]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86: cpu/common*.c: merge print_cpu_info()
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
1da177e4 1#include <linux/init.h>
f0fc4aff
YL
2#include <linux/kernel.h>
3#include <linux/sched.h>
1da177e4 4#include <linux/string.h>
f0fc4aff
YL
5#include <linux/bootmem.h>
6#include <linux/bitops.h>
7#include <linux/module.h>
8#include <linux/kgdb.h>
9#include <linux/topology.h>
1da177e4
LT
10#include <linux/delay.h>
11#include <linux/smp.h>
1da177e4 12#include <linux/percpu.h>
1da177e4
LT
13#include <asm/i387.h>
14#include <asm/msr.h>
15#include <asm/io.h>
f0fc4aff 16#include <asm/linkage.h>
1da177e4 17#include <asm/mmu_context.h>
27b07da7 18#include <asm/mtrr.h>
a03a3e28 19#include <asm/mce.h>
8d4a4300 20#include <asm/pat.h>
7e00df58 21#include <asm/asm.h>
f0fc4aff 22#include <asm/numa.h>
1da177e4
LT
23#ifdef CONFIG_X86_LOCAL_APIC
24#include <asm/mpspec.h>
25#include <asm/apic.h>
26#include <mach_apic.h>
f0fc4aff 27#include <asm/genapic.h>
1da177e4
LT
28#endif
29
f0fc4aff
YL
30#include <asm/pda.h>
31#include <asm/pgtable.h>
32#include <asm/processor.h>
33#include <asm/desc.h>
34#include <asm/atomic.h>
35#include <asm/proto.h>
36#include <asm/sections.h>
37#include <asm/setup.h>
38
1da177e4
LT
39#include "cpu.h"
40
0a488a53
YL
41static struct cpu_dev *this_cpu __cpuinitdata;
42
950ad7ff
YL
43#ifdef CONFIG_X86_64
44/* We need valid kernel segments for data and code in long mode too
45 * IRET will check the segment types kkeil 2000/10/28
46 * Also sysret mandates a special GDT layout
47 */
48/* The TLS descriptors are currently at a different place compared to i386.
49 Hopefully nobody expects them at a fixed place (Wine?) */
50DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
51 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
52 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
53 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
54 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
55 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
56 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
57} };
58#else
63cc8c75 59DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
6842ef0e
GOC
60 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
61 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
62 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
63 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
bf504672
RR
64 /*
65 * Segments used for calling PnP BIOS have byte granularity.
66 * They code segments and data segments have fixed 64k limits,
67 * the transfer segment sizes are set at run time.
68 */
6842ef0e
GOC
69 /* 32-bit code */
70 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
71 /* 16-bit code */
72 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
73 /* 16-bit data */
74 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
75 /* 16-bit data */
76 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
77 /* 16-bit data */
78 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
bf504672
RR
79 /*
80 * The APM segments have byte granularity and their bases
81 * are set at run time. All have 64k limits.
82 */
6842ef0e
GOC
83 /* 32-bit code */
84 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
bf504672 85 /* 16-bit code */
6842ef0e
GOC
86 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
87 /* data */
88 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
bf504672 89
6842ef0e
GOC
90 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
91 [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
7a61d35d 92} };
950ad7ff 93#endif
7a61d35d 94EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 95
ba51dced 96#ifdef CONFIG_X86_32
3bc9b76b 97static int cachesize_override __cpuinitdata = -1;
3bc9b76b 98static int disable_x86_serial_nr __cpuinitdata = 1;
1da177e4 99
0a488a53
YL
100static int __init cachesize_setup(char *str)
101{
102 get_option(&str, &cachesize_override);
103 return 1;
104}
105__setup("cachesize=", cachesize_setup);
106
107/*
108 * Naming convention should be: <Name> [(<Codename>)]
109 * This table only is used unless init_<vendor>() below doesn't set it;
110 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
111 *
112 */
113
114/* Look up CPU names by table lookup. */
115static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
116{
117 struct cpu_model_info *info;
118
119 if (c->x86_model >= 16)
120 return NULL; /* Range check */
121
122 if (!this_cpu)
123 return NULL;
124
125 info = this_cpu->c_models;
126
127 while (info && info->family) {
128 if (info->family == c->x86)
129 return info->model_names[c->x86_model];
130 info++;
131 }
132 return NULL; /* Not found */
133}
134
135static int __init x86_fxsr_setup(char *s)
136{
137 setup_clear_cpu_cap(X86_FEATURE_FXSR);
138 setup_clear_cpu_cap(X86_FEATURE_XMM);
139 return 1;
140}
141__setup("nofxsr", x86_fxsr_setup);
142
143static int __init x86_sep_setup(char *s)
144{
145 setup_clear_cpu_cap(X86_FEATURE_SEP);
146 return 1;
147}
148__setup("nosep", x86_sep_setup);
149
150/* Standard macro to see if a specific flag is changeable */
151static inline int flag_is_changeable_p(u32 flag)
152{
153 u32 f1, f2;
154
155 asm("pushfl\n\t"
156 "pushfl\n\t"
157 "popl %0\n\t"
158 "movl %0,%1\n\t"
159 "xorl %2,%0\n\t"
160 "pushl %0\n\t"
161 "popfl\n\t"
162 "pushfl\n\t"
163 "popl %0\n\t"
164 "popfl\n\t"
165 : "=&r" (f1), "=&r" (f2)
166 : "ir" (flag));
167
168 return ((f1^f2) & flag) != 0;
169}
170
171/* Probe for the CPUID instruction */
172static int __cpuinit have_cpuid_p(void)
173{
174 return flag_is_changeable_p(X86_EFLAGS_ID);
175}
176
177static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
178{
179 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
180 /* Disable processor serial number */
181 unsigned long lo, hi;
182 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
183 lo |= 0x200000;
184 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
185 printk(KERN_NOTICE "CPU serial number disabled.\n");
186 clear_cpu_cap(c, X86_FEATURE_PN);
187
188 /* Disabling the serial number may affect the cpuid level */
189 c->cpuid_level = cpuid_eax(0);
190 }
191}
192
193static int __init x86_serial_nr_setup(char *s)
194{
195 disable_x86_serial_nr = 0;
196 return 1;
197}
198__setup("serialnumber", x86_serial_nr_setup);
ba51dced
YL
199#else
200/* Probe for the CPUID instruction */
201static inline int have_cpuid_p(void)
202{
203 return 1;
204}
205#endif
0a488a53 206
7d851c8d
AK
207__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
208
9d31d35b
YL
209/* Current gdt points %fs at the "master" per-cpu area: after this,
210 * it's on the real one. */
211void switch_to_new_gdt(void)
212{
213 struct desc_ptr gdt_descr;
214
215 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
216 gdt_descr.size = GDT_SIZE - 1;
217 load_gdt(&gdt_descr);
fab334c1 218#ifdef CONFIG_X86_32
9d31d35b 219 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
fab334c1 220#endif
9d31d35b
YL
221}
222
10a434fc 223static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 224
34048c9e 225static void __cpuinit default_init(struct cpuinfo_x86 *c)
1da177e4 226{
b9e67f00
YL
227#ifdef CONFIG_X86_64
228 display_cacheinfo(c);
229#else
1da177e4
LT
230 /* Not much we can do here... */
231 /* Check if at least it has cpuid */
232 if (c->cpuid_level == -1) {
233 /* No cpuid. It must be an ancient CPU */
234 if (c->x86 == 4)
235 strcpy(c->x86_model_id, "486");
236 else if (c->x86 == 3)
237 strcpy(c->x86_model_id, "386");
238 }
b9e67f00 239#endif
1da177e4
LT
240}
241
95414930 242static struct cpu_dev __cpuinitdata default_cpu = {
1da177e4 243 .c_init = default_init,
fe38d855 244 .c_vendor = "Unknown",
10a434fc 245 .c_x86_vendor = X86_VENDOR_UNKNOWN,
1da177e4 246};
1da177e4 247
3bc9b76b 248int __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
249{
250 unsigned int *v;
251 char *p, *q;
252
3da99c97 253 if (c->extended_cpuid_level < 0x80000004)
1da177e4
LT
254 return 0;
255
256 v = (unsigned int *) c->x86_model_id;
257 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
258 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
259 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
260 c->x86_model_id[48] = 0;
261
262 /* Intel chips right-justify this string for some dumb reason;
263 undo that brain damage */
264 p = q = &c->x86_model_id[0];
34048c9e 265 while (*p == ' ')
1da177e4 266 p++;
34048c9e
PC
267 if (p != q) {
268 while (*p)
1da177e4 269 *q++ = *p++;
34048c9e 270 while (q <= &c->x86_model_id[48])
1da177e4
LT
271 *q++ = '\0'; /* Zero-pad the rest */
272 }
273
274 return 1;
275}
276
3bc9b76b 277void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
1da177e4 278{
9d31d35b 279 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 280
3da99c97 281 n = c->extended_cpuid_level;
1da177e4
LT
282
283 if (n >= 0x80000005) {
9d31d35b 284 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
1da177e4 285 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
9d31d35b
YL
286 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
287 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
288#ifdef CONFIG_X86_64
289 /* On K8 L1 TLB is inclusive, so don't count it */
290 c->x86_tlbsize = 0;
291#endif
1da177e4
LT
292 }
293
294 if (n < 0x80000006) /* Some chips just has a large L1. */
295 return;
296
0a488a53 297 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 298 l2size = ecx >> 16;
34048c9e 299
140fc727
YL
300#ifdef CONFIG_X86_64
301 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
302#else
1da177e4
LT
303 /* do processor-specific cache resizing */
304 if (this_cpu->c_size_cache)
34048c9e 305 l2size = this_cpu->c_size_cache(c, l2size);
1da177e4
LT
306
307 /* Allow user to override all this if necessary. */
308 if (cachesize_override != -1)
309 l2size = cachesize_override;
310
34048c9e 311 if (l2size == 0)
1da177e4 312 return; /* Again, no L2 cache is possible */
140fc727 313#endif
1da177e4
LT
314
315 c->x86_cache_size = l2size;
316
317 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
0a488a53 318 l2size, ecx & 0xFF);
1da177e4
LT
319}
320
9d31d35b 321void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4 322{
97e4db7c 323#ifdef CONFIG_X86_HT
0a488a53
YL
324 u32 eax, ebx, ecx, edx;
325 int index_msb, core_bits;
1da177e4 326
0a488a53 327 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 328 return;
1da177e4 329
0a488a53
YL
330 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
331 goto out;
1da177e4 332
1cd78776
YL
333 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
334 return;
335
0a488a53 336 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 337
9d31d35b
YL
338 smp_num_siblings = (ebx & 0xff0000) >> 16;
339
340 if (smp_num_siblings == 1) {
341 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
342 } else if (smp_num_siblings > 1) {
343
344 if (smp_num_siblings > NR_CPUS) {
345 printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
346 smp_num_siblings);
347 smp_num_siblings = 1;
348 return;
349 }
350
351 index_msb = get_count_order(smp_num_siblings);
1cd78776
YL
352#ifdef CONFIG_X86_64
353 c->phys_proc_id = phys_pkg_id(index_msb);
354#else
9d31d35b 355 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
1cd78776 356#endif
9d31d35b
YL
357
358 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
359
360 index_msb = get_count_order(smp_num_siblings);
361
362 core_bits = get_count_order(c->x86_max_cores);
363
1cd78776
YL
364#ifdef CONFIG_X86_64
365 c->cpu_core_id = phys_pkg_id(index_msb) &
366 ((1 << core_bits) - 1);
367#else
9d31d35b
YL
368 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
369 ((1 << core_bits) - 1);
1cd78776 370#endif
1da177e4 371 }
1da177e4 372
0a488a53
YL
373out:
374 if ((c->x86_max_cores * smp_num_siblings) > 1) {
375 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
376 c->phys_proc_id);
377 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
378 c->cpu_core_id);
9d31d35b 379 }
9d31d35b 380#endif
97e4db7c 381}
1da177e4 382
3da99c97 383static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
384{
385 char *v = c->x86_vendor_id;
386 int i;
fe38d855 387 static int printed;
1da177e4
LT
388
389 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
390 if (!cpu_devs[i])
391 break;
392
393 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
394 (cpu_devs[i]->c_ident[1] &&
395 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
396 this_cpu = cpu_devs[i];
397 c->x86_vendor = this_cpu->c_x86_vendor;
398 return;
1da177e4
LT
399 }
400 }
10a434fc 401
fe38d855
CE
402 if (!printed) {
403 printed++;
404 printk(KERN_ERR "CPU: Vendor unknown, using generic init.\n");
405 printk(KERN_ERR "CPU: Your system may be unstable.\n");
406 }
10a434fc 407
fe38d855
CE
408 c->x86_vendor = X86_VENDOR_UNKNOWN;
409 this_cpu = &default_cpu;
1da177e4
LT
410}
411
9d31d35b 412void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
1da177e4 413{
1da177e4 414 /* Get vendor name */
4a148513
HH
415 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
416 (unsigned int *)&c->x86_vendor_id[0],
417 (unsigned int *)&c->x86_vendor_id[8],
418 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 419
1da177e4 420 c->x86 = 4;
9d31d35b 421 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
422 if (c->cpuid_level >= 0x00000001) {
423 u32 junk, tfms, cap0, misc;
424 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
9d31d35b
YL
425 c->x86 = (tfms >> 8) & 0xf;
426 c->x86_model = (tfms >> 4) & 0xf;
427 c->x86_mask = tfms & 0xf;
f5f786d0 428 if (c->x86 == 0xf)
1da177e4 429 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 430 if (c->x86 >= 0x6)
9d31d35b 431 c->x86_model += ((tfms >> 16) & 0xf) << 4;
d4387bd3 432 if (cap0 & (1<<19)) {
d4387bd3 433 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 434 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 435 }
1da177e4 436 }
1da177e4 437}
3da99c97
YL
438
439static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7
YL
440{
441 u32 tfms, xlvl;
3da99c97 442 u32 ebx;
093af8d7 443
3da99c97
YL
444 /* Intel-defined flags: level 0x00000001 */
445 if (c->cpuid_level >= 0x00000001) {
446 u32 capability, excap;
447 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
448 c->x86_capability[0] = capability;
449 c->x86_capability[4] = excap;
450 }
093af8d7 451
3da99c97
YL
452 /* AMD-defined flags: level 0x80000001 */
453 xlvl = cpuid_eax(0x80000000);
454 c->extended_cpuid_level = xlvl;
455 if ((xlvl & 0xffff0000) == 0x80000000) {
456 if (xlvl >= 0x80000001) {
457 c->x86_capability[1] = cpuid_edx(0x80000001);
458 c->x86_capability[6] = cpuid_ecx(0x80000001);
093af8d7 459 }
093af8d7 460 }
5122c890
YL
461
462#ifdef CONFIG_X86_64
463 /* Transmeta-defined flags: level 0x80860001 */
464 xlvl = cpuid_eax(0x80860000);
465 if ((xlvl & 0xffff0000) == 0x80860000) {
466 /* Don't set x86_cpuid_level here for now to not confuse. */
467 if (xlvl >= 0x80860001)
468 c->x86_capability[2] = cpuid_edx(0x80860001);
469 }
470
471 if (c->extended_cpuid_level >= 0x80000007)
472 c->x86_power = cpuid_edx(0x80000007);
473
474 if (c->extended_cpuid_level >= 0x80000008) {
475 u32 eax = cpuid_eax(0x80000008);
476
477 c->x86_virt_bits = (eax >> 8) & 0xff;
478 c->x86_phys_bits = eax & 0xff;
479 }
480#endif
093af8d7 481}
34048c9e
PC
482/*
483 * Do minimum CPU detection early.
484 * Fields really needed: vendor, cpuid_level, family, model, mask,
485 * cache alignment.
486 * The others are not touched to avoid unwanted side effects.
487 *
488 * WARNING: this function is only called on the BP. Don't add code here
489 * that is supposed to run on all CPUs.
490 */
3da99c97 491static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 492{
6627d242
YL
493#ifdef CONFIG_X86_64
494 c->x86_clflush_size = 64;
495#else
d4387bd3 496 c->x86_clflush_size = 32;
6627d242 497#endif
0a488a53 498 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611
RR
499
500 if (!have_cpuid_p())
501 return;
502
3da99c97
YL
503 memset(&c->x86_capability, 0, sizeof c->x86_capability);
504
0a488a53
YL
505 c->extended_cpuid_level = 0;
506
d7cd5611
RR
507 cpu_detect(c);
508
3da99c97 509 get_cpu_vendor(c);
2b16a235 510
3da99c97 511 get_cpu_cap(c);
2b16a235 512
10a434fc
YL
513 if (this_cpu->c_early_init)
514 this_cpu->c_early_init(c);
093af8d7 515
3da99c97 516 validate_pat_support(c);
d7cd5611
RR
517}
518
9d31d35b
YL
519void __init early_cpu_init(void)
520{
10a434fc
YL
521 struct cpu_dev **cdev;
522 int count = 0;
523
524 printk("KERNEL supported cpus:\n");
525 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
526 struct cpu_dev *cpudev = *cdev;
527 unsigned int j;
9d31d35b 528
10a434fc
YL
529 if (count >= X86_VENDOR_NUM)
530 break;
531 cpu_devs[count] = cpudev;
532 count++;
533
534 for (j = 0; j < 2; j++) {
535 if (!cpudev->c_ident[j])
536 continue;
537 printk(" %s %s\n", cpudev->c_vendor,
538 cpudev->c_ident[j]);
539 }
540 }
9d31d35b 541
9d31d35b 542 early_identify_cpu(&boot_cpu_data);
d7cd5611
RR
543}
544
7e00df58
PA
545/*
546 * The NOPL instruction is supposed to exist on all CPUs with
547 * family >= 6, unfortunately, that's not true in practice because
548 * of early VIA chips and (more importantly) broken virtualizers that
549 * are not easy to detect. Hence, probe for it based on first
550 * principles.
551 */
552static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
553{
554 const u32 nopl_signature = 0x888c53b1; /* Random number */
555 u32 has_nopl = nopl_signature;
556
557 clear_cpu_cap(c, X86_FEATURE_NOPL);
558 if (c->x86 >= 6) {
559 asm volatile("\n"
560 "1: .byte 0x0f,0x1f,0xc0\n" /* nopl %eax */
561 "2:\n"
562 " .section .fixup,\"ax\"\n"
563 "3: xor %0,%0\n"
564 " jmp 2b\n"
565 " .previous\n"
566 _ASM_EXTABLE(1b,3b)
567 : "+a" (has_nopl));
568
569 if (has_nopl == nopl_signature)
570 set_cpu_cap(c, X86_FEATURE_NOPL);
571 }
572}
573
34048c9e 574static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
1da177e4 575{
3da99c97
YL
576 if (!have_cpuid_p())
577 return;
1da177e4 578
3da99c97 579 c->extended_cpuid_level = 0;
1d67953f 580
3da99c97 581 cpu_detect(c);
1da177e4 582
3da99c97 583 get_cpu_vendor(c);
1da177e4 584
3da99c97 585 get_cpu_cap(c);
1da177e4 586
3da99c97
YL
587 if (c->cpuid_level >= 0x00000001) {
588 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
96c52749 589#ifdef CONFIG_X86_HT
3da99c97
YL
590 c->apicid = phys_pkg_id(c->initial_apicid, 0);
591 c->phys_proc_id = c->initial_apicid;
1e9f28fa 592#else
3da99c97 593 c->apicid = c->initial_apicid;
1e9f28fa 594#endif
3da99c97 595 }
1da177e4 596
3da99c97
YL
597 if (c->extended_cpuid_level >= 0x80000004)
598 get_model_name(c); /* Default name */
1da177e4 599
3da99c97
YL
600 init_scattered_cpuid_features(c);
601 detect_nopl(c);
1da177e4 602}
1da177e4
LT
603
604/*
605 * This does the hard work of actually picking apart the CPU stuff...
606 */
9a250347 607static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
608{
609 int i;
610
611 c->loops_per_jiffy = loops_per_jiffy;
612 c->x86_cache_size = -1;
613 c->x86_vendor = X86_VENDOR_UNKNOWN;
614 c->cpuid_level = -1; /* CPUID not detected */
615 c->x86_model = c->x86_mask = 0; /* So far unknown... */
616 c->x86_vendor_id[0] = '\0'; /* Unset */
617 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 618 c->x86_max_cores = 1;
770d132f 619 c->x86_clflush_size = 32;
1da177e4
LT
620 memset(&c->x86_capability, 0, sizeof c->x86_capability);
621
622 if (!have_cpuid_p()) {
34048c9e
PC
623 /*
624 * First of all, decide if this is a 486 or higher
625 * It's a 486 if we can modify the AC flag
626 */
627 if (flag_is_changeable_p(X86_EFLAGS_AC))
1da177e4
LT
628 c->x86 = 4;
629 else
630 c->x86 = 3;
631 }
632
633 generic_identify(c);
634
3898534d 635 if (this_cpu->c_identify)
1da177e4
LT
636 this_cpu->c_identify(c);
637
1da177e4
LT
638 /*
639 * Vendor-specific initialization. In this section we
640 * canonicalize the feature flags, meaning if there are
641 * features a certain CPU supports which CPUID doesn't
642 * tell us, CPUID claiming incorrect flags, or other bugs,
643 * we handle them here.
644 *
645 * At the end of this section, c->x86_capability better
646 * indicate the features this CPU genuinely supports!
647 */
648 if (this_cpu->c_init)
649 this_cpu->c_init(c);
650
651 /* Disable the PN if appropriate */
652 squash_the_stupid_serial_number(c);
653
654 /*
655 * The vendor-specific functions might have changed features. Now
656 * we do "generic changes."
657 */
658
1da177e4 659 /* If the model name is still unset, do table lookup. */
34048c9e 660 if (!c->x86_model_id[0]) {
1da177e4
LT
661 char *p;
662 p = table_lookup_model(c);
34048c9e 663 if (p)
1da177e4
LT
664 strcpy(c->x86_model_id, p);
665 else
666 /* Last resort... */
667 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 668 c->x86, c->x86_model);
1da177e4
LT
669 }
670
1da177e4
LT
671 /*
672 * On SMP, boot_cpu_data holds the common feature set between
673 * all CPUs; so make sure that we indicate which features are
674 * common between the CPUs. The first time this routine gets
675 * executed, c == &boot_cpu_data.
676 */
34048c9e 677 if (c != &boot_cpu_data) {
1da177e4 678 /* AND the already accumulated flags with these */
9d31d35b 679 for (i = 0; i < NCAPINTS; i++)
1da177e4
LT
680 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
681 }
682
7d851c8d
AK
683 /* Clear all flags overriden by options */
684 for (i = 0; i < NCAPINTS; i++)
12c247a6 685 c->x86_capability[i] &= ~cleared_cpu_caps[i];
7d851c8d 686
1da177e4 687 /* Init Machine Check Exception if available. */
1da177e4 688 mcheck_init(c);
30d432df
AK
689
690 select_idle_routine(c);
a6c4e076 691}
31ab269a 692
a6c4e076
JF
693void __init identify_boot_cpu(void)
694{
695 identify_cpu(&boot_cpu_data);
696 sysenter_setup();
6fe940d6 697 enable_sep_cpu();
a6c4e076 698}
3b520b23 699
a6c4e076
JF
700void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
701{
702 BUG_ON(c == &boot_cpu_data);
703 identify_cpu(c);
704 enable_sep_cpu();
705 mtrr_ap_init();
1da177e4
LT
706}
707
a0854a46
YL
708struct msr_range {
709 unsigned min;
710 unsigned max;
711};
1da177e4 712
a0854a46
YL
713static struct msr_range msr_range_array[] __cpuinitdata = {
714 { 0x00000000, 0x00000418},
715 { 0xc0000000, 0xc000040b},
716 { 0xc0010000, 0xc0010142},
717 { 0xc0011000, 0xc001103b},
718};
1da177e4 719
a0854a46
YL
720static void __cpuinit print_cpu_msr(void)
721{
722 unsigned index;
723 u64 val;
724 int i;
725 unsigned index_min, index_max;
726
727 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
728 index_min = msr_range_array[i].min;
729 index_max = msr_range_array[i].max;
730 for (index = index_min; index < index_max; index++) {
731 if (rdmsrl_amd_safe(index, &val))
732 continue;
733 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1da177e4 734 }
a0854a46
YL
735 }
736}
94605eff 737
a0854a46
YL
738static int show_msr __cpuinitdata;
739static __init int setup_show_msr(char *arg)
740{
741 int num;
3dd9d514 742
a0854a46 743 get_option(&arg, &num);
3dd9d514 744
a0854a46
YL
745 if (num > 0)
746 show_msr = num;
747 return 1;
1da177e4 748}
a0854a46 749__setup("show_msr=", setup_show_msr);
1da177e4 750
191679fd
AK
751static __init int setup_noclflush(char *arg)
752{
753 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
754 return 1;
755}
756__setup("noclflush", setup_noclflush);
757
3bc9b76b 758void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4
LT
759{
760 char *vendor = NULL;
761
762 if (c->x86_vendor < X86_VENDOR_NUM)
763 vendor = this_cpu->c_vendor;
764 else if (c->cpuid_level >= 0)
765 vendor = c->x86_vendor_id;
766
767 if (vendor && strncmp(c->x86_model_id, vendor, strlen(vendor)))
9d31d35b 768 printk(KERN_CONT "%s ", vendor);
1da177e4 769
9d31d35b
YL
770 if (c->x86_model_id[0])
771 printk(KERN_CONT "%s", c->x86_model_id);
1da177e4 772 else
9d31d35b 773 printk(KERN_CONT "%d86", c->x86);
1da177e4 774
34048c9e 775 if (c->x86_mask || c->cpuid_level >= 0)
9d31d35b 776 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
1da177e4 777 else
9d31d35b 778 printk(KERN_CONT "\n");
a0854a46
YL
779
780#ifdef CONFIG_SMP
781 if (c->cpu_index < show_msr)
782 print_cpu_msr();
783#else
784 if (show_msr)
785 print_cpu_msr();
786#endif
1da177e4
LT
787}
788
ac72e788
AK
789static __init int setup_disablecpuid(char *arg)
790{
791 int bit;
792 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
793 setup_clear_cpu_cap(bit);
794 else
795 return 0;
796 return 1;
797}
798__setup("clearcpuid=", setup_disablecpuid);
799
3bc9b76b 800cpumask_t cpu_initialized __cpuinitdata = CPU_MASK_NONE;
1da177e4 801
d5494d4f
YL
802#ifdef CONFIG_X86_64
803struct x8664_pda **_cpu_pda __read_mostly;
804EXPORT_SYMBOL(_cpu_pda);
805
806struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
807
808char boot_cpu_stack[IRQSTACKSIZE] __page_aligned_bss;
809
810unsigned long __supported_pte_mask __read_mostly = ~0UL;
811EXPORT_SYMBOL_GPL(__supported_pte_mask);
812
813static int do_not_nx __cpuinitdata;
814
815/* noexec=on|off
816Control non executable mappings for 64bit processes.
817
818on Enable(default)
819off Disable
820*/
821static int __init nonx_setup(char *str)
822{
823 if (!str)
824 return -EINVAL;
825 if (!strncmp(str, "on", 2)) {
826 __supported_pte_mask |= _PAGE_NX;
827 do_not_nx = 0;
828 } else if (!strncmp(str, "off", 3)) {
829 do_not_nx = 1;
830 __supported_pte_mask &= ~_PAGE_NX;
831 }
832 return 0;
833}
834early_param("noexec", nonx_setup);
835
836int force_personality32;
837
838/* noexec32=on|off
839Control non executable heap for 32bit processes.
840To control the stack too use noexec=off
841
842on PROT_READ does not imply PROT_EXEC for 32bit processes (default)
843off PROT_READ implies PROT_EXEC
844*/
845static int __init nonx32_setup(char *str)
846{
847 if (!strcmp(str, "on"))
848 force_personality32 &= ~READ_IMPLIES_EXEC;
849 else if (!strcmp(str, "off"))
850 force_personality32 |= READ_IMPLIES_EXEC;
851 return 1;
852}
853__setup("noexec32=", nonx32_setup);
854
855void pda_init(int cpu)
856{
857 struct x8664_pda *pda = cpu_pda(cpu);
858
859 /* Setup up data that may be needed in __get_free_pages early */
860 loadsegment(fs, 0);
861 loadsegment(gs, 0);
862 /* Memory clobbers used to order PDA accessed */
863 mb();
864 wrmsrl(MSR_GS_BASE, pda);
865 mb();
866
867 pda->cpunumber = cpu;
868 pda->irqcount = -1;
869 pda->kernelstack = (unsigned long)stack_thread_info() -
870 PDA_STACKOFFSET + THREAD_SIZE;
871 pda->active_mm = &init_mm;
872 pda->mmu_state = 0;
873
874 if (cpu == 0) {
875 /* others are initialized in smpboot.c */
876 pda->pcurrent = &init_task;
877 pda->irqstackptr = boot_cpu_stack;
878 pda->irqstackptr += IRQSTACKSIZE - 64;
879 } else {
880 if (!pda->irqstackptr) {
881 pda->irqstackptr = (char *)
882 __get_free_pages(GFP_ATOMIC, IRQSTACK_ORDER);
883 if (!pda->irqstackptr)
884 panic("cannot allocate irqstack for cpu %d",
885 cpu);
886 pda->irqstackptr += IRQSTACKSIZE - 64;
887 }
888
889 if (pda->nodenumber == 0 && cpu_to_node(cpu) != NUMA_NO_NODE)
890 pda->nodenumber = cpu_to_node(cpu);
891 }
892}
893
894char boot_exception_stacks[(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ +
895 DEBUG_STKSZ] __page_aligned_bss;
896
897extern asmlinkage void ignore_sysret(void);
898
899/* May not be marked __init: used by software suspend */
900void syscall_init(void)
901{
902 /*
903 * LSTAR and STAR live in a bit strange symbiosis.
904 * They both write to the same internal register. STAR allows to
905 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
906 */
907 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
908 wrmsrl(MSR_LSTAR, system_call);
909 wrmsrl(MSR_CSTAR, ignore_sysret);
910
911#ifdef CONFIG_IA32_EMULATION
912 syscall32_cpu_init();
913#endif
914
915 /* Flags to clear on syscall */
916 wrmsrl(MSR_SYSCALL_MASK,
917 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
918}
919
920void __cpuinit check_efer(void)
921{
922 unsigned long efer;
923
924 rdmsrl(MSR_EFER, efer);
925 if (!(efer & EFER_NX) || do_not_nx)
926 __supported_pte_mask &= ~_PAGE_NX;
927}
928
929unsigned long kernel_eflags;
930
931/*
932 * Copies of the original ist values from the tss are only accessed during
933 * debugging, no special alignment required.
934 */
935DEFINE_PER_CPU(struct orig_ist, orig_ist);
936
937#else
938
7c3576d2 939/* Make sure %fs is initialized properly in idle threads */
6b2fb3c6 940struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
f95d47ca
JF
941{
942 memset(regs, 0, sizeof(struct pt_regs));
65ea5b03 943 regs->fs = __KERNEL_PERCPU;
f95d47ca
JF
944 return regs;
945}
d5494d4f 946#endif
f95d47ca 947
d2cbcc49
RR
948/*
949 * cpu_init() initializes state that is per-CPU. Some data is already
950 * initialized (naturally) in the bootstrap process, such as the GDT
951 * and IDT. We reload them nevertheless, this function acts as a
952 * 'CPU state barrier', nothing should get across.
1ba76586 953 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 954 */
1ba76586
YL
955#ifdef CONFIG_X86_64
956void __cpuinit cpu_init(void)
957{
958 int cpu = stack_smp_processor_id();
959 struct tss_struct *t = &per_cpu(init_tss, cpu);
960 struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
961 unsigned long v;
962 char *estacks = NULL;
963 struct task_struct *me;
964 int i;
965
966 /* CPU 0 is initialised in head64.c */
967 if (cpu != 0)
968 pda_init(cpu);
969 else
970 estacks = boot_exception_stacks;
971
972 me = current;
973
974 if (cpu_test_and_set(cpu, cpu_initialized))
975 panic("CPU#%d already initialized!\n", cpu);
976
977 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
978
979 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
980
981 /*
982 * Initialize the per-CPU GDT with the boot GDT,
983 * and set up the GDT descriptor:
984 */
985
986 switch_to_new_gdt();
987 load_idt((const struct desc_ptr *)&idt_descr);
988
989 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
990 syscall_init();
991
992 wrmsrl(MSR_FS_BASE, 0);
993 wrmsrl(MSR_KERNEL_GS_BASE, 0);
994 barrier();
995
996 check_efer();
997 if (cpu != 0 && x2apic)
998 enable_x2apic();
999
1000 /*
1001 * set up and load the per-CPU TSS
1002 */
1003 if (!orig_ist->ist[0]) {
1004 static const unsigned int order[N_EXCEPTION_STACKS] = {
1005 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STACK_ORDER,
1006 [DEBUG_STACK - 1] = DEBUG_STACK_ORDER
1007 };
1008 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
1009 if (cpu) {
1010 estacks = (char *)__get_free_pages(GFP_ATOMIC, order[v]);
1011 if (!estacks)
1012 panic("Cannot allocate exception "
1013 "stack %ld %d\n", v, cpu);
1014 }
1015 estacks += PAGE_SIZE << order[v];
1016 orig_ist->ist[v] = t->x86_tss.ist[v] =
1017 (unsigned long)estacks;
1018 }
1019 }
1020
1021 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1022 /*
1023 * <= is required because the CPU will access up to
1024 * 8 bits beyond the end of the IO permission bitmap.
1025 */
1026 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1027 t->io_bitmap[i] = ~0UL;
1028
1029 atomic_inc(&init_mm.mm_count);
1030 me->active_mm = &init_mm;
1031 if (me->mm)
1032 BUG();
1033 enter_lazy_tlb(&init_mm, me);
1034
1035 load_sp0(t, &current->thread);
1036 set_tss_desc(cpu, t);
1037 load_TR_desc();
1038 load_LDT(&init_mm.context);
1039
1040#ifdef CONFIG_KGDB
1041 /*
1042 * If the kgdb is connected no debug regs should be altered. This
1043 * is only applicable when KGDB and a KGDB I/O module are built
1044 * into the kernel and you are using early debugging with
1045 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1046 */
1047 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1048 arch_kgdb_ops.correct_hw_break();
1049 else {
1050#endif
1051 /*
1052 * Clear all 6 debug registers:
1053 */
1054
1055 set_debugreg(0UL, 0);
1056 set_debugreg(0UL, 1);
1057 set_debugreg(0UL, 2);
1058 set_debugreg(0UL, 3);
1059 set_debugreg(0UL, 6);
1060 set_debugreg(0UL, 7);
1061#ifdef CONFIG_KGDB
1062 /* If the kgdb is connected no debug regs should be altered. */
1063 }
1064#endif
1065
1066 fpu_init();
1067
1068 raw_local_save_flags(kernel_eflags);
1069
1070 if (is_uv_system())
1071 uv_cpu_init();
1072}
1073
1074#else
1075
d2cbcc49 1076void __cpuinit cpu_init(void)
9ee79a3d 1077{
d2cbcc49
RR
1078 int cpu = smp_processor_id();
1079 struct task_struct *curr = current;
34048c9e 1080 struct tss_struct *t = &per_cpu(init_tss, cpu);
9ee79a3d 1081 struct thread_struct *thread = &curr->thread;
62111195
JF
1082
1083 if (cpu_test_and_set(cpu, cpu_initialized)) {
1084 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1085 for (;;) local_irq_enable();
1086 }
1087
1088 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1089
1090 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1091 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1092
4d37e7e3 1093 load_idt(&idt_descr);
c5413fbe 1094 switch_to_new_gdt();
1da177e4 1095
1da177e4
LT
1096 /*
1097 * Set up and load the per-CPU TSS and LDT
1098 */
1099 atomic_inc(&init_mm.mm_count);
62111195
JF
1100 curr->active_mm = &init_mm;
1101 if (curr->mm)
1102 BUG();
1103 enter_lazy_tlb(&init_mm, curr);
1da177e4 1104
faca6227 1105 load_sp0(t, thread);
34048c9e 1106 set_tss_desc(cpu, t);
1da177e4
LT
1107 load_TR_desc();
1108 load_LDT(&init_mm.context);
1109
22c4e308 1110#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1111 /* Set up doublefault TSS pointer in the GDT */
1112 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1113#endif
1da177e4 1114
464d1a78
JF
1115 /* Clear %gs. */
1116 asm volatile ("mov %0, %%gs" : : "r" (0));
1da177e4
LT
1117
1118 /* Clear all 6 debug registers: */
4bb0d3ec
ZA
1119 set_debugreg(0, 0);
1120 set_debugreg(0, 1);
1121 set_debugreg(0, 2);
1122 set_debugreg(0, 3);
1123 set_debugreg(0, 6);
1124 set_debugreg(0, 7);
1da177e4
LT
1125
1126 /*
1127 * Force FPU initialization:
1128 */
b359e8a4
SS
1129 if (cpu_has_xsave)
1130 current_thread_info()->status = TS_XSAVE;
1131 else
1132 current_thread_info()->status = 0;
1da177e4
LT
1133 clear_used_math();
1134 mxcsr_feature_mask_init();
dc1e35c6
SS
1135
1136 /*
1137 * Boot processor to setup the FP and extended state context info.
1138 */
1139 if (!smp_processor_id())
1140 init_thread_xstate();
1141
1142 xsave_init();
1da177e4 1143}
e1367daf
LS
1144
1145#ifdef CONFIG_HOTPLUG_CPU
3bc9b76b 1146void __cpuinit cpu_uninit(void)
e1367daf
LS
1147{
1148 int cpu = raw_smp_processor_id();
1149 cpu_clear(cpu, cpu_initialized);
1150
1151 /* lazy TLB state */
1152 per_cpu(cpu_tlbstate, cpu).state = 0;
1153 per_cpu(cpu_tlbstate, cpu).active_mm = &init_mm;
1154}
1155#endif
1ba76586
YL
1156
1157#endif