]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/sh_clk.h
UBUNTU: Ubuntu-4.13.0-45.50
[mirror_ubuntu-artful-kernel.git] / include / linux / sh_clk.h
CommitLineData
d28bdf05
MD
1#ifndef __SH_CLOCK_H
2#define __SH_CLOCK_H
3
4#include <linux/list.h>
5#include <linux/seq_file.h>
6#include <linux/cpufreq.h>
28085bc5
PM
7#include <linux/types.h>
8#include <linux/kref.h>
d28bdf05
MD
9#include <linux/clk.h>
10#include <linux/err.h>
11
12struct clk;
13
28085bc5
PM
14struct clk_mapping {
15 phys_addr_t phys;
16 void __iomem *base;
17 unsigned long len;
18 struct kref ref;
19};
20
84c36ffd 21struct sh_clk_ops {
549015c3 22#ifdef CONFIG_SH_CLK_CPG_LEGACY
d28bdf05 23 void (*init)(struct clk *clk);
549015c3 24#endif
d28bdf05
MD
25 int (*enable)(struct clk *clk);
26 void (*disable)(struct clk *clk);
27 unsigned long (*recalc)(struct clk *clk);
35a96c73 28 int (*set_rate)(struct clk *clk, unsigned long rate);
d28bdf05
MD
29 int (*set_parent)(struct clk *clk, struct clk *parent);
30 long (*round_rate)(struct clk *clk, unsigned long rate);
31};
32
1111cc1e
PM
33#define SH_CLK_DIV_MSK(div) ((1 << (div)) - 1)
34#define SH_CLK_DIV4_MSK SH_CLK_DIV_MSK(4)
35#define SH_CLK_DIV6_MSK SH_CLK_DIV_MSK(6)
36
d28bdf05
MD
37struct clk {
38 struct list_head node;
d28bdf05 39 struct clk *parent;
b5272b50
GL
40 struct clk **parent_table; /* list of parents to */
41 unsigned short parent_num; /* choose between */
42 unsigned char src_shift; /* source clock field in the */
43 unsigned char src_width; /* configuration register */
84c36ffd 44 struct sh_clk_ops *ops;
d28bdf05
MD
45
46 struct list_head children;
47 struct list_head sibling; /* node for children */
48
49 int usecount;
50
51 unsigned long rate;
52 unsigned long flags;
53
54 void __iomem *enable_reg;
a028c6da 55 void __iomem *status_reg;
d28bdf05 56 unsigned int enable_bit;
eda2030a 57 void __iomem *mapped_reg;
d28bdf05 58
1111cc1e 59 unsigned int div_mask;
d28bdf05
MD
60 unsigned long arch_flags;
61 void *priv;
28085bc5 62 struct clk_mapping *mapping;
d28bdf05 63 struct cpufreq_frequency_table *freq_table;
f586903d 64 unsigned int nr_freqs;
d28bdf05
MD
65};
66
4d6ddb08
PM
67#define CLK_ENABLE_ON_INIT BIT(0)
68
69#define CLK_ENABLE_REG_32BIT BIT(1) /* default access size */
70#define CLK_ENABLE_REG_16BIT BIT(2)
71#define CLK_ENABLE_REG_8BIT BIT(3)
72
764f4e4e
PM
73#define CLK_MASK_DIV_ON_DISABLE BIT(4)
74
4d6ddb08
PM
75#define CLK_ENABLE_REG_MASK (CLK_ENABLE_REG_32BIT | \
76 CLK_ENABLE_REG_16BIT | \
77 CLK_ENABLE_REG_8BIT)
d28bdf05 78
a71ba096 79/* drivers/sh/clk.c */
d28bdf05
MD
80unsigned long followparent_recalc(struct clk *);
81void recalculate_root_clocks(void);
82void propagate_rate(struct clk *);
83int clk_reparent(struct clk *child, struct clk *parent);
84int clk_register(struct clk *);
85void clk_unregister(struct clk *);
8b5ee113 86void clk_enable_init_clocks(void);
d28bdf05 87
d28bdf05
MD
88struct clk_div_mult_table {
89 unsigned int *divisors;
90 unsigned int nr_divisors;
91 unsigned int *multipliers;
92 unsigned int nr_multipliers;
93};
94
95struct cpufreq_frequency_table;
96void clk_rate_table_build(struct clk *clk,
97 struct cpufreq_frequency_table *freq_table,
98 int nr_freqs,
99 struct clk_div_mult_table *src_table,
100 unsigned long *bitmap);
101
102long clk_rate_table_round(struct clk *clk,
103 struct cpufreq_frequency_table *freq_table,
104 unsigned long rate);
105
106int clk_rate_table_find(struct clk *clk,
107 struct cpufreq_frequency_table *freq_table,
108 unsigned long rate);
109
8e122db6
PM
110long clk_rate_div_range_round(struct clk *clk, unsigned int div_min,
111 unsigned int div_max, unsigned long rate);
112
dd2c0ca1
KM
113long clk_rate_mult_range_round(struct clk *clk, unsigned int mult_min,
114 unsigned int mult_max, unsigned long rate);
115
a028c6da 116#define SH_CLK_MSTP(_parent, _enable_reg, _enable_bit, _status_reg, _flags) \
d28bdf05
MD
117{ \
118 .parent = _parent, \
119 .enable_reg = (void __iomem *)_enable_reg, \
120 .enable_bit = _enable_bit, \
a028c6da 121 .status_reg = _status_reg, \
d28bdf05
MD
122 .flags = _flags, \
123}
124
a028c6da
GL
125#define SH_CLK_MSTP32(_p, _r, _b, _f) \
126 SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_32BIT)
4d6ddb08 127
a028c6da
GL
128#define SH_CLK_MSTP32_STS(_p, _r, _b, _s, _f) \
129 SH_CLK_MSTP(_p, _r, _b, _s, _f | CLK_ENABLE_REG_32BIT)
4d6ddb08 130
a028c6da
GL
131#define SH_CLK_MSTP16(_p, _r, _b, _f) \
132 SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_16BIT)
133
134#define SH_CLK_MSTP8(_p, _r, _b, _f) \
135 SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_8BIT)
4d6ddb08
PM
136
137int sh_clk_mstp_register(struct clk *clks, int nr);
138
139/*
140 * MSTP registration never really cared about access size, despite the
141 * original enable/disable pairs assuming a 32-bit access. Clocks are
142 * responsible for defining their access sizes either directly or via the
143 * clock definition wrappers.
144 */
145static inline int __deprecated sh_clk_mstp32_register(struct clk *clks, int nr)
146{
147 return sh_clk_mstp_register(clks, nr);
148}
d28bdf05
MD
149
150#define SH_CLK_DIV4(_parent, _reg, _shift, _div_bitmap, _flags) \
151{ \
152 .parent = _parent, \
153 .enable_reg = (void __iomem *)_reg, \
154 .enable_bit = _shift, \
155 .arch_flags = _div_bitmap, \
1111cc1e 156 .div_mask = SH_CLK_DIV4_MSK, \
d28bdf05
MD
157 .flags = _flags, \
158}
159
a60977a5 160struct clk_div_table {
d28bdf05
MD
161 struct clk_div_mult_table *div_mult_table;
162 void (*kick)(struct clk *clk);
163};
164
a60977a5
PM
165#define clk_div4_table clk_div_table
166
d28bdf05
MD
167int sh_clk_div4_register(struct clk *clks, int nr,
168 struct clk_div4_table *table);
169int sh_clk_div4_enable_register(struct clk *clks, int nr,
170 struct clk_div4_table *table);
171int sh_clk_div4_reparent_register(struct clk *clks, int nr,
172 struct clk_div4_table *table);
173
56242a1f 174#define SH_CLK_DIV6_EXT(_reg, _flags, _parents, \
b3dd51a8
GL
175 _num_parents, _src_shift, _src_width) \
176{ \
b3dd51a8 177 .enable_reg = (void __iomem *)_reg, \
75f5f8a5 178 .enable_bit = 0, /* unused */ \
764f4e4e 179 .flags = _flags | CLK_MASK_DIV_ON_DISABLE, \
1111cc1e 180 .div_mask = SH_CLK_DIV6_MSK, \
b3dd51a8
GL
181 .parent_table = _parents, \
182 .parent_num = _num_parents, \
183 .src_shift = _src_shift, \
184 .src_width = _src_width, \
d28bdf05
MD
185}
186
b3dd51a8 187#define SH_CLK_DIV6(_parent, _reg, _flags) \
56242a1f
KM
188{ \
189 .parent = _parent, \
190 .enable_reg = (void __iomem *)_reg, \
75f5f8a5 191 .enable_bit = 0, /* unused */ \
1111cc1e 192 .div_mask = SH_CLK_DIV6_MSK, \
764f4e4e 193 .flags = _flags | CLK_MASK_DIV_ON_DISABLE, \
56242a1f 194}
b3dd51a8 195
d28bdf05 196int sh_clk_div6_register(struct clk *clks, int nr);
b3dd51a8 197int sh_clk_div6_reparent_register(struct clk *clks, int nr);
d28bdf05 198
1522043b
KM
199#define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
200#define CLKDEV_DEV_ID(_id, _clk) { .dev_id = _id, .clk = _clk }
201#define CLKDEV_ICK_ID(_cid, _did, _clk) { .con_id = _cid, .dev_id = _did, .clk = _clk }
202
9d626ecc
KM
203/* .enable_reg will be updated to .mapping on sh_clk_fsidiv_register() */
204#define SH_CLK_FSIDIV(_reg, _parent) \
205{ \
206 .enable_reg = (void __iomem *)_reg, \
207 .parent = _parent, \
208}
209
210int sh_clk_fsidiv_register(struct clk *clks, int nr);
211
d28bdf05 212#endif /* __SH_CLOCK_H */