]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kvm/svm.c
KVM: vmx: Unavailable DR4/5 is checked before CPL
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
9611c187 7 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
8 *
9 * Authors:
10 * Yaniv Kamay <yaniv@qumranet.com>
11 * Avi Kivity <avi@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
edf88417
AK
17#include <linux/kvm_host.h>
18
85f455f7 19#include "irq.h"
1d737c8a 20#include "mmu.h"
5fdbf976 21#include "kvm_cache_regs.h"
fe4c7b19 22#include "x86.h"
66f7b72e 23#include "cpuid.h"
e495606d 24
6aa8b732 25#include <linux/module.h>
ae759544 26#include <linux/mod_devicetable.h>
9d8f549d 27#include <linux/kernel.h>
6aa8b732
AK
28#include <linux/vmalloc.h>
29#include <linux/highmem.h>
e8edc6e0 30#include <linux/sched.h>
229456fc 31#include <linux/ftrace_event.h>
5a0e3ad6 32#include <linux/slab.h>
6aa8b732 33
1018faa6 34#include <asm/perf_event.h>
67ec6607 35#include <asm/tlbflush.h>
e495606d 36#include <asm/desc.h>
facb0139 37#include <asm/debugreg.h>
631bc487 38#include <asm/kvm_para.h>
6aa8b732 39
63d1142f 40#include <asm/virtext.h>
229456fc 41#include "trace.h"
63d1142f 42
4ecac3fd
AK
43#define __ex(x) __kvm_handle_fault_on_reboot(x)
44
6aa8b732
AK
45MODULE_AUTHOR("Qumranet");
46MODULE_LICENSE("GPL");
47
ae759544
JT
48static const struct x86_cpu_id svm_cpu_id[] = {
49 X86_FEATURE_MATCH(X86_FEATURE_SVM),
50 {}
51};
52MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
53
6aa8b732
AK
54#define IOPM_ALLOC_ORDER 2
55#define MSRPM_ALLOC_ORDER 1
56
6aa8b732
AK
57#define SEG_TYPE_LDT 2
58#define SEG_TYPE_BUSY_TSS16 3
59
6bc31bdc
AP
60#define SVM_FEATURE_NPT (1 << 0)
61#define SVM_FEATURE_LBRV (1 << 1)
62#define SVM_FEATURE_SVML (1 << 2)
63#define SVM_FEATURE_NRIP (1 << 3)
ddce97aa
AP
64#define SVM_FEATURE_TSC_RATE (1 << 4)
65#define SVM_FEATURE_VMCB_CLEAN (1 << 5)
66#define SVM_FEATURE_FLUSH_ASID (1 << 6)
67#define SVM_FEATURE_DECODE_ASSIST (1 << 7)
6bc31bdc 68#define SVM_FEATURE_PAUSE_FILTER (1 << 10)
80b7706e 69
410e4d57
JR
70#define NESTED_EXIT_HOST 0 /* Exit handled on host level */
71#define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
72#define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
73
24e09cbf
JR
74#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
75
fbc0db76 76#define TSC_RATIO_RSVD 0xffffff0000000000ULL
92a1f12d
JR
77#define TSC_RATIO_MIN 0x0000000000000001ULL
78#define TSC_RATIO_MAX 0x000000ffffffffffULL
fbc0db76 79
67ec6607
JR
80static bool erratum_383_found __read_mostly;
81
6c8166a7
AK
82static const u32 host_save_user_msrs[] = {
83#ifdef CONFIG_X86_64
84 MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
85 MSR_FS_BASE,
86#endif
87 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
88};
89
90#define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
91
92struct kvm_vcpu;
93
e6aa9abd
JR
94struct nested_state {
95 struct vmcb *hsave;
96 u64 hsave_msr;
4a810181 97 u64 vm_cr_msr;
e6aa9abd
JR
98 u64 vmcb;
99
100 /* These are the merged vectors */
101 u32 *msrpm;
102
103 /* gpa pointers to the real vectors */
104 u64 vmcb_msrpm;
ce2ac085 105 u64 vmcb_iopm;
aad42c64 106
cd3ff653
JR
107 /* A VMEXIT is required but not yet emulated */
108 bool exit_required;
109
aad42c64 110 /* cache for intercepts of the guest */
4ee546b4 111 u32 intercept_cr;
3aed041a 112 u32 intercept_dr;
aad42c64
JR
113 u32 intercept_exceptions;
114 u64 intercept;
115
5bd2edc3
JR
116 /* Nested Paging related state */
117 u64 nested_cr3;
e6aa9abd
JR
118};
119
323c3d80
JR
120#define MSRPM_OFFSETS 16
121static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
122
2b036c6b
BO
123/*
124 * Set osvw_len to higher value when updated Revision Guides
125 * are published and we know what the new status bits are
126 */
127static uint64_t osvw_len = 4, osvw_status;
128
6c8166a7
AK
129struct vcpu_svm {
130 struct kvm_vcpu vcpu;
131 struct vmcb *vmcb;
132 unsigned long vmcb_pa;
133 struct svm_cpu_data *svm_data;
134 uint64_t asid_generation;
135 uint64_t sysenter_esp;
136 uint64_t sysenter_eip;
137
138 u64 next_rip;
139
140 u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
afe9e66f 141 struct {
dacccfdd
AK
142 u16 fs;
143 u16 gs;
144 u16 ldt;
afe9e66f
AK
145 u64 gs_base;
146 } host;
6c8166a7
AK
147
148 u32 *msrpm;
6c8166a7 149
bd3d1ec3
AK
150 ulong nmi_iret_rip;
151
e6aa9abd 152 struct nested_state nested;
6be7d306
JK
153
154 bool nmi_singlestep;
66b7138f
JK
155
156 unsigned int3_injected;
157 unsigned long int3_rip;
631bc487 158 u32 apf_reason;
fbc0db76
JR
159
160 u64 tsc_ratio;
6c8166a7
AK
161};
162
fbc0db76
JR
163static DEFINE_PER_CPU(u64, current_tsc_ratio);
164#define TSC_RATIO_DEFAULT 0x0100000000ULL
165
455716fa
JR
166#define MSR_INVALID 0xffffffffU
167
09941fbb 168static const struct svm_direct_access_msrs {
ac72a9b7
JR
169 u32 index; /* Index of the MSR */
170 bool always; /* True if intercept is always on */
171} direct_access_msrs[] = {
8c06585d 172 { .index = MSR_STAR, .always = true },
ac72a9b7
JR
173 { .index = MSR_IA32_SYSENTER_CS, .always = true },
174#ifdef CONFIG_X86_64
175 { .index = MSR_GS_BASE, .always = true },
176 { .index = MSR_FS_BASE, .always = true },
177 { .index = MSR_KERNEL_GS_BASE, .always = true },
178 { .index = MSR_LSTAR, .always = true },
179 { .index = MSR_CSTAR, .always = true },
180 { .index = MSR_SYSCALL_MASK, .always = true },
181#endif
182 { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
183 { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
184 { .index = MSR_IA32_LASTINTFROMIP, .always = false },
185 { .index = MSR_IA32_LASTINTTOIP, .always = false },
186 { .index = MSR_INVALID, .always = false },
6c8166a7
AK
187};
188
709ddebf
JR
189/* enable NPT for AMD64 and X86 with PAE */
190#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
191static bool npt_enabled = true;
192#else
e0231715 193static bool npt_enabled;
709ddebf 194#endif
6c7dac72 195
e2358851
DB
196/* allow nested paging (virtualized MMU) for all guests */
197static int npt = true;
6c7dac72 198module_param(npt, int, S_IRUGO);
e3da3acd 199
e2358851
DB
200/* allow nested virtualization in KVM/SVM */
201static int nested = true;
236de055
AG
202module_param(nested, int, S_IRUGO);
203
44874f84 204static void svm_flush_tlb(struct kvm_vcpu *vcpu);
a5c3832d 205static void svm_complete_interrupts(struct vcpu_svm *svm);
04d2cc77 206
410e4d57 207static int nested_svm_exit_handled(struct vcpu_svm *svm);
b8e88bc8 208static int nested_svm_intercept(struct vcpu_svm *svm);
cf74a78b 209static int nested_svm_vmexit(struct vcpu_svm *svm);
cf74a78b
AG
210static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
211 bool has_error_code, u32 error_code);
92a1f12d 212static u64 __scale_tsc(u64 ratio, u64 tsc);
cf74a78b 213
8d28fec4 214enum {
116a0a23
JR
215 VMCB_INTERCEPTS, /* Intercept vectors, TSC offset,
216 pause filter count */
f56838e4 217 VMCB_PERM_MAP, /* IOPM Base and MSRPM Base */
d48086d1 218 VMCB_ASID, /* ASID */
decdbf6a 219 VMCB_INTR, /* int_ctl, int_vector */
b2747166 220 VMCB_NPT, /* npt_en, nCR3, gPAT */
dcca1a65 221 VMCB_CR, /* CR0, CR3, CR4, EFER */
72214b96 222 VMCB_DR, /* DR6, DR7 */
17a703cb 223 VMCB_DT, /* GDT, IDT */
060d0c9a 224 VMCB_SEG, /* CS, DS, SS, ES, CPL */
0574dec0 225 VMCB_CR2, /* CR2 only */
b53ba3f9 226 VMCB_LBR, /* DBGCTL, BR_FROM, BR_TO, LAST_EX_FROM, LAST_EX_TO */
8d28fec4
RJ
227 VMCB_DIRTY_MAX,
228};
229
0574dec0
JR
230/* TPR and CR2 are always written before VMRUN */
231#define VMCB_ALWAYS_DIRTY_MASK ((1U << VMCB_INTR) | (1U << VMCB_CR2))
8d28fec4
RJ
232
233static inline void mark_all_dirty(struct vmcb *vmcb)
234{
235 vmcb->control.clean = 0;
236}
237
238static inline void mark_all_clean(struct vmcb *vmcb)
239{
240 vmcb->control.clean = ((1 << VMCB_DIRTY_MAX) - 1)
241 & ~VMCB_ALWAYS_DIRTY_MASK;
242}
243
244static inline void mark_dirty(struct vmcb *vmcb, int bit)
245{
246 vmcb->control.clean &= ~(1 << bit);
247}
248
a2fa3e9f
GH
249static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
250{
fb3f0f51 251 return container_of(vcpu, struct vcpu_svm, vcpu);
a2fa3e9f
GH
252}
253
384c6368
JR
254static void recalc_intercepts(struct vcpu_svm *svm)
255{
256 struct vmcb_control_area *c, *h;
257 struct nested_state *g;
258
116a0a23
JR
259 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
260
384c6368
JR
261 if (!is_guest_mode(&svm->vcpu))
262 return;
263
264 c = &svm->vmcb->control;
265 h = &svm->nested.hsave->control;
266 g = &svm->nested;
267
4ee546b4 268 c->intercept_cr = h->intercept_cr | g->intercept_cr;
3aed041a 269 c->intercept_dr = h->intercept_dr | g->intercept_dr;
384c6368
JR
270 c->intercept_exceptions = h->intercept_exceptions | g->intercept_exceptions;
271 c->intercept = h->intercept | g->intercept;
272}
273
4ee546b4
RJ
274static inline struct vmcb *get_host_vmcb(struct vcpu_svm *svm)
275{
276 if (is_guest_mode(&svm->vcpu))
277 return svm->nested.hsave;
278 else
279 return svm->vmcb;
280}
281
282static inline void set_cr_intercept(struct vcpu_svm *svm, int bit)
283{
284 struct vmcb *vmcb = get_host_vmcb(svm);
285
286 vmcb->control.intercept_cr |= (1U << bit);
287
288 recalc_intercepts(svm);
289}
290
291static inline void clr_cr_intercept(struct vcpu_svm *svm, int bit)
292{
293 struct vmcb *vmcb = get_host_vmcb(svm);
294
295 vmcb->control.intercept_cr &= ~(1U << bit);
296
297 recalc_intercepts(svm);
298}
299
300static inline bool is_cr_intercept(struct vcpu_svm *svm, int bit)
301{
302 struct vmcb *vmcb = get_host_vmcb(svm);
303
304 return vmcb->control.intercept_cr & (1U << bit);
305}
306
5315c716 307static inline void set_dr_intercepts(struct vcpu_svm *svm)
3aed041a
JR
308{
309 struct vmcb *vmcb = get_host_vmcb(svm);
310
5315c716
PB
311 vmcb->control.intercept_dr = (1 << INTERCEPT_DR0_READ)
312 | (1 << INTERCEPT_DR1_READ)
313 | (1 << INTERCEPT_DR2_READ)
314 | (1 << INTERCEPT_DR3_READ)
315 | (1 << INTERCEPT_DR4_READ)
316 | (1 << INTERCEPT_DR5_READ)
317 | (1 << INTERCEPT_DR6_READ)
318 | (1 << INTERCEPT_DR7_READ)
319 | (1 << INTERCEPT_DR0_WRITE)
320 | (1 << INTERCEPT_DR1_WRITE)
321 | (1 << INTERCEPT_DR2_WRITE)
322 | (1 << INTERCEPT_DR3_WRITE)
323 | (1 << INTERCEPT_DR4_WRITE)
324 | (1 << INTERCEPT_DR5_WRITE)
325 | (1 << INTERCEPT_DR6_WRITE)
326 | (1 << INTERCEPT_DR7_WRITE);
3aed041a
JR
327
328 recalc_intercepts(svm);
329}
330
5315c716 331static inline void clr_dr_intercepts(struct vcpu_svm *svm)
3aed041a
JR
332{
333 struct vmcb *vmcb = get_host_vmcb(svm);
334
5315c716 335 vmcb->control.intercept_dr = 0;
3aed041a
JR
336
337 recalc_intercepts(svm);
338}
339
18c918c5
JR
340static inline void set_exception_intercept(struct vcpu_svm *svm, int bit)
341{
342 struct vmcb *vmcb = get_host_vmcb(svm);
343
344 vmcb->control.intercept_exceptions |= (1U << bit);
345
346 recalc_intercepts(svm);
347}
348
349static inline void clr_exception_intercept(struct vcpu_svm *svm, int bit)
350{
351 struct vmcb *vmcb = get_host_vmcb(svm);
352
353 vmcb->control.intercept_exceptions &= ~(1U << bit);
354
355 recalc_intercepts(svm);
356}
357
8a05a1b8
JR
358static inline void set_intercept(struct vcpu_svm *svm, int bit)
359{
360 struct vmcb *vmcb = get_host_vmcb(svm);
361
362 vmcb->control.intercept |= (1ULL << bit);
363
364 recalc_intercepts(svm);
365}
366
367static inline void clr_intercept(struct vcpu_svm *svm, int bit)
368{
369 struct vmcb *vmcb = get_host_vmcb(svm);
370
371 vmcb->control.intercept &= ~(1ULL << bit);
372
373 recalc_intercepts(svm);
374}
375
2af9194d
JR
376static inline void enable_gif(struct vcpu_svm *svm)
377{
378 svm->vcpu.arch.hflags |= HF_GIF_MASK;
379}
380
381static inline void disable_gif(struct vcpu_svm *svm)
382{
383 svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
384}
385
386static inline bool gif_set(struct vcpu_svm *svm)
387{
388 return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
389}
390
4866d5e3 391static unsigned long iopm_base;
6aa8b732
AK
392
393struct kvm_ldttss_desc {
394 u16 limit0;
395 u16 base0;
e0231715
JR
396 unsigned base1:8, type:5, dpl:2, p:1;
397 unsigned limit1:4, zero0:3, g:1, base2:8;
6aa8b732
AK
398 u32 base3;
399 u32 zero1;
400} __attribute__((packed));
401
402struct svm_cpu_data {
403 int cpu;
404
5008fdf5
AK
405 u64 asid_generation;
406 u32 max_asid;
407 u32 next_asid;
6aa8b732
AK
408 struct kvm_ldttss_desc *tss_desc;
409
410 struct page *save_area;
411};
412
413static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
414
415struct svm_init_data {
416 int cpu;
417 int r;
418};
419
09941fbb 420static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
6aa8b732 421
9d8f549d 422#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
423#define MSRS_RANGE_SIZE 2048
424#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
425
455716fa
JR
426static u32 svm_msrpm_offset(u32 msr)
427{
428 u32 offset;
429 int i;
430
431 for (i = 0; i < NUM_MSR_MAPS; i++) {
432 if (msr < msrpm_ranges[i] ||
433 msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
434 continue;
435
436 offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
437 offset += (i * MSRS_RANGE_SIZE); /* add range offset */
438
439 /* Now we have the u8 offset - but need the u32 offset */
440 return offset / 4;
441 }
442
443 /* MSR not in any range */
444 return MSR_INVALID;
445}
446
6aa8b732
AK
447#define MAX_INST_SIZE 15
448
6aa8b732
AK
449static inline void clgi(void)
450{
4ecac3fd 451 asm volatile (__ex(SVM_CLGI));
6aa8b732
AK
452}
453
454static inline void stgi(void)
455{
4ecac3fd 456 asm volatile (__ex(SVM_STGI));
6aa8b732
AK
457}
458
459static inline void invlpga(unsigned long addr, u32 asid)
460{
e0231715 461 asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
6aa8b732
AK
462}
463
4b16184c
JR
464static int get_npt_level(void)
465{
466#ifdef CONFIG_X86_64
467 return PT64_ROOT_LEVEL;
468#else
469 return PT32E_ROOT_LEVEL;
470#endif
471}
472
6aa8b732
AK
473static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
474{
6dc696d4 475 vcpu->arch.efer = efer;
709ddebf 476 if (!npt_enabled && !(efer & EFER_LMA))
2b5203ee 477 efer &= ~EFER_LME;
6aa8b732 478
9962d032 479 to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
dcca1a65 480 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
6aa8b732
AK
481}
482
6aa8b732
AK
483static int is_external_interrupt(u32 info)
484{
485 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
486 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
487}
488
37ccdcbe 489static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
2809f5d2
GC
490{
491 struct vcpu_svm *svm = to_svm(vcpu);
492 u32 ret = 0;
493
494 if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
37ccdcbe
PB
495 ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
496 return ret;
2809f5d2
GC
497}
498
499static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
500{
501 struct vcpu_svm *svm = to_svm(vcpu);
502
503 if (mask == 0)
504 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
505 else
506 svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
507
508}
509
6aa8b732
AK
510static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
511{
a2fa3e9f
GH
512 struct vcpu_svm *svm = to_svm(vcpu);
513
6bc31bdc
AP
514 if (svm->vmcb->control.next_rip != 0)
515 svm->next_rip = svm->vmcb->control.next_rip;
516
a2fa3e9f 517 if (!svm->next_rip) {
51d8b661 518 if (emulate_instruction(vcpu, EMULTYPE_SKIP) !=
f629cf84
GN
519 EMULATE_DONE)
520 printk(KERN_DEBUG "%s: NOP\n", __func__);
6aa8b732
AK
521 return;
522 }
5fdbf976
MT
523 if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
524 printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
525 __func__, kvm_rip_read(vcpu), svm->next_rip);
6aa8b732 526
5fdbf976 527 kvm_rip_write(vcpu, svm->next_rip);
2809f5d2 528 svm_set_interrupt_shadow(vcpu, 0);
6aa8b732
AK
529}
530
116a4752 531static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
532 bool has_error_code, u32 error_code,
533 bool reinject)
116a4752
JK
534{
535 struct vcpu_svm *svm = to_svm(vcpu);
536
e0231715
JR
537 /*
538 * If we are within a nested VM we'd better #VMEXIT and let the guest
539 * handle the exception
540 */
ce7ddec4
JR
541 if (!reinject &&
542 nested_svm_check_exception(svm, nr, has_error_code, error_code))
116a4752
JK
543 return;
544
2a6b20b8 545 if (nr == BP_VECTOR && !static_cpu_has(X86_FEATURE_NRIPS)) {
66b7138f
JK
546 unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
547
548 /*
549 * For guest debugging where we have to reinject #BP if some
550 * INT3 is guest-owned:
551 * Emulate nRIP by moving RIP forward. Will fail if injection
552 * raises a fault that is not intercepted. Still better than
553 * failing in all cases.
554 */
555 skip_emulated_instruction(&svm->vcpu);
556 rip = kvm_rip_read(&svm->vcpu);
557 svm->int3_rip = rip + svm->vmcb->save.cs.base;
558 svm->int3_injected = rip - old_rip;
559 }
560
116a4752
JK
561 svm->vmcb->control.event_inj = nr
562 | SVM_EVTINJ_VALID
563 | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
564 | SVM_EVTINJ_TYPE_EXEPT;
565 svm->vmcb->control.event_inj_err = error_code;
566}
567
67ec6607
JR
568static void svm_init_erratum_383(void)
569{
570 u32 low, high;
571 int err;
572 u64 val;
573
e6ee94d5 574 if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
67ec6607
JR
575 return;
576
577 /* Use _safe variants to not break nested virtualization */
578 val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
579 if (err)
580 return;
581
582 val |= (1ULL << 47);
583
584 low = lower_32_bits(val);
585 high = upper_32_bits(val);
586
587 native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
588
589 erratum_383_found = true;
590}
591
2b036c6b
BO
592static void svm_init_osvw(struct kvm_vcpu *vcpu)
593{
594 /*
595 * Guests should see errata 400 and 415 as fixed (assuming that
596 * HLT and IO instructions are intercepted).
597 */
598 vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
599 vcpu->arch.osvw.status = osvw_status & ~(6ULL);
600
601 /*
602 * By increasing VCPU's osvw.length to 3 we are telling the guest that
603 * all osvw.status bits inside that length, including bit 0 (which is
604 * reserved for erratum 298), are valid. However, if host processor's
605 * osvw_len is 0 then osvw_status[0] carries no information. We need to
606 * be conservative here and therefore we tell the guest that erratum 298
607 * is present (because we really don't know).
608 */
609 if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
610 vcpu->arch.osvw.status |= 1;
611}
612
6aa8b732
AK
613static int has_svm(void)
614{
63d1142f 615 const char *msg;
6aa8b732 616
63d1142f 617 if (!cpu_has_svm(&msg)) {
ff81ff10 618 printk(KERN_INFO "has_svm: %s\n", msg);
6aa8b732
AK
619 return 0;
620 }
621
6aa8b732
AK
622 return 1;
623}
624
13a34e06 625static void svm_hardware_disable(void)
6aa8b732 626{
fbc0db76
JR
627 /* Make sure we clean up behind us */
628 if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
629 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
630
2c8dceeb 631 cpu_svm_disable();
1018faa6
JR
632
633 amd_pmu_disable_virt();
6aa8b732
AK
634}
635
13a34e06 636static int svm_hardware_enable(void)
6aa8b732
AK
637{
638
0fe1e009 639 struct svm_cpu_data *sd;
6aa8b732 640 uint64_t efer;
89a27f4d 641 struct desc_ptr gdt_descr;
6aa8b732
AK
642 struct desc_struct *gdt;
643 int me = raw_smp_processor_id();
644
10474ae8
AG
645 rdmsrl(MSR_EFER, efer);
646 if (efer & EFER_SVME)
647 return -EBUSY;
648
6aa8b732 649 if (!has_svm()) {
1f5b77f5 650 pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
10474ae8 651 return -EINVAL;
6aa8b732 652 }
0fe1e009 653 sd = per_cpu(svm_data, me);
0fe1e009 654 if (!sd) {
1f5b77f5 655 pr_err("%s: svm_data is NULL on %d\n", __func__, me);
10474ae8 656 return -EINVAL;
6aa8b732
AK
657 }
658
0fe1e009
TH
659 sd->asid_generation = 1;
660 sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
661 sd->next_asid = sd->max_asid + 1;
6aa8b732 662
d6ab1ed4 663 native_store_gdt(&gdt_descr);
89a27f4d 664 gdt = (struct desc_struct *)gdt_descr.address;
0fe1e009 665 sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
6aa8b732 666
9962d032 667 wrmsrl(MSR_EFER, efer | EFER_SVME);
6aa8b732 668
d0316554 669 wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
10474ae8 670
fbc0db76
JR
671 if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
672 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
89cbc767 673 __this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
fbc0db76
JR
674 }
675
2b036c6b
BO
676
677 /*
678 * Get OSVW bits.
679 *
680 * Note that it is possible to have a system with mixed processor
681 * revisions and therefore different OSVW bits. If bits are not the same
682 * on different processors then choose the worst case (i.e. if erratum
683 * is present on one processor and not on another then assume that the
684 * erratum is present everywhere).
685 */
686 if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
687 uint64_t len, status = 0;
688 int err;
689
690 len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
691 if (!err)
692 status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
693 &err);
694
695 if (err)
696 osvw_status = osvw_len = 0;
697 else {
698 if (len < osvw_len)
699 osvw_len = len;
700 osvw_status |= status;
701 osvw_status &= (1ULL << osvw_len) - 1;
702 }
703 } else
704 osvw_status = osvw_len = 0;
705
67ec6607
JR
706 svm_init_erratum_383();
707
1018faa6
JR
708 amd_pmu_enable_virt();
709
10474ae8 710 return 0;
6aa8b732
AK
711}
712
0da1db75
JR
713static void svm_cpu_uninit(int cpu)
714{
0fe1e009 715 struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
0da1db75 716
0fe1e009 717 if (!sd)
0da1db75
JR
718 return;
719
720 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
0fe1e009
TH
721 __free_page(sd->save_area);
722 kfree(sd);
0da1db75
JR
723}
724
6aa8b732
AK
725static int svm_cpu_init(int cpu)
726{
0fe1e009 727 struct svm_cpu_data *sd;
6aa8b732
AK
728 int r;
729
0fe1e009
TH
730 sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
731 if (!sd)
6aa8b732 732 return -ENOMEM;
0fe1e009
TH
733 sd->cpu = cpu;
734 sd->save_area = alloc_page(GFP_KERNEL);
6aa8b732 735 r = -ENOMEM;
0fe1e009 736 if (!sd->save_area)
6aa8b732
AK
737 goto err_1;
738
0fe1e009 739 per_cpu(svm_data, cpu) = sd;
6aa8b732
AK
740
741 return 0;
742
743err_1:
0fe1e009 744 kfree(sd);
6aa8b732
AK
745 return r;
746
747}
748
ac72a9b7
JR
749static bool valid_msr_intercept(u32 index)
750{
751 int i;
752
753 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
754 if (direct_access_msrs[i].index == index)
755 return true;
756
757 return false;
758}
759
bfc733a7
RR
760static void set_msr_interception(u32 *msrpm, unsigned msr,
761 int read, int write)
6aa8b732 762{
455716fa
JR
763 u8 bit_read, bit_write;
764 unsigned long tmp;
765 u32 offset;
6aa8b732 766
ac72a9b7
JR
767 /*
768 * If this warning triggers extend the direct_access_msrs list at the
769 * beginning of the file
770 */
771 WARN_ON(!valid_msr_intercept(msr));
772
455716fa
JR
773 offset = svm_msrpm_offset(msr);
774 bit_read = 2 * (msr & 0x0f);
775 bit_write = 2 * (msr & 0x0f) + 1;
776 tmp = msrpm[offset];
777
778 BUG_ON(offset == MSR_INVALID);
779
780 read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
781 write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
782
783 msrpm[offset] = tmp;
6aa8b732
AK
784}
785
f65c229c 786static void svm_vcpu_init_msrpm(u32 *msrpm)
6aa8b732
AK
787{
788 int i;
789
f65c229c
JR
790 memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
791
ac72a9b7
JR
792 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
793 if (!direct_access_msrs[i].always)
794 continue;
795
796 set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
797 }
f65c229c
JR
798}
799
323c3d80
JR
800static void add_msr_offset(u32 offset)
801{
802 int i;
803
804 for (i = 0; i < MSRPM_OFFSETS; ++i) {
805
806 /* Offset already in list? */
807 if (msrpm_offsets[i] == offset)
bfc733a7 808 return;
323c3d80
JR
809
810 /* Slot used by another offset? */
811 if (msrpm_offsets[i] != MSR_INVALID)
812 continue;
813
814 /* Add offset to list */
815 msrpm_offsets[i] = offset;
816
817 return;
6aa8b732 818 }
323c3d80
JR
819
820 /*
821 * If this BUG triggers the msrpm_offsets table has an overflow. Just
822 * increase MSRPM_OFFSETS in this case.
823 */
bfc733a7 824 BUG();
6aa8b732
AK
825}
826
323c3d80 827static void init_msrpm_offsets(void)
f65c229c 828{
323c3d80 829 int i;
f65c229c 830
323c3d80
JR
831 memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
832
833 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
834 u32 offset;
835
836 offset = svm_msrpm_offset(direct_access_msrs[i].index);
837 BUG_ON(offset == MSR_INVALID);
838
839 add_msr_offset(offset);
840 }
f65c229c
JR
841}
842
24e09cbf
JR
843static void svm_enable_lbrv(struct vcpu_svm *svm)
844{
845 u32 *msrpm = svm->msrpm;
846
847 svm->vmcb->control.lbr_ctl = 1;
848 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
849 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
850 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
851 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
852}
853
854static void svm_disable_lbrv(struct vcpu_svm *svm)
855{
856 u32 *msrpm = svm->msrpm;
857
858 svm->vmcb->control.lbr_ctl = 0;
859 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
860 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
861 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
862 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
863}
864
6aa8b732
AK
865static __init int svm_hardware_setup(void)
866{
867 int cpu;
868 struct page *iopm_pages;
f65c229c 869 void *iopm_va;
6aa8b732
AK
870 int r;
871
6aa8b732
AK
872 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
873
874 if (!iopm_pages)
875 return -ENOMEM;
c8681339
AL
876
877 iopm_va = page_address(iopm_pages);
878 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
6aa8b732
AK
879 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
880
323c3d80
JR
881 init_msrpm_offsets();
882
50a37eb4
JR
883 if (boot_cpu_has(X86_FEATURE_NX))
884 kvm_enable_efer_bits(EFER_NX);
885
1b2fd70c
AG
886 if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
887 kvm_enable_efer_bits(EFER_FFXSR);
888
92a1f12d
JR
889 if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
890 u64 max;
891
892 kvm_has_tsc_control = true;
893
894 /*
895 * Make sure the user can only configure tsc_khz values that
896 * fit into a signed integer.
897 * A min value is not calculated needed because it will always
898 * be 1 on all machines and a value of 0 is used to disable
899 * tsc-scaling for the vcpu.
900 */
901 max = min(0x7fffffffULL, __scale_tsc(tsc_khz, TSC_RATIO_MAX));
902
903 kvm_max_guest_tsc_khz = max;
904 }
905
236de055
AG
906 if (nested) {
907 printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
eec4b140 908 kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
236de055
AG
909 }
910
3230bb47 911 for_each_possible_cpu(cpu) {
6aa8b732
AK
912 r = svm_cpu_init(cpu);
913 if (r)
f65c229c 914 goto err;
6aa8b732 915 }
33bd6a0b 916
2a6b20b8 917 if (!boot_cpu_has(X86_FEATURE_NPT))
e3da3acd
JR
918 npt_enabled = false;
919
6c7dac72
JR
920 if (npt_enabled && !npt) {
921 printk(KERN_INFO "kvm: Nested Paging disabled\n");
922 npt_enabled = false;
923 }
924
18552672 925 if (npt_enabled) {
e3da3acd 926 printk(KERN_INFO "kvm: Nested Paging enabled\n");
18552672 927 kvm_enable_tdp();
5f4cb662
JR
928 } else
929 kvm_disable_tdp();
e3da3acd 930
6aa8b732
AK
931 return 0;
932
f65c229c 933err:
6aa8b732
AK
934 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
935 iopm_base = 0;
936 return r;
937}
938
939static __exit void svm_hardware_unsetup(void)
940{
0da1db75
JR
941 int cpu;
942
3230bb47 943 for_each_possible_cpu(cpu)
0da1db75
JR
944 svm_cpu_uninit(cpu);
945
6aa8b732 946 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
f65c229c 947 iopm_base = 0;
6aa8b732
AK
948}
949
950static void init_seg(struct vmcb_seg *seg)
951{
952 seg->selector = 0;
953 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
e0231715 954 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
6aa8b732
AK
955 seg->limit = 0xffff;
956 seg->base = 0;
957}
958
959static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
960{
961 seg->selector = 0;
962 seg->attrib = SVM_SELECTOR_P_MASK | type;
963 seg->limit = 0xffff;
964 seg->base = 0;
965}
966
fbc0db76
JR
967static u64 __scale_tsc(u64 ratio, u64 tsc)
968{
969 u64 mult, frac, _tsc;
970
971 mult = ratio >> 32;
972 frac = ratio & ((1ULL << 32) - 1);
973
974 _tsc = tsc;
975 _tsc *= mult;
976 _tsc += (tsc >> 32) * frac;
977 _tsc += ((tsc & ((1ULL << 32) - 1)) * frac) >> 32;
978
979 return _tsc;
980}
981
982static u64 svm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
983{
984 struct vcpu_svm *svm = to_svm(vcpu);
985 u64 _tsc = tsc;
986
987 if (svm->tsc_ratio != TSC_RATIO_DEFAULT)
988 _tsc = __scale_tsc(svm->tsc_ratio, tsc);
989
990 return _tsc;
991}
992
cc578287 993static void svm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
4051b188
JR
994{
995 struct vcpu_svm *svm = to_svm(vcpu);
996 u64 ratio;
997 u64 khz;
998
cc578287
ZA
999 /* Guest TSC same frequency as host TSC? */
1000 if (!scale) {
1001 svm->tsc_ratio = TSC_RATIO_DEFAULT;
4051b188 1002 return;
cc578287 1003 }
4051b188 1004
cc578287
ZA
1005 /* TSC scaling supported? */
1006 if (!boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
1007 if (user_tsc_khz > tsc_khz) {
1008 vcpu->arch.tsc_catchup = 1;
1009 vcpu->arch.tsc_always_catchup = 1;
1010 } else
1011 WARN(1, "user requested TSC rate below hardware speed\n");
4051b188
JR
1012 return;
1013 }
1014
1015 khz = user_tsc_khz;
1016
1017 /* TSC scaling required - calculate ratio */
1018 ratio = khz << 32;
1019 do_div(ratio, tsc_khz);
1020
1021 if (ratio == 0 || ratio & TSC_RATIO_RSVD) {
1022 WARN_ONCE(1, "Invalid TSC ratio - virtual-tsc-khz=%u\n",
1023 user_tsc_khz);
1024 return;
1025 }
4051b188
JR
1026 svm->tsc_ratio = ratio;
1027}
1028
ba904635
WA
1029static u64 svm_read_tsc_offset(struct kvm_vcpu *vcpu)
1030{
1031 struct vcpu_svm *svm = to_svm(vcpu);
1032
1033 return svm->vmcb->control.tsc_offset;
1034}
1035
f4e1b3c8
ZA
1036static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1037{
1038 struct vcpu_svm *svm = to_svm(vcpu);
1039 u64 g_tsc_offset = 0;
1040
2030753d 1041 if (is_guest_mode(vcpu)) {
f4e1b3c8
ZA
1042 g_tsc_offset = svm->vmcb->control.tsc_offset -
1043 svm->nested.hsave->control.tsc_offset;
1044 svm->nested.hsave->control.tsc_offset = offset;
489223ed
YY
1045 } else
1046 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1047 svm->vmcb->control.tsc_offset,
1048 offset);
f4e1b3c8
ZA
1049
1050 svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
116a0a23
JR
1051
1052 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
f4e1b3c8
ZA
1053}
1054
f1e2b260 1055static void svm_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
e48672fa
ZA
1056{
1057 struct vcpu_svm *svm = to_svm(vcpu);
1058
f1e2b260
MT
1059 WARN_ON(adjustment < 0);
1060 if (host)
1061 adjustment = svm_scale_tsc(vcpu, adjustment);
1062
e48672fa 1063 svm->vmcb->control.tsc_offset += adjustment;
2030753d 1064 if (is_guest_mode(vcpu))
e48672fa 1065 svm->nested.hsave->control.tsc_offset += adjustment;
489223ed
YY
1066 else
1067 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1068 svm->vmcb->control.tsc_offset - adjustment,
1069 svm->vmcb->control.tsc_offset);
1070
116a0a23 1071 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
e48672fa
ZA
1072}
1073
857e4099
JR
1074static u64 svm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1075{
1076 u64 tsc;
1077
1078 tsc = svm_scale_tsc(vcpu, native_read_tsc());
1079
1080 return target_tsc - tsc;
1081}
1082
e6101a96 1083static void init_vmcb(struct vcpu_svm *svm)
6aa8b732 1084{
e6101a96
JR
1085 struct vmcb_control_area *control = &svm->vmcb->control;
1086 struct vmcb_save_area *save = &svm->vmcb->save;
6aa8b732 1087
bff78274 1088 svm->vcpu.fpu_active = 1;
4ee546b4 1089 svm->vcpu.arch.hflags = 0;
bff78274 1090
4ee546b4
RJ
1091 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1092 set_cr_intercept(svm, INTERCEPT_CR3_READ);
1093 set_cr_intercept(svm, INTERCEPT_CR4_READ);
1094 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
1095 set_cr_intercept(svm, INTERCEPT_CR3_WRITE);
1096 set_cr_intercept(svm, INTERCEPT_CR4_WRITE);
1097 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
6aa8b732 1098
5315c716 1099 set_dr_intercepts(svm);
6aa8b732 1100
18c918c5
JR
1101 set_exception_intercept(svm, PF_VECTOR);
1102 set_exception_intercept(svm, UD_VECTOR);
1103 set_exception_intercept(svm, MC_VECTOR);
6aa8b732 1104
8a05a1b8
JR
1105 set_intercept(svm, INTERCEPT_INTR);
1106 set_intercept(svm, INTERCEPT_NMI);
1107 set_intercept(svm, INTERCEPT_SMI);
1108 set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
332b56e4 1109 set_intercept(svm, INTERCEPT_RDPMC);
8a05a1b8
JR
1110 set_intercept(svm, INTERCEPT_CPUID);
1111 set_intercept(svm, INTERCEPT_INVD);
1112 set_intercept(svm, INTERCEPT_HLT);
1113 set_intercept(svm, INTERCEPT_INVLPG);
1114 set_intercept(svm, INTERCEPT_INVLPGA);
1115 set_intercept(svm, INTERCEPT_IOIO_PROT);
1116 set_intercept(svm, INTERCEPT_MSR_PROT);
1117 set_intercept(svm, INTERCEPT_TASK_SWITCH);
1118 set_intercept(svm, INTERCEPT_SHUTDOWN);
1119 set_intercept(svm, INTERCEPT_VMRUN);
1120 set_intercept(svm, INTERCEPT_VMMCALL);
1121 set_intercept(svm, INTERCEPT_VMLOAD);
1122 set_intercept(svm, INTERCEPT_VMSAVE);
1123 set_intercept(svm, INTERCEPT_STGI);
1124 set_intercept(svm, INTERCEPT_CLGI);
1125 set_intercept(svm, INTERCEPT_SKINIT);
1126 set_intercept(svm, INTERCEPT_WBINVD);
1127 set_intercept(svm, INTERCEPT_MONITOR);
1128 set_intercept(svm, INTERCEPT_MWAIT);
81dd35d4 1129 set_intercept(svm, INTERCEPT_XSETBV);
6aa8b732
AK
1130
1131 control->iopm_base_pa = iopm_base;
f65c229c 1132 control->msrpm_base_pa = __pa(svm->msrpm);
6aa8b732
AK
1133 control->int_ctl = V_INTR_MASKING_MASK;
1134
1135 init_seg(&save->es);
1136 init_seg(&save->ss);
1137 init_seg(&save->ds);
1138 init_seg(&save->fs);
1139 init_seg(&save->gs);
1140
1141 save->cs.selector = 0xf000;
04b66839 1142 save->cs.base = 0xffff0000;
6aa8b732
AK
1143 /* Executable/Readable Code Segment */
1144 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
1145 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
1146 save->cs.limit = 0xffff;
6aa8b732
AK
1147
1148 save->gdtr.limit = 0xffff;
1149 save->idtr.limit = 0xffff;
1150
1151 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
1152 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
1153
eaa48512 1154 svm_set_efer(&svm->vcpu, 0);
d77c26fc 1155 save->dr6 = 0xffff0ff0;
f6e78475 1156 kvm_set_rflags(&svm->vcpu, 2);
6aa8b732 1157 save->rip = 0x0000fff0;
5fdbf976 1158 svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
6aa8b732 1159
e0231715
JR
1160 /*
1161 * This is the guest-visible cr0 value.
18fa000a 1162 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
6aa8b732 1163 */
678041ad
MT
1164 svm->vcpu.arch.cr0 = 0;
1165 (void)kvm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
18fa000a 1166
66aee91a 1167 save->cr4 = X86_CR4_PAE;
6aa8b732 1168 /* rdx = ?? */
709ddebf
JR
1169
1170 if (npt_enabled) {
1171 /* Setup VMCB for Nested Paging */
1172 control->nested_ctl = 1;
8a05a1b8 1173 clr_intercept(svm, INTERCEPT_INVLPG);
18c918c5 1174 clr_exception_intercept(svm, PF_VECTOR);
4ee546b4
RJ
1175 clr_cr_intercept(svm, INTERCEPT_CR3_READ);
1176 clr_cr_intercept(svm, INTERCEPT_CR3_WRITE);
709ddebf 1177 save->g_pat = 0x0007040600070406ULL;
709ddebf
JR
1178 save->cr3 = 0;
1179 save->cr4 = 0;
1180 }
f40f6a45 1181 svm->asid_generation = 0;
1371d904 1182
e6aa9abd 1183 svm->nested.vmcb = 0;
2af9194d
JR
1184 svm->vcpu.arch.hflags = 0;
1185
2a6b20b8 1186 if (boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
565d0998 1187 control->pause_filter_count = 3000;
8a05a1b8 1188 set_intercept(svm, INTERCEPT_PAUSE);
565d0998
ML
1189 }
1190
8d28fec4
RJ
1191 mark_all_dirty(svm->vmcb);
1192
2af9194d 1193 enable_gif(svm);
6aa8b732
AK
1194}
1195
57f252f2 1196static void svm_vcpu_reset(struct kvm_vcpu *vcpu)
04d2cc77
AK
1197{
1198 struct vcpu_svm *svm = to_svm(vcpu);
66f7b72e
JS
1199 u32 dummy;
1200 u32 eax = 1;
04d2cc77 1201
e6101a96 1202 init_vmcb(svm);
70433389 1203
66f7b72e
JS
1204 kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy);
1205 kvm_register_write(vcpu, VCPU_REGS_RDX, eax);
04d2cc77
AK
1206}
1207
fb3f0f51 1208static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 1209{
a2fa3e9f 1210 struct vcpu_svm *svm;
6aa8b732 1211 struct page *page;
f65c229c 1212 struct page *msrpm_pages;
b286d5d8 1213 struct page *hsave_page;
3d6368ef 1214 struct page *nested_msrpm_pages;
fb3f0f51 1215 int err;
6aa8b732 1216
c16f862d 1217 svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
fb3f0f51
RR
1218 if (!svm) {
1219 err = -ENOMEM;
1220 goto out;
1221 }
1222
fbc0db76
JR
1223 svm->tsc_ratio = TSC_RATIO_DEFAULT;
1224
fb3f0f51
RR
1225 err = kvm_vcpu_init(&svm->vcpu, kvm, id);
1226 if (err)
1227 goto free_svm;
1228
b7af4043 1229 err = -ENOMEM;
6aa8b732 1230 page = alloc_page(GFP_KERNEL);
b7af4043 1231 if (!page)
fb3f0f51 1232 goto uninit;
6aa8b732 1233
f65c229c
JR
1234 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1235 if (!msrpm_pages)
b7af4043 1236 goto free_page1;
3d6368ef
AG
1237
1238 nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1239 if (!nested_msrpm_pages)
b7af4043 1240 goto free_page2;
f65c229c 1241
b286d5d8
AG
1242 hsave_page = alloc_page(GFP_KERNEL);
1243 if (!hsave_page)
b7af4043
TY
1244 goto free_page3;
1245
e6aa9abd 1246 svm->nested.hsave = page_address(hsave_page);
b286d5d8 1247
b7af4043
TY
1248 svm->msrpm = page_address(msrpm_pages);
1249 svm_vcpu_init_msrpm(svm->msrpm);
1250
e6aa9abd 1251 svm->nested.msrpm = page_address(nested_msrpm_pages);
323c3d80 1252 svm_vcpu_init_msrpm(svm->nested.msrpm);
3d6368ef 1253
a2fa3e9f
GH
1254 svm->vmcb = page_address(page);
1255 clear_page(svm->vmcb);
1256 svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
1257 svm->asid_generation = 0;
e6101a96 1258 init_vmcb(svm);
a2fa3e9f 1259
73a6d941
TC
1260 svm->vcpu.arch.apic_base = APIC_DEFAULT_PHYS_BASE |
1261 MSR_IA32_APICBASE_ENABLE;
c5af89b6 1262 if (kvm_vcpu_is_bsp(&svm->vcpu))
ad312c7c 1263 svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
6aa8b732 1264
2b036c6b
BO
1265 svm_init_osvw(&svm->vcpu);
1266
fb3f0f51 1267 return &svm->vcpu;
36241b8c 1268
b7af4043
TY
1269free_page3:
1270 __free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
1271free_page2:
1272 __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
1273free_page1:
1274 __free_page(page);
fb3f0f51
RR
1275uninit:
1276 kvm_vcpu_uninit(&svm->vcpu);
1277free_svm:
a4770347 1278 kmem_cache_free(kvm_vcpu_cache, svm);
fb3f0f51
RR
1279out:
1280 return ERR_PTR(err);
6aa8b732
AK
1281}
1282
1283static void svm_free_vcpu(struct kvm_vcpu *vcpu)
1284{
a2fa3e9f
GH
1285 struct vcpu_svm *svm = to_svm(vcpu);
1286
fb3f0f51 1287 __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
f65c229c 1288 __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
e6aa9abd
JR
1289 __free_page(virt_to_page(svm->nested.hsave));
1290 __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
fb3f0f51 1291 kvm_vcpu_uninit(vcpu);
a4770347 1292 kmem_cache_free(kvm_vcpu_cache, svm);
6aa8b732
AK
1293}
1294
15ad7146 1295static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 1296{
a2fa3e9f 1297 struct vcpu_svm *svm = to_svm(vcpu);
15ad7146 1298 int i;
0cc5064d 1299
0cc5064d 1300 if (unlikely(cpu != vcpu->cpu)) {
4b656b12 1301 svm->asid_generation = 0;
8d28fec4 1302 mark_all_dirty(svm->vmcb);
0cc5064d 1303 }
94dfbdb3 1304
82ca2d10
AK
1305#ifdef CONFIG_X86_64
1306 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
1307#endif
dacccfdd
AK
1308 savesegment(fs, svm->host.fs);
1309 savesegment(gs, svm->host.gs);
1310 svm->host.ldt = kvm_read_ldt();
1311
94dfbdb3 1312 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1313 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
fbc0db76
JR
1314
1315 if (static_cpu_has(X86_FEATURE_TSCRATEMSR) &&
89cbc767
CL
1316 svm->tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
1317 __this_cpu_write(current_tsc_ratio, svm->tsc_ratio);
fbc0db76
JR
1318 wrmsrl(MSR_AMD64_TSC_RATIO, svm->tsc_ratio);
1319 }
6aa8b732
AK
1320}
1321
1322static void svm_vcpu_put(struct kvm_vcpu *vcpu)
1323{
a2fa3e9f 1324 struct vcpu_svm *svm = to_svm(vcpu);
94dfbdb3
AL
1325 int i;
1326
e1beb1d3 1327 ++vcpu->stat.host_state_reload;
dacccfdd
AK
1328 kvm_load_ldt(svm->host.ldt);
1329#ifdef CONFIG_X86_64
1330 loadsegment(fs, svm->host.fs);
dacccfdd 1331 wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gs);
893a5ab6 1332 load_gs_index(svm->host.gs);
dacccfdd 1333#else
831ca609 1334#ifdef CONFIG_X86_32_LAZY_GS
dacccfdd 1335 loadsegment(gs, svm->host.gs);
831ca609 1336#endif
dacccfdd 1337#endif
94dfbdb3 1338 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1339 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
1340}
1341
6aa8b732
AK
1342static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
1343{
a2fa3e9f 1344 return to_svm(vcpu)->vmcb->save.rflags;
6aa8b732
AK
1345}
1346
1347static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1348{
ae9fedc7
PB
1349 /*
1350 * Any change of EFLAGS.VM is accompained by a reload of SS
1351 * (caused by either a task switch or an inter-privilege IRET),
1352 * so we do not need to update the CPL here.
1353 */
a2fa3e9f 1354 to_svm(vcpu)->vmcb->save.rflags = rflags;
6aa8b732
AK
1355}
1356
6de4f3ad
AK
1357static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
1358{
1359 switch (reg) {
1360 case VCPU_EXREG_PDPTR:
1361 BUG_ON(!npt_enabled);
9f8fe504 1362 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
6de4f3ad
AK
1363 break;
1364 default:
1365 BUG();
1366 }
1367}
1368
f0b85051
AG
1369static void svm_set_vintr(struct vcpu_svm *svm)
1370{
8a05a1b8 1371 set_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1372}
1373
1374static void svm_clear_vintr(struct vcpu_svm *svm)
1375{
8a05a1b8 1376 clr_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1377}
1378
6aa8b732
AK
1379static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
1380{
a2fa3e9f 1381 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
6aa8b732
AK
1382
1383 switch (seg) {
1384 case VCPU_SREG_CS: return &save->cs;
1385 case VCPU_SREG_DS: return &save->ds;
1386 case VCPU_SREG_ES: return &save->es;
1387 case VCPU_SREG_FS: return &save->fs;
1388 case VCPU_SREG_GS: return &save->gs;
1389 case VCPU_SREG_SS: return &save->ss;
1390 case VCPU_SREG_TR: return &save->tr;
1391 case VCPU_SREG_LDTR: return &save->ldtr;
1392 }
1393 BUG();
8b6d44c7 1394 return NULL;
6aa8b732
AK
1395}
1396
1397static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1398{
1399 struct vmcb_seg *s = svm_seg(vcpu, seg);
1400
1401 return s->base;
1402}
1403
1404static void svm_get_segment(struct kvm_vcpu *vcpu,
1405 struct kvm_segment *var, int seg)
1406{
1407 struct vmcb_seg *s = svm_seg(vcpu, seg);
1408
1409 var->base = s->base;
1410 var->limit = s->limit;
1411 var->selector = s->selector;
1412 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
1413 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
1414 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
1415 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
1416 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
1417 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
1418 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
80112c89
JM
1419
1420 /*
1421 * AMD CPUs circa 2014 track the G bit for all segments except CS.
1422 * However, the SVM spec states that the G bit is not observed by the
1423 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
1424 * So let's synthesize a legal G bit for all segments, this helps
1425 * running KVM nested. It also helps cross-vendor migration, because
1426 * Intel's vmentry has a check on the 'G' bit.
1427 */
1428 var->g = s->limit > 0xfffff;
25022acc 1429
e0231715
JR
1430 /*
1431 * AMD's VMCB does not have an explicit unusable field, so emulate it
19bca6ab
AP
1432 * for cross vendor migration purposes by "not present"
1433 */
1434 var->unusable = !var->present || (var->type == 0);
1435
1fbdc7a5 1436 switch (seg) {
1fbdc7a5
AP
1437 case VCPU_SREG_TR:
1438 /*
1439 * Work around a bug where the busy flag in the tr selector
1440 * isn't exposed
1441 */
c0d09828 1442 var->type |= 0x2;
1fbdc7a5
AP
1443 break;
1444 case VCPU_SREG_DS:
1445 case VCPU_SREG_ES:
1446 case VCPU_SREG_FS:
1447 case VCPU_SREG_GS:
1448 /*
1449 * The accessed bit must always be set in the segment
1450 * descriptor cache, although it can be cleared in the
1451 * descriptor, the cached bit always remains at 1. Since
1452 * Intel has a check on this, set it here to support
1453 * cross-vendor migration.
1454 */
1455 if (!var->unusable)
1456 var->type |= 0x1;
1457 break;
b586eb02 1458 case VCPU_SREG_SS:
e0231715
JR
1459 /*
1460 * On AMD CPUs sometimes the DB bit in the segment
b586eb02
AP
1461 * descriptor is left as 1, although the whole segment has
1462 * been made unusable. Clear it here to pass an Intel VMX
1463 * entry check when cross vendor migrating.
1464 */
1465 if (var->unusable)
1466 var->db = 0;
33b458d2 1467 var->dpl = to_svm(vcpu)->vmcb->save.cpl;
b586eb02 1468 break;
1fbdc7a5 1469 }
6aa8b732
AK
1470}
1471
2e4d2653
IE
1472static int svm_get_cpl(struct kvm_vcpu *vcpu)
1473{
1474 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1475
1476 return save->cpl;
1477}
1478
89a27f4d 1479static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1480{
a2fa3e9f
GH
1481 struct vcpu_svm *svm = to_svm(vcpu);
1482
89a27f4d
GN
1483 dt->size = svm->vmcb->save.idtr.limit;
1484 dt->address = svm->vmcb->save.idtr.base;
6aa8b732
AK
1485}
1486
89a27f4d 1487static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1488{
a2fa3e9f
GH
1489 struct vcpu_svm *svm = to_svm(vcpu);
1490
89a27f4d
GN
1491 svm->vmcb->save.idtr.limit = dt->size;
1492 svm->vmcb->save.idtr.base = dt->address ;
17a703cb 1493 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1494}
1495
89a27f4d 1496static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1497{
a2fa3e9f
GH
1498 struct vcpu_svm *svm = to_svm(vcpu);
1499
89a27f4d
GN
1500 dt->size = svm->vmcb->save.gdtr.limit;
1501 dt->address = svm->vmcb->save.gdtr.base;
6aa8b732
AK
1502}
1503
89a27f4d 1504static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1505{
a2fa3e9f
GH
1506 struct vcpu_svm *svm = to_svm(vcpu);
1507
89a27f4d
GN
1508 svm->vmcb->save.gdtr.limit = dt->size;
1509 svm->vmcb->save.gdtr.base = dt->address ;
17a703cb 1510 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1511}
1512
e8467fda
AK
1513static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
1514{
1515}
1516
aff48baa
AK
1517static void svm_decache_cr3(struct kvm_vcpu *vcpu)
1518{
1519}
1520
25c4c276 1521static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3
AK
1522{
1523}
1524
d225157b
AK
1525static void update_cr0_intercept(struct vcpu_svm *svm)
1526{
1527 ulong gcr0 = svm->vcpu.arch.cr0;
1528 u64 *hcr0 = &svm->vmcb->save.cr0;
1529
1530 if (!svm->vcpu.fpu_active)
1531 *hcr0 |= SVM_CR0_SELECTIVE_MASK;
1532 else
1533 *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
1534 | (gcr0 & SVM_CR0_SELECTIVE_MASK);
1535
dcca1a65 1536 mark_dirty(svm->vmcb, VMCB_CR);
d225157b
AK
1537
1538 if (gcr0 == *hcr0 && svm->vcpu.fpu_active) {
4ee546b4
RJ
1539 clr_cr_intercept(svm, INTERCEPT_CR0_READ);
1540 clr_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b 1541 } else {
4ee546b4
RJ
1542 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1543 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b
AK
1544 }
1545}
1546
6aa8b732
AK
1547static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1548{
a2fa3e9f
GH
1549 struct vcpu_svm *svm = to_svm(vcpu);
1550
05b3e0c2 1551#ifdef CONFIG_X86_64
f6801dff 1552 if (vcpu->arch.efer & EFER_LME) {
707d92fa 1553 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
f6801dff 1554 vcpu->arch.efer |= EFER_LMA;
2b5203ee 1555 svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
6aa8b732
AK
1556 }
1557
d77c26fc 1558 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
f6801dff 1559 vcpu->arch.efer &= ~EFER_LMA;
2b5203ee 1560 svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
6aa8b732
AK
1561 }
1562 }
1563#endif
ad312c7c 1564 vcpu->arch.cr0 = cr0;
888f9f3e
AK
1565
1566 if (!npt_enabled)
1567 cr0 |= X86_CR0_PG | X86_CR0_WP;
02daab21
AK
1568
1569 if (!vcpu->fpu_active)
334df50a 1570 cr0 |= X86_CR0_TS;
709ddebf
JR
1571 /*
1572 * re-enable caching here because the QEMU bios
1573 * does not do it - this results in some delay at
1574 * reboot
1575 */
1576 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
a2fa3e9f 1577 svm->vmcb->save.cr0 = cr0;
dcca1a65 1578 mark_dirty(svm->vmcb, VMCB_CR);
d225157b 1579 update_cr0_intercept(svm);
6aa8b732
AK
1580}
1581
5e1746d6 1582static int svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
6aa8b732 1583{
6394b649 1584 unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
e5eab0ce
JR
1585 unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
1586
5e1746d6
NHE
1587 if (cr4 & X86_CR4_VMXE)
1588 return 1;
1589
e5eab0ce 1590 if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
f40f6a45 1591 svm_flush_tlb(vcpu);
6394b649 1592
ec077263
JR
1593 vcpu->arch.cr4 = cr4;
1594 if (!npt_enabled)
1595 cr4 |= X86_CR4_PAE;
6394b649 1596 cr4 |= host_cr4_mce;
ec077263 1597 to_svm(vcpu)->vmcb->save.cr4 = cr4;
dcca1a65 1598 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
5e1746d6 1599 return 0;
6aa8b732
AK
1600}
1601
1602static void svm_set_segment(struct kvm_vcpu *vcpu,
1603 struct kvm_segment *var, int seg)
1604{
a2fa3e9f 1605 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
1606 struct vmcb_seg *s = svm_seg(vcpu, seg);
1607
1608 s->base = var->base;
1609 s->limit = var->limit;
1610 s->selector = var->selector;
1611 if (var->unusable)
1612 s->attrib = 0;
1613 else {
1614 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
1615 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
1616 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
1617 s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
1618 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
1619 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
1620 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
1621 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
1622 }
ae9fedc7
PB
1623
1624 /*
1625 * This is always accurate, except if SYSRET returned to a segment
1626 * with SS.DPL != 3. Intel does not have this quirk, and always
1627 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
1628 * would entail passing the CPL to userspace and back.
1629 */
1630 if (seg == VCPU_SREG_SS)
1631 svm->vmcb->save.cpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
6aa8b732 1632
060d0c9a 1633 mark_dirty(svm->vmcb, VMCB_SEG);
6aa8b732
AK
1634}
1635
c8639010 1636static void update_db_bp_intercept(struct kvm_vcpu *vcpu)
6aa8b732 1637{
d0bfb940
JK
1638 struct vcpu_svm *svm = to_svm(vcpu);
1639
18c918c5
JR
1640 clr_exception_intercept(svm, DB_VECTOR);
1641 clr_exception_intercept(svm, BP_VECTOR);
44c11430 1642
6be7d306 1643 if (svm->nmi_singlestep)
18c918c5 1644 set_exception_intercept(svm, DB_VECTOR);
44c11430 1645
d0bfb940
JK
1646 if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
1647 if (vcpu->guest_debug &
1648 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
18c918c5 1649 set_exception_intercept(svm, DB_VECTOR);
d0bfb940 1650 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
18c918c5 1651 set_exception_intercept(svm, BP_VECTOR);
d0bfb940
JK
1652 } else
1653 vcpu->guest_debug = 0;
44c11430
GN
1654}
1655
0fe1e009 1656static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
6aa8b732 1657{
0fe1e009
TH
1658 if (sd->next_asid > sd->max_asid) {
1659 ++sd->asid_generation;
1660 sd->next_asid = 1;
a2fa3e9f 1661 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
6aa8b732
AK
1662 }
1663
0fe1e009
TH
1664 svm->asid_generation = sd->asid_generation;
1665 svm->vmcb->control.asid = sd->next_asid++;
d48086d1
JR
1666
1667 mark_dirty(svm->vmcb, VMCB_ASID);
6aa8b732
AK
1668}
1669
73aaf249
JK
1670static u64 svm_get_dr6(struct kvm_vcpu *vcpu)
1671{
1672 return to_svm(vcpu)->vmcb->save.dr6;
1673}
1674
1675static void svm_set_dr6(struct kvm_vcpu *vcpu, unsigned long value)
1676{
1677 struct vcpu_svm *svm = to_svm(vcpu);
1678
1679 svm->vmcb->save.dr6 = value;
1680 mark_dirty(svm->vmcb, VMCB_DR);
1681}
1682
facb0139
PB
1683static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
1684{
1685 struct vcpu_svm *svm = to_svm(vcpu);
1686
1687 get_debugreg(vcpu->arch.db[0], 0);
1688 get_debugreg(vcpu->arch.db[1], 1);
1689 get_debugreg(vcpu->arch.db[2], 2);
1690 get_debugreg(vcpu->arch.db[3], 3);
1691 vcpu->arch.dr6 = svm_get_dr6(vcpu);
1692 vcpu->arch.dr7 = svm->vmcb->save.dr7;
1693
1694 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
1695 set_dr_intercepts(svm);
1696}
1697
020df079 1698static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
6aa8b732 1699{
42dbaa5a 1700 struct vcpu_svm *svm = to_svm(vcpu);
42dbaa5a 1701
020df079 1702 svm->vmcb->save.dr7 = value;
72214b96 1703 mark_dirty(svm->vmcb, VMCB_DR);
6aa8b732
AK
1704}
1705
851ba692 1706static int pf_interception(struct vcpu_svm *svm)
6aa8b732 1707{
631bc487 1708 u64 fault_address = svm->vmcb->control.exit_info_2;
6aa8b732 1709 u32 error_code;
631bc487 1710 int r = 1;
6aa8b732 1711
631bc487
GN
1712 switch (svm->apf_reason) {
1713 default:
1714 error_code = svm->vmcb->control.exit_info_1;
af9ca2d7 1715
631bc487
GN
1716 trace_kvm_page_fault(fault_address, error_code);
1717 if (!npt_enabled && kvm_event_needs_reinjection(&svm->vcpu))
1718 kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
dc25e89e
AP
1719 r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code,
1720 svm->vmcb->control.insn_bytes,
1721 svm->vmcb->control.insn_len);
631bc487
GN
1722 break;
1723 case KVM_PV_REASON_PAGE_NOT_PRESENT:
1724 svm->apf_reason = 0;
1725 local_irq_disable();
1726 kvm_async_pf_task_wait(fault_address);
1727 local_irq_enable();
1728 break;
1729 case KVM_PV_REASON_PAGE_READY:
1730 svm->apf_reason = 0;
1731 local_irq_disable();
1732 kvm_async_pf_task_wake(fault_address);
1733 local_irq_enable();
1734 break;
1735 }
1736 return r;
6aa8b732
AK
1737}
1738
851ba692 1739static int db_interception(struct vcpu_svm *svm)
d0bfb940 1740{
851ba692
AK
1741 struct kvm_run *kvm_run = svm->vcpu.run;
1742
d0bfb940 1743 if (!(svm->vcpu.guest_debug &
44c11430 1744 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
6be7d306 1745 !svm->nmi_singlestep) {
d0bfb940
JK
1746 kvm_queue_exception(&svm->vcpu, DB_VECTOR);
1747 return 1;
1748 }
44c11430 1749
6be7d306
JK
1750 if (svm->nmi_singlestep) {
1751 svm->nmi_singlestep = false;
44c11430
GN
1752 if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP))
1753 svm->vmcb->save.rflags &=
1754 ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
c8639010 1755 update_db_bp_intercept(&svm->vcpu);
44c11430
GN
1756 }
1757
1758 if (svm->vcpu.guest_debug &
e0231715 1759 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
44c11430
GN
1760 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1761 kvm_run->debug.arch.pc =
1762 svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1763 kvm_run->debug.arch.exception = DB_VECTOR;
1764 return 0;
1765 }
1766
1767 return 1;
d0bfb940
JK
1768}
1769
851ba692 1770static int bp_interception(struct vcpu_svm *svm)
d0bfb940 1771{
851ba692
AK
1772 struct kvm_run *kvm_run = svm->vcpu.run;
1773
d0bfb940
JK
1774 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1775 kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1776 kvm_run->debug.arch.exception = BP_VECTOR;
1777 return 0;
1778}
1779
851ba692 1780static int ud_interception(struct vcpu_svm *svm)
7aa81cc0
AL
1781{
1782 int er;
1783
51d8b661 1784 er = emulate_instruction(&svm->vcpu, EMULTYPE_TRAP_UD);
7aa81cc0 1785 if (er != EMULATE_DONE)
7ee5d940 1786 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
7aa81cc0
AL
1787 return 1;
1788}
1789
6b52d186 1790static void svm_fpu_activate(struct kvm_vcpu *vcpu)
7807fa6c 1791{
6b52d186 1792 struct vcpu_svm *svm = to_svm(vcpu);
66a562f7 1793
18c918c5 1794 clr_exception_intercept(svm, NM_VECTOR);
66a562f7 1795
e756fc62 1796 svm->vcpu.fpu_active = 1;
d225157b 1797 update_cr0_intercept(svm);
6b52d186 1798}
a2fa3e9f 1799
6b52d186
AK
1800static int nm_interception(struct vcpu_svm *svm)
1801{
1802 svm_fpu_activate(&svm->vcpu);
a2fa3e9f 1803 return 1;
7807fa6c
AL
1804}
1805
67ec6607
JR
1806static bool is_erratum_383(void)
1807{
1808 int err, i;
1809 u64 value;
1810
1811 if (!erratum_383_found)
1812 return false;
1813
1814 value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
1815 if (err)
1816 return false;
1817
1818 /* Bit 62 may or may not be set for this mce */
1819 value &= ~(1ULL << 62);
1820
1821 if (value != 0xb600000000010015ULL)
1822 return false;
1823
1824 /* Clear MCi_STATUS registers */
1825 for (i = 0; i < 6; ++i)
1826 native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
1827
1828 value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
1829 if (!err) {
1830 u32 low, high;
1831
1832 value &= ~(1ULL << 2);
1833 low = lower_32_bits(value);
1834 high = upper_32_bits(value);
1835
1836 native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
1837 }
1838
1839 /* Flush tlb to evict multi-match entries */
1840 __flush_tlb_all();
1841
1842 return true;
1843}
1844
fe5913e4 1845static void svm_handle_mce(struct vcpu_svm *svm)
53371b50 1846{
67ec6607
JR
1847 if (is_erratum_383()) {
1848 /*
1849 * Erratum 383 triggered. Guest state is corrupt so kill the
1850 * guest.
1851 */
1852 pr_err("KVM: Guest triggered AMD Erratum 383\n");
1853
a8eeb04a 1854 kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
67ec6607
JR
1855
1856 return;
1857 }
1858
53371b50
JR
1859 /*
1860 * On an #MC intercept the MCE handler is not called automatically in
1861 * the host. So do it by hand here.
1862 */
1863 asm volatile (
1864 "int $0x12\n");
1865 /* not sure if we ever come back to this point */
1866
fe5913e4
JR
1867 return;
1868}
1869
1870static int mc_interception(struct vcpu_svm *svm)
1871{
53371b50
JR
1872 return 1;
1873}
1874
851ba692 1875static int shutdown_interception(struct vcpu_svm *svm)
46fe4ddd 1876{
851ba692
AK
1877 struct kvm_run *kvm_run = svm->vcpu.run;
1878
46fe4ddd
JR
1879 /*
1880 * VMCB is undefined after a SHUTDOWN intercept
1881 * so reinitialize it.
1882 */
a2fa3e9f 1883 clear_page(svm->vmcb);
e6101a96 1884 init_vmcb(svm);
46fe4ddd
JR
1885
1886 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1887 return 0;
1888}
1889
851ba692 1890static int io_interception(struct vcpu_svm *svm)
6aa8b732 1891{
cf8f70bf 1892 struct kvm_vcpu *vcpu = &svm->vcpu;
d77c26fc 1893 u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
34c33d16 1894 int size, in, string;
039576c0 1895 unsigned port;
6aa8b732 1896
e756fc62 1897 ++svm->vcpu.stat.io_exits;
e70669ab 1898 string = (io_info & SVM_IOIO_STR_MASK) != 0;
039576c0 1899 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
cf8f70bf 1900 if (string || in)
51d8b661 1901 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
cf8f70bf 1902
039576c0
AK
1903 port = io_info >> 16;
1904 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
cf8f70bf 1905 svm->next_rip = svm->vmcb->control.exit_info_2;
e93f36bc 1906 skip_emulated_instruction(&svm->vcpu);
cf8f70bf
GN
1907
1908 return kvm_fast_pio_out(vcpu, size, port);
6aa8b732
AK
1909}
1910
851ba692 1911static int nmi_interception(struct vcpu_svm *svm)
c47f098d
JR
1912{
1913 return 1;
1914}
1915
851ba692 1916static int intr_interception(struct vcpu_svm *svm)
a0698055
JR
1917{
1918 ++svm->vcpu.stat.irq_exits;
1919 return 1;
1920}
1921
851ba692 1922static int nop_on_interception(struct vcpu_svm *svm)
6aa8b732
AK
1923{
1924 return 1;
1925}
1926
851ba692 1927static int halt_interception(struct vcpu_svm *svm)
6aa8b732 1928{
5fdbf976 1929 svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
e756fc62
RR
1930 skip_emulated_instruction(&svm->vcpu);
1931 return kvm_emulate_halt(&svm->vcpu);
6aa8b732
AK
1932}
1933
851ba692 1934static int vmmcall_interception(struct vcpu_svm *svm)
02e235bc 1935{
5fdbf976 1936 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
e756fc62 1937 skip_emulated_instruction(&svm->vcpu);
7aa81cc0
AL
1938 kvm_emulate_hypercall(&svm->vcpu);
1939 return 1;
02e235bc
AK
1940}
1941
5bd2edc3
JR
1942static unsigned long nested_svm_get_tdp_cr3(struct kvm_vcpu *vcpu)
1943{
1944 struct vcpu_svm *svm = to_svm(vcpu);
1945
1946 return svm->nested.nested_cr3;
1947}
1948
e4e517b4
AK
1949static u64 nested_svm_get_tdp_pdptr(struct kvm_vcpu *vcpu, int index)
1950{
1951 struct vcpu_svm *svm = to_svm(vcpu);
1952 u64 cr3 = svm->nested.nested_cr3;
1953 u64 pdpte;
1954 int ret;
1955
1956 ret = kvm_read_guest_page(vcpu->kvm, gpa_to_gfn(cr3), &pdpte,
1957 offset_in_page(cr3) + index * 8, 8);
1958 if (ret)
1959 return 0;
1960 return pdpte;
1961}
1962
5bd2edc3
JR
1963static void nested_svm_set_tdp_cr3(struct kvm_vcpu *vcpu,
1964 unsigned long root)
1965{
1966 struct vcpu_svm *svm = to_svm(vcpu);
1967
1968 svm->vmcb->control.nested_cr3 = root;
b2747166 1969 mark_dirty(svm->vmcb, VMCB_NPT);
f40f6a45 1970 svm_flush_tlb(vcpu);
5bd2edc3
JR
1971}
1972
6389ee94
AK
1973static void nested_svm_inject_npf_exit(struct kvm_vcpu *vcpu,
1974 struct x86_exception *fault)
5bd2edc3
JR
1975{
1976 struct vcpu_svm *svm = to_svm(vcpu);
1977
5e352519
PB
1978 if (svm->vmcb->control.exit_code != SVM_EXIT_NPF) {
1979 /*
1980 * TODO: track the cause of the nested page fault, and
1981 * correctly fill in the high bits of exit_info_1.
1982 */
1983 svm->vmcb->control.exit_code = SVM_EXIT_NPF;
1984 svm->vmcb->control.exit_code_hi = 0;
1985 svm->vmcb->control.exit_info_1 = (1ULL << 32);
1986 svm->vmcb->control.exit_info_2 = fault->address;
1987 }
1988
1989 svm->vmcb->control.exit_info_1 &= ~0xffffffffULL;
1990 svm->vmcb->control.exit_info_1 |= fault->error_code;
1991
1992 /*
1993 * The present bit is always zero for page structure faults on real
1994 * hardware.
1995 */
1996 if (svm->vmcb->control.exit_info_1 & (2ULL << 32))
1997 svm->vmcb->control.exit_info_1 &= ~1;
5bd2edc3
JR
1998
1999 nested_svm_vmexit(svm);
2000}
2001
8a3c1a33 2002static void nested_svm_init_mmu_context(struct kvm_vcpu *vcpu)
4b16184c 2003{
8a3c1a33 2004 kvm_init_shadow_mmu(vcpu, &vcpu->arch.mmu);
4b16184c
JR
2005
2006 vcpu->arch.mmu.set_cr3 = nested_svm_set_tdp_cr3;
2007 vcpu->arch.mmu.get_cr3 = nested_svm_get_tdp_cr3;
e4e517b4 2008 vcpu->arch.mmu.get_pdptr = nested_svm_get_tdp_pdptr;
4b16184c
JR
2009 vcpu->arch.mmu.inject_page_fault = nested_svm_inject_npf_exit;
2010 vcpu->arch.mmu.shadow_root_level = get_npt_level();
2011 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
4b16184c
JR
2012}
2013
2014static void nested_svm_uninit_mmu_context(struct kvm_vcpu *vcpu)
2015{
2016 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
2017}
2018
c0725420
AG
2019static int nested_svm_check_permissions(struct vcpu_svm *svm)
2020{
f6801dff 2021 if (!(svm->vcpu.arch.efer & EFER_SVME)
c0725420
AG
2022 || !is_paging(&svm->vcpu)) {
2023 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2024 return 1;
2025 }
2026
2027 if (svm->vmcb->save.cpl) {
2028 kvm_inject_gp(&svm->vcpu, 0);
2029 return 1;
2030 }
2031
2032 return 0;
2033}
2034
cf74a78b
AG
2035static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
2036 bool has_error_code, u32 error_code)
2037{
b8e88bc8
JR
2038 int vmexit;
2039
2030753d 2040 if (!is_guest_mode(&svm->vcpu))
0295ad7d 2041 return 0;
cf74a78b 2042
0295ad7d
JR
2043 svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
2044 svm->vmcb->control.exit_code_hi = 0;
2045 svm->vmcb->control.exit_info_1 = error_code;
2046 svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
2047
b8e88bc8
JR
2048 vmexit = nested_svm_intercept(svm);
2049 if (vmexit == NESTED_EXIT_DONE)
2050 svm->nested.exit_required = true;
2051
2052 return vmexit;
cf74a78b
AG
2053}
2054
8fe54654
JR
2055/* This function returns true if it is save to enable the irq window */
2056static inline bool nested_svm_intr(struct vcpu_svm *svm)
cf74a78b 2057{
2030753d 2058 if (!is_guest_mode(&svm->vcpu))
8fe54654 2059 return true;
cf74a78b 2060
26666957 2061 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
8fe54654 2062 return true;
cf74a78b 2063
26666957 2064 if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
8fe54654 2065 return false;
cf74a78b 2066
a0a07cd2
GN
2067 /*
2068 * if vmexit was already requested (by intercepted exception
2069 * for instance) do not overwrite it with "external interrupt"
2070 * vmexit.
2071 */
2072 if (svm->nested.exit_required)
2073 return false;
2074
197717d5
JR
2075 svm->vmcb->control.exit_code = SVM_EXIT_INTR;
2076 svm->vmcb->control.exit_info_1 = 0;
2077 svm->vmcb->control.exit_info_2 = 0;
26666957 2078
cd3ff653
JR
2079 if (svm->nested.intercept & 1ULL) {
2080 /*
2081 * The #vmexit can't be emulated here directly because this
c5ec2e56 2082 * code path runs with irqs and preemption disabled. A
cd3ff653
JR
2083 * #vmexit emulation might sleep. Only signal request for
2084 * the #vmexit here.
2085 */
2086 svm->nested.exit_required = true;
236649de 2087 trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
8fe54654 2088 return false;
cf74a78b
AG
2089 }
2090
8fe54654 2091 return true;
cf74a78b
AG
2092}
2093
887f500c
JR
2094/* This function returns true if it is save to enable the nmi window */
2095static inline bool nested_svm_nmi(struct vcpu_svm *svm)
2096{
2030753d 2097 if (!is_guest_mode(&svm->vcpu))
887f500c
JR
2098 return true;
2099
2100 if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
2101 return true;
2102
2103 svm->vmcb->control.exit_code = SVM_EXIT_NMI;
2104 svm->nested.exit_required = true;
2105
2106 return false;
cf74a78b
AG
2107}
2108
7597f129 2109static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
34f80cfa
JR
2110{
2111 struct page *page;
2112
6c3bd3d7
JR
2113 might_sleep();
2114
34f80cfa 2115 page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
34f80cfa
JR
2116 if (is_error_page(page))
2117 goto error;
2118
7597f129
JR
2119 *_page = page;
2120
2121 return kmap(page);
34f80cfa
JR
2122
2123error:
34f80cfa
JR
2124 kvm_inject_gp(&svm->vcpu, 0);
2125
2126 return NULL;
2127}
2128
7597f129 2129static void nested_svm_unmap(struct page *page)
34f80cfa 2130{
7597f129 2131 kunmap(page);
34f80cfa
JR
2132 kvm_release_page_dirty(page);
2133}
34f80cfa 2134
ce2ac085
JR
2135static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
2136{
9bf41833
JK
2137 unsigned port, size, iopm_len;
2138 u16 val, mask;
2139 u8 start_bit;
ce2ac085 2140 u64 gpa;
34f80cfa 2141
ce2ac085
JR
2142 if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
2143 return NESTED_EXIT_HOST;
34f80cfa 2144
ce2ac085 2145 port = svm->vmcb->control.exit_info_1 >> 16;
9bf41833
JK
2146 size = (svm->vmcb->control.exit_info_1 & SVM_IOIO_SIZE_MASK) >>
2147 SVM_IOIO_SIZE_SHIFT;
ce2ac085 2148 gpa = svm->nested.vmcb_iopm + (port / 8);
9bf41833
JK
2149 start_bit = port % 8;
2150 iopm_len = (start_bit + size > 8) ? 2 : 1;
2151 mask = (0xf >> (4 - size)) << start_bit;
2152 val = 0;
ce2ac085 2153
9bf41833
JK
2154 if (kvm_read_guest(svm->vcpu.kvm, gpa, &val, iopm_len))
2155 return NESTED_EXIT_DONE;
ce2ac085 2156
9bf41833 2157 return (val & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
34f80cfa
JR
2158}
2159
d2477826 2160static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
4c2161ae 2161{
0d6b3537
JR
2162 u32 offset, msr, value;
2163 int write, mask;
4c2161ae 2164
3d62d9aa 2165 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
d2477826 2166 return NESTED_EXIT_HOST;
3d62d9aa 2167
0d6b3537
JR
2168 msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
2169 offset = svm_msrpm_offset(msr);
2170 write = svm->vmcb->control.exit_info_1 & 1;
2171 mask = 1 << ((2 * (msr & 0xf)) + write);
3d62d9aa 2172
0d6b3537
JR
2173 if (offset == MSR_INVALID)
2174 return NESTED_EXIT_DONE;
4c2161ae 2175
0d6b3537
JR
2176 /* Offset is in 32 bit units but need in 8 bit units */
2177 offset *= 4;
4c2161ae 2178
0d6b3537
JR
2179 if (kvm_read_guest(svm->vcpu.kvm, svm->nested.vmcb_msrpm + offset, &value, 4))
2180 return NESTED_EXIT_DONE;
3d62d9aa 2181
0d6b3537 2182 return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
4c2161ae
JR
2183}
2184
410e4d57 2185static int nested_svm_exit_special(struct vcpu_svm *svm)
cf74a78b 2186{
cf74a78b 2187 u32 exit_code = svm->vmcb->control.exit_code;
4c2161ae 2188
410e4d57
JR
2189 switch (exit_code) {
2190 case SVM_EXIT_INTR:
2191 case SVM_EXIT_NMI:
ff47a49b 2192 case SVM_EXIT_EXCP_BASE + MC_VECTOR:
410e4d57 2193 return NESTED_EXIT_HOST;
410e4d57 2194 case SVM_EXIT_NPF:
e0231715 2195 /* For now we are always handling NPFs when using them */
410e4d57
JR
2196 if (npt_enabled)
2197 return NESTED_EXIT_HOST;
2198 break;
410e4d57 2199 case SVM_EXIT_EXCP_BASE + PF_VECTOR:
631bc487
GN
2200 /* When we're shadowing, trap PFs, but not async PF */
2201 if (!npt_enabled && svm->apf_reason == 0)
410e4d57
JR
2202 return NESTED_EXIT_HOST;
2203 break;
66a562f7
JR
2204 case SVM_EXIT_EXCP_BASE + NM_VECTOR:
2205 nm_interception(svm);
2206 break;
410e4d57
JR
2207 default:
2208 break;
cf74a78b
AG
2209 }
2210
410e4d57
JR
2211 return NESTED_EXIT_CONTINUE;
2212}
2213
2214/*
2215 * If this function returns true, this #vmexit was already handled
2216 */
b8e88bc8 2217static int nested_svm_intercept(struct vcpu_svm *svm)
410e4d57
JR
2218{
2219 u32 exit_code = svm->vmcb->control.exit_code;
2220 int vmexit = NESTED_EXIT_HOST;
2221
cf74a78b 2222 switch (exit_code) {
9c4e40b9 2223 case SVM_EXIT_MSR:
3d62d9aa 2224 vmexit = nested_svm_exit_handled_msr(svm);
9c4e40b9 2225 break;
ce2ac085
JR
2226 case SVM_EXIT_IOIO:
2227 vmexit = nested_svm_intercept_ioio(svm);
2228 break;
4ee546b4
RJ
2229 case SVM_EXIT_READ_CR0 ... SVM_EXIT_WRITE_CR8: {
2230 u32 bit = 1U << (exit_code - SVM_EXIT_READ_CR0);
2231 if (svm->nested.intercept_cr & bit)
410e4d57 2232 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2233 break;
2234 }
3aed041a
JR
2235 case SVM_EXIT_READ_DR0 ... SVM_EXIT_WRITE_DR7: {
2236 u32 bit = 1U << (exit_code - SVM_EXIT_READ_DR0);
2237 if (svm->nested.intercept_dr & bit)
410e4d57 2238 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2239 break;
2240 }
2241 case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
2242 u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
aad42c64 2243 if (svm->nested.intercept_exceptions & excp_bits)
410e4d57 2244 vmexit = NESTED_EXIT_DONE;
631bc487
GN
2245 /* async page fault always cause vmexit */
2246 else if ((exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR) &&
2247 svm->apf_reason != 0)
2248 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2249 break;
2250 }
228070b1
JR
2251 case SVM_EXIT_ERR: {
2252 vmexit = NESTED_EXIT_DONE;
2253 break;
2254 }
cf74a78b
AG
2255 default: {
2256 u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
aad42c64 2257 if (svm->nested.intercept & exit_bits)
410e4d57 2258 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2259 }
2260 }
2261
b8e88bc8
JR
2262 return vmexit;
2263}
2264
2265static int nested_svm_exit_handled(struct vcpu_svm *svm)
2266{
2267 int vmexit;
2268
2269 vmexit = nested_svm_intercept(svm);
2270
2271 if (vmexit == NESTED_EXIT_DONE)
9c4e40b9 2272 nested_svm_vmexit(svm);
9c4e40b9
JR
2273
2274 return vmexit;
cf74a78b
AG
2275}
2276
0460a979
JR
2277static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
2278{
2279 struct vmcb_control_area *dst = &dst_vmcb->control;
2280 struct vmcb_control_area *from = &from_vmcb->control;
2281
4ee546b4 2282 dst->intercept_cr = from->intercept_cr;
3aed041a 2283 dst->intercept_dr = from->intercept_dr;
0460a979
JR
2284 dst->intercept_exceptions = from->intercept_exceptions;
2285 dst->intercept = from->intercept;
2286 dst->iopm_base_pa = from->iopm_base_pa;
2287 dst->msrpm_base_pa = from->msrpm_base_pa;
2288 dst->tsc_offset = from->tsc_offset;
2289 dst->asid = from->asid;
2290 dst->tlb_ctl = from->tlb_ctl;
2291 dst->int_ctl = from->int_ctl;
2292 dst->int_vector = from->int_vector;
2293 dst->int_state = from->int_state;
2294 dst->exit_code = from->exit_code;
2295 dst->exit_code_hi = from->exit_code_hi;
2296 dst->exit_info_1 = from->exit_info_1;
2297 dst->exit_info_2 = from->exit_info_2;
2298 dst->exit_int_info = from->exit_int_info;
2299 dst->exit_int_info_err = from->exit_int_info_err;
2300 dst->nested_ctl = from->nested_ctl;
2301 dst->event_inj = from->event_inj;
2302 dst->event_inj_err = from->event_inj_err;
2303 dst->nested_cr3 = from->nested_cr3;
2304 dst->lbr_ctl = from->lbr_ctl;
2305}
2306
34f80cfa 2307static int nested_svm_vmexit(struct vcpu_svm *svm)
cf74a78b 2308{
34f80cfa 2309 struct vmcb *nested_vmcb;
e6aa9abd 2310 struct vmcb *hsave = svm->nested.hsave;
33740e40 2311 struct vmcb *vmcb = svm->vmcb;
7597f129 2312 struct page *page;
cf74a78b 2313
17897f36
JR
2314 trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
2315 vmcb->control.exit_info_1,
2316 vmcb->control.exit_info_2,
2317 vmcb->control.exit_int_info,
e097e5ff
SH
2318 vmcb->control.exit_int_info_err,
2319 KVM_ISA_SVM);
17897f36 2320
7597f129 2321 nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
34f80cfa
JR
2322 if (!nested_vmcb)
2323 return 1;
2324
2030753d
JR
2325 /* Exit Guest-Mode */
2326 leave_guest_mode(&svm->vcpu);
06fc7772
JR
2327 svm->nested.vmcb = 0;
2328
cf74a78b 2329 /* Give the current vmcb to the guest */
33740e40
JR
2330 disable_gif(svm);
2331
2332 nested_vmcb->save.es = vmcb->save.es;
2333 nested_vmcb->save.cs = vmcb->save.cs;
2334 nested_vmcb->save.ss = vmcb->save.ss;
2335 nested_vmcb->save.ds = vmcb->save.ds;
2336 nested_vmcb->save.gdtr = vmcb->save.gdtr;
2337 nested_vmcb->save.idtr = vmcb->save.idtr;
3f6a9d16 2338 nested_vmcb->save.efer = svm->vcpu.arch.efer;
cdbbdc12 2339 nested_vmcb->save.cr0 = kvm_read_cr0(&svm->vcpu);
9f8fe504 2340 nested_vmcb->save.cr3 = kvm_read_cr3(&svm->vcpu);
33740e40 2341 nested_vmcb->save.cr2 = vmcb->save.cr2;
cdbbdc12 2342 nested_vmcb->save.cr4 = svm->vcpu.arch.cr4;
f6e78475 2343 nested_vmcb->save.rflags = kvm_get_rflags(&svm->vcpu);
33740e40
JR
2344 nested_vmcb->save.rip = vmcb->save.rip;
2345 nested_vmcb->save.rsp = vmcb->save.rsp;
2346 nested_vmcb->save.rax = vmcb->save.rax;
2347 nested_vmcb->save.dr7 = vmcb->save.dr7;
2348 nested_vmcb->save.dr6 = vmcb->save.dr6;
2349 nested_vmcb->save.cpl = vmcb->save.cpl;
2350
2351 nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
2352 nested_vmcb->control.int_vector = vmcb->control.int_vector;
2353 nested_vmcb->control.int_state = vmcb->control.int_state;
2354 nested_vmcb->control.exit_code = vmcb->control.exit_code;
2355 nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
2356 nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
2357 nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
2358 nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
2359 nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
7a190667 2360 nested_vmcb->control.next_rip = vmcb->control.next_rip;
8d23c466
AG
2361
2362 /*
2363 * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
2364 * to make sure that we do not lose injected events. So check event_inj
2365 * here and copy it to exit_int_info if it is valid.
2366 * Exit_int_info and event_inj can't be both valid because the case
2367 * below only happens on a VMRUN instruction intercept which has
2368 * no valid exit_int_info set.
2369 */
2370 if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
2371 struct vmcb_control_area *nc = &nested_vmcb->control;
2372
2373 nc->exit_int_info = vmcb->control.event_inj;
2374 nc->exit_int_info_err = vmcb->control.event_inj_err;
2375 }
2376
33740e40
JR
2377 nested_vmcb->control.tlb_ctl = 0;
2378 nested_vmcb->control.event_inj = 0;
2379 nested_vmcb->control.event_inj_err = 0;
cf74a78b
AG
2380
2381 /* We always set V_INTR_MASKING and remember the old value in hflags */
2382 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
2383 nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
2384
cf74a78b 2385 /* Restore the original control entries */
0460a979 2386 copy_vmcb_control_area(vmcb, hsave);
cf74a78b 2387
219b65dc
AG
2388 kvm_clear_exception_queue(&svm->vcpu);
2389 kvm_clear_interrupt_queue(&svm->vcpu);
cf74a78b 2390
4b16184c
JR
2391 svm->nested.nested_cr3 = 0;
2392
cf74a78b
AG
2393 /* Restore selected save entries */
2394 svm->vmcb->save.es = hsave->save.es;
2395 svm->vmcb->save.cs = hsave->save.cs;
2396 svm->vmcb->save.ss = hsave->save.ss;
2397 svm->vmcb->save.ds = hsave->save.ds;
2398 svm->vmcb->save.gdtr = hsave->save.gdtr;
2399 svm->vmcb->save.idtr = hsave->save.idtr;
f6e78475 2400 kvm_set_rflags(&svm->vcpu, hsave->save.rflags);
cf74a78b
AG
2401 svm_set_efer(&svm->vcpu, hsave->save.efer);
2402 svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
2403 svm_set_cr4(&svm->vcpu, hsave->save.cr4);
2404 if (npt_enabled) {
2405 svm->vmcb->save.cr3 = hsave->save.cr3;
2406 svm->vcpu.arch.cr3 = hsave->save.cr3;
2407 } else {
2390218b 2408 (void)kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
cf74a78b
AG
2409 }
2410 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
2411 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
2412 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
2413 svm->vmcb->save.dr7 = 0;
2414 svm->vmcb->save.cpl = 0;
2415 svm->vmcb->control.exit_int_info = 0;
2416
8d28fec4
RJ
2417 mark_all_dirty(svm->vmcb);
2418
7597f129 2419 nested_svm_unmap(page);
cf74a78b 2420
4b16184c 2421 nested_svm_uninit_mmu_context(&svm->vcpu);
cf74a78b
AG
2422 kvm_mmu_reset_context(&svm->vcpu);
2423 kvm_mmu_load(&svm->vcpu);
2424
2425 return 0;
2426}
3d6368ef 2427
9738b2c9 2428static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
3d6368ef 2429{
323c3d80
JR
2430 /*
2431 * This function merges the msr permission bitmaps of kvm and the
c5ec2e56 2432 * nested vmcb. It is optimized in that it only merges the parts where
323c3d80
JR
2433 * the kvm msr permission bitmap may contain zero bits
2434 */
3d6368ef 2435 int i;
9738b2c9 2436
323c3d80
JR
2437 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
2438 return true;
9738b2c9 2439
323c3d80
JR
2440 for (i = 0; i < MSRPM_OFFSETS; i++) {
2441 u32 value, p;
2442 u64 offset;
9738b2c9 2443
323c3d80
JR
2444 if (msrpm_offsets[i] == 0xffffffff)
2445 break;
3d6368ef 2446
0d6b3537
JR
2447 p = msrpm_offsets[i];
2448 offset = svm->nested.vmcb_msrpm + (p * 4);
323c3d80
JR
2449
2450 if (kvm_read_guest(svm->vcpu.kvm, offset, &value, 4))
2451 return false;
2452
2453 svm->nested.msrpm[p] = svm->msrpm[p] | value;
2454 }
3d6368ef 2455
323c3d80 2456 svm->vmcb->control.msrpm_base_pa = __pa(svm->nested.msrpm);
9738b2c9
JR
2457
2458 return true;
3d6368ef
AG
2459}
2460
52c65a30
JR
2461static bool nested_vmcb_checks(struct vmcb *vmcb)
2462{
2463 if ((vmcb->control.intercept & (1ULL << INTERCEPT_VMRUN)) == 0)
2464 return false;
2465
dbe77584
JR
2466 if (vmcb->control.asid == 0)
2467 return false;
2468
4b16184c
JR
2469 if (vmcb->control.nested_ctl && !npt_enabled)
2470 return false;
2471
52c65a30
JR
2472 return true;
2473}
2474
9738b2c9 2475static bool nested_svm_vmrun(struct vcpu_svm *svm)
3d6368ef 2476{
9738b2c9 2477 struct vmcb *nested_vmcb;
e6aa9abd 2478 struct vmcb *hsave = svm->nested.hsave;
defbba56 2479 struct vmcb *vmcb = svm->vmcb;
7597f129 2480 struct page *page;
06fc7772 2481 u64 vmcb_gpa;
3d6368ef 2482
06fc7772 2483 vmcb_gpa = svm->vmcb->save.rax;
3d6368ef 2484
7597f129 2485 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9738b2c9
JR
2486 if (!nested_vmcb)
2487 return false;
2488
52c65a30
JR
2489 if (!nested_vmcb_checks(nested_vmcb)) {
2490 nested_vmcb->control.exit_code = SVM_EXIT_ERR;
2491 nested_vmcb->control.exit_code_hi = 0;
2492 nested_vmcb->control.exit_info_1 = 0;
2493 nested_vmcb->control.exit_info_2 = 0;
2494
2495 nested_svm_unmap(page);
2496
2497 return false;
2498 }
2499
b75f4eb3 2500 trace_kvm_nested_vmrun(svm->vmcb->save.rip, vmcb_gpa,
0ac406de
JR
2501 nested_vmcb->save.rip,
2502 nested_vmcb->control.int_ctl,
2503 nested_vmcb->control.event_inj,
2504 nested_vmcb->control.nested_ctl);
2505
4ee546b4
RJ
2506 trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr & 0xffff,
2507 nested_vmcb->control.intercept_cr >> 16,
2e554e8d
JR
2508 nested_vmcb->control.intercept_exceptions,
2509 nested_vmcb->control.intercept);
2510
3d6368ef 2511 /* Clear internal status */
219b65dc
AG
2512 kvm_clear_exception_queue(&svm->vcpu);
2513 kvm_clear_interrupt_queue(&svm->vcpu);
3d6368ef 2514
e0231715
JR
2515 /*
2516 * Save the old vmcb, so we don't need to pick what we save, but can
2517 * restore everything when a VMEXIT occurs
2518 */
defbba56
JR
2519 hsave->save.es = vmcb->save.es;
2520 hsave->save.cs = vmcb->save.cs;
2521 hsave->save.ss = vmcb->save.ss;
2522 hsave->save.ds = vmcb->save.ds;
2523 hsave->save.gdtr = vmcb->save.gdtr;
2524 hsave->save.idtr = vmcb->save.idtr;
f6801dff 2525 hsave->save.efer = svm->vcpu.arch.efer;
4d4ec087 2526 hsave->save.cr0 = kvm_read_cr0(&svm->vcpu);
defbba56 2527 hsave->save.cr4 = svm->vcpu.arch.cr4;
f6e78475 2528 hsave->save.rflags = kvm_get_rflags(&svm->vcpu);
b75f4eb3 2529 hsave->save.rip = kvm_rip_read(&svm->vcpu);
defbba56
JR
2530 hsave->save.rsp = vmcb->save.rsp;
2531 hsave->save.rax = vmcb->save.rax;
2532 if (npt_enabled)
2533 hsave->save.cr3 = vmcb->save.cr3;
2534 else
9f8fe504 2535 hsave->save.cr3 = kvm_read_cr3(&svm->vcpu);
defbba56 2536
0460a979 2537 copy_vmcb_control_area(hsave, vmcb);
3d6368ef 2538
f6e78475 2539 if (kvm_get_rflags(&svm->vcpu) & X86_EFLAGS_IF)
3d6368ef
AG
2540 svm->vcpu.arch.hflags |= HF_HIF_MASK;
2541 else
2542 svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
2543
4b16184c
JR
2544 if (nested_vmcb->control.nested_ctl) {
2545 kvm_mmu_unload(&svm->vcpu);
2546 svm->nested.nested_cr3 = nested_vmcb->control.nested_cr3;
2547 nested_svm_init_mmu_context(&svm->vcpu);
2548 }
2549
3d6368ef
AG
2550 /* Load the nested guest state */
2551 svm->vmcb->save.es = nested_vmcb->save.es;
2552 svm->vmcb->save.cs = nested_vmcb->save.cs;
2553 svm->vmcb->save.ss = nested_vmcb->save.ss;
2554 svm->vmcb->save.ds = nested_vmcb->save.ds;
2555 svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
2556 svm->vmcb->save.idtr = nested_vmcb->save.idtr;
f6e78475 2557 kvm_set_rflags(&svm->vcpu, nested_vmcb->save.rflags);
3d6368ef
AG
2558 svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
2559 svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
2560 svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
2561 if (npt_enabled) {
2562 svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
2563 svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
0e5cbe36 2564 } else
2390218b 2565 (void)kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
0e5cbe36
JR
2566
2567 /* Guest paging mode is active - reset mmu */
2568 kvm_mmu_reset_context(&svm->vcpu);
2569
defbba56 2570 svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
3d6368ef
AG
2571 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
2572 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
2573 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
e0231715 2574
3d6368ef
AG
2575 /* In case we don't even reach vcpu_run, the fields are not updated */
2576 svm->vmcb->save.rax = nested_vmcb->save.rax;
2577 svm->vmcb->save.rsp = nested_vmcb->save.rsp;
2578 svm->vmcb->save.rip = nested_vmcb->save.rip;
2579 svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
2580 svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
2581 svm->vmcb->save.cpl = nested_vmcb->save.cpl;
2582
f7138538 2583 svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
ce2ac085 2584 svm->nested.vmcb_iopm = nested_vmcb->control.iopm_base_pa & ~0x0fffULL;
3d6368ef 2585
aad42c64 2586 /* cache intercepts */
4ee546b4 2587 svm->nested.intercept_cr = nested_vmcb->control.intercept_cr;
3aed041a 2588 svm->nested.intercept_dr = nested_vmcb->control.intercept_dr;
aad42c64
JR
2589 svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
2590 svm->nested.intercept = nested_vmcb->control.intercept;
2591
f40f6a45 2592 svm_flush_tlb(&svm->vcpu);
3d6368ef 2593 svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
3d6368ef
AG
2594 if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
2595 svm->vcpu.arch.hflags |= HF_VINTR_MASK;
2596 else
2597 svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
2598
88ab24ad
JR
2599 if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
2600 /* We only want the cr8 intercept bits of the guest */
4ee546b4
RJ
2601 clr_cr_intercept(svm, INTERCEPT_CR8_READ);
2602 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
88ab24ad
JR
2603 }
2604
0d945bd9 2605 /* We don't want to see VMMCALLs from a nested guest */
8a05a1b8 2606 clr_intercept(svm, INTERCEPT_VMMCALL);
0d945bd9 2607
88ab24ad 2608 svm->vmcb->control.lbr_ctl = nested_vmcb->control.lbr_ctl;
3d6368ef
AG
2609 svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
2610 svm->vmcb->control.int_state = nested_vmcb->control.int_state;
2611 svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
3d6368ef
AG
2612 svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
2613 svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
2614
7597f129 2615 nested_svm_unmap(page);
9738b2c9 2616
2030753d
JR
2617 /* Enter Guest-Mode */
2618 enter_guest_mode(&svm->vcpu);
2619
384c6368
JR
2620 /*
2621 * Merge guest and host intercepts - must be called with vcpu in
2622 * guest-mode to take affect here
2623 */
2624 recalc_intercepts(svm);
2625
06fc7772 2626 svm->nested.vmcb = vmcb_gpa;
9738b2c9 2627
2af9194d 2628 enable_gif(svm);
3d6368ef 2629
8d28fec4
RJ
2630 mark_all_dirty(svm->vmcb);
2631
9738b2c9 2632 return true;
3d6368ef
AG
2633}
2634
9966bf68 2635static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
5542675b
AG
2636{
2637 to_vmcb->save.fs = from_vmcb->save.fs;
2638 to_vmcb->save.gs = from_vmcb->save.gs;
2639 to_vmcb->save.tr = from_vmcb->save.tr;
2640 to_vmcb->save.ldtr = from_vmcb->save.ldtr;
2641 to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
2642 to_vmcb->save.star = from_vmcb->save.star;
2643 to_vmcb->save.lstar = from_vmcb->save.lstar;
2644 to_vmcb->save.cstar = from_vmcb->save.cstar;
2645 to_vmcb->save.sfmask = from_vmcb->save.sfmask;
2646 to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
2647 to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
2648 to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
5542675b
AG
2649}
2650
851ba692 2651static int vmload_interception(struct vcpu_svm *svm)
5542675b 2652{
9966bf68 2653 struct vmcb *nested_vmcb;
7597f129 2654 struct page *page;
9966bf68 2655
5542675b
AG
2656 if (nested_svm_check_permissions(svm))
2657 return 1;
2658
7597f129 2659 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
2660 if (!nested_vmcb)
2661 return 1;
2662
e3e9ed3d
JR
2663 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2664 skip_emulated_instruction(&svm->vcpu);
2665
9966bf68 2666 nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
7597f129 2667 nested_svm_unmap(page);
5542675b
AG
2668
2669 return 1;
2670}
2671
851ba692 2672static int vmsave_interception(struct vcpu_svm *svm)
5542675b 2673{
9966bf68 2674 struct vmcb *nested_vmcb;
7597f129 2675 struct page *page;
9966bf68 2676
5542675b
AG
2677 if (nested_svm_check_permissions(svm))
2678 return 1;
2679
7597f129 2680 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
2681 if (!nested_vmcb)
2682 return 1;
2683
e3e9ed3d
JR
2684 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2685 skip_emulated_instruction(&svm->vcpu);
2686
9966bf68 2687 nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
7597f129 2688 nested_svm_unmap(page);
5542675b
AG
2689
2690 return 1;
2691}
2692
851ba692 2693static int vmrun_interception(struct vcpu_svm *svm)
3d6368ef 2694{
3d6368ef
AG
2695 if (nested_svm_check_permissions(svm))
2696 return 1;
2697
b75f4eb3
RJ
2698 /* Save rip after vmrun instruction */
2699 kvm_rip_write(&svm->vcpu, kvm_rip_read(&svm->vcpu) + 3);
3d6368ef 2700
9738b2c9 2701 if (!nested_svm_vmrun(svm))
3d6368ef
AG
2702 return 1;
2703
9738b2c9 2704 if (!nested_svm_vmrun_msrpm(svm))
1f8da478
JR
2705 goto failed;
2706
2707 return 1;
2708
2709failed:
2710
2711 svm->vmcb->control.exit_code = SVM_EXIT_ERR;
2712 svm->vmcb->control.exit_code_hi = 0;
2713 svm->vmcb->control.exit_info_1 = 0;
2714 svm->vmcb->control.exit_info_2 = 0;
2715
2716 nested_svm_vmexit(svm);
3d6368ef
AG
2717
2718 return 1;
2719}
2720
851ba692 2721static int stgi_interception(struct vcpu_svm *svm)
1371d904
AG
2722{
2723 if (nested_svm_check_permissions(svm))
2724 return 1;
2725
2726 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2727 skip_emulated_instruction(&svm->vcpu);
3842d135 2728 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
1371d904 2729
2af9194d 2730 enable_gif(svm);
1371d904
AG
2731
2732 return 1;
2733}
2734
851ba692 2735static int clgi_interception(struct vcpu_svm *svm)
1371d904
AG
2736{
2737 if (nested_svm_check_permissions(svm))
2738 return 1;
2739
2740 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2741 skip_emulated_instruction(&svm->vcpu);
2742
2af9194d 2743 disable_gif(svm);
1371d904
AG
2744
2745 /* After a CLGI no interrupts should come */
2746 svm_clear_vintr(svm);
2747 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
2748
decdbf6a
JR
2749 mark_dirty(svm->vmcb, VMCB_INTR);
2750
1371d904
AG
2751 return 1;
2752}
2753
851ba692 2754static int invlpga_interception(struct vcpu_svm *svm)
ff092385
AG
2755{
2756 struct kvm_vcpu *vcpu = &svm->vcpu;
ff092385 2757
ec1ff790
JR
2758 trace_kvm_invlpga(svm->vmcb->save.rip, vcpu->arch.regs[VCPU_REGS_RCX],
2759 vcpu->arch.regs[VCPU_REGS_RAX]);
2760
ff092385
AG
2761 /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2762 kvm_mmu_invlpg(vcpu, vcpu->arch.regs[VCPU_REGS_RAX]);
2763
2764 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2765 skip_emulated_instruction(&svm->vcpu);
2766 return 1;
2767}
2768
532a46b9
JR
2769static int skinit_interception(struct vcpu_svm *svm)
2770{
2771 trace_kvm_skinit(svm->vmcb->save.rip, svm->vcpu.arch.regs[VCPU_REGS_RAX]);
2772
2773 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2774 return 1;
2775}
2776
81dd35d4
JR
2777static int xsetbv_interception(struct vcpu_svm *svm)
2778{
2779 u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
2780 u32 index = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);
2781
2782 if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
2783 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2784 skip_emulated_instruction(&svm->vcpu);
2785 }
2786
2787 return 1;
2788}
2789
851ba692 2790static int task_switch_interception(struct vcpu_svm *svm)
6aa8b732 2791{
37817f29 2792 u16 tss_selector;
64a7ec06
GN
2793 int reason;
2794 int int_type = svm->vmcb->control.exit_int_info &
2795 SVM_EXITINTINFO_TYPE_MASK;
8317c298 2796 int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
fe8e7f83
GN
2797 uint32_t type =
2798 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
2799 uint32_t idt_v =
2800 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
e269fb21
JK
2801 bool has_error_code = false;
2802 u32 error_code = 0;
37817f29
IE
2803
2804 tss_selector = (u16)svm->vmcb->control.exit_info_1;
64a7ec06 2805
37817f29
IE
2806 if (svm->vmcb->control.exit_info_2 &
2807 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
64a7ec06
GN
2808 reason = TASK_SWITCH_IRET;
2809 else if (svm->vmcb->control.exit_info_2 &
2810 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
2811 reason = TASK_SWITCH_JMP;
fe8e7f83 2812 else if (idt_v)
64a7ec06
GN
2813 reason = TASK_SWITCH_GATE;
2814 else
2815 reason = TASK_SWITCH_CALL;
2816
fe8e7f83
GN
2817 if (reason == TASK_SWITCH_GATE) {
2818 switch (type) {
2819 case SVM_EXITINTINFO_TYPE_NMI:
2820 svm->vcpu.arch.nmi_injected = false;
2821 break;
2822 case SVM_EXITINTINFO_TYPE_EXEPT:
e269fb21
JK
2823 if (svm->vmcb->control.exit_info_2 &
2824 (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
2825 has_error_code = true;
2826 error_code =
2827 (u32)svm->vmcb->control.exit_info_2;
2828 }
fe8e7f83
GN
2829 kvm_clear_exception_queue(&svm->vcpu);
2830 break;
2831 case SVM_EXITINTINFO_TYPE_INTR:
2832 kvm_clear_interrupt_queue(&svm->vcpu);
2833 break;
2834 default:
2835 break;
2836 }
2837 }
64a7ec06 2838
8317c298
GN
2839 if (reason != TASK_SWITCH_GATE ||
2840 int_type == SVM_EXITINTINFO_TYPE_SOFT ||
2841 (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
f629cf84
GN
2842 (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
2843 skip_emulated_instruction(&svm->vcpu);
64a7ec06 2844
7f3d35fd
KW
2845 if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
2846 int_vec = -1;
2847
2848 if (kvm_task_switch(&svm->vcpu, tss_selector, int_vec, reason,
acb54517
GN
2849 has_error_code, error_code) == EMULATE_FAIL) {
2850 svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
2851 svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
2852 svm->vcpu.run->internal.ndata = 0;
2853 return 0;
2854 }
2855 return 1;
6aa8b732
AK
2856}
2857
851ba692 2858static int cpuid_interception(struct vcpu_svm *svm)
6aa8b732 2859{
5fdbf976 2860 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 2861 kvm_emulate_cpuid(&svm->vcpu);
06465c5a 2862 return 1;
6aa8b732
AK
2863}
2864
851ba692 2865static int iret_interception(struct vcpu_svm *svm)
95ba8273
GN
2866{
2867 ++svm->vcpu.stat.nmi_window_exits;
8a05a1b8 2868 clr_intercept(svm, INTERCEPT_IRET);
44c11430 2869 svm->vcpu.arch.hflags |= HF_IRET_MASK;
bd3d1ec3 2870 svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
f303b4ce 2871 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
95ba8273
GN
2872 return 1;
2873}
2874
851ba692 2875static int invlpg_interception(struct vcpu_svm *svm)
a7052897 2876{
df4f3108
AP
2877 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2878 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
2879
2880 kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
2881 skip_emulated_instruction(&svm->vcpu);
2882 return 1;
a7052897
MT
2883}
2884
851ba692 2885static int emulate_on_interception(struct vcpu_svm *svm)
6aa8b732 2886{
51d8b661 2887 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
6aa8b732
AK
2888}
2889
332b56e4
AK
2890static int rdpmc_interception(struct vcpu_svm *svm)
2891{
2892 int err;
2893
2894 if (!static_cpu_has(X86_FEATURE_NRIPS))
2895 return emulate_on_interception(svm);
2896
2897 err = kvm_rdpmc(&svm->vcpu);
2898 kvm_complete_insn_gp(&svm->vcpu, err);
2899
2900 return 1;
2901}
2902
628afd2a
JR
2903bool check_selective_cr0_intercepted(struct vcpu_svm *svm, unsigned long val)
2904{
2905 unsigned long cr0 = svm->vcpu.arch.cr0;
2906 bool ret = false;
2907 u64 intercept;
2908
2909 intercept = svm->nested.intercept;
2910
2911 if (!is_guest_mode(&svm->vcpu) ||
2912 (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0))))
2913 return false;
2914
2915 cr0 &= ~SVM_CR0_SELECTIVE_MASK;
2916 val &= ~SVM_CR0_SELECTIVE_MASK;
2917
2918 if (cr0 ^ val) {
2919 svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
2920 ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
2921 }
2922
2923 return ret;
2924}
2925
7ff76d58
AP
2926#define CR_VALID (1ULL << 63)
2927
2928static int cr_interception(struct vcpu_svm *svm)
2929{
2930 int reg, cr;
2931 unsigned long val;
2932 int err;
2933
2934 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2935 return emulate_on_interception(svm);
2936
2937 if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2938 return emulate_on_interception(svm);
2939
2940 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2941 cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2942
2943 err = 0;
2944 if (cr >= 16) { /* mov to cr */
2945 cr -= 16;
2946 val = kvm_register_read(&svm->vcpu, reg);
2947 switch (cr) {
2948 case 0:
628afd2a
JR
2949 if (!check_selective_cr0_intercepted(svm, val))
2950 err = kvm_set_cr0(&svm->vcpu, val);
977b2d03
JR
2951 else
2952 return 1;
2953
7ff76d58
AP
2954 break;
2955 case 3:
2956 err = kvm_set_cr3(&svm->vcpu, val);
2957 break;
2958 case 4:
2959 err = kvm_set_cr4(&svm->vcpu, val);
2960 break;
2961 case 8:
2962 err = kvm_set_cr8(&svm->vcpu, val);
2963 break;
2964 default:
2965 WARN(1, "unhandled write to CR%d", cr);
2966 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2967 return 1;
2968 }
2969 } else { /* mov from cr */
2970 switch (cr) {
2971 case 0:
2972 val = kvm_read_cr0(&svm->vcpu);
2973 break;
2974 case 2:
2975 val = svm->vcpu.arch.cr2;
2976 break;
2977 case 3:
9f8fe504 2978 val = kvm_read_cr3(&svm->vcpu);
7ff76d58
AP
2979 break;
2980 case 4:
2981 val = kvm_read_cr4(&svm->vcpu);
2982 break;
2983 case 8:
2984 val = kvm_get_cr8(&svm->vcpu);
2985 break;
2986 default:
2987 WARN(1, "unhandled read from CR%d", cr);
2988 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2989 return 1;
2990 }
2991 kvm_register_write(&svm->vcpu, reg, val);
2992 }
2993 kvm_complete_insn_gp(&svm->vcpu, err);
2994
2995 return 1;
2996}
2997
cae3797a
AP
2998static int dr_interception(struct vcpu_svm *svm)
2999{
3000 int reg, dr;
3001 unsigned long val;
cae3797a 3002
facb0139
PB
3003 if (svm->vcpu.guest_debug == 0) {
3004 /*
3005 * No more DR vmexits; force a reload of the debug registers
3006 * and reenter on this instruction. The next vmexit will
3007 * retrieve the full state of the debug registers.
3008 */
3009 clr_dr_intercepts(svm);
3010 svm->vcpu.arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
3011 return 1;
3012 }
3013
cae3797a
AP
3014 if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
3015 return emulate_on_interception(svm);
3016
3017 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
3018 dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
3019
3020 if (dr >= 16) { /* mov to DRn */
16f8a6f9
NA
3021 if (!kvm_require_dr(&svm->vcpu, dr - 16))
3022 return 1;
cae3797a
AP
3023 val = kvm_register_read(&svm->vcpu, reg);
3024 kvm_set_dr(&svm->vcpu, dr - 16, val);
3025 } else {
16f8a6f9
NA
3026 if (!kvm_require_dr(&svm->vcpu, dr))
3027 return 1;
3028 kvm_get_dr(&svm->vcpu, dr, &val);
3029 kvm_register_write(&svm->vcpu, reg, val);
cae3797a
AP
3030 }
3031
2c46d2ae
JR
3032 skip_emulated_instruction(&svm->vcpu);
3033
cae3797a
AP
3034 return 1;
3035}
3036
851ba692 3037static int cr8_write_interception(struct vcpu_svm *svm)
1d075434 3038{
851ba692 3039 struct kvm_run *kvm_run = svm->vcpu.run;
eea1cff9 3040 int r;
851ba692 3041
0a5fff19
GN
3042 u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
3043 /* instruction emulation calls kvm_set_cr8() */
7ff76d58 3044 r = cr_interception(svm);
596f3142 3045 if (irqchip_in_kernel(svm->vcpu.kvm))
7ff76d58 3046 return r;
0a5fff19 3047 if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
7ff76d58 3048 return r;
1d075434
JR
3049 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
3050 return 0;
3051}
3052
48d89b92 3053static u64 svm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
d5c1785d
NHE
3054{
3055 struct vmcb *vmcb = get_host_vmcb(to_svm(vcpu));
3056 return vmcb->control.tsc_offset +
886b470c 3057 svm_scale_tsc(vcpu, host_tsc);
d5c1785d
NHE
3058}
3059
6aa8b732
AK
3060static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
3061{
a2fa3e9f
GH
3062 struct vcpu_svm *svm = to_svm(vcpu);
3063
6aa8b732 3064 switch (ecx) {
af24a4e4 3065 case MSR_IA32_TSC: {
45133eca 3066 *data = svm->vmcb->control.tsc_offset +
fbc0db76
JR
3067 svm_scale_tsc(vcpu, native_read_tsc());
3068
6aa8b732
AK
3069 break;
3070 }
8c06585d 3071 case MSR_STAR:
a2fa3e9f 3072 *data = svm->vmcb->save.star;
6aa8b732 3073 break;
0e859cac 3074#ifdef CONFIG_X86_64
6aa8b732 3075 case MSR_LSTAR:
a2fa3e9f 3076 *data = svm->vmcb->save.lstar;
6aa8b732
AK
3077 break;
3078 case MSR_CSTAR:
a2fa3e9f 3079 *data = svm->vmcb->save.cstar;
6aa8b732
AK
3080 break;
3081 case MSR_KERNEL_GS_BASE:
a2fa3e9f 3082 *data = svm->vmcb->save.kernel_gs_base;
6aa8b732
AK
3083 break;
3084 case MSR_SYSCALL_MASK:
a2fa3e9f 3085 *data = svm->vmcb->save.sfmask;
6aa8b732
AK
3086 break;
3087#endif
3088 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 3089 *data = svm->vmcb->save.sysenter_cs;
6aa8b732
AK
3090 break;
3091 case MSR_IA32_SYSENTER_EIP:
017cb99e 3092 *data = svm->sysenter_eip;
6aa8b732
AK
3093 break;
3094 case MSR_IA32_SYSENTER_ESP:
017cb99e 3095 *data = svm->sysenter_esp;
6aa8b732 3096 break;
e0231715
JR
3097 /*
3098 * Nobody will change the following 5 values in the VMCB so we can
3099 * safely return them on rdmsr. They will always be 0 until LBRV is
3100 * implemented.
3101 */
a2938c80
JR
3102 case MSR_IA32_DEBUGCTLMSR:
3103 *data = svm->vmcb->save.dbgctl;
3104 break;
3105 case MSR_IA32_LASTBRANCHFROMIP:
3106 *data = svm->vmcb->save.br_from;
3107 break;
3108 case MSR_IA32_LASTBRANCHTOIP:
3109 *data = svm->vmcb->save.br_to;
3110 break;
3111 case MSR_IA32_LASTINTFROMIP:
3112 *data = svm->vmcb->save.last_excp_from;
3113 break;
3114 case MSR_IA32_LASTINTTOIP:
3115 *data = svm->vmcb->save.last_excp_to;
3116 break;
b286d5d8 3117 case MSR_VM_HSAVE_PA:
e6aa9abd 3118 *data = svm->nested.hsave_msr;
b286d5d8 3119 break;
eb6f302e 3120 case MSR_VM_CR:
4a810181 3121 *data = svm->nested.vm_cr_msr;
eb6f302e 3122 break;
c8a73f18
AG
3123 case MSR_IA32_UCODE_REV:
3124 *data = 0x01000065;
3125 break;
6aa8b732 3126 default:
3bab1f5d 3127 return kvm_get_msr_common(vcpu, ecx, data);
6aa8b732
AK
3128 }
3129 return 0;
3130}
3131
851ba692 3132static int rdmsr_interception(struct vcpu_svm *svm)
6aa8b732 3133{
ad312c7c 3134 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
6aa8b732
AK
3135 u64 data;
3136
59200273
AK
3137 if (svm_get_msr(&svm->vcpu, ecx, &data)) {
3138 trace_kvm_msr_read_ex(ecx);
c1a5d4f9 3139 kvm_inject_gp(&svm->vcpu, 0);
59200273 3140 } else {
229456fc 3141 trace_kvm_msr_read(ecx, data);
af9ca2d7 3142
5fdbf976 3143 svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
ad312c7c 3144 svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
5fdbf976 3145 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 3146 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
3147 }
3148 return 1;
3149}
3150
4a810181
JR
3151static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
3152{
3153 struct vcpu_svm *svm = to_svm(vcpu);
3154 int svm_dis, chg_mask;
3155
3156 if (data & ~SVM_VM_CR_VALID_MASK)
3157 return 1;
3158
3159 chg_mask = SVM_VM_CR_VALID_MASK;
3160
3161 if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
3162 chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
3163
3164 svm->nested.vm_cr_msr &= ~chg_mask;
3165 svm->nested.vm_cr_msr |= (data & chg_mask);
3166
3167 svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
3168
3169 /* check for svm_disable while efer.svme is set */
3170 if (svm_dis && (vcpu->arch.efer & EFER_SVME))
3171 return 1;
3172
3173 return 0;
3174}
3175
8fe8ab46 3176static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
6aa8b732 3177{
a2fa3e9f
GH
3178 struct vcpu_svm *svm = to_svm(vcpu);
3179
8fe8ab46
WA
3180 u32 ecx = msr->index;
3181 u64 data = msr->data;
6aa8b732 3182 switch (ecx) {
f4e1b3c8 3183 case MSR_IA32_TSC:
8fe8ab46 3184 kvm_write_tsc(vcpu, msr);
6aa8b732 3185 break;
8c06585d 3186 case MSR_STAR:
a2fa3e9f 3187 svm->vmcb->save.star = data;
6aa8b732 3188 break;
49b14f24 3189#ifdef CONFIG_X86_64
6aa8b732 3190 case MSR_LSTAR:
a2fa3e9f 3191 svm->vmcb->save.lstar = data;
6aa8b732
AK
3192 break;
3193 case MSR_CSTAR:
a2fa3e9f 3194 svm->vmcb->save.cstar = data;
6aa8b732
AK
3195 break;
3196 case MSR_KERNEL_GS_BASE:
a2fa3e9f 3197 svm->vmcb->save.kernel_gs_base = data;
6aa8b732
AK
3198 break;
3199 case MSR_SYSCALL_MASK:
a2fa3e9f 3200 svm->vmcb->save.sfmask = data;
6aa8b732
AK
3201 break;
3202#endif
3203 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 3204 svm->vmcb->save.sysenter_cs = data;
6aa8b732
AK
3205 break;
3206 case MSR_IA32_SYSENTER_EIP:
017cb99e 3207 svm->sysenter_eip = data;
a2fa3e9f 3208 svm->vmcb->save.sysenter_eip = data;
6aa8b732
AK
3209 break;
3210 case MSR_IA32_SYSENTER_ESP:
017cb99e 3211 svm->sysenter_esp = data;
a2fa3e9f 3212 svm->vmcb->save.sysenter_esp = data;
6aa8b732 3213 break;
a2938c80 3214 case MSR_IA32_DEBUGCTLMSR:
2a6b20b8 3215 if (!boot_cpu_has(X86_FEATURE_LBRV)) {
a737f256
CD
3216 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
3217 __func__, data);
24e09cbf
JR
3218 break;
3219 }
3220 if (data & DEBUGCTL_RESERVED_BITS)
3221 return 1;
3222
3223 svm->vmcb->save.dbgctl = data;
b53ba3f9 3224 mark_dirty(svm->vmcb, VMCB_LBR);
24e09cbf
JR
3225 if (data & (1ULL<<0))
3226 svm_enable_lbrv(svm);
3227 else
3228 svm_disable_lbrv(svm);
a2938c80 3229 break;
b286d5d8 3230 case MSR_VM_HSAVE_PA:
e6aa9abd 3231 svm->nested.hsave_msr = data;
62b9abaa 3232 break;
3c5d0a44 3233 case MSR_VM_CR:
4a810181 3234 return svm_set_vm_cr(vcpu, data);
3c5d0a44 3235 case MSR_VM_IGNNE:
a737f256 3236 vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
3c5d0a44 3237 break;
6aa8b732 3238 default:
8fe8ab46 3239 return kvm_set_msr_common(vcpu, msr);
6aa8b732
AK
3240 }
3241 return 0;
3242}
3243
851ba692 3244static int wrmsr_interception(struct vcpu_svm *svm)
6aa8b732 3245{
8fe8ab46 3246 struct msr_data msr;
ad312c7c 3247 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
5fdbf976 3248 u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
ad312c7c 3249 | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
af9ca2d7 3250
8fe8ab46
WA
3251 msr.data = data;
3252 msr.index = ecx;
3253 msr.host_initiated = false;
af9ca2d7 3254
5fdbf976 3255 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
854e8bb1 3256 if (kvm_set_msr(&svm->vcpu, &msr)) {
59200273 3257 trace_kvm_msr_write_ex(ecx, data);
c1a5d4f9 3258 kvm_inject_gp(&svm->vcpu, 0);
59200273
AK
3259 } else {
3260 trace_kvm_msr_write(ecx, data);
e756fc62 3261 skip_emulated_instruction(&svm->vcpu);
59200273 3262 }
6aa8b732
AK
3263 return 1;
3264}
3265
851ba692 3266static int msr_interception(struct vcpu_svm *svm)
6aa8b732 3267{
e756fc62 3268 if (svm->vmcb->control.exit_info_1)
851ba692 3269 return wrmsr_interception(svm);
6aa8b732 3270 else
851ba692 3271 return rdmsr_interception(svm);
6aa8b732
AK
3272}
3273
851ba692 3274static int interrupt_window_interception(struct vcpu_svm *svm)
c1150d8c 3275{
851ba692
AK
3276 struct kvm_run *kvm_run = svm->vcpu.run;
3277
3842d135 3278 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
f0b85051 3279 svm_clear_vintr(svm);
85f455f7 3280 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
decdbf6a 3281 mark_dirty(svm->vmcb, VMCB_INTR);
675acb75 3282 ++svm->vcpu.stat.irq_window_exits;
c1150d8c
DL
3283 /*
3284 * If the user space waits to inject interrupts, exit as soon as
3285 * possible
3286 */
8061823a
GN
3287 if (!irqchip_in_kernel(svm->vcpu.kvm) &&
3288 kvm_run->request_interrupt_window &&
3289 !kvm_cpu_has_interrupt(&svm->vcpu)) {
c1150d8c
DL
3290 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
3291 return 0;
3292 }
3293
3294 return 1;
3295}
3296
565d0998
ML
3297static int pause_interception(struct vcpu_svm *svm)
3298{
3299 kvm_vcpu_on_spin(&(svm->vcpu));
3300 return 1;
3301}
3302
87c00572
GS
3303static int nop_interception(struct vcpu_svm *svm)
3304{
3305 skip_emulated_instruction(&(svm->vcpu));
3306 return 1;
3307}
3308
3309static int monitor_interception(struct vcpu_svm *svm)
3310{
3311 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
3312 return nop_interception(svm);
3313}
3314
3315static int mwait_interception(struct vcpu_svm *svm)
3316{
3317 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
3318 return nop_interception(svm);
3319}
3320
09941fbb 3321static int (*const svm_exit_handlers[])(struct vcpu_svm *svm) = {
7ff76d58
AP
3322 [SVM_EXIT_READ_CR0] = cr_interception,
3323 [SVM_EXIT_READ_CR3] = cr_interception,
3324 [SVM_EXIT_READ_CR4] = cr_interception,
3325 [SVM_EXIT_READ_CR8] = cr_interception,
d225157b 3326 [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception,
628afd2a 3327 [SVM_EXIT_WRITE_CR0] = cr_interception,
7ff76d58
AP
3328 [SVM_EXIT_WRITE_CR3] = cr_interception,
3329 [SVM_EXIT_WRITE_CR4] = cr_interception,
e0231715 3330 [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
cae3797a
AP
3331 [SVM_EXIT_READ_DR0] = dr_interception,
3332 [SVM_EXIT_READ_DR1] = dr_interception,
3333 [SVM_EXIT_READ_DR2] = dr_interception,
3334 [SVM_EXIT_READ_DR3] = dr_interception,
3335 [SVM_EXIT_READ_DR4] = dr_interception,
3336 [SVM_EXIT_READ_DR5] = dr_interception,
3337 [SVM_EXIT_READ_DR6] = dr_interception,
3338 [SVM_EXIT_READ_DR7] = dr_interception,
3339 [SVM_EXIT_WRITE_DR0] = dr_interception,
3340 [SVM_EXIT_WRITE_DR1] = dr_interception,
3341 [SVM_EXIT_WRITE_DR2] = dr_interception,
3342 [SVM_EXIT_WRITE_DR3] = dr_interception,
3343 [SVM_EXIT_WRITE_DR4] = dr_interception,
3344 [SVM_EXIT_WRITE_DR5] = dr_interception,
3345 [SVM_EXIT_WRITE_DR6] = dr_interception,
3346 [SVM_EXIT_WRITE_DR7] = dr_interception,
d0bfb940
JK
3347 [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
3348 [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
7aa81cc0 3349 [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
e0231715
JR
3350 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
3351 [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
3352 [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
3353 [SVM_EXIT_INTR] = intr_interception,
c47f098d 3354 [SVM_EXIT_NMI] = nmi_interception,
6aa8b732
AK
3355 [SVM_EXIT_SMI] = nop_on_interception,
3356 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 3357 [SVM_EXIT_VINTR] = interrupt_window_interception,
332b56e4 3358 [SVM_EXIT_RDPMC] = rdpmc_interception,
6aa8b732 3359 [SVM_EXIT_CPUID] = cpuid_interception,
95ba8273 3360 [SVM_EXIT_IRET] = iret_interception,
cf5a94d1 3361 [SVM_EXIT_INVD] = emulate_on_interception,
565d0998 3362 [SVM_EXIT_PAUSE] = pause_interception,
6aa8b732 3363 [SVM_EXIT_HLT] = halt_interception,
a7052897 3364 [SVM_EXIT_INVLPG] = invlpg_interception,
ff092385 3365 [SVM_EXIT_INVLPGA] = invlpga_interception,
e0231715 3366 [SVM_EXIT_IOIO] = io_interception,
6aa8b732
AK
3367 [SVM_EXIT_MSR] = msr_interception,
3368 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 3369 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
3d6368ef 3370 [SVM_EXIT_VMRUN] = vmrun_interception,
02e235bc 3371 [SVM_EXIT_VMMCALL] = vmmcall_interception,
5542675b
AG
3372 [SVM_EXIT_VMLOAD] = vmload_interception,
3373 [SVM_EXIT_VMSAVE] = vmsave_interception,
1371d904
AG
3374 [SVM_EXIT_STGI] = stgi_interception,
3375 [SVM_EXIT_CLGI] = clgi_interception,
532a46b9 3376 [SVM_EXIT_SKINIT] = skinit_interception,
cf5a94d1 3377 [SVM_EXIT_WBINVD] = emulate_on_interception,
87c00572
GS
3378 [SVM_EXIT_MONITOR] = monitor_interception,
3379 [SVM_EXIT_MWAIT] = mwait_interception,
81dd35d4 3380 [SVM_EXIT_XSETBV] = xsetbv_interception,
709ddebf 3381 [SVM_EXIT_NPF] = pf_interception,
6aa8b732
AK
3382};
3383
ae8cc059 3384static void dump_vmcb(struct kvm_vcpu *vcpu)
3f10c846
JR
3385{
3386 struct vcpu_svm *svm = to_svm(vcpu);
3387 struct vmcb_control_area *control = &svm->vmcb->control;
3388 struct vmcb_save_area *save = &svm->vmcb->save;
3389
3390 pr_err("VMCB Control Area:\n");
ae8cc059
JP
3391 pr_err("%-20s%04x\n", "cr_read:", control->intercept_cr & 0xffff);
3392 pr_err("%-20s%04x\n", "cr_write:", control->intercept_cr >> 16);
3393 pr_err("%-20s%04x\n", "dr_read:", control->intercept_dr & 0xffff);
3394 pr_err("%-20s%04x\n", "dr_write:", control->intercept_dr >> 16);
3395 pr_err("%-20s%08x\n", "exceptions:", control->intercept_exceptions);
3396 pr_err("%-20s%016llx\n", "intercepts:", control->intercept);
3397 pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
3398 pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
3399 pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
3400 pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
3401 pr_err("%-20s%d\n", "asid:", control->asid);
3402 pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
3403 pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
3404 pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
3405 pr_err("%-20s%08x\n", "int_state:", control->int_state);
3406 pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
3407 pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
3408 pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
3409 pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
3410 pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
3411 pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
3412 pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
3413 pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
3414 pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
3415 pr_err("%-20s%lld\n", "lbr_ctl:", control->lbr_ctl);
3416 pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3f10c846 3417 pr_err("VMCB State Save Area:\n");
ae8cc059
JP
3418 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3419 "es:",
3420 save->es.selector, save->es.attrib,
3421 save->es.limit, save->es.base);
3422 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3423 "cs:",
3424 save->cs.selector, save->cs.attrib,
3425 save->cs.limit, save->cs.base);
3426 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3427 "ss:",
3428 save->ss.selector, save->ss.attrib,
3429 save->ss.limit, save->ss.base);
3430 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3431 "ds:",
3432 save->ds.selector, save->ds.attrib,
3433 save->ds.limit, save->ds.base);
3434 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3435 "fs:",
3436 save->fs.selector, save->fs.attrib,
3437 save->fs.limit, save->fs.base);
3438 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3439 "gs:",
3440 save->gs.selector, save->gs.attrib,
3441 save->gs.limit, save->gs.base);
3442 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3443 "gdtr:",
3444 save->gdtr.selector, save->gdtr.attrib,
3445 save->gdtr.limit, save->gdtr.base);
3446 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3447 "ldtr:",
3448 save->ldtr.selector, save->ldtr.attrib,
3449 save->ldtr.limit, save->ldtr.base);
3450 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3451 "idtr:",
3452 save->idtr.selector, save->idtr.attrib,
3453 save->idtr.limit, save->idtr.base);
3454 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3455 "tr:",
3456 save->tr.selector, save->tr.attrib,
3457 save->tr.limit, save->tr.base);
3f10c846
JR
3458 pr_err("cpl: %d efer: %016llx\n",
3459 save->cpl, save->efer);
ae8cc059
JP
3460 pr_err("%-15s %016llx %-13s %016llx\n",
3461 "cr0:", save->cr0, "cr2:", save->cr2);
3462 pr_err("%-15s %016llx %-13s %016llx\n",
3463 "cr3:", save->cr3, "cr4:", save->cr4);
3464 pr_err("%-15s %016llx %-13s %016llx\n",
3465 "dr6:", save->dr6, "dr7:", save->dr7);
3466 pr_err("%-15s %016llx %-13s %016llx\n",
3467 "rip:", save->rip, "rflags:", save->rflags);
3468 pr_err("%-15s %016llx %-13s %016llx\n",
3469 "rsp:", save->rsp, "rax:", save->rax);
3470 pr_err("%-15s %016llx %-13s %016llx\n",
3471 "star:", save->star, "lstar:", save->lstar);
3472 pr_err("%-15s %016llx %-13s %016llx\n",
3473 "cstar:", save->cstar, "sfmask:", save->sfmask);
3474 pr_err("%-15s %016llx %-13s %016llx\n",
3475 "kernel_gs_base:", save->kernel_gs_base,
3476 "sysenter_cs:", save->sysenter_cs);
3477 pr_err("%-15s %016llx %-13s %016llx\n",
3478 "sysenter_esp:", save->sysenter_esp,
3479 "sysenter_eip:", save->sysenter_eip);
3480 pr_err("%-15s %016llx %-13s %016llx\n",
3481 "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
3482 pr_err("%-15s %016llx %-13s %016llx\n",
3483 "br_from:", save->br_from, "br_to:", save->br_to);
3484 pr_err("%-15s %016llx %-13s %016llx\n",
3485 "excp_from:", save->last_excp_from,
3486 "excp_to:", save->last_excp_to);
3f10c846
JR
3487}
3488
586f9607
AK
3489static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
3490{
3491 struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;
3492
3493 *info1 = control->exit_info_1;
3494 *info2 = control->exit_info_2;
3495}
3496
851ba692 3497static int handle_exit(struct kvm_vcpu *vcpu)
6aa8b732 3498{
04d2cc77 3499 struct vcpu_svm *svm = to_svm(vcpu);
851ba692 3500 struct kvm_run *kvm_run = vcpu->run;
a2fa3e9f 3501 u32 exit_code = svm->vmcb->control.exit_code;
6aa8b732 3502
4ee546b4 3503 if (!is_cr_intercept(svm, INTERCEPT_CR0_WRITE))
2be4fc7a
JR
3504 vcpu->arch.cr0 = svm->vmcb->save.cr0;
3505 if (npt_enabled)
3506 vcpu->arch.cr3 = svm->vmcb->save.cr3;
af9ca2d7 3507
cd3ff653
JR
3508 if (unlikely(svm->nested.exit_required)) {
3509 nested_svm_vmexit(svm);
3510 svm->nested.exit_required = false;
3511
3512 return 1;
3513 }
3514
2030753d 3515 if (is_guest_mode(vcpu)) {
410e4d57
JR
3516 int vmexit;
3517
d8cabddf
JR
3518 trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
3519 svm->vmcb->control.exit_info_1,
3520 svm->vmcb->control.exit_info_2,
3521 svm->vmcb->control.exit_int_info,
e097e5ff
SH
3522 svm->vmcb->control.exit_int_info_err,
3523 KVM_ISA_SVM);
d8cabddf 3524
410e4d57
JR
3525 vmexit = nested_svm_exit_special(svm);
3526
3527 if (vmexit == NESTED_EXIT_CONTINUE)
3528 vmexit = nested_svm_exit_handled(svm);
3529
3530 if (vmexit == NESTED_EXIT_DONE)
cf74a78b 3531 return 1;
cf74a78b
AG
3532 }
3533
a5c3832d
JR
3534 svm_complete_interrupts(svm);
3535
04d2cc77
AK
3536 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
3537 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
3538 kvm_run->fail_entry.hardware_entry_failure_reason
3539 = svm->vmcb->control.exit_code;
3f10c846
JR
3540 pr_err("KVM: FAILED VMRUN WITH VMCB:\n");
3541 dump_vmcb(vcpu);
04d2cc77
AK
3542 return 0;
3543 }
3544
a2fa3e9f 3545 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
709ddebf 3546 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
55c5e464
JR
3547 exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
3548 exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
6614c7d0 3549 printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
6aa8b732 3550 "exit_code 0x%x\n",
b8688d51 3551 __func__, svm->vmcb->control.exit_int_info,
6aa8b732
AK
3552 exit_code);
3553
9d8f549d 3554 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
56919c5c 3555 || !svm_exit_handlers[exit_code]) {
2bc19dc3
MT
3556 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_code);
3557 kvm_queue_exception(vcpu, UD_VECTOR);
3558 return 1;
6aa8b732
AK
3559 }
3560
851ba692 3561 return svm_exit_handlers[exit_code](svm);
6aa8b732
AK
3562}
3563
3564static void reload_tss(struct kvm_vcpu *vcpu)
3565{
3566 int cpu = raw_smp_processor_id();
3567
0fe1e009
TH
3568 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
3569 sd->tss_desc->type = 9; /* available 32/64-bit TSS */
6aa8b732
AK
3570 load_TR_desc();
3571}
3572
e756fc62 3573static void pre_svm_run(struct vcpu_svm *svm)
6aa8b732
AK
3574{
3575 int cpu = raw_smp_processor_id();
3576
0fe1e009 3577 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
6aa8b732 3578
4b656b12 3579 /* FIXME: handle wraparound of asid_generation */
0fe1e009
TH
3580 if (svm->asid_generation != sd->asid_generation)
3581 new_asid(svm, sd);
6aa8b732
AK
3582}
3583
95ba8273
GN
3584static void svm_inject_nmi(struct kvm_vcpu *vcpu)
3585{
3586 struct vcpu_svm *svm = to_svm(vcpu);
3587
3588 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
3589 vcpu->arch.hflags |= HF_NMI_MASK;
8a05a1b8 3590 set_intercept(svm, INTERCEPT_IRET);
95ba8273
GN
3591 ++vcpu->stat.nmi_injections;
3592}
6aa8b732 3593
85f455f7 3594static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
6aa8b732
AK
3595{
3596 struct vmcb_control_area *control;
3597
e756fc62 3598 control = &svm->vmcb->control;
85f455f7 3599 control->int_vector = irq;
6aa8b732
AK
3600 control->int_ctl &= ~V_INTR_PRIO_MASK;
3601 control->int_ctl |= V_IRQ_MASK |
3602 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
decdbf6a 3603 mark_dirty(svm->vmcb, VMCB_INTR);
6aa8b732
AK
3604}
3605
66fd3f7f 3606static void svm_set_irq(struct kvm_vcpu *vcpu)
2a8067f1
ED
3607{
3608 struct vcpu_svm *svm = to_svm(vcpu);
3609
2af9194d 3610 BUG_ON(!(gif_set(svm)));
cf74a78b 3611
9fb2d2b4
GN
3612 trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
3613 ++vcpu->stat.irq_injections;
3614
219b65dc
AG
3615 svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
3616 SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
2a8067f1
ED
3617}
3618
95ba8273 3619static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
aaacfc9a
JR
3620{
3621 struct vcpu_svm *svm = to_svm(vcpu);
aaacfc9a 3622
2030753d 3623 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3624 return;
3625
596f3142
RK
3626 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
3627
95ba8273 3628 if (irr == -1)
aaacfc9a
JR
3629 return;
3630
95ba8273 3631 if (tpr >= irr)
4ee546b4 3632 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
95ba8273 3633}
aaacfc9a 3634
8d14695f
YZ
3635static void svm_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
3636{
3637 return;
3638}
3639
c7c9c56c
YZ
3640static int svm_vm_has_apicv(struct kvm *kvm)
3641{
3642 return 0;
3643}
3644
3645static void svm_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
3646{
3647 return;
3648}
3649
3650static void svm_hwapic_isr_update(struct kvm *kvm, int isr)
3651{
3652 return;
3653}
3654
a20ed54d
YZ
3655static void svm_sync_pir_to_irr(struct kvm_vcpu *vcpu)
3656{
3657 return;
3658}
3659
95ba8273
GN
3660static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
3661{
3662 struct vcpu_svm *svm = to_svm(vcpu);
3663 struct vmcb *vmcb = svm->vmcb;
924584cc
JR
3664 int ret;
3665 ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
3666 !(svm->vcpu.arch.hflags & HF_NMI_MASK);
3667 ret = ret && gif_set(svm) && nested_svm_nmi(svm);
3668
3669 return ret;
aaacfc9a
JR
3670}
3671
3cfc3092
JK
3672static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
3673{
3674 struct vcpu_svm *svm = to_svm(vcpu);
3675
3676 return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
3677}
3678
3679static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
3680{
3681 struct vcpu_svm *svm = to_svm(vcpu);
3682
3683 if (masked) {
3684 svm->vcpu.arch.hflags |= HF_NMI_MASK;
8a05a1b8 3685 set_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
3686 } else {
3687 svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
8a05a1b8 3688 clr_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
3689 }
3690}
3691
78646121
GN
3692static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
3693{
3694 struct vcpu_svm *svm = to_svm(vcpu);
3695 struct vmcb *vmcb = svm->vmcb;
7fcdb510
JR
3696 int ret;
3697
3698 if (!gif_set(svm) ||
3699 (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
3700 return 0;
3701
f6e78475 3702 ret = !!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF);
7fcdb510 3703
2030753d 3704 if (is_guest_mode(vcpu))
7fcdb510
JR
3705 return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
3706
3707 return ret;
78646121
GN
3708}
3709
c9a7953f 3710static void enable_irq_window(struct kvm_vcpu *vcpu)
6aa8b732 3711{
219b65dc 3712 struct vcpu_svm *svm = to_svm(vcpu);
219b65dc 3713
e0231715
JR
3714 /*
3715 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
3716 * 1, because that's a separate STGI/VMRUN intercept. The next time we
3717 * get that intercept, this function will be called again though and
3718 * we'll get the vintr intercept.
3719 */
8fe54654 3720 if (gif_set(svm) && nested_svm_intr(svm)) {
219b65dc
AG
3721 svm_set_vintr(svm);
3722 svm_inject_irq(svm, 0x0);
3723 }
85f455f7
ED
3724}
3725
c9a7953f 3726static void enable_nmi_window(struct kvm_vcpu *vcpu)
c1150d8c 3727{
04d2cc77 3728 struct vcpu_svm *svm = to_svm(vcpu);
c1150d8c 3729
44c11430
GN
3730 if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
3731 == HF_NMI_MASK)
c9a7953f 3732 return; /* IRET will cause a vm exit */
44c11430 3733
e0231715
JR
3734 /*
3735 * Something prevents NMI from been injected. Single step over possible
3736 * problem (IRET or exception injection or interrupt shadow)
3737 */
6be7d306 3738 svm->nmi_singlestep = true;
44c11430 3739 svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
c8639010 3740 update_db_bp_intercept(vcpu);
c1150d8c
DL
3741}
3742
cbc94022
IE
3743static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
3744{
3745 return 0;
3746}
3747
d9e368d6
AK
3748static void svm_flush_tlb(struct kvm_vcpu *vcpu)
3749{
38e5e92f
JR
3750 struct vcpu_svm *svm = to_svm(vcpu);
3751
3752 if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
3753 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
3754 else
3755 svm->asid_generation--;
d9e368d6
AK
3756}
3757
04d2cc77
AK
3758static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
3759{
3760}
3761
d7bf8221
JR
3762static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
3763{
3764 struct vcpu_svm *svm = to_svm(vcpu);
3765
2030753d 3766 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3767 return;
3768
4ee546b4 3769 if (!is_cr_intercept(svm, INTERCEPT_CR8_WRITE)) {
d7bf8221 3770 int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
615d5193 3771 kvm_set_cr8(vcpu, cr8);
d7bf8221
JR
3772 }
3773}
3774
649d6864
JR
3775static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
3776{
3777 struct vcpu_svm *svm = to_svm(vcpu);
3778 u64 cr8;
3779
2030753d 3780 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3781 return;
3782
649d6864
JR
3783 cr8 = kvm_get_cr8(vcpu);
3784 svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
3785 svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
3786}
3787
9222be18
GN
3788static void svm_complete_interrupts(struct vcpu_svm *svm)
3789{
3790 u8 vector;
3791 int type;
3792 u32 exitintinfo = svm->vmcb->control.exit_int_info;
66b7138f
JK
3793 unsigned int3_injected = svm->int3_injected;
3794
3795 svm->int3_injected = 0;
9222be18 3796
bd3d1ec3
AK
3797 /*
3798 * If we've made progress since setting HF_IRET_MASK, we've
3799 * executed an IRET and can allow NMI injection.
3800 */
3801 if ((svm->vcpu.arch.hflags & HF_IRET_MASK)
3802 && kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip) {
44c11430 3803 svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3842d135
AK
3804 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3805 }
44c11430 3806
9222be18
GN
3807 svm->vcpu.arch.nmi_injected = false;
3808 kvm_clear_exception_queue(&svm->vcpu);
3809 kvm_clear_interrupt_queue(&svm->vcpu);
3810
3811 if (!(exitintinfo & SVM_EXITINTINFO_VALID))
3812 return;
3813
3842d135
AK
3814 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3815
9222be18
GN
3816 vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
3817 type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
3818
3819 switch (type) {
3820 case SVM_EXITINTINFO_TYPE_NMI:
3821 svm->vcpu.arch.nmi_injected = true;
3822 break;
3823 case SVM_EXITINTINFO_TYPE_EXEPT:
66b7138f
JK
3824 /*
3825 * In case of software exceptions, do not reinject the vector,
3826 * but re-execute the instruction instead. Rewind RIP first
3827 * if we emulated INT3 before.
3828 */
3829 if (kvm_exception_is_soft(vector)) {
3830 if (vector == BP_VECTOR && int3_injected &&
3831 kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
3832 kvm_rip_write(&svm->vcpu,
3833 kvm_rip_read(&svm->vcpu) -
3834 int3_injected);
9222be18 3835 break;
66b7138f 3836 }
9222be18
GN
3837 if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
3838 u32 err = svm->vmcb->control.exit_int_info_err;
ce7ddec4 3839 kvm_requeue_exception_e(&svm->vcpu, vector, err);
9222be18
GN
3840
3841 } else
ce7ddec4 3842 kvm_requeue_exception(&svm->vcpu, vector);
9222be18
GN
3843 break;
3844 case SVM_EXITINTINFO_TYPE_INTR:
66fd3f7f 3845 kvm_queue_interrupt(&svm->vcpu, vector, false);
9222be18
GN
3846 break;
3847 default:
3848 break;
3849 }
3850}
3851
b463a6f7
AK
3852static void svm_cancel_injection(struct kvm_vcpu *vcpu)
3853{
3854 struct vcpu_svm *svm = to_svm(vcpu);
3855 struct vmcb_control_area *control = &svm->vmcb->control;
3856
3857 control->exit_int_info = control->event_inj;
3858 control->exit_int_info_err = control->event_inj_err;
3859 control->event_inj = 0;
3860 svm_complete_interrupts(svm);
3861}
3862
851ba692 3863static void svm_vcpu_run(struct kvm_vcpu *vcpu)
6aa8b732 3864{
a2fa3e9f 3865 struct vcpu_svm *svm = to_svm(vcpu);
d9e368d6 3866
2041a06a
JR
3867 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
3868 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
3869 svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
3870
cd3ff653
JR
3871 /*
3872 * A vmexit emulation is required before the vcpu can be executed
3873 * again.
3874 */
3875 if (unlikely(svm->nested.exit_required))
3876 return;
3877
e756fc62 3878 pre_svm_run(svm);
6aa8b732 3879
649d6864
JR
3880 sync_lapic_to_cr8(vcpu);
3881
cda0ffdd 3882 svm->vmcb->save.cr2 = vcpu->arch.cr2;
6aa8b732 3883
04d2cc77
AK
3884 clgi();
3885
3886 local_irq_enable();
36241b8c 3887
6aa8b732 3888 asm volatile (
7454766f
AK
3889 "push %%" _ASM_BP "; \n\t"
3890 "mov %c[rbx](%[svm]), %%" _ASM_BX " \n\t"
3891 "mov %c[rcx](%[svm]), %%" _ASM_CX " \n\t"
3892 "mov %c[rdx](%[svm]), %%" _ASM_DX " \n\t"
3893 "mov %c[rsi](%[svm]), %%" _ASM_SI " \n\t"
3894 "mov %c[rdi](%[svm]), %%" _ASM_DI " \n\t"
3895 "mov %c[rbp](%[svm]), %%" _ASM_BP " \n\t"
05b3e0c2 3896#ifdef CONFIG_X86_64
fb3f0f51
RR
3897 "mov %c[r8](%[svm]), %%r8 \n\t"
3898 "mov %c[r9](%[svm]), %%r9 \n\t"
3899 "mov %c[r10](%[svm]), %%r10 \n\t"
3900 "mov %c[r11](%[svm]), %%r11 \n\t"
3901 "mov %c[r12](%[svm]), %%r12 \n\t"
3902 "mov %c[r13](%[svm]), %%r13 \n\t"
3903 "mov %c[r14](%[svm]), %%r14 \n\t"
3904 "mov %c[r15](%[svm]), %%r15 \n\t"
6aa8b732
AK
3905#endif
3906
6aa8b732 3907 /* Enter guest mode */
7454766f
AK
3908 "push %%" _ASM_AX " \n\t"
3909 "mov %c[vmcb](%[svm]), %%" _ASM_AX " \n\t"
4ecac3fd
AK
3910 __ex(SVM_VMLOAD) "\n\t"
3911 __ex(SVM_VMRUN) "\n\t"
3912 __ex(SVM_VMSAVE) "\n\t"
7454766f 3913 "pop %%" _ASM_AX " \n\t"
6aa8b732
AK
3914
3915 /* Save guest registers, load host registers */
7454766f
AK
3916 "mov %%" _ASM_BX ", %c[rbx](%[svm]) \n\t"
3917 "mov %%" _ASM_CX ", %c[rcx](%[svm]) \n\t"
3918 "mov %%" _ASM_DX ", %c[rdx](%[svm]) \n\t"
3919 "mov %%" _ASM_SI ", %c[rsi](%[svm]) \n\t"
3920 "mov %%" _ASM_DI ", %c[rdi](%[svm]) \n\t"
3921 "mov %%" _ASM_BP ", %c[rbp](%[svm]) \n\t"
05b3e0c2 3922#ifdef CONFIG_X86_64
fb3f0f51
RR
3923 "mov %%r8, %c[r8](%[svm]) \n\t"
3924 "mov %%r9, %c[r9](%[svm]) \n\t"
3925 "mov %%r10, %c[r10](%[svm]) \n\t"
3926 "mov %%r11, %c[r11](%[svm]) \n\t"
3927 "mov %%r12, %c[r12](%[svm]) \n\t"
3928 "mov %%r13, %c[r13](%[svm]) \n\t"
3929 "mov %%r14, %c[r14](%[svm]) \n\t"
3930 "mov %%r15, %c[r15](%[svm]) \n\t"
6aa8b732 3931#endif
7454766f 3932 "pop %%" _ASM_BP
6aa8b732 3933 :
fb3f0f51 3934 : [svm]"a"(svm),
6aa8b732 3935 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
ad312c7c
ZX
3936 [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
3937 [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
3938 [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
3939 [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
3940 [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
3941 [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
05b3e0c2 3942#ifdef CONFIG_X86_64
ad312c7c
ZX
3943 , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
3944 [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
3945 [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
3946 [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
3947 [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
3948 [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
3949 [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
3950 [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
6aa8b732 3951#endif
54a08c04
LV
3952 : "cc", "memory"
3953#ifdef CONFIG_X86_64
7454766f 3954 , "rbx", "rcx", "rdx", "rsi", "rdi"
54a08c04 3955 , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
7454766f
AK
3956#else
3957 , "ebx", "ecx", "edx", "esi", "edi"
54a08c04
LV
3958#endif
3959 );
6aa8b732 3960
82ca2d10
AK
3961#ifdef CONFIG_X86_64
3962 wrmsrl(MSR_GS_BASE, svm->host.gs_base);
3963#else
dacccfdd 3964 loadsegment(fs, svm->host.fs);
831ca609
AK
3965#ifndef CONFIG_X86_32_LAZY_GS
3966 loadsegment(gs, svm->host.gs);
3967#endif
9581d442 3968#endif
6aa8b732
AK
3969
3970 reload_tss(vcpu);
3971
56ba47dd
AK
3972 local_irq_disable();
3973
13c34e07
AK
3974 vcpu->arch.cr2 = svm->vmcb->save.cr2;
3975 vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
3976 vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
3977 vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
3978
1e2b1dd7
JK
3979 trace_kvm_exit(svm->vmcb->control.exit_code, vcpu, KVM_ISA_SVM);
3980
3781c01c
JR
3981 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3982 kvm_before_handle_nmi(&svm->vcpu);
3983
3984 stgi();
3985
3986 /* Any pending NMI will happen here */
3987
3988 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3989 kvm_after_handle_nmi(&svm->vcpu);
3990
d7bf8221
JR
3991 sync_cr8_to_lapic(vcpu);
3992
a2fa3e9f 3993 svm->next_rip = 0;
9222be18 3994
38e5e92f
JR
3995 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3996
631bc487
GN
3997 /* if exit due to PF check for async PF */
3998 if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3999 svm->apf_reason = kvm_read_and_reset_pf_reason();
4000
6de4f3ad
AK
4001 if (npt_enabled) {
4002 vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
4003 vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
4004 }
fe5913e4
JR
4005
4006 /*
4007 * We need to handle MC intercepts here before the vcpu has a chance to
4008 * change the physical cpu
4009 */
4010 if (unlikely(svm->vmcb->control.exit_code ==
4011 SVM_EXIT_EXCP_BASE + MC_VECTOR))
4012 svm_handle_mce(svm);
8d28fec4
RJ
4013
4014 mark_all_clean(svm->vmcb);
6aa8b732
AK
4015}
4016
6aa8b732
AK
4017static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
4018{
a2fa3e9f
GH
4019 struct vcpu_svm *svm = to_svm(vcpu);
4020
4021 svm->vmcb->save.cr3 = root;
dcca1a65 4022 mark_dirty(svm->vmcb, VMCB_CR);
f40f6a45 4023 svm_flush_tlb(vcpu);
6aa8b732
AK
4024}
4025
1c97f0a0
JR
4026static void set_tdp_cr3(struct kvm_vcpu *vcpu, unsigned long root)
4027{
4028 struct vcpu_svm *svm = to_svm(vcpu);
4029
4030 svm->vmcb->control.nested_cr3 = root;
b2747166 4031 mark_dirty(svm->vmcb, VMCB_NPT);
1c97f0a0
JR
4032
4033 /* Also sync guest cr3 here in case we live migrate */
9f8fe504 4034 svm->vmcb->save.cr3 = kvm_read_cr3(vcpu);
dcca1a65 4035 mark_dirty(svm->vmcb, VMCB_CR);
1c97f0a0 4036
f40f6a45 4037 svm_flush_tlb(vcpu);
1c97f0a0
JR
4038}
4039
6aa8b732
AK
4040static int is_disabled(void)
4041{
6031a61c
JR
4042 u64 vm_cr;
4043
4044 rdmsrl(MSR_VM_CR, vm_cr);
4045 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
4046 return 1;
4047
6aa8b732
AK
4048 return 0;
4049}
4050
102d8325
IM
4051static void
4052svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4053{
4054 /*
4055 * Patch in the VMMCALL instruction:
4056 */
4057 hypercall[0] = 0x0f;
4058 hypercall[1] = 0x01;
4059 hypercall[2] = 0xd9;
102d8325
IM
4060}
4061
002c7f7c
YS
4062static void svm_check_processor_compat(void *rtn)
4063{
4064 *(int *)rtn = 0;
4065}
4066
774ead3a
AK
4067static bool svm_cpu_has_accelerated_tpr(void)
4068{
4069 return false;
4070}
4071
4b12f0de 4072static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
64d4d521
SY
4073{
4074 return 0;
4075}
4076
0e851880
SY
4077static void svm_cpuid_update(struct kvm_vcpu *vcpu)
4078{
4079}
4080
d4330ef2
JR
4081static void svm_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
4082{
c2c63a49 4083 switch (func) {
4c62a2dc
JR
4084 case 0x80000001:
4085 if (nested)
4086 entry->ecx |= (1 << 2); /* Set SVM bit */
4087 break;
c2c63a49
JR
4088 case 0x8000000A:
4089 entry->eax = 1; /* SVM revision 1 */
4090 entry->ebx = 8; /* Lets support 8 ASIDs in case we add proper
4091 ASID emulation to nested SVM */
4092 entry->ecx = 0; /* Reserved */
7a190667
JR
4093 entry->edx = 0; /* Per default do not support any
4094 additional features */
4095
4096 /* Support next_rip if host supports it */
2a6b20b8 4097 if (boot_cpu_has(X86_FEATURE_NRIPS))
7a190667 4098 entry->edx |= SVM_FEATURE_NRIP;
c2c63a49 4099
3d4aeaad
JR
4100 /* Support NPT for the guest if enabled */
4101 if (npt_enabled)
4102 entry->edx |= SVM_FEATURE_NPT;
4103
c2c63a49
JR
4104 break;
4105 }
d4330ef2
JR
4106}
4107
17cc3935 4108static int svm_get_lpage_level(void)
344f414f 4109{
17cc3935 4110 return PT_PDPE_LEVEL;
344f414f
JR
4111}
4112
4e47c7a6
SY
4113static bool svm_rdtscp_supported(void)
4114{
4115 return false;
4116}
4117
ad756a16
MJ
4118static bool svm_invpcid_supported(void)
4119{
4120 return false;
4121}
4122
93c4adc7
PB
4123static bool svm_mpx_supported(void)
4124{
4125 return false;
4126}
4127
f5f48ee1
SY
4128static bool svm_has_wbinvd_exit(void)
4129{
4130 return true;
4131}
4132
02daab21
AK
4133static void svm_fpu_deactivate(struct kvm_vcpu *vcpu)
4134{
4135 struct vcpu_svm *svm = to_svm(vcpu);
4136
18c918c5 4137 set_exception_intercept(svm, NM_VECTOR);
66a562f7 4138 update_cr0_intercept(svm);
02daab21
AK
4139}
4140
8061252e 4141#define PRE_EX(exit) { .exit_code = (exit), \
40e19b51 4142 .stage = X86_ICPT_PRE_EXCEPT, }
cfec82cb 4143#define POST_EX(exit) { .exit_code = (exit), \
40e19b51 4144 .stage = X86_ICPT_POST_EXCEPT, }
d7eb8203 4145#define POST_MEM(exit) { .exit_code = (exit), \
40e19b51 4146 .stage = X86_ICPT_POST_MEMACCESS, }
cfec82cb 4147
09941fbb 4148static const struct __x86_intercept {
cfec82cb
JR
4149 u32 exit_code;
4150 enum x86_intercept_stage stage;
cfec82cb
JR
4151} x86_intercept_map[] = {
4152 [x86_intercept_cr_read] = POST_EX(SVM_EXIT_READ_CR0),
4153 [x86_intercept_cr_write] = POST_EX(SVM_EXIT_WRITE_CR0),
4154 [x86_intercept_clts] = POST_EX(SVM_EXIT_WRITE_CR0),
4155 [x86_intercept_lmsw] = POST_EX(SVM_EXIT_WRITE_CR0),
4156 [x86_intercept_smsw] = POST_EX(SVM_EXIT_READ_CR0),
3b88e41a
JR
4157 [x86_intercept_dr_read] = POST_EX(SVM_EXIT_READ_DR0),
4158 [x86_intercept_dr_write] = POST_EX(SVM_EXIT_WRITE_DR0),
dee6bb70
JR
4159 [x86_intercept_sldt] = POST_EX(SVM_EXIT_LDTR_READ),
4160 [x86_intercept_str] = POST_EX(SVM_EXIT_TR_READ),
4161 [x86_intercept_lldt] = POST_EX(SVM_EXIT_LDTR_WRITE),
4162 [x86_intercept_ltr] = POST_EX(SVM_EXIT_TR_WRITE),
4163 [x86_intercept_sgdt] = POST_EX(SVM_EXIT_GDTR_READ),
4164 [x86_intercept_sidt] = POST_EX(SVM_EXIT_IDTR_READ),
4165 [x86_intercept_lgdt] = POST_EX(SVM_EXIT_GDTR_WRITE),
4166 [x86_intercept_lidt] = POST_EX(SVM_EXIT_IDTR_WRITE),
01de8b09
JR
4167 [x86_intercept_vmrun] = POST_EX(SVM_EXIT_VMRUN),
4168 [x86_intercept_vmmcall] = POST_EX(SVM_EXIT_VMMCALL),
4169 [x86_intercept_vmload] = POST_EX(SVM_EXIT_VMLOAD),
4170 [x86_intercept_vmsave] = POST_EX(SVM_EXIT_VMSAVE),
4171 [x86_intercept_stgi] = POST_EX(SVM_EXIT_STGI),
4172 [x86_intercept_clgi] = POST_EX(SVM_EXIT_CLGI),
4173 [x86_intercept_skinit] = POST_EX(SVM_EXIT_SKINIT),
4174 [x86_intercept_invlpga] = POST_EX(SVM_EXIT_INVLPGA),
d7eb8203
JR
4175 [x86_intercept_rdtscp] = POST_EX(SVM_EXIT_RDTSCP),
4176 [x86_intercept_monitor] = POST_MEM(SVM_EXIT_MONITOR),
4177 [x86_intercept_mwait] = POST_EX(SVM_EXIT_MWAIT),
8061252e
JR
4178 [x86_intercept_invlpg] = POST_EX(SVM_EXIT_INVLPG),
4179 [x86_intercept_invd] = POST_EX(SVM_EXIT_INVD),
4180 [x86_intercept_wbinvd] = POST_EX(SVM_EXIT_WBINVD),
4181 [x86_intercept_wrmsr] = POST_EX(SVM_EXIT_MSR),
4182 [x86_intercept_rdtsc] = POST_EX(SVM_EXIT_RDTSC),
4183 [x86_intercept_rdmsr] = POST_EX(SVM_EXIT_MSR),
4184 [x86_intercept_rdpmc] = POST_EX(SVM_EXIT_RDPMC),
4185 [x86_intercept_cpuid] = PRE_EX(SVM_EXIT_CPUID),
4186 [x86_intercept_rsm] = PRE_EX(SVM_EXIT_RSM),
bf608f88
JR
4187 [x86_intercept_pause] = PRE_EX(SVM_EXIT_PAUSE),
4188 [x86_intercept_pushf] = PRE_EX(SVM_EXIT_PUSHF),
4189 [x86_intercept_popf] = PRE_EX(SVM_EXIT_POPF),
4190 [x86_intercept_intn] = PRE_EX(SVM_EXIT_SWINT),
4191 [x86_intercept_iret] = PRE_EX(SVM_EXIT_IRET),
4192 [x86_intercept_icebp] = PRE_EX(SVM_EXIT_ICEBP),
4193 [x86_intercept_hlt] = POST_EX(SVM_EXIT_HLT),
f6511935
JR
4194 [x86_intercept_in] = POST_EX(SVM_EXIT_IOIO),
4195 [x86_intercept_ins] = POST_EX(SVM_EXIT_IOIO),
4196 [x86_intercept_out] = POST_EX(SVM_EXIT_IOIO),
4197 [x86_intercept_outs] = POST_EX(SVM_EXIT_IOIO),
cfec82cb
JR
4198};
4199
8061252e 4200#undef PRE_EX
cfec82cb 4201#undef POST_EX
d7eb8203 4202#undef POST_MEM
cfec82cb 4203
8a76d7f2
JR
4204static int svm_check_intercept(struct kvm_vcpu *vcpu,
4205 struct x86_instruction_info *info,
4206 enum x86_intercept_stage stage)
4207{
cfec82cb
JR
4208 struct vcpu_svm *svm = to_svm(vcpu);
4209 int vmexit, ret = X86EMUL_CONTINUE;
4210 struct __x86_intercept icpt_info;
4211 struct vmcb *vmcb = svm->vmcb;
4212
4213 if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
4214 goto out;
4215
4216 icpt_info = x86_intercept_map[info->intercept];
4217
40e19b51 4218 if (stage != icpt_info.stage)
cfec82cb
JR
4219 goto out;
4220
4221 switch (icpt_info.exit_code) {
4222 case SVM_EXIT_READ_CR0:
4223 if (info->intercept == x86_intercept_cr_read)
4224 icpt_info.exit_code += info->modrm_reg;
4225 break;
4226 case SVM_EXIT_WRITE_CR0: {
4227 unsigned long cr0, val;
4228 u64 intercept;
4229
4230 if (info->intercept == x86_intercept_cr_write)
4231 icpt_info.exit_code += info->modrm_reg;
4232
62baf44c
JK
4233 if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
4234 info->intercept == x86_intercept_clts)
cfec82cb
JR
4235 break;
4236
4237 intercept = svm->nested.intercept;
4238
4239 if (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0)))
4240 break;
4241
4242 cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
4243 val = info->src_val & ~SVM_CR0_SELECTIVE_MASK;
4244
4245 if (info->intercept == x86_intercept_lmsw) {
4246 cr0 &= 0xfUL;
4247 val &= 0xfUL;
4248 /* lmsw can't clear PE - catch this here */
4249 if (cr0 & X86_CR0_PE)
4250 val |= X86_CR0_PE;
4251 }
4252
4253 if (cr0 ^ val)
4254 icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;
4255
4256 break;
4257 }
3b88e41a
JR
4258 case SVM_EXIT_READ_DR0:
4259 case SVM_EXIT_WRITE_DR0:
4260 icpt_info.exit_code += info->modrm_reg;
4261 break;
8061252e
JR
4262 case SVM_EXIT_MSR:
4263 if (info->intercept == x86_intercept_wrmsr)
4264 vmcb->control.exit_info_1 = 1;
4265 else
4266 vmcb->control.exit_info_1 = 0;
4267 break;
bf608f88
JR
4268 case SVM_EXIT_PAUSE:
4269 /*
4270 * We get this for NOP only, but pause
4271 * is rep not, check this here
4272 */
4273 if (info->rep_prefix != REPE_PREFIX)
4274 goto out;
f6511935
JR
4275 case SVM_EXIT_IOIO: {
4276 u64 exit_info;
4277 u32 bytes;
4278
f6511935
JR
4279 if (info->intercept == x86_intercept_in ||
4280 info->intercept == x86_intercept_ins) {
6cbc5f5a
JK
4281 exit_info = ((info->src_val & 0xffff) << 16) |
4282 SVM_IOIO_TYPE_MASK;
f6511935 4283 bytes = info->dst_bytes;
6493f157 4284 } else {
6cbc5f5a 4285 exit_info = (info->dst_val & 0xffff) << 16;
6493f157 4286 bytes = info->src_bytes;
f6511935
JR
4287 }
4288
4289 if (info->intercept == x86_intercept_outs ||
4290 info->intercept == x86_intercept_ins)
4291 exit_info |= SVM_IOIO_STR_MASK;
4292
4293 if (info->rep_prefix)
4294 exit_info |= SVM_IOIO_REP_MASK;
4295
4296 bytes = min(bytes, 4u);
4297
4298 exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;
4299
4300 exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);
4301
4302 vmcb->control.exit_info_1 = exit_info;
4303 vmcb->control.exit_info_2 = info->next_rip;
4304
4305 break;
4306 }
cfec82cb
JR
4307 default:
4308 break;
4309 }
4310
4311 vmcb->control.next_rip = info->next_rip;
4312 vmcb->control.exit_code = icpt_info.exit_code;
4313 vmexit = nested_svm_exit_handled(svm);
4314
4315 ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
4316 : X86EMUL_CONTINUE;
4317
4318out:
4319 return ret;
8a76d7f2
JR
4320}
4321
a547c6db
YZ
4322static void svm_handle_external_intr(struct kvm_vcpu *vcpu)
4323{
4324 local_irq_enable();
4325}
4326
ae97a3b8
RK
4327static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
4328{
4329}
4330
cbdd1bea 4331static struct kvm_x86_ops svm_x86_ops = {
6aa8b732
AK
4332 .cpu_has_kvm_support = has_svm,
4333 .disabled_by_bios = is_disabled,
4334 .hardware_setup = svm_hardware_setup,
4335 .hardware_unsetup = svm_hardware_unsetup,
002c7f7c 4336 .check_processor_compatibility = svm_check_processor_compat,
6aa8b732
AK
4337 .hardware_enable = svm_hardware_enable,
4338 .hardware_disable = svm_hardware_disable,
774ead3a 4339 .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
6aa8b732
AK
4340
4341 .vcpu_create = svm_create_vcpu,
4342 .vcpu_free = svm_free_vcpu,
04d2cc77 4343 .vcpu_reset = svm_vcpu_reset,
6aa8b732 4344
04d2cc77 4345 .prepare_guest_switch = svm_prepare_guest_switch,
6aa8b732
AK
4346 .vcpu_load = svm_vcpu_load,
4347 .vcpu_put = svm_vcpu_put,
4348
c8639010 4349 .update_db_bp_intercept = update_db_bp_intercept,
6aa8b732
AK
4350 .get_msr = svm_get_msr,
4351 .set_msr = svm_set_msr,
4352 .get_segment_base = svm_get_segment_base,
4353 .get_segment = svm_get_segment,
4354 .set_segment = svm_set_segment,
2e4d2653 4355 .get_cpl = svm_get_cpl,
1747fb71 4356 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
e8467fda 4357 .decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
aff48baa 4358 .decache_cr3 = svm_decache_cr3,
25c4c276 4359 .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
6aa8b732 4360 .set_cr0 = svm_set_cr0,
6aa8b732
AK
4361 .set_cr3 = svm_set_cr3,
4362 .set_cr4 = svm_set_cr4,
4363 .set_efer = svm_set_efer,
4364 .get_idt = svm_get_idt,
4365 .set_idt = svm_set_idt,
4366 .get_gdt = svm_get_gdt,
4367 .set_gdt = svm_set_gdt,
73aaf249
JK
4368 .get_dr6 = svm_get_dr6,
4369 .set_dr6 = svm_set_dr6,
020df079 4370 .set_dr7 = svm_set_dr7,
facb0139 4371 .sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
6de4f3ad 4372 .cache_reg = svm_cache_reg,
6aa8b732
AK
4373 .get_rflags = svm_get_rflags,
4374 .set_rflags = svm_set_rflags,
02daab21 4375 .fpu_deactivate = svm_fpu_deactivate,
6aa8b732 4376
6aa8b732 4377 .tlb_flush = svm_flush_tlb,
6aa8b732 4378
6aa8b732 4379 .run = svm_vcpu_run,
04d2cc77 4380 .handle_exit = handle_exit,
6aa8b732 4381 .skip_emulated_instruction = skip_emulated_instruction,
2809f5d2
GC
4382 .set_interrupt_shadow = svm_set_interrupt_shadow,
4383 .get_interrupt_shadow = svm_get_interrupt_shadow,
102d8325 4384 .patch_hypercall = svm_patch_hypercall,
2a8067f1 4385 .set_irq = svm_set_irq,
95ba8273 4386 .set_nmi = svm_inject_nmi,
298101da 4387 .queue_exception = svm_queue_exception,
b463a6f7 4388 .cancel_injection = svm_cancel_injection,
78646121 4389 .interrupt_allowed = svm_interrupt_allowed,
95ba8273 4390 .nmi_allowed = svm_nmi_allowed,
3cfc3092
JK
4391 .get_nmi_mask = svm_get_nmi_mask,
4392 .set_nmi_mask = svm_set_nmi_mask,
95ba8273
GN
4393 .enable_nmi_window = enable_nmi_window,
4394 .enable_irq_window = enable_irq_window,
4395 .update_cr8_intercept = update_cr8_intercept,
8d14695f 4396 .set_virtual_x2apic_mode = svm_set_virtual_x2apic_mode,
c7c9c56c
YZ
4397 .vm_has_apicv = svm_vm_has_apicv,
4398 .load_eoi_exitmap = svm_load_eoi_exitmap,
4399 .hwapic_isr_update = svm_hwapic_isr_update,
a20ed54d 4400 .sync_pir_to_irr = svm_sync_pir_to_irr,
cbc94022
IE
4401
4402 .set_tss_addr = svm_set_tss_addr,
67253af5 4403 .get_tdp_level = get_npt_level,
4b12f0de 4404 .get_mt_mask = svm_get_mt_mask,
229456fc 4405
586f9607 4406 .get_exit_info = svm_get_exit_info,
586f9607 4407
17cc3935 4408 .get_lpage_level = svm_get_lpage_level,
0e851880
SY
4409
4410 .cpuid_update = svm_cpuid_update,
4e47c7a6
SY
4411
4412 .rdtscp_supported = svm_rdtscp_supported,
ad756a16 4413 .invpcid_supported = svm_invpcid_supported,
93c4adc7 4414 .mpx_supported = svm_mpx_supported,
d4330ef2
JR
4415
4416 .set_supported_cpuid = svm_set_supported_cpuid,
f5f48ee1
SY
4417
4418 .has_wbinvd_exit = svm_has_wbinvd_exit,
99e3e30a 4419
4051b188 4420 .set_tsc_khz = svm_set_tsc_khz,
ba904635 4421 .read_tsc_offset = svm_read_tsc_offset,
99e3e30a 4422 .write_tsc_offset = svm_write_tsc_offset,
e48672fa 4423 .adjust_tsc_offset = svm_adjust_tsc_offset,
857e4099 4424 .compute_tsc_offset = svm_compute_tsc_offset,
d5c1785d 4425 .read_l1_tsc = svm_read_l1_tsc,
1c97f0a0
JR
4426
4427 .set_tdp_cr3 = set_tdp_cr3,
8a76d7f2
JR
4428
4429 .check_intercept = svm_check_intercept,
a547c6db 4430 .handle_external_intr = svm_handle_external_intr,
ae97a3b8
RK
4431
4432 .sched_in = svm_sched_in,
6aa8b732
AK
4433};
4434
4435static int __init svm_init(void)
4436{
cb498ea2 4437 return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
0ee75bea 4438 __alignof__(struct vcpu_svm), THIS_MODULE);
6aa8b732
AK
4439}
4440
4441static void __exit svm_exit(void)
4442{
cb498ea2 4443 kvm_exit();
6aa8b732
AK
4444}
4445
4446module_init(svm_init)
4447module_exit(svm_exit)