]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/char/drm/i915_drv.h
drm: i915: fix up irqflags arg
[mirror_ubuntu-bionic-kernel.git] / drivers / char / drm / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
33/* General customization:
34 */
35
36#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
37
38#define DRIVER_NAME "i915"
39#define DRIVER_DESC "Intel Graphics"
de227f5f 40#define DRIVER_DATE "20060119"
1da177e4
LT
41
42/* Interface history:
43 *
44 * 1.1: Original.
0d6aa60b
DA
45 * 1.2: Add Power Management
46 * 1.3: Add vblank support
de227f5f 47 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 48 * 1.5: Add vblank pipe configuration
1da177e4
LT
49 */
50#define DRIVER_MAJOR 1
702880f2 51#define DRIVER_MINOR 5
1da177e4
LT
52#define DRIVER_PATCHLEVEL 0
53
1da177e4
LT
54typedef struct _drm_i915_ring_buffer {
55 int tail_mask;
56 unsigned long Start;
57 unsigned long End;
58 unsigned long Size;
59 u8 *virtual_start;
60 int head;
61 int tail;
62 int space;
63 drm_local_map_t map;
64} drm_i915_ring_buffer_t;
65
66struct mem_block {
67 struct mem_block *next;
68 struct mem_block *prev;
69 int start;
70 int size;
71 DRMFILE filp; /* 0: free, -1: heap, other: real files */
72};
73
a6b54f3f
MD
74typedef struct _drm_i915_vbl_swap {
75 struct list_head head;
76 drm_drawable_t drw_id;
77 unsigned int pipe;
78 unsigned int sequence;
79} drm_i915_vbl_swap_t;
80
1da177e4
LT
81typedef struct drm_i915_private {
82 drm_local_map_t *sarea;
83 drm_local_map_t *mmio_map;
84
85 drm_i915_sarea_t *sarea_priv;
86 drm_i915_ring_buffer_t ring;
87
9c8da5eb 88 drm_dma_handle_t *status_page_dmah;
1da177e4 89 void *hw_status_page;
1da177e4 90 dma_addr_t dma_status_page;
9c8da5eb 91 unsigned long counter;
1da177e4 92
a6b54f3f 93 unsigned int cpp;
1da177e4
LT
94 int back_offset;
95 int front_offset;
96 int current_page;
97 int page_flipping;
98 int use_mi_batchbuffer_start;
99
100 wait_queue_head_t irq_queue;
101 atomic_t irq_received;
102 atomic_t irq_emitted;
103
104 int tex_lru_log_granularity;
105 int allow_batchbuffer;
106 struct mem_block *agp_heap;
0d6aa60b 107 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 108 int vblank_pipe;
a6b54f3f
MD
109
110 spinlock_t swaps_lock;
111 drm_i915_vbl_swap_t vbl_swaps;
112 unsigned int swaps_pending;
1da177e4
LT
113} drm_i915_private_t;
114
b3a83639
DA
115extern drm_ioctl_desc_t i915_ioctls[];
116extern int i915_max_ioctl;
117
1da177e4 118 /* i915_dma.c */
1da177e4 119extern void i915_kernel_lost_context(drm_device_t * dev);
22eae947
DA
120extern int i915_driver_load(struct drm_device *, unsigned long flags);
121extern void i915_driver_lastclose(drm_device_t * dev);
122extern void i915_driver_preclose(drm_device_t * dev, DRMFILE filp);
b5e89ed5 123extern int i915_driver_device_is_agp(drm_device_t * dev);
0d6aa60b
DA
124extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
125 unsigned long arg);
1da177e4
LT
126
127/* i915_irq.c */
128extern int i915_irq_emit(DRM_IOCTL_ARGS);
129extern int i915_irq_wait(DRM_IOCTL_ARGS);
1da177e4 130
0d6aa60b 131extern int i915_driver_vblank_wait(drm_device_t *dev, unsigned int *sequence);
68815bad 132extern int i915_driver_vblank_wait2(drm_device_t *dev, unsigned int *sequence);
1da177e4 133extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
b5e89ed5
DA
134extern void i915_driver_irq_preinstall(drm_device_t * dev);
135extern void i915_driver_irq_postinstall(drm_device_t * dev);
136extern void i915_driver_irq_uninstall(drm_device_t * dev);
702880f2
DA
137extern int i915_vblank_pipe_set(DRM_IOCTL_ARGS);
138extern int i915_vblank_pipe_get(DRM_IOCTL_ARGS);
a6b54f3f 139extern int i915_vblank_swap(DRM_IOCTL_ARGS);
1da177e4
LT
140
141/* i915_mem.c */
142extern int i915_mem_alloc(DRM_IOCTL_ARGS);
143extern int i915_mem_free(DRM_IOCTL_ARGS);
144extern int i915_mem_init_heap(DRM_IOCTL_ARGS);
de227f5f 145extern int i915_mem_destroy_heap(DRM_IOCTL_ARGS);
1da177e4
LT
146extern void i915_mem_takedown(struct mem_block **heap);
147extern void i915_mem_release(drm_device_t * dev,
148 DRMFILE filp, struct mem_block *heap);
149
0d6aa60b
DA
150#define I915_READ(reg) DRM_READ32(dev_priv->mmio_map, (reg))
151#define I915_WRITE(reg,val) DRM_WRITE32(dev_priv->mmio_map, (reg), (val))
152#define I915_READ16(reg) DRM_READ16(dev_priv->mmio_map, (reg))
153#define I915_WRITE16(reg,val) DRM_WRITE16(dev_priv->mmio_map, (reg), (val))
1da177e4
LT
154
155#define I915_VERBOSE 0
156
157#define RING_LOCALS unsigned int outring, ringmask, outcount; \
158 volatile char *virt;
159
160#define BEGIN_LP_RING(n) do { \
161 if (I915_VERBOSE) \
162 DRM_DEBUG("BEGIN_LP_RING(%d) in %s\n", \
c29b669c
AH
163 (n), __FUNCTION__); \
164 if (dev_priv->ring.space < (n)*4) \
165 i915_wait_ring(dev, (n)*4, __FUNCTION__); \
1da177e4
LT
166 outcount = 0; \
167 outring = dev_priv->ring.tail; \
168 ringmask = dev_priv->ring.tail_mask; \
169 virt = dev_priv->ring.virtual_start; \
170} while (0)
171
172#define OUT_RING(n) do { \
173 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
c29b669c 174 *(volatile unsigned int *)(virt + outring) = (n); \
1da177e4
LT
175 outcount++; \
176 outring += 4; \
177 outring &= ringmask; \
178} while (0)
179
180#define ADVANCE_LP_RING() do { \
181 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
182 dev_priv->ring.tail = outring; \
183 dev_priv->ring.space -= outcount * 4; \
184 I915_WRITE(LP_RING + RING_TAIL, outring); \
185} while(0)
186
187extern int i915_wait_ring(drm_device_t * dev, int n, const char *caller);
188
189#define GFX_OP_USER_INTERRUPT ((0<<29)|(2<<23))
190#define GFX_OP_BREAKPOINT_INTERRUPT ((0<<29)|(1<<23))
191#define CMD_REPORT_HEAD (7<<23)
192#define CMD_STORE_DWORD_IDX ((0x21<<23) | 0x1)
193#define CMD_OP_BATCH_BUFFER ((0x0<<29)|(0x30<<23)|0x1)
194
195#define INST_PARSER_CLIENT 0x00000000
196#define INST_OP_FLUSH 0x02000000
197#define INST_FLUSH_MAP_CACHE 0x00000001
198
199#define BB1_START_ADDR_MASK (~0x7)
200#define BB1_PROTECTED (1<<0)
201#define BB1_UNPROTECTED (0<<0)
202#define BB2_END_ADDR_MASK (~0x7)
203
204#define I915REG_HWSTAM 0x02098
205#define I915REG_INT_IDENTITY_R 0x020a4
206#define I915REG_INT_MASK_R 0x020a8
207#define I915REG_INT_ENABLE_R 0x020a0
208
209#define SRX_INDEX 0x3c4
210#define SRX_DATA 0x3c5
211#define SR01 1
212#define SR01_SCREEN_OFF (1<<5)
213
214#define PPCR 0x61204
215#define PPCR_ON (1<<0)
216
0d6aa60b
DA
217#define DVOB 0x61140
218#define DVOB_ON (1<<31)
219#define DVOC 0x61160
220#define DVOC_ON (1<<31)
221#define LVDS 0x61180
222#define LVDS_ON (1<<31)
223
1da177e4
LT
224#define ADPA 0x61100
225#define ADPA_DPMS_MASK (~(3<<10))
226#define ADPA_DPMS_ON (0<<10)
227#define ADPA_DPMS_SUSPEND (1<<10)
228#define ADPA_DPMS_STANDBY (2<<10)
229#define ADPA_DPMS_OFF (3<<10)
230
231#define NOPID 0x2094
232#define LP_RING 0x2030
233#define HP_RING 0x2040
234#define RING_TAIL 0x00
235#define TAIL_ADDR 0x001FFFF8
236#define RING_HEAD 0x04
237#define HEAD_WRAP_COUNT 0xFFE00000
238#define HEAD_WRAP_ONE 0x00200000
239#define HEAD_ADDR 0x001FFFFC
240#define RING_START 0x08
241#define START_ADDR 0x0xFFFFF000
242#define RING_LEN 0x0C
243#define RING_NR_PAGES 0x001FF000
244#define RING_REPORT_MASK 0x00000006
245#define RING_REPORT_64K 0x00000002
246#define RING_REPORT_128K 0x00000004
247#define RING_NO_REPORT 0x00000000
248#define RING_VALID_MASK 0x00000001
249#define RING_VALID 0x00000001
250#define RING_INVALID 0x00000000
251
252#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
253#define SC_UPDATE_SCISSOR (0x1<<1)
254#define SC_ENABLE_MASK (0x1<<0)
255#define SC_ENABLE (0x1<<0)
256
257#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
258#define SCI_YMIN_MASK (0xffff<<16)
259#define SCI_XMIN_MASK (0xffff<<0)
260#define SCI_YMAX_MASK (0xffff<<16)
261#define SCI_XMAX_MASK (0xffff<<0)
262
263#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
264#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
265#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
266#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
267#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
268#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
269#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
270
c29b669c
AH
271#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
272
a6b54f3f
MD
273#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
274#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
275#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
276
1da177e4
LT
277#define MI_BATCH_BUFFER ((0x30<<23)|1)
278#define MI_BATCH_BUFFER_START (0x31<<23)
279#define MI_BATCH_BUFFER_END (0xA<<23)
280#define MI_BATCH_NON_SECURE (1)
281
282#define MI_WAIT_FOR_EVENT ((0x3<<23))
283#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
284#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
285
286#define MI_LOAD_SCAN_LINES_INCL ((0x12<<23))
287
288#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
289#define ASYNC_FLIP (1<<22)
290
291#define CMD_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
292
0d6aa60b
DA
293#define READ_BREADCRUMB(dev_priv) (((u32 *)(dev_priv->hw_status_page))[5])
294
1da177e4 295#endif