]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/hsw+: Unify the hsw/bdw and gen9+ power well req/state macros
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
f0f59a00
VS
28typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
ce64645d
JN
51#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
52
5eddb70b 53#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 54#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 55#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
56#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
57#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
58#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 59#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 60#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
61#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
62#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
a927c927
RV
63#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
64#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
4557c607
RV
65#define _MMIO_PORT6(port, a, b, c, d, e, f) _MMIO(_PICK(port, a, b, c, d, e, f))
66#define _MMIO_PORT6_LN(port, ln, a0, a1, b, c, d, e, f) \
67 _MMIO(_PICK(port, a0, b, c, d, e, f) + (ln * (a1 - a0)))
ce64645d 68#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 69#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 70
98533251
DL
71#define _MASKED_FIELD(mask, value) ({ \
72 if (__builtin_constant_p(mask)) \
73 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
74 if (__builtin_constant_p(value)) \
75 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
76 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
77 BUILD_BUG_ON_MSG((value) & ~(mask), \
78 "Incorrect value for mask"); \
79 (mask) << 16 | (value); })
80#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
81#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
82
237ae7c7 83/* Engine ID */
98533251 84
237ae7c7
MW
85#define RCS_HW 0
86#define VCS_HW 1
87#define BCS_HW 2
88#define VECS_HW 3
89#define VCS2_HW 4
6b26c86d 90
0908180b
DCS
91/* Engine class */
92
93#define RENDER_CLASS 0
94#define VIDEO_DECODE_CLASS 1
95#define VIDEO_ENHANCEMENT_CLASS 2
96#define COPY_ENGINE_CLASS 3
97#define OTHER_CLASS 4
98
585fb111
JB
99/* PCI config space */
100
e10fa551
JL
101#define MCHBAR_I915 0x44
102#define MCHBAR_I965 0x48
103#define MCHBAR_SIZE (4 * 4096)
104
105#define DEVEN 0x54
106#define DEVEN_MCHBAR_EN (1 << 28)
107
40006c43 108/* BSM in include/drm/i915_drm.h */
e10fa551 109
1b1d2716
VS
110#define HPLLCC 0xc0 /* 85x only */
111#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
112#define GC_CLOCK_133_200 (0 << 0)
113#define GC_CLOCK_100_200 (1 << 0)
114#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
115#define GC_CLOCK_133_266 (3 << 0)
116#define GC_CLOCK_133_200_2 (4 << 0)
117#define GC_CLOCK_133_266_2 (5 << 0)
118#define GC_CLOCK_166_266 (6 << 0)
119#define GC_CLOCK_166_250 (7 << 0)
120
e10fa551
JL
121#define I915_GDRST 0xc0 /* PCI config register */
122#define GRDOM_FULL (0 << 2)
123#define GRDOM_RENDER (1 << 2)
124#define GRDOM_MEDIA (3 << 2)
125#define GRDOM_MASK (3 << 2)
126#define GRDOM_RESET_STATUS (1 << 1)
127#define GRDOM_RESET_ENABLE (1 << 0)
128
8fdded82
VS
129/* BSpec only has register offset, PCI device and bit found empirically */
130#define I830_CLOCK_GATE 0xc8 /* device 0 */
131#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
132
e10fa551
JL
133#define GCDGMBUS 0xcc
134
f97108d1 135#define GCFGC2 0xda
585fb111
JB
136#define GCFGC 0xf0 /* 915+ only */
137#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
138#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 139#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
140#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
141#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
142#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
143#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
144#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
145#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 146#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
147#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
148#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
149#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
150#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
151#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
152#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
153#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
154#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
155#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
156#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
157#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
158#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
159#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
160#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
161#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
162#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
163#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
164#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
165#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 166
e10fa551
JL
167#define ASLE 0xe4
168#define ASLS 0xfc
169
170#define SWSCI 0xe8
171#define SWSCI_SCISEL (1 << 15)
172#define SWSCI_GSSCIE (1 << 0)
173
174#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 175
585fb111 176
f0f59a00 177#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
178#define ILK_GRDOM_FULL (0<<1)
179#define ILK_GRDOM_RENDER (1<<1)
180#define ILK_GRDOM_MEDIA (3<<1)
181#define ILK_GRDOM_MASK (3<<1)
182#define ILK_GRDOM_RESET_ENABLE (1<<0)
183
f0f59a00 184#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
185#define GEN6_MBC_SNPCR_SHIFT 21
186#define GEN6_MBC_SNPCR_MASK (3<<21)
187#define GEN6_MBC_SNPCR_MAX (0<<21)
188#define GEN6_MBC_SNPCR_MED (1<<21)
189#define GEN6_MBC_SNPCR_LOW (2<<21)
190#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
191
f0f59a00
VS
192#define VLV_G3DCTL _MMIO(0x9024)
193#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 194
f0f59a00 195#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
196#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
197#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
198#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
199#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
200#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
201
f0f59a00 202#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
203#define GEN6_GRDOM_FULL (1 << 0)
204#define GEN6_GRDOM_RENDER (1 << 1)
205#define GEN6_GRDOM_MEDIA (1 << 2)
206#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 207#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 208#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 209#define GEN8_GRDOM_MEDIA2 (1 << 7)
cff458c2 210
bbdc070a
DG
211#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
212#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
213#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
5eb719cd
DV
214#define PP_DIR_DCLV_2G 0xffffffff
215
bbdc070a
DG
216#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
217#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
94e409c1 218
f0f59a00 219#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
220#define GEN8_RPCS_ENABLE (1 << 31)
221#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
222#define GEN8_RPCS_S_CNT_SHIFT 15
223#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
224#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
225#define GEN8_RPCS_SS_CNT_SHIFT 8
226#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
227#define GEN8_RPCS_EU_MAX_SHIFT 4
228#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
229#define GEN8_RPCS_EU_MIN_SHIFT 0
230#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
231
f0f59a00 232#define GAM_ECOCHK _MMIO(0x4090)
81e231af 233#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 234#define ECOCHK_SNB_BIT (1<<10)
6381b550 235#define ECOCHK_DIS_TLB (1<<8)
e3dff585 236#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
237#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
238#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
239#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
240#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
241#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
242#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
243#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 244
b033bb6d
MK
245#define GEN8_CONFIG0 _MMIO(0xD00)
246#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
247
f0f59a00 248#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 249#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
250#define ECOBITS_PPGTT_CACHE64B (3<<8)
251#define ECOBITS_PPGTT_CACHE4B (0<<8)
252
f0f59a00 253#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
254#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
255
f0f59a00 256#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
257#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
258#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
259#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
260#define GEN6_STOLEN_RESERVED_1M (0 << 4)
261#define GEN6_STOLEN_RESERVED_512K (1 << 4)
262#define GEN6_STOLEN_RESERVED_256K (2 << 4)
263#define GEN6_STOLEN_RESERVED_128K (3 << 4)
264#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
265#define GEN7_STOLEN_RESERVED_1M (0 << 5)
266#define GEN7_STOLEN_RESERVED_256K (1 << 5)
267#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
268#define GEN8_STOLEN_RESERVED_1M (0 << 7)
269#define GEN8_STOLEN_RESERVED_2M (1 << 7)
270#define GEN8_STOLEN_RESERVED_4M (2 << 7)
271#define GEN8_STOLEN_RESERVED_8M (3 << 7)
40bae736 272
585fb111
JB
273/* VGA stuff */
274
275#define VGA_ST01_MDA 0x3ba
276#define VGA_ST01_CGA 0x3da
277
f0f59a00 278#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
279#define VGA_MSR_WRITE 0x3c2
280#define VGA_MSR_READ 0x3cc
281#define VGA_MSR_MEM_EN (1<<1)
282#define VGA_MSR_CGA_MODE (1<<0)
283
5434fd92 284#define VGA_SR_INDEX 0x3c4
f930ddd0 285#define SR01 1
5434fd92 286#define VGA_SR_DATA 0x3c5
585fb111
JB
287
288#define VGA_AR_INDEX 0x3c0
289#define VGA_AR_VID_EN (1<<5)
290#define VGA_AR_DATA_WRITE 0x3c0
291#define VGA_AR_DATA_READ 0x3c1
292
293#define VGA_GR_INDEX 0x3ce
294#define VGA_GR_DATA 0x3cf
295/* GR05 */
296#define VGA_GR_MEM_READ_MODE_SHIFT 3
297#define VGA_GR_MEM_READ_MODE_PLANE 1
298/* GR06 */
299#define VGA_GR_MEM_MODE_MASK 0xc
300#define VGA_GR_MEM_MODE_SHIFT 2
301#define VGA_GR_MEM_A0000_AFFFF 0
302#define VGA_GR_MEM_A0000_BFFFF 1
303#define VGA_GR_MEM_B0000_B7FFF 2
304#define VGA_GR_MEM_B0000_BFFFF 3
305
306#define VGA_DACMASK 0x3c6
307#define VGA_DACRX 0x3c7
308#define VGA_DACWX 0x3c8
309#define VGA_DACDATA 0x3c9
310
311#define VGA_CR_INDEX_MDA 0x3b4
312#define VGA_CR_DATA_MDA 0x3b5
313#define VGA_CR_INDEX_CGA 0x3d4
314#define VGA_CR_DATA_CGA 0x3d5
315
351e3db2
BV
316/*
317 * Instruction field definitions used by the command parser
318 */
319#define INSTR_CLIENT_SHIFT 29
351e3db2
BV
320#define INSTR_MI_CLIENT 0x0
321#define INSTR_BC_CLIENT 0x2
322#define INSTR_RC_CLIENT 0x3
323#define INSTR_SUBCLIENT_SHIFT 27
324#define INSTR_SUBCLIENT_MASK 0x18000000
325#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
326#define INSTR_26_TO_24_MASK 0x7000000
327#define INSTR_26_TO_24_SHIFT 24
351e3db2 328
585fb111
JB
329/*
330 * Memory interface instructions used by the kernel
331 */
332#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
333/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
334#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
335
336#define MI_NOOP MI_INSTR(0, 0)
337#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
338#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 339#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
340#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
341#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
342#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
343#define MI_FLUSH MI_INSTR(0x04, 0)
344#define MI_READ_FLUSH (1 << 0)
345#define MI_EXE_FLUSH (1 << 1)
346#define MI_NO_WRITE_FLUSH (1 << 2)
347#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
348#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 349#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
350#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
351#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
352#define MI_ARB_ENABLE (1<<0)
353#define MI_ARB_DISABLE (0<<0)
585fb111 354#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
355#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
356#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 357#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 358#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
359#define MI_OVERLAY_CONTINUE (0x0<<21)
360#define MI_OVERLAY_ON (0x1<<21)
361#define MI_OVERLAY_OFF (0x2<<21)
585fb111 362#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 363#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 364#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 365#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
366/* IVB has funny definitions for which plane to flip. */
367#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
368#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
369#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
370#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
371#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
372#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
373/* SKL ones */
374#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
375#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
376#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
377#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
378#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
379#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
380#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
381#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
382#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 383#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
384#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
385#define MI_SEMAPHORE_UPDATE (1<<21)
386#define MI_SEMAPHORE_COMPARE (1<<20)
387#define MI_SEMAPHORE_REGISTER (1<<18)
388#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
389#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
390#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
391#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
392#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
393#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
394#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
395#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
396#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
397#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
398#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
399#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
400#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
401#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
402#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
403#define MI_MM_SPACE_GTT (1<<8)
404#define MI_MM_SPACE_PHYSICAL (0<<8)
405#define MI_SAVE_EXT_STATE_EN (1<<3)
406#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 407#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 408#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
409#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
410#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
411#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
412#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
413#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
414#define MI_SEMAPHORE_POLL (1<<15)
415#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 416#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
417#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
418#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
419#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
420#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
421#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
422/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
423 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
424 * simply ignores the register load under certain conditions.
425 * - One can actually load arbitrary many arbitrary registers: Simply issue x
426 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
427 */
7ec55f46 428#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 429#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
430#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
431#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 432#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 433#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
434#define MI_FLUSH_DW_STORE_INDEX (1<<21)
435#define MI_INVALIDATE_TLB (1<<18)
436#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 437#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 438#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
439#define MI_INVALIDATE_BSD (1<<7)
440#define MI_FLUSH_DW_USE_GTT (1<<2)
441#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
442#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
443#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 444#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
445#define MI_BATCH_NON_SECURE (1)
446/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 447#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 448#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 449#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 450#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 451#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 452#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 453#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 454
f0f59a00
VS
455#define MI_PREDICATE_SRC0 _MMIO(0x2400)
456#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
457#define MI_PREDICATE_SRC1 _MMIO(0x2408)
458#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 459
f0f59a00 460#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
461#define LOWER_SLICE_ENABLED (1<<0)
462#define LOWER_SLICE_DISABLED (0<<0)
463
585fb111
JB
464/*
465 * 3D instructions used by the kernel
466 */
467#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
468
33e141ed 469#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
470#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
585fb111
JB
471#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
472#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
473#define SC_UPDATE_SCISSOR (0x1<<1)
474#define SC_ENABLE_MASK (0x1<<0)
475#define SC_ENABLE (0x1<<0)
476#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
477#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
478#define SCI_YMIN_MASK (0xffff<<16)
479#define SCI_XMIN_MASK (0xffff<<0)
480#define SCI_YMAX_MASK (0xffff<<16)
481#define SCI_XMAX_MASK (0xffff<<0)
482#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
483#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
484#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
485#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
486#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
487#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
488#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
489#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
490#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
491
492#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
493#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
494#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
495#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
496#define BLT_WRITE_A (2<<20)
497#define BLT_WRITE_RGB (1<<20)
498#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
499#define BLT_DEPTH_8 (0<<24)
500#define BLT_DEPTH_16_565 (1<<24)
501#define BLT_DEPTH_16_1555 (2<<24)
502#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
503#define BLT_ROP_SRC_COPY (0xcc<<16)
504#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
505#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
506#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
507#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
508#define ASYNC_FLIP (1<<22)
509#define DISPLAY_PLANE_A (0<<20)
510#define DISPLAY_PLANE_B (1<<20)
68d97538 511#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
0160f055 512#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 513#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 514#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 515#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 516#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 517#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 518#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 519#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 520#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
521#define PIPE_CONTROL_DEPTH_STALL (1<<13)
522#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 523#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
524#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
525#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
526#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
527#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 528#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 529#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
530#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
531#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
532#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 533#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 534#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 535#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 536
3a6fa984
BV
537/*
538 * Commands used only by the command parser
539 */
540#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
541#define MI_ARB_CHECK MI_INSTR(0x05, 0)
542#define MI_RS_CONTROL MI_INSTR(0x06, 0)
543#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
544#define MI_PREDICATE MI_INSTR(0x0C, 0)
545#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
546#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 547#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
548#define MI_URB_CLEAR MI_INSTR(0x19, 0)
549#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
550#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
551#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
552#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
553#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
554#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
555#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
556#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
557#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
558
559#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
560#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
561#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
562#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
563#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
564#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
565#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
566 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
567#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
568 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
569#define GFX_OP_3DSTATE_SO_DECL_LIST \
570 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
571
572#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
573 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
574#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
575 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
576#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
577 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
578#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
579 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
580#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
581 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
582
583#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
584
585#define COLOR_BLT ((0x2<<29)|(0x40<<22))
586#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 587
5947de9b
BV
588/*
589 * Registers used only by the command parser
590 */
f0f59a00
VS
591#define BCS_SWCTRL _MMIO(0x22200)
592
593#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
594#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
595#define HS_INVOCATION_COUNT _MMIO(0x2300)
596#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
597#define DS_INVOCATION_COUNT _MMIO(0x2308)
598#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
599#define IA_VERTICES_COUNT _MMIO(0x2310)
600#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
601#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
602#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
603#define VS_INVOCATION_COUNT _MMIO(0x2320)
604#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
605#define GS_INVOCATION_COUNT _MMIO(0x2328)
606#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
607#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
608#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
609#define CL_INVOCATION_COUNT _MMIO(0x2338)
610#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
611#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
612#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
613#define PS_INVOCATION_COUNT _MMIO(0x2348)
614#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
615#define PS_DEPTH_COUNT _MMIO(0x2350)
616#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
617
618/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
619#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
620#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 621
f0f59a00
VS
622#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
623#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 624
f0f59a00
VS
625#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
626#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
627#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
628#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
629#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
630#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 631
f0f59a00
VS
632#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
633#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
634#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 635
1b85066b
JJ
636/* There are the 16 64-bit CS General Purpose Registers */
637#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
638#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
639
a941795a 640#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
641#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
642#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
643#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
644#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
645#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
646#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
647#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
648#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
649#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
650#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
651#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
652#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
653#define GEN7_OACONTROL_FORMAT_SHIFT 2
654#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
655#define GEN7_OACONTROL_ENABLE (1<<0)
656
657#define GEN8_OACTXID _MMIO(0x2364)
658
19f81df2
RB
659#define GEN8_OA_DEBUG _MMIO(0x2B04)
660#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
661#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
662#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
663#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
664
d7965152
RB
665#define GEN8_OACONTROL _MMIO(0x2B00)
666#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
667#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
668#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
669#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
670#define GEN8_OA_REPORT_FORMAT_SHIFT 2
671#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
672#define GEN8_OA_COUNTER_ENABLE (1<<0)
673
674#define GEN8_OACTXCONTROL _MMIO(0x2360)
675#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
676#define GEN8_OA_TIMER_PERIOD_SHIFT 2
677#define GEN8_OA_TIMER_ENABLE (1<<1)
678#define GEN8_OA_COUNTER_RESUME (1<<0)
679
680#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
681#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
682#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
683#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
684#define GEN7_OABUFFER_RESUME (1<<0)
685
19f81df2 686#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152
RB
687#define GEN8_OABUFFER _MMIO(0x2b14)
688
689#define GEN7_OASTATUS1 _MMIO(0x2364)
690#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
691#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
692#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
693#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
694
695#define GEN7_OASTATUS2 _MMIO(0x2368)
696#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
697
698#define GEN8_OASTATUS _MMIO(0x2b08)
699#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
700#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
701#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
702#define GEN8_OASTATUS_REPORT_LOST (1<<0)
703
704#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 705#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 706#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 707#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152
RB
708
709#define OABUFFER_SIZE_128K (0<<3)
710#define OABUFFER_SIZE_256K (1<<3)
711#define OABUFFER_SIZE_512K (2<<3)
712#define OABUFFER_SIZE_1M (3<<3)
713#define OABUFFER_SIZE_2M (4<<3)
714#define OABUFFER_SIZE_4M (5<<3)
715#define OABUFFER_SIZE_8M (6<<3)
716#define OABUFFER_SIZE_16M (7<<3)
717
718#define OA_MEM_SELECT_GGTT (1<<0)
719
19f81df2
RB
720/*
721 * Flexible, Aggregate EU Counter Registers.
722 * Note: these aren't contiguous
723 */
d7965152 724#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
725#define EU_PERF_CNTL1 _MMIO(0xe558)
726#define EU_PERF_CNTL2 _MMIO(0xe658)
727#define EU_PERF_CNTL3 _MMIO(0xe758)
728#define EU_PERF_CNTL4 _MMIO(0xe45c)
729#define EU_PERF_CNTL5 _MMIO(0xe55c)
730#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152
RB
731
732#define GDT_CHICKEN_BITS _MMIO(0x9840)
733#define GT_NOA_ENABLE 0x00000080
734
735/*
736 * OA Boolean state
737 */
738
739#define OAREPORTTRIG1 _MMIO(0x2740)
740#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
741#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
742
743#define OAREPORTTRIG2 _MMIO(0x2744)
744#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
745#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
746#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
747#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
748#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
749#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
750#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
751#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
752#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
753#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
754#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
755#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
756#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
757#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
758#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
759#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
760#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
761#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
762#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
763#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
764#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
765#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
766#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
767#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
768#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
769
770#define OAREPORTTRIG3 _MMIO(0x2748)
771#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
772#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
773#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
774#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
775#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
776#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
777#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
778#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
779#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
780
781#define OAREPORTTRIG4 _MMIO(0x274c)
782#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
783#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
784#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
785#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
786#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
787#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
788#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
789#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
790#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
791
792#define OAREPORTTRIG5 _MMIO(0x2750)
793#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
794#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
795
796#define OAREPORTTRIG6 _MMIO(0x2754)
797#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
798#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
799#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
800#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
801#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
802#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
803#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
804#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
805#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
806#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
807#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
808#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
809#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
810#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
811#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
812#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
813#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
814#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
815#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
816#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
817#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
818#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
819#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
820#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
821#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
822
823#define OAREPORTTRIG7 _MMIO(0x2758)
824#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
825#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
826#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
827#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
828#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
829#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
830#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
831#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
832#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
833
834#define OAREPORTTRIG8 _MMIO(0x275c)
835#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
836#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
837#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
838#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
839#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
840#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
841#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
842#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
843#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
844
845#define OASTARTTRIG1 _MMIO(0x2710)
846#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
847#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
848
849#define OASTARTTRIG2 _MMIO(0x2714)
850#define OASTARTTRIG2_INVERT_A_0 (1<<0)
851#define OASTARTTRIG2_INVERT_A_1 (1<<1)
852#define OASTARTTRIG2_INVERT_A_2 (1<<2)
853#define OASTARTTRIG2_INVERT_A_3 (1<<3)
854#define OASTARTTRIG2_INVERT_A_4 (1<<4)
855#define OASTARTTRIG2_INVERT_A_5 (1<<5)
856#define OASTARTTRIG2_INVERT_A_6 (1<<6)
857#define OASTARTTRIG2_INVERT_A_7 (1<<7)
858#define OASTARTTRIG2_INVERT_A_8 (1<<8)
859#define OASTARTTRIG2_INVERT_A_9 (1<<9)
860#define OASTARTTRIG2_INVERT_A_10 (1<<10)
861#define OASTARTTRIG2_INVERT_A_11 (1<<11)
862#define OASTARTTRIG2_INVERT_A_12 (1<<12)
863#define OASTARTTRIG2_INVERT_A_13 (1<<13)
864#define OASTARTTRIG2_INVERT_A_14 (1<<14)
865#define OASTARTTRIG2_INVERT_A_15 (1<<15)
866#define OASTARTTRIG2_INVERT_B_0 (1<<16)
867#define OASTARTTRIG2_INVERT_B_1 (1<<17)
868#define OASTARTTRIG2_INVERT_B_2 (1<<18)
869#define OASTARTTRIG2_INVERT_B_3 (1<<19)
870#define OASTARTTRIG2_INVERT_C_0 (1<<20)
871#define OASTARTTRIG2_INVERT_C_1 (1<<21)
872#define OASTARTTRIG2_INVERT_D_0 (1<<22)
873#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
874#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
875#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
876#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
877#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
878#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
879
880#define OASTARTTRIG3 _MMIO(0x2718)
881#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
882#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
883#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
884#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
885#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
886#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
887#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
888#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
889#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
890
891#define OASTARTTRIG4 _MMIO(0x271c)
892#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
893#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
894#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
895#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
896#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
897#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
898#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
899#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
900#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
901
902#define OASTARTTRIG5 _MMIO(0x2720)
903#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
904#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
905
906#define OASTARTTRIG6 _MMIO(0x2724)
907#define OASTARTTRIG6_INVERT_A_0 (1<<0)
908#define OASTARTTRIG6_INVERT_A_1 (1<<1)
909#define OASTARTTRIG6_INVERT_A_2 (1<<2)
910#define OASTARTTRIG6_INVERT_A_3 (1<<3)
911#define OASTARTTRIG6_INVERT_A_4 (1<<4)
912#define OASTARTTRIG6_INVERT_A_5 (1<<5)
913#define OASTARTTRIG6_INVERT_A_6 (1<<6)
914#define OASTARTTRIG6_INVERT_A_7 (1<<7)
915#define OASTARTTRIG6_INVERT_A_8 (1<<8)
916#define OASTARTTRIG6_INVERT_A_9 (1<<9)
917#define OASTARTTRIG6_INVERT_A_10 (1<<10)
918#define OASTARTTRIG6_INVERT_A_11 (1<<11)
919#define OASTARTTRIG6_INVERT_A_12 (1<<12)
920#define OASTARTTRIG6_INVERT_A_13 (1<<13)
921#define OASTARTTRIG6_INVERT_A_14 (1<<14)
922#define OASTARTTRIG6_INVERT_A_15 (1<<15)
923#define OASTARTTRIG6_INVERT_B_0 (1<<16)
924#define OASTARTTRIG6_INVERT_B_1 (1<<17)
925#define OASTARTTRIG6_INVERT_B_2 (1<<18)
926#define OASTARTTRIG6_INVERT_B_3 (1<<19)
927#define OASTARTTRIG6_INVERT_C_0 (1<<20)
928#define OASTARTTRIG6_INVERT_C_1 (1<<21)
929#define OASTARTTRIG6_INVERT_D_0 (1<<22)
930#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
931#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
932#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
933#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
934#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
935#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
936
937#define OASTARTTRIG7 _MMIO(0x2728)
938#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
939#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
940#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
941#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
942#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
943#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
944#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
945#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
946#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
947
948#define OASTARTTRIG8 _MMIO(0x272c)
949#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
950#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
951#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
952#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
953#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
954#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
955#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
956#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
957#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
958
959/* CECX_0 */
960#define OACEC_COMPARE_LESS_OR_EQUAL 6
961#define OACEC_COMPARE_NOT_EQUAL 5
962#define OACEC_COMPARE_LESS_THAN 4
963#define OACEC_COMPARE_GREATER_OR_EQUAL 3
964#define OACEC_COMPARE_EQUAL 2
965#define OACEC_COMPARE_GREATER_THAN 1
966#define OACEC_COMPARE_ANY_EQUAL 0
967
968#define OACEC_COMPARE_VALUE_MASK 0xffff
969#define OACEC_COMPARE_VALUE_SHIFT 3
970
971#define OACEC_SELECT_NOA (0<<19)
972#define OACEC_SELECT_PREV (1<<19)
973#define OACEC_SELECT_BOOLEAN (2<<19)
974
975/* CECX_1 */
976#define OACEC_MASK_MASK 0xffff
977#define OACEC_CONSIDERATIONS_MASK 0xffff
978#define OACEC_CONSIDERATIONS_SHIFT 16
979
980#define OACEC0_0 _MMIO(0x2770)
981#define OACEC0_1 _MMIO(0x2774)
982#define OACEC1_0 _MMIO(0x2778)
983#define OACEC1_1 _MMIO(0x277c)
984#define OACEC2_0 _MMIO(0x2780)
985#define OACEC2_1 _MMIO(0x2784)
986#define OACEC3_0 _MMIO(0x2788)
987#define OACEC3_1 _MMIO(0x278c)
988#define OACEC4_0 _MMIO(0x2790)
989#define OACEC4_1 _MMIO(0x2794)
990#define OACEC5_0 _MMIO(0x2798)
991#define OACEC5_1 _MMIO(0x279c)
992#define OACEC6_0 _MMIO(0x27a0)
993#define OACEC6_1 _MMIO(0x27a4)
994#define OACEC7_0 _MMIO(0x27a8)
995#define OACEC7_1 _MMIO(0x27ac)
996
180b813c 997
220375aa
BV
998#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
999#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 1000#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 1001
dc96e9b8
CW
1002/*
1003 * Reset registers
1004 */
f0f59a00 1005#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
1006#define DEBUG_RESET_FULL (1<<7)
1007#define DEBUG_RESET_RENDER (1<<8)
1008#define DEBUG_RESET_DISPLAY (1<<9)
1009
57f350b6 1010/*
5a09ae9f
JN
1011 * IOSF sideband
1012 */
f0f59a00 1013#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
1014#define IOSF_DEVFN_SHIFT 24
1015#define IOSF_OPCODE_SHIFT 16
1016#define IOSF_PORT_SHIFT 8
1017#define IOSF_BYTE_ENABLES_SHIFT 4
1018#define IOSF_BAR_SHIFT 1
1019#define IOSF_SB_BUSY (1<<0)
4688d45f
JN
1020#define IOSF_PORT_BUNIT 0x03
1021#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1022#define IOSF_PORT_NC 0x11
1023#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1024#define IOSF_PORT_GPIO_NC 0x13
1025#define IOSF_PORT_CCK 0x14
4688d45f
JN
1026#define IOSF_PORT_DPIO_2 0x1a
1027#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1028#define IOSF_PORT_GPIO_SC 0x48
1029#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1030#define IOSF_PORT_CCU 0xa9
7071af97
JN
1031#define CHV_IOSF_PORT_GPIO_N 0x13
1032#define CHV_IOSF_PORT_GPIO_SE 0x48
1033#define CHV_IOSF_PORT_GPIO_E 0xa8
1034#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1035#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1036#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1037
30a970c6
JB
1038/* See configdb bunit SB addr map */
1039#define BUNIT_REG_BISOC 0x11
1040
30a970c6 1041#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1042#define DSPFREQSTAT_SHIFT_CHV 24
1043#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1044#define DSPFREQGUAR_SHIFT_CHV 8
1045#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1046#define DSPFREQSTAT_SHIFT 30
1047#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1048#define DSPFREQGUAR_SHIFT 14
1049#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1050#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1051#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1052#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1053#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1054#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1055#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1056#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1057#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1058#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1059#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1060#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1061#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1062#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1063#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1064#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1065
438b8dc4
ID
1066/**
1067 * i915_power_well_id:
1068 *
1069 * Platform specific IDs used to look up power wells and - except for custom
1070 * power wells - to define request/status register flag bit positions. As such
1071 * the set of IDs on a given platform must be unique and except for custom
1072 * power wells their value must stay fixed.
1073 */
1074enum i915_power_well_id {
120b56a2
ID
1075 /*
1076 * I830
1077 * - custom power well
1078 */
1079 I830_DISP_PW_PIPES = 0,
1080
438b8dc4
ID
1081 /*
1082 * VLV/CHV
1083 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1084 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1085 */
a30180a5
ID
1086 PUNIT_POWER_WELL_RENDER = 0,
1087 PUNIT_POWER_WELL_MEDIA = 1,
1088 PUNIT_POWER_WELL_DISP2D = 3,
1089 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1090 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1091 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1092 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1093 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1094 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1095 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1096 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1097 /* - custom power well */
1098 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1099
fb9248e2
ID
1100 /*
1101 * HSW/BDW
1102 * - HSW_PWR_WELL_DRIVER (status bit: id*2, req bit: id*2+1)
1103 */
1104 HSW_DISP_PW_GLOBAL = 15,
1105
438b8dc4
ID
1106 /*
1107 * GEN9+
1108 * - HSW_PWR_WELL_DRIVER (status bit: id*2, req bit: id*2+1)
1109 */
1110 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1111 SKL_DISP_PW_DDI_A_E,
0d03926d 1112 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1113 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1114 SKL_DISP_PW_DDI_B,
1115 SKL_DISP_PW_DDI_C,
1116 SKL_DISP_PW_DDI_D,
0d03926d
ACO
1117
1118 GLK_DISP_PW_AUX_A = 8,
1119 GLK_DISP_PW_AUX_B,
1120 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1121 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1122 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1123 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1124 CNL_DISP_PW_AUX_D,
0d03926d 1125
94dd5138
S
1126 SKL_DISP_PW_1 = 14,
1127 SKL_DISP_PW_2,
56fcfd63 1128
438b8dc4 1129 /* - custom power wells */
9f836f90 1130 SKL_DISP_PW_DC_OFF,
9c8d0b8e
ID
1131 BXT_DPIO_CMN_A,
1132 BXT_DPIO_CMN_BC,
438b8dc4
ID
1133 GLK_DPIO_CMN_C, /* 19 */
1134
1135 /*
1136 * Multiple platforms.
1137 * Must start following the highest ID of any platform.
1138 * - custom power wells
1139 */
1140 I915_DISP_PW_ALWAYS_ON = 20,
94dd5138
S
1141};
1142
02f4c9e0
CML
1143#define PUNIT_REG_PWRGT_CTRL 0x60
1144#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1145#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1146#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1147#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1148#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1149#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1150
5a09ae9f
JN
1151#define PUNIT_REG_GPU_LFM 0xd3
1152#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1153#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 1154#define GPLLENABLE (1<<4)
e8474409 1155#define GENFREQSTATUS (1<<0)
5a09ae9f 1156#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1157#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1158
1159#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1160#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1161
095acd5f
D
1162#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1163#define FB_GFX_FREQ_FUSE_MASK 0xff
1164#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1165#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1166#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1167
1168#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1169#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1170
fc1ac8de
VS
1171#define PUNIT_REG_DDR_SETUP2 0x139
1172#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1173#define FORCE_DDR_LOW_FREQ (1 << 1)
1174#define FORCE_DDR_HIGH_FREQ (1 << 0)
1175
2b6b3a09
D
1176#define PUNIT_GPU_STATUS_REG 0xdb
1177#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1178#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1179#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1180#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1181
1182#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1183#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1184#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1185
5a09ae9f
JN
1186#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1187#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1188#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1189#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1190#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1191#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1192#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1193#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1194#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1195#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1196
3ef62342
D
1197#define VLV_TURBO_SOC_OVERRIDE 0x04
1198#define VLV_OVERRIDE_EN 1
1199#define VLV_SOC_TDP_EN (1 << 1)
1200#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1201#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1202
be4fc046 1203/* vlv2 north clock has */
24eb2d59
CML
1204#define CCK_FUSE_REG 0x8
1205#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1206#define CCK_REG_DSI_PLL_FUSE 0x44
1207#define CCK_REG_DSI_PLL_CONTROL 0x48
1208#define DSI_PLL_VCO_EN (1 << 31)
1209#define DSI_PLL_LDO_GATE (1 << 30)
1210#define DSI_PLL_P1_POST_DIV_SHIFT 17
1211#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1212#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1213#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1214#define DSI_PLL_MUX_MASK (3 << 9)
1215#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1216#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1217#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1218#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1219#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1220#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1221#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1222#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1223#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1224#define DSI_PLL_LOCK (1 << 0)
1225#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1226#define DSI_PLL_LFSR (1 << 31)
1227#define DSI_PLL_FRACTION_EN (1 << 30)
1228#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1229#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1230#define DSI_PLL_USYNC_CNT_SHIFT 18
1231#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1232#define DSI_PLL_N1_DIV_SHIFT 16
1233#define DSI_PLL_N1_DIV_MASK (3 << 16)
1234#define DSI_PLL_M1_DIV_SHIFT 0
1235#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1236#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1237#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1238#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1239#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1240#define CCK_TRUNK_FORCE_ON (1 << 17)
1241#define CCK_TRUNK_FORCE_OFF (1 << 16)
1242#define CCK_FREQUENCY_STATUS (0x1f << 8)
1243#define CCK_FREQUENCY_STATUS_SHIFT 8
1244#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1245
f38861b8 1246/* DPIO registers */
5a09ae9f 1247#define DPIO_DEVFN 0
5a09ae9f 1248
f0f59a00 1249#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
1250#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1251#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1252#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 1253#define DPIO_CMNRST (1<<0)
57f350b6 1254
e4607fcf
CML
1255#define DPIO_PHY(pipe) ((pipe) >> 1)
1256#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1257
598fac6b
DV
1258/*
1259 * Per pipe/PLL DPIO regs
1260 */
ab3c759a 1261#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1262#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1263#define DPIO_POST_DIV_DAC 0
1264#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1265#define DPIO_POST_DIV_LVDS1 2
1266#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1267#define DPIO_K_SHIFT (24) /* 4 bits */
1268#define DPIO_P1_SHIFT (21) /* 3 bits */
1269#define DPIO_P2_SHIFT (16) /* 5 bits */
1270#define DPIO_N_SHIFT (12) /* 4 bits */
1271#define DPIO_ENABLE_CALIBRATION (1<<11)
1272#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1273#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1274#define _VLV_PLL_DW3_CH1 0x802c
1275#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1276
ab3c759a 1277#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1278#define DPIO_REFSEL_OVERRIDE 27
1279#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1280#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1281#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1282#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1283#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1284#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1285#define _VLV_PLL_DW5_CH1 0x8034
1286#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1287
ab3c759a
CML
1288#define _VLV_PLL_DW7_CH0 0x801c
1289#define _VLV_PLL_DW7_CH1 0x803c
1290#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1291
ab3c759a
CML
1292#define _VLV_PLL_DW8_CH0 0x8040
1293#define _VLV_PLL_DW8_CH1 0x8060
1294#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1295
ab3c759a
CML
1296#define VLV_PLL_DW9_BCAST 0xc044
1297#define _VLV_PLL_DW9_CH0 0x8044
1298#define _VLV_PLL_DW9_CH1 0x8064
1299#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1300
ab3c759a
CML
1301#define _VLV_PLL_DW10_CH0 0x8048
1302#define _VLV_PLL_DW10_CH1 0x8068
1303#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1304
ab3c759a
CML
1305#define _VLV_PLL_DW11_CH0 0x804c
1306#define _VLV_PLL_DW11_CH1 0x806c
1307#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1308
ab3c759a
CML
1309/* Spec for ref block start counts at DW10 */
1310#define VLV_REF_DW13 0x80ac
598fac6b 1311
ab3c759a 1312#define VLV_CMN_DW0 0x8100
dc96e9b8 1313
598fac6b
DV
1314/*
1315 * Per DDI channel DPIO regs
1316 */
1317
ab3c759a
CML
1318#define _VLV_PCS_DW0_CH0 0x8200
1319#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
1320#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1321#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
1322#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1323#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 1324#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1325
97fd4d5c
VS
1326#define _VLV_PCS01_DW0_CH0 0x200
1327#define _VLV_PCS23_DW0_CH0 0x400
1328#define _VLV_PCS01_DW0_CH1 0x2600
1329#define _VLV_PCS23_DW0_CH1 0x2800
1330#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1331#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1332
ab3c759a
CML
1333#define _VLV_PCS_DW1_CH0 0x8204
1334#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 1335#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
1336#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1337#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1338#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1339#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
1340#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1341
97fd4d5c
VS
1342#define _VLV_PCS01_DW1_CH0 0x204
1343#define _VLV_PCS23_DW1_CH0 0x404
1344#define _VLV_PCS01_DW1_CH1 0x2604
1345#define _VLV_PCS23_DW1_CH1 0x2804
1346#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1347#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1348
ab3c759a
CML
1349#define _VLV_PCS_DW8_CH0 0x8220
1350#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1351#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1352#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1353#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1354
1355#define _VLV_PCS01_DW8_CH0 0x0220
1356#define _VLV_PCS23_DW8_CH0 0x0420
1357#define _VLV_PCS01_DW8_CH1 0x2620
1358#define _VLV_PCS23_DW8_CH1 0x2820
1359#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1360#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1361
1362#define _VLV_PCS_DW9_CH0 0x8224
1363#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1364#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1365#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1366#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1367#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1368#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1369#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1370#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1371
a02ef3c7
VS
1372#define _VLV_PCS01_DW9_CH0 0x224
1373#define _VLV_PCS23_DW9_CH0 0x424
1374#define _VLV_PCS01_DW9_CH1 0x2624
1375#define _VLV_PCS23_DW9_CH1 0x2824
1376#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1377#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1378
9d556c99
CML
1379#define _CHV_PCS_DW10_CH0 0x8228
1380#define _CHV_PCS_DW10_CH1 0x8428
1381#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1382#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1383#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1384#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1385#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1386#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1387#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1388#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1389#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1390
1966e59e
VS
1391#define _VLV_PCS01_DW10_CH0 0x0228
1392#define _VLV_PCS23_DW10_CH0 0x0428
1393#define _VLV_PCS01_DW10_CH1 0x2628
1394#define _VLV_PCS23_DW10_CH1 0x2828
1395#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1396#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1397
ab3c759a
CML
1398#define _VLV_PCS_DW11_CH0 0x822c
1399#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1400#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1401#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1402#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1403#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1404#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1405
570e2a74
VS
1406#define _VLV_PCS01_DW11_CH0 0x022c
1407#define _VLV_PCS23_DW11_CH0 0x042c
1408#define _VLV_PCS01_DW11_CH1 0x262c
1409#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1410#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1411#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1412
2e523e98
VS
1413#define _VLV_PCS01_DW12_CH0 0x0230
1414#define _VLV_PCS23_DW12_CH0 0x0430
1415#define _VLV_PCS01_DW12_CH1 0x2630
1416#define _VLV_PCS23_DW12_CH1 0x2830
1417#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1418#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1419
ab3c759a
CML
1420#define _VLV_PCS_DW12_CH0 0x8230
1421#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1422#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1423#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1424#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1425#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1426#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1427#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1428
1429#define _VLV_PCS_DW14_CH0 0x8238
1430#define _VLV_PCS_DW14_CH1 0x8438
1431#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1432
1433#define _VLV_PCS_DW23_CH0 0x825c
1434#define _VLV_PCS_DW23_CH1 0x845c
1435#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1436
1437#define _VLV_TX_DW2_CH0 0x8288
1438#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1439#define DPIO_SWING_MARGIN000_SHIFT 16
1440#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1441#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1442#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1443
1444#define _VLV_TX_DW3_CH0 0x828c
1445#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1446/* The following bit for CHV phy */
1447#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1448#define DPIO_SWING_MARGIN101_SHIFT 16
1449#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1450#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1451
1452#define _VLV_TX_DW4_CH0 0x8290
1453#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1454#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1455#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1456#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1457#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1458#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1459
1460#define _VLV_TX3_DW4_CH0 0x690
1461#define _VLV_TX3_DW4_CH1 0x2a90
1462#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1463
1464#define _VLV_TX_DW5_CH0 0x8294
1465#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1466#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1467#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1468
1469#define _VLV_TX_DW11_CH0 0x82ac
1470#define _VLV_TX_DW11_CH1 0x84ac
1471#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1472
1473#define _VLV_TX_DW14_CH0 0x82b8
1474#define _VLV_TX_DW14_CH1 0x84b8
1475#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1476
9d556c99
CML
1477/* CHV dpPhy registers */
1478#define _CHV_PLL_DW0_CH0 0x8000
1479#define _CHV_PLL_DW0_CH1 0x8180
1480#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1481
1482#define _CHV_PLL_DW1_CH0 0x8004
1483#define _CHV_PLL_DW1_CH1 0x8184
1484#define DPIO_CHV_N_DIV_SHIFT 8
1485#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1486#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1487
1488#define _CHV_PLL_DW2_CH0 0x8008
1489#define _CHV_PLL_DW2_CH1 0x8188
1490#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1491
1492#define _CHV_PLL_DW3_CH0 0x800c
1493#define _CHV_PLL_DW3_CH1 0x818c
1494#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1495#define DPIO_CHV_FIRST_MOD (0 << 8)
1496#define DPIO_CHV_SECOND_MOD (1 << 8)
1497#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1498#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1499#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1500
1501#define _CHV_PLL_DW6_CH0 0x8018
1502#define _CHV_PLL_DW6_CH1 0x8198
1503#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1504#define DPIO_CHV_INT_COEFF_SHIFT 8
1505#define DPIO_CHV_PROP_COEFF_SHIFT 0
1506#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1507
d3eee4ba
VP
1508#define _CHV_PLL_DW8_CH0 0x8020
1509#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1510#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1511#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1512#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1513
1514#define _CHV_PLL_DW9_CH0 0x8024
1515#define _CHV_PLL_DW9_CH1 0x81A4
1516#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1517#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1518#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1519#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1520
6669e39f
VS
1521#define _CHV_CMN_DW0_CH0 0x8100
1522#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1523#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1524#define DPIO_ALLDL_POWERDOWN (1 << 1)
1525#define DPIO_ANYDL_POWERDOWN (1 << 0)
1526
b9e5ac3c
VS
1527#define _CHV_CMN_DW5_CH0 0x8114
1528#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1529#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1530#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1531#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1532#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1533#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1534#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1535#define CHV_BUFLEFTENA1_MASK (3 << 22)
1536
9d556c99
CML
1537#define _CHV_CMN_DW13_CH0 0x8134
1538#define _CHV_CMN_DW0_CH1 0x8080
1539#define DPIO_CHV_S1_DIV_SHIFT 21
1540#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1541#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1542#define DPIO_CHV_K_DIV_SHIFT 4
1543#define DPIO_PLL_FREQLOCK (1 << 1)
1544#define DPIO_PLL_LOCK (1 << 0)
1545#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1546
1547#define _CHV_CMN_DW14_CH0 0x8138
1548#define _CHV_CMN_DW1_CH1 0x8084
1549#define DPIO_AFC_RECAL (1 << 14)
1550#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1551#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1552#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1553#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1554#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1555#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1556#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1557#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1558#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1559#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1560
9197c88b
VS
1561#define _CHV_CMN_DW19_CH0 0x814c
1562#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1563#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1564#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1565#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1566#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1567
9197c88b
VS
1568#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1569
e0fce78f
VS
1570#define CHV_CMN_DW28 0x8170
1571#define DPIO_CL1POWERDOWNEN (1 << 23)
1572#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1573#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1574#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1575#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1576#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1577
9d556c99 1578#define CHV_CMN_DW30 0x8178
3e288786 1579#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1580#define DPIO_LRC_BYPASS (1 << 3)
1581
1582#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1583 (lane) * 0x200 + (offset))
1584
f72df8db
VS
1585#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1586#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1587#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1588#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1589#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1590#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1591#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1592#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1593#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1594#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1595#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1596#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1597#define DPIO_FRC_LATENCY_SHFIT 8
1598#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1599#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1600
1601/* BXT PHY registers */
ed37892e
ACO
1602#define _BXT_PHY0_BASE 0x6C000
1603#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1604#define _BXT_PHY2_BASE 0x163000
1605#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1606 _BXT_PHY1_BASE, \
1607 _BXT_PHY2_BASE)
ed37892e
ACO
1608
1609#define _BXT_PHY(phy, reg) \
1610 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1611
1612#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1613 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1614 (reg_ch1) - _BXT_PHY0_BASE))
1615#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1616 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1617
f0f59a00 1618#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1619#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1620
e93da0a0
ID
1621#define _BXT_PHY_CTL_DDI_A 0x64C00
1622#define _BXT_PHY_CTL_DDI_B 0x64C10
1623#define _BXT_PHY_CTL_DDI_C 0x64C20
1624#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1625#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1626#define BXT_PHY_LANE_ENABLED (1 << 8)
1627#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1628 _BXT_PHY_CTL_DDI_B)
1629
5c6706e5
VK
1630#define _PHY_CTL_FAMILY_EDP 0x64C80
1631#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1632#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1633#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1634#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1635 _PHY_CTL_FAMILY_EDP, \
1636 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1637
dfb82408
S
1638/* BXT PHY PLL registers */
1639#define _PORT_PLL_A 0x46074
1640#define _PORT_PLL_B 0x46078
1641#define _PORT_PLL_C 0x4607c
1642#define PORT_PLL_ENABLE (1 << 31)
1643#define PORT_PLL_LOCK (1 << 30)
1644#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1645#define PORT_PLL_POWER_ENABLE (1 << 26)
1646#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1647#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1648
1649#define _PORT_PLL_EBB_0_A 0x162034
1650#define _PORT_PLL_EBB_0_B 0x6C034
1651#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1652#define PORT_PLL_P1_SHIFT 13
1653#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1654#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1655#define PORT_PLL_P2_SHIFT 8
1656#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1657#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1658#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1659 _PORT_PLL_EBB_0_B, \
1660 _PORT_PLL_EBB_0_C)
dfb82408
S
1661
1662#define _PORT_PLL_EBB_4_A 0x162038
1663#define _PORT_PLL_EBB_4_B 0x6C038
1664#define _PORT_PLL_EBB_4_C 0x6C344
1665#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1666#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1667#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1668 _PORT_PLL_EBB_4_B, \
1669 _PORT_PLL_EBB_4_C)
dfb82408
S
1670
1671#define _PORT_PLL_0_A 0x162100
1672#define _PORT_PLL_0_B 0x6C100
1673#define _PORT_PLL_0_C 0x6C380
1674/* PORT_PLL_0_A */
1675#define PORT_PLL_M2_MASK 0xFF
1676/* PORT_PLL_1_A */
aa610dcb
ID
1677#define PORT_PLL_N_SHIFT 8
1678#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1679#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1680/* PORT_PLL_2_A */
1681#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1682/* PORT_PLL_3_A */
1683#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1684/* PORT_PLL_6_A */
1685#define PORT_PLL_PROP_COEFF_MASK 0xF
1686#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1687#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1688#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1689#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1690/* PORT_PLL_8_A */
1691#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1692/* PORT_PLL_9_A */
05712c15
ID
1693#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1694#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1695/* PORT_PLL_10_A */
1696#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1697#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1698#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1699#define PORT_PLL_DCO_AMP(x) ((x)<<10)
ed37892e
ACO
1700#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1701 _PORT_PLL_0_B, \
1702 _PORT_PLL_0_C)
1703#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1704 (idx) * 4)
dfb82408 1705
5c6706e5
VK
1706/* BXT PHY common lane registers */
1707#define _PORT_CL1CM_DW0_A 0x162000
1708#define _PORT_CL1CM_DW0_BC 0x6C000
1709#define PHY_POWER_GOOD (1 << 16)
b61e7996 1710#define PHY_RESERVED (1 << 7)
ed37892e 1711#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1712
d8d4a512
VS
1713#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1714#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1715#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1716
5c6706e5
VK
1717#define _PORT_CL1CM_DW9_A 0x162024
1718#define _PORT_CL1CM_DW9_BC 0x6C024
1719#define IREF0RC_OFFSET_SHIFT 8
1720#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1721#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1722
1723#define _PORT_CL1CM_DW10_A 0x162028
1724#define _PORT_CL1CM_DW10_BC 0x6C028
1725#define IREF1RC_OFFSET_SHIFT 8
1726#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1727#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5
VK
1728
1729#define _PORT_CL1CM_DW28_A 0x162070
1730#define _PORT_CL1CM_DW28_BC 0x6C070
1731#define OCL1_POWER_DOWN_EN (1 << 23)
1732#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1733#define SUS_CLK_CONFIG 0x3
ed37892e 1734#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1735
1736#define _PORT_CL1CM_DW30_A 0x162078
1737#define _PORT_CL1CM_DW30_BC 0x6C078
1738#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1739#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1740
04416108
RV
1741#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1742#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1743#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1744#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1745#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1746#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1747#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1748#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1749#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1750#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1751#define CNL_PORT_PCS_DW1_GRP(port) _MMIO_PORT6(port, \
1752 _CNL_PORT_PCS_DW1_GRP_AE, \
1753 _CNL_PORT_PCS_DW1_GRP_B, \
1754 _CNL_PORT_PCS_DW1_GRP_C, \
1755 _CNL_PORT_PCS_DW1_GRP_D, \
1756 _CNL_PORT_PCS_DW1_GRP_AE, \
1757 _CNL_PORT_PCS_DW1_GRP_F)
1758#define CNL_PORT_PCS_DW1_LN0(port) _MMIO_PORT6(port, \
1759 _CNL_PORT_PCS_DW1_LN0_AE, \
1760 _CNL_PORT_PCS_DW1_LN0_B, \
1761 _CNL_PORT_PCS_DW1_LN0_C, \
1762 _CNL_PORT_PCS_DW1_LN0_D, \
1763 _CNL_PORT_PCS_DW1_LN0_AE, \
1764 _CNL_PORT_PCS_DW1_LN0_F)
1765#define COMMON_KEEPER_EN (1 << 26)
1766
1767#define _CNL_PORT_TX_DW2_GRP_AE 0x162348
1768#define _CNL_PORT_TX_DW2_GRP_B 0x1623C8
1769#define _CNL_PORT_TX_DW2_GRP_C 0x162B48
1770#define _CNL_PORT_TX_DW2_GRP_D 0x162BC8
1771#define _CNL_PORT_TX_DW2_GRP_F 0x162A48
1772#define _CNL_PORT_TX_DW2_LN0_AE 0x162448
1773#define _CNL_PORT_TX_DW2_LN0_B 0x162648
1774#define _CNL_PORT_TX_DW2_LN0_C 0x162C48
1775#define _CNL_PORT_TX_DW2_LN0_D 0x162E48
1776#define _CNL_PORT_TX_DW2_LN0_F 0x162A48
1777#define CNL_PORT_TX_DW2_GRP(port) _MMIO_PORT6(port, \
1778 _CNL_PORT_TX_DW2_GRP_AE, \
1779 _CNL_PORT_TX_DW2_GRP_B, \
1780 _CNL_PORT_TX_DW2_GRP_C, \
1781 _CNL_PORT_TX_DW2_GRP_D, \
1782 _CNL_PORT_TX_DW2_GRP_AE, \
1783 _CNL_PORT_TX_DW2_GRP_F)
1784#define CNL_PORT_TX_DW2_LN0(port) _MMIO_PORT6(port, \
1785 _CNL_PORT_TX_DW2_LN0_AE, \
1786 _CNL_PORT_TX_DW2_LN0_B, \
1787 _CNL_PORT_TX_DW2_LN0_C, \
1788 _CNL_PORT_TX_DW2_LN0_D, \
1789 _CNL_PORT_TX_DW2_LN0_AE, \
1790 _CNL_PORT_TX_DW2_LN0_F)
1791#define SWING_SEL_UPPER(x) ((x >> 3) << 15)
1f588aeb 1792#define SWING_SEL_UPPER_MASK (1 << 15)
04416108 1793#define SWING_SEL_LOWER(x) ((x & 0x7) << 11)
1f588aeb 1794#define SWING_SEL_LOWER_MASK (0x7 << 11)
04416108 1795#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1796#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108
RV
1797
1798#define _CNL_PORT_TX_DW4_GRP_AE 0x162350
1799#define _CNL_PORT_TX_DW4_GRP_B 0x1623D0
1800#define _CNL_PORT_TX_DW4_GRP_C 0x162B50
1801#define _CNL_PORT_TX_DW4_GRP_D 0x162BD0
1802#define _CNL_PORT_TX_DW4_GRP_F 0x162A50
1803#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1804#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
1805#define _CNL_PORT_TX_DW4_LN0_B 0x162650
1806#define _CNL_PORT_TX_DW4_LN0_C 0x162C50
1807#define _CNL_PORT_TX_DW4_LN0_D 0x162E50
1808#define _CNL_PORT_TX_DW4_LN0_F 0x162850
1809#define CNL_PORT_TX_DW4_GRP(port) _MMIO_PORT6(port, \
1810 _CNL_PORT_TX_DW4_GRP_AE, \
1811 _CNL_PORT_TX_DW4_GRP_B, \
1812 _CNL_PORT_TX_DW4_GRP_C, \
1813 _CNL_PORT_TX_DW4_GRP_D, \
1814 _CNL_PORT_TX_DW4_GRP_AE, \
1815 _CNL_PORT_TX_DW4_GRP_F)
1816#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO_PORT6_LN(port, ln, \
1817 _CNL_PORT_TX_DW4_LN0_AE, \
1818 _CNL_PORT_TX_DW4_LN1_AE, \
1819 _CNL_PORT_TX_DW4_LN0_B, \
1820 _CNL_PORT_TX_DW4_LN0_C, \
1821 _CNL_PORT_TX_DW4_LN0_D, \
1822 _CNL_PORT_TX_DW4_LN0_AE, \
1823 _CNL_PORT_TX_DW4_LN0_F)
1824#define LOADGEN_SELECT (1 << 31)
1825#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1826#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1827#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1828#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1829#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1830#define CURSOR_COEFF_MASK (0x3F << 0)
04416108
RV
1831
1832#define _CNL_PORT_TX_DW5_GRP_AE 0x162354
1833#define _CNL_PORT_TX_DW5_GRP_B 0x1623D4
1834#define _CNL_PORT_TX_DW5_GRP_C 0x162B54
1835#define _CNL_PORT_TX_DW5_GRP_D 0x162BD4
1836#define _CNL_PORT_TX_DW5_GRP_F 0x162A54
1837#define _CNL_PORT_TX_DW5_LN0_AE 0x162454
1838#define _CNL_PORT_TX_DW5_LN0_B 0x162654
1839#define _CNL_PORT_TX_DW5_LN0_C 0x162C54
1840#define _CNL_PORT_TX_DW5_LN0_D 0x162ED4
1841#define _CNL_PORT_TX_DW5_LN0_F 0x162854
1842#define CNL_PORT_TX_DW5_GRP(port) _MMIO_PORT6(port, \
1843 _CNL_PORT_TX_DW5_GRP_AE, \
1844 _CNL_PORT_TX_DW5_GRP_B, \
1845 _CNL_PORT_TX_DW5_GRP_C, \
1846 _CNL_PORT_TX_DW5_GRP_D, \
1847 _CNL_PORT_TX_DW5_GRP_AE, \
1848 _CNL_PORT_TX_DW5_GRP_F)
1849#define CNL_PORT_TX_DW5_LN0(port) _MMIO_PORT6(port, \
1850 _CNL_PORT_TX_DW5_LN0_AE, \
1851 _CNL_PORT_TX_DW5_LN0_B, \
1852 _CNL_PORT_TX_DW5_LN0_C, \
1853 _CNL_PORT_TX_DW5_LN0_D, \
1854 _CNL_PORT_TX_DW5_LN0_AE, \
1855 _CNL_PORT_TX_DW5_LN0_F)
1856#define TX_TRAINING_EN (1 << 31)
1857#define TAP3_DISABLE (1 << 29)
1858#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1859#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1860#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1861#define RTERM_SELECT_MASK (0x7 << 3)
04416108
RV
1862
1863#define _CNL_PORT_TX_DW7_GRP_AE 0x16235C
1864#define _CNL_PORT_TX_DW7_GRP_B 0x1623DC
1865#define _CNL_PORT_TX_DW7_GRP_C 0x162B5C
1866#define _CNL_PORT_TX_DW7_GRP_D 0x162BDC
1867#define _CNL_PORT_TX_DW7_GRP_F 0x162A5C
1868#define _CNL_PORT_TX_DW7_LN0_AE 0x16245C
1869#define _CNL_PORT_TX_DW7_LN0_B 0x16265C
1870#define _CNL_PORT_TX_DW7_LN0_C 0x162C5C
1871#define _CNL_PORT_TX_DW7_LN0_D 0x162EDC
1872#define _CNL_PORT_TX_DW7_LN0_F 0x16285C
1873#define CNL_PORT_TX_DW7_GRP(port) _MMIO_PORT6(port, \
1874 _CNL_PORT_TX_DW7_GRP_AE, \
1875 _CNL_PORT_TX_DW7_GRP_B, \
1876 _CNL_PORT_TX_DW7_GRP_C, \
1877 _CNL_PORT_TX_DW7_GRP_D, \
1878 _CNL_PORT_TX_DW7_GRP_AE, \
1879 _CNL_PORT_TX_DW7_GRP_F)
1880#define CNL_PORT_TX_DW7_LN0(port) _MMIO_PORT6(port, \
1881 _CNL_PORT_TX_DW7_LN0_AE, \
1882 _CNL_PORT_TX_DW7_LN0_B, \
1883 _CNL_PORT_TX_DW7_LN0_C, \
1884 _CNL_PORT_TX_DW7_LN0_D, \
1885 _CNL_PORT_TX_DW7_LN0_AE, \
1886 _CNL_PORT_TX_DW7_LN0_F)
1887#define N_SCALAR(x) ((x) << 24)
1f588aeb 1888#define N_SCALAR_MASK (0x7F << 24)
04416108 1889
842d4166
ACO
1890/* The spec defines this only for BXT PHY0, but lets assume that this
1891 * would exist for PHY1 too if it had a second channel.
1892 */
1893#define _PORT_CL2CM_DW6_A 0x162358
1894#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 1895#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
1896#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1897
d8d4a512
VS
1898#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1899#define COMP_INIT (1 << 31)
1900#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1901#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1902#define PROCESS_INFO_DOT_0 (0 << 26)
1903#define PROCESS_INFO_DOT_1 (1 << 26)
1904#define PROCESS_INFO_DOT_4 (2 << 26)
1905#define PROCESS_INFO_MASK (7 << 26)
1906#define PROCESS_INFO_SHIFT 26
1907#define VOLTAGE_INFO_0_85V (0 << 24)
1908#define VOLTAGE_INFO_0_95V (1 << 24)
1909#define VOLTAGE_INFO_1_05V (2 << 24)
1910#define VOLTAGE_INFO_MASK (3 << 24)
1911#define VOLTAGE_INFO_SHIFT 24
1912#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1913#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1914
5c6706e5
VK
1915/* BXT PHY Ref registers */
1916#define _PORT_REF_DW3_A 0x16218C
1917#define _PORT_REF_DW3_BC 0x6C18C
1918#define GRC_DONE (1 << 22)
ed37892e 1919#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
1920
1921#define _PORT_REF_DW6_A 0x162198
1922#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
1923#define GRC_CODE_SHIFT 24
1924#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 1925#define GRC_CODE_FAST_SHIFT 16
d1e082ff 1926#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
1927#define GRC_CODE_SLOW_SHIFT 8
1928#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1929#define GRC_CODE_NOM_MASK 0xFF
ed37892e 1930#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
1931
1932#define _PORT_REF_DW8_A 0x1621A0
1933#define _PORT_REF_DW8_BC 0x6C1A0
1934#define GRC_DIS (1 << 15)
1935#define GRC_RDY_OVRD (1 << 1)
ed37892e 1936#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 1937
dfb82408 1938/* BXT PHY PCS registers */
96fb9f9b
VK
1939#define _PORT_PCS_DW10_LN01_A 0x162428
1940#define _PORT_PCS_DW10_LN01_B 0x6C428
1941#define _PORT_PCS_DW10_LN01_C 0x6C828
1942#define _PORT_PCS_DW10_GRP_A 0x162C28
1943#define _PORT_PCS_DW10_GRP_B 0x6CC28
1944#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
1945#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1946 _PORT_PCS_DW10_LN01_B, \
1947 _PORT_PCS_DW10_LN01_C)
1948#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1949 _PORT_PCS_DW10_GRP_B, \
1950 _PORT_PCS_DW10_GRP_C)
1951
96fb9f9b
VK
1952#define TX2_SWING_CALC_INIT (1 << 31)
1953#define TX1_SWING_CALC_INIT (1 << 30)
1954
dfb82408
S
1955#define _PORT_PCS_DW12_LN01_A 0x162430
1956#define _PORT_PCS_DW12_LN01_B 0x6C430
1957#define _PORT_PCS_DW12_LN01_C 0x6C830
1958#define _PORT_PCS_DW12_LN23_A 0x162630
1959#define _PORT_PCS_DW12_LN23_B 0x6C630
1960#define _PORT_PCS_DW12_LN23_C 0x6CA30
1961#define _PORT_PCS_DW12_GRP_A 0x162c30
1962#define _PORT_PCS_DW12_GRP_B 0x6CC30
1963#define _PORT_PCS_DW12_GRP_C 0x6CE30
1964#define LANESTAGGER_STRAP_OVRD (1 << 6)
1965#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
1966#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1967 _PORT_PCS_DW12_LN01_B, \
1968 _PORT_PCS_DW12_LN01_C)
1969#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1970 _PORT_PCS_DW12_LN23_B, \
1971 _PORT_PCS_DW12_LN23_C)
1972#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1973 _PORT_PCS_DW12_GRP_B, \
1974 _PORT_PCS_DW12_GRP_C)
dfb82408 1975
5c6706e5
VK
1976/* BXT PHY TX registers */
1977#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1978 ((lane) & 1) * 0x80)
1979
96fb9f9b
VK
1980#define _PORT_TX_DW2_LN0_A 0x162508
1981#define _PORT_TX_DW2_LN0_B 0x6C508
1982#define _PORT_TX_DW2_LN0_C 0x6C908
1983#define _PORT_TX_DW2_GRP_A 0x162D08
1984#define _PORT_TX_DW2_GRP_B 0x6CD08
1985#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
1986#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1987 _PORT_TX_DW2_LN0_B, \
1988 _PORT_TX_DW2_LN0_C)
1989#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1990 _PORT_TX_DW2_GRP_B, \
1991 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
1992#define MARGIN_000_SHIFT 16
1993#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1994#define UNIQ_TRANS_SCALE_SHIFT 8
1995#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1996
1997#define _PORT_TX_DW3_LN0_A 0x16250C
1998#define _PORT_TX_DW3_LN0_B 0x6C50C
1999#define _PORT_TX_DW3_LN0_C 0x6C90C
2000#define _PORT_TX_DW3_GRP_A 0x162D0C
2001#define _PORT_TX_DW3_GRP_B 0x6CD0C
2002#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2003#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2004 _PORT_TX_DW3_LN0_B, \
2005 _PORT_TX_DW3_LN0_C)
2006#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2007 _PORT_TX_DW3_GRP_B, \
2008 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2009#define SCALE_DCOMP_METHOD (1 << 26)
2010#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2011
2012#define _PORT_TX_DW4_LN0_A 0x162510
2013#define _PORT_TX_DW4_LN0_B 0x6C510
2014#define _PORT_TX_DW4_LN0_C 0x6C910
2015#define _PORT_TX_DW4_GRP_A 0x162D10
2016#define _PORT_TX_DW4_GRP_B 0x6CD10
2017#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2018#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2019 _PORT_TX_DW4_LN0_B, \
2020 _PORT_TX_DW4_LN0_C)
2021#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2022 _PORT_TX_DW4_GRP_B, \
2023 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2024#define DEEMPH_SHIFT 24
2025#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2026
51b3ee35
ACO
2027#define _PORT_TX_DW5_LN0_A 0x162514
2028#define _PORT_TX_DW5_LN0_B 0x6C514
2029#define _PORT_TX_DW5_LN0_C 0x6C914
2030#define _PORT_TX_DW5_GRP_A 0x162D14
2031#define _PORT_TX_DW5_GRP_B 0x6CD14
2032#define _PORT_TX_DW5_GRP_C 0x6CF14
2033#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2034 _PORT_TX_DW5_LN0_B, \
2035 _PORT_TX_DW5_LN0_C)
2036#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2037 _PORT_TX_DW5_GRP_B, \
2038 _PORT_TX_DW5_GRP_C)
2039#define DCC_DELAY_RANGE_1 (1 << 9)
2040#define DCC_DELAY_RANGE_2 (1 << 8)
2041
5c6706e5
VK
2042#define _PORT_TX_DW14_LN0_A 0x162538
2043#define _PORT_TX_DW14_LN0_B 0x6C538
2044#define _PORT_TX_DW14_LN0_C 0x6C938
2045#define LATENCY_OPTIM_SHIFT 30
2046#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2047#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2048 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2049 _PORT_TX_DW14_LN0_C) + \
2050 _BXT_LANE_OFFSET(lane))
5c6706e5 2051
f8896f5d 2052/* UAIMI scratch pad register 1 */
f0f59a00 2053#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2054/* SKL VccIO mask */
2055#define SKL_VCCIO_MASK 0x1
2056/* SKL balance leg register */
f0f59a00 2057#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
2058/* I_boost values */
2059#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2060#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2061/* Balance leg disable bits */
2062#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2063#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2064
585fb111 2065/*
de151cf6 2066 * Fence registers
eecf613a
VS
2067 * [0-7] @ 0x2000 gen2,gen3
2068 * [8-15] @ 0x3000 945,g33,pnv
2069 *
2070 * [0-15] @ 0x3000 gen4,gen5
2071 *
2072 * [0-15] @ 0x100000 gen6,vlv,chv
2073 * [0-31] @ 0x100000 gen7+
585fb111 2074 */
f0f59a00 2075#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2076#define I830_FENCE_START_MASK 0x07f80000
2077#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2078#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
2079#define I830_FENCE_PITCH_SHIFT 4
2080#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 2081#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2082#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 2083#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
2084
2085#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2086#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2087
f0f59a00
VS
2088#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2089#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2090#define I965_FENCE_PITCH_SHIFT 2
2091#define I965_FENCE_TILING_Y_SHIFT 1
2092#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 2093#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2094
f0f59a00
VS
2095#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2096#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2097#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2098#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2099
2b6b3a09 2100
f691e2f4 2101/* control register for cpu gtt access */
f0f59a00 2102#define TILECTL _MMIO(0x101000)
f691e2f4 2103#define TILECTL_SWZCTL (1 << 0)
e3a29055 2104#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2105#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2106#define TILECTL_BACKSNOOP_DIS (1 << 3)
2107
de151cf6
JB
2108/*
2109 * Instruction and interrupt control regs
2110 */
f0f59a00 2111#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2112#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2113#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
2114#define PGTBL_ER _MMIO(0x02024)
2115#define PRB0_BASE (0x2030-0x30)
2116#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2117#define PRB2_BASE (0x2050-0x30) /* gen3 */
2118#define SRB0_BASE (0x2100-0x30) /* gen2 */
2119#define SRB1_BASE (0x2110-0x30) /* gen2 */
2120#define SRB2_BASE (0x2120-0x30) /* 830 */
2121#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
2122#define RENDER_RING_BASE 0x02000
2123#define BSD_RING_BASE 0x04000
2124#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2125#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 2126#define VEBOX_RING_BASE 0x1a000
549f7365 2127#define BLT_RING_BASE 0x22000
f0f59a00
VS
2128#define RING_TAIL(base) _MMIO((base)+0x30)
2129#define RING_HEAD(base) _MMIO((base)+0x34)
2130#define RING_START(base) _MMIO((base)+0x38)
2131#define RING_CTL(base) _MMIO((base)+0x3c)
62ae14b1 2132#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
f0f59a00
VS
2133#define RING_SYNC_0(base) _MMIO((base)+0x40)
2134#define RING_SYNC_1(base) _MMIO((base)+0x44)
2135#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
2136#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2137#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2138#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2139#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2140#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2141#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2142#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2143#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2144#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2145#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2146#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2147#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
2148#define GEN6_NOSYNC INVALID_MMIO_REG
2149#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2150#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2151#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2152#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2153#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
2154#define RESET_CTL_REQUEST_RESET (1 << 0)
2155#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 2156
f0f59a00 2157#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2158#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2159#define GEN7_WR_WATERMARK _MMIO(0x4028)
2160#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2161#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
2162#define ARB_MODE_SWIZZLE_SNB (1<<4)
2163#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
2164#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2165#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2166/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2167#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2168#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2169#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2170#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2171
f0f59a00 2172#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 2173#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 2174#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00 2175#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ac9793b 2176#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
828c7908 2177#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
2178#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2179#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 2180#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
2181#define DONE_REG _MMIO(0x40b0)
2182#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2183#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
2184#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2185#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2186#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2187#define RING_ACTHD(base) _MMIO((base)+0x74)
2188#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2189#define RING_NOPID(base) _MMIO((base)+0x94)
2190#define RING_IMR(base) _MMIO((base)+0xa8)
2191#define RING_HWSTAM(base) _MMIO((base)+0x98)
2192#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2193#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
2194#define TAIL_ADDR 0x001FFFF8
2195#define HEAD_WRAP_COUNT 0xFFE00000
2196#define HEAD_WRAP_ONE 0x00200000
2197#define HEAD_ADDR 0x001FFFFC
2198#define RING_NR_PAGES 0x001FF000
2199#define RING_REPORT_MASK 0x00000006
2200#define RING_REPORT_64K 0x00000002
2201#define RING_REPORT_128K 0x00000004
2202#define RING_NO_REPORT 0x00000000
2203#define RING_VALID_MASK 0x00000001
2204#define RING_VALID 0x00000001
2205#define RING_INVALID 0x00000000
4b60e5cb
CW
2206#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2207#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 2208#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 2209
33136b06
AS
2210#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2211#define RING_MAX_NONPRIV_SLOTS 12
2212
f0f59a00 2213#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2214
4ba9c1f7
MK
2215#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2216#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2217
c0b730d5
MK
2218#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2219#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
2220
8168bd48 2221#if 0
f0f59a00
VS
2222#define PRB0_TAIL _MMIO(0x2030)
2223#define PRB0_HEAD _MMIO(0x2034)
2224#define PRB0_START _MMIO(0x2038)
2225#define PRB0_CTL _MMIO(0x203c)
2226#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2227#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2228#define PRB1_START _MMIO(0x2048) /* 915+ only */
2229#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2230#endif
f0f59a00
VS
2231#define IPEIR_I965 _MMIO(0x2064)
2232#define IPEHR_I965 _MMIO(0x2068)
2233#define GEN7_SC_INSTDONE _MMIO(0x7100)
2234#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2235#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2236#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2237#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2238#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2239#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2240#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
f0f59a00
VS
2241#define RING_IPEIR(base) _MMIO((base)+0x64)
2242#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
2243/*
2244 * On GEN4, only the render ring INSTDONE exists and has a different
2245 * layout than the GEN7+ version.
bd93a50e 2246 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2247 */
f0f59a00
VS
2248#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2249#define RING_INSTPS(base) _MMIO((base)+0x70)
2250#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2251#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2252#define RING_INSTPM(base) _MMIO((base)+0xc0)
2253#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2254#define INSTPS _MMIO(0x2070) /* 965+ only */
2255#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2256#define ACTHD_I965 _MMIO(0x2074)
2257#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2258#define HWS_ADDRESS_MASK 0xfffff000
2259#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2260#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 2261#define PWRCTX_EN (1<<0)
f0f59a00
VS
2262#define IPEIR _MMIO(0x2088)
2263#define IPEHR _MMIO(0x208c)
2264#define GEN2_INSTDONE _MMIO(0x2090)
2265#define NOPID _MMIO(0x2094)
2266#define HWSTAM _MMIO(0x2098)
2267#define DMA_FADD_I8XX _MMIO(0x20d0)
2268#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 2269#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
2270#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2271#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2272#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2273#define RING_BBADDR(base) _MMIO((base)+0x140)
2274#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2275#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2276#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2277#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2278#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
2279
2280#define ERROR_GEN6 _MMIO(0x40a0)
2281#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 2282#define ERR_INT_POISON (1<<31)
8664281b 2283#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 2284#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 2285#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 2286#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 2287#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 2288#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 2289#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 2290#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 2291#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 2292
f0f59a00
VS
2293#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2294#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
6c826f34 2295
f0f59a00 2296#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
2297#define FPGA_DBG_RM_NOCLAIM (1<<31)
2298
8ac3e1bb
MK
2299#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2300#define CLAIM_ER_CLR (1 << 31)
2301#define CLAIM_ER_OVERFLOW (1 << 16)
2302#define CLAIM_ER_CTR_MASK 0xffff
2303
f0f59a00 2304#define DERRMR _MMIO(0x44050)
4e0bbc31 2305/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
2306#define DERRMR_PIPEA_SCANLINE (1<<0)
2307#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2308#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2309#define DERRMR_PIPEA_VBLANK (1<<3)
2310#define DERRMR_PIPEA_HBLANK (1<<5)
2311#define DERRMR_PIPEB_SCANLINE (1<<8)
2312#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2313#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2314#define DERRMR_PIPEB_VBLANK (1<<11)
2315#define DERRMR_PIPEB_HBLANK (1<<13)
2316/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2317#define DERRMR_PIPEC_SCANLINE (1<<14)
2318#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2319#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2320#define DERRMR_PIPEC_VBLANK (1<<21)
2321#define DERRMR_PIPEC_HBLANK (1<<22)
2322
0f3b6849 2323
de6e2eaf
EA
2324/* GM45+ chicken bits -- debug workaround bits that may be required
2325 * for various sorts of correct behavior. The top 16 bits of each are
2326 * the enables for writing to the corresponding low bit.
2327 */
f0f59a00 2328#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2329#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2330#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
2331/* Disables pipelining of read flushes past the SF-WIZ interface.
2332 * Required on all Ironlake steppings according to the B-Spec, but the
2333 * particular danger of not doing so is not specified.
2334 */
2335# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2336#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 2337#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 2338#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
2339#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2340#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2341
f0f59a00 2342#define MI_MODE _MMIO(0x209c)
71cf39b1 2343# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2344# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2345# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2346# define MODE_IDLE (1 << 9)
9991ae78 2347# define STOP_RING (1 << 8)
71cf39b1 2348
f0f59a00
VS
2349#define GEN6_GT_MODE _MMIO(0x20d0)
2350#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2351#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2352#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2353#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2354#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2355#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2356#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2357#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2358#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2359
a8ab5ed5
TG
2360/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2361#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2362#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2363
b1e429fe
TG
2364/* WaClearTdlStateAckDirtyBits */
2365#define GEN8_STATE_ACK _MMIO(0x20F0)
2366#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2367#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2368#define GEN9_STATE_ACK_TDL0 (1 << 12)
2369#define GEN9_STATE_ACK_TDL1 (1 << 13)
2370#define GEN9_STATE_ACK_TDL2 (1 << 14)
2371#define GEN9_STATE_ACK_TDL3 (1 << 15)
2372#define GEN9_SUBSLICE_TDL_ACK_BITS \
2373 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2374 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2375
f0f59a00
VS
2376#define GFX_MODE _MMIO(0x2520)
2377#define GFX_MODE_GEN7 _MMIO(0x229c)
bbdc070a 2378#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
1ec14ad3 2379#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 2380#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 2381#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
2382#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2383#define GFX_REPLAY_MODE (1<<11)
2384#define GFX_PSMI_GRANULARITY (1<<10)
2385#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 2386#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 2387
4df001d3
DG
2388#define GFX_FORWARD_VBLANK_MASK (3<<5)
2389#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2390#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2391#define GFX_FORWARD_VBLANK_COND (2<<5)
2392
a7e806de 2393#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2394#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2395#define BXT_MIPI_BASE 0x60000
a7e806de 2396
f0f59a00
VS
2397#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2398#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2399#define SCPD0 _MMIO(0x209c) /* 915+ only */
2400#define IER _MMIO(0x20a0)
2401#define IIR _MMIO(0x20a4)
2402#define IMR _MMIO(0x20a8)
2403#define ISR _MMIO(0x20ac)
2404#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 2405#define GINT_DIS (1<<22)
2d809570 2406#define GCFG_DIS (1<<8)
f0f59a00
VS
2407#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2408#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2409#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2410#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2411#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2412#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2413#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2414#define VLV_PCBR_ADDR_SHIFT 12
2415
90a72f87 2416#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
2417#define EIR _MMIO(0x20b0)
2418#define EMR _MMIO(0x20b4)
2419#define ESR _MMIO(0x20b8)
63eeaf38
JB
2420#define GM45_ERROR_PAGE_TABLE (1<<5)
2421#define GM45_ERROR_MEM_PRIV (1<<4)
2422#define I915_ERROR_PAGE_TABLE (1<<4)
2423#define GM45_ERROR_CP_PRIV (1<<3)
2424#define I915_ERROR_MEMORY_REFRESH (1<<1)
2425#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 2426#define INSTPM _MMIO(0x20c0)
ee980b80 2427#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 2428#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2429 will not assert AGPBUSY# and will only
2430 be delivered when out of C3. */
84f9f938 2431#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
2432#define INSTPM_TLB_INVALIDATE (1<<9)
2433#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
2434#define ACTHD _MMIO(0x20c8)
2435#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
2436#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2437#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2438#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
2439#define FW_BLC _MMIO(0x20d8)
2440#define FW_BLC2 _MMIO(0x20dc)
2441#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
2442#define FW_BLC_SELF_EN_MASK (1<<31)
2443#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2444#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
2445#define MM_BURST_LENGTH 0x00700000
2446#define MM_FIFO_WATERMARK 0x0001F000
2447#define LM_BURST_LENGTH 0x00000700
2448#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2449#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded
KP
2450
2451/* Make render/texture TLB fetches lower priorty than associated data
2452 * fetches. This is not turned on by default
2453 */
2454#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2455
2456/* Isoch request wait on GTT enable (Display A/B/C streams).
2457 * Make isoch requests stall on the TLB update. May cause
2458 * display underruns (test mode only)
2459 */
2460#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2461
2462/* Block grant count for isoch requests when block count is
2463 * set to a finite value.
2464 */
2465#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2466#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2467#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2468#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2469#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2470
2471/* Enable render writes to complete in C2/C3/C4 power states.
2472 * If this isn't enabled, render writes are prevented in low
2473 * power states. That seems bad to me.
2474 */
2475#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2476
2477/* This acknowledges an async flip immediately instead
2478 * of waiting for 2TLB fetches.
2479 */
2480#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2481
2482/* Enables non-sequential data reads through arbiter
2483 */
0206e353 2484#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2485
2486/* Disable FSB snooping of cacheable write cycles from binner/render
2487 * command stream
2488 */
2489#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2490
2491/* Arbiter time slice for non-isoch streams */
2492#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2493#define MI_ARB_TIME_SLICE_1 (0 << 5)
2494#define MI_ARB_TIME_SLICE_2 (1 << 5)
2495#define MI_ARB_TIME_SLICE_4 (2 << 5)
2496#define MI_ARB_TIME_SLICE_6 (3 << 5)
2497#define MI_ARB_TIME_SLICE_8 (4 << 5)
2498#define MI_ARB_TIME_SLICE_10 (5 << 5)
2499#define MI_ARB_TIME_SLICE_14 (6 << 5)
2500#define MI_ARB_TIME_SLICE_16 (7 << 5)
2501
2502/* Low priority grace period page size */
2503#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2504#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2505
2506/* Disable display A/B trickle feed */
2507#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2508
2509/* Set display plane priority */
2510#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2511#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2512
f0f59a00 2513#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2514#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2515#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2516
f0f59a00 2517#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 2518#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
2519#define CM0_IZ_OPT_DISABLE (1<<6)
2520#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 2521#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
2522#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2523#define CM0_COLOR_EVICT_DISABLE (1<<3)
2524#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2525#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
2526#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2527#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 2528#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 2529#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
2530#define ECO_GATING_CX_ONLY (1<<3)
2531#define ECO_FLIP_DONE (1<<0)
585fb111 2532
f0f59a00 2533#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 2534#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 2535#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 2536#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
2537#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2538#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 2539#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 2540
f0f59a00 2541#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
2542#define GEN6_BLITTER_LOCK_SHIFT 16
2543#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2544
f0f59a00 2545#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2546#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2547#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 2548#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 2549
19f81df2
RB
2550#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2551#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2552
693d11c3 2553/* Fuse readout registers for GT */
f0f59a00 2554#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2555#define CHV_FGT_DISABLE_SS0 (1 << 10)
2556#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2557#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2558#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2559#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2560#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2561#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2562#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2563#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2564#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2565
f0f59a00 2566#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2567#define GEN8_F2_SS_DIS_SHIFT 21
2568#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2569#define GEN8_F2_S_ENA_SHIFT 25
2570#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2571
2572#define GEN9_F2_SS_DIS_SHIFT 20
2573#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2574
f0f59a00 2575#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2576#define GEN8_EU_DIS0_S0_MASK 0xffffff
2577#define GEN8_EU_DIS0_S1_SHIFT 24
2578#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2579
f0f59a00 2580#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2581#define GEN8_EU_DIS1_S1_MASK 0xffff
2582#define GEN8_EU_DIS1_S2_SHIFT 16
2583#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2584
f0f59a00 2585#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2586#define GEN8_EU_DIS2_S2_MASK 0xff
2587
f0f59a00 2588#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 2589
f0f59a00 2590#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2591#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2592#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2593#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2594#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2595
cc609d5d
BW
2596/* On modern GEN architectures interrupt control consists of two sets
2597 * of registers. The first set pertains to the ring generating the
2598 * interrupt. The second control is for the functional block generating the
2599 * interrupt. These are PM, GT, DE, etc.
2600 *
2601 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2602 * GT interrupt bits, so we don't need to duplicate the defines.
2603 *
2604 * These defines should cover us well from SNB->HSW with minor exceptions
2605 * it can also work on ILK.
2606 */
2607#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2608#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2609#define GT_BLT_USER_INTERRUPT (1 << 22)
2610#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2611#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2612#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2613#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2614#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2615#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2616#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2617#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2618#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2619#define GT_RENDER_USER_INTERRUPT (1 << 0)
2620
12638c57
BW
2621#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2622#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2623
772c2a51 2624#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2625 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2626 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2627
cc609d5d
BW
2628/* These are all the "old" interrupts */
2629#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2630
2631#define I915_PM_INTERRUPT (1<<31)
2632#define I915_ISP_INTERRUPT (1<<22)
2633#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2634#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2635#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2636#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2637#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2638#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2639#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2640#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2641#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2642#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2643#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2644#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2645#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2646#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2647#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2648#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2649#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2650#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2651#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2652#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2653#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2654#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2655#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2656#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2657#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2658#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2659#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2660#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2661#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2662#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2663#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2664#define I915_USER_INTERRUPT (1<<1)
2665#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2666#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2667
eef57324
JA
2668#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2669#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2670
d5d8c3a1 2671/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2672#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2673#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2674
d5d8c3a1
PLB
2675#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2676#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2677#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2678#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2679 _VLV_AUD_PORT_EN_B_DBG, \
2680 _VLV_AUD_PORT_EN_C_DBG, \
2681 _VLV_AUD_PORT_EN_D_DBG)
2682#define VLV_AMP_MUTE (1 << 1)
2683
f0f59a00 2684#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2685
f0f59a00 2686#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2687#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2688#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2689#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2690#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2691#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2692#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2693#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2694#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2695#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2696#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2697#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2698#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2699#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2700#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2701#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2702
585fb111
JB
2703/*
2704 * Framebuffer compression (915+ only)
2705 */
2706
f0f59a00
VS
2707#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2708#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2709#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2710#define FBC_CTL_EN (1<<31)
2711#define FBC_CTL_PERIODIC (1<<30)
2712#define FBC_CTL_INTERVAL_SHIFT (16)
2713#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2714#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2715#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2716#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2717#define FBC_COMMAND _MMIO(0x320c)
585fb111 2718#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2719#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2720#define FBC_STAT_COMPRESSING (1<<31)
2721#define FBC_STAT_COMPRESSED (1<<30)
2722#define FBC_STAT_MODIFIED (1<<29)
82f34496 2723#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2724#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2725#define FBC_CTL_FENCE_DBL (0<<4)
2726#define FBC_CTL_IDLE_IMM (0<<2)
2727#define FBC_CTL_IDLE_FULL (1<<2)
2728#define FBC_CTL_IDLE_LINE (2<<2)
2729#define FBC_CTL_IDLE_DEBUG (3<<2)
2730#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2731#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2732#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2733#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2734
2735#define FBC_LL_SIZE (1536)
2736
44fff99f
MK
2737#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2738#define FBC_LLC_FULLY_OPEN (1<<30)
2739
74dff282 2740/* Framebuffer compression for GM45+ */
f0f59a00
VS
2741#define DPFC_CB_BASE _MMIO(0x3200)
2742#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2743#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2744#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2745#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2746#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2747#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2748#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2749#define DPFC_SR_EN (1<<10)
2750#define DPFC_CTL_LIMIT_1X (0<<6)
2751#define DPFC_CTL_LIMIT_2X (1<<6)
2752#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2753#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2754#define DPFC_RECOMP_STALL_EN (1<<27)
2755#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2756#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2757#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2758#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2759#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2760#define DPFC_INVAL_SEG_SHIFT (16)
2761#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2762#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 2763#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
2764#define DPFC_STATUS2 _MMIO(0x3214)
2765#define DPFC_FENCE_YOFF _MMIO(0x3218)
2766#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
2767#define DPFC_HT_MODIFY (1<<31)
2768
b52eb4dc 2769/* Framebuffer compression for Ironlake */
f0f59a00
VS
2770#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2771#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 2772#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2773/* The bit 28-8 is reserved */
2774#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2775#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2776#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
2777#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2778#define IVB_FBC_STATUS2 _MMIO(0x43214)
2779#define IVB_FBC_COMP_SEG_MASK 0x7ff
2780#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
2781#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2782#define ILK_DPFC_CHICKEN _MMIO(0x43224)
d1b4eefd 2783#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
031cd8c8 2784#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
f0f59a00 2785#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 2786#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2787#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 2788
f0f59a00 2789#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 2790#define ILK_FBCQ_DIS (1<<22)
0206e353 2791#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2792
b52eb4dc 2793
9c04f015
YL
2794/*
2795 * Framebuffer compression for Sandybridge
2796 *
2797 * The following two registers are of type GTTMMADR
2798 */
f0f59a00 2799#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 2800#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 2801#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2802
abe959c7 2803/* Framebuffer compression for Ivybridge */
f0f59a00 2804#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2805
f0f59a00 2806#define IPS_CTL _MMIO(0x43408)
42db64ef 2807#define IPS_ENABLE (1 << 31)
9c04f015 2808
f0f59a00 2809#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
2810#define FBC_REND_NUKE (1<<2)
2811#define FBC_REND_CACHE_CLEAN (1<<1)
2812
585fb111
JB
2813/*
2814 * GPIO regs
2815 */
f0f59a00
VS
2816#define GPIOA _MMIO(0x5010)
2817#define GPIOB _MMIO(0x5014)
2818#define GPIOC _MMIO(0x5018)
2819#define GPIOD _MMIO(0x501c)
2820#define GPIOE _MMIO(0x5020)
2821#define GPIOF _MMIO(0x5024)
2822#define GPIOG _MMIO(0x5028)
2823#define GPIOH _MMIO(0x502c)
585fb111
JB
2824# define GPIO_CLOCK_DIR_MASK (1 << 0)
2825# define GPIO_CLOCK_DIR_IN (0 << 1)
2826# define GPIO_CLOCK_DIR_OUT (1 << 1)
2827# define GPIO_CLOCK_VAL_MASK (1 << 2)
2828# define GPIO_CLOCK_VAL_OUT (1 << 3)
2829# define GPIO_CLOCK_VAL_IN (1 << 4)
2830# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2831# define GPIO_DATA_DIR_MASK (1 << 8)
2832# define GPIO_DATA_DIR_IN (0 << 9)
2833# define GPIO_DATA_DIR_OUT (1 << 9)
2834# define GPIO_DATA_VAL_MASK (1 << 10)
2835# define GPIO_DATA_VAL_OUT (1 << 11)
2836# define GPIO_DATA_VAL_IN (1 << 12)
2837# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2838
f0f59a00 2839#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
f899fc64
CW
2840#define GMBUS_RATE_100KHZ (0<<8)
2841#define GMBUS_RATE_50KHZ (1<<8)
2842#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2843#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2844#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2845#define GMBUS_PIN_DISABLED 0
2846#define GMBUS_PIN_SSC 1
2847#define GMBUS_PIN_VGADDC 2
2848#define GMBUS_PIN_PANEL 3
2849#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2850#define GMBUS_PIN_DPC 4 /* HDMIC */
2851#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2852#define GMBUS_PIN_DPD 6 /* HDMID */
2853#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 2854#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
2855#define GMBUS_PIN_2_BXT 2
2856#define GMBUS_PIN_3_BXT 3
3d02352c 2857#define GMBUS_PIN_4_CNP 4
5ea6e5e3 2858#define GMBUS_NUM_PINS 7 /* including 0 */
f0f59a00 2859#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
2860#define GMBUS_SW_CLR_INT (1<<31)
2861#define GMBUS_SW_RDY (1<<30)
2862#define GMBUS_ENT (1<<29) /* enable timeout */
2863#define GMBUS_CYCLE_NONE (0<<25)
2864#define GMBUS_CYCLE_WAIT (1<<25)
2865#define GMBUS_CYCLE_INDEX (2<<25)
2866#define GMBUS_CYCLE_STOP (4<<25)
2867#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2868#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2869#define GMBUS_SLAVE_INDEX_SHIFT 8
2870#define GMBUS_SLAVE_ADDR_SHIFT 1
2871#define GMBUS_SLAVE_READ (1<<0)
2872#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 2873#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
2874#define GMBUS_INUSE (1<<15)
2875#define GMBUS_HW_WAIT_PHASE (1<<14)
2876#define GMBUS_STALL_TIMEOUT (1<<13)
2877#define GMBUS_INT (1<<12)
2878#define GMBUS_HW_RDY (1<<11)
2879#define GMBUS_SATOER (1<<10)
2880#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
2881#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2882#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
2883#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2884#define GMBUS_NAK_EN (1<<3)
2885#define GMBUS_IDLE_EN (1<<2)
2886#define GMBUS_HW_WAIT_EN (1<<1)
2887#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 2888#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 2889#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2890
585fb111
JB
2891/*
2892 * Clock control & power management
2893 */
2d401b17
VS
2894#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2895#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2896#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 2897#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 2898
f0f59a00
VS
2899#define VGA0 _MMIO(0x6000)
2900#define VGA1 _MMIO(0x6004)
2901#define VGA_PD _MMIO(0x6010)
585fb111
JB
2902#define VGA0_PD_P2_DIV_4 (1 << 7)
2903#define VGA0_PD_P1_DIV_2 (1 << 5)
2904#define VGA0_PD_P1_SHIFT 0
2905#define VGA0_PD_P1_MASK (0x1f << 0)
2906#define VGA1_PD_P2_DIV_4 (1 << 15)
2907#define VGA1_PD_P1_DIV_2 (1 << 13)
2908#define VGA1_PD_P1_SHIFT 8
2909#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2910#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2911#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2912#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2913#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2914#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2915#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2916#define DPLL_VGA_MODE_DIS (1 << 28)
2917#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2918#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2919#define DPLL_MODE_MASK (3 << 26)
2920#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2921#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2922#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2923#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2924#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2925#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2926#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2927#define DPLL_LOCK_VLV (1<<15)
598fac6b 2928#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
2929#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2930#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
2931#define DPLL_PORTC_READY_MASK (0xf << 4)
2932#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2933
585fb111 2934#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2935
2936/* Additional CHV pll/phy registers */
f0f59a00 2937#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 2938#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 2939#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 2940#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
2941#define PHY_LDO_DELAY_0NS 0x0
2942#define PHY_LDO_DELAY_200NS 0x1
2943#define PHY_LDO_DELAY_600NS 0x2
2944#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 2945#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
2946#define PHY_CH_SU_PSR 0x1
2947#define PHY_CH_DEEP_PSR 0x7
2948#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2949#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 2950#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 2951#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
2952#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2953#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 2954
585fb111
JB
2955/*
2956 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2957 * this field (only one bit may be set).
2958 */
2959#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2960#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2961#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2962/* i830, required in DVO non-gang */
2963#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2964#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2965#define PLL_REF_INPUT_DREFCLK (0 << 13)
2966#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2967#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2968#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2969#define PLL_REF_INPUT_MASK (3 << 13)
2970#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2971/* Ironlake */
b9055052
ZW
2972# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2973# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2974# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2975# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2976# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2977
585fb111
JB
2978/*
2979 * Parallel to Serial Load Pulse phase selection.
2980 * Selects the phase for the 10X DPLL clock for the PCIe
2981 * digital display port. The range is 4 to 13; 10 or more
2982 * is just a flip delay. The default is 6
2983 */
2984#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2985#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2986/*
2987 * SDVO multiplier for 945G/GM. Not used on 965.
2988 */
2989#define SDVO_MULTIPLIER_MASK 0x000000ff
2990#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2991#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2992
2d401b17
VS
2993#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2994#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2995#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 2996#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2997
585fb111
JB
2998/*
2999 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3000 *
3001 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3002 */
3003#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3004#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3005/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3006#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3007#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3008/*
3009 * SDVO/UDI pixel multiplier.
3010 *
3011 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3012 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3013 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3014 * dummy bytes in the datastream at an increased clock rate, with both sides of
3015 * the link knowing how many bytes are fill.
3016 *
3017 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3018 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3019 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3020 * through an SDVO command.
3021 *
3022 * This register field has values of multiplication factor minus 1, with
3023 * a maximum multiplier of 5 for SDVO.
3024 */
3025#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3026#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3027/*
3028 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3029 * This best be set to the default value (3) or the CRT won't work. No,
3030 * I don't entirely understand what this does...
3031 */
3032#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3033#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3034
19ab4ed3
VS
3035#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3036
f0f59a00
VS
3037#define _FPA0 0x6040
3038#define _FPA1 0x6044
3039#define _FPB0 0x6048
3040#define _FPB1 0x604c
3041#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3042#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3043#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3044#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3045#define FP_N_DIV_SHIFT 16
3046#define FP_M1_DIV_MASK 0x00003f00
3047#define FP_M1_DIV_SHIFT 8
3048#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3049#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3050#define FP_M2_DIV_SHIFT 0
f0f59a00 3051#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3052#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3053#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3054#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3055#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3056#define DPLLB_TEST_N_BYPASS (1 << 19)
3057#define DPLLB_TEST_M_BYPASS (1 << 18)
3058#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3059#define DPLLA_TEST_N_BYPASS (1 << 3)
3060#define DPLLA_TEST_M_BYPASS (1 << 2)
3061#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3062#define D_STATE _MMIO(0x6104)
dc96e9b8 3063#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
3064#define DSTATE_PLL_D3_OFF (1<<3)
3065#define DSTATE_GFX_CLOCK_GATING (1<<1)
3066#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 3067#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3068# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3069# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3070# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3071# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3072# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3073# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3074# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
3075# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3076# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3077# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3078# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3079# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3080# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3081# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3082# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3083# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3084# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3085# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3086# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3087# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3088# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3089# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3090# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3091# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3092# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3093# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3094# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3095# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3096/*
652c393a
JB
3097 * This bit must be set on the 830 to prevent hangs when turning off the
3098 * overlay scaler.
3099 */
3100# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3101# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3102# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3103# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3104# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3105
f0f59a00 3106#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3107# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3108# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3109# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3110# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3111# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3112# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3113# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3114# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3115# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3116/* This bit must be unset on 855,865 */
652c393a
JB
3117# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3118# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3119# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3120# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3121/* This bit must be set on 855,865. */
652c393a
JB
3122# define SV_CLOCK_GATE_DISABLE (1 << 0)
3123# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3124# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3125# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3126# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3127# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3128# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3129# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3130# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3131# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3132# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3133# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3134# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3135# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3136# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3137# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3138# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3139# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3140
3141# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3142/* This bit must always be set on 965G/965GM */
652c393a
JB
3143# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3144# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3145# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3146# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3147# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3148# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3149/* This bit must always be set on 965G */
652c393a
JB
3150# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3151# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3152# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3153# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3154# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3155# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3156# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3157# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3158# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3159# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3160# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3161# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3162# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3163# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3164# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3165# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3166# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3167# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3168# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3169
f0f59a00 3170#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3171#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3172#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3173#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3174
f0f59a00 3175#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3176#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3177
f0f59a00
VS
3178#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3179#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3180
f0f59a00 3181#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
3182#define FW_CSPWRDWNEN (1<<15)
3183
f0f59a00 3184#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3185
f0f59a00 3186#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3187#define CDCLK_FREQ_SHIFT 4
3188#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3189#define CZCLK_FREQ_MASK 0xf
1e69cd74 3190
f0f59a00 3191#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3192#define PFI_CREDIT_63 (9 << 28) /* chv only */
3193#define PFI_CREDIT_31 (8 << 28) /* chv only */
3194#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3195#define PFI_CREDIT_RESEND (1 << 27)
3196#define VGA_FAST_MODE_DISABLE (1 << 14)
3197
f0f59a00 3198#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3199
585fb111
JB
3200/*
3201 * Palette regs
3202 */
a57c774a
AK
3203#define PALETTE_A_OFFSET 0xa000
3204#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3205#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3206#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3207 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3208
673a394b
EA
3209/* MCH MMIO space */
3210
3211/*
3212 * MCHBAR mirror.
3213 *
3214 * This mirrors the MCHBAR MMIO space whose location is determined by
3215 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3216 * every way. It is not accessible from the CP register read instructions.
3217 *
515b2392
PZ
3218 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3219 * just read.
673a394b
EA
3220 */
3221#define MCHBAR_MIRROR_BASE 0x10000
3222
1398261a
YL
3223#define MCHBAR_MIRROR_BASE_SNB 0x140000
3224
f0f59a00
VS
3225#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3226#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3227#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3228#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3229
3ebecd07 3230/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3231#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3232
646b4269 3233/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3234#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3235#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3236#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3237#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3238#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3239#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3240#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3241#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3242#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3243
646b4269 3244/* Pineview MCH register contains DDR3 setting */
f0f59a00 3245#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3246#define CSHRDDR3CTL_DDR3 (1 << 2)
3247
646b4269 3248/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3249#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3250#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3251
646b4269 3252/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3253#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3254#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3255#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3256#define MAD_DIMM_ECC_MASK (0x3 << 24)
3257#define MAD_DIMM_ECC_OFF (0x0 << 24)
3258#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3259#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3260#define MAD_DIMM_ECC_ON (0x3 << 24)
3261#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3262#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3263#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3264#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3265#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3266#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3267#define MAD_DIMM_A_SELECT (0x1 << 16)
3268/* DIMM sizes are in multiples of 256mb. */
3269#define MAD_DIMM_B_SIZE_SHIFT 8
3270#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3271#define MAD_DIMM_A_SIZE_SHIFT 0
3272#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3273
646b4269 3274/* snb MCH registers for priority tuning */
f0f59a00 3275#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3276#define MCH_SSKPD_WM0_MASK 0x3f
3277#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3278
f0f59a00 3279#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3280
b11248df 3281/* Clocking configuration register */
f0f59a00 3282#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3283#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3284#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3285#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3286#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3287#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3288#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3289#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3290/*
3291 * Note that on at least on ELK the below value is reported for both
3292 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3293 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3294 */
3295#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3296#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3297#define CLKCFG_MEM_533 (1 << 4)
3298#define CLKCFG_MEM_667 (2 << 4)
3299#define CLKCFG_MEM_800 (3 << 4)
3300#define CLKCFG_MEM_MASK (7 << 4)
3301
f0f59a00
VS
3302#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3303#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3304
f0f59a00 3305#define TSC1 _MMIO(0x11001)
ea056c14 3306#define TSE (1<<0)
f0f59a00
VS
3307#define TR1 _MMIO(0x11006)
3308#define TSFS _MMIO(0x11020)
7648fa99
JB
3309#define TSFS_SLOPE_MASK 0x0000ff00
3310#define TSFS_SLOPE_SHIFT 8
3311#define TSFS_INTR_MASK 0x000000ff
3312
f0f59a00
VS
3313#define CRSTANDVID _MMIO(0x11100)
3314#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3315#define PXVFREQ_PX_MASK 0x7f000000
3316#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3317#define VIDFREQ_BASE _MMIO(0x11110)
3318#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3319#define VIDFREQ2 _MMIO(0x11114)
3320#define VIDFREQ3 _MMIO(0x11118)
3321#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3322#define VIDFREQ_P0_MASK 0x1f000000
3323#define VIDFREQ_P0_SHIFT 24
3324#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3325#define VIDFREQ_P0_CSCLK_SHIFT 20
3326#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3327#define VIDFREQ_P0_CRCLK_SHIFT 16
3328#define VIDFREQ_P1_MASK 0x00001f00
3329#define VIDFREQ_P1_SHIFT 8
3330#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3331#define VIDFREQ_P1_CSCLK_SHIFT 4
3332#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3333#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3334#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3335#define INTTOEXT_MAP3_SHIFT 24
3336#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3337#define INTTOEXT_MAP2_SHIFT 16
3338#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3339#define INTTOEXT_MAP1_SHIFT 8
3340#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3341#define INTTOEXT_MAP0_SHIFT 0
3342#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3343#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3344#define MEMCTL_CMD_MASK 0xe000
3345#define MEMCTL_CMD_SHIFT 13
3346#define MEMCTL_CMD_RCLK_OFF 0
3347#define MEMCTL_CMD_RCLK_ON 1
3348#define MEMCTL_CMD_CHFREQ 2
3349#define MEMCTL_CMD_CHVID 3
3350#define MEMCTL_CMD_VMMOFF 4
3351#define MEMCTL_CMD_VMMON 5
3352#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3353 when command complete */
3354#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3355#define MEMCTL_FREQ_SHIFT 8
3356#define MEMCTL_SFCAVM (1<<7)
3357#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3358#define MEMIHYST _MMIO(0x1117c)
3359#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
3360#define MEMINT_RSEXIT_EN (1<<8)
3361#define MEMINT_CX_SUPR_EN (1<<7)
3362#define MEMINT_CONT_BUSY_EN (1<<6)
3363#define MEMINT_AVG_BUSY_EN (1<<5)
3364#define MEMINT_EVAL_CHG_EN (1<<4)
3365#define MEMINT_MON_IDLE_EN (1<<3)
3366#define MEMINT_UP_EVAL_EN (1<<2)
3367#define MEMINT_DOWN_EVAL_EN (1<<1)
3368#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 3369#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3370#define MEM_RSEXIT_MASK 0xc000
3371#define MEM_RSEXIT_SHIFT 14
3372#define MEM_CONT_BUSY_MASK 0x3000
3373#define MEM_CONT_BUSY_SHIFT 12
3374#define MEM_AVG_BUSY_MASK 0x0c00
3375#define MEM_AVG_BUSY_SHIFT 10
3376#define MEM_EVAL_CHG_MASK 0x0300
3377#define MEM_EVAL_BUSY_SHIFT 8
3378#define MEM_MON_IDLE_MASK 0x00c0
3379#define MEM_MON_IDLE_SHIFT 6
3380#define MEM_UP_EVAL_MASK 0x0030
3381#define MEM_UP_EVAL_SHIFT 4
3382#define MEM_DOWN_EVAL_MASK 0x000c
3383#define MEM_DOWN_EVAL_SHIFT 2
3384#define MEM_SW_CMD_MASK 0x0003
3385#define MEM_INT_STEER_GFX 0
3386#define MEM_INT_STEER_CMR 1
3387#define MEM_INT_STEER_SMI 2
3388#define MEM_INT_STEER_SCI 3
f0f59a00 3389#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
3390#define MEMINT_RSEXIT (1<<7)
3391#define MEMINT_CONT_BUSY (1<<6)
3392#define MEMINT_AVG_BUSY (1<<5)
3393#define MEMINT_EVAL_CHG (1<<4)
3394#define MEMINT_MON_IDLE (1<<3)
3395#define MEMINT_UP_EVAL (1<<2)
3396#define MEMINT_DOWN_EVAL (1<<1)
3397#define MEMINT_SW_CMD (1<<0)
f0f59a00 3398#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
3399#define MEMMODE_BOOST_EN (1<<31)
3400#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3401#define MEMMODE_BOOST_FREQ_SHIFT 24
3402#define MEMMODE_IDLE_MODE_MASK 0x00030000
3403#define MEMMODE_IDLE_MODE_SHIFT 16
3404#define MEMMODE_IDLE_MODE_EVAL 0
3405#define MEMMODE_IDLE_MODE_CONT 1
3406#define MEMMODE_HWIDLE_EN (1<<15)
3407#define MEMMODE_SWMODE_EN (1<<14)
3408#define MEMMODE_RCLK_GATE (1<<13)
3409#define MEMMODE_HW_UPDATE (1<<12)
3410#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3411#define MEMMODE_FSTART_SHIFT 8
3412#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3413#define MEMMODE_FMAX_SHIFT 4
3414#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3415#define RCBMAXAVG _MMIO(0x1119c)
3416#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3417#define SWMEMCMD_RENDER_OFF (0 << 13)
3418#define SWMEMCMD_RENDER_ON (1 << 13)
3419#define SWMEMCMD_SWFREQ (2 << 13)
3420#define SWMEMCMD_TARVID (3 << 13)
3421#define SWMEMCMD_VRM_OFF (4 << 13)
3422#define SWMEMCMD_VRM_ON (5 << 13)
3423#define CMDSTS (1<<12)
3424#define SFCAVM (1<<11)
3425#define SWFREQ_MASK 0x0380 /* P0-7 */
3426#define SWFREQ_SHIFT 7
3427#define TARVID_MASK 0x001f
f0f59a00
VS
3428#define MEMSTAT_CTG _MMIO(0x111a0)
3429#define RCBMINAVG _MMIO(0x111a0)
3430#define RCUPEI _MMIO(0x111b0)
3431#define RCDNEI _MMIO(0x111b4)
3432#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
3433#define RS1EN (1<<31)
3434#define RS2EN (1<<30)
3435#define RS3EN (1<<29)
3436#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3437#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3438#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3439#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3440#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3441#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3442#define RSX_STATUS_MASK (7<<20)
3443#define RSX_STATUS_ON (0<<20)
3444#define RSX_STATUS_RC1 (1<<20)
3445#define RSX_STATUS_RC1E (2<<20)
3446#define RSX_STATUS_RS1 (3<<20)
3447#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3448#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3449#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3450#define RSX_STATUS_RSVD2 (7<<20)
3451#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3452#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3453#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3454#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3455#define RS1CONTSAV_MASK (3<<14)
3456#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3457#define RS1CONTSAV_RSVD (1<<14)
3458#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3459#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3460#define NORMSLEXLAT_MASK (3<<12)
3461#define SLOW_RS123 (0<<12)
3462#define SLOW_RS23 (1<<12)
3463#define SLOW_RS3 (2<<12)
3464#define NORMAL_RS123 (3<<12)
3465#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3466#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3467#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3468#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3469#define RS_CSTATE_MASK (3<<4)
3470#define RS_CSTATE_C367_RS1 (0<<4)
3471#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3472#define RS_CSTATE_RSVD (2<<4)
3473#define RS_CSTATE_C367_RS2 (3<<4)
3474#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3475#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
3476#define VIDCTL _MMIO(0x111c0)
3477#define VIDSTS _MMIO(0x111c8)
3478#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3479#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3480#define MEMSTAT_VID_MASK 0x7f00
3481#define MEMSTAT_VID_SHIFT 8
3482#define MEMSTAT_PSTATE_MASK 0x00f8
3483#define MEMSTAT_PSTATE_SHIFT 3
3484#define MEMSTAT_MON_ACTV (1<<2)
3485#define MEMSTAT_SRC_CTL_MASK 0x0003
3486#define MEMSTAT_SRC_CTL_CORE 0
3487#define MEMSTAT_SRC_CTL_TRB 1
3488#define MEMSTAT_SRC_CTL_THM 2
3489#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3490#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3491#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3492#define PMMISC _MMIO(0x11214)
ea056c14 3493#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3494#define SDEW _MMIO(0x1124c)
3495#define CSIEW0 _MMIO(0x11250)
3496#define CSIEW1 _MMIO(0x11254)
3497#define CSIEW2 _MMIO(0x11258)
3498#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3499#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3500#define MCHAFE _MMIO(0x112c0)
3501#define CSIEC _MMIO(0x112e0)
3502#define DMIEC _MMIO(0x112e4)
3503#define DDREC _MMIO(0x112e8)
3504#define PEG0EC _MMIO(0x112ec)
3505#define PEG1EC _MMIO(0x112f0)
3506#define GFXEC _MMIO(0x112f4)
3507#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3508#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3509#define ECR _MMIO(0x11600)
7648fa99
JB
3510#define ECR_GPFE (1<<31)
3511#define ECR_IMONE (1<<30)
3512#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3513#define OGW0 _MMIO(0x11608)
3514#define OGW1 _MMIO(0x1160c)
3515#define EG0 _MMIO(0x11610)
3516#define EG1 _MMIO(0x11614)
3517#define EG2 _MMIO(0x11618)
3518#define EG3 _MMIO(0x1161c)
3519#define EG4 _MMIO(0x11620)
3520#define EG5 _MMIO(0x11624)
3521#define EG6 _MMIO(0x11628)
3522#define EG7 _MMIO(0x1162c)
3523#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3524#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3525#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3526#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3527#define CSIPLL0 _MMIO(0x12c10)
3528#define DDRMPLL1 _MMIO(0X12c20)
3529#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3530
f0f59a00 3531#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3532#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3533
f0f59a00
VS
3534#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3535#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3536#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3537#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3538#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3539
8a292d01
VS
3540/*
3541 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3542 * 8300) freezing up around GPU hangs. Looks as if even
3543 * scheduling/timer interrupts start misbehaving if the RPS
3544 * EI/thresholds are "bad", leading to a very sluggish or even
3545 * frozen machine.
3546 */
3547#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3548#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3549#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3550#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3551 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3552 INTERVAL_0_833_US(us) : \
3553 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3554 INTERVAL_1_28_US(us))
3555
52530cba
AG
3556#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3557#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3558#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3559#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3560 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3561 INTERVAL_0_833_TO_US(interval) : \
3562 INTERVAL_1_33_TO_US(interval)) : \
3563 INTERVAL_1_28_TO_US(interval))
3564
aa40d6bb
ZN
3565/*
3566 * Logical Context regs
3567 */
ec62ed3e
CW
3568#define CCID _MMIO(0x2180)
3569#define CCID_EN BIT(0)
3570#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3571#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3572/*
3573 * Notes on SNB/IVB/VLV context size:
3574 * - Power context is saved elsewhere (LLC or stolen)
3575 * - Ring/execlist context is saved on SNB, not on IVB
3576 * - Extended context size already includes render context size
3577 * - We always need to follow the extended context size.
3578 * SNB BSpec has comments indicating that we should use the
3579 * render context size instead if execlists are disabled, but
3580 * based on empirical testing that's just nonsense.
3581 * - Pipelined/VF state is saved on SNB/IVB respectively
3582 * - GT1 size just indicates how much of render context
3583 * doesn't need saving on GT1
3584 */
f0f59a00 3585#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3586#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3587#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3588#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3589#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3590#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3591#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3592 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3593 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3594#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3595#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3596#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3597#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3598#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3599#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3600#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3601#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3602 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3603
c01fc532
ZW
3604enum {
3605 INTEL_ADVANCED_CONTEXT = 0,
3606 INTEL_LEGACY_32B_CONTEXT,
3607 INTEL_ADVANCED_AD_CONTEXT,
3608 INTEL_LEGACY_64B_CONTEXT
3609};
3610
2355cf08
MK
3611enum {
3612 FAULT_AND_HANG = 0,
3613 FAULT_AND_HALT, /* Debug only */
3614 FAULT_AND_STREAM,
3615 FAULT_AND_CONTINUE /* Unsupported */
3616};
3617
3618#define GEN8_CTX_VALID (1<<0)
3619#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3620#define GEN8_CTX_FORCE_RESTORE (1<<2)
3621#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3622#define GEN8_CTX_PRIVILEGE (1<<8)
c01fc532 3623#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3624
2355cf08
MK
3625#define GEN8_CTX_ID_SHIFT 32
3626#define GEN8_CTX_ID_WIDTH 21
c01fc532 3627
f0f59a00
VS
3628#define CHV_CLK_CTL1 _MMIO(0x101100)
3629#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3630#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3631
585fb111
JB
3632/*
3633 * Overlay regs
3634 */
3635
f0f59a00
VS
3636#define OVADD _MMIO(0x30000)
3637#define DOVSTA _MMIO(0x30008)
585fb111 3638#define OC_BUF (0x3<<20)
f0f59a00
VS
3639#define OGAMC5 _MMIO(0x30010)
3640#define OGAMC4 _MMIO(0x30014)
3641#define OGAMC3 _MMIO(0x30018)
3642#define OGAMC2 _MMIO(0x3001c)
3643#define OGAMC1 _MMIO(0x30020)
3644#define OGAMC0 _MMIO(0x30024)
585fb111 3645
d965e7ac
ID
3646/*
3647 * GEN9 clock gating regs
3648 */
3649#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3650#define PWM2_GATING_DIS (1 << 14)
3651#define PWM1_GATING_DIS (1 << 13)
3652
585fb111
JB
3653/*
3654 * Display engine regs
3655 */
3656
8bf1e9f1 3657/* Pipe A CRC regs */
a57c774a 3658#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3659#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3660/* ivb+ source selection */
8bf1e9f1
SH
3661#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3662#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3663#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3664/* ilk+ source selection */
5a6b5c84
DV
3665#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3666#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3667#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3668/* embedded DP port on the north display block, reserved on ivb */
3669#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3670#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3671/* vlv source selection */
3672#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3673#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3674#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3675/* with DP port the pipe source is invalid */
3676#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3677#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3678#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3679/* gen3+ source selection */
3680#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3681#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3682#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3683/* with DP/TV port the pipe source is invalid */
3684#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3685#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3686#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3687#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3688#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3689/* gen2 doesn't have source selection bits */
52f843f6 3690#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3691
5a6b5c84
DV
3692#define _PIPE_CRC_RES_1_A_IVB 0x60064
3693#define _PIPE_CRC_RES_2_A_IVB 0x60068
3694#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3695#define _PIPE_CRC_RES_4_A_IVB 0x60070
3696#define _PIPE_CRC_RES_5_A_IVB 0x60074
3697
a57c774a
AK
3698#define _PIPE_CRC_RES_RED_A 0x60060
3699#define _PIPE_CRC_RES_GREEN_A 0x60064
3700#define _PIPE_CRC_RES_BLUE_A 0x60068
3701#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3702#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3703
3704/* Pipe B CRC regs */
5a6b5c84
DV
3705#define _PIPE_CRC_RES_1_B_IVB 0x61064
3706#define _PIPE_CRC_RES_2_B_IVB 0x61068
3707#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3708#define _PIPE_CRC_RES_4_B_IVB 0x61070
3709#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3710
f0f59a00
VS
3711#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3712#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3713#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3714#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3715#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3716#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3717
3718#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3719#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3720#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3721#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3722#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3723
585fb111 3724/* Pipe A timing regs */
a57c774a
AK
3725#define _HTOTAL_A 0x60000
3726#define _HBLANK_A 0x60004
3727#define _HSYNC_A 0x60008
3728#define _VTOTAL_A 0x6000c
3729#define _VBLANK_A 0x60010
3730#define _VSYNC_A 0x60014
3731#define _PIPEASRC 0x6001c
3732#define _BCLRPAT_A 0x60020
3733#define _VSYNCSHIFT_A 0x60028
ebb69c95 3734#define _PIPE_MULT_A 0x6002c
585fb111
JB
3735
3736/* Pipe B timing regs */
a57c774a
AK
3737#define _HTOTAL_B 0x61000
3738#define _HBLANK_B 0x61004
3739#define _HSYNC_B 0x61008
3740#define _VTOTAL_B 0x6100c
3741#define _VBLANK_B 0x61010
3742#define _VSYNC_B 0x61014
3743#define _PIPEBSRC 0x6101c
3744#define _BCLRPAT_B 0x61020
3745#define _VSYNCSHIFT_B 0x61028
ebb69c95 3746#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3747
3748#define TRANSCODER_A_OFFSET 0x60000
3749#define TRANSCODER_B_OFFSET 0x61000
3750#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3751#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3752#define TRANSCODER_EDP_OFFSET 0x6f000
3753
f0f59a00 3754#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3755 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3756 dev_priv->info.display_mmio_offset)
a57c774a 3757
f0f59a00
VS
3758#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3759#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3760#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3761#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3762#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3763#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3764#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3765#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3766#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3767#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3768
c8f7df58
RV
3769/* VLV eDP PSR registers */
3770#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3771#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3772#define VLV_EDP_PSR_ENABLE (1<<0)
3773#define VLV_EDP_PSR_RESET (1<<1)
3774#define VLV_EDP_PSR_MODE_MASK (7<<2)
3775#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3776#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3777#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3778#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3779#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3780#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3781#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3782#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 3783#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
3784
3785#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3786#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3787#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3788#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3789#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 3790#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
3791
3792#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3793#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3794#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3795#define VLV_EDP_PSR_CURR_STATE_MASK 7
3796#define VLV_EDP_PSR_DISABLED (0<<0)
3797#define VLV_EDP_PSR_INACTIVE (1<<0)
3798#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3799#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3800#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3801#define VLV_EDP_PSR_EXIT (5<<0)
3802#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 3803#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 3804
ed8546ac 3805/* HSW+ eDP PSR registers */
443a389f
VS
3806#define HSW_EDP_PSR_BASE 0x64800
3807#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 3808#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 3809#define EDP_PSR_ENABLE (1<<31)
82c56254 3810#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
3811#define EDP_PSR_LINK_STANDBY (1<<27)
3812#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3813#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3814#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3815#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3816#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3817#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3818#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3819#define EDP_PSR_TP1_TP2_SEL (0<<11)
3820#define EDP_PSR_TP1_TP3_SEL (1<<11)
3821#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3822#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3823#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3824#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3825#define EDP_PSR_TP1_TIME_500us (0<<4)
3826#define EDP_PSR_TP1_TIME_100us (1<<4)
3827#define EDP_PSR_TP1_TIME_2500us (2<<4)
3828#define EDP_PSR_TP1_TIME_0us (3<<4)
3829#define EDP_PSR_IDLE_FRAME_SHIFT 0
3830
f0f59a00
VS
3831#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3832#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 3833
f0f59a00 3834#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 3835#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3836#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3837#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3838#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3839#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3840#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3841#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3842#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3843#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3844#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3845#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3846#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3847#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3848#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3849#define EDP_PSR_STATUS_COUNT_SHIFT 16
3850#define EDP_PSR_STATUS_COUNT_MASK 0xf
3851#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3852#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3853#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3854#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3855#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3856#define EDP_PSR_STATUS_IDLE_MASK 0xf
3857
f0f59a00 3858#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 3859#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3860
f0f59a00 3861#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
6433226b
NV
3862#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
3863#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3864#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3865#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3866#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
3867#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15)
2b28bb1b 3868
f0f59a00 3869#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
3870#define EDP_PSR2_ENABLE (1<<31)
3871#define EDP_SU_TRACK_ENABLE (1<<30)
3872#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3873#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3874#define EDP_PSR2_TP2_TIME_500 (0<<8)
3875#define EDP_PSR2_TP2_TIME_100 (1<<8)
3876#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3877#define EDP_PSR2_TP2_TIME_50 (3<<8)
3878#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3879#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3880#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3881#define EDP_PSR2_IDLE_MASK 0xf
6433226b 3882#define EDP_FRAMES_BEFORE_SU_ENTRY (1<<4)
474d1ec4 3883
3fcb0ca1
NV
3884#define EDP_PSR2_STATUS_CTL _MMIO(0x6f940)
3885#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
6ba1f9e1 3886#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 3887
585fb111 3888/* VGA port control */
f0f59a00
VS
3889#define ADPA _MMIO(0x61100)
3890#define PCH_ADPA _MMIO(0xe1100)
3891#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 3892
585fb111
JB
3893#define ADPA_DAC_ENABLE (1<<31)
3894#define ADPA_DAC_DISABLE 0
3895#define ADPA_PIPE_SELECT_MASK (1<<30)
3896#define ADPA_PIPE_A_SELECT 0
3897#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3898#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3899/* CPT uses bits 29:30 for pch transcoder select */
3900#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3901#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3902#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3903#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3904#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3905#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3906#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3907#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3908#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3909#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3910#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3911#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3912#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3913#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3914#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3915#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3916#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3917#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3918#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3919#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3920#define ADPA_SETS_HVPOLARITY 0
60222c0c 3921#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3922#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3923#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3924#define ADPA_HSYNC_CNTL_ENABLE 0
3925#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3926#define ADPA_VSYNC_ACTIVE_LOW 0
3927#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3928#define ADPA_HSYNC_ACTIVE_LOW 0
3929#define ADPA_DPMS_MASK (~(3<<10))
3930#define ADPA_DPMS_ON (0<<10)
3931#define ADPA_DPMS_SUSPEND (1<<10)
3932#define ADPA_DPMS_STANDBY (2<<10)
3933#define ADPA_DPMS_OFF (3<<10)
3934
939fe4d7 3935
585fb111 3936/* Hotplug control (945+ only) */
f0f59a00 3937#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
3938#define PORTB_HOTPLUG_INT_EN (1 << 29)
3939#define PORTC_HOTPLUG_INT_EN (1 << 28)
3940#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3941#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3942#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3943#define TV_HOTPLUG_INT_EN (1 << 18)
3944#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3945#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3946 PORTC_HOTPLUG_INT_EN | \
3947 PORTD_HOTPLUG_INT_EN | \
3948 SDVOC_HOTPLUG_INT_EN | \
3949 SDVOB_HOTPLUG_INT_EN | \
3950 CRT_HOTPLUG_INT_EN)
585fb111 3951#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3952#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3953/* must use period 64 on GM45 according to docs */
3954#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3955#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3956#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3957#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3958#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3959#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3960#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3961#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3962#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3963#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3964#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3965#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 3966
f0f59a00 3967#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 3968/*
0780cd36 3969 * HDMI/DP bits are g4x+
0ce99f74
DV
3970 *
3971 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3972 * Please check the detailed lore in the commit message for for experimental
3973 * evidence.
3974 */
0780cd36
VS
3975/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3976#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3977#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3978#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3979/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3980#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 3981#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 3982#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 3983#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
3984#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3985#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 3986#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
3987#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3988#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 3989#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
3990#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3991#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 3992/* CRT/TV common between gen3+ */
585fb111
JB
3993#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3994#define TV_HOTPLUG_INT_STATUS (1 << 10)
3995#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3996#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3997#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3998#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
3999#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4000#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4001#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4002#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4003
084b612e
CW
4004/* SDVO is different across gen3/4 */
4005#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4006#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4007/*
4008 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4009 * since reality corrobates that they're the same as on gen3. But keep these
4010 * bits here (and the comment!) to help any other lost wanderers back onto the
4011 * right tracks.
4012 */
084b612e
CW
4013#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4014#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4015#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4016#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4017#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4018 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4019 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4020 PORTB_HOTPLUG_INT_STATUS | \
4021 PORTC_HOTPLUG_INT_STATUS | \
4022 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4023
4024#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4025 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4026 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4027 PORTB_HOTPLUG_INT_STATUS | \
4028 PORTC_HOTPLUG_INT_STATUS | \
4029 PORTD_HOTPLUG_INT_STATUS)
585fb111 4030
c20cd312
PZ
4031/* SDVO and HDMI port control.
4032 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4033#define _GEN3_SDVOB 0x61140
4034#define _GEN3_SDVOC 0x61160
4035#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4036#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4037#define GEN4_HDMIB GEN3_SDVOB
4038#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4039#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4040#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4041#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4042#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4043#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4044#define PCH_HDMIC _MMIO(0xe1150)
4045#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4046
f0f59a00 4047#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4048#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4049#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4050#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4051#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4052#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4053#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4054#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4055
c20cd312
PZ
4056/* Gen 3 SDVO bits: */
4057#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
4058#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4059#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
4060#define SDVO_PIPE_B_SELECT (1 << 30)
4061#define SDVO_STALL_SELECT (1 << 29)
4062#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4063/*
585fb111 4064 * 915G/GM SDVO pixel multiplier.
585fb111 4065 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4066 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4067 */
c20cd312 4068#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4069#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4070#define SDVO_PHASE_SELECT_MASK (15 << 19)
4071#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4072#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4073#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4074#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4075#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4076#define SDVO_DETECTED (1 << 2)
585fb111 4077/* Bits to be preserved when writing */
c20cd312
PZ
4078#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4079 SDVO_INTERRUPT_ENABLE)
4080#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4081
4082/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4083#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4084#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4085#define SDVO_ENCODING_SDVO (0 << 10)
4086#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4087#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4088#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4089#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4090#define SDVO_AUDIO_ENABLE (1 << 6)
4091/* VSYNC/HSYNC bits new with 965, default is to be set */
4092#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4093#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4094
4095/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4096#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4097#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4098
4099/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
4100#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4101#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 4102
44f37d1f
CML
4103/* CHV SDVO/HDMI bits: */
4104#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4105#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4106
585fb111
JB
4107
4108/* DVO port control */
f0f59a00
VS
4109#define _DVOA 0x61120
4110#define DVOA _MMIO(_DVOA)
4111#define _DVOB 0x61140
4112#define DVOB _MMIO(_DVOB)
4113#define _DVOC 0x61160
4114#define DVOC _MMIO(_DVOC)
585fb111
JB
4115#define DVO_ENABLE (1 << 31)
4116#define DVO_PIPE_B_SELECT (1 << 30)
4117#define DVO_PIPE_STALL_UNUSED (0 << 28)
4118#define DVO_PIPE_STALL (1 << 28)
4119#define DVO_PIPE_STALL_TV (2 << 28)
4120#define DVO_PIPE_STALL_MASK (3 << 28)
4121#define DVO_USE_VGA_SYNC (1 << 15)
4122#define DVO_DATA_ORDER_I740 (0 << 14)
4123#define DVO_DATA_ORDER_FP (1 << 14)
4124#define DVO_VSYNC_DISABLE (1 << 11)
4125#define DVO_HSYNC_DISABLE (1 << 10)
4126#define DVO_VSYNC_TRISTATE (1 << 9)
4127#define DVO_HSYNC_TRISTATE (1 << 8)
4128#define DVO_BORDER_ENABLE (1 << 7)
4129#define DVO_DATA_ORDER_GBRG (1 << 6)
4130#define DVO_DATA_ORDER_RGGB (0 << 6)
4131#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4132#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4133#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4134#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4135#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4136#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4137#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4138#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
4139#define DVOA_SRCDIM _MMIO(0x61124)
4140#define DVOB_SRCDIM _MMIO(0x61144)
4141#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4142#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4143#define DVO_SRCDIM_VERTICAL_SHIFT 0
4144
4145/* LVDS port control */
f0f59a00 4146#define LVDS _MMIO(0x61180)
585fb111
JB
4147/*
4148 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4149 * the DPLL semantics change when the LVDS is assigned to that pipe.
4150 */
4151#define LVDS_PORT_EN (1 << 31)
4152/* Selects pipe B for LVDS data. Must be set on pre-965. */
4153#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 4154#define LVDS_PIPE_MASK (1 << 30)
1519b995 4155#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
4156/* LVDS dithering flag on 965/g4x platform */
4157#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4158/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4159#define LVDS_VSYNC_POLARITY (1 << 21)
4160#define LVDS_HSYNC_POLARITY (1 << 20)
4161
a3e17eb8
ZY
4162/* Enable border for unscaled (or aspect-scaled) display */
4163#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4164/*
4165 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4166 * pixel.
4167 */
4168#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4169#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4170#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4171/*
4172 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4173 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4174 * on.
4175 */
4176#define LVDS_A3_POWER_MASK (3 << 6)
4177#define LVDS_A3_POWER_DOWN (0 << 6)
4178#define LVDS_A3_POWER_UP (3 << 6)
4179/*
4180 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4181 * is set.
4182 */
4183#define LVDS_CLKB_POWER_MASK (3 << 4)
4184#define LVDS_CLKB_POWER_DOWN (0 << 4)
4185#define LVDS_CLKB_POWER_UP (3 << 4)
4186/*
4187 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4188 * setting for whether we are in dual-channel mode. The B3 pair will
4189 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4190 */
4191#define LVDS_B0B3_POWER_MASK (3 << 2)
4192#define LVDS_B0B3_POWER_DOWN (0 << 2)
4193#define LVDS_B0B3_POWER_UP (3 << 2)
4194
3c17fe4b 4195/* Video Data Island Packet control */
f0f59a00 4196#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4197/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4198 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4199 * of the infoframe structure specified by CEA-861. */
4200#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4201#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4202#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4203/* Pre HSW: */
3c17fe4b 4204#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4205#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4206#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4207#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4208#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4209#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4210#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4211#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4212#define VIDEO_DIP_SELECT_AVI (0 << 19)
4213#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4214#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4215#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4216#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4217#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4218#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4219#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4220/* HSW and later: */
0dd87d20
PZ
4221#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4222#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4223#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4224#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4225#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4226#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4227
585fb111 4228/* Panel power sequencing */
44cb734c
ID
4229#define PPS_BASE 0x61200
4230#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4231#define PCH_PPS_BASE 0xC7200
4232
4233#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4234 PPS_BASE + (reg) + \
4235 (pps_idx) * 0x100)
4236
4237#define _PP_STATUS 0x61200
4238#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4239#define PP_ON (1 << 31)
585fb111
JB
4240/*
4241 * Indicates that all dependencies of the panel are on:
4242 *
4243 * - PLL enabled
4244 * - pipe enabled
4245 * - LVDS/DVOB/DVOC on
4246 */
44cb734c
ID
4247#define PP_READY (1 << 30)
4248#define PP_SEQUENCE_NONE (0 << 28)
4249#define PP_SEQUENCE_POWER_UP (1 << 28)
4250#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4251#define PP_SEQUENCE_MASK (3 << 28)
4252#define PP_SEQUENCE_SHIFT 28
4253#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4254#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4255#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4256#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4257#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4258#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4259#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4260#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4261#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4262#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4263#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4264
4265#define _PP_CONTROL 0x61204
4266#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4267#define PANEL_UNLOCK_REGS (0xabcd << 16)
4268#define PANEL_UNLOCK_MASK (0xffff << 16)
4269#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4270#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4271#define EDP_FORCE_VDD (1 << 3)
4272#define EDP_BLC_ENABLE (1 << 2)
4273#define PANEL_POWER_RESET (1 << 1)
4274#define PANEL_POWER_OFF (0 << 0)
4275#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4276
4277#define _PP_ON_DELAYS 0x61208
4278#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4279#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4280#define PANEL_PORT_SELECT_MASK (3 << 30)
4281#define PANEL_PORT_SELECT_LVDS (0 << 30)
4282#define PANEL_PORT_SELECT_DPA (1 << 30)
4283#define PANEL_PORT_SELECT_DPC (2 << 30)
4284#define PANEL_PORT_SELECT_DPD (3 << 30)
4285#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4286#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4287#define PANEL_POWER_UP_DELAY_SHIFT 16
4288#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4289#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4290
4291#define _PP_OFF_DELAYS 0x6120C
4292#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4293#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4294#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4295#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4296#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4297
4298#define _PP_DIVISOR 0x61210
4299#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4300#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4301#define PP_REFERENCE_DIVIDER_SHIFT 8
4302#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4303#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4304
4305/* Panel fitting */
f0f59a00 4306#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4307#define PFIT_ENABLE (1 << 31)
4308#define PFIT_PIPE_MASK (3 << 29)
4309#define PFIT_PIPE_SHIFT 29
4310#define VERT_INTERP_DISABLE (0 << 10)
4311#define VERT_INTERP_BILINEAR (1 << 10)
4312#define VERT_INTERP_MASK (3 << 10)
4313#define VERT_AUTO_SCALE (1 << 9)
4314#define HORIZ_INTERP_DISABLE (0 << 6)
4315#define HORIZ_INTERP_BILINEAR (1 << 6)
4316#define HORIZ_INTERP_MASK (3 << 6)
4317#define HORIZ_AUTO_SCALE (1 << 5)
4318#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4319#define PFIT_FILTER_FUZZY (0 << 24)
4320#define PFIT_SCALING_AUTO (0 << 26)
4321#define PFIT_SCALING_PROGRAMMED (1 << 26)
4322#define PFIT_SCALING_PILLAR (2 << 26)
4323#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4324#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4325/* Pre-965 */
4326#define PFIT_VERT_SCALE_SHIFT 20
4327#define PFIT_VERT_SCALE_MASK 0xfff00000
4328#define PFIT_HORIZ_SCALE_SHIFT 4
4329#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4330/* 965+ */
4331#define PFIT_VERT_SCALE_SHIFT_965 16
4332#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4333#define PFIT_HORIZ_SCALE_SHIFT_965 0
4334#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4335
f0f59a00 4336#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4337
5c969aa7
DL
4338#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4339#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4340#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4341 _VLV_BLC_PWM_CTL2_B)
07bf139b 4342
5c969aa7
DL
4343#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4344#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4345#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4346 _VLV_BLC_PWM_CTL_B)
07bf139b 4347
5c969aa7
DL
4348#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4349#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4350#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4351 _VLV_BLC_HIST_CTL_B)
07bf139b 4352
585fb111 4353/* Backlight control */
f0f59a00 4354#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4355#define BLM_PWM_ENABLE (1 << 31)
4356#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4357#define BLM_PIPE_SELECT (1 << 29)
4358#define BLM_PIPE_SELECT_IVB (3 << 29)
4359#define BLM_PIPE_A (0 << 29)
4360#define BLM_PIPE_B (1 << 29)
4361#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4362#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4363#define BLM_TRANSCODER_B BLM_PIPE_B
4364#define BLM_TRANSCODER_C BLM_PIPE_C
4365#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4366#define BLM_PIPE(pipe) ((pipe) << 29)
4367#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4368#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4369#define BLM_PHASE_IN_ENABLE (1 << 25)
4370#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4371#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4372#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4373#define BLM_PHASE_IN_COUNT_SHIFT (8)
4374#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4375#define BLM_PHASE_IN_INCR_SHIFT (0)
4376#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4377#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4378/*
4379 * This is the most significant 15 bits of the number of backlight cycles in a
4380 * complete cycle of the modulated backlight control.
4381 *
4382 * The actual value is this field multiplied by two.
4383 */
7cf41601
DV
4384#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4385#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4386#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4387/*
4388 * This is the number of cycles out of the backlight modulation cycle for which
4389 * the backlight is on.
4390 *
4391 * This field must be no greater than the number of cycles in the complete
4392 * backlight modulation cycle.
4393 */
4394#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4395#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4396#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4397#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4398
f0f59a00 4399#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4400#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4401
7cf41601
DV
4402/* New registers for PCH-split platforms. Safe where new bits show up, the
4403 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4404#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4405#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4406
f0f59a00 4407#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4408
7cf41601
DV
4409/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4410 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4411#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4412#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4413#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4414#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4415#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4416
f0f59a00 4417#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4418#define UTIL_PIN_ENABLE (1 << 31)
4419
022e4e52
SK
4420#define UTIL_PIN_PIPE(x) ((x) << 29)
4421#define UTIL_PIN_PIPE_MASK (3 << 29)
4422#define UTIL_PIN_MODE_PWM (1 << 24)
4423#define UTIL_PIN_MODE_MASK (0xf << 24)
4424#define UTIL_PIN_POLARITY (1 << 22)
4425
0fb890c0 4426/* BXT backlight register definition. */
022e4e52 4427#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4428#define BXT_BLC_PWM_ENABLE (1 << 31)
4429#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4430#define _BXT_BLC_PWM_FREQ1 0xC8254
4431#define _BXT_BLC_PWM_DUTY1 0xC8258
4432
4433#define _BXT_BLC_PWM_CTL2 0xC8350
4434#define _BXT_BLC_PWM_FREQ2 0xC8354
4435#define _BXT_BLC_PWM_DUTY2 0xC8358
4436
f0f59a00 4437#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4438 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4439#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4440 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4441#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4442 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4443
f0f59a00 4444#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4445#define PCH_GTC_ENABLE (1 << 31)
4446
585fb111 4447/* TV port control */
f0f59a00 4448#define TV_CTL _MMIO(0x68000)
646b4269 4449/* Enables the TV encoder */
585fb111 4450# define TV_ENC_ENABLE (1 << 31)
646b4269 4451/* Sources the TV encoder input from pipe B instead of A. */
585fb111 4452# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 4453/* Outputs composite video (DAC A only) */
585fb111 4454# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4455/* Outputs SVideo video (DAC B/C) */
585fb111 4456# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4457/* Outputs Component video (DAC A/B/C) */
585fb111 4458# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4459/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4460# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4461# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4462/* Enables slow sync generation (945GM only) */
585fb111 4463# define TV_SLOW_SYNC (1 << 20)
646b4269 4464/* Selects 4x oversampling for 480i and 576p */
585fb111 4465# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4466/* Selects 2x oversampling for 720p and 1080i */
585fb111 4467# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4468/* Selects no oversampling for 1080p */
585fb111 4469# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4470/* Selects 8x oversampling */
585fb111 4471# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4472/* Selects progressive mode rather than interlaced */
585fb111 4473# define TV_PROGRESSIVE (1 << 17)
646b4269 4474/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4475# define TV_PAL_BURST (1 << 16)
646b4269 4476/* Field for setting delay of Y compared to C */
585fb111 4477# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4478/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4479# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4480/*
585fb111
JB
4481 * Enables a fix for the 915GM only.
4482 *
4483 * Not sure what it does.
4484 */
4485# define TV_ENC_C0_FIX (1 << 10)
646b4269 4486/* Bits that must be preserved by software */
d2d9f232 4487# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4488# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4489/* Read-only state that reports all features enabled */
585fb111 4490# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4491/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4492# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4493/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4494# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4495/* Normal operation */
585fb111 4496# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4497/* Encoder test pattern 1 - combo pattern */
585fb111 4498# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4499/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4500# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4501/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4502# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4503/* Encoder test pattern 4 - random noise */
585fb111 4504# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4505/* Encoder test pattern 5 - linear color ramps */
585fb111 4506# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4507/*
585fb111
JB
4508 * This test mode forces the DACs to 50% of full output.
4509 *
4510 * This is used for load detection in combination with TVDAC_SENSE_MASK
4511 */
4512# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4513# define TV_TEST_MODE_MASK (7 << 0)
4514
f0f59a00 4515#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4516# define TV_DAC_SAVE 0x00ffff00
646b4269 4517/*
585fb111
JB
4518 * Reports that DAC state change logic has reported change (RO).
4519 *
4520 * This gets cleared when TV_DAC_STATE_EN is cleared
4521*/
4522# define TVDAC_STATE_CHG (1 << 31)
4523# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4524/* Reports that DAC A voltage is above the detect threshold */
585fb111 4525# define TVDAC_A_SENSE (1 << 30)
646b4269 4526/* Reports that DAC B voltage is above the detect threshold */
585fb111 4527# define TVDAC_B_SENSE (1 << 29)
646b4269 4528/* Reports that DAC C voltage is above the detect threshold */
585fb111 4529# define TVDAC_C_SENSE (1 << 28)
646b4269 4530/*
585fb111
JB
4531 * Enables DAC state detection logic, for load-based TV detection.
4532 *
4533 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4534 * to off, for load detection to work.
4535 */
4536# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4537/* Sets the DAC A sense value to high */
585fb111 4538# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4539/* Sets the DAC B sense value to high */
585fb111 4540# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4541/* Sets the DAC C sense value to high */
585fb111 4542# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4543/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4544# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4545/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4546# define ENC_TVDAC_SLEW_FAST (1 << 6)
4547# define DAC_A_1_3_V (0 << 4)
4548# define DAC_A_1_1_V (1 << 4)
4549# define DAC_A_0_7_V (2 << 4)
cb66c692 4550# define DAC_A_MASK (3 << 4)
585fb111
JB
4551# define DAC_B_1_3_V (0 << 2)
4552# define DAC_B_1_1_V (1 << 2)
4553# define DAC_B_0_7_V (2 << 2)
cb66c692 4554# define DAC_B_MASK (3 << 2)
585fb111
JB
4555# define DAC_C_1_3_V (0 << 0)
4556# define DAC_C_1_1_V (1 << 0)
4557# define DAC_C_0_7_V (2 << 0)
cb66c692 4558# define DAC_C_MASK (3 << 0)
585fb111 4559
646b4269 4560/*
585fb111
JB
4561 * CSC coefficients are stored in a floating point format with 9 bits of
4562 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4563 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4564 * -1 (0x3) being the only legal negative value.
4565 */
f0f59a00 4566#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4567# define TV_RY_MASK 0x07ff0000
4568# define TV_RY_SHIFT 16
4569# define TV_GY_MASK 0x00000fff
4570# define TV_GY_SHIFT 0
4571
f0f59a00 4572#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4573# define TV_BY_MASK 0x07ff0000
4574# define TV_BY_SHIFT 16
646b4269 4575/*
585fb111
JB
4576 * Y attenuation for component video.
4577 *
4578 * Stored in 1.9 fixed point.
4579 */
4580# define TV_AY_MASK 0x000003ff
4581# define TV_AY_SHIFT 0
4582
f0f59a00 4583#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4584# define TV_RU_MASK 0x07ff0000
4585# define TV_RU_SHIFT 16
4586# define TV_GU_MASK 0x000007ff
4587# define TV_GU_SHIFT 0
4588
f0f59a00 4589#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4590# define TV_BU_MASK 0x07ff0000
4591# define TV_BU_SHIFT 16
646b4269 4592/*
585fb111
JB
4593 * U attenuation for component video.
4594 *
4595 * Stored in 1.9 fixed point.
4596 */
4597# define TV_AU_MASK 0x000003ff
4598# define TV_AU_SHIFT 0
4599
f0f59a00 4600#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4601# define TV_RV_MASK 0x0fff0000
4602# define TV_RV_SHIFT 16
4603# define TV_GV_MASK 0x000007ff
4604# define TV_GV_SHIFT 0
4605
f0f59a00 4606#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4607# define TV_BV_MASK 0x07ff0000
4608# define TV_BV_SHIFT 16
646b4269 4609/*
585fb111
JB
4610 * V attenuation for component video.
4611 *
4612 * Stored in 1.9 fixed point.
4613 */
4614# define TV_AV_MASK 0x000007ff
4615# define TV_AV_SHIFT 0
4616
f0f59a00 4617#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4618/* 2s-complement brightness adjustment */
585fb111
JB
4619# define TV_BRIGHTNESS_MASK 0xff000000
4620# define TV_BRIGHTNESS_SHIFT 24
646b4269 4621/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4622# define TV_CONTRAST_MASK 0x00ff0000
4623# define TV_CONTRAST_SHIFT 16
646b4269 4624/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4625# define TV_SATURATION_MASK 0x0000ff00
4626# define TV_SATURATION_SHIFT 8
646b4269 4627/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4628# define TV_HUE_MASK 0x000000ff
4629# define TV_HUE_SHIFT 0
4630
f0f59a00 4631#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4632/* Controls the DAC level for black */
585fb111
JB
4633# define TV_BLACK_LEVEL_MASK 0x01ff0000
4634# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4635/* Controls the DAC level for blanking */
585fb111
JB
4636# define TV_BLANK_LEVEL_MASK 0x000001ff
4637# define TV_BLANK_LEVEL_SHIFT 0
4638
f0f59a00 4639#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4640/* Number of pixels in the hsync. */
585fb111
JB
4641# define TV_HSYNC_END_MASK 0x1fff0000
4642# define TV_HSYNC_END_SHIFT 16
646b4269 4643/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4644# define TV_HTOTAL_MASK 0x00001fff
4645# define TV_HTOTAL_SHIFT 0
4646
f0f59a00 4647#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4648/* Enables the colorburst (needed for non-component color) */
585fb111 4649# define TV_BURST_ENA (1 << 31)
646b4269 4650/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4651# define TV_HBURST_START_SHIFT 16
4652# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4653/* Length of the colorburst */
585fb111
JB
4654# define TV_HBURST_LEN_SHIFT 0
4655# define TV_HBURST_LEN_MASK 0x0001fff
4656
f0f59a00 4657#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4658/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4659# define TV_HBLANK_END_SHIFT 16
4660# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4661/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4662# define TV_HBLANK_START_SHIFT 0
4663# define TV_HBLANK_START_MASK 0x0001fff
4664
f0f59a00 4665#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4666/* XXX */
585fb111
JB
4667# define TV_NBR_END_SHIFT 16
4668# define TV_NBR_END_MASK 0x07ff0000
646b4269 4669/* XXX */
585fb111
JB
4670# define TV_VI_END_F1_SHIFT 8
4671# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4672/* XXX */
585fb111
JB
4673# define TV_VI_END_F2_SHIFT 0
4674# define TV_VI_END_F2_MASK 0x0000003f
4675
f0f59a00 4676#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4677/* Length of vsync, in half lines */
585fb111
JB
4678# define TV_VSYNC_LEN_MASK 0x07ff0000
4679# define TV_VSYNC_LEN_SHIFT 16
646b4269 4680/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4681 * number of half lines.
4682 */
4683# define TV_VSYNC_START_F1_MASK 0x00007f00
4684# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4685/*
585fb111
JB
4686 * Offset of the start of vsync in field 2, measured in one less than the
4687 * number of half lines.
4688 */
4689# define TV_VSYNC_START_F2_MASK 0x0000007f
4690# define TV_VSYNC_START_F2_SHIFT 0
4691
f0f59a00 4692#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4693/* Enables generation of the equalization signal */
585fb111 4694# define TV_EQUAL_ENA (1 << 31)
646b4269 4695/* Length of vsync, in half lines */
585fb111
JB
4696# define TV_VEQ_LEN_MASK 0x007f0000
4697# define TV_VEQ_LEN_SHIFT 16
646b4269 4698/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4699 * the number of half lines.
4700 */
4701# define TV_VEQ_START_F1_MASK 0x0007f00
4702# define TV_VEQ_START_F1_SHIFT 8
646b4269 4703/*
585fb111
JB
4704 * Offset of the start of equalization in field 2, measured in one less than
4705 * the number of half lines.
4706 */
4707# define TV_VEQ_START_F2_MASK 0x000007f
4708# define TV_VEQ_START_F2_SHIFT 0
4709
f0f59a00 4710#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4711/*
585fb111
JB
4712 * Offset to start of vertical colorburst, measured in one less than the
4713 * number of lines from vertical start.
4714 */
4715# define TV_VBURST_START_F1_MASK 0x003f0000
4716# define TV_VBURST_START_F1_SHIFT 16
646b4269 4717/*
585fb111
JB
4718 * Offset to the end of vertical colorburst, measured in one less than the
4719 * number of lines from the start of NBR.
4720 */
4721# define TV_VBURST_END_F1_MASK 0x000000ff
4722# define TV_VBURST_END_F1_SHIFT 0
4723
f0f59a00 4724#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4725/*
585fb111
JB
4726 * Offset to start of vertical colorburst, measured in one less than the
4727 * number of lines from vertical start.
4728 */
4729# define TV_VBURST_START_F2_MASK 0x003f0000
4730# define TV_VBURST_START_F2_SHIFT 16
646b4269 4731/*
585fb111
JB
4732 * Offset to the end of vertical colorburst, measured in one less than the
4733 * number of lines from the start of NBR.
4734 */
4735# define TV_VBURST_END_F2_MASK 0x000000ff
4736# define TV_VBURST_END_F2_SHIFT 0
4737
f0f59a00 4738#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4739/*
585fb111
JB
4740 * Offset to start of vertical colorburst, measured in one less than the
4741 * number of lines from vertical start.
4742 */
4743# define TV_VBURST_START_F3_MASK 0x003f0000
4744# define TV_VBURST_START_F3_SHIFT 16
646b4269 4745/*
585fb111
JB
4746 * Offset to the end of vertical colorburst, measured in one less than the
4747 * number of lines from the start of NBR.
4748 */
4749# define TV_VBURST_END_F3_MASK 0x000000ff
4750# define TV_VBURST_END_F3_SHIFT 0
4751
f0f59a00 4752#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 4753/*
585fb111
JB
4754 * Offset to start of vertical colorburst, measured in one less than the
4755 * number of lines from vertical start.
4756 */
4757# define TV_VBURST_START_F4_MASK 0x003f0000
4758# define TV_VBURST_START_F4_SHIFT 16
646b4269 4759/*
585fb111
JB
4760 * Offset to the end of vertical colorburst, measured in one less than the
4761 * number of lines from the start of NBR.
4762 */
4763# define TV_VBURST_END_F4_MASK 0x000000ff
4764# define TV_VBURST_END_F4_SHIFT 0
4765
f0f59a00 4766#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 4767/* Turns on the first subcarrier phase generation DDA */
585fb111 4768# define TV_SC_DDA1_EN (1 << 31)
646b4269 4769/* Turns on the first subcarrier phase generation DDA */
585fb111 4770# define TV_SC_DDA2_EN (1 << 30)
646b4269 4771/* Turns on the first subcarrier phase generation DDA */
585fb111 4772# define TV_SC_DDA3_EN (1 << 29)
646b4269 4773/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4774# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4775/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4776# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4777/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4778# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4779/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4780# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4781/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4782# define TV_BURST_LEVEL_MASK 0x00ff0000
4783# define TV_BURST_LEVEL_SHIFT 16
646b4269 4784/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4785# define TV_SCDDA1_INC_MASK 0x00000fff
4786# define TV_SCDDA1_INC_SHIFT 0
4787
f0f59a00 4788#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 4789/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4790# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4791# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4792/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4793# define TV_SCDDA2_INC_MASK 0x00007fff
4794# define TV_SCDDA2_INC_SHIFT 0
4795
f0f59a00 4796#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 4797/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4798# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4799# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 4800/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
4801# define TV_SCDDA3_INC_MASK 0x00007fff
4802# define TV_SCDDA3_INC_SHIFT 0
4803
f0f59a00 4804#define TV_WIN_POS _MMIO(0x68070)
646b4269 4805/* X coordinate of the display from the start of horizontal active */
585fb111
JB
4806# define TV_XPOS_MASK 0x1fff0000
4807# define TV_XPOS_SHIFT 16
646b4269 4808/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
4809# define TV_YPOS_MASK 0x00000fff
4810# define TV_YPOS_SHIFT 0
4811
f0f59a00 4812#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 4813/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
4814# define TV_XSIZE_MASK 0x1fff0000
4815# define TV_XSIZE_SHIFT 16
646b4269 4816/*
585fb111
JB
4817 * Vertical size of the display window, measured in pixels.
4818 *
4819 * Must be even for interlaced modes.
4820 */
4821# define TV_YSIZE_MASK 0x00000fff
4822# define TV_YSIZE_SHIFT 0
4823
f0f59a00 4824#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 4825/*
585fb111
JB
4826 * Enables automatic scaling calculation.
4827 *
4828 * If set, the rest of the registers are ignored, and the calculated values can
4829 * be read back from the register.
4830 */
4831# define TV_AUTO_SCALE (1 << 31)
646b4269 4832/*
585fb111
JB
4833 * Disables the vertical filter.
4834 *
4835 * This is required on modes more than 1024 pixels wide */
4836# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 4837/* Enables adaptive vertical filtering */
585fb111
JB
4838# define TV_VADAPT (1 << 28)
4839# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 4840/* Selects the least adaptive vertical filtering mode */
585fb111 4841# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 4842/* Selects the moderately adaptive vertical filtering mode */
585fb111 4843# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 4844/* Selects the most adaptive vertical filtering mode */
585fb111 4845# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 4846/*
585fb111
JB
4847 * Sets the horizontal scaling factor.
4848 *
4849 * This should be the fractional part of the horizontal scaling factor divided
4850 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4851 *
4852 * (src width - 1) / ((oversample * dest width) - 1)
4853 */
4854# define TV_HSCALE_FRAC_MASK 0x00003fff
4855# define TV_HSCALE_FRAC_SHIFT 0
4856
f0f59a00 4857#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 4858/*
585fb111
JB
4859 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4860 *
4861 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4862 */
4863# define TV_VSCALE_INT_MASK 0x00038000
4864# define TV_VSCALE_INT_SHIFT 15
646b4269 4865/*
585fb111
JB
4866 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4867 *
4868 * \sa TV_VSCALE_INT_MASK
4869 */
4870# define TV_VSCALE_FRAC_MASK 0x00007fff
4871# define TV_VSCALE_FRAC_SHIFT 0
4872
f0f59a00 4873#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 4874/*
585fb111
JB
4875 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4876 *
4877 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4878 *
4879 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4880 */
4881# define TV_VSCALE_IP_INT_MASK 0x00038000
4882# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4883/*
585fb111
JB
4884 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4885 *
4886 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4887 *
4888 * \sa TV_VSCALE_IP_INT_MASK
4889 */
4890# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4891# define TV_VSCALE_IP_FRAC_SHIFT 0
4892
f0f59a00 4893#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 4894# define TV_CC_ENABLE (1 << 31)
646b4269 4895/*
585fb111
JB
4896 * Specifies which field to send the CC data in.
4897 *
4898 * CC data is usually sent in field 0.
4899 */
4900# define TV_CC_FID_MASK (1 << 27)
4901# define TV_CC_FID_SHIFT 27
646b4269 4902/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4903# define TV_CC_HOFF_MASK 0x03ff0000
4904# define TV_CC_HOFF_SHIFT 16
646b4269 4905/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4906# define TV_CC_LINE_MASK 0x0000003f
4907# define TV_CC_LINE_SHIFT 0
4908
f0f59a00 4909#define TV_CC_DATA _MMIO(0x68094)
585fb111 4910# define TV_CC_RDY (1 << 31)
646b4269 4911/* Second word of CC data to be transmitted. */
585fb111
JB
4912# define TV_CC_DATA_2_MASK 0x007f0000
4913# define TV_CC_DATA_2_SHIFT 16
646b4269 4914/* First word of CC data to be transmitted. */
585fb111
JB
4915# define TV_CC_DATA_1_MASK 0x0000007f
4916# define TV_CC_DATA_1_SHIFT 0
4917
f0f59a00
VS
4918#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4919#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4920#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4921#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 4922
040d87f1 4923/* Display Port */
f0f59a00
VS
4924#define DP_A _MMIO(0x64000) /* eDP */
4925#define DP_B _MMIO(0x64100)
4926#define DP_C _MMIO(0x64200)
4927#define DP_D _MMIO(0x64300)
040d87f1 4928
f0f59a00
VS
4929#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4930#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4931#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 4932
040d87f1
KP
4933#define DP_PORT_EN (1 << 31)
4934#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4935#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
4936#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4937#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 4938
040d87f1
KP
4939/* Link training mode - select a suitable mode for each stage */
4940#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4941#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4942#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4943#define DP_LINK_TRAIN_OFF (3 << 28)
4944#define DP_LINK_TRAIN_MASK (3 << 28)
4945#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
4946#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4947#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 4948
8db9d77b
ZW
4949/* CPT Link training mode */
4950#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4951#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4952#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4953#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4954#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4955#define DP_LINK_TRAIN_SHIFT_CPT 8
4956
040d87f1
KP
4957/* Signal voltages. These are mostly controlled by the other end */
4958#define DP_VOLTAGE_0_4 (0 << 25)
4959#define DP_VOLTAGE_0_6 (1 << 25)
4960#define DP_VOLTAGE_0_8 (2 << 25)
4961#define DP_VOLTAGE_1_2 (3 << 25)
4962#define DP_VOLTAGE_MASK (7 << 25)
4963#define DP_VOLTAGE_SHIFT 25
4964
4965/* Signal pre-emphasis levels, like voltages, the other end tells us what
4966 * they want
4967 */
4968#define DP_PRE_EMPHASIS_0 (0 << 22)
4969#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4970#define DP_PRE_EMPHASIS_6 (2 << 22)
4971#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4972#define DP_PRE_EMPHASIS_MASK (7 << 22)
4973#define DP_PRE_EMPHASIS_SHIFT 22
4974
4975/* How many wires to use. I guess 3 was too hard */
17aa6be9 4976#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 4977#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 4978#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
4979
4980/* Mystic DPCD version 1.1 special mode */
4981#define DP_ENHANCED_FRAMING (1 << 18)
4982
32f9d658
ZW
4983/* eDP */
4984#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 4985#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
4986#define DP_PLL_FREQ_MASK (3 << 16)
4987
646b4269 4988/* locked once port is enabled */
040d87f1
KP
4989#define DP_PORT_REVERSAL (1 << 15)
4990
32f9d658
ZW
4991/* eDP */
4992#define DP_PLL_ENABLE (1 << 14)
4993
646b4269 4994/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
4995#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4996
4997#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 4998#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 4999
646b4269 5000/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5001#define DP_COLOR_RANGE_16_235 (1 << 8)
5002
646b4269 5003/* Turn on the audio link */
040d87f1
KP
5004#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5005
646b4269 5006/* vs and hs sync polarity */
040d87f1
KP
5007#define DP_SYNC_VS_HIGH (1 << 4)
5008#define DP_SYNC_HS_HIGH (1 << 3)
5009
646b4269 5010/* A fantasy */
040d87f1
KP
5011#define DP_DETECTED (1 << 2)
5012
646b4269 5013/* The aux channel provides a way to talk to the
040d87f1
KP
5014 * signal sink for DDC etc. Max packet size supported
5015 * is 20 bytes in each direction, hence the 5 fixed
5016 * data registers
5017 */
da00bdcf
VS
5018#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5019#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5020#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5021#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5022#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5023#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5024
5025#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5026#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5027#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5028#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5029#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5030#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5031
5032#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5033#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5034#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5035#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5036#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5037#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5038
5039#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5040#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5041#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5042#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5043#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5044#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5045
f0f59a00
VS
5046#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5047#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5048
5049#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5050#define DP_AUX_CH_CTL_DONE (1 << 30)
5051#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5052#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5053#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5054#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5055#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
5056#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
5057#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5058#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5059#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5060#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5061#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5062#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5063#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5064#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5065#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5066#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5067#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5068#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5069#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5070#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5071#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5072#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5073#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5074#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5075#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5076
5077/*
5078 * Computing GMCH M and N values for the Display Port link
5079 *
5080 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5081 *
5082 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5083 *
5084 * The GMCH value is used internally
5085 *
5086 * bytes_per_pixel is the number of bytes coming out of the plane,
5087 * which is after the LUTs, so we want the bytes for our color format.
5088 * For our current usage, this is always 3, one byte for R, G and B.
5089 */
e3b95f1e
DV
5090#define _PIPEA_DATA_M_G4X 0x70050
5091#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5092
5093/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 5094#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 5095#define TU_SIZE_SHIFT 25
a65851af 5096#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5097
a65851af
VS
5098#define DATA_LINK_M_N_MASK (0xffffff)
5099#define DATA_LINK_N_MAX (0x800000)
040d87f1 5100
e3b95f1e
DV
5101#define _PIPEA_DATA_N_G4X 0x70054
5102#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5103#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5104
5105/*
5106 * Computing Link M and N values for the Display Port link
5107 *
5108 * Link M / N = pixel_clock / ls_clk
5109 *
5110 * (the DP spec calls pixel_clock the 'strm_clk')
5111 *
5112 * The Link value is transmitted in the Main Stream
5113 * Attributes and VB-ID.
5114 */
5115
e3b95f1e
DV
5116#define _PIPEA_LINK_M_G4X 0x70060
5117#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5118#define PIPEA_DP_LINK_M_MASK (0xffffff)
5119
e3b95f1e
DV
5120#define _PIPEA_LINK_N_G4X 0x70064
5121#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5122#define PIPEA_DP_LINK_N_MASK (0xffffff)
5123
f0f59a00
VS
5124#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5125#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5126#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5127#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5128
585fb111
JB
5129/* Display & cursor control */
5130
5131/* Pipe A */
a57c774a 5132#define _PIPEADSL 0x70000
837ba00f
PZ
5133#define DSL_LINEMASK_GEN2 0x00000fff
5134#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5135#define _PIPEACONF 0x70008
5eddb70b
CW
5136#define PIPECONF_ENABLE (1<<31)
5137#define PIPECONF_DISABLE 0
5138#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 5139#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 5140#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 5141#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
5142#define PIPECONF_SINGLE_WIDE 0
5143#define PIPECONF_PIPE_UNLOCKED 0
5144#define PIPECONF_PIPE_LOCKED (1<<25)
5145#define PIPECONF_PALETTE 0
5146#define PIPECONF_GAMMA (1<<24)
585fb111 5147#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 5148#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5149#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5150/* Note that pre-gen3 does not support interlaced display directly. Panel
5151 * fitting must be disabled on pre-ilk for interlaced. */
5152#define PIPECONF_PROGRESSIVE (0 << 21)
5153#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5154#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5155#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5156#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5157/* Ironlake and later have a complete new set of values for interlaced. PFIT
5158 * means panel fitter required, PF means progressive fetch, DBL means power
5159 * saving pixel doubling. */
5160#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5161#define PIPECONF_INTERLACED_ILK (3 << 21)
5162#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5163#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5164#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5165#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 5166#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 5167#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5168#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
5169#define PIPECONF_BPC_MASK (0x7 << 5)
5170#define PIPECONF_8BPC (0<<5)
5171#define PIPECONF_10BPC (1<<5)
5172#define PIPECONF_6BPC (2<<5)
5173#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
5174#define PIPECONF_DITHER_EN (1<<4)
5175#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5176#define PIPECONF_DITHER_TYPE_SP (0<<2)
5177#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5178#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5179#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 5180#define _PIPEASTAT 0x70024
585fb111 5181#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 5182#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
5183#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5184#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 5185#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 5186#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 5187#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
5188#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5189#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5190#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5191#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 5192#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
5193#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5194#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5195#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 5196#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 5197#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
5198#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5199#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 5200#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 5201#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 5202#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 5203#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
5204#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5205#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
5206#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5207#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 5208#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 5209#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 5210#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
5211#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5212#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5213#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5214#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 5215#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 5216#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
5217#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5218#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 5219#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 5220#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
5221#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5222#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 5223#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 5224#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 5225#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
5226#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5227
755e9019
ID
5228#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5229#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5230
84fd4f4e
RB
5231#define PIPE_A_OFFSET 0x70000
5232#define PIPE_B_OFFSET 0x71000
5233#define PIPE_C_OFFSET 0x72000
5234#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5235/*
5236 * There's actually no pipe EDP. Some pipe registers have
5237 * simply shifted from the pipe to the transcoder, while
5238 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5239 * to access such registers in transcoder EDP.
5240 */
5241#define PIPE_EDP_OFFSET 0x7f000
5242
f0f59a00 5243#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5244 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5245 dev_priv->info.display_mmio_offset)
a57c774a 5246
f0f59a00
VS
5247#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5248#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5249#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5250#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5251#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5252
756f85cf
PZ
5253#define _PIPE_MISC_A 0x70030
5254#define _PIPE_MISC_B 0x71030
5255#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5256#define PIPEMISC_DITHER_8_BPC (0<<5)
5257#define PIPEMISC_DITHER_10_BPC (1<<5)
5258#define PIPEMISC_DITHER_6_BPC (2<<5)
5259#define PIPEMISC_DITHER_12_BPC (3<<5)
5260#define PIPEMISC_DITHER_ENABLE (1<<4)
5261#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5262#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 5263#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5264
f0f59a00 5265#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 5266#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
5267#define PIPEB_HLINE_INT_EN (1<<28)
5268#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
5269#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5270#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5271#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 5272#define PIPE_PSR_INT_EN (1<<22)
7983117f 5273#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
5274#define PIPEA_HLINE_INT_EN (1<<20)
5275#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
5276#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5277#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 5278#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
5279#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5280#define PIPEC_HLINE_INT_EN (1<<12)
5281#define PIPEC_VBLANK_INT_EN (1<<11)
5282#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5283#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5284#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 5285
f0f59a00 5286#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
5287#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5288#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5289#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5290#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
5291#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5292#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5293#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5294#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5295#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5296#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5297#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5298#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5299#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
5300#define DPINVGTT_EN_MASK_CHV 0xfff0000
5301#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5302#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5303#define PLANEC_INVALID_GTT_STATUS (1<<9)
5304#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
5305#define CURSORB_INVALID_GTT_STATUS (1<<7)
5306#define CURSORA_INVALID_GTT_STATUS (1<<6)
5307#define SPRITED_INVALID_GTT_STATUS (1<<5)
5308#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5309#define PLANEB_INVALID_GTT_STATUS (1<<3)
5310#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5311#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5312#define PLANEA_INVALID_GTT_STATUS (1<<0)
5313#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5314#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5315
f0f59a00 5316#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5317#define DSPARB_CSTART_MASK (0x7f << 7)
5318#define DSPARB_CSTART_SHIFT 7
5319#define DSPARB_BSTART_MASK (0x7f)
5320#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5321#define DSPARB_BEND_SHIFT 9 /* on 855 */
5322#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5323#define DSPARB_SPRITEA_SHIFT_VLV 0
5324#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5325#define DSPARB_SPRITEB_SHIFT_VLV 8
5326#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5327#define DSPARB_SPRITEC_SHIFT_VLV 16
5328#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5329#define DSPARB_SPRITED_SHIFT_VLV 24
5330#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5331#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5332#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5333#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5334#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5335#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5336#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5337#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5338#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5339#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5340#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5341#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5342#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5343#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5344#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5345#define DSPARB_SPRITEE_SHIFT_VLV 0
5346#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5347#define DSPARB_SPRITEF_SHIFT_VLV 8
5348#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5349
0a560674 5350/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5351#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
5352#define DSPFW_SR_SHIFT 23
5353#define DSPFW_SR_MASK (0x1ff<<23)
5354#define DSPFW_CURSORB_SHIFT 16
5355#define DSPFW_CURSORB_MASK (0x3f<<16)
5356#define DSPFW_PLANEB_SHIFT 8
5357#define DSPFW_PLANEB_MASK (0x7f<<8)
5358#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5359#define DSPFW_PLANEA_SHIFT 0
5360#define DSPFW_PLANEA_MASK (0x7f<<0)
5361#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5362#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
5363#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5364#define DSPFW_FBC_SR_SHIFT 28
5365#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5366#define DSPFW_FBC_HPLL_SR_SHIFT 24
5367#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5368#define DSPFW_SPRITEB_SHIFT (16)
5369#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5370#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5371#define DSPFW_CURSORA_SHIFT 8
5372#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
5373#define DSPFW_PLANEC_OLD_SHIFT 0
5374#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
5375#define DSPFW_SPRITEA_SHIFT 0
5376#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5377#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5378#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 5379#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 5380#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 5381#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
5382#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5383#define DSPFW_HPLL_CURSOR_SHIFT 16
5384#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
5385#define DSPFW_HPLL_SR_SHIFT 0
5386#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5387
5388/* vlv/chv */
f0f59a00 5389#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
5390#define DSPFW_SPRITEB_WM1_SHIFT 16
5391#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5392#define DSPFW_CURSORA_WM1_SHIFT 8
5393#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5394#define DSPFW_SPRITEA_WM1_SHIFT 0
5395#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 5396#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
5397#define DSPFW_PLANEB_WM1_SHIFT 24
5398#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5399#define DSPFW_PLANEA_WM1_SHIFT 16
5400#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5401#define DSPFW_CURSORB_WM1_SHIFT 8
5402#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5403#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5404#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 5405#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
5406#define DSPFW_SR_WM1_SHIFT 0
5407#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
5408#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5409#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
5410#define DSPFW_SPRITED_WM1_SHIFT 24
5411#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5412#define DSPFW_SPRITED_SHIFT 16
15665979 5413#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
5414#define DSPFW_SPRITEC_WM1_SHIFT 8
5415#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5416#define DSPFW_SPRITEC_SHIFT 0
15665979 5417#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 5418#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
5419#define DSPFW_SPRITEF_WM1_SHIFT 24
5420#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5421#define DSPFW_SPRITEF_SHIFT 16
15665979 5422#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
5423#define DSPFW_SPRITEE_WM1_SHIFT 8
5424#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5425#define DSPFW_SPRITEE_SHIFT 0
15665979 5426#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 5427#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
5428#define DSPFW_PLANEC_WM1_SHIFT 24
5429#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5430#define DSPFW_PLANEC_SHIFT 16
15665979 5431#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
5432#define DSPFW_CURSORC_WM1_SHIFT 8
5433#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5434#define DSPFW_CURSORC_SHIFT 0
5435#define DSPFW_CURSORC_MASK (0x3f<<0)
5436
5437/* vlv/chv high order bits */
f0f59a00 5438#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5439#define DSPFW_SR_HI_SHIFT 24
ae80152d 5440#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5441#define DSPFW_SPRITEF_HI_SHIFT 23
5442#define DSPFW_SPRITEF_HI_MASK (1<<23)
5443#define DSPFW_SPRITEE_HI_SHIFT 22
5444#define DSPFW_SPRITEE_HI_MASK (1<<22)
5445#define DSPFW_PLANEC_HI_SHIFT 21
5446#define DSPFW_PLANEC_HI_MASK (1<<21)
5447#define DSPFW_SPRITED_HI_SHIFT 20
5448#define DSPFW_SPRITED_HI_MASK (1<<20)
5449#define DSPFW_SPRITEC_HI_SHIFT 16
5450#define DSPFW_SPRITEC_HI_MASK (1<<16)
5451#define DSPFW_PLANEB_HI_SHIFT 12
5452#define DSPFW_PLANEB_HI_MASK (1<<12)
5453#define DSPFW_SPRITEB_HI_SHIFT 8
5454#define DSPFW_SPRITEB_HI_MASK (1<<8)
5455#define DSPFW_SPRITEA_HI_SHIFT 4
5456#define DSPFW_SPRITEA_HI_MASK (1<<4)
5457#define DSPFW_PLANEA_HI_SHIFT 0
5458#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 5459#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5460#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 5461#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5462#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5463#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5464#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5465#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5466#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5467#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5468#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5469#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5470#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5471#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5472#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5473#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5474#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5475#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5476#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5477#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5478#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5479#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 5480
12a3c055 5481/* drain latency register values*/
f0f59a00 5482#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5483#define DDL_CURSOR_SHIFT 24
01e184cc 5484#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 5485#define DDL_PLANE_SHIFT 0
341c526f
VS
5486#define DDL_PRECISION_HIGH (1<<7)
5487#define DDL_PRECISION_LOW (0<<7)
0948c265 5488#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5489
f0f59a00 5490#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 5491#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 5492#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 5493
c231775c
VS
5494#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5495#define CBR_DPLLBMD_PIPE_C (1<<29)
5496#define CBR_DPLLBMD_PIPE_B (1<<18)
5497
7662c8bd 5498/* FIFO watermark sizes etc */
0e442c60 5499#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5500#define I915_FIFO_LINE_SIZE 64
5501#define I830_FIFO_LINE_SIZE 32
0e442c60 5502
ceb04246 5503#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5504#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5505#define I965_FIFO_SIZE 512
5506#define I945_FIFO_SIZE 127
7662c8bd 5507#define I915_FIFO_SIZE 95
dff33cfc 5508#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5509#define I830_FIFO_SIZE 95
0e442c60 5510
ceb04246 5511#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5512#define G4X_MAX_WM 0x3f
7662c8bd
SL
5513#define I915_MAX_WM 0x3f
5514
f2b115e6
AJ
5515#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5516#define PINEVIEW_FIFO_LINE_SIZE 64
5517#define PINEVIEW_MAX_WM 0x1ff
5518#define PINEVIEW_DFT_WM 0x3f
5519#define PINEVIEW_DFT_HPLLOFF_WM 0
5520#define PINEVIEW_GUARD_WM 10
5521#define PINEVIEW_CURSOR_FIFO 64
5522#define PINEVIEW_CURSOR_MAX_WM 0x3f
5523#define PINEVIEW_CURSOR_DFT_WM 0
5524#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5525
ceb04246 5526#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5527#define I965_CURSOR_FIFO 64
5528#define I965_CURSOR_MAX_WM 32
5529#define I965_CURSOR_DFT_WM 8
7f8a8569 5530
fae1267d 5531/* Watermark register definitions for SKL */
086f8e84
VS
5532#define _CUR_WM_A_0 0x70140
5533#define _CUR_WM_B_0 0x71140
5534#define _PLANE_WM_1_A_0 0x70240
5535#define _PLANE_WM_1_B_0 0x71240
5536#define _PLANE_WM_2_A_0 0x70340
5537#define _PLANE_WM_2_B_0 0x71340
5538#define _PLANE_WM_TRANS_1_A_0 0x70268
5539#define _PLANE_WM_TRANS_1_B_0 0x71268
5540#define _PLANE_WM_TRANS_2_A_0 0x70368
5541#define _PLANE_WM_TRANS_2_B_0 0x71368
5542#define _CUR_WM_TRANS_A_0 0x70168
5543#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5544#define PLANE_WM_EN (1 << 31)
5545#define PLANE_WM_LINES_SHIFT 14
5546#define PLANE_WM_LINES_MASK 0x1f
5547#define PLANE_WM_BLOCKS_MASK 0x3ff
5548
086f8e84 5549#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5550#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5551#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5552
086f8e84
VS
5553#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5554#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5555#define _PLANE_WM_BASE(pipe, plane) \
5556 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5557#define PLANE_WM(pipe, plane, level) \
f0f59a00 5558 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5559#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5560 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5561#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5562 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5563#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5564 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5565
7f8a8569 5566/* define the Watermark register on Ironlake */
f0f59a00 5567#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 5568#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 5569#define WM0_PIPE_PLANE_SHIFT 16
1996d624 5570#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 5571#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5572#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5573
f0f59a00
VS
5574#define WM0_PIPEB_ILK _MMIO(0x45104)
5575#define WM0_PIPEC_IVB _MMIO(0x45200)
5576#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
5577#define WM1_LP_SR_EN (1<<31)
5578#define WM1_LP_LATENCY_SHIFT 24
5579#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
5580#define WM1_LP_FBC_MASK (0xf<<20)
5581#define WM1_LP_FBC_SHIFT 20
416f4727 5582#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 5583#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 5584#define WM1_LP_SR_SHIFT 8
1996d624 5585#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5586#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 5587#define WM2_LP_EN (1<<31)
f0f59a00 5588#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 5589#define WM3_LP_EN (1<<31)
f0f59a00
VS
5590#define WM1S_LP_ILK _MMIO(0x45120)
5591#define WM2S_LP_IVB _MMIO(0x45124)
5592#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 5593#define WM1S_LP_EN (1<<31)
7f8a8569 5594
cca32e9a
PZ
5595#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5596 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5597 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5598
7f8a8569 5599/* Memory latency timer register */
f0f59a00 5600#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5601#define MLTR_WM1_SHIFT 0
5602#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5603/* the unit of memory self-refresh latency time is 0.5us */
5604#define ILK_SRLT_MASK 0x3f
5605
1398261a
YL
5606
5607/* the address where we get all kinds of latency value */
f0f59a00 5608#define SSKPD _MMIO(0x5d10)
1398261a
YL
5609#define SSKPD_WM_MASK 0x3f
5610#define SSKPD_WM0_SHIFT 0
5611#define SSKPD_WM1_SHIFT 8
5612#define SSKPD_WM2_SHIFT 16
5613#define SSKPD_WM3_SHIFT 24
5614
585fb111
JB
5615/*
5616 * The two pipe frame counter registers are not synchronized, so
5617 * reading a stable value is somewhat tricky. The following code
5618 * should work:
5619 *
5620 * do {
5621 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5622 * PIPE_FRAME_HIGH_SHIFT;
5623 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5624 * PIPE_FRAME_LOW_SHIFT);
5625 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5626 * PIPE_FRAME_HIGH_SHIFT);
5627 * } while (high1 != high2);
5628 * frame = (high1 << 8) | low1;
5629 */
25a2e2d0 5630#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5631#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5632#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5633#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5634#define PIPE_FRAME_LOW_MASK 0xff000000
5635#define PIPE_FRAME_LOW_SHIFT 24
5636#define PIPE_PIXEL_MASK 0x00ffffff
5637#define PIPE_PIXEL_SHIFT 0
9880b7a5 5638/* GM45+ just has to be different */
fd8f507c
VS
5639#define _PIPEA_FRMCOUNT_G4X 0x70040
5640#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5641#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5642#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5643
5644/* Cursor A & B regs */
5efb3e28 5645#define _CURACNTR 0x70080
14b60391
JB
5646/* Old style CUR*CNTR flags (desktop 8xx) */
5647#define CURSOR_ENABLE 0x80000000
5648#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
5649#define CURSOR_STRIDE_SHIFT 28
5650#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 5651#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
5652#define CURSOR_FORMAT_SHIFT 24
5653#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5654#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5655#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5656#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5657#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5658#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5659/* New style CUR*CNTR flags */
5660#define CURSOR_MODE 0x27
585fb111 5661#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
5662#define CURSOR_MODE_128_32B_AX 0x02
5663#define CURSOR_MODE_256_32B_AX 0x03
585fb111 5664#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
5665#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5666#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 5667#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
d509e28b 5668#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 5669#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 5670#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 5671#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5672#define _CURABASE 0x70084
5673#define _CURAPOS 0x70088
585fb111
JB
5674#define CURSOR_POS_MASK 0x007FF
5675#define CURSOR_POS_SIGN 0x8000
5676#define CURSOR_X_SHIFT 0
5677#define CURSOR_Y_SHIFT 16
024faac7
VS
5678#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5679#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5680#define CUR_FBC_CTL_EN (1 << 31)
5efb3e28
VS
5681#define _CURBCNTR 0x700c0
5682#define _CURBBASE 0x700c4
5683#define _CURBPOS 0x700c8
585fb111 5684
65a21cd6
JB
5685#define _CURBCNTR_IVB 0x71080
5686#define _CURBBASE_IVB 0x71084
5687#define _CURBPOS_IVB 0x71088
5688
f0f59a00 5689#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5690 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5691 dev_priv->info.display_mmio_offset)
5692
5693#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5694#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5695#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 5696#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
c4a1d9e4 5697
5efb3e28
VS
5698#define CURSOR_A_OFFSET 0x70080
5699#define CURSOR_B_OFFSET 0x700c0
5700#define CHV_CURSOR_C_OFFSET 0x700e0
5701#define IVB_CURSOR_B_OFFSET 0x71080
5702#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 5703
585fb111 5704/* Display A control */
a57c774a 5705#define _DSPACNTR 0x70180
585fb111
JB
5706#define DISPLAY_PLANE_ENABLE (1<<31)
5707#define DISPLAY_PLANE_DISABLE 0
5708#define DISPPLANE_GAMMA_ENABLE (1<<30)
5709#define DISPPLANE_GAMMA_DISABLE 0
5710#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 5711#define DISPPLANE_YUV422 (0x0<<26)
585fb111 5712#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
5713#define DISPPLANE_BGRA555 (0x3<<26)
5714#define DISPPLANE_BGRX555 (0x4<<26)
5715#define DISPPLANE_BGRX565 (0x5<<26)
5716#define DISPPLANE_BGRX888 (0x6<<26)
5717#define DISPPLANE_BGRA888 (0x7<<26)
5718#define DISPPLANE_RGBX101010 (0x8<<26)
5719#define DISPPLANE_RGBA101010 (0x9<<26)
5720#define DISPPLANE_BGRX101010 (0xa<<26)
5721#define DISPPLANE_RGBX161616 (0xc<<26)
5722#define DISPPLANE_RGBX888 (0xe<<26)
5723#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
5724#define DISPPLANE_STEREO_ENABLE (1<<25)
5725#define DISPPLANE_STEREO_DISABLE 0
86d3efce 5726#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
5727#define DISPPLANE_SEL_PIPE_SHIFT 24
5728#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
d509e28b 5729#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
5730#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5731#define DISPPLANE_SRC_KEY_DISABLE 0
5732#define DISPPLANE_LINE_DOUBLE (1<<20)
5733#define DISPPLANE_NO_LINE_DOUBLE 0
5734#define DISPPLANE_STEREO_POLARITY_FIRST 0
5735#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
5736#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5737#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 5738#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 5739#define DISPPLANE_TILED (1<<10)
c14b0485 5740#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
5741#define _DSPAADDR 0x70184
5742#define _DSPASTRIDE 0x70188
5743#define _DSPAPOS 0x7018C /* reserved */
5744#define _DSPASIZE 0x70190
5745#define _DSPASURF 0x7019C /* 965+ only */
5746#define _DSPATILEOFF 0x701A4 /* 965+ only */
5747#define _DSPAOFFSET 0x701A4 /* HSW */
5748#define _DSPASURFLIVE 0x701AC
5749
f0f59a00
VS
5750#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5751#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5752#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5753#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5754#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5755#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5756#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5757#define DSPLINOFF(plane) DSPADDR(plane)
5758#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5759#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 5760
c14b0485
VS
5761/* CHV pipe B blender and primary plane */
5762#define _CHV_BLEND_A 0x60a00
5763#define CHV_BLEND_LEGACY (0<<30)
5764#define CHV_BLEND_ANDROID (1<<30)
5765#define CHV_BLEND_MPO (2<<30)
5766#define CHV_BLEND_MASK (3<<30)
5767#define _CHV_CANVAS_A 0x60a04
5768#define _PRIMPOS_A 0x60a08
5769#define _PRIMSIZE_A 0x60a0c
5770#define _PRIMCNSTALPHA_A 0x60a10
5771#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5772
f0f59a00
VS
5773#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5774#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5775#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5776#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5777#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 5778
446f2545
AR
5779/* Display/Sprite base address macros */
5780#define DISP_BASEADDR_MASK (0xfffff000)
5781#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5782#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 5783
85fa792b
VS
5784/*
5785 * VBIOS flags
5786 * gen2:
5787 * [00:06] alm,mgm
5788 * [10:16] all
5789 * [30:32] alm,mgm
5790 * gen3+:
5791 * [00:0f] all
5792 * [10:1f] all
5793 * [30:32] all
5794 */
f0f59a00
VS
5795#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5796#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5797#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5798#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
5799
5800/* Pipe B */
5c969aa7
DL
5801#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5802#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5803#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
5804#define _PIPEBFRAMEHIGH 0x71040
5805#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
5806#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5807#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 5808
585fb111
JB
5809
5810/* Display B control */
5c969aa7 5811#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
5812#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5813#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5814#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5815#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
5816#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5817#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5818#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5819#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5820#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5821#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5822#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5823#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 5824
b840d907
JB
5825/* Sprite A control */
5826#define _DVSACNTR 0x72180
5827#define DVS_ENABLE (1<<31)
5828#define DVS_GAMMA_ENABLE (1<<30)
5829#define DVS_PIXFORMAT_MASK (3<<25)
5830#define DVS_FORMAT_YUV422 (0<<25)
5831#define DVS_FORMAT_RGBX101010 (1<<25)
5832#define DVS_FORMAT_RGBX888 (2<<25)
5833#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 5834#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 5835#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 5836#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
5837#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5838#define DVS_YUV_ORDER_YUYV (0<<16)
5839#define DVS_YUV_ORDER_UYVY (1<<16)
5840#define DVS_YUV_ORDER_YVYU (2<<16)
5841#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 5842#define DVS_ROTATE_180 (1<<15)
b840d907
JB
5843#define DVS_DEST_KEY (1<<2)
5844#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5845#define DVS_TILED (1<<10)
5846#define _DVSALINOFF 0x72184
5847#define _DVSASTRIDE 0x72188
5848#define _DVSAPOS 0x7218c
5849#define _DVSASIZE 0x72190
5850#define _DVSAKEYVAL 0x72194
5851#define _DVSAKEYMSK 0x72198
5852#define _DVSASURF 0x7219c
5853#define _DVSAKEYMAXVAL 0x721a0
5854#define _DVSATILEOFF 0x721a4
5855#define _DVSASURFLIVE 0x721ac
5856#define _DVSASCALE 0x72204
5857#define DVS_SCALE_ENABLE (1<<31)
5858#define DVS_FILTER_MASK (3<<29)
5859#define DVS_FILTER_MEDIUM (0<<29)
5860#define DVS_FILTER_ENHANCING (1<<29)
5861#define DVS_FILTER_SOFTENING (2<<29)
5862#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5863#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5864#define _DVSAGAMC 0x72300
5865
5866#define _DVSBCNTR 0x73180
5867#define _DVSBLINOFF 0x73184
5868#define _DVSBSTRIDE 0x73188
5869#define _DVSBPOS 0x7318c
5870#define _DVSBSIZE 0x73190
5871#define _DVSBKEYVAL 0x73194
5872#define _DVSBKEYMSK 0x73198
5873#define _DVSBSURF 0x7319c
5874#define _DVSBKEYMAXVAL 0x731a0
5875#define _DVSBTILEOFF 0x731a4
5876#define _DVSBSURFLIVE 0x731ac
5877#define _DVSBSCALE 0x73204
5878#define _DVSBGAMC 0x73300
5879
f0f59a00
VS
5880#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5881#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5882#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5883#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5884#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5885#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5886#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5887#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5888#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5889#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5890#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5891#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
5892
5893#define _SPRA_CTL 0x70280
5894#define SPRITE_ENABLE (1<<31)
5895#define SPRITE_GAMMA_ENABLE (1<<30)
5896#define SPRITE_PIXFORMAT_MASK (7<<25)
5897#define SPRITE_FORMAT_YUV422 (0<<25)
5898#define SPRITE_FORMAT_RGBX101010 (1<<25)
5899#define SPRITE_FORMAT_RGBX888 (2<<25)
5900#define SPRITE_FORMAT_RGBX161616 (3<<25)
5901#define SPRITE_FORMAT_YUV444 (4<<25)
5902#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5903#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5904#define SPRITE_SOURCE_KEY (1<<22)
5905#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5906#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5907#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5908#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5909#define SPRITE_YUV_ORDER_YUYV (0<<16)
5910#define SPRITE_YUV_ORDER_UYVY (1<<16)
5911#define SPRITE_YUV_ORDER_YVYU (2<<16)
5912#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5913#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5914#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5915#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5916#define SPRITE_TILED (1<<10)
5917#define SPRITE_DEST_KEY (1<<2)
5918#define _SPRA_LINOFF 0x70284
5919#define _SPRA_STRIDE 0x70288
5920#define _SPRA_POS 0x7028c
5921#define _SPRA_SIZE 0x70290
5922#define _SPRA_KEYVAL 0x70294
5923#define _SPRA_KEYMSK 0x70298
5924#define _SPRA_SURF 0x7029c
5925#define _SPRA_KEYMAX 0x702a0
5926#define _SPRA_TILEOFF 0x702a4
c54173a8 5927#define _SPRA_OFFSET 0x702a4
32ae46bf 5928#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
5929#define _SPRA_SCALE 0x70304
5930#define SPRITE_SCALE_ENABLE (1<<31)
5931#define SPRITE_FILTER_MASK (3<<29)
5932#define SPRITE_FILTER_MEDIUM (0<<29)
5933#define SPRITE_FILTER_ENHANCING (1<<29)
5934#define SPRITE_FILTER_SOFTENING (2<<29)
5935#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5936#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5937#define _SPRA_GAMC 0x70400
5938
5939#define _SPRB_CTL 0x71280
5940#define _SPRB_LINOFF 0x71284
5941#define _SPRB_STRIDE 0x71288
5942#define _SPRB_POS 0x7128c
5943#define _SPRB_SIZE 0x71290
5944#define _SPRB_KEYVAL 0x71294
5945#define _SPRB_KEYMSK 0x71298
5946#define _SPRB_SURF 0x7129c
5947#define _SPRB_KEYMAX 0x712a0
5948#define _SPRB_TILEOFF 0x712a4
c54173a8 5949#define _SPRB_OFFSET 0x712a4
32ae46bf 5950#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
5951#define _SPRB_SCALE 0x71304
5952#define _SPRB_GAMC 0x71400
5953
f0f59a00
VS
5954#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5955#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5956#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5957#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5958#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5959#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5960#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5961#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5962#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5963#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5964#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5965#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5966#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5967#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 5968
921c3b67 5969#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 5970#define SP_ENABLE (1<<31)
4ea67bc7 5971#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
5972#define SP_PIXFORMAT_MASK (0xf<<26)
5973#define SP_FORMAT_YUV422 (0<<26)
5974#define SP_FORMAT_BGR565 (5<<26)
5975#define SP_FORMAT_BGRX8888 (6<<26)
5976#define SP_FORMAT_BGRA8888 (7<<26)
5977#define SP_FORMAT_RGBX1010102 (8<<26)
5978#define SP_FORMAT_RGBA1010102 (9<<26)
5979#define SP_FORMAT_RGBX8888 (0xe<<26)
5980#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 5981#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
5982#define SP_SOURCE_KEY (1<<22)
5983#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5984#define SP_YUV_ORDER_YUYV (0<<16)
5985#define SP_YUV_ORDER_UYVY (1<<16)
5986#define SP_YUV_ORDER_YVYU (2<<16)
5987#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 5988#define SP_ROTATE_180 (1<<15)
7f1f3851 5989#define SP_TILED (1<<10)
c14b0485 5990#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
5991#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5992#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5993#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5994#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5995#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5996#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5997#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5998#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5999#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6000#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 6001#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
6002#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6003
6004#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6005#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6006#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6007#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6008#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6009#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6010#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6011#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6012#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6013#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6014#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6015#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6016
83c04a62
VS
6017#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6018 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6019
6020#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6021#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6022#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6023#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6024#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6025#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6026#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6027#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6028#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6029#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6030#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6031#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6032
6ca2aeb2
VS
6033/*
6034 * CHV pipe B sprite CSC
6035 *
6036 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6037 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6038 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6039 */
83c04a62
VS
6040#define _MMIO_CHV_SPCSC(plane_id, reg) \
6041 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6042
6043#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6044#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6045#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6046#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6047#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6048
83c04a62
VS
6049#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6050#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6051#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6052#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6053#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6054#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6055#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6056
83c04a62
VS
6057#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6058#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6059#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6060#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6061#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6062
83c04a62
VS
6063#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6064#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6065#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6066#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6067#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6068
70d21f0e
DL
6069/* Skylake plane registers */
6070
6071#define _PLANE_CTL_1_A 0x70180
6072#define _PLANE_CTL_2_A 0x70280
6073#define _PLANE_CTL_3_A 0x70380
6074#define PLANE_CTL_ENABLE (1 << 31)
6075#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
6076#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6077#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6078#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6079#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6080#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6081#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6082#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6083#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6084#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
6085#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
6086#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6087#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6088#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
6089#define PLANE_CTL_ORDER_BGRX (0 << 20)
6090#define PLANE_CTL_ORDER_RGBX (1 << 20)
6091#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6092#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6093#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6094#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6095#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6096#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6097#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
6098#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
6099#define PLANE_CTL_TILED_MASK (0x7 << 10)
6100#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6101#define PLANE_CTL_TILED_X ( 1 << 10)
6102#define PLANE_CTL_TILED_Y ( 4 << 10)
6103#define PLANE_CTL_TILED_YF ( 5 << 10)
6104#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
6105#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6106#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6107#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
6108#define PLANE_CTL_ROTATE_MASK 0x3
6109#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6110#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6111#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6112#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6113#define _PLANE_STRIDE_1_A 0x70188
6114#define _PLANE_STRIDE_2_A 0x70288
6115#define _PLANE_STRIDE_3_A 0x70388
6116#define _PLANE_POS_1_A 0x7018c
6117#define _PLANE_POS_2_A 0x7028c
6118#define _PLANE_POS_3_A 0x7038c
6119#define _PLANE_SIZE_1_A 0x70190
6120#define _PLANE_SIZE_2_A 0x70290
6121#define _PLANE_SIZE_3_A 0x70390
6122#define _PLANE_SURF_1_A 0x7019c
6123#define _PLANE_SURF_2_A 0x7029c
6124#define _PLANE_SURF_3_A 0x7039c
6125#define _PLANE_OFFSET_1_A 0x701a4
6126#define _PLANE_OFFSET_2_A 0x702a4
6127#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6128#define _PLANE_KEYVAL_1_A 0x70194
6129#define _PLANE_KEYVAL_2_A 0x70294
6130#define _PLANE_KEYMSK_1_A 0x70198
6131#define _PLANE_KEYMSK_2_A 0x70298
6132#define _PLANE_KEYMAX_1_A 0x701a0
6133#define _PLANE_KEYMAX_2_A 0x702a0
47f9ea8b
ACO
6134#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6135#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6136#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6137#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
6138#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
6139#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
8211bd5b
DL
6140#define _PLANE_BUF_CFG_1_A 0x7027c
6141#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6142#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6143#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6144
47f9ea8b 6145
70d21f0e
DL
6146#define _PLANE_CTL_1_B 0x71180
6147#define _PLANE_CTL_2_B 0x71280
6148#define _PLANE_CTL_3_B 0x71380
6149#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6150#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6151#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6152#define PLANE_CTL(pipe, plane) \
f0f59a00 6153 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6154
6155#define _PLANE_STRIDE_1_B 0x71188
6156#define _PLANE_STRIDE_2_B 0x71288
6157#define _PLANE_STRIDE_3_B 0x71388
6158#define _PLANE_STRIDE_1(pipe) \
6159 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6160#define _PLANE_STRIDE_2(pipe) \
6161 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6162#define _PLANE_STRIDE_3(pipe) \
6163 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6164#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6165 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6166
6167#define _PLANE_POS_1_B 0x7118c
6168#define _PLANE_POS_2_B 0x7128c
6169#define _PLANE_POS_3_B 0x7138c
6170#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6171#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6172#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6173#define PLANE_POS(pipe, plane) \
f0f59a00 6174 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6175
6176#define _PLANE_SIZE_1_B 0x71190
6177#define _PLANE_SIZE_2_B 0x71290
6178#define _PLANE_SIZE_3_B 0x71390
6179#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6180#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6181#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6182#define PLANE_SIZE(pipe, plane) \
f0f59a00 6183 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6184
6185#define _PLANE_SURF_1_B 0x7119c
6186#define _PLANE_SURF_2_B 0x7129c
6187#define _PLANE_SURF_3_B 0x7139c
6188#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6189#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6190#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6191#define PLANE_SURF(pipe, plane) \
f0f59a00 6192 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6193
6194#define _PLANE_OFFSET_1_B 0x711a4
6195#define _PLANE_OFFSET_2_B 0x712a4
6196#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6197#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6198#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6199 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6200
dc2a41b4
DL
6201#define _PLANE_KEYVAL_1_B 0x71194
6202#define _PLANE_KEYVAL_2_B 0x71294
6203#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6204#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6205#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6206 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6207
6208#define _PLANE_KEYMSK_1_B 0x71198
6209#define _PLANE_KEYMSK_2_B 0x71298
6210#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6211#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6212#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6213 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6214
6215#define _PLANE_KEYMAX_1_B 0x711a0
6216#define _PLANE_KEYMAX_2_B 0x712a0
6217#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6218#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6219#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6220 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6221
8211bd5b
DL
6222#define _PLANE_BUF_CFG_1_B 0x7127c
6223#define _PLANE_BUF_CFG_2_B 0x7137c
6224#define _PLANE_BUF_CFG_1(pipe) \
6225 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6226#define _PLANE_BUF_CFG_2(pipe) \
6227 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6228#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6229 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6230
2cd601c6
CK
6231#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6232#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6233#define _PLANE_NV12_BUF_CFG_1(pipe) \
6234 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6235#define _PLANE_NV12_BUF_CFG_2(pipe) \
6236 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6237#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6238 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6239
47f9ea8b
ACO
6240#define _PLANE_COLOR_CTL_1_B 0x711CC
6241#define _PLANE_COLOR_CTL_2_B 0x712CC
6242#define _PLANE_COLOR_CTL_3_B 0x713CC
6243#define _PLANE_COLOR_CTL_1(pipe) \
6244 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6245#define _PLANE_COLOR_CTL_2(pipe) \
6246 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6247#define PLANE_COLOR_CTL(pipe, plane) \
6248 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6249
6250#/* SKL new cursor registers */
8211bd5b
DL
6251#define _CUR_BUF_CFG_A 0x7017c
6252#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6253#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6254
585fb111 6255/* VBIOS regs */
f0f59a00 6256#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6257# define VGA_DISP_DISABLE (1 << 31)
6258# define VGA_2X_MODE (1 << 30)
6259# define VGA_PIPE_B_SELECT (1 << 29)
6260
f0f59a00 6261#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6262
f2b115e6 6263/* Ironlake */
b9055052 6264
f0f59a00 6265#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6266
f0f59a00 6267#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6268#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6269#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6270#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6271#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6272#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6273#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6274#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6275#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6276#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6277#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6278
6279/* refresh rate hardware control */
f0f59a00 6280#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6281#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6282#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6283
f0f59a00 6284#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6285#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6286#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6287#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6288#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6289#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6290#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6291
f0f59a00 6292#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6293# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6294# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6295
f0f59a00 6296#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6297# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6298
f0f59a00 6299#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
6300#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6301#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6302#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6303
6304
a57c774a 6305#define _PIPEA_DATA_M1 0x60030
5eddb70b 6306#define PIPE_DATA_M1_OFFSET 0
a57c774a 6307#define _PIPEA_DATA_N1 0x60034
5eddb70b 6308#define PIPE_DATA_N1_OFFSET 0
b9055052 6309
a57c774a 6310#define _PIPEA_DATA_M2 0x60038
5eddb70b 6311#define PIPE_DATA_M2_OFFSET 0
a57c774a 6312#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6313#define PIPE_DATA_N2_OFFSET 0
b9055052 6314
a57c774a 6315#define _PIPEA_LINK_M1 0x60040
5eddb70b 6316#define PIPE_LINK_M1_OFFSET 0
a57c774a 6317#define _PIPEA_LINK_N1 0x60044
5eddb70b 6318#define PIPE_LINK_N1_OFFSET 0
b9055052 6319
a57c774a 6320#define _PIPEA_LINK_M2 0x60048
5eddb70b 6321#define PIPE_LINK_M2_OFFSET 0
a57c774a 6322#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6323#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6324
6325/* PIPEB timing regs are same start from 0x61000 */
6326
a57c774a
AK
6327#define _PIPEB_DATA_M1 0x61030
6328#define _PIPEB_DATA_N1 0x61034
6329#define _PIPEB_DATA_M2 0x61038
6330#define _PIPEB_DATA_N2 0x6103c
6331#define _PIPEB_LINK_M1 0x61040
6332#define _PIPEB_LINK_N1 0x61044
6333#define _PIPEB_LINK_M2 0x61048
6334#define _PIPEB_LINK_N2 0x6104c
6335
f0f59a00
VS
6336#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6337#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6338#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6339#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6340#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6341#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6342#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6343#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6344
6345/* CPU panel fitter */
9db4a9c7
JB
6346/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6347#define _PFA_CTL_1 0x68080
6348#define _PFB_CTL_1 0x68880
b9055052 6349#define PF_ENABLE (1<<31)
13888d78
PZ
6350#define PF_PIPE_SEL_MASK_IVB (3<<29)
6351#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
6352#define PF_FILTER_MASK (3<<23)
6353#define PF_FILTER_PROGRAMMED (0<<23)
6354#define PF_FILTER_MED_3x3 (1<<23)
6355#define PF_FILTER_EDGE_ENHANCE (2<<23)
6356#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
6357#define _PFA_WIN_SZ 0x68074
6358#define _PFB_WIN_SZ 0x68874
6359#define _PFA_WIN_POS 0x68070
6360#define _PFB_WIN_POS 0x68870
6361#define _PFA_VSCALE 0x68084
6362#define _PFB_VSCALE 0x68884
6363#define _PFA_HSCALE 0x68090
6364#define _PFB_HSCALE 0x68890
6365
f0f59a00
VS
6366#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6367#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6368#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6369#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6370#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6371
bd2e244f
JB
6372#define _PSA_CTL 0x68180
6373#define _PSB_CTL 0x68980
6374#define PS_ENABLE (1<<31)
6375#define _PSA_WIN_SZ 0x68174
6376#define _PSB_WIN_SZ 0x68974
6377#define _PSA_WIN_POS 0x68170
6378#define _PSB_WIN_POS 0x68970
6379
f0f59a00
VS
6380#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6381#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6382#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6383
1c9a2d4a
CK
6384/*
6385 * Skylake scalers
6386 */
6387#define _PS_1A_CTRL 0x68180
6388#define _PS_2A_CTRL 0x68280
6389#define _PS_1B_CTRL 0x68980
6390#define _PS_2B_CTRL 0x68A80
6391#define _PS_1C_CTRL 0x69180
6392#define PS_SCALER_EN (1 << 31)
6393#define PS_SCALER_MODE_MASK (3 << 28)
6394#define PS_SCALER_MODE_DYN (0 << 28)
6395#define PS_SCALER_MODE_HQ (1 << 28)
6396#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6397#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6398#define PS_FILTER_MASK (3 << 23)
6399#define PS_FILTER_MEDIUM (0 << 23)
6400#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6401#define PS_FILTER_BILINEAR (3 << 23)
6402#define PS_VERT3TAP (1 << 21)
6403#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6404#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6405#define PS_PWRUP_PROGRESS (1 << 17)
6406#define PS_V_FILTER_BYPASS (1 << 8)
6407#define PS_VADAPT_EN (1 << 7)
6408#define PS_VADAPT_MODE_MASK (3 << 5)
6409#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6410#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6411#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6412
6413#define _PS_PWR_GATE_1A 0x68160
6414#define _PS_PWR_GATE_2A 0x68260
6415#define _PS_PWR_GATE_1B 0x68960
6416#define _PS_PWR_GATE_2B 0x68A60
6417#define _PS_PWR_GATE_1C 0x69160
6418#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6419#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6420#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6421#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6422#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6423#define PS_PWR_GATE_SLPEN_8 0
6424#define PS_PWR_GATE_SLPEN_16 1
6425#define PS_PWR_GATE_SLPEN_24 2
6426#define PS_PWR_GATE_SLPEN_32 3
6427
6428#define _PS_WIN_POS_1A 0x68170
6429#define _PS_WIN_POS_2A 0x68270
6430#define _PS_WIN_POS_1B 0x68970
6431#define _PS_WIN_POS_2B 0x68A70
6432#define _PS_WIN_POS_1C 0x69170
6433
6434#define _PS_WIN_SZ_1A 0x68174
6435#define _PS_WIN_SZ_2A 0x68274
6436#define _PS_WIN_SZ_1B 0x68974
6437#define _PS_WIN_SZ_2B 0x68A74
6438#define _PS_WIN_SZ_1C 0x69174
6439
6440#define _PS_VSCALE_1A 0x68184
6441#define _PS_VSCALE_2A 0x68284
6442#define _PS_VSCALE_1B 0x68984
6443#define _PS_VSCALE_2B 0x68A84
6444#define _PS_VSCALE_1C 0x69184
6445
6446#define _PS_HSCALE_1A 0x68190
6447#define _PS_HSCALE_2A 0x68290
6448#define _PS_HSCALE_1B 0x68990
6449#define _PS_HSCALE_2B 0x68A90
6450#define _PS_HSCALE_1C 0x69190
6451
6452#define _PS_VPHASE_1A 0x68188
6453#define _PS_VPHASE_2A 0x68288
6454#define _PS_VPHASE_1B 0x68988
6455#define _PS_VPHASE_2B 0x68A88
6456#define _PS_VPHASE_1C 0x69188
6457
6458#define _PS_HPHASE_1A 0x68194
6459#define _PS_HPHASE_2A 0x68294
6460#define _PS_HPHASE_1B 0x68994
6461#define _PS_HPHASE_2B 0x68A94
6462#define _PS_HPHASE_1C 0x69194
6463
6464#define _PS_ECC_STAT_1A 0x681D0
6465#define _PS_ECC_STAT_2A 0x682D0
6466#define _PS_ECC_STAT_1B 0x689D0
6467#define _PS_ECC_STAT_2B 0x68AD0
6468#define _PS_ECC_STAT_1C 0x691D0
6469
6470#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 6471#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6472 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6473 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6474#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6475 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6476 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6477#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6478 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6479 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6480#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6481 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6482 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6483#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6484 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6485 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6486#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6487 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6488 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6489#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6490 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6491 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6492#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6493 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6494 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6495#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6496 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6497 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6498
b9055052 6499/* legacy palette */
9db4a9c7
JB
6500#define _LGC_PALETTE_A 0x4a000
6501#define _LGC_PALETTE_B 0x4a800
f0f59a00 6502#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6503
42db64ef
PZ
6504#define _GAMMA_MODE_A 0x4a480
6505#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6506#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6507#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6508#define GAMMA_MODE_MODE_8BIT (0 << 0)
6509#define GAMMA_MODE_MODE_10BIT (1 << 0)
6510#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6511#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6512
8337206d 6513/* DMC/CSR */
f0f59a00 6514#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
6515#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6516#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
6517#define CSR_SSP_BASE _MMIO(0x8F074)
6518#define CSR_HTP_SKL _MMIO(0x8F004)
6519#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
6520#define CSR_LAST_WRITE_VALUE 0xc003b400
6521/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6522#define CSR_MMIO_START_RANGE 0x80000
6523#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
6524#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6525#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6526#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 6527
b9055052
ZW
6528/* interrupts */
6529#define DE_MASTER_IRQ_CONTROL (1 << 31)
6530#define DE_SPRITEB_FLIP_DONE (1 << 29)
6531#define DE_SPRITEA_FLIP_DONE (1 << 28)
6532#define DE_PLANEB_FLIP_DONE (1 << 27)
6533#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 6534#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
6535#define DE_PCU_EVENT (1 << 25)
6536#define DE_GTT_FAULT (1 << 24)
6537#define DE_POISON (1 << 23)
6538#define DE_PERFORM_COUNTER (1 << 22)
6539#define DE_PCH_EVENT (1 << 21)
6540#define DE_AUX_CHANNEL_A (1 << 20)
6541#define DE_DP_A_HOTPLUG (1 << 19)
6542#define DE_GSE (1 << 18)
6543#define DE_PIPEB_VBLANK (1 << 15)
6544#define DE_PIPEB_EVEN_FIELD (1 << 14)
6545#define DE_PIPEB_ODD_FIELD (1 << 13)
6546#define DE_PIPEB_LINE_COMPARE (1 << 12)
6547#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 6548#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
6549#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6550#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 6551#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
6552#define DE_PIPEA_EVEN_FIELD (1 << 6)
6553#define DE_PIPEA_ODD_FIELD (1 << 5)
6554#define DE_PIPEA_LINE_COMPARE (1 << 4)
6555#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 6556#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 6557#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 6558#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 6559#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 6560
b1f14ad0 6561/* More Ivybridge lolz */
8664281b 6562#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
6563#define DE_GSE_IVB (1<<29)
6564#define DE_PCH_EVENT_IVB (1<<28)
6565#define DE_DP_A_HOTPLUG_IVB (1<<27)
6566#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
6567#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6568#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6569#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 6570#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 6571#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 6572#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
6573#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6574#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 6575#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 6576#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 6577#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 6578
f0f59a00 6579#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
6580#define MASTER_INTERRUPT_ENABLE (1<<31)
6581
f0f59a00
VS
6582#define DEISR _MMIO(0x44000)
6583#define DEIMR _MMIO(0x44004)
6584#define DEIIR _MMIO(0x44008)
6585#define DEIER _MMIO(0x4400c)
b9055052 6586
f0f59a00
VS
6587#define GTISR _MMIO(0x44010)
6588#define GTIMR _MMIO(0x44014)
6589#define GTIIR _MMIO(0x44018)
6590#define GTIER _MMIO(0x4401c)
b9055052 6591
f0f59a00 6592#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
6593#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6594#define GEN8_PCU_IRQ (1<<30)
6595#define GEN8_DE_PCH_IRQ (1<<23)
6596#define GEN8_DE_MISC_IRQ (1<<22)
6597#define GEN8_DE_PORT_IRQ (1<<20)
6598#define GEN8_DE_PIPE_C_IRQ (1<<18)
6599#define GEN8_DE_PIPE_B_IRQ (1<<17)
6600#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 6601#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 6602#define GEN8_GT_VECS_IRQ (1<<6)
26705e20 6603#define GEN8_GT_GUC_IRQ (1<<5)
0961021a 6604#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
6605#define GEN8_GT_VCS2_IRQ (1<<3)
6606#define GEN8_GT_VCS1_IRQ (1<<2)
6607#define GEN8_GT_BCS_IRQ (1<<1)
6608#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 6609
f0f59a00
VS
6610#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6611#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6612#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6613#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 6614
26705e20
SAK
6615#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6616#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6617#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6618#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6619#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6620#define GEN9_GUC_DB_RING_EVENT (1<<26)
6621#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6622#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6623#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6624
abd58f01 6625#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 6626#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 6627#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 6628#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 6629#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 6630#define GEN8_WD_IRQ_SHIFT 16
abd58f01 6631
f0f59a00
VS
6632#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6633#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6634#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6635#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 6636#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
6637#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6638#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6639#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6640#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6641#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6642#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 6643#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
6644#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6645#define GEN8_PIPE_VSYNC (1 << 1)
6646#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 6647#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 6648#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
6649#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6650#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6651#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 6652#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
6653#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6654#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6655#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 6656#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
6657#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6658 (GEN8_PIPE_CURSOR_FAULT | \
6659 GEN8_PIPE_SPRITE_FAULT | \
6660 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
6661#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6662 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 6663 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
6664 GEN9_PIPE_PLANE3_FAULT | \
6665 GEN9_PIPE_PLANE2_FAULT | \
6666 GEN9_PIPE_PLANE1_FAULT)
abd58f01 6667
f0f59a00
VS
6668#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6669#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6670#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6671#define GEN8_DE_PORT_IER _MMIO(0x4444c)
88e04703
JB
6672#define GEN9_AUX_CHANNEL_D (1 << 27)
6673#define GEN9_AUX_CHANNEL_C (1 << 26)
6674#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
6675#define BXT_DE_PORT_HP_DDIC (1 << 5)
6676#define BXT_DE_PORT_HP_DDIB (1 << 4)
6677#define BXT_DE_PORT_HP_DDIA (1 << 3)
6678#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6679 BXT_DE_PORT_HP_DDIB | \
6680 BXT_DE_PORT_HP_DDIC)
6681#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 6682#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 6683#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 6684
f0f59a00
VS
6685#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6686#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6687#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6688#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01
BW
6689#define GEN8_DE_MISC_GSE (1 << 27)
6690
f0f59a00
VS
6691#define GEN8_PCU_ISR _MMIO(0x444e0)
6692#define GEN8_PCU_IMR _MMIO(0x444e4)
6693#define GEN8_PCU_IIR _MMIO(0x444e8)
6694#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 6695
f0f59a00 6696#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
6697/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6698#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
6699#define ILK_DPARB_GATE (1<<22)
6700#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 6701#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
6702#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6703#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6704#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 6705#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
6706#define ILK_HDCP_DISABLE (1 << 25)
6707#define ILK_eDP_A_DISABLE (1 << 24)
6708#define HSW_CDCLK_LIMIT (1 << 24)
6709#define ILK_DESKTOP (1 << 23)
231e54f6 6710
f0f59a00 6711#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
6712#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6713#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6714#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6715#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6716#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 6717
f0f59a00 6718#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
6719# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6720# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6721
f0f59a00 6722#define CHICKEN_PAR1_1 _MMIO(0x42080)
fe4ab3ce 6723#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 6724#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 6725#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 6726
17e0adf0
MK
6727#define CHICKEN_PAR2_1 _MMIO(0x42090)
6728#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6729
f4f4b59b
ACO
6730#define CHICKEN_MISC_2 _MMIO(0x42084)
6731#define GLK_CL0_PWR_DOWN (1 << 10)
6732#define GLK_CL1_PWR_DOWN (1 << 11)
6733#define GLK_CL2_PWR_DOWN (1 << 12)
6734
d8d4a512
VS
6735#define CHICKEN_MISC_2 _MMIO(0x42084)
6736#define COMP_PWR_DOWN (1 << 23)
6737
fe4ab3ce
BW
6738#define _CHICKEN_PIPESL_1_A 0x420b0
6739#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
6740#define HSW_FBCQ_DIS (1 << 22)
6741#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 6742#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 6743
d86f0482
NV
6744#define CHICKEN_TRANS_A 0x420c0
6745#define CHICKEN_TRANS_B 0x420c4
6746#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
6747#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
6748#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
6749
f0f59a00 6750#define DISP_ARB_CTL _MMIO(0x45000)
303d4ea5 6751#define DISP_FBC_MEMORY_WAKE (1<<31)
553bd149 6752#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 6753#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 6754#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 6755#define DISP_DATA_PARTITION_5_6 (1<<6)
f0f59a00 6756#define DBUF_CTL _MMIO(0x45008)
f8437dd1
VK
6757#define DBUF_POWER_REQUEST (1<<31)
6758#define DBUF_POWER_STATE (1<<30)
f0f59a00 6759#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
6760#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6761#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 6762#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 6763#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 6764
590e8ff0
MK
6765#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6766#define MASK_WAKEMEM (1<<13)
6767
f0f59a00 6768#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
6769#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6770#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6771#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6772#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6773#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
6774#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6775#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6776#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 6777
945f2672
VS
6778#define SKL_DSSM _MMIO(0x51004)
6779#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
6780
a78536e7
AS
6781#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6782#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6783
f0f59a00 6784#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26 6785#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
780f0aeb 6786#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
2caa3b26 6787
2c8580e4 6788#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 6789#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09
AS
6790#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6791
e4e0c058 6792/* GEN7 chicken */
f0f59a00 6793#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
d71de14d 6794# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 6795# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
f0f59a00 6796#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
873e8171 6797# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
ad2bdb44 6798# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
a75f3628 6799# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 6800
f0f59a00 6801#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
6802# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6803# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 6804
f0f59a00 6805#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
6806#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6807
f0f59a00 6808#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
6809#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6810
f0f59a00 6811#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
6812/*
6813 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6814 * Using the formula in BSpec leads to a hang, while the formula here works
6815 * fine and matches the formulas for all other platforms. A BSpec change
6816 * request has been filed to clarify this.
6817 */
36579cb6
ID
6818#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6819#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
51ce4db1 6820
f0f59a00 6821#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 6822#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 6823#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
6824#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6825#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 6826
f0f59a00 6827#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
e4e0c058
ED
6828#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6829
f0f59a00 6830#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
6831#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6832
f0f59a00 6833#define GEN8_L3SQCREG4 _MMIO(0xb118)
8bc0ccf6 6834#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 6835#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 6836
63801f21 6837/* GEN8 chicken */
f0f59a00 6838#define HDC_CHICKEN0 _MMIO(0x7300)
2a0ee94f 6839#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 6840#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
6841#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6842#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6843#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 6844#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 6845
3669ab61
AS
6846#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6847
38a39a7b 6848/* GEN9 chicken */
f0f59a00 6849#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
6850#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6851
db099c8f 6852/* WaCatErrorRejectionIssue */
f0f59a00 6853#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
6854#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6855
f0f59a00 6856#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
6857#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6858
f0f59a00 6859#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
6860#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6861
b9055052
ZW
6862/* PCH */
6863
23e81d69 6864/* south display engine interrupt: IBX */
776ad806
JB
6865#define SDE_AUDIO_POWER_D (1 << 27)
6866#define SDE_AUDIO_POWER_C (1 << 26)
6867#define SDE_AUDIO_POWER_B (1 << 25)
6868#define SDE_AUDIO_POWER_SHIFT (25)
6869#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6870#define SDE_GMBUS (1 << 24)
6871#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6872#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6873#define SDE_AUDIO_HDCP_MASK (3 << 22)
6874#define SDE_AUDIO_TRANSB (1 << 21)
6875#define SDE_AUDIO_TRANSA (1 << 20)
6876#define SDE_AUDIO_TRANS_MASK (3 << 20)
6877#define SDE_POISON (1 << 19)
6878/* 18 reserved */
6879#define SDE_FDI_RXB (1 << 17)
6880#define SDE_FDI_RXA (1 << 16)
6881#define SDE_FDI_MASK (3 << 16)
6882#define SDE_AUXD (1 << 15)
6883#define SDE_AUXC (1 << 14)
6884#define SDE_AUXB (1 << 13)
6885#define SDE_AUX_MASK (7 << 13)
6886/* 12 reserved */
b9055052
ZW
6887#define SDE_CRT_HOTPLUG (1 << 11)
6888#define SDE_PORTD_HOTPLUG (1 << 10)
6889#define SDE_PORTC_HOTPLUG (1 << 9)
6890#define SDE_PORTB_HOTPLUG (1 << 8)
6891#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
6892#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6893 SDE_SDVOB_HOTPLUG | \
6894 SDE_PORTB_HOTPLUG | \
6895 SDE_PORTC_HOTPLUG | \
6896 SDE_PORTD_HOTPLUG)
776ad806
JB
6897#define SDE_TRANSB_CRC_DONE (1 << 5)
6898#define SDE_TRANSB_CRC_ERR (1 << 4)
6899#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6900#define SDE_TRANSA_CRC_DONE (1 << 2)
6901#define SDE_TRANSA_CRC_ERR (1 << 1)
6902#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6903#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
6904
6905/* south display engine interrupt: CPT/PPT */
6906#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6907#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6908#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6909#define SDE_AUDIO_POWER_SHIFT_CPT 29
6910#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6911#define SDE_AUXD_CPT (1 << 27)
6912#define SDE_AUXC_CPT (1 << 26)
6913#define SDE_AUXB_CPT (1 << 25)
6914#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 6915#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 6916#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
6917#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6918#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6919#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 6920#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 6921#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 6922#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 6923 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
6924 SDE_PORTD_HOTPLUG_CPT | \
6925 SDE_PORTC_HOTPLUG_CPT | \
6926 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
6927#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6928 SDE_PORTD_HOTPLUG_CPT | \
6929 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
6930 SDE_PORTB_HOTPLUG_CPT | \
6931 SDE_PORTA_HOTPLUG_SPT)
23e81d69 6932#define SDE_GMBUS_CPT (1 << 17)
8664281b 6933#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
6934#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6935#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6936#define SDE_FDI_RXC_CPT (1 << 8)
6937#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6938#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6939#define SDE_FDI_RXB_CPT (1 << 4)
6940#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6941#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6942#define SDE_FDI_RXA_CPT (1 << 0)
6943#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6944 SDE_AUDIO_CP_REQ_B_CPT | \
6945 SDE_AUDIO_CP_REQ_A_CPT)
6946#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6947 SDE_AUDIO_CP_CHG_B_CPT | \
6948 SDE_AUDIO_CP_CHG_A_CPT)
6949#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6950 SDE_FDI_RXB_CPT | \
6951 SDE_FDI_RXA_CPT)
b9055052 6952
f0f59a00
VS
6953#define SDEISR _MMIO(0xc4000)
6954#define SDEIMR _MMIO(0xc4004)
6955#define SDEIIR _MMIO(0xc4008)
6956#define SDEIER _MMIO(0xc400c)
b9055052 6957
f0f59a00 6958#define SERR_INT _MMIO(0xc4040)
de032bf4 6959#define SERR_INT_POISON (1<<31)
8664281b
PZ
6960#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6961#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6962#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
68d97538 6963#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 6964
b9055052 6965/* digital port hotplug */
f0f59a00 6966#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 6967#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 6968#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
6969#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6970#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6971#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6972#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
6973#define PORTD_HOTPLUG_ENABLE (1 << 20)
6974#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6975#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6976#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6977#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6978#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6979#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
6980#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6981#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6982#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 6983#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 6984#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
6985#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6986#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6987#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6988#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6989#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6990#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
6991#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6992#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6993#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 6994#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 6995#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
6996#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6997#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6998#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6999#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7000#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7001#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7002#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7003#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7004#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7005#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7006 BXT_DDIB_HPD_INVERT | \
7007 BXT_DDIC_HPD_INVERT)
b9055052 7008
f0f59a00 7009#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7010#define PORTE_HOTPLUG_ENABLE (1 << 4)
7011#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7012#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7013#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7014#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7015
f0f59a00
VS
7016#define PCH_GPIOA _MMIO(0xc5010)
7017#define PCH_GPIOB _MMIO(0xc5014)
7018#define PCH_GPIOC _MMIO(0xc5018)
7019#define PCH_GPIOD _MMIO(0xc501c)
7020#define PCH_GPIOE _MMIO(0xc5020)
7021#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7022
f0f59a00
VS
7023#define PCH_GMBUS0 _MMIO(0xc5100)
7024#define PCH_GMBUS1 _MMIO(0xc5104)
7025#define PCH_GMBUS2 _MMIO(0xc5108)
7026#define PCH_GMBUS3 _MMIO(0xc510c)
7027#define PCH_GMBUS4 _MMIO(0xc5110)
7028#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7029
9db4a9c7
JB
7030#define _PCH_DPLL_A 0xc6014
7031#define _PCH_DPLL_B 0xc6018
f0f59a00 7032#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7033
9db4a9c7 7034#define _PCH_FPA0 0xc6040
c1858123 7035#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
7036#define _PCH_FPA1 0xc6044
7037#define _PCH_FPB0 0xc6048
7038#define _PCH_FPB1 0xc604c
f0f59a00
VS
7039#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7040#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7041
f0f59a00 7042#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7043
f0f59a00 7044#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
7045#define DREF_CONTROL_MASK 0x7fc3
7046#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7047#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7048#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7049#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7050#define DREF_SSC_SOURCE_DISABLE (0<<11)
7051#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 7052#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
7053#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7054#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7055#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 7056#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
7057#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7058#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 7059#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
7060#define DREF_SSC4_DOWNSPREAD (0<<6)
7061#define DREF_SSC4_CENTERSPREAD (1<<6)
7062#define DREF_SSC1_DISABLE (0<<1)
7063#define DREF_SSC1_ENABLE (1<<1)
7064#define DREF_SSC4_DISABLE (0)
7065#define DREF_SSC4_ENABLE (1)
7066
f0f59a00 7067#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
7068#define FDL_TP1_TIMER_SHIFT 12
7069#define FDL_TP1_TIMER_MASK (3<<12)
7070#define FDL_TP2_TIMER_SHIFT 10
7071#define FDL_TP2_TIMER_MASK (3<<10)
7072#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7073#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7074#define CNP_RAWCLK_DIV(div) ((div) << 16)
7075#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7076#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
b9055052 7077
f0f59a00 7078#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7079
f0f59a00
VS
7080#define PCH_SSC4_PARMS _MMIO(0xc6210)
7081#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7082
f0f59a00 7083#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7084#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7085#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7086#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7087
b9055052
ZW
7088/* transcoder */
7089
275f01b2
DV
7090#define _PCH_TRANS_HTOTAL_A 0xe0000
7091#define TRANS_HTOTAL_SHIFT 16
7092#define TRANS_HACTIVE_SHIFT 0
7093#define _PCH_TRANS_HBLANK_A 0xe0004
7094#define TRANS_HBLANK_END_SHIFT 16
7095#define TRANS_HBLANK_START_SHIFT 0
7096#define _PCH_TRANS_HSYNC_A 0xe0008
7097#define TRANS_HSYNC_END_SHIFT 16
7098#define TRANS_HSYNC_START_SHIFT 0
7099#define _PCH_TRANS_VTOTAL_A 0xe000c
7100#define TRANS_VTOTAL_SHIFT 16
7101#define TRANS_VACTIVE_SHIFT 0
7102#define _PCH_TRANS_VBLANK_A 0xe0010
7103#define TRANS_VBLANK_END_SHIFT 16
7104#define TRANS_VBLANK_START_SHIFT 0
7105#define _PCH_TRANS_VSYNC_A 0xe0014
7106#define TRANS_VSYNC_END_SHIFT 16
7107#define TRANS_VSYNC_START_SHIFT 0
7108#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7109
e3b95f1e
DV
7110#define _PCH_TRANSA_DATA_M1 0xe0030
7111#define _PCH_TRANSA_DATA_N1 0xe0034
7112#define _PCH_TRANSA_DATA_M2 0xe0038
7113#define _PCH_TRANSA_DATA_N2 0xe003c
7114#define _PCH_TRANSA_LINK_M1 0xe0040
7115#define _PCH_TRANSA_LINK_N1 0xe0044
7116#define _PCH_TRANSA_LINK_M2 0xe0048
7117#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7118
2dcbc34d 7119/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7120#define _VIDEO_DIP_CTL_A 0xe0200
7121#define _VIDEO_DIP_DATA_A 0xe0208
7122#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7123#define GCP_COLOR_INDICATION (1 << 2)
7124#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7125#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7126
7127#define _VIDEO_DIP_CTL_B 0xe1200
7128#define _VIDEO_DIP_DATA_B 0xe1208
7129#define _VIDEO_DIP_GCP_B 0xe1210
7130
f0f59a00
VS
7131#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7132#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7133#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7134
2dcbc34d 7135/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7136#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7137#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7138#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7139
086f8e84
VS
7140#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7141#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7142#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7143
086f8e84
VS
7144#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7145#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7146#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7147
90b107c8 7148#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7149 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7150 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7151#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7152 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7153 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7154#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7155 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7156 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7157
8c5f5f7c 7158/* Haswell DIP controls */
f0f59a00 7159
086f8e84
VS
7160#define _HSW_VIDEO_DIP_CTL_A 0x60200
7161#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7162#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7163#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7164#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7165#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7166#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7167#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7168#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7169#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7170#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7171#define _HSW_VIDEO_DIP_GCP_A 0x60210
7172
7173#define _HSW_VIDEO_DIP_CTL_B 0x61200
7174#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7175#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7176#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7177#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7178#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7179#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7180#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7181#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7182#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7183#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7184#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 7185
f0f59a00
VS
7186#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7187#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7188#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7189#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7190#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7191#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7192
7193#define _HSW_STEREO_3D_CTL_A 0x70020
7194#define S3D_ENABLE (1<<31)
7195#define _HSW_STEREO_3D_CTL_B 0x71020
7196
7197#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 7198
275f01b2
DV
7199#define _PCH_TRANS_HTOTAL_B 0xe1000
7200#define _PCH_TRANS_HBLANK_B 0xe1004
7201#define _PCH_TRANS_HSYNC_B 0xe1008
7202#define _PCH_TRANS_VTOTAL_B 0xe100c
7203#define _PCH_TRANS_VBLANK_B 0xe1010
7204#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 7205#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 7206
f0f59a00
VS
7207#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7208#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7209#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7210#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7211#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7212#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7213#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 7214
e3b95f1e
DV
7215#define _PCH_TRANSB_DATA_M1 0xe1030
7216#define _PCH_TRANSB_DATA_N1 0xe1034
7217#define _PCH_TRANSB_DATA_M2 0xe1038
7218#define _PCH_TRANSB_DATA_N2 0xe103c
7219#define _PCH_TRANSB_LINK_M1 0xe1040
7220#define _PCH_TRANSB_LINK_N1 0xe1044
7221#define _PCH_TRANSB_LINK_M2 0xe1048
7222#define _PCH_TRANSB_LINK_N2 0xe104c
7223
f0f59a00
VS
7224#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7225#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7226#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7227#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7228#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7229#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7230#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7231#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 7232
ab9412ba
DV
7233#define _PCH_TRANSACONF 0xf0008
7234#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
7235#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7236#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
7237#define TRANS_DISABLE (0<<31)
7238#define TRANS_ENABLE (1<<31)
7239#define TRANS_STATE_MASK (1<<30)
7240#define TRANS_STATE_DISABLE (0<<30)
7241#define TRANS_STATE_ENABLE (1<<30)
7242#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7243#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7244#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7245#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 7246#define TRANS_INTERLACE_MASK (7<<21)
b9055052 7247#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 7248#define TRANS_INTERLACED (3<<21)
7c26e5c6 7249#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
7250#define TRANS_8BPC (0<<5)
7251#define TRANS_10BPC (1<<5)
7252#define TRANS_6BPC (2<<5)
7253#define TRANS_12BPC (3<<5)
7254
ce40141f
DV
7255#define _TRANSA_CHICKEN1 0xf0060
7256#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 7257#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 7258#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 7259#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
7260#define _TRANSA_CHICKEN2 0xf0064
7261#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 7262#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
7263#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7264#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7265#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7266#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7267#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 7268
f0f59a00 7269#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
7270#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7271#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
7272#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7273#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7274#define FDI_BC_BIFURCATION_SELECT (1 << 12)
aa17cdb4 7275#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 7276#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
7277#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7278#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 7279#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 7280#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 7281
f0f59a00
VS
7282#define _FDI_RXA_CHICKEN 0xc200c
7283#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
7284#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7285#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 7286#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 7287
f0f59a00 7288#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
cd664078 7289#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 7290#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 7291#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 7292#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 7293
b9055052 7294/* CPU: FDI_TX */
f0f59a00
VS
7295#define _FDI_TXA_CTL 0x60100
7296#define _FDI_TXB_CTL 0x61100
7297#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
7298#define FDI_TX_DISABLE (0<<31)
7299#define FDI_TX_ENABLE (1<<31)
7300#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7301#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7302#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7303#define FDI_LINK_TRAIN_NONE (3<<28)
7304#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7305#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7306#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7307#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7308#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7309#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7310#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7311#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
7312/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7313 SNB has different settings. */
7314/* SNB A-stepping */
7315#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7316#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7317#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7318#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7319/* SNB B-stepping */
7320#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7321#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7322#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7323#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7324#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
7325#define FDI_DP_PORT_WIDTH_SHIFT 19
7326#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7327#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 7328#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 7329/* Ironlake: hardwired to 1 */
b9055052 7330#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
7331
7332/* Ivybridge has different bits for lolz */
7333#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7334#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7335#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7336#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7337
b9055052 7338/* both Tx and Rx */
c4f9c4c2 7339#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 7340#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
7341#define FDI_SCRAMBLING_ENABLE (0<<7)
7342#define FDI_SCRAMBLING_DISABLE (1<<7)
7343
7344/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
7345#define _FDI_RXA_CTL 0xf000c
7346#define _FDI_RXB_CTL 0xf100c
f0f59a00 7347#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 7348#define FDI_RX_ENABLE (1<<31)
b9055052 7349/* train, dp width same as FDI_TX */
357555c0
JB
7350#define FDI_FS_ERRC_ENABLE (1<<27)
7351#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 7352#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
7353#define FDI_8BPC (0<<16)
7354#define FDI_10BPC (1<<16)
7355#define FDI_6BPC (2<<16)
7356#define FDI_12BPC (3<<16)
3e68320e 7357#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
7358#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7359#define FDI_RX_PLL_ENABLE (1<<13)
7360#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7361#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7362#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7363#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7364#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 7365#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
7366/* CPT */
7367#define FDI_AUTO_TRAINING (1<<10)
7368#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7369#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7370#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7371#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7372#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 7373
04945641
PZ
7374#define _FDI_RXA_MISC 0xf0010
7375#define _FDI_RXB_MISC 0xf1010
7376#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7377#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7378#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7379#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7380#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7381#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7382#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 7383#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 7384
f0f59a00
VS
7385#define _FDI_RXA_TUSIZE1 0xf0030
7386#define _FDI_RXA_TUSIZE2 0xf0038
7387#define _FDI_RXB_TUSIZE1 0xf1030
7388#define _FDI_RXB_TUSIZE2 0xf1038
7389#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7390#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
7391
7392/* FDI_RX interrupt register format */
7393#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7394#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7395#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7396#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7397#define FDI_RX_FS_CODE_ERR (1<<6)
7398#define FDI_RX_FE_CODE_ERR (1<<5)
7399#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7400#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7401#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7402#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7403#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7404
f0f59a00
VS
7405#define _FDI_RXA_IIR 0xf0014
7406#define _FDI_RXA_IMR 0xf0018
7407#define _FDI_RXB_IIR 0xf1014
7408#define _FDI_RXB_IMR 0xf1018
7409#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7410#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 7411
f0f59a00
VS
7412#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7413#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 7414
f0f59a00 7415#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
7416#define LVDS_DETECTED (1 << 1)
7417
f0f59a00
VS
7418#define _PCH_DP_B 0xe4100
7419#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
7420#define _PCH_DPB_AUX_CH_CTL 0xe4110
7421#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7422#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7423#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7424#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7425#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 7426
f0f59a00
VS
7427#define _PCH_DP_C 0xe4200
7428#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
7429#define _PCH_DPC_AUX_CH_CTL 0xe4210
7430#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7431#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7432#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7433#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7434#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 7435
f0f59a00
VS
7436#define _PCH_DP_D 0xe4300
7437#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
7438#define _PCH_DPD_AUX_CH_CTL 0xe4310
7439#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7440#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7441#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7442#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7443#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7444
f0f59a00
VS
7445#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7446#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 7447
8db9d77b
ZW
7448/* CPT */
7449#define PORT_TRANS_A_SEL_CPT 0
7450#define PORT_TRANS_B_SEL_CPT (1<<29)
7451#define PORT_TRANS_C_SEL_CPT (2<<29)
7452#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 7453#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
7454#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7455#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
7456#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7457#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 7458
086f8e84
VS
7459#define _TRANS_DP_CTL_A 0xe0300
7460#define _TRANS_DP_CTL_B 0xe1300
7461#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 7462#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
7463#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7464#define TRANS_DP_PORT_SEL_B (0<<29)
7465#define TRANS_DP_PORT_SEL_C (1<<29)
7466#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 7467#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 7468#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 7469#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
7470#define TRANS_DP_AUDIO_ONLY (1<<26)
7471#define TRANS_DP_ENH_FRAMING (1<<18)
7472#define TRANS_DP_8BPC (0<<9)
7473#define TRANS_DP_10BPC (1<<9)
7474#define TRANS_DP_6BPC (2<<9)
7475#define TRANS_DP_12BPC (3<<9)
220cad3c 7476#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
7477#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7478#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7479#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7480#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 7481#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
7482
7483/* SNB eDP training params */
7484/* SNB A-stepping */
7485#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7486#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7487#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7488#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7489/* SNB B-stepping */
3c5a62b5
YL
7490#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7491#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7492#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7493#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7494#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
7495#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7496
1a2eb460
KP
7497/* IVB */
7498#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7499#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7500#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7501#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7502#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7503#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 7504#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
7505
7506/* legacy values */
7507#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7508#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7509#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7510#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7511#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7512
7513#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7514
f0f59a00 7515#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 7516
274008e8
SAK
7517#define RC6_LOCATION _MMIO(0xD40)
7518#define RC6_CTX_IN_DRAM (1 << 0)
7519#define RC6_CTX_BASE _MMIO(0xD48)
7520#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7521#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7522#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7523#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7524#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7525#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7526#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
7527#define FORCEWAKE _MMIO(0xA18C)
7528#define FORCEWAKE_VLV _MMIO(0x1300b0)
7529#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7530#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7531#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7532#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7533#define FORCEWAKE_ACK _MMIO(0x130090)
7534#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
7535#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7536#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7537#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7538
f0f59a00 7539#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
7540#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7541#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7542#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7543#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
7544#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7545#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7546#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7547#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7548#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7549#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7550#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
c5836c27
CW
7551#define FORCEWAKE_KERNEL 0x1
7552#define FORCEWAKE_USER 0x2
f0f59a00
VS
7553#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7554#define ECOBUS _MMIO(0xa180)
8d715f00 7555#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 7556#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
7557#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7558#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7559#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 7560
f0f59a00 7561#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
7562#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7563#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
90f256b5
VS
7564#define GT_FIFO_SBDROPERR (1<<6)
7565#define GT_FIFO_BLOBDROPERR (1<<5)
7566#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7567#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
7568#define GT_FIFO_OVFERR (1<<2)
7569#define GT_FIFO_IAWRERR (1<<1)
7570#define GT_FIFO_IARDERR (1<<0)
7571
f0f59a00 7572#define GTFIFOCTL _MMIO(0x120008)
46520e2b 7573#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 7574#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
7575#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7576#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 7577
f0f59a00 7578#define HSW_IDICR _MMIO(0x9008)
05e21cc4 7579#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 7580#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 7581#define EDRAM_ENABLED 0x1
c02e85a0
MK
7582#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7583#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7584#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 7585
f0f59a00 7586#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 7587# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 7588# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 7589# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 7590# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 7591
f0f59a00 7592#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 7593# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 7594# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 7595# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 7596# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 7597# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 7598# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 7599
f0f59a00 7600#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 7601# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 7602
f0f59a00 7603#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46 7604#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
eee8efb0 7605#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
e3f33d46 7606
f0f59a00
VS
7607#define GEN6_RCGCTL1 _MMIO(0x9410)
7608#define GEN6_RCGCTL2 _MMIO(0x9414)
7609#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 7610
f0f59a00 7611#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 7612#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 7613#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 7614#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 7615
f0f59a00
VS
7616#define GEN6_GFXPAUSE _MMIO(0xA000)
7617#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
7618#define GEN6_TURBO_DISABLE (1<<31)
7619#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 7620#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 7621#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
7622#define GEN6_OFFSET(x) ((x)<<19)
7623#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
7624#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7625#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
7626#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7627#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7628#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7629#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7630#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 7631#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 7632#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
7633#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7634#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
7635#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7636#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7637#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 7638#define GEN6_CAGF_SHIFT 8
f82855d3 7639#define HSW_CAGF_SHIFT 7
de43ae9d 7640#define GEN9_CAGF_SHIFT 23
ccab5c82 7641#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 7642#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 7643#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 7644#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 7645#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
7646#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7647#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7648#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7649#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7650#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
7651#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7652#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
7653#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7654#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7655#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 7656#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 7657#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
7658#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7659#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7660#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
7661#define GEN6_RP_EI_MASK 0xffffff
7662#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 7663#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 7664#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7665#define GEN6_RP_PREV_UP _MMIO(0xA058)
7666#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 7667#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7668#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7669#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7670#define GEN6_RP_UP_EI _MMIO(0xA068)
7671#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7672#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7673#define GEN6_RPDEUHWTC _MMIO(0xA080)
7674#define GEN6_RPDEUC _MMIO(0xA084)
7675#define GEN6_RPDEUCSW _MMIO(0xA088)
7676#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
7677#define RC_SW_TARGET_STATE_SHIFT 16
7678#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
7679#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7680#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7681#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7682#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7683#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7684#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7685#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7686#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7687#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7688#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7689#define VLV_RCEDATA _MMIO(0xA0BC)
7690#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7691#define GEN6_PMINTRMSK _MMIO(0xA168)
655d49ef 7692#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
9735b04d 7693#define ARAT_EXPIRED_INTRMSK (1<<9)
fc619841 7694#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
7695#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7696#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7697#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7698#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
7699#define GEN9_RENDER_PG_ENABLE (1<<0)
7700#define GEN9_MEDIA_PG_ENABLE (1<<1)
fc619841
ID
7701#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7702#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7703#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 7704
f0f59a00 7705#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
7706#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7707#define PIXEL_OVERLAP_CNT_SHIFT 30
7708
f0f59a00
VS
7709#define GEN6_PMISR _MMIO(0x44020)
7710#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7711#define GEN6_PMIIR _MMIO(0x44028)
7712#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
7713#define GEN6_PM_MBOX_EVENT (1<<25)
7714#define GEN6_PM_THERMAL_EVENT (1<<24)
7715#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7716#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7717#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7718#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7719#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 7720#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
7721 GEN6_PM_RP_DOWN_THRESHOLD | \
7722 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 7723
f0f59a00 7724#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
7725#define GEN7_GT_SCRATCH_REG_NUM 8
7726
f0f59a00 7727#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
7728#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7729#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7730
f0f59a00
VS
7731#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7732#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 7733#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
7734#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7735#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
7736#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7737#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
7738#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7739#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7740#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 7741
f0f59a00
VS
7742#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7743#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7744#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7745#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 7746
f0f59a00 7747#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 7748#define GEN6_PCODE_READY (1<<31)
87660502
L
7749#define GEN6_PCODE_ERROR_MASK 0xFF
7750#define GEN6_PCODE_SUCCESS 0x0
7751#define GEN6_PCODE_ILLEGAL_CMD 0x1
7752#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7753#define GEN6_PCODE_TIMEOUT 0x3
7754#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7755#define GEN7_PCODE_TIMEOUT 0x2
7756#define GEN7_PCODE_ILLEGAL_DATA 0x3
7757#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
31643d54
BW
7758#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7759#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
7760#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7761#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 7762#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
7763#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7764#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7765#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7766#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7767#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
7768#define SKL_PCODE_CDCLK_CONTROL 0x7
7769#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7770#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
7771#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7772#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7773#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
7774#define GEN6_PCODE_READ_D_COMP 0x10
7775#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 7776#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 7777#define DISPLAY_IPS_CONTROL 0x19
93ee2920 7778#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
7779#define GEN9_PCODE_SAGV_CONTROL 0x21
7780#define GEN9_SAGV_DISABLE 0x0
7781#define GEN9_SAGV_IS_DISABLED 0x1
7782#define GEN9_SAGV_ENABLE 0x3
f0f59a00 7783#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 7784#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 7785#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 7786#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 7787
f0f59a00 7788#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
7789#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7790#define GEN6_RCn_MASK 7
7791#define GEN6_RC0 0
7792#define GEN6_RC3 2
7793#define GEN6_RC6 3
7794#define GEN6_RC7 4
7795
f0f59a00 7796#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
7797#define GEN8_LSLICESTAT_MASK 0x7
7798
f0f59a00
VS
7799#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7800#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
7801#define CHV_SS_PG_ENABLE (1<<1)
7802#define CHV_EU08_PG_ENABLE (1<<9)
7803#define CHV_EU19_PG_ENABLE (1<<17)
7804#define CHV_EU210_PG_ENABLE (1<<25)
7805
f0f59a00
VS
7806#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7807#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
7808#define CHV_EU311_PG_ENABLE (1<<1)
7809
f0f59a00 7810#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
7f992aba 7811#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 7812#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 7813
f0f59a00
VS
7814#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7815#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
7f992aba
JM
7816#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7817#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7818#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7819#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7820#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7821#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7822#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7823#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7824
f0f59a00 7825#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
7826#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7827#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7828#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 7829#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 7830
f0f59a00 7831#define GEN8_GARBCNTL _MMIO(0xB004)
245d9667
AS
7832#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7833
e3689190 7834/* IVYBRIDGE DPF */
f0f59a00 7835#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
7836#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7837#define GEN7_PARITY_ERROR_VALID (1<<13)
7838#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7839#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7840#define GEN7_PARITY_ERROR_ROW(reg) \
7841 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7842#define GEN7_PARITY_ERROR_BANK(reg) \
7843 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7844#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7845 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7846#define GEN7_L3CDERRST1_ENABLE (1<<7)
7847
f0f59a00 7848#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
7849#define GEN7_L3LOG_SIZE 0x80
7850
f0f59a00
VS
7851#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7852#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 7853#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 7854#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 7855#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
7856#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7857
f0f59a00 7858#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 7859#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 7860#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 7861
f0f59a00 7862#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
950b2aae 7863#define FLOW_CONTROL_ENABLE (1<<15)
c8966e10 7864#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 7865#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 7866
f0f59a00
VS
7867#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7868#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8ab43976
JB
7869#define DOP_CLOCK_GATING_DISABLE (1<<0)
7870
f0f59a00 7871#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
7872#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7873
f0f59a00 7874#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
7875#define GEN8_ST_PO_DISABLE (1<<13)
7876
f0f59a00 7877#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 7878#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 7879#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 7880#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 7881#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 7882
f0f59a00 7883#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
cac23df4 7884#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
bfd8ad4e 7885#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
cac23df4 7886
c46f111f 7887/* Audio */
f0f59a00 7888#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
7889#define INTEL_AUDIO_DEVCL 0x808629FB
7890#define INTEL_AUDIO_DEVBLC 0x80862801
7891#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 7892
f0f59a00 7893#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
7894#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7895#define G4X_ELDV_DEVCTG (1 << 14)
7896#define G4X_ELD_ADDR_MASK (0xf << 5)
7897#define G4X_ELD_ACK (1 << 4)
f0f59a00 7898#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 7899
c46f111f
JN
7900#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7901#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
7902#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7903 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
7904#define _IBX_AUD_CNTL_ST_A 0xE20B4
7905#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
7906#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7907 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
7908#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7909#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7910#define IBX_ELD_ACK (1 << 4)
f0f59a00 7911#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
7912#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7913#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 7914
c46f111f
JN
7915#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7916#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 7917#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
7918#define _CPT_AUD_CNTL_ST_A 0xE50B4
7919#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
7920#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7921#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 7922
c46f111f
JN
7923#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7924#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 7925#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
7926#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7927#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
7928#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7929#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 7930
ae662d31
EA
7931/* These are the 4 32-bit write offset registers for each stream
7932 * output buffer. It determines the offset from the
7933 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7934 */
f0f59a00 7935#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 7936
c46f111f
JN
7937#define _IBX_AUD_CONFIG_A 0xe2000
7938#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 7939#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
7940#define _CPT_AUD_CONFIG_A 0xe5000
7941#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 7942#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
7943#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7944#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 7945#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 7946
b6daa025
WF
7947#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7948#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7949#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 7950#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 7951#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 7952#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
7953#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
7954#define AUD_CONFIG_N(n) \
7955 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
7956 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 7957#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
7958#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7959#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7960#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7961#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7962#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7963#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7964#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7965#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7966#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7967#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7968#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
7969#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7970
9a78b6cc 7971/* HSW Audio */
c46f111f
JN
7972#define _HSW_AUD_CONFIG_A 0x65000
7973#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 7974#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
7975
7976#define _HSW_AUD_MISC_CTRL_A 0x65010
7977#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 7978#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 7979
6014ac12
LY
7980#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
7981#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
7982#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
7983#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
7984#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
7985#define AUD_CONFIG_M_MASK 0xfffff
7986
c46f111f
JN
7987#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7988#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 7989#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
7990
7991/* Audio Digital Converter */
c46f111f
JN
7992#define _HSW_AUD_DIG_CNVT_1 0x65080
7993#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 7994#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
7995#define DIP_PORT_SEL_MASK 0x3
7996
7997#define _HSW_AUD_EDID_DATA_A 0x65050
7998#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 7999#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8000
f0f59a00
VS
8001#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8002#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8003#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8004#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8005#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8006#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8007
f0f59a00 8008#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8009#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8010
9eb3a752 8011/* HSW Power Wells */
f0f59a00
VS
8012#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
8013#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
8014#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
8015#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
1af474fe
ID
8016#define _HSW_PW_SHIFT(pw) ((pw) * 2)
8017#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8018#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8019#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
8020#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8021#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 8022#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 8023#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8024
94dd5138 8025/* SKL Fuse Status */
f0f59a00 8026#define SKL_FUSE_STATUS _MMIO(0x42000)
94dd5138
S
8027#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8028#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
8029#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
8030#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
8031
e7e104c3 8032/* Per-pipe DDI Function Control */
086f8e84
VS
8033#define _TRANS_DDI_FUNC_CTL_A 0x60400
8034#define _TRANS_DDI_FUNC_CTL_B 0x61400
8035#define _TRANS_DDI_FUNC_CTL_C 0x62400
8036#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 8037#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 8038
ad80a810 8039#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 8040/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 8041#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 8042#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
8043#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8044#define TRANS_DDI_PORT_NONE (0<<28)
8045#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8046#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8047#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8048#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8049#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8050#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8051#define TRANS_DDI_BPC_MASK (7<<20)
8052#define TRANS_DDI_BPC_8 (0<<20)
8053#define TRANS_DDI_BPC_10 (1<<20)
8054#define TRANS_DDI_BPC_6 (2<<20)
8055#define TRANS_DDI_BPC_12 (3<<20)
8056#define TRANS_DDI_PVSYNC (1<<17)
8057#define TRANS_DDI_PHSYNC (1<<16)
8058#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8059#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8060#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8061#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8062#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 8063#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
15953637
SS
8064#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8065#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
ad80a810 8066#define TRANS_DDI_BFI_ENABLE (1<<4)
15953637
SS
8067#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8068#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8069#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8070 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8071 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 8072
0e87f667 8073/* DisplayPort Transport Control */
086f8e84
VS
8074#define _DP_TP_CTL_A 0x64040
8075#define _DP_TP_CTL_B 0x64140
f0f59a00 8076#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
8077#define DP_TP_CTL_ENABLE (1<<31)
8078#define DP_TP_CTL_MODE_SST (0<<27)
8079#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 8080#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 8081#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 8082#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
8083#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8084#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8085#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
8086#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8087#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 8088#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 8089#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 8090
e411b2c1 8091/* DisplayPort Transport Status */
086f8e84
VS
8092#define _DP_TP_STATUS_A 0x64044
8093#define _DP_TP_STATUS_B 0x64144
f0f59a00 8094#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
8095#define DP_TP_STATUS_IDLE_DONE (1<<25)
8096#define DP_TP_STATUS_ACT_SENT (1<<24)
8097#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8098#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8099#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8100#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8101#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 8102
03f896a1 8103/* DDI Buffer Control */
086f8e84
VS
8104#define _DDI_BUF_CTL_A 0x64000
8105#define _DDI_BUF_CTL_B 0x64100
f0f59a00 8106#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 8107#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 8108#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 8109#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 8110#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 8111#define DDI_BUF_IS_IDLE (1<<7)
79935fca 8112#define DDI_A_4_LANES (1<<4)
17aa6be9 8113#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
8114#define DDI_PORT_WIDTH_MASK (7 << 1)
8115#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
8116#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8117
bb879a44 8118/* DDI Buffer Translations */
086f8e84
VS
8119#define _DDI_BUF_TRANS_A 0x64E00
8120#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 8121#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 8122#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 8123#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 8124
7501a4d8
ED
8125/* Sideband Interface (SBI) is programmed indirectly, via
8126 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8127 * which contains the payload */
f0f59a00
VS
8128#define SBI_ADDR _MMIO(0xC6000)
8129#define SBI_DATA _MMIO(0xC6004)
8130#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
8131#define SBI_CTL_DEST_ICLK (0x0<<16)
8132#define SBI_CTL_DEST_MPHY (0x1<<16)
8133#define SBI_CTL_OP_IORD (0x2<<8)
8134#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
8135#define SBI_CTL_OP_CRRD (0x6<<8)
8136#define SBI_CTL_OP_CRWR (0x7<<8)
8137#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
8138#define SBI_RESPONSE_SUCCESS (0x0<<1)
8139#define SBI_BUSY (0x1<<0)
8140#define SBI_READY (0x0<<0)
52f025ef 8141
ccf1c867 8142/* SBI offsets */
f7be2c21 8143#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 8144#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6
VS
8145#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8146#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
ccf1c867 8147#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
8802e5b6
VS
8148#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8149#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
ccf1c867 8150#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 8151#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 8152#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 8153#define SBI_SSCDITHPHASE 0x0204
5e49cea6 8154#define SBI_SSCCTL 0x020c
ccf1c867 8155#define SBI_SSCCTL6 0x060C
dde86e2d 8156#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 8157#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867 8158#define SBI_SSCAUXDIV6 0x0610
8802e5b6
VS
8159#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8160#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
ccf1c867 8161#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 8162#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
8163#define SBI_GEN0 0x1f00
8164#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 8165
52f025ef 8166/* LPT PIXCLK_GATE */
f0f59a00 8167#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
8168#define PIXCLK_GATE_UNGATE (1<<0)
8169#define PIXCLK_GATE_GATE (0<<0)
52f025ef 8170
e93ea06a 8171/* SPLL */
f0f59a00 8172#define SPLL_CTL _MMIO(0x46020)
e93ea06a 8173#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
8174#define SPLL_PLL_SSC (1<<28)
8175#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
8176#define SPLL_PLL_LCPLL (3<<28)
8177#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
8178#define SPLL_PLL_FREQ_810MHz (0<<26)
8179#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
8180#define SPLL_PLL_FREQ_2700MHz (2<<26)
8181#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 8182
4dffc404 8183/* WRPLL */
086f8e84
VS
8184#define _WRPLL_CTL1 0x46040
8185#define _WRPLL_CTL2 0x46060
f0f59a00 8186#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 8187#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
8188#define WRPLL_PLL_SSC (1<<28)
8189#define WRPLL_PLL_NON_SSC (2<<28)
8190#define WRPLL_PLL_LCPLL (3<<28)
8191#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 8192/* WRPLL divider programming */
5e49cea6 8193#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 8194#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 8195#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
8196#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8197#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 8198#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
8199#define WRPLL_DIVIDER_FB_SHIFT 16
8200#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 8201
fec9181c 8202/* Port clock selection */
086f8e84
VS
8203#define _PORT_CLK_SEL_A 0x46100
8204#define _PORT_CLK_SEL_B 0x46104
f0f59a00 8205#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
8206#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8207#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8208#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 8209#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 8210#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
8211#define PORT_CLK_SEL_WRPLL1 (4<<29)
8212#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 8213#define PORT_CLK_SEL_NONE (7<<29)
11578553 8214#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 8215
bb523fc0 8216/* Transcoder clock selection */
086f8e84
VS
8217#define _TRANS_CLK_SEL_A 0x46140
8218#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 8219#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
8220/* For each transcoder, we need to select the corresponding port clock */
8221#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 8222#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 8223
7f1052a8
VS
8224#define CDCLK_FREQ _MMIO(0x46200)
8225
086f8e84
VS
8226#define _TRANSA_MSA_MISC 0x60410
8227#define _TRANSB_MSA_MISC 0x61410
8228#define _TRANSC_MSA_MISC 0x62410
8229#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 8230#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 8231
c9809791
PZ
8232#define TRANS_MSA_SYNC_CLK (1<<0)
8233#define TRANS_MSA_6_BPC (0<<5)
8234#define TRANS_MSA_8_BPC (1<<5)
8235#define TRANS_MSA_10_BPC (2<<5)
8236#define TRANS_MSA_12_BPC (3<<5)
8237#define TRANS_MSA_16_BPC (4<<5)
dae84799 8238
90e8d31c 8239/* LCPLL Control */
f0f59a00 8240#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
8241#define LCPLL_PLL_DISABLE (1<<31)
8242#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
8243#define LCPLL_CLK_FREQ_MASK (3<<26)
8244#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
8245#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8246#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8247#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 8248#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 8249#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 8250#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 8251#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 8252#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
8253#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8254
326ac39b
S
8255/*
8256 * SKL Clocks
8257 */
8258
8259/* CDCLK_CTL */
f0f59a00 8260#define CDCLK_CTL _MMIO(0x46000)
326ac39b
S
8261#define CDCLK_FREQ_SEL_MASK (3<<26)
8262#define CDCLK_FREQ_450_432 (0<<26)
8263#define CDCLK_FREQ_540 (1<<26)
8264#define CDCLK_FREQ_337_308 (2<<26)
8265#define CDCLK_FREQ_675_617 (3<<26)
f8437dd1
VK
8266#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
8267#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
8268#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
8269#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
8270#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7fe62757
VS
8271#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
8272#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
f8437dd1 8273#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7fe62757 8274#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 8275
326ac39b 8276/* LCPLL_CTL */
f0f59a00
VS
8277#define LCPLL1_CTL _MMIO(0x46010)
8278#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
8279#define LCPLL_PLL_ENABLE (1<<31)
8280
8281/* DPLL control1 */
f0f59a00 8282#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
8283#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8284#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
8285#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8286#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8287#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 8288#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
8289#define DPLL_CTRL1_LINK_RATE_2700 0
8290#define DPLL_CTRL1_LINK_RATE_1350 1
8291#define DPLL_CTRL1_LINK_RATE_810 2
8292#define DPLL_CTRL1_LINK_RATE_1620 3
8293#define DPLL_CTRL1_LINK_RATE_1080 4
8294#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
8295
8296/* DPLL control2 */
f0f59a00 8297#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 8298#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 8299#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 8300#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 8301#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
8302#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8303
8304/* DPLL Status */
f0f59a00 8305#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
8306#define DPLL_LOCK(id) (1<<((id)*8))
8307
8308/* DPLL cfg */
086f8e84
VS
8309#define _DPLL1_CFGCR1 0x6C040
8310#define _DPLL2_CFGCR1 0x6C048
8311#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
8312#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8313#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 8314#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
8315#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8316
086f8e84
VS
8317#define _DPLL1_CFGCR2 0x6C044
8318#define _DPLL2_CFGCR2 0x6C04C
8319#define _DPLL3_CFGCR2 0x6C054
326ac39b 8320#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
8321#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8322#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 8323#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 8324#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
8325#define DPLL_CFGCR2_KDIV_5 (0<<5)
8326#define DPLL_CFGCR2_KDIV_2 (1<<5)
8327#define DPLL_CFGCR2_KDIV_3 (2<<5)
8328#define DPLL_CFGCR2_KDIV_1 (3<<5)
8329#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 8330#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
8331#define DPLL_CFGCR2_PDIV_1 (0<<2)
8332#define DPLL_CFGCR2_PDIV_2 (1<<2)
8333#define DPLL_CFGCR2_PDIV_3 (2<<2)
8334#define DPLL_CFGCR2_PDIV_7 (4<<2)
8335#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8336
da3b891b 8337#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 8338#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 8339
555e38d2
RV
8340/*
8341 * CNL Clocks
8342 */
8343#define DPCLKA_CFGCR0 _MMIO(0x6C200)
8344#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port)+10))
8345#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << ((port)*2))
8346#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port)*2)
8347#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << ((port)*2))
8348
a927c927
RV
8349/* CNL PLL */
8350#define DPLL0_ENABLE 0x46010
8351#define DPLL1_ENABLE 0x46014
8352#define PLL_ENABLE (1 << 31)
8353#define PLL_LOCK (1 << 30)
8354#define PLL_POWER_ENABLE (1 << 27)
8355#define PLL_POWER_STATE (1 << 26)
8356#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8357
8358#define _CNL_DPLL0_CFGCR0 0x6C000
8359#define _CNL_DPLL1_CFGCR0 0x6C080
8360#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
8361#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
8362#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
8363#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
8364#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
8365#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
8366#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
8367#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
8368#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
8369#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
8370#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
8371#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
a9701a89 8372#define DPLL_CFGCR0_DCO_FRAC_SHIFT (10)
a927c927
RV
8373#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
8374#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
8375#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
8376
8377#define _CNL_DPLL0_CFGCR1 0x6C004
8378#define _CNL_DPLL1_CFGCR1 0x6C084
8379#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 8380#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927
RV
8381#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
8382#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
8383#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
8384#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
8385#define DPLL_CFGCR1_KDIV_1 (1 << 6)
8386#define DPLL_CFGCR1_KDIV_2 (2 << 6)
8387#define DPLL_CFGCR1_KDIV_4 (4 << 6)
8388#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
8389#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
8390#define DPLL_CFGCR1_PDIV_2 (1 << 2)
8391#define DPLL_CFGCR1_PDIV_3 (2 << 2)
8392#define DPLL_CFGCR1_PDIV_5 (4 << 2)
8393#define DPLL_CFGCR1_PDIV_7 (8 << 2)
8394#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
8395#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
8396
f8437dd1 8397/* BXT display engine PLL */
f0f59a00 8398#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
8399#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8400#define BXT_DE_PLL_RATIO_MASK 0xff
8401
f0f59a00 8402#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
8403#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8404#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
8405#define CNL_CDCLK_PLL_RATIO(x) (x)
8406#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 8407
664326f8 8408/* GEN9 DC */
f0f59a00 8409#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 8410#define DC_STATE_DISABLE 0
664326f8
SK
8411#define DC_STATE_EN_UPTO_DC5 (1<<0)
8412#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
8413#define DC_STATE_EN_UPTO_DC6 (2<<0)
8414#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8415
f0f59a00 8416#define DC_STATE_DEBUG _MMIO(0x45520)
5b076889 8417#define DC_STATE_DEBUG_MASK_CORES (1<<0)
6b457d31
SK
8418#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8419
9ccd5aeb
PZ
8420/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8421 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
8422#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8423#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
8424#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8425#define D_COMP_COMP_FORCE (1<<8)
8426#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 8427
69e94b7e 8428/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
8429#define _PIPE_WM_LINETIME_A 0x45270
8430#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 8431#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
8432#define PIPE_WM_LINETIME_MASK (0x1ff)
8433#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 8434#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 8435#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
8436
8437/* SFUSE_STRAP */
f0f59a00 8438#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6 8439#define SFUSE_STRAP_FUSE_LOCK (1<<13)
9d81a997 8440#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
658ac4c6 8441#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 8442#define SFUSE_STRAP_CRT_DISABLED (1<<6)
96d6e350
ED
8443#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8444#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8445#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8446
f0f59a00 8447#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
8448#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8449
f0f59a00 8450#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
8451#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8452#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8453#define WM_DBG_DISALLOW_SPRITE (1<<2)
8454
86d3efce
VS
8455/* pipe CSC */
8456#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8457#define _PIPE_A_CSC_COEFF_BY 0x49014
8458#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8459#define _PIPE_A_CSC_COEFF_BU 0x4901c
8460#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8461#define _PIPE_A_CSC_COEFF_BV 0x49024
8462#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
8463#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8464#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8465#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
8466#define _PIPE_A_CSC_PREOFF_HI 0x49030
8467#define _PIPE_A_CSC_PREOFF_ME 0x49034
8468#define _PIPE_A_CSC_PREOFF_LO 0x49038
8469#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8470#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8471#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8472
8473#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8474#define _PIPE_B_CSC_COEFF_BY 0x49114
8475#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8476#define _PIPE_B_CSC_COEFF_BU 0x4911c
8477#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8478#define _PIPE_B_CSC_COEFF_BV 0x49124
8479#define _PIPE_B_CSC_MODE 0x49128
8480#define _PIPE_B_CSC_PREOFF_HI 0x49130
8481#define _PIPE_B_CSC_PREOFF_ME 0x49134
8482#define _PIPE_B_CSC_PREOFF_LO 0x49138
8483#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8484#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8485#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8486
f0f59a00
VS
8487#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8488#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8489#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8490#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8491#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8492#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8493#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8494#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8495#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8496#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8497#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8498#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8499#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 8500
82cf435b
LL
8501/* pipe degamma/gamma LUTs on IVB+ */
8502#define _PAL_PREC_INDEX_A 0x4A400
8503#define _PAL_PREC_INDEX_B 0x4AC00
8504#define _PAL_PREC_INDEX_C 0x4B400
8505#define PAL_PREC_10_12_BIT (0 << 31)
8506#define PAL_PREC_SPLIT_MODE (1 << 31)
8507#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 8508#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
8509#define _PAL_PREC_DATA_A 0x4A404
8510#define _PAL_PREC_DATA_B 0x4AC04
8511#define _PAL_PREC_DATA_C 0x4B404
8512#define _PAL_PREC_GC_MAX_A 0x4A410
8513#define _PAL_PREC_GC_MAX_B 0x4AC10
8514#define _PAL_PREC_GC_MAX_C 0x4B410
8515#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8516#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8517#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
8518#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8519#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8520#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
8521
8522#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8523#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8524#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8525#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8526
9751bafc
ACO
8527#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8528#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
8529#define _PRE_CSC_GAMC_INDEX_C 0x4B484
8530#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
8531#define _PRE_CSC_GAMC_DATA_A 0x4A488
8532#define _PRE_CSC_GAMC_DATA_B 0x4AC88
8533#define _PRE_CSC_GAMC_DATA_C 0x4B488
8534
8535#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
8536#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
8537
29dc3739
LL
8538/* pipe CSC & degamma/gamma LUTs on CHV */
8539#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8540#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8541#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8542#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8543#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8544#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8545#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8546#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8547#define CGM_PIPE_MODE_GAMMA (1 << 2)
8548#define CGM_PIPE_MODE_CSC (1 << 1)
8549#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8550
8551#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8552#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8553#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8554#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8555#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8556#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8557#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8558#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8559
8560#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8561#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8562#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8563#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8564#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8565#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8566#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8567#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8568
e7d7cad0
JN
8569/* MIPI DSI registers */
8570
0ad4dc88 8571#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 8572#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 8573
bcc65700
D
8574#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
8575#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
8576#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
8577#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
8578
11b8e4f5
SS
8579/* BXT MIPI clock controls */
8580#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8581
f0f59a00 8582#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
8583#define BXT_MIPI1_DIV_SHIFT 26
8584#define BXT_MIPI2_DIV_SHIFT 10
8585#define BXT_MIPI_DIV_SHIFT(port) \
8586 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8587 BXT_MIPI2_DIV_SHIFT)
782d25ca 8588
11b8e4f5 8589/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
8590#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8591#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
8592#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8593 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8594 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
8595#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8596#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
8597#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8598 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
8599 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8600#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8601 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8602/* RX upper control divider to select actual RX clock output from 8x */
8603#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8604#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8605#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8606 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8607 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8608#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8609#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8610#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8611 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8612 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8613#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8614 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8615/* 8/3X divider to select the actual 8/3X clock output from 8x */
8616#define BXT_MIPI1_8X_BY3_SHIFT 19
8617#define BXT_MIPI2_8X_BY3_SHIFT 3
8618#define BXT_MIPI_8X_BY3_SHIFT(port) \
8619 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8620 BXT_MIPI2_8X_BY3_SHIFT)
8621#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8622#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8623#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8624 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8625 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8626#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8627 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8628/* RX lower control divider to select actual RX clock output from 8x */
8629#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8630#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8631#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8632 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8633 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8634#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8635#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8636#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8637 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8638 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8639#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8640 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8641
8642#define RX_DIVIDER_BIT_1_2 0x3
8643#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 8644
d2e08c0f
SS
8645/* BXT MIPI mode configure */
8646#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8647#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 8648#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8649 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8650
8651#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8652#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 8653#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8654 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8655
8656#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8657#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 8658#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8659 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8660
f0f59a00 8661#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
8662#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8663#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8664#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 8665#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
8666#define BXT_DSIC_16X_BY2 (1 << 10)
8667#define BXT_DSIC_16X_BY3 (2 << 10)
8668#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 8669#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 8670#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
8671#define BXT_DSIA_16X_BY2 (1 << 8)
8672#define BXT_DSIA_16X_BY3 (2 << 8)
8673#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 8674#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
8675#define BXT_DSI_FREQ_SEL_SHIFT 8
8676#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8677
8678#define BXT_DSI_PLL_RATIO_MAX 0x7D
8679#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
8680#define GLK_DSI_PLL_RATIO_MAX 0x6F
8681#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 8682#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 8683#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 8684
f0f59a00 8685#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
8686#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8687#define BXT_DSI_PLL_LOCKED (1 << 30)
8688
3230bf14 8689#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 8690#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 8691#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
8692
8693 /* BXT port control */
8694#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8695#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 8696#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 8697
1881a423
US
8698#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
8699#define STAP_SELECT (1 << 0)
8700
8701#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
8702#define HS_IO_CTRL_SELECT (1 << 0)
8703
e7d7cad0 8704#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
8705#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8706#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 8707#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
8708#define DUAL_LINK_MODE_MASK (1 << 26)
8709#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8710#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 8711#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
8712#define FLOPPED_HSTX (1 << 23)
8713#define DE_INVERT (1 << 19) /* XXX */
8714#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8715#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8716#define AFE_LATCHOUT (1 << 17)
8717#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
8718#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8719#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8720#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8721#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
8722#define CSB_SHIFT 9
8723#define CSB_MASK (3 << 9)
8724#define CSB_20MHZ (0 << 9)
8725#define CSB_10MHZ (1 << 9)
8726#define CSB_40MHZ (2 << 9)
8727#define BANDGAP_MASK (1 << 8)
8728#define BANDGAP_PNW_CIRCUIT (0 << 8)
8729#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
8730#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8731#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8732#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8733#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
8734#define TEARING_EFFECT_MASK (3 << 2)
8735#define TEARING_EFFECT_OFF (0 << 2)
8736#define TEARING_EFFECT_DSI (1 << 2)
8737#define TEARING_EFFECT_GPIO (2 << 2)
8738#define LANE_CONFIGURATION_SHIFT 0
8739#define LANE_CONFIGURATION_MASK (3 << 0)
8740#define LANE_CONFIGURATION_4LANE (0 << 0)
8741#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8742#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8743
8744#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 8745#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 8746#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
8747#define TEARING_EFFECT_DELAY_SHIFT 0
8748#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8749
8750/* XXX: all bits reserved */
4ad83e94 8751#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
8752
8753/* MIPI DSI Controller and D-PHY registers */
8754
4ad83e94 8755#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 8756#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 8757#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
8758#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8759#define ULPS_STATE_MASK (3 << 1)
8760#define ULPS_STATE_ENTER (2 << 1)
8761#define ULPS_STATE_EXIT (1 << 1)
8762#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8763#define DEVICE_READY (1 << 0)
8764
4ad83e94 8765#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 8766#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 8767#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 8768#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 8769#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 8770#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
8771#define TEARING_EFFECT (1 << 31)
8772#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8773#define GEN_READ_DATA_AVAIL (1 << 29)
8774#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8775#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8776#define RX_PROT_VIOLATION (1 << 26)
8777#define RX_INVALID_TX_LENGTH (1 << 25)
8778#define ACK_WITH_NO_ERROR (1 << 24)
8779#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8780#define LP_RX_TIMEOUT (1 << 22)
8781#define HS_TX_TIMEOUT (1 << 21)
8782#define DPI_FIFO_UNDERRUN (1 << 20)
8783#define LOW_CONTENTION (1 << 19)
8784#define HIGH_CONTENTION (1 << 18)
8785#define TXDSI_VC_ID_INVALID (1 << 17)
8786#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8787#define TXCHECKSUM_ERROR (1 << 15)
8788#define TXECC_MULTIBIT_ERROR (1 << 14)
8789#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8790#define TXFALSE_CONTROL_ERROR (1 << 12)
8791#define RXDSI_VC_ID_INVALID (1 << 11)
8792#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8793#define RXCHECKSUM_ERROR (1 << 9)
8794#define RXECC_MULTIBIT_ERROR (1 << 8)
8795#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8796#define RXFALSE_CONTROL_ERROR (1 << 6)
8797#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8798#define RX_LP_TX_SYNC_ERROR (1 << 4)
8799#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8800#define RXEOT_SYNC_ERROR (1 << 2)
8801#define RXSOT_SYNC_ERROR (1 << 1)
8802#define RXSOT_ERROR (1 << 0)
8803
4ad83e94 8804#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 8805#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 8806#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
8807#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8808#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8809#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8810#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8811#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8812#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8813#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8814#define VID_MODE_FORMAT_MASK (0xf << 7)
8815#define VID_MODE_NOT_SUPPORTED (0 << 7)
8816#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
8817#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8818#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
8819#define VID_MODE_FORMAT_RGB888 (4 << 7)
8820#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8821#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8822#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8823#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8824#define DATA_LANES_PRG_REG_SHIFT 0
8825#define DATA_LANES_PRG_REG_MASK (7 << 0)
8826
4ad83e94 8827#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 8828#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 8829#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
8830#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8831
4ad83e94 8832#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 8833#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 8834#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
8835#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8836
4ad83e94 8837#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 8838#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 8839#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
8840#define TURN_AROUND_TIMEOUT_MASK 0x3f
8841
4ad83e94 8842#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 8843#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 8844#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
8845#define DEVICE_RESET_TIMER_MASK 0xffff
8846
4ad83e94 8847#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 8848#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 8849#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
8850#define VERTICAL_ADDRESS_SHIFT 16
8851#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8852#define HORIZONTAL_ADDRESS_SHIFT 0
8853#define HORIZONTAL_ADDRESS_MASK 0xffff
8854
4ad83e94 8855#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 8856#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 8857#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
8858#define DBI_FIFO_EMPTY_HALF (0 << 0)
8859#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8860#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8861
8862/* regs below are bits 15:0 */
4ad83e94 8863#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 8864#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 8865#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 8866
4ad83e94 8867#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 8868#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 8869#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 8870
4ad83e94 8871#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 8872#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 8873#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 8874
4ad83e94 8875#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 8876#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 8877#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 8878
4ad83e94 8879#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 8880#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 8881#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 8882
4ad83e94 8883#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 8884#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 8885#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 8886
4ad83e94 8887#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 8888#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 8889#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 8890
4ad83e94 8891#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 8892#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 8893#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 8894
3230bf14
JN
8895/* regs above are bits 15:0 */
8896
4ad83e94 8897#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 8898#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 8899#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
8900#define DPI_LP_MODE (1 << 6)
8901#define BACKLIGHT_OFF (1 << 5)
8902#define BACKLIGHT_ON (1 << 4)
8903#define COLOR_MODE_OFF (1 << 3)
8904#define COLOR_MODE_ON (1 << 2)
8905#define TURN_ON (1 << 1)
8906#define SHUTDOWN (1 << 0)
8907
4ad83e94 8908#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 8909#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 8910#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
8911#define COMMAND_BYTE_SHIFT 0
8912#define COMMAND_BYTE_MASK (0x3f << 0)
8913
4ad83e94 8914#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 8915#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 8916#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
8917#define MASTER_INIT_TIMER_SHIFT 0
8918#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8919
4ad83e94 8920#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 8921#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 8922#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 8923 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
8924#define MAX_RETURN_PKT_SIZE_SHIFT 0
8925#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8926
4ad83e94 8927#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 8928#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 8929#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
8930#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8931#define DISABLE_VIDEO_BTA (1 << 3)
8932#define IP_TG_CONFIG (1 << 2)
8933#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8934#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8935#define VIDEO_MODE_BURST (3 << 0)
8936
4ad83e94 8937#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 8938#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 8939#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
8940#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8941#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
8942#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8943#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8944#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8945#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8946#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8947#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8948#define CLOCKSTOP (1 << 1)
8949#define EOT_DISABLE (1 << 0)
8950
4ad83e94 8951#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 8952#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 8953#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
8954#define LP_BYTECLK_SHIFT 0
8955#define LP_BYTECLK_MASK (0xffff << 0)
8956
b426f985
D
8957#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
8958#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
8959#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
8960
8961#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
8962#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
8963#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
8964
3230bf14 8965/* bits 31:0 */
4ad83e94 8966#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 8967#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 8968#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
8969
8970/* bits 31:0 */
4ad83e94 8971#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 8972#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 8973#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 8974
4ad83e94 8975#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 8976#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 8977#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 8978#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 8979#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 8980#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
8981#define LONG_PACKET_WORD_COUNT_SHIFT 8
8982#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8983#define SHORT_PACKET_PARAM_SHIFT 8
8984#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8985#define VIRTUAL_CHANNEL_SHIFT 6
8986#define VIRTUAL_CHANNEL_MASK (3 << 6)
8987#define DATA_TYPE_SHIFT 0
395b2913 8988#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
8989/* data type values, see include/video/mipi_display.h */
8990
4ad83e94 8991#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 8992#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 8993#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
8994#define DPI_FIFO_EMPTY (1 << 28)
8995#define DBI_FIFO_EMPTY (1 << 27)
8996#define LP_CTRL_FIFO_EMPTY (1 << 26)
8997#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8998#define LP_CTRL_FIFO_FULL (1 << 24)
8999#define HS_CTRL_FIFO_EMPTY (1 << 18)
9000#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9001#define HS_CTRL_FIFO_FULL (1 << 16)
9002#define LP_DATA_FIFO_EMPTY (1 << 10)
9003#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9004#define LP_DATA_FIFO_FULL (1 << 8)
9005#define HS_DATA_FIFO_EMPTY (1 << 2)
9006#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9007#define HS_DATA_FIFO_FULL (1 << 0)
9008
4ad83e94 9009#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 9010#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 9011#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
9012#define DBI_HS_LP_MODE_MASK (1 << 0)
9013#define DBI_LP_MODE (1 << 0)
9014#define DBI_HS_MODE (0 << 0)
9015
4ad83e94 9016#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 9017#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 9018#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
9019#define EXIT_ZERO_COUNT_SHIFT 24
9020#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9021#define TRAIL_COUNT_SHIFT 16
9022#define TRAIL_COUNT_MASK (0x1f << 16)
9023#define CLK_ZERO_COUNT_SHIFT 8
9024#define CLK_ZERO_COUNT_MASK (0xff << 8)
9025#define PREPARE_COUNT_SHIFT 0
9026#define PREPARE_COUNT_MASK (0x3f << 0)
9027
9028/* bits 31:0 */
4ad83e94 9029#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 9030#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
9031#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
9032
9033#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9034#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9035#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
9036#define LP_HS_SSW_CNT_SHIFT 16
9037#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9038#define HS_LP_PWR_SW_CNT_SHIFT 0
9039#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9040
4ad83e94 9041#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 9042#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 9043#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
9044#define STOP_STATE_STALL_COUNTER_SHIFT 0
9045#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9046
4ad83e94 9047#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 9048#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 9049#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 9050#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 9051#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 9052#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
9053#define RX_CONTENTION_DETECTED (1 << 0)
9054
9055/* XXX: only pipe A ?!? */
4ad83e94 9056#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
9057#define DBI_TYPEC_ENABLE (1 << 31)
9058#define DBI_TYPEC_WIP (1 << 30)
9059#define DBI_TYPEC_OPTION_SHIFT 28
9060#define DBI_TYPEC_OPTION_MASK (3 << 28)
9061#define DBI_TYPEC_FREQ_SHIFT 24
9062#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9063#define DBI_TYPEC_OVERRIDE (1 << 8)
9064#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9065#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9066
9067
9068/* MIPI adapter registers */
9069
4ad83e94 9070#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 9071#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 9072#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
9073#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9074#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9075#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9076#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9077#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9078#define READ_REQUEST_PRIORITY_SHIFT 3
9079#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9080#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9081#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9082#define RGB_FLIP_TO_BGR (1 << 2)
9083
6b93e9c8 9084#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 9085#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 9086#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
9087#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9088#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9089#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9090#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9091#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9092#define GLK_LP_WAKE (1 << 22)
9093#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9094#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9095#define GLK_FIREWALL_ENABLE (1 << 16)
9096#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9097#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9098#define BXT_DSC_ENABLE (1 << 3)
9099#define BXT_RGB_FLIP (1 << 2)
9100#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9101#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 9102
4ad83e94 9103#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 9104#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 9105#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
9106#define DATA_MEM_ADDRESS_SHIFT 5
9107#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9108#define DATA_VALID (1 << 0)
9109
4ad83e94 9110#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 9111#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 9112#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
9113#define DATA_LENGTH_SHIFT 0
9114#define DATA_LENGTH_MASK (0xfffff << 0)
9115
4ad83e94 9116#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 9117#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 9118#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
9119#define COMMAND_MEM_ADDRESS_SHIFT 5
9120#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9121#define AUTO_PWG_ENABLE (1 << 2)
9122#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9123#define COMMAND_VALID (1 << 0)
9124
4ad83e94 9125#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 9126#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 9127#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
9128#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9129#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9130
4ad83e94 9131#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 9132#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 9133#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 9134
4ad83e94 9135#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 9136#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 9137#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
9138#define READ_DATA_VALID(n) (1 << (n))
9139
a57c774a 9140/* For UMS only (deprecated): */
5c969aa7
DL
9141#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9142#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 9143
3bbaba0c 9144/* MOCS (Memory Object Control State) registers */
f0f59a00 9145#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 9146
f0f59a00
VS
9147#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9148#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9149#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9150#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9151#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 9152
d5165ebd
TG
9153/* gamt regs */
9154#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9155#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9156#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9157#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9158#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9159
585fb111 9160#endif /* _I915_REG_H_ */