]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/broadcom/bnx2x/bnx2x_main.c
treewide: setup_timer() -> timer_setup()
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / broadcom / bnx2x / bnx2x_main.c
CommitLineData
4ad79e13 1/* bnx2x_main.c: QLogic Everest network driver.
a2fbb9ea 2 *
247fa82b 3 * Copyright (c) 2007-2013 Broadcom Corporation
4ad79e13
YM
4 * Copyright (c) 2014 QLogic Corporation
5 * All rights reserved
a2fbb9ea
ET
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation.
10 *
08f6dd89 11 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
24e3fcef 12 * Written by: Eliezer Tamir
a2fbb9ea
ET
13 * Based on code from Michael Chan's bnx2 driver
14 * UDP CSUM errata workaround by Arik Gendelman
ca00392c 15 * Slowpath and fastpath rework by Vladislav Zolotarov
c14423fe 16 * Statistics and Link management by Yitchak Gertner
a2fbb9ea
ET
17 *
18 */
19
f1deab50
JP
20#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
a2fbb9ea
ET
22#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/kernel.h>
25#include <linux/device.h> /* for dev_info() */
26#include <linux/timer.h>
27#include <linux/errno.h>
28#include <linux/ioport.h>
29#include <linux/slab.h>
a2fbb9ea
ET
30#include <linux/interrupt.h>
31#include <linux/pci.h>
33d8e6a5 32#include <linux/aer.h>
a2fbb9ea
ET
33#include <linux/init.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/skbuff.h>
37#include <linux/dma-mapping.h>
38#include <linux/bitops.h>
39#include <linux/irq.h>
40#include <linux/delay.h>
41#include <asm/byteorder.h>
42#include <linux/time.h>
43#include <linux/ethtool.h>
44#include <linux/mii.h>
0c6671b0 45#include <linux/if_vlan.h>
c9931896 46#include <linux/crash_dump.h>
a2fbb9ea 47#include <net/ip.h>
619c5cb6 48#include <net/ipv6.h>
a2fbb9ea 49#include <net/tcp.h>
51de7bb9 50#include <net/vxlan.h>
a2fbb9ea 51#include <net/checksum.h>
34f80b04 52#include <net/ip6_checksum.h>
a2fbb9ea
ET
53#include <linux/workqueue.h>
54#include <linux/crc32.h>
34f80b04 55#include <linux/crc32c.h>
a2fbb9ea
ET
56#include <linux/prefetch.h>
57#include <linux/zlib.h>
a2fbb9ea 58#include <linux/io.h>
452427b0 59#include <linux/semaphore.h>
45229b42 60#include <linux/stringify.h>
7ab24bfd 61#include <linux/vmalloc.h>
a2fbb9ea
ET
62#include "bnx2x.h"
63#include "bnx2x_init.h"
94a78b79 64#include "bnx2x_init_ops.h"
9f6c9258 65#include "bnx2x_cmn.h"
1ab4434c 66#include "bnx2x_vfpf.h"
e4901dde 67#include "bnx2x_dcb.h"
042181f5 68#include "bnx2x_sp.h"
94a78b79
VZ
69#include <linux/firmware.h>
70#include "bnx2x_fw_file_hdr.h"
71/* FW files */
45229b42
BH
72#define FW_FILE_VERSION \
73 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
74 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
75 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
76 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
560131f3
DK
77#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
78#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
f2e0899f 79#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
94a78b79 80
34f80b04
EG
81/* Time in jiffies before concluding the transmitter is hung */
82#define TX_TIMEOUT (5*HZ)
a2fbb9ea 83
0329aba1 84static char version[] =
4ad79e13 85 "QLogic 5771x/578xx 10/20-Gigabit Ethernet Driver "
a2fbb9ea
ET
86 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
87
24e3fcef 88MODULE_AUTHOR("Eliezer Tamir");
4ad79e13 89MODULE_DESCRIPTION("QLogic "
619c5cb6
VZ
90 "BCM57710/57711/57711E/"
91 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
92 "57840/57840_MF Driver");
a2fbb9ea
ET
93MODULE_LICENSE("GPL");
94MODULE_VERSION(DRV_MODULE_VERSION);
45229b42
BH
95MODULE_FIRMWARE(FW_FILE_NAME_E1);
96MODULE_FIRMWARE(FW_FILE_NAME_E1H);
f2e0899f 97MODULE_FIRMWARE(FW_FILE_NAME_E2);
a2fbb9ea 98
a8f47eb7 99int bnx2x_num_queues;
1c8bb760 100module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO);
96305234
DK
101MODULE_PARM_DESC(num_queues,
102 " Set number of queues (default is as a number of CPUs)");
555f6c78 103
19680c48 104static int disable_tpa;
1c8bb760 105module_param(disable_tpa, int, S_IRUGO);
9898f86d 106MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
8badd27a 107
a8f47eb7 108static int int_mode;
1c8bb760 109module_param(int_mode, int, S_IRUGO);
619c5cb6 110MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
cdaa7cb8 111 "(1 INT#x; 2 MSI)");
8badd27a 112
a18f5128 113static int dropless_fc;
1c8bb760 114module_param(dropless_fc, int, S_IRUGO);
a18f5128
EG
115MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
116
8d5726c4 117static int mrrs = -1;
1c8bb760 118module_param(mrrs, int, S_IRUGO);
8d5726c4
EG
119MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
120
9898f86d 121static int debug;
1c8bb760 122module_param(debug, int, S_IRUGO);
9898f86d
EG
123MODULE_PARM_DESC(debug, " Default debug msglevel");
124
370d4a26
YM
125static struct workqueue_struct *bnx2x_wq;
126struct workqueue_struct *bnx2x_iov_wq;
ec6ba945 127
1ef1d45a
BW
128struct bnx2x_mac_vals {
129 u32 xmac_addr;
130 u32 xmac_val;
131 u32 emac_addr;
132 u32 emac_val;
3d6b7253
YM
133 u32 umac_addr[2];
134 u32 umac_val[2];
1ef1d45a
BW
135 u32 bmac_addr;
136 u32 bmac_val[2];
137};
138
a2fbb9ea
ET
139enum bnx2x_board_type {
140 BCM57710 = 0,
619c5cb6
VZ
141 BCM57711,
142 BCM57711E,
143 BCM57712,
144 BCM57712_MF,
1ab4434c 145 BCM57712_VF,
619c5cb6
VZ
146 BCM57800,
147 BCM57800_MF,
1ab4434c 148 BCM57800_VF,
619c5cb6
VZ
149 BCM57810,
150 BCM57810_MF,
1ab4434c 151 BCM57810_VF,
c3def943
YM
152 BCM57840_4_10,
153 BCM57840_2_20,
7e8e02df 154 BCM57840_MF,
1ab4434c 155 BCM57840_VF,
7e8e02df 156 BCM57811,
1ab4434c
AE
157 BCM57811_MF,
158 BCM57840_O,
159 BCM57840_MFO,
160 BCM57811_VF
a2fbb9ea
ET
161};
162
34f80b04 163/* indexed by board_type, above */
53a10565 164static struct {
a2fbb9ea 165 char *name;
0329aba1 166} board_info[] = {
4ad79e13
YM
167 [BCM57710] = { "QLogic BCM57710 10 Gigabit PCIe [Everest]" },
168 [BCM57711] = { "QLogic BCM57711 10 Gigabit PCIe" },
169 [BCM57711E] = { "QLogic BCM57711E 10 Gigabit PCIe" },
170 [BCM57712] = { "QLogic BCM57712 10 Gigabit Ethernet" },
171 [BCM57712_MF] = { "QLogic BCM57712 10 Gigabit Ethernet Multi Function" },
172 [BCM57712_VF] = { "QLogic BCM57712 10 Gigabit Ethernet Virtual Function" },
173 [BCM57800] = { "QLogic BCM57800 10 Gigabit Ethernet" },
174 [BCM57800_MF] = { "QLogic BCM57800 10 Gigabit Ethernet Multi Function" },
175 [BCM57800_VF] = { "QLogic BCM57800 10 Gigabit Ethernet Virtual Function" },
176 [BCM57810] = { "QLogic BCM57810 10 Gigabit Ethernet" },
177 [BCM57810_MF] = { "QLogic BCM57810 10 Gigabit Ethernet Multi Function" },
178 [BCM57810_VF] = { "QLogic BCM57810 10 Gigabit Ethernet Virtual Function" },
179 [BCM57840_4_10] = { "QLogic BCM57840 10 Gigabit Ethernet" },
180 [BCM57840_2_20] = { "QLogic BCM57840 20 Gigabit Ethernet" },
181 [BCM57840_MF] = { "QLogic BCM57840 10/20 Gigabit Ethernet Multi Function" },
182 [BCM57840_VF] = { "QLogic BCM57840 10/20 Gigabit Ethernet Virtual Function" },
183 [BCM57811] = { "QLogic BCM57811 10 Gigabit Ethernet" },
184 [BCM57811_MF] = { "QLogic BCM57811 10 Gigabit Ethernet Multi Function" },
185 [BCM57840_O] = { "QLogic BCM57840 10/20 Gigabit Ethernet" },
186 [BCM57840_MFO] = { "QLogic BCM57840 10/20 Gigabit Ethernet Multi Function" },
187 [BCM57811_VF] = { "QLogic BCM57840 10/20 Gigabit Ethernet Virtual Function" }
a2fbb9ea
ET
188};
189
619c5cb6
VZ
190#ifndef PCI_DEVICE_ID_NX2_57710
191#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57711
194#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
195#endif
196#ifndef PCI_DEVICE_ID_NX2_57711E
197#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57712
200#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
201#endif
202#ifndef PCI_DEVICE_ID_NX2_57712_MF
203#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
204#endif
8395be5e
AE
205#ifndef PCI_DEVICE_ID_NX2_57712_VF
206#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
207#endif
619c5cb6
VZ
208#ifndef PCI_DEVICE_ID_NX2_57800
209#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
210#endif
211#ifndef PCI_DEVICE_ID_NX2_57800_MF
212#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
213#endif
8395be5e
AE
214#ifndef PCI_DEVICE_ID_NX2_57800_VF
215#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
216#endif
619c5cb6
VZ
217#ifndef PCI_DEVICE_ID_NX2_57810
218#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
219#endif
220#ifndef PCI_DEVICE_ID_NX2_57810_MF
221#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
222#endif
c3def943
YM
223#ifndef PCI_DEVICE_ID_NX2_57840_O
224#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
225#endif
8395be5e
AE
226#ifndef PCI_DEVICE_ID_NX2_57810_VF
227#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
228#endif
c3def943
YM
229#ifndef PCI_DEVICE_ID_NX2_57840_4_10
230#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
231#endif
232#ifndef PCI_DEVICE_ID_NX2_57840_2_20
233#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
234#endif
235#ifndef PCI_DEVICE_ID_NX2_57840_MFO
236#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
619c5cb6
VZ
237#endif
238#ifndef PCI_DEVICE_ID_NX2_57840_MF
239#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
240#endif
8395be5e
AE
241#ifndef PCI_DEVICE_ID_NX2_57840_VF
242#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
243#endif
7e8e02df
BW
244#ifndef PCI_DEVICE_ID_NX2_57811
245#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
246#endif
247#ifndef PCI_DEVICE_ID_NX2_57811_MF
248#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
249#endif
8395be5e
AE
250#ifndef PCI_DEVICE_ID_NX2_57811_VF
251#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
252#endif
253
9baa3c34 254static const struct pci_device_id bnx2x_pci_tbl[] = {
e4ed7113
EG
255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
f2e0899f 258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
619c5cb6 259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
8395be5e 260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
619c5cb6
VZ
261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
8395be5e 263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
619c5cb6
VZ
264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
c3def943
YM
266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
9c9a6524 268 { PCI_VDEVICE(QLOGIC, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
c3def943 269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
8395be5e 270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
c3def943 271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
619c5cb6 272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
9c9a6524 273 { PCI_VDEVICE(QLOGIC, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
8395be5e 274 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
9c9a6524 275 { PCI_VDEVICE(QLOGIC, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
7e8e02df
BW
276 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
277 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
8395be5e 278 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
a2fbb9ea
ET
279 { 0 }
280};
281
282MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
283
452427b0
YM
284/* Global resources for unloading a previously loaded device */
285#define BNX2X_PREV_WAIT_NEEDED 1
286static DEFINE_SEMAPHORE(bnx2x_prev_sem);
287static LIST_HEAD(bnx2x_prev_list);
a8f47eb7 288
289/* Forward declaration */
290static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
291static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
292static int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
293
a2fbb9ea
ET
294/****************************************************************************
295* General service functions
296****************************************************************************/
297
eeed018c
MK
298static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr);
299
1191cb83 300static void __storm_memset_dma_mapping(struct bnx2x *bp,
619c5cb6
VZ
301 u32 addr, dma_addr_t mapping)
302{
303 REG_WR(bp, addr, U64_LO(mapping));
304 REG_WR(bp, addr + 4, U64_HI(mapping));
305}
306
1191cb83
ED
307static void storm_memset_spq_addr(struct bnx2x *bp,
308 dma_addr_t mapping, u16 abs_fid)
619c5cb6
VZ
309{
310 u32 addr = XSEM_REG_FAST_MEMORY +
311 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
312
313 __storm_memset_dma_mapping(bp, addr, mapping);
314}
315
1191cb83
ED
316static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
317 u16 pf_id)
523224a3 318{
619c5cb6
VZ
319 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
320 pf_id);
321 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
322 pf_id);
323 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
324 pf_id);
325 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
326 pf_id);
523224a3
DK
327}
328
1191cb83
ED
329static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
330 u8 enable)
619c5cb6
VZ
331{
332 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
333 enable);
334 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
335 enable);
336 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
337 enable);
338 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
339 enable);
340}
523224a3 341
1191cb83
ED
342static void storm_memset_eq_data(struct bnx2x *bp,
343 struct event_ring_data *eq_data,
523224a3
DK
344 u16 pfid)
345{
346 size_t size = sizeof(struct event_ring_data);
347
348 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
349
350 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
351}
352
1191cb83
ED
353static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
354 u16 pfid)
523224a3
DK
355{
356 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
357 REG_WR16(bp, addr, eq_prod);
358}
359
a2fbb9ea
ET
360/* used only at init
361 * locking is done by mcp
362 */
8d96286a 363static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
a2fbb9ea
ET
364{
365 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
366 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
367 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
368 PCICFG_VENDOR_ID_OFFSET);
369}
370
a2fbb9ea
ET
371static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
372{
373 u32 val;
374
375 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
376 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
377 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
378 PCICFG_VENDOR_ID_OFFSET);
379
380 return val;
381}
a2fbb9ea 382
f2e0899f
DK
383#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
384#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
385#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
386#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
387#define DMAE_DP_DST_NONE "dst_addr [none]"
388
6bf07b8e
YM
389static void bnx2x_dp_dmae(struct bnx2x *bp,
390 struct dmae_command *dmae, int msglvl)
fd1fc79d
AE
391{
392 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
6bf07b8e 393 int i;
fd1fc79d
AE
394
395 switch (dmae->opcode & DMAE_COMMAND_DST) {
396 case DMAE_CMD_DST_PCI:
397 if (src_type == DMAE_CMD_SRC_PCI)
398 DP(msglvl, "DMAE: opcode 0x%08x\n"
399 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
400 "comp_addr [%x:%08x], comp_val 0x%08x\n",
401 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
402 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
403 dmae->comp_addr_hi, dmae->comp_addr_lo,
404 dmae->comp_val);
405 else
406 DP(msglvl, "DMAE: opcode 0x%08x\n"
407 "src [%08x], len [%d*4], dst [%x:%08x]\n"
408 "comp_addr [%x:%08x], comp_val 0x%08x\n",
409 dmae->opcode, dmae->src_addr_lo >> 2,
410 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
411 dmae->comp_addr_hi, dmae->comp_addr_lo,
412 dmae->comp_val);
413 break;
414 case DMAE_CMD_DST_GRC:
415 if (src_type == DMAE_CMD_SRC_PCI)
416 DP(msglvl, "DMAE: opcode 0x%08x\n"
417 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
418 "comp_addr [%x:%08x], comp_val 0x%08x\n",
419 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
420 dmae->len, dmae->dst_addr_lo >> 2,
421 dmae->comp_addr_hi, dmae->comp_addr_lo,
422 dmae->comp_val);
423 else
424 DP(msglvl, "DMAE: opcode 0x%08x\n"
425 "src [%08x], len [%d*4], dst [%08x]\n"
426 "comp_addr [%x:%08x], comp_val 0x%08x\n",
427 dmae->opcode, dmae->src_addr_lo >> 2,
428 dmae->len, dmae->dst_addr_lo >> 2,
429 dmae->comp_addr_hi, dmae->comp_addr_lo,
430 dmae->comp_val);
431 break;
432 default:
433 if (src_type == DMAE_CMD_SRC_PCI)
434 DP(msglvl, "DMAE: opcode 0x%08x\n"
435 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
436 "comp_addr [%x:%08x] comp_val 0x%08x\n",
437 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
438 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
439 dmae->comp_val);
440 else
441 DP(msglvl, "DMAE: opcode 0x%08x\n"
442 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
443 "comp_addr [%x:%08x] comp_val 0x%08x\n",
444 dmae->opcode, dmae->src_addr_lo >> 2,
445 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
446 dmae->comp_val);
447 break;
448 }
6bf07b8e
YM
449
450 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
451 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
452 i, *(((u32 *)dmae) + i));
fd1fc79d 453}
f2e0899f 454
a2fbb9ea 455/* copy command into DMAE command memory and set DMAE command go */
6c719d00 456void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
a2fbb9ea
ET
457{
458 u32 cmd_offset;
459 int i;
460
461 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
462 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
463 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
a2fbb9ea
ET
464 }
465 REG_WR(bp, dmae_reg_go_c[idx], 1);
466}
467
f2e0899f 468u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
a2fbb9ea 469{
f2e0899f
DK
470 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
471 DMAE_CMD_C_ENABLE);
472}
ad8d3948 473
f2e0899f
DK
474u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
475{
476 return opcode & ~DMAE_CMD_SRC_RESET;
477}
ad8d3948 478
f2e0899f
DK
479u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
480 bool with_comp, u8 comp_type)
481{
482 u32 opcode = 0;
483
484 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
485 (dst_type << DMAE_COMMAND_DST_SHIFT));
ad8d3948 486
f2e0899f
DK
487 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
488
489 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
3395a033
DK
490 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
491 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
f2e0899f 492 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
a2fbb9ea 493
a2fbb9ea 494#ifdef __BIG_ENDIAN
f2e0899f 495 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
a2fbb9ea 496#else
f2e0899f 497 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
a2fbb9ea 498#endif
f2e0899f
DK
499 if (with_comp)
500 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
501 return opcode;
502}
503
fd1fc79d 504void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
8d96286a 505 struct dmae_command *dmae,
506 u8 src_type, u8 dst_type)
f2e0899f
DK
507{
508 memset(dmae, 0, sizeof(struct dmae_command));
509
510 /* set the opcode */
511 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
512 true, DMAE_COMP_PCI);
513
514 /* fill in the completion parameters */
515 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
516 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
517 dmae->comp_val = DMAE_COMP_VAL;
518}
519
fd1fc79d 520/* issue a dmae command over the init-channel and wait for completion */
32316a46
AE
521int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
522 u32 *comp)
f2e0899f 523{
5e374b5a 524 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
f2e0899f
DK
525 int rc = 0;
526
6bf07b8e
YM
527 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
528
529 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
619c5cb6
VZ
530 * as long as this code is called both from syscall context and
531 * from ndo_set_rx_mode() flow that may be called from BH.
532 */
eeed018c 533
6e30dd4e 534 spin_lock_bh(&bp->dmae_lock);
5ff7b6d4 535
f2e0899f 536 /* reset completion */
32316a46 537 *comp = 0;
a2fbb9ea 538
f2e0899f
DK
539 /* post the command on the channel used for initializations */
540 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
a2fbb9ea 541
f2e0899f 542 /* wait for completion */
a2fbb9ea 543 udelay(5);
32316a46 544 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
ad8d3948 545
95c6c616
AE
546 if (!cnt ||
547 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
548 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
c3eefaf6 549 BNX2X_ERR("DMAE timeout!\n");
f2e0899f
DK
550 rc = DMAE_TIMEOUT;
551 goto unlock;
a2fbb9ea 552 }
ad8d3948 553 cnt--;
f2e0899f 554 udelay(50);
a2fbb9ea 555 }
32316a46 556 if (*comp & DMAE_PCI_ERR_FLAG) {
f2e0899f
DK
557 BNX2X_ERR("DMAE PCI error!\n");
558 rc = DMAE_PCI_ERROR;
559 }
560
f2e0899f 561unlock:
eeed018c 562
6e30dd4e 563 spin_unlock_bh(&bp->dmae_lock);
eeed018c 564
f2e0899f
DK
565 return rc;
566}
567
568void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
569 u32 len32)
570{
6bf07b8e 571 int rc;
f2e0899f
DK
572 struct dmae_command dmae;
573
574 if (!bp->dmae_ready) {
575 u32 *data = bnx2x_sp(bp, wb_data[0]);
576
127a425e
AE
577 if (CHIP_IS_E1(bp))
578 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
579 else
580 bnx2x_init_str_wr(bp, dst_addr, data, len32);
f2e0899f
DK
581 return;
582 }
583
584 /* set opcode and fixed command fields */
585 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
586
587 /* fill in addresses and len */
588 dmae.src_addr_lo = U64_LO(dma_addr);
589 dmae.src_addr_hi = U64_HI(dma_addr);
590 dmae.dst_addr_lo = dst_addr >> 2;
591 dmae.dst_addr_hi = 0;
592 dmae.len = len32;
593
f2e0899f 594 /* issue the command and wait for completion */
32316a46 595 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
6bf07b8e
YM
596 if (rc) {
597 BNX2X_ERR("DMAE returned failure %d\n", rc);
9dcd9acd 598#ifdef BNX2X_STOP_ON_ERROR
6bf07b8e 599 bnx2x_panic();
9dcd9acd 600#endif
6bf07b8e 601 }
a2fbb9ea
ET
602}
603
c18487ee 604void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
a2fbb9ea 605{
6bf07b8e 606 int rc;
5ff7b6d4 607 struct dmae_command dmae;
ad8d3948
EG
608
609 if (!bp->dmae_ready) {
610 u32 *data = bnx2x_sp(bp, wb_data[0]);
611 int i;
612
51c1a580 613 if (CHIP_IS_E1(bp))
127a425e
AE
614 for (i = 0; i < len32; i++)
615 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
51c1a580 616 else
127a425e
AE
617 for (i = 0; i < len32; i++)
618 data[i] = REG_RD(bp, src_addr + i*4);
619
ad8d3948
EG
620 return;
621 }
622
f2e0899f
DK
623 /* set opcode and fixed command fields */
624 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
a2fbb9ea 625
f2e0899f 626 /* fill in addresses and len */
5ff7b6d4
EG
627 dmae.src_addr_lo = src_addr >> 2;
628 dmae.src_addr_hi = 0;
629 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
630 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
631 dmae.len = len32;
ad8d3948 632
f2e0899f 633 /* issue the command and wait for completion */
32316a46 634 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
6bf07b8e
YM
635 if (rc) {
636 BNX2X_ERR("DMAE returned failure %d\n", rc);
9dcd9acd 637#ifdef BNX2X_STOP_ON_ERROR
6bf07b8e 638 bnx2x_panic();
9dcd9acd 639#endif
c957d09f 640 }
ad8d3948
EG
641}
642
8d96286a 643static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
644 u32 addr, u32 len)
573f2035 645{
02e3c6cb 646 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
573f2035
EG
647 int offset = 0;
648
02e3c6cb 649 while (len > dmae_wr_max) {
573f2035 650 bnx2x_write_dmae(bp, phys_addr + offset,
02e3c6cb
VZ
651 addr + offset, dmae_wr_max);
652 offset += dmae_wr_max * 4;
653 len -= dmae_wr_max;
573f2035
EG
654 }
655
656 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
657}
658
97539f1e
AE
659enum storms {
660 XSTORM,
661 TSTORM,
662 CSTORM,
663 USTORM,
664 MAX_STORMS
665};
34f80b04 666
97539f1e
AE
667#define STORMS_NUM 4
668#define REGS_IN_ENTRY 4
34f80b04 669
97539f1e
AE
670static inline int bnx2x_get_assert_list_entry(struct bnx2x *bp,
671 enum storms storm,
672 int entry)
673{
674 switch (storm) {
675 case XSTORM:
676 return XSTORM_ASSERT_LIST_OFFSET(entry);
677 case TSTORM:
678 return TSTORM_ASSERT_LIST_OFFSET(entry);
679 case CSTORM:
680 return CSTORM_ASSERT_LIST_OFFSET(entry);
681 case USTORM:
682 return USTORM_ASSERT_LIST_OFFSET(entry);
683 case MAX_STORMS:
684 default:
685 BNX2X_ERR("unknown storm\n");
34f80b04 686 }
97539f1e
AE
687 return -EINVAL;
688}
34f80b04 689
97539f1e
AE
690static int bnx2x_mc_assert(struct bnx2x *bp)
691{
692 char last_idx;
693 int i, j, rc = 0;
694 enum storms storm;
695 u32 regs[REGS_IN_ENTRY];
696 u32 bar_storm_intmem[STORMS_NUM] = {
697 BAR_XSTRORM_INTMEM,
698 BAR_TSTRORM_INTMEM,
699 BAR_CSTRORM_INTMEM,
700 BAR_USTRORM_INTMEM
701 };
702 u32 storm_assert_list_index[STORMS_NUM] = {
703 XSTORM_ASSERT_LIST_INDEX_OFFSET,
704 TSTORM_ASSERT_LIST_INDEX_OFFSET,
705 CSTORM_ASSERT_LIST_INDEX_OFFSET,
706 USTORM_ASSERT_LIST_INDEX_OFFSET
707 };
708 char *storms_string[STORMS_NUM] = {
709 "XSTORM",
710 "TSTORM",
711 "CSTORM",
712 "USTORM"
713 };
714
715 for (storm = XSTORM; storm < MAX_STORMS; storm++) {
716 last_idx = REG_RD8(bp, bar_storm_intmem[storm] +
717 storm_assert_list_index[storm]);
718 if (last_idx)
719 BNX2X_ERR("%s_ASSERT_LIST_INDEX 0x%x\n",
720 storms_string[storm], last_idx);
721
722 /* print the asserts */
723 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
724 /* read a single assert entry */
725 for (j = 0; j < REGS_IN_ENTRY; j++)
726 regs[j] = REG_RD(bp, bar_storm_intmem[storm] +
727 bnx2x_get_assert_list_entry(bp,
728 storm,
729 i) +
730 sizeof(u32) * j);
731
732 /* log entry if it contains a valid assert */
733 if (regs[0] != COMMON_ASM_INVALID_ASSERT_OPCODE) {
734 BNX2X_ERR("%s_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
735 storms_string[storm], i, regs[3],
736 regs[2], regs[1], regs[0]);
737 rc++;
738 } else {
739 break;
740 }
a2fbb9ea
ET
741 }
742 }
34f80b04 743
97539f1e
AE
744 BNX2X_ERR("Chip Revision: %s, FW Version: %d_%d_%d\n",
745 CHIP_IS_E1(bp) ? "everest1" :
746 CHIP_IS_E1H(bp) ? "everest1h" :
747 CHIP_IS_E2(bp) ? "everest2" : "everest3",
748 BCM_5710_FW_MAJOR_VERSION,
749 BCM_5710_FW_MINOR_VERSION,
750 BCM_5710_FW_REVISION_VERSION);
751
a2fbb9ea
ET
752 return rc;
753}
c14423fe 754
1a6974b2
YM
755#define MCPR_TRACE_BUFFER_SIZE (0x800)
756#define SCRATCH_BUFFER_SIZE(bp) \
757 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
758
7a25cc73 759void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
a2fbb9ea 760{
7a25cc73 761 u32 addr, val;
a2fbb9ea 762 u32 mark, offset;
4781bfad 763 __be32 data[9];
a2fbb9ea 764 int word;
f2e0899f 765 u32 trace_shmem_base;
2145a920
VZ
766 if (BP_NOMCP(bp)) {
767 BNX2X_ERR("NO MCP - can not dump\n");
768 return;
769 }
7a25cc73
DK
770 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
771 (bp->common.bc_ver & 0xff0000) >> 16,
772 (bp->common.bc_ver & 0xff00) >> 8,
773 (bp->common.bc_ver & 0xff));
774
b44e108b
GP
775 if (pci_channel_offline(bp->pdev)) {
776 BNX2X_ERR("Cannot dump MCP info while in PCI error\n");
777 return;
778 }
779
7a25cc73
DK
780 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
781 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
51c1a580 782 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
cdaa7cb8 783
f2e0899f
DK
784 if (BP_PATH(bp) == 0)
785 trace_shmem_base = bp->common.shmem_base;
786 else
787 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
1a6974b2
YM
788
789 /* sanity */
790 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
791 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
792 SCRATCH_BUFFER_SIZE(bp)) {
793 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
794 trace_shmem_base);
795 return;
796 }
797
798 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
de128804
DK
799
800 /* validate TRCB signature */
801 mark = REG_RD(bp, addr);
802 if (mark != MFW_TRACE_SIGNATURE) {
803 BNX2X_ERR("Trace buffer signature is missing.");
804 return ;
805 }
806
807 /* read cyclic buffer pointer */
808 addr += 4;
cdaa7cb8 809 mark = REG_RD(bp, addr);
1a6974b2
YM
810 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
811 if (mark >= trace_shmem_base || mark < addr + 4) {
812 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
813 return;
814 }
7a25cc73 815 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
a2fbb9ea 816
7a25cc73 817 printk("%s", lvl);
2de67439
YM
818
819 /* dump buffer after the mark */
1a6974b2 820 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
a2fbb9ea 821 for (word = 0; word < 8; word++)
cdaa7cb8 822 data[word] = htonl(REG_RD(bp, offset + 4*word));
a2fbb9ea 823 data[8] = 0x0;
7995c64e 824 pr_cont("%s", (char *)data);
a2fbb9ea 825 }
2de67439
YM
826
827 /* dump buffer before the mark */
cdaa7cb8 828 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
a2fbb9ea 829 for (word = 0; word < 8; word++)
cdaa7cb8 830 data[word] = htonl(REG_RD(bp, offset + 4*word));
a2fbb9ea 831 data[8] = 0x0;
7995c64e 832 pr_cont("%s", (char *)data);
a2fbb9ea 833 }
7a25cc73
DK
834 printk("%s" "end of fw dump\n", lvl);
835}
836
1191cb83 837static void bnx2x_fw_dump(struct bnx2x *bp)
7a25cc73
DK
838{
839 bnx2x_fw_dump_lvl(bp, KERN_ERR);
a2fbb9ea
ET
840}
841
823e1d90
YM
842static void bnx2x_hc_int_disable(struct bnx2x *bp)
843{
844 int port = BP_PORT(bp);
845 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
846 u32 val = REG_RD(bp, addr);
847
848 /* in E1 we must use only PCI configuration space to disable
16a5fd92
YM
849 * MSI/MSIX capability
850 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
823e1d90
YM
851 */
852 if (CHIP_IS_E1(bp)) {
853 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
854 * Use mask register to prevent from HC sending interrupts
855 * after we exit the function
856 */
857 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
858
859 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
860 HC_CONFIG_0_REG_INT_LINE_EN_0 |
861 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
862 } else
863 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
864 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
865 HC_CONFIG_0_REG_INT_LINE_EN_0 |
866 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
867
868 DP(NETIF_MSG_IFDOWN,
869 "write %x to HC %d (addr 0x%x)\n",
870 val, port, addr);
871
872 /* flush all outstanding writes */
873 mmiowb();
874
875 REG_WR(bp, addr, val);
876 if (REG_RD(bp, addr) != val)
6bf07b8e 877 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
823e1d90
YM
878}
879
880static void bnx2x_igu_int_disable(struct bnx2x *bp)
881{
882 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
883
884 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
885 IGU_PF_CONF_INT_LINE_EN |
886 IGU_PF_CONF_ATTN_BIT_EN);
887
888 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
889
890 /* flush all outstanding writes */
891 mmiowb();
892
893 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
894 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
6bf07b8e 895 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
823e1d90
YM
896}
897
898static void bnx2x_int_disable(struct bnx2x *bp)
899{
900 if (bp->common.int_block == INT_BLOCK_HC)
901 bnx2x_hc_int_disable(bp);
902 else
903 bnx2x_igu_int_disable(bp);
904}
905
906void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
a2fbb9ea
ET
907{
908 int i;
523224a3
DK
909 u16 j;
910 struct hc_sp_status_block_data sp_sb_data;
911 int func = BP_FUNC(bp);
912#ifdef BNX2X_STOP_ON_ERROR
913 u16 start = 0, end = 0;
6383c0b3 914 u8 cos;
523224a3 915#endif
0155a27c 916 if (IS_PF(bp) && disable_int)
823e1d90 917 bnx2x_int_disable(bp);
a2fbb9ea 918
66e855f3 919 bp->stats_state = STATS_STATE_DISABLED;
7a752993 920 bp->eth_stats.unrecoverable_error++;
66e855f3
YG
921 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
922
a2fbb9ea
ET
923 BNX2X_ERR("begin crash dump -----------------\n");
924
8440d2b6
EG
925 /* Indices */
926 /* Common */
0155a27c
YM
927 if (IS_PF(bp)) {
928 struct host_sp_status_block *def_sb = bp->def_status_blk;
929 int data_size, cstorm_offset;
930
931 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
932 bp->def_idx, bp->def_att_idx, bp->attn_state,
933 bp->spq_prod_idx, bp->stats_counter);
934 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
935 def_sb->atten_status_block.attn_bits,
936 def_sb->atten_status_block.attn_bits_ack,
937 def_sb->atten_status_block.status_block_id,
938 def_sb->atten_status_block.attn_bits_index);
939 BNX2X_ERR(" def (");
940 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
941 pr_cont("0x%x%s",
942 def_sb->sp_sb.index_values[i],
943 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
944
945 data_size = sizeof(struct hc_sp_status_block_data) /
946 sizeof(u32);
947 cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func);
948 for (i = 0; i < data_size; i++)
949 *((u32 *)&sp_sb_data + i) =
950 REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset +
951 i * sizeof(u32));
952
953 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
954 sp_sb_data.igu_sb_id,
955 sp_sb_data.igu_seg_id,
956 sp_sb_data.p_func.pf_id,
957 sp_sb_data.p_func.vnic_id,
958 sp_sb_data.p_func.vf_id,
959 sp_sb_data.p_func.vf_valid,
960 sp_sb_data.state);
961 }
523224a3 962
ec6ba945 963 for_each_eth_queue(bp, i) {
a2fbb9ea 964 struct bnx2x_fastpath *fp = &bp->fp[i];
523224a3 965 int loop;
f2e0899f 966 struct hc_status_block_data_e2 sb_data_e2;
523224a3
DK
967 struct hc_status_block_data_e1x sb_data_e1x;
968 struct hc_status_block_sm *hc_sm_p =
619c5cb6
VZ
969 CHIP_IS_E1x(bp) ?
970 sb_data_e1x.common.state_machine :
971 sb_data_e2.common.state_machine;
523224a3 972 struct hc_index_data *hc_index_p =
619c5cb6
VZ
973 CHIP_IS_E1x(bp) ?
974 sb_data_e1x.index_data :
975 sb_data_e2.index_data;
6383c0b3 976 u8 data_size, cos;
523224a3 977 u32 *sb_data_p;
6383c0b3 978 struct bnx2x_fp_txdata txdata;
523224a3 979
e2611998
YM
980 if (!bp->fp)
981 break;
982
983 if (!fp->rx_cons_sb)
984 continue;
985
523224a3 986 /* Rx */
51c1a580 987 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
8440d2b6 988 i, fp->rx_bd_prod, fp->rx_bd_cons,
523224a3 989 fp->rx_comp_prod,
66e855f3 990 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
51c1a580 991 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
8440d2b6 992 fp->rx_sge_prod, fp->last_max_sge,
523224a3 993 le16_to_cpu(fp->fp_hc_idx));
a2fbb9ea 994
523224a3 995 /* Tx */
6383c0b3
AE
996 for_each_cos_in_tx_queue(fp, cos)
997 {
1fc3de94 998 if (!fp->txdata_ptr[cos])
e2611998
YM
999 break;
1000
65565884 1001 txdata = *fp->txdata_ptr[cos];
e2611998
YM
1002
1003 if (!txdata.tx_cons_sb)
1004 continue;
1005
51c1a580 1006 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
6383c0b3
AE
1007 i, txdata.tx_pkt_prod,
1008 txdata.tx_pkt_cons, txdata.tx_bd_prod,
1009 txdata.tx_bd_cons,
1010 le16_to_cpu(*txdata.tx_cons_sb));
1011 }
523224a3 1012
619c5cb6
VZ
1013 loop = CHIP_IS_E1x(bp) ?
1014 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
523224a3
DK
1015
1016 /* host sb data */
1017
ec6ba945
VZ
1018 if (IS_FCOE_FP(fp))
1019 continue;
55c11941 1020
523224a3
DK
1021 BNX2X_ERR(" run indexes (");
1022 for (j = 0; j < HC_SB_MAX_SM; j++)
1023 pr_cont("0x%x%s",
1024 fp->sb_running_index[j],
1025 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1026
1027 BNX2X_ERR(" indexes (");
1028 for (j = 0; j < loop; j++)
1029 pr_cont("0x%x%s",
1030 fp->sb_index_values[j],
1031 (j == loop - 1) ? ")" : " ");
0155a27c
YM
1032
1033 /* VF cannot access FW refelection for status block */
1034 if (IS_VF(bp))
1035 continue;
1036
523224a3 1037 /* fw sb data */
619c5cb6
VZ
1038 data_size = CHIP_IS_E1x(bp) ?
1039 sizeof(struct hc_status_block_data_e1x) :
1040 sizeof(struct hc_status_block_data_e2);
523224a3 1041 data_size /= sizeof(u32);
619c5cb6
VZ
1042 sb_data_p = CHIP_IS_E1x(bp) ?
1043 (u32 *)&sb_data_e1x :
1044 (u32 *)&sb_data_e2;
523224a3
DK
1045 /* copy sb data in here */
1046 for (j = 0; j < data_size; j++)
1047 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1048 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1049 j * sizeof(u32));
1050
619c5cb6 1051 if (!CHIP_IS_E1x(bp)) {
51c1a580 1052 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
f2e0899f
DK
1053 sb_data_e2.common.p_func.pf_id,
1054 sb_data_e2.common.p_func.vf_id,
1055 sb_data_e2.common.p_func.vf_valid,
1056 sb_data_e2.common.p_func.vnic_id,
619c5cb6
VZ
1057 sb_data_e2.common.same_igu_sb_1b,
1058 sb_data_e2.common.state);
f2e0899f 1059 } else {
51c1a580 1060 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
f2e0899f
DK
1061 sb_data_e1x.common.p_func.pf_id,
1062 sb_data_e1x.common.p_func.vf_id,
1063 sb_data_e1x.common.p_func.vf_valid,
1064 sb_data_e1x.common.p_func.vnic_id,
619c5cb6
VZ
1065 sb_data_e1x.common.same_igu_sb_1b,
1066 sb_data_e1x.common.state);
f2e0899f 1067 }
523224a3
DK
1068
1069 /* SB_SMs data */
1070 for (j = 0; j < HC_SB_MAX_SM; j++) {
51c1a580
MS
1071 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1072 j, hc_sm_p[j].__flags,
1073 hc_sm_p[j].igu_sb_id,
1074 hc_sm_p[j].igu_seg_id,
1075 hc_sm_p[j].time_to_expire,
1076 hc_sm_p[j].timer_value);
523224a3
DK
1077 }
1078
16a5fd92 1079 /* Indices data */
523224a3 1080 for (j = 0; j < loop; j++) {
51c1a580 1081 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
523224a3
DK
1082 hc_index_p[j].flags,
1083 hc_index_p[j].timeout);
1084 }
8440d2b6 1085 }
a2fbb9ea 1086
523224a3 1087#ifdef BNX2X_STOP_ON_ERROR
0155a27c
YM
1088 if (IS_PF(bp)) {
1089 /* event queue */
1090 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
1091 for (i = 0; i < NUM_EQ_DESC; i++) {
1092 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
1093
1094 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1095 i, bp->eq_ring[i].message.opcode,
1096 bp->eq_ring[i].message.error);
1097 BNX2X_ERR("data: %x %x %x\n",
1098 data[0], data[1], data[2]);
1099 }
04c46736
YM
1100 }
1101
8440d2b6
EG
1102 /* Rings */
1103 /* Rx */
55c11941 1104 for_each_valid_rx_queue(bp, i) {
8440d2b6 1105 struct bnx2x_fastpath *fp = &bp->fp[i];
a2fbb9ea 1106
e2611998
YM
1107 if (!bp->fp)
1108 break;
1109
1110 if (!fp->rx_cons_sb)
1111 continue;
1112
a2fbb9ea
ET
1113 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1114 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
8440d2b6 1115 for (j = start; j != end; j = RX_BD(j + 1)) {
a2fbb9ea
ET
1116 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1117 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1118
c3eefaf6 1119 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
44151acb 1120 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
a2fbb9ea
ET
1121 }
1122
3196a88a
EG
1123 start = RX_SGE(fp->rx_sge_prod);
1124 end = RX_SGE(fp->last_max_sge);
8440d2b6 1125 for (j = start; j != end; j = RX_SGE(j + 1)) {
7a9b2557
VZ
1126 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1127 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1128
c3eefaf6
EG
1129 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1130 i, j, rx_sge[1], rx_sge[0], sw_page->page);
7a9b2557
VZ
1131 }
1132
a2fbb9ea
ET
1133 start = RCQ_BD(fp->rx_comp_cons - 10);
1134 end = RCQ_BD(fp->rx_comp_cons + 503);
8440d2b6 1135 for (j = start; j != end; j = RCQ_BD(j + 1)) {
a2fbb9ea
ET
1136 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1137
c3eefaf6
EG
1138 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1139 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
a2fbb9ea
ET
1140 }
1141 }
1142
8440d2b6 1143 /* Tx */
55c11941 1144 for_each_valid_tx_queue(bp, i) {
8440d2b6 1145 struct bnx2x_fastpath *fp = &bp->fp[i];
e2611998
YM
1146
1147 if (!bp->fp)
1148 break;
1149
6383c0b3 1150 for_each_cos_in_tx_queue(fp, cos) {
65565884 1151 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
6383c0b3 1152
1fc3de94 1153 if (!fp->txdata_ptr[cos])
e2611998
YM
1154 break;
1155
ea36475a 1156 if (!txdata->tx_cons_sb)
e2611998
YM
1157 continue;
1158
6383c0b3
AE
1159 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1160 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1161 for (j = start; j != end; j = TX_BD(j + 1)) {
1162 struct sw_tx_bd *sw_bd =
1163 &txdata->tx_buf_ring[j];
1164
51c1a580 1165 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
6383c0b3
AE
1166 i, cos, j, sw_bd->skb,
1167 sw_bd->first_bd);
1168 }
8440d2b6 1169
6383c0b3
AE
1170 start = TX_BD(txdata->tx_bd_cons - 10);
1171 end = TX_BD(txdata->tx_bd_cons + 254);
1172 for (j = start; j != end; j = TX_BD(j + 1)) {
1173 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
8440d2b6 1174
51c1a580 1175 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
6383c0b3
AE
1176 i, cos, j, tx_bd[0], tx_bd[1],
1177 tx_bd[2], tx_bd[3]);
1178 }
8440d2b6
EG
1179 }
1180 }
523224a3 1181#endif
0155a27c
YM
1182 if (IS_PF(bp)) {
1183 bnx2x_fw_dump(bp);
1184 bnx2x_mc_assert(bp);
1185 }
a2fbb9ea 1186 BNX2X_ERR("end crash dump -----------------\n");
a2fbb9ea
ET
1187}
1188
619c5cb6
VZ
1189/*
1190 * FLR Support for E2
1191 *
1192 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1193 * initialization.
1194 */
16a5fd92 1195#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
89db4ad8
AE
1196#define FLR_WAIT_INTERVAL 50 /* usec */
1197#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
619c5cb6
VZ
1198
1199struct pbf_pN_buf_regs {
1200 int pN;
1201 u32 init_crd;
1202 u32 crd;
1203 u32 crd_freed;
1204};
1205
1206struct pbf_pN_cmd_regs {
1207 int pN;
1208 u32 lines_occup;
1209 u32 lines_freed;
1210};
1211
1212static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1213 struct pbf_pN_buf_regs *regs,
1214 u32 poll_count)
1215{
1216 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1217 u32 cur_cnt = poll_count;
1218
1219 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1220 crd = crd_start = REG_RD(bp, regs->crd);
1221 init_crd = REG_RD(bp, regs->init_crd);
1222
1223 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1224 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1225 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1226
1227 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1228 (init_crd - crd_start))) {
1229 if (cur_cnt--) {
89db4ad8 1230 udelay(FLR_WAIT_INTERVAL);
619c5cb6
VZ
1231 crd = REG_RD(bp, regs->crd);
1232 crd_freed = REG_RD(bp, regs->crd_freed);
1233 } else {
1234 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1235 regs->pN);
1236 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1237 regs->pN, crd);
1238 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1239 regs->pN, crd_freed);
1240 break;
1241 }
1242 }
1243 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
89db4ad8 1244 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
619c5cb6
VZ
1245}
1246
1247static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1248 struct pbf_pN_cmd_regs *regs,
1249 u32 poll_count)
1250{
1251 u32 occup, to_free, freed, freed_start;
1252 u32 cur_cnt = poll_count;
1253
1254 occup = to_free = REG_RD(bp, regs->lines_occup);
1255 freed = freed_start = REG_RD(bp, regs->lines_freed);
1256
1257 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1258 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1259
1260 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1261 if (cur_cnt--) {
89db4ad8 1262 udelay(FLR_WAIT_INTERVAL);
619c5cb6
VZ
1263 occup = REG_RD(bp, regs->lines_occup);
1264 freed = REG_RD(bp, regs->lines_freed);
1265 } else {
1266 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1267 regs->pN);
1268 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1269 regs->pN, occup);
1270 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1271 regs->pN, freed);
1272 break;
1273 }
1274 }
1275 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
89db4ad8 1276 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
619c5cb6
VZ
1277}
1278
1191cb83
ED
1279static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1280 u32 expected, u32 poll_count)
619c5cb6
VZ
1281{
1282 u32 cur_cnt = poll_count;
1283 u32 val;
1284
1285 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
89db4ad8 1286 udelay(FLR_WAIT_INTERVAL);
619c5cb6
VZ
1287
1288 return val;
1289}
1290
d16132ce
AE
1291int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1292 char *msg, u32 poll_cnt)
619c5cb6
VZ
1293{
1294 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1295 if (val != 0) {
1296 BNX2X_ERR("%s usage count=%d\n", msg, val);
1297 return 1;
1298 }
1299 return 0;
1300}
1301
d16132ce
AE
1302/* Common routines with VF FLR cleanup */
1303u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
619c5cb6
VZ
1304{
1305 /* adjust polling timeout */
1306 if (CHIP_REV_IS_EMUL(bp))
1307 return FLR_POLL_CNT * 2000;
1308
1309 if (CHIP_REV_IS_FPGA(bp))
1310 return FLR_POLL_CNT * 120;
1311
1312 return FLR_POLL_CNT;
1313}
1314
d16132ce 1315void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
619c5cb6
VZ
1316{
1317 struct pbf_pN_cmd_regs cmd_regs[] = {
1318 {0, (CHIP_IS_E3B0(bp)) ?
1319 PBF_REG_TQ_OCCUPANCY_Q0 :
1320 PBF_REG_P0_TQ_OCCUPANCY,
1321 (CHIP_IS_E3B0(bp)) ?
1322 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1323 PBF_REG_P0_TQ_LINES_FREED_CNT},
1324 {1, (CHIP_IS_E3B0(bp)) ?
1325 PBF_REG_TQ_OCCUPANCY_Q1 :
1326 PBF_REG_P1_TQ_OCCUPANCY,
1327 (CHIP_IS_E3B0(bp)) ?
1328 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1329 PBF_REG_P1_TQ_LINES_FREED_CNT},
1330 {4, (CHIP_IS_E3B0(bp)) ?
1331 PBF_REG_TQ_OCCUPANCY_LB_Q :
1332 PBF_REG_P4_TQ_OCCUPANCY,
1333 (CHIP_IS_E3B0(bp)) ?
1334 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1335 PBF_REG_P4_TQ_LINES_FREED_CNT}
1336 };
1337
1338 struct pbf_pN_buf_regs buf_regs[] = {
1339 {0, (CHIP_IS_E3B0(bp)) ?
1340 PBF_REG_INIT_CRD_Q0 :
1341 PBF_REG_P0_INIT_CRD ,
1342 (CHIP_IS_E3B0(bp)) ?
1343 PBF_REG_CREDIT_Q0 :
1344 PBF_REG_P0_CREDIT,
1345 (CHIP_IS_E3B0(bp)) ?
1346 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1347 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1348 {1, (CHIP_IS_E3B0(bp)) ?
1349 PBF_REG_INIT_CRD_Q1 :
1350 PBF_REG_P1_INIT_CRD,
1351 (CHIP_IS_E3B0(bp)) ?
1352 PBF_REG_CREDIT_Q1 :
1353 PBF_REG_P1_CREDIT,
1354 (CHIP_IS_E3B0(bp)) ?
1355 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1356 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1357 {4, (CHIP_IS_E3B0(bp)) ?
1358 PBF_REG_INIT_CRD_LB_Q :
1359 PBF_REG_P4_INIT_CRD,
1360 (CHIP_IS_E3B0(bp)) ?
1361 PBF_REG_CREDIT_LB_Q :
1362 PBF_REG_P4_CREDIT,
1363 (CHIP_IS_E3B0(bp)) ?
1364 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1365 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1366 };
1367
1368 int i;
1369
1370 /* Verify the command queues are flushed P0, P1, P4 */
1371 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1372 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1373
619c5cb6
VZ
1374 /* Verify the transmission buffers are flushed P0, P1, P4 */
1375 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1376 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1377}
1378
1379#define OP_GEN_PARAM(param) \
1380 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1381
1382#define OP_GEN_TYPE(type) \
1383 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1384
1385#define OP_GEN_AGG_VECT(index) \
1386 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1387
d16132ce 1388int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
619c5cb6 1389{
86564c3f 1390 u32 op_gen_command = 0;
619c5cb6
VZ
1391 u32 comp_addr = BAR_CSTRORM_INTMEM +
1392 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1393 int ret = 0;
1394
1395 if (REG_RD(bp, comp_addr)) {
89db4ad8 1396 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
619c5cb6
VZ
1397 return 1;
1398 }
1399
86564c3f
YM
1400 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1401 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1402 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1403 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
619c5cb6 1404
89db4ad8 1405 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
86564c3f 1406 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
619c5cb6
VZ
1407
1408 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1409 BNX2X_ERR("FW final cleanup did not succeed\n");
51c1a580
MS
1410 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1411 (REG_RD(bp, comp_addr)));
d16132ce
AE
1412 bnx2x_panic();
1413 return 1;
619c5cb6 1414 }
16a5fd92 1415 /* Zero completion for next FLR */
619c5cb6
VZ
1416 REG_WR(bp, comp_addr, 0);
1417
1418 return ret;
1419}
1420
b56e9670 1421u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
619c5cb6 1422{
619c5cb6
VZ
1423 u16 status;
1424
2a80eebc 1425 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
619c5cb6
VZ
1426 return status & PCI_EXP_DEVSTA_TRPND;
1427}
1428
1429/* PF FLR specific routines
1430*/
1431static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1432{
619c5cb6
VZ
1433 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1434 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1435 CFC_REG_NUM_LCIDS_INSIDE_PF,
1436 "CFC PF usage counter timed out",
1437 poll_cnt))
1438 return 1;
1439
619c5cb6
VZ
1440 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1441 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1442 DORQ_REG_PF_USAGE_CNT,
1443 "DQ PF usage counter timed out",
1444 poll_cnt))
1445 return 1;
1446
1447 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1448 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1449 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1450 "QM PF usage counter timed out",
1451 poll_cnt))
1452 return 1;
1453
1454 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1455 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1456 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1457 "Timers VNIC usage counter timed out",
1458 poll_cnt))
1459 return 1;
1460 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1461 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1462 "Timers NUM_SCANS usage counter timed out",
1463 poll_cnt))
1464 return 1;
1465
1466 /* Wait DMAE PF usage counter to zero */
1467 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1468 dmae_reg_go_c[INIT_DMAE_C(bp)],
6bf07b8e 1469 "DMAE command register timed out",
619c5cb6
VZ
1470 poll_cnt))
1471 return 1;
1472
1473 return 0;
1474}
1475
1476static void bnx2x_hw_enable_status(struct bnx2x *bp)
1477{
1478 u32 val;
1479
1480 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1481 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1482
1483 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1484 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1485
1486 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1487 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1488
1489 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1490 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1491
1492 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1493 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1494
1495 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1496 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1497
1498 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1499 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1500
1501 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1502 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1503 val);
1504}
1505
1506static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1507{
1508 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1509
1510 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1511
1512 /* Re-enable PF target read access */
1513 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1514
1515 /* Poll HW usage counters */
89db4ad8 1516 DP(BNX2X_MSG_SP, "Polling usage counters\n");
619c5cb6
VZ
1517 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1518 return -EBUSY;
1519
1520 /* Zero the igu 'trailing edge' and 'leading edge' */
1521
1522 /* Send the FW cleanup command */
1523 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1524 return -EBUSY;
1525
1526 /* ATC cleanup */
1527
1528 /* Verify TX hw is flushed */
1529 bnx2x_tx_hw_flushed(bp, poll_cnt);
1530
1531 /* Wait 100ms (not adjusted according to platform) */
1532 msleep(100);
1533
1534 /* Verify no pending pci transactions */
1535 if (bnx2x_is_pcie_pending(bp->pdev))
1536 BNX2X_ERR("PCIE Transactions still pending\n");
1537
1538 /* Debug */
1539 bnx2x_hw_enable_status(bp);
1540
1541 /*
1542 * Master enable - Due to WB DMAE writes performed before this
1543 * register is re-initialized as part of the regular function init
1544 */
1545 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1546
1547 return 0;
1548}
1549
f2e0899f 1550static void bnx2x_hc_int_enable(struct bnx2x *bp)
a2fbb9ea 1551{
34f80b04 1552 int port = BP_PORT(bp);
a2fbb9ea
ET
1553 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1554 u32 val = REG_RD(bp, addr);
69c326b3
DK
1555 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1556 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1557 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
a2fbb9ea
ET
1558
1559 if (msix) {
8badd27a
EG
1560 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1561 HC_CONFIG_0_REG_INT_LINE_EN_0);
a2fbb9ea
ET
1562 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1563 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
69c326b3
DK
1564 if (single_msix)
1565 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
8badd27a
EG
1566 } else if (msi) {
1567 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1568 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1569 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1570 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
a2fbb9ea
ET
1571 } else {
1572 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
615f8fd9 1573 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
a2fbb9ea
ET
1574 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1575 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
615f8fd9 1576
a0fd065c 1577 if (!CHIP_IS_E1(bp)) {
51c1a580
MS
1578 DP(NETIF_MSG_IFUP,
1579 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
615f8fd9 1580
a0fd065c 1581 REG_WR(bp, addr, val);
615f8fd9 1582
a0fd065c
DK
1583 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1584 }
a2fbb9ea
ET
1585 }
1586
a0fd065c
DK
1587 if (CHIP_IS_E1(bp))
1588 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1589
51c1a580
MS
1590 DP(NETIF_MSG_IFUP,
1591 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1592 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
a2fbb9ea
ET
1593
1594 REG_WR(bp, addr, val);
37dbbf32
EG
1595 /*
1596 * Ensure that HC_CONFIG is written before leading/trailing edge config
1597 */
1598 mmiowb();
1599 barrier();
34f80b04 1600
f2e0899f 1601 if (!CHIP_IS_E1(bp)) {
34f80b04 1602 /* init leading/trailing edge */
fb3bff17 1603 if (IS_MF(bp)) {
3395a033 1604 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
34f80b04 1605 if (bp->port.pmf)
4acac6a5
EG
1606 /* enable nig and gpio3 attention */
1607 val |= 0x1100;
34f80b04
EG
1608 } else
1609 val = 0xffff;
1610
1611 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1612 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1613 }
37dbbf32
EG
1614
1615 /* Make sure that interrupts are indeed enabled from here on */
1616 mmiowb();
a2fbb9ea
ET
1617}
1618
f2e0899f
DK
1619static void bnx2x_igu_int_enable(struct bnx2x *bp)
1620{
1621 u32 val;
30a5de77
DK
1622 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1623 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1624 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
f2e0899f
DK
1625
1626 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1627
1628 if (msix) {
1629 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1630 IGU_PF_CONF_SINGLE_ISR_EN);
ebe61d80 1631 val |= (IGU_PF_CONF_MSI_MSIX_EN |
f2e0899f 1632 IGU_PF_CONF_ATTN_BIT_EN);
30a5de77
DK
1633
1634 if (single_msix)
1635 val |= IGU_PF_CONF_SINGLE_ISR_EN;
f2e0899f
DK
1636 } else if (msi) {
1637 val &= ~IGU_PF_CONF_INT_LINE_EN;
ebe61d80 1638 val |= (IGU_PF_CONF_MSI_MSIX_EN |
f2e0899f
DK
1639 IGU_PF_CONF_ATTN_BIT_EN |
1640 IGU_PF_CONF_SINGLE_ISR_EN);
1641 } else {
1642 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
ebe61d80 1643 val |= (IGU_PF_CONF_INT_LINE_EN |
f2e0899f
DK
1644 IGU_PF_CONF_ATTN_BIT_EN |
1645 IGU_PF_CONF_SINGLE_ISR_EN);
1646 }
1647
ebe61d80
YM
1648 /* Clean previous status - need to configure igu prior to ack*/
1649 if ((!msix) || single_msix) {
1650 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1651 bnx2x_ack_int(bp);
1652 }
1653
1654 val |= IGU_PF_CONF_FUNC_EN;
1655
51c1a580 1656 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
f2e0899f
DK
1657 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1658
1659 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1660
79a8557a
YM
1661 if (val & IGU_PF_CONF_INT_LINE_EN)
1662 pci_intx(bp->pdev, true);
1663
f2e0899f
DK
1664 barrier();
1665
1666 /* init leading/trailing edge */
1667 if (IS_MF(bp)) {
3395a033 1668 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
f2e0899f
DK
1669 if (bp->port.pmf)
1670 /* enable nig and gpio3 attention */
1671 val |= 0x1100;
1672 } else
1673 val = 0xffff;
1674
1675 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1676 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1677
1678 /* Make sure that interrupts are indeed enabled from here on */
1679 mmiowb();
1680}
1681
1682void bnx2x_int_enable(struct bnx2x *bp)
1683{
1684 if (bp->common.int_block == INT_BLOCK_HC)
1685 bnx2x_hc_int_enable(bp);
1686 else
1687 bnx2x_igu_int_enable(bp);
1688}
1689
9f6c9258 1690void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
a2fbb9ea 1691{
a2fbb9ea 1692 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8badd27a 1693 int i, offset;
a2fbb9ea 1694
f8ef6e44
YG
1695 if (disable_hw)
1696 /* prevent the HW from sending interrupts */
1697 bnx2x_int_disable(bp);
a2fbb9ea
ET
1698
1699 /* make sure all ISRs are done */
1700 if (msix) {
8badd27a
EG
1701 synchronize_irq(bp->msix_table[0].vector);
1702 offset = 1;
55c11941
MS
1703 if (CNIC_SUPPORT(bp))
1704 offset++;
ec6ba945 1705 for_each_eth_queue(bp, i)
754a2f52 1706 synchronize_irq(bp->msix_table[offset++].vector);
a2fbb9ea
ET
1707 } else
1708 synchronize_irq(bp->pdev->irq);
1709
1710 /* make sure sp_task is not running */
1cf167f2 1711 cancel_delayed_work(&bp->sp_task);
3deb8167 1712 cancel_delayed_work(&bp->period_task);
1cf167f2 1713 flush_workqueue(bnx2x_wq);
a2fbb9ea
ET
1714}
1715
34f80b04 1716/* fast path */
a2fbb9ea
ET
1717
1718/*
34f80b04 1719 * General service functions
a2fbb9ea
ET
1720 */
1721
72fd0718
VZ
1722/* Return true if succeeded to acquire the lock */
1723static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1724{
1725 u32 lock_status;
1726 u32 resource_bit = (1 << resource);
1727 int func = BP_FUNC(bp);
1728 u32 hw_lock_control_reg;
1729
51c1a580
MS
1730 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1731 "Trying to take a lock on resource %d\n", resource);
72fd0718
VZ
1732
1733 /* Validating that the resource is within range */
1734 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
51c1a580 1735 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
72fd0718
VZ
1736 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1737 resource, HW_LOCK_MAX_RESOURCE_VALUE);
0fdf4d09 1738 return false;
72fd0718
VZ
1739 }
1740
1741 if (func <= 5)
1742 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1743 else
1744 hw_lock_control_reg =
1745 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1746
1747 /* Try to acquire the lock */
1748 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1749 lock_status = REG_RD(bp, hw_lock_control_reg);
1750 if (lock_status & resource_bit)
1751 return true;
1752
51c1a580
MS
1753 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1754 "Failed to get a lock on resource %d\n", resource);
72fd0718
VZ
1755 return false;
1756}
1757
c9ee9206
VZ
1758/**
1759 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1760 *
1761 * @bp: driver handle
1762 *
1763 * Returns the recovery leader resource id according to the engine this function
1764 * belongs to. Currently only only 2 engines is supported.
1765 */
1191cb83 1766static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
c9ee9206
VZ
1767{
1768 if (BP_PATH(bp))
1769 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1770 else
1771 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1772}
1773
1774/**
2de67439 1775 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
c9ee9206
VZ
1776 *
1777 * @bp: driver handle
1778 *
2de67439 1779 * Tries to acquire a leader lock for current engine.
c9ee9206 1780 */
1191cb83 1781static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
c9ee9206
VZ
1782{
1783 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1784}
1785
619c5cb6 1786static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
55c11941 1787
fd1fc79d
AE
1788/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1789static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1790{
1791 /* Set the interrupt occurred bit for the sp-task to recognize it
1792 * must ack the interrupt and transition according to the IGU
1793 * state machine.
1794 */
1795 atomic_set(&bp->interrupt_occurred, 1);
1796
1797 /* The sp_task must execute only after this bit
1798 * is set, otherwise we will get out of sync and miss all
1799 * further interrupts. Hence, the barrier.
1800 */
1801 smp_wmb();
1802
1803 /* schedule sp_task to workqueue */
1804 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1805}
3196a88a 1806
619c5cb6 1807void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
a2fbb9ea
ET
1808{
1809 struct bnx2x *bp = fp->bp;
1810 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1811 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
619c5cb6 1812 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
15192a8c 1813 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
a2fbb9ea 1814
34f80b04 1815 DP(BNX2X_MSG_SP,
a2fbb9ea 1816 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
0626b899 1817 fp->index, cid, command, bp->state,
34f80b04 1818 rr_cqe->ramrod_cqe.ramrod_type);
a2fbb9ea 1819
fd1fc79d
AE
1820 /* If cid is within VF range, replace the slowpath object with the
1821 * one corresponding to this VF
1822 */
1823 if (cid >= BNX2X_FIRST_VF_CID &&
1824 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1825 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1826
619c5cb6
VZ
1827 switch (command) {
1828 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
d6cae238 1829 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
619c5cb6
VZ
1830 drv_cmd = BNX2X_Q_CMD_UPDATE;
1831 break;
d6cae238 1832
619c5cb6 1833 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
d6cae238 1834 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
619c5cb6 1835 drv_cmd = BNX2X_Q_CMD_SETUP;
a2fbb9ea
ET
1836 break;
1837
6383c0b3 1838 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
51c1a580 1839 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
6383c0b3
AE
1840 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1841 break;
1842
619c5cb6 1843 case (RAMROD_CMD_ID_ETH_HALT):
d6cae238 1844 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
619c5cb6 1845 drv_cmd = BNX2X_Q_CMD_HALT;
a2fbb9ea
ET
1846 break;
1847
619c5cb6 1848 case (RAMROD_CMD_ID_ETH_TERMINATE):
6bf07b8e 1849 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
619c5cb6 1850 drv_cmd = BNX2X_Q_CMD_TERMINATE;
a2fbb9ea
ET
1851 break;
1852
619c5cb6 1853 case (RAMROD_CMD_ID_ETH_EMPTY):
d6cae238 1854 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
619c5cb6 1855 drv_cmd = BNX2X_Q_CMD_EMPTY;
993ac7b5 1856 break;
619c5cb6 1857
14a94ebd
MK
1858 case (RAMROD_CMD_ID_ETH_TPA_UPDATE):
1859 DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid);
1860 drv_cmd = BNX2X_Q_CMD_UPDATE_TPA;
1861 break;
1862
619c5cb6
VZ
1863 default:
1864 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1865 command, fp->index);
1866 return;
523224a3 1867 }
3196a88a 1868
619c5cb6
VZ
1869 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1870 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1871 /* q_obj->complete_cmd() failure means that this was
1872 * an unexpected completion.
1873 *
1874 * In this case we don't want to increase the bp->spq_left
1875 * because apparently we haven't sent this command the first
1876 * place.
1877 */
1878#ifdef BNX2X_STOP_ON_ERROR
1879 bnx2x_panic();
1880#else
1881 return;
1882#endif
1883
4e857c58 1884 smp_mb__before_atomic();
6e30dd4e 1885 atomic_inc(&bp->cq_spq_left);
619c5cb6 1886 /* push the change in bp->spq_left and towards the memory */
4e857c58 1887 smp_mb__after_atomic();
49d66772 1888
d6cae238
VZ
1889 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1890
a3348722
BW
1891 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1892 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1893 /* if Q update ramrod is completed for last Q in AFEX vif set
1894 * flow, then ACK MCP at the end
1895 *
1896 * mark pending ACK to MCP bit.
1897 * prevent case that both bits are cleared.
1898 * At the end of load/unload driver checks that
2de67439 1899 * sp_state is cleared, and this order prevents
a3348722
BW
1900 * races
1901 */
4e857c58 1902 smp_mb__before_atomic();
a3348722
BW
1903 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1904 wmb();
1905 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4e857c58 1906 smp_mb__after_atomic();
a3348722 1907
fd1fc79d
AE
1908 /* schedule the sp task as mcp ack is required */
1909 bnx2x_schedule_sp_task(bp);
a3348722
BW
1910 }
1911
523224a3 1912 return;
a2fbb9ea
ET
1913}
1914
9f6c9258 1915irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
a2fbb9ea 1916{
555f6c78 1917 struct bnx2x *bp = netdev_priv(dev_instance);
a2fbb9ea 1918 u16 status = bnx2x_ack_int(bp);
34f80b04 1919 u16 mask;
ca00392c 1920 int i;
6383c0b3 1921 u8 cos;
a2fbb9ea 1922
34f80b04 1923 /* Return here if interrupt is shared and it's not for us */
a2fbb9ea
ET
1924 if (unlikely(status == 0)) {
1925 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1926 return IRQ_NONE;
1927 }
f5372251 1928 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
a2fbb9ea 1929
3196a88a
EG
1930#ifdef BNX2X_STOP_ON_ERROR
1931 if (unlikely(bp->panic))
1932 return IRQ_HANDLED;
1933#endif
1934
ec6ba945 1935 for_each_eth_queue(bp, i) {
ca00392c 1936 struct bnx2x_fastpath *fp = &bp->fp[i];
a2fbb9ea 1937
55c11941 1938 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
ca00392c 1939 if (status & mask) {
619c5cb6 1940 /* Handle Rx or Tx according to SB id */
6383c0b3 1941 for_each_cos_in_tx_queue(fp, cos)
65565884 1942 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
523224a3 1943 prefetch(&fp->sb_running_index[SM_RX_ID]);
f5fbf115 1944 napi_schedule_irqoff(&bnx2x_fp(bp, fp->index, napi));
ca00392c
EG
1945 status &= ~mask;
1946 }
a2fbb9ea
ET
1947 }
1948
55c11941
MS
1949 if (CNIC_SUPPORT(bp)) {
1950 mask = 0x2;
1951 if (status & (mask | 0x1)) {
1952 struct cnic_ops *c_ops = NULL;
993ac7b5 1953
ad9b4359
MC
1954 rcu_read_lock();
1955 c_ops = rcu_dereference(bp->cnic_ops);
1956 if (c_ops && (bp->cnic_eth_dev.drv_state &
1957 CNIC_DRV_STATE_HANDLES_IRQ))
1958 c_ops->cnic_handler(bp->cnic_data, NULL);
1959 rcu_read_unlock();
993ac7b5 1960
55c11941
MS
1961 status &= ~mask;
1962 }
993ac7b5 1963 }
a2fbb9ea 1964
34f80b04 1965 if (unlikely(status & 0x1)) {
fd1fc79d
AE
1966
1967 /* schedule sp task to perform default status block work, ack
1968 * attentions and enable interrupts.
1969 */
1970 bnx2x_schedule_sp_task(bp);
a2fbb9ea
ET
1971
1972 status &= ~0x1;
1973 if (!status)
1974 return IRQ_HANDLED;
1975 }
1976
cdaa7cb8
VZ
1977 if (unlikely(status))
1978 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
34f80b04 1979 status);
a2fbb9ea 1980
c18487ee 1981 return IRQ_HANDLED;
a2fbb9ea
ET
1982}
1983
c18487ee
YR
1984/* Link */
1985
1986/*
1987 * General service functions
1988 */
a2fbb9ea 1989
9f6c9258 1990int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
c18487ee
YR
1991{
1992 u32 lock_status;
1993 u32 resource_bit = (1 << resource);
4a37fb66
YG
1994 int func = BP_FUNC(bp);
1995 u32 hw_lock_control_reg;
c18487ee 1996 int cnt;
a2fbb9ea 1997
c18487ee
YR
1998 /* Validating that the resource is within range */
1999 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
51c1a580 2000 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
c18487ee
YR
2001 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2002 return -EINVAL;
2003 }
a2fbb9ea 2004
4a37fb66
YG
2005 if (func <= 5) {
2006 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2007 } else {
2008 hw_lock_control_reg =
2009 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2010 }
2011
c18487ee 2012 /* Validating that the resource is not already taken */
4a37fb66 2013 lock_status = REG_RD(bp, hw_lock_control_reg);
c18487ee 2014 if (lock_status & resource_bit) {
51c1a580 2015 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
c18487ee
YR
2016 lock_status, resource_bit);
2017 return -EEXIST;
2018 }
a2fbb9ea 2019
46230476
EG
2020 /* Try for 5 second every 5ms */
2021 for (cnt = 0; cnt < 1000; cnt++) {
c18487ee 2022 /* Try to acquire the lock */
4a37fb66
YG
2023 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
2024 lock_status = REG_RD(bp, hw_lock_control_reg);
c18487ee
YR
2025 if (lock_status & resource_bit)
2026 return 0;
a2fbb9ea 2027
639d65b8 2028 usleep_range(5000, 10000);
a2fbb9ea 2029 }
51c1a580 2030 BNX2X_ERR("Timeout\n");
c18487ee
YR
2031 return -EAGAIN;
2032}
a2fbb9ea 2033
c9ee9206
VZ
2034int bnx2x_release_leader_lock(struct bnx2x *bp)
2035{
2036 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
2037}
2038
9f6c9258 2039int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
c18487ee
YR
2040{
2041 u32 lock_status;
2042 u32 resource_bit = (1 << resource);
4a37fb66
YG
2043 int func = BP_FUNC(bp);
2044 u32 hw_lock_control_reg;
a2fbb9ea 2045
c18487ee
YR
2046 /* Validating that the resource is within range */
2047 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
51c1a580 2048 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
c18487ee
YR
2049 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2050 return -EINVAL;
2051 }
2052
4a37fb66
YG
2053 if (func <= 5) {
2054 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2055 } else {
2056 hw_lock_control_reg =
2057 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2058 }
2059
c18487ee 2060 /* Validating that the resource is currently taken */
4a37fb66 2061 lock_status = REG_RD(bp, hw_lock_control_reg);
c18487ee 2062 if (!(lock_status & resource_bit)) {
6bf07b8e
YM
2063 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2064 lock_status, resource_bit);
c18487ee 2065 return -EFAULT;
a2fbb9ea
ET
2066 }
2067
9f6c9258
DK
2068 REG_WR(bp, hw_lock_control_reg, resource_bit);
2069 return 0;
c18487ee 2070}
a2fbb9ea 2071
4acac6a5
EG
2072int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2073{
2074 /* The GPIO should be swapped if swap register is set and active */
2075 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2076 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2077 int gpio_shift = gpio_num +
2078 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2079 u32 gpio_mask = (1 << gpio_shift);
2080 u32 gpio_reg;
2081 int value;
2082
2083 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2084 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2085 return -EINVAL;
2086 }
2087
2088 /* read GPIO value */
2089 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2090
2091 /* get the requested pin value */
2092 if ((gpio_reg & gpio_mask) == gpio_mask)
2093 value = 1;
2094 else
2095 value = 0;
2096
4acac6a5
EG
2097 return value;
2098}
2099
17de50b7 2100int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
c18487ee
YR
2101{
2102 /* The GPIO should be swapped if swap register is set and active */
2103 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
17de50b7 2104 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
c18487ee
YR
2105 int gpio_shift = gpio_num +
2106 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2107 u32 gpio_mask = (1 << gpio_shift);
2108 u32 gpio_reg;
a2fbb9ea 2109
c18487ee
YR
2110 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2111 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2112 return -EINVAL;
2113 }
a2fbb9ea 2114
4a37fb66 2115 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
c18487ee
YR
2116 /* read GPIO and mask except the float bits */
2117 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
a2fbb9ea 2118
c18487ee
YR
2119 switch (mode) {
2120 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
51c1a580
MS
2121 DP(NETIF_MSG_LINK,
2122 "Set GPIO %d (shift %d) -> output low\n",
c18487ee
YR
2123 gpio_num, gpio_shift);
2124 /* clear FLOAT and set CLR */
2125 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2126 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2127 break;
a2fbb9ea 2128
c18487ee 2129 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
51c1a580
MS
2130 DP(NETIF_MSG_LINK,
2131 "Set GPIO %d (shift %d) -> output high\n",
c18487ee
YR
2132 gpio_num, gpio_shift);
2133 /* clear FLOAT and set SET */
2134 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2135 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2136 break;
a2fbb9ea 2137
17de50b7 2138 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
51c1a580
MS
2139 DP(NETIF_MSG_LINK,
2140 "Set GPIO %d (shift %d) -> input\n",
c18487ee
YR
2141 gpio_num, gpio_shift);
2142 /* set FLOAT */
2143 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2144 break;
a2fbb9ea 2145
c18487ee
YR
2146 default:
2147 break;
a2fbb9ea
ET
2148 }
2149
c18487ee 2150 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
4a37fb66 2151 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
f1410647 2152
c18487ee 2153 return 0;
a2fbb9ea
ET
2154}
2155
0d40f0d4
YR
2156int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2157{
2158 u32 gpio_reg = 0;
2159 int rc = 0;
2160
2161 /* Any port swapping should be handled by caller. */
2162
2163 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2164 /* read GPIO and mask except the float bits */
2165 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2166 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2167 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2168 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2169
2170 switch (mode) {
2171 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2172 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2173 /* set CLR */
2174 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2175 break;
2176
2177 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2178 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2179 /* set SET */
2180 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2181 break;
2182
2183 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2184 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2185 /* set FLOAT */
2186 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2187 break;
2188
2189 default:
2190 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2191 rc = -EINVAL;
2192 break;
2193 }
2194
2195 if (rc == 0)
2196 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2197
2198 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2199
2200 return rc;
2201}
2202
4acac6a5
EG
2203int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2204{
2205 /* The GPIO should be swapped if swap register is set and active */
2206 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2207 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2208 int gpio_shift = gpio_num +
2209 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2210 u32 gpio_mask = (1 << gpio_shift);
2211 u32 gpio_reg;
2212
2213 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2214 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2215 return -EINVAL;
2216 }
2217
2218 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2219 /* read GPIO int */
2220 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2221
2222 switch (mode) {
2223 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
51c1a580
MS
2224 DP(NETIF_MSG_LINK,
2225 "Clear GPIO INT %d (shift %d) -> output low\n",
2226 gpio_num, gpio_shift);
4acac6a5
EG
2227 /* clear SET and set CLR */
2228 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2229 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2230 break;
2231
2232 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
51c1a580
MS
2233 DP(NETIF_MSG_LINK,
2234 "Set GPIO INT %d (shift %d) -> output high\n",
2235 gpio_num, gpio_shift);
4acac6a5
EG
2236 /* clear CLR and set SET */
2237 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2238 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2239 break;
2240
2241 default:
2242 break;
2243 }
2244
2245 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2246 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2247
2248 return 0;
2249}
2250
d6d99a3f 2251static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
a2fbb9ea 2252{
c18487ee 2253 u32 spio_reg;
a2fbb9ea 2254
d6d99a3f
YM
2255 /* Only 2 SPIOs are configurable */
2256 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2257 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
c18487ee 2258 return -EINVAL;
a2fbb9ea
ET
2259 }
2260
4a37fb66 2261 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
c18487ee 2262 /* read SPIO and mask except the float bits */
d6d99a3f 2263 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
a2fbb9ea 2264
c18487ee 2265 switch (mode) {
d6d99a3f
YM
2266 case MISC_SPIO_OUTPUT_LOW:
2267 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
c18487ee 2268 /* clear FLOAT and set CLR */
d6d99a3f
YM
2269 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2270 spio_reg |= (spio << MISC_SPIO_CLR_POS);
c18487ee 2271 break;
a2fbb9ea 2272
d6d99a3f
YM
2273 case MISC_SPIO_OUTPUT_HIGH:
2274 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
c18487ee 2275 /* clear FLOAT and set SET */
d6d99a3f
YM
2276 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2277 spio_reg |= (spio << MISC_SPIO_SET_POS);
c18487ee 2278 break;
a2fbb9ea 2279
d6d99a3f
YM
2280 case MISC_SPIO_INPUT_HI_Z:
2281 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
c18487ee 2282 /* set FLOAT */
d6d99a3f 2283 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
c18487ee 2284 break;
a2fbb9ea 2285
c18487ee
YR
2286 default:
2287 break;
a2fbb9ea
ET
2288 }
2289
c18487ee 2290 REG_WR(bp, MISC_REG_SPIO, spio_reg);
4a37fb66 2291 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
c18487ee 2292
a2fbb9ea
ET
2293 return 0;
2294}
2295
9f6c9258 2296void bnx2x_calc_fc_adv(struct bnx2x *bp)
a2fbb9ea 2297{
a22f0788 2298 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
1359d73c
YM
2299
2300 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
2301 ADVERTISED_Pause);
ad33ea3a
EG
2302 switch (bp->link_vars.ieee_fc &
2303 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
c18487ee 2304 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
a22f0788 2305 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
f85582f8 2306 ADVERTISED_Pause);
c18487ee 2307 break;
356e2385 2308
c18487ee 2309 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
a22f0788 2310 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
c18487ee 2311 break;
356e2385 2312
c18487ee 2313 default:
c18487ee
YR
2314 break;
2315 }
2316}
f1410647 2317
cd1dfce2 2318static void bnx2x_set_requested_fc(struct bnx2x *bp)
c18487ee 2319{
cd1dfce2
YM
2320 /* Initialize link parameters structure variables
2321 * It is recommended to turn off RX FC for jumbo frames
2322 * for better performance
2323 */
2324 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2325 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2326 else
2327 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2328}
a2fbb9ea 2329
9156b30b
DK
2330static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2331{
2332 u32 pause_enabled = 0;
2333
2334 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2335 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2336 pause_enabled = 1;
2337
2338 REG_WR(bp, BAR_USTRORM_INTMEM +
2339 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2340 pause_enabled);
2341 }
2342
2343 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2344 pause_enabled ? "enabled" : "disabled");
2345}
2346
cd1dfce2
YM
2347int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2348{
2349 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2350 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2351
2352 if (!BP_NOMCP(bp)) {
2353 bnx2x_set_requested_fc(bp);
4a37fb66 2354 bnx2x_acquire_phy_lock(bp);
b5bf9068 2355
a22f0788 2356 if (load_mode == LOAD_DIAG) {
1cb0c788
YR
2357 struct link_params *lp = &bp->link_params;
2358 lp->loopback_mode = LOOPBACK_XGXS;
2f43b821
YM
2359 /* Prefer doing PHY loopback at highest speed */
2360 if (lp->req_line_speed[cfx_idx] < SPEED_20000) {
1cb0c788 2361 if (lp->speed_cap_mask[cfx_idx] &
2f43b821 2362 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)
1cb0c788 2363 lp->req_line_speed[cfx_idx] =
2f43b821
YM
2364 SPEED_20000;
2365 else if (lp->speed_cap_mask[cfx_idx] &
2366 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2367 lp->req_line_speed[cfx_idx] =
2368 SPEED_10000;
1cb0c788
YR
2369 else
2370 lp->req_line_speed[cfx_idx] =
2371 SPEED_1000;
2372 }
a22f0788 2373 }
b5bf9068 2374
8970b2e4
MS
2375 if (load_mode == LOAD_LOOPBACK_EXT) {
2376 struct link_params *lp = &bp->link_params;
2377 lp->loopback_mode = LOOPBACK_EXT;
2378 }
2379
19680c48 2380 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
b5bf9068 2381
4a37fb66 2382 bnx2x_release_phy_lock(bp);
a2fbb9ea 2383
9156b30b
DK
2384 bnx2x_init_dropless_fc(bp);
2385
3c96c68b
EG
2386 bnx2x_calc_fc_adv(bp);
2387
cd1dfce2 2388 if (bp->link_vars.link_up) {
b5bf9068 2389 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
19680c48 2390 bnx2x_link_report(bp);
cd1dfce2
YM
2391 }
2392 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
a22f0788 2393 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
19680c48
EG
2394 return rc;
2395 }
f5372251 2396 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
19680c48 2397 return -EINVAL;
a2fbb9ea
ET
2398}
2399
9f6c9258 2400void bnx2x_link_set(struct bnx2x *bp)
a2fbb9ea 2401{
19680c48 2402 if (!BP_NOMCP(bp)) {
4a37fb66 2403 bnx2x_acquire_phy_lock(bp);
19680c48 2404 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
4a37fb66 2405 bnx2x_release_phy_lock(bp);
a2fbb9ea 2406
9156b30b
DK
2407 bnx2x_init_dropless_fc(bp);
2408
19680c48
EG
2409 bnx2x_calc_fc_adv(bp);
2410 } else
f5372251 2411 BNX2X_ERR("Bootcode is missing - can not set link\n");
c18487ee 2412}
a2fbb9ea 2413
c18487ee
YR
2414static void bnx2x__link_reset(struct bnx2x *bp)
2415{
19680c48 2416 if (!BP_NOMCP(bp)) {
4a37fb66 2417 bnx2x_acquire_phy_lock(bp);
5d07d868 2418 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
4a37fb66 2419 bnx2x_release_phy_lock(bp);
19680c48 2420 } else
f5372251 2421 BNX2X_ERR("Bootcode is missing - can not reset link\n");
c18487ee 2422}
a2fbb9ea 2423
5d07d868
YM
2424void bnx2x_force_link_reset(struct bnx2x *bp)
2425{
2426 bnx2x_acquire_phy_lock(bp);
2427 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2428 bnx2x_release_phy_lock(bp);
2429}
2430
a22f0788 2431u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
c18487ee 2432{
2145a920 2433 u8 rc = 0;
a2fbb9ea 2434
2145a920
VZ
2435 if (!BP_NOMCP(bp)) {
2436 bnx2x_acquire_phy_lock(bp);
a22f0788
YR
2437 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2438 is_serdes);
2145a920
VZ
2439 bnx2x_release_phy_lock(bp);
2440 } else
2441 BNX2X_ERR("Bootcode is missing - can not test link\n");
a2fbb9ea 2442
c18487ee
YR
2443 return rc;
2444}
a2fbb9ea 2445
2691d51d
EG
2446/* Calculates the sum of vn_min_rates.
2447 It's needed for further normalizing of the min_rates.
2448 Returns:
2449 sum of vn_min_rates.
2450 or
2451 0 - if all the min_rates are 0.
16a5fd92 2452 In the later case fairness algorithm should be deactivated.
2691d51d
EG
2453 If not all min_rates are zero then those that are zeroes will be set to 1.
2454 */
b475d78f
YM
2455static void bnx2x_calc_vn_min(struct bnx2x *bp,
2456 struct cmng_init_input *input)
2691d51d
EG
2457{
2458 int all_zero = 1;
2691d51d
EG
2459 int vn;
2460
3395a033 2461 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
f2e0899f 2462 u32 vn_cfg = bp->mf_config[vn];
2691d51d
EG
2463 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2464 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2465
2466 /* Skip hidden vns */
2467 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
b475d78f 2468 vn_min_rate = 0;
2691d51d 2469 /* If min rate is zero - set it to 1 */
b475d78f 2470 else if (!vn_min_rate)
2691d51d
EG
2471 vn_min_rate = DEF_MIN_RATE;
2472 else
2473 all_zero = 0;
2474
b475d78f 2475 input->vnic_min_rate[vn] = vn_min_rate;
2691d51d
EG
2476 }
2477
30ae438b
DK
2478 /* if ETS or all min rates are zeros - disable fairness */
2479 if (BNX2X_IS_ETS_ENABLED(bp)) {
b475d78f 2480 input->flags.cmng_enables &=
30ae438b
DK
2481 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2482 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2483 } else if (all_zero) {
b475d78f 2484 input->flags.cmng_enables &=
b015e3d1 2485 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
b475d78f
YM
2486 DP(NETIF_MSG_IFUP,
2487 "All MIN values are zeroes fairness will be disabled\n");
b015e3d1 2488 } else
b475d78f 2489 input->flags.cmng_enables |=
b015e3d1 2490 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2691d51d
EG
2491}
2492
b475d78f
YM
2493static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2494 struct cmng_init_input *input)
34f80b04 2495{
b475d78f 2496 u16 vn_max_rate;
f2e0899f 2497 u32 vn_cfg = bp->mf_config[vn];
34f80b04 2498
b475d78f 2499 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
34f80b04 2500 vn_max_rate = 0;
b475d78f 2501 else {
faa6fcbb
DK
2502 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2503
da3cc2da 2504 if (IS_MF_PERCENT_BW(bp)) {
faa6fcbb
DK
2505 /* maxCfg in percents of linkspeed */
2506 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
b475d78f 2507 } else /* SD modes */
faa6fcbb
DK
2508 /* maxCfg is absolute in 100Mb units */
2509 vn_max_rate = maxCfg * 100;
34f80b04 2510 }
f85582f8 2511
b475d78f 2512 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
34f80b04 2513
b475d78f 2514 input->vnic_max_rate[vn] = vn_max_rate;
34f80b04 2515}
f85582f8 2516
523224a3
DK
2517static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2518{
2519 if (CHIP_REV_IS_SLOW(bp))
2520 return CMNG_FNS_NONE;
fb3bff17 2521 if (IS_MF(bp))
523224a3
DK
2522 return CMNG_FNS_MINMAX;
2523
2524 return CMNG_FNS_NONE;
2525}
2526
2ae17f66 2527void bnx2x_read_mf_cfg(struct bnx2x *bp)
523224a3 2528{
0793f83f 2529 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
523224a3
DK
2530
2531 if (BP_NOMCP(bp))
16a5fd92 2532 return; /* what should be the default value in this case */
523224a3 2533
0793f83f
DK
2534 /* For 2 port configuration the absolute function number formula
2535 * is:
2536 * abs_func = 2 * vn + BP_PORT + BP_PATH
2537 *
2538 * and there are 4 functions per port
2539 *
2540 * For 4 port configuration it is
2541 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2542 *
2543 * and there are 2 functions per port
2544 */
3395a033 2545 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
0793f83f
DK
2546 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2547
2548 if (func >= E1H_FUNC_MAX)
2549 break;
2550
f2e0899f 2551 bp->mf_config[vn] =
523224a3
DK
2552 MF_CFG_RD(bp, func_mf_config[func].config);
2553 }
a3348722
BW
2554 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2555 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2556 bp->flags |= MF_FUNC_DIS;
2557 } else {
2558 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2559 bp->flags &= ~MF_FUNC_DIS;
2560 }
523224a3
DK
2561}
2562
2563static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2564{
b475d78f
YM
2565 struct cmng_init_input input;
2566 memset(&input, 0, sizeof(struct cmng_init_input));
2567
2568 input.port_rate = bp->link_vars.line_speed;
523224a3 2569
568e2426 2570 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
523224a3
DK
2571 int vn;
2572
523224a3
DK
2573 /* read mf conf from shmem */
2574 if (read_cfg)
2575 bnx2x_read_mf_cfg(bp);
2576
523224a3 2577 /* vn_weight_sum and enable fairness if not 0 */
b475d78f 2578 bnx2x_calc_vn_min(bp, &input);
523224a3
DK
2579
2580 /* calculate and set min-max rate for each vn */
c4154f25 2581 if (bp->port.pmf)
3395a033 2582 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
b475d78f 2583 bnx2x_calc_vn_max(bp, vn, &input);
523224a3
DK
2584
2585 /* always enable rate shaping and fairness */
b475d78f 2586 input.flags.cmng_enables |=
523224a3 2587 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
b475d78f
YM
2588
2589 bnx2x_init_cmng(&input, &bp->cmng);
523224a3
DK
2590 return;
2591 }
2592
2593 /* rate shaping and fairness are disabled */
2594 DP(NETIF_MSG_IFUP,
2595 "rate shaping and fairness are disabled\n");
2596}
34f80b04 2597
1191cb83
ED
2598static void storm_memset_cmng(struct bnx2x *bp,
2599 struct cmng_init *cmng,
2600 u8 port)
2601{
2602 int vn;
2603 size_t size = sizeof(struct cmng_struct_per_port);
2604
2605 u32 addr = BAR_XSTRORM_INTMEM +
2606 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2607
2608 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2609
2610 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2611 int func = func_by_vn(bp, vn);
2612
2613 addr = BAR_XSTRORM_INTMEM +
2614 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2615 size = sizeof(struct rate_shaping_vars_per_vn);
2616 __storm_memset_struct(bp, addr, size,
2617 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2618
2619 addr = BAR_XSTRORM_INTMEM +
2620 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2621 size = sizeof(struct fairness_vars_per_vn);
2622 __storm_memset_struct(bp, addr, size,
2623 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2624 }
2625}
2626
568e2426
DK
2627/* init cmng mode in HW according to local configuration */
2628void bnx2x_set_local_cmng(struct bnx2x *bp)
2629{
2630 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2631
2632 if (cmng_fns != CMNG_FNS_NONE) {
2633 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2634 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2635 } else {
2636 /* rate shaping and fairness are disabled */
2637 DP(NETIF_MSG_IFUP,
2638 "single function mode without fairness\n");
2639 }
2640}
2641
c18487ee
YR
2642/* This function is called upon link interrupt */
2643static void bnx2x_link_attn(struct bnx2x *bp)
2644{
bb2a0f7a
YG
2645 /* Make sure that we are synced with the current statistics */
2646 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2647
c18487ee 2648 bnx2x_link_update(&bp->link_params, &bp->link_vars);
a2fbb9ea 2649
9156b30b 2650 bnx2x_init_dropless_fc(bp);
1c06328c 2651
9156b30b 2652 if (bp->link_vars.link_up) {
1c06328c 2653
619c5cb6 2654 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
bb2a0f7a
YG
2655 struct host_port_stats *pstats;
2656
2657 pstats = bnx2x_sp(bp, port_stats);
619c5cb6 2658 /* reset old mac stats */
bb2a0f7a
YG
2659 memset(&(pstats->mac_stx[0]), 0,
2660 sizeof(struct mac_stx));
2661 }
f34d28ea 2662 if (bp->state == BNX2X_STATE_OPEN)
bb2a0f7a
YG
2663 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2664 }
2665
568e2426
DK
2666 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2667 bnx2x_set_local_cmng(bp);
9fdc3e95 2668
2ae17f66
VZ
2669 __bnx2x_link_report(bp);
2670
9fdc3e95
DK
2671 if (IS_MF(bp))
2672 bnx2x_link_sync_notify(bp);
c18487ee 2673}
a2fbb9ea 2674
9f6c9258 2675void bnx2x__link_status_update(struct bnx2x *bp)
c18487ee 2676{
2ae17f66 2677 if (bp->state != BNX2X_STATE_OPEN)
c18487ee 2678 return;
a2fbb9ea 2679
00253a8c 2680 /* read updated dcb configuration */
ad5afc89
AE
2681 if (IS_PF(bp)) {
2682 bnx2x_dcbx_pmf_update(bp);
2683 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2684 if (bp->link_vars.link_up)
2685 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2686 else
2687 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2688 /* indicate link status */
2689 bnx2x_link_report(bp);
a2fbb9ea 2690
ad5afc89
AE
2691 } else { /* VF */
2692 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2693 SUPPORTED_10baseT_Full |
2694 SUPPORTED_100baseT_Half |
2695 SUPPORTED_100baseT_Full |
2696 SUPPORTED_1000baseT_Full |
2697 SUPPORTED_2500baseX_Full |
2698 SUPPORTED_10000baseT_Full |
2699 SUPPORTED_TP |
2700 SUPPORTED_FIBRE |
2701 SUPPORTED_Autoneg |
2702 SUPPORTED_Pause |
2703 SUPPORTED_Asym_Pause);
2704 bp->port.advertising[0] = bp->port.supported[0];
2705
2706 bp->link_params.bp = bp;
2707 bp->link_params.port = BP_PORT(bp);
2708 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2709 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2710 bp->link_params.req_line_speed[0] = SPEED_10000;
2711 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2712 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2713 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2714 bp->link_vars.line_speed = SPEED_10000;
2715 bp->link_vars.link_status =
2716 (LINK_STATUS_LINK_UP |
2717 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2718 bp->link_vars.link_up = 1;
2719 bp->link_vars.duplex = DUPLEX_FULL;
2720 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2721 __bnx2x_link_report(bp);
6495d15a
DK
2722
2723 bnx2x_sample_bulletin(bp);
2724
2725 /* if bulletin board did not have an update for link status
2726 * __bnx2x_link_report will report current status
2727 * but it will NOT duplicate report in case of already reported
2728 * during sampling bulletin board.
2729 */
bb2a0f7a 2730 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
ad5afc89 2731 }
a2fbb9ea 2732}
a2fbb9ea 2733
a3348722
BW
2734static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2735 u16 vlan_val, u8 allowed_prio)
2736{
86564c3f 2737 struct bnx2x_func_state_params func_params = {NULL};
a3348722
BW
2738 struct bnx2x_func_afex_update_params *f_update_params =
2739 &func_params.params.afex_update;
2740
2741 func_params.f_obj = &bp->func_obj;
2742 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2743
2744 /* no need to wait for RAMROD completion, so don't
2745 * set RAMROD_COMP_WAIT flag
2746 */
2747
2748 f_update_params->vif_id = vifid;
2749 f_update_params->afex_default_vlan = vlan_val;
2750 f_update_params->allowed_priorities = allowed_prio;
2751
2752 /* if ramrod can not be sent, response to MCP immediately */
2753 if (bnx2x_func_state_change(bp, &func_params) < 0)
2754 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2755
2756 return 0;
2757}
2758
2759static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2760 u16 vif_index, u8 func_bit_map)
2761{
86564c3f 2762 struct bnx2x_func_state_params func_params = {NULL};
a3348722
BW
2763 struct bnx2x_func_afex_viflists_params *update_params =
2764 &func_params.params.afex_viflists;
2765 int rc;
2766 u32 drv_msg_code;
2767
2768 /* validate only LIST_SET and LIST_GET are received from switch */
2769 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2770 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2771 cmd_type);
2772
2773 func_params.f_obj = &bp->func_obj;
2774 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2775
2776 /* set parameters according to cmd_type */
2777 update_params->afex_vif_list_command = cmd_type;
86564c3f 2778 update_params->vif_list_index = vif_index;
a3348722
BW
2779 update_params->func_bit_map =
2780 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2781 update_params->func_to_clear = 0;
2782 drv_msg_code =
2783 (cmd_type == VIF_LIST_RULE_GET) ?
2784 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2785 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2786
2787 /* if ramrod can not be sent, respond to MCP immediately for
2788 * SET and GET requests (other are not triggered from MCP)
2789 */
2790 rc = bnx2x_func_state_change(bp, &func_params);
2791 if (rc < 0)
2792 bnx2x_fw_command(bp, drv_msg_code, 0);
2793
2794 return 0;
2795}
2796
2797static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2798{
2799 struct afex_stats afex_stats;
2800 u32 func = BP_ABS_FUNC(bp);
2801 u32 mf_config;
2802 u16 vlan_val;
2803 u32 vlan_prio;
2804 u16 vif_id;
2805 u8 allowed_prio;
2806 u8 vlan_mode;
2807 u32 addr_to_write, vifid, addrs, stats_type, i;
2808
2809 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2810 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2811 DP(BNX2X_MSG_MCP,
2812 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2813 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2814 }
2815
2816 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2817 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2818 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2819 DP(BNX2X_MSG_MCP,
2820 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2821 vifid, addrs);
2822 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2823 addrs);
2824 }
2825
2826 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2827 addr_to_write = SHMEM2_RD(bp,
2828 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2829 stats_type = SHMEM2_RD(bp,
2830 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2831
2832 DP(BNX2X_MSG_MCP,
2833 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2834 addr_to_write);
2835
2836 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2837
2838 /* write response to scratchpad, for MCP */
2839 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2840 REG_WR(bp, addr_to_write + i*sizeof(u32),
2841 *(((u32 *)(&afex_stats))+i));
2842
2843 /* send ack message to MCP */
2844 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2845 }
2846
2847 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2848 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2849 bp->mf_config[BP_VN(bp)] = mf_config;
2850 DP(BNX2X_MSG_MCP,
2851 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2852 mf_config);
2853
2854 /* if VIF_SET is "enabled" */
2855 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2856 /* set rate limit directly to internal RAM */
2857 struct cmng_init_input cmng_input;
2858 struct rate_shaping_vars_per_vn m_rs_vn;
2859 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2860 u32 addr = BAR_XSTRORM_INTMEM +
2861 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2862
2863 bp->mf_config[BP_VN(bp)] = mf_config;
2864
2865 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2866 m_rs_vn.vn_counter.rate =
2867 cmng_input.vnic_max_rate[BP_VN(bp)];
2868 m_rs_vn.vn_counter.quota =
2869 (m_rs_vn.vn_counter.rate *
2870 RS_PERIODIC_TIMEOUT_USEC) / 8;
2871
2872 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2873
2874 /* read relevant values from mf_cfg struct in shmem */
2875 vif_id =
2876 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2877 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2878 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2879 vlan_val =
2880 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2881 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2882 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2883 vlan_prio = (mf_config &
2884 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2885 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2886 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2887 vlan_mode =
2888 (MF_CFG_RD(bp,
2889 func_mf_config[func].afex_config) &
2890 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2891 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2892 allowed_prio =
2893 (MF_CFG_RD(bp,
2894 func_mf_config[func].afex_config) &
2895 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2896 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2897
2898 /* send ramrod to FW, return in case of failure */
2899 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2900 allowed_prio))
2901 return;
2902
2903 bp->afex_def_vlan_tag = vlan_val;
2904 bp->afex_vlan_mode = vlan_mode;
2905 } else {
2906 /* notify link down because BP->flags is disabled */
2907 bnx2x_link_report(bp);
2908
2909 /* send INVALID VIF ramrod to FW */
2910 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2911
2912 /* Reset the default afex VLAN */
2913 bp->afex_def_vlan_tag = -1;
2914 }
2915 }
2916}
2917
7609647e
YM
2918static void bnx2x_handle_update_svid_cmd(struct bnx2x *bp)
2919{
2920 struct bnx2x_func_switch_update_params *switch_update_params;
2921 struct bnx2x_func_state_params func_params;
2922
2923 memset(&func_params, 0, sizeof(struct bnx2x_func_state_params));
2924 switch_update_params = &func_params.params.switch_update;
2925 func_params.f_obj = &bp->func_obj;
2926 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
2927
230d00eb 2928 if (IS_MF_UFP(bp) || IS_MF_BD(bp)) {
7609647e
YM
2929 int func = BP_ABS_FUNC(bp);
2930 u32 val;
2931
2932 /* Re-learn the S-tag from shmem */
2933 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2934 FUNC_MF_CFG_E1HOV_TAG_MASK;
2935 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
2936 bp->mf_ov = val;
2937 } else {
2938 BNX2X_ERR("Got an SVID event, but no tag is configured in shmem\n");
2939 goto fail;
2940 }
2941
2942 /* Configure new S-tag in LLH */
2943 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + BP_PORT(bp) * 8,
2944 bp->mf_ov);
2945
2946 /* Send Ramrod to update FW of change */
2947 __set_bit(BNX2X_F_UPDATE_SD_VLAN_TAG_CHNG,
2948 &switch_update_params->changes);
2949 switch_update_params->vlan = bp->mf_ov;
2950
2951 if (bnx2x_func_state_change(bp, &func_params) < 0) {
2952 BNX2X_ERR("Failed to configure FW of S-tag Change to %02x\n",
2953 bp->mf_ov);
2954 goto fail;
230d00eb
YM
2955 } else {
2956 DP(BNX2X_MSG_MCP, "Configured S-tag %02x\n",
2957 bp->mf_ov);
7609647e 2958 }
230d00eb
YM
2959 } else {
2960 goto fail;
7609647e
YM
2961 }
2962
230d00eb
YM
2963 bnx2x_fw_command(bp, DRV_MSG_CODE_OEM_UPDATE_SVID_OK, 0);
2964 return;
7609647e
YM
2965fail:
2966 bnx2x_fw_command(bp, DRV_MSG_CODE_OEM_UPDATE_SVID_FAILURE, 0);
2967}
2968
34f80b04
EG
2969static void bnx2x_pmf_update(struct bnx2x *bp)
2970{
2971 int port = BP_PORT(bp);
2972 u32 val;
2973
2974 bp->port.pmf = 1;
51c1a580 2975 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
34f80b04 2976
3deb8167
YR
2977 /*
2978 * We need the mb() to ensure the ordering between the writing to
2979 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2980 */
2981 smp_mb();
2982
2983 /* queue a periodic task */
2984 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2985
ef01854e
DK
2986 bnx2x_dcbx_pmf_update(bp);
2987
34f80b04 2988 /* enable nig attention */
3395a033 2989 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
f2e0899f
DK
2990 if (bp->common.int_block == INT_BLOCK_HC) {
2991 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2992 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
619c5cb6 2993 } else if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
2994 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2995 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2996 }
bb2a0f7a
YG
2997
2998 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
34f80b04
EG
2999}
3000
c18487ee 3001/* end of Link */
a2fbb9ea
ET
3002
3003/* slow path */
3004
3005/*
3006 * General service functions
3007 */
3008
2691d51d 3009/* send the MCP a request, block until there is a reply */
a22f0788 3010u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
2691d51d 3011{
f2e0899f 3012 int mb_idx = BP_FW_MB_IDX(bp);
a5971d43 3013 u32 seq;
2691d51d
EG
3014 u32 rc = 0;
3015 u32 cnt = 1;
3016 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
3017
c4ff7cbf 3018 mutex_lock(&bp->fw_mb_mutex);
a5971d43 3019 seq = ++bp->fw_seq;
f2e0899f
DK
3020 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
3021 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
3022
754a2f52
DK
3023 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
3024 (command | seq), param);
2691d51d
EG
3025
3026 do {
3027 /* let the FW do it's magic ... */
3028 msleep(delay);
3029
f2e0899f 3030 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
2691d51d 3031
c4ff7cbf
EG
3032 /* Give the FW up to 5 second (500*10ms) */
3033 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
2691d51d
EG
3034
3035 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
3036 cnt*delay, rc, seq);
3037
3038 /* is this a reply to our command? */
3039 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
3040 rc &= FW_MSG_CODE_MASK;
3041 else {
3042 /* FW BUG! */
3043 BNX2X_ERR("FW failed to respond!\n");
3044 bnx2x_fw_dump(bp);
3045 rc = 0;
3046 }
c4ff7cbf 3047 mutex_unlock(&bp->fw_mb_mutex);
2691d51d
EG
3048
3049 return rc;
3050}
3051
1191cb83
ED
3052static void storm_memset_func_cfg(struct bnx2x *bp,
3053 struct tstorm_eth_function_common_config *tcfg,
3054 u16 abs_fid)
3055{
3056 size_t size = sizeof(struct tstorm_eth_function_common_config);
3057
3058 u32 addr = BAR_TSTRORM_INTMEM +
3059 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
3060
3061 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
3062}
3063
619c5cb6
VZ
3064void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
3065{
3066 if (CHIP_IS_E1x(bp)) {
3067 struct tstorm_eth_function_common_config tcfg = {0};
3068
3069 storm_memset_func_cfg(bp, &tcfg, p->func_id);
3070 }
3071
3072 /* Enable the function in the FW */
3073 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
3074 storm_memset_func_en(bp, p->func_id, 1);
3075
3076 /* spq */
05cc5a39 3077 if (p->spq_active) {
619c5cb6
VZ
3078 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
3079 REG_WR(bp, XSEM_REG_FAST_MEMORY +
3080 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
3081 }
3082}
3083
6383c0b3 3084/**
16a5fd92 3085 * bnx2x_get_common_flags - Return common flags
6383c0b3
AE
3086 *
3087 * @bp device handle
3088 * @fp queue handle
3089 * @zero_stats TRUE if statistics zeroing is needed
3090 *
3091 * Return the flags that are common for the Tx-only and not normal connections.
3092 */
1191cb83
ED
3093static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
3094 struct bnx2x_fastpath *fp,
3095 bool zero_stats)
28912902 3096{
619c5cb6
VZ
3097 unsigned long flags = 0;
3098
3099 /* PF driver will always initialize the Queue to an ACTIVE state */
3100 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
28912902 3101
6383c0b3 3102 /* tx only connections collect statistics (on the same index as the
91226790
DK
3103 * parent connection). The statistics are zeroed when the parent
3104 * connection is initialized.
6383c0b3 3105 */
50f0a562
BW
3106
3107 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3108 if (zero_stats)
3109 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3110
c14db202
YM
3111 if (bp->flags & TX_SWITCHING)
3112 __set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags);
3113
91226790 3114 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
e287a75c 3115 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
6383c0b3 3116
823e1d90
YM
3117#ifdef BNX2X_STOP_ON_ERROR
3118 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3119#endif
3120
6383c0b3
AE
3121 return flags;
3122}
3123
1191cb83
ED
3124static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3125 struct bnx2x_fastpath *fp,
3126 bool leading)
6383c0b3
AE
3127{
3128 unsigned long flags = 0;
3129
619c5cb6
VZ
3130 /* calculate other queue flags */
3131 if (IS_MF_SD(bp))
3132 __set_bit(BNX2X_Q_FLG_OV, &flags);
28912902 3133
a3348722 3134 if (IS_FCOE_FP(fp)) {
619c5cb6 3135 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
a3348722
BW
3136 /* For FCoE - force usage of default priority (for afex) */
3137 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3138 }
523224a3 3139
7e6b4d44 3140 if (fp->mode != TPA_MODE_DISABLED) {
619c5cb6 3141 __set_bit(BNX2X_Q_FLG_TPA, &flags);
f5219d8e 3142 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
621b4d66
DK
3143 if (fp->mode == TPA_MODE_GRO)
3144 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
f5219d8e 3145 }
619c5cb6 3146
619c5cb6
VZ
3147 if (leading) {
3148 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3149 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3150 }
523224a3 3151
619c5cb6
VZ
3152 /* Always set HW VLAN stripping */
3153 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
523224a3 3154
a3348722
BW
3155 /* configure silent vlan removal */
3156 if (IS_MF_AFEX(bp))
3157 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3158
6383c0b3 3159 return flags | bnx2x_get_common_flags(bp, fp, true);
523224a3
DK
3160}
3161
619c5cb6 3162static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
6383c0b3
AE
3163 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3164 u8 cos)
619c5cb6
VZ
3165{
3166 gen_init->stat_id = bnx2x_stats_id(fp);
3167 gen_init->spcl_id = fp->cl_id;
3168
3169 /* Always use mini-jumbo MTU for FCoE L2 ring */
3170 if (IS_FCOE_FP(fp))
3171 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3172 else
3173 gen_init->mtu = bp->dev->mtu;
6383c0b3
AE
3174
3175 gen_init->cos = cos;
02dc4025
YM
3176
3177 gen_init->fp_hsi = ETH_FP_HSI_VERSION;
619c5cb6
VZ
3178}
3179
3180static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
523224a3 3181 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
619c5cb6 3182 struct bnx2x_rxq_setup_params *rxq_init)
523224a3 3183{
619c5cb6 3184 u8 max_sge = 0;
523224a3
DK
3185 u16 sge_sz = 0;
3186 u16 tpa_agg_size = 0;
3187
7e6b4d44 3188 if (fp->mode != TPA_MODE_DISABLED) {
dfacf138
DK
3189 pause->sge_th_lo = SGE_TH_LO(bp);
3190 pause->sge_th_hi = SGE_TH_HI(bp);
3191
3192 /* validate SGE ring has enough to cross high threshold */
3193 WARN_ON(bp->dropless_fc &&
3194 pause->sge_th_hi + FW_PREFETCH_CNT >
3195 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3196
924d75ab 3197 tpa_agg_size = TPA_AGG_SIZE;
523224a3
DK
3198 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3199 SGE_PAGE_SHIFT;
3200 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3201 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
924d75ab 3202 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
523224a3
DK
3203 }
3204
3205 /* pause - not for e1 */
3206 if (!CHIP_IS_E1(bp)) {
dfacf138
DK
3207 pause->bd_th_lo = BD_TH_LO(bp);
3208 pause->bd_th_hi = BD_TH_HI(bp);
3209
3210 pause->rcq_th_lo = RCQ_TH_LO(bp);
3211 pause->rcq_th_hi = RCQ_TH_HI(bp);
3212 /*
3213 * validate that rings have enough entries to cross
3214 * high thresholds
3215 */
3216 WARN_ON(bp->dropless_fc &&
3217 pause->bd_th_hi + FW_PREFETCH_CNT >
3218 bp->rx_ring_size);
3219 WARN_ON(bp->dropless_fc &&
3220 pause->rcq_th_hi + FW_PREFETCH_CNT >
3221 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
619c5cb6 3222
523224a3
DK
3223 pause->pri_map = 1;
3224 }
3225
3226 /* rxq setup */
523224a3
DK
3227 rxq_init->dscr_map = fp->rx_desc_mapping;
3228 rxq_init->sge_map = fp->rx_sge_mapping;
3229 rxq_init->rcq_map = fp->rx_comp_mapping;
3230 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
a8c94b91 3231
619c5cb6
VZ
3232 /* This should be a maximum number of data bytes that may be
3233 * placed on the BD (not including paddings).
3234 */
e52fcb24 3235 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
3cdeec22 3236 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
a8c94b91 3237
523224a3 3238 rxq_init->cl_qzone_id = fp->cl_qzone_id;
523224a3
DK
3239 rxq_init->tpa_agg_sz = tpa_agg_size;
3240 rxq_init->sge_buf_sz = sge_sz;
3241 rxq_init->max_sges_pkt = max_sge;
619c5cb6 3242 rxq_init->rss_engine_id = BP_FUNC(bp);
259afa1f 3243 rxq_init->mcast_engine_id = BP_FUNC(bp);
619c5cb6
VZ
3244
3245 /* Maximum number or simultaneous TPA aggregation for this Queue.
3246 *
2de67439 3247 * For PF Clients it should be the maximum available number.
619c5cb6
VZ
3248 * VF driver(s) may want to define it to a smaller value.
3249 */
dfacf138 3250 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
619c5cb6 3251
523224a3
DK
3252 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3253 rxq_init->fw_sb_id = fp->fw_sb_id;
3254
ec6ba945
VZ
3255 if (IS_FCOE_FP(fp))
3256 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3257 else
6383c0b3 3258 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
a3348722
BW
3259 /* configure silent vlan removal
3260 * if multi function mode is afex, then mask default vlan
3261 */
3262 if (IS_MF_AFEX(bp)) {
3263 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3264 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3265 }
523224a3
DK
3266}
3267
619c5cb6 3268static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
6383c0b3
AE
3269 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3270 u8 cos)
523224a3 3271{
65565884 3272 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
6383c0b3 3273 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
523224a3
DK
3274 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3275 txq_init->fw_sb_id = fp->fw_sb_id;
ec6ba945 3276
619c5cb6 3277 /*
16a5fd92 3278 * set the tss leading client id for TX classification ==
619c5cb6
VZ
3279 * leading RSS client id
3280 */
3281 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3282
ec6ba945
VZ
3283 if (IS_FCOE_FP(fp)) {
3284 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3285 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3286 }
523224a3
DK
3287}
3288
8d96286a 3289static void bnx2x_pf_init(struct bnx2x *bp)
523224a3
DK
3290{
3291 struct bnx2x_func_init_params func_init = {0};
523224a3 3292 struct event_ring_data eq_data = { {0} };
523224a3 3293
619c5cb6 3294 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
3295 /* reset IGU PF statistics: MSIX + ATTN */
3296 /* PF */
3297 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3298 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3299 (CHIP_MODE_IS_4_PORT(bp) ?
3300 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3301 /* ATTN */
3302 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3303 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3304 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3305 (CHIP_MODE_IS_4_PORT(bp) ?
3306 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3307 }
3308
05cc5a39 3309 func_init.spq_active = true;
523224a3
DK
3310 func_init.pf_id = BP_FUNC(bp);
3311 func_init.func_id = BP_FUNC(bp);
523224a3
DK
3312 func_init.spq_map = bp->spq_mapping;
3313 func_init.spq_prod = bp->spq_prod_idx;
3314
3315 bnx2x_func_init(bp, &func_init);
3316
3317 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3318
3319 /*
619c5cb6
VZ
3320 * Congestion management values depend on the link rate
3321 * There is no active link so initial link rate is set to 10 Gbps.
3322 * When the link comes up The congestion management values are
3323 * re-calculated according to the actual link rate.
3324 */
523224a3
DK
3325 bp->link_vars.line_speed = SPEED_10000;
3326 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3327
3328 /* Only the PMF sets the HW */
3329 if (bp->port.pmf)
3330 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3331
86564c3f 3332 /* init Event Queue - PCI bus guarantees correct endianity*/
523224a3
DK
3333 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3334 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3335 eq_data.producer = bp->eq_prod;
3336 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3337 eq_data.sb_id = DEF_SB_ID;
3338 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3339}
3340
523224a3
DK
3341static void bnx2x_e1h_disable(struct bnx2x *bp)
3342{
3343 int port = BP_PORT(bp);
3344
619c5cb6 3345 bnx2x_tx_disable(bp);
523224a3
DK
3346
3347 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
523224a3
DK
3348}
3349
3350static void bnx2x_e1h_enable(struct bnx2x *bp)
3351{
3352 int port = BP_PORT(bp);
3353
7609647e
YM
3354 if (!(IS_MF_UFP(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
3355 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port * 8, 1);
523224a3 3356
16a5fd92 3357 /* Tx queue should be only re-enabled */
523224a3
DK
3358 netif_tx_wake_all_queues(bp->dev);
3359
3360 /*
3361 * Should not call netif_carrier_on since it will be called if the link
3362 * is up when checking for link state
3363 */
3364}
3365
1d187b34
BW
3366#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3367
3368static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3369{
3370 struct eth_stats_info *ether_stat =
3371 &bp->slowpath->drv_info_to_mcp.ether_stat;
3ec9f9ca
AE
3372 struct bnx2x_vlan_mac_obj *mac_obj =
3373 &bp->sp_objs->mac_obj;
3374 int i;
1d187b34 3375
786fdf0b
DC
3376 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3377 ETH_STAT_INFO_VERSION_LEN);
1d187b34 3378
3ec9f9ca
AE
3379 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3380 * mac_local field in ether_stat struct. The base address is offset by 2
3381 * bytes to account for the field being 8 bytes but a mac address is
3382 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3383 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3384 * allocated by the ether_stat struct, so the macs will land in their
3385 * proper positions.
3386 */
3387 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3388 memset(ether_stat->mac_local + i, 0,
3389 sizeof(ether_stat->mac_local[0]));
3390 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3391 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3392 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3393 ETH_ALEN);
1d187b34 3394 ether_stat->mtu_size = bp->dev->mtu;
1d187b34
BW
3395 if (bp->dev->features & NETIF_F_RXCSUM)
3396 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3397 if (bp->dev->features & NETIF_F_TSO)
3398 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3399 ether_stat->feature_flags |= bp->common.boot_mode;
3400
3401 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3402
3403 ether_stat->txq_size = bp->tx_ring_size;
3404 ether_stat->rxq_size = bp->rx_ring_size;
0c757dee 3405
fcf93a0a 3406#ifdef CONFIG_BNX2X_SRIOV
0c757dee 3407 ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
fcf93a0a 3408#endif
1d187b34
BW
3409}
3410
3411static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3412{
3413 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3414 struct fcoe_stats_info *fcoe_stat =
3415 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3416
55c11941
MS
3417 if (!CNIC_LOADED(bp))
3418 return;
3419
3ec9f9ca 3420 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
1d187b34
BW
3421
3422 fcoe_stat->qos_priority =
3423 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3424
3425 /* insert FCoE stats from ramrod response */
3426 if (!NO_FCOE(bp)) {
3427 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
65565884 3428 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
1d187b34
BW
3429 tstorm_queue_statistics;
3430
3431 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
65565884 3432 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
1d187b34
BW
3433 xstorm_queue_statistics;
3434
3435 struct fcoe_statistics_params *fw_fcoe_stat =
3436 &bp->fw_stats_data->fcoe;
3437
86564c3f
YM
3438 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3439 fcoe_stat->rx_bytes_lo,
3440 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
1d187b34 3441
86564c3f
YM
3442 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3443 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3444 fcoe_stat->rx_bytes_lo,
3445 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
1d187b34 3446
86564c3f
YM
3447 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3448 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3449 fcoe_stat->rx_bytes_lo,
3450 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
1d187b34 3451
86564c3f
YM
3452 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3453 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3454 fcoe_stat->rx_bytes_lo,
3455 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
1d187b34 3456
86564c3f
YM
3457 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3458 fcoe_stat->rx_frames_lo,
3459 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
1d187b34 3460
86564c3f
YM
3461 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3462 fcoe_stat->rx_frames_lo,
3463 fcoe_q_tstorm_stats->rcv_ucast_pkts);
1d187b34 3464
86564c3f
YM
3465 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3466 fcoe_stat->rx_frames_lo,
3467 fcoe_q_tstorm_stats->rcv_bcast_pkts);
1d187b34 3468
86564c3f
YM
3469 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3470 fcoe_stat->rx_frames_lo,
3471 fcoe_q_tstorm_stats->rcv_mcast_pkts);
1d187b34 3472
86564c3f
YM
3473 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3474 fcoe_stat->tx_bytes_lo,
3475 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
1d187b34 3476
86564c3f
YM
3477 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3478 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3479 fcoe_stat->tx_bytes_lo,
3480 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
1d187b34 3481
86564c3f
YM
3482 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3483 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3484 fcoe_stat->tx_bytes_lo,
3485 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
1d187b34 3486
86564c3f
YM
3487 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3488 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3489 fcoe_stat->tx_bytes_lo,
3490 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
1d187b34 3491
86564c3f
YM
3492 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3493 fcoe_stat->tx_frames_lo,
3494 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
1d187b34 3495
86564c3f
YM
3496 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3497 fcoe_stat->tx_frames_lo,
3498 fcoe_q_xstorm_stats->ucast_pkts_sent);
1d187b34 3499
86564c3f
YM
3500 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3501 fcoe_stat->tx_frames_lo,
3502 fcoe_q_xstorm_stats->bcast_pkts_sent);
1d187b34 3503
86564c3f
YM
3504 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3505 fcoe_stat->tx_frames_lo,
3506 fcoe_q_xstorm_stats->mcast_pkts_sent);
1d187b34
BW
3507 }
3508
1d187b34
BW
3509 /* ask L5 driver to add data to the struct */
3510 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
1d187b34
BW
3511}
3512
3513static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3514{
3515 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3516 struct iscsi_stats_info *iscsi_stat =
3517 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3518
55c11941
MS
3519 if (!CNIC_LOADED(bp))
3520 return;
3521
3ec9f9ca
AE
3522 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3523 ETH_ALEN);
1d187b34
BW
3524
3525 iscsi_stat->qos_priority =
3526 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3527
1d187b34
BW
3528 /* ask L5 driver to add data to the struct */
3529 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
1d187b34
BW
3530}
3531
0793f83f
DK
3532/* called due to MCP event (on pmf):
3533 * reread new bandwidth configuration
3534 * configure FW
3535 * notify others function about the change
3536 */
1191cb83 3537static void bnx2x_config_mf_bw(struct bnx2x *bp)
0793f83f
DK
3538{
3539 if (bp->link_vars.link_up) {
3540 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3541 bnx2x_link_sync_notify(bp);
3542 }
3543 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3544}
3545
1191cb83 3546static void bnx2x_set_mf_bw(struct bnx2x *bp)
0793f83f
DK
3547{
3548 bnx2x_config_mf_bw(bp);
3549 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3550}
3551
c8c60d88
YM
3552static void bnx2x_handle_eee_event(struct bnx2x *bp)
3553{
3554 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3555 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3556}
3557
42f8277f
YM
3558#define BNX2X_UPDATE_DRV_INFO_IND_LENGTH (20)
3559#define BNX2X_UPDATE_DRV_INFO_IND_COUNT (25)
3560
1d187b34
BW
3561static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3562{
3563 enum drv_info_opcode op_code;
3564 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
42f8277f
YM
3565 bool release = false;
3566 int wait;
1d187b34
BW
3567
3568 /* if drv_info version supported by MFW doesn't match - send NACK */
3569 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3570 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3571 return;
3572 }
3573
3574 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3575 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3576
42f8277f
YM
3577 /* Must prevent other flows from accessing drv_info_to_mcp */
3578 mutex_lock(&bp->drv_info_mutex);
3579
1d187b34
BW
3580 memset(&bp->slowpath->drv_info_to_mcp, 0,
3581 sizeof(union drv_info_to_mcp));
3582
3583 switch (op_code) {
3584 case ETH_STATS_OPCODE:
3585 bnx2x_drv_info_ether_stat(bp);
3586 break;
3587 case FCOE_STATS_OPCODE:
3588 bnx2x_drv_info_fcoe_stat(bp);
3589 break;
3590 case ISCSI_STATS_OPCODE:
3591 bnx2x_drv_info_iscsi_stat(bp);
3592 break;
3593 default:
3594 /* if op code isn't supported - send NACK */
3595 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
42f8277f 3596 goto out;
1d187b34
BW
3597 }
3598
3599 /* if we got drv_info attn from MFW then these fields are defined in
3600 * shmem2 for sure
3601 */
3602 SHMEM2_WR(bp, drv_info_host_addr_lo,
3603 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3604 SHMEM2_WR(bp, drv_info_host_addr_hi,
3605 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3606
3607 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
42f8277f
YM
3608
3609 /* Since possible management wants both this and get_driver_version
3610 * need to wait until management notifies us it finished utilizing
3611 * the buffer.
3612 */
3613 if (!SHMEM2_HAS(bp, mfw_drv_indication)) {
3614 DP(BNX2X_MSG_MCP, "Management does not support indication\n");
3615 } else if (!bp->drv_info_mng_owner) {
3616 u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1));
3617
3618 for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) {
3619 u32 indication = SHMEM2_RD(bp, mfw_drv_indication);
3620
3621 /* Management is done; need to clear indication */
3622 if (indication & bit) {
3623 SHMEM2_WR(bp, mfw_drv_indication,
3624 indication & ~bit);
3625 release = true;
3626 break;
3627 }
3628
3629 msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH);
3630 }
3631 }
3632 if (!release) {
3633 DP(BNX2X_MSG_MCP, "Management did not release indication\n");
3634 bp->drv_info_mng_owner = true;
3635 }
3636
3637out:
3638 mutex_unlock(&bp->drv_info_mutex);
3639}
3640
3641static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format)
3642{
3643 u8 vals[4];
3644 int i = 0;
3645
3646 if (bnx2x_format) {
3647 i = sscanf(version, "1.%c%hhd.%hhd.%hhd",
3648 &vals[0], &vals[1], &vals[2], &vals[3]);
3649 if (i > 0)
3650 vals[0] -= '0';
3651 } else {
3652 i = sscanf(version, "%hhd.%hhd.%hhd.%hhd",
3653 &vals[0], &vals[1], &vals[2], &vals[3]);
3654 }
3655
3656 while (i < 4)
3657 vals[i++] = 0;
3658
3659 return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3];
3660}
3661
3662void bnx2x_update_mng_version(struct bnx2x *bp)
3663{
3664 u32 iscsiver = DRV_VER_NOT_LOADED;
3665 u32 fcoever = DRV_VER_NOT_LOADED;
3666 u32 ethver = DRV_VER_NOT_LOADED;
3667 int idx = BP_FW_MB_IDX(bp);
3668 u8 *version;
3669
3670 if (!SHMEM2_HAS(bp, func_os_drv_ver))
3671 return;
3672
3673 mutex_lock(&bp->drv_info_mutex);
3674 /* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */
3675 if (bp->drv_info_mng_owner)
3676 goto out;
3677
3678 if (bp->state != BNX2X_STATE_OPEN)
3679 goto out;
3680
3681 /* Parse ethernet driver version */
3682 ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3683 if (!CNIC_LOADED(bp))
3684 goto out;
3685
3686 /* Try getting storage driver version via cnic */
3687 memset(&bp->slowpath->drv_info_to_mcp, 0,
3688 sizeof(union drv_info_to_mcp));
3689 bnx2x_drv_info_iscsi_stat(bp);
3690 version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version;
3691 iscsiver = bnx2x_update_mng_version_utility(version, false);
3692
3693 memset(&bp->slowpath->drv_info_to_mcp, 0,
3694 sizeof(union drv_info_to_mcp));
3695 bnx2x_drv_info_fcoe_stat(bp);
3696 version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version;
3697 fcoever = bnx2x_update_mng_version_utility(version, false);
3698
3699out:
3700 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver);
3701 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver);
3702 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever);
3703
3704 mutex_unlock(&bp->drv_info_mutex);
3705
3706 DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n",
3707 ethver, iscsiver, fcoever);
1d187b34
BW
3708}
3709
c48f350f
YM
3710void bnx2x_update_mfw_dump(struct bnx2x *bp)
3711{
c48f350f
YM
3712 u32 drv_ver;
3713 u32 valid_dump;
3714
3715 if (!SHMEM2_HAS(bp, drv_info))
3716 return;
3717
a19a19de
AB
3718 /* Update Driver load time, possibly broken in y2038 */
3719 SHMEM2_WR(bp, drv_info.epoc, (u32)ktime_get_real_seconds());
c48f350f
YM
3720
3721 drv_ver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3722 SHMEM2_WR(bp, drv_info.drv_ver, drv_ver);
3723
3724 SHMEM2_WR(bp, drv_info.fw_ver, REG_RD(bp, XSEM_REG_PRAM));
3725
3726 /* Check & notify On-Chip dump. */
3727 valid_dump = SHMEM2_RD(bp, drv_info.valid_dump);
3728
3729 if (valid_dump & FIRST_DUMP_VALID)
3730 DP(NETIF_MSG_IFUP, "A valid On-Chip MFW dump found on 1st partition\n");
3731
3732 if (valid_dump & SECOND_DUMP_VALID)
3733 DP(NETIF_MSG_IFUP, "A valid On-Chip MFW dump found on 2nd partition\n");
3734}
3735
7609647e 3736static void bnx2x_oem_event(struct bnx2x *bp, u32 event)
523224a3 3737{
7609647e
YM
3738 u32 cmd_ok, cmd_fail;
3739
3740 /* sanity */
3741 if (event & DRV_STATUS_DCC_EVENT_MASK &&
3742 event & DRV_STATUS_OEM_EVENT_MASK) {
3743 BNX2X_ERR("Received simultaneous events %08x\n", event);
3744 return;
3745 }
523224a3 3746
7609647e
YM
3747 if (event & DRV_STATUS_DCC_EVENT_MASK) {
3748 cmd_fail = DRV_MSG_CODE_DCC_FAILURE;
3749 cmd_ok = DRV_MSG_CODE_DCC_OK;
3750 } else /* if (event & DRV_STATUS_OEM_EVENT_MASK) */ {
3751 cmd_fail = DRV_MSG_CODE_OEM_FAILURE;
3752 cmd_ok = DRV_MSG_CODE_OEM_OK;
3753 }
523224a3 3754
7609647e
YM
3755 DP(BNX2X_MSG_MCP, "oem_event 0x%x\n", event);
3756
3757 if (event & (DRV_STATUS_DCC_DISABLE_ENABLE_PF |
3758 DRV_STATUS_OEM_DISABLE_ENABLE_PF)) {
3759 /* This is the only place besides the function initialization
523224a3
DK
3760 * where the bp->flags can change so it is done without any
3761 * locks
3762 */
f2e0899f 3763 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
51c1a580 3764 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
523224a3
DK
3765 bp->flags |= MF_FUNC_DIS;
3766
3767 bnx2x_e1h_disable(bp);
3768 } else {
51c1a580 3769 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
523224a3
DK
3770 bp->flags &= ~MF_FUNC_DIS;
3771
3772 bnx2x_e1h_enable(bp);
3773 }
7609647e
YM
3774 event &= ~(DRV_STATUS_DCC_DISABLE_ENABLE_PF |
3775 DRV_STATUS_OEM_DISABLE_ENABLE_PF);
523224a3 3776 }
7609647e
YM
3777
3778 if (event & (DRV_STATUS_DCC_BANDWIDTH_ALLOCATION |
3779 DRV_STATUS_OEM_BANDWIDTH_ALLOCATION)) {
0793f83f 3780 bnx2x_config_mf_bw(bp);
7609647e
YM
3781 event &= ~(DRV_STATUS_DCC_BANDWIDTH_ALLOCATION |
3782 DRV_STATUS_OEM_BANDWIDTH_ALLOCATION);
523224a3
DK
3783 }
3784
3785 /* Report results to MCP */
7609647e
YM
3786 if (event)
3787 bnx2x_fw_command(bp, cmd_fail, 0);
523224a3 3788 else
7609647e 3789 bnx2x_fw_command(bp, cmd_ok, 0);
523224a3
DK
3790}
3791
3792/* must be called under the spq lock */
1191cb83 3793static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
523224a3
DK
3794{
3795 struct eth_spe *next_spe = bp->spq_prod_bd;
3796
3797 if (bp->spq_prod_bd == bp->spq_last_bd) {
3798 bp->spq_prod_bd = bp->spq;
3799 bp->spq_prod_idx = 0;
51c1a580 3800 DP(BNX2X_MSG_SP, "end of spq\n");
523224a3
DK
3801 } else {
3802 bp->spq_prod_bd++;
3803 bp->spq_prod_idx++;
3804 }
3805 return next_spe;
3806}
3807
3808/* must be called under the spq lock */
1191cb83 3809static void bnx2x_sp_prod_update(struct bnx2x *bp)
28912902
MC
3810{
3811 int func = BP_FUNC(bp);
3812
53e51e2f
VZ
3813 /*
3814 * Make sure that BD data is updated before writing the producer:
3815 * BD data is written to the memory, the producer is read from the
3816 * memory, thus we need a full memory barrier to ensure the ordering.
3817 */
3818 mb();
28912902 3819
523224a3 3820 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
f85582f8 3821 bp->spq_prod_idx);
28912902
MC
3822 mmiowb();
3823}
3824
619c5cb6
VZ
3825/**
3826 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3827 *
3828 * @cmd: command to check
3829 * @cmd_type: command type
3830 */
1191cb83 3831static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
619c5cb6
VZ
3832{
3833 if ((cmd_type == NONE_CONNECTION_TYPE) ||
6383c0b3 3834 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
619c5cb6
VZ
3835 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3836 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3837 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3838 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3839 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3840 return true;
3841 else
3842 return false;
619c5cb6
VZ
3843}
3844
619c5cb6
VZ
3845/**
3846 * bnx2x_sp_post - place a single command on an SP ring
3847 *
3848 * @bp: driver handle
3849 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3850 * @cid: SW CID the command is related to
3851 * @data_hi: command private data address (high 32 bits)
3852 * @data_lo: command private data address (low 32 bits)
3853 * @cmd_type: command type (e.g. NONE, ETH)
3854 *
3855 * SP data is handled as if it's always an address pair, thus data fields are
3856 * not swapped to little endian in upper functions. Instead this function swaps
3857 * data as if it's two u32 fields.
3858 */
9f6c9258 3859int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
619c5cb6 3860 u32 data_hi, u32 data_lo, int cmd_type)
a2fbb9ea 3861{
28912902 3862 struct eth_spe *spe;
523224a3 3863 u16 type;
619c5cb6 3864 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
a2fbb9ea 3865
a2fbb9ea 3866#ifdef BNX2X_STOP_ON_ERROR
51c1a580
MS
3867 if (unlikely(bp->panic)) {
3868 BNX2X_ERR("Can't post SP when there is panic\n");
a2fbb9ea 3869 return -EIO;
51c1a580 3870 }
a2fbb9ea
ET
3871#endif
3872
34f80b04 3873 spin_lock_bh(&bp->spq_lock);
a2fbb9ea 3874
6e30dd4e
VZ
3875 if (common) {
3876 if (!atomic_read(&bp->eq_spq_left)) {
3877 BNX2X_ERR("BUG! EQ ring full!\n");
3878 spin_unlock_bh(&bp->spq_lock);
3879 bnx2x_panic();
3880 return -EBUSY;
3881 }
3882 } else if (!atomic_read(&bp->cq_spq_left)) {
3883 BNX2X_ERR("BUG! SPQ ring full!\n");
3884 spin_unlock_bh(&bp->spq_lock);
3885 bnx2x_panic();
3886 return -EBUSY;
a2fbb9ea 3887 }
f1410647 3888
28912902
MC
3889 spe = bnx2x_sp_get_next(bp);
3890
a2fbb9ea 3891 /* CID needs port number to be encoded int it */
28912902 3892 spe->hdr.conn_and_cmd_data =
cdaa7cb8
VZ
3893 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3894 HW_CID(bp, cid));
523224a3 3895
14a94ebd
MK
3896 /* In some cases, type may already contain the func-id
3897 * mainly in SRIOV related use cases, so we add it here only
3898 * if it's not already set.
3899 */
3900 if (!(cmd_type & SPE_HDR_FUNCTION_ID)) {
3901 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) &
3902 SPE_HDR_CONN_TYPE;
3903 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3904 SPE_HDR_FUNCTION_ID);
3905 } else {
3906 type = cmd_type;
3907 }
a2fbb9ea 3908
523224a3
DK
3909 spe->hdr.type = cpu_to_le16(type);
3910
3911 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3912 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3913
d6cae238
VZ
3914 /*
3915 * It's ok if the actual decrement is issued towards the memory
3916 * somewhere between the spin_lock and spin_unlock. Thus no
16a5fd92 3917 * more explicit memory barrier is needed.
d6cae238
VZ
3918 */
3919 if (common)
3920 atomic_dec(&bp->eq_spq_left);
3921 else
3922 atomic_dec(&bp->cq_spq_left);
6e30dd4e 3923
51c1a580
MS
3924 DP(BNX2X_MSG_SP,
3925 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
cdaa7cb8
VZ
3926 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3927 (u32)(U64_LO(bp->spq_mapping) +
d6cae238 3928 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
6e30dd4e
VZ
3929 HW_CID(bp, cid), data_hi, data_lo, type,
3930 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
cdaa7cb8 3931
28912902 3932 bnx2x_sp_prod_update(bp);
34f80b04 3933 spin_unlock_bh(&bp->spq_lock);
a2fbb9ea
ET
3934 return 0;
3935}
3936
3937/* acquire split MCP access lock register */
4a37fb66 3938static int bnx2x_acquire_alr(struct bnx2x *bp)
a2fbb9ea 3939{
72fd0718 3940 u32 j, val;
34f80b04 3941 int rc = 0;
a2fbb9ea
ET
3942
3943 might_sleep();
72fd0718 3944 for (j = 0; j < 1000; j++) {
3cdeec22
YM
3945 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3946 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3947 if (val & MCPR_ACCESS_LOCK_LOCK)
a2fbb9ea
ET
3948 break;
3949
639d65b8 3950 usleep_range(5000, 10000);
a2fbb9ea 3951 }
3cdeec22 3952 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
19680c48 3953 BNX2X_ERR("Cannot acquire MCP access lock register\n");
a2fbb9ea
ET
3954 rc = -EBUSY;
3955 }
3956
3957 return rc;
3958}
3959
4a37fb66
YG
3960/* release split MCP access lock register */
3961static void bnx2x_release_alr(struct bnx2x *bp)
a2fbb9ea 3962{
3cdeec22 3963 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
a2fbb9ea
ET
3964}
3965
523224a3
DK
3966#define BNX2X_DEF_SB_ATT_IDX 0x0001
3967#define BNX2X_DEF_SB_IDX 0x0002
3968
1191cb83 3969static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
a2fbb9ea 3970{
523224a3 3971 struct host_sp_status_block *def_sb = bp->def_status_blk;
a2fbb9ea
ET
3972 u16 rc = 0;
3973
3974 barrier(); /* status block is written to by the chip */
a2fbb9ea
ET
3975 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3976 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
523224a3 3977 rc |= BNX2X_DEF_SB_ATT_IDX;
a2fbb9ea 3978 }
523224a3
DK
3979
3980 if (bp->def_idx != def_sb->sp_sb.running_index) {
3981 bp->def_idx = def_sb->sp_sb.running_index;
3982 rc |= BNX2X_DEF_SB_IDX;
a2fbb9ea 3983 }
523224a3 3984
16a5fd92 3985 /* Do not reorder: indices reading should complete before handling */
523224a3 3986 barrier();
a2fbb9ea
ET
3987 return rc;
3988}
3989
3990/*
3991 * slow path service functions
3992 */
3993
3994static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3995{
34f80b04 3996 int port = BP_PORT(bp);
a2fbb9ea
ET
3997 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3998 MISC_REG_AEU_MASK_ATTN_FUNC_0;
877e9aa4
ET
3999 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
4000 NIG_REG_MASK_INTERRUPT_PORT0;
3fcaf2e5 4001 u32 aeu_mask;
87942b46 4002 u32 nig_mask = 0;
f2e0899f 4003 u32 reg_addr;
a2fbb9ea 4004
a2fbb9ea
ET
4005 if (bp->attn_state & asserted)
4006 BNX2X_ERR("IGU ERROR\n");
4007
3fcaf2e5
EG
4008 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4009 aeu_mask = REG_RD(bp, aeu_addr);
4010
a2fbb9ea 4011 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
3fcaf2e5 4012 aeu_mask, asserted);
72fd0718 4013 aeu_mask &= ~(asserted & 0x3ff);
3fcaf2e5 4014 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
a2fbb9ea 4015
3fcaf2e5
EG
4016 REG_WR(bp, aeu_addr, aeu_mask);
4017 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
a2fbb9ea 4018
3fcaf2e5 4019 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
a2fbb9ea 4020 bp->attn_state |= asserted;
3fcaf2e5 4021 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
a2fbb9ea
ET
4022
4023 if (asserted & ATTN_HARD_WIRED_MASK) {
4024 if (asserted & ATTN_NIG_FOR_FUNC) {
a2fbb9ea 4025
a5e9a7cf
EG
4026 bnx2x_acquire_phy_lock(bp);
4027
877e9aa4 4028 /* save nig interrupt mask */
87942b46 4029 nig_mask = REG_RD(bp, nig_int_mask_addr);
a2fbb9ea 4030
361c391e
YR
4031 /* If nig_mask is not set, no need to call the update
4032 * function.
4033 */
4034 if (nig_mask) {
4035 REG_WR(bp, nig_int_mask_addr, 0);
4036
4037 bnx2x_link_attn(bp);
4038 }
a2fbb9ea
ET
4039
4040 /* handle unicore attn? */
4041 }
4042 if (asserted & ATTN_SW_TIMER_4_FUNC)
4043 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
4044
4045 if (asserted & GPIO_2_FUNC)
4046 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
4047
4048 if (asserted & GPIO_3_FUNC)
4049 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
4050
4051 if (asserted & GPIO_4_FUNC)
4052 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
4053
4054 if (port == 0) {
4055 if (asserted & ATTN_GENERAL_ATTN_1) {
4056 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
4057 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
4058 }
4059 if (asserted & ATTN_GENERAL_ATTN_2) {
4060 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
4061 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
4062 }
4063 if (asserted & ATTN_GENERAL_ATTN_3) {
4064 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
4065 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
4066 }
4067 } else {
4068 if (asserted & ATTN_GENERAL_ATTN_4) {
4069 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
4070 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
4071 }
4072 if (asserted & ATTN_GENERAL_ATTN_5) {
4073 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
4074 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
4075 }
4076 if (asserted & ATTN_GENERAL_ATTN_6) {
4077 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
4078 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
4079 }
4080 }
4081
4082 } /* if hardwired */
4083
f2e0899f
DK
4084 if (bp->common.int_block == INT_BLOCK_HC)
4085 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4086 COMMAND_REG_ATTN_BITS_SET);
4087 else
4088 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
4089
4090 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
4091 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
4092 REG_WR(bp, reg_addr, asserted);
a2fbb9ea
ET
4093
4094 /* now set back the mask */
a5e9a7cf 4095 if (asserted & ATTN_NIG_FOR_FUNC) {
27c1151c
YR
4096 /* Verify that IGU ack through BAR was written before restoring
4097 * NIG mask. This loop should exit after 2-3 iterations max.
4098 */
4099 if (bp->common.int_block != INT_BLOCK_HC) {
4100 u32 cnt = 0, igu_acked;
4101 do {
4102 igu_acked = REG_RD(bp,
4103 IGU_REG_ATTENTION_ACK_BITS);
4104 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
4105 (++cnt < MAX_IGU_ATTN_ACK_TO));
4106 if (!igu_acked)
4107 DP(NETIF_MSG_HW,
4108 "Failed to verify IGU ack on time\n");
4109 barrier();
4110 }
87942b46 4111 REG_WR(bp, nig_int_mask_addr, nig_mask);
a5e9a7cf
EG
4112 bnx2x_release_phy_lock(bp);
4113 }
a2fbb9ea
ET
4114}
4115
1191cb83 4116static void bnx2x_fan_failure(struct bnx2x *bp)
fd4ef40d
EG
4117{
4118 int port = BP_PORT(bp);
b7737c9b 4119 u32 ext_phy_config;
fd4ef40d 4120 /* mark the failure */
b7737c9b
YR
4121 ext_phy_config =
4122 SHMEM_RD(bp,
4123 dev_info.port_hw_config[port].external_phy_config);
4124
4125 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
4126 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
fd4ef40d 4127 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
b7737c9b 4128 ext_phy_config);
fd4ef40d
EG
4129
4130 /* log the failure */
51c1a580
MS
4131 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
4132 "Please contact OEM Support for assistance\n");
8304859a 4133
16a5fd92 4134 /* Schedule device reset (unload)
8304859a
AE
4135 * This is due to some boards consuming sufficient power when driver is
4136 * up to overheat if fan fails.
4137 */
230bb0f3 4138 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0);
fd4ef40d 4139}
ab6ad5a4 4140
1191cb83 4141static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
a2fbb9ea 4142{
34f80b04 4143 int port = BP_PORT(bp);
877e9aa4 4144 int reg_offset;
d90d96ba 4145 u32 val;
877e9aa4 4146
34f80b04
EG
4147 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4148 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
877e9aa4 4149
34f80b04 4150 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
877e9aa4
ET
4151
4152 val = REG_RD(bp, reg_offset);
4153 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
4154 REG_WR(bp, reg_offset, val);
4155
4156 BNX2X_ERR("SPIO5 hw attention\n");
4157
fd4ef40d 4158 /* Fan failure attention */
d90d96ba 4159 bnx2x_hw_reset_phy(&bp->link_params);
fd4ef40d 4160 bnx2x_fan_failure(bp);
877e9aa4 4161 }
34f80b04 4162
3deb8167 4163 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
589abe3a
EG
4164 bnx2x_acquire_phy_lock(bp);
4165 bnx2x_handle_module_detect_int(&bp->link_params);
4166 bnx2x_release_phy_lock(bp);
4167 }
4168
a8919661 4169 if (attn & HW_INTERRUPT_ASSERT_SET_0) {
34f80b04
EG
4170
4171 val = REG_RD(bp, reg_offset);
a8919661 4172 val &= ~(attn & HW_INTERRUPT_ASSERT_SET_0);
34f80b04
EG
4173 REG_WR(bp, reg_offset, val);
4174
4175 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
a8919661 4176 (u32)(attn & HW_INTERRUPT_ASSERT_SET_0));
34f80b04
EG
4177 bnx2x_panic();
4178 }
877e9aa4
ET
4179}
4180
1191cb83 4181static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
877e9aa4
ET
4182{
4183 u32 val;
4184
0626b899 4185 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
877e9aa4
ET
4186
4187 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
4188 BNX2X_ERR("DB hw attention 0x%x\n", val);
4189 /* DORQ discard attention */
4190 if (val & 0x2)
4191 BNX2X_ERR("FATAL error from DORQ\n");
4192 }
34f80b04 4193
a8919661 4194 if (attn & HW_INTERRUPT_ASSERT_SET_1) {
34f80b04
EG
4195
4196 int port = BP_PORT(bp);
4197 int reg_offset;
4198
4199 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
4200 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
4201
4202 val = REG_RD(bp, reg_offset);
a8919661 4203 val &= ~(attn & HW_INTERRUPT_ASSERT_SET_1);
34f80b04
EG
4204 REG_WR(bp, reg_offset, val);
4205
4206 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
a8919661 4207 (u32)(attn & HW_INTERRUPT_ASSERT_SET_1));
34f80b04
EG
4208 bnx2x_panic();
4209 }
877e9aa4
ET
4210}
4211
1191cb83 4212static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
877e9aa4
ET
4213{
4214 u32 val;
4215
4216 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
4217
4218 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
4219 BNX2X_ERR("CFC hw attention 0x%x\n", val);
4220 /* CFC error attention */
4221 if (val & 0x2)
4222 BNX2X_ERR("FATAL error from CFC\n");
4223 }
4224
4225 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
877e9aa4 4226 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
619c5cb6 4227 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
877e9aa4
ET
4228 /* RQ_USDMDP_FIFO_OVERFLOW */
4229 if (val & 0x18000)
4230 BNX2X_ERR("FATAL error from PXP\n");
619c5cb6
VZ
4231
4232 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
4233 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
4234 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
4235 }
877e9aa4 4236 }
34f80b04 4237
a8919661 4238 if (attn & HW_INTERRUPT_ASSERT_SET_2) {
34f80b04
EG
4239
4240 int port = BP_PORT(bp);
4241 int reg_offset;
4242
4243 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
4244 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
4245
4246 val = REG_RD(bp, reg_offset);
a8919661 4247 val &= ~(attn & HW_INTERRUPT_ASSERT_SET_2);
34f80b04
EG
4248 REG_WR(bp, reg_offset, val);
4249
4250 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
a8919661 4251 (u32)(attn & HW_INTERRUPT_ASSERT_SET_2));
34f80b04
EG
4252 bnx2x_panic();
4253 }
877e9aa4
ET
4254}
4255
1191cb83 4256static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
877e9aa4 4257{
34f80b04
EG
4258 u32 val;
4259
877e9aa4
ET
4260 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
4261
34f80b04
EG
4262 if (attn & BNX2X_PMF_LINK_ASSERT) {
4263 int func = BP_FUNC(bp);
4264
4265 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
a3348722 4266 bnx2x_read_mf_cfg(bp);
f2e0899f
DK
4267 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4268 func_mf_config[BP_ABS_FUNC(bp)].config);
4269 val = SHMEM_RD(bp,
4270 func_mb[BP_FW_MB_IDX(bp)].drv_status);
7609647e
YM
4271
4272 if (val & (DRV_STATUS_DCC_EVENT_MASK |
4273 DRV_STATUS_OEM_EVENT_MASK))
4274 bnx2x_oem_event(bp,
4275 (val & (DRV_STATUS_DCC_EVENT_MASK |
4276 DRV_STATUS_OEM_EVENT_MASK)));
0793f83f
DK
4277
4278 if (val & DRV_STATUS_SET_MF_BW)
4279 bnx2x_set_mf_bw(bp);
4280
1d187b34
BW
4281 if (val & DRV_STATUS_DRV_INFO_REQ)
4282 bnx2x_handle_drv_info_req(bp);
d16132ce
AE
4283
4284 if (val & DRV_STATUS_VF_DISABLED)
370d4a26
YM
4285 bnx2x_schedule_iov_task(bp,
4286 BNX2X_IOV_HANDLE_FLR);
d16132ce 4287
2691d51d 4288 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
34f80b04
EG
4289 bnx2x_pmf_update(bp);
4290
e4901dde 4291 if (bp->port.pmf &&
785b9b1a
SR
4292 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4293 bp->dcbx_enabled > 0)
e4901dde
VZ
4294 /* start dcbx state machine */
4295 bnx2x_dcbx_set_params(bp,
4296 BNX2X_DCBX_STATE_NEG_RECEIVED);
a3348722
BW
4297 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4298 bnx2x_handle_afex_cmd(bp,
4299 val & DRV_STATUS_AFEX_EVENT_MASK);
c8c60d88
YM
4300 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4301 bnx2x_handle_eee_event(bp);
7609647e
YM
4302
4303 if (val & DRV_STATUS_OEM_UPDATE_SVID)
4304 bnx2x_handle_update_svid_cmd(bp);
4305
3deb8167
YR
4306 if (bp->link_vars.periodic_flags &
4307 PERIODIC_FLAGS_LINK_EVENT) {
4308 /* sync with link */
4309 bnx2x_acquire_phy_lock(bp);
4310 bp->link_vars.periodic_flags &=
4311 ~PERIODIC_FLAGS_LINK_EVENT;
4312 bnx2x_release_phy_lock(bp);
4313 if (IS_MF(bp))
4314 bnx2x_link_sync_notify(bp);
4315 bnx2x_link_report(bp);
4316 }
4317 /* Always call it here: bnx2x_link_report() will
4318 * prevent the link indication duplication.
4319 */
4320 bnx2x__link_status_update(bp);
34f80b04 4321 } else if (attn & BNX2X_MC_ASSERT_BITS) {
877e9aa4
ET
4322
4323 BNX2X_ERR("MC assert!\n");
d6cae238 4324 bnx2x_mc_assert(bp);
877e9aa4
ET
4325 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4326 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4327 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4328 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4329 bnx2x_panic();
4330
4331 } else if (attn & BNX2X_MCP_ASSERT) {
4332
4333 BNX2X_ERR("MCP assert!\n");
4334 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
34f80b04 4335 bnx2x_fw_dump(bp);
877e9aa4
ET
4336
4337 } else
4338 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4339 }
4340
4341 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
34f80b04
EG
4342 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4343 if (attn & BNX2X_GRC_TIMEOUT) {
f2e0899f
DK
4344 val = CHIP_IS_E1(bp) ? 0 :
4345 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
34f80b04
EG
4346 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4347 }
4348 if (attn & BNX2X_GRC_RSV) {
f2e0899f
DK
4349 val = CHIP_IS_E1(bp) ? 0 :
4350 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
34f80b04
EG
4351 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4352 }
877e9aa4 4353 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
877e9aa4
ET
4354 }
4355}
4356
c9ee9206
VZ
4357/*
4358 * Bits map:
4359 * 0-7 - Engine0 load counter.
4360 * 8-15 - Engine1 load counter.
4361 * 16 - Engine0 RESET_IN_PROGRESS bit.
4362 * 17 - Engine1 RESET_IN_PROGRESS bit.
4363 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4364 * on the engine
4365 * 19 - Engine1 ONE_IS_LOADED.
4366 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4367 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4368 * just the one belonging to its engine).
4369 *
4370 */
4371#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4372
4373#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4374#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4375#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4376#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4377#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4378#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4379#define BNX2X_GLOBAL_RESET_BIT 0x00040000
4380
4381/*
4382 * Set the GLOBAL_RESET bit.
4383 *
4384 * Should be run under rtnl lock
4385 */
4386void bnx2x_set_reset_global(struct bnx2x *bp)
4387{
f16da43b
AE
4388 u32 val;
4389 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4390 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206 4391 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
f16da43b 4392 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
c9ee9206
VZ
4393}
4394
4395/*
4396 * Clear the GLOBAL_RESET bit.
4397 *
4398 * Should be run under rtnl lock
4399 */
1191cb83 4400static void bnx2x_clear_reset_global(struct bnx2x *bp)
c9ee9206 4401{
f16da43b
AE
4402 u32 val;
4403 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4404 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206 4405 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
f16da43b 4406 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
c9ee9206 4407}
f85582f8 4408
72fd0718 4409/*
c9ee9206
VZ
4410 * Checks the GLOBAL_RESET bit.
4411 *
72fd0718
VZ
4412 * should be run under rtnl lock
4413 */
1191cb83 4414static bool bnx2x_reset_is_global(struct bnx2x *bp)
c9ee9206 4415{
3cdeec22 4416 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206
VZ
4417
4418 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4419 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4420}
4421
4422/*
4423 * Clear RESET_IN_PROGRESS bit for the current engine.
4424 *
4425 * Should be run under rtnl lock
4426 */
1191cb83 4427static void bnx2x_set_reset_done(struct bnx2x *bp)
72fd0718 4428{
f16da43b 4429 u32 val;
c9ee9206
VZ
4430 u32 bit = BP_PATH(bp) ?
4431 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
f16da43b
AE
4432 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4433 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206
VZ
4434
4435 /* Clear the bit */
4436 val &= ~bit;
4437 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
f16da43b
AE
4438
4439 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
72fd0718
VZ
4440}
4441
4442/*
c9ee9206
VZ
4443 * Set RESET_IN_PROGRESS for the current engine.
4444 *
72fd0718
VZ
4445 * should be run under rtnl lock
4446 */
c9ee9206 4447void bnx2x_set_reset_in_progress(struct bnx2x *bp)
72fd0718 4448{
f16da43b 4449 u32 val;
c9ee9206
VZ
4450 u32 bit = BP_PATH(bp) ?
4451 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
f16da43b
AE
4452 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4453 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206
VZ
4454
4455 /* Set the bit */
4456 val |= bit;
4457 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
f16da43b 4458 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
72fd0718
VZ
4459}
4460
4461/*
c9ee9206 4462 * Checks the RESET_IN_PROGRESS bit for the given engine.
72fd0718
VZ
4463 * should be run under rtnl lock
4464 */
c9ee9206 4465bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
72fd0718 4466{
3cdeec22 4467 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206
VZ
4468 u32 bit = engine ?
4469 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4470
4471 /* return false if bit is set */
4472 return (val & bit) ? false : true;
72fd0718
VZ
4473}
4474
4475/*
889b9af3 4476 * set pf load for the current pf.
c9ee9206 4477 *
72fd0718
VZ
4478 * should be run under rtnl lock
4479 */
889b9af3 4480void bnx2x_set_pf_load(struct bnx2x *bp)
72fd0718 4481{
f16da43b 4482 u32 val1, val;
c9ee9206
VZ
4483 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4484 BNX2X_PATH0_LOAD_CNT_MASK;
4485 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4486 BNX2X_PATH0_LOAD_CNT_SHIFT;
72fd0718 4487
f16da43b
AE
4488 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4489 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4490
51c1a580 4491 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
72fd0718 4492
c9ee9206
VZ
4493 /* get the current counter value */
4494 val1 = (val & mask) >> shift;
4495
889b9af3
AE
4496 /* set bit of that PF */
4497 val1 |= (1 << bp->pf_num);
c9ee9206
VZ
4498
4499 /* clear the old value */
4500 val &= ~mask;
4501
4502 /* set the new one */
4503 val |= ((val1 << shift) & mask);
4504
4505 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
f16da43b 4506 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
72fd0718
VZ
4507}
4508
c9ee9206 4509/**
889b9af3 4510 * bnx2x_clear_pf_load - clear pf load mark
c9ee9206
VZ
4511 *
4512 * @bp: driver handle
4513 *
4514 * Should be run under rtnl lock.
4515 * Decrements the load counter for the current engine. Returns
889b9af3 4516 * whether other functions are still loaded
72fd0718 4517 */
889b9af3 4518bool bnx2x_clear_pf_load(struct bnx2x *bp)
72fd0718 4519{
f16da43b 4520 u32 val1, val;
c9ee9206
VZ
4521 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4522 BNX2X_PATH0_LOAD_CNT_MASK;
4523 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4524 BNX2X_PATH0_LOAD_CNT_SHIFT;
72fd0718 4525
f16da43b
AE
4526 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4527 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
51c1a580 4528 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
72fd0718 4529
c9ee9206
VZ
4530 /* get the current counter value */
4531 val1 = (val & mask) >> shift;
4532
889b9af3
AE
4533 /* clear bit of that PF */
4534 val1 &= ~(1 << bp->pf_num);
c9ee9206
VZ
4535
4536 /* clear the old value */
4537 val &= ~mask;
4538
4539 /* set the new one */
4540 val |= ((val1 << shift) & mask);
4541
4542 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
f16da43b
AE
4543 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4544 return val1 != 0;
72fd0718
VZ
4545}
4546
4547/*
889b9af3 4548 * Read the load status for the current engine.
c9ee9206 4549 *
72fd0718
VZ
4550 * should be run under rtnl lock
4551 */
1191cb83 4552static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
72fd0718 4553{
c9ee9206
VZ
4554 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4555 BNX2X_PATH0_LOAD_CNT_MASK);
4556 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4557 BNX2X_PATH0_LOAD_CNT_SHIFT);
4558 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4559
51c1a580 4560 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
c9ee9206
VZ
4561
4562 val = (val & mask) >> shift;
4563
51c1a580
MS
4564 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4565 engine, val);
c9ee9206 4566
889b9af3 4567 return val != 0;
72fd0718
VZ
4568}
4569
6bf07b8e
YM
4570static void _print_parity(struct bnx2x *bp, u32 reg)
4571{
4572 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4573}
4574
1191cb83 4575static void _print_next_block(int idx, const char *blk)
72fd0718 4576{
f1deab50 4577 pr_cont("%s%s", idx ? ", " : "", blk);
72fd0718
VZ
4578}
4579
4293b9f5
DK
4580static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4581 int *par_num, bool print)
72fd0718 4582{
4293b9f5
DK
4583 u32 cur_bit;
4584 bool res;
4585 int i;
4586
4587 res = false;
4588
72fd0718 4589 for (i = 0; sig; i++) {
4293b9f5 4590 cur_bit = (0x1UL << i);
72fd0718 4591 if (sig & cur_bit) {
4293b9f5
DK
4592 res |= true; /* Each bit is real error! */
4593
4594 if (print) {
4595 switch (cur_bit) {
4596 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4597 _print_next_block((*par_num)++, "BRB");
6bf07b8e
YM
4598 _print_parity(bp,
4599 BRB1_REG_BRB1_PRTY_STS);
4293b9f5
DK
4600 break;
4601 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4602 _print_next_block((*par_num)++,
4603 "PARSER");
6bf07b8e 4604 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
4293b9f5
DK
4605 break;
4606 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4607 _print_next_block((*par_num)++, "TSDM");
6bf07b8e
YM
4608 _print_parity(bp,
4609 TSDM_REG_TSDM_PRTY_STS);
4293b9f5
DK
4610 break;
4611 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4612 _print_next_block((*par_num)++,
c9ee9206 4613 "SEARCHER");
6bf07b8e 4614 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
4293b9f5
DK
4615 break;
4616 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4617 _print_next_block((*par_num)++, "TCM");
4618 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4619 break;
4620 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4621 _print_next_block((*par_num)++,
4622 "TSEMI");
6bf07b8e
YM
4623 _print_parity(bp,
4624 TSEM_REG_TSEM_PRTY_STS_0);
4625 _print_parity(bp,
4626 TSEM_REG_TSEM_PRTY_STS_1);
4293b9f5
DK
4627 break;
4628 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4629 _print_next_block((*par_num)++, "XPB");
6bf07b8e
YM
4630 _print_parity(bp, GRCBASE_XPB +
4631 PB_REG_PB_PRTY_STS);
4293b9f5 4632 break;
6bf07b8e 4633 }
72fd0718
VZ
4634 }
4635
4636 /* Clear the bit */
4637 sig &= ~cur_bit;
4638 }
4639 }
4640
4293b9f5 4641 return res;
72fd0718
VZ
4642}
4643
4293b9f5
DK
4644static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4645 int *par_num, bool *global,
6bf07b8e 4646 bool print)
72fd0718 4647{
4293b9f5
DK
4648 u32 cur_bit;
4649 bool res;
4650 int i;
4651
4652 res = false;
4653
72fd0718 4654 for (i = 0; sig; i++) {
4293b9f5 4655 cur_bit = (0x1UL << i);
72fd0718 4656 if (sig & cur_bit) {
4293b9f5 4657 res |= true; /* Each bit is real error! */
72fd0718 4658 switch (cur_bit) {
c9ee9206 4659 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
6bf07b8e 4660 if (print) {
4293b9f5 4661 _print_next_block((*par_num)++, "PBF");
6bf07b8e
YM
4662 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4663 }
72fd0718
VZ
4664 break;
4665 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
6bf07b8e 4666 if (print) {
4293b9f5 4667 _print_next_block((*par_num)++, "QM");
6bf07b8e
YM
4668 _print_parity(bp, QM_REG_QM_PRTY_STS);
4669 }
c9ee9206
VZ
4670 break;
4671 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
6bf07b8e 4672 if (print) {
4293b9f5 4673 _print_next_block((*par_num)++, "TM");
6bf07b8e
YM
4674 _print_parity(bp, TM_REG_TM_PRTY_STS);
4675 }
72fd0718
VZ
4676 break;
4677 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
6bf07b8e 4678 if (print) {
4293b9f5 4679 _print_next_block((*par_num)++, "XSDM");
6bf07b8e
YM
4680 _print_parity(bp,
4681 XSDM_REG_XSDM_PRTY_STS);
4682 }
c9ee9206
VZ
4683 break;
4684 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
6bf07b8e 4685 if (print) {
4293b9f5 4686 _print_next_block((*par_num)++, "XCM");
6bf07b8e
YM
4687 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4688 }
72fd0718
VZ
4689 break;
4690 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
6bf07b8e 4691 if (print) {
4293b9f5
DK
4692 _print_next_block((*par_num)++,
4693 "XSEMI");
6bf07b8e
YM
4694 _print_parity(bp,
4695 XSEM_REG_XSEM_PRTY_STS_0);
4696 _print_parity(bp,
4697 XSEM_REG_XSEM_PRTY_STS_1);
4698 }
72fd0718
VZ
4699 break;
4700 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
6bf07b8e 4701 if (print) {
4293b9f5 4702 _print_next_block((*par_num)++,
c9ee9206 4703 "DOORBELLQ");
6bf07b8e
YM
4704 _print_parity(bp,
4705 DORQ_REG_DORQ_PRTY_STS);
4706 }
c9ee9206
VZ
4707 break;
4708 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
6bf07b8e 4709 if (print) {
4293b9f5 4710 _print_next_block((*par_num)++, "NIG");
6bf07b8e
YM
4711 if (CHIP_IS_E1x(bp)) {
4712 _print_parity(bp,
4713 NIG_REG_NIG_PRTY_STS);
4714 } else {
4715 _print_parity(bp,
4716 NIG_REG_NIG_PRTY_STS_0);
4717 _print_parity(bp,
4718 NIG_REG_NIG_PRTY_STS_1);
4719 }
4720 }
72fd0718
VZ
4721 break;
4722 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
c9ee9206 4723 if (print)
4293b9f5 4724 _print_next_block((*par_num)++,
c9ee9206
VZ
4725 "VAUX PCI CORE");
4726 *global = true;
72fd0718
VZ
4727 break;
4728 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
6bf07b8e 4729 if (print) {
4293b9f5
DK
4730 _print_next_block((*par_num)++,
4731 "DEBUG");
6bf07b8e
YM
4732 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4733 }
72fd0718
VZ
4734 break;
4735 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
6bf07b8e 4736 if (print) {
4293b9f5 4737 _print_next_block((*par_num)++, "USDM");
6bf07b8e
YM
4738 _print_parity(bp,
4739 USDM_REG_USDM_PRTY_STS);
4740 }
72fd0718 4741 break;
8736c826 4742 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
6bf07b8e 4743 if (print) {
4293b9f5 4744 _print_next_block((*par_num)++, "UCM");
6bf07b8e
YM
4745 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4746 }
8736c826 4747 break;
72fd0718 4748 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
6bf07b8e 4749 if (print) {
4293b9f5
DK
4750 _print_next_block((*par_num)++,
4751 "USEMI");
6bf07b8e
YM
4752 _print_parity(bp,
4753 USEM_REG_USEM_PRTY_STS_0);
4754 _print_parity(bp,
4755 USEM_REG_USEM_PRTY_STS_1);
4756 }
72fd0718
VZ
4757 break;
4758 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
6bf07b8e 4759 if (print) {
4293b9f5 4760 _print_next_block((*par_num)++, "UPB");
6bf07b8e
YM
4761 _print_parity(bp, GRCBASE_UPB +
4762 PB_REG_PB_PRTY_STS);
4763 }
72fd0718
VZ
4764 break;
4765 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
6bf07b8e 4766 if (print) {
4293b9f5 4767 _print_next_block((*par_num)++, "CSDM");
6bf07b8e
YM
4768 _print_parity(bp,
4769 CSDM_REG_CSDM_PRTY_STS);
4770 }
72fd0718 4771 break;
8736c826 4772 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
6bf07b8e 4773 if (print) {
4293b9f5 4774 _print_next_block((*par_num)++, "CCM");
6bf07b8e
YM
4775 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4776 }
8736c826 4777 break;
72fd0718
VZ
4778 }
4779
4780 /* Clear the bit */
4781 sig &= ~cur_bit;
4782 }
4783 }
4784
4293b9f5 4785 return res;
72fd0718
VZ
4786}
4787
4293b9f5
DK
4788static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4789 int *par_num, bool print)
72fd0718 4790{
4293b9f5
DK
4791 u32 cur_bit;
4792 bool res;
4793 int i;
4794
4795 res = false;
4796
72fd0718 4797 for (i = 0; sig; i++) {
4293b9f5 4798 cur_bit = (0x1UL << i);
72fd0718 4799 if (sig & cur_bit) {
0c23ad37 4800 res = true; /* Each bit is real error! */
4293b9f5
DK
4801 if (print) {
4802 switch (cur_bit) {
4803 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4804 _print_next_block((*par_num)++,
4805 "CSEMI");
6bf07b8e
YM
4806 _print_parity(bp,
4807 CSEM_REG_CSEM_PRTY_STS_0);
4808 _print_parity(bp,
4809 CSEM_REG_CSEM_PRTY_STS_1);
4293b9f5
DK
4810 break;
4811 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4812 _print_next_block((*par_num)++, "PXP");
6bf07b8e
YM
4813 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4814 _print_parity(bp,
4815 PXP2_REG_PXP2_PRTY_STS_0);
4816 _print_parity(bp,
4817 PXP2_REG_PXP2_PRTY_STS_1);
4293b9f5
DK
4818 break;
4819 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4820 _print_next_block((*par_num)++,
4821 "PXPPCICLOCKCLIENT");
4822 break;
4823 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4824 _print_next_block((*par_num)++, "CFC");
6bf07b8e
YM
4825 _print_parity(bp,
4826 CFC_REG_CFC_PRTY_STS);
4293b9f5
DK
4827 break;
4828 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4829 _print_next_block((*par_num)++, "CDU");
6bf07b8e 4830 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
4293b9f5
DK
4831 break;
4832 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4833 _print_next_block((*par_num)++, "DMAE");
6bf07b8e
YM
4834 _print_parity(bp,
4835 DMAE_REG_DMAE_PRTY_STS);
4293b9f5
DK
4836 break;
4837 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4838 _print_next_block((*par_num)++, "IGU");
6bf07b8e
YM
4839 if (CHIP_IS_E1x(bp))
4840 _print_parity(bp,
4841 HC_REG_HC_PRTY_STS);
4842 else
4843 _print_parity(bp,
4844 IGU_REG_IGU_PRTY_STS);
4293b9f5
DK
4845 break;
4846 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4847 _print_next_block((*par_num)++, "MISC");
6bf07b8e
YM
4848 _print_parity(bp,
4849 MISC_REG_MISC_PRTY_STS);
4293b9f5 4850 break;
6bf07b8e 4851 }
72fd0718
VZ
4852 }
4853
4854 /* Clear the bit */
4855 sig &= ~cur_bit;
4856 }
4857 }
4858
4293b9f5 4859 return res;
72fd0718
VZ
4860}
4861
4293b9f5
DK
4862static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4863 int *par_num, bool *global,
4864 bool print)
72fd0718 4865{
4293b9f5
DK
4866 bool res = false;
4867 u32 cur_bit;
4868 int i;
4869
72fd0718 4870 for (i = 0; sig; i++) {
4293b9f5 4871 cur_bit = (0x1UL << i);
72fd0718
VZ
4872 if (sig & cur_bit) {
4873 switch (cur_bit) {
4874 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
c9ee9206 4875 if (print)
4293b9f5
DK
4876 _print_next_block((*par_num)++,
4877 "MCP ROM");
c9ee9206 4878 *global = true;
0c23ad37 4879 res = true;
72fd0718
VZ
4880 break;
4881 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
c9ee9206 4882 if (print)
4293b9f5 4883 _print_next_block((*par_num)++,
c9ee9206
VZ
4884 "MCP UMP RX");
4885 *global = true;
0c23ad37 4886 res = true;
72fd0718
VZ
4887 break;
4888 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
c9ee9206 4889 if (print)
4293b9f5 4890 _print_next_block((*par_num)++,
c9ee9206
VZ
4891 "MCP UMP TX");
4892 *global = true;
0c23ad37 4893 res = true;
72fd0718
VZ
4894 break;
4895 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
ad6afbe9 4896 (*par_num)++;
4293b9f5
DK
4897 /* clear latched SCPAD PATIRY from MCP */
4898 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4899 1UL << 10);
72fd0718
VZ
4900 break;
4901 }
4902
4903 /* Clear the bit */
4904 sig &= ~cur_bit;
4905 }
4906 }
4907
4293b9f5 4908 return res;
72fd0718
VZ
4909}
4910
4293b9f5
DK
4911static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4912 int *par_num, bool print)
8736c826 4913{
4293b9f5
DK
4914 u32 cur_bit;
4915 bool res;
4916 int i;
4917
4918 res = false;
4919
8736c826 4920 for (i = 0; sig; i++) {
4293b9f5 4921 cur_bit = (0x1UL << i);
8736c826 4922 if (sig & cur_bit) {
0c23ad37 4923 res = true; /* Each bit is real error! */
4293b9f5
DK
4924 if (print) {
4925 switch (cur_bit) {
4926 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4927 _print_next_block((*par_num)++,
4928 "PGLUE_B");
6bf07b8e 4929 _print_parity(bp,
4293b9f5
DK
4930 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4931 break;
4932 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4933 _print_next_block((*par_num)++, "ATC");
6bf07b8e
YM
4934 _print_parity(bp,
4935 ATC_REG_ATC_PRTY_STS);
4293b9f5 4936 break;
6bf07b8e 4937 }
8736c826 4938 }
8736c826
VZ
4939 /* Clear the bit */
4940 sig &= ~cur_bit;
4941 }
4942 }
4943
4293b9f5 4944 return res;
8736c826
VZ
4945}
4946
1191cb83
ED
4947static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4948 u32 *sig)
72fd0718 4949{
4293b9f5
DK
4950 bool res = false;
4951
8736c826
VZ
4952 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4953 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4954 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4955 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4956 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
72fd0718 4957 int par_num = 0;
ad6afbe9 4958
51c1a580
MS
4959 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4960 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
8736c826
VZ
4961 sig[0] & HW_PRTY_ASSERT_SET_0,
4962 sig[1] & HW_PRTY_ASSERT_SET_1,
4963 sig[2] & HW_PRTY_ASSERT_SET_2,
4964 sig[3] & HW_PRTY_ASSERT_SET_3,
4965 sig[4] & HW_PRTY_ASSERT_SET_4);
ad6afbe9
MC
4966 if (print) {
4967 if (((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4968 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4969 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4970 (sig[4] & HW_PRTY_ASSERT_SET_4)) ||
4971 (sig[3] & HW_PRTY_ASSERT_SET_3_WITHOUT_SCPAD)) {
4972 netdev_err(bp->dev,
4973 "Parity errors detected in blocks: ");
4974 } else {
4975 print = false;
4976 }
4977 }
4293b9f5
DK
4978 res |= bnx2x_check_blocks_with_parity0(bp,
4979 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4980 res |= bnx2x_check_blocks_with_parity1(bp,
4981 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4982 res |= bnx2x_check_blocks_with_parity2(bp,
4983 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4984 res |= bnx2x_check_blocks_with_parity3(bp,
4985 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4986 res |= bnx2x_check_blocks_with_parity4(bp,
4987 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
8736c826 4988
c9ee9206
VZ
4989 if (print)
4990 pr_cont("\n");
4293b9f5 4991 }
8736c826 4992
4293b9f5 4993 return res;
72fd0718
VZ
4994}
4995
c9ee9206
VZ
4996/**
4997 * bnx2x_chk_parity_attn - checks for parity attentions.
4998 *
4999 * @bp: driver handle
5000 * @global: true if there was a global attention
5001 * @print: show parity attention in syslog
5002 */
5003bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
877e9aa4 5004{
8736c826 5005 struct attn_route attn = { {0} };
72fd0718
VZ
5006 int port = BP_PORT(bp);
5007
5008 attn.sig[0] = REG_RD(bp,
5009 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
5010 port*4);
5011 attn.sig[1] = REG_RD(bp,
5012 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
5013 port*4);
5014 attn.sig[2] = REG_RD(bp,
5015 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
5016 port*4);
5017 attn.sig[3] = REG_RD(bp,
5018 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
5019 port*4);
0a5ccb75
YM
5020 /* Since MCP attentions can't be disabled inside the block, we need to
5021 * read AEU registers to see whether they're currently disabled
5022 */
5023 attn.sig[3] &= ((REG_RD(bp,
5024 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
5025 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
5026 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
5027 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
72fd0718 5028
8736c826
VZ
5029 if (!CHIP_IS_E1x(bp))
5030 attn.sig[4] = REG_RD(bp,
5031 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
5032 port*4);
5033
5034 return bnx2x_parity_attn(bp, global, print, attn.sig);
72fd0718
VZ
5035}
5036
1191cb83 5037static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
f2e0899f
DK
5038{
5039 u32 val;
5040 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
5041
5042 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
5043 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
5044 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
51c1a580 5045 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
f2e0899f 5046 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
51c1a580 5047 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
f2e0899f 5048 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
51c1a580 5049 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
f2e0899f 5050 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
51c1a580 5051 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
f2e0899f
DK
5052 if (val &
5053 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
51c1a580 5054 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
f2e0899f
DK
5055 if (val &
5056 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
51c1a580 5057 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
f2e0899f 5058 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
51c1a580 5059 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
f2e0899f 5060 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
51c1a580 5061 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
f2e0899f 5062 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
51c1a580 5063 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
f2e0899f
DK
5064 }
5065 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
5066 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
5067 BNX2X_ERR("ATC hw attention 0x%x\n", val);
5068 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
5069 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
5070 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
51c1a580 5071 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
f2e0899f 5072 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
51c1a580 5073 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
f2e0899f 5074 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
51c1a580 5075 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
f2e0899f
DK
5076 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
5077 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
5078 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
51c1a580 5079 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
f2e0899f
DK
5080 }
5081
5082 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
5083 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
5084 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
5085 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
5086 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
5087 }
f2e0899f
DK
5088}
5089
72fd0718
VZ
5090static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
5091{
5092 struct attn_route attn, *group_mask;
34f80b04 5093 int port = BP_PORT(bp);
877e9aa4 5094 int index;
a2fbb9ea
ET
5095 u32 reg_addr;
5096 u32 val;
3fcaf2e5 5097 u32 aeu_mask;
c9ee9206 5098 bool global = false;
a2fbb9ea
ET
5099
5100 /* need to take HW lock because MCP or other port might also
5101 try to handle this event */
4a37fb66 5102 bnx2x_acquire_alr(bp);
a2fbb9ea 5103
c9ee9206
VZ
5104 if (bnx2x_chk_parity_attn(bp, &global, true)) {
5105#ifndef BNX2X_STOP_ON_ERROR
72fd0718 5106 bp->recovery_state = BNX2X_RECOVERY_INIT;
7be08a72 5107 schedule_delayed_work(&bp->sp_rtnl_task, 0);
72fd0718
VZ
5108 /* Disable HW interrupts */
5109 bnx2x_int_disable(bp);
72fd0718
VZ
5110 /* In case of parity errors don't handle attentions so that
5111 * other function would "see" parity errors.
5112 */
c9ee9206
VZ
5113#else
5114 bnx2x_panic();
5115#endif
5116 bnx2x_release_alr(bp);
72fd0718
VZ
5117 return;
5118 }
5119
a2fbb9ea
ET
5120 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
5121 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
5122 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
5123 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
619c5cb6 5124 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
5125 attn.sig[4] =
5126 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
5127 else
5128 attn.sig[4] = 0;
5129
5130 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
5131 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
a2fbb9ea
ET
5132
5133 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
5134 if (deasserted & (1 << index)) {
72fd0718 5135 group_mask = &bp->attn_group[index];
a2fbb9ea 5136
51c1a580 5137 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
f2e0899f
DK
5138 index,
5139 group_mask->sig[0], group_mask->sig[1],
5140 group_mask->sig[2], group_mask->sig[3],
5141 group_mask->sig[4]);
a2fbb9ea 5142
f2e0899f
DK
5143 bnx2x_attn_int_deasserted4(bp,
5144 attn.sig[4] & group_mask->sig[4]);
877e9aa4 5145 bnx2x_attn_int_deasserted3(bp,
72fd0718 5146 attn.sig[3] & group_mask->sig[3]);
877e9aa4 5147 bnx2x_attn_int_deasserted1(bp,
72fd0718 5148 attn.sig[1] & group_mask->sig[1]);
877e9aa4 5149 bnx2x_attn_int_deasserted2(bp,
72fd0718 5150 attn.sig[2] & group_mask->sig[2]);
877e9aa4 5151 bnx2x_attn_int_deasserted0(bp,
72fd0718 5152 attn.sig[0] & group_mask->sig[0]);
a2fbb9ea
ET
5153 }
5154 }
5155
4a37fb66 5156 bnx2x_release_alr(bp);
a2fbb9ea 5157
f2e0899f
DK
5158 if (bp->common.int_block == INT_BLOCK_HC)
5159 reg_addr = (HC_REG_COMMAND_REG + port*32 +
5160 COMMAND_REG_ATTN_BITS_CLR);
5161 else
5162 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
a2fbb9ea
ET
5163
5164 val = ~deasserted;
f2e0899f
DK
5165 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
5166 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
5c862848 5167 REG_WR(bp, reg_addr, val);
a2fbb9ea 5168
a2fbb9ea 5169 if (~bp->attn_state & deasserted)
3fcaf2e5 5170 BNX2X_ERR("IGU ERROR\n");
a2fbb9ea
ET
5171
5172 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5173 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5174
3fcaf2e5
EG
5175 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
5176 aeu_mask = REG_RD(bp, reg_addr);
5177
5178 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
5179 aeu_mask, deasserted);
72fd0718 5180 aeu_mask |= (deasserted & 0x3ff);
3fcaf2e5 5181 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
a2fbb9ea 5182
3fcaf2e5
EG
5183 REG_WR(bp, reg_addr, aeu_mask);
5184 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
a2fbb9ea
ET
5185
5186 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
5187 bp->attn_state &= ~deasserted;
5188 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
5189}
5190
5191static void bnx2x_attn_int(struct bnx2x *bp)
5192{
5193 /* read local copy of bits */
68d59484
EG
5194 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
5195 attn_bits);
5196 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
5197 attn_bits_ack);
a2fbb9ea
ET
5198 u32 attn_state = bp->attn_state;
5199
5200 /* look for changed bits */
5201 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
5202 u32 deasserted = ~attn_bits & attn_ack & attn_state;
5203
5204 DP(NETIF_MSG_HW,
5205 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
5206 attn_bits, attn_ack, asserted, deasserted);
5207
5208 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
34f80b04 5209 BNX2X_ERR("BAD attention state\n");
a2fbb9ea
ET
5210
5211 /* handle bits that were raised */
5212 if (asserted)
5213 bnx2x_attn_int_asserted(bp, asserted);
5214
5215 if (deasserted)
5216 bnx2x_attn_int_deasserted(bp, deasserted);
5217}
5218
619c5cb6
VZ
5219void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
5220 u16 index, u8 op, u8 update)
5221{
dc1ba591
AE
5222 u32 igu_addr = bp->igu_base_addr;
5223 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
619c5cb6
VZ
5224 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
5225 igu_addr);
5226}
5227
1191cb83 5228static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
523224a3
DK
5229{
5230 /* No memory barriers */
5231 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
5232 mmiowb(); /* keep prod updates ordered */
5233}
5234
523224a3
DK
5235static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
5236 union event_ring_elem *elem)
5237{
619c5cb6
VZ
5238 u8 err = elem->message.error;
5239
523224a3 5240 if (!bp->cnic_eth_dev.starting_cid ||
c3a8ce61
VZ
5241 (cid < bp->cnic_eth_dev.starting_cid &&
5242 cid != bp->cnic_eth_dev.iscsi_l2_cid))
523224a3
DK
5243 return 1;
5244
5245 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
5246
619c5cb6
VZ
5247 if (unlikely(err)) {
5248
523224a3
DK
5249 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
5250 cid);
823e1d90 5251 bnx2x_panic_dump(bp, false);
523224a3 5252 }
619c5cb6 5253 bnx2x_cnic_cfc_comp(bp, cid, err);
523224a3
DK
5254 return 0;
5255}
523224a3 5256
1191cb83 5257static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
619c5cb6
VZ
5258{
5259 struct bnx2x_mcast_ramrod_params rparam;
5260 int rc;
5261
5262 memset(&rparam, 0, sizeof(rparam));
5263
5264 rparam.mcast_obj = &bp->mcast_obj;
5265
5266 netif_addr_lock_bh(bp->dev);
5267
5268 /* Clear pending state for the last command */
5269 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
5270
5271 /* If there are pending mcast commands - send them */
5272 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
5273 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
5274 if (rc < 0)
5275 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
5276 rc);
5277 }
5278
5279 netif_addr_unlock_bh(bp->dev);
5280}
5281
1191cb83
ED
5282static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5283 union event_ring_elem *elem)
619c5cb6
VZ
5284{
5285 unsigned long ramrod_flags = 0;
5286 int rc = 0;
9cd753a1
MS
5287 u32 echo = le32_to_cpu(elem->message.data.eth_event.echo);
5288 u32 cid = echo & BNX2X_SWCID_MASK;
619c5cb6
VZ
5289 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5290
5291 /* Always push next commands out, don't wait here */
5292 __set_bit(RAMROD_CONT, &ramrod_flags);
5293
9cd753a1 5294 switch (echo >> BNX2X_SWCID_SHIFT) {
619c5cb6 5295 case BNX2X_FILTER_MAC_PENDING:
51c1a580 5296 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
55c11941 5297 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
619c5cb6
VZ
5298 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5299 else
15192a8c 5300 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
619c5cb6 5301
05cc5a39
YM
5302 break;
5303 case BNX2X_FILTER_VLAN_PENDING:
5304 DP(BNX2X_MSG_SP, "Got SETUP_VLAN completions\n");
5305 vlan_mac_obj = &bp->sp_objs[cid].vlan_obj;
619c5cb6 5306 break;
619c5cb6 5307 case BNX2X_FILTER_MCAST_PENDING:
51c1a580 5308 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
619c5cb6
VZ
5309 /* This is only relevant for 57710 where multicast MACs are
5310 * configured as unicast MACs using the same ramrod.
5311 */
5312 bnx2x_handle_mcast_eqe(bp);
5313 return;
5314 default:
9cd753a1 5315 BNX2X_ERR("Unsupported classification command: 0x%x\n", echo);
619c5cb6
VZ
5316 return;
5317 }
5318
5319 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5320
5321 if (rc < 0)
5322 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5323 else if (rc > 0)
5324 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
619c5cb6
VZ
5325}
5326
619c5cb6 5327static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
619c5cb6 5328
1191cb83 5329static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
619c5cb6
VZ
5330{
5331 netif_addr_lock_bh(bp->dev);
5332
5333 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5334
5335 /* Send rx_mode command again if was requested */
5336 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5337 bnx2x_set_storm_rx_mode(bp);
619c5cb6
VZ
5338 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5339 &bp->sp_state))
5340 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5341 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5342 &bp->sp_state))
5343 bnx2x_set_iscsi_eth_rx_mode(bp, false);
619c5cb6
VZ
5344
5345 netif_addr_unlock_bh(bp->dev);
5346}
5347
1191cb83 5348static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
a3348722
BW
5349 union event_ring_elem *elem)
5350{
5351 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5352 DP(BNX2X_MSG_SP,
5353 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5354 elem->message.data.vif_list_event.func_bit_map);
5355 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5356 elem->message.data.vif_list_event.func_bit_map);
5357 } else if (elem->message.data.vif_list_event.echo ==
5358 VIF_LIST_RULE_SET) {
5359 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5360 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5361 }
5362}
5363
5364/* called with rtnl_lock */
1191cb83 5365static void bnx2x_after_function_update(struct bnx2x *bp)
a3348722
BW
5366{
5367 int q, rc;
5368 struct bnx2x_fastpath *fp;
5369 struct bnx2x_queue_state_params queue_params = {NULL};
5370 struct bnx2x_queue_update_params *q_update_params =
5371 &queue_params.params.update;
5372
2de67439 5373 /* Send Q update command with afex vlan removal values for all Qs */
a3348722
BW
5374 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5375
5376 /* set silent vlan removal values according to vlan mode */
5377 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5378 &q_update_params->update_flags);
5379 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5380 &q_update_params->update_flags);
5381 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5382
5383 /* in access mode mark mask and value are 0 to strip all vlans */
5384 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5385 q_update_params->silent_removal_value = 0;
5386 q_update_params->silent_removal_mask = 0;
5387 } else {
5388 q_update_params->silent_removal_value =
5389 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5390 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5391 }
5392
5393 for_each_eth_queue(bp, q) {
5394 /* Set the appropriate Queue object */
5395 fp = &bp->fp[q];
15192a8c 5396 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
a3348722
BW
5397
5398 /* send the ramrod */
5399 rc = bnx2x_queue_state_change(bp, &queue_params);
5400 if (rc < 0)
5401 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5402 q);
5403 }
5404
fea75645 5405 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
65565884 5406 fp = &bp->fp[FCOE_IDX(bp)];
15192a8c 5407 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
a3348722
BW
5408
5409 /* clear pending completion bit */
5410 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5411
5412 /* mark latest Q bit */
4e857c58 5413 smp_mb__before_atomic();
a3348722 5414 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4e857c58 5415 smp_mb__after_atomic();
a3348722
BW
5416
5417 /* send Q update ramrod for FCoE Q */
5418 rc = bnx2x_queue_state_change(bp, &queue_params);
5419 if (rc < 0)
5420 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5421 q);
5422 } else {
5423 /* If no FCoE ring - ACK MCP now */
5424 bnx2x_link_report(bp);
5425 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5426 }
a3348722
BW
5427}
5428
1191cb83 5429static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
619c5cb6
VZ
5430 struct bnx2x *bp, u32 cid)
5431{
94f05b0f 5432 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
55c11941
MS
5433
5434 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
15192a8c 5435 return &bnx2x_fcoe_sp_obj(bp, q_obj);
619c5cb6 5436 else
15192a8c 5437 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
619c5cb6
VZ
5438}
5439
523224a3
DK
5440static void bnx2x_eq_int(struct bnx2x *bp)
5441{
5442 u16 hw_cons, sw_cons, sw_prod;
5443 union event_ring_elem *elem;
55c11941 5444 u8 echo;
523224a3
DK
5445 u32 cid;
5446 u8 opcode;
fd1fc79d 5447 int rc, spqe_cnt = 0;
619c5cb6
VZ
5448 struct bnx2x_queue_sp_obj *q_obj;
5449 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5450 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
523224a3
DK
5451
5452 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5453
5454 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
16a5fd92 5455 * when we get the next-page we need to adjust so the loop
523224a3
DK
5456 * condition below will be met. The next element is the size of a
5457 * regular element and hence incrementing by 1
5458 */
5459 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5460 hw_cons++;
5461
25985edc 5462 /* This function may never run in parallel with itself for a
523224a3
DK
5463 * specific bp, thus there is no need in "paired" read memory
5464 * barrier here.
5465 */
5466 sw_cons = bp->eq_cons;
5467 sw_prod = bp->eq_prod;
5468
d6cae238 5469 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
6e30dd4e 5470 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
523224a3
DK
5471
5472 for (; sw_cons != hw_cons;
5473 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5474
523224a3
DK
5475 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5476
fd1fc79d
AE
5477 rc = bnx2x_iov_eq_sp_event(bp, elem);
5478 if (!rc) {
5479 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5480 rc);
5481 goto next_spqe;
5482 }
523224a3 5483
86564c3f 5484 opcode = elem->message.opcode;
523224a3
DK
5485
5486 /* handle eq element */
5487 switch (opcode) {
fd1fc79d 5488 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
370d4a26
YM
5489 bnx2x_vf_mbx_schedule(bp,
5490 &elem->message.data.vf_pf_event);
fd1fc79d
AE
5491 continue;
5492
523224a3 5493 case EVENT_RING_OPCODE_STAT_QUERY:
76ca70fa
YM
5494 DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS),
5495 "got statistics comp event %d\n",
5496 bp->stats_comp++);
523224a3 5497 /* nothing to do with stats comp */
d6cae238 5498 goto next_spqe;
523224a3
DK
5499
5500 case EVENT_RING_OPCODE_CFC_DEL:
5501 /* handle according to cid range */
5502 /*
5503 * we may want to verify here that the bp state is
5504 * HALTING
5505 */
ca4f2d50
MS
5506
5507 /* elem CID originates from FW; actually LE */
da472731 5508 cid = SW_CID(elem->message.data.cfc_del_event.cid);
ca4f2d50 5509
d6cae238 5510 DP(BNX2X_MSG_SP,
523224a3 5511 "got delete ramrod for MULTI[%d]\n", cid);
55c11941
MS
5512
5513 if (CNIC_LOADED(bp) &&
5514 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
523224a3 5515 goto next_spqe;
55c11941 5516
619c5cb6
VZ
5517 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5518
5519 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5520 break;
5521
523224a3 5522 goto next_spqe;
e4901dde
VZ
5523
5524 case EVENT_RING_OPCODE_STOP_TRAFFIC:
51c1a580 5525 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
6ffa39f2 5526 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
6debea87
DK
5527 if (f_obj->complete_cmd(bp, f_obj,
5528 BNX2X_F_CMD_TX_STOP))
5529 break;
e4901dde 5530 goto next_spqe;
619c5cb6 5531
e4901dde 5532 case EVENT_RING_OPCODE_START_TRAFFIC:
51c1a580 5533 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
6ffa39f2 5534 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
6debea87
DK
5535 if (f_obj->complete_cmd(bp, f_obj,
5536 BNX2X_F_CMD_TX_START))
5537 break;
e4901dde 5538 goto next_spqe;
55c11941 5539
a3348722 5540 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
55c11941
MS
5541 echo = elem->message.data.function_update_event.echo;
5542 if (echo == SWITCH_UPDATE) {
5543 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5544 "got FUNC_SWITCH_UPDATE ramrod\n");
5545 if (f_obj->complete_cmd(
5546 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5547 break;
a3348722 5548
55c11941 5549 } else {
230bb0f3
YM
5550 int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE;
5551
55c11941
MS
5552 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5553 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5554 f_obj->complete_cmd(bp, f_obj,
5555 BNX2X_F_CMD_AFEX_UPDATE);
5556
5557 /* We will perform the Queues update from
5558 * sp_rtnl task as all Queue SP operations
5559 * should run under rtnl_lock.
5560 */
230bb0f3 5561 bnx2x_schedule_sp_rtnl(bp, cmd, 0);
55c11941 5562 }
a3348722 5563
a3348722
BW
5564 goto next_spqe;
5565
5566 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5567 f_obj->complete_cmd(bp, f_obj,
5568 BNX2X_F_CMD_AFEX_VIFLISTS);
5569 bnx2x_after_afex_vif_lists(bp, elem);
5570 goto next_spqe;
619c5cb6 5571 case EVENT_RING_OPCODE_FUNCTION_START:
51c1a580
MS
5572 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5573 "got FUNC_START ramrod\n");
619c5cb6
VZ
5574 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5575 break;
5576
5577 goto next_spqe;
5578
5579 case EVENT_RING_OPCODE_FUNCTION_STOP:
51c1a580
MS
5580 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5581 "got FUNC_STOP ramrod\n");
619c5cb6
VZ
5582 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5583 break;
5584
5585 goto next_spqe;
eeed018c
MK
5586
5587 case EVENT_RING_OPCODE_SET_TIMESYNC:
5588 DP(BNX2X_MSG_SP | BNX2X_MSG_PTP,
5589 "got set_timesync ramrod completion\n");
5590 if (f_obj->complete_cmd(bp, f_obj,
5591 BNX2X_F_CMD_SET_TIMESYNC))
5592 break;
5593 goto next_spqe;
523224a3
DK
5594 }
5595
5596 switch (opcode | bp->state) {
619c5cb6
VZ
5597 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5598 BNX2X_STATE_OPEN):
5599 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
523224a3 5600 BNX2X_STATE_OPENING_WAIT4_PORT):
28311f8e
YM
5601 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5602 BNX2X_STATE_CLOSING_WAIT4_HALT):
d6cae238 5603 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
9cd753a1 5604 SW_CID(elem->message.data.eth_event.echo));
619c5cb6 5605 rss_raw->clear_pending(rss_raw);
523224a3
DK
5606 break;
5607
619c5cb6
VZ
5608 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5609 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
5610 case (EVENT_RING_OPCODE_SET_MAC |
523224a3 5611 BNX2X_STATE_CLOSING_WAIT4_HALT):
619c5cb6
VZ
5612 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5613 BNX2X_STATE_OPEN):
5614 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5615 BNX2X_STATE_DIAG):
5616 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5617 BNX2X_STATE_CLOSING_WAIT4_HALT):
05cc5a39 5618 DP(BNX2X_MSG_SP, "got (un)set vlan/mac ramrod\n");
619c5cb6 5619 bnx2x_handle_classification_eqe(bp, elem);
523224a3
DK
5620 break;
5621
619c5cb6
VZ
5622 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5623 BNX2X_STATE_OPEN):
5624 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5625 BNX2X_STATE_DIAG):
5626 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5627 BNX2X_STATE_CLOSING_WAIT4_HALT):
d6cae238 5628 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
619c5cb6 5629 bnx2x_handle_mcast_eqe(bp);
523224a3
DK
5630 break;
5631
619c5cb6
VZ
5632 case (EVENT_RING_OPCODE_FILTERS_RULES |
5633 BNX2X_STATE_OPEN):
5634 case (EVENT_RING_OPCODE_FILTERS_RULES |
5635 BNX2X_STATE_DIAG):
5636 case (EVENT_RING_OPCODE_FILTERS_RULES |
523224a3 5637 BNX2X_STATE_CLOSING_WAIT4_HALT):
d6cae238 5638 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
619c5cb6 5639 bnx2x_handle_rx_mode_eqe(bp);
523224a3
DK
5640 break;
5641 default:
5642 /* unknown event log error and continue */
619c5cb6
VZ
5643 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5644 elem->message.opcode, bp->state);
523224a3
DK
5645 }
5646next_spqe:
5647 spqe_cnt++;
5648 } /* for */
5649
4e857c58 5650 smp_mb__before_atomic();
6e30dd4e 5651 atomic_add(spqe_cnt, &bp->eq_spq_left);
523224a3
DK
5652
5653 bp->eq_cons = sw_cons;
5654 bp->eq_prod = sw_prod;
5655 /* Make sure that above mem writes were issued towards the memory */
5656 smp_wmb();
5657
5658 /* update producer */
5659 bnx2x_update_eq_prod(bp, bp->eq_prod);
5660}
5661
a2fbb9ea
ET
5662static void bnx2x_sp_task(struct work_struct *work)
5663{
1cf167f2 5664 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
a2fbb9ea 5665
fd1fc79d 5666 DP(BNX2X_MSG_SP, "sp task invoked\n");
a2fbb9ea 5667
16a5fd92 5668 /* make sure the atomic interrupt_occurred has been written */
fd1fc79d
AE
5669 smp_rmb();
5670 if (atomic_read(&bp->interrupt_occurred)) {
a2fbb9ea 5671
fd1fc79d
AE
5672 /* what work needs to be performed? */
5673 u16 status = bnx2x_update_dsb_idx(bp);
cdaa7cb8 5674
fd1fc79d
AE
5675 DP(BNX2X_MSG_SP, "status %x\n", status);
5676 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5677 atomic_set(&bp->interrupt_occurred, 0);
5678
5679 /* HW attentions */
5680 if (status & BNX2X_DEF_SB_ATT_IDX) {
5681 bnx2x_attn_int(bp);
5682 status &= ~BNX2X_DEF_SB_ATT_IDX;
5683 }
5684
5685 /* SP events: STAT_QUERY and others */
5686 if (status & BNX2X_DEF_SB_IDX) {
5687 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
523224a3 5688
7e88009b 5689 if (FCOE_INIT(bp) &&
fd1fc79d
AE
5690 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5691 /* Prevent local bottom-halves from running as
5692 * we are going to change the local NAPI list.
5693 */
5694 local_bh_disable();
5695 napi_schedule(&bnx2x_fcoe(bp, napi));
5696 local_bh_enable();
5697 }
5698
5699 /* Handle EQ completions */
5700 bnx2x_eq_int(bp);
5701 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5702 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5703
5704 status &= ~BNX2X_DEF_SB_IDX;
019dbb4c 5705 }
55c11941 5706
fd1fc79d
AE
5707 /* if status is non zero then perhaps something went wrong */
5708 if (unlikely(status))
5709 DP(BNX2X_MSG_SP,
5710 "got an unknown interrupt! (status 0x%x)\n", status);
523224a3 5711
fd1fc79d
AE
5712 /* ack status block only if something was actually handled */
5713 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5714 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
cdaa7cb8
VZ
5715 }
5716
a3348722
BW
5717 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5718 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5719 &bp->sp_state)) {
5720 bnx2x_link_report(bp);
5721 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5722 }
a2fbb9ea
ET
5723}
5724
9f6c9258 5725irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
a2fbb9ea
ET
5726{
5727 struct net_device *dev = dev_instance;
5728 struct bnx2x *bp = netdev_priv(dev);
5729
523224a3
DK
5730 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5731 IGU_INT_DISABLE, 0);
a2fbb9ea
ET
5732
5733#ifdef BNX2X_STOP_ON_ERROR
5734 if (unlikely(bp->panic))
5735 return IRQ_HANDLED;
5736#endif
5737
55c11941 5738 if (CNIC_LOADED(bp)) {
993ac7b5
MC
5739 struct cnic_ops *c_ops;
5740
5741 rcu_read_lock();
5742 c_ops = rcu_dereference(bp->cnic_ops);
5743 if (c_ops)
5744 c_ops->cnic_handler(bp->cnic_data, NULL);
5745 rcu_read_unlock();
5746 }
55c11941 5747
fd1fc79d
AE
5748 /* schedule sp task to perform default status block work, ack
5749 * attentions and enable interrupts.
5750 */
5751 bnx2x_schedule_sp_task(bp);
a2fbb9ea
ET
5752
5753 return IRQ_HANDLED;
5754}
5755
5756/* end of slow path */
5757
619c5cb6
VZ
5758void bnx2x_drv_pulse(struct bnx2x *bp)
5759{
5760 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5761 bp->fw_drv_pulse_wr_seq);
5762}
5763
e99e88a9 5764static void bnx2x_timer(struct timer_list *t)
a2fbb9ea 5765{
e99e88a9 5766 struct bnx2x *bp = from_timer(bp, t, timer);
a2fbb9ea
ET
5767
5768 if (!netif_running(bp->dev))
5769 return;
5770
67c431a5
AE
5771 if (IS_PF(bp) &&
5772 !BP_NOMCP(bp)) {
f2e0899f 5773 int mb_idx = BP_FW_MB_IDX(bp);
4c868664
EG
5774 u16 drv_pulse;
5775 u16 mcp_pulse;
a2fbb9ea
ET
5776
5777 ++bp->fw_drv_pulse_wr_seq;
5778 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
a2fbb9ea 5779 drv_pulse = bp->fw_drv_pulse_wr_seq;
619c5cb6 5780 bnx2x_drv_pulse(bp);
a2fbb9ea 5781
f2e0899f 5782 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
a2fbb9ea
ET
5783 MCP_PULSE_SEQ_MASK);
5784 /* The delta between driver pulse and mcp response
4c868664
EG
5785 * should not get too big. If the MFW is more than 5 pulses
5786 * behind, we should worry about it enough to generate an error
5787 * log.
a2fbb9ea 5788 */
4c868664
EG
5789 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5790 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
a2fbb9ea 5791 drv_pulse, mcp_pulse);
a2fbb9ea
ET
5792 }
5793
f34d28ea 5794 if (bp->state == BNX2X_STATE_OPEN)
bb2a0f7a 5795 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
a2fbb9ea 5796
abc5a021 5797 /* sample pf vf bulletin board for new posts from pf */
37173488
YM
5798 if (IS_VF(bp))
5799 bnx2x_timer_sriov(bp);
78c3bcc5 5800
a2fbb9ea
ET
5801 mod_timer(&bp->timer, jiffies + bp->current_interval);
5802}
5803
5804/* end of Statistics */
5805
5806/* nic init */
5807
5808/*
5809 * nic init service functions
5810 */
5811
1191cb83 5812static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
a2fbb9ea 5813{
523224a3
DK
5814 u32 i;
5815 if (!(len%4) && !(addr%4))
5816 for (i = 0; i < len; i += 4)
5817 REG_WR(bp, addr + i, fill);
5818 else
5819 for (i = 0; i < len; i++)
5820 REG_WR8(bp, addr + i, fill);
34f80b04
EG
5821}
5822
523224a3 5823/* helper: writes FP SP data to FW - data_size in dwords */
1191cb83
ED
5824static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5825 int fw_sb_id,
5826 u32 *sb_data_p,
5827 u32 data_size)
34f80b04 5828{
a2fbb9ea 5829 int index;
523224a3
DK
5830 for (index = 0; index < data_size; index++)
5831 REG_WR(bp, BAR_CSTRORM_INTMEM +
5832 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5833 sizeof(u32)*index,
5834 *(sb_data_p + index));
5835}
a2fbb9ea 5836
1191cb83 5837static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
523224a3
DK
5838{
5839 u32 *sb_data_p;
5840 u32 data_size = 0;
f2e0899f 5841 struct hc_status_block_data_e2 sb_data_e2;
523224a3 5842 struct hc_status_block_data_e1x sb_data_e1x;
a2fbb9ea 5843
523224a3 5844 /* disable the function first */
619c5cb6 5845 if (!CHIP_IS_E1x(bp)) {
f2e0899f 5846 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
619c5cb6 5847 sb_data_e2.common.state = SB_DISABLED;
f2e0899f
DK
5848 sb_data_e2.common.p_func.vf_valid = false;
5849 sb_data_p = (u32 *)&sb_data_e2;
5850 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5851 } else {
5852 memset(&sb_data_e1x, 0,
5853 sizeof(struct hc_status_block_data_e1x));
619c5cb6 5854 sb_data_e1x.common.state = SB_DISABLED;
f2e0899f
DK
5855 sb_data_e1x.common.p_func.vf_valid = false;
5856 sb_data_p = (u32 *)&sb_data_e1x;
5857 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5858 }
523224a3 5859 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
a2fbb9ea 5860
523224a3
DK
5861 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5862 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5863 CSTORM_STATUS_BLOCK_SIZE);
5864 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5865 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5866 CSTORM_SYNC_BLOCK_SIZE);
5867}
34f80b04 5868
523224a3 5869/* helper: writes SP SB data to FW */
1191cb83 5870static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
523224a3
DK
5871 struct hc_sp_status_block_data *sp_sb_data)
5872{
5873 int func = BP_FUNC(bp);
5874 int i;
5875 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5876 REG_WR(bp, BAR_CSTRORM_INTMEM +
5877 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5878 i*sizeof(u32),
5879 *((u32 *)sp_sb_data + i));
34f80b04
EG
5880}
5881
1191cb83 5882static void bnx2x_zero_sp_sb(struct bnx2x *bp)
34f80b04
EG
5883{
5884 int func = BP_FUNC(bp);
523224a3
DK
5885 struct hc_sp_status_block_data sp_sb_data;
5886 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
a2fbb9ea 5887
619c5cb6 5888 sp_sb_data.state = SB_DISABLED;
523224a3
DK
5889 sp_sb_data.p_func.vf_valid = false;
5890
5891 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5892
5893 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5894 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5895 CSTORM_SP_STATUS_BLOCK_SIZE);
5896 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5897 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5898 CSTORM_SP_SYNC_BLOCK_SIZE);
523224a3
DK
5899}
5900
1191cb83 5901static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
523224a3
DK
5902 int igu_sb_id, int igu_seg_id)
5903{
5904 hc_sm->igu_sb_id = igu_sb_id;
5905 hc_sm->igu_seg_id = igu_seg_id;
5906 hc_sm->timer_value = 0xFF;
5907 hc_sm->time_to_expire = 0xFFFFFFFF;
a2fbb9ea
ET
5908}
5909
150966ad 5910/* allocates state machine ids. */
1191cb83 5911static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
150966ad
AE
5912{
5913 /* zero out state machine indices */
5914 /* rx indices */
5915 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5916
5917 /* tx indices */
5918 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5919 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5920 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5921 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5922
5923 /* map indices */
5924 /* rx indices */
5925 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5926 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5927
5928 /* tx indices */
5929 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5930 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5931 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5932 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5933 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5934 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5935 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5936 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5937}
5938
b93288d5 5939void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
523224a3 5940 u8 vf_valid, int fw_sb_id, int igu_sb_id)
a2fbb9ea 5941{
523224a3
DK
5942 int igu_seg_id;
5943
f2e0899f 5944 struct hc_status_block_data_e2 sb_data_e2;
523224a3
DK
5945 struct hc_status_block_data_e1x sb_data_e1x;
5946 struct hc_status_block_sm *hc_sm_p;
523224a3
DK
5947 int data_size;
5948 u32 *sb_data_p;
5949
f2e0899f
DK
5950 if (CHIP_INT_MODE_IS_BC(bp))
5951 igu_seg_id = HC_SEG_ACCESS_NORM;
5952 else
5953 igu_seg_id = IGU_SEG_ACCESS_NORM;
523224a3
DK
5954
5955 bnx2x_zero_fp_sb(bp, fw_sb_id);
5956
619c5cb6 5957 if (!CHIP_IS_E1x(bp)) {
f2e0899f 5958 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
619c5cb6 5959 sb_data_e2.common.state = SB_ENABLED;
f2e0899f
DK
5960 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5961 sb_data_e2.common.p_func.vf_id = vfid;
5962 sb_data_e2.common.p_func.vf_valid = vf_valid;
5963 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5964 sb_data_e2.common.same_igu_sb_1b = true;
5965 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5966 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5967 hc_sm_p = sb_data_e2.common.state_machine;
f2e0899f
DK
5968 sb_data_p = (u32 *)&sb_data_e2;
5969 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
150966ad 5970 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
f2e0899f
DK
5971 } else {
5972 memset(&sb_data_e1x, 0,
5973 sizeof(struct hc_status_block_data_e1x));
619c5cb6 5974 sb_data_e1x.common.state = SB_ENABLED;
f2e0899f
DK
5975 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5976 sb_data_e1x.common.p_func.vf_id = 0xff;
5977 sb_data_e1x.common.p_func.vf_valid = false;
5978 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5979 sb_data_e1x.common.same_igu_sb_1b = true;
5980 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5981 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5982 hc_sm_p = sb_data_e1x.common.state_machine;
f2e0899f
DK
5983 sb_data_p = (u32 *)&sb_data_e1x;
5984 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
150966ad 5985 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
f2e0899f 5986 }
523224a3
DK
5987
5988 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5989 igu_sb_id, igu_seg_id);
5990 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5991 igu_sb_id, igu_seg_id);
5992
51c1a580 5993 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
523224a3 5994
86564c3f 5995 /* write indices to HW - PCI guarantees endianity of regpairs */
523224a3
DK
5996 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5997}
5998
619c5cb6 5999static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
523224a3
DK
6000 u16 tx_usec, u16 rx_usec)
6001{
6383c0b3 6002 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
523224a3 6003 false, rx_usec);
6383c0b3
AE
6004 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
6005 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
6006 tx_usec);
6007 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
6008 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
6009 tx_usec);
6010 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
6011 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
6012 tx_usec);
523224a3 6013}
f2e0899f 6014
523224a3
DK
6015static void bnx2x_init_def_sb(struct bnx2x *bp)
6016{
6017 struct host_sp_status_block *def_sb = bp->def_status_blk;
6018 dma_addr_t mapping = bp->def_status_blk_mapping;
6019 int igu_sp_sb_index;
6020 int igu_seg_id;
34f80b04
EG
6021 int port = BP_PORT(bp);
6022 int func = BP_FUNC(bp);
f2eaeb58 6023 int reg_offset, reg_offset_en5;
a2fbb9ea 6024 u64 section;
523224a3
DK
6025 int index;
6026 struct hc_sp_status_block_data sp_sb_data;
6027 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
6028
f2e0899f
DK
6029 if (CHIP_INT_MODE_IS_BC(bp)) {
6030 igu_sp_sb_index = DEF_SB_IGU_ID;
6031 igu_seg_id = HC_SEG_ACCESS_DEF;
6032 } else {
6033 igu_sp_sb_index = bp->igu_dsb_id;
6034 igu_seg_id = IGU_SEG_ACCESS_DEF;
6035 }
a2fbb9ea
ET
6036
6037 /* ATTN */
523224a3 6038 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
a2fbb9ea 6039 atten_status_block);
523224a3 6040 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
a2fbb9ea 6041
49d66772
ET
6042 bp->attn_state = 0;
6043
a2fbb9ea
ET
6044 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6045 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
f2eaeb58
DK
6046 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
6047 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
34f80b04 6048 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
523224a3
DK
6049 int sindex;
6050 /* take care of sig[0]..sig[4] */
6051 for (sindex = 0; sindex < 4; sindex++)
6052 bp->attn_group[index].sig[sindex] =
6053 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
f2e0899f 6054
619c5cb6 6055 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
6056 /*
6057 * enable5 is separate from the rest of the registers,
6058 * and therefore the address skip is 4
6059 * and not 16 between the different groups
6060 */
6061 bp->attn_group[index].sig[4] = REG_RD(bp,
f2eaeb58 6062 reg_offset_en5 + 0x4*index);
f2e0899f
DK
6063 else
6064 bp->attn_group[index].sig[4] = 0;
a2fbb9ea
ET
6065 }
6066
f2e0899f
DK
6067 if (bp->common.int_block == INT_BLOCK_HC) {
6068 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
6069 HC_REG_ATTN_MSG0_ADDR_L);
6070
6071 REG_WR(bp, reg_offset, U64_LO(section));
6072 REG_WR(bp, reg_offset + 4, U64_HI(section));
619c5cb6 6073 } else if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
6074 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
6075 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
6076 }
a2fbb9ea 6077
523224a3
DK
6078 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
6079 sp_sb);
a2fbb9ea 6080
523224a3 6081 bnx2x_zero_sp_sb(bp);
a2fbb9ea 6082
86564c3f 6083 /* PCI guarantees endianity of regpairs */
619c5cb6 6084 sp_sb_data.state = SB_ENABLED;
523224a3
DK
6085 sp_sb_data.host_sb_addr.lo = U64_LO(section);
6086 sp_sb_data.host_sb_addr.hi = U64_HI(section);
6087 sp_sb_data.igu_sb_id = igu_sp_sb_index;
6088 sp_sb_data.igu_seg_id = igu_seg_id;
6089 sp_sb_data.p_func.pf_id = func;
f2e0899f 6090 sp_sb_data.p_func.vnic_id = BP_VN(bp);
523224a3 6091 sp_sb_data.p_func.vf_id = 0xff;
a2fbb9ea 6092
523224a3 6093 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
49d66772 6094
523224a3 6095 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
a2fbb9ea
ET
6096}
6097
9f6c9258 6098void bnx2x_update_coalesce(struct bnx2x *bp)
a2fbb9ea 6099{
a2fbb9ea
ET
6100 int i;
6101
ec6ba945 6102 for_each_eth_queue(bp, i)
523224a3 6103 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
423cfa7e 6104 bp->tx_ticks, bp->rx_ticks);
a2fbb9ea
ET
6105}
6106
a2fbb9ea
ET
6107static void bnx2x_init_sp_ring(struct bnx2x *bp)
6108{
a2fbb9ea 6109 spin_lock_init(&bp->spq_lock);
6e30dd4e 6110 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
a2fbb9ea 6111
a2fbb9ea 6112 bp->spq_prod_idx = 0;
a2fbb9ea
ET
6113 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
6114 bp->spq_prod_bd = bp->spq;
6115 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
a2fbb9ea
ET
6116}
6117
523224a3 6118static void bnx2x_init_eq_ring(struct bnx2x *bp)
a2fbb9ea
ET
6119{
6120 int i;
523224a3
DK
6121 for (i = 1; i <= NUM_EQ_PAGES; i++) {
6122 union event_ring_elem *elem =
6123 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
a2fbb9ea 6124
523224a3
DK
6125 elem->next_page.addr.hi =
6126 cpu_to_le32(U64_HI(bp->eq_mapping +
6127 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
6128 elem->next_page.addr.lo =
6129 cpu_to_le32(U64_LO(bp->eq_mapping +
6130 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
a2fbb9ea 6131 }
523224a3
DK
6132 bp->eq_cons = 0;
6133 bp->eq_prod = NUM_EQ_DESC;
6134 bp->eq_cons_sb = BNX2X_EQ_INDEX;
16a5fd92 6135 /* we want a warning message before it gets wrought... */
6e30dd4e
VZ
6136 atomic_set(&bp->eq_spq_left,
6137 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
a2fbb9ea
ET
6138}
6139
619c5cb6 6140/* called with netif_addr_lock_bh() */
a8f47eb7 6141static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
6142 unsigned long rx_mode_flags,
6143 unsigned long rx_accept_flags,
6144 unsigned long tx_accept_flags,
6145 unsigned long ramrod_flags)
ab532cf3 6146{
619c5cb6
VZ
6147 struct bnx2x_rx_mode_ramrod_params ramrod_param;
6148 int rc;
6149
6150 memset(&ramrod_param, 0, sizeof(ramrod_param));
6151
6152 /* Prepare ramrod parameters */
6153 ramrod_param.cid = 0;
6154 ramrod_param.cl_id = cl_id;
6155 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
6156 ramrod_param.func_id = BP_FUNC(bp);
ab532cf3 6157
619c5cb6
VZ
6158 ramrod_param.pstate = &bp->sp_state;
6159 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
ab532cf3 6160
619c5cb6
VZ
6161 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
6162 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
6163
6164 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
6165
6166 ramrod_param.ramrod_flags = ramrod_flags;
6167 ramrod_param.rx_mode_flags = rx_mode_flags;
6168
6169 ramrod_param.rx_accept_flags = rx_accept_flags;
6170 ramrod_param.tx_accept_flags = tx_accept_flags;
6171
6172 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
6173 if (rc < 0) {
6174 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
924d75ab 6175 return rc;
619c5cb6 6176 }
924d75ab
YM
6177
6178 return 0;
a2fbb9ea
ET
6179}
6180
86564c3f
YM
6181static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
6182 unsigned long *rx_accept_flags,
6183 unsigned long *tx_accept_flags)
471de716 6184{
924d75ab
YM
6185 /* Clear the flags first */
6186 *rx_accept_flags = 0;
6187 *tx_accept_flags = 0;
619c5cb6 6188
924d75ab 6189 switch (rx_mode) {
619c5cb6
VZ
6190 case BNX2X_RX_MODE_NONE:
6191 /*
6192 * 'drop all' supersedes any accept flags that may have been
6193 * passed to the function.
6194 */
6195 break;
6196 case BNX2X_RX_MODE_NORMAL:
924d75ab
YM
6197 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6198 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
6199 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
619c5cb6
VZ
6200
6201 /* internal switching mode */
924d75ab
YM
6202 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6203 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
6204 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
619c5cb6 6205
05cc5a39
YM
6206 if (bp->accept_any_vlan) {
6207 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6208 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
6209 }
6210
619c5cb6
VZ
6211 break;
6212 case BNX2X_RX_MODE_ALLMULTI:
924d75ab
YM
6213 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6214 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6215 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
619c5cb6
VZ
6216
6217 /* internal switching mode */
924d75ab
YM
6218 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6219 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6220 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
619c5cb6 6221
05cc5a39
YM
6222 if (bp->accept_any_vlan) {
6223 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6224 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
6225 }
6226
619c5cb6
VZ
6227 break;
6228 case BNX2X_RX_MODE_PROMISC:
16a5fd92 6229 /* According to definition of SI mode, iface in promisc mode
619c5cb6
VZ
6230 * should receive matched and unmatched (in resolution of port)
6231 * unicast packets.
6232 */
924d75ab
YM
6233 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
6234 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6235 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6236 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
619c5cb6
VZ
6237
6238 /* internal switching mode */
924d75ab
YM
6239 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6240 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
619c5cb6
VZ
6241
6242 if (IS_MF_SI(bp))
924d75ab 6243 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
619c5cb6 6244 else
924d75ab 6245 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
619c5cb6 6246
05cc5a39
YM
6247 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6248 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
6249
619c5cb6
VZ
6250 break;
6251 default:
924d75ab
YM
6252 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
6253 return -EINVAL;
619c5cb6 6254 }
de832a55 6255
924d75ab
YM
6256 return 0;
6257}
6258
6259/* called with netif_addr_lock_bh() */
a8f47eb7 6260static int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
924d75ab
YM
6261{
6262 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
6263 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
6264 int rc;
6265
6266 if (!NO_FCOE(bp))
6267 /* Configure rx_mode of FCoE Queue */
6268 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
6269
6270 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
6271 &tx_accept_flags);
6272 if (rc)
6273 return rc;
6274
619c5cb6
VZ
6275 __set_bit(RAMROD_RX, &ramrod_flags);
6276 __set_bit(RAMROD_TX, &ramrod_flags);
6277
924d75ab
YM
6278 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
6279 rx_accept_flags, tx_accept_flags,
6280 ramrod_flags);
619c5cb6
VZ
6281}
6282
6283static void bnx2x_init_internal_common(struct bnx2x *bp)
6284{
6285 int i;
6286
523224a3
DK
6287 /* Zero this manually as its initialization is
6288 currently missing in the initTool */
6289 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
ca00392c 6290 REG_WR(bp, BAR_USTRORM_INTMEM +
523224a3 6291 USTORM_AGG_DATA_OFFSET + i * 4, 0);
619c5cb6 6292 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
6293 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6294 CHIP_INT_MODE_IS_BC(bp) ?
6295 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6296 }
523224a3 6297}
8a1c38d1 6298
471de716
EG
6299static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6300{
6301 switch (load_code) {
6302 case FW_MSG_CODE_DRV_LOAD_COMMON:
f2e0899f 6303 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
471de716
EG
6304 bnx2x_init_internal_common(bp);
6305 /* no break */
6306
6307 case FW_MSG_CODE_DRV_LOAD_PORT:
619c5cb6 6308 /* nothing to do */
471de716
EG
6309 /* no break */
6310
6311 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
523224a3
DK
6312 /* internal memory per function is
6313 initialized inside bnx2x_pf_init */
471de716
EG
6314 break;
6315
6316 default:
6317 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6318 break;
6319 }
6320}
6321
619c5cb6 6322static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
523224a3 6323{
55c11941 6324 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
619c5cb6 6325}
523224a3 6326
619c5cb6
VZ
6327static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6328{
55c11941 6329 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
619c5cb6
VZ
6330}
6331
1191cb83 6332static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
619c5cb6
VZ
6333{
6334 if (CHIP_IS_E1x(fp->bp))
6335 return BP_L_ID(fp->bp) + fp->index;
6336 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6337 return bnx2x_fp_igu_sb_id(fp);
6338}
6339
6383c0b3 6340static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
619c5cb6
VZ
6341{
6342 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
6383c0b3 6343 u8 cos;
619c5cb6 6344 unsigned long q_type = 0;
6383c0b3 6345 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
f233cafe 6346 fp->rx_queue = fp_idx;
b3b83c3f 6347 fp->cid = fp_idx;
619c5cb6
VZ
6348 fp->cl_id = bnx2x_fp_cl_id(fp);
6349 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6350 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
523224a3 6351 /* qZone id equals to FW (per path) client id */
619c5cb6
VZ
6352 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6353
523224a3 6354 /* init shortcut */
619c5cb6 6355 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
7a752993 6356
16a5fd92 6357 /* Setup SB indices */
523224a3 6358 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
523224a3 6359
619c5cb6
VZ
6360 /* Configure Queue State object */
6361 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6362 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6383c0b3
AE
6363
6364 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6365
6366 /* init tx data */
6367 for_each_cos_in_tx_queue(fp, cos) {
65565884
MS
6368 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6369 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6370 FP_COS_TO_TXQ(fp, cos, bp),
6371 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6372 cids[cos] = fp->txdata_ptr[cos]->cid;
6383c0b3
AE
6373 }
6374
ad5afc89
AE
6375 /* nothing more for vf to do here */
6376 if (IS_VF(bp))
6377 return;
6378
6379 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6380 fp->fw_sb_id, fp->igu_sb_id);
6381 bnx2x_update_fpsb_idx(fp);
15192a8c
BW
6382 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6383 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6383c0b3 6384 bnx2x_sp_mapping(bp, q_rdata), q_type);
619c5cb6
VZ
6385
6386 /**
6387 * Configure classification DBs: Always enable Tx switching
6388 */
6389 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6390
ad5afc89
AE
6391 DP(NETIF_MSG_IFUP,
6392 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6393 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6394 fp->igu_sb_id);
523224a3
DK
6395}
6396
1191cb83
ED
6397static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6398{
6399 int i;
6400
6401 for (i = 1; i <= NUM_TX_RINGS; i++) {
6402 struct eth_tx_next_bd *tx_next_bd =
6403 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6404
6405 tx_next_bd->addr_hi =
6406 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6407 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6408 tx_next_bd->addr_lo =
6409 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6410 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6411 }
6412
639d65b8
YM
6413 *txdata->tx_cons_sb = cpu_to_le16(0);
6414
1191cb83
ED
6415 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6416 txdata->tx_db.data.zero_fill1 = 0;
6417 txdata->tx_db.data.prod = 0;
6418
6419 txdata->tx_pkt_prod = 0;
6420 txdata->tx_pkt_cons = 0;
6421 txdata->tx_bd_prod = 0;
6422 txdata->tx_bd_cons = 0;
6423 txdata->tx_pkt = 0;
6424}
6425
55c11941
MS
6426static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6427{
6428 int i;
6429
6430 for_each_tx_queue_cnic(bp, i)
6431 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6432}
d76a6111 6433
1191cb83
ED
6434static void bnx2x_init_tx_rings(struct bnx2x *bp)
6435{
6436 int i;
6437 u8 cos;
6438
55c11941 6439 for_each_eth_queue(bp, i)
1191cb83 6440 for_each_cos_in_tx_queue(&bp->fp[i], cos)
65565884 6441 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
1191cb83
ED
6442}
6443
a8f47eb7 6444static void bnx2x_init_fcoe_fp(struct bnx2x *bp)
6445{
6446 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
6447 unsigned long q_type = 0;
6448
6449 bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
6450 bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
6451 BNX2X_FCOE_ETH_CL_ID_IDX);
6452 bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
6453 bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
6454 bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
6455 bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
6456 bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
6457 fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
6458 fp);
6459
6460 DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
6461
6462 /* qZone id equals to FW (per path) client id */
6463 bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
6464 /* init shortcut */
6465 bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
6466 bnx2x_rx_ustorm_prods_offset(fp);
6467
6468 /* Configure Queue State object */
6469 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6470 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6471
6472 /* No multi-CoS for FCoE L2 client */
6473 BUG_ON(fp->max_cos != 1);
6474
6475 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
6476 &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6477 bnx2x_sp_mapping(bp, q_rdata), q_type);
6478
6479 DP(NETIF_MSG_IFUP,
6480 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6481 fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6482 fp->igu_sb_id);
6483}
6484
55c11941 6485void bnx2x_nic_init_cnic(struct bnx2x *bp)
a2fbb9ea 6486{
ec6ba945
VZ
6487 if (!NO_FCOE(bp))
6488 bnx2x_init_fcoe_fp(bp);
523224a3
DK
6489
6490 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6491 BNX2X_VF_ID_INVALID, false,
619c5cb6 6492 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
523224a3 6493
55c11941
MS
6494 /* ensure status block indices were read */
6495 rmb();
6496 bnx2x_init_rx_rings_cnic(bp);
6497 bnx2x_init_tx_rings_cnic(bp);
6498
6499 /* flush all */
6500 mb();
6501 mmiowb();
6502}
a2fbb9ea 6503
ecf01c22 6504void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
55c11941
MS
6505{
6506 int i;
6507
ecf01c22 6508 /* Setup NIC internals and enable interrupts */
55c11941
MS
6509 for_each_eth_queue(bp, i)
6510 bnx2x_init_eth_fp(bp, i);
ad5afc89
AE
6511
6512 /* ensure status block indices were read */
6513 rmb();
6514 bnx2x_init_rx_rings(bp);
6515 bnx2x_init_tx_rings(bp);
6516
ecf01c22
YM
6517 if (IS_PF(bp)) {
6518 /* Initialize MOD_ABS interrupts */
6519 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6520 bp->common.shmem_base,
6521 bp->common.shmem2_base, BP_PORT(bp));
ad5afc89 6522
ecf01c22
YM
6523 /* initialize the default status block and sp ring */
6524 bnx2x_init_def_sb(bp);
6525 bnx2x_update_dsb_idx(bp);
6526 bnx2x_init_sp_ring(bp);
3cdeec22
YM
6527 } else {
6528 bnx2x_memset_stats(bp);
ecf01c22
YM
6529 }
6530}
16119785 6531
ecf01c22
YM
6532void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6533{
523224a3 6534 bnx2x_init_eq_ring(bp);
471de716 6535 bnx2x_init_internal(bp, load_code);
523224a3 6536 bnx2x_pf_init(bp);
0ef00459
EG
6537 bnx2x_stats_init(bp);
6538
0ef00459
EG
6539 /* flush all before enabling interrupts */
6540 mb();
6541 mmiowb();
6542
615f8fd9 6543 bnx2x_int_enable(bp);
eb8da205
EG
6544
6545 /* Check for SPIO5 */
6546 bnx2x_attn_int_deasserted0(bp,
6547 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6548 AEU_INPUTS_ATTN_BITS_SPIO5);
a2fbb9ea
ET
6549}
6550
ecf01c22 6551/* gzip service functions */
a2fbb9ea
ET
6552static int bnx2x_gunzip_init(struct bnx2x *bp)
6553{
1a983142
FT
6554 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6555 &bp->gunzip_mapping, GFP_KERNEL);
a2fbb9ea
ET
6556 if (bp->gunzip_buf == NULL)
6557 goto gunzip_nomem1;
6558
6559 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6560 if (bp->strm == NULL)
6561 goto gunzip_nomem2;
6562
7ab24bfd 6563 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
a2fbb9ea
ET
6564 if (bp->strm->workspace == NULL)
6565 goto gunzip_nomem3;
6566
6567 return 0;
6568
6569gunzip_nomem3:
6570 kfree(bp->strm);
6571 bp->strm = NULL;
6572
6573gunzip_nomem2:
1a983142
FT
6574 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6575 bp->gunzip_mapping);
a2fbb9ea
ET
6576 bp->gunzip_buf = NULL;
6577
6578gunzip_nomem1:
51c1a580 6579 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
a2fbb9ea
ET
6580 return -ENOMEM;
6581}
6582
6583static void bnx2x_gunzip_end(struct bnx2x *bp)
6584{
b3b83c3f 6585 if (bp->strm) {
7ab24bfd 6586 vfree(bp->strm->workspace);
b3b83c3f
DK
6587 kfree(bp->strm);
6588 bp->strm = NULL;
6589 }
a2fbb9ea
ET
6590
6591 if (bp->gunzip_buf) {
1a983142
FT
6592 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6593 bp->gunzip_mapping);
a2fbb9ea
ET
6594 bp->gunzip_buf = NULL;
6595 }
6596}
6597
94a78b79 6598static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
a2fbb9ea
ET
6599{
6600 int n, rc;
6601
6602 /* check gzip header */
94a78b79
VZ
6603 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6604 BNX2X_ERR("Bad gzip header\n");
a2fbb9ea 6605 return -EINVAL;
94a78b79 6606 }
a2fbb9ea
ET
6607
6608 n = 10;
6609
34f80b04 6610#define FNAME 0x8
a2fbb9ea
ET
6611
6612 if (zbuf[3] & FNAME)
6613 while ((zbuf[n++] != 0) && (n < len));
6614
94a78b79 6615 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
a2fbb9ea
ET
6616 bp->strm->avail_in = len - n;
6617 bp->strm->next_out = bp->gunzip_buf;
6618 bp->strm->avail_out = FW_BUF_SIZE;
6619
6620 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6621 if (rc != Z_OK)
6622 return rc;
6623
6624 rc = zlib_inflate(bp->strm, Z_FINISH);
6625 if ((rc != Z_OK) && (rc != Z_STREAM_END))
7995c64e
JP
6626 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6627 bp->strm->msg);
a2fbb9ea
ET
6628
6629 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6630 if (bp->gunzip_outlen & 0x3)
51c1a580
MS
6631 netdev_err(bp->dev,
6632 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
cdaa7cb8 6633 bp->gunzip_outlen);
a2fbb9ea
ET
6634 bp->gunzip_outlen >>= 2;
6635
6636 zlib_inflateEnd(bp->strm);
6637
6638 if (rc == Z_STREAM_END)
6639 return 0;
6640
6641 return rc;
6642}
6643
6644/* nic load/unload */
6645
6646/*
34f80b04 6647 * General service functions
a2fbb9ea
ET
6648 */
6649
6650/* send a NIG loopback debug packet */
6651static void bnx2x_lb_pckt(struct bnx2x *bp)
6652{
a2fbb9ea 6653 u32 wb_write[3];
a2fbb9ea
ET
6654
6655 /* Ethernet source and destination addresses */
a2fbb9ea
ET
6656 wb_write[0] = 0x55555555;
6657 wb_write[1] = 0x55555555;
34f80b04 6658 wb_write[2] = 0x20; /* SOP */
a2fbb9ea 6659 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
a2fbb9ea
ET
6660
6661 /* NON-IP protocol */
a2fbb9ea
ET
6662 wb_write[0] = 0x09000000;
6663 wb_write[1] = 0x55555555;
34f80b04 6664 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
a2fbb9ea 6665 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
a2fbb9ea
ET
6666}
6667
6668/* some of the internal memories
6669 * are not directly readable from the driver
6670 * to test them we send debug packets
6671 */
6672static int bnx2x_int_mem_test(struct bnx2x *bp)
6673{
6674 int factor;
6675 int count, i;
6676 u32 val = 0;
6677
ad8d3948 6678 if (CHIP_REV_IS_FPGA(bp))
a2fbb9ea 6679 factor = 120;
ad8d3948
EG
6680 else if (CHIP_REV_IS_EMUL(bp))
6681 factor = 200;
6682 else
a2fbb9ea 6683 factor = 1;
a2fbb9ea 6684
a2fbb9ea
ET
6685 /* Disable inputs of parser neighbor blocks */
6686 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6687 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6688 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
3196a88a 6689 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
a2fbb9ea
ET
6690
6691 /* Write 0 to parser credits for CFC search request */
6692 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6693
6694 /* send Ethernet packet */
6695 bnx2x_lb_pckt(bp);
6696
6697 /* TODO do i reset NIG statistic? */
6698 /* Wait until NIG register shows 1 packet of size 0x10 */
6699 count = 1000 * factor;
6700 while (count) {
34f80b04 6701
a2fbb9ea
ET
6702 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6703 val = *bnx2x_sp(bp, wb_data[0]);
a2fbb9ea
ET
6704 if (val == 0x10)
6705 break;
6706
639d65b8 6707 usleep_range(10000, 20000);
a2fbb9ea
ET
6708 count--;
6709 }
6710 if (val != 0x10) {
6711 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6712 return -1;
6713 }
6714
6715 /* Wait until PRS register shows 1 packet */
6716 count = 1000 * factor;
6717 while (count) {
6718 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
a2fbb9ea
ET
6719 if (val == 1)
6720 break;
6721
639d65b8 6722 usleep_range(10000, 20000);
a2fbb9ea
ET
6723 count--;
6724 }
6725 if (val != 0x1) {
6726 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6727 return -2;
6728 }
6729
6730 /* Reset and init BRB, PRS */
34f80b04 6731 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
a2fbb9ea 6732 msleep(50);
34f80b04 6733 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
a2fbb9ea 6734 msleep(50);
619c5cb6
VZ
6735 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6736 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
a2fbb9ea
ET
6737
6738 DP(NETIF_MSG_HW, "part2\n");
6739
6740 /* Disable inputs of parser neighbor blocks */
6741 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6742 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6743 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
3196a88a 6744 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
a2fbb9ea
ET
6745
6746 /* Write 0 to parser credits for CFC search request */
6747 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6748
6749 /* send 10 Ethernet packets */
6750 for (i = 0; i < 10; i++)
6751 bnx2x_lb_pckt(bp);
6752
6753 /* Wait until NIG register shows 10 + 1
6754 packets of size 11*0x10 = 0xb0 */
6755 count = 1000 * factor;
6756 while (count) {
34f80b04 6757
a2fbb9ea
ET
6758 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6759 val = *bnx2x_sp(bp, wb_data[0]);
a2fbb9ea
ET
6760 if (val == 0xb0)
6761 break;
6762
639d65b8 6763 usleep_range(10000, 20000);
a2fbb9ea
ET
6764 count--;
6765 }
6766 if (val != 0xb0) {
6767 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6768 return -3;
6769 }
6770
6771 /* Wait until PRS register shows 2 packets */
6772 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6773 if (val != 2)
6774 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6775
6776 /* Write 1 to parser credits for CFC search request */
6777 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6778
6779 /* Wait until PRS register shows 3 packets */
6780 msleep(10 * factor);
6781 /* Wait until NIG register shows 1 packet of size 0x10 */
6782 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6783 if (val != 3)
6784 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6785
6786 /* clear NIG EOP FIFO */
6787 for (i = 0; i < 11; i++)
6788 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6789 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6790 if (val != 1) {
6791 BNX2X_ERR("clear of NIG failed\n");
6792 return -4;
6793 }
6794
6795 /* Reset and init BRB, PRS, NIG */
6796 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6797 msleep(50);
6798 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6799 msleep(50);
619c5cb6
VZ
6800 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6801 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
55c11941
MS
6802 if (!CNIC_SUPPORT(bp))
6803 /* set NIC mode */
6804 REG_WR(bp, PRS_REG_NIC_MODE, 1);
a2fbb9ea
ET
6805
6806 /* Enable inputs of parser neighbor blocks */
6807 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6808 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6809 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
3196a88a 6810 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
a2fbb9ea
ET
6811
6812 DP(NETIF_MSG_HW, "done\n");
6813
6814 return 0; /* OK */
6815}
6816
4a33bc03 6817static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
a2fbb9ea 6818{
b343d002
YM
6819 u32 val;
6820
a2fbb9ea 6821 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
619c5cb6 6822 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
6823 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6824 else
6825 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
a2fbb9ea
ET
6826 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6827 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
f2e0899f
DK
6828 /*
6829 * mask read length error interrupts in brb for parser
6830 * (parsing unit and 'checksum and crc' unit)
6831 * these errors are legal (PU reads fixed length and CAC can cause
6832 * read length error on truncated packets)
6833 */
6834 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
a2fbb9ea
ET
6835 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6836 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6837 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6838 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6839 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
34f80b04
EG
6840/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6841/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
a2fbb9ea
ET
6842 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6843 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6844 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
34f80b04
EG
6845/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6846/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
a2fbb9ea
ET
6847 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6848 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6849 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6850 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
34f80b04
EG
6851/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6852/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
f85582f8 6853
b343d002
YM
6854 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6855 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6856 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6857 if (!CHIP_IS_E1x(bp))
6858 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6859 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6860 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6861
a2fbb9ea
ET
6862 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6863 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6864 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
34f80b04 6865/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
619c5cb6
VZ
6866
6867 if (!CHIP_IS_E1x(bp))
6868 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6869 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6870
a2fbb9ea
ET
6871 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6872 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
34f80b04 6873/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
4a33bc03 6874 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
a2fbb9ea
ET
6875}
6876
81f75bbf
EG
6877static void bnx2x_reset_common(struct bnx2x *bp)
6878{
619c5cb6
VZ
6879 u32 val = 0x1400;
6880
81f75bbf
EG
6881 /* reset_common */
6882 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6883 0xd3ffff7f);
619c5cb6
VZ
6884
6885 if (CHIP_IS_E3(bp)) {
6886 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6887 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6888 }
6889
6890 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6891}
6892
6893static void bnx2x_setup_dmae(struct bnx2x *bp)
6894{
6895 bp->dmae_ready = 0;
6896 spin_lock_init(&bp->dmae_lock);
81f75bbf
EG
6897}
6898
573f2035
EG
6899static void bnx2x_init_pxp(struct bnx2x *bp)
6900{
6901 u16 devctl;
6902 int r_order, w_order;
6903
2a80eebc 6904 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
573f2035
EG
6905 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6906 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6907 if (bp->mrrs == -1)
6908 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6909 else {
6910 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6911 r_order = bp->mrrs;
6912 }
6913
6914 bnx2x_init_pxp_arb(bp, r_order, w_order);
6915}
fd4ef40d
EG
6916
6917static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6918{
2145a920 6919 int is_required;
fd4ef40d 6920 u32 val;
2145a920 6921 int port;
fd4ef40d 6922
2145a920
VZ
6923 if (BP_NOMCP(bp))
6924 return;
6925
6926 is_required = 0;
fd4ef40d
EG
6927 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6928 SHARED_HW_CFG_FAN_FAILURE_MASK;
6929
6930 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6931 is_required = 1;
6932
6933 /*
6934 * The fan failure mechanism is usually related to the PHY type since
6935 * the power consumption of the board is affected by the PHY. Currently,
6936 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6937 */
6938 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6939 for (port = PORT_0; port < PORT_MAX; port++) {
fd4ef40d 6940 is_required |=
d90d96ba
YR
6941 bnx2x_fan_failure_det_req(
6942 bp,
6943 bp->common.shmem_base,
a22f0788 6944 bp->common.shmem2_base,
d90d96ba 6945 port);
fd4ef40d
EG
6946 }
6947
6948 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6949
6950 if (is_required == 0)
6951 return;
6952
6953 /* Fan failure is indicated by SPIO 5 */
d6d99a3f 6954 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
fd4ef40d
EG
6955
6956 /* set to active low mode */
6957 val = REG_RD(bp, MISC_REG_SPIO_INT);
d6d99a3f 6958 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
fd4ef40d
EG
6959 REG_WR(bp, MISC_REG_SPIO_INT, val);
6960
6961 /* enable interrupt to signal the IGU */
6962 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
d6d99a3f 6963 val |= MISC_SPIO_SPIO5;
fd4ef40d
EG
6964 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6965}
6966
c9ee9206 6967void bnx2x_pf_disable(struct bnx2x *bp)
f2e0899f
DK
6968{
6969 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6970 val &= ~IGU_PF_CONF_FUNC_EN;
6971
6972 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6973 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6974 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6975}
6976
1191cb83 6977static void bnx2x__common_init_phy(struct bnx2x *bp)
619c5cb6
VZ
6978{
6979 u32 shmem_base[2], shmem2_base[2];
b884d95b
YR
6980 /* Avoid common init in case MFW supports LFA */
6981 if (SHMEM2_RD(bp, size) >
6982 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6983 return;
619c5cb6
VZ
6984 shmem_base[0] = bp->common.shmem_base;
6985 shmem2_base[0] = bp->common.shmem2_base;
6986 if (!CHIP_IS_E1x(bp)) {
6987 shmem_base[1] =
6988 SHMEM2_RD(bp, other_shmem_base_addr);
6989 shmem2_base[1] =
6990 SHMEM2_RD(bp, other_shmem2_base_addr);
6991 }
6992 bnx2x_acquire_phy_lock(bp);
6993 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6994 bp->common.chip_id);
6995 bnx2x_release_phy_lock(bp);
6996}
6997
04860eb7
MC
6998static void bnx2x_config_endianity(struct bnx2x *bp, u32 val)
6999{
7000 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, val);
7001 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, val);
7002 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, val);
7003 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, val);
7004 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, val);
7005
7006 /* make sure this value is 0 */
7007 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
7008
7009 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, val);
7010 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, val);
7011 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, val);
7012 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, val);
7013}
7014
7015static void bnx2x_set_endianity(struct bnx2x *bp)
7016{
7017#ifdef __BIG_ENDIAN
7018 bnx2x_config_endianity(bp, 1);
7019#else
7020 bnx2x_config_endianity(bp, 0);
7021#endif
7022}
7023
7024static void bnx2x_reset_endianity(struct bnx2x *bp)
7025{
7026 bnx2x_config_endianity(bp, 0);
7027}
7028
619c5cb6
VZ
7029/**
7030 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
7031 *
7032 * @bp: driver handle
7033 */
7034static int bnx2x_init_hw_common(struct bnx2x *bp)
a2fbb9ea 7035{
619c5cb6 7036 u32 val;
a2fbb9ea 7037
51c1a580 7038 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
a2fbb9ea 7039
2031bd3a 7040 /*
2de67439 7041 * take the RESET lock to protect undi_unload flow from accessing
2031bd3a
DK
7042 * registers while we're resetting the chip
7043 */
7a06a122 7044 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
2031bd3a 7045
81f75bbf 7046 bnx2x_reset_common(bp);
34f80b04 7047 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
a2fbb9ea 7048
619c5cb6
VZ
7049 val = 0xfffc;
7050 if (CHIP_IS_E3(bp)) {
7051 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
7052 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
7053 }
7054 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
7055
7a06a122 7056 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
2031bd3a 7057
619c5cb6 7058 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
a2fbb9ea 7059
619c5cb6
VZ
7060 if (!CHIP_IS_E1x(bp)) {
7061 u8 abs_func_id;
f2e0899f
DK
7062
7063 /**
7064 * 4-port mode or 2-port mode we need to turn of master-enable
7065 * for everyone, after that, turn it back on for self.
7066 * so, we disregard multi-function or not, and always disable
7067 * for all functions on the given path, this means 0,2,4,6 for
7068 * path 0 and 1,3,5,7 for path 1
7069 */
619c5cb6
VZ
7070 for (abs_func_id = BP_PATH(bp);
7071 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
7072 if (abs_func_id == BP_ABS_FUNC(bp)) {
f2e0899f
DK
7073 REG_WR(bp,
7074 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
7075 1);
7076 continue;
7077 }
7078
619c5cb6 7079 bnx2x_pretend_func(bp, abs_func_id);
f2e0899f
DK
7080 /* clear pf enable */
7081 bnx2x_pf_disable(bp);
7082 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7083 }
7084 }
a2fbb9ea 7085
619c5cb6 7086 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
34f80b04
EG
7087 if (CHIP_IS_E1(bp)) {
7088 /* enable HW interrupt from PXP on USDM overflow
7089 bit 16 on INT_MASK_0 */
7090 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
7091 }
a2fbb9ea 7092
619c5cb6 7093 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
34f80b04 7094 bnx2x_init_pxp(bp);
04860eb7 7095 bnx2x_set_endianity(bp);
523224a3
DK
7096 bnx2x_ilt_init_page_size(bp, INITOP_SET);
7097
34f80b04
EG
7098 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
7099 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
a2fbb9ea 7100
34f80b04
EG
7101 /* let the HW do it's magic ... */
7102 msleep(100);
7103 /* finish PXP init */
7104 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
7105 if (val != 1) {
7106 BNX2X_ERR("PXP2 CFG failed\n");
7107 return -EBUSY;
7108 }
7109 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
7110 if (val != 1) {
7111 BNX2X_ERR("PXP2 RD_INIT failed\n");
7112 return -EBUSY;
7113 }
a2fbb9ea 7114
f2e0899f
DK
7115 /* Timers bug workaround E2 only. We need to set the entire ILT to
7116 * have entries with value "0" and valid bit on.
7117 * This needs to be done by the first PF that is loaded in a path
7118 * (i.e. common phase)
7119 */
619c5cb6
VZ
7120 if (!CHIP_IS_E1x(bp)) {
7121/* In E2 there is a bug in the timers block that can cause function 6 / 7
7122 * (i.e. vnic3) to start even if it is marked as "scan-off".
7123 * This occurs when a different function (func2,3) is being marked
7124 * as "scan-off". Real-life scenario for example: if a driver is being
7125 * load-unloaded while func6,7 are down. This will cause the timer to access
7126 * the ilt, translate to a logical address and send a request to read/write.
7127 * Since the ilt for the function that is down is not valid, this will cause
7128 * a translation error which is unrecoverable.
7129 * The Workaround is intended to make sure that when this happens nothing fatal
7130 * will occur. The workaround:
7131 * 1. First PF driver which loads on a path will:
7132 * a. After taking the chip out of reset, by using pretend,
7133 * it will write "0" to the following registers of
7134 * the other vnics.
7135 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
7136 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
7137 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
7138 * And for itself it will write '1' to
7139 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
7140 * dmae-operations (writing to pram for example.)
7141 * note: can be done for only function 6,7 but cleaner this
7142 * way.
7143 * b. Write zero+valid to the entire ILT.
7144 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
7145 * VNIC3 (of that port). The range allocated will be the
7146 * entire ILT. This is needed to prevent ILT range error.
7147 * 2. Any PF driver load flow:
7148 * a. ILT update with the physical addresses of the allocated
7149 * logical pages.
7150 * b. Wait 20msec. - note that this timeout is needed to make
7151 * sure there are no requests in one of the PXP internal
7152 * queues with "old" ILT addresses.
7153 * c. PF enable in the PGLC.
7154 * d. Clear the was_error of the PF in the PGLC. (could have
2de67439 7155 * occurred while driver was down)
619c5cb6
VZ
7156 * e. PF enable in the CFC (WEAK + STRONG)
7157 * f. Timers scan enable
7158 * 3. PF driver unload flow:
7159 * a. Clear the Timers scan_en.
7160 * b. Polling for scan_on=0 for that PF.
7161 * c. Clear the PF enable bit in the PXP.
7162 * d. Clear the PF enable in the CFC (WEAK + STRONG)
7163 * e. Write zero+valid to all ILT entries (The valid bit must
7164 * stay set)
7165 * f. If this is VNIC 3 of a port then also init
7166 * first_timers_ilt_entry to zero and last_timers_ilt_entry
16a5fd92 7167 * to the last entry in the ILT.
619c5cb6
VZ
7168 *
7169 * Notes:
7170 * Currently the PF error in the PGLC is non recoverable.
7171 * In the future the there will be a recovery routine for this error.
7172 * Currently attention is masked.
7173 * Having an MCP lock on the load/unload process does not guarantee that
7174 * there is no Timer disable during Func6/7 enable. This is because the
7175 * Timers scan is currently being cleared by the MCP on FLR.
7176 * Step 2.d can be done only for PF6/7 and the driver can also check if
7177 * there is error before clearing it. But the flow above is simpler and
7178 * more general.
7179 * All ILT entries are written by zero+valid and not just PF6/7
7180 * ILT entries since in the future the ILT entries allocation for
7181 * PF-s might be dynamic.
7182 */
f2e0899f
DK
7183 struct ilt_client_info ilt_cli;
7184 struct bnx2x_ilt ilt;
7185 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7186 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
7187
b595076a 7188 /* initialize dummy TM client */
f2e0899f
DK
7189 ilt_cli.start = 0;
7190 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7191 ilt_cli.client_num = ILT_CLIENT_TM;
7192
7193 /* Step 1: set zeroes to all ilt page entries with valid bit on
7194 * Step 2: set the timers first/last ilt entry to point
7195 * to the entire range to prevent ILT range error for 3rd/4th
2de67439 7196 * vnic (this code assumes existence of the vnic)
f2e0899f
DK
7197 *
7198 * both steps performed by call to bnx2x_ilt_client_init_op()
7199 * with dummy TM client
7200 *
7201 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
7202 * and his brother are split registers
7203 */
7204 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
7205 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
7206 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7207
7208 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
7209 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
7210 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
7211 }
7212
34f80b04
EG
7213 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
7214 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
a2fbb9ea 7215
619c5cb6 7216 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
7217 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
7218 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
619c5cb6 7219 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
f2e0899f 7220
619c5cb6 7221 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
f2e0899f
DK
7222
7223 /* let the HW do it's magic ... */
7224 do {
7225 msleep(200);
7226 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
7227 } while (factor-- && (val != 1));
7228
7229 if (val != 1) {
7230 BNX2X_ERR("ATC_INIT failed\n");
7231 return -EBUSY;
7232 }
7233 }
7234
619c5cb6 7235 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
a2fbb9ea 7236
b56e9670
AE
7237 bnx2x_iov_init_dmae(bp);
7238
34f80b04
EG
7239 /* clean the DMAE memory */
7240 bp->dmae_ready = 1;
619c5cb6
VZ
7241 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
7242
7243 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
7244
7245 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
7246
7247 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
a2fbb9ea 7248
619c5cb6 7249 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
a2fbb9ea 7250
34f80b04
EG
7251 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
7252 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
7253 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
7254 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
7255
619c5cb6 7256 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
37b091ba 7257
523224a3
DK
7258 /* QM queues pointers table */
7259 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
7260
34f80b04
EG
7261 /* soft reset pulse */
7262 REG_WR(bp, QM_REG_SOFT_RESET, 1);
7263 REG_WR(bp, QM_REG_SOFT_RESET, 0);
a2fbb9ea 7264
55c11941
MS
7265 if (CNIC_SUPPORT(bp))
7266 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
a2fbb9ea 7267
619c5cb6 7268 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
b9871bcf 7269
619c5cb6 7270 if (!CHIP_REV_IS_SLOW(bp))
34f80b04
EG
7271 /* enable hw interrupt from doorbell Q */
7272 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
a2fbb9ea 7273
619c5cb6 7274 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
f2e0899f 7275
619c5cb6 7276 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
26c8fa4d 7277 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
619c5cb6 7278
f2e0899f 7279 if (!CHIP_IS_E1(bp))
619c5cb6 7280 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
f85582f8 7281
a3348722
BW
7282 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
7283 if (IS_MF_AFEX(bp)) {
7284 /* configure that VNTag and VLAN headers must be
7285 * received in afex mode
7286 */
7287 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
7288 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
7289 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
7290 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
7291 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
7292 } else {
7293 /* Bit-map indicating which L2 hdrs may appear
7294 * after the basic Ethernet header
7295 */
7296 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
7297 bp->path_has_ovlan ? 7 : 6);
7298 }
7299 }
a2fbb9ea 7300
619c5cb6
VZ
7301 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
7302 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
7303 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
7304 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
a2fbb9ea 7305
619c5cb6
VZ
7306 if (!CHIP_IS_E1x(bp)) {
7307 /* reset VFC memories */
7308 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7309 VFC_MEMORIES_RST_REG_CAM_RST |
7310 VFC_MEMORIES_RST_REG_RAM_RST);
7311 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7312 VFC_MEMORIES_RST_REG_CAM_RST |
7313 VFC_MEMORIES_RST_REG_RAM_RST);
a2fbb9ea 7314
619c5cb6
VZ
7315 msleep(20);
7316 }
a2fbb9ea 7317
619c5cb6
VZ
7318 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
7319 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
7320 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
7321 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
f2e0899f 7322
34f80b04
EG
7323 /* sync semi rtc */
7324 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7325 0x80000000);
7326 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7327 0x80000000);
a2fbb9ea 7328
619c5cb6
VZ
7329 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
7330 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
7331 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
a2fbb9ea 7332
a3348722
BW
7333 if (!CHIP_IS_E1x(bp)) {
7334 if (IS_MF_AFEX(bp)) {
7335 /* configure that VNTag and VLAN headers must be
7336 * sent in afex mode
7337 */
7338 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7339 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7340 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7341 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7342 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7343 } else {
7344 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7345 bp->path_has_ovlan ? 7 : 6);
7346 }
7347 }
f2e0899f 7348
34f80b04 7349 REG_WR(bp, SRC_REG_SOFT_RST, 1);
f85582f8 7350
619c5cb6
VZ
7351 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7352
55c11941
MS
7353 if (CNIC_SUPPORT(bp)) {
7354 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7355 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7356 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7357 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7358 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7359 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7360 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7361 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7362 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7363 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7364 }
34f80b04 7365 REG_WR(bp, SRC_REG_SOFT_RST, 0);
a2fbb9ea 7366
34f80b04
EG
7367 if (sizeof(union cdu_context) != 1024)
7368 /* we currently assume that a context is 1024 bytes */
51c1a580
MS
7369 dev_alert(&bp->pdev->dev,
7370 "please adjust the size of cdu_context(%ld)\n",
7371 (long)sizeof(union cdu_context));
a2fbb9ea 7372
619c5cb6 7373 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
34f80b04
EG
7374 val = (4 << 24) + (0 << 12) + 1024;
7375 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
a2fbb9ea 7376
619c5cb6 7377 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
34f80b04 7378 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
8d9c5f34
EG
7379 /* enable context validation interrupt from CFC */
7380 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7381
7382 /* set the thresholds to prevent CFC/CDU race */
7383 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
a2fbb9ea 7384
619c5cb6 7385 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
f2e0899f 7386
619c5cb6 7387 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
f2e0899f
DK
7388 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7389
619c5cb6
VZ
7390 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7391 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
a2fbb9ea 7392
34f80b04
EG
7393 /* Reset PCIE errors for debug */
7394 REG_WR(bp, 0x2814, 0xffffffff);
7395 REG_WR(bp, 0x3820, 0xffffffff);
a2fbb9ea 7396
619c5cb6 7397 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
7398 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7399 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7400 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7401 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7402 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7403 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7404 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7405 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7406 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7407 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7408 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7409 }
7410
619c5cb6 7411 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
f2e0899f 7412 if (!CHIP_IS_E1(bp)) {
619c5cb6
VZ
7413 /* in E3 this done in per-port section */
7414 if (!CHIP_IS_E3(bp))
7415 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
f2e0899f 7416 }
619c5cb6
VZ
7417 if (CHIP_IS_E1H(bp))
7418 /* not applicable for E2 (and above ...) */
7419 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
34f80b04
EG
7420
7421 if (CHIP_REV_IS_SLOW(bp))
7422 msleep(200);
7423
7424 /* finish CFC init */
7425 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7426 if (val != 1) {
7427 BNX2X_ERR("CFC LL_INIT failed\n");
7428 return -EBUSY;
7429 }
7430 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7431 if (val != 1) {
7432 BNX2X_ERR("CFC AC_INIT failed\n");
7433 return -EBUSY;
7434 }
7435 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7436 if (val != 1) {
7437 BNX2X_ERR("CFC CAM_INIT failed\n");
7438 return -EBUSY;
7439 }
7440 REG_WR(bp, CFC_REG_DEBUG0, 0);
f1410647 7441
f2e0899f
DK
7442 if (CHIP_IS_E1(bp)) {
7443 /* read NIG statistic
7444 to see if this is our first up since powerup */
7445 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7446 val = *bnx2x_sp(bp, wb_data[0]);
34f80b04 7447
f2e0899f
DK
7448 /* do internal memory self test */
7449 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7450 BNX2X_ERR("internal mem self test failed\n");
7451 return -EBUSY;
7452 }
34f80b04
EG
7453 }
7454
fd4ef40d
EG
7455 bnx2x_setup_fan_failure_detection(bp);
7456
34f80b04
EG
7457 /* clear PXP2 attentions */
7458 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
a2fbb9ea 7459
4a33bc03 7460 bnx2x_enable_blocks_attention(bp);
c9ee9206 7461 bnx2x_enable_blocks_parity(bp);
a2fbb9ea 7462
6bbca910 7463 if (!BP_NOMCP(bp)) {
619c5cb6
VZ
7464 if (CHIP_IS_E1x(bp))
7465 bnx2x__common_init_phy(bp);
6bbca910
YR
7466 } else
7467 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7468
230d00eb
YM
7469 if (SHMEM2_HAS(bp, netproc_fw_ver))
7470 SHMEM2_WR(bp, netproc_fw_ver, REG_RD(bp, XSEM_REG_PRAM));
7471
34f80b04
EG
7472 return 0;
7473}
a2fbb9ea 7474
619c5cb6
VZ
7475/**
7476 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7477 *
7478 * @bp: driver handle
7479 */
7480static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7481{
7482 int rc = bnx2x_init_hw_common(bp);
7483
7484 if (rc)
7485 return rc;
7486
7487 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7488 if (!BP_NOMCP(bp))
7489 bnx2x__common_init_phy(bp);
7490
7491 return 0;
7492}
7493
523224a3 7494static int bnx2x_init_hw_port(struct bnx2x *bp)
34f80b04
EG
7495{
7496 int port = BP_PORT(bp);
619c5cb6 7497 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
1c06328c 7498 u32 low, high;
4293b9f5 7499 u32 val, reg;
a2fbb9ea 7500
51c1a580 7501 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
34f80b04
EG
7502
7503 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
a2fbb9ea 7504
619c5cb6
VZ
7505 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7506 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7507 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
ca00392c 7508
f2e0899f
DK
7509 /* Timers bug workaround: disables the pf_master bit in pglue at
7510 * common phase, we need to enable it here before any dmae access are
7511 * attempted. Therefore we manually added the enable-master to the
7512 * port phase (it also happens in the function phase)
7513 */
619c5cb6 7514 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
7515 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7516
619c5cb6
VZ
7517 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7518 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7519 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7520 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7521
7522 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7523 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7524 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7525 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
a2fbb9ea 7526
523224a3
DK
7527 /* QM cid (connection) count */
7528 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
a2fbb9ea 7529
55c11941
MS
7530 if (CNIC_SUPPORT(bp)) {
7531 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7532 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7533 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7534 }
cdaa7cb8 7535
619c5cb6 7536 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
f2e0899f 7537
2b674047
DK
7538 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7539
f2e0899f 7540 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
619c5cb6
VZ
7541
7542 if (IS_MF(bp))
7543 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7544 else if (bp->dev->mtu > 4096) {
7545 if (bp->flags & ONE_PORT_FLAG)
7546 low = 160;
7547 else {
7548 val = bp->dev->mtu;
7549 /* (24*1024 + val*4)/256 */
7550 low = 96 + (val/64) +
7551 ((val % 64) ? 1 : 0);
7552 }
7553 } else
7554 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7555 high = low + 56; /* 14*1024/256 */
f2e0899f
DK
7556 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7557 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
1c06328c 7558 }
1c06328c 7559
619c5cb6
VZ
7560 if (CHIP_MODE_IS_4_PORT(bp))
7561 REG_WR(bp, (BP_PORT(bp) ?
7562 BRB1_REG_MAC_GUARANTIED_1 :
7563 BRB1_REG_MAC_GUARANTIED_0), 40);
1c06328c 7564
619c5cb6 7565 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
a3348722
BW
7566 if (CHIP_IS_E3B0(bp)) {
7567 if (IS_MF_AFEX(bp)) {
7568 /* configure headers for AFEX mode */
7569 REG_WR(bp, BP_PORT(bp) ?
7570 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7571 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7572 REG_WR(bp, BP_PORT(bp) ?
7573 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7574 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7575 REG_WR(bp, BP_PORT(bp) ?
7576 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7577 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7578 } else {
7579 /* Ovlan exists only if we are in multi-function +
7580 * switch-dependent mode, in switch-independent there
7581 * is no ovlan headers
7582 */
7583 REG_WR(bp, BP_PORT(bp) ?
7584 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7585 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7586 (bp->path_has_ovlan ? 7 : 6));
7587 }
7588 }
356e2385 7589
619c5cb6
VZ
7590 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7591 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7592 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7593 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
356e2385 7594
619c5cb6
VZ
7595 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7596 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7597 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7598 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
34f80b04 7599
619c5cb6
VZ
7600 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7601 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
a2fbb9ea 7602
619c5cb6
VZ
7603 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7604
7605 if (CHIP_IS_E1x(bp)) {
f2e0899f
DK
7606 /* configure PBF to work without PAUSE mtu 9000 */
7607 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
a2fbb9ea 7608
f2e0899f
DK
7609 /* update threshold */
7610 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7611 /* update init credit */
7612 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
a2fbb9ea 7613
f2e0899f
DK
7614 /* probe changes */
7615 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7616 udelay(50);
7617 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7618 }
a2fbb9ea 7619
55c11941
MS
7620 if (CNIC_SUPPORT(bp))
7621 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7622
619c5cb6
VZ
7623 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7624 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
34f80b04
EG
7625
7626 if (CHIP_IS_E1(bp)) {
7627 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7628 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7629 }
619c5cb6 7630 bnx2x_init_block(bp, BLOCK_HC, init_phase);
34f80b04 7631
619c5cb6 7632 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
f2e0899f 7633
619c5cb6 7634 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
34f80b04 7635 /* init aeu_mask_attn_func_0/1:
16a5fd92
YM
7636 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7637 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
34f80b04 7638 * bits 4-7 are used for "per vn group attention" */
e4901dde
VZ
7639 val = IS_MF(bp) ? 0xF7 : 0x7;
7640 /* Enable DCBX attention for all but E1 */
7641 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7642 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
34f80b04 7643
4293b9f5
DK
7644 /* SCPAD_PARITY should NOT trigger close the gates */
7645 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7646 REG_WR(bp, reg,
7647 REG_RD(bp, reg) &
7648 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7649
7650 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7651 REG_WR(bp, reg,
7652 REG_RD(bp, reg) &
7653 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7654
619c5cb6
VZ
7655 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7656
7657 if (!CHIP_IS_E1x(bp)) {
7658 /* Bit-map indicating which L2 hdrs may appear after the
7659 * basic Ethernet header
7660 */
a3348722
BW
7661 if (IS_MF_AFEX(bp))
7662 REG_WR(bp, BP_PORT(bp) ?
7663 NIG_REG_P1_HDRS_AFTER_BASIC :
7664 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7665 else
7666 REG_WR(bp, BP_PORT(bp) ?
7667 NIG_REG_P1_HDRS_AFTER_BASIC :
7668 NIG_REG_P0_HDRS_AFTER_BASIC,
7669 IS_MF_SD(bp) ? 7 : 6);
619c5cb6
VZ
7670
7671 if (CHIP_IS_E3(bp))
7672 REG_WR(bp, BP_PORT(bp) ?
7673 NIG_REG_LLH1_MF_MODE :
7674 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7675 }
7676 if (!CHIP_IS_E3(bp))
7677 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
34f80b04 7678
f2e0899f 7679 if (!CHIP_IS_E1(bp)) {
fb3bff17 7680 /* 0x2 disable mf_ov, 0x1 enable */
34f80b04 7681 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
0793f83f 7682 (IS_MF_SD(bp) ? 0x1 : 0x2));
34f80b04 7683
619c5cb6 7684 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
7685 val = 0;
7686 switch (bp->mf_mode) {
7687 case MULTI_FUNCTION_SD:
7688 val = 1;
7689 break;
7690 case MULTI_FUNCTION_SI:
a3348722 7691 case MULTI_FUNCTION_AFEX:
f2e0899f
DK
7692 val = 2;
7693 break;
7694 }
7695
7696 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7697 NIG_REG_LLH0_CLS_TYPE), val);
7698 }
1c06328c
EG
7699 {
7700 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7701 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7702 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7703 }
34f80b04
EG
7704 }
7705
619c5cb6
VZ
7706 /* If SPIO5 is set to generate interrupts, enable it for this port */
7707 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
d6d99a3f 7708 if (val & MISC_SPIO_SPIO5) {
4d295db0
EG
7709 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7710 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7711 val = REG_RD(bp, reg_addr);
f1410647 7712 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
4d295db0 7713 REG_WR(bp, reg_addr, val);
f1410647 7714 }
a2fbb9ea 7715
34f80b04
EG
7716 return 0;
7717}
7718
34f80b04
EG
7719static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7720{
7721 int reg;
32d68de1 7722 u32 wb_write[2];
34f80b04 7723
f2e0899f 7724 if (CHIP_IS_E1(bp))
34f80b04 7725 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
f2e0899f
DK
7726 else
7727 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
34f80b04 7728
32d68de1
YM
7729 wb_write[0] = ONCHIP_ADDR1(addr);
7730 wb_write[1] = ONCHIP_ADDR2(addr);
7731 REG_WR_DMAE(bp, reg, wb_write, 2);
34f80b04
EG
7732}
7733
b56e9670 7734void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
1191cb83
ED
7735{
7736 u32 data, ctl, cnt = 100;
7737 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7738 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7739 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7740 u32 sb_bit = 1 << (idu_sb_id%32);
b56e9670 7741 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
1191cb83
ED
7742 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7743
7744 /* Not supported in BC mode */
7745 if (CHIP_INT_MODE_IS_BC(bp))
7746 return;
7747
7748 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7749 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7750 IGU_REGULAR_CLEANUP_SET |
7751 IGU_REGULAR_BCLEANUP;
7752
7753 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7754 func_encode << IGU_CTRL_REG_FID_SHIFT |
7755 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7756
7757 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7758 data, igu_addr_data);
7759 REG_WR(bp, igu_addr_data, data);
7760 mmiowb();
7761 barrier();
7762 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7763 ctl, igu_addr_ctl);
7764 REG_WR(bp, igu_addr_ctl, ctl);
7765 mmiowb();
7766 barrier();
7767
7768 /* wait for clean up to finish */
7769 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7770 msleep(20);
7771
1191cb83
ED
7772 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7773 DP(NETIF_MSG_HW,
7774 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7775 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7776 }
7777}
7778
7779static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
f2e0899f 7780{
619c5cb6 7781 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
f2e0899f
DK
7782}
7783
1191cb83 7784static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
f2e0899f
DK
7785{
7786 u32 i, base = FUNC_ILT_BASE(func);
7787 for (i = base; i < base + ILT_PER_FUNC; i++)
7788 bnx2x_ilt_wr(bp, i, 0);
7789}
7790
910cc727 7791static void bnx2x_init_searcher(struct bnx2x *bp)
55c11941
MS
7792{
7793 int port = BP_PORT(bp);
7794 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7795 /* T1 hash bits value determines the T1 number of entries */
7796 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7797}
7798
7799static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7800{
7801 int rc;
7802 struct bnx2x_func_state_params func_params = {NULL};
7803 struct bnx2x_func_switch_update_params *switch_update_params =
7804 &func_params.params.switch_update;
7805
7806 /* Prepare parameters for function state transitions */
7807 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7808 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7809
7810 func_params.f_obj = &bp->func_obj;
7811 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7812
7813 /* Function parameters */
e42780b6
DK
7814 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND_CHNG,
7815 &switch_update_params->changes);
7816 if (suspend)
7817 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND,
7818 &switch_update_params->changes);
55c11941
MS
7819
7820 rc = bnx2x_func_state_change(bp, &func_params);
7821
7822 return rc;
7823}
7824
910cc727 7825static int bnx2x_reset_nic_mode(struct bnx2x *bp)
55c11941
MS
7826{
7827 int rc, i, port = BP_PORT(bp);
7828 int vlan_en = 0, mac_en[NUM_MACS];
7829
55c11941
MS
7830 /* Close input from network */
7831 if (bp->mf_mode == SINGLE_FUNCTION) {
7832 bnx2x_set_rx_filter(&bp->link_params, 0);
7833 } else {
7834 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7835 NIG_REG_LLH0_FUNC_EN);
7836 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7837 NIG_REG_LLH0_FUNC_EN, 0);
7838 for (i = 0; i < NUM_MACS; i++) {
7839 mac_en[i] = REG_RD(bp, port ?
7840 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7841 4 * i) :
7842 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7843 4 * i));
7844 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7845 4 * i) :
7846 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7847 }
7848 }
7849
7850 /* Close BMC to host */
7851 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7852 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7853
7854 /* Suspend Tx switching to the PF. Completion of this ramrod
7855 * further guarantees that all the packets of that PF / child
7856 * VFs in BRB were processed by the Parser, so it is safe to
7857 * change the NIC_MODE register.
7858 */
7859 rc = bnx2x_func_switch_update(bp, 1);
7860 if (rc) {
7861 BNX2X_ERR("Can't suspend tx-switching!\n");
7862 return rc;
7863 }
7864
7865 /* Change NIC_MODE register */
7866 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7867
7868 /* Open input from network */
7869 if (bp->mf_mode == SINGLE_FUNCTION) {
7870 bnx2x_set_rx_filter(&bp->link_params, 1);
7871 } else {
7872 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7873 NIG_REG_LLH0_FUNC_EN, vlan_en);
7874 for (i = 0; i < NUM_MACS; i++) {
7875 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7876 4 * i) :
7877 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7878 mac_en[i]);
7879 }
7880 }
7881
7882 /* Enable BMC to host */
7883 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7884 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7885
7886 /* Resume Tx switching to the PF */
7887 rc = bnx2x_func_switch_update(bp, 0);
7888 if (rc) {
7889 BNX2X_ERR("Can't resume tx-switching!\n");
7890 return rc;
7891 }
7892
7893 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7894 return 0;
7895}
7896
7897int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7898{
7899 int rc;
7900
7901 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7902
7903 if (CONFIGURE_NIC_MODE(bp)) {
16a5fd92 7904 /* Configure searcher as part of function hw init */
55c11941
MS
7905 bnx2x_init_searcher(bp);
7906
7907 /* Reset NIC mode */
7908 rc = bnx2x_reset_nic_mode(bp);
7909 if (rc)
7910 BNX2X_ERR("Can't change NIC mode!\n");
7911 return rc;
7912 }
7913
7914 return 0;
7915}
7916
da254fbc
YM
7917/* previous driver DMAE transaction may have occurred when pre-boot stage ended
7918 * and boot began, or when kdump kernel was loaded. Either case would invalidate
7919 * the addresses of the transaction, resulting in was-error bit set in the pci
7920 * causing all hw-to-host pcie transactions to timeout. If this happened we want
7921 * to clear the interrupt which detected this from the pglueb and the was done
7922 * bit
7923 */
7924static void bnx2x_clean_pglue_errors(struct bnx2x *bp)
7925{
7926 if (!CHIP_IS_E1x(bp))
7927 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
7928 1 << BP_ABS_FUNC(bp));
7929}
7930
523224a3 7931static int bnx2x_init_hw_func(struct bnx2x *bp)
34f80b04
EG
7932{
7933 int port = BP_PORT(bp);
7934 int func = BP_FUNC(bp);
619c5cb6 7935 int init_phase = PHASE_PF0 + func;
523224a3
DK
7936 struct bnx2x_ilt *ilt = BP_ILT(bp);
7937 u16 cdu_ilt_start;
8badd27a 7938 u32 addr, val;
f4a66897 7939 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
89db4ad8 7940 int i, main_mem_width, rc;
34f80b04 7941
51c1a580 7942 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
34f80b04 7943
619c5cb6 7944 /* FLR cleanup - hmmm */
89db4ad8
AE
7945 if (!CHIP_IS_E1x(bp)) {
7946 rc = bnx2x_pf_flr_clnup(bp);
04c46736
YM
7947 if (rc) {
7948 bnx2x_fw_dump(bp);
89db4ad8 7949 return rc;
04c46736 7950 }
89db4ad8 7951 }
619c5cb6 7952
8badd27a 7953 /* set MSI reconfigure capability */
f2e0899f
DK
7954 if (bp->common.int_block == INT_BLOCK_HC) {
7955 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7956 val = REG_RD(bp, addr);
7957 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7958 REG_WR(bp, addr, val);
7959 }
8badd27a 7960
619c5cb6
VZ
7961 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7962 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7963
523224a3
DK
7964 ilt = BP_ILT(bp);
7965 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
37b091ba 7966
290ca2bb
AE
7967 if (IS_SRIOV(bp))
7968 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7969 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7970
7971 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7972 * those of the VFs, so start line should be reset
7973 */
7974 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
523224a3 7975 for (i = 0; i < L2_ILT_LINES(bp); i++) {
a052997e 7976 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
523224a3 7977 ilt->lines[cdu_ilt_start + i].page_mapping =
a052997e
MS
7978 bp->context[i].cxt_mapping;
7979 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
37b091ba 7980 }
290ca2bb 7981
523224a3 7982 bnx2x_ilt_init_op(bp, INITOP_SET);
f85582f8 7983
55c11941
MS
7984 if (!CONFIGURE_NIC_MODE(bp)) {
7985 bnx2x_init_searcher(bp);
7986 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7987 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7988 } else {
7989 /* Set NIC mode */
7990 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6bf07b8e 7991 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
55c11941 7992 }
37b091ba 7993
619c5cb6 7994 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
7995 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7996
7997 /* Turn on a single ISR mode in IGU if driver is going to use
7998 * INT#x or MSI
7999 */
8000 if (!(bp->flags & USING_MSIX_FLAG))
8001 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
8002 /*
8003 * Timers workaround bug: function init part.
8004 * Need to wait 20msec after initializing ILT,
8005 * needed to make sure there are no requests in
8006 * one of the PXP internal queues with "old" ILT addresses
8007 */
8008 msleep(20);
8009 /*
8010 * Master enable - Due to WB DMAE writes performed before this
8011 * register is re-initialized as part of the regular function
8012 * init
8013 */
8014 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
8015 /* Enable the function in IGU */
8016 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
8017 }
8018
523224a3 8019 bp->dmae_ready = 1;
34f80b04 8020
619c5cb6 8021 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
523224a3 8022
da254fbc 8023 bnx2x_clean_pglue_errors(bp);
f2e0899f 8024
619c5cb6
VZ
8025 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
8026 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
8027 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
8028 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
8029 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
8030 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
8031 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
8032 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
8033 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
8034 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
8035 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
8036 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
8037 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
8038
8039 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
8040 REG_WR(bp, QM_REG_PF_EN, 1);
8041
619c5cb6
VZ
8042 if (!CHIP_IS_E1x(bp)) {
8043 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8044 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8045 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8046 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8047 }
8048 bnx2x_init_block(bp, BLOCK_QM, init_phase);
8049
8050 bnx2x_init_block(bp, BLOCK_TM, init_phase);
8051 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
c19d65c9 8052 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
b56e9670
AE
8053
8054 bnx2x_iov_init_dq(bp);
8055
619c5cb6
VZ
8056 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
8057 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
8058 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
8059 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
8060 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
8061 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
8062 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
8063 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
8064 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
8065 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
8066 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
8067
619c5cb6 8068 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
523224a3 8069
619c5cb6 8070 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
34f80b04 8071
619c5cb6 8072 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
8073 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
8074
fb3bff17 8075 if (IS_MF(bp)) {
7609647e
YM
8076 if (!(IS_MF_UFP(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))) {
8077 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port * 8, 1);
8078 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port * 8,
8079 bp->mf_ov);
8080 }
34f80b04
EG
8081 }
8082
619c5cb6 8083 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
523224a3 8084
34f80b04 8085 /* HC init per function */
f2e0899f
DK
8086 if (bp->common.int_block == INT_BLOCK_HC) {
8087 if (CHIP_IS_E1H(bp)) {
8088 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
8089
8090 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8091 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8092 }
619c5cb6 8093 bnx2x_init_block(bp, BLOCK_HC, init_phase);
f2e0899f
DK
8094
8095 } else {
8096 int num_segs, sb_idx, prod_offset;
8097
34f80b04
EG
8098 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
8099
619c5cb6 8100 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
8101 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8102 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8103 }
8104
619c5cb6 8105 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
f2e0899f 8106
619c5cb6 8107 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
8108 int dsb_idx = 0;
8109 /**
8110 * Producer memory:
8111 * E2 mode: address 0-135 match to the mapping memory;
8112 * 136 - PF0 default prod; 137 - PF1 default prod;
8113 * 138 - PF2 default prod; 139 - PF3 default prod;
8114 * 140 - PF0 attn prod; 141 - PF1 attn prod;
8115 * 142 - PF2 attn prod; 143 - PF3 attn prod;
8116 * 144-147 reserved.
8117 *
8118 * E1.5 mode - In backward compatible mode;
8119 * for non default SB; each even line in the memory
8120 * holds the U producer and each odd line hold
8121 * the C producer. The first 128 producers are for
8122 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
8123 * producers are for the DSB for each PF.
8124 * Each PF has five segments: (the order inside each
8125 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
8126 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
8127 * 144-147 attn prods;
8128 */
8129 /* non-default-status-blocks */
8130 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
8131 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
8132 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
8133 prod_offset = (bp->igu_base_sb + sb_idx) *
8134 num_segs;
8135
8136 for (i = 0; i < num_segs; i++) {
8137 addr = IGU_REG_PROD_CONS_MEMORY +
8138 (prod_offset + i) * 4;
8139 REG_WR(bp, addr, 0);
8140 }
8141 /* send consumer update with value 0 */
8142 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
8143 USTORM_ID, 0, IGU_INT_NOP, 1);
8144 bnx2x_igu_clear_sb(bp,
8145 bp->igu_base_sb + sb_idx);
8146 }
8147
8148 /* default-status-blocks */
8149 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
8150 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
8151
8152 if (CHIP_MODE_IS_4_PORT(bp))
8153 dsb_idx = BP_FUNC(bp);
8154 else
3395a033 8155 dsb_idx = BP_VN(bp);
f2e0899f
DK
8156
8157 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
8158 IGU_BC_BASE_DSB_PROD + dsb_idx :
8159 IGU_NORM_BASE_DSB_PROD + dsb_idx);
8160
3395a033
DK
8161 /*
8162 * igu prods come in chunks of E1HVN_MAX (4) -
8163 * does not matters what is the current chip mode
8164 */
f2e0899f
DK
8165 for (i = 0; i < (num_segs * E1HVN_MAX);
8166 i += E1HVN_MAX) {
8167 addr = IGU_REG_PROD_CONS_MEMORY +
8168 (prod_offset + i)*4;
8169 REG_WR(bp, addr, 0);
8170 }
8171 /* send consumer update with 0 */
8172 if (CHIP_INT_MODE_IS_BC(bp)) {
8173 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8174 USTORM_ID, 0, IGU_INT_NOP, 1);
8175 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8176 CSTORM_ID, 0, IGU_INT_NOP, 1);
8177 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8178 XSTORM_ID, 0, IGU_INT_NOP, 1);
8179 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8180 TSTORM_ID, 0, IGU_INT_NOP, 1);
8181 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8182 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8183 } else {
8184 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8185 USTORM_ID, 0, IGU_INT_NOP, 1);
8186 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8187 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8188 }
8189 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
8190
16a5fd92 8191 /* !!! These should become driver const once
f2e0899f
DK
8192 rf-tool supports split-68 const */
8193 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
8194 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
8195 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
8196 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
8197 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
8198 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
8199 }
34f80b04 8200 }
34f80b04 8201
c14423fe 8202 /* Reset PCIE errors for debug */
a2fbb9ea
ET
8203 REG_WR(bp, 0x2114, 0xffffffff);
8204 REG_WR(bp, 0x2120, 0xffffffff);
523224a3 8205
f4a66897
VZ
8206 if (CHIP_IS_E1x(bp)) {
8207 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
8208 main_mem_base = HC_REG_MAIN_MEMORY +
8209 BP_PORT(bp) * (main_mem_size * 4);
8210 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
8211 main_mem_width = 8;
8212
8213 val = REG_RD(bp, main_mem_prty_clr);
8214 if (val)
51c1a580
MS
8215 DP(NETIF_MSG_HW,
8216 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
8217 val);
f4a66897
VZ
8218
8219 /* Clear "false" parity errors in MSI-X table */
8220 for (i = main_mem_base;
8221 i < main_mem_base + main_mem_size * 4;
8222 i += main_mem_width) {
8223 bnx2x_read_dmae(bp, i, main_mem_width / 4);
8224 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
8225 i, main_mem_width / 4);
8226 }
8227 /* Clear HC parity attention */
8228 REG_RD(bp, main_mem_prty_clr);
8229 }
8230
619c5cb6
VZ
8231#ifdef BNX2X_STOP_ON_ERROR
8232 /* Enable STORMs SP logging */
8233 REG_WR8(bp, BAR_USTRORM_INTMEM +
8234 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8235 REG_WR8(bp, BAR_TSTRORM_INTMEM +
8236 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8237 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8238 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8239 REG_WR8(bp, BAR_XSTRORM_INTMEM +
8240 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8241#endif
8242
b7737c9b 8243 bnx2x_phy_probe(&bp->link_params);
f85582f8 8244
34f80b04
EG
8245 return 0;
8246}
8247
55c11941
MS
8248void bnx2x_free_mem_cnic(struct bnx2x *bp)
8249{
8250 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
8251
8252 if (!CHIP_IS_E1x(bp))
8253 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
8254 sizeof(struct host_hc_status_block_e2));
8255 else
8256 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
8257 sizeof(struct host_hc_status_block_e1x));
8258
8259 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8260}
8261
9f6c9258 8262void bnx2x_free_mem(struct bnx2x *bp)
a2fbb9ea 8263{
a052997e
MS
8264 int i;
8265
619c5cb6
VZ
8266 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
8267 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
8268
b4cddbd6
AE
8269 if (IS_VF(bp))
8270 return;
8271
8272 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
8273 sizeof(struct host_sp_status_block));
8274
a2fbb9ea 8275 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
34f80b04 8276 sizeof(struct bnx2x_slowpath));
a2fbb9ea 8277
a052997e
MS
8278 for (i = 0; i < L2_ILT_LINES(bp); i++)
8279 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
8280 bp->context[i].size);
523224a3
DK
8281 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
8282
8283 BNX2X_FREE(bp->ilt->lines);
f85582f8 8284
7a9b2557 8285 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
a2fbb9ea 8286
523224a3
DK
8287 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
8288 BCM_PAGE_SIZE * NUM_EQ_PAGES);
580d9d08 8289
05952246
YM
8290 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8291
580d9d08 8292 bnx2x_iov_free_mem(bp);
619c5cb6
VZ
8293}
8294
55c11941 8295int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
a2fbb9ea 8296{
cd2b0389 8297 if (!CHIP_IS_E1x(bp)) {
619c5cb6 8298 /* size = the status block + ramrod buffers */
cd2b0389
JP
8299 bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8300 sizeof(struct host_hc_status_block_e2));
8301 if (!bp->cnic_sb.e2_sb)
8302 goto alloc_mem_err;
8303 } else {
8304 bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8305 sizeof(struct host_hc_status_block_e1x));
8306 if (!bp->cnic_sb.e1x_sb)
8307 goto alloc_mem_err;
8308 }
8badd27a 8309
cd2b0389 8310 if (CONFIGURE_NIC_MODE(bp) && !bp->t2) {
16a5fd92 8311 /* allocate searcher T2 table, as it wasn't allocated before */
cd2b0389
JP
8312 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8313 if (!bp->t2)
8314 goto alloc_mem_err;
8315 }
55c11941
MS
8316
8317 /* write address to which L5 should insert its values */
8318 bp->cnic_eth_dev.addr_drv_info_to_mcp =
8319 &bp->slowpath->drv_info_to_mcp;
8320
8321 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
8322 goto alloc_mem_err;
8323
8324 return 0;
8325
8326alloc_mem_err:
8327 bnx2x_free_mem_cnic(bp);
8328 BNX2X_ERR("Can't allocate memory\n");
8329 return -ENOMEM;
8330}
8331
8332int bnx2x_alloc_mem(struct bnx2x *bp)
8333{
8334 int i, allocated, context_size;
a2fbb9ea 8335
cd2b0389 8336 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) {
55c11941 8337 /* allocate searcher T2 table */
cd2b0389
JP
8338 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8339 if (!bp->t2)
8340 goto alloc_mem_err;
8341 }
8badd27a 8342
cd2b0389
JP
8343 bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping,
8344 sizeof(struct host_sp_status_block));
8345 if (!bp->def_status_blk)
8346 goto alloc_mem_err;
a2fbb9ea 8347
cd2b0389
JP
8348 bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping,
8349 sizeof(struct bnx2x_slowpath));
8350 if (!bp->slowpath)
8351 goto alloc_mem_err;
a2fbb9ea 8352
a052997e
MS
8353 /* Allocate memory for CDU context:
8354 * This memory is allocated separately and not in the generic ILT
8355 * functions because CDU differs in few aspects:
8356 * 1. There are multiple entities allocating memory for context -
8357 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
8358 * its own ILT lines.
8359 * 2. Since CDU page-size is not a single 4KB page (which is the case
8360 * for the other ILT clients), to be efficient we want to support
8361 * allocation of sub-page-size in the last entry.
8362 * 3. Context pointers are used by the driver to pass to FW / update
8363 * the context (for the other ILT clients the pointers are used just to
8364 * free the memory during unload).
8365 */
8366 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
65abd74d 8367
a052997e
MS
8368 for (i = 0, allocated = 0; allocated < context_size; i++) {
8369 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
8370 (context_size - allocated));
cd2b0389
JP
8371 bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping,
8372 bp->context[i].size);
8373 if (!bp->context[i].vcxt)
8374 goto alloc_mem_err;
a052997e
MS
8375 allocated += bp->context[i].size;
8376 }
cd2b0389
JP
8377 bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line),
8378 GFP_KERNEL);
8379 if (!bp->ilt->lines)
8380 goto alloc_mem_err;
65abd74d 8381
523224a3
DK
8382 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8383 goto alloc_mem_err;
65abd74d 8384
67c431a5
AE
8385 if (bnx2x_iov_alloc_mem(bp))
8386 goto alloc_mem_err;
8387
9f6c9258 8388 /* Slow path ring */
cd2b0389
JP
8389 bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE);
8390 if (!bp->spq)
8391 goto alloc_mem_err;
65abd74d 8392
523224a3 8393 /* EQ */
cd2b0389
JP
8394 bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping,
8395 BCM_PAGE_SIZE * NUM_EQ_PAGES);
8396 if (!bp->eq_ring)
8397 goto alloc_mem_err;
ab532cf3 8398
9f6c9258 8399 return 0;
e1510706 8400
9f6c9258
DK
8401alloc_mem_err:
8402 bnx2x_free_mem(bp);
51c1a580 8403 BNX2X_ERR("Can't allocate memory\n");
9f6c9258 8404 return -ENOMEM;
65abd74d
YG
8405}
8406
a2fbb9ea
ET
8407/*
8408 * Init service functions
8409 */
a2fbb9ea 8410
619c5cb6
VZ
8411int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8412 struct bnx2x_vlan_mac_obj *obj, bool set,
8413 int mac_type, unsigned long *ramrod_flags)
a2fbb9ea 8414{
619c5cb6
VZ
8415 int rc;
8416 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
a2fbb9ea 8417
619c5cb6 8418 memset(&ramrod_param, 0, sizeof(ramrod_param));
a2fbb9ea 8419
619c5cb6
VZ
8420 /* Fill general parameters */
8421 ramrod_param.vlan_mac_obj = obj;
8422 ramrod_param.ramrod_flags = *ramrod_flags;
a2fbb9ea 8423
619c5cb6
VZ
8424 /* Fill a user request section if needed */
8425 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8426 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
a2fbb9ea 8427
619c5cb6 8428 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
e3553b29 8429
619c5cb6
VZ
8430 /* Set the command: ADD or DEL */
8431 if (set)
8432 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8433 else
8434 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
a2fbb9ea
ET
8435 }
8436
619c5cb6 8437 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
7b5342d9
YM
8438
8439 if (rc == -EEXIST) {
8440 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8441 /* do not treat adding same MAC as error */
8442 rc = 0;
8443 } else if (rc < 0)
619c5cb6 8444 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
7b5342d9 8445
619c5cb6 8446 return rc;
a2fbb9ea
ET
8447}
8448
05cc5a39
YM
8449int bnx2x_set_vlan_one(struct bnx2x *bp, u16 vlan,
8450 struct bnx2x_vlan_mac_obj *obj, bool set,
8451 unsigned long *ramrod_flags)
8452{
8453 int rc;
8454 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
8455
8456 memset(&ramrod_param, 0, sizeof(ramrod_param));
8457
8458 /* Fill general parameters */
8459 ramrod_param.vlan_mac_obj = obj;
8460 ramrod_param.ramrod_flags = *ramrod_flags;
8461
8462 /* Fill a user request section if needed */
8463 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8464 ramrod_param.user_req.u.vlan.vlan = vlan;
8465 /* Set the command: ADD or DEL */
8466 if (set)
8467 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8468 else
8469 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
8470 }
8471
8472 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
8473
8474 if (rc == -EEXIST) {
8475 /* Do not treat adding same vlan as error. */
8476 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8477 rc = 0;
8478 } else if (rc < 0) {
8479 BNX2X_ERR("%s VLAN failed\n", (set ? "Set" : "Del"));
8480 }
8481
8482 return rc;
8483}
8484
619c5cb6
VZ
8485int bnx2x_del_all_macs(struct bnx2x *bp,
8486 struct bnx2x_vlan_mac_obj *mac_obj,
8487 int mac_type, bool wait_for_comp)
e665bfda 8488{
619c5cb6
VZ
8489 int rc;
8490 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
0793f83f 8491
619c5cb6
VZ
8492 /* Wait for completion of requested */
8493 if (wait_for_comp)
8494 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
0793f83f 8495
619c5cb6
VZ
8496 /* Set the mac type of addresses we want to clear */
8497 __set_bit(mac_type, &vlan_mac_flags);
0793f83f 8498
619c5cb6
VZ
8499 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8500 if (rc < 0)
8501 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
0793f83f 8502
619c5cb6 8503 return rc;
0793f83f
DK
8504}
8505
619c5cb6 8506int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
523224a3 8507{
f8f4f61a
DK
8508 if (IS_PF(bp)) {
8509 unsigned long ramrod_flags = 0;
0793f83f 8510
f8f4f61a
DK
8511 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8512 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8513 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8514 &bp->sp_objs->mac_obj, set,
8515 BNX2X_ETH_MAC, &ramrod_flags);
8516 } else { /* vf */
8517 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
bb9e9c1d 8518 bp->fp->index, set);
f8f4f61a 8519 }
e665bfda 8520}
6e30dd4e 8521
619c5cb6 8522int bnx2x_setup_leading(struct bnx2x *bp)
ec6ba945 8523{
60cad4e6
AE
8524 if (IS_PF(bp))
8525 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8526 else /* VF */
8527 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
993ac7b5 8528}
a2fbb9ea 8529
d6214d7a 8530/**
e8920674 8531 * bnx2x_set_int_mode - configure interrupt mode
d6214d7a 8532 *
e8920674 8533 * @bp: driver handle
d6214d7a 8534 *
e8920674 8535 * In case of MSI-X it will also try to enable MSI-X.
d6214d7a 8536 */
1ab4434c 8537int bnx2x_set_int_mode(struct bnx2x *bp)
ca00392c 8538{
1ab4434c
AE
8539 int rc = 0;
8540
60cad4e6
AE
8541 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8542 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
1ab4434c 8543 return -EINVAL;
60cad4e6 8544 }
1ab4434c 8545
9ee3d37b 8546 switch (int_mode) {
1ab4434c
AE
8547 case BNX2X_INT_MODE_MSIX:
8548 /* attempt to enable msix */
8549 rc = bnx2x_enable_msix(bp);
8550
8551 /* msix attained */
8552 if (!rc)
8553 return 0;
8554
8555 /* vfs use only msix */
8556 if (rc && IS_VF(bp))
8557 return rc;
8558
8559 /* failed to enable multiple MSI-X */
8560 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8561 bp->num_queues,
8562 1 + bp->num_cnic_queues);
8563
8564 /* falling through... */
8565 case BNX2X_INT_MODE_MSI:
d6214d7a 8566 bnx2x_enable_msi(bp);
1ab4434c 8567
d6214d7a 8568 /* falling through... */
1ab4434c 8569 case BNX2X_INT_MODE_INTX:
55c11941
MS
8570 bp->num_ethernet_queues = 1;
8571 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
51c1a580 8572 BNX2X_DEV_INFO("set number of queues to 1\n");
ca00392c 8573 break;
d6214d7a 8574 default:
1ab4434c
AE
8575 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8576 return -EINVAL;
9f6c9258 8577 }
1ab4434c 8578 return 0;
a2fbb9ea
ET
8579}
8580
1ab4434c 8581/* must be called prior to any HW initializations */
c2bff63f
DK
8582static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8583{
290ca2bb
AE
8584 if (IS_SRIOV(bp))
8585 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
c2bff63f
DK
8586 return L2_ILT_LINES(bp);
8587}
8588
523224a3
DK
8589void bnx2x_ilt_set_info(struct bnx2x *bp)
8590{
8591 struct ilt_client_info *ilt_client;
8592 struct bnx2x_ilt *ilt = BP_ILT(bp);
8593 u16 line = 0;
8594
8595 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8596 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8597
8598 /* CDU */
8599 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8600 ilt_client->client_num = ILT_CLIENT_CDU;
8601 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8602 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8603 ilt_client->start = line;
619c5cb6 8604 line += bnx2x_cid_ilt_lines(bp);
55c11941
MS
8605
8606 if (CNIC_SUPPORT(bp))
8607 line += CNIC_ILT_LINES;
523224a3
DK
8608 ilt_client->end = line - 1;
8609
51c1a580 8610 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
523224a3
DK
8611 ilt_client->start,
8612 ilt_client->end,
8613 ilt_client->page_size,
8614 ilt_client->flags,
8615 ilog2(ilt_client->page_size >> 12));
8616
8617 /* QM */
8618 if (QM_INIT(bp->qm_cid_count)) {
8619 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8620 ilt_client->client_num = ILT_CLIENT_QM;
8621 ilt_client->page_size = QM_ILT_PAGE_SZ;
8622 ilt_client->flags = 0;
8623 ilt_client->start = line;
8624
8625 /* 4 bytes for each cid */
8626 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8627 QM_ILT_PAGE_SZ);
8628
8629 ilt_client->end = line - 1;
8630
51c1a580
MS
8631 DP(NETIF_MSG_IFUP,
8632 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
523224a3
DK
8633 ilt_client->start,
8634 ilt_client->end,
8635 ilt_client->page_size,
8636 ilt_client->flags,
8637 ilog2(ilt_client->page_size >> 12));
523224a3 8638 }
523224a3 8639
55c11941
MS
8640 if (CNIC_SUPPORT(bp)) {
8641 /* SRC */
8642 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8643 ilt_client->client_num = ILT_CLIENT_SRC;
8644 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8645 ilt_client->flags = 0;
8646 ilt_client->start = line;
8647 line += SRC_ILT_LINES;
8648 ilt_client->end = line - 1;
523224a3 8649
55c11941
MS
8650 DP(NETIF_MSG_IFUP,
8651 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8652 ilt_client->start,
8653 ilt_client->end,
8654 ilt_client->page_size,
8655 ilt_client->flags,
8656 ilog2(ilt_client->page_size >> 12));
9f6c9258 8657
55c11941
MS
8658 /* TM */
8659 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8660 ilt_client->client_num = ILT_CLIENT_TM;
8661 ilt_client->page_size = TM_ILT_PAGE_SZ;
8662 ilt_client->flags = 0;
8663 ilt_client->start = line;
8664 line += TM_ILT_LINES;
8665 ilt_client->end = line - 1;
523224a3 8666
55c11941
MS
8667 DP(NETIF_MSG_IFUP,
8668 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8669 ilt_client->start,
8670 ilt_client->end,
8671 ilt_client->page_size,
8672 ilt_client->flags,
8673 ilog2(ilt_client->page_size >> 12));
8674 }
9f6c9258 8675
619c5cb6 8676 BUG_ON(line > ILT_MAX_LINES);
523224a3 8677}
f85582f8 8678
619c5cb6
VZ
8679/**
8680 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8681 *
8682 * @bp: driver handle
8683 * @fp: pointer to fastpath
8684 * @init_params: pointer to parameters structure
8685 *
8686 * parameters configured:
8687 * - HC configuration
8688 * - Queue's CDU context
8689 */
1191cb83 8690static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
619c5cb6 8691 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
a2fbb9ea 8692{
6383c0b3 8693 u8 cos;
a052997e
MS
8694 int cxt_index, cxt_offset;
8695
619c5cb6
VZ
8696 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8697 if (!IS_FCOE_FP(fp)) {
8698 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8699 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8700
16a5fd92 8701 /* If HC is supported, enable host coalescing in the transition
619c5cb6
VZ
8702 * to INIT state.
8703 */
8704 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8705 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8706
8707 /* HC rate */
8708 init_params->rx.hc_rate = bp->rx_ticks ?
8709 (1000000 / bp->rx_ticks) : 0;
8710 init_params->tx.hc_rate = bp->tx_ticks ?
8711 (1000000 / bp->tx_ticks) : 0;
8712
8713 /* FW SB ID */
8714 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8715 fp->fw_sb_id;
8716
8717 /*
8718 * CQ index among the SB indices: FCoE clients uses the default
8719 * SB, therefore it's different.
8720 */
6383c0b3
AE
8721 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8722 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
619c5cb6
VZ
8723 }
8724
6383c0b3
AE
8725 /* set maximum number of COSs supported by this queue */
8726 init_params->max_cos = fp->max_cos;
8727
51c1a580 8728 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
6383c0b3
AE
8729 fp->index, init_params->max_cos);
8730
8731 /* set the context pointers queue object */
a052997e 8732 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
65565884
MS
8733 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8734 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
a052997e 8735 ILT_PAGE_CIDS);
6383c0b3 8736 init_params->cxts[cos] =
a052997e
MS
8737 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8738 }
619c5cb6
VZ
8739}
8740
910cc727 8741static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
6383c0b3
AE
8742 struct bnx2x_queue_state_params *q_params,
8743 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8744 int tx_index, bool leading)
8745{
8746 memset(tx_only_params, 0, sizeof(*tx_only_params));
8747
8748 /* Set the command */
8749 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8750
8751 /* Set tx-only QUEUE flags: don't zero statistics */
8752 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8753
8754 /* choose the index of the cid to send the slow path on */
8755 tx_only_params->cid_index = tx_index;
8756
8757 /* Set general TX_ONLY_SETUP parameters */
8758 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8759
8760 /* Set Tx TX_ONLY_SETUP parameters */
8761 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8762
51c1a580
MS
8763 DP(NETIF_MSG_IFUP,
8764 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
6383c0b3
AE
8765 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8766 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8767 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8768
8769 /* send the ramrod */
8770 return bnx2x_queue_state_change(bp, q_params);
8771}
8772
619c5cb6
VZ
8773/**
8774 * bnx2x_setup_queue - setup queue
8775 *
8776 * @bp: driver handle
8777 * @fp: pointer to fastpath
8778 * @leading: is leading
8779 *
8780 * This function performs 2 steps in a Queue state machine
8781 * actually: 1) RESET->INIT 2) INIT->SETUP
8782 */
8783
8784int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8785 bool leading)
8786{
3b603066 8787 struct bnx2x_queue_state_params q_params = {NULL};
619c5cb6
VZ
8788 struct bnx2x_queue_setup_params *setup_params =
8789 &q_params.params.setup;
6383c0b3
AE
8790 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8791 &q_params.params.tx_only;
a2fbb9ea 8792 int rc;
6383c0b3
AE
8793 u8 tx_index;
8794
51c1a580 8795 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
a2fbb9ea 8796
ec6ba945
VZ
8797 /* reset IGU state skip FCoE L2 queue */
8798 if (!IS_FCOE_FP(fp))
8799 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
523224a3 8800 IGU_INT_ENABLE, 0);
a2fbb9ea 8801
15192a8c 8802 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
619c5cb6
VZ
8803 /* We want to wait for completion in this context */
8804 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
a2fbb9ea 8805
619c5cb6
VZ
8806 /* Prepare the INIT parameters */
8807 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
ec6ba945 8808
619c5cb6
VZ
8809 /* Set the command */
8810 q_params.cmd = BNX2X_Q_CMD_INIT;
8811
8812 /* Change the state to INIT */
8813 rc = bnx2x_queue_state_change(bp, &q_params);
8814 if (rc) {
6383c0b3 8815 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
619c5cb6
VZ
8816 return rc;
8817 }
ec6ba945 8818
51c1a580 8819 DP(NETIF_MSG_IFUP, "init complete\n");
6383c0b3 8820
619c5cb6
VZ
8821 /* Now move the Queue to the SETUP state... */
8822 memset(setup_params, 0, sizeof(*setup_params));
a2fbb9ea 8823
619c5cb6
VZ
8824 /* Set QUEUE flags */
8825 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
523224a3 8826
619c5cb6 8827 /* Set general SETUP parameters */
6383c0b3
AE
8828 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8829 FIRST_TX_COS_INDEX);
619c5cb6 8830
6383c0b3 8831 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
619c5cb6
VZ
8832 &setup_params->rxq_params);
8833
6383c0b3
AE
8834 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8835 FIRST_TX_COS_INDEX);
619c5cb6
VZ
8836
8837 /* Set the command */
8838 q_params.cmd = BNX2X_Q_CMD_SETUP;
8839
55c11941
MS
8840 if (IS_FCOE_FP(fp))
8841 bp->fcoe_init = true;
8842
619c5cb6
VZ
8843 /* Change the state to SETUP */
8844 rc = bnx2x_queue_state_change(bp, &q_params);
6383c0b3
AE
8845 if (rc) {
8846 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8847 return rc;
8848 }
8849
8850 /* loop through the relevant tx-only indices */
8851 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8852 tx_index < fp->max_cos;
8853 tx_index++) {
8854
8855 /* prepare and send tx-only ramrod*/
8856 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8857 tx_only_params, tx_index, leading);
8858 if (rc) {
8859 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8860 fp->index, tx_index);
8861 return rc;
8862 }
8863 }
523224a3 8864
34f80b04 8865 return rc;
a2fbb9ea
ET
8866}
8867
619c5cb6 8868static int bnx2x_stop_queue(struct bnx2x *bp, int index)
a2fbb9ea 8869{
619c5cb6 8870 struct bnx2x_fastpath *fp = &bp->fp[index];
6383c0b3 8871 struct bnx2x_fp_txdata *txdata;
3b603066 8872 struct bnx2x_queue_state_params q_params = {NULL};
6383c0b3
AE
8873 int rc, tx_index;
8874
51c1a580 8875 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
a2fbb9ea 8876
15192a8c 8877 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
619c5cb6
VZ
8878 /* We want to wait for completion in this context */
8879 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
a2fbb9ea 8880
6383c0b3
AE
8881 /* close tx-only connections */
8882 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8883 tx_index < fp->max_cos;
8884 tx_index++){
8885
8886 /* ascertain this is a normal queue*/
65565884 8887 txdata = fp->txdata_ptr[tx_index];
6383c0b3 8888
51c1a580 8889 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
6383c0b3
AE
8890 txdata->txq_index);
8891
8892 /* send halt terminate on tx-only connection */
8893 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8894 memset(&q_params.params.terminate, 0,
8895 sizeof(q_params.params.terminate));
8896 q_params.params.terminate.cid_index = tx_index;
8897
8898 rc = bnx2x_queue_state_change(bp, &q_params);
8899 if (rc)
8900 return rc;
8901
8902 /* send halt terminate on tx-only connection */
8903 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8904 memset(&q_params.params.cfc_del, 0,
8905 sizeof(q_params.params.cfc_del));
8906 q_params.params.cfc_del.cid_index = tx_index;
8907 rc = bnx2x_queue_state_change(bp, &q_params);
8908 if (rc)
8909 return rc;
8910 }
8911 /* Stop the primary connection: */
8912 /* ...halt the connection */
619c5cb6
VZ
8913 q_params.cmd = BNX2X_Q_CMD_HALT;
8914 rc = bnx2x_queue_state_change(bp, &q_params);
8915 if (rc)
da5a662a 8916 return rc;
a2fbb9ea 8917
6383c0b3 8918 /* ...terminate the connection */
619c5cb6 8919 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
6383c0b3
AE
8920 memset(&q_params.params.terminate, 0,
8921 sizeof(q_params.params.terminate));
8922 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
619c5cb6
VZ
8923 rc = bnx2x_queue_state_change(bp, &q_params);
8924 if (rc)
523224a3 8925 return rc;
6383c0b3 8926 /* ...delete cfc entry */
619c5cb6 8927 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
6383c0b3
AE
8928 memset(&q_params.params.cfc_del, 0,
8929 sizeof(q_params.params.cfc_del));
8930 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
619c5cb6 8931 return bnx2x_queue_state_change(bp, &q_params);
523224a3
DK
8932}
8933
34f80b04
EG
8934static void bnx2x_reset_func(struct bnx2x *bp)
8935{
8936 int port = BP_PORT(bp);
8937 int func = BP_FUNC(bp);
f2e0899f 8938 int i;
523224a3
DK
8939
8940 /* Disable the function in the FW */
8941 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8942 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8943 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8944 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8945
8946 /* FP SBs */
ec6ba945 8947 for_each_eth_queue(bp, i) {
523224a3 8948 struct bnx2x_fastpath *fp = &bp->fp[i];
619c5cb6 8949 REG_WR8(bp, BAR_CSTRORM_INTMEM +
6383c0b3
AE
8950 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8951 SB_DISABLED);
523224a3
DK
8952 }
8953
55c11941
MS
8954 if (CNIC_LOADED(bp))
8955 /* CNIC SB */
8956 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8957 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8958 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8959
523224a3 8960 /* SP SB */
619c5cb6 8961 REG_WR8(bp, BAR_CSTRORM_INTMEM +
2de67439
YM
8962 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8963 SB_DISABLED);
523224a3
DK
8964
8965 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8966 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8967 0);
34f80b04
EG
8968
8969 /* Configure IGU */
f2e0899f
DK
8970 if (bp->common.int_block == INT_BLOCK_HC) {
8971 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8972 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8973 } else {
8974 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8975 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8976 }
34f80b04 8977
55c11941
MS
8978 if (CNIC_LOADED(bp)) {
8979 /* Disable Timer scan */
8980 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8981 /*
8982 * Wait for at least 10ms and up to 2 second for the timers
8983 * scan to complete
8984 */
8985 for (i = 0; i < 200; i++) {
639d65b8 8986 usleep_range(10000, 20000);
55c11941
MS
8987 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8988 break;
8989 }
37b091ba 8990 }
34f80b04 8991 /* Clear ILT */
f2e0899f
DK
8992 bnx2x_clear_func_ilt(bp, func);
8993
8994 /* Timers workaround bug for E2: if this is vnic-3,
8995 * we need to set the entire ilt range for this timers.
8996 */
619c5cb6 8997 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
f2e0899f
DK
8998 struct ilt_client_info ilt_cli;
8999 /* use dummy TM client */
9000 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
9001 ilt_cli.start = 0;
9002 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
9003 ilt_cli.client_num = ILT_CLIENT_TM;
9004
9005 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
9006 }
9007
9008 /* this assumes that reset_port() called before reset_func()*/
619c5cb6 9009 if (!CHIP_IS_E1x(bp))
f2e0899f 9010 bnx2x_pf_disable(bp);
523224a3
DK
9011
9012 bp->dmae_ready = 0;
34f80b04
EG
9013}
9014
9015static void bnx2x_reset_port(struct bnx2x *bp)
9016{
9017 int port = BP_PORT(bp);
9018 u32 val;
9019
619c5cb6
VZ
9020 /* Reset physical Link */
9021 bnx2x__link_reset(bp);
9022
34f80b04
EG
9023 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
9024
9025 /* Do not rcv packets to BRB */
9026 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
9027 /* Do not direct rcv packets that are not for MCP to the BRB */
9028 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
9029 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
9030
9031 /* Configure AEU */
9032 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
9033
9034 msleep(100);
9035 /* Check for BRB port occupancy */
9036 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
9037 if (val)
9038 DP(NETIF_MSG_IFDOWN,
33471629 9039 "BRB1 is not empty %d blocks are occupied\n", val);
34f80b04
EG
9040
9041 /* TODO: Close Doorbell port? */
9042}
9043
1191cb83 9044static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
34f80b04 9045{
3b603066 9046 struct bnx2x_func_state_params func_params = {NULL};
34f80b04 9047
619c5cb6
VZ
9048 /* Prepare parameters for function state transitions */
9049 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
34f80b04 9050
619c5cb6
VZ
9051 func_params.f_obj = &bp->func_obj;
9052 func_params.cmd = BNX2X_F_CMD_HW_RESET;
34f80b04 9053
619c5cb6 9054 func_params.params.hw_init.load_phase = load_code;
49d66772 9055
619c5cb6 9056 return bnx2x_func_state_change(bp, &func_params);
34f80b04
EG
9057}
9058
1191cb83 9059static int bnx2x_func_stop(struct bnx2x *bp)
ec6ba945 9060{
3b603066 9061 struct bnx2x_func_state_params func_params = {NULL};
619c5cb6 9062 int rc;
228241eb 9063
619c5cb6
VZ
9064 /* Prepare parameters for function state transitions */
9065 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
9066 func_params.f_obj = &bp->func_obj;
9067 func_params.cmd = BNX2X_F_CMD_STOP;
da5a662a 9068
619c5cb6
VZ
9069 /*
9070 * Try to stop the function the 'good way'. If fails (in case
9071 * of a parity error during bnx2x_chip_cleanup()) and we are
9072 * not in a debug mode, perform a state transaction in order to
9073 * enable further HW_RESET transaction.
9074 */
9075 rc = bnx2x_func_state_change(bp, &func_params);
9076 if (rc) {
34f80b04 9077#ifdef BNX2X_STOP_ON_ERROR
619c5cb6 9078 return rc;
34f80b04 9079#else
51c1a580 9080 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
619c5cb6
VZ
9081 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
9082 return bnx2x_func_state_change(bp, &func_params);
34f80b04 9083#endif
228241eb 9084 }
a2fbb9ea 9085
619c5cb6
VZ
9086 return 0;
9087}
523224a3 9088
619c5cb6
VZ
9089/**
9090 * bnx2x_send_unload_req - request unload mode from the MCP.
9091 *
9092 * @bp: driver handle
9093 * @unload_mode: requested function's unload mode
9094 *
9095 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
9096 */
9097u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
9098{
9099 u32 reset_code = 0;
9100 int port = BP_PORT(bp);
3101c2bc 9101
619c5cb6 9102 /* Select the UNLOAD request mode */
65abd74d
YG
9103 if (unload_mode == UNLOAD_NORMAL)
9104 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
9105
7d0446c2 9106 else if (bp->flags & NO_WOL_FLAG)
65abd74d 9107 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
65abd74d 9108
7d0446c2 9109 else if (bp->wol) {
65abd74d
YG
9110 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
9111 u8 *mac_addr = bp->dev->dev_addr;
29ed74c3 9112 struct pci_dev *pdev = bp->pdev;
65abd74d 9113 u32 val;
f9977903
DK
9114 u16 pmc;
9115
65abd74d 9116 /* The mac address is written to entries 1-4 to
f9977903
DK
9117 * preserve entry 0 which is used by the PMF
9118 */
3395a033 9119 u8 entry = (BP_VN(bp) + 1)*8;
65abd74d
YG
9120
9121 val = (mac_addr[0] << 8) | mac_addr[1];
9122 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
9123
9124 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
9125 (mac_addr[4] << 8) | mac_addr[5];
9126 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
9127
f9977903 9128 /* Enable the PME and clear the status */
29ed74c3 9129 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
f9977903 9130 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
29ed74c3 9131 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
f9977903 9132
65abd74d
YG
9133 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
9134
9135 } else
9136 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
da5a662a 9137
619c5cb6
VZ
9138 /* Send the request to the MCP */
9139 if (!BP_NOMCP(bp))
9140 reset_code = bnx2x_fw_command(bp, reset_code, 0);
9141 else {
9142 int path = BP_PATH(bp);
9143
51c1a580 9144 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
a8f47eb7 9145 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
9146 bnx2x_load_count[path][2]);
9147 bnx2x_load_count[path][0]--;
9148 bnx2x_load_count[path][1 + port]--;
51c1a580 9149 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
a8f47eb7 9150 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
9151 bnx2x_load_count[path][2]);
9152 if (bnx2x_load_count[path][0] == 0)
619c5cb6 9153 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
a8f47eb7 9154 else if (bnx2x_load_count[path][1 + port] == 0)
619c5cb6
VZ
9155 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
9156 else
9157 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
9158 }
9159
9160 return reset_code;
9161}
9162
9163/**
9164 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
9165 *
9166 * @bp: driver handle
5d07d868 9167 * @keep_link: true iff link should be kept up
619c5cb6 9168 */
5d07d868 9169void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
619c5cb6 9170{
5d07d868
YM
9171 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
9172
619c5cb6
VZ
9173 /* Report UNLOAD_DONE to MCP */
9174 if (!BP_NOMCP(bp))
5d07d868 9175 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
619c5cb6
VZ
9176}
9177
1191cb83 9178static int bnx2x_func_wait_started(struct bnx2x *bp)
6debea87
DK
9179{
9180 int tout = 50;
9181 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
9182
9183 if (!bp->port.pmf)
9184 return 0;
9185
9186 /*
9187 * (assumption: No Attention from MCP at this stage)
16a5fd92 9188 * PMF probably in the middle of TX disable/enable transaction
6debea87 9189 * 1. Sync IRS for default SB
16a5fd92
YM
9190 * 2. Sync SP queue - this guarantees us that attention handling started
9191 * 3. Wait, that TX disable/enable transaction completes
6debea87 9192 *
16a5fd92
YM
9193 * 1+2 guarantee that if DCBx attention was scheduled it already changed
9194 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
9195 * received completion for the transaction the state is TX_STOPPED.
6debea87
DK
9196 * State will return to STARTED after completion of TX_STOPPED-->STARTED
9197 * transaction.
9198 */
9199
9200 /* make sure default SB ISR is done */
9201 if (msix)
9202 synchronize_irq(bp->msix_table[0].vector);
9203 else
9204 synchronize_irq(bp->pdev->irq);
9205
9206 flush_workqueue(bnx2x_wq);
370d4a26 9207 flush_workqueue(bnx2x_iov_wq);
6debea87
DK
9208
9209 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
9210 BNX2X_F_STATE_STARTED && tout--)
9211 msleep(20);
9212
9213 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
9214 BNX2X_F_STATE_STARTED) {
9215#ifdef BNX2X_STOP_ON_ERROR
51c1a580 9216 BNX2X_ERR("Wrong function state\n");
6debea87
DK
9217 return -EBUSY;
9218#else
9219 /*
9220 * Failed to complete the transaction in a "good way"
9221 * Force both transactions with CLR bit
9222 */
3b603066 9223 struct bnx2x_func_state_params func_params = {NULL};
6debea87 9224
51c1a580 9225 DP(NETIF_MSG_IFDOWN,
0c23ad37 9226 "Hmmm... Unexpected function state! Forcing STARTED-->TX_STOPPED-->STARTED\n");
6debea87
DK
9227
9228 func_params.f_obj = &bp->func_obj;
9229 __set_bit(RAMROD_DRV_CLR_ONLY,
9230 &func_params.ramrod_flags);
9231
9232 /* STARTED-->TX_ST0PPED */
9233 func_params.cmd = BNX2X_F_CMD_TX_STOP;
9234 bnx2x_func_state_change(bp, &func_params);
9235
9236 /* TX_ST0PPED-->STARTED */
9237 func_params.cmd = BNX2X_F_CMD_TX_START;
9238 return bnx2x_func_state_change(bp, &func_params);
9239#endif
9240 }
9241
9242 return 0;
9243}
9244
eeed018c
MK
9245static void bnx2x_disable_ptp(struct bnx2x *bp)
9246{
9247 int port = BP_PORT(bp);
9248
9249 /* Disable sending PTP packets to host */
9250 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
9251 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
9252
9253 /* Reset PTP event detection rules */
9254 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
9255 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
9256 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
9257 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
9258 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
9259 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
9260 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
9261 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
9262
9263 /* Disable the PTP feature */
9264 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
9265 NIG_REG_P0_PTP_EN, 0x0);
9266}
9267
9268/* Called during unload, to stop PTP-related stuff */
1444c301 9269static void bnx2x_stop_ptp(struct bnx2x *bp)
eeed018c
MK
9270{
9271 /* Cancel PTP work queue. Should be done after the Tx queues are
9272 * drained to prevent additional scheduling.
9273 */
9274 cancel_work_sync(&bp->ptp_task);
9275
9276 if (bp->ptp_tx_skb) {
9277 dev_kfree_skb_any(bp->ptp_tx_skb);
9278 bp->ptp_tx_skb = NULL;
9279 }
9280
9281 /* Disable PTP in HW */
9282 bnx2x_disable_ptp(bp);
9283
9284 DP(BNX2X_MSG_PTP, "PTP stop ended successfully\n");
9285}
9286
5d07d868 9287void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
619c5cb6
VZ
9288{
9289 int port = BP_PORT(bp);
6383c0b3
AE
9290 int i, rc = 0;
9291 u8 cos;
3b603066 9292 struct bnx2x_mcast_ramrod_params rparam = {NULL};
619c5cb6
VZ
9293 u32 reset_code;
9294
9295 /* Wait until tx fastpath tasks complete */
9296 for_each_tx_queue(bp, i) {
9297 struct bnx2x_fastpath *fp = &bp->fp[i];
9298
6383c0b3 9299 for_each_cos_in_tx_queue(fp, cos)
65565884 9300 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
619c5cb6
VZ
9301#ifdef BNX2X_STOP_ON_ERROR
9302 if (rc)
9303 return;
9304#endif
9305 }
9306
9307 /* Give HW time to discard old tx messages */
0926d499 9308 usleep_range(1000, 2000);
619c5cb6
VZ
9309
9310 /* Clean all ETH MACs */
15192a8c
BW
9311 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
9312 false);
619c5cb6
VZ
9313 if (rc < 0)
9314 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
9315
9316 /* Clean up UC list */
15192a8c 9317 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
619c5cb6
VZ
9318 true);
9319 if (rc < 0)
51c1a580
MS
9320 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
9321 rc);
619c5cb6
VZ
9322
9323 /* Disable LLH */
9324 if (!CHIP_IS_E1(bp))
9325 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
9326
9327 /* Set "drop all" (stop Rx).
9328 * We need to take a netif_addr_lock() here in order to prevent
9329 * a race between the completion code and this code.
9330 */
9331 netif_addr_lock_bh(bp->dev);
9332 /* Schedule the rx_mode command */
9333 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
9334 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
442866ff 9335 else if (bp->slowpath)
619c5cb6
VZ
9336 bnx2x_set_storm_rx_mode(bp);
9337
9338 /* Cleanup multicast configuration */
9339 rparam.mcast_obj = &bp->mcast_obj;
9340 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9341 if (rc < 0)
9342 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
9343
9344 netif_addr_unlock_bh(bp->dev);
9345
f1929b01 9346 bnx2x_iov_chip_cleanup(bp);
619c5cb6 9347
6debea87
DK
9348 /*
9349 * Send the UNLOAD_REQUEST to the MCP. This will return if
9350 * this function should perform FUNC, PORT or COMMON HW
9351 * reset.
9352 */
9353 reset_code = bnx2x_send_unload_req(bp, unload_mode);
9354
9355 /*
9356 * (assumption: No Attention from MCP at this stage)
16a5fd92 9357 * PMF probably in the middle of TX disable/enable transaction
6debea87
DK
9358 */
9359 rc = bnx2x_func_wait_started(bp);
9360 if (rc) {
9361 BNX2X_ERR("bnx2x_func_wait_started failed\n");
9362#ifdef BNX2X_STOP_ON_ERROR
9363 return;
9364#endif
9365 }
9366
34f80b04 9367 /* Close multi and leading connections
619c5cb6
VZ
9368 * Completions for ramrods are collected in a synchronous way
9369 */
55c11941 9370 for_each_eth_queue(bp, i)
619c5cb6 9371 if (bnx2x_stop_queue(bp, i))
523224a3
DK
9372#ifdef BNX2X_STOP_ON_ERROR
9373 return;
9374#else
228241eb 9375 goto unload_error;
523224a3 9376#endif
55c11941
MS
9377
9378 if (CNIC_LOADED(bp)) {
9379 for_each_cnic_queue(bp, i)
9380 if (bnx2x_stop_queue(bp, i))
9381#ifdef BNX2X_STOP_ON_ERROR
9382 return;
9383#else
9384 goto unload_error;
9385#endif
9386 }
9387
619c5cb6
VZ
9388 /* If SP settings didn't get completed so far - something
9389 * very wrong has happen.
9390 */
9391 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
9392 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
a2fbb9ea 9393
619c5cb6
VZ
9394#ifndef BNX2X_STOP_ON_ERROR
9395unload_error:
9396#endif
523224a3 9397 rc = bnx2x_func_stop(bp);
da5a662a 9398 if (rc) {
523224a3 9399 BNX2X_ERR("Function stop failed!\n");
da5a662a 9400#ifdef BNX2X_STOP_ON_ERROR
523224a3 9401 return;
523224a3 9402#endif
34f80b04 9403 }
a2fbb9ea 9404
eeed018c
MK
9405 /* stop_ptp should be after the Tx queues are drained to prevent
9406 * scheduling to the cancelled PTP work queue. It should also be after
9407 * function stop ramrod is sent, since as part of this ramrod FW access
9408 * PTP registers.
9409 */
d53c66a5
ED
9410 if (bp->flags & PTP_SUPPORTED)
9411 bnx2x_stop_ptp(bp);
eeed018c 9412
523224a3
DK
9413 /* Disable HW interrupts, NAPI */
9414 bnx2x_netif_stop(bp, 1);
26614ba5
MS
9415 /* Delete all NAPI objects */
9416 bnx2x_del_all_napi(bp);
55c11941
MS
9417 if (CNIC_LOADED(bp))
9418 bnx2x_del_all_napi_cnic(bp);
523224a3
DK
9419
9420 /* Release IRQs */
d6214d7a 9421 bnx2x_free_irq(bp);
523224a3 9422
b44e108b
GP
9423 /* Reset the chip, unless PCI function is offline. If we reach this
9424 * point following a PCI error handling, it means device is really
9425 * in a bad state and we're about to remove it, so reset the chip
9426 * is not a good idea.
9427 */
9428 if (!pci_channel_offline(bp->pdev)) {
9429 rc = bnx2x_reset_hw(bp, reset_code);
9430 if (rc)
9431 BNX2X_ERR("HW_RESET failed\n");
9432 }
a2fbb9ea 9433
619c5cb6 9434 /* Report UNLOAD_DONE to MCP */
5d07d868 9435 bnx2x_send_unload_done(bp, keep_link);
72fd0718
VZ
9436}
9437
9f6c9258 9438void bnx2x_disable_close_the_gate(struct bnx2x *bp)
72fd0718
VZ
9439{
9440 u32 val;
9441
51c1a580 9442 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
72fd0718
VZ
9443
9444 if (CHIP_IS_E1(bp)) {
9445 int port = BP_PORT(bp);
9446 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9447 MISC_REG_AEU_MASK_ATTN_FUNC_0;
9448
9449 val = REG_RD(bp, addr);
9450 val &= ~(0x300);
9451 REG_WR(bp, addr, val);
619c5cb6 9452 } else {
72fd0718
VZ
9453 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
9454 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
9455 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
9456 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
9457 }
9458}
9459
72fd0718
VZ
9460/* Close gates #2, #3 and #4: */
9461static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
9462{
c9ee9206 9463 u32 val;
72fd0718
VZ
9464
9465 /* Gates #2 and #4a are closed/opened for "not E1" only */
9466 if (!CHIP_IS_E1(bp)) {
9467 /* #4 */
c9ee9206 9468 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
72fd0718 9469 /* #2 */
c9ee9206 9470 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
72fd0718
VZ
9471 }
9472
9473 /* #3 */
c9ee9206
VZ
9474 if (CHIP_IS_E1x(bp)) {
9475 /* Prevent interrupts from HC on both ports */
9476 val = REG_RD(bp, HC_REG_CONFIG_1);
9477 REG_WR(bp, HC_REG_CONFIG_1,
9478 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9479 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9480
9481 val = REG_RD(bp, HC_REG_CONFIG_0);
9482 REG_WR(bp, HC_REG_CONFIG_0,
9483 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9484 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9485 } else {
d82603c6 9486 /* Prevent incoming interrupts in IGU */
c9ee9206
VZ
9487 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9488
9489 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9490 (!close) ?
9491 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9492 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9493 }
72fd0718 9494
51c1a580 9495 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
72fd0718
VZ
9496 close ? "closing" : "opening");
9497 mmiowb();
9498}
9499
9500#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9501
9502static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9503{
9504 /* Do some magic... */
9505 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9506 *magic_val = val & SHARED_MF_CLP_MAGIC;
9507 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9508}
9509
e8920674
DK
9510/**
9511 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
72fd0718 9512 *
e8920674
DK
9513 * @bp: driver handle
9514 * @magic_val: old value of the `magic' bit.
72fd0718
VZ
9515 */
9516static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9517{
9518 /* Restore the `magic' bit value... */
72fd0718
VZ
9519 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9520 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9521 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9522}
9523
f85582f8 9524/**
e8920674 9525 * bnx2x_reset_mcp_prep - prepare for MCP reset.
72fd0718 9526 *
e8920674
DK
9527 * @bp: driver handle
9528 * @magic_val: old value of 'magic' bit.
9529 *
9530 * Takes care of CLP configurations.
72fd0718
VZ
9531 */
9532static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9533{
9534 u32 shmem;
9535 u32 validity_offset;
9536
51c1a580 9537 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
72fd0718
VZ
9538
9539 /* Set `magic' bit in order to save MF config */
9540 if (!CHIP_IS_E1(bp))
9541 bnx2x_clp_reset_prep(bp, magic_val);
9542
9543 /* Get shmem offset */
9544 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
c55e771b
BW
9545 validity_offset =
9546 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
72fd0718
VZ
9547
9548 /* Clear validity map flags */
9549 if (shmem > 0)
9550 REG_WR(bp, shmem + validity_offset, 0);
9551}
9552
9553#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9554#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9555
e8920674
DK
9556/**
9557 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
72fd0718 9558 *
e8920674 9559 * @bp: driver handle
72fd0718 9560 */
1191cb83 9561static void bnx2x_mcp_wait_one(struct bnx2x *bp)
72fd0718
VZ
9562{
9563 /* special handling for emulation and FPGA,
9564 wait 10 times longer */
9565 if (CHIP_REV_IS_SLOW(bp))
9566 msleep(MCP_ONE_TIMEOUT*10);
9567 else
9568 msleep(MCP_ONE_TIMEOUT);
9569}
9570
1b6e2ceb
DK
9571/*
9572 * initializes bp->common.shmem_base and waits for validity signature to appear
9573 */
9574static int bnx2x_init_shmem(struct bnx2x *bp)
72fd0718 9575{
1b6e2ceb
DK
9576 int cnt = 0;
9577 u32 val = 0;
72fd0718 9578
1b6e2ceb
DK
9579 do {
9580 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9581 if (bp->common.shmem_base) {
9582 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9583 if (val & SHR_MEM_VALIDITY_MB)
9584 return 0;
9585 }
72fd0718 9586
1b6e2ceb 9587 bnx2x_mcp_wait_one(bp);
72fd0718 9588
1b6e2ceb 9589 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
72fd0718 9590
1b6e2ceb 9591 BNX2X_ERR("BAD MCP validity signature\n");
72fd0718 9592
1b6e2ceb
DK
9593 return -ENODEV;
9594}
72fd0718 9595
1b6e2ceb
DK
9596static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9597{
9598 int rc = bnx2x_init_shmem(bp);
72fd0718 9599
72fd0718
VZ
9600 /* Restore the `magic' bit value */
9601 if (!CHIP_IS_E1(bp))
9602 bnx2x_clp_reset_done(bp, magic_val);
9603
9604 return rc;
9605}
9606
9607static void bnx2x_pxp_prep(struct bnx2x *bp)
9608{
9609 if (!CHIP_IS_E1(bp)) {
9610 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9611 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
72fd0718
VZ
9612 mmiowb();
9613 }
9614}
9615
9616/*
9617 * Reset the whole chip except for:
9618 * - PCIE core
9619 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9620 * one reset bit)
9621 * - IGU
9622 * - MISC (including AEU)
9623 * - GRC
9624 * - RBCN, RBCP
9625 */
c9ee9206 9626static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
72fd0718
VZ
9627{
9628 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
8736c826 9629 u32 global_bits2, stay_reset2;
c9ee9206
VZ
9630
9631 /*
9632 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9633 * (per chip) blocks.
9634 */
9635 global_bits2 =
9636 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9637 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
72fd0718 9638
c55e771b
BW
9639 /* Don't reset the following blocks.
9640 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9641 * reset, as in 4 port device they might still be owned
9642 * by the MCP (there is only one leader per path).
9643 */
72fd0718
VZ
9644 not_reset_mask1 =
9645 MISC_REGISTERS_RESET_REG_1_RST_HC |
9646 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9647 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9648
9649 not_reset_mask2 =
c9ee9206 9650 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
72fd0718
VZ
9651 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9652 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9653 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9654 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9655 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9656 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
8736c826
VZ
9657 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9658 MISC_REGISTERS_RESET_REG_2_RST_ATC |
c55e771b
BW
9659 MISC_REGISTERS_RESET_REG_2_PGLC |
9660 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9661 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9662 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9663 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9664 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9665 MISC_REGISTERS_RESET_REG_2_UMAC1;
72fd0718 9666
8736c826
VZ
9667 /*
9668 * Keep the following blocks in reset:
9669 * - all xxMACs are handled by the bnx2x_link code.
9670 */
9671 stay_reset2 =
8736c826
VZ
9672 MISC_REGISTERS_RESET_REG_2_XMAC |
9673 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9674
9675 /* Full reset masks according to the chip */
72fd0718
VZ
9676 reset_mask1 = 0xffffffff;
9677
9678 if (CHIP_IS_E1(bp))
9679 reset_mask2 = 0xffff;
8736c826 9680 else if (CHIP_IS_E1H(bp))
72fd0718 9681 reset_mask2 = 0x1ffff;
8736c826
VZ
9682 else if (CHIP_IS_E2(bp))
9683 reset_mask2 = 0xfffff;
9684 else /* CHIP_IS_E3 */
9685 reset_mask2 = 0x3ffffff;
c9ee9206
VZ
9686
9687 /* Don't reset global blocks unless we need to */
9688 if (!global)
9689 reset_mask2 &= ~global_bits2;
9690
9691 /*
9692 * In case of attention in the QM, we need to reset PXP
9693 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9694 * because otherwise QM reset would release 'close the gates' shortly
9695 * before resetting the PXP, then the PSWRQ would send a write
9696 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9697 * read the payload data from PSWWR, but PSWWR would not
9698 * respond. The write queue in PGLUE would stuck, dmae commands
9699 * would not return. Therefore it's important to reset the second
9700 * reset register (containing the
9701 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9702 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9703 * bit).
9704 */
72fd0718
VZ
9705 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9706 reset_mask2 & (~not_reset_mask2));
9707
c9ee9206
VZ
9708 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9709 reset_mask1 & (~not_reset_mask1));
9710
72fd0718
VZ
9711 barrier();
9712 mmiowb();
9713
8736c826
VZ
9714 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9715 reset_mask2 & (~stay_reset2));
9716
9717 barrier();
9718 mmiowb();
9719
c9ee9206 9720 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
72fd0718
VZ
9721 mmiowb();
9722}
9723
c9ee9206
VZ
9724/**
9725 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9726 * It should get cleared in no more than 1s.
9727 *
9728 * @bp: driver handle
9729 *
9730 * It should get cleared in no more than 1s. Returns 0 if
9731 * pending writes bit gets cleared.
9732 */
9733static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9734{
9735 u32 cnt = 1000;
9736 u32 pend_bits = 0;
9737
9738 do {
9739 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9740
9741 if (pend_bits == 0)
9742 break;
9743
0926d499 9744 usleep_range(1000, 2000);
c9ee9206
VZ
9745 } while (cnt-- > 0);
9746
9747 if (cnt <= 0) {
9748 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9749 pend_bits);
9750 return -EBUSY;
9751 }
9752
9753 return 0;
9754}
9755
9756static int bnx2x_process_kill(struct bnx2x *bp, bool global)
72fd0718
VZ
9757{
9758 int cnt = 1000;
9759 u32 val = 0;
9760 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
2de67439 9761 u32 tags_63_32 = 0;
72fd0718
VZ
9762
9763 /* Empty the Tetris buffer, wait for 1s */
9764 do {
9765 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9766 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9767 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9768 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9769 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
c55e771b
BW
9770 if (CHIP_IS_E3(bp))
9771 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9772
72fd0718
VZ
9773 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9774 ((port_is_idle_0 & 0x1) == 0x1) &&
9775 ((port_is_idle_1 & 0x1) == 0x1) &&
c55e771b
BW
9776 (pgl_exp_rom2 == 0xffffffff) &&
9777 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
72fd0718 9778 break;
0926d499 9779 usleep_range(1000, 2000);
72fd0718
VZ
9780 } while (cnt-- > 0);
9781
9782 if (cnt <= 0) {
51c1a580
MS
9783 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9784 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
72fd0718
VZ
9785 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9786 pgl_exp_rom2);
9787 return -EAGAIN;
9788 }
9789
9790 barrier();
9791
9792 /* Close gates #2, #3 and #4 */
9793 bnx2x_set_234_gates(bp, true);
9794
c9ee9206
VZ
9795 /* Poll for IGU VQs for 57712 and newer chips */
9796 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9797 return -EAGAIN;
9798
72fd0718
VZ
9799 /* TBD: Indicate that "process kill" is in progress to MCP */
9800
9801 /* Clear "unprepared" bit */
9802 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9803 barrier();
9804
9805 /* Make sure all is written to the chip before the reset */
9806 mmiowb();
9807
9808 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9809 * PSWHST, GRC and PSWRD Tetris buffer.
9810 */
0926d499 9811 usleep_range(1000, 2000);
72fd0718
VZ
9812
9813 /* Prepare to chip reset: */
9814 /* MCP */
c9ee9206
VZ
9815 if (global)
9816 bnx2x_reset_mcp_prep(bp, &val);
72fd0718
VZ
9817
9818 /* PXP */
9819 bnx2x_pxp_prep(bp);
9820 barrier();
9821
9822 /* reset the chip */
c9ee9206 9823 bnx2x_process_kill_chip_reset(bp, global);
72fd0718
VZ
9824 barrier();
9825
9dcd9acd
DK
9826 /* clear errors in PGB */
9827 if (!CHIP_IS_E1x(bp))
9828 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9829
72fd0718
VZ
9830 /* Recover after reset: */
9831 /* MCP */
c9ee9206 9832 if (global && bnx2x_reset_mcp_comp(bp, val))
72fd0718
VZ
9833 return -EAGAIN;
9834
c9ee9206
VZ
9835 /* TBD: Add resetting the NO_MCP mode DB here */
9836
72fd0718
VZ
9837 /* Open the gates #2, #3 and #4 */
9838 bnx2x_set_234_gates(bp, false);
9839
9840 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9841 * reset state, re-enable attentions. */
9842
a2fbb9ea
ET
9843 return 0;
9844}
9845
910cc727 9846static int bnx2x_leader_reset(struct bnx2x *bp)
72fd0718
VZ
9847{
9848 int rc = 0;
c9ee9206 9849 bool global = bnx2x_reset_is_global(bp);
95c6c616
AE
9850 u32 load_code;
9851
9852 /* if not going to reset MCP - load "fake" driver to reset HW while
9853 * driver is owner of the HW
9854 */
9855 if (!global && !BP_NOMCP(bp)) {
5d07d868
YM
9856 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9857 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
95c6c616
AE
9858 if (!load_code) {
9859 BNX2X_ERR("MCP response failure, aborting\n");
9860 rc = -EAGAIN;
9861 goto exit_leader_reset;
9862 }
9863 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9864 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9865 BNX2X_ERR("MCP unexpected resp, aborting\n");
9866 rc = -EAGAIN;
9867 goto exit_leader_reset2;
9868 }
9869 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9870 if (!load_code) {
9871 BNX2X_ERR("MCP response failure, aborting\n");
9872 rc = -EAGAIN;
9873 goto exit_leader_reset2;
9874 }
9875 }
c9ee9206 9876
72fd0718 9877 /* Try to recover after the failure */
c9ee9206 9878 if (bnx2x_process_kill(bp, global)) {
51c1a580
MS
9879 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9880 BP_PATH(bp));
72fd0718 9881 rc = -EAGAIN;
95c6c616 9882 goto exit_leader_reset2;
72fd0718
VZ
9883 }
9884
c9ee9206
VZ
9885 /*
9886 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9887 * state.
9888 */
72fd0718 9889 bnx2x_set_reset_done(bp);
c9ee9206
VZ
9890 if (global)
9891 bnx2x_clear_reset_global(bp);
72fd0718 9892
95c6c616
AE
9893exit_leader_reset2:
9894 /* unload "fake driver" if it was loaded */
9895 if (!global && !BP_NOMCP(bp)) {
9896 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9897 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9898 }
72fd0718
VZ
9899exit_leader_reset:
9900 bp->is_leader = 0;
c9ee9206
VZ
9901 bnx2x_release_leader_lock(bp);
9902 smp_mb();
72fd0718
VZ
9903 return rc;
9904}
9905
1191cb83 9906static void bnx2x_recovery_failed(struct bnx2x *bp)
c9ee9206
VZ
9907{
9908 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9909
9910 /* Disconnect this device */
9911 netif_device_detach(bp->dev);
9912
9913 /*
9914 * Block ifup for all function on this engine until "process kill"
9915 * or power cycle.
9916 */
9917 bnx2x_set_reset_in_progress(bp);
9918
9919 /* Shut down the power */
9920 bnx2x_set_power_state(bp, PCI_D3hot);
9921
9922 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9923
9924 smp_mb();
9925}
9926
9927/*
9928 * Assumption: runs under rtnl lock. This together with the fact
6383c0b3 9929 * that it's called only from bnx2x_sp_rtnl() ensure that it
72fd0718
VZ
9930 * will never be called when netif_running(bp->dev) is false.
9931 */
9932static void bnx2x_parity_recover(struct bnx2x *bp)
9933{
c9ee9206 9934 bool global = false;
7a752993 9935 u32 error_recovered, error_unrecovered;
95c6c616 9936 bool is_parity;
c9ee9206 9937
72fd0718
VZ
9938 DP(NETIF_MSG_HW, "Handling parity\n");
9939 while (1) {
9940 switch (bp->recovery_state) {
9941 case BNX2X_RECOVERY_INIT:
9942 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
95c6c616
AE
9943 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9944 WARN_ON(!is_parity);
c9ee9206 9945
72fd0718 9946 /* Try to get a LEADER_LOCK HW lock */
c9ee9206
VZ
9947 if (bnx2x_trylock_leader_lock(bp)) {
9948 bnx2x_set_reset_in_progress(bp);
9949 /*
9950 * Check if there is a global attention and if
9951 * there was a global attention, set the global
9952 * reset bit.
9953 */
9954
9955 if (global)
9956 bnx2x_set_reset_global(bp);
9957
72fd0718 9958 bp->is_leader = 1;
c9ee9206 9959 }
72fd0718
VZ
9960
9961 /* Stop the driver */
9962 /* If interface has been removed - break */
5d07d868 9963 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
72fd0718
VZ
9964 return;
9965
9966 bp->recovery_state = BNX2X_RECOVERY_WAIT;
c9ee9206 9967
c9ee9206
VZ
9968 /* Ensure "is_leader", MCP command sequence and
9969 * "recovery_state" update values are seen on other
9970 * CPUs.
72fd0718 9971 */
c9ee9206 9972 smp_mb();
72fd0718
VZ
9973 break;
9974
9975 case BNX2X_RECOVERY_WAIT:
9976 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9977 if (bp->is_leader) {
c9ee9206 9978 int other_engine = BP_PATH(bp) ? 0 : 1;
889b9af3
AE
9979 bool other_load_status =
9980 bnx2x_get_load_status(bp, other_engine);
9981 bool load_status =
9982 bnx2x_get_load_status(bp, BP_PATH(bp));
c9ee9206
VZ
9983 global = bnx2x_reset_is_global(bp);
9984
9985 /*
9986 * In case of a parity in a global block, let
9987 * the first leader that performs a
9988 * leader_reset() reset the global blocks in
9989 * order to clear global attentions. Otherwise
16a5fd92 9990 * the gates will remain closed for that
c9ee9206
VZ
9991 * engine.
9992 */
889b9af3
AE
9993 if (load_status ||
9994 (global && other_load_status)) {
72fd0718
VZ
9995 /* Wait until all other functions get
9996 * down.
9997 */
7be08a72 9998 schedule_delayed_work(&bp->sp_rtnl_task,
72fd0718
VZ
9999 HZ/10);
10000 return;
10001 } else {
10002 /* If all other functions got down -
10003 * try to bring the chip back to
10004 * normal. In any case it's an exit
10005 * point for a leader.
10006 */
c9ee9206
VZ
10007 if (bnx2x_leader_reset(bp)) {
10008 bnx2x_recovery_failed(bp);
72fd0718
VZ
10009 return;
10010 }
10011
c9ee9206
VZ
10012 /* If we are here, means that the
10013 * leader has succeeded and doesn't
10014 * want to be a leader any more. Try
10015 * to continue as a none-leader.
10016 */
10017 break;
72fd0718
VZ
10018 }
10019 } else { /* non-leader */
c9ee9206 10020 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
72fd0718
VZ
10021 /* Try to get a LEADER_LOCK HW lock as
10022 * long as a former leader may have
10023 * been unloaded by the user or
10024 * released a leadership by another
10025 * reason.
10026 */
c9ee9206 10027 if (bnx2x_trylock_leader_lock(bp)) {
72fd0718
VZ
10028 /* I'm a leader now! Restart a
10029 * switch case.
10030 */
10031 bp->is_leader = 1;
10032 break;
10033 }
10034
7be08a72 10035 schedule_delayed_work(&bp->sp_rtnl_task,
72fd0718
VZ
10036 HZ/10);
10037 return;
10038
c9ee9206
VZ
10039 } else {
10040 /*
10041 * If there was a global attention, wait
10042 * for it to be cleared.
10043 */
10044 if (bnx2x_reset_is_global(bp)) {
10045 schedule_delayed_work(
7be08a72
AE
10046 &bp->sp_rtnl_task,
10047 HZ/10);
c9ee9206
VZ
10048 return;
10049 }
10050
7a752993
AE
10051 error_recovered =
10052 bp->eth_stats.recoverable_error;
10053 error_unrecovered =
10054 bp->eth_stats.unrecoverable_error;
95c6c616
AE
10055 bp->recovery_state =
10056 BNX2X_RECOVERY_NIC_LOADING;
10057 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
7a752993 10058 error_unrecovered++;
95c6c616 10059 netdev_err(bp->dev,
51c1a580 10060 "Recovery failed. Power cycle needed\n");
95c6c616
AE
10061 /* Disconnect this device */
10062 netif_device_detach(bp->dev);
10063 /* Shut down the power */
10064 bnx2x_set_power_state(
10065 bp, PCI_D3hot);
10066 smp_mb();
10067 } else {
c9ee9206
VZ
10068 bp->recovery_state =
10069 BNX2X_RECOVERY_DONE;
7a752993 10070 error_recovered++;
c9ee9206
VZ
10071 smp_mb();
10072 }
7a752993
AE
10073 bp->eth_stats.recoverable_error =
10074 error_recovered;
10075 bp->eth_stats.unrecoverable_error =
10076 error_unrecovered;
c9ee9206 10077
72fd0718
VZ
10078 return;
10079 }
10080 }
10081 default:
10082 return;
10083 }
10084 }
10085}
10086
883ce97d 10087static int bnx2x_udp_port_update(struct bnx2x *bp)
f34fa14c
RB
10088{
10089 struct bnx2x_func_switch_update_params *switch_update_params;
10090 struct bnx2x_func_state_params func_params = {NULL};
883ce97d
YM
10091 struct bnx2x_udp_tunnel *udp_tunnel;
10092 u16 vxlan_port = 0, geneve_port = 0;
f34fa14c
RB
10093 int rc;
10094
10095 switch_update_params = &func_params.params.switch_update;
10096
10097 /* Prepare parameters for function state transitions */
10098 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
10099 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
10100
10101 func_params.f_obj = &bp->func_obj;
10102 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
10103
10104 /* Function parameters */
10105 __set_bit(BNX2X_F_UPDATE_TUNNEL_CFG_CHNG,
10106 &switch_update_params->changes);
883ce97d
YM
10107
10108 if (bp->udp_tunnel_ports[BNX2X_UDP_PORT_GENEVE].count) {
10109 udp_tunnel = &bp->udp_tunnel_ports[BNX2X_UDP_PORT_GENEVE];
10110 geneve_port = udp_tunnel->dst_port;
10111 switch_update_params->geneve_dst_port = geneve_port;
10112 }
10113
10114 if (bp->udp_tunnel_ports[BNX2X_UDP_PORT_VXLAN].count) {
10115 udp_tunnel = &bp->udp_tunnel_ports[BNX2X_UDP_PORT_VXLAN];
10116 vxlan_port = udp_tunnel->dst_port;
10117 switch_update_params->vxlan_dst_port = vxlan_port;
10118 }
10119
10120 /* Re-enable inner-rss for the offloaded UDP tunnels */
10121 __set_bit(BNX2X_F_UPDATE_TUNNEL_INNER_RSS,
10122 &switch_update_params->changes);
10123
f34fa14c
RB
10124 rc = bnx2x_func_state_change(bp, &func_params);
10125 if (rc)
883ce97d
YM
10126 BNX2X_ERR("failed to set UDP dst port to %04x %04x (rc = 0x%x)\n",
10127 vxlan_port, geneve_port, rc);
10128 else
10129 DP(BNX2X_MSG_SP,
10130 "Configured UDP ports: Vxlan [%04x] Geneve [%04x]\n",
10131 vxlan_port, geneve_port);
10132
f34fa14c
RB
10133 return rc;
10134}
10135
883ce97d
YM
10136static void __bnx2x_add_udp_port(struct bnx2x *bp, u16 port,
10137 enum bnx2x_udp_port_type type)
f34fa14c 10138{
883ce97d
YM
10139 struct bnx2x_udp_tunnel *udp_port = &bp->udp_tunnel_ports[type];
10140
360d9df2 10141 if (!netif_running(bp->dev) || !IS_PF(bp) || CHIP_IS_E1x(bp))
883ce97d
YM
10142 return;
10143
10144 if (udp_port->count && udp_port->dst_port == port) {
10145 udp_port->count++;
f34fa14c 10146 return;
883ce97d 10147 }
f34fa14c 10148
883ce97d
YM
10149 if (udp_port->count) {
10150 DP(BNX2X_MSG_SP,
10151 "UDP tunnel [%d] - destination port limit reached\n",
10152 type);
ac7eccd4
JB
10153 return;
10154 }
10155
883ce97d
YM
10156 udp_port->dst_port = port;
10157 udp_port->count = 1;
10158 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_CHANGE_UDP_PORT, 0);
10159}
10160
10161static void __bnx2x_del_udp_port(struct bnx2x *bp, u16 port,
10162 enum bnx2x_udp_port_type type)
10163{
10164 struct bnx2x_udp_tunnel *udp_port = &bp->udp_tunnel_ports[type];
10165
360d9df2 10166 if (!IS_PF(bp) || CHIP_IS_E1x(bp))
883ce97d
YM
10167 return;
10168
10169 if (!udp_port->count || udp_port->dst_port != port) {
10170 DP(BNX2X_MSG_SP, "Invalid UDP tunnel [%d] port\n",
10171 type);
f34fa14c
RB
10172 return;
10173 }
10174
883ce97d
YM
10175 /* Remove reference, and make certain it's no longer in use */
10176 udp_port->count--;
10177 if (udp_port->count)
10178 return;
10179 udp_port->dst_port = 0;
10180
10181 if (netif_running(bp->dev))
10182 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_CHANGE_UDP_PORT, 0);
10183 else
10184 DP(BNX2X_MSG_SP, "Deleted UDP tunnel [%d] port %d\n",
10185 type, port);
f34fa14c 10186}
883ce97d 10187
6b352912
AD
10188static void bnx2x_udp_tunnel_add(struct net_device *netdev,
10189 struct udp_tunnel_info *ti)
883ce97d
YM
10190{
10191 struct bnx2x *bp = netdev_priv(netdev);
6b352912 10192 u16 t_port = ntohs(ti->port);
883ce97d 10193
6b352912
AD
10194 switch (ti->type) {
10195 case UDP_TUNNEL_TYPE_VXLAN:
10196 __bnx2x_add_udp_port(bp, t_port, BNX2X_UDP_PORT_VXLAN);
10197 break;
10198 case UDP_TUNNEL_TYPE_GENEVE:
10199 __bnx2x_add_udp_port(bp, t_port, BNX2X_UDP_PORT_GENEVE);
10200 break;
10201 default:
10202 break;
10203 }
f34fa14c
RB
10204}
10205
6b352912
AD
10206static void bnx2x_udp_tunnel_del(struct net_device *netdev,
10207 struct udp_tunnel_info *ti)
f34fa14c
RB
10208{
10209 struct bnx2x *bp = netdev_priv(netdev);
6b352912 10210 u16 t_port = ntohs(ti->port);
f34fa14c 10211
6b352912
AD
10212 switch (ti->type) {
10213 case UDP_TUNNEL_TYPE_VXLAN:
10214 __bnx2x_del_udp_port(bp, t_port, BNX2X_UDP_PORT_VXLAN);
10215 break;
10216 case UDP_TUNNEL_TYPE_GENEVE:
10217 __bnx2x_del_udp_port(bp, t_port, BNX2X_UDP_PORT_GENEVE);
10218 break;
10219 default:
10220 break;
10221 }
f34fa14c 10222}
f34fa14c 10223
56ad3152
MS
10224static int bnx2x_close(struct net_device *dev);
10225
72fd0718
VZ
10226/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
10227 * scheduled on a general queue in order to prevent a dead lock.
10228 */
7be08a72 10229static void bnx2x_sp_rtnl_task(struct work_struct *work)
34f80b04 10230{
7be08a72 10231 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
34f80b04
EG
10232
10233 rtnl_lock();
10234
8395be5e
AE
10235 if (!netif_running(bp->dev)) {
10236 rtnl_unlock();
10237 return;
10238 }
7be08a72 10239
6bf07b8e 10240 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
7be08a72 10241#ifdef BNX2X_STOP_ON_ERROR
6bf07b8e
YM
10242 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
10243 "you will need to reboot when done\n");
10244 goto sp_rtnl_not_reset;
7be08a72 10245#endif
7be08a72 10246 /*
b1fb8740
VZ
10247 * Clear all pending SP commands as we are going to reset the
10248 * function anyway.
7be08a72 10249 */
b1fb8740
VZ
10250 bp->sp_rtnl_state = 0;
10251 smp_mb();
10252
72fd0718 10253 bnx2x_parity_recover(bp);
b1fb8740 10254
8395be5e
AE
10255 rtnl_unlock();
10256 return;
b1fb8740
VZ
10257 }
10258
10259 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
6bf07b8e
YM
10260#ifdef BNX2X_STOP_ON_ERROR
10261 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
10262 "you will need to reboot when done\n");
10263 goto sp_rtnl_not_reset;
10264#endif
10265
b1fb8740
VZ
10266 /*
10267 * Clear all pending SP commands as we are going to reset the
10268 * function anyway.
10269 */
10270 bp->sp_rtnl_state = 0;
10271 smp_mb();
10272
5d07d868 10273 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
442866ff
ZY
10274 /* When ret value shows failure of allocation failure,
10275 * the nic is rebooted again. If open still fails, a error
10276 * message to notify the user.
10277 */
10278 if (bnx2x_nic_load(bp, LOAD_NORMAL) == -ENOMEM) {
10279 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
10280 if (bnx2x_nic_load(bp, LOAD_NORMAL))
10281 BNX2X_ERR("Open the NIC fails again!\n");
10282 }
8395be5e
AE
10283 rtnl_unlock();
10284 return;
72fd0718 10285 }
b1fb8740
VZ
10286#ifdef BNX2X_STOP_ON_ERROR
10287sp_rtnl_not_reset:
10288#endif
10289 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
10290 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
a3348722
BW
10291 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
10292 bnx2x_after_function_update(bp);
8304859a
AE
10293 /*
10294 * in case of fan failure we need to reset id if the "stop on error"
10295 * debug flag is set, since we trying to prevent permanent overheating
10296 * damage
10297 */
10298 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
51c1a580 10299 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
8304859a
AE
10300 netif_device_detach(bp->dev);
10301 bnx2x_close(bp->dev);
8395be5e
AE
10302 rtnl_unlock();
10303 return;
8304859a
AE
10304 }
10305
381ac16b
AE
10306 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
10307 DP(BNX2X_MSG_SP,
10308 "sending set mcast vf pf channel message from rtnl sp-task\n");
10309 bnx2x_vfpf_set_mcast(bp->dev);
10310 }
78c3bcc5
AE
10311 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
10312 &bp->sp_rtnl_state)){
3fdd34c1 10313 if (netif_carrier_ok(bp->dev)) {
78c3bcc5
AE
10314 bnx2x_tx_disable(bp);
10315 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
10316 }
10317 }
381ac16b 10318
8b09be5f
YM
10319 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
10320 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
10321 bnx2x_set_rx_mode_inner(bp);
381ac16b
AE
10322 }
10323
3ec9f9ca
AE
10324 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
10325 &bp->sp_rtnl_state))
10326 bnx2x_pf_set_vfs_vlan(bp);
10327
6ffa39f2 10328 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
07b4eb3b 10329 bnx2x_dcbx_stop_hw_tx(bp);
07b4eb3b 10330 bnx2x_dcbx_resume_hw_tx(bp);
6ffa39f2 10331 }
07b4eb3b 10332
42f8277f
YM
10333 if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION,
10334 &bp->sp_rtnl_state))
10335 bnx2x_update_mng_version(bp);
10336
883ce97d 10337 if (test_and_clear_bit(BNX2X_SP_RTNL_CHANGE_UDP_PORT,
f34fa14c 10338 &bp->sp_rtnl_state)) {
883ce97d
YM
10339 if (bnx2x_udp_port_update(bp)) {
10340 /* On error, forget configuration */
10341 memset(bp->udp_tunnel_ports, 0,
10342 sizeof(struct bnx2x_udp_tunnel) *
10343 BNX2X_UDP_PORT_MAX);
10344 } else {
10345 /* Since we don't store additional port information,
6b352912 10346 * if no ports are configured for any feature ask for
883ce97d
YM
10347 * information about currently configured ports.
10348 */
6b352912
AD
10349 if (!bp->udp_tunnel_ports[BNX2X_UDP_PORT_VXLAN].count &&
10350 !bp->udp_tunnel_ports[BNX2X_UDP_PORT_GENEVE].count)
10351 udp_tunnel_get_rx_info(bp->dev);
f34fa14c
RB
10352 }
10353 }
f34fa14c 10354
8395be5e
AE
10355 /* work which needs rtnl lock not-taken (as it takes the lock itself and
10356 * can be called from other contexts as well)
10357 */
34f80b04 10358 rtnl_unlock();
8395be5e 10359
6411280a 10360 /* enable SR-IOV if applicable */
8395be5e 10361 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
3c76feff
AE
10362 &bp->sp_rtnl_state)) {
10363 bnx2x_disable_sriov(bp);
6411280a 10364 bnx2x_enable_sriov(bp);
3c76feff 10365 }
34f80b04
EG
10366}
10367
3deb8167
YR
10368static void bnx2x_period_task(struct work_struct *work)
10369{
10370 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
10371
10372 if (!netif_running(bp->dev))
10373 goto period_task_exit;
10374
10375 if (CHIP_REV_IS_SLOW(bp)) {
10376 BNX2X_ERR("period task called on emulation, ignoring\n");
10377 goto period_task_exit;
10378 }
10379
10380 bnx2x_acquire_phy_lock(bp);
10381 /*
10382 * The barrier is needed to ensure the ordering between the writing to
10383 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
10384 * the reading here.
10385 */
10386 smp_mb();
10387 if (bp->port.pmf) {
10388 bnx2x_period_func(&bp->link_params, &bp->link_vars);
10389
10390 /* Re-queue task in 1 sec */
10391 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
10392 }
10393
10394 bnx2x_release_phy_lock(bp);
10395period_task_exit:
10396 return;
10397}
10398
a2fbb9ea
ET
10399/*
10400 * Init service functions
10401 */
10402
a8f47eb7 10403static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
f2e0899f
DK
10404{
10405 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
10406 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
10407 return base + (BP_ABS_FUNC(bp)) * stride;
f1ef27ef
EG
10408}
10409
3d6b7253
YM
10410static bool bnx2x_prev_unload_close_umac(struct bnx2x *bp,
10411 u8 port, u32 reset_reg,
10412 struct bnx2x_mac_vals *vals)
10413{
10414 u32 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
10415 u32 base_addr;
10416
10417 if (!(mask & reset_reg))
10418 return false;
10419
10420 BNX2X_DEV_INFO("Disable umac Rx %02x\n", port);
10421 base_addr = port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
10422 vals->umac_addr[port] = base_addr + UMAC_REG_COMMAND_CONFIG;
10423 vals->umac_val[port] = REG_RD(bp, vals->umac_addr[port]);
10424 REG_WR(bp, vals->umac_addr[port], 0);
10425
10426 return true;
10427}
10428
1ef1d45a
BW
10429static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
10430 struct bnx2x_mac_vals *vals)
34f80b04 10431{
452427b0
YM
10432 u32 val, base_addr, offset, mask, reset_reg;
10433 bool mac_stopped = false;
10434 u8 port = BP_PORT(bp);
34f80b04 10435
1ef1d45a 10436 /* reset addresses as they also mark which values were changed */
3d6b7253 10437 memset(vals, 0, sizeof(*vals));
1ef1d45a 10438
452427b0 10439 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
f16da43b 10440
452427b0
YM
10441 if (!CHIP_IS_E3(bp)) {
10442 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
10443 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
10444 if ((mask & reset_reg) && val) {
10445 u32 wb_data[2];
10446 BNX2X_DEV_INFO("Disable bmac Rx\n");
10447 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
10448 : NIG_REG_INGRESS_BMAC0_MEM;
10449 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
10450 : BIGMAC_REGISTER_BMAC_CONTROL;
7a06a122 10451
452427b0
YM
10452 /*
10453 * use rd/wr since we cannot use dmae. This is safe
10454 * since MCP won't access the bus due to the request
10455 * to unload, and no function on the path can be
10456 * loaded at this time.
10457 */
10458 wb_data[0] = REG_RD(bp, base_addr + offset);
10459 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
1ef1d45a
BW
10460 vals->bmac_addr = base_addr + offset;
10461 vals->bmac_val[0] = wb_data[0];
10462 vals->bmac_val[1] = wb_data[1];
452427b0 10463 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
1ef1d45a
BW
10464 REG_WR(bp, vals->bmac_addr, wb_data[0]);
10465 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
452427b0
YM
10466 }
10467 BNX2X_DEV_INFO("Disable emac Rx\n");
1ef1d45a
BW
10468 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
10469 vals->emac_val = REG_RD(bp, vals->emac_addr);
10470 REG_WR(bp, vals->emac_addr, 0);
452427b0
YM
10471 mac_stopped = true;
10472 } else {
10473 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
10474 BNX2X_DEV_INFO("Disable xmac Rx\n");
10475 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
10476 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
10477 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10478 val & ~(1 << 1));
10479 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10480 val | (1 << 1));
1ef1d45a
BW
10481 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
10482 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
10483 REG_WR(bp, vals->xmac_addr, 0);
452427b0
YM
10484 mac_stopped = true;
10485 }
3d6b7253
YM
10486
10487 mac_stopped |= bnx2x_prev_unload_close_umac(bp, 0,
10488 reset_reg, vals);
10489 mac_stopped |= bnx2x_prev_unload_close_umac(bp, 1,
10490 reset_reg, vals);
452427b0
YM
10491 }
10492
10493 if (mac_stopped)
10494 msleep(20);
452427b0
YM
10495}
10496
10497#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
7c3afd85
YM
10498#define BNX2X_PREV_UNDI_PROD_ADDR_H(f) (BAR_TSTRORM_INTMEM + \
10499 0x1848 + ((f) << 4))
452427b0
YM
10500#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
10501#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
10502#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
10503
91ebb929
YM
10504#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
10505#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
10506#define BCM_5710_UNDI_FW_MF_VERS (0x05)
b17b0ca1
YM
10507
10508static bool bnx2x_prev_is_after_undi(struct bnx2x *bp)
10509{
10510 /* UNDI marks its presence in DORQ -
10511 * it initializes CID offset for normal bell to 0x7
10512 */
10513 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10514 MISC_REGISTERS_RESET_REG_1_RST_DORQ))
10515 return false;
10516
10517 if (REG_RD(bp, DORQ_REG_NORM_CID_OFST) == 0x7) {
10518 BNX2X_DEV_INFO("UNDI previously loaded\n");
10519 return true;
10520 }
10521
10522 return false;
10523}
10524
7c3afd85 10525static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 inc)
452427b0
YM
10526{
10527 u16 rcq, bd;
7c3afd85 10528 u32 addr, tmp_reg;
452427b0 10529
7c3afd85
YM
10530 if (BP_FUNC(bp) < 2)
10531 addr = BNX2X_PREV_UNDI_PROD_ADDR(BP_PORT(bp));
10532 else
10533 addr = BNX2X_PREV_UNDI_PROD_ADDR_H(BP_FUNC(bp) - 2);
10534
10535 tmp_reg = REG_RD(bp, addr);
452427b0
YM
10536 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
10537 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
10538
10539 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
7c3afd85 10540 REG_WR(bp, addr, tmp_reg);
452427b0 10541
7c3afd85
YM
10542 BNX2X_DEV_INFO("UNDI producer [%d/%d][%08x] rings bd -> 0x%04x, rcq -> 0x%04x\n",
10543 BP_PORT(bp), BP_FUNC(bp), addr, bd, rcq);
452427b0
YM
10544}
10545
0329aba1 10546static int bnx2x_prev_mcp_done(struct bnx2x *bp)
452427b0 10547{
5d07d868
YM
10548 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
10549 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
452427b0
YM
10550 if (!rc) {
10551 BNX2X_ERR("MCP response failure, aborting\n");
10552 return -EBUSY;
10553 }
10554
10555 return 0;
10556}
10557
c63da990
BW
10558static struct bnx2x_prev_path_list *
10559 bnx2x_prev_path_get_entry(struct bnx2x *bp)
10560{
10561 struct bnx2x_prev_path_list *tmp_list;
10562
10563 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
10564 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
10565 bp->pdev->bus->number == tmp_list->bus &&
10566 BP_PATH(bp) == tmp_list->path)
10567 return tmp_list;
10568
10569 return NULL;
10570}
10571
7fa6f340
YM
10572static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
10573{
10574 struct bnx2x_prev_path_list *tmp_list;
10575 int rc;
10576
10577 rc = down_interruptible(&bnx2x_prev_sem);
10578 if (rc) {
10579 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10580 return rc;
10581 }
10582
10583 tmp_list = bnx2x_prev_path_get_entry(bp);
10584 if (tmp_list) {
10585 tmp_list->aer = 1;
10586 rc = 0;
10587 } else {
10588 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
10589 BP_PATH(bp));
10590 }
10591
10592 up(&bnx2x_prev_sem);
10593
10594 return rc;
10595}
10596
0329aba1 10597static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
452427b0
YM
10598{
10599 struct bnx2x_prev_path_list *tmp_list;
b85d717c 10600 bool rc = false;
452427b0
YM
10601
10602 if (down_trylock(&bnx2x_prev_sem))
10603 return false;
10604
7fa6f340
YM
10605 tmp_list = bnx2x_prev_path_get_entry(bp);
10606 if (tmp_list) {
10607 if (tmp_list->aer) {
10608 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
10609 BP_PATH(bp));
10610 } else {
452427b0
YM
10611 rc = true;
10612 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
10613 BP_PATH(bp));
452427b0
YM
10614 }
10615 }
10616
10617 up(&bnx2x_prev_sem);
10618
10619 return rc;
10620}
10621
178135c1
DK
10622bool bnx2x_port_after_undi(struct bnx2x *bp)
10623{
10624 struct bnx2x_prev_path_list *entry;
10625 bool val;
10626
10627 down(&bnx2x_prev_sem);
10628
10629 entry = bnx2x_prev_path_get_entry(bp);
10630 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10631
10632 up(&bnx2x_prev_sem);
10633
10634 return val;
10635}
10636
c63da990 10637static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
452427b0
YM
10638{
10639 struct bnx2x_prev_path_list *tmp_list;
10640 int rc;
10641
7fa6f340
YM
10642 rc = down_interruptible(&bnx2x_prev_sem);
10643 if (rc) {
10644 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10645 return rc;
10646 }
10647
10648 /* Check whether the entry for this path already exists */
10649 tmp_list = bnx2x_prev_path_get_entry(bp);
10650 if (tmp_list) {
10651 if (!tmp_list->aer) {
10652 BNX2X_ERR("Re-Marking the path.\n");
10653 } else {
10654 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10655 BP_PATH(bp));
10656 tmp_list->aer = 0;
10657 }
10658 up(&bnx2x_prev_sem);
10659 return 0;
10660 }
10661 up(&bnx2x_prev_sem);
10662
10663 /* Create an entry for this path and add it */
ea4b3857 10664 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
452427b0
YM
10665 if (!tmp_list) {
10666 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10667 return -ENOMEM;
10668 }
10669
10670 tmp_list->bus = bp->pdev->bus->number;
10671 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10672 tmp_list->path = BP_PATH(bp);
7fa6f340 10673 tmp_list->aer = 0;
c63da990 10674 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
452427b0
YM
10675
10676 rc = down_interruptible(&bnx2x_prev_sem);
10677 if (rc) {
10678 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10679 kfree(tmp_list);
10680 } else {
7fa6f340
YM
10681 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10682 BP_PATH(bp));
452427b0
YM
10683 list_add(&tmp_list->list, &bnx2x_prev_list);
10684 up(&bnx2x_prev_sem);
10685 }
10686
10687 return rc;
10688}
10689
0329aba1 10690static int bnx2x_do_flr(struct bnx2x *bp)
452427b0 10691{
452427b0
YM
10692 struct pci_dev *dev = bp->pdev;
10693
8eee694c
YM
10694 if (CHIP_IS_E1x(bp)) {
10695 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10696 return -EINVAL;
10697 }
10698
10699 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10700 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10701 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10702 bp->common.bc_ver);
10703 return -EINVAL;
10704 }
452427b0 10705
8903b9eb
CL
10706 if (!pci_wait_for_pending_transaction(dev))
10707 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
452427b0 10708
8eee694c 10709 BNX2X_DEV_INFO("Initiating FLR\n");
452427b0
YM
10710 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10711
10712 return 0;
10713}
10714
0329aba1 10715static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
452427b0
YM
10716{
10717 int rc;
10718
10719 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10720
10721 /* Test if previous unload process was already finished for this path */
10722 if (bnx2x_prev_is_path_marked(bp))
10723 return bnx2x_prev_mcp_done(bp);
10724
04c46736
YM
10725 BNX2X_DEV_INFO("Path is unmarked\n");
10726
b17b0ca1
YM
10727 /* Cannot proceed with FLR if UNDI is loaded, since FW does not match */
10728 if (bnx2x_prev_is_after_undi(bp))
10729 goto out;
10730
452427b0
YM
10731 /* If function has FLR capabilities, and existing FW version matches
10732 * the one required, then FLR will be sufficient to clean any residue
10733 * left by previous driver
10734 */
91ebb929 10735 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
8eee694c
YM
10736
10737 if (!rc) {
10738 /* fw version is good */
10739 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10740 rc = bnx2x_do_flr(bp);
10741 }
10742
10743 if (!rc) {
10744 /* FLR was performed */
10745 BNX2X_DEV_INFO("FLR successful\n");
10746 return 0;
10747 }
10748
10749 BNX2X_DEV_INFO("Could not FLR\n");
452427b0 10750
b17b0ca1 10751out:
452427b0
YM
10752 /* Close the MCP request, return failure*/
10753 rc = bnx2x_prev_mcp_done(bp);
10754 if (!rc)
10755 rc = BNX2X_PREV_WAIT_NEEDED;
10756
10757 return rc;
10758}
10759
0329aba1 10760static int bnx2x_prev_unload_common(struct bnx2x *bp)
452427b0
YM
10761{
10762 u32 reset_reg, tmp_reg = 0, rc;
c63da990 10763 bool prev_undi = false;
1ef1d45a
BW
10764 struct bnx2x_mac_vals mac_vals;
10765
452427b0
YM
10766 /* It is possible a previous function received 'common' answer,
10767 * but hasn't loaded yet, therefore creating a scenario of
10768 * multiple functions receiving 'common' on the same path.
10769 */
10770 BNX2X_DEV_INFO("Common unload Flow\n");
10771
1ef1d45a
BW
10772 memset(&mac_vals, 0, sizeof(mac_vals));
10773
452427b0
YM
10774 if (bnx2x_prev_is_path_marked(bp))
10775 return bnx2x_prev_mcp_done(bp);
10776
10777 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10778
10779 /* Reset should be performed after BRB is emptied */
10780 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10781 u32 timer_count = 1000;
452427b0
YM
10782
10783 /* Close the MAC Rx to prevent BRB from filling up */
1ef1d45a
BW
10784 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10785
3d6b7253 10786 /* close LLH filters for both ports towards the BRB */
1ef1d45a 10787 bnx2x_set_rx_filter(&bp->link_params, 0);
3d6b7253 10788 bp->link_params.port ^= 1;
1ef1d45a 10789 bnx2x_set_rx_filter(&bp->link_params, 0);
3d6b7253 10790 bp->link_params.port ^= 1;
452427b0 10791
b17b0ca1
YM
10792 /* Check if the UNDI driver was previously loaded */
10793 if (bnx2x_prev_is_after_undi(bp)) {
10794 prev_undi = true;
10795 /* clear the UNDI indication */
10796 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
10797 /* clear possible idle check errors */
10798 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
452427b0 10799 }
d46f7c4d
DK
10800 if (!CHIP_IS_E1x(bp))
10801 /* block FW from writing to host */
10802 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10803
452427b0
YM
10804 /* wait until BRB is empty */
10805 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10806 while (timer_count) {
10807 u32 prev_brb = tmp_reg;
34f80b04 10808
452427b0
YM
10809 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10810 if (!tmp_reg)
10811 break;
619c5cb6 10812
452427b0 10813 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
619c5cb6 10814
452427b0
YM
10815 /* reset timer as long as BRB actually gets emptied */
10816 if (prev_brb > tmp_reg)
10817 timer_count = 1000;
10818 else
10819 timer_count--;
da5a662a 10820
7c3afd85
YM
10821 /* If UNDI resides in memory, manually increment it */
10822 if (prev_undi)
10823 bnx2x_prev_unload_undi_inc(bp, 1);
10824
452427b0 10825 udelay(10);
7a06a122 10826 }
452427b0
YM
10827
10828 if (!timer_count)
10829 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
34f80b04 10830 }
f16da43b 10831
452427b0
YM
10832 /* No packets are in the pipeline, path is ready for reset */
10833 bnx2x_reset_common(bp);
10834
1ef1d45a
BW
10835 if (mac_vals.xmac_addr)
10836 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
3d6b7253
YM
10837 if (mac_vals.umac_addr[0])
10838 REG_WR(bp, mac_vals.umac_addr[0], mac_vals.umac_val[0]);
10839 if (mac_vals.umac_addr[1])
10840 REG_WR(bp, mac_vals.umac_addr[1], mac_vals.umac_val[1]);
1ef1d45a
BW
10841 if (mac_vals.emac_addr)
10842 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10843 if (mac_vals.bmac_addr) {
10844 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10845 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10846 }
10847
c63da990 10848 rc = bnx2x_prev_mark_path(bp, prev_undi);
452427b0
YM
10849 if (rc) {
10850 bnx2x_prev_mcp_done(bp);
10851 return rc;
10852 }
10853
10854 return bnx2x_prev_mcp_done(bp);
10855}
10856
0329aba1 10857static int bnx2x_prev_unload(struct bnx2x *bp)
452427b0
YM
10858{
10859 int time_counter = 10;
10860 u32 rc, fw, hw_lock_reg, hw_lock_val;
10861 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10862
24f06716
AE
10863 /* clear hw from errors which may have resulted from an interrupted
10864 * dmae transaction.
10865 */
da254fbc 10866 bnx2x_clean_pglue_errors(bp);
24f06716
AE
10867
10868 /* Release previously held locks */
452427b0
YM
10869 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10870 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10871 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10872
3cdeec22 10873 hw_lock_val = REG_RD(bp, hw_lock_reg);
452427b0
YM
10874 if (hw_lock_val) {
10875 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10876 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10877 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10878 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10879 }
10880
10881 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10882 REG_WR(bp, hw_lock_reg, 0xffffffff);
10883 } else
10884 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10885
10886 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10887 BNX2X_DEV_INFO("Release previously held alr\n");
3cdeec22 10888 bnx2x_release_alr(bp);
452427b0
YM
10889 }
10890
452427b0 10891 do {
7fa6f340 10892 int aer = 0;
452427b0
YM
10893 /* Lock MCP using an unload request */
10894 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10895 if (!fw) {
10896 BNX2X_ERR("MCP response failure, aborting\n");
10897 rc = -EBUSY;
10898 break;
10899 }
10900
7fa6f340
YM
10901 rc = down_interruptible(&bnx2x_prev_sem);
10902 if (rc) {
10903 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10904 rc);
10905 } else {
10906 /* If Path is marked by EEH, ignore unload status */
10907 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10908 bnx2x_prev_path_get_entry(bp)->aer);
60cde81f 10909 up(&bnx2x_prev_sem);
7fa6f340 10910 }
7fa6f340
YM
10911
10912 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
452427b0
YM
10913 rc = bnx2x_prev_unload_common(bp);
10914 break;
10915 }
10916
16a5fd92 10917 /* non-common reply from MCP might require looping */
452427b0
YM
10918 rc = bnx2x_prev_unload_uncommon(bp);
10919 if (rc != BNX2X_PREV_WAIT_NEEDED)
10920 break;
10921
10922 msleep(20);
10923 } while (--time_counter);
10924
10925 if (!time_counter || rc) {
91ebb929
YM
10926 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10927 rc = -EPROBE_DEFER;
452427b0
YM
10928 }
10929
c63da990 10930 /* Mark function if its port was used to boot from SAN */
178135c1 10931 if (bnx2x_port_after_undi(bp))
c63da990
BW
10932 bp->link_params.feature_config_flags |=
10933 FEATURE_CONFIG_BOOT_FROM_SAN;
10934
452427b0
YM
10935 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10936
10937 return rc;
34f80b04
EG
10938}
10939
0329aba1 10940static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
34f80b04 10941{
1d187b34 10942 u32 val, val2, val3, val4, id, boot_mode;
72ce58c3 10943 u16 pmc;
34f80b04
EG
10944
10945 /* Get the chip revision id and number. */
10946 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10947 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10948 id = ((val & 0xffff) << 16);
10949 val = REG_RD(bp, MISC_REG_CHIP_REV);
10950 id |= ((val & 0xf) << 12);
f22fdf25
YM
10951
10952 /* Metal is read from PCI regs, but we can't access >=0x400 from
10953 * the configuration space (so we need to reg_rd)
10954 */
10955 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10956 id |= (((val >> 24) & 0xf) << 4);
5a40e08e 10957 val = REG_RD(bp, MISC_REG_BOND_ID);
34f80b04
EG
10958 id |= (val & 0xf);
10959 bp->common.chip_id = id;
523224a3 10960
7e8e02df
BW
10961 /* force 57811 according to MISC register */
10962 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10963 if (CHIP_IS_57810(bp))
10964 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10965 (bp->common.chip_id & 0x0000FFFF);
10966 else if (CHIP_IS_57810_MF(bp))
10967 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10968 (bp->common.chip_id & 0x0000FFFF);
10969 bp->common.chip_id |= 0x1;
10970 }
10971
523224a3
DK
10972 /* Set doorbell size */
10973 bp->db_size = (1 << BNX2X_DB_SHIFT);
10974
619c5cb6 10975 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
10976 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10977 if ((val & 1) == 0)
10978 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10979 else
10980 val = (val >> 1) & 1;
10981 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10982 "2_PORT_MODE");
10983 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10984 CHIP_2_PORT_MODE;
10985
10986 if (CHIP_MODE_IS_4_PORT(bp))
10987 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10988 else
10989 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10990 } else {
10991 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10992 bp->pfid = bp->pf_num; /* 0..7 */
10993 }
10994
51c1a580
MS
10995 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10996
f2e0899f
DK
10997 bp->link_params.chip_id = bp->common.chip_id;
10998 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
523224a3 10999
1c06328c
EG
11000 val = (REG_RD(bp, 0x2874) & 0x55);
11001 if ((bp->common.chip_id & 0x1) ||
11002 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
11003 bp->flags |= ONE_PORT_FLAG;
11004 BNX2X_DEV_INFO("single port device\n");
11005 }
11006
34f80b04 11007 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
754a2f52 11008 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
34f80b04
EG
11009 (val & MCPR_NVM_CFG4_FLASH_SIZE));
11010 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
11011 bp->common.flash_size, bp->common.flash_size);
11012
1b6e2ceb
DK
11013 bnx2x_init_shmem(bp);
11014
f2e0899f
DK
11015 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
11016 MISC_REG_GENERIC_CR_1 :
11017 MISC_REG_GENERIC_CR_0));
1b6e2ceb 11018
34f80b04 11019 bp->link_params.shmem_base = bp->common.shmem_base;
a22f0788 11020 bp->link_params.shmem2_base = bp->common.shmem2_base;
b884d95b
YR
11021 if (SHMEM2_RD(bp, size) >
11022 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
11023 bp->link_params.lfa_base =
11024 REG_RD(bp, bp->common.shmem2_base +
11025 (u32)offsetof(struct shmem2_region,
11026 lfa_host_addr[BP_PORT(bp)]));
11027 else
11028 bp->link_params.lfa_base = 0;
2691d51d
EG
11029 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
11030 bp->common.shmem_base, bp->common.shmem2_base);
34f80b04 11031
f2e0899f 11032 if (!bp->common.shmem_base) {
34f80b04
EG
11033 BNX2X_DEV_INFO("MCP not active\n");
11034 bp->flags |= NO_MCP_FLAG;
11035 return;
11036 }
11037
34f80b04 11038 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
35b19ba5 11039 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
34f80b04
EG
11040
11041 bp->link_params.hw_led_mode = ((bp->common.hw_config &
11042 SHARED_HW_CFG_LED_MODE_MASK) >>
11043 SHARED_HW_CFG_LED_MODE_SHIFT);
11044
c2c8b03e
EG
11045 bp->link_params.feature_config_flags = 0;
11046 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
11047 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
11048 bp->link_params.feature_config_flags |=
11049 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
11050 else
11051 bp->link_params.feature_config_flags &=
11052 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
11053
34f80b04
EG
11054 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
11055 bp->common.bc_ver = val;
11056 BNX2X_DEV_INFO("bc_ver %X\n", val);
11057 if (val < BNX2X_BC_VER) {
11058 /* for now only warn
11059 * later we might need to enforce this */
51c1a580
MS
11060 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
11061 BNX2X_BC_VER, val);
34f80b04 11062 }
4d295db0 11063 bp->link_params.feature_config_flags |=
a22f0788 11064 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
f85582f8
DK
11065 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
11066
a22f0788
YR
11067 bp->link_params.feature_config_flags |=
11068 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
11069 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
a3348722
BW
11070 bp->link_params.feature_config_flags |=
11071 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
11072 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
85242eea
YR
11073 bp->link_params.feature_config_flags |=
11074 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
11075 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
55386fe8
YR
11076
11077 bp->link_params.feature_config_flags |=
11078 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
11079 FEATURE_CONFIG_MT_SUPPORT : 0;
11080
0e898dd7
BW
11081 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
11082 BC_SUPPORTS_PFC_STATS : 0;
85242eea 11083
2e499d3c
BW
11084 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
11085 BC_SUPPORTS_FCOE_FEATURES : 0;
11086
9876879f
BW
11087 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
11088 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
a6d3a5ba
BW
11089
11090 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
11091 BC_SUPPORTS_RMMOD_CMD : 0;
11092
1d187b34
BW
11093 boot_mode = SHMEM_RD(bp,
11094 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
11095 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
11096 switch (boot_mode) {
11097 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
11098 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
11099 break;
11100 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
11101 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
11102 break;
11103 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
11104 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
11105 break;
11106 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
11107 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
11108 break;
11109 }
11110
29ed74c3 11111 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
f9a3ebbe
DK
11112 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
11113
72ce58c3 11114 BNX2X_DEV_INFO("%sWoL capable\n",
f5372251 11115 (bp->flags & NO_WOL_FLAG) ? "not " : "");
34f80b04
EG
11116
11117 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
11118 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
11119 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
11120 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
11121
cdaa7cb8
VZ
11122 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
11123 val, val2, val3, val4);
34f80b04
EG
11124}
11125
f2e0899f
DK
11126#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
11127#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
11128
0329aba1 11129static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
f2e0899f
DK
11130{
11131 int pfid = BP_FUNC(bp);
f2e0899f
DK
11132 int igu_sb_id;
11133 u32 val;
6383c0b3 11134 u8 fid, igu_sb_cnt = 0;
f2e0899f
DK
11135
11136 bp->igu_base_sb = 0xff;
f2e0899f 11137 if (CHIP_INT_MODE_IS_BC(bp)) {
3395a033 11138 int vn = BP_VN(bp);
6383c0b3 11139 igu_sb_cnt = bp->igu_sb_cnt;
f2e0899f
DK
11140 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
11141 FP_SB_MAX_E1x;
11142
11143 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
11144 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
11145
9b341bb1 11146 return 0;
f2e0899f
DK
11147 }
11148
11149 /* IGU in normal mode - read CAM */
11150 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
11151 igu_sb_id++) {
11152 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
11153 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
11154 continue;
11155 fid = IGU_FID(val);
11156 if ((fid & IGU_FID_ENCODE_IS_PF)) {
11157 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
11158 continue;
11159 if (IGU_VEC(val) == 0)
11160 /* default status block */
11161 bp->igu_dsb_id = igu_sb_id;
11162 else {
11163 if (bp->igu_base_sb == 0xff)
11164 bp->igu_base_sb = igu_sb_id;
6383c0b3 11165 igu_sb_cnt++;
f2e0899f
DK
11166 }
11167 }
11168 }
619c5cb6 11169
6383c0b3 11170#ifdef CONFIG_PCI_MSI
185d4c8b
AE
11171 /* Due to new PF resource allocation by MFW T7.4 and above, it's
11172 * optional that number of CAM entries will not be equal to the value
11173 * advertised in PCI.
11174 * Driver should use the minimal value of both as the actual status
11175 * block count
619c5cb6 11176 */
185d4c8b 11177 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
6383c0b3 11178#endif
619c5cb6 11179
9b341bb1 11180 if (igu_sb_cnt == 0) {
f2e0899f 11181 BNX2X_ERR("CAM configuration error\n");
9b341bb1
BW
11182 return -EINVAL;
11183 }
11184
11185 return 0;
f2e0899f
DK
11186}
11187
1dd06ae8 11188static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
a2fbb9ea 11189{
a22f0788
YR
11190 int cfg_size = 0, idx, port = BP_PORT(bp);
11191
11192 /* Aggregation of supported attributes of all external phys */
11193 bp->port.supported[0] = 0;
11194 bp->port.supported[1] = 0;
b7737c9b
YR
11195 switch (bp->link_params.num_phys) {
11196 case 1:
a22f0788
YR
11197 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
11198 cfg_size = 1;
11199 break;
b7737c9b 11200 case 2:
a22f0788
YR
11201 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
11202 cfg_size = 1;
11203 break;
11204 case 3:
11205 if (bp->link_params.multi_phy_config &
11206 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
11207 bp->port.supported[1] =
11208 bp->link_params.phy[EXT_PHY1].supported;
11209 bp->port.supported[0] =
11210 bp->link_params.phy[EXT_PHY2].supported;
11211 } else {
11212 bp->port.supported[0] =
11213 bp->link_params.phy[EXT_PHY1].supported;
11214 bp->port.supported[1] =
11215 bp->link_params.phy[EXT_PHY2].supported;
11216 }
11217 cfg_size = 2;
11218 break;
b7737c9b 11219 }
a2fbb9ea 11220
a22f0788 11221 if (!(bp->port.supported[0] || bp->port.supported[1])) {
51c1a580 11222 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
b7737c9b 11223 SHMEM_RD(bp,
a22f0788
YR
11224 dev_info.port_hw_config[port].external_phy_config),
11225 SHMEM_RD(bp,
11226 dev_info.port_hw_config[port].external_phy_config2));
a2fbb9ea 11227 return;
f85582f8 11228 }
a2fbb9ea 11229
619c5cb6
VZ
11230 if (CHIP_IS_E3(bp))
11231 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
11232 else {
11233 switch (switch_cfg) {
11234 case SWITCH_CFG_1G:
11235 bp->port.phy_addr = REG_RD(
11236 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
11237 break;
11238 case SWITCH_CFG_10G:
11239 bp->port.phy_addr = REG_RD(
11240 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
11241 break;
11242 default:
11243 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
11244 bp->port.link_config[0]);
11245 return;
11246 }
a2fbb9ea 11247 }
619c5cb6 11248 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
a22f0788
YR
11249 /* mask what we support according to speed_cap_mask per configuration */
11250 for (idx = 0; idx < cfg_size; idx++) {
11251 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 11252 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
a22f0788 11253 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
a2fbb9ea 11254
a22f0788 11255 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 11256 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
a22f0788 11257 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
a2fbb9ea 11258
a22f0788 11259 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 11260 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
a22f0788 11261 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
a2fbb9ea 11262
a22f0788 11263 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 11264 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
a22f0788 11265 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
a2fbb9ea 11266
a22f0788 11267 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 11268 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
a22f0788 11269 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
f85582f8 11270 SUPPORTED_1000baseT_Full);
a2fbb9ea 11271
a22f0788 11272 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 11273 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
a22f0788 11274 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
a2fbb9ea 11275
a22f0788 11276 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 11277 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
a22f0788 11278 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
b8e0d884
YR
11279
11280 if (!(bp->link_params.speed_cap_mask[idx] &
11281 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
11282 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
a22f0788 11283 }
a2fbb9ea 11284
a22f0788
YR
11285 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
11286 bp->port.supported[1]);
a2fbb9ea
ET
11287}
11288
0329aba1 11289static void bnx2x_link_settings_requested(struct bnx2x *bp)
a2fbb9ea 11290{
a22f0788
YR
11291 u32 link_config, idx, cfg_size = 0;
11292 bp->port.advertising[0] = 0;
11293 bp->port.advertising[1] = 0;
11294 switch (bp->link_params.num_phys) {
11295 case 1:
11296 case 2:
11297 cfg_size = 1;
11298 break;
11299 case 3:
11300 cfg_size = 2;
11301 break;
11302 }
11303 for (idx = 0; idx < cfg_size; idx++) {
11304 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
11305 link_config = bp->port.link_config[idx];
11306 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
f85582f8 11307 case PORT_FEATURE_LINK_SPEED_AUTO:
a22f0788
YR
11308 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
11309 bp->link_params.req_line_speed[idx] =
11310 SPEED_AUTO_NEG;
11311 bp->port.advertising[idx] |=
11312 bp->port.supported[idx];
10bd1f24
MY
11313 if (bp->link_params.phy[EXT_PHY1].type ==
11314 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
11315 bp->port.advertising[idx] |=
11316 (SUPPORTED_100baseT_Half |
11317 SUPPORTED_100baseT_Full);
f85582f8
DK
11318 } else {
11319 /* force 10G, no AN */
a22f0788
YR
11320 bp->link_params.req_line_speed[idx] =
11321 SPEED_10000;
11322 bp->port.advertising[idx] |=
11323 (ADVERTISED_10000baseT_Full |
f85582f8 11324 ADVERTISED_FIBRE);
a22f0788 11325 continue;
f85582f8
DK
11326 }
11327 break;
a2fbb9ea 11328
f85582f8 11329 case PORT_FEATURE_LINK_SPEED_10M_FULL:
a22f0788
YR
11330 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
11331 bp->link_params.req_line_speed[idx] =
11332 SPEED_10;
11333 bp->port.advertising[idx] |=
11334 (ADVERTISED_10baseT_Full |
f85582f8
DK
11335 ADVERTISED_TP);
11336 } else {
51c1a580 11337 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
f85582f8 11338 link_config,
a22f0788 11339 bp->link_params.speed_cap_mask[idx]);
f85582f8
DK
11340 return;
11341 }
11342 break;
a2fbb9ea 11343
f85582f8 11344 case PORT_FEATURE_LINK_SPEED_10M_HALF:
a22f0788
YR
11345 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
11346 bp->link_params.req_line_speed[idx] =
11347 SPEED_10;
11348 bp->link_params.req_duplex[idx] =
11349 DUPLEX_HALF;
11350 bp->port.advertising[idx] |=
11351 (ADVERTISED_10baseT_Half |
f85582f8
DK
11352 ADVERTISED_TP);
11353 } else {
51c1a580 11354 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
f85582f8
DK
11355 link_config,
11356 bp->link_params.speed_cap_mask[idx]);
11357 return;
11358 }
11359 break;
a2fbb9ea 11360
f85582f8
DK
11361 case PORT_FEATURE_LINK_SPEED_100M_FULL:
11362 if (bp->port.supported[idx] &
11363 SUPPORTED_100baseT_Full) {
a22f0788
YR
11364 bp->link_params.req_line_speed[idx] =
11365 SPEED_100;
11366 bp->port.advertising[idx] |=
11367 (ADVERTISED_100baseT_Full |
f85582f8
DK
11368 ADVERTISED_TP);
11369 } else {
51c1a580 11370 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
f85582f8
DK
11371 link_config,
11372 bp->link_params.speed_cap_mask[idx]);
11373 return;
11374 }
11375 break;
a2fbb9ea 11376
f85582f8
DK
11377 case PORT_FEATURE_LINK_SPEED_100M_HALF:
11378 if (bp->port.supported[idx] &
11379 SUPPORTED_100baseT_Half) {
11380 bp->link_params.req_line_speed[idx] =
11381 SPEED_100;
11382 bp->link_params.req_duplex[idx] =
11383 DUPLEX_HALF;
a22f0788
YR
11384 bp->port.advertising[idx] |=
11385 (ADVERTISED_100baseT_Half |
f85582f8
DK
11386 ADVERTISED_TP);
11387 } else {
51c1a580 11388 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
a22f0788
YR
11389 link_config,
11390 bp->link_params.speed_cap_mask[idx]);
f85582f8
DK
11391 return;
11392 }
11393 break;
a2fbb9ea 11394
f85582f8 11395 case PORT_FEATURE_LINK_SPEED_1G:
a22f0788
YR
11396 if (bp->port.supported[idx] &
11397 SUPPORTED_1000baseT_Full) {
11398 bp->link_params.req_line_speed[idx] =
11399 SPEED_1000;
11400 bp->port.advertising[idx] |=
11401 (ADVERTISED_1000baseT_Full |
f85582f8 11402 ADVERTISED_TP);
5d67c1c5
YM
11403 } else if (bp->port.supported[idx] &
11404 SUPPORTED_1000baseKX_Full) {
11405 bp->link_params.req_line_speed[idx] =
11406 SPEED_1000;
11407 bp->port.advertising[idx] |=
11408 ADVERTISED_1000baseKX_Full;
f85582f8 11409 } else {
51c1a580 11410 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
a22f0788
YR
11411 link_config,
11412 bp->link_params.speed_cap_mask[idx]);
f85582f8
DK
11413 return;
11414 }
11415 break;
a2fbb9ea 11416
f85582f8 11417 case PORT_FEATURE_LINK_SPEED_2_5G:
a22f0788
YR
11418 if (bp->port.supported[idx] &
11419 SUPPORTED_2500baseX_Full) {
11420 bp->link_params.req_line_speed[idx] =
11421 SPEED_2500;
11422 bp->port.advertising[idx] |=
11423 (ADVERTISED_2500baseX_Full |
34f80b04 11424 ADVERTISED_TP);
f85582f8 11425 } else {
51c1a580 11426 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
a22f0788 11427 link_config,
f85582f8
DK
11428 bp->link_params.speed_cap_mask[idx]);
11429 return;
11430 }
11431 break;
a2fbb9ea 11432
f85582f8 11433 case PORT_FEATURE_LINK_SPEED_10G_CX4:
a22f0788
YR
11434 if (bp->port.supported[idx] &
11435 SUPPORTED_10000baseT_Full) {
11436 bp->link_params.req_line_speed[idx] =
11437 SPEED_10000;
11438 bp->port.advertising[idx] |=
11439 (ADVERTISED_10000baseT_Full |
34f80b04 11440 ADVERTISED_FIBRE);
5d67c1c5
YM
11441 } else if (bp->port.supported[idx] &
11442 SUPPORTED_10000baseKR_Full) {
11443 bp->link_params.req_line_speed[idx] =
11444 SPEED_10000;
11445 bp->port.advertising[idx] |=
11446 (ADVERTISED_10000baseKR_Full |
11447 ADVERTISED_FIBRE);
f85582f8 11448 } else {
51c1a580 11449 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
a22f0788 11450 link_config,
f85582f8
DK
11451 bp->link_params.speed_cap_mask[idx]);
11452 return;
11453 }
11454 break;
3c9ada22
YR
11455 case PORT_FEATURE_LINK_SPEED_20G:
11456 bp->link_params.req_line_speed[idx] = SPEED_20000;
a2fbb9ea 11457
3c9ada22 11458 break;
f85582f8 11459 default:
51c1a580 11460 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
754a2f52 11461 link_config);
f85582f8
DK
11462 bp->link_params.req_line_speed[idx] =
11463 SPEED_AUTO_NEG;
11464 bp->port.advertising[idx] =
11465 bp->port.supported[idx];
11466 break;
11467 }
a2fbb9ea 11468
a22f0788 11469 bp->link_params.req_flow_ctrl[idx] = (link_config &
34f80b04 11470 PORT_FEATURE_FLOW_CONTROL_MASK);
cd1dfce2
YM
11471 if (bp->link_params.req_flow_ctrl[idx] ==
11472 BNX2X_FLOW_CTRL_AUTO) {
11473 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
11474 bp->link_params.req_flow_ctrl[idx] =
11475 BNX2X_FLOW_CTRL_NONE;
11476 else
11477 bnx2x_set_requested_fc(bp);
a22f0788 11478 }
a2fbb9ea 11479
51c1a580 11480 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
a22f0788
YR
11481 bp->link_params.req_line_speed[idx],
11482 bp->link_params.req_duplex[idx],
11483 bp->link_params.req_flow_ctrl[idx],
11484 bp->port.advertising[idx]);
11485 }
a2fbb9ea
ET
11486}
11487
0329aba1 11488static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
e665bfda 11489{
86564c3f
YM
11490 __be16 mac_hi_be = cpu_to_be16(mac_hi);
11491 __be32 mac_lo_be = cpu_to_be32(mac_lo);
11492 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
11493 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
e665bfda
MC
11494}
11495
0329aba1 11496static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
a2fbb9ea 11497{
34f80b04 11498 int port = BP_PORT(bp);
589abe3a 11499 u32 config;
c8c60d88 11500 u32 ext_phy_type, ext_phy_config, eee_mode;
a2fbb9ea 11501
c18487ee 11502 bp->link_params.bp = bp;
34f80b04 11503 bp->link_params.port = port;
c18487ee 11504
c18487ee 11505 bp->link_params.lane_config =
a2fbb9ea 11506 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
4d295db0 11507
a22f0788 11508 bp->link_params.speed_cap_mask[0] =
a2fbb9ea 11509 SHMEM_RD(bp,
b0261926
YR
11510 dev_info.port_hw_config[port].speed_capability_mask) &
11511 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
a22f0788
YR
11512 bp->link_params.speed_cap_mask[1] =
11513 SHMEM_RD(bp,
b0261926
YR
11514 dev_info.port_hw_config[port].speed_capability_mask2) &
11515 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
a22f0788 11516 bp->port.link_config[0] =
a2fbb9ea
ET
11517 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
11518
a22f0788
YR
11519 bp->port.link_config[1] =
11520 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
c2c8b03e 11521
a22f0788
YR
11522 bp->link_params.multi_phy_config =
11523 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
3ce2c3f9
EG
11524 /* If the device is capable of WoL, set the default state according
11525 * to the HW
11526 */
4d295db0 11527 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
3ce2c3f9
EG
11528 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
11529 (config & PORT_FEATURE_WOL_ENABLED));
11530
4ba7699b
YM
11531 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11532 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
11533 bp->flags |= NO_ISCSI_FLAG;
11534 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11535 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
11536 bp->flags |= NO_FCOE_FLAG;
11537
51c1a580 11538 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
c18487ee 11539 bp->link_params.lane_config,
a22f0788
YR
11540 bp->link_params.speed_cap_mask[0],
11541 bp->port.link_config[0]);
a2fbb9ea 11542
a22f0788 11543 bp->link_params.switch_cfg = (bp->port.link_config[0] &
f85582f8 11544 PORT_FEATURE_CONNECTED_SWITCH_MASK);
b7737c9b 11545 bnx2x_phy_probe(&bp->link_params);
c18487ee 11546 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
a2fbb9ea
ET
11547
11548 bnx2x_link_settings_requested(bp);
11549
01cd4528
EG
11550 /*
11551 * If connected directly, work with the internal PHY, otherwise, work
11552 * with the external PHY
11553 */
b7737c9b
YR
11554 ext_phy_config =
11555 SHMEM_RD(bp,
11556 dev_info.port_hw_config[port].external_phy_config);
11557 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
01cd4528 11558 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
b7737c9b 11559 bp->mdio.prtad = bp->port.phy_addr;
01cd4528
EG
11560
11561 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
11562 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11563 bp->mdio.prtad =
b7737c9b 11564 XGXS_EXT_PHY_ADDR(ext_phy_config);
5866df6d 11565
c8c60d88
YM
11566 /* Configure link feature according to nvram value */
11567 eee_mode = (((SHMEM_RD(bp, dev_info.
11568 port_feature_config[port].eee_power_mode)) &
11569 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
11570 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
11571 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
11572 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
11573 EEE_MODE_ENABLE_LPI |
11574 EEE_MODE_OUTPUT_TIME;
11575 } else {
11576 bp->link_params.eee_mode = 0;
11577 }
0793f83f 11578}
01cd4528 11579
b306f5ed 11580void bnx2x_get_iscsi_info(struct bnx2x *bp)
2ba45142 11581{
9e62e912 11582 u32 no_flags = NO_ISCSI_FLAG;
bf61ee14 11583 int port = BP_PORT(bp);
2ba45142 11584 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
bf61ee14 11585 drv_lic_key[port].max_iscsi_conn);
2ba45142 11586
55c11941
MS
11587 if (!CNIC_SUPPORT(bp)) {
11588 bp->flags |= no_flags;
11589 return;
11590 }
11591
b306f5ed 11592 /* Get the number of maximum allowed iSCSI connections */
2ba45142
VZ
11593 bp->cnic_eth_dev.max_iscsi_conn =
11594 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
11595 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
11596
b306f5ed
DK
11597 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
11598 bp->cnic_eth_dev.max_iscsi_conn);
11599
11600 /*
11601 * If maximum allowed number of connections is zero -
11602 * disable the feature.
11603 */
11604 if (!bp->cnic_eth_dev.max_iscsi_conn)
9e62e912 11605 bp->flags |= no_flags;
b306f5ed
DK
11606}
11607
0329aba1 11608static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
9e62e912
DK
11609{
11610 /* Port info */
11611 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11612 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11613 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11614 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11615
11616 /* Node info */
11617 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11618 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11619 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11620 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11621}
86800194
DK
11622
11623static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11624{
11625 u8 count = 0;
11626
11627 if (IS_MF(bp)) {
11628 u8 fid;
11629
11630 /* iterate over absolute function ids for this path: */
11631 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11632 if (IS_MF_SD(bp)) {
11633 u32 cfg = MF_CFG_RD(bp,
11634 func_mf_config[fid].config);
11635
11636 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11637 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11638 FUNC_MF_CFG_PROTOCOL_FCOE))
11639 count++;
11640 } else {
11641 u32 cfg = MF_CFG_RD(bp,
11642 func_ext_config[fid].
11643 func_cfg);
11644
11645 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11646 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11647 count++;
11648 }
11649 }
11650 } else { /* SF */
11651 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11652
11653 for (port = 0; port < port_cnt; port++) {
11654 u32 lic = SHMEM_RD(bp,
11655 drv_lic_key[port].max_fcoe_conn) ^
11656 FW_ENCODE_32BIT_PATTERN;
11657 if (lic)
11658 count++;
11659 }
11660 }
11661
11662 return count;
11663}
11664
0329aba1 11665static void bnx2x_get_fcoe_info(struct bnx2x *bp)
b306f5ed
DK
11666{
11667 int port = BP_PORT(bp);
11668 int func = BP_ABS_FUNC(bp);
b306f5ed
DK
11669 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11670 drv_lic_key[port].max_fcoe_conn);
86800194 11671 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
b306f5ed 11672
55c11941
MS
11673 if (!CNIC_SUPPORT(bp)) {
11674 bp->flags |= NO_FCOE_FLAG;
11675 return;
11676 }
11677
b306f5ed 11678 /* Get the number of maximum allowed FCoE connections */
2ba45142
VZ
11679 bp->cnic_eth_dev.max_fcoe_conn =
11680 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11681 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11682
0eb43b4b
BPG
11683 /* Calculate the number of maximum allowed FCoE tasks */
11684 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
86800194
DK
11685
11686 /* check if FCoE resources must be shared between different functions */
11687 if (num_fcoe_func)
11688 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
0eb43b4b 11689
bf61ee14
VZ
11690 /* Read the WWN: */
11691 if (!IS_MF(bp)) {
11692 /* Port info */
11693 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11694 SHMEM_RD(bp,
2de67439 11695 dev_info.port_hw_config[port].
bf61ee14
VZ
11696 fcoe_wwn_port_name_upper);
11697 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11698 SHMEM_RD(bp,
2de67439 11699 dev_info.port_hw_config[port].
bf61ee14
VZ
11700 fcoe_wwn_port_name_lower);
11701
11702 /* Node info */
11703 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11704 SHMEM_RD(bp,
2de67439 11705 dev_info.port_hw_config[port].
bf61ee14
VZ
11706 fcoe_wwn_node_name_upper);
11707 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11708 SHMEM_RD(bp,
2de67439 11709 dev_info.port_hw_config[port].
bf61ee14
VZ
11710 fcoe_wwn_node_name_lower);
11711 } else if (!IS_MF_SD(bp)) {
2e98ffc2 11712 /* Read the WWN info only if the FCoE feature is enabled for
bf61ee14
VZ
11713 * this function.
11714 */
2e98ffc2
DK
11715 if (BNX2X_HAS_MF_EXT_PROTOCOL_FCOE(bp))
11716 bnx2x_get_ext_wwn_info(bp, func);
11717 } else {
11718 if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
9e62e912 11719 bnx2x_get_ext_wwn_info(bp, func);
382e513a 11720 }
bf61ee14 11721
b306f5ed 11722 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
2ba45142 11723
bf61ee14
VZ
11724 /*
11725 * If maximum allowed number of connections is zero -
2ba45142
VZ
11726 * disable the feature.
11727 */
2ba45142
VZ
11728 if (!bp->cnic_eth_dev.max_fcoe_conn)
11729 bp->flags |= NO_FCOE_FLAG;
11730}
b306f5ed 11731
0329aba1 11732static void bnx2x_get_cnic_info(struct bnx2x *bp)
b306f5ed
DK
11733{
11734 /*
11735 * iSCSI may be dynamically disabled but reading
11736 * info here we will decrease memory usage by driver
11737 * if the feature is disabled for good
11738 */
11739 bnx2x_get_iscsi_info(bp);
11740 bnx2x_get_fcoe_info(bp);
11741}
2ba45142 11742
0329aba1 11743static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
0793f83f
DK
11744{
11745 u32 val, val2;
11746 int func = BP_ABS_FUNC(bp);
11747 int port = BP_PORT(bp);
2ba45142
VZ
11748 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11749 u8 *fip_mac = bp->fip_mac;
0793f83f 11750
55c11941
MS
11751 if (IS_MF(bp)) {
11752 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
2ba45142 11753 * FCoE MAC then the appropriate feature should be disabled.
55c11941
MS
11754 * In non SD mode features configuration comes from struct
11755 * func_ext_config.
2ba45142 11756 */
2e98ffc2 11757 if (!IS_MF_SD(bp)) {
0793f83f
DK
11758 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11759 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11760 val2 = MF_CFG_RD(bp, func_ext_config[func].
55c11941 11761 iscsi_mac_addr_upper);
0793f83f 11762 val = MF_CFG_RD(bp, func_ext_config[func].
55c11941 11763 iscsi_mac_addr_lower);
2ba45142 11764 bnx2x_set_mac_buf(iscsi_mac, val, val2);
55c11941
MS
11765 BNX2X_DEV_INFO
11766 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11767 } else {
2ba45142 11768 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
55c11941 11769 }
2ba45142
VZ
11770
11771 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11772 val2 = MF_CFG_RD(bp, func_ext_config[func].
55c11941 11773 fcoe_mac_addr_upper);
2ba45142 11774 val = MF_CFG_RD(bp, func_ext_config[func].
55c11941 11775 fcoe_mac_addr_lower);
2ba45142 11776 bnx2x_set_mac_buf(fip_mac, val, val2);
55c11941
MS
11777 BNX2X_DEV_INFO
11778 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11779 } else {
2ba45142 11780 bp->flags |= NO_FCOE_FLAG;
55c11941 11781 }
a3348722
BW
11782
11783 bp->mf_ext_config = cfg;
11784
9e62e912 11785 } else { /* SD MODE */
55c11941
MS
11786 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11787 /* use primary mac as iscsi mac */
11788 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11789
11790 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11791 BNX2X_DEV_INFO
11792 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11793 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11794 /* use primary mac as fip mac */
11795 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11796 BNX2X_DEV_INFO("SD FCoE MODE\n");
11797 BNX2X_DEV_INFO
11798 ("Read FIP MAC: %pM\n", fip_mac);
614c76df 11799 }
0793f83f 11800 }
a3348722 11801
82594f8f
YM
11802 /* If this is a storage-only interface, use SAN mac as
11803 * primary MAC. Notice that for SD this is already the case,
11804 * as the SAN mac was copied from the primary MAC.
11805 */
11806 if (IS_MF_FCOE_AFEX(bp))
a3348722 11807 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
0793f83f 11808 } else {
0793f83f 11809 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
55c11941 11810 iscsi_mac_upper);
0793f83f 11811 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
55c11941 11812 iscsi_mac_lower);
2ba45142 11813 bnx2x_set_mac_buf(iscsi_mac, val, val2);
c03bd39c
VZ
11814
11815 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
55c11941 11816 fcoe_fip_mac_upper);
c03bd39c 11817 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
55c11941 11818 fcoe_fip_mac_lower);
c03bd39c 11819 bnx2x_set_mac_buf(fip_mac, val, val2);
0793f83f
DK
11820 }
11821
55c11941 11822 /* Disable iSCSI OOO if MAC configuration is invalid. */
426b9241 11823 if (!is_valid_ether_addr(iscsi_mac)) {
55c11941 11824 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
c7bf7169 11825 eth_zero_addr(iscsi_mac);
426b9241
DK
11826 }
11827
55c11941 11828 /* Disable FCoE if MAC configuration is invalid. */
426b9241
DK
11829 if (!is_valid_ether_addr(fip_mac)) {
11830 bp->flags |= NO_FCOE_FLAG;
c7bf7169 11831 eth_zero_addr(bp->fip_mac);
426b9241 11832 }
55c11941
MS
11833}
11834
0329aba1 11835static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
55c11941
MS
11836{
11837 u32 val, val2;
11838 int func = BP_ABS_FUNC(bp);
11839 int port = BP_PORT(bp);
11840
11841 /* Zero primary MAC configuration */
c7bf7169 11842 eth_zero_addr(bp->dev->dev_addr);
55c11941
MS
11843
11844 if (BP_NOMCP(bp)) {
11845 BNX2X_ERROR("warning: random MAC workaround active\n");
11846 eth_hw_addr_random(bp->dev);
11847 } else if (IS_MF(bp)) {
11848 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11849 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11850 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11851 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11852 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11853
11854 if (CNIC_SUPPORT(bp))
11855 bnx2x_get_cnic_mac_hwinfo(bp);
11856 } else {
11857 /* in SF read MACs from port configuration */
11858 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11859 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11860 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11861
11862 if (CNIC_SUPPORT(bp))
11863 bnx2x_get_cnic_mac_hwinfo(bp);
11864 }
11865
3d7d562c
YM
11866 if (!BP_NOMCP(bp)) {
11867 /* Read physical port identifier from shmem */
11868 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11869 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11870 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11871 bp->flags |= HAS_PHYS_PORT_ID;
11872 }
11873
55c11941 11874 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
619c5cb6 11875
2e98ffc2 11876 if (!is_valid_ether_addr(bp->dev->dev_addr))
619c5cb6 11877 dev_err(&bp->pdev->dev,
51c1a580
MS
11878 "bad Ethernet MAC address configuration: %pM\n"
11879 "change it manually before bringing up the appropriate network interface\n",
0f9dad10 11880 bp->dev->dev_addr);
7964211d 11881}
51c1a580 11882
0329aba1 11883static bool bnx2x_get_dropless_info(struct bnx2x *bp)
7964211d
YM
11884{
11885 int tmp;
11886 u32 cfg;
51c1a580 11887
aeeddb8b 11888 if (IS_VF(bp))
4e833c59 11889 return false;
aeeddb8b 11890
7964211d
YM
11891 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11892 /* Take function: tmp = func */
11893 tmp = BP_ABS_FUNC(bp);
11894 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11895 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11896 } else {
11897 /* Take port: tmp = port */
11898 tmp = BP_PORT(bp);
11899 cfg = SHMEM_RD(bp,
11900 dev_info.port_hw_config[tmp].generic_features);
11901 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11902 }
11903 return cfg;
34f80b04
EG
11904}
11905
83bad206
YM
11906static void validate_set_si_mode(struct bnx2x *bp)
11907{
11908 u8 func = BP_ABS_FUNC(bp);
11909 u32 val;
11910
11911 val = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11912
11913 /* check for legal mac (upper bytes) */
11914 if (val != 0xffff) {
11915 bp->mf_mode = MULTI_FUNCTION_SI;
11916 bp->mf_config[BP_VN(bp)] =
11917 MF_CFG_RD(bp, func_mf_config[func].config);
11918 } else
11919 BNX2X_DEV_INFO("illegal MAC address for SI\n");
11920}
11921
0329aba1 11922static int bnx2x_get_hwinfo(struct bnx2x *bp)
34f80b04 11923{
0793f83f 11924 int /*abs*/func = BP_ABS_FUNC(bp);
230d00eb 11925 int vn, mfw_vn;
83bad206 11926 u32 val = 0, val2 = 0;
34f80b04 11927 int rc = 0;
a2fbb9ea 11928
0f587f1b
YM
11929 /* Validate that chip access is feasible */
11930 if (REG_RD(bp, MISC_REG_CHIP_NUM) == 0xffffffff) {
11931 dev_err(&bp->pdev->dev,
11932 "Chip read returns all Fs. Preventing probe from continuing\n");
11933 return -EINVAL;
11934 }
11935
34f80b04 11936 bnx2x_get_common_hwinfo(bp);
a2fbb9ea 11937
6383c0b3
AE
11938 /*
11939 * initialize IGU parameters
11940 */
f2e0899f
DK
11941 if (CHIP_IS_E1x(bp)) {
11942 bp->common.int_block = INT_BLOCK_HC;
11943
11944 bp->igu_dsb_id = DEF_SB_IGU_ID;
11945 bp->igu_base_sb = 0;
f2e0899f
DK
11946 } else {
11947 bp->common.int_block = INT_BLOCK_IGU;
7a06a122 11948
16a5fd92 11949 /* do not allow device reset during IGU info processing */
7a06a122
DK
11950 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11951
f2e0899f 11952 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
619c5cb6
VZ
11953
11954 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11955 int tout = 5000;
11956
11957 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11958
11959 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11960 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11961 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11962
11963 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11964 tout--;
0926d499 11965 usleep_range(1000, 2000);
619c5cb6
VZ
11966 }
11967
11968 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11969 dev_err(&bp->pdev->dev,
11970 "FORCING Normal Mode failed!!!\n");
9b341bb1
BW
11971 bnx2x_release_hw_lock(bp,
11972 HW_LOCK_RESOURCE_RESET);
619c5cb6
VZ
11973 return -EPERM;
11974 }
11975 }
11976
f2e0899f 11977 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
619c5cb6 11978 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
f2e0899f
DK
11979 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11980 } else
619c5cb6 11981 BNX2X_DEV_INFO("IGU Normal Mode\n");
523224a3 11982
9b341bb1 11983 rc = bnx2x_get_igu_cam_info(bp);
7a06a122 11984 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
9b341bb1
BW
11985 if (rc)
11986 return rc;
f2e0899f 11987 }
619c5cb6
VZ
11988
11989 /*
11990 * set base FW non-default (fast path) status block id, this value is
11991 * used to initialize the fw_sb_id saved on the fp/queue structure to
11992 * determine the id used by the FW.
11993 */
11994 if (CHIP_IS_E1x(bp))
11995 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11996 else /*
11997 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11998 * the same queue are indicated on the same IGU SB). So we prefer
11999 * FW and IGU SBs to be the same value.
12000 */
12001 bp->base_fw_ndsb = bp->igu_base_sb;
12002
12003 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
12004 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
12005 bp->igu_sb_cnt, bp->base_fw_ndsb);
f2e0899f
DK
12006
12007 /*
12008 * Initialize MF configuration
12009 */
523224a3 12010
fb3bff17
DK
12011 bp->mf_ov = 0;
12012 bp->mf_mode = 0;
7609647e 12013 bp->mf_sub_mode = 0;
3395a033 12014 vn = BP_VN(bp);
230d00eb 12015 mfw_vn = BP_FW_MB_IDX(bp);
0793f83f 12016
f2e0899f 12017 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
619c5cb6
VZ
12018 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
12019 bp->common.shmem2_base, SHMEM2_RD(bp, size),
12020 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
12021
f2e0899f
DK
12022 if (SHMEM2_HAS(bp, mf_cfg_addr))
12023 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
12024 else
12025 bp->common.mf_cfg_base = bp->common.shmem_base +
523224a3
DK
12026 offsetof(struct shmem_region, func_mb) +
12027 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
0793f83f
DK
12028 /*
12029 * get mf configuration:
16a5fd92 12030 * 1. Existence of MF configuration
0793f83f
DK
12031 * 2. MAC address must be legal (check only upper bytes)
12032 * for Switch-Independent mode;
12033 * OVLAN must be legal for Switch-Dependent mode
12034 * 3. SF_MODE configures specific MF mode
12035 */
12036 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
12037 /* get mf configuration */
12038 val = SHMEM_RD(bp,
12039 dev_info.shared_feature_config.config);
12040 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
12041
12042 switch (val) {
12043 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
83bad206 12044 validate_set_si_mode(bp);
0793f83f 12045 break;
a3348722
BW
12046 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
12047 if ((!CHIP_IS_E1x(bp)) &&
12048 (MF_CFG_RD(bp, func_mf_config[func].
12049 mac_upper) != 0xffff) &&
12050 (SHMEM2_HAS(bp,
12051 afex_driver_support))) {
12052 bp->mf_mode = MULTI_FUNCTION_AFEX;
12053 bp->mf_config[vn] = MF_CFG_RD(bp,
12054 func_mf_config[func].config);
12055 } else {
12056 BNX2X_DEV_INFO("can not configure afex mode\n");
12057 }
12058 break;
0793f83f
DK
12059 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
12060 /* get OV configuration */
12061 val = MF_CFG_RD(bp,
12062 func_mf_config[FUNC_0].e1hov_tag);
12063 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
12064
12065 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
12066 bp->mf_mode = MULTI_FUNCTION_SD;
12067 bp->mf_config[vn] = MF_CFG_RD(bp,
12068 func_mf_config[func].config);
12069 } else
754a2f52 12070 BNX2X_DEV_INFO("illegal OV for SD\n");
0793f83f 12071 break;
230d00eb
YM
12072 case SHARED_FEAT_CFG_FORCE_SF_MODE_BD_MODE:
12073 bp->mf_mode = MULTI_FUNCTION_SD;
12074 bp->mf_sub_mode = SUB_MF_MODE_BD;
12075 bp->mf_config[vn] =
12076 MF_CFG_RD(bp,
12077 func_mf_config[func].config);
12078
12079 if (SHMEM2_HAS(bp, mtu_size)) {
12080 int mtu_idx = BP_FW_MB_IDX(bp);
12081 u16 mtu_size;
12082 u32 mtu;
12083
12084 mtu = SHMEM2_RD(bp, mtu_size[mtu_idx]);
12085 mtu_size = (u16)mtu;
12086 DP(NETIF_MSG_IFUP, "Read MTU size %04x [%08x]\n",
12087 mtu_size, mtu);
12088
12089 /* if valid: update device mtu */
e1c6dcca 12090 if ((mtu_size >= ETH_MIN_PACKET_SIZE) &&
230d00eb
YM
12091 (mtu_size <=
12092 ETH_MAX_JUMBO_PACKET_SIZE))
12093 bp->dev->mtu = mtu_size;
12094 }
12095 break;
7609647e
YM
12096 case SHARED_FEAT_CFG_FORCE_SF_MODE_UFP_MODE:
12097 bp->mf_mode = MULTI_FUNCTION_SD;
12098 bp->mf_sub_mode = SUB_MF_MODE_UFP;
12099 bp->mf_config[vn] =
12100 MF_CFG_RD(bp,
12101 func_mf_config[func].config);
12102 break;
3786b942
AE
12103 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
12104 bp->mf_config[vn] = 0;
12105 break;
83bad206
YM
12106 case SHARED_FEAT_CFG_FORCE_SF_MODE_EXTENDED_MODE:
12107 val2 = SHMEM_RD(bp,
12108 dev_info.shared_hw_config.config_3);
12109 val2 &= SHARED_HW_CFG_EXTENDED_MF_MODE_MASK;
12110 switch (val2) {
12111 case SHARED_HW_CFG_EXTENDED_MF_MODE_NPAR1_DOT_5:
12112 validate_set_si_mode(bp);
12113 bp->mf_sub_mode =
12114 SUB_MF_MODE_NPAR1_DOT_5;
12115 break;
12116 default:
12117 /* Unknown configuration */
12118 bp->mf_config[vn] = 0;
12119 BNX2X_DEV_INFO("unknown extended MF mode 0x%x\n",
12120 val);
12121 }
12122 break;
0793f83f
DK
12123 default:
12124 /* Unknown configuration: reset mf_config */
12125 bp->mf_config[vn] = 0;
51c1a580 12126 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
0793f83f
DK
12127 }
12128 }
a2fbb9ea 12129
2691d51d 12130 BNX2X_DEV_INFO("%s function mode\n",
fb3bff17 12131 IS_MF(bp) ? "multi" : "single");
2691d51d 12132
0793f83f
DK
12133 switch (bp->mf_mode) {
12134 case MULTI_FUNCTION_SD:
12135 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
12136 FUNC_MF_CFG_E1HOV_TAG_MASK;
2691d51d 12137 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
fb3bff17 12138 bp->mf_ov = val;
619c5cb6
VZ
12139 bp->path_has_ovlan = true;
12140
51c1a580
MS
12141 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
12142 func, bp->mf_ov, bp->mf_ov);
230d00eb
YM
12143 } else if ((bp->mf_sub_mode == SUB_MF_MODE_UFP) ||
12144 (bp->mf_sub_mode == SUB_MF_MODE_BD)) {
7609647e 12145 dev_err(&bp->pdev->dev,
230d00eb 12146 "Unexpected - no valid MF OV for func %d in UFP/BD mode\n",
7609647e
YM
12147 func);
12148 bp->path_has_ovlan = true;
2691d51d 12149 } else {
619c5cb6 12150 dev_err(&bp->pdev->dev,
51c1a580
MS
12151 "No valid MF OV for func %d, aborting\n",
12152 func);
619c5cb6 12153 return -EPERM;
34f80b04 12154 }
0793f83f 12155 break;
a3348722
BW
12156 case MULTI_FUNCTION_AFEX:
12157 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
12158 break;
0793f83f 12159 case MULTI_FUNCTION_SI:
51c1a580
MS
12160 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
12161 func);
0793f83f
DK
12162 break;
12163 default:
12164 if (vn) {
619c5cb6 12165 dev_err(&bp->pdev->dev,
51c1a580
MS
12166 "VN %d is in a single function mode, aborting\n",
12167 vn);
619c5cb6 12168 return -EPERM;
2691d51d 12169 }
0793f83f 12170 break;
34f80b04 12171 }
0793f83f 12172
619c5cb6
VZ
12173 /* check if other port on the path needs ovlan:
12174 * Since MF configuration is shared between ports
12175 * Possible mixed modes are only
12176 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
12177 */
12178 if (CHIP_MODE_IS_4_PORT(bp) &&
12179 !bp->path_has_ovlan &&
12180 !IS_MF(bp) &&
12181 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
12182 u8 other_port = !BP_PORT(bp);
12183 u8 other_func = BP_PATH(bp) + 2*other_port;
12184 val = MF_CFG_RD(bp,
12185 func_mf_config[other_func].e1hov_tag);
12186 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
12187 bp->path_has_ovlan = true;
12188 }
34f80b04 12189 }
a2fbb9ea 12190
e848582c
DK
12191 /* adjust igu_sb_cnt to MF for E1H */
12192 if (CHIP_IS_E1H(bp) && IS_MF(bp))
12193 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT);
523224a3 12194
619c5cb6
VZ
12195 /* port info */
12196 bnx2x_get_port_hwinfo(bp);
f2e0899f 12197
0793f83f
DK
12198 /* Get MAC addresses */
12199 bnx2x_get_mac_hwinfo(bp);
a2fbb9ea 12200
2ba45142 12201 bnx2x_get_cnic_info(bp);
2ba45142 12202
34f80b04
EG
12203 return rc;
12204}
12205
0329aba1 12206static void bnx2x_read_fwinfo(struct bnx2x *bp)
34f24c7f
VZ
12207{
12208 int cnt, i, block_end, rodi;
fcdf95cb 12209 char vpd_start[BNX2X_VPD_LEN+1];
34f24c7f
VZ
12210 char str_id_reg[VENDOR_ID_LEN+1];
12211 char str_id_cap[VENDOR_ID_LEN+1];
fcdf95cb
BW
12212 char *vpd_data;
12213 char *vpd_extended_data = NULL;
34f24c7f
VZ
12214 u8 len;
12215
fcdf95cb 12216 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
34f24c7f
VZ
12217 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
12218
12219 if (cnt < BNX2X_VPD_LEN)
12220 goto out_not_found;
12221
fcdf95cb
BW
12222 /* VPD RO tag should be first tag after identifier string, hence
12223 * we should be able to find it in first BNX2X_VPD_LEN chars
12224 */
12225 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
34f24c7f
VZ
12226 PCI_VPD_LRDT_RO_DATA);
12227 if (i < 0)
12228 goto out_not_found;
12229
34f24c7f 12230 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
fcdf95cb 12231 pci_vpd_lrdt_size(&vpd_start[i]);
34f24c7f
VZ
12232
12233 i += PCI_VPD_LRDT_TAG_SIZE;
12234
fcdf95cb
BW
12235 if (block_end > BNX2X_VPD_LEN) {
12236 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
12237 if (vpd_extended_data == NULL)
12238 goto out_not_found;
12239
12240 /* read rest of vpd image into vpd_extended_data */
12241 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
12242 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
12243 block_end - BNX2X_VPD_LEN,
12244 vpd_extended_data + BNX2X_VPD_LEN);
12245 if (cnt < (block_end - BNX2X_VPD_LEN))
12246 goto out_not_found;
12247 vpd_data = vpd_extended_data;
12248 } else
12249 vpd_data = vpd_start;
12250
12251 /* now vpd_data holds full vpd content in both cases */
34f24c7f
VZ
12252
12253 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
12254 PCI_VPD_RO_KEYWORD_MFR_ID);
12255 if (rodi < 0)
12256 goto out_not_found;
12257
12258 len = pci_vpd_info_field_size(&vpd_data[rodi]);
12259
12260 if (len != VENDOR_ID_LEN)
12261 goto out_not_found;
12262
12263 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
12264
12265 /* vendor specific info */
12266 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
12267 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
12268 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
12269 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
12270
12271 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
12272 PCI_VPD_RO_KEYWORD_VENDOR0);
12273 if (rodi >= 0) {
12274 len = pci_vpd_info_field_size(&vpd_data[rodi]);
12275
12276 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
12277
12278 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
12279 memcpy(bp->fw_ver, &vpd_data[rodi], len);
12280 bp->fw_ver[len] = ' ';
12281 }
12282 }
fcdf95cb 12283 kfree(vpd_extended_data);
34f24c7f
VZ
12284 return;
12285 }
12286out_not_found:
fcdf95cb 12287 kfree(vpd_extended_data);
34f24c7f
VZ
12288 return;
12289}
12290
0329aba1 12291static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
619c5cb6
VZ
12292{
12293 u32 flags = 0;
12294
12295 if (CHIP_REV_IS_FPGA(bp))
12296 SET_FLAGS(flags, MODE_FPGA);
12297 else if (CHIP_REV_IS_EMUL(bp))
12298 SET_FLAGS(flags, MODE_EMUL);
12299 else
12300 SET_FLAGS(flags, MODE_ASIC);
12301
12302 if (CHIP_MODE_IS_4_PORT(bp))
12303 SET_FLAGS(flags, MODE_PORT4);
12304 else
12305 SET_FLAGS(flags, MODE_PORT2);
12306
12307 if (CHIP_IS_E2(bp))
12308 SET_FLAGS(flags, MODE_E2);
12309 else if (CHIP_IS_E3(bp)) {
12310 SET_FLAGS(flags, MODE_E3);
12311 if (CHIP_REV(bp) == CHIP_REV_Ax)
12312 SET_FLAGS(flags, MODE_E3_A0);
6383c0b3
AE
12313 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
12314 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
619c5cb6
VZ
12315 }
12316
12317 if (IS_MF(bp)) {
12318 SET_FLAGS(flags, MODE_MF);
12319 switch (bp->mf_mode) {
12320 case MULTI_FUNCTION_SD:
12321 SET_FLAGS(flags, MODE_MF_SD);
12322 break;
12323 case MULTI_FUNCTION_SI:
12324 SET_FLAGS(flags, MODE_MF_SI);
12325 break;
a3348722
BW
12326 case MULTI_FUNCTION_AFEX:
12327 SET_FLAGS(flags, MODE_MF_AFEX);
12328 break;
619c5cb6
VZ
12329 }
12330 } else
12331 SET_FLAGS(flags, MODE_SF);
12332
12333#if defined(__LITTLE_ENDIAN)
12334 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
12335#else /*(__BIG_ENDIAN)*/
12336 SET_FLAGS(flags, MODE_BIG_ENDIAN);
12337#endif
12338 INIT_MODE_FLAGS(bp) = flags;
12339}
12340
0329aba1 12341static int bnx2x_init_bp(struct bnx2x *bp)
34f80b04 12342{
f2e0899f 12343 int func;
34f80b04
EG
12344 int rc;
12345
34f80b04 12346 mutex_init(&bp->port.phy_mutex);
c4ff7cbf 12347 mutex_init(&bp->fw_mb_mutex);
42f8277f 12348 mutex_init(&bp->drv_info_mutex);
c6e36d8c 12349 sema_init(&bp->stats_lock, 1);
42f8277f 12350 bp->drv_info_mng_owner = false;
05cc5a39 12351 INIT_LIST_HEAD(&bp->vlan_reg);
55c11941 12352
1cf167f2 12353 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
7be08a72 12354 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
3deb8167 12355 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
370d4a26 12356 INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task);
1ab4434c
AE
12357 if (IS_PF(bp)) {
12358 rc = bnx2x_get_hwinfo(bp);
12359 if (rc)
12360 return rc;
12361 } else {
e09b74d0 12362 eth_zero_addr(bp->dev->dev_addr);
1ab4434c 12363 }
34f80b04 12364
619c5cb6
VZ
12365 bnx2x_set_modes_bitmap(bp);
12366
12367 rc = bnx2x_alloc_mem_bp(bp);
12368 if (rc)
12369 return rc;
523224a3 12370
34f24c7f 12371 bnx2x_read_fwinfo(bp);
f2e0899f
DK
12372
12373 func = BP_FUNC(bp);
12374
34f80b04 12375 /* need to reset chip if undi was active */
1ab4434c 12376 if (IS_PF(bp) && !BP_NOMCP(bp)) {
452427b0
YM
12377 /* init fw_seq */
12378 bp->fw_seq =
12379 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
12380 DRV_MSG_SEQ_NUMBER_MASK;
12381 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
12382
91ebb929
YM
12383 rc = bnx2x_prev_unload(bp);
12384 if (rc) {
12385 bnx2x_free_mem_bp(bp);
12386 return rc;
12387 }
452427b0
YM
12388 }
12389
34f80b04 12390 if (CHIP_REV_IS_FPGA(bp))
cdaa7cb8 12391 dev_err(&bp->pdev->dev, "FPGA detected\n");
34f80b04
EG
12392
12393 if (BP_NOMCP(bp) && (func == 0))
51c1a580 12394 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
34f80b04 12395
614c76df 12396 bp->disable_tpa = disable_tpa;
2e98ffc2 12397 bp->disable_tpa |= !!IS_MF_STORAGE_ONLY(bp);
94d9de3c 12398 /* Reduce memory usage in kdump environment by disabling TPA */
c9931896 12399 bp->disable_tpa |= is_kdump_kernel();
614c76df 12400
7a9b2557 12401 /* Set TPA flags */
614c76df 12402 if (bp->disable_tpa) {
d9b9e860 12403 bp->dev->hw_features &= ~NETIF_F_LRO;
7a9b2557 12404 bp->dev->features &= ~NETIF_F_LRO;
7a9b2557
VZ
12405 }
12406
a18f5128
EG
12407 if (CHIP_IS_E1(bp))
12408 bp->dropless_fc = 0;
12409 else
7964211d 12410 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
a18f5128 12411
8d5726c4 12412 bp->mrrs = mrrs;
7a9b2557 12413
2e98ffc2 12414 bp->tx_ring_size = IS_MF_STORAGE_ONLY(bp) ? 0 : MAX_TX_AVAIL;
1ab4434c
AE
12415 if (IS_VF(bp))
12416 bp->rx_ring_size = MAX_RX_AVAIL;
34f80b04 12417
7d323bfd 12418 /* make sure that the numbers are in the right granularity */
523224a3
DK
12419 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
12420 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
34f80b04 12421
fc543637 12422 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
34f80b04 12423
e99e88a9 12424 timer_setup(&bp->timer, bnx2x_timer, 0);
34f80b04 12425 bp->timer.expires = jiffies + bp->current_interval;
34f80b04 12426
0370cf90
BW
12427 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
12428 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
9c73267d 12429 SHMEM2_HAS(bp, dcbx_en) &&
0370cf90 12430 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
9c73267d
YM
12431 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset) &&
12432 SHMEM2_RD(bp, dcbx_en[BP_PORT(bp)])) {
0370cf90
BW
12433 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
12434 bnx2x_dcbx_init_params(bp);
12435 } else {
12436 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
12437 }
e4901dde 12438
619c5cb6
VZ
12439 if (CHIP_IS_E1x(bp))
12440 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
12441 else
12442 bp->cnic_base_cl_id = FP_SB_MAX_E2;
619c5cb6 12443
6383c0b3 12444 /* multiple tx priority */
1ab4434c
AE
12445 if (IS_VF(bp))
12446 bp->max_cos = 1;
12447 else if (CHIP_IS_E1x(bp))
6383c0b3 12448 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
1ab4434c 12449 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
6383c0b3 12450 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
1ab4434c 12451 else if (CHIP_IS_E3B0(bp))
6383c0b3 12452 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
1ab4434c
AE
12453 else
12454 BNX2X_ERR("unknown chip %x revision %x\n",
12455 CHIP_NUM(bp), CHIP_REV(bp));
12456 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
6383c0b3 12457
55c11941
MS
12458 /* We need at least one default status block for slow-path events,
12459 * second status block for the L2 queue, and a third status block for
16a5fd92 12460 * CNIC if supported.
55c11941 12461 */
60cad4e6
AE
12462 if (IS_VF(bp))
12463 bp->min_msix_vec_cnt = 1;
12464 else if (CNIC_SUPPORT(bp))
55c11941 12465 bp->min_msix_vec_cnt = 3;
60cad4e6 12466 else /* PF w/o cnic */
55c11941
MS
12467 bp->min_msix_vec_cnt = 2;
12468 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
12469
5bb680d6
MS
12470 bp->dump_preset_idx = 1;
12471
eeed018c
MK
12472 if (CHIP_IS_E3B0(bp))
12473 bp->flags |= PTP_SUPPORTED;
12474
34f80b04 12475 return rc;
a2fbb9ea
ET
12476}
12477
de0c62db
DK
12478/****************************************************************************
12479* General service functions
12480****************************************************************************/
a2fbb9ea 12481
619c5cb6
VZ
12482/*
12483 * net_device service functions
12484 */
12485
bb2a0f7a 12486/* called with rtnl_lock */
a2fbb9ea
ET
12487static int bnx2x_open(struct net_device *dev)
12488{
12489 struct bnx2x *bp = netdev_priv(dev);
8395be5e 12490 int rc;
a2fbb9ea 12491
1355b704
MY
12492 bp->stats_init = true;
12493
6eccabb3
EG
12494 netif_carrier_off(dev);
12495
a2fbb9ea
ET
12496 bnx2x_set_power_state(bp, PCI_D0);
12497
ad5afc89 12498 /* If parity had happen during the unload, then attentions
c9ee9206
VZ
12499 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
12500 * want the first function loaded on the current engine to
12501 * complete the recovery.
ad5afc89 12502 * Parity recovery is only relevant for PF driver.
c9ee9206 12503 */
ad5afc89 12504 if (IS_PF(bp)) {
1a6974b2
YM
12505 int other_engine = BP_PATH(bp) ? 0 : 1;
12506 bool other_load_status, load_status;
12507 bool global = false;
12508
ad5afc89
AE
12509 other_load_status = bnx2x_get_load_status(bp, other_engine);
12510 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
12511 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
12512 bnx2x_chk_parity_attn(bp, &global, true)) {
12513 do {
12514 /* If there are attentions and they are in a
12515 * global blocks, set the GLOBAL_RESET bit
12516 * regardless whether it will be this function
12517 * that will complete the recovery or not.
12518 */
12519 if (global)
12520 bnx2x_set_reset_global(bp);
72fd0718 12521
ad5afc89
AE
12522 /* Only the first function on the current
12523 * engine should try to recover in open. In case
12524 * of attentions in global blocks only the first
12525 * in the chip should try to recover.
12526 */
12527 if ((!load_status &&
12528 (!global || !other_load_status)) &&
12529 bnx2x_trylock_leader_lock(bp) &&
12530 !bnx2x_leader_reset(bp)) {
12531 netdev_info(bp->dev,
12532 "Recovered in open\n");
12533 break;
12534 }
72fd0718 12535
ad5afc89
AE
12536 /* recovery has failed... */
12537 bnx2x_set_power_state(bp, PCI_D3hot);
12538 bp->recovery_state = BNX2X_RECOVERY_FAILED;
72fd0718 12539
ad5afc89
AE
12540 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
12541 "If you still see this message after a few retries then power cycle is required.\n");
72fd0718 12542
ad5afc89
AE
12543 return -EAGAIN;
12544 } while (0);
12545 }
12546 }
72fd0718
VZ
12547
12548 bp->recovery_state = BNX2X_RECOVERY_DONE;
8395be5e
AE
12549 rc = bnx2x_nic_load(bp, LOAD_OPEN);
12550 if (rc)
12551 return rc;
f34fa14c 12552
883ce97d 12553 if (IS_PF(bp))
6b352912 12554 udp_tunnel_get_rx_info(dev);
f34fa14c 12555
9a8130bc 12556 return 0;
a2fbb9ea
ET
12557}
12558
bb2a0f7a 12559/* called with rtnl_lock */
56ad3152 12560static int bnx2x_close(struct net_device *dev)
a2fbb9ea 12561{
a2fbb9ea
ET
12562 struct bnx2x *bp = netdev_priv(dev);
12563
12564 /* Unload the driver, release IRQs */
5d07d868 12565 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
c9ee9206 12566
a2fbb9ea
ET
12567 return 0;
12568}
12569
e8c6ae9f 12570struct bnx2x_mcast_list_elem_group
6e30dd4e 12571{
e8c6ae9f
JB
12572 struct list_head mcast_group_link;
12573 struct bnx2x_mcast_list_elem mcast_elems[];
12574};
6e30dd4e 12575
e8c6ae9f
JB
12576#define MCAST_ELEMS_PER_PG \
12577 ((PAGE_SIZE - sizeof(struct bnx2x_mcast_list_elem_group)) / \
12578 sizeof(struct bnx2x_mcast_list_elem))
12579
12580static void bnx2x_free_mcast_macs_list(struct list_head *mcast_group_list)
12581{
12582 struct bnx2x_mcast_list_elem_group *current_mcast_group;
12583
12584 while (!list_empty(mcast_group_list)) {
12585 current_mcast_group = list_first_entry(mcast_group_list,
12586 struct bnx2x_mcast_list_elem_group,
12587 mcast_group_link);
12588 list_del(&current_mcast_group->mcast_group_link);
12589 free_page((unsigned long)current_mcast_group);
c7b7b483 12590 }
e8c6ae9f 12591}
6e30dd4e 12592
e8c6ae9f
JB
12593static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
12594 struct bnx2x_mcast_ramrod_params *p,
12595 struct list_head *mcast_group_list)
12596{
12597 struct bnx2x_mcast_list_elem *mc_mac;
12598 struct netdev_hw_addr *ha;
12599 struct bnx2x_mcast_list_elem_group *current_mcast_group = NULL;
12600 int mc_count = netdev_mc_count(bp->dev);
12601 int offset = 0;
6e30dd4e 12602
e8c6ae9f 12603 INIT_LIST_HEAD(&p->mcast_list);
619c5cb6 12604 netdev_for_each_mc_addr(ha, bp->dev) {
e8c6ae9f
JB
12605 if (!offset) {
12606 current_mcast_group =
12607 (struct bnx2x_mcast_list_elem_group *)
12608 __get_free_page(GFP_ATOMIC);
12609 if (!current_mcast_group) {
12610 bnx2x_free_mcast_macs_list(mcast_group_list);
12611 BNX2X_ERR("Failed to allocate mc MAC list\n");
12612 return -ENOMEM;
12613 }
12614 list_add(&current_mcast_group->mcast_group_link,
12615 mcast_group_list);
12616 }
12617 mc_mac = &current_mcast_group->mcast_elems[offset];
619c5cb6
VZ
12618 mc_mac->mac = bnx2x_mc_addr(ha);
12619 list_add_tail(&mc_mac->link, &p->mcast_list);
e8c6ae9f
JB
12620 offset++;
12621 if (offset == MCAST_ELEMS_PER_PG)
12622 offset = 0;
6e30dd4e 12623 }
619c5cb6 12624 p->mcast_list_len = mc_count;
619c5cb6 12625 return 0;
6e30dd4e
VZ
12626}
12627
619c5cb6
VZ
12628/**
12629 * bnx2x_set_uc_list - configure a new unicast MACs list.
12630 *
12631 * @bp: driver handle
6e30dd4e 12632 *
619c5cb6 12633 * We will use zero (0) as a MAC type for these MACs.
6e30dd4e 12634 */
1191cb83 12635static int bnx2x_set_uc_list(struct bnx2x *bp)
6e30dd4e 12636{
619c5cb6 12637 int rc;
6e30dd4e 12638 struct net_device *dev = bp->dev;
6e30dd4e 12639 struct netdev_hw_addr *ha;
15192a8c 12640 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
619c5cb6 12641 unsigned long ramrod_flags = 0;
6e30dd4e 12642
619c5cb6
VZ
12643 /* First schedule a cleanup up of old configuration */
12644 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
12645 if (rc < 0) {
12646 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
12647 return rc;
12648 }
6e30dd4e
VZ
12649
12650 netdev_for_each_uc_addr(ha, dev) {
619c5cb6
VZ
12651 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
12652 BNX2X_UC_LIST_MAC, &ramrod_flags);
7b5342d9
YM
12653 if (rc == -EEXIST) {
12654 DP(BNX2X_MSG_SP,
12655 "Failed to schedule ADD operations: %d\n", rc);
12656 /* do not treat adding same MAC as error */
12657 rc = 0;
12658
12659 } else if (rc < 0) {
12660
619c5cb6
VZ
12661 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
12662 rc);
12663 return rc;
6e30dd4e
VZ
12664 }
12665 }
12666
619c5cb6
VZ
12667 /* Execute the pending commands */
12668 __set_bit(RAMROD_CONT, &ramrod_flags);
12669 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
12670 BNX2X_UC_LIST_MAC, &ramrod_flags);
6e30dd4e
VZ
12671}
12672
c7b7b483 12673static int bnx2x_set_mc_list_e1x(struct bnx2x *bp)
6e30dd4e 12674{
e8c6ae9f 12675 LIST_HEAD(mcast_group_list);
619c5cb6 12676 struct net_device *dev = bp->dev;
3b603066 12677 struct bnx2x_mcast_ramrod_params rparam = {NULL};
619c5cb6 12678 int rc = 0;
6e30dd4e 12679
619c5cb6 12680 rparam.mcast_obj = &bp->mcast_obj;
6e30dd4e 12681
619c5cb6
VZ
12682 /* first, clear all configured multicast MACs */
12683 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
12684 if (rc < 0) {
51c1a580 12685 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
619c5cb6
VZ
12686 return rc;
12687 }
6e30dd4e 12688
619c5cb6
VZ
12689 /* then, configure a new MACs list */
12690 if (netdev_mc_count(dev)) {
e8c6ae9f 12691 rc = bnx2x_init_mcast_macs_list(bp, &rparam, &mcast_group_list);
c7b7b483 12692 if (rc)
619c5cb6 12693 return rc;
6e30dd4e 12694
619c5cb6
VZ
12695 /* Now add the new MACs */
12696 rc = bnx2x_config_mcast(bp, &rparam,
12697 BNX2X_MCAST_CMD_ADD);
12698 if (rc < 0)
51c1a580
MS
12699 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
12700 rc);
6e30dd4e 12701
e8c6ae9f 12702 bnx2x_free_mcast_macs_list(&mcast_group_list);
619c5cb6 12703 }
6e30dd4e 12704
619c5cb6 12705 return rc;
6e30dd4e
VZ
12706}
12707
c7b7b483
YM
12708static int bnx2x_set_mc_list(struct bnx2x *bp)
12709{
e8c6ae9f 12710 LIST_HEAD(mcast_group_list);
c7b7b483
YM
12711 struct bnx2x_mcast_ramrod_params rparam = {NULL};
12712 struct net_device *dev = bp->dev;
12713 int rc = 0;
12714
12715 /* On older adapters, we need to flush and re-add filters */
12716 if (CHIP_IS_E1x(bp))
12717 return bnx2x_set_mc_list_e1x(bp);
12718
12719 rparam.mcast_obj = &bp->mcast_obj;
12720
12721 if (netdev_mc_count(dev)) {
e8c6ae9f 12722 rc = bnx2x_init_mcast_macs_list(bp, &rparam, &mcast_group_list);
c7b7b483
YM
12723 if (rc)
12724 return rc;
12725
12726 /* Override the curently configured set of mc filters */
12727 rc = bnx2x_config_mcast(bp, &rparam,
12728 BNX2X_MCAST_CMD_SET);
12729 if (rc < 0)
12730 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
12731 rc);
12732
e8c6ae9f 12733 bnx2x_free_mcast_macs_list(&mcast_group_list);
c7b7b483
YM
12734 } else {
12735 /* If no mc addresses are required, flush the configuration */
12736 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
d0c32a16 12737 if (rc < 0)
c7b7b483
YM
12738 BNX2X_ERR("Failed to clear multicast configuration %d\n",
12739 rc);
12740 }
12741
12742 return rc;
12743}
12744
619c5cb6 12745/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
a8f47eb7 12746static void bnx2x_set_rx_mode(struct net_device *dev)
34f80b04
EG
12747{
12748 struct bnx2x *bp = netdev_priv(dev);
34f80b04
EG
12749
12750 if (bp->state != BNX2X_STATE_OPEN) {
12751 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12752 return;
8b09be5f
YM
12753 } else {
12754 /* Schedule an SP task to handle rest of change */
230bb0f3
YM
12755 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE,
12756 NETIF_MSG_IFUP);
34f80b04 12757 }
8b09be5f
YM
12758}
12759
12760void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12761{
12762 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
34f80b04 12763
619c5cb6 12764 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
34f80b04 12765
8b09be5f
YM
12766 netif_addr_lock_bh(bp->dev);
12767
12768 if (bp->dev->flags & IFF_PROMISC) {
34f80b04 12769 rx_mode = BNX2X_RX_MODE_PROMISC;
8b09be5f
YM
12770 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12771 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12772 CHIP_IS_E1(bp))) {
34f80b04 12773 rx_mode = BNX2X_RX_MODE_ALLMULTI;
8b09be5f 12774 } else {
381ac16b
AE
12775 if (IS_PF(bp)) {
12776 /* some multicasts */
12777 if (bnx2x_set_mc_list(bp) < 0)
12778 rx_mode = BNX2X_RX_MODE_ALLMULTI;
34f80b04 12779
8b09be5f
YM
12780 /* release bh lock, as bnx2x_set_uc_list might sleep */
12781 netif_addr_unlock_bh(bp->dev);
381ac16b
AE
12782 if (bnx2x_set_uc_list(bp) < 0)
12783 rx_mode = BNX2X_RX_MODE_PROMISC;
8b09be5f 12784 netif_addr_lock_bh(bp->dev);
381ac16b
AE
12785 } else {
12786 /* configuring mcast to a vf involves sleeping (when we
8b09be5f 12787 * wait for the pf's response).
381ac16b 12788 */
230bb0f3
YM
12789 bnx2x_schedule_sp_rtnl(bp,
12790 BNX2X_SP_RTNL_VFPF_MCAST, 0);
381ac16b 12791 }
34f80b04
EG
12792 }
12793
12794 bp->rx_mode = rx_mode;
614c76df 12795 /* handle ISCSI SD mode */
2e98ffc2 12796 if (IS_MF_ISCSI_ONLY(bp))
614c76df 12797 bp->rx_mode = BNX2X_RX_MODE_NONE;
619c5cb6
VZ
12798
12799 /* Schedule the rx_mode command */
12800 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12801 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8b09be5f 12802 netif_addr_unlock_bh(bp->dev);
619c5cb6
VZ
12803 return;
12804 }
12805
381ac16b
AE
12806 if (IS_PF(bp)) {
12807 bnx2x_set_storm_rx_mode(bp);
8b09be5f 12808 netif_addr_unlock_bh(bp->dev);
381ac16b 12809 } else {
8b09be5f
YM
12810 /* VF will need to request the PF to make this change, and so
12811 * the VF needs to release the bottom-half lock prior to the
12812 * request (as it will likely require sleep on the VF side)
381ac16b 12813 */
8b09be5f
YM
12814 netif_addr_unlock_bh(bp->dev);
12815 bnx2x_vfpf_storm_rx_mode(bp);
381ac16b 12816 }
34f80b04
EG
12817}
12818
c18487ee 12819/* called with rtnl_lock */
01cd4528
EG
12820static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12821 int devad, u16 addr)
a2fbb9ea 12822{
01cd4528
EG
12823 struct bnx2x *bp = netdev_priv(netdev);
12824 u16 value;
12825 int rc;
a2fbb9ea 12826
01cd4528
EG
12827 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12828 prtad, devad, addr);
a2fbb9ea 12829
01cd4528
EG
12830 /* The HW expects different devad if CL22 is used */
12831 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
c18487ee 12832
01cd4528 12833 bnx2x_acquire_phy_lock(bp);
e10bc84d 12834 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
01cd4528
EG
12835 bnx2x_release_phy_lock(bp);
12836 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
a2fbb9ea 12837
01cd4528
EG
12838 if (!rc)
12839 rc = value;
12840 return rc;
12841}
a2fbb9ea 12842
01cd4528
EG
12843/* called with rtnl_lock */
12844static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12845 u16 addr, u16 value)
12846{
12847 struct bnx2x *bp = netdev_priv(netdev);
01cd4528
EG
12848 int rc;
12849
51c1a580
MS
12850 DP(NETIF_MSG_LINK,
12851 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12852 prtad, devad, addr, value);
01cd4528 12853
01cd4528
EG
12854 /* The HW expects different devad if CL22 is used */
12855 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
a2fbb9ea 12856
01cd4528 12857 bnx2x_acquire_phy_lock(bp);
e10bc84d 12858 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
01cd4528
EG
12859 bnx2x_release_phy_lock(bp);
12860 return rc;
12861}
c18487ee 12862
01cd4528
EG
12863/* called with rtnl_lock */
12864static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12865{
12866 struct bnx2x *bp = netdev_priv(dev);
12867 struct mii_ioctl_data *mdio = if_mii(ifr);
a2fbb9ea 12868
01cd4528
EG
12869 if (!netif_running(dev))
12870 return -EAGAIN;
12871
eeed018c
MK
12872 switch (cmd) {
12873 case SIOCSHWTSTAMP:
12874 return bnx2x_hwtstamp_ioctl(bp, ifr);
12875 default:
12876 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12877 mdio->phy_id, mdio->reg_num, mdio->val_in);
12878 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
12879 }
a2fbb9ea
ET
12880}
12881
257ddbda 12882#ifdef CONFIG_NET_POLL_CONTROLLER
a2fbb9ea
ET
12883static void poll_bnx2x(struct net_device *dev)
12884{
12885 struct bnx2x *bp = netdev_priv(dev);
14a15d61 12886 int i;
a2fbb9ea 12887
14a15d61
MS
12888 for_each_eth_queue(bp, i) {
12889 struct bnx2x_fastpath *fp = &bp->fp[i];
12890 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12891 }
a2fbb9ea
ET
12892}
12893#endif
12894
614c76df
DK
12895static int bnx2x_validate_addr(struct net_device *dev)
12896{
12897 struct bnx2x *bp = netdev_priv(dev);
12898
e09b74d0
AE
12899 /* query the bulletin board for mac address configured by the PF */
12900 if (IS_VF(bp))
12901 bnx2x_sample_bulletin(bp);
12902
2e98ffc2 12903 if (!is_valid_ether_addr(dev->dev_addr)) {
51c1a580 12904 BNX2X_ERR("Non-valid Ethernet address\n");
614c76df 12905 return -EADDRNOTAVAIL;
51c1a580 12906 }
614c76df
DK
12907 return 0;
12908}
12909
3d7d562c 12910static int bnx2x_get_phys_port_id(struct net_device *netdev,
02637fce 12911 struct netdev_phys_item_id *ppid)
3d7d562c
YM
12912{
12913 struct bnx2x *bp = netdev_priv(netdev);
12914
12915 if (!(bp->flags & HAS_PHYS_PORT_ID))
12916 return -EOPNOTSUPP;
12917
12918 ppid->id_len = sizeof(bp->phys_port_id);
12919 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12920
12921 return 0;
12922}
12923
5f35227e
JG
12924static netdev_features_t bnx2x_features_check(struct sk_buff *skb,
12925 struct net_device *dev,
12926 netdev_features_t features)
51de7bb9 12927{
8cb65d00 12928 features = vlan_features_check(skb, features);
5f35227e 12929 return vxlan_features_check(skb, features);
51de7bb9
JS
12930}
12931
05cc5a39
YM
12932static int __bnx2x_vlan_configure_vid(struct bnx2x *bp, u16 vid, bool add)
12933{
12934 int rc;
12935
12936 if (IS_PF(bp)) {
12937 unsigned long ramrod_flags = 0;
12938
12939 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12940 rc = bnx2x_set_vlan_one(bp, vid, &bp->sp_objs->vlan_obj,
12941 add, &ramrod_flags);
12942 } else {
12943 rc = bnx2x_vfpf_update_vlan(bp, vid, bp->fp->index, add);
12944 }
12945
12946 return rc;
12947}
12948
a02cc9d3 12949static int bnx2x_vlan_configure_vid_list(struct bnx2x *bp)
05cc5a39
YM
12950{
12951 struct bnx2x_vlan_entry *vlan;
12952 int rc = 0;
12953
a02cc9d3 12954 /* Configure all non-configured entries */
05cc5a39 12955 list_for_each_entry(vlan, &bp->vlan_reg, link) {
a02cc9d3 12956 if (vlan->hw)
05cc5a39
YM
12957 continue;
12958
a02cc9d3
MS
12959 if (bp->vlan_cnt >= bp->vlan_credit)
12960 return -ENOBUFS;
05cc5a39
YM
12961
12962 rc = __bnx2x_vlan_configure_vid(bp, vlan->vid, true);
12963 if (rc) {
a02cc9d3
MS
12964 BNX2X_ERR("Unable to config VLAN %d\n", vlan->vid);
12965 return rc;
05cc5a39 12966 }
a02cc9d3
MS
12967
12968 DP(NETIF_MSG_IFUP, "HW configured for VLAN %d\n", vlan->vid);
12969 vlan->hw = true;
12970 bp->vlan_cnt++;
05cc5a39
YM
12971 }
12972
a02cc9d3
MS
12973 return 0;
12974}
12975
12976static void bnx2x_vlan_configure(struct bnx2x *bp, bool set_rx_mode)
12977{
12978 bool need_accept_any_vlan;
12979
12980 need_accept_any_vlan = !!bnx2x_vlan_configure_vid_list(bp);
12981
12982 if (bp->accept_any_vlan != need_accept_any_vlan) {
12983 bp->accept_any_vlan = need_accept_any_vlan;
12984 DP(NETIF_MSG_IFUP, "Accept all VLAN %s\n",
12985 bp->accept_any_vlan ? "raised" : "cleared");
12986 if (set_rx_mode) {
12987 if (IS_PF(bp))
12988 bnx2x_set_rx_mode_inner(bp);
12989 else
12990 bnx2x_vfpf_storm_rx_mode(bp);
12991 }
12992 }
12993}
12994
12995int bnx2x_vlan_reconfigure_vid(struct bnx2x *bp)
12996{
12997 struct bnx2x_vlan_entry *vlan;
12998
12999 /* The hw forgot all entries after reload */
13000 list_for_each_entry(vlan, &bp->vlan_reg, link)
13001 vlan->hw = false;
13002 bp->vlan_cnt = 0;
13003
13004 /* Don't set rx mode here. Our caller will do it. */
13005 bnx2x_vlan_configure(bp, false);
13006
13007 return 0;
05cc5a39
YM
13008}
13009
13010static int bnx2x_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid)
13011{
13012 struct bnx2x *bp = netdev_priv(dev);
13013 struct bnx2x_vlan_entry *vlan;
05cc5a39
YM
13014
13015 DP(NETIF_MSG_IFUP, "Adding VLAN %d\n", vid);
13016
13017 vlan = kmalloc(sizeof(*vlan), GFP_KERNEL);
13018 if (!vlan)
13019 return -ENOMEM;
13020
05cc5a39 13021 vlan->vid = vid;
a02cc9d3
MS
13022 vlan->hw = false;
13023 list_add_tail(&vlan->link, &bp->vlan_reg);
05cc5a39 13024
a02cc9d3
MS
13025 if (netif_running(dev))
13026 bnx2x_vlan_configure(bp, true);
05cc5a39 13027
a02cc9d3 13028 return 0;
05cc5a39
YM
13029}
13030
13031static int bnx2x_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid)
13032{
13033 struct bnx2x *bp = netdev_priv(dev);
13034 struct bnx2x_vlan_entry *vlan;
a02cc9d3 13035 bool found = false;
05cc5a39
YM
13036 int rc = 0;
13037
05cc5a39
YM
13038 DP(NETIF_MSG_IFUP, "Removing VLAN %d\n", vid);
13039
05cc5a39 13040 list_for_each_entry(vlan, &bp->vlan_reg, link)
a02cc9d3
MS
13041 if (vlan->vid == vid) {
13042 found = true;
05cc5a39 13043 break;
a02cc9d3 13044 }
05cc5a39 13045
a02cc9d3 13046 if (!found) {
05cc5a39
YM
13047 BNX2X_ERR("Unable to kill VLAN %d - not found\n", vid);
13048 return -EINVAL;
13049 }
13050
a02cc9d3 13051 if (netif_running(dev) && vlan->hw) {
05cc5a39 13052 rc = __bnx2x_vlan_configure_vid(bp, vid, false);
a02cc9d3
MS
13053 DP(NETIF_MSG_IFUP, "HW deconfigured for VLAN %d\n", vid);
13054 bp->vlan_cnt--;
13055 }
05cc5a39
YM
13056
13057 list_del(&vlan->link);
13058 kfree(vlan);
13059
a02cc9d3
MS
13060 if (netif_running(dev))
13061 bnx2x_vlan_configure(bp, true);
05cc5a39
YM
13062
13063 DP(NETIF_MSG_IFUP, "Removing VLAN result %d\n", rc);
13064
13065 return rc;
13066}
13067
c64213cd
SH
13068static const struct net_device_ops bnx2x_netdev_ops = {
13069 .ndo_open = bnx2x_open,
13070 .ndo_stop = bnx2x_close,
13071 .ndo_start_xmit = bnx2x_start_xmit,
8307fa3e 13072 .ndo_select_queue = bnx2x_select_queue,
6e30dd4e 13073 .ndo_set_rx_mode = bnx2x_set_rx_mode,
c64213cd 13074 .ndo_set_mac_address = bnx2x_change_mac_addr,
614c76df 13075 .ndo_validate_addr = bnx2x_validate_addr,
c64213cd
SH
13076 .ndo_do_ioctl = bnx2x_ioctl,
13077 .ndo_change_mtu = bnx2x_change_mtu,
66371c44
MM
13078 .ndo_fix_features = bnx2x_fix_features,
13079 .ndo_set_features = bnx2x_set_features,
c64213cd 13080 .ndo_tx_timeout = bnx2x_tx_timeout,
05cc5a39
YM
13081 .ndo_vlan_rx_add_vid = bnx2x_vlan_rx_add_vid,
13082 .ndo_vlan_rx_kill_vid = bnx2x_vlan_rx_kill_vid,
257ddbda 13083#ifdef CONFIG_NET_POLL_CONTROLLER
c64213cd
SH
13084 .ndo_poll_controller = poll_bnx2x,
13085#endif
e4c6734e 13086 .ndo_setup_tc = __bnx2x_setup_tc,
6411280a 13087#ifdef CONFIG_BNX2X_SRIOV
abc5a021 13088 .ndo_set_vf_mac = bnx2x_set_vf_mac,
3cdeec22 13089 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
3ec9f9ca 13090 .ndo_get_vf_config = bnx2x_get_vf_config,
6411280a 13091#endif
55c11941 13092#ifdef NETDEV_FCOE_WWNN
bf61ee14
VZ
13093 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
13094#endif
8f20aa57 13095
3d7d562c 13096 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
6495d15a 13097 .ndo_set_vf_link_state = bnx2x_set_vf_link_state,
5f35227e 13098 .ndo_features_check = bnx2x_features_check,
6b352912
AD
13099 .ndo_udp_tunnel_add = bnx2x_udp_tunnel_add,
13100 .ndo_udp_tunnel_del = bnx2x_udp_tunnel_del,
c64213cd
SH
13101};
13102
1191cb83 13103static int bnx2x_set_coherency_mask(struct bnx2x *bp)
619c5cb6
VZ
13104{
13105 struct device *dev = &bp->pdev->dev;
13106
8ceafbfa
LT
13107 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
13108 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
619c5cb6
VZ
13109 dev_err(dev, "System does not support DMA, aborting\n");
13110 return -EIO;
13111 }
13112
13113 return 0;
13114}
13115
33d8e6a5
YM
13116static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
13117{
13118 if (bp->flags & AER_ENABLED) {
13119 pci_disable_pcie_error_reporting(bp->pdev);
13120 bp->flags &= ~AER_ENABLED;
13121 }
13122}
13123
1ab4434c
AE
13124static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
13125 struct net_device *dev, unsigned long board_type)
a2fbb9ea 13126{
a2fbb9ea 13127 int rc;
c22610d0 13128 u32 pci_cfg_dword;
65087cfe
AE
13129 bool chip_is_e1x = (board_type == BCM57710 ||
13130 board_type == BCM57711 ||
13131 board_type == BCM57711E);
a2fbb9ea
ET
13132
13133 SET_NETDEV_DEV(dev, &pdev->dev);
a2fbb9ea 13134
34f80b04
EG
13135 bp->dev = dev;
13136 bp->pdev = pdev;
a2fbb9ea
ET
13137
13138 rc = pci_enable_device(pdev);
13139 if (rc) {
cdaa7cb8
VZ
13140 dev_err(&bp->pdev->dev,
13141 "Cannot enable PCI device, aborting\n");
a2fbb9ea
ET
13142 goto err_out;
13143 }
13144
13145 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
cdaa7cb8
VZ
13146 dev_err(&bp->pdev->dev,
13147 "Cannot find PCI device base address, aborting\n");
a2fbb9ea
ET
13148 rc = -ENODEV;
13149 goto err_out_disable;
13150 }
13151
1ab4434c
AE
13152 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
13153 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
a2fbb9ea
ET
13154 rc = -ENODEV;
13155 goto err_out_disable;
13156 }
13157
092a5fc9
YR
13158 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
13159 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
13160 PCICFG_REVESION_ID_ERROR_VAL) {
13161 pr_err("PCI device error, probably due to fan failure, aborting\n");
13162 rc = -ENODEV;
13163 goto err_out_disable;
13164 }
13165
34f80b04
EG
13166 if (atomic_read(&pdev->enable_cnt) == 1) {
13167 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
13168 if (rc) {
cdaa7cb8
VZ
13169 dev_err(&bp->pdev->dev,
13170 "Cannot obtain PCI resources, aborting\n");
34f80b04
EG
13171 goto err_out_disable;
13172 }
a2fbb9ea 13173
34f80b04
EG
13174 pci_set_master(pdev);
13175 pci_save_state(pdev);
13176 }
a2fbb9ea 13177
1ab4434c 13178 if (IS_PF(bp)) {
29ed74c3 13179 if (!pdev->pm_cap) {
1ab4434c
AE
13180 dev_err(&bp->pdev->dev,
13181 "Cannot find power management capability, aborting\n");
13182 rc = -EIO;
13183 goto err_out_release;
13184 }
a2fbb9ea
ET
13185 }
13186
77c98e6a 13187 if (!pci_is_pcie(pdev)) {
51c1a580 13188 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
a2fbb9ea
ET
13189 rc = -EIO;
13190 goto err_out_release;
13191 }
13192
619c5cb6
VZ
13193 rc = bnx2x_set_coherency_mask(bp);
13194 if (rc)
a2fbb9ea 13195 goto err_out_release;
a2fbb9ea 13196
34f80b04
EG
13197 dev->mem_start = pci_resource_start(pdev, 0);
13198 dev->base_addr = dev->mem_start;
13199 dev->mem_end = pci_resource_end(pdev, 0);
a2fbb9ea
ET
13200
13201 dev->irq = pdev->irq;
13202
275f165f 13203 bp->regview = pci_ioremap_bar(pdev, 0);
a2fbb9ea 13204 if (!bp->regview) {
cdaa7cb8
VZ
13205 dev_err(&bp->pdev->dev,
13206 "Cannot map register space, aborting\n");
a2fbb9ea
ET
13207 rc = -ENOMEM;
13208 goto err_out_release;
13209 }
13210
c22610d0
AE
13211 /* In E1/E1H use pci device function given by kernel.
13212 * In E2/E3 read physical function from ME register since these chips
13213 * support Physical Device Assignment where kernel BDF maybe arbitrary
13214 * (depending on hypervisor).
13215 */
2de67439 13216 if (chip_is_e1x) {
c22610d0 13217 bp->pf_num = PCI_FUNC(pdev->devfn);
2de67439
YM
13218 } else {
13219 /* chip is E2/3*/
c22610d0
AE
13220 pci_read_config_dword(bp->pdev,
13221 PCICFG_ME_REGISTER, &pci_cfg_dword);
13222 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
2de67439 13223 ME_REG_ABS_PF_NUM_SHIFT);
c22610d0 13224 }
51c1a580 13225 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
c22610d0 13226
34f80b04
EG
13227 /* clean indirect addresses */
13228 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
13229 PCICFG_VENDOR_ID_OFFSET);
33d8e6a5 13230
da293700
BK
13231 /* Set PCIe reset type to fundamental for EEH recovery */
13232 pdev->needs_freset = 1;
13233
33d8e6a5
YM
13234 /* AER (Advanced Error reporting) configuration */
13235 rc = pci_enable_pcie_error_reporting(pdev);
13236 if (!rc)
13237 bp->flags |= AER_ENABLED;
13238 else
13239 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
13240
a5c53dbc
DK
13241 /*
13242 * Clean the following indirect addresses for all functions since it
9f0096a1
DK
13243 * is not used by the driver.
13244 */
1ab4434c
AE
13245 if (IS_PF(bp)) {
13246 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
13247 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
13248 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
13249 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
13250
13251 if (chip_is_e1x) {
13252 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
13253 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
13254 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
13255 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
13256 }
a5c53dbc 13257
1ab4434c
AE
13258 /* Enable internal target-read (in case we are probed after PF
13259 * FLR). Must be done prior to any BAR read access. Only for
13260 * 57712 and up
13261 */
13262 if (!chip_is_e1x)
13263 REG_WR(bp,
13264 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
a5c53dbc 13265 }
a2fbb9ea 13266
34f80b04 13267 dev->watchdog_timeo = TX_TIMEOUT;
a2fbb9ea 13268
c64213cd 13269 dev->netdev_ops = &bnx2x_netdev_ops;
005a07ba 13270 bnx2x_set_ethtool_ops(bp, dev);
5316bc0b 13271
01789349
JP
13272 dev->priv_flags |= IFF_UNICAST_FLT;
13273
66371c44 13274 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
621b4d66
DK
13275 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
13276 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
f646968f 13277 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
a8e0c246 13278 if (!chip_is_e1x) {
736c4c1d
AD
13279 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_GRE_CSUM |
13280 NETIF_F_GSO_IPXIP4 |
13281 NETIF_F_GSO_UDP_TUNNEL |
13282 NETIF_F_GSO_UDP_TUNNEL_CSUM |
13283 NETIF_F_GSO_PARTIAL;
13284
a848ade4
DK
13285 dev->hw_enc_features =
13286 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
13287 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
7e13318d 13288 NETIF_F_GSO_IPXIP4 |
736c4c1d
AD
13289 NETIF_F_GSO_GRE | NETIF_F_GSO_GRE_CSUM |
13290 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_UDP_TUNNEL_CSUM |
13291 NETIF_F_GSO_PARTIAL;
13292
13293 dev->gso_partial_features = NETIF_F_GSO_GRE_CSUM |
13294 NETIF_F_GSO_UDP_TUNNEL_CSUM;
a848ade4 13295 }
66371c44
MM
13296
13297 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
13298 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
13299
05cc5a39 13300 if (IS_PF(bp)) {
ab6d7846 13301 if (chip_is_e1x)
05cc5a39
YM
13302 bp->accept_any_vlan = true;
13303 else
13304 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER;
05cc5a39 13305 }
83bd9eb8
MS
13306 /* For VF we'll know whether to enable VLAN filtering after
13307 * getting a response to CHANNEL_TLV_ACQUIRE from PF.
13308 */
05cc5a39 13309
f646968f 13310 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
edd31476 13311 dev->features |= NETIF_F_HIGHDMA;
a2fbb9ea 13312
538dd2e3
MB
13313 /* Add Loopback capability to the device */
13314 dev->hw_features |= NETIF_F_LOOPBACK;
13315
98507672 13316#ifdef BCM_DCBNL
785b9b1a
SR
13317 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
13318#endif
13319
e1c6dcca
JW
13320 /* MTU range, 46 - 9600 */
13321 dev->min_mtu = ETH_MIN_PACKET_SIZE;
13322 dev->max_mtu = ETH_MAX_JUMBO_PACKET_SIZE;
13323
01cd4528
EG
13324 /* get_port_hwinfo() will set prtad and mmds properly */
13325 bp->mdio.prtad = MDIO_PRTAD_NONE;
13326 bp->mdio.mmds = 0;
13327 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
13328 bp->mdio.dev = dev;
13329 bp->mdio.mdio_read = bnx2x_mdio_read;
13330 bp->mdio.mdio_write = bnx2x_mdio_write;
13331
a2fbb9ea
ET
13332 return 0;
13333
a2fbb9ea 13334err_out_release:
34f80b04
EG
13335 if (atomic_read(&pdev->enable_cnt) == 1)
13336 pci_release_regions(pdev);
a2fbb9ea
ET
13337
13338err_out_disable:
13339 pci_disable_device(pdev);
a2fbb9ea
ET
13340
13341err_out:
13342 return rc;
13343}
13344
6891dd25 13345static int bnx2x_check_firmware(struct bnx2x *bp)
94a78b79 13346{
37f9ce62 13347 const struct firmware *firmware = bp->firmware;
94a78b79
VZ
13348 struct bnx2x_fw_file_hdr *fw_hdr;
13349 struct bnx2x_fw_file_section *sections;
94a78b79 13350 u32 offset, len, num_ops;
86564c3f 13351 __be16 *ops_offsets;
94a78b79 13352 int i;
37f9ce62 13353 const u8 *fw_ver;
94a78b79 13354
51c1a580
MS
13355 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
13356 BNX2X_ERR("Wrong FW size\n");
94a78b79 13357 return -EINVAL;
51c1a580 13358 }
94a78b79
VZ
13359
13360 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
13361 sections = (struct bnx2x_fw_file_section *)fw_hdr;
13362
13363 /* Make sure none of the offsets and sizes make us read beyond
13364 * the end of the firmware data */
13365 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
13366 offset = be32_to_cpu(sections[i].offset);
13367 len = be32_to_cpu(sections[i].len);
13368 if (offset + len > firmware->size) {
51c1a580 13369 BNX2X_ERR("Section %d length is out of bounds\n", i);
94a78b79
VZ
13370 return -EINVAL;
13371 }
13372 }
13373
13374 /* Likewise for the init_ops offsets */
13375 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
86564c3f 13376 ops_offsets = (__force __be16 *)(firmware->data + offset);
94a78b79
VZ
13377 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
13378
13379 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
13380 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
51c1a580 13381 BNX2X_ERR("Section offset %d is out of bounds\n", i);
94a78b79
VZ
13382 return -EINVAL;
13383 }
13384 }
13385
13386 /* Check FW version */
13387 offset = be32_to_cpu(fw_hdr->fw_version.offset);
13388 fw_ver = firmware->data + offset;
13389 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
13390 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
13391 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
13392 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
51c1a580
MS
13393 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
13394 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
13395 BCM_5710_FW_MAJOR_VERSION,
94a78b79
VZ
13396 BCM_5710_FW_MINOR_VERSION,
13397 BCM_5710_FW_REVISION_VERSION,
13398 BCM_5710_FW_ENGINEERING_VERSION);
ab6ad5a4 13399 return -EINVAL;
94a78b79
VZ
13400 }
13401
13402 return 0;
13403}
13404
1191cb83 13405static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
94a78b79 13406{
ab6ad5a4
EG
13407 const __be32 *source = (const __be32 *)_source;
13408 u32 *target = (u32 *)_target;
94a78b79 13409 u32 i;
94a78b79
VZ
13410
13411 for (i = 0; i < n/4; i++)
13412 target[i] = be32_to_cpu(source[i]);
13413}
13414
13415/*
13416 Ops array is stored in the following format:
13417 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
13418 */
1191cb83 13419static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
94a78b79 13420{
ab6ad5a4
EG
13421 const __be32 *source = (const __be32 *)_source;
13422 struct raw_op *target = (struct raw_op *)_target;
94a78b79 13423 u32 i, j, tmp;
94a78b79 13424
ab6ad5a4 13425 for (i = 0, j = 0; i < n/8; i++, j += 2) {
94a78b79
VZ
13426 tmp = be32_to_cpu(source[j]);
13427 target[i].op = (tmp >> 24) & 0xff;
cdaa7cb8
VZ
13428 target[i].offset = tmp & 0xffffff;
13429 target[i].raw_data = be32_to_cpu(source[j + 1]);
94a78b79
VZ
13430 }
13431}
ab6ad5a4 13432
1aa8b471 13433/* IRO array is stored in the following format:
523224a3
DK
13434 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
13435 */
1191cb83 13436static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
523224a3
DK
13437{
13438 const __be32 *source = (const __be32 *)_source;
13439 struct iro *target = (struct iro *)_target;
13440 u32 i, j, tmp;
13441
13442 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
13443 target[i].base = be32_to_cpu(source[j]);
13444 j++;
13445 tmp = be32_to_cpu(source[j]);
13446 target[i].m1 = (tmp >> 16) & 0xffff;
13447 target[i].m2 = tmp & 0xffff;
13448 j++;
13449 tmp = be32_to_cpu(source[j]);
13450 target[i].m3 = (tmp >> 16) & 0xffff;
13451 target[i].size = tmp & 0xffff;
13452 j++;
13453 }
13454}
13455
1191cb83 13456static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
94a78b79 13457{
ab6ad5a4
EG
13458 const __be16 *source = (const __be16 *)_source;
13459 u16 *target = (u16 *)_target;
94a78b79 13460 u32 i;
94a78b79
VZ
13461
13462 for (i = 0; i < n/2; i++)
13463 target[i] = be16_to_cpu(source[i]);
13464}
13465
7995c64e
JP
13466#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
13467do { \
13468 u32 len = be32_to_cpu(fw_hdr->arr.len); \
13469 bp->arr = kmalloc(len, GFP_KERNEL); \
e404decb 13470 if (!bp->arr) \
7995c64e 13471 goto lbl; \
7995c64e
JP
13472 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
13473 (u8 *)bp->arr, len); \
13474} while (0)
94a78b79 13475
3b603066 13476static int bnx2x_init_firmware(struct bnx2x *bp)
94a78b79 13477{
c0ea452e 13478 const char *fw_file_name;
94a78b79 13479 struct bnx2x_fw_file_hdr *fw_hdr;
45229b42 13480 int rc;
94a78b79 13481
c0ea452e
MS
13482 if (bp->firmware)
13483 return 0;
94a78b79 13484
c0ea452e
MS
13485 if (CHIP_IS_E1(bp))
13486 fw_file_name = FW_FILE_NAME_E1;
13487 else if (CHIP_IS_E1H(bp))
13488 fw_file_name = FW_FILE_NAME_E1H;
13489 else if (!CHIP_IS_E1x(bp))
13490 fw_file_name = FW_FILE_NAME_E2;
13491 else {
13492 BNX2X_ERR("Unsupported chip revision\n");
13493 return -EINVAL;
13494 }
13495 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
94a78b79 13496
c0ea452e
MS
13497 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
13498 if (rc) {
13499 BNX2X_ERR("Can't load firmware file %s\n",
13500 fw_file_name);
13501 goto request_firmware_exit;
13502 }
eb2afd4a 13503
c0ea452e
MS
13504 rc = bnx2x_check_firmware(bp);
13505 if (rc) {
13506 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
13507 goto request_firmware_exit;
94a78b79
VZ
13508 }
13509
13510 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
13511
13512 /* Initialize the pointers to the init arrays */
13513 /* Blob */
005f7e68 13514 rc = -ENOMEM;
94a78b79
VZ
13515 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
13516
13517 /* Opcodes */
13518 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
13519
13520 /* Offsets */
ab6ad5a4
EG
13521 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
13522 be16_to_cpu_n);
94a78b79
VZ
13523
13524 /* STORMs firmware */
573f2035
EG
13525 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13526 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
13527 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
13528 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
13529 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13530 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
13531 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
13532 be32_to_cpu(fw_hdr->usem_pram_data.offset);
13533 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13534 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
13535 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
13536 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
13537 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13538 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
13539 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
13540 be32_to_cpu(fw_hdr->csem_pram_data.offset);
523224a3
DK
13541 /* IRO */
13542 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
94a78b79
VZ
13543
13544 return 0;
ab6ad5a4 13545
523224a3
DK
13546iro_alloc_err:
13547 kfree(bp->init_ops_offsets);
94a78b79
VZ
13548init_offsets_alloc_err:
13549 kfree(bp->init_ops);
13550init_ops_alloc_err:
13551 kfree(bp->init_data);
13552request_firmware_exit:
13553 release_firmware(bp->firmware);
127d0a19 13554 bp->firmware = NULL;
94a78b79
VZ
13555
13556 return rc;
13557}
13558
619c5cb6
VZ
13559static void bnx2x_release_firmware(struct bnx2x *bp)
13560{
13561 kfree(bp->init_ops_offsets);
13562 kfree(bp->init_ops);
13563 kfree(bp->init_data);
13564 release_firmware(bp->firmware);
eb2afd4a 13565 bp->firmware = NULL;
619c5cb6
VZ
13566}
13567
619c5cb6
VZ
13568static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
13569 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
13570 .init_hw_cmn = bnx2x_init_hw_common,
13571 .init_hw_port = bnx2x_init_hw_port,
13572 .init_hw_func = bnx2x_init_hw_func,
13573
13574 .reset_hw_cmn = bnx2x_reset_common,
13575 .reset_hw_port = bnx2x_reset_port,
13576 .reset_hw_func = bnx2x_reset_func,
13577
13578 .gunzip_init = bnx2x_gunzip_init,
13579 .gunzip_end = bnx2x_gunzip_end,
13580
13581 .init_fw = bnx2x_init_firmware,
13582 .release_fw = bnx2x_release_firmware,
13583};
13584
13585void bnx2x__init_func_obj(struct bnx2x *bp)
13586{
13587 /* Prepare DMAE related driver resources */
13588 bnx2x_setup_dmae(bp);
13589
13590 bnx2x_init_func_obj(bp, &bp->func_obj,
13591 bnx2x_sp(bp, func_rdata),
13592 bnx2x_sp_mapping(bp, func_rdata),
a3348722
BW
13593 bnx2x_sp(bp, func_afex_rdata),
13594 bnx2x_sp_mapping(bp, func_afex_rdata),
619c5cb6
VZ
13595 &bnx2x_func_sp_drv);
13596}
13597
13598/* must be called after sriov-enable */
1191cb83 13599static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
523224a3 13600{
37ae41a9 13601 int cid_count = BNX2X_L2_MAX_CID(bp);
94a78b79 13602
290ca2bb
AE
13603 if (IS_SRIOV(bp))
13604 cid_count += BNX2X_VF_CIDS;
13605
55c11941
MS
13606 if (CNIC_SUPPORT(bp))
13607 cid_count += CNIC_CID_MAX;
290ca2bb 13608
523224a3
DK
13609 return roundup(cid_count, QM_CID_ROUND);
13610}
f85582f8 13611
619c5cb6 13612/**
6383c0b3 13613 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
619c5cb6
VZ
13614 *
13615 * @dev: pci device
13616 *
13617 */
60cad4e6 13618static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
619c5cb6 13619{
ae2104be 13620 int index;
1ab4434c 13621 u16 control = 0;
619c5cb6 13622
6383c0b3
AE
13623 /*
13624 * If MSI-X is not supported - return number of SBs needed to support
13625 * one fast path queue: one FP queue + SB for CNIC
13626 */
ae2104be 13627 if (!pdev->msix_cap) {
1ab4434c 13628 dev_info(&pdev->dev, "no msix capability found\n");
55c11941 13629 return 1 + cnic_cnt;
1ab4434c
AE
13630 }
13631 dev_info(&pdev->dev, "msix capability found\n");
619c5cb6 13632
6383c0b3
AE
13633 /*
13634 * The value in the PCI configuration space is the index of the last
13635 * entry, namely one less than the actual size of the table, which is
13636 * exactly what we want to return from this function: number of all SBs
13637 * without the default SB.
1ab4434c 13638 * For VFs there is no default SB, then we return (index+1).
6383c0b3 13639 */
73413ffa 13640 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &control);
619c5cb6 13641
1ab4434c 13642 index = control & PCI_MSIX_FLAGS_QSIZE;
4bd9b0ff 13643
60cad4e6 13644 return index;
1ab4434c 13645}
523224a3 13646
1ab4434c
AE
13647static int set_max_cos_est(int chip_id)
13648{
13649 switch (chip_id) {
f2e0899f
DK
13650 case BCM57710:
13651 case BCM57711:
13652 case BCM57711E:
1ab4434c 13653 return BNX2X_MULTI_TX_COS_E1X;
f2e0899f 13654 case BCM57712:
619c5cb6 13655 case BCM57712_MF:
1ab4434c 13656 return BNX2X_MULTI_TX_COS_E2_E3A0;
619c5cb6
VZ
13657 case BCM57800:
13658 case BCM57800_MF:
13659 case BCM57810:
13660 case BCM57810_MF:
c3def943
YM
13661 case BCM57840_4_10:
13662 case BCM57840_2_20:
1ab4434c 13663 case BCM57840_O:
c3def943 13664 case BCM57840_MFO:
619c5cb6 13665 case BCM57840_MF:
7e8e02df
BW
13666 case BCM57811:
13667 case BCM57811_MF:
1ab4434c 13668 return BNX2X_MULTI_TX_COS_E3B0;
b1239723
YM
13669 case BCM57712_VF:
13670 case BCM57800_VF:
13671 case BCM57810_VF:
13672 case BCM57840_VF:
13673 case BCM57811_VF:
1ab4434c 13674 return 1;
f2e0899f 13675 default:
1ab4434c 13676 pr_err("Unknown board_type (%d), aborting\n", chip_id);
870634b0 13677 return -ENODEV;
f2e0899f 13678 }
1ab4434c 13679}
f2e0899f 13680
1ab4434c
AE
13681static int set_is_vf(int chip_id)
13682{
13683 switch (chip_id) {
13684 case BCM57712_VF:
13685 case BCM57800_VF:
13686 case BCM57810_VF:
13687 case BCM57840_VF:
13688 case BCM57811_VF:
13689 return true;
13690 default:
13691 return false;
13692 }
13693}
6383c0b3 13694
eeed018c
MK
13695/* nig_tsgen registers relative address */
13696#define tsgen_ctrl 0x0
13697#define tsgen_freecount 0x10
13698#define tsgen_synctime_t0 0x20
13699#define tsgen_offset_t0 0x28
13700#define tsgen_drift_t0 0x30
13701#define tsgen_synctime_t1 0x58
13702#define tsgen_offset_t1 0x60
13703#define tsgen_drift_t1 0x68
13704
13705/* FW workaround for setting drift */
13706static int bnx2x_send_update_drift_ramrod(struct bnx2x *bp, int drift_dir,
13707 int best_val, int best_period)
13708{
13709 struct bnx2x_func_state_params func_params = {NULL};
13710 struct bnx2x_func_set_timesync_params *set_timesync_params =
13711 &func_params.params.set_timesync;
13712
13713 /* Prepare parameters for function state transitions */
13714 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
13715 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
13716
13717 func_params.f_obj = &bp->func_obj;
13718 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
13719
13720 /* Function parameters */
13721 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_SET;
13722 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
13723 set_timesync_params->add_sub_drift_adjust_value =
13724 drift_dir ? TS_ADD_VALUE : TS_SUB_VALUE;
13725 set_timesync_params->drift_adjust_value = best_val;
13726 set_timesync_params->drift_adjust_period = best_period;
13727
13728 return bnx2x_func_state_change(bp, &func_params);
13729}
13730
13731static int bnx2x_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
13732{
13733 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13734 int rc;
13735 int drift_dir = 1;
13736 int val, period, period1, period2, dif, dif1, dif2;
13737 int best_dif = BNX2X_MAX_PHC_DRIFT, best_period = 0, best_val = 0;
13738
13739 DP(BNX2X_MSG_PTP, "PTP adjfreq called, ppb = %d\n", ppb);
13740
13741 if (!netif_running(bp->dev)) {
13742 DP(BNX2X_MSG_PTP,
13743 "PTP adjfreq called while the interface is down\n");
466e8bf1 13744 return -ENETDOWN;
eeed018c
MK
13745 }
13746
13747 if (ppb < 0) {
13748 ppb = -ppb;
13749 drift_dir = 0;
13750 }
13751
13752 if (ppb == 0) {
13753 best_val = 1;
13754 best_period = 0x1FFFFFF;
13755 } else if (ppb >= BNX2X_MAX_PHC_DRIFT) {
13756 best_val = 31;
13757 best_period = 1;
13758 } else {
13759 /* Changed not to allow val = 8, 16, 24 as these values
13760 * are not supported in workaround.
13761 */
13762 for (val = 0; val <= 31; val++) {
13763 if ((val & 0x7) == 0)
13764 continue;
13765 period1 = val * 1000000 / ppb;
13766 period2 = period1 + 1;
13767 if (period1 != 0)
13768 dif1 = ppb - (val * 1000000 / period1);
13769 else
13770 dif1 = BNX2X_MAX_PHC_DRIFT;
13771 if (dif1 < 0)
13772 dif1 = -dif1;
13773 dif2 = ppb - (val * 1000000 / period2);
13774 if (dif2 < 0)
13775 dif2 = -dif2;
13776 dif = (dif1 < dif2) ? dif1 : dif2;
13777 period = (dif1 < dif2) ? period1 : period2;
13778 if (dif < best_dif) {
13779 best_dif = dif;
13780 best_val = val;
13781 best_period = period;
13782 }
13783 }
13784 }
13785
13786 rc = bnx2x_send_update_drift_ramrod(bp, drift_dir, best_val,
13787 best_period);
13788 if (rc) {
13789 BNX2X_ERR("Failed to set drift\n");
13790 return -EFAULT;
13791 }
13792
bf27c353 13793 DP(BNX2X_MSG_PTP, "Configured val = %d, period = %d\n", best_val,
eeed018c
MK
13794 best_period);
13795
13796 return 0;
13797}
13798
13799static int bnx2x_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
13800{
13801 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
eeed018c 13802
466e8bf1
MS
13803 if (!netif_running(bp->dev)) {
13804 DP(BNX2X_MSG_PTP,
13805 "PTP adjtime called while the interface is down\n");
13806 return -ENETDOWN;
13807 }
13808
eeed018c
MK
13809 DP(BNX2X_MSG_PTP, "PTP adjtime called, delta = %llx\n", delta);
13810
2e5601f9 13811 timecounter_adjtime(&bp->timecounter, delta);
eeed018c
MK
13812
13813 return 0;
13814}
13815
5d45186b 13816static int bnx2x_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
eeed018c
MK
13817{
13818 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13819 u64 ns;
eeed018c 13820
466e8bf1
MS
13821 if (!netif_running(bp->dev)) {
13822 DP(BNX2X_MSG_PTP,
13823 "PTP gettime called while the interface is down\n");
13824 return -ENETDOWN;
13825 }
13826
eeed018c
MK
13827 ns = timecounter_read(&bp->timecounter);
13828
13829 DP(BNX2X_MSG_PTP, "PTP gettime called, ns = %llu\n", ns);
13830
f7dcdefe 13831 *ts = ns_to_timespec64(ns);
eeed018c
MK
13832
13833 return 0;
13834}
13835
13836static int bnx2x_ptp_settime(struct ptp_clock_info *ptp,
5d45186b 13837 const struct timespec64 *ts)
eeed018c
MK
13838{
13839 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13840 u64 ns;
13841
466e8bf1
MS
13842 if (!netif_running(bp->dev)) {
13843 DP(BNX2X_MSG_PTP,
13844 "PTP settime called while the interface is down\n");
13845 return -ENETDOWN;
13846 }
13847
f7dcdefe 13848 ns = timespec64_to_ns(ts);
eeed018c
MK
13849
13850 DP(BNX2X_MSG_PTP, "PTP settime called, ns = %llu\n", ns);
13851
13852 /* Re-init the timecounter */
13853 timecounter_init(&bp->timecounter, &bp->cyclecounter, ns);
13854
13855 return 0;
13856}
13857
13858/* Enable (or disable) ancillary features of the phc subsystem */
13859static int bnx2x_ptp_enable(struct ptp_clock_info *ptp,
13860 struct ptp_clock_request *rq, int on)
13861{
13862 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13863
13864 BNX2X_ERR("PHC ancillary features are not supported\n");
13865 return -ENOTSUPP;
13866}
13867
1444c301 13868static void bnx2x_register_phc(struct bnx2x *bp)
eeed018c
MK
13869{
13870 /* Fill the ptp_clock_info struct and register PTP clock*/
13871 bp->ptp_clock_info.owner = THIS_MODULE;
13872 snprintf(bp->ptp_clock_info.name, 16, "%s", bp->dev->name);
13873 bp->ptp_clock_info.max_adj = BNX2X_MAX_PHC_DRIFT; /* In PPB */
13874 bp->ptp_clock_info.n_alarm = 0;
13875 bp->ptp_clock_info.n_ext_ts = 0;
13876 bp->ptp_clock_info.n_per_out = 0;
13877 bp->ptp_clock_info.pps = 0;
13878 bp->ptp_clock_info.adjfreq = bnx2x_ptp_adjfreq;
13879 bp->ptp_clock_info.adjtime = bnx2x_ptp_adjtime;
5d45186b
RC
13880 bp->ptp_clock_info.gettime64 = bnx2x_ptp_gettime;
13881 bp->ptp_clock_info.settime64 = bnx2x_ptp_settime;
eeed018c
MK
13882 bp->ptp_clock_info.enable = bnx2x_ptp_enable;
13883
13884 bp->ptp_clock = ptp_clock_register(&bp->ptp_clock_info, &bp->pdev->dev);
13885 if (IS_ERR(bp->ptp_clock)) {
13886 bp->ptp_clock = NULL;
13887 BNX2X_ERR("PTP clock registeration failed\n");
13888 }
13889}
13890
1ab4434c
AE
13891static int bnx2x_init_one(struct pci_dev *pdev,
13892 const struct pci_device_id *ent)
13893{
13894 struct net_device *dev = NULL;
13895 struct bnx2x *bp;
b91e1a1a
YM
13896 enum pcie_link_width pcie_width;
13897 enum pci_bus_speed pcie_speed;
1ab4434c
AE
13898 int rc, max_non_def_sbs;
13899 int rx_count, tx_count, rss_count, doorbell_size;
13900 int max_cos_est;
13901 bool is_vf;
13902 int cnic_cnt;
13903
12a8541d
YM
13904 /* Management FW 'remembers' living interfaces. Allow it some time
13905 * to forget previously living interfaces, allowing a proper re-load.
13906 */
cd9c3997
MS
13907 if (is_kdump_kernel()) {
13908 ktime_t now = ktime_get_boottime();
13909 ktime_t fw_ready_time = ktime_set(5, 0);
13910
13911 if (ktime_before(now, fw_ready_time))
13912 msleep(ktime_ms_delta(fw_ready_time, now));
13913 }
12a8541d 13914
1ab4434c
AE
13915 /* An estimated maximum supported CoS number according to the chip
13916 * version.
13917 * We will try to roughly estimate the maximum number of CoSes this chip
13918 * may support in order to minimize the memory allocated for Tx
13919 * netdev_queue's. This number will be accurately calculated during the
13920 * initialization of bp->max_cos based on the chip versions AND chip
13921 * revision in the bnx2x_init_bp().
13922 */
13923 max_cos_est = set_max_cos_est(ent->driver_data);
13924 if (max_cos_est < 0)
13925 return max_cos_est;
13926 is_vf = set_is_vf(ent->driver_data);
13927 cnic_cnt = is_vf ? 0 : 1;
13928
60cad4e6
AE
13929 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
13930
13931 /* add another SB for VF as it has no default SB */
13932 max_non_def_sbs += is_vf ? 1 : 0;
6383c0b3
AE
13933
13934 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
60cad4e6 13935 rss_count = max_non_def_sbs - cnic_cnt;
1ab4434c
AE
13936
13937 if (rss_count < 1)
13938 return -EINVAL;
6383c0b3
AE
13939
13940 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
55c11941 13941 rx_count = rss_count + cnic_cnt;
6383c0b3 13942
1ab4434c 13943 /* Maximum number of netdev Tx queues:
37ae41a9 13944 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
6383c0b3 13945 */
55c11941 13946 tx_count = rss_count * max_cos_est + cnic_cnt;
f85582f8 13947
a2fbb9ea 13948 /* dev zeroed in init_etherdev */
6383c0b3 13949 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
41de8d4c 13950 if (!dev)
a2fbb9ea
ET
13951 return -ENOMEM;
13952
a2fbb9ea 13953 bp = netdev_priv(dev);
a2fbb9ea 13954
1ab4434c
AE
13955 bp->flags = 0;
13956 if (is_vf)
13957 bp->flags |= IS_VF_FLAG;
13958
6383c0b3 13959 bp->igu_sb_cnt = max_non_def_sbs;
1ab4434c 13960 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
6383c0b3 13961 bp->msg_enable = debug;
55c11941 13962 bp->cnic_support = cnic_cnt;
4bd9b0ff 13963 bp->cnic_probe = bnx2x_cnic_probe;
55c11941 13964
6383c0b3 13965 pci_set_drvdata(pdev, dev);
523224a3 13966
1ab4434c 13967 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
a2fbb9ea
ET
13968 if (rc < 0) {
13969 free_netdev(dev);
13970 return rc;
13971 }
13972
1ab4434c
AE
13973 BNX2X_DEV_INFO("This is a %s function\n",
13974 IS_PF(bp) ? "physical" : "virtual");
55c11941 13975 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
1ab4434c 13976 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
60aa0509 13977 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
2de67439 13978 tx_count, rx_count);
60aa0509 13979
34f80b04 13980 rc = bnx2x_init_bp(bp);
693fc0d1
EG
13981 if (rc)
13982 goto init_one_exit;
13983
1ab4434c
AE
13984 /* Map doorbells here as we need the real value of bp->max_cos which
13985 * is initialized in bnx2x_init_bp() to determine the number of
13986 * l2 connections.
6383c0b3 13987 */
1ab4434c 13988 if (IS_VF(bp)) {
1d6f3cd8 13989 bp->doorbells = bnx2x_vf_doorbells(bp);
6411280a
AE
13990 rc = bnx2x_vf_pci_alloc(bp);
13991 if (rc)
bae5499c 13992 goto init_one_freemem;
1ab4434c
AE
13993 } else {
13994 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
13995 if (doorbell_size > pci_resource_len(pdev, 2)) {
13996 dev_err(&bp->pdev->dev,
13997 "Cannot map doorbells, bar size too small, aborting\n");
13998 rc = -ENOMEM;
bae5499c 13999 goto init_one_freemem;
1ab4434c
AE
14000 }
14001 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
14002 doorbell_size);
37ae41a9 14003 }
6383c0b3
AE
14004 if (!bp->doorbells) {
14005 dev_err(&bp->pdev->dev,
14006 "Cannot map doorbell space, aborting\n");
14007 rc = -ENOMEM;
bae5499c 14008 goto init_one_freemem;
6383c0b3
AE
14009 }
14010
be1f1ffa
AE
14011 if (IS_VF(bp)) {
14012 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
14013 if (rc)
bae5499c 14014 goto init_one_freemem;
83bd9eb8
MS
14015
14016#ifdef CONFIG_BNX2X_SRIOV
14017 /* VF with OLD Hypervisor or old PF do not support filtering */
14018 if (bp->acquire_resp.pfdev_info.pf_cap & PFVF_CAP_VLAN_FILTER) {
14019 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER;
14020 dev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
14021 }
14022#endif
be1f1ffa
AE
14023 }
14024
3c76feff
AE
14025 /* Enable SRIOV if capability found in configuration space */
14026 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
290ca2bb 14027 if (rc)
bae5499c 14028 goto init_one_freemem;
290ca2bb 14029
523224a3 14030 /* calc qm_cid_count */
6383c0b3 14031 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
1ab4434c 14032 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
523224a3 14033
55c11941 14034 /* disable FCOE L2 queue for E1x*/
62ac0dc9 14035 if (CHIP_IS_E1x(bp))
ec6ba945
VZ
14036 bp->flags |= NO_FCOE_FLAG;
14037
0e8d2ec5
MS
14038 /* Set bp->num_queues for MSI-X mode*/
14039 bnx2x_set_num_queues(bp);
14040
25985edc 14041 /* Configure interrupt mode: try to enable MSI-X/MSI if
0e8d2ec5 14042 * needed.
d6214d7a 14043 */
1ab4434c
AE
14044 rc = bnx2x_set_int_mode(bp);
14045 if (rc) {
14046 dev_err(&pdev->dev, "Cannot set interrupts\n");
bae5499c 14047 goto init_one_freemem;
1ab4434c 14048 }
04c46736 14049 BNX2X_DEV_INFO("set interrupts successfully\n");
d6214d7a 14050
1ab4434c 14051 /* register the net device */
b340007f
VZ
14052 rc = register_netdev(dev);
14053 if (rc) {
14054 dev_err(&pdev->dev, "Cannot register net device\n");
bae5499c 14055 goto init_one_freemem;
b340007f 14056 }
1ab4434c 14057 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
b340007f 14058
ec6ba945
VZ
14059 if (!NO_FCOE(bp)) {
14060 /* Add storage MAC address */
14061 rtnl_lock();
14062 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
14063 rtnl_unlock();
14064 }
b91e1a1a
YM
14065 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
14066 pcie_speed == PCI_SPEED_UNKNOWN ||
14067 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
14068 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
14069 else
14070 BNX2X_DEV_INFO(
14071 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
ca1ee4b2
DK
14072 board_info[ent->driver_data].name,
14073 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
14074 pcie_width,
b91e1a1a
YM
14075 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
14076 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
14077 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
ca1ee4b2
DK
14078 "Unknown",
14079 dev->base_addr, bp->pdev->irq, dev->dev_addr);
c016201c 14080
eeed018c
MK
14081 bnx2x_register_phc(bp);
14082
230d00eb
YM
14083 if (!IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp))
14084 bnx2x_set_os_driver_state(bp, OS_DRIVER_STATE_DISABLED);
14085
a2fbb9ea 14086 return 0;
34f80b04 14087
bae5499c
VK
14088init_one_freemem:
14089 bnx2x_free_mem_bp(bp);
14090
34f80b04 14091init_one_exit:
33d8e6a5
YM
14092 bnx2x_disable_pcie_error_reporting(bp);
14093
34f80b04
EG
14094 if (bp->regview)
14095 iounmap(bp->regview);
14096
1ab4434c 14097 if (IS_PF(bp) && bp->doorbells)
34f80b04
EG
14098 iounmap(bp->doorbells);
14099
14100 free_netdev(dev);
14101
14102 if (atomic_read(&pdev->enable_cnt) == 1)
14103 pci_release_regions(pdev);
14104
14105 pci_disable_device(pdev);
34f80b04
EG
14106
14107 return rc;
a2fbb9ea
ET
14108}
14109
b030ed2f
YM
14110static void __bnx2x_remove(struct pci_dev *pdev,
14111 struct net_device *dev,
14112 struct bnx2x *bp,
14113 bool remove_netdev)
a2fbb9ea 14114{
eeed018c
MK
14115 if (bp->ptp_clock) {
14116 ptp_clock_unregister(bp->ptp_clock);
14117 bp->ptp_clock = NULL;
14118 }
14119
ec6ba945
VZ
14120 /* Delete storage MAC address */
14121 if (!NO_FCOE(bp)) {
14122 rtnl_lock();
14123 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
14124 rtnl_unlock();
14125 }
ec6ba945 14126
98507672
SR
14127#ifdef BCM_DCBNL
14128 /* Delete app tlvs from dcbnl */
14129 bnx2x_dcbnl_update_applist(bp, true);
14130#endif
14131
a6d3a5ba
BW
14132 if (IS_PF(bp) &&
14133 !BP_NOMCP(bp) &&
14134 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
14135 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
14136
b030ed2f
YM
14137 /* Close the interface - either directly or implicitly */
14138 if (remove_netdev) {
14139 unregister_netdev(dev);
14140 } else {
14141 rtnl_lock();
6ef5a92c 14142 dev_close(dev);
b030ed2f
YM
14143 rtnl_unlock();
14144 }
a2fbb9ea 14145
78c3bcc5
AE
14146 bnx2x_iov_remove_one(bp);
14147
084d6cbb 14148 /* Power on: we can't let PCI layer write to us while we are in D3 */
04860eb7 14149 if (IS_PF(bp)) {
1ab4434c 14150 bnx2x_set_power_state(bp, PCI_D0);
230d00eb 14151 bnx2x_set_os_driver_state(bp, OS_DRIVER_STATE_NOT_LOADED);
084d6cbb 14152
04860eb7
MC
14153 /* Set endianity registers to reset values in case next driver
14154 * boots in different endianty environment.
14155 */
14156 bnx2x_reset_endianity(bp);
14157 }
14158
d6214d7a
DK
14159 /* Disable MSI/MSI-X */
14160 bnx2x_disable_msi(bp);
f85582f8 14161
084d6cbb 14162 /* Power off */
1ab4434c
AE
14163 if (IS_PF(bp))
14164 bnx2x_set_power_state(bp, PCI_D3hot);
084d6cbb 14165
72fd0718 14166 /* Make sure RESET task is not scheduled before continuing */
7be08a72 14167 cancel_delayed_work_sync(&bp->sp_rtnl_task);
290ca2bb 14168
4513f925
AE
14169 /* send message via vfpf channel to release the resources of this vf */
14170 if (IS_VF(bp))
14171 bnx2x_vfpf_release(bp);
72fd0718 14172
b030ed2f
YM
14173 /* Assumes no further PCIe PM changes will occur */
14174 if (system_state == SYSTEM_POWER_OFF) {
14175 pci_wake_from_d3(pdev, bp->wol);
14176 pci_set_power_state(pdev, PCI_D3hot);
14177 }
14178
33d8e6a5 14179 bnx2x_disable_pcie_error_reporting(bp);
d9aee591
YM
14180 if (remove_netdev) {
14181 if (bp->regview)
14182 iounmap(bp->regview);
33d8e6a5 14183
d9aee591
YM
14184 /* For vfs, doorbells are part of the regview and were unmapped
14185 * along with it. FW is only loaded by PF.
14186 */
14187 if (IS_PF(bp)) {
14188 if (bp->doorbells)
14189 iounmap(bp->doorbells);
eb2afd4a 14190
d9aee591 14191 bnx2x_release_firmware(bp);
e2a367f8
YM
14192 } else {
14193 bnx2x_vf_pci_dealloc(bp);
d9aee591
YM
14194 }
14195 bnx2x_free_mem_bp(bp);
523224a3 14196
b030ed2f 14197 free_netdev(dev);
34f80b04 14198
d9aee591
YM
14199 if (atomic_read(&pdev->enable_cnt) == 1)
14200 pci_release_regions(pdev);
34f80b04 14201
5f6db130
YM
14202 pci_disable_device(pdev);
14203 }
a2fbb9ea
ET
14204}
14205
b030ed2f
YM
14206static void bnx2x_remove_one(struct pci_dev *pdev)
14207{
14208 struct net_device *dev = pci_get_drvdata(pdev);
14209 struct bnx2x *bp;
14210
14211 if (!dev) {
14212 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
14213 return;
14214 }
14215 bp = netdev_priv(dev);
14216
14217 __bnx2x_remove(pdev, dev, bp, true);
14218}
14219
f8ef6e44
YG
14220static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
14221{
7fa6f340 14222 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
f8ef6e44
YG
14223
14224 bp->rx_mode = BNX2X_RX_MODE_NONE;
14225
55c11941
MS
14226 if (CNIC_LOADED(bp))
14227 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
14228
619c5cb6
VZ
14229 /* Stop Tx */
14230 bnx2x_tx_disable(bp);
26614ba5
MS
14231 /* Delete all NAPI objects */
14232 bnx2x_del_all_napi(bp);
55c11941
MS
14233 if (CNIC_LOADED(bp))
14234 bnx2x_del_all_napi_cnic(bp);
7fa6f340 14235 netdev_reset_tc(bp->dev);
f8ef6e44
YG
14236
14237 del_timer_sync(&bp->timer);
0c0e6341 14238 cancel_delayed_work_sync(&bp->sp_task);
14239 cancel_delayed_work_sync(&bp->period_task);
619c5cb6 14240
c6e36d8c
YM
14241 if (!down_timeout(&bp->stats_lock, HZ / 10)) {
14242 bp->stats_state = STATS_STATE_DISABLED;
14243 up(&bp->stats_lock);
14244 }
f8ef6e44 14245
7fa6f340 14246 bnx2x_save_statistics(bp);
f8ef6e44 14247
619c5cb6
VZ
14248 netif_carrier_off(bp->dev);
14249
f8ef6e44
YG
14250 return 0;
14251}
14252
493adb1f
WX
14253/**
14254 * bnx2x_io_error_detected - called when PCI error is detected
14255 * @pdev: Pointer to PCI device
14256 * @state: The current pci connection state
14257 *
14258 * This function is called after a PCI bus error affecting
14259 * this device has been detected.
14260 */
14261static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
14262 pci_channel_state_t state)
14263{
14264 struct net_device *dev = pci_get_drvdata(pdev);
14265 struct bnx2x *bp = netdev_priv(dev);
14266
14267 rtnl_lock();
14268
7fa6f340
YM
14269 BNX2X_ERR("IO error detected\n");
14270
493adb1f
WX
14271 netif_device_detach(dev);
14272
07ce50e4
DN
14273 if (state == pci_channel_io_perm_failure) {
14274 rtnl_unlock();
14275 return PCI_ERS_RESULT_DISCONNECT;
14276 }
14277
493adb1f 14278 if (netif_running(dev))
f8ef6e44 14279 bnx2x_eeh_nic_unload(bp);
493adb1f 14280
7fa6f340
YM
14281 bnx2x_prev_path_mark_eeh(bp);
14282
493adb1f
WX
14283 pci_disable_device(pdev);
14284
14285 rtnl_unlock();
14286
14287 /* Request a slot reset */
14288 return PCI_ERS_RESULT_NEED_RESET;
14289}
14290
14291/**
14292 * bnx2x_io_slot_reset - called after the PCI bus has been reset
14293 * @pdev: Pointer to PCI device
14294 *
14295 * Restart the card from scratch, as if from a cold-boot.
14296 */
14297static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
14298{
14299 struct net_device *dev = pci_get_drvdata(pdev);
14300 struct bnx2x *bp = netdev_priv(dev);
7fa6f340 14301 int i;
493adb1f
WX
14302
14303 rtnl_lock();
7fa6f340 14304 BNX2X_ERR("IO slot reset initializing...\n");
493adb1f
WX
14305 if (pci_enable_device(pdev)) {
14306 dev_err(&pdev->dev,
14307 "Cannot re-enable PCI device after reset\n");
14308 rtnl_unlock();
14309 return PCI_ERS_RESULT_DISCONNECT;
14310 }
14311
14312 pci_set_master(pdev);
14313 pci_restore_state(pdev);
70632d0a 14314 pci_save_state(pdev);
493adb1f
WX
14315
14316 if (netif_running(dev))
14317 bnx2x_set_power_state(bp, PCI_D0);
14318
7fa6f340
YM
14319 if (netif_running(dev)) {
14320 BNX2X_ERR("IO slot reset --> driver unload\n");
e68072ef
YM
14321
14322 /* MCP should have been reset; Need to wait for validity */
14323 bnx2x_init_shmem(bp);
14324
7fa6f340
YM
14325 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
14326 u32 v;
14327
14328 v = SHMEM2_RD(bp,
14329 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
14330 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
14331 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
14332 }
14333 bnx2x_drain_tx_queues(bp);
14334 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
14335 bnx2x_netif_stop(bp, 1);
14336 bnx2x_free_irq(bp);
14337
14338 /* Report UNLOAD_DONE to MCP */
14339 bnx2x_send_unload_done(bp, true);
14340
14341 bp->sp_state = 0;
14342 bp->port.pmf = 0;
14343
14344 bnx2x_prev_unload(bp);
14345
16a5fd92 14346 /* We should have reseted the engine, so It's fair to
7fa6f340
YM
14347 * assume the FW will no longer write to the bnx2x driver.
14348 */
14349 bnx2x_squeeze_objects(bp);
14350 bnx2x_free_skbs(bp);
14351 for_each_rx_queue(bp, i)
14352 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
14353 bnx2x_free_fp_mem(bp);
14354 bnx2x_free_mem(bp);
14355
14356 bp->state = BNX2X_STATE_CLOSED;
14357 }
14358
493adb1f
WX
14359 rtnl_unlock();
14360
33d8e6a5
YM
14361 /* If AER, perform cleanup of the PCIe registers */
14362 if (bp->flags & AER_ENABLED) {
14363 if (pci_cleanup_aer_uncorrect_error_status(pdev))
14364 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
14365 else
14366 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
14367 }
14368
493adb1f
WX
14369 return PCI_ERS_RESULT_RECOVERED;
14370}
14371
14372/**
14373 * bnx2x_io_resume - called when traffic can start flowing again
14374 * @pdev: Pointer to PCI device
14375 *
14376 * This callback is called when the error recovery driver tells us that
14377 * its OK to resume normal operation.
14378 */
14379static void bnx2x_io_resume(struct pci_dev *pdev)
14380{
14381 struct net_device *dev = pci_get_drvdata(pdev);
14382 struct bnx2x *bp = netdev_priv(dev);
14383
72fd0718 14384 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
51c1a580 14385 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
72fd0718
VZ
14386 return;
14387 }
14388
493adb1f
WX
14389 rtnl_lock();
14390
7fa6f340
YM
14391 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
14392 DRV_MSG_SEQ_NUMBER_MASK;
14393
493adb1f 14394 if (netif_running(dev))
f8ef6e44 14395 bnx2x_nic_load(bp, LOAD_NORMAL);
493adb1f
WX
14396
14397 netif_device_attach(dev);
14398
14399 rtnl_unlock();
14400}
14401
3646f0e5 14402static const struct pci_error_handlers bnx2x_err_handler = {
493adb1f 14403 .error_detected = bnx2x_io_error_detected,
356e2385
EG
14404 .slot_reset = bnx2x_io_slot_reset,
14405 .resume = bnx2x_io_resume,
493adb1f
WX
14406};
14407
b030ed2f
YM
14408static void bnx2x_shutdown(struct pci_dev *pdev)
14409{
14410 struct net_device *dev = pci_get_drvdata(pdev);
14411 struct bnx2x *bp;
14412
14413 if (!dev)
14414 return;
14415
14416 bp = netdev_priv(dev);
14417 if (!bp)
14418 return;
14419
14420 rtnl_lock();
14421 netif_device_detach(dev);
14422 rtnl_unlock();
14423
14424 /* Don't remove the netdevice, as there are scenarios which will cause
14425 * the kernel to hang, e.g., when trying to remove bnx2i while the
14426 * rootfs is mounted from SAN.
14427 */
14428 __bnx2x_remove(pdev, dev, bp, false);
14429}
14430
a2fbb9ea 14431static struct pci_driver bnx2x_pci_driver = {
493adb1f
WX
14432 .name = DRV_MODULE_NAME,
14433 .id_table = bnx2x_pci_tbl,
14434 .probe = bnx2x_init_one,
0329aba1 14435 .remove = bnx2x_remove_one,
493adb1f
WX
14436 .suspend = bnx2x_suspend,
14437 .resume = bnx2x_resume,
14438 .err_handler = &bnx2x_err_handler,
3c76feff
AE
14439#ifdef CONFIG_BNX2X_SRIOV
14440 .sriov_configure = bnx2x_sriov_configure,
14441#endif
b030ed2f 14442 .shutdown = bnx2x_shutdown,
a2fbb9ea
ET
14443};
14444
14445static int __init bnx2x_init(void)
14446{
dd21ca6d
SG
14447 int ret;
14448
7995c64e 14449 pr_info("%s", version);
938cf541 14450
1cf167f2
EG
14451 bnx2x_wq = create_singlethread_workqueue("bnx2x");
14452 if (bnx2x_wq == NULL) {
7995c64e 14453 pr_err("Cannot create workqueue\n");
1cf167f2
EG
14454 return -ENOMEM;
14455 }
370d4a26
YM
14456 bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov");
14457 if (!bnx2x_iov_wq) {
14458 pr_err("Cannot create iov workqueue\n");
14459 destroy_workqueue(bnx2x_wq);
14460 return -ENOMEM;
14461 }
1cf167f2 14462
dd21ca6d
SG
14463 ret = pci_register_driver(&bnx2x_pci_driver);
14464 if (ret) {
7995c64e 14465 pr_err("Cannot register driver\n");
dd21ca6d 14466 destroy_workqueue(bnx2x_wq);
370d4a26 14467 destroy_workqueue(bnx2x_iov_wq);
dd21ca6d
SG
14468 }
14469 return ret;
a2fbb9ea
ET
14470}
14471
14472static void __exit bnx2x_cleanup(void)
14473{
452427b0 14474 struct list_head *pos, *q;
d76a6111 14475
a2fbb9ea 14476 pci_unregister_driver(&bnx2x_pci_driver);
1cf167f2
EG
14477
14478 destroy_workqueue(bnx2x_wq);
370d4a26 14479 destroy_workqueue(bnx2x_iov_wq);
452427b0 14480
16a5fd92 14481 /* Free globally allocated resources */
452427b0
YM
14482 list_for_each_safe(pos, q, &bnx2x_prev_list) {
14483 struct bnx2x_prev_path_list *tmp =
14484 list_entry(pos, struct bnx2x_prev_path_list, list);
14485 list_del(pos);
14486 kfree(tmp);
14487 }
a2fbb9ea
ET
14488}
14489
3deb8167
YR
14490void bnx2x_notify_link_changed(struct bnx2x *bp)
14491{
14492 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
14493}
14494
a2fbb9ea
ET
14495module_init(bnx2x_init);
14496module_exit(bnx2x_cleanup);
14497
619c5cb6
VZ
14498/**
14499 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
14500 *
14501 * @bp: driver handle
14502 * @set: set or clear the CAM entry
14503 *
16a5fd92 14504 * This function will wait until the ramrod completion returns.
619c5cb6
VZ
14505 * Return 0 if success, -ENODEV if ramrod doesn't return.
14506 */
1191cb83 14507static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
619c5cb6
VZ
14508{
14509 unsigned long ramrod_flags = 0;
14510
14511 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
14512 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
14513 &bp->iscsi_l2_mac_obj, true,
14514 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
14515}
993ac7b5
MC
14516
14517/* count denotes the number of new completions we have seen */
14518static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
14519{
14520 struct eth_spe *spe;
a052997e 14521 int cxt_index, cxt_offset;
993ac7b5
MC
14522
14523#ifdef BNX2X_STOP_ON_ERROR
14524 if (unlikely(bp->panic))
14525 return;
14526#endif
14527
14528 spin_lock_bh(&bp->spq_lock);
c2bff63f 14529 BUG_ON(bp->cnic_spq_pending < count);
993ac7b5
MC
14530 bp->cnic_spq_pending -= count;
14531
c2bff63f
DK
14532 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
14533 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
14534 & SPE_HDR_CONN_TYPE) >>
14535 SPE_HDR_CONN_TYPE_SHIFT;
619c5cb6
VZ
14536 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
14537 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
c2bff63f
DK
14538
14539 /* Set validation for iSCSI L2 client before sending SETUP
14540 * ramrod
14541 */
14542 if (type == ETH_CONNECTION_TYPE) {
a052997e 14543 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
37ae41a9 14544 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
a052997e 14545 ILT_PAGE_CIDS;
37ae41a9 14546 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
a052997e
MS
14547 (cxt_index * ILT_PAGE_CIDS);
14548 bnx2x_set_ctx_validation(bp,
14549 &bp->context[cxt_index].
14550 vcxt[cxt_offset].eth,
37ae41a9 14551 BNX2X_ISCSI_ETH_CID(bp));
a052997e 14552 }
c2bff63f
DK
14553 }
14554
619c5cb6
VZ
14555 /*
14556 * There may be not more than 8 L2, not more than 8 L5 SPEs
14557 * and in the air. We also check that number of outstanding
6e30dd4e
VZ
14558 * COMMON ramrods is not more than the EQ and SPQ can
14559 * accommodate.
c2bff63f 14560 */
6e30dd4e
VZ
14561 if (type == ETH_CONNECTION_TYPE) {
14562 if (!atomic_read(&bp->cq_spq_left))
14563 break;
14564 else
14565 atomic_dec(&bp->cq_spq_left);
14566 } else if (type == NONE_CONNECTION_TYPE) {
14567 if (!atomic_read(&bp->eq_spq_left))
c2bff63f
DK
14568 break;
14569 else
6e30dd4e 14570 atomic_dec(&bp->eq_spq_left);
ec6ba945
VZ
14571 } else if ((type == ISCSI_CONNECTION_TYPE) ||
14572 (type == FCOE_CONNECTION_TYPE)) {
c2bff63f
DK
14573 if (bp->cnic_spq_pending >=
14574 bp->cnic_eth_dev.max_kwqe_pending)
14575 break;
14576 else
14577 bp->cnic_spq_pending++;
14578 } else {
14579 BNX2X_ERR("Unknown SPE type: %d\n", type);
14580 bnx2x_panic();
993ac7b5 14581 break;
c2bff63f 14582 }
993ac7b5
MC
14583
14584 spe = bnx2x_sp_get_next(bp);
14585 *spe = *bp->cnic_kwq_cons;
14586
51c1a580 14587 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
993ac7b5
MC
14588 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
14589
14590 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
14591 bp->cnic_kwq_cons = bp->cnic_kwq;
14592 else
14593 bp->cnic_kwq_cons++;
14594 }
14595 bnx2x_sp_prod_update(bp);
14596 spin_unlock_bh(&bp->spq_lock);
14597}
14598
14599static int bnx2x_cnic_sp_queue(struct net_device *dev,
14600 struct kwqe_16 *kwqes[], u32 count)
14601{
14602 struct bnx2x *bp = netdev_priv(dev);
14603 int i;
14604
14605#ifdef BNX2X_STOP_ON_ERROR
51c1a580
MS
14606 if (unlikely(bp->panic)) {
14607 BNX2X_ERR("Can't post to SP queue while panic\n");
993ac7b5 14608 return -EIO;
51c1a580 14609 }
993ac7b5
MC
14610#endif
14611
95c6c616
AE
14612 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
14613 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
51c1a580 14614 BNX2X_ERR("Handling parity error recovery. Try again later\n");
95c6c616
AE
14615 return -EAGAIN;
14616 }
14617
993ac7b5
MC
14618 spin_lock_bh(&bp->spq_lock);
14619
14620 for (i = 0; i < count; i++) {
14621 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
14622
14623 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
14624 break;
14625
14626 *bp->cnic_kwq_prod = *spe;
14627
14628 bp->cnic_kwq_pending++;
14629
51c1a580 14630 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
993ac7b5 14631 spe->hdr.conn_and_cmd_data, spe->hdr.type,
523224a3
DK
14632 spe->data.update_data_addr.hi,
14633 spe->data.update_data_addr.lo,
993ac7b5
MC
14634 bp->cnic_kwq_pending);
14635
14636 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
14637 bp->cnic_kwq_prod = bp->cnic_kwq;
14638 else
14639 bp->cnic_kwq_prod++;
14640 }
14641
14642 spin_unlock_bh(&bp->spq_lock);
14643
14644 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
14645 bnx2x_cnic_sp_post(bp, 0);
14646
14647 return i;
14648}
14649
14650static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
14651{
14652 struct cnic_ops *c_ops;
14653 int rc = 0;
14654
14655 mutex_lock(&bp->cnic_mutex);
13707f9e
ED
14656 c_ops = rcu_dereference_protected(bp->cnic_ops,
14657 lockdep_is_held(&bp->cnic_mutex));
993ac7b5
MC
14658 if (c_ops)
14659 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
14660 mutex_unlock(&bp->cnic_mutex);
14661
14662 return rc;
14663}
14664
14665static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
14666{
14667 struct cnic_ops *c_ops;
14668 int rc = 0;
14669
14670 rcu_read_lock();
14671 c_ops = rcu_dereference(bp->cnic_ops);
14672 if (c_ops)
14673 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
14674 rcu_read_unlock();
14675
14676 return rc;
14677}
14678
14679/*
14680 * for commands that have no data
14681 */
9f6c9258 14682int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
993ac7b5
MC
14683{
14684 struct cnic_ctl_info ctl = {0};
14685
14686 ctl.cmd = cmd;
14687
14688 return bnx2x_cnic_ctl_send(bp, &ctl);
14689}
14690
619c5cb6 14691static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
993ac7b5 14692{
619c5cb6 14693 struct cnic_ctl_info ctl = {0};
993ac7b5
MC
14694
14695 /* first we tell CNIC and only then we count this as a completion */
14696 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
14697 ctl.data.comp.cid = cid;
619c5cb6 14698 ctl.data.comp.error = err;
993ac7b5
MC
14699
14700 bnx2x_cnic_ctl_send_bh(bp, &ctl);
c2bff63f 14701 bnx2x_cnic_sp_post(bp, 0);
993ac7b5
MC
14702}
14703
619c5cb6
VZ
14704/* Called with netif_addr_lock_bh() taken.
14705 * Sets an rx_mode config for an iSCSI ETH client.
14706 * Doesn't block.
14707 * Completion should be checked outside.
14708 */
14709static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
14710{
14711 unsigned long accept_flags = 0, ramrod_flags = 0;
14712 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
14713 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
14714
14715 if (start) {
14716 /* Start accepting on iSCSI L2 ring. Accept all multicasts
14717 * because it's the only way for UIO Queue to accept
14718 * multicasts (in non-promiscuous mode only one Queue per
14719 * function will receive multicast packets (leading in our
14720 * case).
14721 */
14722 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
14723 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
14724 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
14725 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
14726
14727 /* Clear STOP_PENDING bit if START is requested */
14728 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
14729
14730 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
14731 } else
14732 /* Clear START_PENDING bit if STOP is requested */
14733 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
14734
14735 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
14736 set_bit(sched_state, &bp->sp_state);
14737 else {
14738 __set_bit(RAMROD_RX, &ramrod_flags);
14739 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
14740 ramrod_flags);
14741 }
14742}
14743
993ac7b5
MC
14744static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
14745{
14746 struct bnx2x *bp = netdev_priv(dev);
14747 int rc = 0;
14748
14749 switch (ctl->cmd) {
14750 case DRV_CTL_CTXTBL_WR_CMD: {
14751 u32 index = ctl->data.io.offset;
14752 dma_addr_t addr = ctl->data.io.dma_addr;
14753
14754 bnx2x_ilt_wr(bp, index, addr);
14755 break;
14756 }
14757
c2bff63f
DK
14758 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
14759 int count = ctl->data.credit.credit_count;
993ac7b5
MC
14760
14761 bnx2x_cnic_sp_post(bp, count);
14762 break;
14763 }
14764
14765 /* rtnl_lock is held. */
14766 case DRV_CTL_START_L2_CMD: {
619c5cb6
VZ
14767 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14768 unsigned long sp_bits = 0;
14769
14770 /* Configure the iSCSI classification object */
14771 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
14772 cp->iscsi_l2_client_id,
14773 cp->iscsi_l2_cid, BP_FUNC(bp),
14774 bnx2x_sp(bp, mac_rdata),
14775 bnx2x_sp_mapping(bp, mac_rdata),
14776 BNX2X_FILTER_MAC_PENDING,
14777 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
14778 &bp->macs_pool);
ec6ba945 14779
523224a3 14780 /* Set iSCSI MAC address */
619c5cb6
VZ
14781 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
14782 if (rc)
14783 break;
523224a3
DK
14784
14785 mmiowb();
14786 barrier();
14787
619c5cb6
VZ
14788 /* Start accepting on iSCSI L2 ring */
14789
14790 netif_addr_lock_bh(dev);
14791 bnx2x_set_iscsi_eth_rx_mode(bp, true);
14792 netif_addr_unlock_bh(dev);
14793
14794 /* bits to wait on */
14795 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14796 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
14797
14798 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14799 BNX2X_ERR("rx_mode completion timed out!\n");
523224a3 14800
993ac7b5
MC
14801 break;
14802 }
14803
14804 /* rtnl_lock is held. */
14805 case DRV_CTL_STOP_L2_CMD: {
619c5cb6 14806 unsigned long sp_bits = 0;
993ac7b5 14807
523224a3 14808 /* Stop accepting on iSCSI L2 ring */
619c5cb6
VZ
14809 netif_addr_lock_bh(dev);
14810 bnx2x_set_iscsi_eth_rx_mode(bp, false);
14811 netif_addr_unlock_bh(dev);
14812
14813 /* bits to wait on */
14814 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14815 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
14816
14817 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14818 BNX2X_ERR("rx_mode completion timed out!\n");
523224a3
DK
14819
14820 mmiowb();
14821 barrier();
14822
14823 /* Unset iSCSI L2 MAC */
619c5cb6
VZ
14824 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
14825 BNX2X_ISCSI_ETH_MAC, true);
993ac7b5
MC
14826 break;
14827 }
c2bff63f
DK
14828 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
14829 int count = ctl->data.credit.credit_count;
14830
4e857c58 14831 smp_mb__before_atomic();
6e30dd4e 14832 atomic_add(count, &bp->cq_spq_left);
4e857c58 14833 smp_mb__after_atomic();
c2bff63f
DK
14834 break;
14835 }
1d187b34 14836 case DRV_CTL_ULP_REGISTER_CMD: {
2e499d3c 14837 int ulp_type = ctl->data.register_data.ulp_type;
1d187b34
BW
14838
14839 if (CHIP_IS_E3(bp)) {
14840 int idx = BP_FW_MB_IDX(bp);
2e499d3c
BW
14841 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14842 int path = BP_PATH(bp);
14843 int port = BP_PORT(bp);
14844 int i;
14845 u32 scratch_offset;
14846 u32 *host_addr;
1d187b34 14847
2e499d3c 14848 /* first write capability to shmem2 */
1d187b34
BW
14849 if (ulp_type == CNIC_ULP_ISCSI)
14850 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14851 else if (ulp_type == CNIC_ULP_FCOE)
14852 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14853 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
2e499d3c
BW
14854
14855 if ((ulp_type != CNIC_ULP_FCOE) ||
14856 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
14857 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
14858 break;
14859
14860 /* if reached here - should write fcoe capabilities */
14861 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
14862 if (!scratch_offset)
14863 break;
14864 scratch_offset += offsetof(struct glob_ncsi_oem_data,
14865 fcoe_features[path][port]);
14866 host_addr = (u32 *) &(ctl->data.register_data.
14867 fcoe_features);
14868 for (i = 0; i < sizeof(struct fcoe_capabilities);
14869 i += 4)
14870 REG_WR(bp, scratch_offset + i,
14871 *(host_addr + i/4));
1d187b34 14872 }
42f8277f 14873 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
1d187b34
BW
14874 break;
14875 }
2e499d3c 14876
1d187b34
BW
14877 case DRV_CTL_ULP_UNREGISTER_CMD: {
14878 int ulp_type = ctl->data.ulp_type;
14879
14880 if (CHIP_IS_E3(bp)) {
14881 int idx = BP_FW_MB_IDX(bp);
14882 u32 cap;
14883
14884 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14885 if (ulp_type == CNIC_ULP_ISCSI)
14886 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14887 else if (ulp_type == CNIC_ULP_FCOE)
14888 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14889 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
14890 }
42f8277f 14891 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
1d187b34
BW
14892 break;
14893 }
993ac7b5
MC
14894
14895 default:
14896 BNX2X_ERR("unknown command %x\n", ctl->cmd);
14897 rc = -EINVAL;
14898 }
14899
97ac4ef7
YM
14900 /* For storage-only interfaces, change driver state */
14901 if (IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp)) {
14902 switch (ctl->drv_state) {
14903 case DRV_NOP:
14904 break;
14905 case DRV_ACTIVE:
14906 bnx2x_set_os_driver_state(bp,
14907 OS_DRIVER_STATE_ACTIVE);
14908 break;
14909 case DRV_INACTIVE:
14910 bnx2x_set_os_driver_state(bp,
14911 OS_DRIVER_STATE_DISABLED);
14912 break;
14913 case DRV_UNLOADED:
14914 bnx2x_set_os_driver_state(bp,
14915 OS_DRIVER_STATE_NOT_LOADED);
14916 break;
14917 default:
14918 BNX2X_ERR("Unknown cnic driver state: %d\n", ctl->drv_state);
14919 }
14920 }
14921
14922 return rc;
14923}
14924
14925static int bnx2x_get_fc_npiv(struct net_device *dev,
14926 struct cnic_fc_npiv_tbl *cnic_tbl)
14927{
14928 struct bnx2x *bp = netdev_priv(dev);
14929 struct bdn_fc_npiv_tbl *tbl = NULL;
14930 u32 offset, entries;
14931 int rc = -EINVAL;
14932 int i;
14933
14934 if (!SHMEM2_HAS(bp, fc_npiv_nvram_tbl_addr[0]))
14935 goto out;
14936
14937 DP(BNX2X_MSG_MCP, "About to read the FC-NPIV table\n");
14938
14939 tbl = kmalloc(sizeof(*tbl), GFP_KERNEL);
14940 if (!tbl) {
14941 BNX2X_ERR("Failed to allocate fc_npiv table\n");
14942 goto out;
14943 }
14944
14945 offset = SHMEM2_RD(bp, fc_npiv_nvram_tbl_addr[BP_PORT(bp)]);
1e6bb1a3
YM
14946 if (!offset) {
14947 DP(BNX2X_MSG_MCP, "No FC-NPIV in NVRAM\n");
14948 goto out;
14949 }
97ac4ef7
YM
14950 DP(BNX2X_MSG_MCP, "Offset of FC-NPIV in NVRAM: %08x\n", offset);
14951
14952 /* Read the table contents from nvram */
14953 if (bnx2x_nvram_read(bp, offset, (u8 *)tbl, sizeof(*tbl))) {
14954 BNX2X_ERR("Failed to read FC-NPIV table\n");
14955 goto out;
14956 }
14957
14958 /* Since bnx2x_nvram_read() returns data in be32, we need to convert
14959 * the number of entries back to cpu endianness.
14960 */
14961 entries = tbl->fc_npiv_cfg.num_of_npiv;
14962 entries = (__force u32)be32_to_cpu((__force __be32)entries);
14963 tbl->fc_npiv_cfg.num_of_npiv = entries;
14964
14965 if (!tbl->fc_npiv_cfg.num_of_npiv) {
14966 DP(BNX2X_MSG_MCP,
14967 "No FC-NPIV table [valid, simply not present]\n");
14968 goto out;
14969 } else if (tbl->fc_npiv_cfg.num_of_npiv > MAX_NUMBER_NPIV) {
14970 BNX2X_ERR("FC-NPIV table with bad length 0x%08x\n",
14971 tbl->fc_npiv_cfg.num_of_npiv);
14972 goto out;
14973 } else {
14974 DP(BNX2X_MSG_MCP, "Read 0x%08x entries from NVRAM\n",
14975 tbl->fc_npiv_cfg.num_of_npiv);
14976 }
14977
14978 /* Copy the data into cnic-provided struct */
14979 cnic_tbl->count = tbl->fc_npiv_cfg.num_of_npiv;
14980 for (i = 0; i < cnic_tbl->count; i++) {
14981 memcpy(cnic_tbl->wwpn[i], tbl->settings[i].npiv_wwpn, 8);
14982 memcpy(cnic_tbl->wwnn[i], tbl->settings[i].npiv_wwnn, 8);
14983 }
14984
14985 rc = 0;
14986out:
14987 kfree(tbl);
993ac7b5
MC
14988 return rc;
14989}
14990
9f6c9258 14991void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
993ac7b5
MC
14992{
14993 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14994
14995 if (bp->flags & USING_MSIX_FLAG) {
14996 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
14997 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
14998 cp->irq_arr[0].vector = bp->msix_table[1].vector;
14999 } else {
15000 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
15001 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
15002 }
619c5cb6 15003 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
15004 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
15005 else
15006 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
15007
619c5cb6
VZ
15008 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
15009 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
993ac7b5
MC
15010 cp->irq_arr[1].status_blk = bp->def_status_blk;
15011 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
523224a3 15012 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
993ac7b5
MC
15013
15014 cp->num_irq = 2;
15015}
15016
37ae41a9
MS
15017void bnx2x_setup_cnic_info(struct bnx2x *bp)
15018{
15019 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
15020
37ae41a9
MS
15021 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
15022 bnx2x_cid_ilt_lines(bp);
15023 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
15024 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
15025 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
15026
f78afb35
MC
15027 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
15028 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
15029 cp->iscsi_l2_cid);
15030
37ae41a9
MS
15031 if (NO_ISCSI_OOO(bp))
15032 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
15033}
15034
993ac7b5
MC
15035static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
15036 void *data)
15037{
15038 struct bnx2x *bp = netdev_priv(dev);
15039 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
55c11941
MS
15040 int rc;
15041
15042 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
993ac7b5 15043
51c1a580
MS
15044 if (ops == NULL) {
15045 BNX2X_ERR("NULL ops received\n");
993ac7b5 15046 return -EINVAL;
51c1a580 15047 }
993ac7b5 15048
55c11941
MS
15049 if (!CNIC_SUPPORT(bp)) {
15050 BNX2X_ERR("Can't register CNIC when not supported\n");
15051 return -EOPNOTSUPP;
15052 }
15053
15054 if (!CNIC_LOADED(bp)) {
15055 rc = bnx2x_load_cnic(bp);
15056 if (rc) {
15057 BNX2X_ERR("CNIC-related load failed\n");
15058 return rc;
15059 }
55c11941
MS
15060 }
15061
15062 bp->cnic_enabled = true;
15063
993ac7b5
MC
15064 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
15065 if (!bp->cnic_kwq)
15066 return -ENOMEM;
15067
15068 bp->cnic_kwq_cons = bp->cnic_kwq;
15069 bp->cnic_kwq_prod = bp->cnic_kwq;
15070 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
15071
15072 bp->cnic_spq_pending = 0;
15073 bp->cnic_kwq_pending = 0;
15074
15075 bp->cnic_data = data;
15076
15077 cp->num_irq = 0;
619c5cb6 15078 cp->drv_state |= CNIC_DRV_STATE_REGD;
523224a3 15079 cp->iro_arr = bp->iro_arr;
993ac7b5 15080
993ac7b5 15081 bnx2x_setup_cnic_irq_info(bp);
c2bff63f 15082
993ac7b5
MC
15083 rcu_assign_pointer(bp->cnic_ops, ops);
15084
42f8277f
YM
15085 /* Schedule driver to read CNIC driver versions */
15086 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
15087
993ac7b5
MC
15088 return 0;
15089}
15090
15091static int bnx2x_unregister_cnic(struct net_device *dev)
15092{
15093 struct bnx2x *bp = netdev_priv(dev);
15094 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
15095
15096 mutex_lock(&bp->cnic_mutex);
993ac7b5 15097 cp->drv_state = 0;
2cfa5a04 15098 RCU_INIT_POINTER(bp->cnic_ops, NULL);
993ac7b5
MC
15099 mutex_unlock(&bp->cnic_mutex);
15100 synchronize_rcu();
fea75645 15101 bp->cnic_enabled = false;
993ac7b5
MC
15102 kfree(bp->cnic_kwq);
15103 bp->cnic_kwq = NULL;
15104
15105 return 0;
15106}
15107
a8f47eb7 15108static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
993ac7b5
MC
15109{
15110 struct bnx2x *bp = netdev_priv(dev);
15111 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
15112
2ba45142
VZ
15113 /* If both iSCSI and FCoE are disabled - return NULL in
15114 * order to indicate CNIC that it should not try to work
15115 * with this device.
15116 */
15117 if (NO_ISCSI(bp) && NO_FCOE(bp))
15118 return NULL;
15119
993ac7b5
MC
15120 cp->drv_owner = THIS_MODULE;
15121 cp->chip_id = CHIP_ID(bp);
15122 cp->pdev = bp->pdev;
15123 cp->io_base = bp->regview;
15124 cp->io_base2 = bp->doorbells;
15125 cp->max_kwqe_pending = 8;
523224a3 15126 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
c2bff63f
DK
15127 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
15128 bnx2x_cid_ilt_lines(bp);
993ac7b5 15129 cp->ctx_tbl_len = CNIC_ILT_LINES;
c2bff63f 15130 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
993ac7b5
MC
15131 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
15132 cp->drv_ctl = bnx2x_drv_ctl;
97ac4ef7 15133 cp->drv_get_fc_npiv_tbl = bnx2x_get_fc_npiv;
993ac7b5
MC
15134 cp->drv_register_cnic = bnx2x_register_cnic;
15135 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
37ae41a9 15136 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
619c5cb6
VZ
15137 cp->iscsi_l2_client_id =
15138 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
37ae41a9 15139 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
c2bff63f 15140
2ba45142
VZ
15141 if (NO_ISCSI_OOO(bp))
15142 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
15143
15144 if (NO_ISCSI(bp))
15145 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
15146
15147 if (NO_FCOE(bp))
15148 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
15149
51c1a580
MS
15150 BNX2X_DEV_INFO(
15151 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
c2bff63f
DK
15152 cp->ctx_blk_size,
15153 cp->ctx_tbl_offset,
15154 cp->ctx_tbl_len,
15155 cp->starting_cid);
993ac7b5
MC
15156 return cp;
15157}
993ac7b5 15158
a8f47eb7 15159static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
9b176b6b 15160{
6411280a
AE
15161 struct bnx2x *bp = fp->bp;
15162 u32 offset = BAR_USTRORM_INTMEM;
abc5a021 15163
6411280a
AE
15164 if (IS_VF(bp))
15165 return bnx2x_vf_ustorm_prods_offset(bp, fp);
15166 else if (!CHIP_IS_E1x(bp))
15167 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
15168 else
15169 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
8d9ac297 15170
6411280a 15171 return offset;
8d9ac297 15172}
381ac16b 15173
6411280a
AE
15174/* called only on E1H or E2.
15175 * When pretending to be PF, the pretend value is the function number 0...7
15176 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
15177 * combination
15178 */
15179int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
381ac16b 15180{
6411280a 15181 u32 pretend_reg;
381ac16b 15182
23826850 15183 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
6411280a 15184 return -1;
381ac16b 15185
6411280a
AE
15186 /* get my own pretend register */
15187 pretend_reg = bnx2x_get_pretend_reg(bp);
15188 REG_WR(bp, pretend_reg, pretend_func_val);
15189 REG_RD(bp, pretend_reg);
381ac16b
AE
15190 return 0;
15191}
eeed018c
MK
15192
15193static void bnx2x_ptp_task(struct work_struct *work)
15194{
15195 struct bnx2x *bp = container_of(work, struct bnx2x, ptp_task);
15196 int port = BP_PORT(bp);
15197 u32 val_seq;
15198 u64 timestamp, ns;
15199 struct skb_shared_hwtstamps shhwtstamps;
15200
15201 /* Read Tx timestamp registers */
15202 val_seq = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
15203 NIG_REG_P0_TLLH_PTP_BUF_SEQID);
15204 if (val_seq & 0x10000) {
15205 /* There is a valid timestamp value */
15206 timestamp = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_MSB :
15207 NIG_REG_P0_TLLH_PTP_BUF_TS_MSB);
15208 timestamp <<= 32;
15209 timestamp |= REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_LSB :
15210 NIG_REG_P0_TLLH_PTP_BUF_TS_LSB);
15211 /* Reset timestamp register to allow new timestamp */
15212 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
15213 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
15214 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
15215
15216 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
15217 shhwtstamps.hwtstamp = ns_to_ktime(ns);
15218 skb_tstamp_tx(bp->ptp_tx_skb, &shhwtstamps);
15219 dev_kfree_skb_any(bp->ptp_tx_skb);
15220 bp->ptp_tx_skb = NULL;
15221
15222 DP(BNX2X_MSG_PTP, "Tx timestamp, timestamp cycles = %llu, ns = %llu\n",
15223 timestamp, ns);
15224 } else {
15225 DP(BNX2X_MSG_PTP, "There is no valid Tx timestamp yet\n");
15226 /* Reschedule to keep checking for a valid timestamp value */
15227 schedule_work(&bp->ptp_task);
15228 }
15229}
15230
15231void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb)
15232{
15233 int port = BP_PORT(bp);
15234 u64 timestamp, ns;
15235
15236 timestamp = REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB :
15237 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB);
15238 timestamp <<= 32;
15239 timestamp |= REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB :
15240 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB);
15241
15242 /* Reset timestamp register to allow new timestamp */
15243 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
15244 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
15245
15246 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
15247
15248 skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns);
15249
15250 DP(BNX2X_MSG_PTP, "Rx timestamp, timestamp cycles = %llu, ns = %llu\n",
15251 timestamp, ns);
15252}
15253
15254/* Read the PHC */
a5a1d1c2 15255static u64 bnx2x_cyclecounter_read(const struct cyclecounter *cc)
eeed018c
MK
15256{
15257 struct bnx2x *bp = container_of(cc, struct bnx2x, cyclecounter);
15258 int port = BP_PORT(bp);
15259 u32 wb_data[2];
15260 u64 phc_cycles;
15261
15262 REG_RD_DMAE(bp, port ? NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t1 :
15263 NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t0, wb_data, 2);
15264 phc_cycles = wb_data[1];
15265 phc_cycles = (phc_cycles << 32) + wb_data[0];
15266
15267 DP(BNX2X_MSG_PTP, "PHC read cycles = %llu\n", phc_cycles);
15268
15269 return phc_cycles;
15270}
15271
15272static void bnx2x_init_cyclecounter(struct bnx2x *bp)
15273{
15274 memset(&bp->cyclecounter, 0, sizeof(bp->cyclecounter));
15275 bp->cyclecounter.read = bnx2x_cyclecounter_read;
f28ba401 15276 bp->cyclecounter.mask = CYCLECOUNTER_MASK(64);
a6e2846c 15277 bp->cyclecounter.shift = 0;
eeed018c
MK
15278 bp->cyclecounter.mult = 1;
15279}
15280
15281static int bnx2x_send_reset_timesync_ramrod(struct bnx2x *bp)
15282{
15283 struct bnx2x_func_state_params func_params = {NULL};
15284 struct bnx2x_func_set_timesync_params *set_timesync_params =
15285 &func_params.params.set_timesync;
15286
15287 /* Prepare parameters for function state transitions */
15288 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
15289 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
15290
15291 func_params.f_obj = &bp->func_obj;
15292 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
15293
15294 /* Function parameters */
15295 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_RESET;
15296 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
15297
15298 return bnx2x_func_state_change(bp, &func_params);
15299}
15300
1444c301 15301static int bnx2x_enable_ptp_packets(struct bnx2x *bp)
eeed018c
MK
15302{
15303 struct bnx2x_queue_state_params q_params;
15304 int rc, i;
15305
15306 /* send queue update ramrod to enable PTP packets */
15307 memset(&q_params, 0, sizeof(q_params));
15308 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
15309 q_params.cmd = BNX2X_Q_CMD_UPDATE;
15310 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS_CHNG,
15311 &q_params.params.update.update_flags);
15312 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS,
15313 &q_params.params.update.update_flags);
15314
15315 /* send the ramrod on all the queues of the PF */
15316 for_each_eth_queue(bp, i) {
15317 struct bnx2x_fastpath *fp = &bp->fp[i];
15318
15319 /* Set the appropriate Queue object */
15320 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
15321
15322 /* Update the Queue state */
15323 rc = bnx2x_queue_state_change(bp, &q_params);
15324 if (rc) {
15325 BNX2X_ERR("Failed to enable PTP packets\n");
15326 return rc;
15327 }
15328 }
15329
15330 return 0;
15331}
15332
15333int bnx2x_configure_ptp_filters(struct bnx2x *bp)
15334{
15335 int port = BP_PORT(bp);
15336 int rc;
15337
15338 if (!bp->hwtstamp_ioctl_called)
15339 return 0;
15340
15341 switch (bp->tx_type) {
15342 case HWTSTAMP_TX_ON:
15343 bp->flags |= TX_TIMESTAMPING_EN;
15344 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
15345 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x6AA);
15346 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
15347 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3EEE);
15348 break;
15349 case HWTSTAMP_TX_ONESTEP_SYNC:
15350 BNX2X_ERR("One-step timestamping is not supported\n");
15351 return -ERANGE;
15352 }
15353
15354 switch (bp->rx_filter) {
15355 case HWTSTAMP_FILTER_NONE:
15356 break;
15357 case HWTSTAMP_FILTER_ALL:
15358 case HWTSTAMP_FILTER_SOME:
e3412575 15359 case HWTSTAMP_FILTER_NTP_ALL:
eeed018c
MK
15360 bp->rx_filter = HWTSTAMP_FILTER_NONE;
15361 break;
15362 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
15363 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
15364 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
15365 bp->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
15366 /* Initialize PTP detection for UDP/IPv4 events */
15367 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
15368 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EE);
15369 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
15370 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFE);
15371 break;
15372 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
15373 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
15374 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
15375 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
15376 /* Initialize PTP detection for UDP/IPv4 or UDP/IPv6 events */
15377 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
15378 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EA);
15379 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
15380 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FEE);
15381 break;
15382 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
15383 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
15384 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
15385 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
15386 /* Initialize PTP detection L2 events */
15387 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
15388 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6BF);
15389 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
15390 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EFF);
15391
15392 break;
15393 case HWTSTAMP_FILTER_PTP_V2_EVENT:
15394 case HWTSTAMP_FILTER_PTP_V2_SYNC:
15395 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
15396 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
15397 /* Initialize PTP detection L2, UDP/IPv4 or UDP/IPv6 events */
15398 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
15399 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6AA);
15400 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
15401 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EEE);
15402 break;
15403 }
15404
15405 /* Indicate to FW that this PF expects recorded PTP packets */
15406 rc = bnx2x_enable_ptp_packets(bp);
15407 if (rc)
15408 return rc;
15409
15410 /* Enable sending PTP packets to host */
15411 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
15412 NIG_REG_P0_LLH_PTP_TO_HOST, 0x1);
15413
15414 return 0;
15415}
15416
15417static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr)
15418{
15419 struct hwtstamp_config config;
15420 int rc;
15421
15422 DP(BNX2X_MSG_PTP, "HWTSTAMP IOCTL called\n");
15423
15424 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
15425 return -EFAULT;
15426
15427 DP(BNX2X_MSG_PTP, "Requested tx_type: %d, requested rx_filters = %d\n",
15428 config.tx_type, config.rx_filter);
15429
15430 if (config.flags) {
15431 BNX2X_ERR("config.flags is reserved for future use\n");
15432 return -EINVAL;
15433 }
15434
15435 bp->hwtstamp_ioctl_called = 1;
15436 bp->tx_type = config.tx_type;
15437 bp->rx_filter = config.rx_filter;
15438
15439 rc = bnx2x_configure_ptp_filters(bp);
15440 if (rc)
15441 return rc;
15442
15443 config.rx_filter = bp->rx_filter;
15444
15445 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
15446 -EFAULT : 0;
15447}
15448
bf27c353 15449/* Configures HW for PTP */
eeed018c
MK
15450static int bnx2x_configure_ptp(struct bnx2x *bp)
15451{
15452 int rc, port = BP_PORT(bp);
15453 u32 wb_data[2];
15454
15455 /* Reset PTP event detection rules - will be configured in the IOCTL */
15456 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
15457 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
15458 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
15459 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
15460 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
15461 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
15462 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
15463 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
15464
15465 /* Disable PTP packets to host - will be configured in the IOCTL*/
15466 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
15467 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
15468
15469 /* Enable the PTP feature */
15470 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
15471 NIG_REG_P0_PTP_EN, 0x3F);
15472
15473 /* Enable the free-running counter */
15474 wb_data[0] = 0;
15475 wb_data[1] = 0;
15476 REG_WR_DMAE(bp, NIG_REG_TIMESYNC_GEN_REG + tsgen_ctrl, wb_data, 2);
15477
15478 /* Reset drift register (offset register is not reset) */
15479 rc = bnx2x_send_reset_timesync_ramrod(bp);
15480 if (rc) {
15481 BNX2X_ERR("Failed to reset PHC drift register\n");
15482 return -EFAULT;
15483 }
15484
15485 /* Reset possibly old timestamps */
15486 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
15487 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
15488 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
15489 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
15490
15491 return 0;
15492}
15493
15494/* Called during load, to initialize PTP-related stuff */
15495void bnx2x_init_ptp(struct bnx2x *bp)
15496{
15497 int rc;
15498
15499 /* Configure PTP in HW */
15500 rc = bnx2x_configure_ptp(bp);
15501 if (rc) {
15502 BNX2X_ERR("Stopping PTP initialization\n");
15503 return;
15504 }
15505
15506 /* Init work queue for Tx timestamping */
15507 INIT_WORK(&bp->ptp_task, bnx2x_ptp_task);
15508
15509 /* Init cyclecounter and timecounter. This is done only in the first
15510 * load. If done in every load, PTP application will fail when doing
15511 * unload / load (e.g. MTU change) while it is running.
15512 */
15513 if (!bp->timecounter_init_done) {
15514 bnx2x_init_cyclecounter(bp);
15515 timecounter_init(&bp->timecounter, &bp->cyclecounter,
15516 ktime_to_ns(ktime_get_real()));
15517 bp->timecounter_init_done = 1;
15518 }
15519
15520 DP(BNX2X_MSG_PTP, "PTP initialization ended successfully\n");
15521}