]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - virt/kvm/arm/vgic/vgic-v3.c
KVM: arm64: vgic-its: Implement basic ITS register handlers
[mirror_ubuntu-zesty-kernel.git] / virt / kvm / arm / vgic / vgic-v3.c
CommitLineData
59529f69
MZ
1/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License version 2 as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program. If not, see <http://www.gnu.org/licenses/>.
13 */
14
15#include <linux/irqchip/arm-gic-v3.h>
16#include <linux/kvm.h>
17#include <linux/kvm_host.h>
90977732
EA
18#include <kvm/arm_vgic.h>
19#include <asm/kvm_mmu.h>
20#include <asm/kvm_asm.h>
59529f69
MZ
21
22#include "vgic.h"
23
24void vgic_v3_process_maintenance(struct kvm_vcpu *vcpu)
25{
26 struct vgic_v3_cpu_if *cpuif = &vcpu->arch.vgic_cpu.vgic_v3;
27 u32 model = vcpu->kvm->arch.vgic.vgic_model;
28
29 if (cpuif->vgic_misr & ICH_MISR_EOI) {
30 unsigned long eisr_bmap = cpuif->vgic_eisr;
31 int lr;
32
33 for_each_set_bit(lr, &eisr_bmap, kvm_vgic_global_state.nr_lr) {
34 u32 intid;
35 u64 val = cpuif->vgic_lr[lr];
36
37 if (model == KVM_DEV_TYPE_ARM_VGIC_V3)
38 intid = val & ICH_LR_VIRTUAL_ID_MASK;
39 else
40 intid = val & GICH_LR_VIRTUALID;
41
42 WARN_ON(cpuif->vgic_lr[lr] & ICH_LR_STATE);
43
44 kvm_notify_acked_irq(vcpu->kvm, 0,
45 intid - VGIC_NR_PRIVATE_IRQS);
46 }
47
48 /*
49 * In the next iterations of the vcpu loop, if we sync
50 * the vgic state after flushing it, but before
51 * entering the guest (this happens for pending
52 * signals and vmid rollovers), then make sure we
53 * don't pick up any old maintenance interrupts here.
54 */
55 cpuif->vgic_eisr = 0;
56 }
57
58 cpuif->vgic_hcr &= ~ICH_HCR_UIE;
59}
60
61void vgic_v3_set_underflow(struct kvm_vcpu *vcpu)
62{
63 struct vgic_v3_cpu_if *cpuif = &vcpu->arch.vgic_cpu.vgic_v3;
64
65 cpuif->vgic_hcr |= ICH_HCR_UIE;
66}
67
68void vgic_v3_fold_lr_state(struct kvm_vcpu *vcpu)
69{
70 struct vgic_v3_cpu_if *cpuif = &vcpu->arch.vgic_cpu.vgic_v3;
71 u32 model = vcpu->kvm->arch.vgic.vgic_model;
72 int lr;
73
74 for (lr = 0; lr < vcpu->arch.vgic_cpu.used_lrs; lr++) {
75 u64 val = cpuif->vgic_lr[lr];
76 u32 intid;
77 struct vgic_irq *irq;
78
79 if (model == KVM_DEV_TYPE_ARM_VGIC_V3)
80 intid = val & ICH_LR_VIRTUAL_ID_MASK;
81 else
82 intid = val & GICH_LR_VIRTUALID;
83 irq = vgic_get_irq(vcpu->kvm, vcpu, intid);
84
85 spin_lock(&irq->irq_lock);
86
87 /* Always preserve the active bit */
88 irq->active = !!(val & ICH_LR_ACTIVE_BIT);
89
90 /* Edge is the only case where we preserve the pending bit */
91 if (irq->config == VGIC_CONFIG_EDGE &&
92 (val & ICH_LR_PENDING_BIT)) {
93 irq->pending = true;
94
95 if (vgic_irq_is_sgi(intid) &&
96 model == KVM_DEV_TYPE_ARM_VGIC_V2) {
97 u32 cpuid = val & GICH_LR_PHYSID_CPUID;
98
99 cpuid >>= GICH_LR_PHYSID_CPUID_SHIFT;
100 irq->source |= (1 << cpuid);
101 }
102 }
103
637d122b
MZ
104 /*
105 * Clear soft pending state when level irqs have been acked.
106 * Always regenerate the pending state.
107 */
108 if (irq->config == VGIC_CONFIG_LEVEL) {
109 if (!(val & ICH_LR_PENDING_BIT))
110 irq->soft_pending = false;
111
112 irq->pending = irq->line_level || irq->soft_pending;
59529f69
MZ
113 }
114
115 spin_unlock(&irq->irq_lock);
5dd4b924 116 vgic_put_irq(vcpu->kvm, irq);
59529f69
MZ
117 }
118}
119
120/* Requires the irq to be locked already */
121void vgic_v3_populate_lr(struct kvm_vcpu *vcpu, struct vgic_irq *irq, int lr)
122{
123 u32 model = vcpu->kvm->arch.vgic.vgic_model;
124 u64 val = irq->intid;
125
126 if (irq->pending) {
127 val |= ICH_LR_PENDING_BIT;
128
129 if (irq->config == VGIC_CONFIG_EDGE)
130 irq->pending = false;
131
132 if (vgic_irq_is_sgi(irq->intid) &&
133 model == KVM_DEV_TYPE_ARM_VGIC_V2) {
134 u32 src = ffs(irq->source);
135
136 BUG_ON(!src);
137 val |= (src - 1) << GICH_LR_PHYSID_CPUID_SHIFT;
138 irq->source &= ~(1 << (src - 1));
139 if (irq->source)
140 irq->pending = true;
141 }
142 }
143
144 if (irq->active)
145 val |= ICH_LR_ACTIVE_BIT;
146
147 if (irq->hw) {
148 val |= ICH_LR_HW;
149 val |= ((u64)irq->hwintid) << ICH_LR_PHYS_ID_SHIFT;
150 } else {
151 if (irq->config == VGIC_CONFIG_LEVEL)
152 val |= ICH_LR_EOI;
153 }
154
155 /*
156 * We currently only support Group1 interrupts, which is a
157 * known defect. This needs to be addressed at some point.
158 */
159 if (model == KVM_DEV_TYPE_ARM_VGIC_V3)
160 val |= ICH_LR_GROUP;
161
162 val |= (u64)irq->priority << ICH_LR_PRIORITY_SHIFT;
163
164 vcpu->arch.vgic_cpu.vgic_v3.vgic_lr[lr] = val;
165}
166
167void vgic_v3_clear_lr(struct kvm_vcpu *vcpu, int lr)
168{
169 vcpu->arch.vgic_cpu.vgic_v3.vgic_lr[lr] = 0;
170}
e4823a7a
AP
171
172void vgic_v3_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
173{
174 u32 vmcr;
175
176 vmcr = (vmcrp->ctlr << ICH_VMCR_CTLR_SHIFT) & ICH_VMCR_CTLR_MASK;
177 vmcr |= (vmcrp->abpr << ICH_VMCR_BPR1_SHIFT) & ICH_VMCR_BPR1_MASK;
178 vmcr |= (vmcrp->bpr << ICH_VMCR_BPR0_SHIFT) & ICH_VMCR_BPR0_MASK;
179 vmcr |= (vmcrp->pmr << ICH_VMCR_PMR_SHIFT) & ICH_VMCR_PMR_MASK;
180
181 vcpu->arch.vgic_cpu.vgic_v3.vgic_vmcr = vmcr;
182}
183
184void vgic_v3_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
185{
186 u32 vmcr = vcpu->arch.vgic_cpu.vgic_v3.vgic_vmcr;
187
188 vmcrp->ctlr = (vmcr & ICH_VMCR_CTLR_MASK) >> ICH_VMCR_CTLR_SHIFT;
189 vmcrp->abpr = (vmcr & ICH_VMCR_BPR1_MASK) >> ICH_VMCR_BPR1_SHIFT;
190 vmcrp->bpr = (vmcr & ICH_VMCR_BPR0_MASK) >> ICH_VMCR_BPR0_SHIFT;
191 vmcrp->pmr = (vmcr & ICH_VMCR_PMR_MASK) >> ICH_VMCR_PMR_SHIFT;
192}
90977732 193
0aa1de57
AP
194#define INITIAL_PENDBASER_VALUE \
195 (GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWb) | \
196 GIC_BASER_CACHEABILITY(GICR_PENDBASER, OUTER, SameAsInner) | \
197 GIC_BASER_SHAREABILITY(GICR_PENDBASER, InnerShareable))
198
ad275b8b
EA
199void vgic_v3_enable(struct kvm_vcpu *vcpu)
200{
f7b6985c
EA
201 struct vgic_v3_cpu_if *vgic_v3 = &vcpu->arch.vgic_cpu.vgic_v3;
202
203 /*
204 * By forcing VMCR to zero, the GIC will restore the binary
205 * points to their reset values. Anything else resets to zero
206 * anyway.
207 */
208 vgic_v3->vgic_vmcr = 0;
209 vgic_v3->vgic_elrsr = ~0;
210
211 /*
212 * If we are emulating a GICv3, we do it in an non-GICv2-compatible
213 * way, so we force SRE to 1 to demonstrate this to the guest.
214 * This goes with the spec allowing the value to be RAO/WI.
215 */
0aa1de57 216 if (vcpu->kvm->arch.vgic.vgic_model == KVM_DEV_TYPE_ARM_VGIC_V3) {
f7b6985c 217 vgic_v3->vgic_sre = ICC_SRE_EL1_SRE;
0aa1de57
AP
218 vcpu->arch.vgic_cpu.pendbaser = INITIAL_PENDBASER_VALUE;
219 } else {
f7b6985c 220 vgic_v3->vgic_sre = 0;
0aa1de57 221 }
f7b6985c
EA
222
223 /* Get the show on the road... */
224 vgic_v3->vgic_hcr = ICH_HCR_EN;
ad275b8b
EA
225}
226
b0442ee2
EA
227/* check for overlapping regions and for regions crossing the end of memory */
228static bool vgic_v3_check_base(struct kvm *kvm)
229{
230 struct vgic_dist *d = &kvm->arch.vgic;
231 gpa_t redist_size = KVM_VGIC_V3_REDIST_SIZE;
232
233 redist_size *= atomic_read(&kvm->online_vcpus);
234
235 if (d->vgic_dist_base + KVM_VGIC_V3_DIST_SIZE < d->vgic_dist_base)
236 return false;
237 if (d->vgic_redist_base + redist_size < d->vgic_redist_base)
238 return false;
239
240 if (d->vgic_dist_base + KVM_VGIC_V3_DIST_SIZE <= d->vgic_redist_base)
241 return true;
242 if (d->vgic_redist_base + redist_size <= d->vgic_dist_base)
243 return true;
244
245 return false;
246}
247
248int vgic_v3_map_resources(struct kvm *kvm)
249{
250 int ret = 0;
251 struct vgic_dist *dist = &kvm->arch.vgic;
252
253 if (vgic_ready(kvm))
254 goto out;
255
256 if (IS_VGIC_ADDR_UNDEF(dist->vgic_dist_base) ||
257 IS_VGIC_ADDR_UNDEF(dist->vgic_redist_base)) {
258 kvm_err("Need to set vgic distributor addresses first\n");
259 ret = -ENXIO;
260 goto out;
261 }
262
263 if (!vgic_v3_check_base(kvm)) {
264 kvm_err("VGIC redist and dist frames overlap\n");
265 ret = -EINVAL;
266 goto out;
267 }
268
269 /*
270 * For a VGICv3 we require the userland to explicitly initialize
271 * the VGIC before we need to use it.
272 */
273 if (!vgic_initialized(kvm)) {
274 ret = -EBUSY;
275 goto out;
276 }
277
278 ret = vgic_register_dist_iodev(kvm, dist->vgic_dist_base, VGIC_V3);
279 if (ret) {
280 kvm_err("Unable to register VGICv3 dist MMIO regions\n");
281 goto out;
282 }
283
284 ret = vgic_register_redist_iodevs(kvm, dist->vgic_redist_base);
285 if (ret) {
286 kvm_err("Unable to register VGICv3 redist MMIO regions\n");
287 goto out;
288 }
289
290 dist->ready = true;
291
292out:
293 if (ret)
294 kvm_vgic_destroy(kvm);
295 return ret;
296}
297
90977732
EA
298/**
299 * vgic_v3_probe - probe for a GICv3 compatible interrupt controller in DT
300 * @node: pointer to the DT node
301 *
302 * Returns 0 if a GICv3 has been found, returns an error code otherwise
303 */
304int vgic_v3_probe(const struct gic_kvm_info *info)
305{
306 u32 ich_vtr_el2 = kvm_call_hyp(__vgic_v3_get_ich_vtr_el2);
42c8870f 307 int ret;
90977732
EA
308
309 /*
310 * The ListRegs field is 5 bits, but there is a architectural
311 * maximum of 16 list registers. Just ignore bit 4...
312 */
313 kvm_vgic_global_state.nr_lr = (ich_vtr_el2 & 0xf) + 1;
314 kvm_vgic_global_state.can_emulate_gicv2 = false;
315
316 if (!info->vcpu.start) {
317 kvm_info("GICv3: no GICV resource entry\n");
318 kvm_vgic_global_state.vcpu_base = 0;
319 } else if (!PAGE_ALIGNED(info->vcpu.start)) {
320 pr_warn("GICV physical address 0x%llx not page aligned\n",
321 (unsigned long long)info->vcpu.start);
322 kvm_vgic_global_state.vcpu_base = 0;
323 } else if (!PAGE_ALIGNED(resource_size(&info->vcpu))) {
324 pr_warn("GICV size 0x%llx not a multiple of page size 0x%lx\n",
325 (unsigned long long)resource_size(&info->vcpu),
326 PAGE_SIZE);
327 kvm_vgic_global_state.vcpu_base = 0;
328 } else {
329 kvm_vgic_global_state.vcpu_base = info->vcpu.start;
330 kvm_vgic_global_state.can_emulate_gicv2 = true;
42c8870f
AP
331 ret = kvm_register_vgic_device(KVM_DEV_TYPE_ARM_VGIC_V2);
332 if (ret) {
333 kvm_err("Cannot register GICv2 KVM device.\n");
334 return ret;
335 }
90977732
EA
336 kvm_info("vgic-v2@%llx\n", info->vcpu.start);
337 }
42c8870f
AP
338 ret = kvm_register_vgic_device(KVM_DEV_TYPE_ARM_VGIC_V3);
339 if (ret) {
340 kvm_err("Cannot register GICv3 KVM device.\n");
341 kvm_unregister_device_ops(KVM_DEV_TYPE_ARM_VGIC_V2);
342 return ret;
343 }
344
90977732
EA
345 if (kvm_vgic_global_state.vcpu_base == 0)
346 kvm_info("disabling GICv2 emulation\n");
90977732
EA
347
348 kvm_vgic_global_state.vctrl_base = NULL;
349 kvm_vgic_global_state.type = VGIC_V3;
350 kvm_vgic_global_state.max_gic_vcpus = VGIC_V3_MAX_CPUS;
351
352 return 0;
353}