]> git.proxmox.com Git - mirror_edk2.git/blame - MdeModulePkg/Bus/Sd/SdBlockIoPei/SdHci.c
MdeModulePkg UfsPassThruDxe: Remove redundant functions
[mirror_edk2.git] / MdeModulePkg / Bus / Sd / SdBlockIoPei / SdHci.c
CommitLineData
48555339
FT
1/** @file\r
2\r
54228046 3 Copyright (c) 2015 - 2017, Intel Corporation. All rights reserved.<BR>\r
48555339
FT
4 This program and the accompanying materials\r
5 are licensed and made available under the terms and conditions of the BSD License\r
6 which accompanies this distribution. The full text of the license may be found at\r
7 http://opensource.org/licenses/bsd-license.php.\r
8\r
9 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
10 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
11\r
12**/\r
13\r
14#include "SdBlockIoPei.h"\r
15\r
16/**\r
17 Read/Write specified SD host controller mmio register.\r
18\r
19 @param[in] Address The address of the mmio register to be read/written.\r
20 @param[in] Read A boolean to indicate it's read or write operation.\r
21 @param[in] Count The width of the mmio register in bytes.\r
22 Must be 1, 2 , 4 or 8 bytes.\r
23 @param[in, out] Data For read operations, the destination buffer to store\r
24 the results. For write operations, the source buffer\r
25 to write data from. The caller is responsible for\r
26 having ownership of the data buffer and ensuring its\r
27 size not less than Count bytes.\r
28\r
29 @retval EFI_INVALID_PARAMETER The Address or the Data or the Count is not valid.\r
30 @retval EFI_SUCCESS The read/write operation succeeds.\r
31 @retval Others The read/write operation fails.\r
32\r
33**/\r
34EFI_STATUS\r
35EFIAPI\r
36SdPeimHcRwMmio (\r
37 IN UINTN Address,\r
38 IN BOOLEAN Read,\r
39 IN UINT8 Count,\r
40 IN OUT VOID *Data\r
41 )\r
42{\r
43 if ((Address == 0) || (Data == NULL)) {\r
44 return EFI_INVALID_PARAMETER;\r
45 }\r
46\r
47 if ((Count != 1) && (Count != 2) && (Count != 4) && (Count != 8)) {\r
48 return EFI_INVALID_PARAMETER;\r
49 }\r
50\r
51 switch (Count) {\r
52 case 1:\r
53 if (Read) {\r
54 *(UINT8*)Data = MmioRead8 (Address);\r
55 } else {\r
56 MmioWrite8 (Address, *(UINT8*)Data);\r
57 }\r
58 break;\r
59 case 2:\r
60 if (Read) {\r
61 *(UINT16*)Data = MmioRead16 (Address);\r
62 } else {\r
63 MmioWrite16 (Address, *(UINT16*)Data);\r
64 }\r
65 break;\r
66 case 4:\r
67 if (Read) {\r
68 *(UINT32*)Data = MmioRead32 (Address);\r
69 } else {\r
70 MmioWrite32 (Address, *(UINT32*)Data);\r
71 }\r
72 break;\r
73 case 8:\r
74 if (Read) {\r
75 *(UINT64*)Data = MmioRead64 (Address);\r
76 } else {\r
77 MmioWrite64 (Address, *(UINT64*)Data);\r
78 }\r
79 break;\r
80 default:\r
81 ASSERT (FALSE);\r
82 return EFI_INVALID_PARAMETER;\r
83 }\r
84\r
85 return EFI_SUCCESS;\r
86}\r
87\r
88/**\r
89 Do OR operation with the value of the specified SD host controller mmio register.\r
90\r
91 @param[in] Address The address of the mmio register to be read/written.\r
92 @param[in] Count The width of the mmio register in bytes.\r
93 Must be 1, 2 , 4 or 8 bytes.\r
94 @param[in] OrData The pointer to the data used to do OR operation.\r
95 The caller is responsible for having ownership of\r
96 the data buffer and ensuring its size not less than\r
97 Count bytes.\r
98\r
99 @retval EFI_INVALID_PARAMETER The Address or the OrData or the Count is not valid.\r
100 @retval EFI_SUCCESS The OR operation succeeds.\r
101 @retval Others The OR operation fails.\r
102\r
103**/\r
104EFI_STATUS\r
105EFIAPI\r
106SdPeimHcOrMmio (\r
107 IN UINTN Address,\r
108 IN UINT8 Count,\r
109 IN VOID *OrData\r
110 )\r
111{\r
112 EFI_STATUS Status;\r
113 UINT64 Data;\r
114 UINT64 Or;\r
115\r
116 Status = SdPeimHcRwMmio (Address, TRUE, Count, &Data);\r
117 if (EFI_ERROR (Status)) {\r
118 return Status;\r
119 }\r
120\r
121 if (Count == 1) {\r
122 Or = *(UINT8*) OrData;\r
123 } else if (Count == 2) {\r
124 Or = *(UINT16*) OrData;\r
125 } else if (Count == 4) {\r
126 Or = *(UINT32*) OrData;\r
127 } else if (Count == 8) {\r
128 Or = *(UINT64*) OrData;\r
129 } else {\r
130 return EFI_INVALID_PARAMETER;\r
131 }\r
132\r
133 Data |= Or;\r
134 Status = SdPeimHcRwMmio (Address, FALSE, Count, &Data);\r
135\r
136 return Status;\r
137}\r
138\r
139/**\r
140 Do AND operation with the value of the specified SD host controller mmio register.\r
141\r
142 @param[in] Address The address of the mmio register to be read/written.\r
143 @param[in] Count The width of the mmio register in bytes.\r
144 Must be 1, 2 , 4 or 8 bytes.\r
145 @param[in] AndData The pointer to the data used to do AND operation.\r
146 The caller is responsible for having ownership of\r
147 the data buffer and ensuring its size not less than\r
148 Count bytes.\r
149\r
150 @retval EFI_INVALID_PARAMETER The Address or the AndData or the Count is not valid.\r
151 @retval EFI_SUCCESS The AND operation succeeds.\r
152 @retval Others The AND operation fails.\r
153\r
154**/\r
155EFI_STATUS\r
156EFIAPI\r
157SdPeimHcAndMmio (\r
158 IN UINTN Address,\r
159 IN UINT8 Count,\r
160 IN VOID *AndData\r
161 )\r
162{\r
163 EFI_STATUS Status;\r
164 UINT64 Data;\r
165 UINT64 And;\r
166\r
167 Status = SdPeimHcRwMmio (Address, TRUE, Count, &Data);\r
168 if (EFI_ERROR (Status)) {\r
169 return Status;\r
170 }\r
171\r
172 if (Count == 1) {\r
173 And = *(UINT8*) AndData;\r
174 } else if (Count == 2) {\r
175 And = *(UINT16*) AndData;\r
176 } else if (Count == 4) {\r
177 And = *(UINT32*) AndData;\r
178 } else if (Count == 8) {\r
179 And = *(UINT64*) AndData;\r
180 } else {\r
181 return EFI_INVALID_PARAMETER;\r
182 }\r
183\r
184 Data &= And;\r
185 Status = SdPeimHcRwMmio (Address, FALSE, Count, &Data);\r
186\r
187 return Status;\r
188}\r
189\r
190/**\r
191 Wait for the value of the specified MMIO register set to the test value.\r
192\r
193 @param[in] Address The address of the mmio register to be checked.\r
194 @param[in] Count The width of the mmio register in bytes.\r
195 Must be 1, 2, 4 or 8 bytes.\r
196 @param[in] MaskValue The mask value of memory.\r
197 @param[in] TestValue The test value of memory.\r
198\r
199 @retval EFI_NOT_READY The MMIO register hasn't set to the expected value.\r
200 @retval EFI_SUCCESS The MMIO register has expected value.\r
201 @retval Others The MMIO operation fails.\r
202\r
203**/\r
204EFI_STATUS\r
205EFIAPI\r
206SdPeimHcCheckMmioSet (\r
207 IN UINTN Address,\r
208 IN UINT8 Count,\r
209 IN UINT64 MaskValue,\r
210 IN UINT64 TestValue\r
211 )\r
212{\r
213 EFI_STATUS Status;\r
214 UINT64 Value;\r
215\r
216 //\r
217 // Access PCI MMIO space to see if the value is the tested one.\r
218 //\r
219 Value = 0;\r
220 Status = SdPeimHcRwMmio (Address, TRUE, Count, &Value);\r
221 if (EFI_ERROR (Status)) {\r
222 return Status;\r
223 }\r
224\r
225 Value &= MaskValue;\r
226\r
227 if (Value == TestValue) {\r
228 return EFI_SUCCESS;\r
229 }\r
230\r
231 return EFI_NOT_READY;\r
232}\r
233\r
234/**\r
235 Wait for the value of the specified MMIO register set to the test value.\r
236\r
237 @param[in] Address The address of the mmio register to wait.\r
238 @param[in] Count The width of the mmio register in bytes.\r
239 Must be 1, 2, 4 or 8 bytes.\r
240 @param[in] MaskValue The mask value of memory.\r
241 @param[in] TestValue The test value of memory.\r
242 @param[in] Timeout The time out value for wait memory set, uses 1\r
243 microsecond as a unit.\r
244\r
245 @retval EFI_TIMEOUT The MMIO register hasn't expected value in timeout\r
246 range.\r
247 @retval EFI_SUCCESS The MMIO register has expected value.\r
248 @retval Others The MMIO operation fails.\r
249\r
250**/\r
251EFI_STATUS\r
252EFIAPI\r
253SdPeimHcWaitMmioSet (\r
254 IN UINTN Address,\r
255 IN UINT8 Count,\r
256 IN UINT64 MaskValue,\r
257 IN UINT64 TestValue,\r
258 IN UINT64 Timeout\r
259 )\r
260{\r
261 EFI_STATUS Status;\r
262 BOOLEAN InfiniteWait;\r
263\r
264 if (Timeout == 0) {\r
265 InfiniteWait = TRUE;\r
266 } else {\r
267 InfiniteWait = FALSE;\r
268 }\r
269\r
270 while (InfiniteWait || (Timeout > 0)) {\r
271 Status = SdPeimHcCheckMmioSet (\r
272 Address,\r
273 Count,\r
274 MaskValue,\r
275 TestValue\r
276 );\r
277 if (Status != EFI_NOT_READY) {\r
278 return Status;\r
279 }\r
280\r
281 //\r
282 // Stall for 1 microsecond.\r
283 //\r
284 MicroSecondDelay (1);\r
285\r
286 Timeout--;\r
287 }\r
288\r
289 return EFI_TIMEOUT;\r
290}\r
291\r
292/**\r
293 Software reset the specified SD host controller and enable all interrupts.\r
294\r
295 @param[in] Bar The mmio base address of the slot to be accessed.\r
296\r
297 @retval EFI_SUCCESS The software reset executes successfully.\r
298 @retval Others The software reset fails.\r
299\r
300**/\r
301EFI_STATUS\r
302SdPeimHcReset (\r
303 IN UINTN Bar\r
304 )\r
305{\r
306 EFI_STATUS Status;\r
307 UINT8 SwReset;\r
308\r
309 SwReset = 0xFF;\r
310 Status = SdPeimHcRwMmio (Bar + SD_HC_SW_RST, FALSE, sizeof (SwReset), &SwReset);\r
311\r
312 if (EFI_ERROR (Status)) {\r
313 DEBUG ((EFI_D_ERROR, "SdPeimHcReset: write full 1 fails: %r\n", Status));\r
314 return Status;\r
315 }\r
316\r
317 Status = SdPeimHcWaitMmioSet (\r
318 Bar + SD_HC_SW_RST,\r
319 sizeof (SwReset),\r
320 0xFF,\r
321 0x00,\r
322 SD_TIMEOUT\r
323 );\r
324 if (EFI_ERROR (Status)) {\r
325 DEBUG ((EFI_D_INFO, "SdPeimHcReset: reset done with %r\n", Status));\r
326 return Status;\r
327 }\r
328 //\r
329 // Enable all interrupt after reset all.\r
330 //\r
331 Status = SdPeimHcEnableInterrupt (Bar);\r
332\r
333 return Status;\r
334}\r
335\r
336/**\r
337 Set all interrupt status bits in Normal and Error Interrupt Status Enable\r
338 register.\r
339\r
340 @param[in] Bar The mmio base address of the slot to be accessed.\r
341\r
342 @retval EFI_SUCCESS The operation executes successfully.\r
343 @retval Others The operation fails.\r
344\r
345**/\r
346EFI_STATUS\r
347SdPeimHcEnableInterrupt (\r
348 IN UINTN Bar\r
349 )\r
350{\r
351 EFI_STATUS Status;\r
352 UINT16 IntStatus;\r
353\r
354 //\r
355 // Enable all bits in Error Interrupt Status Enable Register\r
356 //\r
357 IntStatus = 0xFFFF;\r
358 Status = SdPeimHcRwMmio (Bar + SD_HC_ERR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
359 if (EFI_ERROR (Status)) {\r
360 return Status;\r
361 }\r
362 //\r
363 // Enable all bits in Normal Interrupt Status Enable Register\r
364 //\r
365 IntStatus = 0xFFFF;\r
366 Status = SdPeimHcRwMmio (Bar + SD_HC_NOR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
367\r
368 return Status;\r
369}\r
370\r
371/**\r
372 Get the capability data from the specified slot.\r
373\r
374 @param[in] Bar The mmio base address of the slot to be accessed.\r
375 @param[out] Capability The buffer to store the capability data.\r
376\r
377 @retval EFI_SUCCESS The operation executes successfully.\r
378 @retval Others The operation fails.\r
379\r
380**/\r
381EFI_STATUS\r
382SdPeimHcGetCapability (\r
383 IN UINTN Bar,\r
384 OUT SD_HC_SLOT_CAP *Capability\r
385 )\r
386{\r
387 EFI_STATUS Status;\r
388 UINT64 Cap;\r
389\r
390 Status = SdPeimHcRwMmio (Bar + SD_HC_CAP, TRUE, sizeof (Cap), &Cap);\r
391 if (EFI_ERROR (Status)) {\r
392 return Status;\r
393 }\r
394\r
395 CopyMem (Capability, &Cap, sizeof (Cap));\r
396\r
397 return EFI_SUCCESS;\r
398}\r
399\r
400/**\r
401 Detect whether there is a SD card attached at the specified SD host controller\r
402 slot.\r
403\r
404 Refer to SD Host Controller Simplified spec 3.0 Section 3.1 for details.\r
405\r
406 @param[in] Bar The mmio base address of the slot to be accessed.\r
407\r
408 @retval EFI_SUCCESS There is a SD card attached.\r
409 @retval EFI_NO_MEDIA There is not a SD card attached.\r
410 @retval Others The detection fails.\r
411\r
412**/\r
413EFI_STATUS\r
414SdPeimHcCardDetect (\r
415 IN UINTN Bar\r
416 )\r
417{\r
418 EFI_STATUS Status;\r
419 UINT16 Data;\r
420 UINT32 PresentState;\r
421\r
422 //\r
423 // Check Normal Interrupt Status Register\r
424 //\r
425 Status = SdPeimHcRwMmio (Bar + SD_HC_NOR_INT_STS, TRUE, sizeof (Data), &Data);\r
426 if (EFI_ERROR (Status)) {\r
427 return Status;\r
428 }\r
429\r
430 if ((Data & (BIT6 | BIT7)) != 0) {\r
431 //\r
432 // Clear BIT6 and BIT7 by writing 1 to these two bits if set.\r
433 //\r
434 Data &= BIT6 | BIT7;\r
435 Status = SdPeimHcRwMmio (Bar + SD_HC_NOR_INT_STS, FALSE, sizeof (Data), &Data);\r
436 if (EFI_ERROR (Status)) {\r
437 return Status;\r
438 }\r
439 }\r
440\r
441 //\r
442 // Check Present State Register to see if there is a card presented.\r
443 //\r
444 Status = SdPeimHcRwMmio (Bar + SD_HC_PRESENT_STATE, TRUE, sizeof (PresentState), &PresentState);\r
445 if (EFI_ERROR (Status)) {\r
446 return Status;\r
447 }\r
448\r
449 if ((PresentState & BIT16) != 0) {\r
450 return EFI_SUCCESS;\r
451 } else {\r
452 return EFI_NO_MEDIA;\r
453 }\r
454}\r
455\r
456/**\r
457 Stop SD card clock.\r
458\r
459 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.2 for details.\r
460\r
461 @param[in] Bar The mmio base address of the slot to be accessed.\r
462\r
463 @retval EFI_SUCCESS Succeed to stop SD clock.\r
464 @retval Others Fail to stop SD clock.\r
465\r
466**/\r
467EFI_STATUS\r
468SdPeimHcStopClock (\r
469 IN UINTN Bar\r
470 )\r
471{\r
472 EFI_STATUS Status;\r
473 UINT32 PresentState;\r
474 UINT16 ClockCtrl;\r
475\r
476 //\r
477 // Ensure no SD transactions are occurring on the SD Bus by\r
478 // waiting for Command Inhibit (DAT) and Command Inhibit (CMD)\r
479 // in the Present State register to be 0.\r
480 //\r
481 Status = SdPeimHcWaitMmioSet (\r
482 Bar + SD_HC_PRESENT_STATE,\r
483 sizeof (PresentState),\r
484 BIT0 | BIT1,\r
485 0,\r
486 SD_TIMEOUT\r
487 );\r
488 if (EFI_ERROR (Status)) {\r
489 return Status;\r
490 }\r
491\r
492 //\r
493 // Set SD Clock Enable in the Clock Control register to 0\r
494 //\r
495 ClockCtrl = (UINT16)~BIT2;\r
496 Status = SdPeimHcAndMmio (Bar + SD_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
497\r
498 return Status;\r
499}\r
500\r
501/**\r
502 SD card clock supply.\r
503\r
504 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.1 for details.\r
505\r
506 @param[in] Bar The mmio base address of the slot to be accessed.\r
507 @param[in] ClockFreq The max clock frequency to be set. The unit is KHz.\r
508\r
509 @retval EFI_SUCCESS The clock is supplied successfully.\r
510 @retval Others The clock isn't supplied successfully.\r
511\r
512**/\r
513EFI_STATUS\r
514SdPeimHcClockSupply (\r
515 IN UINTN Bar,\r
516 IN UINT64 ClockFreq\r
517 )\r
518{\r
519 EFI_STATUS Status;\r
520 SD_HC_SLOT_CAP Capability;\r
521 UINT32 BaseClkFreq;\r
522 UINT32 SettingFreq;\r
523 UINT32 Divisor;\r
524 UINT32 Remainder;\r
525 UINT16 ControllerVer;\r
526 UINT16 ClockCtrl;\r
527\r
528 //\r
529 // Calculate a divisor for SD clock frequency\r
530 //\r
531 Status = SdPeimHcGetCapability (Bar, &Capability);\r
532 if (EFI_ERROR (Status)) {\r
533 return Status;\r
534 }\r
535 ASSERT (Capability.BaseClkFreq != 0);\r
536\r
537 BaseClkFreq = Capability.BaseClkFreq;\r
cb9cb9e2
FT
538\r
539 if (ClockFreq == 0) {\r
48555339
FT
540 return EFI_INVALID_PARAMETER;\r
541 }\r
cb9cb9e2
FT
542\r
543 if (ClockFreq > (BaseClkFreq * 1000)) {\r
544 ClockFreq = BaseClkFreq * 1000;\r
545 }\r
546\r
48555339
FT
547 //\r
548 // Calculate the divisor of base frequency.\r
549 //\r
550 Divisor = 0;\r
551 SettingFreq = BaseClkFreq * 1000;\r
552 while (ClockFreq < SettingFreq) {\r
553 Divisor++;\r
554\r
555 SettingFreq = (BaseClkFreq * 1000) / (2 * Divisor);\r
556 Remainder = (BaseClkFreq * 1000) % (2 * Divisor);\r
557 if ((ClockFreq == SettingFreq) && (Remainder == 0)) {\r
558 break;\r
559 }\r
560 if ((ClockFreq == SettingFreq) && (Remainder != 0)) {\r
561 SettingFreq ++;\r
562 }\r
563 }\r
564\r
565 DEBUG ((EFI_D_INFO, "BaseClkFreq %dMHz Divisor %d ClockFreq %dKhz\n", BaseClkFreq, Divisor, ClockFreq));\r
566\r
567 Status = SdPeimHcRwMmio (Bar + SD_HC_CTRL_VER, TRUE, sizeof (ControllerVer), &ControllerVer);\r
568 if (EFI_ERROR (Status)) {\r
569 return Status;\r
570 }\r
571 //\r
572 // Set SDCLK Frequency Select and Internal Clock Enable fields in Clock Control register.\r
573 //\r
574 if ((ControllerVer & 0xFF) == 2) {\r
575 ASSERT (Divisor <= 0x3FF);\r
576 ClockCtrl = ((Divisor & 0xFF) << 8) | ((Divisor & 0x300) >> 2);\r
577 } else if (((ControllerVer & 0xFF) == 0) || ((ControllerVer & 0xFF) == 1)) {\r
578 //\r
579 // Only the most significant bit can be used as divisor.\r
580 //\r
581 if (((Divisor - 1) & Divisor) != 0) {\r
582 Divisor = 1 << (HighBitSet32 (Divisor) + 1);\r
583 }\r
584 ASSERT (Divisor <= 0x80);\r
585 ClockCtrl = (Divisor & 0xFF) << 8;\r
586 } else {\r
587 DEBUG ((EFI_D_ERROR, "Unknown SD Host Controller Spec version [0x%x]!!!\n", ControllerVer));\r
588 return EFI_UNSUPPORTED;\r
589 }\r
590\r
591 //\r
592 // Stop bus clock at first\r
593 //\r
594 Status = SdPeimHcStopClock (Bar);\r
595 if (EFI_ERROR (Status)) {\r
596 return Status;\r
597 }\r
598\r
599 //\r
600 // Supply clock frequency with specified divisor\r
601 //\r
602 ClockCtrl |= BIT0;\r
603 Status = SdPeimHcRwMmio (Bar + SD_HC_CLOCK_CTRL, FALSE, sizeof (ClockCtrl), &ClockCtrl);\r
604 if (EFI_ERROR (Status)) {\r
605 DEBUG ((EFI_D_ERROR, "Set SDCLK Frequency Select and Internal Clock Enable fields fails\n"));\r
606 return Status;\r
607 }\r
608\r
609 //\r
610 // Wait Internal Clock Stable in the Clock Control register to be 1\r
611 //\r
612 Status = SdPeimHcWaitMmioSet (\r
613 Bar + SD_HC_CLOCK_CTRL,\r
614 sizeof (ClockCtrl),\r
615 BIT1,\r
616 BIT1,\r
617 SD_TIMEOUT\r
618 );\r
619 if (EFI_ERROR (Status)) {\r
620 return Status;\r
621 }\r
622\r
623 //\r
624 // Set SD Clock Enable in the Clock Control register to 1\r
625 //\r
626 ClockCtrl = BIT2;\r
627 Status = SdPeimHcOrMmio (Bar + SD_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
628\r
629 return Status;\r
630}\r
631\r
632/**\r
633 SD bus power control.\r
634\r
635 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
636\r
637 @param[in] Bar The mmio base address of the slot to be accessed.\r
638 @param[in] PowerCtrl The value setting to the power control register.\r
639\r
640 @retval TRUE There is a SD card attached.\r
641 @retval FALSE There is no a SD card attached.\r
642\r
643**/\r
644EFI_STATUS\r
645SdPeimHcPowerControl (\r
646 IN UINTN Bar,\r
647 IN UINT8 PowerCtrl\r
648 )\r
649{\r
650 EFI_STATUS Status;\r
651\r
652 //\r
653 // Clr SD Bus Power\r
654 //\r
655 PowerCtrl &= (UINT8)~BIT0;\r
656 Status = SdPeimHcRwMmio (Bar + SD_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
657 if (EFI_ERROR (Status)) {\r
658 return Status;\r
659 }\r
660\r
661 //\r
662 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
663 //\r
664 PowerCtrl |= BIT0;\r
665 Status = SdPeimHcRwMmio (Bar + SD_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
666\r
667 return Status;\r
668}\r
669\r
670/**\r
671 Set the SD bus width.\r
672\r
673 Refer to SD Host Controller Simplified spec 3.0 Section 3.4 for details.\r
674\r
675 @param[in] Bar The mmio base address of the slot to be accessed.\r
676 @param[in] BusWidth The bus width used by the SD device, it must be 1, 4 or 8.\r
677\r
678 @retval EFI_SUCCESS The bus width is set successfully.\r
679 @retval Others The bus width isn't set successfully.\r
680\r
681**/\r
682EFI_STATUS\r
683SdPeimHcSetBusWidth (\r
684 IN UINTN Bar,\r
685 IN UINT16 BusWidth\r
686 )\r
687{\r
688 EFI_STATUS Status;\r
689 UINT8 HostCtrl1;\r
690\r
691 if (BusWidth == 1) {\r
692 HostCtrl1 = (UINT8)~(BIT5 | BIT1);\r
693 Status = SdPeimHcAndMmio (Bar + SD_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
694 } else if (BusWidth == 4) {\r
695 Status = SdPeimHcRwMmio (Bar + SD_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
696 if (EFI_ERROR (Status)) {\r
697 return Status;\r
698 }\r
699 HostCtrl1 |= BIT1;\r
700 HostCtrl1 &= (UINT8)~BIT5;\r
701 Status = SdPeimHcRwMmio (Bar + SD_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
702 } else if (BusWidth == 8) {\r
703 Status = SdPeimHcRwMmio (Bar + SD_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
704 if (EFI_ERROR (Status)) {\r
705 return Status;\r
706 }\r
707 HostCtrl1 &= (UINT8)~BIT1;\r
708 HostCtrl1 |= BIT5;\r
709 Status = SdPeimHcRwMmio (Bar + SD_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
710 } else {\r
711 ASSERT (FALSE);\r
712 return EFI_INVALID_PARAMETER;\r
713 }\r
714\r
715 return Status;\r
716}\r
717\r
718/**\r
719 Supply SD card with lowest clock frequency at initialization.\r
720\r
721 @param[in] Bar The mmio base address of the slot to be accessed.\r
722\r
723 @retval EFI_SUCCESS The clock is supplied successfully.\r
724 @retval Others The clock isn't supplied successfully.\r
725\r
726**/\r
727EFI_STATUS\r
728SdPeimHcInitClockFreq (\r
729 IN UINTN Bar\r
730 )\r
731{\r
732 EFI_STATUS Status;\r
733 SD_HC_SLOT_CAP Capability;\r
734 UINT32 InitFreq;\r
735\r
736 //\r
737 // Calculate a divisor for SD clock frequency\r
738 //\r
739 Status = SdPeimHcGetCapability (Bar, &Capability);\r
740 if (EFI_ERROR (Status)) {\r
741 return Status;\r
742 }\r
743\r
744 if (Capability.BaseClkFreq == 0) {\r
745 //\r
746 // Don't support get Base Clock Frequency information via another method\r
747 //\r
748 return EFI_UNSUPPORTED;\r
749 }\r
750 //\r
751 // Supply 400KHz clock frequency at initialization phase.\r
752 //\r
753 InitFreq = 400;\r
754 Status = SdPeimHcClockSupply (Bar, InitFreq);\r
755 return Status;\r
756}\r
757\r
758/**\r
759 Supply SD card with maximum voltage at initialization.\r
760\r
761 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
762\r
763 @param[in] Bar The mmio base address of the slot to be accessed.\r
764\r
765 @retval EFI_SUCCESS The voltage is supplied successfully.\r
766 @retval Others The voltage isn't supplied successfully.\r
767\r
768**/\r
769EFI_STATUS\r
770SdPeimHcInitPowerVoltage (\r
771 IN UINTN Bar\r
772 )\r
773{\r
774 EFI_STATUS Status;\r
775 SD_HC_SLOT_CAP Capability;\r
776 UINT8 MaxVoltage;\r
777 UINT8 HostCtrl2;\r
778\r
779 //\r
780 // Get the support voltage of the Host Controller\r
781 //\r
782 Status = SdPeimHcGetCapability (Bar, &Capability);\r
783 if (EFI_ERROR (Status)) {\r
784 return Status;\r
785 }\r
786 //\r
787 // Calculate supported maximum voltage according to SD Bus Voltage Select\r
788 //\r
789 if (Capability.Voltage33 != 0) {\r
790 //\r
791 // Support 3.3V\r
792 //\r
793 MaxVoltage = 0x0E;\r
794 } else if (Capability.Voltage30 != 0) {\r
795 //\r
796 // Support 3.0V\r
797 //\r
798 MaxVoltage = 0x0C;\r
799 } else if (Capability.Voltage18 != 0) {\r
800 //\r
801 // Support 1.8V\r
802 //\r
803 MaxVoltage = 0x0A;\r
804 HostCtrl2 = BIT3;\r
805 Status = SdPeimHcOrMmio (Bar + SD_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
806 if (EFI_ERROR (Status)) {\r
807 return Status;\r
808 }\r
809 MicroSecondDelay (5000);\r
810 } else {\r
811 ASSERT (FALSE);\r
812 return EFI_DEVICE_ERROR;\r
813 }\r
814\r
815 //\r
816 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
817 //\r
818 Status = SdPeimHcPowerControl (Bar, MaxVoltage);\r
819\r
820 return Status;\r
821}\r
822\r
823/**\r
824 Initialize the Timeout Control register with most conservative value at initialization.\r
825\r
826 Refer to SD Host Controller Simplified spec 3.0 Section 2.2.15 for details.\r
827\r
828 @param[in] Bar The mmio base address of the slot to be accessed.\r
829\r
830 @retval EFI_SUCCESS The timeout control register is configured successfully.\r
831 @retval Others The timeout control register isn't configured successfully.\r
832\r
833**/\r
834EFI_STATUS\r
835SdPeimHcInitTimeoutCtrl (\r
836 IN UINTN Bar\r
837 )\r
838{\r
839 EFI_STATUS Status;\r
840 UINT8 Timeout;\r
841\r
842 Timeout = 0x0E;\r
843 Status = SdPeimHcRwMmio (Bar + SD_HC_TIMEOUT_CTRL, FALSE, sizeof (Timeout), &Timeout);\r
844\r
845 return Status;\r
846}\r
847\r
848/**\r
849 Initial SD host controller with lowest clock frequency, max power and max timeout value\r
850 at initialization.\r
851\r
852 @param[in] Bar The mmio base address of the slot to be accessed.\r
853\r
854 @retval EFI_SUCCESS The host controller is initialized successfully.\r
855 @retval Others The host controller isn't initialized successfully.\r
856\r
857**/\r
858EFI_STATUS\r
859SdPeimHcInitHost (\r
860 IN UINTN Bar\r
861 )\r
862{\r
863 EFI_STATUS Status;\r
864\r
865 Status = SdPeimHcInitClockFreq (Bar);\r
866 if (EFI_ERROR (Status)) {\r
867 return Status;\r
868 }\r
869\r
870 Status = SdPeimHcInitPowerVoltage (Bar);\r
871 if (EFI_ERROR (Status)) {\r
872 return Status;\r
873 }\r
874\r
875 Status = SdPeimHcInitTimeoutCtrl (Bar);\r
876 return Status;\r
877}\r
878\r
879/**\r
880 Turn on/off LED.\r
881\r
882 @param[in] Bar The mmio base address of the slot to be accessed.\r
883 @param[in] On The boolean to turn on/off LED.\r
884\r
885 @retval EFI_SUCCESS The LED is turned on/off successfully.\r
886 @retval Others The LED isn't turned on/off successfully.\r
887\r
888**/\r
889EFI_STATUS\r
890SdPeimHcLedOnOff (\r
891 IN UINTN Bar,\r
892 IN BOOLEAN On\r
893 )\r
894{\r
895 EFI_STATUS Status;\r
896 UINT8 HostCtrl1;\r
897\r
898 if (On) {\r
899 HostCtrl1 = BIT0;\r
900 Status = SdPeimHcOrMmio (Bar + SD_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
901 } else {\r
902 HostCtrl1 = (UINT8)~BIT0;\r
903 Status = SdPeimHcAndMmio (Bar + SD_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
904 }\r
905\r
906 return Status;\r
907}\r
908\r
909/**\r
910 Build ADMA descriptor table for transfer.\r
911\r
912 Refer to SD Host Controller Simplified spec 3.0 Section 1.13 for details.\r
913\r
914 @param[in] Trb The pointer to the SD_TRB instance.\r
915\r
916 @retval EFI_SUCCESS The ADMA descriptor table is created successfully.\r
917 @retval Others The ADMA descriptor table isn't created successfully.\r
918\r
919**/\r
920EFI_STATUS\r
921BuildAdmaDescTable (\r
922 IN SD_TRB *Trb\r
923 )\r
924{\r
925 EFI_PHYSICAL_ADDRESS Data;\r
926 UINT64 DataLen;\r
927 UINT64 Entries;\r
928 UINT32 Index;\r
929 UINT64 Remaining;\r
930 UINT32 Address;\r
931\r
77af8668 932 Data = Trb->DataPhy;\r
48555339
FT
933 DataLen = Trb->DataLen;\r
934 //\r
935 // Only support 32bit ADMA Descriptor Table\r
936 //\r
937 if ((Data >= 0x100000000ul) || ((Data + DataLen) > 0x100000000ul)) {\r
938 return EFI_INVALID_PARAMETER;\r
939 }\r
940 //\r
941 // Address field shall be set on 32-bit boundary (Lower 2-bit is always set to 0)\r
942 // for 32-bit address descriptor table.\r
943 //\r
944 if ((Data & (BIT0 | BIT1)) != 0) {\r
945 DEBUG ((EFI_D_INFO, "The buffer [0x%x] to construct ADMA desc is not aligned to 4 bytes boundary!\n", Data));\r
946 }\r
947\r
948 Entries = DivU64x32 ((DataLen + ADMA_MAX_DATA_PER_LINE - 1), ADMA_MAX_DATA_PER_LINE);\r
949\r
950 Trb->AdmaDescSize = (UINTN)MultU64x32 (Entries, sizeof (SD_HC_ADMA_DESC_LINE));\r
951 Trb->AdmaDesc = SdPeimAllocateMem (Trb->Slot->Private->Pool, Trb->AdmaDescSize);\r
952 if (Trb->AdmaDesc == NULL) {\r
953 return EFI_OUT_OF_RESOURCES;\r
954 }\r
955\r
956 Remaining = DataLen;\r
957 Address = (UINT32)Data;\r
958 for (Index = 0; Index < Entries; Index++) {\r
959 if (Remaining <= ADMA_MAX_DATA_PER_LINE) {\r
960 Trb->AdmaDesc[Index].Valid = 1;\r
961 Trb->AdmaDesc[Index].Act = 2;\r
962 Trb->AdmaDesc[Index].Length = (UINT16)Remaining;\r
963 Trb->AdmaDesc[Index].Address = Address;\r
964 break;\r
965 } else {\r
966 Trb->AdmaDesc[Index].Valid = 1;\r
967 Trb->AdmaDesc[Index].Act = 2;\r
968 Trb->AdmaDesc[Index].Length = 0;\r
969 Trb->AdmaDesc[Index].Address = Address;\r
970 }\r
971\r
972 Remaining -= ADMA_MAX_DATA_PER_LINE;\r
973 Address += ADMA_MAX_DATA_PER_LINE;\r
974 }\r
975\r
976 //\r
977 // Set the last descriptor line as end of descriptor table\r
978 //\r
979 Trb->AdmaDesc[Index].End = 1;\r
980 return EFI_SUCCESS;\r
981}\r
982\r
983/**\r
984 Create a new TRB for the SD cmd request.\r
985\r
986 @param[in] Slot The slot number of the SD card to send the command to.\r
987 @param[in] Packet A pointer to the SD command data structure.\r
988\r
989 @return Created Trb or NULL.\r
990\r
991**/\r
992SD_TRB *\r
993SdPeimCreateTrb (\r
994 IN SD_PEIM_HC_SLOT *Slot,\r
995 IN SD_COMMAND_PACKET *Packet\r
996 )\r
997{\r
998 SD_TRB *Trb;\r
999 EFI_STATUS Status;\r
1000 SD_HC_SLOT_CAP Capability;\r
77af8668
HW
1001 EDKII_IOMMU_OPERATION MapOp;\r
1002 UINTN MapLength;\r
48555339
FT
1003\r
1004 //\r
1005 // Calculate a divisor for SD clock frequency\r
1006 //\r
1007 Status = SdPeimHcGetCapability (Slot->SdHcBase, &Capability);\r
1008 if (EFI_ERROR (Status)) {\r
1009 return NULL;\r
1010 }\r
1011\r
77af8668 1012 Trb = AllocateZeroPool (sizeof (SD_TRB));\r
48555339
FT
1013 if (Trb == NULL) {\r
1014 return NULL;\r
1015 }\r
1016\r
1017 Trb->Slot = Slot;\r
1018 Trb->BlockSize = 0x200;\r
1019 Trb->Packet = Packet;\r
1020 Trb->Timeout = Packet->Timeout;\r
1021\r
1022 if ((Packet->InTransferLength != 0) && (Packet->InDataBuffer != NULL)) {\r
1023 Trb->Data = Packet->InDataBuffer;\r
1024 Trb->DataLen = Packet->InTransferLength;\r
1025 Trb->Read = TRUE;\r
1026 } else if ((Packet->OutTransferLength != 0) && (Packet->OutDataBuffer != NULL)) {\r
1027 Trb->Data = Packet->OutDataBuffer;\r
1028 Trb->DataLen = Packet->OutTransferLength;\r
1029 Trb->Read = FALSE;\r
1030 } else if ((Packet->InTransferLength == 0) && (Packet->OutTransferLength == 0)) {\r
1031 Trb->Data = NULL;\r
1032 Trb->DataLen = 0;\r
1033 } else {\r
1034 goto Error;\r
1035 }\r
1036\r
54228046 1037 if ((Trb->DataLen != 0) && (Trb->DataLen < Trb->BlockSize)) {\r
e7e89b08 1038 Trb->BlockSize = (UINT16)Trb->DataLen;\r
48555339
FT
1039 }\r
1040\r
e7e89b08 1041 if (Packet->SdCmdBlk->CommandIndex == SD_SEND_TUNING_BLOCK) {\r
48555339 1042 Trb->Mode = SdPioMode;\r
e7e89b08 1043 } else {\r
77af8668
HW
1044 if (Trb->Read) {\r
1045 MapOp = EdkiiIoMmuOperationBusMasterWrite;\r
1046 } else {\r
1047 MapOp = EdkiiIoMmuOperationBusMasterRead;\r
1048 }\r
1049\r
1050 if (Trb->DataLen != 0) {\r
1051 MapLength = Trb->DataLen;\r
1052 Status = IoMmuMap (MapOp, Trb->Data, &MapLength, &Trb->DataPhy, &Trb->DataMap);\r
1053\r
1054 if (EFI_ERROR (Status) || (MapLength != Trb->DataLen)) {\r
1055 DEBUG ((DEBUG_ERROR, "SdPeimCreateTrb: Fail to map data buffer.\n"));\r
1056 goto Error;\r
1057 }\r
1058 }\r
1059\r
e7e89b08
FT
1060 if (Trb->DataLen == 0) {\r
1061 Trb->Mode = SdNoData;\r
1062 } else if (Capability.Adma2 != 0) {\r
1063 Trb->Mode = SdAdmaMode;\r
1064 Status = BuildAdmaDescTable (Trb);\r
1065 if (EFI_ERROR (Status)) {\r
1066 goto Error;\r
1067 }\r
1068 } else if (Capability.Sdma != 0) {\r
1069 Trb->Mode = SdSdmaMode;\r
1070 } else {\r
1071 Trb->Mode = SdPioMode;\r
1072 }\r
48555339 1073 }\r
48555339
FT
1074 return Trb;\r
1075\r
1076Error:\r
1077 SdPeimFreeTrb (Trb);\r
1078 return NULL;\r
1079}\r
1080\r
1081/**\r
1082 Free the resource used by the TRB.\r
1083\r
1084 @param[in] Trb The pointer to the SD_TRB instance.\r
1085\r
1086**/\r
1087VOID\r
1088SdPeimFreeTrb (\r
1089 IN SD_TRB *Trb\r
1090 )\r
1091{\r
77af8668
HW
1092 if ((Trb != NULL) && (Trb->DataMap != NULL)) {\r
1093 IoMmuUnmap (Trb->DataMap);\r
1094 }\r
1095\r
48555339
FT
1096 if ((Trb != NULL) && (Trb->AdmaDesc != NULL)) {\r
1097 SdPeimFreeMem (Trb->Slot->Private->Pool, Trb->AdmaDesc, Trb->AdmaDescSize);\r
1098 }\r
1099\r
1100 if (Trb != NULL) {\r
77af8668 1101 FreePool (Trb);\r
48555339
FT
1102 }\r
1103 return;\r
1104}\r
1105\r
1106/**\r
1107 Check if the env is ready for execute specified TRB.\r
1108\r
1109 @param[in] Bar The mmio base address of the slot to be accessed.\r
1110 @param[in] Trb The pointer to the SD_TRB instance.\r
1111\r
1112 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1113 @retval EFI_NOT_READY The env is not ready for TRB execution.\r
1114 @retval Others Some erros happen.\r
1115\r
1116**/\r
1117EFI_STATUS\r
1118SdPeimCheckTrbEnv (\r
1119 IN UINTN Bar,\r
1120 IN SD_TRB *Trb\r
1121 )\r
1122{\r
1123 EFI_STATUS Status;\r
1124 SD_COMMAND_PACKET *Packet;\r
1125 UINT32 PresentState;\r
1126\r
1127 Packet = Trb->Packet;\r
1128\r
1129 if ((Packet->SdCmdBlk->CommandType == SdCommandTypeAdtc) ||\r
1130 (Packet->SdCmdBlk->ResponseType == SdResponseTypeR1b) ||\r
1131 (Packet->SdCmdBlk->ResponseType == SdResponseTypeR5b)) {\r
1132 //\r
1133 // Wait Command Inhibit (CMD) and Command Inhibit (DAT) in\r
1134 // the Present State register to be 0\r
1135 //\r
1136 PresentState = BIT0 | BIT1;\r
48555339
FT
1137 } else {\r
1138 //\r
1139 // Wait Command Inhibit (CMD) in the Present State register\r
1140 // to be 0\r
1141 //\r
1142 PresentState = BIT0;\r
1143 }\r
1144\r
1145 Status = SdPeimHcCheckMmioSet (\r
1146 Bar + SD_HC_PRESENT_STATE,\r
1147 sizeof (PresentState),\r
1148 PresentState,\r
1149 0\r
1150 );\r
1151\r
1152 return Status;\r
1153}\r
1154\r
1155/**\r
1156 Wait for the env to be ready for execute specified TRB.\r
1157\r
1158 @param[in] Bar The mmio base address of the slot to be accessed.\r
1159 @param[in] Trb The pointer to the SD_TRB instance.\r
1160\r
1161 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1162 @retval EFI_TIMEOUT The env is not ready for TRB execution in time.\r
1163 @retval Others Some erros happen.\r
1164\r
1165**/\r
1166EFI_STATUS\r
1167SdPeimWaitTrbEnv (\r
1168 IN UINTN Bar,\r
1169 IN SD_TRB *Trb\r
1170 )\r
1171{\r
1172 EFI_STATUS Status;\r
1173 SD_COMMAND_PACKET *Packet;\r
1174 UINT64 Timeout;\r
1175 BOOLEAN InfiniteWait;\r
1176\r
1177 //\r
1178 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1179 //\r
1180 Packet = Trb->Packet;\r
1181 Timeout = Packet->Timeout;\r
1182 if (Timeout == 0) {\r
1183 InfiniteWait = TRUE;\r
1184 } else {\r
1185 InfiniteWait = FALSE;\r
1186 }\r
1187\r
1188 while (InfiniteWait || (Timeout > 0)) {\r
1189 //\r
1190 // Check Trb execution result by reading Normal Interrupt Status register.\r
1191 //\r
1192 Status = SdPeimCheckTrbEnv (Bar, Trb);\r
1193 if (Status != EFI_NOT_READY) {\r
1194 return Status;\r
1195 }\r
1196 //\r
1197 // Stall for 1 microsecond.\r
1198 //\r
1199 MicroSecondDelay (1);\r
1200\r
1201 Timeout--;\r
1202 }\r
1203\r
1204 return EFI_TIMEOUT;\r
1205}\r
1206\r
1207/**\r
1208 Execute the specified TRB.\r
1209\r
1210 @param[in] Bar The mmio base address of the slot to be accessed.\r
1211 @param[in] Trb The pointer to the SD_TRB instance.\r
1212\r
1213 @retval EFI_SUCCESS The TRB is sent to host controller successfully.\r
1214 @retval Others Some erros happen when sending this request to the host controller.\r
1215\r
1216**/\r
1217EFI_STATUS\r
1218SdPeimExecTrb (\r
1219 IN UINTN Bar,\r
1220 IN SD_TRB *Trb\r
1221 )\r
1222{\r
1223 EFI_STATUS Status;\r
1224 SD_COMMAND_PACKET *Packet;\r
1225 UINT16 Cmd;\r
1226 UINT16 IntStatus;\r
1227 UINT32 Argument;\r
1228 UINT16 BlkCount;\r
1229 UINT16 BlkSize;\r
1230 UINT16 TransMode;\r
1231 UINT8 HostCtrl1;\r
1232 UINT32 SdmaAddr;\r
1233 UINT64 AdmaAddr;\r
1234\r
1235 Packet = Trb->Packet;\r
1236 //\r
1237 // Clear all bits in Error Interrupt Status Register\r
1238 //\r
1239 IntStatus = 0xFFFF;\r
1240 Status = SdPeimHcRwMmio (Bar + SD_HC_ERR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1241 if (EFI_ERROR (Status)) {\r
1242 return Status;\r
1243 }\r
1244 //\r
1245 // Clear all bits in Normal Interrupt Status Register\r
1246 //\r
1247 IntStatus = 0xFFFF;\r
1248 Status = SdPeimHcRwMmio (Bar + SD_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1249 if (EFI_ERROR (Status)) {\r
1250 return Status;\r
1251 }\r
1252 //\r
1253 // Set Host Control 1 register DMA Select field\r
1254 //\r
1255 if (Trb->Mode == SdAdmaMode) {\r
1256 HostCtrl1 = BIT4;\r
1257 Status = SdPeimHcOrMmio (Bar + SD_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1258 if (EFI_ERROR (Status)) {\r
1259 return Status;\r
1260 }\r
1261 }\r
1262\r
1263 SdPeimHcLedOnOff (Bar, TRUE);\r
1264\r
1265 if (Trb->Mode == SdSdmaMode) {\r
77af8668 1266 if ((UINT64)(UINTN)Trb->DataPhy >= 0x100000000ul) {\r
48555339
FT
1267 return EFI_INVALID_PARAMETER;\r
1268 }\r
1269\r
77af8668 1270 SdmaAddr = (UINT32)(UINTN)Trb->DataPhy;\r
48555339
FT
1271 Status = SdPeimHcRwMmio (Bar + SD_HC_SDMA_ADDR, FALSE, sizeof (SdmaAddr), &SdmaAddr);\r
1272 if (EFI_ERROR (Status)) {\r
1273 return Status;\r
1274 }\r
1275 } else if (Trb->Mode == SdAdmaMode) {\r
1276 AdmaAddr = (UINT64)(UINTN)Trb->AdmaDesc;\r
1277 Status = SdPeimHcRwMmio (Bar + SD_HC_ADMA_SYS_ADDR, FALSE, sizeof (AdmaAddr), &AdmaAddr);\r
1278 if (EFI_ERROR (Status)) {\r
1279 return Status;\r
1280 }\r
1281 }\r
1282\r
1283 BlkSize = Trb->BlockSize;\r
1284 if (Trb->Mode == SdSdmaMode) {\r
1285 //\r
1286 // Set SDMA boundary to be 512K bytes.\r
1287 //\r
1288 BlkSize |= 0x7000;\r
1289 }\r
1290\r
1291 Status = SdPeimHcRwMmio (Bar + SD_HC_BLK_SIZE, FALSE, sizeof (BlkSize), &BlkSize);\r
1292 if (EFI_ERROR (Status)) {\r
1293 return Status;\r
1294 }\r
1295\r
e7e89b08
FT
1296 BlkCount = 0;\r
1297 if (Trb->Mode != SdNoData) {\r
1298 //\r
1299 // Calcuate Block Count.\r
1300 //\r
1301 BlkCount = (UINT16)(Trb->DataLen / Trb->BlockSize);\r
1302 }\r
48555339
FT
1303 Status = SdPeimHcRwMmio (Bar + SD_HC_BLK_COUNT, FALSE, sizeof (BlkCount), &BlkCount);\r
1304 if (EFI_ERROR (Status)) {\r
1305 return Status;\r
1306 }\r
1307\r
1308 Argument = Packet->SdCmdBlk->CommandArgument;\r
1309 Status = SdPeimHcRwMmio (Bar + SD_HC_ARG1, FALSE, sizeof (Argument), &Argument);\r
1310 if (EFI_ERROR (Status)) {\r
1311 return Status;\r
1312 }\r
1313\r
1314 TransMode = 0;\r
1315 if (Trb->Mode != SdNoData) {\r
1316 if (Trb->Mode != SdPioMode) {\r
1317 TransMode |= BIT0;\r
1318 }\r
1319 if (Trb->Read) {\r
1320 TransMode |= BIT4;\r
1321 }\r
e7e89b08 1322 if (BlkCount > 1) {\r
48555339
FT
1323 TransMode |= BIT5 | BIT1;\r
1324 }\r
e7e89b08
FT
1325 //\r
1326 // SD memory card needs to use AUTO CMD12 feature.\r
1327 //\r
48555339
FT
1328 if (BlkCount > 1) {\r
1329 TransMode |= BIT2;\r
1330 }\r
1331 }\r
1332\r
1333 Status = SdPeimHcRwMmio (Bar + SD_HC_TRANS_MOD, FALSE, sizeof (TransMode), &TransMode);\r
1334 if (EFI_ERROR (Status)) {\r
1335 return Status;\r
1336 }\r
1337\r
1338 Cmd = (UINT16)LShiftU64(Packet->SdCmdBlk->CommandIndex, 8);\r
1339 if (Packet->SdCmdBlk->CommandType == SdCommandTypeAdtc) {\r
1340 Cmd |= BIT5;\r
1341 }\r
1342 //\r
1343 // Convert ResponseType to value\r
1344 //\r
1345 if (Packet->SdCmdBlk->CommandType != SdCommandTypeBc) {\r
1346 switch (Packet->SdCmdBlk->ResponseType) {\r
1347 case SdResponseTypeR1:\r
1348 case SdResponseTypeR5:\r
1349 case SdResponseTypeR6:\r
1350 case SdResponseTypeR7:\r
1351 Cmd |= (BIT1 | BIT3 | BIT4);\r
1352 break;\r
1353 case SdResponseTypeR2:\r
1354 Cmd |= (BIT0 | BIT3);\r
1355 break;\r
1356 case SdResponseTypeR3:\r
1357 case SdResponseTypeR4:\r
1358 Cmd |= BIT1;\r
1359 break;\r
1360 case SdResponseTypeR1b:\r
1361 case SdResponseTypeR5b:\r
1362 Cmd |= (BIT0 | BIT1 | BIT3 | BIT4);\r
1363 break;\r
1364 default:\r
1365 ASSERT (FALSE);\r
1366 break;\r
1367 }\r
1368 }\r
1369 //\r
1370 // Execute cmd\r
1371 //\r
1372 Status = SdPeimHcRwMmio (Bar + SD_HC_COMMAND, FALSE, sizeof (Cmd), &Cmd);\r
1373 return Status;\r
1374}\r
1375\r
1376/**\r
1377 Check the TRB execution result.\r
1378\r
1379 @param[in] Bar The mmio base address of the slot to be accessed.\r
1380 @param[in] Trb The pointer to the SD_TRB instance.\r
1381\r
1382 @retval EFI_SUCCESS The TRB is executed successfully.\r
1383 @retval EFI_NOT_READY The TRB is not completed for execution.\r
1384 @retval Others Some erros happen when executing this request.\r
1385\r
1386**/\r
1387EFI_STATUS\r
1388SdPeimCheckTrbResult (\r
1389 IN UINTN Bar,\r
1390 IN SD_TRB *Trb\r
1391 )\r
1392{\r
1393 EFI_STATUS Status;\r
1394 SD_COMMAND_PACKET *Packet;\r
1395 UINT16 IntStatus;\r
1396 UINT32 Response[4];\r
1397 UINT32 SdmaAddr;\r
1398 UINT8 Index;\r
1399 UINT8 SwReset;\r
e7e89b08 1400 UINT32 PioLength;\r
48555339
FT
1401\r
1402 SwReset = 0;\r
1403 Packet = Trb->Packet;\r
1404 //\r
1405 // Check Trb execution result by reading Normal Interrupt Status register.\r
1406 //\r
1407 Status = SdPeimHcRwMmio (\r
1408 Bar + SD_HC_NOR_INT_STS,\r
1409 TRUE,\r
1410 sizeof (IntStatus),\r
1411 &IntStatus\r
1412 );\r
1413 if (EFI_ERROR (Status)) {\r
1414 goto Done;\r
1415 }\r
1416 //\r
1417 // Check Transfer Complete bit is set or not.\r
1418 //\r
1419 if ((IntStatus & BIT1) == BIT1) {\r
1420 if ((IntStatus & BIT15) == BIT15) {\r
1421 //\r
1422 // Read Error Interrupt Status register to check if the error is\r
1423 // Data Timeout Error.\r
1424 // If yes, treat it as success as Transfer Complete has higher\r
1425 // priority than Data Timeout Error.\r
1426 //\r
1427 Status = SdPeimHcRwMmio (\r
1428 Bar + SD_HC_ERR_INT_STS,\r
1429 TRUE,\r
1430 sizeof (IntStatus),\r
1431 &IntStatus\r
1432 );\r
1433 if (!EFI_ERROR (Status)) {\r
1434 if ((IntStatus & BIT4) == BIT4) {\r
1435 Status = EFI_SUCCESS;\r
1436 } else {\r
1437 Status = EFI_DEVICE_ERROR;\r
1438 }\r
1439 }\r
1440 }\r
1441\r
1442 goto Done;\r
1443 }\r
1444 //\r
1445 // Check if there is a error happened during cmd execution.\r
1446 // If yes, then do error recovery procedure to follow SD Host Controller\r
1447 // Simplified Spec 3.0 section 3.10.1.\r
1448 //\r
1449 if ((IntStatus & BIT15) == BIT15) {\r
1450 Status = SdPeimHcRwMmio (\r
1451 Bar + SD_HC_ERR_INT_STS,\r
1452 TRUE,\r
1453 sizeof (IntStatus),\r
1454 &IntStatus\r
1455 );\r
1456 if (EFI_ERROR (Status)) {\r
1457 goto Done;\r
1458 }\r
1459\r
1460 if ((IntStatus & 0x0F) != 0) {\r
1461 SwReset |= BIT1;\r
1462 }\r
1463 if ((IntStatus & 0xF0) != 0) {\r
1464 SwReset |= BIT2;\r
1465 }\r
1466\r
1467 Status = SdPeimHcRwMmio (\r
1468 Bar + SD_HC_SW_RST,\r
1469 FALSE,\r
1470 sizeof (SwReset),\r
1471 &SwReset\r
1472 );\r
1473 if (EFI_ERROR (Status)) {\r
1474 goto Done;\r
1475 }\r
1476 Status = SdPeimHcWaitMmioSet (\r
1477 Bar + SD_HC_SW_RST,\r
1478 sizeof (SwReset),\r
1479 0xFF,\r
1480 0,\r
1481 SD_TIMEOUT\r
1482 );\r
1483 if (EFI_ERROR (Status)) {\r
1484 goto Done;\r
1485 }\r
1486\r
1487 Status = EFI_DEVICE_ERROR;\r
1488 goto Done;\r
1489 }\r
1490 //\r
1491 // Check if DMA interrupt is signalled for the SDMA transfer.\r
1492 //\r
1493 if ((Trb->Mode == SdSdmaMode) && ((IntStatus & BIT3) == BIT3)) {\r
1494 //\r
1495 // Clear DMA interrupt bit.\r
1496 //\r
1497 IntStatus = BIT3;\r
1498 Status = SdPeimHcRwMmio (\r
1499 Bar + SD_HC_NOR_INT_STS,\r
1500 FALSE,\r
1501 sizeof (IntStatus),\r
1502 &IntStatus\r
1503 );\r
1504 if (EFI_ERROR (Status)) {\r
1505 goto Done;\r
1506 }\r
1507 //\r
1508 // Update SDMA Address register.\r
1509 //\r
77af8668 1510 SdmaAddr = SD_SDMA_ROUND_UP ((UINT32)(UINTN)Trb->DataPhy, SD_SDMA_BOUNDARY);\r
48555339
FT
1511 Status = SdPeimHcRwMmio (\r
1512 Bar + SD_HC_SDMA_ADDR,\r
1513 FALSE,\r
1514 sizeof (UINT32),\r
1515 &SdmaAddr\r
1516 );\r
1517 if (EFI_ERROR (Status)) {\r
1518 goto Done;\r
1519 }\r
77af8668 1520 Trb->DataPhy = (UINT32)(UINTN)SdmaAddr;\r
48555339
FT
1521 }\r
1522\r
1523 if ((Packet->SdCmdBlk->CommandType != SdCommandTypeAdtc) &&\r
1524 (Packet->SdCmdBlk->ResponseType != SdResponseTypeR1b) &&\r
1525 (Packet->SdCmdBlk->ResponseType != SdResponseTypeR5b)) {\r
1526 if ((IntStatus & BIT0) == BIT0) {\r
1527 Status = EFI_SUCCESS;\r
1528 goto Done;\r
1529 }\r
1530 }\r
1531\r
1532 if (Packet->SdCmdBlk->CommandIndex == SD_SEND_TUNING_BLOCK) {\r
e7e89b08
FT
1533 //\r
1534 // When performing tuning procedure (Execute Tuning is set to 1) through PIO mode,\r
1535 // wait Buffer Read Ready bit of Normal Interrupt Status Register to be 1.\r
1536 // Refer to SD Host Controller Simplified Specification 3.0 figure 2-29 for details.\r
1537 //\r
1538 if ((IntStatus & BIT5) == BIT5) {\r
1539 //\r
1540 // Clear Buffer Read Ready interrupt at first.\r
1541 //\r
1542 IntStatus = BIT5;\r
1543 SdPeimHcRwMmio (Bar + SD_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1544 //\r
1545 // Read data out from Buffer Port register\r
1546 //\r
1547 for (PioLength = 0; PioLength < Trb->DataLen; PioLength += 4) {\r
1548 SdPeimHcRwMmio (Bar + SD_HC_BUF_DAT_PORT, TRUE, 4, (UINT8*)Trb->Data + PioLength);\r
1549 }\r
1550 Status = EFI_SUCCESS;\r
1551 goto Done;\r
1552 }\r
48555339
FT
1553 }\r
1554\r
1555 Status = EFI_NOT_READY;\r
1556Done:\r
1557 //\r
1558 // Get response data when the cmd is executed successfully.\r
1559 //\r
1560 if (!EFI_ERROR (Status)) {\r
1561 if (Packet->SdCmdBlk->CommandType != SdCommandTypeBc) {\r
1562 for (Index = 0; Index < 4; Index++) {\r
1563 Status = SdPeimHcRwMmio (\r
1564 Bar + SD_HC_RESPONSE + Index * 4,\r
1565 TRUE,\r
1566 sizeof (UINT32),\r
1567 &Response[Index]\r
1568 );\r
1569 if (EFI_ERROR (Status)) {\r
1570 SdPeimHcLedOnOff (Bar, FALSE);\r
1571 return Status;\r
1572 }\r
1573 }\r
1574 CopyMem (Packet->SdStatusBlk, Response, sizeof (Response));\r
1575 }\r
1576 }\r
1577\r
1578 if (Status != EFI_NOT_READY) {\r
1579 SdPeimHcLedOnOff (Bar, FALSE);\r
1580 }\r
1581\r
1582 return Status;\r
1583}\r
1584\r
1585/**\r
1586 Wait for the TRB execution result.\r
1587\r
1588 @param[in] Bar The mmio base address of the slot to be accessed.\r
1589 @param[in] Trb The pointer to the SD_TRB instance.\r
1590\r
1591 @retval EFI_SUCCESS The TRB is executed successfully.\r
1592 @retval Others Some erros happen when executing this request.\r
1593\r
1594**/\r
1595EFI_STATUS\r
1596SdPeimWaitTrbResult (\r
1597 IN UINTN Bar,\r
1598 IN SD_TRB *Trb\r
1599 )\r
1600{\r
1601 EFI_STATUS Status;\r
1602 SD_COMMAND_PACKET *Packet;\r
1603 UINT64 Timeout;\r
1604 BOOLEAN InfiniteWait;\r
1605\r
1606 Packet = Trb->Packet;\r
1607 //\r
1608 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1609 //\r
1610 Timeout = Packet->Timeout;\r
1611 if (Timeout == 0) {\r
1612 InfiniteWait = TRUE;\r
1613 } else {\r
1614 InfiniteWait = FALSE;\r
1615 }\r
1616\r
1617 while (InfiniteWait || (Timeout > 0)) {\r
1618 //\r
1619 // Check Trb execution result by reading Normal Interrupt Status register.\r
1620 //\r
1621 Status = SdPeimCheckTrbResult (Bar, Trb);\r
1622 if (Status != EFI_NOT_READY) {\r
1623 return Status;\r
1624 }\r
1625 //\r
1626 // Stall for 1 microsecond.\r
1627 //\r
1628 MicroSecondDelay (1);\r
1629\r
1630 Timeout--;\r
1631 }\r
1632\r
1633 return EFI_TIMEOUT;\r
1634}\r
1635\r
1636/**\r
1637 Sends SD command to an SD card that is attached to the SD controller.\r
1638\r
1639 If Packet is successfully sent to the SD card, then EFI_SUCCESS is returned.\r
1640\r
1641 If a device error occurs while sending the Packet, then EFI_DEVICE_ERROR is returned.\r
1642\r
1643 If Slot is not in a valid range for the SD controller, then EFI_INVALID_PARAMETER\r
1644 is returned.\r
1645\r
1646 If Packet defines a data command but both InDataBuffer and OutDataBuffer are NULL,\r
1647 EFI_INVALID_PARAMETER is returned.\r
1648\r
1649 @param[in] Slot The slot number of the Sd card to send the command to.\r
1650 @param[in,out] Packet A pointer to the SD command data structure.\r
1651\r
1652 @retval EFI_SUCCESS The SD Command Packet was sent by the host.\r
1653 @retval EFI_DEVICE_ERROR A device error occurred while attempting to send the SD\r
1654 command Packet.\r
1655 @retval EFI_INVALID_PARAMETER Packet, Slot, or the contents of the Packet is invalid.\r
1656 @retval EFI_INVALID_PARAMETER Packet defines a data command but both InDataBuffer and\r
1657 OutDataBuffer are NULL.\r
1658 @retval EFI_NO_MEDIA SD Device not present in the Slot.\r
1659 @retval EFI_UNSUPPORTED The command described by the SD Command Packet is not\r
1660 supported by the host controller.\r
1661 @retval EFI_BAD_BUFFER_SIZE The InTransferLength or OutTransferLength exceeds the\r
1662 limit supported by SD card ( i.e. if the number of bytes\r
1663 exceed the Last LBA).\r
1664\r
1665**/\r
1666EFI_STATUS\r
1667EFIAPI\r
1668SdPeimExecCmd (\r
1669 IN SD_PEIM_HC_SLOT *Slot,\r
1670 IN OUT SD_COMMAND_PACKET *Packet\r
1671 )\r
1672{\r
1673 EFI_STATUS Status;\r
1674 SD_TRB *Trb;\r
1675\r
1676 if (Packet == NULL) {\r
1677 return EFI_INVALID_PARAMETER;\r
1678 }\r
1679\r
1680 if ((Packet->SdCmdBlk == NULL) || (Packet->SdStatusBlk == NULL)) {\r
1681 return EFI_INVALID_PARAMETER;\r
1682 }\r
1683\r
1684 if ((Packet->OutDataBuffer == NULL) && (Packet->OutTransferLength != 0)) {\r
1685 return EFI_INVALID_PARAMETER;\r
1686 }\r
1687\r
1688 if ((Packet->InDataBuffer == NULL) && (Packet->InTransferLength != 0)) {\r
1689 return EFI_INVALID_PARAMETER;\r
1690 }\r
1691\r
1692 Trb = SdPeimCreateTrb (Slot, Packet);\r
1693 if (Trb == NULL) {\r
1694 return EFI_OUT_OF_RESOURCES;\r
1695 }\r
1696\r
1697 Status = SdPeimWaitTrbEnv (Slot->SdHcBase, Trb);\r
1698 if (EFI_ERROR (Status)) {\r
1699 goto Done;\r
1700 }\r
1701\r
1702 Status = SdPeimExecTrb (Slot->SdHcBase, Trb);\r
1703 if (EFI_ERROR (Status)) {\r
1704 goto Done;\r
1705 }\r
1706\r
1707 Status = SdPeimWaitTrbResult (Slot->SdHcBase, Trb);\r
1708 if (EFI_ERROR (Status)) {\r
1709 goto Done;\r
1710 }\r
1711\r
1712Done:\r
1713 SdPeimFreeTrb (Trb);\r
1714\r
1715 return Status;\r
1716}\r
1717\r
1718/**\r
1719 Send command GO_IDLE_STATE to the device to make it go to Idle State.\r
1720\r
1721 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
1722\r
1723 @param[in] Slot The slot number of the SD card to send the command to.\r
1724\r
1725 @retval EFI_SUCCESS The SD device is reset correctly.\r
1726 @retval Others The device reset fails.\r
1727\r
1728**/\r
1729EFI_STATUS\r
1730SdPeimReset (\r
1731 IN SD_PEIM_HC_SLOT *Slot\r
1732 )\r
1733{\r
1734 SD_COMMAND_BLOCK SdCmdBlk;\r
1735 SD_STATUS_BLOCK SdStatusBlk;\r
1736 SD_COMMAND_PACKET Packet;\r
1737 EFI_STATUS Status;\r
1738\r
1739 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
1740 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
1741 ZeroMem (&Packet, sizeof (Packet));\r
1742\r
1743 Packet.SdCmdBlk = &SdCmdBlk;\r
1744 Packet.SdStatusBlk = &SdStatusBlk;\r
1745 Packet.Timeout = SD_TIMEOUT;\r
1746\r
1747 SdCmdBlk.CommandIndex = SD_GO_IDLE_STATE;\r
1748 SdCmdBlk.CommandType = SdCommandTypeBc;\r
1749 SdCmdBlk.ResponseType = 0;\r
1750 SdCmdBlk.CommandArgument = 0;\r
1751\r
1752 Status = SdPeimExecCmd (Slot, &Packet);\r
1753\r
1754 return Status;\r
1755}\r
1756\r
1757/**\r
1758 Send command SEND_IF_COND to the device to inquiry the SD Memory Card interface\r
1759 condition.\r
1760\r
1761 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
1762\r
1763 @param[in] Slot The slot number of the SD card to send the command to.\r
1764 @param[in] SupplyVoltage The supplied voltage by the host.\r
1765 @param[in] CheckPattern The check pattern to be sent to the device.\r
1766\r
1767 @retval EFI_SUCCESS The operation is done correctly.\r
1768 @retval Others The operation fails.\r
1769\r
1770**/\r
1771EFI_STATUS\r
1772SdPeimVoltageCheck (\r
1773 IN SD_PEIM_HC_SLOT *Slot,\r
1774 IN UINT8 SupplyVoltage,\r
1775 IN UINT8 CheckPattern\r
1776 )\r
1777{\r
1778 SD_COMMAND_BLOCK SdCmdBlk;\r
1779 SD_STATUS_BLOCK SdStatusBlk;\r
1780 SD_COMMAND_PACKET Packet;\r
1781 EFI_STATUS Status;\r
1782\r
1783 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
1784 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
1785 ZeroMem (&Packet, sizeof (Packet));\r
1786\r
1787 Packet.SdCmdBlk = &SdCmdBlk;\r
1788 Packet.SdStatusBlk = &SdStatusBlk;\r
1789 Packet.Timeout = SD_TIMEOUT;\r
1790\r
1791 SdCmdBlk.CommandIndex = SD_SEND_IF_COND;\r
1792 SdCmdBlk.CommandType = SdCommandTypeBcr;\r
1793 SdCmdBlk.ResponseType = SdResponseTypeR7;\r
1794 SdCmdBlk.CommandArgument = (SupplyVoltage << 8) | CheckPattern;\r
1795\r
1796 Status = SdPeimExecCmd (Slot, &Packet);\r
1797 if (!EFI_ERROR (Status)) {\r
1798 if (SdStatusBlk.Resp0 != SdCmdBlk.CommandArgument) {\r
1799 return EFI_DEVICE_ERROR;\r
1800 }\r
1801 }\r
1802\r
1803 return Status;\r
1804}\r
1805\r
1806/**\r
1807 Send command SDIO_SEND_OP_COND to the device to see whether it is SDIO device.\r
1808\r
1809 Refer to SDIO Simplified Spec 3 Section 3.2 for details.\r
1810\r
1811 @param[in] Slot The slot number of the SD card to send the command to.\r
1812 @param[in] VoltageWindow The supply voltage window.\r
1813 @param[in] S18r The boolean to show if it should switch to 1.8v.\r
1814\r
1815 @retval EFI_SUCCESS The operation is done correctly.\r
1816 @retval Others The operation fails.\r
1817\r
1818**/\r
1819EFI_STATUS\r
1820SdioSendOpCond (\r
1821 IN SD_PEIM_HC_SLOT *Slot,\r
1822 IN UINT32 VoltageWindow,\r
1823 IN BOOLEAN S18r\r
1824 )\r
1825{\r
1826 SD_COMMAND_BLOCK SdCmdBlk;\r
1827 SD_STATUS_BLOCK SdStatusBlk;\r
1828 SD_COMMAND_PACKET Packet;\r
1829 EFI_STATUS Status;\r
1830 UINT32 Switch;\r
1831\r
1832 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
1833 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
1834 ZeroMem (&Packet, sizeof (Packet));\r
1835\r
1836 Packet.SdCmdBlk = &SdCmdBlk;\r
1837 Packet.SdStatusBlk = &SdStatusBlk;\r
1838 Packet.Timeout = SD_TIMEOUT;\r
1839\r
1840 SdCmdBlk.CommandIndex = SDIO_SEND_OP_COND;\r
1841 SdCmdBlk.CommandType = SdCommandTypeBcr;\r
1842 SdCmdBlk.ResponseType = SdResponseTypeR4;\r
1843\r
1844 Switch = S18r ? BIT24 : 0;\r
1845\r
1846 SdCmdBlk.CommandArgument = (VoltageWindow & 0xFFFFFF) | Switch;\r
1847\r
1848 Status = SdPeimExecCmd (Slot, &Packet);\r
1849\r
1850 return Status;\r
1851}\r
1852\r
1853/**\r
1854 Send command SD_SEND_OP_COND to the device to see whether it is SDIO device.\r
1855\r
1856 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
1857\r
1858 @param[in] Slot The slot number of the SD card to send the command to.\r
1859 @param[in] Rca The relative device address of addressed device.\r
1860 @param[in] VoltageWindow The supply voltage window.\r
1861 @param[in] S18r The boolean to show if it should switch to 1.8v.\r
1862 @param[in] Xpc The boolean to show if it should provide 0.36w power control.\r
1863 @param[in] Hcs The boolean to show if it support host capacity info.\r
1864 @param[out] Ocr The buffer to store returned OCR register value.\r
1865\r
1866\r
1867 @retval EFI_SUCCESS The operation is done correctly.\r
1868 @retval Others The operation fails.\r
1869\r
1870**/\r
1871EFI_STATUS\r
1872SdPeimSendOpCond (\r
1873 IN SD_PEIM_HC_SLOT *Slot,\r
1874 IN UINT16 Rca,\r
1875 IN UINT32 VoltageWindow,\r
1876 IN BOOLEAN S18r,\r
1877 IN BOOLEAN Xpc,\r
1878 IN BOOLEAN Hcs,\r
1879 OUT UINT32 *Ocr\r
1880 )\r
1881{\r
1882 SD_COMMAND_BLOCK SdCmdBlk;\r
1883 SD_STATUS_BLOCK SdStatusBlk;\r
1884 SD_COMMAND_PACKET Packet;\r
1885 EFI_STATUS Status;\r
1886 UINT32 Switch;\r
1887 UINT32 MaxPower;\r
1888 UINT32 HostCapacity;\r
1889\r
1890 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
1891 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
1892 ZeroMem (&Packet, sizeof (Packet));\r
1893\r
1894 Packet.SdCmdBlk = &SdCmdBlk;\r
1895 Packet.SdStatusBlk = &SdStatusBlk;\r
1896 Packet.Timeout = SD_TIMEOUT;\r
1897\r
1898 SdCmdBlk.CommandIndex = SD_APP_CMD;\r
1899 SdCmdBlk.CommandType = SdCommandTypeAc;\r
1900 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
1901 SdCmdBlk.CommandArgument = (UINT32)Rca << 16;\r
1902\r
1903 Status = SdPeimExecCmd (Slot, &Packet);\r
1904 if (EFI_ERROR (Status)) {\r
1905 return Status;\r
1906 }\r
1907\r
1908 SdCmdBlk.CommandIndex = SD_SEND_OP_COND;\r
1909 SdCmdBlk.CommandType = SdCommandTypeBcr;\r
1910 SdCmdBlk.ResponseType = SdResponseTypeR3;\r
1911\r
1912 Switch = S18r ? BIT24 : 0;\r
1913 MaxPower = Xpc ? BIT28 : 0;\r
1914 HostCapacity = Hcs ? BIT30 : 0;\r
1915 SdCmdBlk.CommandArgument = (VoltageWindow & 0xFFFFFF) | Switch | MaxPower | HostCapacity;\r
1916\r
1917 Status = SdPeimExecCmd (Slot, &Packet);\r
1918 if (!EFI_ERROR (Status)) {\r
1919 //\r
1920 // For details, refer to SD Host Controller Simplified Spec 3.0 Table 2-12.\r
1921 //\r
1922 *Ocr = SdStatusBlk.Resp0;\r
1923 }\r
1924\r
1925 return Status;\r
1926}\r
1927\r
1928/**\r
1929 Broadcast command ALL_SEND_CID to the bus to ask all the SD devices to send the\r
1930 data of their CID registers.\r
1931\r
1932 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
1933\r
1934 @param[in] Slot The slot number of the SD card to send the command to.\r
1935\r
1936 @retval EFI_SUCCESS The operation is done correctly.\r
1937 @retval Others The operation fails.\r
1938\r
1939**/\r
1940EFI_STATUS\r
1941SdPeimAllSendCid (\r
1942 IN SD_PEIM_HC_SLOT *Slot\r
1943 )\r
1944{\r
1945 SD_COMMAND_BLOCK SdCmdBlk;\r
1946 SD_STATUS_BLOCK SdStatusBlk;\r
1947 SD_COMMAND_PACKET Packet;\r
1948 EFI_STATUS Status;\r
1949\r
1950 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
1951 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
1952 ZeroMem (&Packet, sizeof (Packet));\r
1953\r
1954 Packet.SdCmdBlk = &SdCmdBlk;\r
1955 Packet.SdStatusBlk = &SdStatusBlk;\r
1956 Packet.Timeout = SD_TIMEOUT;\r
1957\r
1958 SdCmdBlk.CommandIndex = SD_ALL_SEND_CID;\r
1959 SdCmdBlk.CommandType = SdCommandTypeBcr;\r
1960 SdCmdBlk.ResponseType = SdResponseTypeR2;\r
1961 SdCmdBlk.CommandArgument = 0;\r
1962\r
1963 Status = SdPeimExecCmd (Slot, &Packet);\r
1964\r
1965 return Status;\r
1966}\r
1967\r
1968/**\r
1969 Send command SET_RELATIVE_ADDR to the SD device to assign a Relative device\r
1970 Address (RCA).\r
1971\r
1972 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
1973\r
1974 @param[in] Slot The slot number of the SD card to send the command to.\r
1975 @param[out] Rca The relative device address to be assigned.\r
1976\r
1977 @retval EFI_SUCCESS The operation is done correctly.\r
1978 @retval Others The operation fails.\r
1979\r
1980**/\r
1981EFI_STATUS\r
1982SdPeimSetRca (\r
1983 IN SD_PEIM_HC_SLOT *Slot,\r
1984 OUT UINT16 *Rca\r
1985 )\r
1986{\r
1987 SD_COMMAND_BLOCK SdCmdBlk;\r
1988 SD_STATUS_BLOCK SdStatusBlk;\r
1989 SD_COMMAND_PACKET Packet;\r
1990 EFI_STATUS Status;\r
1991\r
1992 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
1993 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
1994 ZeroMem (&Packet, sizeof (Packet));\r
1995\r
1996 Packet.SdCmdBlk = &SdCmdBlk;\r
1997 Packet.SdStatusBlk = &SdStatusBlk;\r
1998 Packet.Timeout = SD_TIMEOUT;\r
1999\r
2000 SdCmdBlk.CommandIndex = SD_SET_RELATIVE_ADDR;\r
2001 SdCmdBlk.CommandType = SdCommandTypeBcr;\r
2002 SdCmdBlk.ResponseType = SdResponseTypeR6;\r
2003\r
2004 Status = SdPeimExecCmd (Slot, &Packet);\r
2005 if (!EFI_ERROR (Status)) {\r
2006 *Rca = (UINT16)(SdStatusBlk.Resp0 >> 16);\r
2007 }\r
2008\r
2009 return Status;\r
2010}\r
2011\r
2012/**\r
2013 Send command SEND_CSD to the SD device to get the data of the CSD register.\r
2014\r
2015 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
2016\r
2017 @param[in] Slot The slot number of the SD card to send the command to.\r
2018 @param[in] Rca The relative device address of selected device.\r
2019 @param[out] Csd The buffer to store the content of the CSD register.\r
2020 Note the caller should ignore the lowest byte of this\r
2021 buffer as the content of this byte is meaningless even\r
2022 if the operation succeeds.\r
2023\r
2024 @retval EFI_SUCCESS The operation is done correctly.\r
2025 @retval Others The operation fails.\r
2026\r
2027**/\r
2028EFI_STATUS\r
2029SdPeimGetCsd (\r
2030 IN SD_PEIM_HC_SLOT *Slot,\r
2031 IN UINT16 Rca,\r
2032 OUT SD_CSD *Csd\r
2033 )\r
2034{\r
2035 SD_COMMAND_BLOCK SdCmdBlk;\r
2036 SD_STATUS_BLOCK SdStatusBlk;\r
2037 SD_COMMAND_PACKET Packet;\r
2038 EFI_STATUS Status;\r
2039\r
2040 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
2041 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
2042 ZeroMem (&Packet, sizeof (Packet));\r
2043\r
2044 Packet.SdCmdBlk = &SdCmdBlk;\r
2045 Packet.SdStatusBlk = &SdStatusBlk;\r
2046 Packet.Timeout = SD_TIMEOUT;\r
2047\r
2048 SdCmdBlk.CommandIndex = SD_SEND_CSD;\r
2049 SdCmdBlk.CommandType = SdCommandTypeAc;\r
2050 SdCmdBlk.ResponseType = SdResponseTypeR2;\r
2051 SdCmdBlk.CommandArgument = (UINT32)Rca << 16;\r
2052\r
2053 Status = SdPeimExecCmd (Slot, &Packet);\r
2054 if (!EFI_ERROR (Status)) {\r
2055 //\r
2056 // For details, refer to SD Host Controller Simplified Spec 3.0 Table 2-12.\r
2057 //\r
2058 CopyMem (((UINT8*)Csd) + 1, &SdStatusBlk.Resp0, sizeof (SD_CSD) - 1);\r
2059 }\r
2060\r
2061 return Status;\r
2062}\r
2063\r
2064/**\r
2065 Send command SELECT_DESELECT_CARD to the SD device to select/deselect it.\r
2066\r
2067 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
2068\r
2069 @param[in] Slot The slot number of the SD card to send the command to.\r
2070 @param[in] Rca The relative device address of selected device.\r
2071\r
2072 @retval EFI_SUCCESS The operation is done correctly.\r
2073 @retval Others The operation fails.\r
2074\r
2075**/\r
2076EFI_STATUS\r
2077SdPeimSelect (\r
2078 IN SD_PEIM_HC_SLOT *Slot,\r
2079 IN UINT16 Rca\r
2080 )\r
2081{\r
2082 SD_COMMAND_BLOCK SdCmdBlk;\r
2083 SD_STATUS_BLOCK SdStatusBlk;\r
2084 SD_COMMAND_PACKET Packet;\r
2085 EFI_STATUS Status;\r
2086\r
2087 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
2088 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
2089 ZeroMem (&Packet, sizeof (Packet));\r
2090\r
2091 Packet.SdCmdBlk = &SdCmdBlk;\r
2092 Packet.SdStatusBlk = &SdStatusBlk;\r
2093 Packet.Timeout = SD_TIMEOUT;\r
2094\r
2095 SdCmdBlk.CommandIndex = SD_SELECT_DESELECT_CARD;\r
2096 SdCmdBlk.CommandType = SdCommandTypeAc;\r
2097 SdCmdBlk.ResponseType = SdResponseTypeR1b;\r
2098 SdCmdBlk.CommandArgument = (UINT32)Rca << 16;\r
2099\r
2100 Status = SdPeimExecCmd (Slot, &Packet);\r
2101\r
2102 return Status;\r
2103}\r
2104\r
2105/**\r
2106 Send command VOLTAGE_SWITCH to the SD device to switch the voltage of the device.\r
2107\r
2108 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
2109\r
2110 @param[in] Slot The slot number of the SD card to send the command to.\r
2111\r
2112 @retval EFI_SUCCESS The operation is done correctly.\r
2113 @retval Others The operation fails.\r
2114\r
2115**/\r
2116EFI_STATUS\r
2117SdPeimVoltageSwitch (\r
2118 IN SD_PEIM_HC_SLOT *Slot\r
2119 )\r
2120{\r
2121 SD_COMMAND_BLOCK SdCmdBlk;\r
2122 SD_STATUS_BLOCK SdStatusBlk;\r
2123 SD_COMMAND_PACKET Packet;\r
2124 EFI_STATUS Status;\r
2125\r
2126 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
2127 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
2128 ZeroMem (&Packet, sizeof (Packet));\r
2129\r
2130 Packet.SdCmdBlk = &SdCmdBlk;\r
2131 Packet.SdStatusBlk = &SdStatusBlk;\r
2132 Packet.Timeout = SD_TIMEOUT;\r
2133\r
2134 SdCmdBlk.CommandIndex = SD_VOLTAGE_SWITCH;\r
2135 SdCmdBlk.CommandType = SdCommandTypeAc;\r
2136 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
2137 SdCmdBlk.CommandArgument = 0;\r
2138\r
2139 Status = SdPeimExecCmd (Slot, &Packet);\r
2140\r
2141 return Status;\r
2142}\r
2143\r
2144/**\r
2145 Send command SET_BUS_WIDTH to the SD device to set the bus width.\r
2146\r
2147 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
2148\r
2149 @param[in] Slot The slot number of the SD card to send the command to.\r
2150 @param[in] Rca The relative device address of addressed device.\r
2151 @param[in] BusWidth The bus width to be set, it could be 1 or 4.\r
2152\r
2153 @retval EFI_SUCCESS The operation is done correctly.\r
2154 @retval Others The operation fails.\r
2155\r
2156**/\r
2157EFI_STATUS\r
2158SdPeimSetBusWidth (\r
2159 IN SD_PEIM_HC_SLOT *Slot,\r
2160 IN UINT16 Rca,\r
2161 IN UINT8 BusWidth\r
2162 )\r
2163{\r
2164 SD_COMMAND_BLOCK SdCmdBlk;\r
2165 SD_STATUS_BLOCK SdStatusBlk;\r
2166 SD_COMMAND_PACKET Packet;\r
2167 EFI_STATUS Status;\r
2168 UINT8 Value;\r
2169\r
2170 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
2171 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
2172 ZeroMem (&Packet, sizeof (Packet));\r
2173\r
2174 Packet.SdCmdBlk = &SdCmdBlk;\r
2175 Packet.SdStatusBlk = &SdStatusBlk;\r
2176 Packet.Timeout = SD_TIMEOUT;\r
2177\r
2178 SdCmdBlk.CommandIndex = SD_APP_CMD;\r
2179 SdCmdBlk.CommandType = SdCommandTypeAc;\r
2180 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
2181 SdCmdBlk.CommandArgument = (UINT32)Rca << 16;\r
2182\r
2183 Status = SdPeimExecCmd (Slot, &Packet);\r
2184 if (EFI_ERROR (Status)) {\r
2185 return Status;\r
2186 }\r
2187\r
2188 SdCmdBlk.CommandIndex = SD_SET_BUS_WIDTH;\r
2189 SdCmdBlk.CommandType = SdCommandTypeAc;\r
2190 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
2191\r
2192 if (BusWidth == 1) {\r
2193 Value = 0;\r
2194 } else if (BusWidth == 4) {\r
2195 Value = 2;\r
2196 } else {\r
2197 return EFI_INVALID_PARAMETER;\r
2198 }\r
2199 SdCmdBlk.CommandArgument = Value & 0x3;\r
2200\r
2201 Status = SdPeimExecCmd (Slot, &Packet);\r
2202\r
2203 return Status;\r
2204}\r
2205\r
2206/**\r
2207 Send command SWITCH_FUNC to the SD device to check switchable function or switch card function.\r
2208\r
2209 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
2210\r
2211 @param[in] Slot The slot number of the SD card to send the command to.\r
2212 @param[in] AccessMode The value for access mode group.\r
2213 @param[in] CommandSystem The value for command set group.\r
2214 @param[in] DriveStrength The value for drive length group.\r
2215 @param[in] PowerLimit The value for power limit group.\r
2216 @param[in] Mode Switch or check function.\r
6263ae93 2217 @param[out] SwitchResp The return switch function status.\r
48555339
FT
2218\r
2219 @retval EFI_SUCCESS The operation is done correctly.\r
2220 @retval Others The operation fails.\r
2221\r
2222**/\r
2223EFI_STATUS\r
2224SdPeimSwitch (\r
6263ae93
FT
2225 IN SD_PEIM_HC_SLOT *Slot,\r
2226 IN UINT8 AccessMode,\r
2227 IN UINT8 CommandSystem,\r
2228 IN UINT8 DriveStrength,\r
2229 IN UINT8 PowerLimit,\r
2230 IN BOOLEAN Mode,\r
2231 OUT UINT8 *SwitchResp\r
48555339
FT
2232 )\r
2233{\r
2234 SD_COMMAND_BLOCK SdCmdBlk;\r
2235 SD_STATUS_BLOCK SdStatusBlk;\r
2236 SD_COMMAND_PACKET Packet;\r
2237 EFI_STATUS Status;\r
2238 UINT32 ModeValue;\r
48555339
FT
2239\r
2240 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
2241 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
2242 ZeroMem (&Packet, sizeof (Packet));\r
2243\r
2244 Packet.SdCmdBlk = &SdCmdBlk;\r
2245 Packet.SdStatusBlk = &SdStatusBlk;\r
2246 Packet.Timeout = SD_TIMEOUT;\r
2247\r
2248 SdCmdBlk.CommandIndex = SD_SWITCH_FUNC;\r
2249 SdCmdBlk.CommandType = SdCommandTypeAdtc;\r
2250 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
2251\r
2252 ModeValue = Mode ? BIT31 : 0;\r
2253 SdCmdBlk.CommandArgument = (AccessMode & 0xF) | ((PowerLimit & 0xF) << 4) | \\r
2254 ((DriveStrength & 0xF) << 8) | ((DriveStrength & 0xF) << 12) | \\r
2255 ModeValue;\r
6263ae93
FT
2256 Packet.InDataBuffer = SwitchResp;\r
2257 Packet.InTransferLength = 64;\r
48555339
FT
2258\r
2259 Status = SdPeimExecCmd (Slot, &Packet);\r
2260\r
2261 return Status;\r
2262}\r
2263\r
2264/**\r
2265 Send command SEND_STATUS to the addressed SD device to get its status register.\r
2266\r
2267 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
2268\r
2269 @param[in] Slot The slot number of the SD card to send the command to.\r
2270 @param[in] Rca The relative device address of addressed device.\r
2271 @param[out] DevStatus The returned device status.\r
2272\r
2273 @retval EFI_SUCCESS The operation is done correctly.\r
2274 @retval Others The operation fails.\r
2275\r
2276**/\r
2277EFI_STATUS\r
2278SdPeimSendStatus (\r
2279 IN SD_PEIM_HC_SLOT *Slot,\r
2280 IN UINT16 Rca,\r
2281 OUT UINT32 *DevStatus\r
2282 )\r
2283{\r
2284 SD_COMMAND_BLOCK SdCmdBlk;\r
2285 SD_STATUS_BLOCK SdStatusBlk;\r
2286 SD_COMMAND_PACKET Packet;\r
2287 EFI_STATUS Status;\r
2288\r
2289 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
2290 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
2291 ZeroMem (&Packet, sizeof (Packet));\r
2292\r
2293 Packet.SdCmdBlk = &SdCmdBlk;\r
2294 Packet.SdStatusBlk = &SdStatusBlk;\r
2295 Packet.Timeout = SD_TIMEOUT;\r
2296\r
2297 SdCmdBlk.CommandIndex = SD_SEND_STATUS;\r
2298 SdCmdBlk.CommandType = SdCommandTypeAc;\r
2299 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
2300 SdCmdBlk.CommandArgument = (UINT32)Rca << 16;\r
2301\r
2302 Status = SdPeimExecCmd (Slot, &Packet);\r
2303 if (!EFI_ERROR (Status)) {\r
2304 *DevStatus = SdStatusBlk.Resp0;\r
2305 }\r
2306\r
2307 return Status;\r
2308}\r
2309\r
2310/**\r
2311 Send command READ_SINGLE_BLOCK/WRITE_SINGLE_BLOCK to the addressed SD device\r
2312 to read/write the specified number of blocks.\r
2313\r
2314 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
2315\r
2316 @param[in] Slot The slot number of the SD card to send the command to.\r
2317 @param[in] Lba The logical block address of starting access.\r
2318 @param[in] BlockSize The block size of specified SD device partition.\r
2319 @param[in] Buffer The pointer to the transfer buffer.\r
2320 @param[in] BufferSize The size of transfer buffer.\r
2321 @param[in] IsRead Boolean to show the operation direction.\r
2322\r
2323 @retval EFI_SUCCESS The operation is done correctly.\r
2324 @retval Others The operation fails.\r
2325\r
2326**/\r
2327EFI_STATUS\r
2328SdPeimRwSingleBlock (\r
2329 IN SD_PEIM_HC_SLOT *Slot,\r
2330 IN EFI_LBA Lba,\r
2331 IN UINT32 BlockSize,\r
2332 IN VOID *Buffer,\r
2333 IN UINTN BufferSize,\r
2334 IN BOOLEAN IsRead\r
2335 )\r
2336{\r
2337 SD_COMMAND_BLOCK SdCmdBlk;\r
2338 SD_STATUS_BLOCK SdStatusBlk;\r
2339 SD_COMMAND_PACKET Packet;\r
2340 EFI_STATUS Status;\r
2341\r
2342 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
2343 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
2344 ZeroMem (&Packet, sizeof (Packet));\r
2345\r
2346 Packet.SdCmdBlk = &SdCmdBlk;\r
2347 Packet.SdStatusBlk = &SdStatusBlk;\r
2348 //\r
2349 // Calculate timeout value through the below formula.\r
2350 // Timeout = (transfer size) / (2MB/s).\r
2351 // Taking 2MB/s as divisor is because it's the lowest\r
2352 // transfer speed of class 2.\r
2353 //\r
2354 Packet.Timeout = (BufferSize / (2 * 1024 * 1024) + 1) * 1000 * 1000;;\r
2355\r
2356 if (IsRead) {\r
2357 Packet.InDataBuffer = Buffer;\r
2358 Packet.InTransferLength = (UINT32)BufferSize;\r
2359\r
2360 SdCmdBlk.CommandIndex = SD_READ_SINGLE_BLOCK;\r
2361 SdCmdBlk.CommandType = SdCommandTypeAdtc;\r
2362 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
2363 } else {\r
2364 Packet.OutDataBuffer = Buffer;\r
2365 Packet.OutTransferLength = (UINT32)BufferSize;\r
2366\r
2367 SdCmdBlk.CommandIndex = SD_WRITE_SINGLE_BLOCK;\r
2368 SdCmdBlk.CommandType = SdCommandTypeAdtc;\r
2369 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
2370 }\r
2371\r
2372 if (Slot->SectorAddressing) {\r
2373 SdCmdBlk.CommandArgument = (UINT32)Lba;\r
2374 } else {\r
2375 SdCmdBlk.CommandArgument = (UINT32)MultU64x32 (Lba, BlockSize);\r
2376 }\r
2377\r
2378 Status = SdPeimExecCmd (Slot, &Packet);\r
2379\r
2380 return Status;\r
2381}\r
2382\r
2383/**\r
2384 Send command READ_MULTIPLE_BLOCK/WRITE_MULTIPLE_BLOCK to the addressed SD device\r
2385 to read/write the specified number of blocks.\r
2386\r
2387 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
2388\r
2389 @param[in] Slot The slot number of the SD card to send the command to.\r
2390 @param[in] Lba The logical block address of starting access.\r
2391 @param[in] BlockSize The block size of specified SD device partition.\r
2392 @param[in] Buffer The pointer to the transfer buffer.\r
2393 @param[in] BufferSize The size of transfer buffer.\r
2394 @param[in] IsRead Boolean to show the operation direction.\r
2395\r
2396 @retval EFI_SUCCESS The operation is done correctly.\r
2397 @retval Others The operation fails.\r
2398\r
2399**/\r
2400EFI_STATUS\r
2401SdPeimRwMultiBlocks (\r
2402 IN SD_PEIM_HC_SLOT *Slot,\r
2403 IN EFI_LBA Lba,\r
2404 IN UINT32 BlockSize,\r
2405 IN VOID *Buffer,\r
2406 IN UINTN BufferSize,\r
2407 IN BOOLEAN IsRead\r
2408 )\r
2409{\r
2410 SD_COMMAND_BLOCK SdCmdBlk;\r
2411 SD_STATUS_BLOCK SdStatusBlk;\r
2412 SD_COMMAND_PACKET Packet;\r
2413 EFI_STATUS Status;\r
2414\r
2415 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
2416 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
2417 ZeroMem (&Packet, sizeof (Packet));\r
2418\r
2419 Packet.SdCmdBlk = &SdCmdBlk;\r
2420 Packet.SdStatusBlk = &SdStatusBlk;\r
2421 //\r
2422 // Calculate timeout value through the below formula.\r
2423 // Timeout = (transfer size) / (2MB/s).\r
2424 // Taking 2MB/s as divisor is because it's the lowest\r
2425 // transfer speed of class 2.\r
2426 //\r
2427 Packet.Timeout = (BufferSize / (2 * 1024 * 1024) + 1) * 1000 * 1000;;\r
2428\r
2429 if (IsRead) {\r
2430 Packet.InDataBuffer = Buffer;\r
2431 Packet.InTransferLength = (UINT32)BufferSize;\r
2432\r
2433 SdCmdBlk.CommandIndex = SD_READ_MULTIPLE_BLOCK;\r
2434 SdCmdBlk.CommandType = SdCommandTypeAdtc;\r
2435 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
2436 } else {\r
2437 Packet.OutDataBuffer = Buffer;\r
2438 Packet.OutTransferLength = (UINT32)BufferSize;\r
2439\r
2440 SdCmdBlk.CommandIndex = SD_WRITE_MULTIPLE_BLOCK;\r
2441 SdCmdBlk.CommandType = SdCommandTypeAdtc;\r
2442 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
2443 }\r
2444\r
2445 if (Slot->SectorAddressing) {\r
2446 SdCmdBlk.CommandArgument = (UINT32)Lba;\r
2447 } else {\r
2448 SdCmdBlk.CommandArgument = (UINT32)MultU64x32 (Lba, BlockSize);\r
2449 }\r
2450\r
2451 Status = SdPeimExecCmd (Slot, &Packet);\r
2452\r
2453 return Status;\r
2454}\r
2455\r
2456/**\r
2457 Send command SEND_TUNING_BLOCK to the SD device for SDR104/SDR50 optimal sampling point\r
2458 detection.\r
2459\r
2460 It may be sent up to 40 times until the host finishes the tuning procedure.\r
2461\r
2462 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 for details.\r
2463\r
2464 @param[in] Slot The slot number of the SD card to send the command to.\r
2465\r
2466 @retval EFI_SUCCESS The operation is done correctly.\r
2467 @retval Others The operation fails.\r
2468\r
2469**/\r
2470EFI_STATUS\r
2471SdPeimSendTuningBlk (\r
2472 IN SD_PEIM_HC_SLOT *Slot\r
2473 )\r
2474{\r
2475 SD_COMMAND_BLOCK SdCmdBlk;\r
2476 SD_STATUS_BLOCK SdStatusBlk;\r
2477 SD_COMMAND_PACKET Packet;\r
2478 EFI_STATUS Status;\r
2479 UINT8 TuningBlock[64];\r
2480\r
2481 ZeroMem (&SdCmdBlk, sizeof (SdCmdBlk));\r
2482 ZeroMem (&SdStatusBlk, sizeof (SdStatusBlk));\r
2483 ZeroMem (&Packet, sizeof (Packet));\r
2484\r
2485 Packet.SdCmdBlk = &SdCmdBlk;\r
2486 Packet.SdStatusBlk = &SdStatusBlk;\r
2487 Packet.Timeout = SD_TIMEOUT;\r
2488\r
2489 SdCmdBlk.CommandIndex = SD_SEND_TUNING_BLOCK;\r
2490 SdCmdBlk.CommandType = SdCommandTypeAdtc;\r
2491 SdCmdBlk.ResponseType = SdResponseTypeR1;\r
2492 SdCmdBlk.CommandArgument = 0;\r
2493\r
2494 Packet.InDataBuffer = TuningBlock;\r
2495 Packet.InTransferLength = sizeof (TuningBlock);\r
2496\r
2497 Status = SdPeimExecCmd (Slot, &Packet);\r
2498\r
2499 return Status;\r
2500}\r
2501\r
2502/**\r
2503 Tunning the sampling point of SDR104 or SDR50 bus speed mode.\r
2504\r
2505 Command SD_SEND_TUNING_BLOCK may be sent up to 40 times until the host finishes the\r
2506 tuning procedure.\r
2507\r
2508 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 and SD Host Controller\r
2509 Simplified Spec 3.0 Figure 2-29 for details.\r
2510\r
2511 @param[in] Slot The slot number of the SD card to send the command to.\r
2512\r
2513 @retval EFI_SUCCESS The operation is done correctly.\r
2514 @retval Others The operation fails.\r
2515\r
2516**/\r
2517EFI_STATUS\r
2518SdPeimTuningClock (\r
2519 IN SD_PEIM_HC_SLOT *Slot\r
2520 )\r
2521{\r
2522 EFI_STATUS Status;\r
2523 UINT8 HostCtrl2;\r
2524 UINT8 Retry;\r
2525\r
2526 //\r
2527 // Notify the host that the sampling clock tuning procedure starts.\r
2528 //\r
2529 HostCtrl2 = BIT6;\r
2530 Status = SdPeimHcOrMmio (Slot->SdHcBase + SD_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2531 if (EFI_ERROR (Status)) {\r
2532 return Status;\r
2533 }\r
2534 //\r
2535 // Ask the device to send a sequence of tuning blocks till the tuning procedure is done.\r
2536 //\r
2537 Retry = 0;\r
2538 do {\r
2539 Status = SdPeimSendTuningBlk (Slot);\r
2540 if (EFI_ERROR (Status)) {\r
2541 return Status;\r
2542 }\r
2543\r
2544 Status = SdPeimHcRwMmio (Slot->SdHcBase + SD_HC_HOST_CTRL2, TRUE, sizeof (HostCtrl2), &HostCtrl2);\r
2545 if (EFI_ERROR (Status)) {\r
2546 return Status;\r
2547 }\r
2548\r
8c983d3e 2549 if ((HostCtrl2 & (BIT6 | BIT7)) == 0) {\r
48555339
FT
2550 break;\r
2551 }\r
8c983d3e
FT
2552\r
2553 if ((HostCtrl2 & (BIT6 | BIT7)) == BIT7) {\r
2554 return EFI_SUCCESS;\r
2555 }\r
48555339
FT
2556 } while (++Retry < 40);\r
2557\r
8c983d3e
FT
2558 DEBUG ((EFI_D_ERROR, "SdPeimTuningClock: Send tuning block fails at %d times with HostCtrl2 %02x\n", Retry, HostCtrl2));\r
2559 //\r
2560 // Abort the tuning procedure and reset the tuning circuit.\r
2561 //\r
2562 HostCtrl2 = (UINT8)~(BIT6 | BIT7);\r
2563 Status = SdPeimHcAndMmio (Slot->SdHcBase + SD_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2564 if (EFI_ERROR (Status)) {\r
2565 return Status;\r
48555339 2566 }\r
8c983d3e 2567 return EFI_DEVICE_ERROR;\r
48555339
FT
2568}\r
2569\r
2570/**\r
2571 Switch the bus width to specified width.\r
2572\r
2573 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 and\r
2574 SD Host Controller Simplified Spec 3.0 section Figure 3-7 for details.\r
2575\r
2576 @param[in] Slot The slot number of the SD card to send the command to.\r
2577 @param[in] Rca The relative device address to be assigned.\r
2578 @param[in] BusWidth The bus width to be set, it could be 4 or 8.\r
2579\r
2580 @retval EFI_SUCCESS The operation is done correctly.\r
2581 @retval Others The operation fails.\r
2582\r
2583**/\r
2584EFI_STATUS\r
2585SdPeimSwitchBusWidth (\r
2586 IN SD_PEIM_HC_SLOT *Slot,\r
2587 IN UINT16 Rca,\r
2588 IN UINT8 BusWidth\r
2589 )\r
2590{\r
2591 EFI_STATUS Status;\r
2592 UINT32 DevStatus;\r
2593\r
2594 Status = SdPeimSetBusWidth (Slot, Rca, BusWidth);\r
2595 if (EFI_ERROR (Status)) {\r
2596 return Status;\r
2597 }\r
2598\r
2599 Status = SdPeimSendStatus (Slot, Rca, &DevStatus);\r
2600 if (EFI_ERROR (Status)) {\r
2601 return Status;\r
2602 }\r
2603 //\r
2604 // Check the switch operation is really successful or not.\r
2605 //\r
2606 if ((DevStatus >> 16) != 0) {\r
2607 return EFI_DEVICE_ERROR;\r
2608 }\r
2609\r
2610 Status = SdPeimHcSetBusWidth (Slot->SdHcBase, BusWidth);\r
2611\r
2612 return Status;\r
2613}\r
2614\r
2615/**\r
2616 Switch the high speed timing according to request.\r
2617\r
2618 Refer to SD Physical Layer Simplified Spec 4.1 Section 4.7 and\r
2619 SD Host Controller Simplified Spec 3.0 section Figure 2-29 for details.\r
2620\r
2621 @param[in] Slot The slot number of the SD card to send the command to.\r
2622 @param[in] Rca The relative device address to be assigned.\r
2623 @param[in] S18a The boolean to show if it's a UHS-I SD card.\r
2624\r
2625 @retval EFI_SUCCESS The operation is done correctly.\r
2626 @retval Others The operation fails.\r
2627\r
2628**/\r
2629EFI_STATUS\r
2630SdPeimSetBusMode (\r
2631 IN SD_PEIM_HC_SLOT *Slot,\r
2632 IN UINT16 Rca,\r
2633 IN BOOLEAN S18a\r
2634 )\r
2635{\r
2636 EFI_STATUS Status;\r
2637 SD_HC_SLOT_CAP Capability;\r
2638 UINT32 ClockFreq;\r
2639 UINT8 BusWidth;\r
2640 UINT8 AccessMode;\r
2641 UINT8 HostCtrl1;\r
2642 UINT8 HostCtrl2;\r
6263ae93 2643 UINT8 SwitchResp[64];\r
48555339
FT
2644\r
2645 Status = SdPeimGetCsd (Slot, Rca, &Slot->Csd);\r
2646 if (EFI_ERROR (Status)) {\r
2647 DEBUG ((EFI_D_ERROR, "SdPeimSetBusMode: SdPeimGetCsd fails with %r\n", Status));\r
2648 return Status;\r
2649 }\r
2650\r
2651 Status = SdPeimHcGetCapability (Slot->SdHcBase, &Capability);\r
2652 if (EFI_ERROR (Status)) {\r
2653 return Status;\r
2654 }\r
2655\r
2656 Status = SdPeimSelect (Slot, Rca);\r
2657 if (EFI_ERROR (Status)) {\r
2658 DEBUG ((EFI_D_ERROR, "SdPeimSetBusMode: SdPeimSelect fails with %r\n", Status));\r
2659 return Status;\r
2660 }\r
2661\r
2662 BusWidth = 4;\r
2663 Status = SdPeimSwitchBusWidth (Slot, Rca, BusWidth);\r
2664 if (EFI_ERROR (Status)) {\r
2665 DEBUG ((EFI_D_ERROR, "SdPeimSetBusMode: SdPeimSwitchBusWidth fails with %r\n", Status));\r
2666 return Status;\r
2667 }\r
2668\r
2669 //\r
6263ae93
FT
2670 // Get the supported bus speed from SWITCH cmd return data group #1.\r
2671 //\r
a00df2e5 2672 ZeroMem (SwitchResp, sizeof (SwitchResp));\r
6263ae93
FT
2673 Status = SdPeimSwitch (Slot, 0xF, 0xF, 0xF, 0xF, FALSE, SwitchResp);\r
2674 if (EFI_ERROR (Status)) {\r
2675 return Status;\r
2676 }\r
2677 //\r
2678 // Calculate supported bus speed/bus width/clock frequency by host and device capability.\r
48555339
FT
2679 //\r
2680 ClockFreq = 0;\r
6263ae93 2681 if (S18a && (Capability.Sdr104 != 0) && ((SwitchResp[13] & BIT3) != 0)) {\r
48555339
FT
2682 ClockFreq = 208;\r
2683 AccessMode = 3;\r
6263ae93 2684 } else if (S18a && (Capability.Sdr50 != 0) && ((SwitchResp[13] & BIT2) != 0)) {\r
48555339
FT
2685 ClockFreq = 100;\r
2686 AccessMode = 2;\r
6263ae93 2687 } else if (S18a && (Capability.Ddr50 != 0) && ((SwitchResp[13] & BIT4) != 0)) {\r
48555339
FT
2688 ClockFreq = 50;\r
2689 AccessMode = 4;\r
6263ae93 2690 } else if ((SwitchResp[13] & BIT1) != 0) {\r
48555339
FT
2691 ClockFreq = 50;\r
2692 AccessMode = 1;\r
6263ae93
FT
2693 } else {\r
2694 ClockFreq = 25;\r
2695 AccessMode = 0;\r
48555339
FT
2696 }\r
2697\r
6263ae93 2698 DEBUG ((EFI_D_INFO, "SdPeimSetBusMode: AccessMode %d ClockFreq %d BusWidth %d\n", AccessMode, ClockFreq, BusWidth));\r
48555339 2699\r
6263ae93 2700 Status = SdPeimSwitch (Slot, AccessMode, 0xF, 0xF, 0xF, TRUE, SwitchResp);\r
48555339
FT
2701 if (EFI_ERROR (Status)) {\r
2702 DEBUG ((EFI_D_ERROR, "SdPeimSetBusMode: SdPeimSwitch fails with %r\n", Status));\r
2703 return Status;\r
2704 }\r
2705\r
6263ae93
FT
2706 if ((SwitchResp[16] & 0xF) != AccessMode) {\r
2707 DEBUG ((EFI_D_ERROR, "SdPeimSetBusMode: SdPeimSwitch to AccessMode %d ClockFreq %d BusWidth %d fails! The Switch response is 0x%1x\n", AccessMode, ClockFreq, BusWidth, SwitchResp[16] & 0xF));\r
2708 return EFI_DEVICE_ERROR;\r
2709 }\r
48555339
FT
2710 //\r
2711 // Set to Hight Speed timing\r
2712 //\r
2713 if (AccessMode == 1) {\r
2714 HostCtrl1 = BIT2;\r
2715 Status = SdPeimHcOrMmio (Slot->SdHcBase + SD_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
2716 if (EFI_ERROR (Status)) {\r
2717 return Status;\r
2718 }\r
2719 }\r
2720\r
2721 HostCtrl2 = (UINT8)~0x7;\r
2722 Status = SdPeimHcAndMmio (Slot->SdHcBase + SD_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2723 if (EFI_ERROR (Status)) {\r
2724 return Status;\r
2725 }\r
2726 HostCtrl2 = AccessMode;\r
2727 Status = SdPeimHcOrMmio (Slot->SdHcBase + SD_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2728 if (EFI_ERROR (Status)) {\r
2729 return Status;\r
2730 }\r
2731\r
2732 Status = SdPeimHcClockSupply (Slot->SdHcBase, ClockFreq * 1000);\r
2733 if (EFI_ERROR (Status)) {\r
2734 DEBUG ((EFI_D_ERROR, "SdPeimSetBusMode: SdPeimHcClockSupply %r\n", Status));\r
2735 return Status;\r
2736 }\r
2737\r
2738 if ((AccessMode == 3) || ((AccessMode == 2) && (Capability.TuningSDR50 != 0))) {\r
2739 Status = SdPeimTuningClock (Slot);\r
2740 if (EFI_ERROR (Status)) {\r
2741 DEBUG ((EFI_D_ERROR, "SdPeimSetBusMode: SdPeimTuningClock fails with %r\n", Status));\r
2742 return Status;\r
2743 }\r
2744 }\r
2745\r
2746 DEBUG ((EFI_D_INFO, "SdPeimSetBusMode: SdPeimSetBusMode %r\n", Status));\r
2747\r
2748 return Status;\r
2749}\r
2750\r
2751/**\r
2752 Execute SD device identification procedure.\r
2753\r
2754 Refer to SD Physical Layer Simplified Spec 4.1 Section 3.6 for details.\r
2755\r
2756 @param[in] Slot The slot number of the SD card to send the command to.\r
2757\r
2758 @retval EFI_SUCCESS There is a SD card.\r
2759 @retval Others There is not a SD card.\r
2760\r
2761**/\r
2762EFI_STATUS\r
2763SdPeimIdentification (\r
2764 IN SD_PEIM_HC_SLOT *Slot\r
2765 )\r
2766{\r
2767 EFI_STATUS Status;\r
2768 UINT32 Ocr;\r
2769 UINT16 Rca;\r
2770 BOOLEAN Xpc;\r
2771 BOOLEAN S18r;\r
2772 UINT64 MaxCurrent;\r
2773 UINT64 Current;\r
2774 UINT16 ControllerVer;\r
2775 UINT8 PowerCtrl;\r
2776 UINT32 PresentState;\r
2777 UINT8 HostCtrl2;\r
2778 SD_HC_SLOT_CAP Capability;\r
ec86d285 2779 UINTN Retry;\r
48555339
FT
2780 //\r
2781 // 1. Send Cmd0 to the device\r
2782 //\r
2783 Status = SdPeimReset (Slot);\r
2784 if (EFI_ERROR (Status)) {\r
2785 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: Executing Cmd0 fails with %r\n", Status));\r
2786 return Status;\r
2787 }\r
2788 //\r
2789 // 2. Send Cmd8 to the device\r
2790 //\r
2791 Status = SdPeimVoltageCheck (Slot, 0x1, 0xFF);\r
2792 if (EFI_ERROR (Status)) {\r
2793 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: Executing Cmd8 fails with %r\n", Status));\r
2794 return Status;\r
2795 }\r
2796 //\r
2797 // 3. Send SDIO Cmd5 to the device to the SDIO device OCR register.\r
2798 //\r
2799 Status = SdioSendOpCond (Slot, 0, FALSE);\r
2800 if (!EFI_ERROR (Status)) {\r
2801 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: Found SDIO device, ignore it as we don't support\n"));\r
2802 return EFI_DEVICE_ERROR;\r
2803 }\r
2804 //\r
2805 // 4. Send Acmd41 with voltage window 0 to the device\r
2806 //\r
2807 Status = SdPeimSendOpCond (Slot, 0, 0, FALSE, FALSE, FALSE, &Ocr);\r
2808 if (EFI_ERROR (Status)) {\r
2809 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: Executing SdPeimSendOpCond fails with %r\n", Status));\r
2810 return EFI_DEVICE_ERROR;\r
2811 }\r
2812\r
2813 Status = SdPeimHcGetCapability (Slot->SdHcBase, &Capability);\r
2814 if (EFI_ERROR (Status)) {\r
2815 return Status;\r
2816 }\r
2817\r
2818 Status = SdPeimHcRwMmio (Slot->SdHcBase + SD_HC_MAX_CURRENT_CAP, TRUE, sizeof (Current), &Current);\r
2819 if (EFI_ERROR (Status)) {\r
2820 return Status;\r
2821 }\r
2822\r
2823 if (Capability.Voltage33 != 0) {\r
2824 //\r
2825 // Support 3.3V\r
2826 //\r
2827 MaxCurrent = ((UINT32)Current & 0xFF) * 4;\r
2828 } else if (Capability.Voltage30 != 0) {\r
2829 //\r
2830 // Support 3.0V\r
2831 //\r
2832 MaxCurrent = (((UINT32)Current >> 8) & 0xFF) * 4;\r
2833 } else if (Capability.Voltage18 != 0) {\r
2834 //\r
2835 // Support 1.8V\r
2836 //\r
2837 MaxCurrent = (((UINT32)Current >> 16) & 0xFF) * 4;\r
2838 } else {\r
2839 ASSERT (FALSE);\r
2840 return EFI_DEVICE_ERROR;\r
2841 }\r
2842\r
2843 if (MaxCurrent >= 150) {\r
2844 Xpc = TRUE;\r
2845 } else {\r
2846 Xpc = FALSE;\r
2847 }\r
2848\r
2849 Status = SdPeimHcRwMmio (Slot->SdHcBase + SD_HC_CTRL_VER, TRUE, sizeof (ControllerVer), &ControllerVer);\r
2850 if (EFI_ERROR (Status)) {\r
2851 return Status;\r
2852 }\r
2853\r
2854 if ((ControllerVer & 0xFF) == 2) {\r
2855 S18r = TRUE;\r
2856 } else if (((ControllerVer & 0xFF) == 0) || ((ControllerVer & 0xFF) == 1)) {\r
2857 S18r = FALSE;\r
2858 } else {\r
2859 ASSERT (FALSE);\r
2860 return EFI_UNSUPPORTED;\r
2861 }\r
2862 //\r
2863 // 5. Repeatly send Acmd41 with supply voltage window to the device.\r
2864 // Note here we only support the cards complied with SD physical\r
2865 // layer simplified spec version 2.0 and version 3.0 and above.\r
2866 //\r
ec86d285
FT
2867 Ocr = 0;\r
2868 Retry = 0;\r
48555339
FT
2869 do {\r
2870 Status = SdPeimSendOpCond (Slot, 0, Ocr, S18r, Xpc, TRUE, &Ocr);\r
2871 if (EFI_ERROR (Status)) {\r
2872 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: SdPeimSendOpCond fails with %r Ocr %x, S18r %x, Xpc %x\n", Status, Ocr, S18r, Xpc));\r
2873 return EFI_DEVICE_ERROR;\r
2874 }\r
ec86d285
FT
2875\r
2876 if (Retry++ == 100) {\r
2877 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: SdPeimSendOpCond fails too many times\n"));\r
2878 return EFI_DEVICE_ERROR;\r
2879 }\r
2880 MicroSecondDelay (10 * 1000);\r
48555339
FT
2881 } while ((Ocr & BIT31) == 0);\r
2882\r
2883 //\r
2884 // 6. If the S18a bit is set and the Host Controller supports 1.8V signaling\r
2885 // (One of support bits is set to 1: SDR50, SDR104 or DDR50 in the\r
2886 // Capabilities register), switch its voltage to 1.8V.\r
2887 //\r
2888 if ((Capability.Sdr50 != 0 ||\r
2889 Capability.Sdr104 != 0 ||\r
2890 Capability.Ddr50 != 0) &&\r
2891 ((Ocr & BIT24) != 0)) {\r
2892 Status = SdPeimVoltageSwitch (Slot);\r
2893 if (EFI_ERROR (Status)) {\r
2894 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: Executing SdPeimVoltageSwitch fails with %r\n", Status));\r
2895 Status = EFI_DEVICE_ERROR;\r
2896 goto Error;\r
2897 } else {\r
2898 Status = SdPeimHcStopClock (Slot->SdHcBase);\r
2899 if (EFI_ERROR (Status)) {\r
2900 Status = EFI_DEVICE_ERROR;\r
2901 goto Error;\r
2902 }\r
2903\r
2904 SdPeimHcRwMmio (Slot->SdHcBase + SD_HC_PRESENT_STATE, TRUE, sizeof (PresentState), &PresentState);\r
2905 if (((PresentState >> 20) & 0xF) != 0) {\r
2906 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: SwitchVoltage fails with PresentState = 0x%x\n", PresentState));\r
2907 Status = EFI_DEVICE_ERROR;\r
2908 goto Error;\r
2909 }\r
2910 HostCtrl2 = BIT3;\r
2911 SdPeimHcOrMmio (Slot->SdHcBase + SD_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2912\r
2913 MicroSecondDelay (5000);\r
2914\r
2915 SdPeimHcRwMmio (Slot->SdHcBase + SD_HC_HOST_CTRL2, TRUE, sizeof (HostCtrl2), &HostCtrl2);\r
2916 if ((HostCtrl2 & BIT3) == 0) {\r
2917 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: SwitchVoltage fails with HostCtrl2 = 0x%x\n", HostCtrl2));\r
2918 Status = EFI_DEVICE_ERROR;\r
2919 goto Error;\r
2920 }\r
2921\r
2922 SdPeimHcInitClockFreq (Slot->SdHcBase);\r
2923\r
2a8b78cf 2924 MicroSecondDelay (1000);\r
48555339
FT
2925\r
2926 SdPeimHcRwMmio (Slot->SdHcBase + SD_HC_PRESENT_STATE, TRUE, sizeof (PresentState), &PresentState);\r
2927 if (((PresentState >> 20) & 0xF) != 0xF) {\r
2928 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: SwitchVoltage fails with PresentState = 0x%x, It should be 0xF\n", PresentState));\r
2929 Status = EFI_DEVICE_ERROR;\r
2930 goto Error;\r
2931 }\r
2932 }\r
2933 DEBUG ((EFI_D_INFO, "SdPeimIdentification: Switch to 1.8v signal voltage success\n"));\r
2934 }\r
2935\r
2936 Status = SdPeimAllSendCid (Slot);\r
2937 if (EFI_ERROR (Status)) {\r
2938 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: Executing SdPeimAllSendCid fails with %r\n", Status));\r
2939 return Status;\r
2940 }\r
2941\r
2942 Status = SdPeimSetRca (Slot, &Rca);\r
2943 if (EFI_ERROR (Status)) {\r
2944 DEBUG ((EFI_D_ERROR, "SdPeimIdentification: Executing SdPeimSetRca fails with %r\n", Status));\r
2945 return Status;\r
2946 }\r
2947 //\r
2948 // Enter Data Tranfer Mode.\r
2949 //\r
2950 DEBUG ((EFI_D_INFO, "Found a SD device at slot [%d]\n", Slot));\r
2951\r
2952 Status = SdPeimSetBusMode (Slot, Rca, ((Ocr & BIT24) != 0));\r
2953\r
2954 return Status;\r
2955\r
2956Error:\r
2957 //\r
2958 // Set SD Bus Power = 0\r
2959 //\r
2960 PowerCtrl = (UINT8)~BIT0;\r
2961 Status = SdPeimHcAndMmio (Slot->SdHcBase + SD_HC_POWER_CTRL, sizeof (PowerCtrl), &PowerCtrl);\r
2962 return EFI_DEVICE_ERROR;\r
2963}\r