]> git.proxmox.com Git - mirror_edk2.git/blame - UefiCpuPkg/Include/Register/Msr/PentiumMsr.h
UefiCpuPkg/Include/Register/Msr: Update reference spec info.
[mirror_edk2.git] / UefiCpuPkg / Include / Register / Msr / PentiumMsr.h
CommitLineData
a1e8e34d
MK
1/** @file\r
2 MSR Definitions for Pentium Processors.\r
3\r
4 Provides defines for Machine Specific Registers(MSR) indexes. Data structures\r
5 are provided for MSRs that contain one or more bit fields. If the MSR value\r
6 returned is a single 32-bit or 64-bit value, then a data structure is not\r
7 provided for that MSR.\r
8\r
ba1a2d11 9 Copyright (c) 2016 - 2018, Intel Corporation. All rights reserved.<BR>\r
a1e8e34d
MK
10 This program and the accompanying materials\r
11 are licensed and made available under the terms and conditions of the BSD License\r
12 which accompanies this distribution. The full text of the license may be found at\r
13 http://opensource.org/licenses/bsd-license.php\r
14\r
15 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
16 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
17\r
18 @par Specification Reference:\r
ba1a2d11
ED
19 Intel(R) 64 and IA-32 Architectures Software Developer's Manual, Volume 4,\r
20 May 2018, Volume 4: Model-Specific-Registers (MSR)\r
a1e8e34d
MK
21\r
22**/\r
23\r
24#ifndef __PENTIUM_MSR_H__\r
25#define __PENTIUM_MSR_H__\r
26\r
27#include <Register/ArchitecturalMsr.h>\r
28\r
f4c982bf
JF
29/**\r
30 Is Pentium Processors?\r
31\r
32 @param DisplayFamily Display Family ID\r
33 @param DisplayModel Display Model ID\r
34\r
35 @retval TRUE Yes, it is.\r
36 @retval FALSE No, it isn't.\r
37**/\r
38#define IS_PENTIUM_PROCESSOR(DisplayFamily, DisplayModel) \\r
39 (DisplayFamily == 0x05 && \\r
40 ( \\r
41 DisplayModel == 0x01 || \\r
42 DisplayModel == 0x02 || \\r
43 DisplayModel == 0x04 \\r
44 ) \\r
45 )\r
46\r
a1e8e34d
MK
47/**\r
48 See Section 15.10.2, "Pentium Processor Machine-Check Exception Handling.".\r
49\r
50 @param ECX MSR_PENTIUM_P5_MC_ADDR (0x00000000)\r
51 @param EAX Lower 32-bits of MSR value.\r
52 @param EDX Upper 32-bits of MSR value.\r
53\r
54 <b>Example usage</b>\r
55 @code\r
56 UINT64 Msr;\r
57\r
58 Msr = AsmReadMsr64 (MSR_PENTIUM_P5_MC_ADDR);\r
59 AsmWriteMsr64 (MSR_PENTIUM_P5_MC_ADDR, Msr);\r
60 @endcode\r
634429c0 61 @note MSR_PENTIUM_P5_MC_ADDR is defined as P5_MC_ADDR in SDM.\r
a1e8e34d
MK
62**/\r
63#define MSR_PENTIUM_P5_MC_ADDR 0x00000000\r
64\r
65\r
66/**\r
67 See Section 15.10.2, "Pentium Processor Machine-Check Exception Handling.".\r
68\r
69 @param ECX MSR_PENTIUM_P5_MC_TYPE (0x00000001)\r
70 @param EAX Lower 32-bits of MSR value.\r
71 @param EDX Upper 32-bits of MSR value.\r
72\r
73 <b>Example usage</b>\r
74 @code\r
75 UINT64 Msr;\r
76\r
77 Msr = AsmReadMsr64 (MSR_PENTIUM_P5_MC_TYPE);\r
78 AsmWriteMsr64 (MSR_PENTIUM_P5_MC_TYPE, Msr);\r
79 @endcode\r
634429c0 80 @note MSR_PENTIUM_P5_MC_TYPE is defined as P5_MC_TYPE in SDM.\r
a1e8e34d
MK
81**/\r
82#define MSR_PENTIUM_P5_MC_TYPE 0x00000001\r
83\r
84\r
85/**\r
ba1a2d11 86 See Section 17.17, "Time-Stamp Counter.".\r
a1e8e34d
MK
87\r
88 @param ECX MSR_PENTIUM_TSC (0x00000010)\r
89 @param EAX Lower 32-bits of MSR value.\r
90 @param EDX Upper 32-bits of MSR value.\r
91\r
92 <b>Example usage</b>\r
93 @code\r
94 UINT64 Msr;\r
95\r
96 Msr = AsmReadMsr64 (MSR_PENTIUM_TSC);\r
97 AsmWriteMsr64 (MSR_PENTIUM_TSC, Msr);\r
98 @endcode\r
634429c0 99 @note MSR_PENTIUM_TSC is defined as TSC in SDM.\r
a1e8e34d
MK
100**/\r
101#define MSR_PENTIUM_TSC 0x00000010\r
102\r
103\r
104/**\r
ba1a2d11 105 See Section 18.6.9.1, "Control and Event Select Register (CESR).".\r
a1e8e34d
MK
106\r
107 @param ECX MSR_PENTIUM_CESR (0x00000011)\r
108 @param EAX Lower 32-bits of MSR value.\r
109 @param EDX Upper 32-bits of MSR value.\r
110\r
111 <b>Example usage</b>\r
112 @code\r
113 UINT64 Msr;\r
114\r
115 Msr = AsmReadMsr64 (MSR_PENTIUM_CESR);\r
116 AsmWriteMsr64 (MSR_PENTIUM_CESR, Msr);\r
117 @endcode\r
634429c0 118 @note MSR_PENTIUM_CESR is defined as CESR in SDM.\r
a1e8e34d
MK
119**/\r
120#define MSR_PENTIUM_CESR 0x00000011\r
121\r
122\r
123/**\r
ba1a2d11 124 Section 18.6.9.3, "Events Counted.".\r
a1e8e34d
MK
125\r
126 @param ECX MSR_PENTIUM_CTRn\r
127 @param EAX Lower 32-bits of MSR value.\r
128 @param EDX Upper 32-bits of MSR value.\r
129\r
130 <b>Example usage</b>\r
131 @code\r
132 UINT64 Msr;\r
133\r
134 Msr = AsmReadMsr64 (MSR_PENTIUM_CTR0);\r
135 AsmWriteMsr64 (MSR_PENTIUM_CTR0, Msr);\r
136 @endcode\r
634429c0
JF
137 @note MSR_PENTIUM_CTR0 is defined as CTR0 in SDM.\r
138 MSR_PENTIUM_CTR1 is defined as CTR1 in SDM.\r
a1e8e34d
MK
139 @{\r
140**/\r
141#define MSR_PENTIUM_CTR0 0x00000012\r
142#define MSR_PENTIUM_CTR1 0x00000013\r
143/// @}\r
144\r
145#endif\r