]> git.proxmox.com Git - mirror_ubuntu-disco-kernel.git/blame - arch/arm/Kconfig
UBUNTU: Ubuntu-5.0.0-29.31
[mirror_ubuntu-disco-kernel.git] / arch / arm / Kconfig
CommitLineData
b2441318 1# SPDX-License-Identifier: GPL-2.0
1da177e4
LT
2config ARM
3 bool
4 default y
1d8f51d4 5 select ARCH_CLOCKSOURCE_DATA
ec80eb46 6 select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC
c7780ab5 7 select ARCH_HAS_DEBUG_VIRTUAL if MMU
21266be9 8 select ARCH_HAS_DEVMEM_IS_ALLOWED
2b68f6ca 9 select ARCH_HAS_ELF_RANDOMIZE
ee333554 10 select ARCH_HAS_FORTIFY_SOURCE
75851720 11 select ARCH_HAS_KCOV
e69244d2 12 select ARCH_HAS_MEMBARRIER_SYNC_CORE
3010a5ea 13 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
ea8c64ac 14 select ARCH_HAS_PHYS_TO_DMA
75851720 15 select ARCH_HAS_SET_MEMORY
ad21fc4f
LA
16 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
17 select ARCH_HAS_STRICT_MODULE_RWX if MMU
3d06770e 18 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 19 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 20 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 21 select ARCH_MIGHT_HAVE_PC_PARPORT
7c703e54 22 select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
ad21fc4f
LA
23 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
24 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
4badad35 25 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 26 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 27 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 28 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 29 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 30 select CLONE_BACKWARDS
f00790aa 31 select CPU_PM if SUSPEND || CPU_IDLE
dce5c9e3 32 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
f0edfea8 33 select DMA_REMAP if MMU
b01aec9b
BP
34 select EDAC_SUPPORT
35 select EDAC_ATOMIC_SCRUB
36d0fd21 36 select GENERIC_ALLOCATOR
2ef7a295 37 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
f00790aa 38 select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
b1b3f49c 39 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
ea2d9a96 40 select GENERIC_CPU_AUTOPROBE
2937367b 41 select GENERIC_EARLY_IOREMAP
171b3f0d 42 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
43 select GENERIC_IRQ_PROBE
44 select GENERIC_IRQ_SHOW
7c07005e 45 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 46 select GENERIC_PCI_IOMAP
38ff87f7 47 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
48 select GENERIC_SMP_IDLE_THREAD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
a71b092a 51 select HANDLE_DOMAIN_IRQ
b1b3f49c 52 select HARDIRQS_SW_RESEND
f00790aa 53 select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
0b7857db 54 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
437682ee
AB
55 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
56 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
e0c25d95 57 select HAVE_ARCH_MMAP_RND_BITS if MMU
f00790aa 58 select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
08626a60 59 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
0693bf68 60 select HAVE_ARCH_TRACEHOOK
b329f95d 61 select HAVE_ARM_SMCCC if CPU_V7
39c13c20 62 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
171b3f0d 63 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
64 select HAVE_C_RECORDMCOUNT
65 select HAVE_DEBUG_KMEMLEAK
b1b3f49c 66 select HAVE_DMA_CONTIGUOUS if MMU
f00790aa 67 select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
620176f3 68 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
dce5c9e3 69 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
5f56a5df 70 select HAVE_EXIT_THREAD
f00790aa 71 select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
9bbeb5e2 72 select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
f00790aa 73 select HAVE_FUNCTION_TRACER if !XIP_KERNEL
6b90bd4b 74 select HAVE_GCC_PLUGINS
1fe53268 75 select HAVE_GENERIC_DMA_COHERENT
f00790aa 76 select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
b1b3f49c 77 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 78 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 79 select HAVE_KERNEL_GZIP
f9b493ac 80 select HAVE_KERNEL_LZ4
6e8699f7 81 select HAVE_KERNEL_LZMA
b1b3f49c 82 select HAVE_KERNEL_LZO
a7f464f3 83 select HAVE_KERNEL_XZ
cb1293e2 84 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
f00790aa 85 select HAVE_KRETPROBES if HAVE_KPROBES
7d485f64 86 select HAVE_MOD_ARCH_SPECIFIC
42a0bb3f 87 select HAVE_NMI
f00790aa 88 select HAVE_OPROFILE if HAVE_PERF_EVENTS
0dc016db 89 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 90 select HAVE_PERF_EVENTS
49863894
WD
91 select HAVE_PERF_REGS
92 select HAVE_PERF_USER_STACK_DUMP
f00790aa 93 select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE
e513f8bf 94 select HAVE_REGS_AND_STACK_ACCESS_API
9800b9dc 95 select HAVE_RSEQ
d148eac0 96 select HAVE_STACKPROTECTOR
b1b3f49c 97 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 98 select HAVE_UID16
31c1fc81 99 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 100 select IRQ_FORCED_THREADING
171b3f0d 101 select MODULES_USE_ELF_REL
f616ab59 102 select NEED_DMA_MAP_STATE
aa7d5f18
AB
103 select OF_EARLY_FLATTREE if OF
104 select OF_RESERVED_MEM if OF
171b3f0d
RK
105 select OLD_SIGACTION
106 select OLD_SIGSUSPEND3
20f1b79d 107 select PCI_SYSCALL if PCI
b1b3f49c 108 select PERF_USE_VMALLOC
b26d07a0 109 select REFCOUNT_FULL
b1b3f49c
RK
110 select RTC_LIB
111 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
112 # Above selects are sorted alphabetically; please add new ones
113 # according to that. Thanks.
1da177e4
LT
114 help
115 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 116 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 117 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 118 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
119 Europe. There is an ARM Linux project with a web page at
120 <http://www.arm.linux.org.uk/>.
121
74facffe
RK
122config ARM_HAS_SG_CHAIN
123 bool
124
4ce63fcd 125config ARM_DMA_USE_IOMMU
4ce63fcd 126 bool
b1b3f49c
RK
127 select ARM_HAS_SG_CHAIN
128 select NEED_SG_DMA_LENGTH
4ce63fcd 129
60460abf
SWK
130if ARM_DMA_USE_IOMMU
131
132config ARM_DMA_IOMMU_ALIGNMENT
133 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
134 range 4 9
135 default 8
136 help
137 DMA mapping framework by default aligns all buffers to the smallest
138 PAGE_SIZE order which is greater than or equal to the requested buffer
139 size. This works well for buffers up to a few hundreds kilobytes, but
140 for larger buffers it just a waste of address space. Drivers which has
141 relatively small addressing window (like 64Mib) might run out of
142 virtual space with just a few allocations.
143
144 With this parameter you can specify the maximum PAGE_SIZE order for
145 DMA IOMMU buffers. Larger buffers will be aligned only to this
146 specified order. The order is expressed as a power of two multiplied
147 by the PAGE_SIZE.
148
149endif
150
75e7153a
RB
151config SYS_SUPPORTS_APM_EMULATION
152 bool
153
bc581770
LW
154config HAVE_TCM
155 bool
156 select GENERIC_ALLOCATOR
157
e119bfff
RK
158config HAVE_PROC_CPU
159 bool
160
ce816fa8 161config NO_IOPORT_MAP
5ea81769 162 bool
5ea81769 163
1da177e4
LT
164config SBUS
165 bool
166
f16fb1ec
RK
167config STACKTRACE_SUPPORT
168 bool
169 default y
170
171config LOCKDEP_SUPPORT
172 bool
173 default y
174
7ad1bcb2
RK
175config TRACE_IRQFLAGS_SUPPORT
176 bool
cb1293e2 177 default !CPU_V7M
7ad1bcb2 178
1da177e4
LT
179config RWSEM_XCHGADD_ALGORITHM
180 bool
8a87411b 181 default y
1da177e4 182
f0d1b0b3
DH
183config ARCH_HAS_ILOG2_U32
184 bool
f0d1b0b3
DH
185
186config ARCH_HAS_ILOG2_U64
187 bool
f0d1b0b3 188
4a1b5733
EV
189config ARCH_HAS_BANDGAP
190 bool
191
a5f4c561
SA
192config FIX_EARLYCON_MEM
193 def_bool y if MMU
194
b89c3b16
AM
195config GENERIC_HWEIGHT
196 bool
197 default y
198
1da177e4
LT
199config GENERIC_CALIBRATE_DELAY
200 bool
201 default y
202
a08b6b79
AV
203config ARCH_MAY_HAVE_PC_FDC
204 bool
205
5ac6da66
CL
206config ZONE_DMA
207 bool
5ac6da66 208
c7edc9e3
DL
209config ARCH_SUPPORTS_UPROBES
210 def_bool y
211
58af4a24
RH
212config ARCH_HAS_DMA_SET_COHERENT_MASK
213 bool
214
1da177e4
LT
215config GENERIC_ISA_DMA
216 bool
217
1da177e4
LT
218config FIQ
219 bool
220
13a5045d
RH
221config NEED_RET_TO_USER
222 bool
223
034d2f5a
AV
224config ARCH_MTD_XIP
225 bool
226
dc21af99 227config ARM_PATCH_PHYS_VIRT
c1becedc
RK
228 bool "Patch physical to virtual translations at runtime" if EMBEDDED
229 default y
b511d75d 230 depends on !XIP_KERNEL && MMU
dc21af99 231 help
111e9a5c
RK
232 Patch phys-to-virt and virt-to-phys translation functions at
233 boot and module load time according to the position of the
234 kernel in system memory.
dc21af99 235
111e9a5c 236 This can only be used with non-XIP MMU kernels where the base
daece596 237 of physical memory is at a 16MB boundary.
dc21af99 238
c1becedc
RK
239 Only disable this option if you know that you do not require
240 this feature (eg, building a kernel for a single machine) and
241 you need to shrink the kernel to the minimal size.
dc21af99 242
c334bc15
RH
243config NEED_MACH_IO_H
244 bool
245 help
246 Select this when mach/io.h is required to provide special
247 definitions for this platform. The need for mach/io.h should
248 be avoided when possible.
249
0cdc8b92 250config NEED_MACH_MEMORY_H
1b9f95f8
NP
251 bool
252 help
0cdc8b92
NP
253 Select this when mach/memory.h is required to provide special
254 definitions for this platform. The need for mach/memory.h should
255 be avoided when possible.
dc21af99 256
1b9f95f8 257config PHYS_OFFSET
974c0724 258 hex "Physical address of main memory" if MMU
c6f54a9b 259 depends on !ARM_PATCH_PHYS_VIRT
974c0724 260 default DRAM_BASE if !MMU
c6f54a9b 261 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
262 ARCH_FOOTBRIDGE || \
263 ARCH_INTEGRATOR || \
264 ARCH_IOP13XX || \
265 ARCH_KS8695 || \
8f2c0062 266 ARCH_REALVIEW
c6f54a9b
UKK
267 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
268 default 0x20000000 if ARCH_S5PV210
b8824c9a 269 default 0xc0000000 if ARCH_SA1100
111e9a5c 270 help
1b9f95f8
NP
271 Please provide the physical address corresponding to the
272 location of main memory in your system.
cada3c08 273
87e040b6
SG
274config GENERIC_BUG
275 def_bool y
276 depends on BUG
277
1bcad26e
KS
278config PGTABLE_LEVELS
279 int
280 default 3 if ARM_LPAE
281 default 2
282
1da177e4
LT
283menu "System Type"
284
3c427975
HC
285config MMU
286 bool "MMU-based Paged Memory Management Support"
287 default y
288 help
289 Select if you want MMU-based virtualised addressing space
290 support by paged memory management. If unsure, say 'Y'.
291
e0c25d95
DC
292config ARCH_MMAP_RND_BITS_MIN
293 default 8
294
295config ARCH_MMAP_RND_BITS_MAX
296 default 14 if PAGE_OFFSET=0x40000000
297 default 15 if PAGE_OFFSET=0x80000000
298 default 16
299
ccf50e23
RK
300#
301# The "ARM system type" choice list is ordered alphabetically by option
302# text. Please add new entries in the option alphabetic order.
303#
1da177e4
LT
304choice
305 prompt "ARM system type"
70722803 306 default ARM_SINGLE_ARMV7M if !MMU
1420b22b 307 default ARCH_MULTIPLATFORM if MMU
1da177e4 308
387798b3
RH
309config ARCH_MULTIPLATFORM
310 bool "Allow multiple platforms to be selected"
b1b3f49c 311 depends on MMU
42dc836d 312 select ARM_HAS_SG_CHAIN
387798b3
RH
313 select ARM_PATCH_PHYS_VIRT
314 select AUTO_ZRELADDR
bb0eb050 315 select TIMER_OF
66314223 316 select COMMON_CLK
ddb902cc 317 select GENERIC_CLOCKEVENTS
4c301f9b 318 select GENERIC_IRQ_MULTI_HANDLER
eb01d42a 319 select HAVE_PCI
2eac9c2d 320 select PCI_DOMAINS_GENERIC if PCI
66314223
DN
321 select SPARSE_IRQ
322 select USE_OF
66314223 323
9c77bc43
SA
324config ARM_SINGLE_ARMV7M
325 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
326 depends on !MMU
9c77bc43 327 select ARM_NVIC
499f1640 328 select AUTO_ZRELADDR
bb0eb050 329 select TIMER_OF
9c77bc43
SA
330 select COMMON_CLK
331 select CPU_V7M
332 select GENERIC_CLOCKEVENTS
333 select NO_IOPORT_MAP
334 select SPARSE_IRQ
335 select USE_OF
336
1da177e4
LT
337config ARCH_EBSA110
338 bool "EBSA-110"
b1b3f49c 339 select ARCH_USES_GETTIMEOFFSET
c750815e 340 select CPU_SA110
f7e68bbf 341 select ISA
c334bc15 342 select NEED_MACH_IO_H
0cdc8b92 343 select NEED_MACH_MEMORY_H
ce816fa8 344 select NO_IOPORT_MAP
1da177e4
LT
345 help
346 This is an evaluation board for the StrongARM processor available
f6c8965a 347 from Digital. It has limited hardware on-board, including an
1da177e4
LT
348 Ethernet interface, two PCMCIA sockets, two serial ports and a
349 parallel port.
350
e7736d47
LB
351config ARCH_EP93XX
352 bool "EP93xx-based"
80320927 353 select ARCH_SPARSEMEM_ENABLE
e7736d47 354 select ARM_AMBA
cd5bad41 355 imply ARM_PATCH_PHYS_VIRT
e7736d47 356 select ARM_VIC
b8824c9a 357 select AUTO_ZRELADDR
6d803ba7 358 select CLKDEV_LOOKUP
000bc178 359 select CLKSRC_MMIO
b1b3f49c 360 select CPU_ARM920T
000bc178 361 select GENERIC_CLOCKEVENTS
5c34a4e8 362 select GPIOLIB
e7736d47
LB
363 help
364 This enables support for the Cirrus EP93xx series of CPUs.
365
1da177e4
LT
366config ARCH_FOOTBRIDGE
367 bool "FootBridge"
c750815e 368 select CPU_SA110
1da177e4 369 select FOOTBRIDGE
4e8d7637 370 select GENERIC_CLOCKEVENTS
d0ee9f40 371 select HAVE_IDE
8ef6e620 372 select NEED_MACH_IO_H if !MMU
0cdc8b92 373 select NEED_MACH_MEMORY_H
f999b8bd
MM
374 help
375 Support for systems based on the DC21285 companion chip
376 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 377
4af6fee1
DS
378config ARCH_NETX
379 bool "Hilscher NetX based"
b1b3f49c 380 select ARM_VIC
234b6ced 381 select CLKSRC_MMIO
c750815e 382 select CPU_ARM926T
2fcfe6b8 383 select GENERIC_CLOCKEVENTS
f999b8bd 384 help
4af6fee1
DS
385 This enables support for systems based on the Hilscher NetX Soc
386
3b938be6
RK
387config ARCH_IOP13XX
388 bool "IOP13xx-based"
389 depends on MMU
b1b3f49c 390 select CPU_XSC3
0cdc8b92 391 select NEED_MACH_MEMORY_H
13a5045d 392 select NEED_RET_TO_USER
eb01d42a 393 select FORCE_PCI
b1b3f49c
RK
394 select PLAT_IOP
395 select VMSPLIT_1G
37ebbcff 396 select SPARSE_IRQ
3b938be6
RK
397 help
398 Support for Intel's IOP13XX (XScale) family of processors.
399
3f7e5815
LB
400config ARCH_IOP32X
401 bool "IOP32x-based"
a4f7e763 402 depends on MMU
c750815e 403 select CPU_XSCALE
e9004f50 404 select GPIO_IOP
5c34a4e8 405 select GPIOLIB
13a5045d 406 select NEED_RET_TO_USER
eb01d42a 407 select FORCE_PCI
b1b3f49c 408 select PLAT_IOP
f999b8bd 409 help
3f7e5815
LB
410 Support for Intel's 80219 and IOP32X (XScale) family of
411 processors.
412
413config ARCH_IOP33X
414 bool "IOP33x-based"
415 depends on MMU
c750815e 416 select CPU_XSCALE
e9004f50 417 select GPIO_IOP
5c34a4e8 418 select GPIOLIB
13a5045d 419 select NEED_RET_TO_USER
eb01d42a 420 select FORCE_PCI
b1b3f49c 421 select PLAT_IOP
3f7e5815
LB
422 help
423 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 424
3b938be6
RK
425config ARCH_IXP4XX
426 bool "IXP4xx-based"
a4f7e763 427 depends on MMU
58af4a24 428 select ARCH_HAS_DMA_SET_COHERENT_MASK
51aaf81f 429 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 430 select CLKSRC_MMIO
c750815e 431 select CPU_XSCALE
b1b3f49c 432 select DMABOUNCE if PCI
3b938be6 433 select GENERIC_CLOCKEVENTS
5c34a4e8 434 select GPIOLIB
eb01d42a 435 select HAVE_PCI
c334bc15 436 select NEED_MACH_IO_H
9296d94d 437 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 438 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 439 help
3b938be6 440 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 441
edabd38e
SB
442config ARCH_DOVE
443 bool "Marvell Dove"
756b2531 444 select CPU_PJ4
edabd38e 445 select GENERIC_CLOCKEVENTS
4c301f9b 446 select GENERIC_IRQ_MULTI_HANDLER
5c34a4e8 447 select GPIOLIB
eb01d42a 448 select HAVE_PCI
171b3f0d 449 select MVEBU_MBUS
9139acd1
SH
450 select PINCTRL
451 select PINCTRL_DOVE
abcda1dc 452 select PLAT_ORION_LEGACY
0bd86961 453 select SPARSE_IRQ
c5d431e8 454 select PM_GENERIC_DOMAINS if PM
788c9700 455 help
edabd38e 456 Support for the Marvell Dove SoC 88AP510
788c9700
RK
457
458config ARCH_KS8695
459 bool "Micrel/Kendin KS8695"
c7e783d6 460 select CLKSRC_MMIO
b1b3f49c 461 select CPU_ARM922T
c7e783d6 462 select GENERIC_CLOCKEVENTS
5c34a4e8 463 select GPIOLIB
b1b3f49c 464 select NEED_MACH_MEMORY_H
788c9700
RK
465 help
466 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
467 System-on-Chip devices.
468
788c9700
RK
469config ARCH_W90X900
470 bool "Nuvoton W90X900 CPU"
6d803ba7 471 select CLKDEV_LOOKUP
6fa5d5f7 472 select CLKSRC_MMIO
b1b3f49c 473 select CPU_ARM926T
58b5369e 474 select GENERIC_CLOCKEVENTS
5c34a4e8 475 select GPIOLIB
788c9700 476 help
a8bc4ead 477 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
478 At present, the w90x900 has been renamed nuc900, regarding
479 the ARM series product line, you can login the following
480 link address to know more.
481
482 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
483 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 484
93e22567
RK
485config ARCH_LPC32XX
486 bool "NXP LPC32XX"
93e22567
RK
487 select ARM_AMBA
488 select CLKDEV_LOOKUP
c227f127
VZ
489 select CLKSRC_LPC32XX
490 select COMMON_CLK
93e22567
RK
491 select CPU_ARM926T
492 select GENERIC_CLOCKEVENTS
4c301f9b 493 select GENERIC_IRQ_MULTI_HANDLER
5c34a4e8 494 select GPIOLIB
8cb17b5e 495 select SPARSE_IRQ
93e22567
RK
496 select USE_OF
497 help
498 Support for the NXP LPC32XX family of processors
499
1da177e4 500config ARCH_PXA
2c8086a5 501 bool "PXA2xx/PXA3xx-based"
a4f7e763 502 depends on MMU
b1b3f49c 503 select ARCH_MTD_XIP
b1b3f49c
RK
504 select ARM_CPU_SUSPEND if PM
505 select AUTO_ZRELADDR
a1c0a6ad 506 select COMMON_CLK
6d803ba7 507 select CLKDEV_LOOKUP
389d9b58 508 select CLKSRC_PXA
234b6ced 509 select CLKSRC_MMIO
bb0eb050 510 select TIMER_OF
2f202861 511 select CPU_XSCALE if !CPU_XSC3
981d0f39 512 select GENERIC_CLOCKEVENTS
4c301f9b 513 select GENERIC_IRQ_MULTI_HANDLER
157d2644 514 select GPIO_PXA
5c34a4e8 515 select GPIOLIB
d0ee9f40 516 select HAVE_IDE
d6cf30ca 517 select IRQ_DOMAIN
b1b3f49c
RK
518 select PLAT_PXA
519 select SPARSE_IRQ
f999b8bd 520 help
2c8086a5 521 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
522
523config ARCH_RPC
524 bool "RiscPC"
868e87cc 525 depends on MMU
1da177e4 526 select ARCH_ACORN
a08b6b79 527 select ARCH_MAY_HAVE_PC_FDC
07f841b7 528 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 529 select ARCH_USES_GETTIMEOFFSET
fa04e209 530 select CPU_SA110
b1b3f49c 531 select FIQ
d0ee9f40 532 select HAVE_IDE
b1b3f49c
RK
533 select HAVE_PATA_PLATFORM
534 select ISA_DMA_API
c334bc15 535 select NEED_MACH_IO_H
0cdc8b92 536 select NEED_MACH_MEMORY_H
ce816fa8 537 select NO_IOPORT_MAP
1da177e4
LT
538 help
539 On the Acorn Risc-PC, Linux can support the internal IDE disk and
540 CD-ROM interface, serial and parallel port, and the floppy drive.
541
542config ARCH_SA1100
543 bool "SA1100-based"
b1b3f49c 544 select ARCH_MTD_XIP
b1b3f49c
RK
545 select ARCH_SPARSEMEM_ENABLE
546 select CLKDEV_LOOKUP
547 select CLKSRC_MMIO
389d9b58 548 select CLKSRC_PXA
bb0eb050 549 select TIMER_OF if OF
1937f5b9 550 select CPU_FREQ
b1b3f49c 551 select CPU_SA1100
3e238be2 552 select GENERIC_CLOCKEVENTS
4c301f9b 553 select GENERIC_IRQ_MULTI_HANDLER
5c34a4e8 554 select GPIOLIB
d0ee9f40 555 select HAVE_IDE
1eca42b4 556 select IRQ_DOMAIN
b1b3f49c 557 select ISA
0cdc8b92 558 select NEED_MACH_MEMORY_H
375dec92 559 select SPARSE_IRQ
f999b8bd
MM
560 help
561 Support for StrongARM 11x0 based boards.
1da177e4 562
b130d5c2
KK
563config ARCH_S3C24XX
564 bool "Samsung S3C24XX SoCs"
335cce74 565 select ATAGS
b1b3f49c 566 select CLKDEV_LOOKUP
4280506a 567 select CLKSRC_SAMSUNG_PWM
7f78b6eb 568 select GENERIC_CLOCKEVENTS
880cf071 569 select GPIO_SAMSUNG
5c34a4e8 570 select GPIOLIB
4c301f9b 571 select GENERIC_IRQ_MULTI_HANDLER
20676c15 572 select HAVE_S3C2410_I2C if I2C
b130d5c2 573 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 574 select HAVE_S3C_RTC if RTC_CLASS
c334bc15 575 select NEED_MACH_IO_H
cd8dc7ae 576 select SAMSUNG_ATAGS
ea04d6b4 577 select USE_OF
1da177e4 578 help
b130d5c2
KK
579 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
580 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
581 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
582 Samsung SMDK2410 development board (and derivatives).
63b1f51b 583
7c6337e2
KH
584config ARCH_DAVINCI
585 bool "TI DaVinci"
b1b3f49c 586 select ARCH_HAS_HOLES_MEMORYMODEL
27823278 587 select COMMON_CLK
ce32c5c5 588 select CPU_ARM926T
20e9969b 589 select GENERIC_ALLOCATOR
b1b3f49c 590 select GENERIC_CLOCKEVENTS
dc7ad3b3 591 select GENERIC_IRQ_CHIP
5c34a4e8 592 select GPIOLIB
b1b3f49c 593 select HAVE_IDE
27823278
DL
594 select PM_GENERIC_DOMAINS if PM
595 select PM_GENERIC_DOMAINS_OF if PM && OF
2a55791a 596 select REGMAP_MMIO
27823278 597 select RESET_CONTROLLER
689e331f 598 select USE_OF
b1b3f49c 599 select ZONE_DMA
7c6337e2
KH
600 help
601 Support for TI's DaVinci platform.
602
a0694861
TL
603config ARCH_OMAP1
604 bool "TI OMAP1"
00a36698 605 depends on MMU
9af915da 606 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 607 select ARCH_OMAP
b1b3f49c 608 select CLKDEV_LOOKUP
d6e15d78 609 select CLKSRC_MMIO
b1b3f49c 610 select GENERIC_CLOCKEVENTS
a0694861 611 select GENERIC_IRQ_CHIP
4c301f9b 612 select GENERIC_IRQ_MULTI_HANDLER
5c34a4e8 613 select GPIOLIB
a0694861
TL
614 select HAVE_IDE
615 select IRQ_DOMAIN
616 select NEED_MACH_IO_H if PCCARD
617 select NEED_MACH_MEMORY_H
685e2d08 618 select SPARSE_IRQ
21f47fbc 619 help
a0694861 620 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 621
1da177e4
LT
622endchoice
623
387798b3
RH
624menu "Multiple platform selection"
625 depends on ARCH_MULTIPLATFORM
626
627comment "CPU Core family selection"
628
f8afae40
AB
629config ARCH_MULTI_V4
630 bool "ARMv4 based platforms (FA526)"
631 depends on !ARCH_MULTI_V6_V7
632 select ARCH_MULTI_V4_V5
633 select CPU_FA526
634
387798b3
RH
635config ARCH_MULTI_V4T
636 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 637 depends on !ARCH_MULTI_V6_V7
b1b3f49c 638 select ARCH_MULTI_V4_V5
24e860fb
AB
639 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
640 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
641 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
642
643config ARCH_MULTI_V5
644 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 645 depends on !ARCH_MULTI_V6_V7
b1b3f49c 646 select ARCH_MULTI_V4_V5
12567bbd 647 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
648 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
649 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
650
651config ARCH_MULTI_V4_V5
652 bool
653
654config ARCH_MULTI_V6
8dda05cc 655 bool "ARMv6 based platforms (ARM11)"
387798b3 656 select ARCH_MULTI_V6_V7
42f4754a 657 select CPU_V6K
387798b3
RH
658
659config ARCH_MULTI_V7
8dda05cc 660 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
661 default y
662 select ARCH_MULTI_V6_V7
b1b3f49c 663 select CPU_V7
90bc8ac7 664 select HAVE_SMP
387798b3
RH
665
666config ARCH_MULTI_V6_V7
667 bool
9352b05b 668 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
669
670config ARCH_MULTI_CPU_AUTO
671 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
672 select ARCH_MULTI_V5
673
674endmenu
675
05e2a3de 676config ARCH_VIRT
e3246542
MY
677 bool "Dummy Virtual Machine"
678 depends on ARCH_MULTI_V7
4b8b5f25 679 select ARM_AMBA
05e2a3de 680 select ARM_GIC
3ee80364 681 select ARM_GIC_V2M if PCI
0b28f1db 682 select ARM_GIC_V3
bb29cecb 683 select ARM_GIC_V3_ITS if PCI
05e2a3de 684 select ARM_PSCI
4b8b5f25 685 select HAVE_ARM_ARCH_TIMER
8e2649d0 686 select ARCH_SUPPORTS_BIG_ENDIAN
05e2a3de 687
ccf50e23
RK
688#
689# This is sorted alphabetically by mach-* pathname. However, plat-*
690# Kconfigs may be included either alphabetically (according to the
691# plat- suffix) or along side the corresponding mach-* source.
692#
6bb8536c
AF
693source "arch/arm/mach-actions/Kconfig"
694
445d9b30
TZ
695source "arch/arm/mach-alpine/Kconfig"
696
590b460c
LP
697source "arch/arm/mach-artpec/Kconfig"
698
d9bfc86d
OR
699source "arch/arm/mach-asm9260/Kconfig"
700
a66c51f9
AB
701source "arch/arm/mach-aspeed/Kconfig"
702
95b8f20f
RK
703source "arch/arm/mach-at91/Kconfig"
704
1d22924e
AB
705source "arch/arm/mach-axxia/Kconfig"
706
8ac49e04
CD
707source "arch/arm/mach-bcm/Kconfig"
708
1c37fa10
SH
709source "arch/arm/mach-berlin/Kconfig"
710
1da177e4
LT
711source "arch/arm/mach-clps711x/Kconfig"
712
d94f944e
AV
713source "arch/arm/mach-cns3xxx/Kconfig"
714
95b8f20f
RK
715source "arch/arm/mach-davinci/Kconfig"
716
df8d742e
BS
717source "arch/arm/mach-digicolor/Kconfig"
718
95b8f20f
RK
719source "arch/arm/mach-dove/Kconfig"
720
e7736d47
LB
721source "arch/arm/mach-ep93xx/Kconfig"
722
a66c51f9
AB
723source "arch/arm/mach-exynos/Kconfig"
724source "arch/arm/plat-samsung/Kconfig"
725
1da177e4
LT
726source "arch/arm/mach-footbridge/Kconfig"
727
59d3a193
PZ
728source "arch/arm/mach-gemini/Kconfig"
729
387798b3
RH
730source "arch/arm/mach-highbank/Kconfig"
731
389ee0c2
HZ
732source "arch/arm/mach-hisi/Kconfig"
733
a66c51f9
AB
734source "arch/arm/mach-imx/Kconfig"
735
1da177e4
LT
736source "arch/arm/mach-integrator/Kconfig"
737
a66c51f9
AB
738source "arch/arm/mach-iop13xx/Kconfig"
739
3f7e5815
LB
740source "arch/arm/mach-iop32x/Kconfig"
741
742source "arch/arm/mach-iop33x/Kconfig"
1da177e4
LT
743
744source "arch/arm/mach-ixp4xx/Kconfig"
745
828989ad
SS
746source "arch/arm/mach-keystone/Kconfig"
747
95b8f20f
RK
748source "arch/arm/mach-ks8695/Kconfig"
749
a66c51f9
AB
750source "arch/arm/mach-mediatek/Kconfig"
751
3b8f5030
CC
752source "arch/arm/mach-meson/Kconfig"
753
a66c51f9 754source "arch/arm/mach-mmp/Kconfig"
17723fd3 755
a66c51f9 756source "arch/arm/mach-moxart/Kconfig"
8c2ed9bc 757
794d15b2
SS
758source "arch/arm/mach-mv78xx0/Kconfig"
759
a66c51f9 760source "arch/arm/mach-mvebu/Kconfig"
f682a218 761
1d3f33d5
SG
762source "arch/arm/mach-mxs/Kconfig"
763
95b8f20f 764source "arch/arm/mach-netx/Kconfig"
49cbe786 765
95b8f20f 766source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 767
7bffa14c
BH
768source "arch/arm/mach-npcm/Kconfig"
769
9851ca57
DT
770source "arch/arm/mach-nspire/Kconfig"
771
d48af15e
TL
772source "arch/arm/plat-omap/Kconfig"
773
774source "arch/arm/mach-omap1/Kconfig"
1da177e4 775
1dbae815
TL
776source "arch/arm/mach-omap2/Kconfig"
777
9dd0b194 778source "arch/arm/mach-orion5x/Kconfig"
585cf175 779
a66c51f9
AB
780source "arch/arm/mach-oxnas/Kconfig"
781
387798b3
RH
782source "arch/arm/mach-picoxcell/Kconfig"
783
a66c51f9
AB
784source "arch/arm/mach-prima2/Kconfig"
785
95b8f20f
RK
786source "arch/arm/mach-pxa/Kconfig"
787source "arch/arm/plat-pxa/Kconfig"
585cf175 788
8fc1b0f8
KG
789source "arch/arm/mach-qcom/Kconfig"
790
78e3dbc1
AF
791source "arch/arm/mach-rda/Kconfig"
792
95b8f20f
RK
793source "arch/arm/mach-realview/Kconfig"
794
d63dc051
HS
795source "arch/arm/mach-rockchip/Kconfig"
796
a66c51f9
AB
797source "arch/arm/mach-s3c24xx/Kconfig"
798
799source "arch/arm/mach-s3c64xx/Kconfig"
800
801source "arch/arm/mach-s5pv210/Kconfig"
802
95b8f20f 803source "arch/arm/mach-sa1100/Kconfig"
edabd38e 804
a66c51f9
AB
805source "arch/arm/mach-shmobile/Kconfig"
806
387798b3
RH
807source "arch/arm/mach-socfpga/Kconfig"
808
a7ed099f 809source "arch/arm/mach-spear/Kconfig"
a21765a7 810
65ebcc11
SK
811source "arch/arm/mach-sti/Kconfig"
812
bcb84fb4
AT
813source "arch/arm/mach-stm32/Kconfig"
814
3b52634f
MR
815source "arch/arm/mach-sunxi/Kconfig"
816
d6de5b02
MG
817source "arch/arm/mach-tango/Kconfig"
818
c5f80065
EG
819source "arch/arm/mach-tegra/Kconfig"
820
95b8f20f 821source "arch/arm/mach-u300/Kconfig"
1da177e4 822
ba56a987
MY
823source "arch/arm/mach-uniphier/Kconfig"
824
95b8f20f 825source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
826
827source "arch/arm/mach-versatile/Kconfig"
828
ceade897 829source "arch/arm/mach-vexpress/Kconfig"
420c34e4 830source "arch/arm/plat-versatile/Kconfig"
ceade897 831
6f35f9a9
TP
832source "arch/arm/mach-vt8500/Kconfig"
833
7ec80ddf 834source "arch/arm/mach-w90x900/Kconfig"
835
acede515
JN
836source "arch/arm/mach-zx/Kconfig"
837
9a45eb69
JC
838source "arch/arm/mach-zynq/Kconfig"
839
499f1640
SA
840# ARMv7-M architecture
841config ARCH_EFM32
842 bool "Energy Micro efm32"
843 depends on ARM_SINGLE_ARMV7M
5c34a4e8 844 select GPIOLIB
499f1640
SA
845 help
846 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
847 processors.
848
849config ARCH_LPC18XX
850 bool "NXP LPC18xx/LPC43xx"
851 depends on ARM_SINGLE_ARMV7M
852 select ARCH_HAS_RESET_CONTROLLER
853 select ARM_AMBA
854 select CLKSRC_LPC32XX
855 select PINCTRL
856 help
857 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
858 high performance microcontrollers.
859
1847119d 860config ARCH_MPS2
17bd274e 861 bool "ARM MPS2 platform"
1847119d
VM
862 depends on ARM_SINGLE_ARMV7M
863 select ARM_AMBA
864 select CLKSRC_MPS2
865 help
866 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
867 with a range of available cores like Cortex-M3/M4/M7.
868
869 Please, note that depends which Application Note is used memory map
870 for the platform may vary, so adjustment of RAM base might be needed.
871
1da177e4
LT
872# Definitions to make life easier
873config ARCH_ACORN
874 bool
875
7ae1f7ec
LB
876config PLAT_IOP
877 bool
469d3044 878 select GENERIC_CLOCKEVENTS
7ae1f7ec 879
69b02f6a
LB
880config PLAT_ORION
881 bool
bfe45e0b 882 select CLKSRC_MMIO
b1b3f49c 883 select COMMON_CLK
dc7ad3b3 884 select GENERIC_IRQ_CHIP
278b45b0 885 select IRQ_DOMAIN
69b02f6a 886
abcda1dc
TP
887config PLAT_ORION_LEGACY
888 bool
889 select PLAT_ORION
890
bd5ce433
EM
891config PLAT_PXA
892 bool
893
f4b8b319
RK
894config PLAT_VERSATILE
895 bool
896
d9a1beaa
AC
897source "arch/arm/firmware/Kconfig"
898
8636a1f9 899source "arch/arm/mm/Kconfig"
1da177e4 900
afe4b25e 901config IWMMXT
d93003e8
SH
902 bool "Enable iWMMXt support"
903 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
904 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
905 help
906 Enable support for iWMMXt context switching at run time if
907 running on a CPU that supports it.
908
3b93e7b0
HC
909if !MMU
910source "arch/arm/Kconfig-nommu"
911endif
912
3e0a07f8
GC
913config PJ4B_ERRATA_4742
914 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
915 depends on CPU_PJ4B && MACH_ARMADA_370
916 default y
917 help
918 When coming out of either a Wait for Interrupt (WFI) or a Wait for
919 Event (WFE) IDLE states, a specific timing sensitivity exists between
920 the retiring WFI/WFE instructions and the newly issued subsequent
921 instructions. This sensitivity can result in a CPU hang scenario.
922 Workaround:
923 The software must insert either a Data Synchronization Barrier (DSB)
924 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
925 instruction
926
f0c4b8d6
WD
927config ARM_ERRATA_326103
928 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
929 depends on CPU_V6
930 help
931 Executing a SWP instruction to read-only memory does not set bit 11
932 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
933 treat the access as a read, preventing a COW from occurring and
934 causing the faulting task to livelock.
935
9cba3ccc
CM
936config ARM_ERRATA_411920
937 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 938 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
939 help
940 Invalidation of the Instruction Cache operation can
941 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
942 It does not affect the MPCore. This option enables the ARM Ltd.
943 recommended workaround.
944
7ce236fc
CM
945config ARM_ERRATA_430973
946 bool "ARM errata: Stale prediction on replaced interworking branch"
947 depends on CPU_V7
948 help
949 This option enables the workaround for the 430973 Cortex-A8
79403cda 950 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
951 interworking branch is replaced with another code sequence at the
952 same virtual address, whether due to self-modifying code or virtual
953 to physical address re-mapping, Cortex-A8 does not recover from the
954 stale interworking branch prediction. This results in Cortex-A8
955 executing the new code sequence in the incorrect ARM or Thumb state.
956 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
957 and also flushes the branch target cache at every context switch.
958 Note that setting specific bits in the ACTLR register may not be
959 available in non-secure mode.
960
855c551f
CM
961config ARM_ERRATA_458693
962 bool "ARM errata: Processor deadlock when a false hazard is created"
963 depends on CPU_V7
62e4d357 964 depends on !ARCH_MULTIPLATFORM
855c551f
CM
965 help
966 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
967 erratum. For very specific sequences of memory operations, it is
968 possible for a hazard condition intended for a cache line to instead
969 be incorrectly associated with a different cache line. This false
970 hazard might then cause a processor deadlock. The workaround enables
971 the L1 caching of the NEON accesses and disables the PLD instruction
972 in the ACTLR register. Note that setting specific bits in the ACTLR
973 register may not be available in non-secure mode.
974
0516e464
CM
975config ARM_ERRATA_460075
976 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
977 depends on CPU_V7
62e4d357 978 depends on !ARCH_MULTIPLATFORM
0516e464
CM
979 help
980 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
981 erratum. Any asynchronous access to the L2 cache may encounter a
982 situation in which recent store transactions to the L2 cache are lost
983 and overwritten with stale memory contents from external memory. The
984 workaround disables the write-allocate mode for the L2 cache via the
985 ACTLR register. Note that setting specific bits in the ACTLR register
986 may not be available in non-secure mode.
987
9f05027c
WD
988config ARM_ERRATA_742230
989 bool "ARM errata: DMB operation may be faulty"
990 depends on CPU_V7 && SMP
62e4d357 991 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
992 help
993 This option enables the workaround for the 742230 Cortex-A9
994 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
995 between two write operations may not ensure the correct visibility
996 ordering of the two writes. This workaround sets a specific bit in
997 the diagnostic register of the Cortex-A9 which causes the DMB
998 instruction to behave as a DSB, ensuring the correct behaviour of
999 the two writes.
1000
a672e99b
WD
1001config ARM_ERRATA_742231
1002 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1003 depends on CPU_V7 && SMP
62e4d357 1004 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1005 help
1006 This option enables the workaround for the 742231 Cortex-A9
1007 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1008 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1009 accessing some data located in the same cache line, may get corrupted
1010 data due to bad handling of the address hazard when the line gets
1011 replaced from one of the CPUs at the same time as another CPU is
1012 accessing it. This workaround sets specific bits in the diagnostic
1013 register of the Cortex-A9 which reduces the linefill issuing
1014 capabilities of the processor.
1015
69155794
JM
1016config ARM_ERRATA_643719
1017 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1018 depends on CPU_V7 && SMP
e5a5de44 1019 default y
69155794
JM
1020 help
1021 This option enables the workaround for the 643719 Cortex-A9 (prior to
1022 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1023 register returns zero when it should return one. The workaround
1024 corrects this value, ensuring cache maintenance operations which use
1025 it behave as intended and avoiding data corruption.
1026
cdf357f1
WD
1027config ARM_ERRATA_720789
1028 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1029 depends on CPU_V7
cdf357f1
WD
1030 help
1031 This option enables the workaround for the 720789 Cortex-A9 (prior to
1032 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1033 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1034 As a consequence of this erratum, some TLB entries which should be
1035 invalidated are not, resulting in an incoherency in the system page
1036 tables. The workaround changes the TLB flushing routines to invalidate
1037 entries regardless of the ASID.
475d92fc
WD
1038
1039config ARM_ERRATA_743622
1040 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1041 depends on CPU_V7
62e4d357 1042 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1043 help
1044 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1045 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1046 optimisation in the Cortex-A9 Store Buffer may lead to data
1047 corruption. This workaround sets a specific bit in the diagnostic
1048 register of the Cortex-A9 which disables the Store Buffer
1049 optimisation, preventing the defect from occurring. This has no
1050 visible impact on the overall performance or power consumption of the
1051 processor.
1052
9a27c27c
WD
1053config ARM_ERRATA_751472
1054 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1055 depends on CPU_V7
62e4d357 1056 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1057 help
1058 This option enables the workaround for the 751472 Cortex-A9 (prior
1059 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1060 completion of a following broadcasted operation if the second
1061 operation is received by a CPU before the ICIALLUIS has completed,
1062 potentially leading to corrupted entries in the cache or TLB.
1063
fcbdc5fe
WD
1064config ARM_ERRATA_754322
1065 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1066 depends on CPU_V7
1067 help
1068 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1069 r3p*) erratum. A speculative memory access may cause a page table walk
1070 which starts prior to an ASID switch but completes afterwards. This
1071 can populate the micro-TLB with a stale entry which may be hit with
1072 the new ASID. This workaround places two dsb instructions in the mm
1073 switching code so that no page table walks can cross the ASID switch.
1074
5dab26af
WD
1075config ARM_ERRATA_754327
1076 bool "ARM errata: no automatic Store Buffer drain"
1077 depends on CPU_V7 && SMP
1078 help
1079 This option enables the workaround for the 754327 Cortex-A9 (prior to
1080 r2p0) erratum. The Store Buffer does not have any automatic draining
1081 mechanism and therefore a livelock may occur if an external agent
1082 continuously polls a memory location waiting to observe an update.
1083 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1084 written polling loops from denying visibility of updates to memory.
1085
145e10e1
CM
1086config ARM_ERRATA_364296
1087 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1088 depends on CPU_V6
145e10e1
CM
1089 help
1090 This options enables the workaround for the 364296 ARM1136
1091 r0p2 erratum (possible cache data corruption with
1092 hit-under-miss enabled). It sets the undocumented bit 31 in
1093 the auxiliary control register and the FI bit in the control
1094 register, thus disabling hit-under-miss without putting the
1095 processor into full low interrupt latency mode. ARM11MPCore
1096 is not affected.
1097
f630c1bd
WD
1098config ARM_ERRATA_764369
1099 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1100 depends on CPU_V7 && SMP
1101 help
1102 This option enables the workaround for erratum 764369
1103 affecting Cortex-A9 MPCore with two or more processors (all
1104 current revisions). Under certain timing circumstances, a data
1105 cache line maintenance operation by MVA targeting an Inner
1106 Shareable memory region may fail to proceed up to either the
1107 Point of Coherency or to the Point of Unification of the
1108 system. This workaround adds a DSB instruction before the
1109 relevant cache maintenance functions and sets a specific bit
1110 in the diagnostic control register of the SCU.
1111
7253b85c
SH
1112config ARM_ERRATA_775420
1113 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1114 depends on CPU_V7
1115 help
1116 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1117 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1118 operation aborts with MMU exception, it might cause the processor
1119 to deadlock. This workaround puts DSB before executing ISB if
1120 an abort may occur on cache maintenance.
1121
93dc6887
CM
1122config ARM_ERRATA_798181
1123 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1124 depends on CPU_V7 && SMP
1125 help
1126 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1127 adequately shooting down all use of the old entries. This
1128 option enables the Linux kernel workaround for this erratum
1129 which sends an IPI to the CPUs that are running the same ASID
1130 as the one being invalidated.
1131
84b6504f
WD
1132config ARM_ERRATA_773022
1133 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1134 depends on CPU_V7
1135 help
1136 This option enables the workaround for the 773022 Cortex-A15
1137 (up to r0p4) erratum. In certain rare sequences of code, the
1138 loop buffer may deliver incorrect instructions. This
1139 workaround disables the loop buffer to avoid the erratum.
1140
62c0f4a5
DA
1141config ARM_ERRATA_818325_852422
1142 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1143 depends on CPU_V7
1144 help
1145 This option enables the workaround for:
1146 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1147 instruction might deadlock. Fixed in r0p1.
1148 - Cortex-A12 852422: Execution of a sequence of instructions might
1149 lead to either a data corruption or a CPU deadlock. Not fixed in
1150 any Cortex-A12 cores yet.
1151 This workaround for all both errata involves setting bit[12] of the
1152 Feature Register. This bit disables an optimisation applied to a
1153 sequence of 2 instructions that use opposing condition codes.
1154
416bcf21
DA
1155config ARM_ERRATA_821420
1156 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1157 depends on CPU_V7
1158 help
1159 This option enables the workaround for the 821420 Cortex-A12
1160 (all revs) erratum. In very rare timing conditions, a sequence
1161 of VMOV to Core registers instructions, for which the second
1162 one is in the shadow of a branch or abort, can lead to a
1163 deadlock when the VMOV instructions are issued out-of-order.
1164
9f6f9354
DA
1165config ARM_ERRATA_825619
1166 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1167 depends on CPU_V7
1168 help
1169 This option enables the workaround for the 825619 Cortex-A12
1170 (all revs) erratum. Within rare timing constraints, executing a
1171 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1172 and Device/Strongly-Ordered loads and stores might cause deadlock
1173
1174config ARM_ERRATA_852421
1175 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1176 depends on CPU_V7
1177 help
1178 This option enables the workaround for the 852421 Cortex-A17
1179 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1180 execution of a DMB ST instruction might fail to properly order
1181 stores from GroupA and stores from GroupB.
1182
62c0f4a5
DA
1183config ARM_ERRATA_852423
1184 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1185 depends on CPU_V7
1186 help
1187 This option enables the workaround for:
1188 - Cortex-A17 852423: Execution of a sequence of instructions might
1189 lead to either a data corruption or a CPU deadlock. Not fixed in
1190 any Cortex-A17 cores yet.
1191 This is identical to Cortex-A12 erratum 852422. It is a separate
1192 config option from the A12 erratum due to the way errata are checked
1193 for and handled.
1194
1da177e4
LT
1195endmenu
1196
1197source "arch/arm/common/Kconfig"
1198
1da177e4
LT
1199menu "Bus support"
1200
1da177e4
LT
1201config ISA
1202 bool
1da177e4
LT
1203 help
1204 Find out whether you have ISA slots on your motherboard. ISA is the
1205 name of a bus system, i.e. the way the CPU talks to the other stuff
1206 inside your box. Other bus systems are PCI, EISA, MicroChannel
1207 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1208 newer boards don't support it. If you have ISA, say Y, otherwise N.
1209
065909b9 1210# Select ISA DMA controller support
1da177e4
LT
1211config ISA_DMA
1212 bool
065909b9 1213 select ISA_DMA_API
1da177e4 1214
065909b9 1215# Select ISA DMA interface
5cae841b
AV
1216config ISA_DMA_API
1217 bool
5cae841b 1218
b080ac8a
MRJ
1219config PCI_NANOENGINE
1220 bool "BSE nanoEngine PCI support"
1221 depends on SA1100_NANOENGINE
1222 help
1223 Enable PCI on the BSE nanoEngine board.
1224
a0113a99
MR
1225config PCI_HOST_ITE8152
1226 bool
1227 depends on PCI && MACH_ARMCORE
1228 default y
1229 select DMABOUNCE
1230
1da177e4
LT
1231endmenu
1232
1233menu "Kernel Features"
1234
3b55658a
DM
1235config HAVE_SMP
1236 bool
1237 help
1238 This option should be selected by machines which have an SMP-
1239 capable CPU.
1240
1241 The only effect of this option is to make the SMP-related
1242 options available to the user for configuration.
1243
1da177e4 1244config SMP
bb2d8130 1245 bool "Symmetric Multi-Processing"
fbb4ddac 1246 depends on CPU_V6K || CPU_V7
bc28248e 1247 depends on GENERIC_CLOCKEVENTS
3b55658a 1248 depends on HAVE_SMP
801bb21c 1249 depends on MMU || ARM_MPU
0361748f 1250 select IRQ_WORK
1da177e4
LT
1251 help
1252 This enables support for systems with more than one CPU. If you have
4a474157
RG
1253 a system with only one CPU, say N. If you have a system with more
1254 than one CPU, say Y.
1da177e4 1255
4a474157 1256 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1257 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1258 you say Y here, the kernel will run on many, but not all,
1259 uniprocessor machines. On a uniprocessor machine, the kernel
1260 will run faster if you say N here.
1da177e4 1261
395cf969 1262 See also <file:Documentation/x86/i386/IO-APIC.txt>,
ecf38679 1263 <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
50a23e6e 1264 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1265
1266 If you don't know what to do here, say N.
1267
f00ec48f 1268config SMP_ON_UP
5744ff43 1269 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1270 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1271 default y
1272 help
1273 SMP kernels contain instructions which fail on non-SMP processors.
1274 Enabling this option allows the kernel to modify itself to make
1275 these instructions safe. Disabling it allows about 1K of space
1276 savings.
1277
1278 If you don't know what to do here, say Y.
1279
c9018aab
VG
1280config ARM_CPU_TOPOLOGY
1281 bool "Support cpu topology definition"
1282 depends on SMP && CPU_V7
1283 default y
1284 help
1285 Support ARM cpu topology definition. The MPIDR register defines
1286 affinity between processors which is then used to describe the cpu
1287 topology of an ARM System.
1288
1289config SCHED_MC
1290 bool "Multi-core scheduler support"
1291 depends on ARM_CPU_TOPOLOGY
1292 help
1293 Multi-core scheduler support improves the CPU scheduler's decision
1294 making when dealing with multi-core CPU chips at a cost of slightly
1295 increased overhead in some places. If unsure say N here.
1296
1297config SCHED_SMT
1298 bool "SMT scheduler support"
1299 depends on ARM_CPU_TOPOLOGY
1300 help
1301 Improves the CPU scheduler's decision making when dealing with
1302 MultiThreading at a cost of slightly increased overhead in some
1303 places. If unsure say N here.
1304
a8cbcd92
RK
1305config HAVE_ARM_SCU
1306 bool
a8cbcd92
RK
1307 help
1308 This option enables support for the ARM system coherency unit
1309
8a4da6e3 1310config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1311 bool "Architected timer support"
1312 depends on CPU_V7
8a4da6e3 1313 select ARM_ARCH_TIMER
0c403462 1314 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1315 help
1316 This option enables support for the ARM architected timer
1317
f32f4ce2
RK
1318config HAVE_ARM_TWD
1319 bool
bb0eb050 1320 select TIMER_OF if OF
f32f4ce2
RK
1321 help
1322 This options enables support for the ARM timer and watchdog unit
1323
e8db288e
NP
1324config MCPM
1325 bool "Multi-Cluster Power Management"
1326 depends on CPU_V7 && SMP
1327 help
1328 This option provides the common power management infrastructure
1329 for (multi-)cluster based systems, such as big.LITTLE based
1330 systems.
1331
ebf4a5c5
HZ
1332config MCPM_QUAD_CLUSTER
1333 bool
1334 depends on MCPM
1335 help
1336 To avoid wasting resources unnecessarily, MCPM only supports up
1337 to 2 clusters by default.
1338 Platforms with 3 or 4 clusters that use MCPM must select this
1339 option to allow the additional clusters to be managed.
1340
1c33be57
NP
1341config BIG_LITTLE
1342 bool "big.LITTLE support (Experimental)"
1343 depends on CPU_V7 && SMP
1344 select MCPM
1345 help
1346 This option enables support selections for the big.LITTLE
1347 system architecture.
1348
1349config BL_SWITCHER
1350 bool "big.LITTLE switcher support"
6c044fec 1351 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
51aaf81f 1352 select CPU_PM
1c33be57
NP
1353 help
1354 The big.LITTLE "switcher" provides the core functionality to
1355 transparently handle transition between a cluster of A15's
1356 and a cluster of A7's in a big.LITTLE system.
1357
b22537c6
NP
1358config BL_SWITCHER_DUMMY_IF
1359 tristate "Simple big.LITTLE switcher user interface"
1360 depends on BL_SWITCHER && DEBUG_KERNEL
1361 help
1362 This is a simple and dummy char dev interface to control
1363 the big.LITTLE switcher core code. It is meant for
1364 debugging purposes only.
1365
8d5796d2
LB
1366choice
1367 prompt "Memory split"
006fa259 1368 depends on MMU
8d5796d2
LB
1369 default VMSPLIT_3G
1370 help
1371 Select the desired split between kernel and user memory.
1372
1373 If you are not absolutely sure what you are doing, leave this
1374 option alone!
1375
1376 config VMSPLIT_3G
1377 bool "3G/1G user/kernel split"
63ce446c 1378 config VMSPLIT_3G_OPT
bbeedfda 1379 depends on !ARM_LPAE
63ce446c 1380 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1381 config VMSPLIT_2G
1382 bool "2G/2G user/kernel split"
1383 config VMSPLIT_1G
1384 bool "1G/3G user/kernel split"
1385endchoice
1386
1387config PAGE_OFFSET
1388 hex
006fa259 1389 default PHYS_OFFSET if !MMU
8d5796d2
LB
1390 default 0x40000000 if VMSPLIT_1G
1391 default 0x80000000 if VMSPLIT_2G
63ce446c 1392 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1393 default 0xC0000000
1394
1da177e4
LT
1395config NR_CPUS
1396 int "Maximum number of CPUs (2-32)"
1397 range 2 32
1398 depends on SMP
1399 default "4"
1400
a054a811 1401config HOTPLUG_CPU
00b7dede 1402 bool "Support for hot-pluggable CPUs"
40b31360 1403 depends on SMP
1b5ba350 1404 select GENERIC_IRQ_MIGRATION
a054a811
RK
1405 help
1406 Say Y here to experiment with turning CPUs off and on. CPUs
1407 can be controlled through /sys/devices/system/cpu.
1408
2bdd424f
WD
1409config ARM_PSCI
1410 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1411 depends on HAVE_ARM_SMCCC
be120397 1412 select ARM_PSCI_FW
2bdd424f
WD
1413 help
1414 Say Y here if you want Linux to communicate with system firmware
1415 implementing the PSCI specification for CPU-centric power
1416 management operations described in ARM document number ARM DEN
1417 0022A ("Power State Coordination Interface System Software on
1418 ARM processors").
1419
2a6ad871
MR
1420# The GPIO number here must be sorted by descending number. In case of
1421# a multiplatform kernel, we just want the highest value required by the
1422# selected platforms.
44986ab0
PDSN
1423config ARCH_NR_GPIO
1424 int
139358be 1425 default 2048 if ARCH_SOCFPGA
d9be9ceb 1426 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
b35d2e56 1427 ARCH_ZYNQ
aa42587a
TF
1428 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1429 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1430 default 416 if ARCH_SUNXI
06b851e5 1431 default 392 if ARCH_U8500
01bb914c 1432 default 352 if ARCH_VT8500
7b5da4c3 1433 default 288 if ARCH_ROCKCHIP
2a6ad871 1434 default 264 if MACH_H4700
44986ab0
PDSN
1435 default 0
1436 help
1437 Maximum number of GPIOs in the system.
1438
1439 If unsure, leave the default value.
1440
c9218b16 1441config HZ_FIXED
f8065813 1442 int
da6b21e9 1443 default 200 if ARCH_EBSA110
1164f672 1444 default 128 if SOC_AT91RM9200
47d84682 1445 default 0
c9218b16
RK
1446
1447choice
47d84682 1448 depends on HZ_FIXED = 0
c9218b16
RK
1449 prompt "Timer frequency"
1450
1451config HZ_100
1452 bool "100 Hz"
1453
1454config HZ_200
1455 bool "200 Hz"
1456
1457config HZ_250
1458 bool "250 Hz"
1459
1460config HZ_300
1461 bool "300 Hz"
1462
1463config HZ_500
1464 bool "500 Hz"
1465
1466config HZ_1000
1467 bool "1000 Hz"
1468
1469endchoice
1470
1471config HZ
1472 int
47d84682 1473 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1474 default 100 if HZ_100
1475 default 200 if HZ_200
1476 default 250 if HZ_250
1477 default 300 if HZ_300
1478 default 500 if HZ_500
1479 default 1000
1480
1481config SCHED_HRTICK
1482 def_bool HIGH_RES_TIMERS
f8065813 1483
16c79651 1484config THUMB2_KERNEL
bc7dea00 1485 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1486 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1487 default y if CPU_THUMBONLY
89bace65 1488 select ARM_UNWIND
16c79651
CM
1489 help
1490 By enabling this option, the kernel will be compiled in
75fea300 1491 Thumb-2 mode.
16c79651
CM
1492
1493 If unsure, say N.
1494
6f685c5c
DM
1495config THUMB2_AVOID_R_ARM_THM_JUMP11
1496 bool "Work around buggy Thumb-2 short branch relocations in gas"
1497 depends on THUMB2_KERNEL && MODULES
1498 default y
1499 help
1500 Various binutils versions can resolve Thumb-2 branches to
1501 locally-defined, preemptible global symbols as short-range "b.n"
1502 branch instructions.
1503
1504 This is a problem, because there's no guarantee the final
1505 destination of the symbol, or any candidate locations for a
1506 trampoline, are within range of the branch. For this reason, the
1507 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1508 relocation in modules at all, and it makes little sense to add
1509 support.
1510
1511 The symptom is that the kernel fails with an "unsupported
1512 relocation" error when loading some modules.
1513
1514 Until fixed tools are available, passing
1515 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1516 code which hits this problem, at the cost of a bit of extra runtime
1517 stack usage in some cases.
1518
1519 The problem is described in more detail at:
1520 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1521
1522 Only Thumb-2 kernels are affected.
1523
1524 Unless you are sure your tools don't have this problem, say Y.
1525
42f25bdd
NP
1526config ARM_PATCH_IDIV
1527 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1528 depends on CPU_32v7 && !XIP_KERNEL
1529 default y
1530 help
1531 The ARM compiler inserts calls to __aeabi_idiv() and
1532 __aeabi_uidiv() when it needs to perform division on signed
1533 and unsigned integers. Some v7 CPUs have support for the sdiv
1534 and udiv instructions that can be used to implement those
1535 functions.
1536
1537 Enabling this option allows the kernel to modify itself to
1538 replace the first two instructions of these library functions
1539 with the sdiv or udiv plus "bx lr" instructions when the CPU
1540 it is running on supports them. Typically this will be faster
1541 and less power intensive than running the original library
1542 code to do integer division.
1543
704bdda0 1544config AEABI
49460970
RK
1545 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
1546 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
704bdda0
NP
1547 help
1548 This option allows for the kernel to be compiled using the latest
1549 ARM ABI (aka EABI). This is only useful if you are using a user
1550 space environment that is also compiled with EABI.
1551
1552 Since there are major incompatibilities between the legacy ABI and
1553 EABI, especially with regard to structure member alignment, this
1554 option also changes the kernel syscall calling convention to
1555 disambiguate both ABIs and allow for backward compatibility support
1556 (selected with CONFIG_OABI_COMPAT).
1557
1558 To use this you need GCC version 4.0.0 or later.
1559
6c90c872 1560config OABI_COMPAT
a73a3ff1 1561 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1562 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1563 help
1564 This option preserves the old syscall interface along with the
1565 new (ARM EABI) one. It also provides a compatibility layer to
1566 intercept syscalls that have structure arguments which layout
1567 in memory differs between the legacy ABI and the new ARM EABI
1568 (only for non "thumb" binaries). This option adds a tiny
1569 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1570
1571 The seccomp filter system will not be available when this is
1572 selected, since there is no way yet to sensibly distinguish
1573 between calling conventions during filtering.
1574
6c90c872
NP
1575 If you know you'll be using only pure EABI user space then you
1576 can say N here. If this option is not selected and you attempt
1577 to execute a legacy ABI binary then the result will be
1578 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1579 at all). If in doubt say N.
6c90c872 1580
eb33575c 1581config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1582 bool
e80d6a24 1583
05944d74
RK
1584config ARCH_SPARSEMEM_ENABLE
1585 bool
1586
07a2f737
RK
1587config ARCH_SPARSEMEM_DEFAULT
1588 def_bool ARCH_SPARSEMEM_ENABLE
1589
05944d74 1590config ARCH_SELECT_MEMORY_MODEL
be370302 1591 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1592
7b7bf499
WD
1593config HAVE_ARCH_PFN_VALID
1594 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1595
e585513b 1596config HAVE_GENERIC_GUP
b8cd51af
SC
1597 def_bool y
1598 depends on ARM_LPAE
1599
053a96ca 1600config HIGHMEM
e8db89a2
RK
1601 bool "High Memory Support"
1602 depends on MMU
053a96ca
NP
1603 help
1604 The address space of ARM processors is only 4 Gigabytes large
1605 and it has to accommodate user address space, kernel address
1606 space as well as some memory mapped IO. That means that, if you
1607 have a large amount of physical memory and/or IO, not all of the
1608 memory can be "permanently mapped" by the kernel. The physical
1609 memory that is not permanently mapped is called "high memory".
1610
1611 Depending on the selected kernel/user memory split, minimum
1612 vmalloc space and actual amount of RAM, you may not need this
1613 option which should result in a slightly faster kernel.
1614
1615 If unsure, say n.
1616
65cec8e3 1617config HIGHPTE
9a431bd5 1618 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1619 depends on HIGHMEM
9a431bd5 1620 default y
b4d103d1
RK
1621 help
1622 The VM uses one page of physical memory for each page table.
1623 For systems with a lot of processes, this can use a lot of
1624 precious low memory, eventually leading to low memory being
1625 consumed by page tables. Setting this option will allow
1626 user-space 2nd level page tables to reside in high memory.
65cec8e3 1627
a5e090ac
RK
1628config CPU_SW_DOMAIN_PAN
1629 bool "Enable use of CPU domains to implement privileged no-access"
1630 depends on MMU && !ARM_LPAE
1b8873a0
JI
1631 default y
1632 help
a5e090ac
RK
1633 Increase kernel security by ensuring that normal kernel accesses
1634 are unable to access userspace addresses. This can help prevent
1635 use-after-free bugs becoming an exploitable privilege escalation
1636 by ensuring that magic values (such as LIST_POISON) will always
1637 fault when dereferenced.
1638
1639 CPUs with low-vector mappings use a best-efforts implementation.
1640 Their lower 1MB needs to remain accessible for the vectors, but
1641 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1642
1b8873a0 1643config HW_PERF_EVENTS
fa8ad788
MR
1644 def_bool y
1645 depends on ARM_PMU
1b8873a0 1646
1355e2a6
CM
1647config SYS_SUPPORTS_HUGETLBFS
1648 def_bool y
1649 depends on ARM_LPAE
1650
8d962507
CM
1651config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1652 def_bool y
1653 depends on ARM_LPAE
1654
4bfab203
SC
1655config ARCH_WANT_GENERAL_HUGETLB
1656 def_bool y
1657
7d485f64
AB
1658config ARM_MODULE_PLTS
1659 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1660 depends on MODULES
e7229f7d 1661 default y
7d485f64
AB
1662 help
1663 Allocate PLTs when loading modules so that jumps and calls whose
1664 targets are too far away for their relative offsets to be encoded
1665 in the instructions themselves can be bounced via veneers in the
1666 module's PLT. This allows modules to be allocated in the generic
1667 vmalloc area after the dedicated module memory area has been
1668 exhausted. The modules will use slightly more memory, but after
1669 rounding up to page size, the actual memory footprint is usually
1670 the same.
1671
e7229f7d
AR
1672 Disabling this is usually safe for small single-platform
1673 configurations. If unsure, say y.
7d485f64 1674
c1b2d970 1675config FORCE_MAX_ZONEORDER
36d6c928 1676 int "Maximum zone order"
898f08e1 1677 default "12" if SOC_AM33XX
6d85e2b0 1678 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1679 default "11"
1680 help
1681 The kernel memory allocator divides physically contiguous memory
1682 blocks into "zones", where each zone is a power of two number of
1683 pages. This option selects the largest power of two that the kernel
1684 keeps in the memory allocator. If you need to allocate very large
1685 blocks of physically contiguous memory, then you may need to
1686 increase this value.
1687
1688 This config option is actually maximum order plus one. For example,
1689 a value of 11 means that the largest free memory block is 2^10 pages.
1690
1da177e4
LT
1691config ALIGNMENT_TRAP
1692 bool
f12d0d7c 1693 depends on CPU_CP15_MMU
1da177e4 1694 default y if !ARCH_EBSA110
e119bfff 1695 select HAVE_PROC_CPU if PROC_FS
1da177e4 1696 help
84eb8d06 1697 ARM processors cannot fetch/store information which is not
1da177e4
LT
1698 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1699 address divisible by 4. On 32-bit ARM processors, these non-aligned
1700 fetch/store instructions will be emulated in software if you say
1701 here, which has a severe performance impact. This is necessary for
1702 correct operation of some network protocols. With an IP-only
1703 configuration it is safe to say N, otherwise say Y.
1704
39ec58f3 1705config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1706 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1707 depends on MMU
39ec58f3
LB
1708 default y if CPU_FEROCEON
1709 help
1710 Implement faster copy_to_user and clear_user methods for CPU
1711 cores where a 8-word STM instruction give significantly higher
1712 memory write throughput than a sequence of individual 32bit stores.
1713
1714 A possible side effect is a slight increase in scheduling latency
1715 between threads sharing the same address space if they invoke
1716 such copy operations with large buffers.
1717
1718 However, if the CPU data cache is using a write-allocate mode,
1719 this option is unlikely to provide any performance gain.
1720
70c70d97
NP
1721config SECCOMP
1722 bool
1723 prompt "Enable seccomp to safely compute untrusted bytecode"
1724 ---help---
1725 This kernel feature is useful for number crunching applications
1726 that may need to compute untrusted bytecode during their
1727 execution. By using pipes or other transports made available to
1728 the process as file descriptors supporting the read/write
1729 syscalls, it's possible to isolate those applications in
1730 their own address space using seccomp. Once seccomp is
1731 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1732 and the task is only allowed to execute a few safe syscalls
1733 defined by each seccomp mode.
1734
02c2433b
SS
1735config PARAVIRT
1736 bool "Enable paravirtualization code"
1737 help
1738 This changes the kernel so it can modify itself when it is run
1739 under a hypervisor, potentially improving performance significantly
1740 over full virtualization.
1741
1742config PARAVIRT_TIME_ACCOUNTING
1743 bool "Paravirtual steal time accounting"
1744 select PARAVIRT
02c2433b
SS
1745 help
1746 Select this option to enable fine granularity task steal time
1747 accounting. Time spent executing other tasks in parallel with
1748 the current vCPU is discounted from the vCPU power. To account for
1749 that, there can be a small performance impact.
1750
1751 If in doubt, say N here.
1752
eff8d644
SS
1753config XEN_DOM0
1754 def_bool y
1755 depends on XEN
1756
1757config XEN
c2ba1f7d 1758 bool "Xen guest support on ARM"
85323a99 1759 depends on ARM && AEABI && OF
f880b67d 1760 depends on CPU_V7 && !CPU_V6
85323a99 1761 depends on !GENERIC_ATOMIC64
7693decc 1762 depends on MMU
51aaf81f 1763 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1764 select ARM_PSCI
f21254cd 1765 select SWIOTLB
83862ccf 1766 select SWIOTLB_XEN
02c2433b 1767 select PARAVIRT
eff8d644
SS
1768 help
1769 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1770
189af465
AB
1771config STACKPROTECTOR_PER_TASK
1772 bool "Use a unique stack canary value for each task"
1773 depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1774 select GCC_PLUGIN_ARM_SSP_PER_TASK
1775 default y
1776 help
1777 Due to the fact that GCC uses an ordinary symbol reference from
1778 which to load the value of the stack canary, this value can only
1779 change at reboot time on SMP systems, and all tasks running in the
1780 kernel's address space are forced to use the same canary value for
1781 the entire duration that the system is up.
1782
1783 Enable this option to switch to a different method that uses a
1784 different canary value for each task.
1785
1da177e4
LT
1786endmenu
1787
1788menu "Boot options"
1789
9eb8f674
GL
1790config USE_OF
1791 bool "Flattened Device Tree support"
b1b3f49c 1792 select IRQ_DOMAIN
9eb8f674 1793 select OF
9eb8f674
GL
1794 help
1795 Include support for flattened device tree machine descriptions.
1796
bd51e2f5
NP
1797config ATAGS
1798 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1799 default y
1800 help
1801 This is the traditional way of passing data to the kernel at boot
1802 time. If you are solely relying on the flattened device tree (or
1803 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1804 to remove ATAGS support from your kernel binary. If unsure,
1805 leave this to y.
1806
1807config DEPRECATED_PARAM_STRUCT
1808 bool "Provide old way to pass kernel parameters"
1809 depends on ATAGS
1810 help
1811 This was deprecated in 2001 and announced to live on for 5 years.
1812 Some old boot loaders still use this way.
1813
1da177e4
LT
1814# Compressed boot loader in ROM. Yes, we really want to ask about
1815# TEXT and BSS so we preserve their values in the config files.
1816config ZBOOT_ROM_TEXT
1817 hex "Compressed ROM boot loader base address"
1818 default "0"
1819 help
1820 The physical address at which the ROM-able zImage is to be
1821 placed in the target. Platforms which normally make use of
1822 ROM-able zImage formats normally set this to a suitable
1823 value in their defconfig file.
1824
1825 If ZBOOT_ROM is not enabled, this has no effect.
1826
1827config ZBOOT_ROM_BSS
1828 hex "Compressed ROM boot loader BSS address"
1829 default "0"
1830 help
f8c440b2
DF
1831 The base address of an area of read/write memory in the target
1832 for the ROM-able zImage which must be available while the
1833 decompressor is running. It must be large enough to hold the
1834 entire decompressed kernel plus an additional 128 KiB.
1835 Platforms which normally make use of ROM-able zImage formats
1836 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1837
1838 If ZBOOT_ROM is not enabled, this has no effect.
1839
1840config ZBOOT_ROM
1841 bool "Compressed boot loader in ROM/flash"
1842 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1843 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1844 help
1845 Say Y here if you intend to execute your compressed kernel image
1846 (zImage) directly from ROM or flash. If unsure, say N.
1847
e2a6a3aa
JB
1848config ARM_APPENDED_DTB
1849 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1850 depends on OF
e2a6a3aa
JB
1851 help
1852 With this option, the boot code will look for a device tree binary
1853 (DTB) appended to zImage
1854 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1855
1856 This is meant as a backward compatibility convenience for those
1857 systems with a bootloader that can't be upgraded to accommodate
1858 the documented boot protocol using a device tree.
1859
1860 Beware that there is very little in terms of protection against
1861 this option being confused by leftover garbage in memory that might
1862 look like a DTB header after a reboot if no actual DTB is appended
1863 to zImage. Do not leave this option active in a production kernel
1864 if you don't intend to always append a DTB. Proper passing of the
1865 location into r2 of a bootloader provided DTB is always preferable
1866 to this option.
1867
b90b9a38
NP
1868config ARM_ATAG_DTB_COMPAT
1869 bool "Supplement the appended DTB with traditional ATAG information"
1870 depends on ARM_APPENDED_DTB
1871 help
1872 Some old bootloaders can't be updated to a DTB capable one, yet
1873 they provide ATAGs with memory configuration, the ramdisk address,
1874 the kernel cmdline string, etc. Such information is dynamically
1875 provided by the bootloader and can't always be stored in a static
1876 DTB. To allow a device tree enabled kernel to be used with such
1877 bootloaders, this option allows zImage to extract the information
1878 from the ATAG list and store it at run time into the appended DTB.
1879
d0f34a11
GR
1880choice
1881 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1882 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1883
1884config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1885 bool "Use bootloader kernel arguments if available"
1886 help
1887 Uses the command-line options passed by the boot loader instead of
1888 the device tree bootargs property. If the boot loader doesn't provide
1889 any, the device tree bootargs property will be used.
1890
1891config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1892 bool "Extend with bootloader kernel arguments"
1893 help
1894 The command-line arguments provided by the boot loader will be
1895 appended to the the device tree bootargs property.
1896
1897endchoice
1898
1da177e4
LT
1899config CMDLINE
1900 string "Default kernel command string"
1901 default ""
1902 help
1903 On some architectures (EBSA110 and CATS), there is currently no way
1904 for the boot loader to pass arguments to the kernel. For these
1905 architectures, you should supply some command-line options at build
1906 time by entering them here. As a minimum, you should specify the
1907 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1908
4394c124
VB
1909choice
1910 prompt "Kernel command line type" if CMDLINE != ""
1911 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1912 depends on ATAGS
4394c124
VB
1913
1914config CMDLINE_FROM_BOOTLOADER
1915 bool "Use bootloader kernel arguments if available"
1916 help
1917 Uses the command-line options passed by the boot loader. If
1918 the boot loader doesn't provide any, the default kernel command
1919 string provided in CMDLINE will be used.
1920
1921config CMDLINE_EXTEND
1922 bool "Extend bootloader kernel arguments"
1923 help
1924 The command-line arguments provided by the boot loader will be
1925 appended to the default kernel command string.
1926
92d2040d
AH
1927config CMDLINE_FORCE
1928 bool "Always use the default kernel command string"
92d2040d
AH
1929 help
1930 Always use the default kernel command string, even if the boot
1931 loader passes other arguments to the kernel.
1932 This is useful if you cannot or don't want to change the
1933 command-line options your boot loader passes to the kernel.
4394c124 1934endchoice
92d2040d 1935
1da177e4
LT
1936config XIP_KERNEL
1937 bool "Kernel Execute-In-Place from ROM"
10968131 1938 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1939 help
1940 Execute-In-Place allows the kernel to run from non-volatile storage
1941 directly addressable by the CPU, such as NOR flash. This saves RAM
1942 space since the text section of the kernel is not loaded from flash
1943 to RAM. Read-write sections, such as the data section and stack,
1944 are still copied to RAM. The XIP kernel is not compressed since
1945 it has to run directly from flash, so it will take more space to
1946 store it. The flash address used to link the kernel object files,
1947 and for storing it, is configuration dependent. Therefore, if you
1948 say Y here, you must know the proper physical address where to
1949 store the kernel image depending on your own flash memory usage.
1950
1951 Also note that the make target becomes "make xipImage" rather than
1952 "make zImage" or "make Image". The final kernel binary to put in
1953 ROM memory will be arch/arm/boot/xipImage.
1954
1955 If unsure, say N.
1956
1957config XIP_PHYS_ADDR
1958 hex "XIP Kernel Physical Location"
1959 depends on XIP_KERNEL
1960 default "0x00080000"
1961 help
1962 This is the physical address in your flash memory the kernel will
1963 be linked for and stored to. This address is dependent on your
1964 own flash usage.
1965
ca8b5d97
NP
1966config XIP_DEFLATED_DATA
1967 bool "Store kernel .data section compressed in ROM"
1968 depends on XIP_KERNEL
1969 select ZLIB_INFLATE
1970 help
1971 Before the kernel is actually executed, its .data section has to be
1972 copied to RAM from ROM. This option allows for storing that data
1973 in compressed form and decompressed to RAM rather than merely being
1974 copied, saving some precious ROM space. A possible drawback is a
1975 slightly longer boot delay.
1976
c587e4a6
RP
1977config KEXEC
1978 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 1979 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 1980 depends on !CPU_V7M
2965faa5 1981 select KEXEC_CORE
c587e4a6
RP
1982 help
1983 kexec is a system call that implements the ability to shutdown your
1984 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1985 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1986 you can start any kernel with it, not just Linux.
1987
1988 It is an ongoing process to be certain the hardware in a machine
1989 is properly shutdown, so do not be surprised if this code does not
bf220695 1990 initially work for you.
c587e4a6 1991
4cd9d6f7
RP
1992config ATAGS_PROC
1993 bool "Export atags in procfs"
bd51e2f5 1994 depends on ATAGS && KEXEC
b98d7291 1995 default y
4cd9d6f7
RP
1996 help
1997 Should the atags used to boot the kernel be exported in an "atags"
1998 file in procfs. Useful with kexec.
1999
cb5d39b3
MW
2000config CRASH_DUMP
2001 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2002 help
2003 Generate crash dump after being started by kexec. This should
2004 be normally only set in special crash dump kernels which are
2005 loaded in the main kernel with kexec-tools into a specially
2006 reserved region and then later executed after a crash by
2007 kdump/kexec. The crash dump kernel must be compiled to a
2008 memory address not used by the main kernel
2009
2010 For more details see Documentation/kdump/kdump.txt
2011
e69edc79
EM
2012config AUTO_ZRELADDR
2013 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2014 help
2015 ZRELADDR is the physical address where the decompressed kernel
2016 image will be placed. If AUTO_ZRELADDR is selected, the address
2017 will be determined at run-time by masking the current IP with
2018 0xf8000000. This assumes the zImage being placed in the first 128MB
2019 from start of memory.
2020
81a0bc39
RF
2021config EFI_STUB
2022 bool
2023
2024config EFI
2025 bool "UEFI runtime support"
2026 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2027 select UCS2_STRING
2028 select EFI_PARAMS_FROM_FDT
2029 select EFI_STUB
2030 select EFI_ARMSTUB
2031 select EFI_RUNTIME_WRAPPERS
2032 ---help---
2033 This option provides support for runtime services provided
2034 by UEFI firmware (such as non-volatile variables, realtime
2035 clock, and platform reset). A UEFI stub is also provided to
2036 allow the kernel to be booted as an EFI application. This
2037 is only useful for kernels that may run on systems that have
2038 UEFI firmware.
2039
bb817bef
AB
2040config DMI
2041 bool "Enable support for SMBIOS (DMI) tables"
2042 depends on EFI
2043 default y
2044 help
2045 This enables SMBIOS/DMI feature for systems.
2046
2047 This option is only useful on systems that have UEFI firmware.
2048 However, even with this option, the resultant kernel should
2049 continue to boot on existing non-UEFI platforms.
2050
2051 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2052 i.e., the the practice of identifying the platform via DMI to
2053 decide whether certain workarounds for buggy hardware and/or
2054 firmware need to be enabled. This would require the DMI subsystem
2055 to be enabled much earlier than we do on ARM, which is non-trivial.
2056
1da177e4
LT
2057endmenu
2058
ac9d7efc 2059menu "CPU Power Management"
1da177e4 2060
1da177e4 2061source "drivers/cpufreq/Kconfig"
1da177e4 2062
ac9d7efc
RK
2063source "drivers/cpuidle/Kconfig"
2064
2065endmenu
2066
1da177e4
LT
2067menu "Floating point emulation"
2068
2069comment "At least one emulation must be selected"
2070
2071config FPE_NWFPE
2072 bool "NWFPE math emulation"
593c252a 2073 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2074 ---help---
2075 Say Y to include the NWFPE floating point emulator in the kernel.
2076 This is necessary to run most binaries. Linux does not currently
2077 support floating point hardware so you need to say Y here even if
2078 your machine has an FPA or floating point co-processor podule.
2079
2080 You may say N here if you are going to load the Acorn FPEmulator
2081 early in the bootup.
2082
2083config FPE_NWFPE_XP
2084 bool "Support extended precision"
bedf142b 2085 depends on FPE_NWFPE
1da177e4
LT
2086 help
2087 Say Y to include 80-bit support in the kernel floating-point
2088 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2089 Note that gcc does not generate 80-bit operations by default,
2090 so in most cases this option only enlarges the size of the
2091 floating point emulator without any good reason.
2092
2093 You almost surely want to say N here.
2094
2095config FPE_FASTFPE
2096 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2097 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2098 ---help---
2099 Say Y here to include the FAST floating point emulator in the kernel.
2100 This is an experimental much faster emulator which now also has full
2101 precision for the mantissa. It does not support any exceptions.
2102 It is very simple, and approximately 3-6 times faster than NWFPE.
2103
2104 It should be sufficient for most programs. It may be not suitable
2105 for scientific calculations, but you have to check this for yourself.
2106 If you do not feel you need a faster FP emulation you should better
2107 choose NWFPE.
2108
2109config VFP
2110 bool "VFP-format floating point maths"
e399b1a4 2111 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2112 help
2113 Say Y to include VFP support code in the kernel. This is needed
2114 if your hardware includes a VFP unit.
2115
2116 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2117 release notes and additional status information.
2118
2119 Say N if your target does not have VFP hardware.
2120
25ebee02
CM
2121config VFPv3
2122 bool
2123 depends on VFP
2124 default y if CPU_V7
2125
b5872db4
CM
2126config NEON
2127 bool "Advanced SIMD (NEON) Extension support"
2128 depends on VFPv3 && CPU_V7
2129 help
2130 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2131 Extension.
2132
73c132c1
AB
2133config KERNEL_MODE_NEON
2134 bool "Support for NEON in kernel mode"
c4a30c3b 2135 depends on NEON && AEABI
73c132c1
AB
2136 help
2137 Say Y to include support for NEON in kernel mode.
2138
1da177e4
LT
2139endmenu
2140
1da177e4
LT
2141menu "Power management options"
2142
eceab4ac 2143source "kernel/power/Kconfig"
1da177e4 2144
f4cb5700 2145config ARCH_SUSPEND_POSSIBLE
19a0519d 2146 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2147 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2148 def_bool y
2149
15e0d9e3 2150config ARM_CPU_SUSPEND
8b6f2499 2151 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
1b9bdf5c 2152 depends on ARCH_SUSPEND_POSSIBLE
15e0d9e3 2153
603fb42a
SC
2154config ARCH_HIBERNATION_POSSIBLE
2155 bool
2156 depends on MMU
2157 default y if ARCH_SUSPEND_POSSIBLE
2158
1da177e4
LT
2159endmenu
2160
916f743d
KG
2161source "drivers/firmware/Kconfig"
2162
652ccae5
AB
2163if CRYPTO
2164source "arch/arm/crypto/Kconfig"
2165endif
1da177e4 2166
749cf76c 2167source "arch/arm/kvm/Kconfig"