]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/arm64/Kconfig
arm64: Add 16K page size support
[mirror_ubuntu-zesty-kernel.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
6933de0c 5 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
8c2c3df3 6 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 7 select ARCH_HAS_ELF_RANDOMIZE
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
308c09f1 9 select ARCH_HAS_SG_CHAIN
1f85008e 10 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
c63c8700 11 select ARCH_USE_CMPXCHG_LOCKREF
4badad35 12 select ARCH_SUPPORTS_ATOMIC_RMW
9170100e 13 select ARCH_WANT_OPTIONAL_GPIOLIB
6212a512 14 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 15 select ARCH_WANT_FRAME_POINTERS
25c92a37 16 select ARM_AMBA
1aee5d7a 17 select ARM_ARCH_TIMER
c4188edc 18 select ARM_GIC
875cbf3e 19 select AUDIT_ARCH_COMPAT_GENERIC
853a33ce 20 select ARM_GIC_V2M if PCI_MSI
021f6537 21 select ARM_GIC_V3
19812729 22 select ARM_GIC_V3_ITS if PCI_MSI
bff60792 23 select ARM_PSCI_FW
adace895 24 select BUILDTIME_EXTABLE_SORT
db2789b5 25 select CLONE_BACKWARDS
7ca2ef33 26 select COMMON_CLK
166936ba 27 select CPU_PM if (SUSPEND || CPU_IDLE)
7bc13fd3 28 select DCACHE_WORD_ACCESS
ef37566c 29 select EDAC_SUPPORT
d4932f9e 30 select GENERIC_ALLOCATOR
8c2c3df3 31 select GENERIC_CLOCKEVENTS
4b3dc967 32 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 33 select GENERIC_CPU_AUTOPROBE
bf4b558e 34 select GENERIC_EARLY_IOREMAP
2314ee4d 35 select GENERIC_IDLE_POLL_SETUP
8c2c3df3
CM
36 select GENERIC_IRQ_PROBE
37 select GENERIC_IRQ_SHOW
6544e67b 38 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 39 select GENERIC_PCI_IOMAP
65cd4f6c 40 select GENERIC_SCHED_CLOCK
8c2c3df3 41 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
42 select GENERIC_STRNCPY_FROM_USER
43 select GENERIC_STRNLEN_USER
8c2c3df3 44 select GENERIC_TIME_VSYSCALL
a1ddc74a 45 select HANDLE_DOMAIN_IRQ
8c2c3df3 46 select HARDIRQS_SW_RESEND
5284e1b4 47 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 48 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 49 select HAVE_ARCH_BITREVERSE
9732cafd 50 select HAVE_ARCH_JUMP_LABEL
39d114dd 51 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP
9529247d 52 select HAVE_ARCH_KGDB
a1ae65b2 53 select HAVE_ARCH_SECCOMP_FILTER
8c2c3df3 54 select HAVE_ARCH_TRACEHOOK
e54bcde3 55 select HAVE_BPF_JIT
af64d2aa 56 select HAVE_C_RECORDMCOUNT
c0c264ae 57 select HAVE_CC_STACKPROTECTOR
5284e1b4 58 select HAVE_CMPXCHG_DOUBLE
95eff6b2 59 select HAVE_CMPXCHG_LOCAL
9b2a60c4 60 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 61 select HAVE_DEBUG_KMEMLEAK
8c2c3df3
CM
62 select HAVE_DMA_API_DEBUG
63 select HAVE_DMA_ATTRS
6ac2104d 64 select HAVE_DMA_CONTIGUOUS
bd7d38db 65 select HAVE_DYNAMIC_FTRACE
50afc33a 66 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 67 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
68 select HAVE_FUNCTION_TRACER
69 select HAVE_FUNCTION_GRAPH_TRACER
8c2c3df3 70 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 71 select HAVE_HW_BREAKPOINT if PERF_EVENTS
8c2c3df3 72 select HAVE_MEMBLOCK
55834a77 73 select HAVE_PATA_PLATFORM
8c2c3df3 74 select HAVE_PERF_EVENTS
2ee0d7fd
JP
75 select HAVE_PERF_REGS
76 select HAVE_PERF_USER_STACK_DUMP
5e5f6dc1 77 select HAVE_RCU_TABLE_FREE
055b1212 78 select HAVE_SYSCALL_TRACEPOINTS
8c2c3df3 79 select IRQ_DOMAIN
e8557d1f 80 select IRQ_FORCED_THREADING
fea2acaa 81 select MODULES_USE_ELF_RELA
8c2c3df3
CM
82 select NO_BOOTMEM
83 select OF
84 select OF_EARLY_FLATTREE
9bf14b7c 85 select OF_RESERVED_MEM
8c2c3df3 86 select PERF_USE_VMALLOC
aa1e8ec1
CM
87 select POWER_RESET
88 select POWER_SUPPLY
8c2c3df3
CM
89 select RTC_LIB
90 select SPARSE_IRQ
7ac57a89 91 select SYSCTL_EXCEPTION_TRACE
6c81fe79 92 select HAVE_CONTEXT_TRACKING
8c2c3df3
CM
93 help
94 ARM 64-bit (AArch64) Linux support.
95
96config 64BIT
97 def_bool y
98
99config ARCH_PHYS_ADDR_T_64BIT
100 def_bool y
101
102config MMU
103 def_bool y
104
ce816fa8 105config NO_IOPORT_MAP
d1e6dc91 106 def_bool y if !PCI
8c2c3df3
CM
107
108config STACKTRACE_SUPPORT
109 def_bool y
110
bf0c4e04
JVS
111config ILLEGAL_POINTER_VALUE
112 hex
113 default 0xdead000000000000
114
8c2c3df3
CM
115config LOCKDEP_SUPPORT
116 def_bool y
117
118config TRACE_IRQFLAGS_SUPPORT
119 def_bool y
120
c209f799 121config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
122 def_bool y
123
9fb7410f
DM
124config GENERIC_BUG
125 def_bool y
126 depends on BUG
127
128config GENERIC_BUG_RELATIVE_POINTERS
129 def_bool y
130 depends on GENERIC_BUG
131
8c2c3df3
CM
132config GENERIC_HWEIGHT
133 def_bool y
134
135config GENERIC_CSUM
136 def_bool y
137
138config GENERIC_CALIBRATE_DELAY
139 def_bool y
140
19e7640d 141config ZONE_DMA
8c2c3df3
CM
142 def_bool y
143
29e56940
SC
144config HAVE_GENERIC_RCU_GUP
145 def_bool y
146
8c2c3df3
CM
147config ARCH_DMA_ADDR_T_64BIT
148 def_bool y
149
150config NEED_DMA_MAP_STATE
151 def_bool y
152
153config NEED_SG_DMA_LENGTH
154 def_bool y
155
4b3dc967
WD
156config SMP
157 def_bool y
158
8c2c3df3
CM
159config SWIOTLB
160 def_bool y
161
162config IOMMU_HELPER
163 def_bool SWIOTLB
164
4cfb3613
AB
165config KERNEL_MODE_NEON
166 def_bool y
167
92cc15fc
RH
168config FIX_EARLYCON_MEM
169 def_bool y
170
9f25e6ad
KS
171config PGTABLE_LEVELS
172 int
173 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
174 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
175 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
176 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
177 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 178
8c2c3df3
CM
179source "init/Kconfig"
180
181source "kernel/Kconfig.freezer"
182
6a377491 183source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
184
185menu "Bus support"
186
d1e6dc91
LD
187config PCI
188 bool "PCI support"
189 help
190 This feature enables support for PCI bus system. If you say Y
191 here, the kernel will include drivers and infrastructure code
192 to support PCI bus devices.
193
194config PCI_DOMAINS
195 def_bool PCI
196
197config PCI_DOMAINS_GENERIC
198 def_bool PCI
199
200config PCI_SYSCALL
201 def_bool PCI
202
203source "drivers/pci/Kconfig"
204source "drivers/pci/pcie/Kconfig"
205source "drivers/pci/hotplug/Kconfig"
206
8c2c3df3
CM
207endmenu
208
209menu "Kernel Features"
210
c0a01b84
AP
211menu "ARM errata workarounds via the alternatives framework"
212
213config ARM64_ERRATUM_826319
214 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
215 default y
216 help
217 This option adds an alternative code sequence to work around ARM
218 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
219 AXI master interface and an L2 cache.
220
221 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
222 and is unable to accept a certain write via this interface, it will
223 not progress on read data presented on the read data channel and the
224 system can deadlock.
225
226 The workaround promotes data cache clean instructions to
227 data cache clean-and-invalidate.
228 Please note that this does not necessarily enable the workaround,
229 as it depends on the alternative framework, which will only patch
230 the kernel if an affected CPU is detected.
231
232 If unsure, say Y.
233
234config ARM64_ERRATUM_827319
235 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
236 default y
237 help
238 This option adds an alternative code sequence to work around ARM
239 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
240 master interface and an L2 cache.
241
242 Under certain conditions this erratum can cause a clean line eviction
243 to occur at the same time as another transaction to the same address
244 on the AMBA 5 CHI interface, which can cause data corruption if the
245 interconnect reorders the two transactions.
246
247 The workaround promotes data cache clean instructions to
248 data cache clean-and-invalidate.
249 Please note that this does not necessarily enable the workaround,
250 as it depends on the alternative framework, which will only patch
251 the kernel if an affected CPU is detected.
252
253 If unsure, say Y.
254
255config ARM64_ERRATUM_824069
256 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
257 default y
258 help
259 This option adds an alternative code sequence to work around ARM
260 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
261 to a coherent interconnect.
262
263 If a Cortex-A53 processor is executing a store or prefetch for
264 write instruction at the same time as a processor in another
265 cluster is executing a cache maintenance operation to the same
266 address, then this erratum might cause a clean cache line to be
267 incorrectly marked as dirty.
268
269 The workaround promotes data cache clean instructions to
270 data cache clean-and-invalidate.
271 Please note that this option does not necessarily enable the
272 workaround, as it depends on the alternative framework, which will
273 only patch the kernel if an affected CPU is detected.
274
275 If unsure, say Y.
276
277config ARM64_ERRATUM_819472
278 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
279 default y
280 help
281 This option adds an alternative code sequence to work around ARM
282 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
283 present when it is connected to a coherent interconnect.
284
285 If the processor is executing a load and store exclusive sequence at
286 the same time as a processor in another cluster is executing a cache
287 maintenance operation to the same address, then this erratum might
288 cause data corruption.
289
290 The workaround promotes data cache clean instructions to
291 data cache clean-and-invalidate.
292 Please note that this does not necessarily enable the workaround,
293 as it depends on the alternative framework, which will only patch
294 the kernel if an affected CPU is detected.
295
296 If unsure, say Y.
297
298config ARM64_ERRATUM_832075
299 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
300 default y
301 help
302 This option adds an alternative code sequence to work around ARM
303 erratum 832075 on Cortex-A57 parts up to r1p2.
304
305 Affected Cortex-A57 parts might deadlock when exclusive load/store
306 instructions to Write-Back memory are mixed with Device loads.
307
308 The workaround is to promote device loads to use Load-Acquire
309 semantics.
310 Please note that this does not necessarily enable the workaround,
311 as it depends on the alternative framework, which will only patch
312 the kernel if an affected CPU is detected.
313
314 If unsure, say Y.
315
905e8c5d
WD
316config ARM64_ERRATUM_845719
317 bool "Cortex-A53: 845719: a load might read incorrect data"
318 depends on COMPAT
319 default y
320 help
321 This option adds an alternative code sequence to work around ARM
322 erratum 845719 on Cortex-A53 parts up to r0p4.
323
324 When running a compat (AArch32) userspace on an affected Cortex-A53
325 part, a load at EL0 from a virtual address that matches the bottom 32
326 bits of the virtual address used by a recent load at (AArch64) EL1
327 might return incorrect data.
328
329 The workaround is to write the contextidr_el1 register on exception
330 return to a 32-bit task.
331 Please note that this does not necessarily enable the workaround,
332 as it depends on the alternative framework, which will only patch
333 the kernel if an affected CPU is detected.
334
335 If unsure, say Y.
336
df057cc7
WD
337config ARM64_ERRATUM_843419
338 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
339 depends on MODULES
340 default y
341 help
342 This option builds kernel modules using the large memory model in
343 order to avoid the use of the ADRP instruction, which can cause
344 a subsequent memory access to use an incorrect address on Cortex-A53
345 parts up to r0p4.
346
347 Note that the kernel itself must be linked with a version of ld
348 which fixes potentially affected ADRP instructions through the
349 use of veneers.
350
351 If unsure, say Y.
352
c0a01b84
AP
353endmenu
354
355
e41ceed0
JL
356choice
357 prompt "Page size"
358 default ARM64_4K_PAGES
359 help
360 Page size (translation granule) configuration.
361
362config ARM64_4K_PAGES
363 bool "4KB"
364 help
365 This feature enables 4KB pages support.
366
44eaacf1
SP
367config ARM64_16K_PAGES
368 bool "16KB"
369 help
370 The system will use 16KB pages support. AArch32 emulation
371 requires applications compiled with 16K (or a multiple of 16K)
372 aligned segments.
373
8c2c3df3 374config ARM64_64K_PAGES
e41ceed0 375 bool "64KB"
8c2c3df3
CM
376 help
377 This feature enables 64KB pages support (4KB by default)
378 allowing only two levels of page tables and faster TLB
db488be3
SP
379 look-up. AArch32 emulation requires applications compiled
380 with 64K aligned segments.
8c2c3df3 381
e41ceed0
JL
382endchoice
383
384choice
385 prompt "Virtual address space size"
386 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 387 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
388 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
389 help
390 Allows choosing one of multiple possible virtual address
391 space sizes. The level of translation table is determined by
392 a combination of page size and virtual address space size.
393
394config ARM64_VA_BITS_39
395 bool "39-bit"
396 depends on ARM64_4K_PAGES
397
398config ARM64_VA_BITS_42
399 bool "42-bit"
400 depends on ARM64_64K_PAGES
401
44eaacf1
SP
402config ARM64_VA_BITS_47
403 bool "47-bit"
404 depends on ARM64_16K_PAGES
405
c79b954b
JL
406config ARM64_VA_BITS_48
407 bool "48-bit"
c79b954b 408
e41ceed0
JL
409endchoice
410
411config ARM64_VA_BITS
412 int
413 default 39 if ARM64_VA_BITS_39
414 default 42 if ARM64_VA_BITS_42
44eaacf1 415 default 47 if ARM64_VA_BITS_47
c79b954b 416 default 48 if ARM64_VA_BITS_48
e41ceed0 417
a872013d
WD
418config CPU_BIG_ENDIAN
419 bool "Build big-endian kernel"
420 help
421 Say Y if you plan on running a kernel in big-endian mode.
422
f6e763b9
MB
423config SCHED_MC
424 bool "Multi-core scheduler support"
f6e763b9
MB
425 help
426 Multi-core scheduler support improves the CPU scheduler's decision
427 making when dealing with multi-core CPU chips at a cost of slightly
428 increased overhead in some places. If unsure say N here.
429
430config SCHED_SMT
431 bool "SMT scheduler support"
f6e763b9
MB
432 help
433 Improves the CPU scheduler's decision making when dealing with
434 MultiThreading at a cost of slightly increased overhead in some
435 places. If unsure say N here.
436
8c2c3df3 437config NR_CPUS
62aa9655
GK
438 int "Maximum number of CPUs (2-4096)"
439 range 2 4096
15942853 440 # These have to remain sorted largest to smallest
e3672649 441 default "64"
8c2c3df3 442
9327e2c6
MR
443config HOTPLUG_CPU
444 bool "Support for hot-pluggable CPUs"
217d453d 445 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
446 help
447 Say Y here to experiment with turning CPUs off and on. CPUs
448 can be controlled through /sys/devices/system/cpu.
449
8c2c3df3
CM
450source kernel/Kconfig.preempt
451
452config HZ
453 int
454 default 100
455
456config ARCH_HAS_HOLES_MEMORYMODEL
457 def_bool y if SPARSEMEM
458
459config ARCH_SPARSEMEM_ENABLE
460 def_bool y
461 select SPARSEMEM_VMEMMAP_ENABLE
462
463config ARCH_SPARSEMEM_DEFAULT
464 def_bool ARCH_SPARSEMEM_ENABLE
465
466config ARCH_SELECT_MEMORY_MODEL
467 def_bool ARCH_SPARSEMEM_ENABLE
468
469config HAVE_ARCH_PFN_VALID
470 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
471
472config HW_PERF_EVENTS
6475b2d8
MR
473 def_bool y
474 depends on ARM_PMU
8c2c3df3 475
084bd298
SC
476config SYS_SUPPORTS_HUGETLBFS
477 def_bool y
478
479config ARCH_WANT_GENERAL_HUGETLB
480 def_bool y
481
482config ARCH_WANT_HUGE_PMD_SHARE
44eaacf1 483 def_bool y if ARM64_4K_PAGES || ARM64_16K_PAGES
084bd298 484
af074848
SC
485config HAVE_ARCH_TRANSPARENT_HUGEPAGE
486 def_bool y
487
a41dc0e8
CM
488config ARCH_HAS_CACHE_LINE_SIZE
489 def_bool y
490
8c2c3df3
CM
491source "mm/Kconfig"
492
a1ae65b2
AT
493config SECCOMP
494 bool "Enable seccomp to safely compute untrusted bytecode"
495 ---help---
496 This kernel feature is useful for number crunching applications
497 that may need to compute untrusted bytecode during their
498 execution. By using pipes or other transports made available to
499 the process as file descriptors supporting the read/write
500 syscalls, it's possible to isolate those applications in
501 their own address space using seccomp. Once seccomp is
502 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
503 and the task is only allowed to execute a few safe syscalls
504 defined by each seccomp mode.
505
aa42aa13
SS
506config XEN_DOM0
507 def_bool y
508 depends on XEN
509
510config XEN
c2ba1f7d 511 bool "Xen guest support on ARM64"
aa42aa13 512 depends on ARM64 && OF
83862ccf 513 select SWIOTLB_XEN
aa42aa13
SS
514 help
515 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
516
d03bb145
SC
517config FORCE_MAX_ZONEORDER
518 int
519 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 520 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 521 default "11"
44eaacf1
SP
522 help
523 The kernel memory allocator divides physically contiguous memory
524 blocks into "zones", where each zone is a power of two number of
525 pages. This option selects the largest power of two that the kernel
526 keeps in the memory allocator. If you need to allocate very large
527 blocks of physically contiguous memory, then you may need to
528 increase this value.
529
530 This config option is actually maximum order plus one. For example,
531 a value of 11 means that the largest free memory block is 2^10 pages.
532
533 We make sure that we can allocate upto a HugePage size for each configuration.
534 Hence we have :
535 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
536
537 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
538 4M allocations matching the default size used by generic code.
d03bb145 539
1b907f46
WD
540menuconfig ARMV8_DEPRECATED
541 bool "Emulate deprecated/obsolete ARMv8 instructions"
542 depends on COMPAT
543 help
544 Legacy software support may require certain instructions
545 that have been deprecated or obsoleted in the architecture.
546
547 Enable this config to enable selective emulation of these
548 features.
549
550 If unsure, say Y
551
552if ARMV8_DEPRECATED
553
554config SWP_EMULATION
555 bool "Emulate SWP/SWPB instructions"
556 help
557 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
558 they are always undefined. Say Y here to enable software
559 emulation of these instructions for userspace using LDXR/STXR.
560
561 In some older versions of glibc [<=2.8] SWP is used during futex
562 trylock() operations with the assumption that the code will not
563 be preempted. This invalid assumption may be more likely to fail
564 with SWP emulation enabled, leading to deadlock of the user
565 application.
566
567 NOTE: when accessing uncached shared regions, LDXR/STXR rely
568 on an external transaction monitoring block called a global
569 monitor to maintain update atomicity. If your system does not
570 implement a global monitor, this option can cause programs that
571 perform SWP operations to uncached memory to deadlock.
572
573 If unsure, say Y
574
575config CP15_BARRIER_EMULATION
576 bool "Emulate CP15 Barrier instructions"
577 help
578 The CP15 barrier instructions - CP15ISB, CP15DSB, and
579 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
580 strongly recommended to use the ISB, DSB, and DMB
581 instructions instead.
582
583 Say Y here to enable software emulation of these
584 instructions for AArch32 userspace code. When this option is
585 enabled, CP15 barrier usage is traced which can help
586 identify software that needs updating.
587
588 If unsure, say Y
589
2d888f48
SP
590config SETEND_EMULATION
591 bool "Emulate SETEND instruction"
592 help
593 The SETEND instruction alters the data-endianness of the
594 AArch32 EL0, and is deprecated in ARMv8.
595
596 Say Y here to enable software emulation of the instruction
597 for AArch32 userspace code.
598
599 Note: All the cpus on the system must have mixed endian support at EL0
600 for this feature to be enabled. If a new CPU - which doesn't support mixed
601 endian - is hotplugged in after this feature has been enabled, there could
602 be unexpected results in the applications.
603
604 If unsure, say Y
1b907f46
WD
605endif
606
0e4a0709
WD
607menu "ARMv8.1 architectural features"
608
609config ARM64_HW_AFDBM
610 bool "Support for hardware updates of the Access and Dirty page flags"
611 default y
612 help
613 The ARMv8.1 architecture extensions introduce support for
614 hardware updates of the access and dirty information in page
615 table entries. When enabled in TCR_EL1 (HA and HD bits) on
616 capable processors, accesses to pages with PTE_AF cleared will
617 set this bit instead of raising an access flag fault.
618 Similarly, writes to read-only pages with the DBM bit set will
619 clear the read-only bit (AP[2]) instead of raising a
620 permission fault.
621
622 Kernels built with this configuration option enabled continue
623 to work on pre-ARMv8.1 hardware and the performance impact is
624 minimal. If unsure, say Y.
625
626config ARM64_PAN
627 bool "Enable support for Privileged Access Never (PAN)"
628 default y
629 help
630 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
631 prevents the kernel or hypervisor from accessing user-space (EL0)
632 memory directly.
633
634 Choosing this option will cause any unprotected (not using
635 copy_to_user et al) memory access to fail with a permission fault.
636
637 The feature is detected at runtime, and will remain as a 'nop'
638 instruction if the cpu does not implement the feature.
639
640config ARM64_LSE_ATOMICS
641 bool "Atomic instructions"
642 help
643 As part of the Large System Extensions, ARMv8.1 introduces new
644 atomic instructions that are designed specifically to scale in
645 very large systems.
646
647 Say Y here to make use of these instructions for the in-kernel
648 atomic routines. This incurs a small overhead on CPUs that do
649 not support these instructions and requires the kernel to be
650 built with binutils >= 2.25.
651
652endmenu
653
8c2c3df3
CM
654endmenu
655
656menu "Boot options"
657
658config CMDLINE
659 string "Default kernel command string"
660 default ""
661 help
662 Provide a set of default command-line options at build time by
663 entering them here. As a minimum, you should specify the the
664 root device (e.g. root=/dev/nfs).
665
666config CMDLINE_FORCE
667 bool "Always use the default kernel command string"
668 help
669 Always use the default kernel command string, even if the boot
670 loader passes other arguments to the kernel.
671 This is useful if you cannot or don't want to change the
672 command-line options your boot loader passes to the kernel.
673
f4f75ad5
AB
674config EFI_STUB
675 bool
676
f84d0275
MS
677config EFI
678 bool "UEFI runtime support"
679 depends on OF && !CPU_BIG_ENDIAN
680 select LIBFDT
681 select UCS2_STRING
682 select EFI_PARAMS_FROM_FDT
e15dd494 683 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
684 select EFI_STUB
685 select EFI_ARMSTUB
f84d0275
MS
686 default y
687 help
688 This option provides support for runtime services provided
689 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
690 clock, and platform reset). A UEFI stub is also provided to
691 allow the kernel to be booted as an EFI application. This
692 is only useful on systems that have UEFI firmware.
f84d0275 693
d1ae8c00
YL
694config DMI
695 bool "Enable support for SMBIOS (DMI) tables"
696 depends on EFI
697 default y
698 help
699 This enables SMBIOS/DMI feature for systems.
700
701 This option is only useful on systems that have UEFI firmware.
702 However, even with this option, the resultant kernel should
703 continue to boot on existing non-UEFI platforms.
704
8c2c3df3
CM
705endmenu
706
707menu "Userspace binary formats"
708
709source "fs/Kconfig.binfmt"
710
711config COMPAT
712 bool "Kernel support for 32-bit EL0"
755e70b7 713 depends on ARM64_4K_PAGES || EXPERT
8c2c3df3 714 select COMPAT_BINFMT_ELF
af1839eb 715 select HAVE_UID16
84b9e9b4 716 select OLD_SIGSUSPEND3
51682036 717 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
718 help
719 This option enables support for a 32-bit EL0 running under a 64-bit
720 kernel at EL1. AArch32-specific components such as system calls,
721 the user helper functions, VFP support and the ptrace interface are
722 handled appropriately by the kernel.
723
44eaacf1
SP
724 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
725 that you will only be able to execute AArch32 binaries that were compiled
726 with page size aligned segments.
a8fcd8b1 727
8c2c3df3
CM
728 If you want to execute 32-bit userspace applications, say Y.
729
730config SYSVIPC_COMPAT
731 def_bool y
732 depends on COMPAT && SYSVIPC
733
734endmenu
735
166936ba
LP
736menu "Power management options"
737
738source "kernel/power/Kconfig"
739
740config ARCH_SUSPEND_POSSIBLE
741 def_bool y
742
166936ba
LP
743endmenu
744
1307220d
LP
745menu "CPU Power Management"
746
747source "drivers/cpuidle/Kconfig"
748
52e7e816
RH
749source "drivers/cpufreq/Kconfig"
750
751endmenu
752
8c2c3df3
CM
753source "net/Kconfig"
754
755source "drivers/Kconfig"
756
f84d0275
MS
757source "drivers/firmware/Kconfig"
758
b6a02173
GG
759source "drivers/acpi/Kconfig"
760
8c2c3df3
CM
761source "fs/Kconfig"
762
c3eb5b14
MZ
763source "arch/arm64/kvm/Kconfig"
764
8c2c3df3
CM
765source "arch/arm64/Kconfig.debug"
766
767source "security/Kconfig"
768
769source "crypto/Kconfig"
2c98833a
AB
770if CRYPTO
771source "arch/arm64/crypto/Kconfig"
772endif
8c2c3df3
CM
773
774source "lib/Kconfig"