]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/powerpc/platforms/powernv/pci-ioda.c
powerpc/powernv: Use OPAL call for TCE kill on NVLink2
[mirror_ubuntu-zesty-kernel.git] / arch / powerpc / platforms / powernv / pci-ioda.c
CommitLineData
184cd4a3
BH
1/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
cee72d5b 12#undef DEBUG
184cd4a3
BH
13
14#include <linux/kernel.h>
15#include <linux/pci.h>
361f2a2a 16#include <linux/crash_dump.h>
37c367f2 17#include <linux/debugfs.h>
184cd4a3
BH
18#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
22#include <linux/irq.h>
23#include <linux/io.h>
24#include <linux/msi.h>
cd15b048 25#include <linux/memblock.h>
ac9a5889 26#include <linux/iommu.h>
e57080f1 27#include <linux/rculist.h>
4793d65d 28#include <linux/sizes.h>
184cd4a3
BH
29
30#include <asm/sections.h>
31#include <asm/io.h>
32#include <asm/prom.h>
33#include <asm/pci-bridge.h>
34#include <asm/machdep.h>
fb1b55d6 35#include <asm/msi_bitmap.h>
184cd4a3
BH
36#include <asm/ppc-pci.h>
37#include <asm/opal.h>
38#include <asm/iommu.h>
39#include <asm/tce.h>
137436c9 40#include <asm/xics.h>
37c367f2 41#include <asm/debug.h>
262af557 42#include <asm/firmware.h>
80c49c7e 43#include <asm/pnv-pci.h>
aca6913f 44#include <asm/mmzone.h>
80c49c7e 45
ec249dd8 46#include <misc/cxl-base.h>
184cd4a3
BH
47
48#include "powernv.h"
49#include "pci.h"
50
99451551
GS
51#define PNV_IODA1_M64_NUM 16 /* Number of M64 BARs */
52#define PNV_IODA1_M64_SEGS 8 /* Segments per M64 BAR */
acce971c 53#define PNV_IODA1_DMA32_SEGSIZE 0x10000000
781a868f 54
bbb845c4
AK
55#define POWERNV_IOMMU_DEFAULT_LEVELS 1
56#define POWERNV_IOMMU_MAX_LEVELS 5
57
9497a1c1 58static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU" };
aca6913f
AK
59static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
60
7d623e42 61void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
6d31c2fa
JP
62 const char *fmt, ...)
63{
64 struct va_format vaf;
65 va_list args;
66 char pfix[32];
67
68 va_start(args, fmt);
69
70 vaf.fmt = fmt;
71 vaf.va = &args;
72
781a868f 73 if (pe->flags & PNV_IODA_PE_DEV)
6d31c2fa 74 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
781a868f 75 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
6d31c2fa
JP
76 sprintf(pfix, "%04x:%02x ",
77 pci_domain_nr(pe->pbus), pe->pbus->number);
781a868f
WY
78#ifdef CONFIG_PCI_IOV
79 else if (pe->flags & PNV_IODA_PE_VF)
80 sprintf(pfix, "%04x:%02x:%2x.%d",
81 pci_domain_nr(pe->parent_dev->bus),
82 (pe->rid & 0xff00) >> 8,
83 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
84#endif /* CONFIG_PCI_IOV*/
6d31c2fa 85
1f52f176 86 printk("%spci %s: [PE# %.2x] %pV",
6d31c2fa
JP
87 level, pfix, pe->pe_number, &vaf);
88
89 va_end(args);
90}
184cd4a3 91
4e287840
TLSC
92static bool pnv_iommu_bypass_disabled __read_mostly;
93
94static int __init iommu_setup(char *str)
95{
96 if (!str)
97 return -EINVAL;
98
99 while (*str) {
100 if (!strncmp(str, "nobypass", 8)) {
101 pnv_iommu_bypass_disabled = true;
102 pr_info("PowerNV: IOMMU bypass window disabled.\n");
103 break;
104 }
105 str += strcspn(str, ",");
106 if (*str == ',')
107 str++;
108 }
109
110 return 0;
111}
112early_param("iommu", iommu_setup);
113
5958d19a 114static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
262af557 115{
5958d19a
BH
116 /*
117 * WARNING: We cannot rely on the resource flags. The Linux PCI
118 * allocation code sometimes decides to put a 64-bit prefetchable
119 * BAR in the 32-bit window, so we have to compare the addresses.
120 *
121 * For simplicity we only test resource start.
122 */
123 return (r->start >= phb->ioda.m64_base &&
124 r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
262af557
GC
125}
126
b79331a5
RC
127static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
128{
129 unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
130
131 return (resource_flags & flags) == flags;
132}
133
1e916772
GS
134static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
135{
313483dd
GS
136 s64 rc;
137
1e916772
GS
138 phb->ioda.pe_array[pe_no].phb = phb;
139 phb->ioda.pe_array[pe_no].pe_number = pe_no;
140
313483dd
GS
141 /*
142 * Clear the PE frozen state as it might be put into frozen state
143 * in the last PCI remove path. It's not harmful to do so when the
144 * PE is already in unfrozen state.
145 */
146 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
147 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
d4791db5 148 if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
1f52f176 149 pr_warn("%s: Error %lld unfreezing PHB#%x-PE#%x\n",
313483dd
GS
150 __func__, rc, phb->hose->global_number, pe_no);
151
1e916772
GS
152 return &phb->ioda.pe_array[pe_no];
153}
154
4b82ab18
GS
155static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
156{
92b8f137 157 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
1f52f176 158 pr_warn("%s: Invalid PE %x on PHB#%x\n",
4b82ab18
GS
159 __func__, pe_no, phb->hose->global_number);
160 return;
161 }
162
e9dc4d7f 163 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
1f52f176 164 pr_debug("%s: PE %x was reserved on PHB#%x\n",
e9dc4d7f 165 __func__, pe_no, phb->hose->global_number);
4b82ab18 166
1e916772 167 pnv_ioda_init_pe(phb, pe_no);
4b82ab18
GS
168}
169
1e916772 170static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
184cd4a3 171{
60964816 172 long pe;
184cd4a3 173
9fcd6f4a
GS
174 for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
175 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
176 return pnv_ioda_init_pe(phb, pe);
177 }
184cd4a3 178
9fcd6f4a 179 return NULL;
184cd4a3
BH
180}
181
1e916772 182static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
184cd4a3 183{
1e916772 184 struct pnv_phb *phb = pe->phb;
caa58f80 185 unsigned int pe_num = pe->pe_number;
1e916772
GS
186
187 WARN_ON(pe->pdev);
184cd4a3 188
1e916772 189 memset(pe, 0, sizeof(struct pnv_ioda_pe));
caa58f80 190 clear_bit(pe_num, phb->ioda.pe_alloc);
184cd4a3
BH
191}
192
262af557
GC
193/* The default M64 BAR is shared by all PEs */
194static int pnv_ioda2_init_m64(struct pnv_phb *phb)
195{
196 const char *desc;
197 struct resource *r;
198 s64 rc;
199
200 /* Configure the default M64 BAR */
201 rc = opal_pci_set_phb_mem_window(phb->opal_id,
202 OPAL_M64_WINDOW_TYPE,
203 phb->ioda.m64_bar_idx,
204 phb->ioda.m64_base,
205 0, /* unused */
206 phb->ioda.m64_size);
207 if (rc != OPAL_SUCCESS) {
208 desc = "configuring";
209 goto fail;
210 }
211
212 /* Enable the default M64 BAR */
213 rc = opal_pci_phb_mmio_enable(phb->opal_id,
214 OPAL_M64_WINDOW_TYPE,
215 phb->ioda.m64_bar_idx,
216 OPAL_ENABLE_M64_SPLIT);
217 if (rc != OPAL_SUCCESS) {
218 desc = "enabling";
219 goto fail;
220 }
221
262af557 222 /*
63803c39
GS
223 * Exclude the segments for reserved and root bus PE, which
224 * are first or last two PEs.
262af557
GC
225 */
226 r = &phb->hose->mem_resources[1];
92b8f137 227 if (phb->ioda.reserved_pe_idx == 0)
63803c39 228 r->start += (2 * phb->ioda.m64_segsize);
92b8f137 229 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
63803c39 230 r->end -= (2 * phb->ioda.m64_segsize);
262af557 231 else
1f52f176 232 pr_warn(" Cannot strip M64 segment for reserved PE#%x\n",
92b8f137 233 phb->ioda.reserved_pe_idx);
262af557
GC
234
235 return 0;
236
237fail:
238 pr_warn(" Failure %lld %s M64 BAR#%d\n",
239 rc, desc, phb->ioda.m64_bar_idx);
240 opal_pci_phb_mmio_enable(phb->opal_id,
241 OPAL_M64_WINDOW_TYPE,
242 phb->ioda.m64_bar_idx,
243 OPAL_DISABLE_M64);
244 return -EIO;
245}
246
c430670a 247static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
96a2f92b 248 unsigned long *pe_bitmap)
262af557 249{
96a2f92b
GS
250 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
251 struct pnv_phb *phb = hose->private_data;
262af557 252 struct resource *r;
96a2f92b
GS
253 resource_size_t base, sgsz, start, end;
254 int segno, i;
255
256 base = phb->ioda.m64_base;
257 sgsz = phb->ioda.m64_segsize;
258 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
259 r = &pdev->resource[i];
5958d19a 260 if (!r->parent || !pnv_pci_is_m64(phb, r))
96a2f92b 261 continue;
262af557 262
96a2f92b
GS
263 start = _ALIGN_DOWN(r->start - base, sgsz);
264 end = _ALIGN_UP(r->end - base, sgsz);
265 for (segno = start / sgsz; segno < end / sgsz; segno++) {
266 if (pe_bitmap)
267 set_bit(segno, pe_bitmap);
268 else
269 pnv_ioda_reserve_pe(phb, segno);
262af557
GC
270 }
271 }
272}
273
99451551
GS
274static int pnv_ioda1_init_m64(struct pnv_phb *phb)
275{
276 struct resource *r;
277 int index;
278
279 /*
280 * There are 16 M64 BARs, each of which has 8 segments. So
281 * there are as many M64 segments as the maximum number of
282 * PEs, which is 128.
283 */
284 for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
285 unsigned long base, segsz = phb->ioda.m64_segsize;
286 int64_t rc;
287
288 base = phb->ioda.m64_base +
289 index * PNV_IODA1_M64_SEGS * segsz;
290 rc = opal_pci_set_phb_mem_window(phb->opal_id,
291 OPAL_M64_WINDOW_TYPE, index, base, 0,
292 PNV_IODA1_M64_SEGS * segsz);
293 if (rc != OPAL_SUCCESS) {
1f52f176 294 pr_warn(" Error %lld setting M64 PHB#%x-BAR#%d\n",
99451551
GS
295 rc, phb->hose->global_number, index);
296 goto fail;
297 }
298
299 rc = opal_pci_phb_mmio_enable(phb->opal_id,
300 OPAL_M64_WINDOW_TYPE, index,
301 OPAL_ENABLE_M64_SPLIT);
302 if (rc != OPAL_SUCCESS) {
1f52f176 303 pr_warn(" Error %lld enabling M64 PHB#%x-BAR#%d\n",
99451551
GS
304 rc, phb->hose->global_number, index);
305 goto fail;
306 }
307 }
308
309 /*
63803c39
GS
310 * Exclude the segments for reserved and root bus PE, which
311 * are first or last two PEs.
99451551
GS
312 */
313 r = &phb->hose->mem_resources[1];
314 if (phb->ioda.reserved_pe_idx == 0)
63803c39 315 r->start += (2 * phb->ioda.m64_segsize);
99451551 316 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
63803c39 317 r->end -= (2 * phb->ioda.m64_segsize);
99451551 318 else
1f52f176 319 WARN(1, "Wrong reserved PE#%x on PHB#%x\n",
99451551
GS
320 phb->ioda.reserved_pe_idx, phb->hose->global_number);
321
322 return 0;
323
324fail:
325 for ( ; index >= 0; index--)
326 opal_pci_phb_mmio_enable(phb->opal_id,
327 OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
328
329 return -EIO;
330}
331
c430670a
GS
332static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
333 unsigned long *pe_bitmap,
334 bool all)
262af557 335{
262af557 336 struct pci_dev *pdev;
96a2f92b
GS
337
338 list_for_each_entry(pdev, &bus->devices, bus_list) {
c430670a 339 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
96a2f92b
GS
340
341 if (all && pdev->subordinate)
c430670a
GS
342 pnv_ioda_reserve_m64_pe(pdev->subordinate,
343 pe_bitmap, all);
96a2f92b
GS
344 }
345}
346
1e916772 347static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
262af557 348{
26ba248d
GS
349 struct pci_controller *hose = pci_bus_to_host(bus);
350 struct pnv_phb *phb = hose->private_data;
262af557
GC
351 struct pnv_ioda_pe *master_pe, *pe;
352 unsigned long size, *pe_alloc;
26ba248d 353 int i;
262af557
GC
354
355 /* Root bus shouldn't use M64 */
356 if (pci_is_root_bus(bus))
1e916772 357 return NULL;
262af557 358
262af557 359 /* Allocate bitmap */
92b8f137 360 size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
262af557
GC
361 pe_alloc = kzalloc(size, GFP_KERNEL);
362 if (!pe_alloc) {
363 pr_warn("%s: Out of memory !\n",
364 __func__);
1e916772 365 return NULL;
262af557
GC
366 }
367
26ba248d 368 /* Figure out reserved PE numbers by the PE */
c430670a 369 pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
262af557
GC
370
371 /*
372 * the current bus might not own M64 window and that's all
373 * contributed by its child buses. For the case, we needn't
374 * pick M64 dependent PE#.
375 */
92b8f137 376 if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
262af557 377 kfree(pe_alloc);
1e916772 378 return NULL;
262af557
GC
379 }
380
381 /*
382 * Figure out the master PE and put all slave PEs to master
383 * PE's list to form compound PE.
384 */
262af557
GC
385 master_pe = NULL;
386 i = -1;
92b8f137
GS
387 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
388 phb->ioda.total_pe_num) {
262af557 389 pe = &phb->ioda.pe_array[i];
262af557 390
93289d8c 391 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
262af557
GC
392 if (!master_pe) {
393 pe->flags |= PNV_IODA_PE_MASTER;
394 INIT_LIST_HEAD(&pe->slaves);
395 master_pe = pe;
396 } else {
397 pe->flags |= PNV_IODA_PE_SLAVE;
398 pe->master = master_pe;
399 list_add_tail(&pe->list, &master_pe->slaves);
400 }
99451551
GS
401
402 /*
403 * P7IOC supports M64DT, which helps mapping M64 segment
404 * to one particular PE#. However, PHB3 has fixed mapping
405 * between M64 segment and PE#. In order to have same logic
406 * for P7IOC and PHB3, we enforce fixed mapping between M64
407 * segment and PE# on P7IOC.
408 */
409 if (phb->type == PNV_PHB_IODA1) {
410 int64_t rc;
411
412 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
413 pe->pe_number, OPAL_M64_WINDOW_TYPE,
414 pe->pe_number / PNV_IODA1_M64_SEGS,
415 pe->pe_number % PNV_IODA1_M64_SEGS);
416 if (rc != OPAL_SUCCESS)
1f52f176 417 pr_warn("%s: Error %lld mapping M64 for PHB#%x-PE#%x\n",
99451551
GS
418 __func__, rc, phb->hose->global_number,
419 pe->pe_number);
420 }
262af557
GC
421 }
422
423 kfree(pe_alloc);
1e916772 424 return master_pe;
262af557
GC
425}
426
427static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
428{
429 struct pci_controller *hose = phb->hose;
430 struct device_node *dn = hose->dn;
431 struct resource *res;
a1339faf 432 u32 m64_range[2], i;
0e7736c6 433 const __be32 *r;
262af557
GC
434 u64 pci_addr;
435
99451551 436 if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
1665c4a8
GS
437 pr_info(" Not support M64 window\n");
438 return;
439 }
440
e4d54f71 441 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
262af557
GC
442 pr_info(" Firmware too old to support M64 window\n");
443 return;
444 }
445
446 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
447 if (!r) {
448 pr_info(" No <ibm,opal-m64-window> on %s\n",
449 dn->full_name);
450 return;
451 }
452
a1339faf
BH
453 /*
454 * Find the available M64 BAR range and pickup the last one for
455 * covering the whole 64-bits space. We support only one range.
456 */
457 if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
458 m64_range, 2)) {
459 /* In absence of the property, assume 0..15 */
460 m64_range[0] = 0;
461 m64_range[1] = 16;
462 }
463 /* We only support 64 bits in our allocator */
464 if (m64_range[1] > 63) {
465 pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
466 __func__, m64_range[1], phb->hose->global_number);
467 m64_range[1] = 63;
468 }
469 /* Empty range, no m64 */
470 if (m64_range[1] <= m64_range[0]) {
471 pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
472 __func__, phb->hose->global_number);
473 return;
474 }
475
476 /* Configure M64 informations */
262af557 477 res = &hose->mem_resources[1];
e80c4e7c 478 res->name = dn->full_name;
262af557
GC
479 res->start = of_translate_address(dn, r + 2);
480 res->end = res->start + of_read_number(r + 4, 2) - 1;
481 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
482 pci_addr = of_read_number(r, 2);
483 hose->mem_offset[1] = res->start - pci_addr;
484
485 phb->ioda.m64_size = resource_size(res);
92b8f137 486 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
262af557
GC
487 phb->ioda.m64_base = pci_addr;
488
a1339faf
BH
489 /* This lines up nicely with the display from processing OF ranges */
490 pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
491 res->start, res->end, pci_addr, m64_range[0],
492 m64_range[0] + m64_range[1] - 1);
493
494 /* Mark all M64 used up by default */
495 phb->ioda.m64_bar_alloc = (unsigned long)-1;
e9863e68 496
262af557 497 /* Use last M64 BAR to cover M64 window */
a1339faf
BH
498 m64_range[1]--;
499 phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
500
501 pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
502
503 /* Mark remaining ones free */
504 for (i = m64_range[0]; i < m64_range[1]; i++)
505 clear_bit(i, &phb->ioda.m64_bar_alloc);
506
507 /*
508 * Setup init functions for M64 based on IODA version, IODA3 uses
509 * the IODA2 code.
510 */
99451551
GS
511 if (phb->type == PNV_PHB_IODA1)
512 phb->init_m64 = pnv_ioda1_init_m64;
513 else
514 phb->init_m64 = pnv_ioda2_init_m64;
c430670a
GS
515 phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
516 phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
262af557
GC
517}
518
49dec922
GS
519static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
520{
521 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
522 struct pnv_ioda_pe *slave;
523 s64 rc;
524
525 /* Fetch master PE */
526 if (pe->flags & PNV_IODA_PE_SLAVE) {
527 pe = pe->master;
ec8e4e9d
GS
528 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
529 return;
530
49dec922
GS
531 pe_no = pe->pe_number;
532 }
533
534 /* Freeze master PE */
535 rc = opal_pci_eeh_freeze_set(phb->opal_id,
536 pe_no,
537 OPAL_EEH_ACTION_SET_FREEZE_ALL);
538 if (rc != OPAL_SUCCESS) {
539 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
540 __func__, rc, phb->hose->global_number, pe_no);
541 return;
542 }
543
544 /* Freeze slave PEs */
545 if (!(pe->flags & PNV_IODA_PE_MASTER))
546 return;
547
548 list_for_each_entry(slave, &pe->slaves, list) {
549 rc = opal_pci_eeh_freeze_set(phb->opal_id,
550 slave->pe_number,
551 OPAL_EEH_ACTION_SET_FREEZE_ALL);
552 if (rc != OPAL_SUCCESS)
553 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
554 __func__, rc, phb->hose->global_number,
555 slave->pe_number);
556 }
557}
558
e51df2c1 559static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
49dec922
GS
560{
561 struct pnv_ioda_pe *pe, *slave;
562 s64 rc;
563
564 /* Find master PE */
565 pe = &phb->ioda.pe_array[pe_no];
566 if (pe->flags & PNV_IODA_PE_SLAVE) {
567 pe = pe->master;
568 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
569 pe_no = pe->pe_number;
570 }
571
572 /* Clear frozen state for master PE */
573 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
574 if (rc != OPAL_SUCCESS) {
575 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
576 __func__, rc, opt, phb->hose->global_number, pe_no);
577 return -EIO;
578 }
579
580 if (!(pe->flags & PNV_IODA_PE_MASTER))
581 return 0;
582
583 /* Clear frozen state for slave PEs */
584 list_for_each_entry(slave, &pe->slaves, list) {
585 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
586 slave->pe_number,
587 opt);
588 if (rc != OPAL_SUCCESS) {
589 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
590 __func__, rc, opt, phb->hose->global_number,
591 slave->pe_number);
592 return -EIO;
593 }
594 }
595
596 return 0;
597}
598
599static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
600{
601 struct pnv_ioda_pe *slave, *pe;
602 u8 fstate, state;
603 __be16 pcierr;
604 s64 rc;
605
606 /* Sanity check on PE number */
92b8f137 607 if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
49dec922
GS
608 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
609
610 /*
611 * Fetch the master PE and the PE instance might be
612 * not initialized yet.
613 */
614 pe = &phb->ioda.pe_array[pe_no];
615 if (pe->flags & PNV_IODA_PE_SLAVE) {
616 pe = pe->master;
617 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
618 pe_no = pe->pe_number;
619 }
620
621 /* Check the master PE */
622 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
623 &state, &pcierr, NULL);
624 if (rc != OPAL_SUCCESS) {
625 pr_warn("%s: Failure %lld getting "
626 "PHB#%x-PE#%x state\n",
627 __func__, rc,
628 phb->hose->global_number, pe_no);
629 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
630 }
631
632 /* Check the slave PE */
633 if (!(pe->flags & PNV_IODA_PE_MASTER))
634 return state;
635
636 list_for_each_entry(slave, &pe->slaves, list) {
637 rc = opal_pci_eeh_freeze_status(phb->opal_id,
638 slave->pe_number,
639 &fstate,
640 &pcierr,
641 NULL);
642 if (rc != OPAL_SUCCESS) {
643 pr_warn("%s: Failure %lld getting "
644 "PHB#%x-PE#%x state\n",
645 __func__, rc,
646 phb->hose->global_number, slave->pe_number);
647 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
648 }
649
650 /*
651 * Override the result based on the ascending
652 * priority.
653 */
654 if (fstate > state)
655 state = fstate;
656 }
657
658 return state;
659}
660
184cd4a3
BH
661/* Currently those 2 are only used when MSIs are enabled, this will change
662 * but in the meantime, we need to protect them to avoid warnings
663 */
664#ifdef CONFIG_PCI_MSI
f456834a 665struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
184cd4a3
BH
666{
667 struct pci_controller *hose = pci_bus_to_host(dev->bus);
668 struct pnv_phb *phb = hose->private_data;
b72c1f65 669 struct pci_dn *pdn = pci_get_pdn(dev);
184cd4a3
BH
670
671 if (!pdn)
672 return NULL;
673 if (pdn->pe_number == IODA_INVALID_PE)
674 return NULL;
675 return &phb->ioda.pe_array[pdn->pe_number];
676}
184cd4a3
BH
677#endif /* CONFIG_PCI_MSI */
678
b131a842
GS
679static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
680 struct pnv_ioda_pe *parent,
681 struct pnv_ioda_pe *child,
682 bool is_add)
683{
684 const char *desc = is_add ? "adding" : "removing";
685 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
686 OPAL_REMOVE_PE_FROM_DOMAIN;
687 struct pnv_ioda_pe *slave;
688 long rc;
689
690 /* Parent PE affects child PE */
691 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
692 child->pe_number, op);
693 if (rc != OPAL_SUCCESS) {
694 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
695 rc, desc);
696 return -ENXIO;
697 }
698
699 if (!(child->flags & PNV_IODA_PE_MASTER))
700 return 0;
701
702 /* Compound case: parent PE affects slave PEs */
703 list_for_each_entry(slave, &child->slaves, list) {
704 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
705 slave->pe_number, op);
706 if (rc != OPAL_SUCCESS) {
707 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
708 rc, desc);
709 return -ENXIO;
710 }
711 }
712
713 return 0;
714}
715
716static int pnv_ioda_set_peltv(struct pnv_phb *phb,
717 struct pnv_ioda_pe *pe,
718 bool is_add)
719{
720 struct pnv_ioda_pe *slave;
781a868f 721 struct pci_dev *pdev = NULL;
b131a842
GS
722 int ret;
723
724 /*
725 * Clear PE frozen state. If it's master PE, we need
726 * clear slave PE frozen state as well.
727 */
728 if (is_add) {
729 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
730 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
731 if (pe->flags & PNV_IODA_PE_MASTER) {
732 list_for_each_entry(slave, &pe->slaves, list)
733 opal_pci_eeh_freeze_clear(phb->opal_id,
734 slave->pe_number,
735 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
736 }
737 }
738
739 /*
740 * Associate PE in PELT. We need add the PE into the
741 * corresponding PELT-V as well. Otherwise, the error
742 * originated from the PE might contribute to other
743 * PEs.
744 */
745 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
746 if (ret)
747 return ret;
748
749 /* For compound PEs, any one affects all of them */
750 if (pe->flags & PNV_IODA_PE_MASTER) {
751 list_for_each_entry(slave, &pe->slaves, list) {
752 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
753 if (ret)
754 return ret;
755 }
756 }
757
758 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
759 pdev = pe->pbus->self;
781a868f 760 else if (pe->flags & PNV_IODA_PE_DEV)
b131a842 761 pdev = pe->pdev->bus->self;
781a868f
WY
762#ifdef CONFIG_PCI_IOV
763 else if (pe->flags & PNV_IODA_PE_VF)
283e2d8a 764 pdev = pe->parent_dev;
781a868f 765#endif /* CONFIG_PCI_IOV */
b131a842
GS
766 while (pdev) {
767 struct pci_dn *pdn = pci_get_pdn(pdev);
768 struct pnv_ioda_pe *parent;
769
770 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
771 parent = &phb->ioda.pe_array[pdn->pe_number];
772 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
773 if (ret)
774 return ret;
775 }
776
777 pdev = pdev->bus->self;
778 }
779
780 return 0;
781}
782
781a868f
WY
783static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
784{
785 struct pci_dev *parent;
786 uint8_t bcomp, dcomp, fcomp;
787 int64_t rc;
788 long rid_end, rid;
789
790 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
791 if (pe->pbus) {
792 int count;
793
794 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
795 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
796 parent = pe->pbus->self;
797 if (pe->flags & PNV_IODA_PE_BUS_ALL)
798 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
799 else
800 count = 1;
801
802 switch(count) {
803 case 1: bcomp = OpalPciBusAll; break;
804 case 2: bcomp = OpalPciBus7Bits; break;
805 case 4: bcomp = OpalPciBus6Bits; break;
806 case 8: bcomp = OpalPciBus5Bits; break;
807 case 16: bcomp = OpalPciBus4Bits; break;
808 case 32: bcomp = OpalPciBus3Bits; break;
809 default:
810 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
811 count);
812 /* Do an exact match only */
813 bcomp = OpalPciBusAll;
814 }
815 rid_end = pe->rid + (count << 8);
816 } else {
93e01a50 817#ifdef CONFIG_PCI_IOV
781a868f
WY
818 if (pe->flags & PNV_IODA_PE_VF)
819 parent = pe->parent_dev;
820 else
93e01a50 821#endif
781a868f
WY
822 parent = pe->pdev->bus->self;
823 bcomp = OpalPciBusAll;
824 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
825 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
826 rid_end = pe->rid + 1;
827 }
828
829 /* Clear the reverse map */
830 for (rid = pe->rid; rid < rid_end; rid++)
c127562a 831 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
781a868f
WY
832
833 /* Release from all parents PELT-V */
834 while (parent) {
835 struct pci_dn *pdn = pci_get_pdn(parent);
836 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
837 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
838 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
839 /* XXX What to do in case of error ? */
840 }
841 parent = parent->bus->self;
842 }
843
f951e510 844 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
781a868f
WY
845 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
846
847 /* Disassociate PE in PELT */
848 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
849 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
850 if (rc)
851 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
852 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
853 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
854 if (rc)
855 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
856
857 pe->pbus = NULL;
858 pe->pdev = NULL;
93e01a50 859#ifdef CONFIG_PCI_IOV
781a868f 860 pe->parent_dev = NULL;
93e01a50 861#endif
781a868f
WY
862
863 return 0;
864}
781a868f 865
cad5cef6 866static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
184cd4a3
BH
867{
868 struct pci_dev *parent;
869 uint8_t bcomp, dcomp, fcomp;
870 long rc, rid_end, rid;
871
872 /* Bus validation ? */
873 if (pe->pbus) {
874 int count;
875
876 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
877 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
878 parent = pe->pbus->self;
fb446ad0
GS
879 if (pe->flags & PNV_IODA_PE_BUS_ALL)
880 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
881 else
882 count = 1;
883
184cd4a3
BH
884 switch(count) {
885 case 1: bcomp = OpalPciBusAll; break;
886 case 2: bcomp = OpalPciBus7Bits; break;
887 case 4: bcomp = OpalPciBus6Bits; break;
888 case 8: bcomp = OpalPciBus5Bits; break;
889 case 16: bcomp = OpalPciBus4Bits; break;
890 case 32: bcomp = OpalPciBus3Bits; break;
891 default:
781a868f
WY
892 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
893 count);
184cd4a3
BH
894 /* Do an exact match only */
895 bcomp = OpalPciBusAll;
896 }
897 rid_end = pe->rid + (count << 8);
898 } else {
781a868f
WY
899#ifdef CONFIG_PCI_IOV
900 if (pe->flags & PNV_IODA_PE_VF)
901 parent = pe->parent_dev;
902 else
903#endif /* CONFIG_PCI_IOV */
904 parent = pe->pdev->bus->self;
184cd4a3
BH
905 bcomp = OpalPciBusAll;
906 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
907 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
908 rid_end = pe->rid + 1;
909 }
910
631ad691
GS
911 /*
912 * Associate PE in PELT. We need add the PE into the
913 * corresponding PELT-V as well. Otherwise, the error
914 * originated from the PE might contribute to other
915 * PEs.
916 */
184cd4a3
BH
917 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
918 bcomp, dcomp, fcomp, OPAL_MAP_PE);
919 if (rc) {
920 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
921 return -ENXIO;
922 }
631ad691 923
5d2aa710
AP
924 /*
925 * Configure PELTV. NPUs don't have a PELTV table so skip
926 * configuration on them.
927 */
928 if (phb->type != PNV_PHB_NPU)
929 pnv_ioda_set_peltv(phb, pe, true);
184cd4a3 930
184cd4a3
BH
931 /* Setup reverse map */
932 for (rid = pe->rid; rid < rid_end; rid++)
933 phb->ioda.pe_rmap[rid] = pe->pe_number;
934
935 /* Setup one MVTs on IODA1 */
4773f76b
GS
936 if (phb->type != PNV_PHB_IODA1) {
937 pe->mve_number = 0;
938 goto out;
939 }
940
941 pe->mve_number = pe->pe_number;
942 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
943 if (rc != OPAL_SUCCESS) {
1f52f176 944 pe_err(pe, "OPAL error %ld setting up MVE %x\n",
4773f76b
GS
945 rc, pe->mve_number);
946 pe->mve_number = -1;
947 } else {
948 rc = opal_pci_set_mve_enable(phb->opal_id,
949 pe->mve_number, OPAL_ENABLE_MVE);
184cd4a3 950 if (rc) {
1f52f176 951 pe_err(pe, "OPAL error %ld enabling MVE %x\n",
184cd4a3
BH
952 rc, pe->mve_number);
953 pe->mve_number = -1;
184cd4a3 954 }
4773f76b 955 }
184cd4a3 956
4773f76b 957out:
184cd4a3
BH
958 return 0;
959}
960
781a868f
WY
961#ifdef CONFIG_PCI_IOV
962static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
963{
964 struct pci_dn *pdn = pci_get_pdn(dev);
965 int i;
966 struct resource *res, res2;
967 resource_size_t size;
968 u16 num_vfs;
969
970 if (!dev->is_physfn)
971 return -EINVAL;
972
973 /*
974 * "offset" is in VFs. The M64 windows are sized so that when they
975 * are segmented, each segment is the same size as the IOV BAR.
976 * Each segment is in a separate PE, and the high order bits of the
977 * address are the PE number. Therefore, each VF's BAR is in a
978 * separate PE, and changing the IOV BAR start address changes the
979 * range of PEs the VFs are in.
980 */
981 num_vfs = pdn->num_vfs;
982 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
983 res = &dev->resource[i + PCI_IOV_RESOURCES];
984 if (!res->flags || !res->parent)
985 continue;
986
781a868f
WY
987 /*
988 * The actual IOV BAR range is determined by the start address
989 * and the actual size for num_vfs VFs BAR. This check is to
990 * make sure that after shifting, the range will not overlap
991 * with another device.
992 */
993 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
994 res2.flags = res->flags;
995 res2.start = res->start + (size * offset);
996 res2.end = res2.start + (size * num_vfs) - 1;
997
998 if (res2.end > res->end) {
999 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
1000 i, &res2, res, num_vfs, offset);
1001 return -EBUSY;
1002 }
1003 }
1004
1005 /*
1006 * After doing so, there would be a "hole" in the /proc/iomem when
1007 * offset is a positive value. It looks like the device return some
1008 * mmio back to the system, which actually no one could use it.
1009 */
1010 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1011 res = &dev->resource[i + PCI_IOV_RESOURCES];
1012 if (!res->flags || !res->parent)
1013 continue;
1014
781a868f
WY
1015 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1016 res2 = *res;
1017 res->start += size * offset;
1018
74703cc4
WY
1019 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
1020 i, &res2, res, (offset > 0) ? "En" : "Dis",
1021 num_vfs, offset);
781a868f
WY
1022 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
1023 }
1024 return 0;
1025}
1026#endif /* CONFIG_PCI_IOV */
1027
cad5cef6 1028static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
184cd4a3
BH
1029{
1030 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1031 struct pnv_phb *phb = hose->private_data;
b72c1f65 1032 struct pci_dn *pdn = pci_get_pdn(dev);
184cd4a3 1033 struct pnv_ioda_pe *pe;
184cd4a3
BH
1034
1035 if (!pdn) {
1036 pr_err("%s: Device tree node not associated properly\n",
1037 pci_name(dev));
1038 return NULL;
1039 }
1040 if (pdn->pe_number != IODA_INVALID_PE)
1041 return NULL;
1042
1e916772
GS
1043 pe = pnv_ioda_alloc_pe(phb);
1044 if (!pe) {
184cd4a3
BH
1045 pr_warning("%s: Not enough PE# available, disabling device\n",
1046 pci_name(dev));
1047 return NULL;
1048 }
1049
1050 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1051 * pointer in the PE data structure, both should be destroyed at the
1052 * same time. However, this needs to be looked at more closely again
1053 * once we actually start removing things (Hotplug, SR-IOV, ...)
1054 *
1055 * At some point we want to remove the PDN completely anyways
1056 */
184cd4a3
BH
1057 pci_dev_get(dev);
1058 pdn->pcidev = dev;
1e916772 1059 pdn->pe_number = pe->pe_number;
5d2aa710 1060 pe->flags = PNV_IODA_PE_DEV;
184cd4a3
BH
1061 pe->pdev = dev;
1062 pe->pbus = NULL;
184cd4a3
BH
1063 pe->mve_number = -1;
1064 pe->rid = dev->bus->number << 8 | pdn->devfn;
1065
1066 pe_info(pe, "Associated device to PE\n");
1067
1068 if (pnv_ioda_configure_pe(phb, pe)) {
1069 /* XXX What do we do here ? */
1e916772 1070 pnv_ioda_free_pe(pe);
184cd4a3
BH
1071 pdn->pe_number = IODA_INVALID_PE;
1072 pe->pdev = NULL;
1073 pci_dev_put(dev);
1074 return NULL;
1075 }
1076
1d4e89cf
AK
1077 /* Put PE to the list */
1078 list_add_tail(&pe->list, &phb->ioda.pe_list);
1079
184cd4a3
BH
1080 return pe;
1081}
1082
1083static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1084{
1085 struct pci_dev *dev;
1086
1087 list_for_each_entry(dev, &bus->devices, bus_list) {
b72c1f65 1088 struct pci_dn *pdn = pci_get_pdn(dev);
184cd4a3
BH
1089
1090 if (pdn == NULL) {
1091 pr_warn("%s: No device node associated with device !\n",
1092 pci_name(dev));
1093 continue;
1094 }
ccd1c191
GS
1095
1096 /*
1097 * In partial hotplug case, the PCI device might be still
1098 * associated with the PE and needn't attach it to the PE
1099 * again.
1100 */
1101 if (pdn->pe_number != IODA_INVALID_PE)
1102 continue;
1103
c5f7700b 1104 pe->device_count++;
94973b24 1105 pdn->pcidev = dev;
184cd4a3 1106 pdn->pe_number = pe->pe_number;
fb446ad0 1107 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
184cd4a3
BH
1108 pnv_ioda_setup_same_PE(dev->subordinate, pe);
1109 }
1110}
1111
fb446ad0
GS
1112/*
1113 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1114 * single PCI bus. Another one that contains the primary PCI bus and its
1115 * subordinate PCI devices and buses. The second type of PE is normally
1116 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1117 */
1e916772 1118static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
184cd4a3 1119{
fb446ad0 1120 struct pci_controller *hose = pci_bus_to_host(bus);
184cd4a3 1121 struct pnv_phb *phb = hose->private_data;
1e916772 1122 struct pnv_ioda_pe *pe = NULL;
ccd1c191
GS
1123 unsigned int pe_num;
1124
1125 /*
1126 * In partial hotplug case, the PE instance might be still alive.
1127 * We should reuse it instead of allocating a new one.
1128 */
1129 pe_num = phb->ioda.pe_rmap[bus->number << 8];
1130 if (pe_num != IODA_INVALID_PE) {
1131 pe = &phb->ioda.pe_array[pe_num];
1132 pnv_ioda_setup_same_PE(bus, pe);
1133 return NULL;
1134 }
262af557 1135
63803c39
GS
1136 /* PE number for root bus should have been reserved */
1137 if (pci_is_root_bus(bus) &&
1138 phb->ioda.root_pe_idx != IODA_INVALID_PE)
1139 pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
1140
262af557 1141 /* Check if PE is determined by M64 */
63803c39 1142 if (!pe && phb->pick_m64_pe)
1e916772 1143 pe = phb->pick_m64_pe(bus, all);
262af557
GC
1144
1145 /* The PE number isn't pinned by M64 */
1e916772
GS
1146 if (!pe)
1147 pe = pnv_ioda_alloc_pe(phb);
184cd4a3 1148
1e916772 1149 if (!pe) {
fb446ad0
GS
1150 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1151 __func__, pci_domain_nr(bus), bus->number);
1e916772 1152 return NULL;
184cd4a3
BH
1153 }
1154
262af557 1155 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
184cd4a3
BH
1156 pe->pbus = bus;
1157 pe->pdev = NULL;
184cd4a3 1158 pe->mve_number = -1;
b918c62e 1159 pe->rid = bus->busn_res.start << 8;
184cd4a3 1160
fb446ad0 1161 if (all)
1f52f176 1162 pe_info(pe, "Secondary bus %d..%d associated with PE#%x\n",
1e916772 1163 bus->busn_res.start, bus->busn_res.end, pe->pe_number);
fb446ad0 1164 else
1f52f176 1165 pe_info(pe, "Secondary bus %d associated with PE#%x\n",
1e916772 1166 bus->busn_res.start, pe->pe_number);
184cd4a3
BH
1167
1168 if (pnv_ioda_configure_pe(phb, pe)) {
1169 /* XXX What do we do here ? */
1e916772 1170 pnv_ioda_free_pe(pe);
184cd4a3 1171 pe->pbus = NULL;
1e916772 1172 return NULL;
184cd4a3
BH
1173 }
1174
1175 /* Associate it with all child devices */
1176 pnv_ioda_setup_same_PE(bus, pe);
1177
7ebdf956
GS
1178 /* Put PE to the list */
1179 list_add_tail(&pe->list, &phb->ioda.pe_list);
1e916772
GS
1180
1181 return pe;
184cd4a3
BH
1182}
1183
b521549a
AP
1184static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
1185{
1186 int pe_num, found_pe = false, rc;
1187 long rid;
1188 struct pnv_ioda_pe *pe;
1189 struct pci_dev *gpu_pdev;
1190 struct pci_dn *npu_pdn;
1191 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1192 struct pnv_phb *phb = hose->private_data;
1193
1194 /*
1195 * Due to a hardware errata PE#0 on the NPU is reserved for
1196 * error handling. This means we only have three PEs remaining
1197 * which need to be assigned to four links, implying some
1198 * links must share PEs.
1199 *
1200 * To achieve this we assign PEs such that NPUs linking the
1201 * same GPU get assigned the same PE.
1202 */
1203 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
92b8f137 1204 for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
b521549a
AP
1205 pe = &phb->ioda.pe_array[pe_num];
1206 if (!pe->pdev)
1207 continue;
1208
1209 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1210 /*
1211 * This device has the same peer GPU so should
1212 * be assigned the same PE as the existing
1213 * peer NPU.
1214 */
1215 dev_info(&npu_pdev->dev,
1f52f176 1216 "Associating to existing PE %x\n", pe_num);
b521549a
AP
1217 pci_dev_get(npu_pdev);
1218 npu_pdn = pci_get_pdn(npu_pdev);
1219 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1220 npu_pdn->pcidev = npu_pdev;
1221 npu_pdn->pe_number = pe_num;
b521549a
AP
1222 phb->ioda.pe_rmap[rid] = pe->pe_number;
1223
1224 /* Map the PE to this link */
1225 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1226 OpalPciBusAll,
1227 OPAL_COMPARE_RID_DEVICE_NUMBER,
1228 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1229 OPAL_MAP_PE);
1230 WARN_ON(rc != OPAL_SUCCESS);
1231 found_pe = true;
1232 break;
1233 }
1234 }
1235
1236 if (!found_pe)
1237 /*
1238 * Could not find an existing PE so allocate a new
1239 * one.
1240 */
1241 return pnv_ioda_setup_dev_PE(npu_pdev);
1242 else
1243 return pe;
1244}
1245
1246static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
5d2aa710 1247{
5d2aa710
AP
1248 struct pci_dev *pdev;
1249
1250 list_for_each_entry(pdev, &bus->devices, bus_list)
b521549a 1251 pnv_ioda_setup_npu_PE(pdev);
5d2aa710
AP
1252}
1253
cad5cef6 1254static void pnv_pci_ioda_setup_PEs(void)
fb446ad0
GS
1255{
1256 struct pci_controller *hose, *tmp;
262af557 1257 struct pnv_phb *phb;
fb446ad0
GS
1258
1259 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
262af557 1260 phb = hose->private_data;
08f48f32
AP
1261 if (phb->type == PNV_PHB_NPU) {
1262 /* PE#0 is needed for error reporting */
1263 pnv_ioda_reserve_pe(phb, 0);
b521549a 1264 pnv_ioda_setup_npu_PEs(hose->bus);
ccd1c191 1265 }
184cd4a3
BH
1266 }
1267}
1268
a8b2f828 1269#ifdef CONFIG_PCI_IOV
ee8222fe 1270static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
781a868f
WY
1271{
1272 struct pci_bus *bus;
1273 struct pci_controller *hose;
1274 struct pnv_phb *phb;
1275 struct pci_dn *pdn;
02639b0e 1276 int i, j;
ee8222fe 1277 int m64_bars;
781a868f
WY
1278
1279 bus = pdev->bus;
1280 hose = pci_bus_to_host(bus);
1281 phb = hose->private_data;
1282 pdn = pci_get_pdn(pdev);
1283
ee8222fe
WY
1284 if (pdn->m64_single_mode)
1285 m64_bars = num_vfs;
1286 else
1287 m64_bars = 1;
1288
02639b0e 1289 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
ee8222fe
WY
1290 for (j = 0; j < m64_bars; j++) {
1291 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
02639b0e
WY
1292 continue;
1293 opal_pci_phb_mmio_enable(phb->opal_id,
ee8222fe
WY
1294 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1295 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1296 pdn->m64_map[j][i] = IODA_INVALID_M64;
02639b0e 1297 }
781a868f 1298
ee8222fe 1299 kfree(pdn->m64_map);
781a868f
WY
1300 return 0;
1301}
1302
02639b0e 1303static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
781a868f
WY
1304{
1305 struct pci_bus *bus;
1306 struct pci_controller *hose;
1307 struct pnv_phb *phb;
1308 struct pci_dn *pdn;
1309 unsigned int win;
1310 struct resource *res;
02639b0e 1311 int i, j;
781a868f 1312 int64_t rc;
02639b0e
WY
1313 int total_vfs;
1314 resource_size_t size, start;
1315 int pe_num;
ee8222fe 1316 int m64_bars;
781a868f
WY
1317
1318 bus = pdev->bus;
1319 hose = pci_bus_to_host(bus);
1320 phb = hose->private_data;
1321 pdn = pci_get_pdn(pdev);
02639b0e 1322 total_vfs = pci_sriov_get_totalvfs(pdev);
781a868f 1323
ee8222fe
WY
1324 if (pdn->m64_single_mode)
1325 m64_bars = num_vfs;
1326 else
1327 m64_bars = 1;
1328
1329 pdn->m64_map = kmalloc(sizeof(*pdn->m64_map) * m64_bars, GFP_KERNEL);
1330 if (!pdn->m64_map)
1331 return -ENOMEM;
1332 /* Initialize the m64_map to IODA_INVALID_M64 */
1333 for (i = 0; i < m64_bars ; i++)
1334 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1335 pdn->m64_map[i][j] = IODA_INVALID_M64;
02639b0e 1336
781a868f
WY
1337
1338 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1339 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1340 if (!res->flags || !res->parent)
1341 continue;
1342
ee8222fe 1343 for (j = 0; j < m64_bars; j++) {
02639b0e
WY
1344 do {
1345 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1346 phb->ioda.m64_bar_idx + 1, 0);
1347
1348 if (win >= phb->ioda.m64_bar_idx + 1)
1349 goto m64_failed;
1350 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
1351
ee8222fe 1352 pdn->m64_map[j][i] = win;
02639b0e 1353
ee8222fe 1354 if (pdn->m64_single_mode) {
02639b0e
WY
1355 size = pci_iov_resource_size(pdev,
1356 PCI_IOV_RESOURCES + i);
02639b0e
WY
1357 start = res->start + size * j;
1358 } else {
1359 size = resource_size(res);
1360 start = res->start;
1361 }
1362
1363 /* Map the M64 here */
ee8222fe 1364 if (pdn->m64_single_mode) {
be283eeb 1365 pe_num = pdn->pe_num_map[j];
02639b0e
WY
1366 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1367 pe_num, OPAL_M64_WINDOW_TYPE,
ee8222fe 1368 pdn->m64_map[j][i], 0);
02639b0e
WY
1369 }
1370
1371 rc = opal_pci_set_phb_mem_window(phb->opal_id,
1372 OPAL_M64_WINDOW_TYPE,
ee8222fe 1373 pdn->m64_map[j][i],
02639b0e
WY
1374 start,
1375 0, /* unused */
1376 size);
781a868f 1377
781a868f 1378
02639b0e
WY
1379 if (rc != OPAL_SUCCESS) {
1380 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1381 win, rc);
1382 goto m64_failed;
1383 }
781a868f 1384
ee8222fe 1385 if (pdn->m64_single_mode)
02639b0e 1386 rc = opal_pci_phb_mmio_enable(phb->opal_id,
ee8222fe 1387 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
02639b0e
WY
1388 else
1389 rc = opal_pci_phb_mmio_enable(phb->opal_id,
ee8222fe 1390 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
781a868f 1391
02639b0e
WY
1392 if (rc != OPAL_SUCCESS) {
1393 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1394 win, rc);
1395 goto m64_failed;
1396 }
781a868f
WY
1397 }
1398 }
1399 return 0;
1400
1401m64_failed:
ee8222fe 1402 pnv_pci_vf_release_m64(pdev, num_vfs);
781a868f
WY
1403 return -EBUSY;
1404}
1405
c035e37b
AK
1406static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1407 int num);
1408static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
1409
781a868f
WY
1410static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1411{
781a868f 1412 struct iommu_table *tbl;
781a868f
WY
1413 int64_t rc;
1414
b348aa65 1415 tbl = pe->table_group.tables[0];
c035e37b 1416 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
781a868f
WY
1417 if (rc)
1418 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1419
c035e37b 1420 pnv_pci_ioda2_set_bypass(pe, false);
0eaf4def
AK
1421 if (pe->table_group.group) {
1422 iommu_group_put(pe->table_group.group);
1423 BUG_ON(pe->table_group.group);
ac9a5889 1424 }
aca6913f 1425 pnv_pci_ioda2_table_free_pages(tbl);
781a868f 1426 iommu_free_table(tbl, of_node_full_name(dev->dev.of_node));
781a868f
WY
1427}
1428
ee8222fe 1429static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
781a868f
WY
1430{
1431 struct pci_bus *bus;
1432 struct pci_controller *hose;
1433 struct pnv_phb *phb;
1434 struct pnv_ioda_pe *pe, *pe_n;
1435 struct pci_dn *pdn;
1436
1437 bus = pdev->bus;
1438 hose = pci_bus_to_host(bus);
1439 phb = hose->private_data;
02639b0e 1440 pdn = pci_get_pdn(pdev);
781a868f
WY
1441
1442 if (!pdev->is_physfn)
1443 return;
1444
781a868f
WY
1445 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1446 if (pe->parent_dev != pdev)
1447 continue;
1448
1449 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1450
1451 /* Remove from list */
1452 mutex_lock(&phb->ioda.pe_list_mutex);
1453 list_del(&pe->list);
1454 mutex_unlock(&phb->ioda.pe_list_mutex);
1455
1456 pnv_ioda_deconfigure_pe(phb, pe);
1457
1e916772 1458 pnv_ioda_free_pe(pe);
781a868f
WY
1459 }
1460}
1461
1462void pnv_pci_sriov_disable(struct pci_dev *pdev)
1463{
1464 struct pci_bus *bus;
1465 struct pci_controller *hose;
1466 struct pnv_phb *phb;
1e916772 1467 struct pnv_ioda_pe *pe;
781a868f
WY
1468 struct pci_dn *pdn;
1469 struct pci_sriov *iov;
be283eeb 1470 u16 num_vfs, i;
781a868f
WY
1471
1472 bus = pdev->bus;
1473 hose = pci_bus_to_host(bus);
1474 phb = hose->private_data;
1475 pdn = pci_get_pdn(pdev);
1476 iov = pdev->sriov;
1477 num_vfs = pdn->num_vfs;
1478
1479 /* Release VF PEs */
ee8222fe 1480 pnv_ioda_release_vf_PE(pdev);
781a868f
WY
1481
1482 if (phb->type == PNV_PHB_IODA2) {
ee8222fe 1483 if (!pdn->m64_single_mode)
be283eeb 1484 pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
781a868f
WY
1485
1486 /* Release M64 windows */
ee8222fe 1487 pnv_pci_vf_release_m64(pdev, num_vfs);
781a868f
WY
1488
1489 /* Release PE numbers */
be283eeb
WY
1490 if (pdn->m64_single_mode) {
1491 for (i = 0; i < num_vfs; i++) {
1e916772
GS
1492 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1493 continue;
1494
1495 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1496 pnv_ioda_free_pe(pe);
be283eeb
WY
1497 }
1498 } else
1499 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1500 /* Releasing pe_num_map */
1501 kfree(pdn->pe_num_map);
781a868f
WY
1502 }
1503}
1504
1505static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1506 struct pnv_ioda_pe *pe);
1507static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1508{
1509 struct pci_bus *bus;
1510 struct pci_controller *hose;
1511 struct pnv_phb *phb;
1512 struct pnv_ioda_pe *pe;
1513 int pe_num;
1514 u16 vf_index;
1515 struct pci_dn *pdn;
1516
1517 bus = pdev->bus;
1518 hose = pci_bus_to_host(bus);
1519 phb = hose->private_data;
1520 pdn = pci_get_pdn(pdev);
1521
1522 if (!pdev->is_physfn)
1523 return;
1524
1525 /* Reserve PE for each VF */
1526 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
be283eeb
WY
1527 if (pdn->m64_single_mode)
1528 pe_num = pdn->pe_num_map[vf_index];
1529 else
1530 pe_num = *pdn->pe_num_map + vf_index;
781a868f
WY
1531
1532 pe = &phb->ioda.pe_array[pe_num];
1533 pe->pe_number = pe_num;
1534 pe->phb = phb;
1535 pe->flags = PNV_IODA_PE_VF;
1536 pe->pbus = NULL;
1537 pe->parent_dev = pdev;
781a868f
WY
1538 pe->mve_number = -1;
1539 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1540 pci_iov_virtfn_devfn(pdev, vf_index);
1541
1f52f176 1542 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%x\n",
781a868f
WY
1543 hose->global_number, pdev->bus->number,
1544 PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1545 PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1546
1547 if (pnv_ioda_configure_pe(phb, pe)) {
1548 /* XXX What do we do here ? */
1e916772 1549 pnv_ioda_free_pe(pe);
781a868f
WY
1550 pe->pdev = NULL;
1551 continue;
1552 }
1553
781a868f
WY
1554 /* Put PE to the list */
1555 mutex_lock(&phb->ioda.pe_list_mutex);
1556 list_add_tail(&pe->list, &phb->ioda.pe_list);
1557 mutex_unlock(&phb->ioda.pe_list_mutex);
1558
1559 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1560 }
1561}
1562
1563int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1564{
1565 struct pci_bus *bus;
1566 struct pci_controller *hose;
1567 struct pnv_phb *phb;
1e916772 1568 struct pnv_ioda_pe *pe;
781a868f
WY
1569 struct pci_dn *pdn;
1570 int ret;
be283eeb 1571 u16 i;
781a868f
WY
1572
1573 bus = pdev->bus;
1574 hose = pci_bus_to_host(bus);
1575 phb = hose->private_data;
1576 pdn = pci_get_pdn(pdev);
1577
1578 if (phb->type == PNV_PHB_IODA2) {
b0331854
WY
1579 if (!pdn->vfs_expanded) {
1580 dev_info(&pdev->dev, "don't support this SRIOV device"
1581 " with non 64bit-prefetchable IOV BAR\n");
1582 return -ENOSPC;
1583 }
1584
ee8222fe
WY
1585 /*
1586 * When M64 BARs functions in Single PE mode, the number of VFs
1587 * could be enabled must be less than the number of M64 BARs.
1588 */
1589 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1590 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1591 return -EBUSY;
1592 }
1593
be283eeb
WY
1594 /* Allocating pe_num_map */
1595 if (pdn->m64_single_mode)
1596 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map) * num_vfs,
1597 GFP_KERNEL);
1598 else
1599 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1600
1601 if (!pdn->pe_num_map)
1602 return -ENOMEM;
1603
1604 if (pdn->m64_single_mode)
1605 for (i = 0; i < num_vfs; i++)
1606 pdn->pe_num_map[i] = IODA_INVALID_PE;
1607
781a868f 1608 /* Calculate available PE for required VFs */
be283eeb
WY
1609 if (pdn->m64_single_mode) {
1610 for (i = 0; i < num_vfs; i++) {
1e916772
GS
1611 pe = pnv_ioda_alloc_pe(phb);
1612 if (!pe) {
be283eeb
WY
1613 ret = -EBUSY;
1614 goto m64_failed;
1615 }
1e916772
GS
1616
1617 pdn->pe_num_map[i] = pe->pe_number;
be283eeb
WY
1618 }
1619 } else {
1620 mutex_lock(&phb->ioda.pe_alloc_mutex);
1621 *pdn->pe_num_map = bitmap_find_next_zero_area(
92b8f137 1622 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
be283eeb 1623 0, num_vfs, 0);
92b8f137 1624 if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
be283eeb
WY
1625 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1626 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1627 kfree(pdn->pe_num_map);
1628 return -EBUSY;
1629 }
1630 bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
781a868f 1631 mutex_unlock(&phb->ioda.pe_alloc_mutex);
781a868f 1632 }
781a868f 1633 pdn->num_vfs = num_vfs;
781a868f
WY
1634
1635 /* Assign M64 window accordingly */
02639b0e 1636 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
781a868f
WY
1637 if (ret) {
1638 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1639 goto m64_failed;
1640 }
1641
1642 /*
1643 * When using one M64 BAR to map one IOV BAR, we need to shift
1644 * the IOV BAR according to the PE# allocated to the VFs.
1645 * Otherwise, the PE# for the VF will conflict with others.
1646 */
ee8222fe 1647 if (!pdn->m64_single_mode) {
be283eeb 1648 ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
02639b0e
WY
1649 if (ret)
1650 goto m64_failed;
1651 }
781a868f
WY
1652 }
1653
1654 /* Setup VF PEs */
1655 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1656
1657 return 0;
1658
1659m64_failed:
be283eeb
WY
1660 if (pdn->m64_single_mode) {
1661 for (i = 0; i < num_vfs; i++) {
1e916772
GS
1662 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1663 continue;
1664
1665 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1666 pnv_ioda_free_pe(pe);
be283eeb
WY
1667 }
1668 } else
1669 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1670
1671 /* Releasing pe_num_map */
1672 kfree(pdn->pe_num_map);
781a868f
WY
1673
1674 return ret;
1675}
1676
a8b2f828
GS
1677int pcibios_sriov_disable(struct pci_dev *pdev)
1678{
781a868f
WY
1679 pnv_pci_sriov_disable(pdev);
1680
a8b2f828
GS
1681 /* Release PCI data */
1682 remove_dev_pci_data(pdev);
1683 return 0;
1684}
1685
1686int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1687{
1688 /* Allocate PCI data */
1689 add_dev_pci_data(pdev);
781a868f 1690
ee8222fe 1691 return pnv_pci_sriov_enable(pdev, num_vfs);
a8b2f828
GS
1692}
1693#endif /* CONFIG_PCI_IOV */
1694
959c9bdd 1695static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
184cd4a3 1696{
b72c1f65 1697 struct pci_dn *pdn = pci_get_pdn(pdev);
959c9bdd 1698 struct pnv_ioda_pe *pe;
184cd4a3 1699
959c9bdd
GS
1700 /*
1701 * The function can be called while the PE#
1702 * hasn't been assigned. Do nothing for the
1703 * case.
1704 */
1705 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1706 return;
184cd4a3 1707
959c9bdd 1708 pe = &phb->ioda.pe_array[pdn->pe_number];
cd15b048 1709 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
0e1ffef0 1710 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
b348aa65 1711 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
4617082e
AK
1712 /*
1713 * Note: iommu_add_device() will fail here as
1714 * for physical PE: the device is already added by now;
1715 * for virtual PE: sysfs entries are not ready yet and
1716 * tce_iommu_bus_notifier will add the device to a group later.
1717 */
184cd4a3
BH
1718}
1719
763d2d8d 1720static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
cd15b048 1721{
763d2d8d
DA
1722 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1723 struct pnv_phb *phb = hose->private_data;
cd15b048
BH
1724 struct pci_dn *pdn = pci_get_pdn(pdev);
1725 struct pnv_ioda_pe *pe;
1726 uint64_t top;
1727 bool bypass = false;
1728
1729 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1730 return -ENODEV;;
1731
1732 pe = &phb->ioda.pe_array[pdn->pe_number];
1733 if (pe->tce_bypass_enabled) {
1734 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1735 bypass = (dma_mask >= top);
1736 }
1737
1738 if (bypass) {
1739 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1740 set_dma_ops(&pdev->dev, &dma_direct_ops);
cd15b048
BH
1741 } else {
1742 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1743 set_dma_ops(&pdev->dev, &dma_iommu_ops);
cd15b048 1744 }
a32305bf 1745 *pdev->dev.dma_mask = dma_mask;
5d2aa710
AP
1746
1747 /* Update peer npu devices */
f9f83456 1748 pnv_npu_try_dma_set_bypass(pdev, bypass);
5d2aa710 1749
cd15b048
BH
1750 return 0;
1751}
1752
53522982 1753static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
fe7e85c6 1754{
53522982
AD
1755 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1756 struct pnv_phb *phb = hose->private_data;
fe7e85c6
GS
1757 struct pci_dn *pdn = pci_get_pdn(pdev);
1758 struct pnv_ioda_pe *pe;
1759 u64 end, mask;
1760
1761 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1762 return 0;
1763
1764 pe = &phb->ioda.pe_array[pdn->pe_number];
1765 if (!pe->tce_bypass_enabled)
1766 return __dma_get_required_mask(&pdev->dev);
1767
1768
1769 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1770 mask = 1ULL << (fls64(end) - 1);
1771 mask += mask - 1;
1772
1773 return mask;
1774}
1775
dff4a39e 1776static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
ea30e99e 1777 struct pci_bus *bus)
74251fe2
BH
1778{
1779 struct pci_dev *dev;
1780
1781 list_for_each_entry(dev, &bus->devices, bus_list) {
b348aa65 1782 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
e91c2511 1783 set_dma_offset(&dev->dev, pe->tce_bypass_base);
4617082e 1784 iommu_add_device(&dev->dev);
dff4a39e 1785
5c89a87d 1786 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
ea30e99e 1787 pnv_ioda_setup_bus_dma(pe, dev->subordinate);
74251fe2
BH
1788 }
1789}
1790
fd141d1a
BH
1791static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1792 bool real_mode)
1793{
1794 return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1795 (phb->regs + 0x210);
1796}
1797
a34ab7c3 1798static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
decbda25 1799 unsigned long index, unsigned long npages, bool rm)
4cce9550 1800{
0eaf4def
AK
1801 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1802 &tbl->it_group_list, struct iommu_table_group_link,
1803 next);
1804 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
b348aa65 1805 struct pnv_ioda_pe, table_group);
fd141d1a 1806 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
4cce9550
GS
1807 unsigned long start, end, inc;
1808
decbda25
AK
1809 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1810 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1811 npages - 1);
4cce9550 1812
08acce1c
BH
1813 /* p7ioc-style invalidation, 2 TCEs per write */
1814 start |= (1ull << 63);
1815 end |= (1ull << 63);
1816 inc = 16;
4cce9550
GS
1817 end |= inc - 1; /* round up end to be different than start */
1818
1819 mb(); /* Ensure above stores are visible */
1820 while (start <= end) {
8e0a1611 1821 if (rm)
3ad26e5c 1822 __raw_rm_writeq(cpu_to_be64(start), invalidate);
8e0a1611 1823 else
3ad26e5c 1824 __raw_writeq(cpu_to_be64(start), invalidate);
4cce9550
GS
1825 start += inc;
1826 }
1827
1828 /*
1829 * The iommu layer will do another mb() for us on build()
1830 * and we don't care on free()
1831 */
1832}
1833
decbda25
AK
1834static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1835 long npages, unsigned long uaddr,
1836 enum dma_data_direction direction,
00085f1e 1837 unsigned long attrs)
decbda25
AK
1838{
1839 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1840 attrs);
1841
08acce1c 1842 if (!ret)
a34ab7c3 1843 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
decbda25
AK
1844
1845 return ret;
1846}
1847
05c6cfb9
AK
1848#ifdef CONFIG_IOMMU_API
1849static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
1850 unsigned long *hpa, enum dma_data_direction *direction)
1851{
1852 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1853
08acce1c 1854 if (!ret)
a34ab7c3 1855 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
05c6cfb9
AK
1856
1857 return ret;
1858}
1859#endif
1860
decbda25
AK
1861static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1862 long npages)
1863{
1864 pnv_tce_free(tbl, index, npages);
1865
08acce1c 1866 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
decbda25
AK
1867}
1868
da004c36 1869static struct iommu_table_ops pnv_ioda1_iommu_ops = {
decbda25 1870 .set = pnv_ioda1_tce_build,
05c6cfb9
AK
1871#ifdef CONFIG_IOMMU_API
1872 .exchange = pnv_ioda1_tce_xchg,
1873#endif
decbda25 1874 .clear = pnv_ioda1_tce_free,
da004c36
AK
1875 .get = pnv_tce_get,
1876};
1877
a34ab7c3
BH
1878#define PHB3_TCE_KILL_INVAL_ALL PPC_BIT(0)
1879#define PHB3_TCE_KILL_INVAL_PE PPC_BIT(1)
1880#define PHB3_TCE_KILL_INVAL_ONE PPC_BIT(2)
bef9253f 1881
a34ab7c3 1882void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
0bbcdb43 1883{
fd141d1a 1884 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
a34ab7c3 1885 const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
0bbcdb43
AK
1886
1887 mb(); /* Ensure previous TCE table stores are visible */
1888 if (rm)
fd141d1a 1889 __raw_rm_writeq(cpu_to_be64(val), invalidate);
0bbcdb43 1890 else
fd141d1a 1891 __raw_writeq(cpu_to_be64(val), invalidate);
0bbcdb43
AK
1892}
1893
a34ab7c3 1894static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
5780fb04
AK
1895{
1896 /* 01xb - invalidate TCEs that match the specified PE# */
fd141d1a 1897 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
a34ab7c3 1898 unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
5780fb04
AK
1899
1900 mb(); /* Ensure above stores are visible */
fd141d1a 1901 __raw_writeq(cpu_to_be64(val), invalidate);
5780fb04
AK
1902}
1903
fd141d1a
BH
1904static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
1905 unsigned shift, unsigned long index,
1906 unsigned long npages)
4cce9550 1907{
4d902195 1908 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
4cce9550 1909 unsigned long start, end, inc;
4cce9550
GS
1910
1911 /* We'll invalidate DMA address in PE scope */
a34ab7c3 1912 start = PHB3_TCE_KILL_INVAL_ONE;
fd141d1a 1913 start |= (pe->pe_number & 0xFF);
4cce9550
GS
1914 end = start;
1915
1916 /* Figure out the start, end and step */
decbda25
AK
1917 start |= (index << shift);
1918 end |= ((index + npages - 1) << shift);
b0376c9b 1919 inc = (0x1ull << shift);
4cce9550
GS
1920 mb();
1921
1922 while (start <= end) {
8e0a1611 1923 if (rm)
3ad26e5c 1924 __raw_rm_writeq(cpu_to_be64(start), invalidate);
8e0a1611 1925 else
3ad26e5c 1926 __raw_writeq(cpu_to_be64(start), invalidate);
4cce9550
GS
1927 start += inc;
1928 }
1929}
1930
f0228c41
BH
1931static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
1932{
1933 struct pnv_phb *phb = pe->phb;
1934
1935 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1936 pnv_pci_phb3_tce_invalidate_pe(pe);
1937 else
1938 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
1939 pe->pe_number, 0, 0, 0);
1940}
1941
e57080f1
AK
1942static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
1943 unsigned long index, unsigned long npages, bool rm)
1944{
1945 struct iommu_table_group_link *tgl;
1946
1947 list_for_each_entry_rcu(tgl, &tbl->it_group_list, next) {
1948 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1949 struct pnv_ioda_pe, table_group);
f0228c41
BH
1950 struct pnv_phb *phb = pe->phb;
1951 unsigned int shift = tbl->it_page_shift;
1952
4aa71ef1
AP
1953 /*
1954 * NVLink1 can use the TCE kill register directly as
1955 * it's the same as PHB3. NVLink2 is different and
1956 * should go via the OPAL call.
1957 */
1958 if (phb->model == PNV_PHB_MODEL_NPU) {
0bbcdb43
AK
1959 /*
1960 * The NVLink hardware does not support TCE kill
1961 * per TCE entry so we have to invalidate
1962 * the entire cache for it.
1963 */
f0228c41 1964 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
85674868
AK
1965 continue;
1966 }
f0228c41
BH
1967 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1968 pnv_pci_phb3_tce_invalidate(pe, rm, shift,
1969 index, npages);
1970 else if (rm)
1971 opal_rm_pci_tce_kill(phb->opal_id,
1972 OPAL_PCI_TCE_KILL_PAGES,
1973 pe->pe_number, 1u << shift,
1974 index << shift, npages);
1975 else
1976 opal_pci_tce_kill(phb->opal_id,
1977 OPAL_PCI_TCE_KILL_PAGES,
1978 pe->pe_number, 1u << shift,
1979 index << shift, npages);
e57080f1
AK
1980 }
1981}
1982
decbda25
AK
1983static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
1984 long npages, unsigned long uaddr,
1985 enum dma_data_direction direction,
00085f1e 1986 unsigned long attrs)
4cce9550 1987{
decbda25
AK
1988 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1989 attrs);
4cce9550 1990
08acce1c 1991 if (!ret)
decbda25
AK
1992 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
1993
1994 return ret;
1995}
1996
05c6cfb9
AK
1997#ifdef CONFIG_IOMMU_API
1998static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
1999 unsigned long *hpa, enum dma_data_direction *direction)
2000{
2001 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2002
08acce1c 2003 if (!ret)
05c6cfb9
AK
2004 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
2005
2006 return ret;
2007}
2008#endif
2009
decbda25
AK
2010static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2011 long npages)
2012{
2013 pnv_tce_free(tbl, index, npages);
2014
08acce1c 2015 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
4cce9550
GS
2016}
2017
4793d65d
AK
2018static void pnv_ioda2_table_free(struct iommu_table *tbl)
2019{
2020 pnv_pci_ioda2_table_free_pages(tbl);
2021 iommu_free_table(tbl, "pnv");
2022}
2023
da004c36 2024static struct iommu_table_ops pnv_ioda2_iommu_ops = {
decbda25 2025 .set = pnv_ioda2_tce_build,
05c6cfb9
AK
2026#ifdef CONFIG_IOMMU_API
2027 .exchange = pnv_ioda2_tce_xchg,
2028#endif
decbda25 2029 .clear = pnv_ioda2_tce_free,
da004c36 2030 .get = pnv_tce_get,
4793d65d 2031 .free = pnv_ioda2_table_free,
da004c36
AK
2032};
2033
801846d1
GS
2034static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2035{
2036 unsigned int *weight = (unsigned int *)data;
2037
2038 /* This is quite simplistic. The "base" weight of a device
2039 * is 10. 0 means no DMA is to be accounted for it.
2040 */
2041 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2042 return 0;
2043
2044 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2045 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2046 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2047 *weight += 3;
2048 else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2049 *weight += 15;
2050 else
2051 *weight += 10;
2052
2053 return 0;
2054}
2055
2056static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2057{
2058 unsigned int weight = 0;
2059
2060 /* SRIOV VF has same DMA32 weight as its PF */
2061#ifdef CONFIG_PCI_IOV
2062 if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2063 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2064 return weight;
2065 }
2066#endif
2067
2068 if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2069 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2070 } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2071 struct pci_dev *pdev;
2072
2073 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2074 pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2075 } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2076 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2077 }
2078
2079 return weight;
2080}
2081
b30d936f 2082static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
2b923ed1 2083 struct pnv_ioda_pe *pe)
184cd4a3
BH
2084{
2085
2086 struct page *tce_mem = NULL;
184cd4a3 2087 struct iommu_table *tbl;
2b923ed1
GS
2088 unsigned int weight, total_weight = 0;
2089 unsigned int tce32_segsz, base, segs, avail, i;
184cd4a3
BH
2090 int64_t rc;
2091 void *addr;
2092
184cd4a3
BH
2093 /* XXX FIXME: Handle 64-bit only DMA devices */
2094 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2095 /* XXX FIXME: Allocate multi-level tables on PHB3 */
2b923ed1
GS
2096 weight = pnv_pci_ioda_pe_dma_weight(pe);
2097 if (!weight)
2098 return;
2099
2100 pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2101 &total_weight);
2102 segs = (weight * phb->ioda.dma32_count) / total_weight;
2103 if (!segs)
2104 segs = 1;
184cd4a3 2105
2b923ed1
GS
2106 /*
2107 * Allocate contiguous DMA32 segments. We begin with the expected
2108 * number of segments. With one more attempt, the number of DMA32
2109 * segments to be allocated is decreased by one until one segment
2110 * is allocated successfully.
2111 */
2112 do {
2113 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2114 for (avail = 0, i = base; i < base + segs; i++) {
2115 if (phb->ioda.dma32_segmap[i] ==
2116 IODA_INVALID_PE)
2117 avail++;
2118 }
2119
2120 if (avail == segs)
2121 goto found;
2122 }
2123 } while (--segs);
2124
2125 if (!segs) {
2126 pe_warn(pe, "No available DMA32 segments\n");
2127 return;
2128 }
2129
2130found:
0eaf4def 2131 tbl = pnv_pci_table_alloc(phb->hose->node);
b348aa65
AK
2132 iommu_register_group(&pe->table_group, phb->hose->global_number,
2133 pe->pe_number);
0eaf4def 2134 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
c5773822 2135
184cd4a3 2136 /* Grab a 32-bit TCE table */
2b923ed1
GS
2137 pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2138 weight, total_weight, base, segs);
184cd4a3 2139 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
acce971c
GS
2140 base * PNV_IODA1_DMA32_SEGSIZE,
2141 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
184cd4a3
BH
2142
2143 /* XXX Currently, we allocate one big contiguous table for the
2144 * TCEs. We only really need one chunk per 256M of TCE space
2145 * (ie per segment) but that's an optimization for later, it
2146 * requires some added smarts with our get/put_tce implementation
acce971c
GS
2147 *
2148 * Each TCE page is 4KB in size and each TCE entry occupies 8
2149 * bytes
184cd4a3 2150 */
acce971c 2151 tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
184cd4a3 2152 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
acce971c 2153 get_order(tce32_segsz * segs));
184cd4a3
BH
2154 if (!tce_mem) {
2155 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2156 goto fail;
2157 }
2158 addr = page_address(tce_mem);
acce971c 2159 memset(addr, 0, tce32_segsz * segs);
184cd4a3
BH
2160
2161 /* Configure HW */
2162 for (i = 0; i < segs; i++) {
2163 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2164 pe->pe_number,
2165 base + i, 1,
acce971c
GS
2166 __pa(addr) + tce32_segsz * i,
2167 tce32_segsz, IOMMU_PAGE_SIZE_4K);
184cd4a3
BH
2168 if (rc) {
2169 pe_err(pe, " Failed to configure 32-bit TCE table,"
2170 " err %ld\n", rc);
2171 goto fail;
2172 }
2173 }
2174
2b923ed1
GS
2175 /* Setup DMA32 segment mapping */
2176 for (i = base; i < base + segs; i++)
2177 phb->ioda.dma32_segmap[i] = pe->pe_number;
2178
184cd4a3 2179 /* Setup linux iommu table */
acce971c
GS
2180 pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2181 base * PNV_IODA1_DMA32_SEGSIZE,
2182 IOMMU_PAGE_SHIFT_4K);
184cd4a3 2183
da004c36 2184 tbl->it_ops = &pnv_ioda1_iommu_ops;
4793d65d
AK
2185 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2186 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
184cd4a3
BH
2187 iommu_init_table(tbl, phb->hose->node);
2188
781a868f 2189 if (pe->flags & PNV_IODA_PE_DEV) {
4617082e
AK
2190 /*
2191 * Setting table base here only for carrying iommu_group
2192 * further down to let iommu_add_device() do the job.
2193 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2194 */
2195 set_iommu_table_base(&pe->pdev->dev, tbl);
2196 iommu_add_device(&pe->pdev->dev);
c5773822 2197 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
ea30e99e 2198 pnv_ioda_setup_bus_dma(pe, pe->pbus);
74251fe2 2199
184cd4a3
BH
2200 return;
2201 fail:
2202 /* XXX Failure: Try to fallback to 64-bit only ? */
184cd4a3 2203 if (tce_mem)
acce971c 2204 __free_pages(tce_mem, get_order(tce32_segsz * segs));
0eaf4def
AK
2205 if (tbl) {
2206 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
2207 iommu_free_table(tbl, "pnv");
2208 }
184cd4a3
BH
2209}
2210
43cb60ab
AK
2211static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2212 int num, struct iommu_table *tbl)
2213{
2214 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2215 table_group);
2216 struct pnv_phb *phb = pe->phb;
2217 int64_t rc;
bbb845c4
AK
2218 const unsigned long size = tbl->it_indirect_levels ?
2219 tbl->it_level_size : tbl->it_size;
43cb60ab
AK
2220 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2221 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2222
4793d65d 2223 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
43cb60ab
AK
2224 start_addr, start_addr + win_size - 1,
2225 IOMMU_PAGE_SIZE(tbl));
2226
2227 /*
2228 * Map TCE table through TVT. The TVE index is the PE number
2229 * shifted by 1 bit for 32-bits DMA space.
2230 */
2231 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2232 pe->pe_number,
4793d65d 2233 (pe->pe_number << 1) + num,
bbb845c4 2234 tbl->it_indirect_levels + 1,
43cb60ab 2235 __pa(tbl->it_base),
bbb845c4 2236 size << 3,
43cb60ab
AK
2237 IOMMU_PAGE_SIZE(tbl));
2238 if (rc) {
2239 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2240 return rc;
2241 }
2242
2243 pnv_pci_link_table_and_group(phb->hose->node, num,
2244 tbl, &pe->table_group);
ed7d9a1d 2245 pnv_pci_ioda2_tce_invalidate_pe(pe);
43cb60ab
AK
2246
2247 return 0;
2248}
2249
f87a8864 2250static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
cd15b048 2251{
cd15b048
BH
2252 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2253 int64_t rc;
2254
2255 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2256 if (enable) {
2257 phys_addr_t top = memblock_end_of_DRAM();
2258
2259 top = roundup_pow_of_two(top);
2260 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2261 pe->pe_number,
2262 window_id,
2263 pe->tce_bypass_base,
2264 top);
2265 } else {
2266 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2267 pe->pe_number,
2268 window_id,
2269 pe->tce_bypass_base,
2270 0);
cd15b048
BH
2271 }
2272 if (rc)
2273 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2274 else
2275 pe->tce_bypass_enabled = enable;
2276}
2277
4793d65d
AK
2278static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2279 __u32 page_shift, __u64 window_size, __u32 levels,
2280 struct iommu_table *tbl);
2281
2282static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2283 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2284 struct iommu_table **ptbl)
2285{
2286 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2287 table_group);
2288 int nid = pe->phb->hose->node;
2289 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2290 long ret;
2291 struct iommu_table *tbl;
2292
2293 tbl = pnv_pci_table_alloc(nid);
2294 if (!tbl)
2295 return -ENOMEM;
2296
2297 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2298 bus_offset, page_shift, window_size,
2299 levels, tbl);
2300 if (ret) {
2301 iommu_free_table(tbl, "pnv");
2302 return ret;
2303 }
2304
2305 tbl->it_ops = &pnv_ioda2_iommu_ops;
4793d65d
AK
2306
2307 *ptbl = tbl;
2308
2309 return 0;
2310}
2311
46d3e1e1
AK
2312static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2313{
2314 struct iommu_table *tbl = NULL;
2315 long rc;
2316
fa144869
NA
2317 /*
2318 * crashkernel= specifies the kdump kernel's maximum memory at
2319 * some offset and there is no guaranteed the result is a power
2320 * of 2, which will cause errors later.
2321 */
2322 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2323
bb005455
NA
2324 /*
2325 * In memory constrained environments, e.g. kdump kernel, the
2326 * DMA window can be larger than available memory, which will
2327 * cause errors later.
2328 */
fa144869 2329 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
bb005455 2330
46d3e1e1
AK
2331 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2332 IOMMU_PAGE_SHIFT_4K,
bb005455 2333 window_size,
46d3e1e1
AK
2334 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2335 if (rc) {
2336 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2337 rc);
2338 return rc;
2339 }
2340
2341 iommu_init_table(tbl, pe->phb->hose->node);
2342
2343 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2344 if (rc) {
2345 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2346 rc);
2347 pnv_ioda2_table_free(tbl);
2348 return rc;
2349 }
2350
2351 if (!pnv_iommu_bypass_disabled)
2352 pnv_pci_ioda2_set_bypass(pe, true);
2353
46d3e1e1
AK
2354 /*
2355 * Setting table base here only for carrying iommu_group
2356 * further down to let iommu_add_device() do the job.
2357 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2358 */
2359 if (pe->flags & PNV_IODA_PE_DEV)
2360 set_iommu_table_base(&pe->pdev->dev, tbl);
2361
2362 return 0;
2363}
2364
b5926430
AK
2365#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2366static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2367 int num)
2368{
2369 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2370 table_group);
2371 struct pnv_phb *phb = pe->phb;
2372 long ret;
2373
2374 pe_info(pe, "Removing DMA window #%d\n", num);
2375
2376 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2377 (pe->pe_number << 1) + num,
2378 0/* levels */, 0/* table address */,
2379 0/* table size */, 0/* page size */);
2380 if (ret)
2381 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2382 else
ed7d9a1d 2383 pnv_pci_ioda2_tce_invalidate_pe(pe);
b5926430
AK
2384
2385 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2386
2387 return ret;
2388}
2389#endif
2390
f87a8864 2391#ifdef CONFIG_IOMMU_API
00547193
AK
2392static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2393 __u64 window_size, __u32 levels)
2394{
2395 unsigned long bytes = 0;
2396 const unsigned window_shift = ilog2(window_size);
2397 unsigned entries_shift = window_shift - page_shift;
2398 unsigned table_shift = entries_shift + 3;
2399 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2400 unsigned long direct_table_size;
2401
2402 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
2403 (window_size > memory_hotplug_max()) ||
2404 !is_power_of_2(window_size))
2405 return 0;
2406
2407 /* Calculate a direct table size from window_size and levels */
2408 entries_shift = (entries_shift + levels - 1) / levels;
2409 table_shift = entries_shift + 3;
2410 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2411 direct_table_size = 1UL << table_shift;
2412
2413 for ( ; levels; --levels) {
2414 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2415
2416 tce_table_size /= direct_table_size;
2417 tce_table_size <<= 3;
2418 tce_table_size = _ALIGN_UP(tce_table_size, direct_table_size);
2419 }
2420
2421 return bytes;
2422}
2423
f87a8864 2424static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
cd15b048 2425{
f87a8864
AK
2426 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2427 table_group);
46d3e1e1
AK
2428 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2429 struct iommu_table *tbl = pe->table_group.tables[0];
cd15b048 2430
f87a8864 2431 pnv_pci_ioda2_set_bypass(pe, false);
46d3e1e1
AK
2432 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
2433 pnv_ioda2_table_free(tbl);
f87a8864 2434}
cd15b048 2435
f87a8864
AK
2436static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2437{
2438 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2439 table_group);
2440
46d3e1e1 2441 pnv_pci_ioda2_setup_default_config(pe);
cd15b048
BH
2442}
2443
f87a8864 2444static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
00547193 2445 .get_table_size = pnv_pci_ioda2_get_table_size,
4793d65d
AK
2446 .create_table = pnv_pci_ioda2_create_table,
2447 .set_window = pnv_pci_ioda2_set_window,
2448 .unset_window = pnv_pci_ioda2_unset_window,
f87a8864
AK
2449 .take_ownership = pnv_ioda2_take_ownership,
2450 .release_ownership = pnv_ioda2_release_ownership,
2451};
b5cb9ab1
AK
2452
2453static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2454{
2455 struct pci_controller *hose;
2456 struct pnv_phb *phb;
2457 struct pnv_ioda_pe **ptmppe = opaque;
2458 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2459 struct pci_dn *pdn = pci_get_pdn(pdev);
2460
2461 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2462 return 0;
2463
2464 hose = pci_bus_to_host(pdev->bus);
2465 phb = hose->private_data;
2466 if (phb->type != PNV_PHB_NPU)
2467 return 0;
2468
2469 *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2470
2471 return 1;
2472}
2473
2474/*
2475 * This returns PE of associated NPU.
2476 * This assumes that NPU is in the same IOMMU group with GPU and there is
2477 * no other PEs.
2478 */
2479static struct pnv_ioda_pe *gpe_table_group_to_npe(
2480 struct iommu_table_group *table_group)
2481{
2482 struct pnv_ioda_pe *npe = NULL;
2483 int ret = iommu_group_for_each_dev(table_group->group, &npe,
2484 gpe_table_group_to_npe_cb);
2485
2486 BUG_ON(!ret || !npe);
2487
2488 return npe;
2489}
2490
2491static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2492 int num, struct iommu_table *tbl)
2493{
2494 long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2495
2496 if (ret)
2497 return ret;
2498
2499 ret = pnv_npu_set_window(gpe_table_group_to_npe(table_group), num, tbl);
2500 if (ret)
2501 pnv_pci_ioda2_unset_window(table_group, num);
2502
2503 return ret;
2504}
2505
2506static long pnv_pci_ioda2_npu_unset_window(
2507 struct iommu_table_group *table_group,
2508 int num)
2509{
2510 long ret = pnv_pci_ioda2_unset_window(table_group, num);
2511
2512 if (ret)
2513 return ret;
2514
2515 return pnv_npu_unset_window(gpe_table_group_to_npe(table_group), num);
2516}
2517
2518static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2519{
2520 /*
2521 * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2522 * the iommu_table if 32bit DMA is enabled.
2523 */
2524 pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2525 pnv_ioda2_take_ownership(table_group);
2526}
2527
2528static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2529 .get_table_size = pnv_pci_ioda2_get_table_size,
2530 .create_table = pnv_pci_ioda2_create_table,
2531 .set_window = pnv_pci_ioda2_npu_set_window,
2532 .unset_window = pnv_pci_ioda2_npu_unset_window,
2533 .take_ownership = pnv_ioda2_npu_take_ownership,
2534 .release_ownership = pnv_ioda2_release_ownership,
2535};
2536
2537static void pnv_pci_ioda_setup_iommu_api(void)
2538{
2539 struct pci_controller *hose, *tmp;
2540 struct pnv_phb *phb;
2541 struct pnv_ioda_pe *pe, *gpe;
2542
2543 /*
2544 * Now we have all PHBs discovered, time to add NPU devices to
2545 * the corresponding IOMMU groups.
2546 */
2547 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2548 phb = hose->private_data;
2549
2550 if (phb->type != PNV_PHB_NPU)
2551 continue;
2552
2553 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2554 gpe = pnv_pci_npu_setup_iommu(pe);
2555 if (gpe)
2556 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2557 }
2558 }
2559}
2560#else /* !CONFIG_IOMMU_API */
2561static void pnv_pci_ioda_setup_iommu_api(void) { };
f87a8864
AK
2562#endif
2563
bbb845c4
AK
2564static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2565 unsigned levels, unsigned long limit,
3ba3a73e 2566 unsigned long *current_offset, unsigned long *total_allocated)
373f5657
GS
2567{
2568 struct page *tce_mem = NULL;
bbb845c4 2569 __be64 *addr, *tmp;
aca6913f 2570 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
bbb845c4
AK
2571 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2572 unsigned entries = 1UL << (shift - 3);
2573 long i;
aca6913f
AK
2574
2575 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2576 if (!tce_mem) {
2577 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2578 return NULL;
2579 }
2580 addr = page_address(tce_mem);
bbb845c4 2581 memset(addr, 0, allocated);
3ba3a73e 2582 *total_allocated += allocated;
bbb845c4
AK
2583
2584 --levels;
2585 if (!levels) {
2586 *current_offset += allocated;
2587 return addr;
2588 }
2589
2590 for (i = 0; i < entries; ++i) {
2591 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
3ba3a73e 2592 levels, limit, current_offset, total_allocated);
bbb845c4
AK
2593 if (!tmp)
2594 break;
2595
2596 addr[i] = cpu_to_be64(__pa(tmp) |
2597 TCE_PCI_READ | TCE_PCI_WRITE);
2598
2599 if (*current_offset >= limit)
2600 break;
2601 }
aca6913f
AK
2602
2603 return addr;
2604}
2605
bbb845c4
AK
2606static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2607 unsigned long size, unsigned level);
2608
aca6913f 2609static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
bbb845c4
AK
2610 __u32 page_shift, __u64 window_size, __u32 levels,
2611 struct iommu_table *tbl)
aca6913f 2612{
373f5657 2613 void *addr;
3ba3a73e 2614 unsigned long offset = 0, level_shift, total_allocated = 0;
aca6913f
AK
2615 const unsigned window_shift = ilog2(window_size);
2616 unsigned entries_shift = window_shift - page_shift;
2617 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2618 const unsigned long tce_table_size = 1UL << table_shift;
2619
bbb845c4
AK
2620 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2621 return -EINVAL;
2622
aca6913f
AK
2623 if ((window_size > memory_hotplug_max()) || !is_power_of_2(window_size))
2624 return -EINVAL;
2625
bbb845c4
AK
2626 /* Adjust direct table size from window_size and levels */
2627 entries_shift = (entries_shift + levels - 1) / levels;
2628 level_shift = entries_shift + 3;
2629 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2630
aca6913f 2631 /* Allocate TCE table */
bbb845c4 2632 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
3ba3a73e 2633 levels, tce_table_size, &offset, &total_allocated);
bbb845c4
AK
2634
2635 /* addr==NULL means that the first level allocation failed */
aca6913f
AK
2636 if (!addr)
2637 return -ENOMEM;
2638
bbb845c4
AK
2639 /*
2640 * First level was allocated but some lower level failed as
2641 * we did not allocate as much as we wanted,
2642 * release partially allocated table.
2643 */
2644 if (offset < tce_table_size) {
2645 pnv_pci_ioda2_table_do_free_pages(addr,
2646 1ULL << (level_shift - 3), levels - 1);
2647 return -ENOMEM;
2648 }
2649
aca6913f
AK
2650 /* Setup linux iommu table */
2651 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2652 page_shift);
bbb845c4
AK
2653 tbl->it_level_size = 1ULL << (level_shift - 3);
2654 tbl->it_indirect_levels = levels - 1;
3ba3a73e 2655 tbl->it_allocated_size = total_allocated;
aca6913f
AK
2656
2657 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2658 window_size, tce_table_size, bus_offset);
2659
2660 return 0;
2661}
2662
bbb845c4
AK
2663static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2664 unsigned long size, unsigned level)
2665{
2666 const unsigned long addr_ul = (unsigned long) addr &
2667 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2668
2669 if (level) {
2670 long i;
2671 u64 *tmp = (u64 *) addr_ul;
2672
2673 for (i = 0; i < size; ++i) {
2674 unsigned long hpa = be64_to_cpu(tmp[i]);
2675
2676 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2677 continue;
2678
2679 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2680 level - 1);
2681 }
2682 }
2683
2684 free_pages(addr_ul, get_order(size << 3));
2685}
2686
aca6913f
AK
2687static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2688{
bbb845c4
AK
2689 const unsigned long size = tbl->it_indirect_levels ?
2690 tbl->it_level_size : tbl->it_size;
2691
aca6913f
AK
2692 if (!tbl->it_size)
2693 return;
2694
bbb845c4
AK
2695 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2696 tbl->it_indirect_levels);
aca6913f
AK
2697}
2698
2699static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2700 struct pnv_ioda_pe *pe)
2701{
373f5657
GS
2702 int64_t rc;
2703
ccd1c191
GS
2704 if (!pnv_pci_ioda_pe_dma_weight(pe))
2705 return;
2706
f87a8864
AK
2707 /* TVE #1 is selected by PCI address bit 59 */
2708 pe->tce_bypass_base = 1ull << 59;
2709
b348aa65
AK
2710 iommu_register_group(&pe->table_group, phb->hose->global_number,
2711 pe->pe_number);
c5773822 2712
373f5657 2713 /* The PE will reserve all possible 32-bits space */
373f5657 2714 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
aca6913f 2715 phb->ioda.m32_pci_base);
373f5657 2716
aca6913f 2717 /* Setup linux iommu table */
4793d65d
AK
2718 pe->table_group.tce32_start = 0;
2719 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2720 pe->table_group.max_dynamic_windows_supported =
2721 IOMMU_TABLE_GROUP_MAX_TABLES;
2722 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2723 pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
e5aad1e6
AK
2724#ifdef CONFIG_IOMMU_API
2725 pe->table_group.ops = &pnv_pci_ioda2_ops;
2726#endif
2727
46d3e1e1 2728 rc = pnv_pci_ioda2_setup_default_config(pe);
801846d1 2729 if (rc)
46d3e1e1 2730 return;
373f5657 2731
46d3e1e1 2732 if (pe->flags & PNV_IODA_PE_DEV)
4617082e 2733 iommu_add_device(&pe->pdev->dev);
46d3e1e1 2734 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
ea30e99e 2735 pnv_ioda_setup_bus_dma(pe, pe->pbus);
373f5657
GS
2736}
2737
184cd4a3 2738#ifdef CONFIG_PCI_MSI
4ee11c1a 2739int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
137436c9 2740{
137436c9
GS
2741 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2742 ioda.irq_chip);
4ee11c1a
SW
2743
2744 return opal_pci_msi_eoi(phb->opal_id, hw_irq);
2745}
2746
2747static void pnv_ioda2_msi_eoi(struct irq_data *d)
2748{
137436c9 2749 int64_t rc;
4ee11c1a
SW
2750 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2751 struct irq_chip *chip = irq_data_get_irq_chip(d);
137436c9 2752
4ee11c1a 2753 rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
137436c9
GS
2754 WARN_ON_ONCE(rc);
2755
2756 icp_native_eoi(d);
2757}
2758
fd9a1c26 2759
f456834a 2760void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
fd9a1c26
IM
2761{
2762 struct irq_data *idata;
2763 struct irq_chip *ichip;
2764
fb111334
BH
2765 /* The MSI EOI OPAL call is only needed on PHB3 */
2766 if (phb->model != PNV_PHB_MODEL_PHB3)
fd9a1c26
IM
2767 return;
2768
2769 if (!phb->ioda.irq_chip_init) {
2770 /*
2771 * First time we setup an MSI IRQ, we need to setup the
2772 * corresponding IRQ chip to route correctly.
2773 */
2774 idata = irq_get_irq_data(virq);
2775 ichip = irq_data_get_irq_chip(idata);
2776 phb->ioda.irq_chip_init = 1;
2777 phb->ioda.irq_chip = *ichip;
2778 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2779 }
2780 irq_set_chip(virq, &phb->ioda.irq_chip);
2781}
2782
4ee11c1a
SW
2783/*
2784 * Returns true iff chip is something that we could call
2785 * pnv_opal_pci_msi_eoi for.
2786 */
2787bool is_pnv_opal_msi(struct irq_chip *chip)
2788{
2789 return chip->irq_eoi == pnv_ioda2_msi_eoi;
2790}
2791EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
2792
184cd4a3 2793static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
137436c9
GS
2794 unsigned int hwirq, unsigned int virq,
2795 unsigned int is_64, struct msi_msg *msg)
184cd4a3
BH
2796{
2797 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2798 unsigned int xive_num = hwirq - phb->msi_base;
3a1a4661 2799 __be32 data;
184cd4a3
BH
2800 int rc;
2801
2802 /* No PE assigned ? bail out ... no MSI for you ! */
2803 if (pe == NULL)
2804 return -ENXIO;
2805
2806 /* Check if we have an MVE */
2807 if (pe->mve_number < 0)
2808 return -ENXIO;
2809
b72c1f65 2810 /* Force 32-bit MSI on some broken devices */
36074381 2811 if (dev->no_64bit_msi)
b72c1f65
BH
2812 is_64 = 0;
2813
184cd4a3
BH
2814 /* Assign XIVE to PE */
2815 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2816 if (rc) {
2817 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2818 pci_name(dev), rc, xive_num);
2819 return -EIO;
2820 }
2821
2822 if (is_64) {
3a1a4661
BH
2823 __be64 addr64;
2824
184cd4a3
BH
2825 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2826 &addr64, &data);
2827 if (rc) {
2828 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2829 pci_name(dev), rc);
2830 return -EIO;
2831 }
3a1a4661
BH
2832 msg->address_hi = be64_to_cpu(addr64) >> 32;
2833 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
184cd4a3 2834 } else {
3a1a4661
BH
2835 __be32 addr32;
2836
184cd4a3
BH
2837 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2838 &addr32, &data);
2839 if (rc) {
2840 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2841 pci_name(dev), rc);
2842 return -EIO;
2843 }
2844 msg->address_hi = 0;
3a1a4661 2845 msg->address_lo = be32_to_cpu(addr32);
184cd4a3 2846 }
3a1a4661 2847 msg->data = be32_to_cpu(data);
184cd4a3 2848
f456834a 2849 pnv_set_msi_irq_chip(phb, virq);
137436c9 2850
184cd4a3 2851 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
1f52f176 2852 " address=%x_%08x data=%x PE# %x\n",
184cd4a3
BH
2853 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2854 msg->address_hi, msg->address_lo, data, pe->pe_number);
2855
2856 return 0;
2857}
2858
2859static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2860{
fb1b55d6 2861 unsigned int count;
184cd4a3
BH
2862 const __be32 *prop = of_get_property(phb->hose->dn,
2863 "ibm,opal-msi-ranges", NULL);
2864 if (!prop) {
2865 /* BML Fallback */
2866 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2867 }
2868 if (!prop)
2869 return;
2870
2871 phb->msi_base = be32_to_cpup(prop);
fb1b55d6
GS
2872 count = be32_to_cpup(prop + 1);
2873 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
184cd4a3
BH
2874 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
2875 phb->hose->global_number);
2876 return;
2877 }
fb1b55d6 2878
184cd4a3
BH
2879 phb->msi_setup = pnv_pci_ioda_msi_setup;
2880 phb->msi32_support = 1;
2881 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
fb1b55d6 2882 count, phb->msi_base);
184cd4a3
BH
2883}
2884#else
2885static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
2886#endif /* CONFIG_PCI_MSI */
2887
6e628c7d
WY
2888#ifdef CONFIG_PCI_IOV
2889static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
2890{
f2dd0afe
WY
2891 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
2892 struct pnv_phb *phb = hose->private_data;
2893 const resource_size_t gate = phb->ioda.m64_segsize >> 2;
6e628c7d
WY
2894 struct resource *res;
2895 int i;
dfcc8d45 2896 resource_size_t size, total_vf_bar_sz;
6e628c7d 2897 struct pci_dn *pdn;
5b88ec22 2898 int mul, total_vfs;
6e628c7d
WY
2899
2900 if (!pdev->is_physfn || pdev->is_added)
2901 return;
2902
6e628c7d
WY
2903 pdn = pci_get_pdn(pdev);
2904 pdn->vfs_expanded = 0;
ee8222fe 2905 pdn->m64_single_mode = false;
6e628c7d 2906
5b88ec22 2907 total_vfs = pci_sriov_get_totalvfs(pdev);
92b8f137 2908 mul = phb->ioda.total_pe_num;
dfcc8d45 2909 total_vf_bar_sz = 0;
5b88ec22
WY
2910
2911 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2912 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2913 if (!res->flags || res->parent)
2914 continue;
b79331a5 2915 if (!pnv_pci_is_m64_flags(res->flags)) {
b0331854
WY
2916 dev_warn(&pdev->dev, "Don't support SR-IOV with"
2917 " non M64 VF BAR%d: %pR. \n",
5b88ec22 2918 i, res);
b0331854 2919 goto truncate_iov;
5b88ec22
WY
2920 }
2921
dfcc8d45
WY
2922 total_vf_bar_sz += pci_iov_resource_size(pdev,
2923 i + PCI_IOV_RESOURCES);
5b88ec22 2924
f2dd0afe
WY
2925 /*
2926 * If bigger than quarter of M64 segment size, just round up
2927 * power of two.
2928 *
2929 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
2930 * with other devices, IOV BAR size is expanded to be
2931 * (total_pe * VF_BAR_size). When VF_BAR_size is half of M64
2932 * segment size , the expanded size would equal to half of the
2933 * whole M64 space size, which will exhaust the M64 Space and
2934 * limit the system flexibility. This is a design decision to
2935 * set the boundary to quarter of the M64 segment size.
2936 */
dfcc8d45 2937 if (total_vf_bar_sz > gate) {
5b88ec22 2938 mul = roundup_pow_of_two(total_vfs);
dfcc8d45
WY
2939 dev_info(&pdev->dev,
2940 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
2941 total_vf_bar_sz, gate, mul);
ee8222fe 2942 pdn->m64_single_mode = true;
5b88ec22
WY
2943 break;
2944 }
2945 }
2946
6e628c7d
WY
2947 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2948 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2949 if (!res->flags || res->parent)
2950 continue;
6e628c7d 2951
6e628c7d 2952 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
ee8222fe
WY
2953 /*
2954 * On PHB3, the minimum size alignment of M64 BAR in single
2955 * mode is 32MB.
2956 */
2957 if (pdn->m64_single_mode && (size < SZ_32M))
2958 goto truncate_iov;
2959 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
5b88ec22 2960 res->end = res->start + size * mul - 1;
6e628c7d
WY
2961 dev_dbg(&pdev->dev, " %pR\n", res);
2962 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
5b88ec22 2963 i, res, mul);
6e628c7d 2964 }
5b88ec22 2965 pdn->vfs_expanded = mul;
b0331854
WY
2966
2967 return;
2968
2969truncate_iov:
2970 /* To save MMIO space, IOV BAR is truncated. */
2971 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2972 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2973 res->flags = 0;
2974 res->end = res->start - 1;
2975 }
6e628c7d
WY
2976}
2977#endif /* CONFIG_PCI_IOV */
2978
23e79425
GS
2979static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
2980 struct resource *res)
2981{
2982 struct pnv_phb *phb = pe->phb;
2983 struct pci_bus_region region;
2984 int index;
2985 int64_t rc;
2986
2987 if (!res || !res->flags || res->start > res->end)
2988 return;
2989
2990 if (res->flags & IORESOURCE_IO) {
2991 region.start = res->start - phb->ioda.io_pci_base;
2992 region.end = res->end - phb->ioda.io_pci_base;
2993 index = region.start / phb->ioda.io_segsize;
2994
2995 while (index < phb->ioda.total_pe_num &&
2996 region.start <= region.end) {
2997 phb->ioda.io_segmap[index] = pe->pe_number;
2998 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
2999 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
3000 if (rc != OPAL_SUCCESS) {
1f52f176 3001 pr_err("%s: Error %lld mapping IO segment#%d to PE#%x\n",
23e79425
GS
3002 __func__, rc, index, pe->pe_number);
3003 break;
3004 }
3005
3006 region.start += phb->ioda.io_segsize;
3007 index++;
3008 }
3009 } else if ((res->flags & IORESOURCE_MEM) &&
5958d19a 3010 !pnv_pci_is_m64(phb, res)) {
23e79425
GS
3011 region.start = res->start -
3012 phb->hose->mem_offset[0] -
3013 phb->ioda.m32_pci_base;
3014 region.end = res->end -
3015 phb->hose->mem_offset[0] -
3016 phb->ioda.m32_pci_base;
3017 index = region.start / phb->ioda.m32_segsize;
3018
3019 while (index < phb->ioda.total_pe_num &&
3020 region.start <= region.end) {
3021 phb->ioda.m32_segmap[index] = pe->pe_number;
3022 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3023 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
3024 if (rc != OPAL_SUCCESS) {
1f52f176 3025 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%x",
23e79425
GS
3026 __func__, rc, index, pe->pe_number);
3027 break;
3028 }
3029
3030 region.start += phb->ioda.m32_segsize;
3031 index++;
3032 }
3033 }
3034}
3035
11685bec
GS
3036/*
3037 * This function is supposed to be called on basis of PE from top
3038 * to bottom style. So the the I/O or MMIO segment assigned to
3039 * parent PE could be overrided by its child PEs if necessary.
3040 */
23e79425 3041static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
11685bec 3042{
69d733e7 3043 struct pci_dev *pdev;
23e79425 3044 int i;
11685bec
GS
3045
3046 /*
3047 * NOTE: We only care PCI bus based PE for now. For PCI
3048 * device based PE, for example SRIOV sensitive VF should
3049 * be figured out later.
3050 */
3051 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3052
69d733e7
GS
3053 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3054 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3055 pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3056
3057 /*
3058 * If the PE contains all subordinate PCI buses, the
3059 * windows of the child bridges should be mapped to
3060 * the PE as well.
3061 */
3062 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3063 continue;
3064 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3065 pnv_ioda_setup_pe_res(pe,
3066 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3067 }
11685bec
GS
3068}
3069
98b665da
RC
3070#ifdef CONFIG_DEBUG_FS
3071static int pnv_pci_diag_data_set(void *data, u64 val)
3072{
3073 struct pci_controller *hose;
3074 struct pnv_phb *phb;
3075 s64 ret;
3076
3077 if (val != 1ULL)
3078 return -EINVAL;
3079
3080 hose = (struct pci_controller *)data;
3081 if (!hose || !hose->private_data)
3082 return -ENODEV;
3083
3084 phb = hose->private_data;
3085
3086 /* Retrieve the diag data from firmware */
3087 ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag.blob,
3088 PNV_PCI_DIAG_BUF_SIZE);
3089 if (ret != OPAL_SUCCESS)
3090 return -EIO;
3091
3092 /* Print the diag data to the kernel log */
3093 pnv_pci_dump_phb_diag_data(phb->hose, phb->diag.blob);
3094 return 0;
3095}
3096
3097DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
3098 pnv_pci_diag_data_set, "%llu\n");
3099
3100#endif /* CONFIG_DEBUG_FS */
3101
37c367f2
GS
3102static void pnv_pci_ioda_create_dbgfs(void)
3103{
3104#ifdef CONFIG_DEBUG_FS
3105 struct pci_controller *hose, *tmp;
3106 struct pnv_phb *phb;
3107 char name[16];
3108
3109 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3110 phb = hose->private_data;
3111
ccd1c191
GS
3112 /* Notify initialization of PHB done */
3113 phb->initialized = 1;
3114
37c367f2
GS
3115 sprintf(name, "PCI%04x", hose->global_number);
3116 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
98b665da 3117 if (!phb->dbgfs) {
37c367f2
GS
3118 pr_warning("%s: Error on creating debugfs on PHB#%x\n",
3119 __func__, hose->global_number);
98b665da
RC
3120 continue;
3121 }
3122
3123 debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
3124 &pnv_pci_diag_data_fops);
37c367f2
GS
3125 }
3126#endif /* CONFIG_DEBUG_FS */
3127}
3128
cad5cef6 3129static void pnv_pci_ioda_fixup(void)
fb446ad0
GS
3130{
3131 pnv_pci_ioda_setup_PEs();
ccd1c191 3132 pnv_pci_ioda_setup_iommu_api();
37c367f2
GS
3133 pnv_pci_ioda_create_dbgfs();
3134
e9cc17d4 3135#ifdef CONFIG_EEH
e9cc17d4 3136 eeh_init();
dadcd6d6 3137 eeh_addr_cache_build();
e9cc17d4 3138#endif
fb446ad0
GS
3139}
3140
271fd03a
GS
3141/*
3142 * Returns the alignment for I/O or memory windows for P2P
3143 * bridges. That actually depends on how PEs are segmented.
3144 * For now, we return I/O or M32 segment size for PE sensitive
3145 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3146 * 1MiB for memory) will be returned.
3147 *
3148 * The current PCI bus might be put into one PE, which was
3149 * create against the parent PCI bridge. For that case, we
3150 * needn't enlarge the alignment so that we can save some
3151 * resources.
3152 */
3153static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3154 unsigned long type)
3155{
3156 struct pci_dev *bridge;
3157 struct pci_controller *hose = pci_bus_to_host(bus);
3158 struct pnv_phb *phb = hose->private_data;
3159 int num_pci_bridges = 0;
3160
3161 bridge = bus->self;
3162 while (bridge) {
3163 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3164 num_pci_bridges++;
3165 if (num_pci_bridges >= 2)
3166 return 1;
3167 }
3168
3169 bridge = bridge->bus->self;
3170 }
3171
5958d19a
BH
3172 /*
3173 * We fall back to M32 if M64 isn't supported. We enforce the M64
3174 * alignment for any 64-bit resource, PCIe doesn't care and
3175 * bridges only do 64-bit prefetchable anyway.
3176 */
b79331a5 3177 if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
262af557 3178 return phb->ioda.m64_segsize;
271fd03a
GS
3179 if (type & IORESOURCE_MEM)
3180 return phb->ioda.m32_segsize;
3181
3182 return phb->ioda.io_segsize;
3183}
3184
40e2a47e
GS
3185/*
3186 * We are updating root port or the upstream port of the
3187 * bridge behind the root port with PHB's windows in order
3188 * to accommodate the changes on required resources during
3189 * PCI (slot) hotplug, which is connected to either root
3190 * port or the downstream ports of PCIe switch behind the
3191 * root port.
3192 */
3193static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
3194 unsigned long type)
3195{
3196 struct pci_controller *hose = pci_bus_to_host(bus);
3197 struct pnv_phb *phb = hose->private_data;
3198 struct pci_dev *bridge = bus->self;
3199 struct resource *r, *w;
3200 bool msi_region = false;
3201 int i;
3202
3203 /* Check if we need apply fixup to the bridge's windows */
3204 if (!pci_is_root_bus(bridge->bus) &&
3205 !pci_is_root_bus(bridge->bus->self->bus))
3206 return;
3207
3208 /* Fixup the resources */
3209 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
3210 r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
3211 if (!r->flags || !r->parent)
3212 continue;
3213
3214 w = NULL;
3215 if (r->flags & type & IORESOURCE_IO)
3216 w = &hose->io_resource;
5958d19a 3217 else if (pnv_pci_is_m64(phb, r) &&
40e2a47e
GS
3218 (type & IORESOURCE_PREFETCH) &&
3219 phb->ioda.m64_segsize)
3220 w = &hose->mem_resources[1];
3221 else if (r->flags & type & IORESOURCE_MEM) {
3222 w = &hose->mem_resources[0];
3223 msi_region = true;
3224 }
3225
3226 r->start = w->start;
3227 r->end = w->end;
3228
3229 /* The 64KB 32-bits MSI region shouldn't be included in
3230 * the 32-bits bridge window. Otherwise, we can see strange
3231 * issues. One of them is EEH error observed on Garrison.
3232 *
3233 * Exclude top 1MB region which is the minimal alignment of
3234 * 32-bits bridge window.
3235 */
3236 if (msi_region) {
3237 r->end += 0x10000;
3238 r->end -= 0x100000;
3239 }
3240 }
3241}
3242
ccd1c191
GS
3243static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3244{
3245 struct pci_controller *hose = pci_bus_to_host(bus);
3246 struct pnv_phb *phb = hose->private_data;
3247 struct pci_dev *bridge = bus->self;
3248 struct pnv_ioda_pe *pe;
3249 bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3250
40e2a47e
GS
3251 /* Extend bridge's windows if necessary */
3252 pnv_pci_fixup_bridge_resources(bus, type);
3253
63803c39
GS
3254 /* The PE for root bus should be realized before any one else */
3255 if (!phb->ioda.root_pe_populated) {
3256 pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
3257 if (pe) {
3258 phb->ioda.root_pe_idx = pe->pe_number;
3259 phb->ioda.root_pe_populated = true;
3260 }
3261 }
3262
ccd1c191
GS
3263 /* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3264 if (list_empty(&bus->devices))
3265 return;
3266
3267 /* Reserve PEs according to used M64 resources */
3268 if (phb->reserve_m64_pe)
3269 phb->reserve_m64_pe(bus, NULL, all);
3270
3271 /*
3272 * Assign PE. We might run here because of partial hotplug.
3273 * For the case, we just pick up the existing PE and should
3274 * not allocate resources again.
3275 */
3276 pe = pnv_ioda_setup_bus_PE(bus, all);
3277 if (!pe)
3278 return;
3279
3280 pnv_ioda_setup_pe_seg(pe);
3281 switch (phb->type) {
3282 case PNV_PHB_IODA1:
3283 pnv_pci_ioda1_setup_dma_pe(phb, pe);
3284 break;
3285 case PNV_PHB_IODA2:
3286 pnv_pci_ioda2_setup_dma_pe(phb, pe);
3287 break;
3288 default:
1f52f176 3289 pr_warn("%s: No DMA for PHB#%x (type %d)\n",
ccd1c191
GS
3290 __func__, phb->hose->global_number, phb->type);
3291 }
3292}
3293
5350ab3f
WY
3294#ifdef CONFIG_PCI_IOV
3295static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3296 int resno)
3297{
ee8222fe
WY
3298 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3299 struct pnv_phb *phb = hose->private_data;
5350ab3f 3300 struct pci_dn *pdn = pci_get_pdn(pdev);
7fbe7a93 3301 resource_size_t align;
5350ab3f 3302
7fbe7a93
WY
3303 /*
3304 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3305 * SR-IOV. While from hardware perspective, the range mapped by M64
3306 * BAR should be size aligned.
3307 *
ee8222fe
WY
3308 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3309 * powernv-specific hardware restriction is gone. But if just use the
3310 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3311 * in one segment of M64 #15, which introduces the PE conflict between
3312 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3313 * m64_segsize.
3314 *
7fbe7a93
WY
3315 * This function returns the total IOV BAR size if M64 BAR is in
3316 * Shared PE mode or just VF BAR size if not.
ee8222fe
WY
3317 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3318 * M64 segment size if IOV BAR size is less.
7fbe7a93 3319 */
5350ab3f 3320 align = pci_iov_resource_size(pdev, resno);
7fbe7a93
WY
3321 if (!pdn->vfs_expanded)
3322 return align;
ee8222fe
WY
3323 if (pdn->m64_single_mode)
3324 return max(align, (resource_size_t)phb->ioda.m64_segsize);
5350ab3f 3325
7fbe7a93 3326 return pdn->vfs_expanded * align;
5350ab3f
WY
3327}
3328#endif /* CONFIG_PCI_IOV */
3329
184cd4a3
BH
3330/* Prevent enabling devices for which we couldn't properly
3331 * assign a PE
3332 */
4361b034 3333bool pnv_pci_enable_device_hook(struct pci_dev *dev)
184cd4a3 3334{
db1266c8
GS
3335 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3336 struct pnv_phb *phb = hose->private_data;
3337 struct pci_dn *pdn;
184cd4a3 3338
db1266c8
GS
3339 /* The function is probably called while the PEs have
3340 * not be created yet. For example, resource reassignment
3341 * during PCI probe period. We just skip the check if
3342 * PEs isn't ready.
3343 */
3344 if (!phb->initialized)
c88c2a18 3345 return true;
db1266c8 3346
b72c1f65 3347 pdn = pci_get_pdn(dev);
184cd4a3 3348 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
c88c2a18 3349 return false;
db1266c8 3350
c88c2a18 3351 return true;
184cd4a3
BH
3352}
3353
c5f7700b
GS
3354static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3355 int num)
3356{
3357 struct pnv_ioda_pe *pe = container_of(table_group,
3358 struct pnv_ioda_pe, table_group);
3359 struct pnv_phb *phb = pe->phb;
3360 unsigned int idx;
3361 long rc;
3362
3363 pe_info(pe, "Removing DMA window #%d\n", num);
3364 for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3365 if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3366 continue;
3367
3368 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3369 idx, 0, 0ul, 0ul, 0ul);
3370 if (rc != OPAL_SUCCESS) {
3371 pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3372 rc, idx);
3373 return rc;
3374 }
3375
3376 phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3377 }
3378
3379 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3380 return OPAL_SUCCESS;
3381}
3382
3383static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3384{
3385 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3386 struct iommu_table *tbl = pe->table_group.tables[0];
3387 int64_t rc;
3388
3389 if (!weight)
3390 return;
3391
3392 rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3393 if (rc != OPAL_SUCCESS)
3394 return;
3395
a34ab7c3 3396 pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
c5f7700b
GS
3397 if (pe->table_group.group) {
3398 iommu_group_put(pe->table_group.group);
3399 WARN_ON(pe->table_group.group);
3400 }
3401
3402 free_pages(tbl->it_base, get_order(tbl->it_size << 3));
3403 iommu_free_table(tbl, "pnv");
3404}
3405
3406static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3407{
3408 struct iommu_table *tbl = pe->table_group.tables[0];
3409 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3410#ifdef CONFIG_IOMMU_API
3411 int64_t rc;
3412#endif
3413
3414 if (!weight)
3415 return;
3416
3417#ifdef CONFIG_IOMMU_API
3418 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3419 if (rc)
3420 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3421#endif
3422
3423 pnv_pci_ioda2_set_bypass(pe, false);
3424 if (pe->table_group.group) {
3425 iommu_group_put(pe->table_group.group);
3426 WARN_ON(pe->table_group.group);
3427 }
3428
3429 pnv_pci_ioda2_table_free_pages(tbl);
3430 iommu_free_table(tbl, "pnv");
3431}
3432
3433static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3434 unsigned short win,
3435 unsigned int *map)
3436{
3437 struct pnv_phb *phb = pe->phb;
3438 int idx;
3439 int64_t rc;
3440
3441 for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3442 if (map[idx] != pe->pe_number)
3443 continue;
3444
3445 if (win == OPAL_M64_WINDOW_TYPE)
3446 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3447 phb->ioda.reserved_pe_idx, win,
3448 idx / PNV_IODA1_M64_SEGS,
3449 idx % PNV_IODA1_M64_SEGS);
3450 else
3451 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3452 phb->ioda.reserved_pe_idx, win, 0, idx);
3453
3454 if (rc != OPAL_SUCCESS)
3455 pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3456 rc, win, idx);
3457
3458 map[idx] = IODA_INVALID_PE;
3459 }
3460}
3461
3462static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3463{
3464 struct pnv_phb *phb = pe->phb;
3465
3466 if (phb->type == PNV_PHB_IODA1) {
3467 pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3468 phb->ioda.io_segmap);
3469 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3470 phb->ioda.m32_segmap);
3471 pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3472 phb->ioda.m64_segmap);
3473 } else if (phb->type == PNV_PHB_IODA2) {
3474 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3475 phb->ioda.m32_segmap);
3476 }
3477}
3478
3479static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3480{
3481 struct pnv_phb *phb = pe->phb;
3482 struct pnv_ioda_pe *slave, *tmp;
3483
c5f7700b
GS
3484 list_del(&pe->list);
3485 switch (phb->type) {
3486 case PNV_PHB_IODA1:
3487 pnv_pci_ioda1_release_pe_dma(pe);
3488 break;
3489 case PNV_PHB_IODA2:
3490 pnv_pci_ioda2_release_pe_dma(pe);
3491 break;
3492 default:
3493 WARN_ON(1);
3494 }
3495
3496 pnv_ioda_release_pe_seg(pe);
3497 pnv_ioda_deconfigure_pe(pe->phb, pe);
b314427a
GS
3498
3499 /* Release slave PEs in the compound PE */
3500 if (pe->flags & PNV_IODA_PE_MASTER) {
3501 list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3502 list_del(&slave->list);
3503 pnv_ioda_free_pe(slave);
3504 }
3505 }
3506
6eaed166
GS
3507 /*
3508 * The PE for root bus can be removed because of hotplug in EEH
3509 * recovery for fenced PHB error. We need to mark the PE dead so
3510 * that it can be populated again in PCI hot add path. The PE
3511 * shouldn't be destroyed as it's the global reserved resource.
3512 */
3513 if (phb->ioda.root_pe_populated &&
3514 phb->ioda.root_pe_idx == pe->pe_number)
3515 phb->ioda.root_pe_populated = false;
3516 else
3517 pnv_ioda_free_pe(pe);
c5f7700b
GS
3518}
3519
3520static void pnv_pci_release_device(struct pci_dev *pdev)
3521{
3522 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3523 struct pnv_phb *phb = hose->private_data;
3524 struct pci_dn *pdn = pci_get_pdn(pdev);
3525 struct pnv_ioda_pe *pe;
3526
3527 if (pdev->is_virtfn)
3528 return;
3529
3530 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3531 return;
3532
29bf282d
GS
3533 /*
3534 * PCI hotplug can happen as part of EEH error recovery. The @pdn
3535 * isn't removed and added afterwards in this scenario. We should
3536 * set the PE number in @pdn to an invalid one. Otherwise, the PE's
3537 * device count is decreased on removing devices while failing to
3538 * be increased on adding devices. It leads to unbalanced PE's device
3539 * count and eventually make normal PCI hotplug path broken.
3540 */
c5f7700b 3541 pe = &phb->ioda.pe_array[pdn->pe_number];
29bf282d
GS
3542 pdn->pe_number = IODA_INVALID_PE;
3543
c5f7700b
GS
3544 WARN_ON(--pe->device_count < 0);
3545 if (pe->device_count == 0)
3546 pnv_ioda_release_pe(pe);
3547}
3548
7a8e6bbf 3549static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
73ed148a 3550{
7a8e6bbf
MN
3551 struct pnv_phb *phb = hose->private_data;
3552
d1a85eee 3553 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
73ed148a
BH
3554 OPAL_ASSERT_RESET);
3555}
3556
92ae0353 3557static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
cb4224c5
GS
3558 .dma_dev_setup = pnv_pci_dma_dev_setup,
3559 .dma_bus_setup = pnv_pci_dma_bus_setup,
92ae0353 3560#ifdef CONFIG_PCI_MSI
cb4224c5
GS
3561 .setup_msi_irqs = pnv_setup_msi_irqs,
3562 .teardown_msi_irqs = pnv_teardown_msi_irqs,
92ae0353 3563#endif
cb4224c5 3564 .enable_device_hook = pnv_pci_enable_device_hook,
c5f7700b 3565 .release_device = pnv_pci_release_device,
cb4224c5 3566 .window_alignment = pnv_pci_window_alignment,
ccd1c191 3567 .setup_bridge = pnv_pci_setup_bridge,
cb4224c5
GS
3568 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3569 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3570 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3571 .shutdown = pnv_pci_ioda_shutdown,
92ae0353
DA
3572};
3573
f9f83456
AK
3574static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3575{
3576 dev_err_once(&npdev->dev,
3577 "%s operation unsupported for NVLink devices\n",
3578 __func__);
3579 return -EPERM;
3580}
3581
5d2aa710 3582static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
cb4224c5 3583 .dma_dev_setup = pnv_pci_dma_dev_setup,
5d2aa710 3584#ifdef CONFIG_PCI_MSI
cb4224c5
GS
3585 .setup_msi_irqs = pnv_setup_msi_irqs,
3586 .teardown_msi_irqs = pnv_teardown_msi_irqs,
5d2aa710 3587#endif
cb4224c5
GS
3588 .enable_device_hook = pnv_pci_enable_device_hook,
3589 .window_alignment = pnv_pci_window_alignment,
3590 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3591 .dma_set_mask = pnv_npu_dma_set_mask,
3592 .shutdown = pnv_pci_ioda_shutdown,
5d2aa710
AP
3593};
3594
4361b034
IM
3595#ifdef CONFIG_CXL_BASE
3596const struct pci_controller_ops pnv_cxl_cx4_ioda_controller_ops = {
3597 .dma_dev_setup = pnv_pci_dma_dev_setup,
3598 .dma_bus_setup = pnv_pci_dma_bus_setup,
a2f67d5e
IM
3599#ifdef CONFIG_PCI_MSI
3600 .setup_msi_irqs = pnv_cxl_cx4_setup_msi_irqs,
3601 .teardown_msi_irqs = pnv_cxl_cx4_teardown_msi_irqs,
3602#endif
4361b034
IM
3603 .enable_device_hook = pnv_cxl_enable_device_hook,
3604 .disable_device = pnv_cxl_disable_device,
3605 .release_device = pnv_pci_release_device,
3606 .window_alignment = pnv_pci_window_alignment,
3607 .setup_bridge = pnv_pci_setup_bridge,
3608 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3609 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3610 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3611 .shutdown = pnv_pci_ioda_shutdown,
3612};
3613#endif
3614
e51df2c1
AB
3615static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3616 u64 hub_id, int ioda_type)
184cd4a3
BH
3617{
3618 struct pci_controller *hose;
184cd4a3 3619 struct pnv_phb *phb;
2b923ed1
GS
3620 unsigned long size, m64map_off, m32map_off, pemap_off;
3621 unsigned long iomap_off = 0, dma32map_off = 0;
fd141d1a 3622 struct resource r;
c681b93c 3623 const __be64 *prop64;
3a1a4661 3624 const __be32 *prop32;
f1b7cc3e 3625 int len;
3fa23ff8 3626 unsigned int segno;
184cd4a3
BH
3627 u64 phb_id;
3628 void *aux;
3629 long rc;
3630
08a45b32
BH
3631 if (!of_device_is_available(np))
3632 return;
3633
9497a1c1
GS
3634 pr_info("Initializing %s PHB (%s)\n",
3635 pnv_phb_names[ioda_type], of_node_full_name(np));
184cd4a3
BH
3636
3637 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3638 if (!prop64) {
3639 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3640 return;
3641 }
3642 phb_id = be64_to_cpup(prop64);
3643 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3644
e39f223f 3645 phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
58d714ec
GS
3646
3647 /* Allocate PCI controller */
58d714ec
GS
3648 phb->hose = hose = pcibios_alloc_controller(np);
3649 if (!phb->hose) {
3650 pr_err(" Can't allocate PCI controller for %s\n",
184cd4a3 3651 np->full_name);
e39f223f 3652 memblock_free(__pa(phb), sizeof(struct pnv_phb));
184cd4a3
BH
3653 return;
3654 }
3655
3656 spin_lock_init(&phb->lock);
f1b7cc3e
GS
3657 prop32 = of_get_property(np, "bus-range", &len);
3658 if (prop32 && len == 8) {
3a1a4661
BH
3659 hose->first_busno = be32_to_cpu(prop32[0]);
3660 hose->last_busno = be32_to_cpu(prop32[1]);
f1b7cc3e
GS
3661 } else {
3662 pr_warn(" Broken <bus-range> on %s\n", np->full_name);
3663 hose->first_busno = 0;
3664 hose->last_busno = 0xff;
3665 }
184cd4a3 3666 hose->private_data = phb;
e9cc17d4 3667 phb->hub_id = hub_id;
184cd4a3 3668 phb->opal_id = phb_id;
aa0c033f 3669 phb->type = ioda_type;
781a868f 3670 mutex_init(&phb->ioda.pe_alloc_mutex);
184cd4a3 3671
cee72d5b
BH
3672 /* Detect specific models for error handling */
3673 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3674 phb->model = PNV_PHB_MODEL_P7IOC;
f3d40c25 3675 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
aa0c033f 3676 phb->model = PNV_PHB_MODEL_PHB3;
5d2aa710
AP
3677 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3678 phb->model = PNV_PHB_MODEL_NPU;
4aa71ef1
AP
3679 else if (of_device_is_compatible(np, "ibm,power9-npu-pciex"))
3680 phb->model = PNV_PHB_MODEL_NPU2;
cee72d5b
BH
3681 else
3682 phb->model = PNV_PHB_MODEL_UNKNOWN;
3683
aa0c033f 3684 /* Parse 32-bit and IO ranges (if any) */
2f1ec02e 3685 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
184cd4a3 3686
aa0c033f 3687 /* Get registers */
fd141d1a
BH
3688 if (!of_address_to_resource(np, 0, &r)) {
3689 phb->regs_phys = r.start;
3690 phb->regs = ioremap(r.start, resource_size(&r));
3691 if (phb->regs == NULL)
3692 pr_err(" Failed to map registers !\n");
3693 }
577c8c88 3694
184cd4a3 3695 /* Initialize more IODA stuff */
92b8f137 3696 phb->ioda.total_pe_num = 1;
aa0c033f 3697 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
36954dc7 3698 if (prop32)
92b8f137 3699 phb->ioda.total_pe_num = be32_to_cpup(prop32);
36954dc7
GS
3700 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3701 if (prop32)
92b8f137 3702 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
262af557 3703
c127562a
GS
3704 /* Invalidate RID to PE# mapping */
3705 for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3706 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3707
262af557
GC
3708 /* Parse 64-bit MMIO range */
3709 pnv_ioda_parse_m64_window(phb);
3710
184cd4a3 3711 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
aa0c033f 3712 /* FW Has already off top 64k of M32 space (MSI space) */
184cd4a3
BH
3713 phb->ioda.m32_size += 0x10000;
3714
92b8f137 3715 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
3fd47f06 3716 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
184cd4a3 3717 phb->ioda.io_size = hose->pci_io_size;
92b8f137 3718 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
184cd4a3
BH
3719 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3720
2b923ed1
GS
3721 /* Calculate how many 32-bit TCE segments we have */
3722 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3723 PNV_IODA1_DMA32_SEGSIZE;
3724
c35d2a8c 3725 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
92a86756
AK
3726 size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3727 sizeof(unsigned long));
93289d8c
GS
3728 m64map_off = size;
3729 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
184cd4a3 3730 m32map_off = size;
92b8f137 3731 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
c35d2a8c
GS
3732 if (phb->type == PNV_PHB_IODA1) {
3733 iomap_off = size;
92b8f137 3734 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
2b923ed1
GS
3735 dma32map_off = size;
3736 size += phb->ioda.dma32_count *
3737 sizeof(phb->ioda.dma32_segmap[0]);
c35d2a8c 3738 }
184cd4a3 3739 pemap_off = size;
92b8f137 3740 size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
e39f223f 3741 aux = memblock_virt_alloc(size, 0);
184cd4a3 3742 phb->ioda.pe_alloc = aux;
93289d8c 3743 phb->ioda.m64_segmap = aux + m64map_off;
184cd4a3 3744 phb->ioda.m32_segmap = aux + m32map_off;
93289d8c
GS
3745 for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
3746 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
3fa23ff8 3747 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
93289d8c 3748 }
3fa23ff8 3749 if (phb->type == PNV_PHB_IODA1) {
c35d2a8c 3750 phb->ioda.io_segmap = aux + iomap_off;
3fa23ff8
GS
3751 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
3752 phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
2b923ed1
GS
3753
3754 phb->ioda.dma32_segmap = aux + dma32map_off;
3755 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
3756 phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
3fa23ff8 3757 }
184cd4a3 3758 phb->ioda.pe_array = aux + pemap_off;
63803c39
GS
3759
3760 /*
3761 * Choose PE number for root bus, which shouldn't have
3762 * M64 resources consumed by its child devices. To pick
3763 * the PE number adjacent to the reserved one if possible.
3764 */
3765 pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
3766 if (phb->ioda.reserved_pe_idx == 0) {
3767 phb->ioda.root_pe_idx = 1;
3768 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3769 } else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
3770 phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
3771 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3772 } else {
3773 phb->ioda.root_pe_idx = IODA_INVALID_PE;
3774 }
184cd4a3
BH
3775
3776 INIT_LIST_HEAD(&phb->ioda.pe_list);
781a868f 3777 mutex_init(&phb->ioda.pe_list_mutex);
184cd4a3
BH
3778
3779 /* Calculate how many 32-bit TCE segments we have */
2b923ed1 3780 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
acce971c 3781 PNV_IODA1_DMA32_SEGSIZE;
184cd4a3 3782
aa0c033f 3783#if 0 /* We should really do that ... */
184cd4a3
BH
3784 rc = opal_pci_set_phb_mem_window(opal->phb_id,
3785 window_type,
3786 window_num,
3787 starting_real_address,
3788 starting_pci_address,
3789 segment_size);
3790#endif
3791
262af557 3792 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
92b8f137 3793 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
262af557
GC
3794 phb->ioda.m32_size, phb->ioda.m32_segsize);
3795 if (phb->ioda.m64_size)
3796 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
3797 phb->ioda.m64_size, phb->ioda.m64_segsize);
3798 if (phb->ioda.io_size)
3799 pr_info(" IO: 0x%x [segment=0x%x]\n",
3800 phb->ioda.io_size, phb->ioda.io_segsize);
3801
184cd4a3 3802
184cd4a3 3803 phb->hose->ops = &pnv_pci_ops;
49dec922
GS
3804 phb->get_pe_state = pnv_ioda_get_pe_state;
3805 phb->freeze_pe = pnv_ioda_freeze_pe;
3806 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
184cd4a3 3807
184cd4a3
BH
3808 /* Setup MSI support */
3809 pnv_pci_init_ioda_msis(phb);
3810
c40a4210
GS
3811 /*
3812 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3813 * to let the PCI core do resource assignment. It's supposed
3814 * that the PCI core will do correct I/O and MMIO alignment
3815 * for the P2P bridge bars so that each PCI bus (excluding
3816 * the child P2P bridges) can form individual PE.
184cd4a3 3817 */
fb446ad0 3818 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
5d2aa710 3819
f9f83456 3820 if (phb->type == PNV_PHB_NPU) {
5d2aa710 3821 hose->controller_ops = pnv_npu_ioda_controller_ops;
f9f83456
AK
3822 } else {
3823 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
5d2aa710 3824 hose->controller_ops = pnv_pci_ioda_controller_ops;
f9f83456 3825 }
ad30cb99 3826
6e628c7d
WY
3827#ifdef CONFIG_PCI_IOV
3828 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
5350ab3f 3829 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
ad30cb99
ME
3830#endif
3831
c40a4210 3832 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
184cd4a3
BH
3833
3834 /* Reset IODA tables to a clean state */
d1a85eee 3835 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
184cd4a3 3836 if (rc)
f11fe552 3837 pr_warning(" OPAL Error %ld performing IODA table reset !\n", rc);
361f2a2a 3838
6060e9ea
AD
3839 /*
3840 * If we're running in kdump kernel, the previous kernel never
361f2a2a
GS
3841 * shutdown PCI devices correctly. We already got IODA table
3842 * cleaned out. So we have to issue PHB reset to stop all PCI
6060e9ea 3843 * transactions from previous kernel.
361f2a2a
GS
3844 */
3845 if (is_kdump_kernel()) {
3846 pr_info(" Issue PHB reset ...\n");
cadf364d
GS
3847 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3848 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
361f2a2a 3849 }
262af557 3850
9e9e8935
GS
3851 /* Remove M64 resource if we can't configure it successfully */
3852 if (!phb->init_m64 || phb->init_m64(phb))
262af557 3853 hose->mem_resources[1].flags = 0;
aa0c033f
GS
3854}
3855
67975005 3856void __init pnv_pci_init_ioda2_phb(struct device_node *np)
aa0c033f 3857{
e9cc17d4 3858 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
184cd4a3
BH
3859}
3860
5d2aa710
AP
3861void __init pnv_pci_init_npu_phb(struct device_node *np)
3862{
3863 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU);
3864}
3865
184cd4a3
BH
3866void __init pnv_pci_init_ioda_hub(struct device_node *np)
3867{
3868 struct device_node *phbn;
c681b93c 3869 const __be64 *prop64;
184cd4a3
BH
3870 u64 hub_id;
3871
3872 pr_info("Probing IODA IO-Hub %s\n", np->full_name);
3873
3874 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3875 if (!prop64) {
3876 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
3877 return;
3878 }
3879 hub_id = be64_to_cpup(prop64);
3880 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
3881
3882 /* Count child PHBs */
3883 for_each_child_of_node(np, phbn) {
3884 /* Look for IODA1 PHBs */
3885 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
e9cc17d4 3886 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
184cd4a3
BH
3887 }
3888}