]> git.proxmox.com Git - mirror_ubuntu-disco-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: x86: do not check CS.DPL against RPL during task switch
[mirror_ubuntu-disco-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
cbf64358 34#define KVM_MAX_VCPUS 255
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
0f888f5a 36#define KVM_USER_MEM_SLOTS 125
0743247f
AW
37/* memory slots that are not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 39#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 40
cef4dea0 41#define KVM_MMIO_SIZE 16
69a9f69b
AK
42
43#define KVM_PIO_PAGE_OFFSET 1
542472b5 44#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 45
8175e5b7
AG
46#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
47
cfec82cb
JR
48#define CR0_RESERVED_BITS \
49 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
50 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
51 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
52
346874c9 53#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
cfec82cb
JR
54#define CR4_RESERVED_BITS \
55 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
56 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 57 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 58 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
56d6efc2 59 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP))
cfec82cb
JR
60
61#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
62
63
cd6e8f87 64
cd6e8f87 65#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
66#define VALID_PAGE(x) ((x) != INVALID_PAGE)
67
cd6e8f87
ZX
68#define UNMAPPED_GVA (~(gpa_t)0)
69
ec04b260 70/* KVM Hugepage definitions for x86 */
04326caa 71#define KVM_NR_PAGE_SIZES 3
82855413
JR
72#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
73#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
74#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
75#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
76#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 77
6d9d41e5
CD
78static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
79{
80 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
81 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
82 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
83}
84
cd6e8f87
ZX
85#define SELECTOR_TI_MASK (1 << 2)
86#define SELECTOR_RPL_MASK 0x03
87
88#define IOPL_SHIFT 12
89
d657a98e
ZX
90#define KVM_PERMILLE_MMU_PAGES 20
91#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
92#define KVM_MMU_HASH_SHIFT 10
93#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
94#define KVM_MIN_FREE_MMU_PAGES 5
95#define KVM_REFILL_PAGES 25
73c1160c 96#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 97#define KVM_NR_FIXED_MTRR_REGION 88
682367c4 98#define KVM_NR_VAR_MTRR 10
d657a98e 99
af585b92
GN
100#define ASYNC_PF_PER_VCPU 64
101
d657a98e
ZX
102struct kvm_vcpu;
103struct kvm;
af585b92 104struct kvm_async_pf;
d657a98e 105
5fdbf976 106enum kvm_reg {
2b3ccfa0
ZX
107 VCPU_REGS_RAX = 0,
108 VCPU_REGS_RCX = 1,
109 VCPU_REGS_RDX = 2,
110 VCPU_REGS_RBX = 3,
111 VCPU_REGS_RSP = 4,
112 VCPU_REGS_RBP = 5,
113 VCPU_REGS_RSI = 6,
114 VCPU_REGS_RDI = 7,
115#ifdef CONFIG_X86_64
116 VCPU_REGS_R8 = 8,
117 VCPU_REGS_R9 = 9,
118 VCPU_REGS_R10 = 10,
119 VCPU_REGS_R11 = 11,
120 VCPU_REGS_R12 = 12,
121 VCPU_REGS_R13 = 13,
122 VCPU_REGS_R14 = 14,
123 VCPU_REGS_R15 = 15,
124#endif
5fdbf976 125 VCPU_REGS_RIP,
2b3ccfa0
ZX
126 NR_VCPU_REGS
127};
128
6de4f3ad
AK
129enum kvm_reg_ex {
130 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 131 VCPU_EXREG_CR3,
6de12732 132 VCPU_EXREG_RFLAGS,
2fb92db1 133 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
134};
135
2b3ccfa0 136enum {
81609e3e 137 VCPU_SREG_ES,
2b3ccfa0 138 VCPU_SREG_CS,
81609e3e 139 VCPU_SREG_SS,
2b3ccfa0 140 VCPU_SREG_DS,
2b3ccfa0
ZX
141 VCPU_SREG_FS,
142 VCPU_SREG_GS,
2b3ccfa0
ZX
143 VCPU_SREG_TR,
144 VCPU_SREG_LDTR,
145};
146
56e82318 147#include <asm/kvm_emulate.h>
2b3ccfa0 148
d657a98e
ZX
149#define KVM_NR_MEM_OBJS 40
150
42dbaa5a
JK
151#define KVM_NR_DB_REGS 4
152
153#define DR6_BD (1 << 13)
154#define DR6_BS (1 << 14)
6f43ed01
NA
155#define DR6_RTM (1 << 16)
156#define DR6_FIXED_1 0xfffe0ff0
157#define DR6_INIT 0xffff0ff0
158#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
159
160#define DR7_BP_EN_MASK 0x000000ff
161#define DR7_GE (1 << 9)
162#define DR7_GD (1 << 13)
163#define DR7_FIXED_1 0x00000400
6f43ed01 164#define DR7_VOLATILE 0xffff2bff
42dbaa5a 165
41383771
GN
166/* apic attention bits */
167#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
168/*
169 * The following bit is set with PV-EOI, unset on EOI.
170 * We detect PV-EOI changes by guest by comparing
171 * this bit with PV-EOI in guest memory.
172 * See the implementation in apic_update_pv_eoi.
173 */
174#define KVM_APIC_PV_EOI_PENDING 1
41383771 175
d657a98e
ZX
176/*
177 * We don't want allocation failures within the mmu code, so we preallocate
178 * enough memory for a single page fault in a cache.
179 */
180struct kvm_mmu_memory_cache {
181 int nobjs;
182 void *objects[KVM_NR_MEM_OBJS];
183};
184
d657a98e
ZX
185/*
186 * kvm_mmu_page_role, below, is defined as:
187 *
188 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
189 * bits 4:7 - page table level for this shadow (1-4)
190 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
191 * bit 16 - direct mapping of virtual to physical mapping at gfn
192 * used for real mode and two-dimensional paging
d657a98e
ZX
193 * bits 17:19 - common access permissions for all ptes in this shadow page
194 */
195union kvm_mmu_page_role {
196 unsigned word;
197 struct {
7d76b4d3 198 unsigned level:4;
5b7e0102 199 unsigned cr4_pae:1;
7d76b4d3
JP
200 unsigned quadrant:2;
201 unsigned pad_for_nice_hex_output:6;
f6e2c02b 202 unsigned direct:1;
7d76b4d3 203 unsigned access:3;
2e53d63a 204 unsigned invalid:1;
9645bb56 205 unsigned nxe:1;
3dbe1415 206 unsigned cr0_wp:1;
411c588d 207 unsigned smep_andnot_wp:1;
d657a98e
ZX
208 };
209};
210
211struct kvm_mmu_page {
212 struct list_head link;
213 struct hlist_node hash_link;
214
215 /*
216 * The following two entries are used to key the shadow page in the
217 * hash table.
218 */
219 gfn_t gfn;
220 union kvm_mmu_page_role role;
221
222 u64 *spt;
223 /* hold the gfn of each spte inside spt */
224 gfn_t *gfns;
4731d4c7 225 bool unsync;
0571d366 226 int root_count; /* Currently serving as active root */
60c8aec6 227 unsigned int unsync_children;
67052b35 228 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
f6f8adee
XG
229
230 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 231 unsigned long mmu_valid_gen;
f6f8adee 232
0074ff63 233 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
234
235#ifdef CONFIG_X86_32
accaefe0
XG
236 /*
237 * Used out of the mmu-lock to avoid reading spte values while an
238 * update is in progress; see the comments in __get_spte_lockless().
239 */
c2a2ac2b
XG
240 int clear_spte_count;
241#endif
242
0cbf8e43 243 /* Number of writes since the last time traversal visited this page. */
a30f47cb 244 int write_flooding_count;
d657a98e
ZX
245};
246
1c08364c
AK
247struct kvm_pio_request {
248 unsigned long count;
1c08364c
AK
249 int in;
250 int port;
251 int size;
1c08364c
AK
252};
253
d657a98e
ZX
254/*
255 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
256 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
257 * mode.
258 */
259struct kvm_mmu {
f43addd4 260 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 261 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 262 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
263 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
264 bool prefault);
6389ee94
AK
265 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
266 struct x86_exception *fault);
1871c602 267 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 268 struct x86_exception *exception);
c30a358d 269 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
e8bc217a 270 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 271 struct kvm_mmu_page *sp);
a7052897 272 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 273 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 274 u64 *spte, const void *pte);
d657a98e
ZX
275 hpa_t root_hpa;
276 int root_level;
277 int shadow_root_level;
a770f6f2 278 union kvm_mmu_page_role base_role;
c5a78f2b 279 bool direct_map;
d657a98e 280
97d64b78
AK
281 /*
282 * Bitmap; bit set = permission fault
283 * Byte index: page fault error code [4:1]
284 * Bit index: pte permissions in ACC_* format
285 */
286 u8 permissions[16];
287
d657a98e 288 u64 *pae_root;
81407ca5 289 u64 *lm_root;
82725b20 290 u64 rsvd_bits_mask[2][4];
25d92081 291 u64 bad_mt_xwr;
ff03a073 292
6fd01b71
AK
293 /*
294 * Bitmap: bit set = last pte in walk
295 * index[0:1]: level (zero-based)
296 * index[2]: pte.ps
297 */
298 u8 last_pte_bitmap;
299
2d48a985
JR
300 bool nx;
301
ff03a073 302 u64 pdptrs[4]; /* pae */
d657a98e
ZX
303};
304
f5132b01
GN
305enum pmc_type {
306 KVM_PMC_GP = 0,
307 KVM_PMC_FIXED,
308};
309
310struct kvm_pmc {
311 enum pmc_type type;
312 u8 idx;
313 u64 counter;
314 u64 eventsel;
315 struct perf_event *perf_event;
316 struct kvm_vcpu *vcpu;
317};
318
319struct kvm_pmu {
320 unsigned nr_arch_gp_counters;
321 unsigned nr_arch_fixed_counters;
322 unsigned available_event_types;
323 u64 fixed_ctr_ctrl;
324 u64 global_ctrl;
325 u64 global_status;
326 u64 global_ovf_ctrl;
327 u64 counter_bitmask[2];
328 u64 global_ctrl_mask;
103af0a9 329 u64 reserved_bits;
f5132b01 330 u8 version;
15c7ad51
RR
331 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
332 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
333 struct irq_work irq_work;
334 u64 reprogram_pmi;
335};
336
360b948d
PB
337enum {
338 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 339 KVM_DEBUGREG_WONT_EXIT = 2,
360b948d
PB
340};
341
ad312c7c 342struct kvm_vcpu_arch {
5fdbf976
MT
343 /*
344 * rip and regs accesses must go through
345 * kvm_{register,rip}_{read,write} functions.
346 */
347 unsigned long regs[NR_VCPU_REGS];
348 u32 regs_avail;
349 u32 regs_dirty;
34c16eec
ZX
350
351 unsigned long cr0;
e8467fda 352 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
353 unsigned long cr2;
354 unsigned long cr3;
355 unsigned long cr4;
fc78f519 356 unsigned long cr4_guest_owned_bits;
34c16eec 357 unsigned long cr8;
1371d904 358 u32 hflags;
f6801dff 359 u64 efer;
34c16eec
ZX
360 u64 apic_base;
361 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 362 unsigned long apic_attention;
e1035715 363 int32_t apic_arb_prio;
34c16eec 364 int mp_state;
34c16eec 365 u64 ia32_misc_enable_msr;
b209749f 366 bool tpr_access_reporting;
34c16eec 367
14dfe855
JR
368 /*
369 * Paging state of the vcpu
370 *
371 * If the vcpu runs in guest mode with two level paging this still saves
372 * the paging mode of the l1 guest. This context is always used to
373 * handle faults.
374 */
34c16eec 375 struct kvm_mmu mmu;
8df25a32 376
6539e738
JR
377 /*
378 * Paging state of an L2 guest (used for nested npt)
379 *
380 * This context will save all necessary information to walk page tables
381 * of the an L2 guest. This context is only initialized for page table
382 * walking and not for faulting since we never handle l2 page faults on
383 * the host.
384 */
385 struct kvm_mmu nested_mmu;
386
14dfe855
JR
387 /*
388 * Pointer to the mmu context currently used for
389 * gva_to_gpa translations.
390 */
391 struct kvm_mmu *walk_mmu;
392
53c07b18 393 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
394 struct kvm_mmu_memory_cache mmu_page_cache;
395 struct kvm_mmu_memory_cache mmu_page_header_cache;
396
98918833 397 struct fpu guest_fpu;
2acf923e 398 u64 xcr0;
d7876f1b 399 u64 guest_supported_xcr0;
4344ee98 400 u32 guest_xstate_size;
34c16eec 401
34c16eec
ZX
402 struct kvm_pio_request pio;
403 void *pio_data;
404
66fd3f7f
GN
405 u8 event_exit_inst_len;
406
298101da
AK
407 struct kvm_queued_exception {
408 bool pending;
409 bool has_error_code;
ce7ddec4 410 bool reinject;
298101da
AK
411 u8 nr;
412 u32 error_code;
413 } exception;
414
937a7eae
AK
415 struct kvm_queued_interrupt {
416 bool pending;
66fd3f7f 417 bool soft;
937a7eae
AK
418 u8 nr;
419 } interrupt;
420
34c16eec
ZX
421 int halt_request; /* real mode on Intel only */
422
423 int cpuid_nent;
07716717 424 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
425 /* emulate context */
426
427 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
428 bool emulate_regs_need_sync_to_vcpu;
429 bool emulate_regs_need_sync_from_vcpu;
716d51ab 430 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
431
432 gpa_t time;
50d0a0f9 433 struct pvclock_vcpu_time_info hv_clock;
e48672fa 434 unsigned int hw_tsc_khz;
0b79459b
AH
435 struct gfn_to_hva_cache pv_time;
436 bool pv_time_enabled;
51d59c6b
MT
437 /* set guest stopped flag in pvclock flags field */
438 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
439
440 struct {
441 u64 msr_val;
442 u64 last_steal;
443 u64 accum_steal;
444 struct gfn_to_hva_cache stime;
445 struct kvm_steal_time steal;
446 } st;
447
1d5f066e 448 u64 last_guest_tsc;
6f526ec5 449 u64 last_host_tsc;
0dd6a6ed 450 u64 tsc_offset_adjustment;
e26101b1
ZA
451 u64 this_tsc_nsec;
452 u64 this_tsc_write;
0d3da0d2 453 u64 this_tsc_generation;
c285545f 454 bool tsc_catchup;
cc578287
ZA
455 bool tsc_always_catchup;
456 s8 virtual_tsc_shift;
457 u32 virtual_tsc_mult;
458 u32 virtual_tsc_khz;
ba904635 459 s64 ia32_tsc_adjust_msr;
3419ffc8 460
7460fb4a
AK
461 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
462 unsigned nmi_pending; /* NMI queued after currently running handler */
463 bool nmi_injected; /* Trying to inject an NMI this entry */
9ba075a6 464
0bed3b56 465 struct mtrr_state_type mtrr_state;
7cb060a9 466 u64 pat;
42dbaa5a 467
360b948d 468 unsigned switch_db_regs;
42dbaa5a
JK
469 unsigned long db[KVM_NR_DB_REGS];
470 unsigned long dr6;
471 unsigned long dr7;
472 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 473 unsigned long guest_debug_dr7;
890ca9ae
HY
474
475 u64 mcg_cap;
476 u64 mcg_status;
477 u64 mcg_ctl;
478 u64 *mce_banks;
94fe45da 479
bebb106a
XG
480 /* Cache MMIO info */
481 u64 mmio_gva;
482 unsigned access;
483 gfn_t mmio_gfn;
484
f5132b01
GN
485 struct kvm_pmu pmu;
486
94fe45da 487 /* used for guest single stepping over the given code position */
94fe45da 488 unsigned long singlestep_rip;
f92653ee 489
10388a07
GN
490 /* fields used by HYPER-V emulation */
491 u64 hv_vapic;
f5f48ee1
SY
492
493 cpumask_var_t wbinvd_dirty_mask;
af585b92 494
1cb3f3ae
XG
495 unsigned long last_retry_eip;
496 unsigned long last_retry_addr;
497
af585b92
GN
498 struct {
499 bool halted;
500 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
501 struct gfn_to_hva_cache data;
502 u64 msr_val;
7c90705b 503 u32 id;
6adba527 504 bool send_user_only;
af585b92 505 } apf;
2b036c6b
BO
506
507 /* OSVW MSRs (AMD only) */
508 struct {
509 u64 length;
510 u64 status;
511 } osvw;
ae7a2a3f
MT
512
513 struct {
514 u64 msr_val;
515 struct gfn_to_hva_cache data;
516 } pv_eoi;
93c05d3e
XG
517
518 /*
519 * Indicate whether the access faults on its page table in guest
520 * which is set when fix page fault and used to detect unhandeable
521 * instruction.
522 */
523 bool write_fault_to_shadow_pgtable;
25d92081
YZ
524
525 /* set at EPT violation at this point */
526 unsigned long exit_qualification;
6aef266c
SV
527
528 /* pv related host specific info */
529 struct {
530 bool pv_unhalted;
531 } pv;
34c16eec
ZX
532};
533
db3fe4eb 534struct kvm_lpage_info {
db3fe4eb
TY
535 int write_count;
536};
537
538struct kvm_arch_memory_slot {
d89cc617 539 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
540 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
541};
542
1e08ec4a
GN
543struct kvm_apic_map {
544 struct rcu_head rcu;
545 u8 ldr_bits;
546 /* fields bellow are used to decode ldr values in different modes */
547 u32 cid_shift, cid_mask, lid_mask;
548 struct kvm_lapic *phys_map[256];
549 /* first index is cluster id second is cpu id in a cluster */
550 struct kvm_lapic *logical_map[16][16];
551};
552
fef9cce0 553struct kvm_arch {
49d5ca26 554 unsigned int n_used_mmu_pages;
f05e70ac 555 unsigned int n_requested_mmu_pages;
39de71ec 556 unsigned int n_max_mmu_pages;
332b207d 557 unsigned int indirect_shadow_pages;
5304b8d3 558 unsigned long mmu_valid_gen;
f05e70ac
ZX
559 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
560 /*
561 * Hash table of struct kvm_mmu_page.
562 */
563 struct list_head active_mmu_pages;
365c8868
XG
564 struct list_head zapped_obsolete_pages;
565
4d5c5d0f 566 struct list_head assigned_dev_head;
19de40a8 567 struct iommu_domain *iommu_domain;
d96eb2c6 568 bool iommu_noncoherent;
e0f0bbc5
AW
569#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
570 atomic_t noncoherent_dma_count;
d7deeeb0
ZX
571 struct kvm_pic *vpic;
572 struct kvm_ioapic *vioapic;
7837699f 573 struct kvm_pit *vpit;
cc6e462c 574 int vapics_in_nmi_mode;
1e08ec4a
GN
575 struct mutex apic_map_lock;
576 struct kvm_apic_map *apic_map;
bfc6d222 577
bfc6d222
ZX
578 unsigned int tss_addr;
579 struct page *apic_access_page;
18068523
GOC
580
581 gpa_t wall_clock;
b7ebfb05
SY
582
583 struct page *ept_identity_pagetable;
584 bool ept_identity_pagetable_done;
b927a3ce 585 gpa_t ept_identity_map_addr;
5550af4d
SY
586
587 unsigned long irq_sources_bitmap;
afbcf7ab 588 s64 kvmclock_offset;
038f8c11 589 raw_spinlock_t tsc_write_lock;
f38e098f 590 u64 last_tsc_nsec;
f38e098f 591 u64 last_tsc_write;
5d3cb0f6 592 u32 last_tsc_khz;
e26101b1
ZA
593 u64 cur_tsc_nsec;
594 u64 cur_tsc_write;
595 u64 cur_tsc_offset;
0d3da0d2 596 u64 cur_tsc_generation;
b48aa97e 597 int nr_vcpus_matched_tsc;
ffde22ac 598
d828199e
MT
599 spinlock_t pvclock_gtod_sync_lock;
600 bool use_master_clock;
601 u64 master_kernel_ns;
602 cycle_t master_cycle_now;
7e44e449 603 struct delayed_work kvmclock_update_work;
332967a3 604 struct delayed_work kvmclock_sync_work;
d828199e 605
ffde22ac 606 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a
GN
607
608 /* fields used by HYPER-V emulation */
609 u64 hv_guest_os_id;
610 u64 hv_hypercall;
e984097b 611 u64 hv_tsc_page;
b034cf01
XG
612
613 #ifdef CONFIG_KVM_MMU_AUDIT
614 int audit_point;
615 #endif
d69fb81f
ZX
616};
617
0711456c
ZX
618struct kvm_vm_stat {
619 u32 mmu_shadow_zapped;
620 u32 mmu_pte_write;
621 u32 mmu_pte_updated;
622 u32 mmu_pde_zapped;
623 u32 mmu_flooded;
624 u32 mmu_recycled;
dfc5aa00 625 u32 mmu_cache_miss;
4731d4c7 626 u32 mmu_unsync;
0711456c 627 u32 remote_tlb_flush;
05da4558 628 u32 lpages;
0711456c
ZX
629};
630
77b4c255
ZX
631struct kvm_vcpu_stat {
632 u32 pf_fixed;
633 u32 pf_guest;
634 u32 tlb_flush;
635 u32 invlpg;
636
637 u32 exits;
638 u32 io_exits;
639 u32 mmio_exits;
640 u32 signal_exits;
641 u32 irq_window_exits;
f08864b4 642 u32 nmi_window_exits;
77b4c255
ZX
643 u32 halt_exits;
644 u32 halt_wakeup;
645 u32 request_irq_exits;
646 u32 irq_exits;
647 u32 host_state_reload;
648 u32 efer_reload;
649 u32 fpu_reload;
650 u32 insn_emulation;
651 u32 insn_emulation_fail;
f11c3a8d 652 u32 hypercalls;
fa89a817 653 u32 irq_injections;
c4abb7c9 654 u32 nmi_injections;
77b4c255 655};
ad312c7c 656
8a76d7f2
JR
657struct x86_instruction_info;
658
8fe8ab46
WA
659struct msr_data {
660 bool host_initiated;
661 u32 index;
662 u64 data;
663};
664
ea4a5ff8
ZX
665struct kvm_x86_ops {
666 int (*cpu_has_kvm_support)(void); /* __init */
667 int (*disabled_by_bios)(void); /* __init */
10474ae8 668 int (*hardware_enable)(void *dummy);
ea4a5ff8
ZX
669 void (*hardware_disable)(void *dummy);
670 void (*check_processor_compatibility)(void *rtn);
671 int (*hardware_setup)(void); /* __init */
672 void (*hardware_unsetup)(void); /* __exit */
774ead3a 673 bool (*cpu_has_accelerated_tpr)(void);
0e851880 674 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
675
676 /* Create, but do not attach this VCPU */
677 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
678 void (*vcpu_free)(struct kvm_vcpu *vcpu);
57f252f2 679 void (*vcpu_reset)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
680
681 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
682 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
683 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 684
c8639010 685 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
ea4a5ff8 686 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
8fe8ab46 687 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
688 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
689 void (*get_segment)(struct kvm_vcpu *vcpu,
690 struct kvm_segment *var, int seg);
2e4d2653 691 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
692 void (*set_segment)(struct kvm_vcpu *vcpu,
693 struct kvm_segment *var, int seg);
694 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 695 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 696 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
697 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
698 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
699 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 700 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 701 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
702 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
703 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
704 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
705 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
706 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
707 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 708 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 709 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 710 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
711 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
712 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
6b52d186 713 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 714 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
715
716 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 717
851ba692
AK
718 void (*run)(struct kvm_vcpu *vcpu);
719 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 720 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 721 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 722 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
723 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
724 unsigned char *hypercall_addr);
66fd3f7f 725 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 726 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 727 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
728 bool has_error_code, u32 error_code,
729 bool reinject);
b463a6f7 730 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 731 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 732 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
733 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
734 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
735 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
736 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 737 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
c7c9c56c
YZ
738 int (*vm_has_apicv)(struct kvm *kvm);
739 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
740 void (*hwapic_isr_update)(struct kvm *kvm, int isr);
741 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 742 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
a20ed54d
YZ
743 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
744 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 745 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 746 int (*get_tdp_level)(void);
4b12f0de 747 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 748 int (*get_lpage_level)(void);
4e47c7a6 749 bool (*rdtscp_supported)(void);
ad756a16 750 bool (*invpcid_supported)(void);
f1e2b260 751 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 752
1c97f0a0
JR
753 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
754
d4330ef2
JR
755 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
756
f5f48ee1
SY
757 bool (*has_wbinvd_exit)(void);
758
cc578287 759 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
ba904635 760 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
761 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
762
857e4099 763 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 764 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 765
586f9607 766 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
767
768 int (*check_intercept)(struct kvm_vcpu *vcpu,
769 struct x86_instruction_info *info,
770 enum x86_intercept_stage stage);
a547c6db 771 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 772 bool (*mpx_supported)(void);
b6b8a145
JK
773
774 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ea4a5ff8
ZX
775};
776
af585b92 777struct kvm_arch_async_pf {
7c90705b 778 u32 token;
af585b92 779 gfn_t gfn;
fb67e14f 780 unsigned long cr3;
c4806acd 781 bool direct_map;
af585b92
GN
782};
783
97896d04
ZX
784extern struct kvm_x86_ops *kvm_x86_ops;
785
f1e2b260
MT
786static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
787 s64 adjustment)
788{
789 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
790}
791
792static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
793{
794 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
795}
796
54f1585a
ZX
797int kvm_mmu_module_init(void);
798void kvm_mmu_module_exit(void);
799
800void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
801int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 802void kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 803void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 804 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a 805
8a3c1a33 806void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
54f1585a 807void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
5dc99b23
TY
808void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
809 struct kvm_memory_slot *slot,
810 gfn_t gfn_offset, unsigned long mask);
54f1585a 811void kvm_mmu_zap_all(struct kvm *kvm);
f8f55942 812void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm);
3ad82a7e 813unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
814void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
815
ff03a073 816int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 817
3200f405 818int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 819 const void *val, int bytes);
4b12f0de 820u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb
MT
821
822extern bool tdp_enabled;
9f811285 823
a3e06bbe
LJ
824u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
825
92a1f12d
JR
826/* control of guest tsc rate supported? */
827extern bool kvm_has_tsc_control;
828/* minimum supported tsc_khz for guests */
829extern u32 kvm_min_guest_tsc_khz;
830/* maximum supported tsc_khz for guests */
831extern u32 kvm_max_guest_tsc_khz;
832
54f1585a 833enum emulation_result {
ac0a48c3
PB
834 EMULATE_DONE, /* no further processing */
835 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
836 EMULATE_FAIL, /* can't emulate this instruction */
837};
838
571008da
SY
839#define EMULTYPE_NO_DECODE (1 << 0)
840#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 841#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 842#define EMULTYPE_RETRY (1 << 3)
991eebf9 843#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
844int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
845 int emulation_type, void *insn, int insn_len);
51d8b661
AP
846
847static inline int emulate_instruction(struct kvm_vcpu *vcpu,
848 int emulation_type)
849{
dc25e89e 850 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
851}
852
f2b4b7dd 853void kvm_enable_efer_bits(u64);
384bb783 854bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
54f1585a 855int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
8fe8ab46 856int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
857
858struct x86_emulate_ctxt;
859
cf8f70bf 860int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
861void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
862int kvm_emulate_halt(struct kvm_vcpu *vcpu);
f5f48ee1 863int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 864
3e6e0aab 865void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 866int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
66450a21 867void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, unsigned int vector);
3e6e0aab 868
7f3d35fd
KW
869int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
870 int reason, bool has_error_code, u32 error_code);
37817f29 871
49a9b07e 872int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 873int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 874int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 875int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
876int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
877int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
878unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
879void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 880void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 881int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a
ZX
882
883int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
8fe8ab46 884int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 885
91586a3b
JK
886unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
887void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 888bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 889
298101da
AK
890void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
891void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
892void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
893void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 894void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
895int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
896 gfn_t gfn, void *data, int offset, int len,
897 u32 access);
6389ee94 898void kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
0a79b009 899bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
298101da 900
1a577b72
MT
901static inline int __kvm_irq_line_state(unsigned long *irq_state,
902 int irq_source_id, int level)
903{
904 /* Logical OR for level trig interrupt */
905 if (level)
906 __set_bit(irq_source_id, irq_state);
907 else
908 __clear_bit(irq_source_id, irq_state);
909
910 return !!(*irq_state);
911}
912
913int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
914void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 915
3419ffc8
SY
916void kvm_inject_nmi(struct kvm_vcpu *vcpu);
917
10ab25cd 918int fx_init(struct kvm_vcpu *vcpu);
54f1585a 919
d835dfec 920void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu);
54f1585a 921void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 922 const u8 *new, int bytes);
1cb3f3ae 923int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
924int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
925void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
926int kvm_mmu_load(struct kvm_vcpu *vcpu);
927void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 928void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
e459e322 929gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
ab9ae313
AK
930gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
931 struct x86_exception *exception);
932gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
933 struct x86_exception *exception);
934gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
935 struct x86_exception *exception);
936gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
937 struct x86_exception *exception);
54f1585a
ZX
938
939int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
940
dc25e89e
AP
941int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
942 void *insn, int insn_len);
a7052897 943void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 944void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 945
18552672 946void kvm_enable_tdp(void);
5f4cb662 947void kvm_disable_tdp(void);
18552672 948
e459e322
XG
949static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
950{
951 return gpa;
952}
953
ec6d273d
ZX
954static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
955{
956 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
957
958 return (struct kvm_mmu_page *)page_private(page);
959}
960
d6e88aec 961static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
962{
963 u16 ldt;
964 asm("sldt %0" : "=g"(ldt));
965 return ldt;
966}
967
d6e88aec 968static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
969{
970 asm("lldt %0" : : "rm"(sel));
971}
ec6d273d 972
ec6d273d
ZX
973#ifdef CONFIG_X86_64
974static inline unsigned long read_msr(unsigned long msr)
975{
976 u64 value;
977
978 rdmsrl(msr, value);
979 return value;
980}
981#endif
982
ec6d273d
ZX
983static inline u32 get_rdx_init_val(void)
984{
985 return 0x600; /* P6 family */
986}
987
c1a5d4f9
AK
988static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
989{
990 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
991}
992
ec6d273d
ZX
993#define TSS_IOPB_BASE_OFFSET 0x66
994#define TSS_BASE_SIZE 0x68
995#define TSS_IOPB_SIZE (65536 / 8)
996#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
997#define RMODE_TSS_SIZE \
998 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 999
37817f29
IE
1000enum {
1001 TASK_SWITCH_CALL = 0,
1002 TASK_SWITCH_IRET = 1,
1003 TASK_SWITCH_JMP = 2,
1004 TASK_SWITCH_GATE = 3,
1005};
1006
1371d904 1007#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1008#define HF_HIF_MASK (1 << 1)
1009#define HF_VINTR_MASK (1 << 2)
95ba8273 1010#define HF_NMI_MASK (1 << 3)
44c11430 1011#define HF_IRET_MASK (1 << 4)
ec9e60b2 1012#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 1013
4ecac3fd
AK
1014/*
1015 * Hardware virtualization extension instructions may fault if a
1016 * reboot turns off virtualization while processes are running.
1017 * Trap the fault and ignore the instruction if that happens.
1018 */
b7c4145b 1019asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1020
5e520e62 1021#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1022 "666: " insn "\n\t" \
b7c4145b 1023 "668: \n\t" \
18b13e54 1024 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1025 "667: \n\t" \
5e520e62 1026 cleanup_insn "\n\t" \
b7c4145b
AK
1027 "cmpb $0, kvm_rebooting \n\t" \
1028 "jne 668b \n\t" \
8ceed347 1029 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1030 "call kvm_spurious_fault \n\t" \
4ecac3fd 1031 ".popsection \n\t" \
3ee89722 1032 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1033
5e520e62
AK
1034#define __kvm_handle_fault_on_reboot(insn) \
1035 ____kvm_handle_fault_on_reboot(insn, "")
1036
e930bffe
AA
1037#define KVM_ARCH_WANT_MMU_NOTIFIER
1038int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1039int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
e930bffe 1040int kvm_age_hva(struct kvm *kvm, unsigned long hva);
8ee53820 1041int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1042void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
82725b20 1043int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
c7c9c56c 1044int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1045int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1046int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1047int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
66450a21 1048void kvm_vcpu_reset(struct kvm_vcpu *vcpu);
e930bffe 1049
18863bdd 1050void kvm_define_shared_msr(unsigned index, u32 msr);
d5696725 1051void kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1052
f92653ee
JK
1053bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1054
af585b92
GN
1055void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1056 struct kvm_async_pf *work);
1057void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1058 struct kvm_async_pf *work);
56028d08
GN
1059void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1060 struct kvm_async_pf *work);
7c90705b 1061bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1062extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1063
db8fcefa
AP
1064void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1065
f5132b01
GN
1066int kvm_is_in_guest(void);
1067
1068void kvm_pmu_init(struct kvm_vcpu *vcpu);
1069void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
1070void kvm_pmu_reset(struct kvm_vcpu *vcpu);
1071void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
1072bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
1073int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
afd80d85 1074int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
67f4d428 1075int kvm_pmu_check_pmc(struct kvm_vcpu *vcpu, unsigned pmc);
f5132b01
GN
1076int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
1077void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
1078void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
1079
1965aae3 1080#endif /* _ASM_X86_KVM_HOST_H */