]> git.proxmox.com Git - mirror_ubuntu-disco-kernel.git/blame - arch/x86/include/asm/kvm_host.h
UBUNTU: Ubuntu-5.0.0-29.31
[mirror_ubuntu-disco-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
447ae316 20#include <linux/irq.h>
34c16eec
ZX
21
22#include <linux/kvm.h>
23#include <linux/kvm_para.h>
edf88417 24#include <linux/kvm_types.h>
f5132b01 25#include <linux/perf_event.h>
d828199e
MT
26#include <linux/pvclock_gtod.h>
27#include <linux/clocksource.h>
87276880 28#include <linux/irqbypass.h>
5c919412 29#include <linux/hyperv.h>
34c16eec 30
7d669f50 31#include <asm/apic.h>
50d0a0f9 32#include <asm/pvclock-abi.h>
e01a1b57 33#include <asm/desc.h>
0bed3b56 34#include <asm/mtrr.h>
9962d032 35#include <asm/msr-index.h>
3ee89722 36#include <asm/asm.h>
21ebbeda 37#include <asm/kvm_page_track.h>
5a485803 38#include <asm/hyperv-tlfs.h>
e01a1b57 39
682f732e 40#define KVM_MAX_VCPUS 288
757883de 41#define KVM_SOFT_MAX_VCPUS 240
af1bae54 42#define KVM_MAX_VCPU_ID 1023
1d4e7e3c 43#define KVM_USER_MEM_SLOTS 509
0743247f
AW
44/* memory slots that are not exposed to userspace */
45#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 46#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 47
b401ee0b 48#define KVM_HALT_POLL_NS_DEFAULT 200000
69a9f69b 49
8175e5b7
AG
50#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
51
2860c4b1 52/* x86-specific vcpu->requests bit members */
2387149e
AJ
53#define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
54#define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
55#define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
56#define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
57#define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
6e42782f 58#define KVM_REQ_LOAD_CR3 KVM_ARCH_REQ(5)
2387149e
AJ
59#define KVM_REQ_EVENT KVM_ARCH_REQ(6)
60#define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
61#define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
62#define KVM_REQ_NMI KVM_ARCH_REQ(9)
63#define KVM_REQ_PMU KVM_ARCH_REQ(10)
64#define KVM_REQ_PMI KVM_ARCH_REQ(11)
65#define KVM_REQ_SMI KVM_ARCH_REQ(12)
66#define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
67#define KVM_REQ_MCLOCK_INPROGRESS \
68 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
69#define KVM_REQ_SCAN_IOAPIC \
70 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
71#define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
72#define KVM_REQ_APIC_PAGE_RELOAD \
73 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
74#define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
75#define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
76#define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
77#define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
78#define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
e40ff1d6 79#define KVM_REQ_LOAD_EOI_EXITMAP KVM_ARCH_REQ(23)
7f7f1ba3 80#define KVM_REQ_GET_VMCS12_PAGES KVM_ARCH_REQ(24)
2860c4b1 81
cfec82cb
JR
82#define CR0_RESERVED_BITS \
83 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
84 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
85 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
86
cfec82cb
JR
87#define CR4_RESERVED_BITS \
88 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
89 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 90 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 91 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
fd8cb433 92 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
ae3e61e1 93 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
cfec82cb
JR
94
95#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
96
97
cd6e8f87 98
cd6e8f87 99#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
100#define VALID_PAGE(x) ((x) != INVALID_PAGE)
101
cd6e8f87
ZX
102#define UNMAPPED_GVA (~(gpa_t)0)
103
ec04b260 104/* KVM Hugepage definitions for x86 */
4fef0f49
WY
105enum {
106 PT_PAGE_TABLE_LEVEL = 1,
107 PT_DIRECTORY_LEVEL = 2,
108 PT_PDPE_LEVEL = 3,
109 /* set max level to the biggest one */
110 PT_MAX_HUGEPAGE_LEVEL = PT_PDPE_LEVEL,
111};
112#define KVM_NR_PAGE_SIZES (PT_MAX_HUGEPAGE_LEVEL - \
113 PT_PAGE_TABLE_LEVEL + 1)
82855413
JR
114#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
115#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
116#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
117#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
118#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 119
6d9d41e5
CD
120static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
121{
122 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
123 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
124 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
125}
126
d657a98e
ZX
127#define KVM_PERMILLE_MMU_PAGES 20
128#define KVM_MIN_ALLOC_MMU_PAGES 64
114df303 129#define KVM_MMU_HASH_SHIFT 12
1ae0a13d 130#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
131#define KVM_MIN_FREE_MMU_PAGES 5
132#define KVM_REFILL_PAGES 25
73c1160c 133#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 134#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 135#define KVM_NR_VAR_MTRR 8
d657a98e 136
af585b92
GN
137#define ASYNC_PF_PER_VCPU 64
138
5fdbf976 139enum kvm_reg {
2b3ccfa0
ZX
140 VCPU_REGS_RAX = 0,
141 VCPU_REGS_RCX = 1,
142 VCPU_REGS_RDX = 2,
143 VCPU_REGS_RBX = 3,
144 VCPU_REGS_RSP = 4,
145 VCPU_REGS_RBP = 5,
146 VCPU_REGS_RSI = 6,
147 VCPU_REGS_RDI = 7,
148#ifdef CONFIG_X86_64
149 VCPU_REGS_R8 = 8,
150 VCPU_REGS_R9 = 9,
151 VCPU_REGS_R10 = 10,
152 VCPU_REGS_R11 = 11,
153 VCPU_REGS_R12 = 12,
154 VCPU_REGS_R13 = 13,
155 VCPU_REGS_R14 = 14,
156 VCPU_REGS_R15 = 15,
157#endif
5fdbf976 158 VCPU_REGS_RIP,
2b3ccfa0
ZX
159 NR_VCPU_REGS
160};
161
6de4f3ad
AK
162enum kvm_reg_ex {
163 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 164 VCPU_EXREG_CR3,
6de12732 165 VCPU_EXREG_RFLAGS,
2fb92db1 166 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
167};
168
2b3ccfa0 169enum {
81609e3e 170 VCPU_SREG_ES,
2b3ccfa0 171 VCPU_SREG_CS,
81609e3e 172 VCPU_SREG_SS,
2b3ccfa0 173 VCPU_SREG_DS,
2b3ccfa0
ZX
174 VCPU_SREG_FS,
175 VCPU_SREG_GS,
2b3ccfa0
ZX
176 VCPU_SREG_TR,
177 VCPU_SREG_LDTR,
178};
179
56e82318 180#include <asm/kvm_emulate.h>
2b3ccfa0 181
d657a98e
ZX
182#define KVM_NR_MEM_OBJS 40
183
42dbaa5a
JK
184#define KVM_NR_DB_REGS 4
185
186#define DR6_BD (1 << 13)
187#define DR6_BS (1 << 14)
cfb634fe 188#define DR6_BT (1 << 15)
6f43ed01
NA
189#define DR6_RTM (1 << 16)
190#define DR6_FIXED_1 0xfffe0ff0
191#define DR6_INIT 0xffff0ff0
192#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
193
194#define DR7_BP_EN_MASK 0x000000ff
195#define DR7_GE (1 << 9)
196#define DR7_GD (1 << 13)
197#define DR7_FIXED_1 0x00000400
6f43ed01 198#define DR7_VOLATILE 0xffff2bff
42dbaa5a 199
c205fb7d
NA
200#define PFERR_PRESENT_BIT 0
201#define PFERR_WRITE_BIT 1
202#define PFERR_USER_BIT 2
203#define PFERR_RSVD_BIT 3
204#define PFERR_FETCH_BIT 4
be94f6b7 205#define PFERR_PK_BIT 5
14727754
TL
206#define PFERR_GUEST_FINAL_BIT 32
207#define PFERR_GUEST_PAGE_BIT 33
c205fb7d
NA
208
209#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
210#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
211#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
212#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
213#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
be94f6b7 214#define PFERR_PK_MASK (1U << PFERR_PK_BIT)
14727754
TL
215#define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
216#define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
217
218#define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
14727754
TL
219 PFERR_WRITE_MASK | \
220 PFERR_PRESENT_MASK)
c205fb7d 221
37f0e8fe
JS
222/*
223 * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
224 * Access Tracking SPTEs. We use bit 62 instead of bit 63 to avoid conflicting
225 * with the SVE bit in EPT PTEs.
226 */
227#define SPTE_SPECIAL_MASK (1ULL << 62)
228
41383771
GN
229/* apic attention bits */
230#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
231/*
232 * The following bit is set with PV-EOI, unset on EOI.
233 * We detect PV-EOI changes by guest by comparing
234 * this bit with PV-EOI in guest memory.
235 * See the implementation in apic_update_pv_eoi.
236 */
237#define KVM_APIC_PV_EOI_PENDING 1
41383771 238
d84f1e07
FW
239struct kvm_kernel_irq_routing_entry;
240
d657a98e
ZX
241/*
242 * We don't want allocation failures within the mmu code, so we preallocate
243 * enough memory for a single page fault in a cache.
244 */
245struct kvm_mmu_memory_cache {
246 int nobjs;
247 void *objects[KVM_NR_MEM_OBJS];
248};
249
21ebbeda
XG
250/*
251 * the pages used as guest page table on soft mmu are tracked by
252 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
253 * by indirect shadow page can not be more than 15 bits.
254 *
255 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
256 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
257 */
d657a98e 258union kvm_mmu_page_role {
36d9594d 259 u32 word;
d657a98e 260 struct {
7d76b4d3 261 unsigned level:4;
5b7e0102 262 unsigned cr4_pae:1;
7d76b4d3 263 unsigned quadrant:2;
f6e2c02b 264 unsigned direct:1;
7d76b4d3 265 unsigned access:3;
2e53d63a 266 unsigned invalid:1;
9645bb56 267 unsigned nxe:1;
3dbe1415 268 unsigned cr0_wp:1;
411c588d 269 unsigned smep_andnot_wp:1;
0be0226f 270 unsigned smap_andnot_wp:1;
ac8d57e5 271 unsigned ad_disabled:1;
1313cc2b
JM
272 unsigned guest_mode:1;
273 unsigned :6;
699023e2
PB
274
275 /*
276 * This is left at the top of the word so that
277 * kvm_memslots_for_spte_role can extract it with a
278 * simple shift. While there is room, give it a whole
279 * byte so it is also faster to load it from memory.
280 */
281 unsigned smm:8;
d657a98e
ZX
282 };
283};
284
36d9594d 285union kvm_mmu_extended_role {
a336282d
VK
286/*
287 * This structure complements kvm_mmu_page_role caching everything needed for
288 * MMU configuration. If nothing in both these structures changed, MMU
289 * re-configuration can be skipped. @valid bit is set on first usage so we don't
290 * treat all-zero structure as valid data.
291 */
36d9594d 292 u32 word;
a336282d
VK
293 struct {
294 unsigned int valid:1;
295 unsigned int execonly:1;
7dcd5755 296 unsigned int cr0_pg:1;
a336282d
VK
297 unsigned int cr4_pse:1;
298 unsigned int cr4_pke:1;
299 unsigned int cr4_smap:1;
300 unsigned int cr4_smep:1;
7dcd5755 301 unsigned int cr4_la57:1;
de3ccd26 302 unsigned int maxphyaddr:6;
a336282d 303 };
36d9594d
VK
304};
305
306union kvm_mmu_role {
307 u64 as_u64;
308 struct {
309 union kvm_mmu_page_role base;
310 union kvm_mmu_extended_role ext;
311 };
312};
313
018aabb5
TY
314struct kvm_rmap_head {
315 unsigned long val;
316};
317
d657a98e
ZX
318struct kvm_mmu_page {
319 struct list_head link;
320 struct hlist_node hash_link;
3ff519f2 321 bool unsync;
d657a98e
ZX
322
323 /*
324 * The following two entries are used to key the shadow page in the
325 * hash table.
326 */
d657a98e 327 union kvm_mmu_page_role role;
3ff519f2 328 gfn_t gfn;
d657a98e
ZX
329
330 u64 *spt;
331 /* hold the gfn of each spte inside spt */
332 gfn_t *gfns;
0571d366 333 int root_count; /* Currently serving as active root */
60c8aec6 334 unsigned int unsync_children;
018aabb5 335 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
f6f8adee
XG
336
337 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 338 unsigned long mmu_valid_gen;
f6f8adee 339
0074ff63 340 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
341
342#ifdef CONFIG_X86_32
accaefe0
XG
343 /*
344 * Used out of the mmu-lock to avoid reading spte values while an
345 * update is in progress; see the comments in __get_spte_lockless().
346 */
c2a2ac2b
XG
347 int clear_spte_count;
348#endif
349
0cbf8e43 350 /* Number of writes since the last time traversal visited this page. */
e5691a81 351 atomic_t write_flooding_count;
d657a98e
ZX
352};
353
1c08364c 354struct kvm_pio_request {
2ccc76aa 355 unsigned long linear_rip;
1c08364c 356 unsigned long count;
1c08364c
AK
357 int in;
358 int port;
359 int size;
1c08364c
AK
360};
361
855feb67 362#define PT64_ROOT_MAX_LEVEL 5
2a7266a8 363
a0a64f50 364struct rsvd_bits_validate {
2a7266a8 365 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
a0a64f50
XG
366 u64 bad_mt_xwr;
367};
368
7c390d35
JS
369struct kvm_mmu_root_info {
370 gpa_t cr3;
371 hpa_t hpa;
372};
373
374#define KVM_MMU_ROOT_INFO_INVALID \
375 ((struct kvm_mmu_root_info) { .cr3 = INVALID_PAGE, .hpa = INVALID_PAGE })
376
b94742c9
JS
377#define KVM_MMU_NUM_PREV_ROOTS 3
378
d657a98e 379/*
855feb67
YZ
380 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
381 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
382 * current mmu mode.
d657a98e
ZX
383 */
384struct kvm_mmu {
f43addd4 385 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 386 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 387 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
388 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
389 bool prefault);
6389ee94
AK
390 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
391 struct x86_exception *fault);
1871c602 392 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 393 struct x86_exception *exception);
54987b7a
PB
394 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
395 struct x86_exception *exception);
e8bc217a 396 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 397 struct kvm_mmu_page *sp);
7eb77e9f 398 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa);
0f53b5b1 399 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 400 u64 *spte, const void *pte);
d657a98e 401 hpa_t root_hpa;
ad7dc69a 402 gpa_t root_cr3;
36d9594d 403 union kvm_mmu_role mmu_role;
ae1e2d10
PB
404 u8 root_level;
405 u8 shadow_root_level;
406 u8 ept_ad;
c5a78f2b 407 bool direct_map;
b94742c9 408 struct kvm_mmu_root_info prev_roots[KVM_MMU_NUM_PREV_ROOTS];
d657a98e 409
97d64b78
AK
410 /*
411 * Bitmap; bit set = permission fault
412 * Byte index: page fault error code [4:1]
413 * Bit index: pte permissions in ACC_* format
414 */
415 u8 permissions[16];
416
2d344105
HH
417 /*
418 * The pkru_mask indicates if protection key checks are needed. It
419 * consists of 16 domains indexed by page fault error code bits [4:1],
420 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
421 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
422 */
423 u32 pkru_mask;
424
d657a98e 425 u64 *pae_root;
81407ca5 426 u64 *lm_root;
c258b62b
XG
427
428 /*
429 * check zero bits on shadow page table entries, these
430 * bits include not only hardware reserved bits but also
431 * the bits spte never used.
432 */
433 struct rsvd_bits_validate shadow_zero_check;
434
a0a64f50 435 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 436
6bb69c9b
PB
437 /* Can have large pages at levels 2..last_nonleaf_level-1. */
438 u8 last_nonleaf_level;
6fd01b71 439
2d48a985
JR
440 bool nx;
441
ff03a073 442 u64 pdptrs[4]; /* pae */
d657a98e
ZX
443};
444
a49b9635
LT
445struct kvm_tlb_range {
446 u64 start_gfn;
447 u64 pages;
448};
449
f5132b01
GN
450enum pmc_type {
451 KVM_PMC_GP = 0,
452 KVM_PMC_FIXED,
453};
454
455struct kvm_pmc {
456 enum pmc_type type;
457 u8 idx;
458 u64 counter;
459 u64 eventsel;
460 struct perf_event *perf_event;
461 struct kvm_vcpu *vcpu;
462};
463
464struct kvm_pmu {
465 unsigned nr_arch_gp_counters;
466 unsigned nr_arch_fixed_counters;
467 unsigned available_event_types;
468 u64 fixed_ctr_ctrl;
469 u64 global_ctrl;
470 u64 global_status;
471 u64 global_ovf_ctrl;
472 u64 counter_bitmask[2];
473 u64 global_ctrl_mask;
103af0a9 474 u64 reserved_bits;
f5132b01 475 u8 version;
15c7ad51
RR
476 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
477 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
478 struct irq_work irq_work;
479 u64 reprogram_pmi;
480};
481
25462f7f
WH
482struct kvm_pmu_ops;
483
360b948d
PB
484enum {
485 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 486 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 487 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
488};
489
86fd5270
XG
490struct kvm_mtrr_range {
491 u64 base;
492 u64 mask;
19efffa2 493 struct list_head node;
86fd5270
XG
494};
495
70109e7d 496struct kvm_mtrr {
86fd5270 497 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 498 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 499 u64 deftype;
19efffa2
XG
500
501 struct list_head head;
70109e7d
XG
502};
503
1f4b34f8
AS
504/* Hyper-V SynIC timer */
505struct kvm_vcpu_hv_stimer {
506 struct hrtimer timer;
507 int index;
6a058a1e 508 union hv_stimer_config config;
1f4b34f8
AS
509 u64 count;
510 u64 exp_time;
511 struct hv_message msg;
512 bool msg_pending;
513};
514
5c919412
AS
515/* Hyper-V synthetic interrupt controller (SynIC)*/
516struct kvm_vcpu_hv_synic {
517 u64 version;
518 u64 control;
519 u64 msg_page;
520 u64 evt_page;
521 atomic64_t sint[HV_SYNIC_SINT_COUNT];
522 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
523 DECLARE_BITMAP(auto_eoi_bitmap, 256);
524 DECLARE_BITMAP(vec_bitmap, 256);
525 bool active;
efc479e6 526 bool dont_zero_synic_pages;
5c919412
AS
527};
528
e83d5887
AS
529/* Hyper-V per vcpu emulation context */
530struct kvm_vcpu_hv {
d3457c87 531 u32 vp_index;
e83d5887 532 u64 hv_vapic;
9eec50b8 533 s64 runtime_offset;
5c919412 534 struct kvm_vcpu_hv_synic synic;
db397571 535 struct kvm_hyperv_exit exit;
1f4b34f8
AS
536 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
537 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e6b6c483 538 cpumask_t tlb_flush;
e83d5887
AS
539};
540
ad312c7c 541struct kvm_vcpu_arch {
5fdbf976
MT
542 /*
543 * rip and regs accesses must go through
544 * kvm_{register,rip}_{read,write} functions.
545 */
546 unsigned long regs[NR_VCPU_REGS];
547 u32 regs_avail;
548 u32 regs_dirty;
34c16eec
ZX
549
550 unsigned long cr0;
e8467fda 551 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
552 unsigned long cr2;
553 unsigned long cr3;
554 unsigned long cr4;
fc78f519 555 unsigned long cr4_guest_owned_bits;
34c16eec 556 unsigned long cr8;
b9dd21e1 557 u32 pkru;
1371d904 558 u32 hflags;
f6801dff 559 u64 efer;
34c16eec
ZX
560 u64 apic_base;
561 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 562 bool apicv_active;
e40ff1d6 563 bool load_eoi_exitmap_pending;
6308630b 564 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 565 unsigned long apic_attention;
e1035715 566 int32_t apic_arb_prio;
34c16eec 567 int mp_state;
34c16eec 568 u64 ia32_misc_enable_msr;
64d60670 569 u64 smbase;
52797bf9 570 u64 smi_count;
b209749f 571 bool tpr_access_reporting;
20300099 572 u64 ia32_xss;
518e7b94 573 u64 microcode_version;
50ba8ab6 574 u64 arch_capabilities;
34c16eec 575
14dfe855
JR
576 /*
577 * Paging state of the vcpu
578 *
579 * If the vcpu runs in guest mode with two level paging this still saves
580 * the paging mode of the l1 guest. This context is always used to
581 * handle faults.
582 */
44dd3ffa
VK
583 struct kvm_mmu *mmu;
584
585 /* Non-nested MMU for L1 */
586 struct kvm_mmu root_mmu;
8df25a32 587
14c07ad8
VK
588 /* L1 MMU when running nested */
589 struct kvm_mmu guest_mmu;
590
6539e738
JR
591 /*
592 * Paging state of an L2 guest (used for nested npt)
593 *
594 * This context will save all necessary information to walk page tables
595 * of the an L2 guest. This context is only initialized for page table
596 * walking and not for faulting since we never handle l2 page faults on
597 * the host.
598 */
599 struct kvm_mmu nested_mmu;
600
14dfe855
JR
601 /*
602 * Pointer to the mmu context currently used for
603 * gva_to_gpa translations.
604 */
605 struct kvm_mmu *walk_mmu;
606
53c07b18 607 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
608 struct kvm_mmu_memory_cache mmu_page_cache;
609 struct kvm_mmu_memory_cache mmu_page_header_cache;
610
f775b13e
RR
611 /*
612 * QEMU userspace and the guest each have their own FPU state.
240c35a3
MO
613 * In vcpu_run, we switch between the user, maintained in the
614 * task_struct struct, and guest FPU contexts. While running a VCPU,
615 * the VCPU thread will have the guest FPU context.
f775b13e
RR
616 *
617 * Note that while the PKRU state lives inside the fpu registers,
618 * it is switched out separately at VMENTER and VMEXIT time. The
619 * "guest_fpu" state here contains the guest FPU context, with the
620 * host PRKU bits.
621 */
b666a4b6 622 struct fpu *guest_fpu;
f775b13e 623
2acf923e 624 u64 xcr0;
d7876f1b 625 u64 guest_supported_xcr0;
4344ee98 626 u32 guest_xstate_size;
34c16eec 627
34c16eec
ZX
628 struct kvm_pio_request pio;
629 void *pio_data;
630
66fd3f7f
GN
631 u8 event_exit_inst_len;
632
298101da
AK
633 struct kvm_queued_exception {
634 bool pending;
664f8e26 635 bool injected;
298101da
AK
636 bool has_error_code;
637 u8 nr;
638 u32 error_code;
c851436a
JM
639 unsigned long payload;
640 bool has_payload;
adfe20fb 641 u8 nested_apf;
298101da
AK
642 } exception;
643
937a7eae 644 struct kvm_queued_interrupt {
04140b41 645 bool injected;
66fd3f7f 646 bool soft;
937a7eae
AK
647 u8 nr;
648 } interrupt;
649
34c16eec
ZX
650 int halt_request; /* real mode on Intel only */
651
652 int cpuid_nent;
07716717 653 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
654
655 int maxphyaddr;
656
34c16eec
ZX
657 /* emulate context */
658
659 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
660 bool emulate_regs_need_sync_to_vcpu;
661 bool emulate_regs_need_sync_from_vcpu;
716d51ab 662 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
663
664 gpa_t time;
50d0a0f9 665 struct pvclock_vcpu_time_info hv_clock;
e48672fa 666 unsigned int hw_tsc_khz;
0b79459b
AH
667 struct gfn_to_hva_cache pv_time;
668 bool pv_time_enabled;
51d59c6b
MT
669 /* set guest stopped flag in pvclock flags field */
670 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
671
672 struct {
673 u64 msr_val;
674 u64 last_steal;
c9aaa895
GC
675 struct gfn_to_hva_cache stime;
676 struct kvm_steal_time steal;
677 } st;
678
a545ab6a 679 u64 tsc_offset;
1d5f066e 680 u64 last_guest_tsc;
6f526ec5 681 u64 last_host_tsc;
0dd6a6ed 682 u64 tsc_offset_adjustment;
e26101b1
ZA
683 u64 this_tsc_nsec;
684 u64 this_tsc_write;
0d3da0d2 685 u64 this_tsc_generation;
c285545f 686 bool tsc_catchup;
cc578287
ZA
687 bool tsc_always_catchup;
688 s8 virtual_tsc_shift;
689 u32 virtual_tsc_mult;
690 u32 virtual_tsc_khz;
ba904635 691 s64 ia32_tsc_adjust_msr;
ad721883 692 u64 tsc_scaling_ratio;
3419ffc8 693
7460fb4a
AK
694 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
695 unsigned nmi_pending; /* NMI queued after currently running handler */
696 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 697 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 698
70109e7d 699 struct kvm_mtrr mtrr_state;
7cb060a9 700 u64 pat;
42dbaa5a 701
360b948d 702 unsigned switch_db_regs;
42dbaa5a
JK
703 unsigned long db[KVM_NR_DB_REGS];
704 unsigned long dr6;
705 unsigned long dr7;
706 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 707 unsigned long guest_debug_dr7;
db2336a8
KH
708 u64 msr_platform_info;
709 u64 msr_misc_features_enables;
890ca9ae
HY
710
711 u64 mcg_cap;
712 u64 mcg_status;
713 u64 mcg_ctl;
c45dcc71 714 u64 mcg_ext_ctl;
890ca9ae 715 u64 *mce_banks;
94fe45da 716
bebb106a
XG
717 /* Cache MMIO info */
718 u64 mmio_gva;
719 unsigned access;
720 gfn_t mmio_gfn;
56f17dd3 721 u64 mmio_gen;
bebb106a 722
f5132b01
GN
723 struct kvm_pmu pmu;
724
94fe45da 725 /* used for guest single stepping over the given code position */
94fe45da 726 unsigned long singlestep_rip;
f92653ee 727
e83d5887 728 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
729
730 cpumask_var_t wbinvd_dirty_mask;
af585b92 731
1cb3f3ae
XG
732 unsigned long last_retry_eip;
733 unsigned long last_retry_addr;
734
af585b92
GN
735 struct {
736 bool halted;
737 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
738 struct gfn_to_hva_cache data;
739 u64 msr_val;
7c90705b 740 u32 id;
6adba527 741 bool send_user_only;
1261bfa3 742 u32 host_apf_reason;
adfe20fb 743 unsigned long nested_apf_token;
52a5c155 744 bool delivery_as_pf_vmexit;
af585b92 745 } apf;
2b036c6b
BO
746
747 /* OSVW MSRs (AMD only) */
748 struct {
749 u64 length;
750 u64 status;
751 } osvw;
ae7a2a3f
MT
752
753 struct {
754 u64 msr_val;
755 struct gfn_to_hva_cache data;
756 } pv_eoi;
93c05d3e
XG
757
758 /*
759 * Indicate whether the access faults on its page table in guest
760 * which is set when fix page fault and used to detect unhandeable
761 * instruction.
762 */
763 bool write_fault_to_shadow_pgtable;
25d92081
YZ
764
765 /* set at EPT violation at this point */
766 unsigned long exit_qualification;
6aef266c
SV
767
768 /* pv related host specific info */
769 struct {
770 bool pv_unhalted;
771 } pv;
7543a635
SR
772
773 int pending_ioapic_eoi;
1c1a9ce9 774 int pending_external_vector;
0f89b207 775
618232e2 776 /* GPA available */
0f89b207 777 bool gpa_available;
618232e2 778 gpa_t gpa_val;
de63ad4c
LM
779
780 /* be preempted when it's in kernel-mode(cpl=0) */
781 bool preempted_in_kernel;
c595ceee
PB
782
783 /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
784 bool l1tf_flush_l1d;
34c16eec
ZX
785};
786
db3fe4eb 787struct kvm_lpage_info {
92f94f1e 788 int disallow_lpage;
db3fe4eb
TY
789};
790
791struct kvm_arch_memory_slot {
018aabb5 792 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 793 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 794 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
795};
796
3548a259
RK
797/*
798 * We use as the mode the number of bits allocated in the LDR for the
799 * logical processor ID. It happens that these are all powers of two.
800 * This makes it is very easy to detect cases where the APICs are
801 * configured for multiple modes; in that case, we cannot use the map and
802 * hence cannot use kvm_irq_delivery_to_apic_fast either.
803 */
804#define KVM_APIC_MODE_XAPIC_CLUSTER 4
805#define KVM_APIC_MODE_XAPIC_FLAT 8
806#define KVM_APIC_MODE_X2APIC 16
807
1e08ec4a
GN
808struct kvm_apic_map {
809 struct rcu_head rcu;
3548a259 810 u8 mode;
0ca52e7b 811 u32 max_apic_id;
e45115b6
RK
812 union {
813 struct kvm_lapic *xapic_flat_map[8];
814 struct kvm_lapic *xapic_cluster_map[16][4];
815 };
0ca52e7b 816 struct kvm_lapic *phys_map[];
1e08ec4a
GN
817};
818
e83d5887
AS
819/* Hyper-V emulation context */
820struct kvm_hv {
3f5ad8be 821 struct mutex hv_lock;
e83d5887
AS
822 u64 hv_guest_os_id;
823 u64 hv_hypercall;
824 u64 hv_tsc_page;
e7d9513b
AS
825
826 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
827 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
828 u64 hv_crash_ctl;
095cf55d
PB
829
830 HV_REFERENCE_TSC_PAGE tsc_ref;
faeb7833
RK
831
832 struct idr conn_to_evt;
a2e164e7
VK
833
834 u64 hv_reenlightenment_control;
835 u64 hv_tsc_emulation_control;
836 u64 hv_tsc_emulation_status;
87ee613d
VK
837
838 /* How many vCPUs have VP index != vCPU index */
839 atomic_t num_mismatched_vp_indexes;
e83d5887
AS
840};
841
49776faf
RK
842enum kvm_irqchip_mode {
843 KVM_IRQCHIP_NONE,
844 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
845 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
846};
847
fef9cce0 848struct kvm_arch {
49d5ca26 849 unsigned int n_used_mmu_pages;
f05e70ac 850 unsigned int n_requested_mmu_pages;
39de71ec 851 unsigned int n_max_mmu_pages;
332b207d 852 unsigned int indirect_shadow_pages;
5304b8d3 853 unsigned long mmu_valid_gen;
f05e70ac
ZX
854 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
855 /*
856 * Hash table of struct kvm_mmu_page.
857 */
858 struct list_head active_mmu_pages;
365c8868 859 struct list_head zapped_obsolete_pages;
13d268ca 860 struct kvm_page_track_notifier_node mmu_sp_tracker;
0eb05bf2 861 struct kvm_page_track_notifier_head track_notifier_head;
365c8868 862
4d5c5d0f 863 struct list_head assigned_dev_head;
19de40a8 864 struct iommu_domain *iommu_domain;
d96eb2c6 865 bool iommu_noncoherent;
e0f0bbc5
AW
866#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
867 atomic_t noncoherent_dma_count;
5544eb9b
PB
868#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
869 atomic_t assigned_device_count;
d7deeeb0
ZX
870 struct kvm_pic *vpic;
871 struct kvm_ioapic *vioapic;
7837699f 872 struct kvm_pit *vpit;
42720138 873 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
874 struct mutex apic_map_lock;
875 struct kvm_apic_map *apic_map;
bfc6d222 876
c24ae0dc 877 bool apic_access_page_done;
18068523
GOC
878
879 gpa_t wall_clock;
b7ebfb05 880
4d5422ce 881 bool mwait_in_guest;
caa057a2 882 bool hlt_in_guest;
b31c114b 883 bool pause_in_guest;
4d5422ce 884
5550af4d 885 unsigned long irq_sources_bitmap;
afbcf7ab 886 s64 kvmclock_offset;
038f8c11 887 raw_spinlock_t tsc_write_lock;
f38e098f 888 u64 last_tsc_nsec;
f38e098f 889 u64 last_tsc_write;
5d3cb0f6 890 u32 last_tsc_khz;
e26101b1
ZA
891 u64 cur_tsc_nsec;
892 u64 cur_tsc_write;
893 u64 cur_tsc_offset;
0d3da0d2 894 u64 cur_tsc_generation;
b48aa97e 895 int nr_vcpus_matched_tsc;
ffde22ac 896
d828199e
MT
897 spinlock_t pvclock_gtod_sync_lock;
898 bool use_master_clock;
899 u64 master_kernel_ns;
a5a1d1c2 900 u64 master_cycle_now;
7e44e449 901 struct delayed_work kvmclock_update_work;
332967a3 902 struct delayed_work kvmclock_sync_work;
d828199e 903
ffde22ac 904 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 905
6ef768fa
PB
906 /* reads protected by irq_srcu, writes by irq_lock */
907 struct hlist_head mask_notifier_list;
908
e83d5887 909 struct kvm_hv hyperv;
b034cf01
XG
910
911 #ifdef CONFIG_KVM_MMU_AUDIT
912 int audit_point;
913 #endif
54750f2c 914
a826faf1 915 bool backwards_tsc_observed;
54750f2c 916 bool boot_vcpu_runs_old_kvmclock;
d71ba788 917 u32 bsp_vcpu_id;
90de4a18
NA
918
919 u64 disabled_quirks;
49df6397 920
49776faf 921 enum kvm_irqchip_mode irqchip_mode;
b053b2ae 922 u8 nr_reserved_ioapic_pins;
52004014
FW
923
924 bool disabled_lapic_found;
44a95dae 925
37131313 926 bool x2apic_format;
c519265f 927 bool x2apic_broadcast_quirk_disabled;
6fbbde9a
DS
928
929 bool guest_can_read_msr_platform_info;
59073aaf 930 bool exception_payload_enabled;
d69fb81f
ZX
931};
932
0711456c 933struct kvm_vm_stat {
8a7e75d4
SJS
934 ulong mmu_shadow_zapped;
935 ulong mmu_pte_write;
936 ulong mmu_pte_updated;
937 ulong mmu_pde_zapped;
938 ulong mmu_flooded;
939 ulong mmu_recycled;
940 ulong mmu_cache_miss;
941 ulong mmu_unsync;
942 ulong remote_tlb_flush;
943 ulong lpages;
f3414bc7 944 ulong max_mmu_page_hash_collisions;
0711456c
ZX
945};
946
77b4c255 947struct kvm_vcpu_stat {
8a7e75d4
SJS
948 u64 pf_fixed;
949 u64 pf_guest;
950 u64 tlb_flush;
951 u64 invlpg;
952
953 u64 exits;
954 u64 io_exits;
955 u64 mmio_exits;
956 u64 signal_exits;
957 u64 irq_window_exits;
958 u64 nmi_window_exits;
c595ceee 959 u64 l1d_flush;
8a7e75d4
SJS
960 u64 halt_exits;
961 u64 halt_successful_poll;
962 u64 halt_attempted_poll;
963 u64 halt_poll_invalid;
964 u64 halt_wakeup;
965 u64 request_irq_exits;
966 u64 irq_exits;
967 u64 host_state_reload;
8a7e75d4
SJS
968 u64 fpu_reload;
969 u64 insn_emulation;
970 u64 insn_emulation_fail;
971 u64 hypercalls;
972 u64 irq_injections;
973 u64 nmi_injections;
0f1e261e 974 u64 req_event;
77b4c255 975};
ad312c7c 976
8a76d7f2
JR
977struct x86_instruction_info;
978
8fe8ab46
WA
979struct msr_data {
980 bool host_initiated;
981 u32 index;
982 u64 data;
983};
984
cb5281a5
PB
985struct kvm_lapic_irq {
986 u32 vector;
b7cb2231
PB
987 u16 delivery_mode;
988 u16 dest_mode;
989 bool level;
990 u16 trig_mode;
cb5281a5
PB
991 u32 shorthand;
992 u32 dest_id;
93bbf0b8 993 bool msi_redir_hint;
cb5281a5
PB
994};
995
ea4a5ff8
ZX
996struct kvm_x86_ops {
997 int (*cpu_has_kvm_support)(void); /* __init */
998 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
999 int (*hardware_enable)(void);
1000 void (*hardware_disable)(void);
ea4a5ff8
ZX
1001 void (*check_processor_compatibility)(void *rtn);
1002 int (*hardware_setup)(void); /* __init */
1003 void (*hardware_unsetup)(void); /* __exit */
774ead3a 1004 bool (*cpu_has_accelerated_tpr)(void);
bc226f07 1005 bool (*has_emulated_msr)(int index);
0e851880 1006 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8 1007
434a1e94
SC
1008 struct kvm *(*vm_alloc)(void);
1009 void (*vm_free)(struct kvm *);
03543133
SS
1010 int (*vm_init)(struct kvm *kvm);
1011 void (*vm_destroy)(struct kvm *kvm);
1012
ea4a5ff8
ZX
1013 /* Create, but do not attach this VCPU */
1014 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
1015 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 1016 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
1017
1018 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
1019 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
1020 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 1021
a96036b8 1022 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 1023 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1024 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
1025 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
1026 void (*get_segment)(struct kvm_vcpu *vcpu,
1027 struct kvm_segment *var, int seg);
2e4d2653 1028 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1029 void (*set_segment)(struct kvm_vcpu *vcpu,
1030 struct kvm_segment *var, int seg);
1031 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 1032 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 1033 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1034 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
1035 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
1036 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 1037 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 1038 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
1039 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1040 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1041 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1042 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
1043 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
1044 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 1045 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 1046 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 1047 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
1048 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
1049 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
1050
c2ba05cc 1051 void (*tlb_flush)(struct kvm_vcpu *vcpu, bool invalidate_gpa);
b08660e5 1052 int (*tlb_remote_flush)(struct kvm *kvm);
a49b9635
LT
1053 int (*tlb_remote_flush_with_range)(struct kvm *kvm,
1054 struct kvm_tlb_range *range);
ea4a5ff8 1055
faff8758
JS
1056 /*
1057 * Flush any TLB entries associated with the given GVA.
1058 * Does not need to flush GPA->HPA mappings.
1059 * Can potentially get non-canonical addresses through INVLPGs, which
1060 * the implementation may choose to ignore if appropriate.
1061 */
1062 void (*tlb_flush_gva)(struct kvm_vcpu *vcpu, gva_t addr);
ea4a5ff8 1063
851ba692
AK
1064 void (*run)(struct kvm_vcpu *vcpu);
1065 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 1066 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 1067 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 1068 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1069 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
1070 unsigned char *hypercall_addr);
66fd3f7f 1071 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 1072 void (*set_nmi)(struct kvm_vcpu *vcpu);
cfcd20e5 1073 void (*queue_exception)(struct kvm_vcpu *vcpu);
b463a6f7 1074 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 1075 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 1076 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
1077 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
1078 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
1079 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
1080 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 1081 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
b2a05fef 1082 bool (*get_enable_apicv)(struct kvm_vcpu *vcpu);
d62caabb 1083 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c 1084 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
67c9dddc 1085 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
e6c67d8c 1086 bool (*guest_apic_has_interrupt)(struct kvm_vcpu *vcpu);
6308630b 1087 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d860bbe 1088 void (*set_virtual_apic_mode)(struct kvm_vcpu *vcpu);
4256f43f 1089 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d 1090 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
76dfafd5 1091 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 1092 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
2ac52ab8 1093 int (*set_identity_map_addr)(struct kvm *kvm, u64 ident_addr);
855feb67 1094 int (*get_tdp_level)(struct kvm_vcpu *vcpu);
4b12f0de 1095 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 1096 int (*get_lpage_level)(void);
4e47c7a6 1097 bool (*rdtscp_supported)(void);
ad756a16 1098 bool (*invpcid_supported)(void);
344f414f 1099
1c97f0a0
JR
1100 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
1101
d4330ef2
JR
1102 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
1103
f5f48ee1
SY
1104 bool (*has_wbinvd_exit)(void);
1105
e79f245d 1106 u64 (*read_l1_tsc_offset)(struct kvm_vcpu *vcpu);
326e7425
LS
1107 /* Returns actual tsc_offset set in active VMCS */
1108 u64 (*write_l1_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
99e3e30a 1109
586f9607 1110 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
1111
1112 int (*check_intercept)(struct kvm_vcpu *vcpu,
1113 struct x86_instruction_info *info,
1114 enum x86_intercept_stage stage);
a547c6db 1115 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 1116 bool (*mpx_supported)(void);
55412b2e 1117 bool (*xsaves_supported)(void);
66336cab 1118 bool (*umip_emulated)(void);
86f5201d 1119 bool (*pt_supported)(void);
b6b8a145
JK
1120
1121 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
d264ee0c 1122 void (*request_immediate_exit)(struct kvm_vcpu *vcpu);
ae97a3b8
RK
1123
1124 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
1125
1126 /*
1127 * Arch-specific dirty logging hooks. These hooks are only supposed to
1128 * be valid if the specific arch has hardware-accelerated dirty logging
1129 * mechanism. Currently only for PML on VMX.
1130 *
1131 * - slot_enable_log_dirty:
1132 * called when enabling log dirty mode for the slot.
1133 * - slot_disable_log_dirty:
1134 * called when disabling log dirty mode for the slot.
1135 * also called when slot is created with log dirty disabled.
1136 * - flush_log_dirty:
1137 * called before reporting dirty_bitmap to userspace.
1138 * - enable_log_dirty_pt_masked:
1139 * called when reenabling log dirty for the GFNs in the mask after
1140 * corresponding bits are cleared in slot->dirty_bitmap.
1141 */
1142 void (*slot_enable_log_dirty)(struct kvm *kvm,
1143 struct kvm_memory_slot *slot);
1144 void (*slot_disable_log_dirty)(struct kvm *kvm,
1145 struct kvm_memory_slot *slot);
1146 void (*flush_log_dirty)(struct kvm *kvm);
1147 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1148 struct kvm_memory_slot *slot,
1149 gfn_t offset, unsigned long mask);
bab4165e
BD
1150 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1151
25462f7f
WH
1152 /* pmu operations of sub-arch */
1153 const struct kvm_pmu_ops *pmu_ops;
efc64404 1154
bf9f6ac8
FW
1155 /*
1156 * Architecture specific hooks for vCPU blocking due to
1157 * HLT instruction.
1158 * Returns for .pre_block():
1159 * - 0 means continue to block the vCPU.
1160 * - 1 means we cannot block the vCPU since some event
1161 * happens during this period, such as, 'ON' bit in
1162 * posted-interrupts descriptor is set.
1163 */
1164 int (*pre_block)(struct kvm_vcpu *vcpu);
1165 void (*post_block)(struct kvm_vcpu *vcpu);
d1ed092f
SS
1166
1167 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1168 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1169
efc64404
FW
1170 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1171 uint32_t guest_irq, bool set);
be8ca170 1172 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
ce7a058a
YJ
1173
1174 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
1175 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
c45dcc71
AR
1176
1177 void (*setup_mce)(struct kvm_vcpu *vcpu);
0234bf88 1178
8fcc4b59
JM
1179 int (*get_nested_state)(struct kvm_vcpu *vcpu,
1180 struct kvm_nested_state __user *user_kvm_nested_state,
1181 unsigned user_data_size);
1182 int (*set_nested_state)(struct kvm_vcpu *vcpu,
1183 struct kvm_nested_state __user *user_kvm_nested_state,
1184 struct kvm_nested_state *kvm_state);
7f7f1ba3
PB
1185 void (*get_vmcs12_pages)(struct kvm_vcpu *vcpu);
1186
72d7b374 1187 int (*smi_allowed)(struct kvm_vcpu *vcpu);
0234bf88
LP
1188 int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
1189 int (*pre_leave_smm)(struct kvm_vcpu *vcpu, u64 smbase);
cc3d967f 1190 int (*enable_smi_window)(struct kvm_vcpu *vcpu);
5acc5c06
BS
1191
1192 int (*mem_enc_op)(struct kvm *kvm, void __user *argp);
69eaedee
BS
1193 int (*mem_enc_reg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1194 int (*mem_enc_unreg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
801e459a
TL
1195
1196 int (*get_msr_feature)(struct kvm_msr_entry *entry);
57b119da
VK
1197
1198 int (*nested_enable_evmcs)(struct kvm_vcpu *vcpu,
1199 uint16_t *vmcs_version);
e2e871ab 1200 uint16_t (*nested_get_evmcs_version)(struct kvm_vcpu *vcpu);
9bf99dea
SB
1201
1202 bool (*need_emulation_on_page_fault)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1203};
1204
af585b92 1205struct kvm_arch_async_pf {
7c90705b 1206 u32 token;
af585b92 1207 gfn_t gfn;
fb67e14f 1208 unsigned long cr3;
c4806acd 1209 bool direct_map;
af585b92
GN
1210};
1211
97896d04 1212extern struct kvm_x86_ops *kvm_x86_ops;
b666a4b6 1213extern struct kmem_cache *x86_fpu_cache;
97896d04 1214
434a1e94
SC
1215#define __KVM_HAVE_ARCH_VM_ALLOC
1216static inline struct kvm *kvm_arch_alloc_vm(void)
1217{
1218 return kvm_x86_ops->vm_alloc();
1219}
1220
1221static inline void kvm_arch_free_vm(struct kvm *kvm)
1222{
1223 return kvm_x86_ops->vm_free(kvm);
1224}
1225
b08660e5
TL
1226#define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
1227static inline int kvm_arch_flush_remote_tlb(struct kvm *kvm)
1228{
1229 if (kvm_x86_ops->tlb_remote_flush &&
1230 !kvm_x86_ops->tlb_remote_flush(kvm))
1231 return 0;
1232 else
1233 return -ENOTSUPP;
1234}
1235
54f1585a
ZX
1236int kvm_mmu_module_init(void);
1237void kvm_mmu_module_exit(void);
1238
1239void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1240int kvm_mmu_create(struct kvm_vcpu *vcpu);
13d268ca
XG
1241void kvm_mmu_init_vm(struct kvm *kvm);
1242void kvm_mmu_uninit_vm(struct kvm *kvm);
7b52345e 1243void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
f160c7b7 1244 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
d0ec49d4 1245 u64 acc_track_mask, u64 me_mask);
54f1585a 1246
8a3c1a33 1247void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
1248void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1249 struct kvm_memory_slot *memslot);
3ea3b7fa 1250void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1251 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1252void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1253 struct kvm_memory_slot *memslot);
1254void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1255 struct kvm_memory_slot *memslot);
1256void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1257 struct kvm_memory_slot *memslot);
1258void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1259 struct kvm_memory_slot *slot,
1260 gfn_t gfn_offset, unsigned long mask);
54f1585a 1261void kvm_mmu_zap_all(struct kvm *kvm);
453fe9cd 1262void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen);
3ad82a7e 1263unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
1264void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
1265
ff03a073 1266int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
9ed38ffa 1267bool pdptrs_changed(struct kvm_vcpu *vcpu);
cc4b6871 1268
3200f405 1269int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1270 const void *val, int bytes);
2f333bcb 1271
6ef768fa
PB
1272struct kvm_irq_mask_notifier {
1273 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1274 int irq;
1275 struct hlist_node link;
1276};
1277
1278void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1279 struct kvm_irq_mask_notifier *kimn);
1280void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1281 struct kvm_irq_mask_notifier *kimn);
1282void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1283 bool mask);
1284
2f333bcb 1285extern bool tdp_enabled;
9f811285 1286
a3e06bbe
LJ
1287u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1288
92a1f12d
JR
1289/* control of guest tsc rate supported? */
1290extern bool kvm_has_tsc_control;
92a1f12d
JR
1291/* maximum supported tsc_khz for guests */
1292extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1293/* number of bits of the fractional part of the TSC scaling ratio */
1294extern u8 kvm_tsc_scaling_ratio_frac_bits;
1295/* maximum allowed value of TSC scaling ratio */
1296extern u64 kvm_max_tsc_scaling_ratio;
64672c95
YJ
1297/* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1298extern u64 kvm_default_tsc_scaling_ratio;
92a1f12d 1299
c45dcc71 1300extern u64 kvm_mce_cap_supported;
92a1f12d 1301
54f1585a 1302enum emulation_result {
ac0a48c3
PB
1303 EMULATE_DONE, /* no further processing */
1304 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
1305 EMULATE_FAIL, /* can't emulate this instruction */
1306};
1307
571008da
SY
1308#define EMULTYPE_NO_DECODE (1 << 0)
1309#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1310#define EMULTYPE_SKIP (1 << 2)
384bf221
SC
1311#define EMULTYPE_ALLOW_RETRY (1 << 3)
1312#define EMULTYPE_NO_UD_ON_FAIL (1 << 4)
1313#define EMULTYPE_VMWARE (1 << 5)
c60658d1
SC
1314int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type);
1315int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
1316 void *insn, int insn_len);
35be0ade 1317
f2b4b7dd 1318void kvm_enable_efer_bits(u64);
384bb783 1319bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 1320int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1321int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
1322
1323struct x86_emulate_ctxt;
1324
dca7f128 1325int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in);
6a908b62 1326int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
54f1585a 1327int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1328int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1329int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1330
3e6e0aab 1331void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1332int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1333void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1334
7f3d35fd
KW
1335int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1336 int reason, bool has_error_code, u32 error_code);
37817f29 1337
49a9b07e 1338int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1339int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1340int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1341int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1342int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1343int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1344unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1345void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1346void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1347int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1348
609e36d3 1349int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1350int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1351
91586a3b
JK
1352unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1353void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1354bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1355
298101da
AK
1356void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1357void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1358void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1359void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1360void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1361int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1362 gfn_t gfn, void *data, int offset, int len,
1363 u32 access);
0a79b009 1364bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1365bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1366
1a577b72
MT
1367static inline int __kvm_irq_line_state(unsigned long *irq_state,
1368 int irq_source_id, int level)
1369{
1370 /* Logical OR for level trig interrupt */
1371 if (level)
1372 __set_bit(irq_source_id, irq_state);
1373 else
1374 __clear_bit(irq_source_id, irq_state);
1375
1376 return !!(*irq_state);
1377}
1378
b94742c9
JS
1379#define KVM_MMU_ROOT_CURRENT BIT(0)
1380#define KVM_MMU_ROOT_PREVIOUS(i) BIT(1+i)
1381#define KVM_MMU_ROOTS_ALL (~0UL)
08fb59d8 1382
1a577b72
MT
1383int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1384void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1385
3419ffc8
SY
1386void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1387
1cb3f3ae 1388int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1389int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1390void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1391int kvm_mmu_load(struct kvm_vcpu *vcpu);
1392void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1393void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
6a82cd1c
VK
1394void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1395 ulong roots_to_free);
54987b7a
PB
1396gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1397 struct x86_exception *exception);
ab9ae313
AK
1398gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1399 struct x86_exception *exception);
1400gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1401 struct x86_exception *exception);
1402gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1403 struct x86_exception *exception);
1404gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1405 struct x86_exception *exception);
54f1585a 1406
d62caabb
AS
1407void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1408
54f1585a
ZX
1409int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1410
14727754 1411int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
dc25e89e 1412 void *insn, int insn_len);
a7052897 1413void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
eb4b248e 1414void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid);
ade61e28 1415void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu, gpa_t new_cr3, bool skip_tlb_flush);
34c16eec 1416
18552672 1417void kvm_enable_tdp(void);
5f4cb662 1418void kvm_disable_tdp(void);
18552672 1419
54987b7a
PB
1420static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1421 struct x86_exception *exception)
e459e322
XG
1422{
1423 return gpa;
1424}
1425
ec6d273d
ZX
1426static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1427{
1428 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1429
1430 return (struct kvm_mmu_page *)page_private(page);
1431}
1432
d6e88aec 1433static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1434{
1435 u16 ldt;
1436 asm("sldt %0" : "=g"(ldt));
1437 return ldt;
1438}
1439
d6e88aec 1440static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1441{
1442 asm("lldt %0" : : "rm"(sel));
1443}
ec6d273d 1444
ec6d273d
ZX
1445#ifdef CONFIG_X86_64
1446static inline unsigned long read_msr(unsigned long msr)
1447{
1448 u64 value;
1449
1450 rdmsrl(msr, value);
1451 return value;
1452}
1453#endif
1454
ec6d273d
ZX
1455static inline u32 get_rdx_init_val(void)
1456{
1457 return 0x600; /* P6 family */
1458}
1459
c1a5d4f9
AK
1460static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1461{
1462 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1463}
1464
ec6d273d
ZX
1465#define TSS_IOPB_BASE_OFFSET 0x66
1466#define TSS_BASE_SIZE 0x68
1467#define TSS_IOPB_SIZE (65536 / 8)
1468#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1469#define RMODE_TSS_SIZE \
1470 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1471
37817f29
IE
1472enum {
1473 TASK_SWITCH_CALL = 0,
1474 TASK_SWITCH_IRET = 1,
1475 TASK_SWITCH_JMP = 2,
1476 TASK_SWITCH_GATE = 3,
1477};
1478
1371d904 1479#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1480#define HF_HIF_MASK (1 << 1)
1481#define HF_VINTR_MASK (1 << 2)
95ba8273 1482#define HF_NMI_MASK (1 << 3)
44c11430 1483#define HF_IRET_MASK (1 << 4)
ec9e60b2 1484#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1485#define HF_SMM_MASK (1 << 6)
1486#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1487
699023e2
PB
1488#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1489#define KVM_ADDRESS_SPACE_NUM 2
1490
1491#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1492#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1493
4ecac3fd
AK
1494/*
1495 * Hardware virtualization extension instructions may fault if a
1496 * reboot turns off virtualization while processes are running.
1497 * Trap the fault and ignore the instruction if that happens.
1498 */
b7c4145b 1499asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1500
5e520e62 1501#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1502 "666: " insn "\n\t" \
b7c4145b 1503 "668: \n\t" \
18b13e54 1504 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1505 "667: \n\t" \
5e520e62 1506 cleanup_insn "\n\t" \
b7c4145b
AK
1507 "cmpb $0, kvm_rebooting \n\t" \
1508 "jne 668b \n\t" \
8ceed347 1509 __ASM_SIZE(push) " $666b \n\t" \
e8143499 1510 "jmp kvm_spurious_fault \n\t" \
4ecac3fd 1511 ".popsection \n\t" \
3ee89722 1512 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1513
5e520e62
AK
1514#define __kvm_handle_fault_on_reboot(insn) \
1515 ____kvm_handle_fault_on_reboot(insn, "")
1516
e930bffe 1517#define KVM_ARCH_WANT_MMU_NOTIFIER
b3ae2096 1518int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1519int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1520int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
748c0e31 1521int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1522int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1523int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1524int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1525int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1526void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1527void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
e930bffe 1528
4180bf1b 1529int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
bdf7ffc8 1530 unsigned long ipi_bitmap_high, u32 min,
4180bf1b
WL
1531 unsigned long icr, int op_64_bit);
1532
5b76a3cf 1533u64 kvm_get_arch_capabilities(void);
18863bdd 1534void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1535int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1536
35181e86 1537u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1538u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1539
82b32774 1540unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1541bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1542
2860c4b1
PB
1543void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1544void kvm_make_scan_ioapic_request(struct kvm *kvm);
1545
af585b92
GN
1546void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1547 struct kvm_async_pf *work);
1548void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1549 struct kvm_async_pf *work);
56028d08
GN
1550void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1551 struct kvm_async_pf *work);
7c90705b 1552bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1553extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1554
6affcbed
KH
1555int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1556int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
d264ee0c 1557void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu);
db8fcefa 1558
f5132b01
GN
1559int kvm_is_in_guest(void);
1560
1d8007bd
PB
1561int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1562int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1563bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1564bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1565
8feb4a04
FW
1566bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1567 struct kvm_vcpu **dest_vcpu);
1568
37131313 1569void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
d84f1e07 1570 struct kvm_lapic_irq *irq);
197a4f4b 1571
d1ed092f
SS
1572static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1573{
1574 if (kvm_x86_ops->vcpu_blocking)
1575 kvm_x86_ops->vcpu_blocking(vcpu);
1576}
1577
1578static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1579{
1580 if (kvm_x86_ops->vcpu_unblocking)
1581 kvm_x86_ops->vcpu_unblocking(vcpu);
1582}
1583
3491caf2 1584static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
3217f7c2 1585
7d669f50
SS
1586static inline int kvm_cpu_get_apicid(int mps_cpu)
1587{
1588#ifdef CONFIG_X86_LOCAL_APIC
64063505 1589 return default_cpu_present_to_apicid(mps_cpu);
7d669f50
SS
1590#else
1591 WARN_ON_ONCE(1);
1592 return BAD_APICID;
1593#endif
1594}
1595
05cade71
LP
1596#define put_smstate(type, buf, offset, val) \
1597 *(type *)((buf) + (offset) - 0x7e00) = val
1598
1965aae3 1599#endif /* _ASM_X86_KVM_HOST_H */