]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86/cpufeature: Use enum cpuid_leafs instead of magic numbers
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
f0fc4aff 5#include <linux/module.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
ee098e1a 8#include <linux/ctype.h>
1da177e4 9#include <linux/delay.h>
9766cdbc
JSR
10#include <linux/sched.h>
11#include <linux/init.h>
0f46efeb 12#include <linux/kprobes.h>
9766cdbc 13#include <linux/kgdb.h>
1da177e4 14#include <linux/smp.h>
9766cdbc 15#include <linux/io.h>
b51ef52d 16#include <linux/syscore_ops.h>
9766cdbc
JSR
17
18#include <asm/stackprotector.h>
cdd6c482 19#include <asm/perf_event.h>
1da177e4 20#include <asm/mmu_context.h>
49d859d7 21#include <asm/archrandom.h>
9766cdbc
JSR
22#include <asm/hypervisor.h>
23#include <asm/processor.h>
1e02ce4c 24#include <asm/tlbflush.h>
f649e938 25#include <asm/debugreg.h>
9766cdbc 26#include <asm/sections.h>
f40c3300 27#include <asm/vsyscall.h>
8bdbd962
AC
28#include <linux/topology.h>
29#include <linux/cpumask.h>
9766cdbc 30#include <asm/pgtable.h>
60063497 31#include <linux/atomic.h>
9766cdbc
JSR
32#include <asm/proto.h>
33#include <asm/setup.h>
34#include <asm/apic.h>
35#include <asm/desc.h>
78f7f1e5 36#include <asm/fpu/internal.h>
27b07da7 37#include <asm/mtrr.h>
8bdbd962 38#include <linux/numa.h>
9766cdbc
JSR
39#include <asm/asm.h>
40#include <asm/cpu.h>
a03a3e28 41#include <asm/mce.h>
9766cdbc 42#include <asm/msr.h>
8d4a4300 43#include <asm/pat.h>
d288e1cf
FY
44#include <asm/microcode.h>
45#include <asm/microcode_intel.h>
e641f5f5
IM
46
47#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 48#include <asm/uv/uv.h>
1da177e4
LT
49#endif
50
51#include "cpu.h"
52
c2d1cec1 53/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 54cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
55cpumask_var_t cpu_callout_mask;
56cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
57
58/* representing cpus for which sibling maps can be computed */
59cpumask_var_t cpu_sibling_setup_mask;
60
2f2f52ba 61/* correctly size the local cpu masks */
4369f1fb 62void __init setup_cpu_local_masks(void)
2f2f52ba
BG
63{
64 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
65 alloc_bootmem_cpumask_var(&cpu_callin_mask);
66 alloc_bootmem_cpumask_var(&cpu_callout_mask);
67 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
68}
69
148f9bb8 70static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
71{
72#ifdef CONFIG_X86_64
27c13ece 73 cpu_detect_cache_sizes(c);
e8055139
OZ
74#else
75 /* Not much we can do here... */
76 /* Check if at least it has cpuid */
77 if (c->cpuid_level == -1) {
78 /* No cpuid. It must be an ancient CPU */
79 if (c->x86 == 4)
80 strcpy(c->x86_model_id, "486");
81 else if (c->x86 == 3)
82 strcpy(c->x86_model_id, "386");
83 }
84#endif
85}
86
148f9bb8 87static const struct cpu_dev default_cpu = {
e8055139
OZ
88 .c_init = default_init,
89 .c_vendor = "Unknown",
90 .c_x86_vendor = X86_VENDOR_UNKNOWN,
91};
92
148f9bb8 93static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 94
06deef89 95DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 96#ifdef CONFIG_X86_64
06deef89
BG
97 /*
98 * We need valid kernel segments for data and code in long mode too
99 * IRET will check the segment types kkeil 2000/10/28
100 * Also sysret mandates a special GDT layout
101 *
9766cdbc 102 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
103 * Hopefully nobody expects them at a fixed place (Wine?)
104 */
1e5de182
AM
105 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
106 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
107 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
108 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
109 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
110 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 111#else
1e5de182
AM
112 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
113 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
114 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
115 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
116 /*
117 * Segments used for calling PnP BIOS have byte granularity.
118 * They code segments and data segments have fixed 64k limits,
119 * the transfer segment sizes are set at run time.
120 */
6842ef0e 121 /* 32-bit code */
1e5de182 122 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 123 /* 16-bit code */
1e5de182 124 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 125 /* 16-bit data */
1e5de182 126 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 127 /* 16-bit data */
1e5de182 128 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 129 /* 16-bit data */
1e5de182 130 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
131 /*
132 * The APM segments have byte granularity and their bases
133 * are set at run time. All have 64k limits.
134 */
6842ef0e 135 /* 32-bit code */
1e5de182 136 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 137 /* 16-bit code */
1e5de182 138 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 139 /* data */
72c4d853 140 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 141
1e5de182
AM
142 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
143 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 144 GDT_STACK_CANARY_INIT
950ad7ff 145#endif
06deef89 146} };
7a61d35d 147EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 148
8c3641e9 149static int __init x86_mpx_setup(char *s)
0c752a93 150{
8c3641e9 151 /* require an exact match without trailing characters */
2cd3949f
DH
152 if (strlen(s))
153 return 0;
0c752a93 154
8c3641e9
DH
155 /* do not emit a message if the feature is not present */
156 if (!boot_cpu_has(X86_FEATURE_MPX))
157 return 1;
6bad06b7 158
8c3641e9
DH
159 setup_clear_cpu_cap(X86_FEATURE_MPX);
160 pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
b6f42a4a
FY
161 return 1;
162}
8c3641e9 163__setup("nompx", x86_mpx_setup);
b6f42a4a 164
ba51dced 165#ifdef CONFIG_X86_32
148f9bb8
PG
166static int cachesize_override = -1;
167static int disable_x86_serial_nr = 1;
1da177e4 168
0a488a53
YL
169static int __init cachesize_setup(char *str)
170{
171 get_option(&str, &cachesize_override);
172 return 1;
173}
174__setup("cachesize=", cachesize_setup);
175
0a488a53
YL
176static int __init x86_sep_setup(char *s)
177{
178 setup_clear_cpu_cap(X86_FEATURE_SEP);
179 return 1;
180}
181__setup("nosep", x86_sep_setup);
182
183/* Standard macro to see if a specific flag is changeable */
184static inline int flag_is_changeable_p(u32 flag)
185{
186 u32 f1, f2;
187
94f6bac1
KH
188 /*
189 * Cyrix and IDT cpus allow disabling of CPUID
190 * so the code below may return different results
191 * when it is executed before and after enabling
192 * the CPUID. Add "volatile" to not allow gcc to
193 * optimize the subsequent calls to this function.
194 */
0f3fa48a
IM
195 asm volatile ("pushfl \n\t"
196 "pushfl \n\t"
197 "popl %0 \n\t"
198 "movl %0, %1 \n\t"
199 "xorl %2, %0 \n\t"
200 "pushl %0 \n\t"
201 "popfl \n\t"
202 "pushfl \n\t"
203 "popl %0 \n\t"
204 "popfl \n\t"
205
94f6bac1
KH
206 : "=&r" (f1), "=&r" (f2)
207 : "ir" (flag));
0a488a53
YL
208
209 return ((f1^f2) & flag) != 0;
210}
211
212/* Probe for the CPUID instruction */
148f9bb8 213int have_cpuid_p(void)
0a488a53
YL
214{
215 return flag_is_changeable_p(X86_EFLAGS_ID);
216}
217
148f9bb8 218static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 219{
0f3fa48a
IM
220 unsigned long lo, hi;
221
222 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
223 return;
224
225 /* Disable processor serial number: */
226
227 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
228 lo |= 0x200000;
229 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
230
231 printk(KERN_NOTICE "CPU serial number disabled.\n");
232 clear_cpu_cap(c, X86_FEATURE_PN);
233
234 /* Disabling the serial number may affect the cpuid level */
235 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
236}
237
238static int __init x86_serial_nr_setup(char *s)
239{
240 disable_x86_serial_nr = 0;
241 return 1;
242}
243__setup("serialnumber", x86_serial_nr_setup);
ba51dced 244#else
102bbe3a
YL
245static inline int flag_is_changeable_p(u32 flag)
246{
247 return 1;
248}
102bbe3a
YL
249static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
250{
251}
ba51dced 252#endif
0a488a53 253
de5397ad
FY
254static __init int setup_disable_smep(char *arg)
255{
b2cc2a07 256 setup_clear_cpu_cap(X86_FEATURE_SMEP);
de5397ad
FY
257 return 1;
258}
259__setup("nosmep", setup_disable_smep);
260
b2cc2a07 261static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 262{
b2cc2a07 263 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 264 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
265}
266
52b6179a
PA
267static __init int setup_disable_smap(char *arg)
268{
b2cc2a07 269 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
270 return 1;
271}
272__setup("nosmap", setup_disable_smap);
273
b2cc2a07
PA
274static __always_inline void setup_smap(struct cpuinfo_x86 *c)
275{
581b7f15 276 unsigned long eflags = native_save_fl();
b2cc2a07
PA
277
278 /* This should have been cleared long ago */
b2cc2a07
PA
279 BUG_ON(eflags & X86_EFLAGS_AC);
280
03bbd596
PA
281 if (cpu_has(c, X86_FEATURE_SMAP)) {
282#ifdef CONFIG_X86_SMAP
375074cc 283 cr4_set_bits(X86_CR4_SMAP);
03bbd596 284#else
375074cc 285 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
286#endif
287 }
de5397ad
FY
288}
289
b38b0665
PA
290/*
291 * Some CPU features depend on higher CPUID levels, which may not always
292 * be available due to CPUID level capping or broken virtualization
293 * software. Add those features to this table to auto-disable them.
294 */
295struct cpuid_dependent_feature {
296 u32 feature;
297 u32 level;
298};
0f3fa48a 299
148f9bb8 300static const struct cpuid_dependent_feature
b38b0665
PA
301cpuid_dependent_features[] = {
302 { X86_FEATURE_MWAIT, 0x00000005 },
303 { X86_FEATURE_DCA, 0x00000009 },
304 { X86_FEATURE_XSAVE, 0x0000000d },
305 { 0, 0 }
306};
307
148f9bb8 308static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
309{
310 const struct cpuid_dependent_feature *df;
9766cdbc 311
b38b0665 312 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
313
314 if (!cpu_has(c, df->feature))
315 continue;
b38b0665
PA
316 /*
317 * Note: cpuid_level is set to -1 if unavailable, but
318 * extended_extended_level is set to 0 if unavailable
319 * and the legitimate extended levels are all negative
320 * when signed; hence the weird messing around with
321 * signs here...
322 */
0f3fa48a 323 if (!((s32)df->level < 0 ?
f6db44df 324 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
325 (s32)df->level > (s32)c->cpuid_level))
326 continue;
327
328 clear_cpu_cap(c, df->feature);
329 if (!warn)
330 continue;
331
332 printk(KERN_WARNING
9def39be
JT
333 "CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
334 x86_cap_flag(df->feature), df->level);
b38b0665 335 }
f6db44df 336}
b38b0665 337
102bbe3a
YL
338/*
339 * Naming convention should be: <Name> [(<Codename>)]
340 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
341 * in particular, if CPUID levels 0x80000002..4 are supported, this
342 * isn't used
102bbe3a
YL
343 */
344
345/* Look up CPU names by table lookup. */
148f9bb8 346static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 347{
09dc68d9
JB
348#ifdef CONFIG_X86_32
349 const struct legacy_cpu_model_info *info;
102bbe3a
YL
350
351 if (c->x86_model >= 16)
352 return NULL; /* Range check */
353
354 if (!this_cpu)
355 return NULL;
356
09dc68d9 357 info = this_cpu->legacy_models;
102bbe3a 358
09dc68d9 359 while (info->family) {
102bbe3a
YL
360 if (info->family == c->x86)
361 return info->model_names[c->x86_model];
362 info++;
363 }
09dc68d9 364#endif
102bbe3a
YL
365 return NULL; /* Not found */
366}
367
148f9bb8
PG
368__u32 cpu_caps_cleared[NCAPINTS];
369__u32 cpu_caps_set[NCAPINTS];
7d851c8d 370
11e3a840
JF
371void load_percpu_segment(int cpu)
372{
373#ifdef CONFIG_X86_32
374 loadsegment(fs, __KERNEL_PERCPU);
375#else
376 loadsegment(gs, 0);
377 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
378#endif
60a5317f 379 load_stack_canary_segment();
11e3a840
JF
380}
381
0f3fa48a
IM
382/*
383 * Current gdt points %fs at the "master" per-cpu area: after this,
384 * it's on the real one.
385 */
552be871 386void switch_to_new_gdt(int cpu)
9d31d35b
YL
387{
388 struct desc_ptr gdt_descr;
389
2697fbd5 390 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
9d31d35b
YL
391 gdt_descr.size = GDT_SIZE - 1;
392 load_gdt(&gdt_descr);
2697fbd5 393 /* Reload the per-cpu base */
11e3a840
JF
394
395 load_percpu_segment(cpu);
9d31d35b
YL
396}
397
148f9bb8 398static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 399
148f9bb8 400static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
401{
402 unsigned int *v;
ee098e1a 403 char *p, *q, *s;
1da177e4 404
3da99c97 405 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 406 return;
1da177e4 407
0f3fa48a 408 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
409 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
410 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
411 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
412 c->x86_model_id[48] = 0;
413
ee098e1a
BP
414 /* Trim whitespace */
415 p = q = s = &c->x86_model_id[0];
416
417 while (*p == ' ')
418 p++;
419
420 while (*p) {
421 /* Note the last non-whitespace index */
422 if (!isspace(*p))
423 s = q;
424
425 *q++ = *p++;
426 }
427
428 *(s + 1) = '\0';
1da177e4
LT
429}
430
148f9bb8 431void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 432{
9d31d35b 433 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 434
3da99c97 435 n = c->extended_cpuid_level;
1da177e4
LT
436
437 if (n >= 0x80000005) {
9d31d35b 438 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 439 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
440#ifdef CONFIG_X86_64
441 /* On K8 L1 TLB is inclusive, so don't count it */
442 c->x86_tlbsize = 0;
443#endif
1da177e4
LT
444 }
445
446 if (n < 0x80000006) /* Some chips just has a large L1. */
447 return;
448
0a488a53 449 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 450 l2size = ecx >> 16;
34048c9e 451
140fc727
YL
452#ifdef CONFIG_X86_64
453 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
454#else
1da177e4 455 /* do processor-specific cache resizing */
09dc68d9
JB
456 if (this_cpu->legacy_cache_size)
457 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
458
459 /* Allow user to override all this if necessary. */
460 if (cachesize_override != -1)
461 l2size = cachesize_override;
462
34048c9e 463 if (l2size == 0)
1da177e4 464 return; /* Again, no L2 cache is possible */
140fc727 465#endif
1da177e4
LT
466
467 c->x86_cache_size = l2size;
1da177e4
LT
468}
469
e0ba94f1
AS
470u16 __read_mostly tlb_lli_4k[NR_INFO];
471u16 __read_mostly tlb_lli_2m[NR_INFO];
472u16 __read_mostly tlb_lli_4m[NR_INFO];
473u16 __read_mostly tlb_lld_4k[NR_INFO];
474u16 __read_mostly tlb_lld_2m[NR_INFO];
475u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 476u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 477
f94fe119 478static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
479{
480 if (this_cpu->c_detect_tlb)
481 this_cpu->c_detect_tlb(c);
482
f94fe119 483 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 484 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
485 tlb_lli_4m[ENTRIES]);
486
487 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
488 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
489 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
490}
491
148f9bb8 492void detect_ht(struct cpuinfo_x86 *c)
1da177e4 493{
c8e56d20 494#ifdef CONFIG_SMP
0a488a53
YL
495 u32 eax, ebx, ecx, edx;
496 int index_msb, core_bits;
2eaad1fd 497 static bool printed;
1da177e4 498
0a488a53 499 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 500 return;
1da177e4 501
0a488a53
YL
502 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
503 goto out;
1da177e4 504
1cd78776
YL
505 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
506 return;
1da177e4 507
0a488a53 508 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 509
9d31d35b
YL
510 smp_num_siblings = (ebx & 0xff0000) >> 16;
511
512 if (smp_num_siblings == 1) {
2eaad1fd 513 printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
514 goto out;
515 }
9d31d35b 516
0f3fa48a
IM
517 if (smp_num_siblings <= 1)
518 goto out;
9d31d35b 519
0f3fa48a
IM
520 index_msb = get_count_order(smp_num_siblings);
521 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 522
0f3fa48a 523 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 524
0f3fa48a 525 index_msb = get_count_order(smp_num_siblings);
9d31d35b 526
0f3fa48a 527 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 528
0f3fa48a
IM
529 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
530 ((1 << core_bits) - 1);
1da177e4 531
0a488a53 532out:
2eaad1fd 533 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
0a488a53
YL
534 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
535 c->phys_proc_id);
536 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
537 c->cpu_core_id);
2eaad1fd 538 printed = 1;
9d31d35b 539 }
9d31d35b 540#endif
97e4db7c 541}
1da177e4 542
148f9bb8 543static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
544{
545 char *v = c->x86_vendor_id;
0f3fa48a 546 int i;
1da177e4
LT
547
548 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
549 if (!cpu_devs[i])
550 break;
551
552 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
553 (cpu_devs[i]->c_ident[1] &&
554 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 555
10a434fc
YL
556 this_cpu = cpu_devs[i];
557 c->x86_vendor = this_cpu->c_x86_vendor;
558 return;
1da177e4
LT
559 }
560 }
10a434fc 561
a9c56953
MK
562 printk_once(KERN_ERR
563 "CPU: vendor_id '%s' unknown, using generic init.\n" \
564 "CPU: Your system may be unstable.\n", v);
10a434fc 565
fe38d855
CE
566 c->x86_vendor = X86_VENDOR_UNKNOWN;
567 this_cpu = &default_cpu;
1da177e4
LT
568}
569
148f9bb8 570void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 571{
1da177e4 572 /* Get vendor name */
4a148513
HH
573 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
574 (unsigned int *)&c->x86_vendor_id[0],
575 (unsigned int *)&c->x86_vendor_id[8],
576 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 577
1da177e4 578 c->x86 = 4;
9d31d35b 579 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
580 if (c->cpuid_level >= 0x00000001) {
581 u32 junk, tfms, cap0, misc;
0f3fa48a 582
1da177e4 583 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
99f925ce
BP
584 c->x86 = x86_family(tfms);
585 c->x86_model = x86_model(tfms);
586 c->x86_mask = x86_stepping(tfms);
0f3fa48a 587
d4387bd3 588 if (cap0 & (1<<19)) {
d4387bd3 589 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 590 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 591 }
1da177e4 592 }
1da177e4 593}
3da99c97 594
148f9bb8 595void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7 596{
39c06df4 597 u32 eax, ebx, ecx, edx;
093af8d7 598
3da99c97
YL
599 /* Intel-defined flags: level 0x00000001 */
600 if (c->cpuid_level >= 0x00000001) {
39c06df4 601 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 602
39c06df4
BP
603 c->x86_capability[CPUID_1_ECX] = ecx;
604 c->x86_capability[CPUID_1_EDX] = edx;
3da99c97 605 }
093af8d7 606
bdc802dc
PA
607 /* Additional Intel-defined flags: level 0x00000007 */
608 if (c->cpuid_level >= 0x00000007) {
bdc802dc
PA
609 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
610
39c06df4 611 c->x86_capability[CPUID_7_0_EBX] = ebx;
2ccd71f1 612
39c06df4 613 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
bdc802dc
PA
614 }
615
6229ad27
FY
616 /* Extended state features: level 0x0000000d */
617 if (c->cpuid_level >= 0x0000000d) {
6229ad27
FY
618 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
619
39c06df4 620 c->x86_capability[CPUID_D_1_EAX] = eax;
6229ad27
FY
621 }
622
cbc82b17
PWJ
623 /* Additional Intel-defined flags: level 0x0000000F */
624 if (c->cpuid_level >= 0x0000000F) {
cbc82b17
PWJ
625
626 /* QoS sub-leaf, EAX=0Fh, ECX=0 */
627 cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
39c06df4
BP
628 c->x86_capability[CPUID_F_0_EDX] = edx;
629
cbc82b17
PWJ
630 if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
631 /* will be overridden if occupancy monitoring exists */
632 c->x86_cache_max_rmid = ebx;
633
634 /* QoS sub-leaf, EAX=0Fh, ECX=1 */
635 cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
39c06df4
BP
636 c->x86_capability[CPUID_F_1_EDX] = edx;
637
cbc82b17
PWJ
638 if (cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) {
639 c->x86_cache_max_rmid = ecx;
640 c->x86_cache_occ_scale = ebx;
641 }
642 } else {
643 c->x86_cache_max_rmid = -1;
644 c->x86_cache_occ_scale = -1;
645 }
646 }
647
3da99c97 648 /* AMD-defined flags: level 0x80000001 */
39c06df4
BP
649 eax = cpuid_eax(0x80000000);
650 c->extended_cpuid_level = eax;
651
652 if ((eax & 0xffff0000) == 0x80000000) {
653 if (eax >= 0x80000001) {
654 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 655
39c06df4
BP
656 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
657 c->x86_capability[CPUID_8000_0001_EDX] = edx;
093af8d7 658 }
093af8d7 659 }
093af8d7 660
5122c890 661 if (c->extended_cpuid_level >= 0x80000008) {
39c06df4 662 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
5122c890
YL
663
664 c->x86_virt_bits = (eax >> 8) & 0xff;
665 c->x86_phys_bits = eax & 0xff;
39c06df4 666 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
093af8d7 667 }
13c6c532
JB
668#ifdef CONFIG_X86_32
669 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
670 c->x86_phys_bits = 36;
5122c890 671#endif
e3224234
YL
672
673 if (c->extended_cpuid_level >= 0x80000007)
674 c->x86_power = cpuid_edx(0x80000007);
2ccd71f1
BP
675
676 if (c->extended_cpuid_level >= 0x8000000a)
39c06df4 677 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
093af8d7 678
1dedefd1 679 init_scattered_cpuid_features(c);
093af8d7 680}
1da177e4 681
148f9bb8 682static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
683{
684#ifdef CONFIG_X86_32
685 int i;
686
687 /*
688 * First of all, decide if this is a 486 or higher
689 * It's a 486 if we can modify the AC flag
690 */
691 if (flag_is_changeable_p(X86_EFLAGS_AC))
692 c->x86 = 4;
693 else
694 c->x86 = 3;
695
696 for (i = 0; i < X86_VENDOR_NUM; i++)
697 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
698 c->x86_vendor_id[0] = 0;
699 cpu_devs[i]->c_identify(c);
700 if (c->x86_vendor_id[0]) {
701 get_cpu_vendor(c);
702 break;
703 }
704 }
705#endif
706}
707
34048c9e
PC
708/*
709 * Do minimum CPU detection early.
710 * Fields really needed: vendor, cpuid_level, family, model, mask,
711 * cache alignment.
712 * The others are not touched to avoid unwanted side effects.
713 *
714 * WARNING: this function is only called on the BP. Don't add code here
715 * that is supposed to run on all CPUs.
716 */
3da99c97 717static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 718{
6627d242
YL
719#ifdef CONFIG_X86_64
720 c->x86_clflush_size = 64;
13c6c532
JB
721 c->x86_phys_bits = 36;
722 c->x86_virt_bits = 48;
6627d242 723#else
d4387bd3 724 c->x86_clflush_size = 32;
13c6c532
JB
725 c->x86_phys_bits = 32;
726 c->x86_virt_bits = 32;
6627d242 727#endif
0a488a53 728 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 729
3da99c97 730 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 731 c->extended_cpuid_level = 0;
d7cd5611 732
aef93c8b
YL
733 if (!have_cpuid_p())
734 identify_cpu_without_cpuid(c);
735
736 /* cyrix could have cpuid enabled via c_identify()*/
d7cd5611
RR
737 if (!have_cpuid_p())
738 return;
739
740 cpu_detect(c);
3da99c97 741 get_cpu_vendor(c);
3da99c97 742 get_cpu_cap(c);
12cf105c 743
10a434fc
YL
744 if (this_cpu->c_early_init)
745 this_cpu->c_early_init(c);
093af8d7 746
f6e9456c 747 c->cpu_index = 0;
b38b0665 748 filter_cpuid_features(c, false);
de5397ad 749
a110b5ec
BP
750 if (this_cpu->c_bsp_init)
751 this_cpu->c_bsp_init(c);
c3b83598
BP
752
753 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
db52ef74 754 fpu__init_system(c);
d7cd5611
RR
755}
756
9d31d35b
YL
757void __init early_cpu_init(void)
758{
02dde8b4 759 const struct cpu_dev *const *cdev;
10a434fc
YL
760 int count = 0;
761
ac23f253 762#ifdef CONFIG_PROCESSOR_SELECT
9766cdbc 763 printk(KERN_INFO "KERNEL supported cpus:\n");
31c997ca
IM
764#endif
765
10a434fc 766 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 767 const struct cpu_dev *cpudev = *cdev;
9d31d35b 768
10a434fc
YL
769 if (count >= X86_VENDOR_NUM)
770 break;
771 cpu_devs[count] = cpudev;
772 count++;
773
ac23f253 774#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
775 {
776 unsigned int j;
777
778 for (j = 0; j < 2; j++) {
779 if (!cpudev->c_ident[j])
780 continue;
781 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
782 cpudev->c_ident[j]);
783 }
10a434fc 784 }
0388423d 785#endif
10a434fc 786 }
9d31d35b 787 early_identify_cpu(&boot_cpu_data);
d7cd5611 788}
093af8d7 789
b6734c35 790/*
366d4a43
BP
791 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
792 * unfortunately, that's not true in practice because of early VIA
793 * chips and (more importantly) broken virtualizers that are not easy
794 * to detect. In the latter case it doesn't even *fail* reliably, so
795 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 796 * unless we can find a reliable way to detect all the broken cases.
366d4a43 797 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35 798 */
148f9bb8 799static void detect_nopl(struct cpuinfo_x86 *c)
b6734c35 800{
366d4a43 801#ifdef CONFIG_X86_32
b6734c35 802 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
803#else
804 set_cpu_cap(c, X86_FEATURE_NOPL);
805#endif
d7cd5611
RR
806}
807
148f9bb8 808static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 809{
aef93c8b 810 c->extended_cpuid_level = 0;
1da177e4 811
3da99c97 812 if (!have_cpuid_p())
aef93c8b 813 identify_cpu_without_cpuid(c);
1d67953f 814
aef93c8b 815 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 816 if (!have_cpuid_p())
aef93c8b 817 return;
1da177e4 818
3da99c97 819 cpu_detect(c);
1da177e4 820
3da99c97 821 get_cpu_vendor(c);
1da177e4 822
3da99c97 823 get_cpu_cap(c);
1da177e4 824
3da99c97
YL
825 if (c->cpuid_level >= 0x00000001) {
826 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e 827#ifdef CONFIG_X86_32
c8e56d20 828# ifdef CONFIG_SMP
cb8cc442 829 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 830# else
3da99c97 831 c->apicid = c->initial_apicid;
b89d3b3e
YL
832# endif
833#endif
b89d3b3e 834 c->phys_proc_id = c->initial_apicid;
3da99c97 835 }
1da177e4 836
1b05d60d 837 get_model_name(c); /* Default name */
1da177e4 838
3da99c97 839 detect_nopl(c);
1da177e4 840}
1da177e4 841
cbc82b17
PWJ
842static void x86_init_cache_qos(struct cpuinfo_x86 *c)
843{
844 /*
845 * The heavy lifting of max_rmid and cache_occ_scale are handled
846 * in get_cpu_cap(). Here we just set the max_rmid for the boot_cpu
847 * in case CQM bits really aren't there in this CPU.
848 */
849 if (c != &boot_cpu_data) {
850 boot_cpu_data.x86_cache_max_rmid =
851 min(boot_cpu_data.x86_cache_max_rmid,
852 c->x86_cache_max_rmid);
853 }
854}
855
1da177e4
LT
856/*
857 * This does the hard work of actually picking apart the CPU stuff...
858 */
148f9bb8 859static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
860{
861 int i;
862
863 c->loops_per_jiffy = loops_per_jiffy;
864 c->x86_cache_size = -1;
865 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
866 c->x86_model = c->x86_mask = 0; /* So far unknown... */
867 c->x86_vendor_id[0] = '\0'; /* Unset */
868 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 869 c->x86_max_cores = 1;
102bbe3a 870 c->x86_coreid_bits = 0;
11fdd252 871#ifdef CONFIG_X86_64
102bbe3a 872 c->x86_clflush_size = 64;
13c6c532
JB
873 c->x86_phys_bits = 36;
874 c->x86_virt_bits = 48;
102bbe3a
YL
875#else
876 c->cpuid_level = -1; /* CPUID not detected */
770d132f 877 c->x86_clflush_size = 32;
13c6c532
JB
878 c->x86_phys_bits = 32;
879 c->x86_virt_bits = 32;
102bbe3a
YL
880#endif
881 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
882 memset(&c->x86_capability, 0, sizeof c->x86_capability);
883
1da177e4
LT
884 generic_identify(c);
885
3898534d 886 if (this_cpu->c_identify)
1da177e4
LT
887 this_cpu->c_identify(c);
888
2759c328
YL
889 /* Clear/Set all flags overriden by options, after probe */
890 for (i = 0; i < NCAPINTS; i++) {
891 c->x86_capability[i] &= ~cpu_caps_cleared[i];
892 c->x86_capability[i] |= cpu_caps_set[i];
893 }
894
102bbe3a 895#ifdef CONFIG_X86_64
cb8cc442 896 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
897#endif
898
1da177e4
LT
899 /*
900 * Vendor-specific initialization. In this section we
901 * canonicalize the feature flags, meaning if there are
902 * features a certain CPU supports which CPUID doesn't
903 * tell us, CPUID claiming incorrect flags, or other bugs,
904 * we handle them here.
905 *
906 * At the end of this section, c->x86_capability better
907 * indicate the features this CPU genuinely supports!
908 */
909 if (this_cpu->c_init)
910 this_cpu->c_init(c);
911
912 /* Disable the PN if appropriate */
913 squash_the_stupid_serial_number(c);
914
b2cc2a07
PA
915 /* Set up SMEP/SMAP */
916 setup_smep(c);
917 setup_smap(c);
918
1da177e4 919 /*
0f3fa48a
IM
920 * The vendor-specific functions might have changed features.
921 * Now we do "generic changes."
1da177e4
LT
922 */
923
b38b0665
PA
924 /* Filter out anything that depends on CPUID levels we don't have */
925 filter_cpuid_features(c, true);
926
1da177e4 927 /* If the model name is still unset, do table lookup. */
34048c9e 928 if (!c->x86_model_id[0]) {
02dde8b4 929 const char *p;
1da177e4 930 p = table_lookup_model(c);
34048c9e 931 if (p)
1da177e4
LT
932 strcpy(c->x86_model_id, p);
933 else
934 /* Last resort... */
935 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 936 c->x86, c->x86_model);
1da177e4
LT
937 }
938
102bbe3a
YL
939#ifdef CONFIG_X86_64
940 detect_ht(c);
941#endif
942
88b094fb 943 init_hypervisor(c);
49d859d7 944 x86_init_rdrand(c);
cbc82b17 945 x86_init_cache_qos(c);
3e0c3737
YL
946
947 /*
948 * Clear/Set all flags overriden by options, need do it
949 * before following smp all cpus cap AND.
950 */
951 for (i = 0; i < NCAPINTS; i++) {
952 c->x86_capability[i] &= ~cpu_caps_cleared[i];
953 c->x86_capability[i] |= cpu_caps_set[i];
954 }
955
1da177e4
LT
956 /*
957 * On SMP, boot_cpu_data holds the common feature set between
958 * all CPUs; so make sure that we indicate which features are
959 * common between the CPUs. The first time this routine gets
960 * executed, c == &boot_cpu_data.
961 */
34048c9e 962 if (c != &boot_cpu_data) {
1da177e4 963 /* AND the already accumulated flags with these */
9d31d35b 964 for (i = 0; i < NCAPINTS; i++)
1da177e4 965 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
966
967 /* OR, i.e. replicate the bug flags */
968 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
969 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
970 }
971
972 /* Init Machine Check Exception if available. */
5e09954a 973 mcheck_cpu_init(c);
30d432df
AK
974
975 select_idle_routine(c);
102bbe3a 976
de2d9445 977#ifdef CONFIG_NUMA
102bbe3a
YL
978 numa_add_cpu(smp_processor_id());
979#endif
a6c4e076 980}
31ab269a 981
8b6c0ab1
IM
982/*
983 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
984 * on 32-bit kernels:
985 */
cfda7bb9
AL
986#ifdef CONFIG_X86_32
987void enable_sep_cpu(void)
988{
8b6c0ab1
IM
989 struct tss_struct *tss;
990 int cpu;
cfda7bb9 991
8b6c0ab1
IM
992 cpu = get_cpu();
993 tss = &per_cpu(cpu_tss, cpu);
994
995 if (!boot_cpu_has(X86_FEATURE_SEP))
996 goto out;
997
998 /*
cf9328cc
AL
999 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1000 * see the big comment in struct x86_hw_tss's definition.
8b6c0ab1 1001 */
cfda7bb9
AL
1002
1003 tss->x86_tss.ss1 = __KERNEL_CS;
8b6c0ab1
IM
1004 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
1005
cf9328cc
AL
1006 wrmsr(MSR_IA32_SYSENTER_ESP,
1007 (unsigned long)tss + offsetofend(struct tss_struct, SYSENTER_stack),
1008 0);
8b6c0ab1 1009
4c8cd0c5 1010 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
8b6c0ab1
IM
1011
1012out:
cfda7bb9
AL
1013 put_cpu();
1014}
e04d645f
GC
1015#endif
1016
a6c4e076
JF
1017void __init identify_boot_cpu(void)
1018{
1019 identify_cpu(&boot_cpu_data);
02c68a02 1020 init_amd_e400_c1e_mask();
102bbe3a 1021#ifdef CONFIG_X86_32
a6c4e076 1022 sysenter_setup();
6fe940d6 1023 enable_sep_cpu();
102bbe3a 1024#endif
5b556332 1025 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 1026}
3b520b23 1027
148f9bb8 1028void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1029{
1030 BUG_ON(c == &boot_cpu_data);
1031 identify_cpu(c);
102bbe3a 1032#ifdef CONFIG_X86_32
a6c4e076 1033 enable_sep_cpu();
102bbe3a 1034#endif
a6c4e076 1035 mtrr_ap_init();
1da177e4
LT
1036}
1037
a0854a46 1038struct msr_range {
0f3fa48a
IM
1039 unsigned min;
1040 unsigned max;
a0854a46 1041};
1da177e4 1042
148f9bb8 1043static const struct msr_range msr_range_array[] = {
a0854a46
YL
1044 { 0x00000000, 0x00000418},
1045 { 0xc0000000, 0xc000040b},
1046 { 0xc0010000, 0xc0010142},
1047 { 0xc0011000, 0xc001103b},
1048};
1da177e4 1049
148f9bb8 1050static void __print_cpu_msr(void)
a0854a46 1051{
0f3fa48a 1052 unsigned index_min, index_max;
a0854a46
YL
1053 unsigned index;
1054 u64 val;
1055 int i;
a0854a46
YL
1056
1057 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
1058 index_min = msr_range_array[i].min;
1059 index_max = msr_range_array[i].max;
0f3fa48a 1060
a0854a46 1061 for (index = index_min; index < index_max; index++) {
ecd431d9 1062 if (rdmsrl_safe(index, &val))
a0854a46
YL
1063 continue;
1064 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1da177e4 1065 }
a0854a46
YL
1066 }
1067}
94605eff 1068
148f9bb8 1069static int show_msr;
0f3fa48a 1070
a0854a46
YL
1071static __init int setup_show_msr(char *arg)
1072{
1073 int num;
3dd9d514 1074
a0854a46 1075 get_option(&arg, &num);
3dd9d514 1076
a0854a46
YL
1077 if (num > 0)
1078 show_msr = num;
1079 return 1;
1da177e4 1080}
a0854a46 1081__setup("show_msr=", setup_show_msr);
1da177e4 1082
191679fd
AK
1083static __init int setup_noclflush(char *arg)
1084{
840d2830 1085 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1086 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1087 return 1;
1088}
1089__setup("noclflush", setup_noclflush);
1090
148f9bb8 1091void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1092{
02dde8b4 1093 const char *vendor = NULL;
1da177e4 1094
0f3fa48a 1095 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1096 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1097 } else {
1098 if (c->cpuid_level >= 0)
1099 vendor = c->x86_vendor_id;
1100 }
1da177e4 1101
bd32a8cf 1102 if (vendor && !strstr(c->x86_model_id, vendor))
9d31d35b 1103 printk(KERN_CONT "%s ", vendor);
1da177e4 1104
9d31d35b 1105 if (c->x86_model_id[0])
adafb98d 1106 printk(KERN_CONT "%s", c->x86_model_id);
1da177e4 1107 else
9d31d35b 1108 printk(KERN_CONT "%d86", c->x86);
1da177e4 1109
7c5b190e 1110 printk(KERN_CONT " (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
924e101a 1111
34048c9e 1112 if (c->x86_mask || c->cpuid_level >= 0)
7c5b190e 1113 printk(KERN_CONT ", stepping: 0x%x)\n", c->x86_mask);
1da177e4 1114 else
924e101a 1115 printk(KERN_CONT ")\n");
a0854a46 1116
0b8b8078 1117 print_cpu_msr(c);
21c3fcf3
YL
1118}
1119
148f9bb8 1120void print_cpu_msr(struct cpuinfo_x86 *c)
21c3fcf3 1121{
a0854a46 1122 if (c->cpu_index < show_msr)
21c3fcf3 1123 __print_cpu_msr();
1da177e4
LT
1124}
1125
ac72e788
AK
1126static __init int setup_disablecpuid(char *arg)
1127{
1128 int bit;
0f3fa48a 1129
ac72e788
AK
1130 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
1131 setup_clear_cpu_cap(bit);
1132 else
1133 return 0;
0f3fa48a 1134
ac72e788
AK
1135 return 1;
1136}
1137__setup("clearcpuid=", setup_disablecpuid);
1138
d5494d4f 1139#ifdef CONFIG_X86_64
9ff80942 1140struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
629f4f9d
SA
1141struct desc_ptr debug_idt_descr = { NR_VECTORS * 16 - 1,
1142 (unsigned long) debug_idt_table };
d5494d4f 1143
947e76cd 1144DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1145 irq_stack_union) __aligned(PAGE_SIZE) __visible;
0f3fa48a 1146
bdf977b3 1147/*
a7fcf28d
AL
1148 * The following percpu variables are hot. Align current_task to
1149 * cacheline size such that they fall in the same cacheline.
bdf977b3
TH
1150 */
1151DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1152 &init_task;
1153EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1154
bdf977b3
TH
1155DEFINE_PER_CPU(char *, irq_stack_ptr) =
1156 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
1157
277d5b40 1158DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1159
c2daa3be
PZ
1160DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1161EXPORT_PER_CPU_SYMBOL(__preempt_count);
1162
0f3fa48a
IM
1163/*
1164 * Special IST stacks which the CPU switches to when it calls
1165 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1166 * limit), all of them are 4K, except the debug stack which
1167 * is 8K.
1168 */
1169static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1170 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1171 [DEBUG_STACK - 1] = DEBUG_STKSZ
1172};
1173
92d65b23 1174static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
3e352aa8 1175 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
d5494d4f 1176
d5494d4f
YL
1177/* May not be marked __init: used by software suspend */
1178void syscall_init(void)
1da177e4 1179{
d5494d4f
YL
1180 /*
1181 * LSTAR and STAR live in a bit strange symbiosis.
1182 * They both write to the same internal register. STAR allows to
1183 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1184 */
31ac34ca 1185 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
47edb651 1186 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
d56fe4bf
IM
1187
1188#ifdef CONFIG_IA32_EMULATION
47edb651 1189 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
a76c7f46 1190 /*
487d1edb
DV
1191 * This only works on Intel CPUs.
1192 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1193 * This does not cause SYSENTER to jump to the wrong location, because
1194 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
a76c7f46
DV
1195 */
1196 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
1197 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
4c8cd0c5 1198 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
d56fe4bf 1199#else
47edb651 1200 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
6b51311c 1201 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
d56fe4bf
IM
1202 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1203 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
d5494d4f 1204#endif
03ae5768 1205
d5494d4f
YL
1206 /* Flags to clear on syscall */
1207 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1208 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1209 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1210}
62111195 1211
d5494d4f
YL
1212/*
1213 * Copies of the original ist values from the tss are only accessed during
1214 * debugging, no special alignment required.
1215 */
1216DEFINE_PER_CPU(struct orig_ist, orig_ist);
1217
228bdaa9 1218static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1219DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1220
1221int is_debug_stack(unsigned long addr)
1222{
89cbc767
CL
1223 return __this_cpu_read(debug_stack_usage) ||
1224 (addr <= __this_cpu_read(debug_stack_addr) &&
1225 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9 1226}
0f46efeb 1227NOKPROBE_SYMBOL(is_debug_stack);
228bdaa9 1228
629f4f9d 1229DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1230
228bdaa9
SR
1231void debug_stack_set_zero(void)
1232{
629f4f9d
SA
1233 this_cpu_inc(debug_idt_ctr);
1234 load_current_idt();
228bdaa9 1235}
0f46efeb 1236NOKPROBE_SYMBOL(debug_stack_set_zero);
228bdaa9
SR
1237
1238void debug_stack_reset(void)
1239{
629f4f9d 1240 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1241 return;
629f4f9d
SA
1242 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1243 load_current_idt();
228bdaa9 1244}
0f46efeb 1245NOKPROBE_SYMBOL(debug_stack_reset);
228bdaa9 1246
0f3fa48a 1247#else /* CONFIG_X86_64 */
d5494d4f 1248
bdf977b3
TH
1249DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1250EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1251DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1252EXPORT_PER_CPU_SYMBOL(__preempt_count);
bdf977b3 1253
a7fcf28d
AL
1254/*
1255 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1256 * the top of the kernel stack. Use an extra percpu variable to track the
1257 * top of the kernel stack directly.
1258 */
1259DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1260 (unsigned long)&init_thread_union + THREAD_SIZE;
1261EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1262
60a5317f 1263#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1264DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1265#endif
d5494d4f 1266
0f3fa48a 1267#endif /* CONFIG_X86_64 */
c5413fbe 1268
9766cdbc
JSR
1269/*
1270 * Clear all 6 debug registers:
1271 */
1272static void clear_all_debug_regs(void)
1273{
1274 int i;
1275
1276 for (i = 0; i < 8; i++) {
1277 /* Ignore db4, db5 */
1278 if ((i == 4) || (i == 5))
1279 continue;
1280
1281 set_debugreg(0, i);
1282 }
1283}
c5413fbe 1284
0bb9fef9
JW
1285#ifdef CONFIG_KGDB
1286/*
1287 * Restore debug regs if using kgdbwait and you have a kernel debugger
1288 * connection established.
1289 */
1290static void dbg_restore_debug_regs(void)
1291{
1292 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1293 arch_kgdb_ops.correct_hw_break();
1294}
1295#else /* ! CONFIG_KGDB */
1296#define dbg_restore_debug_regs()
1297#endif /* ! CONFIG_KGDB */
1298
ce4b1b16
IM
1299static void wait_for_master_cpu(int cpu)
1300{
1301#ifdef CONFIG_SMP
1302 /*
1303 * wait for ACK from master CPU before continuing
1304 * with AP initialization
1305 */
1306 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1307 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1308 cpu_relax();
1309#endif
1310}
1311
d2cbcc49
RR
1312/*
1313 * cpu_init() initializes state that is per-CPU. Some data is already
1314 * initialized (naturally) in the bootstrap process, such as the GDT
1315 * and IDT. We reload them nevertheless, this function acts as a
1316 * 'CPU state barrier', nothing should get across.
1ba76586 1317 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1318 */
1ba76586 1319#ifdef CONFIG_X86_64
0f3fa48a 1320
148f9bb8 1321void cpu_init(void)
1ba76586 1322{
0fe1e009 1323 struct orig_ist *oist;
1ba76586 1324 struct task_struct *me;
0f3fa48a
IM
1325 struct tss_struct *t;
1326 unsigned long v;
ce4b1b16 1327 int cpu = stack_smp_processor_id();
1ba76586
YL
1328 int i;
1329
ce4b1b16
IM
1330 wait_for_master_cpu(cpu);
1331
1e02ce4c
AL
1332 /*
1333 * Initialize the CR4 shadow before doing anything that could
1334 * try to read it.
1335 */
1336 cr4_init_shadow();
1337
e6ebf5de
FY
1338 /*
1339 * Load microcode on this cpu if a valid microcode is available.
1340 * This is early microcode loading procedure.
1341 */
1342 load_ucode_ap();
1343
24933b82 1344 t = &per_cpu(cpu_tss, cpu);
0fe1e009 1345 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1346
e7a22c1e 1347#ifdef CONFIG_NUMA
27fd185f 1348 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1349 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1350 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1351#endif
1ba76586
YL
1352
1353 me = current;
1354
2eaad1fd 1355 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1356
375074cc 1357 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1358
1359 /*
1360 * Initialize the per-CPU GDT with the boot GDT,
1361 * and set up the GDT descriptor:
1362 */
1363
552be871 1364 switch_to_new_gdt(cpu);
2697fbd5
BG
1365 loadsegment(fs, 0);
1366
cf910e83 1367 load_current_idt();
1ba76586
YL
1368
1369 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1370 syscall_init();
1371
1372 wrmsrl(MSR_FS_BASE, 0);
1373 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1374 barrier();
1375
4763ed4d 1376 x86_configure_nx();
659006bf 1377 x2apic_setup();
1ba76586
YL
1378
1379 /*
1380 * set up and load the per-CPU TSS
1381 */
0fe1e009 1382 if (!oist->ist[0]) {
92d65b23 1383 char *estacks = per_cpu(exception_stacks, cpu);
0f3fa48a 1384
1ba76586 1385 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1386 estacks += exception_stack_sizes[v];
0fe1e009 1387 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1388 (unsigned long)estacks;
228bdaa9
SR
1389 if (v == DEBUG_STACK-1)
1390 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1391 }
1392 }
1393
1394 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
0f3fa48a 1395
1ba76586
YL
1396 /*
1397 * <= is required because the CPU will access up to
1398 * 8 bits beyond the end of the IO permission bitmap.
1399 */
1400 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1401 t->io_bitmap[i] = ~0UL;
1402
1403 atomic_inc(&init_mm.mm_count);
1404 me->active_mm = &init_mm;
8c5dfd25 1405 BUG_ON(me->mm);
1ba76586
YL
1406 enter_lazy_tlb(&init_mm, me);
1407
1408 load_sp0(t, &current->thread);
1409 set_tss_desc(cpu, t);
1410 load_TR_desc();
37868fe1 1411 load_mm_ldt(&init_mm);
1ba76586 1412
0bb9fef9
JW
1413 clear_all_debug_regs();
1414 dbg_restore_debug_regs();
1ba76586 1415
21c4cd10 1416 fpu__init_cpu();
1ba76586 1417
1ba76586
YL
1418 if (is_uv_system())
1419 uv_cpu_init();
1420}
1421
1422#else
1423
148f9bb8 1424void cpu_init(void)
9ee79a3d 1425{
d2cbcc49
RR
1426 int cpu = smp_processor_id();
1427 struct task_struct *curr = current;
24933b82 1428 struct tss_struct *t = &per_cpu(cpu_tss, cpu);
9ee79a3d 1429 struct thread_struct *thread = &curr->thread;
62111195 1430
ce4b1b16 1431 wait_for_master_cpu(cpu);
e6ebf5de 1432
5b2bdbc8
SR
1433 /*
1434 * Initialize the CR4 shadow before doing anything that could
1435 * try to read it.
1436 */
1437 cr4_init_shadow();
1438
ce4b1b16 1439 show_ucode_info_early();
62111195
JF
1440
1441 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1442
362f924b
BP
1443 if (cpu_feature_enabled(X86_FEATURE_VME) ||
1444 cpu_has_tsc ||
1445 boot_cpu_has(X86_FEATURE_DE))
375074cc 1446 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1447
cf910e83 1448 load_current_idt();
552be871 1449 switch_to_new_gdt(cpu);
1da177e4 1450
1da177e4
LT
1451 /*
1452 * Set up and load the per-CPU TSS and LDT
1453 */
1454 atomic_inc(&init_mm.mm_count);
62111195 1455 curr->active_mm = &init_mm;
8c5dfd25 1456 BUG_ON(curr->mm);
62111195 1457 enter_lazy_tlb(&init_mm, curr);
1da177e4 1458
faca6227 1459 load_sp0(t, thread);
34048c9e 1460 set_tss_desc(cpu, t);
1da177e4 1461 load_TR_desc();
37868fe1 1462 load_mm_ldt(&init_mm);
1da177e4 1463
f9a196b8
TG
1464 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1465
22c4e308 1466#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1467 /* Set up doublefault TSS pointer in the GDT */
1468 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1469#endif
1da177e4 1470
9766cdbc 1471 clear_all_debug_regs();
0bb9fef9 1472 dbg_restore_debug_regs();
1da177e4 1473
21c4cd10 1474 fpu__init_cpu();
1da177e4 1475}
1ba76586 1476#endif
5700f743
BP
1477
1478#ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS
1479void warn_pre_alternatives(void)
1480{
1481 WARN(1, "You're using static_cpu_has before alternatives have run!\n");
1482}
1483EXPORT_SYMBOL_GPL(warn_pre_alternatives);
1484#endif
4a90a99c
BP
1485
1486inline bool __static_cpu_has_safe(u16 bit)
1487{
1488 return boot_cpu_has(bit);
1489}
1490EXPORT_SYMBOL_GPL(__static_cpu_has_safe);
b51ef52d
LA
1491
1492static void bsp_resume(void)
1493{
1494 if (this_cpu->c_bsp_resume)
1495 this_cpu->c_bsp_resume(&boot_cpu_data);
1496}
1497
1498static struct syscore_ops cpu_syscore_ops = {
1499 .resume = bsp_resume,
1500};
1501
1502static int __init init_cpu_syscore(void)
1503{
1504 register_syscore_ops(&cpu_syscore_ops);
1505 return 0;
1506}
1507core_initcall(init_cpu_syscore);