]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86/cpufeatures: Disentangle MSR_SPEC_CTRL enumeration from IBRS
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
186f4360 5#include <linux/export.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
ee098e1a 8#include <linux/ctype.h>
1da177e4 9#include <linux/delay.h>
68e21be2 10#include <linux/sched/mm.h>
e6017571 11#include <linux/sched/clock.h>
9164bb4a 12#include <linux/sched/task.h>
9766cdbc 13#include <linux/init.h>
0f46efeb 14#include <linux/kprobes.h>
9766cdbc 15#include <linux/kgdb.h>
1da177e4 16#include <linux/smp.h>
9766cdbc 17#include <linux/io.h>
b51ef52d 18#include <linux/syscore_ops.h>
9766cdbc
JSR
19
20#include <asm/stackprotector.h>
cdd6c482 21#include <asm/perf_event.h>
1da177e4 22#include <asm/mmu_context.h>
49d859d7 23#include <asm/archrandom.h>
9766cdbc
JSR
24#include <asm/hypervisor.h>
25#include <asm/processor.h>
1e02ce4c 26#include <asm/tlbflush.h>
f649e938 27#include <asm/debugreg.h>
9766cdbc 28#include <asm/sections.h>
f40c3300 29#include <asm/vsyscall.h>
8bdbd962
AC
30#include <linux/topology.h>
31#include <linux/cpumask.h>
9766cdbc 32#include <asm/pgtable.h>
60063497 33#include <linux/atomic.h>
9766cdbc
JSR
34#include <asm/proto.h>
35#include <asm/setup.h>
36#include <asm/apic.h>
37#include <asm/desc.h>
78f7f1e5 38#include <asm/fpu/internal.h>
27b07da7 39#include <asm/mtrr.h>
0274f955 40#include <asm/hwcap2.h>
8bdbd962 41#include <linux/numa.h>
9766cdbc 42#include <asm/asm.h>
0f6ff2bc 43#include <asm/bugs.h>
9766cdbc 44#include <asm/cpu.h>
a03a3e28 45#include <asm/mce.h>
9766cdbc 46#include <asm/msr.h>
8d4a4300 47#include <asm/pat.h>
d288e1cf
FY
48#include <asm/microcode.h>
49#include <asm/microcode_intel.h>
97f85591
DW
50#include <asm/intel-family.h>
51#include <asm/cpu_device_id.h>
e641f5f5
IM
52
53#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 54#include <asm/uv/uv.h>
1da177e4
LT
55#endif
56
57#include "cpu.h"
58
0274f955
GA
59u32 elf_hwcap2 __read_mostly;
60
c2d1cec1 61/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 62cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
63cpumask_var_t cpu_callout_mask;
64cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
65
66/* representing cpus for which sibling maps can be computed */
67cpumask_var_t cpu_sibling_setup_mask;
68
2f2f52ba 69/* correctly size the local cpu masks */
4369f1fb 70void __init setup_cpu_local_masks(void)
2f2f52ba
BG
71{
72 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
73 alloc_bootmem_cpumask_var(&cpu_callin_mask);
74 alloc_bootmem_cpumask_var(&cpu_callout_mask);
75 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
76}
77
148f9bb8 78static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
79{
80#ifdef CONFIG_X86_64
27c13ece 81 cpu_detect_cache_sizes(c);
e8055139
OZ
82#else
83 /* Not much we can do here... */
84 /* Check if at least it has cpuid */
85 if (c->cpuid_level == -1) {
86 /* No cpuid. It must be an ancient CPU */
87 if (c->x86 == 4)
88 strcpy(c->x86_model_id, "486");
89 else if (c->x86 == 3)
90 strcpy(c->x86_model_id, "386");
91 }
92#endif
93}
94
148f9bb8 95static const struct cpu_dev default_cpu = {
e8055139
OZ
96 .c_init = default_init,
97 .c_vendor = "Unknown",
98 .c_x86_vendor = X86_VENDOR_UNKNOWN,
99};
100
148f9bb8 101static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 102
06deef89 103DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 104#ifdef CONFIG_X86_64
06deef89
BG
105 /*
106 * We need valid kernel segments for data and code in long mode too
107 * IRET will check the segment types kkeil 2000/10/28
108 * Also sysret mandates a special GDT layout
109 *
9766cdbc 110 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
111 * Hopefully nobody expects them at a fixed place (Wine?)
112 */
1e5de182
AM
113 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
114 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
115 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
116 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
117 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
118 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 119#else
1e5de182
AM
120 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
121 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
122 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
123 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
124 /*
125 * Segments used for calling PnP BIOS have byte granularity.
126 * They code segments and data segments have fixed 64k limits,
127 * the transfer segment sizes are set at run time.
128 */
6842ef0e 129 /* 32-bit code */
1e5de182 130 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 131 /* 16-bit code */
1e5de182 132 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 133 /* 16-bit data */
1e5de182 134 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 135 /* 16-bit data */
1e5de182 136 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 137 /* 16-bit data */
1e5de182 138 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
139 /*
140 * The APM segments have byte granularity and their bases
141 * are set at run time. All have 64k limits.
142 */
6842ef0e 143 /* 32-bit code */
1e5de182 144 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 145 /* 16-bit code */
1e5de182 146 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 147 /* data */
72c4d853 148 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 149
1e5de182
AM
150 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
151 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 152 GDT_STACK_CANARY_INIT
950ad7ff 153#endif
06deef89 154} };
7a61d35d 155EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 156
8c3641e9 157static int __init x86_mpx_setup(char *s)
0c752a93 158{
8c3641e9 159 /* require an exact match without trailing characters */
2cd3949f
DH
160 if (strlen(s))
161 return 0;
0c752a93 162
8c3641e9
DH
163 /* do not emit a message if the feature is not present */
164 if (!boot_cpu_has(X86_FEATURE_MPX))
165 return 1;
6bad06b7 166
8c3641e9
DH
167 setup_clear_cpu_cap(X86_FEATURE_MPX);
168 pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
b6f42a4a
FY
169 return 1;
170}
8c3641e9 171__setup("nompx", x86_mpx_setup);
b6f42a4a 172
0790c9aa 173#ifdef CONFIG_X86_64
c7ad5ad2 174static int __init x86_nopcid_setup(char *s)
0790c9aa 175{
c7ad5ad2
AL
176 /* nopcid doesn't accept parameters */
177 if (s)
178 return -EINVAL;
0790c9aa
AL
179
180 /* do not emit a message if the feature is not present */
181 if (!boot_cpu_has(X86_FEATURE_PCID))
c7ad5ad2 182 return 0;
0790c9aa
AL
183
184 setup_clear_cpu_cap(X86_FEATURE_PCID);
185 pr_info("nopcid: PCID feature disabled\n");
c7ad5ad2 186 return 0;
0790c9aa 187}
c7ad5ad2 188early_param("nopcid", x86_nopcid_setup);
0790c9aa
AL
189#endif
190
d12a72b8
AL
191static int __init x86_noinvpcid_setup(char *s)
192{
193 /* noinvpcid doesn't accept parameters */
194 if (s)
195 return -EINVAL;
196
197 /* do not emit a message if the feature is not present */
198 if (!boot_cpu_has(X86_FEATURE_INVPCID))
199 return 0;
200
201 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
202 pr_info("noinvpcid: INVPCID feature disabled\n");
203 return 0;
204}
205early_param("noinvpcid", x86_noinvpcid_setup);
206
ba51dced 207#ifdef CONFIG_X86_32
148f9bb8
PG
208static int cachesize_override = -1;
209static int disable_x86_serial_nr = 1;
1da177e4 210
0a488a53
YL
211static int __init cachesize_setup(char *str)
212{
213 get_option(&str, &cachesize_override);
214 return 1;
215}
216__setup("cachesize=", cachesize_setup);
217
0a488a53
YL
218static int __init x86_sep_setup(char *s)
219{
220 setup_clear_cpu_cap(X86_FEATURE_SEP);
221 return 1;
222}
223__setup("nosep", x86_sep_setup);
224
225/* Standard macro to see if a specific flag is changeable */
226static inline int flag_is_changeable_p(u32 flag)
227{
228 u32 f1, f2;
229
94f6bac1
KH
230 /*
231 * Cyrix and IDT cpus allow disabling of CPUID
232 * so the code below may return different results
233 * when it is executed before and after enabling
234 * the CPUID. Add "volatile" to not allow gcc to
235 * optimize the subsequent calls to this function.
236 */
0f3fa48a
IM
237 asm volatile ("pushfl \n\t"
238 "pushfl \n\t"
239 "popl %0 \n\t"
240 "movl %0, %1 \n\t"
241 "xorl %2, %0 \n\t"
242 "pushl %0 \n\t"
243 "popfl \n\t"
244 "pushfl \n\t"
245 "popl %0 \n\t"
246 "popfl \n\t"
247
94f6bac1
KH
248 : "=&r" (f1), "=&r" (f2)
249 : "ir" (flag));
0a488a53
YL
250
251 return ((f1^f2) & flag) != 0;
252}
253
254/* Probe for the CPUID instruction */
148f9bb8 255int have_cpuid_p(void)
0a488a53
YL
256{
257 return flag_is_changeable_p(X86_EFLAGS_ID);
258}
259
148f9bb8 260static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 261{
0f3fa48a
IM
262 unsigned long lo, hi;
263
264 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
265 return;
266
267 /* Disable processor serial number: */
268
269 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
270 lo |= 0x200000;
271 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
272
1b74dde7 273 pr_notice("CPU serial number disabled.\n");
0f3fa48a
IM
274 clear_cpu_cap(c, X86_FEATURE_PN);
275
276 /* Disabling the serial number may affect the cpuid level */
277 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
278}
279
280static int __init x86_serial_nr_setup(char *s)
281{
282 disable_x86_serial_nr = 0;
283 return 1;
284}
285__setup("serialnumber", x86_serial_nr_setup);
ba51dced 286#else
102bbe3a
YL
287static inline int flag_is_changeable_p(u32 flag)
288{
289 return 1;
290}
102bbe3a
YL
291static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
292{
293}
ba51dced 294#endif
0a488a53 295
de5397ad
FY
296static __init int setup_disable_smep(char *arg)
297{
b2cc2a07 298 setup_clear_cpu_cap(X86_FEATURE_SMEP);
0f6ff2bc
DH
299 /* Check for things that depend on SMEP being enabled: */
300 check_mpx_erratum(&boot_cpu_data);
de5397ad
FY
301 return 1;
302}
303__setup("nosmep", setup_disable_smep);
304
b2cc2a07 305static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 306{
b2cc2a07 307 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 308 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
309}
310
52b6179a
PA
311static __init int setup_disable_smap(char *arg)
312{
b2cc2a07 313 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
314 return 1;
315}
316__setup("nosmap", setup_disable_smap);
317
b2cc2a07
PA
318static __always_inline void setup_smap(struct cpuinfo_x86 *c)
319{
581b7f15 320 unsigned long eflags = native_save_fl();
b2cc2a07
PA
321
322 /* This should have been cleared long ago */
b2cc2a07
PA
323 BUG_ON(eflags & X86_EFLAGS_AC);
324
03bbd596
PA
325 if (cpu_has(c, X86_FEATURE_SMAP)) {
326#ifdef CONFIG_X86_SMAP
375074cc 327 cr4_set_bits(X86_CR4_SMAP);
03bbd596 328#else
375074cc 329 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
330#endif
331 }
de5397ad
FY
332}
333
aa35f896
RN
334static __always_inline void setup_umip(struct cpuinfo_x86 *c)
335{
336 /* Check the boot processor, plus build option for UMIP. */
337 if (!cpu_feature_enabled(X86_FEATURE_UMIP))
338 goto out;
339
340 /* Check the current processor's cpuid bits. */
341 if (!cpu_has(c, X86_FEATURE_UMIP))
342 goto out;
343
344 cr4_set_bits(X86_CR4_UMIP);
345
770c7755
RN
346 pr_info("x86/cpu: Activated the Intel User Mode Instruction Prevention (UMIP) CPU feature\n");
347
aa35f896
RN
348 return;
349
350out:
351 /*
352 * Make sure UMIP is disabled in case it was enabled in a
353 * previous boot (e.g., via kexec).
354 */
355 cr4_clear_bits(X86_CR4_UMIP);
356}
357
06976945
DH
358/*
359 * Protection Keys are not available in 32-bit mode.
360 */
361static bool pku_disabled;
362
363static __always_inline void setup_pku(struct cpuinfo_x86 *c)
364{
e8df1a95
DH
365 /* check the boot processor, plus compile options for PKU: */
366 if (!cpu_feature_enabled(X86_FEATURE_PKU))
367 return;
368 /* checks the actual processor's cpuid bits: */
06976945
DH
369 if (!cpu_has(c, X86_FEATURE_PKU))
370 return;
371 if (pku_disabled)
372 return;
373
374 cr4_set_bits(X86_CR4_PKE);
375 /*
376 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
377 * cpuid bit to be set. We need to ensure that we
378 * update that bit in this CPU's "cpu_info".
379 */
380 get_cpu_cap(c);
381}
382
383#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
384static __init int setup_disable_pku(char *arg)
385{
386 /*
387 * Do not clear the X86_FEATURE_PKU bit. All of the
388 * runtime checks are against OSPKE so clearing the
389 * bit does nothing.
390 *
391 * This way, we will see "pku" in cpuinfo, but not
392 * "ospke", which is exactly what we want. It shows
393 * that the CPU has PKU, but the OS has not enabled it.
394 * This happens to be exactly how a system would look
395 * if we disabled the config option.
396 */
397 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
398 pku_disabled = true;
399 return 1;
400}
401__setup("nopku", setup_disable_pku);
402#endif /* CONFIG_X86_64 */
403
b38b0665
PA
404/*
405 * Some CPU features depend on higher CPUID levels, which may not always
406 * be available due to CPUID level capping or broken virtualization
407 * software. Add those features to this table to auto-disable them.
408 */
409struct cpuid_dependent_feature {
410 u32 feature;
411 u32 level;
412};
0f3fa48a 413
148f9bb8 414static const struct cpuid_dependent_feature
b38b0665
PA
415cpuid_dependent_features[] = {
416 { X86_FEATURE_MWAIT, 0x00000005 },
417 { X86_FEATURE_DCA, 0x00000009 },
418 { X86_FEATURE_XSAVE, 0x0000000d },
419 { 0, 0 }
420};
421
148f9bb8 422static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
423{
424 const struct cpuid_dependent_feature *df;
9766cdbc 425
b38b0665 426 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
427
428 if (!cpu_has(c, df->feature))
429 continue;
b38b0665
PA
430 /*
431 * Note: cpuid_level is set to -1 if unavailable, but
432 * extended_extended_level is set to 0 if unavailable
433 * and the legitimate extended levels are all negative
434 * when signed; hence the weird messing around with
435 * signs here...
436 */
0f3fa48a 437 if (!((s32)df->level < 0 ?
f6db44df 438 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
439 (s32)df->level > (s32)c->cpuid_level))
440 continue;
441
442 clear_cpu_cap(c, df->feature);
443 if (!warn)
444 continue;
445
1b74dde7
CY
446 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
447 x86_cap_flag(df->feature), df->level);
b38b0665 448 }
f6db44df 449}
b38b0665 450
102bbe3a
YL
451/*
452 * Naming convention should be: <Name> [(<Codename>)]
453 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
454 * in particular, if CPUID levels 0x80000002..4 are supported, this
455 * isn't used
102bbe3a
YL
456 */
457
458/* Look up CPU names by table lookup. */
148f9bb8 459static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 460{
09dc68d9
JB
461#ifdef CONFIG_X86_32
462 const struct legacy_cpu_model_info *info;
102bbe3a
YL
463
464 if (c->x86_model >= 16)
465 return NULL; /* Range check */
466
467 if (!this_cpu)
468 return NULL;
469
09dc68d9 470 info = this_cpu->legacy_models;
102bbe3a 471
09dc68d9 472 while (info->family) {
102bbe3a
YL
473 if (info->family == c->x86)
474 return info->model_names[c->x86_model];
475 info++;
476 }
09dc68d9 477#endif
102bbe3a
YL
478 return NULL; /* Not found */
479}
480
6cbd2171
TG
481__u32 cpu_caps_cleared[NCAPINTS + NBUGINTS];
482__u32 cpu_caps_set[NCAPINTS + NBUGINTS];
7d851c8d 483
11e3a840
JF
484void load_percpu_segment(int cpu)
485{
486#ifdef CONFIG_X86_32
487 loadsegment(fs, __KERNEL_PERCPU);
488#else
45e876f7 489 __loadsegment_simple(gs, 0);
11e3a840
JF
490 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
491#endif
60a5317f 492 load_stack_canary_segment();
11e3a840
JF
493}
494
72f5e08d
AL
495#ifdef CONFIG_X86_32
496/* The 32-bit entry code needs to find cpu_entry_area. */
497DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
498#endif
499
40e7f949
AL
500#ifdef CONFIG_X86_64
501/*
502 * Special IST stacks which the CPU switches to when it calls
503 * an IST-marked descriptor entry. Up to 7 stacks (hardware
504 * limit), all of them are 4K, except the debug stack which
505 * is 8K.
506 */
507static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
508 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
509 [DEBUG_STACK - 1] = DEBUG_STKSZ
510};
72f5e08d 511#endif
3386bc8a 512
45fc8757
TG
513/* Load the original GDT from the per-cpu structure */
514void load_direct_gdt(int cpu)
515{
516 struct desc_ptr gdt_descr;
517
518 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
519 gdt_descr.size = GDT_SIZE - 1;
520 load_gdt(&gdt_descr);
521}
522EXPORT_SYMBOL_GPL(load_direct_gdt);
523
69218e47
TG
524/* Load a fixmap remapping of the per-cpu GDT */
525void load_fixmap_gdt(int cpu)
526{
527 struct desc_ptr gdt_descr;
528
529 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
530 gdt_descr.size = GDT_SIZE - 1;
531 load_gdt(&gdt_descr);
532}
45fc8757 533EXPORT_SYMBOL_GPL(load_fixmap_gdt);
69218e47 534
0f3fa48a
IM
535/*
536 * Current gdt points %fs at the "master" per-cpu area: after this,
537 * it's on the real one.
538 */
552be871 539void switch_to_new_gdt(int cpu)
9d31d35b 540{
45fc8757
TG
541 /* Load the original GDT */
542 load_direct_gdt(cpu);
2697fbd5 543 /* Reload the per-cpu base */
11e3a840 544 load_percpu_segment(cpu);
9d31d35b
YL
545}
546
148f9bb8 547static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 548
148f9bb8 549static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
550{
551 unsigned int *v;
ee098e1a 552 char *p, *q, *s;
1da177e4 553
3da99c97 554 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 555 return;
1da177e4 556
0f3fa48a 557 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
558 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
559 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
560 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
561 c->x86_model_id[48] = 0;
562
ee098e1a
BP
563 /* Trim whitespace */
564 p = q = s = &c->x86_model_id[0];
565
566 while (*p == ' ')
567 p++;
568
569 while (*p) {
570 /* Note the last non-whitespace index */
571 if (!isspace(*p))
572 s = q;
573
574 *q++ = *p++;
575 }
576
577 *(s + 1) = '\0';
1da177e4
LT
578}
579
148f9bb8 580void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 581{
9d31d35b 582 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 583
3da99c97 584 n = c->extended_cpuid_level;
1da177e4
LT
585
586 if (n >= 0x80000005) {
9d31d35b 587 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 588 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
589#ifdef CONFIG_X86_64
590 /* On K8 L1 TLB is inclusive, so don't count it */
591 c->x86_tlbsize = 0;
592#endif
1da177e4
LT
593 }
594
595 if (n < 0x80000006) /* Some chips just has a large L1. */
596 return;
597
0a488a53 598 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 599 l2size = ecx >> 16;
34048c9e 600
140fc727
YL
601#ifdef CONFIG_X86_64
602 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
603#else
1da177e4 604 /* do processor-specific cache resizing */
09dc68d9
JB
605 if (this_cpu->legacy_cache_size)
606 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
607
608 /* Allow user to override all this if necessary. */
609 if (cachesize_override != -1)
610 l2size = cachesize_override;
611
34048c9e 612 if (l2size == 0)
1da177e4 613 return; /* Again, no L2 cache is possible */
140fc727 614#endif
1da177e4
LT
615
616 c->x86_cache_size = l2size;
1da177e4
LT
617}
618
e0ba94f1
AS
619u16 __read_mostly tlb_lli_4k[NR_INFO];
620u16 __read_mostly tlb_lli_2m[NR_INFO];
621u16 __read_mostly tlb_lli_4m[NR_INFO];
622u16 __read_mostly tlb_lld_4k[NR_INFO];
623u16 __read_mostly tlb_lld_2m[NR_INFO];
624u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 625u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 626
f94fe119 627static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
628{
629 if (this_cpu->c_detect_tlb)
630 this_cpu->c_detect_tlb(c);
631
f94fe119 632 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 633 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
634 tlb_lli_4m[ENTRIES]);
635
636 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
637 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
638 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
639}
640
148f9bb8 641void detect_ht(struct cpuinfo_x86 *c)
1da177e4 642{
c8e56d20 643#ifdef CONFIG_SMP
0a488a53
YL
644 u32 eax, ebx, ecx, edx;
645 int index_msb, core_bits;
2eaad1fd 646 static bool printed;
1da177e4 647
0a488a53 648 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 649 return;
1da177e4 650
0a488a53
YL
651 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
652 goto out;
1da177e4 653
1cd78776
YL
654 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
655 return;
1da177e4 656
0a488a53 657 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 658
9d31d35b
YL
659 smp_num_siblings = (ebx & 0xff0000) >> 16;
660
661 if (smp_num_siblings == 1) {
1b74dde7 662 pr_info_once("CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
663 goto out;
664 }
9d31d35b 665
0f3fa48a
IM
666 if (smp_num_siblings <= 1)
667 goto out;
9d31d35b 668
0f3fa48a
IM
669 index_msb = get_count_order(smp_num_siblings);
670 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 671
0f3fa48a 672 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 673
0f3fa48a 674 index_msb = get_count_order(smp_num_siblings);
9d31d35b 675
0f3fa48a 676 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 677
0f3fa48a
IM
678 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
679 ((1 << core_bits) - 1);
1da177e4 680
0a488a53 681out:
2eaad1fd 682 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
1b74dde7
CY
683 pr_info("CPU: Physical Processor ID: %d\n",
684 c->phys_proc_id);
685 pr_info("CPU: Processor Core ID: %d\n",
686 c->cpu_core_id);
2eaad1fd 687 printed = 1;
9d31d35b 688 }
9d31d35b 689#endif
97e4db7c 690}
1da177e4 691
148f9bb8 692static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
693{
694 char *v = c->x86_vendor_id;
0f3fa48a 695 int i;
1da177e4
LT
696
697 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
698 if (!cpu_devs[i])
699 break;
700
701 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
702 (cpu_devs[i]->c_ident[1] &&
703 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 704
10a434fc
YL
705 this_cpu = cpu_devs[i];
706 c->x86_vendor = this_cpu->c_x86_vendor;
707 return;
1da177e4
LT
708 }
709 }
10a434fc 710
1b74dde7
CY
711 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
712 "CPU: Your system may be unstable.\n", v);
10a434fc 713
fe38d855
CE
714 c->x86_vendor = X86_VENDOR_UNKNOWN;
715 this_cpu = &default_cpu;
1da177e4
LT
716}
717
148f9bb8 718void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 719{
1da177e4 720 /* Get vendor name */
4a148513
HH
721 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
722 (unsigned int *)&c->x86_vendor_id[0],
723 (unsigned int *)&c->x86_vendor_id[8],
724 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 725
1da177e4 726 c->x86 = 4;
9d31d35b 727 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
728 if (c->cpuid_level >= 0x00000001) {
729 u32 junk, tfms, cap0, misc;
0f3fa48a 730
1da177e4 731 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
99f925ce
BP
732 c->x86 = x86_family(tfms);
733 c->x86_model = x86_model(tfms);
dd7cc466 734 c->x86_stepping = x86_stepping(tfms);
0f3fa48a 735
d4387bd3 736 if (cap0 & (1<<19)) {
d4387bd3 737 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 738 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 739 }
1da177e4 740 }
1da177e4 741}
3da99c97 742
8bf1ebca
AL
743static void apply_forced_caps(struct cpuinfo_x86 *c)
744{
745 int i;
746
6cbd2171 747 for (i = 0; i < NCAPINTS + NBUGINTS; i++) {
8bf1ebca
AL
748 c->x86_capability[i] &= ~cpu_caps_cleared[i];
749 c->x86_capability[i] |= cpu_caps_set[i];
750 }
751}
752
175130c8
DW
753static void init_speculation_control(struct cpuinfo_x86 *c)
754{
755 /*
756 * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support,
757 * and they also have a different bit for STIBP support. Also,
758 * a hypervisor might have set the individual AMD bits even on
759 * Intel CPUs, for finer-grained selection of what's available.
175130c8
DW
760 */
761 if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
762 set_cpu_cap(c, X86_FEATURE_IBRS);
763 set_cpu_cap(c, X86_FEATURE_IBPB);
50f9b919 764 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
175130c8 765 }
5856293c 766
175130c8
DW
767 if (cpu_has(c, X86_FEATURE_INTEL_STIBP))
768 set_cpu_cap(c, X86_FEATURE_STIBP);
5856293c 769
50f9b919 770 if (cpu_has(c, X86_FEATURE_AMD_IBRS)) {
5856293c 771 set_cpu_cap(c, X86_FEATURE_IBRS);
50f9b919
TG
772 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
773 }
5856293c
BP
774
775 if (cpu_has(c, X86_FEATURE_AMD_IBPB))
776 set_cpu_cap(c, X86_FEATURE_IBPB);
777
50f9b919 778 if (cpu_has(c, X86_FEATURE_AMD_STIBP)) {
5856293c 779 set_cpu_cap(c, X86_FEATURE_STIBP);
50f9b919
TG
780 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
781 }
175130c8
DW
782}
783
148f9bb8 784void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7 785{
39c06df4 786 u32 eax, ebx, ecx, edx;
093af8d7 787
3da99c97
YL
788 /* Intel-defined flags: level 0x00000001 */
789 if (c->cpuid_level >= 0x00000001) {
39c06df4 790 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 791
39c06df4
BP
792 c->x86_capability[CPUID_1_ECX] = ecx;
793 c->x86_capability[CPUID_1_EDX] = edx;
3da99c97 794 }
093af8d7 795
3df8d920
AL
796 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
797 if (c->cpuid_level >= 0x00000006)
798 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
799
bdc802dc
PA
800 /* Additional Intel-defined flags: level 0x00000007 */
801 if (c->cpuid_level >= 0x00000007) {
bdc802dc 802 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
39c06df4 803 c->x86_capability[CPUID_7_0_EBX] = ebx;
dfb4a70f 804 c->x86_capability[CPUID_7_ECX] = ecx;
38635304 805 c->x86_capability[CPUID_7_EDX] = edx;
bdc802dc
PA
806 }
807
6229ad27
FY
808 /* Extended state features: level 0x0000000d */
809 if (c->cpuid_level >= 0x0000000d) {
6229ad27
FY
810 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
811
39c06df4 812 c->x86_capability[CPUID_D_1_EAX] = eax;
6229ad27
FY
813 }
814
cbc82b17
PWJ
815 /* Additional Intel-defined flags: level 0x0000000F */
816 if (c->cpuid_level >= 0x0000000F) {
cbc82b17
PWJ
817
818 /* QoS sub-leaf, EAX=0Fh, ECX=0 */
819 cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
39c06df4
BP
820 c->x86_capability[CPUID_F_0_EDX] = edx;
821
cbc82b17
PWJ
822 if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
823 /* will be overridden if occupancy monitoring exists */
824 c->x86_cache_max_rmid = ebx;
825
826 /* QoS sub-leaf, EAX=0Fh, ECX=1 */
827 cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
39c06df4
BP
828 c->x86_capability[CPUID_F_1_EDX] = edx;
829
33c3cc7a
VS
830 if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
831 ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
832 (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
cbc82b17
PWJ
833 c->x86_cache_max_rmid = ecx;
834 c->x86_cache_occ_scale = ebx;
835 }
836 } else {
837 c->x86_cache_max_rmid = -1;
838 c->x86_cache_occ_scale = -1;
839 }
840 }
841
3da99c97 842 /* AMD-defined flags: level 0x80000001 */
39c06df4
BP
843 eax = cpuid_eax(0x80000000);
844 c->extended_cpuid_level = eax;
845
846 if ((eax & 0xffff0000) == 0x80000000) {
847 if (eax >= 0x80000001) {
848 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 849
39c06df4
BP
850 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
851 c->x86_capability[CPUID_8000_0001_EDX] = edx;
093af8d7 852 }
093af8d7 853 }
093af8d7 854
71faad43
YG
855 if (c->extended_cpuid_level >= 0x80000007) {
856 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
857
858 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
859 c->x86_power = edx;
860 }
861
5122c890 862 if (c->extended_cpuid_level >= 0x80000008) {
39c06df4 863 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
5122c890
YL
864
865 c->x86_virt_bits = (eax >> 8) & 0xff;
866 c->x86_phys_bits = eax & 0xff;
39c06df4 867 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
093af8d7 868 }
13c6c532
JB
869#ifdef CONFIG_X86_32
870 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
871 c->x86_phys_bits = 36;
5122c890 872#endif
e3224234 873
2ccd71f1 874 if (c->extended_cpuid_level >= 0x8000000a)
39c06df4 875 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
093af8d7 876
1dedefd1 877 init_scattered_cpuid_features(c);
175130c8 878 init_speculation_control(c);
60d34501
AL
879
880 /*
881 * Clear/Set all flags overridden by options, after probe.
882 * This needs to happen each time we re-probe, which may happen
883 * several times during CPU initialization.
884 */
885 apply_forced_caps(c);
093af8d7 886}
1da177e4 887
148f9bb8 888static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
889{
890#ifdef CONFIG_X86_32
891 int i;
892
893 /*
894 * First of all, decide if this is a 486 or higher
895 * It's a 486 if we can modify the AC flag
896 */
897 if (flag_is_changeable_p(X86_EFLAGS_AC))
898 c->x86 = 4;
899 else
900 c->x86 = 3;
901
902 for (i = 0; i < X86_VENDOR_NUM; i++)
903 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
904 c->x86_vendor_id[0] = 0;
905 cpu_devs[i]->c_identify(c);
906 if (c->x86_vendor_id[0]) {
907 get_cpu_vendor(c);
908 break;
909 }
910 }
911#endif
912}
913
bdf87896 914static const __initconst struct x86_cpu_id cpu_no_speculation[] = {
97f85591
DW
915 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_CEDARVIEW, X86_FEATURE_ANY },
916 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_CLOVERVIEW, X86_FEATURE_ANY },
917 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_LINCROFT, X86_FEATURE_ANY },
918 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_PENWELL, X86_FEATURE_ANY },
919 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_PINEVIEW, X86_FEATURE_ANY },
920 { X86_VENDOR_CENTAUR, 5 },
921 { X86_VENDOR_INTEL, 5 },
922 { X86_VENDOR_NSC, 5 },
923 { X86_VENDOR_ANY, 4 },
924 {}
925};
926
bdf87896 927static const __initconst struct x86_cpu_id cpu_no_meltdown[] = {
97f85591
DW
928 { X86_VENDOR_AMD },
929 {}
930};
931
d7de9182
KRW
932static const __initconst struct x86_cpu_id cpu_no_spec_store_bypass[] = {
933 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_PINEVIEW },
934 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_LINCROFT },
935 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_PENWELL },
936 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_CLOVERVIEW },
937 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_CEDARVIEW },
938 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT1 },
939 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_AIRMONT },
940 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT2 },
941 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_MERRIFIELD },
942 { X86_VENDOR_INTEL, 6, INTEL_FAM6_CORE_YONAH },
943 { X86_VENDOR_INTEL, 6, INTEL_FAM6_XEON_PHI_KNL },
944 { X86_VENDOR_INTEL, 6, INTEL_FAM6_XEON_PHI_KNM },
945 { X86_VENDOR_CENTAUR, 5, },
946 { X86_VENDOR_INTEL, 5, },
947 { X86_VENDOR_NSC, 5, },
c37b94dd
KRW
948 { X86_VENDOR_AMD, 0x12, },
949 { X86_VENDOR_AMD, 0x11, },
950 { X86_VENDOR_AMD, 0x10, },
951 { X86_VENDOR_AMD, 0xf, },
d7de9182
KRW
952 { X86_VENDOR_ANY, 4, },
953 {}
954};
955
6d340bf0 956static void __init cpu_set_bug_bits(struct cpuinfo_x86 *c)
97f85591
DW
957{
958 u64 ia32_cap = 0;
959
23b9eab9
KRW
960 if (cpu_has(c, X86_FEATURE_ARCH_CAPABILITIES))
961 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, ia32_cap);
962
963 if (!x86_match_cpu(cpu_no_spec_store_bypass) &&
8fe36c9d 964 !(ia32_cap & ARCH_CAP_SSBD_NO))
d7de9182
KRW
965 setup_force_cpu_bug(X86_BUG_SPEC_STORE_BYPASS);
966
6d340bf0
KRW
967 if (x86_match_cpu(cpu_no_speculation))
968 return;
969
970 setup_force_cpu_bug(X86_BUG_SPECTRE_V1);
971 setup_force_cpu_bug(X86_BUG_SPECTRE_V2);
972
97f85591 973 if (x86_match_cpu(cpu_no_meltdown))
6d340bf0 974 return;
97f85591 975
97f85591
DW
976 /* Rogue Data Cache Load? No! */
977 if (ia32_cap & ARCH_CAP_RDCL_NO)
6d340bf0 978 return;
97f85591 979
6d340bf0 980 setup_force_cpu_bug(X86_BUG_CPU_MELTDOWN);
97f85591
DW
981}
982
34048c9e
PC
983/*
984 * Do minimum CPU detection early.
985 * Fields really needed: vendor, cpuid_level, family, model, mask,
986 * cache alignment.
987 * The others are not touched to avoid unwanted side effects.
988 *
a1652bb8
JD
989 * WARNING: this function is only called on the boot CPU. Don't add code
990 * here that is supposed to run on all CPUs.
34048c9e 991 */
3da99c97 992static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 993{
6627d242
YL
994#ifdef CONFIG_X86_64
995 c->x86_clflush_size = 64;
13c6c532
JB
996 c->x86_phys_bits = 36;
997 c->x86_virt_bits = 48;
6627d242 998#else
d4387bd3 999 c->x86_clflush_size = 32;
13c6c532
JB
1000 c->x86_phys_bits = 32;
1001 c->x86_virt_bits = 32;
6627d242 1002#endif
0a488a53 1003 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 1004
3da99c97 1005 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 1006 c->extended_cpuid_level = 0;
d7cd5611 1007
aef93c8b 1008 /* cyrix could have cpuid enabled via c_identify()*/
05fb3c19
AL
1009 if (have_cpuid_p()) {
1010 cpu_detect(c);
1011 get_cpu_vendor(c);
1012 get_cpu_cap(c);
78d1b296 1013 setup_force_cpu_cap(X86_FEATURE_CPUID);
d7cd5611 1014
05fb3c19
AL
1015 if (this_cpu->c_early_init)
1016 this_cpu->c_early_init(c);
12cf105c 1017
05fb3c19
AL
1018 c->cpu_index = 0;
1019 filter_cpuid_features(c, false);
093af8d7 1020
05fb3c19
AL
1021 if (this_cpu->c_bsp_init)
1022 this_cpu->c_bsp_init(c);
78d1b296
BP
1023 } else {
1024 identify_cpu_without_cpuid(c);
1025 setup_clear_cpu_cap(X86_FEATURE_CPUID);
05fb3c19 1026 }
c3b83598
BP
1027
1028 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
a89f040f 1029
6d340bf0 1030 cpu_set_bug_bits(c);
99c6fa25 1031
db52ef74 1032 fpu__init_system(c);
b8b7abae
AL
1033
1034#ifdef CONFIG_X86_32
1035 /*
1036 * Regardless of whether PCID is enumerated, the SDM says
1037 * that it can't be enabled in 32-bit mode.
1038 */
1039 setup_clear_cpu_cap(X86_FEATURE_PCID);
1040#endif
d7cd5611
RR
1041}
1042
9d31d35b
YL
1043void __init early_cpu_init(void)
1044{
02dde8b4 1045 const struct cpu_dev *const *cdev;
10a434fc
YL
1046 int count = 0;
1047
ac23f253 1048#ifdef CONFIG_PROCESSOR_SELECT
1b74dde7 1049 pr_info("KERNEL supported cpus:\n");
31c997ca
IM
1050#endif
1051
10a434fc 1052 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 1053 const struct cpu_dev *cpudev = *cdev;
9d31d35b 1054
10a434fc
YL
1055 if (count >= X86_VENDOR_NUM)
1056 break;
1057 cpu_devs[count] = cpudev;
1058 count++;
1059
ac23f253 1060#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
1061 {
1062 unsigned int j;
1063
1064 for (j = 0; j < 2; j++) {
1065 if (!cpudev->c_ident[j])
1066 continue;
1b74dde7 1067 pr_info(" %s %s\n", cpudev->c_vendor,
31c997ca
IM
1068 cpudev->c_ident[j]);
1069 }
10a434fc 1070 }
0388423d 1071#endif
10a434fc 1072 }
9d31d35b 1073 early_identify_cpu(&boot_cpu_data);
d7cd5611 1074}
093af8d7 1075
b6734c35 1076/*
366d4a43
BP
1077 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
1078 * unfortunately, that's not true in practice because of early VIA
1079 * chips and (more importantly) broken virtualizers that are not easy
1080 * to detect. In the latter case it doesn't even *fail* reliably, so
1081 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 1082 * unless we can find a reliable way to detect all the broken cases.
366d4a43 1083 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35 1084 */
148f9bb8 1085static void detect_nopl(struct cpuinfo_x86 *c)
b6734c35 1086{
366d4a43 1087#ifdef CONFIG_X86_32
b6734c35 1088 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
1089#else
1090 set_cpu_cap(c, X86_FEATURE_NOPL);
58a5aac5 1091#endif
d7cd5611 1092}
58a5aac5 1093
7a5d6704
AL
1094static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
1095{
1096#ifdef CONFIG_X86_64
58a5aac5 1097 /*
7a5d6704
AL
1098 * Empirically, writing zero to a segment selector on AMD does
1099 * not clear the base, whereas writing zero to a segment
1100 * selector on Intel does clear the base. Intel's behavior
1101 * allows slightly faster context switches in the common case
1102 * where GS is unused by the prev and next threads.
58a5aac5 1103 *
7a5d6704
AL
1104 * Since neither vendor documents this anywhere that I can see,
1105 * detect it directly instead of hardcoding the choice by
1106 * vendor.
1107 *
1108 * I've designated AMD's behavior as the "bug" because it's
1109 * counterintuitive and less friendly.
58a5aac5 1110 */
7a5d6704
AL
1111
1112 unsigned long old_base, tmp;
1113 rdmsrl(MSR_FS_BASE, old_base);
1114 wrmsrl(MSR_FS_BASE, 1);
1115 loadsegment(fs, 0);
1116 rdmsrl(MSR_FS_BASE, tmp);
1117 if (tmp != 0)
1118 set_cpu_bug(c, X86_BUG_NULL_SEG);
1119 wrmsrl(MSR_FS_BASE, old_base);
366d4a43 1120#endif
d7cd5611
RR
1121}
1122
148f9bb8 1123static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 1124{
aef93c8b 1125 c->extended_cpuid_level = 0;
1da177e4 1126
3da99c97 1127 if (!have_cpuid_p())
aef93c8b 1128 identify_cpu_without_cpuid(c);
1d67953f 1129
aef93c8b 1130 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 1131 if (!have_cpuid_p())
aef93c8b 1132 return;
1da177e4 1133
3da99c97 1134 cpu_detect(c);
1da177e4 1135
3da99c97 1136 get_cpu_vendor(c);
1da177e4 1137
3da99c97 1138 get_cpu_cap(c);
1da177e4 1139
3da99c97
YL
1140 if (c->cpuid_level >= 0x00000001) {
1141 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e 1142#ifdef CONFIG_X86_32
c8e56d20 1143# ifdef CONFIG_SMP
cb8cc442 1144 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 1145# else
3da99c97 1146 c->apicid = c->initial_apicid;
b89d3b3e
YL
1147# endif
1148#endif
b89d3b3e 1149 c->phys_proc_id = c->initial_apicid;
3da99c97 1150 }
1da177e4 1151
1b05d60d 1152 get_model_name(c); /* Default name */
1da177e4 1153
3da99c97 1154 detect_nopl(c);
7a5d6704
AL
1155
1156 detect_null_seg_behavior(c);
0230bb03
AL
1157
1158 /*
1159 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1160 * systems that run Linux at CPL > 0 may or may not have the
1161 * issue, but, even if they have the issue, there's absolutely
1162 * nothing we can do about it because we can't use the real IRET
1163 * instruction.
1164 *
1165 * NB: For the time being, only 32-bit kernels support
1166 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1167 * whether to apply espfix using paravirt hooks. If any
1168 * non-paravirt system ever shows up that does *not* have the
1169 * ESPFIX issue, we can change this.
1170 */
1171#ifdef CONFIG_X86_32
1172# ifdef CONFIG_PARAVIRT
1173 do {
1174 extern void native_iret(void);
1175 if (pv_cpu_ops.iret == native_iret)
1176 set_cpu_bug(c, X86_BUG_ESPFIX);
1177 } while (0);
1178# else
1179 set_cpu_bug(c, X86_BUG_ESPFIX);
1180# endif
1181#endif
1da177e4 1182}
1da177e4 1183
cbc82b17
PWJ
1184static void x86_init_cache_qos(struct cpuinfo_x86 *c)
1185{
1186 /*
1187 * The heavy lifting of max_rmid and cache_occ_scale are handled
1188 * in get_cpu_cap(). Here we just set the max_rmid for the boot_cpu
1189 * in case CQM bits really aren't there in this CPU.
1190 */
1191 if (c != &boot_cpu_data) {
1192 boot_cpu_data.x86_cache_max_rmid =
1193 min(boot_cpu_data.x86_cache_max_rmid,
1194 c->x86_cache_max_rmid);
1195 }
1196}
1197
d49597fd 1198/*
9d85eb91
TG
1199 * Validate that ACPI/mptables have the same information about the
1200 * effective APIC id and update the package map.
d49597fd 1201 */
9d85eb91 1202static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
d49597fd
TG
1203{
1204#ifdef CONFIG_SMP
9d85eb91 1205 unsigned int apicid, cpu = smp_processor_id();
d49597fd
TG
1206
1207 apicid = apic->cpu_present_to_apicid(cpu);
d49597fd 1208
9d85eb91
TG
1209 if (apicid != c->apicid) {
1210 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
d49597fd 1211 cpu, apicid, c->initial_apicid);
d49597fd 1212 }
9d85eb91 1213 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
d49597fd
TG
1214#else
1215 c->logical_proc_id = 0;
1216#endif
1217}
1218
1da177e4
LT
1219/*
1220 * This does the hard work of actually picking apart the CPU stuff...
1221 */
148f9bb8 1222static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
1223{
1224 int i;
1225
1226 c->loops_per_jiffy = loops_per_jiffy;
62734cf4 1227 c->x86_cache_size = 0;
1da177e4 1228 c->x86_vendor = X86_VENDOR_UNKNOWN;
dd7cc466 1229 c->x86_model = c->x86_stepping = 0; /* So far unknown... */
1da177e4
LT
1230 c->x86_vendor_id[0] = '\0'; /* Unset */
1231 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 1232 c->x86_max_cores = 1;
102bbe3a 1233 c->x86_coreid_bits = 0;
79a8b9aa 1234 c->cu_id = 0xff;
11fdd252 1235#ifdef CONFIG_X86_64
102bbe3a 1236 c->x86_clflush_size = 64;
13c6c532
JB
1237 c->x86_phys_bits = 36;
1238 c->x86_virt_bits = 48;
102bbe3a
YL
1239#else
1240 c->cpuid_level = -1; /* CPUID not detected */
770d132f 1241 c->x86_clflush_size = 32;
13c6c532
JB
1242 c->x86_phys_bits = 32;
1243 c->x86_virt_bits = 32;
102bbe3a
YL
1244#endif
1245 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
1246 memset(&c->x86_capability, 0, sizeof c->x86_capability);
1247
1da177e4
LT
1248 generic_identify(c);
1249
3898534d 1250 if (this_cpu->c_identify)
1da177e4
LT
1251 this_cpu->c_identify(c);
1252
6a6256f9 1253 /* Clear/Set all flags overridden by options, after probe */
8bf1ebca 1254 apply_forced_caps(c);
2759c328 1255
102bbe3a 1256#ifdef CONFIG_X86_64
cb8cc442 1257 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
1258#endif
1259
1da177e4
LT
1260 /*
1261 * Vendor-specific initialization. In this section we
1262 * canonicalize the feature flags, meaning if there are
1263 * features a certain CPU supports which CPUID doesn't
1264 * tell us, CPUID claiming incorrect flags, or other bugs,
1265 * we handle them here.
1266 *
1267 * At the end of this section, c->x86_capability better
1268 * indicate the features this CPU genuinely supports!
1269 */
1270 if (this_cpu->c_init)
1271 this_cpu->c_init(c);
1272
1273 /* Disable the PN if appropriate */
1274 squash_the_stupid_serial_number(c);
1275
aa35f896 1276 /* Set up SMEP/SMAP/UMIP */
b2cc2a07
PA
1277 setup_smep(c);
1278 setup_smap(c);
aa35f896 1279 setup_umip(c);
b2cc2a07 1280
1da177e4 1281 /*
0f3fa48a
IM
1282 * The vendor-specific functions might have changed features.
1283 * Now we do "generic changes."
1da177e4
LT
1284 */
1285
b38b0665
PA
1286 /* Filter out anything that depends on CPUID levels we don't have */
1287 filter_cpuid_features(c, true);
1288
1da177e4 1289 /* If the model name is still unset, do table lookup. */
34048c9e 1290 if (!c->x86_model_id[0]) {
02dde8b4 1291 const char *p;
1da177e4 1292 p = table_lookup_model(c);
34048c9e 1293 if (p)
1da177e4
LT
1294 strcpy(c->x86_model_id, p);
1295 else
1296 /* Last resort... */
1297 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 1298 c->x86, c->x86_model);
1da177e4
LT
1299 }
1300
102bbe3a
YL
1301#ifdef CONFIG_X86_64
1302 detect_ht(c);
1303#endif
1304
49d859d7 1305 x86_init_rdrand(c);
cbc82b17 1306 x86_init_cache_qos(c);
06976945 1307 setup_pku(c);
3e0c3737
YL
1308
1309 /*
6a6256f9 1310 * Clear/Set all flags overridden by options, need do it
3e0c3737
YL
1311 * before following smp all cpus cap AND.
1312 */
8bf1ebca 1313 apply_forced_caps(c);
3e0c3737 1314
1da177e4
LT
1315 /*
1316 * On SMP, boot_cpu_data holds the common feature set between
1317 * all CPUs; so make sure that we indicate which features are
1318 * common between the CPUs. The first time this routine gets
1319 * executed, c == &boot_cpu_data.
1320 */
34048c9e 1321 if (c != &boot_cpu_data) {
1da177e4 1322 /* AND the already accumulated flags with these */
9d31d35b 1323 for (i = 0; i < NCAPINTS; i++)
1da177e4 1324 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
1325
1326 /* OR, i.e. replicate the bug flags */
1327 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1328 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
1329 }
1330
1331 /* Init Machine Check Exception if available. */
5e09954a 1332 mcheck_cpu_init(c);
30d432df
AK
1333
1334 select_idle_routine(c);
102bbe3a 1335
de2d9445 1336#ifdef CONFIG_NUMA
102bbe3a
YL
1337 numa_add_cpu(smp_processor_id());
1338#endif
a6c4e076 1339}
31ab269a 1340
8b6c0ab1
IM
1341/*
1342 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1343 * on 32-bit kernels:
1344 */
cfda7bb9
AL
1345#ifdef CONFIG_X86_32
1346void enable_sep_cpu(void)
1347{
8b6c0ab1
IM
1348 struct tss_struct *tss;
1349 int cpu;
cfda7bb9 1350
b3edfda4
BP
1351 if (!boot_cpu_has(X86_FEATURE_SEP))
1352 return;
1353
8b6c0ab1 1354 cpu = get_cpu();
c482feef 1355 tss = &per_cpu(cpu_tss_rw, cpu);
8b6c0ab1 1356
8b6c0ab1 1357 /*
cf9328cc
AL
1358 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1359 * see the big comment in struct x86_hw_tss's definition.
8b6c0ab1 1360 */
cfda7bb9
AL
1361
1362 tss->x86_tss.ss1 = __KERNEL_CS;
8b6c0ab1 1363 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
4fe2d8b1 1364 wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1), 0);
4c8cd0c5 1365 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
8b6c0ab1 1366
cfda7bb9
AL
1367 put_cpu();
1368}
e04d645f
GC
1369#endif
1370
a6c4e076
JF
1371void __init identify_boot_cpu(void)
1372{
1373 identify_cpu(&boot_cpu_data);
102bbe3a 1374#ifdef CONFIG_X86_32
a6c4e076 1375 sysenter_setup();
6fe940d6 1376 enable_sep_cpu();
102bbe3a 1377#endif
5b556332 1378 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 1379}
3b520b23 1380
148f9bb8 1381void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1382{
1383 BUG_ON(c == &boot_cpu_data);
1384 identify_cpu(c);
102bbe3a 1385#ifdef CONFIG_X86_32
a6c4e076 1386 enable_sep_cpu();
102bbe3a 1387#endif
a6c4e076 1388 mtrr_ap_init();
9d85eb91 1389 validate_apic_and_package_id(c);
23b9eab9 1390 x86_spec_ctrl_setup_ap();
1da177e4
LT
1391}
1392
191679fd
AK
1393static __init int setup_noclflush(char *arg)
1394{
840d2830 1395 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1396 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1397 return 1;
1398}
1399__setup("noclflush", setup_noclflush);
1400
148f9bb8 1401void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1402{
02dde8b4 1403 const char *vendor = NULL;
1da177e4 1404
0f3fa48a 1405 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1406 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1407 } else {
1408 if (c->cpuid_level >= 0)
1409 vendor = c->x86_vendor_id;
1410 }
1da177e4 1411
bd32a8cf 1412 if (vendor && !strstr(c->x86_model_id, vendor))
1b74dde7 1413 pr_cont("%s ", vendor);
1da177e4 1414
9d31d35b 1415 if (c->x86_model_id[0])
1b74dde7 1416 pr_cont("%s", c->x86_model_id);
1da177e4 1417 else
1b74dde7 1418 pr_cont("%d86", c->x86);
1da177e4 1419
1b74dde7 1420 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
924e101a 1421
dd7cc466
JZ
1422 if (c->x86_stepping || c->cpuid_level >= 0)
1423 pr_cont(", stepping: 0x%x)\n", c->x86_stepping);
1da177e4 1424 else
1b74dde7 1425 pr_cont(")\n");
1da177e4
LT
1426}
1427
0c2a3913
AK
1428/*
1429 * clearcpuid= was already parsed in fpu__init_parse_early_param.
1430 * But we need to keep a dummy __setup around otherwise it would
1431 * show up as an environment variable for init.
1432 */
1433static __init int setup_clearcpuid(char *arg)
ac72e788 1434{
ac72e788
AK
1435 return 1;
1436}
0c2a3913 1437__setup("clearcpuid=", setup_clearcpuid);
ac72e788 1438
d5494d4f 1439#ifdef CONFIG_X86_64
947e76cd 1440DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1441 irq_stack_union) __aligned(PAGE_SIZE) __visible;
0f3fa48a 1442
bdf977b3 1443/*
a7fcf28d
AL
1444 * The following percpu variables are hot. Align current_task to
1445 * cacheline size such that they fall in the same cacheline.
bdf977b3
TH
1446 */
1447DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1448 &init_task;
1449EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1450
bdf977b3 1451DEFINE_PER_CPU(char *, irq_stack_ptr) =
4950d6d4 1452 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
bdf977b3 1453
277d5b40 1454DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1455
c2daa3be
PZ
1456DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1457EXPORT_PER_CPU_SYMBOL(__preempt_count);
1458
d5494d4f
YL
1459/* May not be marked __init: used by software suspend */
1460void syscall_init(void)
1da177e4 1461{
3386bc8a
AL
1462 extern char _entry_trampoline[];
1463 extern char entry_SYSCALL_64_trampoline[];
1464
72f5e08d 1465 int cpu = smp_processor_id();
3386bc8a
AL
1466 unsigned long SYSCALL64_entry_trampoline =
1467 (unsigned long)get_cpu_entry_area(cpu)->entry_trampoline +
1468 (entry_SYSCALL_64_trampoline - _entry_trampoline);
72f5e08d 1469
31ac34ca 1470 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
8d4b0678
TG
1471 if (static_cpu_has(X86_FEATURE_PTI))
1472 wrmsrl(MSR_LSTAR, SYSCALL64_entry_trampoline);
1473 else
1474 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
d56fe4bf
IM
1475
1476#ifdef CONFIG_IA32_EMULATION
47edb651 1477 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
a76c7f46 1478 /*
487d1edb
DV
1479 * This only works on Intel CPUs.
1480 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1481 * This does not cause SYSENTER to jump to the wrong location, because
1482 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
a76c7f46
DV
1483 */
1484 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
4fe2d8b1 1485 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1));
4c8cd0c5 1486 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
d56fe4bf 1487#else
47edb651 1488 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
6b51311c 1489 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
d56fe4bf
IM
1490 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1491 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
d5494d4f 1492#endif
03ae5768 1493
d5494d4f
YL
1494 /* Flags to clear on syscall */
1495 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1496 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1497 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1498}
62111195 1499
d5494d4f
YL
1500/*
1501 * Copies of the original ist values from the tss are only accessed during
1502 * debugging, no special alignment required.
1503 */
1504DEFINE_PER_CPU(struct orig_ist, orig_ist);
1505
228bdaa9 1506static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1507DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1508
1509int is_debug_stack(unsigned long addr)
1510{
89cbc767
CL
1511 return __this_cpu_read(debug_stack_usage) ||
1512 (addr <= __this_cpu_read(debug_stack_addr) &&
1513 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9 1514}
0f46efeb 1515NOKPROBE_SYMBOL(is_debug_stack);
228bdaa9 1516
629f4f9d 1517DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1518
228bdaa9
SR
1519void debug_stack_set_zero(void)
1520{
629f4f9d
SA
1521 this_cpu_inc(debug_idt_ctr);
1522 load_current_idt();
228bdaa9 1523}
0f46efeb 1524NOKPROBE_SYMBOL(debug_stack_set_zero);
228bdaa9
SR
1525
1526void debug_stack_reset(void)
1527{
629f4f9d 1528 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1529 return;
629f4f9d
SA
1530 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1531 load_current_idt();
228bdaa9 1532}
0f46efeb 1533NOKPROBE_SYMBOL(debug_stack_reset);
228bdaa9 1534
0f3fa48a 1535#else /* CONFIG_X86_64 */
d5494d4f 1536
bdf977b3
TH
1537DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1538EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1539DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1540EXPORT_PER_CPU_SYMBOL(__preempt_count);
bdf977b3 1541
a7fcf28d
AL
1542/*
1543 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1544 * the top of the kernel stack. Use an extra percpu variable to track the
1545 * top of the kernel stack directly.
1546 */
1547DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1548 (unsigned long)&init_thread_union + THREAD_SIZE;
1549EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1550
60a5317f 1551#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1552DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1553#endif
d5494d4f 1554
0f3fa48a 1555#endif /* CONFIG_X86_64 */
c5413fbe 1556
9766cdbc
JSR
1557/*
1558 * Clear all 6 debug registers:
1559 */
1560static void clear_all_debug_regs(void)
1561{
1562 int i;
1563
1564 for (i = 0; i < 8; i++) {
1565 /* Ignore db4, db5 */
1566 if ((i == 4) || (i == 5))
1567 continue;
1568
1569 set_debugreg(0, i);
1570 }
1571}
c5413fbe 1572
0bb9fef9
JW
1573#ifdef CONFIG_KGDB
1574/*
1575 * Restore debug regs if using kgdbwait and you have a kernel debugger
1576 * connection established.
1577 */
1578static void dbg_restore_debug_regs(void)
1579{
1580 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1581 arch_kgdb_ops.correct_hw_break();
1582}
1583#else /* ! CONFIG_KGDB */
1584#define dbg_restore_debug_regs()
1585#endif /* ! CONFIG_KGDB */
1586
ce4b1b16
IM
1587static void wait_for_master_cpu(int cpu)
1588{
1589#ifdef CONFIG_SMP
1590 /*
1591 * wait for ACK from master CPU before continuing
1592 * with AP initialization
1593 */
1594 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1595 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1596 cpu_relax();
1597#endif
1598}
1599
d2cbcc49
RR
1600/*
1601 * cpu_init() initializes state that is per-CPU. Some data is already
1602 * initialized (naturally) in the bootstrap process, such as the GDT
1603 * and IDT. We reload them nevertheless, this function acts as a
1604 * 'CPU state barrier', nothing should get across.
1ba76586 1605 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1606 */
1ba76586 1607#ifdef CONFIG_X86_64
0f3fa48a 1608
148f9bb8 1609void cpu_init(void)
1ba76586 1610{
0fe1e009 1611 struct orig_ist *oist;
1ba76586 1612 struct task_struct *me;
0f3fa48a
IM
1613 struct tss_struct *t;
1614 unsigned long v;
fb59831b 1615 int cpu = raw_smp_processor_id();
1ba76586
YL
1616 int i;
1617
ce4b1b16
IM
1618 wait_for_master_cpu(cpu);
1619
1e02ce4c
AL
1620 /*
1621 * Initialize the CR4 shadow before doing anything that could
1622 * try to read it.
1623 */
1624 cr4_init_shadow();
1625
777284b6
BP
1626 if (cpu)
1627 load_ucode_ap();
e6ebf5de 1628
c482feef 1629 t = &per_cpu(cpu_tss_rw, cpu);
0fe1e009 1630 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1631
e7a22c1e 1632#ifdef CONFIG_NUMA
27fd185f 1633 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1634 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1635 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1636#endif
1ba76586
YL
1637
1638 me = current;
1639
2eaad1fd 1640 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1641
375074cc 1642 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1643
1644 /*
1645 * Initialize the per-CPU GDT with the boot GDT,
1646 * and set up the GDT descriptor:
1647 */
1648
552be871 1649 switch_to_new_gdt(cpu);
2697fbd5
BG
1650 loadsegment(fs, 0);
1651
cf910e83 1652 load_current_idt();
1ba76586
YL
1653
1654 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1655 syscall_init();
1656
1657 wrmsrl(MSR_FS_BASE, 0);
1658 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1659 barrier();
1660
4763ed4d 1661 x86_configure_nx();
659006bf 1662 x2apic_setup();
1ba76586
YL
1663
1664 /*
1665 * set up and load the per-CPU TSS
1666 */
0fe1e009 1667 if (!oist->ist[0]) {
40e7f949 1668 char *estacks = get_cpu_entry_area(cpu)->exception_stacks;
0f3fa48a 1669
1ba76586 1670 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1671 estacks += exception_stack_sizes[v];
0fe1e009 1672 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1673 (unsigned long)estacks;
228bdaa9
SR
1674 if (v == DEBUG_STACK-1)
1675 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1676 }
1677 }
1678
7fb983b4 1679 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
0f3fa48a 1680
1ba76586
YL
1681 /*
1682 * <= is required because the CPU will access up to
1683 * 8 bits beyond the end of the IO permission bitmap.
1684 */
1685 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1686 t->io_bitmap[i] = ~0UL;
1687
f1f10076 1688 mmgrab(&init_mm);
1ba76586 1689 me->active_mm = &init_mm;
8c5dfd25 1690 BUG_ON(me->mm);
72c0098d 1691 initialize_tlbstate_and_flush();
1ba76586
YL
1692 enter_lazy_tlb(&init_mm, me);
1693
20bb8344 1694 /*
7f2590a1
AL
1695 * Initialize the TSS. sp0 points to the entry trampoline stack
1696 * regardless of what task is running.
20bb8344 1697 */
72f5e08d 1698 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1ba76586 1699 load_TR_desc();
4fe2d8b1 1700 load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
20bb8344 1701
37868fe1 1702 load_mm_ldt(&init_mm);
1ba76586 1703
0bb9fef9
JW
1704 clear_all_debug_regs();
1705 dbg_restore_debug_regs();
1ba76586 1706
21c4cd10 1707 fpu__init_cpu();
1ba76586 1708
1ba76586
YL
1709 if (is_uv_system())
1710 uv_cpu_init();
69218e47 1711
69218e47 1712 load_fixmap_gdt(cpu);
1ba76586
YL
1713}
1714
1715#else
1716
148f9bb8 1717void cpu_init(void)
9ee79a3d 1718{
d2cbcc49
RR
1719 int cpu = smp_processor_id();
1720 struct task_struct *curr = current;
c482feef 1721 struct tss_struct *t = &per_cpu(cpu_tss_rw, cpu);
62111195 1722
ce4b1b16 1723 wait_for_master_cpu(cpu);
e6ebf5de 1724
5b2bdbc8
SR
1725 /*
1726 * Initialize the CR4 shadow before doing anything that could
1727 * try to read it.
1728 */
1729 cr4_init_shadow();
1730
ce4b1b16 1731 show_ucode_info_early();
62111195 1732
1b74dde7 1733 pr_info("Initializing CPU#%d\n", cpu);
62111195 1734
362f924b 1735 if (cpu_feature_enabled(X86_FEATURE_VME) ||
59e21e3d 1736 boot_cpu_has(X86_FEATURE_TSC) ||
362f924b 1737 boot_cpu_has(X86_FEATURE_DE))
375074cc 1738 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1739
cf910e83 1740 load_current_idt();
552be871 1741 switch_to_new_gdt(cpu);
1da177e4 1742
1da177e4
LT
1743 /*
1744 * Set up and load the per-CPU TSS and LDT
1745 */
f1f10076 1746 mmgrab(&init_mm);
62111195 1747 curr->active_mm = &init_mm;
8c5dfd25 1748 BUG_ON(curr->mm);
72c0098d 1749 initialize_tlbstate_and_flush();
62111195 1750 enter_lazy_tlb(&init_mm, curr);
1da177e4 1751
20bb8344
AL
1752 /*
1753 * Initialize the TSS. Don't bother initializing sp0, as the initial
1754 * task never enters user mode.
1755 */
72f5e08d 1756 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1da177e4 1757 load_TR_desc();
20bb8344 1758
37868fe1 1759 load_mm_ldt(&init_mm);
1da177e4 1760
7fb983b4 1761 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
f9a196b8 1762
22c4e308 1763#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1764 /* Set up doublefault TSS pointer in the GDT */
1765 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1766#endif
1da177e4 1767
9766cdbc 1768 clear_all_debug_regs();
0bb9fef9 1769 dbg_restore_debug_regs();
1da177e4 1770
21c4cd10 1771 fpu__init_cpu();
69218e47 1772
69218e47 1773 load_fixmap_gdt(cpu);
1da177e4 1774}
1ba76586 1775#endif
5700f743 1776
b51ef52d
LA
1777static void bsp_resume(void)
1778{
1779 if (this_cpu->c_bsp_resume)
1780 this_cpu->c_bsp_resume(&boot_cpu_data);
1781}
1782
1783static struct syscore_ops cpu_syscore_ops = {
1784 .resume = bsp_resume,
1785};
1786
1787static int __init init_cpu_syscore(void)
1788{
1789 register_syscore_ops(&cpu_syscore_ops);
1790 return 0;
1791}
1792core_initcall(init_cpu_syscore);
192f3c3b
BP
1793
1794/*
1795 * The microcode loader calls this upon late microcode load to recheck features,
1796 * only when microcode has been updated. Caller holds microcode_mutex and CPU
1797 * hotplug lock.
1798 */
1799void microcode_check(void)
1800{
6b697cd8
BP
1801 struct cpuinfo_x86 info;
1802
192f3c3b 1803 perf_check_microcode();
6b697cd8
BP
1804
1805 /* Reload CPUID max function as it might've changed. */
1806 info.cpuid_level = cpuid_eax(0);
1807
1808 /*
1809 * Copy all capability leafs to pick up the synthetic ones so that
1810 * memcmp() below doesn't fail on that. The ones coming from CPUID will
1811 * get overwritten in get_cpu_cap().
1812 */
1813 memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability));
1814
1815 get_cpu_cap(&info);
1816
1817 if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)))
1818 return;
1819
1820 pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n");
1821 pr_warn("x86/CPU: Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
192f3c3b 1822}