]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kernel/cpu/common.c
Merge branch 'linus' of git://git.kernel.org/pub/scm/linux/kernel/git/herbert/crypto-2.6
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
186f4360 5#include <linux/export.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
ee098e1a 8#include <linux/ctype.h>
1da177e4 9#include <linux/delay.h>
68e21be2 10#include <linux/sched/mm.h>
e6017571 11#include <linux/sched/clock.h>
9164bb4a 12#include <linux/sched/task.h>
9766cdbc 13#include <linux/init.h>
0f46efeb 14#include <linux/kprobes.h>
9766cdbc 15#include <linux/kgdb.h>
1da177e4 16#include <linux/smp.h>
9766cdbc 17#include <linux/io.h>
b51ef52d 18#include <linux/syscore_ops.h>
9766cdbc
JSR
19
20#include <asm/stackprotector.h>
cdd6c482 21#include <asm/perf_event.h>
1da177e4 22#include <asm/mmu_context.h>
49d859d7 23#include <asm/archrandom.h>
9766cdbc
JSR
24#include <asm/hypervisor.h>
25#include <asm/processor.h>
1e02ce4c 26#include <asm/tlbflush.h>
f649e938 27#include <asm/debugreg.h>
9766cdbc 28#include <asm/sections.h>
f40c3300 29#include <asm/vsyscall.h>
8bdbd962
AC
30#include <linux/topology.h>
31#include <linux/cpumask.h>
9766cdbc 32#include <asm/pgtable.h>
60063497 33#include <linux/atomic.h>
9766cdbc
JSR
34#include <asm/proto.h>
35#include <asm/setup.h>
36#include <asm/apic.h>
37#include <asm/desc.h>
78f7f1e5 38#include <asm/fpu/internal.h>
27b07da7 39#include <asm/mtrr.h>
0274f955 40#include <asm/hwcap2.h>
8bdbd962 41#include <linux/numa.h>
9766cdbc 42#include <asm/asm.h>
0f6ff2bc 43#include <asm/bugs.h>
9766cdbc 44#include <asm/cpu.h>
a03a3e28 45#include <asm/mce.h>
9766cdbc 46#include <asm/msr.h>
8d4a4300 47#include <asm/pat.h>
d288e1cf
FY
48#include <asm/microcode.h>
49#include <asm/microcode_intel.h>
e641f5f5
IM
50
51#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 52#include <asm/uv/uv.h>
1da177e4
LT
53#endif
54
55#include "cpu.h"
56
0274f955
GA
57u32 elf_hwcap2 __read_mostly;
58
c2d1cec1 59/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 60cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
61cpumask_var_t cpu_callout_mask;
62cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
63
64/* representing cpus for which sibling maps can be computed */
65cpumask_var_t cpu_sibling_setup_mask;
66
2f2f52ba 67/* correctly size the local cpu masks */
4369f1fb 68void __init setup_cpu_local_masks(void)
2f2f52ba
BG
69{
70 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
71 alloc_bootmem_cpumask_var(&cpu_callin_mask);
72 alloc_bootmem_cpumask_var(&cpu_callout_mask);
73 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
74}
75
148f9bb8 76static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
77{
78#ifdef CONFIG_X86_64
27c13ece 79 cpu_detect_cache_sizes(c);
e8055139
OZ
80#else
81 /* Not much we can do here... */
82 /* Check if at least it has cpuid */
83 if (c->cpuid_level == -1) {
84 /* No cpuid. It must be an ancient CPU */
85 if (c->x86 == 4)
86 strcpy(c->x86_model_id, "486");
87 else if (c->x86 == 3)
88 strcpy(c->x86_model_id, "386");
89 }
90#endif
91}
92
148f9bb8 93static const struct cpu_dev default_cpu = {
e8055139
OZ
94 .c_init = default_init,
95 .c_vendor = "Unknown",
96 .c_x86_vendor = X86_VENDOR_UNKNOWN,
97};
98
148f9bb8 99static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 100
06deef89 101DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 102#ifdef CONFIG_X86_64
06deef89
BG
103 /*
104 * We need valid kernel segments for data and code in long mode too
105 * IRET will check the segment types kkeil 2000/10/28
106 * Also sysret mandates a special GDT layout
107 *
9766cdbc 108 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
109 * Hopefully nobody expects them at a fixed place (Wine?)
110 */
1e5de182
AM
111 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
112 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
113 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
114 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
115 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
116 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 117#else
1e5de182
AM
118 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
119 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
120 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
121 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
122 /*
123 * Segments used for calling PnP BIOS have byte granularity.
124 * They code segments and data segments have fixed 64k limits,
125 * the transfer segment sizes are set at run time.
126 */
6842ef0e 127 /* 32-bit code */
1e5de182 128 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 129 /* 16-bit code */
1e5de182 130 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 131 /* 16-bit data */
1e5de182 132 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 133 /* 16-bit data */
1e5de182 134 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 135 /* 16-bit data */
1e5de182 136 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
137 /*
138 * The APM segments have byte granularity and their bases
139 * are set at run time. All have 64k limits.
140 */
6842ef0e 141 /* 32-bit code */
1e5de182 142 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 143 /* 16-bit code */
1e5de182 144 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 145 /* data */
72c4d853 146 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 147
1e5de182
AM
148 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
149 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 150 GDT_STACK_CANARY_INIT
950ad7ff 151#endif
06deef89 152} };
7a61d35d 153EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 154
8c3641e9 155static int __init x86_mpx_setup(char *s)
0c752a93 156{
8c3641e9 157 /* require an exact match without trailing characters */
2cd3949f
DH
158 if (strlen(s))
159 return 0;
0c752a93 160
8c3641e9
DH
161 /* do not emit a message if the feature is not present */
162 if (!boot_cpu_has(X86_FEATURE_MPX))
163 return 1;
6bad06b7 164
8c3641e9
DH
165 setup_clear_cpu_cap(X86_FEATURE_MPX);
166 pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
b6f42a4a
FY
167 return 1;
168}
8c3641e9 169__setup("nompx", x86_mpx_setup);
b6f42a4a 170
0790c9aa
AL
171#ifdef CONFIG_X86_64
172static int __init x86_pcid_setup(char *s)
173{
174 /* require an exact match without trailing characters */
175 if (strlen(s))
176 return 0;
177
178 /* do not emit a message if the feature is not present */
179 if (!boot_cpu_has(X86_FEATURE_PCID))
180 return 1;
181
182 setup_clear_cpu_cap(X86_FEATURE_PCID);
183 pr_info("nopcid: PCID feature disabled\n");
184 return 1;
185}
186__setup("nopcid", x86_pcid_setup);
187#endif
188
d12a72b8
AL
189static int __init x86_noinvpcid_setup(char *s)
190{
191 /* noinvpcid doesn't accept parameters */
192 if (s)
193 return -EINVAL;
194
195 /* do not emit a message if the feature is not present */
196 if (!boot_cpu_has(X86_FEATURE_INVPCID))
197 return 0;
198
199 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
200 pr_info("noinvpcid: INVPCID feature disabled\n");
201 return 0;
202}
203early_param("noinvpcid", x86_noinvpcid_setup);
204
ba51dced 205#ifdef CONFIG_X86_32
148f9bb8
PG
206static int cachesize_override = -1;
207static int disable_x86_serial_nr = 1;
1da177e4 208
0a488a53
YL
209static int __init cachesize_setup(char *str)
210{
211 get_option(&str, &cachesize_override);
212 return 1;
213}
214__setup("cachesize=", cachesize_setup);
215
0a488a53
YL
216static int __init x86_sep_setup(char *s)
217{
218 setup_clear_cpu_cap(X86_FEATURE_SEP);
219 return 1;
220}
221__setup("nosep", x86_sep_setup);
222
223/* Standard macro to see if a specific flag is changeable */
224static inline int flag_is_changeable_p(u32 flag)
225{
226 u32 f1, f2;
227
94f6bac1
KH
228 /*
229 * Cyrix and IDT cpus allow disabling of CPUID
230 * so the code below may return different results
231 * when it is executed before and after enabling
232 * the CPUID. Add "volatile" to not allow gcc to
233 * optimize the subsequent calls to this function.
234 */
0f3fa48a
IM
235 asm volatile ("pushfl \n\t"
236 "pushfl \n\t"
237 "popl %0 \n\t"
238 "movl %0, %1 \n\t"
239 "xorl %2, %0 \n\t"
240 "pushl %0 \n\t"
241 "popfl \n\t"
242 "pushfl \n\t"
243 "popl %0 \n\t"
244 "popfl \n\t"
245
94f6bac1
KH
246 : "=&r" (f1), "=&r" (f2)
247 : "ir" (flag));
0a488a53
YL
248
249 return ((f1^f2) & flag) != 0;
250}
251
252/* Probe for the CPUID instruction */
148f9bb8 253int have_cpuid_p(void)
0a488a53
YL
254{
255 return flag_is_changeable_p(X86_EFLAGS_ID);
256}
257
148f9bb8 258static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 259{
0f3fa48a
IM
260 unsigned long lo, hi;
261
262 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
263 return;
264
265 /* Disable processor serial number: */
266
267 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
268 lo |= 0x200000;
269 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
270
1b74dde7 271 pr_notice("CPU serial number disabled.\n");
0f3fa48a
IM
272 clear_cpu_cap(c, X86_FEATURE_PN);
273
274 /* Disabling the serial number may affect the cpuid level */
275 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
276}
277
278static int __init x86_serial_nr_setup(char *s)
279{
280 disable_x86_serial_nr = 0;
281 return 1;
282}
283__setup("serialnumber", x86_serial_nr_setup);
ba51dced 284#else
102bbe3a
YL
285static inline int flag_is_changeable_p(u32 flag)
286{
287 return 1;
288}
102bbe3a
YL
289static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
290{
291}
ba51dced 292#endif
0a488a53 293
de5397ad
FY
294static __init int setup_disable_smep(char *arg)
295{
b2cc2a07 296 setup_clear_cpu_cap(X86_FEATURE_SMEP);
0f6ff2bc
DH
297 /* Check for things that depend on SMEP being enabled: */
298 check_mpx_erratum(&boot_cpu_data);
de5397ad
FY
299 return 1;
300}
301__setup("nosmep", setup_disable_smep);
302
b2cc2a07 303static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 304{
b2cc2a07 305 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 306 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
307}
308
52b6179a
PA
309static __init int setup_disable_smap(char *arg)
310{
b2cc2a07 311 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
312 return 1;
313}
314__setup("nosmap", setup_disable_smap);
315
b2cc2a07
PA
316static __always_inline void setup_smap(struct cpuinfo_x86 *c)
317{
581b7f15 318 unsigned long eflags = native_save_fl();
b2cc2a07
PA
319
320 /* This should have been cleared long ago */
b2cc2a07
PA
321 BUG_ON(eflags & X86_EFLAGS_AC);
322
03bbd596
PA
323 if (cpu_has(c, X86_FEATURE_SMAP)) {
324#ifdef CONFIG_X86_SMAP
375074cc 325 cr4_set_bits(X86_CR4_SMAP);
03bbd596 326#else
375074cc 327 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
328#endif
329 }
de5397ad
FY
330}
331
660da7c9
AL
332static void setup_pcid(struct cpuinfo_x86 *c)
333{
334 if (cpu_has(c, X86_FEATURE_PCID)) {
335 if (cpu_has(c, X86_FEATURE_PGE)) {
336 cr4_set_bits(X86_CR4_PCIDE);
337 } else {
338 /*
339 * flush_tlb_all(), as currently implemented, won't
340 * work if PCID is on but PGE is not. Since that
341 * combination doesn't exist on real hardware, there's
342 * no reason to try to fully support it, but it's
343 * polite to avoid corrupting data if we're on
344 * an improperly configured VM.
345 */
346 clear_cpu_cap(c, X86_FEATURE_PCID);
347 }
348 }
349}
350
06976945
DH
351/*
352 * Protection Keys are not available in 32-bit mode.
353 */
354static bool pku_disabled;
355
356static __always_inline void setup_pku(struct cpuinfo_x86 *c)
357{
e8df1a95
DH
358 /* check the boot processor, plus compile options for PKU: */
359 if (!cpu_feature_enabled(X86_FEATURE_PKU))
360 return;
361 /* checks the actual processor's cpuid bits: */
06976945
DH
362 if (!cpu_has(c, X86_FEATURE_PKU))
363 return;
364 if (pku_disabled)
365 return;
366
367 cr4_set_bits(X86_CR4_PKE);
368 /*
369 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
370 * cpuid bit to be set. We need to ensure that we
371 * update that bit in this CPU's "cpu_info".
372 */
373 get_cpu_cap(c);
374}
375
376#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
377static __init int setup_disable_pku(char *arg)
378{
379 /*
380 * Do not clear the X86_FEATURE_PKU bit. All of the
381 * runtime checks are against OSPKE so clearing the
382 * bit does nothing.
383 *
384 * This way, we will see "pku" in cpuinfo, but not
385 * "ospke", which is exactly what we want. It shows
386 * that the CPU has PKU, but the OS has not enabled it.
387 * This happens to be exactly how a system would look
388 * if we disabled the config option.
389 */
390 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
391 pku_disabled = true;
392 return 1;
393}
394__setup("nopku", setup_disable_pku);
395#endif /* CONFIG_X86_64 */
396
b38b0665
PA
397/*
398 * Some CPU features depend on higher CPUID levels, which may not always
399 * be available due to CPUID level capping or broken virtualization
400 * software. Add those features to this table to auto-disable them.
401 */
402struct cpuid_dependent_feature {
403 u32 feature;
404 u32 level;
405};
0f3fa48a 406
148f9bb8 407static const struct cpuid_dependent_feature
b38b0665
PA
408cpuid_dependent_features[] = {
409 { X86_FEATURE_MWAIT, 0x00000005 },
410 { X86_FEATURE_DCA, 0x00000009 },
411 { X86_FEATURE_XSAVE, 0x0000000d },
412 { 0, 0 }
413};
414
148f9bb8 415static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
416{
417 const struct cpuid_dependent_feature *df;
9766cdbc 418
b38b0665 419 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
420
421 if (!cpu_has(c, df->feature))
422 continue;
b38b0665
PA
423 /*
424 * Note: cpuid_level is set to -1 if unavailable, but
425 * extended_extended_level is set to 0 if unavailable
426 * and the legitimate extended levels are all negative
427 * when signed; hence the weird messing around with
428 * signs here...
429 */
0f3fa48a 430 if (!((s32)df->level < 0 ?
f6db44df 431 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
432 (s32)df->level > (s32)c->cpuid_level))
433 continue;
434
435 clear_cpu_cap(c, df->feature);
436 if (!warn)
437 continue;
438
1b74dde7
CY
439 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
440 x86_cap_flag(df->feature), df->level);
b38b0665 441 }
f6db44df 442}
b38b0665 443
102bbe3a
YL
444/*
445 * Naming convention should be: <Name> [(<Codename>)]
446 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
447 * in particular, if CPUID levels 0x80000002..4 are supported, this
448 * isn't used
102bbe3a
YL
449 */
450
451/* Look up CPU names by table lookup. */
148f9bb8 452static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 453{
09dc68d9
JB
454#ifdef CONFIG_X86_32
455 const struct legacy_cpu_model_info *info;
102bbe3a
YL
456
457 if (c->x86_model >= 16)
458 return NULL; /* Range check */
459
460 if (!this_cpu)
461 return NULL;
462
09dc68d9 463 info = this_cpu->legacy_models;
102bbe3a 464
09dc68d9 465 while (info->family) {
102bbe3a
YL
466 if (info->family == c->x86)
467 return info->model_names[c->x86_model];
468 info++;
469 }
09dc68d9 470#endif
102bbe3a
YL
471 return NULL; /* Not found */
472}
473
148f9bb8
PG
474__u32 cpu_caps_cleared[NCAPINTS];
475__u32 cpu_caps_set[NCAPINTS];
7d851c8d 476
11e3a840
JF
477void load_percpu_segment(int cpu)
478{
479#ifdef CONFIG_X86_32
480 loadsegment(fs, __KERNEL_PERCPU);
481#else
45e876f7 482 __loadsegment_simple(gs, 0);
11e3a840
JF
483 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
484#endif
60a5317f 485 load_stack_canary_segment();
11e3a840
JF
486}
487
b23adb7d
AL
488/* Setup the fixmap mapping only once per-processor */
489static inline void setup_fixmap_gdt(int cpu)
490{
45fc8757 491#ifdef CONFIG_X86_64
b23adb7d
AL
492 /* On 64-bit systems, we use a read-only fixmap GDT. */
493 pgprot_t prot = PAGE_KERNEL_RO;
45fc8757 494#else
b23adb7d
AL
495 /*
496 * On native 32-bit systems, the GDT cannot be read-only because
497 * our double fault handler uses a task gate, and entering through
498 * a task gate needs to change an available TSS to busy. If the GDT
499 * is read-only, that will triple fault.
500 *
501 * On Xen PV, the GDT must be read-only because the hypervisor requires
502 * it.
503 */
504 pgprot_t prot = boot_cpu_has(X86_FEATURE_XENPV) ?
505 PAGE_KERNEL_RO : PAGE_KERNEL;
45fc8757 506#endif
69218e47 507
b23adb7d 508 __set_fixmap(get_cpu_gdt_ro_index(cpu), get_cpu_gdt_paddr(cpu), prot);
69218e47
TG
509}
510
45fc8757
TG
511/* Load the original GDT from the per-cpu structure */
512void load_direct_gdt(int cpu)
513{
514 struct desc_ptr gdt_descr;
515
516 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
517 gdt_descr.size = GDT_SIZE - 1;
518 load_gdt(&gdt_descr);
519}
520EXPORT_SYMBOL_GPL(load_direct_gdt);
521
69218e47
TG
522/* Load a fixmap remapping of the per-cpu GDT */
523void load_fixmap_gdt(int cpu)
524{
525 struct desc_ptr gdt_descr;
526
527 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
528 gdt_descr.size = GDT_SIZE - 1;
529 load_gdt(&gdt_descr);
530}
45fc8757 531EXPORT_SYMBOL_GPL(load_fixmap_gdt);
69218e47 532
0f3fa48a
IM
533/*
534 * Current gdt points %fs at the "master" per-cpu area: after this,
535 * it's on the real one.
536 */
552be871 537void switch_to_new_gdt(int cpu)
9d31d35b 538{
45fc8757
TG
539 /* Load the original GDT */
540 load_direct_gdt(cpu);
2697fbd5 541 /* Reload the per-cpu base */
11e3a840 542 load_percpu_segment(cpu);
9d31d35b
YL
543}
544
148f9bb8 545static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 546
148f9bb8 547static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
548{
549 unsigned int *v;
ee098e1a 550 char *p, *q, *s;
1da177e4 551
3da99c97 552 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 553 return;
1da177e4 554
0f3fa48a 555 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
556 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
557 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
558 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
559 c->x86_model_id[48] = 0;
560
ee098e1a
BP
561 /* Trim whitespace */
562 p = q = s = &c->x86_model_id[0];
563
564 while (*p == ' ')
565 p++;
566
567 while (*p) {
568 /* Note the last non-whitespace index */
569 if (!isspace(*p))
570 s = q;
571
572 *q++ = *p++;
573 }
574
575 *(s + 1) = '\0';
1da177e4
LT
576}
577
148f9bb8 578void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 579{
9d31d35b 580 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 581
3da99c97 582 n = c->extended_cpuid_level;
1da177e4
LT
583
584 if (n >= 0x80000005) {
9d31d35b 585 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 586 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
587#ifdef CONFIG_X86_64
588 /* On K8 L1 TLB is inclusive, so don't count it */
589 c->x86_tlbsize = 0;
590#endif
1da177e4
LT
591 }
592
593 if (n < 0x80000006) /* Some chips just has a large L1. */
594 return;
595
0a488a53 596 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 597 l2size = ecx >> 16;
34048c9e 598
140fc727
YL
599#ifdef CONFIG_X86_64
600 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
601#else
1da177e4 602 /* do processor-specific cache resizing */
09dc68d9
JB
603 if (this_cpu->legacy_cache_size)
604 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
605
606 /* Allow user to override all this if necessary. */
607 if (cachesize_override != -1)
608 l2size = cachesize_override;
609
34048c9e 610 if (l2size == 0)
1da177e4 611 return; /* Again, no L2 cache is possible */
140fc727 612#endif
1da177e4
LT
613
614 c->x86_cache_size = l2size;
1da177e4
LT
615}
616
e0ba94f1
AS
617u16 __read_mostly tlb_lli_4k[NR_INFO];
618u16 __read_mostly tlb_lli_2m[NR_INFO];
619u16 __read_mostly tlb_lli_4m[NR_INFO];
620u16 __read_mostly tlb_lld_4k[NR_INFO];
621u16 __read_mostly tlb_lld_2m[NR_INFO];
622u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 623u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 624
f94fe119 625static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
626{
627 if (this_cpu->c_detect_tlb)
628 this_cpu->c_detect_tlb(c);
629
f94fe119 630 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 631 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
632 tlb_lli_4m[ENTRIES]);
633
634 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
635 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
636 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
637}
638
148f9bb8 639void detect_ht(struct cpuinfo_x86 *c)
1da177e4 640{
c8e56d20 641#ifdef CONFIG_SMP
0a488a53
YL
642 u32 eax, ebx, ecx, edx;
643 int index_msb, core_bits;
2eaad1fd 644 static bool printed;
1da177e4 645
0a488a53 646 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 647 return;
1da177e4 648
0a488a53
YL
649 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
650 goto out;
1da177e4 651
1cd78776
YL
652 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
653 return;
1da177e4 654
0a488a53 655 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 656
9d31d35b
YL
657 smp_num_siblings = (ebx & 0xff0000) >> 16;
658
659 if (smp_num_siblings == 1) {
1b74dde7 660 pr_info_once("CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
661 goto out;
662 }
9d31d35b 663
0f3fa48a
IM
664 if (smp_num_siblings <= 1)
665 goto out;
9d31d35b 666
0f3fa48a
IM
667 index_msb = get_count_order(smp_num_siblings);
668 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 669
0f3fa48a 670 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 671
0f3fa48a 672 index_msb = get_count_order(smp_num_siblings);
9d31d35b 673
0f3fa48a 674 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 675
0f3fa48a
IM
676 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
677 ((1 << core_bits) - 1);
1da177e4 678
0a488a53 679out:
2eaad1fd 680 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
1b74dde7
CY
681 pr_info("CPU: Physical Processor ID: %d\n",
682 c->phys_proc_id);
683 pr_info("CPU: Processor Core ID: %d\n",
684 c->cpu_core_id);
2eaad1fd 685 printed = 1;
9d31d35b 686 }
9d31d35b 687#endif
97e4db7c 688}
1da177e4 689
148f9bb8 690static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
691{
692 char *v = c->x86_vendor_id;
0f3fa48a 693 int i;
1da177e4
LT
694
695 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
696 if (!cpu_devs[i])
697 break;
698
699 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
700 (cpu_devs[i]->c_ident[1] &&
701 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 702
10a434fc
YL
703 this_cpu = cpu_devs[i];
704 c->x86_vendor = this_cpu->c_x86_vendor;
705 return;
1da177e4
LT
706 }
707 }
10a434fc 708
1b74dde7
CY
709 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
710 "CPU: Your system may be unstable.\n", v);
10a434fc 711
fe38d855
CE
712 c->x86_vendor = X86_VENDOR_UNKNOWN;
713 this_cpu = &default_cpu;
1da177e4
LT
714}
715
148f9bb8 716void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 717{
1da177e4 718 /* Get vendor name */
4a148513
HH
719 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
720 (unsigned int *)&c->x86_vendor_id[0],
721 (unsigned int *)&c->x86_vendor_id[8],
722 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 723
1da177e4 724 c->x86 = 4;
9d31d35b 725 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
726 if (c->cpuid_level >= 0x00000001) {
727 u32 junk, tfms, cap0, misc;
0f3fa48a 728
1da177e4 729 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
99f925ce
BP
730 c->x86 = x86_family(tfms);
731 c->x86_model = x86_model(tfms);
732 c->x86_mask = x86_stepping(tfms);
0f3fa48a 733
d4387bd3 734 if (cap0 & (1<<19)) {
d4387bd3 735 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 736 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 737 }
1da177e4 738 }
1da177e4 739}
3da99c97 740
8bf1ebca
AL
741static void apply_forced_caps(struct cpuinfo_x86 *c)
742{
743 int i;
744
745 for (i = 0; i < NCAPINTS; i++) {
746 c->x86_capability[i] &= ~cpu_caps_cleared[i];
747 c->x86_capability[i] |= cpu_caps_set[i];
748 }
749}
750
148f9bb8 751void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7 752{
39c06df4 753 u32 eax, ebx, ecx, edx;
093af8d7 754
3da99c97
YL
755 /* Intel-defined flags: level 0x00000001 */
756 if (c->cpuid_level >= 0x00000001) {
39c06df4 757 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 758
39c06df4
BP
759 c->x86_capability[CPUID_1_ECX] = ecx;
760 c->x86_capability[CPUID_1_EDX] = edx;
3da99c97 761 }
093af8d7 762
3df8d920
AL
763 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
764 if (c->cpuid_level >= 0x00000006)
765 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
766
bdc802dc
PA
767 /* Additional Intel-defined flags: level 0x00000007 */
768 if (c->cpuid_level >= 0x00000007) {
bdc802dc 769 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
39c06df4 770 c->x86_capability[CPUID_7_0_EBX] = ebx;
dfb4a70f 771 c->x86_capability[CPUID_7_ECX] = ecx;
bdc802dc
PA
772 }
773
6229ad27
FY
774 /* Extended state features: level 0x0000000d */
775 if (c->cpuid_level >= 0x0000000d) {
6229ad27
FY
776 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
777
39c06df4 778 c->x86_capability[CPUID_D_1_EAX] = eax;
6229ad27
FY
779 }
780
cbc82b17
PWJ
781 /* Additional Intel-defined flags: level 0x0000000F */
782 if (c->cpuid_level >= 0x0000000F) {
cbc82b17
PWJ
783
784 /* QoS sub-leaf, EAX=0Fh, ECX=0 */
785 cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
39c06df4
BP
786 c->x86_capability[CPUID_F_0_EDX] = edx;
787
cbc82b17
PWJ
788 if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
789 /* will be overridden if occupancy monitoring exists */
790 c->x86_cache_max_rmid = ebx;
791
792 /* QoS sub-leaf, EAX=0Fh, ECX=1 */
793 cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
39c06df4
BP
794 c->x86_capability[CPUID_F_1_EDX] = edx;
795
33c3cc7a
VS
796 if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
797 ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
798 (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
cbc82b17
PWJ
799 c->x86_cache_max_rmid = ecx;
800 c->x86_cache_occ_scale = ebx;
801 }
802 } else {
803 c->x86_cache_max_rmid = -1;
804 c->x86_cache_occ_scale = -1;
805 }
806 }
807
3da99c97 808 /* AMD-defined flags: level 0x80000001 */
39c06df4
BP
809 eax = cpuid_eax(0x80000000);
810 c->extended_cpuid_level = eax;
811
812 if ((eax & 0xffff0000) == 0x80000000) {
813 if (eax >= 0x80000001) {
814 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 815
39c06df4
BP
816 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
817 c->x86_capability[CPUID_8000_0001_EDX] = edx;
093af8d7 818 }
093af8d7 819 }
093af8d7 820
71faad43
YG
821 if (c->extended_cpuid_level >= 0x80000007) {
822 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
823
824 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
825 c->x86_power = edx;
826 }
827
5122c890 828 if (c->extended_cpuid_level >= 0x80000008) {
39c06df4 829 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
5122c890
YL
830
831 c->x86_virt_bits = (eax >> 8) & 0xff;
832 c->x86_phys_bits = eax & 0xff;
39c06df4 833 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
093af8d7 834 }
13c6c532
JB
835#ifdef CONFIG_X86_32
836 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
837 c->x86_phys_bits = 36;
5122c890 838#endif
e3224234 839
2ccd71f1 840 if (c->extended_cpuid_level >= 0x8000000a)
39c06df4 841 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
093af8d7 842
1dedefd1 843 init_scattered_cpuid_features(c);
60d34501
AL
844
845 /*
846 * Clear/Set all flags overridden by options, after probe.
847 * This needs to happen each time we re-probe, which may happen
848 * several times during CPU initialization.
849 */
850 apply_forced_caps(c);
093af8d7 851}
1da177e4 852
148f9bb8 853static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
854{
855#ifdef CONFIG_X86_32
856 int i;
857
858 /*
859 * First of all, decide if this is a 486 or higher
860 * It's a 486 if we can modify the AC flag
861 */
862 if (flag_is_changeable_p(X86_EFLAGS_AC))
863 c->x86 = 4;
864 else
865 c->x86 = 3;
866
867 for (i = 0; i < X86_VENDOR_NUM; i++)
868 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
869 c->x86_vendor_id[0] = 0;
870 cpu_devs[i]->c_identify(c);
871 if (c->x86_vendor_id[0]) {
872 get_cpu_vendor(c);
873 break;
874 }
875 }
876#endif
877}
878
34048c9e
PC
879/*
880 * Do minimum CPU detection early.
881 * Fields really needed: vendor, cpuid_level, family, model, mask,
882 * cache alignment.
883 * The others are not touched to avoid unwanted side effects.
884 *
885 * WARNING: this function is only called on the BP. Don't add code here
886 * that is supposed to run on all CPUs.
887 */
3da99c97 888static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 889{
6627d242
YL
890#ifdef CONFIG_X86_64
891 c->x86_clflush_size = 64;
13c6c532
JB
892 c->x86_phys_bits = 36;
893 c->x86_virt_bits = 48;
6627d242 894#else
d4387bd3 895 c->x86_clflush_size = 32;
13c6c532
JB
896 c->x86_phys_bits = 32;
897 c->x86_virt_bits = 32;
6627d242 898#endif
0a488a53 899 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 900
3da99c97 901 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 902 c->extended_cpuid_level = 0;
d7cd5611 903
aef93c8b 904 /* cyrix could have cpuid enabled via c_identify()*/
05fb3c19
AL
905 if (have_cpuid_p()) {
906 cpu_detect(c);
907 get_cpu_vendor(c);
908 get_cpu_cap(c);
78d1b296 909 setup_force_cpu_cap(X86_FEATURE_CPUID);
d7cd5611 910
05fb3c19
AL
911 if (this_cpu->c_early_init)
912 this_cpu->c_early_init(c);
12cf105c 913
05fb3c19
AL
914 c->cpu_index = 0;
915 filter_cpuid_features(c, false);
093af8d7 916
05fb3c19
AL
917 if (this_cpu->c_bsp_init)
918 this_cpu->c_bsp_init(c);
78d1b296
BP
919 } else {
920 identify_cpu_without_cpuid(c);
921 setup_clear_cpu_cap(X86_FEATURE_CPUID);
05fb3c19 922 }
c3b83598
BP
923
924 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
db52ef74 925 fpu__init_system(c);
d7cd5611
RR
926}
927
9d31d35b
YL
928void __init early_cpu_init(void)
929{
02dde8b4 930 const struct cpu_dev *const *cdev;
10a434fc
YL
931 int count = 0;
932
ac23f253 933#ifdef CONFIG_PROCESSOR_SELECT
1b74dde7 934 pr_info("KERNEL supported cpus:\n");
31c997ca
IM
935#endif
936
10a434fc 937 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 938 const struct cpu_dev *cpudev = *cdev;
9d31d35b 939
10a434fc
YL
940 if (count >= X86_VENDOR_NUM)
941 break;
942 cpu_devs[count] = cpudev;
943 count++;
944
ac23f253 945#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
946 {
947 unsigned int j;
948
949 for (j = 0; j < 2; j++) {
950 if (!cpudev->c_ident[j])
951 continue;
1b74dde7 952 pr_info(" %s %s\n", cpudev->c_vendor,
31c997ca
IM
953 cpudev->c_ident[j]);
954 }
10a434fc 955 }
0388423d 956#endif
10a434fc 957 }
9d31d35b 958 early_identify_cpu(&boot_cpu_data);
d7cd5611 959}
093af8d7 960
b6734c35 961/*
366d4a43
BP
962 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
963 * unfortunately, that's not true in practice because of early VIA
964 * chips and (more importantly) broken virtualizers that are not easy
965 * to detect. In the latter case it doesn't even *fail* reliably, so
966 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 967 * unless we can find a reliable way to detect all the broken cases.
366d4a43 968 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35 969 */
148f9bb8 970static void detect_nopl(struct cpuinfo_x86 *c)
b6734c35 971{
366d4a43 972#ifdef CONFIG_X86_32
b6734c35 973 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
974#else
975 set_cpu_cap(c, X86_FEATURE_NOPL);
58a5aac5 976#endif
d7cd5611 977}
58a5aac5 978
7a5d6704
AL
979static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
980{
981#ifdef CONFIG_X86_64
58a5aac5 982 /*
7a5d6704
AL
983 * Empirically, writing zero to a segment selector on AMD does
984 * not clear the base, whereas writing zero to a segment
985 * selector on Intel does clear the base. Intel's behavior
986 * allows slightly faster context switches in the common case
987 * where GS is unused by the prev and next threads.
58a5aac5 988 *
7a5d6704
AL
989 * Since neither vendor documents this anywhere that I can see,
990 * detect it directly instead of hardcoding the choice by
991 * vendor.
992 *
993 * I've designated AMD's behavior as the "bug" because it's
994 * counterintuitive and less friendly.
58a5aac5 995 */
7a5d6704
AL
996
997 unsigned long old_base, tmp;
998 rdmsrl(MSR_FS_BASE, old_base);
999 wrmsrl(MSR_FS_BASE, 1);
1000 loadsegment(fs, 0);
1001 rdmsrl(MSR_FS_BASE, tmp);
1002 if (tmp != 0)
1003 set_cpu_bug(c, X86_BUG_NULL_SEG);
1004 wrmsrl(MSR_FS_BASE, old_base);
366d4a43 1005#endif
d7cd5611
RR
1006}
1007
148f9bb8 1008static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 1009{
aef93c8b 1010 c->extended_cpuid_level = 0;
1da177e4 1011
3da99c97 1012 if (!have_cpuid_p())
aef93c8b 1013 identify_cpu_without_cpuid(c);
1d67953f 1014
aef93c8b 1015 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 1016 if (!have_cpuid_p())
aef93c8b 1017 return;
1da177e4 1018
3da99c97 1019 cpu_detect(c);
1da177e4 1020
3da99c97 1021 get_cpu_vendor(c);
1da177e4 1022
3da99c97 1023 get_cpu_cap(c);
1da177e4 1024
3da99c97
YL
1025 if (c->cpuid_level >= 0x00000001) {
1026 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e 1027#ifdef CONFIG_X86_32
c8e56d20 1028# ifdef CONFIG_SMP
cb8cc442 1029 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 1030# else
3da99c97 1031 c->apicid = c->initial_apicid;
b89d3b3e
YL
1032# endif
1033#endif
b89d3b3e 1034 c->phys_proc_id = c->initial_apicid;
3da99c97 1035 }
1da177e4 1036
1b05d60d 1037 get_model_name(c); /* Default name */
1da177e4 1038
3da99c97 1039 detect_nopl(c);
7a5d6704
AL
1040
1041 detect_null_seg_behavior(c);
0230bb03
AL
1042
1043 /*
1044 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1045 * systems that run Linux at CPL > 0 may or may not have the
1046 * issue, but, even if they have the issue, there's absolutely
1047 * nothing we can do about it because we can't use the real IRET
1048 * instruction.
1049 *
1050 * NB: For the time being, only 32-bit kernels support
1051 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1052 * whether to apply espfix using paravirt hooks. If any
1053 * non-paravirt system ever shows up that does *not* have the
1054 * ESPFIX issue, we can change this.
1055 */
1056#ifdef CONFIG_X86_32
1057# ifdef CONFIG_PARAVIRT
1058 do {
1059 extern void native_iret(void);
1060 if (pv_cpu_ops.iret == native_iret)
1061 set_cpu_bug(c, X86_BUG_ESPFIX);
1062 } while (0);
1063# else
1064 set_cpu_bug(c, X86_BUG_ESPFIX);
1065# endif
1066#endif
1da177e4 1067}
1da177e4 1068
cbc82b17
PWJ
1069static void x86_init_cache_qos(struct cpuinfo_x86 *c)
1070{
1071 /*
1072 * The heavy lifting of max_rmid and cache_occ_scale are handled
1073 * in get_cpu_cap(). Here we just set the max_rmid for the boot_cpu
1074 * in case CQM bits really aren't there in this CPU.
1075 */
1076 if (c != &boot_cpu_data) {
1077 boot_cpu_data.x86_cache_max_rmid =
1078 min(boot_cpu_data.x86_cache_max_rmid,
1079 c->x86_cache_max_rmid);
1080 }
1081}
1082
d49597fd 1083/*
9d85eb91
TG
1084 * Validate that ACPI/mptables have the same information about the
1085 * effective APIC id and update the package map.
d49597fd 1086 */
9d85eb91 1087static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
d49597fd
TG
1088{
1089#ifdef CONFIG_SMP
9d85eb91 1090 unsigned int apicid, cpu = smp_processor_id();
d49597fd
TG
1091
1092 apicid = apic->cpu_present_to_apicid(cpu);
d49597fd 1093
9d85eb91
TG
1094 if (apicid != c->apicid) {
1095 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
d49597fd 1096 cpu, apicid, c->initial_apicid);
d49597fd 1097 }
9d85eb91 1098 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
d49597fd
TG
1099#else
1100 c->logical_proc_id = 0;
1101#endif
1102}
1103
1da177e4
LT
1104/*
1105 * This does the hard work of actually picking apart the CPU stuff...
1106 */
148f9bb8 1107static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
1108{
1109 int i;
1110
1111 c->loops_per_jiffy = loops_per_jiffy;
1112 c->x86_cache_size = -1;
1113 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
1114 c->x86_model = c->x86_mask = 0; /* So far unknown... */
1115 c->x86_vendor_id[0] = '\0'; /* Unset */
1116 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 1117 c->x86_max_cores = 1;
102bbe3a 1118 c->x86_coreid_bits = 0;
79a8b9aa 1119 c->cu_id = 0xff;
11fdd252 1120#ifdef CONFIG_X86_64
102bbe3a 1121 c->x86_clflush_size = 64;
13c6c532
JB
1122 c->x86_phys_bits = 36;
1123 c->x86_virt_bits = 48;
102bbe3a
YL
1124#else
1125 c->cpuid_level = -1; /* CPUID not detected */
770d132f 1126 c->x86_clflush_size = 32;
13c6c532
JB
1127 c->x86_phys_bits = 32;
1128 c->x86_virt_bits = 32;
102bbe3a
YL
1129#endif
1130 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
1131 memset(&c->x86_capability, 0, sizeof c->x86_capability);
1132
1da177e4
LT
1133 generic_identify(c);
1134
3898534d 1135 if (this_cpu->c_identify)
1da177e4
LT
1136 this_cpu->c_identify(c);
1137
6a6256f9 1138 /* Clear/Set all flags overridden by options, after probe */
8bf1ebca 1139 apply_forced_caps(c);
2759c328 1140
102bbe3a 1141#ifdef CONFIG_X86_64
cb8cc442 1142 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
1143#endif
1144
1da177e4
LT
1145 /*
1146 * Vendor-specific initialization. In this section we
1147 * canonicalize the feature flags, meaning if there are
1148 * features a certain CPU supports which CPUID doesn't
1149 * tell us, CPUID claiming incorrect flags, or other bugs,
1150 * we handle them here.
1151 *
1152 * At the end of this section, c->x86_capability better
1153 * indicate the features this CPU genuinely supports!
1154 */
1155 if (this_cpu->c_init)
1156 this_cpu->c_init(c);
1157
1158 /* Disable the PN if appropriate */
1159 squash_the_stupid_serial_number(c);
1160
b2cc2a07
PA
1161 /* Set up SMEP/SMAP */
1162 setup_smep(c);
1163 setup_smap(c);
1164
660da7c9
AL
1165 /* Set up PCID */
1166 setup_pcid(c);
1167
1da177e4 1168 /*
0f3fa48a
IM
1169 * The vendor-specific functions might have changed features.
1170 * Now we do "generic changes."
1da177e4
LT
1171 */
1172
b38b0665
PA
1173 /* Filter out anything that depends on CPUID levels we don't have */
1174 filter_cpuid_features(c, true);
1175
1da177e4 1176 /* If the model name is still unset, do table lookup. */
34048c9e 1177 if (!c->x86_model_id[0]) {
02dde8b4 1178 const char *p;
1da177e4 1179 p = table_lookup_model(c);
34048c9e 1180 if (p)
1da177e4
LT
1181 strcpy(c->x86_model_id, p);
1182 else
1183 /* Last resort... */
1184 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 1185 c->x86, c->x86_model);
1da177e4
LT
1186 }
1187
102bbe3a
YL
1188#ifdef CONFIG_X86_64
1189 detect_ht(c);
1190#endif
1191
49d859d7 1192 x86_init_rdrand(c);
cbc82b17 1193 x86_init_cache_qos(c);
06976945 1194 setup_pku(c);
3e0c3737
YL
1195
1196 /*
6a6256f9 1197 * Clear/Set all flags overridden by options, need do it
3e0c3737
YL
1198 * before following smp all cpus cap AND.
1199 */
8bf1ebca 1200 apply_forced_caps(c);
3e0c3737 1201
1da177e4
LT
1202 /*
1203 * On SMP, boot_cpu_data holds the common feature set between
1204 * all CPUs; so make sure that we indicate which features are
1205 * common between the CPUs. The first time this routine gets
1206 * executed, c == &boot_cpu_data.
1207 */
34048c9e 1208 if (c != &boot_cpu_data) {
1da177e4 1209 /* AND the already accumulated flags with these */
9d31d35b 1210 for (i = 0; i < NCAPINTS; i++)
1da177e4 1211 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
1212
1213 /* OR, i.e. replicate the bug flags */
1214 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1215 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
1216 }
1217
1218 /* Init Machine Check Exception if available. */
5e09954a 1219 mcheck_cpu_init(c);
30d432df
AK
1220
1221 select_idle_routine(c);
102bbe3a 1222
de2d9445 1223#ifdef CONFIG_NUMA
102bbe3a
YL
1224 numa_add_cpu(smp_processor_id());
1225#endif
a6c4e076 1226}
31ab269a 1227
8b6c0ab1
IM
1228/*
1229 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1230 * on 32-bit kernels:
1231 */
cfda7bb9
AL
1232#ifdef CONFIG_X86_32
1233void enable_sep_cpu(void)
1234{
8b6c0ab1
IM
1235 struct tss_struct *tss;
1236 int cpu;
cfda7bb9 1237
b3edfda4
BP
1238 if (!boot_cpu_has(X86_FEATURE_SEP))
1239 return;
1240
8b6c0ab1
IM
1241 cpu = get_cpu();
1242 tss = &per_cpu(cpu_tss, cpu);
1243
8b6c0ab1 1244 /*
cf9328cc
AL
1245 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1246 * see the big comment in struct x86_hw_tss's definition.
8b6c0ab1 1247 */
cfda7bb9
AL
1248
1249 tss->x86_tss.ss1 = __KERNEL_CS;
8b6c0ab1
IM
1250 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
1251
cf9328cc
AL
1252 wrmsr(MSR_IA32_SYSENTER_ESP,
1253 (unsigned long)tss + offsetofend(struct tss_struct, SYSENTER_stack),
1254 0);
8b6c0ab1 1255
4c8cd0c5 1256 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
8b6c0ab1 1257
cfda7bb9
AL
1258 put_cpu();
1259}
e04d645f
GC
1260#endif
1261
a6c4e076
JF
1262void __init identify_boot_cpu(void)
1263{
1264 identify_cpu(&boot_cpu_data);
102bbe3a 1265#ifdef CONFIG_X86_32
a6c4e076 1266 sysenter_setup();
6fe940d6 1267 enable_sep_cpu();
102bbe3a 1268#endif
5b556332 1269 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 1270}
3b520b23 1271
148f9bb8 1272void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1273{
1274 BUG_ON(c == &boot_cpu_data);
1275 identify_cpu(c);
102bbe3a 1276#ifdef CONFIG_X86_32
a6c4e076 1277 enable_sep_cpu();
102bbe3a 1278#endif
a6c4e076 1279 mtrr_ap_init();
9d85eb91 1280 validate_apic_and_package_id(c);
1da177e4
LT
1281}
1282
191679fd
AK
1283static __init int setup_noclflush(char *arg)
1284{
840d2830 1285 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1286 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1287 return 1;
1288}
1289__setup("noclflush", setup_noclflush);
1290
148f9bb8 1291void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1292{
02dde8b4 1293 const char *vendor = NULL;
1da177e4 1294
0f3fa48a 1295 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1296 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1297 } else {
1298 if (c->cpuid_level >= 0)
1299 vendor = c->x86_vendor_id;
1300 }
1da177e4 1301
bd32a8cf 1302 if (vendor && !strstr(c->x86_model_id, vendor))
1b74dde7 1303 pr_cont("%s ", vendor);
1da177e4 1304
9d31d35b 1305 if (c->x86_model_id[0])
1b74dde7 1306 pr_cont("%s", c->x86_model_id);
1da177e4 1307 else
1b74dde7 1308 pr_cont("%d86", c->x86);
1da177e4 1309
1b74dde7 1310 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
924e101a 1311
34048c9e 1312 if (c->x86_mask || c->cpuid_level >= 0)
1b74dde7 1313 pr_cont(", stepping: 0x%x)\n", c->x86_mask);
1da177e4 1314 else
1b74dde7 1315 pr_cont(")\n");
1da177e4
LT
1316}
1317
ac72e788
AK
1318static __init int setup_disablecpuid(char *arg)
1319{
1320 int bit;
0f3fa48a 1321
dd853fd2 1322 if (get_option(&arg, &bit) && bit >= 0 && bit < NCAPINTS * 32)
ac72e788
AK
1323 setup_clear_cpu_cap(bit);
1324 else
1325 return 0;
0f3fa48a 1326
ac72e788
AK
1327 return 1;
1328}
1329__setup("clearcpuid=", setup_disablecpuid);
1330
d5494d4f 1331#ifdef CONFIG_X86_64
947e76cd 1332DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1333 irq_stack_union) __aligned(PAGE_SIZE) __visible;
0f3fa48a 1334
bdf977b3 1335/*
a7fcf28d
AL
1336 * The following percpu variables are hot. Align current_task to
1337 * cacheline size such that they fall in the same cacheline.
bdf977b3
TH
1338 */
1339DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1340 &init_task;
1341EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1342
bdf977b3 1343DEFINE_PER_CPU(char *, irq_stack_ptr) =
4950d6d4 1344 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
bdf977b3 1345
277d5b40 1346DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1347
c2daa3be
PZ
1348DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1349EXPORT_PER_CPU_SYMBOL(__preempt_count);
1350
0f3fa48a
IM
1351/*
1352 * Special IST stacks which the CPU switches to when it calls
1353 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1354 * limit), all of them are 4K, except the debug stack which
1355 * is 8K.
1356 */
1357static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1358 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1359 [DEBUG_STACK - 1] = DEBUG_STKSZ
1360};
1361
92d65b23 1362static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
3e352aa8 1363 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
d5494d4f 1364
d5494d4f
YL
1365/* May not be marked __init: used by software suspend */
1366void syscall_init(void)
1da177e4 1367{
31ac34ca 1368 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
47edb651 1369 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
d56fe4bf
IM
1370
1371#ifdef CONFIG_IA32_EMULATION
47edb651 1372 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
a76c7f46 1373 /*
487d1edb
DV
1374 * This only works on Intel CPUs.
1375 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1376 * This does not cause SYSENTER to jump to the wrong location, because
1377 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
a76c7f46
DV
1378 */
1379 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
1380 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
4c8cd0c5 1381 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
d56fe4bf 1382#else
47edb651 1383 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
6b51311c 1384 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
d56fe4bf
IM
1385 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1386 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
d5494d4f 1387#endif
03ae5768 1388
d5494d4f
YL
1389 /* Flags to clear on syscall */
1390 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1391 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1392 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1393}
62111195 1394
d5494d4f
YL
1395/*
1396 * Copies of the original ist values from the tss are only accessed during
1397 * debugging, no special alignment required.
1398 */
1399DEFINE_PER_CPU(struct orig_ist, orig_ist);
1400
228bdaa9 1401static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1402DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1403
1404int is_debug_stack(unsigned long addr)
1405{
89cbc767
CL
1406 return __this_cpu_read(debug_stack_usage) ||
1407 (addr <= __this_cpu_read(debug_stack_addr) &&
1408 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9 1409}
0f46efeb 1410NOKPROBE_SYMBOL(is_debug_stack);
228bdaa9 1411
629f4f9d 1412DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1413
228bdaa9
SR
1414void debug_stack_set_zero(void)
1415{
629f4f9d
SA
1416 this_cpu_inc(debug_idt_ctr);
1417 load_current_idt();
228bdaa9 1418}
0f46efeb 1419NOKPROBE_SYMBOL(debug_stack_set_zero);
228bdaa9
SR
1420
1421void debug_stack_reset(void)
1422{
629f4f9d 1423 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1424 return;
629f4f9d
SA
1425 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1426 load_current_idt();
228bdaa9 1427}
0f46efeb 1428NOKPROBE_SYMBOL(debug_stack_reset);
228bdaa9 1429
0f3fa48a 1430#else /* CONFIG_X86_64 */
d5494d4f 1431
bdf977b3
TH
1432DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1433EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1434DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1435EXPORT_PER_CPU_SYMBOL(__preempt_count);
bdf977b3 1436
a7fcf28d
AL
1437/*
1438 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1439 * the top of the kernel stack. Use an extra percpu variable to track the
1440 * top of the kernel stack directly.
1441 */
1442DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1443 (unsigned long)&init_thread_union + THREAD_SIZE;
1444EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1445
60a5317f 1446#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1447DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1448#endif
d5494d4f 1449
0f3fa48a 1450#endif /* CONFIG_X86_64 */
c5413fbe 1451
9766cdbc
JSR
1452/*
1453 * Clear all 6 debug registers:
1454 */
1455static void clear_all_debug_regs(void)
1456{
1457 int i;
1458
1459 for (i = 0; i < 8; i++) {
1460 /* Ignore db4, db5 */
1461 if ((i == 4) || (i == 5))
1462 continue;
1463
1464 set_debugreg(0, i);
1465 }
1466}
c5413fbe 1467
0bb9fef9
JW
1468#ifdef CONFIG_KGDB
1469/*
1470 * Restore debug regs if using kgdbwait and you have a kernel debugger
1471 * connection established.
1472 */
1473static void dbg_restore_debug_regs(void)
1474{
1475 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1476 arch_kgdb_ops.correct_hw_break();
1477}
1478#else /* ! CONFIG_KGDB */
1479#define dbg_restore_debug_regs()
1480#endif /* ! CONFIG_KGDB */
1481
ce4b1b16
IM
1482static void wait_for_master_cpu(int cpu)
1483{
1484#ifdef CONFIG_SMP
1485 /*
1486 * wait for ACK from master CPU before continuing
1487 * with AP initialization
1488 */
1489 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1490 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1491 cpu_relax();
1492#endif
1493}
1494
d2cbcc49
RR
1495/*
1496 * cpu_init() initializes state that is per-CPU. Some data is already
1497 * initialized (naturally) in the bootstrap process, such as the GDT
1498 * and IDT. We reload them nevertheless, this function acts as a
1499 * 'CPU state barrier', nothing should get across.
1ba76586 1500 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1501 */
1ba76586 1502#ifdef CONFIG_X86_64
0f3fa48a 1503
148f9bb8 1504void cpu_init(void)
1ba76586 1505{
0fe1e009 1506 struct orig_ist *oist;
1ba76586 1507 struct task_struct *me;
0f3fa48a
IM
1508 struct tss_struct *t;
1509 unsigned long v;
fb59831b 1510 int cpu = raw_smp_processor_id();
1ba76586
YL
1511 int i;
1512
ce4b1b16
IM
1513 wait_for_master_cpu(cpu);
1514
1e02ce4c
AL
1515 /*
1516 * Initialize the CR4 shadow before doing anything that could
1517 * try to read it.
1518 */
1519 cr4_init_shadow();
1520
777284b6
BP
1521 if (cpu)
1522 load_ucode_ap();
e6ebf5de 1523
24933b82 1524 t = &per_cpu(cpu_tss, cpu);
0fe1e009 1525 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1526
e7a22c1e 1527#ifdef CONFIG_NUMA
27fd185f 1528 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1529 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1530 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1531#endif
1ba76586
YL
1532
1533 me = current;
1534
2eaad1fd 1535 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1536
375074cc 1537 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1538
1539 /*
1540 * Initialize the per-CPU GDT with the boot GDT,
1541 * and set up the GDT descriptor:
1542 */
1543
552be871 1544 switch_to_new_gdt(cpu);
2697fbd5
BG
1545 loadsegment(fs, 0);
1546
cf910e83 1547 load_current_idt();
1ba76586
YL
1548
1549 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1550 syscall_init();
1551
1552 wrmsrl(MSR_FS_BASE, 0);
1553 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1554 barrier();
1555
4763ed4d 1556 x86_configure_nx();
659006bf 1557 x2apic_setup();
1ba76586
YL
1558
1559 /*
1560 * set up and load the per-CPU TSS
1561 */
0fe1e009 1562 if (!oist->ist[0]) {
92d65b23 1563 char *estacks = per_cpu(exception_stacks, cpu);
0f3fa48a 1564
1ba76586 1565 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1566 estacks += exception_stack_sizes[v];
0fe1e009 1567 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1568 (unsigned long)estacks;
228bdaa9
SR
1569 if (v == DEBUG_STACK-1)
1570 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1571 }
1572 }
1573
1574 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
0f3fa48a 1575
1ba76586
YL
1576 /*
1577 * <= is required because the CPU will access up to
1578 * 8 bits beyond the end of the IO permission bitmap.
1579 */
1580 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1581 t->io_bitmap[i] = ~0UL;
1582
f1f10076 1583 mmgrab(&init_mm);
1ba76586 1584 me->active_mm = &init_mm;
8c5dfd25 1585 BUG_ON(me->mm);
1ba76586
YL
1586 enter_lazy_tlb(&init_mm, me);
1587
1588 load_sp0(t, &current->thread);
1589 set_tss_desc(cpu, t);
1590 load_TR_desc();
37868fe1 1591 load_mm_ldt(&init_mm);
1ba76586 1592
0bb9fef9
JW
1593 clear_all_debug_regs();
1594 dbg_restore_debug_regs();
1ba76586 1595
21c4cd10 1596 fpu__init_cpu();
1ba76586 1597
1ba76586
YL
1598 if (is_uv_system())
1599 uv_cpu_init();
69218e47
TG
1600
1601 setup_fixmap_gdt(cpu);
1602 load_fixmap_gdt(cpu);
1ba76586
YL
1603}
1604
1605#else
1606
148f9bb8 1607void cpu_init(void)
9ee79a3d 1608{
d2cbcc49
RR
1609 int cpu = smp_processor_id();
1610 struct task_struct *curr = current;
24933b82 1611 struct tss_struct *t = &per_cpu(cpu_tss, cpu);
9ee79a3d 1612 struct thread_struct *thread = &curr->thread;
62111195 1613
ce4b1b16 1614 wait_for_master_cpu(cpu);
e6ebf5de 1615
5b2bdbc8
SR
1616 /*
1617 * Initialize the CR4 shadow before doing anything that could
1618 * try to read it.
1619 */
1620 cr4_init_shadow();
1621
ce4b1b16 1622 show_ucode_info_early();
62111195 1623
1b74dde7 1624 pr_info("Initializing CPU#%d\n", cpu);
62111195 1625
362f924b 1626 if (cpu_feature_enabled(X86_FEATURE_VME) ||
59e21e3d 1627 boot_cpu_has(X86_FEATURE_TSC) ||
362f924b 1628 boot_cpu_has(X86_FEATURE_DE))
375074cc 1629 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1630
cf910e83 1631 load_current_idt();
552be871 1632 switch_to_new_gdt(cpu);
1da177e4 1633
1da177e4
LT
1634 /*
1635 * Set up and load the per-CPU TSS and LDT
1636 */
f1f10076 1637 mmgrab(&init_mm);
62111195 1638 curr->active_mm = &init_mm;
8c5dfd25 1639 BUG_ON(curr->mm);
62111195 1640 enter_lazy_tlb(&init_mm, curr);
1da177e4 1641
faca6227 1642 load_sp0(t, thread);
34048c9e 1643 set_tss_desc(cpu, t);
1da177e4 1644 load_TR_desc();
37868fe1 1645 load_mm_ldt(&init_mm);
1da177e4 1646
f9a196b8
TG
1647 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1648
22c4e308 1649#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1650 /* Set up doublefault TSS pointer in the GDT */
1651 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1652#endif
1da177e4 1653
9766cdbc 1654 clear_all_debug_regs();
0bb9fef9 1655 dbg_restore_debug_regs();
1da177e4 1656
21c4cd10 1657 fpu__init_cpu();
69218e47
TG
1658
1659 setup_fixmap_gdt(cpu);
1660 load_fixmap_gdt(cpu);
1da177e4 1661}
1ba76586 1662#endif
5700f743 1663
b51ef52d
LA
1664static void bsp_resume(void)
1665{
1666 if (this_cpu->c_bsp_resume)
1667 this_cpu->c_bsp_resume(&boot_cpu_data);
1668}
1669
1670static struct syscore_ops cpu_syscore_ops = {
1671 .resume = bsp_resume,
1672};
1673
1674static int __init init_cpu_syscore(void)
1675{
1676 register_syscore_ops(&cpu_syscore_ops);
1677 return 0;
1678}
1679core_initcall(init_cpu_syscore);