]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86/asm/entry: Delay loading sp0 slightly on task switch
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
f0fc4aff 5#include <linux/module.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
1da177e4 8#include <linux/delay.h>
9766cdbc
JSR
9#include <linux/sched.h>
10#include <linux/init.h>
0f46efeb 11#include <linux/kprobes.h>
9766cdbc 12#include <linux/kgdb.h>
1da177e4 13#include <linux/smp.h>
9766cdbc
JSR
14#include <linux/io.h>
15
16#include <asm/stackprotector.h>
cdd6c482 17#include <asm/perf_event.h>
1da177e4 18#include <asm/mmu_context.h>
49d859d7 19#include <asm/archrandom.h>
9766cdbc
JSR
20#include <asm/hypervisor.h>
21#include <asm/processor.h>
1e02ce4c 22#include <asm/tlbflush.h>
f649e938 23#include <asm/debugreg.h>
9766cdbc 24#include <asm/sections.h>
f40c3300 25#include <asm/vsyscall.h>
8bdbd962
AC
26#include <linux/topology.h>
27#include <linux/cpumask.h>
9766cdbc 28#include <asm/pgtable.h>
60063497 29#include <linux/atomic.h>
9766cdbc
JSR
30#include <asm/proto.h>
31#include <asm/setup.h>
32#include <asm/apic.h>
33#include <asm/desc.h>
34#include <asm/i387.h>
1361b83a 35#include <asm/fpu-internal.h>
27b07da7 36#include <asm/mtrr.h>
8bdbd962 37#include <linux/numa.h>
9766cdbc
JSR
38#include <asm/asm.h>
39#include <asm/cpu.h>
a03a3e28 40#include <asm/mce.h>
9766cdbc 41#include <asm/msr.h>
8d4a4300 42#include <asm/pat.h>
d288e1cf
FY
43#include <asm/microcode.h>
44#include <asm/microcode_intel.h>
e641f5f5
IM
45
46#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 47#include <asm/uv/uv.h>
1da177e4
LT
48#endif
49
50#include "cpu.h"
51
c2d1cec1 52/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 53cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
54cpumask_var_t cpu_callout_mask;
55cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
56
57/* representing cpus for which sibling maps can be computed */
58cpumask_var_t cpu_sibling_setup_mask;
59
2f2f52ba 60/* correctly size the local cpu masks */
4369f1fb 61void __init setup_cpu_local_masks(void)
2f2f52ba
BG
62{
63 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
64 alloc_bootmem_cpumask_var(&cpu_callin_mask);
65 alloc_bootmem_cpumask_var(&cpu_callout_mask);
66 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
67}
68
148f9bb8 69static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
70{
71#ifdef CONFIG_X86_64
27c13ece 72 cpu_detect_cache_sizes(c);
e8055139
OZ
73#else
74 /* Not much we can do here... */
75 /* Check if at least it has cpuid */
76 if (c->cpuid_level == -1) {
77 /* No cpuid. It must be an ancient CPU */
78 if (c->x86 == 4)
79 strcpy(c->x86_model_id, "486");
80 else if (c->x86 == 3)
81 strcpy(c->x86_model_id, "386");
82 }
83#endif
84}
85
148f9bb8 86static const struct cpu_dev default_cpu = {
e8055139
OZ
87 .c_init = default_init,
88 .c_vendor = "Unknown",
89 .c_x86_vendor = X86_VENDOR_UNKNOWN,
90};
91
148f9bb8 92static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 93
06deef89 94DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 95#ifdef CONFIG_X86_64
06deef89
BG
96 /*
97 * We need valid kernel segments for data and code in long mode too
98 * IRET will check the segment types kkeil 2000/10/28
99 * Also sysret mandates a special GDT layout
100 *
9766cdbc 101 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
102 * Hopefully nobody expects them at a fixed place (Wine?)
103 */
1e5de182
AM
104 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
105 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
106 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
107 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
108 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
109 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 110#else
1e5de182
AM
111 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
112 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
113 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
114 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
115 /*
116 * Segments used for calling PnP BIOS have byte granularity.
117 * They code segments and data segments have fixed 64k limits,
118 * the transfer segment sizes are set at run time.
119 */
6842ef0e 120 /* 32-bit code */
1e5de182 121 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 122 /* 16-bit code */
1e5de182 123 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 124 /* 16-bit data */
1e5de182 125 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 126 /* 16-bit data */
1e5de182 127 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 128 /* 16-bit data */
1e5de182 129 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
130 /*
131 * The APM segments have byte granularity and their bases
132 * are set at run time. All have 64k limits.
133 */
6842ef0e 134 /* 32-bit code */
1e5de182 135 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 136 /* 16-bit code */
1e5de182 137 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 138 /* data */
72c4d853 139 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 140
1e5de182
AM
141 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
142 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 143 GDT_STACK_CANARY_INIT
950ad7ff 144#endif
06deef89 145} };
7a61d35d 146EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 147
0c752a93
SS
148static int __init x86_xsave_setup(char *s)
149{
2cd3949f
DH
150 if (strlen(s))
151 return 0;
0c752a93 152 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
6bad06b7 153 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
b6f42a4a 154 setup_clear_cpu_cap(X86_FEATURE_XSAVES);
c6fd893d
SS
155 setup_clear_cpu_cap(X86_FEATURE_AVX);
156 setup_clear_cpu_cap(X86_FEATURE_AVX2);
0c752a93
SS
157 return 1;
158}
159__setup("noxsave", x86_xsave_setup);
160
6bad06b7
SS
161static int __init x86_xsaveopt_setup(char *s)
162{
163 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
164 return 1;
165}
166__setup("noxsaveopt", x86_xsaveopt_setup);
167
b6f42a4a
FY
168static int __init x86_xsaves_setup(char *s)
169{
170 setup_clear_cpu_cap(X86_FEATURE_XSAVES);
171 return 1;
172}
173__setup("noxsaves", x86_xsaves_setup);
174
ba51dced 175#ifdef CONFIG_X86_32
148f9bb8
PG
176static int cachesize_override = -1;
177static int disable_x86_serial_nr = 1;
1da177e4 178
0a488a53
YL
179static int __init cachesize_setup(char *str)
180{
181 get_option(&str, &cachesize_override);
182 return 1;
183}
184__setup("cachesize=", cachesize_setup);
185
0a488a53
YL
186static int __init x86_fxsr_setup(char *s)
187{
188 setup_clear_cpu_cap(X86_FEATURE_FXSR);
189 setup_clear_cpu_cap(X86_FEATURE_XMM);
190 return 1;
191}
192__setup("nofxsr", x86_fxsr_setup);
193
194static int __init x86_sep_setup(char *s)
195{
196 setup_clear_cpu_cap(X86_FEATURE_SEP);
197 return 1;
198}
199__setup("nosep", x86_sep_setup);
200
201/* Standard macro to see if a specific flag is changeable */
202static inline int flag_is_changeable_p(u32 flag)
203{
204 u32 f1, f2;
205
94f6bac1
KH
206 /*
207 * Cyrix and IDT cpus allow disabling of CPUID
208 * so the code below may return different results
209 * when it is executed before and after enabling
210 * the CPUID. Add "volatile" to not allow gcc to
211 * optimize the subsequent calls to this function.
212 */
0f3fa48a
IM
213 asm volatile ("pushfl \n\t"
214 "pushfl \n\t"
215 "popl %0 \n\t"
216 "movl %0, %1 \n\t"
217 "xorl %2, %0 \n\t"
218 "pushl %0 \n\t"
219 "popfl \n\t"
220 "pushfl \n\t"
221 "popl %0 \n\t"
222 "popfl \n\t"
223
94f6bac1
KH
224 : "=&r" (f1), "=&r" (f2)
225 : "ir" (flag));
0a488a53
YL
226
227 return ((f1^f2) & flag) != 0;
228}
229
230/* Probe for the CPUID instruction */
148f9bb8 231int have_cpuid_p(void)
0a488a53
YL
232{
233 return flag_is_changeable_p(X86_EFLAGS_ID);
234}
235
148f9bb8 236static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 237{
0f3fa48a
IM
238 unsigned long lo, hi;
239
240 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
241 return;
242
243 /* Disable processor serial number: */
244
245 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
246 lo |= 0x200000;
247 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
248
249 printk(KERN_NOTICE "CPU serial number disabled.\n");
250 clear_cpu_cap(c, X86_FEATURE_PN);
251
252 /* Disabling the serial number may affect the cpuid level */
253 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
254}
255
256static int __init x86_serial_nr_setup(char *s)
257{
258 disable_x86_serial_nr = 0;
259 return 1;
260}
261__setup("serialnumber", x86_serial_nr_setup);
ba51dced 262#else
102bbe3a
YL
263static inline int flag_is_changeable_p(u32 flag)
264{
265 return 1;
266}
102bbe3a
YL
267static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
268{
269}
ba51dced 270#endif
0a488a53 271
de5397ad
FY
272static __init int setup_disable_smep(char *arg)
273{
b2cc2a07 274 setup_clear_cpu_cap(X86_FEATURE_SMEP);
de5397ad
FY
275 return 1;
276}
277__setup("nosmep", setup_disable_smep);
278
b2cc2a07 279static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 280{
b2cc2a07 281 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 282 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
283}
284
52b6179a
PA
285static __init int setup_disable_smap(char *arg)
286{
b2cc2a07 287 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
288 return 1;
289}
290__setup("nosmap", setup_disable_smap);
291
b2cc2a07
PA
292static __always_inline void setup_smap(struct cpuinfo_x86 *c)
293{
294 unsigned long eflags;
295
296 /* This should have been cleared long ago */
297 raw_local_save_flags(eflags);
298 BUG_ON(eflags & X86_EFLAGS_AC);
299
03bbd596
PA
300 if (cpu_has(c, X86_FEATURE_SMAP)) {
301#ifdef CONFIG_X86_SMAP
375074cc 302 cr4_set_bits(X86_CR4_SMAP);
03bbd596 303#else
375074cc 304 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
305#endif
306 }
de5397ad
FY
307}
308
b38b0665
PA
309/*
310 * Some CPU features depend on higher CPUID levels, which may not always
311 * be available due to CPUID level capping or broken virtualization
312 * software. Add those features to this table to auto-disable them.
313 */
314struct cpuid_dependent_feature {
315 u32 feature;
316 u32 level;
317};
0f3fa48a 318
148f9bb8 319static const struct cpuid_dependent_feature
b38b0665
PA
320cpuid_dependent_features[] = {
321 { X86_FEATURE_MWAIT, 0x00000005 },
322 { X86_FEATURE_DCA, 0x00000009 },
323 { X86_FEATURE_XSAVE, 0x0000000d },
324 { 0, 0 }
325};
326
148f9bb8 327static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
328{
329 const struct cpuid_dependent_feature *df;
9766cdbc 330
b38b0665 331 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
332
333 if (!cpu_has(c, df->feature))
334 continue;
b38b0665
PA
335 /*
336 * Note: cpuid_level is set to -1 if unavailable, but
337 * extended_extended_level is set to 0 if unavailable
338 * and the legitimate extended levels are all negative
339 * when signed; hence the weird messing around with
340 * signs here...
341 */
0f3fa48a 342 if (!((s32)df->level < 0 ?
f6db44df 343 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
344 (s32)df->level > (s32)c->cpuid_level))
345 continue;
346
347 clear_cpu_cap(c, df->feature);
348 if (!warn)
349 continue;
350
351 printk(KERN_WARNING
9def39be
JT
352 "CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
353 x86_cap_flag(df->feature), df->level);
b38b0665 354 }
f6db44df 355}
b38b0665 356
102bbe3a
YL
357/*
358 * Naming convention should be: <Name> [(<Codename>)]
359 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
360 * in particular, if CPUID levels 0x80000002..4 are supported, this
361 * isn't used
102bbe3a
YL
362 */
363
364/* Look up CPU names by table lookup. */
148f9bb8 365static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 366{
09dc68d9
JB
367#ifdef CONFIG_X86_32
368 const struct legacy_cpu_model_info *info;
102bbe3a
YL
369
370 if (c->x86_model >= 16)
371 return NULL; /* Range check */
372
373 if (!this_cpu)
374 return NULL;
375
09dc68d9 376 info = this_cpu->legacy_models;
102bbe3a 377
09dc68d9 378 while (info->family) {
102bbe3a
YL
379 if (info->family == c->x86)
380 return info->model_names[c->x86_model];
381 info++;
382 }
09dc68d9 383#endif
102bbe3a
YL
384 return NULL; /* Not found */
385}
386
148f9bb8
PG
387__u32 cpu_caps_cleared[NCAPINTS];
388__u32 cpu_caps_set[NCAPINTS];
7d851c8d 389
11e3a840
JF
390void load_percpu_segment(int cpu)
391{
392#ifdef CONFIG_X86_32
393 loadsegment(fs, __KERNEL_PERCPU);
394#else
395 loadsegment(gs, 0);
396 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
397#endif
60a5317f 398 load_stack_canary_segment();
11e3a840
JF
399}
400
0f3fa48a
IM
401/*
402 * Current gdt points %fs at the "master" per-cpu area: after this,
403 * it's on the real one.
404 */
552be871 405void switch_to_new_gdt(int cpu)
9d31d35b
YL
406{
407 struct desc_ptr gdt_descr;
408
2697fbd5 409 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
9d31d35b
YL
410 gdt_descr.size = GDT_SIZE - 1;
411 load_gdt(&gdt_descr);
2697fbd5 412 /* Reload the per-cpu base */
11e3a840
JF
413
414 load_percpu_segment(cpu);
9d31d35b
YL
415}
416
148f9bb8 417static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 418
148f9bb8 419static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
420{
421 unsigned int *v;
422 char *p, *q;
423
3da99c97 424 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 425 return;
1da177e4 426
0f3fa48a 427 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
428 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
429 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
430 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
431 c->x86_model_id[48] = 0;
432
0f3fa48a
IM
433 /*
434 * Intel chips right-justify this string for some dumb reason;
435 * undo that brain damage:
436 */
1da177e4 437 p = q = &c->x86_model_id[0];
34048c9e 438 while (*p == ' ')
9766cdbc 439 p++;
34048c9e 440 if (p != q) {
9766cdbc
JSR
441 while (*p)
442 *q++ = *p++;
443 while (q <= &c->x86_model_id[48])
444 *q++ = '\0'; /* Zero-pad the rest */
1da177e4 445 }
1da177e4
LT
446}
447
148f9bb8 448void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 449{
9d31d35b 450 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 451
3da99c97 452 n = c->extended_cpuid_level;
1da177e4
LT
453
454 if (n >= 0x80000005) {
9d31d35b 455 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 456 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
457#ifdef CONFIG_X86_64
458 /* On K8 L1 TLB is inclusive, so don't count it */
459 c->x86_tlbsize = 0;
460#endif
1da177e4
LT
461 }
462
463 if (n < 0x80000006) /* Some chips just has a large L1. */
464 return;
465
0a488a53 466 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 467 l2size = ecx >> 16;
34048c9e 468
140fc727
YL
469#ifdef CONFIG_X86_64
470 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
471#else
1da177e4 472 /* do processor-specific cache resizing */
09dc68d9
JB
473 if (this_cpu->legacy_cache_size)
474 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
475
476 /* Allow user to override all this if necessary. */
477 if (cachesize_override != -1)
478 l2size = cachesize_override;
479
34048c9e 480 if (l2size == 0)
1da177e4 481 return; /* Again, no L2 cache is possible */
140fc727 482#endif
1da177e4
LT
483
484 c->x86_cache_size = l2size;
1da177e4
LT
485}
486
e0ba94f1
AS
487u16 __read_mostly tlb_lli_4k[NR_INFO];
488u16 __read_mostly tlb_lli_2m[NR_INFO];
489u16 __read_mostly tlb_lli_4m[NR_INFO];
490u16 __read_mostly tlb_lld_4k[NR_INFO];
491u16 __read_mostly tlb_lld_2m[NR_INFO];
492u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 493u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 494
f94fe119 495static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
496{
497 if (this_cpu->c_detect_tlb)
498 this_cpu->c_detect_tlb(c);
499
f94fe119 500 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 501 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
502 tlb_lli_4m[ENTRIES]);
503
504 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
505 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
506 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
507}
508
148f9bb8 509void detect_ht(struct cpuinfo_x86 *c)
1da177e4 510{
97e4db7c 511#ifdef CONFIG_X86_HT
0a488a53
YL
512 u32 eax, ebx, ecx, edx;
513 int index_msb, core_bits;
2eaad1fd 514 static bool printed;
1da177e4 515
0a488a53 516 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 517 return;
1da177e4 518
0a488a53
YL
519 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
520 goto out;
1da177e4 521
1cd78776
YL
522 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
523 return;
1da177e4 524
0a488a53 525 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 526
9d31d35b
YL
527 smp_num_siblings = (ebx & 0xff0000) >> 16;
528
529 if (smp_num_siblings == 1) {
2eaad1fd 530 printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
531 goto out;
532 }
9d31d35b 533
0f3fa48a
IM
534 if (smp_num_siblings <= 1)
535 goto out;
9d31d35b 536
0f3fa48a
IM
537 index_msb = get_count_order(smp_num_siblings);
538 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 539
0f3fa48a 540 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 541
0f3fa48a 542 index_msb = get_count_order(smp_num_siblings);
9d31d35b 543
0f3fa48a 544 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 545
0f3fa48a
IM
546 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
547 ((1 << core_bits) - 1);
1da177e4 548
0a488a53 549out:
2eaad1fd 550 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
0a488a53
YL
551 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
552 c->phys_proc_id);
553 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
554 c->cpu_core_id);
2eaad1fd 555 printed = 1;
9d31d35b 556 }
9d31d35b 557#endif
97e4db7c 558}
1da177e4 559
148f9bb8 560static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
561{
562 char *v = c->x86_vendor_id;
0f3fa48a 563 int i;
1da177e4
LT
564
565 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
566 if (!cpu_devs[i])
567 break;
568
569 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
570 (cpu_devs[i]->c_ident[1] &&
571 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 572
10a434fc
YL
573 this_cpu = cpu_devs[i];
574 c->x86_vendor = this_cpu->c_x86_vendor;
575 return;
1da177e4
LT
576 }
577 }
10a434fc 578
a9c56953
MK
579 printk_once(KERN_ERR
580 "CPU: vendor_id '%s' unknown, using generic init.\n" \
581 "CPU: Your system may be unstable.\n", v);
10a434fc 582
fe38d855
CE
583 c->x86_vendor = X86_VENDOR_UNKNOWN;
584 this_cpu = &default_cpu;
1da177e4
LT
585}
586
148f9bb8 587void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 588{
1da177e4 589 /* Get vendor name */
4a148513
HH
590 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
591 (unsigned int *)&c->x86_vendor_id[0],
592 (unsigned int *)&c->x86_vendor_id[8],
593 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 594
1da177e4 595 c->x86 = 4;
9d31d35b 596 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
597 if (c->cpuid_level >= 0x00000001) {
598 u32 junk, tfms, cap0, misc;
0f3fa48a 599
1da177e4 600 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
9d31d35b
YL
601 c->x86 = (tfms >> 8) & 0xf;
602 c->x86_model = (tfms >> 4) & 0xf;
603 c->x86_mask = tfms & 0xf;
0f3fa48a 604
f5f786d0 605 if (c->x86 == 0xf)
1da177e4 606 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 607 if (c->x86 >= 0x6)
9d31d35b 608 c->x86_model += ((tfms >> 16) & 0xf) << 4;
0f3fa48a 609
d4387bd3 610 if (cap0 & (1<<19)) {
d4387bd3 611 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 612 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 613 }
1da177e4 614 }
1da177e4 615}
3da99c97 616
148f9bb8 617void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7
YL
618{
619 u32 tfms, xlvl;
3da99c97 620 u32 ebx;
093af8d7 621
3da99c97
YL
622 /* Intel-defined flags: level 0x00000001 */
623 if (c->cpuid_level >= 0x00000001) {
624 u32 capability, excap;
0f3fa48a 625
3da99c97
YL
626 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
627 c->x86_capability[0] = capability;
628 c->x86_capability[4] = excap;
629 }
093af8d7 630
bdc802dc
PA
631 /* Additional Intel-defined flags: level 0x00000007 */
632 if (c->cpuid_level >= 0x00000007) {
633 u32 eax, ebx, ecx, edx;
634
635 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
636
2494b030 637 c->x86_capability[9] = ebx;
bdc802dc
PA
638 }
639
6229ad27
FY
640 /* Extended state features: level 0x0000000d */
641 if (c->cpuid_level >= 0x0000000d) {
642 u32 eax, ebx, ecx, edx;
643
644 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
645
646 c->x86_capability[10] = eax;
647 }
648
3da99c97
YL
649 /* AMD-defined flags: level 0x80000001 */
650 xlvl = cpuid_eax(0x80000000);
651 c->extended_cpuid_level = xlvl;
0f3fa48a 652
3da99c97
YL
653 if ((xlvl & 0xffff0000) == 0x80000000) {
654 if (xlvl >= 0x80000001) {
655 c->x86_capability[1] = cpuid_edx(0x80000001);
656 c->x86_capability[6] = cpuid_ecx(0x80000001);
093af8d7 657 }
093af8d7 658 }
093af8d7 659
5122c890
YL
660 if (c->extended_cpuid_level >= 0x80000008) {
661 u32 eax = cpuid_eax(0x80000008);
662
663 c->x86_virt_bits = (eax >> 8) & 0xff;
664 c->x86_phys_bits = eax & 0xff;
093af8d7 665 }
13c6c532
JB
666#ifdef CONFIG_X86_32
667 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
668 c->x86_phys_bits = 36;
5122c890 669#endif
e3224234
YL
670
671 if (c->extended_cpuid_level >= 0x80000007)
672 c->x86_power = cpuid_edx(0x80000007);
093af8d7 673
1dedefd1 674 init_scattered_cpuid_features(c);
093af8d7 675}
1da177e4 676
148f9bb8 677static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
678{
679#ifdef CONFIG_X86_32
680 int i;
681
682 /*
683 * First of all, decide if this is a 486 or higher
684 * It's a 486 if we can modify the AC flag
685 */
686 if (flag_is_changeable_p(X86_EFLAGS_AC))
687 c->x86 = 4;
688 else
689 c->x86 = 3;
690
691 for (i = 0; i < X86_VENDOR_NUM; i++)
692 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
693 c->x86_vendor_id[0] = 0;
694 cpu_devs[i]->c_identify(c);
695 if (c->x86_vendor_id[0]) {
696 get_cpu_vendor(c);
697 break;
698 }
699 }
700#endif
701}
702
34048c9e
PC
703/*
704 * Do minimum CPU detection early.
705 * Fields really needed: vendor, cpuid_level, family, model, mask,
706 * cache alignment.
707 * The others are not touched to avoid unwanted side effects.
708 *
709 * WARNING: this function is only called on the BP. Don't add code here
710 * that is supposed to run on all CPUs.
711 */
3da99c97 712static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 713{
6627d242
YL
714#ifdef CONFIG_X86_64
715 c->x86_clflush_size = 64;
13c6c532
JB
716 c->x86_phys_bits = 36;
717 c->x86_virt_bits = 48;
6627d242 718#else
d4387bd3 719 c->x86_clflush_size = 32;
13c6c532
JB
720 c->x86_phys_bits = 32;
721 c->x86_virt_bits = 32;
6627d242 722#endif
0a488a53 723 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 724
3da99c97 725 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 726 c->extended_cpuid_level = 0;
d7cd5611 727
aef93c8b
YL
728 if (!have_cpuid_p())
729 identify_cpu_without_cpuid(c);
730
731 /* cyrix could have cpuid enabled via c_identify()*/
d7cd5611
RR
732 if (!have_cpuid_p())
733 return;
734
735 cpu_detect(c);
3da99c97 736 get_cpu_vendor(c);
3da99c97 737 get_cpu_cap(c);
60e019eb 738 fpu_detect(c);
12cf105c 739
10a434fc
YL
740 if (this_cpu->c_early_init)
741 this_cpu->c_early_init(c);
093af8d7 742
f6e9456c 743 c->cpu_index = 0;
b38b0665 744 filter_cpuid_features(c, false);
de5397ad 745
a110b5ec
BP
746 if (this_cpu->c_bsp_init)
747 this_cpu->c_bsp_init(c);
c3b83598
BP
748
749 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
d7cd5611
RR
750}
751
9d31d35b
YL
752void __init early_cpu_init(void)
753{
02dde8b4 754 const struct cpu_dev *const *cdev;
10a434fc
YL
755 int count = 0;
756
ac23f253 757#ifdef CONFIG_PROCESSOR_SELECT
9766cdbc 758 printk(KERN_INFO "KERNEL supported cpus:\n");
31c997ca
IM
759#endif
760
10a434fc 761 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 762 const struct cpu_dev *cpudev = *cdev;
9d31d35b 763
10a434fc
YL
764 if (count >= X86_VENDOR_NUM)
765 break;
766 cpu_devs[count] = cpudev;
767 count++;
768
ac23f253 769#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
770 {
771 unsigned int j;
772
773 for (j = 0; j < 2; j++) {
774 if (!cpudev->c_ident[j])
775 continue;
776 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
777 cpudev->c_ident[j]);
778 }
10a434fc 779 }
0388423d 780#endif
10a434fc 781 }
9d31d35b 782 early_identify_cpu(&boot_cpu_data);
d7cd5611 783}
093af8d7 784
b6734c35 785/*
366d4a43
BP
786 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
787 * unfortunately, that's not true in practice because of early VIA
788 * chips and (more importantly) broken virtualizers that are not easy
789 * to detect. In the latter case it doesn't even *fail* reliably, so
790 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 791 * unless we can find a reliable way to detect all the broken cases.
366d4a43 792 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35 793 */
148f9bb8 794static void detect_nopl(struct cpuinfo_x86 *c)
b6734c35 795{
366d4a43 796#ifdef CONFIG_X86_32
b6734c35 797 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
798#else
799 set_cpu_cap(c, X86_FEATURE_NOPL);
800#endif
d7cd5611
RR
801}
802
148f9bb8 803static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 804{
aef93c8b 805 c->extended_cpuid_level = 0;
1da177e4 806
3da99c97 807 if (!have_cpuid_p())
aef93c8b 808 identify_cpu_without_cpuid(c);
1d67953f 809
aef93c8b 810 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 811 if (!have_cpuid_p())
aef93c8b 812 return;
1da177e4 813
3da99c97 814 cpu_detect(c);
1da177e4 815
3da99c97 816 get_cpu_vendor(c);
1da177e4 817
3da99c97 818 get_cpu_cap(c);
1da177e4 819
3da99c97
YL
820 if (c->cpuid_level >= 0x00000001) {
821 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e
YL
822#ifdef CONFIG_X86_32
823# ifdef CONFIG_X86_HT
cb8cc442 824 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 825# else
3da99c97 826 c->apicid = c->initial_apicid;
b89d3b3e
YL
827# endif
828#endif
b89d3b3e 829 c->phys_proc_id = c->initial_apicid;
3da99c97 830 }
1da177e4 831
1b05d60d 832 get_model_name(c); /* Default name */
1da177e4 833
3da99c97 834 detect_nopl(c);
1da177e4 835}
1da177e4
LT
836
837/*
838 * This does the hard work of actually picking apart the CPU stuff...
839 */
148f9bb8 840static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
841{
842 int i;
843
844 c->loops_per_jiffy = loops_per_jiffy;
845 c->x86_cache_size = -1;
846 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
847 c->x86_model = c->x86_mask = 0; /* So far unknown... */
848 c->x86_vendor_id[0] = '\0'; /* Unset */
849 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 850 c->x86_max_cores = 1;
102bbe3a 851 c->x86_coreid_bits = 0;
11fdd252 852#ifdef CONFIG_X86_64
102bbe3a 853 c->x86_clflush_size = 64;
13c6c532
JB
854 c->x86_phys_bits = 36;
855 c->x86_virt_bits = 48;
102bbe3a
YL
856#else
857 c->cpuid_level = -1; /* CPUID not detected */
770d132f 858 c->x86_clflush_size = 32;
13c6c532
JB
859 c->x86_phys_bits = 32;
860 c->x86_virt_bits = 32;
102bbe3a
YL
861#endif
862 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
863 memset(&c->x86_capability, 0, sizeof c->x86_capability);
864
1da177e4
LT
865 generic_identify(c);
866
3898534d 867 if (this_cpu->c_identify)
1da177e4
LT
868 this_cpu->c_identify(c);
869
2759c328
YL
870 /* Clear/Set all flags overriden by options, after probe */
871 for (i = 0; i < NCAPINTS; i++) {
872 c->x86_capability[i] &= ~cpu_caps_cleared[i];
873 c->x86_capability[i] |= cpu_caps_set[i];
874 }
875
102bbe3a 876#ifdef CONFIG_X86_64
cb8cc442 877 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
878#endif
879
1da177e4
LT
880 /*
881 * Vendor-specific initialization. In this section we
882 * canonicalize the feature flags, meaning if there are
883 * features a certain CPU supports which CPUID doesn't
884 * tell us, CPUID claiming incorrect flags, or other bugs,
885 * we handle them here.
886 *
887 * At the end of this section, c->x86_capability better
888 * indicate the features this CPU genuinely supports!
889 */
890 if (this_cpu->c_init)
891 this_cpu->c_init(c);
892
893 /* Disable the PN if appropriate */
894 squash_the_stupid_serial_number(c);
895
b2cc2a07
PA
896 /* Set up SMEP/SMAP */
897 setup_smep(c);
898 setup_smap(c);
899
1da177e4 900 /*
0f3fa48a
IM
901 * The vendor-specific functions might have changed features.
902 * Now we do "generic changes."
1da177e4
LT
903 */
904
b38b0665
PA
905 /* Filter out anything that depends on CPUID levels we don't have */
906 filter_cpuid_features(c, true);
907
1da177e4 908 /* If the model name is still unset, do table lookup. */
34048c9e 909 if (!c->x86_model_id[0]) {
02dde8b4 910 const char *p;
1da177e4 911 p = table_lookup_model(c);
34048c9e 912 if (p)
1da177e4
LT
913 strcpy(c->x86_model_id, p);
914 else
915 /* Last resort... */
916 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 917 c->x86, c->x86_model);
1da177e4
LT
918 }
919
102bbe3a
YL
920#ifdef CONFIG_X86_64
921 detect_ht(c);
922#endif
923
88b094fb 924 init_hypervisor(c);
49d859d7 925 x86_init_rdrand(c);
3e0c3737
YL
926
927 /*
928 * Clear/Set all flags overriden by options, need do it
929 * before following smp all cpus cap AND.
930 */
931 for (i = 0; i < NCAPINTS; i++) {
932 c->x86_capability[i] &= ~cpu_caps_cleared[i];
933 c->x86_capability[i] |= cpu_caps_set[i];
934 }
935
1da177e4
LT
936 /*
937 * On SMP, boot_cpu_data holds the common feature set between
938 * all CPUs; so make sure that we indicate which features are
939 * common between the CPUs. The first time this routine gets
940 * executed, c == &boot_cpu_data.
941 */
34048c9e 942 if (c != &boot_cpu_data) {
1da177e4 943 /* AND the already accumulated flags with these */
9d31d35b 944 for (i = 0; i < NCAPINTS; i++)
1da177e4 945 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
946
947 /* OR, i.e. replicate the bug flags */
948 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
949 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
950 }
951
952 /* Init Machine Check Exception if available. */
5e09954a 953 mcheck_cpu_init(c);
30d432df
AK
954
955 select_idle_routine(c);
102bbe3a 956
de2d9445 957#ifdef CONFIG_NUMA
102bbe3a
YL
958 numa_add_cpu(smp_processor_id());
959#endif
a6c4e076 960}
31ab269a 961
e04d645f 962#ifdef CONFIG_X86_64
e48510f4 963#ifdef CONFIG_IA32_EMULATION
cfda7bb9
AL
964/* May not be __init: called during resume */
965static void syscall32_cpu_init(void)
966{
967 /* Load these always in case some future AMD CPU supports
968 SYSENTER from compat mode too. */
969 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
970 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
971 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)ia32_sysenter_target);
972
973 wrmsrl(MSR_CSTAR, ia32_cstar_target);
974}
e48510f4
AM
975#endif /* CONFIG_IA32_EMULATION */
976#endif /* CONFIG_X86_64 */
cfda7bb9
AL
977
978#ifdef CONFIG_X86_32
979void enable_sep_cpu(void)
980{
981 int cpu = get_cpu();
24933b82 982 struct tss_struct *tss = &per_cpu(cpu_tss, cpu);
cfda7bb9
AL
983
984 if (!boot_cpu_has(X86_FEATURE_SEP)) {
985 put_cpu();
986 return;
987 }
988
989 tss->x86_tss.ss1 = __KERNEL_CS;
990 tss->x86_tss.sp1 = sizeof(struct tss_struct) + (unsigned long) tss;
991 wrmsr(MSR_IA32_SYSENTER_CS, __KERNEL_CS, 0);
992 wrmsr(MSR_IA32_SYSENTER_ESP, tss->x86_tss.sp1, 0);
993 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long) ia32_sysenter_target, 0);
994 put_cpu();
995}
e04d645f
GC
996#endif
997
a6c4e076
JF
998void __init identify_boot_cpu(void)
999{
1000 identify_cpu(&boot_cpu_data);
02c68a02 1001 init_amd_e400_c1e_mask();
102bbe3a 1002#ifdef CONFIG_X86_32
a6c4e076 1003 sysenter_setup();
6fe940d6 1004 enable_sep_cpu();
102bbe3a 1005#endif
5b556332 1006 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 1007}
3b520b23 1008
148f9bb8 1009void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1010{
1011 BUG_ON(c == &boot_cpu_data);
1012 identify_cpu(c);
102bbe3a 1013#ifdef CONFIG_X86_32
a6c4e076 1014 enable_sep_cpu();
102bbe3a 1015#endif
a6c4e076 1016 mtrr_ap_init();
1da177e4
LT
1017}
1018
a0854a46 1019struct msr_range {
0f3fa48a
IM
1020 unsigned min;
1021 unsigned max;
a0854a46 1022};
1da177e4 1023
148f9bb8 1024static const struct msr_range msr_range_array[] = {
a0854a46
YL
1025 { 0x00000000, 0x00000418},
1026 { 0xc0000000, 0xc000040b},
1027 { 0xc0010000, 0xc0010142},
1028 { 0xc0011000, 0xc001103b},
1029};
1da177e4 1030
148f9bb8 1031static void __print_cpu_msr(void)
a0854a46 1032{
0f3fa48a 1033 unsigned index_min, index_max;
a0854a46
YL
1034 unsigned index;
1035 u64 val;
1036 int i;
a0854a46
YL
1037
1038 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
1039 index_min = msr_range_array[i].min;
1040 index_max = msr_range_array[i].max;
0f3fa48a 1041
a0854a46 1042 for (index = index_min; index < index_max; index++) {
ecd431d9 1043 if (rdmsrl_safe(index, &val))
a0854a46
YL
1044 continue;
1045 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1da177e4 1046 }
a0854a46
YL
1047 }
1048}
94605eff 1049
148f9bb8 1050static int show_msr;
0f3fa48a 1051
a0854a46
YL
1052static __init int setup_show_msr(char *arg)
1053{
1054 int num;
3dd9d514 1055
a0854a46 1056 get_option(&arg, &num);
3dd9d514 1057
a0854a46
YL
1058 if (num > 0)
1059 show_msr = num;
1060 return 1;
1da177e4 1061}
a0854a46 1062__setup("show_msr=", setup_show_msr);
1da177e4 1063
191679fd
AK
1064static __init int setup_noclflush(char *arg)
1065{
840d2830 1066 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1067 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1068 return 1;
1069}
1070__setup("noclflush", setup_noclflush);
1071
148f9bb8 1072void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1073{
02dde8b4 1074 const char *vendor = NULL;
1da177e4 1075
0f3fa48a 1076 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1077 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1078 } else {
1079 if (c->cpuid_level >= 0)
1080 vendor = c->x86_vendor_id;
1081 }
1da177e4 1082
bd32a8cf 1083 if (vendor && !strstr(c->x86_model_id, vendor))
9d31d35b 1084 printk(KERN_CONT "%s ", vendor);
1da177e4 1085
9d31d35b 1086 if (c->x86_model_id[0])
924e101a 1087 printk(KERN_CONT "%s", strim(c->x86_model_id));
1da177e4 1088 else
9d31d35b 1089 printk(KERN_CONT "%d86", c->x86);
1da177e4 1090
924e101a
BP
1091 printk(KERN_CONT " (fam: %02x, model: %02x", c->x86, c->x86_model);
1092
34048c9e 1093 if (c->x86_mask || c->cpuid_level >= 0)
924e101a 1094 printk(KERN_CONT ", stepping: %02x)\n", c->x86_mask);
1da177e4 1095 else
924e101a 1096 printk(KERN_CONT ")\n");
a0854a46 1097
0b8b8078 1098 print_cpu_msr(c);
21c3fcf3
YL
1099}
1100
148f9bb8 1101void print_cpu_msr(struct cpuinfo_x86 *c)
21c3fcf3 1102{
a0854a46 1103 if (c->cpu_index < show_msr)
21c3fcf3 1104 __print_cpu_msr();
1da177e4
LT
1105}
1106
ac72e788
AK
1107static __init int setup_disablecpuid(char *arg)
1108{
1109 int bit;
0f3fa48a 1110
ac72e788
AK
1111 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
1112 setup_clear_cpu_cap(bit);
1113 else
1114 return 0;
0f3fa48a 1115
ac72e788
AK
1116 return 1;
1117}
1118__setup("clearcpuid=", setup_disablecpuid);
1119
198d208d
SR
1120DEFINE_PER_CPU(unsigned long, kernel_stack) =
1121 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
1122EXPORT_PER_CPU_SYMBOL(kernel_stack);
1123
d5494d4f 1124#ifdef CONFIG_X86_64
9ff80942 1125struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
629f4f9d
SA
1126struct desc_ptr debug_idt_descr = { NR_VECTORS * 16 - 1,
1127 (unsigned long) debug_idt_table };
d5494d4f 1128
947e76cd 1129DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1130 irq_stack_union) __aligned(PAGE_SIZE) __visible;
0f3fa48a 1131
bdf977b3
TH
1132/*
1133 * The following four percpu variables are hot. Align current_task to
1134 * cacheline size such that all four fall in the same cacheline.
1135 */
1136DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1137 &init_task;
1138EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1139
bdf977b3
TH
1140DEFINE_PER_CPU(char *, irq_stack_ptr) =
1141 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
1142
277d5b40 1143DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1144
c2daa3be
PZ
1145DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1146EXPORT_PER_CPU_SYMBOL(__preempt_count);
1147
7e16838d
LT
1148DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
1149
0f3fa48a
IM
1150/*
1151 * Special IST stacks which the CPU switches to when it calls
1152 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1153 * limit), all of them are 4K, except the debug stack which
1154 * is 8K.
1155 */
1156static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1157 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1158 [DEBUG_STACK - 1] = DEBUG_STKSZ
1159};
1160
92d65b23 1161static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
3e352aa8 1162 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
d5494d4f 1163
d5494d4f
YL
1164/* May not be marked __init: used by software suspend */
1165void syscall_init(void)
1da177e4 1166{
d5494d4f
YL
1167 /*
1168 * LSTAR and STAR live in a bit strange symbiosis.
1169 * They both write to the same internal register. STAR allows to
1170 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1171 */
1172 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1173 wrmsrl(MSR_LSTAR, system_call);
1174 wrmsrl(MSR_CSTAR, ignore_sysret);
03ae5768 1175
d5494d4f
YL
1176#ifdef CONFIG_IA32_EMULATION
1177 syscall32_cpu_init();
1178#endif
03ae5768 1179
d5494d4f
YL
1180 /* Flags to clear on syscall */
1181 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1182 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1183 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1184}
62111195 1185
d5494d4f
YL
1186/*
1187 * Copies of the original ist values from the tss are only accessed during
1188 * debugging, no special alignment required.
1189 */
1190DEFINE_PER_CPU(struct orig_ist, orig_ist);
1191
228bdaa9 1192static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1193DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1194
1195int is_debug_stack(unsigned long addr)
1196{
89cbc767
CL
1197 return __this_cpu_read(debug_stack_usage) ||
1198 (addr <= __this_cpu_read(debug_stack_addr) &&
1199 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9 1200}
0f46efeb 1201NOKPROBE_SYMBOL(is_debug_stack);
228bdaa9 1202
629f4f9d 1203DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1204
228bdaa9
SR
1205void debug_stack_set_zero(void)
1206{
629f4f9d
SA
1207 this_cpu_inc(debug_idt_ctr);
1208 load_current_idt();
228bdaa9 1209}
0f46efeb 1210NOKPROBE_SYMBOL(debug_stack_set_zero);
228bdaa9
SR
1211
1212void debug_stack_reset(void)
1213{
629f4f9d 1214 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1215 return;
629f4f9d
SA
1216 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1217 load_current_idt();
228bdaa9 1218}
0f46efeb 1219NOKPROBE_SYMBOL(debug_stack_reset);
228bdaa9 1220
0f3fa48a 1221#else /* CONFIG_X86_64 */
d5494d4f 1222
bdf977b3
TH
1223DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1224EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1225DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1226EXPORT_PER_CPU_SYMBOL(__preempt_count);
27e74da9 1227DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
bdf977b3 1228
60a5317f 1229#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1230DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1231#endif
d5494d4f 1232
0f3fa48a 1233#endif /* CONFIG_X86_64 */
c5413fbe 1234
9766cdbc
JSR
1235/*
1236 * Clear all 6 debug registers:
1237 */
1238static void clear_all_debug_regs(void)
1239{
1240 int i;
1241
1242 for (i = 0; i < 8; i++) {
1243 /* Ignore db4, db5 */
1244 if ((i == 4) || (i == 5))
1245 continue;
1246
1247 set_debugreg(0, i);
1248 }
1249}
c5413fbe 1250
0bb9fef9
JW
1251#ifdef CONFIG_KGDB
1252/*
1253 * Restore debug regs if using kgdbwait and you have a kernel debugger
1254 * connection established.
1255 */
1256static void dbg_restore_debug_regs(void)
1257{
1258 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1259 arch_kgdb_ops.correct_hw_break();
1260}
1261#else /* ! CONFIG_KGDB */
1262#define dbg_restore_debug_regs()
1263#endif /* ! CONFIG_KGDB */
1264
ce4b1b16
IM
1265static void wait_for_master_cpu(int cpu)
1266{
1267#ifdef CONFIG_SMP
1268 /*
1269 * wait for ACK from master CPU before continuing
1270 * with AP initialization
1271 */
1272 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1273 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1274 cpu_relax();
1275#endif
1276}
1277
d2cbcc49
RR
1278/*
1279 * cpu_init() initializes state that is per-CPU. Some data is already
1280 * initialized (naturally) in the bootstrap process, such as the GDT
1281 * and IDT. We reload them nevertheless, this function acts as a
1282 * 'CPU state barrier', nothing should get across.
1ba76586 1283 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1284 */
1ba76586 1285#ifdef CONFIG_X86_64
0f3fa48a 1286
148f9bb8 1287void cpu_init(void)
1ba76586 1288{
0fe1e009 1289 struct orig_ist *oist;
1ba76586 1290 struct task_struct *me;
0f3fa48a
IM
1291 struct tss_struct *t;
1292 unsigned long v;
ce4b1b16 1293 int cpu = stack_smp_processor_id();
1ba76586
YL
1294 int i;
1295
ce4b1b16
IM
1296 wait_for_master_cpu(cpu);
1297
1e02ce4c
AL
1298 /*
1299 * Initialize the CR4 shadow before doing anything that could
1300 * try to read it.
1301 */
1302 cr4_init_shadow();
1303
e6ebf5de
FY
1304 /*
1305 * Load microcode on this cpu if a valid microcode is available.
1306 * This is early microcode loading procedure.
1307 */
1308 load_ucode_ap();
1309
24933b82 1310 t = &per_cpu(cpu_tss, cpu);
0fe1e009 1311 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1312
e7a22c1e 1313#ifdef CONFIG_NUMA
27fd185f 1314 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1315 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1316 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1317#endif
1ba76586
YL
1318
1319 me = current;
1320
2eaad1fd 1321 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1322
375074cc 1323 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1324
1325 /*
1326 * Initialize the per-CPU GDT with the boot GDT,
1327 * and set up the GDT descriptor:
1328 */
1329
552be871 1330 switch_to_new_gdt(cpu);
2697fbd5
BG
1331 loadsegment(fs, 0);
1332
cf910e83 1333 load_current_idt();
1ba76586
YL
1334
1335 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1336 syscall_init();
1337
1338 wrmsrl(MSR_FS_BASE, 0);
1339 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1340 barrier();
1341
4763ed4d 1342 x86_configure_nx();
659006bf 1343 x2apic_setup();
1ba76586
YL
1344
1345 /*
1346 * set up and load the per-CPU TSS
1347 */
0fe1e009 1348 if (!oist->ist[0]) {
92d65b23 1349 char *estacks = per_cpu(exception_stacks, cpu);
0f3fa48a 1350
1ba76586 1351 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1352 estacks += exception_stack_sizes[v];
0fe1e009 1353 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1354 (unsigned long)estacks;
228bdaa9
SR
1355 if (v == DEBUG_STACK-1)
1356 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1357 }
1358 }
1359
1360 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
0f3fa48a 1361
1ba76586
YL
1362 /*
1363 * <= is required because the CPU will access up to
1364 * 8 bits beyond the end of the IO permission bitmap.
1365 */
1366 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1367 t->io_bitmap[i] = ~0UL;
1368
1369 atomic_inc(&init_mm.mm_count);
1370 me->active_mm = &init_mm;
8c5dfd25 1371 BUG_ON(me->mm);
1ba76586
YL
1372 enter_lazy_tlb(&init_mm, me);
1373
1374 load_sp0(t, &current->thread);
1375 set_tss_desc(cpu, t);
1376 load_TR_desc();
1377 load_LDT(&init_mm.context);
1378
0bb9fef9
JW
1379 clear_all_debug_regs();
1380 dbg_restore_debug_regs();
1ba76586
YL
1381
1382 fpu_init();
1383
1ba76586
YL
1384 if (is_uv_system())
1385 uv_cpu_init();
1386}
1387
1388#else
1389
148f9bb8 1390void cpu_init(void)
9ee79a3d 1391{
d2cbcc49
RR
1392 int cpu = smp_processor_id();
1393 struct task_struct *curr = current;
24933b82 1394 struct tss_struct *t = &per_cpu(cpu_tss, cpu);
9ee79a3d 1395 struct thread_struct *thread = &curr->thread;
62111195 1396
ce4b1b16 1397 wait_for_master_cpu(cpu);
e6ebf5de 1398
5b2bdbc8
SR
1399 /*
1400 * Initialize the CR4 shadow before doing anything that could
1401 * try to read it.
1402 */
1403 cr4_init_shadow();
1404
ce4b1b16 1405 show_ucode_info_early();
62111195
JF
1406
1407 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1408
9298b815 1409 if (cpu_feature_enabled(X86_FEATURE_VME) || cpu_has_tsc || cpu_has_de)
375074cc 1410 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1411
cf910e83 1412 load_current_idt();
552be871 1413 switch_to_new_gdt(cpu);
1da177e4 1414
1da177e4
LT
1415 /*
1416 * Set up and load the per-CPU TSS and LDT
1417 */
1418 atomic_inc(&init_mm.mm_count);
62111195 1419 curr->active_mm = &init_mm;
8c5dfd25 1420 BUG_ON(curr->mm);
62111195 1421 enter_lazy_tlb(&init_mm, curr);
1da177e4 1422
faca6227 1423 load_sp0(t, thread);
34048c9e 1424 set_tss_desc(cpu, t);
1da177e4
LT
1425 load_TR_desc();
1426 load_LDT(&init_mm.context);
1427
f9a196b8
TG
1428 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1429
22c4e308 1430#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1431 /* Set up doublefault TSS pointer in the GDT */
1432 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1433#endif
1da177e4 1434
9766cdbc 1435 clear_all_debug_regs();
0bb9fef9 1436 dbg_restore_debug_regs();
1da177e4 1437
0e49bf66 1438 fpu_init();
1da177e4 1439}
1ba76586 1440#endif
5700f743
BP
1441
1442#ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS
1443void warn_pre_alternatives(void)
1444{
1445 WARN(1, "You're using static_cpu_has before alternatives have run!\n");
1446}
1447EXPORT_SYMBOL_GPL(warn_pre_alternatives);
1448#endif
4a90a99c
BP
1449
1450inline bool __static_cpu_has_safe(u16 bit)
1451{
1452 return boot_cpu_has(bit);
1453}
1454EXPORT_SYMBOL_GPL(__static_cpu_has_safe);