]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/common.c
Merge branch 'stable/for-jens-4.12' of git://git.kernel.org/pub/scm/linux/kernel...
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
186f4360 5#include <linux/export.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
ee098e1a 8#include <linux/ctype.h>
1da177e4 9#include <linux/delay.h>
68e21be2 10#include <linux/sched/mm.h>
e6017571 11#include <linux/sched/clock.h>
9164bb4a 12#include <linux/sched/task.h>
9766cdbc 13#include <linux/init.h>
0f46efeb 14#include <linux/kprobes.h>
9766cdbc 15#include <linux/kgdb.h>
1da177e4 16#include <linux/smp.h>
9766cdbc 17#include <linux/io.h>
b51ef52d 18#include <linux/syscore_ops.h>
9766cdbc
JSR
19
20#include <asm/stackprotector.h>
cdd6c482 21#include <asm/perf_event.h>
1da177e4 22#include <asm/mmu_context.h>
49d859d7 23#include <asm/archrandom.h>
9766cdbc
JSR
24#include <asm/hypervisor.h>
25#include <asm/processor.h>
1e02ce4c 26#include <asm/tlbflush.h>
f649e938 27#include <asm/debugreg.h>
9766cdbc 28#include <asm/sections.h>
f40c3300 29#include <asm/vsyscall.h>
8bdbd962
AC
30#include <linux/topology.h>
31#include <linux/cpumask.h>
9766cdbc 32#include <asm/pgtable.h>
60063497 33#include <linux/atomic.h>
9766cdbc
JSR
34#include <asm/proto.h>
35#include <asm/setup.h>
36#include <asm/apic.h>
37#include <asm/desc.h>
78f7f1e5 38#include <asm/fpu/internal.h>
27b07da7 39#include <asm/mtrr.h>
0274f955 40#include <asm/hwcap2.h>
8bdbd962 41#include <linux/numa.h>
9766cdbc 42#include <asm/asm.h>
0f6ff2bc 43#include <asm/bugs.h>
9766cdbc 44#include <asm/cpu.h>
a03a3e28 45#include <asm/mce.h>
9766cdbc 46#include <asm/msr.h>
8d4a4300 47#include <asm/pat.h>
d288e1cf
FY
48#include <asm/microcode.h>
49#include <asm/microcode_intel.h>
e641f5f5
IM
50
51#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 52#include <asm/uv/uv.h>
1da177e4
LT
53#endif
54
55#include "cpu.h"
56
0274f955
GA
57u32 elf_hwcap2 __read_mostly;
58
c2d1cec1 59/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 60cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
61cpumask_var_t cpu_callout_mask;
62cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
63
64/* representing cpus for which sibling maps can be computed */
65cpumask_var_t cpu_sibling_setup_mask;
66
2f2f52ba 67/* correctly size the local cpu masks */
4369f1fb 68void __init setup_cpu_local_masks(void)
2f2f52ba
BG
69{
70 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
71 alloc_bootmem_cpumask_var(&cpu_callin_mask);
72 alloc_bootmem_cpumask_var(&cpu_callout_mask);
73 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
74}
75
148f9bb8 76static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
77{
78#ifdef CONFIG_X86_64
27c13ece 79 cpu_detect_cache_sizes(c);
e8055139
OZ
80#else
81 /* Not much we can do here... */
82 /* Check if at least it has cpuid */
83 if (c->cpuid_level == -1) {
84 /* No cpuid. It must be an ancient CPU */
85 if (c->x86 == 4)
86 strcpy(c->x86_model_id, "486");
87 else if (c->x86 == 3)
88 strcpy(c->x86_model_id, "386");
89 }
90#endif
91}
92
148f9bb8 93static const struct cpu_dev default_cpu = {
e8055139
OZ
94 .c_init = default_init,
95 .c_vendor = "Unknown",
96 .c_x86_vendor = X86_VENDOR_UNKNOWN,
97};
98
148f9bb8 99static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 100
06deef89 101DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 102#ifdef CONFIG_X86_64
06deef89
BG
103 /*
104 * We need valid kernel segments for data and code in long mode too
105 * IRET will check the segment types kkeil 2000/10/28
106 * Also sysret mandates a special GDT layout
107 *
9766cdbc 108 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
109 * Hopefully nobody expects them at a fixed place (Wine?)
110 */
1e5de182
AM
111 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
112 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
113 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
114 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
115 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
116 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 117#else
1e5de182
AM
118 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
119 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
120 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
121 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
122 /*
123 * Segments used for calling PnP BIOS have byte granularity.
124 * They code segments and data segments have fixed 64k limits,
125 * the transfer segment sizes are set at run time.
126 */
6842ef0e 127 /* 32-bit code */
1e5de182 128 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 129 /* 16-bit code */
1e5de182 130 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 131 /* 16-bit data */
1e5de182 132 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 133 /* 16-bit data */
1e5de182 134 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 135 /* 16-bit data */
1e5de182 136 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
137 /*
138 * The APM segments have byte granularity and their bases
139 * are set at run time. All have 64k limits.
140 */
6842ef0e 141 /* 32-bit code */
1e5de182 142 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 143 /* 16-bit code */
1e5de182 144 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 145 /* data */
72c4d853 146 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 147
1e5de182
AM
148 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
149 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 150 GDT_STACK_CANARY_INIT
950ad7ff 151#endif
06deef89 152} };
7a61d35d 153EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 154
8c3641e9 155static int __init x86_mpx_setup(char *s)
0c752a93 156{
8c3641e9 157 /* require an exact match without trailing characters */
2cd3949f
DH
158 if (strlen(s))
159 return 0;
0c752a93 160
8c3641e9
DH
161 /* do not emit a message if the feature is not present */
162 if (!boot_cpu_has(X86_FEATURE_MPX))
163 return 1;
6bad06b7 164
8c3641e9
DH
165 setup_clear_cpu_cap(X86_FEATURE_MPX);
166 pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
b6f42a4a
FY
167 return 1;
168}
8c3641e9 169__setup("nompx", x86_mpx_setup);
b6f42a4a 170
d12a72b8
AL
171static int __init x86_noinvpcid_setup(char *s)
172{
173 /* noinvpcid doesn't accept parameters */
174 if (s)
175 return -EINVAL;
176
177 /* do not emit a message if the feature is not present */
178 if (!boot_cpu_has(X86_FEATURE_INVPCID))
179 return 0;
180
181 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
182 pr_info("noinvpcid: INVPCID feature disabled\n");
183 return 0;
184}
185early_param("noinvpcid", x86_noinvpcid_setup);
186
ba51dced 187#ifdef CONFIG_X86_32
148f9bb8
PG
188static int cachesize_override = -1;
189static int disable_x86_serial_nr = 1;
1da177e4 190
0a488a53
YL
191static int __init cachesize_setup(char *str)
192{
193 get_option(&str, &cachesize_override);
194 return 1;
195}
196__setup("cachesize=", cachesize_setup);
197
0a488a53
YL
198static int __init x86_sep_setup(char *s)
199{
200 setup_clear_cpu_cap(X86_FEATURE_SEP);
201 return 1;
202}
203__setup("nosep", x86_sep_setup);
204
205/* Standard macro to see if a specific flag is changeable */
206static inline int flag_is_changeable_p(u32 flag)
207{
208 u32 f1, f2;
209
94f6bac1
KH
210 /*
211 * Cyrix and IDT cpus allow disabling of CPUID
212 * so the code below may return different results
213 * when it is executed before and after enabling
214 * the CPUID. Add "volatile" to not allow gcc to
215 * optimize the subsequent calls to this function.
216 */
0f3fa48a
IM
217 asm volatile ("pushfl \n\t"
218 "pushfl \n\t"
219 "popl %0 \n\t"
220 "movl %0, %1 \n\t"
221 "xorl %2, %0 \n\t"
222 "pushl %0 \n\t"
223 "popfl \n\t"
224 "pushfl \n\t"
225 "popl %0 \n\t"
226 "popfl \n\t"
227
94f6bac1
KH
228 : "=&r" (f1), "=&r" (f2)
229 : "ir" (flag));
0a488a53
YL
230
231 return ((f1^f2) & flag) != 0;
232}
233
234/* Probe for the CPUID instruction */
148f9bb8 235int have_cpuid_p(void)
0a488a53
YL
236{
237 return flag_is_changeable_p(X86_EFLAGS_ID);
238}
239
148f9bb8 240static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 241{
0f3fa48a
IM
242 unsigned long lo, hi;
243
244 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
245 return;
246
247 /* Disable processor serial number: */
248
249 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
250 lo |= 0x200000;
251 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
252
1b74dde7 253 pr_notice("CPU serial number disabled.\n");
0f3fa48a
IM
254 clear_cpu_cap(c, X86_FEATURE_PN);
255
256 /* Disabling the serial number may affect the cpuid level */
257 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
258}
259
260static int __init x86_serial_nr_setup(char *s)
261{
262 disable_x86_serial_nr = 0;
263 return 1;
264}
265__setup("serialnumber", x86_serial_nr_setup);
ba51dced 266#else
102bbe3a
YL
267static inline int flag_is_changeable_p(u32 flag)
268{
269 return 1;
270}
102bbe3a
YL
271static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
272{
273}
ba51dced 274#endif
0a488a53 275
de5397ad
FY
276static __init int setup_disable_smep(char *arg)
277{
b2cc2a07 278 setup_clear_cpu_cap(X86_FEATURE_SMEP);
0f6ff2bc
DH
279 /* Check for things that depend on SMEP being enabled: */
280 check_mpx_erratum(&boot_cpu_data);
de5397ad
FY
281 return 1;
282}
283__setup("nosmep", setup_disable_smep);
284
b2cc2a07 285static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 286{
b2cc2a07 287 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 288 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
289}
290
52b6179a
PA
291static __init int setup_disable_smap(char *arg)
292{
b2cc2a07 293 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
294 return 1;
295}
296__setup("nosmap", setup_disable_smap);
297
b2cc2a07
PA
298static __always_inline void setup_smap(struct cpuinfo_x86 *c)
299{
581b7f15 300 unsigned long eflags = native_save_fl();
b2cc2a07
PA
301
302 /* This should have been cleared long ago */
b2cc2a07
PA
303 BUG_ON(eflags & X86_EFLAGS_AC);
304
03bbd596
PA
305 if (cpu_has(c, X86_FEATURE_SMAP)) {
306#ifdef CONFIG_X86_SMAP
375074cc 307 cr4_set_bits(X86_CR4_SMAP);
03bbd596 308#else
375074cc 309 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
310#endif
311 }
de5397ad
FY
312}
313
06976945
DH
314/*
315 * Protection Keys are not available in 32-bit mode.
316 */
317static bool pku_disabled;
318
319static __always_inline void setup_pku(struct cpuinfo_x86 *c)
320{
e8df1a95
DH
321 /* check the boot processor, plus compile options for PKU: */
322 if (!cpu_feature_enabled(X86_FEATURE_PKU))
323 return;
324 /* checks the actual processor's cpuid bits: */
06976945
DH
325 if (!cpu_has(c, X86_FEATURE_PKU))
326 return;
327 if (pku_disabled)
328 return;
329
330 cr4_set_bits(X86_CR4_PKE);
331 /*
332 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
333 * cpuid bit to be set. We need to ensure that we
334 * update that bit in this CPU's "cpu_info".
335 */
336 get_cpu_cap(c);
337}
338
339#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
340static __init int setup_disable_pku(char *arg)
341{
342 /*
343 * Do not clear the X86_FEATURE_PKU bit. All of the
344 * runtime checks are against OSPKE so clearing the
345 * bit does nothing.
346 *
347 * This way, we will see "pku" in cpuinfo, but not
348 * "ospke", which is exactly what we want. It shows
349 * that the CPU has PKU, but the OS has not enabled it.
350 * This happens to be exactly how a system would look
351 * if we disabled the config option.
352 */
353 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
354 pku_disabled = true;
355 return 1;
356}
357__setup("nopku", setup_disable_pku);
358#endif /* CONFIG_X86_64 */
359
b38b0665
PA
360/*
361 * Some CPU features depend on higher CPUID levels, which may not always
362 * be available due to CPUID level capping or broken virtualization
363 * software. Add those features to this table to auto-disable them.
364 */
365struct cpuid_dependent_feature {
366 u32 feature;
367 u32 level;
368};
0f3fa48a 369
148f9bb8 370static const struct cpuid_dependent_feature
b38b0665
PA
371cpuid_dependent_features[] = {
372 { X86_FEATURE_MWAIT, 0x00000005 },
373 { X86_FEATURE_DCA, 0x00000009 },
374 { X86_FEATURE_XSAVE, 0x0000000d },
375 { 0, 0 }
376};
377
148f9bb8 378static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
379{
380 const struct cpuid_dependent_feature *df;
9766cdbc 381
b38b0665 382 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
383
384 if (!cpu_has(c, df->feature))
385 continue;
b38b0665
PA
386 /*
387 * Note: cpuid_level is set to -1 if unavailable, but
388 * extended_extended_level is set to 0 if unavailable
389 * and the legitimate extended levels are all negative
390 * when signed; hence the weird messing around with
391 * signs here...
392 */
0f3fa48a 393 if (!((s32)df->level < 0 ?
f6db44df 394 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
395 (s32)df->level > (s32)c->cpuid_level))
396 continue;
397
398 clear_cpu_cap(c, df->feature);
399 if (!warn)
400 continue;
401
1b74dde7
CY
402 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
403 x86_cap_flag(df->feature), df->level);
b38b0665 404 }
f6db44df 405}
b38b0665 406
102bbe3a
YL
407/*
408 * Naming convention should be: <Name> [(<Codename>)]
409 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
410 * in particular, if CPUID levels 0x80000002..4 are supported, this
411 * isn't used
102bbe3a
YL
412 */
413
414/* Look up CPU names by table lookup. */
148f9bb8 415static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 416{
09dc68d9
JB
417#ifdef CONFIG_X86_32
418 const struct legacy_cpu_model_info *info;
102bbe3a
YL
419
420 if (c->x86_model >= 16)
421 return NULL; /* Range check */
422
423 if (!this_cpu)
424 return NULL;
425
09dc68d9 426 info = this_cpu->legacy_models;
102bbe3a 427
09dc68d9 428 while (info->family) {
102bbe3a
YL
429 if (info->family == c->x86)
430 return info->model_names[c->x86_model];
431 info++;
432 }
09dc68d9 433#endif
102bbe3a
YL
434 return NULL; /* Not found */
435}
436
148f9bb8
PG
437__u32 cpu_caps_cleared[NCAPINTS];
438__u32 cpu_caps_set[NCAPINTS];
7d851c8d 439
11e3a840
JF
440void load_percpu_segment(int cpu)
441{
442#ifdef CONFIG_X86_32
443 loadsegment(fs, __KERNEL_PERCPU);
444#else
45e876f7 445 __loadsegment_simple(gs, 0);
11e3a840
JF
446 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
447#endif
60a5317f 448 load_stack_canary_segment();
11e3a840
JF
449}
450
b23adb7d
AL
451/* Setup the fixmap mapping only once per-processor */
452static inline void setup_fixmap_gdt(int cpu)
453{
45fc8757 454#ifdef CONFIG_X86_64
b23adb7d
AL
455 /* On 64-bit systems, we use a read-only fixmap GDT. */
456 pgprot_t prot = PAGE_KERNEL_RO;
45fc8757 457#else
b23adb7d
AL
458 /*
459 * On native 32-bit systems, the GDT cannot be read-only because
460 * our double fault handler uses a task gate, and entering through
461 * a task gate needs to change an available TSS to busy. If the GDT
462 * is read-only, that will triple fault.
463 *
464 * On Xen PV, the GDT must be read-only because the hypervisor requires
465 * it.
466 */
467 pgprot_t prot = boot_cpu_has(X86_FEATURE_XENPV) ?
468 PAGE_KERNEL_RO : PAGE_KERNEL;
45fc8757 469#endif
69218e47 470
b23adb7d 471 __set_fixmap(get_cpu_gdt_ro_index(cpu), get_cpu_gdt_paddr(cpu), prot);
69218e47
TG
472}
473
45fc8757
TG
474/* Load the original GDT from the per-cpu structure */
475void load_direct_gdt(int cpu)
476{
477 struct desc_ptr gdt_descr;
478
479 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
480 gdt_descr.size = GDT_SIZE - 1;
481 load_gdt(&gdt_descr);
482}
483EXPORT_SYMBOL_GPL(load_direct_gdt);
484
69218e47
TG
485/* Load a fixmap remapping of the per-cpu GDT */
486void load_fixmap_gdt(int cpu)
487{
488 struct desc_ptr gdt_descr;
489
490 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
491 gdt_descr.size = GDT_SIZE - 1;
492 load_gdt(&gdt_descr);
493}
45fc8757 494EXPORT_SYMBOL_GPL(load_fixmap_gdt);
69218e47 495
0f3fa48a
IM
496/*
497 * Current gdt points %fs at the "master" per-cpu area: after this,
498 * it's on the real one.
499 */
552be871 500void switch_to_new_gdt(int cpu)
9d31d35b 501{
45fc8757
TG
502 /* Load the original GDT */
503 load_direct_gdt(cpu);
2697fbd5 504 /* Reload the per-cpu base */
11e3a840 505 load_percpu_segment(cpu);
9d31d35b
YL
506}
507
148f9bb8 508static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 509
148f9bb8 510static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
511{
512 unsigned int *v;
ee098e1a 513 char *p, *q, *s;
1da177e4 514
3da99c97 515 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 516 return;
1da177e4 517
0f3fa48a 518 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
519 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
520 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
521 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
522 c->x86_model_id[48] = 0;
523
ee098e1a
BP
524 /* Trim whitespace */
525 p = q = s = &c->x86_model_id[0];
526
527 while (*p == ' ')
528 p++;
529
530 while (*p) {
531 /* Note the last non-whitespace index */
532 if (!isspace(*p))
533 s = q;
534
535 *q++ = *p++;
536 }
537
538 *(s + 1) = '\0';
1da177e4
LT
539}
540
148f9bb8 541void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 542{
9d31d35b 543 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 544
3da99c97 545 n = c->extended_cpuid_level;
1da177e4
LT
546
547 if (n >= 0x80000005) {
9d31d35b 548 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 549 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
550#ifdef CONFIG_X86_64
551 /* On K8 L1 TLB is inclusive, so don't count it */
552 c->x86_tlbsize = 0;
553#endif
1da177e4
LT
554 }
555
556 if (n < 0x80000006) /* Some chips just has a large L1. */
557 return;
558
0a488a53 559 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 560 l2size = ecx >> 16;
34048c9e 561
140fc727
YL
562#ifdef CONFIG_X86_64
563 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
564#else
1da177e4 565 /* do processor-specific cache resizing */
09dc68d9
JB
566 if (this_cpu->legacy_cache_size)
567 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
568
569 /* Allow user to override all this if necessary. */
570 if (cachesize_override != -1)
571 l2size = cachesize_override;
572
34048c9e 573 if (l2size == 0)
1da177e4 574 return; /* Again, no L2 cache is possible */
140fc727 575#endif
1da177e4
LT
576
577 c->x86_cache_size = l2size;
1da177e4
LT
578}
579
e0ba94f1
AS
580u16 __read_mostly tlb_lli_4k[NR_INFO];
581u16 __read_mostly tlb_lli_2m[NR_INFO];
582u16 __read_mostly tlb_lli_4m[NR_INFO];
583u16 __read_mostly tlb_lld_4k[NR_INFO];
584u16 __read_mostly tlb_lld_2m[NR_INFO];
585u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 586u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 587
f94fe119 588static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
589{
590 if (this_cpu->c_detect_tlb)
591 this_cpu->c_detect_tlb(c);
592
f94fe119 593 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 594 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
595 tlb_lli_4m[ENTRIES]);
596
597 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
598 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
599 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
600}
601
148f9bb8 602void detect_ht(struct cpuinfo_x86 *c)
1da177e4 603{
c8e56d20 604#ifdef CONFIG_SMP
0a488a53
YL
605 u32 eax, ebx, ecx, edx;
606 int index_msb, core_bits;
2eaad1fd 607 static bool printed;
1da177e4 608
0a488a53 609 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 610 return;
1da177e4 611
0a488a53
YL
612 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
613 goto out;
1da177e4 614
1cd78776
YL
615 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
616 return;
1da177e4 617
0a488a53 618 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 619
9d31d35b
YL
620 smp_num_siblings = (ebx & 0xff0000) >> 16;
621
622 if (smp_num_siblings == 1) {
1b74dde7 623 pr_info_once("CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
624 goto out;
625 }
9d31d35b 626
0f3fa48a
IM
627 if (smp_num_siblings <= 1)
628 goto out;
9d31d35b 629
0f3fa48a
IM
630 index_msb = get_count_order(smp_num_siblings);
631 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 632
0f3fa48a 633 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 634
0f3fa48a 635 index_msb = get_count_order(smp_num_siblings);
9d31d35b 636
0f3fa48a 637 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 638
0f3fa48a
IM
639 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
640 ((1 << core_bits) - 1);
1da177e4 641
0a488a53 642out:
2eaad1fd 643 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
1b74dde7
CY
644 pr_info("CPU: Physical Processor ID: %d\n",
645 c->phys_proc_id);
646 pr_info("CPU: Processor Core ID: %d\n",
647 c->cpu_core_id);
2eaad1fd 648 printed = 1;
9d31d35b 649 }
9d31d35b 650#endif
97e4db7c 651}
1da177e4 652
148f9bb8 653static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
654{
655 char *v = c->x86_vendor_id;
0f3fa48a 656 int i;
1da177e4
LT
657
658 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
659 if (!cpu_devs[i])
660 break;
661
662 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
663 (cpu_devs[i]->c_ident[1] &&
664 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 665
10a434fc
YL
666 this_cpu = cpu_devs[i];
667 c->x86_vendor = this_cpu->c_x86_vendor;
668 return;
1da177e4
LT
669 }
670 }
10a434fc 671
1b74dde7
CY
672 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
673 "CPU: Your system may be unstable.\n", v);
10a434fc 674
fe38d855
CE
675 c->x86_vendor = X86_VENDOR_UNKNOWN;
676 this_cpu = &default_cpu;
1da177e4
LT
677}
678
148f9bb8 679void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 680{
1da177e4 681 /* Get vendor name */
4a148513
HH
682 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
683 (unsigned int *)&c->x86_vendor_id[0],
684 (unsigned int *)&c->x86_vendor_id[8],
685 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 686
1da177e4 687 c->x86 = 4;
9d31d35b 688 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
689 if (c->cpuid_level >= 0x00000001) {
690 u32 junk, tfms, cap0, misc;
0f3fa48a 691
1da177e4 692 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
99f925ce
BP
693 c->x86 = x86_family(tfms);
694 c->x86_model = x86_model(tfms);
695 c->x86_mask = x86_stepping(tfms);
0f3fa48a 696
d4387bd3 697 if (cap0 & (1<<19)) {
d4387bd3 698 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 699 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 700 }
1da177e4 701 }
1da177e4 702}
3da99c97 703
8bf1ebca
AL
704static void apply_forced_caps(struct cpuinfo_x86 *c)
705{
706 int i;
707
708 for (i = 0; i < NCAPINTS; i++) {
709 c->x86_capability[i] &= ~cpu_caps_cleared[i];
710 c->x86_capability[i] |= cpu_caps_set[i];
711 }
712}
713
148f9bb8 714void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7 715{
39c06df4 716 u32 eax, ebx, ecx, edx;
093af8d7 717
3da99c97
YL
718 /* Intel-defined flags: level 0x00000001 */
719 if (c->cpuid_level >= 0x00000001) {
39c06df4 720 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 721
39c06df4
BP
722 c->x86_capability[CPUID_1_ECX] = ecx;
723 c->x86_capability[CPUID_1_EDX] = edx;
3da99c97 724 }
093af8d7 725
3df8d920
AL
726 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
727 if (c->cpuid_level >= 0x00000006)
728 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
729
bdc802dc
PA
730 /* Additional Intel-defined flags: level 0x00000007 */
731 if (c->cpuid_level >= 0x00000007) {
bdc802dc 732 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
39c06df4 733 c->x86_capability[CPUID_7_0_EBX] = ebx;
dfb4a70f 734 c->x86_capability[CPUID_7_ECX] = ecx;
bdc802dc
PA
735 }
736
6229ad27
FY
737 /* Extended state features: level 0x0000000d */
738 if (c->cpuid_level >= 0x0000000d) {
6229ad27
FY
739 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
740
39c06df4 741 c->x86_capability[CPUID_D_1_EAX] = eax;
6229ad27
FY
742 }
743
cbc82b17
PWJ
744 /* Additional Intel-defined flags: level 0x0000000F */
745 if (c->cpuid_level >= 0x0000000F) {
cbc82b17
PWJ
746
747 /* QoS sub-leaf, EAX=0Fh, ECX=0 */
748 cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
39c06df4
BP
749 c->x86_capability[CPUID_F_0_EDX] = edx;
750
cbc82b17
PWJ
751 if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
752 /* will be overridden if occupancy monitoring exists */
753 c->x86_cache_max_rmid = ebx;
754
755 /* QoS sub-leaf, EAX=0Fh, ECX=1 */
756 cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
39c06df4
BP
757 c->x86_capability[CPUID_F_1_EDX] = edx;
758
33c3cc7a
VS
759 if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
760 ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
761 (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
cbc82b17
PWJ
762 c->x86_cache_max_rmid = ecx;
763 c->x86_cache_occ_scale = ebx;
764 }
765 } else {
766 c->x86_cache_max_rmid = -1;
767 c->x86_cache_occ_scale = -1;
768 }
769 }
770
3da99c97 771 /* AMD-defined flags: level 0x80000001 */
39c06df4
BP
772 eax = cpuid_eax(0x80000000);
773 c->extended_cpuid_level = eax;
774
775 if ((eax & 0xffff0000) == 0x80000000) {
776 if (eax >= 0x80000001) {
777 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 778
39c06df4
BP
779 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
780 c->x86_capability[CPUID_8000_0001_EDX] = edx;
093af8d7 781 }
093af8d7 782 }
093af8d7 783
71faad43
YG
784 if (c->extended_cpuid_level >= 0x80000007) {
785 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
786
787 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
788 c->x86_power = edx;
789 }
790
5122c890 791 if (c->extended_cpuid_level >= 0x80000008) {
39c06df4 792 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
5122c890
YL
793
794 c->x86_virt_bits = (eax >> 8) & 0xff;
795 c->x86_phys_bits = eax & 0xff;
39c06df4 796 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
093af8d7 797 }
13c6c532
JB
798#ifdef CONFIG_X86_32
799 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
800 c->x86_phys_bits = 36;
5122c890 801#endif
e3224234 802
2ccd71f1 803 if (c->extended_cpuid_level >= 0x8000000a)
39c06df4 804 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
093af8d7 805
1dedefd1 806 init_scattered_cpuid_features(c);
60d34501
AL
807
808 /*
809 * Clear/Set all flags overridden by options, after probe.
810 * This needs to happen each time we re-probe, which may happen
811 * several times during CPU initialization.
812 */
813 apply_forced_caps(c);
093af8d7 814}
1da177e4 815
148f9bb8 816static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
817{
818#ifdef CONFIG_X86_32
819 int i;
820
821 /*
822 * First of all, decide if this is a 486 or higher
823 * It's a 486 if we can modify the AC flag
824 */
825 if (flag_is_changeable_p(X86_EFLAGS_AC))
826 c->x86 = 4;
827 else
828 c->x86 = 3;
829
830 for (i = 0; i < X86_VENDOR_NUM; i++)
831 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
832 c->x86_vendor_id[0] = 0;
833 cpu_devs[i]->c_identify(c);
834 if (c->x86_vendor_id[0]) {
835 get_cpu_vendor(c);
836 break;
837 }
838 }
839#endif
840}
841
34048c9e
PC
842/*
843 * Do minimum CPU detection early.
844 * Fields really needed: vendor, cpuid_level, family, model, mask,
845 * cache alignment.
846 * The others are not touched to avoid unwanted side effects.
847 *
848 * WARNING: this function is only called on the BP. Don't add code here
849 * that is supposed to run on all CPUs.
850 */
3da99c97 851static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 852{
6627d242
YL
853#ifdef CONFIG_X86_64
854 c->x86_clflush_size = 64;
13c6c532
JB
855 c->x86_phys_bits = 36;
856 c->x86_virt_bits = 48;
6627d242 857#else
d4387bd3 858 c->x86_clflush_size = 32;
13c6c532
JB
859 c->x86_phys_bits = 32;
860 c->x86_virt_bits = 32;
6627d242 861#endif
0a488a53 862 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 863
3da99c97 864 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 865 c->extended_cpuid_level = 0;
d7cd5611 866
aef93c8b 867 /* cyrix could have cpuid enabled via c_identify()*/
05fb3c19
AL
868 if (have_cpuid_p()) {
869 cpu_detect(c);
870 get_cpu_vendor(c);
871 get_cpu_cap(c);
78d1b296 872 setup_force_cpu_cap(X86_FEATURE_CPUID);
d7cd5611 873
05fb3c19
AL
874 if (this_cpu->c_early_init)
875 this_cpu->c_early_init(c);
12cf105c 876
05fb3c19
AL
877 c->cpu_index = 0;
878 filter_cpuid_features(c, false);
093af8d7 879
05fb3c19
AL
880 if (this_cpu->c_bsp_init)
881 this_cpu->c_bsp_init(c);
78d1b296
BP
882 } else {
883 identify_cpu_without_cpuid(c);
884 setup_clear_cpu_cap(X86_FEATURE_CPUID);
05fb3c19 885 }
c3b83598
BP
886
887 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
db52ef74 888 fpu__init_system(c);
d7cd5611
RR
889}
890
9d31d35b
YL
891void __init early_cpu_init(void)
892{
02dde8b4 893 const struct cpu_dev *const *cdev;
10a434fc
YL
894 int count = 0;
895
ac23f253 896#ifdef CONFIG_PROCESSOR_SELECT
1b74dde7 897 pr_info("KERNEL supported cpus:\n");
31c997ca
IM
898#endif
899
10a434fc 900 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 901 const struct cpu_dev *cpudev = *cdev;
9d31d35b 902
10a434fc
YL
903 if (count >= X86_VENDOR_NUM)
904 break;
905 cpu_devs[count] = cpudev;
906 count++;
907
ac23f253 908#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
909 {
910 unsigned int j;
911
912 for (j = 0; j < 2; j++) {
913 if (!cpudev->c_ident[j])
914 continue;
1b74dde7 915 pr_info(" %s %s\n", cpudev->c_vendor,
31c997ca
IM
916 cpudev->c_ident[j]);
917 }
10a434fc 918 }
0388423d 919#endif
10a434fc 920 }
9d31d35b 921 early_identify_cpu(&boot_cpu_data);
d7cd5611 922}
093af8d7 923
b6734c35 924/*
366d4a43
BP
925 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
926 * unfortunately, that's not true in practice because of early VIA
927 * chips and (more importantly) broken virtualizers that are not easy
928 * to detect. In the latter case it doesn't even *fail* reliably, so
929 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 930 * unless we can find a reliable way to detect all the broken cases.
366d4a43 931 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35 932 */
148f9bb8 933static void detect_nopl(struct cpuinfo_x86 *c)
b6734c35 934{
366d4a43 935#ifdef CONFIG_X86_32
b6734c35 936 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
937#else
938 set_cpu_cap(c, X86_FEATURE_NOPL);
58a5aac5 939#endif
d7cd5611 940}
58a5aac5 941
7a5d6704
AL
942static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
943{
944#ifdef CONFIG_X86_64
58a5aac5 945 /*
7a5d6704
AL
946 * Empirically, writing zero to a segment selector on AMD does
947 * not clear the base, whereas writing zero to a segment
948 * selector on Intel does clear the base. Intel's behavior
949 * allows slightly faster context switches in the common case
950 * where GS is unused by the prev and next threads.
58a5aac5 951 *
7a5d6704
AL
952 * Since neither vendor documents this anywhere that I can see,
953 * detect it directly instead of hardcoding the choice by
954 * vendor.
955 *
956 * I've designated AMD's behavior as the "bug" because it's
957 * counterintuitive and less friendly.
58a5aac5 958 */
7a5d6704
AL
959
960 unsigned long old_base, tmp;
961 rdmsrl(MSR_FS_BASE, old_base);
962 wrmsrl(MSR_FS_BASE, 1);
963 loadsegment(fs, 0);
964 rdmsrl(MSR_FS_BASE, tmp);
965 if (tmp != 0)
966 set_cpu_bug(c, X86_BUG_NULL_SEG);
967 wrmsrl(MSR_FS_BASE, old_base);
366d4a43 968#endif
d7cd5611
RR
969}
970
148f9bb8 971static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 972{
aef93c8b 973 c->extended_cpuid_level = 0;
1da177e4 974
3da99c97 975 if (!have_cpuid_p())
aef93c8b 976 identify_cpu_without_cpuid(c);
1d67953f 977
aef93c8b 978 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 979 if (!have_cpuid_p())
aef93c8b 980 return;
1da177e4 981
3da99c97 982 cpu_detect(c);
1da177e4 983
3da99c97 984 get_cpu_vendor(c);
1da177e4 985
3da99c97 986 get_cpu_cap(c);
1da177e4 987
3da99c97
YL
988 if (c->cpuid_level >= 0x00000001) {
989 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e 990#ifdef CONFIG_X86_32
c8e56d20 991# ifdef CONFIG_SMP
cb8cc442 992 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 993# else
3da99c97 994 c->apicid = c->initial_apicid;
b89d3b3e
YL
995# endif
996#endif
b89d3b3e 997 c->phys_proc_id = c->initial_apicid;
3da99c97 998 }
1da177e4 999
1b05d60d 1000 get_model_name(c); /* Default name */
1da177e4 1001
3da99c97 1002 detect_nopl(c);
7a5d6704
AL
1003
1004 detect_null_seg_behavior(c);
0230bb03
AL
1005
1006 /*
1007 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1008 * systems that run Linux at CPL > 0 may or may not have the
1009 * issue, but, even if they have the issue, there's absolutely
1010 * nothing we can do about it because we can't use the real IRET
1011 * instruction.
1012 *
1013 * NB: For the time being, only 32-bit kernels support
1014 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1015 * whether to apply espfix using paravirt hooks. If any
1016 * non-paravirt system ever shows up that does *not* have the
1017 * ESPFIX issue, we can change this.
1018 */
1019#ifdef CONFIG_X86_32
1020# ifdef CONFIG_PARAVIRT
1021 do {
1022 extern void native_iret(void);
1023 if (pv_cpu_ops.iret == native_iret)
1024 set_cpu_bug(c, X86_BUG_ESPFIX);
1025 } while (0);
1026# else
1027 set_cpu_bug(c, X86_BUG_ESPFIX);
1028# endif
1029#endif
1da177e4 1030}
1da177e4 1031
cbc82b17
PWJ
1032static void x86_init_cache_qos(struct cpuinfo_x86 *c)
1033{
1034 /*
1035 * The heavy lifting of max_rmid and cache_occ_scale are handled
1036 * in get_cpu_cap(). Here we just set the max_rmid for the boot_cpu
1037 * in case CQM bits really aren't there in this CPU.
1038 */
1039 if (c != &boot_cpu_data) {
1040 boot_cpu_data.x86_cache_max_rmid =
1041 min(boot_cpu_data.x86_cache_max_rmid,
1042 c->x86_cache_max_rmid);
1043 }
1044}
1045
d49597fd 1046/*
9d85eb91
TG
1047 * Validate that ACPI/mptables have the same information about the
1048 * effective APIC id and update the package map.
d49597fd 1049 */
9d85eb91 1050static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
d49597fd
TG
1051{
1052#ifdef CONFIG_SMP
9d85eb91 1053 unsigned int apicid, cpu = smp_processor_id();
d49597fd
TG
1054
1055 apicid = apic->cpu_present_to_apicid(cpu);
d49597fd 1056
9d85eb91
TG
1057 if (apicid != c->apicid) {
1058 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
d49597fd 1059 cpu, apicid, c->initial_apicid);
d49597fd 1060 }
9d85eb91 1061 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
d49597fd
TG
1062#else
1063 c->logical_proc_id = 0;
1064#endif
1065}
1066
1da177e4
LT
1067/*
1068 * This does the hard work of actually picking apart the CPU stuff...
1069 */
148f9bb8 1070static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
1071{
1072 int i;
1073
1074 c->loops_per_jiffy = loops_per_jiffy;
1075 c->x86_cache_size = -1;
1076 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
1077 c->x86_model = c->x86_mask = 0; /* So far unknown... */
1078 c->x86_vendor_id[0] = '\0'; /* Unset */
1079 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 1080 c->x86_max_cores = 1;
102bbe3a 1081 c->x86_coreid_bits = 0;
79a8b9aa 1082 c->cu_id = 0xff;
11fdd252 1083#ifdef CONFIG_X86_64
102bbe3a 1084 c->x86_clflush_size = 64;
13c6c532
JB
1085 c->x86_phys_bits = 36;
1086 c->x86_virt_bits = 48;
102bbe3a
YL
1087#else
1088 c->cpuid_level = -1; /* CPUID not detected */
770d132f 1089 c->x86_clflush_size = 32;
13c6c532
JB
1090 c->x86_phys_bits = 32;
1091 c->x86_virt_bits = 32;
102bbe3a
YL
1092#endif
1093 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
1094 memset(&c->x86_capability, 0, sizeof c->x86_capability);
1095
1da177e4
LT
1096 generic_identify(c);
1097
3898534d 1098 if (this_cpu->c_identify)
1da177e4
LT
1099 this_cpu->c_identify(c);
1100
6a6256f9 1101 /* Clear/Set all flags overridden by options, after probe */
8bf1ebca 1102 apply_forced_caps(c);
2759c328 1103
102bbe3a 1104#ifdef CONFIG_X86_64
cb8cc442 1105 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
1106#endif
1107
1da177e4
LT
1108 /*
1109 * Vendor-specific initialization. In this section we
1110 * canonicalize the feature flags, meaning if there are
1111 * features a certain CPU supports which CPUID doesn't
1112 * tell us, CPUID claiming incorrect flags, or other bugs,
1113 * we handle them here.
1114 *
1115 * At the end of this section, c->x86_capability better
1116 * indicate the features this CPU genuinely supports!
1117 */
1118 if (this_cpu->c_init)
1119 this_cpu->c_init(c);
1120
1121 /* Disable the PN if appropriate */
1122 squash_the_stupid_serial_number(c);
1123
b2cc2a07
PA
1124 /* Set up SMEP/SMAP */
1125 setup_smep(c);
1126 setup_smap(c);
1127
1da177e4 1128 /*
0f3fa48a
IM
1129 * The vendor-specific functions might have changed features.
1130 * Now we do "generic changes."
1da177e4
LT
1131 */
1132
b38b0665
PA
1133 /* Filter out anything that depends on CPUID levels we don't have */
1134 filter_cpuid_features(c, true);
1135
1da177e4 1136 /* If the model name is still unset, do table lookup. */
34048c9e 1137 if (!c->x86_model_id[0]) {
02dde8b4 1138 const char *p;
1da177e4 1139 p = table_lookup_model(c);
34048c9e 1140 if (p)
1da177e4
LT
1141 strcpy(c->x86_model_id, p);
1142 else
1143 /* Last resort... */
1144 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 1145 c->x86, c->x86_model);
1da177e4
LT
1146 }
1147
102bbe3a
YL
1148#ifdef CONFIG_X86_64
1149 detect_ht(c);
1150#endif
1151
49d859d7 1152 x86_init_rdrand(c);
cbc82b17 1153 x86_init_cache_qos(c);
06976945 1154 setup_pku(c);
3e0c3737
YL
1155
1156 /*
6a6256f9 1157 * Clear/Set all flags overridden by options, need do it
3e0c3737
YL
1158 * before following smp all cpus cap AND.
1159 */
8bf1ebca 1160 apply_forced_caps(c);
3e0c3737 1161
1da177e4
LT
1162 /*
1163 * On SMP, boot_cpu_data holds the common feature set between
1164 * all CPUs; so make sure that we indicate which features are
1165 * common between the CPUs. The first time this routine gets
1166 * executed, c == &boot_cpu_data.
1167 */
34048c9e 1168 if (c != &boot_cpu_data) {
1da177e4 1169 /* AND the already accumulated flags with these */
9d31d35b 1170 for (i = 0; i < NCAPINTS; i++)
1da177e4 1171 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
1172
1173 /* OR, i.e. replicate the bug flags */
1174 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1175 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
1176 }
1177
1178 /* Init Machine Check Exception if available. */
5e09954a 1179 mcheck_cpu_init(c);
30d432df
AK
1180
1181 select_idle_routine(c);
102bbe3a 1182
de2d9445 1183#ifdef CONFIG_NUMA
102bbe3a
YL
1184 numa_add_cpu(smp_processor_id());
1185#endif
a6c4e076 1186}
31ab269a 1187
8b6c0ab1
IM
1188/*
1189 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1190 * on 32-bit kernels:
1191 */
cfda7bb9
AL
1192#ifdef CONFIG_X86_32
1193void enable_sep_cpu(void)
1194{
8b6c0ab1
IM
1195 struct tss_struct *tss;
1196 int cpu;
cfda7bb9 1197
b3edfda4
BP
1198 if (!boot_cpu_has(X86_FEATURE_SEP))
1199 return;
1200
8b6c0ab1
IM
1201 cpu = get_cpu();
1202 tss = &per_cpu(cpu_tss, cpu);
1203
8b6c0ab1 1204 /*
cf9328cc
AL
1205 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1206 * see the big comment in struct x86_hw_tss's definition.
8b6c0ab1 1207 */
cfda7bb9
AL
1208
1209 tss->x86_tss.ss1 = __KERNEL_CS;
8b6c0ab1
IM
1210 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
1211
cf9328cc
AL
1212 wrmsr(MSR_IA32_SYSENTER_ESP,
1213 (unsigned long)tss + offsetofend(struct tss_struct, SYSENTER_stack),
1214 0);
8b6c0ab1 1215
4c8cd0c5 1216 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
8b6c0ab1 1217
cfda7bb9
AL
1218 put_cpu();
1219}
e04d645f
GC
1220#endif
1221
a6c4e076
JF
1222void __init identify_boot_cpu(void)
1223{
1224 identify_cpu(&boot_cpu_data);
102bbe3a 1225#ifdef CONFIG_X86_32
a6c4e076 1226 sysenter_setup();
6fe940d6 1227 enable_sep_cpu();
102bbe3a 1228#endif
5b556332 1229 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 1230}
3b520b23 1231
148f9bb8 1232void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1233{
1234 BUG_ON(c == &boot_cpu_data);
1235 identify_cpu(c);
102bbe3a 1236#ifdef CONFIG_X86_32
a6c4e076 1237 enable_sep_cpu();
102bbe3a 1238#endif
a6c4e076 1239 mtrr_ap_init();
9d85eb91 1240 validate_apic_and_package_id(c);
1da177e4
LT
1241}
1242
191679fd
AK
1243static __init int setup_noclflush(char *arg)
1244{
840d2830 1245 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1246 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1247 return 1;
1248}
1249__setup("noclflush", setup_noclflush);
1250
148f9bb8 1251void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1252{
02dde8b4 1253 const char *vendor = NULL;
1da177e4 1254
0f3fa48a 1255 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1256 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1257 } else {
1258 if (c->cpuid_level >= 0)
1259 vendor = c->x86_vendor_id;
1260 }
1da177e4 1261
bd32a8cf 1262 if (vendor && !strstr(c->x86_model_id, vendor))
1b74dde7 1263 pr_cont("%s ", vendor);
1da177e4 1264
9d31d35b 1265 if (c->x86_model_id[0])
1b74dde7 1266 pr_cont("%s", c->x86_model_id);
1da177e4 1267 else
1b74dde7 1268 pr_cont("%d86", c->x86);
1da177e4 1269
1b74dde7 1270 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
924e101a 1271
34048c9e 1272 if (c->x86_mask || c->cpuid_level >= 0)
1b74dde7 1273 pr_cont(", stepping: 0x%x)\n", c->x86_mask);
1da177e4 1274 else
1b74dde7 1275 pr_cont(")\n");
1da177e4
LT
1276}
1277
ac72e788
AK
1278static __init int setup_disablecpuid(char *arg)
1279{
1280 int bit;
0f3fa48a 1281
dd853fd2 1282 if (get_option(&arg, &bit) && bit >= 0 && bit < NCAPINTS * 32)
ac72e788
AK
1283 setup_clear_cpu_cap(bit);
1284 else
1285 return 0;
0f3fa48a 1286
ac72e788
AK
1287 return 1;
1288}
1289__setup("clearcpuid=", setup_disablecpuid);
1290
d5494d4f 1291#ifdef CONFIG_X86_64
404f6aac
KC
1292struct desc_ptr idt_descr __ro_after_init = {
1293 .size = NR_VECTORS * 16 - 1,
1294 .address = (unsigned long) idt_table,
1295};
1296const struct desc_ptr debug_idt_descr = {
1297 .size = NR_VECTORS * 16 - 1,
1298 .address = (unsigned long) debug_idt_table,
1299};
d5494d4f 1300
947e76cd 1301DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1302 irq_stack_union) __aligned(PAGE_SIZE) __visible;
0f3fa48a 1303
bdf977b3 1304/*
a7fcf28d
AL
1305 * The following percpu variables are hot. Align current_task to
1306 * cacheline size such that they fall in the same cacheline.
bdf977b3
TH
1307 */
1308DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1309 &init_task;
1310EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1311
bdf977b3 1312DEFINE_PER_CPU(char *, irq_stack_ptr) =
4950d6d4 1313 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
bdf977b3 1314
277d5b40 1315DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1316
c2daa3be
PZ
1317DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1318EXPORT_PER_CPU_SYMBOL(__preempt_count);
1319
0f3fa48a
IM
1320/*
1321 * Special IST stacks which the CPU switches to when it calls
1322 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1323 * limit), all of them are 4K, except the debug stack which
1324 * is 8K.
1325 */
1326static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1327 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1328 [DEBUG_STACK - 1] = DEBUG_STKSZ
1329};
1330
92d65b23 1331static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
3e352aa8 1332 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
d5494d4f 1333
d5494d4f
YL
1334/* May not be marked __init: used by software suspend */
1335void syscall_init(void)
1da177e4 1336{
31ac34ca 1337 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
47edb651 1338 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
d56fe4bf
IM
1339
1340#ifdef CONFIG_IA32_EMULATION
47edb651 1341 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
a76c7f46 1342 /*
487d1edb
DV
1343 * This only works on Intel CPUs.
1344 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1345 * This does not cause SYSENTER to jump to the wrong location, because
1346 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
a76c7f46
DV
1347 */
1348 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
1349 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
4c8cd0c5 1350 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
d56fe4bf 1351#else
47edb651 1352 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
6b51311c 1353 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
d56fe4bf
IM
1354 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1355 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
d5494d4f 1356#endif
03ae5768 1357
d5494d4f
YL
1358 /* Flags to clear on syscall */
1359 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1360 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1361 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1362}
62111195 1363
d5494d4f
YL
1364/*
1365 * Copies of the original ist values from the tss are only accessed during
1366 * debugging, no special alignment required.
1367 */
1368DEFINE_PER_CPU(struct orig_ist, orig_ist);
1369
228bdaa9 1370static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1371DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1372
1373int is_debug_stack(unsigned long addr)
1374{
89cbc767
CL
1375 return __this_cpu_read(debug_stack_usage) ||
1376 (addr <= __this_cpu_read(debug_stack_addr) &&
1377 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9 1378}
0f46efeb 1379NOKPROBE_SYMBOL(is_debug_stack);
228bdaa9 1380
629f4f9d 1381DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1382
228bdaa9
SR
1383void debug_stack_set_zero(void)
1384{
629f4f9d
SA
1385 this_cpu_inc(debug_idt_ctr);
1386 load_current_idt();
228bdaa9 1387}
0f46efeb 1388NOKPROBE_SYMBOL(debug_stack_set_zero);
228bdaa9
SR
1389
1390void debug_stack_reset(void)
1391{
629f4f9d 1392 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1393 return;
629f4f9d
SA
1394 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1395 load_current_idt();
228bdaa9 1396}
0f46efeb 1397NOKPROBE_SYMBOL(debug_stack_reset);
228bdaa9 1398
0f3fa48a 1399#else /* CONFIG_X86_64 */
d5494d4f 1400
bdf977b3
TH
1401DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1402EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1403DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1404EXPORT_PER_CPU_SYMBOL(__preempt_count);
bdf977b3 1405
a7fcf28d
AL
1406/*
1407 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1408 * the top of the kernel stack. Use an extra percpu variable to track the
1409 * top of the kernel stack directly.
1410 */
1411DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1412 (unsigned long)&init_thread_union + THREAD_SIZE;
1413EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1414
60a5317f 1415#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1416DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1417#endif
d5494d4f 1418
0f3fa48a 1419#endif /* CONFIG_X86_64 */
c5413fbe 1420
9766cdbc
JSR
1421/*
1422 * Clear all 6 debug registers:
1423 */
1424static void clear_all_debug_regs(void)
1425{
1426 int i;
1427
1428 for (i = 0; i < 8; i++) {
1429 /* Ignore db4, db5 */
1430 if ((i == 4) || (i == 5))
1431 continue;
1432
1433 set_debugreg(0, i);
1434 }
1435}
c5413fbe 1436
0bb9fef9
JW
1437#ifdef CONFIG_KGDB
1438/*
1439 * Restore debug regs if using kgdbwait and you have a kernel debugger
1440 * connection established.
1441 */
1442static void dbg_restore_debug_regs(void)
1443{
1444 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1445 arch_kgdb_ops.correct_hw_break();
1446}
1447#else /* ! CONFIG_KGDB */
1448#define dbg_restore_debug_regs()
1449#endif /* ! CONFIG_KGDB */
1450
ce4b1b16
IM
1451static void wait_for_master_cpu(int cpu)
1452{
1453#ifdef CONFIG_SMP
1454 /*
1455 * wait for ACK from master CPU before continuing
1456 * with AP initialization
1457 */
1458 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1459 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1460 cpu_relax();
1461#endif
1462}
1463
d2cbcc49
RR
1464/*
1465 * cpu_init() initializes state that is per-CPU. Some data is already
1466 * initialized (naturally) in the bootstrap process, such as the GDT
1467 * and IDT. We reload them nevertheless, this function acts as a
1468 * 'CPU state barrier', nothing should get across.
1ba76586 1469 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1470 */
1ba76586 1471#ifdef CONFIG_X86_64
0f3fa48a 1472
148f9bb8 1473void cpu_init(void)
1ba76586 1474{
0fe1e009 1475 struct orig_ist *oist;
1ba76586 1476 struct task_struct *me;
0f3fa48a
IM
1477 struct tss_struct *t;
1478 unsigned long v;
fb59831b 1479 int cpu = raw_smp_processor_id();
1ba76586
YL
1480 int i;
1481
ce4b1b16
IM
1482 wait_for_master_cpu(cpu);
1483
1e02ce4c
AL
1484 /*
1485 * Initialize the CR4 shadow before doing anything that could
1486 * try to read it.
1487 */
1488 cr4_init_shadow();
1489
777284b6
BP
1490 if (cpu)
1491 load_ucode_ap();
e6ebf5de 1492
24933b82 1493 t = &per_cpu(cpu_tss, cpu);
0fe1e009 1494 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1495
e7a22c1e 1496#ifdef CONFIG_NUMA
27fd185f 1497 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1498 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1499 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1500#endif
1ba76586
YL
1501
1502 me = current;
1503
2eaad1fd 1504 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1505
375074cc 1506 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1507
1508 /*
1509 * Initialize the per-CPU GDT with the boot GDT,
1510 * and set up the GDT descriptor:
1511 */
1512
552be871 1513 switch_to_new_gdt(cpu);
2697fbd5
BG
1514 loadsegment(fs, 0);
1515
cf910e83 1516 load_current_idt();
1ba76586
YL
1517
1518 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1519 syscall_init();
1520
1521 wrmsrl(MSR_FS_BASE, 0);
1522 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1523 barrier();
1524
4763ed4d 1525 x86_configure_nx();
659006bf 1526 x2apic_setup();
1ba76586
YL
1527
1528 /*
1529 * set up and load the per-CPU TSS
1530 */
0fe1e009 1531 if (!oist->ist[0]) {
92d65b23 1532 char *estacks = per_cpu(exception_stacks, cpu);
0f3fa48a 1533
1ba76586 1534 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1535 estacks += exception_stack_sizes[v];
0fe1e009 1536 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1537 (unsigned long)estacks;
228bdaa9
SR
1538 if (v == DEBUG_STACK-1)
1539 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1540 }
1541 }
1542
1543 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
0f3fa48a 1544
1ba76586
YL
1545 /*
1546 * <= is required because the CPU will access up to
1547 * 8 bits beyond the end of the IO permission bitmap.
1548 */
1549 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1550 t->io_bitmap[i] = ~0UL;
1551
f1f10076 1552 mmgrab(&init_mm);
1ba76586 1553 me->active_mm = &init_mm;
8c5dfd25 1554 BUG_ON(me->mm);
1ba76586
YL
1555 enter_lazy_tlb(&init_mm, me);
1556
1557 load_sp0(t, &current->thread);
1558 set_tss_desc(cpu, t);
1559 load_TR_desc();
37868fe1 1560 load_mm_ldt(&init_mm);
1ba76586 1561
0bb9fef9
JW
1562 clear_all_debug_regs();
1563 dbg_restore_debug_regs();
1ba76586 1564
21c4cd10 1565 fpu__init_cpu();
1ba76586 1566
1ba76586
YL
1567 if (is_uv_system())
1568 uv_cpu_init();
69218e47
TG
1569
1570 setup_fixmap_gdt(cpu);
1571 load_fixmap_gdt(cpu);
1ba76586
YL
1572}
1573
1574#else
1575
148f9bb8 1576void cpu_init(void)
9ee79a3d 1577{
d2cbcc49
RR
1578 int cpu = smp_processor_id();
1579 struct task_struct *curr = current;
24933b82 1580 struct tss_struct *t = &per_cpu(cpu_tss, cpu);
9ee79a3d 1581 struct thread_struct *thread = &curr->thread;
62111195 1582
ce4b1b16 1583 wait_for_master_cpu(cpu);
e6ebf5de 1584
5b2bdbc8
SR
1585 /*
1586 * Initialize the CR4 shadow before doing anything that could
1587 * try to read it.
1588 */
1589 cr4_init_shadow();
1590
ce4b1b16 1591 show_ucode_info_early();
62111195 1592
1b74dde7 1593 pr_info("Initializing CPU#%d\n", cpu);
62111195 1594
362f924b 1595 if (cpu_feature_enabled(X86_FEATURE_VME) ||
59e21e3d 1596 boot_cpu_has(X86_FEATURE_TSC) ||
362f924b 1597 boot_cpu_has(X86_FEATURE_DE))
375074cc 1598 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1599
cf910e83 1600 load_current_idt();
552be871 1601 switch_to_new_gdt(cpu);
1da177e4 1602
1da177e4
LT
1603 /*
1604 * Set up and load the per-CPU TSS and LDT
1605 */
f1f10076 1606 mmgrab(&init_mm);
62111195 1607 curr->active_mm = &init_mm;
8c5dfd25 1608 BUG_ON(curr->mm);
62111195 1609 enter_lazy_tlb(&init_mm, curr);
1da177e4 1610
faca6227 1611 load_sp0(t, thread);
34048c9e 1612 set_tss_desc(cpu, t);
1da177e4 1613 load_TR_desc();
37868fe1 1614 load_mm_ldt(&init_mm);
1da177e4 1615
f9a196b8
TG
1616 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1617
22c4e308 1618#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1619 /* Set up doublefault TSS pointer in the GDT */
1620 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1621#endif
1da177e4 1622
9766cdbc 1623 clear_all_debug_regs();
0bb9fef9 1624 dbg_restore_debug_regs();
1da177e4 1625
21c4cd10 1626 fpu__init_cpu();
69218e47
TG
1627
1628 setup_fixmap_gdt(cpu);
1629 load_fixmap_gdt(cpu);
1da177e4 1630}
1ba76586 1631#endif
5700f743 1632
b51ef52d
LA
1633static void bsp_resume(void)
1634{
1635 if (this_cpu->c_bsp_resume)
1636 this_cpu->c_bsp_resume(&boot_cpu_data);
1637}
1638
1639static struct syscore_ops cpu_syscore_ops = {
1640 .resume = bsp_resume,
1641};
1642
1643static int __init init_cpu_syscore(void)
1644{
1645 register_syscore_ops(&cpu_syscore_ops);
1646 return 0;
1647}
1648core_initcall(init_cpu_syscore);