]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86, cpu: Add SMEP CPU feature in CR4
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
f0fc4aff 5#include <linux/module.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
1da177e4 8#include <linux/delay.h>
9766cdbc
JSR
9#include <linux/sched.h>
10#include <linux/init.h>
11#include <linux/kgdb.h>
1da177e4 12#include <linux/smp.h>
9766cdbc
JSR
13#include <linux/io.h>
14
15#include <asm/stackprotector.h>
cdd6c482 16#include <asm/perf_event.h>
1da177e4 17#include <asm/mmu_context.h>
9766cdbc
JSR
18#include <asm/hypervisor.h>
19#include <asm/processor.h>
20#include <asm/sections.h>
8bdbd962
AC
21#include <linux/topology.h>
22#include <linux/cpumask.h>
9766cdbc
JSR
23#include <asm/pgtable.h>
24#include <asm/atomic.h>
25#include <asm/proto.h>
26#include <asm/setup.h>
27#include <asm/apic.h>
28#include <asm/desc.h>
29#include <asm/i387.h>
27b07da7 30#include <asm/mtrr.h>
8bdbd962 31#include <linux/numa.h>
9766cdbc
JSR
32#include <asm/asm.h>
33#include <asm/cpu.h>
a03a3e28 34#include <asm/mce.h>
9766cdbc 35#include <asm/msr.h>
8d4a4300 36#include <asm/pat.h>
e641f5f5
IM
37
38#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 39#include <asm/uv/uv.h>
1da177e4
LT
40#endif
41
42#include "cpu.h"
43
c2d1cec1 44/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 45cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
46cpumask_var_t cpu_callout_mask;
47cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
48
49/* representing cpus for which sibling maps can be computed */
50cpumask_var_t cpu_sibling_setup_mask;
51
2f2f52ba 52/* correctly size the local cpu masks */
4369f1fb 53void __init setup_cpu_local_masks(void)
2f2f52ba
BG
54{
55 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
56 alloc_bootmem_cpumask_var(&cpu_callin_mask);
57 alloc_bootmem_cpumask_var(&cpu_callout_mask);
58 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
59}
60
e8055139
OZ
61static void __cpuinit default_init(struct cpuinfo_x86 *c)
62{
63#ifdef CONFIG_X86_64
27c13ece 64 cpu_detect_cache_sizes(c);
e8055139
OZ
65#else
66 /* Not much we can do here... */
67 /* Check if at least it has cpuid */
68 if (c->cpuid_level == -1) {
69 /* No cpuid. It must be an ancient CPU */
70 if (c->x86 == 4)
71 strcpy(c->x86_model_id, "486");
72 else if (c->x86 == 3)
73 strcpy(c->x86_model_id, "386");
74 }
75#endif
76}
77
78static const struct cpu_dev __cpuinitconst default_cpu = {
79 .c_init = default_init,
80 .c_vendor = "Unknown",
81 .c_x86_vendor = X86_VENDOR_UNKNOWN,
82};
83
84static const struct cpu_dev *this_cpu __cpuinitdata = &default_cpu;
0a488a53 85
06deef89 86DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 87#ifdef CONFIG_X86_64
06deef89
BG
88 /*
89 * We need valid kernel segments for data and code in long mode too
90 * IRET will check the segment types kkeil 2000/10/28
91 * Also sysret mandates a special GDT layout
92 *
9766cdbc 93 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
94 * Hopefully nobody expects them at a fixed place (Wine?)
95 */
1e5de182
AM
96 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
97 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
98 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
99 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
100 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
101 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 102#else
1e5de182
AM
103 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
104 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
105 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
106 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
107 /*
108 * Segments used for calling PnP BIOS have byte granularity.
109 * They code segments and data segments have fixed 64k limits,
110 * the transfer segment sizes are set at run time.
111 */
6842ef0e 112 /* 32-bit code */
1e5de182 113 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 114 /* 16-bit code */
1e5de182 115 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 116 /* 16-bit data */
1e5de182 117 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 118 /* 16-bit data */
1e5de182 119 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 120 /* 16-bit data */
1e5de182 121 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
122 /*
123 * The APM segments have byte granularity and their bases
124 * are set at run time. All have 64k limits.
125 */
6842ef0e 126 /* 32-bit code */
1e5de182 127 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 128 /* 16-bit code */
1e5de182 129 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 130 /* data */
72c4d853 131 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 132
1e5de182
AM
133 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
134 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 135 GDT_STACK_CANARY_INIT
950ad7ff 136#endif
06deef89 137} };
7a61d35d 138EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 139
0c752a93
SS
140static int __init x86_xsave_setup(char *s)
141{
142 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
6bad06b7 143 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
0c752a93
SS
144 return 1;
145}
146__setup("noxsave", x86_xsave_setup);
147
6bad06b7
SS
148static int __init x86_xsaveopt_setup(char *s)
149{
150 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
151 return 1;
152}
153__setup("noxsaveopt", x86_xsaveopt_setup);
154
ba51dced 155#ifdef CONFIG_X86_32
3bc9b76b 156static int cachesize_override __cpuinitdata = -1;
3bc9b76b 157static int disable_x86_serial_nr __cpuinitdata = 1;
1da177e4 158
0a488a53
YL
159static int __init cachesize_setup(char *str)
160{
161 get_option(&str, &cachesize_override);
162 return 1;
163}
164__setup("cachesize=", cachesize_setup);
165
0a488a53
YL
166static int __init x86_fxsr_setup(char *s)
167{
168 setup_clear_cpu_cap(X86_FEATURE_FXSR);
169 setup_clear_cpu_cap(X86_FEATURE_XMM);
170 return 1;
171}
172__setup("nofxsr", x86_fxsr_setup);
173
174static int __init x86_sep_setup(char *s)
175{
176 setup_clear_cpu_cap(X86_FEATURE_SEP);
177 return 1;
178}
179__setup("nosep", x86_sep_setup);
180
181/* Standard macro to see if a specific flag is changeable */
182static inline int flag_is_changeable_p(u32 flag)
183{
184 u32 f1, f2;
185
94f6bac1
KH
186 /*
187 * Cyrix and IDT cpus allow disabling of CPUID
188 * so the code below may return different results
189 * when it is executed before and after enabling
190 * the CPUID. Add "volatile" to not allow gcc to
191 * optimize the subsequent calls to this function.
192 */
0f3fa48a
IM
193 asm volatile ("pushfl \n\t"
194 "pushfl \n\t"
195 "popl %0 \n\t"
196 "movl %0, %1 \n\t"
197 "xorl %2, %0 \n\t"
198 "pushl %0 \n\t"
199 "popfl \n\t"
200 "pushfl \n\t"
201 "popl %0 \n\t"
202 "popfl \n\t"
203
94f6bac1
KH
204 : "=&r" (f1), "=&r" (f2)
205 : "ir" (flag));
0a488a53
YL
206
207 return ((f1^f2) & flag) != 0;
208}
209
210/* Probe for the CPUID instruction */
211static int __cpuinit have_cpuid_p(void)
212{
213 return flag_is_changeable_p(X86_EFLAGS_ID);
214}
215
216static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
217{
0f3fa48a
IM
218 unsigned long lo, hi;
219
220 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
221 return;
222
223 /* Disable processor serial number: */
224
225 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
226 lo |= 0x200000;
227 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
228
229 printk(KERN_NOTICE "CPU serial number disabled.\n");
230 clear_cpu_cap(c, X86_FEATURE_PN);
231
232 /* Disabling the serial number may affect the cpuid level */
233 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
234}
235
236static int __init x86_serial_nr_setup(char *s)
237{
238 disable_x86_serial_nr = 0;
239 return 1;
240}
241__setup("serialnumber", x86_serial_nr_setup);
ba51dced 242#else
102bbe3a
YL
243static inline int flag_is_changeable_p(u32 flag)
244{
245 return 1;
246}
ba51dced
YL
247/* Probe for the CPUID instruction */
248static inline int have_cpuid_p(void)
249{
250 return 1;
251}
102bbe3a
YL
252static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
253{
254}
ba51dced 255#endif
0a488a53 256
b38b0665
PA
257/*
258 * Some CPU features depend on higher CPUID levels, which may not always
259 * be available due to CPUID level capping or broken virtualization
260 * software. Add those features to this table to auto-disable them.
261 */
262struct cpuid_dependent_feature {
263 u32 feature;
264 u32 level;
265};
0f3fa48a 266
b38b0665
PA
267static const struct cpuid_dependent_feature __cpuinitconst
268cpuid_dependent_features[] = {
269 { X86_FEATURE_MWAIT, 0x00000005 },
270 { X86_FEATURE_DCA, 0x00000009 },
271 { X86_FEATURE_XSAVE, 0x0000000d },
272 { 0, 0 }
273};
274
275static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
276{
277 const struct cpuid_dependent_feature *df;
9766cdbc 278
b38b0665 279 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
280
281 if (!cpu_has(c, df->feature))
282 continue;
b38b0665
PA
283 /*
284 * Note: cpuid_level is set to -1 if unavailable, but
285 * extended_extended_level is set to 0 if unavailable
286 * and the legitimate extended levels are all negative
287 * when signed; hence the weird messing around with
288 * signs here...
289 */
0f3fa48a 290 if (!((s32)df->level < 0 ?
f6db44df 291 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
292 (s32)df->level > (s32)c->cpuid_level))
293 continue;
294
295 clear_cpu_cap(c, df->feature);
296 if (!warn)
297 continue;
298
299 printk(KERN_WARNING
300 "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
301 x86_cap_flags[df->feature], df->level);
b38b0665 302 }
f6db44df 303}
b38b0665 304
102bbe3a
YL
305/*
306 * Naming convention should be: <Name> [(<Codename>)]
307 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
308 * in particular, if CPUID levels 0x80000002..4 are supported, this
309 * isn't used
102bbe3a
YL
310 */
311
312/* Look up CPU names by table lookup. */
02dde8b4 313static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 314{
02dde8b4 315 const struct cpu_model_info *info;
102bbe3a
YL
316
317 if (c->x86_model >= 16)
318 return NULL; /* Range check */
319
320 if (!this_cpu)
321 return NULL;
322
323 info = this_cpu->c_models;
324
325 while (info && info->family) {
326 if (info->family == c->x86)
327 return info->model_names[c->x86_model];
328 info++;
329 }
330 return NULL; /* Not found */
331}
332
3e0c3737
YL
333__u32 cpu_caps_cleared[NCAPINTS] __cpuinitdata;
334__u32 cpu_caps_set[NCAPINTS] __cpuinitdata;
7d851c8d 335
11e3a840
JF
336void load_percpu_segment(int cpu)
337{
338#ifdef CONFIG_X86_32
339 loadsegment(fs, __KERNEL_PERCPU);
340#else
341 loadsegment(gs, 0);
342 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
343#endif
60a5317f 344 load_stack_canary_segment();
11e3a840
JF
345}
346
0f3fa48a
IM
347/*
348 * Current gdt points %fs at the "master" per-cpu area: after this,
349 * it's on the real one.
350 */
552be871 351void switch_to_new_gdt(int cpu)
9d31d35b
YL
352{
353 struct desc_ptr gdt_descr;
354
2697fbd5 355 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
9d31d35b
YL
356 gdt_descr.size = GDT_SIZE - 1;
357 load_gdt(&gdt_descr);
2697fbd5 358 /* Reload the per-cpu base */
11e3a840
JF
359
360 load_percpu_segment(cpu);
9d31d35b
YL
361}
362
02dde8b4 363static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 364
1b05d60d 365static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
366{
367 unsigned int *v;
368 char *p, *q;
369
3da99c97 370 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 371 return;
1da177e4 372
0f3fa48a 373 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
374 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
375 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
376 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
377 c->x86_model_id[48] = 0;
378
0f3fa48a
IM
379 /*
380 * Intel chips right-justify this string for some dumb reason;
381 * undo that brain damage:
382 */
1da177e4 383 p = q = &c->x86_model_id[0];
34048c9e 384 while (*p == ' ')
9766cdbc 385 p++;
34048c9e 386 if (p != q) {
9766cdbc
JSR
387 while (*p)
388 *q++ = *p++;
389 while (q <= &c->x86_model_id[48])
390 *q++ = '\0'; /* Zero-pad the rest */
1da177e4 391 }
1da177e4
LT
392}
393
27c13ece 394void __cpuinit cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 395{
9d31d35b 396 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 397
3da99c97 398 n = c->extended_cpuid_level;
1da177e4
LT
399
400 if (n >= 0x80000005) {
9d31d35b 401 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 402 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
403#ifdef CONFIG_X86_64
404 /* On K8 L1 TLB is inclusive, so don't count it */
405 c->x86_tlbsize = 0;
406#endif
1da177e4
LT
407 }
408
409 if (n < 0x80000006) /* Some chips just has a large L1. */
410 return;
411
0a488a53 412 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 413 l2size = ecx >> 16;
34048c9e 414
140fc727
YL
415#ifdef CONFIG_X86_64
416 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
417#else
1da177e4
LT
418 /* do processor-specific cache resizing */
419 if (this_cpu->c_size_cache)
34048c9e 420 l2size = this_cpu->c_size_cache(c, l2size);
1da177e4
LT
421
422 /* Allow user to override all this if necessary. */
423 if (cachesize_override != -1)
424 l2size = cachesize_override;
425
34048c9e 426 if (l2size == 0)
1da177e4 427 return; /* Again, no L2 cache is possible */
140fc727 428#endif
1da177e4
LT
429
430 c->x86_cache_size = l2size;
1da177e4
LT
431}
432
9d31d35b 433void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4 434{
97e4db7c 435#ifdef CONFIG_X86_HT
0a488a53
YL
436 u32 eax, ebx, ecx, edx;
437 int index_msb, core_bits;
2eaad1fd 438 static bool printed;
1da177e4 439
0a488a53 440 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 441 return;
1da177e4 442
0a488a53
YL
443 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
444 goto out;
1da177e4 445
1cd78776
YL
446 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
447 return;
1da177e4 448
0a488a53 449 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 450
9d31d35b
YL
451 smp_num_siblings = (ebx & 0xff0000) >> 16;
452
453 if (smp_num_siblings == 1) {
2eaad1fd 454 printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
455 goto out;
456 }
9d31d35b 457
0f3fa48a
IM
458 if (smp_num_siblings <= 1)
459 goto out;
9d31d35b 460
0f3fa48a
IM
461 if (smp_num_siblings > nr_cpu_ids) {
462 pr_warning("CPU: Unsupported number of siblings %d",
463 smp_num_siblings);
464 smp_num_siblings = 1;
465 return;
466 }
9d31d35b 467
0f3fa48a
IM
468 index_msb = get_count_order(smp_num_siblings);
469 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 470
0f3fa48a 471 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 472
0f3fa48a 473 index_msb = get_count_order(smp_num_siblings);
9d31d35b 474
0f3fa48a 475 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 476
0f3fa48a
IM
477 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
478 ((1 << core_bits) - 1);
1da177e4 479
0a488a53 480out:
2eaad1fd 481 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
0a488a53
YL
482 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
483 c->phys_proc_id);
484 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
485 c->cpu_core_id);
2eaad1fd 486 printed = 1;
9d31d35b 487 }
9d31d35b 488#endif
97e4db7c 489}
1da177e4 490
3da99c97 491static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
492{
493 char *v = c->x86_vendor_id;
0f3fa48a 494 int i;
1da177e4
LT
495
496 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
497 if (!cpu_devs[i])
498 break;
499
500 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
501 (cpu_devs[i]->c_ident[1] &&
502 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 503
10a434fc
YL
504 this_cpu = cpu_devs[i];
505 c->x86_vendor = this_cpu->c_x86_vendor;
506 return;
1da177e4
LT
507 }
508 }
10a434fc 509
a9c56953
MK
510 printk_once(KERN_ERR
511 "CPU: vendor_id '%s' unknown, using generic init.\n" \
512 "CPU: Your system may be unstable.\n", v);
10a434fc 513
fe38d855
CE
514 c->x86_vendor = X86_VENDOR_UNKNOWN;
515 this_cpu = &default_cpu;
1da177e4
LT
516}
517
9d31d35b 518void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
1da177e4 519{
1da177e4 520 /* Get vendor name */
4a148513
HH
521 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
522 (unsigned int *)&c->x86_vendor_id[0],
523 (unsigned int *)&c->x86_vendor_id[8],
524 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 525
1da177e4 526 c->x86 = 4;
9d31d35b 527 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
528 if (c->cpuid_level >= 0x00000001) {
529 u32 junk, tfms, cap0, misc;
0f3fa48a 530
1da177e4 531 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
9d31d35b
YL
532 c->x86 = (tfms >> 8) & 0xf;
533 c->x86_model = (tfms >> 4) & 0xf;
534 c->x86_mask = tfms & 0xf;
0f3fa48a 535
f5f786d0 536 if (c->x86 == 0xf)
1da177e4 537 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 538 if (c->x86 >= 0x6)
9d31d35b 539 c->x86_model += ((tfms >> 16) & 0xf) << 4;
0f3fa48a 540
d4387bd3 541 if (cap0 & (1<<19)) {
d4387bd3 542 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 543 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 544 }
1da177e4 545 }
1da177e4 546}
3da99c97 547
d900329e 548void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7
YL
549{
550 u32 tfms, xlvl;
3da99c97 551 u32 ebx;
093af8d7 552
3da99c97
YL
553 /* Intel-defined flags: level 0x00000001 */
554 if (c->cpuid_level >= 0x00000001) {
555 u32 capability, excap;
0f3fa48a 556
3da99c97
YL
557 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
558 c->x86_capability[0] = capability;
559 c->x86_capability[4] = excap;
560 }
093af8d7 561
bdc802dc
PA
562 /* Additional Intel-defined flags: level 0x00000007 */
563 if (c->cpuid_level >= 0x00000007) {
564 u32 eax, ebx, ecx, edx;
565
566 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
567
2494b030 568 c->x86_capability[9] = ebx;
bdc802dc
PA
569 }
570
3da99c97
YL
571 /* AMD-defined flags: level 0x80000001 */
572 xlvl = cpuid_eax(0x80000000);
573 c->extended_cpuid_level = xlvl;
0f3fa48a 574
3da99c97
YL
575 if ((xlvl & 0xffff0000) == 0x80000000) {
576 if (xlvl >= 0x80000001) {
577 c->x86_capability[1] = cpuid_edx(0x80000001);
578 c->x86_capability[6] = cpuid_ecx(0x80000001);
093af8d7 579 }
093af8d7 580 }
093af8d7 581
5122c890
YL
582 if (c->extended_cpuid_level >= 0x80000008) {
583 u32 eax = cpuid_eax(0x80000008);
584
585 c->x86_virt_bits = (eax >> 8) & 0xff;
586 c->x86_phys_bits = eax & 0xff;
093af8d7 587 }
13c6c532
JB
588#ifdef CONFIG_X86_32
589 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
590 c->x86_phys_bits = 36;
5122c890 591#endif
e3224234
YL
592
593 if (c->extended_cpuid_level >= 0x80000007)
594 c->x86_power = cpuid_edx(0x80000007);
093af8d7 595
1dedefd1 596 init_scattered_cpuid_features(c);
093af8d7 597}
1da177e4 598
aef93c8b
YL
599static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
600{
601#ifdef CONFIG_X86_32
602 int i;
603
604 /*
605 * First of all, decide if this is a 486 or higher
606 * It's a 486 if we can modify the AC flag
607 */
608 if (flag_is_changeable_p(X86_EFLAGS_AC))
609 c->x86 = 4;
610 else
611 c->x86 = 3;
612
613 for (i = 0; i < X86_VENDOR_NUM; i++)
614 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
615 c->x86_vendor_id[0] = 0;
616 cpu_devs[i]->c_identify(c);
617 if (c->x86_vendor_id[0]) {
618 get_cpu_vendor(c);
619 break;
620 }
621 }
622#endif
623}
624
34048c9e
PC
625/*
626 * Do minimum CPU detection early.
627 * Fields really needed: vendor, cpuid_level, family, model, mask,
628 * cache alignment.
629 * The others are not touched to avoid unwanted side effects.
630 *
631 * WARNING: this function is only called on the BP. Don't add code here
632 * that is supposed to run on all CPUs.
633 */
3da99c97 634static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 635{
6627d242
YL
636#ifdef CONFIG_X86_64
637 c->x86_clflush_size = 64;
13c6c532
JB
638 c->x86_phys_bits = 36;
639 c->x86_virt_bits = 48;
6627d242 640#else
d4387bd3 641 c->x86_clflush_size = 32;
13c6c532
JB
642 c->x86_phys_bits = 32;
643 c->x86_virt_bits = 32;
6627d242 644#endif
0a488a53 645 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 646
3da99c97 647 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 648 c->extended_cpuid_level = 0;
d7cd5611 649
aef93c8b
YL
650 if (!have_cpuid_p())
651 identify_cpu_without_cpuid(c);
652
653 /* cyrix could have cpuid enabled via c_identify()*/
d7cd5611
RR
654 if (!have_cpuid_p())
655 return;
656
657 cpu_detect(c);
658
3da99c97 659 get_cpu_vendor(c);
2b16a235 660
3da99c97 661 get_cpu_cap(c);
12cf105c 662
10a434fc
YL
663 if (this_cpu->c_early_init)
664 this_cpu->c_early_init(c);
093af8d7 665
1c4acdb4 666#ifdef CONFIG_SMP
f6e9456c 667 c->cpu_index = 0;
1c4acdb4 668#endif
b38b0665 669 filter_cpuid_features(c, false);
d7cd5611
RR
670}
671
9d31d35b
YL
672void __init early_cpu_init(void)
673{
02dde8b4 674 const struct cpu_dev *const *cdev;
10a434fc
YL
675 int count = 0;
676
ac23f253 677#ifdef CONFIG_PROCESSOR_SELECT
9766cdbc 678 printk(KERN_INFO "KERNEL supported cpus:\n");
31c997ca
IM
679#endif
680
10a434fc 681 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 682 const struct cpu_dev *cpudev = *cdev;
9d31d35b 683
10a434fc
YL
684 if (count >= X86_VENDOR_NUM)
685 break;
686 cpu_devs[count] = cpudev;
687 count++;
688
ac23f253 689#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
690 {
691 unsigned int j;
692
693 for (j = 0; j < 2; j++) {
694 if (!cpudev->c_ident[j])
695 continue;
696 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
697 cpudev->c_ident[j]);
698 }
10a434fc 699 }
0388423d 700#endif
10a434fc 701 }
9d31d35b 702 early_identify_cpu(&boot_cpu_data);
d7cd5611 703}
093af8d7 704
b6734c35 705/*
366d4a43
BP
706 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
707 * unfortunately, that's not true in practice because of early VIA
708 * chips and (more importantly) broken virtualizers that are not easy
709 * to detect. In the latter case it doesn't even *fail* reliably, so
710 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 711 * unless we can find a reliable way to detect all the broken cases.
366d4a43 712 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35
PA
713 */
714static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
715{
366d4a43 716#ifdef CONFIG_X86_32
b6734c35 717 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
718#else
719 set_cpu_cap(c, X86_FEATURE_NOPL);
720#endif
d7cd5611
RR
721}
722
34048c9e 723static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
1da177e4 724{
aef93c8b 725 c->extended_cpuid_level = 0;
1da177e4 726
3da99c97 727 if (!have_cpuid_p())
aef93c8b 728 identify_cpu_without_cpuid(c);
1d67953f 729
aef93c8b 730 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 731 if (!have_cpuid_p())
aef93c8b 732 return;
1da177e4 733
3da99c97 734 cpu_detect(c);
1da177e4 735
3da99c97 736 get_cpu_vendor(c);
1da177e4 737
3da99c97 738 get_cpu_cap(c);
1da177e4 739
3da99c97
YL
740 if (c->cpuid_level >= 0x00000001) {
741 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e
YL
742#ifdef CONFIG_X86_32
743# ifdef CONFIG_X86_HT
cb8cc442 744 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 745# else
3da99c97 746 c->apicid = c->initial_apicid;
b89d3b3e
YL
747# endif
748#endif
1da177e4 749
b89d3b3e
YL
750#ifdef CONFIG_X86_HT
751 c->phys_proc_id = c->initial_apicid;
1e9f28fa 752#endif
3da99c97 753 }
1da177e4 754
1b05d60d 755 get_model_name(c); /* Default name */
1da177e4 756
3da99c97 757 detect_nopl(c);
1da177e4 758}
1da177e4
LT
759
760/*
761 * This does the hard work of actually picking apart the CPU stuff...
762 */
9a250347 763static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
764{
765 int i;
766
767 c->loops_per_jiffy = loops_per_jiffy;
768 c->x86_cache_size = -1;
769 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
770 c->x86_model = c->x86_mask = 0; /* So far unknown... */
771 c->x86_vendor_id[0] = '\0'; /* Unset */
772 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 773 c->x86_max_cores = 1;
102bbe3a 774 c->x86_coreid_bits = 0;
11fdd252 775#ifdef CONFIG_X86_64
102bbe3a 776 c->x86_clflush_size = 64;
13c6c532
JB
777 c->x86_phys_bits = 36;
778 c->x86_virt_bits = 48;
102bbe3a
YL
779#else
780 c->cpuid_level = -1; /* CPUID not detected */
770d132f 781 c->x86_clflush_size = 32;
13c6c532
JB
782 c->x86_phys_bits = 32;
783 c->x86_virt_bits = 32;
102bbe3a
YL
784#endif
785 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
786 memset(&c->x86_capability, 0, sizeof c->x86_capability);
787
1da177e4
LT
788 generic_identify(c);
789
3898534d 790 if (this_cpu->c_identify)
1da177e4
LT
791 this_cpu->c_identify(c);
792
2759c328
YL
793 /* Clear/Set all flags overriden by options, after probe */
794 for (i = 0; i < NCAPINTS; i++) {
795 c->x86_capability[i] &= ~cpu_caps_cleared[i];
796 c->x86_capability[i] |= cpu_caps_set[i];
797 }
798
102bbe3a 799#ifdef CONFIG_X86_64
cb8cc442 800 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
801#endif
802
1da177e4
LT
803 /*
804 * Vendor-specific initialization. In this section we
805 * canonicalize the feature flags, meaning if there are
806 * features a certain CPU supports which CPUID doesn't
807 * tell us, CPUID claiming incorrect flags, or other bugs,
808 * we handle them here.
809 *
810 * At the end of this section, c->x86_capability better
811 * indicate the features this CPU genuinely supports!
812 */
813 if (this_cpu->c_init)
814 this_cpu->c_init(c);
815
816 /* Disable the PN if appropriate */
817 squash_the_stupid_serial_number(c);
818
819 /*
0f3fa48a
IM
820 * The vendor-specific functions might have changed features.
821 * Now we do "generic changes."
1da177e4
LT
822 */
823
b38b0665
PA
824 /* Filter out anything that depends on CPUID levels we don't have */
825 filter_cpuid_features(c, true);
826
1da177e4 827 /* If the model name is still unset, do table lookup. */
34048c9e 828 if (!c->x86_model_id[0]) {
02dde8b4 829 const char *p;
1da177e4 830 p = table_lookup_model(c);
34048c9e 831 if (p)
1da177e4
LT
832 strcpy(c->x86_model_id, p);
833 else
834 /* Last resort... */
835 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 836 c->x86, c->x86_model);
1da177e4
LT
837 }
838
102bbe3a
YL
839#ifdef CONFIG_X86_64
840 detect_ht(c);
841#endif
842
88b094fb 843 init_hypervisor(c);
3e0c3737
YL
844
845 /*
846 * Clear/Set all flags overriden by options, need do it
847 * before following smp all cpus cap AND.
848 */
849 for (i = 0; i < NCAPINTS; i++) {
850 c->x86_capability[i] &= ~cpu_caps_cleared[i];
851 c->x86_capability[i] |= cpu_caps_set[i];
852 }
853
1da177e4
LT
854 /*
855 * On SMP, boot_cpu_data holds the common feature set between
856 * all CPUs; so make sure that we indicate which features are
857 * common between the CPUs. The first time this routine gets
858 * executed, c == &boot_cpu_data.
859 */
34048c9e 860 if (c != &boot_cpu_data) {
1da177e4 861 /* AND the already accumulated flags with these */
9d31d35b 862 for (i = 0; i < NCAPINTS; i++)
1da177e4
LT
863 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
864 }
865
866 /* Init Machine Check Exception if available. */
5e09954a 867 mcheck_cpu_init(c);
30d432df
AK
868
869 select_idle_routine(c);
102bbe3a 870
de2d9445 871#ifdef CONFIG_NUMA
102bbe3a
YL
872 numa_add_cpu(smp_processor_id());
873#endif
a6c4e076 874}
31ab269a 875
e04d645f
GC
876#ifdef CONFIG_X86_64
877static void vgetcpu_set_mode(void)
878{
879 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
880 vgetcpu_mode = VGETCPU_RDTSCP;
881 else
882 vgetcpu_mode = VGETCPU_LSL;
883}
884#endif
885
a6c4e076
JF
886void __init identify_boot_cpu(void)
887{
888 identify_cpu(&boot_cpu_data);
30e1e6d1 889 init_c1e_mask();
102bbe3a 890#ifdef CONFIG_X86_32
a6c4e076 891 sysenter_setup();
6fe940d6 892 enable_sep_cpu();
e04d645f
GC
893#else
894 vgetcpu_set_mode();
102bbe3a 895#endif
a6c4e076 896}
3b520b23 897
a6c4e076
JF
898void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
899{
900 BUG_ON(c == &boot_cpu_data);
901 identify_cpu(c);
102bbe3a 902#ifdef CONFIG_X86_32
a6c4e076 903 enable_sep_cpu();
102bbe3a 904#endif
a6c4e076 905 mtrr_ap_init();
1da177e4
LT
906}
907
a0854a46 908struct msr_range {
0f3fa48a
IM
909 unsigned min;
910 unsigned max;
a0854a46 911};
1da177e4 912
02dde8b4 913static const struct msr_range msr_range_array[] __cpuinitconst = {
a0854a46
YL
914 { 0x00000000, 0x00000418},
915 { 0xc0000000, 0xc000040b},
916 { 0xc0010000, 0xc0010142},
917 { 0xc0011000, 0xc001103b},
918};
1da177e4 919
a0854a46
YL
920static void __cpuinit print_cpu_msr(void)
921{
0f3fa48a 922 unsigned index_min, index_max;
a0854a46
YL
923 unsigned index;
924 u64 val;
925 int i;
a0854a46
YL
926
927 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
928 index_min = msr_range_array[i].min;
929 index_max = msr_range_array[i].max;
0f3fa48a 930
a0854a46
YL
931 for (index = index_min; index < index_max; index++) {
932 if (rdmsrl_amd_safe(index, &val))
933 continue;
934 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1da177e4 935 }
a0854a46
YL
936 }
937}
94605eff 938
a0854a46 939static int show_msr __cpuinitdata;
0f3fa48a 940
a0854a46
YL
941static __init int setup_show_msr(char *arg)
942{
943 int num;
3dd9d514 944
a0854a46 945 get_option(&arg, &num);
3dd9d514 946
a0854a46
YL
947 if (num > 0)
948 show_msr = num;
949 return 1;
1da177e4 950}
a0854a46 951__setup("show_msr=", setup_show_msr);
1da177e4 952
191679fd
AK
953static __init int setup_noclflush(char *arg)
954{
955 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
956 return 1;
957}
958__setup("noclflush", setup_noclflush);
959
3bc9b76b 960void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 961{
02dde8b4 962 const char *vendor = NULL;
1da177e4 963
0f3fa48a 964 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 965 vendor = this_cpu->c_vendor;
0f3fa48a
IM
966 } else {
967 if (c->cpuid_level >= 0)
968 vendor = c->x86_vendor_id;
969 }
1da177e4 970
bd32a8cf 971 if (vendor && !strstr(c->x86_model_id, vendor))
9d31d35b 972 printk(KERN_CONT "%s ", vendor);
1da177e4 973
9d31d35b
YL
974 if (c->x86_model_id[0])
975 printk(KERN_CONT "%s", c->x86_model_id);
1da177e4 976 else
9d31d35b 977 printk(KERN_CONT "%d86", c->x86);
1da177e4 978
34048c9e 979 if (c->x86_mask || c->cpuid_level >= 0)
9d31d35b 980 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
1da177e4 981 else
9d31d35b 982 printk(KERN_CONT "\n");
a0854a46
YL
983
984#ifdef CONFIG_SMP
985 if (c->cpu_index < show_msr)
986 print_cpu_msr();
987#else
988 if (show_msr)
989 print_cpu_msr();
990#endif
1da177e4
LT
991}
992
ac72e788
AK
993static __init int setup_disablecpuid(char *arg)
994{
995 int bit;
0f3fa48a 996
ac72e788
AK
997 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
998 setup_clear_cpu_cap(bit);
999 else
1000 return 0;
0f3fa48a 1001
ac72e788
AK
1002 return 1;
1003}
1004__setup("clearcpuid=", setup_disablecpuid);
1005
d5494d4f 1006#ifdef CONFIG_X86_64
9ff80942 1007struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
d5494d4f 1008
947e76cd
BG
1009DEFINE_PER_CPU_FIRST(union irq_stack_union,
1010 irq_stack_union) __aligned(PAGE_SIZE);
0f3fa48a 1011
bdf977b3
TH
1012/*
1013 * The following four percpu variables are hot. Align current_task to
1014 * cacheline size such that all four fall in the same cacheline.
1015 */
1016DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1017 &init_task;
1018EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1019
9af45651
BG
1020DEFINE_PER_CPU(unsigned long, kernel_stack) =
1021 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
1022EXPORT_PER_CPU_SYMBOL(kernel_stack);
1023
bdf977b3
TH
1024DEFINE_PER_CPU(char *, irq_stack_ptr) =
1025 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
1026
56895530 1027DEFINE_PER_CPU(unsigned int, irq_count) = -1;
d5494d4f 1028
0f3fa48a
IM
1029/*
1030 * Special IST stacks which the CPU switches to when it calls
1031 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1032 * limit), all of them are 4K, except the debug stack which
1033 * is 8K.
1034 */
1035static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1036 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1037 [DEBUG_STACK - 1] = DEBUG_STKSZ
1038};
1039
92d65b23 1040static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
3e352aa8 1041 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
d5494d4f 1042
d5494d4f
YL
1043/* May not be marked __init: used by software suspend */
1044void syscall_init(void)
1da177e4 1045{
d5494d4f
YL
1046 /*
1047 * LSTAR and STAR live in a bit strange symbiosis.
1048 * They both write to the same internal register. STAR allows to
1049 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1050 */
1051 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1052 wrmsrl(MSR_LSTAR, system_call);
1053 wrmsrl(MSR_CSTAR, ignore_sysret);
03ae5768 1054
d5494d4f
YL
1055#ifdef CONFIG_IA32_EMULATION
1056 syscall32_cpu_init();
1057#endif
03ae5768 1058
d5494d4f
YL
1059 /* Flags to clear on syscall */
1060 wrmsrl(MSR_SYSCALL_MASK,
1061 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
1da177e4 1062}
62111195 1063
d5494d4f
YL
1064unsigned long kernel_eflags;
1065
1066/*
1067 * Copies of the original ist values from the tss are only accessed during
1068 * debugging, no special alignment required.
1069 */
1070DEFINE_PER_CPU(struct orig_ist, orig_ist);
1071
0f3fa48a 1072#else /* CONFIG_X86_64 */
d5494d4f 1073
bdf977b3
TH
1074DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1075EXPORT_PER_CPU_SYMBOL(current_task);
1076
60a5317f 1077#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1078DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1079#endif
d5494d4f 1080
60a5317f 1081/* Make sure %fs and %gs are initialized properly in idle threads */
6b2fb3c6 1082struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
f95d47ca
JF
1083{
1084 memset(regs, 0, sizeof(struct pt_regs));
65ea5b03 1085 regs->fs = __KERNEL_PERCPU;
60a5317f 1086 regs->gs = __KERNEL_STACK_CANARY;
0f3fa48a 1087
f95d47ca
JF
1088 return regs;
1089}
0f3fa48a 1090#endif /* CONFIG_X86_64 */
c5413fbe 1091
9766cdbc
JSR
1092/*
1093 * Clear all 6 debug registers:
1094 */
1095static void clear_all_debug_regs(void)
1096{
1097 int i;
1098
1099 for (i = 0; i < 8; i++) {
1100 /* Ignore db4, db5 */
1101 if ((i == 4) || (i == 5))
1102 continue;
1103
1104 set_debugreg(0, i);
1105 }
1106}
c5413fbe 1107
0bb9fef9
JW
1108#ifdef CONFIG_KGDB
1109/*
1110 * Restore debug regs if using kgdbwait and you have a kernel debugger
1111 * connection established.
1112 */
1113static void dbg_restore_debug_regs(void)
1114{
1115 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1116 arch_kgdb_ops.correct_hw_break();
1117}
1118#else /* ! CONFIG_KGDB */
1119#define dbg_restore_debug_regs()
1120#endif /* ! CONFIG_KGDB */
1121
d2cbcc49
RR
1122/*
1123 * cpu_init() initializes state that is per-CPU. Some data is already
1124 * initialized (naturally) in the bootstrap process, such as the GDT
1125 * and IDT. We reload them nevertheless, this function acts as a
1126 * 'CPU state barrier', nothing should get across.
1ba76586 1127 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1128 */
1ba76586 1129#ifdef CONFIG_X86_64
0f3fa48a 1130
1ba76586
YL
1131void __cpuinit cpu_init(void)
1132{
0fe1e009 1133 struct orig_ist *oist;
1ba76586 1134 struct task_struct *me;
0f3fa48a
IM
1135 struct tss_struct *t;
1136 unsigned long v;
1137 int cpu;
1ba76586
YL
1138 int i;
1139
0f3fa48a
IM
1140 cpu = stack_smp_processor_id();
1141 t = &per_cpu(init_tss, cpu);
0fe1e009 1142 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1143
e7a22c1e 1144#ifdef CONFIG_NUMA
e534c7c5
LS
1145 if (cpu != 0 && percpu_read(numa_node) == 0 &&
1146 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1147 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1148#endif
1ba76586
YL
1149
1150 me = current;
1151
c2d1cec1 1152 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
1ba76586
YL
1153 panic("CPU#%d already initialized!\n", cpu);
1154
2eaad1fd 1155 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586
YL
1156
1157 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1158
1159 /*
1160 * Initialize the per-CPU GDT with the boot GDT,
1161 * and set up the GDT descriptor:
1162 */
1163
552be871 1164 switch_to_new_gdt(cpu);
2697fbd5
BG
1165 loadsegment(fs, 0);
1166
1ba76586
YL
1167 load_idt((const struct desc_ptr *)&idt_descr);
1168
1169 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1170 syscall_init();
1171
1172 wrmsrl(MSR_FS_BASE, 0);
1173 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1174 barrier();
1175
4763ed4d 1176 x86_configure_nx();
06cd9a7d 1177 if (cpu != 0)
1ba76586
YL
1178 enable_x2apic();
1179
1180 /*
1181 * set up and load the per-CPU TSS
1182 */
0fe1e009 1183 if (!oist->ist[0]) {
92d65b23 1184 char *estacks = per_cpu(exception_stacks, cpu);
0f3fa48a 1185
1ba76586 1186 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1187 estacks += exception_stack_sizes[v];
0fe1e009 1188 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586
YL
1189 (unsigned long)estacks;
1190 }
1191 }
1192
1193 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
0f3fa48a 1194
1ba76586
YL
1195 /*
1196 * <= is required because the CPU will access up to
1197 * 8 bits beyond the end of the IO permission bitmap.
1198 */
1199 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1200 t->io_bitmap[i] = ~0UL;
1201
1202 atomic_inc(&init_mm.mm_count);
1203 me->active_mm = &init_mm;
8c5dfd25 1204 BUG_ON(me->mm);
1ba76586
YL
1205 enter_lazy_tlb(&init_mm, me);
1206
1207 load_sp0(t, &current->thread);
1208 set_tss_desc(cpu, t);
1209 load_TR_desc();
1210 load_LDT(&init_mm.context);
1211
0bb9fef9
JW
1212 clear_all_debug_regs();
1213 dbg_restore_debug_regs();
1ba76586
YL
1214
1215 fpu_init();
0e49bf66 1216 xsave_init();
1ba76586
YL
1217
1218 raw_local_save_flags(kernel_eflags);
1219
1220 if (is_uv_system())
1221 uv_cpu_init();
1222}
1223
1224#else
1225
d2cbcc49 1226void __cpuinit cpu_init(void)
9ee79a3d 1227{
d2cbcc49
RR
1228 int cpu = smp_processor_id();
1229 struct task_struct *curr = current;
34048c9e 1230 struct tss_struct *t = &per_cpu(init_tss, cpu);
9ee79a3d 1231 struct thread_struct *thread = &curr->thread;
62111195 1232
c2d1cec1 1233 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
62111195 1234 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
9766cdbc
JSR
1235 for (;;)
1236 local_irq_enable();
62111195
JF
1237 }
1238
1239 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1240
1241 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1242 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1243
4d37e7e3 1244 load_idt(&idt_descr);
552be871 1245 switch_to_new_gdt(cpu);
1da177e4 1246
1da177e4
LT
1247 /*
1248 * Set up and load the per-CPU TSS and LDT
1249 */
1250 atomic_inc(&init_mm.mm_count);
62111195 1251 curr->active_mm = &init_mm;
8c5dfd25 1252 BUG_ON(curr->mm);
62111195 1253 enter_lazy_tlb(&init_mm, curr);
1da177e4 1254
faca6227 1255 load_sp0(t, thread);
34048c9e 1256 set_tss_desc(cpu, t);
1da177e4
LT
1257 load_TR_desc();
1258 load_LDT(&init_mm.context);
1259
f9a196b8
TG
1260 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1261
22c4e308 1262#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1263 /* Set up doublefault TSS pointer in the GDT */
1264 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1265#endif
1da177e4 1266
9766cdbc 1267 clear_all_debug_regs();
0bb9fef9 1268 dbg_restore_debug_regs();
1da177e4 1269
0e49bf66 1270 fpu_init();
dc1e35c6 1271 xsave_init();
1da177e4 1272}
1ba76586 1273#endif