]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/intel.c
x86/kernel: Audit and remove any unnecessary uses of module.h
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / intel.c
CommitLineData
1da177e4
LT
1#include <linux/kernel.h>
2
3#include <linux/string.h>
4#include <linux/bitops.h>
5#include <linux/smp.h>
83ce4009 6#include <linux/sched.h>
1da177e4 7#include <linux/thread_info.h>
186f4360 8#include <linux/init.h>
8bdbd962 9#include <linux/uaccess.h>
1da177e4 10
cd4d09ec 11#include <asm/cpufeature.h>
d72b1b4f 12#include <asm/pgtable.h>
1da177e4 13#include <asm/msr.h>
73bdb73f 14#include <asm/bugs.h>
1f442d70 15#include <asm/cpu.h>
1da177e4 16
185f3b9d 17#ifdef CONFIG_X86_64
8bdbd962 18#include <linux/topology.h>
185f3b9d
YL
19#endif
20
1da177e4
LT
21#include "cpu.h"
22
23#ifdef CONFIG_X86_LOCAL_APIC
24#include <asm/mpspec.h>
25#include <asm/apic.h>
1da177e4
LT
26#endif
27
0f6ff2bc
DH
28/*
29 * Just in case our CPU detection goes bad, or you have a weird system,
30 * allow a way to override the automatic disabling of MPX.
31 */
32static int forcempx;
33
34static int __init forcempx_setup(char *__unused)
35{
36 forcempx = 1;
37
38 return 1;
39}
40__setup("intel-skd-046-workaround=disable", forcempx_setup);
41
42void check_mpx_erratum(struct cpuinfo_x86 *c)
43{
44 if (forcempx)
45 return;
46 /*
47 * Turn off the MPX feature on CPUs where SMEP is not
48 * available or disabled.
49 *
50 * Works around Intel Erratum SKD046: "Branch Instructions
51 * May Initialize MPX Bound Registers Incorrectly".
52 *
53 * This might falsely disable MPX on systems without
54 * SMEP, like Atom processors without SMEP. But there
55 * is no such hardware known at the moment.
56 */
57 if (cpu_has(c, X86_FEATURE_MPX) && !cpu_has(c, X86_FEATURE_SMEP)) {
58 setup_clear_cpu_cap(X86_FEATURE_MPX);
59 pr_warn("x86/mpx: Disabling MPX since SMEP not present\n");
60 }
61}
62
148f9bb8 63static void early_init_intel(struct cpuinfo_x86 *c)
1da177e4 64{
161ec53c
FY
65 u64 misc_enable;
66
99fb4d34 67 /* Unmask CPUID levels if masked: */
30a0fb94 68 if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
0b131be8
PA
69 if (msr_clear_bit(MSR_IA32_MISC_ENABLE,
70 MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT) > 0) {
99fb4d34 71 c->cpuid_level = cpuid_eax(0);
d900329e 72 get_cpu_cap(c);
99fb4d34 73 }
066941bd
PA
74 }
75
2b16a235
AK
76 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
77 (c->x86 == 0x6 && c->x86_model >= 0x0e))
78 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
185f3b9d 79
506ed6b5
AK
80 if (c->x86 >= 6 && !cpu_has(c, X86_FEATURE_IA64)) {
81 unsigned lower_word;
82
83 wrmsr(MSR_IA32_UCODE_REV, 0, 0);
84 /* Required by the SDM */
85 sync_core();
86 rdmsr(MSR_IA32_UCODE_REV, lower_word, c->microcode);
87 }
88
7a0fc404
PA
89 /*
90 * Atom erratum AAE44/AAF40/AAG38/AAH41:
91 *
92 * A race condition between speculative fetches and invalidating
93 * a large page. This is worked around in microcode, but we
94 * need the microcode to have already been loaded... so if it is
95 * not, recommend a BIOS update and disable large pages.
96 */
30963c0a
AK
97 if (c->x86 == 6 && c->x86_model == 0x1c && c->x86_mask <= 2 &&
98 c->microcode < 0x20e) {
1b74dde7 99 pr_warn("Atom PSE erratum detected, BIOS microcode update recommended\n");
30963c0a 100 clear_cpu_cap(c, X86_FEATURE_PSE);
7a0fc404
PA
101 }
102
185f3b9d
YL
103#ifdef CONFIG_X86_64
104 set_cpu_cap(c, X86_FEATURE_SYSENTER32);
105#else
106 /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
107 if (c->x86 == 15 && c->x86_cache_alignment == 64)
108 c->x86_cache_alignment = 128;
109#endif
40fb1715 110
13c6c532
JB
111 /* CPUID workaround for 0F33/0F34 CPU */
112 if (c->x86 == 0xF && c->x86_model == 0x3
113 && (c->x86_mask == 0x3 || c->x86_mask == 0x4))
114 c->x86_phys_bits = 36;
115
40fb1715
VP
116 /*
117 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
83ce4009
IM
118 * with P/T states and does not stop in deep C-states.
119 *
120 * It is also reliable across cores and sockets. (but not across
121 * cabinets - we turn it off in that case explicitly.)
40fb1715
VP
122 */
123 if (c->x86_power & (1 << 8)) {
124 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
125 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
14be1f74 126 if (!check_tsc_unstable())
35af99e6 127 set_sched_clock_stable();
40fb1715
VP
128 }
129
c54fdbb2
FT
130 /* Penwell and Cloverview have the TSC which doesn't sleep on S3 */
131 if (c->x86 == 6) {
132 switch (c->x86_model) {
133 case 0x27: /* Penwell */
134 case 0x35: /* Cloverview */
354dbaa7 135 case 0x4a: /* Merrifield */
c54fdbb2
FT
136 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC_S3);
137 break;
138 default:
139 break;
140 }
141 }
142
75a04811
PA
143 /*
144 * There is a known erratum on Pentium III and Core Solo
145 * and Core Duo CPUs.
146 * " Page with PAT set to WC while associated MTRR is UC
147 * may consolidate to UC "
148 * Because of this erratum, it is better to stick with
149 * setting WC in MTRR rather than using PAT on these CPUs.
150 *
151 * Enable PAT WC only on P4, Core 2 or later CPUs.
152 */
153 if (c->x86 == 6 && c->x86_model < 15)
154 clear_cpu_cap(c, X86_FEATURE_PAT);
f8561296
VN
155
156#ifdef CONFIG_KMEMCHECK
157 /*
158 * P4s have a "fast strings" feature which causes single-
159 * stepping REP instructions to only generate a #DB on
160 * cache-line boundaries.
161 *
162 * Ingo Molnar reported a Pentium D (model 6) and a Xeon
163 * (model 2) with the same problem.
164 */
c0a639ad 165 if (c->x86 == 15)
0b131be8
PA
166 if (msr_clear_bit(MSR_IA32_MISC_ENABLE,
167 MSR_IA32_MISC_ENABLE_FAST_STRING_BIT) > 0)
c0a639ad 168 pr_info("kmemcheck: Disabling fast string operations\n");
f8561296 169#endif
161ec53c
FY
170
171 /*
172 * If fast string is not enabled in IA32_MISC_ENABLE for any reason,
173 * clear the fast string and enhanced fast string CPU capabilities.
174 */
175 if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
176 rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
177 if (!(misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING)) {
1b74dde7 178 pr_info("Disabled fast string operations\n");
161ec53c
FY
179 setup_clear_cpu_cap(X86_FEATURE_REP_GOOD);
180 setup_clear_cpu_cap(X86_FEATURE_ERMS);
181 }
182 }
ee1b5b16
BD
183
184 /*
185 * Intel Quark Core DevMan_001.pdf section 6.4.11
186 * "The operating system also is required to invalidate (i.e., flush)
187 * the TLB when any changes are made to any of the page table entries.
188 * The operating system must reload CR3 to cause the TLB to be flushed"
189 *
c109bf95
BP
190 * As a result, boot_cpu_has(X86_FEATURE_PGE) in arch/x86/include/asm/tlbflush.h
191 * should be false so that __flush_tlb_all() causes CR3 insted of CR4.PGE
192 * to be modified.
ee1b5b16
BD
193 */
194 if (c->x86 == 5 && c->x86_model == 9) {
195 pr_info("Disabling PGE capability bit\n");
196 setup_clear_cpu_cap(X86_FEATURE_PGE);
197 }
1f12e32f
TG
198
199 if (c->cpuid_level >= 0x00000001) {
200 u32 eax, ebx, ecx, edx;
201
202 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
203 /*
204 * If HTT (EDX[28]) is set EBX[16:23] contain the number of
205 * apicids which are reserved per package. Store the resulting
206 * shift value for the package management code.
207 */
208 if (edx & (1U << 28))
209 c->x86_coreid_bits = get_count_order((ebx >> 16) & 0xff);
210 }
0f6ff2bc
DH
211
212 check_mpx_erratum(c);
1da177e4
LT
213}
214
185f3b9d 215#ifdef CONFIG_X86_32
1da177e4
LT
216/*
217 * Early probe support logic for ppro memory erratum #50
218 *
219 * This is called before we do cpu ident work
220 */
65eb6b43 221
148f9bb8 222int ppro_with_ram_bug(void)
1da177e4
LT
223{
224 /* Uses data from early_cpu_detect now */
225 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
226 boot_cpu_data.x86 == 6 &&
227 boot_cpu_data.x86_model == 1 &&
228 boot_cpu_data.x86_mask < 8) {
1b74dde7 229 pr_info("Pentium Pro with Errata#50 detected. Taking evasive action.\n");
1da177e4
LT
230 return 1;
231 }
232 return 0;
233}
65eb6b43 234
148f9bb8 235static void intel_smp_check(struct cpuinfo_x86 *c)
1f442d70 236{
1f442d70 237 /* calling is from identify_secondary_cpu() ? */
f6e9456c 238 if (!c->cpu_index)
1f442d70
YL
239 return;
240
241 /*
242 * Mask B, Pentium, but not Pentium MMX
243 */
244 if (c->x86 == 5 &&
245 c->x86_mask >= 1 && c->x86_mask <= 4 &&
246 c->x86_model <= 3) {
247 /*
248 * Remember we have B step Pentia with bugs
249 */
250 WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
251 "with B stepping processors.\n");
252 }
1f442d70
YL
253}
254
69f2366c
CB
255static int forcepae;
256static int __init forcepae_setup(char *__unused)
257{
258 forcepae = 1;
259 return 1;
260}
261__setup("forcepae", forcepae_setup);
262
148f9bb8 263static void intel_workarounds(struct cpuinfo_x86 *c)
1da177e4 264{
4052704d
YL
265#ifdef CONFIG_X86_F00F_BUG
266 /*
d4e1a0af 267 * All models of Pentium and Pentium with MMX technology CPUs
8bdbd962 268 * have the F0 0F bug, which lets nonprivileged users lock up the
4eefbe79 269 * system. Announce that the fault handler will be checking for it.
d4e1a0af 270 * The Quark is also family 5, but does not have the same bug.
4052704d 271 */
e2604b49 272 clear_cpu_bug(c, X86_BUG_F00F);
fa392794 273 if (c->x86 == 5 && c->x86_model < 9) {
4052704d
YL
274 static int f00f_workaround_enabled;
275
e2604b49 276 set_cpu_bug(c, X86_BUG_F00F);
4052704d 277 if (!f00f_workaround_enabled) {
1b74dde7 278 pr_notice("Intel Pentium with F0 0F bug - workaround enabled.\n");
4052704d
YL
279 f00f_workaround_enabled = 1;
280 }
281 }
282#endif
283
284 /*
285 * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
286 * model 3 mask 3
287 */
288 if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
289 clear_cpu_cap(c, X86_FEATURE_SEP);
290
69f2366c
CB
291 /*
292 * PAE CPUID issue: many Pentium M report no PAE but may have a
293 * functionally usable PAE implementation.
294 * Forcefully enable PAE if kernel parameter "forcepae" is present.
295 */
296 if (forcepae) {
1b74dde7 297 pr_warn("PAE forced!\n");
69f2366c
CB
298 set_cpu_cap(c, X86_FEATURE_PAE);
299 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
300 }
301
4052704d 302 /*
f0133acc 303 * P4 Xeon erratum 037 workaround.
4052704d
YL
304 * Hardware prefetcher may cause stale data to be loaded into the cache.
305 */
1da177e4 306 if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
0b131be8 307 if (msr_set_bit(MSR_IA32_MISC_ENABLE,
f0133acc 308 MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT) > 0) {
c0a639ad 309 pr_info("CPU: C0 stepping P4 Xeon detected.\n");
f0133acc 310 pr_info("CPU: Disabling hardware prefetching (Erratum 037)\n");
1da177e4
LT
311 }
312 }
1da177e4 313
4052704d
YL
314 /*
315 * See if we have a good local APIC by checking for buggy Pentia,
316 * i.e. all B steppings and the C2 stepping of P54C when using their
317 * integrated APIC (see 11AP erratum in "Pentium Processor
318 * Specification Update").
319 */
93984fbd 320 if (boot_cpu_has(X86_FEATURE_APIC) && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
4052704d 321 (c->x86_mask < 0x6 || c->x86_mask == 0xb))
9b13a93d 322 set_cpu_bug(c, X86_BUG_11AP);
185f3b9d 323
185f3b9d 324
4052704d 325#ifdef CONFIG_X86_INTEL_USERCOPY
185f3b9d 326 /*
4052704d 327 * Set up the preferred alignment for movsl bulk memory moves
185f3b9d 328 */
4052704d
YL
329 switch (c->x86) {
330 case 4: /* 486: untested */
331 break;
332 case 5: /* Old Pentia: untested */
333 break;
334 case 6: /* PII/PIII only like movsl with 8-byte alignment */
335 movsl_mask.mask = 7;
336 break;
337 case 15: /* P4 is OK down to 8-byte alignment */
338 movsl_mask.mask = 7;
339 break;
340 }
185f3b9d 341#endif
4052704d 342
1f442d70 343 intel_smp_check(c);
4052704d
YL
344}
345#else
148f9bb8 346static void intel_workarounds(struct cpuinfo_x86 *c)
4052704d
YL
347{
348}
185f3b9d
YL
349#endif
350
148f9bb8 351static void srat_detect_node(struct cpuinfo_x86 *c)
185f3b9d 352{
645a7919 353#ifdef CONFIG_NUMA
185f3b9d
YL
354 unsigned node;
355 int cpu = smp_processor_id();
185f3b9d
YL
356
357 /* Don't do the funky fallback heuristics the AMD version employs
358 for now. */
bbc9e2f4 359 node = numa_cpu_node(cpu);
50f2d7f6 360 if (node == NUMA_NO_NODE || !node_online(node)) {
d9c2d5ac
YL
361 /* reuse the value from init_cpu_to_node() */
362 node = cpu_to_node(cpu);
363 }
185f3b9d 364 numa_set_node(cpu, node);
185f3b9d
YL
365#endif
366}
367
3dd9d514
AK
368/*
369 * find out the number of processor cores on the die
370 */
148f9bb8 371static int intel_num_cpu_cores(struct cpuinfo_x86 *c)
3dd9d514 372{
f2ab4461 373 unsigned int eax, ebx, ecx, edx;
3dd9d514 374
8d415ee2 375 if (!IS_ENABLED(CONFIG_SMP) || c->cpuid_level < 4)
3dd9d514
AK
376 return 1;
377
f2ab4461
ZA
378 /* Intel has a non-standard dependency on %ecx for this CPUID level. */
379 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
3dd9d514 380 if (eax & 0x1f)
8bdbd962 381 return (eax >> 26) + 1;
3dd9d514
AK
382 else
383 return 1;
384}
385
148f9bb8 386static void detect_vmx_virtcap(struct cpuinfo_x86 *c)
e38e05a8
SY
387{
388 /* Intel VMX MSR indicated features */
389#define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
390#define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
391#define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
392#define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
393#define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
394#define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
395
396 u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
397
398 clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
399 clear_cpu_cap(c, X86_FEATURE_VNMI);
400 clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
401 clear_cpu_cap(c, X86_FEATURE_EPT);
402 clear_cpu_cap(c, X86_FEATURE_VPID);
403
404 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
405 msr_ctl = vmx_msr_high | vmx_msr_low;
406 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
407 set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
408 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
409 set_cpu_cap(c, X86_FEATURE_VNMI);
410 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
411 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
412 vmx_msr_low, vmx_msr_high);
413 msr_ctl2 = vmx_msr_high | vmx_msr_low;
414 if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
415 (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
416 set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
417 if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
418 set_cpu_cap(c, X86_FEATURE_EPT);
419 if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
420 set_cpu_cap(c, X86_FEATURE_VPID);
421 }
422}
423
b51ef52d
LA
424static void init_intel_energy_perf(struct cpuinfo_x86 *c)
425{
426 u64 epb;
427
428 /*
429 * Initialize MSR_IA32_ENERGY_PERF_BIAS if not already initialized.
430 * (x86_energy_perf_policy(8) is available to change it at run-time.)
431 */
432 if (!cpu_has(c, X86_FEATURE_EPB))
433 return;
434
435 rdmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb);
436 if ((epb & 0xF) != ENERGY_PERF_BIAS_PERFORMANCE)
437 return;
438
439 pr_warn_once("ENERGY_PERF_BIAS: Set to 'normal', was 'performance'\n");
440 pr_warn_once("ENERGY_PERF_BIAS: View and update with x86_energy_perf_policy(8)\n");
441 epb = (epb & ~0xF) | ENERGY_PERF_BIAS_NORMAL;
442 wrmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb);
443}
444
445static void intel_bsp_resume(struct cpuinfo_x86 *c)
446{
447 /*
448 * MSR_IA32_ENERGY_PERF_BIAS is lost across suspend/resume,
449 * so reinitialize it properly like during bootup:
450 */
451 init_intel_energy_perf(c);
452}
453
148f9bb8 454static void init_intel(struct cpuinfo_x86 *c)
1da177e4
LT
455{
456 unsigned int l2 = 0;
1da177e4 457
2b16a235
AK
458 early_init_intel(c);
459
4052704d 460 intel_workarounds(c);
1da177e4 461
345077cd
SS
462 /*
463 * Detect the extended topology information if available. This
464 * will reinitialise the initial_apicid which will be used
465 * in init_intel_cacheinfo()
466 */
467 detect_extended_topology(c);
468
2a226155
PZ
469 if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
470 /*
471 * let's use the legacy cpuid vector 0x1 and 0x4 for topology
472 * detection.
473 */
474 c->x86_max_cores = intel_num_cpu_cores(c);
475#ifdef CONFIG_X86_32
476 detect_ht(c);
477#endif
478 }
479
1da177e4 480 l2 = init_intel_cacheinfo(c);
aece118e
BD
481
482 /* Detect legacy cache sizes if init_intel_cacheinfo did not */
483 if (l2 == 0) {
484 cpu_detect_cache_sizes(c);
485 l2 = c->x86_cache_size;
486 }
487
65eb6b43 488 if (c->cpuid_level > 9) {
0080e667
VP
489 unsigned eax = cpuid_eax(10);
490 /* Check for version and the number of counters */
491 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
d0e95ebd 492 set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
0080e667 493 }
1da177e4 494
054efb64 495 if (cpu_has(c, X86_FEATURE_XMM2))
4052704d 496 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
362f924b
BP
497
498 if (boot_cpu_has(X86_FEATURE_DS)) {
4052704d
YL
499 unsigned int l1;
500 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
501 if (!(l1 & (1<<11)))
502 set_cpu_cap(c, X86_FEATURE_BTS);
503 if (!(l1 & (1<<12)))
504 set_cpu_cap(c, X86_FEATURE_PEBS);
4052704d 505 }
1da177e4 506
906bf7fd 507 if (c->x86 == 6 && boot_cpu_has(X86_FEATURE_CLFLUSH) &&
40e2d7f9 508 (c->x86_model == 29 || c->x86_model == 46 || c->x86_model == 47))
9b13a93d 509 set_cpu_bug(c, X86_BUG_CLFLUSH_MONITOR);
e736ad54 510
4052704d
YL
511#ifdef CONFIG_X86_64
512 if (c->x86 == 15)
513 c->x86_cache_alignment = c->x86_clflush_size * 2;
514 if (c->x86 == 6)
515 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
516#else
65eb6b43
PC
517 /*
518 * Names for the Pentium II/Celeron processors
519 * detectable only by also checking the cache size.
520 * Dixon is NOT a Celeron.
521 */
1da177e4 522 if (c->x86 == 6) {
4052704d
YL
523 char *p = NULL;
524
1da177e4
LT
525 switch (c->x86_model) {
526 case 5:
865be7a8
OZ
527 if (l2 == 0)
528 p = "Celeron (Covington)";
529 else if (l2 == 256)
530 p = "Mobile Pentium II (Dixon)";
1da177e4 531 break;
65eb6b43 532
1da177e4
LT
533 case 6:
534 if (l2 == 128)
535 p = "Celeron (Mendocino)";
536 else if (c->x86_mask == 0 || c->x86_mask == 5)
537 p = "Celeron-A";
538 break;
65eb6b43 539
1da177e4
LT
540 case 8:
541 if (l2 == 128)
542 p = "Celeron (Coppermine)";
543 break;
544 }
1da177e4 545
4052704d
YL
546 if (p)
547 strcpy(c->x86_model_id, p);
1da177e4 548 }
1da177e4 549
185f3b9d
YL
550 if (c->x86 == 15)
551 set_cpu_cap(c, X86_FEATURE_P4);
552 if (c->x86 == 6)
553 set_cpu_cap(c, X86_FEATURE_P3);
f4166c54 554#endif
185f3b9d 555
185f3b9d 556 /* Work around errata */
2759c328 557 srat_detect_node(c);
e38e05a8
SY
558
559 if (cpu_has(c, X86_FEATURE_VMX))
560 detect_vmx_virtcap(c);
abe48b10 561
b51ef52d 562 init_intel_energy_perf(c);
42ed458a 563}
1da177e4 564
185f3b9d 565#ifdef CONFIG_X86_32
148f9bb8 566static unsigned int intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
1da177e4 567{
65eb6b43
PC
568 /*
569 * Intel PIII Tualatin. This comes in two flavours.
1da177e4
LT
570 * One has 256kb of cache, the other 512. We have no way
571 * to determine which, so we use a boottime override
572 * for the 512kb model, and assume 256 otherwise.
573 */
574 if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
575 size = 256;
aece118e
BD
576
577 /*
578 * Intel Quark SoC X1000 contains a 4-way set associative
579 * 16K cache with a 16 byte cache line and 256 lines per tag
580 */
581 if ((c->x86 == 5) && (c->x86_model == 9))
582 size = 16;
1da177e4
LT
583 return size;
584}
185f3b9d 585#endif
1da177e4 586
e0ba94f1
AS
587#define TLB_INST_4K 0x01
588#define TLB_INST_4M 0x02
589#define TLB_INST_2M_4M 0x03
590
591#define TLB_INST_ALL 0x05
592#define TLB_INST_1G 0x06
593
594#define TLB_DATA_4K 0x11
595#define TLB_DATA_4M 0x12
596#define TLB_DATA_2M_4M 0x13
597#define TLB_DATA_4K_4M 0x14
598
599#define TLB_DATA_1G 0x16
600
601#define TLB_DATA0_4K 0x21
602#define TLB_DATA0_4M 0x22
603#define TLB_DATA0_2M_4M 0x23
604
605#define STLB_4K 0x41
dd360393 606#define STLB_4K_2M 0x42
e0ba94f1 607
148f9bb8 608static const struct _tlb_table intel_tlb_table[] = {
e0ba94f1
AS
609 { 0x01, TLB_INST_4K, 32, " TLB_INST 4 KByte pages, 4-way set associative" },
610 { 0x02, TLB_INST_4M, 2, " TLB_INST 4 MByte pages, full associative" },
611 { 0x03, TLB_DATA_4K, 64, " TLB_DATA 4 KByte pages, 4-way set associative" },
612 { 0x04, TLB_DATA_4M, 8, " TLB_DATA 4 MByte pages, 4-way set associative" },
613 { 0x05, TLB_DATA_4M, 32, " TLB_DATA 4 MByte pages, 4-way set associative" },
614 { 0x0b, TLB_INST_4M, 4, " TLB_INST 4 MByte pages, 4-way set associative" },
615 { 0x4f, TLB_INST_4K, 32, " TLB_INST 4 KByte pages */" },
616 { 0x50, TLB_INST_ALL, 64, " TLB_INST 4 KByte and 2-MByte or 4-MByte pages" },
617 { 0x51, TLB_INST_ALL, 128, " TLB_INST 4 KByte and 2-MByte or 4-MByte pages" },
618 { 0x52, TLB_INST_ALL, 256, " TLB_INST 4 KByte and 2-MByte or 4-MByte pages" },
619 { 0x55, TLB_INST_2M_4M, 7, " TLB_INST 2-MByte or 4-MByte pages, fully associative" },
620 { 0x56, TLB_DATA0_4M, 16, " TLB_DATA0 4 MByte pages, 4-way set associative" },
621 { 0x57, TLB_DATA0_4K, 16, " TLB_DATA0 4 KByte pages, 4-way associative" },
622 { 0x59, TLB_DATA0_4K, 16, " TLB_DATA0 4 KByte pages, fully associative" },
623 { 0x5a, TLB_DATA0_2M_4M, 32, " TLB_DATA0 2-MByte or 4 MByte pages, 4-way set associative" },
624 { 0x5b, TLB_DATA_4K_4M, 64, " TLB_DATA 4 KByte and 4 MByte pages" },
625 { 0x5c, TLB_DATA_4K_4M, 128, " TLB_DATA 4 KByte and 4 MByte pages" },
626 { 0x5d, TLB_DATA_4K_4M, 256, " TLB_DATA 4 KByte and 4 MByte pages" },
dd360393
KS
627 { 0x61, TLB_INST_4K, 48, " TLB_INST 4 KByte pages, full associative" },
628 { 0x63, TLB_DATA_1G, 4, " TLB_DATA 1 GByte pages, 4-way set associative" },
629 { 0x76, TLB_INST_2M_4M, 8, " TLB_INST 2-MByte or 4-MByte pages, fully associative" },
e0ba94f1
AS
630 { 0xb0, TLB_INST_4K, 128, " TLB_INST 4 KByte pages, 4-way set associative" },
631 { 0xb1, TLB_INST_2M_4M, 4, " TLB_INST 2M pages, 4-way, 8 entries or 4M pages, 4-way entries" },
632 { 0xb2, TLB_INST_4K, 64, " TLB_INST 4KByte pages, 4-way set associative" },
633 { 0xb3, TLB_DATA_4K, 128, " TLB_DATA 4 KByte pages, 4-way set associative" },
634 { 0xb4, TLB_DATA_4K, 256, " TLB_DATA 4 KByte pages, 4-way associative" },
a927792c
YG
635 { 0xb5, TLB_INST_4K, 64, " TLB_INST 4 KByte pages, 8-way set associative" },
636 { 0xb6, TLB_INST_4K, 128, " TLB_INST 4 KByte pages, 8-way set associative" },
e0ba94f1
AS
637 { 0xba, TLB_DATA_4K, 64, " TLB_DATA 4 KByte pages, 4-way associative" },
638 { 0xc0, TLB_DATA_4K_4M, 8, " TLB_DATA 4 KByte and 4 MByte pages, 4-way associative" },
dd360393
KS
639 { 0xc1, STLB_4K_2M, 1024, " STLB 4 KByte and 2 MByte pages, 8-way associative" },
640 { 0xc2, TLB_DATA_2M_4M, 16, " DTLB 2 MByte/4MByte pages, 4-way associative" },
e0ba94f1
AS
641 { 0xca, STLB_4K, 512, " STLB 4 KByte pages, 4-way associative" },
642 { 0x00, 0, 0 }
643};
644
148f9bb8 645static void intel_tlb_lookup(const unsigned char desc)
e0ba94f1
AS
646{
647 unsigned char k;
648 if (desc == 0)
649 return;
650
651 /* look up this descriptor in the table */
652 for (k = 0; intel_tlb_table[k].descriptor != desc && \
653 intel_tlb_table[k].descriptor != 0; k++)
654 ;
655
656 if (intel_tlb_table[k].tlb_type == 0)
657 return;
658
659 switch (intel_tlb_table[k].tlb_type) {
660 case STLB_4K:
661 if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
662 tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
663 if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
664 tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
665 break;
dd360393
KS
666 case STLB_4K_2M:
667 if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
668 tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
669 if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
670 tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
671 if (tlb_lli_2m[ENTRIES] < intel_tlb_table[k].entries)
672 tlb_lli_2m[ENTRIES] = intel_tlb_table[k].entries;
673 if (tlb_lld_2m[ENTRIES] < intel_tlb_table[k].entries)
674 tlb_lld_2m[ENTRIES] = intel_tlb_table[k].entries;
675 if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
676 tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
677 if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
678 tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
679 break;
e0ba94f1
AS
680 case TLB_INST_ALL:
681 if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
682 tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
683 if (tlb_lli_2m[ENTRIES] < intel_tlb_table[k].entries)
684 tlb_lli_2m[ENTRIES] = intel_tlb_table[k].entries;
685 if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
686 tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
687 break;
688 case TLB_INST_4K:
689 if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
690 tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
691 break;
692 case TLB_INST_4M:
693 if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
694 tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
695 break;
696 case TLB_INST_2M_4M:
697 if (tlb_lli_2m[ENTRIES] < intel_tlb_table[k].entries)
698 tlb_lli_2m[ENTRIES] = intel_tlb_table[k].entries;
699 if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
700 tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
701 break;
702 case TLB_DATA_4K:
703 case TLB_DATA0_4K:
704 if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
705 tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
706 break;
707 case TLB_DATA_4M:
708 case TLB_DATA0_4M:
709 if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
710 tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
711 break;
712 case TLB_DATA_2M_4M:
713 case TLB_DATA0_2M_4M:
714 if (tlb_lld_2m[ENTRIES] < intel_tlb_table[k].entries)
715 tlb_lld_2m[ENTRIES] = intel_tlb_table[k].entries;
716 if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
717 tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
718 break;
719 case TLB_DATA_4K_4M:
720 if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
721 tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
722 if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
723 tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
724 break;
dd360393
KS
725 case TLB_DATA_1G:
726 if (tlb_lld_1g[ENTRIES] < intel_tlb_table[k].entries)
727 tlb_lld_1g[ENTRIES] = intel_tlb_table[k].entries;
e0ba94f1
AS
728 break;
729 }
730}
731
148f9bb8 732static void intel_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
733{
734 int i, j, n;
735 unsigned int regs[4];
736 unsigned char *desc = (unsigned char *)regs;
5b556332
BP
737
738 if (c->cpuid_level < 2)
739 return;
740
e0ba94f1
AS
741 /* Number of times to iterate */
742 n = cpuid_eax(2) & 0xFF;
743
744 for (i = 0 ; i < n ; i++) {
745 cpuid(2, &regs[0], &regs[1], &regs[2], &regs[3]);
746
747 /* If bit 31 is set, this is an unknown format */
748 for (j = 0 ; j < 3 ; j++)
749 if (regs[j] & (1 << 31))
750 regs[j] = 0;
751
752 /* Byte 0 is level count, not a descriptor */
753 for (j = 1 ; j < 16 ; j++)
754 intel_tlb_lookup(desc[j]);
755 }
756}
757
148f9bb8 758static const struct cpu_dev intel_cpu_dev = {
1da177e4 759 .c_vendor = "Intel",
65eb6b43 760 .c_ident = { "GenuineIntel" },
185f3b9d 761#ifdef CONFIG_X86_32
09dc68d9
JB
762 .legacy_models = {
763 { .family = 4, .model_names =
65eb6b43
PC
764 {
765 [0] = "486 DX-25/33",
766 [1] = "486 DX-50",
767 [2] = "486 SX",
768 [3] = "486 DX/2",
769 [4] = "486 SL",
770 [5] = "486 SX/2",
771 [7] = "486 DX/2-WB",
772 [8] = "486 DX/4",
1da177e4
LT
773 [9] = "486 DX/4-WB"
774 }
775 },
09dc68d9 776 { .family = 5, .model_names =
65eb6b43
PC
777 {
778 [0] = "Pentium 60/66 A-step",
779 [1] = "Pentium 60/66",
1da177e4 780 [2] = "Pentium 75 - 200",
65eb6b43 781 [3] = "OverDrive PODP5V83",
1da177e4 782 [4] = "Pentium MMX",
65eb6b43 783 [7] = "Mobile Pentium 75 - 200",
aece118e
BD
784 [8] = "Mobile Pentium MMX",
785 [9] = "Quark SoC X1000",
1da177e4
LT
786 }
787 },
09dc68d9 788 { .family = 6, .model_names =
65eb6b43 789 {
1da177e4 790 [0] = "Pentium Pro A-step",
65eb6b43
PC
791 [1] = "Pentium Pro",
792 [3] = "Pentium II (Klamath)",
793 [4] = "Pentium II (Deschutes)",
794 [5] = "Pentium II (Deschutes)",
1da177e4 795 [6] = "Mobile Pentium II",
65eb6b43
PC
796 [7] = "Pentium III (Katmai)",
797 [8] = "Pentium III (Coppermine)",
1da177e4
LT
798 [10] = "Pentium III (Cascades)",
799 [11] = "Pentium III (Tualatin)",
800 }
801 },
09dc68d9 802 { .family = 15, .model_names =
1da177e4
LT
803 {
804 [0] = "Pentium 4 (Unknown)",
805 [1] = "Pentium 4 (Willamette)",
806 [2] = "Pentium 4 (Northwood)",
807 [4] = "Pentium 4 (Foster)",
808 [5] = "Pentium 4 (Foster)",
809 }
810 },
811 },
09dc68d9 812 .legacy_cache_size = intel_size_cache,
185f3b9d 813#endif
e0ba94f1 814 .c_detect_tlb = intel_detect_tlb,
03ae5768 815 .c_early_init = early_init_intel,
1da177e4 816 .c_init = init_intel,
b51ef52d 817 .c_bsp_resume = intel_bsp_resume,
10a434fc 818 .c_x86_vendor = X86_VENDOR_INTEL,
1da177e4
LT
819};
820
10a434fc 821cpu_dev_register(intel_cpu_dev);
1da177e4 822