]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kvm/svm.c
KVM: SVM: add missing kvmtrace markers
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
7 *
8 * Authors:
9 * Yaniv Kamay <yaniv@qumranet.com>
10 * Avi Kivity <avi@qumranet.com>
11 *
12 * This work is licensed under the terms of the GNU GPL, version 2. See
13 * the COPYING file in the top-level directory.
14 *
15 */
edf88417
AK
16#include <linux/kvm_host.h>
17
e495606d 18#include "kvm_svm.h"
85f455f7 19#include "irq.h"
1d737c8a 20#include "mmu.h"
e495606d 21
6aa8b732 22#include <linux/module.h>
9d8f549d 23#include <linux/kernel.h>
6aa8b732
AK
24#include <linux/vmalloc.h>
25#include <linux/highmem.h>
e8edc6e0 26#include <linux/sched.h>
6aa8b732 27
e495606d 28#include <asm/desc.h>
6aa8b732
AK
29
30MODULE_AUTHOR("Qumranet");
31MODULE_LICENSE("GPL");
32
33#define IOPM_ALLOC_ORDER 2
34#define MSRPM_ALLOC_ORDER 1
35
36#define DB_VECTOR 1
37#define UD_VECTOR 6
38#define GP_VECTOR 13
39
40#define DR7_GD_MASK (1 << 13)
41#define DR6_BD_MASK (1 << 13)
6aa8b732
AK
42
43#define SEG_TYPE_LDT 2
44#define SEG_TYPE_BUSY_TSS16 3
45
80b7706e
JR
46#define SVM_FEATURE_NPT (1 << 0)
47#define SVM_FEATURE_LBRV (1 << 1)
48#define SVM_DEATURE_SVML (1 << 2)
49
24e09cbf
JR
50#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
51
709ddebf
JR
52/* enable NPT for AMD64 and X86 with PAE */
53#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
54static bool npt_enabled = true;
55#else
e3da3acd 56static bool npt_enabled = false;
709ddebf 57#endif
6c7dac72
JR
58static int npt = 1;
59
60module_param(npt, int, S_IRUGO);
e3da3acd 61
04d2cc77
AK
62static void kvm_reput_irq(struct vcpu_svm *svm);
63
a2fa3e9f
GH
64static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
65{
fb3f0f51 66 return container_of(vcpu, struct vcpu_svm, vcpu);
a2fa3e9f
GH
67}
68
4866d5e3 69static unsigned long iopm_base;
6aa8b732
AK
70
71struct kvm_ldttss_desc {
72 u16 limit0;
73 u16 base0;
74 unsigned base1 : 8, type : 5, dpl : 2, p : 1;
75 unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
76 u32 base3;
77 u32 zero1;
78} __attribute__((packed));
79
80struct svm_cpu_data {
81 int cpu;
82
5008fdf5
AK
83 u64 asid_generation;
84 u32 max_asid;
85 u32 next_asid;
6aa8b732
AK
86 struct kvm_ldttss_desc *tss_desc;
87
88 struct page *save_area;
89};
90
91static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
80b7706e 92static uint32_t svm_features;
6aa8b732
AK
93
94struct svm_init_data {
95 int cpu;
96 int r;
97};
98
99static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
100
9d8f549d 101#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
102#define MSRS_RANGE_SIZE 2048
103#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
104
105#define MAX_INST_SIZE 15
106
80b7706e
JR
107static inline u32 svm_has(u32 feat)
108{
109 return svm_features & feat;
110}
111
6aa8b732
AK
112static inline u8 pop_irq(struct kvm_vcpu *vcpu)
113{
ad312c7c
ZX
114 int word_index = __ffs(vcpu->arch.irq_summary);
115 int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
6aa8b732
AK
116 int irq = word_index * BITS_PER_LONG + bit_index;
117
ad312c7c
ZX
118 clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
119 if (!vcpu->arch.irq_pending[word_index])
120 clear_bit(word_index, &vcpu->arch.irq_summary);
6aa8b732
AK
121 return irq;
122}
123
124static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
125{
ad312c7c
ZX
126 set_bit(irq, vcpu->arch.irq_pending);
127 set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
6aa8b732
AK
128}
129
130static inline void clgi(void)
131{
132 asm volatile (SVM_CLGI);
133}
134
135static inline void stgi(void)
136{
137 asm volatile (SVM_STGI);
138}
139
140static inline void invlpga(unsigned long addr, u32 asid)
141{
142 asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
143}
144
145static inline unsigned long kvm_read_cr2(void)
146{
147 unsigned long cr2;
148
149 asm volatile ("mov %%cr2, %0" : "=r" (cr2));
150 return cr2;
151}
152
153static inline void kvm_write_cr2(unsigned long val)
154{
155 asm volatile ("mov %0, %%cr2" :: "r" (val));
156}
157
158static inline unsigned long read_dr6(void)
159{
160 unsigned long dr6;
161
162 asm volatile ("mov %%dr6, %0" : "=r" (dr6));
163 return dr6;
164}
165
166static inline void write_dr6(unsigned long val)
167{
168 asm volatile ("mov %0, %%dr6" :: "r" (val));
169}
170
171static inline unsigned long read_dr7(void)
172{
173 unsigned long dr7;
174
175 asm volatile ("mov %%dr7, %0" : "=r" (dr7));
176 return dr7;
177}
178
179static inline void write_dr7(unsigned long val)
180{
181 asm volatile ("mov %0, %%dr7" :: "r" (val));
182}
183
6aa8b732
AK
184static inline void force_new_asid(struct kvm_vcpu *vcpu)
185{
a2fa3e9f 186 to_svm(vcpu)->asid_generation--;
6aa8b732
AK
187}
188
189static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
190{
191 force_new_asid(vcpu);
192}
193
194static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
195{
709ddebf 196 if (!npt_enabled && !(efer & EFER_LMA))
2b5203ee 197 efer &= ~EFER_LME;
6aa8b732 198
a2fa3e9f 199 to_svm(vcpu)->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
ad312c7c 200 vcpu->arch.shadow_efer = efer;
6aa8b732
AK
201}
202
298101da
AK
203static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
204 bool has_error_code, u32 error_code)
205{
206 struct vcpu_svm *svm = to_svm(vcpu);
207
208 svm->vmcb->control.event_inj = nr
209 | SVM_EVTINJ_VALID
210 | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
211 | SVM_EVTINJ_TYPE_EXEPT;
212 svm->vmcb->control.event_inj_err = error_code;
213}
214
215static bool svm_exception_injected(struct kvm_vcpu *vcpu)
216{
217 struct vcpu_svm *svm = to_svm(vcpu);
218
219 return !(svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID);
220}
221
6aa8b732
AK
222static int is_external_interrupt(u32 info)
223{
224 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
225 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
226}
227
228static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
229{
a2fa3e9f
GH
230 struct vcpu_svm *svm = to_svm(vcpu);
231
232 if (!svm->next_rip) {
b8688d51 233 printk(KERN_DEBUG "%s: NOP\n", __func__);
6aa8b732
AK
234 return;
235 }
d77c26fc 236 if (svm->next_rip - svm->vmcb->save.rip > MAX_INST_SIZE)
6aa8b732 237 printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
b8688d51 238 __func__,
a2fa3e9f
GH
239 svm->vmcb->save.rip,
240 svm->next_rip);
6aa8b732 241
ad312c7c 242 vcpu->arch.rip = svm->vmcb->save.rip = svm->next_rip;
a2fa3e9f 243 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
c1150d8c 244
ad312c7c 245 vcpu->arch.interrupt_window_open = 1;
6aa8b732
AK
246}
247
248static int has_svm(void)
249{
250 uint32_t eax, ebx, ecx, edx;
251
1e885461 252 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
6aa8b732
AK
253 printk(KERN_INFO "has_svm: not amd\n");
254 return 0;
255 }
256
257 cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
258 if (eax < SVM_CPUID_FUNC) {
259 printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
260 return 0;
261 }
262
263 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
264 if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
265 printk(KERN_DEBUG "has_svm: svm not available\n");
266 return 0;
267 }
268 return 1;
269}
270
271static void svm_hardware_disable(void *garbage)
272{
273 struct svm_cpu_data *svm_data
274 = per_cpu(svm_data, raw_smp_processor_id());
275
276 if (svm_data) {
277 uint64_t efer;
278
279 wrmsrl(MSR_VM_HSAVE_PA, 0);
280 rdmsrl(MSR_EFER, efer);
281 wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
8b6d44c7 282 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
6aa8b732
AK
283 __free_page(svm_data->save_area);
284 kfree(svm_data);
285 }
286}
287
288static void svm_hardware_enable(void *garbage)
289{
290
291 struct svm_cpu_data *svm_data;
292 uint64_t efer;
6aa8b732 293 struct desc_ptr gdt_descr;
6aa8b732
AK
294 struct desc_struct *gdt;
295 int me = raw_smp_processor_id();
296
297 if (!has_svm()) {
298 printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
299 return;
300 }
301 svm_data = per_cpu(svm_data, me);
302
303 if (!svm_data) {
304 printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
305 me);
306 return;
307 }
308
309 svm_data->asid_generation = 1;
310 svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
311 svm_data->next_asid = svm_data->max_asid + 1;
312
d77c26fc 313 asm volatile ("sgdt %0" : "=m"(gdt_descr));
6aa8b732
AK
314 gdt = (struct desc_struct *)gdt_descr.address;
315 svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
316
317 rdmsrl(MSR_EFER, efer);
318 wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
319
320 wrmsrl(MSR_VM_HSAVE_PA,
321 page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
322}
323
324static int svm_cpu_init(int cpu)
325{
326 struct svm_cpu_data *svm_data;
327 int r;
328
329 svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
330 if (!svm_data)
331 return -ENOMEM;
332 svm_data->cpu = cpu;
333 svm_data->save_area = alloc_page(GFP_KERNEL);
334 r = -ENOMEM;
335 if (!svm_data->save_area)
336 goto err_1;
337
338 per_cpu(svm_data, cpu) = svm_data;
339
340 return 0;
341
342err_1:
343 kfree(svm_data);
344 return r;
345
346}
347
bfc733a7
RR
348static void set_msr_interception(u32 *msrpm, unsigned msr,
349 int read, int write)
6aa8b732
AK
350{
351 int i;
352
353 for (i = 0; i < NUM_MSR_MAPS; i++) {
354 if (msr >= msrpm_ranges[i] &&
355 msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
356 u32 msr_offset = (i * MSRS_IN_RANGE + msr -
357 msrpm_ranges[i]) * 2;
358
359 u32 *base = msrpm + (msr_offset / 32);
360 u32 msr_shift = msr_offset % 32;
361 u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
362 *base = (*base & ~(0x3 << msr_shift)) |
363 (mask << msr_shift);
bfc733a7 364 return;
6aa8b732
AK
365 }
366 }
bfc733a7 367 BUG();
6aa8b732
AK
368}
369
f65c229c
JR
370static void svm_vcpu_init_msrpm(u32 *msrpm)
371{
372 memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
373
374#ifdef CONFIG_X86_64
375 set_msr_interception(msrpm, MSR_GS_BASE, 1, 1);
376 set_msr_interception(msrpm, MSR_FS_BASE, 1, 1);
377 set_msr_interception(msrpm, MSR_KERNEL_GS_BASE, 1, 1);
378 set_msr_interception(msrpm, MSR_LSTAR, 1, 1);
379 set_msr_interception(msrpm, MSR_CSTAR, 1, 1);
380 set_msr_interception(msrpm, MSR_SYSCALL_MASK, 1, 1);
381#endif
382 set_msr_interception(msrpm, MSR_K6_STAR, 1, 1);
383 set_msr_interception(msrpm, MSR_IA32_SYSENTER_CS, 1, 1);
384 set_msr_interception(msrpm, MSR_IA32_SYSENTER_ESP, 1, 1);
385 set_msr_interception(msrpm, MSR_IA32_SYSENTER_EIP, 1, 1);
386}
387
24e09cbf
JR
388static void svm_enable_lbrv(struct vcpu_svm *svm)
389{
390 u32 *msrpm = svm->msrpm;
391
392 svm->vmcb->control.lbr_ctl = 1;
393 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
394 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
395 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
396 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
397}
398
399static void svm_disable_lbrv(struct vcpu_svm *svm)
400{
401 u32 *msrpm = svm->msrpm;
402
403 svm->vmcb->control.lbr_ctl = 0;
404 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
405 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
406 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
407 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
408}
409
6aa8b732
AK
410static __init int svm_hardware_setup(void)
411{
412 int cpu;
413 struct page *iopm_pages;
f65c229c 414 void *iopm_va;
6aa8b732
AK
415 int r;
416
6aa8b732
AK
417 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
418
419 if (!iopm_pages)
420 return -ENOMEM;
c8681339
AL
421
422 iopm_va = page_address(iopm_pages);
423 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
424 clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
6aa8b732
AK
425 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
426
50a37eb4
JR
427 if (boot_cpu_has(X86_FEATURE_NX))
428 kvm_enable_efer_bits(EFER_NX);
429
6aa8b732
AK
430 for_each_online_cpu(cpu) {
431 r = svm_cpu_init(cpu);
432 if (r)
f65c229c 433 goto err;
6aa8b732 434 }
33bd6a0b
JR
435
436 svm_features = cpuid_edx(SVM_CPUID_FUNC);
437
e3da3acd
JR
438 if (!svm_has(SVM_FEATURE_NPT))
439 npt_enabled = false;
440
6c7dac72
JR
441 if (npt_enabled && !npt) {
442 printk(KERN_INFO "kvm: Nested Paging disabled\n");
443 npt_enabled = false;
444 }
445
18552672 446 if (npt_enabled) {
e3da3acd 447 printk(KERN_INFO "kvm: Nested Paging enabled\n");
18552672
JR
448 kvm_enable_tdp();
449 }
e3da3acd 450
6aa8b732
AK
451 return 0;
452
f65c229c 453err:
6aa8b732
AK
454 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
455 iopm_base = 0;
456 return r;
457}
458
459static __exit void svm_hardware_unsetup(void)
460{
6aa8b732 461 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
f65c229c 462 iopm_base = 0;
6aa8b732
AK
463}
464
465static void init_seg(struct vmcb_seg *seg)
466{
467 seg->selector = 0;
468 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
469 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
470 seg->limit = 0xffff;
471 seg->base = 0;
472}
473
474static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
475{
476 seg->selector = 0;
477 seg->attrib = SVM_SELECTOR_P_MASK | type;
478 seg->limit = 0xffff;
479 seg->base = 0;
480}
481
e6101a96 482static void init_vmcb(struct vcpu_svm *svm)
6aa8b732 483{
e6101a96
JR
484 struct vmcb_control_area *control = &svm->vmcb->control;
485 struct vmcb_save_area *save = &svm->vmcb->save;
6aa8b732
AK
486
487 control->intercept_cr_read = INTERCEPT_CR0_MASK |
488 INTERCEPT_CR3_MASK |
649d6864 489 INTERCEPT_CR4_MASK;
6aa8b732
AK
490
491 control->intercept_cr_write = INTERCEPT_CR0_MASK |
492 INTERCEPT_CR3_MASK |
80a8119c
AK
493 INTERCEPT_CR4_MASK |
494 INTERCEPT_CR8_MASK;
6aa8b732
AK
495
496 control->intercept_dr_read = INTERCEPT_DR0_MASK |
497 INTERCEPT_DR1_MASK |
498 INTERCEPT_DR2_MASK |
499 INTERCEPT_DR3_MASK;
500
501 control->intercept_dr_write = INTERCEPT_DR0_MASK |
502 INTERCEPT_DR1_MASK |
503 INTERCEPT_DR2_MASK |
504 INTERCEPT_DR3_MASK |
505 INTERCEPT_DR5_MASK |
506 INTERCEPT_DR7_MASK;
507
7aa81cc0 508 control->intercept_exceptions = (1 << PF_VECTOR) |
53371b50
JR
509 (1 << UD_VECTOR) |
510 (1 << MC_VECTOR);
6aa8b732
AK
511
512
513 control->intercept = (1ULL << INTERCEPT_INTR) |
514 (1ULL << INTERCEPT_NMI) |
0152527b 515 (1ULL << INTERCEPT_SMI) |
6aa8b732 516 (1ULL << INTERCEPT_CPUID) |
cf5a94d1 517 (1ULL << INTERCEPT_INVD) |
6aa8b732 518 (1ULL << INTERCEPT_HLT) |
6aa8b732
AK
519 (1ULL << INTERCEPT_INVLPGA) |
520 (1ULL << INTERCEPT_IOIO_PROT) |
521 (1ULL << INTERCEPT_MSR_PROT) |
522 (1ULL << INTERCEPT_TASK_SWITCH) |
46fe4ddd 523 (1ULL << INTERCEPT_SHUTDOWN) |
6aa8b732
AK
524 (1ULL << INTERCEPT_VMRUN) |
525 (1ULL << INTERCEPT_VMMCALL) |
526 (1ULL << INTERCEPT_VMLOAD) |
527 (1ULL << INTERCEPT_VMSAVE) |
528 (1ULL << INTERCEPT_STGI) |
529 (1ULL << INTERCEPT_CLGI) |
916ce236 530 (1ULL << INTERCEPT_SKINIT) |
cf5a94d1 531 (1ULL << INTERCEPT_WBINVD) |
916ce236
JR
532 (1ULL << INTERCEPT_MONITOR) |
533 (1ULL << INTERCEPT_MWAIT);
6aa8b732
AK
534
535 control->iopm_base_pa = iopm_base;
f65c229c 536 control->msrpm_base_pa = __pa(svm->msrpm);
0cc5064d 537 control->tsc_offset = 0;
6aa8b732
AK
538 control->int_ctl = V_INTR_MASKING_MASK;
539
540 init_seg(&save->es);
541 init_seg(&save->ss);
542 init_seg(&save->ds);
543 init_seg(&save->fs);
544 init_seg(&save->gs);
545
546 save->cs.selector = 0xf000;
547 /* Executable/Readable Code Segment */
548 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
549 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
550 save->cs.limit = 0xffff;
d92899a0
AK
551 /*
552 * cs.base should really be 0xffff0000, but vmx can't handle that, so
553 * be consistent with it.
554 *
555 * Replace when we have real mode working for vmx.
556 */
557 save->cs.base = 0xf0000;
6aa8b732
AK
558
559 save->gdtr.limit = 0xffff;
560 save->idtr.limit = 0xffff;
561
562 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
563 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
564
565 save->efer = MSR_EFER_SVME_MASK;
d77c26fc 566 save->dr6 = 0xffff0ff0;
6aa8b732
AK
567 save->dr7 = 0x400;
568 save->rflags = 2;
569 save->rip = 0x0000fff0;
570
571 /*
572 * cr0 val on cpu init should be 0x60000010, we enable cpu
573 * cache by default. the orderly way is to enable cache in bios.
574 */
707d92fa 575 save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
66aee91a 576 save->cr4 = X86_CR4_PAE;
6aa8b732 577 /* rdx = ?? */
709ddebf
JR
578
579 if (npt_enabled) {
580 /* Setup VMCB for Nested Paging */
581 control->nested_ctl = 1;
3564990a 582 control->intercept &= ~(1ULL << INTERCEPT_TASK_SWITCH);
709ddebf
JR
583 control->intercept_exceptions &= ~(1 << PF_VECTOR);
584 control->intercept_cr_read &= ~(INTERCEPT_CR0_MASK|
585 INTERCEPT_CR3_MASK);
586 control->intercept_cr_write &= ~(INTERCEPT_CR0_MASK|
587 INTERCEPT_CR3_MASK);
588 save->g_pat = 0x0007040600070406ULL;
589 /* enable caching because the QEMU Bios doesn't enable it */
590 save->cr0 = X86_CR0_ET;
591 save->cr3 = 0;
592 save->cr4 = 0;
593 }
a79d2f18 594 force_new_asid(&svm->vcpu);
6aa8b732
AK
595}
596
e00c8cf2 597static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
04d2cc77
AK
598{
599 struct vcpu_svm *svm = to_svm(vcpu);
600
e6101a96 601 init_vmcb(svm);
70433389
AK
602
603 if (vcpu->vcpu_id != 0) {
604 svm->vmcb->save.rip = 0;
ad312c7c
ZX
605 svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
606 svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
70433389 607 }
e00c8cf2
AK
608
609 return 0;
04d2cc77
AK
610}
611
fb3f0f51 612static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 613{
a2fa3e9f 614 struct vcpu_svm *svm;
6aa8b732 615 struct page *page;
f65c229c 616 struct page *msrpm_pages;
fb3f0f51 617 int err;
6aa8b732 618
c16f862d 619 svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
fb3f0f51
RR
620 if (!svm) {
621 err = -ENOMEM;
622 goto out;
623 }
624
625 err = kvm_vcpu_init(&svm->vcpu, kvm, id);
626 if (err)
627 goto free_svm;
628
6aa8b732 629 page = alloc_page(GFP_KERNEL);
fb3f0f51
RR
630 if (!page) {
631 err = -ENOMEM;
632 goto uninit;
633 }
6aa8b732 634
f65c229c
JR
635 err = -ENOMEM;
636 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
637 if (!msrpm_pages)
638 goto uninit;
639 svm->msrpm = page_address(msrpm_pages);
640 svm_vcpu_init_msrpm(svm->msrpm);
641
a2fa3e9f
GH
642 svm->vmcb = page_address(page);
643 clear_page(svm->vmcb);
644 svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
645 svm->asid_generation = 0;
646 memset(svm->db_regs, 0, sizeof(svm->db_regs));
e6101a96 647 init_vmcb(svm);
a2fa3e9f 648
fb3f0f51
RR
649 fx_init(&svm->vcpu);
650 svm->vcpu.fpu_active = 1;
ad312c7c 651 svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
fb3f0f51 652 if (svm->vcpu.vcpu_id == 0)
ad312c7c 653 svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
6aa8b732 654
fb3f0f51 655 return &svm->vcpu;
36241b8c 656
fb3f0f51
RR
657uninit:
658 kvm_vcpu_uninit(&svm->vcpu);
659free_svm:
a4770347 660 kmem_cache_free(kvm_vcpu_cache, svm);
fb3f0f51
RR
661out:
662 return ERR_PTR(err);
6aa8b732
AK
663}
664
665static void svm_free_vcpu(struct kvm_vcpu *vcpu)
666{
a2fa3e9f
GH
667 struct vcpu_svm *svm = to_svm(vcpu);
668
fb3f0f51 669 __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
f65c229c 670 __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
fb3f0f51 671 kvm_vcpu_uninit(vcpu);
a4770347 672 kmem_cache_free(kvm_vcpu_cache, svm);
6aa8b732
AK
673}
674
15ad7146 675static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 676{
a2fa3e9f 677 struct vcpu_svm *svm = to_svm(vcpu);
15ad7146 678 int i;
0cc5064d 679
0cc5064d
AK
680 if (unlikely(cpu != vcpu->cpu)) {
681 u64 tsc_this, delta;
682
683 /*
684 * Make sure that the guest sees a monotonically
685 * increasing TSC.
686 */
687 rdtscll(tsc_this);
ad312c7c 688 delta = vcpu->arch.host_tsc - tsc_this;
a2fa3e9f 689 svm->vmcb->control.tsc_offset += delta;
0cc5064d 690 vcpu->cpu = cpu;
2f599714 691 kvm_migrate_timers(vcpu);
0cc5064d 692 }
94dfbdb3
AL
693
694 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 695 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
696}
697
698static void svm_vcpu_put(struct kvm_vcpu *vcpu)
699{
a2fa3e9f 700 struct vcpu_svm *svm = to_svm(vcpu);
94dfbdb3
AL
701 int i;
702
e1beb1d3 703 ++vcpu->stat.host_state_reload;
94dfbdb3 704 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 705 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
94dfbdb3 706
ad312c7c 707 rdtscll(vcpu->arch.host_tsc);
6aa8b732
AK
708}
709
774c47f1
AK
710static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
711{
712}
713
6aa8b732
AK
714static void svm_cache_regs(struct kvm_vcpu *vcpu)
715{
a2fa3e9f
GH
716 struct vcpu_svm *svm = to_svm(vcpu);
717
ad312c7c
ZX
718 vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
719 vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
720 vcpu->arch.rip = svm->vmcb->save.rip;
6aa8b732
AK
721}
722
723static void svm_decache_regs(struct kvm_vcpu *vcpu)
724{
a2fa3e9f 725 struct vcpu_svm *svm = to_svm(vcpu);
ad312c7c
ZX
726 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
727 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
728 svm->vmcb->save.rip = vcpu->arch.rip;
6aa8b732
AK
729}
730
731static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
732{
a2fa3e9f 733 return to_svm(vcpu)->vmcb->save.rflags;
6aa8b732
AK
734}
735
736static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
737{
a2fa3e9f 738 to_svm(vcpu)->vmcb->save.rflags = rflags;
6aa8b732
AK
739}
740
741static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
742{
a2fa3e9f 743 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
6aa8b732
AK
744
745 switch (seg) {
746 case VCPU_SREG_CS: return &save->cs;
747 case VCPU_SREG_DS: return &save->ds;
748 case VCPU_SREG_ES: return &save->es;
749 case VCPU_SREG_FS: return &save->fs;
750 case VCPU_SREG_GS: return &save->gs;
751 case VCPU_SREG_SS: return &save->ss;
752 case VCPU_SREG_TR: return &save->tr;
753 case VCPU_SREG_LDTR: return &save->ldtr;
754 }
755 BUG();
8b6d44c7 756 return NULL;
6aa8b732
AK
757}
758
759static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
760{
761 struct vmcb_seg *s = svm_seg(vcpu, seg);
762
763 return s->base;
764}
765
766static void svm_get_segment(struct kvm_vcpu *vcpu,
767 struct kvm_segment *var, int seg)
768{
769 struct vmcb_seg *s = svm_seg(vcpu, seg);
770
771 var->base = s->base;
772 var->limit = s->limit;
773 var->selector = s->selector;
774 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
775 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
776 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
777 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
778 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
779 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
780 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
781 var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
782 var->unusable = !var->present;
783}
784
2e4d2653
IE
785static int svm_get_cpl(struct kvm_vcpu *vcpu)
786{
787 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
788
789 return save->cpl;
790}
791
6aa8b732
AK
792static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
793{
a2fa3e9f
GH
794 struct vcpu_svm *svm = to_svm(vcpu);
795
796 dt->limit = svm->vmcb->save.idtr.limit;
797 dt->base = svm->vmcb->save.idtr.base;
6aa8b732
AK
798}
799
800static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
801{
a2fa3e9f
GH
802 struct vcpu_svm *svm = to_svm(vcpu);
803
804 svm->vmcb->save.idtr.limit = dt->limit;
805 svm->vmcb->save.idtr.base = dt->base ;
6aa8b732
AK
806}
807
808static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
809{
a2fa3e9f
GH
810 struct vcpu_svm *svm = to_svm(vcpu);
811
812 dt->limit = svm->vmcb->save.gdtr.limit;
813 dt->base = svm->vmcb->save.gdtr.base;
6aa8b732
AK
814}
815
816static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
817{
a2fa3e9f
GH
818 struct vcpu_svm *svm = to_svm(vcpu);
819
820 svm->vmcb->save.gdtr.limit = dt->limit;
821 svm->vmcb->save.gdtr.base = dt->base ;
6aa8b732
AK
822}
823
25c4c276 824static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3
AK
825{
826}
827
6aa8b732
AK
828static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
829{
a2fa3e9f
GH
830 struct vcpu_svm *svm = to_svm(vcpu);
831
05b3e0c2 832#ifdef CONFIG_X86_64
ad312c7c 833 if (vcpu->arch.shadow_efer & EFER_LME) {
707d92fa 834 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
ad312c7c 835 vcpu->arch.shadow_efer |= EFER_LMA;
2b5203ee 836 svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
6aa8b732
AK
837 }
838
d77c26fc 839 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
ad312c7c 840 vcpu->arch.shadow_efer &= ~EFER_LMA;
2b5203ee 841 svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
6aa8b732
AK
842 }
843 }
844#endif
709ddebf
JR
845 if (npt_enabled)
846 goto set;
847
ad312c7c 848 if ((vcpu->arch.cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
a2fa3e9f 849 svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
7807fa6c
AL
850 vcpu->fpu_active = 1;
851 }
852
ad312c7c 853 vcpu->arch.cr0 = cr0;
707d92fa 854 cr0 |= X86_CR0_PG | X86_CR0_WP;
6b390b63
JR
855 if (!vcpu->fpu_active) {
856 svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
334df50a 857 cr0 |= X86_CR0_TS;
6b390b63 858 }
709ddebf
JR
859set:
860 /*
861 * re-enable caching here because the QEMU bios
862 * does not do it - this results in some delay at
863 * reboot
864 */
865 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
a2fa3e9f 866 svm->vmcb->save.cr0 = cr0;
6aa8b732
AK
867}
868
869static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
870{
6394b649
JR
871 unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
872
ec077263
JR
873 vcpu->arch.cr4 = cr4;
874 if (!npt_enabled)
875 cr4 |= X86_CR4_PAE;
6394b649 876 cr4 |= host_cr4_mce;
ec077263 877 to_svm(vcpu)->vmcb->save.cr4 = cr4;
6aa8b732
AK
878}
879
880static void svm_set_segment(struct kvm_vcpu *vcpu,
881 struct kvm_segment *var, int seg)
882{
a2fa3e9f 883 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
884 struct vmcb_seg *s = svm_seg(vcpu, seg);
885
886 s->base = var->base;
887 s->limit = var->limit;
888 s->selector = var->selector;
889 if (var->unusable)
890 s->attrib = 0;
891 else {
892 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
893 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
894 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
895 s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
896 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
897 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
898 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
899 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
900 }
901 if (seg == VCPU_SREG_CS)
a2fa3e9f
GH
902 svm->vmcb->save.cpl
903 = (svm->vmcb->save.cs.attrib
6aa8b732
AK
904 >> SVM_SELECTOR_DPL_SHIFT) & 3;
905
906}
907
6aa8b732
AK
908static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
909{
910 return -EOPNOTSUPP;
911}
912
2a8067f1
ED
913static int svm_get_irq(struct kvm_vcpu *vcpu)
914{
915 struct vcpu_svm *svm = to_svm(vcpu);
916 u32 exit_int_info = svm->vmcb->control.exit_int_info;
917
918 if (is_external_interrupt(exit_int_info))
919 return exit_int_info & SVM_EVTINJ_VEC_MASK;
920 return -1;
921}
922
6aa8b732
AK
923static void load_host_msrs(struct kvm_vcpu *vcpu)
924{
94dfbdb3 925#ifdef CONFIG_X86_64
a2fa3e9f 926 wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
94dfbdb3 927#endif
6aa8b732
AK
928}
929
930static void save_host_msrs(struct kvm_vcpu *vcpu)
931{
94dfbdb3 932#ifdef CONFIG_X86_64
a2fa3e9f 933 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
94dfbdb3 934#endif
6aa8b732
AK
935}
936
e756fc62 937static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *svm_data)
6aa8b732
AK
938{
939 if (svm_data->next_asid > svm_data->max_asid) {
940 ++svm_data->asid_generation;
941 svm_data->next_asid = 1;
a2fa3e9f 942 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
6aa8b732
AK
943 }
944
e756fc62 945 svm->vcpu.cpu = svm_data->cpu;
a2fa3e9f
GH
946 svm->asid_generation = svm_data->asid_generation;
947 svm->vmcb->control.asid = svm_data->next_asid++;
6aa8b732
AK
948}
949
6aa8b732
AK
950static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
951{
af9ca2d7
JR
952 unsigned long val = to_svm(vcpu)->db_regs[dr];
953 KVMTRACE_2D(DR_READ, vcpu, (u32)dr, (u32)val, handler);
954 return val;
6aa8b732
AK
955}
956
957static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
958 int *exception)
959{
a2fa3e9f
GH
960 struct vcpu_svm *svm = to_svm(vcpu);
961
6aa8b732
AK
962 *exception = 0;
963
a2fa3e9f
GH
964 if (svm->vmcb->save.dr7 & DR7_GD_MASK) {
965 svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
966 svm->vmcb->save.dr6 |= DR6_BD_MASK;
6aa8b732
AK
967 *exception = DB_VECTOR;
968 return;
969 }
970
971 switch (dr) {
972 case 0 ... 3:
a2fa3e9f 973 svm->db_regs[dr] = value;
6aa8b732
AK
974 return;
975 case 4 ... 5:
ad312c7c 976 if (vcpu->arch.cr4 & X86_CR4_DE) {
6aa8b732
AK
977 *exception = UD_VECTOR;
978 return;
979 }
980 case 7: {
981 if (value & ~((1ULL << 32) - 1)) {
982 *exception = GP_VECTOR;
983 return;
984 }
a2fa3e9f 985 svm->vmcb->save.dr7 = value;
6aa8b732
AK
986 return;
987 }
988 default:
989 printk(KERN_DEBUG "%s: unexpected dr %u\n",
b8688d51 990 __func__, dr);
6aa8b732
AK
991 *exception = UD_VECTOR;
992 return;
993 }
994}
995
e756fc62 996static int pf_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 997{
a2fa3e9f 998 u32 exit_int_info = svm->vmcb->control.exit_int_info;
e756fc62 999 struct kvm *kvm = svm->vcpu.kvm;
6aa8b732
AK
1000 u64 fault_address;
1001 u32 error_code;
6aa8b732 1002
85f455f7
ED
1003 if (!irqchip_in_kernel(kvm) &&
1004 is_external_interrupt(exit_int_info))
e756fc62 1005 push_irq(&svm->vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
6aa8b732 1006
a2fa3e9f
GH
1007 fault_address = svm->vmcb->control.exit_info_2;
1008 error_code = svm->vmcb->control.exit_info_1;
af9ca2d7
JR
1009
1010 if (!npt_enabled)
1011 KVMTRACE_3D(PAGE_FAULT, &svm->vcpu, error_code,
1012 (u32)fault_address, (u32)(fault_address >> 32),
1013 handler);
1014
3067714c 1015 return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
6aa8b732
AK
1016}
1017
7aa81cc0
AL
1018static int ud_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
1019{
1020 int er;
1021
571008da 1022 er = emulate_instruction(&svm->vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
7aa81cc0 1023 if (er != EMULATE_DONE)
7ee5d940 1024 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
7aa81cc0
AL
1025 return 1;
1026}
1027
e756fc62 1028static int nm_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
7807fa6c 1029{
a2fa3e9f 1030 svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
ad312c7c 1031 if (!(svm->vcpu.arch.cr0 & X86_CR0_TS))
a2fa3e9f 1032 svm->vmcb->save.cr0 &= ~X86_CR0_TS;
e756fc62 1033 svm->vcpu.fpu_active = 1;
a2fa3e9f
GH
1034
1035 return 1;
7807fa6c
AL
1036}
1037
53371b50
JR
1038static int mc_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
1039{
1040 /*
1041 * On an #MC intercept the MCE handler is not called automatically in
1042 * the host. So do it by hand here.
1043 */
1044 asm volatile (
1045 "int $0x12\n");
1046 /* not sure if we ever come back to this point */
1047
1048 return 1;
1049}
1050
e756fc62 1051static int shutdown_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
46fe4ddd
JR
1052{
1053 /*
1054 * VMCB is undefined after a SHUTDOWN intercept
1055 * so reinitialize it.
1056 */
a2fa3e9f 1057 clear_page(svm->vmcb);
e6101a96 1058 init_vmcb(svm);
46fe4ddd
JR
1059
1060 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1061 return 0;
1062}
1063
e756fc62 1064static int io_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1065{
d77c26fc 1066 u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
039576c0
AK
1067 int size, down, in, string, rep;
1068 unsigned port;
6aa8b732 1069
e756fc62 1070 ++svm->vcpu.stat.io_exits;
6aa8b732 1071
a2fa3e9f 1072 svm->next_rip = svm->vmcb->control.exit_info_2;
6aa8b732 1073
e70669ab
LV
1074 string = (io_info & SVM_IOIO_STR_MASK) != 0;
1075
1076 if (string) {
3427318f
LV
1077 if (emulate_instruction(&svm->vcpu,
1078 kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
e70669ab
LV
1079 return 0;
1080 return 1;
1081 }
1082
039576c0
AK
1083 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
1084 port = io_info >> 16;
1085 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
039576c0 1086 rep = (io_info & SVM_IOIO_REP_MASK) != 0;
a2fa3e9f 1087 down = (svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
6aa8b732 1088
3090dd73 1089 return kvm_emulate_pio(&svm->vcpu, kvm_run, in, size, port);
6aa8b732
AK
1090}
1091
c47f098d
JR
1092static int nmi_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
1093{
af9ca2d7 1094 KVMTRACE_0D(NMI, &svm->vcpu, handler);
c47f098d
JR
1095 return 1;
1096}
1097
a0698055
JR
1098static int intr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
1099{
1100 ++svm->vcpu.stat.irq_exits;
af9ca2d7 1101 KVMTRACE_0D(INTR, &svm->vcpu, handler);
a0698055
JR
1102 return 1;
1103}
1104
e756fc62 1105static int nop_on_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732
AK
1106{
1107 return 1;
1108}
1109
e756fc62 1110static int halt_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1111{
a2fa3e9f 1112 svm->next_rip = svm->vmcb->save.rip + 1;
e756fc62
RR
1113 skip_emulated_instruction(&svm->vcpu);
1114 return kvm_emulate_halt(&svm->vcpu);
6aa8b732
AK
1115}
1116
e756fc62 1117static int vmmcall_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
02e235bc 1118{
a2fa3e9f 1119 svm->next_rip = svm->vmcb->save.rip + 3;
e756fc62 1120 skip_emulated_instruction(&svm->vcpu);
7aa81cc0
AL
1121 kvm_emulate_hypercall(&svm->vcpu);
1122 return 1;
02e235bc
AK
1123}
1124
e756fc62
RR
1125static int invalid_op_interception(struct vcpu_svm *svm,
1126 struct kvm_run *kvm_run)
6aa8b732 1127{
7ee5d940 1128 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
6aa8b732
AK
1129 return 1;
1130}
1131
e756fc62
RR
1132static int task_switch_interception(struct vcpu_svm *svm,
1133 struct kvm_run *kvm_run)
6aa8b732 1134{
37817f29
IE
1135 u16 tss_selector;
1136
1137 tss_selector = (u16)svm->vmcb->control.exit_info_1;
1138 if (svm->vmcb->control.exit_info_2 &
1139 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
1140 return kvm_task_switch(&svm->vcpu, tss_selector,
1141 TASK_SWITCH_IRET);
1142 if (svm->vmcb->control.exit_info_2 &
1143 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
1144 return kvm_task_switch(&svm->vcpu, tss_selector,
1145 TASK_SWITCH_JMP);
1146 return kvm_task_switch(&svm->vcpu, tss_selector, TASK_SWITCH_CALL);
6aa8b732
AK
1147}
1148
e756fc62 1149static int cpuid_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1150{
a2fa3e9f 1151 svm->next_rip = svm->vmcb->save.rip + 2;
e756fc62 1152 kvm_emulate_cpuid(&svm->vcpu);
06465c5a 1153 return 1;
6aa8b732
AK
1154}
1155
e756fc62
RR
1156static int emulate_on_interception(struct vcpu_svm *svm,
1157 struct kvm_run *kvm_run)
6aa8b732 1158{
3427318f 1159 if (emulate_instruction(&svm->vcpu, NULL, 0, 0, 0) != EMULATE_DONE)
b8688d51 1160 pr_unimpl(&svm->vcpu, "%s: failed\n", __func__);
6aa8b732
AK
1161 return 1;
1162}
1163
1d075434
JR
1164static int cr8_write_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
1165{
1166 emulate_instruction(&svm->vcpu, NULL, 0, 0, 0);
1167 if (irqchip_in_kernel(svm->vcpu.kvm))
1168 return 1;
1169 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
1170 return 0;
1171}
1172
6aa8b732
AK
1173static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
1174{
a2fa3e9f
GH
1175 struct vcpu_svm *svm = to_svm(vcpu);
1176
6aa8b732 1177 switch (ecx) {
6aa8b732
AK
1178 case MSR_IA32_TIME_STAMP_COUNTER: {
1179 u64 tsc;
1180
1181 rdtscll(tsc);
a2fa3e9f 1182 *data = svm->vmcb->control.tsc_offset + tsc;
6aa8b732
AK
1183 break;
1184 }
0e859cac 1185 case MSR_K6_STAR:
a2fa3e9f 1186 *data = svm->vmcb->save.star;
6aa8b732 1187 break;
0e859cac 1188#ifdef CONFIG_X86_64
6aa8b732 1189 case MSR_LSTAR:
a2fa3e9f 1190 *data = svm->vmcb->save.lstar;
6aa8b732
AK
1191 break;
1192 case MSR_CSTAR:
a2fa3e9f 1193 *data = svm->vmcb->save.cstar;
6aa8b732
AK
1194 break;
1195 case MSR_KERNEL_GS_BASE:
a2fa3e9f 1196 *data = svm->vmcb->save.kernel_gs_base;
6aa8b732
AK
1197 break;
1198 case MSR_SYSCALL_MASK:
a2fa3e9f 1199 *data = svm->vmcb->save.sfmask;
6aa8b732
AK
1200 break;
1201#endif
1202 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 1203 *data = svm->vmcb->save.sysenter_cs;
6aa8b732
AK
1204 break;
1205 case MSR_IA32_SYSENTER_EIP:
a2fa3e9f 1206 *data = svm->vmcb->save.sysenter_eip;
6aa8b732
AK
1207 break;
1208 case MSR_IA32_SYSENTER_ESP:
a2fa3e9f 1209 *data = svm->vmcb->save.sysenter_esp;
6aa8b732 1210 break;
a2938c80
JR
1211 /* Nobody will change the following 5 values in the VMCB so
1212 we can safely return them on rdmsr. They will always be 0
1213 until LBRV is implemented. */
1214 case MSR_IA32_DEBUGCTLMSR:
1215 *data = svm->vmcb->save.dbgctl;
1216 break;
1217 case MSR_IA32_LASTBRANCHFROMIP:
1218 *data = svm->vmcb->save.br_from;
1219 break;
1220 case MSR_IA32_LASTBRANCHTOIP:
1221 *data = svm->vmcb->save.br_to;
1222 break;
1223 case MSR_IA32_LASTINTFROMIP:
1224 *data = svm->vmcb->save.last_excp_from;
1225 break;
1226 case MSR_IA32_LASTINTTOIP:
1227 *data = svm->vmcb->save.last_excp_to;
1228 break;
6aa8b732 1229 default:
3bab1f5d 1230 return kvm_get_msr_common(vcpu, ecx, data);
6aa8b732
AK
1231 }
1232 return 0;
1233}
1234
e756fc62 1235static int rdmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1236{
ad312c7c 1237 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
6aa8b732
AK
1238 u64 data;
1239
e756fc62 1240 if (svm_get_msr(&svm->vcpu, ecx, &data))
c1a5d4f9 1241 kvm_inject_gp(&svm->vcpu, 0);
6aa8b732 1242 else {
af9ca2d7
JR
1243 KVMTRACE_3D(MSR_READ, &svm->vcpu, ecx, (u32)data,
1244 (u32)(data >> 32), handler);
1245
a2fa3e9f 1246 svm->vmcb->save.rax = data & 0xffffffff;
ad312c7c 1247 svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
a2fa3e9f 1248 svm->next_rip = svm->vmcb->save.rip + 2;
e756fc62 1249 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
1250 }
1251 return 1;
1252}
1253
1254static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
1255{
a2fa3e9f
GH
1256 struct vcpu_svm *svm = to_svm(vcpu);
1257
6aa8b732 1258 switch (ecx) {
6aa8b732
AK
1259 case MSR_IA32_TIME_STAMP_COUNTER: {
1260 u64 tsc;
1261
1262 rdtscll(tsc);
a2fa3e9f 1263 svm->vmcb->control.tsc_offset = data - tsc;
6aa8b732
AK
1264 break;
1265 }
0e859cac 1266 case MSR_K6_STAR:
a2fa3e9f 1267 svm->vmcb->save.star = data;
6aa8b732 1268 break;
49b14f24 1269#ifdef CONFIG_X86_64
6aa8b732 1270 case MSR_LSTAR:
a2fa3e9f 1271 svm->vmcb->save.lstar = data;
6aa8b732
AK
1272 break;
1273 case MSR_CSTAR:
a2fa3e9f 1274 svm->vmcb->save.cstar = data;
6aa8b732
AK
1275 break;
1276 case MSR_KERNEL_GS_BASE:
a2fa3e9f 1277 svm->vmcb->save.kernel_gs_base = data;
6aa8b732
AK
1278 break;
1279 case MSR_SYSCALL_MASK:
a2fa3e9f 1280 svm->vmcb->save.sfmask = data;
6aa8b732
AK
1281 break;
1282#endif
1283 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 1284 svm->vmcb->save.sysenter_cs = data;
6aa8b732
AK
1285 break;
1286 case MSR_IA32_SYSENTER_EIP:
a2fa3e9f 1287 svm->vmcb->save.sysenter_eip = data;
6aa8b732
AK
1288 break;
1289 case MSR_IA32_SYSENTER_ESP:
a2fa3e9f 1290 svm->vmcb->save.sysenter_esp = data;
6aa8b732 1291 break;
a2938c80 1292 case MSR_IA32_DEBUGCTLMSR:
24e09cbf
JR
1293 if (!svm_has(SVM_FEATURE_LBRV)) {
1294 pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
b8688d51 1295 __func__, data);
24e09cbf
JR
1296 break;
1297 }
1298 if (data & DEBUGCTL_RESERVED_BITS)
1299 return 1;
1300
1301 svm->vmcb->save.dbgctl = data;
1302 if (data & (1ULL<<0))
1303 svm_enable_lbrv(svm);
1304 else
1305 svm_disable_lbrv(svm);
a2938c80 1306 break;
62b9abaa
JR
1307 case MSR_K7_EVNTSEL0:
1308 case MSR_K7_EVNTSEL1:
1309 case MSR_K7_EVNTSEL2:
1310 case MSR_K7_EVNTSEL3:
1311 /*
1312 * only support writing 0 to the performance counters for now
1313 * to make Windows happy. Should be replaced by a real
1314 * performance counter emulation later.
1315 */
1316 if (data != 0)
1317 goto unhandled;
1318 break;
6aa8b732 1319 default:
62b9abaa 1320 unhandled:
3bab1f5d 1321 return kvm_set_msr_common(vcpu, ecx, data);
6aa8b732
AK
1322 }
1323 return 0;
1324}
1325
e756fc62 1326static int wrmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1327{
ad312c7c 1328 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
a2fa3e9f 1329 u64 data = (svm->vmcb->save.rax & -1u)
ad312c7c 1330 | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
af9ca2d7
JR
1331
1332 KVMTRACE_3D(MSR_WRITE, &svm->vcpu, ecx, (u32)data, (u32)(data >> 32),
1333 handler);
1334
a2fa3e9f 1335 svm->next_rip = svm->vmcb->save.rip + 2;
e756fc62 1336 if (svm_set_msr(&svm->vcpu, ecx, data))
c1a5d4f9 1337 kvm_inject_gp(&svm->vcpu, 0);
6aa8b732 1338 else
e756fc62 1339 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
1340 return 1;
1341}
1342
e756fc62 1343static int msr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1344{
e756fc62
RR
1345 if (svm->vmcb->control.exit_info_1)
1346 return wrmsr_interception(svm, kvm_run);
6aa8b732 1347 else
e756fc62 1348 return rdmsr_interception(svm, kvm_run);
6aa8b732
AK
1349}
1350
e756fc62 1351static int interrupt_window_interception(struct vcpu_svm *svm,
c1150d8c
DL
1352 struct kvm_run *kvm_run)
1353{
af9ca2d7
JR
1354 KVMTRACE_0D(PEND_INTR, &svm->vcpu, handler);
1355
85f455f7
ED
1356 svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
1357 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
c1150d8c
DL
1358 /*
1359 * If the user space waits to inject interrupts, exit as soon as
1360 * possible
1361 */
1362 if (kvm_run->request_interrupt_window &&
ad312c7c 1363 !svm->vcpu.arch.irq_summary) {
e756fc62 1364 ++svm->vcpu.stat.irq_window_exits;
c1150d8c
DL
1365 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
1366 return 0;
1367 }
1368
1369 return 1;
1370}
1371
e756fc62 1372static int (*svm_exit_handlers[])(struct vcpu_svm *svm,
6aa8b732
AK
1373 struct kvm_run *kvm_run) = {
1374 [SVM_EXIT_READ_CR0] = emulate_on_interception,
1375 [SVM_EXIT_READ_CR3] = emulate_on_interception,
1376 [SVM_EXIT_READ_CR4] = emulate_on_interception,
80a8119c 1377 [SVM_EXIT_READ_CR8] = emulate_on_interception,
6aa8b732
AK
1378 /* for now: */
1379 [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
1380 [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
1381 [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
1d075434 1382 [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
6aa8b732
AK
1383 [SVM_EXIT_READ_DR0] = emulate_on_interception,
1384 [SVM_EXIT_READ_DR1] = emulate_on_interception,
1385 [SVM_EXIT_READ_DR2] = emulate_on_interception,
1386 [SVM_EXIT_READ_DR3] = emulate_on_interception,
1387 [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
1388 [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
1389 [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
1390 [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
1391 [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
1392 [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
7aa81cc0 1393 [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
6aa8b732 1394 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
7807fa6c 1395 [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
53371b50 1396 [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
a0698055 1397 [SVM_EXIT_INTR] = intr_interception,
c47f098d 1398 [SVM_EXIT_NMI] = nmi_interception,
6aa8b732
AK
1399 [SVM_EXIT_SMI] = nop_on_interception,
1400 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 1401 [SVM_EXIT_VINTR] = interrupt_window_interception,
6aa8b732
AK
1402 /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
1403 [SVM_EXIT_CPUID] = cpuid_interception,
cf5a94d1 1404 [SVM_EXIT_INVD] = emulate_on_interception,
6aa8b732
AK
1405 [SVM_EXIT_HLT] = halt_interception,
1406 [SVM_EXIT_INVLPG] = emulate_on_interception,
1407 [SVM_EXIT_INVLPGA] = invalid_op_interception,
1408 [SVM_EXIT_IOIO] = io_interception,
1409 [SVM_EXIT_MSR] = msr_interception,
1410 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 1411 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
6aa8b732 1412 [SVM_EXIT_VMRUN] = invalid_op_interception,
02e235bc 1413 [SVM_EXIT_VMMCALL] = vmmcall_interception,
6aa8b732
AK
1414 [SVM_EXIT_VMLOAD] = invalid_op_interception,
1415 [SVM_EXIT_VMSAVE] = invalid_op_interception,
1416 [SVM_EXIT_STGI] = invalid_op_interception,
1417 [SVM_EXIT_CLGI] = invalid_op_interception,
1418 [SVM_EXIT_SKINIT] = invalid_op_interception,
cf5a94d1 1419 [SVM_EXIT_WBINVD] = emulate_on_interception,
916ce236
JR
1420 [SVM_EXIT_MONITOR] = invalid_op_interception,
1421 [SVM_EXIT_MWAIT] = invalid_op_interception,
709ddebf 1422 [SVM_EXIT_NPF] = pf_interception,
6aa8b732
AK
1423};
1424
04d2cc77 1425static int handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
6aa8b732 1426{
04d2cc77 1427 struct vcpu_svm *svm = to_svm(vcpu);
a2fa3e9f 1428 u32 exit_code = svm->vmcb->control.exit_code;
6aa8b732 1429
af9ca2d7
JR
1430 KVMTRACE_3D(VMEXIT, vcpu, exit_code, (u32)svm->vmcb->save.rip,
1431 (u32)((u64)svm->vmcb->save.rip >> 32), entryexit);
1432
709ddebf
JR
1433 if (npt_enabled) {
1434 int mmu_reload = 0;
1435 if ((vcpu->arch.cr0 ^ svm->vmcb->save.cr0) & X86_CR0_PG) {
1436 svm_set_cr0(vcpu, svm->vmcb->save.cr0);
1437 mmu_reload = 1;
1438 }
1439 vcpu->arch.cr0 = svm->vmcb->save.cr0;
1440 vcpu->arch.cr3 = svm->vmcb->save.cr3;
1441 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
1442 if (!load_pdptrs(vcpu, vcpu->arch.cr3)) {
1443 kvm_inject_gp(vcpu, 0);
1444 return 1;
1445 }
1446 }
1447 if (mmu_reload) {
1448 kvm_mmu_reset_context(vcpu);
1449 kvm_mmu_load(vcpu);
1450 }
1451 }
1452
04d2cc77
AK
1453 kvm_reput_irq(svm);
1454
1455 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
1456 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
1457 kvm_run->fail_entry.hardware_entry_failure_reason
1458 = svm->vmcb->control.exit_code;
1459 return 0;
1460 }
1461
a2fa3e9f 1462 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
709ddebf
JR
1463 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
1464 exit_code != SVM_EXIT_NPF)
6aa8b732
AK
1465 printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
1466 "exit_code 0x%x\n",
b8688d51 1467 __func__, svm->vmcb->control.exit_int_info,
6aa8b732
AK
1468 exit_code);
1469
9d8f549d 1470 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
56919c5c 1471 || !svm_exit_handlers[exit_code]) {
6aa8b732 1472 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
364b625b 1473 kvm_run->hw.hardware_exit_reason = exit_code;
6aa8b732
AK
1474 return 0;
1475 }
1476
e756fc62 1477 return svm_exit_handlers[exit_code](svm, kvm_run);
6aa8b732
AK
1478}
1479
1480static void reload_tss(struct kvm_vcpu *vcpu)
1481{
1482 int cpu = raw_smp_processor_id();
1483
1484 struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
d77c26fc 1485 svm_data->tss_desc->type = 9; /* available 32/64-bit TSS */
6aa8b732
AK
1486 load_TR_desc();
1487}
1488
e756fc62 1489static void pre_svm_run(struct vcpu_svm *svm)
6aa8b732
AK
1490{
1491 int cpu = raw_smp_processor_id();
1492
1493 struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
1494
a2fa3e9f 1495 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
e756fc62 1496 if (svm->vcpu.cpu != cpu ||
a2fa3e9f 1497 svm->asid_generation != svm_data->asid_generation)
e756fc62 1498 new_asid(svm, svm_data);
6aa8b732
AK
1499}
1500
1501
85f455f7 1502static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
6aa8b732
AK
1503{
1504 struct vmcb_control_area *control;
1505
af9ca2d7
JR
1506 KVMTRACE_1D(INJ_VIRQ, &svm->vcpu, (u32)irq, handler);
1507
e756fc62 1508 control = &svm->vmcb->control;
85f455f7 1509 control->int_vector = irq;
6aa8b732
AK
1510 control->int_ctl &= ~V_INTR_PRIO_MASK;
1511 control->int_ctl |= V_IRQ_MASK |
1512 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1513}
1514
2a8067f1
ED
1515static void svm_set_irq(struct kvm_vcpu *vcpu, int irq)
1516{
1517 struct vcpu_svm *svm = to_svm(vcpu);
1518
1519 svm_inject_irq(svm, irq);
1520}
1521
aaacfc9a
JR
1522static void update_cr8_intercept(struct kvm_vcpu *vcpu)
1523{
1524 struct vcpu_svm *svm = to_svm(vcpu);
1525 struct vmcb *vmcb = svm->vmcb;
1526 int max_irr, tpr;
1527
1528 if (!irqchip_in_kernel(vcpu->kvm) || vcpu->arch.apic->vapic_addr)
1529 return;
1530
1531 vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
1532
1533 max_irr = kvm_lapic_find_highest_irr(vcpu);
1534 if (max_irr == -1)
1535 return;
1536
1537 tpr = kvm_lapic_get_cr8(vcpu) << 4;
1538
1539 if (tpr >= (max_irr & 0xf0))
1540 vmcb->control.intercept_cr_write |= INTERCEPT_CR8_MASK;
1541}
1542
04d2cc77 1543static void svm_intr_assist(struct kvm_vcpu *vcpu)
6aa8b732 1544{
04d2cc77 1545 struct vcpu_svm *svm = to_svm(vcpu);
85f455f7
ED
1546 struct vmcb *vmcb = svm->vmcb;
1547 int intr_vector = -1;
1548
1549 if ((vmcb->control.exit_int_info & SVM_EVTINJ_VALID) &&
1550 ((vmcb->control.exit_int_info & SVM_EVTINJ_TYPE_MASK) == 0)) {
1551 intr_vector = vmcb->control.exit_int_info &
1552 SVM_EVTINJ_VEC_MASK;
1553 vmcb->control.exit_int_info = 0;
1554 svm_inject_irq(svm, intr_vector);
aaacfc9a 1555 goto out;
85f455f7
ED
1556 }
1557
1558 if (vmcb->control.int_ctl & V_IRQ_MASK)
aaacfc9a 1559 goto out;
85f455f7 1560
1b9778da 1561 if (!kvm_cpu_has_interrupt(vcpu))
aaacfc9a 1562 goto out;
85f455f7
ED
1563
1564 if (!(vmcb->save.rflags & X86_EFLAGS_IF) ||
1565 (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
1566 (vmcb->control.event_inj & SVM_EVTINJ_VALID)) {
1567 /* unable to deliver irq, set pending irq */
1568 vmcb->control.intercept |= (1ULL << INTERCEPT_VINTR);
1569 svm_inject_irq(svm, 0x0);
aaacfc9a 1570 goto out;
85f455f7
ED
1571 }
1572 /* Okay, we can deliver the interrupt: grab it and update PIC state. */
1b9778da 1573 intr_vector = kvm_cpu_get_interrupt(vcpu);
85f455f7 1574 svm_inject_irq(svm, intr_vector);
1b9778da 1575 kvm_timer_intr_post(vcpu, intr_vector);
aaacfc9a
JR
1576out:
1577 update_cr8_intercept(vcpu);
85f455f7
ED
1578}
1579
1580static void kvm_reput_irq(struct vcpu_svm *svm)
1581{
e756fc62 1582 struct vmcb_control_area *control = &svm->vmcb->control;
6aa8b732 1583
7017fc3d
ED
1584 if ((control->int_ctl & V_IRQ_MASK)
1585 && !irqchip_in_kernel(svm->vcpu.kvm)) {
6aa8b732 1586 control->int_ctl &= ~V_IRQ_MASK;
e756fc62 1587 push_irq(&svm->vcpu, control->int_vector);
6aa8b732 1588 }
c1150d8c 1589
ad312c7c 1590 svm->vcpu.arch.interrupt_window_open =
c1150d8c
DL
1591 !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
1592}
1593
85f455f7
ED
1594static void svm_do_inject_vector(struct vcpu_svm *svm)
1595{
1596 struct kvm_vcpu *vcpu = &svm->vcpu;
ad312c7c
ZX
1597 int word_index = __ffs(vcpu->arch.irq_summary);
1598 int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
85f455f7
ED
1599 int irq = word_index * BITS_PER_LONG + bit_index;
1600
ad312c7c
ZX
1601 clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
1602 if (!vcpu->arch.irq_pending[word_index])
1603 clear_bit(word_index, &vcpu->arch.irq_summary);
85f455f7
ED
1604 svm_inject_irq(svm, irq);
1605}
1606
04d2cc77 1607static void do_interrupt_requests(struct kvm_vcpu *vcpu,
c1150d8c
DL
1608 struct kvm_run *kvm_run)
1609{
04d2cc77 1610 struct vcpu_svm *svm = to_svm(vcpu);
a2fa3e9f 1611 struct vmcb_control_area *control = &svm->vmcb->control;
c1150d8c 1612
ad312c7c 1613 svm->vcpu.arch.interrupt_window_open =
c1150d8c 1614 (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
a2fa3e9f 1615 (svm->vmcb->save.rflags & X86_EFLAGS_IF));
c1150d8c 1616
ad312c7c 1617 if (svm->vcpu.arch.interrupt_window_open && svm->vcpu.arch.irq_summary)
c1150d8c
DL
1618 /*
1619 * If interrupts enabled, and not blocked by sti or mov ss. Good.
1620 */
85f455f7 1621 svm_do_inject_vector(svm);
c1150d8c
DL
1622
1623 /*
1624 * Interrupts blocked. Wait for unblock.
1625 */
ad312c7c
ZX
1626 if (!svm->vcpu.arch.interrupt_window_open &&
1627 (svm->vcpu.arch.irq_summary || kvm_run->request_interrupt_window))
c1150d8c 1628 control->intercept |= 1ULL << INTERCEPT_VINTR;
d77c26fc 1629 else
c1150d8c
DL
1630 control->intercept &= ~(1ULL << INTERCEPT_VINTR);
1631}
1632
cbc94022
IE
1633static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
1634{
1635 return 0;
1636}
1637
6aa8b732
AK
1638static void save_db_regs(unsigned long *db_regs)
1639{
5aff458e
AK
1640 asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
1641 asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
1642 asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
1643 asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
6aa8b732
AK
1644}
1645
1646static void load_db_regs(unsigned long *db_regs)
1647{
5aff458e
AK
1648 asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
1649 asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
1650 asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
1651 asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
6aa8b732
AK
1652}
1653
d9e368d6
AK
1654static void svm_flush_tlb(struct kvm_vcpu *vcpu)
1655{
1656 force_new_asid(vcpu);
1657}
1658
04d2cc77
AK
1659static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
1660{
1661}
1662
d7bf8221
JR
1663static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
1664{
1665 struct vcpu_svm *svm = to_svm(vcpu);
1666
1667 if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR8_MASK)) {
1668 int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
1669 kvm_lapic_set_tpr(vcpu, cr8);
1670 }
1671}
1672
649d6864
JR
1673static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
1674{
1675 struct vcpu_svm *svm = to_svm(vcpu);
1676 u64 cr8;
1677
1678 if (!irqchip_in_kernel(vcpu->kvm))
1679 return;
1680
1681 cr8 = kvm_get_cr8(vcpu);
1682 svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
1683 svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
1684}
1685
04d2cc77 1686static void svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
6aa8b732 1687{
a2fa3e9f 1688 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
1689 u16 fs_selector;
1690 u16 gs_selector;
1691 u16 ldt_selector;
d9e368d6 1692
e756fc62 1693 pre_svm_run(svm);
6aa8b732 1694
649d6864
JR
1695 sync_lapic_to_cr8(vcpu);
1696
6aa8b732
AK
1697 save_host_msrs(vcpu);
1698 fs_selector = read_fs();
1699 gs_selector = read_gs();
1700 ldt_selector = read_ldt();
a2fa3e9f
GH
1701 svm->host_cr2 = kvm_read_cr2();
1702 svm->host_dr6 = read_dr6();
1703 svm->host_dr7 = read_dr7();
ad312c7c 1704 svm->vmcb->save.cr2 = vcpu->arch.cr2;
709ddebf
JR
1705 /* required for live migration with NPT */
1706 if (npt_enabled)
1707 svm->vmcb->save.cr3 = vcpu->arch.cr3;
6aa8b732 1708
a2fa3e9f 1709 if (svm->vmcb->save.dr7 & 0xff) {
6aa8b732 1710 write_dr7(0);
a2fa3e9f
GH
1711 save_db_regs(svm->host_db_regs);
1712 load_db_regs(svm->db_regs);
6aa8b732 1713 }
36241b8c 1714
04d2cc77
AK
1715 clgi();
1716
1717 local_irq_enable();
36241b8c 1718
6aa8b732 1719 asm volatile (
05b3e0c2 1720#ifdef CONFIG_X86_64
54a08c04 1721 "push %%rbp; \n\t"
6aa8b732 1722#else
fe7935d4 1723 "push %%ebp; \n\t"
6aa8b732
AK
1724#endif
1725
05b3e0c2 1726#ifdef CONFIG_X86_64
fb3f0f51
RR
1727 "mov %c[rbx](%[svm]), %%rbx \n\t"
1728 "mov %c[rcx](%[svm]), %%rcx \n\t"
1729 "mov %c[rdx](%[svm]), %%rdx \n\t"
1730 "mov %c[rsi](%[svm]), %%rsi \n\t"
1731 "mov %c[rdi](%[svm]), %%rdi \n\t"
1732 "mov %c[rbp](%[svm]), %%rbp \n\t"
1733 "mov %c[r8](%[svm]), %%r8 \n\t"
1734 "mov %c[r9](%[svm]), %%r9 \n\t"
1735 "mov %c[r10](%[svm]), %%r10 \n\t"
1736 "mov %c[r11](%[svm]), %%r11 \n\t"
1737 "mov %c[r12](%[svm]), %%r12 \n\t"
1738 "mov %c[r13](%[svm]), %%r13 \n\t"
1739 "mov %c[r14](%[svm]), %%r14 \n\t"
1740 "mov %c[r15](%[svm]), %%r15 \n\t"
6aa8b732 1741#else
fb3f0f51
RR
1742 "mov %c[rbx](%[svm]), %%ebx \n\t"
1743 "mov %c[rcx](%[svm]), %%ecx \n\t"
1744 "mov %c[rdx](%[svm]), %%edx \n\t"
1745 "mov %c[rsi](%[svm]), %%esi \n\t"
1746 "mov %c[rdi](%[svm]), %%edi \n\t"
1747 "mov %c[rbp](%[svm]), %%ebp \n\t"
6aa8b732
AK
1748#endif
1749
05b3e0c2 1750#ifdef CONFIG_X86_64
6aa8b732
AK
1751 /* Enter guest mode */
1752 "push %%rax \n\t"
fb3f0f51 1753 "mov %c[vmcb](%[svm]), %%rax \n\t"
6aa8b732
AK
1754 SVM_VMLOAD "\n\t"
1755 SVM_VMRUN "\n\t"
1756 SVM_VMSAVE "\n\t"
1757 "pop %%rax \n\t"
1758#else
1759 /* Enter guest mode */
1760 "push %%eax \n\t"
fb3f0f51 1761 "mov %c[vmcb](%[svm]), %%eax \n\t"
6aa8b732
AK
1762 SVM_VMLOAD "\n\t"
1763 SVM_VMRUN "\n\t"
1764 SVM_VMSAVE "\n\t"
1765 "pop %%eax \n\t"
1766#endif
1767
1768 /* Save guest registers, load host registers */
05b3e0c2 1769#ifdef CONFIG_X86_64
fb3f0f51
RR
1770 "mov %%rbx, %c[rbx](%[svm]) \n\t"
1771 "mov %%rcx, %c[rcx](%[svm]) \n\t"
1772 "mov %%rdx, %c[rdx](%[svm]) \n\t"
1773 "mov %%rsi, %c[rsi](%[svm]) \n\t"
1774 "mov %%rdi, %c[rdi](%[svm]) \n\t"
1775 "mov %%rbp, %c[rbp](%[svm]) \n\t"
1776 "mov %%r8, %c[r8](%[svm]) \n\t"
1777 "mov %%r9, %c[r9](%[svm]) \n\t"
1778 "mov %%r10, %c[r10](%[svm]) \n\t"
1779 "mov %%r11, %c[r11](%[svm]) \n\t"
1780 "mov %%r12, %c[r12](%[svm]) \n\t"
1781 "mov %%r13, %c[r13](%[svm]) \n\t"
1782 "mov %%r14, %c[r14](%[svm]) \n\t"
1783 "mov %%r15, %c[r15](%[svm]) \n\t"
6aa8b732 1784
54a08c04 1785 "pop %%rbp; \n\t"
6aa8b732 1786#else
fb3f0f51
RR
1787 "mov %%ebx, %c[rbx](%[svm]) \n\t"
1788 "mov %%ecx, %c[rcx](%[svm]) \n\t"
1789 "mov %%edx, %c[rdx](%[svm]) \n\t"
1790 "mov %%esi, %c[rsi](%[svm]) \n\t"
1791 "mov %%edi, %c[rdi](%[svm]) \n\t"
1792 "mov %%ebp, %c[rbp](%[svm]) \n\t"
6aa8b732 1793
fe7935d4 1794 "pop %%ebp; \n\t"
6aa8b732
AK
1795#endif
1796 :
fb3f0f51 1797 : [svm]"a"(svm),
6aa8b732 1798 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
ad312c7c
ZX
1799 [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
1800 [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
1801 [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
1802 [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
1803 [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
1804 [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
05b3e0c2 1805#ifdef CONFIG_X86_64
ad312c7c
ZX
1806 , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
1807 [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
1808 [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
1809 [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
1810 [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
1811 [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
1812 [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
1813 [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
6aa8b732 1814#endif
54a08c04
LV
1815 : "cc", "memory"
1816#ifdef CONFIG_X86_64
1817 , "rbx", "rcx", "rdx", "rsi", "rdi"
1818 , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
fe7935d4
LV
1819#else
1820 , "ebx", "ecx", "edx" , "esi", "edi"
54a08c04
LV
1821#endif
1822 );
6aa8b732 1823
a2fa3e9f
GH
1824 if ((svm->vmcb->save.dr7 & 0xff))
1825 load_db_regs(svm->host_db_regs);
6aa8b732 1826
ad312c7c 1827 vcpu->arch.cr2 = svm->vmcb->save.cr2;
6aa8b732 1828
a2fa3e9f
GH
1829 write_dr6(svm->host_dr6);
1830 write_dr7(svm->host_dr7);
1831 kvm_write_cr2(svm->host_cr2);
6aa8b732
AK
1832
1833 load_fs(fs_selector);
1834 load_gs(gs_selector);
1835 load_ldt(ldt_selector);
1836 load_host_msrs(vcpu);
1837
1838 reload_tss(vcpu);
1839
56ba47dd
AK
1840 local_irq_disable();
1841
1842 stgi();
1843
d7bf8221
JR
1844 sync_cr8_to_lapic(vcpu);
1845
a2fa3e9f 1846 svm->next_rip = 0;
6aa8b732
AK
1847}
1848
6aa8b732
AK
1849static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
1850{
a2fa3e9f
GH
1851 struct vcpu_svm *svm = to_svm(vcpu);
1852
709ddebf
JR
1853 if (npt_enabled) {
1854 svm->vmcb->control.nested_cr3 = root;
1855 force_new_asid(vcpu);
1856 return;
1857 }
1858
a2fa3e9f 1859 svm->vmcb->save.cr3 = root;
6aa8b732 1860 force_new_asid(vcpu);
7807fa6c
AL
1861
1862 if (vcpu->fpu_active) {
a2fa3e9f
GH
1863 svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
1864 svm->vmcb->save.cr0 |= X86_CR0_TS;
7807fa6c
AL
1865 vcpu->fpu_active = 0;
1866 }
6aa8b732
AK
1867}
1868
6aa8b732
AK
1869static int is_disabled(void)
1870{
6031a61c
JR
1871 u64 vm_cr;
1872
1873 rdmsrl(MSR_VM_CR, vm_cr);
1874 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
1875 return 1;
1876
6aa8b732
AK
1877 return 0;
1878}
1879
102d8325
IM
1880static void
1881svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
1882{
1883 /*
1884 * Patch in the VMMCALL instruction:
1885 */
1886 hypercall[0] = 0x0f;
1887 hypercall[1] = 0x01;
1888 hypercall[2] = 0xd9;
102d8325
IM
1889}
1890
002c7f7c
YS
1891static void svm_check_processor_compat(void *rtn)
1892{
1893 *(int *)rtn = 0;
1894}
1895
774ead3a
AK
1896static bool svm_cpu_has_accelerated_tpr(void)
1897{
1898 return false;
1899}
1900
67253af5
SY
1901static int get_npt_level(void)
1902{
1903#ifdef CONFIG_X86_64
1904 return PT64_ROOT_LEVEL;
1905#else
1906 return PT32E_ROOT_LEVEL;
1907#endif
1908}
1909
cbdd1bea 1910static struct kvm_x86_ops svm_x86_ops = {
6aa8b732
AK
1911 .cpu_has_kvm_support = has_svm,
1912 .disabled_by_bios = is_disabled,
1913 .hardware_setup = svm_hardware_setup,
1914 .hardware_unsetup = svm_hardware_unsetup,
002c7f7c 1915 .check_processor_compatibility = svm_check_processor_compat,
6aa8b732
AK
1916 .hardware_enable = svm_hardware_enable,
1917 .hardware_disable = svm_hardware_disable,
774ead3a 1918 .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
6aa8b732
AK
1919
1920 .vcpu_create = svm_create_vcpu,
1921 .vcpu_free = svm_free_vcpu,
04d2cc77 1922 .vcpu_reset = svm_vcpu_reset,
6aa8b732 1923
04d2cc77 1924 .prepare_guest_switch = svm_prepare_guest_switch,
6aa8b732
AK
1925 .vcpu_load = svm_vcpu_load,
1926 .vcpu_put = svm_vcpu_put,
774c47f1 1927 .vcpu_decache = svm_vcpu_decache,
6aa8b732
AK
1928
1929 .set_guest_debug = svm_guest_debug,
1930 .get_msr = svm_get_msr,
1931 .set_msr = svm_set_msr,
1932 .get_segment_base = svm_get_segment_base,
1933 .get_segment = svm_get_segment,
1934 .set_segment = svm_set_segment,
2e4d2653 1935 .get_cpl = svm_get_cpl,
1747fb71 1936 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
25c4c276 1937 .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
6aa8b732 1938 .set_cr0 = svm_set_cr0,
6aa8b732
AK
1939 .set_cr3 = svm_set_cr3,
1940 .set_cr4 = svm_set_cr4,
1941 .set_efer = svm_set_efer,
1942 .get_idt = svm_get_idt,
1943 .set_idt = svm_set_idt,
1944 .get_gdt = svm_get_gdt,
1945 .set_gdt = svm_set_gdt,
1946 .get_dr = svm_get_dr,
1947 .set_dr = svm_set_dr,
1948 .cache_regs = svm_cache_regs,
1949 .decache_regs = svm_decache_regs,
1950 .get_rflags = svm_get_rflags,
1951 .set_rflags = svm_set_rflags,
1952
6aa8b732 1953 .tlb_flush = svm_flush_tlb,
6aa8b732 1954
6aa8b732 1955 .run = svm_vcpu_run,
04d2cc77 1956 .handle_exit = handle_exit,
6aa8b732 1957 .skip_emulated_instruction = skip_emulated_instruction,
102d8325 1958 .patch_hypercall = svm_patch_hypercall,
2a8067f1
ED
1959 .get_irq = svm_get_irq,
1960 .set_irq = svm_set_irq,
298101da
AK
1961 .queue_exception = svm_queue_exception,
1962 .exception_injected = svm_exception_injected,
04d2cc77
AK
1963 .inject_pending_irq = svm_intr_assist,
1964 .inject_pending_vectors = do_interrupt_requests,
cbc94022
IE
1965
1966 .set_tss_addr = svm_set_tss_addr,
67253af5 1967 .get_tdp_level = get_npt_level,
6aa8b732
AK
1968};
1969
1970static int __init svm_init(void)
1971{
cb498ea2 1972 return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
c16f862d 1973 THIS_MODULE);
6aa8b732
AK
1974}
1975
1976static void __exit svm_exit(void)
1977{
cb498ea2 1978 kvm_exit();
6aa8b732
AK
1979}
1980
1981module_init(svm_init)
1982module_exit(svm_exit)