]> git.proxmox.com Git - qemu.git/blame - cpu-all.h
fix spelling in libcacard sub directory
[qemu.git] / cpu-all.h
CommitLineData
5a9fdfec
FB
1/*
2 * defines common to all virtual CPUs
5fafdf24 3 *
5a9fdfec
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
5a9fdfec
FB
18 */
19#ifndef CPU_ALL_H
20#define CPU_ALL_H
21
7d99a001 22#include "qemu-common.h"
b3c4bbe5 23#include "qemu-tls.h"
1ad2134f 24#include "cpu-common.h"
0ac4bd56 25
5fafdf24
TS
26/* some important defines:
27 *
0ac4bd56
FB
28 * WORDS_ALIGNED : if defined, the host cpu can only make word aligned
29 * memory accesses.
5fafdf24 30 *
e2542fe2 31 * HOST_WORDS_BIGENDIAN : if defined, the host cpu is big endian and
0ac4bd56 32 * otherwise little endian.
5fafdf24 33 *
0ac4bd56 34 * (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet))
5fafdf24 35 *
0ac4bd56
FB
36 * TARGET_WORDS_BIGENDIAN : same for target cpu
37 */
38
e2542fe2 39#if defined(HOST_WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
f193c797
FB
40#define BSWAP_NEEDED
41#endif
42
43#ifdef BSWAP_NEEDED
44
45static inline uint16_t tswap16(uint16_t s)
46{
47 return bswap16(s);
48}
49
50static inline uint32_t tswap32(uint32_t s)
51{
52 return bswap32(s);
53}
54
55static inline uint64_t tswap64(uint64_t s)
56{
57 return bswap64(s);
58}
59
60static inline void tswap16s(uint16_t *s)
61{
62 *s = bswap16(*s);
63}
64
65static inline void tswap32s(uint32_t *s)
66{
67 *s = bswap32(*s);
68}
69
70static inline void tswap64s(uint64_t *s)
71{
72 *s = bswap64(*s);
73}
74
75#else
76
77static inline uint16_t tswap16(uint16_t s)
78{
79 return s;
80}
81
82static inline uint32_t tswap32(uint32_t s)
83{
84 return s;
85}
86
87static inline uint64_t tswap64(uint64_t s)
88{
89 return s;
90}
91
92static inline void tswap16s(uint16_t *s)
93{
94}
95
96static inline void tswap32s(uint32_t *s)
97{
98}
99
100static inline void tswap64s(uint64_t *s)
101{
102}
103
104#endif
105
106#if TARGET_LONG_SIZE == 4
107#define tswapl(s) tswap32(s)
108#define tswapls(s) tswap32s((uint32_t *)(s))
0a962c02 109#define bswaptls(s) bswap32s(s)
f193c797
FB
110#else
111#define tswapl(s) tswap64(s)
112#define tswapls(s) tswap64s((uint64_t *)(s))
0a962c02 113#define bswaptls(s) bswap64s(s)
f193c797
FB
114#endif
115
61382a50
FB
116/* CPU memory access without any memory or io remapping */
117
83d73968
FB
118/*
119 * the generic syntax for the memory accesses is:
120 *
121 * load: ld{type}{sign}{size}{endian}_{access_type}(ptr)
122 *
123 * store: st{type}{size}{endian}_{access_type}(ptr, val)
124 *
125 * type is:
126 * (empty): integer access
127 * f : float access
5fafdf24 128 *
83d73968
FB
129 * sign is:
130 * (empty): for floats or 32 bit size
131 * u : unsigned
132 * s : signed
133 *
134 * size is:
135 * b: 8 bits
136 * w: 16 bits
137 * l: 32 bits
138 * q: 64 bits
5fafdf24 139 *
83d73968
FB
140 * endian is:
141 * (empty): target cpu endianness or 8 bit access
142 * r : reversed target cpu endianness (not implemented yet)
143 * be : big endian (not implemented yet)
144 * le : little endian (not implemented yet)
145 *
146 * access_type is:
147 * raw : host memory access
148 * user : user mode access using soft MMU
149 * kernel : kernel mode access using soft MMU
150 */
2df3b95d 151
cbbab922 152/* target-endianness CPU memory access functions */
2df3b95d
FB
153#if defined(TARGET_WORDS_BIGENDIAN)
154#define lduw_p(p) lduw_be_p(p)
155#define ldsw_p(p) ldsw_be_p(p)
156#define ldl_p(p) ldl_be_p(p)
157#define ldq_p(p) ldq_be_p(p)
158#define ldfl_p(p) ldfl_be_p(p)
159#define ldfq_p(p) ldfq_be_p(p)
160#define stw_p(p, v) stw_be_p(p, v)
161#define stl_p(p, v) stl_be_p(p, v)
162#define stq_p(p, v) stq_be_p(p, v)
163#define stfl_p(p, v) stfl_be_p(p, v)
164#define stfq_p(p, v) stfq_be_p(p, v)
165#else
166#define lduw_p(p) lduw_le_p(p)
167#define ldsw_p(p) ldsw_le_p(p)
168#define ldl_p(p) ldl_le_p(p)
169#define ldq_p(p) ldq_le_p(p)
170#define ldfl_p(p) ldfl_le_p(p)
171#define ldfq_p(p) ldfq_le_p(p)
172#define stw_p(p, v) stw_le_p(p, v)
173#define stl_p(p, v) stl_le_p(p, v)
174#define stq_p(p, v) stq_le_p(p, v)
175#define stfl_p(p, v) stfl_le_p(p, v)
176#define stfq_p(p, v) stfq_le_p(p, v)
5a9fdfec
FB
177#endif
178
61382a50
FB
179/* MMU memory access macros */
180
53a5960a 181#if defined(CONFIG_USER_ONLY)
0e62fd79
AJ
182#include <assert.h>
183#include "qemu-types.h"
184
53a5960a
PB
185/* On some host systems the guest address space is reserved on the host.
186 * This allows the guest address space to be offset to a convenient location.
187 */
379f6698
PB
188#if defined(CONFIG_USE_GUEST_BASE)
189extern unsigned long guest_base;
190extern int have_guest_base;
68a1c816 191extern unsigned long reserved_va;
379f6698 192#define GUEST_BASE guest_base
18e9ea8a 193#define RESERVED_VA reserved_va
379f6698
PB
194#else
195#define GUEST_BASE 0ul
18e9ea8a 196#define RESERVED_VA 0ul
379f6698 197#endif
53a5960a
PB
198
199/* All direct uses of g2h and h2g need to go away for usermode softmmu. */
200#define g2h(x) ((void *)((unsigned long)(x) + GUEST_BASE))
b9f83121
RH
201
202#if HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS
203#define h2g_valid(x) 1
204#else
205#define h2g_valid(x) ({ \
206 unsigned long __guest = (unsigned long)(x) - GUEST_BASE; \
207 __guest < (1ul << TARGET_VIRT_ADDR_SPACE_BITS); \
208})
209#endif
210
0e62fd79
AJ
211#define h2g(x) ({ \
212 unsigned long __ret = (unsigned long)(x) - GUEST_BASE; \
213 /* Check if given address fits target address space */ \
b9f83121 214 assert(h2g_valid(x)); \
0e62fd79
AJ
215 (abi_ulong)__ret; \
216})
53a5960a
PB
217
218#define saddr(x) g2h(x)
219#define laddr(x) g2h(x)
220
221#else /* !CONFIG_USER_ONLY */
c27004ec
FB
222/* NOTE: we use double casts if pointers and target_ulong have
223 different sizes */
53a5960a
PB
224#define saddr(x) (uint8_t *)(long)(x)
225#define laddr(x) (uint8_t *)(long)(x)
226#endif
227
228#define ldub_raw(p) ldub_p(laddr((p)))
229#define ldsb_raw(p) ldsb_p(laddr((p)))
230#define lduw_raw(p) lduw_p(laddr((p)))
231#define ldsw_raw(p) ldsw_p(laddr((p)))
232#define ldl_raw(p) ldl_p(laddr((p)))
233#define ldq_raw(p) ldq_p(laddr((p)))
234#define ldfl_raw(p) ldfl_p(laddr((p)))
235#define ldfq_raw(p) ldfq_p(laddr((p)))
236#define stb_raw(p, v) stb_p(saddr((p)), v)
237#define stw_raw(p, v) stw_p(saddr((p)), v)
238#define stl_raw(p, v) stl_p(saddr((p)), v)
239#define stq_raw(p, v) stq_p(saddr((p)), v)
240#define stfl_raw(p, v) stfl_p(saddr((p)), v)
241#define stfq_raw(p, v) stfq_p(saddr((p)), v)
c27004ec
FB
242
243
5fafdf24 244#if defined(CONFIG_USER_ONLY)
61382a50
FB
245
246/* if user mode, no other memory access functions */
247#define ldub(p) ldub_raw(p)
248#define ldsb(p) ldsb_raw(p)
249#define lduw(p) lduw_raw(p)
250#define ldsw(p) ldsw_raw(p)
251#define ldl(p) ldl_raw(p)
252#define ldq(p) ldq_raw(p)
253#define ldfl(p) ldfl_raw(p)
254#define ldfq(p) ldfq_raw(p)
255#define stb(p, v) stb_raw(p, v)
256#define stw(p, v) stw_raw(p, v)
257#define stl(p, v) stl_raw(p, v)
258#define stq(p, v) stq_raw(p, v)
259#define stfl(p, v) stfl_raw(p, v)
260#define stfq(p, v) stfq_raw(p, v)
261
262#define ldub_code(p) ldub_raw(p)
263#define ldsb_code(p) ldsb_raw(p)
264#define lduw_code(p) lduw_raw(p)
265#define ldsw_code(p) ldsw_raw(p)
266#define ldl_code(p) ldl_raw(p)
bc98a7ef 267#define ldq_code(p) ldq_raw(p)
61382a50
FB
268
269#define ldub_kernel(p) ldub_raw(p)
270#define ldsb_kernel(p) ldsb_raw(p)
271#define lduw_kernel(p) lduw_raw(p)
272#define ldsw_kernel(p) ldsw_raw(p)
273#define ldl_kernel(p) ldl_raw(p)
bc98a7ef 274#define ldq_kernel(p) ldq_raw(p)
0ac4bd56
FB
275#define ldfl_kernel(p) ldfl_raw(p)
276#define ldfq_kernel(p) ldfq_raw(p)
61382a50
FB
277#define stb_kernel(p, v) stb_raw(p, v)
278#define stw_kernel(p, v) stw_raw(p, v)
279#define stl_kernel(p, v) stl_raw(p, v)
280#define stq_kernel(p, v) stq_raw(p, v)
0ac4bd56
FB
281#define stfl_kernel(p, v) stfl_raw(p, v)
282#define stfq_kernel(p, vt) stfq_raw(p, v)
61382a50
FB
283
284#endif /* defined(CONFIG_USER_ONLY) */
285
5a9fdfec
FB
286/* page related stuff */
287
03875444 288#define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
5a9fdfec
FB
289#define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1)
290#define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK)
291
53a5960a 292/* ??? These should be the larger of unsigned long and target_ulong. */
83fb7adf 293extern unsigned long qemu_real_host_page_size;
83fb7adf
FB
294extern unsigned long qemu_host_page_size;
295extern unsigned long qemu_host_page_mask;
5a9fdfec 296
83fb7adf 297#define HOST_PAGE_ALIGN(addr) (((addr) + qemu_host_page_size - 1) & qemu_host_page_mask)
5a9fdfec
FB
298
299/* same as PROT_xxx */
300#define PAGE_READ 0x0001
301#define PAGE_WRITE 0x0002
302#define PAGE_EXEC 0x0004
303#define PAGE_BITS (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
304#define PAGE_VALID 0x0008
305/* original state of the write flag (used when tracking self-modifying
306 code */
5fafdf24 307#define PAGE_WRITE_ORG 0x0010
2e9a5713
PB
308#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
309/* FIXME: Code that sets/uses this is broken and needs to go away. */
50a9569b 310#define PAGE_RESERVED 0x0020
2e9a5713 311#endif
5a9fdfec 312
b480d9b7 313#if defined(CONFIG_USER_ONLY)
5a9fdfec 314void page_dump(FILE *f);
5cd2c5b6 315
b480d9b7
PB
316typedef int (*walk_memory_regions_fn)(void *, abi_ulong,
317 abi_ulong, unsigned long);
5cd2c5b6
RH
318int walk_memory_regions(void *, walk_memory_regions_fn);
319
53a5960a
PB
320int page_get_flags(target_ulong address);
321void page_set_flags(target_ulong start, target_ulong end, int flags);
3d97b40b 322int page_check_range(target_ulong start, target_ulong len, int flags);
b480d9b7 323#endif
5a9fdfec 324
c5be9f08 325CPUState *cpu_copy(CPUState *env);
950f1472 326CPUState *qemu_get_cpu(int cpu);
c5be9f08 327
f5c848ee
JK
328#define CPU_DUMP_CODE 0x00010000
329
9a78eead 330void cpu_dump_state(CPUState *env, FILE *f, fprintf_function cpu_fprintf,
7fe48483 331 int flags);
9a78eead
SW
332void cpu_dump_statistics(CPUState *env, FILE *f, fprintf_function cpu_fprintf,
333 int flags);
7fe48483 334
a5e50b26 335void QEMU_NORETURN cpu_abort(CPUState *env, const char *fmt, ...)
2c80e423 336 GCC_FMT_ATTR(2, 3);
f0aca822 337extern CPUState *first_cpu;
b3c4bbe5
PB
338DECLARE_TLS(CPUState *,cpu_single_env);
339#define cpu_single_env get_tls(cpu_single_env)
db1a4972 340
9c76219e
RH
341/* Flags for use in ENV->INTERRUPT_PENDING.
342
343 The numbers assigned here are non-sequential in order to preserve
344 binary compatibility with the vmstate dump. Bit 0 (0x0001) was
345 previously used for CPU_INTERRUPT_EXIT, and is cleared when loading
346 the vmstate dump. */
347
348/* External hardware interrupt pending. This is typically used for
349 interrupts from devices. */
350#define CPU_INTERRUPT_HARD 0x0002
351
352/* Exit the current TB. This is typically used when some system-level device
353 makes some change to the memory mapping. E.g. the a20 line change. */
354#define CPU_INTERRUPT_EXITTB 0x0004
355
356/* Halt the CPU. */
357#define CPU_INTERRUPT_HALT 0x0020
358
359/* Debug event pending. */
360#define CPU_INTERRUPT_DEBUG 0x0080
361
362/* Several target-specific external hardware interrupts. Each target/cpu.h
363 should define proper names based on these defines. */
364#define CPU_INTERRUPT_TGT_EXT_0 0x0008
365#define CPU_INTERRUPT_TGT_EXT_1 0x0010
366#define CPU_INTERRUPT_TGT_EXT_2 0x0040
367#define CPU_INTERRUPT_TGT_EXT_3 0x0200
368#define CPU_INTERRUPT_TGT_EXT_4 0x1000
369
370/* Several target-specific internal interrupts. These differ from the
371 preceeding target-specific interrupts in that they are intended to
372 originate from within the cpu itself, typically in response to some
373 instruction being executed. These, therefore, are not masked while
374 single-stepping within the debugger. */
375#define CPU_INTERRUPT_TGT_INT_0 0x0100
376#define CPU_INTERRUPT_TGT_INT_1 0x0400
377#define CPU_INTERRUPT_TGT_INT_2 0x0800
378
379/* First unused bit: 0x2000. */
380
3125f763
RH
381/* The set of all bits that should be masked when single-stepping. */
382#define CPU_INTERRUPT_SSTEP_MASK \
383 (CPU_INTERRUPT_HARD \
384 | CPU_INTERRUPT_TGT_EXT_0 \
385 | CPU_INTERRUPT_TGT_EXT_1 \
386 | CPU_INTERRUPT_TGT_EXT_2 \
387 | CPU_INTERRUPT_TGT_EXT_3 \
388 | CPU_INTERRUPT_TGT_EXT_4)
98699967 389
ec6959d0
JK
390#ifndef CONFIG_USER_ONLY
391typedef void (*CPUInterruptHandler)(CPUState *, int);
392
393extern CPUInterruptHandler cpu_interrupt_handler;
394
395static inline void cpu_interrupt(CPUState *s, int mask)
396{
397 cpu_interrupt_handler(s, mask);
398}
399#else /* USER_ONLY */
400void cpu_interrupt(CPUState *env, int mask);
401#endif /* USER_ONLY */
402
b54ad049 403void cpu_reset_interrupt(CPUState *env, int mask);
68a79315 404
3098dba0
AJ
405void cpu_exit(CPUState *s);
406
f3e27037 407bool qemu_cpu_has_work(CPUState *env);
6a4955a8 408
a1d1bb31
AL
409/* Breakpoint/watchpoint flags */
410#define BP_MEM_READ 0x01
411#define BP_MEM_WRITE 0x02
412#define BP_MEM_ACCESS (BP_MEM_READ | BP_MEM_WRITE)
06d55cc1 413#define BP_STOP_BEFORE_ACCESS 0x04
6e140f28 414#define BP_WATCHPOINT_HIT 0x08
a1d1bb31 415#define BP_GDB 0x10
2dc9f411 416#define BP_CPU 0x20
a1d1bb31
AL
417
418int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
419 CPUBreakpoint **breakpoint);
420int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags);
421void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint);
422void cpu_breakpoint_remove_all(CPUState *env, int mask);
423int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
424 int flags, CPUWatchpoint **watchpoint);
425int cpu_watchpoint_remove(CPUState *env, target_ulong addr,
426 target_ulong len, int flags);
427void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint);
428void cpu_watchpoint_remove_all(CPUState *env, int mask);
60897d36
EI
429
430#define SSTEP_ENABLE 0x1 /* Enable simulated HW single stepping */
431#define SSTEP_NOIRQ 0x2 /* Do not use IRQ while single stepping */
432#define SSTEP_NOTIMER 0x4 /* Do not Timers while single stepping */
433
c33a346e 434void cpu_single_step(CPUState *env, int enabled);
d95dc32d 435void cpu_reset(CPUState *s);
3ae9501c 436int cpu_is_stopped(CPUState *env);
e82bcec2 437void run_on_cpu(CPUState *env, void (*func)(void *data), void *data);
4c3a88a2 438
5fafdf24 439#define CPU_LOG_TB_OUT_ASM (1 << 0)
9fddaa0c 440#define CPU_LOG_TB_IN_ASM (1 << 1)
f193c797
FB
441#define CPU_LOG_TB_OP (1 << 2)
442#define CPU_LOG_TB_OP_OPT (1 << 3)
443#define CPU_LOG_INT (1 << 4)
444#define CPU_LOG_EXEC (1 << 5)
445#define CPU_LOG_PCALL (1 << 6)
fd872598 446#define CPU_LOG_IOPORT (1 << 7)
9fddaa0c 447#define CPU_LOG_TB_CPU (1 << 8)
eca1bdf4 448#define CPU_LOG_RESET (1 << 9)
f193c797
FB
449
450/* define log items */
451typedef struct CPULogItem {
452 int mask;
453 const char *name;
454 const char *help;
455} CPULogItem;
456
c7cd6a37 457extern const CPULogItem cpu_log_items[];
f193c797 458
34865134
FB
459void cpu_set_log(int log_flags);
460void cpu_set_log_filename(const char *filename);
f193c797 461int cpu_str_to_log_mask(const char *str);
34865134 462
b3755a91
PB
463#if !defined(CONFIG_USER_ONLY)
464
4fcc562b
PB
465/* Return the physical page corresponding to a virtual one. Use it
466 only for debugging because no protection checks are done. Return -1
467 if no page found. */
468target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr);
469
33417e70
FB
470/* memory API */
471
edf75d59 472extern int phys_ram_fd;
c227f099 473extern ram_addr_t ram_size;
f471a17e 474
cd19cfa2
HY
475/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
476#define RAM_PREALLOC_MASK (1 << 0)
477
f471a17e
AW
478typedef struct RAMBlock {
479 uint8_t *host;
480 ram_addr_t offset;
481 ram_addr_t length;
cd19cfa2 482 uint32_t flags;
cc9e98cb 483 char idstr[256];
f471a17e 484 QLIST_ENTRY(RAMBlock) next;
04b16653
AW
485#if defined(__linux__) && !defined(TARGET_S390X)
486 int fd;
487#endif
f471a17e
AW
488} RAMBlock;
489
490typedef struct RAMList {
491 uint8_t *phys_dirty;
85d59fef 492 QLIST_HEAD(, RAMBlock) blocks;
f471a17e
AW
493} RAMList;
494extern RAMList ram_list;
edf75d59 495
c902760f
MT
496extern const char *mem_path;
497extern int mem_prealloc;
498
edf75d59 499/* physical memory access */
0f459d16
PB
500
501/* MMIO pages are identified by a combination of an IO device index and
502 3 flags. The ROMD code stores the page ram offset in iotlb entry,
503 so only a limited number of ids are avaiable. */
504
98699967 505#define IO_MEM_NB_ENTRIES (1 << (TARGET_PAGE_BITS - IO_MEM_SHIFT))
edf75d59 506
0f459d16
PB
507/* Flags stored in the low bits of the TLB virtual address. These are
508 defined so that fast path ram access is all zeros. */
509/* Zero if TLB entry is valid. */
510#define TLB_INVALID_MASK (1 << 3)
511/* Set if TLB entry references a clean RAM page. The iotlb entry will
512 contain the page physical address. */
513#define TLB_NOTDIRTY (1 << 4)
514/* Set if TLB entry is an IO callback. */
515#define TLB_MMIO (1 << 5)
516
74576198
AL
517#define VGA_DIRTY_FLAG 0x01
518#define CODE_DIRTY_FLAG 0x02
74576198 519#define MIGRATION_DIRTY_FLAG 0x08
0a962c02 520
1ccde1cb 521/* read dirty bit (return 0 or 1) */
c227f099 522static inline int cpu_physical_memory_is_dirty(ram_addr_t addr)
1ccde1cb 523{
f471a17e 524 return ram_list.phys_dirty[addr >> TARGET_PAGE_BITS] == 0xff;
0a962c02
FB
525}
526
ca39b46e
YT
527static inline int cpu_physical_memory_get_dirty_flags(ram_addr_t addr)
528{
f471a17e 529 return ram_list.phys_dirty[addr >> TARGET_PAGE_BITS];
ca39b46e
YT
530}
531
c227f099 532static inline int cpu_physical_memory_get_dirty(ram_addr_t addr,
0a962c02
FB
533 int dirty_flags)
534{
f471a17e 535 return ram_list.phys_dirty[addr >> TARGET_PAGE_BITS] & dirty_flags;
1ccde1cb
FB
536}
537
c227f099 538static inline void cpu_physical_memory_set_dirty(ram_addr_t addr)
1ccde1cb 539{
f471a17e 540 ram_list.phys_dirty[addr >> TARGET_PAGE_BITS] = 0xff;
1ccde1cb
FB
541}
542
ca39b46e
YT
543static inline int cpu_physical_memory_set_dirty_flags(ram_addr_t addr,
544 int dirty_flags)
545{
f471a17e 546 return ram_list.phys_dirty[addr >> TARGET_PAGE_BITS] |= dirty_flags;
ca39b46e
YT
547}
548
549static inline void cpu_physical_memory_mask_dirty_range(ram_addr_t start,
550 int length,
551 int dirty_flags)
552{
553 int i, mask, len;
554 uint8_t *p;
555
556 len = length >> TARGET_PAGE_BITS;
557 mask = ~dirty_flags;
f471a17e 558 p = ram_list.phys_dirty + (start >> TARGET_PAGE_BITS);
ca39b46e
YT
559 for (i = 0; i < len; i++) {
560 p[i] &= mask;
561 }
562}
563
c227f099 564void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
0a962c02 565 int dirty_flags);
04c504cc 566void cpu_tlb_update_dirty(CPUState *env);
1ccde1cb 567
74576198
AL
568int cpu_physical_memory_set_dirty_tracking(int enable);
569
570int cpu_physical_memory_get_dirty_tracking(void);
571
c227f099
AL
572int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
573 target_phys_addr_t end_addr);
2bec46dc 574
e5896b12
AP
575int cpu_physical_log_start(target_phys_addr_t start_addr,
576 ram_addr_t size);
577
578int cpu_physical_log_stop(target_phys_addr_t start_addr,
579 ram_addr_t size);
580
055403b2 581void dump_exec_info(FILE *f, fprintf_function cpu_fprintf);
b3755a91
PB
582#endif /* !CONFIG_USER_ONLY */
583
584int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
585 uint8_t *buf, int len, int is_write);
586
5a9fdfec 587#endif /* CPU_ALL_H */