]> git.proxmox.com Git - qemu.git/blame - cpu-all.h
Fix the sendkey hold time calculation (Jan Kiszka).
[qemu.git] / cpu-all.h
CommitLineData
5a9fdfec
FB
1/*
2 * defines common to all virtual CPUs
5fafdf24 3 *
5a9fdfec
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef CPU_ALL_H
21#define CPU_ALL_H
22
f54b3f92 23#if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__)
0ac4bd56
FB
24#define WORDS_ALIGNED
25#endif
26
5fafdf24
TS
27/* some important defines:
28 *
0ac4bd56
FB
29 * WORDS_ALIGNED : if defined, the host cpu can only make word aligned
30 * memory accesses.
5fafdf24 31 *
0ac4bd56
FB
32 * WORDS_BIGENDIAN : if defined, the host cpu is big endian and
33 * otherwise little endian.
5fafdf24 34 *
0ac4bd56 35 * (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet))
5fafdf24 36 *
0ac4bd56
FB
37 * TARGET_WORDS_BIGENDIAN : same for target cpu
38 */
39
f193c797 40#include "bswap.h"
939ef593 41#include "softfloat.h"
f193c797
FB
42
43#if defined(WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
44#define BSWAP_NEEDED
45#endif
46
47#ifdef BSWAP_NEEDED
48
49static inline uint16_t tswap16(uint16_t s)
50{
51 return bswap16(s);
52}
53
54static inline uint32_t tswap32(uint32_t s)
55{
56 return bswap32(s);
57}
58
59static inline uint64_t tswap64(uint64_t s)
60{
61 return bswap64(s);
62}
63
64static inline void tswap16s(uint16_t *s)
65{
66 *s = bswap16(*s);
67}
68
69static inline void tswap32s(uint32_t *s)
70{
71 *s = bswap32(*s);
72}
73
74static inline void tswap64s(uint64_t *s)
75{
76 *s = bswap64(*s);
77}
78
79#else
80
81static inline uint16_t tswap16(uint16_t s)
82{
83 return s;
84}
85
86static inline uint32_t tswap32(uint32_t s)
87{
88 return s;
89}
90
91static inline uint64_t tswap64(uint64_t s)
92{
93 return s;
94}
95
96static inline void tswap16s(uint16_t *s)
97{
98}
99
100static inline void tswap32s(uint32_t *s)
101{
102}
103
104static inline void tswap64s(uint64_t *s)
105{
106}
107
108#endif
109
110#if TARGET_LONG_SIZE == 4
111#define tswapl(s) tswap32(s)
112#define tswapls(s) tswap32s((uint32_t *)(s))
0a962c02 113#define bswaptls(s) bswap32s(s)
f193c797
FB
114#else
115#define tswapl(s) tswap64(s)
116#define tswapls(s) tswap64s((uint64_t *)(s))
0a962c02 117#define bswaptls(s) bswap64s(s)
f193c797
FB
118#endif
119
0ca9d380
AJ
120typedef union {
121 float32 f;
122 uint32_t l;
123} CPU_FloatU;
124
832ed0fa
FB
125/* NOTE: arm FPA is horrible as double 32 bit words are stored in big
126 endian ! */
0ac4bd56 127typedef union {
53cd6637 128 float64 d;
9d60cac0
FB
129#if defined(WORDS_BIGENDIAN) \
130 || (defined(__arm__) && !defined(__VFP_FP__) && !defined(CONFIG_SOFTFLOAT))
0ac4bd56 131 struct {
0ac4bd56 132 uint32_t upper;
832ed0fa 133 uint32_t lower;
0ac4bd56
FB
134 } l;
135#else
136 struct {
0ac4bd56 137 uint32_t lower;
832ed0fa 138 uint32_t upper;
0ac4bd56
FB
139 } l;
140#endif
141 uint64_t ll;
142} CPU_DoubleU;
143
1f587329
BS
144#ifdef TARGET_SPARC
145typedef union {
146 float128 q;
147#if defined(WORDS_BIGENDIAN) \
148 || (defined(__arm__) && !defined(__VFP_FP__) && !defined(CONFIG_SOFTFLOAT))
149 struct {
150 uint32_t upmost;
151 uint32_t upper;
152 uint32_t lower;
153 uint32_t lowest;
154 } l;
155 struct {
156 uint64_t upper;
157 uint64_t lower;
158 } ll;
159#else
160 struct {
161 uint32_t lowest;
162 uint32_t lower;
163 uint32_t upper;
164 uint32_t upmost;
165 } l;
166 struct {
167 uint64_t lower;
168 uint64_t upper;
169 } ll;
170#endif
171} CPU_QuadU;
172#endif
173
61382a50
FB
174/* CPU memory access without any memory or io remapping */
175
83d73968
FB
176/*
177 * the generic syntax for the memory accesses is:
178 *
179 * load: ld{type}{sign}{size}{endian}_{access_type}(ptr)
180 *
181 * store: st{type}{size}{endian}_{access_type}(ptr, val)
182 *
183 * type is:
184 * (empty): integer access
185 * f : float access
5fafdf24 186 *
83d73968
FB
187 * sign is:
188 * (empty): for floats or 32 bit size
189 * u : unsigned
190 * s : signed
191 *
192 * size is:
193 * b: 8 bits
194 * w: 16 bits
195 * l: 32 bits
196 * q: 64 bits
5fafdf24 197 *
83d73968
FB
198 * endian is:
199 * (empty): target cpu endianness or 8 bit access
200 * r : reversed target cpu endianness (not implemented yet)
201 * be : big endian (not implemented yet)
202 * le : little endian (not implemented yet)
203 *
204 * access_type is:
205 * raw : host memory access
206 * user : user mode access using soft MMU
207 * kernel : kernel mode access using soft MMU
208 */
c27004ec 209static inline int ldub_p(void *ptr)
5a9fdfec
FB
210{
211 return *(uint8_t *)ptr;
212}
213
c27004ec 214static inline int ldsb_p(void *ptr)
5a9fdfec
FB
215{
216 return *(int8_t *)ptr;
217}
218
c27004ec 219static inline void stb_p(void *ptr, int v)
5a9fdfec
FB
220{
221 *(uint8_t *)ptr = v;
222}
223
224/* NOTE: on arm, putting 2 in /proc/sys/debug/alignment so that the
225 kernel handles unaligned load/stores may give better results, but
226 it is a system wide setting : bad */
2df3b95d 227#if defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED)
5a9fdfec
FB
228
229/* conservative code for little endian unaligned accesses */
2df3b95d 230static inline int lduw_le_p(void *ptr)
5a9fdfec
FB
231{
232#ifdef __powerpc__
233 int val;
234 __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
235 return val;
8384dd67
BS
236#elif defined(__sparc__)
237#ifndef ASI_PRIMARY_LITTLE
238#define ASI_PRIMARY_LITTLE 0x88
239#endif
240
241 int val;
242 __asm__ __volatile__ ("lduha [%1] %2, %0" : "=r" (val) : "r" (ptr),
243 "i" (ASI_PRIMARY_LITTLE));
244 return val;
5a9fdfec
FB
245#else
246 uint8_t *p = ptr;
247 return p[0] | (p[1] << 8);
248#endif
249}
250
2df3b95d 251static inline int ldsw_le_p(void *ptr)
5a9fdfec
FB
252{
253#ifdef __powerpc__
254 int val;
255 __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
256 return (int16_t)val;
8384dd67
BS
257#elif defined(__sparc__)
258 int val;
259 __asm__ __volatile__ ("ldsha [%1] %2, %0" : "=r" (val) : "r" (ptr),
260 "i" (ASI_PRIMARY_LITTLE));
261 return val;
5a9fdfec
FB
262#else
263 uint8_t *p = ptr;
264 return (int16_t)(p[0] | (p[1] << 8));
265#endif
266}
267
2df3b95d 268static inline int ldl_le_p(void *ptr)
5a9fdfec
FB
269{
270#ifdef __powerpc__
271 int val;
272 __asm__ __volatile__ ("lwbrx %0,0,%1" : "=r" (val) : "r" (ptr));
273 return val;
8384dd67
BS
274#elif defined(__sparc__)
275 int val;
276 __asm__ __volatile__ ("lduwa [%1] %2, %0" : "=r" (val) : "r" (ptr),
277 "i" (ASI_PRIMARY_LITTLE));
278 return val;
5a9fdfec
FB
279#else
280 uint8_t *p = ptr;
281 return p[0] | (p[1] << 8) | (p[2] << 16) | (p[3] << 24);
282#endif
283}
284
2df3b95d 285static inline uint64_t ldq_le_p(void *ptr)
5a9fdfec 286{
8384dd67
BS
287#if defined(__sparc__)
288 uint64_t val;
289 __asm__ __volatile__ ("ldxa [%1] %2, %0" : "=r" (val) : "r" (ptr),
290 "i" (ASI_PRIMARY_LITTLE));
291 return val;
292#else
5a9fdfec
FB
293 uint8_t *p = ptr;
294 uint32_t v1, v2;
f0aca822
FB
295 v1 = ldl_le_p(p);
296 v2 = ldl_le_p(p + 4);
5a9fdfec 297 return v1 | ((uint64_t)v2 << 32);
8384dd67 298#endif
5a9fdfec
FB
299}
300
2df3b95d 301static inline void stw_le_p(void *ptr, int v)
5a9fdfec
FB
302{
303#ifdef __powerpc__
304 __asm__ __volatile__ ("sthbrx %1,0,%2" : "=m" (*(uint16_t *)ptr) : "r" (v), "r" (ptr));
8384dd67
BS
305#elif defined(__sparc__)
306 __asm__ __volatile__ ("stha %1, [%2] %3" : "=m" (*(uint16_t *)ptr) : "r" (v),
307 "r" (ptr), "i" (ASI_PRIMARY_LITTLE));
5a9fdfec
FB
308#else
309 uint8_t *p = ptr;
310 p[0] = v;
311 p[1] = v >> 8;
312#endif
313}
314
2df3b95d 315static inline void stl_le_p(void *ptr, int v)
5a9fdfec
FB
316{
317#ifdef __powerpc__
318 __asm__ __volatile__ ("stwbrx %1,0,%2" : "=m" (*(uint32_t *)ptr) : "r" (v), "r" (ptr));
8384dd67
BS
319#elif defined(__sparc__)
320 __asm__ __volatile__ ("stwa %1, [%2] %3" : "=m" (*(uint32_t *)ptr) : "r" (v),
321 "r" (ptr), "i" (ASI_PRIMARY_LITTLE));
5a9fdfec
FB
322#else
323 uint8_t *p = ptr;
324 p[0] = v;
325 p[1] = v >> 8;
326 p[2] = v >> 16;
327 p[3] = v >> 24;
328#endif
329}
330
2df3b95d 331static inline void stq_le_p(void *ptr, uint64_t v)
5a9fdfec 332{
8384dd67
BS
333#if defined(__sparc__)
334 __asm__ __volatile__ ("stxa %1, [%2] %3" : "=m" (*(uint64_t *)ptr) : "r" (v),
335 "r" (ptr), "i" (ASI_PRIMARY_LITTLE));
336#undef ASI_PRIMARY_LITTLE
337#else
5a9fdfec 338 uint8_t *p = ptr;
f0aca822
FB
339 stl_le_p(p, (uint32_t)v);
340 stl_le_p(p + 4, v >> 32);
8384dd67 341#endif
5a9fdfec
FB
342}
343
344/* float access */
345
2df3b95d 346static inline float32 ldfl_le_p(void *ptr)
5a9fdfec
FB
347{
348 union {
53cd6637 349 float32 f;
5a9fdfec
FB
350 uint32_t i;
351 } u;
2df3b95d 352 u.i = ldl_le_p(ptr);
5a9fdfec
FB
353 return u.f;
354}
355
2df3b95d 356static inline void stfl_le_p(void *ptr, float32 v)
5a9fdfec
FB
357{
358 union {
53cd6637 359 float32 f;
5a9fdfec
FB
360 uint32_t i;
361 } u;
362 u.f = v;
2df3b95d 363 stl_le_p(ptr, u.i);
5a9fdfec
FB
364}
365
2df3b95d 366static inline float64 ldfq_le_p(void *ptr)
5a9fdfec 367{
0ac4bd56 368 CPU_DoubleU u;
2df3b95d
FB
369 u.l.lower = ldl_le_p(ptr);
370 u.l.upper = ldl_le_p(ptr + 4);
5a9fdfec
FB
371 return u.d;
372}
373
2df3b95d 374static inline void stfq_le_p(void *ptr, float64 v)
5a9fdfec 375{
0ac4bd56 376 CPU_DoubleU u;
5a9fdfec 377 u.d = v;
2df3b95d
FB
378 stl_le_p(ptr, u.l.lower);
379 stl_le_p(ptr + 4, u.l.upper);
5a9fdfec
FB
380}
381
2df3b95d
FB
382#else
383
384static inline int lduw_le_p(void *ptr)
385{
386 return *(uint16_t *)ptr;
387}
388
389static inline int ldsw_le_p(void *ptr)
390{
391 return *(int16_t *)ptr;
392}
93ac68bc 393
2df3b95d
FB
394static inline int ldl_le_p(void *ptr)
395{
396 return *(uint32_t *)ptr;
397}
398
399static inline uint64_t ldq_le_p(void *ptr)
400{
401 return *(uint64_t *)ptr;
402}
403
404static inline void stw_le_p(void *ptr, int v)
405{
406 *(uint16_t *)ptr = v;
407}
408
409static inline void stl_le_p(void *ptr, int v)
410{
411 *(uint32_t *)ptr = v;
412}
413
414static inline void stq_le_p(void *ptr, uint64_t v)
415{
416 *(uint64_t *)ptr = v;
417}
418
419/* float access */
420
421static inline float32 ldfl_le_p(void *ptr)
422{
423 return *(float32 *)ptr;
424}
425
426static inline float64 ldfq_le_p(void *ptr)
427{
428 return *(float64 *)ptr;
429}
430
431static inline void stfl_le_p(void *ptr, float32 v)
432{
433 *(float32 *)ptr = v;
434}
435
436static inline void stfq_le_p(void *ptr, float64 v)
437{
438 *(float64 *)ptr = v;
439}
440#endif
441
442#if !defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED)
443
444static inline int lduw_be_p(void *ptr)
93ac68bc 445{
83d73968
FB
446#if defined(__i386__)
447 int val;
448 asm volatile ("movzwl %1, %0\n"
449 "xchgb %b0, %h0\n"
450 : "=q" (val)
451 : "m" (*(uint16_t *)ptr));
452 return val;
453#else
93ac68bc 454 uint8_t *b = (uint8_t *) ptr;
83d73968
FB
455 return ((b[0] << 8) | b[1]);
456#endif
93ac68bc
FB
457}
458
2df3b95d 459static inline int ldsw_be_p(void *ptr)
93ac68bc 460{
83d73968
FB
461#if defined(__i386__)
462 int val;
463 asm volatile ("movzwl %1, %0\n"
464 "xchgb %b0, %h0\n"
465 : "=q" (val)
466 : "m" (*(uint16_t *)ptr));
467 return (int16_t)val;
468#else
469 uint8_t *b = (uint8_t *) ptr;
470 return (int16_t)((b[0] << 8) | b[1]);
471#endif
93ac68bc
FB
472}
473
2df3b95d 474static inline int ldl_be_p(void *ptr)
93ac68bc 475{
4f2ac237 476#if defined(__i386__) || defined(__x86_64__)
83d73968
FB
477 int val;
478 asm volatile ("movl %1, %0\n"
479 "bswap %0\n"
480 : "=r" (val)
481 : "m" (*(uint32_t *)ptr));
482 return val;
483#else
93ac68bc 484 uint8_t *b = (uint8_t *) ptr;
83d73968
FB
485 return (b[0] << 24) | (b[1] << 16) | (b[2] << 8) | b[3];
486#endif
93ac68bc
FB
487}
488
2df3b95d 489static inline uint64_t ldq_be_p(void *ptr)
93ac68bc
FB
490{
491 uint32_t a,b;
2df3b95d 492 a = ldl_be_p(ptr);
4d7a0880 493 b = ldl_be_p((uint8_t *)ptr + 4);
93ac68bc
FB
494 return (((uint64_t)a<<32)|b);
495}
496
2df3b95d 497static inline void stw_be_p(void *ptr, int v)
93ac68bc 498{
83d73968
FB
499#if defined(__i386__)
500 asm volatile ("xchgb %b0, %h0\n"
501 "movw %w0, %1\n"
502 : "=q" (v)
503 : "m" (*(uint16_t *)ptr), "0" (v));
504#else
93ac68bc
FB
505 uint8_t *d = (uint8_t *) ptr;
506 d[0] = v >> 8;
507 d[1] = v;
83d73968 508#endif
93ac68bc
FB
509}
510
2df3b95d 511static inline void stl_be_p(void *ptr, int v)
93ac68bc 512{
4f2ac237 513#if defined(__i386__) || defined(__x86_64__)
83d73968
FB
514 asm volatile ("bswap %0\n"
515 "movl %0, %1\n"
516 : "=r" (v)
517 : "m" (*(uint32_t *)ptr), "0" (v));
518#else
93ac68bc
FB
519 uint8_t *d = (uint8_t *) ptr;
520 d[0] = v >> 24;
521 d[1] = v >> 16;
522 d[2] = v >> 8;
523 d[3] = v;
83d73968 524#endif
93ac68bc
FB
525}
526
2df3b95d 527static inline void stq_be_p(void *ptr, uint64_t v)
93ac68bc 528{
2df3b95d 529 stl_be_p(ptr, v >> 32);
4d7a0880 530 stl_be_p((uint8_t *)ptr + 4, v);
0ac4bd56
FB
531}
532
533/* float access */
534
2df3b95d 535static inline float32 ldfl_be_p(void *ptr)
0ac4bd56
FB
536{
537 union {
53cd6637 538 float32 f;
0ac4bd56
FB
539 uint32_t i;
540 } u;
2df3b95d 541 u.i = ldl_be_p(ptr);
0ac4bd56
FB
542 return u.f;
543}
544
2df3b95d 545static inline void stfl_be_p(void *ptr, float32 v)
0ac4bd56
FB
546{
547 union {
53cd6637 548 float32 f;
0ac4bd56
FB
549 uint32_t i;
550 } u;
551 u.f = v;
2df3b95d 552 stl_be_p(ptr, u.i);
0ac4bd56
FB
553}
554
2df3b95d 555static inline float64 ldfq_be_p(void *ptr)
0ac4bd56
FB
556{
557 CPU_DoubleU u;
2df3b95d 558 u.l.upper = ldl_be_p(ptr);
4d7a0880 559 u.l.lower = ldl_be_p((uint8_t *)ptr + 4);
0ac4bd56
FB
560 return u.d;
561}
562
2df3b95d 563static inline void stfq_be_p(void *ptr, float64 v)
0ac4bd56
FB
564{
565 CPU_DoubleU u;
566 u.d = v;
2df3b95d 567 stl_be_p(ptr, u.l.upper);
4d7a0880 568 stl_be_p((uint8_t *)ptr + 4, u.l.lower);
93ac68bc
FB
569}
570
5a9fdfec
FB
571#else
572
2df3b95d 573static inline int lduw_be_p(void *ptr)
5a9fdfec
FB
574{
575 return *(uint16_t *)ptr;
576}
577
2df3b95d 578static inline int ldsw_be_p(void *ptr)
5a9fdfec
FB
579{
580 return *(int16_t *)ptr;
581}
582
2df3b95d 583static inline int ldl_be_p(void *ptr)
5a9fdfec
FB
584{
585 return *(uint32_t *)ptr;
586}
587
2df3b95d 588static inline uint64_t ldq_be_p(void *ptr)
5a9fdfec
FB
589{
590 return *(uint64_t *)ptr;
591}
592
2df3b95d 593static inline void stw_be_p(void *ptr, int v)
5a9fdfec
FB
594{
595 *(uint16_t *)ptr = v;
596}
597
2df3b95d 598static inline void stl_be_p(void *ptr, int v)
5a9fdfec
FB
599{
600 *(uint32_t *)ptr = v;
601}
602
2df3b95d 603static inline void stq_be_p(void *ptr, uint64_t v)
5a9fdfec
FB
604{
605 *(uint64_t *)ptr = v;
606}
607
608/* float access */
609
2df3b95d 610static inline float32 ldfl_be_p(void *ptr)
5a9fdfec 611{
53cd6637 612 return *(float32 *)ptr;
5a9fdfec
FB
613}
614
2df3b95d 615static inline float64 ldfq_be_p(void *ptr)
5a9fdfec 616{
53cd6637 617 return *(float64 *)ptr;
5a9fdfec
FB
618}
619
2df3b95d 620static inline void stfl_be_p(void *ptr, float32 v)
5a9fdfec 621{
53cd6637 622 *(float32 *)ptr = v;
5a9fdfec
FB
623}
624
2df3b95d 625static inline void stfq_be_p(void *ptr, float64 v)
5a9fdfec 626{
53cd6637 627 *(float64 *)ptr = v;
5a9fdfec 628}
2df3b95d
FB
629
630#endif
631
632/* target CPU memory access functions */
633#if defined(TARGET_WORDS_BIGENDIAN)
634#define lduw_p(p) lduw_be_p(p)
635#define ldsw_p(p) ldsw_be_p(p)
636#define ldl_p(p) ldl_be_p(p)
637#define ldq_p(p) ldq_be_p(p)
638#define ldfl_p(p) ldfl_be_p(p)
639#define ldfq_p(p) ldfq_be_p(p)
640#define stw_p(p, v) stw_be_p(p, v)
641#define stl_p(p, v) stl_be_p(p, v)
642#define stq_p(p, v) stq_be_p(p, v)
643#define stfl_p(p, v) stfl_be_p(p, v)
644#define stfq_p(p, v) stfq_be_p(p, v)
645#else
646#define lduw_p(p) lduw_le_p(p)
647#define ldsw_p(p) ldsw_le_p(p)
648#define ldl_p(p) ldl_le_p(p)
649#define ldq_p(p) ldq_le_p(p)
650#define ldfl_p(p) ldfl_le_p(p)
651#define ldfq_p(p) ldfq_le_p(p)
652#define stw_p(p, v) stw_le_p(p, v)
653#define stl_p(p, v) stl_le_p(p, v)
654#define stq_p(p, v) stq_le_p(p, v)
655#define stfl_p(p, v) stfl_le_p(p, v)
656#define stfq_p(p, v) stfq_le_p(p, v)
5a9fdfec
FB
657#endif
658
61382a50
FB
659/* MMU memory access macros */
660
53a5960a
PB
661#if defined(CONFIG_USER_ONLY)
662/* On some host systems the guest address space is reserved on the host.
663 * This allows the guest address space to be offset to a convenient location.
664 */
665//#define GUEST_BASE 0x20000000
666#define GUEST_BASE 0
667
668/* All direct uses of g2h and h2g need to go away for usermode softmmu. */
669#define g2h(x) ((void *)((unsigned long)(x) + GUEST_BASE))
670#define h2g(x) ((target_ulong)(x - GUEST_BASE))
671
672#define saddr(x) g2h(x)
673#define laddr(x) g2h(x)
674
675#else /* !CONFIG_USER_ONLY */
c27004ec
FB
676/* NOTE: we use double casts if pointers and target_ulong have
677 different sizes */
53a5960a
PB
678#define saddr(x) (uint8_t *)(long)(x)
679#define laddr(x) (uint8_t *)(long)(x)
680#endif
681
682#define ldub_raw(p) ldub_p(laddr((p)))
683#define ldsb_raw(p) ldsb_p(laddr((p)))
684#define lduw_raw(p) lduw_p(laddr((p)))
685#define ldsw_raw(p) ldsw_p(laddr((p)))
686#define ldl_raw(p) ldl_p(laddr((p)))
687#define ldq_raw(p) ldq_p(laddr((p)))
688#define ldfl_raw(p) ldfl_p(laddr((p)))
689#define ldfq_raw(p) ldfq_p(laddr((p)))
690#define stb_raw(p, v) stb_p(saddr((p)), v)
691#define stw_raw(p, v) stw_p(saddr((p)), v)
692#define stl_raw(p, v) stl_p(saddr((p)), v)
693#define stq_raw(p, v) stq_p(saddr((p)), v)
694#define stfl_raw(p, v) stfl_p(saddr((p)), v)
695#define stfq_raw(p, v) stfq_p(saddr((p)), v)
c27004ec
FB
696
697
5fafdf24 698#if defined(CONFIG_USER_ONLY)
61382a50
FB
699
700/* if user mode, no other memory access functions */
701#define ldub(p) ldub_raw(p)
702#define ldsb(p) ldsb_raw(p)
703#define lduw(p) lduw_raw(p)
704#define ldsw(p) ldsw_raw(p)
705#define ldl(p) ldl_raw(p)
706#define ldq(p) ldq_raw(p)
707#define ldfl(p) ldfl_raw(p)
708#define ldfq(p) ldfq_raw(p)
709#define stb(p, v) stb_raw(p, v)
710#define stw(p, v) stw_raw(p, v)
711#define stl(p, v) stl_raw(p, v)
712#define stq(p, v) stq_raw(p, v)
713#define stfl(p, v) stfl_raw(p, v)
714#define stfq(p, v) stfq_raw(p, v)
715
716#define ldub_code(p) ldub_raw(p)
717#define ldsb_code(p) ldsb_raw(p)
718#define lduw_code(p) lduw_raw(p)
719#define ldsw_code(p) ldsw_raw(p)
720#define ldl_code(p) ldl_raw(p)
bc98a7ef 721#define ldq_code(p) ldq_raw(p)
61382a50
FB
722
723#define ldub_kernel(p) ldub_raw(p)
724#define ldsb_kernel(p) ldsb_raw(p)
725#define lduw_kernel(p) lduw_raw(p)
726#define ldsw_kernel(p) ldsw_raw(p)
727#define ldl_kernel(p) ldl_raw(p)
bc98a7ef 728#define ldq_kernel(p) ldq_raw(p)
0ac4bd56
FB
729#define ldfl_kernel(p) ldfl_raw(p)
730#define ldfq_kernel(p) ldfq_raw(p)
61382a50
FB
731#define stb_kernel(p, v) stb_raw(p, v)
732#define stw_kernel(p, v) stw_raw(p, v)
733#define stl_kernel(p, v) stl_raw(p, v)
734#define stq_kernel(p, v) stq_raw(p, v)
0ac4bd56
FB
735#define stfl_kernel(p, v) stfl_raw(p, v)
736#define stfq_kernel(p, vt) stfq_raw(p, v)
61382a50
FB
737
738#endif /* defined(CONFIG_USER_ONLY) */
739
5a9fdfec
FB
740/* page related stuff */
741
03875444 742#define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
5a9fdfec
FB
743#define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1)
744#define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK)
745
53a5960a 746/* ??? These should be the larger of unsigned long and target_ulong. */
83fb7adf
FB
747extern unsigned long qemu_real_host_page_size;
748extern unsigned long qemu_host_page_bits;
749extern unsigned long qemu_host_page_size;
750extern unsigned long qemu_host_page_mask;
5a9fdfec 751
83fb7adf 752#define HOST_PAGE_ALIGN(addr) (((addr) + qemu_host_page_size - 1) & qemu_host_page_mask)
5a9fdfec
FB
753
754/* same as PROT_xxx */
755#define PAGE_READ 0x0001
756#define PAGE_WRITE 0x0002
757#define PAGE_EXEC 0x0004
758#define PAGE_BITS (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
759#define PAGE_VALID 0x0008
760/* original state of the write flag (used when tracking self-modifying
761 code */
5fafdf24 762#define PAGE_WRITE_ORG 0x0010
50a9569b 763#define PAGE_RESERVED 0x0020
5a9fdfec
FB
764
765void page_dump(FILE *f);
53a5960a
PB
766int page_get_flags(target_ulong address);
767void page_set_flags(target_ulong start, target_ulong end, int flags);
3d97b40b 768int page_check_range(target_ulong start, target_ulong len, int flags);
5a9fdfec 769
26a5f13b 770void cpu_exec_init_all(unsigned long tb_size);
c5be9f08
TS
771CPUState *cpu_copy(CPUState *env);
772
5fafdf24 773void cpu_dump_state(CPUState *env, FILE *f,
7fe48483
FB
774 int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
775 int flags);
76a66253
JM
776void cpu_dump_statistics (CPUState *env, FILE *f,
777 int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
778 int flags);
7fe48483 779
a90b7318 780void cpu_abort(CPUState *env, const char *fmt, ...)
c3d2689d
AZ
781 __attribute__ ((__format__ (__printf__, 2, 3)))
782 __attribute__ ((__noreturn__));
f0aca822 783extern CPUState *first_cpu;
e2f22898 784extern CPUState *cpu_single_env;
5a9fdfec 785
9acbed06
FB
786#define CPU_INTERRUPT_EXIT 0x01 /* wants exit from main loop */
787#define CPU_INTERRUPT_HARD 0x02 /* hardware interrupt pending */
788#define CPU_INTERRUPT_EXITTB 0x04 /* exit the current TB (use for x86 a20 case) */
ef792f9d 789#define CPU_INTERRUPT_TIMER 0x08 /* internal timer exception pending */
98699967 790#define CPU_INTERRUPT_FIQ 0x10 /* Fast interrupt pending. */
ba3c64fb 791#define CPU_INTERRUPT_HALT 0x20 /* CPU halt wanted */
3b21e03e 792#define CPU_INTERRUPT_SMI 0x40 /* (x86 only) SMI interrupt pending */
6658ffb8 793#define CPU_INTERRUPT_DEBUG 0x80 /* Debug event occured. */
0573fbfc 794#define CPU_INTERRUPT_VIRQ 0x100 /* virtual interrupt pending. */
474ea849 795#define CPU_INTERRUPT_NMI 0x200 /* NMI pending. */
98699967 796
4690764b 797void cpu_interrupt(CPUState *s, int mask);
b54ad049 798void cpu_reset_interrupt(CPUState *env, int mask);
68a79315 799
6658ffb8
PB
800int cpu_watchpoint_insert(CPUState *env, target_ulong addr);
801int cpu_watchpoint_remove(CPUState *env, target_ulong addr);
7d03f82f 802void cpu_watchpoint_remove_all(CPUState *env);
2e12669a
FB
803int cpu_breakpoint_insert(CPUState *env, target_ulong pc);
804int cpu_breakpoint_remove(CPUState *env, target_ulong pc);
7d03f82f 805void cpu_breakpoint_remove_all(CPUState *env);
60897d36
EI
806
807#define SSTEP_ENABLE 0x1 /* Enable simulated HW single stepping */
808#define SSTEP_NOIRQ 0x2 /* Do not use IRQ while single stepping */
809#define SSTEP_NOTIMER 0x4 /* Do not Timers while single stepping */
810
c33a346e 811void cpu_single_step(CPUState *env, int enabled);
d95dc32d 812void cpu_reset(CPUState *s);
4c3a88a2 813
13eb76e0
FB
814/* Return the physical page corresponding to a virtual one. Use it
815 only for debugging because no protection checks are done. Return -1
816 if no page found. */
9b3c35e0 817target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr);
13eb76e0 818
5fafdf24 819#define CPU_LOG_TB_OUT_ASM (1 << 0)
9fddaa0c 820#define CPU_LOG_TB_IN_ASM (1 << 1)
f193c797
FB
821#define CPU_LOG_TB_OP (1 << 2)
822#define CPU_LOG_TB_OP_OPT (1 << 3)
823#define CPU_LOG_INT (1 << 4)
824#define CPU_LOG_EXEC (1 << 5)
825#define CPU_LOG_PCALL (1 << 6)
fd872598 826#define CPU_LOG_IOPORT (1 << 7)
9fddaa0c 827#define CPU_LOG_TB_CPU (1 << 8)
f193c797
FB
828
829/* define log items */
830typedef struct CPULogItem {
831 int mask;
832 const char *name;
833 const char *help;
834} CPULogItem;
835
836extern CPULogItem cpu_log_items[];
837
34865134
FB
838void cpu_set_log(int log_flags);
839void cpu_set_log_filename(const char *filename);
f193c797 840int cpu_str_to_log_mask(const char *str);
34865134 841
09683d35
FB
842/* IO ports API */
843
844/* NOTE: as these functions may be even used when there is an isa
845 brige on non x86 targets, we always defined them */
846#ifndef NO_CPU_IO_DEFS
847void cpu_outb(CPUState *env, int addr, int val);
848void cpu_outw(CPUState *env, int addr, int val);
849void cpu_outl(CPUState *env, int addr, int val);
850int cpu_inb(CPUState *env, int addr);
851int cpu_inw(CPUState *env, int addr);
852int cpu_inl(CPUState *env, int addr);
853#endif
854
00f82b8a
AJ
855/* address in the RAM (different from a physical address) */
856#ifdef USE_KQEMU
857typedef uint32_t ram_addr_t;
858#else
859typedef unsigned long ram_addr_t;
860#endif
861
33417e70
FB
862/* memory API */
863
00f82b8a 864extern ram_addr_t phys_ram_size;
edf75d59
FB
865extern int phys_ram_fd;
866extern uint8_t *phys_ram_base;
1ccde1cb 867extern uint8_t *phys_ram_dirty;
00f82b8a 868extern ram_addr_t ram_size;
edf75d59
FB
869
870/* physical memory access */
edf75d59
FB
871#define TLB_INVALID_MASK (1 << 3)
872#define IO_MEM_SHIFT 4
98699967 873#define IO_MEM_NB_ENTRIES (1 << (TARGET_PAGE_BITS - IO_MEM_SHIFT))
edf75d59
FB
874
875#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
876#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
877#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
1ccde1cb 878#define IO_MEM_NOTDIRTY (4 << IO_MEM_SHIFT) /* used internally, never use directly */
2a4188a3
FB
879/* acts like a ROM when read and like a device when written. As an
880 exception, the write memory callback gets the ram offset instead of
881 the physical address */
882#define IO_MEM_ROMD (1)
db7b5426 883#define IO_MEM_SUBPAGE (2)
4254fab8 884#define IO_MEM_SUBWIDTH (4)
edf75d59 885
7727994d
FB
886typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
887typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
33417e70 888
5fafdf24 889void cpu_register_physical_memory(target_phys_addr_t start_addr,
00f82b8a
AJ
890 ram_addr_t size,
891 ram_addr_t phys_offset);
892ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr);
893ram_addr_t qemu_ram_alloc(ram_addr_t);
e9a1ab19 894void qemu_ram_free(ram_addr_t addr);
33417e70
FB
895int cpu_register_io_memory(int io_index,
896 CPUReadMemoryFunc **mem_read,
7727994d
FB
897 CPUWriteMemoryFunc **mem_write,
898 void *opaque);
8926b517
FB
899CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index);
900CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index);
33417e70 901
2e12669a 902void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
13eb76e0 903 int len, int is_write);
5fafdf24 904static inline void cpu_physical_memory_read(target_phys_addr_t addr,
2e12669a 905 uint8_t *buf, int len)
8b1f24b0
FB
906{
907 cpu_physical_memory_rw(addr, buf, len, 0);
908}
5fafdf24 909static inline void cpu_physical_memory_write(target_phys_addr_t addr,
2e12669a 910 const uint8_t *buf, int len)
8b1f24b0
FB
911{
912 cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
913}
aab33094
FB
914uint32_t ldub_phys(target_phys_addr_t addr);
915uint32_t lduw_phys(target_phys_addr_t addr);
8df1cd07 916uint32_t ldl_phys(target_phys_addr_t addr);
aab33094 917uint64_t ldq_phys(target_phys_addr_t addr);
8df1cd07 918void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
bc98a7ef 919void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
aab33094
FB
920void stb_phys(target_phys_addr_t addr, uint32_t val);
921void stw_phys(target_phys_addr_t addr, uint32_t val);
8df1cd07 922void stl_phys(target_phys_addr_t addr, uint32_t val);
aab33094 923void stq_phys(target_phys_addr_t addr, uint64_t val);
8b1f24b0 924
5fafdf24 925void cpu_physical_memory_write_rom(target_phys_addr_t addr,
d0ecd2aa 926 const uint8_t *buf, int len);
5fafdf24 927int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
8b1f24b0 928 uint8_t *buf, int len, int is_write);
13eb76e0 929
04c504cc
FB
930#define VGA_DIRTY_FLAG 0x01
931#define CODE_DIRTY_FLAG 0x02
0a962c02 932
1ccde1cb 933/* read dirty bit (return 0 or 1) */
04c504cc 934static inline int cpu_physical_memory_is_dirty(ram_addr_t addr)
1ccde1cb 935{
0a962c02
FB
936 return phys_ram_dirty[addr >> TARGET_PAGE_BITS] == 0xff;
937}
938
5fafdf24 939static inline int cpu_physical_memory_get_dirty(ram_addr_t addr,
0a962c02
FB
940 int dirty_flags)
941{
942 return phys_ram_dirty[addr >> TARGET_PAGE_BITS] & dirty_flags;
1ccde1cb
FB
943}
944
04c504cc 945static inline void cpu_physical_memory_set_dirty(ram_addr_t addr)
1ccde1cb 946{
0a962c02 947 phys_ram_dirty[addr >> TARGET_PAGE_BITS] = 0xff;
1ccde1cb
FB
948}
949
04c504cc 950void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
0a962c02 951 int dirty_flags);
04c504cc 952void cpu_tlb_update_dirty(CPUState *env);
1ccde1cb 953
e3db7226
FB
954void dump_exec_info(FILE *f,
955 int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
956
effedbc9
FB
957/*******************************************/
958/* host CPU ticks (if available) */
959
960#if defined(__powerpc__)
961
5fafdf24 962static inline uint32_t get_tbl(void)
effedbc9
FB
963{
964 uint32_t tbl;
965 asm volatile("mftb %0" : "=r" (tbl));
966 return tbl;
967}
968
5fafdf24 969static inline uint32_t get_tbu(void)
effedbc9
FB
970{
971 uint32_t tbl;
972 asm volatile("mftbu %0" : "=r" (tbl));
973 return tbl;
974}
975
976static inline int64_t cpu_get_real_ticks(void)
977{
978 uint32_t l, h, h1;
979 /* NOTE: we test if wrapping has occurred */
980 do {
981 h = get_tbu();
982 l = get_tbl();
983 h1 = get_tbu();
984 } while (h != h1);
985 return ((int64_t)h << 32) | l;
986}
987
988#elif defined(__i386__)
989
990static inline int64_t cpu_get_real_ticks(void)
5f1ce948
FB
991{
992 int64_t val;
993 asm volatile ("rdtsc" : "=A" (val));
994 return val;
995}
996
effedbc9
FB
997#elif defined(__x86_64__)
998
999static inline int64_t cpu_get_real_ticks(void)
1000{
1001 uint32_t low,high;
1002 int64_t val;
1003 asm volatile("rdtsc" : "=a" (low), "=d" (high));
1004 val = high;
1005 val <<= 32;
1006 val |= low;
1007 return val;
1008}
1009
f54b3f92
AJ
1010#elif defined(__hppa__)
1011
1012static inline int64_t cpu_get_real_ticks(void)
1013{
1014 int val;
1015 asm volatile ("mfctl %%cr16, %0" : "=r"(val));
1016 return val;
1017}
1018
effedbc9
FB
1019#elif defined(__ia64)
1020
1021static inline int64_t cpu_get_real_ticks(void)
1022{
1023 int64_t val;
1024 asm volatile ("mov %0 = ar.itc" : "=r"(val) :: "memory");
1025 return val;
1026}
1027
1028#elif defined(__s390__)
1029
1030static inline int64_t cpu_get_real_ticks(void)
1031{
1032 int64_t val;
1033 asm volatile("stck 0(%1)" : "=m" (val) : "a" (&val) : "cc");
1034 return val;
1035}
1036
3142255c 1037#elif defined(__sparc_v8plus__) || defined(__sparc_v8plusa__) || defined(__sparc_v9__)
effedbc9
FB
1038
1039static inline int64_t cpu_get_real_ticks (void)
1040{
1041#if defined(_LP64)
1042 uint64_t rval;
1043 asm volatile("rd %%tick,%0" : "=r"(rval));
1044 return rval;
1045#else
1046 union {
1047 uint64_t i64;
1048 struct {
1049 uint32_t high;
1050 uint32_t low;
1051 } i32;
1052 } rval;
1053 asm volatile("rd %%tick,%1; srlx %1,32,%0"
1054 : "=r"(rval.i32.high), "=r"(rval.i32.low));
1055 return rval.i64;
1056#endif
1057}
c4b89d18
TS
1058
1059#elif defined(__mips__)
1060
1061static inline int64_t cpu_get_real_ticks(void)
1062{
1063#if __mips_isa_rev >= 2
1064 uint32_t count;
1065 static uint32_t cyc_per_count = 0;
1066
1067 if (!cyc_per_count)
1068 __asm__ __volatile__("rdhwr %0, $3" : "=r" (cyc_per_count));
1069
1070 __asm__ __volatile__("rdhwr %1, $2" : "=r" (count));
1071 return (int64_t)(count * cyc_per_count);
1072#else
1073 /* FIXME */
1074 static int64_t ticks = 0;
1075 return ticks++;
1076#endif
1077}
1078
46152182
PB
1079#else
1080/* The host CPU doesn't have an easily accessible cycle counter.
85028e4d
TS
1081 Just return a monotonically increasing value. This will be
1082 totally wrong, but hopefully better than nothing. */
46152182
PB
1083static inline int64_t cpu_get_real_ticks (void)
1084{
1085 static int64_t ticks = 0;
1086 return ticks++;
1087}
effedbc9
FB
1088#endif
1089
1090/* profiling */
1091#ifdef CONFIG_PROFILER
1092static inline int64_t profile_getclock(void)
1093{
1094 return cpu_get_real_ticks();
1095}
1096
5f1ce948
FB
1097extern int64_t kqemu_time, kqemu_time_start;
1098extern int64_t qemu_time, qemu_time_start;
1099extern int64_t tlb_flush_time;
1100extern int64_t kqemu_exec_count;
1101extern int64_t dev_time;
1102extern int64_t kqemu_ret_int_count;
1103extern int64_t kqemu_ret_excp_count;
1104extern int64_t kqemu_ret_intr_count;
5f1ce948
FB
1105#endif
1106
5a9fdfec 1107#endif /* CPU_ALL_H */