]> git.proxmox.com Git - qemu.git/blame - cpu-common.h
pci: use qdev reset framework for pci bus reset
[qemu.git] / cpu-common.h
CommitLineData
1ad2134f
PB
1#ifndef CPU_COMMON_H
2#define CPU_COMMON_H 1
3
4/* CPU interfaces that are target indpendent. */
5
477ba620 6#if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__) || defined(__ia64__)
1ad2134f
PB
7#define WORDS_ALIGNED
8#endif
9
37b76cfd
PB
10#ifdef TARGET_PHYS_ADDR_BITS
11#include "targphys.h"
12#endif
13
14#ifndef NEED_CPU_H
15#include "poison.h"
16#endif
17
1ad2134f 18#include "bswap.h"
f6f3fbca 19#include "qemu-queue.h"
1ad2134f 20
b3755a91
PB
21#if !defined(CONFIG_USER_ONLY)
22
1ad2134f 23/* address in the RAM (different from a physical address) */
c227f099 24typedef unsigned long ram_addr_t;
1ad2134f
PB
25
26/* memory API */
27
c227f099
AL
28typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
29typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
1ad2134f 30
c227f099
AL
31void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
32 ram_addr_t size,
33 ram_addr_t phys_offset,
34 ram_addr_t region_offset);
35static inline void cpu_register_physical_memory(target_phys_addr_t start_addr,
36 ram_addr_t size,
37 ram_addr_t phys_offset)
1ad2134f
PB
38{
39 cpu_register_physical_memory_offset(start_addr, size, phys_offset, 0);
40}
41
c227f099 42ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr);
84b89d78
CM
43ram_addr_t qemu_ram_alloc_from_ptr(DeviceState *dev, const char *name,
44 ram_addr_t size, void *host);
1724f049 45ram_addr_t qemu_ram_alloc(DeviceState *dev, const char *name, ram_addr_t size);
c227f099 46void qemu_ram_free(ram_addr_t addr);
1ad2134f 47/* This should only be used for ram local to a device. */
c227f099 48void *qemu_get_ram_ptr(ram_addr_t addr);
1ad2134f 49/* This should not be used by devices. */
e890261f
MT
50int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr);
51ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr);
1ad2134f 52
d60efc6b
BS
53int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
54 CPUWriteMemoryFunc * const *mem_write,
1ad2134f
PB
55 void *opaque);
56void cpu_unregister_io_memory(int table_address);
57
c227f099 58void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
1ad2134f 59 int len, int is_write);
c227f099 60static inline void cpu_physical_memory_read(target_phys_addr_t addr,
1ad2134f
PB
61 uint8_t *buf, int len)
62{
63 cpu_physical_memory_rw(addr, buf, len, 0);
64}
c227f099 65static inline void cpu_physical_memory_write(target_phys_addr_t addr,
1ad2134f
PB
66 const uint8_t *buf, int len)
67{
68 cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
69}
c227f099
AL
70void *cpu_physical_memory_map(target_phys_addr_t addr,
71 target_phys_addr_t *plen,
1ad2134f 72 int is_write);
c227f099
AL
73void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
74 int is_write, target_phys_addr_t access_len);
1ad2134f
PB
75void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque));
76void cpu_unregister_map_client(void *cookie);
77
f6f3fbca
MT
78struct CPUPhysMemoryClient;
79typedef struct CPUPhysMemoryClient CPUPhysMemoryClient;
80struct CPUPhysMemoryClient {
81 void (*set_memory)(struct CPUPhysMemoryClient *client,
82 target_phys_addr_t start_addr,
83 ram_addr_t size,
84 ram_addr_t phys_offset);
85 int (*sync_dirty_bitmap)(struct CPUPhysMemoryClient *client,
86 target_phys_addr_t start_addr,
87 target_phys_addr_t end_addr);
88 int (*migration_log)(struct CPUPhysMemoryClient *client,
89 int enable);
90 QLIST_ENTRY(CPUPhysMemoryClient) list;
91};
92
93void cpu_register_phys_memory_client(CPUPhysMemoryClient *);
94void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *);
95
6842a08e
BS
96/* Coalesced MMIO regions are areas where write operations can be reordered.
97 * This usually implies that write operations are side-effect free. This allows
98 * batching which can make a major impact on performance when using
99 * virtualization.
100 */
101void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size);
102
103void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size);
104
105void qemu_flush_coalesced_mmio_buffer(void);
106
c227f099
AL
107uint32_t ldub_phys(target_phys_addr_t addr);
108uint32_t lduw_phys(target_phys_addr_t addr);
109uint32_t ldl_phys(target_phys_addr_t addr);
110uint64_t ldq_phys(target_phys_addr_t addr);
111void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
112void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
113void stb_phys(target_phys_addr_t addr, uint32_t val);
114void stw_phys(target_phys_addr_t addr, uint32_t val);
115void stl_phys(target_phys_addr_t addr, uint32_t val);
116void stq_phys(target_phys_addr_t addr, uint64_t val);
117
118void cpu_physical_memory_write_rom(target_phys_addr_t addr,
1ad2134f
PB
119 const uint8_t *buf, int len);
120
121#define IO_MEM_SHIFT 3
122
123#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
124#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
125#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
126#define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
127
128/* Acts like a ROM when read and like a device when written. */
129#define IO_MEM_ROMD (1)
130#define IO_MEM_SUBPAGE (2)
1ad2134f 131
b3755a91
PB
132#endif
133
1ad2134f 134#endif /* !CPU_COMMON_H */