]> git.proxmox.com Git - qemu.git/blame - cpu-common.h
multiboot: set boot_device to first partition
[qemu.git] / cpu-common.h
CommitLineData
1ad2134f
PB
1#ifndef CPU_COMMON_H
2#define CPU_COMMON_H 1
3
4/* CPU interfaces that are target indpendent. */
5
477ba620 6#if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__) || defined(__ia64__)
1ad2134f
PB
7#define WORDS_ALIGNED
8#endif
9
37b76cfd
PB
10#ifdef TARGET_PHYS_ADDR_BITS
11#include "targphys.h"
12#endif
13
14#ifndef NEED_CPU_H
15#include "poison.h"
16#endif
17
1ad2134f 18#include "bswap.h"
f6f3fbca 19#include "qemu-queue.h"
1ad2134f 20
b3755a91
PB
21#if !defined(CONFIG_USER_ONLY)
22
dd310534
AG
23enum device_endian {
24 DEVICE_NATIVE_ENDIAN,
25 DEVICE_BIG_ENDIAN,
26 DEVICE_LITTLE_ENDIAN,
27};
28
1ad2134f 29/* address in the RAM (different from a physical address) */
c227f099 30typedef unsigned long ram_addr_t;
1ad2134f
PB
31
32/* memory API */
33
c227f099
AL
34typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
35typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
1ad2134f 36
0fd542fb
MT
37void cpu_register_physical_memory_log(target_phys_addr_t start_addr,
38 ram_addr_t size,
39 ram_addr_t phys_offset,
40 ram_addr_t region_offset,
41 bool log_dirty);
42
43static inline void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
44 ram_addr_t size,
45 ram_addr_t phys_offset,
46 ram_addr_t region_offset)
47{
48 cpu_register_physical_memory_log(start_addr, size, phys_offset,
49 region_offset, false);
50}
51
c227f099
AL
52static inline void cpu_register_physical_memory(target_phys_addr_t start_addr,
53 ram_addr_t size,
54 ram_addr_t phys_offset)
1ad2134f
PB
55{
56 cpu_register_physical_memory_offset(start_addr, size, phys_offset, 0);
57}
58
c227f099 59ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr);
84b89d78
CM
60ram_addr_t qemu_ram_alloc_from_ptr(DeviceState *dev, const char *name,
61 ram_addr_t size, void *host);
1724f049 62ram_addr_t qemu_ram_alloc(DeviceState *dev, const char *name, ram_addr_t size);
c227f099 63void qemu_ram_free(ram_addr_t addr);
cd19cfa2 64void qemu_ram_remap(ram_addr_t addr, ram_addr_t length);
1ad2134f 65/* This should only be used for ram local to a device. */
c227f099 66void *qemu_get_ram_ptr(ram_addr_t addr);
b2e0a138
MT
67/* Same but slower, to use for migration, where the order of
68 * RAMBlocks must not change. */
69void *qemu_safe_ram_ptr(ram_addr_t addr);
050a0ddf 70void qemu_put_ram_ptr(void *addr);
1ad2134f 71/* This should not be used by devices. */
e890261f
MT
72int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr);
73ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr);
1ad2134f 74
d60efc6b
BS
75int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
76 CPUWriteMemoryFunc * const *mem_write,
dd310534 77 void *opaque, enum device_endian endian);
1ad2134f
PB
78void cpu_unregister_io_memory(int table_address);
79
c227f099 80void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
1ad2134f 81 int len, int is_write);
c227f099 82static inline void cpu_physical_memory_read(target_phys_addr_t addr,
3bad9814 83 void *buf, int len)
1ad2134f
PB
84{
85 cpu_physical_memory_rw(addr, buf, len, 0);
86}
c227f099 87static inline void cpu_physical_memory_write(target_phys_addr_t addr,
3bad9814 88 const void *buf, int len)
1ad2134f 89{
3bad9814 90 cpu_physical_memory_rw(addr, (void *)buf, len, 1);
1ad2134f 91}
c227f099
AL
92void *cpu_physical_memory_map(target_phys_addr_t addr,
93 target_phys_addr_t *plen,
1ad2134f 94 int is_write);
c227f099
AL
95void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
96 int is_write, target_phys_addr_t access_len);
1ad2134f
PB
97void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque));
98void cpu_unregister_map_client(void *cookie);
99
f6f3fbca
MT
100struct CPUPhysMemoryClient;
101typedef struct CPUPhysMemoryClient CPUPhysMemoryClient;
102struct CPUPhysMemoryClient {
103 void (*set_memory)(struct CPUPhysMemoryClient *client,
104 target_phys_addr_t start_addr,
105 ram_addr_t size,
0fd542fb
MT
106 ram_addr_t phys_offset,
107 bool log_dirty);
f6f3fbca
MT
108 int (*sync_dirty_bitmap)(struct CPUPhysMemoryClient *client,
109 target_phys_addr_t start_addr,
110 target_phys_addr_t end_addr);
111 int (*migration_log)(struct CPUPhysMemoryClient *client,
112 int enable);
e5896b12
AP
113 int (*log_start)(struct CPUPhysMemoryClient *client,
114 target_phys_addr_t phys_addr, ram_addr_t size);
115 int (*log_stop)(struct CPUPhysMemoryClient *client,
116 target_phys_addr_t phys_addr, ram_addr_t size);
f6f3fbca
MT
117 QLIST_ENTRY(CPUPhysMemoryClient) list;
118};
119
120void cpu_register_phys_memory_client(CPUPhysMemoryClient *);
121void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *);
122
6842a08e
BS
123/* Coalesced MMIO regions are areas where write operations can be reordered.
124 * This usually implies that write operations are side-effect free. This allows
125 * batching which can make a major impact on performance when using
126 * virtualization.
127 */
128void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size);
129
130void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size);
131
132void qemu_flush_coalesced_mmio_buffer(void);
133
c227f099
AL
134uint32_t ldub_phys(target_phys_addr_t addr);
135uint32_t lduw_phys(target_phys_addr_t addr);
136uint32_t ldl_phys(target_phys_addr_t addr);
137uint64_t ldq_phys(target_phys_addr_t addr);
138void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
139void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
140void stb_phys(target_phys_addr_t addr, uint32_t val);
141void stw_phys(target_phys_addr_t addr, uint32_t val);
142void stl_phys(target_phys_addr_t addr, uint32_t val);
143void stq_phys(target_phys_addr_t addr, uint64_t val);
144
145void cpu_physical_memory_write_rom(target_phys_addr_t addr,
1ad2134f
PB
146 const uint8_t *buf, int len);
147
148#define IO_MEM_SHIFT 3
149
150#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
151#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
152#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
153#define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
154
155/* Acts like a ROM when read and like a device when written. */
156#define IO_MEM_ROMD (1)
157#define IO_MEM_SUBPAGE (2)
1ad2134f 158
b3755a91
PB
159#endif
160
1ad2134f 161#endif /* !CPU_COMMON_H */