]> git.proxmox.com Git - qemu.git/blame - cpu-common.h
Compile usb-ohci only once
[qemu.git] / cpu-common.h
CommitLineData
1ad2134f
PB
1#ifndef CPU_COMMON_H
2#define CPU_COMMON_H 1
3
4/* CPU interfaces that are target indpendent. */
5
6#if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__)
7#define WORDS_ALIGNED
8#endif
9
10#include "bswap.h"
f6f3fbca 11#include "qemu-queue.h"
1ad2134f 12
b3755a91
PB
13#if !defined(CONFIG_USER_ONLY)
14
1ad2134f 15/* address in the RAM (different from a physical address) */
c227f099 16typedef unsigned long ram_addr_t;
1ad2134f
PB
17
18/* memory API */
19
c227f099
AL
20typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
21typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
1ad2134f 22
c227f099
AL
23void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
24 ram_addr_t size,
25 ram_addr_t phys_offset,
26 ram_addr_t region_offset);
27static inline void cpu_register_physical_memory(target_phys_addr_t start_addr,
28 ram_addr_t size,
29 ram_addr_t phys_offset)
1ad2134f
PB
30{
31 cpu_register_physical_memory_offset(start_addr, size, phys_offset, 0);
32}
33
c227f099
AL
34ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr);
35ram_addr_t qemu_ram_alloc(ram_addr_t);
36void qemu_ram_free(ram_addr_t addr);
1ad2134f 37/* This should only be used for ram local to a device. */
c227f099 38void *qemu_get_ram_ptr(ram_addr_t addr);
1ad2134f 39/* This should not be used by devices. */
c227f099 40ram_addr_t qemu_ram_addr_from_host(void *ptr);
1ad2134f 41
d60efc6b
BS
42int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
43 CPUWriteMemoryFunc * const *mem_write,
1ad2134f
PB
44 void *opaque);
45void cpu_unregister_io_memory(int table_address);
46
c227f099 47void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
1ad2134f 48 int len, int is_write);
c227f099 49static inline void cpu_physical_memory_read(target_phys_addr_t addr,
1ad2134f
PB
50 uint8_t *buf, int len)
51{
52 cpu_physical_memory_rw(addr, buf, len, 0);
53}
c227f099 54static inline void cpu_physical_memory_write(target_phys_addr_t addr,
1ad2134f
PB
55 const uint8_t *buf, int len)
56{
57 cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
58}
c227f099
AL
59void *cpu_physical_memory_map(target_phys_addr_t addr,
60 target_phys_addr_t *plen,
1ad2134f 61 int is_write);
c227f099
AL
62void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
63 int is_write, target_phys_addr_t access_len);
1ad2134f
PB
64void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque));
65void cpu_unregister_map_client(void *cookie);
66
f6f3fbca
MT
67struct CPUPhysMemoryClient;
68typedef struct CPUPhysMemoryClient CPUPhysMemoryClient;
69struct CPUPhysMemoryClient {
70 void (*set_memory)(struct CPUPhysMemoryClient *client,
71 target_phys_addr_t start_addr,
72 ram_addr_t size,
73 ram_addr_t phys_offset);
74 int (*sync_dirty_bitmap)(struct CPUPhysMemoryClient *client,
75 target_phys_addr_t start_addr,
76 target_phys_addr_t end_addr);
77 int (*migration_log)(struct CPUPhysMemoryClient *client,
78 int enable);
79 QLIST_ENTRY(CPUPhysMemoryClient) list;
80};
81
82void cpu_register_phys_memory_client(CPUPhysMemoryClient *);
83void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *);
84
c227f099
AL
85uint32_t ldub_phys(target_phys_addr_t addr);
86uint32_t lduw_phys(target_phys_addr_t addr);
87uint32_t ldl_phys(target_phys_addr_t addr);
88uint64_t ldq_phys(target_phys_addr_t addr);
89void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
90void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
91void stb_phys(target_phys_addr_t addr, uint32_t val);
92void stw_phys(target_phys_addr_t addr, uint32_t val);
93void stl_phys(target_phys_addr_t addr, uint32_t val);
94void stq_phys(target_phys_addr_t addr, uint64_t val);
95
96void cpu_physical_memory_write_rom(target_phys_addr_t addr,
1ad2134f
PB
97 const uint8_t *buf, int len);
98
99#define IO_MEM_SHIFT 3
100
101#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
102#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
103#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
104#define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
105
106/* Acts like a ROM when read and like a device when written. */
107#define IO_MEM_ROMD (1)
108#define IO_MEM_SUBPAGE (2)
109#define IO_MEM_SUBWIDTH (4)
110
b3755a91
PB
111#endif
112
1ad2134f 113#endif /* !CPU_COMMON_H */