]> git.proxmox.com Git - qemu.git/blame - cpu-exec.c
target-i386: move tcg initialization into x86_cpu_initfn()
[qemu.git] / cpu-exec.c
CommitLineData
7d13299d 1/*
e965fc38 2 * emulator main execution loop
5fafdf24 3 *
66321a11 4 * Copyright (c) 2003-2005 Fabrice Bellard
7d13299d 5 *
3ef693a0
FB
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
7d13299d 10 *
3ef693a0
FB
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
7d13299d 15 *
3ef693a0 16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
7d13299d 18 */
e4533c7a 19#include "config.h"
cea5f9a2 20#include "cpu.h"
956034d7 21#include "disas.h"
7cb69cae 22#include "tcg.h"
1d93f0f0 23#include "qemu-barrier.h"
c7f0f3b1 24#include "qtest.h"
7d13299d 25
36bdbe54
FB
26int tb_invalidated_flag;
27
f0667e66 28//#define CONFIG_DEBUG_EXEC
7d13299d 29
9349b4f9 30bool qemu_cpu_has_work(CPUArchState *env)
6a4955a8
AL
31{
32 return cpu_has_work(env);
33}
34
9349b4f9 35void cpu_loop_exit(CPUArchState *env)
e4533c7a 36{
cea5f9a2
BS
37 env->current_tb = NULL;
38 longjmp(env->jmp_env, 1);
e4533c7a 39}
bfed01fc 40
fbf9eeb3
FB
41/* exit the current TB from a signal handler. The host registers are
42 restored in a state compatible with the CPU emulator
43 */
9eff14f3 44#if defined(CONFIG_SOFTMMU)
9349b4f9 45void cpu_resume_from_signal(CPUArchState *env, void *puc)
9eff14f3 46{
9eff14f3
BS
47 /* XXX: restore cpu registers saved in host registers */
48
49 env->exception_index = -1;
50 longjmp(env->jmp_env, 1);
51}
9eff14f3 52#endif
fbf9eeb3 53
2e70f6ef
PB
54/* Execute the code without caching the generated code. An interpreter
55 could be used if available. */
9349b4f9 56static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
cea5f9a2 57 TranslationBlock *orig_tb)
2e70f6ef 58{
69784eae 59 tcg_target_ulong next_tb;
2e70f6ef
PB
60 TranslationBlock *tb;
61
62 /* Should never happen.
63 We only end up here when an existing TB is too long. */
64 if (max_cycles > CF_COUNT_MASK)
65 max_cycles = CF_COUNT_MASK;
66
67 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
68 max_cycles);
69 env->current_tb = tb;
70 /* execute the generated code */
cea5f9a2 71 next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr);
1c3569fe 72 env->current_tb = NULL;
2e70f6ef
PB
73
74 if ((next_tb & 3) == 2) {
75 /* Restore PC. This may happen if async event occurs before
76 the TB starts executing. */
622ed360 77 cpu_pc_from_tb(env, tb);
2e70f6ef
PB
78 }
79 tb_phys_invalidate(tb, -1);
80 tb_free(tb);
81}
82
9349b4f9 83static TranslationBlock *tb_find_slow(CPUArchState *env,
cea5f9a2 84 target_ulong pc,
8a40a180 85 target_ulong cs_base,
c068688b 86 uint64_t flags)
8a40a180
FB
87{
88 TranslationBlock *tb, **ptb1;
8a40a180 89 unsigned int h;
337fc758 90 tb_page_addr_t phys_pc, phys_page1;
41c1b1c9 91 target_ulong virt_page2;
3b46e624 92
8a40a180 93 tb_invalidated_flag = 0;
3b46e624 94
8a40a180 95 /* find translated block using physical mappings */
41c1b1c9 96 phys_pc = get_page_addr_code(env, pc);
8a40a180 97 phys_page1 = phys_pc & TARGET_PAGE_MASK;
8a40a180
FB
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
5fafdf24 104 if (tb->pc == pc &&
8a40a180 105 tb->page_addr[0] == phys_page1 &&
5fafdf24 106 tb->cs_base == cs_base &&
8a40a180
FB
107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
337fc758
BS
110 tb_page_addr_t phys_page2;
111
5fafdf24 112 virt_page2 = (pc & TARGET_PAGE_MASK) +
8a40a180 113 TARGET_PAGE_SIZE;
41c1b1c9 114 phys_page2 = get_page_addr_code(env, virt_page2);
8a40a180
FB
115 if (tb->page_addr[1] == phys_page2)
116 goto found;
117 } else {
118 goto found;
119 }
120 }
121 ptb1 = &tb->phys_hash_next;
122 }
123 not_found:
2e70f6ef
PB
124 /* if no translated code available, then translate it now */
125 tb = tb_gen_code(env, pc, cs_base, flags, 0);
3b46e624 126
8a40a180 127 found:
2c90fe2b
KB
128 /* Move the last found TB to the head of the list */
129 if (likely(*ptb1)) {
130 *ptb1 = tb->phys_hash_next;
131 tb->phys_hash_next = tb_phys_hash[h];
132 tb_phys_hash[h] = tb;
133 }
8a40a180
FB
134 /* we add the TB in the virtual pc hash table */
135 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
8a40a180
FB
136 return tb;
137}
138
9349b4f9 139static inline TranslationBlock *tb_find_fast(CPUArchState *env)
8a40a180
FB
140{
141 TranslationBlock *tb;
142 target_ulong cs_base, pc;
6b917547 143 int flags;
8a40a180
FB
144
145 /* we record a subset of the CPU state. It will
146 always be the same before a given translated block
147 is executed. */
6b917547 148 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bce61846 149 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
551bd27f
TS
150 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
151 tb->flags != flags)) {
cea5f9a2 152 tb = tb_find_slow(env, pc, cs_base, flags);
8a40a180
FB
153 }
154 return tb;
155}
156
1009d2ed
JK
157static CPUDebugExcpHandler *debug_excp_handler;
158
84e3b602 159void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
1009d2ed 160{
1009d2ed 161 debug_excp_handler = handler;
1009d2ed
JK
162}
163
9349b4f9 164static void cpu_handle_debug_exception(CPUArchState *env)
1009d2ed
JK
165{
166 CPUWatchpoint *wp;
167
168 if (!env->watchpoint_hit) {
169 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
170 wp->flags &= ~BP_WATCHPOINT_HIT;
171 }
172 }
173 if (debug_excp_handler) {
174 debug_excp_handler(env);
175 }
176}
177
7d13299d
FB
178/* main execution loop */
179
1a28cac3
MT
180volatile sig_atomic_t exit_request;
181
9349b4f9 182int cpu_exec(CPUArchState *env)
7d13299d 183{
c356a1bc
AF
184#ifdef TARGET_PPC
185 CPUState *cpu = ENV_GET_CPU(env);
186#endif
8a40a180 187 int ret, interrupt_request;
8a40a180 188 TranslationBlock *tb;
c27004ec 189 uint8_t *tc_ptr;
69784eae 190 tcg_target_ulong next_tb;
8c6939c0 191
cea5f9a2
BS
192 if (env->halted) {
193 if (!cpu_has_work(env)) {
eda48c34
PB
194 return EXCP_HALTED;
195 }
196
cea5f9a2 197 env->halted = 0;
eda48c34 198 }
5a1e3cfc 199
cea5f9a2 200 cpu_single_env = env;
e4533c7a 201
c629a4bc 202 if (unlikely(exit_request)) {
1a28cac3 203 env->exit_request = 1;
1a28cac3
MT
204 }
205
ecb644f4 206#if defined(TARGET_I386)
6792a57b
JK
207 /* put eflags in CPU temporary format */
208 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
209 DF = 1 - (2 * ((env->eflags >> 10) & 1));
210 CC_OP = CC_OP_EFLAGS;
211 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
93ac68bc 212#elif defined(TARGET_SPARC)
e6e5906b
PB
213#elif defined(TARGET_M68K)
214 env->cc_op = CC_OP_FLAGS;
215 env->cc_dest = env->sr & 0xf;
216 env->cc_x = (env->sr >> 4) & 1;
ecb644f4
TS
217#elif defined(TARGET_ALPHA)
218#elif defined(TARGET_ARM)
d2fbca94 219#elif defined(TARGET_UNICORE32)
ecb644f4 220#elif defined(TARGET_PPC)
4e85f82c 221 env->reserve_addr = -1;
81ea0e13 222#elif defined(TARGET_LM32)
b779e29e 223#elif defined(TARGET_MICROBLAZE)
6af0bf9c 224#elif defined(TARGET_MIPS)
fdf9b3e8 225#elif defined(TARGET_SH4)
f1ccf904 226#elif defined(TARGET_CRIS)
10ec5117 227#elif defined(TARGET_S390X)
2328826b 228#elif defined(TARGET_XTENSA)
fdf9b3e8 229 /* XXXXX */
e4533c7a
FB
230#else
231#error unsupported target CPU
232#endif
3fb2ded1 233 env->exception_index = -1;
9d27abd9 234
7d13299d 235 /* prepare setjmp context for exception handling */
3fb2ded1
FB
236 for(;;) {
237 if (setjmp(env->jmp_env) == 0) {
238 /* if an exception is pending, we execute it here */
239 if (env->exception_index >= 0) {
240 if (env->exception_index >= EXCP_INTERRUPT) {
241 /* exit request from the cpu execution loop */
242 ret = env->exception_index;
1009d2ed
JK
243 if (ret == EXCP_DEBUG) {
244 cpu_handle_debug_exception(env);
245 }
3fb2ded1 246 break;
72d239ed
AJ
247 } else {
248#if defined(CONFIG_USER_ONLY)
3fb2ded1 249 /* if user mode only, we simulate a fake exception
9f083493 250 which will be handled outside the cpu execution
3fb2ded1 251 loop */
83479e77 252#if defined(TARGET_I386)
e694d4e2 253 do_interrupt(env);
83479e77 254#endif
3fb2ded1
FB
255 ret = env->exception_index;
256 break;
72d239ed 257#else
b5ff1b31 258 do_interrupt(env);
301d2908 259 env->exception_index = -1;
83479e77 260#endif
3fb2ded1 261 }
5fafdf24 262 }
9df217a3 263
b5fc09ae 264 next_tb = 0; /* force lookup of first TB */
3fb2ded1 265 for(;;) {
68a79315 266 interrupt_request = env->interrupt_request;
e1638bd8 267 if (unlikely(interrupt_request)) {
268 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
269 /* Mask out external interrupts for this step. */
3125f763 270 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
e1638bd8 271 }
6658ffb8
PB
272 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
273 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
274 env->exception_index = EXCP_DEBUG;
1162c041 275 cpu_loop_exit(env);
6658ffb8 276 }
a90b7318 277#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
b779e29e 278 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
d2fbca94 279 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
a90b7318
AZ
280 if (interrupt_request & CPU_INTERRUPT_HALT) {
281 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
282 env->halted = 1;
283 env->exception_index = EXCP_HLT;
1162c041 284 cpu_loop_exit(env);
a90b7318
AZ
285 }
286#endif
68a79315 287#if defined(TARGET_I386)
b09ea7d5 288 if (interrupt_request & CPU_INTERRUPT_INIT) {
e694d4e2 289 svm_check_intercept(env, SVM_EXIT_INIT);
232fc23b 290 do_cpu_init(x86_env_get_cpu(env));
b09ea7d5 291 env->exception_index = EXCP_HALTED;
1162c041 292 cpu_loop_exit(env);
b09ea7d5 293 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
232fc23b 294 do_cpu_sipi(x86_env_get_cpu(env));
b09ea7d5 295 } else if (env->hflags2 & HF2_GIF_MASK) {
db620f46
FB
296 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
297 !(env->hflags & HF_SMM_MASK)) {
e694d4e2 298 svm_check_intercept(env, SVM_EXIT_SMI);
db620f46 299 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
e694d4e2 300 do_smm_enter(env);
db620f46
FB
301 next_tb = 0;
302 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
303 !(env->hflags2 & HF2_NMI_MASK)) {
304 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
305 env->hflags2 |= HF2_NMI_MASK;
e694d4e2 306 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
db620f46 307 next_tb = 0;
e965fc38 308 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
79c4f6b0 309 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
e694d4e2 310 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
79c4f6b0 311 next_tb = 0;
db620f46
FB
312 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
313 (((env->hflags2 & HF2_VINTR_MASK) &&
314 (env->hflags2 & HF2_HIF_MASK)) ||
315 (!(env->hflags2 & HF2_VINTR_MASK) &&
316 (env->eflags & IF_MASK &&
317 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
318 int intno;
e694d4e2 319 svm_check_intercept(env, SVM_EXIT_INTR);
db620f46
FB
320 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
321 intno = cpu_get_pic_interrupt(env);
93fcfe39 322 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
e694d4e2 323 do_interrupt_x86_hardirq(env, intno, 1);
db620f46
FB
324 /* ensure that no TB jump will be modified as
325 the program flow was changed */
326 next_tb = 0;
0573fbfc 327#if !defined(CONFIG_USER_ONLY)
db620f46
FB
328 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
329 (env->eflags & IF_MASK) &&
330 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
331 int intno;
332 /* FIXME: this should respect TPR */
e694d4e2 333 svm_check_intercept(env, SVM_EXIT_VINTR);
db620f46 334 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
93fcfe39 335 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
e694d4e2 336 do_interrupt_x86_hardirq(env, intno, 1);
d40c54d6 337 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
db620f46 338 next_tb = 0;
907a5b26 339#endif
db620f46 340 }
68a79315 341 }
ce09776b 342#elif defined(TARGET_PPC)
9fddaa0c 343 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
c356a1bc 344 cpu_reset(cpu);
9fddaa0c 345 }
47103572 346 if (interrupt_request & CPU_INTERRUPT_HARD) {
e9df014c
JM
347 ppc_hw_interrupt(env);
348 if (env->pending_interrupts == 0)
349 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
b5fc09ae 350 next_tb = 0;
ce09776b 351 }
81ea0e13
MW
352#elif defined(TARGET_LM32)
353 if ((interrupt_request & CPU_INTERRUPT_HARD)
354 && (env->ie & IE_IE)) {
355 env->exception_index = EXCP_IRQ;
356 do_interrupt(env);
357 next_tb = 0;
358 }
b779e29e
EI
359#elif defined(TARGET_MICROBLAZE)
360 if ((interrupt_request & CPU_INTERRUPT_HARD)
361 && (env->sregs[SR_MSR] & MSR_IE)
362 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
363 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
364 env->exception_index = EXCP_IRQ;
365 do_interrupt(env);
366 next_tb = 0;
367 }
6af0bf9c
FB
368#elif defined(TARGET_MIPS)
369 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
4cdc1cd1 370 cpu_mips_hw_interrupts_pending(env)) {
6af0bf9c
FB
371 /* Raise it */
372 env->exception_index = EXCP_EXT_INTERRUPT;
373 env->error_code = 0;
374 do_interrupt(env);
b5fc09ae 375 next_tb = 0;
6af0bf9c 376 }
e95c8d51 377#elif defined(TARGET_SPARC)
d532b26c
IK
378 if (interrupt_request & CPU_INTERRUPT_HARD) {
379 if (cpu_interrupts_enabled(env) &&
380 env->interrupt_index > 0) {
381 int pil = env->interrupt_index & 0xf;
382 int type = env->interrupt_index & 0xf0;
383
384 if (((type == TT_EXTINT) &&
385 cpu_pil_allowed(env, pil)) ||
386 type != TT_EXTINT) {
387 env->exception_index = env->interrupt_index;
388 do_interrupt(env);
389 next_tb = 0;
390 }
391 }
e965fc38 392 }
b5ff1b31
FB
393#elif defined(TARGET_ARM)
394 if (interrupt_request & CPU_INTERRUPT_FIQ
395 && !(env->uncached_cpsr & CPSR_F)) {
396 env->exception_index = EXCP_FIQ;
397 do_interrupt(env);
b5fc09ae 398 next_tb = 0;
b5ff1b31 399 }
9ee6e8bb
PB
400 /* ARMv7-M interrupt return works by loading a magic value
401 into the PC. On real hardware the load causes the
402 return to occur. The qemu implementation performs the
403 jump normally, then does the exception return when the
404 CPU tries to execute code at the magic address.
405 This will cause the magic PC value to be pushed to
a1c7273b 406 the stack if an interrupt occurred at the wrong time.
9ee6e8bb
PB
407 We avoid this by disabling interrupts when
408 pc contains a magic address. */
b5ff1b31 409 if (interrupt_request & CPU_INTERRUPT_HARD
9ee6e8bb
PB
410 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
411 || !(env->uncached_cpsr & CPSR_I))) {
b5ff1b31
FB
412 env->exception_index = EXCP_IRQ;
413 do_interrupt(env);
b5fc09ae 414 next_tb = 0;
b5ff1b31 415 }
d2fbca94
GX
416#elif defined(TARGET_UNICORE32)
417 if (interrupt_request & CPU_INTERRUPT_HARD
418 && !(env->uncached_asr & ASR_I)) {
419 do_interrupt(env);
420 next_tb = 0;
421 }
fdf9b3e8 422#elif defined(TARGET_SH4)
e96e2044
TS
423 if (interrupt_request & CPU_INTERRUPT_HARD) {
424 do_interrupt(env);
b5fc09ae 425 next_tb = 0;
e96e2044 426 }
eddf68a6 427#elif defined(TARGET_ALPHA)
6a80e088
RH
428 {
429 int idx = -1;
430 /* ??? This hard-codes the OSF/1 interrupt levels. */
e965fc38 431 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
6a80e088
RH
432 case 0 ... 3:
433 if (interrupt_request & CPU_INTERRUPT_HARD) {
434 idx = EXCP_DEV_INTERRUPT;
435 }
436 /* FALLTHRU */
437 case 4:
438 if (interrupt_request & CPU_INTERRUPT_TIMER) {
439 idx = EXCP_CLK_INTERRUPT;
440 }
441 /* FALLTHRU */
442 case 5:
443 if (interrupt_request & CPU_INTERRUPT_SMP) {
444 idx = EXCP_SMP_INTERRUPT;
445 }
446 /* FALLTHRU */
447 case 6:
448 if (interrupt_request & CPU_INTERRUPT_MCHK) {
449 idx = EXCP_MCHK;
450 }
451 }
452 if (idx >= 0) {
453 env->exception_index = idx;
454 env->error_code = 0;
455 do_interrupt(env);
456 next_tb = 0;
457 }
eddf68a6 458 }
f1ccf904 459#elif defined(TARGET_CRIS)
1b1a38b0 460 if (interrupt_request & CPU_INTERRUPT_HARD
fb9fb692
EI
461 && (env->pregs[PR_CCS] & I_FLAG)
462 && !env->locked_irq) {
1b1a38b0
EI
463 env->exception_index = EXCP_IRQ;
464 do_interrupt(env);
465 next_tb = 0;
466 }
8219314b
LP
467 if (interrupt_request & CPU_INTERRUPT_NMI) {
468 unsigned int m_flag_archval;
469 if (env->pregs[PR_VR] < 32) {
470 m_flag_archval = M_FLAG_V10;
471 } else {
472 m_flag_archval = M_FLAG_V32;
473 }
474 if ((env->pregs[PR_CCS] & m_flag_archval)) {
475 env->exception_index = EXCP_NMI;
476 do_interrupt(env);
477 next_tb = 0;
478 }
f1ccf904 479 }
0633879f
PB
480#elif defined(TARGET_M68K)
481 if (interrupt_request & CPU_INTERRUPT_HARD
482 && ((env->sr & SR_I) >> SR_I_SHIFT)
483 < env->pending_level) {
484 /* Real hardware gets the interrupt vector via an
485 IACK cycle at this point. Current emulated
486 hardware doesn't rely on this, so we
487 provide/save the vector when the interrupt is
488 first signalled. */
489 env->exception_index = env->pending_vector;
3c688828 490 do_interrupt_m68k_hardirq(env);
b5fc09ae 491 next_tb = 0;
0633879f 492 }
3110e292
AG
493#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
494 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
495 (env->psw.mask & PSW_MASK_EXT)) {
496 do_interrupt(env);
497 next_tb = 0;
498 }
40643d7c
MF
499#elif defined(TARGET_XTENSA)
500 if (interrupt_request & CPU_INTERRUPT_HARD) {
501 env->exception_index = EXC_IRQ;
502 do_interrupt(env);
503 next_tb = 0;
504 }
68a79315 505#endif
ff2712ba 506 /* Don't use the cached interrupt_request value,
9d05095e 507 do_interrupt may have updated the EXITTB flag. */
b5ff1b31 508 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bf3e8bf1
FB
509 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
510 /* ensure that no TB jump will be modified as
511 the program flow was changed */
b5fc09ae 512 next_tb = 0;
bf3e8bf1 513 }
be214e6c
AJ
514 }
515 if (unlikely(env->exit_request)) {
516 env->exit_request = 0;
517 env->exception_index = EXCP_INTERRUPT;
1162c041 518 cpu_loop_exit(env);
3fb2ded1 519 }
a73b1fd9 520#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
8fec2b8c 521 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
3fb2ded1 522 /* restore flags in standard format */
ecb644f4 523#if defined(TARGET_I386)
e694d4e2
BS
524 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
525 | (DF & DF_MASK);
93fcfe39 526 log_cpu_state(env, X86_DUMP_CCOP);
3fb2ded1 527 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
e6e5906b
PB
528#elif defined(TARGET_M68K)
529 cpu_m68k_flush_flags(env, env->cc_op);
530 env->cc_op = CC_OP_FLAGS;
531 env->sr = (env->sr & 0xffe0)
532 | env->cc_dest | (env->cc_x << 4);
93fcfe39 533 log_cpu_state(env, 0);
e4533c7a 534#else
a73b1fd9 535 log_cpu_state(env, 0);
e4533c7a 536#endif
3fb2ded1 537 }
a73b1fd9 538#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
d5975363 539 spin_lock(&tb_lock);
cea5f9a2 540 tb = tb_find_fast(env);
d5975363
PB
541 /* Note: we do it here to avoid a gcc bug on Mac OS X when
542 doing it in tb_find_slow */
543 if (tb_invalidated_flag) {
544 /* as some TB could have been invalidated because
545 of memory exceptions while generating the code, we
546 must recompute the hash index here */
547 next_tb = 0;
2e70f6ef 548 tb_invalidated_flag = 0;
d5975363 549 }
f0667e66 550#ifdef CONFIG_DEBUG_EXEC
3ba19255
SW
551 qemu_log_mask(CPU_LOG_EXEC, "Trace %p [" TARGET_FMT_lx "] %s\n",
552 tb->tc_ptr, tb->pc,
93fcfe39 553 lookup_symbol(tb->pc));
9d27abd9 554#endif
8a40a180
FB
555 /* see if we can patch the calling TB. When the TB
556 spans two pages, we cannot safely do a direct
557 jump. */
040f2fb2 558 if (next_tb != 0 && tb->page_addr[1] == -1) {
b5fc09ae 559 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
3fb2ded1 560 }
d5975363 561 spin_unlock(&tb_lock);
55e8b85e 562
563 /* cpu_interrupt might be called while translating the
564 TB, but before it is linked into a potentially
565 infinite loop and becomes env->current_tb. Avoid
566 starting execution if there is a pending interrupt. */
b0052d15
JK
567 env->current_tb = tb;
568 barrier();
569 if (likely(!env->exit_request)) {
2e70f6ef 570 tc_ptr = tb->tc_ptr;
e965fc38 571 /* execute the generated code */
cea5f9a2 572 next_tb = tcg_qemu_tb_exec(env, tc_ptr);
2e70f6ef 573 if ((next_tb & 3) == 2) {
bf20dc07 574 /* Instruction counter expired. */
2e70f6ef 575 int insns_left;
69784eae 576 tb = (TranslationBlock *)(next_tb & ~3);
2e70f6ef 577 /* Restore PC. */
622ed360 578 cpu_pc_from_tb(env, tb);
2e70f6ef
PB
579 insns_left = env->icount_decr.u32;
580 if (env->icount_extra && insns_left >= 0) {
581 /* Refill decrementer and continue execution. */
582 env->icount_extra += insns_left;
583 if (env->icount_extra > 0xffff) {
584 insns_left = 0xffff;
585 } else {
586 insns_left = env->icount_extra;
587 }
588 env->icount_extra -= insns_left;
589 env->icount_decr.u16.low = insns_left;
590 } else {
591 if (insns_left > 0) {
592 /* Execute remaining instructions. */
cea5f9a2 593 cpu_exec_nocache(env, insns_left, tb);
2e70f6ef
PB
594 }
595 env->exception_index = EXCP_INTERRUPT;
596 next_tb = 0;
1162c041 597 cpu_loop_exit(env);
2e70f6ef
PB
598 }
599 }
600 }
b0052d15 601 env->current_tb = NULL;
4cbf74b6
FB
602 /* reset soft MMU for next block (it can currently
603 only be set by a memory fault) */
50a518e3 604 } /* for(;;) */
0d101938
JK
605 } else {
606 /* Reload env after longjmp - the compiler may have smashed all
607 * local variables as longjmp is marked 'noreturn'. */
608 env = cpu_single_env;
7d13299d 609 }
3fb2ded1
FB
610 } /* for(;;) */
611
7d13299d 612
e4533c7a 613#if defined(TARGET_I386)
9de5e440 614 /* restore flags in standard format */
e694d4e2
BS
615 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
616 | (DF & DF_MASK);
e4533c7a 617#elif defined(TARGET_ARM)
b7bcbe95 618 /* XXX: Save/restore host fpu exception state?. */
d2fbca94 619#elif defined(TARGET_UNICORE32)
93ac68bc 620#elif defined(TARGET_SPARC)
67867308 621#elif defined(TARGET_PPC)
81ea0e13 622#elif defined(TARGET_LM32)
e6e5906b
PB
623#elif defined(TARGET_M68K)
624 cpu_m68k_flush_flags(env, env->cc_op);
625 env->cc_op = CC_OP_FLAGS;
626 env->sr = (env->sr & 0xffe0)
627 | env->cc_dest | (env->cc_x << 4);
b779e29e 628#elif defined(TARGET_MICROBLAZE)
6af0bf9c 629#elif defined(TARGET_MIPS)
fdf9b3e8 630#elif defined(TARGET_SH4)
eddf68a6 631#elif defined(TARGET_ALPHA)
f1ccf904 632#elif defined(TARGET_CRIS)
10ec5117 633#elif defined(TARGET_S390X)
2328826b 634#elif defined(TARGET_XTENSA)
fdf9b3e8 635 /* XXXXX */
e4533c7a
FB
636#else
637#error unsupported target CPU
638#endif
1057eaa7 639
6a00d601 640 /* fail safe : never use cpu_single_env outside cpu_exec() */
5fafdf24 641 cpu_single_env = NULL;
7d13299d
FB
642 return ret;
643}