]> git.proxmox.com Git - qemu.git/blame - cpu-exec.c
apic: Reevaluate pending interrupts on LVT_LINT0 changes
[qemu.git] / cpu-exec.c
CommitLineData
7d13299d 1/*
e965fc38 2 * emulator main execution loop
5fafdf24 3 *
66321a11 4 * Copyright (c) 2003-2005 Fabrice Bellard
7d13299d 5 *
3ef693a0
FB
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
7d13299d 10 *
3ef693a0
FB
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
7d13299d 15 *
3ef693a0 16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
7d13299d 18 */
e4533c7a 19#include "config.h"
cea5f9a2 20#include "cpu.h"
956034d7 21#include "disas.h"
7cb69cae 22#include "tcg.h"
1d93f0f0 23#include "qemu-barrier.h"
c7f0f3b1 24#include "qtest.h"
7d13299d 25
36bdbe54
FB
26int tb_invalidated_flag;
27
f0667e66 28//#define CONFIG_DEBUG_EXEC
7d13299d 29
9349b4f9 30bool qemu_cpu_has_work(CPUArchState *env)
6a4955a8
AL
31{
32 return cpu_has_work(env);
33}
34
9349b4f9 35void cpu_loop_exit(CPUArchState *env)
e4533c7a 36{
cea5f9a2
BS
37 env->current_tb = NULL;
38 longjmp(env->jmp_env, 1);
e4533c7a 39}
bfed01fc 40
fbf9eeb3
FB
41/* exit the current TB from a signal handler. The host registers are
42 restored in a state compatible with the CPU emulator
43 */
9eff14f3 44#if defined(CONFIG_SOFTMMU)
9349b4f9 45void cpu_resume_from_signal(CPUArchState *env, void *puc)
9eff14f3 46{
9eff14f3
BS
47 /* XXX: restore cpu registers saved in host registers */
48
49 env->exception_index = -1;
50 longjmp(env->jmp_env, 1);
51}
9eff14f3 52#endif
fbf9eeb3 53
2e70f6ef
PB
54/* Execute the code without caching the generated code. An interpreter
55 could be used if available. */
9349b4f9 56static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
cea5f9a2 57 TranslationBlock *orig_tb)
2e70f6ef 58{
69784eae 59 tcg_target_ulong next_tb;
2e70f6ef
PB
60 TranslationBlock *tb;
61
62 /* Should never happen.
63 We only end up here when an existing TB is too long. */
64 if (max_cycles > CF_COUNT_MASK)
65 max_cycles = CF_COUNT_MASK;
66
67 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
68 max_cycles);
69 env->current_tb = tb;
70 /* execute the generated code */
cea5f9a2 71 next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr);
1c3569fe 72 env->current_tb = NULL;
2e70f6ef
PB
73
74 if ((next_tb & 3) == 2) {
75 /* Restore PC. This may happen if async event occurs before
76 the TB starts executing. */
622ed360 77 cpu_pc_from_tb(env, tb);
2e70f6ef
PB
78 }
79 tb_phys_invalidate(tb, -1);
80 tb_free(tb);
81}
82
9349b4f9 83static TranslationBlock *tb_find_slow(CPUArchState *env,
cea5f9a2 84 target_ulong pc,
8a40a180 85 target_ulong cs_base,
c068688b 86 uint64_t flags)
8a40a180
FB
87{
88 TranslationBlock *tb, **ptb1;
8a40a180 89 unsigned int h;
337fc758 90 tb_page_addr_t phys_pc, phys_page1;
41c1b1c9 91 target_ulong virt_page2;
3b46e624 92
8a40a180 93 tb_invalidated_flag = 0;
3b46e624 94
8a40a180 95 /* find translated block using physical mappings */
41c1b1c9 96 phys_pc = get_page_addr_code(env, pc);
8a40a180 97 phys_page1 = phys_pc & TARGET_PAGE_MASK;
8a40a180
FB
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
5fafdf24 104 if (tb->pc == pc &&
8a40a180 105 tb->page_addr[0] == phys_page1 &&
5fafdf24 106 tb->cs_base == cs_base &&
8a40a180
FB
107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
337fc758
BS
110 tb_page_addr_t phys_page2;
111
5fafdf24 112 virt_page2 = (pc & TARGET_PAGE_MASK) +
8a40a180 113 TARGET_PAGE_SIZE;
41c1b1c9 114 phys_page2 = get_page_addr_code(env, virt_page2);
8a40a180
FB
115 if (tb->page_addr[1] == phys_page2)
116 goto found;
117 } else {
118 goto found;
119 }
120 }
121 ptb1 = &tb->phys_hash_next;
122 }
123 not_found:
2e70f6ef
PB
124 /* if no translated code available, then translate it now */
125 tb = tb_gen_code(env, pc, cs_base, flags, 0);
3b46e624 126
8a40a180 127 found:
2c90fe2b
KB
128 /* Move the last found TB to the head of the list */
129 if (likely(*ptb1)) {
130 *ptb1 = tb->phys_hash_next;
131 tb->phys_hash_next = tb_phys_hash[h];
132 tb_phys_hash[h] = tb;
133 }
8a40a180
FB
134 /* we add the TB in the virtual pc hash table */
135 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
8a40a180
FB
136 return tb;
137}
138
9349b4f9 139static inline TranslationBlock *tb_find_fast(CPUArchState *env)
8a40a180
FB
140{
141 TranslationBlock *tb;
142 target_ulong cs_base, pc;
6b917547 143 int flags;
8a40a180
FB
144
145 /* we record a subset of the CPU state. It will
146 always be the same before a given translated block
147 is executed. */
6b917547 148 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bce61846 149 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
551bd27f
TS
150 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
151 tb->flags != flags)) {
cea5f9a2 152 tb = tb_find_slow(env, pc, cs_base, flags);
8a40a180
FB
153 }
154 return tb;
155}
156
1009d2ed
JK
157static CPUDebugExcpHandler *debug_excp_handler;
158
159CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
160{
161 CPUDebugExcpHandler *old_handler = debug_excp_handler;
162
163 debug_excp_handler = handler;
164 return old_handler;
165}
166
9349b4f9 167static void cpu_handle_debug_exception(CPUArchState *env)
1009d2ed
JK
168{
169 CPUWatchpoint *wp;
170
171 if (!env->watchpoint_hit) {
172 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
173 wp->flags &= ~BP_WATCHPOINT_HIT;
174 }
175 }
176 if (debug_excp_handler) {
177 debug_excp_handler(env);
178 }
179}
180
7d13299d
FB
181/* main execution loop */
182
1a28cac3
MT
183volatile sig_atomic_t exit_request;
184
9349b4f9 185int cpu_exec(CPUArchState *env)
7d13299d 186{
c356a1bc
AF
187#ifdef TARGET_PPC
188 CPUState *cpu = ENV_GET_CPU(env);
189#endif
8a40a180 190 int ret, interrupt_request;
8a40a180 191 TranslationBlock *tb;
c27004ec 192 uint8_t *tc_ptr;
69784eae 193 tcg_target_ulong next_tb;
8c6939c0 194
cea5f9a2
BS
195 if (env->halted) {
196 if (!cpu_has_work(env)) {
eda48c34
PB
197 return EXCP_HALTED;
198 }
199
cea5f9a2 200 env->halted = 0;
eda48c34 201 }
5a1e3cfc 202
cea5f9a2 203 cpu_single_env = env;
e4533c7a 204
c629a4bc 205 if (unlikely(exit_request)) {
1a28cac3 206 env->exit_request = 1;
1a28cac3
MT
207 }
208
ecb644f4 209#if defined(TARGET_I386)
6792a57b
JK
210 /* put eflags in CPU temporary format */
211 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
212 DF = 1 - (2 * ((env->eflags >> 10) & 1));
213 CC_OP = CC_OP_EFLAGS;
214 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
93ac68bc 215#elif defined(TARGET_SPARC)
e6e5906b
PB
216#elif defined(TARGET_M68K)
217 env->cc_op = CC_OP_FLAGS;
218 env->cc_dest = env->sr & 0xf;
219 env->cc_x = (env->sr >> 4) & 1;
ecb644f4
TS
220#elif defined(TARGET_ALPHA)
221#elif defined(TARGET_ARM)
d2fbca94 222#elif defined(TARGET_UNICORE32)
ecb644f4 223#elif defined(TARGET_PPC)
4e85f82c 224 env->reserve_addr = -1;
81ea0e13 225#elif defined(TARGET_LM32)
b779e29e 226#elif defined(TARGET_MICROBLAZE)
6af0bf9c 227#elif defined(TARGET_MIPS)
fdf9b3e8 228#elif defined(TARGET_SH4)
f1ccf904 229#elif defined(TARGET_CRIS)
10ec5117 230#elif defined(TARGET_S390X)
2328826b 231#elif defined(TARGET_XTENSA)
fdf9b3e8 232 /* XXXXX */
e4533c7a
FB
233#else
234#error unsupported target CPU
235#endif
3fb2ded1 236 env->exception_index = -1;
9d27abd9 237
7d13299d 238 /* prepare setjmp context for exception handling */
3fb2ded1
FB
239 for(;;) {
240 if (setjmp(env->jmp_env) == 0) {
241 /* if an exception is pending, we execute it here */
242 if (env->exception_index >= 0) {
243 if (env->exception_index >= EXCP_INTERRUPT) {
244 /* exit request from the cpu execution loop */
245 ret = env->exception_index;
1009d2ed
JK
246 if (ret == EXCP_DEBUG) {
247 cpu_handle_debug_exception(env);
248 }
3fb2ded1 249 break;
72d239ed
AJ
250 } else {
251#if defined(CONFIG_USER_ONLY)
3fb2ded1 252 /* if user mode only, we simulate a fake exception
9f083493 253 which will be handled outside the cpu execution
3fb2ded1 254 loop */
83479e77 255#if defined(TARGET_I386)
e694d4e2 256 do_interrupt(env);
83479e77 257#endif
3fb2ded1
FB
258 ret = env->exception_index;
259 break;
72d239ed 260#else
b5ff1b31 261 do_interrupt(env);
301d2908 262 env->exception_index = -1;
83479e77 263#endif
3fb2ded1 264 }
5fafdf24 265 }
9df217a3 266
b5fc09ae 267 next_tb = 0; /* force lookup of first TB */
3fb2ded1 268 for(;;) {
68a79315 269 interrupt_request = env->interrupt_request;
e1638bd8 270 if (unlikely(interrupt_request)) {
271 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
272 /* Mask out external interrupts for this step. */
3125f763 273 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
e1638bd8 274 }
6658ffb8
PB
275 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
276 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
277 env->exception_index = EXCP_DEBUG;
1162c041 278 cpu_loop_exit(env);
6658ffb8 279 }
a90b7318 280#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
b779e29e 281 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
d2fbca94 282 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
a90b7318
AZ
283 if (interrupt_request & CPU_INTERRUPT_HALT) {
284 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
285 env->halted = 1;
286 env->exception_index = EXCP_HLT;
1162c041 287 cpu_loop_exit(env);
a90b7318
AZ
288 }
289#endif
68a79315 290#if defined(TARGET_I386)
b09ea7d5 291 if (interrupt_request & CPU_INTERRUPT_INIT) {
77b2bc2c
BS
292 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
293 0);
232fc23b 294 do_cpu_init(x86_env_get_cpu(env));
b09ea7d5 295 env->exception_index = EXCP_HALTED;
1162c041 296 cpu_loop_exit(env);
b09ea7d5 297 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
232fc23b 298 do_cpu_sipi(x86_env_get_cpu(env));
b09ea7d5 299 } else if (env->hflags2 & HF2_GIF_MASK) {
db620f46
FB
300 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
301 !(env->hflags & HF_SMM_MASK)) {
77b2bc2c
BS
302 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
303 0);
db620f46 304 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
e694d4e2 305 do_smm_enter(env);
db620f46
FB
306 next_tb = 0;
307 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
308 !(env->hflags2 & HF2_NMI_MASK)) {
309 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
310 env->hflags2 |= HF2_NMI_MASK;
e694d4e2 311 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
db620f46 312 next_tb = 0;
e965fc38 313 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
79c4f6b0 314 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
e694d4e2 315 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
79c4f6b0 316 next_tb = 0;
db620f46
FB
317 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
318 (((env->hflags2 & HF2_VINTR_MASK) &&
319 (env->hflags2 & HF2_HIF_MASK)) ||
320 (!(env->hflags2 & HF2_VINTR_MASK) &&
321 (env->eflags & IF_MASK &&
322 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
323 int intno;
77b2bc2c
BS
324 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
325 0);
db620f46
FB
326 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
327 intno = cpu_get_pic_interrupt(env);
93fcfe39 328 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
e694d4e2 329 do_interrupt_x86_hardirq(env, intno, 1);
db620f46
FB
330 /* ensure that no TB jump will be modified as
331 the program flow was changed */
332 next_tb = 0;
0573fbfc 333#if !defined(CONFIG_USER_ONLY)
db620f46
FB
334 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
335 (env->eflags & IF_MASK) &&
336 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
337 int intno;
338 /* FIXME: this should respect TPR */
77b2bc2c
BS
339 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
340 0);
db620f46 341 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
93fcfe39 342 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
e694d4e2 343 do_interrupt_x86_hardirq(env, intno, 1);
d40c54d6 344 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
db620f46 345 next_tb = 0;
907a5b26 346#endif
db620f46 347 }
68a79315 348 }
ce09776b 349#elif defined(TARGET_PPC)
9fddaa0c 350 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
c356a1bc 351 cpu_reset(cpu);
9fddaa0c 352 }
47103572 353 if (interrupt_request & CPU_INTERRUPT_HARD) {
e9df014c
JM
354 ppc_hw_interrupt(env);
355 if (env->pending_interrupts == 0)
356 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
b5fc09ae 357 next_tb = 0;
ce09776b 358 }
81ea0e13
MW
359#elif defined(TARGET_LM32)
360 if ((interrupt_request & CPU_INTERRUPT_HARD)
361 && (env->ie & IE_IE)) {
362 env->exception_index = EXCP_IRQ;
363 do_interrupt(env);
364 next_tb = 0;
365 }
b779e29e
EI
366#elif defined(TARGET_MICROBLAZE)
367 if ((interrupt_request & CPU_INTERRUPT_HARD)
368 && (env->sregs[SR_MSR] & MSR_IE)
369 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
370 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
371 env->exception_index = EXCP_IRQ;
372 do_interrupt(env);
373 next_tb = 0;
374 }
6af0bf9c
FB
375#elif defined(TARGET_MIPS)
376 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
4cdc1cd1 377 cpu_mips_hw_interrupts_pending(env)) {
6af0bf9c
FB
378 /* Raise it */
379 env->exception_index = EXCP_EXT_INTERRUPT;
380 env->error_code = 0;
381 do_interrupt(env);
b5fc09ae 382 next_tb = 0;
6af0bf9c 383 }
e95c8d51 384#elif defined(TARGET_SPARC)
d532b26c
IK
385 if (interrupt_request & CPU_INTERRUPT_HARD) {
386 if (cpu_interrupts_enabled(env) &&
387 env->interrupt_index > 0) {
388 int pil = env->interrupt_index & 0xf;
389 int type = env->interrupt_index & 0xf0;
390
391 if (((type == TT_EXTINT) &&
392 cpu_pil_allowed(env, pil)) ||
393 type != TT_EXTINT) {
394 env->exception_index = env->interrupt_index;
395 do_interrupt(env);
396 next_tb = 0;
397 }
398 }
e965fc38 399 }
b5ff1b31
FB
400#elif defined(TARGET_ARM)
401 if (interrupt_request & CPU_INTERRUPT_FIQ
402 && !(env->uncached_cpsr & CPSR_F)) {
403 env->exception_index = EXCP_FIQ;
404 do_interrupt(env);
b5fc09ae 405 next_tb = 0;
b5ff1b31 406 }
9ee6e8bb
PB
407 /* ARMv7-M interrupt return works by loading a magic value
408 into the PC. On real hardware the load causes the
409 return to occur. The qemu implementation performs the
410 jump normally, then does the exception return when the
411 CPU tries to execute code at the magic address.
412 This will cause the magic PC value to be pushed to
a1c7273b 413 the stack if an interrupt occurred at the wrong time.
9ee6e8bb
PB
414 We avoid this by disabling interrupts when
415 pc contains a magic address. */
b5ff1b31 416 if (interrupt_request & CPU_INTERRUPT_HARD
9ee6e8bb
PB
417 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
418 || !(env->uncached_cpsr & CPSR_I))) {
b5ff1b31
FB
419 env->exception_index = EXCP_IRQ;
420 do_interrupt(env);
b5fc09ae 421 next_tb = 0;
b5ff1b31 422 }
d2fbca94
GX
423#elif defined(TARGET_UNICORE32)
424 if (interrupt_request & CPU_INTERRUPT_HARD
425 && !(env->uncached_asr & ASR_I)) {
426 do_interrupt(env);
427 next_tb = 0;
428 }
fdf9b3e8 429#elif defined(TARGET_SH4)
e96e2044
TS
430 if (interrupt_request & CPU_INTERRUPT_HARD) {
431 do_interrupt(env);
b5fc09ae 432 next_tb = 0;
e96e2044 433 }
eddf68a6 434#elif defined(TARGET_ALPHA)
6a80e088
RH
435 {
436 int idx = -1;
437 /* ??? This hard-codes the OSF/1 interrupt levels. */
e965fc38 438 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
6a80e088
RH
439 case 0 ... 3:
440 if (interrupt_request & CPU_INTERRUPT_HARD) {
441 idx = EXCP_DEV_INTERRUPT;
442 }
443 /* FALLTHRU */
444 case 4:
445 if (interrupt_request & CPU_INTERRUPT_TIMER) {
446 idx = EXCP_CLK_INTERRUPT;
447 }
448 /* FALLTHRU */
449 case 5:
450 if (interrupt_request & CPU_INTERRUPT_SMP) {
451 idx = EXCP_SMP_INTERRUPT;
452 }
453 /* FALLTHRU */
454 case 6:
455 if (interrupt_request & CPU_INTERRUPT_MCHK) {
456 idx = EXCP_MCHK;
457 }
458 }
459 if (idx >= 0) {
460 env->exception_index = idx;
461 env->error_code = 0;
462 do_interrupt(env);
463 next_tb = 0;
464 }
eddf68a6 465 }
f1ccf904 466#elif defined(TARGET_CRIS)
1b1a38b0 467 if (interrupt_request & CPU_INTERRUPT_HARD
fb9fb692
EI
468 && (env->pregs[PR_CCS] & I_FLAG)
469 && !env->locked_irq) {
1b1a38b0
EI
470 env->exception_index = EXCP_IRQ;
471 do_interrupt(env);
472 next_tb = 0;
473 }
8219314b
LP
474 if (interrupt_request & CPU_INTERRUPT_NMI) {
475 unsigned int m_flag_archval;
476 if (env->pregs[PR_VR] < 32) {
477 m_flag_archval = M_FLAG_V10;
478 } else {
479 m_flag_archval = M_FLAG_V32;
480 }
481 if ((env->pregs[PR_CCS] & m_flag_archval)) {
482 env->exception_index = EXCP_NMI;
483 do_interrupt(env);
484 next_tb = 0;
485 }
f1ccf904 486 }
0633879f
PB
487#elif defined(TARGET_M68K)
488 if (interrupt_request & CPU_INTERRUPT_HARD
489 && ((env->sr & SR_I) >> SR_I_SHIFT)
490 < env->pending_level) {
491 /* Real hardware gets the interrupt vector via an
492 IACK cycle at this point. Current emulated
493 hardware doesn't rely on this, so we
494 provide/save the vector when the interrupt is
495 first signalled. */
496 env->exception_index = env->pending_vector;
3c688828 497 do_interrupt_m68k_hardirq(env);
b5fc09ae 498 next_tb = 0;
0633879f 499 }
3110e292
AG
500#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
501 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
502 (env->psw.mask & PSW_MASK_EXT)) {
503 do_interrupt(env);
504 next_tb = 0;
505 }
40643d7c
MF
506#elif defined(TARGET_XTENSA)
507 if (interrupt_request & CPU_INTERRUPT_HARD) {
508 env->exception_index = EXC_IRQ;
509 do_interrupt(env);
510 next_tb = 0;
511 }
68a79315 512#endif
ff2712ba 513 /* Don't use the cached interrupt_request value,
9d05095e 514 do_interrupt may have updated the EXITTB flag. */
b5ff1b31 515 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bf3e8bf1
FB
516 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
517 /* ensure that no TB jump will be modified as
518 the program flow was changed */
b5fc09ae 519 next_tb = 0;
bf3e8bf1 520 }
be214e6c
AJ
521 }
522 if (unlikely(env->exit_request)) {
523 env->exit_request = 0;
524 env->exception_index = EXCP_INTERRUPT;
1162c041 525 cpu_loop_exit(env);
3fb2ded1 526 }
a73b1fd9 527#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
8fec2b8c 528 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
3fb2ded1 529 /* restore flags in standard format */
ecb644f4 530#if defined(TARGET_I386)
e694d4e2
BS
531 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
532 | (DF & DF_MASK);
93fcfe39 533 log_cpu_state(env, X86_DUMP_CCOP);
3fb2ded1 534 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
e6e5906b
PB
535#elif defined(TARGET_M68K)
536 cpu_m68k_flush_flags(env, env->cc_op);
537 env->cc_op = CC_OP_FLAGS;
538 env->sr = (env->sr & 0xffe0)
539 | env->cc_dest | (env->cc_x << 4);
93fcfe39 540 log_cpu_state(env, 0);
e4533c7a 541#else
a73b1fd9 542 log_cpu_state(env, 0);
e4533c7a 543#endif
3fb2ded1 544 }
a73b1fd9 545#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
d5975363 546 spin_lock(&tb_lock);
cea5f9a2 547 tb = tb_find_fast(env);
d5975363
PB
548 /* Note: we do it here to avoid a gcc bug on Mac OS X when
549 doing it in tb_find_slow */
550 if (tb_invalidated_flag) {
551 /* as some TB could have been invalidated because
552 of memory exceptions while generating the code, we
553 must recompute the hash index here */
554 next_tb = 0;
2e70f6ef 555 tb_invalidated_flag = 0;
d5975363 556 }
f0667e66 557#ifdef CONFIG_DEBUG_EXEC
3ba19255
SW
558 qemu_log_mask(CPU_LOG_EXEC, "Trace %p [" TARGET_FMT_lx "] %s\n",
559 tb->tc_ptr, tb->pc,
93fcfe39 560 lookup_symbol(tb->pc));
9d27abd9 561#endif
8a40a180
FB
562 /* see if we can patch the calling TB. When the TB
563 spans two pages, we cannot safely do a direct
564 jump. */
040f2fb2 565 if (next_tb != 0 && tb->page_addr[1] == -1) {
b5fc09ae 566 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
3fb2ded1 567 }
d5975363 568 spin_unlock(&tb_lock);
55e8b85e 569
570 /* cpu_interrupt might be called while translating the
571 TB, but before it is linked into a potentially
572 infinite loop and becomes env->current_tb. Avoid
573 starting execution if there is a pending interrupt. */
b0052d15
JK
574 env->current_tb = tb;
575 barrier();
576 if (likely(!env->exit_request)) {
2e70f6ef 577 tc_ptr = tb->tc_ptr;
e965fc38 578 /* execute the generated code */
cea5f9a2 579 next_tb = tcg_qemu_tb_exec(env, tc_ptr);
2e70f6ef 580 if ((next_tb & 3) == 2) {
bf20dc07 581 /* Instruction counter expired. */
2e70f6ef 582 int insns_left;
69784eae 583 tb = (TranslationBlock *)(next_tb & ~3);
2e70f6ef 584 /* Restore PC. */
622ed360 585 cpu_pc_from_tb(env, tb);
2e70f6ef
PB
586 insns_left = env->icount_decr.u32;
587 if (env->icount_extra && insns_left >= 0) {
588 /* Refill decrementer and continue execution. */
589 env->icount_extra += insns_left;
590 if (env->icount_extra > 0xffff) {
591 insns_left = 0xffff;
592 } else {
593 insns_left = env->icount_extra;
594 }
595 env->icount_extra -= insns_left;
596 env->icount_decr.u16.low = insns_left;
597 } else {
598 if (insns_left > 0) {
599 /* Execute remaining instructions. */
cea5f9a2 600 cpu_exec_nocache(env, insns_left, tb);
2e70f6ef
PB
601 }
602 env->exception_index = EXCP_INTERRUPT;
603 next_tb = 0;
1162c041 604 cpu_loop_exit(env);
2e70f6ef
PB
605 }
606 }
607 }
b0052d15 608 env->current_tb = NULL;
4cbf74b6
FB
609 /* reset soft MMU for next block (it can currently
610 only be set by a memory fault) */
50a518e3 611 } /* for(;;) */
0d101938
JK
612 } else {
613 /* Reload env after longjmp - the compiler may have smashed all
614 * local variables as longjmp is marked 'noreturn'. */
615 env = cpu_single_env;
7d13299d 616 }
3fb2ded1
FB
617 } /* for(;;) */
618
7d13299d 619
e4533c7a 620#if defined(TARGET_I386)
9de5e440 621 /* restore flags in standard format */
e694d4e2
BS
622 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
623 | (DF & DF_MASK);
e4533c7a 624#elif defined(TARGET_ARM)
b7bcbe95 625 /* XXX: Save/restore host fpu exception state?. */
d2fbca94 626#elif defined(TARGET_UNICORE32)
93ac68bc 627#elif defined(TARGET_SPARC)
67867308 628#elif defined(TARGET_PPC)
81ea0e13 629#elif defined(TARGET_LM32)
e6e5906b
PB
630#elif defined(TARGET_M68K)
631 cpu_m68k_flush_flags(env, env->cc_op);
632 env->cc_op = CC_OP_FLAGS;
633 env->sr = (env->sr & 0xffe0)
634 | env->cc_dest | (env->cc_x << 4);
b779e29e 635#elif defined(TARGET_MICROBLAZE)
6af0bf9c 636#elif defined(TARGET_MIPS)
fdf9b3e8 637#elif defined(TARGET_SH4)
eddf68a6 638#elif defined(TARGET_ALPHA)
f1ccf904 639#elif defined(TARGET_CRIS)
10ec5117 640#elif defined(TARGET_S390X)
2328826b 641#elif defined(TARGET_XTENSA)
fdf9b3e8 642 /* XXXXX */
e4533c7a
FB
643#else
644#error unsupported target CPU
645#endif
1057eaa7 646
6a00d601 647 /* fail safe : never use cpu_single_env outside cpu_exec() */
5fafdf24 648 cpu_single_env = NULL;
7d13299d
FB
649 return ret;
650}