]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Add the structure of child_device_config in video BIOS tables.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
52440211
KP
51#define I915_NUM_PIPE 2
52
1da177e4
LT
53/* Interface history:
54 *
55 * 1.1: Original.
0d6aa60b
DA
56 * 1.2: Add Power Management
57 * 1.3: Add vblank support
de227f5f 58 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 59 * 1.5: Add vblank pipe configuration
2228ed67
MD
60 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
61 * - Support vertical blank on secondary display pipe
1da177e4
LT
62 */
63#define DRIVER_MAJOR 1
2228ed67 64#define DRIVER_MINOR 6
1da177e4
LT
65#define DRIVER_PATCHLEVEL 0
66
673a394b
EA
67#define WATCH_COHERENCY 0
68#define WATCH_BUF 0
69#define WATCH_EXEC 0
70#define WATCH_LRU 0
71#define WATCH_RELOC 0
72#define WATCH_INACTIVE 0
73#define WATCH_PWRITE 0
74
71acb5eb
DA
75#define I915_GEM_PHYS_CURSOR_0 1
76#define I915_GEM_PHYS_CURSOR_1 2
77#define I915_GEM_PHYS_OVERLAY_REGS 3
78#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
79
80struct drm_i915_gem_phys_object {
81 int id;
82 struct page **page_list;
83 drm_dma_handle_t *handle;
84 struct drm_gem_object *cur_obj;
85};
86
1da177e4
LT
87typedef struct _drm_i915_ring_buffer {
88 int tail_mask;
1da177e4
LT
89 unsigned long Size;
90 u8 *virtual_start;
91 int head;
92 int tail;
93 int space;
94 drm_local_map_t map;
673a394b 95 struct drm_gem_object *ring_obj;
1da177e4
LT
96} drm_i915_ring_buffer_t;
97
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
6c340eac 103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
104};
105
0a3e67a4
JB
106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
8ee1c3db
MG
111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
116 int enabled;
117};
118
7c1c2871
DA
119struct drm_i915_master_private {
120 drm_local_map_t *sarea;
121 struct _drm_i915_sarea *sarea_priv;
122};
de151cf6
JB
123#define I915_FENCE_REG_NONE -1
124
125struct drm_i915_fence_reg {
126 struct drm_gem_object *obj;
127};
7c1c2871 128
1da177e4 129typedef struct drm_i915_private {
673a394b
EA
130 struct drm_device *dev;
131
ac5c4e76
DA
132 int has_gem;
133
3043c60c 134 void __iomem *regs;
1da177e4 135
1da177e4
LT
136 drm_i915_ring_buffer_t ring;
137
9c8da5eb 138 drm_dma_handle_t *status_page_dmah;
1da177e4 139 void *hw_status_page;
1da177e4 140 dma_addr_t dma_status_page;
0a3e67a4 141 uint32_t counter;
dc7a9319
WZ
142 unsigned int status_gfx_addr;
143 drm_local_map_t hws_map;
673a394b 144 struct drm_gem_object *hws_obj;
1da177e4 145
a6b54f3f 146 unsigned int cpp;
1da177e4
LT
147 int back_offset;
148 int front_offset;
149 int current_page;
150 int page_flipping;
1da177e4
LT
151
152 wait_queue_head_t irq_queue;
153 atomic_t irq_received;
ed4cb414
EA
154 /** Protects user_irq_refcount and irq_mask_reg */
155 spinlock_t user_irq_lock;
156 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
157 int user_irq_refcount;
158 /** Cached value of IMR to avoid reads in updating the bitfield */
159 u32 irq_mask_reg;
7c463586 160 u32 pipestat[2];
1da177e4 161
5ca58282
JB
162 u32 hotplug_supported_mask;
163 struct work_struct hotplug_work;
164
1da177e4
LT
165 int tex_lru_log_granularity;
166 int allow_batchbuffer;
167 struct mem_block *agp_heap;
0d6aa60b 168 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 169 int vblank_pipe;
a6b54f3f 170
79e53945
JB
171 bool cursor_needs_physical;
172
173 struct drm_mm vram;
174
175 int irq_enabled;
176
8ee1c3db
MG
177 struct intel_opregion opregion;
178
79e53945
JB
179 /* LVDS info */
180 int backlight_duty_cycle; /* restore backlight to this value */
181 bool panel_wants_dither;
182 struct drm_display_mode *panel_fixed_mode;
88631706
ML
183 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
184 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
185
186 /* Feature bits from the VBIOS */
95281e35
HE
187 unsigned int int_tv_support:1;
188 unsigned int lvds_dither:1;
189 unsigned int lvds_vbt:1;
190 unsigned int int_crt_support:1;
43565a06
KH
191 unsigned int lvds_use_ssc:1;
192 int lvds_ssc_freq;
79e53945 193
de151cf6
JB
194 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
195 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
196 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
197
ba8bbcf6
JB
198 /* Register state */
199 u8 saveLBB;
200 u32 saveDSPACNTR;
201 u32 saveDSPBCNTR;
e948e994 202 u32 saveDSPARB;
881ee988 203 u32 saveRENDERSTANDBY;
461cba2d 204 u32 saveHWS;
ba8bbcf6
JB
205 u32 savePIPEACONF;
206 u32 savePIPEBCONF;
207 u32 savePIPEASRC;
208 u32 savePIPEBSRC;
209 u32 saveFPA0;
210 u32 saveFPA1;
211 u32 saveDPLL_A;
212 u32 saveDPLL_A_MD;
213 u32 saveHTOTAL_A;
214 u32 saveHBLANK_A;
215 u32 saveHSYNC_A;
216 u32 saveVTOTAL_A;
217 u32 saveVBLANK_A;
218 u32 saveVSYNC_A;
219 u32 saveBCLRPAT_A;
0da3ea12 220 u32 savePIPEASTAT;
ba8bbcf6
JB
221 u32 saveDSPASTRIDE;
222 u32 saveDSPASIZE;
223 u32 saveDSPAPOS;
585fb111 224 u32 saveDSPAADDR;
ba8bbcf6
JB
225 u32 saveDSPASURF;
226 u32 saveDSPATILEOFF;
227 u32 savePFIT_PGM_RATIOS;
228 u32 saveBLC_PWM_CTL;
229 u32 saveBLC_PWM_CTL2;
230 u32 saveFPB0;
231 u32 saveFPB1;
232 u32 saveDPLL_B;
233 u32 saveDPLL_B_MD;
234 u32 saveHTOTAL_B;
235 u32 saveHBLANK_B;
236 u32 saveHSYNC_B;
237 u32 saveVTOTAL_B;
238 u32 saveVBLANK_B;
239 u32 saveVSYNC_B;
240 u32 saveBCLRPAT_B;
0da3ea12 241 u32 savePIPEBSTAT;
ba8bbcf6
JB
242 u32 saveDSPBSTRIDE;
243 u32 saveDSPBSIZE;
244 u32 saveDSPBPOS;
585fb111 245 u32 saveDSPBADDR;
ba8bbcf6
JB
246 u32 saveDSPBSURF;
247 u32 saveDSPBTILEOFF;
585fb111
JB
248 u32 saveVGA0;
249 u32 saveVGA1;
250 u32 saveVGA_PD;
ba8bbcf6
JB
251 u32 saveVGACNTRL;
252 u32 saveADPA;
253 u32 saveLVDS;
585fb111
JB
254 u32 savePP_ON_DELAYS;
255 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
256 u32 saveDVOA;
257 u32 saveDVOB;
258 u32 saveDVOC;
259 u32 savePP_ON;
260 u32 savePP_OFF;
261 u32 savePP_CONTROL;
585fb111 262 u32 savePP_DIVISOR;
ba8bbcf6
JB
263 u32 savePFIT_CONTROL;
264 u32 save_palette_a[256];
265 u32 save_palette_b[256];
266 u32 saveFBC_CFB_BASE;
267 u32 saveFBC_LL_BASE;
268 u32 saveFBC_CONTROL;
269 u32 saveFBC_CONTROL2;
0da3ea12
JB
270 u32 saveIER;
271 u32 saveIIR;
272 u32 saveIMR;
1f84e550 273 u32 saveCACHE_MODE_0;
e948e994 274 u32 saveD_STATE;
585fb111 275 u32 saveCG_2D_DIS;
1f84e550 276 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
277 u32 saveSWF0[16];
278 u32 saveSWF1[16];
279 u32 saveSWF2[3];
280 u8 saveMSR;
281 u8 saveSR[8];
123f794f 282 u8 saveGR[25];
ba8bbcf6 283 u8 saveAR_INDEX;
a59e122a 284 u8 saveAR[21];
ba8bbcf6 285 u8 saveDACMASK;
a59e122a 286 u8 saveCR[37];
79f11c19 287 uint64_t saveFENCE[16];
1fd1c624
EA
288 u32 saveCURACNTR;
289 u32 saveCURAPOS;
290 u32 saveCURABASE;
291 u32 saveCURBCNTR;
292 u32 saveCURBPOS;
293 u32 saveCURBBASE;
294 u32 saveCURSIZE;
673a394b
EA
295
296 struct {
297 struct drm_mm gtt_space;
298
0839ccb8 299 struct io_mapping *gtt_mapping;
ab657db1 300 int gtt_mtrr;
0839ccb8 301
673a394b
EA
302 /**
303 * List of objects currently involved in rendering from the
304 * ringbuffer.
305 *
ce44b0ea
EA
306 * Includes buffers having the contents of their GPU caches
307 * flushed, not necessarily primitives. last_rendering_seqno
308 * represents when the rendering involved will be completed.
309 *
673a394b
EA
310 * A reference is held on the buffer while on this list.
311 */
5e118f41 312 spinlock_t active_list_lock;
673a394b
EA
313 struct list_head active_list;
314
315 /**
316 * List of objects which are not in the ringbuffer but which
317 * still have a write_domain which needs to be flushed before
318 * unbinding.
319 *
ce44b0ea
EA
320 * last_rendering_seqno is 0 while an object is in this list.
321 *
673a394b
EA
322 * A reference is held on the buffer while on this list.
323 */
324 struct list_head flushing_list;
325
326 /**
327 * LRU list of objects which are not in the ringbuffer and
328 * are ready to unbind, but are still in the GTT.
329 *
ce44b0ea
EA
330 * last_rendering_seqno is 0 while an object is in this list.
331 *
673a394b
EA
332 * A reference is not held on the buffer while on this list,
333 * as merely being GTT-bound shouldn't prevent its being
334 * freed, and we'll pull it off the list in the free path.
335 */
336 struct list_head inactive_list;
337
338 /**
339 * List of breadcrumbs associated with GPU requests currently
340 * outstanding.
341 */
342 struct list_head request_list;
343
344 /**
345 * We leave the user IRQ off as much as possible,
346 * but this means that requests will finish and never
347 * be retired once the system goes idle. Set a timer to
348 * fire periodically while the ring is running. When it
349 * fires, go retire requests.
350 */
351 struct delayed_work retire_work;
352
353 uint32_t next_gem_seqno;
354
355 /**
356 * Waiting sequence number, if any
357 */
358 uint32_t waiting_gem_seqno;
359
360 /**
361 * Last seq seen at irq time
362 */
363 uint32_t irq_gem_seqno;
364
365 /**
366 * Flag if the X Server, and thus DRM, is not currently in
367 * control of the device.
368 *
369 * This is set between LeaveVT and EnterVT. It needs to be
370 * replaced with a semaphore. It also needs to be
371 * transitioned away from for kernel modesetting.
372 */
373 int suspended;
374
375 /**
376 * Flag if the hardware appears to be wedged.
377 *
378 * This is set when attempts to idle the device timeout.
379 * It prevents command submission from occuring and makes
380 * every pending request fail
381 */
382 int wedged;
383
384 /** Bit 6 swizzling required for X tiling */
385 uint32_t bit_6_swizzle_x;
386 /** Bit 6 swizzling required for Y tiling */
387 uint32_t bit_6_swizzle_y;
71acb5eb
DA
388
389 /* storage for physical objects */
390 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 391 } mm;
1da177e4
LT
392} drm_i915_private_t;
393
673a394b
EA
394/** driver private structure attached to each drm_gem_object */
395struct drm_i915_gem_object {
396 struct drm_gem_object *obj;
397
398 /** Current space allocated to this object in the GTT, if any. */
399 struct drm_mm_node *gtt_space;
400
401 /** This object's place on the active/flushing/inactive lists */
402 struct list_head list;
403
404 /**
405 * This is set if the object is on the active or flushing lists
406 * (has pending rendering), and is not set if it's on inactive (ready
407 * to be unbound).
408 */
409 int active;
410
411 /**
412 * This is set if the object has been written to since last bound
413 * to the GTT
414 */
415 int dirty;
416
417 /** AGP memory structure for our GTT binding. */
418 DRM_AGP_MEM *agp_mem;
419
856fa198
EA
420 struct page **pages;
421 int pages_refcount;
673a394b
EA
422
423 /**
424 * Current offset of the object in GTT space.
425 *
426 * This is the same as gtt_space->start
427 */
428 uint32_t gtt_offset;
de151cf6
JB
429 /**
430 * Required alignment for the object
431 */
432 uint32_t gtt_alignment;
433 /**
434 * Fake offset for use by mmap(2)
435 */
436 uint64_t mmap_offset;
437
438 /**
439 * Fence register bits (if any) for this object. Will be set
440 * as needed when mapped into the GTT.
441 * Protected by dev->struct_mutex.
442 */
443 int fence_reg;
673a394b
EA
444
445 /** Boolean whether this object has a valid gtt offset. */
446 int gtt_bound;
447
448 /** How many users have pinned this object in GTT space */
449 int pin_count;
450
451 /** Breadcrumb of last rendering to the buffer. */
452 uint32_t last_rendering_seqno;
453
454 /** Current tiling mode for the object. */
455 uint32_t tiling_mode;
de151cf6 456 uint32_t stride;
673a394b 457
280b713b
EA
458 /** Record of address bit 17 of each page at last unbind. */
459 long *bit_17;
460
ba1eb1d8
KP
461 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
462 uint32_t agp_type;
463
673a394b 464 /**
e47c68e9
EA
465 * If present, while GEM_DOMAIN_CPU is in the read domain this array
466 * flags which individual pages are valid.
673a394b
EA
467 */
468 uint8_t *page_cpu_valid;
79e53945
JB
469
470 /** User space pin count and filp owning the pin */
471 uint32_t user_pin_count;
472 struct drm_file *pin_filp;
71acb5eb
DA
473
474 /** for phy allocated objects */
475 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
476
477 /**
478 * Used for checking the object doesn't appear more than once
479 * in an execbuffer object list.
480 */
481 int in_execbuffer;
673a394b
EA
482};
483
484/**
485 * Request queue structure.
486 *
487 * The request queue allows us to note sequence numbers that have been emitted
488 * and may be associated with active buffers to be retired.
489 *
490 * By keeping this list, we can avoid having to do questionable
491 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
492 * an emission time with seqnos for tracking how far ahead of the GPU we are.
493 */
494struct drm_i915_gem_request {
495 /** GEM sequence number associated with this request. */
496 uint32_t seqno;
497
498 /** Time at which this request was emitted, in jiffies. */
499 unsigned long emitted_jiffies;
500
b962442e 501 /** global list entry for this request */
673a394b 502 struct list_head list;
b962442e
EA
503
504 /** file_priv list entry for this request */
505 struct list_head client_list;
673a394b
EA
506};
507
508struct drm_i915_file_private {
509 struct {
b962442e 510 struct list_head request_list;
673a394b
EA
511 } mm;
512};
513
79e53945
JB
514enum intel_chip_family {
515 CHIP_I8XX = 0x01,
516 CHIP_I9XX = 0x02,
517 CHIP_I915 = 0x04,
518 CHIP_I965 = 0x08,
519};
520
c153f45f 521extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 522extern int i915_max_ioctl;
79e53945 523extern unsigned int i915_fbpercrtc;
b3a83639 524
7c1c2871
DA
525extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
526extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
527
1da177e4 528 /* i915_dma.c */
84b1fd10 529extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 530extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 531extern int i915_driver_unload(struct drm_device *);
673a394b 532extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 533extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
534extern void i915_driver_preclose(struct drm_device *dev,
535 struct drm_file *file_priv);
673a394b
EA
536extern void i915_driver_postclose(struct drm_device *dev,
537 struct drm_file *file_priv);
84b1fd10 538extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
539extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
540 unsigned long arg);
673a394b 541extern int i915_emit_box(struct drm_device *dev,
201361a5 542 struct drm_clip_rect *boxes,
673a394b 543 int i, int DR1, int DR4);
af6061af 544
1da177e4 545/* i915_irq.c */
c153f45f
EA
546extern int i915_irq_emit(struct drm_device *dev, void *data,
547 struct drm_file *file_priv);
548extern int i915_irq_wait(struct drm_device *dev, void *data,
549 struct drm_file *file_priv);
673a394b
EA
550void i915_user_irq_get(struct drm_device *dev);
551void i915_user_irq_put(struct drm_device *dev);
79e53945 552extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
553
554extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 555extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 556extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 557extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
558extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
559 struct drm_file *file_priv);
560extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
561 struct drm_file *file_priv);
0a3e67a4
JB
562extern int i915_enable_vblank(struct drm_device *dev, int crtc);
563extern void i915_disable_vblank(struct drm_device *dev, int crtc);
564extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 565extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
566extern int i915_vblank_swap(struct drm_device *dev, void *data,
567 struct drm_file *file_priv);
8ee1c3db 568extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 569
7c463586
KP
570void
571i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
572
573void
574i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
575
576
1da177e4 577/* i915_mem.c */
c153f45f
EA
578extern int i915_mem_alloc(struct drm_device *dev, void *data,
579 struct drm_file *file_priv);
580extern int i915_mem_free(struct drm_device *dev, void *data,
581 struct drm_file *file_priv);
582extern int i915_mem_init_heap(struct drm_device *dev, void *data,
583 struct drm_file *file_priv);
584extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
585 struct drm_file *file_priv);
1da177e4 586extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 587extern void i915_mem_release(struct drm_device * dev,
6c340eac 588 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
589/* i915_gem.c */
590int i915_gem_init_ioctl(struct drm_device *dev, void *data,
591 struct drm_file *file_priv);
592int i915_gem_create_ioctl(struct drm_device *dev, void *data,
593 struct drm_file *file_priv);
594int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
595 struct drm_file *file_priv);
596int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
597 struct drm_file *file_priv);
598int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
599 struct drm_file *file_priv);
de151cf6
JB
600int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
601 struct drm_file *file_priv);
673a394b
EA
602int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
603 struct drm_file *file_priv);
604int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
605 struct drm_file *file_priv);
606int i915_gem_execbuffer(struct drm_device *dev, void *data,
607 struct drm_file *file_priv);
608int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
609 struct drm_file *file_priv);
610int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
611 struct drm_file *file_priv);
612int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
613 struct drm_file *file_priv);
614int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
615 struct drm_file *file_priv);
616int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
617 struct drm_file *file_priv);
618int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
619 struct drm_file *file_priv);
620int i915_gem_set_tiling(struct drm_device *dev, void *data,
621 struct drm_file *file_priv);
622int i915_gem_get_tiling(struct drm_device *dev, void *data,
623 struct drm_file *file_priv);
5a125c3c
EA
624int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
625 struct drm_file *file_priv);
673a394b 626void i915_gem_load(struct drm_device *dev);
673a394b
EA
627int i915_gem_init_object(struct drm_gem_object *obj);
628void i915_gem_free_object(struct drm_gem_object *obj);
629int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
630void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 631int i915_gem_object_unbind(struct drm_gem_object *obj);
673a394b
EA
632void i915_gem_lastclose(struct drm_device *dev);
633uint32_t i915_get_gem_seqno(struct drm_device *dev);
634void i915_gem_retire_requests(struct drm_device *dev);
635void i915_gem_retire_work_handler(struct work_struct *work);
636void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
637int i915_gem_object_set_domain(struct drm_gem_object *obj,
638 uint32_t read_domains,
639 uint32_t write_domain);
640int i915_gem_init_ringbuffer(struct drm_device *dev);
641void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
642int i915_gem_do_init(struct drm_device *dev, unsigned long start,
643 unsigned long end);
5669fcac 644int i915_gem_idle(struct drm_device *dev);
de151cf6 645int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
646int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
647 int write);
71acb5eb
DA
648int i915_gem_attach_phys_object(struct drm_device *dev,
649 struct drm_gem_object *obj, int id);
650void i915_gem_detach_phys_object(struct drm_device *dev,
651 struct drm_gem_object *obj);
652void i915_gem_free_all_phys_object(struct drm_device *dev);
6911a9b8
BG
653int i915_gem_object_get_pages(struct drm_gem_object *obj);
654void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 655void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
673a394b
EA
656
657/* i915_gem_tiling.c */
658void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
659void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
660void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
673a394b
EA
661
662/* i915_gem_debug.c */
663void i915_gem_dump_object(struct drm_gem_object *obj, int len,
664 const char *where, uint32_t mark);
665#if WATCH_INACTIVE
666void i915_verify_inactive(struct drm_device *dev, char *file, int line);
667#else
668#define i915_verify_inactive(dev, file, line)
669#endif
670void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
671void i915_gem_dump_object(struct drm_gem_object *obj, int len,
672 const char *where, uint32_t mark);
673void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 674
2017263e
BG
675/* i915_debugfs.c */
676int i915_gem_debugfs_init(struct drm_minor *minor);
677void i915_gem_debugfs_cleanup(struct drm_minor *minor);
678
317c35d1
JB
679/* i915_suspend.c */
680extern int i915_save_state(struct drm_device *dev);
681extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
682
683/* i915_suspend.c */
684extern int i915_save_state(struct drm_device *dev);
685extern int i915_restore_state(struct drm_device *dev);
317c35d1 686
65e082c9 687#ifdef CONFIG_ACPI
8ee1c3db 688/* i915_opregion.c */
74a365b3 689extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 690extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db
MG
691extern void opregion_asle_intr(struct drm_device *dev);
692extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 693#else
03ae61dd 694static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 695static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9
LB
696static inline void opregion_asle_intr(struct drm_device *dev) { return; }
697static inline void opregion_enable_asle(struct drm_device *dev) { return; }
698#endif
8ee1c3db 699
79e53945
JB
700/* modesetting */
701extern void intel_modeset_init(struct drm_device *dev);
702extern void intel_modeset_cleanup(struct drm_device *dev);
703
546b0974
EA
704/**
705 * Lock test for when it's just for synchronization of ring access.
706 *
707 * In that case, we don't need to do it when GEM is initialized as nobody else
708 * has access to the ring.
709 */
710#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
711 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
712 LOCK_TEST_WITH_RETURN(dev, file_priv); \
713} while (0)
714
3043c60c
EA
715#define I915_READ(reg) readl(dev_priv->regs + (reg))
716#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
717#define I915_READ16(reg) readw(dev_priv->regs + (reg))
718#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
719#define I915_READ8(reg) readb(dev_priv->regs + (reg))
720#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 721#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 722#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 723#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
724
725#define I915_VERBOSE 0
726
727#define RING_LOCALS unsigned int outring, ringmask, outcount; \
728 volatile char *virt;
729
730#define BEGIN_LP_RING(n) do { \
731 if (I915_VERBOSE) \
3e684eae
MN
732 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
733 if (dev_priv->ring.space < (n)*4) \
bf9d8929 734 i915_wait_ring(dev, (n)*4, __func__); \
1da177e4
LT
735 outcount = 0; \
736 outring = dev_priv->ring.tail; \
737 ringmask = dev_priv->ring.tail_mask; \
738 virt = dev_priv->ring.virtual_start; \
739} while (0)
740
741#define OUT_RING(n) do { \
742 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
c29b669c 743 *(volatile unsigned int *)(virt + outring) = (n); \
1da177e4
LT
744 outcount++; \
745 outring += 4; \
746 outring &= ringmask; \
747} while (0)
748
749#define ADVANCE_LP_RING() do { \
750 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
751 dev_priv->ring.tail = outring; \
752 dev_priv->ring.space -= outcount * 4; \
585fb111 753 I915_WRITE(PRB0_TAIL, outring); \
1da177e4
LT
754} while(0)
755
ba8bbcf6 756/**
585fb111
JB
757 * Reads a dword out of the status page, which is written to from the command
758 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
759 * MI_STORE_DATA_IMM.
ba8bbcf6 760 *
585fb111 761 * The following dwords have a reserved meaning:
0cdad7e8
KP
762 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
763 * 0x04: ring 0 head pointer
764 * 0x05: ring 1 head pointer (915-class)
765 * 0x06: ring 2 head pointer (915-class)
766 * 0x10-0x1b: Context status DWords (GM45)
767 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 768 *
0cdad7e8 769 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 770 */
585fb111 771#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 772#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 773#define I915_GEM_HWS_INDEX 0x20
0baf823a 774#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 775
585fb111 776extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6
JB
777
778#define IS_I830(dev) ((dev)->pci_device == 0x3577)
779#define IS_845G(dev) ((dev)->pci_device == 0x2562)
780#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
781#define IS_I855(dev) ((dev)->pci_device == 0x3582)
782#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
783
4d1f7888 784#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
ba8bbcf6
JB
785#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
786#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
3bf48468
JB
787#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
788 (dev)->pci_device == 0x27AE)
ba8bbcf6
JB
789#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
790 (dev)->pci_device == 0x2982 || \
791 (dev)->pci_device == 0x2992 || \
792 (dev)->pci_device == 0x29A2 || \
793 (dev)->pci_device == 0x2A02 || \
5f5f9d4c 794 (dev)->pci_device == 0x2A12 || \
d3adbc0c
ZW
795 (dev)->pci_device == 0x2A42 || \
796 (dev)->pci_device == 0x2E02 || \
797 (dev)->pci_device == 0x2E12 || \
72021788 798 (dev)->pci_device == 0x2E22 || \
280da227
ZW
799 (dev)->pci_device == 0x2E32 || \
800 (dev)->pci_device == 0x0042 || \
801 (dev)->pci_device == 0x0046)
ba8bbcf6 802
c9ed4486
ML
803#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
804 (dev)->pci_device == 0x2A12)
ba8bbcf6 805
b9bfdfe6 806#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
5f5f9d4c 807
d3adbc0c
ZW
808#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
809 (dev)->pci_device == 0x2E12 || \
60fd99e3 810 (dev)->pci_device == 0x2E22 || \
72021788 811 (dev)->pci_device == 0x2E32 || \
60fd99e3 812 IS_GM45(dev))
d3adbc0c 813
2177832f
SL
814#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
815#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
816#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
817
ba8bbcf6
JB
818#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
819 (dev)->pci_device == 0x29B2 || \
2177832f
SL
820 (dev)->pci_device == 0x29D2 || \
821 (IS_IGD(dev)))
ba8bbcf6 822
280da227
ZW
823#define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
824#define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
825#define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
826
ba8bbcf6 827#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
280da227
ZW
828 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
829 IS_IGDNG(dev))
ba8bbcf6
JB
830
831#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
2177832f 832 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
280da227 833 IS_IGD(dev) || IS_IGDNG_M(dev))
ba8bbcf6 834
280da227
ZW
835#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
836 IS_IGDNG(dev))
0f973f27
JB
837/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
838 * rows, which changed the alignment requirements and fence programming.
839 */
840#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
841 IS_I915GM(dev)))
280da227 842#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
5ca58282 843#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_I965G(dev))
b39d50e5 844
ba8bbcf6 845#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 846
1da177e4 847#endif