]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Set lvds dual channel according to register from vbios
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
52440211
KP
51#define I915_NUM_PIPE 2
52
1da177e4
LT
53/* Interface history:
54 *
55 * 1.1: Original.
0d6aa60b
DA
56 * 1.2: Add Power Management
57 * 1.3: Add vblank support
de227f5f 58 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 59 * 1.5: Add vblank pipe configuration
2228ed67
MD
60 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
61 * - Support vertical blank on secondary display pipe
1da177e4
LT
62 */
63#define DRIVER_MAJOR 1
2228ed67 64#define DRIVER_MINOR 6
1da177e4
LT
65#define DRIVER_PATCHLEVEL 0
66
673a394b
EA
67#define WATCH_COHERENCY 0
68#define WATCH_BUF 0
69#define WATCH_EXEC 0
70#define WATCH_LRU 0
71#define WATCH_RELOC 0
72#define WATCH_INACTIVE 0
73#define WATCH_PWRITE 0
74
71acb5eb
DA
75#define I915_GEM_PHYS_CURSOR_0 1
76#define I915_GEM_PHYS_CURSOR_1 2
77#define I915_GEM_PHYS_OVERLAY_REGS 3
78#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
79
80struct drm_i915_gem_phys_object {
81 int id;
82 struct page **page_list;
83 drm_dma_handle_t *handle;
84 struct drm_gem_object *cur_obj;
85};
86
1da177e4
LT
87typedef struct _drm_i915_ring_buffer {
88 int tail_mask;
1da177e4
LT
89 unsigned long Size;
90 u8 *virtual_start;
91 int head;
92 int tail;
93 int space;
94 drm_local_map_t map;
673a394b 95 struct drm_gem_object *ring_obj;
1da177e4
LT
96} drm_i915_ring_buffer_t;
97
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
6c340eac 103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
104};
105
0a3e67a4
JB
106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
8ee1c3db
MG
111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
116 int enabled;
117};
118
7c1c2871
DA
119struct drm_i915_master_private {
120 drm_local_map_t *sarea;
121 struct _drm_i915_sarea *sarea_priv;
122};
de151cf6
JB
123#define I915_FENCE_REG_NONE -1
124
125struct drm_i915_fence_reg {
126 struct drm_gem_object *obj;
127};
7c1c2871 128
9b9d172d 129struct sdvo_device_mapping {
130 u8 dvo_port;
131 u8 slave_addr;
132 u8 dvo_wiring;
133 u8 initialized;
134};
135
63eeaf38
JB
136struct drm_i915_error_state {
137 u32 eir;
138 u32 pgtbl_er;
139 u32 pipeastat;
140 u32 pipebstat;
141 u32 ipeir;
142 u32 ipehr;
143 u32 instdone;
144 u32 acthd;
145 u32 instpm;
146 u32 instps;
147 u32 instdone1;
148 u32 seqno;
149 struct timeval time;
150};
151
1da177e4 152typedef struct drm_i915_private {
673a394b
EA
153 struct drm_device *dev;
154
ac5c4e76
DA
155 int has_gem;
156
3043c60c 157 void __iomem *regs;
1da177e4 158
1da177e4
LT
159 drm_i915_ring_buffer_t ring;
160
9c8da5eb 161 drm_dma_handle_t *status_page_dmah;
1da177e4 162 void *hw_status_page;
1da177e4 163 dma_addr_t dma_status_page;
0a3e67a4 164 uint32_t counter;
dc7a9319
WZ
165 unsigned int status_gfx_addr;
166 drm_local_map_t hws_map;
673a394b 167 struct drm_gem_object *hws_obj;
1da177e4 168
d7658989
JB
169 struct resource mch_res;
170
a6b54f3f 171 unsigned int cpp;
1da177e4
LT
172 int back_offset;
173 int front_offset;
174 int current_page;
175 int page_flipping;
1da177e4
LT
176
177 wait_queue_head_t irq_queue;
178 atomic_t irq_received;
ed4cb414
EA
179 /** Protects user_irq_refcount and irq_mask_reg */
180 spinlock_t user_irq_lock;
181 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
182 int user_irq_refcount;
183 /** Cached value of IMR to avoid reads in updating the bitfield */
184 u32 irq_mask_reg;
7c463586 185 u32 pipestat[2];
036a4a7d
ZW
186 /** splitted irq regs for graphics and display engine on IGDNG,
187 irq_mask_reg is still used for display irq. */
188 u32 gt_irq_mask_reg;
189 u32 gt_irq_enable_reg;
190 u32 de_irq_enable_reg;
1da177e4 191
5ca58282
JB
192 u32 hotplug_supported_mask;
193 struct work_struct hotplug_work;
194
1da177e4
LT
195 int tex_lru_log_granularity;
196 int allow_batchbuffer;
197 struct mem_block *agp_heap;
0d6aa60b 198 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 199 int vblank_pipe;
a6b54f3f 200
79e53945
JB
201 bool cursor_needs_physical;
202
203 struct drm_mm vram;
204
205 int irq_enabled;
206
8ee1c3db
MG
207 struct intel_opregion opregion;
208
79e53945
JB
209 /* LVDS info */
210 int backlight_duty_cycle; /* restore backlight to this value */
211 bool panel_wants_dither;
212 struct drm_display_mode *panel_fixed_mode;
88631706
ML
213 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
214 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
215
216 /* Feature bits from the VBIOS */
95281e35
HE
217 unsigned int int_tv_support:1;
218 unsigned int lvds_dither:1;
219 unsigned int lvds_vbt:1;
220 unsigned int int_crt_support:1;
43565a06
KH
221 unsigned int lvds_use_ssc:1;
222 int lvds_ssc_freq;
79e53945 223
de151cf6
JB
224 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
225 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
226 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
227
7662c8bd
SL
228 unsigned int fsb_freq, mem_freq;
229
63eeaf38
JB
230 spinlock_t error_lock;
231 struct drm_i915_error_state *first_error;
232
ba8bbcf6
JB
233 /* Register state */
234 u8 saveLBB;
235 u32 saveDSPACNTR;
236 u32 saveDSPBCNTR;
e948e994 237 u32 saveDSPARB;
881ee988 238 u32 saveRENDERSTANDBY;
461cba2d 239 u32 saveHWS;
ba8bbcf6
JB
240 u32 savePIPEACONF;
241 u32 savePIPEBCONF;
242 u32 savePIPEASRC;
243 u32 savePIPEBSRC;
244 u32 saveFPA0;
245 u32 saveFPA1;
246 u32 saveDPLL_A;
247 u32 saveDPLL_A_MD;
248 u32 saveHTOTAL_A;
249 u32 saveHBLANK_A;
250 u32 saveHSYNC_A;
251 u32 saveVTOTAL_A;
252 u32 saveVBLANK_A;
253 u32 saveVSYNC_A;
254 u32 saveBCLRPAT_A;
0da3ea12 255 u32 savePIPEASTAT;
ba8bbcf6
JB
256 u32 saveDSPASTRIDE;
257 u32 saveDSPASIZE;
258 u32 saveDSPAPOS;
585fb111 259 u32 saveDSPAADDR;
ba8bbcf6
JB
260 u32 saveDSPASURF;
261 u32 saveDSPATILEOFF;
262 u32 savePFIT_PGM_RATIOS;
263 u32 saveBLC_PWM_CTL;
264 u32 saveBLC_PWM_CTL2;
265 u32 saveFPB0;
266 u32 saveFPB1;
267 u32 saveDPLL_B;
268 u32 saveDPLL_B_MD;
269 u32 saveHTOTAL_B;
270 u32 saveHBLANK_B;
271 u32 saveHSYNC_B;
272 u32 saveVTOTAL_B;
273 u32 saveVBLANK_B;
274 u32 saveVSYNC_B;
275 u32 saveBCLRPAT_B;
0da3ea12 276 u32 savePIPEBSTAT;
ba8bbcf6
JB
277 u32 saveDSPBSTRIDE;
278 u32 saveDSPBSIZE;
279 u32 saveDSPBPOS;
585fb111 280 u32 saveDSPBADDR;
ba8bbcf6
JB
281 u32 saveDSPBSURF;
282 u32 saveDSPBTILEOFF;
585fb111
JB
283 u32 saveVGA0;
284 u32 saveVGA1;
285 u32 saveVGA_PD;
ba8bbcf6
JB
286 u32 saveVGACNTRL;
287 u32 saveADPA;
288 u32 saveLVDS;
585fb111
JB
289 u32 savePP_ON_DELAYS;
290 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
291 u32 saveDVOA;
292 u32 saveDVOB;
293 u32 saveDVOC;
294 u32 savePP_ON;
295 u32 savePP_OFF;
296 u32 savePP_CONTROL;
585fb111 297 u32 savePP_DIVISOR;
ba8bbcf6
JB
298 u32 savePFIT_CONTROL;
299 u32 save_palette_a[256];
300 u32 save_palette_b[256];
301 u32 saveFBC_CFB_BASE;
302 u32 saveFBC_LL_BASE;
303 u32 saveFBC_CONTROL;
304 u32 saveFBC_CONTROL2;
0da3ea12
JB
305 u32 saveIER;
306 u32 saveIIR;
307 u32 saveIMR;
1f84e550 308 u32 saveCACHE_MODE_0;
e948e994 309 u32 saveD_STATE;
585fb111 310 u32 saveCG_2D_DIS;
1f84e550 311 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
312 u32 saveSWF0[16];
313 u32 saveSWF1[16];
314 u32 saveSWF2[3];
315 u8 saveMSR;
316 u8 saveSR[8];
123f794f 317 u8 saveGR[25];
ba8bbcf6 318 u8 saveAR_INDEX;
a59e122a 319 u8 saveAR[21];
ba8bbcf6 320 u8 saveDACMASK;
a59e122a 321 u8 saveCR[37];
79f11c19 322 uint64_t saveFENCE[16];
1fd1c624
EA
323 u32 saveCURACNTR;
324 u32 saveCURAPOS;
325 u32 saveCURABASE;
326 u32 saveCURBCNTR;
327 u32 saveCURBPOS;
328 u32 saveCURBBASE;
329 u32 saveCURSIZE;
a4fc5ed6
KP
330 u32 saveDP_B;
331 u32 saveDP_C;
332 u32 saveDP_D;
333 u32 savePIPEA_GMCH_DATA_M;
334 u32 savePIPEB_GMCH_DATA_M;
335 u32 savePIPEA_GMCH_DATA_N;
336 u32 savePIPEB_GMCH_DATA_N;
337 u32 savePIPEA_DP_LINK_M;
338 u32 savePIPEB_DP_LINK_M;
339 u32 savePIPEA_DP_LINK_N;
340 u32 savePIPEB_DP_LINK_N;
673a394b
EA
341
342 struct {
343 struct drm_mm gtt_space;
344
0839ccb8 345 struct io_mapping *gtt_mapping;
ab657db1 346 int gtt_mtrr;
0839ccb8 347
673a394b
EA
348 /**
349 * List of objects currently involved in rendering from the
350 * ringbuffer.
351 *
ce44b0ea
EA
352 * Includes buffers having the contents of their GPU caches
353 * flushed, not necessarily primitives. last_rendering_seqno
354 * represents when the rendering involved will be completed.
355 *
673a394b
EA
356 * A reference is held on the buffer while on this list.
357 */
5e118f41 358 spinlock_t active_list_lock;
673a394b
EA
359 struct list_head active_list;
360
361 /**
362 * List of objects which are not in the ringbuffer but which
363 * still have a write_domain which needs to be flushed before
364 * unbinding.
365 *
ce44b0ea
EA
366 * last_rendering_seqno is 0 while an object is in this list.
367 *
673a394b
EA
368 * A reference is held on the buffer while on this list.
369 */
370 struct list_head flushing_list;
371
372 /**
373 * LRU list of objects which are not in the ringbuffer and
374 * are ready to unbind, but are still in the GTT.
375 *
ce44b0ea
EA
376 * last_rendering_seqno is 0 while an object is in this list.
377 *
673a394b
EA
378 * A reference is not held on the buffer while on this list,
379 * as merely being GTT-bound shouldn't prevent its being
380 * freed, and we'll pull it off the list in the free path.
381 */
382 struct list_head inactive_list;
383
384 /**
385 * List of breadcrumbs associated with GPU requests currently
386 * outstanding.
387 */
388 struct list_head request_list;
389
390 /**
391 * We leave the user IRQ off as much as possible,
392 * but this means that requests will finish and never
393 * be retired once the system goes idle. Set a timer to
394 * fire periodically while the ring is running. When it
395 * fires, go retire requests.
396 */
397 struct delayed_work retire_work;
398
399 uint32_t next_gem_seqno;
400
401 /**
402 * Waiting sequence number, if any
403 */
404 uint32_t waiting_gem_seqno;
405
406 /**
407 * Last seq seen at irq time
408 */
409 uint32_t irq_gem_seqno;
410
411 /**
412 * Flag if the X Server, and thus DRM, is not currently in
413 * control of the device.
414 *
415 * This is set between LeaveVT and EnterVT. It needs to be
416 * replaced with a semaphore. It also needs to be
417 * transitioned away from for kernel modesetting.
418 */
419 int suspended;
420
421 /**
422 * Flag if the hardware appears to be wedged.
423 *
424 * This is set when attempts to idle the device timeout.
425 * It prevents command submission from occuring and makes
426 * every pending request fail
427 */
428 int wedged;
429
430 /** Bit 6 swizzling required for X tiling */
431 uint32_t bit_6_swizzle_x;
432 /** Bit 6 swizzling required for Y tiling */
433 uint32_t bit_6_swizzle_y;
71acb5eb
DA
434
435 /* storage for physical objects */
436 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 437 } mm;
9b9d172d 438 struct sdvo_device_mapping sdvo_mappings[2];
1da177e4
LT
439} drm_i915_private_t;
440
673a394b
EA
441/** driver private structure attached to each drm_gem_object */
442struct drm_i915_gem_object {
443 struct drm_gem_object *obj;
444
445 /** Current space allocated to this object in the GTT, if any. */
446 struct drm_mm_node *gtt_space;
447
448 /** This object's place on the active/flushing/inactive lists */
449 struct list_head list;
450
451 /**
452 * This is set if the object is on the active or flushing lists
453 * (has pending rendering), and is not set if it's on inactive (ready
454 * to be unbound).
455 */
456 int active;
457
458 /**
459 * This is set if the object has been written to since last bound
460 * to the GTT
461 */
462 int dirty;
463
464 /** AGP memory structure for our GTT binding. */
465 DRM_AGP_MEM *agp_mem;
466
856fa198
EA
467 struct page **pages;
468 int pages_refcount;
673a394b
EA
469
470 /**
471 * Current offset of the object in GTT space.
472 *
473 * This is the same as gtt_space->start
474 */
475 uint32_t gtt_offset;
de151cf6
JB
476 /**
477 * Required alignment for the object
478 */
479 uint32_t gtt_alignment;
480 /**
481 * Fake offset for use by mmap(2)
482 */
483 uint64_t mmap_offset;
484
485 /**
486 * Fence register bits (if any) for this object. Will be set
487 * as needed when mapped into the GTT.
488 * Protected by dev->struct_mutex.
489 */
490 int fence_reg;
673a394b 491
673a394b
EA
492 /** How many users have pinned this object in GTT space */
493 int pin_count;
494
495 /** Breadcrumb of last rendering to the buffer. */
496 uint32_t last_rendering_seqno;
497
498 /** Current tiling mode for the object. */
499 uint32_t tiling_mode;
de151cf6 500 uint32_t stride;
673a394b 501
280b713b
EA
502 /** Record of address bit 17 of each page at last unbind. */
503 long *bit_17;
504
ba1eb1d8
KP
505 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
506 uint32_t agp_type;
507
673a394b 508 /**
e47c68e9
EA
509 * If present, while GEM_DOMAIN_CPU is in the read domain this array
510 * flags which individual pages are valid.
673a394b
EA
511 */
512 uint8_t *page_cpu_valid;
79e53945
JB
513
514 /** User space pin count and filp owning the pin */
515 uint32_t user_pin_count;
516 struct drm_file *pin_filp;
71acb5eb
DA
517
518 /** for phy allocated objects */
519 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
520
521 /**
522 * Used for checking the object doesn't appear more than once
523 * in an execbuffer object list.
524 */
525 int in_execbuffer;
673a394b
EA
526};
527
528/**
529 * Request queue structure.
530 *
531 * The request queue allows us to note sequence numbers that have been emitted
532 * and may be associated with active buffers to be retired.
533 *
534 * By keeping this list, we can avoid having to do questionable
535 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
536 * an emission time with seqnos for tracking how far ahead of the GPU we are.
537 */
538struct drm_i915_gem_request {
539 /** GEM sequence number associated with this request. */
540 uint32_t seqno;
541
542 /** Time at which this request was emitted, in jiffies. */
543 unsigned long emitted_jiffies;
544
b962442e 545 /** global list entry for this request */
673a394b 546 struct list_head list;
b962442e
EA
547
548 /** file_priv list entry for this request */
549 struct list_head client_list;
673a394b
EA
550};
551
552struct drm_i915_file_private {
553 struct {
b962442e 554 struct list_head request_list;
673a394b
EA
555 } mm;
556};
557
79e53945
JB
558enum intel_chip_family {
559 CHIP_I8XX = 0x01,
560 CHIP_I9XX = 0x02,
561 CHIP_I915 = 0x04,
562 CHIP_I965 = 0x08,
563};
564
c153f45f 565extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 566extern int i915_max_ioctl;
79e53945 567extern unsigned int i915_fbpercrtc;
b3a83639 568
7c1c2871
DA
569extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
570extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
571
1da177e4 572 /* i915_dma.c */
84b1fd10 573extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 574extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 575extern int i915_driver_unload(struct drm_device *);
673a394b 576extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 577extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
578extern void i915_driver_preclose(struct drm_device *dev,
579 struct drm_file *file_priv);
673a394b
EA
580extern void i915_driver_postclose(struct drm_device *dev,
581 struct drm_file *file_priv);
84b1fd10 582extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
583extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
584 unsigned long arg);
673a394b 585extern int i915_emit_box(struct drm_device *dev,
201361a5 586 struct drm_clip_rect *boxes,
673a394b 587 int i, int DR1, int DR4);
af6061af 588
1da177e4 589/* i915_irq.c */
c153f45f
EA
590extern int i915_irq_emit(struct drm_device *dev, void *data,
591 struct drm_file *file_priv);
592extern int i915_irq_wait(struct drm_device *dev, void *data,
593 struct drm_file *file_priv);
673a394b
EA
594void i915_user_irq_get(struct drm_device *dev);
595void i915_user_irq_put(struct drm_device *dev);
79e53945 596extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
597
598extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 599extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 600extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 601extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
602extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
603 struct drm_file *file_priv);
604extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
605 struct drm_file *file_priv);
0a3e67a4
JB
606extern int i915_enable_vblank(struct drm_device *dev, int crtc);
607extern void i915_disable_vblank(struct drm_device *dev, int crtc);
608extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 609extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
610extern int i915_vblank_swap(struct drm_device *dev, void *data,
611 struct drm_file *file_priv);
8ee1c3db 612extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 613
7c463586
KP
614void
615i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
616
617void
618i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
619
620
1da177e4 621/* i915_mem.c */
c153f45f
EA
622extern int i915_mem_alloc(struct drm_device *dev, void *data,
623 struct drm_file *file_priv);
624extern int i915_mem_free(struct drm_device *dev, void *data,
625 struct drm_file *file_priv);
626extern int i915_mem_init_heap(struct drm_device *dev, void *data,
627 struct drm_file *file_priv);
628extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
629 struct drm_file *file_priv);
1da177e4 630extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 631extern void i915_mem_release(struct drm_device * dev,
6c340eac 632 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
633/* i915_gem.c */
634int i915_gem_init_ioctl(struct drm_device *dev, void *data,
635 struct drm_file *file_priv);
636int i915_gem_create_ioctl(struct drm_device *dev, void *data,
637 struct drm_file *file_priv);
638int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
639 struct drm_file *file_priv);
640int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
641 struct drm_file *file_priv);
642int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
643 struct drm_file *file_priv);
de151cf6
JB
644int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
645 struct drm_file *file_priv);
673a394b
EA
646int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
647 struct drm_file *file_priv);
648int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
649 struct drm_file *file_priv);
650int i915_gem_execbuffer(struct drm_device *dev, void *data,
651 struct drm_file *file_priv);
652int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
653 struct drm_file *file_priv);
654int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
655 struct drm_file *file_priv);
656int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
657 struct drm_file *file_priv);
658int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
659 struct drm_file *file_priv);
660int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
661 struct drm_file *file_priv);
662int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
663 struct drm_file *file_priv);
664int i915_gem_set_tiling(struct drm_device *dev, void *data,
665 struct drm_file *file_priv);
666int i915_gem_get_tiling(struct drm_device *dev, void *data,
667 struct drm_file *file_priv);
5a125c3c
EA
668int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
669 struct drm_file *file_priv);
673a394b 670void i915_gem_load(struct drm_device *dev);
673a394b
EA
671int i915_gem_init_object(struct drm_gem_object *obj);
672void i915_gem_free_object(struct drm_gem_object *obj);
673int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
674void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 675int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 676void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b
EA
677void i915_gem_lastclose(struct drm_device *dev);
678uint32_t i915_get_gem_seqno(struct drm_device *dev);
8c4b8c3f 679int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 680int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
673a394b
EA
681void i915_gem_retire_requests(struct drm_device *dev);
682void i915_gem_retire_work_handler(struct work_struct *work);
683void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
684int i915_gem_object_set_domain(struct drm_gem_object *obj,
685 uint32_t read_domains,
686 uint32_t write_domain);
687int i915_gem_init_ringbuffer(struct drm_device *dev);
688void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
689int i915_gem_do_init(struct drm_device *dev, unsigned long start,
690 unsigned long end);
5669fcac 691int i915_gem_idle(struct drm_device *dev);
de151cf6 692int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
693int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
694 int write);
71acb5eb
DA
695int i915_gem_attach_phys_object(struct drm_device *dev,
696 struct drm_gem_object *obj, int id);
697void i915_gem_detach_phys_object(struct drm_device *dev,
698 struct drm_gem_object *obj);
699void i915_gem_free_all_phys_object(struct drm_device *dev);
6911a9b8
BG
700int i915_gem_object_get_pages(struct drm_gem_object *obj);
701void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 702void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
673a394b
EA
703
704/* i915_gem_tiling.c */
705void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
706void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
707void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
673a394b
EA
708
709/* i915_gem_debug.c */
710void i915_gem_dump_object(struct drm_gem_object *obj, int len,
711 const char *where, uint32_t mark);
712#if WATCH_INACTIVE
713void i915_verify_inactive(struct drm_device *dev, char *file, int line);
714#else
715#define i915_verify_inactive(dev, file, line)
716#endif
717void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
718void i915_gem_dump_object(struct drm_gem_object *obj, int len,
719 const char *where, uint32_t mark);
720void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 721
2017263e
BG
722/* i915_debugfs.c */
723int i915_gem_debugfs_init(struct drm_minor *minor);
724void i915_gem_debugfs_cleanup(struct drm_minor *minor);
725
317c35d1
JB
726/* i915_suspend.c */
727extern int i915_save_state(struct drm_device *dev);
728extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
729
730/* i915_suspend.c */
731extern int i915_save_state(struct drm_device *dev);
732extern int i915_restore_state(struct drm_device *dev);
317c35d1 733
65e082c9 734#ifdef CONFIG_ACPI
8ee1c3db 735/* i915_opregion.c */
74a365b3 736extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 737extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db
MG
738extern void opregion_asle_intr(struct drm_device *dev);
739extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 740#else
03ae61dd 741static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 742static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9
LB
743static inline void opregion_asle_intr(struct drm_device *dev) { return; }
744static inline void opregion_enable_asle(struct drm_device *dev) { return; }
745#endif
8ee1c3db 746
79e53945
JB
747/* modesetting */
748extern void intel_modeset_init(struct drm_device *dev);
749extern void intel_modeset_cleanup(struct drm_device *dev);
750
546b0974
EA
751/**
752 * Lock test for when it's just for synchronization of ring access.
753 *
754 * In that case, we don't need to do it when GEM is initialized as nobody else
755 * has access to the ring.
756 */
757#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
758 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
759 LOCK_TEST_WITH_RETURN(dev, file_priv); \
760} while (0)
761
3043c60c
EA
762#define I915_READ(reg) readl(dev_priv->regs + (reg))
763#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
764#define I915_READ16(reg) readw(dev_priv->regs + (reg))
765#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
766#define I915_READ8(reg) readb(dev_priv->regs + (reg))
767#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 768#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 769#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 770#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
771
772#define I915_VERBOSE 0
773
774#define RING_LOCALS unsigned int outring, ringmask, outcount; \
775 volatile char *virt;
776
777#define BEGIN_LP_RING(n) do { \
778 if (I915_VERBOSE) \
3e684eae
MN
779 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
780 if (dev_priv->ring.space < (n)*4) \
bf9d8929 781 i915_wait_ring(dev, (n)*4, __func__); \
1da177e4
LT
782 outcount = 0; \
783 outring = dev_priv->ring.tail; \
784 ringmask = dev_priv->ring.tail_mask; \
785 virt = dev_priv->ring.virtual_start; \
786} while (0)
787
788#define OUT_RING(n) do { \
789 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
c29b669c 790 *(volatile unsigned int *)(virt + outring) = (n); \
1da177e4
LT
791 outcount++; \
792 outring += 4; \
793 outring &= ringmask; \
794} while (0)
795
796#define ADVANCE_LP_RING() do { \
797 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
798 dev_priv->ring.tail = outring; \
799 dev_priv->ring.space -= outcount * 4; \
585fb111 800 I915_WRITE(PRB0_TAIL, outring); \
1da177e4
LT
801} while(0)
802
ba8bbcf6 803/**
585fb111
JB
804 * Reads a dword out of the status page, which is written to from the command
805 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
806 * MI_STORE_DATA_IMM.
ba8bbcf6 807 *
585fb111 808 * The following dwords have a reserved meaning:
0cdad7e8
KP
809 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
810 * 0x04: ring 0 head pointer
811 * 0x05: ring 1 head pointer (915-class)
812 * 0x06: ring 2 head pointer (915-class)
813 * 0x10-0x1b: Context status DWords (GM45)
814 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 815 *
0cdad7e8 816 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 817 */
585fb111 818#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 819#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 820#define I915_GEM_HWS_INDEX 0x20
0baf823a 821#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 822
585fb111 823extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6
JB
824
825#define IS_I830(dev) ((dev)->pci_device == 0x3577)
826#define IS_845G(dev) ((dev)->pci_device == 0x2562)
827#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
828#define IS_I855(dev) ((dev)->pci_device == 0x3582)
829#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
830
4d1f7888 831#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
ba8bbcf6
JB
832#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
833#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
3bf48468
JB
834#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
835 (dev)->pci_device == 0x27AE)
ba8bbcf6
JB
836#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
837 (dev)->pci_device == 0x2982 || \
838 (dev)->pci_device == 0x2992 || \
839 (dev)->pci_device == 0x29A2 || \
840 (dev)->pci_device == 0x2A02 || \
5f5f9d4c 841 (dev)->pci_device == 0x2A12 || \
d3adbc0c
ZW
842 (dev)->pci_device == 0x2A42 || \
843 (dev)->pci_device == 0x2E02 || \
844 (dev)->pci_device == 0x2E12 || \
72021788 845 (dev)->pci_device == 0x2E22 || \
280da227
ZW
846 (dev)->pci_device == 0x2E32 || \
847 (dev)->pci_device == 0x0042 || \
848 (dev)->pci_device == 0x0046)
ba8bbcf6 849
c9ed4486
ML
850#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
851 (dev)->pci_device == 0x2A12)
ba8bbcf6 852
b9bfdfe6 853#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
5f5f9d4c 854
d3adbc0c
ZW
855#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
856 (dev)->pci_device == 0x2E12 || \
60fd99e3 857 (dev)->pci_device == 0x2E22 || \
72021788 858 (dev)->pci_device == 0x2E32 || \
60fd99e3 859 IS_GM45(dev))
d3adbc0c 860
2177832f
SL
861#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
862#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
863#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
864
ba8bbcf6
JB
865#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
866 (dev)->pci_device == 0x29B2 || \
2177832f
SL
867 (dev)->pci_device == 0x29D2 || \
868 (IS_IGD(dev)))
ba8bbcf6 869
280da227
ZW
870#define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
871#define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
872#define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
873
ba8bbcf6 874#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
280da227
ZW
875 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
876 IS_IGDNG(dev))
ba8bbcf6
JB
877
878#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
2177832f 879 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
280da227 880 IS_IGD(dev) || IS_IGDNG_M(dev))
ba8bbcf6 881
280da227
ZW
882#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
883 IS_IGDNG(dev))
0f973f27
JB
884/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
885 * rows, which changed the alignment requirements and fence programming.
886 */
887#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
888 IS_I915GM(dev)))
280da227 889#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
a4fc5ed6 890#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
5ca58282 891#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_I965G(dev))
7662c8bd 892/* dsparb controlled by hw only */
22bd50c5 893#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
b39d50e5 894
ba8bbcf6 895#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 896
1da177e4 897#endif