]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Add MALATA PC-81005 to ACPI LID quirk list
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
80824003
JB
51enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
52440211
KP
56#define I915_NUM_PIPE 2
57
1da177e4
LT
58/* Interface history:
59 *
60 * 1.1: Original.
0d6aa60b
DA
61 * 1.2: Add Power Management
62 * 1.3: Add vblank support
de227f5f 63 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 64 * 1.5: Add vblank pipe configuration
2228ed67
MD
65 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
1da177e4
LT
67 */
68#define DRIVER_MAJOR 1
2228ed67 69#define DRIVER_MINOR 6
1da177e4
LT
70#define DRIVER_PATCHLEVEL 0
71
673a394b
EA
72#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
71acb5eb
DA
80#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
1da177e4 92typedef struct _drm_i915_ring_buffer {
1da177e4
LT
93 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
673a394b 99 struct drm_gem_object *ring_obj;
1da177e4
LT
100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
6c340eac 107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
108};
109
0a3e67a4
JB
110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
8ee1c3db
MG
115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
7c1c2871 132
9b9d172d 133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
63eeaf38
JB
140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 struct timeval time;
154};
155
e70236a8
JB
156struct drm_i915_display_funcs {
157 void (*dpms)(struct drm_crtc *crtc, int mode);
158 bool (*fbc_enabled)(struct drm_crtc *crtc);
159 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
160 void (*disable_fbc)(struct drm_device *dev);
161 int (*get_display_clock_speed)(struct drm_device *dev);
162 int (*get_fifo_size)(struct drm_device *dev, int plane);
163 void (*update_wm)(struct drm_device *dev, int planea_clock,
164 int planeb_clock, int sr_hdisplay, int pixel_size);
165 /* clock updates for mode set */
166 /* cursor updates */
167 /* render clock increase/decrease */
168 /* display clock increase/decrease */
169 /* pll clock increase/decrease */
170 /* clock gating init */
171};
172
02e792fb
DV
173struct intel_overlay;
174
1da177e4 175typedef struct drm_i915_private {
673a394b
EA
176 struct drm_device *dev;
177
ac5c4e76
DA
178 int has_gem;
179
3043c60c 180 void __iomem *regs;
1da177e4 181
ec2a4c3f 182 struct pci_dev *bridge_dev;
1da177e4
LT
183 drm_i915_ring_buffer_t ring;
184
9c8da5eb 185 drm_dma_handle_t *status_page_dmah;
1da177e4 186 void *hw_status_page;
1da177e4 187 dma_addr_t dma_status_page;
0a3e67a4 188 uint32_t counter;
dc7a9319
WZ
189 unsigned int status_gfx_addr;
190 drm_local_map_t hws_map;
673a394b 191 struct drm_gem_object *hws_obj;
97f5ab66 192 struct drm_gem_object *pwrctx;
1da177e4 193
d7658989
JB
194 struct resource mch_res;
195
a6b54f3f 196 unsigned int cpp;
1da177e4
LT
197 int back_offset;
198 int front_offset;
199 int current_page;
200 int page_flipping;
1da177e4
LT
201
202 wait_queue_head_t irq_queue;
203 atomic_t irq_received;
ed4cb414
EA
204 /** Protects user_irq_refcount and irq_mask_reg */
205 spinlock_t user_irq_lock;
206 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
207 int user_irq_refcount;
9d34e5db 208 u32 trace_irq_seqno;
ed4cb414
EA
209 /** Cached value of IMR to avoid reads in updating the bitfield */
210 u32 irq_mask_reg;
7c463586 211 u32 pipestat[2];
f2b115e6 212 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
213 irq_mask_reg is still used for display irq. */
214 u32 gt_irq_mask_reg;
215 u32 gt_irq_enable_reg;
216 u32 de_irq_enable_reg;
c650156a
ZW
217 u32 pch_irq_mask_reg;
218 u32 pch_irq_enable_reg;
1da177e4 219
5ca58282
JB
220 u32 hotplug_supported_mask;
221 struct work_struct hotplug_work;
222
1da177e4
LT
223 int tex_lru_log_granularity;
224 int allow_batchbuffer;
225 struct mem_block *agp_heap;
0d6aa60b 226 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 227 int vblank_pipe;
a6b54f3f 228
f65d9421
BG
229 /* For hangcheck timer */
230#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
231 struct timer_list hangcheck_timer;
232 int hangcheck_count;
233 uint32_t last_acthd;
234
79e53945
JB
235 bool cursor_needs_physical;
236
237 struct drm_mm vram;
238
80824003
JB
239 unsigned long cfb_size;
240 unsigned long cfb_pitch;
241 int cfb_fence;
242 int cfb_plane;
243
79e53945
JB
244 int irq_enabled;
245
8ee1c3db
MG
246 struct intel_opregion opregion;
247
02e792fb
DV
248 /* overlay */
249 struct intel_overlay *overlay;
250
79e53945
JB
251 /* LVDS info */
252 int backlight_duty_cycle; /* restore backlight to this value */
253 bool panel_wants_dither;
254 struct drm_display_mode *panel_fixed_mode;
88631706
ML
255 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
256 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
257
258 /* Feature bits from the VBIOS */
95281e35
HE
259 unsigned int int_tv_support:1;
260 unsigned int lvds_dither:1;
261 unsigned int lvds_vbt:1;
262 unsigned int int_crt_support:1;
43565a06 263 unsigned int lvds_use_ssc:1;
32f9d658 264 unsigned int edp_support:1;
43565a06 265 int lvds_ssc_freq;
79e53945 266
c1c7af60
JB
267 struct notifier_block lid_notifier;
268
29874f44 269 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
270 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
271 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
272 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
273
7662c8bd
SL
274 unsigned int fsb_freq, mem_freq;
275
63eeaf38
JB
276 spinlock_t error_lock;
277 struct drm_i915_error_state *first_error;
8a905236 278 struct work_struct error_work;
9c9fe1f8 279 struct workqueue_struct *wq;
63eeaf38 280
e70236a8
JB
281 /* Display functions */
282 struct drm_i915_display_funcs display;
283
ba8bbcf6 284 /* Register state */
c9354c85 285 bool modeset_on_lid;
ba8bbcf6
JB
286 u8 saveLBB;
287 u32 saveDSPACNTR;
288 u32 saveDSPBCNTR;
e948e994 289 u32 saveDSPARB;
881ee988 290 u32 saveRENDERSTANDBY;
97f5ab66 291 u32 savePWRCTXA;
461cba2d 292 u32 saveHWS;
ba8bbcf6
JB
293 u32 savePIPEACONF;
294 u32 savePIPEBCONF;
295 u32 savePIPEASRC;
296 u32 savePIPEBSRC;
297 u32 saveFPA0;
298 u32 saveFPA1;
299 u32 saveDPLL_A;
300 u32 saveDPLL_A_MD;
301 u32 saveHTOTAL_A;
302 u32 saveHBLANK_A;
303 u32 saveHSYNC_A;
304 u32 saveVTOTAL_A;
305 u32 saveVBLANK_A;
306 u32 saveVSYNC_A;
307 u32 saveBCLRPAT_A;
5586c8bc 308 u32 saveTRANSACONF;
42048781
ZW
309 u32 saveTRANS_HTOTAL_A;
310 u32 saveTRANS_HBLANK_A;
311 u32 saveTRANS_HSYNC_A;
312 u32 saveTRANS_VTOTAL_A;
313 u32 saveTRANS_VBLANK_A;
314 u32 saveTRANS_VSYNC_A;
0da3ea12 315 u32 savePIPEASTAT;
ba8bbcf6
JB
316 u32 saveDSPASTRIDE;
317 u32 saveDSPASIZE;
318 u32 saveDSPAPOS;
585fb111 319 u32 saveDSPAADDR;
ba8bbcf6
JB
320 u32 saveDSPASURF;
321 u32 saveDSPATILEOFF;
322 u32 savePFIT_PGM_RATIOS;
0eb96d6e 323 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
324 u32 saveBLC_PWM_CTL;
325 u32 saveBLC_PWM_CTL2;
42048781
ZW
326 u32 saveBLC_CPU_PWM_CTL;
327 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
328 u32 saveFPB0;
329 u32 saveFPB1;
330 u32 saveDPLL_B;
331 u32 saveDPLL_B_MD;
332 u32 saveHTOTAL_B;
333 u32 saveHBLANK_B;
334 u32 saveHSYNC_B;
335 u32 saveVTOTAL_B;
336 u32 saveVBLANK_B;
337 u32 saveVSYNC_B;
338 u32 saveBCLRPAT_B;
5586c8bc 339 u32 saveTRANSBCONF;
42048781
ZW
340 u32 saveTRANS_HTOTAL_B;
341 u32 saveTRANS_HBLANK_B;
342 u32 saveTRANS_HSYNC_B;
343 u32 saveTRANS_VTOTAL_B;
344 u32 saveTRANS_VBLANK_B;
345 u32 saveTRANS_VSYNC_B;
0da3ea12 346 u32 savePIPEBSTAT;
ba8bbcf6
JB
347 u32 saveDSPBSTRIDE;
348 u32 saveDSPBSIZE;
349 u32 saveDSPBPOS;
585fb111 350 u32 saveDSPBADDR;
ba8bbcf6
JB
351 u32 saveDSPBSURF;
352 u32 saveDSPBTILEOFF;
585fb111
JB
353 u32 saveVGA0;
354 u32 saveVGA1;
355 u32 saveVGA_PD;
ba8bbcf6
JB
356 u32 saveVGACNTRL;
357 u32 saveADPA;
358 u32 saveLVDS;
585fb111
JB
359 u32 savePP_ON_DELAYS;
360 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
361 u32 saveDVOA;
362 u32 saveDVOB;
363 u32 saveDVOC;
364 u32 savePP_ON;
365 u32 savePP_OFF;
366 u32 savePP_CONTROL;
585fb111 367 u32 savePP_DIVISOR;
ba8bbcf6
JB
368 u32 savePFIT_CONTROL;
369 u32 save_palette_a[256];
370 u32 save_palette_b[256];
06027f91 371 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
372 u32 saveFBC_CFB_BASE;
373 u32 saveFBC_LL_BASE;
374 u32 saveFBC_CONTROL;
375 u32 saveFBC_CONTROL2;
0da3ea12
JB
376 u32 saveIER;
377 u32 saveIIR;
378 u32 saveIMR;
42048781
ZW
379 u32 saveDEIER;
380 u32 saveDEIMR;
381 u32 saveGTIER;
382 u32 saveGTIMR;
383 u32 saveFDI_RXA_IMR;
384 u32 saveFDI_RXB_IMR;
1f84e550 385 u32 saveCACHE_MODE_0;
1f84e550 386 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
387 u32 saveSWF0[16];
388 u32 saveSWF1[16];
389 u32 saveSWF2[3];
390 u8 saveMSR;
391 u8 saveSR[8];
123f794f 392 u8 saveGR[25];
ba8bbcf6 393 u8 saveAR_INDEX;
a59e122a 394 u8 saveAR[21];
ba8bbcf6 395 u8 saveDACMASK;
a59e122a 396 u8 saveCR[37];
79f11c19 397 uint64_t saveFENCE[16];
1fd1c624
EA
398 u32 saveCURACNTR;
399 u32 saveCURAPOS;
400 u32 saveCURABASE;
401 u32 saveCURBCNTR;
402 u32 saveCURBPOS;
403 u32 saveCURBBASE;
404 u32 saveCURSIZE;
a4fc5ed6
KP
405 u32 saveDP_B;
406 u32 saveDP_C;
407 u32 saveDP_D;
408 u32 savePIPEA_GMCH_DATA_M;
409 u32 savePIPEB_GMCH_DATA_M;
410 u32 savePIPEA_GMCH_DATA_N;
411 u32 savePIPEB_GMCH_DATA_N;
412 u32 savePIPEA_DP_LINK_M;
413 u32 savePIPEB_DP_LINK_M;
414 u32 savePIPEA_DP_LINK_N;
415 u32 savePIPEB_DP_LINK_N;
42048781
ZW
416 u32 saveFDI_RXA_CTL;
417 u32 saveFDI_TXA_CTL;
418 u32 saveFDI_RXB_CTL;
419 u32 saveFDI_TXB_CTL;
420 u32 savePFA_CTL_1;
421 u32 savePFB_CTL_1;
422 u32 savePFA_WIN_SZ;
423 u32 savePFB_WIN_SZ;
424 u32 savePFA_WIN_POS;
425 u32 savePFB_WIN_POS;
5586c8bc
ZW
426 u32 savePCH_DREF_CONTROL;
427 u32 saveDISP_ARB_CTL;
428 u32 savePIPEA_DATA_M1;
429 u32 savePIPEA_DATA_N1;
430 u32 savePIPEA_LINK_M1;
431 u32 savePIPEA_LINK_N1;
432 u32 savePIPEB_DATA_M1;
433 u32 savePIPEB_DATA_N1;
434 u32 savePIPEB_LINK_M1;
435 u32 savePIPEB_LINK_N1;
673a394b
EA
436
437 struct {
438 struct drm_mm gtt_space;
439
0839ccb8 440 struct io_mapping *gtt_mapping;
ab657db1 441 int gtt_mtrr;
0839ccb8 442
31169714
CW
443 /**
444 * Membership on list of all loaded devices, used to evict
445 * inactive buffers under memory pressure.
446 *
447 * Modifications should only be done whilst holding the
448 * shrink_list_lock spinlock.
449 */
450 struct list_head shrink_list;
451
673a394b
EA
452 /**
453 * List of objects currently involved in rendering from the
454 * ringbuffer.
455 *
ce44b0ea
EA
456 * Includes buffers having the contents of their GPU caches
457 * flushed, not necessarily primitives. last_rendering_seqno
458 * represents when the rendering involved will be completed.
459 *
673a394b
EA
460 * A reference is held on the buffer while on this list.
461 */
5e118f41 462 spinlock_t active_list_lock;
673a394b
EA
463 struct list_head active_list;
464
465 /**
466 * List of objects which are not in the ringbuffer but which
467 * still have a write_domain which needs to be flushed before
468 * unbinding.
469 *
ce44b0ea
EA
470 * last_rendering_seqno is 0 while an object is in this list.
471 *
673a394b
EA
472 * A reference is held on the buffer while on this list.
473 */
474 struct list_head flushing_list;
475
476 /**
477 * LRU list of objects which are not in the ringbuffer and
478 * are ready to unbind, but are still in the GTT.
479 *
ce44b0ea
EA
480 * last_rendering_seqno is 0 while an object is in this list.
481 *
673a394b
EA
482 * A reference is not held on the buffer while on this list,
483 * as merely being GTT-bound shouldn't prevent its being
484 * freed, and we'll pull it off the list in the free path.
485 */
486 struct list_head inactive_list;
487
a09ba7fa
EA
488 /** LRU list of objects with fence regs on them. */
489 struct list_head fence_list;
490
673a394b
EA
491 /**
492 * List of breadcrumbs associated with GPU requests currently
493 * outstanding.
494 */
495 struct list_head request_list;
496
497 /**
498 * We leave the user IRQ off as much as possible,
499 * but this means that requests will finish and never
500 * be retired once the system goes idle. Set a timer to
501 * fire periodically while the ring is running. When it
502 * fires, go retire requests.
503 */
504 struct delayed_work retire_work;
505
506 uint32_t next_gem_seqno;
507
508 /**
509 * Waiting sequence number, if any
510 */
511 uint32_t waiting_gem_seqno;
512
513 /**
514 * Last seq seen at irq time
515 */
516 uint32_t irq_gem_seqno;
517
518 /**
519 * Flag if the X Server, and thus DRM, is not currently in
520 * control of the device.
521 *
522 * This is set between LeaveVT and EnterVT. It needs to be
523 * replaced with a semaphore. It also needs to be
524 * transitioned away from for kernel modesetting.
525 */
526 int suspended;
527
528 /**
529 * Flag if the hardware appears to be wedged.
530 *
531 * This is set when attempts to idle the device timeout.
532 * It prevents command submission from occuring and makes
533 * every pending request fail
534 */
ba1234d1 535 atomic_t wedged;
673a394b
EA
536
537 /** Bit 6 swizzling required for X tiling */
538 uint32_t bit_6_swizzle_x;
539 /** Bit 6 swizzling required for Y tiling */
540 uint32_t bit_6_swizzle_y;
71acb5eb
DA
541
542 /* storage for physical objects */
543 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 544 } mm;
9b9d172d 545 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
546 /* indicate whether the LVDS_BORDER should be enabled or not */
547 unsigned int lvds_border_bits;
652c393a 548
6b95a207
KH
549 struct drm_crtc *plane_to_crtc_mapping[2];
550 struct drm_crtc *pipe_to_crtc_mapping[2];
551 wait_queue_head_t pending_flip_queue;
552
652c393a
JB
553 /* Reclocking support */
554 bool render_reclock_avail;
555 bool lvds_downclock_avail;
18f9ed12
ZY
556 /* indicates the reduced downclock for LVDS*/
557 int lvds_downclock;
652c393a
JB
558 struct work_struct idle_work;
559 struct timer_list idle_timer;
560 bool busy;
561 u16 orig_clock;
6363ee6f
ZY
562 int child_dev_num;
563 struct child_device_config *child_dev;
1da177e4
LT
564} drm_i915_private_t;
565
673a394b
EA
566/** driver private structure attached to each drm_gem_object */
567struct drm_i915_gem_object {
568 struct drm_gem_object *obj;
569
570 /** Current space allocated to this object in the GTT, if any. */
571 struct drm_mm_node *gtt_space;
572
573 /** This object's place on the active/flushing/inactive lists */
574 struct list_head list;
575
a09ba7fa
EA
576 /** This object's place on the fenced object LRU */
577 struct list_head fence_list;
578
673a394b
EA
579 /**
580 * This is set if the object is on the active or flushing lists
581 * (has pending rendering), and is not set if it's on inactive (ready
582 * to be unbound).
583 */
584 int active;
585
586 /**
587 * This is set if the object has been written to since last bound
588 * to the GTT
589 */
590 int dirty;
591
592 /** AGP memory structure for our GTT binding. */
593 DRM_AGP_MEM *agp_mem;
594
856fa198
EA
595 struct page **pages;
596 int pages_refcount;
673a394b
EA
597
598 /**
599 * Current offset of the object in GTT space.
600 *
601 * This is the same as gtt_space->start
602 */
603 uint32_t gtt_offset;
e67b8ce1 604
de151cf6
JB
605 /**
606 * Fake offset for use by mmap(2)
607 */
608 uint64_t mmap_offset;
609
610 /**
611 * Fence register bits (if any) for this object. Will be set
612 * as needed when mapped into the GTT.
613 * Protected by dev->struct_mutex.
614 */
615 int fence_reg;
673a394b 616
673a394b
EA
617 /** How many users have pinned this object in GTT space */
618 int pin_count;
619
620 /** Breadcrumb of last rendering to the buffer. */
621 uint32_t last_rendering_seqno;
622
623 /** Current tiling mode for the object. */
624 uint32_t tiling_mode;
de151cf6 625 uint32_t stride;
673a394b 626
280b713b
EA
627 /** Record of address bit 17 of each page at last unbind. */
628 long *bit_17;
629
ba1eb1d8
KP
630 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
631 uint32_t agp_type;
632
673a394b 633 /**
e47c68e9
EA
634 * If present, while GEM_DOMAIN_CPU is in the read domain this array
635 * flags which individual pages are valid.
673a394b
EA
636 */
637 uint8_t *page_cpu_valid;
79e53945
JB
638
639 /** User space pin count and filp owning the pin */
640 uint32_t user_pin_count;
641 struct drm_file *pin_filp;
71acb5eb
DA
642
643 /** for phy allocated objects */
644 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
645
646 /**
647 * Used for checking the object doesn't appear more than once
648 * in an execbuffer object list.
649 */
650 int in_execbuffer;
3ef94daa
CW
651
652 /**
653 * Advice: are the backing pages purgeable?
654 */
655 int madv;
6b95a207
KH
656
657 /**
658 * Number of crtcs where this object is currently the fb, but
659 * will be page flipped away on the next vblank. When it
660 * reaches 0, dev_priv->pending_flip_queue will be woken up.
661 */
662 atomic_t pending_flip;
673a394b
EA
663};
664
665/**
666 * Request queue structure.
667 *
668 * The request queue allows us to note sequence numbers that have been emitted
669 * and may be associated with active buffers to be retired.
670 *
671 * By keeping this list, we can avoid having to do questionable
672 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
673 * an emission time with seqnos for tracking how far ahead of the GPU we are.
674 */
675struct drm_i915_gem_request {
676 /** GEM sequence number associated with this request. */
677 uint32_t seqno;
678
679 /** Time at which this request was emitted, in jiffies. */
680 unsigned long emitted_jiffies;
681
b962442e 682 /** global list entry for this request */
673a394b 683 struct list_head list;
b962442e
EA
684
685 /** file_priv list entry for this request */
686 struct list_head client_list;
673a394b
EA
687};
688
689struct drm_i915_file_private {
690 struct {
b962442e 691 struct list_head request_list;
673a394b
EA
692 } mm;
693};
694
79e53945
JB
695enum intel_chip_family {
696 CHIP_I8XX = 0x01,
697 CHIP_I9XX = 0x02,
698 CHIP_I915 = 0x04,
699 CHIP_I965 = 0x08,
700};
701
c153f45f 702extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 703extern int i915_max_ioctl;
79e53945 704extern unsigned int i915_fbpercrtc;
652c393a 705extern unsigned int i915_powersave;
b3a83639 706
1341d655
BG
707extern void i915_save_display(struct drm_device *dev);
708extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
709extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
710extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
711
1da177e4 712 /* i915_dma.c */
84b1fd10 713extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 714extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 715extern int i915_driver_unload(struct drm_device *);
673a394b 716extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 717extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
718extern void i915_driver_preclose(struct drm_device *dev,
719 struct drm_file *file_priv);
673a394b
EA
720extern void i915_driver_postclose(struct drm_device *dev,
721 struct drm_file *file_priv);
84b1fd10 722extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
723extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
724 unsigned long arg);
673a394b 725extern int i915_emit_box(struct drm_device *dev,
201361a5 726 struct drm_clip_rect *boxes,
673a394b 727 int i, int DR1, int DR4);
11ed50ec 728extern int i965_reset(struct drm_device *dev, u8 flags);
af6061af 729
1da177e4 730/* i915_irq.c */
f65d9421 731void i915_hangcheck_elapsed(unsigned long data);
c153f45f
EA
732extern int i915_irq_emit(struct drm_device *dev, void *data,
733 struct drm_file *file_priv);
734extern int i915_irq_wait(struct drm_device *dev, void *data,
735 struct drm_file *file_priv);
673a394b 736void i915_user_irq_get(struct drm_device *dev);
9d34e5db 737void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
673a394b 738void i915_user_irq_put(struct drm_device *dev);
79e53945 739extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
740
741extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 742extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 743extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 744extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
745extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
746 struct drm_file *file_priv);
747extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
748 struct drm_file *file_priv);
0a3e67a4
JB
749extern int i915_enable_vblank(struct drm_device *dev, int crtc);
750extern void i915_disable_vblank(struct drm_device *dev, int crtc);
751extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 752extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
753extern int i915_vblank_swap(struct drm_device *dev, void *data,
754 struct drm_file *file_priv);
8ee1c3db 755extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 756
7c463586
KP
757void
758i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
759
760void
761i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
762
01c66889
ZY
763void intel_enable_asle (struct drm_device *dev);
764
7c463586 765
1da177e4 766/* i915_mem.c */
c153f45f
EA
767extern int i915_mem_alloc(struct drm_device *dev, void *data,
768 struct drm_file *file_priv);
769extern int i915_mem_free(struct drm_device *dev, void *data,
770 struct drm_file *file_priv);
771extern int i915_mem_init_heap(struct drm_device *dev, void *data,
772 struct drm_file *file_priv);
773extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
774 struct drm_file *file_priv);
1da177e4 775extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 776extern void i915_mem_release(struct drm_device * dev,
6c340eac 777 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
778/* i915_gem.c */
779int i915_gem_init_ioctl(struct drm_device *dev, void *data,
780 struct drm_file *file_priv);
781int i915_gem_create_ioctl(struct drm_device *dev, void *data,
782 struct drm_file *file_priv);
783int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
784 struct drm_file *file_priv);
785int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
786 struct drm_file *file_priv);
787int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
788 struct drm_file *file_priv);
de151cf6
JB
789int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
790 struct drm_file *file_priv);
673a394b
EA
791int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
792 struct drm_file *file_priv);
793int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
794 struct drm_file *file_priv);
795int i915_gem_execbuffer(struct drm_device *dev, void *data,
796 struct drm_file *file_priv);
797int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
798 struct drm_file *file_priv);
799int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
800 struct drm_file *file_priv);
801int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
802 struct drm_file *file_priv);
803int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
804 struct drm_file *file_priv);
3ef94daa
CW
805int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
806 struct drm_file *file_priv);
673a394b
EA
807int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
808 struct drm_file *file_priv);
809int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
810 struct drm_file *file_priv);
811int i915_gem_set_tiling(struct drm_device *dev, void *data,
812 struct drm_file *file_priv);
813int i915_gem_get_tiling(struct drm_device *dev, void *data,
814 struct drm_file *file_priv);
5a125c3c
EA
815int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
816 struct drm_file *file_priv);
673a394b 817void i915_gem_load(struct drm_device *dev);
673a394b
EA
818int i915_gem_init_object(struct drm_gem_object *obj);
819void i915_gem_free_object(struct drm_gem_object *obj);
820int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
821void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 822int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 823void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b
EA
824void i915_gem_lastclose(struct drm_device *dev);
825uint32_t i915_get_gem_seqno(struct drm_device *dev);
22be1724 826bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 827int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 828int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
673a394b
EA
829void i915_gem_retire_requests(struct drm_device *dev);
830void i915_gem_retire_work_handler(struct work_struct *work);
831void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
832int i915_gem_object_set_domain(struct drm_gem_object *obj,
833 uint32_t read_domains,
834 uint32_t write_domain);
835int i915_gem_init_ringbuffer(struct drm_device *dev);
836void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
837int i915_gem_do_init(struct drm_device *dev, unsigned long start,
838 unsigned long end);
5669fcac 839int i915_gem_idle(struct drm_device *dev);
5a5a0c64
DV
840uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
841 uint32_t flush_domains);
842int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
de151cf6 843int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
844int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
845 int write);
71acb5eb
DA
846int i915_gem_attach_phys_object(struct drm_device *dev,
847 struct drm_gem_object *obj, int id);
848void i915_gem_detach_phys_object(struct drm_device *dev,
849 struct drm_gem_object *obj);
850void i915_gem_free_all_phys_object(struct drm_device *dev);
6911a9b8
BG
851int i915_gem_object_get_pages(struct drm_gem_object *obj);
852void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 853void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
6b95a207 854void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
673a394b 855
31169714
CW
856void i915_gem_shrinker_init(void);
857void i915_gem_shrinker_exit(void);
858
673a394b
EA
859/* i915_gem_tiling.c */
860void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
861void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
862void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
673a394b
EA
863
864/* i915_gem_debug.c */
865void i915_gem_dump_object(struct drm_gem_object *obj, int len,
866 const char *where, uint32_t mark);
867#if WATCH_INACTIVE
868void i915_verify_inactive(struct drm_device *dev, char *file, int line);
869#else
870#define i915_verify_inactive(dev, file, line)
871#endif
872void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
873void i915_gem_dump_object(struct drm_gem_object *obj, int len,
874 const char *where, uint32_t mark);
875void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 876
2017263e 877/* i915_debugfs.c */
27c202ad
BG
878int i915_debugfs_init(struct drm_minor *minor);
879void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 880
317c35d1
JB
881/* i915_suspend.c */
882extern int i915_save_state(struct drm_device *dev);
883extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
884
885/* i915_suspend.c */
886extern int i915_save_state(struct drm_device *dev);
887extern int i915_restore_state(struct drm_device *dev);
317c35d1 888
65e082c9 889#ifdef CONFIG_ACPI
8ee1c3db 890/* i915_opregion.c */
74a365b3 891extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 892extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db 893extern void opregion_asle_intr(struct drm_device *dev);
01c66889 894extern void ironlake_opregion_gse_intr(struct drm_device *dev);
8ee1c3db 895extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 896#else
03ae61dd 897static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 898static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9 899static inline void opregion_asle_intr(struct drm_device *dev) { return; }
01c66889 900static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
65e082c9
LB
901static inline void opregion_enable_asle(struct drm_device *dev) { return; }
902#endif
8ee1c3db 903
79e53945
JB
904/* modesetting */
905extern void intel_modeset_init(struct drm_device *dev);
906extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 907extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 908extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 909extern void g4x_disable_fbc(struct drm_device *dev);
79e53945 910
546b0974
EA
911/**
912 * Lock test for when it's just for synchronization of ring access.
913 *
914 * In that case, we don't need to do it when GEM is initialized as nobody else
915 * has access to the ring.
916 */
917#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
918 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
919 LOCK_TEST_WITH_RETURN(dev, file_priv); \
920} while (0)
921
3043c60c
EA
922#define I915_READ(reg) readl(dev_priv->regs + (reg))
923#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
924#define I915_READ16(reg) readw(dev_priv->regs + (reg))
925#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
926#define I915_READ8(reg) readb(dev_priv->regs + (reg))
927#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 928#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 929#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 930#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
931
932#define I915_VERBOSE 0
933
0ef82af7
CW
934#define RING_LOCALS volatile unsigned int *ring_virt__;
935
936#define BEGIN_LP_RING(n) do { \
937 int bytes__ = 4*(n); \
938 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
939 /* a wrap must occur between instructions so pad beforehand */ \
940 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
941 i915_wrap_ring(dev); \
942 if (unlikely (dev_priv->ring.space < bytes__)) \
943 i915_wait_ring(dev, bytes__, __func__); \
944 ring_virt__ = (unsigned int *) \
945 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
946 dev_priv->ring.tail += bytes__; \
947 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
948 dev_priv->ring.space -= bytes__; \
1da177e4
LT
949} while (0)
950
0ef82af7 951#define OUT_RING(n) do { \
1da177e4 952 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
0ef82af7 953 *ring_virt__++ = (n); \
1da177e4
LT
954} while (0)
955
956#define ADVANCE_LP_RING() do { \
0ef82af7
CW
957 if (I915_VERBOSE) \
958 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
959 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
1da177e4
LT
960} while(0)
961
ba8bbcf6 962/**
585fb111
JB
963 * Reads a dword out of the status page, which is written to from the command
964 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
965 * MI_STORE_DATA_IMM.
ba8bbcf6 966 *
585fb111 967 * The following dwords have a reserved meaning:
0cdad7e8
KP
968 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
969 * 0x04: ring 0 head pointer
970 * 0x05: ring 1 head pointer (915-class)
971 * 0x06: ring 2 head pointer (915-class)
972 * 0x10-0x1b: Context status DWords (GM45)
973 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 974 *
0cdad7e8 975 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 976 */
585fb111 977#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 978#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 979#define I915_GEM_HWS_INDEX 0x20
0baf823a 980#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 981
0ef82af7 982extern int i915_wrap_ring(struct drm_device * dev);
585fb111 983extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6
JB
984
985#define IS_I830(dev) ((dev)->pci_device == 0x3577)
986#define IS_845G(dev) ((dev)->pci_device == 0x2562)
987#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
ba8bbcf6 988#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
103a196f 989#define IS_I8XX(dev) (IS_I830(dev) || IS_845G(dev) || IS_I85X(dev) || IS_I865G(dev))
ba8bbcf6 990
4d1f7888 991#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
ba8bbcf6
JB
992#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
993#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
3bf48468
JB
994#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
995 (dev)->pci_device == 0x27AE)
ba8bbcf6
JB
996#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
997 (dev)->pci_device == 0x2982 || \
998 (dev)->pci_device == 0x2992 || \
999 (dev)->pci_device == 0x29A2 || \
1000 (dev)->pci_device == 0x2A02 || \
5f5f9d4c 1001 (dev)->pci_device == 0x2A12 || \
d3adbc0c
ZW
1002 (dev)->pci_device == 0x2A42 || \
1003 (dev)->pci_device == 0x2E02 || \
1004 (dev)->pci_device == 0x2E12 || \
72021788 1005 (dev)->pci_device == 0x2E22 || \
280da227 1006 (dev)->pci_device == 0x2E32 || \
7839c5d5 1007 (dev)->pci_device == 0x2E42 || \
280da227
ZW
1008 (dev)->pci_device == 0x0042 || \
1009 (dev)->pci_device == 0x0046)
ba8bbcf6 1010
c9ed4486
ML
1011#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
1012 (dev)->pci_device == 0x2A12)
ba8bbcf6 1013
b9bfdfe6 1014#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
5f5f9d4c 1015
d3adbc0c
ZW
1016#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
1017 (dev)->pci_device == 0x2E12 || \
60fd99e3 1018 (dev)->pci_device == 0x2E22 || \
72021788 1019 (dev)->pci_device == 0x2E32 || \
7839c5d5 1020 (dev)->pci_device == 0x2E42 || \
60fd99e3 1021 IS_GM45(dev))
d3adbc0c 1022
f2b115e6
AJ
1023#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1024#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1025#define IS_PINEVIEW(dev) (IS_PINEVIEW_G(dev) || IS_PINEVIEW_M(dev))
2177832f 1026
ba8bbcf6
JB
1027#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
1028 (dev)->pci_device == 0x29B2 || \
2177832f 1029 (dev)->pci_device == 0x29D2 || \
f2b115e6 1030 (IS_PINEVIEW(dev)))
ba8bbcf6 1031
f2b115e6
AJ
1032#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1033#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1034#define IS_IRONLAKE(dev) (IS_IRONLAKE_D(dev) || IS_IRONLAKE_M(dev))
280da227 1035
ba8bbcf6 1036#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
280da227 1037 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
f2b115e6 1038 IS_IRONLAKE(dev))
ba8bbcf6
JB
1039
1040#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
2177832f 1041 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
f2b115e6 1042 IS_PINEVIEW(dev) || IS_IRONLAKE_M(dev))
ba8bbcf6 1043
280da227 1044#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
f2b115e6 1045 IS_IRONLAKE(dev))
0f973f27
JB
1046/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1047 * rows, which changed the alignment requirements and fence programming.
1048 */
1049#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1050 IS_I915GM(dev)))
f2b115e6
AJ
1051#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1052#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1053#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1054#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
103a196f 1055#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
f2b115e6 1056 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev))
af729a26 1057#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
7662c8bd 1058/* dsparb controlled by hw only */
f2b115e6 1059#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1060
f2b115e6
AJ
1061#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
1062#define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
c03342fa
ZW
1063#define I915_HAS_FBC(dev) (IS_MOBILE(dev) && \
1064 (IS_I9XX(dev) || IS_GM45(dev)) && \
f2b115e6
AJ
1065 !IS_PINEVIEW(dev) && \
1066 !IS_IRONLAKE(dev))
1067#define I915_HAS_RC6(dev) (IS_I965GM(dev) || IS_GM45(dev) || IS_IRONLAKE_M(dev))
652c393a 1068
ba8bbcf6 1069#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1070
1da177e4 1071#endif