]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: enable MCHBAR if needed
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
52440211
KP
51#define I915_NUM_PIPE 2
52
1da177e4
LT
53/* Interface history:
54 *
55 * 1.1: Original.
0d6aa60b
DA
56 * 1.2: Add Power Management
57 * 1.3: Add vblank support
de227f5f 58 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 59 * 1.5: Add vblank pipe configuration
2228ed67
MD
60 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
61 * - Support vertical blank on secondary display pipe
1da177e4
LT
62 */
63#define DRIVER_MAJOR 1
2228ed67 64#define DRIVER_MINOR 6
1da177e4
LT
65#define DRIVER_PATCHLEVEL 0
66
673a394b
EA
67#define WATCH_COHERENCY 0
68#define WATCH_BUF 0
69#define WATCH_EXEC 0
70#define WATCH_LRU 0
71#define WATCH_RELOC 0
72#define WATCH_INACTIVE 0
73#define WATCH_PWRITE 0
74
71acb5eb
DA
75#define I915_GEM_PHYS_CURSOR_0 1
76#define I915_GEM_PHYS_CURSOR_1 2
77#define I915_GEM_PHYS_OVERLAY_REGS 3
78#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
79
80struct drm_i915_gem_phys_object {
81 int id;
82 struct page **page_list;
83 drm_dma_handle_t *handle;
84 struct drm_gem_object *cur_obj;
85};
86
1da177e4
LT
87typedef struct _drm_i915_ring_buffer {
88 int tail_mask;
1da177e4
LT
89 unsigned long Size;
90 u8 *virtual_start;
91 int head;
92 int tail;
93 int space;
94 drm_local_map_t map;
673a394b 95 struct drm_gem_object *ring_obj;
1da177e4
LT
96} drm_i915_ring_buffer_t;
97
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
6c340eac 103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
104};
105
0a3e67a4
JB
106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
8ee1c3db
MG
111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
116 int enabled;
117};
118
7c1c2871
DA
119struct drm_i915_master_private {
120 drm_local_map_t *sarea;
121 struct _drm_i915_sarea *sarea_priv;
122};
de151cf6
JB
123#define I915_FENCE_REG_NONE -1
124
125struct drm_i915_fence_reg {
126 struct drm_gem_object *obj;
127};
7c1c2871 128
9b9d172d 129struct sdvo_device_mapping {
130 u8 dvo_port;
131 u8 slave_addr;
132 u8 dvo_wiring;
133 u8 initialized;
134};
135
1da177e4 136typedef struct drm_i915_private {
673a394b
EA
137 struct drm_device *dev;
138
ac5c4e76
DA
139 int has_gem;
140
3043c60c 141 void __iomem *regs;
1da177e4 142
1da177e4
LT
143 drm_i915_ring_buffer_t ring;
144
9c8da5eb 145 drm_dma_handle_t *status_page_dmah;
1da177e4 146 void *hw_status_page;
1da177e4 147 dma_addr_t dma_status_page;
0a3e67a4 148 uint32_t counter;
dc7a9319
WZ
149 unsigned int status_gfx_addr;
150 drm_local_map_t hws_map;
673a394b 151 struct drm_gem_object *hws_obj;
1da177e4 152
d7658989
JB
153 struct resource mch_res;
154
a6b54f3f 155 unsigned int cpp;
1da177e4
LT
156 int back_offset;
157 int front_offset;
158 int current_page;
159 int page_flipping;
1da177e4
LT
160
161 wait_queue_head_t irq_queue;
162 atomic_t irq_received;
ed4cb414
EA
163 /** Protects user_irq_refcount and irq_mask_reg */
164 spinlock_t user_irq_lock;
165 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
166 int user_irq_refcount;
167 /** Cached value of IMR to avoid reads in updating the bitfield */
168 u32 irq_mask_reg;
7c463586 169 u32 pipestat[2];
1da177e4 170
5ca58282
JB
171 u32 hotplug_supported_mask;
172 struct work_struct hotplug_work;
173
1da177e4
LT
174 int tex_lru_log_granularity;
175 int allow_batchbuffer;
176 struct mem_block *agp_heap;
0d6aa60b 177 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 178 int vblank_pipe;
a6b54f3f 179
79e53945
JB
180 bool cursor_needs_physical;
181
182 struct drm_mm vram;
183
184 int irq_enabled;
185
8ee1c3db
MG
186 struct intel_opregion opregion;
187
79e53945
JB
188 /* LVDS info */
189 int backlight_duty_cycle; /* restore backlight to this value */
190 bool panel_wants_dither;
191 struct drm_display_mode *panel_fixed_mode;
88631706
ML
192 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
193 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
194
195 /* Feature bits from the VBIOS */
95281e35
HE
196 unsigned int int_tv_support:1;
197 unsigned int lvds_dither:1;
198 unsigned int lvds_vbt:1;
199 unsigned int int_crt_support:1;
43565a06
KH
200 unsigned int lvds_use_ssc:1;
201 int lvds_ssc_freq;
79e53945 202
de151cf6
JB
203 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
204 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
205 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
206
ba8bbcf6
JB
207 /* Register state */
208 u8 saveLBB;
209 u32 saveDSPACNTR;
210 u32 saveDSPBCNTR;
e948e994 211 u32 saveDSPARB;
881ee988 212 u32 saveRENDERSTANDBY;
461cba2d 213 u32 saveHWS;
ba8bbcf6
JB
214 u32 savePIPEACONF;
215 u32 savePIPEBCONF;
216 u32 savePIPEASRC;
217 u32 savePIPEBSRC;
218 u32 saveFPA0;
219 u32 saveFPA1;
220 u32 saveDPLL_A;
221 u32 saveDPLL_A_MD;
222 u32 saveHTOTAL_A;
223 u32 saveHBLANK_A;
224 u32 saveHSYNC_A;
225 u32 saveVTOTAL_A;
226 u32 saveVBLANK_A;
227 u32 saveVSYNC_A;
228 u32 saveBCLRPAT_A;
0da3ea12 229 u32 savePIPEASTAT;
ba8bbcf6
JB
230 u32 saveDSPASTRIDE;
231 u32 saveDSPASIZE;
232 u32 saveDSPAPOS;
585fb111 233 u32 saveDSPAADDR;
ba8bbcf6
JB
234 u32 saveDSPASURF;
235 u32 saveDSPATILEOFF;
236 u32 savePFIT_PGM_RATIOS;
237 u32 saveBLC_PWM_CTL;
238 u32 saveBLC_PWM_CTL2;
239 u32 saveFPB0;
240 u32 saveFPB1;
241 u32 saveDPLL_B;
242 u32 saveDPLL_B_MD;
243 u32 saveHTOTAL_B;
244 u32 saveHBLANK_B;
245 u32 saveHSYNC_B;
246 u32 saveVTOTAL_B;
247 u32 saveVBLANK_B;
248 u32 saveVSYNC_B;
249 u32 saveBCLRPAT_B;
0da3ea12 250 u32 savePIPEBSTAT;
ba8bbcf6
JB
251 u32 saveDSPBSTRIDE;
252 u32 saveDSPBSIZE;
253 u32 saveDSPBPOS;
585fb111 254 u32 saveDSPBADDR;
ba8bbcf6
JB
255 u32 saveDSPBSURF;
256 u32 saveDSPBTILEOFF;
585fb111
JB
257 u32 saveVGA0;
258 u32 saveVGA1;
259 u32 saveVGA_PD;
ba8bbcf6
JB
260 u32 saveVGACNTRL;
261 u32 saveADPA;
262 u32 saveLVDS;
585fb111
JB
263 u32 savePP_ON_DELAYS;
264 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
265 u32 saveDVOA;
266 u32 saveDVOB;
267 u32 saveDVOC;
268 u32 savePP_ON;
269 u32 savePP_OFF;
270 u32 savePP_CONTROL;
585fb111 271 u32 savePP_DIVISOR;
ba8bbcf6
JB
272 u32 savePFIT_CONTROL;
273 u32 save_palette_a[256];
274 u32 save_palette_b[256];
275 u32 saveFBC_CFB_BASE;
276 u32 saveFBC_LL_BASE;
277 u32 saveFBC_CONTROL;
278 u32 saveFBC_CONTROL2;
0da3ea12
JB
279 u32 saveIER;
280 u32 saveIIR;
281 u32 saveIMR;
1f84e550 282 u32 saveCACHE_MODE_0;
e948e994 283 u32 saveD_STATE;
585fb111 284 u32 saveCG_2D_DIS;
1f84e550 285 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
286 u32 saveSWF0[16];
287 u32 saveSWF1[16];
288 u32 saveSWF2[3];
289 u8 saveMSR;
290 u8 saveSR[8];
123f794f 291 u8 saveGR[25];
ba8bbcf6 292 u8 saveAR_INDEX;
a59e122a 293 u8 saveAR[21];
ba8bbcf6 294 u8 saveDACMASK;
a59e122a 295 u8 saveCR[37];
79f11c19 296 uint64_t saveFENCE[16];
1fd1c624
EA
297 u32 saveCURACNTR;
298 u32 saveCURAPOS;
299 u32 saveCURABASE;
300 u32 saveCURBCNTR;
301 u32 saveCURBPOS;
302 u32 saveCURBBASE;
303 u32 saveCURSIZE;
673a394b
EA
304
305 struct {
306 struct drm_mm gtt_space;
307
0839ccb8 308 struct io_mapping *gtt_mapping;
ab657db1 309 int gtt_mtrr;
0839ccb8 310
673a394b
EA
311 /**
312 * List of objects currently involved in rendering from the
313 * ringbuffer.
314 *
ce44b0ea
EA
315 * Includes buffers having the contents of their GPU caches
316 * flushed, not necessarily primitives. last_rendering_seqno
317 * represents when the rendering involved will be completed.
318 *
673a394b
EA
319 * A reference is held on the buffer while on this list.
320 */
5e118f41 321 spinlock_t active_list_lock;
673a394b
EA
322 struct list_head active_list;
323
324 /**
325 * List of objects which are not in the ringbuffer but which
326 * still have a write_domain which needs to be flushed before
327 * unbinding.
328 *
ce44b0ea
EA
329 * last_rendering_seqno is 0 while an object is in this list.
330 *
673a394b
EA
331 * A reference is held on the buffer while on this list.
332 */
333 struct list_head flushing_list;
334
335 /**
336 * LRU list of objects which are not in the ringbuffer and
337 * are ready to unbind, but are still in the GTT.
338 *
ce44b0ea
EA
339 * last_rendering_seqno is 0 while an object is in this list.
340 *
673a394b
EA
341 * A reference is not held on the buffer while on this list,
342 * as merely being GTT-bound shouldn't prevent its being
343 * freed, and we'll pull it off the list in the free path.
344 */
345 struct list_head inactive_list;
346
347 /**
348 * List of breadcrumbs associated with GPU requests currently
349 * outstanding.
350 */
351 struct list_head request_list;
352
353 /**
354 * We leave the user IRQ off as much as possible,
355 * but this means that requests will finish and never
356 * be retired once the system goes idle. Set a timer to
357 * fire periodically while the ring is running. When it
358 * fires, go retire requests.
359 */
360 struct delayed_work retire_work;
361
362 uint32_t next_gem_seqno;
363
364 /**
365 * Waiting sequence number, if any
366 */
367 uint32_t waiting_gem_seqno;
368
369 /**
370 * Last seq seen at irq time
371 */
372 uint32_t irq_gem_seqno;
373
374 /**
375 * Flag if the X Server, and thus DRM, is not currently in
376 * control of the device.
377 *
378 * This is set between LeaveVT and EnterVT. It needs to be
379 * replaced with a semaphore. It also needs to be
380 * transitioned away from for kernel modesetting.
381 */
382 int suspended;
383
384 /**
385 * Flag if the hardware appears to be wedged.
386 *
387 * This is set when attempts to idle the device timeout.
388 * It prevents command submission from occuring and makes
389 * every pending request fail
390 */
391 int wedged;
392
393 /** Bit 6 swizzling required for X tiling */
394 uint32_t bit_6_swizzle_x;
395 /** Bit 6 swizzling required for Y tiling */
396 uint32_t bit_6_swizzle_y;
71acb5eb
DA
397
398 /* storage for physical objects */
399 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 400 } mm;
9b9d172d 401 struct sdvo_device_mapping sdvo_mappings[2];
1da177e4
LT
402} drm_i915_private_t;
403
673a394b
EA
404/** driver private structure attached to each drm_gem_object */
405struct drm_i915_gem_object {
406 struct drm_gem_object *obj;
407
408 /** Current space allocated to this object in the GTT, if any. */
409 struct drm_mm_node *gtt_space;
410
411 /** This object's place on the active/flushing/inactive lists */
412 struct list_head list;
413
414 /**
415 * This is set if the object is on the active or flushing lists
416 * (has pending rendering), and is not set if it's on inactive (ready
417 * to be unbound).
418 */
419 int active;
420
421 /**
422 * This is set if the object has been written to since last bound
423 * to the GTT
424 */
425 int dirty;
426
427 /** AGP memory structure for our GTT binding. */
428 DRM_AGP_MEM *agp_mem;
429
856fa198
EA
430 struct page **pages;
431 int pages_refcount;
673a394b
EA
432
433 /**
434 * Current offset of the object in GTT space.
435 *
436 * This is the same as gtt_space->start
437 */
438 uint32_t gtt_offset;
de151cf6
JB
439 /**
440 * Required alignment for the object
441 */
442 uint32_t gtt_alignment;
443 /**
444 * Fake offset for use by mmap(2)
445 */
446 uint64_t mmap_offset;
447
448 /**
449 * Fence register bits (if any) for this object. Will be set
450 * as needed when mapped into the GTT.
451 * Protected by dev->struct_mutex.
452 */
453 int fence_reg;
673a394b
EA
454
455 /** Boolean whether this object has a valid gtt offset. */
456 int gtt_bound;
457
458 /** How many users have pinned this object in GTT space */
459 int pin_count;
460
461 /** Breadcrumb of last rendering to the buffer. */
462 uint32_t last_rendering_seqno;
463
464 /** Current tiling mode for the object. */
465 uint32_t tiling_mode;
de151cf6 466 uint32_t stride;
673a394b 467
280b713b
EA
468 /** Record of address bit 17 of each page at last unbind. */
469 long *bit_17;
470
ba1eb1d8
KP
471 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
472 uint32_t agp_type;
473
673a394b 474 /**
e47c68e9
EA
475 * If present, while GEM_DOMAIN_CPU is in the read domain this array
476 * flags which individual pages are valid.
673a394b
EA
477 */
478 uint8_t *page_cpu_valid;
79e53945
JB
479
480 /** User space pin count and filp owning the pin */
481 uint32_t user_pin_count;
482 struct drm_file *pin_filp;
71acb5eb
DA
483
484 /** for phy allocated objects */
485 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
486
487 /**
488 * Used for checking the object doesn't appear more than once
489 * in an execbuffer object list.
490 */
491 int in_execbuffer;
673a394b
EA
492};
493
494/**
495 * Request queue structure.
496 *
497 * The request queue allows us to note sequence numbers that have been emitted
498 * and may be associated with active buffers to be retired.
499 *
500 * By keeping this list, we can avoid having to do questionable
501 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
502 * an emission time with seqnos for tracking how far ahead of the GPU we are.
503 */
504struct drm_i915_gem_request {
505 /** GEM sequence number associated with this request. */
506 uint32_t seqno;
507
508 /** Time at which this request was emitted, in jiffies. */
509 unsigned long emitted_jiffies;
510
b962442e 511 /** global list entry for this request */
673a394b 512 struct list_head list;
b962442e
EA
513
514 /** file_priv list entry for this request */
515 struct list_head client_list;
673a394b
EA
516};
517
518struct drm_i915_file_private {
519 struct {
b962442e 520 struct list_head request_list;
673a394b
EA
521 } mm;
522};
523
79e53945
JB
524enum intel_chip_family {
525 CHIP_I8XX = 0x01,
526 CHIP_I9XX = 0x02,
527 CHIP_I915 = 0x04,
528 CHIP_I965 = 0x08,
529};
530
c153f45f 531extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 532extern int i915_max_ioctl;
79e53945 533extern unsigned int i915_fbpercrtc;
b3a83639 534
7c1c2871
DA
535extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
536extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
537
1da177e4 538 /* i915_dma.c */
84b1fd10 539extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 540extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 541extern int i915_driver_unload(struct drm_device *);
673a394b 542extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 543extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
544extern void i915_driver_preclose(struct drm_device *dev,
545 struct drm_file *file_priv);
673a394b
EA
546extern void i915_driver_postclose(struct drm_device *dev,
547 struct drm_file *file_priv);
84b1fd10 548extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
549extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
550 unsigned long arg);
673a394b 551extern int i915_emit_box(struct drm_device *dev,
201361a5 552 struct drm_clip_rect *boxes,
673a394b 553 int i, int DR1, int DR4);
af6061af 554
1da177e4 555/* i915_irq.c */
c153f45f
EA
556extern int i915_irq_emit(struct drm_device *dev, void *data,
557 struct drm_file *file_priv);
558extern int i915_irq_wait(struct drm_device *dev, void *data,
559 struct drm_file *file_priv);
673a394b
EA
560void i915_user_irq_get(struct drm_device *dev);
561void i915_user_irq_put(struct drm_device *dev);
79e53945 562extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
563
564extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 565extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 566extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 567extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
568extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
569 struct drm_file *file_priv);
570extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
571 struct drm_file *file_priv);
0a3e67a4
JB
572extern int i915_enable_vblank(struct drm_device *dev, int crtc);
573extern void i915_disable_vblank(struct drm_device *dev, int crtc);
574extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 575extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
576extern int i915_vblank_swap(struct drm_device *dev, void *data,
577 struct drm_file *file_priv);
8ee1c3db 578extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 579
7c463586
KP
580void
581i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
582
583void
584i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
585
586
1da177e4 587/* i915_mem.c */
c153f45f
EA
588extern int i915_mem_alloc(struct drm_device *dev, void *data,
589 struct drm_file *file_priv);
590extern int i915_mem_free(struct drm_device *dev, void *data,
591 struct drm_file *file_priv);
592extern int i915_mem_init_heap(struct drm_device *dev, void *data,
593 struct drm_file *file_priv);
594extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
595 struct drm_file *file_priv);
1da177e4 596extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 597extern void i915_mem_release(struct drm_device * dev,
6c340eac 598 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
599/* i915_gem.c */
600int i915_gem_init_ioctl(struct drm_device *dev, void *data,
601 struct drm_file *file_priv);
602int i915_gem_create_ioctl(struct drm_device *dev, void *data,
603 struct drm_file *file_priv);
604int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
605 struct drm_file *file_priv);
606int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
607 struct drm_file *file_priv);
608int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
609 struct drm_file *file_priv);
de151cf6
JB
610int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
611 struct drm_file *file_priv);
673a394b
EA
612int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
613 struct drm_file *file_priv);
614int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
615 struct drm_file *file_priv);
616int i915_gem_execbuffer(struct drm_device *dev, void *data,
617 struct drm_file *file_priv);
618int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
619 struct drm_file *file_priv);
620int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
621 struct drm_file *file_priv);
622int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
623 struct drm_file *file_priv);
624int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
625 struct drm_file *file_priv);
626int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
627 struct drm_file *file_priv);
628int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
629 struct drm_file *file_priv);
630int i915_gem_set_tiling(struct drm_device *dev, void *data,
631 struct drm_file *file_priv);
632int i915_gem_get_tiling(struct drm_device *dev, void *data,
633 struct drm_file *file_priv);
5a125c3c
EA
634int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
635 struct drm_file *file_priv);
673a394b 636void i915_gem_load(struct drm_device *dev);
673a394b
EA
637int i915_gem_init_object(struct drm_gem_object *obj);
638void i915_gem_free_object(struct drm_gem_object *obj);
639int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
640void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 641int i915_gem_object_unbind(struct drm_gem_object *obj);
673a394b
EA
642void i915_gem_lastclose(struct drm_device *dev);
643uint32_t i915_get_gem_seqno(struct drm_device *dev);
644void i915_gem_retire_requests(struct drm_device *dev);
645void i915_gem_retire_work_handler(struct work_struct *work);
646void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
647int i915_gem_object_set_domain(struct drm_gem_object *obj,
648 uint32_t read_domains,
649 uint32_t write_domain);
650int i915_gem_init_ringbuffer(struct drm_device *dev);
651void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
652int i915_gem_do_init(struct drm_device *dev, unsigned long start,
653 unsigned long end);
5669fcac 654int i915_gem_idle(struct drm_device *dev);
de151cf6 655int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
656int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
657 int write);
71acb5eb
DA
658int i915_gem_attach_phys_object(struct drm_device *dev,
659 struct drm_gem_object *obj, int id);
660void i915_gem_detach_phys_object(struct drm_device *dev,
661 struct drm_gem_object *obj);
662void i915_gem_free_all_phys_object(struct drm_device *dev);
6911a9b8
BG
663int i915_gem_object_get_pages(struct drm_gem_object *obj);
664void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 665void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
673a394b
EA
666
667/* i915_gem_tiling.c */
668void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
669void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
670void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
673a394b
EA
671
672/* i915_gem_debug.c */
673void i915_gem_dump_object(struct drm_gem_object *obj, int len,
674 const char *where, uint32_t mark);
675#if WATCH_INACTIVE
676void i915_verify_inactive(struct drm_device *dev, char *file, int line);
677#else
678#define i915_verify_inactive(dev, file, line)
679#endif
680void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
681void i915_gem_dump_object(struct drm_gem_object *obj, int len,
682 const char *where, uint32_t mark);
683void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 684
2017263e
BG
685/* i915_debugfs.c */
686int i915_gem_debugfs_init(struct drm_minor *minor);
687void i915_gem_debugfs_cleanup(struct drm_minor *minor);
688
317c35d1
JB
689/* i915_suspend.c */
690extern int i915_save_state(struct drm_device *dev);
691extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
692
693/* i915_suspend.c */
694extern int i915_save_state(struct drm_device *dev);
695extern int i915_restore_state(struct drm_device *dev);
317c35d1 696
65e082c9 697#ifdef CONFIG_ACPI
8ee1c3db 698/* i915_opregion.c */
74a365b3 699extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 700extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db
MG
701extern void opregion_asle_intr(struct drm_device *dev);
702extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 703#else
03ae61dd 704static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 705static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9
LB
706static inline void opregion_asle_intr(struct drm_device *dev) { return; }
707static inline void opregion_enable_asle(struct drm_device *dev) { return; }
708#endif
8ee1c3db 709
79e53945
JB
710/* modesetting */
711extern void intel_modeset_init(struct drm_device *dev);
712extern void intel_modeset_cleanup(struct drm_device *dev);
713
546b0974
EA
714/**
715 * Lock test for when it's just for synchronization of ring access.
716 *
717 * In that case, we don't need to do it when GEM is initialized as nobody else
718 * has access to the ring.
719 */
720#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
721 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
722 LOCK_TEST_WITH_RETURN(dev, file_priv); \
723} while (0)
724
3043c60c
EA
725#define I915_READ(reg) readl(dev_priv->regs + (reg))
726#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
727#define I915_READ16(reg) readw(dev_priv->regs + (reg))
728#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
729#define I915_READ8(reg) readb(dev_priv->regs + (reg))
730#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 731#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 732#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 733#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
734
735#define I915_VERBOSE 0
736
737#define RING_LOCALS unsigned int outring, ringmask, outcount; \
738 volatile char *virt;
739
740#define BEGIN_LP_RING(n) do { \
741 if (I915_VERBOSE) \
3e684eae
MN
742 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
743 if (dev_priv->ring.space < (n)*4) \
bf9d8929 744 i915_wait_ring(dev, (n)*4, __func__); \
1da177e4
LT
745 outcount = 0; \
746 outring = dev_priv->ring.tail; \
747 ringmask = dev_priv->ring.tail_mask; \
748 virt = dev_priv->ring.virtual_start; \
749} while (0)
750
751#define OUT_RING(n) do { \
752 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
c29b669c 753 *(volatile unsigned int *)(virt + outring) = (n); \
1da177e4
LT
754 outcount++; \
755 outring += 4; \
756 outring &= ringmask; \
757} while (0)
758
759#define ADVANCE_LP_RING() do { \
760 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
761 dev_priv->ring.tail = outring; \
762 dev_priv->ring.space -= outcount * 4; \
585fb111 763 I915_WRITE(PRB0_TAIL, outring); \
1da177e4
LT
764} while(0)
765
ba8bbcf6 766/**
585fb111
JB
767 * Reads a dword out of the status page, which is written to from the command
768 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
769 * MI_STORE_DATA_IMM.
ba8bbcf6 770 *
585fb111 771 * The following dwords have a reserved meaning:
0cdad7e8
KP
772 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
773 * 0x04: ring 0 head pointer
774 * 0x05: ring 1 head pointer (915-class)
775 * 0x06: ring 2 head pointer (915-class)
776 * 0x10-0x1b: Context status DWords (GM45)
777 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 778 *
0cdad7e8 779 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 780 */
585fb111 781#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 782#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 783#define I915_GEM_HWS_INDEX 0x20
0baf823a 784#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 785
585fb111 786extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6
JB
787
788#define IS_I830(dev) ((dev)->pci_device == 0x3577)
789#define IS_845G(dev) ((dev)->pci_device == 0x2562)
790#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
791#define IS_I855(dev) ((dev)->pci_device == 0x3582)
792#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
793
4d1f7888 794#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
ba8bbcf6
JB
795#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
796#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
3bf48468
JB
797#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
798 (dev)->pci_device == 0x27AE)
ba8bbcf6
JB
799#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
800 (dev)->pci_device == 0x2982 || \
801 (dev)->pci_device == 0x2992 || \
802 (dev)->pci_device == 0x29A2 || \
803 (dev)->pci_device == 0x2A02 || \
5f5f9d4c 804 (dev)->pci_device == 0x2A12 || \
d3adbc0c
ZW
805 (dev)->pci_device == 0x2A42 || \
806 (dev)->pci_device == 0x2E02 || \
807 (dev)->pci_device == 0x2E12 || \
72021788 808 (dev)->pci_device == 0x2E22 || \
280da227
ZW
809 (dev)->pci_device == 0x2E32 || \
810 (dev)->pci_device == 0x0042 || \
811 (dev)->pci_device == 0x0046)
ba8bbcf6 812
c9ed4486
ML
813#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
814 (dev)->pci_device == 0x2A12)
ba8bbcf6 815
b9bfdfe6 816#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
5f5f9d4c 817
d3adbc0c
ZW
818#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
819 (dev)->pci_device == 0x2E12 || \
60fd99e3 820 (dev)->pci_device == 0x2E22 || \
72021788 821 (dev)->pci_device == 0x2E32 || \
60fd99e3 822 IS_GM45(dev))
d3adbc0c 823
2177832f
SL
824#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
825#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
826#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
827
ba8bbcf6
JB
828#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
829 (dev)->pci_device == 0x29B2 || \
2177832f
SL
830 (dev)->pci_device == 0x29D2 || \
831 (IS_IGD(dev)))
ba8bbcf6 832
280da227
ZW
833#define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
834#define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
835#define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
836
ba8bbcf6 837#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
280da227
ZW
838 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
839 IS_IGDNG(dev))
ba8bbcf6
JB
840
841#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
2177832f 842 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
280da227 843 IS_IGD(dev) || IS_IGDNG_M(dev))
ba8bbcf6 844
280da227
ZW
845#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
846 IS_IGDNG(dev))
0f973f27
JB
847/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
848 * rows, which changed the alignment requirements and fence programming.
849 */
850#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
851 IS_I915GM(dev)))
280da227 852#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
5ca58282 853#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_I965G(dev))
b39d50e5 854
ba8bbcf6 855#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 856
1da177e4 857#endif