]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
Merge branch 'kmemleak' of git://linux-arm.org/linux-2.6
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
52440211
KP
51#define I915_NUM_PIPE 2
52
1da177e4
LT
53/* Interface history:
54 *
55 * 1.1: Original.
0d6aa60b
DA
56 * 1.2: Add Power Management
57 * 1.3: Add vblank support
de227f5f 58 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 59 * 1.5: Add vblank pipe configuration
2228ed67
MD
60 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
61 * - Support vertical blank on secondary display pipe
1da177e4
LT
62 */
63#define DRIVER_MAJOR 1
2228ed67 64#define DRIVER_MINOR 6
1da177e4
LT
65#define DRIVER_PATCHLEVEL 0
66
673a394b
EA
67#define WATCH_COHERENCY 0
68#define WATCH_BUF 0
69#define WATCH_EXEC 0
70#define WATCH_LRU 0
71#define WATCH_RELOC 0
72#define WATCH_INACTIVE 0
73#define WATCH_PWRITE 0
74
71acb5eb
DA
75#define I915_GEM_PHYS_CURSOR_0 1
76#define I915_GEM_PHYS_CURSOR_1 2
77#define I915_GEM_PHYS_OVERLAY_REGS 3
78#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
79
80struct drm_i915_gem_phys_object {
81 int id;
82 struct page **page_list;
83 drm_dma_handle_t *handle;
84 struct drm_gem_object *cur_obj;
85};
86
1da177e4
LT
87typedef struct _drm_i915_ring_buffer {
88 int tail_mask;
1da177e4
LT
89 unsigned long Size;
90 u8 *virtual_start;
91 int head;
92 int tail;
93 int space;
94 drm_local_map_t map;
673a394b 95 struct drm_gem_object *ring_obj;
1da177e4
LT
96} drm_i915_ring_buffer_t;
97
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
6c340eac 103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
104};
105
0a3e67a4
JB
106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
8ee1c3db
MG
111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
116 int enabled;
117};
118
7c1c2871
DA
119struct drm_i915_master_private {
120 drm_local_map_t *sarea;
121 struct _drm_i915_sarea *sarea_priv;
122};
de151cf6
JB
123#define I915_FENCE_REG_NONE -1
124
125struct drm_i915_fence_reg {
126 struct drm_gem_object *obj;
127};
7c1c2871 128
9b9d172d 129struct sdvo_device_mapping {
130 u8 dvo_port;
131 u8 slave_addr;
132 u8 dvo_wiring;
133 u8 initialized;
134};
135
1da177e4 136typedef struct drm_i915_private {
673a394b
EA
137 struct drm_device *dev;
138
ac5c4e76
DA
139 int has_gem;
140
3043c60c 141 void __iomem *regs;
1da177e4 142
1da177e4
LT
143 drm_i915_ring_buffer_t ring;
144
9c8da5eb 145 drm_dma_handle_t *status_page_dmah;
1da177e4 146 void *hw_status_page;
1da177e4 147 dma_addr_t dma_status_page;
0a3e67a4 148 uint32_t counter;
dc7a9319
WZ
149 unsigned int status_gfx_addr;
150 drm_local_map_t hws_map;
673a394b 151 struct drm_gem_object *hws_obj;
1da177e4 152
d7658989
JB
153 struct resource mch_res;
154
a6b54f3f 155 unsigned int cpp;
1da177e4
LT
156 int back_offset;
157 int front_offset;
158 int current_page;
159 int page_flipping;
1da177e4
LT
160
161 wait_queue_head_t irq_queue;
162 atomic_t irq_received;
ed4cb414
EA
163 /** Protects user_irq_refcount and irq_mask_reg */
164 spinlock_t user_irq_lock;
165 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
166 int user_irq_refcount;
167 /** Cached value of IMR to avoid reads in updating the bitfield */
168 u32 irq_mask_reg;
7c463586 169 u32 pipestat[2];
036a4a7d
ZW
170 /** splitted irq regs for graphics and display engine on IGDNG,
171 irq_mask_reg is still used for display irq. */
172 u32 gt_irq_mask_reg;
173 u32 gt_irq_enable_reg;
174 u32 de_irq_enable_reg;
1da177e4 175
5ca58282
JB
176 u32 hotplug_supported_mask;
177 struct work_struct hotplug_work;
178
1da177e4
LT
179 int tex_lru_log_granularity;
180 int allow_batchbuffer;
181 struct mem_block *agp_heap;
0d6aa60b 182 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 183 int vblank_pipe;
a6b54f3f 184
79e53945
JB
185 bool cursor_needs_physical;
186
187 struct drm_mm vram;
188
189 int irq_enabled;
190
8ee1c3db
MG
191 struct intel_opregion opregion;
192
79e53945
JB
193 /* LVDS info */
194 int backlight_duty_cycle; /* restore backlight to this value */
195 bool panel_wants_dither;
196 struct drm_display_mode *panel_fixed_mode;
88631706
ML
197 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
198 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
199
200 /* Feature bits from the VBIOS */
95281e35
HE
201 unsigned int int_tv_support:1;
202 unsigned int lvds_dither:1;
203 unsigned int lvds_vbt:1;
204 unsigned int int_crt_support:1;
43565a06
KH
205 unsigned int lvds_use_ssc:1;
206 int lvds_ssc_freq;
79e53945 207
de151cf6
JB
208 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
209 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
210 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
211
ba8bbcf6
JB
212 /* Register state */
213 u8 saveLBB;
214 u32 saveDSPACNTR;
215 u32 saveDSPBCNTR;
e948e994 216 u32 saveDSPARB;
881ee988 217 u32 saveRENDERSTANDBY;
461cba2d 218 u32 saveHWS;
ba8bbcf6
JB
219 u32 savePIPEACONF;
220 u32 savePIPEBCONF;
221 u32 savePIPEASRC;
222 u32 savePIPEBSRC;
223 u32 saveFPA0;
224 u32 saveFPA1;
225 u32 saveDPLL_A;
226 u32 saveDPLL_A_MD;
227 u32 saveHTOTAL_A;
228 u32 saveHBLANK_A;
229 u32 saveHSYNC_A;
230 u32 saveVTOTAL_A;
231 u32 saveVBLANK_A;
232 u32 saveVSYNC_A;
233 u32 saveBCLRPAT_A;
0da3ea12 234 u32 savePIPEASTAT;
ba8bbcf6
JB
235 u32 saveDSPASTRIDE;
236 u32 saveDSPASIZE;
237 u32 saveDSPAPOS;
585fb111 238 u32 saveDSPAADDR;
ba8bbcf6
JB
239 u32 saveDSPASURF;
240 u32 saveDSPATILEOFF;
241 u32 savePFIT_PGM_RATIOS;
242 u32 saveBLC_PWM_CTL;
243 u32 saveBLC_PWM_CTL2;
244 u32 saveFPB0;
245 u32 saveFPB1;
246 u32 saveDPLL_B;
247 u32 saveDPLL_B_MD;
248 u32 saveHTOTAL_B;
249 u32 saveHBLANK_B;
250 u32 saveHSYNC_B;
251 u32 saveVTOTAL_B;
252 u32 saveVBLANK_B;
253 u32 saveVSYNC_B;
254 u32 saveBCLRPAT_B;
0da3ea12 255 u32 savePIPEBSTAT;
ba8bbcf6
JB
256 u32 saveDSPBSTRIDE;
257 u32 saveDSPBSIZE;
258 u32 saveDSPBPOS;
585fb111 259 u32 saveDSPBADDR;
ba8bbcf6
JB
260 u32 saveDSPBSURF;
261 u32 saveDSPBTILEOFF;
585fb111
JB
262 u32 saveVGA0;
263 u32 saveVGA1;
264 u32 saveVGA_PD;
ba8bbcf6
JB
265 u32 saveVGACNTRL;
266 u32 saveADPA;
267 u32 saveLVDS;
585fb111
JB
268 u32 savePP_ON_DELAYS;
269 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
270 u32 saveDVOA;
271 u32 saveDVOB;
272 u32 saveDVOC;
273 u32 savePP_ON;
274 u32 savePP_OFF;
275 u32 savePP_CONTROL;
585fb111 276 u32 savePP_DIVISOR;
ba8bbcf6
JB
277 u32 savePFIT_CONTROL;
278 u32 save_palette_a[256];
279 u32 save_palette_b[256];
280 u32 saveFBC_CFB_BASE;
281 u32 saveFBC_LL_BASE;
282 u32 saveFBC_CONTROL;
283 u32 saveFBC_CONTROL2;
0da3ea12
JB
284 u32 saveIER;
285 u32 saveIIR;
286 u32 saveIMR;
1f84e550 287 u32 saveCACHE_MODE_0;
e948e994 288 u32 saveD_STATE;
585fb111 289 u32 saveCG_2D_DIS;
1f84e550 290 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
291 u32 saveSWF0[16];
292 u32 saveSWF1[16];
293 u32 saveSWF2[3];
294 u8 saveMSR;
295 u8 saveSR[8];
123f794f 296 u8 saveGR[25];
ba8bbcf6 297 u8 saveAR_INDEX;
a59e122a 298 u8 saveAR[21];
ba8bbcf6 299 u8 saveDACMASK;
a59e122a 300 u8 saveCR[37];
79f11c19 301 uint64_t saveFENCE[16];
1fd1c624
EA
302 u32 saveCURACNTR;
303 u32 saveCURAPOS;
304 u32 saveCURABASE;
305 u32 saveCURBCNTR;
306 u32 saveCURBPOS;
307 u32 saveCURBBASE;
308 u32 saveCURSIZE;
a4fc5ed6
KP
309 u32 saveDP_B;
310 u32 saveDP_C;
311 u32 saveDP_D;
312 u32 savePIPEA_GMCH_DATA_M;
313 u32 savePIPEB_GMCH_DATA_M;
314 u32 savePIPEA_GMCH_DATA_N;
315 u32 savePIPEB_GMCH_DATA_N;
316 u32 savePIPEA_DP_LINK_M;
317 u32 savePIPEB_DP_LINK_M;
318 u32 savePIPEA_DP_LINK_N;
319 u32 savePIPEB_DP_LINK_N;
673a394b
EA
320
321 struct {
322 struct drm_mm gtt_space;
323
0839ccb8 324 struct io_mapping *gtt_mapping;
ab657db1 325 int gtt_mtrr;
0839ccb8 326
673a394b
EA
327 /**
328 * List of objects currently involved in rendering from the
329 * ringbuffer.
330 *
ce44b0ea
EA
331 * Includes buffers having the contents of their GPU caches
332 * flushed, not necessarily primitives. last_rendering_seqno
333 * represents when the rendering involved will be completed.
334 *
673a394b
EA
335 * A reference is held on the buffer while on this list.
336 */
5e118f41 337 spinlock_t active_list_lock;
673a394b
EA
338 struct list_head active_list;
339
340 /**
341 * List of objects which are not in the ringbuffer but which
342 * still have a write_domain which needs to be flushed before
343 * unbinding.
344 *
ce44b0ea
EA
345 * last_rendering_seqno is 0 while an object is in this list.
346 *
673a394b
EA
347 * A reference is held on the buffer while on this list.
348 */
349 struct list_head flushing_list;
350
351 /**
352 * LRU list of objects which are not in the ringbuffer and
353 * are ready to unbind, but are still in the GTT.
354 *
ce44b0ea
EA
355 * last_rendering_seqno is 0 while an object is in this list.
356 *
673a394b
EA
357 * A reference is not held on the buffer while on this list,
358 * as merely being GTT-bound shouldn't prevent its being
359 * freed, and we'll pull it off the list in the free path.
360 */
361 struct list_head inactive_list;
362
363 /**
364 * List of breadcrumbs associated with GPU requests currently
365 * outstanding.
366 */
367 struct list_head request_list;
368
369 /**
370 * We leave the user IRQ off as much as possible,
371 * but this means that requests will finish and never
372 * be retired once the system goes idle. Set a timer to
373 * fire periodically while the ring is running. When it
374 * fires, go retire requests.
375 */
376 struct delayed_work retire_work;
377
378 uint32_t next_gem_seqno;
379
380 /**
381 * Waiting sequence number, if any
382 */
383 uint32_t waiting_gem_seqno;
384
385 /**
386 * Last seq seen at irq time
387 */
388 uint32_t irq_gem_seqno;
389
390 /**
391 * Flag if the X Server, and thus DRM, is not currently in
392 * control of the device.
393 *
394 * This is set between LeaveVT and EnterVT. It needs to be
395 * replaced with a semaphore. It also needs to be
396 * transitioned away from for kernel modesetting.
397 */
398 int suspended;
399
400 /**
401 * Flag if the hardware appears to be wedged.
402 *
403 * This is set when attempts to idle the device timeout.
404 * It prevents command submission from occuring and makes
405 * every pending request fail
406 */
407 int wedged;
408
409 /** Bit 6 swizzling required for X tiling */
410 uint32_t bit_6_swizzle_x;
411 /** Bit 6 swizzling required for Y tiling */
412 uint32_t bit_6_swizzle_y;
71acb5eb
DA
413
414 /* storage for physical objects */
415 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 416 } mm;
9b9d172d 417 struct sdvo_device_mapping sdvo_mappings[2];
1da177e4
LT
418} drm_i915_private_t;
419
673a394b
EA
420/** driver private structure attached to each drm_gem_object */
421struct drm_i915_gem_object {
422 struct drm_gem_object *obj;
423
424 /** Current space allocated to this object in the GTT, if any. */
425 struct drm_mm_node *gtt_space;
426
427 /** This object's place on the active/flushing/inactive lists */
428 struct list_head list;
429
430 /**
431 * This is set if the object is on the active or flushing lists
432 * (has pending rendering), and is not set if it's on inactive (ready
433 * to be unbound).
434 */
435 int active;
436
437 /**
438 * This is set if the object has been written to since last bound
439 * to the GTT
440 */
441 int dirty;
442
443 /** AGP memory structure for our GTT binding. */
444 DRM_AGP_MEM *agp_mem;
445
856fa198
EA
446 struct page **pages;
447 int pages_refcount;
673a394b
EA
448
449 /**
450 * Current offset of the object in GTT space.
451 *
452 * This is the same as gtt_space->start
453 */
454 uint32_t gtt_offset;
de151cf6
JB
455 /**
456 * Required alignment for the object
457 */
458 uint32_t gtt_alignment;
459 /**
460 * Fake offset for use by mmap(2)
461 */
462 uint64_t mmap_offset;
463
464 /**
465 * Fence register bits (if any) for this object. Will be set
466 * as needed when mapped into the GTT.
467 * Protected by dev->struct_mutex.
468 */
469 int fence_reg;
673a394b
EA
470
471 /** Boolean whether this object has a valid gtt offset. */
472 int gtt_bound;
473
474 /** How many users have pinned this object in GTT space */
475 int pin_count;
476
477 /** Breadcrumb of last rendering to the buffer. */
478 uint32_t last_rendering_seqno;
479
480 /** Current tiling mode for the object. */
481 uint32_t tiling_mode;
de151cf6 482 uint32_t stride;
673a394b 483
280b713b
EA
484 /** Record of address bit 17 of each page at last unbind. */
485 long *bit_17;
486
ba1eb1d8
KP
487 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
488 uint32_t agp_type;
489
673a394b 490 /**
e47c68e9
EA
491 * If present, while GEM_DOMAIN_CPU is in the read domain this array
492 * flags which individual pages are valid.
673a394b
EA
493 */
494 uint8_t *page_cpu_valid;
79e53945
JB
495
496 /** User space pin count and filp owning the pin */
497 uint32_t user_pin_count;
498 struct drm_file *pin_filp;
71acb5eb
DA
499
500 /** for phy allocated objects */
501 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
502
503 /**
504 * Used for checking the object doesn't appear more than once
505 * in an execbuffer object list.
506 */
507 int in_execbuffer;
673a394b
EA
508};
509
510/**
511 * Request queue structure.
512 *
513 * The request queue allows us to note sequence numbers that have been emitted
514 * and may be associated with active buffers to be retired.
515 *
516 * By keeping this list, we can avoid having to do questionable
517 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
518 * an emission time with seqnos for tracking how far ahead of the GPU we are.
519 */
520struct drm_i915_gem_request {
521 /** GEM sequence number associated with this request. */
522 uint32_t seqno;
523
524 /** Time at which this request was emitted, in jiffies. */
525 unsigned long emitted_jiffies;
526
b962442e 527 /** global list entry for this request */
673a394b 528 struct list_head list;
b962442e
EA
529
530 /** file_priv list entry for this request */
531 struct list_head client_list;
673a394b
EA
532};
533
534struct drm_i915_file_private {
535 struct {
b962442e 536 struct list_head request_list;
673a394b
EA
537 } mm;
538};
539
79e53945
JB
540enum intel_chip_family {
541 CHIP_I8XX = 0x01,
542 CHIP_I9XX = 0x02,
543 CHIP_I915 = 0x04,
544 CHIP_I965 = 0x08,
545};
546
c153f45f 547extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 548extern int i915_max_ioctl;
79e53945 549extern unsigned int i915_fbpercrtc;
b3a83639 550
7c1c2871
DA
551extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
552extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
553
1da177e4 554 /* i915_dma.c */
84b1fd10 555extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 556extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 557extern int i915_driver_unload(struct drm_device *);
673a394b 558extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 559extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
560extern void i915_driver_preclose(struct drm_device *dev,
561 struct drm_file *file_priv);
673a394b
EA
562extern void i915_driver_postclose(struct drm_device *dev,
563 struct drm_file *file_priv);
84b1fd10 564extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
565extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
566 unsigned long arg);
673a394b 567extern int i915_emit_box(struct drm_device *dev,
201361a5 568 struct drm_clip_rect *boxes,
673a394b 569 int i, int DR1, int DR4);
af6061af 570
1da177e4 571/* i915_irq.c */
c153f45f
EA
572extern int i915_irq_emit(struct drm_device *dev, void *data,
573 struct drm_file *file_priv);
574extern int i915_irq_wait(struct drm_device *dev, void *data,
575 struct drm_file *file_priv);
673a394b
EA
576void i915_user_irq_get(struct drm_device *dev);
577void i915_user_irq_put(struct drm_device *dev);
79e53945 578extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
579
580extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 581extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 582extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 583extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
584extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
585 struct drm_file *file_priv);
586extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
587 struct drm_file *file_priv);
0a3e67a4
JB
588extern int i915_enable_vblank(struct drm_device *dev, int crtc);
589extern void i915_disable_vblank(struct drm_device *dev, int crtc);
590extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 591extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
592extern int i915_vblank_swap(struct drm_device *dev, void *data,
593 struct drm_file *file_priv);
8ee1c3db 594extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 595
7c463586
KP
596void
597i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
598
599void
600i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
601
602
1da177e4 603/* i915_mem.c */
c153f45f
EA
604extern int i915_mem_alloc(struct drm_device *dev, void *data,
605 struct drm_file *file_priv);
606extern int i915_mem_free(struct drm_device *dev, void *data,
607 struct drm_file *file_priv);
608extern int i915_mem_init_heap(struct drm_device *dev, void *data,
609 struct drm_file *file_priv);
610extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
611 struct drm_file *file_priv);
1da177e4 612extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 613extern void i915_mem_release(struct drm_device * dev,
6c340eac 614 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
615/* i915_gem.c */
616int i915_gem_init_ioctl(struct drm_device *dev, void *data,
617 struct drm_file *file_priv);
618int i915_gem_create_ioctl(struct drm_device *dev, void *data,
619 struct drm_file *file_priv);
620int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
621 struct drm_file *file_priv);
622int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
623 struct drm_file *file_priv);
624int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
625 struct drm_file *file_priv);
de151cf6
JB
626int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
627 struct drm_file *file_priv);
673a394b
EA
628int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
629 struct drm_file *file_priv);
630int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
631 struct drm_file *file_priv);
632int i915_gem_execbuffer(struct drm_device *dev, void *data,
633 struct drm_file *file_priv);
634int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
635 struct drm_file *file_priv);
636int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
637 struct drm_file *file_priv);
638int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
639 struct drm_file *file_priv);
640int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
641 struct drm_file *file_priv);
642int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
643 struct drm_file *file_priv);
644int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
645 struct drm_file *file_priv);
646int i915_gem_set_tiling(struct drm_device *dev, void *data,
647 struct drm_file *file_priv);
648int i915_gem_get_tiling(struct drm_device *dev, void *data,
649 struct drm_file *file_priv);
5a125c3c
EA
650int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
651 struct drm_file *file_priv);
673a394b 652void i915_gem_load(struct drm_device *dev);
673a394b
EA
653int i915_gem_init_object(struct drm_gem_object *obj);
654void i915_gem_free_object(struct drm_gem_object *obj);
655int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
656void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 657int i915_gem_object_unbind(struct drm_gem_object *obj);
673a394b
EA
658void i915_gem_lastclose(struct drm_device *dev);
659uint32_t i915_get_gem_seqno(struct drm_device *dev);
8c4b8c3f 660int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 661int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
673a394b
EA
662void i915_gem_retire_requests(struct drm_device *dev);
663void i915_gem_retire_work_handler(struct work_struct *work);
664void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
665int i915_gem_object_set_domain(struct drm_gem_object *obj,
666 uint32_t read_domains,
667 uint32_t write_domain);
668int i915_gem_init_ringbuffer(struct drm_device *dev);
669void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
670int i915_gem_do_init(struct drm_device *dev, unsigned long start,
671 unsigned long end);
5669fcac 672int i915_gem_idle(struct drm_device *dev);
de151cf6 673int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
674int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
675 int write);
71acb5eb
DA
676int i915_gem_attach_phys_object(struct drm_device *dev,
677 struct drm_gem_object *obj, int id);
678void i915_gem_detach_phys_object(struct drm_device *dev,
679 struct drm_gem_object *obj);
680void i915_gem_free_all_phys_object(struct drm_device *dev);
6911a9b8
BG
681int i915_gem_object_get_pages(struct drm_gem_object *obj);
682void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 683void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
673a394b
EA
684
685/* i915_gem_tiling.c */
686void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
687void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
688void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
673a394b
EA
689
690/* i915_gem_debug.c */
691void i915_gem_dump_object(struct drm_gem_object *obj, int len,
692 const char *where, uint32_t mark);
693#if WATCH_INACTIVE
694void i915_verify_inactive(struct drm_device *dev, char *file, int line);
695#else
696#define i915_verify_inactive(dev, file, line)
697#endif
698void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
699void i915_gem_dump_object(struct drm_gem_object *obj, int len,
700 const char *where, uint32_t mark);
701void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 702
2017263e
BG
703/* i915_debugfs.c */
704int i915_gem_debugfs_init(struct drm_minor *minor);
705void i915_gem_debugfs_cleanup(struct drm_minor *minor);
706
317c35d1
JB
707/* i915_suspend.c */
708extern int i915_save_state(struct drm_device *dev);
709extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
710
711/* i915_suspend.c */
712extern int i915_save_state(struct drm_device *dev);
713extern int i915_restore_state(struct drm_device *dev);
317c35d1 714
65e082c9 715#ifdef CONFIG_ACPI
8ee1c3db 716/* i915_opregion.c */
74a365b3 717extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 718extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db
MG
719extern void opregion_asle_intr(struct drm_device *dev);
720extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 721#else
03ae61dd 722static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 723static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9
LB
724static inline void opregion_asle_intr(struct drm_device *dev) { return; }
725static inline void opregion_enable_asle(struct drm_device *dev) { return; }
726#endif
8ee1c3db 727
79e53945
JB
728/* modesetting */
729extern void intel_modeset_init(struct drm_device *dev);
730extern void intel_modeset_cleanup(struct drm_device *dev);
731
546b0974
EA
732/**
733 * Lock test for when it's just for synchronization of ring access.
734 *
735 * In that case, we don't need to do it when GEM is initialized as nobody else
736 * has access to the ring.
737 */
738#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
739 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
740 LOCK_TEST_WITH_RETURN(dev, file_priv); \
741} while (0)
742
3043c60c
EA
743#define I915_READ(reg) readl(dev_priv->regs + (reg))
744#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
745#define I915_READ16(reg) readw(dev_priv->regs + (reg))
746#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
747#define I915_READ8(reg) readb(dev_priv->regs + (reg))
748#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 749#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 750#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 751#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
752
753#define I915_VERBOSE 0
754
755#define RING_LOCALS unsigned int outring, ringmask, outcount; \
756 volatile char *virt;
757
758#define BEGIN_LP_RING(n) do { \
759 if (I915_VERBOSE) \
3e684eae
MN
760 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
761 if (dev_priv->ring.space < (n)*4) \
bf9d8929 762 i915_wait_ring(dev, (n)*4, __func__); \
1da177e4
LT
763 outcount = 0; \
764 outring = dev_priv->ring.tail; \
765 ringmask = dev_priv->ring.tail_mask; \
766 virt = dev_priv->ring.virtual_start; \
767} while (0)
768
769#define OUT_RING(n) do { \
770 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
c29b669c 771 *(volatile unsigned int *)(virt + outring) = (n); \
1da177e4
LT
772 outcount++; \
773 outring += 4; \
774 outring &= ringmask; \
775} while (0)
776
777#define ADVANCE_LP_RING() do { \
778 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
779 dev_priv->ring.tail = outring; \
780 dev_priv->ring.space -= outcount * 4; \
585fb111 781 I915_WRITE(PRB0_TAIL, outring); \
1da177e4
LT
782} while(0)
783
ba8bbcf6 784/**
585fb111
JB
785 * Reads a dword out of the status page, which is written to from the command
786 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
787 * MI_STORE_DATA_IMM.
ba8bbcf6 788 *
585fb111 789 * The following dwords have a reserved meaning:
0cdad7e8
KP
790 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
791 * 0x04: ring 0 head pointer
792 * 0x05: ring 1 head pointer (915-class)
793 * 0x06: ring 2 head pointer (915-class)
794 * 0x10-0x1b: Context status DWords (GM45)
795 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 796 *
0cdad7e8 797 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 798 */
585fb111 799#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 800#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 801#define I915_GEM_HWS_INDEX 0x20
0baf823a 802#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 803
585fb111 804extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6
JB
805
806#define IS_I830(dev) ((dev)->pci_device == 0x3577)
807#define IS_845G(dev) ((dev)->pci_device == 0x2562)
808#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
809#define IS_I855(dev) ((dev)->pci_device == 0x3582)
810#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
811
4d1f7888 812#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
ba8bbcf6
JB
813#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
814#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
3bf48468
JB
815#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
816 (dev)->pci_device == 0x27AE)
ba8bbcf6
JB
817#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
818 (dev)->pci_device == 0x2982 || \
819 (dev)->pci_device == 0x2992 || \
820 (dev)->pci_device == 0x29A2 || \
821 (dev)->pci_device == 0x2A02 || \
5f5f9d4c 822 (dev)->pci_device == 0x2A12 || \
d3adbc0c
ZW
823 (dev)->pci_device == 0x2A42 || \
824 (dev)->pci_device == 0x2E02 || \
825 (dev)->pci_device == 0x2E12 || \
72021788 826 (dev)->pci_device == 0x2E22 || \
280da227
ZW
827 (dev)->pci_device == 0x2E32 || \
828 (dev)->pci_device == 0x0042 || \
829 (dev)->pci_device == 0x0046)
ba8bbcf6 830
c9ed4486
ML
831#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
832 (dev)->pci_device == 0x2A12)
ba8bbcf6 833
b9bfdfe6 834#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
5f5f9d4c 835
d3adbc0c
ZW
836#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
837 (dev)->pci_device == 0x2E12 || \
60fd99e3 838 (dev)->pci_device == 0x2E22 || \
72021788 839 (dev)->pci_device == 0x2E32 || \
60fd99e3 840 IS_GM45(dev))
d3adbc0c 841
2177832f
SL
842#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
843#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
844#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
845
ba8bbcf6
JB
846#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
847 (dev)->pci_device == 0x29B2 || \
2177832f
SL
848 (dev)->pci_device == 0x29D2 || \
849 (IS_IGD(dev)))
ba8bbcf6 850
280da227
ZW
851#define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
852#define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
853#define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
854
ba8bbcf6 855#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
280da227
ZW
856 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
857 IS_IGDNG(dev))
ba8bbcf6
JB
858
859#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
2177832f 860 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
280da227 861 IS_IGD(dev) || IS_IGDNG_M(dev))
ba8bbcf6 862
280da227
ZW
863#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
864 IS_IGDNG(dev))
0f973f27
JB
865/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
866 * rows, which changed the alignment requirements and fence programming.
867 */
868#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
869 IS_I915GM(dev)))
280da227 870#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
a4fc5ed6 871#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
5ca58282 872#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_I965G(dev))
b39d50e5 873
ba8bbcf6 874#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 875
1da177e4 876#endif