]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
Merge branch 'x86/urgent' into x86/setup
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
52440211
KP
51#define I915_NUM_PIPE 2
52
1da177e4
LT
53/* Interface history:
54 *
55 * 1.1: Original.
0d6aa60b
DA
56 * 1.2: Add Power Management
57 * 1.3: Add vblank support
de227f5f 58 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 59 * 1.5: Add vblank pipe configuration
2228ed67
MD
60 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
61 * - Support vertical blank on secondary display pipe
1da177e4
LT
62 */
63#define DRIVER_MAJOR 1
2228ed67 64#define DRIVER_MINOR 6
1da177e4
LT
65#define DRIVER_PATCHLEVEL 0
66
673a394b
EA
67#define WATCH_COHERENCY 0
68#define WATCH_BUF 0
69#define WATCH_EXEC 0
70#define WATCH_LRU 0
71#define WATCH_RELOC 0
72#define WATCH_INACTIVE 0
73#define WATCH_PWRITE 0
74
71acb5eb
DA
75#define I915_GEM_PHYS_CURSOR_0 1
76#define I915_GEM_PHYS_CURSOR_1 2
77#define I915_GEM_PHYS_OVERLAY_REGS 3
78#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
79
80struct drm_i915_gem_phys_object {
81 int id;
82 struct page **page_list;
83 drm_dma_handle_t *handle;
84 struct drm_gem_object *cur_obj;
85};
86
1da177e4
LT
87typedef struct _drm_i915_ring_buffer {
88 int tail_mask;
1da177e4
LT
89 unsigned long Size;
90 u8 *virtual_start;
91 int head;
92 int tail;
93 int space;
94 drm_local_map_t map;
673a394b 95 struct drm_gem_object *ring_obj;
1da177e4
LT
96} drm_i915_ring_buffer_t;
97
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
6c340eac 103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
104};
105
0a3e67a4
JB
106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
8ee1c3db
MG
111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
116 int enabled;
117};
118
7c1c2871
DA
119struct drm_i915_master_private {
120 drm_local_map_t *sarea;
121 struct _drm_i915_sarea *sarea_priv;
122};
de151cf6
JB
123#define I915_FENCE_REG_NONE -1
124
125struct drm_i915_fence_reg {
126 struct drm_gem_object *obj;
127};
7c1c2871 128
1da177e4 129typedef struct drm_i915_private {
673a394b
EA
130 struct drm_device *dev;
131
ac5c4e76
DA
132 int has_gem;
133
3043c60c 134 void __iomem *regs;
1da177e4 135
1da177e4
LT
136 drm_i915_ring_buffer_t ring;
137
9c8da5eb 138 drm_dma_handle_t *status_page_dmah;
1da177e4 139 void *hw_status_page;
1da177e4 140 dma_addr_t dma_status_page;
0a3e67a4 141 uint32_t counter;
dc7a9319
WZ
142 unsigned int status_gfx_addr;
143 drm_local_map_t hws_map;
673a394b 144 struct drm_gem_object *hws_obj;
1da177e4 145
a6b54f3f 146 unsigned int cpp;
1da177e4
LT
147 int back_offset;
148 int front_offset;
149 int current_page;
150 int page_flipping;
1da177e4
LT
151
152 wait_queue_head_t irq_queue;
153 atomic_t irq_received;
ed4cb414
EA
154 /** Protects user_irq_refcount and irq_mask_reg */
155 spinlock_t user_irq_lock;
156 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
157 int user_irq_refcount;
158 /** Cached value of IMR to avoid reads in updating the bitfield */
159 u32 irq_mask_reg;
7c463586 160 u32 pipestat[2];
1da177e4 161
5ca58282
JB
162 u32 hotplug_supported_mask;
163 struct work_struct hotplug_work;
164
1da177e4
LT
165 int tex_lru_log_granularity;
166 int allow_batchbuffer;
167 struct mem_block *agp_heap;
0d6aa60b 168 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 169 int vblank_pipe;
a6b54f3f 170
79e53945
JB
171 bool cursor_needs_physical;
172
173 struct drm_mm vram;
174
175 int irq_enabled;
176
8ee1c3db
MG
177 struct intel_opregion opregion;
178
79e53945
JB
179 /* LVDS info */
180 int backlight_duty_cycle; /* restore backlight to this value */
181 bool panel_wants_dither;
182 struct drm_display_mode *panel_fixed_mode;
183 struct drm_display_mode *vbt_mode; /* if any */
184
185 /* Feature bits from the VBIOS */
95281e35
HE
186 unsigned int int_tv_support:1;
187 unsigned int lvds_dither:1;
188 unsigned int lvds_vbt:1;
189 unsigned int int_crt_support:1;
43565a06
KH
190 unsigned int lvds_use_ssc:1;
191 int lvds_ssc_freq;
79e53945 192
de151cf6
JB
193 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
194 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
195 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
196
ba8bbcf6
JB
197 /* Register state */
198 u8 saveLBB;
199 u32 saveDSPACNTR;
200 u32 saveDSPBCNTR;
e948e994 201 u32 saveDSPARB;
881ee988 202 u32 saveRENDERSTANDBY;
461cba2d 203 u32 saveHWS;
ba8bbcf6
JB
204 u32 savePIPEACONF;
205 u32 savePIPEBCONF;
206 u32 savePIPEASRC;
207 u32 savePIPEBSRC;
208 u32 saveFPA0;
209 u32 saveFPA1;
210 u32 saveDPLL_A;
211 u32 saveDPLL_A_MD;
212 u32 saveHTOTAL_A;
213 u32 saveHBLANK_A;
214 u32 saveHSYNC_A;
215 u32 saveVTOTAL_A;
216 u32 saveVBLANK_A;
217 u32 saveVSYNC_A;
218 u32 saveBCLRPAT_A;
0da3ea12 219 u32 savePIPEASTAT;
ba8bbcf6
JB
220 u32 saveDSPASTRIDE;
221 u32 saveDSPASIZE;
222 u32 saveDSPAPOS;
585fb111 223 u32 saveDSPAADDR;
ba8bbcf6
JB
224 u32 saveDSPASURF;
225 u32 saveDSPATILEOFF;
226 u32 savePFIT_PGM_RATIOS;
227 u32 saveBLC_PWM_CTL;
228 u32 saveBLC_PWM_CTL2;
229 u32 saveFPB0;
230 u32 saveFPB1;
231 u32 saveDPLL_B;
232 u32 saveDPLL_B_MD;
233 u32 saveHTOTAL_B;
234 u32 saveHBLANK_B;
235 u32 saveHSYNC_B;
236 u32 saveVTOTAL_B;
237 u32 saveVBLANK_B;
238 u32 saveVSYNC_B;
239 u32 saveBCLRPAT_B;
0da3ea12 240 u32 savePIPEBSTAT;
ba8bbcf6
JB
241 u32 saveDSPBSTRIDE;
242 u32 saveDSPBSIZE;
243 u32 saveDSPBPOS;
585fb111 244 u32 saveDSPBADDR;
ba8bbcf6
JB
245 u32 saveDSPBSURF;
246 u32 saveDSPBTILEOFF;
585fb111
JB
247 u32 saveVGA0;
248 u32 saveVGA1;
249 u32 saveVGA_PD;
ba8bbcf6
JB
250 u32 saveVGACNTRL;
251 u32 saveADPA;
252 u32 saveLVDS;
585fb111
JB
253 u32 savePP_ON_DELAYS;
254 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
255 u32 saveDVOA;
256 u32 saveDVOB;
257 u32 saveDVOC;
258 u32 savePP_ON;
259 u32 savePP_OFF;
260 u32 savePP_CONTROL;
585fb111 261 u32 savePP_DIVISOR;
ba8bbcf6
JB
262 u32 savePFIT_CONTROL;
263 u32 save_palette_a[256];
264 u32 save_palette_b[256];
265 u32 saveFBC_CFB_BASE;
266 u32 saveFBC_LL_BASE;
267 u32 saveFBC_CONTROL;
268 u32 saveFBC_CONTROL2;
0da3ea12
JB
269 u32 saveIER;
270 u32 saveIIR;
271 u32 saveIMR;
1f84e550 272 u32 saveCACHE_MODE_0;
e948e994 273 u32 saveD_STATE;
585fb111 274 u32 saveCG_2D_DIS;
1f84e550 275 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
276 u32 saveSWF0[16];
277 u32 saveSWF1[16];
278 u32 saveSWF2[3];
279 u8 saveMSR;
280 u8 saveSR[8];
123f794f 281 u8 saveGR[25];
ba8bbcf6 282 u8 saveAR_INDEX;
a59e122a 283 u8 saveAR[21];
ba8bbcf6 284 u8 saveDACMASK;
a59e122a 285 u8 saveCR[37];
79f11c19 286 uint64_t saveFENCE[16];
673a394b
EA
287
288 struct {
289 struct drm_mm gtt_space;
290
0839ccb8 291 struct io_mapping *gtt_mapping;
ab657db1 292 int gtt_mtrr;
0839ccb8 293
673a394b
EA
294 /**
295 * List of objects currently involved in rendering from the
296 * ringbuffer.
297 *
ce44b0ea
EA
298 * Includes buffers having the contents of their GPU caches
299 * flushed, not necessarily primitives. last_rendering_seqno
300 * represents when the rendering involved will be completed.
301 *
673a394b
EA
302 * A reference is held on the buffer while on this list.
303 */
5e118f41 304 spinlock_t active_list_lock;
673a394b
EA
305 struct list_head active_list;
306
307 /**
308 * List of objects which are not in the ringbuffer but which
309 * still have a write_domain which needs to be flushed before
310 * unbinding.
311 *
ce44b0ea
EA
312 * last_rendering_seqno is 0 while an object is in this list.
313 *
673a394b
EA
314 * A reference is held on the buffer while on this list.
315 */
316 struct list_head flushing_list;
317
318 /**
319 * LRU list of objects which are not in the ringbuffer and
320 * are ready to unbind, but are still in the GTT.
321 *
ce44b0ea
EA
322 * last_rendering_seqno is 0 while an object is in this list.
323 *
673a394b
EA
324 * A reference is not held on the buffer while on this list,
325 * as merely being GTT-bound shouldn't prevent its being
326 * freed, and we'll pull it off the list in the free path.
327 */
328 struct list_head inactive_list;
329
330 /**
331 * List of breadcrumbs associated with GPU requests currently
332 * outstanding.
333 */
334 struct list_head request_list;
335
336 /**
337 * We leave the user IRQ off as much as possible,
338 * but this means that requests will finish and never
339 * be retired once the system goes idle. Set a timer to
340 * fire periodically while the ring is running. When it
341 * fires, go retire requests.
342 */
343 struct delayed_work retire_work;
344
345 uint32_t next_gem_seqno;
346
347 /**
348 * Waiting sequence number, if any
349 */
350 uint32_t waiting_gem_seqno;
351
352 /**
353 * Last seq seen at irq time
354 */
355 uint32_t irq_gem_seqno;
356
357 /**
358 * Flag if the X Server, and thus DRM, is not currently in
359 * control of the device.
360 *
361 * This is set between LeaveVT and EnterVT. It needs to be
362 * replaced with a semaphore. It also needs to be
363 * transitioned away from for kernel modesetting.
364 */
365 int suspended;
366
367 /**
368 * Flag if the hardware appears to be wedged.
369 *
370 * This is set when attempts to idle the device timeout.
371 * It prevents command submission from occuring and makes
372 * every pending request fail
373 */
374 int wedged;
375
376 /** Bit 6 swizzling required for X tiling */
377 uint32_t bit_6_swizzle_x;
378 /** Bit 6 swizzling required for Y tiling */
379 uint32_t bit_6_swizzle_y;
71acb5eb
DA
380
381 /* storage for physical objects */
382 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 383 } mm;
1da177e4
LT
384} drm_i915_private_t;
385
673a394b
EA
386/** driver private structure attached to each drm_gem_object */
387struct drm_i915_gem_object {
388 struct drm_gem_object *obj;
389
390 /** Current space allocated to this object in the GTT, if any. */
391 struct drm_mm_node *gtt_space;
392
393 /** This object's place on the active/flushing/inactive lists */
394 struct list_head list;
395
396 /**
397 * This is set if the object is on the active or flushing lists
398 * (has pending rendering), and is not set if it's on inactive (ready
399 * to be unbound).
400 */
401 int active;
402
403 /**
404 * This is set if the object has been written to since last bound
405 * to the GTT
406 */
407 int dirty;
408
409 /** AGP memory structure for our GTT binding. */
410 DRM_AGP_MEM *agp_mem;
411
856fa198
EA
412 struct page **pages;
413 int pages_refcount;
673a394b
EA
414
415 /**
416 * Current offset of the object in GTT space.
417 *
418 * This is the same as gtt_space->start
419 */
420 uint32_t gtt_offset;
de151cf6
JB
421 /**
422 * Required alignment for the object
423 */
424 uint32_t gtt_alignment;
425 /**
426 * Fake offset for use by mmap(2)
427 */
428 uint64_t mmap_offset;
429
430 /**
431 * Fence register bits (if any) for this object. Will be set
432 * as needed when mapped into the GTT.
433 * Protected by dev->struct_mutex.
434 */
435 int fence_reg;
673a394b
EA
436
437 /** Boolean whether this object has a valid gtt offset. */
438 int gtt_bound;
439
440 /** How many users have pinned this object in GTT space */
441 int pin_count;
442
443 /** Breadcrumb of last rendering to the buffer. */
444 uint32_t last_rendering_seqno;
445
446 /** Current tiling mode for the object. */
447 uint32_t tiling_mode;
de151cf6 448 uint32_t stride;
673a394b 449
280b713b
EA
450 /** Record of address bit 17 of each page at last unbind. */
451 long *bit_17;
452
ba1eb1d8
KP
453 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
454 uint32_t agp_type;
455
673a394b 456 /**
e47c68e9
EA
457 * If present, while GEM_DOMAIN_CPU is in the read domain this array
458 * flags which individual pages are valid.
673a394b
EA
459 */
460 uint8_t *page_cpu_valid;
79e53945
JB
461
462 /** User space pin count and filp owning the pin */
463 uint32_t user_pin_count;
464 struct drm_file *pin_filp;
71acb5eb
DA
465
466 /** for phy allocated objects */
467 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
468
469 /**
470 * Used for checking the object doesn't appear more than once
471 * in an execbuffer object list.
472 */
473 int in_execbuffer;
673a394b
EA
474};
475
476/**
477 * Request queue structure.
478 *
479 * The request queue allows us to note sequence numbers that have been emitted
480 * and may be associated with active buffers to be retired.
481 *
482 * By keeping this list, we can avoid having to do questionable
483 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
484 * an emission time with seqnos for tracking how far ahead of the GPU we are.
485 */
486struct drm_i915_gem_request {
487 /** GEM sequence number associated with this request. */
488 uint32_t seqno;
489
490 /** Time at which this request was emitted, in jiffies. */
491 unsigned long emitted_jiffies;
492
673a394b
EA
493 struct list_head list;
494};
495
496struct drm_i915_file_private {
497 struct {
498 uint32_t last_gem_seqno;
499 uint32_t last_gem_throttle_seqno;
500 } mm;
501};
502
79e53945
JB
503enum intel_chip_family {
504 CHIP_I8XX = 0x01,
505 CHIP_I9XX = 0x02,
506 CHIP_I915 = 0x04,
507 CHIP_I965 = 0x08,
508};
509
c153f45f 510extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 511extern int i915_max_ioctl;
79e53945 512extern unsigned int i915_fbpercrtc;
b3a83639 513
7c1c2871
DA
514extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
515extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
516
1da177e4 517 /* i915_dma.c */
84b1fd10 518extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 519extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 520extern int i915_driver_unload(struct drm_device *);
673a394b 521extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 522extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
523extern void i915_driver_preclose(struct drm_device *dev,
524 struct drm_file *file_priv);
673a394b
EA
525extern void i915_driver_postclose(struct drm_device *dev,
526 struct drm_file *file_priv);
84b1fd10 527extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
528extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
529 unsigned long arg);
673a394b 530extern int i915_emit_box(struct drm_device *dev,
201361a5 531 struct drm_clip_rect *boxes,
673a394b 532 int i, int DR1, int DR4);
af6061af 533
1da177e4 534/* i915_irq.c */
c153f45f
EA
535extern int i915_irq_emit(struct drm_device *dev, void *data,
536 struct drm_file *file_priv);
537extern int i915_irq_wait(struct drm_device *dev, void *data,
538 struct drm_file *file_priv);
673a394b
EA
539void i915_user_irq_get(struct drm_device *dev);
540void i915_user_irq_put(struct drm_device *dev);
79e53945 541extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
542
543extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 544extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 545extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 546extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
547extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
548 struct drm_file *file_priv);
549extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
550 struct drm_file *file_priv);
0a3e67a4
JB
551extern int i915_enable_vblank(struct drm_device *dev, int crtc);
552extern void i915_disable_vblank(struct drm_device *dev, int crtc);
553extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 554extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
555extern int i915_vblank_swap(struct drm_device *dev, void *data,
556 struct drm_file *file_priv);
8ee1c3db 557extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 558
7c463586
KP
559void
560i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
561
562void
563i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
564
565
1da177e4 566/* i915_mem.c */
c153f45f
EA
567extern int i915_mem_alloc(struct drm_device *dev, void *data,
568 struct drm_file *file_priv);
569extern int i915_mem_free(struct drm_device *dev, void *data,
570 struct drm_file *file_priv);
571extern int i915_mem_init_heap(struct drm_device *dev, void *data,
572 struct drm_file *file_priv);
573extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
574 struct drm_file *file_priv);
1da177e4 575extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 576extern void i915_mem_release(struct drm_device * dev,
6c340eac 577 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
578/* i915_gem.c */
579int i915_gem_init_ioctl(struct drm_device *dev, void *data,
580 struct drm_file *file_priv);
581int i915_gem_create_ioctl(struct drm_device *dev, void *data,
582 struct drm_file *file_priv);
583int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
584 struct drm_file *file_priv);
585int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
586 struct drm_file *file_priv);
587int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
588 struct drm_file *file_priv);
de151cf6
JB
589int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
590 struct drm_file *file_priv);
673a394b
EA
591int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
592 struct drm_file *file_priv);
593int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
594 struct drm_file *file_priv);
595int i915_gem_execbuffer(struct drm_device *dev, void *data,
596 struct drm_file *file_priv);
597int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
598 struct drm_file *file_priv);
599int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
600 struct drm_file *file_priv);
601int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
602 struct drm_file *file_priv);
603int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
604 struct drm_file *file_priv);
605int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
606 struct drm_file *file_priv);
607int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
608 struct drm_file *file_priv);
609int i915_gem_set_tiling(struct drm_device *dev, void *data,
610 struct drm_file *file_priv);
611int i915_gem_get_tiling(struct drm_device *dev, void *data,
612 struct drm_file *file_priv);
5a125c3c
EA
613int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
614 struct drm_file *file_priv);
673a394b 615void i915_gem_load(struct drm_device *dev);
673a394b
EA
616int i915_gem_init_object(struct drm_gem_object *obj);
617void i915_gem_free_object(struct drm_gem_object *obj);
618int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
619void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 620int i915_gem_object_unbind(struct drm_gem_object *obj);
673a394b
EA
621void i915_gem_lastclose(struct drm_device *dev);
622uint32_t i915_get_gem_seqno(struct drm_device *dev);
623void i915_gem_retire_requests(struct drm_device *dev);
624void i915_gem_retire_work_handler(struct work_struct *work);
625void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
626int i915_gem_object_set_domain(struct drm_gem_object *obj,
627 uint32_t read_domains,
628 uint32_t write_domain);
629int i915_gem_init_ringbuffer(struct drm_device *dev);
630void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
631int i915_gem_do_init(struct drm_device *dev, unsigned long start,
632 unsigned long end);
5669fcac 633int i915_gem_idle(struct drm_device *dev);
de151cf6 634int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
635int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
636 int write);
71acb5eb
DA
637int i915_gem_attach_phys_object(struct drm_device *dev,
638 struct drm_gem_object *obj, int id);
639void i915_gem_detach_phys_object(struct drm_device *dev,
640 struct drm_gem_object *obj);
641void i915_gem_free_all_phys_object(struct drm_device *dev);
6911a9b8
BG
642int i915_gem_object_get_pages(struct drm_gem_object *obj);
643void i915_gem_object_put_pages(struct drm_gem_object *obj);
673a394b
EA
644
645/* i915_gem_tiling.c */
646void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
647void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
648void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
673a394b
EA
649
650/* i915_gem_debug.c */
651void i915_gem_dump_object(struct drm_gem_object *obj, int len,
652 const char *where, uint32_t mark);
653#if WATCH_INACTIVE
654void i915_verify_inactive(struct drm_device *dev, char *file, int line);
655#else
656#define i915_verify_inactive(dev, file, line)
657#endif
658void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
659void i915_gem_dump_object(struct drm_gem_object *obj, int len,
660 const char *where, uint32_t mark);
661void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 662
2017263e
BG
663/* i915_debugfs.c */
664int i915_gem_debugfs_init(struct drm_minor *minor);
665void i915_gem_debugfs_cleanup(struct drm_minor *minor);
666
317c35d1
JB
667/* i915_suspend.c */
668extern int i915_save_state(struct drm_device *dev);
669extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
670
671/* i915_suspend.c */
672extern int i915_save_state(struct drm_device *dev);
673extern int i915_restore_state(struct drm_device *dev);
317c35d1 674
65e082c9 675#ifdef CONFIG_ACPI
8ee1c3db 676/* i915_opregion.c */
74a365b3 677extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 678extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db
MG
679extern void opregion_asle_intr(struct drm_device *dev);
680extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 681#else
03ae61dd 682static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 683static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9
LB
684static inline void opregion_asle_intr(struct drm_device *dev) { return; }
685static inline void opregion_enable_asle(struct drm_device *dev) { return; }
686#endif
8ee1c3db 687
79e53945
JB
688/* modesetting */
689extern void intel_modeset_init(struct drm_device *dev);
690extern void intel_modeset_cleanup(struct drm_device *dev);
691
546b0974
EA
692/**
693 * Lock test for when it's just for synchronization of ring access.
694 *
695 * In that case, we don't need to do it when GEM is initialized as nobody else
696 * has access to the ring.
697 */
698#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
699 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
700 LOCK_TEST_WITH_RETURN(dev, file_priv); \
701} while (0)
702
3043c60c
EA
703#define I915_READ(reg) readl(dev_priv->regs + (reg))
704#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
705#define I915_READ16(reg) readw(dev_priv->regs + (reg))
706#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
707#define I915_READ8(reg) readb(dev_priv->regs + (reg))
708#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 709#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 710#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 711#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
712
713#define I915_VERBOSE 0
714
715#define RING_LOCALS unsigned int outring, ringmask, outcount; \
716 volatile char *virt;
717
718#define BEGIN_LP_RING(n) do { \
719 if (I915_VERBOSE) \
3e684eae
MN
720 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
721 if (dev_priv->ring.space < (n)*4) \
bf9d8929 722 i915_wait_ring(dev, (n)*4, __func__); \
1da177e4
LT
723 outcount = 0; \
724 outring = dev_priv->ring.tail; \
725 ringmask = dev_priv->ring.tail_mask; \
726 virt = dev_priv->ring.virtual_start; \
727} while (0)
728
729#define OUT_RING(n) do { \
730 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
c29b669c 731 *(volatile unsigned int *)(virt + outring) = (n); \
1da177e4
LT
732 outcount++; \
733 outring += 4; \
734 outring &= ringmask; \
735} while (0)
736
737#define ADVANCE_LP_RING() do { \
738 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
739 dev_priv->ring.tail = outring; \
740 dev_priv->ring.space -= outcount * 4; \
585fb111 741 I915_WRITE(PRB0_TAIL, outring); \
1da177e4
LT
742} while(0)
743
ba8bbcf6 744/**
585fb111
JB
745 * Reads a dword out of the status page, which is written to from the command
746 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
747 * MI_STORE_DATA_IMM.
ba8bbcf6 748 *
585fb111 749 * The following dwords have a reserved meaning:
0cdad7e8
KP
750 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
751 * 0x04: ring 0 head pointer
752 * 0x05: ring 1 head pointer (915-class)
753 * 0x06: ring 2 head pointer (915-class)
754 * 0x10-0x1b: Context status DWords (GM45)
755 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 756 *
0cdad7e8 757 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 758 */
585fb111 759#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 760#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 761#define I915_GEM_HWS_INDEX 0x20
0baf823a 762#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 763
585fb111 764extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6
JB
765
766#define IS_I830(dev) ((dev)->pci_device == 0x3577)
767#define IS_845G(dev) ((dev)->pci_device == 0x2562)
768#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
769#define IS_I855(dev) ((dev)->pci_device == 0x3582)
770#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
771
4d1f7888 772#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
ba8bbcf6
JB
773#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
774#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
3bf48468
JB
775#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
776 (dev)->pci_device == 0x27AE)
ba8bbcf6
JB
777#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
778 (dev)->pci_device == 0x2982 || \
779 (dev)->pci_device == 0x2992 || \
780 (dev)->pci_device == 0x29A2 || \
781 (dev)->pci_device == 0x2A02 || \
5f5f9d4c 782 (dev)->pci_device == 0x2A12 || \
d3adbc0c
ZW
783 (dev)->pci_device == 0x2A42 || \
784 (dev)->pci_device == 0x2E02 || \
785 (dev)->pci_device == 0x2E12 || \
72021788
ZW
786 (dev)->pci_device == 0x2E22 || \
787 (dev)->pci_device == 0x2E32)
ba8bbcf6 788
c9ed4486
ML
789#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
790 (dev)->pci_device == 0x2A12)
ba8bbcf6 791
b9bfdfe6 792#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
5f5f9d4c 793
d3adbc0c
ZW
794#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
795 (dev)->pci_device == 0x2E12 || \
60fd99e3 796 (dev)->pci_device == 0x2E22 || \
72021788 797 (dev)->pci_device == 0x2E32 || \
60fd99e3 798 IS_GM45(dev))
d3adbc0c 799
2177832f
SL
800#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
801#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
802#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
803
ba8bbcf6
JB
804#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
805 (dev)->pci_device == 0x29B2 || \
2177832f
SL
806 (dev)->pci_device == 0x29D2 || \
807 (IS_IGD(dev)))
ba8bbcf6
JB
808
809#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
810 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev))
811
812#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
2177832f
SL
813 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
814 IS_IGD(dev))
ba8bbcf6 815
b9bfdfe6 816#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev))
0f973f27
JB
817/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
818 * rows, which changed the alignment requirements and fence programming.
819 */
820#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
821 IS_I915GM(dev)))
7d57382e 822#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev))
5ca58282 823#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_I965G(dev))
b39d50e5 824
ba8bbcf6 825#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 826
1da177e4 827#endif