]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Remove modeset lock check from intel_pipe_update_start()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
465c120c
MR
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
c0f372b3 44#include <linux/dma_remapping.h>
79e53945 45
465c120c
MR
46/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
3d7d6510
MR
71/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
6b383a7f 76static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 77
f1f644dc
JB
78static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
18442d08
VS
80static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
f1f644dc 82
e7457a9a
DL
83static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
85static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
5b18e57c
DV
89static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 91static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
92 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
29407aab 94static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
95static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f
VS
97static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
e7457a9a 101
0e32b39c
DA
102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
79e53945 110typedef struct {
0206e353 111 int min, max;
79e53945
JB
112} intel_range_t;
113
114typedef struct {
0206e353
AJ
115 int dot_limit;
116 int p2_slow, p2_fast;
79e53945
JB
117} intel_p2_t;
118
d4906093
ML
119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
0206e353
AJ
121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
d4906093 123};
79e53945 124
d2acd215
DV
125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
021357ac
CW
135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
8b99e68c
CW
138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
021357ac
CW
143}
144
5d536e28 145static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 146 .dot = { .min = 25000, .max = 350000 },
9c333719 147 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 148 .n = { .min = 2, .max = 16 },
0206e353
AJ
149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
156};
157
5d536e28
DV
158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
9c333719 160 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 161 .n = { .min = 2, .max = 16 },
5d536e28
DV
162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
e4b36699 171static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 172 .dot = { .min = 25000, .max = 350000 },
9c333719 173 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 174 .n = { .min = 2, .max = 16 },
0206e353
AJ
175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
e4b36699 182};
273e27ca 183
e4b36699 184static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
208};
209
273e27ca 210
e4b36699 211static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
044c7c41 223 },
e4b36699
KP
224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
044c7c41 250 },
e4b36699
KP
251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
044c7c41 264 },
e4b36699
KP
265};
266
f2b115e6 267static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 270 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
273e27ca 273 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
280};
281
f2b115e6 282static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
293};
294
273e27ca
EA
295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
b91ad0ec 300static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
311};
312
b91ad0ec 313static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
337};
338
273e27ca 339/* LVDS 100mhz refclk limits. */
b91ad0ec 340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
0206e353 348 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
0206e353 361 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
364};
365
dc730512 366static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 374 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 375 .n = { .min = 1, .max = 7 },
a0c4da24
JB
376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
b99ab663 378 .p1 = { .min = 2, .max = 3 },
5fdc9c49 379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
380};
381
ef9348c8
CML
382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
6b4bf1c4
VS
398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
fb03ac01
VS
404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
406}
407
e0638cdf
PZ
408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
4093561b 411bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 412{
409ee761 413 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
414 struct intel_encoder *encoder;
415
409ee761 416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
d0737e1d
ACO
423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
409ee761 441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
1b894b59 442 int refclk)
2c07245f 443{
409ee761 444 struct drm_device *dev = crtc->base.dev;
2c07245f 445 const intel_limit_t *limit;
b91ad0ec 446
d0737e1d 447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 448 if (intel_is_dual_link_lvds(dev)) {
1b894b59 449 if (refclk == 100000)
b91ad0ec
ZW
450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
1b894b59 454 if (refclk == 100000)
b91ad0ec
ZW
455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
c6bb3538 459 } else
b91ad0ec 460 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
461
462 return limit;
463}
464
409ee761 465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
044c7c41 466{
409ee761 467 struct drm_device *dev = crtc->base.dev;
044c7c41
ML
468 const intel_limit_t *limit;
469
d0737e1d 470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 471 if (intel_is_dual_link_lvds(dev))
e4b36699 472 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 473 else
e4b36699 474 limit = &intel_limits_g4x_single_channel_lvds;
d0737e1d
ACO
475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 477 limit = &intel_limits_g4x_hdmi;
d0737e1d 478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 479 limit = &intel_limits_g4x_sdvo;
044c7c41 480 } else /* The option is for other outputs */
e4b36699 481 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
482
483 return limit;
484}
485
409ee761 486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
79e53945 487{
409ee761 488 struct drm_device *dev = crtc->base.dev;
79e53945
JB
489 const intel_limit_t *limit;
490
bad720ff 491 if (HAS_PCH_SPLIT(dev))
1b894b59 492 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 493 else if (IS_G4X(dev)) {
044c7c41 494 limit = intel_g4x_limit(crtc);
f2b115e6 495 } else if (IS_PINEVIEW(dev)) {
d0737e1d 496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 497 limit = &intel_limits_pineview_lvds;
2177832f 498 else
f2b115e6 499 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
a0c4da24 502 } else if (IS_VALLEYVIEW(dev)) {
dc730512 503 limit = &intel_limits_vlv;
a6c45cf0 504 } else if (!IS_GEN2(dev)) {
d0737e1d 505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
79e53945 509 } else {
d0737e1d 510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 511 limit = &intel_limits_i8xx_lvds;
d0737e1d 512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 513 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
514 else
515 limit = &intel_limits_i8xx_dac;
79e53945
JB
516 }
517 return limit;
518}
519
f2b115e6
AJ
520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 522{
2177832f
SL
523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
fb03ac01
VS
527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
529}
530
7429e9d4
DV
531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
ac58c3f0 536static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 537{
7429e9d4 538 clock->m = i9xx_dpll_compute_m(clock);
79e53945 539 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
fb03ac01
VS
542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
544}
545
ef9348c8
CML
546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
7c04d1d9 557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
1b894b59
CW
563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
79e53945 566{
f01b7962
VS
567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
79e53945 569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 570 INTELPllInvalid("p1 out of range\n");
79e53945 571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 572 INTELPllInvalid("m2 out of range\n");
79e53945 573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 574 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
79e53945 587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 588 INTELPllInvalid("vco out of range\n");
79e53945
JB
589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 593 INTELPllInvalid("dot out of range\n");
79e53945
JB
594
595 return true;
596}
597
d4906093 598static bool
a919ff14 599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
cec2f356
SP
600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
79e53945 602{
a919ff14 603 struct drm_device *dev = crtc->base.dev;
79e53945 604 intel_clock_t clock;
79e53945
JB
605 int err = target;
606
d0737e1d 607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 608 /*
a210b028
DV
609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
79e53945 612 */
1974cad0 613 if (intel_is_dual_link_lvds(dev))
79e53945
JB
614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
0206e353 624 memset(best_clock, 0, sizeof(*best_clock));
79e53945 625
42158660
ZY
626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 630 if (clock.m2 >= clock.m1)
42158660
ZY
631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
636 int this_err;
637
ac58c3f0
DV
638 i9xx_clock(refclk, &clock);
639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
641 continue;
642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
659static bool
a919ff14 660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
79e53945 663{
a919ff14 664 struct drm_device *dev = crtc->base.dev;
79e53945 665 intel_clock_t clock;
79e53945
JB
666 int err = target;
667
d0737e1d 668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 669 /*
a210b028
DV
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
79e53945 673 */
1974cad0 674 if (intel_is_dual_link_lvds(dev))
79e53945
JB
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
42158660
ZY
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
695 int this_err;
696
ac58c3f0 697 pineview_clock(refclk, &clock);
1b894b59
CW
698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
79e53945 700 continue;
cec2f356
SP
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
79e53945
JB
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
d4906093 718static bool
a919ff14 719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
d4906093 722{
a919ff14 723 struct drm_device *dev = crtc->base.dev;
d4906093
ML
724 intel_clock_t clock;
725 int max_n;
726 bool found;
6ba770dc
AJ
727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
729 found = false;
730
d0737e1d 731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 732 if (intel_is_dual_link_lvds(dev))
d4906093
ML
733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
f77f13e2 745 /* based on hardware requirement, prefer smaller n to precision */
d4906093 746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 747 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
ac58c3f0 756 i9xx_clock(refclk, &clock);
1b894b59
CW
757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
d4906093 759 continue;
1b894b59
CW
760
761 this_err = abs(clock.dot - target);
d4906093
ML
762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
2c07245f
ZW
772 return found;
773}
774
a0c4da24 775static bool
a919ff14 776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
a0c4da24 779{
a919ff14 780 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 781 intel_clock_t clock;
69e4f900 782 unsigned int bestppm = 1000000;
27e639bf
VS
783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 785 bool found = false;
a0c4da24 786
6b4bf1c4
VS
787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
790
791 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 796 clock.p = clock.p1 * clock.p2;
a0c4da24 797 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
799 unsigned int ppm, diff;
800
6b4bf1c4
VS
801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
803
804 vlv_clock(refclk, &clock);
43b0ac53 805
f01b7962
VS
806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
43b0ac53
VS
808 continue;
809
6b4bf1c4
VS
810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 814 bestppm = 0;
6b4bf1c4 815 *best_clock = clock;
49e497ef 816 found = true;
43b0ac53 817 }
6b4bf1c4 818
c686122c 819 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 820 bestppm = ppm;
6b4bf1c4 821 *best_clock = clock;
49e497ef 822 found = true;
a0c4da24
JB
823 }
824 }
825 }
826 }
827 }
a0c4da24 828
49e497ef 829 return found;
a0c4da24 830}
a4fc5ed6 831
ef9348c8 832static bool
a919ff14 833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ef9348c8
CML
834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
a919ff14 837 struct drm_device *dev = crtc->base.dev;
ef9348c8
CML
838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
20ddf665
VS
884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
241bfc38 891 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
892 * as Haswell has gained clock readout/fastboot support.
893 *
66e514c1 894 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
895 * properly reconstruct framebuffers.
896 */
f4510a27 897 return intel_crtc->active && crtc->primary->fb &&
241bfc38 898 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
899}
900
a5c961d1
PZ
901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
3b117c8f 907 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
908}
909
fbf49ea2
VS
910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
ab7ad7f6
KP
929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 931 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
ab7ad7f6
KP
937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
58e10eb9 943 *
9d0498a2 944 */
575f7ab7 945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 946{
575f7ab7 947 struct drm_device *dev = crtc->base.dev;
9d0498a2 948 struct drm_i915_private *dev_priv = dev->dev_private;
575f7ab7
VS
949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
951
952 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 953 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
954
955 /* Wait for the Pipe State to go off */
58e10eb9
CW
956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
284637d9 958 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 959 } else {
ab7ad7f6 960 /* Wait for the display line to settle */
fbf49ea2 961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 962 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 963 }
79e53945
JB
964}
965
b0ea7d37
DL
966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
c36346e3 978 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 979 switch (port->port) {
c36346e3
DL
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
eba905b2 993 switch (port->port) {
c36346e3
DL
994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
b0ea7d37
DL
1006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
b24e7179
JB
1011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
55607e8a
DV
1017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
b24e7179
JB
1019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
b24e7179 1031
23538ef1
JN
1032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
55607e8a 1050struct intel_shared_dpll *
e2b78267
DV
1051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1052{
1053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
a43f6e0f 1055 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1056 return NULL;
1057
a43f6e0f 1058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1059}
1060
040484af 1061/* For ILK+ */
55607e8a
DV
1062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
040484af 1065{
040484af 1066 bool cur_state;
5358901f 1067 struct intel_dpll_hw_state hw_state;
040484af 1068
92b27b08 1069 if (WARN (!pll,
46edb027 1070 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1071 return;
ee7b9f93 1072
5358901f 1073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1074 WARN(cur_state != state,
5358901f
DV
1075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
040484af 1077}
040484af
JB
1078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
ad80a810
PZ
1085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
040484af 1087
affa9354
PZ
1088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
ad80a810 1090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1091 val = I915_READ(reg);
ad80a810 1092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
040484af
JB
1098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
d63fa0dc
PZ
1112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
3d13ef2e 1129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1130 return;
1131
bf507ef7 1132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1133 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1134 return;
1135
040484af
JB
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
55607e8a
DV
1141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
040484af
JB
1143{
1144 int reg;
1145 u32 val;
55607e8a 1146 bool cur_state;
040484af
JB
1147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
55607e8a
DV
1150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
040484af
JB
1154}
1155
b680c37a
DV
1156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
ea0760cf 1158{
bedd4dba
JN
1159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
ea0760cf
JB
1161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
0de3b485 1163 bool locked = true;
ea0760cf 1164
bedd4dba
JN
1165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
ea0760cf 1171 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
ea0760cf
JB
1182 } else {
1183 pp_reg = PP_CONTROL;
bedd4dba
JN
1184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
ea0760cf
JB
1186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1191 locked = false;
1192
ea0760cf
JB
1193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1195 pipe_name(pipe));
ea0760cf
JB
1196}
1197
93ce0ba6
JN
1198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
d9d82081 1204 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1206 else
5efb3e28 1207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
b840d907
JB
1216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
b24e7179
JB
1218{
1219 int reg;
1220 u32 val;
63d7bbe9 1221 bool cur_state;
702e7a56
PZ
1222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
b24e7179 1224
b6b5d049
VS
1225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1228 state = true;
1229
f458ebbc 1230 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
63d7bbe9
JB
1239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1241 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1242}
1243
931872fc
CW
1244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
b24e7179
JB
1246{
1247 int reg;
1248 u32 val;
931872fc 1249 bool cur_state;
b24e7179
JB
1250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
931872fc
CW
1253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1257}
1258
931872fc
CW
1259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
b24e7179
JB
1262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
653e1026 1265 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
653e1026
VS
1270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
83f26f16 1274 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
19ec1358 1277 return;
28c05794 1278 }
19ec1358 1279
b24e7179 1280 /* Need to check both planes against the pipe */
055e393f 1281 for_each_pipe(dev_priv, i) {
b24e7179
JB
1282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
b24e7179
JB
1289 }
1290}
1291
19332d7a
JB
1292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
20674eef 1295 struct drm_device *dev = dev_priv->dev;
1fe47785 1296 int reg, sprite;
19332d7a
JB
1297 u32 val;
1298
7feb8b88
DL
1299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
20674eef 1309 val = I915_READ(reg);
83f26f16 1310 WARN(val & SP_ENABLE,
20674eef 1311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1312 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
19332d7a 1316 val = I915_READ(reg);
83f26f16 1317 WARN(val & SPRITE_ENABLE,
06da8da2 1318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
19332d7a 1322 val = I915_READ(reg);
83f26f16 1323 WARN(val & DVS_ENABLE,
06da8da2 1324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1325 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1326 }
1327}
1328
08c71e5e
VS
1329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
89eff4be 1335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1336{
1337 u32 val;
1338 bool enabled;
1339
89eff4be 1340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1341
92f2584a
JB
1342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
ab9412ba
DV
1348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
92f2584a
JB
1350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
ab9412ba 1355 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
92f2584a
JB
1361}
1362
4e634389
KP
1363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
44f37d1f
CML
1374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
f0575e92
KP
1377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
1519b995
KP
1384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
dc0fa718 1387 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1392 return false;
44f37d1f
CML
1393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
1519b995 1396 } else {
dc0fa718 1397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
291906f1 1434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1435 enum pipe pipe, int reg, u32 port_sel)
291906f1 1436{
47a05eca 1437 u32 val = I915_READ(reg);
4e634389 1438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1440 reg, pipe_name(pipe));
de9a35ab 1441
75c5da27
DV
1442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
de9a35ab 1444 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
47a05eca 1450 u32 val = I915_READ(reg);
b70ad586 1451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1453 reg, pipe_name(pipe));
de9a35ab 1454
dc0fa718 1455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1456 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1457 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
291906f1 1465
f0575e92
KP
1466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
b70ad586 1472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1473 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1474 pipe_name(pipe));
291906f1
JB
1475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
b70ad586 1478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1480 pipe_name(pipe));
291906f1 1481
e2debe91
PZ
1482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1485}
1486
40e9cf64
JB
1487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
a09caddd
CML
1494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
5382f5f3
JB
1505}
1506
d288f65f
VS
1507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
87442f73 1509{
426115cf
DV
1510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
d288f65f 1513 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1514
426115cf 1515 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1516
1517 /* No really, not for ILK+ */
1518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1521 if (IS_MOBILE(dev_priv->dev))
426115cf 1522 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1523
426115cf
DV
1524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
d288f65f 1531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1532 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1533
1534 /* We do this three times for luck */
426115cf 1535 I915_WRITE(reg, dpll);
87442f73
DV
1536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
426115cf 1538 I915_WRITE(reg, dpll);
87442f73
DV
1539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
426115cf 1541 I915_WRITE(reg, dpll);
87442f73
DV
1542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
d288f65f
VS
1546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
9d556c99
CML
1548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
d288f65f 1572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1573
1574 /* Check PLL is locked */
a11b0703 1575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
a11b0703 1578 /* not sure when this should be written */
d288f65f 1579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703
VS
1580 POSTING_READ(DPLL_MD(pipe));
1581
9d556c99
CML
1582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
1c4e0274
VS
1585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
409ee761 1592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1593
1594 return count;
1595}
1596
66e3d5c0 1597static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1598{
66e3d5c0
DV
1599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1603
66e3d5c0 1604 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1605
63d7bbe9 1606 /* No really, not for ILK+ */
3d13ef2e 1607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1608
1609 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1612
1c4e0274
VS
1613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
66e3d5c0
DV
1625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
63d7bbe9
JB
1641
1642 /* We do this three times for luck */
66e3d5c0 1643 I915_WRITE(reg, dpll);
63d7bbe9
JB
1644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
66e3d5c0 1646 I915_WRITE(reg, dpll);
63d7bbe9
JB
1647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
66e3d5c0 1649 I915_WRITE(reg, dpll);
63d7bbe9
JB
1650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
50b44a44 1655 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
1c4e0274 1663static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1664{
1c4e0274
VS
1665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
409ee761 1671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
b6b5d049
VS
1679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
50b44a44
DV
1687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1689}
1690
f6071166
JB
1691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
e5cbfbfb
ID
1698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
f6071166 1702 if (pipe == PIPE_B)
e5cbfbfb 1703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
d752048d 1711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1712 u32 val;
1713
a11b0703
VS
1714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1716
a11b0703 1717 /* Set PLL en = 0 */
d17ec4ce 1718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
d752048d
VS
1723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
61407f6d
VS
1731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
d752048d 1742 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1743}
1744
e4607fcf
CML
1745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
89b667f8
JB
1747{
1748 u32 port_mask;
00fc31b7 1749 int dpll_reg;
89b667f8 1750
e4607fcf
CML
1751 switch (dport->port) {
1752 case PORT_B:
89b667f8 1753 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1754 dpll_reg = DPLL(0);
e4607fcf
CML
1755 break;
1756 case PORT_C:
89b667f8 1757 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1763 break;
1764 default:
1765 BUG();
1766 }
89b667f8 1767
00fc31b7 1768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1770 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1771}
1772
b14b1055
DV
1773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
be19f0ff
CW
1779 if (WARN_ON(pll == NULL))
1780 return;
1781
3e369b76 1782 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
92f2584a 1792/**
85b3894f 1793 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
85b3894f 1800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1801{
3d13ef2e
DL
1802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1805
87a875bb 1806 if (WARN_ON(pll == NULL))
48da64a8
CW
1807 return;
1808
3e369b76 1809 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1810 return;
ee7b9f93 1811
74dd6928 1812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1813 pll->name, pll->active, pll->on,
e2b78267 1814 crtc->base.base.id);
92f2584a 1815
cdbd2316
DV
1816 if (pll->active++) {
1817 WARN_ON(!pll->on);
e9d6944e 1818 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1819 return;
1820 }
f4a091c7 1821 WARN_ON(pll->on);
ee7b9f93 1822
bd2bb1b9
PZ
1823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
46edb027 1825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1826 pll->enable(dev_priv, pll);
ee7b9f93 1827 pll->on = true;
92f2584a
JB
1828}
1829
f6daaec2 1830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1831{
3d13ef2e
DL
1832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1835
92f2584a 1836 /* PCH only available on ILK+ */
3d13ef2e 1837 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1838 if (WARN_ON(pll == NULL))
ee7b9f93 1839 return;
92f2584a 1840
3e369b76 1841 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1842 return;
7a419866 1843
46edb027
DV
1844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
e2b78267 1846 crtc->base.base.id);
7a419866 1847
48da64a8 1848 if (WARN_ON(pll->active == 0)) {
e9d6944e 1849 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1850 return;
1851 }
1852
e9d6944e 1853 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1854 WARN_ON(!pll->on);
cdbd2316 1855 if (--pll->active)
7a419866 1856 return;
ee7b9f93 1857
46edb027 1858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1859 pll->disable(dev_priv, pll);
ee7b9f93 1860 pll->on = false;
bd2bb1b9
PZ
1861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1863}
1864
b8a4f404
PZ
1865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
040484af 1867{
23670b32 1868 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1871 uint32_t reg, val, pipeconf_val;
040484af
JB
1872
1873 /* PCH only available on ILK+ */
55522f37 1874 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1875
1876 /* Make sure PCH DPLL is enabled */
e72f9fbf 1877 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1878 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
23670b32
DV
1884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
59c859d6 1891 }
23670b32 1892
ab9412ba 1893 reg = PCH_TRANSCONF(pipe);
040484af 1894 val = I915_READ(reg);
5f7f726d 1895 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
dfd07d72
DV
1902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1904 }
5f7f726d
PZ
1905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1908 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
5f7f726d
PZ
1913 else
1914 val |= TRANS_PROGRESSIVE;
1915
040484af
JB
1916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1919}
1920
8fb033d7 1921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1922 enum transcoder cpu_transcoder)
040484af 1923{
8fb033d7 1924 u32 val, pipeconf_val;
8fb033d7
PZ
1925
1926 /* PCH only available on ILK+ */
55522f37 1927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 1928
8fb033d7 1929 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1932
223a6fdf
PZ
1933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
25f3ef11 1938 val = TRANS_ENABLE;
937bb610 1939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1940
9a76b1c6
PZ
1941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
a35f2679 1943 val |= TRANS_INTERLACED;
8fb033d7
PZ
1944 else
1945 val |= TRANS_PROGRESSIVE;
1946
ab9412ba
DV
1947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1949 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1950}
1951
b8a4f404
PZ
1952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
040484af 1954{
23670b32
DV
1955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
040484af
JB
1957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
291906f1
JB
1962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
ab9412ba 1965 reg = PCH_TRANSCONF(pipe);
040484af
JB
1966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
040484af
JB
1980}
1981
ab4d966c 1982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1983{
8fb033d7
PZ
1984 u32 val;
1985
ab9412ba 1986 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1987 val &= ~TRANS_ENABLE;
ab9412ba 1988 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1989 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1991 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1996 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1997}
1998
b24e7179 1999/**
309cfea8 2000 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2001 * @crtc: crtc responsible for the pipe
b24e7179 2002 *
0372264a 2003 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2005 */
e1fdc473 2006static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2007{
0372264a
PZ
2008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
1a240d4d 2013 enum pipe pch_transcoder;
b24e7179
JB
2014 int reg;
2015 u32 val;
2016
58c6eaa2 2017 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2018 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2019 assert_sprites_disabled(dev_priv, pipe);
2020
681e5811 2021 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
b24e7179
JB
2026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
409ee761 2032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
040484af 2036 else {
30421c4f 2037 if (crtc->config.has_pch_encoder) {
040484af 2038 /* if driving the PCH, we need FDI enabled */
cc391bbb 2039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
040484af
JB
2042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
b24e7179 2045
702e7a56 2046 reg = PIPECONF(cpu_transcoder);
b24e7179 2047 val = I915_READ(reg);
7ad25d48 2048 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2051 return;
7ad25d48 2052 }
00d70b15
CW
2053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2055 POSTING_READ(reg);
b24e7179
JB
2056}
2057
2058/**
309cfea8 2059 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2060 * @crtc: crtc whose pipes is to be disabled
b24e7179 2061 *
575f7ab7
VS
2062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
b24e7179
JB
2065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
575f7ab7 2068static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2069{
575f7ab7
VS
2070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
b24e7179
JB
2073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2081 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2082 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2083
702e7a56 2084 reg = PIPECONF(cpu_transcoder);
b24e7179 2085 val = I915_READ(reg);
00d70b15
CW
2086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
67adc644
VS
2089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2104}
2105
d74362c9
KP
2106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
1dba99f4
VS
2110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
d74362c9 2112{
3d13ef2e
DL
2113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
d74362c9
KP
2118}
2119
b24e7179 2120/**
262ca2b0 2121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
b24e7179 2124 *
fdd508a6 2125 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2126 */
fdd508a6
VS
2127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
b24e7179 2129{
fdd508a6
VS
2130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2136
98ec7739
VS
2137 if (intel_crtc->primary_enabled)
2138 return;
0037f71c 2139
4c445e0e 2140 intel_crtc->primary_enabled = true;
939c2fe8 2141
fdd508a6
VS
2142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
33c3b0d1
VS
2144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2152}
2153
b24e7179 2154/**
262ca2b0 2155 * intel_disable_primary_hw_plane - disable the primary hardware plane
fdd508a6
VS
2156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
b24e7179 2158 *
fdd508a6 2159 * Disable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2160 */
fdd508a6
VS
2161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
b24e7179 2163{
fdd508a6
VS
2164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2169
98ec7739
VS
2170 if (!intel_crtc->primary_enabled)
2171 return;
0037f71c 2172
4c445e0e 2173 intel_crtc->primary_enabled = false;
939c2fe8 2174
fdd508a6
VS
2175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
b24e7179
JB
2177}
2178
693db184
CW
2179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
a57ce0b2
JB
2188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
127bd2ac 2196int
850c4cdc
TU
2197intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2198 struct drm_framebuffer *fb,
a4872ba6 2199 struct intel_engine_cs *pipelined)
6b95a207 2200{
850c4cdc 2201 struct drm_device *dev = fb->dev;
ce453d81 2202 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2203 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207
KH
2204 u32 alignment;
2205 int ret;
2206
ebcdd39e
MR
2207 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2208
05394f39 2209 switch (obj->tiling_mode) {
6b95a207 2210 case I915_TILING_NONE:
1fada4cc
DL
2211 if (INTEL_INFO(dev)->gen >= 9)
2212 alignment = 256 * 1024;
2213 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2214 alignment = 128 * 1024;
a6c45cf0 2215 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2216 alignment = 4 * 1024;
2217 else
2218 alignment = 64 * 1024;
6b95a207
KH
2219 break;
2220 case I915_TILING_X:
1fada4cc
DL
2221 if (INTEL_INFO(dev)->gen >= 9)
2222 alignment = 256 * 1024;
2223 else {
2224 /* pin() will align the object as required by fence */
2225 alignment = 0;
2226 }
6b95a207
KH
2227 break;
2228 case I915_TILING_Y:
80075d49 2229 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2230 return -EINVAL;
2231 default:
2232 BUG();
2233 }
2234
693db184
CW
2235 /* Note that the w/a also requires 64 PTE of padding following the
2236 * bo. We currently fill all unused PTE with the shadow page and so
2237 * we should always have valid PTE following the scanout preventing
2238 * the VT-d warning.
2239 */
2240 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2241 alignment = 256 * 1024;
2242
d6dd6843
PZ
2243 /*
2244 * Global gtt pte registers are special registers which actually forward
2245 * writes to a chunk of system memory. Which means that there is no risk
2246 * that the register values disappear as soon as we call
2247 * intel_runtime_pm_put(), so it is correct to wrap only the
2248 * pin/unpin/fence and not more.
2249 */
2250 intel_runtime_pm_get(dev_priv);
2251
ce453d81 2252 dev_priv->mm.interruptible = false;
2da3b9b9 2253 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2254 if (ret)
ce453d81 2255 goto err_interruptible;
6b95a207
KH
2256
2257 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2258 * fence, whereas 965+ only requires a fence if using
2259 * framebuffer compression. For simplicity, we always install
2260 * a fence as the cost is not that onerous.
2261 */
06d98131 2262 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2263 if (ret)
2264 goto err_unpin;
1690e1eb 2265
9a5a53b3 2266 i915_gem_object_pin_fence(obj);
6b95a207 2267
ce453d81 2268 dev_priv->mm.interruptible = true;
d6dd6843 2269 intel_runtime_pm_put(dev_priv);
6b95a207 2270 return 0;
48b956c5
CW
2271
2272err_unpin:
cc98b413 2273 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2274err_interruptible:
2275 dev_priv->mm.interruptible = true;
d6dd6843 2276 intel_runtime_pm_put(dev_priv);
48b956c5 2277 return ret;
6b95a207
KH
2278}
2279
1690e1eb
CW
2280void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2281{
ebcdd39e
MR
2282 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2283
1690e1eb 2284 i915_gem_object_unpin_fence(obj);
cc98b413 2285 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2286}
2287
c2c75131
DV
2288/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2289 * is assumed to be a power-of-two. */
bc752862
CW
2290unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2291 unsigned int tiling_mode,
2292 unsigned int cpp,
2293 unsigned int pitch)
c2c75131 2294{
bc752862
CW
2295 if (tiling_mode != I915_TILING_NONE) {
2296 unsigned int tile_rows, tiles;
c2c75131 2297
bc752862
CW
2298 tile_rows = *y / 8;
2299 *y %= 8;
c2c75131 2300
bc752862
CW
2301 tiles = *x / (512/cpp);
2302 *x %= 512/cpp;
2303
2304 return tile_rows * pitch * 8 + tiles * 4096;
2305 } else {
2306 unsigned int offset;
2307
2308 offset = *y * pitch + *x * cpp;
2309 *y = 0;
2310 *x = (offset & 4095) / cpp;
2311 return offset & -4096;
2312 }
c2c75131
DV
2313}
2314
46f297fb
JB
2315int intel_format_to_fourcc(int format)
2316{
2317 switch (format) {
2318 case DISPPLANE_8BPP:
2319 return DRM_FORMAT_C8;
2320 case DISPPLANE_BGRX555:
2321 return DRM_FORMAT_XRGB1555;
2322 case DISPPLANE_BGRX565:
2323 return DRM_FORMAT_RGB565;
2324 default:
2325 case DISPPLANE_BGRX888:
2326 return DRM_FORMAT_XRGB8888;
2327 case DISPPLANE_RGBX888:
2328 return DRM_FORMAT_XBGR8888;
2329 case DISPPLANE_BGRX101010:
2330 return DRM_FORMAT_XRGB2101010;
2331 case DISPPLANE_RGBX101010:
2332 return DRM_FORMAT_XBGR2101010;
2333 }
2334}
2335
484b41dd 2336static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2337 struct intel_plane_config *plane_config)
2338{
2339 struct drm_device *dev = crtc->base.dev;
2340 struct drm_i915_gem_object *obj = NULL;
2341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2342 u32 base = plane_config->base;
2343
ff2652ea
CW
2344 if (plane_config->size == 0)
2345 return false;
2346
46f297fb
JB
2347 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2348 plane_config->size);
2349 if (!obj)
484b41dd 2350 return false;
46f297fb
JB
2351
2352 if (plane_config->tiled) {
2353 obj->tiling_mode = I915_TILING_X;
66e514c1 2354 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2355 }
2356
66e514c1
DA
2357 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2358 mode_cmd.width = crtc->base.primary->fb->width;
2359 mode_cmd.height = crtc->base.primary->fb->height;
2360 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2361
2362 mutex_lock(&dev->struct_mutex);
2363
66e514c1 2364 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2365 &mode_cmd, obj)) {
46f297fb
JB
2366 DRM_DEBUG_KMS("intel fb init failed\n");
2367 goto out_unref_obj;
2368 }
2369
a071fa00 2370 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2371 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2372
2373 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2374 return true;
46f297fb
JB
2375
2376out_unref_obj:
2377 drm_gem_object_unreference(&obj->base);
2378 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2379 return false;
2380}
2381
2382static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2383 struct intel_plane_config *plane_config)
2384{
2385 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2386 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2387 struct drm_crtc *c;
2388 struct intel_crtc *i;
2ff8fde1 2389 struct drm_i915_gem_object *obj;
484b41dd 2390
66e514c1 2391 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2392 return;
2393
2394 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2395 return;
2396
66e514c1
DA
2397 kfree(intel_crtc->base.primary->fb);
2398 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2399
2400 /*
2401 * Failed to alloc the obj, check to see if we should share
2402 * an fb with another CRTC instead
2403 */
70e1e0ec 2404 for_each_crtc(dev, c) {
484b41dd
JB
2405 i = to_intel_crtc(c);
2406
2407 if (c == &intel_crtc->base)
2408 continue;
2409
2ff8fde1
MR
2410 if (!i->active)
2411 continue;
2412
2413 obj = intel_fb_obj(c->primary->fb);
2414 if (obj == NULL)
484b41dd
JB
2415 continue;
2416
2ff8fde1 2417 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
d9ceb816
JB
2418 if (obj->tiling_mode != I915_TILING_NONE)
2419 dev_priv->preserve_bios_swizzle = true;
2420
66e514c1
DA
2421 drm_framebuffer_reference(c->primary->fb);
2422 intel_crtc->base.primary->fb = c->primary->fb;
2ff8fde1 2423 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2424 break;
2425 }
2426 }
46f297fb
JB
2427}
2428
29b9bde6
DV
2429static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2430 struct drm_framebuffer *fb,
2431 int x, int y)
81255565
JB
2432{
2433 struct drm_device *dev = crtc->dev;
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2436 struct drm_i915_gem_object *obj;
81255565 2437 int plane = intel_crtc->plane;
e506a0c6 2438 unsigned long linear_offset;
81255565 2439 u32 dspcntr;
f45651ba 2440 u32 reg = DSPCNTR(plane);
48404c1e 2441 int pixel_size;
f45651ba 2442
fdd508a6
VS
2443 if (!intel_crtc->primary_enabled) {
2444 I915_WRITE(reg, 0);
2445 if (INTEL_INFO(dev)->gen >= 4)
2446 I915_WRITE(DSPSURF(plane), 0);
2447 else
2448 I915_WRITE(DSPADDR(plane), 0);
2449 POSTING_READ(reg);
2450 return;
2451 }
2452
c9ba6fad
VS
2453 obj = intel_fb_obj(fb);
2454 if (WARN_ON(obj == NULL))
2455 return;
2456
2457 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2458
f45651ba
VS
2459 dspcntr = DISPPLANE_GAMMA_ENABLE;
2460
fdd508a6 2461 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2462
2463 if (INTEL_INFO(dev)->gen < 4) {
2464 if (intel_crtc->pipe == PIPE_B)
2465 dspcntr |= DISPPLANE_SEL_PIPE_B;
2466
2467 /* pipesrc and dspsize control the size that is scaled from,
2468 * which should always be the user's requested size.
2469 */
2470 I915_WRITE(DSPSIZE(plane),
2471 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2472 (intel_crtc->config.pipe_src_w - 1));
2473 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2474 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2475 I915_WRITE(PRIMSIZE(plane),
2476 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2477 (intel_crtc->config.pipe_src_w - 1));
2478 I915_WRITE(PRIMPOS(plane), 0);
2479 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2480 }
81255565 2481
57779d06
VS
2482 switch (fb->pixel_format) {
2483 case DRM_FORMAT_C8:
81255565
JB
2484 dspcntr |= DISPPLANE_8BPP;
2485 break;
57779d06
VS
2486 case DRM_FORMAT_XRGB1555:
2487 case DRM_FORMAT_ARGB1555:
2488 dspcntr |= DISPPLANE_BGRX555;
81255565 2489 break;
57779d06
VS
2490 case DRM_FORMAT_RGB565:
2491 dspcntr |= DISPPLANE_BGRX565;
2492 break;
2493 case DRM_FORMAT_XRGB8888:
2494 case DRM_FORMAT_ARGB8888:
2495 dspcntr |= DISPPLANE_BGRX888;
2496 break;
2497 case DRM_FORMAT_XBGR8888:
2498 case DRM_FORMAT_ABGR8888:
2499 dspcntr |= DISPPLANE_RGBX888;
2500 break;
2501 case DRM_FORMAT_XRGB2101010:
2502 case DRM_FORMAT_ARGB2101010:
2503 dspcntr |= DISPPLANE_BGRX101010;
2504 break;
2505 case DRM_FORMAT_XBGR2101010:
2506 case DRM_FORMAT_ABGR2101010:
2507 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2508 break;
2509 default:
baba133a 2510 BUG();
81255565 2511 }
57779d06 2512
f45651ba
VS
2513 if (INTEL_INFO(dev)->gen >= 4 &&
2514 obj->tiling_mode != I915_TILING_NONE)
2515 dspcntr |= DISPPLANE_TILED;
81255565 2516
de1aa629
VS
2517 if (IS_G4X(dev))
2518 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2519
b9897127 2520 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2521
c2c75131
DV
2522 if (INTEL_INFO(dev)->gen >= 4) {
2523 intel_crtc->dspaddr_offset =
bc752862 2524 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2525 pixel_size,
bc752862 2526 fb->pitches[0]);
c2c75131
DV
2527 linear_offset -= intel_crtc->dspaddr_offset;
2528 } else {
e506a0c6 2529 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2530 }
e506a0c6 2531
48404c1e
SJ
2532 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2533 dspcntr |= DISPPLANE_ROTATE_180;
2534
2535 x += (intel_crtc->config.pipe_src_w - 1);
2536 y += (intel_crtc->config.pipe_src_h - 1);
2537
2538 /* Finding the last pixel of the last line of the display
2539 data and adding to linear_offset*/
2540 linear_offset +=
2541 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2542 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2543 }
2544
2545 I915_WRITE(reg, dspcntr);
2546
f343c5f6
BW
2547 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2548 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2549 fb->pitches[0]);
01f2c773 2550 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2551 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2552 I915_WRITE(DSPSURF(plane),
2553 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2554 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2555 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2556 } else
f343c5f6 2557 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2558 POSTING_READ(reg);
17638cd6
JB
2559}
2560
29b9bde6
DV
2561static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2562 struct drm_framebuffer *fb,
2563 int x, int y)
17638cd6
JB
2564{
2565 struct drm_device *dev = crtc->dev;
2566 struct drm_i915_private *dev_priv = dev->dev_private;
2567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2568 struct drm_i915_gem_object *obj;
17638cd6 2569 int plane = intel_crtc->plane;
e506a0c6 2570 unsigned long linear_offset;
17638cd6 2571 u32 dspcntr;
f45651ba 2572 u32 reg = DSPCNTR(plane);
48404c1e 2573 int pixel_size;
f45651ba 2574
fdd508a6
VS
2575 if (!intel_crtc->primary_enabled) {
2576 I915_WRITE(reg, 0);
2577 I915_WRITE(DSPSURF(plane), 0);
2578 POSTING_READ(reg);
2579 return;
2580 }
2581
c9ba6fad
VS
2582 obj = intel_fb_obj(fb);
2583 if (WARN_ON(obj == NULL))
2584 return;
2585
2586 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2587
f45651ba
VS
2588 dspcntr = DISPPLANE_GAMMA_ENABLE;
2589
fdd508a6 2590 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2591
2592 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2593 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2594
57779d06
VS
2595 switch (fb->pixel_format) {
2596 case DRM_FORMAT_C8:
17638cd6
JB
2597 dspcntr |= DISPPLANE_8BPP;
2598 break;
57779d06
VS
2599 case DRM_FORMAT_RGB565:
2600 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2601 break;
57779d06
VS
2602 case DRM_FORMAT_XRGB8888:
2603 case DRM_FORMAT_ARGB8888:
2604 dspcntr |= DISPPLANE_BGRX888;
2605 break;
2606 case DRM_FORMAT_XBGR8888:
2607 case DRM_FORMAT_ABGR8888:
2608 dspcntr |= DISPPLANE_RGBX888;
2609 break;
2610 case DRM_FORMAT_XRGB2101010:
2611 case DRM_FORMAT_ARGB2101010:
2612 dspcntr |= DISPPLANE_BGRX101010;
2613 break;
2614 case DRM_FORMAT_XBGR2101010:
2615 case DRM_FORMAT_ABGR2101010:
2616 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2617 break;
2618 default:
baba133a 2619 BUG();
17638cd6
JB
2620 }
2621
2622 if (obj->tiling_mode != I915_TILING_NONE)
2623 dspcntr |= DISPPLANE_TILED;
17638cd6 2624
f45651ba 2625 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2626 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2627
b9897127 2628 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2629 intel_crtc->dspaddr_offset =
bc752862 2630 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2631 pixel_size,
bc752862 2632 fb->pitches[0]);
c2c75131 2633 linear_offset -= intel_crtc->dspaddr_offset;
48404c1e
SJ
2634 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2635 dspcntr |= DISPPLANE_ROTATE_180;
2636
2637 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2638 x += (intel_crtc->config.pipe_src_w - 1);
2639 y += (intel_crtc->config.pipe_src_h - 1);
2640
2641 /* Finding the last pixel of the last line of the display
2642 data and adding to linear_offset*/
2643 linear_offset +=
2644 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2645 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2646 }
2647 }
2648
2649 I915_WRITE(reg, dspcntr);
17638cd6 2650
f343c5f6
BW
2651 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2652 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2653 fb->pitches[0]);
01f2c773 2654 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2655 I915_WRITE(DSPSURF(plane),
2656 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2657 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2658 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2659 } else {
2660 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2661 I915_WRITE(DSPLINOFF(plane), linear_offset);
2662 }
17638cd6 2663 POSTING_READ(reg);
17638cd6
JB
2664}
2665
70d21f0e
DL
2666static void skylake_update_primary_plane(struct drm_crtc *crtc,
2667 struct drm_framebuffer *fb,
2668 int x, int y)
2669{
2670 struct drm_device *dev = crtc->dev;
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2673 struct intel_framebuffer *intel_fb;
2674 struct drm_i915_gem_object *obj;
2675 int pipe = intel_crtc->pipe;
2676 u32 plane_ctl, stride;
2677
2678 if (!intel_crtc->primary_enabled) {
2679 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2680 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2681 POSTING_READ(PLANE_CTL(pipe, 0));
2682 return;
2683 }
2684
2685 plane_ctl = PLANE_CTL_ENABLE |
2686 PLANE_CTL_PIPE_GAMMA_ENABLE |
2687 PLANE_CTL_PIPE_CSC_ENABLE;
2688
2689 switch (fb->pixel_format) {
2690 case DRM_FORMAT_RGB565:
2691 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2692 break;
2693 case DRM_FORMAT_XRGB8888:
2694 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2695 break;
2696 case DRM_FORMAT_XBGR8888:
2697 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2698 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2699 break;
2700 case DRM_FORMAT_XRGB2101010:
2701 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2702 break;
2703 case DRM_FORMAT_XBGR2101010:
2704 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2705 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2706 break;
2707 default:
2708 BUG();
2709 }
2710
2711 intel_fb = to_intel_framebuffer(fb);
2712 obj = intel_fb->obj;
2713
2714 /*
2715 * The stride is either expressed as a multiple of 64 bytes chunks for
2716 * linear buffers or in number of tiles for tiled buffers.
2717 */
2718 switch (obj->tiling_mode) {
2719 case I915_TILING_NONE:
2720 stride = fb->pitches[0] >> 6;
2721 break;
2722 case I915_TILING_X:
2723 plane_ctl |= PLANE_CTL_TILED_X;
2724 stride = fb->pitches[0] >> 9;
2725 break;
2726 default:
2727 BUG();
2728 }
2729
2730 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
1447dde0
SJ
2731 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2732 plane_ctl |= PLANE_CTL_ROTATE_180;
70d21f0e
DL
2733
2734 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2735
2736 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2737 i915_gem_obj_ggtt_offset(obj),
2738 x, y, fb->width, fb->height,
2739 fb->pitches[0]);
2740
2741 I915_WRITE(PLANE_POS(pipe, 0), 0);
2742 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2743 I915_WRITE(PLANE_SIZE(pipe, 0),
2744 (intel_crtc->config.pipe_src_h - 1) << 16 |
2745 (intel_crtc->config.pipe_src_w - 1));
2746 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2747 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2748
2749 POSTING_READ(PLANE_SURF(pipe, 0));
2750}
2751
17638cd6
JB
2752/* Assume fb object is pinned & idle & fenced and just update base pointers */
2753static int
2754intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2755 int x, int y, enum mode_set_atomic state)
2756{
2757 struct drm_device *dev = crtc->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2759
6b8e6ed0
CW
2760 if (dev_priv->display.disable_fbc)
2761 dev_priv->display.disable_fbc(dev);
81255565 2762
29b9bde6
DV
2763 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2764
2765 return 0;
81255565
JB
2766}
2767
96a02917
VS
2768void intel_display_handle_reset(struct drm_device *dev)
2769{
2770 struct drm_i915_private *dev_priv = dev->dev_private;
2771 struct drm_crtc *crtc;
2772
2773 /*
2774 * Flips in the rings have been nuked by the reset,
2775 * so complete all pending flips so that user space
2776 * will get its events and not get stuck.
2777 *
2778 * Also update the base address of all primary
2779 * planes to the the last fb to make sure we're
2780 * showing the correct fb after a reset.
2781 *
2782 * Need to make two loops over the crtcs so that we
2783 * don't try to grab a crtc mutex before the
2784 * pending_flip_queue really got woken up.
2785 */
2786
70e1e0ec 2787 for_each_crtc(dev, crtc) {
96a02917
VS
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 enum plane plane = intel_crtc->plane;
2790
2791 intel_prepare_page_flip(dev, plane);
2792 intel_finish_page_flip_plane(dev, plane);
2793 }
2794
70e1e0ec 2795 for_each_crtc(dev, crtc) {
96a02917
VS
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2797
51fd371b 2798 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2799 /*
2800 * FIXME: Once we have proper support for primary planes (and
2801 * disabling them without disabling the entire crtc) allow again
66e514c1 2802 * a NULL crtc->primary->fb.
947fdaad 2803 */
f4510a27 2804 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2805 dev_priv->display.update_primary_plane(crtc,
66e514c1 2806 crtc->primary->fb,
262ca2b0
MR
2807 crtc->x,
2808 crtc->y);
51fd371b 2809 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2810 }
2811}
2812
14667a4b
CW
2813static int
2814intel_finish_fb(struct drm_framebuffer *old_fb)
2815{
2ff8fde1 2816 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
2817 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2818 bool was_interruptible = dev_priv->mm.interruptible;
2819 int ret;
2820
14667a4b
CW
2821 /* Big Hammer, we also need to ensure that any pending
2822 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2823 * current scanout is retired before unpinning the old
2824 * framebuffer.
2825 *
2826 * This should only fail upon a hung GPU, in which case we
2827 * can safely continue.
2828 */
2829 dev_priv->mm.interruptible = false;
2830 ret = i915_gem_object_finish_gpu(obj);
2831 dev_priv->mm.interruptible = was_interruptible;
2832
2833 return ret;
2834}
2835
7d5e3799
CW
2836static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2837{
2838 struct drm_device *dev = crtc->dev;
2839 struct drm_i915_private *dev_priv = dev->dev_private;
2840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
2841 bool pending;
2842
2843 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2844 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2845 return false;
2846
5e2d7afc 2847 spin_lock_irq(&dev->event_lock);
7d5e3799 2848 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 2849 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
2850
2851 return pending;
2852}
2853
e30e8f75
GP
2854static void intel_update_pipe_size(struct intel_crtc *crtc)
2855{
2856 struct drm_device *dev = crtc->base.dev;
2857 struct drm_i915_private *dev_priv = dev->dev_private;
2858 const struct drm_display_mode *adjusted_mode;
2859
2860 if (!i915.fastboot)
2861 return;
2862
2863 /*
2864 * Update pipe size and adjust fitter if needed: the reason for this is
2865 * that in compute_mode_changes we check the native mode (not the pfit
2866 * mode) to see if we can flip rather than do a full mode set. In the
2867 * fastboot case, we'll flip, but if we don't update the pipesrc and
2868 * pfit state, we'll end up with a big fb scanned out into the wrong
2869 * sized surface.
2870 *
2871 * To fix this properly, we need to hoist the checks up into
2872 * compute_mode_changes (or above), check the actual pfit state and
2873 * whether the platform allows pfit disable with pipe active, and only
2874 * then update the pipesrc and pfit state, even on the flip path.
2875 */
2876
2877 adjusted_mode = &crtc->config.adjusted_mode;
2878
2879 I915_WRITE(PIPESRC(crtc->pipe),
2880 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2881 (adjusted_mode->crtc_vdisplay - 1));
2882 if (!crtc->config.pch_pfit.enabled &&
409ee761
ACO
2883 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2884 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
2885 I915_WRITE(PF_CTL(crtc->pipe), 0);
2886 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2887 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2888 }
2889 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2890 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2891}
2892
5c3b82e2 2893static int
3c4fdcfb 2894intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2895 struct drm_framebuffer *fb)
79e53945
JB
2896{
2897 struct drm_device *dev = crtc->dev;
6b8e6ed0 2898 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 2900 enum pipe pipe = intel_crtc->pipe;
2ff8fde1 2901 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 2902 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
5c3b82e2 2903 int ret;
79e53945 2904
7d5e3799
CW
2905 if (intel_crtc_has_pending_flip(crtc)) {
2906 DRM_ERROR("pipe is still busy with an old pageflip\n");
2907 return -EBUSY;
2908 }
2909
79e53945 2910 /* no fb bound */
94352cf9 2911 if (!fb) {
a5071c2f 2912 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2913 return 0;
2914 }
2915
7eb552ae 2916 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2917 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2918 plane_name(intel_crtc->plane),
2919 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2920 return -EINVAL;
79e53945
JB
2921 }
2922
5c3b82e2 2923 mutex_lock(&dev->struct_mutex);
850c4cdc 2924 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
a071fa00 2925 if (ret == 0)
850c4cdc 2926 i915_gem_track_fb(old_obj, intel_fb_obj(fb),
a071fa00 2927 INTEL_FRONTBUFFER_PRIMARY(pipe));
8ac36ec1 2928 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2929 if (ret != 0) {
a5071c2f 2930 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2931 return ret;
2932 }
79e53945 2933
e30e8f75 2934 intel_update_pipe_size(intel_crtc);
4d6a3e63 2935
29b9bde6 2936 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3c4fdcfb 2937
f99d7069
DV
2938 if (intel_crtc->active)
2939 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2940
f4510a27 2941 crtc->primary->fb = fb;
6c4c86f5
DV
2942 crtc->x = x;
2943 crtc->y = y;
94352cf9 2944
b7f1de28 2945 if (old_fb) {
d7697eea
DV
2946 if (intel_crtc->active && old_fb != fb)
2947 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2948 mutex_lock(&dev->struct_mutex);
2ff8fde1 2949 intel_unpin_fb_obj(old_obj);
8ac36ec1 2950 mutex_unlock(&dev->struct_mutex);
b7f1de28 2951 }
652c393a 2952
8ac36ec1 2953 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2954 intel_update_fbc(dev);
5c3b82e2 2955 mutex_unlock(&dev->struct_mutex);
79e53945 2956
5c3b82e2 2957 return 0;
79e53945
JB
2958}
2959
5e84e1a4
ZW
2960static void intel_fdi_normal_train(struct drm_crtc *crtc)
2961{
2962 struct drm_device *dev = crtc->dev;
2963 struct drm_i915_private *dev_priv = dev->dev_private;
2964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2965 int pipe = intel_crtc->pipe;
2966 u32 reg, temp;
2967
2968 /* enable normal train */
2969 reg = FDI_TX_CTL(pipe);
2970 temp = I915_READ(reg);
61e499bf 2971 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2972 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2973 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2974 } else {
2975 temp &= ~FDI_LINK_TRAIN_NONE;
2976 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2977 }
5e84e1a4
ZW
2978 I915_WRITE(reg, temp);
2979
2980 reg = FDI_RX_CTL(pipe);
2981 temp = I915_READ(reg);
2982 if (HAS_PCH_CPT(dev)) {
2983 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2984 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2985 } else {
2986 temp &= ~FDI_LINK_TRAIN_NONE;
2987 temp |= FDI_LINK_TRAIN_NONE;
2988 }
2989 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2990
2991 /* wait one idle pattern time */
2992 POSTING_READ(reg);
2993 udelay(1000);
357555c0
JB
2994
2995 /* IVB wants error correction enabled */
2996 if (IS_IVYBRIDGE(dev))
2997 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2998 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2999}
3000
1fbc0d78 3001static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 3002{
1fbc0d78
DV
3003 return crtc->base.enabled && crtc->active &&
3004 crtc->config.has_pch_encoder;
1e833f40
DV
3005}
3006
01a415fd
DV
3007static void ivb_modeset_global_resources(struct drm_device *dev)
3008{
3009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 struct intel_crtc *pipe_B_crtc =
3011 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3012 struct intel_crtc *pipe_C_crtc =
3013 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3014 uint32_t temp;
3015
1e833f40
DV
3016 /*
3017 * When everything is off disable fdi C so that we could enable fdi B
3018 * with all lanes. Note that we don't care about enabled pipes without
3019 * an enabled pch encoder.
3020 */
3021 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3022 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
3023 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3024 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3025
3026 temp = I915_READ(SOUTH_CHICKEN1);
3027 temp &= ~FDI_BC_BIFURCATION_SELECT;
3028 DRM_DEBUG_KMS("disabling fdi C rx\n");
3029 I915_WRITE(SOUTH_CHICKEN1, temp);
3030 }
3031}
3032
8db9d77b
ZW
3033/* The FDI link training functions for ILK/Ibexpeak. */
3034static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3035{
3036 struct drm_device *dev = crtc->dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3039 int pipe = intel_crtc->pipe;
5eddb70b 3040 u32 reg, temp, tries;
8db9d77b 3041
1c8562f6 3042 /* FDI needs bits from pipe first */
0fc932b8 3043 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3044
e1a44743
AJ
3045 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3046 for train result */
5eddb70b
CW
3047 reg = FDI_RX_IMR(pipe);
3048 temp = I915_READ(reg);
e1a44743
AJ
3049 temp &= ~FDI_RX_SYMBOL_LOCK;
3050 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3051 I915_WRITE(reg, temp);
3052 I915_READ(reg);
e1a44743
AJ
3053 udelay(150);
3054
8db9d77b 3055 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3056 reg = FDI_TX_CTL(pipe);
3057 temp = I915_READ(reg);
627eb5a3
DV
3058 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3059 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3060 temp &= ~FDI_LINK_TRAIN_NONE;
3061 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3062 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3063
5eddb70b
CW
3064 reg = FDI_RX_CTL(pipe);
3065 temp = I915_READ(reg);
8db9d77b
ZW
3066 temp &= ~FDI_LINK_TRAIN_NONE;
3067 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3068 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3069
3070 POSTING_READ(reg);
8db9d77b
ZW
3071 udelay(150);
3072
5b2adf89 3073 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3074 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3075 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3076 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3077
5eddb70b 3078 reg = FDI_RX_IIR(pipe);
e1a44743 3079 for (tries = 0; tries < 5; tries++) {
5eddb70b 3080 temp = I915_READ(reg);
8db9d77b
ZW
3081 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3082
3083 if ((temp & FDI_RX_BIT_LOCK)) {
3084 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3085 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3086 break;
3087 }
8db9d77b 3088 }
e1a44743 3089 if (tries == 5)
5eddb70b 3090 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3091
3092 /* Train 2 */
5eddb70b
CW
3093 reg = FDI_TX_CTL(pipe);
3094 temp = I915_READ(reg);
8db9d77b
ZW
3095 temp &= ~FDI_LINK_TRAIN_NONE;
3096 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3097 I915_WRITE(reg, temp);
8db9d77b 3098
5eddb70b
CW
3099 reg = FDI_RX_CTL(pipe);
3100 temp = I915_READ(reg);
8db9d77b
ZW
3101 temp &= ~FDI_LINK_TRAIN_NONE;
3102 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3103 I915_WRITE(reg, temp);
8db9d77b 3104
5eddb70b
CW
3105 POSTING_READ(reg);
3106 udelay(150);
8db9d77b 3107
5eddb70b 3108 reg = FDI_RX_IIR(pipe);
e1a44743 3109 for (tries = 0; tries < 5; tries++) {
5eddb70b 3110 temp = I915_READ(reg);
8db9d77b
ZW
3111 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3112
3113 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3114 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3115 DRM_DEBUG_KMS("FDI train 2 done.\n");
3116 break;
3117 }
8db9d77b 3118 }
e1a44743 3119 if (tries == 5)
5eddb70b 3120 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3121
3122 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3123
8db9d77b
ZW
3124}
3125
0206e353 3126static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3127 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3128 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3129 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3130 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3131};
3132
3133/* The FDI link training functions for SNB/Cougarpoint. */
3134static void gen6_fdi_link_train(struct drm_crtc *crtc)
3135{
3136 struct drm_device *dev = crtc->dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
3138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3139 int pipe = intel_crtc->pipe;
fa37d39e 3140 u32 reg, temp, i, retry;
8db9d77b 3141
e1a44743
AJ
3142 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3143 for train result */
5eddb70b
CW
3144 reg = FDI_RX_IMR(pipe);
3145 temp = I915_READ(reg);
e1a44743
AJ
3146 temp &= ~FDI_RX_SYMBOL_LOCK;
3147 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3148 I915_WRITE(reg, temp);
3149
3150 POSTING_READ(reg);
e1a44743
AJ
3151 udelay(150);
3152
8db9d77b 3153 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3154 reg = FDI_TX_CTL(pipe);
3155 temp = I915_READ(reg);
627eb5a3
DV
3156 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3157 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3158 temp &= ~FDI_LINK_TRAIN_NONE;
3159 temp |= FDI_LINK_TRAIN_PATTERN_1;
3160 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3161 /* SNB-B */
3162 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3163 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3164
d74cf324
DV
3165 I915_WRITE(FDI_RX_MISC(pipe),
3166 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3167
5eddb70b
CW
3168 reg = FDI_RX_CTL(pipe);
3169 temp = I915_READ(reg);
8db9d77b
ZW
3170 if (HAS_PCH_CPT(dev)) {
3171 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3172 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3173 } else {
3174 temp &= ~FDI_LINK_TRAIN_NONE;
3175 temp |= FDI_LINK_TRAIN_PATTERN_1;
3176 }
5eddb70b
CW
3177 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3178
3179 POSTING_READ(reg);
8db9d77b
ZW
3180 udelay(150);
3181
0206e353 3182 for (i = 0; i < 4; i++) {
5eddb70b
CW
3183 reg = FDI_TX_CTL(pipe);
3184 temp = I915_READ(reg);
8db9d77b
ZW
3185 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3186 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3187 I915_WRITE(reg, temp);
3188
3189 POSTING_READ(reg);
8db9d77b
ZW
3190 udelay(500);
3191
fa37d39e
SP
3192 for (retry = 0; retry < 5; retry++) {
3193 reg = FDI_RX_IIR(pipe);
3194 temp = I915_READ(reg);
3195 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3196 if (temp & FDI_RX_BIT_LOCK) {
3197 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3198 DRM_DEBUG_KMS("FDI train 1 done.\n");
3199 break;
3200 }
3201 udelay(50);
8db9d77b 3202 }
fa37d39e
SP
3203 if (retry < 5)
3204 break;
8db9d77b
ZW
3205 }
3206 if (i == 4)
5eddb70b 3207 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3208
3209 /* Train 2 */
5eddb70b
CW
3210 reg = FDI_TX_CTL(pipe);
3211 temp = I915_READ(reg);
8db9d77b
ZW
3212 temp &= ~FDI_LINK_TRAIN_NONE;
3213 temp |= FDI_LINK_TRAIN_PATTERN_2;
3214 if (IS_GEN6(dev)) {
3215 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3216 /* SNB-B */
3217 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3218 }
5eddb70b 3219 I915_WRITE(reg, temp);
8db9d77b 3220
5eddb70b
CW
3221 reg = FDI_RX_CTL(pipe);
3222 temp = I915_READ(reg);
8db9d77b
ZW
3223 if (HAS_PCH_CPT(dev)) {
3224 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3225 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3226 } else {
3227 temp &= ~FDI_LINK_TRAIN_NONE;
3228 temp |= FDI_LINK_TRAIN_PATTERN_2;
3229 }
5eddb70b
CW
3230 I915_WRITE(reg, temp);
3231
3232 POSTING_READ(reg);
8db9d77b
ZW
3233 udelay(150);
3234
0206e353 3235 for (i = 0; i < 4; i++) {
5eddb70b
CW
3236 reg = FDI_TX_CTL(pipe);
3237 temp = I915_READ(reg);
8db9d77b
ZW
3238 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3239 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3240 I915_WRITE(reg, temp);
3241
3242 POSTING_READ(reg);
8db9d77b
ZW
3243 udelay(500);
3244
fa37d39e
SP
3245 for (retry = 0; retry < 5; retry++) {
3246 reg = FDI_RX_IIR(pipe);
3247 temp = I915_READ(reg);
3248 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3249 if (temp & FDI_RX_SYMBOL_LOCK) {
3250 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3251 DRM_DEBUG_KMS("FDI train 2 done.\n");
3252 break;
3253 }
3254 udelay(50);
8db9d77b 3255 }
fa37d39e
SP
3256 if (retry < 5)
3257 break;
8db9d77b
ZW
3258 }
3259 if (i == 4)
5eddb70b 3260 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3261
3262 DRM_DEBUG_KMS("FDI train done.\n");
3263}
3264
357555c0
JB
3265/* Manual link training for Ivy Bridge A0 parts */
3266static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3267{
3268 struct drm_device *dev = crtc->dev;
3269 struct drm_i915_private *dev_priv = dev->dev_private;
3270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3271 int pipe = intel_crtc->pipe;
139ccd3f 3272 u32 reg, temp, i, j;
357555c0
JB
3273
3274 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3275 for train result */
3276 reg = FDI_RX_IMR(pipe);
3277 temp = I915_READ(reg);
3278 temp &= ~FDI_RX_SYMBOL_LOCK;
3279 temp &= ~FDI_RX_BIT_LOCK;
3280 I915_WRITE(reg, temp);
3281
3282 POSTING_READ(reg);
3283 udelay(150);
3284
01a415fd
DV
3285 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3286 I915_READ(FDI_RX_IIR(pipe)));
3287
139ccd3f
JB
3288 /* Try each vswing and preemphasis setting twice before moving on */
3289 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3290 /* disable first in case we need to retry */
3291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
3293 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3294 temp &= ~FDI_TX_ENABLE;
3295 I915_WRITE(reg, temp);
357555c0 3296
139ccd3f
JB
3297 reg = FDI_RX_CTL(pipe);
3298 temp = I915_READ(reg);
3299 temp &= ~FDI_LINK_TRAIN_AUTO;
3300 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3301 temp &= ~FDI_RX_ENABLE;
3302 I915_WRITE(reg, temp);
357555c0 3303
139ccd3f 3304 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3305 reg = FDI_TX_CTL(pipe);
3306 temp = I915_READ(reg);
139ccd3f
JB
3307 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3308 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3309 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3310 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3311 temp |= snb_b_fdi_train_param[j/2];
3312 temp |= FDI_COMPOSITE_SYNC;
3313 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3314
139ccd3f
JB
3315 I915_WRITE(FDI_RX_MISC(pipe),
3316 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3317
139ccd3f 3318 reg = FDI_RX_CTL(pipe);
357555c0 3319 temp = I915_READ(reg);
139ccd3f
JB
3320 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3321 temp |= FDI_COMPOSITE_SYNC;
3322 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3323
139ccd3f
JB
3324 POSTING_READ(reg);
3325 udelay(1); /* should be 0.5us */
357555c0 3326
139ccd3f
JB
3327 for (i = 0; i < 4; i++) {
3328 reg = FDI_RX_IIR(pipe);
3329 temp = I915_READ(reg);
3330 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3331
139ccd3f
JB
3332 if (temp & FDI_RX_BIT_LOCK ||
3333 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3334 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3335 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3336 i);
3337 break;
3338 }
3339 udelay(1); /* should be 0.5us */
3340 }
3341 if (i == 4) {
3342 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3343 continue;
3344 }
357555c0 3345
139ccd3f 3346 /* Train 2 */
357555c0
JB
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
139ccd3f
JB
3349 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3350 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3351 I915_WRITE(reg, temp);
3352
3353 reg = FDI_RX_CTL(pipe);
3354 temp = I915_READ(reg);
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3357 I915_WRITE(reg, temp);
3358
3359 POSTING_READ(reg);
139ccd3f 3360 udelay(2); /* should be 1.5us */
357555c0 3361
139ccd3f
JB
3362 for (i = 0; i < 4; i++) {
3363 reg = FDI_RX_IIR(pipe);
3364 temp = I915_READ(reg);
3365 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3366
139ccd3f
JB
3367 if (temp & FDI_RX_SYMBOL_LOCK ||
3368 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3369 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3370 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3371 i);
3372 goto train_done;
3373 }
3374 udelay(2); /* should be 1.5us */
357555c0 3375 }
139ccd3f
JB
3376 if (i == 4)
3377 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3378 }
357555c0 3379
139ccd3f 3380train_done:
357555c0
JB
3381 DRM_DEBUG_KMS("FDI train done.\n");
3382}
3383
88cefb6c 3384static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3385{
88cefb6c 3386 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3387 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3388 int pipe = intel_crtc->pipe;
5eddb70b 3389 u32 reg, temp;
79e53945 3390
c64e311e 3391
c98e9dcf 3392 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3393 reg = FDI_RX_CTL(pipe);
3394 temp = I915_READ(reg);
627eb5a3
DV
3395 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3396 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3397 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3398 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3399
3400 POSTING_READ(reg);
c98e9dcf
JB
3401 udelay(200);
3402
3403 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3404 temp = I915_READ(reg);
3405 I915_WRITE(reg, temp | FDI_PCDCLK);
3406
3407 POSTING_READ(reg);
c98e9dcf
JB
3408 udelay(200);
3409
20749730
PZ
3410 /* Enable CPU FDI TX PLL, always on for Ironlake */
3411 reg = FDI_TX_CTL(pipe);
3412 temp = I915_READ(reg);
3413 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3414 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3415
20749730
PZ
3416 POSTING_READ(reg);
3417 udelay(100);
6be4a607 3418 }
0e23b99d
JB
3419}
3420
88cefb6c
DV
3421static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3422{
3423 struct drm_device *dev = intel_crtc->base.dev;
3424 struct drm_i915_private *dev_priv = dev->dev_private;
3425 int pipe = intel_crtc->pipe;
3426 u32 reg, temp;
3427
3428 /* Switch from PCDclk to Rawclk */
3429 reg = FDI_RX_CTL(pipe);
3430 temp = I915_READ(reg);
3431 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3432
3433 /* Disable CPU FDI TX PLL */
3434 reg = FDI_TX_CTL(pipe);
3435 temp = I915_READ(reg);
3436 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3437
3438 POSTING_READ(reg);
3439 udelay(100);
3440
3441 reg = FDI_RX_CTL(pipe);
3442 temp = I915_READ(reg);
3443 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3444
3445 /* Wait for the clocks to turn off. */
3446 POSTING_READ(reg);
3447 udelay(100);
3448}
3449
0fc932b8
JB
3450static void ironlake_fdi_disable(struct drm_crtc *crtc)
3451{
3452 struct drm_device *dev = crtc->dev;
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3455 int pipe = intel_crtc->pipe;
3456 u32 reg, temp;
3457
3458 /* disable CPU FDI tx and PCH FDI rx */
3459 reg = FDI_TX_CTL(pipe);
3460 temp = I915_READ(reg);
3461 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3462 POSTING_READ(reg);
3463
3464 reg = FDI_RX_CTL(pipe);
3465 temp = I915_READ(reg);
3466 temp &= ~(0x7 << 16);
dfd07d72 3467 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3468 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3469
3470 POSTING_READ(reg);
3471 udelay(100);
3472
3473 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3474 if (HAS_PCH_IBX(dev))
6f06ce18 3475 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3476
3477 /* still set train pattern 1 */
3478 reg = FDI_TX_CTL(pipe);
3479 temp = I915_READ(reg);
3480 temp &= ~FDI_LINK_TRAIN_NONE;
3481 temp |= FDI_LINK_TRAIN_PATTERN_1;
3482 I915_WRITE(reg, temp);
3483
3484 reg = FDI_RX_CTL(pipe);
3485 temp = I915_READ(reg);
3486 if (HAS_PCH_CPT(dev)) {
3487 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3488 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3489 } else {
3490 temp &= ~FDI_LINK_TRAIN_NONE;
3491 temp |= FDI_LINK_TRAIN_PATTERN_1;
3492 }
3493 /* BPC in FDI rx is consistent with that in PIPECONF */
3494 temp &= ~(0x07 << 16);
dfd07d72 3495 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3496 I915_WRITE(reg, temp);
3497
3498 POSTING_READ(reg);
3499 udelay(100);
3500}
3501
5dce5b93
CW
3502bool intel_has_pending_fb_unpin(struct drm_device *dev)
3503{
3504 struct intel_crtc *crtc;
3505
3506 /* Note that we don't need to be called with mode_config.lock here
3507 * as our list of CRTC objects is static for the lifetime of the
3508 * device and so cannot disappear as we iterate. Similarly, we can
3509 * happily treat the predicates as racy, atomic checks as userspace
3510 * cannot claim and pin a new fb without at least acquring the
3511 * struct_mutex and so serialising with us.
3512 */
d3fcc808 3513 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3514 if (atomic_read(&crtc->unpin_work_count) == 0)
3515 continue;
3516
3517 if (crtc->unpin_work)
3518 intel_wait_for_vblank(dev, crtc->pipe);
3519
3520 return true;
3521 }
3522
3523 return false;
3524}
3525
d6bbafa1
CW
3526static void page_flip_completed(struct intel_crtc *intel_crtc)
3527{
3528 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3529 struct intel_unpin_work *work = intel_crtc->unpin_work;
3530
3531 /* ensure that the unpin work is consistent wrt ->pending. */
3532 smp_rmb();
3533 intel_crtc->unpin_work = NULL;
3534
3535 if (work->event)
3536 drm_send_vblank_event(intel_crtc->base.dev,
3537 intel_crtc->pipe,
3538 work->event);
3539
3540 drm_crtc_vblank_put(&intel_crtc->base);
3541
3542 wake_up_all(&dev_priv->pending_flip_queue);
3543 queue_work(dev_priv->wq, &work->work);
3544
3545 trace_i915_flip_complete(intel_crtc->plane,
3546 work->pending_flip_obj);
3547}
3548
46a55d30 3549void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3550{
0f91128d 3551 struct drm_device *dev = crtc->dev;
5bb61643 3552 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3553
2c10d571 3554 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3555 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3556 !intel_crtc_has_pending_flip(crtc),
3557 60*HZ) == 0)) {
3558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3559
5e2d7afc 3560 spin_lock_irq(&dev->event_lock);
9c787942
CW
3561 if (intel_crtc->unpin_work) {
3562 WARN_ONCE(1, "Removing stuck page flip\n");
3563 page_flip_completed(intel_crtc);
3564 }
5e2d7afc 3565 spin_unlock_irq(&dev->event_lock);
9c787942 3566 }
5bb61643 3567
975d568a
CW
3568 if (crtc->primary->fb) {
3569 mutex_lock(&dev->struct_mutex);
3570 intel_finish_fb(crtc->primary->fb);
3571 mutex_unlock(&dev->struct_mutex);
3572 }
e6c3a2a6
CW
3573}
3574
e615efe4
ED
3575/* Program iCLKIP clock to the desired frequency */
3576static void lpt_program_iclkip(struct drm_crtc *crtc)
3577{
3578 struct drm_device *dev = crtc->dev;
3579 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3580 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3581 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3582 u32 temp;
3583
09153000
DV
3584 mutex_lock(&dev_priv->dpio_lock);
3585
e615efe4
ED
3586 /* It is necessary to ungate the pixclk gate prior to programming
3587 * the divisors, and gate it back when it is done.
3588 */
3589 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3590
3591 /* Disable SSCCTL */
3592 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3593 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3594 SBI_SSCCTL_DISABLE,
3595 SBI_ICLK);
e615efe4
ED
3596
3597 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3598 if (clock == 20000) {
e615efe4
ED
3599 auxdiv = 1;
3600 divsel = 0x41;
3601 phaseinc = 0x20;
3602 } else {
3603 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3604 * but the adjusted_mode->crtc_clock in in KHz. To get the
3605 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3606 * convert the virtual clock precision to KHz here for higher
3607 * precision.
3608 */
3609 u32 iclk_virtual_root_freq = 172800 * 1000;
3610 u32 iclk_pi_range = 64;
3611 u32 desired_divisor, msb_divisor_value, pi_value;
3612
12d7ceed 3613 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3614 msb_divisor_value = desired_divisor / iclk_pi_range;
3615 pi_value = desired_divisor % iclk_pi_range;
3616
3617 auxdiv = 0;
3618 divsel = msb_divisor_value - 2;
3619 phaseinc = pi_value;
3620 }
3621
3622 /* This should not happen with any sane values */
3623 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3624 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3625 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3626 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3627
3628 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3629 clock,
e615efe4
ED
3630 auxdiv,
3631 divsel,
3632 phasedir,
3633 phaseinc);
3634
3635 /* Program SSCDIVINTPHASE6 */
988d6ee8 3636 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3637 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3638 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3639 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3640 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3641 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3642 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3643 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3644
3645 /* Program SSCAUXDIV */
988d6ee8 3646 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3647 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3648 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3649 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3650
3651 /* Enable modulator and associated divider */
988d6ee8 3652 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3653 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3654 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3655
3656 /* Wait for initialization time */
3657 udelay(24);
3658
3659 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3660
3661 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3662}
3663
275f01b2
DV
3664static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3665 enum pipe pch_transcoder)
3666{
3667 struct drm_device *dev = crtc->base.dev;
3668 struct drm_i915_private *dev_priv = dev->dev_private;
3669 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3670
3671 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3672 I915_READ(HTOTAL(cpu_transcoder)));
3673 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3674 I915_READ(HBLANK(cpu_transcoder)));
3675 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3676 I915_READ(HSYNC(cpu_transcoder)));
3677
3678 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3679 I915_READ(VTOTAL(cpu_transcoder)));
3680 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3681 I915_READ(VBLANK(cpu_transcoder)));
3682 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3683 I915_READ(VSYNC(cpu_transcoder)));
3684 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3685 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3686}
3687
1fbc0d78
DV
3688static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3689{
3690 struct drm_i915_private *dev_priv = dev->dev_private;
3691 uint32_t temp;
3692
3693 temp = I915_READ(SOUTH_CHICKEN1);
3694 if (temp & FDI_BC_BIFURCATION_SELECT)
3695 return;
3696
3697 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3698 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3699
3700 temp |= FDI_BC_BIFURCATION_SELECT;
3701 DRM_DEBUG_KMS("enabling fdi C rx\n");
3702 I915_WRITE(SOUTH_CHICKEN1, temp);
3703 POSTING_READ(SOUTH_CHICKEN1);
3704}
3705
3706static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3707{
3708 struct drm_device *dev = intel_crtc->base.dev;
3709 struct drm_i915_private *dev_priv = dev->dev_private;
3710
3711 switch (intel_crtc->pipe) {
3712 case PIPE_A:
3713 break;
3714 case PIPE_B:
3715 if (intel_crtc->config.fdi_lanes > 2)
3716 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3717 else
3718 cpt_enable_fdi_bc_bifurcation(dev);
3719
3720 break;
3721 case PIPE_C:
3722 cpt_enable_fdi_bc_bifurcation(dev);
3723
3724 break;
3725 default:
3726 BUG();
3727 }
3728}
3729
f67a559d
JB
3730/*
3731 * Enable PCH resources required for PCH ports:
3732 * - PCH PLLs
3733 * - FDI training & RX/TX
3734 * - update transcoder timings
3735 * - DP transcoding bits
3736 * - transcoder
3737 */
3738static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3739{
3740 struct drm_device *dev = crtc->dev;
3741 struct drm_i915_private *dev_priv = dev->dev_private;
3742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3743 int pipe = intel_crtc->pipe;
ee7b9f93 3744 u32 reg, temp;
2c07245f 3745
ab9412ba 3746 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3747
1fbc0d78
DV
3748 if (IS_IVYBRIDGE(dev))
3749 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3750
cd986abb
DV
3751 /* Write the TU size bits before fdi link training, so that error
3752 * detection works. */
3753 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3754 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3755
c98e9dcf 3756 /* For PCH output, training FDI link */
674cf967 3757 dev_priv->display.fdi_link_train(crtc);
2c07245f 3758
3ad8a208
DV
3759 /* We need to program the right clock selection before writing the pixel
3760 * mutliplier into the DPLL. */
303b81e0 3761 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3762 u32 sel;
4b645f14 3763
c98e9dcf 3764 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3765 temp |= TRANS_DPLL_ENABLE(pipe);
3766 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3767 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3768 temp |= sel;
3769 else
3770 temp &= ~sel;
c98e9dcf 3771 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3772 }
5eddb70b 3773
3ad8a208
DV
3774 /* XXX: pch pll's can be enabled any time before we enable the PCH
3775 * transcoder, and we actually should do this to not upset any PCH
3776 * transcoder that already use the clock when we share it.
3777 *
3778 * Note that enable_shared_dpll tries to do the right thing, but
3779 * get_shared_dpll unconditionally resets the pll - we need that to have
3780 * the right LVDS enable sequence. */
85b3894f 3781 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3782
d9b6cb56
JB
3783 /* set transcoder timing, panel must allow it */
3784 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3785 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3786
303b81e0 3787 intel_fdi_normal_train(crtc);
5e84e1a4 3788
c98e9dcf 3789 /* For PCH DP, enable TRANS_DP_CTL */
0a88818d 3790 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
dfd07d72 3791 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3792 reg = TRANS_DP_CTL(pipe);
3793 temp = I915_READ(reg);
3794 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3795 TRANS_DP_SYNC_MASK |
3796 TRANS_DP_BPC_MASK);
5eddb70b
CW
3797 temp |= (TRANS_DP_OUTPUT_ENABLE |
3798 TRANS_DP_ENH_FRAMING);
9325c9f0 3799 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3800
3801 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3802 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3803 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3804 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3805
3806 switch (intel_trans_dp_port_sel(crtc)) {
3807 case PCH_DP_B:
5eddb70b 3808 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3809 break;
3810 case PCH_DP_C:
5eddb70b 3811 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3812 break;
3813 case PCH_DP_D:
5eddb70b 3814 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3815 break;
3816 default:
e95d41e1 3817 BUG();
32f9d658 3818 }
2c07245f 3819
5eddb70b 3820 I915_WRITE(reg, temp);
6be4a607 3821 }
b52eb4dc 3822
b8a4f404 3823 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3824}
3825
1507e5bd
PZ
3826static void lpt_pch_enable(struct drm_crtc *crtc)
3827{
3828 struct drm_device *dev = crtc->dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3831 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3832
ab9412ba 3833 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3834
8c52b5e8 3835 lpt_program_iclkip(crtc);
1507e5bd 3836
0540e488 3837 /* Set transcoder timing. */
275f01b2 3838 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3839
937bb610 3840 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3841}
3842
716c2e55 3843void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3844{
e2b78267 3845 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3846
3847 if (pll == NULL)
3848 return;
3849
3e369b76 3850 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 3851 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
3852 return;
3853 }
3854
3e369b76
ACO
3855 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3856 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
3857 WARN_ON(pll->on);
3858 WARN_ON(pll->active);
3859 }
3860
a43f6e0f 3861 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3862}
3863
716c2e55 3864struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3865{
e2b78267 3866 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 3867 struct intel_shared_dpll *pll;
e2b78267 3868 enum intel_dpll_id i;
ee7b9f93 3869
98b6bd99
DV
3870 if (HAS_PCH_IBX(dev_priv->dev)) {
3871 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3872 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3873 pll = &dev_priv->shared_dplls[i];
98b6bd99 3874
46edb027
DV
3875 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3876 crtc->base.base.id, pll->name);
98b6bd99 3877
8bd31e67 3878 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 3879
98b6bd99
DV
3880 goto found;
3881 }
3882
e72f9fbf
DV
3883 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3884 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3885
3886 /* Only want to check enabled timings first */
8bd31e67 3887 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
3888 continue;
3889
8bd31e67
ACO
3890 if (memcmp(&crtc->new_config->dpll_hw_state,
3891 &pll->new_config->hw_state,
3892 sizeof(pll->new_config->hw_state)) == 0) {
3893 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 3894 crtc->base.base.id, pll->name,
8bd31e67
ACO
3895 pll->new_config->crtc_mask,
3896 pll->active);
ee7b9f93
JB
3897 goto found;
3898 }
3899 }
3900
3901 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3902 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3903 pll = &dev_priv->shared_dplls[i];
8bd31e67 3904 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
3905 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3906 crtc->base.base.id, pll->name);
ee7b9f93
JB
3907 goto found;
3908 }
3909 }
3910
3911 return NULL;
3912
3913found:
8bd31e67
ACO
3914 if (pll->new_config->crtc_mask == 0)
3915 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
f2a69f44 3916
8bd31e67 3917 crtc->new_config->shared_dpll = i;
46edb027
DV
3918 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3919 pipe_name(crtc->pipe));
ee7b9f93 3920
8bd31e67 3921 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 3922
ee7b9f93
JB
3923 return pll;
3924}
3925
8bd31e67
ACO
3926/**
3927 * intel_shared_dpll_start_config - start a new PLL staged config
3928 * @dev_priv: DRM device
3929 * @clear_pipes: mask of pipes that will have their PLLs freed
3930 *
3931 * Starts a new PLL staged config, copying the current config but
3932 * releasing the references of pipes specified in clear_pipes.
3933 */
3934static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3935 unsigned clear_pipes)
3936{
3937 struct intel_shared_dpll *pll;
3938 enum intel_dpll_id i;
3939
3940 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3941 pll = &dev_priv->shared_dplls[i];
3942
3943 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3944 GFP_KERNEL);
3945 if (!pll->new_config)
3946 goto cleanup;
3947
3948 pll->new_config->crtc_mask &= ~clear_pipes;
3949 }
3950
3951 return 0;
3952
3953cleanup:
3954 while (--i >= 0) {
3955 pll = &dev_priv->shared_dplls[i];
3956 pll->new_config = NULL;
3957 }
3958
3959 return -ENOMEM;
3960}
3961
3962static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3963{
3964 struct intel_shared_dpll *pll;
3965 enum intel_dpll_id i;
3966
3967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3968 pll = &dev_priv->shared_dplls[i];
3969
3970 WARN_ON(pll->new_config == &pll->config);
3971
3972 pll->config = *pll->new_config;
3973 kfree(pll->new_config);
3974 pll->new_config = NULL;
3975 }
3976}
3977
3978static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3979{
3980 struct intel_shared_dpll *pll;
3981 enum intel_dpll_id i;
3982
3983 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3984 pll = &dev_priv->shared_dplls[i];
3985
3986 WARN_ON(pll->new_config == &pll->config);
3987
3988 kfree(pll->new_config);
3989 pll->new_config = NULL;
3990 }
3991}
3992
a1520318 3993static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3994{
3995 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3996 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3997 u32 temp;
3998
3999 temp = I915_READ(dslreg);
4000 udelay(500);
4001 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4002 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4003 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4004 }
4005}
4006
b074cec8
JB
4007static void ironlake_pfit_enable(struct intel_crtc *crtc)
4008{
4009 struct drm_device *dev = crtc->base.dev;
4010 struct drm_i915_private *dev_priv = dev->dev_private;
4011 int pipe = crtc->pipe;
4012
fd4daa9c 4013 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
4014 /* Force use of hard-coded filter coefficients
4015 * as some pre-programmed values are broken,
4016 * e.g. x201.
4017 */
4018 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4019 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4020 PF_PIPE_SEL_IVB(pipe));
4021 else
4022 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4023 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4024 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
4025 }
4026}
4027
bb53d4ae
VS
4028static void intel_enable_planes(struct drm_crtc *crtc)
4029{
4030 struct drm_device *dev = crtc->dev;
4031 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4032 struct drm_plane *plane;
bb53d4ae
VS
4033 struct intel_plane *intel_plane;
4034
af2b653b
MR
4035 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4036 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4037 if (intel_plane->pipe == pipe)
4038 intel_plane_restore(&intel_plane->base);
af2b653b 4039 }
bb53d4ae
VS
4040}
4041
4042static void intel_disable_planes(struct drm_crtc *crtc)
4043{
4044 struct drm_device *dev = crtc->dev;
4045 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4046 struct drm_plane *plane;
bb53d4ae
VS
4047 struct intel_plane *intel_plane;
4048
af2b653b
MR
4049 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4050 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4051 if (intel_plane->pipe == pipe)
4052 intel_plane_disable(&intel_plane->base);
af2b653b 4053 }
bb53d4ae
VS
4054}
4055
20bc8673 4056void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4057{
cea165c3
VS
4058 struct drm_device *dev = crtc->base.dev;
4059 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531
PZ
4060
4061 if (!crtc->config.ips_enabled)
4062 return;
4063
cea165c3
VS
4064 /* We can only enable IPS after we enable a plane and wait for a vblank */
4065 intel_wait_for_vblank(dev, crtc->pipe);
4066
d77e4531 4067 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4068 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4069 mutex_lock(&dev_priv->rps.hw_lock);
4070 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4071 mutex_unlock(&dev_priv->rps.hw_lock);
4072 /* Quoting Art Runyan: "its not safe to expect any particular
4073 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4074 * mailbox." Moreover, the mailbox may return a bogus state,
4075 * so we need to just enable it and continue on.
2a114cc1
BW
4076 */
4077 } else {
4078 I915_WRITE(IPS_CTL, IPS_ENABLE);
4079 /* The bit only becomes 1 in the next vblank, so this wait here
4080 * is essentially intel_wait_for_vblank. If we don't have this
4081 * and don't wait for vblanks until the end of crtc_enable, then
4082 * the HW state readout code will complain that the expected
4083 * IPS_CTL value is not the one we read. */
4084 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4085 DRM_ERROR("Timed out waiting for IPS enable\n");
4086 }
d77e4531
PZ
4087}
4088
20bc8673 4089void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4090{
4091 struct drm_device *dev = crtc->base.dev;
4092 struct drm_i915_private *dev_priv = dev->dev_private;
4093
4094 if (!crtc->config.ips_enabled)
4095 return;
4096
4097 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4098 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4099 mutex_lock(&dev_priv->rps.hw_lock);
4100 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4101 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4102 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4103 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4104 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4105 } else {
2a114cc1 4106 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4107 POSTING_READ(IPS_CTL);
4108 }
d77e4531
PZ
4109
4110 /* We need to wait for a vblank before we can disable the plane. */
4111 intel_wait_for_vblank(dev, crtc->pipe);
4112}
4113
4114/** Loads the palette/gamma unit for the CRTC with the prepared values */
4115static void intel_crtc_load_lut(struct drm_crtc *crtc)
4116{
4117 struct drm_device *dev = crtc->dev;
4118 struct drm_i915_private *dev_priv = dev->dev_private;
4119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4120 enum pipe pipe = intel_crtc->pipe;
4121 int palreg = PALETTE(pipe);
4122 int i;
4123 bool reenable_ips = false;
4124
4125 /* The clocks have to be on to load the palette. */
4126 if (!crtc->enabled || !intel_crtc->active)
4127 return;
4128
4129 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
409ee761 4130 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4131 assert_dsi_pll_enabled(dev_priv);
4132 else
4133 assert_pll_enabled(dev_priv, pipe);
4134 }
4135
4136 /* use legacy palette for Ironlake */
7a1db49a 4137 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4138 palreg = LGC_PALETTE(pipe);
4139
4140 /* Workaround : Do not read or write the pipe palette/gamma data while
4141 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4142 */
41e6fc4c 4143 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
4144 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4145 GAMMA_MODE_MODE_SPLIT)) {
4146 hsw_disable_ips(intel_crtc);
4147 reenable_ips = true;
4148 }
4149
4150 for (i = 0; i < 256; i++) {
4151 I915_WRITE(palreg + 4 * i,
4152 (intel_crtc->lut_r[i] << 16) |
4153 (intel_crtc->lut_g[i] << 8) |
4154 intel_crtc->lut_b[i]);
4155 }
4156
4157 if (reenable_ips)
4158 hsw_enable_ips(intel_crtc);
4159}
4160
d3eedb1a
VS
4161static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4162{
4163 if (!enable && intel_crtc->overlay) {
4164 struct drm_device *dev = intel_crtc->base.dev;
4165 struct drm_i915_private *dev_priv = dev->dev_private;
4166
4167 mutex_lock(&dev->struct_mutex);
4168 dev_priv->mm.interruptible = false;
4169 (void) intel_overlay_switch_off(intel_crtc->overlay);
4170 dev_priv->mm.interruptible = true;
4171 mutex_unlock(&dev->struct_mutex);
4172 }
4173
4174 /* Let userspace switch the overlay on again. In most cases userspace
4175 * has to recompute where to put it anyway.
4176 */
4177}
4178
d3eedb1a 4179static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4180{
4181 struct drm_device *dev = crtc->dev;
a5c4d7bc
VS
4182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4183 int pipe = intel_crtc->pipe;
a5c4d7bc 4184
fdd508a6 4185 intel_enable_primary_hw_plane(crtc->primary, crtc);
a5c4d7bc
VS
4186 intel_enable_planes(crtc);
4187 intel_crtc_update_cursor(crtc, true);
d3eedb1a 4188 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
4189
4190 hsw_enable_ips(intel_crtc);
4191
4192 mutex_lock(&dev->struct_mutex);
4193 intel_update_fbc(dev);
4194 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4195
4196 /*
4197 * FIXME: Once we grow proper nuclear flip support out of this we need
4198 * to compute the mask of flip planes precisely. For the time being
4199 * consider this a flip from a NULL plane.
4200 */
4201 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4202}
4203
d3eedb1a 4204static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4205{
4206 struct drm_device *dev = crtc->dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4209 int pipe = intel_crtc->pipe;
4210 int plane = intel_crtc->plane;
4211
4212 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc
VS
4213
4214 if (dev_priv->fbc.plane == plane)
4215 intel_disable_fbc(dev);
4216
4217 hsw_disable_ips(intel_crtc);
4218
d3eedb1a 4219 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
4220 intel_crtc_update_cursor(crtc, false);
4221 intel_disable_planes(crtc);
fdd508a6 4222 intel_disable_primary_hw_plane(crtc->primary, crtc);
f98551ae 4223
f99d7069
DV
4224 /*
4225 * FIXME: Once we grow proper nuclear flip support out of this we need
4226 * to compute the mask of flip planes precisely. For the time being
4227 * consider this a flip to a NULL plane.
4228 */
4229 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4230}
4231
f67a559d
JB
4232static void ironlake_crtc_enable(struct drm_crtc *crtc)
4233{
4234 struct drm_device *dev = crtc->dev;
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4237 struct intel_encoder *encoder;
f67a559d 4238 int pipe = intel_crtc->pipe;
f67a559d 4239
08a48469
DV
4240 WARN_ON(!crtc->enabled);
4241
f67a559d
JB
4242 if (intel_crtc->active)
4243 return;
4244
b14b1055
DV
4245 if (intel_crtc->config.has_pch_encoder)
4246 intel_prepare_shared_dpll(intel_crtc);
4247
29407aab
DV
4248 if (intel_crtc->config.has_dp_encoder)
4249 intel_dp_set_m_n(intel_crtc);
4250
4251 intel_set_pipe_timings(intel_crtc);
4252
4253 if (intel_crtc->config.has_pch_encoder) {
4254 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4255 &intel_crtc->config.fdi_m_n, NULL);
29407aab
DV
4256 }
4257
4258 ironlake_set_pipeconf(crtc);
4259
f67a559d 4260 intel_crtc->active = true;
8664281b 4261
a72e4c9f
DV
4262 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4263 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4264
f6736a1a 4265 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4266 if (encoder->pre_enable)
4267 encoder->pre_enable(encoder);
f67a559d 4268
5bfe2ac0 4269 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
4270 /* Note: FDI PLL enabling _must_ be done before we enable the
4271 * cpu pipes, hence this is separate from all the other fdi/pch
4272 * enabling. */
88cefb6c 4273 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4274 } else {
4275 assert_fdi_tx_disabled(dev_priv, pipe);
4276 assert_fdi_rx_disabled(dev_priv, pipe);
4277 }
f67a559d 4278
b074cec8 4279 ironlake_pfit_enable(intel_crtc);
f67a559d 4280
9c54c0dd
JB
4281 /*
4282 * On ILK+ LUT must be loaded before the pipe is running but with
4283 * clocks enabled
4284 */
4285 intel_crtc_load_lut(crtc);
4286
f37fcc2a 4287 intel_update_watermarks(crtc);
e1fdc473 4288 intel_enable_pipe(intel_crtc);
f67a559d 4289
5bfe2ac0 4290 if (intel_crtc->config.has_pch_encoder)
f67a559d 4291 ironlake_pch_enable(crtc);
c98e9dcf 4292
fa5c73b1
DV
4293 for_each_encoder_on_crtc(dev, crtc, encoder)
4294 encoder->enable(encoder);
61b77ddd
DV
4295
4296 if (HAS_PCH_CPT(dev))
a1520318 4297 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4298
4b3a9526
VS
4299 assert_vblank_disabled(crtc);
4300 drm_crtc_vblank_on(crtc);
4301
d3eedb1a 4302 intel_crtc_enable_planes(crtc);
6be4a607
JB
4303}
4304
42db64ef
PZ
4305/* IPS only exists on ULT machines and is tied to pipe A. */
4306static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4307{
f5adf94e 4308 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4309}
4310
e4916946
PZ
4311/*
4312 * This implements the workaround described in the "notes" section of the mode
4313 * set sequence documentation. When going from no pipes or single pipe to
4314 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4315 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4316 */
4317static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4318{
4319 struct drm_device *dev = crtc->base.dev;
4320 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4321
4322 /* We want to get the other_active_crtc only if there's only 1 other
4323 * active crtc. */
d3fcc808 4324 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4325 if (!crtc_it->active || crtc_it == crtc)
4326 continue;
4327
4328 if (other_active_crtc)
4329 return;
4330
4331 other_active_crtc = crtc_it;
4332 }
4333 if (!other_active_crtc)
4334 return;
4335
4336 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4337 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4338}
4339
4f771f10
PZ
4340static void haswell_crtc_enable(struct drm_crtc *crtc)
4341{
4342 struct drm_device *dev = crtc->dev;
4343 struct drm_i915_private *dev_priv = dev->dev_private;
4344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4345 struct intel_encoder *encoder;
4346 int pipe = intel_crtc->pipe;
4f771f10
PZ
4347
4348 WARN_ON(!crtc->enabled);
4349
4350 if (intel_crtc->active)
4351 return;
4352
df8ad70c
DV
4353 if (intel_crtc_to_shared_dpll(intel_crtc))
4354 intel_enable_shared_dpll(intel_crtc);
4355
229fca97
DV
4356 if (intel_crtc->config.has_dp_encoder)
4357 intel_dp_set_m_n(intel_crtc);
4358
4359 intel_set_pipe_timings(intel_crtc);
4360
ebb69c95
CT
4361 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4362 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4363 intel_crtc->config.pixel_multiplier - 1);
4364 }
4365
229fca97
DV
4366 if (intel_crtc->config.has_pch_encoder) {
4367 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4368 &intel_crtc->config.fdi_m_n, NULL);
229fca97
DV
4369 }
4370
4371 haswell_set_pipeconf(crtc);
4372
4373 intel_set_pipe_csc(crtc);
4374
4f771f10 4375 intel_crtc->active = true;
8664281b 4376
a72e4c9f 4377 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4378 for_each_encoder_on_crtc(dev, crtc, encoder)
4379 if (encoder->pre_enable)
4380 encoder->pre_enable(encoder);
4381
4fe9467d 4382 if (intel_crtc->config.has_pch_encoder) {
a72e4c9f
DV
4383 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4384 true);
4fe9467d
ID
4385 dev_priv->display.fdi_link_train(crtc);
4386 }
4387
1f544388 4388 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4389
b074cec8 4390 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4391
4392 /*
4393 * On ILK+ LUT must be loaded before the pipe is running but with
4394 * clocks enabled
4395 */
4396 intel_crtc_load_lut(crtc);
4397
1f544388 4398 intel_ddi_set_pipe_settings(crtc);
8228c251 4399 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4400
f37fcc2a 4401 intel_update_watermarks(crtc);
e1fdc473 4402 intel_enable_pipe(intel_crtc);
42db64ef 4403
5bfe2ac0 4404 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4405 lpt_pch_enable(crtc);
4f771f10 4406
0e32b39c
DA
4407 if (intel_crtc->config.dp_encoder_is_mst)
4408 intel_ddi_set_vc_payload_alloc(crtc, true);
4409
8807e55b 4410 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4411 encoder->enable(encoder);
8807e55b
JN
4412 intel_opregion_notify_encoder(encoder, true);
4413 }
4f771f10 4414
4b3a9526
VS
4415 assert_vblank_disabled(crtc);
4416 drm_crtc_vblank_on(crtc);
4417
e4916946
PZ
4418 /* If we change the relative order between pipe/planes enabling, we need
4419 * to change the workaround. */
4420 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4421 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4422}
4423
3f8dce3a
DV
4424static void ironlake_pfit_disable(struct intel_crtc *crtc)
4425{
4426 struct drm_device *dev = crtc->base.dev;
4427 struct drm_i915_private *dev_priv = dev->dev_private;
4428 int pipe = crtc->pipe;
4429
4430 /* To avoid upsetting the power well on haswell only disable the pfit if
4431 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4432 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4433 I915_WRITE(PF_CTL(pipe), 0);
4434 I915_WRITE(PF_WIN_POS(pipe), 0);
4435 I915_WRITE(PF_WIN_SZ(pipe), 0);
4436 }
4437}
4438
6be4a607
JB
4439static void ironlake_crtc_disable(struct drm_crtc *crtc)
4440{
4441 struct drm_device *dev = crtc->dev;
4442 struct drm_i915_private *dev_priv = dev->dev_private;
4443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4444 struct intel_encoder *encoder;
6be4a607 4445 int pipe = intel_crtc->pipe;
5eddb70b 4446 u32 reg, temp;
b52eb4dc 4447
f7abfe8b
CW
4448 if (!intel_crtc->active)
4449 return;
4450
d3eedb1a 4451 intel_crtc_disable_planes(crtc);
a5c4d7bc 4452
4b3a9526
VS
4453 drm_crtc_vblank_off(crtc);
4454 assert_vblank_disabled(crtc);
4455
ea9d758d
DV
4456 for_each_encoder_on_crtc(dev, crtc, encoder)
4457 encoder->disable(encoder);
4458
d925c59a 4459 if (intel_crtc->config.has_pch_encoder)
a72e4c9f 4460 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 4461
575f7ab7 4462 intel_disable_pipe(intel_crtc);
32f9d658 4463
3f8dce3a 4464 ironlake_pfit_disable(intel_crtc);
2c07245f 4465
bf49ec8c
DV
4466 for_each_encoder_on_crtc(dev, crtc, encoder)
4467 if (encoder->post_disable)
4468 encoder->post_disable(encoder);
2c07245f 4469
d925c59a
DV
4470 if (intel_crtc->config.has_pch_encoder) {
4471 ironlake_fdi_disable(crtc);
913d8d11 4472
d925c59a 4473 ironlake_disable_pch_transcoder(dev_priv, pipe);
a72e4c9f 4474 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 4475
d925c59a
DV
4476 if (HAS_PCH_CPT(dev)) {
4477 /* disable TRANS_DP_CTL */
4478 reg = TRANS_DP_CTL(pipe);
4479 temp = I915_READ(reg);
4480 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4481 TRANS_DP_PORT_SEL_MASK);
4482 temp |= TRANS_DP_PORT_SEL_NONE;
4483 I915_WRITE(reg, temp);
4484
4485 /* disable DPLL_SEL */
4486 temp = I915_READ(PCH_DPLL_SEL);
11887397 4487 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4488 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4489 }
e3421a18 4490
d925c59a 4491 /* disable PCH DPLL */
e72f9fbf 4492 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4493
d925c59a
DV
4494 ironlake_fdi_pll_disable(intel_crtc);
4495 }
6b383a7f 4496
f7abfe8b 4497 intel_crtc->active = false;
46ba614c 4498 intel_update_watermarks(crtc);
d1ebd816
BW
4499
4500 mutex_lock(&dev->struct_mutex);
6b383a7f 4501 intel_update_fbc(dev);
d1ebd816 4502 mutex_unlock(&dev->struct_mutex);
6be4a607 4503}
1b3c7a47 4504
4f771f10 4505static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4506{
4f771f10
PZ
4507 struct drm_device *dev = crtc->dev;
4508 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 4510 struct intel_encoder *encoder;
3b117c8f 4511 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4512
4f771f10
PZ
4513 if (!intel_crtc->active)
4514 return;
4515
d3eedb1a 4516 intel_crtc_disable_planes(crtc);
dda9a66a 4517
4b3a9526
VS
4518 drm_crtc_vblank_off(crtc);
4519 assert_vblank_disabled(crtc);
4520
8807e55b
JN
4521 for_each_encoder_on_crtc(dev, crtc, encoder) {
4522 intel_opregion_notify_encoder(encoder, false);
4f771f10 4523 encoder->disable(encoder);
8807e55b 4524 }
4f771f10 4525
8664281b 4526 if (intel_crtc->config.has_pch_encoder)
a72e4c9f
DV
4527 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4528 false);
575f7ab7 4529 intel_disable_pipe(intel_crtc);
4f771f10 4530
a4bf214f
VS
4531 if (intel_crtc->config.dp_encoder_is_mst)
4532 intel_ddi_set_vc_payload_alloc(crtc, false);
4533
ad80a810 4534 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4535
3f8dce3a 4536 ironlake_pfit_disable(intel_crtc);
4f771f10 4537
1f544388 4538 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4539
88adfff1 4540 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4541 lpt_disable_pch_transcoder(dev_priv);
a72e4c9f
DV
4542 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4543 true);
1ad960f2 4544 intel_ddi_fdi_disable(crtc);
83616634 4545 }
4f771f10 4546
97b040aa
ID
4547 for_each_encoder_on_crtc(dev, crtc, encoder)
4548 if (encoder->post_disable)
4549 encoder->post_disable(encoder);
4550
4f771f10 4551 intel_crtc->active = false;
46ba614c 4552 intel_update_watermarks(crtc);
4f771f10
PZ
4553
4554 mutex_lock(&dev->struct_mutex);
4555 intel_update_fbc(dev);
4556 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4557
4558 if (intel_crtc_to_shared_dpll(intel_crtc))
4559 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4560}
4561
ee7b9f93
JB
4562static void ironlake_crtc_off(struct drm_crtc *crtc)
4563{
4564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4565 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4566}
4567
6441ab5f 4568
2dd24552
JB
4569static void i9xx_pfit_enable(struct intel_crtc *crtc)
4570{
4571 struct drm_device *dev = crtc->base.dev;
4572 struct drm_i915_private *dev_priv = dev->dev_private;
4573 struct intel_crtc_config *pipe_config = &crtc->config;
4574
328d8e82 4575 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4576 return;
4577
2dd24552 4578 /*
c0b03411
DV
4579 * The panel fitter should only be adjusted whilst the pipe is disabled,
4580 * according to register description and PRM.
2dd24552 4581 */
c0b03411
DV
4582 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4583 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4584
b074cec8
JB
4585 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4586 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4587
4588 /* Border color in case we don't scale up to the full screen. Black by
4589 * default, change to something else for debugging. */
4590 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4591}
4592
d05410f9
DA
4593static enum intel_display_power_domain port_to_power_domain(enum port port)
4594{
4595 switch (port) {
4596 case PORT_A:
4597 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4598 case PORT_B:
4599 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4600 case PORT_C:
4601 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4602 case PORT_D:
4603 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4604 default:
4605 WARN_ON_ONCE(1);
4606 return POWER_DOMAIN_PORT_OTHER;
4607 }
4608}
4609
77d22dca
ID
4610#define for_each_power_domain(domain, mask) \
4611 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4612 if ((1 << (domain)) & (mask))
4613
319be8ae
ID
4614enum intel_display_power_domain
4615intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4616{
4617 struct drm_device *dev = intel_encoder->base.dev;
4618 struct intel_digital_port *intel_dig_port;
4619
4620 switch (intel_encoder->type) {
4621 case INTEL_OUTPUT_UNKNOWN:
4622 /* Only DDI platforms should ever use this output type */
4623 WARN_ON_ONCE(!HAS_DDI(dev));
4624 case INTEL_OUTPUT_DISPLAYPORT:
4625 case INTEL_OUTPUT_HDMI:
4626 case INTEL_OUTPUT_EDP:
4627 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4628 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4629 case INTEL_OUTPUT_DP_MST:
4630 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4631 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4632 case INTEL_OUTPUT_ANALOG:
4633 return POWER_DOMAIN_PORT_CRT;
4634 case INTEL_OUTPUT_DSI:
4635 return POWER_DOMAIN_PORT_DSI;
4636 default:
4637 return POWER_DOMAIN_PORT_OTHER;
4638 }
4639}
4640
4641static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4642{
319be8ae
ID
4643 struct drm_device *dev = crtc->dev;
4644 struct intel_encoder *intel_encoder;
4645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4646 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4647 unsigned long mask;
4648 enum transcoder transcoder;
4649
4650 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4651
4652 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4653 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
fabf6e51
DV
4654 if (intel_crtc->config.pch_pfit.enabled ||
4655 intel_crtc->config.pch_pfit.force_thru)
77d22dca
ID
4656 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4657
319be8ae
ID
4658 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4659 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4660
77d22dca
ID
4661 return mask;
4662}
4663
77d22dca
ID
4664static void modeset_update_crtc_power_domains(struct drm_device *dev)
4665{
4666 struct drm_i915_private *dev_priv = dev->dev_private;
4667 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4668 struct intel_crtc *crtc;
4669
4670 /*
4671 * First get all needed power domains, then put all unneeded, to avoid
4672 * any unnecessary toggling of the power wells.
4673 */
d3fcc808 4674 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4675 enum intel_display_power_domain domain;
4676
4677 if (!crtc->base.enabled)
4678 continue;
4679
319be8ae 4680 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4681
4682 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4683 intel_display_power_get(dev_priv, domain);
4684 }
4685
d3fcc808 4686 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4687 enum intel_display_power_domain domain;
4688
4689 for_each_power_domain(domain, crtc->enabled_power_domains)
4690 intel_display_power_put(dev_priv, domain);
4691
4692 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4693 }
4694
4695 intel_display_set_init_power(dev_priv, false);
4696}
4697
dfcab17e 4698/* returns HPLL frequency in kHz */
f8bf63fd 4699static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4700{
586f49dc 4701 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4702
586f49dc
JB
4703 /* Obtain SKU information */
4704 mutex_lock(&dev_priv->dpio_lock);
4705 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4706 CCK_FUSE_HPLL_FREQ_MASK;
4707 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4708
dfcab17e 4709 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4710}
4711
f8bf63fd
VS
4712static void vlv_update_cdclk(struct drm_device *dev)
4713{
4714 struct drm_i915_private *dev_priv = dev->dev_private;
4715
4716 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 4717 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
f8bf63fd
VS
4718 dev_priv->vlv_cdclk_freq);
4719
4720 /*
4721 * Program the gmbus_freq based on the cdclk frequency.
4722 * BSpec erroneously claims we should aim for 4MHz, but
4723 * in fact 1MHz is the correct frequency.
4724 */
4725 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4726}
4727
30a970c6
JB
4728/* Adjust CDclk dividers to allow high res or save power if possible */
4729static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4730{
4731 struct drm_i915_private *dev_priv = dev->dev_private;
4732 u32 val, cmd;
4733
d197b7d3 4734 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4735
dfcab17e 4736 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4737 cmd = 2;
dfcab17e 4738 else if (cdclk == 266667)
30a970c6
JB
4739 cmd = 1;
4740 else
4741 cmd = 0;
4742
4743 mutex_lock(&dev_priv->rps.hw_lock);
4744 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4745 val &= ~DSPFREQGUAR_MASK;
4746 val |= (cmd << DSPFREQGUAR_SHIFT);
4747 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4748 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4749 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4750 50)) {
4751 DRM_ERROR("timed out waiting for CDclk change\n");
4752 }
4753 mutex_unlock(&dev_priv->rps.hw_lock);
4754
dfcab17e 4755 if (cdclk == 400000) {
30a970c6
JB
4756 u32 divider, vco;
4757
4758 vco = valleyview_get_vco(dev_priv);
dfcab17e 4759 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
30a970c6
JB
4760
4761 mutex_lock(&dev_priv->dpio_lock);
4762 /* adjust cdclk divider */
4763 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4764 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4765 val |= divider;
4766 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4767
4768 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4769 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4770 50))
4771 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4772 mutex_unlock(&dev_priv->dpio_lock);
4773 }
4774
4775 mutex_lock(&dev_priv->dpio_lock);
4776 /* adjust self-refresh exit latency value */
4777 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4778 val &= ~0x7f;
4779
4780 /*
4781 * For high bandwidth configs, we set a higher latency in the bunit
4782 * so that the core display fetch happens in time to avoid underruns.
4783 */
dfcab17e 4784 if (cdclk == 400000)
30a970c6
JB
4785 val |= 4500 / 250; /* 4.5 usec */
4786 else
4787 val |= 3000 / 250; /* 3.0 usec */
4788 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4789 mutex_unlock(&dev_priv->dpio_lock);
4790
f8bf63fd 4791 vlv_update_cdclk(dev);
30a970c6
JB
4792}
4793
383c5a6a
VS
4794static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4795{
4796 struct drm_i915_private *dev_priv = dev->dev_private;
4797 u32 val, cmd;
4798
4799 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4800
4801 switch (cdclk) {
4802 case 400000:
4803 cmd = 3;
4804 break;
4805 case 333333:
4806 case 320000:
4807 cmd = 2;
4808 break;
4809 case 266667:
4810 cmd = 1;
4811 break;
4812 case 200000:
4813 cmd = 0;
4814 break;
4815 default:
4816 WARN_ON(1);
4817 return;
4818 }
4819
4820 mutex_lock(&dev_priv->rps.hw_lock);
4821 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4822 val &= ~DSPFREQGUAR_MASK_CHV;
4823 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4824 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4825 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4826 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4827 50)) {
4828 DRM_ERROR("timed out waiting for CDclk change\n");
4829 }
4830 mutex_unlock(&dev_priv->rps.hw_lock);
4831
4832 vlv_update_cdclk(dev);
4833}
4834
30a970c6
JB
4835static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4836 int max_pixclk)
4837{
29dc7ef3
VS
4838 int vco = valleyview_get_vco(dev_priv);
4839 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4840
d49a340d
VS
4841 /* FIXME: Punit isn't quite ready yet */
4842 if (IS_CHERRYVIEW(dev_priv->dev))
4843 return 400000;
4844
30a970c6
JB
4845 /*
4846 * Really only a few cases to deal with, as only 4 CDclks are supported:
4847 * 200MHz
4848 * 267MHz
29dc7ef3 4849 * 320/333MHz (depends on HPLL freq)
30a970c6
JB
4850 * 400MHz
4851 * So we check to see whether we're above 90% of the lower bin and
4852 * adjust if needed.
e37c67a1
VS
4853 *
4854 * We seem to get an unstable or solid color picture at 200MHz.
4855 * Not sure what's wrong. For now use 200MHz only when all pipes
4856 * are off.
30a970c6 4857 */
29dc7ef3 4858 if (max_pixclk > freq_320*9/10)
dfcab17e
VS
4859 return 400000;
4860 else if (max_pixclk > 266667*9/10)
29dc7ef3 4861 return freq_320;
e37c67a1 4862 else if (max_pixclk > 0)
dfcab17e 4863 return 266667;
e37c67a1
VS
4864 else
4865 return 200000;
30a970c6
JB
4866}
4867
2f2d7aa1
VS
4868/* compute the max pixel clock for new configuration */
4869static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4870{
4871 struct drm_device *dev = dev_priv->dev;
4872 struct intel_crtc *intel_crtc;
4873 int max_pixclk = 0;
4874
d3fcc808 4875 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4876 if (intel_crtc->new_enabled)
30a970c6 4877 max_pixclk = max(max_pixclk,
2f2d7aa1 4878 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4879 }
4880
4881 return max_pixclk;
4882}
4883
4884static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4885 unsigned *prepare_pipes)
30a970c6
JB
4886{
4887 struct drm_i915_private *dev_priv = dev->dev_private;
4888 struct intel_crtc *intel_crtc;
2f2d7aa1 4889 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4890
d60c4473
ID
4891 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4892 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4893 return;
4894
2f2d7aa1 4895 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4896 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4897 if (intel_crtc->base.enabled)
4898 *prepare_pipes |= (1 << intel_crtc->pipe);
4899}
4900
4901static void valleyview_modeset_global_resources(struct drm_device *dev)
4902{
4903 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4904 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4905 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4906
383c5a6a
VS
4907 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4908 if (IS_CHERRYVIEW(dev))
4909 cherryview_set_cdclk(dev, req_cdclk);
4910 else
4911 valleyview_set_cdclk(dev, req_cdclk);
4912 }
4913
77961eb9 4914 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4915}
4916
89b667f8
JB
4917static void valleyview_crtc_enable(struct drm_crtc *crtc)
4918{
4919 struct drm_device *dev = crtc->dev;
a72e4c9f 4920 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
4921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4922 struct intel_encoder *encoder;
4923 int pipe = intel_crtc->pipe;
23538ef1 4924 bool is_dsi;
89b667f8
JB
4925
4926 WARN_ON(!crtc->enabled);
4927
4928 if (intel_crtc->active)
4929 return;
4930
409ee761 4931 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 4932
1ae0d137
VS
4933 if (!is_dsi) {
4934 if (IS_CHERRYVIEW(dev))
d288f65f 4935 chv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 4936 else
d288f65f 4937 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 4938 }
5b18e57c
DV
4939
4940 if (intel_crtc->config.has_dp_encoder)
4941 intel_dp_set_m_n(intel_crtc);
4942
4943 intel_set_pipe_timings(intel_crtc);
4944
c14b0485
VS
4945 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4946 struct drm_i915_private *dev_priv = dev->dev_private;
4947
4948 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4949 I915_WRITE(CHV_CANVAS(pipe), 0);
4950 }
4951
5b18e57c
DV
4952 i9xx_set_pipeconf(intel_crtc);
4953
89b667f8 4954 intel_crtc->active = true;
89b667f8 4955
a72e4c9f 4956 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 4957
89b667f8
JB
4958 for_each_encoder_on_crtc(dev, crtc, encoder)
4959 if (encoder->pre_pll_enable)
4960 encoder->pre_pll_enable(encoder);
4961
9d556c99
CML
4962 if (!is_dsi) {
4963 if (IS_CHERRYVIEW(dev))
d288f65f 4964 chv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 4965 else
d288f65f 4966 vlv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 4967 }
89b667f8
JB
4968
4969 for_each_encoder_on_crtc(dev, crtc, encoder)
4970 if (encoder->pre_enable)
4971 encoder->pre_enable(encoder);
4972
2dd24552
JB
4973 i9xx_pfit_enable(intel_crtc);
4974
63cbb074
VS
4975 intel_crtc_load_lut(crtc);
4976
f37fcc2a 4977 intel_update_watermarks(crtc);
e1fdc473 4978 intel_enable_pipe(intel_crtc);
be6a6f8e 4979
5004945f
JN
4980 for_each_encoder_on_crtc(dev, crtc, encoder)
4981 encoder->enable(encoder);
9ab0460b 4982
4b3a9526
VS
4983 assert_vblank_disabled(crtc);
4984 drm_crtc_vblank_on(crtc);
4985
9ab0460b 4986 intel_crtc_enable_planes(crtc);
d40d9187 4987
56b80e1f 4988 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 4989 i9xx_check_fifo_underruns(dev_priv);
89b667f8
JB
4990}
4991
f13c2ef3
DV
4992static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4993{
4994 struct drm_device *dev = crtc->base.dev;
4995 struct drm_i915_private *dev_priv = dev->dev_private;
4996
4997 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4998 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4999}
5000
0b8765c6 5001static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
5002{
5003 struct drm_device *dev = crtc->dev;
a72e4c9f 5004 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 5005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5006 struct intel_encoder *encoder;
79e53945 5007 int pipe = intel_crtc->pipe;
79e53945 5008
08a48469
DV
5009 WARN_ON(!crtc->enabled);
5010
f7abfe8b
CW
5011 if (intel_crtc->active)
5012 return;
5013
f13c2ef3
DV
5014 i9xx_set_pll_dividers(intel_crtc);
5015
5b18e57c
DV
5016 if (intel_crtc->config.has_dp_encoder)
5017 intel_dp_set_m_n(intel_crtc);
5018
5019 intel_set_pipe_timings(intel_crtc);
5020
5b18e57c
DV
5021 i9xx_set_pipeconf(intel_crtc);
5022
f7abfe8b 5023 intel_crtc->active = true;
6b383a7f 5024
4a3436e8 5025 if (!IS_GEN2(dev))
a72e4c9f 5026 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5027
9d6d9f19
MK
5028 for_each_encoder_on_crtc(dev, crtc, encoder)
5029 if (encoder->pre_enable)
5030 encoder->pre_enable(encoder);
5031
f6736a1a
DV
5032 i9xx_enable_pll(intel_crtc);
5033
2dd24552
JB
5034 i9xx_pfit_enable(intel_crtc);
5035
63cbb074
VS
5036 intel_crtc_load_lut(crtc);
5037
f37fcc2a 5038 intel_update_watermarks(crtc);
e1fdc473 5039 intel_enable_pipe(intel_crtc);
be6a6f8e 5040
fa5c73b1
DV
5041 for_each_encoder_on_crtc(dev, crtc, encoder)
5042 encoder->enable(encoder);
9ab0460b 5043
4b3a9526
VS
5044 assert_vblank_disabled(crtc);
5045 drm_crtc_vblank_on(crtc);
5046
9ab0460b 5047 intel_crtc_enable_planes(crtc);
d40d9187 5048
4a3436e8
VS
5049 /*
5050 * Gen2 reports pipe underruns whenever all planes are disabled.
5051 * So don't enable underrun reporting before at least some planes
5052 * are enabled.
5053 * FIXME: Need to fix the logic to work when we turn off all planes
5054 * but leave the pipe running.
5055 */
5056 if (IS_GEN2(dev))
a72e4c9f 5057 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5058
56b80e1f 5059 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5060 i9xx_check_fifo_underruns(dev_priv);
0b8765c6 5061}
79e53945 5062
87476d63
DV
5063static void i9xx_pfit_disable(struct intel_crtc *crtc)
5064{
5065 struct drm_device *dev = crtc->base.dev;
5066 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 5067
328d8e82
DV
5068 if (!crtc->config.gmch_pfit.control)
5069 return;
87476d63 5070
328d8e82 5071 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 5072
328d8e82
DV
5073 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5074 I915_READ(PFIT_CONTROL));
5075 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
5076}
5077
0b8765c6
JB
5078static void i9xx_crtc_disable(struct drm_crtc *crtc)
5079{
5080 struct drm_device *dev = crtc->dev;
5081 struct drm_i915_private *dev_priv = dev->dev_private;
5082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5083 struct intel_encoder *encoder;
0b8765c6 5084 int pipe = intel_crtc->pipe;
ef9c3aee 5085
f7abfe8b
CW
5086 if (!intel_crtc->active)
5087 return;
5088
4a3436e8
VS
5089 /*
5090 * Gen2 reports pipe underruns whenever all planes are disabled.
5091 * So diasble underrun reporting before all the planes get disabled.
5092 * FIXME: Need to fix the logic to work when we turn off all planes
5093 * but leave the pipe running.
5094 */
5095 if (IS_GEN2(dev))
a72e4c9f 5096 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5097
564ed191
ID
5098 /*
5099 * Vblank time updates from the shadow to live plane control register
5100 * are blocked if the memory self-refresh mode is active at that
5101 * moment. So to make sure the plane gets truly disabled, disable
5102 * first the self-refresh mode. The self-refresh enable bit in turn
5103 * will be checked/applied by the HW only at the next frame start
5104 * event which is after the vblank start event, so we need to have a
5105 * wait-for-vblank between disabling the plane and the pipe.
5106 */
5107 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
5108 intel_crtc_disable_planes(crtc);
5109
6304cd91
VS
5110 /*
5111 * On gen2 planes are double buffered but the pipe isn't, so we must
5112 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
5113 * We also need to wait on all gmch platforms because of the
5114 * self-refresh mode constraint explained above.
6304cd91 5115 */
564ed191 5116 intel_wait_for_vblank(dev, pipe);
6304cd91 5117
4b3a9526
VS
5118 drm_crtc_vblank_off(crtc);
5119 assert_vblank_disabled(crtc);
5120
5121 for_each_encoder_on_crtc(dev, crtc, encoder)
5122 encoder->disable(encoder);
5123
575f7ab7 5124 intel_disable_pipe(intel_crtc);
24a1f16d 5125
87476d63 5126 i9xx_pfit_disable(intel_crtc);
24a1f16d 5127
89b667f8
JB
5128 for_each_encoder_on_crtc(dev, crtc, encoder)
5129 if (encoder->post_disable)
5130 encoder->post_disable(encoder);
5131
409ee761 5132 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
5133 if (IS_CHERRYVIEW(dev))
5134 chv_disable_pll(dev_priv, pipe);
5135 else if (IS_VALLEYVIEW(dev))
5136 vlv_disable_pll(dev_priv, pipe);
5137 else
1c4e0274 5138 i9xx_disable_pll(intel_crtc);
076ed3b2 5139 }
0b8765c6 5140
4a3436e8 5141 if (!IS_GEN2(dev))
a72e4c9f 5142 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5143
f7abfe8b 5144 intel_crtc->active = false;
46ba614c 5145 intel_update_watermarks(crtc);
f37fcc2a 5146
efa9624e 5147 mutex_lock(&dev->struct_mutex);
6b383a7f 5148 intel_update_fbc(dev);
efa9624e 5149 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
5150}
5151
ee7b9f93
JB
5152static void i9xx_crtc_off(struct drm_crtc *crtc)
5153{
5154}
5155
976f8a20
DV
5156static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5157 bool enabled)
2c07245f
ZW
5158{
5159 struct drm_device *dev = crtc->dev;
5160 struct drm_i915_master_private *master_priv;
5161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5162 int pipe = intel_crtc->pipe;
79e53945
JB
5163
5164 if (!dev->primary->master)
5165 return;
5166
5167 master_priv = dev->primary->master->driver_priv;
5168 if (!master_priv->sarea_priv)
5169 return;
5170
79e53945
JB
5171 switch (pipe) {
5172 case 0:
5173 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5174 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5175 break;
5176 case 1:
5177 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5178 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5179 break;
5180 default:
9db4a9c7 5181 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
5182 break;
5183 }
79e53945
JB
5184}
5185
b04c5bd6
BF
5186/* Master function to enable/disable CRTC and corresponding power wells */
5187void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
5188{
5189 struct drm_device *dev = crtc->dev;
5190 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 5191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
5192 enum intel_display_power_domain domain;
5193 unsigned long domains;
976f8a20 5194
0e572fe7
DV
5195 if (enable) {
5196 if (!intel_crtc->active) {
e1e9fb84
DV
5197 domains = get_crtc_power_domains(crtc);
5198 for_each_power_domain(domain, domains)
5199 intel_display_power_get(dev_priv, domain);
5200 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
5201
5202 dev_priv->display.crtc_enable(crtc);
5203 }
5204 } else {
5205 if (intel_crtc->active) {
5206 dev_priv->display.crtc_disable(crtc);
5207
e1e9fb84
DV
5208 domains = intel_crtc->enabled_power_domains;
5209 for_each_power_domain(domain, domains)
5210 intel_display_power_put(dev_priv, domain);
5211 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
5212 }
5213 }
b04c5bd6
BF
5214}
5215
5216/**
5217 * Sets the power management mode of the pipe and plane.
5218 */
5219void intel_crtc_update_dpms(struct drm_crtc *crtc)
5220{
5221 struct drm_device *dev = crtc->dev;
5222 struct intel_encoder *intel_encoder;
5223 bool enable = false;
5224
5225 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5226 enable |= intel_encoder->connectors_active;
5227
5228 intel_crtc_control(crtc, enable);
976f8a20
DV
5229
5230 intel_crtc_update_sarea(crtc, enable);
5231}
5232
cdd59983
CW
5233static void intel_crtc_disable(struct drm_crtc *crtc)
5234{
cdd59983 5235 struct drm_device *dev = crtc->dev;
976f8a20 5236 struct drm_connector *connector;
ee7b9f93 5237 struct drm_i915_private *dev_priv = dev->dev_private;
2ff8fde1 5238 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
a071fa00 5239 enum pipe pipe = to_intel_crtc(crtc)->pipe;
cdd59983 5240
976f8a20
DV
5241 /* crtc should still be enabled when we disable it. */
5242 WARN_ON(!crtc->enabled);
5243
5244 dev_priv->display.crtc_disable(crtc);
5245 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
5246 dev_priv->display.off(crtc);
5247
f4510a27 5248 if (crtc->primary->fb) {
cdd59983 5249 mutex_lock(&dev->struct_mutex);
a071fa00
DV
5250 intel_unpin_fb_obj(old_obj);
5251 i915_gem_track_fb(old_obj, NULL,
5252 INTEL_FRONTBUFFER_PRIMARY(pipe));
cdd59983 5253 mutex_unlock(&dev->struct_mutex);
f4510a27 5254 crtc->primary->fb = NULL;
976f8a20
DV
5255 }
5256
5257 /* Update computed state. */
5258 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5259 if (!connector->encoder || !connector->encoder->crtc)
5260 continue;
5261
5262 if (connector->encoder->crtc != crtc)
5263 continue;
5264
5265 connector->dpms = DRM_MODE_DPMS_OFF;
5266 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
5267 }
5268}
5269
ea5b213a 5270void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5271{
4ef69c7a 5272 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5273
ea5b213a
CW
5274 drm_encoder_cleanup(encoder);
5275 kfree(intel_encoder);
7e7d76c3
JB
5276}
5277
9237329d 5278/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
5279 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5280 * state of the entire output pipe. */
9237329d 5281static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 5282{
5ab432ef
DV
5283 if (mode == DRM_MODE_DPMS_ON) {
5284 encoder->connectors_active = true;
5285
b2cabb0e 5286 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
5287 } else {
5288 encoder->connectors_active = false;
5289
b2cabb0e 5290 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 5291 }
79e53945
JB
5292}
5293
0a91ca29
DV
5294/* Cross check the actual hw state with our own modeset state tracking (and it's
5295 * internal consistency). */
b980514c 5296static void intel_connector_check_state(struct intel_connector *connector)
79e53945 5297{
0a91ca29
DV
5298 if (connector->get_hw_state(connector)) {
5299 struct intel_encoder *encoder = connector->encoder;
5300 struct drm_crtc *crtc;
5301 bool encoder_enabled;
5302 enum pipe pipe;
5303
5304 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5305 connector->base.base.id,
c23cc417 5306 connector->base.name);
0a91ca29 5307
0e32b39c
DA
5308 /* there is no real hw state for MST connectors */
5309 if (connector->mst_port)
5310 return;
5311
0a91ca29
DV
5312 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5313 "wrong connector dpms state\n");
5314 WARN(connector->base.encoder != &encoder->base,
5315 "active connector not linked to encoder\n");
0a91ca29 5316
36cd7444
DA
5317 if (encoder) {
5318 WARN(!encoder->connectors_active,
5319 "encoder->connectors_active not set\n");
5320
5321 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5322 WARN(!encoder_enabled, "encoder not enabled\n");
5323 if (WARN_ON(!encoder->base.crtc))
5324 return;
0a91ca29 5325
36cd7444 5326 crtc = encoder->base.crtc;
0a91ca29 5327
36cd7444
DA
5328 WARN(!crtc->enabled, "crtc not enabled\n");
5329 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5330 WARN(pipe != to_intel_crtc(crtc)->pipe,
5331 "encoder active on the wrong pipe\n");
5332 }
0a91ca29 5333 }
79e53945
JB
5334}
5335
5ab432ef
DV
5336/* Even simpler default implementation, if there's really no special case to
5337 * consider. */
5338void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5339{
5ab432ef
DV
5340 /* All the simple cases only support two dpms states. */
5341 if (mode != DRM_MODE_DPMS_ON)
5342 mode = DRM_MODE_DPMS_OFF;
d4270e57 5343
5ab432ef
DV
5344 if (mode == connector->dpms)
5345 return;
5346
5347 connector->dpms = mode;
5348
5349 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5350 if (connector->encoder)
5351 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5352
b980514c 5353 intel_modeset_check_state(connector->dev);
79e53945
JB
5354}
5355
f0947c37
DV
5356/* Simple connector->get_hw_state implementation for encoders that support only
5357 * one connector and no cloning and hence the encoder state determines the state
5358 * of the connector. */
5359bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5360{
24929352 5361 enum pipe pipe = 0;
f0947c37 5362 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5363
f0947c37 5364 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5365}
5366
1857e1da
DV
5367static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5368 struct intel_crtc_config *pipe_config)
5369{
5370 struct drm_i915_private *dev_priv = dev->dev_private;
5371 struct intel_crtc *pipe_B_crtc =
5372 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5373
5374 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5375 pipe_name(pipe), pipe_config->fdi_lanes);
5376 if (pipe_config->fdi_lanes > 4) {
5377 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5378 pipe_name(pipe), pipe_config->fdi_lanes);
5379 return false;
5380 }
5381
bafb6553 5382 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5383 if (pipe_config->fdi_lanes > 2) {
5384 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5385 pipe_config->fdi_lanes);
5386 return false;
5387 } else {
5388 return true;
5389 }
5390 }
5391
5392 if (INTEL_INFO(dev)->num_pipes == 2)
5393 return true;
5394
5395 /* Ivybridge 3 pipe is really complicated */
5396 switch (pipe) {
5397 case PIPE_A:
5398 return true;
5399 case PIPE_B:
5400 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5401 pipe_config->fdi_lanes > 2) {
5402 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5403 pipe_name(pipe), pipe_config->fdi_lanes);
5404 return false;
5405 }
5406 return true;
5407 case PIPE_C:
1e833f40 5408 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
5409 pipe_B_crtc->config.fdi_lanes <= 2) {
5410 if (pipe_config->fdi_lanes > 2) {
5411 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5412 pipe_name(pipe), pipe_config->fdi_lanes);
5413 return false;
5414 }
5415 } else {
5416 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5417 return false;
5418 }
5419 return true;
5420 default:
5421 BUG();
5422 }
5423}
5424
e29c22c0
DV
5425#define RETRY 1
5426static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5427 struct intel_crtc_config *pipe_config)
877d48d5 5428{
1857e1da 5429 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 5430 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 5431 int lane, link_bw, fdi_dotclock;
e29c22c0 5432 bool setup_ok, needs_recompute = false;
877d48d5 5433
e29c22c0 5434retry:
877d48d5
DV
5435 /* FDI is a binary signal running at ~2.7GHz, encoding
5436 * each output octet as 10 bits. The actual frequency
5437 * is stored as a divider into a 100MHz clock, and the
5438 * mode pixel clock is stored in units of 1KHz.
5439 * Hence the bw of each lane in terms of the mode signal
5440 * is:
5441 */
5442 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5443
241bfc38 5444 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5445
2bd89a07 5446 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5447 pipe_config->pipe_bpp);
5448
5449 pipe_config->fdi_lanes = lane;
5450
2bd89a07 5451 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5452 link_bw, &pipe_config->fdi_m_n);
1857e1da 5453
e29c22c0
DV
5454 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5455 intel_crtc->pipe, pipe_config);
5456 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5457 pipe_config->pipe_bpp -= 2*3;
5458 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5459 pipe_config->pipe_bpp);
5460 needs_recompute = true;
5461 pipe_config->bw_constrained = true;
5462
5463 goto retry;
5464 }
5465
5466 if (needs_recompute)
5467 return RETRY;
5468
5469 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5470}
5471
42db64ef
PZ
5472static void hsw_compute_ips_config(struct intel_crtc *crtc,
5473 struct intel_crtc_config *pipe_config)
5474{
d330a953 5475 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5476 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5477 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5478}
5479
a43f6e0f 5480static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 5481 struct intel_crtc_config *pipe_config)
79e53945 5482{
a43f6e0f 5483 struct drm_device *dev = crtc->base.dev;
8bd31e67 5484 struct drm_i915_private *dev_priv = dev->dev_private;
b8cecdf5 5485 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 5486
ad3a4479 5487 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 5488 if (INTEL_INFO(dev)->gen < 4) {
cf532bb2
VS
5489 int clock_limit =
5490 dev_priv->display.get_display_clock_speed(dev);
5491
5492 /*
5493 * Enable pixel doubling when the dot clock
5494 * is > 90% of the (display) core speed.
5495 *
b397c96b
VS
5496 * GDG double wide on either pipe,
5497 * otherwise pipe A only.
cf532bb2 5498 */
b397c96b 5499 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5500 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5501 clock_limit *= 2;
cf532bb2 5502 pipe_config->double_wide = true;
ad3a4479
VS
5503 }
5504
241bfc38 5505 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5506 return -EINVAL;
2c07245f 5507 }
89749350 5508
1d1d0e27
VS
5509 /*
5510 * Pipe horizontal size must be even in:
5511 * - DVO ganged mode
5512 * - LVDS dual channel mode
5513 * - Double wide pipe
5514 */
409ee761 5515 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
5516 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5517 pipe_config->pipe_src_w &= ~1;
5518
8693a824
DL
5519 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5520 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5521 */
5522 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5523 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5524 return -EINVAL;
44f46b42 5525
bd080ee5 5526 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5527 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5528 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5529 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5530 * for lvds. */
5531 pipe_config->pipe_bpp = 8*3;
5532 }
5533
f5adf94e 5534 if (HAS_IPS(dev))
a43f6e0f
DV
5535 hsw_compute_ips_config(crtc, pipe_config);
5536
877d48d5 5537 if (pipe_config->has_pch_encoder)
a43f6e0f 5538 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5539
e29c22c0 5540 return 0;
79e53945
JB
5541}
5542
25eb05fc
JB
5543static int valleyview_get_display_clock_speed(struct drm_device *dev)
5544{
d197b7d3
VS
5545 struct drm_i915_private *dev_priv = dev->dev_private;
5546 int vco = valleyview_get_vco(dev_priv);
5547 u32 val;
5548 int divider;
5549
d49a340d
VS
5550 /* FIXME: Punit isn't quite ready yet */
5551 if (IS_CHERRYVIEW(dev))
5552 return 400000;
5553
d197b7d3
VS
5554 mutex_lock(&dev_priv->dpio_lock);
5555 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5556 mutex_unlock(&dev_priv->dpio_lock);
5557
5558 divider = val & DISPLAY_FREQUENCY_VALUES;
5559
7d007f40
VS
5560 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5561 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5562 "cdclk change in progress\n");
5563
d197b7d3 5564 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
25eb05fc
JB
5565}
5566
e70236a8
JB
5567static int i945_get_display_clock_speed(struct drm_device *dev)
5568{
5569 return 400000;
5570}
79e53945 5571
e70236a8 5572static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5573{
e70236a8
JB
5574 return 333000;
5575}
79e53945 5576
e70236a8
JB
5577static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5578{
5579 return 200000;
5580}
79e53945 5581
257a7ffc
DV
5582static int pnv_get_display_clock_speed(struct drm_device *dev)
5583{
5584 u16 gcfgc = 0;
5585
5586 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5587
5588 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5589 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5590 return 267000;
5591 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5592 return 333000;
5593 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5594 return 444000;
5595 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5596 return 200000;
5597 default:
5598 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5599 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5600 return 133000;
5601 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5602 return 167000;
5603 }
5604}
5605
e70236a8
JB
5606static int i915gm_get_display_clock_speed(struct drm_device *dev)
5607{
5608 u16 gcfgc = 0;
79e53945 5609
e70236a8
JB
5610 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5611
5612 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5613 return 133000;
5614 else {
5615 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5616 case GC_DISPLAY_CLOCK_333_MHZ:
5617 return 333000;
5618 default:
5619 case GC_DISPLAY_CLOCK_190_200_MHZ:
5620 return 190000;
79e53945 5621 }
e70236a8
JB
5622 }
5623}
5624
5625static int i865_get_display_clock_speed(struct drm_device *dev)
5626{
5627 return 266000;
5628}
5629
5630static int i855_get_display_clock_speed(struct drm_device *dev)
5631{
5632 u16 hpllcc = 0;
5633 /* Assume that the hardware is in the high speed state. This
5634 * should be the default.
5635 */
5636 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5637 case GC_CLOCK_133_200:
5638 case GC_CLOCK_100_200:
5639 return 200000;
5640 case GC_CLOCK_166_250:
5641 return 250000;
5642 case GC_CLOCK_100_133:
79e53945 5643 return 133000;
e70236a8 5644 }
79e53945 5645
e70236a8
JB
5646 /* Shouldn't happen */
5647 return 0;
5648}
79e53945 5649
e70236a8
JB
5650static int i830_get_display_clock_speed(struct drm_device *dev)
5651{
5652 return 133000;
79e53945
JB
5653}
5654
2c07245f 5655static void
a65851af 5656intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5657{
a65851af
VS
5658 while (*num > DATA_LINK_M_N_MASK ||
5659 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5660 *num >>= 1;
5661 *den >>= 1;
5662 }
5663}
5664
a65851af
VS
5665static void compute_m_n(unsigned int m, unsigned int n,
5666 uint32_t *ret_m, uint32_t *ret_n)
5667{
5668 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5669 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5670 intel_reduce_m_n_ratio(ret_m, ret_n);
5671}
5672
e69d0bc1
DV
5673void
5674intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5675 int pixel_clock, int link_clock,
5676 struct intel_link_m_n *m_n)
2c07245f 5677{
e69d0bc1 5678 m_n->tu = 64;
a65851af
VS
5679
5680 compute_m_n(bits_per_pixel * pixel_clock,
5681 link_clock * nlanes * 8,
5682 &m_n->gmch_m, &m_n->gmch_n);
5683
5684 compute_m_n(pixel_clock, link_clock,
5685 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5686}
5687
a7615030
CW
5688static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5689{
d330a953
JN
5690 if (i915.panel_use_ssc >= 0)
5691 return i915.panel_use_ssc != 0;
41aa3448 5692 return dev_priv->vbt.lvds_use_ssc
435793df 5693 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5694}
5695
409ee761 5696static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
c65d77d8 5697{
409ee761 5698 struct drm_device *dev = crtc->base.dev;
c65d77d8
JB
5699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 int refclk;
5701
a0c4da24 5702 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5703 refclk = 100000;
d0737e1d 5704 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5705 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5706 refclk = dev_priv->vbt.lvds_ssc_freq;
5707 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5708 } else if (!IS_GEN2(dev)) {
5709 refclk = 96000;
5710 } else {
5711 refclk = 48000;
5712 }
5713
5714 return refclk;
5715}
5716
7429e9d4 5717static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5718{
7df00d7a 5719 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5720}
f47709a9 5721
7429e9d4
DV
5722static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5723{
5724 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5725}
5726
f47709a9 5727static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5728 intel_clock_t *reduced_clock)
5729{
f47709a9 5730 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5731 u32 fp, fp2 = 0;
5732
5733 if (IS_PINEVIEW(dev)) {
7429e9d4 5734 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5735 if (reduced_clock)
7429e9d4 5736 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5737 } else {
7429e9d4 5738 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5739 if (reduced_clock)
7429e9d4 5740 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5741 }
5742
8bcc2795 5743 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5744
f47709a9 5745 crtc->lowfreq_avail = false;
409ee761 5746 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
d330a953 5747 reduced_clock && i915.powersave) {
8bcc2795 5748 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5749 crtc->lowfreq_avail = true;
a7516a05 5750 } else {
8bcc2795 5751 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5752 }
5753}
5754
5e69f97f
CML
5755static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5756 pipe)
89b667f8
JB
5757{
5758 u32 reg_val;
5759
5760 /*
5761 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5762 * and set it to a reasonable value instead.
5763 */
ab3c759a 5764 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5765 reg_val &= 0xffffff00;
5766 reg_val |= 0x00000030;
ab3c759a 5767 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5768
ab3c759a 5769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5770 reg_val &= 0x8cffffff;
5771 reg_val = 0x8c000000;
ab3c759a 5772 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5773
ab3c759a 5774 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5775 reg_val &= 0xffffff00;
ab3c759a 5776 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5777
ab3c759a 5778 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5779 reg_val &= 0x00ffffff;
5780 reg_val |= 0xb0000000;
ab3c759a 5781 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5782}
5783
b551842d
DV
5784static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5785 struct intel_link_m_n *m_n)
5786{
5787 struct drm_device *dev = crtc->base.dev;
5788 struct drm_i915_private *dev_priv = dev->dev_private;
5789 int pipe = crtc->pipe;
5790
e3b95f1e
DV
5791 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5792 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5793 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5794 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5795}
5796
5797static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
5798 struct intel_link_m_n *m_n,
5799 struct intel_link_m_n *m2_n2)
b551842d
DV
5800{
5801 struct drm_device *dev = crtc->base.dev;
5802 struct drm_i915_private *dev_priv = dev->dev_private;
5803 int pipe = crtc->pipe;
5804 enum transcoder transcoder = crtc->config.cpu_transcoder;
5805
5806 if (INTEL_INFO(dev)->gen >= 5) {
5807 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5808 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5809 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5810 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
5811 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5812 * for gen < 8) and if DRRS is supported (to make sure the
5813 * registers are not unnecessarily accessed).
5814 */
5815 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5816 crtc->config.has_drrs) {
5817 I915_WRITE(PIPE_DATA_M2(transcoder),
5818 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5819 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5820 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5821 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5822 }
b551842d 5823 } else {
e3b95f1e
DV
5824 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5825 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5826 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5827 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5828 }
5829}
5830
f769cd24 5831void intel_dp_set_m_n(struct intel_crtc *crtc)
03afc4a2
DV
5832{
5833 if (crtc->config.has_pch_encoder)
5834 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5835 else
f769cd24
VK
5836 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5837 &crtc->config.dp_m2_n2);
03afc4a2
DV
5838}
5839
d288f65f
VS
5840static void vlv_update_pll(struct intel_crtc *crtc,
5841 struct intel_crtc_config *pipe_config)
bdd4b6a6
DV
5842{
5843 u32 dpll, dpll_md;
5844
5845 /*
5846 * Enable DPIO clock input. We should never disable the reference
5847 * clock for pipe B, since VGA hotplug / manual detection depends
5848 * on it.
5849 */
5850 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5851 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5852 /* We should never disable this, set it here for state tracking */
5853 if (crtc->pipe == PIPE_B)
5854 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5855 dpll |= DPLL_VCO_ENABLE;
d288f65f 5856 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 5857
d288f65f 5858 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 5859 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 5860 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
5861}
5862
d288f65f
VS
5863static void vlv_prepare_pll(struct intel_crtc *crtc,
5864 const struct intel_crtc_config *pipe_config)
a0c4da24 5865{
f47709a9 5866 struct drm_device *dev = crtc->base.dev;
a0c4da24 5867 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5868 int pipe = crtc->pipe;
bdd4b6a6 5869 u32 mdiv;
a0c4da24 5870 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5871 u32 coreclk, reg_val;
a0c4da24 5872
09153000
DV
5873 mutex_lock(&dev_priv->dpio_lock);
5874
d288f65f
VS
5875 bestn = pipe_config->dpll.n;
5876 bestm1 = pipe_config->dpll.m1;
5877 bestm2 = pipe_config->dpll.m2;
5878 bestp1 = pipe_config->dpll.p1;
5879 bestp2 = pipe_config->dpll.p2;
a0c4da24 5880
89b667f8
JB
5881 /* See eDP HDMI DPIO driver vbios notes doc */
5882
5883 /* PLL B needs special handling */
bdd4b6a6 5884 if (pipe == PIPE_B)
5e69f97f 5885 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5886
5887 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5888 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5889
5890 /* Disable target IRef on PLL */
ab3c759a 5891 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5892 reg_val &= 0x00ffffff;
ab3c759a 5893 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5894
5895 /* Disable fast lock */
ab3c759a 5896 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5897
5898 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5899 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5900 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5901 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5902 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5903
5904 /*
5905 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5906 * but we don't support that).
5907 * Note: don't use the DAC post divider as it seems unstable.
5908 */
5909 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5910 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5911
a0c4da24 5912 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5913 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5914
89b667f8 5915 /* Set HBR and RBR LPF coefficients */
d288f65f 5916 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
5917 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5918 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 5919 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5920 0x009f0003);
89b667f8 5921 else
ab3c759a 5922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5923 0x00d0000f);
5924
0a88818d 5925 if (crtc->config.has_dp_encoder) {
89b667f8 5926 /* Use SSC source */
bdd4b6a6 5927 if (pipe == PIPE_A)
ab3c759a 5928 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5929 0x0df40000);
5930 else
ab3c759a 5931 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5932 0x0df70000);
5933 } else { /* HDMI or VGA */
5934 /* Use bend source */
bdd4b6a6 5935 if (pipe == PIPE_A)
ab3c759a 5936 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5937 0x0df70000);
5938 else
ab3c759a 5939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5940 0x0df40000);
5941 }
a0c4da24 5942
ab3c759a 5943 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 5944 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
5945 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5946 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 5947 coreclk |= 0x01000000;
ab3c759a 5948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5949
ab3c759a 5950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5951 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5952}
5953
d288f65f
VS
5954static void chv_update_pll(struct intel_crtc *crtc,
5955 struct intel_crtc_config *pipe_config)
1ae0d137 5956{
d288f65f 5957 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
5958 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5959 DPLL_VCO_ENABLE;
5960 if (crtc->pipe != PIPE_A)
d288f65f 5961 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 5962
d288f65f
VS
5963 pipe_config->dpll_hw_state.dpll_md =
5964 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
5965}
5966
d288f65f
VS
5967static void chv_prepare_pll(struct intel_crtc *crtc,
5968 const struct intel_crtc_config *pipe_config)
9d556c99
CML
5969{
5970 struct drm_device *dev = crtc->base.dev;
5971 struct drm_i915_private *dev_priv = dev->dev_private;
5972 int pipe = crtc->pipe;
5973 int dpll_reg = DPLL(crtc->pipe);
5974 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 5975 u32 loopfilter, intcoeff;
9d556c99
CML
5976 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5977 int refclk;
5978
d288f65f
VS
5979 bestn = pipe_config->dpll.n;
5980 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5981 bestm1 = pipe_config->dpll.m1;
5982 bestm2 = pipe_config->dpll.m2 >> 22;
5983 bestp1 = pipe_config->dpll.p1;
5984 bestp2 = pipe_config->dpll.p2;
9d556c99
CML
5985
5986 /*
5987 * Enable Refclk and SSC
5988 */
a11b0703 5989 I915_WRITE(dpll_reg,
d288f65f 5990 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703
VS
5991
5992 mutex_lock(&dev_priv->dpio_lock);
9d556c99 5993
9d556c99
CML
5994 /* p1 and p2 divider */
5995 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5996 5 << DPIO_CHV_S1_DIV_SHIFT |
5997 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5998 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5999 1 << DPIO_CHV_K_DIV_SHIFT);
6000
6001 /* Feedback post-divider - m2 */
6002 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6003
6004 /* Feedback refclk divider - n and m1 */
6005 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6006 DPIO_CHV_M1_DIV_BY_2 |
6007 1 << DPIO_CHV_N_DIV_SHIFT);
6008
6009 /* M2 fraction division */
6010 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6011
6012 /* M2 fraction division enable */
6013 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6014 DPIO_CHV_FRAC_DIV_EN |
6015 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6016
6017 /* Loop filter */
409ee761 6018 refclk = i9xx_get_refclk(crtc, 0);
9d556c99
CML
6019 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6020 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6021 if (refclk == 100000)
6022 intcoeff = 11;
6023 else if (refclk == 38400)
6024 intcoeff = 10;
6025 else
6026 intcoeff = 9;
6027 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6028 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6029
6030 /* AFC Recal */
6031 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6032 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6033 DPIO_AFC_RECAL);
6034
6035 mutex_unlock(&dev_priv->dpio_lock);
6036}
6037
d288f65f
VS
6038/**
6039 * vlv_force_pll_on - forcibly enable just the PLL
6040 * @dev_priv: i915 private structure
6041 * @pipe: pipe PLL to enable
6042 * @dpll: PLL configuration
6043 *
6044 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6045 * in cases where we need the PLL enabled even when @pipe is not going to
6046 * be enabled.
6047 */
6048void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6049 const struct dpll *dpll)
6050{
6051 struct intel_crtc *crtc =
6052 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6053 struct intel_crtc_config pipe_config = {
6054 .pixel_multiplier = 1,
6055 .dpll = *dpll,
6056 };
6057
6058 if (IS_CHERRYVIEW(dev)) {
6059 chv_update_pll(crtc, &pipe_config);
6060 chv_prepare_pll(crtc, &pipe_config);
6061 chv_enable_pll(crtc, &pipe_config);
6062 } else {
6063 vlv_update_pll(crtc, &pipe_config);
6064 vlv_prepare_pll(crtc, &pipe_config);
6065 vlv_enable_pll(crtc, &pipe_config);
6066 }
6067}
6068
6069/**
6070 * vlv_force_pll_off - forcibly disable just the PLL
6071 * @dev_priv: i915 private structure
6072 * @pipe: pipe PLL to disable
6073 *
6074 * Disable the PLL for @pipe. To be used in cases where we need
6075 * the PLL enabled even when @pipe is not going to be enabled.
6076 */
6077void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6078{
6079 if (IS_CHERRYVIEW(dev))
6080 chv_disable_pll(to_i915(dev), pipe);
6081 else
6082 vlv_disable_pll(to_i915(dev), pipe);
6083}
6084
f47709a9
DV
6085static void i9xx_update_pll(struct intel_crtc *crtc,
6086 intel_clock_t *reduced_clock,
eb1cbe48
DV
6087 int num_connectors)
6088{
f47709a9 6089 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6090 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
6091 u32 dpll;
6092 bool is_sdvo;
d0737e1d 6093 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6094
f47709a9 6095 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6096
d0737e1d
ACO
6097 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6098 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
6099
6100 dpll = DPLL_VGA_MODE_DIS;
6101
d0737e1d 6102 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6103 dpll |= DPLLB_MODE_LVDS;
6104 else
6105 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6106
ef1b460d 6107 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
d0737e1d 6108 dpll |= (crtc->new_config->pixel_multiplier - 1)
198a037f 6109 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6110 }
198a037f
DV
6111
6112 if (is_sdvo)
4a33e48d 6113 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6114
0a88818d 6115 if (crtc->new_config->has_dp_encoder)
4a33e48d 6116 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6117
6118 /* compute bitmask from p1 value */
6119 if (IS_PINEVIEW(dev))
6120 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6121 else {
6122 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6123 if (IS_G4X(dev) && reduced_clock)
6124 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6125 }
6126 switch (clock->p2) {
6127 case 5:
6128 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6129 break;
6130 case 7:
6131 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6132 break;
6133 case 10:
6134 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6135 break;
6136 case 14:
6137 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6138 break;
6139 }
6140 if (INTEL_INFO(dev)->gen >= 4)
6141 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6142
d0737e1d 6143 if (crtc->new_config->sdvo_tv_clock)
eb1cbe48 6144 dpll |= PLL_REF_INPUT_TVCLKINBC;
d0737e1d 6145 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6146 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6147 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6148 else
6149 dpll |= PLL_REF_INPUT_DREFCLK;
6150
6151 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6152 crtc->new_config->dpll_hw_state.dpll = dpll;
8bcc2795 6153
eb1cbe48 6154 if (INTEL_INFO(dev)->gen >= 4) {
d0737e1d 6155 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
ef1b460d 6156 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d0737e1d 6157 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6158 }
6159}
6160
f47709a9 6161static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 6162 intel_clock_t *reduced_clock,
eb1cbe48
DV
6163 int num_connectors)
6164{
f47709a9 6165 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6166 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 6167 u32 dpll;
d0737e1d 6168 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6169
f47709a9 6170 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6171
eb1cbe48
DV
6172 dpll = DPLL_VGA_MODE_DIS;
6173
d0737e1d 6174 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6175 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6176 } else {
6177 if (clock->p1 == 2)
6178 dpll |= PLL_P1_DIVIDE_BY_TWO;
6179 else
6180 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6181 if (clock->p2 == 4)
6182 dpll |= PLL_P2_DIVIDE_BY_4;
6183 }
6184
d0737e1d 6185 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
4a33e48d
DV
6186 dpll |= DPLL_DVO_2X_MODE;
6187
d0737e1d 6188 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6189 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6190 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6191 else
6192 dpll |= PLL_REF_INPUT_DREFCLK;
6193
6194 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6195 crtc->new_config->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6196}
6197
8a654f3b 6198static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
6199{
6200 struct drm_device *dev = intel_crtc->base.dev;
6201 struct drm_i915_private *dev_priv = dev->dev_private;
6202 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6203 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
6204 struct drm_display_mode *adjusted_mode =
6205 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
6206 uint32_t crtc_vtotal, crtc_vblank_end;
6207 int vsyncshift = 0;
4d8a62ea
DV
6208
6209 /* We need to be careful not to changed the adjusted mode, for otherwise
6210 * the hw state checker will get angry at the mismatch. */
6211 crtc_vtotal = adjusted_mode->crtc_vtotal;
6212 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6213
609aeaca 6214 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6215 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6216 crtc_vtotal -= 1;
6217 crtc_vblank_end -= 1;
609aeaca 6218
409ee761 6219 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
6220 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6221 else
6222 vsyncshift = adjusted_mode->crtc_hsync_start -
6223 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6224 if (vsyncshift < 0)
6225 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6226 }
6227
6228 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 6229 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6230
fe2b8f9d 6231 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6232 (adjusted_mode->crtc_hdisplay - 1) |
6233 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6234 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6235 (adjusted_mode->crtc_hblank_start - 1) |
6236 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6237 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6238 (adjusted_mode->crtc_hsync_start - 1) |
6239 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6240
fe2b8f9d 6241 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6242 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6243 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6244 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6245 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6246 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6247 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
6248 (adjusted_mode->crtc_vsync_start - 1) |
6249 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6250
b5e508d4
PZ
6251 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6252 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6253 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6254 * bits. */
6255 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6256 (pipe == PIPE_B || pipe == PIPE_C))
6257 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6258
b0e77b9c
PZ
6259 /* pipesrc controls the size that is scaled from, which should
6260 * always be the user's requested size.
6261 */
6262 I915_WRITE(PIPESRC(pipe),
37327abd
VS
6263 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6264 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
6265}
6266
1bd1bd80
DV
6267static void intel_get_pipe_timings(struct intel_crtc *crtc,
6268 struct intel_crtc_config *pipe_config)
6269{
6270 struct drm_device *dev = crtc->base.dev;
6271 struct drm_i915_private *dev_priv = dev->dev_private;
6272 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6273 uint32_t tmp;
6274
6275 tmp = I915_READ(HTOTAL(cpu_transcoder));
6276 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6277 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6278 tmp = I915_READ(HBLANK(cpu_transcoder));
6279 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6280 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6281 tmp = I915_READ(HSYNC(cpu_transcoder));
6282 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6283 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6284
6285 tmp = I915_READ(VTOTAL(cpu_transcoder));
6286 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6287 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6288 tmp = I915_READ(VBLANK(cpu_transcoder));
6289 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6290 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6291 tmp = I915_READ(VSYNC(cpu_transcoder));
6292 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6293 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6294
6295 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6296 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6297 pipe_config->adjusted_mode.crtc_vtotal += 1;
6298 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6299 }
6300
6301 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
6302 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6303 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6304
6305 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6306 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
6307}
6308
f6a83288
DV
6309void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6310 struct intel_crtc_config *pipe_config)
babea61d 6311{
f6a83288
DV
6312 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6313 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6314 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6315 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 6316
f6a83288
DV
6317 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6318 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6319 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6320 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 6321
f6a83288 6322 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 6323
f6a83288
DV
6324 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6325 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
6326}
6327
84b046f3
DV
6328static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6329{
6330 struct drm_device *dev = intel_crtc->base.dev;
6331 struct drm_i915_private *dev_priv = dev->dev_private;
6332 uint32_t pipeconf;
6333
9f11a9e4 6334 pipeconf = 0;
84b046f3 6335
b6b5d049
VS
6336 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6337 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6338 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 6339
cf532bb2
VS
6340 if (intel_crtc->config.double_wide)
6341 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 6342
ff9ce46e
DV
6343 /* only g4x and later have fancy bpc/dither controls */
6344 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
6345 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6346 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6347 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 6348 PIPECONF_DITHER_TYPE_SP;
84b046f3 6349
ff9ce46e
DV
6350 switch (intel_crtc->config.pipe_bpp) {
6351 case 18:
6352 pipeconf |= PIPECONF_6BPC;
6353 break;
6354 case 24:
6355 pipeconf |= PIPECONF_8BPC;
6356 break;
6357 case 30:
6358 pipeconf |= PIPECONF_10BPC;
6359 break;
6360 default:
6361 /* Case prevented by intel_choose_pipe_bpp_dither. */
6362 BUG();
84b046f3
DV
6363 }
6364 }
6365
6366 if (HAS_PIPE_CXSR(dev)) {
6367 if (intel_crtc->lowfreq_avail) {
6368 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6369 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6370 } else {
6371 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6372 }
6373 }
6374
efc2cfff
VS
6375 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6376 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 6377 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
6378 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6379 else
6380 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6381 } else
84b046f3
DV
6382 pipeconf |= PIPECONF_PROGRESSIVE;
6383
9f11a9e4
DV
6384 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6385 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6386
84b046f3
DV
6387 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6388 POSTING_READ(PIPECONF(intel_crtc->pipe));
6389}
6390
d6dfee7a 6391static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
79e53945 6392{
c7653199 6393 struct drm_device *dev = crtc->base.dev;
79e53945 6394 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 6395 int refclk, num_connectors = 0;
652c393a 6396 intel_clock_t clock, reduced_clock;
a16af721 6397 bool ok, has_reduced_clock = false;
e9fd1c02 6398 bool is_lvds = false, is_dsi = false;
5eddb70b 6399 struct intel_encoder *encoder;
d4906093 6400 const intel_limit_t *limit;
79e53945 6401
d0737e1d
ACO
6402 for_each_intel_encoder(dev, encoder) {
6403 if (encoder->new_crtc != crtc)
6404 continue;
6405
5eddb70b 6406 switch (encoder->type) {
79e53945
JB
6407 case INTEL_OUTPUT_LVDS:
6408 is_lvds = true;
6409 break;
e9fd1c02
JN
6410 case INTEL_OUTPUT_DSI:
6411 is_dsi = true;
6412 break;
6847d71b
PZ
6413 default:
6414 break;
79e53945 6415 }
43565a06 6416
c751ce4f 6417 num_connectors++;
79e53945
JB
6418 }
6419
f2335330 6420 if (is_dsi)
5b18e57c 6421 return 0;
f2335330 6422
d0737e1d 6423 if (!crtc->new_config->clock_set) {
409ee761 6424 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6425
e9fd1c02
JN
6426 /*
6427 * Returns a set of divisors for the desired target clock with
6428 * the given refclk, or FALSE. The returned values represent
6429 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6430 * 2) / p1 / p2.
6431 */
409ee761 6432 limit = intel_limit(crtc, refclk);
c7653199 6433 ok = dev_priv->display.find_dpll(limit, crtc,
d0737e1d 6434 crtc->new_config->port_clock,
e9fd1c02 6435 refclk, NULL, &clock);
f2335330 6436 if (!ok) {
e9fd1c02
JN
6437 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6438 return -EINVAL;
6439 }
79e53945 6440
f2335330
JN
6441 if (is_lvds && dev_priv->lvds_downclock_avail) {
6442 /*
6443 * Ensure we match the reduced clock's P to the target
6444 * clock. If the clocks don't match, we can't switch
6445 * the display clock by using the FP0/FP1. In such case
6446 * we will disable the LVDS downclock feature.
6447 */
6448 has_reduced_clock =
c7653199 6449 dev_priv->display.find_dpll(limit, crtc,
f2335330
JN
6450 dev_priv->lvds_downclock,
6451 refclk, &clock,
6452 &reduced_clock);
6453 }
6454 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
6455 crtc->new_config->dpll.n = clock.n;
6456 crtc->new_config->dpll.m1 = clock.m1;
6457 crtc->new_config->dpll.m2 = clock.m2;
6458 crtc->new_config->dpll.p1 = clock.p1;
6459 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 6460 }
7026d4ac 6461
e9fd1c02 6462 if (IS_GEN2(dev)) {
c7653199 6463 i8xx_update_pll(crtc,
2a8f64ca
VP
6464 has_reduced_clock ? &reduced_clock : NULL,
6465 num_connectors);
9d556c99 6466 } else if (IS_CHERRYVIEW(dev)) {
d0737e1d 6467 chv_update_pll(crtc, crtc->new_config);
e9fd1c02 6468 } else if (IS_VALLEYVIEW(dev)) {
d0737e1d 6469 vlv_update_pll(crtc, crtc->new_config);
e9fd1c02 6470 } else {
c7653199 6471 i9xx_update_pll(crtc,
eb1cbe48 6472 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6473 num_connectors);
e9fd1c02 6474 }
79e53945 6475
c8f7a0db 6476 return 0;
f564048e
EA
6477}
6478
2fa2fe9a
DV
6479static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6480 struct intel_crtc_config *pipe_config)
6481{
6482 struct drm_device *dev = crtc->base.dev;
6483 struct drm_i915_private *dev_priv = dev->dev_private;
6484 uint32_t tmp;
6485
dc9e7dec
VS
6486 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6487 return;
6488
2fa2fe9a 6489 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6490 if (!(tmp & PFIT_ENABLE))
6491 return;
2fa2fe9a 6492
06922821 6493 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6494 if (INTEL_INFO(dev)->gen < 4) {
6495 if (crtc->pipe != PIPE_B)
6496 return;
2fa2fe9a
DV
6497 } else {
6498 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6499 return;
6500 }
6501
06922821 6502 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6503 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6504 if (INTEL_INFO(dev)->gen < 5)
6505 pipe_config->gmch_pfit.lvds_border_bits =
6506 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6507}
6508
acbec814
JB
6509static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6510 struct intel_crtc_config *pipe_config)
6511{
6512 struct drm_device *dev = crtc->base.dev;
6513 struct drm_i915_private *dev_priv = dev->dev_private;
6514 int pipe = pipe_config->cpu_transcoder;
6515 intel_clock_t clock;
6516 u32 mdiv;
662c6ecb 6517 int refclk = 100000;
acbec814 6518
f573de5a
SK
6519 /* In case of MIPI DPLL will not even be used */
6520 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6521 return;
6522
acbec814 6523 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6524 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6525 mutex_unlock(&dev_priv->dpio_lock);
6526
6527 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6528 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6529 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6530 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6531 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6532
f646628b 6533 vlv_clock(refclk, &clock);
acbec814 6534
f646628b
VS
6535 /* clock.dot is the fast clock */
6536 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6537}
6538
1ad292b5
JB
6539static void i9xx_get_plane_config(struct intel_crtc *crtc,
6540 struct intel_plane_config *plane_config)
6541{
6542 struct drm_device *dev = crtc->base.dev;
6543 struct drm_i915_private *dev_priv = dev->dev_private;
6544 u32 val, base, offset;
6545 int pipe = crtc->pipe, plane = crtc->plane;
6546 int fourcc, pixel_format;
6547 int aligned_height;
6548
66e514c1
DA
6549 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6550 if (!crtc->base.primary->fb) {
1ad292b5
JB
6551 DRM_DEBUG_KMS("failed to alloc fb\n");
6552 return;
6553 }
6554
6555 val = I915_READ(DSPCNTR(plane));
6556
6557 if (INTEL_INFO(dev)->gen >= 4)
6558 if (val & DISPPLANE_TILED)
6559 plane_config->tiled = true;
6560
6561 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6562 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6563 crtc->base.primary->fb->pixel_format = fourcc;
6564 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6565 drm_format_plane_cpp(fourcc, 0) * 8;
6566
6567 if (INTEL_INFO(dev)->gen >= 4) {
6568 if (plane_config->tiled)
6569 offset = I915_READ(DSPTILEOFF(plane));
6570 else
6571 offset = I915_READ(DSPLINOFF(plane));
6572 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6573 } else {
6574 base = I915_READ(DSPADDR(plane));
6575 }
6576 plane_config->base = base;
6577
6578 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6579 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6580 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6581
6582 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 6583 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6584
66e514c1 6585 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
6586 plane_config->tiled);
6587
1267a26b
FF
6588 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6589 aligned_height);
1ad292b5
JB
6590
6591 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6592 pipe, plane, crtc->base.primary->fb->width,
6593 crtc->base.primary->fb->height,
6594 crtc->base.primary->fb->bits_per_pixel, base,
6595 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6596 plane_config->size);
6597
6598}
6599
70b23a98
VS
6600static void chv_crtc_clock_get(struct intel_crtc *crtc,
6601 struct intel_crtc_config *pipe_config)
6602{
6603 struct drm_device *dev = crtc->base.dev;
6604 struct drm_i915_private *dev_priv = dev->dev_private;
6605 int pipe = pipe_config->cpu_transcoder;
6606 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6607 intel_clock_t clock;
6608 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6609 int refclk = 100000;
6610
6611 mutex_lock(&dev_priv->dpio_lock);
6612 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6613 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6614 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6615 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6616 mutex_unlock(&dev_priv->dpio_lock);
6617
6618 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6619 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6620 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6621 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6622 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6623
6624 chv_clock(refclk, &clock);
6625
6626 /* clock.dot is the fast clock */
6627 pipe_config->port_clock = clock.dot / 5;
6628}
6629
0e8ffe1b
DV
6630static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6631 struct intel_crtc_config *pipe_config)
6632{
6633 struct drm_device *dev = crtc->base.dev;
6634 struct drm_i915_private *dev_priv = dev->dev_private;
6635 uint32_t tmp;
6636
f458ebbc
DV
6637 if (!intel_display_power_is_enabled(dev_priv,
6638 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
6639 return false;
6640
e143a21c 6641 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6642 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6643
0e8ffe1b
DV
6644 tmp = I915_READ(PIPECONF(crtc->pipe));
6645 if (!(tmp & PIPECONF_ENABLE))
6646 return false;
6647
42571aef
VS
6648 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6649 switch (tmp & PIPECONF_BPC_MASK) {
6650 case PIPECONF_6BPC:
6651 pipe_config->pipe_bpp = 18;
6652 break;
6653 case PIPECONF_8BPC:
6654 pipe_config->pipe_bpp = 24;
6655 break;
6656 case PIPECONF_10BPC:
6657 pipe_config->pipe_bpp = 30;
6658 break;
6659 default:
6660 break;
6661 }
6662 }
6663
b5a9fa09
DV
6664 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6665 pipe_config->limited_color_range = true;
6666
282740f7
VS
6667 if (INTEL_INFO(dev)->gen < 4)
6668 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6669
1bd1bd80
DV
6670 intel_get_pipe_timings(crtc, pipe_config);
6671
2fa2fe9a
DV
6672 i9xx_get_pfit_config(crtc, pipe_config);
6673
6c49f241
DV
6674 if (INTEL_INFO(dev)->gen >= 4) {
6675 tmp = I915_READ(DPLL_MD(crtc->pipe));
6676 pipe_config->pixel_multiplier =
6677 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6678 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6679 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6680 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6681 tmp = I915_READ(DPLL(crtc->pipe));
6682 pipe_config->pixel_multiplier =
6683 ((tmp & SDVO_MULTIPLIER_MASK)
6684 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6685 } else {
6686 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6687 * port and will be fixed up in the encoder->get_config
6688 * function. */
6689 pipe_config->pixel_multiplier = 1;
6690 }
8bcc2795
DV
6691 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6692 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
6693 /*
6694 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6695 * on 830. Filter it out here so that we don't
6696 * report errors due to that.
6697 */
6698 if (IS_I830(dev))
6699 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6700
8bcc2795
DV
6701 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6702 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6703 } else {
6704 /* Mask out read-only status bits. */
6705 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6706 DPLL_PORTC_READY_MASK |
6707 DPLL_PORTB_READY_MASK);
8bcc2795 6708 }
6c49f241 6709
70b23a98
VS
6710 if (IS_CHERRYVIEW(dev))
6711 chv_crtc_clock_get(crtc, pipe_config);
6712 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6713 vlv_crtc_clock_get(crtc, pipe_config);
6714 else
6715 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6716
0e8ffe1b
DV
6717 return true;
6718}
6719
dde86e2d 6720static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6721{
6722 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 6723 struct intel_encoder *encoder;
74cfd7ac 6724 u32 val, final;
13d83a67 6725 bool has_lvds = false;
199e5d79 6726 bool has_cpu_edp = false;
199e5d79 6727 bool has_panel = false;
99eb6a01
KP
6728 bool has_ck505 = false;
6729 bool can_ssc = false;
13d83a67
JB
6730
6731 /* We need to take the global config into account */
b2784e15 6732 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
6733 switch (encoder->type) {
6734 case INTEL_OUTPUT_LVDS:
6735 has_panel = true;
6736 has_lvds = true;
6737 break;
6738 case INTEL_OUTPUT_EDP:
6739 has_panel = true;
2de6905f 6740 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6741 has_cpu_edp = true;
6742 break;
6847d71b
PZ
6743 default:
6744 break;
13d83a67
JB
6745 }
6746 }
6747
99eb6a01 6748 if (HAS_PCH_IBX(dev)) {
41aa3448 6749 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6750 can_ssc = has_ck505;
6751 } else {
6752 has_ck505 = false;
6753 can_ssc = true;
6754 }
6755
2de6905f
ID
6756 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6757 has_panel, has_lvds, has_ck505);
13d83a67
JB
6758
6759 /* Ironlake: try to setup display ref clock before DPLL
6760 * enabling. This is only under driver's control after
6761 * PCH B stepping, previous chipset stepping should be
6762 * ignoring this setting.
6763 */
74cfd7ac
CW
6764 val = I915_READ(PCH_DREF_CONTROL);
6765
6766 /* As we must carefully and slowly disable/enable each source in turn,
6767 * compute the final state we want first and check if we need to
6768 * make any changes at all.
6769 */
6770 final = val;
6771 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6772 if (has_ck505)
6773 final |= DREF_NONSPREAD_CK505_ENABLE;
6774 else
6775 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6776
6777 final &= ~DREF_SSC_SOURCE_MASK;
6778 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6779 final &= ~DREF_SSC1_ENABLE;
6780
6781 if (has_panel) {
6782 final |= DREF_SSC_SOURCE_ENABLE;
6783
6784 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6785 final |= DREF_SSC1_ENABLE;
6786
6787 if (has_cpu_edp) {
6788 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6789 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6790 else
6791 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6792 } else
6793 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6794 } else {
6795 final |= DREF_SSC_SOURCE_DISABLE;
6796 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6797 }
6798
6799 if (final == val)
6800 return;
6801
13d83a67 6802 /* Always enable nonspread source */
74cfd7ac 6803 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6804
99eb6a01 6805 if (has_ck505)
74cfd7ac 6806 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6807 else
74cfd7ac 6808 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6809
199e5d79 6810 if (has_panel) {
74cfd7ac
CW
6811 val &= ~DREF_SSC_SOURCE_MASK;
6812 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6813
199e5d79 6814 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6815 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6816 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6817 val |= DREF_SSC1_ENABLE;
e77166b5 6818 } else
74cfd7ac 6819 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6820
6821 /* Get SSC going before enabling the outputs */
74cfd7ac 6822 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6823 POSTING_READ(PCH_DREF_CONTROL);
6824 udelay(200);
6825
74cfd7ac 6826 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6827
6828 /* Enable CPU source on CPU attached eDP */
199e5d79 6829 if (has_cpu_edp) {
99eb6a01 6830 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6831 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6832 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6833 } else
74cfd7ac 6834 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6835 } else
74cfd7ac 6836 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6837
74cfd7ac 6838 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6839 POSTING_READ(PCH_DREF_CONTROL);
6840 udelay(200);
6841 } else {
6842 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6843
74cfd7ac 6844 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6845
6846 /* Turn off CPU output */
74cfd7ac 6847 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6848
74cfd7ac 6849 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6850 POSTING_READ(PCH_DREF_CONTROL);
6851 udelay(200);
6852
6853 /* Turn off the SSC source */
74cfd7ac
CW
6854 val &= ~DREF_SSC_SOURCE_MASK;
6855 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6856
6857 /* Turn off SSC1 */
74cfd7ac 6858 val &= ~DREF_SSC1_ENABLE;
199e5d79 6859
74cfd7ac 6860 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6861 POSTING_READ(PCH_DREF_CONTROL);
6862 udelay(200);
6863 }
74cfd7ac
CW
6864
6865 BUG_ON(val != final);
13d83a67
JB
6866}
6867
f31f2d55 6868static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6869{
f31f2d55 6870 uint32_t tmp;
dde86e2d 6871
0ff066a9
PZ
6872 tmp = I915_READ(SOUTH_CHICKEN2);
6873 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6874 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6875
0ff066a9
PZ
6876 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6877 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6878 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6879
0ff066a9
PZ
6880 tmp = I915_READ(SOUTH_CHICKEN2);
6881 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6882 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6883
0ff066a9
PZ
6884 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6885 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6886 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6887}
6888
6889/* WaMPhyProgramming:hsw */
6890static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6891{
6892 uint32_t tmp;
dde86e2d
PZ
6893
6894 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6895 tmp &= ~(0xFF << 24);
6896 tmp |= (0x12 << 24);
6897 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6898
dde86e2d
PZ
6899 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6900 tmp |= (1 << 11);
6901 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6902
6903 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6904 tmp |= (1 << 11);
6905 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6906
dde86e2d
PZ
6907 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6908 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6909 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6910
6911 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6912 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6913 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6914
0ff066a9
PZ
6915 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6916 tmp &= ~(7 << 13);
6917 tmp |= (5 << 13);
6918 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6919
0ff066a9
PZ
6920 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6921 tmp &= ~(7 << 13);
6922 tmp |= (5 << 13);
6923 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6924
6925 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6926 tmp &= ~0xFF;
6927 tmp |= 0x1C;
6928 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6929
6930 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6931 tmp &= ~0xFF;
6932 tmp |= 0x1C;
6933 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6934
6935 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6936 tmp &= ~(0xFF << 16);
6937 tmp |= (0x1C << 16);
6938 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6939
6940 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6941 tmp &= ~(0xFF << 16);
6942 tmp |= (0x1C << 16);
6943 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6944
0ff066a9
PZ
6945 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6946 tmp |= (1 << 27);
6947 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6948
0ff066a9
PZ
6949 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6950 tmp |= (1 << 27);
6951 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6952
0ff066a9
PZ
6953 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6954 tmp &= ~(0xF << 28);
6955 tmp |= (4 << 28);
6956 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6957
0ff066a9
PZ
6958 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6959 tmp &= ~(0xF << 28);
6960 tmp |= (4 << 28);
6961 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6962}
6963
2fa86a1f
PZ
6964/* Implements 3 different sequences from BSpec chapter "Display iCLK
6965 * Programming" based on the parameters passed:
6966 * - Sequence to enable CLKOUT_DP
6967 * - Sequence to enable CLKOUT_DP without spread
6968 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6969 */
6970static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6971 bool with_fdi)
f31f2d55
PZ
6972{
6973 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6974 uint32_t reg, tmp;
6975
6976 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6977 with_spread = true;
6978 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6979 with_fdi, "LP PCH doesn't have FDI\n"))
6980 with_fdi = false;
f31f2d55
PZ
6981
6982 mutex_lock(&dev_priv->dpio_lock);
6983
6984 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6985 tmp &= ~SBI_SSCCTL_DISABLE;
6986 tmp |= SBI_SSCCTL_PATHALT;
6987 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6988
6989 udelay(24);
6990
2fa86a1f
PZ
6991 if (with_spread) {
6992 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6993 tmp &= ~SBI_SSCCTL_PATHALT;
6994 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6995
2fa86a1f
PZ
6996 if (with_fdi) {
6997 lpt_reset_fdi_mphy(dev_priv);
6998 lpt_program_fdi_mphy(dev_priv);
6999 }
7000 }
dde86e2d 7001
2fa86a1f
PZ
7002 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7003 SBI_GEN0 : SBI_DBUFF0;
7004 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7005 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7006 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
7007
7008 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
7009}
7010
47701c3b
PZ
7011/* Sequence to disable CLKOUT_DP */
7012static void lpt_disable_clkout_dp(struct drm_device *dev)
7013{
7014 struct drm_i915_private *dev_priv = dev->dev_private;
7015 uint32_t reg, tmp;
7016
7017 mutex_lock(&dev_priv->dpio_lock);
7018
7019 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7020 SBI_GEN0 : SBI_DBUFF0;
7021 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7022 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7023 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7024
7025 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7026 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7027 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7028 tmp |= SBI_SSCCTL_PATHALT;
7029 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7030 udelay(32);
7031 }
7032 tmp |= SBI_SSCCTL_DISABLE;
7033 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7034 }
7035
7036 mutex_unlock(&dev_priv->dpio_lock);
7037}
7038
bf8fa3d3
PZ
7039static void lpt_init_pch_refclk(struct drm_device *dev)
7040{
bf8fa3d3
PZ
7041 struct intel_encoder *encoder;
7042 bool has_vga = false;
7043
b2784e15 7044 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
7045 switch (encoder->type) {
7046 case INTEL_OUTPUT_ANALOG:
7047 has_vga = true;
7048 break;
6847d71b
PZ
7049 default:
7050 break;
bf8fa3d3
PZ
7051 }
7052 }
7053
47701c3b
PZ
7054 if (has_vga)
7055 lpt_enable_clkout_dp(dev, true, true);
7056 else
7057 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
7058}
7059
dde86e2d
PZ
7060/*
7061 * Initialize reference clocks when the driver loads
7062 */
7063void intel_init_pch_refclk(struct drm_device *dev)
7064{
7065 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7066 ironlake_init_pch_refclk(dev);
7067 else if (HAS_PCH_LPT(dev))
7068 lpt_init_pch_refclk(dev);
7069}
7070
d9d444cb
JB
7071static int ironlake_get_refclk(struct drm_crtc *crtc)
7072{
7073 struct drm_device *dev = crtc->dev;
7074 struct drm_i915_private *dev_priv = dev->dev_private;
7075 struct intel_encoder *encoder;
d9d444cb
JB
7076 int num_connectors = 0;
7077 bool is_lvds = false;
7078
d0737e1d
ACO
7079 for_each_intel_encoder(dev, encoder) {
7080 if (encoder->new_crtc != to_intel_crtc(crtc))
7081 continue;
7082
d9d444cb
JB
7083 switch (encoder->type) {
7084 case INTEL_OUTPUT_LVDS:
7085 is_lvds = true;
7086 break;
6847d71b
PZ
7087 default:
7088 break;
d9d444cb
JB
7089 }
7090 num_connectors++;
7091 }
7092
7093 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 7094 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 7095 dev_priv->vbt.lvds_ssc_freq);
e91e941b 7096 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
7097 }
7098
7099 return 120000;
7100}
7101
6ff93609 7102static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 7103{
c8203565 7104 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
7105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7106 int pipe = intel_crtc->pipe;
c8203565
PZ
7107 uint32_t val;
7108
78114071 7109 val = 0;
c8203565 7110
965e0c48 7111 switch (intel_crtc->config.pipe_bpp) {
c8203565 7112 case 18:
dfd07d72 7113 val |= PIPECONF_6BPC;
c8203565
PZ
7114 break;
7115 case 24:
dfd07d72 7116 val |= PIPECONF_8BPC;
c8203565
PZ
7117 break;
7118 case 30:
dfd07d72 7119 val |= PIPECONF_10BPC;
c8203565
PZ
7120 break;
7121 case 36:
dfd07d72 7122 val |= PIPECONF_12BPC;
c8203565
PZ
7123 break;
7124 default:
cc769b62
PZ
7125 /* Case prevented by intel_choose_pipe_bpp_dither. */
7126 BUG();
c8203565
PZ
7127 }
7128
d8b32247 7129 if (intel_crtc->config.dither)
c8203565
PZ
7130 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7131
6ff93609 7132 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
7133 val |= PIPECONF_INTERLACED_ILK;
7134 else
7135 val |= PIPECONF_PROGRESSIVE;
7136
50f3b016 7137 if (intel_crtc->config.limited_color_range)
3685a8f3 7138 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 7139
c8203565
PZ
7140 I915_WRITE(PIPECONF(pipe), val);
7141 POSTING_READ(PIPECONF(pipe));
7142}
7143
86d3efce
VS
7144/*
7145 * Set up the pipe CSC unit.
7146 *
7147 * Currently only full range RGB to limited range RGB conversion
7148 * is supported, but eventually this should handle various
7149 * RGB<->YCbCr scenarios as well.
7150 */
50f3b016 7151static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
7152{
7153 struct drm_device *dev = crtc->dev;
7154 struct drm_i915_private *dev_priv = dev->dev_private;
7155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7156 int pipe = intel_crtc->pipe;
7157 uint16_t coeff = 0x7800; /* 1.0 */
7158
7159 /*
7160 * TODO: Check what kind of values actually come out of the pipe
7161 * with these coeff/postoff values and adjust to get the best
7162 * accuracy. Perhaps we even need to take the bpc value into
7163 * consideration.
7164 */
7165
50f3b016 7166 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7167 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7168
7169 /*
7170 * GY/GU and RY/RU should be the other way around according
7171 * to BSpec, but reality doesn't agree. Just set them up in
7172 * a way that results in the correct picture.
7173 */
7174 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7175 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7176
7177 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7178 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7179
7180 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7181 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7182
7183 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7184 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7185 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7186
7187 if (INTEL_INFO(dev)->gen > 6) {
7188 uint16_t postoff = 0;
7189
50f3b016 7190 if (intel_crtc->config.limited_color_range)
32cf0cb0 7191 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
7192
7193 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7194 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7195 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7196
7197 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7198 } else {
7199 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7200
50f3b016 7201 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7202 mode |= CSC_BLACK_SCREEN_OFFSET;
7203
7204 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7205 }
7206}
7207
6ff93609 7208static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 7209{
756f85cf
PZ
7210 struct drm_device *dev = crtc->dev;
7211 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 7212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 7213 enum pipe pipe = intel_crtc->pipe;
3b117c8f 7214 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
7215 uint32_t val;
7216
3eff4faa 7217 val = 0;
ee2b0b38 7218
756f85cf 7219 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
7220 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7221
6ff93609 7222 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
7223 val |= PIPECONF_INTERLACED_ILK;
7224 else
7225 val |= PIPECONF_PROGRESSIVE;
7226
702e7a56
PZ
7227 I915_WRITE(PIPECONF(cpu_transcoder), val);
7228 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
7229
7230 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7231 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 7232
3cdf122c 7233 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
7234 val = 0;
7235
7236 switch (intel_crtc->config.pipe_bpp) {
7237 case 18:
7238 val |= PIPEMISC_DITHER_6_BPC;
7239 break;
7240 case 24:
7241 val |= PIPEMISC_DITHER_8_BPC;
7242 break;
7243 case 30:
7244 val |= PIPEMISC_DITHER_10_BPC;
7245 break;
7246 case 36:
7247 val |= PIPEMISC_DITHER_12_BPC;
7248 break;
7249 default:
7250 /* Case prevented by pipe_config_set_bpp. */
7251 BUG();
7252 }
7253
7254 if (intel_crtc->config.dither)
7255 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7256
7257 I915_WRITE(PIPEMISC(pipe), val);
7258 }
ee2b0b38
PZ
7259}
7260
6591c6e4 7261static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
7262 intel_clock_t *clock,
7263 bool *has_reduced_clock,
7264 intel_clock_t *reduced_clock)
7265{
7266 struct drm_device *dev = crtc->dev;
7267 struct drm_i915_private *dev_priv = dev->dev_private;
a919ff14 7268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591c6e4 7269 int refclk;
d4906093 7270 const intel_limit_t *limit;
a16af721 7271 bool ret, is_lvds = false;
79e53945 7272
d0737e1d 7273 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
79e53945 7274
d9d444cb 7275 refclk = ironlake_get_refclk(crtc);
79e53945 7276
d4906093
ML
7277 /*
7278 * Returns a set of divisors for the desired target clock with the given
7279 * refclk, or FALSE. The returned values represent the clock equation:
7280 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7281 */
409ee761 7282 limit = intel_limit(intel_crtc, refclk);
a919ff14 7283 ret = dev_priv->display.find_dpll(limit, intel_crtc,
d0737e1d 7284 intel_crtc->new_config->port_clock,
ee9300bb 7285 refclk, NULL, clock);
6591c6e4
PZ
7286 if (!ret)
7287 return false;
cda4b7d3 7288
ddc9003c 7289 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
7290 /*
7291 * Ensure we match the reduced clock's P to the target clock.
7292 * If the clocks don't match, we can't switch the display clock
7293 * by using the FP0/FP1. In such case we will disable the LVDS
7294 * downclock feature.
7295 */
ee9300bb 7296 *has_reduced_clock =
a919ff14 7297 dev_priv->display.find_dpll(limit, intel_crtc,
ee9300bb
DV
7298 dev_priv->lvds_downclock,
7299 refclk, clock,
7300 reduced_clock);
652c393a 7301 }
61e9653f 7302
6591c6e4
PZ
7303 return true;
7304}
7305
d4b1931c
PZ
7306int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7307{
7308 /*
7309 * Account for spread spectrum to avoid
7310 * oversubscribing the link. Max center spread
7311 * is 2.5%; use 5% for safety's sake.
7312 */
7313 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 7314 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
7315}
7316
7429e9d4 7317static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 7318{
7429e9d4 7319 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
7320}
7321
de13a2e3 7322static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 7323 u32 *fp,
9a7c7890 7324 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 7325{
de13a2e3 7326 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
7327 struct drm_device *dev = crtc->dev;
7328 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
7329 struct intel_encoder *intel_encoder;
7330 uint32_t dpll;
6cc5f341 7331 int factor, num_connectors = 0;
09ede541 7332 bool is_lvds = false, is_sdvo = false;
79e53945 7333
d0737e1d
ACO
7334 for_each_intel_encoder(dev, intel_encoder) {
7335 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7336 continue;
7337
de13a2e3 7338 switch (intel_encoder->type) {
79e53945
JB
7339 case INTEL_OUTPUT_LVDS:
7340 is_lvds = true;
7341 break;
7342 case INTEL_OUTPUT_SDVO:
7d57382e 7343 case INTEL_OUTPUT_HDMI:
79e53945 7344 is_sdvo = true;
79e53945 7345 break;
6847d71b
PZ
7346 default:
7347 break;
79e53945 7348 }
43565a06 7349
c751ce4f 7350 num_connectors++;
79e53945 7351 }
79e53945 7352
c1858123 7353 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
7354 factor = 21;
7355 if (is_lvds) {
7356 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 7357 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 7358 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 7359 factor = 25;
d0737e1d 7360 } else if (intel_crtc->new_config->sdvo_tv_clock)
8febb297 7361 factor = 20;
c1858123 7362
d0737e1d 7363 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
7d0ac5b7 7364 *fp |= FP_CB_TUNE;
2c07245f 7365
9a7c7890
DV
7366 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7367 *fp2 |= FP_CB_TUNE;
7368
5eddb70b 7369 dpll = 0;
2c07245f 7370
a07d6787
EA
7371 if (is_lvds)
7372 dpll |= DPLLB_MODE_LVDS;
7373 else
7374 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7375
d0737e1d 7376 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
ef1b460d 7377 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7378
7379 if (is_sdvo)
4a33e48d 7380 dpll |= DPLL_SDVO_HIGH_SPEED;
d0737e1d 7381 if (intel_crtc->new_config->has_dp_encoder)
4a33e48d 7382 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7383
a07d6787 7384 /* compute bitmask from p1 value */
d0737e1d 7385 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7386 /* also FPA1 */
d0737e1d 7387 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7388
d0737e1d 7389 switch (intel_crtc->new_config->dpll.p2) {
a07d6787
EA
7390 case 5:
7391 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7392 break;
7393 case 7:
7394 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7395 break;
7396 case 10:
7397 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7398 break;
7399 case 14:
7400 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7401 break;
79e53945
JB
7402 }
7403
b4c09f3b 7404 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7405 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7406 else
7407 dpll |= PLL_REF_INPUT_DREFCLK;
7408
959e16d6 7409 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7410}
7411
3fb37703 7412static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
de13a2e3 7413{
c7653199 7414 struct drm_device *dev = crtc->base.dev;
de13a2e3 7415 intel_clock_t clock, reduced_clock;
cbbab5bd 7416 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7417 bool ok, has_reduced_clock = false;
8b47047b 7418 bool is_lvds = false;
e2b78267 7419 struct intel_shared_dpll *pll;
de13a2e3 7420
409ee761 7421 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 7422
5dc5298b
PZ
7423 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7424 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7425
c7653199 7426 ok = ironlake_compute_clocks(&crtc->base, &clock,
de13a2e3 7427 &has_reduced_clock, &reduced_clock);
d0737e1d 7428 if (!ok && !crtc->new_config->clock_set) {
de13a2e3
PZ
7429 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7430 return -EINVAL;
79e53945 7431 }
f47709a9 7432 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
7433 if (!crtc->new_config->clock_set) {
7434 crtc->new_config->dpll.n = clock.n;
7435 crtc->new_config->dpll.m1 = clock.m1;
7436 crtc->new_config->dpll.m2 = clock.m2;
7437 crtc->new_config->dpll.p1 = clock.p1;
7438 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 7439 }
79e53945 7440
5dc5298b 7441 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
d0737e1d
ACO
7442 if (crtc->new_config->has_pch_encoder) {
7443 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
cbbab5bd 7444 if (has_reduced_clock)
7429e9d4 7445 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7446
c7653199 7447 dpll = ironlake_compute_dpll(crtc,
cbbab5bd
DV
7448 &fp, &reduced_clock,
7449 has_reduced_clock ? &fp2 : NULL);
7450
d0737e1d
ACO
7451 crtc->new_config->dpll_hw_state.dpll = dpll;
7452 crtc->new_config->dpll_hw_state.fp0 = fp;
66e985c0 7453 if (has_reduced_clock)
d0737e1d 7454 crtc->new_config->dpll_hw_state.fp1 = fp2;
66e985c0 7455 else
d0737e1d 7456 crtc->new_config->dpll_hw_state.fp1 = fp;
66e985c0 7457
c7653199 7458 pll = intel_get_shared_dpll(crtc);
ee7b9f93 7459 if (pll == NULL) {
84f44ce7 7460 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 7461 pipe_name(crtc->pipe));
4b645f14
JB
7462 return -EINVAL;
7463 }
3fb37703 7464 }
79e53945 7465
d330a953 7466 if (is_lvds && has_reduced_clock && i915.powersave)
c7653199 7467 crtc->lowfreq_avail = true;
bcd644e0 7468 else
c7653199 7469 crtc->lowfreq_avail = false;
e2b78267 7470
c8f7a0db 7471 return 0;
79e53945
JB
7472}
7473
eb14cb74
VS
7474static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7475 struct intel_link_m_n *m_n)
7476{
7477 struct drm_device *dev = crtc->base.dev;
7478 struct drm_i915_private *dev_priv = dev->dev_private;
7479 enum pipe pipe = crtc->pipe;
7480
7481 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7482 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7483 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7484 & ~TU_SIZE_MASK;
7485 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7486 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7487 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7488}
7489
7490static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7491 enum transcoder transcoder,
b95af8be
VK
7492 struct intel_link_m_n *m_n,
7493 struct intel_link_m_n *m2_n2)
72419203
DV
7494{
7495 struct drm_device *dev = crtc->base.dev;
7496 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7497 enum pipe pipe = crtc->pipe;
72419203 7498
eb14cb74
VS
7499 if (INTEL_INFO(dev)->gen >= 5) {
7500 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7501 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7502 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7503 & ~TU_SIZE_MASK;
7504 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7505 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7506 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7507 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7508 * gen < 8) and if DRRS is supported (to make sure the
7509 * registers are not unnecessarily read).
7510 */
7511 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7512 crtc->config.has_drrs) {
7513 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7514 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7515 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7516 & ~TU_SIZE_MASK;
7517 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7518 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7519 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7520 }
eb14cb74
VS
7521 } else {
7522 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7523 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7524 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7525 & ~TU_SIZE_MASK;
7526 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7527 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7528 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7529 }
7530}
7531
7532void intel_dp_get_m_n(struct intel_crtc *crtc,
7533 struct intel_crtc_config *pipe_config)
7534{
7535 if (crtc->config.has_pch_encoder)
7536 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7537 else
7538 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7539 &pipe_config->dp_m_n,
7540 &pipe_config->dp_m2_n2);
eb14cb74 7541}
72419203 7542
eb14cb74
VS
7543static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7544 struct intel_crtc_config *pipe_config)
7545{
7546 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7547 &pipe_config->fdi_m_n, NULL);
72419203
DV
7548}
7549
2fa2fe9a
DV
7550static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7551 struct intel_crtc_config *pipe_config)
7552{
7553 struct drm_device *dev = crtc->base.dev;
7554 struct drm_i915_private *dev_priv = dev->dev_private;
7555 uint32_t tmp;
7556
7557 tmp = I915_READ(PF_CTL(crtc->pipe));
7558
7559 if (tmp & PF_ENABLE) {
fd4daa9c 7560 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7561 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7562 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7563
7564 /* We currently do not free assignements of panel fitters on
7565 * ivb/hsw (since we don't use the higher upscaling modes which
7566 * differentiates them) so just WARN about this case for now. */
7567 if (IS_GEN7(dev)) {
7568 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7569 PF_PIPE_SEL_IVB(crtc->pipe));
7570 }
2fa2fe9a 7571 }
79e53945
JB
7572}
7573
4c6baa59
JB
7574static void ironlake_get_plane_config(struct intel_crtc *crtc,
7575 struct intel_plane_config *plane_config)
7576{
7577 struct drm_device *dev = crtc->base.dev;
7578 struct drm_i915_private *dev_priv = dev->dev_private;
7579 u32 val, base, offset;
7580 int pipe = crtc->pipe, plane = crtc->plane;
7581 int fourcc, pixel_format;
7582 int aligned_height;
7583
66e514c1
DA
7584 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7585 if (!crtc->base.primary->fb) {
4c6baa59
JB
7586 DRM_DEBUG_KMS("failed to alloc fb\n");
7587 return;
7588 }
7589
7590 val = I915_READ(DSPCNTR(plane));
7591
7592 if (INTEL_INFO(dev)->gen >= 4)
7593 if (val & DISPPLANE_TILED)
7594 plane_config->tiled = true;
7595
7596 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7597 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7598 crtc->base.primary->fb->pixel_format = fourcc;
7599 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7600 drm_format_plane_cpp(fourcc, 0) * 8;
7601
7602 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7603 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7604 offset = I915_READ(DSPOFFSET(plane));
7605 } else {
7606 if (plane_config->tiled)
7607 offset = I915_READ(DSPTILEOFF(plane));
7608 else
7609 offset = I915_READ(DSPLINOFF(plane));
7610 }
7611 plane_config->base = base;
7612
7613 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7614 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7615 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7616
7617 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 7618 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
4c6baa59 7619
66e514c1 7620 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7621 plane_config->tiled);
7622
1267a26b
FF
7623 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7624 aligned_height);
4c6baa59
JB
7625
7626 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7627 pipe, plane, crtc->base.primary->fb->width,
7628 crtc->base.primary->fb->height,
7629 crtc->base.primary->fb->bits_per_pixel, base,
7630 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7631 plane_config->size);
7632}
7633
0e8ffe1b
DV
7634static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7635 struct intel_crtc_config *pipe_config)
7636{
7637 struct drm_device *dev = crtc->base.dev;
7638 struct drm_i915_private *dev_priv = dev->dev_private;
7639 uint32_t tmp;
7640
f458ebbc
DV
7641 if (!intel_display_power_is_enabled(dev_priv,
7642 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
7643 return false;
7644
e143a21c 7645 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7646 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7647
0e8ffe1b
DV
7648 tmp = I915_READ(PIPECONF(crtc->pipe));
7649 if (!(tmp & PIPECONF_ENABLE))
7650 return false;
7651
42571aef
VS
7652 switch (tmp & PIPECONF_BPC_MASK) {
7653 case PIPECONF_6BPC:
7654 pipe_config->pipe_bpp = 18;
7655 break;
7656 case PIPECONF_8BPC:
7657 pipe_config->pipe_bpp = 24;
7658 break;
7659 case PIPECONF_10BPC:
7660 pipe_config->pipe_bpp = 30;
7661 break;
7662 case PIPECONF_12BPC:
7663 pipe_config->pipe_bpp = 36;
7664 break;
7665 default:
7666 break;
7667 }
7668
b5a9fa09
DV
7669 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7670 pipe_config->limited_color_range = true;
7671
ab9412ba 7672 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7673 struct intel_shared_dpll *pll;
7674
88adfff1
DV
7675 pipe_config->has_pch_encoder = true;
7676
627eb5a3
DV
7677 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7678 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7679 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7680
7681 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7682
c0d43d62 7683 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7684 pipe_config->shared_dpll =
7685 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7686 } else {
7687 tmp = I915_READ(PCH_DPLL_SEL);
7688 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7689 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7690 else
7691 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7692 }
66e985c0
DV
7693
7694 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7695
7696 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7697 &pipe_config->dpll_hw_state));
c93f54cf
DV
7698
7699 tmp = pipe_config->dpll_hw_state.dpll;
7700 pipe_config->pixel_multiplier =
7701 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7702 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7703
7704 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7705 } else {
7706 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7707 }
7708
1bd1bd80
DV
7709 intel_get_pipe_timings(crtc, pipe_config);
7710
2fa2fe9a
DV
7711 ironlake_get_pfit_config(crtc, pipe_config);
7712
0e8ffe1b
DV
7713 return true;
7714}
7715
be256dc7
PZ
7716static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7717{
7718 struct drm_device *dev = dev_priv->dev;
be256dc7 7719 struct intel_crtc *crtc;
be256dc7 7720
d3fcc808 7721 for_each_intel_crtc(dev, crtc)
798183c5 7722 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7723 pipe_name(crtc->pipe));
7724
7725 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8cc3e169
DV
7726 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7727 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7728 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
be256dc7
PZ
7729 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7730 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7731 "CPU PWM1 enabled\n");
c5107b87
PZ
7732 if (IS_HASWELL(dev))
7733 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7734 "CPU PWM2 enabled\n");
be256dc7
PZ
7735 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7736 "PCH PWM1 enabled\n");
7737 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7738 "Utility pin enabled\n");
7739 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7740
9926ada1
PZ
7741 /*
7742 * In theory we can still leave IRQs enabled, as long as only the HPD
7743 * interrupts remain enabled. We used to check for that, but since it's
7744 * gen-specific and since we only disable LCPLL after we fully disable
7745 * the interrupts, the check below should be enough.
7746 */
9df7575f 7747 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
7748}
7749
9ccd5aeb
PZ
7750static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7751{
7752 struct drm_device *dev = dev_priv->dev;
7753
7754 if (IS_HASWELL(dev))
7755 return I915_READ(D_COMP_HSW);
7756 else
7757 return I915_READ(D_COMP_BDW);
7758}
7759
3c4c9b81
PZ
7760static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7761{
7762 struct drm_device *dev = dev_priv->dev;
7763
7764 if (IS_HASWELL(dev)) {
7765 mutex_lock(&dev_priv->rps.hw_lock);
7766 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7767 val))
f475dadf 7768 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
7769 mutex_unlock(&dev_priv->rps.hw_lock);
7770 } else {
9ccd5aeb
PZ
7771 I915_WRITE(D_COMP_BDW, val);
7772 POSTING_READ(D_COMP_BDW);
3c4c9b81 7773 }
be256dc7
PZ
7774}
7775
7776/*
7777 * This function implements pieces of two sequences from BSpec:
7778 * - Sequence for display software to disable LCPLL
7779 * - Sequence for display software to allow package C8+
7780 * The steps implemented here are just the steps that actually touch the LCPLL
7781 * register. Callers should take care of disabling all the display engine
7782 * functions, doing the mode unset, fixing interrupts, etc.
7783 */
6ff58d53
PZ
7784static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7785 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7786{
7787 uint32_t val;
7788
7789 assert_can_disable_lcpll(dev_priv);
7790
7791 val = I915_READ(LCPLL_CTL);
7792
7793 if (switch_to_fclk) {
7794 val |= LCPLL_CD_SOURCE_FCLK;
7795 I915_WRITE(LCPLL_CTL, val);
7796
7797 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7798 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7799 DRM_ERROR("Switching to FCLK failed\n");
7800
7801 val = I915_READ(LCPLL_CTL);
7802 }
7803
7804 val |= LCPLL_PLL_DISABLE;
7805 I915_WRITE(LCPLL_CTL, val);
7806 POSTING_READ(LCPLL_CTL);
7807
7808 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7809 DRM_ERROR("LCPLL still locked\n");
7810
9ccd5aeb 7811 val = hsw_read_dcomp(dev_priv);
be256dc7 7812 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7813 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7814 ndelay(100);
7815
9ccd5aeb
PZ
7816 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7817 1))
be256dc7
PZ
7818 DRM_ERROR("D_COMP RCOMP still in progress\n");
7819
7820 if (allow_power_down) {
7821 val = I915_READ(LCPLL_CTL);
7822 val |= LCPLL_POWER_DOWN_ALLOW;
7823 I915_WRITE(LCPLL_CTL, val);
7824 POSTING_READ(LCPLL_CTL);
7825 }
7826}
7827
7828/*
7829 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7830 * source.
7831 */
6ff58d53 7832static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7833{
7834 uint32_t val;
7835
7836 val = I915_READ(LCPLL_CTL);
7837
7838 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7839 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7840 return;
7841
a8a8bd54
PZ
7842 /*
7843 * Make sure we're not on PC8 state before disabling PC8, otherwise
7844 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7845 *
7846 * The other problem is that hsw_restore_lcpll() is called as part of
7847 * the runtime PM resume sequence, so we can't just call
7848 * gen6_gt_force_wake_get() because that function calls
7849 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7850 * while we are on the resume sequence. So to solve this problem we have
7851 * to call special forcewake code that doesn't touch runtime PM and
7852 * doesn't enable the forcewake delayed work.
7853 */
d2e40e27 7854 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7855 if (dev_priv->uncore.forcewake_count++ == 0)
7856 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
d2e40e27 7857 spin_unlock_irq(&dev_priv->uncore.lock);
215733fa 7858
be256dc7
PZ
7859 if (val & LCPLL_POWER_DOWN_ALLOW) {
7860 val &= ~LCPLL_POWER_DOWN_ALLOW;
7861 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7862 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7863 }
7864
9ccd5aeb 7865 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
7866 val |= D_COMP_COMP_FORCE;
7867 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7868 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7869
7870 val = I915_READ(LCPLL_CTL);
7871 val &= ~LCPLL_PLL_DISABLE;
7872 I915_WRITE(LCPLL_CTL, val);
7873
7874 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7875 DRM_ERROR("LCPLL not locked yet\n");
7876
7877 if (val & LCPLL_CD_SOURCE_FCLK) {
7878 val = I915_READ(LCPLL_CTL);
7879 val &= ~LCPLL_CD_SOURCE_FCLK;
7880 I915_WRITE(LCPLL_CTL, val);
7881
7882 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7883 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7884 DRM_ERROR("Switching back to LCPLL failed\n");
7885 }
215733fa 7886
a8a8bd54 7887 /* See the big comment above. */
d2e40e27 7888 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7889 if (--dev_priv->uncore.forcewake_count == 0)
7890 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
d2e40e27 7891 spin_unlock_irq(&dev_priv->uncore.lock);
be256dc7
PZ
7892}
7893
765dab67
PZ
7894/*
7895 * Package states C8 and deeper are really deep PC states that can only be
7896 * reached when all the devices on the system allow it, so even if the graphics
7897 * device allows PC8+, it doesn't mean the system will actually get to these
7898 * states. Our driver only allows PC8+ when going into runtime PM.
7899 *
7900 * The requirements for PC8+ are that all the outputs are disabled, the power
7901 * well is disabled and most interrupts are disabled, and these are also
7902 * requirements for runtime PM. When these conditions are met, we manually do
7903 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7904 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7905 * hang the machine.
7906 *
7907 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7908 * the state of some registers, so when we come back from PC8+ we need to
7909 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7910 * need to take care of the registers kept by RC6. Notice that this happens even
7911 * if we don't put the device in PCI D3 state (which is what currently happens
7912 * because of the runtime PM support).
7913 *
7914 * For more, read "Display Sequences for Package C8" on the hardware
7915 * documentation.
7916 */
a14cb6fc 7917void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7918{
c67a470b
PZ
7919 struct drm_device *dev = dev_priv->dev;
7920 uint32_t val;
7921
c67a470b
PZ
7922 DRM_DEBUG_KMS("Enabling package C8+\n");
7923
c67a470b
PZ
7924 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7925 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7926 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7927 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7928 }
7929
7930 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7931 hsw_disable_lcpll(dev_priv, true, true);
7932}
7933
a14cb6fc 7934void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7935{
7936 struct drm_device *dev = dev_priv->dev;
7937 uint32_t val;
7938
c67a470b
PZ
7939 DRM_DEBUG_KMS("Disabling package C8+\n");
7940
7941 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7942 lpt_init_pch_refclk(dev);
7943
7944 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7945 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7946 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7947 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7948 }
7949
7950 intel_prepare_ddi(dev);
c67a470b
PZ
7951}
7952
9a952a0d
PZ
7953static void snb_modeset_global_resources(struct drm_device *dev)
7954{
7955 modeset_update_crtc_power_domains(dev);
7956}
7957
4f074129
ID
7958static void haswell_modeset_global_resources(struct drm_device *dev)
7959{
da723569 7960 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7961}
7962
797d0259 7963static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
09b4ddf9 7964{
c7653199 7965 if (!intel_ddi_pll_select(crtc))
6441ab5f 7966 return -EINVAL;
716c2e55 7967
c7653199 7968 crtc->lowfreq_avail = false;
644cef34 7969
c8f7a0db 7970 return 0;
79e53945
JB
7971}
7972
7d2c8175
DL
7973static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7974 enum port port,
7975 struct intel_crtc_config *pipe_config)
7976{
7977 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7978
7979 switch (pipe_config->ddi_pll_sel) {
7980 case PORT_CLK_SEL_WRPLL1:
7981 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7982 break;
7983 case PORT_CLK_SEL_WRPLL2:
7984 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7985 break;
7986 }
7987}
7988
26804afd
DV
7989static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7990 struct intel_crtc_config *pipe_config)
7991{
7992 struct drm_device *dev = crtc->base.dev;
7993 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 7994 struct intel_shared_dpll *pll;
26804afd
DV
7995 enum port port;
7996 uint32_t tmp;
7997
7998 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7999
8000 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8001
7d2c8175 8002 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 8003
d452c5b6
DV
8004 if (pipe_config->shared_dpll >= 0) {
8005 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8006
8007 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8008 &pipe_config->dpll_hw_state));
8009 }
8010
26804afd
DV
8011 /*
8012 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8013 * DDI E. So just check whether this pipe is wired to DDI E and whether
8014 * the PCH transcoder is on.
8015 */
ca370455
DL
8016 if (INTEL_INFO(dev)->gen < 9 &&
8017 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
8018 pipe_config->has_pch_encoder = true;
8019
8020 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8021 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8022 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8023
8024 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8025 }
8026}
8027
0e8ffe1b
DV
8028static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8029 struct intel_crtc_config *pipe_config)
8030{
8031 struct drm_device *dev = crtc->base.dev;
8032 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 8033 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
8034 uint32_t tmp;
8035
f458ebbc 8036 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
8037 POWER_DOMAIN_PIPE(crtc->pipe)))
8038 return false;
8039
e143a21c 8040 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
8041 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8042
eccb140b
DV
8043 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8044 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8045 enum pipe trans_edp_pipe;
8046 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8047 default:
8048 WARN(1, "unknown pipe linked to edp transcoder\n");
8049 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8050 case TRANS_DDI_EDP_INPUT_A_ON:
8051 trans_edp_pipe = PIPE_A;
8052 break;
8053 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8054 trans_edp_pipe = PIPE_B;
8055 break;
8056 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8057 trans_edp_pipe = PIPE_C;
8058 break;
8059 }
8060
8061 if (trans_edp_pipe == crtc->pipe)
8062 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8063 }
8064
f458ebbc 8065 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 8066 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
8067 return false;
8068
eccb140b 8069 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
8070 if (!(tmp & PIPECONF_ENABLE))
8071 return false;
8072
26804afd 8073 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 8074
1bd1bd80
DV
8075 intel_get_pipe_timings(crtc, pipe_config);
8076
2fa2fe9a 8077 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
f458ebbc 8078 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
2fa2fe9a 8079 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 8080
e59150dc
JB
8081 if (IS_HASWELL(dev))
8082 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8083 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 8084
ebb69c95
CT
8085 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8086 pipe_config->pixel_multiplier =
8087 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8088 } else {
8089 pipe_config->pixel_multiplier = 1;
8090 }
6c49f241 8091
0e8ffe1b
DV
8092 return true;
8093}
8094
560b85bb
CW
8095static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8096{
8097 struct drm_device *dev = crtc->dev;
8098 struct drm_i915_private *dev_priv = dev->dev_private;
8099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 8100 uint32_t cntl = 0, size = 0;
560b85bb 8101
dc41c154
VS
8102 if (base) {
8103 unsigned int width = intel_crtc->cursor_width;
8104 unsigned int height = intel_crtc->cursor_height;
8105 unsigned int stride = roundup_pow_of_two(width) * 4;
8106
8107 switch (stride) {
8108 default:
8109 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8110 width, stride);
8111 stride = 256;
8112 /* fallthrough */
8113 case 256:
8114 case 512:
8115 case 1024:
8116 case 2048:
8117 break;
4b0e333e
CW
8118 }
8119
dc41c154
VS
8120 cntl |= CURSOR_ENABLE |
8121 CURSOR_GAMMA_ENABLE |
8122 CURSOR_FORMAT_ARGB |
8123 CURSOR_STRIDE(stride);
8124
8125 size = (height << 12) | width;
4b0e333e 8126 }
560b85bb 8127
dc41c154
VS
8128 if (intel_crtc->cursor_cntl != 0 &&
8129 (intel_crtc->cursor_base != base ||
8130 intel_crtc->cursor_size != size ||
8131 intel_crtc->cursor_cntl != cntl)) {
8132 /* On these chipsets we can only modify the base/size/stride
8133 * whilst the cursor is disabled.
8134 */
8135 I915_WRITE(_CURACNTR, 0);
4b0e333e 8136 POSTING_READ(_CURACNTR);
dc41c154 8137 intel_crtc->cursor_cntl = 0;
4b0e333e 8138 }
560b85bb 8139
99d1f387 8140 if (intel_crtc->cursor_base != base) {
9db4a9c7 8141 I915_WRITE(_CURABASE, base);
99d1f387
VS
8142 intel_crtc->cursor_base = base;
8143 }
4726e0b0 8144
dc41c154
VS
8145 if (intel_crtc->cursor_size != size) {
8146 I915_WRITE(CURSIZE, size);
8147 intel_crtc->cursor_size = size;
4b0e333e 8148 }
560b85bb 8149
4b0e333e 8150 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
8151 I915_WRITE(_CURACNTR, cntl);
8152 POSTING_READ(_CURACNTR);
4b0e333e 8153 intel_crtc->cursor_cntl = cntl;
560b85bb 8154 }
560b85bb
CW
8155}
8156
560b85bb 8157static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
8158{
8159 struct drm_device *dev = crtc->dev;
8160 struct drm_i915_private *dev_priv = dev->dev_private;
8161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8162 int pipe = intel_crtc->pipe;
4b0e333e
CW
8163 uint32_t cntl;
8164
8165 cntl = 0;
8166 if (base) {
8167 cntl = MCURSOR_GAMMA_ENABLE;
8168 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8169 case 64:
8170 cntl |= CURSOR_MODE_64_ARGB_AX;
8171 break;
8172 case 128:
8173 cntl |= CURSOR_MODE_128_ARGB_AX;
8174 break;
8175 case 256:
8176 cntl |= CURSOR_MODE_256_ARGB_AX;
8177 break;
8178 default:
8179 WARN_ON(1);
8180 return;
65a21cd6 8181 }
4b0e333e 8182 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
8183
8184 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8185 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 8186 }
65a21cd6 8187
4398ad45
VS
8188 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8189 cntl |= CURSOR_ROTATE_180;
8190
4b0e333e
CW
8191 if (intel_crtc->cursor_cntl != cntl) {
8192 I915_WRITE(CURCNTR(pipe), cntl);
8193 POSTING_READ(CURCNTR(pipe));
8194 intel_crtc->cursor_cntl = cntl;
65a21cd6 8195 }
4b0e333e 8196
65a21cd6 8197 /* and commit changes on next vblank */
5efb3e28
VS
8198 I915_WRITE(CURBASE(pipe), base);
8199 POSTING_READ(CURBASE(pipe));
99d1f387
VS
8200
8201 intel_crtc->cursor_base = base;
65a21cd6
JB
8202}
8203
cda4b7d3 8204/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8205static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8206 bool on)
cda4b7d3
CW
8207{
8208 struct drm_device *dev = crtc->dev;
8209 struct drm_i915_private *dev_priv = dev->dev_private;
8210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8211 int pipe = intel_crtc->pipe;
3d7d6510
MR
8212 int x = crtc->cursor_x;
8213 int y = crtc->cursor_y;
d6e4db15 8214 u32 base = 0, pos = 0;
cda4b7d3 8215
d6e4db15 8216 if (on)
cda4b7d3 8217 base = intel_crtc->cursor_addr;
cda4b7d3 8218
d6e4db15
VS
8219 if (x >= intel_crtc->config.pipe_src_w)
8220 base = 0;
8221
8222 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
8223 base = 0;
8224
8225 if (x < 0) {
efc9064e 8226 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
8227 base = 0;
8228
8229 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8230 x = -x;
8231 }
8232 pos |= x << CURSOR_X_SHIFT;
8233
8234 if (y < 0) {
efc9064e 8235 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
8236 base = 0;
8237
8238 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8239 y = -y;
8240 }
8241 pos |= y << CURSOR_Y_SHIFT;
8242
4b0e333e 8243 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8244 return;
8245
5efb3e28
VS
8246 I915_WRITE(CURPOS(pipe), pos);
8247
4398ad45
VS
8248 /* ILK+ do this automagically */
8249 if (HAS_GMCH_DISPLAY(dev) &&
8250 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8251 base += (intel_crtc->cursor_height *
8252 intel_crtc->cursor_width - 1) * 4;
8253 }
8254
8ac54669 8255 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
8256 i845_update_cursor(crtc, base);
8257 else
8258 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8259}
8260
dc41c154
VS
8261static bool cursor_size_ok(struct drm_device *dev,
8262 uint32_t width, uint32_t height)
8263{
8264 if (width == 0 || height == 0)
8265 return false;
8266
8267 /*
8268 * 845g/865g are special in that they are only limited by
8269 * the width of their cursors, the height is arbitrary up to
8270 * the precision of the register. Everything else requires
8271 * square cursors, limited to a few power-of-two sizes.
8272 */
8273 if (IS_845G(dev) || IS_I865G(dev)) {
8274 if ((width & 63) != 0)
8275 return false;
8276
8277 if (width > (IS_845G(dev) ? 64 : 512))
8278 return false;
8279
8280 if (height > 1023)
8281 return false;
8282 } else {
8283 switch (width | height) {
8284 case 256:
8285 case 128:
8286 if (IS_GEN2(dev))
8287 return false;
8288 case 64:
8289 break;
8290 default:
8291 return false;
8292 }
8293 }
8294
8295 return true;
8296}
8297
e3287951
MR
8298static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8299 struct drm_i915_gem_object *obj,
8300 uint32_t width, uint32_t height)
79e53945
JB
8301{
8302 struct drm_device *dev = crtc->dev;
8303 struct drm_i915_private *dev_priv = dev->dev_private;
8304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 8305 enum pipe pipe = intel_crtc->pipe;
757f9a3e 8306 unsigned old_width;
cda4b7d3 8307 uint32_t addr;
3f8bc370 8308 int ret;
79e53945 8309
79e53945 8310 /* if we want to turn off the cursor ignore width and height */
e3287951 8311 if (!obj) {
28c97730 8312 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 8313 addr = 0;
5004417d 8314 mutex_lock(&dev->struct_mutex);
3f8bc370 8315 goto finish;
79e53945
JB
8316 }
8317
71acb5eb 8318 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8319 mutex_lock(&dev->struct_mutex);
3d13ef2e 8320 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8321 unsigned alignment;
8322
d6dd6843
PZ
8323 /*
8324 * Global gtt pte registers are special registers which actually
8325 * forward writes to a chunk of system memory. Which means that
8326 * there is no risk that the register values disappear as soon
8327 * as we call intel_runtime_pm_put(), so it is correct to wrap
8328 * only the pin/unpin/fence and not more.
8329 */
8330 intel_runtime_pm_get(dev_priv);
8331
693db184
CW
8332 /* Note that the w/a also requires 2 PTE of padding following
8333 * the bo. We currently fill all unused PTE with the shadow
8334 * page and so we should always have valid PTE following the
8335 * cursor preventing the VT-d warning.
8336 */
8337 alignment = 0;
8338 if (need_vtd_wa(dev))
8339 alignment = 64*1024;
8340
8341 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8342 if (ret) {
3b25b31f 8343 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
d6dd6843 8344 intel_runtime_pm_put(dev_priv);
2da3b9b9 8345 goto fail_locked;
e7b526bb
CW
8346 }
8347
d9e86c0e
CW
8348 ret = i915_gem_object_put_fence(obj);
8349 if (ret) {
3b25b31f 8350 DRM_DEBUG_KMS("failed to release fence for cursor");
d6dd6843 8351 intel_runtime_pm_put(dev_priv);
d9e86c0e
CW
8352 goto fail_unpin;
8353 }
8354
f343c5f6 8355 addr = i915_gem_obj_ggtt_offset(obj);
d6dd6843
PZ
8356
8357 intel_runtime_pm_put(dev_priv);
71acb5eb 8358 } else {
6eeefaf3 8359 int align = IS_I830(dev) ? 16 * 1024 : 256;
00731155 8360 ret = i915_gem_object_attach_phys(obj, align);
71acb5eb 8361 if (ret) {
3b25b31f 8362 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8363 goto fail_locked;
71acb5eb 8364 }
00731155 8365 addr = obj->phys_handle->busaddr;
3f8bc370
KH
8366 }
8367
3f8bc370 8368 finish:
3f8bc370 8369 if (intel_crtc->cursor_bo) {
00731155 8370 if (!INTEL_INFO(dev)->cursor_needs_physical)
cc98b413 8371 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
3f8bc370 8372 }
80824003 8373
a071fa00
DV
8374 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8375 INTEL_FRONTBUFFER_CURSOR(pipe));
7f9872e0 8376 mutex_unlock(&dev->struct_mutex);
3f8bc370 8377
64f962e3
CW
8378 old_width = intel_crtc->cursor_width;
8379
3f8bc370 8380 intel_crtc->cursor_addr = addr;
05394f39 8381 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8382 intel_crtc->cursor_width = width;
8383 intel_crtc->cursor_height = height;
8384
64f962e3
CW
8385 if (intel_crtc->active) {
8386 if (old_width != width)
8387 intel_update_watermarks(crtc);
f2f5f771 8388 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 8389
3f20df98
GP
8390 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8391 }
f99d7069 8392
79e53945 8393 return 0;
e7b526bb 8394fail_unpin:
cc98b413 8395 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8396fail_locked:
34b8686e
DA
8397 mutex_unlock(&dev->struct_mutex);
8398 return ret;
79e53945
JB
8399}
8400
79e53945 8401static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8402 u16 *blue, uint32_t start, uint32_t size)
79e53945 8403{
7203425a 8404 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8406
7203425a 8407 for (i = start; i < end; i++) {
79e53945
JB
8408 intel_crtc->lut_r[i] = red[i] >> 8;
8409 intel_crtc->lut_g[i] = green[i] >> 8;
8410 intel_crtc->lut_b[i] = blue[i] >> 8;
8411 }
8412
8413 intel_crtc_load_lut(crtc);
8414}
8415
79e53945
JB
8416/* VESA 640x480x72Hz mode to set on the pipe */
8417static struct drm_display_mode load_detect_mode = {
8418 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8419 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8420};
8421
a8bb6818
DV
8422struct drm_framebuffer *
8423__intel_framebuffer_create(struct drm_device *dev,
8424 struct drm_mode_fb_cmd2 *mode_cmd,
8425 struct drm_i915_gem_object *obj)
d2dff872
CW
8426{
8427 struct intel_framebuffer *intel_fb;
8428 int ret;
8429
8430 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8431 if (!intel_fb) {
8432 drm_gem_object_unreference_unlocked(&obj->base);
8433 return ERR_PTR(-ENOMEM);
8434 }
8435
8436 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8437 if (ret)
8438 goto err;
d2dff872
CW
8439
8440 return &intel_fb->base;
dd4916c5
DV
8441err:
8442 drm_gem_object_unreference_unlocked(&obj->base);
8443 kfree(intel_fb);
8444
8445 return ERR_PTR(ret);
d2dff872
CW
8446}
8447
b5ea642a 8448static struct drm_framebuffer *
a8bb6818
DV
8449intel_framebuffer_create(struct drm_device *dev,
8450 struct drm_mode_fb_cmd2 *mode_cmd,
8451 struct drm_i915_gem_object *obj)
8452{
8453 struct drm_framebuffer *fb;
8454 int ret;
8455
8456 ret = i915_mutex_lock_interruptible(dev);
8457 if (ret)
8458 return ERR_PTR(ret);
8459 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8460 mutex_unlock(&dev->struct_mutex);
8461
8462 return fb;
8463}
8464
d2dff872
CW
8465static u32
8466intel_framebuffer_pitch_for_width(int width, int bpp)
8467{
8468 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8469 return ALIGN(pitch, 64);
8470}
8471
8472static u32
8473intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8474{
8475 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8476 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8477}
8478
8479static struct drm_framebuffer *
8480intel_framebuffer_create_for_mode(struct drm_device *dev,
8481 struct drm_display_mode *mode,
8482 int depth, int bpp)
8483{
8484 struct drm_i915_gem_object *obj;
0fed39bd 8485 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8486
8487 obj = i915_gem_alloc_object(dev,
8488 intel_framebuffer_size_for_mode(mode, bpp));
8489 if (obj == NULL)
8490 return ERR_PTR(-ENOMEM);
8491
8492 mode_cmd.width = mode->hdisplay;
8493 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8494 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8495 bpp);
5ca0c34a 8496 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8497
8498 return intel_framebuffer_create(dev, &mode_cmd, obj);
8499}
8500
8501static struct drm_framebuffer *
8502mode_fits_in_fbdev(struct drm_device *dev,
8503 struct drm_display_mode *mode)
8504{
4520f53a 8505#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8506 struct drm_i915_private *dev_priv = dev->dev_private;
8507 struct drm_i915_gem_object *obj;
8508 struct drm_framebuffer *fb;
8509
4c0e5528 8510 if (!dev_priv->fbdev)
d2dff872
CW
8511 return NULL;
8512
4c0e5528 8513 if (!dev_priv->fbdev->fb)
d2dff872
CW
8514 return NULL;
8515
4c0e5528
DV
8516 obj = dev_priv->fbdev->fb->obj;
8517 BUG_ON(!obj);
8518
8bcd4553 8519 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8520 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8521 fb->bits_per_pixel))
d2dff872
CW
8522 return NULL;
8523
01f2c773 8524 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8525 return NULL;
8526
8527 return fb;
4520f53a
DV
8528#else
8529 return NULL;
8530#endif
d2dff872
CW
8531}
8532
d2434ab7 8533bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8534 struct drm_display_mode *mode,
51fd371b
RC
8535 struct intel_load_detect_pipe *old,
8536 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8537{
8538 struct intel_crtc *intel_crtc;
d2434ab7
DV
8539 struct intel_encoder *intel_encoder =
8540 intel_attached_encoder(connector);
79e53945 8541 struct drm_crtc *possible_crtc;
4ef69c7a 8542 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8543 struct drm_crtc *crtc = NULL;
8544 struct drm_device *dev = encoder->dev;
94352cf9 8545 struct drm_framebuffer *fb;
51fd371b
RC
8546 struct drm_mode_config *config = &dev->mode_config;
8547 int ret, i = -1;
79e53945 8548
d2dff872 8549 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8550 connector->base.id, connector->name,
8e329a03 8551 encoder->base.id, encoder->name);
d2dff872 8552
51fd371b
RC
8553retry:
8554 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8555 if (ret)
8556 goto fail_unlock;
6e9f798d 8557
79e53945
JB
8558 /*
8559 * Algorithm gets a little messy:
7a5e4805 8560 *
79e53945
JB
8561 * - if the connector already has an assigned crtc, use it (but make
8562 * sure it's on first)
7a5e4805 8563 *
79e53945
JB
8564 * - try to find the first unused crtc that can drive this connector,
8565 * and use that if we find one
79e53945
JB
8566 */
8567
8568 /* See if we already have a CRTC for this connector */
8569 if (encoder->crtc) {
8570 crtc = encoder->crtc;
8261b191 8571
51fd371b
RC
8572 ret = drm_modeset_lock(&crtc->mutex, ctx);
8573 if (ret)
8574 goto fail_unlock;
7b24056b 8575
24218aac 8576 old->dpms_mode = connector->dpms;
8261b191
CW
8577 old->load_detect_temp = false;
8578
8579 /* Make sure the crtc and connector are running */
24218aac
DV
8580 if (connector->dpms != DRM_MODE_DPMS_ON)
8581 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8582
7173188d 8583 return true;
79e53945
JB
8584 }
8585
8586 /* Find an unused one (if possible) */
70e1e0ec 8587 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8588 i++;
8589 if (!(encoder->possible_crtcs & (1 << i)))
8590 continue;
a459249c
VS
8591 if (possible_crtc->enabled)
8592 continue;
8593 /* This can occur when applying the pipe A quirk on resume. */
8594 if (to_intel_crtc(possible_crtc)->new_enabled)
8595 continue;
8596
8597 crtc = possible_crtc;
8598 break;
79e53945
JB
8599 }
8600
8601 /*
8602 * If we didn't find an unused CRTC, don't use any.
8603 */
8604 if (!crtc) {
7173188d 8605 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8606 goto fail_unlock;
79e53945
JB
8607 }
8608
51fd371b
RC
8609 ret = drm_modeset_lock(&crtc->mutex, ctx);
8610 if (ret)
8611 goto fail_unlock;
fc303101
DV
8612 intel_encoder->new_crtc = to_intel_crtc(crtc);
8613 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8614
8615 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8616 intel_crtc->new_enabled = true;
8617 intel_crtc->new_config = &intel_crtc->config;
24218aac 8618 old->dpms_mode = connector->dpms;
8261b191 8619 old->load_detect_temp = true;
d2dff872 8620 old->release_fb = NULL;
79e53945 8621
6492711d
CW
8622 if (!mode)
8623 mode = &load_detect_mode;
79e53945 8624
d2dff872
CW
8625 /* We need a framebuffer large enough to accommodate all accesses
8626 * that the plane may generate whilst we perform load detection.
8627 * We can not rely on the fbcon either being present (we get called
8628 * during its initialisation to detect all boot displays, or it may
8629 * not even exist) or that it is large enough to satisfy the
8630 * requested mode.
8631 */
94352cf9
DV
8632 fb = mode_fits_in_fbdev(dev, mode);
8633 if (fb == NULL) {
d2dff872 8634 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8635 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8636 old->release_fb = fb;
d2dff872
CW
8637 } else
8638 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8639 if (IS_ERR(fb)) {
d2dff872 8640 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8641 goto fail;
79e53945 8642 }
79e53945 8643
c0c36b94 8644 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8645 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8646 if (old->release_fb)
8647 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8648 goto fail;
79e53945 8649 }
7173188d 8650
79e53945 8651 /* let the connector get through one full cycle before testing */
9d0498a2 8652 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8653 return true;
412b61d8
VS
8654
8655 fail:
8656 intel_crtc->new_enabled = crtc->enabled;
8657 if (intel_crtc->new_enabled)
8658 intel_crtc->new_config = &intel_crtc->config;
8659 else
8660 intel_crtc->new_config = NULL;
51fd371b
RC
8661fail_unlock:
8662 if (ret == -EDEADLK) {
8663 drm_modeset_backoff(ctx);
8664 goto retry;
8665 }
8666
412b61d8 8667 return false;
79e53945
JB
8668}
8669
d2434ab7 8670void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 8671 struct intel_load_detect_pipe *old)
79e53945 8672{
d2434ab7
DV
8673 struct intel_encoder *intel_encoder =
8674 intel_attached_encoder(connector);
4ef69c7a 8675 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8676 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8678
d2dff872 8679 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8680 connector->base.id, connector->name,
8e329a03 8681 encoder->base.id, encoder->name);
d2dff872 8682
8261b191 8683 if (old->load_detect_temp) {
fc303101
DV
8684 to_intel_connector(connector)->new_encoder = NULL;
8685 intel_encoder->new_crtc = NULL;
412b61d8
VS
8686 intel_crtc->new_enabled = false;
8687 intel_crtc->new_config = NULL;
fc303101 8688 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8689
36206361
DV
8690 if (old->release_fb) {
8691 drm_framebuffer_unregister_private(old->release_fb);
8692 drm_framebuffer_unreference(old->release_fb);
8693 }
d2dff872 8694
0622a53c 8695 return;
79e53945
JB
8696 }
8697
c751ce4f 8698 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8699 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8700 connector->funcs->dpms(connector, old->dpms_mode);
79e53945
JB
8701}
8702
da4a1efa
VS
8703static int i9xx_pll_refclk(struct drm_device *dev,
8704 const struct intel_crtc_config *pipe_config)
8705{
8706 struct drm_i915_private *dev_priv = dev->dev_private;
8707 u32 dpll = pipe_config->dpll_hw_state.dpll;
8708
8709 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8710 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8711 else if (HAS_PCH_SPLIT(dev))
8712 return 120000;
8713 else if (!IS_GEN2(dev))
8714 return 96000;
8715 else
8716 return 48000;
8717}
8718
79e53945 8719/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8720static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8721 struct intel_crtc_config *pipe_config)
79e53945 8722{
f1f644dc 8723 struct drm_device *dev = crtc->base.dev;
79e53945 8724 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8725 int pipe = pipe_config->cpu_transcoder;
293623f7 8726 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8727 u32 fp;
8728 intel_clock_t clock;
da4a1efa 8729 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8730
8731 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8732 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8733 else
293623f7 8734 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8735
8736 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8737 if (IS_PINEVIEW(dev)) {
8738 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8739 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8740 } else {
8741 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8742 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8743 }
8744
a6c45cf0 8745 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8746 if (IS_PINEVIEW(dev))
8747 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8748 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8749 else
8750 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8751 DPLL_FPA01_P1_POST_DIV_SHIFT);
8752
8753 switch (dpll & DPLL_MODE_MASK) {
8754 case DPLLB_MODE_DAC_SERIAL:
8755 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8756 5 : 10;
8757 break;
8758 case DPLLB_MODE_LVDS:
8759 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8760 7 : 14;
8761 break;
8762 default:
28c97730 8763 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8764 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8765 return;
79e53945
JB
8766 }
8767
ac58c3f0 8768 if (IS_PINEVIEW(dev))
da4a1efa 8769 pineview_clock(refclk, &clock);
ac58c3f0 8770 else
da4a1efa 8771 i9xx_clock(refclk, &clock);
79e53945 8772 } else {
0fb58223 8773 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8774 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8775
8776 if (is_lvds) {
8777 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8778 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8779
8780 if (lvds & LVDS_CLKB_POWER_UP)
8781 clock.p2 = 7;
8782 else
8783 clock.p2 = 14;
79e53945
JB
8784 } else {
8785 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8786 clock.p1 = 2;
8787 else {
8788 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8789 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8790 }
8791 if (dpll & PLL_P2_DIVIDE_BY_4)
8792 clock.p2 = 4;
8793 else
8794 clock.p2 = 2;
79e53945 8795 }
da4a1efa
VS
8796
8797 i9xx_clock(refclk, &clock);
79e53945
JB
8798 }
8799
18442d08
VS
8800 /*
8801 * This value includes pixel_multiplier. We will use
241bfc38 8802 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8803 * encoder's get_config() function.
8804 */
8805 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8806}
8807
6878da05
VS
8808int intel_dotclock_calculate(int link_freq,
8809 const struct intel_link_m_n *m_n)
f1f644dc 8810{
f1f644dc
JB
8811 /*
8812 * The calculation for the data clock is:
1041a02f 8813 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8814 * But we want to avoid losing precison if possible, so:
1041a02f 8815 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8816 *
8817 * and the link clock is simpler:
1041a02f 8818 * link_clock = (m * link_clock) / n
f1f644dc
JB
8819 */
8820
6878da05
VS
8821 if (!m_n->link_n)
8822 return 0;
f1f644dc 8823
6878da05
VS
8824 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8825}
f1f644dc 8826
18442d08
VS
8827static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8828 struct intel_crtc_config *pipe_config)
6878da05
VS
8829{
8830 struct drm_device *dev = crtc->base.dev;
79e53945 8831
18442d08
VS
8832 /* read out port_clock from the DPLL */
8833 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8834
f1f644dc 8835 /*
18442d08 8836 * This value does not include pixel_multiplier.
241bfc38 8837 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8838 * agree once we know their relationship in the encoder's
8839 * get_config() function.
79e53945 8840 */
241bfc38 8841 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8842 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8843 &pipe_config->fdi_m_n);
79e53945
JB
8844}
8845
8846/** Returns the currently programmed mode of the given pipe. */
8847struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8848 struct drm_crtc *crtc)
8849{
548f245b 8850 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8852 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8853 struct drm_display_mode *mode;
f1f644dc 8854 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8855 int htot = I915_READ(HTOTAL(cpu_transcoder));
8856 int hsync = I915_READ(HSYNC(cpu_transcoder));
8857 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8858 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8859 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8860
8861 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8862 if (!mode)
8863 return NULL;
8864
f1f644dc
JB
8865 /*
8866 * Construct a pipe_config sufficient for getting the clock info
8867 * back out of crtc_clock_get.
8868 *
8869 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8870 * to use a real value here instead.
8871 */
293623f7 8872 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8873 pipe_config.pixel_multiplier = 1;
293623f7
VS
8874 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8875 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8876 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8877 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8878
773ae034 8879 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8880 mode->hdisplay = (htot & 0xffff) + 1;
8881 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8882 mode->hsync_start = (hsync & 0xffff) + 1;
8883 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8884 mode->vdisplay = (vtot & 0xffff) + 1;
8885 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8886 mode->vsync_start = (vsync & 0xffff) + 1;
8887 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8888
8889 drm_mode_set_name(mode);
79e53945
JB
8890
8891 return mode;
8892}
8893
652c393a
JB
8894static void intel_decrease_pllclock(struct drm_crtc *crtc)
8895{
8896 struct drm_device *dev = crtc->dev;
fbee40df 8897 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8899
baff296c 8900 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8901 return;
8902
8903 if (!dev_priv->lvds_downclock_avail)
8904 return;
8905
8906 /*
8907 * Since this is called by a timer, we should never get here in
8908 * the manual case.
8909 */
8910 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8911 int pipe = intel_crtc->pipe;
8912 int dpll_reg = DPLL(pipe);
8913 int dpll;
f6e5b160 8914
44d98a61 8915 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8916
8ac5a6d5 8917 assert_panel_unlocked(dev_priv, pipe);
652c393a 8918
dc257cf1 8919 dpll = I915_READ(dpll_reg);
652c393a
JB
8920 dpll |= DISPLAY_RATE_SELECT_FPA1;
8921 I915_WRITE(dpll_reg, dpll);
9d0498a2 8922 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8923 dpll = I915_READ(dpll_reg);
8924 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8925 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8926 }
8927
8928}
8929
f047e395
CW
8930void intel_mark_busy(struct drm_device *dev)
8931{
c67a470b
PZ
8932 struct drm_i915_private *dev_priv = dev->dev_private;
8933
f62a0076
CW
8934 if (dev_priv->mm.busy)
8935 return;
8936
43694d69 8937 intel_runtime_pm_get(dev_priv);
c67a470b 8938 i915_update_gfx_val(dev_priv);
f62a0076 8939 dev_priv->mm.busy = true;
f047e395
CW
8940}
8941
8942void intel_mark_idle(struct drm_device *dev)
652c393a 8943{
c67a470b 8944 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8945 struct drm_crtc *crtc;
652c393a 8946
f62a0076
CW
8947 if (!dev_priv->mm.busy)
8948 return;
8949
8950 dev_priv->mm.busy = false;
8951
d330a953 8952 if (!i915.powersave)
bb4cdd53 8953 goto out;
652c393a 8954
70e1e0ec 8955 for_each_crtc(dev, crtc) {
f4510a27 8956 if (!crtc->primary->fb)
652c393a
JB
8957 continue;
8958
725a5b54 8959 intel_decrease_pllclock(crtc);
652c393a 8960 }
b29c19b6 8961
3d13ef2e 8962 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8963 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8964
8965out:
43694d69 8966 intel_runtime_pm_put(dev_priv);
652c393a
JB
8967}
8968
79e53945
JB
8969static void intel_crtc_destroy(struct drm_crtc *crtc)
8970{
8971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8972 struct drm_device *dev = crtc->dev;
8973 struct intel_unpin_work *work;
67e77c5a 8974
5e2d7afc 8975 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
8976 work = intel_crtc->unpin_work;
8977 intel_crtc->unpin_work = NULL;
5e2d7afc 8978 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
8979
8980 if (work) {
8981 cancel_work_sync(&work->work);
8982 kfree(work);
8983 }
79e53945
JB
8984
8985 drm_crtc_cleanup(crtc);
67e77c5a 8986
79e53945
JB
8987 kfree(intel_crtc);
8988}
8989
6b95a207
KH
8990static void intel_unpin_work_fn(struct work_struct *__work)
8991{
8992 struct intel_unpin_work *work =
8993 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8994 struct drm_device *dev = work->crtc->dev;
f99d7069 8995 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 8996
b4a98e57 8997 mutex_lock(&dev->struct_mutex);
1690e1eb 8998 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8999 drm_gem_object_unreference(&work->pending_flip_obj->base);
9000 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 9001
b4a98e57
CW
9002 intel_update_fbc(dev);
9003 mutex_unlock(&dev->struct_mutex);
9004
f99d7069
DV
9005 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9006
b4a98e57
CW
9007 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9008 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9009
6b95a207
KH
9010 kfree(work);
9011}
9012
1afe3e9d 9013static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 9014 struct drm_crtc *crtc)
6b95a207 9015{
6b95a207
KH
9016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9017 struct intel_unpin_work *work;
6b95a207
KH
9018 unsigned long flags;
9019
9020 /* Ignore early vblank irqs */
9021 if (intel_crtc == NULL)
9022 return;
9023
f326038a
DV
9024 /*
9025 * This is called both by irq handlers and the reset code (to complete
9026 * lost pageflips) so needs the full irqsave spinlocks.
9027 */
6b95a207
KH
9028 spin_lock_irqsave(&dev->event_lock, flags);
9029 work = intel_crtc->unpin_work;
e7d841ca
CW
9030
9031 /* Ensure we don't miss a work->pending update ... */
9032 smp_rmb();
9033
9034 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
9035 spin_unlock_irqrestore(&dev->event_lock, flags);
9036 return;
9037 }
9038
d6bbafa1 9039 page_flip_completed(intel_crtc);
0af7e4df 9040
6b95a207 9041 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
9042}
9043
1afe3e9d
JB
9044void intel_finish_page_flip(struct drm_device *dev, int pipe)
9045{
fbee40df 9046 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9047 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9048
49b14a5c 9049 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9050}
9051
9052void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9053{
fbee40df 9054 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9055 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9056
49b14a5c 9057 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9058}
9059
75f7f3ec
VS
9060/* Is 'a' after or equal to 'b'? */
9061static bool g4x_flip_count_after_eq(u32 a, u32 b)
9062{
9063 return !((a - b) & 0x80000000);
9064}
9065
9066static bool page_flip_finished(struct intel_crtc *crtc)
9067{
9068 struct drm_device *dev = crtc->base.dev;
9069 struct drm_i915_private *dev_priv = dev->dev_private;
9070
9071 /*
9072 * The relevant registers doen't exist on pre-ctg.
9073 * As the flip done interrupt doesn't trigger for mmio
9074 * flips on gmch platforms, a flip count check isn't
9075 * really needed there. But since ctg has the registers,
9076 * include it in the check anyway.
9077 */
9078 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9079 return true;
9080
9081 /*
9082 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9083 * used the same base address. In that case the mmio flip might
9084 * have completed, but the CS hasn't even executed the flip yet.
9085 *
9086 * A flip count check isn't enough as the CS might have updated
9087 * the base address just after start of vblank, but before we
9088 * managed to process the interrupt. This means we'd complete the
9089 * CS flip too soon.
9090 *
9091 * Combining both checks should get us a good enough result. It may
9092 * still happen that the CS flip has been executed, but has not
9093 * yet actually completed. But in case the base address is the same
9094 * anyway, we don't really care.
9095 */
9096 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9097 crtc->unpin_work->gtt_offset &&
9098 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9099 crtc->unpin_work->flip_count);
9100}
9101
6b95a207
KH
9102void intel_prepare_page_flip(struct drm_device *dev, int plane)
9103{
fbee40df 9104 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9105 struct intel_crtc *intel_crtc =
9106 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9107 unsigned long flags;
9108
f326038a
DV
9109
9110 /*
9111 * This is called both by irq handlers and the reset code (to complete
9112 * lost pageflips) so needs the full irqsave spinlocks.
9113 *
9114 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
9115 * generate a page-flip completion irq, i.e. every modeset
9116 * is also accompanied by a spurious intel_prepare_page_flip().
9117 */
6b95a207 9118 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9119 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9120 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9121 spin_unlock_irqrestore(&dev->event_lock, flags);
9122}
9123
eba905b2 9124static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9125{
9126 /* Ensure that the work item is consistent when activating it ... */
9127 smp_wmb();
9128 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9129 /* and that it is marked active as soon as the irq could fire. */
9130 smp_wmb();
9131}
9132
8c9f3aaf
JB
9133static int intel_gen2_queue_flip(struct drm_device *dev,
9134 struct drm_crtc *crtc,
9135 struct drm_framebuffer *fb,
ed8d1975 9136 struct drm_i915_gem_object *obj,
a4872ba6 9137 struct intel_engine_cs *ring,
ed8d1975 9138 uint32_t flags)
8c9f3aaf 9139{
8c9f3aaf 9140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9141 u32 flip_mask;
9142 int ret;
9143
6d90c952 9144 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9145 if (ret)
4fa62c89 9146 return ret;
8c9f3aaf
JB
9147
9148 /* Can't queue multiple flips, so wait for the previous
9149 * one to finish before executing the next.
9150 */
9151 if (intel_crtc->plane)
9152 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9153 else
9154 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9155 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9156 intel_ring_emit(ring, MI_NOOP);
9157 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9158 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9159 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9160 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9161 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9162
9163 intel_mark_page_flip_active(intel_crtc);
09246732 9164 __intel_ring_advance(ring);
83d4092b 9165 return 0;
8c9f3aaf
JB
9166}
9167
9168static int intel_gen3_queue_flip(struct drm_device *dev,
9169 struct drm_crtc *crtc,
9170 struct drm_framebuffer *fb,
ed8d1975 9171 struct drm_i915_gem_object *obj,
a4872ba6 9172 struct intel_engine_cs *ring,
ed8d1975 9173 uint32_t flags)
8c9f3aaf 9174{
8c9f3aaf 9175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9176 u32 flip_mask;
9177 int ret;
9178
6d90c952 9179 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9180 if (ret)
4fa62c89 9181 return ret;
8c9f3aaf
JB
9182
9183 if (intel_crtc->plane)
9184 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9185 else
9186 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9187 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9188 intel_ring_emit(ring, MI_NOOP);
9189 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9190 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9191 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9192 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9193 intel_ring_emit(ring, MI_NOOP);
9194
e7d841ca 9195 intel_mark_page_flip_active(intel_crtc);
09246732 9196 __intel_ring_advance(ring);
83d4092b 9197 return 0;
8c9f3aaf
JB
9198}
9199
9200static int intel_gen4_queue_flip(struct drm_device *dev,
9201 struct drm_crtc *crtc,
9202 struct drm_framebuffer *fb,
ed8d1975 9203 struct drm_i915_gem_object *obj,
a4872ba6 9204 struct intel_engine_cs *ring,
ed8d1975 9205 uint32_t flags)
8c9f3aaf
JB
9206{
9207 struct drm_i915_private *dev_priv = dev->dev_private;
9208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9209 uint32_t pf, pipesrc;
9210 int ret;
9211
6d90c952 9212 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9213 if (ret)
4fa62c89 9214 return ret;
8c9f3aaf
JB
9215
9216 /* i965+ uses the linear or tiled offsets from the
9217 * Display Registers (which do not change across a page-flip)
9218 * so we need only reprogram the base address.
9219 */
6d90c952
DV
9220 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9221 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9222 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9223 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9224 obj->tiling_mode);
8c9f3aaf
JB
9225
9226 /* XXX Enabling the panel-fitter across page-flip is so far
9227 * untested on non-native modes, so ignore it for now.
9228 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9229 */
9230 pf = 0;
9231 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9232 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9233
9234 intel_mark_page_flip_active(intel_crtc);
09246732 9235 __intel_ring_advance(ring);
83d4092b 9236 return 0;
8c9f3aaf
JB
9237}
9238
9239static int intel_gen6_queue_flip(struct drm_device *dev,
9240 struct drm_crtc *crtc,
9241 struct drm_framebuffer *fb,
ed8d1975 9242 struct drm_i915_gem_object *obj,
a4872ba6 9243 struct intel_engine_cs *ring,
ed8d1975 9244 uint32_t flags)
8c9f3aaf
JB
9245{
9246 struct drm_i915_private *dev_priv = dev->dev_private;
9247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9248 uint32_t pf, pipesrc;
9249 int ret;
9250
6d90c952 9251 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9252 if (ret)
4fa62c89 9253 return ret;
8c9f3aaf 9254
6d90c952
DV
9255 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9256 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9257 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9258 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9259
dc257cf1
DV
9260 /* Contrary to the suggestions in the documentation,
9261 * "Enable Panel Fitter" does not seem to be required when page
9262 * flipping with a non-native mode, and worse causes a normal
9263 * modeset to fail.
9264 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9265 */
9266 pf = 0;
8c9f3aaf 9267 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9268 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9269
9270 intel_mark_page_flip_active(intel_crtc);
09246732 9271 __intel_ring_advance(ring);
83d4092b 9272 return 0;
8c9f3aaf
JB
9273}
9274
7c9017e5
JB
9275static int intel_gen7_queue_flip(struct drm_device *dev,
9276 struct drm_crtc *crtc,
9277 struct drm_framebuffer *fb,
ed8d1975 9278 struct drm_i915_gem_object *obj,
a4872ba6 9279 struct intel_engine_cs *ring,
ed8d1975 9280 uint32_t flags)
7c9017e5 9281{
7c9017e5 9282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9283 uint32_t plane_bit = 0;
ffe74d75
CW
9284 int len, ret;
9285
eba905b2 9286 switch (intel_crtc->plane) {
cb05d8de
DV
9287 case PLANE_A:
9288 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9289 break;
9290 case PLANE_B:
9291 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9292 break;
9293 case PLANE_C:
9294 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9295 break;
9296 default:
9297 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9298 return -ENODEV;
cb05d8de
DV
9299 }
9300
ffe74d75 9301 len = 4;
f476828a 9302 if (ring->id == RCS) {
ffe74d75 9303 len += 6;
f476828a
DL
9304 /*
9305 * On Gen 8, SRM is now taking an extra dword to accommodate
9306 * 48bits addresses, and we need a NOOP for the batch size to
9307 * stay even.
9308 */
9309 if (IS_GEN8(dev))
9310 len += 2;
9311 }
ffe74d75 9312
f66fab8e
VS
9313 /*
9314 * BSpec MI_DISPLAY_FLIP for IVB:
9315 * "The full packet must be contained within the same cache line."
9316 *
9317 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9318 * cacheline, if we ever start emitting more commands before
9319 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9320 * then do the cacheline alignment, and finally emit the
9321 * MI_DISPLAY_FLIP.
9322 */
9323 ret = intel_ring_cacheline_align(ring);
9324 if (ret)
4fa62c89 9325 return ret;
f66fab8e 9326
ffe74d75 9327 ret = intel_ring_begin(ring, len);
7c9017e5 9328 if (ret)
4fa62c89 9329 return ret;
7c9017e5 9330
ffe74d75
CW
9331 /* Unmask the flip-done completion message. Note that the bspec says that
9332 * we should do this for both the BCS and RCS, and that we must not unmask
9333 * more than one flip event at any time (or ensure that one flip message
9334 * can be sent by waiting for flip-done prior to queueing new flips).
9335 * Experimentation says that BCS works despite DERRMR masking all
9336 * flip-done completion events and that unmasking all planes at once
9337 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9338 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9339 */
9340 if (ring->id == RCS) {
9341 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9342 intel_ring_emit(ring, DERRMR);
9343 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9344 DERRMR_PIPEB_PRI_FLIP_DONE |
9345 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9346 if (IS_GEN8(dev))
9347 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9348 MI_SRM_LRM_GLOBAL_GTT);
9349 else
9350 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9351 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9352 intel_ring_emit(ring, DERRMR);
9353 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9354 if (IS_GEN8(dev)) {
9355 intel_ring_emit(ring, 0);
9356 intel_ring_emit(ring, MI_NOOP);
9357 }
ffe74d75
CW
9358 }
9359
cb05d8de 9360 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9361 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9362 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9363 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9364
9365 intel_mark_page_flip_active(intel_crtc);
09246732 9366 __intel_ring_advance(ring);
83d4092b 9367 return 0;
7c9017e5
JB
9368}
9369
84c33a64
SG
9370static bool use_mmio_flip(struct intel_engine_cs *ring,
9371 struct drm_i915_gem_object *obj)
9372{
9373 /*
9374 * This is not being used for older platforms, because
9375 * non-availability of flip done interrupt forces us to use
9376 * CS flips. Older platforms derive flip done using some clever
9377 * tricks involving the flip_pending status bits and vblank irqs.
9378 * So using MMIO flips there would disrupt this mechanism.
9379 */
9380
8e09bf83
CW
9381 if (ring == NULL)
9382 return true;
9383
84c33a64
SG
9384 if (INTEL_INFO(ring->dev)->gen < 5)
9385 return false;
9386
9387 if (i915.use_mmio_flip < 0)
9388 return false;
9389 else if (i915.use_mmio_flip > 0)
9390 return true;
14bf993e
OM
9391 else if (i915.enable_execlists)
9392 return true;
84c33a64
SG
9393 else
9394 return ring != obj->ring;
9395}
9396
9397static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9398{
9399 struct drm_device *dev = intel_crtc->base.dev;
9400 struct drm_i915_private *dev_priv = dev->dev_private;
9401 struct intel_framebuffer *intel_fb =
9402 to_intel_framebuffer(intel_crtc->base.primary->fb);
9403 struct drm_i915_gem_object *obj = intel_fb->obj;
9404 u32 dspcntr;
9405 u32 reg;
9406
9407 intel_mark_page_flip_active(intel_crtc);
9408
9409 reg = DSPCNTR(intel_crtc->plane);
9410 dspcntr = I915_READ(reg);
9411
c5d97472
DL
9412 if (obj->tiling_mode != I915_TILING_NONE)
9413 dspcntr |= DISPPLANE_TILED;
9414 else
9415 dspcntr &= ~DISPPLANE_TILED;
9416
84c33a64
SG
9417 I915_WRITE(reg, dspcntr);
9418
9419 I915_WRITE(DSPSURF(intel_crtc->plane),
9420 intel_crtc->unpin_work->gtt_offset);
9421 POSTING_READ(DSPSURF(intel_crtc->plane));
9422}
9423
9424static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9425{
9426 struct intel_engine_cs *ring;
9427 int ret;
9428
9429 lockdep_assert_held(&obj->base.dev->struct_mutex);
9430
9431 if (!obj->last_write_seqno)
9432 return 0;
9433
9434 ring = obj->ring;
9435
9436 if (i915_seqno_passed(ring->get_seqno(ring, true),
9437 obj->last_write_seqno))
9438 return 0;
9439
9440 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9441 if (ret)
9442 return ret;
9443
9444 if (WARN_ON(!ring->irq_get(ring)))
9445 return 0;
9446
9447 return 1;
9448}
9449
9450void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9451{
9452 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9453 struct intel_crtc *intel_crtc;
9454 unsigned long irq_flags;
9455 u32 seqno;
9456
9457 seqno = ring->get_seqno(ring, false);
9458
9459 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9460 for_each_intel_crtc(ring->dev, intel_crtc) {
9461 struct intel_mmio_flip *mmio_flip;
9462
9463 mmio_flip = &intel_crtc->mmio_flip;
9464 if (mmio_flip->seqno == 0)
9465 continue;
9466
9467 if (ring->id != mmio_flip->ring_id)
9468 continue;
9469
9470 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9471 intel_do_mmio_flip(intel_crtc);
9472 mmio_flip->seqno = 0;
9473 ring->irq_put(ring);
9474 }
9475 }
9476 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9477}
9478
9479static int intel_queue_mmio_flip(struct drm_device *dev,
9480 struct drm_crtc *crtc,
9481 struct drm_framebuffer *fb,
9482 struct drm_i915_gem_object *obj,
9483 struct intel_engine_cs *ring,
9484 uint32_t flags)
9485{
9486 struct drm_i915_private *dev_priv = dev->dev_private;
9487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84c33a64
SG
9488 int ret;
9489
9490 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9491 return -EBUSY;
9492
9493 ret = intel_postpone_flip(obj);
9494 if (ret < 0)
9495 return ret;
9496 if (ret == 0) {
9497 intel_do_mmio_flip(intel_crtc);
9498 return 0;
9499 }
9500
24955f24 9501 spin_lock_irq(&dev_priv->mmio_flip_lock);
84c33a64
SG
9502 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9503 intel_crtc->mmio_flip.ring_id = obj->ring->id;
24955f24 9504 spin_unlock_irq(&dev_priv->mmio_flip_lock);
84c33a64
SG
9505
9506 /*
9507 * Double check to catch cases where irq fired before
9508 * mmio flip data was ready
9509 */
9510 intel_notify_mmio_flip(obj->ring);
9511 return 0;
9512}
9513
8c9f3aaf
JB
9514static int intel_default_queue_flip(struct drm_device *dev,
9515 struct drm_crtc *crtc,
9516 struct drm_framebuffer *fb,
ed8d1975 9517 struct drm_i915_gem_object *obj,
a4872ba6 9518 struct intel_engine_cs *ring,
ed8d1975 9519 uint32_t flags)
8c9f3aaf
JB
9520{
9521 return -ENODEV;
9522}
9523
d6bbafa1
CW
9524static bool __intel_pageflip_stall_check(struct drm_device *dev,
9525 struct drm_crtc *crtc)
9526{
9527 struct drm_i915_private *dev_priv = dev->dev_private;
9528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9529 struct intel_unpin_work *work = intel_crtc->unpin_work;
9530 u32 addr;
9531
9532 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9533 return true;
9534
9535 if (!work->enable_stall_check)
9536 return false;
9537
9538 if (work->flip_ready_vblank == 0) {
9539 if (work->flip_queued_ring &&
9540 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9541 work->flip_queued_seqno))
9542 return false;
9543
9544 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9545 }
9546
9547 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9548 return false;
9549
9550 /* Potential stall - if we see that the flip has happened,
9551 * assume a missed interrupt. */
9552 if (INTEL_INFO(dev)->gen >= 4)
9553 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9554 else
9555 addr = I915_READ(DSPADDR(intel_crtc->plane));
9556
9557 /* There is a potential issue here with a false positive after a flip
9558 * to the same address. We could address this by checking for a
9559 * non-incrementing frame counter.
9560 */
9561 return addr == work->gtt_offset;
9562}
9563
9564void intel_check_page_flip(struct drm_device *dev, int pipe)
9565{
9566 struct drm_i915_private *dev_priv = dev->dev_private;
9567 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f326038a
DV
9569
9570 WARN_ON(!in_irq());
d6bbafa1
CW
9571
9572 if (crtc == NULL)
9573 return;
9574
f326038a 9575 spin_lock(&dev->event_lock);
d6bbafa1
CW
9576 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9577 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9578 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9579 page_flip_completed(intel_crtc);
9580 }
f326038a 9581 spin_unlock(&dev->event_lock);
d6bbafa1
CW
9582}
9583
6b95a207
KH
9584static int intel_crtc_page_flip(struct drm_crtc *crtc,
9585 struct drm_framebuffer *fb,
ed8d1975
KP
9586 struct drm_pending_vblank_event *event,
9587 uint32_t page_flip_flags)
6b95a207
KH
9588{
9589 struct drm_device *dev = crtc->dev;
9590 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9591 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9592 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 9594 enum pipe pipe = intel_crtc->pipe;
6b95a207 9595 struct intel_unpin_work *work;
a4872ba6 9596 struct intel_engine_cs *ring;
52e68630 9597 int ret;
6b95a207 9598
2ff8fde1
MR
9599 /*
9600 * drm_mode_page_flip_ioctl() should already catch this, but double
9601 * check to be safe. In the future we may enable pageflipping from
9602 * a disabled primary plane.
9603 */
9604 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9605 return -EBUSY;
9606
e6a595d2 9607 /* Can't change pixel format via MI display flips. */
f4510a27 9608 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9609 return -EINVAL;
9610
9611 /*
9612 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9613 * Note that pitch changes could also affect these register.
9614 */
9615 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9616 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9617 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9618 return -EINVAL;
9619
f900db47
CW
9620 if (i915_terminally_wedged(&dev_priv->gpu_error))
9621 goto out_hang;
9622
b14c5679 9623 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9624 if (work == NULL)
9625 return -ENOMEM;
9626
6b95a207 9627 work->event = event;
b4a98e57 9628 work->crtc = crtc;
2ff8fde1 9629 work->old_fb_obj = intel_fb_obj(old_fb);
6b95a207
KH
9630 INIT_WORK(&work->work, intel_unpin_work_fn);
9631
87b6b101 9632 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9633 if (ret)
9634 goto free_work;
9635
6b95a207 9636 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 9637 spin_lock_irq(&dev->event_lock);
6b95a207 9638 if (intel_crtc->unpin_work) {
d6bbafa1
CW
9639 /* Before declaring the flip queue wedged, check if
9640 * the hardware completed the operation behind our backs.
9641 */
9642 if (__intel_pageflip_stall_check(dev, crtc)) {
9643 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9644 page_flip_completed(intel_crtc);
9645 } else {
9646 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 9647 spin_unlock_irq(&dev->event_lock);
468f0b44 9648
d6bbafa1
CW
9649 drm_crtc_vblank_put(crtc);
9650 kfree(work);
9651 return -EBUSY;
9652 }
6b95a207
KH
9653 }
9654 intel_crtc->unpin_work = work;
5e2d7afc 9655 spin_unlock_irq(&dev->event_lock);
6b95a207 9656
b4a98e57
CW
9657 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9658 flush_workqueue(dev_priv->wq);
9659
79158103
CW
9660 ret = i915_mutex_lock_interruptible(dev);
9661 if (ret)
9662 goto cleanup;
6b95a207 9663
75dfca80 9664 /* Reference the objects for the scheduled work. */
05394f39
CW
9665 drm_gem_object_reference(&work->old_fb_obj->base);
9666 drm_gem_object_reference(&obj->base);
6b95a207 9667
f4510a27 9668 crtc->primary->fb = fb;
96b099fd 9669
e1f99ce6 9670 work->pending_flip_obj = obj;
e1f99ce6 9671
b4a98e57 9672 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9673 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9674
75f7f3ec 9675 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 9676 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 9677
4fa62c89
VS
9678 if (IS_VALLEYVIEW(dev)) {
9679 ring = &dev_priv->ring[BCS];
8e09bf83
CW
9680 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9681 /* vlv: DISPLAY_FLIP fails to change tiling */
9682 ring = NULL;
2a92d5bc
CW
9683 } else if (IS_IVYBRIDGE(dev)) {
9684 ring = &dev_priv->ring[BCS];
4fa62c89
VS
9685 } else if (INTEL_INFO(dev)->gen >= 7) {
9686 ring = obj->ring;
9687 if (ring == NULL || ring->id != RCS)
9688 ring = &dev_priv->ring[BCS];
9689 } else {
9690 ring = &dev_priv->ring[RCS];
9691 }
9692
850c4cdc 9693 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
8c9f3aaf
JB
9694 if (ret)
9695 goto cleanup_pending;
6b95a207 9696
4fa62c89
VS
9697 work->gtt_offset =
9698 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9699
d6bbafa1 9700 if (use_mmio_flip(ring, obj)) {
84c33a64
SG
9701 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9702 page_flip_flags);
d6bbafa1
CW
9703 if (ret)
9704 goto cleanup_unpin;
9705
9706 work->flip_queued_seqno = obj->last_write_seqno;
9707 work->flip_queued_ring = obj->ring;
9708 } else {
84c33a64 9709 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
9710 page_flip_flags);
9711 if (ret)
9712 goto cleanup_unpin;
9713
9714 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9715 work->flip_queued_ring = ring;
9716 }
9717
9718 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9719 work->enable_stall_check = true;
4fa62c89 9720
a071fa00
DV
9721 i915_gem_track_fb(work->old_fb_obj, obj,
9722 INTEL_FRONTBUFFER_PRIMARY(pipe));
9723
7782de3b 9724 intel_disable_fbc(dev);
f99d7069 9725 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
9726 mutex_unlock(&dev->struct_mutex);
9727
e5510fac
JB
9728 trace_i915_flip_request(intel_crtc->plane, obj);
9729
6b95a207 9730 return 0;
96b099fd 9731
4fa62c89
VS
9732cleanup_unpin:
9733 intel_unpin_fb_obj(obj);
8c9f3aaf 9734cleanup_pending:
b4a98e57 9735 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9736 crtc->primary->fb = old_fb;
05394f39
CW
9737 drm_gem_object_unreference(&work->old_fb_obj->base);
9738 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9739 mutex_unlock(&dev->struct_mutex);
9740
79158103 9741cleanup:
5e2d7afc 9742 spin_lock_irq(&dev->event_lock);
96b099fd 9743 intel_crtc->unpin_work = NULL;
5e2d7afc 9744 spin_unlock_irq(&dev->event_lock);
96b099fd 9745
87b6b101 9746 drm_crtc_vblank_put(crtc);
7317c75e 9747free_work:
96b099fd
CW
9748 kfree(work);
9749
f900db47
CW
9750 if (ret == -EIO) {
9751out_hang:
9752 intel_crtc_wait_for_pending_flips(crtc);
9753 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
f0d3dad3 9754 if (ret == 0 && event) {
5e2d7afc 9755 spin_lock_irq(&dev->event_lock);
a071fa00 9756 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 9757 spin_unlock_irq(&dev->event_lock);
f0d3dad3 9758 }
f900db47 9759 }
96b099fd 9760 return ret;
6b95a207
KH
9761}
9762
f6e5b160 9763static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9764 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9765 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9766};
9767
9a935856
DV
9768/**
9769 * intel_modeset_update_staged_output_state
9770 *
9771 * Updates the staged output configuration state, e.g. after we've read out the
9772 * current hw state.
9773 */
9774static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9775{
7668851f 9776 struct intel_crtc *crtc;
9a935856
DV
9777 struct intel_encoder *encoder;
9778 struct intel_connector *connector;
f6e5b160 9779
9a935856
DV
9780 list_for_each_entry(connector, &dev->mode_config.connector_list,
9781 base.head) {
9782 connector->new_encoder =
9783 to_intel_encoder(connector->base.encoder);
9784 }
f6e5b160 9785
b2784e15 9786 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9787 encoder->new_crtc =
9788 to_intel_crtc(encoder->base.crtc);
9789 }
7668851f 9790
d3fcc808 9791 for_each_intel_crtc(dev, crtc) {
7668851f 9792 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9793
9794 if (crtc->new_enabled)
9795 crtc->new_config = &crtc->config;
9796 else
9797 crtc->new_config = NULL;
7668851f 9798 }
f6e5b160
CW
9799}
9800
9a935856
DV
9801/**
9802 * intel_modeset_commit_output_state
9803 *
9804 * This function copies the stage display pipe configuration to the real one.
9805 */
9806static void intel_modeset_commit_output_state(struct drm_device *dev)
9807{
7668851f 9808 struct intel_crtc *crtc;
9a935856
DV
9809 struct intel_encoder *encoder;
9810 struct intel_connector *connector;
f6e5b160 9811
9a935856
DV
9812 list_for_each_entry(connector, &dev->mode_config.connector_list,
9813 base.head) {
9814 connector->base.encoder = &connector->new_encoder->base;
9815 }
f6e5b160 9816
b2784e15 9817 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9818 encoder->base.crtc = &encoder->new_crtc->base;
9819 }
7668851f 9820
d3fcc808 9821 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9822 crtc->base.enabled = crtc->new_enabled;
9823 }
9a935856
DV
9824}
9825
050f7aeb 9826static void
eba905b2 9827connected_sink_compute_bpp(struct intel_connector *connector,
050f7aeb
DV
9828 struct intel_crtc_config *pipe_config)
9829{
9830 int bpp = pipe_config->pipe_bpp;
9831
9832 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9833 connector->base.base.id,
c23cc417 9834 connector->base.name);
050f7aeb
DV
9835
9836 /* Don't use an invalid EDID bpc value */
9837 if (connector->base.display_info.bpc &&
9838 connector->base.display_info.bpc * 3 < bpp) {
9839 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9840 bpp, connector->base.display_info.bpc*3);
9841 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9842 }
9843
9844 /* Clamp bpp to 8 on screens without EDID 1.4 */
9845 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9846 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9847 bpp);
9848 pipe_config->pipe_bpp = 24;
9849 }
9850}
9851
4e53c2e0 9852static int
050f7aeb
DV
9853compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9854 struct drm_framebuffer *fb,
9855 struct intel_crtc_config *pipe_config)
4e53c2e0 9856{
050f7aeb
DV
9857 struct drm_device *dev = crtc->base.dev;
9858 struct intel_connector *connector;
4e53c2e0
DV
9859 int bpp;
9860
d42264b1
DV
9861 switch (fb->pixel_format) {
9862 case DRM_FORMAT_C8:
4e53c2e0
DV
9863 bpp = 8*3; /* since we go through a colormap */
9864 break;
d42264b1
DV
9865 case DRM_FORMAT_XRGB1555:
9866 case DRM_FORMAT_ARGB1555:
9867 /* checked in intel_framebuffer_init already */
9868 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9869 return -EINVAL;
9870 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9871 bpp = 6*3; /* min is 18bpp */
9872 break;
d42264b1
DV
9873 case DRM_FORMAT_XBGR8888:
9874 case DRM_FORMAT_ABGR8888:
9875 /* checked in intel_framebuffer_init already */
9876 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9877 return -EINVAL;
9878 case DRM_FORMAT_XRGB8888:
9879 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9880 bpp = 8*3;
9881 break;
d42264b1
DV
9882 case DRM_FORMAT_XRGB2101010:
9883 case DRM_FORMAT_ARGB2101010:
9884 case DRM_FORMAT_XBGR2101010:
9885 case DRM_FORMAT_ABGR2101010:
9886 /* checked in intel_framebuffer_init already */
9887 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9888 return -EINVAL;
4e53c2e0
DV
9889 bpp = 10*3;
9890 break;
baba133a 9891 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9892 default:
9893 DRM_DEBUG_KMS("unsupported depth\n");
9894 return -EINVAL;
9895 }
9896
4e53c2e0
DV
9897 pipe_config->pipe_bpp = bpp;
9898
9899 /* Clamp display bpp to EDID value */
9900 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9901 base.head) {
1b829e05
DV
9902 if (!connector->new_encoder ||
9903 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9904 continue;
9905
050f7aeb 9906 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9907 }
9908
9909 return bpp;
9910}
9911
644db711
DV
9912static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9913{
9914 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9915 "type: 0x%x flags: 0x%x\n",
1342830c 9916 mode->crtc_clock,
644db711
DV
9917 mode->crtc_hdisplay, mode->crtc_hsync_start,
9918 mode->crtc_hsync_end, mode->crtc_htotal,
9919 mode->crtc_vdisplay, mode->crtc_vsync_start,
9920 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9921}
9922
c0b03411
DV
9923static void intel_dump_pipe_config(struct intel_crtc *crtc,
9924 struct intel_crtc_config *pipe_config,
9925 const char *context)
9926{
9927 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9928 context, pipe_name(crtc->pipe));
9929
9930 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9931 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9932 pipe_config->pipe_bpp, pipe_config->dither);
9933 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9934 pipe_config->has_pch_encoder,
9935 pipe_config->fdi_lanes,
9936 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9937 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9938 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9939 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9940 pipe_config->has_dp_encoder,
9941 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9942 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9943 pipe_config->dp_m_n.tu);
b95af8be
VK
9944
9945 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9946 pipe_config->has_dp_encoder,
9947 pipe_config->dp_m2_n2.gmch_m,
9948 pipe_config->dp_m2_n2.gmch_n,
9949 pipe_config->dp_m2_n2.link_m,
9950 pipe_config->dp_m2_n2.link_n,
9951 pipe_config->dp_m2_n2.tu);
9952
c0b03411
DV
9953 DRM_DEBUG_KMS("requested mode:\n");
9954 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9955 DRM_DEBUG_KMS("adjusted mode:\n");
9956 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9957 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9958 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9959 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9960 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9961 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9962 pipe_config->gmch_pfit.control,
9963 pipe_config->gmch_pfit.pgm_ratios,
9964 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9965 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9966 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9967 pipe_config->pch_pfit.size,
9968 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9969 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9970 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9971}
9972
bc079e8b
VS
9973static bool encoders_cloneable(const struct intel_encoder *a,
9974 const struct intel_encoder *b)
accfc0c5 9975{
bc079e8b
VS
9976 /* masks could be asymmetric, so check both ways */
9977 return a == b || (a->cloneable & (1 << b->type) &&
9978 b->cloneable & (1 << a->type));
9979}
9980
9981static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9982 struct intel_encoder *encoder)
9983{
9984 struct drm_device *dev = crtc->base.dev;
9985 struct intel_encoder *source_encoder;
9986
b2784e15 9987 for_each_intel_encoder(dev, source_encoder) {
bc079e8b
VS
9988 if (source_encoder->new_crtc != crtc)
9989 continue;
9990
9991 if (!encoders_cloneable(encoder, source_encoder))
9992 return false;
9993 }
9994
9995 return true;
9996}
9997
9998static bool check_encoder_cloning(struct intel_crtc *crtc)
9999{
10000 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
10001 struct intel_encoder *encoder;
10002
b2784e15 10003 for_each_intel_encoder(dev, encoder) {
bc079e8b 10004 if (encoder->new_crtc != crtc)
accfc0c5
DV
10005 continue;
10006
bc079e8b
VS
10007 if (!check_single_encoder_cloning(crtc, encoder))
10008 return false;
accfc0c5
DV
10009 }
10010
bc079e8b 10011 return true;
accfc0c5
DV
10012}
10013
b8cecdf5
DV
10014static struct intel_crtc_config *
10015intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 10016 struct drm_framebuffer *fb,
b8cecdf5 10017 struct drm_display_mode *mode)
ee7b9f93 10018{
7758a113 10019 struct drm_device *dev = crtc->dev;
7758a113 10020 struct intel_encoder *encoder;
b8cecdf5 10021 struct intel_crtc_config *pipe_config;
e29c22c0
DV
10022 int plane_bpp, ret = -EINVAL;
10023 bool retry = true;
ee7b9f93 10024
bc079e8b 10025 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
10026 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10027 return ERR_PTR(-EINVAL);
10028 }
10029
b8cecdf5
DV
10030 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10031 if (!pipe_config)
7758a113
DV
10032 return ERR_PTR(-ENOMEM);
10033
b8cecdf5
DV
10034 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10035 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 10036
e143a21c
DV
10037 pipe_config->cpu_transcoder =
10038 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10039 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10040
2960bc9c
ID
10041 /*
10042 * Sanitize sync polarity flags based on requested ones. If neither
10043 * positive or negative polarity is requested, treat this as meaning
10044 * negative polarity.
10045 */
10046 if (!(pipe_config->adjusted_mode.flags &
10047 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10048 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10049
10050 if (!(pipe_config->adjusted_mode.flags &
10051 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10052 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10053
050f7aeb
DV
10054 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10055 * plane pixel format and any sink constraints into account. Returns the
10056 * source plane bpp so that dithering can be selected on mismatches
10057 * after encoders and crtc also have had their say. */
10058 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10059 fb, pipe_config);
4e53c2e0
DV
10060 if (plane_bpp < 0)
10061 goto fail;
10062
e41a56be
VS
10063 /*
10064 * Determine the real pipe dimensions. Note that stereo modes can
10065 * increase the actual pipe size due to the frame doubling and
10066 * insertion of additional space for blanks between the frame. This
10067 * is stored in the crtc timings. We use the requested mode to do this
10068 * computation to clearly distinguish it from the adjusted mode, which
10069 * can be changed by the connectors in the below retry loop.
10070 */
10071 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10072 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10073 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10074
e29c22c0 10075encoder_retry:
ef1b460d 10076 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10077 pipe_config->port_clock = 0;
ef1b460d 10078 pipe_config->pixel_multiplier = 1;
ff9a6750 10079
135c81b8 10080 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 10081 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 10082
7758a113
DV
10083 /* Pass our mode to the connectors and the CRTC to give them a chance to
10084 * adjust it according to limitations or connector properties, and also
10085 * a chance to reject the mode entirely.
47f1c6c9 10086 */
b2784e15 10087 for_each_intel_encoder(dev, encoder) {
47f1c6c9 10088
7758a113
DV
10089 if (&encoder->new_crtc->base != crtc)
10090 continue;
7ae89233 10091
efea6e8e
DV
10092 if (!(encoder->compute_config(encoder, pipe_config))) {
10093 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10094 goto fail;
10095 }
ee7b9f93 10096 }
47f1c6c9 10097
ff9a6750
DV
10098 /* Set default port clock if not overwritten by the encoder. Needs to be
10099 * done afterwards in case the encoder adjusts the mode. */
10100 if (!pipe_config->port_clock)
241bfc38
DL
10101 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10102 * pipe_config->pixel_multiplier;
ff9a6750 10103
a43f6e0f 10104 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10105 if (ret < 0) {
7758a113
DV
10106 DRM_DEBUG_KMS("CRTC fixup failed\n");
10107 goto fail;
ee7b9f93 10108 }
e29c22c0
DV
10109
10110 if (ret == RETRY) {
10111 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10112 ret = -EINVAL;
10113 goto fail;
10114 }
10115
10116 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10117 retry = false;
10118 goto encoder_retry;
10119 }
10120
4e53c2e0
DV
10121 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10122 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10123 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10124
b8cecdf5 10125 return pipe_config;
7758a113 10126fail:
b8cecdf5 10127 kfree(pipe_config);
e29c22c0 10128 return ERR_PTR(ret);
ee7b9f93 10129}
47f1c6c9 10130
e2e1ed41
DV
10131/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10132 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10133static void
10134intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10135 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10136{
10137 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10138 struct drm_device *dev = crtc->dev;
10139 struct intel_encoder *encoder;
10140 struct intel_connector *connector;
10141 struct drm_crtc *tmp_crtc;
79e53945 10142
e2e1ed41 10143 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10144
e2e1ed41
DV
10145 /* Check which crtcs have changed outputs connected to them, these need
10146 * to be part of the prepare_pipes mask. We don't (yet) support global
10147 * modeset across multiple crtcs, so modeset_pipes will only have one
10148 * bit set at most. */
10149 list_for_each_entry(connector, &dev->mode_config.connector_list,
10150 base.head) {
10151 if (connector->base.encoder == &connector->new_encoder->base)
10152 continue;
79e53945 10153
e2e1ed41
DV
10154 if (connector->base.encoder) {
10155 tmp_crtc = connector->base.encoder->crtc;
10156
10157 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10158 }
10159
10160 if (connector->new_encoder)
10161 *prepare_pipes |=
10162 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10163 }
10164
b2784e15 10165 for_each_intel_encoder(dev, encoder) {
e2e1ed41
DV
10166 if (encoder->base.crtc == &encoder->new_crtc->base)
10167 continue;
10168
10169 if (encoder->base.crtc) {
10170 tmp_crtc = encoder->base.crtc;
10171
10172 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10173 }
10174
10175 if (encoder->new_crtc)
10176 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10177 }
10178
7668851f 10179 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10180 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10181 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 10182 continue;
7e7d76c3 10183
7668851f 10184 if (!intel_crtc->new_enabled)
e2e1ed41 10185 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10186 else
10187 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10188 }
10189
e2e1ed41
DV
10190
10191 /* set_mode is also used to update properties on life display pipes. */
10192 intel_crtc = to_intel_crtc(crtc);
7668851f 10193 if (intel_crtc->new_enabled)
e2e1ed41
DV
10194 *prepare_pipes |= 1 << intel_crtc->pipe;
10195
b6c5164d
DV
10196 /*
10197 * For simplicity do a full modeset on any pipe where the output routing
10198 * changed. We could be more clever, but that would require us to be
10199 * more careful with calling the relevant encoder->mode_set functions.
10200 */
e2e1ed41
DV
10201 if (*prepare_pipes)
10202 *modeset_pipes = *prepare_pipes;
10203
10204 /* ... and mask these out. */
10205 *modeset_pipes &= ~(*disable_pipes);
10206 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10207
10208 /*
10209 * HACK: We don't (yet) fully support global modesets. intel_set_config
10210 * obies this rule, but the modeset restore mode of
10211 * intel_modeset_setup_hw_state does not.
10212 */
10213 *modeset_pipes &= 1 << intel_crtc->pipe;
10214 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10215
10216 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10217 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10218}
79e53945 10219
ea9d758d 10220static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10221{
ea9d758d 10222 struct drm_encoder *encoder;
f6e5b160 10223 struct drm_device *dev = crtc->dev;
f6e5b160 10224
ea9d758d
DV
10225 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10226 if (encoder->crtc == crtc)
10227 return true;
10228
10229 return false;
10230}
10231
10232static void
10233intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10234{
ba41c0de 10235 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d
DV
10236 struct intel_encoder *intel_encoder;
10237 struct intel_crtc *intel_crtc;
10238 struct drm_connector *connector;
10239
ba41c0de
DV
10240 intel_shared_dpll_commit(dev_priv);
10241
b2784e15 10242 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
10243 if (!intel_encoder->base.crtc)
10244 continue;
10245
10246 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10247
10248 if (prepare_pipes & (1 << intel_crtc->pipe))
10249 intel_encoder->connectors_active = false;
10250 }
10251
10252 intel_modeset_commit_output_state(dev);
10253
7668851f 10254 /* Double check state. */
d3fcc808 10255 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10256 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
10257 WARN_ON(intel_crtc->new_config &&
10258 intel_crtc->new_config != &intel_crtc->config);
10259 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
10260 }
10261
10262 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10263 if (!connector->encoder || !connector->encoder->crtc)
10264 continue;
10265
10266 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10267
10268 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10269 struct drm_property *dpms_property =
10270 dev->mode_config.dpms_property;
10271
ea9d758d 10272 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10273 drm_object_property_set_value(&connector->base,
68d34720
DV
10274 dpms_property,
10275 DRM_MODE_DPMS_ON);
ea9d758d
DV
10276
10277 intel_encoder = to_intel_encoder(connector->encoder);
10278 intel_encoder->connectors_active = true;
10279 }
10280 }
10281
10282}
10283
3bd26263 10284static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10285{
3bd26263 10286 int diff;
f1f644dc
JB
10287
10288 if (clock1 == clock2)
10289 return true;
10290
10291 if (!clock1 || !clock2)
10292 return false;
10293
10294 diff = abs(clock1 - clock2);
10295
10296 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10297 return true;
10298
10299 return false;
10300}
10301
25c5b266
DV
10302#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10303 list_for_each_entry((intel_crtc), \
10304 &(dev)->mode_config.crtc_list, \
10305 base.head) \
0973f18f 10306 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10307
0e8ffe1b 10308static bool
2fa2fe9a
DV
10309intel_pipe_config_compare(struct drm_device *dev,
10310 struct intel_crtc_config *current_config,
0e8ffe1b
DV
10311 struct intel_crtc_config *pipe_config)
10312{
66e985c0
DV
10313#define PIPE_CONF_CHECK_X(name) \
10314 if (current_config->name != pipe_config->name) { \
10315 DRM_ERROR("mismatch in " #name " " \
10316 "(expected 0x%08x, found 0x%08x)\n", \
10317 current_config->name, \
10318 pipe_config->name); \
10319 return false; \
10320 }
10321
08a24034
DV
10322#define PIPE_CONF_CHECK_I(name) \
10323 if (current_config->name != pipe_config->name) { \
10324 DRM_ERROR("mismatch in " #name " " \
10325 "(expected %i, found %i)\n", \
10326 current_config->name, \
10327 pipe_config->name); \
10328 return false; \
88adfff1
DV
10329 }
10330
b95af8be
VK
10331/* This is required for BDW+ where there is only one set of registers for
10332 * switching between high and low RR.
10333 * This macro can be used whenever a comparison has to be made between one
10334 * hw state and multiple sw state variables.
10335 */
10336#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10337 if ((current_config->name != pipe_config->name) && \
10338 (current_config->alt_name != pipe_config->name)) { \
10339 DRM_ERROR("mismatch in " #name " " \
10340 "(expected %i or %i, found %i)\n", \
10341 current_config->name, \
10342 current_config->alt_name, \
10343 pipe_config->name); \
10344 return false; \
10345 }
10346
1bd1bd80
DV
10347#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10348 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10349 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10350 "(expected %i, found %i)\n", \
10351 current_config->name & (mask), \
10352 pipe_config->name & (mask)); \
10353 return false; \
10354 }
10355
5e550656
VS
10356#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10357 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10358 DRM_ERROR("mismatch in " #name " " \
10359 "(expected %i, found %i)\n", \
10360 current_config->name, \
10361 pipe_config->name); \
10362 return false; \
10363 }
10364
bb760063
DV
10365#define PIPE_CONF_QUIRK(quirk) \
10366 ((current_config->quirks | pipe_config->quirks) & (quirk))
10367
eccb140b
DV
10368 PIPE_CONF_CHECK_I(cpu_transcoder);
10369
08a24034
DV
10370 PIPE_CONF_CHECK_I(has_pch_encoder);
10371 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10372 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10373 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10374 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10375 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10376 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10377
eb14cb74 10378 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10379
10380 if (INTEL_INFO(dev)->gen < 8) {
10381 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10382 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10383 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10384 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10385 PIPE_CONF_CHECK_I(dp_m_n.tu);
10386
10387 if (current_config->has_drrs) {
10388 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10389 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10390 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10391 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10392 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10393 }
10394 } else {
10395 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10396 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10397 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10398 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10399 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10400 }
eb14cb74 10401
1bd1bd80
DV
10402 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10403 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10404 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10405 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10406 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10407 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10408
10409 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10410 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10411 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10412 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10413 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10414 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10415
c93f54cf 10416 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10417 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10418 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10419 IS_VALLEYVIEW(dev))
10420 PIPE_CONF_CHECK_I(limited_color_range);
6c49f241 10421
9ed109a7
DV
10422 PIPE_CONF_CHECK_I(has_audio);
10423
1bd1bd80
DV
10424 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10425 DRM_MODE_FLAG_INTERLACE);
10426
bb760063
DV
10427 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10428 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10429 DRM_MODE_FLAG_PHSYNC);
10430 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10431 DRM_MODE_FLAG_NHSYNC);
10432 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10433 DRM_MODE_FLAG_PVSYNC);
10434 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10435 DRM_MODE_FLAG_NVSYNC);
10436 }
045ac3b5 10437
37327abd
VS
10438 PIPE_CONF_CHECK_I(pipe_src_w);
10439 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10440
9953599b
DV
10441 /*
10442 * FIXME: BIOS likes to set up a cloned config with lvds+external
10443 * screen. Since we don't yet re-compute the pipe config when moving
10444 * just the lvds port away to another pipe the sw tracking won't match.
10445 *
10446 * Proper atomic modesets with recomputed global state will fix this.
10447 * Until then just don't check gmch state for inherited modes.
10448 */
10449 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10450 PIPE_CONF_CHECK_I(gmch_pfit.control);
10451 /* pfit ratios are autocomputed by the hw on gen4+ */
10452 if (INTEL_INFO(dev)->gen < 4)
10453 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10454 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10455 }
10456
fd4daa9c
CW
10457 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10458 if (current_config->pch_pfit.enabled) {
10459 PIPE_CONF_CHECK_I(pch_pfit.pos);
10460 PIPE_CONF_CHECK_I(pch_pfit.size);
10461 }
2fa2fe9a 10462
e59150dc
JB
10463 /* BDW+ don't expose a synchronous way to read the state */
10464 if (IS_HASWELL(dev))
10465 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10466
282740f7
VS
10467 PIPE_CONF_CHECK_I(double_wide);
10468
26804afd
DV
10469 PIPE_CONF_CHECK_X(ddi_pll_sel);
10470
c0d43d62 10471 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10472 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10473 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10474 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10475 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10476 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
c0d43d62 10477
42571aef
VS
10478 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10479 PIPE_CONF_CHECK_I(pipe_bpp);
10480
a9a7e98a
JB
10481 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10482 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10483
66e985c0 10484#undef PIPE_CONF_CHECK_X
08a24034 10485#undef PIPE_CONF_CHECK_I
b95af8be 10486#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10487#undef PIPE_CONF_CHECK_FLAGS
5e550656 10488#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10489#undef PIPE_CONF_QUIRK
88adfff1 10490
0e8ffe1b
DV
10491 return true;
10492}
10493
91d1b4bd
DV
10494static void
10495check_connector_state(struct drm_device *dev)
8af6cf88 10496{
8af6cf88
DV
10497 struct intel_connector *connector;
10498
10499 list_for_each_entry(connector, &dev->mode_config.connector_list,
10500 base.head) {
10501 /* This also checks the encoder/connector hw state with the
10502 * ->get_hw_state callbacks. */
10503 intel_connector_check_state(connector);
10504
10505 WARN(&connector->new_encoder->base != connector->base.encoder,
10506 "connector's staged encoder doesn't match current encoder\n");
10507 }
91d1b4bd
DV
10508}
10509
10510static void
10511check_encoder_state(struct drm_device *dev)
10512{
10513 struct intel_encoder *encoder;
10514 struct intel_connector *connector;
8af6cf88 10515
b2784e15 10516 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10517 bool enabled = false;
10518 bool active = false;
10519 enum pipe pipe, tracked_pipe;
10520
10521 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10522 encoder->base.base.id,
8e329a03 10523 encoder->base.name);
8af6cf88
DV
10524
10525 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10526 "encoder's stage crtc doesn't match current crtc\n");
10527 WARN(encoder->connectors_active && !encoder->base.crtc,
10528 "encoder's active_connectors set, but no crtc\n");
10529
10530 list_for_each_entry(connector, &dev->mode_config.connector_list,
10531 base.head) {
10532 if (connector->base.encoder != &encoder->base)
10533 continue;
10534 enabled = true;
10535 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10536 active = true;
10537 }
0e32b39c
DA
10538 /*
10539 * for MST connectors if we unplug the connector is gone
10540 * away but the encoder is still connected to a crtc
10541 * until a modeset happens in response to the hotplug.
10542 */
10543 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10544 continue;
10545
8af6cf88
DV
10546 WARN(!!encoder->base.crtc != enabled,
10547 "encoder's enabled state mismatch "
10548 "(expected %i, found %i)\n",
10549 !!encoder->base.crtc, enabled);
10550 WARN(active && !encoder->base.crtc,
10551 "active encoder with no crtc\n");
10552
10553 WARN(encoder->connectors_active != active,
10554 "encoder's computed active state doesn't match tracked active state "
10555 "(expected %i, found %i)\n", active, encoder->connectors_active);
10556
10557 active = encoder->get_hw_state(encoder, &pipe);
10558 WARN(active != encoder->connectors_active,
10559 "encoder's hw state doesn't match sw tracking "
10560 "(expected %i, found %i)\n",
10561 encoder->connectors_active, active);
10562
10563 if (!encoder->base.crtc)
10564 continue;
10565
10566 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10567 WARN(active && pipe != tracked_pipe,
10568 "active encoder's pipe doesn't match"
10569 "(expected %i, found %i)\n",
10570 tracked_pipe, pipe);
10571
10572 }
91d1b4bd
DV
10573}
10574
10575static void
10576check_crtc_state(struct drm_device *dev)
10577{
fbee40df 10578 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10579 struct intel_crtc *crtc;
10580 struct intel_encoder *encoder;
10581 struct intel_crtc_config pipe_config;
8af6cf88 10582
d3fcc808 10583 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10584 bool enabled = false;
10585 bool active = false;
10586
045ac3b5
JB
10587 memset(&pipe_config, 0, sizeof(pipe_config));
10588
8af6cf88
DV
10589 DRM_DEBUG_KMS("[CRTC:%d]\n",
10590 crtc->base.base.id);
10591
10592 WARN(crtc->active && !crtc->base.enabled,
10593 "active crtc, but not enabled in sw tracking\n");
10594
b2784e15 10595 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10596 if (encoder->base.crtc != &crtc->base)
10597 continue;
10598 enabled = true;
10599 if (encoder->connectors_active)
10600 active = true;
10601 }
6c49f241 10602
8af6cf88
DV
10603 WARN(active != crtc->active,
10604 "crtc's computed active state doesn't match tracked active state "
10605 "(expected %i, found %i)\n", active, crtc->active);
10606 WARN(enabled != crtc->base.enabled,
10607 "crtc's computed enabled state doesn't match tracked enabled state "
10608 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10609
0e8ffe1b
DV
10610 active = dev_priv->display.get_pipe_config(crtc,
10611 &pipe_config);
d62cf62a 10612
b6b5d049
VS
10613 /* hw state is inconsistent with the pipe quirk */
10614 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10615 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
10616 active = crtc->active;
10617
b2784e15 10618 for_each_intel_encoder(dev, encoder) {
3eaba51c 10619 enum pipe pipe;
6c49f241
DV
10620 if (encoder->base.crtc != &crtc->base)
10621 continue;
1d37b689 10622 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10623 encoder->get_config(encoder, &pipe_config);
10624 }
10625
0e8ffe1b
DV
10626 WARN(crtc->active != active,
10627 "crtc active state doesn't match with hw state "
10628 "(expected %i, found %i)\n", crtc->active, active);
10629
c0b03411
DV
10630 if (active &&
10631 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10632 WARN(1, "pipe state doesn't match!\n");
10633 intel_dump_pipe_config(crtc, &pipe_config,
10634 "[hw state]");
10635 intel_dump_pipe_config(crtc, &crtc->config,
10636 "[sw state]");
10637 }
8af6cf88
DV
10638 }
10639}
10640
91d1b4bd
DV
10641static void
10642check_shared_dpll_state(struct drm_device *dev)
10643{
fbee40df 10644 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10645 struct intel_crtc *crtc;
10646 struct intel_dpll_hw_state dpll_hw_state;
10647 int i;
5358901f
DV
10648
10649 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10650 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10651 int enabled_crtcs = 0, active_crtcs = 0;
10652 bool active;
10653
10654 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10655
10656 DRM_DEBUG_KMS("%s\n", pll->name);
10657
10658 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10659
3e369b76 10660 WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 10661 "more active pll users than references: %i vs %i\n",
3e369b76 10662 pll->active, hweight32(pll->config.crtc_mask));
5358901f
DV
10663 WARN(pll->active && !pll->on,
10664 "pll in active use but not on in sw tracking\n");
35c95375
DV
10665 WARN(pll->on && !pll->active,
10666 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10667 WARN(pll->on != active,
10668 "pll on state mismatch (expected %i, found %i)\n",
10669 pll->on, active);
10670
d3fcc808 10671 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10672 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10673 enabled_crtcs++;
10674 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10675 active_crtcs++;
10676 }
10677 WARN(pll->active != active_crtcs,
10678 "pll active crtcs mismatch (expected %i, found %i)\n",
10679 pll->active, active_crtcs);
3e369b76 10680 WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 10681 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 10682 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 10683
3e369b76 10684 WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
10685 sizeof(dpll_hw_state)),
10686 "pll hw state mismatch\n");
5358901f 10687 }
8af6cf88
DV
10688}
10689
91d1b4bd
DV
10690void
10691intel_modeset_check_state(struct drm_device *dev)
10692{
10693 check_connector_state(dev);
10694 check_encoder_state(dev);
10695 check_crtc_state(dev);
10696 check_shared_dpll_state(dev);
10697}
10698
18442d08
VS
10699void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10700 int dotclock)
10701{
10702 /*
10703 * FDI already provided one idea for the dotclock.
10704 * Yell if the encoder disagrees.
10705 */
241bfc38 10706 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10707 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10708 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10709}
10710
80715b2f
VS
10711static void update_scanline_offset(struct intel_crtc *crtc)
10712{
10713 struct drm_device *dev = crtc->base.dev;
10714
10715 /*
10716 * The scanline counter increments at the leading edge of hsync.
10717 *
10718 * On most platforms it starts counting from vtotal-1 on the
10719 * first active line. That means the scanline counter value is
10720 * always one less than what we would expect. Ie. just after
10721 * start of vblank, which also occurs at start of hsync (on the
10722 * last active line), the scanline counter will read vblank_start-1.
10723 *
10724 * On gen2 the scanline counter starts counting from 1 instead
10725 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10726 * to keep the value positive), instead of adding one.
10727 *
10728 * On HSW+ the behaviour of the scanline counter depends on the output
10729 * type. For DP ports it behaves like most other platforms, but on HDMI
10730 * there's an extra 1 line difference. So we need to add two instead of
10731 * one to the value.
10732 */
10733 if (IS_GEN2(dev)) {
10734 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10735 int vtotal;
10736
10737 vtotal = mode->crtc_vtotal;
10738 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10739 vtotal /= 2;
10740
10741 crtc->scanline_offset = vtotal - 1;
10742 } else if (HAS_DDI(dev) &&
409ee761 10743 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
10744 crtc->scanline_offset = 2;
10745 } else
10746 crtc->scanline_offset = 1;
10747}
10748
f30da187
DV
10749static int __intel_set_mode(struct drm_crtc *crtc,
10750 struct drm_display_mode *mode,
10751 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
10752{
10753 struct drm_device *dev = crtc->dev;
fbee40df 10754 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10755 struct drm_display_mode *saved_mode;
b8cecdf5 10756 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
10757 struct intel_crtc *intel_crtc;
10758 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 10759 int ret = 0;
a6778b3c 10760
4b4b9238 10761 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10762 if (!saved_mode)
10763 return -ENOMEM;
a6778b3c 10764
e2e1ed41 10765 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
10766 &prepare_pipes, &disable_pipes);
10767
3ac18232 10768 *saved_mode = crtc->mode;
a6778b3c 10769
25c5b266
DV
10770 /* Hack: Because we don't (yet) support global modeset on multiple
10771 * crtcs, we don't keep track of the new mode for more than one crtc.
10772 * Hence simply check whether any bit is set in modeset_pipes in all the
10773 * pieces of code that are not yet converted to deal with mutliple crtcs
10774 * changing their mode at the same time. */
25c5b266 10775 if (modeset_pipes) {
4e53c2e0 10776 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
10777 if (IS_ERR(pipe_config)) {
10778 ret = PTR_ERR(pipe_config);
10779 pipe_config = NULL;
10780
3ac18232 10781 goto out;
25c5b266 10782 }
c0b03411
DV
10783 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10784 "[modeset]");
50741abc 10785 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 10786 }
a6778b3c 10787
30a970c6
JB
10788 /*
10789 * See if the config requires any additional preparation, e.g.
10790 * to adjust global state with pipes off. We need to do this
10791 * here so we can get the modeset_pipe updated config for the new
10792 * mode set on this crtc. For other crtcs we need to use the
10793 * adjusted_mode bits in the crtc directly.
10794 */
c164f833 10795 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10796 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10797
c164f833
VS
10798 /* may have added more to prepare_pipes than we should */
10799 prepare_pipes &= ~disable_pipes;
10800 }
10801
8bd31e67
ACO
10802 if (dev_priv->display.crtc_compute_clock) {
10803 unsigned clear_pipes = modeset_pipes | disable_pipes;
10804
10805 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10806 if (ret)
10807 goto done;
10808
10809 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
10810 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
10811 if (ret) {
10812 intel_shared_dpll_abort_config(dev_priv);
10813 goto done;
10814 }
10815 }
10816 }
10817
460da916
DV
10818 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10819 intel_crtc_disable(&intel_crtc->base);
10820
ea9d758d
DV
10821 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10822 if (intel_crtc->base.enabled)
10823 dev_priv->display.crtc_disable(&intel_crtc->base);
10824 }
a6778b3c 10825
6c4c86f5
DV
10826 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10827 * to set it here already despite that we pass it down the callchain.
f6e5b160 10828 */
b8cecdf5 10829 if (modeset_pipes) {
25c5b266 10830 crtc->mode = *mode;
b8cecdf5
DV
10831 /* mode_set/enable/disable functions rely on a correct pipe
10832 * config. */
10833 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10834 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10835
10836 /*
10837 * Calculate and store various constants which
10838 * are later needed by vblank and swap-completion
10839 * timestamping. They are derived from true hwmode.
10840 */
10841 drm_calc_timestamping_constants(crtc,
10842 &pipe_config->adjusted_mode);
b8cecdf5 10843 }
7758a113 10844
ea9d758d
DV
10845 /* Only after disabling all output pipelines that will be changed can we
10846 * update the the output configuration. */
10847 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10848
47fab737
DV
10849 if (dev_priv->display.modeset_global_resources)
10850 dev_priv->display.modeset_global_resources(dev);
10851
a6778b3c
DV
10852 /* Set up the DPLL and any encoders state that needs to adjust or depend
10853 * on the DPLL.
f6e5b160 10854 */
25c5b266 10855 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
2ff8fde1
MR
10856 struct drm_framebuffer *old_fb = crtc->primary->fb;
10857 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10858 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
4c10794f
DV
10859
10860 mutex_lock(&dev->struct_mutex);
850c4cdc 10861 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
4c10794f
DV
10862 if (ret != 0) {
10863 DRM_ERROR("pin & fence failed\n");
10864 mutex_unlock(&dev->struct_mutex);
10865 goto done;
10866 }
2ff8fde1 10867 if (old_fb)
a071fa00 10868 intel_unpin_fb_obj(old_obj);
a071fa00
DV
10869 i915_gem_track_fb(old_obj, obj,
10870 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
4c10794f
DV
10871 mutex_unlock(&dev->struct_mutex);
10872
10873 crtc->primary->fb = fb;
10874 crtc->x = x;
10875 crtc->y = y;
a6778b3c
DV
10876 }
10877
10878 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
10879 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10880 update_scanline_offset(intel_crtc);
10881
25c5b266 10882 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 10883 }
a6778b3c 10884
a6778b3c
DV
10885 /* FIXME: add subpixel order */
10886done:
4b4b9238 10887 if (ret && crtc->enabled)
3ac18232 10888 crtc->mode = *saved_mode;
a6778b3c 10889
3ac18232 10890out:
b8cecdf5 10891 kfree(pipe_config);
3ac18232 10892 kfree(saved_mode);
a6778b3c 10893 return ret;
f6e5b160
CW
10894}
10895
e7457a9a
DL
10896static int intel_set_mode(struct drm_crtc *crtc,
10897 struct drm_display_mode *mode,
10898 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10899{
10900 int ret;
10901
10902 ret = __intel_set_mode(crtc, mode, x, y, fb);
10903
10904 if (ret == 0)
10905 intel_modeset_check_state(crtc->dev);
10906
10907 return ret;
10908}
10909
c0c36b94
CW
10910void intel_crtc_restore_mode(struct drm_crtc *crtc)
10911{
f4510a27 10912 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10913}
10914
25c5b266
DV
10915#undef for_each_intel_crtc_masked
10916
d9e55608
DV
10917static void intel_set_config_free(struct intel_set_config *config)
10918{
10919 if (!config)
10920 return;
10921
1aa4b628
DV
10922 kfree(config->save_connector_encoders);
10923 kfree(config->save_encoder_crtcs);
7668851f 10924 kfree(config->save_crtc_enabled);
d9e55608
DV
10925 kfree(config);
10926}
10927
85f9eb71
DV
10928static int intel_set_config_save_state(struct drm_device *dev,
10929 struct intel_set_config *config)
10930{
7668851f 10931 struct drm_crtc *crtc;
85f9eb71
DV
10932 struct drm_encoder *encoder;
10933 struct drm_connector *connector;
10934 int count;
10935
7668851f
VS
10936 config->save_crtc_enabled =
10937 kcalloc(dev->mode_config.num_crtc,
10938 sizeof(bool), GFP_KERNEL);
10939 if (!config->save_crtc_enabled)
10940 return -ENOMEM;
10941
1aa4b628
DV
10942 config->save_encoder_crtcs =
10943 kcalloc(dev->mode_config.num_encoder,
10944 sizeof(struct drm_crtc *), GFP_KERNEL);
10945 if (!config->save_encoder_crtcs)
85f9eb71
DV
10946 return -ENOMEM;
10947
1aa4b628
DV
10948 config->save_connector_encoders =
10949 kcalloc(dev->mode_config.num_connector,
10950 sizeof(struct drm_encoder *), GFP_KERNEL);
10951 if (!config->save_connector_encoders)
85f9eb71
DV
10952 return -ENOMEM;
10953
10954 /* Copy data. Note that driver private data is not affected.
10955 * Should anything bad happen only the expected state is
10956 * restored, not the drivers personal bookkeeping.
10957 */
7668851f 10958 count = 0;
70e1e0ec 10959 for_each_crtc(dev, crtc) {
7668851f
VS
10960 config->save_crtc_enabled[count++] = crtc->enabled;
10961 }
10962
85f9eb71
DV
10963 count = 0;
10964 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10965 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10966 }
10967
10968 count = 0;
10969 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10970 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10971 }
10972
10973 return 0;
10974}
10975
10976static void intel_set_config_restore_state(struct drm_device *dev,
10977 struct intel_set_config *config)
10978{
7668851f 10979 struct intel_crtc *crtc;
9a935856
DV
10980 struct intel_encoder *encoder;
10981 struct intel_connector *connector;
85f9eb71
DV
10982 int count;
10983
7668851f 10984 count = 0;
d3fcc808 10985 for_each_intel_crtc(dev, crtc) {
7668851f 10986 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10987
10988 if (crtc->new_enabled)
10989 crtc->new_config = &crtc->config;
10990 else
10991 crtc->new_config = NULL;
7668851f
VS
10992 }
10993
85f9eb71 10994 count = 0;
b2784e15 10995 for_each_intel_encoder(dev, encoder) {
9a935856
DV
10996 encoder->new_crtc =
10997 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10998 }
10999
11000 count = 0;
9a935856
DV
11001 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11002 connector->new_encoder =
11003 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11004 }
11005}
11006
e3de42b6 11007static bool
2e57f47d 11008is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11009{
11010 int i;
11011
2e57f47d
CW
11012 if (set->num_connectors == 0)
11013 return false;
11014
11015 if (WARN_ON(set->connectors == NULL))
11016 return false;
11017
11018 for (i = 0; i < set->num_connectors; i++)
11019 if (set->connectors[i]->encoder &&
11020 set->connectors[i]->encoder->crtc == set->crtc &&
11021 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11022 return true;
11023
11024 return false;
11025}
11026
5e2b584e
DV
11027static void
11028intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11029 struct intel_set_config *config)
11030{
11031
11032 /* We should be able to check here if the fb has the same properties
11033 * and then just flip_or_move it */
2e57f47d
CW
11034 if (is_crtc_connector_off(set)) {
11035 config->mode_changed = true;
f4510a27 11036 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11037 /*
11038 * If we have no fb, we can only flip as long as the crtc is
11039 * active, otherwise we need a full mode set. The crtc may
11040 * be active if we've only disabled the primary plane, or
11041 * in fastboot situations.
11042 */
f4510a27 11043 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11044 struct intel_crtc *intel_crtc =
11045 to_intel_crtc(set->crtc);
11046
3b150f08 11047 if (intel_crtc->active) {
319d9827
JB
11048 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11049 config->fb_changed = true;
11050 } else {
11051 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11052 config->mode_changed = true;
11053 }
5e2b584e
DV
11054 } else if (set->fb == NULL) {
11055 config->mode_changed = true;
72f4901e 11056 } else if (set->fb->pixel_format !=
f4510a27 11057 set->crtc->primary->fb->pixel_format) {
5e2b584e 11058 config->mode_changed = true;
e3de42b6 11059 } else {
5e2b584e 11060 config->fb_changed = true;
e3de42b6 11061 }
5e2b584e
DV
11062 }
11063
835c5873 11064 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11065 config->fb_changed = true;
11066
11067 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11068 DRM_DEBUG_KMS("modes are different, full mode set\n");
11069 drm_mode_debug_printmodeline(&set->crtc->mode);
11070 drm_mode_debug_printmodeline(set->mode);
11071 config->mode_changed = true;
11072 }
a1d95703
CW
11073
11074 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11075 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11076}
11077
2e431051 11078static int
9a935856
DV
11079intel_modeset_stage_output_state(struct drm_device *dev,
11080 struct drm_mode_set *set,
11081 struct intel_set_config *config)
50f56119 11082{
9a935856
DV
11083 struct intel_connector *connector;
11084 struct intel_encoder *encoder;
7668851f 11085 struct intel_crtc *crtc;
f3f08572 11086 int ro;
50f56119 11087
9abdda74 11088 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11089 * of connectors. For paranoia, double-check this. */
11090 WARN_ON(!set->fb && (set->num_connectors != 0));
11091 WARN_ON(set->fb && (set->num_connectors == 0));
11092
9a935856
DV
11093 list_for_each_entry(connector, &dev->mode_config.connector_list,
11094 base.head) {
11095 /* Otherwise traverse passed in connector list and get encoders
11096 * for them. */
50f56119 11097 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11098 if (set->connectors[ro] == &connector->base) {
0e32b39c 11099 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11100 break;
11101 }
11102 }
11103
9a935856
DV
11104 /* If we disable the crtc, disable all its connectors. Also, if
11105 * the connector is on the changing crtc but not on the new
11106 * connector list, disable it. */
11107 if ((!set->fb || ro == set->num_connectors) &&
11108 connector->base.encoder &&
11109 connector->base.encoder->crtc == set->crtc) {
11110 connector->new_encoder = NULL;
11111
11112 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11113 connector->base.base.id,
c23cc417 11114 connector->base.name);
9a935856
DV
11115 }
11116
11117
11118 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 11119 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 11120 config->mode_changed = true;
50f56119
DV
11121 }
11122 }
9a935856 11123 /* connector->new_encoder is now updated for all connectors. */
50f56119 11124
9a935856 11125 /* Update crtc of enabled connectors. */
9a935856
DV
11126 list_for_each_entry(connector, &dev->mode_config.connector_list,
11127 base.head) {
7668851f
VS
11128 struct drm_crtc *new_crtc;
11129
9a935856 11130 if (!connector->new_encoder)
50f56119
DV
11131 continue;
11132
9a935856 11133 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11134
11135 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11136 if (set->connectors[ro] == &connector->base)
50f56119
DV
11137 new_crtc = set->crtc;
11138 }
11139
11140 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11141 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11142 new_crtc)) {
5e2b584e 11143 return -EINVAL;
50f56119 11144 }
0e32b39c 11145 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11146
11147 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11148 connector->base.base.id,
c23cc417 11149 connector->base.name,
9a935856
DV
11150 new_crtc->base.id);
11151 }
11152
11153 /* Check for any encoders that needs to be disabled. */
b2784e15 11154 for_each_intel_encoder(dev, encoder) {
5a65f358 11155 int num_connectors = 0;
9a935856
DV
11156 list_for_each_entry(connector,
11157 &dev->mode_config.connector_list,
11158 base.head) {
11159 if (connector->new_encoder == encoder) {
11160 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11161 num_connectors++;
9a935856
DV
11162 }
11163 }
5a65f358
PZ
11164
11165 if (num_connectors == 0)
11166 encoder->new_crtc = NULL;
11167 else if (num_connectors > 1)
11168 return -EINVAL;
11169
9a935856
DV
11170 /* Only now check for crtc changes so we don't miss encoders
11171 * that will be disabled. */
11172 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 11173 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 11174 config->mode_changed = true;
50f56119
DV
11175 }
11176 }
9a935856 11177 /* Now we've also updated encoder->new_crtc for all encoders. */
0e32b39c
DA
11178 list_for_each_entry(connector, &dev->mode_config.connector_list,
11179 base.head) {
11180 if (connector->new_encoder)
11181 if (connector->new_encoder != connector->encoder)
11182 connector->encoder = connector->new_encoder;
11183 }
d3fcc808 11184 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11185 crtc->new_enabled = false;
11186
b2784e15 11187 for_each_intel_encoder(dev, encoder) {
7668851f
VS
11188 if (encoder->new_crtc == crtc) {
11189 crtc->new_enabled = true;
11190 break;
11191 }
11192 }
11193
11194 if (crtc->new_enabled != crtc->base.enabled) {
11195 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11196 crtc->new_enabled ? "en" : "dis");
11197 config->mode_changed = true;
11198 }
7bd0a8e7
VS
11199
11200 if (crtc->new_enabled)
11201 crtc->new_config = &crtc->config;
11202 else
11203 crtc->new_config = NULL;
7668851f
VS
11204 }
11205
2e431051
DV
11206 return 0;
11207}
11208
7d00a1f5
VS
11209static void disable_crtc_nofb(struct intel_crtc *crtc)
11210{
11211 struct drm_device *dev = crtc->base.dev;
11212 struct intel_encoder *encoder;
11213 struct intel_connector *connector;
11214
11215 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11216 pipe_name(crtc->pipe));
11217
11218 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11219 if (connector->new_encoder &&
11220 connector->new_encoder->new_crtc == crtc)
11221 connector->new_encoder = NULL;
11222 }
11223
b2784e15 11224 for_each_intel_encoder(dev, encoder) {
7d00a1f5
VS
11225 if (encoder->new_crtc == crtc)
11226 encoder->new_crtc = NULL;
11227 }
11228
11229 crtc->new_enabled = false;
7bd0a8e7 11230 crtc->new_config = NULL;
7d00a1f5
VS
11231}
11232
2e431051
DV
11233static int intel_crtc_set_config(struct drm_mode_set *set)
11234{
11235 struct drm_device *dev;
2e431051
DV
11236 struct drm_mode_set save_set;
11237 struct intel_set_config *config;
11238 int ret;
2e431051 11239
8d3e375e
DV
11240 BUG_ON(!set);
11241 BUG_ON(!set->crtc);
11242 BUG_ON(!set->crtc->helper_private);
2e431051 11243
7e53f3a4
DV
11244 /* Enforce sane interface api - has been abused by the fb helper. */
11245 BUG_ON(!set->mode && set->fb);
11246 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11247
2e431051
DV
11248 if (set->fb) {
11249 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11250 set->crtc->base.id, set->fb->base.id,
11251 (int)set->num_connectors, set->x, set->y);
11252 } else {
11253 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11254 }
11255
11256 dev = set->crtc->dev;
11257
11258 ret = -ENOMEM;
11259 config = kzalloc(sizeof(*config), GFP_KERNEL);
11260 if (!config)
11261 goto out_config;
11262
11263 ret = intel_set_config_save_state(dev, config);
11264 if (ret)
11265 goto out_config;
11266
11267 save_set.crtc = set->crtc;
11268 save_set.mode = &set->crtc->mode;
11269 save_set.x = set->crtc->x;
11270 save_set.y = set->crtc->y;
f4510a27 11271 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11272
11273 /* Compute whether we need a full modeset, only an fb base update or no
11274 * change at all. In the future we might also check whether only the
11275 * mode changed, e.g. for LVDS where we only change the panel fitter in
11276 * such cases. */
11277 intel_set_config_compute_mode_changes(set, config);
11278
9a935856 11279 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11280 if (ret)
11281 goto fail;
11282
5e2b584e 11283 if (config->mode_changed) {
c0c36b94
CW
11284 ret = intel_set_mode(set->crtc, set->mode,
11285 set->x, set->y, set->fb);
5e2b584e 11286 } else if (config->fb_changed) {
3b150f08
MR
11287 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11288
4878cae2
VS
11289 intel_crtc_wait_for_pending_flips(set->crtc);
11290
4f660f49 11291 ret = intel_pipe_set_base(set->crtc,
94352cf9 11292 set->x, set->y, set->fb);
3b150f08
MR
11293
11294 /*
11295 * We need to make sure the primary plane is re-enabled if it
11296 * has previously been turned off.
11297 */
11298 if (!intel_crtc->primary_enabled && ret == 0) {
11299 WARN_ON(!intel_crtc->active);
fdd508a6 11300 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
3b150f08
MR
11301 }
11302
7ca51a3a
JB
11303 /*
11304 * In the fastboot case this may be our only check of the
11305 * state after boot. It would be better to only do it on
11306 * the first update, but we don't have a nice way of doing that
11307 * (and really, set_config isn't used much for high freq page
11308 * flipping, so increasing its cost here shouldn't be a big
11309 * deal).
11310 */
d330a953 11311 if (i915.fastboot && ret == 0)
7ca51a3a 11312 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11313 }
11314
2d05eae1 11315 if (ret) {
bf67dfeb
DV
11316 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11317 set->crtc->base.id, ret);
50f56119 11318fail:
2d05eae1 11319 intel_set_config_restore_state(dev, config);
50f56119 11320
7d00a1f5
VS
11321 /*
11322 * HACK: if the pipe was on, but we didn't have a framebuffer,
11323 * force the pipe off to avoid oopsing in the modeset code
11324 * due to fb==NULL. This should only happen during boot since
11325 * we don't yet reconstruct the FB from the hardware state.
11326 */
11327 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11328 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11329
2d05eae1
CW
11330 /* Try to restore the config */
11331 if (config->mode_changed &&
11332 intel_set_mode(save_set.crtc, save_set.mode,
11333 save_set.x, save_set.y, save_set.fb))
11334 DRM_ERROR("failed to restore config after modeset failure\n");
11335 }
50f56119 11336
d9e55608
DV
11337out_config:
11338 intel_set_config_free(config);
50f56119
DV
11339 return ret;
11340}
f6e5b160
CW
11341
11342static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11343 .gamma_set = intel_crtc_gamma_set,
50f56119 11344 .set_config = intel_crtc_set_config,
f6e5b160
CW
11345 .destroy = intel_crtc_destroy,
11346 .page_flip = intel_crtc_page_flip,
11347};
11348
5358901f
DV
11349static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11350 struct intel_shared_dpll *pll,
11351 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11352{
5358901f 11353 uint32_t val;
ee7b9f93 11354
f458ebbc 11355 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
11356 return false;
11357
5358901f 11358 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11359 hw_state->dpll = val;
11360 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11361 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11362
11363 return val & DPLL_VCO_ENABLE;
11364}
11365
15bdd4cf
DV
11366static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11367 struct intel_shared_dpll *pll)
11368{
3e369b76
ACO
11369 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11370 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
11371}
11372
e7b903d2
DV
11373static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11374 struct intel_shared_dpll *pll)
11375{
e7b903d2 11376 /* PCH refclock must be enabled first */
89eff4be 11377 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11378
3e369b76 11379 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
11380
11381 /* Wait for the clocks to stabilize. */
11382 POSTING_READ(PCH_DPLL(pll->id));
11383 udelay(150);
11384
11385 /* The pixel multiplier can only be updated once the
11386 * DPLL is enabled and the clocks are stable.
11387 *
11388 * So write it again.
11389 */
3e369b76 11390 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 11391 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11392 udelay(200);
11393}
11394
11395static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11396 struct intel_shared_dpll *pll)
11397{
11398 struct drm_device *dev = dev_priv->dev;
11399 struct intel_crtc *crtc;
e7b903d2
DV
11400
11401 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11402 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11403 if (intel_crtc_to_shared_dpll(crtc) == pll)
11404 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11405 }
11406
15bdd4cf
DV
11407 I915_WRITE(PCH_DPLL(pll->id), 0);
11408 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11409 udelay(200);
11410}
11411
46edb027
DV
11412static char *ibx_pch_dpll_names[] = {
11413 "PCH DPLL A",
11414 "PCH DPLL B",
11415};
11416
7c74ade1 11417static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11418{
e7b903d2 11419 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11420 int i;
11421
7c74ade1 11422 dev_priv->num_shared_dpll = 2;
ee7b9f93 11423
e72f9fbf 11424 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11425 dev_priv->shared_dplls[i].id = i;
11426 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11427 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11428 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11429 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11430 dev_priv->shared_dplls[i].get_hw_state =
11431 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11432 }
11433}
11434
7c74ade1
DV
11435static void intel_shared_dpll_init(struct drm_device *dev)
11436{
e7b903d2 11437 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11438
9cd86933
DV
11439 if (HAS_DDI(dev))
11440 intel_ddi_pll_init(dev);
11441 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11442 ibx_pch_dpll_init(dev);
11443 else
11444 dev_priv->num_shared_dpll = 0;
11445
11446 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11447}
11448
465c120c
MR
11449static int
11450intel_primary_plane_disable(struct drm_plane *plane)
11451{
11452 struct drm_device *dev = plane->dev;
465c120c
MR
11453 struct intel_crtc *intel_crtc;
11454
11455 if (!plane->fb)
11456 return 0;
11457
11458 BUG_ON(!plane->crtc);
11459
11460 intel_crtc = to_intel_crtc(plane->crtc);
11461
11462 /*
11463 * Even though we checked plane->fb above, it's still possible that
11464 * the primary plane has been implicitly disabled because the crtc
11465 * coordinates given weren't visible, or because we detected
11466 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11467 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11468 * In either case, we need to unpin the FB and let the fb pointer get
11469 * updated, but otherwise we don't need to touch the hardware.
11470 */
11471 if (!intel_crtc->primary_enabled)
11472 goto disable_unpin;
11473
11474 intel_crtc_wait_for_pending_flips(plane->crtc);
fdd508a6
VS
11475 intel_disable_primary_hw_plane(plane, plane->crtc);
11476
465c120c 11477disable_unpin:
4c34574f 11478 mutex_lock(&dev->struct_mutex);
2ff8fde1 11479 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
a071fa00 11480 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
2ff8fde1 11481 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
4c34574f 11482 mutex_unlock(&dev->struct_mutex);
465c120c
MR
11483 plane->fb = NULL;
11484
11485 return 0;
11486}
11487
11488static int
3c692a41
GP
11489intel_check_primary_plane(struct drm_plane *plane,
11490 struct intel_plane_state *state)
11491{
11492 struct drm_crtc *crtc = state->crtc;
11493 struct drm_framebuffer *fb = state->fb;
11494 struct drm_rect *dest = &state->dst;
11495 struct drm_rect *src = &state->src;
11496 const struct drm_rect *clip = &state->clip;
ccc759dc 11497
3ead8bb2
GP
11498 return drm_plane_helper_check_update(plane, crtc, fb,
11499 src, dest, clip,
11500 DRM_PLANE_HELPER_NO_SCALING,
11501 DRM_PLANE_HELPER_NO_SCALING,
11502 false, true, &state->visible);
3c692a41
GP
11503}
11504
11505static int
14af293f
GP
11506intel_prepare_primary_plane(struct drm_plane *plane,
11507 struct intel_plane_state *state)
465c120c 11508{
3c692a41
GP
11509 struct drm_crtc *crtc = state->crtc;
11510 struct drm_framebuffer *fb = state->fb;
465c120c 11511 struct drm_device *dev = crtc->dev;
465c120c 11512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ccc759dc 11513 enum pipe pipe = intel_crtc->pipe;
2ff8fde1
MR
11514 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11515 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
465c120c
MR
11516 int ret;
11517
465c120c
MR
11518 intel_crtc_wait_for_pending_flips(crtc);
11519
ccc759dc
GP
11520 if (intel_crtc_has_pending_flip(crtc)) {
11521 DRM_ERROR("pipe is still busy with an old pageflip\n");
11522 return -EBUSY;
11523 }
11524
14af293f 11525 if (old_obj != obj) {
4c34574f 11526 mutex_lock(&dev->struct_mutex);
850c4cdc 11527 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
ccc759dc
GP
11528 if (ret == 0)
11529 i915_gem_track_fb(old_obj, obj,
11530 INTEL_FRONTBUFFER_PRIMARY(pipe));
11531 mutex_unlock(&dev->struct_mutex);
11532 if (ret != 0) {
11533 DRM_DEBUG_KMS("pin & fence failed\n");
11534 return ret;
11535 }
11536 }
11537
14af293f
GP
11538 return 0;
11539}
11540
11541static void
11542intel_commit_primary_plane(struct drm_plane *plane,
11543 struct intel_plane_state *state)
11544{
11545 struct drm_crtc *crtc = state->crtc;
11546 struct drm_framebuffer *fb = state->fb;
11547 struct drm_device *dev = crtc->dev;
11548 struct drm_i915_private *dev_priv = dev->dev_private;
11549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11550 enum pipe pipe = intel_crtc->pipe;
11551 struct drm_framebuffer *old_fb = plane->fb;
11552 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11553 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11554 struct intel_plane *intel_plane = to_intel_plane(plane);
11555 struct drm_rect *src = &state->src;
11556
ccc759dc
GP
11557 crtc->primary->fb = fb;
11558 crtc->x = src->x1;
11559 crtc->y = src->y1;
11560
11561 intel_plane->crtc_x = state->orig_dst.x1;
11562 intel_plane->crtc_y = state->orig_dst.y1;
11563 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11564 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11565 intel_plane->src_x = state->orig_src.x1;
11566 intel_plane->src_y = state->orig_src.y1;
11567 intel_plane->src_w = drm_rect_width(&state->orig_src);
11568 intel_plane->src_h = drm_rect_height(&state->orig_src);
11569 intel_plane->obj = obj;
4c34574f 11570
ccc759dc 11571 if (intel_crtc->active) {
465c120c 11572 /*
ccc759dc
GP
11573 * FBC does not work on some platforms for rotated
11574 * planes, so disable it when rotation is not 0 and
11575 * update it when rotation is set back to 0.
11576 *
11577 * FIXME: This is redundant with the fbc update done in
11578 * the primary plane enable function except that that
11579 * one is done too late. We eventually need to unify
11580 * this.
465c120c 11581 */
ccc759dc
GP
11582 if (intel_crtc->primary_enabled &&
11583 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11584 dev_priv->fbc.plane == intel_crtc->plane &&
11585 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11586 intel_disable_fbc(dev);
465c120c
MR
11587 }
11588
ccc759dc
GP
11589 if (state->visible) {
11590 bool was_enabled = intel_crtc->primary_enabled;
465c120c 11591
ccc759dc
GP
11592 /* FIXME: kill this fastboot hack */
11593 intel_update_pipe_size(intel_crtc);
465c120c 11594
ccc759dc 11595 intel_crtc->primary_enabled = true;
465c120c 11596
ccc759dc
GP
11597 dev_priv->display.update_primary_plane(crtc, plane->fb,
11598 crtc->x, crtc->y);
4c34574f 11599
48404c1e 11600 /*
ccc759dc
GP
11601 * BDW signals flip done immediately if the plane
11602 * is disabled, even if the plane enable is already
11603 * armed to occur at the next vblank :(
48404c1e 11604 */
ccc759dc
GP
11605 if (IS_BROADWELL(dev) && !was_enabled)
11606 intel_wait_for_vblank(dev, intel_crtc->pipe);
11607 } else {
11608 /*
11609 * If clipping results in a non-visible primary plane,
11610 * we'll disable the primary plane. Note that this is
11611 * a bit different than what happens if userspace
11612 * explicitly disables the plane by passing fb=0
11613 * because plane->fb still gets set and pinned.
11614 */
11615 intel_disable_primary_hw_plane(plane, crtc);
48404c1e 11616 }
465c120c 11617
ccc759dc
GP
11618 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11619
11620 mutex_lock(&dev->struct_mutex);
11621 intel_update_fbc(dev);
11622 mutex_unlock(&dev->struct_mutex);
ce54d85a 11623 }
465c120c 11624
ccc759dc
GP
11625 if (old_fb && old_fb != fb) {
11626 if (intel_crtc->active)
11627 intel_wait_for_vblank(dev, intel_crtc->pipe);
11628
11629 mutex_lock(&dev->struct_mutex);
11630 intel_unpin_fb_obj(old_obj);
11631 mutex_unlock(&dev->struct_mutex);
11632 }
465c120c
MR
11633}
11634
3c692a41
GP
11635static int
11636intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11637 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11638 unsigned int crtc_w, unsigned int crtc_h,
11639 uint32_t src_x, uint32_t src_y,
11640 uint32_t src_w, uint32_t src_h)
11641{
11642 struct intel_plane_state state;
11643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11644 int ret;
11645
11646 state.crtc = crtc;
11647 state.fb = fb;
11648
11649 /* sample coordinates in 16.16 fixed point */
11650 state.src.x1 = src_x;
11651 state.src.x2 = src_x + src_w;
11652 state.src.y1 = src_y;
11653 state.src.y2 = src_y + src_h;
11654
11655 /* integer pixels */
11656 state.dst.x1 = crtc_x;
11657 state.dst.x2 = crtc_x + crtc_w;
11658 state.dst.y1 = crtc_y;
11659 state.dst.y2 = crtc_y + crtc_h;
11660
11661 state.clip.x1 = 0;
11662 state.clip.y1 = 0;
11663 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11664 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11665
11666 state.orig_src = state.src;
11667 state.orig_dst = state.dst;
11668
11669 ret = intel_check_primary_plane(plane, &state);
11670 if (ret)
14af293f
GP
11671 return ret;
11672
11673 ret = intel_prepare_primary_plane(plane, &state);
11674 if (ret)
3c692a41
GP
11675 return ret;
11676
11677 intel_commit_primary_plane(plane, &state);
11678
11679 return 0;
11680}
11681
3d7d6510
MR
11682/* Common destruction function for both primary and cursor planes */
11683static void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
11684{
11685 struct intel_plane *intel_plane = to_intel_plane(plane);
11686 drm_plane_cleanup(plane);
11687 kfree(intel_plane);
11688}
11689
11690static const struct drm_plane_funcs intel_primary_plane_funcs = {
11691 .update_plane = intel_primary_plane_setplane,
11692 .disable_plane = intel_primary_plane_disable,
3d7d6510 11693 .destroy = intel_plane_destroy,
48404c1e 11694 .set_property = intel_plane_set_property
465c120c
MR
11695};
11696
11697static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11698 int pipe)
11699{
11700 struct intel_plane *primary;
11701 const uint32_t *intel_primary_formats;
11702 int num_formats;
11703
11704 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11705 if (primary == NULL)
11706 return NULL;
11707
11708 primary->can_scale = false;
11709 primary->max_downscale = 1;
11710 primary->pipe = pipe;
11711 primary->plane = pipe;
48404c1e 11712 primary->rotation = BIT(DRM_ROTATE_0);
465c120c
MR
11713 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11714 primary->plane = !pipe;
11715
11716 if (INTEL_INFO(dev)->gen <= 3) {
11717 intel_primary_formats = intel_primary_formats_gen2;
11718 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11719 } else {
11720 intel_primary_formats = intel_primary_formats_gen4;
11721 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11722 }
11723
11724 drm_universal_plane_init(dev, &primary->base, 0,
11725 &intel_primary_plane_funcs,
11726 intel_primary_formats, num_formats,
11727 DRM_PLANE_TYPE_PRIMARY);
48404c1e
SJ
11728
11729 if (INTEL_INFO(dev)->gen >= 4) {
11730 if (!dev->mode_config.rotation_property)
11731 dev->mode_config.rotation_property =
11732 drm_mode_create_rotation_property(dev,
11733 BIT(DRM_ROTATE_0) |
11734 BIT(DRM_ROTATE_180));
11735 if (dev->mode_config.rotation_property)
11736 drm_object_attach_property(&primary->base.base,
11737 dev->mode_config.rotation_property,
11738 primary->rotation);
11739 }
11740
465c120c
MR
11741 return &primary->base;
11742}
11743
3d7d6510
MR
11744static int
11745intel_cursor_plane_disable(struct drm_plane *plane)
11746{
11747 if (!plane->fb)
11748 return 0;
11749
11750 BUG_ON(!plane->crtc);
11751
11752 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11753}
11754
11755static int
852e787c
GP
11756intel_check_cursor_plane(struct drm_plane *plane,
11757 struct intel_plane_state *state)
3d7d6510 11758{
852e787c 11759 struct drm_crtc *crtc = state->crtc;
757f9a3e 11760 struct drm_device *dev = crtc->dev;
852e787c
GP
11761 struct drm_framebuffer *fb = state->fb;
11762 struct drm_rect *dest = &state->dst;
11763 struct drm_rect *src = &state->src;
11764 const struct drm_rect *clip = &state->clip;
757f9a3e
GP
11765 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11766 int crtc_w, crtc_h;
11767 unsigned stride;
11768 int ret;
3d7d6510 11769
757f9a3e 11770 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 11771 src, dest, clip,
3d7d6510
MR
11772 DRM_PLANE_HELPER_NO_SCALING,
11773 DRM_PLANE_HELPER_NO_SCALING,
852e787c 11774 true, true, &state->visible);
757f9a3e
GP
11775 if (ret)
11776 return ret;
11777
11778
11779 /* if we want to turn off the cursor ignore width and height */
11780 if (!obj)
11781 return 0;
11782
757f9a3e
GP
11783 /* Check for which cursor types we support */
11784 crtc_w = drm_rect_width(&state->orig_dst);
11785 crtc_h = drm_rect_height(&state->orig_dst);
11786 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11787 DRM_DEBUG("Cursor dimension not supported\n");
11788 return -EINVAL;
11789 }
11790
11791 stride = roundup_pow_of_two(crtc_w) * 4;
11792 if (obj->base.size < stride * crtc_h) {
11793 DRM_DEBUG_KMS("buffer is too small\n");
11794 return -ENOMEM;
11795 }
11796
e391ea88
GP
11797 if (fb == crtc->cursor->fb)
11798 return 0;
11799
757f9a3e
GP
11800 /* we only need to pin inside GTT if cursor is non-phy */
11801 mutex_lock(&dev->struct_mutex);
11802 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11803 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11804 ret = -EINVAL;
11805 }
11806 mutex_unlock(&dev->struct_mutex);
11807
11808 return ret;
852e787c 11809}
3d7d6510 11810
852e787c
GP
11811static int
11812intel_commit_cursor_plane(struct drm_plane *plane,
11813 struct intel_plane_state *state)
11814{
11815 struct drm_crtc *crtc = state->crtc;
11816 struct drm_framebuffer *fb = state->fb;
11817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a919db90 11818 struct intel_plane *intel_plane = to_intel_plane(plane);
852e787c
GP
11819 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11820 struct drm_i915_gem_object *obj = intel_fb->obj;
11821 int crtc_w, crtc_h;
11822
11823 crtc->cursor_x = state->orig_dst.x1;
11824 crtc->cursor_y = state->orig_dst.y1;
a919db90
SJ
11825
11826 intel_plane->crtc_x = state->orig_dst.x1;
11827 intel_plane->crtc_y = state->orig_dst.y1;
11828 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11829 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11830 intel_plane->src_x = state->orig_src.x1;
11831 intel_plane->src_y = state->orig_src.y1;
11832 intel_plane->src_w = drm_rect_width(&state->orig_src);
11833 intel_plane->src_h = drm_rect_height(&state->orig_src);
11834 intel_plane->obj = obj;
11835
3d7d6510 11836 if (fb != crtc->cursor->fb) {
852e787c
GP
11837 crtc_w = drm_rect_width(&state->orig_dst);
11838 crtc_h = drm_rect_height(&state->orig_dst);
3d7d6510
MR
11839 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11840 } else {
852e787c 11841 intel_crtc_update_cursor(crtc, state->visible);
4ed91096
DV
11842
11843 intel_frontbuffer_flip(crtc->dev,
11844 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11845
3d7d6510
MR
11846 return 0;
11847 }
11848}
852e787c
GP
11849
11850static int
11851intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11852 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11853 unsigned int crtc_w, unsigned int crtc_h,
11854 uint32_t src_x, uint32_t src_y,
11855 uint32_t src_w, uint32_t src_h)
11856{
11857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11858 struct intel_plane_state state;
11859 int ret;
11860
11861 state.crtc = crtc;
11862 state.fb = fb;
11863
11864 /* sample coordinates in 16.16 fixed point */
11865 state.src.x1 = src_x;
11866 state.src.x2 = src_x + src_w;
11867 state.src.y1 = src_y;
11868 state.src.y2 = src_y + src_h;
11869
11870 /* integer pixels */
11871 state.dst.x1 = crtc_x;
11872 state.dst.x2 = crtc_x + crtc_w;
11873 state.dst.y1 = crtc_y;
11874 state.dst.y2 = crtc_y + crtc_h;
11875
11876 state.clip.x1 = 0;
11877 state.clip.y1 = 0;
11878 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11879 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11880
11881 state.orig_src = state.src;
11882 state.orig_dst = state.dst;
11883
11884 ret = intel_check_cursor_plane(plane, &state);
11885 if (ret)
11886 return ret;
11887
11888 return intel_commit_cursor_plane(plane, &state);
11889}
11890
3d7d6510
MR
11891static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11892 .update_plane = intel_cursor_plane_update,
11893 .disable_plane = intel_cursor_plane_disable,
11894 .destroy = intel_plane_destroy,
4398ad45 11895 .set_property = intel_plane_set_property,
3d7d6510
MR
11896};
11897
11898static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11899 int pipe)
11900{
11901 struct intel_plane *cursor;
11902
11903 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11904 if (cursor == NULL)
11905 return NULL;
11906
11907 cursor->can_scale = false;
11908 cursor->max_downscale = 1;
11909 cursor->pipe = pipe;
11910 cursor->plane = pipe;
4398ad45 11911 cursor->rotation = BIT(DRM_ROTATE_0);
3d7d6510
MR
11912
11913 drm_universal_plane_init(dev, &cursor->base, 0,
11914 &intel_cursor_plane_funcs,
11915 intel_cursor_formats,
11916 ARRAY_SIZE(intel_cursor_formats),
11917 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
11918
11919 if (INTEL_INFO(dev)->gen >= 4) {
11920 if (!dev->mode_config.rotation_property)
11921 dev->mode_config.rotation_property =
11922 drm_mode_create_rotation_property(dev,
11923 BIT(DRM_ROTATE_0) |
11924 BIT(DRM_ROTATE_180));
11925 if (dev->mode_config.rotation_property)
11926 drm_object_attach_property(&cursor->base.base,
11927 dev->mode_config.rotation_property,
11928 cursor->rotation);
11929 }
11930
3d7d6510
MR
11931 return &cursor->base;
11932}
11933
b358d0a6 11934static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 11935{
fbee40df 11936 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 11937 struct intel_crtc *intel_crtc;
3d7d6510
MR
11938 struct drm_plane *primary = NULL;
11939 struct drm_plane *cursor = NULL;
465c120c 11940 int i, ret;
79e53945 11941
955382f3 11942 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
11943 if (intel_crtc == NULL)
11944 return;
11945
465c120c 11946 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
11947 if (!primary)
11948 goto fail;
11949
11950 cursor = intel_cursor_plane_create(dev, pipe);
11951 if (!cursor)
11952 goto fail;
11953
465c120c 11954 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
11955 cursor, &intel_crtc_funcs);
11956 if (ret)
11957 goto fail;
79e53945
JB
11958
11959 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
11960 for (i = 0; i < 256; i++) {
11961 intel_crtc->lut_r[i] = i;
11962 intel_crtc->lut_g[i] = i;
11963 intel_crtc->lut_b[i] = i;
11964 }
11965
1f1c2e24
VS
11966 /*
11967 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 11968 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 11969 */
80824003
JB
11970 intel_crtc->pipe = pipe;
11971 intel_crtc->plane = pipe;
3a77c4c4 11972 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 11973 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 11974 intel_crtc->plane = !pipe;
80824003
JB
11975 }
11976
4b0e333e
CW
11977 intel_crtc->cursor_base = ~0;
11978 intel_crtc->cursor_cntl = ~0;
dc41c154 11979 intel_crtc->cursor_size = ~0;
8d7849db 11980
22fd0fab
JB
11981 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11982 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11983 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11984 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11985
79e53945 11986 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
11987
11988 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
11989 return;
11990
11991fail:
11992 if (primary)
11993 drm_plane_cleanup(primary);
11994 if (cursor)
11995 drm_plane_cleanup(cursor);
11996 kfree(intel_crtc);
79e53945
JB
11997}
11998
752aa88a
JB
11999enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12000{
12001 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 12002 struct drm_device *dev = connector->base.dev;
752aa88a 12003
51fd371b 12004 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a
JB
12005
12006 if (!encoder)
12007 return INVALID_PIPE;
12008
12009 return to_intel_crtc(encoder->crtc)->pipe;
12010}
12011
08d7b3d1 12012int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 12013 struct drm_file *file)
08d7b3d1 12014{
08d7b3d1 12015 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 12016 struct drm_crtc *drmmode_crtc;
c05422d5 12017 struct intel_crtc *crtc;
08d7b3d1 12018
1cff8f6b
DV
12019 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12020 return -ENODEV;
08d7b3d1 12021
7707e653 12022 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 12023
7707e653 12024 if (!drmmode_crtc) {
08d7b3d1 12025 DRM_ERROR("no such CRTC id\n");
3f2c2057 12026 return -ENOENT;
08d7b3d1
CW
12027 }
12028
7707e653 12029 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 12030 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 12031
c05422d5 12032 return 0;
08d7b3d1
CW
12033}
12034
66a9278e 12035static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 12036{
66a9278e
DV
12037 struct drm_device *dev = encoder->base.dev;
12038 struct intel_encoder *source_encoder;
79e53945 12039 int index_mask = 0;
79e53945
JB
12040 int entry = 0;
12041
b2784e15 12042 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 12043 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
12044 index_mask |= (1 << entry);
12045
79e53945
JB
12046 entry++;
12047 }
4ef69c7a 12048
79e53945
JB
12049 return index_mask;
12050}
12051
4d302442
CW
12052static bool has_edp_a(struct drm_device *dev)
12053{
12054 struct drm_i915_private *dev_priv = dev->dev_private;
12055
12056 if (!IS_MOBILE(dev))
12057 return false;
12058
12059 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12060 return false;
12061
e3589908 12062 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
12063 return false;
12064
12065 return true;
12066}
12067
ba0fbca4
DL
12068const char *intel_output_name(int output)
12069{
12070 static const char *names[] = {
12071 [INTEL_OUTPUT_UNUSED] = "Unused",
12072 [INTEL_OUTPUT_ANALOG] = "Analog",
12073 [INTEL_OUTPUT_DVO] = "DVO",
12074 [INTEL_OUTPUT_SDVO] = "SDVO",
12075 [INTEL_OUTPUT_LVDS] = "LVDS",
12076 [INTEL_OUTPUT_TVOUT] = "TV",
12077 [INTEL_OUTPUT_HDMI] = "HDMI",
12078 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12079 [INTEL_OUTPUT_EDP] = "eDP",
12080 [INTEL_OUTPUT_DSI] = "DSI",
12081 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12082 };
12083
12084 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12085 return "Invalid";
12086
12087 return names[output];
12088}
12089
84b4e042
JB
12090static bool intel_crt_present(struct drm_device *dev)
12091{
12092 struct drm_i915_private *dev_priv = dev->dev_private;
12093
884497ed
DL
12094 if (INTEL_INFO(dev)->gen >= 9)
12095 return false;
12096
cf404ce4 12097 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
12098 return false;
12099
12100 if (IS_CHERRYVIEW(dev))
12101 return false;
12102
12103 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12104 return false;
12105
12106 return true;
12107}
12108
79e53945
JB
12109static void intel_setup_outputs(struct drm_device *dev)
12110{
725e30ad 12111 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 12112 struct intel_encoder *encoder;
cb0953d7 12113 bool dpd_is_edp = false;
79e53945 12114
c9093354 12115 intel_lvds_init(dev);
79e53945 12116
84b4e042 12117 if (intel_crt_present(dev))
79935fca 12118 intel_crt_init(dev);
cb0953d7 12119
affa9354 12120 if (HAS_DDI(dev)) {
0e72a5b5
ED
12121 int found;
12122
12123 /* Haswell uses DDI functions to detect digital outputs */
12124 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12125 /* DDI A only supports eDP */
12126 if (found)
12127 intel_ddi_init(dev, PORT_A);
12128
12129 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12130 * register */
12131 found = I915_READ(SFUSE_STRAP);
12132
12133 if (found & SFUSE_STRAP_DDIB_DETECTED)
12134 intel_ddi_init(dev, PORT_B);
12135 if (found & SFUSE_STRAP_DDIC_DETECTED)
12136 intel_ddi_init(dev, PORT_C);
12137 if (found & SFUSE_STRAP_DDID_DETECTED)
12138 intel_ddi_init(dev, PORT_D);
12139 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12140 int found;
5d8a7752 12141 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12142
12143 if (has_edp_a(dev))
12144 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12145
dc0fa718 12146 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12147 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12148 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12149 if (!found)
e2debe91 12150 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12151 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12152 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12153 }
12154
dc0fa718 12155 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12156 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12157
dc0fa718 12158 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12159 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12160
5eb08b69 12161 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12162 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12163
270b3042 12164 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12165 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12166 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
12167 /*
12168 * The DP_DETECTED bit is the latched state of the DDC
12169 * SDA pin at boot. However since eDP doesn't require DDC
12170 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12171 * eDP ports may have been muxed to an alternate function.
12172 * Thus we can't rely on the DP_DETECTED bit alone to detect
12173 * eDP ports. Consult the VBT as well as DP_DETECTED to
12174 * detect eDP ports.
12175 */
12176 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
585a94b8
AB
12177 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12178 PORT_B);
e17ac6db
VS
12179 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12180 intel_dp_is_edp(dev, PORT_B))
12181 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 12182
e17ac6db 12183 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
6f6005a5
JB
12184 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12185 PORT_C);
e17ac6db
VS
12186 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12187 intel_dp_is_edp(dev, PORT_C))
12188 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 12189
9418c1f1 12190 if (IS_CHERRYVIEW(dev)) {
e17ac6db 12191 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
12192 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12193 PORT_D);
e17ac6db
VS
12194 /* eDP not supported on port D, so don't check VBT */
12195 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12196 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
12197 }
12198
3cfca973 12199 intel_dsi_init(dev);
103a196f 12200 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12201 bool found = false;
7d57382e 12202
e2debe91 12203 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12204 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12205 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12206 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12207 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12208 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12209 }
27185ae1 12210
e7281eab 12211 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12212 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12213 }
13520b05
KH
12214
12215 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12216
e2debe91 12217 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12218 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12219 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12220 }
27185ae1 12221
e2debe91 12222 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12223
b01f2c3a
JB
12224 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12225 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12226 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12227 }
e7281eab 12228 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12229 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12230 }
27185ae1 12231
b01f2c3a 12232 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12233 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12234 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12235 } else if (IS_GEN2(dev))
79e53945
JB
12236 intel_dvo_init(dev);
12237
103a196f 12238 if (SUPPORTS_TV(dev))
79e53945
JB
12239 intel_tv_init(dev);
12240
7c8f8a70
RV
12241 intel_edp_psr_init(dev);
12242
b2784e15 12243 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
12244 encoder->base.possible_crtcs = encoder->crtc_mask;
12245 encoder->base.possible_clones =
66a9278e 12246 intel_encoder_clones(encoder);
79e53945 12247 }
47356eb6 12248
dde86e2d 12249 intel_init_pch_refclk(dev);
270b3042
DV
12250
12251 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12252}
12253
12254static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12255{
60a5ca01 12256 struct drm_device *dev = fb->dev;
79e53945 12257 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12258
ef2d633e 12259 drm_framebuffer_cleanup(fb);
60a5ca01 12260 mutex_lock(&dev->struct_mutex);
ef2d633e 12261 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12262 drm_gem_object_unreference(&intel_fb->obj->base);
12263 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12264 kfree(intel_fb);
12265}
12266
12267static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12268 struct drm_file *file,
79e53945
JB
12269 unsigned int *handle)
12270{
12271 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12272 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12273
05394f39 12274 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12275}
12276
12277static const struct drm_framebuffer_funcs intel_fb_funcs = {
12278 .destroy = intel_user_framebuffer_destroy,
12279 .create_handle = intel_user_framebuffer_create_handle,
12280};
12281
b5ea642a
DV
12282static int intel_framebuffer_init(struct drm_device *dev,
12283 struct intel_framebuffer *intel_fb,
12284 struct drm_mode_fb_cmd2 *mode_cmd,
12285 struct drm_i915_gem_object *obj)
79e53945 12286{
a57ce0b2 12287 int aligned_height;
a35cdaa0 12288 int pitch_limit;
79e53945
JB
12289 int ret;
12290
dd4916c5
DV
12291 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12292
c16ed4be
CW
12293 if (obj->tiling_mode == I915_TILING_Y) {
12294 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 12295 return -EINVAL;
c16ed4be 12296 }
57cd6508 12297
c16ed4be
CW
12298 if (mode_cmd->pitches[0] & 63) {
12299 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12300 mode_cmd->pitches[0]);
57cd6508 12301 return -EINVAL;
c16ed4be 12302 }
57cd6508 12303
a35cdaa0
CW
12304 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12305 pitch_limit = 32*1024;
12306 } else if (INTEL_INFO(dev)->gen >= 4) {
12307 if (obj->tiling_mode)
12308 pitch_limit = 16*1024;
12309 else
12310 pitch_limit = 32*1024;
12311 } else if (INTEL_INFO(dev)->gen >= 3) {
12312 if (obj->tiling_mode)
12313 pitch_limit = 8*1024;
12314 else
12315 pitch_limit = 16*1024;
12316 } else
12317 /* XXX DSPC is limited to 4k tiled */
12318 pitch_limit = 8*1024;
12319
12320 if (mode_cmd->pitches[0] > pitch_limit) {
12321 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12322 obj->tiling_mode ? "tiled" : "linear",
12323 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12324 return -EINVAL;
c16ed4be 12325 }
5d7bd705
VS
12326
12327 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
12328 mode_cmd->pitches[0] != obj->stride) {
12329 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12330 mode_cmd->pitches[0], obj->stride);
5d7bd705 12331 return -EINVAL;
c16ed4be 12332 }
5d7bd705 12333
57779d06 12334 /* Reject formats not supported by any plane early. */
308e5bcb 12335 switch (mode_cmd->pixel_format) {
57779d06 12336 case DRM_FORMAT_C8:
04b3924d
VS
12337 case DRM_FORMAT_RGB565:
12338 case DRM_FORMAT_XRGB8888:
12339 case DRM_FORMAT_ARGB8888:
57779d06
VS
12340 break;
12341 case DRM_FORMAT_XRGB1555:
12342 case DRM_FORMAT_ARGB1555:
c16ed4be 12343 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12344 DRM_DEBUG("unsupported pixel format: %s\n",
12345 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12346 return -EINVAL;
c16ed4be 12347 }
57779d06
VS
12348 break;
12349 case DRM_FORMAT_XBGR8888:
12350 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12351 case DRM_FORMAT_XRGB2101010:
12352 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12353 case DRM_FORMAT_XBGR2101010:
12354 case DRM_FORMAT_ABGR2101010:
c16ed4be 12355 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12356 DRM_DEBUG("unsupported pixel format: %s\n",
12357 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12358 return -EINVAL;
c16ed4be 12359 }
b5626747 12360 break;
04b3924d
VS
12361 case DRM_FORMAT_YUYV:
12362 case DRM_FORMAT_UYVY:
12363 case DRM_FORMAT_YVYU:
12364 case DRM_FORMAT_VYUY:
c16ed4be 12365 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12366 DRM_DEBUG("unsupported pixel format: %s\n",
12367 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12368 return -EINVAL;
c16ed4be 12369 }
57cd6508
CW
12370 break;
12371 default:
4ee62c76
VS
12372 DRM_DEBUG("unsupported pixel format: %s\n",
12373 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
12374 return -EINVAL;
12375 }
12376
90f9a336
VS
12377 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12378 if (mode_cmd->offsets[0] != 0)
12379 return -EINVAL;
12380
a57ce0b2
JB
12381 aligned_height = intel_align_height(dev, mode_cmd->height,
12382 obj->tiling_mode);
53155c0a
DV
12383 /* FIXME drm helper for size checks (especially planar formats)? */
12384 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12385 return -EINVAL;
12386
c7d73f6a
DV
12387 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12388 intel_fb->obj = obj;
80075d49 12389 intel_fb->obj->framebuffer_references++;
c7d73f6a 12390
79e53945
JB
12391 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12392 if (ret) {
12393 DRM_ERROR("framebuffer init failed %d\n", ret);
12394 return ret;
12395 }
12396
79e53945
JB
12397 return 0;
12398}
12399
79e53945
JB
12400static struct drm_framebuffer *
12401intel_user_framebuffer_create(struct drm_device *dev,
12402 struct drm_file *filp,
308e5bcb 12403 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 12404{
05394f39 12405 struct drm_i915_gem_object *obj;
79e53945 12406
308e5bcb
JB
12407 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12408 mode_cmd->handles[0]));
c8725226 12409 if (&obj->base == NULL)
cce13ff7 12410 return ERR_PTR(-ENOENT);
79e53945 12411
d2dff872 12412 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
12413}
12414
4520f53a 12415#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 12416static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
12417{
12418}
12419#endif
12420
79e53945 12421static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 12422 .fb_create = intel_user_framebuffer_create,
0632fef6 12423 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
12424};
12425
e70236a8
JB
12426/* Set up chip specific display functions */
12427static void intel_init_display(struct drm_device *dev)
12428{
12429 struct drm_i915_private *dev_priv = dev->dev_private;
12430
ee9300bb
DV
12431 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12432 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
12433 else if (IS_CHERRYVIEW(dev))
12434 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
12435 else if (IS_VALLEYVIEW(dev))
12436 dev_priv->display.find_dpll = vlv_find_best_dpll;
12437 else if (IS_PINEVIEW(dev))
12438 dev_priv->display.find_dpll = pnv_find_best_dpll;
12439 else
12440 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12441
affa9354 12442 if (HAS_DDI(dev)) {
0e8ffe1b 12443 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 12444 dev_priv->display.get_plane_config = ironlake_get_plane_config;
797d0259
ACO
12445 dev_priv->display.crtc_compute_clock =
12446 haswell_crtc_compute_clock;
4f771f10
PZ
12447 dev_priv->display.crtc_enable = haswell_crtc_enable;
12448 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 12449 dev_priv->display.off = ironlake_crtc_off;
70d21f0e
DL
12450 if (INTEL_INFO(dev)->gen >= 9)
12451 dev_priv->display.update_primary_plane =
12452 skylake_update_primary_plane;
12453 else
12454 dev_priv->display.update_primary_plane =
12455 ironlake_update_primary_plane;
09b4ddf9 12456 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 12457 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 12458 dev_priv->display.get_plane_config = ironlake_get_plane_config;
3fb37703
ACO
12459 dev_priv->display.crtc_compute_clock =
12460 ironlake_crtc_compute_clock;
76e5a89c
DV
12461 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12462 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 12463 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12464 dev_priv->display.update_primary_plane =
12465 ironlake_update_primary_plane;
89b667f8
JB
12466 } else if (IS_VALLEYVIEW(dev)) {
12467 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12468 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12469 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
12470 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12471 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12472 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12473 dev_priv->display.update_primary_plane =
12474 i9xx_update_primary_plane;
f564048e 12475 } else {
0e8ffe1b 12476 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12477 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12478 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
12479 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12480 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 12481 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12482 dev_priv->display.update_primary_plane =
12483 i9xx_update_primary_plane;
f564048e 12484 }
e70236a8 12485
e70236a8 12486 /* Returns the core display clock speed */
25eb05fc
JB
12487 if (IS_VALLEYVIEW(dev))
12488 dev_priv->display.get_display_clock_speed =
12489 valleyview_get_display_clock_speed;
12490 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
12491 dev_priv->display.get_display_clock_speed =
12492 i945_get_display_clock_speed;
12493 else if (IS_I915G(dev))
12494 dev_priv->display.get_display_clock_speed =
12495 i915_get_display_clock_speed;
257a7ffc 12496 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
12497 dev_priv->display.get_display_clock_speed =
12498 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
12499 else if (IS_PINEVIEW(dev))
12500 dev_priv->display.get_display_clock_speed =
12501 pnv_get_display_clock_speed;
e70236a8
JB
12502 else if (IS_I915GM(dev))
12503 dev_priv->display.get_display_clock_speed =
12504 i915gm_get_display_clock_speed;
12505 else if (IS_I865G(dev))
12506 dev_priv->display.get_display_clock_speed =
12507 i865_get_display_clock_speed;
f0f8a9ce 12508 else if (IS_I85X(dev))
e70236a8
JB
12509 dev_priv->display.get_display_clock_speed =
12510 i855_get_display_clock_speed;
12511 else /* 852, 830 */
12512 dev_priv->display.get_display_clock_speed =
12513 i830_get_display_clock_speed;
12514
7c10a2b5 12515 if (IS_GEN5(dev)) {
3bb11b53 12516 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
12517 } else if (IS_GEN6(dev)) {
12518 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
12519 dev_priv->display.modeset_global_resources =
12520 snb_modeset_global_resources;
12521 } else if (IS_IVYBRIDGE(dev)) {
12522 /* FIXME: detect B0+ stepping and use auto training */
12523 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
3bb11b53
SJ
12524 dev_priv->display.modeset_global_resources =
12525 ivb_modeset_global_resources;
059b2fe9 12526 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 12527 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
3bb11b53
SJ
12528 dev_priv->display.modeset_global_resources =
12529 haswell_modeset_global_resources;
30a970c6
JB
12530 } else if (IS_VALLEYVIEW(dev)) {
12531 dev_priv->display.modeset_global_resources =
12532 valleyview_modeset_global_resources;
02c29259 12533 } else if (INTEL_INFO(dev)->gen >= 9) {
02c29259
S
12534 dev_priv->display.modeset_global_resources =
12535 haswell_modeset_global_resources;
e70236a8 12536 }
8c9f3aaf
JB
12537
12538 /* Default just returns -ENODEV to indicate unsupported */
12539 dev_priv->display.queue_flip = intel_default_queue_flip;
12540
12541 switch (INTEL_INFO(dev)->gen) {
12542 case 2:
12543 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12544 break;
12545
12546 case 3:
12547 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12548 break;
12549
12550 case 4:
12551 case 5:
12552 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12553 break;
12554
12555 case 6:
12556 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12557 break;
7c9017e5 12558 case 7:
4e0bbc31 12559 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
12560 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12561 break;
8c9f3aaf 12562 }
7bd688cd
JN
12563
12564 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
12565
12566 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
12567}
12568
b690e96c
JB
12569/*
12570 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12571 * resume, or other times. This quirk makes sure that's the case for
12572 * affected systems.
12573 */
0206e353 12574static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
12575{
12576 struct drm_i915_private *dev_priv = dev->dev_private;
12577
12578 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 12579 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
12580}
12581
b6b5d049
VS
12582static void quirk_pipeb_force(struct drm_device *dev)
12583{
12584 struct drm_i915_private *dev_priv = dev->dev_private;
12585
12586 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12587 DRM_INFO("applying pipe b force quirk\n");
12588}
12589
435793df
KP
12590/*
12591 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12592 */
12593static void quirk_ssc_force_disable(struct drm_device *dev)
12594{
12595 struct drm_i915_private *dev_priv = dev->dev_private;
12596 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 12597 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
12598}
12599
4dca20ef 12600/*
5a15ab5b
CE
12601 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12602 * brightness value
4dca20ef
CE
12603 */
12604static void quirk_invert_brightness(struct drm_device *dev)
12605{
12606 struct drm_i915_private *dev_priv = dev->dev_private;
12607 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 12608 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
12609}
12610
9c72cc6f
SD
12611/* Some VBT's incorrectly indicate no backlight is present */
12612static void quirk_backlight_present(struct drm_device *dev)
12613{
12614 struct drm_i915_private *dev_priv = dev->dev_private;
12615 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12616 DRM_INFO("applying backlight present quirk\n");
12617}
12618
b690e96c
JB
12619struct intel_quirk {
12620 int device;
12621 int subsystem_vendor;
12622 int subsystem_device;
12623 void (*hook)(struct drm_device *dev);
12624};
12625
5f85f176
EE
12626/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12627struct intel_dmi_quirk {
12628 void (*hook)(struct drm_device *dev);
12629 const struct dmi_system_id (*dmi_id_list)[];
12630};
12631
12632static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12633{
12634 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12635 return 1;
12636}
12637
12638static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12639 {
12640 .dmi_id_list = &(const struct dmi_system_id[]) {
12641 {
12642 .callback = intel_dmi_reverse_brightness,
12643 .ident = "NCR Corporation",
12644 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12645 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12646 },
12647 },
12648 { } /* terminating entry */
12649 },
12650 .hook = quirk_invert_brightness,
12651 },
12652};
12653
c43b5634 12654static struct intel_quirk intel_quirks[] = {
b690e96c 12655 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 12656 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 12657
b690e96c
JB
12658 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12659 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12660
b690e96c
JB
12661 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12662 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12663
5f080c0f
VS
12664 /* 830 needs to leave pipe A & dpll A up */
12665 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12666
b6b5d049
VS
12667 /* 830 needs to leave pipe B & dpll B up */
12668 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12669
435793df
KP
12670 /* Lenovo U160 cannot use SSC on LVDS */
12671 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
12672
12673 /* Sony Vaio Y cannot use SSC on LVDS */
12674 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 12675
be505f64
AH
12676 /* Acer Aspire 5734Z must invert backlight brightness */
12677 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12678
12679 /* Acer/eMachines G725 */
12680 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12681
12682 /* Acer/eMachines e725 */
12683 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12684
12685 /* Acer/Packard Bell NCL20 */
12686 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12687
12688 /* Acer Aspire 4736Z */
12689 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
12690
12691 /* Acer Aspire 5336 */
12692 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
12693
12694 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12695 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 12696
dfb3d47b
SD
12697 /* Acer C720 Chromebook (Core i3 4005U) */
12698 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12699
d4967d8c
SD
12700 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12701 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
12702
12703 /* HP Chromebook 14 (Celeron 2955U) */
12704 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
b690e96c
JB
12705};
12706
12707static void intel_init_quirks(struct drm_device *dev)
12708{
12709 struct pci_dev *d = dev->pdev;
12710 int i;
12711
12712 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12713 struct intel_quirk *q = &intel_quirks[i];
12714
12715 if (d->device == q->device &&
12716 (d->subsystem_vendor == q->subsystem_vendor ||
12717 q->subsystem_vendor == PCI_ANY_ID) &&
12718 (d->subsystem_device == q->subsystem_device ||
12719 q->subsystem_device == PCI_ANY_ID))
12720 q->hook(dev);
12721 }
5f85f176
EE
12722 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12723 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12724 intel_dmi_quirks[i].hook(dev);
12725 }
b690e96c
JB
12726}
12727
9cce37f4
JB
12728/* Disable the VGA plane that we never use */
12729static void i915_disable_vga(struct drm_device *dev)
12730{
12731 struct drm_i915_private *dev_priv = dev->dev_private;
12732 u8 sr1;
766aa1c4 12733 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 12734
2b37c616 12735 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 12736 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 12737 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
12738 sr1 = inb(VGA_SR_DATA);
12739 outb(sr1 | 1<<5, VGA_SR_DATA);
12740 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12741 udelay(300);
12742
69769f9a
VS
12743 /*
12744 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12745 * from S3 without preserving (some of?) the other bits.
12746 */
12747 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
9cce37f4
JB
12748 POSTING_READ(vga_reg);
12749}
12750
f817586c
DV
12751void intel_modeset_init_hw(struct drm_device *dev)
12752{
a8f78b58
ED
12753 intel_prepare_ddi(dev);
12754
f8bf63fd
VS
12755 if (IS_VALLEYVIEW(dev))
12756 vlv_update_cdclk(dev);
12757
f817586c
DV
12758 intel_init_clock_gating(dev);
12759
8090c6b9 12760 intel_enable_gt_powersave(dev);
f817586c
DV
12761}
12762
79e53945
JB
12763void intel_modeset_init(struct drm_device *dev)
12764{
652c393a 12765 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 12766 int sprite, ret;
8cc87b75 12767 enum pipe pipe;
46f297fb 12768 struct intel_crtc *crtc;
79e53945
JB
12769
12770 drm_mode_config_init(dev);
12771
12772 dev->mode_config.min_width = 0;
12773 dev->mode_config.min_height = 0;
12774
019d96cb
DA
12775 dev->mode_config.preferred_depth = 24;
12776 dev->mode_config.prefer_shadow = 1;
12777
e6ecefaa 12778 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 12779
b690e96c
JB
12780 intel_init_quirks(dev);
12781
1fa61106
ED
12782 intel_init_pm(dev);
12783
e3c74757
BW
12784 if (INTEL_INFO(dev)->num_pipes == 0)
12785 return;
12786
e70236a8 12787 intel_init_display(dev);
7c10a2b5 12788 intel_init_audio(dev);
e70236a8 12789
a6c45cf0
CW
12790 if (IS_GEN2(dev)) {
12791 dev->mode_config.max_width = 2048;
12792 dev->mode_config.max_height = 2048;
12793 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
12794 dev->mode_config.max_width = 4096;
12795 dev->mode_config.max_height = 4096;
79e53945 12796 } else {
a6c45cf0
CW
12797 dev->mode_config.max_width = 8192;
12798 dev->mode_config.max_height = 8192;
79e53945 12799 }
068be561 12800
dc41c154
VS
12801 if (IS_845G(dev) || IS_I865G(dev)) {
12802 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12803 dev->mode_config.cursor_height = 1023;
12804 } else if (IS_GEN2(dev)) {
068be561
DL
12805 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12806 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12807 } else {
12808 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12809 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12810 }
12811
5d4545ae 12812 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 12813
28c97730 12814 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
12815 INTEL_INFO(dev)->num_pipes,
12816 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 12817
055e393f 12818 for_each_pipe(dev_priv, pipe) {
8cc87b75 12819 intel_crtc_init(dev, pipe);
1fe47785
DL
12820 for_each_sprite(pipe, sprite) {
12821 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 12822 if (ret)
06da8da2 12823 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 12824 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 12825 }
79e53945
JB
12826 }
12827
f42bb70d
JB
12828 intel_init_dpio(dev);
12829
e72f9fbf 12830 intel_shared_dpll_init(dev);
ee7b9f93 12831
69769f9a
VS
12832 /* save the BIOS value before clobbering it */
12833 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
9cce37f4
JB
12834 /* Just disable it once at startup */
12835 i915_disable_vga(dev);
79e53945 12836 intel_setup_outputs(dev);
11be49eb
CW
12837
12838 /* Just in case the BIOS is doing something questionable. */
12839 intel_disable_fbc(dev);
fa9fa083 12840
6e9f798d 12841 drm_modeset_lock_all(dev);
fa9fa083 12842 intel_modeset_setup_hw_state(dev, false);
6e9f798d 12843 drm_modeset_unlock_all(dev);
46f297fb 12844
d3fcc808 12845 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
12846 if (!crtc->active)
12847 continue;
12848
46f297fb 12849 /*
46f297fb
JB
12850 * Note that reserving the BIOS fb up front prevents us
12851 * from stuffing other stolen allocations like the ring
12852 * on top. This prevents some ugliness at boot time, and
12853 * can even allow for smooth boot transitions if the BIOS
12854 * fb is large enough for the active pipe configuration.
12855 */
12856 if (dev_priv->display.get_plane_config) {
12857 dev_priv->display.get_plane_config(crtc,
12858 &crtc->plane_config);
12859 /*
12860 * If the fb is shared between multiple heads, we'll
12861 * just get the first one.
12862 */
484b41dd 12863 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 12864 }
46f297fb 12865 }
2c7111db
CW
12866}
12867
7fad798e
DV
12868static void intel_enable_pipe_a(struct drm_device *dev)
12869{
12870 struct intel_connector *connector;
12871 struct drm_connector *crt = NULL;
12872 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 12873 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
12874
12875 /* We can't just switch on the pipe A, we need to set things up with a
12876 * proper mode and output configuration. As a gross hack, enable pipe A
12877 * by enabling the load detect pipe once. */
12878 list_for_each_entry(connector,
12879 &dev->mode_config.connector_list,
12880 base.head) {
12881 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12882 crt = &connector->base;
12883 break;
12884 }
12885 }
12886
12887 if (!crt)
12888 return;
12889
208bf9fd
VS
12890 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12891 intel_release_load_detect_pipe(crt, &load_detect_temp);
7fad798e
DV
12892}
12893
fa555837
DV
12894static bool
12895intel_check_plane_mapping(struct intel_crtc *crtc)
12896{
7eb552ae
BW
12897 struct drm_device *dev = crtc->base.dev;
12898 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
12899 u32 reg, val;
12900
7eb552ae 12901 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
12902 return true;
12903
12904 reg = DSPCNTR(!crtc->plane);
12905 val = I915_READ(reg);
12906
12907 if ((val & DISPLAY_PLANE_ENABLE) &&
12908 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12909 return false;
12910
12911 return true;
12912}
12913
24929352
DV
12914static void intel_sanitize_crtc(struct intel_crtc *crtc)
12915{
12916 struct drm_device *dev = crtc->base.dev;
12917 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 12918 u32 reg;
24929352 12919
24929352 12920 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 12921 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
12922 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12923
d3eaf884 12924 /* restore vblank interrupts to correct state */
d297e103
VS
12925 if (crtc->active) {
12926 update_scanline_offset(crtc);
d3eaf884 12927 drm_vblank_on(dev, crtc->pipe);
d297e103 12928 } else
d3eaf884
VS
12929 drm_vblank_off(dev, crtc->pipe);
12930
24929352 12931 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
12932 * disable the crtc (and hence change the state) if it is wrong. Note
12933 * that gen4+ has a fixed plane -> pipe mapping. */
12934 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
12935 struct intel_connector *connector;
12936 bool plane;
12937
24929352
DV
12938 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12939 crtc->base.base.id);
12940
12941 /* Pipe has the wrong plane attached and the plane is active.
12942 * Temporarily change the plane mapping and disable everything
12943 * ... */
12944 plane = crtc->plane;
12945 crtc->plane = !plane;
9c8958bc 12946 crtc->primary_enabled = true;
24929352
DV
12947 dev_priv->display.crtc_disable(&crtc->base);
12948 crtc->plane = plane;
12949
12950 /* ... and break all links. */
12951 list_for_each_entry(connector, &dev->mode_config.connector_list,
12952 base.head) {
12953 if (connector->encoder->base.crtc != &crtc->base)
12954 continue;
12955
7f1950fb
EE
12956 connector->base.dpms = DRM_MODE_DPMS_OFF;
12957 connector->base.encoder = NULL;
24929352 12958 }
7f1950fb
EE
12959 /* multiple connectors may have the same encoder:
12960 * handle them and break crtc link separately */
12961 list_for_each_entry(connector, &dev->mode_config.connector_list,
12962 base.head)
12963 if (connector->encoder->base.crtc == &crtc->base) {
12964 connector->encoder->base.crtc = NULL;
12965 connector->encoder->connectors_active = false;
12966 }
24929352
DV
12967
12968 WARN_ON(crtc->active);
12969 crtc->base.enabled = false;
12970 }
24929352 12971
7fad798e
DV
12972 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12973 crtc->pipe == PIPE_A && !crtc->active) {
12974 /* BIOS forgot to enable pipe A, this mostly happens after
12975 * resume. Force-enable the pipe to fix this, the update_dpms
12976 * call below we restore the pipe to the right state, but leave
12977 * the required bits on. */
12978 intel_enable_pipe_a(dev);
12979 }
12980
24929352
DV
12981 /* Adjust the state of the output pipe according to whether we
12982 * have active connectors/encoders. */
12983 intel_crtc_update_dpms(&crtc->base);
12984
12985 if (crtc->active != crtc->base.enabled) {
12986 struct intel_encoder *encoder;
12987
12988 /* This can happen either due to bugs in the get_hw_state
12989 * functions or because the pipe is force-enabled due to the
12990 * pipe A quirk. */
12991 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12992 crtc->base.base.id,
12993 crtc->base.enabled ? "enabled" : "disabled",
12994 crtc->active ? "enabled" : "disabled");
12995
12996 crtc->base.enabled = crtc->active;
12997
12998 /* Because we only establish the connector -> encoder ->
12999 * crtc links if something is active, this means the
13000 * crtc is now deactivated. Break the links. connector
13001 * -> encoder links are only establish when things are
13002 * actually up, hence no need to break them. */
13003 WARN_ON(crtc->active);
13004
13005 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13006 WARN_ON(encoder->connectors_active);
13007 encoder->base.crtc = NULL;
13008 }
13009 }
c5ab3bc0 13010
a3ed6aad 13011 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
13012 /*
13013 * We start out with underrun reporting disabled to avoid races.
13014 * For correct bookkeeping mark this on active crtcs.
13015 *
c5ab3bc0
DV
13016 * Also on gmch platforms we dont have any hardware bits to
13017 * disable the underrun reporting. Which means we need to start
13018 * out with underrun reporting disabled also on inactive pipes,
13019 * since otherwise we'll complain about the garbage we read when
13020 * e.g. coming up after runtime pm.
13021 *
4cc31489
DV
13022 * No protection against concurrent access is required - at
13023 * worst a fifo underrun happens which also sets this to false.
13024 */
13025 crtc->cpu_fifo_underrun_disabled = true;
13026 crtc->pch_fifo_underrun_disabled = true;
13027 }
24929352
DV
13028}
13029
13030static void intel_sanitize_encoder(struct intel_encoder *encoder)
13031{
13032 struct intel_connector *connector;
13033 struct drm_device *dev = encoder->base.dev;
13034
13035 /* We need to check both for a crtc link (meaning that the
13036 * encoder is active and trying to read from a pipe) and the
13037 * pipe itself being active. */
13038 bool has_active_crtc = encoder->base.crtc &&
13039 to_intel_crtc(encoder->base.crtc)->active;
13040
13041 if (encoder->connectors_active && !has_active_crtc) {
13042 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13043 encoder->base.base.id,
8e329a03 13044 encoder->base.name);
24929352
DV
13045
13046 /* Connector is active, but has no active pipe. This is
13047 * fallout from our resume register restoring. Disable
13048 * the encoder manually again. */
13049 if (encoder->base.crtc) {
13050 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13051 encoder->base.base.id,
8e329a03 13052 encoder->base.name);
24929352 13053 encoder->disable(encoder);
a62d1497
VS
13054 if (encoder->post_disable)
13055 encoder->post_disable(encoder);
24929352 13056 }
7f1950fb
EE
13057 encoder->base.crtc = NULL;
13058 encoder->connectors_active = false;
24929352
DV
13059
13060 /* Inconsistent output/port/pipe state happens presumably due to
13061 * a bug in one of the get_hw_state functions. Or someplace else
13062 * in our code, like the register restore mess on resume. Clamp
13063 * things to off as a safer default. */
13064 list_for_each_entry(connector,
13065 &dev->mode_config.connector_list,
13066 base.head) {
13067 if (connector->encoder != encoder)
13068 continue;
7f1950fb
EE
13069 connector->base.dpms = DRM_MODE_DPMS_OFF;
13070 connector->base.encoder = NULL;
24929352
DV
13071 }
13072 }
13073 /* Enabled encoders without active connectors will be fixed in
13074 * the crtc fixup. */
13075}
13076
04098753 13077void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
13078{
13079 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 13080 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 13081
04098753
ID
13082 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13083 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13084 i915_disable_vga(dev);
13085 }
13086}
13087
13088void i915_redisable_vga(struct drm_device *dev)
13089{
13090 struct drm_i915_private *dev_priv = dev->dev_private;
13091
8dc8a27c
PZ
13092 /* This function can be called both from intel_modeset_setup_hw_state or
13093 * at a very early point in our resume sequence, where the power well
13094 * structures are not yet restored. Since this function is at a very
13095 * paranoid "someone might have enabled VGA while we were not looking"
13096 * level, just check if the power well is enabled instead of trying to
13097 * follow the "don't touch the power well if we don't need it" policy
13098 * the rest of the driver uses. */
f458ebbc 13099 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
13100 return;
13101
04098753 13102 i915_redisable_vga_power_on(dev);
0fde901f
KM
13103}
13104
98ec7739
VS
13105static bool primary_get_hw_state(struct intel_crtc *crtc)
13106{
13107 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13108
13109 if (!crtc->active)
13110 return false;
13111
13112 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13113}
13114
30e984df 13115static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
13116{
13117 struct drm_i915_private *dev_priv = dev->dev_private;
13118 enum pipe pipe;
24929352
DV
13119 struct intel_crtc *crtc;
13120 struct intel_encoder *encoder;
13121 struct intel_connector *connector;
5358901f 13122 int i;
24929352 13123
d3fcc808 13124 for_each_intel_crtc(dev, crtc) {
88adfff1 13125 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 13126
9953599b
DV
13127 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13128
0e8ffe1b
DV
13129 crtc->active = dev_priv->display.get_pipe_config(crtc,
13130 &crtc->config);
24929352
DV
13131
13132 crtc->base.enabled = crtc->active;
98ec7739 13133 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
13134
13135 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13136 crtc->base.base.id,
13137 crtc->active ? "enabled" : "disabled");
13138 }
13139
5358901f
DV
13140 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13141 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13142
3e369b76
ACO
13143 pll->on = pll->get_hw_state(dev_priv, pll,
13144 &pll->config.hw_state);
5358901f 13145 pll->active = 0;
3e369b76 13146 pll->config.crtc_mask = 0;
d3fcc808 13147 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 13148 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 13149 pll->active++;
3e369b76 13150 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 13151 }
5358901f 13152 }
5358901f 13153
1e6f2ddc 13154 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 13155 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 13156
3e369b76 13157 if (pll->config.crtc_mask)
bd2bb1b9 13158 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13159 }
13160
b2784e15 13161 for_each_intel_encoder(dev, encoder) {
24929352
DV
13162 pipe = 0;
13163
13164 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13165 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13166 encoder->base.crtc = &crtc->base;
1d37b689 13167 encoder->get_config(encoder, &crtc->config);
24929352
DV
13168 } else {
13169 encoder->base.crtc = NULL;
13170 }
13171
13172 encoder->connectors_active = false;
6f2bcceb 13173 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13174 encoder->base.base.id,
8e329a03 13175 encoder->base.name,
24929352 13176 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13177 pipe_name(pipe));
24929352
DV
13178 }
13179
13180 list_for_each_entry(connector, &dev->mode_config.connector_list,
13181 base.head) {
13182 if (connector->get_hw_state(connector)) {
13183 connector->base.dpms = DRM_MODE_DPMS_ON;
13184 connector->encoder->connectors_active = true;
13185 connector->base.encoder = &connector->encoder->base;
13186 } else {
13187 connector->base.dpms = DRM_MODE_DPMS_OFF;
13188 connector->base.encoder = NULL;
13189 }
13190 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13191 connector->base.base.id,
c23cc417 13192 connector->base.name,
24929352
DV
13193 connector->base.encoder ? "enabled" : "disabled");
13194 }
30e984df
DV
13195}
13196
13197/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13198 * and i915 state tracking structures. */
13199void intel_modeset_setup_hw_state(struct drm_device *dev,
13200 bool force_restore)
13201{
13202 struct drm_i915_private *dev_priv = dev->dev_private;
13203 enum pipe pipe;
30e984df
DV
13204 struct intel_crtc *crtc;
13205 struct intel_encoder *encoder;
35c95375 13206 int i;
30e984df
DV
13207
13208 intel_modeset_readout_hw_state(dev);
24929352 13209
babea61d
JB
13210 /*
13211 * Now that we have the config, copy it to each CRTC struct
13212 * Note that this could go away if we move to using crtc_config
13213 * checking everywhere.
13214 */
d3fcc808 13215 for_each_intel_crtc(dev, crtc) {
d330a953 13216 if (crtc->active && i915.fastboot) {
f6a83288 13217 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
13218 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13219 crtc->base.base.id);
13220 drm_mode_debug_printmodeline(&crtc->base.mode);
13221 }
13222 }
13223
24929352 13224 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 13225 for_each_intel_encoder(dev, encoder) {
24929352
DV
13226 intel_sanitize_encoder(encoder);
13227 }
13228
055e393f 13229 for_each_pipe(dev_priv, pipe) {
24929352
DV
13230 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13231 intel_sanitize_crtc(crtc);
c0b03411 13232 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 13233 }
9a935856 13234
35c95375
DV
13235 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13236 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13237
13238 if (!pll->on || pll->active)
13239 continue;
13240
13241 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13242
13243 pll->disable(dev_priv, pll);
13244 pll->on = false;
13245 }
13246
96f90c54 13247 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13248 ilk_wm_get_hw_state(dev);
13249
45e2b5f6 13250 if (force_restore) {
7d0bc1ea
VS
13251 i915_redisable_vga(dev);
13252
f30da187
DV
13253 /*
13254 * We need to use raw interfaces for restoring state to avoid
13255 * checking (bogus) intermediate states.
13256 */
055e393f 13257 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
13258 struct drm_crtc *crtc =
13259 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
13260
13261 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 13262 crtc->primary->fb);
45e2b5f6
DV
13263 }
13264 } else {
13265 intel_modeset_update_staged_output_state(dev);
13266 }
8af6cf88
DV
13267
13268 intel_modeset_check_state(dev);
2c7111db
CW
13269}
13270
13271void intel_modeset_gem_init(struct drm_device *dev)
13272{
484b41dd 13273 struct drm_crtc *c;
2ff8fde1 13274 struct drm_i915_gem_object *obj;
484b41dd 13275
ae48434c
ID
13276 mutex_lock(&dev->struct_mutex);
13277 intel_init_gt_powersave(dev);
13278 mutex_unlock(&dev->struct_mutex);
13279
1833b134 13280 intel_modeset_init_hw(dev);
02e792fb
DV
13281
13282 intel_setup_overlay(dev);
484b41dd
JB
13283
13284 /*
13285 * Make sure any fbs we allocated at startup are properly
13286 * pinned & fenced. When we do the allocation it's too early
13287 * for this.
13288 */
13289 mutex_lock(&dev->struct_mutex);
70e1e0ec 13290 for_each_crtc(dev, c) {
2ff8fde1
MR
13291 obj = intel_fb_obj(c->primary->fb);
13292 if (obj == NULL)
484b41dd
JB
13293 continue;
13294
850c4cdc
TU
13295 if (intel_pin_and_fence_fb_obj(c->primary,
13296 c->primary->fb,
13297 NULL)) {
484b41dd
JB
13298 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13299 to_intel_crtc(c)->pipe);
66e514c1
DA
13300 drm_framebuffer_unreference(c->primary->fb);
13301 c->primary->fb = NULL;
484b41dd
JB
13302 }
13303 }
13304 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13305}
13306
4932e2c3
ID
13307void intel_connector_unregister(struct intel_connector *intel_connector)
13308{
13309 struct drm_connector *connector = &intel_connector->base;
13310
13311 intel_panel_destroy_backlight(connector);
34ea3d38 13312 drm_connector_unregister(connector);
4932e2c3
ID
13313}
13314
79e53945
JB
13315void intel_modeset_cleanup(struct drm_device *dev)
13316{
652c393a 13317 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13318 struct drm_connector *connector;
652c393a 13319
fd0c0642
DV
13320 /*
13321 * Interrupts and polling as the first thing to avoid creating havoc.
13322 * Too much stuff here (turning of rps, connectors, ...) would
13323 * experience fancy races otherwise.
13324 */
2aeb7d3a 13325 intel_irq_uninstall(dev_priv);
eb21b92b 13326
fd0c0642
DV
13327 /*
13328 * Due to the hpd irq storm handling the hotplug work can re-arm the
13329 * poll handlers. Hence disable polling after hpd handling is shut down.
13330 */
f87ea761 13331 drm_kms_helper_poll_fini(dev);
fd0c0642 13332
652c393a
JB
13333 mutex_lock(&dev->struct_mutex);
13334
723bfd70
JB
13335 intel_unregister_dsm_handler();
13336
973d04f9 13337 intel_disable_fbc(dev);
e70236a8 13338
8090c6b9 13339 intel_disable_gt_powersave(dev);
0cdab21f 13340
930ebb46
DV
13341 ironlake_teardown_rc6(dev);
13342
69341a5e
KH
13343 mutex_unlock(&dev->struct_mutex);
13344
1630fe75
CW
13345 /* flush any delayed tasks or pending work */
13346 flush_scheduled_work();
13347
db31af1d
JN
13348 /* destroy the backlight and sysfs files before encoders/connectors */
13349 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13350 struct intel_connector *intel_connector;
13351
13352 intel_connector = to_intel_connector(connector);
13353 intel_connector->unregister(intel_connector);
db31af1d 13354 }
d9255d57 13355
79e53945 13356 drm_mode_config_cleanup(dev);
4d7bb011
DV
13357
13358 intel_cleanup_overlay(dev);
ae48434c
ID
13359
13360 mutex_lock(&dev->struct_mutex);
13361 intel_cleanup_gt_powersave(dev);
13362 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13363}
13364
f1c79df3
ZW
13365/*
13366 * Return which encoder is currently attached for connector.
13367 */
df0e9248 13368struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 13369{
df0e9248
CW
13370 return &intel_attached_encoder(connector)->base;
13371}
f1c79df3 13372
df0e9248
CW
13373void intel_connector_attach_encoder(struct intel_connector *connector,
13374 struct intel_encoder *encoder)
13375{
13376 connector->encoder = encoder;
13377 drm_mode_connector_attach_encoder(&connector->base,
13378 &encoder->base);
79e53945 13379}
28d52043
DA
13380
13381/*
13382 * set vga decode state - true == enable VGA decode
13383 */
13384int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13385{
13386 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 13387 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
13388 u16 gmch_ctrl;
13389
75fa041d
CW
13390 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13391 DRM_ERROR("failed to read control word\n");
13392 return -EIO;
13393 }
13394
c0cc8a55
CW
13395 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13396 return 0;
13397
28d52043
DA
13398 if (state)
13399 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13400 else
13401 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
13402
13403 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13404 DRM_ERROR("failed to write control word\n");
13405 return -EIO;
13406 }
13407
28d52043
DA
13408 return 0;
13409}
c4a1d9e4 13410
c4a1d9e4 13411struct intel_display_error_state {
ff57f1b0
PZ
13412
13413 u32 power_well_driver;
13414
63b66e5b
CW
13415 int num_transcoders;
13416
c4a1d9e4
CW
13417 struct intel_cursor_error_state {
13418 u32 control;
13419 u32 position;
13420 u32 base;
13421 u32 size;
52331309 13422 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
13423
13424 struct intel_pipe_error_state {
ddf9c536 13425 bool power_domain_on;
c4a1d9e4 13426 u32 source;
f301b1e1 13427 u32 stat;
52331309 13428 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
13429
13430 struct intel_plane_error_state {
13431 u32 control;
13432 u32 stride;
13433 u32 size;
13434 u32 pos;
13435 u32 addr;
13436 u32 surface;
13437 u32 tile_offset;
52331309 13438 } plane[I915_MAX_PIPES];
63b66e5b
CW
13439
13440 struct intel_transcoder_error_state {
ddf9c536 13441 bool power_domain_on;
63b66e5b
CW
13442 enum transcoder cpu_transcoder;
13443
13444 u32 conf;
13445
13446 u32 htotal;
13447 u32 hblank;
13448 u32 hsync;
13449 u32 vtotal;
13450 u32 vblank;
13451 u32 vsync;
13452 } transcoder[4];
c4a1d9e4
CW
13453};
13454
13455struct intel_display_error_state *
13456intel_display_capture_error_state(struct drm_device *dev)
13457{
fbee40df 13458 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 13459 struct intel_display_error_state *error;
63b66e5b
CW
13460 int transcoders[] = {
13461 TRANSCODER_A,
13462 TRANSCODER_B,
13463 TRANSCODER_C,
13464 TRANSCODER_EDP,
13465 };
c4a1d9e4
CW
13466 int i;
13467
63b66e5b
CW
13468 if (INTEL_INFO(dev)->num_pipes == 0)
13469 return NULL;
13470
9d1cb914 13471 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
13472 if (error == NULL)
13473 return NULL;
13474
190be112 13475 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
13476 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13477
055e393f 13478 for_each_pipe(dev_priv, i) {
ddf9c536 13479 error->pipe[i].power_domain_on =
f458ebbc
DV
13480 __intel_display_power_is_enabled(dev_priv,
13481 POWER_DOMAIN_PIPE(i));
ddf9c536 13482 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
13483 continue;
13484
5efb3e28
VS
13485 error->cursor[i].control = I915_READ(CURCNTR(i));
13486 error->cursor[i].position = I915_READ(CURPOS(i));
13487 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
13488
13489 error->plane[i].control = I915_READ(DSPCNTR(i));
13490 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 13491 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 13492 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
13493 error->plane[i].pos = I915_READ(DSPPOS(i));
13494 }
ca291363
PZ
13495 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13496 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
13497 if (INTEL_INFO(dev)->gen >= 4) {
13498 error->plane[i].surface = I915_READ(DSPSURF(i));
13499 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13500 }
13501
c4a1d9e4 13502 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 13503
3abfce77 13504 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 13505 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
13506 }
13507
13508 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13509 if (HAS_DDI(dev_priv->dev))
13510 error->num_transcoders++; /* Account for eDP. */
13511
13512 for (i = 0; i < error->num_transcoders; i++) {
13513 enum transcoder cpu_transcoder = transcoders[i];
13514
ddf9c536 13515 error->transcoder[i].power_domain_on =
f458ebbc 13516 __intel_display_power_is_enabled(dev_priv,
38cc1daf 13517 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 13518 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
13519 continue;
13520
63b66e5b
CW
13521 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13522
13523 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13524 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13525 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13526 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13527 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13528 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13529 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
13530 }
13531
13532 return error;
13533}
13534
edc3d884
MK
13535#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13536
c4a1d9e4 13537void
edc3d884 13538intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
13539 struct drm_device *dev,
13540 struct intel_display_error_state *error)
13541{
055e393f 13542 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
13543 int i;
13544
63b66e5b
CW
13545 if (!error)
13546 return;
13547
edc3d884 13548 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 13549 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 13550 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 13551 error->power_well_driver);
055e393f 13552 for_each_pipe(dev_priv, i) {
edc3d884 13553 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
13554 err_printf(m, " Power: %s\n",
13555 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 13556 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 13557 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
13558
13559 err_printf(m, "Plane [%d]:\n", i);
13560 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13561 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 13562 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
13563 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13564 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 13565 }
4b71a570 13566 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 13567 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 13568 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
13569 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13570 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
13571 }
13572
edc3d884
MK
13573 err_printf(m, "Cursor [%d]:\n", i);
13574 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13575 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13576 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 13577 }
63b66e5b
CW
13578
13579 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 13580 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 13581 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
13582 err_printf(m, " Power: %s\n",
13583 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
13584 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13585 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13586 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13587 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13588 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13589 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13590 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13591 }
c4a1d9e4 13592}
e2fcdaa9
VS
13593
13594void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13595{
13596 struct intel_crtc *crtc;
13597
13598 for_each_intel_crtc(dev, crtc) {
13599 struct intel_unpin_work *work;
e2fcdaa9 13600
5e2d7afc 13601 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
13602
13603 work = crtc->unpin_work;
13604
13605 if (work && work->event &&
13606 work->event->base.file_priv == file) {
13607 kfree(work->event);
13608 work->event = NULL;
13609 }
13610
5e2d7afc 13611 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
13612 }
13613}