]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Make __wait_seqno non-static and rename to __i915_wait_seqno
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
465c120c
MR
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
c0f372b3 44#include <linux/dma_remapping.h>
79e53945 45
465c120c
MR
46/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
3d7d6510
MR
71/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
6b383a7f 76static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 77
f1f644dc
JB
78static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
18442d08
VS
80static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
f1f644dc 82
e7457a9a
DL
83static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
85static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
5b18e57c
DV
89static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 91static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
92 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
29407aab 94static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
95static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f
VS
97static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
e7457a9a 101
0e32b39c
DA
102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
79e53945 110typedef struct {
0206e353 111 int min, max;
79e53945
JB
112} intel_range_t;
113
114typedef struct {
0206e353
AJ
115 int dot_limit;
116 int p2_slow, p2_fast;
79e53945
JB
117} intel_p2_t;
118
d4906093
ML
119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
0206e353
AJ
121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
d4906093 123};
79e53945 124
d2acd215
DV
125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
021357ac
CW
135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
8b99e68c
CW
138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
021357ac
CW
143}
144
5d536e28 145static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 146 .dot = { .min = 25000, .max = 350000 },
9c333719 147 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 148 .n = { .min = 2, .max = 16 },
0206e353
AJ
149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
156};
157
5d536e28
DV
158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
9c333719 160 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 161 .n = { .min = 2, .max = 16 },
5d536e28
DV
162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
e4b36699 171static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 172 .dot = { .min = 25000, .max = 350000 },
9c333719 173 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 174 .n = { .min = 2, .max = 16 },
0206e353
AJ
175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
e4b36699 182};
273e27ca 183
e4b36699 184static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
208};
209
273e27ca 210
e4b36699 211static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
044c7c41 223 },
e4b36699
KP
224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
044c7c41 250 },
e4b36699
KP
251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
044c7c41 264 },
e4b36699
KP
265};
266
f2b115e6 267static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 270 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
273e27ca 273 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
280};
281
f2b115e6 282static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
293};
294
273e27ca
EA
295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
b91ad0ec 300static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
311};
312
b91ad0ec 313static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
337};
338
273e27ca 339/* LVDS 100mhz refclk limits. */
b91ad0ec 340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
0206e353 348 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
0206e353 361 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
364};
365
dc730512 366static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 374 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 375 .n = { .min = 1, .max = 7 },
a0c4da24
JB
376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
b99ab663 378 .p1 = { .min = 2, .max = 3 },
5fdc9c49 379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
380};
381
ef9348c8
CML
382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
6b4bf1c4
VS
398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
fb03ac01
VS
404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
406}
407
e0638cdf
PZ
408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
4093561b 411bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 412{
409ee761 413 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
414 struct intel_encoder *encoder;
415
409ee761 416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
d0737e1d
ACO
423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
409ee761 441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
1b894b59 442 int refclk)
2c07245f 443{
409ee761 444 struct drm_device *dev = crtc->base.dev;
2c07245f 445 const intel_limit_t *limit;
b91ad0ec 446
d0737e1d 447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 448 if (intel_is_dual_link_lvds(dev)) {
1b894b59 449 if (refclk == 100000)
b91ad0ec
ZW
450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
1b894b59 454 if (refclk == 100000)
b91ad0ec
ZW
455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
c6bb3538 459 } else
b91ad0ec 460 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
461
462 return limit;
463}
464
409ee761 465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
044c7c41 466{
409ee761 467 struct drm_device *dev = crtc->base.dev;
044c7c41
ML
468 const intel_limit_t *limit;
469
d0737e1d 470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 471 if (intel_is_dual_link_lvds(dev))
e4b36699 472 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 473 else
e4b36699 474 limit = &intel_limits_g4x_single_channel_lvds;
d0737e1d
ACO
475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 477 limit = &intel_limits_g4x_hdmi;
d0737e1d 478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 479 limit = &intel_limits_g4x_sdvo;
044c7c41 480 } else /* The option is for other outputs */
e4b36699 481 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
482
483 return limit;
484}
485
409ee761 486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
79e53945 487{
409ee761 488 struct drm_device *dev = crtc->base.dev;
79e53945
JB
489 const intel_limit_t *limit;
490
bad720ff 491 if (HAS_PCH_SPLIT(dev))
1b894b59 492 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 493 else if (IS_G4X(dev)) {
044c7c41 494 limit = intel_g4x_limit(crtc);
f2b115e6 495 } else if (IS_PINEVIEW(dev)) {
d0737e1d 496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 497 limit = &intel_limits_pineview_lvds;
2177832f 498 else
f2b115e6 499 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
a0c4da24 502 } else if (IS_VALLEYVIEW(dev)) {
dc730512 503 limit = &intel_limits_vlv;
a6c45cf0 504 } else if (!IS_GEN2(dev)) {
d0737e1d 505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
79e53945 509 } else {
d0737e1d 510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 511 limit = &intel_limits_i8xx_lvds;
d0737e1d 512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 513 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
514 else
515 limit = &intel_limits_i8xx_dac;
79e53945
JB
516 }
517 return limit;
518}
519
f2b115e6
AJ
520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 522{
2177832f
SL
523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
fb03ac01
VS
527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
529}
530
7429e9d4
DV
531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
ac58c3f0 536static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 537{
7429e9d4 538 clock->m = i9xx_dpll_compute_m(clock);
79e53945 539 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
fb03ac01
VS
542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
544}
545
ef9348c8
CML
546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
7c04d1d9 557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
1b894b59
CW
563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
79e53945 566{
f01b7962
VS
567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
79e53945 569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 570 INTELPllInvalid("p1 out of range\n");
79e53945 571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 572 INTELPllInvalid("m2 out of range\n");
79e53945 573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 574 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
79e53945 587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 588 INTELPllInvalid("vco out of range\n");
79e53945
JB
589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 593 INTELPllInvalid("dot out of range\n");
79e53945
JB
594
595 return true;
596}
597
d4906093 598static bool
a919ff14 599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
cec2f356
SP
600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
79e53945 602{
a919ff14 603 struct drm_device *dev = crtc->base.dev;
79e53945 604 intel_clock_t clock;
79e53945
JB
605 int err = target;
606
d0737e1d 607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 608 /*
a210b028
DV
609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
79e53945 612 */
1974cad0 613 if (intel_is_dual_link_lvds(dev))
79e53945
JB
614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
0206e353 624 memset(best_clock, 0, sizeof(*best_clock));
79e53945 625
42158660
ZY
626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 630 if (clock.m2 >= clock.m1)
42158660
ZY
631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
636 int this_err;
637
ac58c3f0
DV
638 i9xx_clock(refclk, &clock);
639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
641 continue;
642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
659static bool
a919ff14 660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
79e53945 663{
a919ff14 664 struct drm_device *dev = crtc->base.dev;
79e53945 665 intel_clock_t clock;
79e53945
JB
666 int err = target;
667
d0737e1d 668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 669 /*
a210b028
DV
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
79e53945 673 */
1974cad0 674 if (intel_is_dual_link_lvds(dev))
79e53945
JB
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
42158660
ZY
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
695 int this_err;
696
ac58c3f0 697 pineview_clock(refclk, &clock);
1b894b59
CW
698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
79e53945 700 continue;
cec2f356
SP
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
79e53945
JB
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
d4906093 718static bool
a919ff14 719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
d4906093 722{
a919ff14 723 struct drm_device *dev = crtc->base.dev;
d4906093
ML
724 intel_clock_t clock;
725 int max_n;
726 bool found;
6ba770dc
AJ
727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
729 found = false;
730
d0737e1d 731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 732 if (intel_is_dual_link_lvds(dev))
d4906093
ML
733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
f77f13e2 745 /* based on hardware requirement, prefer smaller n to precision */
d4906093 746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 747 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
ac58c3f0 756 i9xx_clock(refclk, &clock);
1b894b59
CW
757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
d4906093 759 continue;
1b894b59
CW
760
761 this_err = abs(clock.dot - target);
d4906093
ML
762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
2c07245f
ZW
772 return found;
773}
774
a0c4da24 775static bool
a919ff14 776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
a0c4da24 779{
a919ff14 780 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 781 intel_clock_t clock;
69e4f900 782 unsigned int bestppm = 1000000;
27e639bf
VS
783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 785 bool found = false;
a0c4da24 786
6b4bf1c4
VS
787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
790
791 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 796 clock.p = clock.p1 * clock.p2;
a0c4da24 797 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
799 unsigned int ppm, diff;
800
6b4bf1c4
VS
801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
803
804 vlv_clock(refclk, &clock);
43b0ac53 805
f01b7962
VS
806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
43b0ac53
VS
808 continue;
809
6b4bf1c4
VS
810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 814 bestppm = 0;
6b4bf1c4 815 *best_clock = clock;
49e497ef 816 found = true;
43b0ac53 817 }
6b4bf1c4 818
c686122c 819 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 820 bestppm = ppm;
6b4bf1c4 821 *best_clock = clock;
49e497ef 822 found = true;
a0c4da24
JB
823 }
824 }
825 }
826 }
827 }
a0c4da24 828
49e497ef 829 return found;
a0c4da24 830}
a4fc5ed6 831
ef9348c8 832static bool
a919ff14 833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ef9348c8
CML
834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
a919ff14 837 struct drm_device *dev = crtc->base.dev;
ef9348c8
CML
838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
20ddf665
VS
884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
241bfc38 891 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
892 * as Haswell has gained clock readout/fastboot support.
893 *
66e514c1 894 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
895 * properly reconstruct framebuffers.
896 */
f4510a27 897 return intel_crtc->active && crtc->primary->fb &&
241bfc38 898 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
899}
900
a5c961d1
PZ
901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
3b117c8f 907 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
908}
909
fbf49ea2
VS
910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
ab7ad7f6
KP
929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 931 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
ab7ad7f6
KP
937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
58e10eb9 943 *
9d0498a2 944 */
575f7ab7 945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 946{
575f7ab7 947 struct drm_device *dev = crtc->base.dev;
9d0498a2 948 struct drm_i915_private *dev_priv = dev->dev_private;
575f7ab7
VS
949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
951
952 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 953 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
954
955 /* Wait for the Pipe State to go off */
58e10eb9
CW
956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
284637d9 958 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 959 } else {
ab7ad7f6 960 /* Wait for the display line to settle */
fbf49ea2 961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 962 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 963 }
79e53945
JB
964}
965
b0ea7d37
DL
966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
c36346e3 978 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 979 switch (port->port) {
c36346e3
DL
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
eba905b2 993 switch (port->port) {
c36346e3
DL
994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
b0ea7d37
DL
1006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
b24e7179
JB
1011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
55607e8a
DV
1017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
b24e7179
JB
1019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
b24e7179 1031
23538ef1
JN
1032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
55607e8a 1050struct intel_shared_dpll *
e2b78267
DV
1051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1052{
1053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
a43f6e0f 1055 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1056 return NULL;
1057
a43f6e0f 1058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1059}
1060
040484af 1061/* For ILK+ */
55607e8a
DV
1062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
040484af 1065{
040484af 1066 bool cur_state;
5358901f 1067 struct intel_dpll_hw_state hw_state;
040484af 1068
92b27b08 1069 if (WARN (!pll,
46edb027 1070 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1071 return;
ee7b9f93 1072
5358901f 1073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1074 WARN(cur_state != state,
5358901f
DV
1075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
040484af 1077}
040484af
JB
1078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
ad80a810
PZ
1085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
040484af 1087
affa9354
PZ
1088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
ad80a810 1090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1091 val = I915_READ(reg);
ad80a810 1092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
040484af
JB
1098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
d63fa0dc
PZ
1112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
3d13ef2e 1129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1130 return;
1131
bf507ef7 1132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1133 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1134 return;
1135
040484af
JB
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
55607e8a
DV
1141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
040484af
JB
1143{
1144 int reg;
1145 u32 val;
55607e8a 1146 bool cur_state;
040484af
JB
1147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
55607e8a
DV
1150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
040484af
JB
1154}
1155
b680c37a
DV
1156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
ea0760cf 1158{
bedd4dba
JN
1159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
ea0760cf
JB
1161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
0de3b485 1163 bool locked = true;
ea0760cf 1164
bedd4dba
JN
1165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
ea0760cf 1171 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
ea0760cf
JB
1182 } else {
1183 pp_reg = PP_CONTROL;
bedd4dba
JN
1184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
ea0760cf
JB
1186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1191 locked = false;
1192
ea0760cf
JB
1193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1195 pipe_name(pipe));
ea0760cf
JB
1196}
1197
93ce0ba6
JN
1198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
d9d82081 1204 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1206 else
5efb3e28 1207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
b840d907
JB
1216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
b24e7179
JB
1218{
1219 int reg;
1220 u32 val;
63d7bbe9 1221 bool cur_state;
702e7a56
PZ
1222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
b24e7179 1224
b6b5d049
VS
1225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1228 state = true;
1229
f458ebbc 1230 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
63d7bbe9
JB
1239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1241 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1242}
1243
931872fc
CW
1244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
b24e7179
JB
1246{
1247 int reg;
1248 u32 val;
931872fc 1249 bool cur_state;
b24e7179
JB
1250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
931872fc
CW
1253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1257}
1258
931872fc
CW
1259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
b24e7179
JB
1262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
653e1026 1265 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
653e1026
VS
1270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
83f26f16 1274 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
19ec1358 1277 return;
28c05794 1278 }
19ec1358 1279
b24e7179 1280 /* Need to check both planes against the pipe */
055e393f 1281 for_each_pipe(dev_priv, i) {
b24e7179
JB
1282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
b24e7179
JB
1289 }
1290}
1291
19332d7a
JB
1292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
20674eef 1295 struct drm_device *dev = dev_priv->dev;
1fe47785 1296 int reg, sprite;
19332d7a
JB
1297 u32 val;
1298
7feb8b88
DL
1299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
20674eef 1309 val = I915_READ(reg);
83f26f16 1310 WARN(val & SP_ENABLE,
20674eef 1311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1312 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
19332d7a 1316 val = I915_READ(reg);
83f26f16 1317 WARN(val & SPRITE_ENABLE,
06da8da2 1318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
19332d7a 1322 val = I915_READ(reg);
83f26f16 1323 WARN(val & DVS_ENABLE,
06da8da2 1324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1325 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1326 }
1327}
1328
08c71e5e
VS
1329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
89eff4be 1335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1336{
1337 u32 val;
1338 bool enabled;
1339
89eff4be 1340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1341
92f2584a
JB
1342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
ab9412ba
DV
1348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
92f2584a
JB
1350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
ab9412ba 1355 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
92f2584a
JB
1361}
1362
4e634389
KP
1363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
44f37d1f
CML
1374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
f0575e92
KP
1377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
1519b995
KP
1384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
dc0fa718 1387 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1392 return false;
44f37d1f
CML
1393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
1519b995 1396 } else {
dc0fa718 1397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
291906f1 1434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1435 enum pipe pipe, int reg, u32 port_sel)
291906f1 1436{
47a05eca 1437 u32 val = I915_READ(reg);
4e634389 1438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1440 reg, pipe_name(pipe));
de9a35ab 1441
75c5da27
DV
1442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
de9a35ab 1444 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
47a05eca 1450 u32 val = I915_READ(reg);
b70ad586 1451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1453 reg, pipe_name(pipe));
de9a35ab 1454
dc0fa718 1455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1456 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1457 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
291906f1 1465
f0575e92
KP
1466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
b70ad586 1472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1473 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1474 pipe_name(pipe));
291906f1
JB
1475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
b70ad586 1478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1480 pipe_name(pipe));
291906f1 1481
e2debe91
PZ
1482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1485}
1486
40e9cf64
JB
1487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
a09caddd
CML
1494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
5382f5f3
JB
1505}
1506
d288f65f
VS
1507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
87442f73 1509{
426115cf
DV
1510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
d288f65f 1513 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1514
426115cf 1515 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1516
1517 /* No really, not for ILK+ */
1518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1521 if (IS_MOBILE(dev_priv->dev))
426115cf 1522 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1523
426115cf
DV
1524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
d288f65f 1531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1532 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1533
1534 /* We do this three times for luck */
426115cf 1535 I915_WRITE(reg, dpll);
87442f73
DV
1536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
426115cf 1538 I915_WRITE(reg, dpll);
87442f73
DV
1539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
426115cf 1541 I915_WRITE(reg, dpll);
87442f73
DV
1542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
d288f65f
VS
1546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
9d556c99
CML
1548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
d288f65f 1572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1573
1574 /* Check PLL is locked */
a11b0703 1575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
a11b0703 1578 /* not sure when this should be written */
d288f65f 1579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703
VS
1580 POSTING_READ(DPLL_MD(pipe));
1581
9d556c99
CML
1582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
1c4e0274
VS
1585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
409ee761 1592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1593
1594 return count;
1595}
1596
66e3d5c0 1597static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1598{
66e3d5c0
DV
1599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1603
66e3d5c0 1604 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1605
63d7bbe9 1606 /* No really, not for ILK+ */
3d13ef2e 1607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1608
1609 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1612
1c4e0274
VS
1613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
66e3d5c0
DV
1625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
63d7bbe9
JB
1641
1642 /* We do this three times for luck */
66e3d5c0 1643 I915_WRITE(reg, dpll);
63d7bbe9
JB
1644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
66e3d5c0 1646 I915_WRITE(reg, dpll);
63d7bbe9
JB
1647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
66e3d5c0 1649 I915_WRITE(reg, dpll);
63d7bbe9
JB
1650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
50b44a44 1655 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
1c4e0274 1663static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1664{
1c4e0274
VS
1665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
409ee761 1671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
b6b5d049
VS
1679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
50b44a44
DV
1687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1689}
1690
f6071166
JB
1691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
e5cbfbfb
ID
1698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
f6071166 1702 if (pipe == PIPE_B)
e5cbfbfb 1703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
d752048d 1711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1712 u32 val;
1713
a11b0703
VS
1714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1716
a11b0703 1717 /* Set PLL en = 0 */
d17ec4ce 1718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
d752048d
VS
1723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
61407f6d
VS
1731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
d752048d 1742 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1743}
1744
e4607fcf
CML
1745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
89b667f8
JB
1747{
1748 u32 port_mask;
00fc31b7 1749 int dpll_reg;
89b667f8 1750
e4607fcf
CML
1751 switch (dport->port) {
1752 case PORT_B:
89b667f8 1753 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1754 dpll_reg = DPLL(0);
e4607fcf
CML
1755 break;
1756 case PORT_C:
89b667f8 1757 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1763 break;
1764 default:
1765 BUG();
1766 }
89b667f8 1767
00fc31b7 1768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1770 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1771}
1772
b14b1055
DV
1773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
be19f0ff
CW
1779 if (WARN_ON(pll == NULL))
1780 return;
1781
3e369b76 1782 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
92f2584a 1792/**
85b3894f 1793 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
85b3894f 1800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1801{
3d13ef2e
DL
1802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1805
87a875bb 1806 if (WARN_ON(pll == NULL))
48da64a8
CW
1807 return;
1808
3e369b76 1809 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1810 return;
ee7b9f93 1811
74dd6928 1812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1813 pll->name, pll->active, pll->on,
e2b78267 1814 crtc->base.base.id);
92f2584a 1815
cdbd2316
DV
1816 if (pll->active++) {
1817 WARN_ON(!pll->on);
e9d6944e 1818 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1819 return;
1820 }
f4a091c7 1821 WARN_ON(pll->on);
ee7b9f93 1822
bd2bb1b9
PZ
1823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
46edb027 1825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1826 pll->enable(dev_priv, pll);
ee7b9f93 1827 pll->on = true;
92f2584a
JB
1828}
1829
f6daaec2 1830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1831{
3d13ef2e
DL
1832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1835
92f2584a 1836 /* PCH only available on ILK+ */
3d13ef2e 1837 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1838 if (WARN_ON(pll == NULL))
ee7b9f93 1839 return;
92f2584a 1840
3e369b76 1841 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1842 return;
7a419866 1843
46edb027
DV
1844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
e2b78267 1846 crtc->base.base.id);
7a419866 1847
48da64a8 1848 if (WARN_ON(pll->active == 0)) {
e9d6944e 1849 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1850 return;
1851 }
1852
e9d6944e 1853 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1854 WARN_ON(!pll->on);
cdbd2316 1855 if (--pll->active)
7a419866 1856 return;
ee7b9f93 1857
46edb027 1858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1859 pll->disable(dev_priv, pll);
ee7b9f93 1860 pll->on = false;
bd2bb1b9
PZ
1861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1863}
1864
b8a4f404
PZ
1865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
040484af 1867{
23670b32 1868 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1871 uint32_t reg, val, pipeconf_val;
040484af
JB
1872
1873 /* PCH only available on ILK+ */
55522f37 1874 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1875
1876 /* Make sure PCH DPLL is enabled */
e72f9fbf 1877 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1878 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
23670b32
DV
1884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
59c859d6 1891 }
23670b32 1892
ab9412ba 1893 reg = PCH_TRANSCONF(pipe);
040484af 1894 val = I915_READ(reg);
5f7f726d 1895 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
dfd07d72
DV
1902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1904 }
5f7f726d
PZ
1905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1908 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
5f7f726d
PZ
1913 else
1914 val |= TRANS_PROGRESSIVE;
1915
040484af
JB
1916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1919}
1920
8fb033d7 1921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1922 enum transcoder cpu_transcoder)
040484af 1923{
8fb033d7 1924 u32 val, pipeconf_val;
8fb033d7
PZ
1925
1926 /* PCH only available on ILK+ */
55522f37 1927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 1928
8fb033d7 1929 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1932
223a6fdf
PZ
1933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
25f3ef11 1938 val = TRANS_ENABLE;
937bb610 1939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1940
9a76b1c6
PZ
1941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
a35f2679 1943 val |= TRANS_INTERLACED;
8fb033d7
PZ
1944 else
1945 val |= TRANS_PROGRESSIVE;
1946
ab9412ba
DV
1947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1949 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1950}
1951
b8a4f404
PZ
1952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
040484af 1954{
23670b32
DV
1955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
040484af
JB
1957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
291906f1
JB
1962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
ab9412ba 1965 reg = PCH_TRANSCONF(pipe);
040484af
JB
1966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
040484af
JB
1980}
1981
ab4d966c 1982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1983{
8fb033d7
PZ
1984 u32 val;
1985
ab9412ba 1986 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1987 val &= ~TRANS_ENABLE;
ab9412ba 1988 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1989 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1991 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1996 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1997}
1998
b24e7179 1999/**
309cfea8 2000 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2001 * @crtc: crtc responsible for the pipe
b24e7179 2002 *
0372264a 2003 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2005 */
e1fdc473 2006static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2007{
0372264a
PZ
2008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
1a240d4d 2013 enum pipe pch_transcoder;
b24e7179
JB
2014 int reg;
2015 u32 val;
2016
58c6eaa2 2017 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2018 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2019 assert_sprites_disabled(dev_priv, pipe);
2020
681e5811 2021 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
b24e7179
JB
2026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
409ee761 2032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
040484af 2036 else {
30421c4f 2037 if (crtc->config.has_pch_encoder) {
040484af 2038 /* if driving the PCH, we need FDI enabled */
cc391bbb 2039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
040484af
JB
2042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
b24e7179 2045
702e7a56 2046 reg = PIPECONF(cpu_transcoder);
b24e7179 2047 val = I915_READ(reg);
7ad25d48 2048 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2051 return;
7ad25d48 2052 }
00d70b15
CW
2053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2055 POSTING_READ(reg);
b24e7179
JB
2056}
2057
2058/**
309cfea8 2059 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2060 * @crtc: crtc whose pipes is to be disabled
b24e7179 2061 *
575f7ab7
VS
2062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
b24e7179
JB
2065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
575f7ab7 2068static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2069{
575f7ab7
VS
2070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
b24e7179
JB
2073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2081 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2082 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2083
702e7a56 2084 reg = PIPECONF(cpu_transcoder);
b24e7179 2085 val = I915_READ(reg);
00d70b15
CW
2086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
67adc644
VS
2089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2104}
2105
d74362c9
KP
2106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
1dba99f4
VS
2110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
d74362c9 2112{
3d13ef2e
DL
2113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
d74362c9
KP
2118}
2119
b24e7179 2120/**
262ca2b0 2121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
b24e7179 2124 *
fdd508a6 2125 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2126 */
fdd508a6
VS
2127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
b24e7179 2129{
fdd508a6
VS
2130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2136
98ec7739
VS
2137 if (intel_crtc->primary_enabled)
2138 return;
0037f71c 2139
4c445e0e 2140 intel_crtc->primary_enabled = true;
939c2fe8 2141
fdd508a6
VS
2142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
33c3b0d1
VS
2144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2152}
2153
b24e7179 2154/**
262ca2b0 2155 * intel_disable_primary_hw_plane - disable the primary hardware plane
fdd508a6
VS
2156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
b24e7179 2158 *
fdd508a6 2159 * Disable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2160 */
fdd508a6
VS
2161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
b24e7179 2163{
fdd508a6
VS
2164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2169
98ec7739
VS
2170 if (!intel_crtc->primary_enabled)
2171 return;
0037f71c 2172
4c445e0e 2173 intel_crtc->primary_enabled = false;
939c2fe8 2174
fdd508a6
VS
2175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
b24e7179
JB
2177}
2178
693db184
CW
2179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
a57ce0b2
JB
2188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
127bd2ac 2196int
850c4cdc
TU
2197intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2198 struct drm_framebuffer *fb,
a4872ba6 2199 struct intel_engine_cs *pipelined)
6b95a207 2200{
850c4cdc 2201 struct drm_device *dev = fb->dev;
ce453d81 2202 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2203 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207
KH
2204 u32 alignment;
2205 int ret;
2206
ebcdd39e
MR
2207 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2208
05394f39 2209 switch (obj->tiling_mode) {
6b95a207 2210 case I915_TILING_NONE:
1fada4cc
DL
2211 if (INTEL_INFO(dev)->gen >= 9)
2212 alignment = 256 * 1024;
2213 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2214 alignment = 128 * 1024;
a6c45cf0 2215 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2216 alignment = 4 * 1024;
2217 else
2218 alignment = 64 * 1024;
6b95a207
KH
2219 break;
2220 case I915_TILING_X:
1fada4cc
DL
2221 if (INTEL_INFO(dev)->gen >= 9)
2222 alignment = 256 * 1024;
2223 else {
2224 /* pin() will align the object as required by fence */
2225 alignment = 0;
2226 }
6b95a207
KH
2227 break;
2228 case I915_TILING_Y:
80075d49 2229 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2230 return -EINVAL;
2231 default:
2232 BUG();
2233 }
2234
693db184
CW
2235 /* Note that the w/a also requires 64 PTE of padding following the
2236 * bo. We currently fill all unused PTE with the shadow page and so
2237 * we should always have valid PTE following the scanout preventing
2238 * the VT-d warning.
2239 */
2240 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2241 alignment = 256 * 1024;
2242
d6dd6843
PZ
2243 /*
2244 * Global gtt pte registers are special registers which actually forward
2245 * writes to a chunk of system memory. Which means that there is no risk
2246 * that the register values disappear as soon as we call
2247 * intel_runtime_pm_put(), so it is correct to wrap only the
2248 * pin/unpin/fence and not more.
2249 */
2250 intel_runtime_pm_get(dev_priv);
2251
ce453d81 2252 dev_priv->mm.interruptible = false;
2da3b9b9 2253 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2254 if (ret)
ce453d81 2255 goto err_interruptible;
6b95a207
KH
2256
2257 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2258 * fence, whereas 965+ only requires a fence if using
2259 * framebuffer compression. For simplicity, we always install
2260 * a fence as the cost is not that onerous.
2261 */
06d98131 2262 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2263 if (ret)
2264 goto err_unpin;
1690e1eb 2265
9a5a53b3 2266 i915_gem_object_pin_fence(obj);
6b95a207 2267
ce453d81 2268 dev_priv->mm.interruptible = true;
d6dd6843 2269 intel_runtime_pm_put(dev_priv);
6b95a207 2270 return 0;
48b956c5
CW
2271
2272err_unpin:
cc98b413 2273 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2274err_interruptible:
2275 dev_priv->mm.interruptible = true;
d6dd6843 2276 intel_runtime_pm_put(dev_priv);
48b956c5 2277 return ret;
6b95a207
KH
2278}
2279
1690e1eb
CW
2280void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2281{
ebcdd39e
MR
2282 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2283
1690e1eb 2284 i915_gem_object_unpin_fence(obj);
cc98b413 2285 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2286}
2287
c2c75131
DV
2288/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2289 * is assumed to be a power-of-two. */
bc752862
CW
2290unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2291 unsigned int tiling_mode,
2292 unsigned int cpp,
2293 unsigned int pitch)
c2c75131 2294{
bc752862
CW
2295 if (tiling_mode != I915_TILING_NONE) {
2296 unsigned int tile_rows, tiles;
c2c75131 2297
bc752862
CW
2298 tile_rows = *y / 8;
2299 *y %= 8;
c2c75131 2300
bc752862
CW
2301 tiles = *x / (512/cpp);
2302 *x %= 512/cpp;
2303
2304 return tile_rows * pitch * 8 + tiles * 4096;
2305 } else {
2306 unsigned int offset;
2307
2308 offset = *y * pitch + *x * cpp;
2309 *y = 0;
2310 *x = (offset & 4095) / cpp;
2311 return offset & -4096;
2312 }
c2c75131
DV
2313}
2314
46f297fb
JB
2315int intel_format_to_fourcc(int format)
2316{
2317 switch (format) {
2318 case DISPPLANE_8BPP:
2319 return DRM_FORMAT_C8;
2320 case DISPPLANE_BGRX555:
2321 return DRM_FORMAT_XRGB1555;
2322 case DISPPLANE_BGRX565:
2323 return DRM_FORMAT_RGB565;
2324 default:
2325 case DISPPLANE_BGRX888:
2326 return DRM_FORMAT_XRGB8888;
2327 case DISPPLANE_RGBX888:
2328 return DRM_FORMAT_XBGR8888;
2329 case DISPPLANE_BGRX101010:
2330 return DRM_FORMAT_XRGB2101010;
2331 case DISPPLANE_RGBX101010:
2332 return DRM_FORMAT_XBGR2101010;
2333 }
2334}
2335
484b41dd 2336static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2337 struct intel_plane_config *plane_config)
2338{
2339 struct drm_device *dev = crtc->base.dev;
2340 struct drm_i915_gem_object *obj = NULL;
2341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2342 u32 base = plane_config->base;
2343
ff2652ea
CW
2344 if (plane_config->size == 0)
2345 return false;
2346
46f297fb
JB
2347 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2348 plane_config->size);
2349 if (!obj)
484b41dd 2350 return false;
46f297fb
JB
2351
2352 if (plane_config->tiled) {
2353 obj->tiling_mode = I915_TILING_X;
66e514c1 2354 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2355 }
2356
66e514c1
DA
2357 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2358 mode_cmd.width = crtc->base.primary->fb->width;
2359 mode_cmd.height = crtc->base.primary->fb->height;
2360 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2361
2362 mutex_lock(&dev->struct_mutex);
2363
66e514c1 2364 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2365 &mode_cmd, obj)) {
46f297fb
JB
2366 DRM_DEBUG_KMS("intel fb init failed\n");
2367 goto out_unref_obj;
2368 }
2369
a071fa00 2370 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2371 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2372
2373 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2374 return true;
46f297fb
JB
2375
2376out_unref_obj:
2377 drm_gem_object_unreference(&obj->base);
2378 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2379 return false;
2380}
2381
2382static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2383 struct intel_plane_config *plane_config)
2384{
2385 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2386 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2387 struct drm_crtc *c;
2388 struct intel_crtc *i;
2ff8fde1 2389 struct drm_i915_gem_object *obj;
484b41dd 2390
66e514c1 2391 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2392 return;
2393
2394 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2395 return;
2396
66e514c1
DA
2397 kfree(intel_crtc->base.primary->fb);
2398 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2399
2400 /*
2401 * Failed to alloc the obj, check to see if we should share
2402 * an fb with another CRTC instead
2403 */
70e1e0ec 2404 for_each_crtc(dev, c) {
484b41dd
JB
2405 i = to_intel_crtc(c);
2406
2407 if (c == &intel_crtc->base)
2408 continue;
2409
2ff8fde1
MR
2410 if (!i->active)
2411 continue;
2412
2413 obj = intel_fb_obj(c->primary->fb);
2414 if (obj == NULL)
484b41dd
JB
2415 continue;
2416
2ff8fde1 2417 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
d9ceb816
JB
2418 if (obj->tiling_mode != I915_TILING_NONE)
2419 dev_priv->preserve_bios_swizzle = true;
2420
66e514c1
DA
2421 drm_framebuffer_reference(c->primary->fb);
2422 intel_crtc->base.primary->fb = c->primary->fb;
2ff8fde1 2423 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2424 break;
2425 }
2426 }
46f297fb
JB
2427}
2428
29b9bde6
DV
2429static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2430 struct drm_framebuffer *fb,
2431 int x, int y)
81255565
JB
2432{
2433 struct drm_device *dev = crtc->dev;
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2436 struct drm_i915_gem_object *obj;
81255565 2437 int plane = intel_crtc->plane;
e506a0c6 2438 unsigned long linear_offset;
81255565 2439 u32 dspcntr;
f45651ba 2440 u32 reg = DSPCNTR(plane);
48404c1e 2441 int pixel_size;
f45651ba 2442
fdd508a6
VS
2443 if (!intel_crtc->primary_enabled) {
2444 I915_WRITE(reg, 0);
2445 if (INTEL_INFO(dev)->gen >= 4)
2446 I915_WRITE(DSPSURF(plane), 0);
2447 else
2448 I915_WRITE(DSPADDR(plane), 0);
2449 POSTING_READ(reg);
2450 return;
2451 }
2452
c9ba6fad
VS
2453 obj = intel_fb_obj(fb);
2454 if (WARN_ON(obj == NULL))
2455 return;
2456
2457 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2458
f45651ba
VS
2459 dspcntr = DISPPLANE_GAMMA_ENABLE;
2460
fdd508a6 2461 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2462
2463 if (INTEL_INFO(dev)->gen < 4) {
2464 if (intel_crtc->pipe == PIPE_B)
2465 dspcntr |= DISPPLANE_SEL_PIPE_B;
2466
2467 /* pipesrc and dspsize control the size that is scaled from,
2468 * which should always be the user's requested size.
2469 */
2470 I915_WRITE(DSPSIZE(plane),
2471 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2472 (intel_crtc->config.pipe_src_w - 1));
2473 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2474 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2475 I915_WRITE(PRIMSIZE(plane),
2476 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2477 (intel_crtc->config.pipe_src_w - 1));
2478 I915_WRITE(PRIMPOS(plane), 0);
2479 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2480 }
81255565 2481
57779d06
VS
2482 switch (fb->pixel_format) {
2483 case DRM_FORMAT_C8:
81255565
JB
2484 dspcntr |= DISPPLANE_8BPP;
2485 break;
57779d06
VS
2486 case DRM_FORMAT_XRGB1555:
2487 case DRM_FORMAT_ARGB1555:
2488 dspcntr |= DISPPLANE_BGRX555;
81255565 2489 break;
57779d06
VS
2490 case DRM_FORMAT_RGB565:
2491 dspcntr |= DISPPLANE_BGRX565;
2492 break;
2493 case DRM_FORMAT_XRGB8888:
2494 case DRM_FORMAT_ARGB8888:
2495 dspcntr |= DISPPLANE_BGRX888;
2496 break;
2497 case DRM_FORMAT_XBGR8888:
2498 case DRM_FORMAT_ABGR8888:
2499 dspcntr |= DISPPLANE_RGBX888;
2500 break;
2501 case DRM_FORMAT_XRGB2101010:
2502 case DRM_FORMAT_ARGB2101010:
2503 dspcntr |= DISPPLANE_BGRX101010;
2504 break;
2505 case DRM_FORMAT_XBGR2101010:
2506 case DRM_FORMAT_ABGR2101010:
2507 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2508 break;
2509 default:
baba133a 2510 BUG();
81255565 2511 }
57779d06 2512
f45651ba
VS
2513 if (INTEL_INFO(dev)->gen >= 4 &&
2514 obj->tiling_mode != I915_TILING_NONE)
2515 dspcntr |= DISPPLANE_TILED;
81255565 2516
de1aa629
VS
2517 if (IS_G4X(dev))
2518 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2519
b9897127 2520 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2521
c2c75131
DV
2522 if (INTEL_INFO(dev)->gen >= 4) {
2523 intel_crtc->dspaddr_offset =
bc752862 2524 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2525 pixel_size,
bc752862 2526 fb->pitches[0]);
c2c75131
DV
2527 linear_offset -= intel_crtc->dspaddr_offset;
2528 } else {
e506a0c6 2529 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2530 }
e506a0c6 2531
48404c1e
SJ
2532 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2533 dspcntr |= DISPPLANE_ROTATE_180;
2534
2535 x += (intel_crtc->config.pipe_src_w - 1);
2536 y += (intel_crtc->config.pipe_src_h - 1);
2537
2538 /* Finding the last pixel of the last line of the display
2539 data and adding to linear_offset*/
2540 linear_offset +=
2541 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2542 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2543 }
2544
2545 I915_WRITE(reg, dspcntr);
2546
f343c5f6
BW
2547 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2548 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2549 fb->pitches[0]);
01f2c773 2550 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2551 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2552 I915_WRITE(DSPSURF(plane),
2553 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2554 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2555 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2556 } else
f343c5f6 2557 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2558 POSTING_READ(reg);
17638cd6
JB
2559}
2560
29b9bde6
DV
2561static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2562 struct drm_framebuffer *fb,
2563 int x, int y)
17638cd6
JB
2564{
2565 struct drm_device *dev = crtc->dev;
2566 struct drm_i915_private *dev_priv = dev->dev_private;
2567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2568 struct drm_i915_gem_object *obj;
17638cd6 2569 int plane = intel_crtc->plane;
e506a0c6 2570 unsigned long linear_offset;
17638cd6 2571 u32 dspcntr;
f45651ba 2572 u32 reg = DSPCNTR(plane);
48404c1e 2573 int pixel_size;
f45651ba 2574
fdd508a6
VS
2575 if (!intel_crtc->primary_enabled) {
2576 I915_WRITE(reg, 0);
2577 I915_WRITE(DSPSURF(plane), 0);
2578 POSTING_READ(reg);
2579 return;
2580 }
2581
c9ba6fad
VS
2582 obj = intel_fb_obj(fb);
2583 if (WARN_ON(obj == NULL))
2584 return;
2585
2586 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2587
f45651ba
VS
2588 dspcntr = DISPPLANE_GAMMA_ENABLE;
2589
fdd508a6 2590 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2591
2592 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2593 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2594
57779d06
VS
2595 switch (fb->pixel_format) {
2596 case DRM_FORMAT_C8:
17638cd6
JB
2597 dspcntr |= DISPPLANE_8BPP;
2598 break;
57779d06
VS
2599 case DRM_FORMAT_RGB565:
2600 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2601 break;
57779d06
VS
2602 case DRM_FORMAT_XRGB8888:
2603 case DRM_FORMAT_ARGB8888:
2604 dspcntr |= DISPPLANE_BGRX888;
2605 break;
2606 case DRM_FORMAT_XBGR8888:
2607 case DRM_FORMAT_ABGR8888:
2608 dspcntr |= DISPPLANE_RGBX888;
2609 break;
2610 case DRM_FORMAT_XRGB2101010:
2611 case DRM_FORMAT_ARGB2101010:
2612 dspcntr |= DISPPLANE_BGRX101010;
2613 break;
2614 case DRM_FORMAT_XBGR2101010:
2615 case DRM_FORMAT_ABGR2101010:
2616 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2617 break;
2618 default:
baba133a 2619 BUG();
17638cd6
JB
2620 }
2621
2622 if (obj->tiling_mode != I915_TILING_NONE)
2623 dspcntr |= DISPPLANE_TILED;
17638cd6 2624
f45651ba 2625 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2626 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2627
b9897127 2628 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2629 intel_crtc->dspaddr_offset =
bc752862 2630 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2631 pixel_size,
bc752862 2632 fb->pitches[0]);
c2c75131 2633 linear_offset -= intel_crtc->dspaddr_offset;
48404c1e
SJ
2634 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2635 dspcntr |= DISPPLANE_ROTATE_180;
2636
2637 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2638 x += (intel_crtc->config.pipe_src_w - 1);
2639 y += (intel_crtc->config.pipe_src_h - 1);
2640
2641 /* Finding the last pixel of the last line of the display
2642 data and adding to linear_offset*/
2643 linear_offset +=
2644 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2645 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2646 }
2647 }
2648
2649 I915_WRITE(reg, dspcntr);
17638cd6 2650
f343c5f6
BW
2651 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2652 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2653 fb->pitches[0]);
01f2c773 2654 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2655 I915_WRITE(DSPSURF(plane),
2656 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2657 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2658 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2659 } else {
2660 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2661 I915_WRITE(DSPLINOFF(plane), linear_offset);
2662 }
17638cd6 2663 POSTING_READ(reg);
17638cd6
JB
2664}
2665
70d21f0e
DL
2666static void skylake_update_primary_plane(struct drm_crtc *crtc,
2667 struct drm_framebuffer *fb,
2668 int x, int y)
2669{
2670 struct drm_device *dev = crtc->dev;
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2673 struct intel_framebuffer *intel_fb;
2674 struct drm_i915_gem_object *obj;
2675 int pipe = intel_crtc->pipe;
2676 u32 plane_ctl, stride;
2677
2678 if (!intel_crtc->primary_enabled) {
2679 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2680 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2681 POSTING_READ(PLANE_CTL(pipe, 0));
2682 return;
2683 }
2684
2685 plane_ctl = PLANE_CTL_ENABLE |
2686 PLANE_CTL_PIPE_GAMMA_ENABLE |
2687 PLANE_CTL_PIPE_CSC_ENABLE;
2688
2689 switch (fb->pixel_format) {
2690 case DRM_FORMAT_RGB565:
2691 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2692 break;
2693 case DRM_FORMAT_XRGB8888:
2694 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2695 break;
2696 case DRM_FORMAT_XBGR8888:
2697 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2698 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2699 break;
2700 case DRM_FORMAT_XRGB2101010:
2701 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2702 break;
2703 case DRM_FORMAT_XBGR2101010:
2704 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2705 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2706 break;
2707 default:
2708 BUG();
2709 }
2710
2711 intel_fb = to_intel_framebuffer(fb);
2712 obj = intel_fb->obj;
2713
2714 /*
2715 * The stride is either expressed as a multiple of 64 bytes chunks for
2716 * linear buffers or in number of tiles for tiled buffers.
2717 */
2718 switch (obj->tiling_mode) {
2719 case I915_TILING_NONE:
2720 stride = fb->pitches[0] >> 6;
2721 break;
2722 case I915_TILING_X:
2723 plane_ctl |= PLANE_CTL_TILED_X;
2724 stride = fb->pitches[0] >> 9;
2725 break;
2726 default:
2727 BUG();
2728 }
2729
2730 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
1447dde0
SJ
2731 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2732 plane_ctl |= PLANE_CTL_ROTATE_180;
70d21f0e
DL
2733
2734 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2735
2736 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2737 i915_gem_obj_ggtt_offset(obj),
2738 x, y, fb->width, fb->height,
2739 fb->pitches[0]);
2740
2741 I915_WRITE(PLANE_POS(pipe, 0), 0);
2742 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2743 I915_WRITE(PLANE_SIZE(pipe, 0),
2744 (intel_crtc->config.pipe_src_h - 1) << 16 |
2745 (intel_crtc->config.pipe_src_w - 1));
2746 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2747 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2748
2749 POSTING_READ(PLANE_SURF(pipe, 0));
2750}
2751
17638cd6
JB
2752/* Assume fb object is pinned & idle & fenced and just update base pointers */
2753static int
2754intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2755 int x, int y, enum mode_set_atomic state)
2756{
2757 struct drm_device *dev = crtc->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2759
6b8e6ed0
CW
2760 if (dev_priv->display.disable_fbc)
2761 dev_priv->display.disable_fbc(dev);
81255565 2762
29b9bde6
DV
2763 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2764
2765 return 0;
81255565
JB
2766}
2767
96a02917
VS
2768void intel_display_handle_reset(struct drm_device *dev)
2769{
2770 struct drm_i915_private *dev_priv = dev->dev_private;
2771 struct drm_crtc *crtc;
2772
2773 /*
2774 * Flips in the rings have been nuked by the reset,
2775 * so complete all pending flips so that user space
2776 * will get its events and not get stuck.
2777 *
2778 * Also update the base address of all primary
2779 * planes to the the last fb to make sure we're
2780 * showing the correct fb after a reset.
2781 *
2782 * Need to make two loops over the crtcs so that we
2783 * don't try to grab a crtc mutex before the
2784 * pending_flip_queue really got woken up.
2785 */
2786
70e1e0ec 2787 for_each_crtc(dev, crtc) {
96a02917
VS
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 enum plane plane = intel_crtc->plane;
2790
2791 intel_prepare_page_flip(dev, plane);
2792 intel_finish_page_flip_plane(dev, plane);
2793 }
2794
70e1e0ec 2795 for_each_crtc(dev, crtc) {
96a02917
VS
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2797
51fd371b 2798 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2799 /*
2800 * FIXME: Once we have proper support for primary planes (and
2801 * disabling them without disabling the entire crtc) allow again
66e514c1 2802 * a NULL crtc->primary->fb.
947fdaad 2803 */
f4510a27 2804 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2805 dev_priv->display.update_primary_plane(crtc,
66e514c1 2806 crtc->primary->fb,
262ca2b0
MR
2807 crtc->x,
2808 crtc->y);
51fd371b 2809 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2810 }
2811}
2812
14667a4b
CW
2813static int
2814intel_finish_fb(struct drm_framebuffer *old_fb)
2815{
2ff8fde1 2816 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
2817 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2818 bool was_interruptible = dev_priv->mm.interruptible;
2819 int ret;
2820
14667a4b
CW
2821 /* Big Hammer, we also need to ensure that any pending
2822 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2823 * current scanout is retired before unpinning the old
2824 * framebuffer.
2825 *
2826 * This should only fail upon a hung GPU, in which case we
2827 * can safely continue.
2828 */
2829 dev_priv->mm.interruptible = false;
2830 ret = i915_gem_object_finish_gpu(obj);
2831 dev_priv->mm.interruptible = was_interruptible;
2832
2833 return ret;
2834}
2835
7d5e3799
CW
2836static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2837{
2838 struct drm_device *dev = crtc->dev;
2839 struct drm_i915_private *dev_priv = dev->dev_private;
2840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
2841 bool pending;
2842
2843 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2844 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2845 return false;
2846
5e2d7afc 2847 spin_lock_irq(&dev->event_lock);
7d5e3799 2848 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 2849 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
2850
2851 return pending;
2852}
2853
e30e8f75
GP
2854static void intel_update_pipe_size(struct intel_crtc *crtc)
2855{
2856 struct drm_device *dev = crtc->base.dev;
2857 struct drm_i915_private *dev_priv = dev->dev_private;
2858 const struct drm_display_mode *adjusted_mode;
2859
2860 if (!i915.fastboot)
2861 return;
2862
2863 /*
2864 * Update pipe size and adjust fitter if needed: the reason for this is
2865 * that in compute_mode_changes we check the native mode (not the pfit
2866 * mode) to see if we can flip rather than do a full mode set. In the
2867 * fastboot case, we'll flip, but if we don't update the pipesrc and
2868 * pfit state, we'll end up with a big fb scanned out into the wrong
2869 * sized surface.
2870 *
2871 * To fix this properly, we need to hoist the checks up into
2872 * compute_mode_changes (or above), check the actual pfit state and
2873 * whether the platform allows pfit disable with pipe active, and only
2874 * then update the pipesrc and pfit state, even on the flip path.
2875 */
2876
2877 adjusted_mode = &crtc->config.adjusted_mode;
2878
2879 I915_WRITE(PIPESRC(crtc->pipe),
2880 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2881 (adjusted_mode->crtc_vdisplay - 1));
2882 if (!crtc->config.pch_pfit.enabled &&
409ee761
ACO
2883 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2884 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
2885 I915_WRITE(PF_CTL(crtc->pipe), 0);
2886 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2887 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2888 }
2889 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2890 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2891}
2892
5c3b82e2 2893static int
3c4fdcfb 2894intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2895 struct drm_framebuffer *fb)
79e53945
JB
2896{
2897 struct drm_device *dev = crtc->dev;
6b8e6ed0 2898 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 2900 enum pipe pipe = intel_crtc->pipe;
2ff8fde1 2901 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 2902 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
5c3b82e2 2903 int ret;
79e53945 2904
7d5e3799
CW
2905 if (intel_crtc_has_pending_flip(crtc)) {
2906 DRM_ERROR("pipe is still busy with an old pageflip\n");
2907 return -EBUSY;
2908 }
2909
79e53945 2910 /* no fb bound */
94352cf9 2911 if (!fb) {
a5071c2f 2912 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2913 return 0;
2914 }
2915
7eb552ae 2916 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2917 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2918 plane_name(intel_crtc->plane),
2919 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2920 return -EINVAL;
79e53945
JB
2921 }
2922
5c3b82e2 2923 mutex_lock(&dev->struct_mutex);
850c4cdc 2924 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
a071fa00 2925 if (ret == 0)
850c4cdc 2926 i915_gem_track_fb(old_obj, intel_fb_obj(fb),
a071fa00 2927 INTEL_FRONTBUFFER_PRIMARY(pipe));
8ac36ec1 2928 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2929 if (ret != 0) {
a5071c2f 2930 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2931 return ret;
2932 }
79e53945 2933
e30e8f75 2934 intel_update_pipe_size(intel_crtc);
4d6a3e63 2935
29b9bde6 2936 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3c4fdcfb 2937
f99d7069
DV
2938 if (intel_crtc->active)
2939 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2940
f4510a27 2941 crtc->primary->fb = fb;
6c4c86f5
DV
2942 crtc->x = x;
2943 crtc->y = y;
94352cf9 2944
b7f1de28 2945 if (old_fb) {
d7697eea
DV
2946 if (intel_crtc->active && old_fb != fb)
2947 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2948 mutex_lock(&dev->struct_mutex);
2ff8fde1 2949 intel_unpin_fb_obj(old_obj);
8ac36ec1 2950 mutex_unlock(&dev->struct_mutex);
b7f1de28 2951 }
652c393a 2952
8ac36ec1 2953 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2954 intel_update_fbc(dev);
5c3b82e2 2955 mutex_unlock(&dev->struct_mutex);
79e53945 2956
5c3b82e2 2957 return 0;
79e53945
JB
2958}
2959
5e84e1a4
ZW
2960static void intel_fdi_normal_train(struct drm_crtc *crtc)
2961{
2962 struct drm_device *dev = crtc->dev;
2963 struct drm_i915_private *dev_priv = dev->dev_private;
2964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2965 int pipe = intel_crtc->pipe;
2966 u32 reg, temp;
2967
2968 /* enable normal train */
2969 reg = FDI_TX_CTL(pipe);
2970 temp = I915_READ(reg);
61e499bf 2971 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2972 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2973 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2974 } else {
2975 temp &= ~FDI_LINK_TRAIN_NONE;
2976 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2977 }
5e84e1a4
ZW
2978 I915_WRITE(reg, temp);
2979
2980 reg = FDI_RX_CTL(pipe);
2981 temp = I915_READ(reg);
2982 if (HAS_PCH_CPT(dev)) {
2983 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2984 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2985 } else {
2986 temp &= ~FDI_LINK_TRAIN_NONE;
2987 temp |= FDI_LINK_TRAIN_NONE;
2988 }
2989 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2990
2991 /* wait one idle pattern time */
2992 POSTING_READ(reg);
2993 udelay(1000);
357555c0
JB
2994
2995 /* IVB wants error correction enabled */
2996 if (IS_IVYBRIDGE(dev))
2997 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2998 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2999}
3000
1fbc0d78 3001static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 3002{
1fbc0d78
DV
3003 return crtc->base.enabled && crtc->active &&
3004 crtc->config.has_pch_encoder;
1e833f40
DV
3005}
3006
01a415fd
DV
3007static void ivb_modeset_global_resources(struct drm_device *dev)
3008{
3009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 struct intel_crtc *pipe_B_crtc =
3011 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3012 struct intel_crtc *pipe_C_crtc =
3013 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3014 uint32_t temp;
3015
1e833f40
DV
3016 /*
3017 * When everything is off disable fdi C so that we could enable fdi B
3018 * with all lanes. Note that we don't care about enabled pipes without
3019 * an enabled pch encoder.
3020 */
3021 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3022 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
3023 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3024 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3025
3026 temp = I915_READ(SOUTH_CHICKEN1);
3027 temp &= ~FDI_BC_BIFURCATION_SELECT;
3028 DRM_DEBUG_KMS("disabling fdi C rx\n");
3029 I915_WRITE(SOUTH_CHICKEN1, temp);
3030 }
3031}
3032
8db9d77b
ZW
3033/* The FDI link training functions for ILK/Ibexpeak. */
3034static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3035{
3036 struct drm_device *dev = crtc->dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3039 int pipe = intel_crtc->pipe;
5eddb70b 3040 u32 reg, temp, tries;
8db9d77b 3041
1c8562f6 3042 /* FDI needs bits from pipe first */
0fc932b8 3043 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3044
e1a44743
AJ
3045 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3046 for train result */
5eddb70b
CW
3047 reg = FDI_RX_IMR(pipe);
3048 temp = I915_READ(reg);
e1a44743
AJ
3049 temp &= ~FDI_RX_SYMBOL_LOCK;
3050 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3051 I915_WRITE(reg, temp);
3052 I915_READ(reg);
e1a44743
AJ
3053 udelay(150);
3054
8db9d77b 3055 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3056 reg = FDI_TX_CTL(pipe);
3057 temp = I915_READ(reg);
627eb5a3
DV
3058 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3059 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3060 temp &= ~FDI_LINK_TRAIN_NONE;
3061 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3062 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3063
5eddb70b
CW
3064 reg = FDI_RX_CTL(pipe);
3065 temp = I915_READ(reg);
8db9d77b
ZW
3066 temp &= ~FDI_LINK_TRAIN_NONE;
3067 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3068 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3069
3070 POSTING_READ(reg);
8db9d77b
ZW
3071 udelay(150);
3072
5b2adf89 3073 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3074 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3075 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3076 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3077
5eddb70b 3078 reg = FDI_RX_IIR(pipe);
e1a44743 3079 for (tries = 0; tries < 5; tries++) {
5eddb70b 3080 temp = I915_READ(reg);
8db9d77b
ZW
3081 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3082
3083 if ((temp & FDI_RX_BIT_LOCK)) {
3084 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3085 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3086 break;
3087 }
8db9d77b 3088 }
e1a44743 3089 if (tries == 5)
5eddb70b 3090 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3091
3092 /* Train 2 */
5eddb70b
CW
3093 reg = FDI_TX_CTL(pipe);
3094 temp = I915_READ(reg);
8db9d77b
ZW
3095 temp &= ~FDI_LINK_TRAIN_NONE;
3096 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3097 I915_WRITE(reg, temp);
8db9d77b 3098
5eddb70b
CW
3099 reg = FDI_RX_CTL(pipe);
3100 temp = I915_READ(reg);
8db9d77b
ZW
3101 temp &= ~FDI_LINK_TRAIN_NONE;
3102 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3103 I915_WRITE(reg, temp);
8db9d77b 3104
5eddb70b
CW
3105 POSTING_READ(reg);
3106 udelay(150);
8db9d77b 3107
5eddb70b 3108 reg = FDI_RX_IIR(pipe);
e1a44743 3109 for (tries = 0; tries < 5; tries++) {
5eddb70b 3110 temp = I915_READ(reg);
8db9d77b
ZW
3111 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3112
3113 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3114 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3115 DRM_DEBUG_KMS("FDI train 2 done.\n");
3116 break;
3117 }
8db9d77b 3118 }
e1a44743 3119 if (tries == 5)
5eddb70b 3120 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3121
3122 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3123
8db9d77b
ZW
3124}
3125
0206e353 3126static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3127 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3128 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3129 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3130 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3131};
3132
3133/* The FDI link training functions for SNB/Cougarpoint. */
3134static void gen6_fdi_link_train(struct drm_crtc *crtc)
3135{
3136 struct drm_device *dev = crtc->dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
3138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3139 int pipe = intel_crtc->pipe;
fa37d39e 3140 u32 reg, temp, i, retry;
8db9d77b 3141
e1a44743
AJ
3142 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3143 for train result */
5eddb70b
CW
3144 reg = FDI_RX_IMR(pipe);
3145 temp = I915_READ(reg);
e1a44743
AJ
3146 temp &= ~FDI_RX_SYMBOL_LOCK;
3147 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3148 I915_WRITE(reg, temp);
3149
3150 POSTING_READ(reg);
e1a44743
AJ
3151 udelay(150);
3152
8db9d77b 3153 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3154 reg = FDI_TX_CTL(pipe);
3155 temp = I915_READ(reg);
627eb5a3
DV
3156 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3157 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3158 temp &= ~FDI_LINK_TRAIN_NONE;
3159 temp |= FDI_LINK_TRAIN_PATTERN_1;
3160 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3161 /* SNB-B */
3162 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3163 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3164
d74cf324
DV
3165 I915_WRITE(FDI_RX_MISC(pipe),
3166 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3167
5eddb70b
CW
3168 reg = FDI_RX_CTL(pipe);
3169 temp = I915_READ(reg);
8db9d77b
ZW
3170 if (HAS_PCH_CPT(dev)) {
3171 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3172 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3173 } else {
3174 temp &= ~FDI_LINK_TRAIN_NONE;
3175 temp |= FDI_LINK_TRAIN_PATTERN_1;
3176 }
5eddb70b
CW
3177 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3178
3179 POSTING_READ(reg);
8db9d77b
ZW
3180 udelay(150);
3181
0206e353 3182 for (i = 0; i < 4; i++) {
5eddb70b
CW
3183 reg = FDI_TX_CTL(pipe);
3184 temp = I915_READ(reg);
8db9d77b
ZW
3185 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3186 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3187 I915_WRITE(reg, temp);
3188
3189 POSTING_READ(reg);
8db9d77b
ZW
3190 udelay(500);
3191
fa37d39e
SP
3192 for (retry = 0; retry < 5; retry++) {
3193 reg = FDI_RX_IIR(pipe);
3194 temp = I915_READ(reg);
3195 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3196 if (temp & FDI_RX_BIT_LOCK) {
3197 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3198 DRM_DEBUG_KMS("FDI train 1 done.\n");
3199 break;
3200 }
3201 udelay(50);
8db9d77b 3202 }
fa37d39e
SP
3203 if (retry < 5)
3204 break;
8db9d77b
ZW
3205 }
3206 if (i == 4)
5eddb70b 3207 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3208
3209 /* Train 2 */
5eddb70b
CW
3210 reg = FDI_TX_CTL(pipe);
3211 temp = I915_READ(reg);
8db9d77b
ZW
3212 temp &= ~FDI_LINK_TRAIN_NONE;
3213 temp |= FDI_LINK_TRAIN_PATTERN_2;
3214 if (IS_GEN6(dev)) {
3215 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3216 /* SNB-B */
3217 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3218 }
5eddb70b 3219 I915_WRITE(reg, temp);
8db9d77b 3220
5eddb70b
CW
3221 reg = FDI_RX_CTL(pipe);
3222 temp = I915_READ(reg);
8db9d77b
ZW
3223 if (HAS_PCH_CPT(dev)) {
3224 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3225 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3226 } else {
3227 temp &= ~FDI_LINK_TRAIN_NONE;
3228 temp |= FDI_LINK_TRAIN_PATTERN_2;
3229 }
5eddb70b
CW
3230 I915_WRITE(reg, temp);
3231
3232 POSTING_READ(reg);
8db9d77b
ZW
3233 udelay(150);
3234
0206e353 3235 for (i = 0; i < 4; i++) {
5eddb70b
CW
3236 reg = FDI_TX_CTL(pipe);
3237 temp = I915_READ(reg);
8db9d77b
ZW
3238 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3239 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3240 I915_WRITE(reg, temp);
3241
3242 POSTING_READ(reg);
8db9d77b
ZW
3243 udelay(500);
3244
fa37d39e
SP
3245 for (retry = 0; retry < 5; retry++) {
3246 reg = FDI_RX_IIR(pipe);
3247 temp = I915_READ(reg);
3248 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3249 if (temp & FDI_RX_SYMBOL_LOCK) {
3250 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3251 DRM_DEBUG_KMS("FDI train 2 done.\n");
3252 break;
3253 }
3254 udelay(50);
8db9d77b 3255 }
fa37d39e
SP
3256 if (retry < 5)
3257 break;
8db9d77b
ZW
3258 }
3259 if (i == 4)
5eddb70b 3260 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3261
3262 DRM_DEBUG_KMS("FDI train done.\n");
3263}
3264
357555c0
JB
3265/* Manual link training for Ivy Bridge A0 parts */
3266static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3267{
3268 struct drm_device *dev = crtc->dev;
3269 struct drm_i915_private *dev_priv = dev->dev_private;
3270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3271 int pipe = intel_crtc->pipe;
139ccd3f 3272 u32 reg, temp, i, j;
357555c0
JB
3273
3274 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3275 for train result */
3276 reg = FDI_RX_IMR(pipe);
3277 temp = I915_READ(reg);
3278 temp &= ~FDI_RX_SYMBOL_LOCK;
3279 temp &= ~FDI_RX_BIT_LOCK;
3280 I915_WRITE(reg, temp);
3281
3282 POSTING_READ(reg);
3283 udelay(150);
3284
01a415fd
DV
3285 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3286 I915_READ(FDI_RX_IIR(pipe)));
3287
139ccd3f
JB
3288 /* Try each vswing and preemphasis setting twice before moving on */
3289 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3290 /* disable first in case we need to retry */
3291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
3293 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3294 temp &= ~FDI_TX_ENABLE;
3295 I915_WRITE(reg, temp);
357555c0 3296
139ccd3f
JB
3297 reg = FDI_RX_CTL(pipe);
3298 temp = I915_READ(reg);
3299 temp &= ~FDI_LINK_TRAIN_AUTO;
3300 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3301 temp &= ~FDI_RX_ENABLE;
3302 I915_WRITE(reg, temp);
357555c0 3303
139ccd3f 3304 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3305 reg = FDI_TX_CTL(pipe);
3306 temp = I915_READ(reg);
139ccd3f
JB
3307 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3308 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3309 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3310 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3311 temp |= snb_b_fdi_train_param[j/2];
3312 temp |= FDI_COMPOSITE_SYNC;
3313 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3314
139ccd3f
JB
3315 I915_WRITE(FDI_RX_MISC(pipe),
3316 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3317
139ccd3f 3318 reg = FDI_RX_CTL(pipe);
357555c0 3319 temp = I915_READ(reg);
139ccd3f
JB
3320 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3321 temp |= FDI_COMPOSITE_SYNC;
3322 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3323
139ccd3f
JB
3324 POSTING_READ(reg);
3325 udelay(1); /* should be 0.5us */
357555c0 3326
139ccd3f
JB
3327 for (i = 0; i < 4; i++) {
3328 reg = FDI_RX_IIR(pipe);
3329 temp = I915_READ(reg);
3330 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3331
139ccd3f
JB
3332 if (temp & FDI_RX_BIT_LOCK ||
3333 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3334 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3335 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3336 i);
3337 break;
3338 }
3339 udelay(1); /* should be 0.5us */
3340 }
3341 if (i == 4) {
3342 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3343 continue;
3344 }
357555c0 3345
139ccd3f 3346 /* Train 2 */
357555c0
JB
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
139ccd3f
JB
3349 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3350 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3351 I915_WRITE(reg, temp);
3352
3353 reg = FDI_RX_CTL(pipe);
3354 temp = I915_READ(reg);
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3357 I915_WRITE(reg, temp);
3358
3359 POSTING_READ(reg);
139ccd3f 3360 udelay(2); /* should be 1.5us */
357555c0 3361
139ccd3f
JB
3362 for (i = 0; i < 4; i++) {
3363 reg = FDI_RX_IIR(pipe);
3364 temp = I915_READ(reg);
3365 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3366
139ccd3f
JB
3367 if (temp & FDI_RX_SYMBOL_LOCK ||
3368 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3369 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3370 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3371 i);
3372 goto train_done;
3373 }
3374 udelay(2); /* should be 1.5us */
357555c0 3375 }
139ccd3f
JB
3376 if (i == 4)
3377 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3378 }
357555c0 3379
139ccd3f 3380train_done:
357555c0
JB
3381 DRM_DEBUG_KMS("FDI train done.\n");
3382}
3383
88cefb6c 3384static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3385{
88cefb6c 3386 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3387 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3388 int pipe = intel_crtc->pipe;
5eddb70b 3389 u32 reg, temp;
79e53945 3390
c64e311e 3391
c98e9dcf 3392 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3393 reg = FDI_RX_CTL(pipe);
3394 temp = I915_READ(reg);
627eb5a3
DV
3395 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3396 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3397 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3398 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3399
3400 POSTING_READ(reg);
c98e9dcf
JB
3401 udelay(200);
3402
3403 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3404 temp = I915_READ(reg);
3405 I915_WRITE(reg, temp | FDI_PCDCLK);
3406
3407 POSTING_READ(reg);
c98e9dcf
JB
3408 udelay(200);
3409
20749730
PZ
3410 /* Enable CPU FDI TX PLL, always on for Ironlake */
3411 reg = FDI_TX_CTL(pipe);
3412 temp = I915_READ(reg);
3413 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3414 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3415
20749730
PZ
3416 POSTING_READ(reg);
3417 udelay(100);
6be4a607 3418 }
0e23b99d
JB
3419}
3420
88cefb6c
DV
3421static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3422{
3423 struct drm_device *dev = intel_crtc->base.dev;
3424 struct drm_i915_private *dev_priv = dev->dev_private;
3425 int pipe = intel_crtc->pipe;
3426 u32 reg, temp;
3427
3428 /* Switch from PCDclk to Rawclk */
3429 reg = FDI_RX_CTL(pipe);
3430 temp = I915_READ(reg);
3431 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3432
3433 /* Disable CPU FDI TX PLL */
3434 reg = FDI_TX_CTL(pipe);
3435 temp = I915_READ(reg);
3436 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3437
3438 POSTING_READ(reg);
3439 udelay(100);
3440
3441 reg = FDI_RX_CTL(pipe);
3442 temp = I915_READ(reg);
3443 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3444
3445 /* Wait for the clocks to turn off. */
3446 POSTING_READ(reg);
3447 udelay(100);
3448}
3449
0fc932b8
JB
3450static void ironlake_fdi_disable(struct drm_crtc *crtc)
3451{
3452 struct drm_device *dev = crtc->dev;
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3455 int pipe = intel_crtc->pipe;
3456 u32 reg, temp;
3457
3458 /* disable CPU FDI tx and PCH FDI rx */
3459 reg = FDI_TX_CTL(pipe);
3460 temp = I915_READ(reg);
3461 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3462 POSTING_READ(reg);
3463
3464 reg = FDI_RX_CTL(pipe);
3465 temp = I915_READ(reg);
3466 temp &= ~(0x7 << 16);
dfd07d72 3467 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3468 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3469
3470 POSTING_READ(reg);
3471 udelay(100);
3472
3473 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3474 if (HAS_PCH_IBX(dev))
6f06ce18 3475 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3476
3477 /* still set train pattern 1 */
3478 reg = FDI_TX_CTL(pipe);
3479 temp = I915_READ(reg);
3480 temp &= ~FDI_LINK_TRAIN_NONE;
3481 temp |= FDI_LINK_TRAIN_PATTERN_1;
3482 I915_WRITE(reg, temp);
3483
3484 reg = FDI_RX_CTL(pipe);
3485 temp = I915_READ(reg);
3486 if (HAS_PCH_CPT(dev)) {
3487 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3488 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3489 } else {
3490 temp &= ~FDI_LINK_TRAIN_NONE;
3491 temp |= FDI_LINK_TRAIN_PATTERN_1;
3492 }
3493 /* BPC in FDI rx is consistent with that in PIPECONF */
3494 temp &= ~(0x07 << 16);
dfd07d72 3495 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3496 I915_WRITE(reg, temp);
3497
3498 POSTING_READ(reg);
3499 udelay(100);
3500}
3501
5dce5b93
CW
3502bool intel_has_pending_fb_unpin(struct drm_device *dev)
3503{
3504 struct intel_crtc *crtc;
3505
3506 /* Note that we don't need to be called with mode_config.lock here
3507 * as our list of CRTC objects is static for the lifetime of the
3508 * device and so cannot disappear as we iterate. Similarly, we can
3509 * happily treat the predicates as racy, atomic checks as userspace
3510 * cannot claim and pin a new fb without at least acquring the
3511 * struct_mutex and so serialising with us.
3512 */
d3fcc808 3513 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3514 if (atomic_read(&crtc->unpin_work_count) == 0)
3515 continue;
3516
3517 if (crtc->unpin_work)
3518 intel_wait_for_vblank(dev, crtc->pipe);
3519
3520 return true;
3521 }
3522
3523 return false;
3524}
3525
d6bbafa1
CW
3526static void page_flip_completed(struct intel_crtc *intel_crtc)
3527{
3528 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3529 struct intel_unpin_work *work = intel_crtc->unpin_work;
3530
3531 /* ensure that the unpin work is consistent wrt ->pending. */
3532 smp_rmb();
3533 intel_crtc->unpin_work = NULL;
3534
3535 if (work->event)
3536 drm_send_vblank_event(intel_crtc->base.dev,
3537 intel_crtc->pipe,
3538 work->event);
3539
3540 drm_crtc_vblank_put(&intel_crtc->base);
3541
3542 wake_up_all(&dev_priv->pending_flip_queue);
3543 queue_work(dev_priv->wq, &work->work);
3544
3545 trace_i915_flip_complete(intel_crtc->plane,
3546 work->pending_flip_obj);
3547}
3548
46a55d30 3549void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3550{
0f91128d 3551 struct drm_device *dev = crtc->dev;
5bb61643 3552 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3553
2c10d571 3554 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3555 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3556 !intel_crtc_has_pending_flip(crtc),
3557 60*HZ) == 0)) {
3558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3559
5e2d7afc 3560 spin_lock_irq(&dev->event_lock);
9c787942
CW
3561 if (intel_crtc->unpin_work) {
3562 WARN_ONCE(1, "Removing stuck page flip\n");
3563 page_flip_completed(intel_crtc);
3564 }
5e2d7afc 3565 spin_unlock_irq(&dev->event_lock);
9c787942 3566 }
5bb61643 3567
975d568a
CW
3568 if (crtc->primary->fb) {
3569 mutex_lock(&dev->struct_mutex);
3570 intel_finish_fb(crtc->primary->fb);
3571 mutex_unlock(&dev->struct_mutex);
3572 }
e6c3a2a6
CW
3573}
3574
e615efe4
ED
3575/* Program iCLKIP clock to the desired frequency */
3576static void lpt_program_iclkip(struct drm_crtc *crtc)
3577{
3578 struct drm_device *dev = crtc->dev;
3579 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3580 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3581 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3582 u32 temp;
3583
09153000
DV
3584 mutex_lock(&dev_priv->dpio_lock);
3585
e615efe4
ED
3586 /* It is necessary to ungate the pixclk gate prior to programming
3587 * the divisors, and gate it back when it is done.
3588 */
3589 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3590
3591 /* Disable SSCCTL */
3592 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3593 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3594 SBI_SSCCTL_DISABLE,
3595 SBI_ICLK);
e615efe4
ED
3596
3597 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3598 if (clock == 20000) {
e615efe4
ED
3599 auxdiv = 1;
3600 divsel = 0x41;
3601 phaseinc = 0x20;
3602 } else {
3603 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3604 * but the adjusted_mode->crtc_clock in in KHz. To get the
3605 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3606 * convert the virtual clock precision to KHz here for higher
3607 * precision.
3608 */
3609 u32 iclk_virtual_root_freq = 172800 * 1000;
3610 u32 iclk_pi_range = 64;
3611 u32 desired_divisor, msb_divisor_value, pi_value;
3612
12d7ceed 3613 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3614 msb_divisor_value = desired_divisor / iclk_pi_range;
3615 pi_value = desired_divisor % iclk_pi_range;
3616
3617 auxdiv = 0;
3618 divsel = msb_divisor_value - 2;
3619 phaseinc = pi_value;
3620 }
3621
3622 /* This should not happen with any sane values */
3623 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3624 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3625 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3626 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3627
3628 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3629 clock,
e615efe4
ED
3630 auxdiv,
3631 divsel,
3632 phasedir,
3633 phaseinc);
3634
3635 /* Program SSCDIVINTPHASE6 */
988d6ee8 3636 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3637 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3638 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3639 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3640 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3641 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3642 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3643 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3644
3645 /* Program SSCAUXDIV */
988d6ee8 3646 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3647 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3648 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3649 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3650
3651 /* Enable modulator and associated divider */
988d6ee8 3652 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3653 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3654 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3655
3656 /* Wait for initialization time */
3657 udelay(24);
3658
3659 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3660
3661 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3662}
3663
275f01b2
DV
3664static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3665 enum pipe pch_transcoder)
3666{
3667 struct drm_device *dev = crtc->base.dev;
3668 struct drm_i915_private *dev_priv = dev->dev_private;
3669 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3670
3671 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3672 I915_READ(HTOTAL(cpu_transcoder)));
3673 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3674 I915_READ(HBLANK(cpu_transcoder)));
3675 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3676 I915_READ(HSYNC(cpu_transcoder)));
3677
3678 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3679 I915_READ(VTOTAL(cpu_transcoder)));
3680 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3681 I915_READ(VBLANK(cpu_transcoder)));
3682 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3683 I915_READ(VSYNC(cpu_transcoder)));
3684 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3685 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3686}
3687
1fbc0d78
DV
3688static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3689{
3690 struct drm_i915_private *dev_priv = dev->dev_private;
3691 uint32_t temp;
3692
3693 temp = I915_READ(SOUTH_CHICKEN1);
3694 if (temp & FDI_BC_BIFURCATION_SELECT)
3695 return;
3696
3697 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3698 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3699
3700 temp |= FDI_BC_BIFURCATION_SELECT;
3701 DRM_DEBUG_KMS("enabling fdi C rx\n");
3702 I915_WRITE(SOUTH_CHICKEN1, temp);
3703 POSTING_READ(SOUTH_CHICKEN1);
3704}
3705
3706static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3707{
3708 struct drm_device *dev = intel_crtc->base.dev;
3709 struct drm_i915_private *dev_priv = dev->dev_private;
3710
3711 switch (intel_crtc->pipe) {
3712 case PIPE_A:
3713 break;
3714 case PIPE_B:
3715 if (intel_crtc->config.fdi_lanes > 2)
3716 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3717 else
3718 cpt_enable_fdi_bc_bifurcation(dev);
3719
3720 break;
3721 case PIPE_C:
3722 cpt_enable_fdi_bc_bifurcation(dev);
3723
3724 break;
3725 default:
3726 BUG();
3727 }
3728}
3729
f67a559d
JB
3730/*
3731 * Enable PCH resources required for PCH ports:
3732 * - PCH PLLs
3733 * - FDI training & RX/TX
3734 * - update transcoder timings
3735 * - DP transcoding bits
3736 * - transcoder
3737 */
3738static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3739{
3740 struct drm_device *dev = crtc->dev;
3741 struct drm_i915_private *dev_priv = dev->dev_private;
3742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3743 int pipe = intel_crtc->pipe;
ee7b9f93 3744 u32 reg, temp;
2c07245f 3745
ab9412ba 3746 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3747
1fbc0d78
DV
3748 if (IS_IVYBRIDGE(dev))
3749 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3750
cd986abb
DV
3751 /* Write the TU size bits before fdi link training, so that error
3752 * detection works. */
3753 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3754 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3755
c98e9dcf 3756 /* For PCH output, training FDI link */
674cf967 3757 dev_priv->display.fdi_link_train(crtc);
2c07245f 3758
3ad8a208
DV
3759 /* We need to program the right clock selection before writing the pixel
3760 * mutliplier into the DPLL. */
303b81e0 3761 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3762 u32 sel;
4b645f14 3763
c98e9dcf 3764 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3765 temp |= TRANS_DPLL_ENABLE(pipe);
3766 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3767 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3768 temp |= sel;
3769 else
3770 temp &= ~sel;
c98e9dcf 3771 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3772 }
5eddb70b 3773
3ad8a208
DV
3774 /* XXX: pch pll's can be enabled any time before we enable the PCH
3775 * transcoder, and we actually should do this to not upset any PCH
3776 * transcoder that already use the clock when we share it.
3777 *
3778 * Note that enable_shared_dpll tries to do the right thing, but
3779 * get_shared_dpll unconditionally resets the pll - we need that to have
3780 * the right LVDS enable sequence. */
85b3894f 3781 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3782
d9b6cb56
JB
3783 /* set transcoder timing, panel must allow it */
3784 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3785 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3786
303b81e0 3787 intel_fdi_normal_train(crtc);
5e84e1a4 3788
c98e9dcf 3789 /* For PCH DP, enable TRANS_DP_CTL */
0a88818d 3790 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
dfd07d72 3791 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3792 reg = TRANS_DP_CTL(pipe);
3793 temp = I915_READ(reg);
3794 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3795 TRANS_DP_SYNC_MASK |
3796 TRANS_DP_BPC_MASK);
5eddb70b
CW
3797 temp |= (TRANS_DP_OUTPUT_ENABLE |
3798 TRANS_DP_ENH_FRAMING);
9325c9f0 3799 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3800
3801 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3802 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3803 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3804 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3805
3806 switch (intel_trans_dp_port_sel(crtc)) {
3807 case PCH_DP_B:
5eddb70b 3808 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3809 break;
3810 case PCH_DP_C:
5eddb70b 3811 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3812 break;
3813 case PCH_DP_D:
5eddb70b 3814 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3815 break;
3816 default:
e95d41e1 3817 BUG();
32f9d658 3818 }
2c07245f 3819
5eddb70b 3820 I915_WRITE(reg, temp);
6be4a607 3821 }
b52eb4dc 3822
b8a4f404 3823 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3824}
3825
1507e5bd
PZ
3826static void lpt_pch_enable(struct drm_crtc *crtc)
3827{
3828 struct drm_device *dev = crtc->dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3831 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3832
ab9412ba 3833 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3834
8c52b5e8 3835 lpt_program_iclkip(crtc);
1507e5bd 3836
0540e488 3837 /* Set transcoder timing. */
275f01b2 3838 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3839
937bb610 3840 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3841}
3842
716c2e55 3843void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3844{
e2b78267 3845 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3846
3847 if (pll == NULL)
3848 return;
3849
3e369b76 3850 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 3851 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
3852 return;
3853 }
3854
3e369b76
ACO
3855 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3856 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
3857 WARN_ON(pll->on);
3858 WARN_ON(pll->active);
3859 }
3860
a43f6e0f 3861 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3862}
3863
716c2e55 3864struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3865{
e2b78267 3866 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 3867 struct intel_shared_dpll *pll;
e2b78267 3868 enum intel_dpll_id i;
ee7b9f93 3869
98b6bd99
DV
3870 if (HAS_PCH_IBX(dev_priv->dev)) {
3871 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3872 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3873 pll = &dev_priv->shared_dplls[i];
98b6bd99 3874
46edb027
DV
3875 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3876 crtc->base.base.id, pll->name);
98b6bd99 3877
8bd31e67 3878 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 3879
98b6bd99
DV
3880 goto found;
3881 }
3882
e72f9fbf
DV
3883 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3884 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3885
3886 /* Only want to check enabled timings first */
8bd31e67 3887 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
3888 continue;
3889
8bd31e67
ACO
3890 if (memcmp(&crtc->new_config->dpll_hw_state,
3891 &pll->new_config->hw_state,
3892 sizeof(pll->new_config->hw_state)) == 0) {
3893 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 3894 crtc->base.base.id, pll->name,
8bd31e67
ACO
3895 pll->new_config->crtc_mask,
3896 pll->active);
ee7b9f93
JB
3897 goto found;
3898 }
3899 }
3900
3901 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3902 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3903 pll = &dev_priv->shared_dplls[i];
8bd31e67 3904 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
3905 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3906 crtc->base.base.id, pll->name);
ee7b9f93
JB
3907 goto found;
3908 }
3909 }
3910
3911 return NULL;
3912
3913found:
8bd31e67
ACO
3914 if (pll->new_config->crtc_mask == 0)
3915 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
f2a69f44 3916
8bd31e67 3917 crtc->new_config->shared_dpll = i;
46edb027
DV
3918 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3919 pipe_name(crtc->pipe));
ee7b9f93 3920
8bd31e67 3921 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 3922
ee7b9f93
JB
3923 return pll;
3924}
3925
8bd31e67
ACO
3926/**
3927 * intel_shared_dpll_start_config - start a new PLL staged config
3928 * @dev_priv: DRM device
3929 * @clear_pipes: mask of pipes that will have their PLLs freed
3930 *
3931 * Starts a new PLL staged config, copying the current config but
3932 * releasing the references of pipes specified in clear_pipes.
3933 */
3934static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3935 unsigned clear_pipes)
3936{
3937 struct intel_shared_dpll *pll;
3938 enum intel_dpll_id i;
3939
3940 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3941 pll = &dev_priv->shared_dplls[i];
3942
3943 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3944 GFP_KERNEL);
3945 if (!pll->new_config)
3946 goto cleanup;
3947
3948 pll->new_config->crtc_mask &= ~clear_pipes;
3949 }
3950
3951 return 0;
3952
3953cleanup:
3954 while (--i >= 0) {
3955 pll = &dev_priv->shared_dplls[i];
3956 pll->new_config = NULL;
3957 }
3958
3959 return -ENOMEM;
3960}
3961
3962static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3963{
3964 struct intel_shared_dpll *pll;
3965 enum intel_dpll_id i;
3966
3967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3968 pll = &dev_priv->shared_dplls[i];
3969
3970 WARN_ON(pll->new_config == &pll->config);
3971
3972 pll->config = *pll->new_config;
3973 kfree(pll->new_config);
3974 pll->new_config = NULL;
3975 }
3976}
3977
3978static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3979{
3980 struct intel_shared_dpll *pll;
3981 enum intel_dpll_id i;
3982
3983 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3984 pll = &dev_priv->shared_dplls[i];
3985
3986 WARN_ON(pll->new_config == &pll->config);
3987
3988 kfree(pll->new_config);
3989 pll->new_config = NULL;
3990 }
3991}
3992
a1520318 3993static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3994{
3995 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3996 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3997 u32 temp;
3998
3999 temp = I915_READ(dslreg);
4000 udelay(500);
4001 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4002 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4003 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4004 }
4005}
4006
b074cec8
JB
4007static void ironlake_pfit_enable(struct intel_crtc *crtc)
4008{
4009 struct drm_device *dev = crtc->base.dev;
4010 struct drm_i915_private *dev_priv = dev->dev_private;
4011 int pipe = crtc->pipe;
4012
fd4daa9c 4013 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
4014 /* Force use of hard-coded filter coefficients
4015 * as some pre-programmed values are broken,
4016 * e.g. x201.
4017 */
4018 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4019 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4020 PF_PIPE_SEL_IVB(pipe));
4021 else
4022 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4023 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4024 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
4025 }
4026}
4027
bb53d4ae
VS
4028static void intel_enable_planes(struct drm_crtc *crtc)
4029{
4030 struct drm_device *dev = crtc->dev;
4031 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4032 struct drm_plane *plane;
bb53d4ae
VS
4033 struct intel_plane *intel_plane;
4034
af2b653b
MR
4035 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4036 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4037 if (intel_plane->pipe == pipe)
4038 intel_plane_restore(&intel_plane->base);
af2b653b 4039 }
bb53d4ae
VS
4040}
4041
4042static void intel_disable_planes(struct drm_crtc *crtc)
4043{
4044 struct drm_device *dev = crtc->dev;
4045 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4046 struct drm_plane *plane;
bb53d4ae
VS
4047 struct intel_plane *intel_plane;
4048
af2b653b
MR
4049 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4050 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4051 if (intel_plane->pipe == pipe)
4052 intel_plane_disable(&intel_plane->base);
af2b653b 4053 }
bb53d4ae
VS
4054}
4055
20bc8673 4056void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4057{
cea165c3
VS
4058 struct drm_device *dev = crtc->base.dev;
4059 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531
PZ
4060
4061 if (!crtc->config.ips_enabled)
4062 return;
4063
cea165c3
VS
4064 /* We can only enable IPS after we enable a plane and wait for a vblank */
4065 intel_wait_for_vblank(dev, crtc->pipe);
4066
d77e4531 4067 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4068 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4069 mutex_lock(&dev_priv->rps.hw_lock);
4070 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4071 mutex_unlock(&dev_priv->rps.hw_lock);
4072 /* Quoting Art Runyan: "its not safe to expect any particular
4073 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4074 * mailbox." Moreover, the mailbox may return a bogus state,
4075 * so we need to just enable it and continue on.
2a114cc1
BW
4076 */
4077 } else {
4078 I915_WRITE(IPS_CTL, IPS_ENABLE);
4079 /* The bit only becomes 1 in the next vblank, so this wait here
4080 * is essentially intel_wait_for_vblank. If we don't have this
4081 * and don't wait for vblanks until the end of crtc_enable, then
4082 * the HW state readout code will complain that the expected
4083 * IPS_CTL value is not the one we read. */
4084 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4085 DRM_ERROR("Timed out waiting for IPS enable\n");
4086 }
d77e4531
PZ
4087}
4088
20bc8673 4089void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4090{
4091 struct drm_device *dev = crtc->base.dev;
4092 struct drm_i915_private *dev_priv = dev->dev_private;
4093
4094 if (!crtc->config.ips_enabled)
4095 return;
4096
4097 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4098 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4099 mutex_lock(&dev_priv->rps.hw_lock);
4100 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4101 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4102 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4103 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4104 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4105 } else {
2a114cc1 4106 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4107 POSTING_READ(IPS_CTL);
4108 }
d77e4531
PZ
4109
4110 /* We need to wait for a vblank before we can disable the plane. */
4111 intel_wait_for_vblank(dev, crtc->pipe);
4112}
4113
4114/** Loads the palette/gamma unit for the CRTC with the prepared values */
4115static void intel_crtc_load_lut(struct drm_crtc *crtc)
4116{
4117 struct drm_device *dev = crtc->dev;
4118 struct drm_i915_private *dev_priv = dev->dev_private;
4119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4120 enum pipe pipe = intel_crtc->pipe;
4121 int palreg = PALETTE(pipe);
4122 int i;
4123 bool reenable_ips = false;
4124
4125 /* The clocks have to be on to load the palette. */
4126 if (!crtc->enabled || !intel_crtc->active)
4127 return;
4128
4129 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
409ee761 4130 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4131 assert_dsi_pll_enabled(dev_priv);
4132 else
4133 assert_pll_enabled(dev_priv, pipe);
4134 }
4135
4136 /* use legacy palette for Ironlake */
7a1db49a 4137 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4138 palreg = LGC_PALETTE(pipe);
4139
4140 /* Workaround : Do not read or write the pipe palette/gamma data while
4141 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4142 */
41e6fc4c 4143 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
4144 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4145 GAMMA_MODE_MODE_SPLIT)) {
4146 hsw_disable_ips(intel_crtc);
4147 reenable_ips = true;
4148 }
4149
4150 for (i = 0; i < 256; i++) {
4151 I915_WRITE(palreg + 4 * i,
4152 (intel_crtc->lut_r[i] << 16) |
4153 (intel_crtc->lut_g[i] << 8) |
4154 intel_crtc->lut_b[i]);
4155 }
4156
4157 if (reenable_ips)
4158 hsw_enable_ips(intel_crtc);
4159}
4160
d3eedb1a
VS
4161static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4162{
4163 if (!enable && intel_crtc->overlay) {
4164 struct drm_device *dev = intel_crtc->base.dev;
4165 struct drm_i915_private *dev_priv = dev->dev_private;
4166
4167 mutex_lock(&dev->struct_mutex);
4168 dev_priv->mm.interruptible = false;
4169 (void) intel_overlay_switch_off(intel_crtc->overlay);
4170 dev_priv->mm.interruptible = true;
4171 mutex_unlock(&dev->struct_mutex);
4172 }
4173
4174 /* Let userspace switch the overlay on again. In most cases userspace
4175 * has to recompute where to put it anyway.
4176 */
4177}
4178
d3eedb1a 4179static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4180{
4181 struct drm_device *dev = crtc->dev;
a5c4d7bc
VS
4182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4183 int pipe = intel_crtc->pipe;
a5c4d7bc 4184
fdd508a6 4185 intel_enable_primary_hw_plane(crtc->primary, crtc);
a5c4d7bc
VS
4186 intel_enable_planes(crtc);
4187 intel_crtc_update_cursor(crtc, true);
d3eedb1a 4188 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
4189
4190 hsw_enable_ips(intel_crtc);
4191
4192 mutex_lock(&dev->struct_mutex);
4193 intel_update_fbc(dev);
4194 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4195
4196 /*
4197 * FIXME: Once we grow proper nuclear flip support out of this we need
4198 * to compute the mask of flip planes precisely. For the time being
4199 * consider this a flip from a NULL plane.
4200 */
4201 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4202}
4203
d3eedb1a 4204static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4205{
4206 struct drm_device *dev = crtc->dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4209 int pipe = intel_crtc->pipe;
4210 int plane = intel_crtc->plane;
4211
4212 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc
VS
4213
4214 if (dev_priv->fbc.plane == plane)
4215 intel_disable_fbc(dev);
4216
4217 hsw_disable_ips(intel_crtc);
4218
d3eedb1a 4219 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
4220 intel_crtc_update_cursor(crtc, false);
4221 intel_disable_planes(crtc);
fdd508a6 4222 intel_disable_primary_hw_plane(crtc->primary, crtc);
f98551ae 4223
f99d7069
DV
4224 /*
4225 * FIXME: Once we grow proper nuclear flip support out of this we need
4226 * to compute the mask of flip planes precisely. For the time being
4227 * consider this a flip to a NULL plane.
4228 */
4229 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4230}
4231
f67a559d
JB
4232static void ironlake_crtc_enable(struct drm_crtc *crtc)
4233{
4234 struct drm_device *dev = crtc->dev;
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4237 struct intel_encoder *encoder;
f67a559d 4238 int pipe = intel_crtc->pipe;
f67a559d 4239
08a48469
DV
4240 WARN_ON(!crtc->enabled);
4241
f67a559d
JB
4242 if (intel_crtc->active)
4243 return;
4244
b14b1055
DV
4245 if (intel_crtc->config.has_pch_encoder)
4246 intel_prepare_shared_dpll(intel_crtc);
4247
29407aab
DV
4248 if (intel_crtc->config.has_dp_encoder)
4249 intel_dp_set_m_n(intel_crtc);
4250
4251 intel_set_pipe_timings(intel_crtc);
4252
4253 if (intel_crtc->config.has_pch_encoder) {
4254 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4255 &intel_crtc->config.fdi_m_n, NULL);
29407aab
DV
4256 }
4257
4258 ironlake_set_pipeconf(crtc);
4259
f67a559d 4260 intel_crtc->active = true;
8664281b 4261
a72e4c9f
DV
4262 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4263 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4264
f6736a1a 4265 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4266 if (encoder->pre_enable)
4267 encoder->pre_enable(encoder);
f67a559d 4268
5bfe2ac0 4269 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
4270 /* Note: FDI PLL enabling _must_ be done before we enable the
4271 * cpu pipes, hence this is separate from all the other fdi/pch
4272 * enabling. */
88cefb6c 4273 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4274 } else {
4275 assert_fdi_tx_disabled(dev_priv, pipe);
4276 assert_fdi_rx_disabled(dev_priv, pipe);
4277 }
f67a559d 4278
b074cec8 4279 ironlake_pfit_enable(intel_crtc);
f67a559d 4280
9c54c0dd
JB
4281 /*
4282 * On ILK+ LUT must be loaded before the pipe is running but with
4283 * clocks enabled
4284 */
4285 intel_crtc_load_lut(crtc);
4286
f37fcc2a 4287 intel_update_watermarks(crtc);
e1fdc473 4288 intel_enable_pipe(intel_crtc);
f67a559d 4289
5bfe2ac0 4290 if (intel_crtc->config.has_pch_encoder)
f67a559d 4291 ironlake_pch_enable(crtc);
c98e9dcf 4292
fa5c73b1
DV
4293 for_each_encoder_on_crtc(dev, crtc, encoder)
4294 encoder->enable(encoder);
61b77ddd
DV
4295
4296 if (HAS_PCH_CPT(dev))
a1520318 4297 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4298
4b3a9526
VS
4299 assert_vblank_disabled(crtc);
4300 drm_crtc_vblank_on(crtc);
4301
d3eedb1a 4302 intel_crtc_enable_planes(crtc);
6be4a607
JB
4303}
4304
42db64ef
PZ
4305/* IPS only exists on ULT machines and is tied to pipe A. */
4306static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4307{
f5adf94e 4308 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4309}
4310
e4916946
PZ
4311/*
4312 * This implements the workaround described in the "notes" section of the mode
4313 * set sequence documentation. When going from no pipes or single pipe to
4314 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4315 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4316 */
4317static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4318{
4319 struct drm_device *dev = crtc->base.dev;
4320 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4321
4322 /* We want to get the other_active_crtc only if there's only 1 other
4323 * active crtc. */
d3fcc808 4324 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4325 if (!crtc_it->active || crtc_it == crtc)
4326 continue;
4327
4328 if (other_active_crtc)
4329 return;
4330
4331 other_active_crtc = crtc_it;
4332 }
4333 if (!other_active_crtc)
4334 return;
4335
4336 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4337 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4338}
4339
4f771f10
PZ
4340static void haswell_crtc_enable(struct drm_crtc *crtc)
4341{
4342 struct drm_device *dev = crtc->dev;
4343 struct drm_i915_private *dev_priv = dev->dev_private;
4344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4345 struct intel_encoder *encoder;
4346 int pipe = intel_crtc->pipe;
4f771f10
PZ
4347
4348 WARN_ON(!crtc->enabled);
4349
4350 if (intel_crtc->active)
4351 return;
4352
df8ad70c
DV
4353 if (intel_crtc_to_shared_dpll(intel_crtc))
4354 intel_enable_shared_dpll(intel_crtc);
4355
229fca97
DV
4356 if (intel_crtc->config.has_dp_encoder)
4357 intel_dp_set_m_n(intel_crtc);
4358
4359 intel_set_pipe_timings(intel_crtc);
4360
ebb69c95
CT
4361 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4362 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4363 intel_crtc->config.pixel_multiplier - 1);
4364 }
4365
229fca97
DV
4366 if (intel_crtc->config.has_pch_encoder) {
4367 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4368 &intel_crtc->config.fdi_m_n, NULL);
229fca97
DV
4369 }
4370
4371 haswell_set_pipeconf(crtc);
4372
4373 intel_set_pipe_csc(crtc);
4374
4f771f10 4375 intel_crtc->active = true;
8664281b 4376
a72e4c9f 4377 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4378 for_each_encoder_on_crtc(dev, crtc, encoder)
4379 if (encoder->pre_enable)
4380 encoder->pre_enable(encoder);
4381
4fe9467d 4382 if (intel_crtc->config.has_pch_encoder) {
a72e4c9f
DV
4383 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4384 true);
4fe9467d
ID
4385 dev_priv->display.fdi_link_train(crtc);
4386 }
4387
1f544388 4388 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4389
b074cec8 4390 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4391
4392 /*
4393 * On ILK+ LUT must be loaded before the pipe is running but with
4394 * clocks enabled
4395 */
4396 intel_crtc_load_lut(crtc);
4397
1f544388 4398 intel_ddi_set_pipe_settings(crtc);
8228c251 4399 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4400
f37fcc2a 4401 intel_update_watermarks(crtc);
e1fdc473 4402 intel_enable_pipe(intel_crtc);
42db64ef 4403
5bfe2ac0 4404 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4405 lpt_pch_enable(crtc);
4f771f10 4406
0e32b39c
DA
4407 if (intel_crtc->config.dp_encoder_is_mst)
4408 intel_ddi_set_vc_payload_alloc(crtc, true);
4409
8807e55b 4410 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4411 encoder->enable(encoder);
8807e55b
JN
4412 intel_opregion_notify_encoder(encoder, true);
4413 }
4f771f10 4414
4b3a9526
VS
4415 assert_vblank_disabled(crtc);
4416 drm_crtc_vblank_on(crtc);
4417
e4916946
PZ
4418 /* If we change the relative order between pipe/planes enabling, we need
4419 * to change the workaround. */
4420 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4421 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4422}
4423
3f8dce3a
DV
4424static void ironlake_pfit_disable(struct intel_crtc *crtc)
4425{
4426 struct drm_device *dev = crtc->base.dev;
4427 struct drm_i915_private *dev_priv = dev->dev_private;
4428 int pipe = crtc->pipe;
4429
4430 /* To avoid upsetting the power well on haswell only disable the pfit if
4431 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4432 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4433 I915_WRITE(PF_CTL(pipe), 0);
4434 I915_WRITE(PF_WIN_POS(pipe), 0);
4435 I915_WRITE(PF_WIN_SZ(pipe), 0);
4436 }
4437}
4438
6be4a607
JB
4439static void ironlake_crtc_disable(struct drm_crtc *crtc)
4440{
4441 struct drm_device *dev = crtc->dev;
4442 struct drm_i915_private *dev_priv = dev->dev_private;
4443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4444 struct intel_encoder *encoder;
6be4a607 4445 int pipe = intel_crtc->pipe;
5eddb70b 4446 u32 reg, temp;
b52eb4dc 4447
f7abfe8b
CW
4448 if (!intel_crtc->active)
4449 return;
4450
d3eedb1a 4451 intel_crtc_disable_planes(crtc);
a5c4d7bc 4452
4b3a9526
VS
4453 drm_crtc_vblank_off(crtc);
4454 assert_vblank_disabled(crtc);
4455
ea9d758d
DV
4456 for_each_encoder_on_crtc(dev, crtc, encoder)
4457 encoder->disable(encoder);
4458
d925c59a 4459 if (intel_crtc->config.has_pch_encoder)
a72e4c9f 4460 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 4461
575f7ab7 4462 intel_disable_pipe(intel_crtc);
32f9d658 4463
3f8dce3a 4464 ironlake_pfit_disable(intel_crtc);
2c07245f 4465
bf49ec8c
DV
4466 for_each_encoder_on_crtc(dev, crtc, encoder)
4467 if (encoder->post_disable)
4468 encoder->post_disable(encoder);
2c07245f 4469
d925c59a
DV
4470 if (intel_crtc->config.has_pch_encoder) {
4471 ironlake_fdi_disable(crtc);
913d8d11 4472
d925c59a 4473 ironlake_disable_pch_transcoder(dev_priv, pipe);
a72e4c9f 4474 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 4475
d925c59a
DV
4476 if (HAS_PCH_CPT(dev)) {
4477 /* disable TRANS_DP_CTL */
4478 reg = TRANS_DP_CTL(pipe);
4479 temp = I915_READ(reg);
4480 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4481 TRANS_DP_PORT_SEL_MASK);
4482 temp |= TRANS_DP_PORT_SEL_NONE;
4483 I915_WRITE(reg, temp);
4484
4485 /* disable DPLL_SEL */
4486 temp = I915_READ(PCH_DPLL_SEL);
11887397 4487 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4488 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4489 }
e3421a18 4490
d925c59a 4491 /* disable PCH DPLL */
e72f9fbf 4492 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4493
d925c59a
DV
4494 ironlake_fdi_pll_disable(intel_crtc);
4495 }
6b383a7f 4496
f7abfe8b 4497 intel_crtc->active = false;
46ba614c 4498 intel_update_watermarks(crtc);
d1ebd816
BW
4499
4500 mutex_lock(&dev->struct_mutex);
6b383a7f 4501 intel_update_fbc(dev);
d1ebd816 4502 mutex_unlock(&dev->struct_mutex);
6be4a607 4503}
1b3c7a47 4504
4f771f10 4505static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4506{
4f771f10
PZ
4507 struct drm_device *dev = crtc->dev;
4508 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 4510 struct intel_encoder *encoder;
3b117c8f 4511 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4512
4f771f10
PZ
4513 if (!intel_crtc->active)
4514 return;
4515
d3eedb1a 4516 intel_crtc_disable_planes(crtc);
dda9a66a 4517
4b3a9526
VS
4518 drm_crtc_vblank_off(crtc);
4519 assert_vblank_disabled(crtc);
4520
8807e55b
JN
4521 for_each_encoder_on_crtc(dev, crtc, encoder) {
4522 intel_opregion_notify_encoder(encoder, false);
4f771f10 4523 encoder->disable(encoder);
8807e55b 4524 }
4f771f10 4525
8664281b 4526 if (intel_crtc->config.has_pch_encoder)
a72e4c9f
DV
4527 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4528 false);
575f7ab7 4529 intel_disable_pipe(intel_crtc);
4f771f10 4530
a4bf214f
VS
4531 if (intel_crtc->config.dp_encoder_is_mst)
4532 intel_ddi_set_vc_payload_alloc(crtc, false);
4533
ad80a810 4534 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4535
3f8dce3a 4536 ironlake_pfit_disable(intel_crtc);
4f771f10 4537
1f544388 4538 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4539
88adfff1 4540 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4541 lpt_disable_pch_transcoder(dev_priv);
a72e4c9f
DV
4542 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4543 true);
1ad960f2 4544 intel_ddi_fdi_disable(crtc);
83616634 4545 }
4f771f10 4546
97b040aa
ID
4547 for_each_encoder_on_crtc(dev, crtc, encoder)
4548 if (encoder->post_disable)
4549 encoder->post_disable(encoder);
4550
4f771f10 4551 intel_crtc->active = false;
46ba614c 4552 intel_update_watermarks(crtc);
4f771f10
PZ
4553
4554 mutex_lock(&dev->struct_mutex);
4555 intel_update_fbc(dev);
4556 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4557
4558 if (intel_crtc_to_shared_dpll(intel_crtc))
4559 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4560}
4561
ee7b9f93
JB
4562static void ironlake_crtc_off(struct drm_crtc *crtc)
4563{
4564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4565 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4566}
4567
6441ab5f 4568
2dd24552
JB
4569static void i9xx_pfit_enable(struct intel_crtc *crtc)
4570{
4571 struct drm_device *dev = crtc->base.dev;
4572 struct drm_i915_private *dev_priv = dev->dev_private;
4573 struct intel_crtc_config *pipe_config = &crtc->config;
4574
328d8e82 4575 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4576 return;
4577
2dd24552 4578 /*
c0b03411
DV
4579 * The panel fitter should only be adjusted whilst the pipe is disabled,
4580 * according to register description and PRM.
2dd24552 4581 */
c0b03411
DV
4582 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4583 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4584
b074cec8
JB
4585 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4586 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4587
4588 /* Border color in case we don't scale up to the full screen. Black by
4589 * default, change to something else for debugging. */
4590 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4591}
4592
d05410f9
DA
4593static enum intel_display_power_domain port_to_power_domain(enum port port)
4594{
4595 switch (port) {
4596 case PORT_A:
4597 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4598 case PORT_B:
4599 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4600 case PORT_C:
4601 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4602 case PORT_D:
4603 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4604 default:
4605 WARN_ON_ONCE(1);
4606 return POWER_DOMAIN_PORT_OTHER;
4607 }
4608}
4609
77d22dca
ID
4610#define for_each_power_domain(domain, mask) \
4611 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4612 if ((1 << (domain)) & (mask))
4613
319be8ae
ID
4614enum intel_display_power_domain
4615intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4616{
4617 struct drm_device *dev = intel_encoder->base.dev;
4618 struct intel_digital_port *intel_dig_port;
4619
4620 switch (intel_encoder->type) {
4621 case INTEL_OUTPUT_UNKNOWN:
4622 /* Only DDI platforms should ever use this output type */
4623 WARN_ON_ONCE(!HAS_DDI(dev));
4624 case INTEL_OUTPUT_DISPLAYPORT:
4625 case INTEL_OUTPUT_HDMI:
4626 case INTEL_OUTPUT_EDP:
4627 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4628 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4629 case INTEL_OUTPUT_DP_MST:
4630 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4631 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4632 case INTEL_OUTPUT_ANALOG:
4633 return POWER_DOMAIN_PORT_CRT;
4634 case INTEL_OUTPUT_DSI:
4635 return POWER_DOMAIN_PORT_DSI;
4636 default:
4637 return POWER_DOMAIN_PORT_OTHER;
4638 }
4639}
4640
4641static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4642{
319be8ae
ID
4643 struct drm_device *dev = crtc->dev;
4644 struct intel_encoder *intel_encoder;
4645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4646 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4647 unsigned long mask;
4648 enum transcoder transcoder;
4649
4650 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4651
4652 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4653 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
fabf6e51
DV
4654 if (intel_crtc->config.pch_pfit.enabled ||
4655 intel_crtc->config.pch_pfit.force_thru)
77d22dca
ID
4656 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4657
319be8ae
ID
4658 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4659 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4660
77d22dca
ID
4661 return mask;
4662}
4663
77d22dca
ID
4664static void modeset_update_crtc_power_domains(struct drm_device *dev)
4665{
4666 struct drm_i915_private *dev_priv = dev->dev_private;
4667 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4668 struct intel_crtc *crtc;
4669
4670 /*
4671 * First get all needed power domains, then put all unneeded, to avoid
4672 * any unnecessary toggling of the power wells.
4673 */
d3fcc808 4674 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4675 enum intel_display_power_domain domain;
4676
4677 if (!crtc->base.enabled)
4678 continue;
4679
319be8ae 4680 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4681
4682 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4683 intel_display_power_get(dev_priv, domain);
4684 }
4685
50f6e502
VS
4686 if (dev_priv->display.modeset_global_resources)
4687 dev_priv->display.modeset_global_resources(dev);
4688
d3fcc808 4689 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4690 enum intel_display_power_domain domain;
4691
4692 for_each_power_domain(domain, crtc->enabled_power_domains)
4693 intel_display_power_put(dev_priv, domain);
4694
4695 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4696 }
4697
4698 intel_display_set_init_power(dev_priv, false);
4699}
4700
dfcab17e 4701/* returns HPLL frequency in kHz */
f8bf63fd 4702static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4703{
586f49dc 4704 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4705
586f49dc
JB
4706 /* Obtain SKU information */
4707 mutex_lock(&dev_priv->dpio_lock);
4708 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4709 CCK_FUSE_HPLL_FREQ_MASK;
4710 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4711
dfcab17e 4712 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4713}
4714
f8bf63fd
VS
4715static void vlv_update_cdclk(struct drm_device *dev)
4716{
4717 struct drm_i915_private *dev_priv = dev->dev_private;
4718
4719 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 4720 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
f8bf63fd
VS
4721 dev_priv->vlv_cdclk_freq);
4722
4723 /*
4724 * Program the gmbus_freq based on the cdclk frequency.
4725 * BSpec erroneously claims we should aim for 4MHz, but
4726 * in fact 1MHz is the correct frequency.
4727 */
4728 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4729}
4730
30a970c6
JB
4731/* Adjust CDclk dividers to allow high res or save power if possible */
4732static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4733{
4734 struct drm_i915_private *dev_priv = dev->dev_private;
4735 u32 val, cmd;
4736
d197b7d3 4737 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4738
dfcab17e 4739 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4740 cmd = 2;
dfcab17e 4741 else if (cdclk == 266667)
30a970c6
JB
4742 cmd = 1;
4743 else
4744 cmd = 0;
4745
4746 mutex_lock(&dev_priv->rps.hw_lock);
4747 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4748 val &= ~DSPFREQGUAR_MASK;
4749 val |= (cmd << DSPFREQGUAR_SHIFT);
4750 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4751 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4752 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4753 50)) {
4754 DRM_ERROR("timed out waiting for CDclk change\n");
4755 }
4756 mutex_unlock(&dev_priv->rps.hw_lock);
4757
dfcab17e 4758 if (cdclk == 400000) {
30a970c6
JB
4759 u32 divider, vco;
4760
4761 vco = valleyview_get_vco(dev_priv);
dfcab17e 4762 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
30a970c6
JB
4763
4764 mutex_lock(&dev_priv->dpio_lock);
4765 /* adjust cdclk divider */
4766 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4767 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4768 val |= divider;
4769 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4770
4771 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4772 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4773 50))
4774 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4775 mutex_unlock(&dev_priv->dpio_lock);
4776 }
4777
4778 mutex_lock(&dev_priv->dpio_lock);
4779 /* adjust self-refresh exit latency value */
4780 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4781 val &= ~0x7f;
4782
4783 /*
4784 * For high bandwidth configs, we set a higher latency in the bunit
4785 * so that the core display fetch happens in time to avoid underruns.
4786 */
dfcab17e 4787 if (cdclk == 400000)
30a970c6
JB
4788 val |= 4500 / 250; /* 4.5 usec */
4789 else
4790 val |= 3000 / 250; /* 3.0 usec */
4791 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4792 mutex_unlock(&dev_priv->dpio_lock);
4793
f8bf63fd 4794 vlv_update_cdclk(dev);
30a970c6
JB
4795}
4796
383c5a6a
VS
4797static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4798{
4799 struct drm_i915_private *dev_priv = dev->dev_private;
4800 u32 val, cmd;
4801
4802 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4803
4804 switch (cdclk) {
4805 case 400000:
4806 cmd = 3;
4807 break;
4808 case 333333:
4809 case 320000:
4810 cmd = 2;
4811 break;
4812 case 266667:
4813 cmd = 1;
4814 break;
4815 case 200000:
4816 cmd = 0;
4817 break;
4818 default:
4819 WARN_ON(1);
4820 return;
4821 }
4822
4823 mutex_lock(&dev_priv->rps.hw_lock);
4824 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4825 val &= ~DSPFREQGUAR_MASK_CHV;
4826 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4827 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4828 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4829 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4830 50)) {
4831 DRM_ERROR("timed out waiting for CDclk change\n");
4832 }
4833 mutex_unlock(&dev_priv->rps.hw_lock);
4834
4835 vlv_update_cdclk(dev);
4836}
4837
30a970c6
JB
4838static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4839 int max_pixclk)
4840{
29dc7ef3
VS
4841 int vco = valleyview_get_vco(dev_priv);
4842 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4843
d49a340d
VS
4844 /* FIXME: Punit isn't quite ready yet */
4845 if (IS_CHERRYVIEW(dev_priv->dev))
4846 return 400000;
4847
30a970c6
JB
4848 /*
4849 * Really only a few cases to deal with, as only 4 CDclks are supported:
4850 * 200MHz
4851 * 267MHz
29dc7ef3 4852 * 320/333MHz (depends on HPLL freq)
30a970c6
JB
4853 * 400MHz
4854 * So we check to see whether we're above 90% of the lower bin and
4855 * adjust if needed.
e37c67a1
VS
4856 *
4857 * We seem to get an unstable or solid color picture at 200MHz.
4858 * Not sure what's wrong. For now use 200MHz only when all pipes
4859 * are off.
30a970c6 4860 */
29dc7ef3 4861 if (max_pixclk > freq_320*9/10)
dfcab17e
VS
4862 return 400000;
4863 else if (max_pixclk > 266667*9/10)
29dc7ef3 4864 return freq_320;
e37c67a1 4865 else if (max_pixclk > 0)
dfcab17e 4866 return 266667;
e37c67a1
VS
4867 else
4868 return 200000;
30a970c6
JB
4869}
4870
2f2d7aa1
VS
4871/* compute the max pixel clock for new configuration */
4872static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4873{
4874 struct drm_device *dev = dev_priv->dev;
4875 struct intel_crtc *intel_crtc;
4876 int max_pixclk = 0;
4877
d3fcc808 4878 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4879 if (intel_crtc->new_enabled)
30a970c6 4880 max_pixclk = max(max_pixclk,
2f2d7aa1 4881 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4882 }
4883
4884 return max_pixclk;
4885}
4886
4887static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4888 unsigned *prepare_pipes)
30a970c6
JB
4889{
4890 struct drm_i915_private *dev_priv = dev->dev_private;
4891 struct intel_crtc *intel_crtc;
2f2d7aa1 4892 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4893
d60c4473
ID
4894 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4895 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4896 return;
4897
2f2d7aa1 4898 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4899 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4900 if (intel_crtc->base.enabled)
4901 *prepare_pipes |= (1 << intel_crtc->pipe);
4902}
4903
4904static void valleyview_modeset_global_resources(struct drm_device *dev)
4905{
4906 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4907 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4908 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4909
383c5a6a
VS
4910 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4911 if (IS_CHERRYVIEW(dev))
4912 cherryview_set_cdclk(dev, req_cdclk);
4913 else
4914 valleyview_set_cdclk(dev, req_cdclk);
4915 }
30a970c6
JB
4916}
4917
89b667f8
JB
4918static void valleyview_crtc_enable(struct drm_crtc *crtc)
4919{
4920 struct drm_device *dev = crtc->dev;
a72e4c9f 4921 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
4922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4923 struct intel_encoder *encoder;
4924 int pipe = intel_crtc->pipe;
23538ef1 4925 bool is_dsi;
89b667f8
JB
4926
4927 WARN_ON(!crtc->enabled);
4928
4929 if (intel_crtc->active)
4930 return;
4931
409ee761 4932 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 4933
1ae0d137
VS
4934 if (!is_dsi) {
4935 if (IS_CHERRYVIEW(dev))
d288f65f 4936 chv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 4937 else
d288f65f 4938 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 4939 }
5b18e57c
DV
4940
4941 if (intel_crtc->config.has_dp_encoder)
4942 intel_dp_set_m_n(intel_crtc);
4943
4944 intel_set_pipe_timings(intel_crtc);
4945
c14b0485
VS
4946 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4947 struct drm_i915_private *dev_priv = dev->dev_private;
4948
4949 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4950 I915_WRITE(CHV_CANVAS(pipe), 0);
4951 }
4952
5b18e57c
DV
4953 i9xx_set_pipeconf(intel_crtc);
4954
89b667f8 4955 intel_crtc->active = true;
89b667f8 4956
a72e4c9f 4957 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 4958
89b667f8
JB
4959 for_each_encoder_on_crtc(dev, crtc, encoder)
4960 if (encoder->pre_pll_enable)
4961 encoder->pre_pll_enable(encoder);
4962
9d556c99
CML
4963 if (!is_dsi) {
4964 if (IS_CHERRYVIEW(dev))
d288f65f 4965 chv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 4966 else
d288f65f 4967 vlv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 4968 }
89b667f8
JB
4969
4970 for_each_encoder_on_crtc(dev, crtc, encoder)
4971 if (encoder->pre_enable)
4972 encoder->pre_enable(encoder);
4973
2dd24552
JB
4974 i9xx_pfit_enable(intel_crtc);
4975
63cbb074
VS
4976 intel_crtc_load_lut(crtc);
4977
f37fcc2a 4978 intel_update_watermarks(crtc);
e1fdc473 4979 intel_enable_pipe(intel_crtc);
be6a6f8e 4980
5004945f
JN
4981 for_each_encoder_on_crtc(dev, crtc, encoder)
4982 encoder->enable(encoder);
9ab0460b 4983
4b3a9526
VS
4984 assert_vblank_disabled(crtc);
4985 drm_crtc_vblank_on(crtc);
4986
9ab0460b 4987 intel_crtc_enable_planes(crtc);
d40d9187 4988
56b80e1f 4989 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 4990 i9xx_check_fifo_underruns(dev_priv);
89b667f8
JB
4991}
4992
f13c2ef3
DV
4993static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4994{
4995 struct drm_device *dev = crtc->base.dev;
4996 struct drm_i915_private *dev_priv = dev->dev_private;
4997
4998 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4999 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
5000}
5001
0b8765c6 5002static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
5003{
5004 struct drm_device *dev = crtc->dev;
a72e4c9f 5005 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 5006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5007 struct intel_encoder *encoder;
79e53945 5008 int pipe = intel_crtc->pipe;
79e53945 5009
08a48469
DV
5010 WARN_ON(!crtc->enabled);
5011
f7abfe8b
CW
5012 if (intel_crtc->active)
5013 return;
5014
f13c2ef3
DV
5015 i9xx_set_pll_dividers(intel_crtc);
5016
5b18e57c
DV
5017 if (intel_crtc->config.has_dp_encoder)
5018 intel_dp_set_m_n(intel_crtc);
5019
5020 intel_set_pipe_timings(intel_crtc);
5021
5b18e57c
DV
5022 i9xx_set_pipeconf(intel_crtc);
5023
f7abfe8b 5024 intel_crtc->active = true;
6b383a7f 5025
4a3436e8 5026 if (!IS_GEN2(dev))
a72e4c9f 5027 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5028
9d6d9f19
MK
5029 for_each_encoder_on_crtc(dev, crtc, encoder)
5030 if (encoder->pre_enable)
5031 encoder->pre_enable(encoder);
5032
f6736a1a
DV
5033 i9xx_enable_pll(intel_crtc);
5034
2dd24552
JB
5035 i9xx_pfit_enable(intel_crtc);
5036
63cbb074
VS
5037 intel_crtc_load_lut(crtc);
5038
f37fcc2a 5039 intel_update_watermarks(crtc);
e1fdc473 5040 intel_enable_pipe(intel_crtc);
be6a6f8e 5041
fa5c73b1
DV
5042 for_each_encoder_on_crtc(dev, crtc, encoder)
5043 encoder->enable(encoder);
9ab0460b 5044
4b3a9526
VS
5045 assert_vblank_disabled(crtc);
5046 drm_crtc_vblank_on(crtc);
5047
9ab0460b 5048 intel_crtc_enable_planes(crtc);
d40d9187 5049
4a3436e8
VS
5050 /*
5051 * Gen2 reports pipe underruns whenever all planes are disabled.
5052 * So don't enable underrun reporting before at least some planes
5053 * are enabled.
5054 * FIXME: Need to fix the logic to work when we turn off all planes
5055 * but leave the pipe running.
5056 */
5057 if (IS_GEN2(dev))
a72e4c9f 5058 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5059
56b80e1f 5060 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5061 i9xx_check_fifo_underruns(dev_priv);
0b8765c6 5062}
79e53945 5063
87476d63
DV
5064static void i9xx_pfit_disable(struct intel_crtc *crtc)
5065{
5066 struct drm_device *dev = crtc->base.dev;
5067 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 5068
328d8e82
DV
5069 if (!crtc->config.gmch_pfit.control)
5070 return;
87476d63 5071
328d8e82 5072 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 5073
328d8e82
DV
5074 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5075 I915_READ(PFIT_CONTROL));
5076 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
5077}
5078
0b8765c6
JB
5079static void i9xx_crtc_disable(struct drm_crtc *crtc)
5080{
5081 struct drm_device *dev = crtc->dev;
5082 struct drm_i915_private *dev_priv = dev->dev_private;
5083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5084 struct intel_encoder *encoder;
0b8765c6 5085 int pipe = intel_crtc->pipe;
ef9c3aee 5086
f7abfe8b
CW
5087 if (!intel_crtc->active)
5088 return;
5089
4a3436e8
VS
5090 /*
5091 * Gen2 reports pipe underruns whenever all planes are disabled.
5092 * So diasble underrun reporting before all the planes get disabled.
5093 * FIXME: Need to fix the logic to work when we turn off all planes
5094 * but leave the pipe running.
5095 */
5096 if (IS_GEN2(dev))
a72e4c9f 5097 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5098
564ed191
ID
5099 /*
5100 * Vblank time updates from the shadow to live plane control register
5101 * are blocked if the memory self-refresh mode is active at that
5102 * moment. So to make sure the plane gets truly disabled, disable
5103 * first the self-refresh mode. The self-refresh enable bit in turn
5104 * will be checked/applied by the HW only at the next frame start
5105 * event which is after the vblank start event, so we need to have a
5106 * wait-for-vblank between disabling the plane and the pipe.
5107 */
5108 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
5109 intel_crtc_disable_planes(crtc);
5110
6304cd91
VS
5111 /*
5112 * On gen2 planes are double buffered but the pipe isn't, so we must
5113 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
5114 * We also need to wait on all gmch platforms because of the
5115 * self-refresh mode constraint explained above.
6304cd91 5116 */
564ed191 5117 intel_wait_for_vblank(dev, pipe);
6304cd91 5118
4b3a9526
VS
5119 drm_crtc_vblank_off(crtc);
5120 assert_vblank_disabled(crtc);
5121
5122 for_each_encoder_on_crtc(dev, crtc, encoder)
5123 encoder->disable(encoder);
5124
575f7ab7 5125 intel_disable_pipe(intel_crtc);
24a1f16d 5126
87476d63 5127 i9xx_pfit_disable(intel_crtc);
24a1f16d 5128
89b667f8
JB
5129 for_each_encoder_on_crtc(dev, crtc, encoder)
5130 if (encoder->post_disable)
5131 encoder->post_disable(encoder);
5132
409ee761 5133 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
5134 if (IS_CHERRYVIEW(dev))
5135 chv_disable_pll(dev_priv, pipe);
5136 else if (IS_VALLEYVIEW(dev))
5137 vlv_disable_pll(dev_priv, pipe);
5138 else
1c4e0274 5139 i9xx_disable_pll(intel_crtc);
076ed3b2 5140 }
0b8765c6 5141
4a3436e8 5142 if (!IS_GEN2(dev))
a72e4c9f 5143 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5144
f7abfe8b 5145 intel_crtc->active = false;
46ba614c 5146 intel_update_watermarks(crtc);
f37fcc2a 5147
efa9624e 5148 mutex_lock(&dev->struct_mutex);
6b383a7f 5149 intel_update_fbc(dev);
efa9624e 5150 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
5151}
5152
ee7b9f93
JB
5153static void i9xx_crtc_off(struct drm_crtc *crtc)
5154{
5155}
5156
976f8a20
DV
5157static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5158 bool enabled)
2c07245f
ZW
5159{
5160 struct drm_device *dev = crtc->dev;
5161 struct drm_i915_master_private *master_priv;
5162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5163 int pipe = intel_crtc->pipe;
79e53945
JB
5164
5165 if (!dev->primary->master)
5166 return;
5167
5168 master_priv = dev->primary->master->driver_priv;
5169 if (!master_priv->sarea_priv)
5170 return;
5171
79e53945
JB
5172 switch (pipe) {
5173 case 0:
5174 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5175 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5176 break;
5177 case 1:
5178 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5179 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5180 break;
5181 default:
9db4a9c7 5182 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
5183 break;
5184 }
79e53945
JB
5185}
5186
b04c5bd6
BF
5187/* Master function to enable/disable CRTC and corresponding power wells */
5188void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
5189{
5190 struct drm_device *dev = crtc->dev;
5191 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 5192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
5193 enum intel_display_power_domain domain;
5194 unsigned long domains;
976f8a20 5195
0e572fe7
DV
5196 if (enable) {
5197 if (!intel_crtc->active) {
e1e9fb84
DV
5198 domains = get_crtc_power_domains(crtc);
5199 for_each_power_domain(domain, domains)
5200 intel_display_power_get(dev_priv, domain);
5201 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
5202
5203 dev_priv->display.crtc_enable(crtc);
5204 }
5205 } else {
5206 if (intel_crtc->active) {
5207 dev_priv->display.crtc_disable(crtc);
5208
e1e9fb84
DV
5209 domains = intel_crtc->enabled_power_domains;
5210 for_each_power_domain(domain, domains)
5211 intel_display_power_put(dev_priv, domain);
5212 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
5213 }
5214 }
b04c5bd6
BF
5215}
5216
5217/**
5218 * Sets the power management mode of the pipe and plane.
5219 */
5220void intel_crtc_update_dpms(struct drm_crtc *crtc)
5221{
5222 struct drm_device *dev = crtc->dev;
5223 struct intel_encoder *intel_encoder;
5224 bool enable = false;
5225
5226 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5227 enable |= intel_encoder->connectors_active;
5228
5229 intel_crtc_control(crtc, enable);
976f8a20
DV
5230
5231 intel_crtc_update_sarea(crtc, enable);
5232}
5233
cdd59983
CW
5234static void intel_crtc_disable(struct drm_crtc *crtc)
5235{
cdd59983 5236 struct drm_device *dev = crtc->dev;
976f8a20 5237 struct drm_connector *connector;
ee7b9f93 5238 struct drm_i915_private *dev_priv = dev->dev_private;
2ff8fde1 5239 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
a071fa00 5240 enum pipe pipe = to_intel_crtc(crtc)->pipe;
cdd59983 5241
976f8a20
DV
5242 /* crtc should still be enabled when we disable it. */
5243 WARN_ON(!crtc->enabled);
5244
5245 dev_priv->display.crtc_disable(crtc);
5246 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
5247 dev_priv->display.off(crtc);
5248
f4510a27 5249 if (crtc->primary->fb) {
cdd59983 5250 mutex_lock(&dev->struct_mutex);
a071fa00
DV
5251 intel_unpin_fb_obj(old_obj);
5252 i915_gem_track_fb(old_obj, NULL,
5253 INTEL_FRONTBUFFER_PRIMARY(pipe));
cdd59983 5254 mutex_unlock(&dev->struct_mutex);
f4510a27 5255 crtc->primary->fb = NULL;
976f8a20
DV
5256 }
5257
5258 /* Update computed state. */
5259 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5260 if (!connector->encoder || !connector->encoder->crtc)
5261 continue;
5262
5263 if (connector->encoder->crtc != crtc)
5264 continue;
5265
5266 connector->dpms = DRM_MODE_DPMS_OFF;
5267 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
5268 }
5269}
5270
ea5b213a 5271void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5272{
4ef69c7a 5273 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5274
ea5b213a
CW
5275 drm_encoder_cleanup(encoder);
5276 kfree(intel_encoder);
7e7d76c3
JB
5277}
5278
9237329d 5279/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
5280 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5281 * state of the entire output pipe. */
9237329d 5282static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 5283{
5ab432ef
DV
5284 if (mode == DRM_MODE_DPMS_ON) {
5285 encoder->connectors_active = true;
5286
b2cabb0e 5287 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
5288 } else {
5289 encoder->connectors_active = false;
5290
b2cabb0e 5291 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 5292 }
79e53945
JB
5293}
5294
0a91ca29
DV
5295/* Cross check the actual hw state with our own modeset state tracking (and it's
5296 * internal consistency). */
b980514c 5297static void intel_connector_check_state(struct intel_connector *connector)
79e53945 5298{
0a91ca29
DV
5299 if (connector->get_hw_state(connector)) {
5300 struct intel_encoder *encoder = connector->encoder;
5301 struct drm_crtc *crtc;
5302 bool encoder_enabled;
5303 enum pipe pipe;
5304
5305 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5306 connector->base.base.id,
c23cc417 5307 connector->base.name);
0a91ca29 5308
0e32b39c
DA
5309 /* there is no real hw state for MST connectors */
5310 if (connector->mst_port)
5311 return;
5312
0a91ca29
DV
5313 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5314 "wrong connector dpms state\n");
5315 WARN(connector->base.encoder != &encoder->base,
5316 "active connector not linked to encoder\n");
0a91ca29 5317
36cd7444
DA
5318 if (encoder) {
5319 WARN(!encoder->connectors_active,
5320 "encoder->connectors_active not set\n");
5321
5322 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5323 WARN(!encoder_enabled, "encoder not enabled\n");
5324 if (WARN_ON(!encoder->base.crtc))
5325 return;
0a91ca29 5326
36cd7444 5327 crtc = encoder->base.crtc;
0a91ca29 5328
36cd7444
DA
5329 WARN(!crtc->enabled, "crtc not enabled\n");
5330 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5331 WARN(pipe != to_intel_crtc(crtc)->pipe,
5332 "encoder active on the wrong pipe\n");
5333 }
0a91ca29 5334 }
79e53945
JB
5335}
5336
5ab432ef
DV
5337/* Even simpler default implementation, if there's really no special case to
5338 * consider. */
5339void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5340{
5ab432ef
DV
5341 /* All the simple cases only support two dpms states. */
5342 if (mode != DRM_MODE_DPMS_ON)
5343 mode = DRM_MODE_DPMS_OFF;
d4270e57 5344
5ab432ef
DV
5345 if (mode == connector->dpms)
5346 return;
5347
5348 connector->dpms = mode;
5349
5350 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5351 if (connector->encoder)
5352 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5353
b980514c 5354 intel_modeset_check_state(connector->dev);
79e53945
JB
5355}
5356
f0947c37
DV
5357/* Simple connector->get_hw_state implementation for encoders that support only
5358 * one connector and no cloning and hence the encoder state determines the state
5359 * of the connector. */
5360bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5361{
24929352 5362 enum pipe pipe = 0;
f0947c37 5363 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5364
f0947c37 5365 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5366}
5367
1857e1da
DV
5368static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5369 struct intel_crtc_config *pipe_config)
5370{
5371 struct drm_i915_private *dev_priv = dev->dev_private;
5372 struct intel_crtc *pipe_B_crtc =
5373 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5374
5375 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5376 pipe_name(pipe), pipe_config->fdi_lanes);
5377 if (pipe_config->fdi_lanes > 4) {
5378 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5379 pipe_name(pipe), pipe_config->fdi_lanes);
5380 return false;
5381 }
5382
bafb6553 5383 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5384 if (pipe_config->fdi_lanes > 2) {
5385 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5386 pipe_config->fdi_lanes);
5387 return false;
5388 } else {
5389 return true;
5390 }
5391 }
5392
5393 if (INTEL_INFO(dev)->num_pipes == 2)
5394 return true;
5395
5396 /* Ivybridge 3 pipe is really complicated */
5397 switch (pipe) {
5398 case PIPE_A:
5399 return true;
5400 case PIPE_B:
5401 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5402 pipe_config->fdi_lanes > 2) {
5403 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5404 pipe_name(pipe), pipe_config->fdi_lanes);
5405 return false;
5406 }
5407 return true;
5408 case PIPE_C:
1e833f40 5409 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
5410 pipe_B_crtc->config.fdi_lanes <= 2) {
5411 if (pipe_config->fdi_lanes > 2) {
5412 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5413 pipe_name(pipe), pipe_config->fdi_lanes);
5414 return false;
5415 }
5416 } else {
5417 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5418 return false;
5419 }
5420 return true;
5421 default:
5422 BUG();
5423 }
5424}
5425
e29c22c0
DV
5426#define RETRY 1
5427static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5428 struct intel_crtc_config *pipe_config)
877d48d5 5429{
1857e1da 5430 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 5431 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 5432 int lane, link_bw, fdi_dotclock;
e29c22c0 5433 bool setup_ok, needs_recompute = false;
877d48d5 5434
e29c22c0 5435retry:
877d48d5
DV
5436 /* FDI is a binary signal running at ~2.7GHz, encoding
5437 * each output octet as 10 bits. The actual frequency
5438 * is stored as a divider into a 100MHz clock, and the
5439 * mode pixel clock is stored in units of 1KHz.
5440 * Hence the bw of each lane in terms of the mode signal
5441 * is:
5442 */
5443 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5444
241bfc38 5445 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5446
2bd89a07 5447 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5448 pipe_config->pipe_bpp);
5449
5450 pipe_config->fdi_lanes = lane;
5451
2bd89a07 5452 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5453 link_bw, &pipe_config->fdi_m_n);
1857e1da 5454
e29c22c0
DV
5455 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5456 intel_crtc->pipe, pipe_config);
5457 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5458 pipe_config->pipe_bpp -= 2*3;
5459 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5460 pipe_config->pipe_bpp);
5461 needs_recompute = true;
5462 pipe_config->bw_constrained = true;
5463
5464 goto retry;
5465 }
5466
5467 if (needs_recompute)
5468 return RETRY;
5469
5470 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5471}
5472
42db64ef
PZ
5473static void hsw_compute_ips_config(struct intel_crtc *crtc,
5474 struct intel_crtc_config *pipe_config)
5475{
d330a953 5476 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5477 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5478 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5479}
5480
a43f6e0f 5481static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 5482 struct intel_crtc_config *pipe_config)
79e53945 5483{
a43f6e0f 5484 struct drm_device *dev = crtc->base.dev;
8bd31e67 5485 struct drm_i915_private *dev_priv = dev->dev_private;
b8cecdf5 5486 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 5487
ad3a4479 5488 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 5489 if (INTEL_INFO(dev)->gen < 4) {
cf532bb2
VS
5490 int clock_limit =
5491 dev_priv->display.get_display_clock_speed(dev);
5492
5493 /*
5494 * Enable pixel doubling when the dot clock
5495 * is > 90% of the (display) core speed.
5496 *
b397c96b
VS
5497 * GDG double wide on either pipe,
5498 * otherwise pipe A only.
cf532bb2 5499 */
b397c96b 5500 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5501 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5502 clock_limit *= 2;
cf532bb2 5503 pipe_config->double_wide = true;
ad3a4479
VS
5504 }
5505
241bfc38 5506 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5507 return -EINVAL;
2c07245f 5508 }
89749350 5509
1d1d0e27
VS
5510 /*
5511 * Pipe horizontal size must be even in:
5512 * - DVO ganged mode
5513 * - LVDS dual channel mode
5514 * - Double wide pipe
5515 */
409ee761 5516 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
5517 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5518 pipe_config->pipe_src_w &= ~1;
5519
8693a824
DL
5520 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5521 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5522 */
5523 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5524 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5525 return -EINVAL;
44f46b42 5526
bd080ee5 5527 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5528 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5529 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5530 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5531 * for lvds. */
5532 pipe_config->pipe_bpp = 8*3;
5533 }
5534
f5adf94e 5535 if (HAS_IPS(dev))
a43f6e0f
DV
5536 hsw_compute_ips_config(crtc, pipe_config);
5537
877d48d5 5538 if (pipe_config->has_pch_encoder)
a43f6e0f 5539 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5540
e29c22c0 5541 return 0;
79e53945
JB
5542}
5543
25eb05fc
JB
5544static int valleyview_get_display_clock_speed(struct drm_device *dev)
5545{
d197b7d3
VS
5546 struct drm_i915_private *dev_priv = dev->dev_private;
5547 int vco = valleyview_get_vco(dev_priv);
5548 u32 val;
5549 int divider;
5550
d49a340d
VS
5551 /* FIXME: Punit isn't quite ready yet */
5552 if (IS_CHERRYVIEW(dev))
5553 return 400000;
5554
d197b7d3
VS
5555 mutex_lock(&dev_priv->dpio_lock);
5556 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5557 mutex_unlock(&dev_priv->dpio_lock);
5558
5559 divider = val & DISPLAY_FREQUENCY_VALUES;
5560
7d007f40
VS
5561 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5562 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5563 "cdclk change in progress\n");
5564
d197b7d3 5565 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
25eb05fc
JB
5566}
5567
e70236a8
JB
5568static int i945_get_display_clock_speed(struct drm_device *dev)
5569{
5570 return 400000;
5571}
79e53945 5572
e70236a8 5573static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5574{
e70236a8
JB
5575 return 333000;
5576}
79e53945 5577
e70236a8
JB
5578static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5579{
5580 return 200000;
5581}
79e53945 5582
257a7ffc
DV
5583static int pnv_get_display_clock_speed(struct drm_device *dev)
5584{
5585 u16 gcfgc = 0;
5586
5587 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5588
5589 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5590 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5591 return 267000;
5592 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5593 return 333000;
5594 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5595 return 444000;
5596 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5597 return 200000;
5598 default:
5599 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5600 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5601 return 133000;
5602 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5603 return 167000;
5604 }
5605}
5606
e70236a8
JB
5607static int i915gm_get_display_clock_speed(struct drm_device *dev)
5608{
5609 u16 gcfgc = 0;
79e53945 5610
e70236a8
JB
5611 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5612
5613 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5614 return 133000;
5615 else {
5616 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5617 case GC_DISPLAY_CLOCK_333_MHZ:
5618 return 333000;
5619 default:
5620 case GC_DISPLAY_CLOCK_190_200_MHZ:
5621 return 190000;
79e53945 5622 }
e70236a8
JB
5623 }
5624}
5625
5626static int i865_get_display_clock_speed(struct drm_device *dev)
5627{
5628 return 266000;
5629}
5630
5631static int i855_get_display_clock_speed(struct drm_device *dev)
5632{
5633 u16 hpllcc = 0;
5634 /* Assume that the hardware is in the high speed state. This
5635 * should be the default.
5636 */
5637 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5638 case GC_CLOCK_133_200:
5639 case GC_CLOCK_100_200:
5640 return 200000;
5641 case GC_CLOCK_166_250:
5642 return 250000;
5643 case GC_CLOCK_100_133:
79e53945 5644 return 133000;
e70236a8 5645 }
79e53945 5646
e70236a8
JB
5647 /* Shouldn't happen */
5648 return 0;
5649}
79e53945 5650
e70236a8
JB
5651static int i830_get_display_clock_speed(struct drm_device *dev)
5652{
5653 return 133000;
79e53945
JB
5654}
5655
2c07245f 5656static void
a65851af 5657intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5658{
a65851af
VS
5659 while (*num > DATA_LINK_M_N_MASK ||
5660 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5661 *num >>= 1;
5662 *den >>= 1;
5663 }
5664}
5665
a65851af
VS
5666static void compute_m_n(unsigned int m, unsigned int n,
5667 uint32_t *ret_m, uint32_t *ret_n)
5668{
5669 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5670 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5671 intel_reduce_m_n_ratio(ret_m, ret_n);
5672}
5673
e69d0bc1
DV
5674void
5675intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5676 int pixel_clock, int link_clock,
5677 struct intel_link_m_n *m_n)
2c07245f 5678{
e69d0bc1 5679 m_n->tu = 64;
a65851af
VS
5680
5681 compute_m_n(bits_per_pixel * pixel_clock,
5682 link_clock * nlanes * 8,
5683 &m_n->gmch_m, &m_n->gmch_n);
5684
5685 compute_m_n(pixel_clock, link_clock,
5686 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5687}
5688
a7615030
CW
5689static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5690{
d330a953
JN
5691 if (i915.panel_use_ssc >= 0)
5692 return i915.panel_use_ssc != 0;
41aa3448 5693 return dev_priv->vbt.lvds_use_ssc
435793df 5694 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5695}
5696
409ee761 5697static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
c65d77d8 5698{
409ee761 5699 struct drm_device *dev = crtc->base.dev;
c65d77d8
JB
5700 struct drm_i915_private *dev_priv = dev->dev_private;
5701 int refclk;
5702
a0c4da24 5703 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5704 refclk = 100000;
d0737e1d 5705 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5706 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5707 refclk = dev_priv->vbt.lvds_ssc_freq;
5708 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5709 } else if (!IS_GEN2(dev)) {
5710 refclk = 96000;
5711 } else {
5712 refclk = 48000;
5713 }
5714
5715 return refclk;
5716}
5717
7429e9d4 5718static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5719{
7df00d7a 5720 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5721}
f47709a9 5722
7429e9d4
DV
5723static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5724{
5725 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5726}
5727
f47709a9 5728static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5729 intel_clock_t *reduced_clock)
5730{
f47709a9 5731 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5732 u32 fp, fp2 = 0;
5733
5734 if (IS_PINEVIEW(dev)) {
7429e9d4 5735 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5736 if (reduced_clock)
7429e9d4 5737 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5738 } else {
7429e9d4 5739 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5740 if (reduced_clock)
7429e9d4 5741 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5742 }
5743
8bcc2795 5744 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5745
f47709a9 5746 crtc->lowfreq_avail = false;
409ee761 5747 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
d330a953 5748 reduced_clock && i915.powersave) {
8bcc2795 5749 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5750 crtc->lowfreq_avail = true;
a7516a05 5751 } else {
8bcc2795 5752 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5753 }
5754}
5755
5e69f97f
CML
5756static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5757 pipe)
89b667f8
JB
5758{
5759 u32 reg_val;
5760
5761 /*
5762 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5763 * and set it to a reasonable value instead.
5764 */
ab3c759a 5765 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5766 reg_val &= 0xffffff00;
5767 reg_val |= 0x00000030;
ab3c759a 5768 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5769
ab3c759a 5770 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5771 reg_val &= 0x8cffffff;
5772 reg_val = 0x8c000000;
ab3c759a 5773 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5774
ab3c759a 5775 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5776 reg_val &= 0xffffff00;
ab3c759a 5777 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5778
ab3c759a 5779 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5780 reg_val &= 0x00ffffff;
5781 reg_val |= 0xb0000000;
ab3c759a 5782 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5783}
5784
b551842d
DV
5785static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5786 struct intel_link_m_n *m_n)
5787{
5788 struct drm_device *dev = crtc->base.dev;
5789 struct drm_i915_private *dev_priv = dev->dev_private;
5790 int pipe = crtc->pipe;
5791
e3b95f1e
DV
5792 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5793 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5794 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5795 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5796}
5797
5798static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
5799 struct intel_link_m_n *m_n,
5800 struct intel_link_m_n *m2_n2)
b551842d
DV
5801{
5802 struct drm_device *dev = crtc->base.dev;
5803 struct drm_i915_private *dev_priv = dev->dev_private;
5804 int pipe = crtc->pipe;
5805 enum transcoder transcoder = crtc->config.cpu_transcoder;
5806
5807 if (INTEL_INFO(dev)->gen >= 5) {
5808 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5809 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5810 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5811 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
5812 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5813 * for gen < 8) and if DRRS is supported (to make sure the
5814 * registers are not unnecessarily accessed).
5815 */
5816 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5817 crtc->config.has_drrs) {
5818 I915_WRITE(PIPE_DATA_M2(transcoder),
5819 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5820 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5821 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5822 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5823 }
b551842d 5824 } else {
e3b95f1e
DV
5825 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5826 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5827 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5828 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5829 }
5830}
5831
f769cd24 5832void intel_dp_set_m_n(struct intel_crtc *crtc)
03afc4a2
DV
5833{
5834 if (crtc->config.has_pch_encoder)
5835 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5836 else
f769cd24
VK
5837 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5838 &crtc->config.dp_m2_n2);
03afc4a2
DV
5839}
5840
d288f65f
VS
5841static void vlv_update_pll(struct intel_crtc *crtc,
5842 struct intel_crtc_config *pipe_config)
bdd4b6a6
DV
5843{
5844 u32 dpll, dpll_md;
5845
5846 /*
5847 * Enable DPIO clock input. We should never disable the reference
5848 * clock for pipe B, since VGA hotplug / manual detection depends
5849 * on it.
5850 */
5851 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5852 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5853 /* We should never disable this, set it here for state tracking */
5854 if (crtc->pipe == PIPE_B)
5855 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5856 dpll |= DPLL_VCO_ENABLE;
d288f65f 5857 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 5858
d288f65f 5859 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 5860 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 5861 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
5862}
5863
d288f65f
VS
5864static void vlv_prepare_pll(struct intel_crtc *crtc,
5865 const struct intel_crtc_config *pipe_config)
a0c4da24 5866{
f47709a9 5867 struct drm_device *dev = crtc->base.dev;
a0c4da24 5868 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5869 int pipe = crtc->pipe;
bdd4b6a6 5870 u32 mdiv;
a0c4da24 5871 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5872 u32 coreclk, reg_val;
a0c4da24 5873
09153000
DV
5874 mutex_lock(&dev_priv->dpio_lock);
5875
d288f65f
VS
5876 bestn = pipe_config->dpll.n;
5877 bestm1 = pipe_config->dpll.m1;
5878 bestm2 = pipe_config->dpll.m2;
5879 bestp1 = pipe_config->dpll.p1;
5880 bestp2 = pipe_config->dpll.p2;
a0c4da24 5881
89b667f8
JB
5882 /* See eDP HDMI DPIO driver vbios notes doc */
5883
5884 /* PLL B needs special handling */
bdd4b6a6 5885 if (pipe == PIPE_B)
5e69f97f 5886 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5887
5888 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5889 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5890
5891 /* Disable target IRef on PLL */
ab3c759a 5892 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5893 reg_val &= 0x00ffffff;
ab3c759a 5894 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5895
5896 /* Disable fast lock */
ab3c759a 5897 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5898
5899 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5900 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5901 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5902 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5903 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5904
5905 /*
5906 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5907 * but we don't support that).
5908 * Note: don't use the DAC post divider as it seems unstable.
5909 */
5910 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5911 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5912
a0c4da24 5913 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5914 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5915
89b667f8 5916 /* Set HBR and RBR LPF coefficients */
d288f65f 5917 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
5918 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5919 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 5920 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5921 0x009f0003);
89b667f8 5922 else
ab3c759a 5923 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5924 0x00d0000f);
5925
0a88818d 5926 if (crtc->config.has_dp_encoder) {
89b667f8 5927 /* Use SSC source */
bdd4b6a6 5928 if (pipe == PIPE_A)
ab3c759a 5929 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5930 0x0df40000);
5931 else
ab3c759a 5932 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5933 0x0df70000);
5934 } else { /* HDMI or VGA */
5935 /* Use bend source */
bdd4b6a6 5936 if (pipe == PIPE_A)
ab3c759a 5937 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5938 0x0df70000);
5939 else
ab3c759a 5940 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5941 0x0df40000);
5942 }
a0c4da24 5943
ab3c759a 5944 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 5945 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
5946 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5947 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 5948 coreclk |= 0x01000000;
ab3c759a 5949 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5950
ab3c759a 5951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5952 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5953}
5954
d288f65f
VS
5955static void chv_update_pll(struct intel_crtc *crtc,
5956 struct intel_crtc_config *pipe_config)
1ae0d137 5957{
d288f65f 5958 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
5959 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5960 DPLL_VCO_ENABLE;
5961 if (crtc->pipe != PIPE_A)
d288f65f 5962 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 5963
d288f65f
VS
5964 pipe_config->dpll_hw_state.dpll_md =
5965 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
5966}
5967
d288f65f
VS
5968static void chv_prepare_pll(struct intel_crtc *crtc,
5969 const struct intel_crtc_config *pipe_config)
9d556c99
CML
5970{
5971 struct drm_device *dev = crtc->base.dev;
5972 struct drm_i915_private *dev_priv = dev->dev_private;
5973 int pipe = crtc->pipe;
5974 int dpll_reg = DPLL(crtc->pipe);
5975 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 5976 u32 loopfilter, intcoeff;
9d556c99
CML
5977 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5978 int refclk;
5979
d288f65f
VS
5980 bestn = pipe_config->dpll.n;
5981 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5982 bestm1 = pipe_config->dpll.m1;
5983 bestm2 = pipe_config->dpll.m2 >> 22;
5984 bestp1 = pipe_config->dpll.p1;
5985 bestp2 = pipe_config->dpll.p2;
9d556c99
CML
5986
5987 /*
5988 * Enable Refclk and SSC
5989 */
a11b0703 5990 I915_WRITE(dpll_reg,
d288f65f 5991 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703
VS
5992
5993 mutex_lock(&dev_priv->dpio_lock);
9d556c99 5994
9d556c99
CML
5995 /* p1 and p2 divider */
5996 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5997 5 << DPIO_CHV_S1_DIV_SHIFT |
5998 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5999 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6000 1 << DPIO_CHV_K_DIV_SHIFT);
6001
6002 /* Feedback post-divider - m2 */
6003 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6004
6005 /* Feedback refclk divider - n and m1 */
6006 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6007 DPIO_CHV_M1_DIV_BY_2 |
6008 1 << DPIO_CHV_N_DIV_SHIFT);
6009
6010 /* M2 fraction division */
6011 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6012
6013 /* M2 fraction division enable */
6014 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6015 DPIO_CHV_FRAC_DIV_EN |
6016 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6017
6018 /* Loop filter */
409ee761 6019 refclk = i9xx_get_refclk(crtc, 0);
9d556c99
CML
6020 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6021 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6022 if (refclk == 100000)
6023 intcoeff = 11;
6024 else if (refclk == 38400)
6025 intcoeff = 10;
6026 else
6027 intcoeff = 9;
6028 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6029 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6030
6031 /* AFC Recal */
6032 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6033 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6034 DPIO_AFC_RECAL);
6035
6036 mutex_unlock(&dev_priv->dpio_lock);
6037}
6038
d288f65f
VS
6039/**
6040 * vlv_force_pll_on - forcibly enable just the PLL
6041 * @dev_priv: i915 private structure
6042 * @pipe: pipe PLL to enable
6043 * @dpll: PLL configuration
6044 *
6045 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6046 * in cases where we need the PLL enabled even when @pipe is not going to
6047 * be enabled.
6048 */
6049void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6050 const struct dpll *dpll)
6051{
6052 struct intel_crtc *crtc =
6053 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6054 struct intel_crtc_config pipe_config = {
6055 .pixel_multiplier = 1,
6056 .dpll = *dpll,
6057 };
6058
6059 if (IS_CHERRYVIEW(dev)) {
6060 chv_update_pll(crtc, &pipe_config);
6061 chv_prepare_pll(crtc, &pipe_config);
6062 chv_enable_pll(crtc, &pipe_config);
6063 } else {
6064 vlv_update_pll(crtc, &pipe_config);
6065 vlv_prepare_pll(crtc, &pipe_config);
6066 vlv_enable_pll(crtc, &pipe_config);
6067 }
6068}
6069
6070/**
6071 * vlv_force_pll_off - forcibly disable just the PLL
6072 * @dev_priv: i915 private structure
6073 * @pipe: pipe PLL to disable
6074 *
6075 * Disable the PLL for @pipe. To be used in cases where we need
6076 * the PLL enabled even when @pipe is not going to be enabled.
6077 */
6078void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6079{
6080 if (IS_CHERRYVIEW(dev))
6081 chv_disable_pll(to_i915(dev), pipe);
6082 else
6083 vlv_disable_pll(to_i915(dev), pipe);
6084}
6085
f47709a9
DV
6086static void i9xx_update_pll(struct intel_crtc *crtc,
6087 intel_clock_t *reduced_clock,
eb1cbe48
DV
6088 int num_connectors)
6089{
f47709a9 6090 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6091 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
6092 u32 dpll;
6093 bool is_sdvo;
d0737e1d 6094 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6095
f47709a9 6096 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6097
d0737e1d
ACO
6098 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6099 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
6100
6101 dpll = DPLL_VGA_MODE_DIS;
6102
d0737e1d 6103 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6104 dpll |= DPLLB_MODE_LVDS;
6105 else
6106 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6107
ef1b460d 6108 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
d0737e1d 6109 dpll |= (crtc->new_config->pixel_multiplier - 1)
198a037f 6110 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6111 }
198a037f
DV
6112
6113 if (is_sdvo)
4a33e48d 6114 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6115
0a88818d 6116 if (crtc->new_config->has_dp_encoder)
4a33e48d 6117 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6118
6119 /* compute bitmask from p1 value */
6120 if (IS_PINEVIEW(dev))
6121 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6122 else {
6123 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6124 if (IS_G4X(dev) && reduced_clock)
6125 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6126 }
6127 switch (clock->p2) {
6128 case 5:
6129 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6130 break;
6131 case 7:
6132 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6133 break;
6134 case 10:
6135 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6136 break;
6137 case 14:
6138 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6139 break;
6140 }
6141 if (INTEL_INFO(dev)->gen >= 4)
6142 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6143
d0737e1d 6144 if (crtc->new_config->sdvo_tv_clock)
eb1cbe48 6145 dpll |= PLL_REF_INPUT_TVCLKINBC;
d0737e1d 6146 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6147 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6148 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6149 else
6150 dpll |= PLL_REF_INPUT_DREFCLK;
6151
6152 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6153 crtc->new_config->dpll_hw_state.dpll = dpll;
8bcc2795 6154
eb1cbe48 6155 if (INTEL_INFO(dev)->gen >= 4) {
d0737e1d 6156 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
ef1b460d 6157 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d0737e1d 6158 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6159 }
6160}
6161
f47709a9 6162static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 6163 intel_clock_t *reduced_clock,
eb1cbe48
DV
6164 int num_connectors)
6165{
f47709a9 6166 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6167 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 6168 u32 dpll;
d0737e1d 6169 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6170
f47709a9 6171 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6172
eb1cbe48
DV
6173 dpll = DPLL_VGA_MODE_DIS;
6174
d0737e1d 6175 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6176 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6177 } else {
6178 if (clock->p1 == 2)
6179 dpll |= PLL_P1_DIVIDE_BY_TWO;
6180 else
6181 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6182 if (clock->p2 == 4)
6183 dpll |= PLL_P2_DIVIDE_BY_4;
6184 }
6185
d0737e1d 6186 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
4a33e48d
DV
6187 dpll |= DPLL_DVO_2X_MODE;
6188
d0737e1d 6189 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6190 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6191 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6192 else
6193 dpll |= PLL_REF_INPUT_DREFCLK;
6194
6195 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6196 crtc->new_config->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6197}
6198
8a654f3b 6199static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
6200{
6201 struct drm_device *dev = intel_crtc->base.dev;
6202 struct drm_i915_private *dev_priv = dev->dev_private;
6203 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6204 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
6205 struct drm_display_mode *adjusted_mode =
6206 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
6207 uint32_t crtc_vtotal, crtc_vblank_end;
6208 int vsyncshift = 0;
4d8a62ea
DV
6209
6210 /* We need to be careful not to changed the adjusted mode, for otherwise
6211 * the hw state checker will get angry at the mismatch. */
6212 crtc_vtotal = adjusted_mode->crtc_vtotal;
6213 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6214
609aeaca 6215 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6216 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6217 crtc_vtotal -= 1;
6218 crtc_vblank_end -= 1;
609aeaca 6219
409ee761 6220 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
6221 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6222 else
6223 vsyncshift = adjusted_mode->crtc_hsync_start -
6224 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6225 if (vsyncshift < 0)
6226 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6227 }
6228
6229 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 6230 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6231
fe2b8f9d 6232 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6233 (adjusted_mode->crtc_hdisplay - 1) |
6234 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6235 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6236 (adjusted_mode->crtc_hblank_start - 1) |
6237 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6238 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6239 (adjusted_mode->crtc_hsync_start - 1) |
6240 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6241
fe2b8f9d 6242 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6243 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6244 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6245 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6246 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6247 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6248 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
6249 (adjusted_mode->crtc_vsync_start - 1) |
6250 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6251
b5e508d4
PZ
6252 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6253 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6254 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6255 * bits. */
6256 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6257 (pipe == PIPE_B || pipe == PIPE_C))
6258 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6259
b0e77b9c
PZ
6260 /* pipesrc controls the size that is scaled from, which should
6261 * always be the user's requested size.
6262 */
6263 I915_WRITE(PIPESRC(pipe),
37327abd
VS
6264 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6265 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
6266}
6267
1bd1bd80
DV
6268static void intel_get_pipe_timings(struct intel_crtc *crtc,
6269 struct intel_crtc_config *pipe_config)
6270{
6271 struct drm_device *dev = crtc->base.dev;
6272 struct drm_i915_private *dev_priv = dev->dev_private;
6273 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6274 uint32_t tmp;
6275
6276 tmp = I915_READ(HTOTAL(cpu_transcoder));
6277 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6278 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6279 tmp = I915_READ(HBLANK(cpu_transcoder));
6280 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6281 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6282 tmp = I915_READ(HSYNC(cpu_transcoder));
6283 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6284 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6285
6286 tmp = I915_READ(VTOTAL(cpu_transcoder));
6287 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6288 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6289 tmp = I915_READ(VBLANK(cpu_transcoder));
6290 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6291 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6292 tmp = I915_READ(VSYNC(cpu_transcoder));
6293 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6294 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6295
6296 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6297 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6298 pipe_config->adjusted_mode.crtc_vtotal += 1;
6299 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6300 }
6301
6302 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
6303 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6304 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6305
6306 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6307 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
6308}
6309
f6a83288
DV
6310void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6311 struct intel_crtc_config *pipe_config)
babea61d 6312{
f6a83288
DV
6313 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6314 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6315 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6316 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 6317
f6a83288
DV
6318 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6319 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6320 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6321 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 6322
f6a83288 6323 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 6324
f6a83288
DV
6325 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6326 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
6327}
6328
84b046f3
DV
6329static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6330{
6331 struct drm_device *dev = intel_crtc->base.dev;
6332 struct drm_i915_private *dev_priv = dev->dev_private;
6333 uint32_t pipeconf;
6334
9f11a9e4 6335 pipeconf = 0;
84b046f3 6336
b6b5d049
VS
6337 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6338 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6339 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 6340
cf532bb2
VS
6341 if (intel_crtc->config.double_wide)
6342 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 6343
ff9ce46e
DV
6344 /* only g4x and later have fancy bpc/dither controls */
6345 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
6346 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6347 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6348 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 6349 PIPECONF_DITHER_TYPE_SP;
84b046f3 6350
ff9ce46e
DV
6351 switch (intel_crtc->config.pipe_bpp) {
6352 case 18:
6353 pipeconf |= PIPECONF_6BPC;
6354 break;
6355 case 24:
6356 pipeconf |= PIPECONF_8BPC;
6357 break;
6358 case 30:
6359 pipeconf |= PIPECONF_10BPC;
6360 break;
6361 default:
6362 /* Case prevented by intel_choose_pipe_bpp_dither. */
6363 BUG();
84b046f3
DV
6364 }
6365 }
6366
6367 if (HAS_PIPE_CXSR(dev)) {
6368 if (intel_crtc->lowfreq_avail) {
6369 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6370 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6371 } else {
6372 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6373 }
6374 }
6375
efc2cfff
VS
6376 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6377 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 6378 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
6379 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6380 else
6381 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6382 } else
84b046f3
DV
6383 pipeconf |= PIPECONF_PROGRESSIVE;
6384
9f11a9e4
DV
6385 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6386 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6387
84b046f3
DV
6388 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6389 POSTING_READ(PIPECONF(intel_crtc->pipe));
6390}
6391
d6dfee7a 6392static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
79e53945 6393{
c7653199 6394 struct drm_device *dev = crtc->base.dev;
79e53945 6395 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 6396 int refclk, num_connectors = 0;
652c393a 6397 intel_clock_t clock, reduced_clock;
a16af721 6398 bool ok, has_reduced_clock = false;
e9fd1c02 6399 bool is_lvds = false, is_dsi = false;
5eddb70b 6400 struct intel_encoder *encoder;
d4906093 6401 const intel_limit_t *limit;
79e53945 6402
d0737e1d
ACO
6403 for_each_intel_encoder(dev, encoder) {
6404 if (encoder->new_crtc != crtc)
6405 continue;
6406
5eddb70b 6407 switch (encoder->type) {
79e53945
JB
6408 case INTEL_OUTPUT_LVDS:
6409 is_lvds = true;
6410 break;
e9fd1c02
JN
6411 case INTEL_OUTPUT_DSI:
6412 is_dsi = true;
6413 break;
6847d71b
PZ
6414 default:
6415 break;
79e53945 6416 }
43565a06 6417
c751ce4f 6418 num_connectors++;
79e53945
JB
6419 }
6420
f2335330 6421 if (is_dsi)
5b18e57c 6422 return 0;
f2335330 6423
d0737e1d 6424 if (!crtc->new_config->clock_set) {
409ee761 6425 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6426
e9fd1c02
JN
6427 /*
6428 * Returns a set of divisors for the desired target clock with
6429 * the given refclk, or FALSE. The returned values represent
6430 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6431 * 2) / p1 / p2.
6432 */
409ee761 6433 limit = intel_limit(crtc, refclk);
c7653199 6434 ok = dev_priv->display.find_dpll(limit, crtc,
d0737e1d 6435 crtc->new_config->port_clock,
e9fd1c02 6436 refclk, NULL, &clock);
f2335330 6437 if (!ok) {
e9fd1c02
JN
6438 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6439 return -EINVAL;
6440 }
79e53945 6441
f2335330
JN
6442 if (is_lvds && dev_priv->lvds_downclock_avail) {
6443 /*
6444 * Ensure we match the reduced clock's P to the target
6445 * clock. If the clocks don't match, we can't switch
6446 * the display clock by using the FP0/FP1. In such case
6447 * we will disable the LVDS downclock feature.
6448 */
6449 has_reduced_clock =
c7653199 6450 dev_priv->display.find_dpll(limit, crtc,
f2335330
JN
6451 dev_priv->lvds_downclock,
6452 refclk, &clock,
6453 &reduced_clock);
6454 }
6455 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
6456 crtc->new_config->dpll.n = clock.n;
6457 crtc->new_config->dpll.m1 = clock.m1;
6458 crtc->new_config->dpll.m2 = clock.m2;
6459 crtc->new_config->dpll.p1 = clock.p1;
6460 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 6461 }
7026d4ac 6462
e9fd1c02 6463 if (IS_GEN2(dev)) {
c7653199 6464 i8xx_update_pll(crtc,
2a8f64ca
VP
6465 has_reduced_clock ? &reduced_clock : NULL,
6466 num_connectors);
9d556c99 6467 } else if (IS_CHERRYVIEW(dev)) {
d0737e1d 6468 chv_update_pll(crtc, crtc->new_config);
e9fd1c02 6469 } else if (IS_VALLEYVIEW(dev)) {
d0737e1d 6470 vlv_update_pll(crtc, crtc->new_config);
e9fd1c02 6471 } else {
c7653199 6472 i9xx_update_pll(crtc,
eb1cbe48 6473 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6474 num_connectors);
e9fd1c02 6475 }
79e53945 6476
c8f7a0db 6477 return 0;
f564048e
EA
6478}
6479
2fa2fe9a
DV
6480static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6481 struct intel_crtc_config *pipe_config)
6482{
6483 struct drm_device *dev = crtc->base.dev;
6484 struct drm_i915_private *dev_priv = dev->dev_private;
6485 uint32_t tmp;
6486
dc9e7dec
VS
6487 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6488 return;
6489
2fa2fe9a 6490 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6491 if (!(tmp & PFIT_ENABLE))
6492 return;
2fa2fe9a 6493
06922821 6494 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6495 if (INTEL_INFO(dev)->gen < 4) {
6496 if (crtc->pipe != PIPE_B)
6497 return;
2fa2fe9a
DV
6498 } else {
6499 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6500 return;
6501 }
6502
06922821 6503 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6504 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6505 if (INTEL_INFO(dev)->gen < 5)
6506 pipe_config->gmch_pfit.lvds_border_bits =
6507 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6508}
6509
acbec814
JB
6510static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6511 struct intel_crtc_config *pipe_config)
6512{
6513 struct drm_device *dev = crtc->base.dev;
6514 struct drm_i915_private *dev_priv = dev->dev_private;
6515 int pipe = pipe_config->cpu_transcoder;
6516 intel_clock_t clock;
6517 u32 mdiv;
662c6ecb 6518 int refclk = 100000;
acbec814 6519
f573de5a
SK
6520 /* In case of MIPI DPLL will not even be used */
6521 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6522 return;
6523
acbec814 6524 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6525 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6526 mutex_unlock(&dev_priv->dpio_lock);
6527
6528 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6529 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6530 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6531 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6532 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6533
f646628b 6534 vlv_clock(refclk, &clock);
acbec814 6535
f646628b
VS
6536 /* clock.dot is the fast clock */
6537 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6538}
6539
1ad292b5
JB
6540static void i9xx_get_plane_config(struct intel_crtc *crtc,
6541 struct intel_plane_config *plane_config)
6542{
6543 struct drm_device *dev = crtc->base.dev;
6544 struct drm_i915_private *dev_priv = dev->dev_private;
6545 u32 val, base, offset;
6546 int pipe = crtc->pipe, plane = crtc->plane;
6547 int fourcc, pixel_format;
6548 int aligned_height;
6549
66e514c1
DA
6550 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6551 if (!crtc->base.primary->fb) {
1ad292b5
JB
6552 DRM_DEBUG_KMS("failed to alloc fb\n");
6553 return;
6554 }
6555
6556 val = I915_READ(DSPCNTR(plane));
6557
6558 if (INTEL_INFO(dev)->gen >= 4)
6559 if (val & DISPPLANE_TILED)
6560 plane_config->tiled = true;
6561
6562 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6563 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6564 crtc->base.primary->fb->pixel_format = fourcc;
6565 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6566 drm_format_plane_cpp(fourcc, 0) * 8;
6567
6568 if (INTEL_INFO(dev)->gen >= 4) {
6569 if (plane_config->tiled)
6570 offset = I915_READ(DSPTILEOFF(plane));
6571 else
6572 offset = I915_READ(DSPLINOFF(plane));
6573 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6574 } else {
6575 base = I915_READ(DSPADDR(plane));
6576 }
6577 plane_config->base = base;
6578
6579 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6580 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6581 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6582
6583 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 6584 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6585
66e514c1 6586 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
6587 plane_config->tiled);
6588
1267a26b
FF
6589 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6590 aligned_height);
1ad292b5
JB
6591
6592 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6593 pipe, plane, crtc->base.primary->fb->width,
6594 crtc->base.primary->fb->height,
6595 crtc->base.primary->fb->bits_per_pixel, base,
6596 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6597 plane_config->size);
6598
6599}
6600
70b23a98
VS
6601static void chv_crtc_clock_get(struct intel_crtc *crtc,
6602 struct intel_crtc_config *pipe_config)
6603{
6604 struct drm_device *dev = crtc->base.dev;
6605 struct drm_i915_private *dev_priv = dev->dev_private;
6606 int pipe = pipe_config->cpu_transcoder;
6607 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6608 intel_clock_t clock;
6609 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6610 int refclk = 100000;
6611
6612 mutex_lock(&dev_priv->dpio_lock);
6613 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6614 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6615 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6616 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6617 mutex_unlock(&dev_priv->dpio_lock);
6618
6619 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6620 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6621 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6622 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6623 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6624
6625 chv_clock(refclk, &clock);
6626
6627 /* clock.dot is the fast clock */
6628 pipe_config->port_clock = clock.dot / 5;
6629}
6630
0e8ffe1b
DV
6631static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6632 struct intel_crtc_config *pipe_config)
6633{
6634 struct drm_device *dev = crtc->base.dev;
6635 struct drm_i915_private *dev_priv = dev->dev_private;
6636 uint32_t tmp;
6637
f458ebbc
DV
6638 if (!intel_display_power_is_enabled(dev_priv,
6639 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
6640 return false;
6641
e143a21c 6642 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6643 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6644
0e8ffe1b
DV
6645 tmp = I915_READ(PIPECONF(crtc->pipe));
6646 if (!(tmp & PIPECONF_ENABLE))
6647 return false;
6648
42571aef
VS
6649 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6650 switch (tmp & PIPECONF_BPC_MASK) {
6651 case PIPECONF_6BPC:
6652 pipe_config->pipe_bpp = 18;
6653 break;
6654 case PIPECONF_8BPC:
6655 pipe_config->pipe_bpp = 24;
6656 break;
6657 case PIPECONF_10BPC:
6658 pipe_config->pipe_bpp = 30;
6659 break;
6660 default:
6661 break;
6662 }
6663 }
6664
b5a9fa09
DV
6665 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6666 pipe_config->limited_color_range = true;
6667
282740f7
VS
6668 if (INTEL_INFO(dev)->gen < 4)
6669 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6670
1bd1bd80
DV
6671 intel_get_pipe_timings(crtc, pipe_config);
6672
2fa2fe9a
DV
6673 i9xx_get_pfit_config(crtc, pipe_config);
6674
6c49f241
DV
6675 if (INTEL_INFO(dev)->gen >= 4) {
6676 tmp = I915_READ(DPLL_MD(crtc->pipe));
6677 pipe_config->pixel_multiplier =
6678 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6679 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6680 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6681 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6682 tmp = I915_READ(DPLL(crtc->pipe));
6683 pipe_config->pixel_multiplier =
6684 ((tmp & SDVO_MULTIPLIER_MASK)
6685 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6686 } else {
6687 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6688 * port and will be fixed up in the encoder->get_config
6689 * function. */
6690 pipe_config->pixel_multiplier = 1;
6691 }
8bcc2795
DV
6692 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6693 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
6694 /*
6695 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6696 * on 830. Filter it out here so that we don't
6697 * report errors due to that.
6698 */
6699 if (IS_I830(dev))
6700 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6701
8bcc2795
DV
6702 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6703 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6704 } else {
6705 /* Mask out read-only status bits. */
6706 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6707 DPLL_PORTC_READY_MASK |
6708 DPLL_PORTB_READY_MASK);
8bcc2795 6709 }
6c49f241 6710
70b23a98
VS
6711 if (IS_CHERRYVIEW(dev))
6712 chv_crtc_clock_get(crtc, pipe_config);
6713 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6714 vlv_crtc_clock_get(crtc, pipe_config);
6715 else
6716 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6717
0e8ffe1b
DV
6718 return true;
6719}
6720
dde86e2d 6721static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6722{
6723 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 6724 struct intel_encoder *encoder;
74cfd7ac 6725 u32 val, final;
13d83a67 6726 bool has_lvds = false;
199e5d79 6727 bool has_cpu_edp = false;
199e5d79 6728 bool has_panel = false;
99eb6a01
KP
6729 bool has_ck505 = false;
6730 bool can_ssc = false;
13d83a67
JB
6731
6732 /* We need to take the global config into account */
b2784e15 6733 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
6734 switch (encoder->type) {
6735 case INTEL_OUTPUT_LVDS:
6736 has_panel = true;
6737 has_lvds = true;
6738 break;
6739 case INTEL_OUTPUT_EDP:
6740 has_panel = true;
2de6905f 6741 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6742 has_cpu_edp = true;
6743 break;
6847d71b
PZ
6744 default:
6745 break;
13d83a67
JB
6746 }
6747 }
6748
99eb6a01 6749 if (HAS_PCH_IBX(dev)) {
41aa3448 6750 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6751 can_ssc = has_ck505;
6752 } else {
6753 has_ck505 = false;
6754 can_ssc = true;
6755 }
6756
2de6905f
ID
6757 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6758 has_panel, has_lvds, has_ck505);
13d83a67
JB
6759
6760 /* Ironlake: try to setup display ref clock before DPLL
6761 * enabling. This is only under driver's control after
6762 * PCH B stepping, previous chipset stepping should be
6763 * ignoring this setting.
6764 */
74cfd7ac
CW
6765 val = I915_READ(PCH_DREF_CONTROL);
6766
6767 /* As we must carefully and slowly disable/enable each source in turn,
6768 * compute the final state we want first and check if we need to
6769 * make any changes at all.
6770 */
6771 final = val;
6772 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6773 if (has_ck505)
6774 final |= DREF_NONSPREAD_CK505_ENABLE;
6775 else
6776 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6777
6778 final &= ~DREF_SSC_SOURCE_MASK;
6779 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6780 final &= ~DREF_SSC1_ENABLE;
6781
6782 if (has_panel) {
6783 final |= DREF_SSC_SOURCE_ENABLE;
6784
6785 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6786 final |= DREF_SSC1_ENABLE;
6787
6788 if (has_cpu_edp) {
6789 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6790 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6791 else
6792 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6793 } else
6794 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6795 } else {
6796 final |= DREF_SSC_SOURCE_DISABLE;
6797 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6798 }
6799
6800 if (final == val)
6801 return;
6802
13d83a67 6803 /* Always enable nonspread source */
74cfd7ac 6804 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6805
99eb6a01 6806 if (has_ck505)
74cfd7ac 6807 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6808 else
74cfd7ac 6809 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6810
199e5d79 6811 if (has_panel) {
74cfd7ac
CW
6812 val &= ~DREF_SSC_SOURCE_MASK;
6813 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6814
199e5d79 6815 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6816 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6817 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6818 val |= DREF_SSC1_ENABLE;
e77166b5 6819 } else
74cfd7ac 6820 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6821
6822 /* Get SSC going before enabling the outputs */
74cfd7ac 6823 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6824 POSTING_READ(PCH_DREF_CONTROL);
6825 udelay(200);
6826
74cfd7ac 6827 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6828
6829 /* Enable CPU source on CPU attached eDP */
199e5d79 6830 if (has_cpu_edp) {
99eb6a01 6831 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6832 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6833 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6834 } else
74cfd7ac 6835 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6836 } else
74cfd7ac 6837 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6838
74cfd7ac 6839 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6840 POSTING_READ(PCH_DREF_CONTROL);
6841 udelay(200);
6842 } else {
6843 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6844
74cfd7ac 6845 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6846
6847 /* Turn off CPU output */
74cfd7ac 6848 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6849
74cfd7ac 6850 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6851 POSTING_READ(PCH_DREF_CONTROL);
6852 udelay(200);
6853
6854 /* Turn off the SSC source */
74cfd7ac
CW
6855 val &= ~DREF_SSC_SOURCE_MASK;
6856 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6857
6858 /* Turn off SSC1 */
74cfd7ac 6859 val &= ~DREF_SSC1_ENABLE;
199e5d79 6860
74cfd7ac 6861 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6862 POSTING_READ(PCH_DREF_CONTROL);
6863 udelay(200);
6864 }
74cfd7ac
CW
6865
6866 BUG_ON(val != final);
13d83a67
JB
6867}
6868
f31f2d55 6869static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6870{
f31f2d55 6871 uint32_t tmp;
dde86e2d 6872
0ff066a9
PZ
6873 tmp = I915_READ(SOUTH_CHICKEN2);
6874 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6875 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6876
0ff066a9
PZ
6877 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6878 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6879 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6880
0ff066a9
PZ
6881 tmp = I915_READ(SOUTH_CHICKEN2);
6882 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6883 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6884
0ff066a9
PZ
6885 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6886 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6887 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6888}
6889
6890/* WaMPhyProgramming:hsw */
6891static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6892{
6893 uint32_t tmp;
dde86e2d
PZ
6894
6895 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6896 tmp &= ~(0xFF << 24);
6897 tmp |= (0x12 << 24);
6898 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6899
dde86e2d
PZ
6900 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6901 tmp |= (1 << 11);
6902 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6903
6904 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6905 tmp |= (1 << 11);
6906 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6907
dde86e2d
PZ
6908 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6909 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6910 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6911
6912 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6913 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6914 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6915
0ff066a9
PZ
6916 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6917 tmp &= ~(7 << 13);
6918 tmp |= (5 << 13);
6919 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6920
0ff066a9
PZ
6921 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6922 tmp &= ~(7 << 13);
6923 tmp |= (5 << 13);
6924 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6925
6926 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6927 tmp &= ~0xFF;
6928 tmp |= 0x1C;
6929 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6930
6931 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6932 tmp &= ~0xFF;
6933 tmp |= 0x1C;
6934 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6935
6936 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6937 tmp &= ~(0xFF << 16);
6938 tmp |= (0x1C << 16);
6939 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6940
6941 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6942 tmp &= ~(0xFF << 16);
6943 tmp |= (0x1C << 16);
6944 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6945
0ff066a9
PZ
6946 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6947 tmp |= (1 << 27);
6948 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6949
0ff066a9
PZ
6950 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6951 tmp |= (1 << 27);
6952 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6953
0ff066a9
PZ
6954 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6955 tmp &= ~(0xF << 28);
6956 tmp |= (4 << 28);
6957 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6958
0ff066a9
PZ
6959 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6960 tmp &= ~(0xF << 28);
6961 tmp |= (4 << 28);
6962 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6963}
6964
2fa86a1f
PZ
6965/* Implements 3 different sequences from BSpec chapter "Display iCLK
6966 * Programming" based on the parameters passed:
6967 * - Sequence to enable CLKOUT_DP
6968 * - Sequence to enable CLKOUT_DP without spread
6969 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6970 */
6971static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6972 bool with_fdi)
f31f2d55
PZ
6973{
6974 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6975 uint32_t reg, tmp;
6976
6977 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6978 with_spread = true;
6979 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6980 with_fdi, "LP PCH doesn't have FDI\n"))
6981 with_fdi = false;
f31f2d55
PZ
6982
6983 mutex_lock(&dev_priv->dpio_lock);
6984
6985 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6986 tmp &= ~SBI_SSCCTL_DISABLE;
6987 tmp |= SBI_SSCCTL_PATHALT;
6988 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6989
6990 udelay(24);
6991
2fa86a1f
PZ
6992 if (with_spread) {
6993 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6994 tmp &= ~SBI_SSCCTL_PATHALT;
6995 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6996
2fa86a1f
PZ
6997 if (with_fdi) {
6998 lpt_reset_fdi_mphy(dev_priv);
6999 lpt_program_fdi_mphy(dev_priv);
7000 }
7001 }
dde86e2d 7002
2fa86a1f
PZ
7003 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7004 SBI_GEN0 : SBI_DBUFF0;
7005 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7006 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7007 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
7008
7009 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
7010}
7011
47701c3b
PZ
7012/* Sequence to disable CLKOUT_DP */
7013static void lpt_disable_clkout_dp(struct drm_device *dev)
7014{
7015 struct drm_i915_private *dev_priv = dev->dev_private;
7016 uint32_t reg, tmp;
7017
7018 mutex_lock(&dev_priv->dpio_lock);
7019
7020 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7021 SBI_GEN0 : SBI_DBUFF0;
7022 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7023 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7024 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7025
7026 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7027 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7028 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7029 tmp |= SBI_SSCCTL_PATHALT;
7030 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7031 udelay(32);
7032 }
7033 tmp |= SBI_SSCCTL_DISABLE;
7034 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7035 }
7036
7037 mutex_unlock(&dev_priv->dpio_lock);
7038}
7039
bf8fa3d3
PZ
7040static void lpt_init_pch_refclk(struct drm_device *dev)
7041{
bf8fa3d3
PZ
7042 struct intel_encoder *encoder;
7043 bool has_vga = false;
7044
b2784e15 7045 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
7046 switch (encoder->type) {
7047 case INTEL_OUTPUT_ANALOG:
7048 has_vga = true;
7049 break;
6847d71b
PZ
7050 default:
7051 break;
bf8fa3d3
PZ
7052 }
7053 }
7054
47701c3b
PZ
7055 if (has_vga)
7056 lpt_enable_clkout_dp(dev, true, true);
7057 else
7058 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
7059}
7060
dde86e2d
PZ
7061/*
7062 * Initialize reference clocks when the driver loads
7063 */
7064void intel_init_pch_refclk(struct drm_device *dev)
7065{
7066 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7067 ironlake_init_pch_refclk(dev);
7068 else if (HAS_PCH_LPT(dev))
7069 lpt_init_pch_refclk(dev);
7070}
7071
d9d444cb
JB
7072static int ironlake_get_refclk(struct drm_crtc *crtc)
7073{
7074 struct drm_device *dev = crtc->dev;
7075 struct drm_i915_private *dev_priv = dev->dev_private;
7076 struct intel_encoder *encoder;
d9d444cb
JB
7077 int num_connectors = 0;
7078 bool is_lvds = false;
7079
d0737e1d
ACO
7080 for_each_intel_encoder(dev, encoder) {
7081 if (encoder->new_crtc != to_intel_crtc(crtc))
7082 continue;
7083
d9d444cb
JB
7084 switch (encoder->type) {
7085 case INTEL_OUTPUT_LVDS:
7086 is_lvds = true;
7087 break;
6847d71b
PZ
7088 default:
7089 break;
d9d444cb
JB
7090 }
7091 num_connectors++;
7092 }
7093
7094 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 7095 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 7096 dev_priv->vbt.lvds_ssc_freq);
e91e941b 7097 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
7098 }
7099
7100 return 120000;
7101}
7102
6ff93609 7103static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 7104{
c8203565 7105 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
7106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7107 int pipe = intel_crtc->pipe;
c8203565
PZ
7108 uint32_t val;
7109
78114071 7110 val = 0;
c8203565 7111
965e0c48 7112 switch (intel_crtc->config.pipe_bpp) {
c8203565 7113 case 18:
dfd07d72 7114 val |= PIPECONF_6BPC;
c8203565
PZ
7115 break;
7116 case 24:
dfd07d72 7117 val |= PIPECONF_8BPC;
c8203565
PZ
7118 break;
7119 case 30:
dfd07d72 7120 val |= PIPECONF_10BPC;
c8203565
PZ
7121 break;
7122 case 36:
dfd07d72 7123 val |= PIPECONF_12BPC;
c8203565
PZ
7124 break;
7125 default:
cc769b62
PZ
7126 /* Case prevented by intel_choose_pipe_bpp_dither. */
7127 BUG();
c8203565
PZ
7128 }
7129
d8b32247 7130 if (intel_crtc->config.dither)
c8203565
PZ
7131 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7132
6ff93609 7133 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
7134 val |= PIPECONF_INTERLACED_ILK;
7135 else
7136 val |= PIPECONF_PROGRESSIVE;
7137
50f3b016 7138 if (intel_crtc->config.limited_color_range)
3685a8f3 7139 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 7140
c8203565
PZ
7141 I915_WRITE(PIPECONF(pipe), val);
7142 POSTING_READ(PIPECONF(pipe));
7143}
7144
86d3efce
VS
7145/*
7146 * Set up the pipe CSC unit.
7147 *
7148 * Currently only full range RGB to limited range RGB conversion
7149 * is supported, but eventually this should handle various
7150 * RGB<->YCbCr scenarios as well.
7151 */
50f3b016 7152static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
7153{
7154 struct drm_device *dev = crtc->dev;
7155 struct drm_i915_private *dev_priv = dev->dev_private;
7156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7157 int pipe = intel_crtc->pipe;
7158 uint16_t coeff = 0x7800; /* 1.0 */
7159
7160 /*
7161 * TODO: Check what kind of values actually come out of the pipe
7162 * with these coeff/postoff values and adjust to get the best
7163 * accuracy. Perhaps we even need to take the bpc value into
7164 * consideration.
7165 */
7166
50f3b016 7167 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7168 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7169
7170 /*
7171 * GY/GU and RY/RU should be the other way around according
7172 * to BSpec, but reality doesn't agree. Just set them up in
7173 * a way that results in the correct picture.
7174 */
7175 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7176 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7177
7178 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7179 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7180
7181 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7182 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7183
7184 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7185 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7186 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7187
7188 if (INTEL_INFO(dev)->gen > 6) {
7189 uint16_t postoff = 0;
7190
50f3b016 7191 if (intel_crtc->config.limited_color_range)
32cf0cb0 7192 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
7193
7194 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7195 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7196 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7197
7198 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7199 } else {
7200 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7201
50f3b016 7202 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7203 mode |= CSC_BLACK_SCREEN_OFFSET;
7204
7205 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7206 }
7207}
7208
6ff93609 7209static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 7210{
756f85cf
PZ
7211 struct drm_device *dev = crtc->dev;
7212 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 7213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 7214 enum pipe pipe = intel_crtc->pipe;
3b117c8f 7215 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
7216 uint32_t val;
7217
3eff4faa 7218 val = 0;
ee2b0b38 7219
756f85cf 7220 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
7221 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7222
6ff93609 7223 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
7224 val |= PIPECONF_INTERLACED_ILK;
7225 else
7226 val |= PIPECONF_PROGRESSIVE;
7227
702e7a56
PZ
7228 I915_WRITE(PIPECONF(cpu_transcoder), val);
7229 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
7230
7231 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7232 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 7233
3cdf122c 7234 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
7235 val = 0;
7236
7237 switch (intel_crtc->config.pipe_bpp) {
7238 case 18:
7239 val |= PIPEMISC_DITHER_6_BPC;
7240 break;
7241 case 24:
7242 val |= PIPEMISC_DITHER_8_BPC;
7243 break;
7244 case 30:
7245 val |= PIPEMISC_DITHER_10_BPC;
7246 break;
7247 case 36:
7248 val |= PIPEMISC_DITHER_12_BPC;
7249 break;
7250 default:
7251 /* Case prevented by pipe_config_set_bpp. */
7252 BUG();
7253 }
7254
7255 if (intel_crtc->config.dither)
7256 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7257
7258 I915_WRITE(PIPEMISC(pipe), val);
7259 }
ee2b0b38
PZ
7260}
7261
6591c6e4 7262static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
7263 intel_clock_t *clock,
7264 bool *has_reduced_clock,
7265 intel_clock_t *reduced_clock)
7266{
7267 struct drm_device *dev = crtc->dev;
7268 struct drm_i915_private *dev_priv = dev->dev_private;
a919ff14 7269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591c6e4 7270 int refclk;
d4906093 7271 const intel_limit_t *limit;
a16af721 7272 bool ret, is_lvds = false;
79e53945 7273
d0737e1d 7274 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
79e53945 7275
d9d444cb 7276 refclk = ironlake_get_refclk(crtc);
79e53945 7277
d4906093
ML
7278 /*
7279 * Returns a set of divisors for the desired target clock with the given
7280 * refclk, or FALSE. The returned values represent the clock equation:
7281 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7282 */
409ee761 7283 limit = intel_limit(intel_crtc, refclk);
a919ff14 7284 ret = dev_priv->display.find_dpll(limit, intel_crtc,
d0737e1d 7285 intel_crtc->new_config->port_clock,
ee9300bb 7286 refclk, NULL, clock);
6591c6e4
PZ
7287 if (!ret)
7288 return false;
cda4b7d3 7289
ddc9003c 7290 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
7291 /*
7292 * Ensure we match the reduced clock's P to the target clock.
7293 * If the clocks don't match, we can't switch the display clock
7294 * by using the FP0/FP1. In such case we will disable the LVDS
7295 * downclock feature.
7296 */
ee9300bb 7297 *has_reduced_clock =
a919ff14 7298 dev_priv->display.find_dpll(limit, intel_crtc,
ee9300bb
DV
7299 dev_priv->lvds_downclock,
7300 refclk, clock,
7301 reduced_clock);
652c393a 7302 }
61e9653f 7303
6591c6e4
PZ
7304 return true;
7305}
7306
d4b1931c
PZ
7307int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7308{
7309 /*
7310 * Account for spread spectrum to avoid
7311 * oversubscribing the link. Max center spread
7312 * is 2.5%; use 5% for safety's sake.
7313 */
7314 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 7315 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
7316}
7317
7429e9d4 7318static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 7319{
7429e9d4 7320 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
7321}
7322
de13a2e3 7323static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 7324 u32 *fp,
9a7c7890 7325 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 7326{
de13a2e3 7327 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
7328 struct drm_device *dev = crtc->dev;
7329 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
7330 struct intel_encoder *intel_encoder;
7331 uint32_t dpll;
6cc5f341 7332 int factor, num_connectors = 0;
09ede541 7333 bool is_lvds = false, is_sdvo = false;
79e53945 7334
d0737e1d
ACO
7335 for_each_intel_encoder(dev, intel_encoder) {
7336 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7337 continue;
7338
de13a2e3 7339 switch (intel_encoder->type) {
79e53945
JB
7340 case INTEL_OUTPUT_LVDS:
7341 is_lvds = true;
7342 break;
7343 case INTEL_OUTPUT_SDVO:
7d57382e 7344 case INTEL_OUTPUT_HDMI:
79e53945 7345 is_sdvo = true;
79e53945 7346 break;
6847d71b
PZ
7347 default:
7348 break;
79e53945 7349 }
43565a06 7350
c751ce4f 7351 num_connectors++;
79e53945 7352 }
79e53945 7353
c1858123 7354 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
7355 factor = 21;
7356 if (is_lvds) {
7357 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 7358 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 7359 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 7360 factor = 25;
d0737e1d 7361 } else if (intel_crtc->new_config->sdvo_tv_clock)
8febb297 7362 factor = 20;
c1858123 7363
d0737e1d 7364 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
7d0ac5b7 7365 *fp |= FP_CB_TUNE;
2c07245f 7366
9a7c7890
DV
7367 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7368 *fp2 |= FP_CB_TUNE;
7369
5eddb70b 7370 dpll = 0;
2c07245f 7371
a07d6787
EA
7372 if (is_lvds)
7373 dpll |= DPLLB_MODE_LVDS;
7374 else
7375 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7376
d0737e1d 7377 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
ef1b460d 7378 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7379
7380 if (is_sdvo)
4a33e48d 7381 dpll |= DPLL_SDVO_HIGH_SPEED;
d0737e1d 7382 if (intel_crtc->new_config->has_dp_encoder)
4a33e48d 7383 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7384
a07d6787 7385 /* compute bitmask from p1 value */
d0737e1d 7386 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7387 /* also FPA1 */
d0737e1d 7388 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7389
d0737e1d 7390 switch (intel_crtc->new_config->dpll.p2) {
a07d6787
EA
7391 case 5:
7392 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7393 break;
7394 case 7:
7395 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7396 break;
7397 case 10:
7398 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7399 break;
7400 case 14:
7401 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7402 break;
79e53945
JB
7403 }
7404
b4c09f3b 7405 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7406 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7407 else
7408 dpll |= PLL_REF_INPUT_DREFCLK;
7409
959e16d6 7410 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7411}
7412
3fb37703 7413static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
de13a2e3 7414{
c7653199 7415 struct drm_device *dev = crtc->base.dev;
de13a2e3 7416 intel_clock_t clock, reduced_clock;
cbbab5bd 7417 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7418 bool ok, has_reduced_clock = false;
8b47047b 7419 bool is_lvds = false;
e2b78267 7420 struct intel_shared_dpll *pll;
de13a2e3 7421
409ee761 7422 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 7423
5dc5298b
PZ
7424 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7425 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7426
c7653199 7427 ok = ironlake_compute_clocks(&crtc->base, &clock,
de13a2e3 7428 &has_reduced_clock, &reduced_clock);
d0737e1d 7429 if (!ok && !crtc->new_config->clock_set) {
de13a2e3
PZ
7430 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7431 return -EINVAL;
79e53945 7432 }
f47709a9 7433 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
7434 if (!crtc->new_config->clock_set) {
7435 crtc->new_config->dpll.n = clock.n;
7436 crtc->new_config->dpll.m1 = clock.m1;
7437 crtc->new_config->dpll.m2 = clock.m2;
7438 crtc->new_config->dpll.p1 = clock.p1;
7439 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 7440 }
79e53945 7441
5dc5298b 7442 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
d0737e1d
ACO
7443 if (crtc->new_config->has_pch_encoder) {
7444 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
cbbab5bd 7445 if (has_reduced_clock)
7429e9d4 7446 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7447
c7653199 7448 dpll = ironlake_compute_dpll(crtc,
cbbab5bd
DV
7449 &fp, &reduced_clock,
7450 has_reduced_clock ? &fp2 : NULL);
7451
d0737e1d
ACO
7452 crtc->new_config->dpll_hw_state.dpll = dpll;
7453 crtc->new_config->dpll_hw_state.fp0 = fp;
66e985c0 7454 if (has_reduced_clock)
d0737e1d 7455 crtc->new_config->dpll_hw_state.fp1 = fp2;
66e985c0 7456 else
d0737e1d 7457 crtc->new_config->dpll_hw_state.fp1 = fp;
66e985c0 7458
c7653199 7459 pll = intel_get_shared_dpll(crtc);
ee7b9f93 7460 if (pll == NULL) {
84f44ce7 7461 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 7462 pipe_name(crtc->pipe));
4b645f14
JB
7463 return -EINVAL;
7464 }
3fb37703 7465 }
79e53945 7466
d330a953 7467 if (is_lvds && has_reduced_clock && i915.powersave)
c7653199 7468 crtc->lowfreq_avail = true;
bcd644e0 7469 else
c7653199 7470 crtc->lowfreq_avail = false;
e2b78267 7471
c8f7a0db 7472 return 0;
79e53945
JB
7473}
7474
eb14cb74
VS
7475static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7476 struct intel_link_m_n *m_n)
7477{
7478 struct drm_device *dev = crtc->base.dev;
7479 struct drm_i915_private *dev_priv = dev->dev_private;
7480 enum pipe pipe = crtc->pipe;
7481
7482 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7483 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7484 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7485 & ~TU_SIZE_MASK;
7486 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7487 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7488 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7489}
7490
7491static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7492 enum transcoder transcoder,
b95af8be
VK
7493 struct intel_link_m_n *m_n,
7494 struct intel_link_m_n *m2_n2)
72419203
DV
7495{
7496 struct drm_device *dev = crtc->base.dev;
7497 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7498 enum pipe pipe = crtc->pipe;
72419203 7499
eb14cb74
VS
7500 if (INTEL_INFO(dev)->gen >= 5) {
7501 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7502 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7503 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7504 & ~TU_SIZE_MASK;
7505 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7506 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7507 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7508 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7509 * gen < 8) and if DRRS is supported (to make sure the
7510 * registers are not unnecessarily read).
7511 */
7512 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7513 crtc->config.has_drrs) {
7514 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7515 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7516 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7517 & ~TU_SIZE_MASK;
7518 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7519 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7520 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7521 }
eb14cb74
VS
7522 } else {
7523 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7524 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7525 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7526 & ~TU_SIZE_MASK;
7527 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7528 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7529 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7530 }
7531}
7532
7533void intel_dp_get_m_n(struct intel_crtc *crtc,
7534 struct intel_crtc_config *pipe_config)
7535{
7536 if (crtc->config.has_pch_encoder)
7537 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7538 else
7539 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7540 &pipe_config->dp_m_n,
7541 &pipe_config->dp_m2_n2);
eb14cb74 7542}
72419203 7543
eb14cb74
VS
7544static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7545 struct intel_crtc_config *pipe_config)
7546{
7547 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7548 &pipe_config->fdi_m_n, NULL);
72419203
DV
7549}
7550
2fa2fe9a
DV
7551static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7552 struct intel_crtc_config *pipe_config)
7553{
7554 struct drm_device *dev = crtc->base.dev;
7555 struct drm_i915_private *dev_priv = dev->dev_private;
7556 uint32_t tmp;
7557
7558 tmp = I915_READ(PF_CTL(crtc->pipe));
7559
7560 if (tmp & PF_ENABLE) {
fd4daa9c 7561 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7562 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7563 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7564
7565 /* We currently do not free assignements of panel fitters on
7566 * ivb/hsw (since we don't use the higher upscaling modes which
7567 * differentiates them) so just WARN about this case for now. */
7568 if (IS_GEN7(dev)) {
7569 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7570 PF_PIPE_SEL_IVB(crtc->pipe));
7571 }
2fa2fe9a 7572 }
79e53945
JB
7573}
7574
4c6baa59
JB
7575static void ironlake_get_plane_config(struct intel_crtc *crtc,
7576 struct intel_plane_config *plane_config)
7577{
7578 struct drm_device *dev = crtc->base.dev;
7579 struct drm_i915_private *dev_priv = dev->dev_private;
7580 u32 val, base, offset;
7581 int pipe = crtc->pipe, plane = crtc->plane;
7582 int fourcc, pixel_format;
7583 int aligned_height;
7584
66e514c1
DA
7585 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7586 if (!crtc->base.primary->fb) {
4c6baa59
JB
7587 DRM_DEBUG_KMS("failed to alloc fb\n");
7588 return;
7589 }
7590
7591 val = I915_READ(DSPCNTR(plane));
7592
7593 if (INTEL_INFO(dev)->gen >= 4)
7594 if (val & DISPPLANE_TILED)
7595 plane_config->tiled = true;
7596
7597 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7598 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7599 crtc->base.primary->fb->pixel_format = fourcc;
7600 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7601 drm_format_plane_cpp(fourcc, 0) * 8;
7602
7603 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7604 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7605 offset = I915_READ(DSPOFFSET(plane));
7606 } else {
7607 if (plane_config->tiled)
7608 offset = I915_READ(DSPTILEOFF(plane));
7609 else
7610 offset = I915_READ(DSPLINOFF(plane));
7611 }
7612 plane_config->base = base;
7613
7614 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7615 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7616 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7617
7618 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 7619 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
4c6baa59 7620
66e514c1 7621 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7622 plane_config->tiled);
7623
1267a26b
FF
7624 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7625 aligned_height);
4c6baa59
JB
7626
7627 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7628 pipe, plane, crtc->base.primary->fb->width,
7629 crtc->base.primary->fb->height,
7630 crtc->base.primary->fb->bits_per_pixel, base,
7631 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7632 plane_config->size);
7633}
7634
0e8ffe1b
DV
7635static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7636 struct intel_crtc_config *pipe_config)
7637{
7638 struct drm_device *dev = crtc->base.dev;
7639 struct drm_i915_private *dev_priv = dev->dev_private;
7640 uint32_t tmp;
7641
f458ebbc
DV
7642 if (!intel_display_power_is_enabled(dev_priv,
7643 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
7644 return false;
7645
e143a21c 7646 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7647 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7648
0e8ffe1b
DV
7649 tmp = I915_READ(PIPECONF(crtc->pipe));
7650 if (!(tmp & PIPECONF_ENABLE))
7651 return false;
7652
42571aef
VS
7653 switch (tmp & PIPECONF_BPC_MASK) {
7654 case PIPECONF_6BPC:
7655 pipe_config->pipe_bpp = 18;
7656 break;
7657 case PIPECONF_8BPC:
7658 pipe_config->pipe_bpp = 24;
7659 break;
7660 case PIPECONF_10BPC:
7661 pipe_config->pipe_bpp = 30;
7662 break;
7663 case PIPECONF_12BPC:
7664 pipe_config->pipe_bpp = 36;
7665 break;
7666 default:
7667 break;
7668 }
7669
b5a9fa09
DV
7670 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7671 pipe_config->limited_color_range = true;
7672
ab9412ba 7673 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7674 struct intel_shared_dpll *pll;
7675
88adfff1
DV
7676 pipe_config->has_pch_encoder = true;
7677
627eb5a3
DV
7678 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7679 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7680 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7681
7682 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7683
c0d43d62 7684 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7685 pipe_config->shared_dpll =
7686 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7687 } else {
7688 tmp = I915_READ(PCH_DPLL_SEL);
7689 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7690 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7691 else
7692 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7693 }
66e985c0
DV
7694
7695 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7696
7697 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7698 &pipe_config->dpll_hw_state));
c93f54cf
DV
7699
7700 tmp = pipe_config->dpll_hw_state.dpll;
7701 pipe_config->pixel_multiplier =
7702 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7703 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7704
7705 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7706 } else {
7707 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7708 }
7709
1bd1bd80
DV
7710 intel_get_pipe_timings(crtc, pipe_config);
7711
2fa2fe9a
DV
7712 ironlake_get_pfit_config(crtc, pipe_config);
7713
0e8ffe1b
DV
7714 return true;
7715}
7716
be256dc7
PZ
7717static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7718{
7719 struct drm_device *dev = dev_priv->dev;
be256dc7 7720 struct intel_crtc *crtc;
be256dc7 7721
d3fcc808 7722 for_each_intel_crtc(dev, crtc)
798183c5 7723 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7724 pipe_name(crtc->pipe));
7725
7726 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8cc3e169
DV
7727 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7728 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7729 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
be256dc7
PZ
7730 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7731 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7732 "CPU PWM1 enabled\n");
c5107b87
PZ
7733 if (IS_HASWELL(dev))
7734 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7735 "CPU PWM2 enabled\n");
be256dc7
PZ
7736 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7737 "PCH PWM1 enabled\n");
7738 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7739 "Utility pin enabled\n");
7740 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7741
9926ada1
PZ
7742 /*
7743 * In theory we can still leave IRQs enabled, as long as only the HPD
7744 * interrupts remain enabled. We used to check for that, but since it's
7745 * gen-specific and since we only disable LCPLL after we fully disable
7746 * the interrupts, the check below should be enough.
7747 */
9df7575f 7748 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
7749}
7750
9ccd5aeb
PZ
7751static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7752{
7753 struct drm_device *dev = dev_priv->dev;
7754
7755 if (IS_HASWELL(dev))
7756 return I915_READ(D_COMP_HSW);
7757 else
7758 return I915_READ(D_COMP_BDW);
7759}
7760
3c4c9b81
PZ
7761static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7762{
7763 struct drm_device *dev = dev_priv->dev;
7764
7765 if (IS_HASWELL(dev)) {
7766 mutex_lock(&dev_priv->rps.hw_lock);
7767 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7768 val))
f475dadf 7769 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
7770 mutex_unlock(&dev_priv->rps.hw_lock);
7771 } else {
9ccd5aeb
PZ
7772 I915_WRITE(D_COMP_BDW, val);
7773 POSTING_READ(D_COMP_BDW);
3c4c9b81 7774 }
be256dc7
PZ
7775}
7776
7777/*
7778 * This function implements pieces of two sequences from BSpec:
7779 * - Sequence for display software to disable LCPLL
7780 * - Sequence for display software to allow package C8+
7781 * The steps implemented here are just the steps that actually touch the LCPLL
7782 * register. Callers should take care of disabling all the display engine
7783 * functions, doing the mode unset, fixing interrupts, etc.
7784 */
6ff58d53
PZ
7785static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7786 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7787{
7788 uint32_t val;
7789
7790 assert_can_disable_lcpll(dev_priv);
7791
7792 val = I915_READ(LCPLL_CTL);
7793
7794 if (switch_to_fclk) {
7795 val |= LCPLL_CD_SOURCE_FCLK;
7796 I915_WRITE(LCPLL_CTL, val);
7797
7798 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7799 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7800 DRM_ERROR("Switching to FCLK failed\n");
7801
7802 val = I915_READ(LCPLL_CTL);
7803 }
7804
7805 val |= LCPLL_PLL_DISABLE;
7806 I915_WRITE(LCPLL_CTL, val);
7807 POSTING_READ(LCPLL_CTL);
7808
7809 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7810 DRM_ERROR("LCPLL still locked\n");
7811
9ccd5aeb 7812 val = hsw_read_dcomp(dev_priv);
be256dc7 7813 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7814 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7815 ndelay(100);
7816
9ccd5aeb
PZ
7817 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7818 1))
be256dc7
PZ
7819 DRM_ERROR("D_COMP RCOMP still in progress\n");
7820
7821 if (allow_power_down) {
7822 val = I915_READ(LCPLL_CTL);
7823 val |= LCPLL_POWER_DOWN_ALLOW;
7824 I915_WRITE(LCPLL_CTL, val);
7825 POSTING_READ(LCPLL_CTL);
7826 }
7827}
7828
7829/*
7830 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7831 * source.
7832 */
6ff58d53 7833static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7834{
7835 uint32_t val;
7836
7837 val = I915_READ(LCPLL_CTL);
7838
7839 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7840 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7841 return;
7842
a8a8bd54
PZ
7843 /*
7844 * Make sure we're not on PC8 state before disabling PC8, otherwise
7845 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7846 *
7847 * The other problem is that hsw_restore_lcpll() is called as part of
7848 * the runtime PM resume sequence, so we can't just call
7849 * gen6_gt_force_wake_get() because that function calls
7850 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7851 * while we are on the resume sequence. So to solve this problem we have
7852 * to call special forcewake code that doesn't touch runtime PM and
7853 * doesn't enable the forcewake delayed work.
7854 */
d2e40e27 7855 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7856 if (dev_priv->uncore.forcewake_count++ == 0)
7857 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
d2e40e27 7858 spin_unlock_irq(&dev_priv->uncore.lock);
215733fa 7859
be256dc7
PZ
7860 if (val & LCPLL_POWER_DOWN_ALLOW) {
7861 val &= ~LCPLL_POWER_DOWN_ALLOW;
7862 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7863 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7864 }
7865
9ccd5aeb 7866 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
7867 val |= D_COMP_COMP_FORCE;
7868 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7869 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7870
7871 val = I915_READ(LCPLL_CTL);
7872 val &= ~LCPLL_PLL_DISABLE;
7873 I915_WRITE(LCPLL_CTL, val);
7874
7875 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7876 DRM_ERROR("LCPLL not locked yet\n");
7877
7878 if (val & LCPLL_CD_SOURCE_FCLK) {
7879 val = I915_READ(LCPLL_CTL);
7880 val &= ~LCPLL_CD_SOURCE_FCLK;
7881 I915_WRITE(LCPLL_CTL, val);
7882
7883 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7884 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7885 DRM_ERROR("Switching back to LCPLL failed\n");
7886 }
215733fa 7887
a8a8bd54 7888 /* See the big comment above. */
d2e40e27 7889 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7890 if (--dev_priv->uncore.forcewake_count == 0)
7891 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
d2e40e27 7892 spin_unlock_irq(&dev_priv->uncore.lock);
be256dc7
PZ
7893}
7894
765dab67
PZ
7895/*
7896 * Package states C8 and deeper are really deep PC states that can only be
7897 * reached when all the devices on the system allow it, so even if the graphics
7898 * device allows PC8+, it doesn't mean the system will actually get to these
7899 * states. Our driver only allows PC8+ when going into runtime PM.
7900 *
7901 * The requirements for PC8+ are that all the outputs are disabled, the power
7902 * well is disabled and most interrupts are disabled, and these are also
7903 * requirements for runtime PM. When these conditions are met, we manually do
7904 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7905 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7906 * hang the machine.
7907 *
7908 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7909 * the state of some registers, so when we come back from PC8+ we need to
7910 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7911 * need to take care of the registers kept by RC6. Notice that this happens even
7912 * if we don't put the device in PCI D3 state (which is what currently happens
7913 * because of the runtime PM support).
7914 *
7915 * For more, read "Display Sequences for Package C8" on the hardware
7916 * documentation.
7917 */
a14cb6fc 7918void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7919{
c67a470b
PZ
7920 struct drm_device *dev = dev_priv->dev;
7921 uint32_t val;
7922
c67a470b
PZ
7923 DRM_DEBUG_KMS("Enabling package C8+\n");
7924
c67a470b
PZ
7925 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7926 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7927 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7928 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7929 }
7930
7931 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7932 hsw_disable_lcpll(dev_priv, true, true);
7933}
7934
a14cb6fc 7935void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7936{
7937 struct drm_device *dev = dev_priv->dev;
7938 uint32_t val;
7939
c67a470b
PZ
7940 DRM_DEBUG_KMS("Disabling package C8+\n");
7941
7942 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7943 lpt_init_pch_refclk(dev);
7944
7945 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7946 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7947 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7948 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7949 }
7950
7951 intel_prepare_ddi(dev);
c67a470b
PZ
7952}
7953
797d0259 7954static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
09b4ddf9 7955{
c7653199 7956 if (!intel_ddi_pll_select(crtc))
6441ab5f 7957 return -EINVAL;
716c2e55 7958
c7653199 7959 crtc->lowfreq_avail = false;
644cef34 7960
c8f7a0db 7961 return 0;
79e53945
JB
7962}
7963
7d2c8175
DL
7964static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7965 enum port port,
7966 struct intel_crtc_config *pipe_config)
7967{
7968 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7969
7970 switch (pipe_config->ddi_pll_sel) {
7971 case PORT_CLK_SEL_WRPLL1:
7972 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7973 break;
7974 case PORT_CLK_SEL_WRPLL2:
7975 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7976 break;
7977 }
7978}
7979
26804afd
DV
7980static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7981 struct intel_crtc_config *pipe_config)
7982{
7983 struct drm_device *dev = crtc->base.dev;
7984 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 7985 struct intel_shared_dpll *pll;
26804afd
DV
7986 enum port port;
7987 uint32_t tmp;
7988
7989 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7990
7991 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7992
7d2c8175 7993 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 7994
d452c5b6
DV
7995 if (pipe_config->shared_dpll >= 0) {
7996 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7997
7998 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7999 &pipe_config->dpll_hw_state));
8000 }
8001
26804afd
DV
8002 /*
8003 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8004 * DDI E. So just check whether this pipe is wired to DDI E and whether
8005 * the PCH transcoder is on.
8006 */
ca370455
DL
8007 if (INTEL_INFO(dev)->gen < 9 &&
8008 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
8009 pipe_config->has_pch_encoder = true;
8010
8011 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8012 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8013 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8014
8015 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8016 }
8017}
8018
0e8ffe1b
DV
8019static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8020 struct intel_crtc_config *pipe_config)
8021{
8022 struct drm_device *dev = crtc->base.dev;
8023 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 8024 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
8025 uint32_t tmp;
8026
f458ebbc 8027 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
8028 POWER_DOMAIN_PIPE(crtc->pipe)))
8029 return false;
8030
e143a21c 8031 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
8032 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8033
eccb140b
DV
8034 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8035 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8036 enum pipe trans_edp_pipe;
8037 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8038 default:
8039 WARN(1, "unknown pipe linked to edp transcoder\n");
8040 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8041 case TRANS_DDI_EDP_INPUT_A_ON:
8042 trans_edp_pipe = PIPE_A;
8043 break;
8044 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8045 trans_edp_pipe = PIPE_B;
8046 break;
8047 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8048 trans_edp_pipe = PIPE_C;
8049 break;
8050 }
8051
8052 if (trans_edp_pipe == crtc->pipe)
8053 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8054 }
8055
f458ebbc 8056 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 8057 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
8058 return false;
8059
eccb140b 8060 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
8061 if (!(tmp & PIPECONF_ENABLE))
8062 return false;
8063
26804afd 8064 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 8065
1bd1bd80
DV
8066 intel_get_pipe_timings(crtc, pipe_config);
8067
2fa2fe9a 8068 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
f458ebbc 8069 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
2fa2fe9a 8070 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 8071
e59150dc
JB
8072 if (IS_HASWELL(dev))
8073 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8074 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 8075
ebb69c95
CT
8076 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8077 pipe_config->pixel_multiplier =
8078 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8079 } else {
8080 pipe_config->pixel_multiplier = 1;
8081 }
6c49f241 8082
0e8ffe1b
DV
8083 return true;
8084}
8085
560b85bb
CW
8086static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8087{
8088 struct drm_device *dev = crtc->dev;
8089 struct drm_i915_private *dev_priv = dev->dev_private;
8090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 8091 uint32_t cntl = 0, size = 0;
560b85bb 8092
dc41c154
VS
8093 if (base) {
8094 unsigned int width = intel_crtc->cursor_width;
8095 unsigned int height = intel_crtc->cursor_height;
8096 unsigned int stride = roundup_pow_of_two(width) * 4;
8097
8098 switch (stride) {
8099 default:
8100 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8101 width, stride);
8102 stride = 256;
8103 /* fallthrough */
8104 case 256:
8105 case 512:
8106 case 1024:
8107 case 2048:
8108 break;
4b0e333e
CW
8109 }
8110
dc41c154
VS
8111 cntl |= CURSOR_ENABLE |
8112 CURSOR_GAMMA_ENABLE |
8113 CURSOR_FORMAT_ARGB |
8114 CURSOR_STRIDE(stride);
8115
8116 size = (height << 12) | width;
4b0e333e 8117 }
560b85bb 8118
dc41c154
VS
8119 if (intel_crtc->cursor_cntl != 0 &&
8120 (intel_crtc->cursor_base != base ||
8121 intel_crtc->cursor_size != size ||
8122 intel_crtc->cursor_cntl != cntl)) {
8123 /* On these chipsets we can only modify the base/size/stride
8124 * whilst the cursor is disabled.
8125 */
8126 I915_WRITE(_CURACNTR, 0);
4b0e333e 8127 POSTING_READ(_CURACNTR);
dc41c154 8128 intel_crtc->cursor_cntl = 0;
4b0e333e 8129 }
560b85bb 8130
99d1f387 8131 if (intel_crtc->cursor_base != base) {
9db4a9c7 8132 I915_WRITE(_CURABASE, base);
99d1f387
VS
8133 intel_crtc->cursor_base = base;
8134 }
4726e0b0 8135
dc41c154
VS
8136 if (intel_crtc->cursor_size != size) {
8137 I915_WRITE(CURSIZE, size);
8138 intel_crtc->cursor_size = size;
4b0e333e 8139 }
560b85bb 8140
4b0e333e 8141 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
8142 I915_WRITE(_CURACNTR, cntl);
8143 POSTING_READ(_CURACNTR);
4b0e333e 8144 intel_crtc->cursor_cntl = cntl;
560b85bb 8145 }
560b85bb
CW
8146}
8147
560b85bb 8148static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
8149{
8150 struct drm_device *dev = crtc->dev;
8151 struct drm_i915_private *dev_priv = dev->dev_private;
8152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8153 int pipe = intel_crtc->pipe;
4b0e333e
CW
8154 uint32_t cntl;
8155
8156 cntl = 0;
8157 if (base) {
8158 cntl = MCURSOR_GAMMA_ENABLE;
8159 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8160 case 64:
8161 cntl |= CURSOR_MODE_64_ARGB_AX;
8162 break;
8163 case 128:
8164 cntl |= CURSOR_MODE_128_ARGB_AX;
8165 break;
8166 case 256:
8167 cntl |= CURSOR_MODE_256_ARGB_AX;
8168 break;
8169 default:
8170 WARN_ON(1);
8171 return;
65a21cd6 8172 }
4b0e333e 8173 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
8174
8175 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8176 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 8177 }
65a21cd6 8178
4398ad45
VS
8179 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8180 cntl |= CURSOR_ROTATE_180;
8181
4b0e333e
CW
8182 if (intel_crtc->cursor_cntl != cntl) {
8183 I915_WRITE(CURCNTR(pipe), cntl);
8184 POSTING_READ(CURCNTR(pipe));
8185 intel_crtc->cursor_cntl = cntl;
65a21cd6 8186 }
4b0e333e 8187
65a21cd6 8188 /* and commit changes on next vblank */
5efb3e28
VS
8189 I915_WRITE(CURBASE(pipe), base);
8190 POSTING_READ(CURBASE(pipe));
99d1f387
VS
8191
8192 intel_crtc->cursor_base = base;
65a21cd6
JB
8193}
8194
cda4b7d3 8195/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8196static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8197 bool on)
cda4b7d3
CW
8198{
8199 struct drm_device *dev = crtc->dev;
8200 struct drm_i915_private *dev_priv = dev->dev_private;
8201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8202 int pipe = intel_crtc->pipe;
3d7d6510
MR
8203 int x = crtc->cursor_x;
8204 int y = crtc->cursor_y;
d6e4db15 8205 u32 base = 0, pos = 0;
cda4b7d3 8206
d6e4db15 8207 if (on)
cda4b7d3 8208 base = intel_crtc->cursor_addr;
cda4b7d3 8209
d6e4db15
VS
8210 if (x >= intel_crtc->config.pipe_src_w)
8211 base = 0;
8212
8213 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
8214 base = 0;
8215
8216 if (x < 0) {
efc9064e 8217 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
8218 base = 0;
8219
8220 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8221 x = -x;
8222 }
8223 pos |= x << CURSOR_X_SHIFT;
8224
8225 if (y < 0) {
efc9064e 8226 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
8227 base = 0;
8228
8229 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8230 y = -y;
8231 }
8232 pos |= y << CURSOR_Y_SHIFT;
8233
4b0e333e 8234 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8235 return;
8236
5efb3e28
VS
8237 I915_WRITE(CURPOS(pipe), pos);
8238
4398ad45
VS
8239 /* ILK+ do this automagically */
8240 if (HAS_GMCH_DISPLAY(dev) &&
8241 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8242 base += (intel_crtc->cursor_height *
8243 intel_crtc->cursor_width - 1) * 4;
8244 }
8245
8ac54669 8246 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
8247 i845_update_cursor(crtc, base);
8248 else
8249 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8250}
8251
dc41c154
VS
8252static bool cursor_size_ok(struct drm_device *dev,
8253 uint32_t width, uint32_t height)
8254{
8255 if (width == 0 || height == 0)
8256 return false;
8257
8258 /*
8259 * 845g/865g are special in that they are only limited by
8260 * the width of their cursors, the height is arbitrary up to
8261 * the precision of the register. Everything else requires
8262 * square cursors, limited to a few power-of-two sizes.
8263 */
8264 if (IS_845G(dev) || IS_I865G(dev)) {
8265 if ((width & 63) != 0)
8266 return false;
8267
8268 if (width > (IS_845G(dev) ? 64 : 512))
8269 return false;
8270
8271 if (height > 1023)
8272 return false;
8273 } else {
8274 switch (width | height) {
8275 case 256:
8276 case 128:
8277 if (IS_GEN2(dev))
8278 return false;
8279 case 64:
8280 break;
8281 default:
8282 return false;
8283 }
8284 }
8285
8286 return true;
8287}
8288
e3287951
MR
8289static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8290 struct drm_i915_gem_object *obj,
8291 uint32_t width, uint32_t height)
79e53945
JB
8292{
8293 struct drm_device *dev = crtc->dev;
8294 struct drm_i915_private *dev_priv = dev->dev_private;
8295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 8296 enum pipe pipe = intel_crtc->pipe;
757f9a3e 8297 unsigned old_width;
cda4b7d3 8298 uint32_t addr;
3f8bc370 8299 int ret;
79e53945 8300
79e53945 8301 /* if we want to turn off the cursor ignore width and height */
e3287951 8302 if (!obj) {
28c97730 8303 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 8304 addr = 0;
5004417d 8305 mutex_lock(&dev->struct_mutex);
3f8bc370 8306 goto finish;
79e53945
JB
8307 }
8308
71acb5eb 8309 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8310 mutex_lock(&dev->struct_mutex);
3d13ef2e 8311 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8312 unsigned alignment;
8313
d6dd6843
PZ
8314 /*
8315 * Global gtt pte registers are special registers which actually
8316 * forward writes to a chunk of system memory. Which means that
8317 * there is no risk that the register values disappear as soon
8318 * as we call intel_runtime_pm_put(), so it is correct to wrap
8319 * only the pin/unpin/fence and not more.
8320 */
8321 intel_runtime_pm_get(dev_priv);
8322
693db184
CW
8323 /* Note that the w/a also requires 2 PTE of padding following
8324 * the bo. We currently fill all unused PTE with the shadow
8325 * page and so we should always have valid PTE following the
8326 * cursor preventing the VT-d warning.
8327 */
8328 alignment = 0;
8329 if (need_vtd_wa(dev))
8330 alignment = 64*1024;
8331
8332 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8333 if (ret) {
3b25b31f 8334 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
d6dd6843 8335 intel_runtime_pm_put(dev_priv);
2da3b9b9 8336 goto fail_locked;
e7b526bb
CW
8337 }
8338
d9e86c0e
CW
8339 ret = i915_gem_object_put_fence(obj);
8340 if (ret) {
3b25b31f 8341 DRM_DEBUG_KMS("failed to release fence for cursor");
d6dd6843 8342 intel_runtime_pm_put(dev_priv);
d9e86c0e
CW
8343 goto fail_unpin;
8344 }
8345
f343c5f6 8346 addr = i915_gem_obj_ggtt_offset(obj);
d6dd6843
PZ
8347
8348 intel_runtime_pm_put(dev_priv);
71acb5eb 8349 } else {
6eeefaf3 8350 int align = IS_I830(dev) ? 16 * 1024 : 256;
00731155 8351 ret = i915_gem_object_attach_phys(obj, align);
71acb5eb 8352 if (ret) {
3b25b31f 8353 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8354 goto fail_locked;
71acb5eb 8355 }
00731155 8356 addr = obj->phys_handle->busaddr;
3f8bc370
KH
8357 }
8358
3f8bc370 8359 finish:
3f8bc370 8360 if (intel_crtc->cursor_bo) {
00731155 8361 if (!INTEL_INFO(dev)->cursor_needs_physical)
cc98b413 8362 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
3f8bc370 8363 }
80824003 8364
a071fa00
DV
8365 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8366 INTEL_FRONTBUFFER_CURSOR(pipe));
7f9872e0 8367 mutex_unlock(&dev->struct_mutex);
3f8bc370 8368
64f962e3
CW
8369 old_width = intel_crtc->cursor_width;
8370
3f8bc370 8371 intel_crtc->cursor_addr = addr;
05394f39 8372 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8373 intel_crtc->cursor_width = width;
8374 intel_crtc->cursor_height = height;
8375
64f962e3
CW
8376 if (intel_crtc->active) {
8377 if (old_width != width)
8378 intel_update_watermarks(crtc);
f2f5f771 8379 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 8380
3f20df98
GP
8381 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8382 }
f99d7069 8383
79e53945 8384 return 0;
e7b526bb 8385fail_unpin:
cc98b413 8386 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8387fail_locked:
34b8686e
DA
8388 mutex_unlock(&dev->struct_mutex);
8389 return ret;
79e53945
JB
8390}
8391
79e53945 8392static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8393 u16 *blue, uint32_t start, uint32_t size)
79e53945 8394{
7203425a 8395 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8397
7203425a 8398 for (i = start; i < end; i++) {
79e53945
JB
8399 intel_crtc->lut_r[i] = red[i] >> 8;
8400 intel_crtc->lut_g[i] = green[i] >> 8;
8401 intel_crtc->lut_b[i] = blue[i] >> 8;
8402 }
8403
8404 intel_crtc_load_lut(crtc);
8405}
8406
79e53945
JB
8407/* VESA 640x480x72Hz mode to set on the pipe */
8408static struct drm_display_mode load_detect_mode = {
8409 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8410 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8411};
8412
a8bb6818
DV
8413struct drm_framebuffer *
8414__intel_framebuffer_create(struct drm_device *dev,
8415 struct drm_mode_fb_cmd2 *mode_cmd,
8416 struct drm_i915_gem_object *obj)
d2dff872
CW
8417{
8418 struct intel_framebuffer *intel_fb;
8419 int ret;
8420
8421 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8422 if (!intel_fb) {
8423 drm_gem_object_unreference_unlocked(&obj->base);
8424 return ERR_PTR(-ENOMEM);
8425 }
8426
8427 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8428 if (ret)
8429 goto err;
d2dff872
CW
8430
8431 return &intel_fb->base;
dd4916c5
DV
8432err:
8433 drm_gem_object_unreference_unlocked(&obj->base);
8434 kfree(intel_fb);
8435
8436 return ERR_PTR(ret);
d2dff872
CW
8437}
8438
b5ea642a 8439static struct drm_framebuffer *
a8bb6818
DV
8440intel_framebuffer_create(struct drm_device *dev,
8441 struct drm_mode_fb_cmd2 *mode_cmd,
8442 struct drm_i915_gem_object *obj)
8443{
8444 struct drm_framebuffer *fb;
8445 int ret;
8446
8447 ret = i915_mutex_lock_interruptible(dev);
8448 if (ret)
8449 return ERR_PTR(ret);
8450 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8451 mutex_unlock(&dev->struct_mutex);
8452
8453 return fb;
8454}
8455
d2dff872
CW
8456static u32
8457intel_framebuffer_pitch_for_width(int width, int bpp)
8458{
8459 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8460 return ALIGN(pitch, 64);
8461}
8462
8463static u32
8464intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8465{
8466 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8467 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8468}
8469
8470static struct drm_framebuffer *
8471intel_framebuffer_create_for_mode(struct drm_device *dev,
8472 struct drm_display_mode *mode,
8473 int depth, int bpp)
8474{
8475 struct drm_i915_gem_object *obj;
0fed39bd 8476 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8477
8478 obj = i915_gem_alloc_object(dev,
8479 intel_framebuffer_size_for_mode(mode, bpp));
8480 if (obj == NULL)
8481 return ERR_PTR(-ENOMEM);
8482
8483 mode_cmd.width = mode->hdisplay;
8484 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8485 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8486 bpp);
5ca0c34a 8487 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8488
8489 return intel_framebuffer_create(dev, &mode_cmd, obj);
8490}
8491
8492static struct drm_framebuffer *
8493mode_fits_in_fbdev(struct drm_device *dev,
8494 struct drm_display_mode *mode)
8495{
4520f53a 8496#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8497 struct drm_i915_private *dev_priv = dev->dev_private;
8498 struct drm_i915_gem_object *obj;
8499 struct drm_framebuffer *fb;
8500
4c0e5528 8501 if (!dev_priv->fbdev)
d2dff872
CW
8502 return NULL;
8503
4c0e5528 8504 if (!dev_priv->fbdev->fb)
d2dff872
CW
8505 return NULL;
8506
4c0e5528
DV
8507 obj = dev_priv->fbdev->fb->obj;
8508 BUG_ON(!obj);
8509
8bcd4553 8510 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8511 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8512 fb->bits_per_pixel))
d2dff872
CW
8513 return NULL;
8514
01f2c773 8515 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8516 return NULL;
8517
8518 return fb;
4520f53a
DV
8519#else
8520 return NULL;
8521#endif
d2dff872
CW
8522}
8523
d2434ab7 8524bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8525 struct drm_display_mode *mode,
51fd371b
RC
8526 struct intel_load_detect_pipe *old,
8527 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8528{
8529 struct intel_crtc *intel_crtc;
d2434ab7
DV
8530 struct intel_encoder *intel_encoder =
8531 intel_attached_encoder(connector);
79e53945 8532 struct drm_crtc *possible_crtc;
4ef69c7a 8533 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8534 struct drm_crtc *crtc = NULL;
8535 struct drm_device *dev = encoder->dev;
94352cf9 8536 struct drm_framebuffer *fb;
51fd371b
RC
8537 struct drm_mode_config *config = &dev->mode_config;
8538 int ret, i = -1;
79e53945 8539
d2dff872 8540 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8541 connector->base.id, connector->name,
8e329a03 8542 encoder->base.id, encoder->name);
d2dff872 8543
51fd371b
RC
8544retry:
8545 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8546 if (ret)
8547 goto fail_unlock;
6e9f798d 8548
79e53945
JB
8549 /*
8550 * Algorithm gets a little messy:
7a5e4805 8551 *
79e53945
JB
8552 * - if the connector already has an assigned crtc, use it (but make
8553 * sure it's on first)
7a5e4805 8554 *
79e53945
JB
8555 * - try to find the first unused crtc that can drive this connector,
8556 * and use that if we find one
79e53945
JB
8557 */
8558
8559 /* See if we already have a CRTC for this connector */
8560 if (encoder->crtc) {
8561 crtc = encoder->crtc;
8261b191 8562
51fd371b
RC
8563 ret = drm_modeset_lock(&crtc->mutex, ctx);
8564 if (ret)
8565 goto fail_unlock;
7b24056b 8566
24218aac 8567 old->dpms_mode = connector->dpms;
8261b191
CW
8568 old->load_detect_temp = false;
8569
8570 /* Make sure the crtc and connector are running */
24218aac
DV
8571 if (connector->dpms != DRM_MODE_DPMS_ON)
8572 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8573
7173188d 8574 return true;
79e53945
JB
8575 }
8576
8577 /* Find an unused one (if possible) */
70e1e0ec 8578 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8579 i++;
8580 if (!(encoder->possible_crtcs & (1 << i)))
8581 continue;
a459249c
VS
8582 if (possible_crtc->enabled)
8583 continue;
8584 /* This can occur when applying the pipe A quirk on resume. */
8585 if (to_intel_crtc(possible_crtc)->new_enabled)
8586 continue;
8587
8588 crtc = possible_crtc;
8589 break;
79e53945
JB
8590 }
8591
8592 /*
8593 * If we didn't find an unused CRTC, don't use any.
8594 */
8595 if (!crtc) {
7173188d 8596 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8597 goto fail_unlock;
79e53945
JB
8598 }
8599
51fd371b
RC
8600 ret = drm_modeset_lock(&crtc->mutex, ctx);
8601 if (ret)
8602 goto fail_unlock;
fc303101
DV
8603 intel_encoder->new_crtc = to_intel_crtc(crtc);
8604 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8605
8606 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8607 intel_crtc->new_enabled = true;
8608 intel_crtc->new_config = &intel_crtc->config;
24218aac 8609 old->dpms_mode = connector->dpms;
8261b191 8610 old->load_detect_temp = true;
d2dff872 8611 old->release_fb = NULL;
79e53945 8612
6492711d
CW
8613 if (!mode)
8614 mode = &load_detect_mode;
79e53945 8615
d2dff872
CW
8616 /* We need a framebuffer large enough to accommodate all accesses
8617 * that the plane may generate whilst we perform load detection.
8618 * We can not rely on the fbcon either being present (we get called
8619 * during its initialisation to detect all boot displays, or it may
8620 * not even exist) or that it is large enough to satisfy the
8621 * requested mode.
8622 */
94352cf9
DV
8623 fb = mode_fits_in_fbdev(dev, mode);
8624 if (fb == NULL) {
d2dff872 8625 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8626 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8627 old->release_fb = fb;
d2dff872
CW
8628 } else
8629 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8630 if (IS_ERR(fb)) {
d2dff872 8631 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8632 goto fail;
79e53945 8633 }
79e53945 8634
c0c36b94 8635 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8636 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8637 if (old->release_fb)
8638 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8639 goto fail;
79e53945 8640 }
7173188d 8641
79e53945 8642 /* let the connector get through one full cycle before testing */
9d0498a2 8643 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8644 return true;
412b61d8
VS
8645
8646 fail:
8647 intel_crtc->new_enabled = crtc->enabled;
8648 if (intel_crtc->new_enabled)
8649 intel_crtc->new_config = &intel_crtc->config;
8650 else
8651 intel_crtc->new_config = NULL;
51fd371b
RC
8652fail_unlock:
8653 if (ret == -EDEADLK) {
8654 drm_modeset_backoff(ctx);
8655 goto retry;
8656 }
8657
412b61d8 8658 return false;
79e53945
JB
8659}
8660
d2434ab7 8661void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 8662 struct intel_load_detect_pipe *old)
79e53945 8663{
d2434ab7
DV
8664 struct intel_encoder *intel_encoder =
8665 intel_attached_encoder(connector);
4ef69c7a 8666 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8667 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8669
d2dff872 8670 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8671 connector->base.id, connector->name,
8e329a03 8672 encoder->base.id, encoder->name);
d2dff872 8673
8261b191 8674 if (old->load_detect_temp) {
fc303101
DV
8675 to_intel_connector(connector)->new_encoder = NULL;
8676 intel_encoder->new_crtc = NULL;
412b61d8
VS
8677 intel_crtc->new_enabled = false;
8678 intel_crtc->new_config = NULL;
fc303101 8679 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8680
36206361
DV
8681 if (old->release_fb) {
8682 drm_framebuffer_unregister_private(old->release_fb);
8683 drm_framebuffer_unreference(old->release_fb);
8684 }
d2dff872 8685
0622a53c 8686 return;
79e53945
JB
8687 }
8688
c751ce4f 8689 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8690 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8691 connector->funcs->dpms(connector, old->dpms_mode);
79e53945
JB
8692}
8693
da4a1efa
VS
8694static int i9xx_pll_refclk(struct drm_device *dev,
8695 const struct intel_crtc_config *pipe_config)
8696{
8697 struct drm_i915_private *dev_priv = dev->dev_private;
8698 u32 dpll = pipe_config->dpll_hw_state.dpll;
8699
8700 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8701 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8702 else if (HAS_PCH_SPLIT(dev))
8703 return 120000;
8704 else if (!IS_GEN2(dev))
8705 return 96000;
8706 else
8707 return 48000;
8708}
8709
79e53945 8710/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8711static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8712 struct intel_crtc_config *pipe_config)
79e53945 8713{
f1f644dc 8714 struct drm_device *dev = crtc->base.dev;
79e53945 8715 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8716 int pipe = pipe_config->cpu_transcoder;
293623f7 8717 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8718 u32 fp;
8719 intel_clock_t clock;
da4a1efa 8720 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8721
8722 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8723 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8724 else
293623f7 8725 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8726
8727 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8728 if (IS_PINEVIEW(dev)) {
8729 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8730 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8731 } else {
8732 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8733 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8734 }
8735
a6c45cf0 8736 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8737 if (IS_PINEVIEW(dev))
8738 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8739 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8740 else
8741 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8742 DPLL_FPA01_P1_POST_DIV_SHIFT);
8743
8744 switch (dpll & DPLL_MODE_MASK) {
8745 case DPLLB_MODE_DAC_SERIAL:
8746 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8747 5 : 10;
8748 break;
8749 case DPLLB_MODE_LVDS:
8750 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8751 7 : 14;
8752 break;
8753 default:
28c97730 8754 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8755 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8756 return;
79e53945
JB
8757 }
8758
ac58c3f0 8759 if (IS_PINEVIEW(dev))
da4a1efa 8760 pineview_clock(refclk, &clock);
ac58c3f0 8761 else
da4a1efa 8762 i9xx_clock(refclk, &clock);
79e53945 8763 } else {
0fb58223 8764 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8765 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8766
8767 if (is_lvds) {
8768 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8769 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8770
8771 if (lvds & LVDS_CLKB_POWER_UP)
8772 clock.p2 = 7;
8773 else
8774 clock.p2 = 14;
79e53945
JB
8775 } else {
8776 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8777 clock.p1 = 2;
8778 else {
8779 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8780 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8781 }
8782 if (dpll & PLL_P2_DIVIDE_BY_4)
8783 clock.p2 = 4;
8784 else
8785 clock.p2 = 2;
79e53945 8786 }
da4a1efa
VS
8787
8788 i9xx_clock(refclk, &clock);
79e53945
JB
8789 }
8790
18442d08
VS
8791 /*
8792 * This value includes pixel_multiplier. We will use
241bfc38 8793 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8794 * encoder's get_config() function.
8795 */
8796 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8797}
8798
6878da05
VS
8799int intel_dotclock_calculate(int link_freq,
8800 const struct intel_link_m_n *m_n)
f1f644dc 8801{
f1f644dc
JB
8802 /*
8803 * The calculation for the data clock is:
1041a02f 8804 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8805 * But we want to avoid losing precison if possible, so:
1041a02f 8806 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8807 *
8808 * and the link clock is simpler:
1041a02f 8809 * link_clock = (m * link_clock) / n
f1f644dc
JB
8810 */
8811
6878da05
VS
8812 if (!m_n->link_n)
8813 return 0;
f1f644dc 8814
6878da05
VS
8815 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8816}
f1f644dc 8817
18442d08
VS
8818static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8819 struct intel_crtc_config *pipe_config)
6878da05
VS
8820{
8821 struct drm_device *dev = crtc->base.dev;
79e53945 8822
18442d08
VS
8823 /* read out port_clock from the DPLL */
8824 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8825
f1f644dc 8826 /*
18442d08 8827 * This value does not include pixel_multiplier.
241bfc38 8828 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8829 * agree once we know their relationship in the encoder's
8830 * get_config() function.
79e53945 8831 */
241bfc38 8832 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8833 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8834 &pipe_config->fdi_m_n);
79e53945
JB
8835}
8836
8837/** Returns the currently programmed mode of the given pipe. */
8838struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8839 struct drm_crtc *crtc)
8840{
548f245b 8841 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8843 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8844 struct drm_display_mode *mode;
f1f644dc 8845 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8846 int htot = I915_READ(HTOTAL(cpu_transcoder));
8847 int hsync = I915_READ(HSYNC(cpu_transcoder));
8848 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8849 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8850 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8851
8852 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8853 if (!mode)
8854 return NULL;
8855
f1f644dc
JB
8856 /*
8857 * Construct a pipe_config sufficient for getting the clock info
8858 * back out of crtc_clock_get.
8859 *
8860 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8861 * to use a real value here instead.
8862 */
293623f7 8863 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8864 pipe_config.pixel_multiplier = 1;
293623f7
VS
8865 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8866 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8867 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8868 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8869
773ae034 8870 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8871 mode->hdisplay = (htot & 0xffff) + 1;
8872 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8873 mode->hsync_start = (hsync & 0xffff) + 1;
8874 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8875 mode->vdisplay = (vtot & 0xffff) + 1;
8876 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8877 mode->vsync_start = (vsync & 0xffff) + 1;
8878 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8879
8880 drm_mode_set_name(mode);
79e53945
JB
8881
8882 return mode;
8883}
8884
652c393a
JB
8885static void intel_decrease_pllclock(struct drm_crtc *crtc)
8886{
8887 struct drm_device *dev = crtc->dev;
fbee40df 8888 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8890
baff296c 8891 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8892 return;
8893
8894 if (!dev_priv->lvds_downclock_avail)
8895 return;
8896
8897 /*
8898 * Since this is called by a timer, we should never get here in
8899 * the manual case.
8900 */
8901 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8902 int pipe = intel_crtc->pipe;
8903 int dpll_reg = DPLL(pipe);
8904 int dpll;
f6e5b160 8905
44d98a61 8906 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8907
8ac5a6d5 8908 assert_panel_unlocked(dev_priv, pipe);
652c393a 8909
dc257cf1 8910 dpll = I915_READ(dpll_reg);
652c393a
JB
8911 dpll |= DISPLAY_RATE_SELECT_FPA1;
8912 I915_WRITE(dpll_reg, dpll);
9d0498a2 8913 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8914 dpll = I915_READ(dpll_reg);
8915 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8916 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8917 }
8918
8919}
8920
f047e395
CW
8921void intel_mark_busy(struct drm_device *dev)
8922{
c67a470b
PZ
8923 struct drm_i915_private *dev_priv = dev->dev_private;
8924
f62a0076
CW
8925 if (dev_priv->mm.busy)
8926 return;
8927
43694d69 8928 intel_runtime_pm_get(dev_priv);
c67a470b 8929 i915_update_gfx_val(dev_priv);
f62a0076 8930 dev_priv->mm.busy = true;
f047e395
CW
8931}
8932
8933void intel_mark_idle(struct drm_device *dev)
652c393a 8934{
c67a470b 8935 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8936 struct drm_crtc *crtc;
652c393a 8937
f62a0076
CW
8938 if (!dev_priv->mm.busy)
8939 return;
8940
8941 dev_priv->mm.busy = false;
8942
d330a953 8943 if (!i915.powersave)
bb4cdd53 8944 goto out;
652c393a 8945
70e1e0ec 8946 for_each_crtc(dev, crtc) {
f4510a27 8947 if (!crtc->primary->fb)
652c393a
JB
8948 continue;
8949
725a5b54 8950 intel_decrease_pllclock(crtc);
652c393a 8951 }
b29c19b6 8952
3d13ef2e 8953 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8954 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8955
8956out:
43694d69 8957 intel_runtime_pm_put(dev_priv);
652c393a
JB
8958}
8959
79e53945
JB
8960static void intel_crtc_destroy(struct drm_crtc *crtc)
8961{
8962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8963 struct drm_device *dev = crtc->dev;
8964 struct intel_unpin_work *work;
67e77c5a 8965
5e2d7afc 8966 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
8967 work = intel_crtc->unpin_work;
8968 intel_crtc->unpin_work = NULL;
5e2d7afc 8969 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
8970
8971 if (work) {
8972 cancel_work_sync(&work->work);
8973 kfree(work);
8974 }
79e53945
JB
8975
8976 drm_crtc_cleanup(crtc);
67e77c5a 8977
79e53945
JB
8978 kfree(intel_crtc);
8979}
8980
6b95a207
KH
8981static void intel_unpin_work_fn(struct work_struct *__work)
8982{
8983 struct intel_unpin_work *work =
8984 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8985 struct drm_device *dev = work->crtc->dev;
f99d7069 8986 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 8987
b4a98e57 8988 mutex_lock(&dev->struct_mutex);
1690e1eb 8989 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8990 drm_gem_object_unreference(&work->pending_flip_obj->base);
8991 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8992
b4a98e57
CW
8993 intel_update_fbc(dev);
8994 mutex_unlock(&dev->struct_mutex);
8995
f99d7069
DV
8996 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
8997
b4a98e57
CW
8998 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8999 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9000
6b95a207
KH
9001 kfree(work);
9002}
9003
1afe3e9d 9004static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 9005 struct drm_crtc *crtc)
6b95a207 9006{
6b95a207
KH
9007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9008 struct intel_unpin_work *work;
6b95a207
KH
9009 unsigned long flags;
9010
9011 /* Ignore early vblank irqs */
9012 if (intel_crtc == NULL)
9013 return;
9014
f326038a
DV
9015 /*
9016 * This is called both by irq handlers and the reset code (to complete
9017 * lost pageflips) so needs the full irqsave spinlocks.
9018 */
6b95a207
KH
9019 spin_lock_irqsave(&dev->event_lock, flags);
9020 work = intel_crtc->unpin_work;
e7d841ca
CW
9021
9022 /* Ensure we don't miss a work->pending update ... */
9023 smp_rmb();
9024
9025 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
9026 spin_unlock_irqrestore(&dev->event_lock, flags);
9027 return;
9028 }
9029
d6bbafa1 9030 page_flip_completed(intel_crtc);
0af7e4df 9031
6b95a207 9032 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
9033}
9034
1afe3e9d
JB
9035void intel_finish_page_flip(struct drm_device *dev, int pipe)
9036{
fbee40df 9037 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9038 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9039
49b14a5c 9040 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9041}
9042
9043void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9044{
fbee40df 9045 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9046 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9047
49b14a5c 9048 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9049}
9050
75f7f3ec
VS
9051/* Is 'a' after or equal to 'b'? */
9052static bool g4x_flip_count_after_eq(u32 a, u32 b)
9053{
9054 return !((a - b) & 0x80000000);
9055}
9056
9057static bool page_flip_finished(struct intel_crtc *crtc)
9058{
9059 struct drm_device *dev = crtc->base.dev;
9060 struct drm_i915_private *dev_priv = dev->dev_private;
9061
9062 /*
9063 * The relevant registers doen't exist on pre-ctg.
9064 * As the flip done interrupt doesn't trigger for mmio
9065 * flips on gmch platforms, a flip count check isn't
9066 * really needed there. But since ctg has the registers,
9067 * include it in the check anyway.
9068 */
9069 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9070 return true;
9071
9072 /*
9073 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9074 * used the same base address. In that case the mmio flip might
9075 * have completed, but the CS hasn't even executed the flip yet.
9076 *
9077 * A flip count check isn't enough as the CS might have updated
9078 * the base address just after start of vblank, but before we
9079 * managed to process the interrupt. This means we'd complete the
9080 * CS flip too soon.
9081 *
9082 * Combining both checks should get us a good enough result. It may
9083 * still happen that the CS flip has been executed, but has not
9084 * yet actually completed. But in case the base address is the same
9085 * anyway, we don't really care.
9086 */
9087 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9088 crtc->unpin_work->gtt_offset &&
9089 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9090 crtc->unpin_work->flip_count);
9091}
9092
6b95a207
KH
9093void intel_prepare_page_flip(struct drm_device *dev, int plane)
9094{
fbee40df 9095 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9096 struct intel_crtc *intel_crtc =
9097 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9098 unsigned long flags;
9099
f326038a
DV
9100
9101 /*
9102 * This is called both by irq handlers and the reset code (to complete
9103 * lost pageflips) so needs the full irqsave spinlocks.
9104 *
9105 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
9106 * generate a page-flip completion irq, i.e. every modeset
9107 * is also accompanied by a spurious intel_prepare_page_flip().
9108 */
6b95a207 9109 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9110 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9111 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9112 spin_unlock_irqrestore(&dev->event_lock, flags);
9113}
9114
eba905b2 9115static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9116{
9117 /* Ensure that the work item is consistent when activating it ... */
9118 smp_wmb();
9119 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9120 /* and that it is marked active as soon as the irq could fire. */
9121 smp_wmb();
9122}
9123
8c9f3aaf
JB
9124static int intel_gen2_queue_flip(struct drm_device *dev,
9125 struct drm_crtc *crtc,
9126 struct drm_framebuffer *fb,
ed8d1975 9127 struct drm_i915_gem_object *obj,
a4872ba6 9128 struct intel_engine_cs *ring,
ed8d1975 9129 uint32_t flags)
8c9f3aaf 9130{
8c9f3aaf 9131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9132 u32 flip_mask;
9133 int ret;
9134
6d90c952 9135 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9136 if (ret)
4fa62c89 9137 return ret;
8c9f3aaf
JB
9138
9139 /* Can't queue multiple flips, so wait for the previous
9140 * one to finish before executing the next.
9141 */
9142 if (intel_crtc->plane)
9143 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9144 else
9145 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9146 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9147 intel_ring_emit(ring, MI_NOOP);
9148 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9149 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9150 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9151 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9152 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9153
9154 intel_mark_page_flip_active(intel_crtc);
09246732 9155 __intel_ring_advance(ring);
83d4092b 9156 return 0;
8c9f3aaf
JB
9157}
9158
9159static int intel_gen3_queue_flip(struct drm_device *dev,
9160 struct drm_crtc *crtc,
9161 struct drm_framebuffer *fb,
ed8d1975 9162 struct drm_i915_gem_object *obj,
a4872ba6 9163 struct intel_engine_cs *ring,
ed8d1975 9164 uint32_t flags)
8c9f3aaf 9165{
8c9f3aaf 9166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9167 u32 flip_mask;
9168 int ret;
9169
6d90c952 9170 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9171 if (ret)
4fa62c89 9172 return ret;
8c9f3aaf
JB
9173
9174 if (intel_crtc->plane)
9175 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9176 else
9177 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9178 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9179 intel_ring_emit(ring, MI_NOOP);
9180 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9181 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9182 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9183 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9184 intel_ring_emit(ring, MI_NOOP);
9185
e7d841ca 9186 intel_mark_page_flip_active(intel_crtc);
09246732 9187 __intel_ring_advance(ring);
83d4092b 9188 return 0;
8c9f3aaf
JB
9189}
9190
9191static int intel_gen4_queue_flip(struct drm_device *dev,
9192 struct drm_crtc *crtc,
9193 struct drm_framebuffer *fb,
ed8d1975 9194 struct drm_i915_gem_object *obj,
a4872ba6 9195 struct intel_engine_cs *ring,
ed8d1975 9196 uint32_t flags)
8c9f3aaf
JB
9197{
9198 struct drm_i915_private *dev_priv = dev->dev_private;
9199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9200 uint32_t pf, pipesrc;
9201 int ret;
9202
6d90c952 9203 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9204 if (ret)
4fa62c89 9205 return ret;
8c9f3aaf
JB
9206
9207 /* i965+ uses the linear or tiled offsets from the
9208 * Display Registers (which do not change across a page-flip)
9209 * so we need only reprogram the base address.
9210 */
6d90c952
DV
9211 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9212 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9213 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9214 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9215 obj->tiling_mode);
8c9f3aaf
JB
9216
9217 /* XXX Enabling the panel-fitter across page-flip is so far
9218 * untested on non-native modes, so ignore it for now.
9219 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9220 */
9221 pf = 0;
9222 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9223 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9224
9225 intel_mark_page_flip_active(intel_crtc);
09246732 9226 __intel_ring_advance(ring);
83d4092b 9227 return 0;
8c9f3aaf
JB
9228}
9229
9230static int intel_gen6_queue_flip(struct drm_device *dev,
9231 struct drm_crtc *crtc,
9232 struct drm_framebuffer *fb,
ed8d1975 9233 struct drm_i915_gem_object *obj,
a4872ba6 9234 struct intel_engine_cs *ring,
ed8d1975 9235 uint32_t flags)
8c9f3aaf
JB
9236{
9237 struct drm_i915_private *dev_priv = dev->dev_private;
9238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9239 uint32_t pf, pipesrc;
9240 int ret;
9241
6d90c952 9242 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9243 if (ret)
4fa62c89 9244 return ret;
8c9f3aaf 9245
6d90c952
DV
9246 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9247 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9248 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9249 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9250
dc257cf1
DV
9251 /* Contrary to the suggestions in the documentation,
9252 * "Enable Panel Fitter" does not seem to be required when page
9253 * flipping with a non-native mode, and worse causes a normal
9254 * modeset to fail.
9255 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9256 */
9257 pf = 0;
8c9f3aaf 9258 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9259 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9260
9261 intel_mark_page_flip_active(intel_crtc);
09246732 9262 __intel_ring_advance(ring);
83d4092b 9263 return 0;
8c9f3aaf
JB
9264}
9265
7c9017e5
JB
9266static int intel_gen7_queue_flip(struct drm_device *dev,
9267 struct drm_crtc *crtc,
9268 struct drm_framebuffer *fb,
ed8d1975 9269 struct drm_i915_gem_object *obj,
a4872ba6 9270 struct intel_engine_cs *ring,
ed8d1975 9271 uint32_t flags)
7c9017e5 9272{
7c9017e5 9273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9274 uint32_t plane_bit = 0;
ffe74d75
CW
9275 int len, ret;
9276
eba905b2 9277 switch (intel_crtc->plane) {
cb05d8de
DV
9278 case PLANE_A:
9279 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9280 break;
9281 case PLANE_B:
9282 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9283 break;
9284 case PLANE_C:
9285 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9286 break;
9287 default:
9288 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9289 return -ENODEV;
cb05d8de
DV
9290 }
9291
ffe74d75 9292 len = 4;
f476828a 9293 if (ring->id == RCS) {
ffe74d75 9294 len += 6;
f476828a
DL
9295 /*
9296 * On Gen 8, SRM is now taking an extra dword to accommodate
9297 * 48bits addresses, and we need a NOOP for the batch size to
9298 * stay even.
9299 */
9300 if (IS_GEN8(dev))
9301 len += 2;
9302 }
ffe74d75 9303
f66fab8e
VS
9304 /*
9305 * BSpec MI_DISPLAY_FLIP for IVB:
9306 * "The full packet must be contained within the same cache line."
9307 *
9308 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9309 * cacheline, if we ever start emitting more commands before
9310 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9311 * then do the cacheline alignment, and finally emit the
9312 * MI_DISPLAY_FLIP.
9313 */
9314 ret = intel_ring_cacheline_align(ring);
9315 if (ret)
4fa62c89 9316 return ret;
f66fab8e 9317
ffe74d75 9318 ret = intel_ring_begin(ring, len);
7c9017e5 9319 if (ret)
4fa62c89 9320 return ret;
7c9017e5 9321
ffe74d75
CW
9322 /* Unmask the flip-done completion message. Note that the bspec says that
9323 * we should do this for both the BCS and RCS, and that we must not unmask
9324 * more than one flip event at any time (or ensure that one flip message
9325 * can be sent by waiting for flip-done prior to queueing new flips).
9326 * Experimentation says that BCS works despite DERRMR masking all
9327 * flip-done completion events and that unmasking all planes at once
9328 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9329 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9330 */
9331 if (ring->id == RCS) {
9332 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9333 intel_ring_emit(ring, DERRMR);
9334 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9335 DERRMR_PIPEB_PRI_FLIP_DONE |
9336 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9337 if (IS_GEN8(dev))
9338 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9339 MI_SRM_LRM_GLOBAL_GTT);
9340 else
9341 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9342 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9343 intel_ring_emit(ring, DERRMR);
9344 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9345 if (IS_GEN8(dev)) {
9346 intel_ring_emit(ring, 0);
9347 intel_ring_emit(ring, MI_NOOP);
9348 }
ffe74d75
CW
9349 }
9350
cb05d8de 9351 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9352 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9353 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9354 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9355
9356 intel_mark_page_flip_active(intel_crtc);
09246732 9357 __intel_ring_advance(ring);
83d4092b 9358 return 0;
7c9017e5
JB
9359}
9360
84c33a64
SG
9361static bool use_mmio_flip(struct intel_engine_cs *ring,
9362 struct drm_i915_gem_object *obj)
9363{
9364 /*
9365 * This is not being used for older platforms, because
9366 * non-availability of flip done interrupt forces us to use
9367 * CS flips. Older platforms derive flip done using some clever
9368 * tricks involving the flip_pending status bits and vblank irqs.
9369 * So using MMIO flips there would disrupt this mechanism.
9370 */
9371
8e09bf83
CW
9372 if (ring == NULL)
9373 return true;
9374
84c33a64
SG
9375 if (INTEL_INFO(ring->dev)->gen < 5)
9376 return false;
9377
9378 if (i915.use_mmio_flip < 0)
9379 return false;
9380 else if (i915.use_mmio_flip > 0)
9381 return true;
14bf993e
OM
9382 else if (i915.enable_execlists)
9383 return true;
84c33a64
SG
9384 else
9385 return ring != obj->ring;
9386}
9387
9388static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9389{
9390 struct drm_device *dev = intel_crtc->base.dev;
9391 struct drm_i915_private *dev_priv = dev->dev_private;
9392 struct intel_framebuffer *intel_fb =
9393 to_intel_framebuffer(intel_crtc->base.primary->fb);
9394 struct drm_i915_gem_object *obj = intel_fb->obj;
9362c7c5
ACO
9395 bool atomic_update;
9396 u32 start_vbl_count;
84c33a64
SG
9397 u32 dspcntr;
9398 u32 reg;
9399
9400 intel_mark_page_flip_active(intel_crtc);
9401
9362c7c5
ACO
9402 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9403
84c33a64
SG
9404 reg = DSPCNTR(intel_crtc->plane);
9405 dspcntr = I915_READ(reg);
9406
c5d97472
DL
9407 if (obj->tiling_mode != I915_TILING_NONE)
9408 dspcntr |= DISPPLANE_TILED;
9409 else
9410 dspcntr &= ~DISPPLANE_TILED;
9411
84c33a64
SG
9412 I915_WRITE(reg, dspcntr);
9413
9414 I915_WRITE(DSPSURF(intel_crtc->plane),
9415 intel_crtc->unpin_work->gtt_offset);
9416 POSTING_READ(DSPSURF(intel_crtc->plane));
9362c7c5
ACO
9417
9418 if (atomic_update)
9419 intel_pipe_update_end(intel_crtc, start_vbl_count);
9420
9421 spin_lock_irq(&dev_priv->mmio_flip_lock);
9422 intel_crtc->mmio_flip.status = INTEL_MMIO_FLIP_IDLE;
9423 spin_unlock_irq(&dev_priv->mmio_flip_lock);
9424}
9425
9426static void intel_mmio_flip_work_func(struct work_struct *work)
9427{
9428 struct intel_crtc *intel_crtc =
9429 container_of(work, struct intel_crtc, mmio_flip.work);
9430
9431 intel_do_mmio_flip(intel_crtc);
84c33a64
SG
9432}
9433
9434static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9435{
9436 struct intel_engine_cs *ring;
9437 int ret;
9438
9439 lockdep_assert_held(&obj->base.dev->struct_mutex);
9440
9441 if (!obj->last_write_seqno)
9442 return 0;
9443
9444 ring = obj->ring;
9445
9446 if (i915_seqno_passed(ring->get_seqno(ring, true),
9447 obj->last_write_seqno))
9448 return 0;
9449
9450 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9451 if (ret)
9452 return ret;
9453
9454 if (WARN_ON(!ring->irq_get(ring)))
9455 return 0;
9456
9457 return 1;
9458}
9459
9460void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9461{
9462 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9463 struct intel_crtc *intel_crtc;
9464 unsigned long irq_flags;
9465 u32 seqno;
9466
9467 seqno = ring->get_seqno(ring, false);
9468
9469 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9470 for_each_intel_crtc(ring->dev, intel_crtc) {
9471 struct intel_mmio_flip *mmio_flip;
9472
9473 mmio_flip = &intel_crtc->mmio_flip;
9362c7c5 9474 if (mmio_flip->status != INTEL_MMIO_FLIP_WAIT_RING)
84c33a64
SG
9475 continue;
9476
9477 if (ring->id != mmio_flip->ring_id)
9478 continue;
9479
9480 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9362c7c5
ACO
9481 schedule_work(&intel_crtc->mmio_flip.work);
9482 mmio_flip->status = INTEL_MMIO_FLIP_WORK_SCHEDULED;
84c33a64
SG
9483 ring->irq_put(ring);
9484 }
9485 }
9486 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9487}
9488
9489static int intel_queue_mmio_flip(struct drm_device *dev,
9490 struct drm_crtc *crtc,
9491 struct drm_framebuffer *fb,
9492 struct drm_i915_gem_object *obj,
9493 struct intel_engine_cs *ring,
9494 uint32_t flags)
9495{
9496 struct drm_i915_private *dev_priv = dev->dev_private;
9497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84c33a64
SG
9498 int ret;
9499
9362c7c5 9500 if (WARN_ON(intel_crtc->mmio_flip.status != INTEL_MMIO_FLIP_IDLE))
84c33a64
SG
9501 return -EBUSY;
9502
9503 ret = intel_postpone_flip(obj);
9504 if (ret < 0)
9505 return ret;
9506 if (ret == 0) {
9507 intel_do_mmio_flip(intel_crtc);
9508 return 0;
9509 }
9510
24955f24 9511 spin_lock_irq(&dev_priv->mmio_flip_lock);
9362c7c5 9512 intel_crtc->mmio_flip.status = INTEL_MMIO_FLIP_WAIT_RING;
84c33a64
SG
9513 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9514 intel_crtc->mmio_flip.ring_id = obj->ring->id;
24955f24 9515 spin_unlock_irq(&dev_priv->mmio_flip_lock);
84c33a64
SG
9516
9517 /*
9518 * Double check to catch cases where irq fired before
9519 * mmio flip data was ready
9520 */
9521 intel_notify_mmio_flip(obj->ring);
9522 return 0;
9523}
9524
8c9f3aaf
JB
9525static int intel_default_queue_flip(struct drm_device *dev,
9526 struct drm_crtc *crtc,
9527 struct drm_framebuffer *fb,
ed8d1975 9528 struct drm_i915_gem_object *obj,
a4872ba6 9529 struct intel_engine_cs *ring,
ed8d1975 9530 uint32_t flags)
8c9f3aaf
JB
9531{
9532 return -ENODEV;
9533}
9534
d6bbafa1
CW
9535static bool __intel_pageflip_stall_check(struct drm_device *dev,
9536 struct drm_crtc *crtc)
9537{
9538 struct drm_i915_private *dev_priv = dev->dev_private;
9539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9540 struct intel_unpin_work *work = intel_crtc->unpin_work;
9541 u32 addr;
9542
9543 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9544 return true;
9545
9546 if (!work->enable_stall_check)
9547 return false;
9548
9549 if (work->flip_ready_vblank == 0) {
9550 if (work->flip_queued_ring &&
9551 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9552 work->flip_queued_seqno))
9553 return false;
9554
9555 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9556 }
9557
9558 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9559 return false;
9560
9561 /* Potential stall - if we see that the flip has happened,
9562 * assume a missed interrupt. */
9563 if (INTEL_INFO(dev)->gen >= 4)
9564 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9565 else
9566 addr = I915_READ(DSPADDR(intel_crtc->plane));
9567
9568 /* There is a potential issue here with a false positive after a flip
9569 * to the same address. We could address this by checking for a
9570 * non-incrementing frame counter.
9571 */
9572 return addr == work->gtt_offset;
9573}
9574
9575void intel_check_page_flip(struct drm_device *dev, int pipe)
9576{
9577 struct drm_i915_private *dev_priv = dev->dev_private;
9578 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f326038a
DV
9580
9581 WARN_ON(!in_irq());
d6bbafa1
CW
9582
9583 if (crtc == NULL)
9584 return;
9585
f326038a 9586 spin_lock(&dev->event_lock);
d6bbafa1
CW
9587 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9588 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9589 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9590 page_flip_completed(intel_crtc);
9591 }
f326038a 9592 spin_unlock(&dev->event_lock);
d6bbafa1
CW
9593}
9594
6b95a207
KH
9595static int intel_crtc_page_flip(struct drm_crtc *crtc,
9596 struct drm_framebuffer *fb,
ed8d1975
KP
9597 struct drm_pending_vblank_event *event,
9598 uint32_t page_flip_flags)
6b95a207
KH
9599{
9600 struct drm_device *dev = crtc->dev;
9601 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9602 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9603 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 9605 enum pipe pipe = intel_crtc->pipe;
6b95a207 9606 struct intel_unpin_work *work;
a4872ba6 9607 struct intel_engine_cs *ring;
52e68630 9608 int ret;
6b95a207 9609
2ff8fde1
MR
9610 /*
9611 * drm_mode_page_flip_ioctl() should already catch this, but double
9612 * check to be safe. In the future we may enable pageflipping from
9613 * a disabled primary plane.
9614 */
9615 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9616 return -EBUSY;
9617
e6a595d2 9618 /* Can't change pixel format via MI display flips. */
f4510a27 9619 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9620 return -EINVAL;
9621
9622 /*
9623 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9624 * Note that pitch changes could also affect these register.
9625 */
9626 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9627 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9628 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9629 return -EINVAL;
9630
f900db47
CW
9631 if (i915_terminally_wedged(&dev_priv->gpu_error))
9632 goto out_hang;
9633
b14c5679 9634 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9635 if (work == NULL)
9636 return -ENOMEM;
9637
6b95a207 9638 work->event = event;
b4a98e57 9639 work->crtc = crtc;
2ff8fde1 9640 work->old_fb_obj = intel_fb_obj(old_fb);
6b95a207
KH
9641 INIT_WORK(&work->work, intel_unpin_work_fn);
9642
87b6b101 9643 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9644 if (ret)
9645 goto free_work;
9646
6b95a207 9647 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 9648 spin_lock_irq(&dev->event_lock);
6b95a207 9649 if (intel_crtc->unpin_work) {
d6bbafa1
CW
9650 /* Before declaring the flip queue wedged, check if
9651 * the hardware completed the operation behind our backs.
9652 */
9653 if (__intel_pageflip_stall_check(dev, crtc)) {
9654 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9655 page_flip_completed(intel_crtc);
9656 } else {
9657 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 9658 spin_unlock_irq(&dev->event_lock);
468f0b44 9659
d6bbafa1
CW
9660 drm_crtc_vblank_put(crtc);
9661 kfree(work);
9662 return -EBUSY;
9663 }
6b95a207
KH
9664 }
9665 intel_crtc->unpin_work = work;
5e2d7afc 9666 spin_unlock_irq(&dev->event_lock);
6b95a207 9667
b4a98e57
CW
9668 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9669 flush_workqueue(dev_priv->wq);
9670
79158103
CW
9671 ret = i915_mutex_lock_interruptible(dev);
9672 if (ret)
9673 goto cleanup;
6b95a207 9674
75dfca80 9675 /* Reference the objects for the scheduled work. */
05394f39
CW
9676 drm_gem_object_reference(&work->old_fb_obj->base);
9677 drm_gem_object_reference(&obj->base);
6b95a207 9678
f4510a27 9679 crtc->primary->fb = fb;
96b099fd 9680
e1f99ce6 9681 work->pending_flip_obj = obj;
e1f99ce6 9682
b4a98e57 9683 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9684 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9685
75f7f3ec 9686 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 9687 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 9688
4fa62c89
VS
9689 if (IS_VALLEYVIEW(dev)) {
9690 ring = &dev_priv->ring[BCS];
8e09bf83
CW
9691 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9692 /* vlv: DISPLAY_FLIP fails to change tiling */
9693 ring = NULL;
2a92d5bc
CW
9694 } else if (IS_IVYBRIDGE(dev)) {
9695 ring = &dev_priv->ring[BCS];
4fa62c89
VS
9696 } else if (INTEL_INFO(dev)->gen >= 7) {
9697 ring = obj->ring;
9698 if (ring == NULL || ring->id != RCS)
9699 ring = &dev_priv->ring[BCS];
9700 } else {
9701 ring = &dev_priv->ring[RCS];
9702 }
9703
850c4cdc 9704 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
8c9f3aaf
JB
9705 if (ret)
9706 goto cleanup_pending;
6b95a207 9707
4fa62c89
VS
9708 work->gtt_offset =
9709 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9710
d6bbafa1 9711 if (use_mmio_flip(ring, obj)) {
84c33a64
SG
9712 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9713 page_flip_flags);
d6bbafa1
CW
9714 if (ret)
9715 goto cleanup_unpin;
9716
9717 work->flip_queued_seqno = obj->last_write_seqno;
9718 work->flip_queued_ring = obj->ring;
9719 } else {
84c33a64 9720 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
9721 page_flip_flags);
9722 if (ret)
9723 goto cleanup_unpin;
9724
9725 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9726 work->flip_queued_ring = ring;
9727 }
9728
9729 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9730 work->enable_stall_check = true;
4fa62c89 9731
a071fa00
DV
9732 i915_gem_track_fb(work->old_fb_obj, obj,
9733 INTEL_FRONTBUFFER_PRIMARY(pipe));
9734
7782de3b 9735 intel_disable_fbc(dev);
f99d7069 9736 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
9737 mutex_unlock(&dev->struct_mutex);
9738
e5510fac
JB
9739 trace_i915_flip_request(intel_crtc->plane, obj);
9740
6b95a207 9741 return 0;
96b099fd 9742
4fa62c89
VS
9743cleanup_unpin:
9744 intel_unpin_fb_obj(obj);
8c9f3aaf 9745cleanup_pending:
b4a98e57 9746 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9747 crtc->primary->fb = old_fb;
05394f39
CW
9748 drm_gem_object_unreference(&work->old_fb_obj->base);
9749 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9750 mutex_unlock(&dev->struct_mutex);
9751
79158103 9752cleanup:
5e2d7afc 9753 spin_lock_irq(&dev->event_lock);
96b099fd 9754 intel_crtc->unpin_work = NULL;
5e2d7afc 9755 spin_unlock_irq(&dev->event_lock);
96b099fd 9756
87b6b101 9757 drm_crtc_vblank_put(crtc);
7317c75e 9758free_work:
96b099fd
CW
9759 kfree(work);
9760
f900db47
CW
9761 if (ret == -EIO) {
9762out_hang:
9763 intel_crtc_wait_for_pending_flips(crtc);
9764 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
f0d3dad3 9765 if (ret == 0 && event) {
5e2d7afc 9766 spin_lock_irq(&dev->event_lock);
a071fa00 9767 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 9768 spin_unlock_irq(&dev->event_lock);
f0d3dad3 9769 }
f900db47 9770 }
96b099fd 9771 return ret;
6b95a207
KH
9772}
9773
f6e5b160 9774static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9775 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9776 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9777};
9778
9a935856
DV
9779/**
9780 * intel_modeset_update_staged_output_state
9781 *
9782 * Updates the staged output configuration state, e.g. after we've read out the
9783 * current hw state.
9784 */
9785static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9786{
7668851f 9787 struct intel_crtc *crtc;
9a935856
DV
9788 struct intel_encoder *encoder;
9789 struct intel_connector *connector;
f6e5b160 9790
9a935856
DV
9791 list_for_each_entry(connector, &dev->mode_config.connector_list,
9792 base.head) {
9793 connector->new_encoder =
9794 to_intel_encoder(connector->base.encoder);
9795 }
f6e5b160 9796
b2784e15 9797 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9798 encoder->new_crtc =
9799 to_intel_crtc(encoder->base.crtc);
9800 }
7668851f 9801
d3fcc808 9802 for_each_intel_crtc(dev, crtc) {
7668851f 9803 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9804
9805 if (crtc->new_enabled)
9806 crtc->new_config = &crtc->config;
9807 else
9808 crtc->new_config = NULL;
7668851f 9809 }
f6e5b160
CW
9810}
9811
9a935856
DV
9812/**
9813 * intel_modeset_commit_output_state
9814 *
9815 * This function copies the stage display pipe configuration to the real one.
9816 */
9817static void intel_modeset_commit_output_state(struct drm_device *dev)
9818{
7668851f 9819 struct intel_crtc *crtc;
9a935856
DV
9820 struct intel_encoder *encoder;
9821 struct intel_connector *connector;
f6e5b160 9822
9a935856
DV
9823 list_for_each_entry(connector, &dev->mode_config.connector_list,
9824 base.head) {
9825 connector->base.encoder = &connector->new_encoder->base;
9826 }
f6e5b160 9827
b2784e15 9828 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9829 encoder->base.crtc = &encoder->new_crtc->base;
9830 }
7668851f 9831
d3fcc808 9832 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9833 crtc->base.enabled = crtc->new_enabled;
9834 }
9a935856
DV
9835}
9836
050f7aeb 9837static void
eba905b2 9838connected_sink_compute_bpp(struct intel_connector *connector,
050f7aeb
DV
9839 struct intel_crtc_config *pipe_config)
9840{
9841 int bpp = pipe_config->pipe_bpp;
9842
9843 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9844 connector->base.base.id,
c23cc417 9845 connector->base.name);
050f7aeb
DV
9846
9847 /* Don't use an invalid EDID bpc value */
9848 if (connector->base.display_info.bpc &&
9849 connector->base.display_info.bpc * 3 < bpp) {
9850 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9851 bpp, connector->base.display_info.bpc*3);
9852 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9853 }
9854
9855 /* Clamp bpp to 8 on screens without EDID 1.4 */
9856 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9857 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9858 bpp);
9859 pipe_config->pipe_bpp = 24;
9860 }
9861}
9862
4e53c2e0 9863static int
050f7aeb
DV
9864compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9865 struct drm_framebuffer *fb,
9866 struct intel_crtc_config *pipe_config)
4e53c2e0 9867{
050f7aeb
DV
9868 struct drm_device *dev = crtc->base.dev;
9869 struct intel_connector *connector;
4e53c2e0
DV
9870 int bpp;
9871
d42264b1
DV
9872 switch (fb->pixel_format) {
9873 case DRM_FORMAT_C8:
4e53c2e0
DV
9874 bpp = 8*3; /* since we go through a colormap */
9875 break;
d42264b1
DV
9876 case DRM_FORMAT_XRGB1555:
9877 case DRM_FORMAT_ARGB1555:
9878 /* checked in intel_framebuffer_init already */
9879 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9880 return -EINVAL;
9881 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9882 bpp = 6*3; /* min is 18bpp */
9883 break;
d42264b1
DV
9884 case DRM_FORMAT_XBGR8888:
9885 case DRM_FORMAT_ABGR8888:
9886 /* checked in intel_framebuffer_init already */
9887 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9888 return -EINVAL;
9889 case DRM_FORMAT_XRGB8888:
9890 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9891 bpp = 8*3;
9892 break;
d42264b1
DV
9893 case DRM_FORMAT_XRGB2101010:
9894 case DRM_FORMAT_ARGB2101010:
9895 case DRM_FORMAT_XBGR2101010:
9896 case DRM_FORMAT_ABGR2101010:
9897 /* checked in intel_framebuffer_init already */
9898 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9899 return -EINVAL;
4e53c2e0
DV
9900 bpp = 10*3;
9901 break;
baba133a 9902 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9903 default:
9904 DRM_DEBUG_KMS("unsupported depth\n");
9905 return -EINVAL;
9906 }
9907
4e53c2e0
DV
9908 pipe_config->pipe_bpp = bpp;
9909
9910 /* Clamp display bpp to EDID value */
9911 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9912 base.head) {
1b829e05
DV
9913 if (!connector->new_encoder ||
9914 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9915 continue;
9916
050f7aeb 9917 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9918 }
9919
9920 return bpp;
9921}
9922
644db711
DV
9923static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9924{
9925 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9926 "type: 0x%x flags: 0x%x\n",
1342830c 9927 mode->crtc_clock,
644db711
DV
9928 mode->crtc_hdisplay, mode->crtc_hsync_start,
9929 mode->crtc_hsync_end, mode->crtc_htotal,
9930 mode->crtc_vdisplay, mode->crtc_vsync_start,
9931 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9932}
9933
c0b03411
DV
9934static void intel_dump_pipe_config(struct intel_crtc *crtc,
9935 struct intel_crtc_config *pipe_config,
9936 const char *context)
9937{
9938 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9939 context, pipe_name(crtc->pipe));
9940
9941 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9942 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9943 pipe_config->pipe_bpp, pipe_config->dither);
9944 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9945 pipe_config->has_pch_encoder,
9946 pipe_config->fdi_lanes,
9947 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9948 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9949 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9950 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9951 pipe_config->has_dp_encoder,
9952 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9953 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9954 pipe_config->dp_m_n.tu);
b95af8be
VK
9955
9956 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9957 pipe_config->has_dp_encoder,
9958 pipe_config->dp_m2_n2.gmch_m,
9959 pipe_config->dp_m2_n2.gmch_n,
9960 pipe_config->dp_m2_n2.link_m,
9961 pipe_config->dp_m2_n2.link_n,
9962 pipe_config->dp_m2_n2.tu);
9963
c0b03411
DV
9964 DRM_DEBUG_KMS("requested mode:\n");
9965 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9966 DRM_DEBUG_KMS("adjusted mode:\n");
9967 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9968 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9969 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9970 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9971 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9972 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9973 pipe_config->gmch_pfit.control,
9974 pipe_config->gmch_pfit.pgm_ratios,
9975 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9976 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9977 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9978 pipe_config->pch_pfit.size,
9979 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9980 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9981 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9982}
9983
bc079e8b
VS
9984static bool encoders_cloneable(const struct intel_encoder *a,
9985 const struct intel_encoder *b)
accfc0c5 9986{
bc079e8b
VS
9987 /* masks could be asymmetric, so check both ways */
9988 return a == b || (a->cloneable & (1 << b->type) &&
9989 b->cloneable & (1 << a->type));
9990}
9991
9992static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9993 struct intel_encoder *encoder)
9994{
9995 struct drm_device *dev = crtc->base.dev;
9996 struct intel_encoder *source_encoder;
9997
b2784e15 9998 for_each_intel_encoder(dev, source_encoder) {
bc079e8b
VS
9999 if (source_encoder->new_crtc != crtc)
10000 continue;
10001
10002 if (!encoders_cloneable(encoder, source_encoder))
10003 return false;
10004 }
10005
10006 return true;
10007}
10008
10009static bool check_encoder_cloning(struct intel_crtc *crtc)
10010{
10011 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
10012 struct intel_encoder *encoder;
10013
b2784e15 10014 for_each_intel_encoder(dev, encoder) {
bc079e8b 10015 if (encoder->new_crtc != crtc)
accfc0c5
DV
10016 continue;
10017
bc079e8b
VS
10018 if (!check_single_encoder_cloning(crtc, encoder))
10019 return false;
accfc0c5
DV
10020 }
10021
bc079e8b 10022 return true;
accfc0c5
DV
10023}
10024
b8cecdf5
DV
10025static struct intel_crtc_config *
10026intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 10027 struct drm_framebuffer *fb,
b8cecdf5 10028 struct drm_display_mode *mode)
ee7b9f93 10029{
7758a113 10030 struct drm_device *dev = crtc->dev;
7758a113 10031 struct intel_encoder *encoder;
b8cecdf5 10032 struct intel_crtc_config *pipe_config;
e29c22c0
DV
10033 int plane_bpp, ret = -EINVAL;
10034 bool retry = true;
ee7b9f93 10035
bc079e8b 10036 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
10037 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10038 return ERR_PTR(-EINVAL);
10039 }
10040
b8cecdf5
DV
10041 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10042 if (!pipe_config)
7758a113
DV
10043 return ERR_PTR(-ENOMEM);
10044
b8cecdf5
DV
10045 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10046 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 10047
e143a21c
DV
10048 pipe_config->cpu_transcoder =
10049 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10050 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10051
2960bc9c
ID
10052 /*
10053 * Sanitize sync polarity flags based on requested ones. If neither
10054 * positive or negative polarity is requested, treat this as meaning
10055 * negative polarity.
10056 */
10057 if (!(pipe_config->adjusted_mode.flags &
10058 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10059 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10060
10061 if (!(pipe_config->adjusted_mode.flags &
10062 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10063 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10064
050f7aeb
DV
10065 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10066 * plane pixel format and any sink constraints into account. Returns the
10067 * source plane bpp so that dithering can be selected on mismatches
10068 * after encoders and crtc also have had their say. */
10069 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10070 fb, pipe_config);
4e53c2e0
DV
10071 if (plane_bpp < 0)
10072 goto fail;
10073
e41a56be
VS
10074 /*
10075 * Determine the real pipe dimensions. Note that stereo modes can
10076 * increase the actual pipe size due to the frame doubling and
10077 * insertion of additional space for blanks between the frame. This
10078 * is stored in the crtc timings. We use the requested mode to do this
10079 * computation to clearly distinguish it from the adjusted mode, which
10080 * can be changed by the connectors in the below retry loop.
10081 */
10082 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10083 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10084 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10085
e29c22c0 10086encoder_retry:
ef1b460d 10087 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10088 pipe_config->port_clock = 0;
ef1b460d 10089 pipe_config->pixel_multiplier = 1;
ff9a6750 10090
135c81b8 10091 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 10092 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 10093
7758a113
DV
10094 /* Pass our mode to the connectors and the CRTC to give them a chance to
10095 * adjust it according to limitations or connector properties, and also
10096 * a chance to reject the mode entirely.
47f1c6c9 10097 */
b2784e15 10098 for_each_intel_encoder(dev, encoder) {
47f1c6c9 10099
7758a113
DV
10100 if (&encoder->new_crtc->base != crtc)
10101 continue;
7ae89233 10102
efea6e8e
DV
10103 if (!(encoder->compute_config(encoder, pipe_config))) {
10104 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10105 goto fail;
10106 }
ee7b9f93 10107 }
47f1c6c9 10108
ff9a6750
DV
10109 /* Set default port clock if not overwritten by the encoder. Needs to be
10110 * done afterwards in case the encoder adjusts the mode. */
10111 if (!pipe_config->port_clock)
241bfc38
DL
10112 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10113 * pipe_config->pixel_multiplier;
ff9a6750 10114
a43f6e0f 10115 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10116 if (ret < 0) {
7758a113
DV
10117 DRM_DEBUG_KMS("CRTC fixup failed\n");
10118 goto fail;
ee7b9f93 10119 }
e29c22c0
DV
10120
10121 if (ret == RETRY) {
10122 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10123 ret = -EINVAL;
10124 goto fail;
10125 }
10126
10127 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10128 retry = false;
10129 goto encoder_retry;
10130 }
10131
4e53c2e0
DV
10132 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10133 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10134 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10135
b8cecdf5 10136 return pipe_config;
7758a113 10137fail:
b8cecdf5 10138 kfree(pipe_config);
e29c22c0 10139 return ERR_PTR(ret);
ee7b9f93 10140}
47f1c6c9 10141
e2e1ed41
DV
10142/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10143 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10144static void
10145intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10146 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10147{
10148 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10149 struct drm_device *dev = crtc->dev;
10150 struct intel_encoder *encoder;
10151 struct intel_connector *connector;
10152 struct drm_crtc *tmp_crtc;
79e53945 10153
e2e1ed41 10154 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10155
e2e1ed41
DV
10156 /* Check which crtcs have changed outputs connected to them, these need
10157 * to be part of the prepare_pipes mask. We don't (yet) support global
10158 * modeset across multiple crtcs, so modeset_pipes will only have one
10159 * bit set at most. */
10160 list_for_each_entry(connector, &dev->mode_config.connector_list,
10161 base.head) {
10162 if (connector->base.encoder == &connector->new_encoder->base)
10163 continue;
79e53945 10164
e2e1ed41
DV
10165 if (connector->base.encoder) {
10166 tmp_crtc = connector->base.encoder->crtc;
10167
10168 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10169 }
10170
10171 if (connector->new_encoder)
10172 *prepare_pipes |=
10173 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10174 }
10175
b2784e15 10176 for_each_intel_encoder(dev, encoder) {
e2e1ed41
DV
10177 if (encoder->base.crtc == &encoder->new_crtc->base)
10178 continue;
10179
10180 if (encoder->base.crtc) {
10181 tmp_crtc = encoder->base.crtc;
10182
10183 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10184 }
10185
10186 if (encoder->new_crtc)
10187 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10188 }
10189
7668851f 10190 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10191 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10192 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 10193 continue;
7e7d76c3 10194
7668851f 10195 if (!intel_crtc->new_enabled)
e2e1ed41 10196 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10197 else
10198 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10199 }
10200
e2e1ed41
DV
10201
10202 /* set_mode is also used to update properties on life display pipes. */
10203 intel_crtc = to_intel_crtc(crtc);
7668851f 10204 if (intel_crtc->new_enabled)
e2e1ed41
DV
10205 *prepare_pipes |= 1 << intel_crtc->pipe;
10206
b6c5164d
DV
10207 /*
10208 * For simplicity do a full modeset on any pipe where the output routing
10209 * changed. We could be more clever, but that would require us to be
10210 * more careful with calling the relevant encoder->mode_set functions.
10211 */
e2e1ed41
DV
10212 if (*prepare_pipes)
10213 *modeset_pipes = *prepare_pipes;
10214
10215 /* ... and mask these out. */
10216 *modeset_pipes &= ~(*disable_pipes);
10217 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10218
10219 /*
10220 * HACK: We don't (yet) fully support global modesets. intel_set_config
10221 * obies this rule, but the modeset restore mode of
10222 * intel_modeset_setup_hw_state does not.
10223 */
10224 *modeset_pipes &= 1 << intel_crtc->pipe;
10225 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10226
10227 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10228 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10229}
79e53945 10230
ea9d758d 10231static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10232{
ea9d758d 10233 struct drm_encoder *encoder;
f6e5b160 10234 struct drm_device *dev = crtc->dev;
f6e5b160 10235
ea9d758d
DV
10236 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10237 if (encoder->crtc == crtc)
10238 return true;
10239
10240 return false;
10241}
10242
10243static void
10244intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10245{
ba41c0de 10246 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d
DV
10247 struct intel_encoder *intel_encoder;
10248 struct intel_crtc *intel_crtc;
10249 struct drm_connector *connector;
10250
ba41c0de
DV
10251 intel_shared_dpll_commit(dev_priv);
10252
b2784e15 10253 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
10254 if (!intel_encoder->base.crtc)
10255 continue;
10256
10257 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10258
10259 if (prepare_pipes & (1 << intel_crtc->pipe))
10260 intel_encoder->connectors_active = false;
10261 }
10262
10263 intel_modeset_commit_output_state(dev);
10264
7668851f 10265 /* Double check state. */
d3fcc808 10266 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10267 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
10268 WARN_ON(intel_crtc->new_config &&
10269 intel_crtc->new_config != &intel_crtc->config);
10270 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
10271 }
10272
10273 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10274 if (!connector->encoder || !connector->encoder->crtc)
10275 continue;
10276
10277 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10278
10279 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10280 struct drm_property *dpms_property =
10281 dev->mode_config.dpms_property;
10282
ea9d758d 10283 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10284 drm_object_property_set_value(&connector->base,
68d34720
DV
10285 dpms_property,
10286 DRM_MODE_DPMS_ON);
ea9d758d
DV
10287
10288 intel_encoder = to_intel_encoder(connector->encoder);
10289 intel_encoder->connectors_active = true;
10290 }
10291 }
10292
10293}
10294
3bd26263 10295static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10296{
3bd26263 10297 int diff;
f1f644dc
JB
10298
10299 if (clock1 == clock2)
10300 return true;
10301
10302 if (!clock1 || !clock2)
10303 return false;
10304
10305 diff = abs(clock1 - clock2);
10306
10307 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10308 return true;
10309
10310 return false;
10311}
10312
25c5b266
DV
10313#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10314 list_for_each_entry((intel_crtc), \
10315 &(dev)->mode_config.crtc_list, \
10316 base.head) \
0973f18f 10317 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10318
0e8ffe1b 10319static bool
2fa2fe9a
DV
10320intel_pipe_config_compare(struct drm_device *dev,
10321 struct intel_crtc_config *current_config,
0e8ffe1b
DV
10322 struct intel_crtc_config *pipe_config)
10323{
66e985c0
DV
10324#define PIPE_CONF_CHECK_X(name) \
10325 if (current_config->name != pipe_config->name) { \
10326 DRM_ERROR("mismatch in " #name " " \
10327 "(expected 0x%08x, found 0x%08x)\n", \
10328 current_config->name, \
10329 pipe_config->name); \
10330 return false; \
10331 }
10332
08a24034
DV
10333#define PIPE_CONF_CHECK_I(name) \
10334 if (current_config->name != pipe_config->name) { \
10335 DRM_ERROR("mismatch in " #name " " \
10336 "(expected %i, found %i)\n", \
10337 current_config->name, \
10338 pipe_config->name); \
10339 return false; \
88adfff1
DV
10340 }
10341
b95af8be
VK
10342/* This is required for BDW+ where there is only one set of registers for
10343 * switching between high and low RR.
10344 * This macro can be used whenever a comparison has to be made between one
10345 * hw state and multiple sw state variables.
10346 */
10347#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10348 if ((current_config->name != pipe_config->name) && \
10349 (current_config->alt_name != pipe_config->name)) { \
10350 DRM_ERROR("mismatch in " #name " " \
10351 "(expected %i or %i, found %i)\n", \
10352 current_config->name, \
10353 current_config->alt_name, \
10354 pipe_config->name); \
10355 return false; \
10356 }
10357
1bd1bd80
DV
10358#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10359 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10360 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10361 "(expected %i, found %i)\n", \
10362 current_config->name & (mask), \
10363 pipe_config->name & (mask)); \
10364 return false; \
10365 }
10366
5e550656
VS
10367#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10368 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10369 DRM_ERROR("mismatch in " #name " " \
10370 "(expected %i, found %i)\n", \
10371 current_config->name, \
10372 pipe_config->name); \
10373 return false; \
10374 }
10375
bb760063
DV
10376#define PIPE_CONF_QUIRK(quirk) \
10377 ((current_config->quirks | pipe_config->quirks) & (quirk))
10378
eccb140b
DV
10379 PIPE_CONF_CHECK_I(cpu_transcoder);
10380
08a24034
DV
10381 PIPE_CONF_CHECK_I(has_pch_encoder);
10382 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10383 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10384 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10385 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10386 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10387 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10388
eb14cb74 10389 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10390
10391 if (INTEL_INFO(dev)->gen < 8) {
10392 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10393 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10394 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10395 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10396 PIPE_CONF_CHECK_I(dp_m_n.tu);
10397
10398 if (current_config->has_drrs) {
10399 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10400 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10401 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10402 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10403 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10404 }
10405 } else {
10406 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10407 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10408 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10409 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10410 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10411 }
eb14cb74 10412
1bd1bd80
DV
10413 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10414 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10415 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10416 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10417 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10418 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10419
10420 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10421 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10422 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10423 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10424 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10425 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10426
c93f54cf 10427 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10428 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10429 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10430 IS_VALLEYVIEW(dev))
10431 PIPE_CONF_CHECK_I(limited_color_range);
6c49f241 10432
9ed109a7
DV
10433 PIPE_CONF_CHECK_I(has_audio);
10434
1bd1bd80
DV
10435 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10436 DRM_MODE_FLAG_INTERLACE);
10437
bb760063
DV
10438 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10439 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10440 DRM_MODE_FLAG_PHSYNC);
10441 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10442 DRM_MODE_FLAG_NHSYNC);
10443 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10444 DRM_MODE_FLAG_PVSYNC);
10445 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10446 DRM_MODE_FLAG_NVSYNC);
10447 }
045ac3b5 10448
37327abd
VS
10449 PIPE_CONF_CHECK_I(pipe_src_w);
10450 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10451
9953599b
DV
10452 /*
10453 * FIXME: BIOS likes to set up a cloned config with lvds+external
10454 * screen. Since we don't yet re-compute the pipe config when moving
10455 * just the lvds port away to another pipe the sw tracking won't match.
10456 *
10457 * Proper atomic modesets with recomputed global state will fix this.
10458 * Until then just don't check gmch state for inherited modes.
10459 */
10460 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10461 PIPE_CONF_CHECK_I(gmch_pfit.control);
10462 /* pfit ratios are autocomputed by the hw on gen4+ */
10463 if (INTEL_INFO(dev)->gen < 4)
10464 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10465 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10466 }
10467
fd4daa9c
CW
10468 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10469 if (current_config->pch_pfit.enabled) {
10470 PIPE_CONF_CHECK_I(pch_pfit.pos);
10471 PIPE_CONF_CHECK_I(pch_pfit.size);
10472 }
2fa2fe9a 10473
e59150dc
JB
10474 /* BDW+ don't expose a synchronous way to read the state */
10475 if (IS_HASWELL(dev))
10476 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10477
282740f7
VS
10478 PIPE_CONF_CHECK_I(double_wide);
10479
26804afd
DV
10480 PIPE_CONF_CHECK_X(ddi_pll_sel);
10481
c0d43d62 10482 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10483 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10484 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10485 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10486 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10487 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
c0d43d62 10488
42571aef
VS
10489 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10490 PIPE_CONF_CHECK_I(pipe_bpp);
10491
a9a7e98a
JB
10492 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10493 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10494
66e985c0 10495#undef PIPE_CONF_CHECK_X
08a24034 10496#undef PIPE_CONF_CHECK_I
b95af8be 10497#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10498#undef PIPE_CONF_CHECK_FLAGS
5e550656 10499#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10500#undef PIPE_CONF_QUIRK
88adfff1 10501
0e8ffe1b
DV
10502 return true;
10503}
10504
08db6652
DL
10505static void check_wm_state(struct drm_device *dev)
10506{
10507 struct drm_i915_private *dev_priv = dev->dev_private;
10508 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10509 struct intel_crtc *intel_crtc;
10510 int plane;
10511
10512 if (INTEL_INFO(dev)->gen < 9)
10513 return;
10514
10515 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10516 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10517
10518 for_each_intel_crtc(dev, intel_crtc) {
10519 struct skl_ddb_entry *hw_entry, *sw_entry;
10520 const enum pipe pipe = intel_crtc->pipe;
10521
10522 if (!intel_crtc->active)
10523 continue;
10524
10525 /* planes */
10526 for_each_plane(pipe, plane) {
10527 hw_entry = &hw_ddb.plane[pipe][plane];
10528 sw_entry = &sw_ddb->plane[pipe][plane];
10529
10530 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10531 continue;
10532
10533 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10534 "(expected (%u,%u), found (%u,%u))\n",
10535 pipe_name(pipe), plane + 1,
10536 sw_entry->start, sw_entry->end,
10537 hw_entry->start, hw_entry->end);
10538 }
10539
10540 /* cursor */
10541 hw_entry = &hw_ddb.cursor[pipe];
10542 sw_entry = &sw_ddb->cursor[pipe];
10543
10544 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10545 continue;
10546
10547 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10548 "(expected (%u,%u), found (%u,%u))\n",
10549 pipe_name(pipe),
10550 sw_entry->start, sw_entry->end,
10551 hw_entry->start, hw_entry->end);
10552 }
10553}
10554
91d1b4bd
DV
10555static void
10556check_connector_state(struct drm_device *dev)
8af6cf88 10557{
8af6cf88
DV
10558 struct intel_connector *connector;
10559
10560 list_for_each_entry(connector, &dev->mode_config.connector_list,
10561 base.head) {
10562 /* This also checks the encoder/connector hw state with the
10563 * ->get_hw_state callbacks. */
10564 intel_connector_check_state(connector);
10565
10566 WARN(&connector->new_encoder->base != connector->base.encoder,
10567 "connector's staged encoder doesn't match current encoder\n");
10568 }
91d1b4bd
DV
10569}
10570
10571static void
10572check_encoder_state(struct drm_device *dev)
10573{
10574 struct intel_encoder *encoder;
10575 struct intel_connector *connector;
8af6cf88 10576
b2784e15 10577 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10578 bool enabled = false;
10579 bool active = false;
10580 enum pipe pipe, tracked_pipe;
10581
10582 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10583 encoder->base.base.id,
8e329a03 10584 encoder->base.name);
8af6cf88
DV
10585
10586 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10587 "encoder's stage crtc doesn't match current crtc\n");
10588 WARN(encoder->connectors_active && !encoder->base.crtc,
10589 "encoder's active_connectors set, but no crtc\n");
10590
10591 list_for_each_entry(connector, &dev->mode_config.connector_list,
10592 base.head) {
10593 if (connector->base.encoder != &encoder->base)
10594 continue;
10595 enabled = true;
10596 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10597 active = true;
10598 }
0e32b39c
DA
10599 /*
10600 * for MST connectors if we unplug the connector is gone
10601 * away but the encoder is still connected to a crtc
10602 * until a modeset happens in response to the hotplug.
10603 */
10604 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10605 continue;
10606
8af6cf88
DV
10607 WARN(!!encoder->base.crtc != enabled,
10608 "encoder's enabled state mismatch "
10609 "(expected %i, found %i)\n",
10610 !!encoder->base.crtc, enabled);
10611 WARN(active && !encoder->base.crtc,
10612 "active encoder with no crtc\n");
10613
10614 WARN(encoder->connectors_active != active,
10615 "encoder's computed active state doesn't match tracked active state "
10616 "(expected %i, found %i)\n", active, encoder->connectors_active);
10617
10618 active = encoder->get_hw_state(encoder, &pipe);
10619 WARN(active != encoder->connectors_active,
10620 "encoder's hw state doesn't match sw tracking "
10621 "(expected %i, found %i)\n",
10622 encoder->connectors_active, active);
10623
10624 if (!encoder->base.crtc)
10625 continue;
10626
10627 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10628 WARN(active && pipe != tracked_pipe,
10629 "active encoder's pipe doesn't match"
10630 "(expected %i, found %i)\n",
10631 tracked_pipe, pipe);
10632
10633 }
91d1b4bd
DV
10634}
10635
10636static void
10637check_crtc_state(struct drm_device *dev)
10638{
fbee40df 10639 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10640 struct intel_crtc *crtc;
10641 struct intel_encoder *encoder;
10642 struct intel_crtc_config pipe_config;
8af6cf88 10643
d3fcc808 10644 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10645 bool enabled = false;
10646 bool active = false;
10647
045ac3b5
JB
10648 memset(&pipe_config, 0, sizeof(pipe_config));
10649
8af6cf88
DV
10650 DRM_DEBUG_KMS("[CRTC:%d]\n",
10651 crtc->base.base.id);
10652
10653 WARN(crtc->active && !crtc->base.enabled,
10654 "active crtc, but not enabled in sw tracking\n");
10655
b2784e15 10656 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10657 if (encoder->base.crtc != &crtc->base)
10658 continue;
10659 enabled = true;
10660 if (encoder->connectors_active)
10661 active = true;
10662 }
6c49f241 10663
8af6cf88
DV
10664 WARN(active != crtc->active,
10665 "crtc's computed active state doesn't match tracked active state "
10666 "(expected %i, found %i)\n", active, crtc->active);
10667 WARN(enabled != crtc->base.enabled,
10668 "crtc's computed enabled state doesn't match tracked enabled state "
10669 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10670
0e8ffe1b
DV
10671 active = dev_priv->display.get_pipe_config(crtc,
10672 &pipe_config);
d62cf62a 10673
b6b5d049
VS
10674 /* hw state is inconsistent with the pipe quirk */
10675 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10676 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
10677 active = crtc->active;
10678
b2784e15 10679 for_each_intel_encoder(dev, encoder) {
3eaba51c 10680 enum pipe pipe;
6c49f241
DV
10681 if (encoder->base.crtc != &crtc->base)
10682 continue;
1d37b689 10683 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10684 encoder->get_config(encoder, &pipe_config);
10685 }
10686
0e8ffe1b
DV
10687 WARN(crtc->active != active,
10688 "crtc active state doesn't match with hw state "
10689 "(expected %i, found %i)\n", crtc->active, active);
10690
c0b03411
DV
10691 if (active &&
10692 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10693 WARN(1, "pipe state doesn't match!\n");
10694 intel_dump_pipe_config(crtc, &pipe_config,
10695 "[hw state]");
10696 intel_dump_pipe_config(crtc, &crtc->config,
10697 "[sw state]");
10698 }
8af6cf88
DV
10699 }
10700}
10701
91d1b4bd
DV
10702static void
10703check_shared_dpll_state(struct drm_device *dev)
10704{
fbee40df 10705 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10706 struct intel_crtc *crtc;
10707 struct intel_dpll_hw_state dpll_hw_state;
10708 int i;
5358901f
DV
10709
10710 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10711 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10712 int enabled_crtcs = 0, active_crtcs = 0;
10713 bool active;
10714
10715 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10716
10717 DRM_DEBUG_KMS("%s\n", pll->name);
10718
10719 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10720
3e369b76 10721 WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 10722 "more active pll users than references: %i vs %i\n",
3e369b76 10723 pll->active, hweight32(pll->config.crtc_mask));
5358901f
DV
10724 WARN(pll->active && !pll->on,
10725 "pll in active use but not on in sw tracking\n");
35c95375
DV
10726 WARN(pll->on && !pll->active,
10727 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10728 WARN(pll->on != active,
10729 "pll on state mismatch (expected %i, found %i)\n",
10730 pll->on, active);
10731
d3fcc808 10732 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10733 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10734 enabled_crtcs++;
10735 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10736 active_crtcs++;
10737 }
10738 WARN(pll->active != active_crtcs,
10739 "pll active crtcs mismatch (expected %i, found %i)\n",
10740 pll->active, active_crtcs);
3e369b76 10741 WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 10742 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 10743 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 10744
3e369b76 10745 WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
10746 sizeof(dpll_hw_state)),
10747 "pll hw state mismatch\n");
5358901f 10748 }
8af6cf88
DV
10749}
10750
91d1b4bd
DV
10751void
10752intel_modeset_check_state(struct drm_device *dev)
10753{
08db6652 10754 check_wm_state(dev);
91d1b4bd
DV
10755 check_connector_state(dev);
10756 check_encoder_state(dev);
10757 check_crtc_state(dev);
10758 check_shared_dpll_state(dev);
10759}
10760
18442d08
VS
10761void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10762 int dotclock)
10763{
10764 /*
10765 * FDI already provided one idea for the dotclock.
10766 * Yell if the encoder disagrees.
10767 */
241bfc38 10768 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10769 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10770 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10771}
10772
80715b2f
VS
10773static void update_scanline_offset(struct intel_crtc *crtc)
10774{
10775 struct drm_device *dev = crtc->base.dev;
10776
10777 /*
10778 * The scanline counter increments at the leading edge of hsync.
10779 *
10780 * On most platforms it starts counting from vtotal-1 on the
10781 * first active line. That means the scanline counter value is
10782 * always one less than what we would expect. Ie. just after
10783 * start of vblank, which also occurs at start of hsync (on the
10784 * last active line), the scanline counter will read vblank_start-1.
10785 *
10786 * On gen2 the scanline counter starts counting from 1 instead
10787 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10788 * to keep the value positive), instead of adding one.
10789 *
10790 * On HSW+ the behaviour of the scanline counter depends on the output
10791 * type. For DP ports it behaves like most other platforms, but on HDMI
10792 * there's an extra 1 line difference. So we need to add two instead of
10793 * one to the value.
10794 */
10795 if (IS_GEN2(dev)) {
10796 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10797 int vtotal;
10798
10799 vtotal = mode->crtc_vtotal;
10800 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10801 vtotal /= 2;
10802
10803 crtc->scanline_offset = vtotal - 1;
10804 } else if (HAS_DDI(dev) &&
409ee761 10805 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
10806 crtc->scanline_offset = 2;
10807 } else
10808 crtc->scanline_offset = 1;
10809}
10810
f30da187
DV
10811static int __intel_set_mode(struct drm_crtc *crtc,
10812 struct drm_display_mode *mode,
10813 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
10814{
10815 struct drm_device *dev = crtc->dev;
fbee40df 10816 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10817 struct drm_display_mode *saved_mode;
b8cecdf5 10818 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
10819 struct intel_crtc *intel_crtc;
10820 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 10821 int ret = 0;
a6778b3c 10822
4b4b9238 10823 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10824 if (!saved_mode)
10825 return -ENOMEM;
a6778b3c 10826
e2e1ed41 10827 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
10828 &prepare_pipes, &disable_pipes);
10829
3ac18232 10830 *saved_mode = crtc->mode;
a6778b3c 10831
25c5b266
DV
10832 /* Hack: Because we don't (yet) support global modeset on multiple
10833 * crtcs, we don't keep track of the new mode for more than one crtc.
10834 * Hence simply check whether any bit is set in modeset_pipes in all the
10835 * pieces of code that are not yet converted to deal with mutliple crtcs
10836 * changing their mode at the same time. */
25c5b266 10837 if (modeset_pipes) {
4e53c2e0 10838 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
10839 if (IS_ERR(pipe_config)) {
10840 ret = PTR_ERR(pipe_config);
10841 pipe_config = NULL;
10842
3ac18232 10843 goto out;
25c5b266 10844 }
c0b03411
DV
10845 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10846 "[modeset]");
50741abc 10847 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 10848 }
a6778b3c 10849
30a970c6
JB
10850 /*
10851 * See if the config requires any additional preparation, e.g.
10852 * to adjust global state with pipes off. We need to do this
10853 * here so we can get the modeset_pipe updated config for the new
10854 * mode set on this crtc. For other crtcs we need to use the
10855 * adjusted_mode bits in the crtc directly.
10856 */
c164f833 10857 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10858 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10859
c164f833
VS
10860 /* may have added more to prepare_pipes than we should */
10861 prepare_pipes &= ~disable_pipes;
10862 }
10863
8bd31e67
ACO
10864 if (dev_priv->display.crtc_compute_clock) {
10865 unsigned clear_pipes = modeset_pipes | disable_pipes;
10866
10867 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10868 if (ret)
10869 goto done;
10870
10871 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
10872 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
10873 if (ret) {
10874 intel_shared_dpll_abort_config(dev_priv);
10875 goto done;
10876 }
10877 }
10878 }
10879
460da916
DV
10880 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10881 intel_crtc_disable(&intel_crtc->base);
10882
ea9d758d
DV
10883 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10884 if (intel_crtc->base.enabled)
10885 dev_priv->display.crtc_disable(&intel_crtc->base);
10886 }
a6778b3c 10887
6c4c86f5
DV
10888 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10889 * to set it here already despite that we pass it down the callchain.
f6e5b160 10890 */
b8cecdf5 10891 if (modeset_pipes) {
25c5b266 10892 crtc->mode = *mode;
b8cecdf5
DV
10893 /* mode_set/enable/disable functions rely on a correct pipe
10894 * config. */
10895 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10896 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10897
10898 /*
10899 * Calculate and store various constants which
10900 * are later needed by vblank and swap-completion
10901 * timestamping. They are derived from true hwmode.
10902 */
10903 drm_calc_timestamping_constants(crtc,
10904 &pipe_config->adjusted_mode);
b8cecdf5 10905 }
7758a113 10906
ea9d758d
DV
10907 /* Only after disabling all output pipelines that will be changed can we
10908 * update the the output configuration. */
10909 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10910
50f6e502 10911 modeset_update_crtc_power_domains(dev);
47fab737 10912
a6778b3c
DV
10913 /* Set up the DPLL and any encoders state that needs to adjust or depend
10914 * on the DPLL.
f6e5b160 10915 */
25c5b266 10916 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
2ff8fde1
MR
10917 struct drm_framebuffer *old_fb = crtc->primary->fb;
10918 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10919 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
4c10794f
DV
10920
10921 mutex_lock(&dev->struct_mutex);
850c4cdc 10922 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
4c10794f
DV
10923 if (ret != 0) {
10924 DRM_ERROR("pin & fence failed\n");
10925 mutex_unlock(&dev->struct_mutex);
10926 goto done;
10927 }
2ff8fde1 10928 if (old_fb)
a071fa00 10929 intel_unpin_fb_obj(old_obj);
a071fa00
DV
10930 i915_gem_track_fb(old_obj, obj,
10931 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
4c10794f
DV
10932 mutex_unlock(&dev->struct_mutex);
10933
10934 crtc->primary->fb = fb;
10935 crtc->x = x;
10936 crtc->y = y;
a6778b3c
DV
10937 }
10938
10939 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
10940 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10941 update_scanline_offset(intel_crtc);
10942
25c5b266 10943 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 10944 }
a6778b3c 10945
a6778b3c
DV
10946 /* FIXME: add subpixel order */
10947done:
4b4b9238 10948 if (ret && crtc->enabled)
3ac18232 10949 crtc->mode = *saved_mode;
a6778b3c 10950
3ac18232 10951out:
b8cecdf5 10952 kfree(pipe_config);
3ac18232 10953 kfree(saved_mode);
a6778b3c 10954 return ret;
f6e5b160
CW
10955}
10956
e7457a9a
DL
10957static int intel_set_mode(struct drm_crtc *crtc,
10958 struct drm_display_mode *mode,
10959 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10960{
10961 int ret;
10962
10963 ret = __intel_set_mode(crtc, mode, x, y, fb);
10964
10965 if (ret == 0)
10966 intel_modeset_check_state(crtc->dev);
10967
10968 return ret;
10969}
10970
c0c36b94
CW
10971void intel_crtc_restore_mode(struct drm_crtc *crtc)
10972{
f4510a27 10973 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10974}
10975
25c5b266
DV
10976#undef for_each_intel_crtc_masked
10977
d9e55608
DV
10978static void intel_set_config_free(struct intel_set_config *config)
10979{
10980 if (!config)
10981 return;
10982
1aa4b628
DV
10983 kfree(config->save_connector_encoders);
10984 kfree(config->save_encoder_crtcs);
7668851f 10985 kfree(config->save_crtc_enabled);
d9e55608
DV
10986 kfree(config);
10987}
10988
85f9eb71
DV
10989static int intel_set_config_save_state(struct drm_device *dev,
10990 struct intel_set_config *config)
10991{
7668851f 10992 struct drm_crtc *crtc;
85f9eb71
DV
10993 struct drm_encoder *encoder;
10994 struct drm_connector *connector;
10995 int count;
10996
7668851f
VS
10997 config->save_crtc_enabled =
10998 kcalloc(dev->mode_config.num_crtc,
10999 sizeof(bool), GFP_KERNEL);
11000 if (!config->save_crtc_enabled)
11001 return -ENOMEM;
11002
1aa4b628
DV
11003 config->save_encoder_crtcs =
11004 kcalloc(dev->mode_config.num_encoder,
11005 sizeof(struct drm_crtc *), GFP_KERNEL);
11006 if (!config->save_encoder_crtcs)
85f9eb71
DV
11007 return -ENOMEM;
11008
1aa4b628
DV
11009 config->save_connector_encoders =
11010 kcalloc(dev->mode_config.num_connector,
11011 sizeof(struct drm_encoder *), GFP_KERNEL);
11012 if (!config->save_connector_encoders)
85f9eb71
DV
11013 return -ENOMEM;
11014
11015 /* Copy data. Note that driver private data is not affected.
11016 * Should anything bad happen only the expected state is
11017 * restored, not the drivers personal bookkeeping.
11018 */
7668851f 11019 count = 0;
70e1e0ec 11020 for_each_crtc(dev, crtc) {
7668851f
VS
11021 config->save_crtc_enabled[count++] = crtc->enabled;
11022 }
11023
85f9eb71
DV
11024 count = 0;
11025 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 11026 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
11027 }
11028
11029 count = 0;
11030 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 11031 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
11032 }
11033
11034 return 0;
11035}
11036
11037static void intel_set_config_restore_state(struct drm_device *dev,
11038 struct intel_set_config *config)
11039{
7668851f 11040 struct intel_crtc *crtc;
9a935856
DV
11041 struct intel_encoder *encoder;
11042 struct intel_connector *connector;
85f9eb71
DV
11043 int count;
11044
7668851f 11045 count = 0;
d3fcc808 11046 for_each_intel_crtc(dev, crtc) {
7668851f 11047 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
11048
11049 if (crtc->new_enabled)
11050 crtc->new_config = &crtc->config;
11051 else
11052 crtc->new_config = NULL;
7668851f
VS
11053 }
11054
85f9eb71 11055 count = 0;
b2784e15 11056 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11057 encoder->new_crtc =
11058 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
11059 }
11060
11061 count = 0;
9a935856
DV
11062 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11063 connector->new_encoder =
11064 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11065 }
11066}
11067
e3de42b6 11068static bool
2e57f47d 11069is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11070{
11071 int i;
11072
2e57f47d
CW
11073 if (set->num_connectors == 0)
11074 return false;
11075
11076 if (WARN_ON(set->connectors == NULL))
11077 return false;
11078
11079 for (i = 0; i < set->num_connectors; i++)
11080 if (set->connectors[i]->encoder &&
11081 set->connectors[i]->encoder->crtc == set->crtc &&
11082 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11083 return true;
11084
11085 return false;
11086}
11087
5e2b584e
DV
11088static void
11089intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11090 struct intel_set_config *config)
11091{
11092
11093 /* We should be able to check here if the fb has the same properties
11094 * and then just flip_or_move it */
2e57f47d
CW
11095 if (is_crtc_connector_off(set)) {
11096 config->mode_changed = true;
f4510a27 11097 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11098 /*
11099 * If we have no fb, we can only flip as long as the crtc is
11100 * active, otherwise we need a full mode set. The crtc may
11101 * be active if we've only disabled the primary plane, or
11102 * in fastboot situations.
11103 */
f4510a27 11104 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11105 struct intel_crtc *intel_crtc =
11106 to_intel_crtc(set->crtc);
11107
3b150f08 11108 if (intel_crtc->active) {
319d9827
JB
11109 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11110 config->fb_changed = true;
11111 } else {
11112 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11113 config->mode_changed = true;
11114 }
5e2b584e
DV
11115 } else if (set->fb == NULL) {
11116 config->mode_changed = true;
72f4901e 11117 } else if (set->fb->pixel_format !=
f4510a27 11118 set->crtc->primary->fb->pixel_format) {
5e2b584e 11119 config->mode_changed = true;
e3de42b6 11120 } else {
5e2b584e 11121 config->fb_changed = true;
e3de42b6 11122 }
5e2b584e
DV
11123 }
11124
835c5873 11125 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11126 config->fb_changed = true;
11127
11128 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11129 DRM_DEBUG_KMS("modes are different, full mode set\n");
11130 drm_mode_debug_printmodeline(&set->crtc->mode);
11131 drm_mode_debug_printmodeline(set->mode);
11132 config->mode_changed = true;
11133 }
a1d95703
CW
11134
11135 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11136 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11137}
11138
2e431051 11139static int
9a935856
DV
11140intel_modeset_stage_output_state(struct drm_device *dev,
11141 struct drm_mode_set *set,
11142 struct intel_set_config *config)
50f56119 11143{
9a935856
DV
11144 struct intel_connector *connector;
11145 struct intel_encoder *encoder;
7668851f 11146 struct intel_crtc *crtc;
f3f08572 11147 int ro;
50f56119 11148
9abdda74 11149 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11150 * of connectors. For paranoia, double-check this. */
11151 WARN_ON(!set->fb && (set->num_connectors != 0));
11152 WARN_ON(set->fb && (set->num_connectors == 0));
11153
9a935856
DV
11154 list_for_each_entry(connector, &dev->mode_config.connector_list,
11155 base.head) {
11156 /* Otherwise traverse passed in connector list and get encoders
11157 * for them. */
50f56119 11158 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11159 if (set->connectors[ro] == &connector->base) {
0e32b39c 11160 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11161 break;
11162 }
11163 }
11164
9a935856
DV
11165 /* If we disable the crtc, disable all its connectors. Also, if
11166 * the connector is on the changing crtc but not on the new
11167 * connector list, disable it. */
11168 if ((!set->fb || ro == set->num_connectors) &&
11169 connector->base.encoder &&
11170 connector->base.encoder->crtc == set->crtc) {
11171 connector->new_encoder = NULL;
11172
11173 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11174 connector->base.base.id,
c23cc417 11175 connector->base.name);
9a935856
DV
11176 }
11177
11178
11179 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 11180 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 11181 config->mode_changed = true;
50f56119
DV
11182 }
11183 }
9a935856 11184 /* connector->new_encoder is now updated for all connectors. */
50f56119 11185
9a935856 11186 /* Update crtc of enabled connectors. */
9a935856
DV
11187 list_for_each_entry(connector, &dev->mode_config.connector_list,
11188 base.head) {
7668851f
VS
11189 struct drm_crtc *new_crtc;
11190
9a935856 11191 if (!connector->new_encoder)
50f56119
DV
11192 continue;
11193
9a935856 11194 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11195
11196 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11197 if (set->connectors[ro] == &connector->base)
50f56119
DV
11198 new_crtc = set->crtc;
11199 }
11200
11201 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11202 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11203 new_crtc)) {
5e2b584e 11204 return -EINVAL;
50f56119 11205 }
0e32b39c 11206 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11207
11208 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11209 connector->base.base.id,
c23cc417 11210 connector->base.name,
9a935856
DV
11211 new_crtc->base.id);
11212 }
11213
11214 /* Check for any encoders that needs to be disabled. */
b2784e15 11215 for_each_intel_encoder(dev, encoder) {
5a65f358 11216 int num_connectors = 0;
9a935856
DV
11217 list_for_each_entry(connector,
11218 &dev->mode_config.connector_list,
11219 base.head) {
11220 if (connector->new_encoder == encoder) {
11221 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11222 num_connectors++;
9a935856
DV
11223 }
11224 }
5a65f358
PZ
11225
11226 if (num_connectors == 0)
11227 encoder->new_crtc = NULL;
11228 else if (num_connectors > 1)
11229 return -EINVAL;
11230
9a935856
DV
11231 /* Only now check for crtc changes so we don't miss encoders
11232 * that will be disabled. */
11233 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 11234 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 11235 config->mode_changed = true;
50f56119
DV
11236 }
11237 }
9a935856 11238 /* Now we've also updated encoder->new_crtc for all encoders. */
0e32b39c
DA
11239 list_for_each_entry(connector, &dev->mode_config.connector_list,
11240 base.head) {
11241 if (connector->new_encoder)
11242 if (connector->new_encoder != connector->encoder)
11243 connector->encoder = connector->new_encoder;
11244 }
d3fcc808 11245 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11246 crtc->new_enabled = false;
11247
b2784e15 11248 for_each_intel_encoder(dev, encoder) {
7668851f
VS
11249 if (encoder->new_crtc == crtc) {
11250 crtc->new_enabled = true;
11251 break;
11252 }
11253 }
11254
11255 if (crtc->new_enabled != crtc->base.enabled) {
11256 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11257 crtc->new_enabled ? "en" : "dis");
11258 config->mode_changed = true;
11259 }
7bd0a8e7
VS
11260
11261 if (crtc->new_enabled)
11262 crtc->new_config = &crtc->config;
11263 else
11264 crtc->new_config = NULL;
7668851f
VS
11265 }
11266
2e431051
DV
11267 return 0;
11268}
11269
7d00a1f5
VS
11270static void disable_crtc_nofb(struct intel_crtc *crtc)
11271{
11272 struct drm_device *dev = crtc->base.dev;
11273 struct intel_encoder *encoder;
11274 struct intel_connector *connector;
11275
11276 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11277 pipe_name(crtc->pipe));
11278
11279 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11280 if (connector->new_encoder &&
11281 connector->new_encoder->new_crtc == crtc)
11282 connector->new_encoder = NULL;
11283 }
11284
b2784e15 11285 for_each_intel_encoder(dev, encoder) {
7d00a1f5
VS
11286 if (encoder->new_crtc == crtc)
11287 encoder->new_crtc = NULL;
11288 }
11289
11290 crtc->new_enabled = false;
7bd0a8e7 11291 crtc->new_config = NULL;
7d00a1f5
VS
11292}
11293
2e431051
DV
11294static int intel_crtc_set_config(struct drm_mode_set *set)
11295{
11296 struct drm_device *dev;
2e431051
DV
11297 struct drm_mode_set save_set;
11298 struct intel_set_config *config;
11299 int ret;
2e431051 11300
8d3e375e
DV
11301 BUG_ON(!set);
11302 BUG_ON(!set->crtc);
11303 BUG_ON(!set->crtc->helper_private);
2e431051 11304
7e53f3a4
DV
11305 /* Enforce sane interface api - has been abused by the fb helper. */
11306 BUG_ON(!set->mode && set->fb);
11307 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11308
2e431051
DV
11309 if (set->fb) {
11310 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11311 set->crtc->base.id, set->fb->base.id,
11312 (int)set->num_connectors, set->x, set->y);
11313 } else {
11314 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11315 }
11316
11317 dev = set->crtc->dev;
11318
11319 ret = -ENOMEM;
11320 config = kzalloc(sizeof(*config), GFP_KERNEL);
11321 if (!config)
11322 goto out_config;
11323
11324 ret = intel_set_config_save_state(dev, config);
11325 if (ret)
11326 goto out_config;
11327
11328 save_set.crtc = set->crtc;
11329 save_set.mode = &set->crtc->mode;
11330 save_set.x = set->crtc->x;
11331 save_set.y = set->crtc->y;
f4510a27 11332 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11333
11334 /* Compute whether we need a full modeset, only an fb base update or no
11335 * change at all. In the future we might also check whether only the
11336 * mode changed, e.g. for LVDS where we only change the panel fitter in
11337 * such cases. */
11338 intel_set_config_compute_mode_changes(set, config);
11339
9a935856 11340 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11341 if (ret)
11342 goto fail;
11343
5e2b584e 11344 if (config->mode_changed) {
c0c36b94
CW
11345 ret = intel_set_mode(set->crtc, set->mode,
11346 set->x, set->y, set->fb);
5e2b584e 11347 } else if (config->fb_changed) {
3b150f08
MR
11348 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11349
4878cae2
VS
11350 intel_crtc_wait_for_pending_flips(set->crtc);
11351
4f660f49 11352 ret = intel_pipe_set_base(set->crtc,
94352cf9 11353 set->x, set->y, set->fb);
3b150f08
MR
11354
11355 /*
11356 * We need to make sure the primary plane is re-enabled if it
11357 * has previously been turned off.
11358 */
11359 if (!intel_crtc->primary_enabled && ret == 0) {
11360 WARN_ON(!intel_crtc->active);
fdd508a6 11361 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
3b150f08
MR
11362 }
11363
7ca51a3a
JB
11364 /*
11365 * In the fastboot case this may be our only check of the
11366 * state after boot. It would be better to only do it on
11367 * the first update, but we don't have a nice way of doing that
11368 * (and really, set_config isn't used much for high freq page
11369 * flipping, so increasing its cost here shouldn't be a big
11370 * deal).
11371 */
d330a953 11372 if (i915.fastboot && ret == 0)
7ca51a3a 11373 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11374 }
11375
2d05eae1 11376 if (ret) {
bf67dfeb
DV
11377 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11378 set->crtc->base.id, ret);
50f56119 11379fail:
2d05eae1 11380 intel_set_config_restore_state(dev, config);
50f56119 11381
7d00a1f5
VS
11382 /*
11383 * HACK: if the pipe was on, but we didn't have a framebuffer,
11384 * force the pipe off to avoid oopsing in the modeset code
11385 * due to fb==NULL. This should only happen during boot since
11386 * we don't yet reconstruct the FB from the hardware state.
11387 */
11388 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11389 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11390
2d05eae1
CW
11391 /* Try to restore the config */
11392 if (config->mode_changed &&
11393 intel_set_mode(save_set.crtc, save_set.mode,
11394 save_set.x, save_set.y, save_set.fb))
11395 DRM_ERROR("failed to restore config after modeset failure\n");
11396 }
50f56119 11397
d9e55608
DV
11398out_config:
11399 intel_set_config_free(config);
50f56119
DV
11400 return ret;
11401}
f6e5b160
CW
11402
11403static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11404 .gamma_set = intel_crtc_gamma_set,
50f56119 11405 .set_config = intel_crtc_set_config,
f6e5b160
CW
11406 .destroy = intel_crtc_destroy,
11407 .page_flip = intel_crtc_page_flip,
11408};
11409
5358901f
DV
11410static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11411 struct intel_shared_dpll *pll,
11412 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11413{
5358901f 11414 uint32_t val;
ee7b9f93 11415
f458ebbc 11416 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
11417 return false;
11418
5358901f 11419 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11420 hw_state->dpll = val;
11421 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11422 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11423
11424 return val & DPLL_VCO_ENABLE;
11425}
11426
15bdd4cf
DV
11427static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11428 struct intel_shared_dpll *pll)
11429{
3e369b76
ACO
11430 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11431 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
11432}
11433
e7b903d2
DV
11434static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11435 struct intel_shared_dpll *pll)
11436{
e7b903d2 11437 /* PCH refclock must be enabled first */
89eff4be 11438 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11439
3e369b76 11440 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
11441
11442 /* Wait for the clocks to stabilize. */
11443 POSTING_READ(PCH_DPLL(pll->id));
11444 udelay(150);
11445
11446 /* The pixel multiplier can only be updated once the
11447 * DPLL is enabled and the clocks are stable.
11448 *
11449 * So write it again.
11450 */
3e369b76 11451 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 11452 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11453 udelay(200);
11454}
11455
11456static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11457 struct intel_shared_dpll *pll)
11458{
11459 struct drm_device *dev = dev_priv->dev;
11460 struct intel_crtc *crtc;
e7b903d2
DV
11461
11462 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11463 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11464 if (intel_crtc_to_shared_dpll(crtc) == pll)
11465 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11466 }
11467
15bdd4cf
DV
11468 I915_WRITE(PCH_DPLL(pll->id), 0);
11469 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11470 udelay(200);
11471}
11472
46edb027
DV
11473static char *ibx_pch_dpll_names[] = {
11474 "PCH DPLL A",
11475 "PCH DPLL B",
11476};
11477
7c74ade1 11478static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11479{
e7b903d2 11480 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11481 int i;
11482
7c74ade1 11483 dev_priv->num_shared_dpll = 2;
ee7b9f93 11484
e72f9fbf 11485 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11486 dev_priv->shared_dplls[i].id = i;
11487 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11488 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11489 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11490 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11491 dev_priv->shared_dplls[i].get_hw_state =
11492 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11493 }
11494}
11495
7c74ade1
DV
11496static void intel_shared_dpll_init(struct drm_device *dev)
11497{
e7b903d2 11498 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11499
9cd86933
DV
11500 if (HAS_DDI(dev))
11501 intel_ddi_pll_init(dev);
11502 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11503 ibx_pch_dpll_init(dev);
11504 else
11505 dev_priv->num_shared_dpll = 0;
11506
11507 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11508}
11509
465c120c
MR
11510static int
11511intel_primary_plane_disable(struct drm_plane *plane)
11512{
11513 struct drm_device *dev = plane->dev;
465c120c
MR
11514 struct intel_crtc *intel_crtc;
11515
11516 if (!plane->fb)
11517 return 0;
11518
11519 BUG_ON(!plane->crtc);
11520
11521 intel_crtc = to_intel_crtc(plane->crtc);
11522
11523 /*
11524 * Even though we checked plane->fb above, it's still possible that
11525 * the primary plane has been implicitly disabled because the crtc
11526 * coordinates given weren't visible, or because we detected
11527 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11528 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11529 * In either case, we need to unpin the FB and let the fb pointer get
11530 * updated, but otherwise we don't need to touch the hardware.
11531 */
11532 if (!intel_crtc->primary_enabled)
11533 goto disable_unpin;
11534
11535 intel_crtc_wait_for_pending_flips(plane->crtc);
fdd508a6
VS
11536 intel_disable_primary_hw_plane(plane, plane->crtc);
11537
465c120c 11538disable_unpin:
4c34574f 11539 mutex_lock(&dev->struct_mutex);
2ff8fde1 11540 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
a071fa00 11541 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
2ff8fde1 11542 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
4c34574f 11543 mutex_unlock(&dev->struct_mutex);
465c120c
MR
11544 plane->fb = NULL;
11545
11546 return 0;
11547}
11548
11549static int
3c692a41
GP
11550intel_check_primary_plane(struct drm_plane *plane,
11551 struct intel_plane_state *state)
11552{
11553 struct drm_crtc *crtc = state->crtc;
11554 struct drm_framebuffer *fb = state->fb;
11555 struct drm_rect *dest = &state->dst;
11556 struct drm_rect *src = &state->src;
11557 const struct drm_rect *clip = &state->clip;
ccc759dc 11558
3ead8bb2
GP
11559 return drm_plane_helper_check_update(plane, crtc, fb,
11560 src, dest, clip,
11561 DRM_PLANE_HELPER_NO_SCALING,
11562 DRM_PLANE_HELPER_NO_SCALING,
11563 false, true, &state->visible);
3c692a41
GP
11564}
11565
11566static int
14af293f
GP
11567intel_prepare_primary_plane(struct drm_plane *plane,
11568 struct intel_plane_state *state)
465c120c 11569{
3c692a41
GP
11570 struct drm_crtc *crtc = state->crtc;
11571 struct drm_framebuffer *fb = state->fb;
465c120c 11572 struct drm_device *dev = crtc->dev;
465c120c 11573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ccc759dc 11574 enum pipe pipe = intel_crtc->pipe;
2ff8fde1
MR
11575 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11576 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
465c120c
MR
11577 int ret;
11578
465c120c
MR
11579 intel_crtc_wait_for_pending_flips(crtc);
11580
ccc759dc
GP
11581 if (intel_crtc_has_pending_flip(crtc)) {
11582 DRM_ERROR("pipe is still busy with an old pageflip\n");
11583 return -EBUSY;
11584 }
11585
14af293f 11586 if (old_obj != obj) {
4c34574f 11587 mutex_lock(&dev->struct_mutex);
850c4cdc 11588 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
ccc759dc
GP
11589 if (ret == 0)
11590 i915_gem_track_fb(old_obj, obj,
11591 INTEL_FRONTBUFFER_PRIMARY(pipe));
11592 mutex_unlock(&dev->struct_mutex);
11593 if (ret != 0) {
11594 DRM_DEBUG_KMS("pin & fence failed\n");
11595 return ret;
11596 }
11597 }
11598
14af293f
GP
11599 return 0;
11600}
11601
11602static void
11603intel_commit_primary_plane(struct drm_plane *plane,
11604 struct intel_plane_state *state)
11605{
11606 struct drm_crtc *crtc = state->crtc;
11607 struct drm_framebuffer *fb = state->fb;
11608 struct drm_device *dev = crtc->dev;
11609 struct drm_i915_private *dev_priv = dev->dev_private;
11610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11611 enum pipe pipe = intel_crtc->pipe;
11612 struct drm_framebuffer *old_fb = plane->fb;
11613 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11614 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11615 struct intel_plane *intel_plane = to_intel_plane(plane);
11616 struct drm_rect *src = &state->src;
11617
ccc759dc
GP
11618 crtc->primary->fb = fb;
11619 crtc->x = src->x1;
11620 crtc->y = src->y1;
11621
11622 intel_plane->crtc_x = state->orig_dst.x1;
11623 intel_plane->crtc_y = state->orig_dst.y1;
11624 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11625 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11626 intel_plane->src_x = state->orig_src.x1;
11627 intel_plane->src_y = state->orig_src.y1;
11628 intel_plane->src_w = drm_rect_width(&state->orig_src);
11629 intel_plane->src_h = drm_rect_height(&state->orig_src);
11630 intel_plane->obj = obj;
4c34574f 11631
ccc759dc 11632 if (intel_crtc->active) {
465c120c 11633 /*
ccc759dc
GP
11634 * FBC does not work on some platforms for rotated
11635 * planes, so disable it when rotation is not 0 and
11636 * update it when rotation is set back to 0.
11637 *
11638 * FIXME: This is redundant with the fbc update done in
11639 * the primary plane enable function except that that
11640 * one is done too late. We eventually need to unify
11641 * this.
465c120c 11642 */
ccc759dc
GP
11643 if (intel_crtc->primary_enabled &&
11644 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11645 dev_priv->fbc.plane == intel_crtc->plane &&
11646 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11647 intel_disable_fbc(dev);
465c120c
MR
11648 }
11649
ccc759dc
GP
11650 if (state->visible) {
11651 bool was_enabled = intel_crtc->primary_enabled;
465c120c 11652
ccc759dc
GP
11653 /* FIXME: kill this fastboot hack */
11654 intel_update_pipe_size(intel_crtc);
465c120c 11655
ccc759dc 11656 intel_crtc->primary_enabled = true;
465c120c 11657
ccc759dc
GP
11658 dev_priv->display.update_primary_plane(crtc, plane->fb,
11659 crtc->x, crtc->y);
4c34574f 11660
48404c1e 11661 /*
ccc759dc
GP
11662 * BDW signals flip done immediately if the plane
11663 * is disabled, even if the plane enable is already
11664 * armed to occur at the next vblank :(
48404c1e 11665 */
ccc759dc
GP
11666 if (IS_BROADWELL(dev) && !was_enabled)
11667 intel_wait_for_vblank(dev, intel_crtc->pipe);
11668 } else {
11669 /*
11670 * If clipping results in a non-visible primary plane,
11671 * we'll disable the primary plane. Note that this is
11672 * a bit different than what happens if userspace
11673 * explicitly disables the plane by passing fb=0
11674 * because plane->fb still gets set and pinned.
11675 */
11676 intel_disable_primary_hw_plane(plane, crtc);
48404c1e 11677 }
465c120c 11678
ccc759dc
GP
11679 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11680
11681 mutex_lock(&dev->struct_mutex);
11682 intel_update_fbc(dev);
11683 mutex_unlock(&dev->struct_mutex);
ce54d85a 11684 }
465c120c 11685
ccc759dc
GP
11686 if (old_fb && old_fb != fb) {
11687 if (intel_crtc->active)
11688 intel_wait_for_vblank(dev, intel_crtc->pipe);
11689
11690 mutex_lock(&dev->struct_mutex);
11691 intel_unpin_fb_obj(old_obj);
11692 mutex_unlock(&dev->struct_mutex);
11693 }
465c120c
MR
11694}
11695
3c692a41
GP
11696static int
11697intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11698 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11699 unsigned int crtc_w, unsigned int crtc_h,
11700 uint32_t src_x, uint32_t src_y,
11701 uint32_t src_w, uint32_t src_h)
11702{
11703 struct intel_plane_state state;
11704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11705 int ret;
11706
11707 state.crtc = crtc;
11708 state.fb = fb;
11709
11710 /* sample coordinates in 16.16 fixed point */
11711 state.src.x1 = src_x;
11712 state.src.x2 = src_x + src_w;
11713 state.src.y1 = src_y;
11714 state.src.y2 = src_y + src_h;
11715
11716 /* integer pixels */
11717 state.dst.x1 = crtc_x;
11718 state.dst.x2 = crtc_x + crtc_w;
11719 state.dst.y1 = crtc_y;
11720 state.dst.y2 = crtc_y + crtc_h;
11721
11722 state.clip.x1 = 0;
11723 state.clip.y1 = 0;
11724 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11725 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11726
11727 state.orig_src = state.src;
11728 state.orig_dst = state.dst;
11729
11730 ret = intel_check_primary_plane(plane, &state);
11731 if (ret)
14af293f
GP
11732 return ret;
11733
11734 ret = intel_prepare_primary_plane(plane, &state);
11735 if (ret)
3c692a41
GP
11736 return ret;
11737
11738 intel_commit_primary_plane(plane, &state);
11739
11740 return 0;
11741}
11742
3d7d6510
MR
11743/* Common destruction function for both primary and cursor planes */
11744static void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
11745{
11746 struct intel_plane *intel_plane = to_intel_plane(plane);
11747 drm_plane_cleanup(plane);
11748 kfree(intel_plane);
11749}
11750
11751static const struct drm_plane_funcs intel_primary_plane_funcs = {
11752 .update_plane = intel_primary_plane_setplane,
11753 .disable_plane = intel_primary_plane_disable,
3d7d6510 11754 .destroy = intel_plane_destroy,
48404c1e 11755 .set_property = intel_plane_set_property
465c120c
MR
11756};
11757
11758static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11759 int pipe)
11760{
11761 struct intel_plane *primary;
11762 const uint32_t *intel_primary_formats;
11763 int num_formats;
11764
11765 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11766 if (primary == NULL)
11767 return NULL;
11768
11769 primary->can_scale = false;
11770 primary->max_downscale = 1;
11771 primary->pipe = pipe;
11772 primary->plane = pipe;
48404c1e 11773 primary->rotation = BIT(DRM_ROTATE_0);
465c120c
MR
11774 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11775 primary->plane = !pipe;
11776
11777 if (INTEL_INFO(dev)->gen <= 3) {
11778 intel_primary_formats = intel_primary_formats_gen2;
11779 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11780 } else {
11781 intel_primary_formats = intel_primary_formats_gen4;
11782 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11783 }
11784
11785 drm_universal_plane_init(dev, &primary->base, 0,
11786 &intel_primary_plane_funcs,
11787 intel_primary_formats, num_formats,
11788 DRM_PLANE_TYPE_PRIMARY);
48404c1e
SJ
11789
11790 if (INTEL_INFO(dev)->gen >= 4) {
11791 if (!dev->mode_config.rotation_property)
11792 dev->mode_config.rotation_property =
11793 drm_mode_create_rotation_property(dev,
11794 BIT(DRM_ROTATE_0) |
11795 BIT(DRM_ROTATE_180));
11796 if (dev->mode_config.rotation_property)
11797 drm_object_attach_property(&primary->base.base,
11798 dev->mode_config.rotation_property,
11799 primary->rotation);
11800 }
11801
465c120c
MR
11802 return &primary->base;
11803}
11804
3d7d6510
MR
11805static int
11806intel_cursor_plane_disable(struct drm_plane *plane)
11807{
11808 if (!plane->fb)
11809 return 0;
11810
11811 BUG_ON(!plane->crtc);
11812
11813 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11814}
11815
11816static int
852e787c
GP
11817intel_check_cursor_plane(struct drm_plane *plane,
11818 struct intel_plane_state *state)
3d7d6510 11819{
852e787c 11820 struct drm_crtc *crtc = state->crtc;
757f9a3e 11821 struct drm_device *dev = crtc->dev;
852e787c
GP
11822 struct drm_framebuffer *fb = state->fb;
11823 struct drm_rect *dest = &state->dst;
11824 struct drm_rect *src = &state->src;
11825 const struct drm_rect *clip = &state->clip;
757f9a3e
GP
11826 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11827 int crtc_w, crtc_h;
11828 unsigned stride;
11829 int ret;
3d7d6510 11830
757f9a3e 11831 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 11832 src, dest, clip,
3d7d6510
MR
11833 DRM_PLANE_HELPER_NO_SCALING,
11834 DRM_PLANE_HELPER_NO_SCALING,
852e787c 11835 true, true, &state->visible);
757f9a3e
GP
11836 if (ret)
11837 return ret;
11838
11839
11840 /* if we want to turn off the cursor ignore width and height */
11841 if (!obj)
11842 return 0;
11843
757f9a3e
GP
11844 /* Check for which cursor types we support */
11845 crtc_w = drm_rect_width(&state->orig_dst);
11846 crtc_h = drm_rect_height(&state->orig_dst);
11847 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11848 DRM_DEBUG("Cursor dimension not supported\n");
11849 return -EINVAL;
11850 }
11851
11852 stride = roundup_pow_of_two(crtc_w) * 4;
11853 if (obj->base.size < stride * crtc_h) {
11854 DRM_DEBUG_KMS("buffer is too small\n");
11855 return -ENOMEM;
11856 }
11857
e391ea88
GP
11858 if (fb == crtc->cursor->fb)
11859 return 0;
11860
757f9a3e
GP
11861 /* we only need to pin inside GTT if cursor is non-phy */
11862 mutex_lock(&dev->struct_mutex);
11863 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11864 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11865 ret = -EINVAL;
11866 }
11867 mutex_unlock(&dev->struct_mutex);
11868
11869 return ret;
852e787c 11870}
3d7d6510 11871
852e787c
GP
11872static int
11873intel_commit_cursor_plane(struct drm_plane *plane,
11874 struct intel_plane_state *state)
11875{
11876 struct drm_crtc *crtc = state->crtc;
11877 struct drm_framebuffer *fb = state->fb;
11878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a919db90 11879 struct intel_plane *intel_plane = to_intel_plane(plane);
852e787c
GP
11880 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11881 struct drm_i915_gem_object *obj = intel_fb->obj;
11882 int crtc_w, crtc_h;
11883
11884 crtc->cursor_x = state->orig_dst.x1;
11885 crtc->cursor_y = state->orig_dst.y1;
a919db90
SJ
11886
11887 intel_plane->crtc_x = state->orig_dst.x1;
11888 intel_plane->crtc_y = state->orig_dst.y1;
11889 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11890 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11891 intel_plane->src_x = state->orig_src.x1;
11892 intel_plane->src_y = state->orig_src.y1;
11893 intel_plane->src_w = drm_rect_width(&state->orig_src);
11894 intel_plane->src_h = drm_rect_height(&state->orig_src);
11895 intel_plane->obj = obj;
11896
3d7d6510 11897 if (fb != crtc->cursor->fb) {
852e787c
GP
11898 crtc_w = drm_rect_width(&state->orig_dst);
11899 crtc_h = drm_rect_height(&state->orig_dst);
3d7d6510
MR
11900 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11901 } else {
852e787c 11902 intel_crtc_update_cursor(crtc, state->visible);
4ed91096
DV
11903
11904 intel_frontbuffer_flip(crtc->dev,
11905 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11906
3d7d6510
MR
11907 return 0;
11908 }
11909}
852e787c
GP
11910
11911static int
11912intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11913 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11914 unsigned int crtc_w, unsigned int crtc_h,
11915 uint32_t src_x, uint32_t src_y,
11916 uint32_t src_w, uint32_t src_h)
11917{
11918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11919 struct intel_plane_state state;
11920 int ret;
11921
11922 state.crtc = crtc;
11923 state.fb = fb;
11924
11925 /* sample coordinates in 16.16 fixed point */
11926 state.src.x1 = src_x;
11927 state.src.x2 = src_x + src_w;
11928 state.src.y1 = src_y;
11929 state.src.y2 = src_y + src_h;
11930
11931 /* integer pixels */
11932 state.dst.x1 = crtc_x;
11933 state.dst.x2 = crtc_x + crtc_w;
11934 state.dst.y1 = crtc_y;
11935 state.dst.y2 = crtc_y + crtc_h;
11936
11937 state.clip.x1 = 0;
11938 state.clip.y1 = 0;
11939 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11940 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11941
11942 state.orig_src = state.src;
11943 state.orig_dst = state.dst;
11944
11945 ret = intel_check_cursor_plane(plane, &state);
11946 if (ret)
11947 return ret;
11948
11949 return intel_commit_cursor_plane(plane, &state);
11950}
11951
3d7d6510
MR
11952static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11953 .update_plane = intel_cursor_plane_update,
11954 .disable_plane = intel_cursor_plane_disable,
11955 .destroy = intel_plane_destroy,
4398ad45 11956 .set_property = intel_plane_set_property,
3d7d6510
MR
11957};
11958
11959static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11960 int pipe)
11961{
11962 struct intel_plane *cursor;
11963
11964 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11965 if (cursor == NULL)
11966 return NULL;
11967
11968 cursor->can_scale = false;
11969 cursor->max_downscale = 1;
11970 cursor->pipe = pipe;
11971 cursor->plane = pipe;
4398ad45 11972 cursor->rotation = BIT(DRM_ROTATE_0);
3d7d6510
MR
11973
11974 drm_universal_plane_init(dev, &cursor->base, 0,
11975 &intel_cursor_plane_funcs,
11976 intel_cursor_formats,
11977 ARRAY_SIZE(intel_cursor_formats),
11978 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
11979
11980 if (INTEL_INFO(dev)->gen >= 4) {
11981 if (!dev->mode_config.rotation_property)
11982 dev->mode_config.rotation_property =
11983 drm_mode_create_rotation_property(dev,
11984 BIT(DRM_ROTATE_0) |
11985 BIT(DRM_ROTATE_180));
11986 if (dev->mode_config.rotation_property)
11987 drm_object_attach_property(&cursor->base.base,
11988 dev->mode_config.rotation_property,
11989 cursor->rotation);
11990 }
11991
3d7d6510
MR
11992 return &cursor->base;
11993}
11994
b358d0a6 11995static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 11996{
fbee40df 11997 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 11998 struct intel_crtc *intel_crtc;
3d7d6510
MR
11999 struct drm_plane *primary = NULL;
12000 struct drm_plane *cursor = NULL;
465c120c 12001 int i, ret;
79e53945 12002
955382f3 12003 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
12004 if (intel_crtc == NULL)
12005 return;
12006
465c120c 12007 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
12008 if (!primary)
12009 goto fail;
12010
12011 cursor = intel_cursor_plane_create(dev, pipe);
12012 if (!cursor)
12013 goto fail;
12014
465c120c 12015 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
12016 cursor, &intel_crtc_funcs);
12017 if (ret)
12018 goto fail;
79e53945
JB
12019
12020 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
12021 for (i = 0; i < 256; i++) {
12022 intel_crtc->lut_r[i] = i;
12023 intel_crtc->lut_g[i] = i;
12024 intel_crtc->lut_b[i] = i;
12025 }
12026
1f1c2e24
VS
12027 /*
12028 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 12029 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 12030 */
80824003
JB
12031 intel_crtc->pipe = pipe;
12032 intel_crtc->plane = pipe;
3a77c4c4 12033 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 12034 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 12035 intel_crtc->plane = !pipe;
80824003
JB
12036 }
12037
4b0e333e
CW
12038 intel_crtc->cursor_base = ~0;
12039 intel_crtc->cursor_cntl = ~0;
dc41c154 12040 intel_crtc->cursor_size = ~0;
8d7849db 12041
22fd0fab
JB
12042 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12043 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12044 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12045 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12046
9362c7c5
ACO
12047 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12048
79e53945 12049 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
12050
12051 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
12052 return;
12053
12054fail:
12055 if (primary)
12056 drm_plane_cleanup(primary);
12057 if (cursor)
12058 drm_plane_cleanup(cursor);
12059 kfree(intel_crtc);
79e53945
JB
12060}
12061
752aa88a
JB
12062enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12063{
12064 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 12065 struct drm_device *dev = connector->base.dev;
752aa88a 12066
51fd371b 12067 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a
JB
12068
12069 if (!encoder)
12070 return INVALID_PIPE;
12071
12072 return to_intel_crtc(encoder->crtc)->pipe;
12073}
12074
08d7b3d1 12075int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 12076 struct drm_file *file)
08d7b3d1 12077{
08d7b3d1 12078 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 12079 struct drm_crtc *drmmode_crtc;
c05422d5 12080 struct intel_crtc *crtc;
08d7b3d1 12081
1cff8f6b
DV
12082 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12083 return -ENODEV;
08d7b3d1 12084
7707e653 12085 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 12086
7707e653 12087 if (!drmmode_crtc) {
08d7b3d1 12088 DRM_ERROR("no such CRTC id\n");
3f2c2057 12089 return -ENOENT;
08d7b3d1
CW
12090 }
12091
7707e653 12092 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 12093 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 12094
c05422d5 12095 return 0;
08d7b3d1
CW
12096}
12097
66a9278e 12098static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 12099{
66a9278e
DV
12100 struct drm_device *dev = encoder->base.dev;
12101 struct intel_encoder *source_encoder;
79e53945 12102 int index_mask = 0;
79e53945
JB
12103 int entry = 0;
12104
b2784e15 12105 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 12106 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
12107 index_mask |= (1 << entry);
12108
79e53945
JB
12109 entry++;
12110 }
4ef69c7a 12111
79e53945
JB
12112 return index_mask;
12113}
12114
4d302442
CW
12115static bool has_edp_a(struct drm_device *dev)
12116{
12117 struct drm_i915_private *dev_priv = dev->dev_private;
12118
12119 if (!IS_MOBILE(dev))
12120 return false;
12121
12122 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12123 return false;
12124
e3589908 12125 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
12126 return false;
12127
12128 return true;
12129}
12130
ba0fbca4
DL
12131const char *intel_output_name(int output)
12132{
12133 static const char *names[] = {
12134 [INTEL_OUTPUT_UNUSED] = "Unused",
12135 [INTEL_OUTPUT_ANALOG] = "Analog",
12136 [INTEL_OUTPUT_DVO] = "DVO",
12137 [INTEL_OUTPUT_SDVO] = "SDVO",
12138 [INTEL_OUTPUT_LVDS] = "LVDS",
12139 [INTEL_OUTPUT_TVOUT] = "TV",
12140 [INTEL_OUTPUT_HDMI] = "HDMI",
12141 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12142 [INTEL_OUTPUT_EDP] = "eDP",
12143 [INTEL_OUTPUT_DSI] = "DSI",
12144 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12145 };
12146
12147 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12148 return "Invalid";
12149
12150 return names[output];
12151}
12152
84b4e042
JB
12153static bool intel_crt_present(struct drm_device *dev)
12154{
12155 struct drm_i915_private *dev_priv = dev->dev_private;
12156
884497ed
DL
12157 if (INTEL_INFO(dev)->gen >= 9)
12158 return false;
12159
cf404ce4 12160 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
12161 return false;
12162
12163 if (IS_CHERRYVIEW(dev))
12164 return false;
12165
12166 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12167 return false;
12168
12169 return true;
12170}
12171
79e53945
JB
12172static void intel_setup_outputs(struct drm_device *dev)
12173{
725e30ad 12174 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 12175 struct intel_encoder *encoder;
cb0953d7 12176 bool dpd_is_edp = false;
79e53945 12177
c9093354 12178 intel_lvds_init(dev);
79e53945 12179
84b4e042 12180 if (intel_crt_present(dev))
79935fca 12181 intel_crt_init(dev);
cb0953d7 12182
affa9354 12183 if (HAS_DDI(dev)) {
0e72a5b5
ED
12184 int found;
12185
12186 /* Haswell uses DDI functions to detect digital outputs */
12187 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12188 /* DDI A only supports eDP */
12189 if (found)
12190 intel_ddi_init(dev, PORT_A);
12191
12192 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12193 * register */
12194 found = I915_READ(SFUSE_STRAP);
12195
12196 if (found & SFUSE_STRAP_DDIB_DETECTED)
12197 intel_ddi_init(dev, PORT_B);
12198 if (found & SFUSE_STRAP_DDIC_DETECTED)
12199 intel_ddi_init(dev, PORT_C);
12200 if (found & SFUSE_STRAP_DDID_DETECTED)
12201 intel_ddi_init(dev, PORT_D);
12202 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12203 int found;
5d8a7752 12204 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12205
12206 if (has_edp_a(dev))
12207 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12208
dc0fa718 12209 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12210 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12211 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12212 if (!found)
e2debe91 12213 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12214 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12215 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12216 }
12217
dc0fa718 12218 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12219 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12220
dc0fa718 12221 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12222 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12223
5eb08b69 12224 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12225 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12226
270b3042 12227 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12228 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12229 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
12230 /*
12231 * The DP_DETECTED bit is the latched state of the DDC
12232 * SDA pin at boot. However since eDP doesn't require DDC
12233 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12234 * eDP ports may have been muxed to an alternate function.
12235 * Thus we can't rely on the DP_DETECTED bit alone to detect
12236 * eDP ports. Consult the VBT as well as DP_DETECTED to
12237 * detect eDP ports.
12238 */
12239 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
585a94b8
AB
12240 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12241 PORT_B);
e17ac6db
VS
12242 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12243 intel_dp_is_edp(dev, PORT_B))
12244 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 12245
e17ac6db 12246 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
6f6005a5
JB
12247 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12248 PORT_C);
e17ac6db
VS
12249 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12250 intel_dp_is_edp(dev, PORT_C))
12251 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 12252
9418c1f1 12253 if (IS_CHERRYVIEW(dev)) {
e17ac6db 12254 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
12255 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12256 PORT_D);
e17ac6db
VS
12257 /* eDP not supported on port D, so don't check VBT */
12258 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12259 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
12260 }
12261
3cfca973 12262 intel_dsi_init(dev);
103a196f 12263 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12264 bool found = false;
7d57382e 12265
e2debe91 12266 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12267 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12268 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12269 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12270 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12271 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12272 }
27185ae1 12273
e7281eab 12274 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12275 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12276 }
13520b05
KH
12277
12278 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12279
e2debe91 12280 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12281 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12282 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12283 }
27185ae1 12284
e2debe91 12285 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12286
b01f2c3a
JB
12287 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12288 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12289 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12290 }
e7281eab 12291 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12292 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12293 }
27185ae1 12294
b01f2c3a 12295 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12296 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12297 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12298 } else if (IS_GEN2(dev))
79e53945
JB
12299 intel_dvo_init(dev);
12300
103a196f 12301 if (SUPPORTS_TV(dev))
79e53945
JB
12302 intel_tv_init(dev);
12303
7c8f8a70
RV
12304 intel_edp_psr_init(dev);
12305
b2784e15 12306 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
12307 encoder->base.possible_crtcs = encoder->crtc_mask;
12308 encoder->base.possible_clones =
66a9278e 12309 intel_encoder_clones(encoder);
79e53945 12310 }
47356eb6 12311
dde86e2d 12312 intel_init_pch_refclk(dev);
270b3042
DV
12313
12314 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12315}
12316
12317static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12318{
60a5ca01 12319 struct drm_device *dev = fb->dev;
79e53945 12320 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12321
ef2d633e 12322 drm_framebuffer_cleanup(fb);
60a5ca01 12323 mutex_lock(&dev->struct_mutex);
ef2d633e 12324 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12325 drm_gem_object_unreference(&intel_fb->obj->base);
12326 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12327 kfree(intel_fb);
12328}
12329
12330static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12331 struct drm_file *file,
79e53945
JB
12332 unsigned int *handle)
12333{
12334 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12335 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12336
05394f39 12337 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12338}
12339
12340static const struct drm_framebuffer_funcs intel_fb_funcs = {
12341 .destroy = intel_user_framebuffer_destroy,
12342 .create_handle = intel_user_framebuffer_create_handle,
12343};
12344
b5ea642a
DV
12345static int intel_framebuffer_init(struct drm_device *dev,
12346 struct intel_framebuffer *intel_fb,
12347 struct drm_mode_fb_cmd2 *mode_cmd,
12348 struct drm_i915_gem_object *obj)
79e53945 12349{
a57ce0b2 12350 int aligned_height;
a35cdaa0 12351 int pitch_limit;
79e53945
JB
12352 int ret;
12353
dd4916c5
DV
12354 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12355
c16ed4be
CW
12356 if (obj->tiling_mode == I915_TILING_Y) {
12357 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 12358 return -EINVAL;
c16ed4be 12359 }
57cd6508 12360
c16ed4be
CW
12361 if (mode_cmd->pitches[0] & 63) {
12362 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12363 mode_cmd->pitches[0]);
57cd6508 12364 return -EINVAL;
c16ed4be 12365 }
57cd6508 12366
a35cdaa0
CW
12367 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12368 pitch_limit = 32*1024;
12369 } else if (INTEL_INFO(dev)->gen >= 4) {
12370 if (obj->tiling_mode)
12371 pitch_limit = 16*1024;
12372 else
12373 pitch_limit = 32*1024;
12374 } else if (INTEL_INFO(dev)->gen >= 3) {
12375 if (obj->tiling_mode)
12376 pitch_limit = 8*1024;
12377 else
12378 pitch_limit = 16*1024;
12379 } else
12380 /* XXX DSPC is limited to 4k tiled */
12381 pitch_limit = 8*1024;
12382
12383 if (mode_cmd->pitches[0] > pitch_limit) {
12384 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12385 obj->tiling_mode ? "tiled" : "linear",
12386 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12387 return -EINVAL;
c16ed4be 12388 }
5d7bd705
VS
12389
12390 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
12391 mode_cmd->pitches[0] != obj->stride) {
12392 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12393 mode_cmd->pitches[0], obj->stride);
5d7bd705 12394 return -EINVAL;
c16ed4be 12395 }
5d7bd705 12396
57779d06 12397 /* Reject formats not supported by any plane early. */
308e5bcb 12398 switch (mode_cmd->pixel_format) {
57779d06 12399 case DRM_FORMAT_C8:
04b3924d
VS
12400 case DRM_FORMAT_RGB565:
12401 case DRM_FORMAT_XRGB8888:
12402 case DRM_FORMAT_ARGB8888:
57779d06
VS
12403 break;
12404 case DRM_FORMAT_XRGB1555:
12405 case DRM_FORMAT_ARGB1555:
c16ed4be 12406 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12407 DRM_DEBUG("unsupported pixel format: %s\n",
12408 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12409 return -EINVAL;
c16ed4be 12410 }
57779d06
VS
12411 break;
12412 case DRM_FORMAT_XBGR8888:
12413 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12414 case DRM_FORMAT_XRGB2101010:
12415 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12416 case DRM_FORMAT_XBGR2101010:
12417 case DRM_FORMAT_ABGR2101010:
c16ed4be 12418 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12419 DRM_DEBUG("unsupported pixel format: %s\n",
12420 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12421 return -EINVAL;
c16ed4be 12422 }
b5626747 12423 break;
04b3924d
VS
12424 case DRM_FORMAT_YUYV:
12425 case DRM_FORMAT_UYVY:
12426 case DRM_FORMAT_YVYU:
12427 case DRM_FORMAT_VYUY:
c16ed4be 12428 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12429 DRM_DEBUG("unsupported pixel format: %s\n",
12430 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12431 return -EINVAL;
c16ed4be 12432 }
57cd6508
CW
12433 break;
12434 default:
4ee62c76
VS
12435 DRM_DEBUG("unsupported pixel format: %s\n",
12436 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
12437 return -EINVAL;
12438 }
12439
90f9a336
VS
12440 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12441 if (mode_cmd->offsets[0] != 0)
12442 return -EINVAL;
12443
a57ce0b2
JB
12444 aligned_height = intel_align_height(dev, mode_cmd->height,
12445 obj->tiling_mode);
53155c0a
DV
12446 /* FIXME drm helper for size checks (especially planar formats)? */
12447 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12448 return -EINVAL;
12449
c7d73f6a
DV
12450 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12451 intel_fb->obj = obj;
80075d49 12452 intel_fb->obj->framebuffer_references++;
c7d73f6a 12453
79e53945
JB
12454 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12455 if (ret) {
12456 DRM_ERROR("framebuffer init failed %d\n", ret);
12457 return ret;
12458 }
12459
79e53945
JB
12460 return 0;
12461}
12462
79e53945
JB
12463static struct drm_framebuffer *
12464intel_user_framebuffer_create(struct drm_device *dev,
12465 struct drm_file *filp,
308e5bcb 12466 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 12467{
05394f39 12468 struct drm_i915_gem_object *obj;
79e53945 12469
308e5bcb
JB
12470 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12471 mode_cmd->handles[0]));
c8725226 12472 if (&obj->base == NULL)
cce13ff7 12473 return ERR_PTR(-ENOENT);
79e53945 12474
d2dff872 12475 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
12476}
12477
4520f53a 12478#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 12479static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
12480{
12481}
12482#endif
12483
79e53945 12484static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 12485 .fb_create = intel_user_framebuffer_create,
0632fef6 12486 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
12487};
12488
e70236a8
JB
12489/* Set up chip specific display functions */
12490static void intel_init_display(struct drm_device *dev)
12491{
12492 struct drm_i915_private *dev_priv = dev->dev_private;
12493
ee9300bb
DV
12494 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12495 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
12496 else if (IS_CHERRYVIEW(dev))
12497 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
12498 else if (IS_VALLEYVIEW(dev))
12499 dev_priv->display.find_dpll = vlv_find_best_dpll;
12500 else if (IS_PINEVIEW(dev))
12501 dev_priv->display.find_dpll = pnv_find_best_dpll;
12502 else
12503 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12504
affa9354 12505 if (HAS_DDI(dev)) {
0e8ffe1b 12506 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 12507 dev_priv->display.get_plane_config = ironlake_get_plane_config;
797d0259
ACO
12508 dev_priv->display.crtc_compute_clock =
12509 haswell_crtc_compute_clock;
4f771f10
PZ
12510 dev_priv->display.crtc_enable = haswell_crtc_enable;
12511 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 12512 dev_priv->display.off = ironlake_crtc_off;
70d21f0e
DL
12513 if (INTEL_INFO(dev)->gen >= 9)
12514 dev_priv->display.update_primary_plane =
12515 skylake_update_primary_plane;
12516 else
12517 dev_priv->display.update_primary_plane =
12518 ironlake_update_primary_plane;
09b4ddf9 12519 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 12520 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 12521 dev_priv->display.get_plane_config = ironlake_get_plane_config;
3fb37703
ACO
12522 dev_priv->display.crtc_compute_clock =
12523 ironlake_crtc_compute_clock;
76e5a89c
DV
12524 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12525 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 12526 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12527 dev_priv->display.update_primary_plane =
12528 ironlake_update_primary_plane;
89b667f8
JB
12529 } else if (IS_VALLEYVIEW(dev)) {
12530 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12531 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12532 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
12533 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12534 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12535 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12536 dev_priv->display.update_primary_plane =
12537 i9xx_update_primary_plane;
f564048e 12538 } else {
0e8ffe1b 12539 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12540 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12541 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
12542 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12543 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 12544 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12545 dev_priv->display.update_primary_plane =
12546 i9xx_update_primary_plane;
f564048e 12547 }
e70236a8 12548
e70236a8 12549 /* Returns the core display clock speed */
25eb05fc
JB
12550 if (IS_VALLEYVIEW(dev))
12551 dev_priv->display.get_display_clock_speed =
12552 valleyview_get_display_clock_speed;
12553 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
12554 dev_priv->display.get_display_clock_speed =
12555 i945_get_display_clock_speed;
12556 else if (IS_I915G(dev))
12557 dev_priv->display.get_display_clock_speed =
12558 i915_get_display_clock_speed;
257a7ffc 12559 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
12560 dev_priv->display.get_display_clock_speed =
12561 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
12562 else if (IS_PINEVIEW(dev))
12563 dev_priv->display.get_display_clock_speed =
12564 pnv_get_display_clock_speed;
e70236a8
JB
12565 else if (IS_I915GM(dev))
12566 dev_priv->display.get_display_clock_speed =
12567 i915gm_get_display_clock_speed;
12568 else if (IS_I865G(dev))
12569 dev_priv->display.get_display_clock_speed =
12570 i865_get_display_clock_speed;
f0f8a9ce 12571 else if (IS_I85X(dev))
e70236a8
JB
12572 dev_priv->display.get_display_clock_speed =
12573 i855_get_display_clock_speed;
12574 else /* 852, 830 */
12575 dev_priv->display.get_display_clock_speed =
12576 i830_get_display_clock_speed;
12577
7c10a2b5 12578 if (IS_GEN5(dev)) {
3bb11b53 12579 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
12580 } else if (IS_GEN6(dev)) {
12581 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
12582 } else if (IS_IVYBRIDGE(dev)) {
12583 /* FIXME: detect B0+ stepping and use auto training */
12584 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
3bb11b53
SJ
12585 dev_priv->display.modeset_global_resources =
12586 ivb_modeset_global_resources;
059b2fe9 12587 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 12588 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
30a970c6
JB
12589 } else if (IS_VALLEYVIEW(dev)) {
12590 dev_priv->display.modeset_global_resources =
12591 valleyview_modeset_global_resources;
e70236a8 12592 }
8c9f3aaf
JB
12593
12594 /* Default just returns -ENODEV to indicate unsupported */
12595 dev_priv->display.queue_flip = intel_default_queue_flip;
12596
12597 switch (INTEL_INFO(dev)->gen) {
12598 case 2:
12599 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12600 break;
12601
12602 case 3:
12603 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12604 break;
12605
12606 case 4:
12607 case 5:
12608 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12609 break;
12610
12611 case 6:
12612 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12613 break;
7c9017e5 12614 case 7:
4e0bbc31 12615 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
12616 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12617 break;
8c9f3aaf 12618 }
7bd688cd
JN
12619
12620 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
12621
12622 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
12623}
12624
b690e96c
JB
12625/*
12626 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12627 * resume, or other times. This quirk makes sure that's the case for
12628 * affected systems.
12629 */
0206e353 12630static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
12631{
12632 struct drm_i915_private *dev_priv = dev->dev_private;
12633
12634 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 12635 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
12636}
12637
b6b5d049
VS
12638static void quirk_pipeb_force(struct drm_device *dev)
12639{
12640 struct drm_i915_private *dev_priv = dev->dev_private;
12641
12642 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12643 DRM_INFO("applying pipe b force quirk\n");
12644}
12645
435793df
KP
12646/*
12647 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12648 */
12649static void quirk_ssc_force_disable(struct drm_device *dev)
12650{
12651 struct drm_i915_private *dev_priv = dev->dev_private;
12652 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 12653 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
12654}
12655
4dca20ef 12656/*
5a15ab5b
CE
12657 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12658 * brightness value
4dca20ef
CE
12659 */
12660static void quirk_invert_brightness(struct drm_device *dev)
12661{
12662 struct drm_i915_private *dev_priv = dev->dev_private;
12663 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 12664 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
12665}
12666
9c72cc6f
SD
12667/* Some VBT's incorrectly indicate no backlight is present */
12668static void quirk_backlight_present(struct drm_device *dev)
12669{
12670 struct drm_i915_private *dev_priv = dev->dev_private;
12671 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12672 DRM_INFO("applying backlight present quirk\n");
12673}
12674
b690e96c
JB
12675struct intel_quirk {
12676 int device;
12677 int subsystem_vendor;
12678 int subsystem_device;
12679 void (*hook)(struct drm_device *dev);
12680};
12681
5f85f176
EE
12682/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12683struct intel_dmi_quirk {
12684 void (*hook)(struct drm_device *dev);
12685 const struct dmi_system_id (*dmi_id_list)[];
12686};
12687
12688static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12689{
12690 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12691 return 1;
12692}
12693
12694static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12695 {
12696 .dmi_id_list = &(const struct dmi_system_id[]) {
12697 {
12698 .callback = intel_dmi_reverse_brightness,
12699 .ident = "NCR Corporation",
12700 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12701 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12702 },
12703 },
12704 { } /* terminating entry */
12705 },
12706 .hook = quirk_invert_brightness,
12707 },
12708};
12709
c43b5634 12710static struct intel_quirk intel_quirks[] = {
b690e96c 12711 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 12712 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 12713
b690e96c
JB
12714 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12715 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12716
b690e96c
JB
12717 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12718 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12719
5f080c0f
VS
12720 /* 830 needs to leave pipe A & dpll A up */
12721 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12722
b6b5d049
VS
12723 /* 830 needs to leave pipe B & dpll B up */
12724 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12725
435793df
KP
12726 /* Lenovo U160 cannot use SSC on LVDS */
12727 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
12728
12729 /* Sony Vaio Y cannot use SSC on LVDS */
12730 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 12731
be505f64
AH
12732 /* Acer Aspire 5734Z must invert backlight brightness */
12733 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12734
12735 /* Acer/eMachines G725 */
12736 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12737
12738 /* Acer/eMachines e725 */
12739 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12740
12741 /* Acer/Packard Bell NCL20 */
12742 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12743
12744 /* Acer Aspire 4736Z */
12745 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
12746
12747 /* Acer Aspire 5336 */
12748 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
12749
12750 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12751 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 12752
dfb3d47b
SD
12753 /* Acer C720 Chromebook (Core i3 4005U) */
12754 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12755
d4967d8c
SD
12756 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12757 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
12758
12759 /* HP Chromebook 14 (Celeron 2955U) */
12760 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
b690e96c
JB
12761};
12762
12763static void intel_init_quirks(struct drm_device *dev)
12764{
12765 struct pci_dev *d = dev->pdev;
12766 int i;
12767
12768 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12769 struct intel_quirk *q = &intel_quirks[i];
12770
12771 if (d->device == q->device &&
12772 (d->subsystem_vendor == q->subsystem_vendor ||
12773 q->subsystem_vendor == PCI_ANY_ID) &&
12774 (d->subsystem_device == q->subsystem_device ||
12775 q->subsystem_device == PCI_ANY_ID))
12776 q->hook(dev);
12777 }
5f85f176
EE
12778 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12779 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12780 intel_dmi_quirks[i].hook(dev);
12781 }
b690e96c
JB
12782}
12783
9cce37f4
JB
12784/* Disable the VGA plane that we never use */
12785static void i915_disable_vga(struct drm_device *dev)
12786{
12787 struct drm_i915_private *dev_priv = dev->dev_private;
12788 u8 sr1;
766aa1c4 12789 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 12790
2b37c616 12791 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 12792 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 12793 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
12794 sr1 = inb(VGA_SR_DATA);
12795 outb(sr1 | 1<<5, VGA_SR_DATA);
12796 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12797 udelay(300);
12798
69769f9a
VS
12799 /*
12800 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12801 * from S3 without preserving (some of?) the other bits.
12802 */
12803 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
9cce37f4
JB
12804 POSTING_READ(vga_reg);
12805}
12806
f817586c
DV
12807void intel_modeset_init_hw(struct drm_device *dev)
12808{
a8f78b58
ED
12809 intel_prepare_ddi(dev);
12810
f8bf63fd
VS
12811 if (IS_VALLEYVIEW(dev))
12812 vlv_update_cdclk(dev);
12813
f817586c
DV
12814 intel_init_clock_gating(dev);
12815
8090c6b9 12816 intel_enable_gt_powersave(dev);
f817586c
DV
12817}
12818
79e53945
JB
12819void intel_modeset_init(struct drm_device *dev)
12820{
652c393a 12821 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 12822 int sprite, ret;
8cc87b75 12823 enum pipe pipe;
46f297fb 12824 struct intel_crtc *crtc;
79e53945
JB
12825
12826 drm_mode_config_init(dev);
12827
12828 dev->mode_config.min_width = 0;
12829 dev->mode_config.min_height = 0;
12830
019d96cb
DA
12831 dev->mode_config.preferred_depth = 24;
12832 dev->mode_config.prefer_shadow = 1;
12833
e6ecefaa 12834 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 12835
b690e96c
JB
12836 intel_init_quirks(dev);
12837
1fa61106
ED
12838 intel_init_pm(dev);
12839
e3c74757
BW
12840 if (INTEL_INFO(dev)->num_pipes == 0)
12841 return;
12842
e70236a8 12843 intel_init_display(dev);
7c10a2b5 12844 intel_init_audio(dev);
e70236a8 12845
a6c45cf0
CW
12846 if (IS_GEN2(dev)) {
12847 dev->mode_config.max_width = 2048;
12848 dev->mode_config.max_height = 2048;
12849 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
12850 dev->mode_config.max_width = 4096;
12851 dev->mode_config.max_height = 4096;
79e53945 12852 } else {
a6c45cf0
CW
12853 dev->mode_config.max_width = 8192;
12854 dev->mode_config.max_height = 8192;
79e53945 12855 }
068be561 12856
dc41c154
VS
12857 if (IS_845G(dev) || IS_I865G(dev)) {
12858 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12859 dev->mode_config.cursor_height = 1023;
12860 } else if (IS_GEN2(dev)) {
068be561
DL
12861 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12862 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12863 } else {
12864 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12865 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12866 }
12867
5d4545ae 12868 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 12869
28c97730 12870 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
12871 INTEL_INFO(dev)->num_pipes,
12872 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 12873
055e393f 12874 for_each_pipe(dev_priv, pipe) {
8cc87b75 12875 intel_crtc_init(dev, pipe);
1fe47785
DL
12876 for_each_sprite(pipe, sprite) {
12877 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 12878 if (ret)
06da8da2 12879 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 12880 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 12881 }
79e53945
JB
12882 }
12883
f42bb70d
JB
12884 intel_init_dpio(dev);
12885
e72f9fbf 12886 intel_shared_dpll_init(dev);
ee7b9f93 12887
69769f9a
VS
12888 /* save the BIOS value before clobbering it */
12889 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
9cce37f4
JB
12890 /* Just disable it once at startup */
12891 i915_disable_vga(dev);
79e53945 12892 intel_setup_outputs(dev);
11be49eb
CW
12893
12894 /* Just in case the BIOS is doing something questionable. */
12895 intel_disable_fbc(dev);
fa9fa083 12896
6e9f798d 12897 drm_modeset_lock_all(dev);
fa9fa083 12898 intel_modeset_setup_hw_state(dev, false);
6e9f798d 12899 drm_modeset_unlock_all(dev);
46f297fb 12900
d3fcc808 12901 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
12902 if (!crtc->active)
12903 continue;
12904
46f297fb 12905 /*
46f297fb
JB
12906 * Note that reserving the BIOS fb up front prevents us
12907 * from stuffing other stolen allocations like the ring
12908 * on top. This prevents some ugliness at boot time, and
12909 * can even allow for smooth boot transitions if the BIOS
12910 * fb is large enough for the active pipe configuration.
12911 */
12912 if (dev_priv->display.get_plane_config) {
12913 dev_priv->display.get_plane_config(crtc,
12914 &crtc->plane_config);
12915 /*
12916 * If the fb is shared between multiple heads, we'll
12917 * just get the first one.
12918 */
484b41dd 12919 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 12920 }
46f297fb 12921 }
2c7111db
CW
12922}
12923
7fad798e
DV
12924static void intel_enable_pipe_a(struct drm_device *dev)
12925{
12926 struct intel_connector *connector;
12927 struct drm_connector *crt = NULL;
12928 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 12929 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
12930
12931 /* We can't just switch on the pipe A, we need to set things up with a
12932 * proper mode and output configuration. As a gross hack, enable pipe A
12933 * by enabling the load detect pipe once. */
12934 list_for_each_entry(connector,
12935 &dev->mode_config.connector_list,
12936 base.head) {
12937 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12938 crt = &connector->base;
12939 break;
12940 }
12941 }
12942
12943 if (!crt)
12944 return;
12945
208bf9fd
VS
12946 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12947 intel_release_load_detect_pipe(crt, &load_detect_temp);
7fad798e
DV
12948}
12949
fa555837
DV
12950static bool
12951intel_check_plane_mapping(struct intel_crtc *crtc)
12952{
7eb552ae
BW
12953 struct drm_device *dev = crtc->base.dev;
12954 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
12955 u32 reg, val;
12956
7eb552ae 12957 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
12958 return true;
12959
12960 reg = DSPCNTR(!crtc->plane);
12961 val = I915_READ(reg);
12962
12963 if ((val & DISPLAY_PLANE_ENABLE) &&
12964 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12965 return false;
12966
12967 return true;
12968}
12969
24929352
DV
12970static void intel_sanitize_crtc(struct intel_crtc *crtc)
12971{
12972 struct drm_device *dev = crtc->base.dev;
12973 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 12974 u32 reg;
24929352 12975
24929352 12976 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 12977 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
12978 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12979
d3eaf884 12980 /* restore vblank interrupts to correct state */
d297e103
VS
12981 if (crtc->active) {
12982 update_scanline_offset(crtc);
d3eaf884 12983 drm_vblank_on(dev, crtc->pipe);
d297e103 12984 } else
d3eaf884
VS
12985 drm_vblank_off(dev, crtc->pipe);
12986
24929352 12987 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
12988 * disable the crtc (and hence change the state) if it is wrong. Note
12989 * that gen4+ has a fixed plane -> pipe mapping. */
12990 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
12991 struct intel_connector *connector;
12992 bool plane;
12993
24929352
DV
12994 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12995 crtc->base.base.id);
12996
12997 /* Pipe has the wrong plane attached and the plane is active.
12998 * Temporarily change the plane mapping and disable everything
12999 * ... */
13000 plane = crtc->plane;
13001 crtc->plane = !plane;
9c8958bc 13002 crtc->primary_enabled = true;
24929352
DV
13003 dev_priv->display.crtc_disable(&crtc->base);
13004 crtc->plane = plane;
13005
13006 /* ... and break all links. */
13007 list_for_each_entry(connector, &dev->mode_config.connector_list,
13008 base.head) {
13009 if (connector->encoder->base.crtc != &crtc->base)
13010 continue;
13011
7f1950fb
EE
13012 connector->base.dpms = DRM_MODE_DPMS_OFF;
13013 connector->base.encoder = NULL;
24929352 13014 }
7f1950fb
EE
13015 /* multiple connectors may have the same encoder:
13016 * handle them and break crtc link separately */
13017 list_for_each_entry(connector, &dev->mode_config.connector_list,
13018 base.head)
13019 if (connector->encoder->base.crtc == &crtc->base) {
13020 connector->encoder->base.crtc = NULL;
13021 connector->encoder->connectors_active = false;
13022 }
24929352
DV
13023
13024 WARN_ON(crtc->active);
13025 crtc->base.enabled = false;
13026 }
24929352 13027
7fad798e
DV
13028 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13029 crtc->pipe == PIPE_A && !crtc->active) {
13030 /* BIOS forgot to enable pipe A, this mostly happens after
13031 * resume. Force-enable the pipe to fix this, the update_dpms
13032 * call below we restore the pipe to the right state, but leave
13033 * the required bits on. */
13034 intel_enable_pipe_a(dev);
13035 }
13036
24929352
DV
13037 /* Adjust the state of the output pipe according to whether we
13038 * have active connectors/encoders. */
13039 intel_crtc_update_dpms(&crtc->base);
13040
13041 if (crtc->active != crtc->base.enabled) {
13042 struct intel_encoder *encoder;
13043
13044 /* This can happen either due to bugs in the get_hw_state
13045 * functions or because the pipe is force-enabled due to the
13046 * pipe A quirk. */
13047 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13048 crtc->base.base.id,
13049 crtc->base.enabled ? "enabled" : "disabled",
13050 crtc->active ? "enabled" : "disabled");
13051
13052 crtc->base.enabled = crtc->active;
13053
13054 /* Because we only establish the connector -> encoder ->
13055 * crtc links if something is active, this means the
13056 * crtc is now deactivated. Break the links. connector
13057 * -> encoder links are only establish when things are
13058 * actually up, hence no need to break them. */
13059 WARN_ON(crtc->active);
13060
13061 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13062 WARN_ON(encoder->connectors_active);
13063 encoder->base.crtc = NULL;
13064 }
13065 }
c5ab3bc0 13066
a3ed6aad 13067 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
13068 /*
13069 * We start out with underrun reporting disabled to avoid races.
13070 * For correct bookkeeping mark this on active crtcs.
13071 *
c5ab3bc0
DV
13072 * Also on gmch platforms we dont have any hardware bits to
13073 * disable the underrun reporting. Which means we need to start
13074 * out with underrun reporting disabled also on inactive pipes,
13075 * since otherwise we'll complain about the garbage we read when
13076 * e.g. coming up after runtime pm.
13077 *
4cc31489
DV
13078 * No protection against concurrent access is required - at
13079 * worst a fifo underrun happens which also sets this to false.
13080 */
13081 crtc->cpu_fifo_underrun_disabled = true;
13082 crtc->pch_fifo_underrun_disabled = true;
13083 }
24929352
DV
13084}
13085
13086static void intel_sanitize_encoder(struct intel_encoder *encoder)
13087{
13088 struct intel_connector *connector;
13089 struct drm_device *dev = encoder->base.dev;
13090
13091 /* We need to check both for a crtc link (meaning that the
13092 * encoder is active and trying to read from a pipe) and the
13093 * pipe itself being active. */
13094 bool has_active_crtc = encoder->base.crtc &&
13095 to_intel_crtc(encoder->base.crtc)->active;
13096
13097 if (encoder->connectors_active && !has_active_crtc) {
13098 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13099 encoder->base.base.id,
8e329a03 13100 encoder->base.name);
24929352
DV
13101
13102 /* Connector is active, but has no active pipe. This is
13103 * fallout from our resume register restoring. Disable
13104 * the encoder manually again. */
13105 if (encoder->base.crtc) {
13106 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13107 encoder->base.base.id,
8e329a03 13108 encoder->base.name);
24929352 13109 encoder->disable(encoder);
a62d1497
VS
13110 if (encoder->post_disable)
13111 encoder->post_disable(encoder);
24929352 13112 }
7f1950fb
EE
13113 encoder->base.crtc = NULL;
13114 encoder->connectors_active = false;
24929352
DV
13115
13116 /* Inconsistent output/port/pipe state happens presumably due to
13117 * a bug in one of the get_hw_state functions. Or someplace else
13118 * in our code, like the register restore mess on resume. Clamp
13119 * things to off as a safer default. */
13120 list_for_each_entry(connector,
13121 &dev->mode_config.connector_list,
13122 base.head) {
13123 if (connector->encoder != encoder)
13124 continue;
7f1950fb
EE
13125 connector->base.dpms = DRM_MODE_DPMS_OFF;
13126 connector->base.encoder = NULL;
24929352
DV
13127 }
13128 }
13129 /* Enabled encoders without active connectors will be fixed in
13130 * the crtc fixup. */
13131}
13132
04098753 13133void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
13134{
13135 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 13136 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 13137
04098753
ID
13138 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13139 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13140 i915_disable_vga(dev);
13141 }
13142}
13143
13144void i915_redisable_vga(struct drm_device *dev)
13145{
13146 struct drm_i915_private *dev_priv = dev->dev_private;
13147
8dc8a27c
PZ
13148 /* This function can be called both from intel_modeset_setup_hw_state or
13149 * at a very early point in our resume sequence, where the power well
13150 * structures are not yet restored. Since this function is at a very
13151 * paranoid "someone might have enabled VGA while we were not looking"
13152 * level, just check if the power well is enabled instead of trying to
13153 * follow the "don't touch the power well if we don't need it" policy
13154 * the rest of the driver uses. */
f458ebbc 13155 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
13156 return;
13157
04098753 13158 i915_redisable_vga_power_on(dev);
0fde901f
KM
13159}
13160
98ec7739
VS
13161static bool primary_get_hw_state(struct intel_crtc *crtc)
13162{
13163 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13164
13165 if (!crtc->active)
13166 return false;
13167
13168 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13169}
13170
30e984df 13171static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
13172{
13173 struct drm_i915_private *dev_priv = dev->dev_private;
13174 enum pipe pipe;
24929352
DV
13175 struct intel_crtc *crtc;
13176 struct intel_encoder *encoder;
13177 struct intel_connector *connector;
5358901f 13178 int i;
24929352 13179
d3fcc808 13180 for_each_intel_crtc(dev, crtc) {
88adfff1 13181 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 13182
9953599b
DV
13183 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13184
0e8ffe1b
DV
13185 crtc->active = dev_priv->display.get_pipe_config(crtc,
13186 &crtc->config);
24929352
DV
13187
13188 crtc->base.enabled = crtc->active;
98ec7739 13189 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
13190
13191 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13192 crtc->base.base.id,
13193 crtc->active ? "enabled" : "disabled");
13194 }
13195
5358901f
DV
13196 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13197 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13198
3e369b76
ACO
13199 pll->on = pll->get_hw_state(dev_priv, pll,
13200 &pll->config.hw_state);
5358901f 13201 pll->active = 0;
3e369b76 13202 pll->config.crtc_mask = 0;
d3fcc808 13203 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 13204 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 13205 pll->active++;
3e369b76 13206 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 13207 }
5358901f 13208 }
5358901f 13209
1e6f2ddc 13210 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 13211 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 13212
3e369b76 13213 if (pll->config.crtc_mask)
bd2bb1b9 13214 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13215 }
13216
b2784e15 13217 for_each_intel_encoder(dev, encoder) {
24929352
DV
13218 pipe = 0;
13219
13220 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13221 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13222 encoder->base.crtc = &crtc->base;
1d37b689 13223 encoder->get_config(encoder, &crtc->config);
24929352
DV
13224 } else {
13225 encoder->base.crtc = NULL;
13226 }
13227
13228 encoder->connectors_active = false;
6f2bcceb 13229 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13230 encoder->base.base.id,
8e329a03 13231 encoder->base.name,
24929352 13232 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13233 pipe_name(pipe));
24929352
DV
13234 }
13235
13236 list_for_each_entry(connector, &dev->mode_config.connector_list,
13237 base.head) {
13238 if (connector->get_hw_state(connector)) {
13239 connector->base.dpms = DRM_MODE_DPMS_ON;
13240 connector->encoder->connectors_active = true;
13241 connector->base.encoder = &connector->encoder->base;
13242 } else {
13243 connector->base.dpms = DRM_MODE_DPMS_OFF;
13244 connector->base.encoder = NULL;
13245 }
13246 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13247 connector->base.base.id,
c23cc417 13248 connector->base.name,
24929352
DV
13249 connector->base.encoder ? "enabled" : "disabled");
13250 }
30e984df
DV
13251}
13252
13253/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13254 * and i915 state tracking structures. */
13255void intel_modeset_setup_hw_state(struct drm_device *dev,
13256 bool force_restore)
13257{
13258 struct drm_i915_private *dev_priv = dev->dev_private;
13259 enum pipe pipe;
30e984df
DV
13260 struct intel_crtc *crtc;
13261 struct intel_encoder *encoder;
35c95375 13262 int i;
30e984df
DV
13263
13264 intel_modeset_readout_hw_state(dev);
24929352 13265
babea61d
JB
13266 /*
13267 * Now that we have the config, copy it to each CRTC struct
13268 * Note that this could go away if we move to using crtc_config
13269 * checking everywhere.
13270 */
d3fcc808 13271 for_each_intel_crtc(dev, crtc) {
d330a953 13272 if (crtc->active && i915.fastboot) {
f6a83288 13273 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
13274 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13275 crtc->base.base.id);
13276 drm_mode_debug_printmodeline(&crtc->base.mode);
13277 }
13278 }
13279
24929352 13280 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 13281 for_each_intel_encoder(dev, encoder) {
24929352
DV
13282 intel_sanitize_encoder(encoder);
13283 }
13284
055e393f 13285 for_each_pipe(dev_priv, pipe) {
24929352
DV
13286 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13287 intel_sanitize_crtc(crtc);
c0b03411 13288 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 13289 }
9a935856 13290
35c95375
DV
13291 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13292 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13293
13294 if (!pll->on || pll->active)
13295 continue;
13296
13297 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13298
13299 pll->disable(dev_priv, pll);
13300 pll->on = false;
13301 }
13302
3078999f
PB
13303 if (IS_GEN9(dev))
13304 skl_wm_get_hw_state(dev);
13305 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13306 ilk_wm_get_hw_state(dev);
13307
45e2b5f6 13308 if (force_restore) {
7d0bc1ea
VS
13309 i915_redisable_vga(dev);
13310
f30da187
DV
13311 /*
13312 * We need to use raw interfaces for restoring state to avoid
13313 * checking (bogus) intermediate states.
13314 */
055e393f 13315 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
13316 struct drm_crtc *crtc =
13317 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
13318
13319 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 13320 crtc->primary->fb);
45e2b5f6
DV
13321 }
13322 } else {
13323 intel_modeset_update_staged_output_state(dev);
13324 }
8af6cf88
DV
13325
13326 intel_modeset_check_state(dev);
2c7111db
CW
13327}
13328
13329void intel_modeset_gem_init(struct drm_device *dev)
13330{
484b41dd 13331 struct drm_crtc *c;
2ff8fde1 13332 struct drm_i915_gem_object *obj;
484b41dd 13333
ae48434c
ID
13334 mutex_lock(&dev->struct_mutex);
13335 intel_init_gt_powersave(dev);
13336 mutex_unlock(&dev->struct_mutex);
13337
1833b134 13338 intel_modeset_init_hw(dev);
02e792fb
DV
13339
13340 intel_setup_overlay(dev);
484b41dd
JB
13341
13342 /*
13343 * Make sure any fbs we allocated at startup are properly
13344 * pinned & fenced. When we do the allocation it's too early
13345 * for this.
13346 */
13347 mutex_lock(&dev->struct_mutex);
70e1e0ec 13348 for_each_crtc(dev, c) {
2ff8fde1
MR
13349 obj = intel_fb_obj(c->primary->fb);
13350 if (obj == NULL)
484b41dd
JB
13351 continue;
13352
850c4cdc
TU
13353 if (intel_pin_and_fence_fb_obj(c->primary,
13354 c->primary->fb,
13355 NULL)) {
484b41dd
JB
13356 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13357 to_intel_crtc(c)->pipe);
66e514c1
DA
13358 drm_framebuffer_unreference(c->primary->fb);
13359 c->primary->fb = NULL;
484b41dd
JB
13360 }
13361 }
13362 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13363}
13364
4932e2c3
ID
13365void intel_connector_unregister(struct intel_connector *intel_connector)
13366{
13367 struct drm_connector *connector = &intel_connector->base;
13368
13369 intel_panel_destroy_backlight(connector);
34ea3d38 13370 drm_connector_unregister(connector);
4932e2c3
ID
13371}
13372
79e53945
JB
13373void intel_modeset_cleanup(struct drm_device *dev)
13374{
652c393a 13375 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13376 struct drm_connector *connector;
652c393a 13377
fd0c0642
DV
13378 /*
13379 * Interrupts and polling as the first thing to avoid creating havoc.
13380 * Too much stuff here (turning of rps, connectors, ...) would
13381 * experience fancy races otherwise.
13382 */
2aeb7d3a 13383 intel_irq_uninstall(dev_priv);
eb21b92b 13384
fd0c0642
DV
13385 /*
13386 * Due to the hpd irq storm handling the hotplug work can re-arm the
13387 * poll handlers. Hence disable polling after hpd handling is shut down.
13388 */
f87ea761 13389 drm_kms_helper_poll_fini(dev);
fd0c0642 13390
652c393a
JB
13391 mutex_lock(&dev->struct_mutex);
13392
723bfd70
JB
13393 intel_unregister_dsm_handler();
13394
973d04f9 13395 intel_disable_fbc(dev);
e70236a8 13396
8090c6b9 13397 intel_disable_gt_powersave(dev);
0cdab21f 13398
930ebb46
DV
13399 ironlake_teardown_rc6(dev);
13400
69341a5e
KH
13401 mutex_unlock(&dev->struct_mutex);
13402
1630fe75
CW
13403 /* flush any delayed tasks or pending work */
13404 flush_scheduled_work();
13405
db31af1d
JN
13406 /* destroy the backlight and sysfs files before encoders/connectors */
13407 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13408 struct intel_connector *intel_connector;
13409
13410 intel_connector = to_intel_connector(connector);
13411 intel_connector->unregister(intel_connector);
db31af1d 13412 }
d9255d57 13413
79e53945 13414 drm_mode_config_cleanup(dev);
4d7bb011
DV
13415
13416 intel_cleanup_overlay(dev);
ae48434c
ID
13417
13418 mutex_lock(&dev->struct_mutex);
13419 intel_cleanup_gt_powersave(dev);
13420 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13421}
13422
f1c79df3
ZW
13423/*
13424 * Return which encoder is currently attached for connector.
13425 */
df0e9248 13426struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 13427{
df0e9248
CW
13428 return &intel_attached_encoder(connector)->base;
13429}
f1c79df3 13430
df0e9248
CW
13431void intel_connector_attach_encoder(struct intel_connector *connector,
13432 struct intel_encoder *encoder)
13433{
13434 connector->encoder = encoder;
13435 drm_mode_connector_attach_encoder(&connector->base,
13436 &encoder->base);
79e53945 13437}
28d52043
DA
13438
13439/*
13440 * set vga decode state - true == enable VGA decode
13441 */
13442int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13443{
13444 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 13445 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
13446 u16 gmch_ctrl;
13447
75fa041d
CW
13448 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13449 DRM_ERROR("failed to read control word\n");
13450 return -EIO;
13451 }
13452
c0cc8a55
CW
13453 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13454 return 0;
13455
28d52043
DA
13456 if (state)
13457 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13458 else
13459 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
13460
13461 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13462 DRM_ERROR("failed to write control word\n");
13463 return -EIO;
13464 }
13465
28d52043
DA
13466 return 0;
13467}
c4a1d9e4 13468
c4a1d9e4 13469struct intel_display_error_state {
ff57f1b0
PZ
13470
13471 u32 power_well_driver;
13472
63b66e5b
CW
13473 int num_transcoders;
13474
c4a1d9e4
CW
13475 struct intel_cursor_error_state {
13476 u32 control;
13477 u32 position;
13478 u32 base;
13479 u32 size;
52331309 13480 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
13481
13482 struct intel_pipe_error_state {
ddf9c536 13483 bool power_domain_on;
c4a1d9e4 13484 u32 source;
f301b1e1 13485 u32 stat;
52331309 13486 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
13487
13488 struct intel_plane_error_state {
13489 u32 control;
13490 u32 stride;
13491 u32 size;
13492 u32 pos;
13493 u32 addr;
13494 u32 surface;
13495 u32 tile_offset;
52331309 13496 } plane[I915_MAX_PIPES];
63b66e5b
CW
13497
13498 struct intel_transcoder_error_state {
ddf9c536 13499 bool power_domain_on;
63b66e5b
CW
13500 enum transcoder cpu_transcoder;
13501
13502 u32 conf;
13503
13504 u32 htotal;
13505 u32 hblank;
13506 u32 hsync;
13507 u32 vtotal;
13508 u32 vblank;
13509 u32 vsync;
13510 } transcoder[4];
c4a1d9e4
CW
13511};
13512
13513struct intel_display_error_state *
13514intel_display_capture_error_state(struct drm_device *dev)
13515{
fbee40df 13516 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 13517 struct intel_display_error_state *error;
63b66e5b
CW
13518 int transcoders[] = {
13519 TRANSCODER_A,
13520 TRANSCODER_B,
13521 TRANSCODER_C,
13522 TRANSCODER_EDP,
13523 };
c4a1d9e4
CW
13524 int i;
13525
63b66e5b
CW
13526 if (INTEL_INFO(dev)->num_pipes == 0)
13527 return NULL;
13528
9d1cb914 13529 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
13530 if (error == NULL)
13531 return NULL;
13532
190be112 13533 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
13534 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13535
055e393f 13536 for_each_pipe(dev_priv, i) {
ddf9c536 13537 error->pipe[i].power_domain_on =
f458ebbc
DV
13538 __intel_display_power_is_enabled(dev_priv,
13539 POWER_DOMAIN_PIPE(i));
ddf9c536 13540 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
13541 continue;
13542
5efb3e28
VS
13543 error->cursor[i].control = I915_READ(CURCNTR(i));
13544 error->cursor[i].position = I915_READ(CURPOS(i));
13545 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
13546
13547 error->plane[i].control = I915_READ(DSPCNTR(i));
13548 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 13549 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 13550 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
13551 error->plane[i].pos = I915_READ(DSPPOS(i));
13552 }
ca291363
PZ
13553 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13554 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
13555 if (INTEL_INFO(dev)->gen >= 4) {
13556 error->plane[i].surface = I915_READ(DSPSURF(i));
13557 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13558 }
13559
c4a1d9e4 13560 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 13561
3abfce77 13562 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 13563 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
13564 }
13565
13566 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13567 if (HAS_DDI(dev_priv->dev))
13568 error->num_transcoders++; /* Account for eDP. */
13569
13570 for (i = 0; i < error->num_transcoders; i++) {
13571 enum transcoder cpu_transcoder = transcoders[i];
13572
ddf9c536 13573 error->transcoder[i].power_domain_on =
f458ebbc 13574 __intel_display_power_is_enabled(dev_priv,
38cc1daf 13575 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 13576 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
13577 continue;
13578
63b66e5b
CW
13579 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13580
13581 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13582 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13583 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13584 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13585 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13586 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13587 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
13588 }
13589
13590 return error;
13591}
13592
edc3d884
MK
13593#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13594
c4a1d9e4 13595void
edc3d884 13596intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
13597 struct drm_device *dev,
13598 struct intel_display_error_state *error)
13599{
055e393f 13600 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
13601 int i;
13602
63b66e5b
CW
13603 if (!error)
13604 return;
13605
edc3d884 13606 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 13607 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 13608 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 13609 error->power_well_driver);
055e393f 13610 for_each_pipe(dev_priv, i) {
edc3d884 13611 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
13612 err_printf(m, " Power: %s\n",
13613 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 13614 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 13615 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
13616
13617 err_printf(m, "Plane [%d]:\n", i);
13618 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13619 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 13620 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
13621 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13622 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 13623 }
4b71a570 13624 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 13625 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 13626 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
13627 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13628 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
13629 }
13630
edc3d884
MK
13631 err_printf(m, "Cursor [%d]:\n", i);
13632 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13633 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13634 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 13635 }
63b66e5b
CW
13636
13637 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 13638 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 13639 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
13640 err_printf(m, " Power: %s\n",
13641 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
13642 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13643 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13644 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13645 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13646 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13647 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13648 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13649 }
c4a1d9e4 13650}
e2fcdaa9
VS
13651
13652void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13653{
13654 struct intel_crtc *crtc;
13655
13656 for_each_intel_crtc(dev, crtc) {
13657 struct intel_unpin_work *work;
e2fcdaa9 13658
5e2d7afc 13659 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
13660
13661 work = crtc->unpin_work;
13662
13663 if (work && work->event &&
13664 work->event->base.file_priv == file) {
13665 kfree(work->event);
13666 work->event = NULL;
13667 }
13668
5e2d7afc 13669 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
13670 }
13671}