]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: get_plane_config for i9xx v13
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
54static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
e7457a9a 58
79e53945 59typedef struct {
0206e353 60 int min, max;
79e53945
JB
61} intel_range_t;
62
63typedef struct {
0206e353
AJ
64 int dot_limit;
65 int p2_slow, p2_fast;
79e53945
JB
66} intel_p2_t;
67
d4906093
ML
68typedef struct intel_limit intel_limit_t;
69struct intel_limit {
0206e353
AJ
70 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
d4906093 72};
79e53945 73
d2acd215
DV
74int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
021357ac
CW
84static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
8b99e68c
CW
87 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
021357ac
CW
92}
93
5d536e28 94static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 95 .dot = { .min = 25000, .max = 350000 },
9c333719 96 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 97 .n = { .min = 2, .max = 16 },
0206e353
AJ
98 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
105};
106
5d536e28
DV
107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
9c333719 109 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 110 .n = { .min = 2, .max = 16 },
5d536e28
DV
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
e4b36699 120static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 121 .dot = { .min = 25000, .max = 350000 },
9c333719 122 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 123 .n = { .min = 2, .max = 16 },
0206e353
AJ
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
e4b36699 131};
273e27ca 132
e4b36699 133static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
157};
158
273e27ca 159
e4b36699 160static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
044c7c41 172 },
e4b36699
KP
173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
044c7c41 199 },
e4b36699
KP
200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
044c7c41 213 },
e4b36699
KP
214};
215
f2b115e6 216static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 219 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
273e27ca 222 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
229};
230
f2b115e6 231static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
242};
243
273e27ca
EA
244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
b91ad0ec 249static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
260};
261
b91ad0ec 262static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
286};
287
273e27ca 288/* LVDS 100mhz refclk limits. */
b91ad0ec 289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
0206e353 297 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
0206e353 310 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
313};
314
dc730512 315static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 323 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 324 .n = { .min = 1, .max = 7 },
a0c4da24
JB
325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
b99ab663 327 .p1 = { .min = 2, .max = 3 },
5fdc9c49 328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
329};
330
6b4bf1c4
VS
331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
fb03ac01
VS
337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
339}
340
e0638cdf
PZ
341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
1b894b59
CW
356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
2c07245f 358{
b91ad0ec 359 struct drm_device *dev = crtc->dev;
2c07245f 360 const intel_limit_t *limit;
b91ad0ec
ZW
361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 363 if (intel_is_dual_link_lvds(dev)) {
1b894b59 364 if (refclk == 100000)
b91ad0ec
ZW
365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
1b894b59 369 if (refclk == 100000)
b91ad0ec
ZW
370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
c6bb3538 374 } else
b91ad0ec 375 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
376
377 return limit;
378}
379
044c7c41
ML
380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
044c7c41
ML
383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 386 if (intel_is_dual_link_lvds(dev))
e4b36699 387 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 388 else
e4b36699 389 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 392 limit = &intel_limits_g4x_hdmi;
044c7c41 393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 394 limit = &intel_limits_g4x_sdvo;
044c7c41 395 } else /* The option is for other outputs */
e4b36699 396 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
397
398 return limit;
399}
400
1b894b59 401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
bad720ff 406 if (HAS_PCH_SPLIT(dev))
1b894b59 407 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 408 else if (IS_G4X(dev)) {
044c7c41 409 limit = intel_g4x_limit(crtc);
f2b115e6 410 } else if (IS_PINEVIEW(dev)) {
2177832f 411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 412 limit = &intel_limits_pineview_lvds;
2177832f 413 else
f2b115e6 414 limit = &intel_limits_pineview_sdvo;
a0c4da24 415 } else if (IS_VALLEYVIEW(dev)) {
dc730512 416 limit = &intel_limits_vlv;
a6c45cf0
CW
417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 424 limit = &intel_limits_i8xx_lvds;
5d536e28 425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 426 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
427 else
428 limit = &intel_limits_i8xx_dac;
79e53945
JB
429 }
430 return limit;
431}
432
f2b115e6
AJ
433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 435{
2177832f
SL
436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
fb03ac01
VS
440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
442}
443
7429e9d4
DV
444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
ac58c3f0 449static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 450{
7429e9d4 451 clock->m = i9xx_dpll_compute_m(clock);
79e53945 452 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
fb03ac01
VS
455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
457}
458
7c04d1d9 459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
1b894b59
CW
465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
79e53945 468{
f01b7962
VS
469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
79e53945 471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 472 INTELPllInvalid("p1 out of range\n");
79e53945 473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 474 INTELPllInvalid("m2 out of range\n");
79e53945 475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 476 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
79e53945 489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 490 INTELPllInvalid("vco out of range\n");
79e53945
JB
491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 495 INTELPllInvalid("dot out of range\n");
79e53945
JB
496
497 return true;
498}
499
d4906093 500static bool
ee9300bb 501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
79e53945
JB
504{
505 struct drm_device *dev = crtc->dev;
79e53945 506 intel_clock_t clock;
79e53945
JB
507 int err = target;
508
a210b028 509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 510 /*
a210b028
DV
511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
79e53945 514 */
1974cad0 515 if (intel_is_dual_link_lvds(dev))
79e53945
JB
516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
0206e353 526 memset(best_clock, 0, sizeof(*best_clock));
79e53945 527
42158660
ZY
528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 532 if (clock.m2 >= clock.m1)
42158660
ZY
533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
538 int this_err;
539
ac58c3f0
DV
540 i9xx_clock(refclk, &clock);
541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
543 continue;
544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
561static bool
ee9300bb
DV
562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
79e53945
JB
565{
566 struct drm_device *dev = crtc->dev;
79e53945 567 intel_clock_t clock;
79e53945
JB
568 int err = target;
569
a210b028 570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 571 /*
a210b028
DV
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
79e53945 575 */
1974cad0 576 if (intel_is_dual_link_lvds(dev))
79e53945
JB
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
0206e353 587 memset(best_clock, 0, sizeof(*best_clock));
79e53945 588
42158660
ZY
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
597 int this_err;
598
ac58c3f0 599 pineview_clock(refclk, &clock);
1b894b59
CW
600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
79e53945 602 continue;
cec2f356
SP
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
79e53945
JB
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
d4906093 620static bool
ee9300bb
DV
621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
d4906093
ML
624{
625 struct drm_device *dev = crtc->dev;
d4906093
ML
626 intel_clock_t clock;
627 int max_n;
628 bool found;
6ba770dc
AJ
629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 634 if (intel_is_dual_link_lvds(dev))
d4906093
ML
635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
f77f13e2 647 /* based on hardware requirement, prefer smaller n to precision */
d4906093 648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 649 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
ac58c3f0 658 i9xx_clock(refclk, &clock);
1b894b59
CW
659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
d4906093 661 continue;
1b894b59
CW
662
663 this_err = abs(clock.dot - target);
d4906093
ML
664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
2c07245f
ZW
674 return found;
675}
676
a0c4da24 677static bool
ee9300bb
DV
678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
a0c4da24 681{
f01b7962 682 struct drm_device *dev = crtc->dev;
6b4bf1c4 683 intel_clock_t clock;
69e4f900 684 unsigned int bestppm = 1000000;
27e639bf
VS
685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 687 bool found = false;
a0c4da24 688
6b4bf1c4
VS
689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
692
693 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 698 clock.p = clock.p1 * clock.p2;
a0c4da24 699 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
701 unsigned int ppm, diff;
702
6b4bf1c4
VS
703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
705
706 vlv_clock(refclk, &clock);
43b0ac53 707
f01b7962
VS
708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
43b0ac53
VS
710 continue;
711
6b4bf1c4
VS
712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 716 bestppm = 0;
6b4bf1c4 717 *best_clock = clock;
49e497ef 718 found = true;
43b0ac53 719 }
6b4bf1c4 720
c686122c 721 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 722 bestppm = ppm;
6b4bf1c4 723 *best_clock = clock;
49e497ef 724 found = true;
a0c4da24
JB
725 }
726 }
727 }
728 }
729 }
a0c4da24 730
49e497ef 731 return found;
a0c4da24 732}
a4fc5ed6 733
20ddf665
VS
734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
241bfc38 741 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
241bfc38 748 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
749}
750
a5c961d1
PZ
751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
3b117c8f 757 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
758}
759
57e22f4a 760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
9d0498a2
JB
771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 780{
9d0498a2 781 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 782 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 783
57e22f4a
VS
784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
786 return;
787 }
788
300387c0
CW
789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
9d0498a2 805 /* Wait for vblank interrupt bit to set */
481b6af3
CW
806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
9d0498a2
JB
809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
fbf49ea2
VS
812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
ab7ad7f6
KP
831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
ab7ad7f6
KP
840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
58e10eb9 846 *
9d0498a2 847 */
58e10eb9 848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
ab7ad7f6
KP
853
854 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 855 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
856
857 /* Wait for the Pipe State to go off */
58e10eb9
CW
858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
284637d9 860 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 861 } else {
ab7ad7f6 862 /* Wait for the display line to settle */
fbf49ea2 863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 864 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 865 }
79e53945
JB
866}
867
b0ea7d37
DL
868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
c36346e3
DL
880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
b0ea7d37
DL
908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
b24e7179
JB
913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
55607e8a
DV
919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
b24e7179
JB
921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
b24e7179 933
23538ef1
JN
934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
55607e8a 952struct intel_shared_dpll *
e2b78267
DV
953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
954{
955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
a43f6e0f 957 if (crtc->config.shared_dpll < 0)
e2b78267
DV
958 return NULL;
959
a43f6e0f 960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
961}
962
040484af 963/* For ILK+ */
55607e8a
DV
964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
040484af 967{
040484af 968 bool cur_state;
5358901f 969 struct intel_dpll_hw_state hw_state;
040484af 970
9d82aa17
ED
971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
92b27b08 976 if (WARN (!pll,
46edb027 977 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 978 return;
ee7b9f93 979
5358901f 980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 981 WARN(cur_state != state,
5358901f
DV
982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
040484af 984}
040484af
JB
985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
ad80a810
PZ
992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
040484af 994
affa9354
PZ
995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
ad80a810 997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 998 val = I915_READ(reg);
ad80a810 999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
040484af
JB
1005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
d63fa0dc
PZ
1019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
3d13ef2e 1036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1037 return;
1038
bf507ef7 1039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1040 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1041 return;
1042
040484af
JB
1043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
55607e8a
DV
1048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
040484af
JB
1050{
1051 int reg;
1052 u32 val;
55607e8a 1053 bool cur_state;
040484af
JB
1054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
55607e8a
DV
1057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
040484af
JB
1061}
1062
ea0760cf
JB
1063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
0de3b485 1069 bool locked = true;
ea0760cf
JB
1070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1089 pipe_name(pipe));
ea0760cf
JB
1090}
1091
93ce0ba6
JN
1092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
1098 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1099 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1100 else if (IS_845G(dev) || IS_I865G(dev))
1101 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1102 else
1103 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
b840d907
JB
1112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
b24e7179
JB
1114{
1115 int reg;
1116 u32 val;
63d7bbe9 1117 bool cur_state;
702e7a56
PZ
1118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
b24e7179 1120
8e636784
DV
1121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
da7e29bd 1125 if (!intel_display_power_enabled(dev_priv,
b97186f0 1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
63d7bbe9
JB
1134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1136 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1137}
1138
931872fc
CW
1139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
b24e7179
JB
1141{
1142 int reg;
1143 u32 val;
931872fc 1144 bool cur_state;
b24e7179
JB
1145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
931872fc
CW
1148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1152}
1153
931872fc
CW
1154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
b24e7179
JB
1157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
653e1026 1160 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
653e1026
VS
1165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
1169 WARN((val & DISPLAY_PLANE_ENABLE),
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
19ec1358 1172 return;
28c05794 1173 }
19ec1358 1174
b24e7179 1175 /* Need to check both planes against the pipe */
08e2a7de 1176 for_each_pipe(i) {
b24e7179
JB
1177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
b24e7179
JB
1184 }
1185}
1186
19332d7a
JB
1187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
20674eef 1190 struct drm_device *dev = dev_priv->dev;
1fe47785 1191 int reg, sprite;
19332d7a
JB
1192 u32 val;
1193
20674eef 1194 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
20674eef
VS
1197 val = I915_READ(reg);
1198 WARN((val & SP_ENABLE),
1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1200 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
19332d7a 1204 val = I915_READ(reg);
20674eef 1205 WARN((val & SPRITE_ENABLE),
06da8da2 1206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
19332d7a 1210 val = I915_READ(reg);
20674eef 1211 WARN((val & DVS_ENABLE),
06da8da2 1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1213 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1214 }
1215}
1216
89eff4be 1217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1218{
1219 u32 val;
1220 bool enabled;
1221
89eff4be 1222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1223
92f2584a
JB
1224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
ab9412ba
DV
1230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
92f2584a
JB
1232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
ab9412ba 1237 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
92f2584a
JB
1243}
1244
4e634389
KP
1245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
1519b995
KP
1263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
dc0fa718 1266 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1271 return false;
1272 } else {
dc0fa718 1273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
291906f1 1310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1311 enum pipe pipe, int reg, u32 port_sel)
291906f1 1312{
47a05eca 1313 u32 val = I915_READ(reg);
4e634389 1314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1316 reg, pipe_name(pipe));
de9a35ab 1317
75c5da27
DV
1318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
de9a35ab 1320 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
47a05eca 1326 u32 val = I915_READ(reg);
b70ad586 1327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1329 reg, pipe_name(pipe));
de9a35ab 1330
dc0fa718 1331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1332 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1333 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
291906f1 1341
f0575e92
KP
1342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
b70ad586 1348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1349 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1350 pipe_name(pipe));
291906f1
JB
1351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
b70ad586 1354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1356 pipe_name(pipe));
291906f1 1357
e2debe91
PZ
1358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1361}
1362
40e9cf64
JB
1363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
e4607fcf 1370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
e5cbfbfb
ID
1380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
404faabc 1384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1385 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
40e9cf64
JB
1388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
426115cf 1401static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1402{
426115cf
DV
1403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1407
426115cf 1408 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1409
1410 /* No really, not for ILK+ */
1411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1415 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1416
426115cf
DV
1417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1426
1427 /* We do this three times for luck */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
426115cf 1434 I915_WRITE(reg, dpll);
87442f73
DV
1435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
66e3d5c0 1439static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1440{
66e3d5c0
DV
1441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1445
66e3d5c0 1446 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1447
63d7bbe9 1448 /* No really, not for ILK+ */
3d13ef2e 1449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1450
1451 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1454
66e3d5c0
DV
1455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
63d7bbe9
JB
1472
1473 /* We do this three times for luck */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
66e3d5c0 1480 I915_WRITE(reg, dpll);
63d7bbe9
JB
1481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
50b44a44 1486 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
50b44a44 1494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1495{
63d7bbe9
JB
1496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
50b44a44
DV
1503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1505}
1506
f6071166
JB
1507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
e5cbfbfb
ID
1514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
f6071166 1518 if (pipe == PIPE_B)
e5cbfbfb 1519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
e4607fcf
CML
1524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
89b667f8
JB
1526{
1527 u32 port_mask;
1528
e4607fcf
CML
1529 switch (dport->port) {
1530 case PORT_B:
89b667f8 1531 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1532 break;
1533 case PORT_C:
89b667f8 1534 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1535 break;
1536 default:
1537 BUG();
1538 }
89b667f8
JB
1539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1542 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1543}
1544
92f2584a 1545/**
e72f9fbf 1546 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
e2b78267 1553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1554{
3d13ef2e
DL
1555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1558
48da64a8 1559 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1560 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1561 if (WARN_ON(pll == NULL))
48da64a8
CW
1562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
ee7b9f93 1566
46edb027
DV
1567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
e2b78267 1569 crtc->base.base.id);
92f2584a 1570
cdbd2316
DV
1571 if (pll->active++) {
1572 WARN_ON(!pll->on);
e9d6944e 1573 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1574 return;
1575 }
f4a091c7 1576 WARN_ON(pll->on);
ee7b9f93 1577
46edb027 1578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1579 pll->enable(dev_priv, pll);
ee7b9f93 1580 pll->on = true;
92f2584a
JB
1581}
1582
e2b78267 1583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1584{
3d13ef2e
DL
1585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1588
92f2584a 1589 /* PCH only available on ILK+ */
3d13ef2e 1590 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1591 if (WARN_ON(pll == NULL))
ee7b9f93 1592 return;
92f2584a 1593
48da64a8
CW
1594 if (WARN_ON(pll->refcount == 0))
1595 return;
7a419866 1596
46edb027
DV
1597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
e2b78267 1599 crtc->base.base.id);
7a419866 1600
48da64a8 1601 if (WARN_ON(pll->active == 0)) {
e9d6944e 1602 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1603 return;
1604 }
1605
e9d6944e 1606 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1607 WARN_ON(!pll->on);
cdbd2316 1608 if (--pll->active)
7a419866 1609 return;
ee7b9f93 1610
46edb027 1611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1612 pll->disable(dev_priv, pll);
ee7b9f93 1613 pll->on = false;
92f2584a
JB
1614}
1615
b8a4f404
PZ
1616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
040484af 1618{
23670b32 1619 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1622 uint32_t reg, val, pipeconf_val;
040484af
JB
1623
1624 /* PCH only available on ILK+ */
3d13ef2e 1625 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1626
1627 /* Make sure PCH DPLL is enabled */
e72f9fbf 1628 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1629 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
23670b32
DV
1635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
59c859d6 1642 }
23670b32 1643
ab9412ba 1644 reg = PCH_TRANSCONF(pipe);
040484af 1645 val = I915_READ(reg);
5f7f726d 1646 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
dfd07d72
DV
1653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1655 }
5f7f726d
PZ
1656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
5f7f726d
PZ
1664 else
1665 val |= TRANS_PROGRESSIVE;
1666
040484af
JB
1667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1670}
1671
8fb033d7 1672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1673 enum transcoder cpu_transcoder)
040484af 1674{
8fb033d7 1675 u32 val, pipeconf_val;
8fb033d7
PZ
1676
1677 /* PCH only available on ILK+ */
3d13ef2e 1678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1679
8fb033d7 1680 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1683
223a6fdf
PZ
1684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
25f3ef11 1689 val = TRANS_ENABLE;
937bb610 1690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1691
9a76b1c6
PZ
1692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
a35f2679 1694 val |= TRANS_INTERLACED;
8fb033d7
PZ
1695 else
1696 val |= TRANS_PROGRESSIVE;
1697
ab9412ba
DV
1698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1700 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1701}
1702
b8a4f404
PZ
1703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
040484af 1705{
23670b32
DV
1706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
040484af
JB
1708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
291906f1
JB
1713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
ab9412ba 1716 reg = PCH_TRANSCONF(pipe);
040484af
JB
1717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
040484af
JB
1731}
1732
ab4d966c 1733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1734{
8fb033d7
PZ
1735 u32 val;
1736
ab9412ba 1737 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1738 val &= ~TRANS_ENABLE;
ab9412ba 1739 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1740 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1742 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1747 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1748}
1749
b24e7179 1750/**
309cfea8 1751 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1752 * @crtc: crtc responsible for the pipe
b24e7179 1753 *
0372264a 1754 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1756 */
e1fdc473 1757static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1758{
0372264a
PZ
1759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af 1787 else {
30421c4f 1788 if (crtc->config.has_pch_encoder) {
040484af 1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
7ad25d48
PZ
1799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1802 return;
7ad25d48 1803 }
00d70b15
CW
1804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1806 POSTING_READ(reg);
e1fdc473
PZ
1807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
851855d8 1816 intel_wait_for_vblank(dev_priv->dev, pipe);
b24e7179
JB
1817}
1818
1819/**
309cfea8 1820 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
702e7a56
PZ
1834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
b24e7179
JB
1836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1844 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1845 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
702e7a56 1851 reg = PIPECONF(cpu_transcoder);
b24e7179 1852 val = I915_READ(reg);
00d70b15
CW
1853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
d74362c9
KP
1860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
1dba99f4
VS
1864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
d74362c9 1866{
3d13ef2e
DL
1867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
1869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
d74362c9
KP
1872}
1873
b24e7179 1874/**
d1de00ef 1875 * intel_enable_primary_plane - enable the primary plane on a given pipe
b24e7179
JB
1876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
d1de00ef
VS
1882static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
b24e7179 1884{
939c2fe8
VS
1885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
4c445e0e 1893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1894
4c445e0e 1895 intel_crtc->primary_enabled = true;
939c2fe8 1896
b24e7179
JB
1897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
00d70b15
CW
1899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1903 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
b24e7179 1907/**
d1de00ef 1908 * intel_disable_primary_plane - disable the primary plane
b24e7179
JB
1909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
d1de00ef
VS
1915static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
b24e7179 1917{
939c2fe8
VS
1918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1920 int reg;
1921 u32 val;
1922
4c445e0e 1923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1924
4c445e0e 1925 intel_crtc->primary_enabled = false;
939c2fe8 1926
b24e7179
JB
1927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
00d70b15
CW
1929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1933 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
693db184
CW
1937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
a57ce0b2
JB
1946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
127bd2ac 1954int
48b956c5 1955intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1956 struct drm_i915_gem_object *obj,
919926ae 1957 struct intel_ring_buffer *pipelined)
6b95a207 1958{
ce453d81 1959 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1960 u32 alignment;
1961 int ret;
1962
05394f39 1963 switch (obj->tiling_mode) {
6b95a207 1964 case I915_TILING_NONE:
534843da
CW
1965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
a6c45cf0 1967 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
6b95a207
KH
1971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
80075d49 1977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
693db184
CW
1983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
ce453d81 1991 dev_priv->mm.interruptible = false;
2da3b9b9 1992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1993 if (ret)
ce453d81 1994 goto err_interruptible;
6b95a207
KH
1995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
06d98131 2001 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2002 if (ret)
2003 goto err_unpin;
1690e1eb 2004
9a5a53b3 2005 i915_gem_object_pin_fence(obj);
6b95a207 2006
ce453d81 2007 dev_priv->mm.interruptible = true;
6b95a207 2008 return 0;
48b956c5
CW
2009
2010err_unpin:
cc98b413 2011 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2012err_interruptible:
2013 dev_priv->mm.interruptible = true;
48b956c5 2014 return ret;
6b95a207
KH
2015}
2016
1690e1eb
CW
2017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
cc98b413 2020 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2021}
2022
c2c75131
DV
2023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
bc752862
CW
2025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
c2c75131 2029{
bc752862
CW
2030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
c2c75131 2032
bc752862
CW
2033 tile_rows = *y / 8;
2034 *y %= 8;
c2c75131 2035
bc752862
CW
2036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
c2c75131
DV
2048}
2049
46f297fb
JB
2050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
2071static void intel_alloc_plane_obj(struct intel_crtc *crtc,
2072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
2079 if (!plane_config->fb)
2080 return;
2081
2082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
2085 return;
2086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
2089 obj->stride = plane_config->fb->base.pitches[0];
2090 }
2091
2092 mode_cmd.pixel_format = plane_config->fb->base.pixel_format;
2093 mode_cmd.width = plane_config->fb->base.width;
2094 mode_cmd.height = plane_config->fb->base.height;
2095 mode_cmd.pitches[0] = plane_config->fb->base.pitches[0];
2096
2097 mutex_lock(&dev->struct_mutex);
2098
2099 if (intel_framebuffer_init(dev, plane_config->fb, &mode_cmd, obj)) {
2100 DRM_DEBUG_KMS("intel fb init failed\n");
2101 goto out_unref_obj;
2102 }
2103
2104 mutex_unlock(&dev->struct_mutex);
2105 DRM_DEBUG_KMS("plane fb obj %p\n", plane_config->fb->obj);
2106 return;
2107
2108out_unref_obj:
2109 drm_gem_object_unreference(&obj->base);
2110 mutex_unlock(&dev->struct_mutex);
2111
2112}
2113
17638cd6
JB
2114static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2115 int x, int y)
81255565
JB
2116{
2117 struct drm_device *dev = crtc->dev;
2118 struct drm_i915_private *dev_priv = dev->dev_private;
2119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2120 struct intel_framebuffer *intel_fb;
05394f39 2121 struct drm_i915_gem_object *obj;
81255565 2122 int plane = intel_crtc->plane;
e506a0c6 2123 unsigned long linear_offset;
81255565 2124 u32 dspcntr;
5eddb70b 2125 u32 reg;
81255565
JB
2126
2127 switch (plane) {
2128 case 0:
2129 case 1:
2130 break;
2131 default:
84f44ce7 2132 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2133 return -EINVAL;
2134 }
2135
2136 intel_fb = to_intel_framebuffer(fb);
2137 obj = intel_fb->obj;
81255565 2138
5eddb70b
CW
2139 reg = DSPCNTR(plane);
2140 dspcntr = I915_READ(reg);
81255565
JB
2141 /* Mask out pixel format bits in case we change it */
2142 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2143 switch (fb->pixel_format) {
2144 case DRM_FORMAT_C8:
81255565
JB
2145 dspcntr |= DISPPLANE_8BPP;
2146 break;
57779d06
VS
2147 case DRM_FORMAT_XRGB1555:
2148 case DRM_FORMAT_ARGB1555:
2149 dspcntr |= DISPPLANE_BGRX555;
81255565 2150 break;
57779d06
VS
2151 case DRM_FORMAT_RGB565:
2152 dspcntr |= DISPPLANE_BGRX565;
2153 break;
2154 case DRM_FORMAT_XRGB8888:
2155 case DRM_FORMAT_ARGB8888:
2156 dspcntr |= DISPPLANE_BGRX888;
2157 break;
2158 case DRM_FORMAT_XBGR8888:
2159 case DRM_FORMAT_ABGR8888:
2160 dspcntr |= DISPPLANE_RGBX888;
2161 break;
2162 case DRM_FORMAT_XRGB2101010:
2163 case DRM_FORMAT_ARGB2101010:
2164 dspcntr |= DISPPLANE_BGRX101010;
2165 break;
2166 case DRM_FORMAT_XBGR2101010:
2167 case DRM_FORMAT_ABGR2101010:
2168 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2169 break;
2170 default:
baba133a 2171 BUG();
81255565 2172 }
57779d06 2173
a6c45cf0 2174 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2175 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2176 dspcntr |= DISPPLANE_TILED;
2177 else
2178 dspcntr &= ~DISPPLANE_TILED;
2179 }
2180
de1aa629
VS
2181 if (IS_G4X(dev))
2182 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2183
5eddb70b 2184 I915_WRITE(reg, dspcntr);
81255565 2185
e506a0c6 2186 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2187
c2c75131
DV
2188 if (INTEL_INFO(dev)->gen >= 4) {
2189 intel_crtc->dspaddr_offset =
bc752862
CW
2190 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2191 fb->bits_per_pixel / 8,
2192 fb->pitches[0]);
c2c75131
DV
2193 linear_offset -= intel_crtc->dspaddr_offset;
2194 } else {
e506a0c6 2195 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2196 }
e506a0c6 2197
f343c5f6
BW
2198 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2199 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2200 fb->pitches[0]);
01f2c773 2201 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2202 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2203 I915_WRITE(DSPSURF(plane),
2204 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2205 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2206 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2207 } else
f343c5f6 2208 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2209 POSTING_READ(reg);
81255565 2210
17638cd6
JB
2211 return 0;
2212}
2213
2214static int ironlake_update_plane(struct drm_crtc *crtc,
2215 struct drm_framebuffer *fb, int x, int y)
2216{
2217 struct drm_device *dev = crtc->dev;
2218 struct drm_i915_private *dev_priv = dev->dev_private;
2219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2220 struct intel_framebuffer *intel_fb;
2221 struct drm_i915_gem_object *obj;
2222 int plane = intel_crtc->plane;
e506a0c6 2223 unsigned long linear_offset;
17638cd6
JB
2224 u32 dspcntr;
2225 u32 reg;
2226
2227 switch (plane) {
2228 case 0:
2229 case 1:
27f8227b 2230 case 2:
17638cd6
JB
2231 break;
2232 default:
84f44ce7 2233 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2234 return -EINVAL;
2235 }
2236
2237 intel_fb = to_intel_framebuffer(fb);
2238 obj = intel_fb->obj;
2239
2240 reg = DSPCNTR(plane);
2241 dspcntr = I915_READ(reg);
2242 /* Mask out pixel format bits in case we change it */
2243 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2244 switch (fb->pixel_format) {
2245 case DRM_FORMAT_C8:
17638cd6
JB
2246 dspcntr |= DISPPLANE_8BPP;
2247 break;
57779d06
VS
2248 case DRM_FORMAT_RGB565:
2249 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2250 break;
57779d06
VS
2251 case DRM_FORMAT_XRGB8888:
2252 case DRM_FORMAT_ARGB8888:
2253 dspcntr |= DISPPLANE_BGRX888;
2254 break;
2255 case DRM_FORMAT_XBGR8888:
2256 case DRM_FORMAT_ABGR8888:
2257 dspcntr |= DISPPLANE_RGBX888;
2258 break;
2259 case DRM_FORMAT_XRGB2101010:
2260 case DRM_FORMAT_ARGB2101010:
2261 dspcntr |= DISPPLANE_BGRX101010;
2262 break;
2263 case DRM_FORMAT_XBGR2101010:
2264 case DRM_FORMAT_ABGR2101010:
2265 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2266 break;
2267 default:
baba133a 2268 BUG();
17638cd6
JB
2269 }
2270
2271 if (obj->tiling_mode != I915_TILING_NONE)
2272 dspcntr |= DISPPLANE_TILED;
2273 else
2274 dspcntr &= ~DISPPLANE_TILED;
2275
b42c6009 2276 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2277 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2278 else
2279 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2280
2281 I915_WRITE(reg, dspcntr);
2282
e506a0c6 2283 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2284 intel_crtc->dspaddr_offset =
bc752862
CW
2285 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2286 fb->bits_per_pixel / 8,
2287 fb->pitches[0]);
c2c75131 2288 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2289
f343c5f6
BW
2290 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2291 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2292 fb->pitches[0]);
01f2c773 2293 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2294 I915_WRITE(DSPSURF(plane),
2295 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2296 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2297 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2298 } else {
2299 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2300 I915_WRITE(DSPLINOFF(plane), linear_offset);
2301 }
17638cd6
JB
2302 POSTING_READ(reg);
2303
2304 return 0;
2305}
2306
2307/* Assume fb object is pinned & idle & fenced and just update base pointers */
2308static int
2309intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2310 int x, int y, enum mode_set_atomic state)
2311{
2312 struct drm_device *dev = crtc->dev;
2313 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2314
6b8e6ed0
CW
2315 if (dev_priv->display.disable_fbc)
2316 dev_priv->display.disable_fbc(dev);
3dec0095 2317 intel_increase_pllclock(crtc);
81255565 2318
6b8e6ed0 2319 return dev_priv->display.update_plane(crtc, fb, x, y);
81255565
JB
2320}
2321
96a02917
VS
2322void intel_display_handle_reset(struct drm_device *dev)
2323{
2324 struct drm_i915_private *dev_priv = dev->dev_private;
2325 struct drm_crtc *crtc;
2326
2327 /*
2328 * Flips in the rings have been nuked by the reset,
2329 * so complete all pending flips so that user space
2330 * will get its events and not get stuck.
2331 *
2332 * Also update the base address of all primary
2333 * planes to the the last fb to make sure we're
2334 * showing the correct fb after a reset.
2335 *
2336 * Need to make two loops over the crtcs so that we
2337 * don't try to grab a crtc mutex before the
2338 * pending_flip_queue really got woken up.
2339 */
2340
2341 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2343 enum plane plane = intel_crtc->plane;
2344
2345 intel_prepare_page_flip(dev, plane);
2346 intel_finish_page_flip_plane(dev, plane);
2347 }
2348
2349 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2351
2352 mutex_lock(&crtc->mutex);
947fdaad
CW
2353 /*
2354 * FIXME: Once we have proper support for primary planes (and
2355 * disabling them without disabling the entire crtc) allow again
2356 * a NULL crtc->fb.
2357 */
2358 if (intel_crtc->active && crtc->fb)
96a02917
VS
2359 dev_priv->display.update_plane(crtc, crtc->fb,
2360 crtc->x, crtc->y);
2361 mutex_unlock(&crtc->mutex);
2362 }
2363}
2364
14667a4b
CW
2365static int
2366intel_finish_fb(struct drm_framebuffer *old_fb)
2367{
2368 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2369 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2370 bool was_interruptible = dev_priv->mm.interruptible;
2371 int ret;
2372
14667a4b
CW
2373 /* Big Hammer, we also need to ensure that any pending
2374 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2375 * current scanout is retired before unpinning the old
2376 * framebuffer.
2377 *
2378 * This should only fail upon a hung GPU, in which case we
2379 * can safely continue.
2380 */
2381 dev_priv->mm.interruptible = false;
2382 ret = i915_gem_object_finish_gpu(obj);
2383 dev_priv->mm.interruptible = was_interruptible;
2384
2385 return ret;
2386}
2387
7d5e3799
CW
2388static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2389{
2390 struct drm_device *dev = crtc->dev;
2391 struct drm_i915_private *dev_priv = dev->dev_private;
2392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2393 unsigned long flags;
2394 bool pending;
2395
2396 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2397 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2398 return false;
2399
2400 spin_lock_irqsave(&dev->event_lock, flags);
2401 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2402 spin_unlock_irqrestore(&dev->event_lock, flags);
2403
2404 return pending;
2405}
2406
5c3b82e2 2407static int
3c4fdcfb 2408intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2409 struct drm_framebuffer *fb)
79e53945
JB
2410{
2411 struct drm_device *dev = crtc->dev;
6b8e6ed0 2412 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2414 struct drm_framebuffer *old_fb;
5c3b82e2 2415 int ret;
79e53945 2416
7d5e3799
CW
2417 if (intel_crtc_has_pending_flip(crtc)) {
2418 DRM_ERROR("pipe is still busy with an old pageflip\n");
2419 return -EBUSY;
2420 }
2421
79e53945 2422 /* no fb bound */
94352cf9 2423 if (!fb) {
a5071c2f 2424 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2425 return 0;
2426 }
2427
7eb552ae 2428 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2429 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2430 plane_name(intel_crtc->plane),
2431 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2432 return -EINVAL;
79e53945
JB
2433 }
2434
5c3b82e2 2435 mutex_lock(&dev->struct_mutex);
265db958 2436 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2437 to_intel_framebuffer(fb)->obj,
919926ae 2438 NULL);
5c3b82e2
CW
2439 if (ret != 0) {
2440 mutex_unlock(&dev->struct_mutex);
a5071c2f 2441 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2442 return ret;
2443 }
79e53945 2444
bb2043de
DL
2445 /*
2446 * Update pipe size and adjust fitter if needed: the reason for this is
2447 * that in compute_mode_changes we check the native mode (not the pfit
2448 * mode) to see if we can flip rather than do a full mode set. In the
2449 * fastboot case, we'll flip, but if we don't update the pipesrc and
2450 * pfit state, we'll end up with a big fb scanned out into the wrong
2451 * sized surface.
2452 *
2453 * To fix this properly, we need to hoist the checks up into
2454 * compute_mode_changes (or above), check the actual pfit state and
2455 * whether the platform allows pfit disable with pipe active, and only
2456 * then update the pipesrc and pfit state, even on the flip path.
2457 */
d330a953 2458 if (i915.fastboot) {
d7bf63f2
DL
2459 const struct drm_display_mode *adjusted_mode =
2460 &intel_crtc->config.adjusted_mode;
2461
4d6a3e63 2462 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2463 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2464 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2465 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2466 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2467 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2468 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2469 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2470 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2471 }
0637d60d
JB
2472 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2473 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2474 }
2475
94352cf9 2476 ret = dev_priv->display.update_plane(crtc, fb, x, y);
4e6cfefc 2477 if (ret) {
94352cf9 2478 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2479 mutex_unlock(&dev->struct_mutex);
a5071c2f 2480 DRM_ERROR("failed to update base address\n");
4e6cfefc 2481 return ret;
79e53945 2482 }
3c4fdcfb 2483
94352cf9
DV
2484 old_fb = crtc->fb;
2485 crtc->fb = fb;
6c4c86f5
DV
2486 crtc->x = x;
2487 crtc->y = y;
94352cf9 2488
b7f1de28 2489 if (old_fb) {
d7697eea
DV
2490 if (intel_crtc->active && old_fb != fb)
2491 intel_wait_for_vblank(dev, intel_crtc->pipe);
1690e1eb 2492 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2493 }
652c393a 2494
6b8e6ed0 2495 intel_update_fbc(dev);
4906557e 2496 intel_edp_psr_update(dev);
5c3b82e2 2497 mutex_unlock(&dev->struct_mutex);
79e53945 2498
5c3b82e2 2499 return 0;
79e53945
JB
2500}
2501
5e84e1a4
ZW
2502static void intel_fdi_normal_train(struct drm_crtc *crtc)
2503{
2504 struct drm_device *dev = crtc->dev;
2505 struct drm_i915_private *dev_priv = dev->dev_private;
2506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2507 int pipe = intel_crtc->pipe;
2508 u32 reg, temp;
2509
2510 /* enable normal train */
2511 reg = FDI_TX_CTL(pipe);
2512 temp = I915_READ(reg);
61e499bf 2513 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2514 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2515 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2516 } else {
2517 temp &= ~FDI_LINK_TRAIN_NONE;
2518 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2519 }
5e84e1a4
ZW
2520 I915_WRITE(reg, temp);
2521
2522 reg = FDI_RX_CTL(pipe);
2523 temp = I915_READ(reg);
2524 if (HAS_PCH_CPT(dev)) {
2525 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2526 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2527 } else {
2528 temp &= ~FDI_LINK_TRAIN_NONE;
2529 temp |= FDI_LINK_TRAIN_NONE;
2530 }
2531 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2532
2533 /* wait one idle pattern time */
2534 POSTING_READ(reg);
2535 udelay(1000);
357555c0
JB
2536
2537 /* IVB wants error correction enabled */
2538 if (IS_IVYBRIDGE(dev))
2539 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2540 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2541}
2542
1fbc0d78 2543static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2544{
1fbc0d78
DV
2545 return crtc->base.enabled && crtc->active &&
2546 crtc->config.has_pch_encoder;
1e833f40
DV
2547}
2548
01a415fd
DV
2549static void ivb_modeset_global_resources(struct drm_device *dev)
2550{
2551 struct drm_i915_private *dev_priv = dev->dev_private;
2552 struct intel_crtc *pipe_B_crtc =
2553 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2554 struct intel_crtc *pipe_C_crtc =
2555 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2556 uint32_t temp;
2557
1e833f40
DV
2558 /*
2559 * When everything is off disable fdi C so that we could enable fdi B
2560 * with all lanes. Note that we don't care about enabled pipes without
2561 * an enabled pch encoder.
2562 */
2563 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2564 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2565 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2566 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2567
2568 temp = I915_READ(SOUTH_CHICKEN1);
2569 temp &= ~FDI_BC_BIFURCATION_SELECT;
2570 DRM_DEBUG_KMS("disabling fdi C rx\n");
2571 I915_WRITE(SOUTH_CHICKEN1, temp);
2572 }
2573}
2574
8db9d77b
ZW
2575/* The FDI link training functions for ILK/Ibexpeak. */
2576static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2577{
2578 struct drm_device *dev = crtc->dev;
2579 struct drm_i915_private *dev_priv = dev->dev_private;
2580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2581 int pipe = intel_crtc->pipe;
0fc932b8 2582 int plane = intel_crtc->plane;
5eddb70b 2583 u32 reg, temp, tries;
8db9d77b 2584
0fc932b8
JB
2585 /* FDI needs bits from pipe & plane first */
2586 assert_pipe_enabled(dev_priv, pipe);
2587 assert_plane_enabled(dev_priv, plane);
2588
e1a44743
AJ
2589 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2590 for train result */
5eddb70b
CW
2591 reg = FDI_RX_IMR(pipe);
2592 temp = I915_READ(reg);
e1a44743
AJ
2593 temp &= ~FDI_RX_SYMBOL_LOCK;
2594 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2595 I915_WRITE(reg, temp);
2596 I915_READ(reg);
e1a44743
AJ
2597 udelay(150);
2598
8db9d77b 2599 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2600 reg = FDI_TX_CTL(pipe);
2601 temp = I915_READ(reg);
627eb5a3
DV
2602 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2603 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2604 temp &= ~FDI_LINK_TRAIN_NONE;
2605 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2606 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2607
5eddb70b
CW
2608 reg = FDI_RX_CTL(pipe);
2609 temp = I915_READ(reg);
8db9d77b
ZW
2610 temp &= ~FDI_LINK_TRAIN_NONE;
2611 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2612 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2613
2614 POSTING_READ(reg);
8db9d77b
ZW
2615 udelay(150);
2616
5b2adf89 2617 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2618 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2619 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2620 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2621
5eddb70b 2622 reg = FDI_RX_IIR(pipe);
e1a44743 2623 for (tries = 0; tries < 5; tries++) {
5eddb70b 2624 temp = I915_READ(reg);
8db9d77b
ZW
2625 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2626
2627 if ((temp & FDI_RX_BIT_LOCK)) {
2628 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2629 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2630 break;
2631 }
8db9d77b 2632 }
e1a44743 2633 if (tries == 5)
5eddb70b 2634 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2635
2636 /* Train 2 */
5eddb70b
CW
2637 reg = FDI_TX_CTL(pipe);
2638 temp = I915_READ(reg);
8db9d77b
ZW
2639 temp &= ~FDI_LINK_TRAIN_NONE;
2640 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2641 I915_WRITE(reg, temp);
8db9d77b 2642
5eddb70b
CW
2643 reg = FDI_RX_CTL(pipe);
2644 temp = I915_READ(reg);
8db9d77b
ZW
2645 temp &= ~FDI_LINK_TRAIN_NONE;
2646 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2647 I915_WRITE(reg, temp);
8db9d77b 2648
5eddb70b
CW
2649 POSTING_READ(reg);
2650 udelay(150);
8db9d77b 2651
5eddb70b 2652 reg = FDI_RX_IIR(pipe);
e1a44743 2653 for (tries = 0; tries < 5; tries++) {
5eddb70b 2654 temp = I915_READ(reg);
8db9d77b
ZW
2655 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2656
2657 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2658 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2659 DRM_DEBUG_KMS("FDI train 2 done.\n");
2660 break;
2661 }
8db9d77b 2662 }
e1a44743 2663 if (tries == 5)
5eddb70b 2664 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2665
2666 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2667
8db9d77b
ZW
2668}
2669
0206e353 2670static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2671 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2672 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2673 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2674 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2675};
2676
2677/* The FDI link training functions for SNB/Cougarpoint. */
2678static void gen6_fdi_link_train(struct drm_crtc *crtc)
2679{
2680 struct drm_device *dev = crtc->dev;
2681 struct drm_i915_private *dev_priv = dev->dev_private;
2682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2683 int pipe = intel_crtc->pipe;
fa37d39e 2684 u32 reg, temp, i, retry;
8db9d77b 2685
e1a44743
AJ
2686 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2687 for train result */
5eddb70b
CW
2688 reg = FDI_RX_IMR(pipe);
2689 temp = I915_READ(reg);
e1a44743
AJ
2690 temp &= ~FDI_RX_SYMBOL_LOCK;
2691 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2692 I915_WRITE(reg, temp);
2693
2694 POSTING_READ(reg);
e1a44743
AJ
2695 udelay(150);
2696
8db9d77b 2697 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2698 reg = FDI_TX_CTL(pipe);
2699 temp = I915_READ(reg);
627eb5a3
DV
2700 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2701 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2702 temp &= ~FDI_LINK_TRAIN_NONE;
2703 temp |= FDI_LINK_TRAIN_PATTERN_1;
2704 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2705 /* SNB-B */
2706 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2707 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2708
d74cf324
DV
2709 I915_WRITE(FDI_RX_MISC(pipe),
2710 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2711
5eddb70b
CW
2712 reg = FDI_RX_CTL(pipe);
2713 temp = I915_READ(reg);
8db9d77b
ZW
2714 if (HAS_PCH_CPT(dev)) {
2715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2716 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2717 } else {
2718 temp &= ~FDI_LINK_TRAIN_NONE;
2719 temp |= FDI_LINK_TRAIN_PATTERN_1;
2720 }
5eddb70b
CW
2721 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2722
2723 POSTING_READ(reg);
8db9d77b
ZW
2724 udelay(150);
2725
0206e353 2726 for (i = 0; i < 4; i++) {
5eddb70b
CW
2727 reg = FDI_TX_CTL(pipe);
2728 temp = I915_READ(reg);
8db9d77b
ZW
2729 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2730 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2731 I915_WRITE(reg, temp);
2732
2733 POSTING_READ(reg);
8db9d77b
ZW
2734 udelay(500);
2735
fa37d39e
SP
2736 for (retry = 0; retry < 5; retry++) {
2737 reg = FDI_RX_IIR(pipe);
2738 temp = I915_READ(reg);
2739 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2740 if (temp & FDI_RX_BIT_LOCK) {
2741 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2742 DRM_DEBUG_KMS("FDI train 1 done.\n");
2743 break;
2744 }
2745 udelay(50);
8db9d77b 2746 }
fa37d39e
SP
2747 if (retry < 5)
2748 break;
8db9d77b
ZW
2749 }
2750 if (i == 4)
5eddb70b 2751 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2752
2753 /* Train 2 */
5eddb70b
CW
2754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
8db9d77b
ZW
2756 temp &= ~FDI_LINK_TRAIN_NONE;
2757 temp |= FDI_LINK_TRAIN_PATTERN_2;
2758 if (IS_GEN6(dev)) {
2759 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2760 /* SNB-B */
2761 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2762 }
5eddb70b 2763 I915_WRITE(reg, temp);
8db9d77b 2764
5eddb70b
CW
2765 reg = FDI_RX_CTL(pipe);
2766 temp = I915_READ(reg);
8db9d77b
ZW
2767 if (HAS_PCH_CPT(dev)) {
2768 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2769 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2770 } else {
2771 temp &= ~FDI_LINK_TRAIN_NONE;
2772 temp |= FDI_LINK_TRAIN_PATTERN_2;
2773 }
5eddb70b
CW
2774 I915_WRITE(reg, temp);
2775
2776 POSTING_READ(reg);
8db9d77b
ZW
2777 udelay(150);
2778
0206e353 2779 for (i = 0; i < 4; i++) {
5eddb70b
CW
2780 reg = FDI_TX_CTL(pipe);
2781 temp = I915_READ(reg);
8db9d77b
ZW
2782 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2783 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2784 I915_WRITE(reg, temp);
2785
2786 POSTING_READ(reg);
8db9d77b
ZW
2787 udelay(500);
2788
fa37d39e
SP
2789 for (retry = 0; retry < 5; retry++) {
2790 reg = FDI_RX_IIR(pipe);
2791 temp = I915_READ(reg);
2792 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2793 if (temp & FDI_RX_SYMBOL_LOCK) {
2794 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2795 DRM_DEBUG_KMS("FDI train 2 done.\n");
2796 break;
2797 }
2798 udelay(50);
8db9d77b 2799 }
fa37d39e
SP
2800 if (retry < 5)
2801 break;
8db9d77b
ZW
2802 }
2803 if (i == 4)
5eddb70b 2804 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2805
2806 DRM_DEBUG_KMS("FDI train done.\n");
2807}
2808
357555c0
JB
2809/* Manual link training for Ivy Bridge A0 parts */
2810static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2811{
2812 struct drm_device *dev = crtc->dev;
2813 struct drm_i915_private *dev_priv = dev->dev_private;
2814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2815 int pipe = intel_crtc->pipe;
139ccd3f 2816 u32 reg, temp, i, j;
357555c0
JB
2817
2818 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2819 for train result */
2820 reg = FDI_RX_IMR(pipe);
2821 temp = I915_READ(reg);
2822 temp &= ~FDI_RX_SYMBOL_LOCK;
2823 temp &= ~FDI_RX_BIT_LOCK;
2824 I915_WRITE(reg, temp);
2825
2826 POSTING_READ(reg);
2827 udelay(150);
2828
01a415fd
DV
2829 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2830 I915_READ(FDI_RX_IIR(pipe)));
2831
139ccd3f
JB
2832 /* Try each vswing and preemphasis setting twice before moving on */
2833 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2834 /* disable first in case we need to retry */
2835 reg = FDI_TX_CTL(pipe);
2836 temp = I915_READ(reg);
2837 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2838 temp &= ~FDI_TX_ENABLE;
2839 I915_WRITE(reg, temp);
357555c0 2840
139ccd3f
JB
2841 reg = FDI_RX_CTL(pipe);
2842 temp = I915_READ(reg);
2843 temp &= ~FDI_LINK_TRAIN_AUTO;
2844 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2845 temp &= ~FDI_RX_ENABLE;
2846 I915_WRITE(reg, temp);
357555c0 2847
139ccd3f 2848 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2849 reg = FDI_TX_CTL(pipe);
2850 temp = I915_READ(reg);
139ccd3f
JB
2851 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2852 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2853 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2854 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2855 temp |= snb_b_fdi_train_param[j/2];
2856 temp |= FDI_COMPOSITE_SYNC;
2857 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2858
139ccd3f
JB
2859 I915_WRITE(FDI_RX_MISC(pipe),
2860 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2861
139ccd3f 2862 reg = FDI_RX_CTL(pipe);
357555c0 2863 temp = I915_READ(reg);
139ccd3f
JB
2864 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2865 temp |= FDI_COMPOSITE_SYNC;
2866 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2867
139ccd3f
JB
2868 POSTING_READ(reg);
2869 udelay(1); /* should be 0.5us */
357555c0 2870
139ccd3f
JB
2871 for (i = 0; i < 4; i++) {
2872 reg = FDI_RX_IIR(pipe);
2873 temp = I915_READ(reg);
2874 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2875
139ccd3f
JB
2876 if (temp & FDI_RX_BIT_LOCK ||
2877 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2878 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2879 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2880 i);
2881 break;
2882 }
2883 udelay(1); /* should be 0.5us */
2884 }
2885 if (i == 4) {
2886 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2887 continue;
2888 }
357555c0 2889
139ccd3f 2890 /* Train 2 */
357555c0
JB
2891 reg = FDI_TX_CTL(pipe);
2892 temp = I915_READ(reg);
139ccd3f
JB
2893 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2894 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2895 I915_WRITE(reg, temp);
2896
2897 reg = FDI_RX_CTL(pipe);
2898 temp = I915_READ(reg);
2899 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2900 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2901 I915_WRITE(reg, temp);
2902
2903 POSTING_READ(reg);
139ccd3f 2904 udelay(2); /* should be 1.5us */
357555c0 2905
139ccd3f
JB
2906 for (i = 0; i < 4; i++) {
2907 reg = FDI_RX_IIR(pipe);
2908 temp = I915_READ(reg);
2909 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2910
139ccd3f
JB
2911 if (temp & FDI_RX_SYMBOL_LOCK ||
2912 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2913 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2914 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2915 i);
2916 goto train_done;
2917 }
2918 udelay(2); /* should be 1.5us */
357555c0 2919 }
139ccd3f
JB
2920 if (i == 4)
2921 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2922 }
357555c0 2923
139ccd3f 2924train_done:
357555c0
JB
2925 DRM_DEBUG_KMS("FDI train done.\n");
2926}
2927
88cefb6c 2928static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2929{
88cefb6c 2930 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2931 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2932 int pipe = intel_crtc->pipe;
5eddb70b 2933 u32 reg, temp;
79e53945 2934
c64e311e 2935
c98e9dcf 2936 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2937 reg = FDI_RX_CTL(pipe);
2938 temp = I915_READ(reg);
627eb5a3
DV
2939 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2940 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2941 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2942 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2943
2944 POSTING_READ(reg);
c98e9dcf
JB
2945 udelay(200);
2946
2947 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2948 temp = I915_READ(reg);
2949 I915_WRITE(reg, temp | FDI_PCDCLK);
2950
2951 POSTING_READ(reg);
c98e9dcf
JB
2952 udelay(200);
2953
20749730
PZ
2954 /* Enable CPU FDI TX PLL, always on for Ironlake */
2955 reg = FDI_TX_CTL(pipe);
2956 temp = I915_READ(reg);
2957 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2958 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2959
20749730
PZ
2960 POSTING_READ(reg);
2961 udelay(100);
6be4a607 2962 }
0e23b99d
JB
2963}
2964
88cefb6c
DV
2965static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2966{
2967 struct drm_device *dev = intel_crtc->base.dev;
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 int pipe = intel_crtc->pipe;
2970 u32 reg, temp;
2971
2972 /* Switch from PCDclk to Rawclk */
2973 reg = FDI_RX_CTL(pipe);
2974 temp = I915_READ(reg);
2975 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2976
2977 /* Disable CPU FDI TX PLL */
2978 reg = FDI_TX_CTL(pipe);
2979 temp = I915_READ(reg);
2980 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2981
2982 POSTING_READ(reg);
2983 udelay(100);
2984
2985 reg = FDI_RX_CTL(pipe);
2986 temp = I915_READ(reg);
2987 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2988
2989 /* Wait for the clocks to turn off. */
2990 POSTING_READ(reg);
2991 udelay(100);
2992}
2993
0fc932b8
JB
2994static void ironlake_fdi_disable(struct drm_crtc *crtc)
2995{
2996 struct drm_device *dev = crtc->dev;
2997 struct drm_i915_private *dev_priv = dev->dev_private;
2998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2999 int pipe = intel_crtc->pipe;
3000 u32 reg, temp;
3001
3002 /* disable CPU FDI tx and PCH FDI rx */
3003 reg = FDI_TX_CTL(pipe);
3004 temp = I915_READ(reg);
3005 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3006 POSTING_READ(reg);
3007
3008 reg = FDI_RX_CTL(pipe);
3009 temp = I915_READ(reg);
3010 temp &= ~(0x7 << 16);
dfd07d72 3011 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3012 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3013
3014 POSTING_READ(reg);
3015 udelay(100);
3016
3017 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
3018 if (HAS_PCH_IBX(dev)) {
3019 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 3020 }
0fc932b8
JB
3021
3022 /* still set train pattern 1 */
3023 reg = FDI_TX_CTL(pipe);
3024 temp = I915_READ(reg);
3025 temp &= ~FDI_LINK_TRAIN_NONE;
3026 temp |= FDI_LINK_TRAIN_PATTERN_1;
3027 I915_WRITE(reg, temp);
3028
3029 reg = FDI_RX_CTL(pipe);
3030 temp = I915_READ(reg);
3031 if (HAS_PCH_CPT(dev)) {
3032 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3033 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3034 } else {
3035 temp &= ~FDI_LINK_TRAIN_NONE;
3036 temp |= FDI_LINK_TRAIN_PATTERN_1;
3037 }
3038 /* BPC in FDI rx is consistent with that in PIPECONF */
3039 temp &= ~(0x07 << 16);
dfd07d72 3040 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3041 I915_WRITE(reg, temp);
3042
3043 POSTING_READ(reg);
3044 udelay(100);
3045}
3046
5dce5b93
CW
3047bool intel_has_pending_fb_unpin(struct drm_device *dev)
3048{
3049 struct intel_crtc *crtc;
3050
3051 /* Note that we don't need to be called with mode_config.lock here
3052 * as our list of CRTC objects is static for the lifetime of the
3053 * device and so cannot disappear as we iterate. Similarly, we can
3054 * happily treat the predicates as racy, atomic checks as userspace
3055 * cannot claim and pin a new fb without at least acquring the
3056 * struct_mutex and so serialising with us.
3057 */
3058 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3059 if (atomic_read(&crtc->unpin_work_count) == 0)
3060 continue;
3061
3062 if (crtc->unpin_work)
3063 intel_wait_for_vblank(dev, crtc->pipe);
3064
3065 return true;
3066 }
3067
3068 return false;
3069}
3070
e6c3a2a6
CW
3071static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3072{
0f91128d 3073 struct drm_device *dev = crtc->dev;
5bb61643 3074 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6
CW
3075
3076 if (crtc->fb == NULL)
3077 return;
3078
2c10d571
DV
3079 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3080
5bb61643
CW
3081 wait_event(dev_priv->pending_flip_queue,
3082 !intel_crtc_has_pending_flip(crtc));
3083
0f91128d
CW
3084 mutex_lock(&dev->struct_mutex);
3085 intel_finish_fb(crtc->fb);
3086 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3087}
3088
e615efe4
ED
3089/* Program iCLKIP clock to the desired frequency */
3090static void lpt_program_iclkip(struct drm_crtc *crtc)
3091{
3092 struct drm_device *dev = crtc->dev;
3093 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3094 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3095 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3096 u32 temp;
3097
09153000
DV
3098 mutex_lock(&dev_priv->dpio_lock);
3099
e615efe4
ED
3100 /* It is necessary to ungate the pixclk gate prior to programming
3101 * the divisors, and gate it back when it is done.
3102 */
3103 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3104
3105 /* Disable SSCCTL */
3106 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3107 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3108 SBI_SSCCTL_DISABLE,
3109 SBI_ICLK);
e615efe4
ED
3110
3111 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3112 if (clock == 20000) {
e615efe4
ED
3113 auxdiv = 1;
3114 divsel = 0x41;
3115 phaseinc = 0x20;
3116 } else {
3117 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3118 * but the adjusted_mode->crtc_clock in in KHz. To get the
3119 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3120 * convert the virtual clock precision to KHz here for higher
3121 * precision.
3122 */
3123 u32 iclk_virtual_root_freq = 172800 * 1000;
3124 u32 iclk_pi_range = 64;
3125 u32 desired_divisor, msb_divisor_value, pi_value;
3126
12d7ceed 3127 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3128 msb_divisor_value = desired_divisor / iclk_pi_range;
3129 pi_value = desired_divisor % iclk_pi_range;
3130
3131 auxdiv = 0;
3132 divsel = msb_divisor_value - 2;
3133 phaseinc = pi_value;
3134 }
3135
3136 /* This should not happen with any sane values */
3137 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3138 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3139 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3140 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3141
3142 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3143 clock,
e615efe4
ED
3144 auxdiv,
3145 divsel,
3146 phasedir,
3147 phaseinc);
3148
3149 /* Program SSCDIVINTPHASE6 */
988d6ee8 3150 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3151 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3152 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3153 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3154 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3155 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3156 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3157 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3158
3159 /* Program SSCAUXDIV */
988d6ee8 3160 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3161 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3162 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3163 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3164
3165 /* Enable modulator and associated divider */
988d6ee8 3166 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3167 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3168 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3169
3170 /* Wait for initialization time */
3171 udelay(24);
3172
3173 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3174
3175 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3176}
3177
275f01b2
DV
3178static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3179 enum pipe pch_transcoder)
3180{
3181 struct drm_device *dev = crtc->base.dev;
3182 struct drm_i915_private *dev_priv = dev->dev_private;
3183 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3184
3185 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3186 I915_READ(HTOTAL(cpu_transcoder)));
3187 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3188 I915_READ(HBLANK(cpu_transcoder)));
3189 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3190 I915_READ(HSYNC(cpu_transcoder)));
3191
3192 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3193 I915_READ(VTOTAL(cpu_transcoder)));
3194 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3195 I915_READ(VBLANK(cpu_transcoder)));
3196 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3197 I915_READ(VSYNC(cpu_transcoder)));
3198 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3199 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3200}
3201
1fbc0d78
DV
3202static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3203{
3204 struct drm_i915_private *dev_priv = dev->dev_private;
3205 uint32_t temp;
3206
3207 temp = I915_READ(SOUTH_CHICKEN1);
3208 if (temp & FDI_BC_BIFURCATION_SELECT)
3209 return;
3210
3211 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3212 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3213
3214 temp |= FDI_BC_BIFURCATION_SELECT;
3215 DRM_DEBUG_KMS("enabling fdi C rx\n");
3216 I915_WRITE(SOUTH_CHICKEN1, temp);
3217 POSTING_READ(SOUTH_CHICKEN1);
3218}
3219
3220static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3221{
3222 struct drm_device *dev = intel_crtc->base.dev;
3223 struct drm_i915_private *dev_priv = dev->dev_private;
3224
3225 switch (intel_crtc->pipe) {
3226 case PIPE_A:
3227 break;
3228 case PIPE_B:
3229 if (intel_crtc->config.fdi_lanes > 2)
3230 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3231 else
3232 cpt_enable_fdi_bc_bifurcation(dev);
3233
3234 break;
3235 case PIPE_C:
3236 cpt_enable_fdi_bc_bifurcation(dev);
3237
3238 break;
3239 default:
3240 BUG();
3241 }
3242}
3243
f67a559d
JB
3244/*
3245 * Enable PCH resources required for PCH ports:
3246 * - PCH PLLs
3247 * - FDI training & RX/TX
3248 * - update transcoder timings
3249 * - DP transcoding bits
3250 * - transcoder
3251 */
3252static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3253{
3254 struct drm_device *dev = crtc->dev;
3255 struct drm_i915_private *dev_priv = dev->dev_private;
3256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3257 int pipe = intel_crtc->pipe;
ee7b9f93 3258 u32 reg, temp;
2c07245f 3259
ab9412ba 3260 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3261
1fbc0d78
DV
3262 if (IS_IVYBRIDGE(dev))
3263 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3264
cd986abb
DV
3265 /* Write the TU size bits before fdi link training, so that error
3266 * detection works. */
3267 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3268 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3269
c98e9dcf 3270 /* For PCH output, training FDI link */
674cf967 3271 dev_priv->display.fdi_link_train(crtc);
2c07245f 3272
3ad8a208
DV
3273 /* We need to program the right clock selection before writing the pixel
3274 * mutliplier into the DPLL. */
303b81e0 3275 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3276 u32 sel;
4b645f14 3277
c98e9dcf 3278 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3279 temp |= TRANS_DPLL_ENABLE(pipe);
3280 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3281 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3282 temp |= sel;
3283 else
3284 temp &= ~sel;
c98e9dcf 3285 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3286 }
5eddb70b 3287
3ad8a208
DV
3288 /* XXX: pch pll's can be enabled any time before we enable the PCH
3289 * transcoder, and we actually should do this to not upset any PCH
3290 * transcoder that already use the clock when we share it.
3291 *
3292 * Note that enable_shared_dpll tries to do the right thing, but
3293 * get_shared_dpll unconditionally resets the pll - we need that to have
3294 * the right LVDS enable sequence. */
3295 ironlake_enable_shared_dpll(intel_crtc);
3296
d9b6cb56
JB
3297 /* set transcoder timing, panel must allow it */
3298 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3299 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3300
303b81e0 3301 intel_fdi_normal_train(crtc);
5e84e1a4 3302
c98e9dcf
JB
3303 /* For PCH DP, enable TRANS_DP_CTL */
3304 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3305 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3306 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3307 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3308 reg = TRANS_DP_CTL(pipe);
3309 temp = I915_READ(reg);
3310 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3311 TRANS_DP_SYNC_MASK |
3312 TRANS_DP_BPC_MASK);
5eddb70b
CW
3313 temp |= (TRANS_DP_OUTPUT_ENABLE |
3314 TRANS_DP_ENH_FRAMING);
9325c9f0 3315 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3316
3317 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3318 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3319 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3320 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3321
3322 switch (intel_trans_dp_port_sel(crtc)) {
3323 case PCH_DP_B:
5eddb70b 3324 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3325 break;
3326 case PCH_DP_C:
5eddb70b 3327 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3328 break;
3329 case PCH_DP_D:
5eddb70b 3330 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3331 break;
3332 default:
e95d41e1 3333 BUG();
32f9d658 3334 }
2c07245f 3335
5eddb70b 3336 I915_WRITE(reg, temp);
6be4a607 3337 }
b52eb4dc 3338
b8a4f404 3339 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3340}
3341
1507e5bd
PZ
3342static void lpt_pch_enable(struct drm_crtc *crtc)
3343{
3344 struct drm_device *dev = crtc->dev;
3345 struct drm_i915_private *dev_priv = dev->dev_private;
3346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3347 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3348
ab9412ba 3349 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3350
8c52b5e8 3351 lpt_program_iclkip(crtc);
1507e5bd 3352
0540e488 3353 /* Set transcoder timing. */
275f01b2 3354 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3355
937bb610 3356 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3357}
3358
e2b78267 3359static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3360{
e2b78267 3361 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3362
3363 if (pll == NULL)
3364 return;
3365
3366 if (pll->refcount == 0) {
46edb027 3367 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3368 return;
3369 }
3370
f4a091c7
DV
3371 if (--pll->refcount == 0) {
3372 WARN_ON(pll->on);
3373 WARN_ON(pll->active);
3374 }
3375
a43f6e0f 3376 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3377}
3378
b89a1d39 3379static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3380{
e2b78267
DV
3381 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3382 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3383 enum intel_dpll_id i;
ee7b9f93 3384
ee7b9f93 3385 if (pll) {
46edb027
DV
3386 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3387 crtc->base.base.id, pll->name);
e2b78267 3388 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3389 }
3390
98b6bd99
DV
3391 if (HAS_PCH_IBX(dev_priv->dev)) {
3392 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3393 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3394 pll = &dev_priv->shared_dplls[i];
98b6bd99 3395
46edb027
DV
3396 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3397 crtc->base.base.id, pll->name);
98b6bd99
DV
3398
3399 goto found;
3400 }
3401
e72f9fbf
DV
3402 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3403 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3404
3405 /* Only want to check enabled timings first */
3406 if (pll->refcount == 0)
3407 continue;
3408
b89a1d39
DV
3409 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3410 sizeof(pll->hw_state)) == 0) {
46edb027 3411 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3412 crtc->base.base.id,
46edb027 3413 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3414
3415 goto found;
3416 }
3417 }
3418
3419 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3420 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3421 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3422 if (pll->refcount == 0) {
46edb027
DV
3423 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3424 crtc->base.base.id, pll->name);
ee7b9f93
JB
3425 goto found;
3426 }
3427 }
3428
3429 return NULL;
3430
3431found:
a43f6e0f 3432 crtc->config.shared_dpll = i;
46edb027
DV
3433 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3434 pipe_name(crtc->pipe));
ee7b9f93 3435
cdbd2316 3436 if (pll->active == 0) {
66e985c0
DV
3437 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3438 sizeof(pll->hw_state));
3439
46edb027 3440 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3441 WARN_ON(pll->on);
e9d6944e 3442 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3443
15bdd4cf 3444 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3445 }
3446 pll->refcount++;
e04c7350 3447
ee7b9f93
JB
3448 return pll;
3449}
3450
a1520318 3451static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3452{
3453 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3454 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3455 u32 temp;
3456
3457 temp = I915_READ(dslreg);
3458 udelay(500);
3459 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3460 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3461 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3462 }
3463}
3464
b074cec8
JB
3465static void ironlake_pfit_enable(struct intel_crtc *crtc)
3466{
3467 struct drm_device *dev = crtc->base.dev;
3468 struct drm_i915_private *dev_priv = dev->dev_private;
3469 int pipe = crtc->pipe;
3470
fd4daa9c 3471 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3472 /* Force use of hard-coded filter coefficients
3473 * as some pre-programmed values are broken,
3474 * e.g. x201.
3475 */
3476 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3477 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3478 PF_PIPE_SEL_IVB(pipe));
3479 else
3480 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3481 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3482 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3483 }
3484}
3485
bb53d4ae
VS
3486static void intel_enable_planes(struct drm_crtc *crtc)
3487{
3488 struct drm_device *dev = crtc->dev;
3489 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3490 struct intel_plane *intel_plane;
3491
3492 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3493 if (intel_plane->pipe == pipe)
3494 intel_plane_restore(&intel_plane->base);
3495}
3496
3497static void intel_disable_planes(struct drm_crtc *crtc)
3498{
3499 struct drm_device *dev = crtc->dev;
3500 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3501 struct intel_plane *intel_plane;
3502
3503 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3504 if (intel_plane->pipe == pipe)
3505 intel_plane_disable(&intel_plane->base);
3506}
3507
20bc8673 3508void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3509{
3510 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3511
3512 if (!crtc->config.ips_enabled)
3513 return;
3514
3515 /* We can only enable IPS after we enable a plane and wait for a vblank.
3516 * We guarantee that the plane is enabled by calling intel_enable_ips
3517 * only after intel_enable_plane. And intel_enable_plane already waits
3518 * for a vblank, so all we need to do here is to enable the IPS bit. */
3519 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3520 if (IS_BROADWELL(crtc->base.dev)) {
3521 mutex_lock(&dev_priv->rps.hw_lock);
3522 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3523 mutex_unlock(&dev_priv->rps.hw_lock);
3524 /* Quoting Art Runyan: "its not safe to expect any particular
3525 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3526 * mailbox." Moreover, the mailbox may return a bogus state,
3527 * so we need to just enable it and continue on.
2a114cc1
BW
3528 */
3529 } else {
3530 I915_WRITE(IPS_CTL, IPS_ENABLE);
3531 /* The bit only becomes 1 in the next vblank, so this wait here
3532 * is essentially intel_wait_for_vblank. If we don't have this
3533 * and don't wait for vblanks until the end of crtc_enable, then
3534 * the HW state readout code will complain that the expected
3535 * IPS_CTL value is not the one we read. */
3536 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3537 DRM_ERROR("Timed out waiting for IPS enable\n");
3538 }
d77e4531
PZ
3539}
3540
20bc8673 3541void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3542{
3543 struct drm_device *dev = crtc->base.dev;
3544 struct drm_i915_private *dev_priv = dev->dev_private;
3545
3546 if (!crtc->config.ips_enabled)
3547 return;
3548
3549 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3550 if (IS_BROADWELL(crtc->base.dev)) {
3551 mutex_lock(&dev_priv->rps.hw_lock);
3552 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3553 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3554 } else {
2a114cc1 3555 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3556 POSTING_READ(IPS_CTL);
3557 }
d77e4531
PZ
3558
3559 /* We need to wait for a vblank before we can disable the plane. */
3560 intel_wait_for_vblank(dev, crtc->pipe);
3561}
3562
3563/** Loads the palette/gamma unit for the CRTC with the prepared values */
3564static void intel_crtc_load_lut(struct drm_crtc *crtc)
3565{
3566 struct drm_device *dev = crtc->dev;
3567 struct drm_i915_private *dev_priv = dev->dev_private;
3568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3569 enum pipe pipe = intel_crtc->pipe;
3570 int palreg = PALETTE(pipe);
3571 int i;
3572 bool reenable_ips = false;
3573
3574 /* The clocks have to be on to load the palette. */
3575 if (!crtc->enabled || !intel_crtc->active)
3576 return;
3577
3578 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3579 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3580 assert_dsi_pll_enabled(dev_priv);
3581 else
3582 assert_pll_enabled(dev_priv, pipe);
3583 }
3584
3585 /* use legacy palette for Ironlake */
3586 if (HAS_PCH_SPLIT(dev))
3587 palreg = LGC_PALETTE(pipe);
3588
3589 /* Workaround : Do not read or write the pipe palette/gamma data while
3590 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3591 */
41e6fc4c 3592 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3593 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3594 GAMMA_MODE_MODE_SPLIT)) {
3595 hsw_disable_ips(intel_crtc);
3596 reenable_ips = true;
3597 }
3598
3599 for (i = 0; i < 256; i++) {
3600 I915_WRITE(palreg + 4 * i,
3601 (intel_crtc->lut_r[i] << 16) |
3602 (intel_crtc->lut_g[i] << 8) |
3603 intel_crtc->lut_b[i]);
3604 }
3605
3606 if (reenable_ips)
3607 hsw_enable_ips(intel_crtc);
3608}
3609
f67a559d
JB
3610static void ironlake_crtc_enable(struct drm_crtc *crtc)
3611{
3612 struct drm_device *dev = crtc->dev;
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3615 struct intel_encoder *encoder;
f67a559d
JB
3616 int pipe = intel_crtc->pipe;
3617 int plane = intel_crtc->plane;
f67a559d 3618
08a48469
DV
3619 WARN_ON(!crtc->enabled);
3620
f67a559d
JB
3621 if (intel_crtc->active)
3622 return;
3623
3624 intel_crtc->active = true;
8664281b
PZ
3625
3626 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3627 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3628
f6736a1a 3629 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3630 if (encoder->pre_enable)
3631 encoder->pre_enable(encoder);
f67a559d 3632
5bfe2ac0 3633 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3634 /* Note: FDI PLL enabling _must_ be done before we enable the
3635 * cpu pipes, hence this is separate from all the other fdi/pch
3636 * enabling. */
88cefb6c 3637 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3638 } else {
3639 assert_fdi_tx_disabled(dev_priv, pipe);
3640 assert_fdi_rx_disabled(dev_priv, pipe);
3641 }
f67a559d 3642
b074cec8 3643 ironlake_pfit_enable(intel_crtc);
f67a559d 3644
9c54c0dd
JB
3645 /*
3646 * On ILK+ LUT must be loaded before the pipe is running but with
3647 * clocks enabled
3648 */
3649 intel_crtc_load_lut(crtc);
3650
f37fcc2a 3651 intel_update_watermarks(crtc);
e1fdc473 3652 intel_enable_pipe(intel_crtc);
d1de00ef 3653 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 3654 intel_enable_planes(crtc);
5c38d48c 3655 intel_crtc_update_cursor(crtc, true);
f67a559d 3656
5bfe2ac0 3657 if (intel_crtc->config.has_pch_encoder)
f67a559d 3658 ironlake_pch_enable(crtc);
c98e9dcf 3659
d1ebd816 3660 mutex_lock(&dev->struct_mutex);
bed4a673 3661 intel_update_fbc(dev);
d1ebd816
BW
3662 mutex_unlock(&dev->struct_mutex);
3663
fa5c73b1
DV
3664 for_each_encoder_on_crtc(dev, crtc, encoder)
3665 encoder->enable(encoder);
61b77ddd
DV
3666
3667 if (HAS_PCH_CPT(dev))
a1520318 3668 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3669
3670 /*
3671 * There seems to be a race in PCH platform hw (at least on some
3672 * outputs) where an enabled pipe still completes any pageflip right
3673 * away (as if the pipe is off) instead of waiting for vblank. As soon
3674 * as the first vblank happend, everything works as expected. Hence just
3675 * wait for one vblank before returning to avoid strange things
3676 * happening.
3677 */
3678 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3679}
3680
42db64ef
PZ
3681/* IPS only exists on ULT machines and is tied to pipe A. */
3682static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3683{
f5adf94e 3684 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3685}
3686
dda9a66a
VS
3687static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3688{
3689 struct drm_device *dev = crtc->dev;
3690 struct drm_i915_private *dev_priv = dev->dev_private;
3691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3692 int pipe = intel_crtc->pipe;
3693 int plane = intel_crtc->plane;
3694
d1de00ef 3695 intel_enable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3696 intel_enable_planes(crtc);
3697 intel_crtc_update_cursor(crtc, true);
3698
3699 hsw_enable_ips(intel_crtc);
3700
3701 mutex_lock(&dev->struct_mutex);
3702 intel_update_fbc(dev);
3703 mutex_unlock(&dev->struct_mutex);
3704}
3705
3706static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3707{
3708 struct drm_device *dev = crtc->dev;
3709 struct drm_i915_private *dev_priv = dev->dev_private;
3710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3711 int pipe = intel_crtc->pipe;
3712 int plane = intel_crtc->plane;
3713
3714 intel_crtc_wait_for_pending_flips(crtc);
3715 drm_vblank_off(dev, pipe);
3716
3717 /* FBC must be disabled before disabling the plane on HSW. */
3718 if (dev_priv->fbc.plane == plane)
3719 intel_disable_fbc(dev);
3720
3721 hsw_disable_ips(intel_crtc);
3722
3723 intel_crtc_update_cursor(crtc, false);
3724 intel_disable_planes(crtc);
d1de00ef 3725 intel_disable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3726}
3727
e4916946
PZ
3728/*
3729 * This implements the workaround described in the "notes" section of the mode
3730 * set sequence documentation. When going from no pipes or single pipe to
3731 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3732 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3733 */
3734static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3735{
3736 struct drm_device *dev = crtc->base.dev;
3737 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3738
3739 /* We want to get the other_active_crtc only if there's only 1 other
3740 * active crtc. */
3741 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3742 if (!crtc_it->active || crtc_it == crtc)
3743 continue;
3744
3745 if (other_active_crtc)
3746 return;
3747
3748 other_active_crtc = crtc_it;
3749 }
3750 if (!other_active_crtc)
3751 return;
3752
3753 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3754 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3755}
3756
4f771f10
PZ
3757static void haswell_crtc_enable(struct drm_crtc *crtc)
3758{
3759 struct drm_device *dev = crtc->dev;
3760 struct drm_i915_private *dev_priv = dev->dev_private;
3761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3762 struct intel_encoder *encoder;
3763 int pipe = intel_crtc->pipe;
4f771f10
PZ
3764
3765 WARN_ON(!crtc->enabled);
3766
3767 if (intel_crtc->active)
3768 return;
3769
3770 intel_crtc->active = true;
8664281b
PZ
3771
3772 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3773 if (intel_crtc->config.has_pch_encoder)
3774 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3775
5bfe2ac0 3776 if (intel_crtc->config.has_pch_encoder)
04945641 3777 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3778
3779 for_each_encoder_on_crtc(dev, crtc, encoder)
3780 if (encoder->pre_enable)
3781 encoder->pre_enable(encoder);
3782
1f544388 3783 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3784
b074cec8 3785 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3786
3787 /*
3788 * On ILK+ LUT must be loaded before the pipe is running but with
3789 * clocks enabled
3790 */
3791 intel_crtc_load_lut(crtc);
3792
1f544388 3793 intel_ddi_set_pipe_settings(crtc);
8228c251 3794 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3795
f37fcc2a 3796 intel_update_watermarks(crtc);
e1fdc473 3797 intel_enable_pipe(intel_crtc);
42db64ef 3798
5bfe2ac0 3799 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3800 lpt_pch_enable(crtc);
4f771f10 3801
8807e55b 3802 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3803 encoder->enable(encoder);
8807e55b
JN
3804 intel_opregion_notify_encoder(encoder, true);
3805 }
4f771f10 3806
e4916946
PZ
3807 /* If we change the relative order between pipe/planes enabling, we need
3808 * to change the workaround. */
3809 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a 3810 haswell_crtc_enable_planes(crtc);
4f771f10
PZ
3811}
3812
3f8dce3a
DV
3813static void ironlake_pfit_disable(struct intel_crtc *crtc)
3814{
3815 struct drm_device *dev = crtc->base.dev;
3816 struct drm_i915_private *dev_priv = dev->dev_private;
3817 int pipe = crtc->pipe;
3818
3819 /* To avoid upsetting the power well on haswell only disable the pfit if
3820 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3821 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3822 I915_WRITE(PF_CTL(pipe), 0);
3823 I915_WRITE(PF_WIN_POS(pipe), 0);
3824 I915_WRITE(PF_WIN_SZ(pipe), 0);
3825 }
3826}
3827
6be4a607
JB
3828static void ironlake_crtc_disable(struct drm_crtc *crtc)
3829{
3830 struct drm_device *dev = crtc->dev;
3831 struct drm_i915_private *dev_priv = dev->dev_private;
3832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3833 struct intel_encoder *encoder;
6be4a607
JB
3834 int pipe = intel_crtc->pipe;
3835 int plane = intel_crtc->plane;
5eddb70b 3836 u32 reg, temp;
b52eb4dc 3837
ef9c3aee 3838
f7abfe8b
CW
3839 if (!intel_crtc->active)
3840 return;
3841
ea9d758d
DV
3842 for_each_encoder_on_crtc(dev, crtc, encoder)
3843 encoder->disable(encoder);
3844
e6c3a2a6 3845 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3846 drm_vblank_off(dev, pipe);
913d8d11 3847
5c3fe8b0 3848 if (dev_priv->fbc.plane == plane)
973d04f9 3849 intel_disable_fbc(dev);
2c07245f 3850
0d5b8c61 3851 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3852 intel_disable_planes(crtc);
d1de00ef 3853 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 3854
d925c59a
DV
3855 if (intel_crtc->config.has_pch_encoder)
3856 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3857
b24e7179 3858 intel_disable_pipe(dev_priv, pipe);
32f9d658 3859
3f8dce3a 3860 ironlake_pfit_disable(intel_crtc);
2c07245f 3861
bf49ec8c
DV
3862 for_each_encoder_on_crtc(dev, crtc, encoder)
3863 if (encoder->post_disable)
3864 encoder->post_disable(encoder);
2c07245f 3865
d925c59a
DV
3866 if (intel_crtc->config.has_pch_encoder) {
3867 ironlake_fdi_disable(crtc);
913d8d11 3868
d925c59a
DV
3869 ironlake_disable_pch_transcoder(dev_priv, pipe);
3870 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3871
d925c59a
DV
3872 if (HAS_PCH_CPT(dev)) {
3873 /* disable TRANS_DP_CTL */
3874 reg = TRANS_DP_CTL(pipe);
3875 temp = I915_READ(reg);
3876 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3877 TRANS_DP_PORT_SEL_MASK);
3878 temp |= TRANS_DP_PORT_SEL_NONE;
3879 I915_WRITE(reg, temp);
3880
3881 /* disable DPLL_SEL */
3882 temp = I915_READ(PCH_DPLL_SEL);
11887397 3883 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3884 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3885 }
e3421a18 3886
d925c59a 3887 /* disable PCH DPLL */
e72f9fbf 3888 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3889
d925c59a
DV
3890 ironlake_fdi_pll_disable(intel_crtc);
3891 }
6b383a7f 3892
f7abfe8b 3893 intel_crtc->active = false;
46ba614c 3894 intel_update_watermarks(crtc);
d1ebd816
BW
3895
3896 mutex_lock(&dev->struct_mutex);
6b383a7f 3897 intel_update_fbc(dev);
d1ebd816 3898 mutex_unlock(&dev->struct_mutex);
6be4a607 3899}
1b3c7a47 3900
4f771f10 3901static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3902{
4f771f10
PZ
3903 struct drm_device *dev = crtc->dev;
3904 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3906 struct intel_encoder *encoder;
3907 int pipe = intel_crtc->pipe;
3b117c8f 3908 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3909
4f771f10
PZ
3910 if (!intel_crtc->active)
3911 return;
3912
dda9a66a
VS
3913 haswell_crtc_disable_planes(crtc);
3914
8807e55b
JN
3915 for_each_encoder_on_crtc(dev, crtc, encoder) {
3916 intel_opregion_notify_encoder(encoder, false);
4f771f10 3917 encoder->disable(encoder);
8807e55b 3918 }
4f771f10 3919
8664281b
PZ
3920 if (intel_crtc->config.has_pch_encoder)
3921 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3922 intel_disable_pipe(dev_priv, pipe);
3923
ad80a810 3924 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3925
3f8dce3a 3926 ironlake_pfit_disable(intel_crtc);
4f771f10 3927
1f544388 3928 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3929
3930 for_each_encoder_on_crtc(dev, crtc, encoder)
3931 if (encoder->post_disable)
3932 encoder->post_disable(encoder);
3933
88adfff1 3934 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3935 lpt_disable_pch_transcoder(dev_priv);
8664281b 3936 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3937 intel_ddi_fdi_disable(crtc);
83616634 3938 }
4f771f10
PZ
3939
3940 intel_crtc->active = false;
46ba614c 3941 intel_update_watermarks(crtc);
4f771f10
PZ
3942
3943 mutex_lock(&dev->struct_mutex);
3944 intel_update_fbc(dev);
3945 mutex_unlock(&dev->struct_mutex);
3946}
3947
ee7b9f93
JB
3948static void ironlake_crtc_off(struct drm_crtc *crtc)
3949{
3950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3951 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3952}
3953
6441ab5f
PZ
3954static void haswell_crtc_off(struct drm_crtc *crtc)
3955{
3956 intel_ddi_put_crtc_pll(crtc);
3957}
3958
02e792fb
DV
3959static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3960{
02e792fb 3961 if (!enable && intel_crtc->overlay) {
23f09ce3 3962 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3963 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3964
23f09ce3 3965 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3966 dev_priv->mm.interruptible = false;
3967 (void) intel_overlay_switch_off(intel_crtc->overlay);
3968 dev_priv->mm.interruptible = true;
23f09ce3 3969 mutex_unlock(&dev->struct_mutex);
02e792fb 3970 }
02e792fb 3971
5dcdbcb0
CW
3972 /* Let userspace switch the overlay on again. In most cases userspace
3973 * has to recompute where to put it anyway.
3974 */
02e792fb
DV
3975}
3976
61bc95c1
EE
3977/**
3978 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3979 * cursor plane briefly if not already running after enabling the display
3980 * plane.
3981 * This workaround avoids occasional blank screens when self refresh is
3982 * enabled.
3983 */
3984static void
3985g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3986{
3987 u32 cntl = I915_READ(CURCNTR(pipe));
3988
3989 if ((cntl & CURSOR_MODE) == 0) {
3990 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3991
3992 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3993 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3994 intel_wait_for_vblank(dev_priv->dev, pipe);
3995 I915_WRITE(CURCNTR(pipe), cntl);
3996 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3997 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3998 }
3999}
4000
2dd24552
JB
4001static void i9xx_pfit_enable(struct intel_crtc *crtc)
4002{
4003 struct drm_device *dev = crtc->base.dev;
4004 struct drm_i915_private *dev_priv = dev->dev_private;
4005 struct intel_crtc_config *pipe_config = &crtc->config;
4006
328d8e82 4007 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4008 return;
4009
2dd24552 4010 /*
c0b03411
DV
4011 * The panel fitter should only be adjusted whilst the pipe is disabled,
4012 * according to register description and PRM.
2dd24552 4013 */
c0b03411
DV
4014 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4015 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4016
b074cec8
JB
4017 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4018 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4019
4020 /* Border color in case we don't scale up to the full screen. Black by
4021 * default, change to something else for debugging. */
4022 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4023}
4024
77d22dca
ID
4025#define for_each_power_domain(domain, mask) \
4026 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4027 if ((1 << (domain)) & (mask))
4028
319be8ae
ID
4029enum intel_display_power_domain
4030intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4031{
4032 struct drm_device *dev = intel_encoder->base.dev;
4033 struct intel_digital_port *intel_dig_port;
4034
4035 switch (intel_encoder->type) {
4036 case INTEL_OUTPUT_UNKNOWN:
4037 /* Only DDI platforms should ever use this output type */
4038 WARN_ON_ONCE(!HAS_DDI(dev));
4039 case INTEL_OUTPUT_DISPLAYPORT:
4040 case INTEL_OUTPUT_HDMI:
4041 case INTEL_OUTPUT_EDP:
4042 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4043 switch (intel_dig_port->port) {
4044 case PORT_A:
4045 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4046 case PORT_B:
4047 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4048 case PORT_C:
4049 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4050 case PORT_D:
4051 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4052 default:
4053 WARN_ON_ONCE(1);
4054 return POWER_DOMAIN_PORT_OTHER;
4055 }
4056 case INTEL_OUTPUT_ANALOG:
4057 return POWER_DOMAIN_PORT_CRT;
4058 case INTEL_OUTPUT_DSI:
4059 return POWER_DOMAIN_PORT_DSI;
4060 default:
4061 return POWER_DOMAIN_PORT_OTHER;
4062 }
4063}
4064
4065static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4066{
319be8ae
ID
4067 struct drm_device *dev = crtc->dev;
4068 struct intel_encoder *intel_encoder;
4069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4070 enum pipe pipe = intel_crtc->pipe;
4071 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4072 unsigned long mask;
4073 enum transcoder transcoder;
4074
4075 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4076
4077 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4078 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4079 if (pfit_enabled)
4080 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4081
319be8ae
ID
4082 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4083 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4084
77d22dca
ID
4085 return mask;
4086}
4087
4088void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4089 bool enable)
4090{
4091 if (dev_priv->power_domains.init_power_on == enable)
4092 return;
4093
4094 if (enable)
4095 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4096 else
4097 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4098
4099 dev_priv->power_domains.init_power_on = enable;
4100}
4101
4102static void modeset_update_crtc_power_domains(struct drm_device *dev)
4103{
4104 struct drm_i915_private *dev_priv = dev->dev_private;
4105 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4106 struct intel_crtc *crtc;
4107
4108 /*
4109 * First get all needed power domains, then put all unneeded, to avoid
4110 * any unnecessary toggling of the power wells.
4111 */
4112 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4113 enum intel_display_power_domain domain;
4114
4115 if (!crtc->base.enabled)
4116 continue;
4117
319be8ae 4118 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4119
4120 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4121 intel_display_power_get(dev_priv, domain);
4122 }
4123
4124 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4125 enum intel_display_power_domain domain;
4126
4127 for_each_power_domain(domain, crtc->enabled_power_domains)
4128 intel_display_power_put(dev_priv, domain);
4129
4130 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4131 }
4132
4133 intel_display_set_init_power(dev_priv, false);
4134}
4135
586f49dc 4136int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4137{
586f49dc 4138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4139
586f49dc
JB
4140 /* Obtain SKU information */
4141 mutex_lock(&dev_priv->dpio_lock);
4142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4143 CCK_FUSE_HPLL_FREQ_MASK;
4144 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4145
586f49dc 4146 return vco_freq[hpll_freq];
30a970c6
JB
4147}
4148
4149/* Adjust CDclk dividers to allow high res or save power if possible */
4150static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4151{
4152 struct drm_i915_private *dev_priv = dev->dev_private;
4153 u32 val, cmd;
4154
4155 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4156 cmd = 2;
4157 else if (cdclk == 266)
4158 cmd = 1;
4159 else
4160 cmd = 0;
4161
4162 mutex_lock(&dev_priv->rps.hw_lock);
4163 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4164 val &= ~DSPFREQGUAR_MASK;
4165 val |= (cmd << DSPFREQGUAR_SHIFT);
4166 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4167 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4168 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4169 50)) {
4170 DRM_ERROR("timed out waiting for CDclk change\n");
4171 }
4172 mutex_unlock(&dev_priv->rps.hw_lock);
4173
4174 if (cdclk == 400) {
4175 u32 divider, vco;
4176
4177 vco = valleyview_get_vco(dev_priv);
4178 divider = ((vco << 1) / cdclk) - 1;
4179
4180 mutex_lock(&dev_priv->dpio_lock);
4181 /* adjust cdclk divider */
4182 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4183 val &= ~0xf;
4184 val |= divider;
4185 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4186 mutex_unlock(&dev_priv->dpio_lock);
4187 }
4188
4189 mutex_lock(&dev_priv->dpio_lock);
4190 /* adjust self-refresh exit latency value */
4191 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4192 val &= ~0x7f;
4193
4194 /*
4195 * For high bandwidth configs, we set a higher latency in the bunit
4196 * so that the core display fetch happens in time to avoid underruns.
4197 */
4198 if (cdclk == 400)
4199 val |= 4500 / 250; /* 4.5 usec */
4200 else
4201 val |= 3000 / 250; /* 3.0 usec */
4202 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4203 mutex_unlock(&dev_priv->dpio_lock);
4204
4205 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4206 intel_i2c_reset(dev);
4207}
4208
4209static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4210{
4211 int cur_cdclk, vco;
4212 int divider;
4213
4214 vco = valleyview_get_vco(dev_priv);
4215
4216 mutex_lock(&dev_priv->dpio_lock);
4217 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4218 mutex_unlock(&dev_priv->dpio_lock);
4219
4220 divider &= 0xf;
4221
4222 cur_cdclk = (vco << 1) / (divider + 1);
4223
4224 return cur_cdclk;
4225}
4226
4227static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4228 int max_pixclk)
4229{
4230 int cur_cdclk;
4231
4232 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4233
4234 /*
4235 * Really only a few cases to deal with, as only 4 CDclks are supported:
4236 * 200MHz
4237 * 267MHz
4238 * 320MHz
4239 * 400MHz
4240 * So we check to see whether we're above 90% of the lower bin and
4241 * adjust if needed.
4242 */
4243 if (max_pixclk > 288000) {
4244 return 400;
4245 } else if (max_pixclk > 240000) {
4246 return 320;
4247 } else
4248 return 266;
4249 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4250}
4251
2f2d7aa1
VS
4252/* compute the max pixel clock for new configuration */
4253static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4254{
4255 struct drm_device *dev = dev_priv->dev;
4256 struct intel_crtc *intel_crtc;
4257 int max_pixclk = 0;
4258
4259 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4260 base.head) {
2f2d7aa1 4261 if (intel_crtc->new_enabled)
30a970c6 4262 max_pixclk = max(max_pixclk,
2f2d7aa1 4263 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4264 }
4265
4266 return max_pixclk;
4267}
4268
4269static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4270 unsigned *prepare_pipes)
30a970c6
JB
4271{
4272 struct drm_i915_private *dev_priv = dev->dev_private;
4273 struct intel_crtc *intel_crtc;
2f2d7aa1 4274 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4275 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4276
4277 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4278 return;
4279
2f2d7aa1 4280 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4281 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4282 base.head)
4283 if (intel_crtc->base.enabled)
4284 *prepare_pipes |= (1 << intel_crtc->pipe);
4285}
4286
4287static void valleyview_modeset_global_resources(struct drm_device *dev)
4288{
4289 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4290 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4291 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4292 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4293
4294 if (req_cdclk != cur_cdclk)
4295 valleyview_set_cdclk(dev, req_cdclk);
77961eb9 4296 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4297}
4298
89b667f8
JB
4299static void valleyview_crtc_enable(struct drm_crtc *crtc)
4300{
4301 struct drm_device *dev = crtc->dev;
4302 struct drm_i915_private *dev_priv = dev->dev_private;
4303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4304 struct intel_encoder *encoder;
4305 int pipe = intel_crtc->pipe;
4306 int plane = intel_crtc->plane;
23538ef1 4307 bool is_dsi;
89b667f8
JB
4308
4309 WARN_ON(!crtc->enabled);
4310
4311 if (intel_crtc->active)
4312 return;
4313
4314 intel_crtc->active = true;
89b667f8 4315
89b667f8
JB
4316 for_each_encoder_on_crtc(dev, crtc, encoder)
4317 if (encoder->pre_pll_enable)
4318 encoder->pre_pll_enable(encoder);
4319
23538ef1
JN
4320 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4321
e9fd1c02
JN
4322 if (!is_dsi)
4323 vlv_enable_pll(intel_crtc);
89b667f8
JB
4324
4325 for_each_encoder_on_crtc(dev, crtc, encoder)
4326 if (encoder->pre_enable)
4327 encoder->pre_enable(encoder);
4328
2dd24552
JB
4329 i9xx_pfit_enable(intel_crtc);
4330
63cbb074
VS
4331 intel_crtc_load_lut(crtc);
4332
f37fcc2a 4333 intel_update_watermarks(crtc);
e1fdc473 4334 intel_enable_pipe(intel_crtc);
2d9d2b0b 4335 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4336 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4337 intel_enable_planes(crtc);
5c38d48c 4338 intel_crtc_update_cursor(crtc, true);
89b667f8 4339
89b667f8 4340 intel_update_fbc(dev);
5004945f
JN
4341
4342 for_each_encoder_on_crtc(dev, crtc, encoder)
4343 encoder->enable(encoder);
89b667f8
JB
4344}
4345
0b8765c6 4346static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4347{
4348 struct drm_device *dev = crtc->dev;
79e53945
JB
4349 struct drm_i915_private *dev_priv = dev->dev_private;
4350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4351 struct intel_encoder *encoder;
79e53945 4352 int pipe = intel_crtc->pipe;
80824003 4353 int plane = intel_crtc->plane;
79e53945 4354
08a48469
DV
4355 WARN_ON(!crtc->enabled);
4356
f7abfe8b
CW
4357 if (intel_crtc->active)
4358 return;
4359
4360 intel_crtc->active = true;
6b383a7f 4361
9d6d9f19
MK
4362 for_each_encoder_on_crtc(dev, crtc, encoder)
4363 if (encoder->pre_enable)
4364 encoder->pre_enable(encoder);
4365
f6736a1a
DV
4366 i9xx_enable_pll(intel_crtc);
4367
2dd24552
JB
4368 i9xx_pfit_enable(intel_crtc);
4369
63cbb074
VS
4370 intel_crtc_load_lut(crtc);
4371
f37fcc2a 4372 intel_update_watermarks(crtc);
e1fdc473 4373 intel_enable_pipe(intel_crtc);
2d9d2b0b 4374 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4375 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4376 intel_enable_planes(crtc);
22e407d7 4377 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4378 if (IS_G4X(dev))
4379 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4380 intel_crtc_update_cursor(crtc, true);
79e53945 4381
0b8765c6
JB
4382 /* Give the overlay scaler a chance to enable if it's on this pipe */
4383 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4384
f440eb13 4385 intel_update_fbc(dev);
ef9c3aee 4386
fa5c73b1
DV
4387 for_each_encoder_on_crtc(dev, crtc, encoder)
4388 encoder->enable(encoder);
0b8765c6 4389}
79e53945 4390
87476d63
DV
4391static void i9xx_pfit_disable(struct intel_crtc *crtc)
4392{
4393 struct drm_device *dev = crtc->base.dev;
4394 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4395
328d8e82
DV
4396 if (!crtc->config.gmch_pfit.control)
4397 return;
87476d63 4398
328d8e82 4399 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4400
328d8e82
DV
4401 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4402 I915_READ(PFIT_CONTROL));
4403 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4404}
4405
0b8765c6
JB
4406static void i9xx_crtc_disable(struct drm_crtc *crtc)
4407{
4408 struct drm_device *dev = crtc->dev;
4409 struct drm_i915_private *dev_priv = dev->dev_private;
4410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4411 struct intel_encoder *encoder;
0b8765c6
JB
4412 int pipe = intel_crtc->pipe;
4413 int plane = intel_crtc->plane;
ef9c3aee 4414
f7abfe8b
CW
4415 if (!intel_crtc->active)
4416 return;
4417
ea9d758d
DV
4418 for_each_encoder_on_crtc(dev, crtc, encoder)
4419 encoder->disable(encoder);
4420
0b8765c6 4421 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4422 intel_crtc_wait_for_pending_flips(crtc);
4423 drm_vblank_off(dev, pipe);
0b8765c6 4424
5c3fe8b0 4425 if (dev_priv->fbc.plane == plane)
973d04f9 4426 intel_disable_fbc(dev);
79e53945 4427
0d5b8c61
VS
4428 intel_crtc_dpms_overlay(intel_crtc, false);
4429 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4430 intel_disable_planes(crtc);
d1de00ef 4431 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 4432
2d9d2b0b 4433 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4434 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4435
87476d63 4436 i9xx_pfit_disable(intel_crtc);
24a1f16d 4437
89b667f8
JB
4438 for_each_encoder_on_crtc(dev, crtc, encoder)
4439 if (encoder->post_disable)
4440 encoder->post_disable(encoder);
4441
f6071166
JB
4442 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4443 vlv_disable_pll(dev_priv, pipe);
4444 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4445 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4446
f7abfe8b 4447 intel_crtc->active = false;
46ba614c 4448 intel_update_watermarks(crtc);
f37fcc2a 4449
6b383a7f 4450 intel_update_fbc(dev);
0b8765c6
JB
4451}
4452
ee7b9f93
JB
4453static void i9xx_crtc_off(struct drm_crtc *crtc)
4454{
4455}
4456
976f8a20
DV
4457static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4458 bool enabled)
2c07245f
ZW
4459{
4460 struct drm_device *dev = crtc->dev;
4461 struct drm_i915_master_private *master_priv;
4462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4463 int pipe = intel_crtc->pipe;
79e53945
JB
4464
4465 if (!dev->primary->master)
4466 return;
4467
4468 master_priv = dev->primary->master->driver_priv;
4469 if (!master_priv->sarea_priv)
4470 return;
4471
79e53945
JB
4472 switch (pipe) {
4473 case 0:
4474 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4475 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4476 break;
4477 case 1:
4478 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4479 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4480 break;
4481 default:
9db4a9c7 4482 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4483 break;
4484 }
79e53945
JB
4485}
4486
976f8a20
DV
4487/**
4488 * Sets the power management mode of the pipe and plane.
4489 */
4490void intel_crtc_update_dpms(struct drm_crtc *crtc)
4491{
4492 struct drm_device *dev = crtc->dev;
4493 struct drm_i915_private *dev_priv = dev->dev_private;
4494 struct intel_encoder *intel_encoder;
4495 bool enable = false;
4496
4497 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4498 enable |= intel_encoder->connectors_active;
4499
4500 if (enable)
4501 dev_priv->display.crtc_enable(crtc);
4502 else
4503 dev_priv->display.crtc_disable(crtc);
4504
4505 intel_crtc_update_sarea(crtc, enable);
4506}
4507
cdd59983
CW
4508static void intel_crtc_disable(struct drm_crtc *crtc)
4509{
cdd59983 4510 struct drm_device *dev = crtc->dev;
976f8a20 4511 struct drm_connector *connector;
ee7b9f93 4512 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4514
976f8a20
DV
4515 /* crtc should still be enabled when we disable it. */
4516 WARN_ON(!crtc->enabled);
4517
4518 dev_priv->display.crtc_disable(crtc);
c77bf565 4519 intel_crtc->eld_vld = false;
976f8a20 4520 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4521 dev_priv->display.off(crtc);
4522
931872fc 4523 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4524 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4525 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983
CW
4526
4527 if (crtc->fb) {
4528 mutex_lock(&dev->struct_mutex);
1690e1eb 4529 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
cdd59983 4530 mutex_unlock(&dev->struct_mutex);
976f8a20
DV
4531 crtc->fb = NULL;
4532 }
4533
4534 /* Update computed state. */
4535 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4536 if (!connector->encoder || !connector->encoder->crtc)
4537 continue;
4538
4539 if (connector->encoder->crtc != crtc)
4540 continue;
4541
4542 connector->dpms = DRM_MODE_DPMS_OFF;
4543 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4544 }
4545}
4546
ea5b213a 4547void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4548{
4ef69c7a 4549 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4550
ea5b213a
CW
4551 drm_encoder_cleanup(encoder);
4552 kfree(intel_encoder);
7e7d76c3
JB
4553}
4554
9237329d 4555/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4556 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4557 * state of the entire output pipe. */
9237329d 4558static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4559{
5ab432ef
DV
4560 if (mode == DRM_MODE_DPMS_ON) {
4561 encoder->connectors_active = true;
4562
b2cabb0e 4563 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4564 } else {
4565 encoder->connectors_active = false;
4566
b2cabb0e 4567 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4568 }
79e53945
JB
4569}
4570
0a91ca29
DV
4571/* Cross check the actual hw state with our own modeset state tracking (and it's
4572 * internal consistency). */
b980514c 4573static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4574{
0a91ca29
DV
4575 if (connector->get_hw_state(connector)) {
4576 struct intel_encoder *encoder = connector->encoder;
4577 struct drm_crtc *crtc;
4578 bool encoder_enabled;
4579 enum pipe pipe;
4580
4581 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4582 connector->base.base.id,
4583 drm_get_connector_name(&connector->base));
4584
4585 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4586 "wrong connector dpms state\n");
4587 WARN(connector->base.encoder != &encoder->base,
4588 "active connector not linked to encoder\n");
4589 WARN(!encoder->connectors_active,
4590 "encoder->connectors_active not set\n");
4591
4592 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4593 WARN(!encoder_enabled, "encoder not enabled\n");
4594 if (WARN_ON(!encoder->base.crtc))
4595 return;
4596
4597 crtc = encoder->base.crtc;
4598
4599 WARN(!crtc->enabled, "crtc not enabled\n");
4600 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4601 WARN(pipe != to_intel_crtc(crtc)->pipe,
4602 "encoder active on the wrong pipe\n");
4603 }
79e53945
JB
4604}
4605
5ab432ef
DV
4606/* Even simpler default implementation, if there's really no special case to
4607 * consider. */
4608void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4609{
5ab432ef
DV
4610 /* All the simple cases only support two dpms states. */
4611 if (mode != DRM_MODE_DPMS_ON)
4612 mode = DRM_MODE_DPMS_OFF;
d4270e57 4613
5ab432ef
DV
4614 if (mode == connector->dpms)
4615 return;
4616
4617 connector->dpms = mode;
4618
4619 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4620 if (connector->encoder)
4621 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4622
b980514c 4623 intel_modeset_check_state(connector->dev);
79e53945
JB
4624}
4625
f0947c37
DV
4626/* Simple connector->get_hw_state implementation for encoders that support only
4627 * one connector and no cloning and hence the encoder state determines the state
4628 * of the connector. */
4629bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4630{
24929352 4631 enum pipe pipe = 0;
f0947c37 4632 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4633
f0947c37 4634 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4635}
4636
1857e1da
DV
4637static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4638 struct intel_crtc_config *pipe_config)
4639{
4640 struct drm_i915_private *dev_priv = dev->dev_private;
4641 struct intel_crtc *pipe_B_crtc =
4642 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4643
4644 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4645 pipe_name(pipe), pipe_config->fdi_lanes);
4646 if (pipe_config->fdi_lanes > 4) {
4647 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4648 pipe_name(pipe), pipe_config->fdi_lanes);
4649 return false;
4650 }
4651
bafb6553 4652 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4653 if (pipe_config->fdi_lanes > 2) {
4654 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4655 pipe_config->fdi_lanes);
4656 return false;
4657 } else {
4658 return true;
4659 }
4660 }
4661
4662 if (INTEL_INFO(dev)->num_pipes == 2)
4663 return true;
4664
4665 /* Ivybridge 3 pipe is really complicated */
4666 switch (pipe) {
4667 case PIPE_A:
4668 return true;
4669 case PIPE_B:
4670 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4671 pipe_config->fdi_lanes > 2) {
4672 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4673 pipe_name(pipe), pipe_config->fdi_lanes);
4674 return false;
4675 }
4676 return true;
4677 case PIPE_C:
1e833f40 4678 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4679 pipe_B_crtc->config.fdi_lanes <= 2) {
4680 if (pipe_config->fdi_lanes > 2) {
4681 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4682 pipe_name(pipe), pipe_config->fdi_lanes);
4683 return false;
4684 }
4685 } else {
4686 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4687 return false;
4688 }
4689 return true;
4690 default:
4691 BUG();
4692 }
4693}
4694
e29c22c0
DV
4695#define RETRY 1
4696static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4697 struct intel_crtc_config *pipe_config)
877d48d5 4698{
1857e1da 4699 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4700 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4701 int lane, link_bw, fdi_dotclock;
e29c22c0 4702 bool setup_ok, needs_recompute = false;
877d48d5 4703
e29c22c0 4704retry:
877d48d5
DV
4705 /* FDI is a binary signal running at ~2.7GHz, encoding
4706 * each output octet as 10 bits. The actual frequency
4707 * is stored as a divider into a 100MHz clock, and the
4708 * mode pixel clock is stored in units of 1KHz.
4709 * Hence the bw of each lane in terms of the mode signal
4710 * is:
4711 */
4712 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4713
241bfc38 4714 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4715
2bd89a07 4716 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4717 pipe_config->pipe_bpp);
4718
4719 pipe_config->fdi_lanes = lane;
4720
2bd89a07 4721 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4722 link_bw, &pipe_config->fdi_m_n);
1857e1da 4723
e29c22c0
DV
4724 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4725 intel_crtc->pipe, pipe_config);
4726 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4727 pipe_config->pipe_bpp -= 2*3;
4728 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4729 pipe_config->pipe_bpp);
4730 needs_recompute = true;
4731 pipe_config->bw_constrained = true;
4732
4733 goto retry;
4734 }
4735
4736 if (needs_recompute)
4737 return RETRY;
4738
4739 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4740}
4741
42db64ef
PZ
4742static void hsw_compute_ips_config(struct intel_crtc *crtc,
4743 struct intel_crtc_config *pipe_config)
4744{
d330a953 4745 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4746 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4747 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4748}
4749
a43f6e0f 4750static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4751 struct intel_crtc_config *pipe_config)
79e53945 4752{
a43f6e0f 4753 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4754 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4755
ad3a4479 4756 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4757 if (INTEL_INFO(dev)->gen < 4) {
4758 struct drm_i915_private *dev_priv = dev->dev_private;
4759 int clock_limit =
4760 dev_priv->display.get_display_clock_speed(dev);
4761
4762 /*
4763 * Enable pixel doubling when the dot clock
4764 * is > 90% of the (display) core speed.
4765 *
b397c96b
VS
4766 * GDG double wide on either pipe,
4767 * otherwise pipe A only.
cf532bb2 4768 */
b397c96b 4769 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4770 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4771 clock_limit *= 2;
cf532bb2 4772 pipe_config->double_wide = true;
ad3a4479
VS
4773 }
4774
241bfc38 4775 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4776 return -EINVAL;
2c07245f 4777 }
89749350 4778
1d1d0e27
VS
4779 /*
4780 * Pipe horizontal size must be even in:
4781 * - DVO ganged mode
4782 * - LVDS dual channel mode
4783 * - Double wide pipe
4784 */
4785 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4786 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4787 pipe_config->pipe_src_w &= ~1;
4788
8693a824
DL
4789 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4790 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4791 */
4792 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4793 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4794 return -EINVAL;
44f46b42 4795
bd080ee5 4796 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4797 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4798 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4799 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4800 * for lvds. */
4801 pipe_config->pipe_bpp = 8*3;
4802 }
4803
f5adf94e 4804 if (HAS_IPS(dev))
a43f6e0f
DV
4805 hsw_compute_ips_config(crtc, pipe_config);
4806
4807 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4808 * clock survives for now. */
4809 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4810 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4811
877d48d5 4812 if (pipe_config->has_pch_encoder)
a43f6e0f 4813 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4814
e29c22c0 4815 return 0;
79e53945
JB
4816}
4817
25eb05fc
JB
4818static int valleyview_get_display_clock_speed(struct drm_device *dev)
4819{
4820 return 400000; /* FIXME */
4821}
4822
e70236a8
JB
4823static int i945_get_display_clock_speed(struct drm_device *dev)
4824{
4825 return 400000;
4826}
79e53945 4827
e70236a8 4828static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4829{
e70236a8
JB
4830 return 333000;
4831}
79e53945 4832
e70236a8
JB
4833static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4834{
4835 return 200000;
4836}
79e53945 4837
257a7ffc
DV
4838static int pnv_get_display_clock_speed(struct drm_device *dev)
4839{
4840 u16 gcfgc = 0;
4841
4842 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4843
4844 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4845 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4846 return 267000;
4847 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4848 return 333000;
4849 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4850 return 444000;
4851 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4852 return 200000;
4853 default:
4854 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4855 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4856 return 133000;
4857 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4858 return 167000;
4859 }
4860}
4861
e70236a8
JB
4862static int i915gm_get_display_clock_speed(struct drm_device *dev)
4863{
4864 u16 gcfgc = 0;
79e53945 4865
e70236a8
JB
4866 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4867
4868 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4869 return 133000;
4870 else {
4871 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4872 case GC_DISPLAY_CLOCK_333_MHZ:
4873 return 333000;
4874 default:
4875 case GC_DISPLAY_CLOCK_190_200_MHZ:
4876 return 190000;
79e53945 4877 }
e70236a8
JB
4878 }
4879}
4880
4881static int i865_get_display_clock_speed(struct drm_device *dev)
4882{
4883 return 266000;
4884}
4885
4886static int i855_get_display_clock_speed(struct drm_device *dev)
4887{
4888 u16 hpllcc = 0;
4889 /* Assume that the hardware is in the high speed state. This
4890 * should be the default.
4891 */
4892 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4893 case GC_CLOCK_133_200:
4894 case GC_CLOCK_100_200:
4895 return 200000;
4896 case GC_CLOCK_166_250:
4897 return 250000;
4898 case GC_CLOCK_100_133:
79e53945 4899 return 133000;
e70236a8 4900 }
79e53945 4901
e70236a8
JB
4902 /* Shouldn't happen */
4903 return 0;
4904}
79e53945 4905
e70236a8
JB
4906static int i830_get_display_clock_speed(struct drm_device *dev)
4907{
4908 return 133000;
79e53945
JB
4909}
4910
2c07245f 4911static void
a65851af 4912intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4913{
a65851af
VS
4914 while (*num > DATA_LINK_M_N_MASK ||
4915 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4916 *num >>= 1;
4917 *den >>= 1;
4918 }
4919}
4920
a65851af
VS
4921static void compute_m_n(unsigned int m, unsigned int n,
4922 uint32_t *ret_m, uint32_t *ret_n)
4923{
4924 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4925 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4926 intel_reduce_m_n_ratio(ret_m, ret_n);
4927}
4928
e69d0bc1
DV
4929void
4930intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4931 int pixel_clock, int link_clock,
4932 struct intel_link_m_n *m_n)
2c07245f 4933{
e69d0bc1 4934 m_n->tu = 64;
a65851af
VS
4935
4936 compute_m_n(bits_per_pixel * pixel_clock,
4937 link_clock * nlanes * 8,
4938 &m_n->gmch_m, &m_n->gmch_n);
4939
4940 compute_m_n(pixel_clock, link_clock,
4941 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4942}
4943
a7615030
CW
4944static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4945{
d330a953
JN
4946 if (i915.panel_use_ssc >= 0)
4947 return i915.panel_use_ssc != 0;
41aa3448 4948 return dev_priv->vbt.lvds_use_ssc
435793df 4949 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4950}
4951
c65d77d8
JB
4952static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4953{
4954 struct drm_device *dev = crtc->dev;
4955 struct drm_i915_private *dev_priv = dev->dev_private;
4956 int refclk;
4957
a0c4da24 4958 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4959 refclk = 100000;
a0c4da24 4960 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4961 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4962 refclk = dev_priv->vbt.lvds_ssc_freq;
4963 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4964 } else if (!IS_GEN2(dev)) {
4965 refclk = 96000;
4966 } else {
4967 refclk = 48000;
4968 }
4969
4970 return refclk;
4971}
4972
7429e9d4 4973static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4974{
7df00d7a 4975 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4976}
f47709a9 4977
7429e9d4
DV
4978static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4979{
4980 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4981}
4982
f47709a9 4983static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4984 intel_clock_t *reduced_clock)
4985{
f47709a9 4986 struct drm_device *dev = crtc->base.dev;
a7516a05 4987 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4988 int pipe = crtc->pipe;
a7516a05
JB
4989 u32 fp, fp2 = 0;
4990
4991 if (IS_PINEVIEW(dev)) {
7429e9d4 4992 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4993 if (reduced_clock)
7429e9d4 4994 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 4995 } else {
7429e9d4 4996 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4997 if (reduced_clock)
7429e9d4 4998 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
4999 }
5000
5001 I915_WRITE(FP0(pipe), fp);
8bcc2795 5002 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5003
f47709a9
DV
5004 crtc->lowfreq_avail = false;
5005 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5006 reduced_clock && i915.powersave) {
a7516a05 5007 I915_WRITE(FP1(pipe), fp2);
8bcc2795 5008 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5009 crtc->lowfreq_avail = true;
a7516a05
JB
5010 } else {
5011 I915_WRITE(FP1(pipe), fp);
8bcc2795 5012 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5013 }
5014}
5015
5e69f97f
CML
5016static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5017 pipe)
89b667f8
JB
5018{
5019 u32 reg_val;
5020
5021 /*
5022 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5023 * and set it to a reasonable value instead.
5024 */
ab3c759a 5025 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5026 reg_val &= 0xffffff00;
5027 reg_val |= 0x00000030;
ab3c759a 5028 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5029
ab3c759a 5030 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5031 reg_val &= 0x8cffffff;
5032 reg_val = 0x8c000000;
ab3c759a 5033 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5034
ab3c759a 5035 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5036 reg_val &= 0xffffff00;
ab3c759a 5037 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5038
ab3c759a 5039 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5040 reg_val &= 0x00ffffff;
5041 reg_val |= 0xb0000000;
ab3c759a 5042 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5043}
5044
b551842d
DV
5045static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5046 struct intel_link_m_n *m_n)
5047{
5048 struct drm_device *dev = crtc->base.dev;
5049 struct drm_i915_private *dev_priv = dev->dev_private;
5050 int pipe = crtc->pipe;
5051
e3b95f1e
DV
5052 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5053 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5054 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5055 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5056}
5057
5058static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5059 struct intel_link_m_n *m_n)
5060{
5061 struct drm_device *dev = crtc->base.dev;
5062 struct drm_i915_private *dev_priv = dev->dev_private;
5063 int pipe = crtc->pipe;
5064 enum transcoder transcoder = crtc->config.cpu_transcoder;
5065
5066 if (INTEL_INFO(dev)->gen >= 5) {
5067 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5068 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5069 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5070 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5071 } else {
e3b95f1e
DV
5072 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5073 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5074 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5075 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5076 }
5077}
5078
03afc4a2
DV
5079static void intel_dp_set_m_n(struct intel_crtc *crtc)
5080{
5081 if (crtc->config.has_pch_encoder)
5082 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5083 else
5084 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5085}
5086
f47709a9 5087static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 5088{
f47709a9 5089 struct drm_device *dev = crtc->base.dev;
a0c4da24 5090 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5091 int pipe = crtc->pipe;
89b667f8 5092 u32 dpll, mdiv;
a0c4da24 5093 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 5094 u32 coreclk, reg_val, dpll_md;
a0c4da24 5095
09153000
DV
5096 mutex_lock(&dev_priv->dpio_lock);
5097
f47709a9
DV
5098 bestn = crtc->config.dpll.n;
5099 bestm1 = crtc->config.dpll.m1;
5100 bestm2 = crtc->config.dpll.m2;
5101 bestp1 = crtc->config.dpll.p1;
5102 bestp2 = crtc->config.dpll.p2;
a0c4da24 5103
89b667f8
JB
5104 /* See eDP HDMI DPIO driver vbios notes doc */
5105
5106 /* PLL B needs special handling */
5107 if (pipe)
5e69f97f 5108 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5109
5110 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5111 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5112
5113 /* Disable target IRef on PLL */
ab3c759a 5114 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5115 reg_val &= 0x00ffffff;
ab3c759a 5116 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5117
5118 /* Disable fast lock */
ab3c759a 5119 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5120
5121 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5122 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5123 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5124 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5125 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5126
5127 /*
5128 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5129 * but we don't support that).
5130 * Note: don't use the DAC post divider as it seems unstable.
5131 */
5132 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5133 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5134
a0c4da24 5135 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5136 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5137
89b667f8 5138 /* Set HBR and RBR LPF coefficients */
ff9a6750 5139 if (crtc->config.port_clock == 162000 ||
99750bd4 5140 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5141 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5142 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5143 0x009f0003);
89b667f8 5144 else
ab3c759a 5145 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5146 0x00d0000f);
5147
5148 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5149 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5150 /* Use SSC source */
5151 if (!pipe)
ab3c759a 5152 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5153 0x0df40000);
5154 else
ab3c759a 5155 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5156 0x0df70000);
5157 } else { /* HDMI or VGA */
5158 /* Use bend source */
5159 if (!pipe)
ab3c759a 5160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5161 0x0df70000);
5162 else
ab3c759a 5163 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5164 0x0df40000);
5165 }
a0c4da24 5166
ab3c759a 5167 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5168 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5169 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5170 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5171 coreclk |= 0x01000000;
ab3c759a 5172 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5173
ab3c759a 5174 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5175
e5cbfbfb
ID
5176 /*
5177 * Enable DPIO clock input. We should never disable the reference
5178 * clock for pipe B, since VGA hotplug / manual detection depends
5179 * on it.
5180 */
89b667f8
JB
5181 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5182 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5183 /* We should never disable this, set it here for state tracking */
5184 if (pipe == PIPE_B)
89b667f8 5185 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5186 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5187 crtc->config.dpll_hw_state.dpll = dpll;
5188
ef1b460d
DV
5189 dpll_md = (crtc->config.pixel_multiplier - 1)
5190 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5191 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5192
89b667f8
JB
5193 if (crtc->config.has_dp_encoder)
5194 intel_dp_set_m_n(crtc);
09153000
DV
5195
5196 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5197}
5198
f47709a9
DV
5199static void i9xx_update_pll(struct intel_crtc *crtc,
5200 intel_clock_t *reduced_clock,
eb1cbe48
DV
5201 int num_connectors)
5202{
f47709a9 5203 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5204 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5205 u32 dpll;
5206 bool is_sdvo;
f47709a9 5207 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5208
f47709a9 5209 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5210
f47709a9
DV
5211 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5212 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5213
5214 dpll = DPLL_VGA_MODE_DIS;
5215
f47709a9 5216 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5217 dpll |= DPLLB_MODE_LVDS;
5218 else
5219 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5220
ef1b460d 5221 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5222 dpll |= (crtc->config.pixel_multiplier - 1)
5223 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5224 }
198a037f
DV
5225
5226 if (is_sdvo)
4a33e48d 5227 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5228
f47709a9 5229 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5230 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5231
5232 /* compute bitmask from p1 value */
5233 if (IS_PINEVIEW(dev))
5234 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5235 else {
5236 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5237 if (IS_G4X(dev) && reduced_clock)
5238 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5239 }
5240 switch (clock->p2) {
5241 case 5:
5242 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5243 break;
5244 case 7:
5245 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5246 break;
5247 case 10:
5248 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5249 break;
5250 case 14:
5251 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5252 break;
5253 }
5254 if (INTEL_INFO(dev)->gen >= 4)
5255 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5256
09ede541 5257 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5258 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5259 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5260 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5261 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5262 else
5263 dpll |= PLL_REF_INPUT_DREFCLK;
5264
5265 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5266 crtc->config.dpll_hw_state.dpll = dpll;
5267
eb1cbe48 5268 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5269 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5270 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5271 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5272 }
66e3d5c0
DV
5273
5274 if (crtc->config.has_dp_encoder)
5275 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5276}
5277
f47709a9 5278static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5279 intel_clock_t *reduced_clock,
eb1cbe48
DV
5280 int num_connectors)
5281{
f47709a9 5282 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5283 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5284 u32 dpll;
f47709a9 5285 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5286
f47709a9 5287 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5288
eb1cbe48
DV
5289 dpll = DPLL_VGA_MODE_DIS;
5290
f47709a9 5291 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5292 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5293 } else {
5294 if (clock->p1 == 2)
5295 dpll |= PLL_P1_DIVIDE_BY_TWO;
5296 else
5297 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5298 if (clock->p2 == 4)
5299 dpll |= PLL_P2_DIVIDE_BY_4;
5300 }
5301
4a33e48d
DV
5302 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5303 dpll |= DPLL_DVO_2X_MODE;
5304
f47709a9 5305 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5306 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5307 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5308 else
5309 dpll |= PLL_REF_INPUT_DREFCLK;
5310
5311 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5312 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5313}
5314
8a654f3b 5315static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5316{
5317 struct drm_device *dev = intel_crtc->base.dev;
5318 struct drm_i915_private *dev_priv = dev->dev_private;
5319 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5320 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5321 struct drm_display_mode *adjusted_mode =
5322 &intel_crtc->config.adjusted_mode;
4d8a62ea
DV
5323 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5324
5325 /* We need to be careful not to changed the adjusted mode, for otherwise
5326 * the hw state checker will get angry at the mismatch. */
5327 crtc_vtotal = adjusted_mode->crtc_vtotal;
5328 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c
PZ
5329
5330 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5331 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5332 crtc_vtotal -= 1;
5333 crtc_vblank_end -= 1;
b0e77b9c
PZ
5334 vsyncshift = adjusted_mode->crtc_hsync_start
5335 - adjusted_mode->crtc_htotal / 2;
5336 } else {
5337 vsyncshift = 0;
5338 }
5339
5340 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5341 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5342
fe2b8f9d 5343 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5344 (adjusted_mode->crtc_hdisplay - 1) |
5345 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5346 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5347 (adjusted_mode->crtc_hblank_start - 1) |
5348 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5349 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5350 (adjusted_mode->crtc_hsync_start - 1) |
5351 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5352
fe2b8f9d 5353 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5354 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5355 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5356 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5357 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5358 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5359 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5360 (adjusted_mode->crtc_vsync_start - 1) |
5361 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5362
b5e508d4
PZ
5363 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5364 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5365 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5366 * bits. */
5367 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5368 (pipe == PIPE_B || pipe == PIPE_C))
5369 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5370
b0e77b9c
PZ
5371 /* pipesrc controls the size that is scaled from, which should
5372 * always be the user's requested size.
5373 */
5374 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5375 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5376 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5377}
5378
1bd1bd80
DV
5379static void intel_get_pipe_timings(struct intel_crtc *crtc,
5380 struct intel_crtc_config *pipe_config)
5381{
5382 struct drm_device *dev = crtc->base.dev;
5383 struct drm_i915_private *dev_priv = dev->dev_private;
5384 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5385 uint32_t tmp;
5386
5387 tmp = I915_READ(HTOTAL(cpu_transcoder));
5388 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5389 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5390 tmp = I915_READ(HBLANK(cpu_transcoder));
5391 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5392 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5393 tmp = I915_READ(HSYNC(cpu_transcoder));
5394 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5395 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5396
5397 tmp = I915_READ(VTOTAL(cpu_transcoder));
5398 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5399 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5400 tmp = I915_READ(VBLANK(cpu_transcoder));
5401 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5402 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5403 tmp = I915_READ(VSYNC(cpu_transcoder));
5404 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5405 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5406
5407 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5408 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5409 pipe_config->adjusted_mode.crtc_vtotal += 1;
5410 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5411 }
5412
5413 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5414 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5415 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5416
5417 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5418 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5419}
5420
f6a83288
DV
5421void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5422 struct intel_crtc_config *pipe_config)
babea61d 5423{
f6a83288
DV
5424 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5425 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5426 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5427 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5428
f6a83288
DV
5429 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5430 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5431 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5432 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5433
f6a83288 5434 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5435
f6a83288
DV
5436 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5437 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5438}
5439
84b046f3
DV
5440static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5441{
5442 struct drm_device *dev = intel_crtc->base.dev;
5443 struct drm_i915_private *dev_priv = dev->dev_private;
5444 uint32_t pipeconf;
5445
9f11a9e4 5446 pipeconf = 0;
84b046f3 5447
67c72a12
DV
5448 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5449 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5450 pipeconf |= PIPECONF_ENABLE;
5451
cf532bb2
VS
5452 if (intel_crtc->config.double_wide)
5453 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5454
ff9ce46e
DV
5455 /* only g4x and later have fancy bpc/dither controls */
5456 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5457 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5458 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5459 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5460 PIPECONF_DITHER_TYPE_SP;
84b046f3 5461
ff9ce46e
DV
5462 switch (intel_crtc->config.pipe_bpp) {
5463 case 18:
5464 pipeconf |= PIPECONF_6BPC;
5465 break;
5466 case 24:
5467 pipeconf |= PIPECONF_8BPC;
5468 break;
5469 case 30:
5470 pipeconf |= PIPECONF_10BPC;
5471 break;
5472 default:
5473 /* Case prevented by intel_choose_pipe_bpp_dither. */
5474 BUG();
84b046f3
DV
5475 }
5476 }
5477
5478 if (HAS_PIPE_CXSR(dev)) {
5479 if (intel_crtc->lowfreq_avail) {
5480 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5481 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5482 } else {
5483 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5484 }
5485 }
5486
84b046f3
DV
5487 if (!IS_GEN2(dev) &&
5488 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5489 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5490 else
5491 pipeconf |= PIPECONF_PROGRESSIVE;
5492
9f11a9e4
DV
5493 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5494 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5495
84b046f3
DV
5496 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5497 POSTING_READ(PIPECONF(intel_crtc->pipe));
5498}
5499
f564048e 5500static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5501 int x, int y,
94352cf9 5502 struct drm_framebuffer *fb)
79e53945
JB
5503{
5504 struct drm_device *dev = crtc->dev;
5505 struct drm_i915_private *dev_priv = dev->dev_private;
5506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5507 int pipe = intel_crtc->pipe;
80824003 5508 int plane = intel_crtc->plane;
c751ce4f 5509 int refclk, num_connectors = 0;
652c393a 5510 intel_clock_t clock, reduced_clock;
84b046f3 5511 u32 dspcntr;
a16af721 5512 bool ok, has_reduced_clock = false;
e9fd1c02 5513 bool is_lvds = false, is_dsi = false;
5eddb70b 5514 struct intel_encoder *encoder;
d4906093 5515 const intel_limit_t *limit;
5c3b82e2 5516 int ret;
79e53945 5517
6c2b7c12 5518 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5519 switch (encoder->type) {
79e53945
JB
5520 case INTEL_OUTPUT_LVDS:
5521 is_lvds = true;
5522 break;
e9fd1c02
JN
5523 case INTEL_OUTPUT_DSI:
5524 is_dsi = true;
5525 break;
79e53945 5526 }
43565a06 5527
c751ce4f 5528 num_connectors++;
79e53945
JB
5529 }
5530
f2335330
JN
5531 if (is_dsi)
5532 goto skip_dpll;
5533
5534 if (!intel_crtc->config.clock_set) {
5535 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5536
e9fd1c02
JN
5537 /*
5538 * Returns a set of divisors for the desired target clock with
5539 * the given refclk, or FALSE. The returned values represent
5540 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5541 * 2) / p1 / p2.
5542 */
5543 limit = intel_limit(crtc, refclk);
5544 ok = dev_priv->display.find_dpll(limit, crtc,
5545 intel_crtc->config.port_clock,
5546 refclk, NULL, &clock);
f2335330 5547 if (!ok) {
e9fd1c02
JN
5548 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5549 return -EINVAL;
5550 }
79e53945 5551
f2335330
JN
5552 if (is_lvds && dev_priv->lvds_downclock_avail) {
5553 /*
5554 * Ensure we match the reduced clock's P to the target
5555 * clock. If the clocks don't match, we can't switch
5556 * the display clock by using the FP0/FP1. In such case
5557 * we will disable the LVDS downclock feature.
5558 */
5559 has_reduced_clock =
5560 dev_priv->display.find_dpll(limit, crtc,
5561 dev_priv->lvds_downclock,
5562 refclk, &clock,
5563 &reduced_clock);
5564 }
5565 /* Compat-code for transition, will disappear. */
f47709a9
DV
5566 intel_crtc->config.dpll.n = clock.n;
5567 intel_crtc->config.dpll.m1 = clock.m1;
5568 intel_crtc->config.dpll.m2 = clock.m2;
5569 intel_crtc->config.dpll.p1 = clock.p1;
5570 intel_crtc->config.dpll.p2 = clock.p2;
5571 }
7026d4ac 5572
e9fd1c02 5573 if (IS_GEN2(dev)) {
8a654f3b 5574 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5575 has_reduced_clock ? &reduced_clock : NULL,
5576 num_connectors);
e9fd1c02 5577 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5578 vlv_update_pll(intel_crtc);
e9fd1c02 5579 } else {
f47709a9 5580 i9xx_update_pll(intel_crtc,
eb1cbe48 5581 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5582 num_connectors);
e9fd1c02 5583 }
79e53945 5584
f2335330 5585skip_dpll:
79e53945
JB
5586 /* Set up the display plane register */
5587 dspcntr = DISPPLANE_GAMMA_ENABLE;
5588
da6ecc5d
JB
5589 if (!IS_VALLEYVIEW(dev)) {
5590 if (pipe == 0)
5591 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5592 else
5593 dspcntr |= DISPPLANE_SEL_PIPE_B;
5594 }
79e53945 5595
8a654f3b 5596 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5597
5598 /* pipesrc and dspsize control the size that is scaled from,
5599 * which should always be the user's requested size.
79e53945 5600 */
929c77fb 5601 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5602 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5603 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5604 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5605
84b046f3
DV
5606 i9xx_set_pipeconf(intel_crtc);
5607
f564048e
EA
5608 I915_WRITE(DSPCNTR(plane), dspcntr);
5609 POSTING_READ(DSPCNTR(plane));
5610
94352cf9 5611 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5612
f564048e
EA
5613 return ret;
5614}
5615
2fa2fe9a
DV
5616static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5617 struct intel_crtc_config *pipe_config)
5618{
5619 struct drm_device *dev = crtc->base.dev;
5620 struct drm_i915_private *dev_priv = dev->dev_private;
5621 uint32_t tmp;
5622
dc9e7dec
VS
5623 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5624 return;
5625
2fa2fe9a 5626 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5627 if (!(tmp & PFIT_ENABLE))
5628 return;
2fa2fe9a 5629
06922821 5630 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5631 if (INTEL_INFO(dev)->gen < 4) {
5632 if (crtc->pipe != PIPE_B)
5633 return;
2fa2fe9a
DV
5634 } else {
5635 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5636 return;
5637 }
5638
06922821 5639 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5640 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5641 if (INTEL_INFO(dev)->gen < 5)
5642 pipe_config->gmch_pfit.lvds_border_bits =
5643 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5644}
5645
acbec814
JB
5646static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5647 struct intel_crtc_config *pipe_config)
5648{
5649 struct drm_device *dev = crtc->base.dev;
5650 struct drm_i915_private *dev_priv = dev->dev_private;
5651 int pipe = pipe_config->cpu_transcoder;
5652 intel_clock_t clock;
5653 u32 mdiv;
662c6ecb 5654 int refclk = 100000;
acbec814
JB
5655
5656 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5657 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5658 mutex_unlock(&dev_priv->dpio_lock);
5659
5660 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5661 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5662 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5663 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5664 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5665
f646628b 5666 vlv_clock(refclk, &clock);
acbec814 5667
f646628b
VS
5668 /* clock.dot is the fast clock */
5669 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5670}
5671
1ad292b5
JB
5672static void i9xx_get_plane_config(struct intel_crtc *crtc,
5673 struct intel_plane_config *plane_config)
5674{
5675 struct drm_device *dev = crtc->base.dev;
5676 struct drm_i915_private *dev_priv = dev->dev_private;
5677 u32 val, base, offset;
5678 int pipe = crtc->pipe, plane = crtc->plane;
5679 int fourcc, pixel_format;
5680 int aligned_height;
5681
5682 plane_config->fb = kzalloc(sizeof(*plane_config->fb), GFP_KERNEL);
5683 if (!plane_config->fb) {
5684 DRM_DEBUG_KMS("failed to alloc fb\n");
5685 return;
5686 }
5687
5688 val = I915_READ(DSPCNTR(plane));
5689
5690 if (INTEL_INFO(dev)->gen >= 4)
5691 if (val & DISPPLANE_TILED)
5692 plane_config->tiled = true;
5693
5694 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5695 fourcc = intel_format_to_fourcc(pixel_format);
5696 plane_config->fb->base.pixel_format = fourcc;
5697 plane_config->fb->base.bits_per_pixel =
5698 drm_format_plane_cpp(fourcc, 0) * 8;
5699
5700 if (INTEL_INFO(dev)->gen >= 4) {
5701 if (plane_config->tiled)
5702 offset = I915_READ(DSPTILEOFF(plane));
5703 else
5704 offset = I915_READ(DSPLINOFF(plane));
5705 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5706 } else {
5707 base = I915_READ(DSPADDR(plane));
5708 }
5709 plane_config->base = base;
5710
5711 val = I915_READ(PIPESRC(pipe));
5712 plane_config->fb->base.width = ((val >> 16) & 0xfff) + 1;
5713 plane_config->fb->base.height = ((val >> 0) & 0xfff) + 1;
5714
5715 val = I915_READ(DSPSTRIDE(pipe));
5716 plane_config->fb->base.pitches[0] = val & 0xffffff80;
5717
5718 aligned_height = intel_align_height(dev, plane_config->fb->base.height,
5719 plane_config->tiled);
5720
5721 plane_config->size = ALIGN(plane_config->fb->base.pitches[0] *
5722 aligned_height, PAGE_SIZE);
5723
5724 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
5725 pipe, plane, plane_config->fb->base.width,
5726 plane_config->fb->base.height,
5727 plane_config->fb->base.bits_per_pixel, base,
5728 plane_config->fb->base.pitches[0],
5729 plane_config->size);
5730
5731}
5732
0e8ffe1b
DV
5733static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5734 struct intel_crtc_config *pipe_config)
5735{
5736 struct drm_device *dev = crtc->base.dev;
5737 struct drm_i915_private *dev_priv = dev->dev_private;
5738 uint32_t tmp;
5739
b5482bd0
ID
5740 if (!intel_display_power_enabled(dev_priv,
5741 POWER_DOMAIN_PIPE(crtc->pipe)))
5742 return false;
5743
e143a21c 5744 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5745 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5746
0e8ffe1b
DV
5747 tmp = I915_READ(PIPECONF(crtc->pipe));
5748 if (!(tmp & PIPECONF_ENABLE))
5749 return false;
5750
42571aef
VS
5751 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5752 switch (tmp & PIPECONF_BPC_MASK) {
5753 case PIPECONF_6BPC:
5754 pipe_config->pipe_bpp = 18;
5755 break;
5756 case PIPECONF_8BPC:
5757 pipe_config->pipe_bpp = 24;
5758 break;
5759 case PIPECONF_10BPC:
5760 pipe_config->pipe_bpp = 30;
5761 break;
5762 default:
5763 break;
5764 }
5765 }
5766
282740f7
VS
5767 if (INTEL_INFO(dev)->gen < 4)
5768 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5769
1bd1bd80
DV
5770 intel_get_pipe_timings(crtc, pipe_config);
5771
2fa2fe9a
DV
5772 i9xx_get_pfit_config(crtc, pipe_config);
5773
6c49f241
DV
5774 if (INTEL_INFO(dev)->gen >= 4) {
5775 tmp = I915_READ(DPLL_MD(crtc->pipe));
5776 pipe_config->pixel_multiplier =
5777 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5778 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5779 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5780 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5781 tmp = I915_READ(DPLL(crtc->pipe));
5782 pipe_config->pixel_multiplier =
5783 ((tmp & SDVO_MULTIPLIER_MASK)
5784 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5785 } else {
5786 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5787 * port and will be fixed up in the encoder->get_config
5788 * function. */
5789 pipe_config->pixel_multiplier = 1;
5790 }
8bcc2795
DV
5791 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5792 if (!IS_VALLEYVIEW(dev)) {
5793 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5794 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5795 } else {
5796 /* Mask out read-only status bits. */
5797 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5798 DPLL_PORTC_READY_MASK |
5799 DPLL_PORTB_READY_MASK);
8bcc2795 5800 }
6c49f241 5801
acbec814
JB
5802 if (IS_VALLEYVIEW(dev))
5803 vlv_crtc_clock_get(crtc, pipe_config);
5804 else
5805 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5806
0e8ffe1b
DV
5807 return true;
5808}
5809
dde86e2d 5810static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5811{
5812 struct drm_i915_private *dev_priv = dev->dev_private;
5813 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5814 struct intel_encoder *encoder;
74cfd7ac 5815 u32 val, final;
13d83a67 5816 bool has_lvds = false;
199e5d79 5817 bool has_cpu_edp = false;
199e5d79 5818 bool has_panel = false;
99eb6a01
KP
5819 bool has_ck505 = false;
5820 bool can_ssc = false;
13d83a67
JB
5821
5822 /* We need to take the global config into account */
199e5d79
KP
5823 list_for_each_entry(encoder, &mode_config->encoder_list,
5824 base.head) {
5825 switch (encoder->type) {
5826 case INTEL_OUTPUT_LVDS:
5827 has_panel = true;
5828 has_lvds = true;
5829 break;
5830 case INTEL_OUTPUT_EDP:
5831 has_panel = true;
2de6905f 5832 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5833 has_cpu_edp = true;
5834 break;
13d83a67
JB
5835 }
5836 }
5837
99eb6a01 5838 if (HAS_PCH_IBX(dev)) {
41aa3448 5839 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5840 can_ssc = has_ck505;
5841 } else {
5842 has_ck505 = false;
5843 can_ssc = true;
5844 }
5845
2de6905f
ID
5846 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5847 has_panel, has_lvds, has_ck505);
13d83a67
JB
5848
5849 /* Ironlake: try to setup display ref clock before DPLL
5850 * enabling. This is only under driver's control after
5851 * PCH B stepping, previous chipset stepping should be
5852 * ignoring this setting.
5853 */
74cfd7ac
CW
5854 val = I915_READ(PCH_DREF_CONTROL);
5855
5856 /* As we must carefully and slowly disable/enable each source in turn,
5857 * compute the final state we want first and check if we need to
5858 * make any changes at all.
5859 */
5860 final = val;
5861 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5862 if (has_ck505)
5863 final |= DREF_NONSPREAD_CK505_ENABLE;
5864 else
5865 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5866
5867 final &= ~DREF_SSC_SOURCE_MASK;
5868 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5869 final &= ~DREF_SSC1_ENABLE;
5870
5871 if (has_panel) {
5872 final |= DREF_SSC_SOURCE_ENABLE;
5873
5874 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5875 final |= DREF_SSC1_ENABLE;
5876
5877 if (has_cpu_edp) {
5878 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5879 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5880 else
5881 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5882 } else
5883 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5884 } else {
5885 final |= DREF_SSC_SOURCE_DISABLE;
5886 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5887 }
5888
5889 if (final == val)
5890 return;
5891
13d83a67 5892 /* Always enable nonspread source */
74cfd7ac 5893 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5894
99eb6a01 5895 if (has_ck505)
74cfd7ac 5896 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5897 else
74cfd7ac 5898 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5899
199e5d79 5900 if (has_panel) {
74cfd7ac
CW
5901 val &= ~DREF_SSC_SOURCE_MASK;
5902 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5903
199e5d79 5904 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5905 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5906 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5907 val |= DREF_SSC1_ENABLE;
e77166b5 5908 } else
74cfd7ac 5909 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5910
5911 /* Get SSC going before enabling the outputs */
74cfd7ac 5912 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5913 POSTING_READ(PCH_DREF_CONTROL);
5914 udelay(200);
5915
74cfd7ac 5916 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5917
5918 /* Enable CPU source on CPU attached eDP */
199e5d79 5919 if (has_cpu_edp) {
99eb6a01 5920 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5921 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5922 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5923 }
13d83a67 5924 else
74cfd7ac 5925 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5926 } else
74cfd7ac 5927 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5928
74cfd7ac 5929 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5930 POSTING_READ(PCH_DREF_CONTROL);
5931 udelay(200);
5932 } else {
5933 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5934
74cfd7ac 5935 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5936
5937 /* Turn off CPU output */
74cfd7ac 5938 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5939
74cfd7ac 5940 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5941 POSTING_READ(PCH_DREF_CONTROL);
5942 udelay(200);
5943
5944 /* Turn off the SSC source */
74cfd7ac
CW
5945 val &= ~DREF_SSC_SOURCE_MASK;
5946 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5947
5948 /* Turn off SSC1 */
74cfd7ac 5949 val &= ~DREF_SSC1_ENABLE;
199e5d79 5950
74cfd7ac 5951 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5952 POSTING_READ(PCH_DREF_CONTROL);
5953 udelay(200);
5954 }
74cfd7ac
CW
5955
5956 BUG_ON(val != final);
13d83a67
JB
5957}
5958
f31f2d55 5959static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5960{
f31f2d55 5961 uint32_t tmp;
dde86e2d 5962
0ff066a9
PZ
5963 tmp = I915_READ(SOUTH_CHICKEN2);
5964 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5965 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5966
0ff066a9
PZ
5967 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5968 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5969 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5970
0ff066a9
PZ
5971 tmp = I915_READ(SOUTH_CHICKEN2);
5972 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5973 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5974
0ff066a9
PZ
5975 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5976 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5977 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5978}
5979
5980/* WaMPhyProgramming:hsw */
5981static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5982{
5983 uint32_t tmp;
dde86e2d
PZ
5984
5985 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5986 tmp &= ~(0xFF << 24);
5987 tmp |= (0x12 << 24);
5988 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5989
dde86e2d
PZ
5990 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5991 tmp |= (1 << 11);
5992 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5993
5994 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5995 tmp |= (1 << 11);
5996 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5997
dde86e2d
PZ
5998 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5999 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6000 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6001
6002 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6003 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6004 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6005
0ff066a9
PZ
6006 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6007 tmp &= ~(7 << 13);
6008 tmp |= (5 << 13);
6009 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6010
0ff066a9
PZ
6011 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6012 tmp &= ~(7 << 13);
6013 tmp |= (5 << 13);
6014 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6015
6016 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6017 tmp &= ~0xFF;
6018 tmp |= 0x1C;
6019 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6020
6021 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6022 tmp &= ~0xFF;
6023 tmp |= 0x1C;
6024 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6025
6026 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6027 tmp &= ~(0xFF << 16);
6028 tmp |= (0x1C << 16);
6029 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6030
6031 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6032 tmp &= ~(0xFF << 16);
6033 tmp |= (0x1C << 16);
6034 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6035
0ff066a9
PZ
6036 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6037 tmp |= (1 << 27);
6038 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6039
0ff066a9
PZ
6040 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6041 tmp |= (1 << 27);
6042 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6043
0ff066a9
PZ
6044 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6045 tmp &= ~(0xF << 28);
6046 tmp |= (4 << 28);
6047 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6048
0ff066a9
PZ
6049 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6050 tmp &= ~(0xF << 28);
6051 tmp |= (4 << 28);
6052 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6053}
6054
2fa86a1f
PZ
6055/* Implements 3 different sequences from BSpec chapter "Display iCLK
6056 * Programming" based on the parameters passed:
6057 * - Sequence to enable CLKOUT_DP
6058 * - Sequence to enable CLKOUT_DP without spread
6059 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6060 */
6061static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6062 bool with_fdi)
f31f2d55
PZ
6063{
6064 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6065 uint32_t reg, tmp;
6066
6067 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6068 with_spread = true;
6069 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6070 with_fdi, "LP PCH doesn't have FDI\n"))
6071 with_fdi = false;
f31f2d55
PZ
6072
6073 mutex_lock(&dev_priv->dpio_lock);
6074
6075 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6076 tmp &= ~SBI_SSCCTL_DISABLE;
6077 tmp |= SBI_SSCCTL_PATHALT;
6078 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6079
6080 udelay(24);
6081
2fa86a1f
PZ
6082 if (with_spread) {
6083 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6084 tmp &= ~SBI_SSCCTL_PATHALT;
6085 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6086
2fa86a1f
PZ
6087 if (with_fdi) {
6088 lpt_reset_fdi_mphy(dev_priv);
6089 lpt_program_fdi_mphy(dev_priv);
6090 }
6091 }
dde86e2d 6092
2fa86a1f
PZ
6093 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6094 SBI_GEN0 : SBI_DBUFF0;
6095 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6096 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6097 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6098
6099 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6100}
6101
47701c3b
PZ
6102/* Sequence to disable CLKOUT_DP */
6103static void lpt_disable_clkout_dp(struct drm_device *dev)
6104{
6105 struct drm_i915_private *dev_priv = dev->dev_private;
6106 uint32_t reg, tmp;
6107
6108 mutex_lock(&dev_priv->dpio_lock);
6109
6110 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6111 SBI_GEN0 : SBI_DBUFF0;
6112 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6113 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6114 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6115
6116 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6117 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6118 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6119 tmp |= SBI_SSCCTL_PATHALT;
6120 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6121 udelay(32);
6122 }
6123 tmp |= SBI_SSCCTL_DISABLE;
6124 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6125 }
6126
6127 mutex_unlock(&dev_priv->dpio_lock);
6128}
6129
bf8fa3d3
PZ
6130static void lpt_init_pch_refclk(struct drm_device *dev)
6131{
6132 struct drm_mode_config *mode_config = &dev->mode_config;
6133 struct intel_encoder *encoder;
6134 bool has_vga = false;
6135
6136 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6137 switch (encoder->type) {
6138 case INTEL_OUTPUT_ANALOG:
6139 has_vga = true;
6140 break;
6141 }
6142 }
6143
47701c3b
PZ
6144 if (has_vga)
6145 lpt_enable_clkout_dp(dev, true, true);
6146 else
6147 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6148}
6149
dde86e2d
PZ
6150/*
6151 * Initialize reference clocks when the driver loads
6152 */
6153void intel_init_pch_refclk(struct drm_device *dev)
6154{
6155 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6156 ironlake_init_pch_refclk(dev);
6157 else if (HAS_PCH_LPT(dev))
6158 lpt_init_pch_refclk(dev);
6159}
6160
d9d444cb
JB
6161static int ironlake_get_refclk(struct drm_crtc *crtc)
6162{
6163 struct drm_device *dev = crtc->dev;
6164 struct drm_i915_private *dev_priv = dev->dev_private;
6165 struct intel_encoder *encoder;
d9d444cb
JB
6166 int num_connectors = 0;
6167 bool is_lvds = false;
6168
6c2b7c12 6169 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6170 switch (encoder->type) {
6171 case INTEL_OUTPUT_LVDS:
6172 is_lvds = true;
6173 break;
d9d444cb
JB
6174 }
6175 num_connectors++;
6176 }
6177
6178 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6179 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6180 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6181 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6182 }
6183
6184 return 120000;
6185}
6186
6ff93609 6187static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6188{
c8203565 6189 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6191 int pipe = intel_crtc->pipe;
c8203565
PZ
6192 uint32_t val;
6193
78114071 6194 val = 0;
c8203565 6195
965e0c48 6196 switch (intel_crtc->config.pipe_bpp) {
c8203565 6197 case 18:
dfd07d72 6198 val |= PIPECONF_6BPC;
c8203565
PZ
6199 break;
6200 case 24:
dfd07d72 6201 val |= PIPECONF_8BPC;
c8203565
PZ
6202 break;
6203 case 30:
dfd07d72 6204 val |= PIPECONF_10BPC;
c8203565
PZ
6205 break;
6206 case 36:
dfd07d72 6207 val |= PIPECONF_12BPC;
c8203565
PZ
6208 break;
6209 default:
cc769b62
PZ
6210 /* Case prevented by intel_choose_pipe_bpp_dither. */
6211 BUG();
c8203565
PZ
6212 }
6213
d8b32247 6214 if (intel_crtc->config.dither)
c8203565
PZ
6215 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6216
6ff93609 6217 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6218 val |= PIPECONF_INTERLACED_ILK;
6219 else
6220 val |= PIPECONF_PROGRESSIVE;
6221
50f3b016 6222 if (intel_crtc->config.limited_color_range)
3685a8f3 6223 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6224
c8203565
PZ
6225 I915_WRITE(PIPECONF(pipe), val);
6226 POSTING_READ(PIPECONF(pipe));
6227}
6228
86d3efce
VS
6229/*
6230 * Set up the pipe CSC unit.
6231 *
6232 * Currently only full range RGB to limited range RGB conversion
6233 * is supported, but eventually this should handle various
6234 * RGB<->YCbCr scenarios as well.
6235 */
50f3b016 6236static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6237{
6238 struct drm_device *dev = crtc->dev;
6239 struct drm_i915_private *dev_priv = dev->dev_private;
6240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6241 int pipe = intel_crtc->pipe;
6242 uint16_t coeff = 0x7800; /* 1.0 */
6243
6244 /*
6245 * TODO: Check what kind of values actually come out of the pipe
6246 * with these coeff/postoff values and adjust to get the best
6247 * accuracy. Perhaps we even need to take the bpc value into
6248 * consideration.
6249 */
6250
50f3b016 6251 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6252 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6253
6254 /*
6255 * GY/GU and RY/RU should be the other way around according
6256 * to BSpec, but reality doesn't agree. Just set them up in
6257 * a way that results in the correct picture.
6258 */
6259 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6260 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6261
6262 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6263 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6264
6265 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6266 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6267
6268 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6269 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6270 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6271
6272 if (INTEL_INFO(dev)->gen > 6) {
6273 uint16_t postoff = 0;
6274
50f3b016 6275 if (intel_crtc->config.limited_color_range)
32cf0cb0 6276 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6277
6278 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6279 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6280 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6281
6282 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6283 } else {
6284 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6285
50f3b016 6286 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6287 mode |= CSC_BLACK_SCREEN_OFFSET;
6288
6289 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6290 }
6291}
6292
6ff93609 6293static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6294{
756f85cf
PZ
6295 struct drm_device *dev = crtc->dev;
6296 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6298 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6299 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6300 uint32_t val;
6301
3eff4faa 6302 val = 0;
ee2b0b38 6303
756f85cf 6304 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6305 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6306
6ff93609 6307 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6308 val |= PIPECONF_INTERLACED_ILK;
6309 else
6310 val |= PIPECONF_PROGRESSIVE;
6311
702e7a56
PZ
6312 I915_WRITE(PIPECONF(cpu_transcoder), val);
6313 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6314
6315 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6316 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6317
6318 if (IS_BROADWELL(dev)) {
6319 val = 0;
6320
6321 switch (intel_crtc->config.pipe_bpp) {
6322 case 18:
6323 val |= PIPEMISC_DITHER_6_BPC;
6324 break;
6325 case 24:
6326 val |= PIPEMISC_DITHER_8_BPC;
6327 break;
6328 case 30:
6329 val |= PIPEMISC_DITHER_10_BPC;
6330 break;
6331 case 36:
6332 val |= PIPEMISC_DITHER_12_BPC;
6333 break;
6334 default:
6335 /* Case prevented by pipe_config_set_bpp. */
6336 BUG();
6337 }
6338
6339 if (intel_crtc->config.dither)
6340 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6341
6342 I915_WRITE(PIPEMISC(pipe), val);
6343 }
ee2b0b38
PZ
6344}
6345
6591c6e4 6346static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6347 intel_clock_t *clock,
6348 bool *has_reduced_clock,
6349 intel_clock_t *reduced_clock)
6350{
6351 struct drm_device *dev = crtc->dev;
6352 struct drm_i915_private *dev_priv = dev->dev_private;
6353 struct intel_encoder *intel_encoder;
6354 int refclk;
d4906093 6355 const intel_limit_t *limit;
a16af721 6356 bool ret, is_lvds = false;
79e53945 6357
6591c6e4
PZ
6358 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6359 switch (intel_encoder->type) {
79e53945
JB
6360 case INTEL_OUTPUT_LVDS:
6361 is_lvds = true;
6362 break;
79e53945
JB
6363 }
6364 }
6365
d9d444cb 6366 refclk = ironlake_get_refclk(crtc);
79e53945 6367
d4906093
ML
6368 /*
6369 * Returns a set of divisors for the desired target clock with the given
6370 * refclk, or FALSE. The returned values represent the clock equation:
6371 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6372 */
1b894b59 6373 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6374 ret = dev_priv->display.find_dpll(limit, crtc,
6375 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6376 refclk, NULL, clock);
6591c6e4
PZ
6377 if (!ret)
6378 return false;
cda4b7d3 6379
ddc9003c 6380 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6381 /*
6382 * Ensure we match the reduced clock's P to the target clock.
6383 * If the clocks don't match, we can't switch the display clock
6384 * by using the FP0/FP1. In such case we will disable the LVDS
6385 * downclock feature.
6386 */
ee9300bb
DV
6387 *has_reduced_clock =
6388 dev_priv->display.find_dpll(limit, crtc,
6389 dev_priv->lvds_downclock,
6390 refclk, clock,
6391 reduced_clock);
652c393a 6392 }
61e9653f 6393
6591c6e4
PZ
6394 return true;
6395}
6396
d4b1931c
PZ
6397int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6398{
6399 /*
6400 * Account for spread spectrum to avoid
6401 * oversubscribing the link. Max center spread
6402 * is 2.5%; use 5% for safety's sake.
6403 */
6404 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6405 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6406}
6407
7429e9d4 6408static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6409{
7429e9d4 6410 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6411}
6412
de13a2e3 6413static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6414 u32 *fp,
9a7c7890 6415 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6416{
de13a2e3 6417 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6418 struct drm_device *dev = crtc->dev;
6419 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6420 struct intel_encoder *intel_encoder;
6421 uint32_t dpll;
6cc5f341 6422 int factor, num_connectors = 0;
09ede541 6423 bool is_lvds = false, is_sdvo = false;
79e53945 6424
de13a2e3
PZ
6425 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6426 switch (intel_encoder->type) {
79e53945
JB
6427 case INTEL_OUTPUT_LVDS:
6428 is_lvds = true;
6429 break;
6430 case INTEL_OUTPUT_SDVO:
7d57382e 6431 case INTEL_OUTPUT_HDMI:
79e53945 6432 is_sdvo = true;
79e53945 6433 break;
79e53945 6434 }
43565a06 6435
c751ce4f 6436 num_connectors++;
79e53945 6437 }
79e53945 6438
c1858123 6439 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6440 factor = 21;
6441 if (is_lvds) {
6442 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6443 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6444 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6445 factor = 25;
09ede541 6446 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6447 factor = 20;
c1858123 6448
7429e9d4 6449 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6450 *fp |= FP_CB_TUNE;
2c07245f 6451
9a7c7890
DV
6452 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6453 *fp2 |= FP_CB_TUNE;
6454
5eddb70b 6455 dpll = 0;
2c07245f 6456
a07d6787
EA
6457 if (is_lvds)
6458 dpll |= DPLLB_MODE_LVDS;
6459 else
6460 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6461
ef1b460d
DV
6462 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6463 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6464
6465 if (is_sdvo)
4a33e48d 6466 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6467 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6468 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6469
a07d6787 6470 /* compute bitmask from p1 value */
7429e9d4 6471 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6472 /* also FPA1 */
7429e9d4 6473 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6474
7429e9d4 6475 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6476 case 5:
6477 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6478 break;
6479 case 7:
6480 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6481 break;
6482 case 10:
6483 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6484 break;
6485 case 14:
6486 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6487 break;
79e53945
JB
6488 }
6489
b4c09f3b 6490 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6491 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6492 else
6493 dpll |= PLL_REF_INPUT_DREFCLK;
6494
959e16d6 6495 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6496}
6497
6498static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6499 int x, int y,
6500 struct drm_framebuffer *fb)
6501{
6502 struct drm_device *dev = crtc->dev;
6503 struct drm_i915_private *dev_priv = dev->dev_private;
6504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6505 int pipe = intel_crtc->pipe;
6506 int plane = intel_crtc->plane;
6507 int num_connectors = 0;
6508 intel_clock_t clock, reduced_clock;
cbbab5bd 6509 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6510 bool ok, has_reduced_clock = false;
8b47047b 6511 bool is_lvds = false;
de13a2e3 6512 struct intel_encoder *encoder;
e2b78267 6513 struct intel_shared_dpll *pll;
de13a2e3 6514 int ret;
de13a2e3
PZ
6515
6516 for_each_encoder_on_crtc(dev, crtc, encoder) {
6517 switch (encoder->type) {
6518 case INTEL_OUTPUT_LVDS:
6519 is_lvds = true;
6520 break;
de13a2e3
PZ
6521 }
6522
6523 num_connectors++;
a07d6787 6524 }
79e53945 6525
5dc5298b
PZ
6526 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6527 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6528
ff9a6750 6529 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6530 &has_reduced_clock, &reduced_clock);
ee9300bb 6531 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6532 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6533 return -EINVAL;
79e53945 6534 }
f47709a9
DV
6535 /* Compat-code for transition, will disappear. */
6536 if (!intel_crtc->config.clock_set) {
6537 intel_crtc->config.dpll.n = clock.n;
6538 intel_crtc->config.dpll.m1 = clock.m1;
6539 intel_crtc->config.dpll.m2 = clock.m2;
6540 intel_crtc->config.dpll.p1 = clock.p1;
6541 intel_crtc->config.dpll.p2 = clock.p2;
6542 }
79e53945 6543
5dc5298b 6544 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6545 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6546 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6547 if (has_reduced_clock)
7429e9d4 6548 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6549
7429e9d4 6550 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6551 &fp, &reduced_clock,
6552 has_reduced_clock ? &fp2 : NULL);
6553
959e16d6 6554 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6555 intel_crtc->config.dpll_hw_state.fp0 = fp;
6556 if (has_reduced_clock)
6557 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6558 else
6559 intel_crtc->config.dpll_hw_state.fp1 = fp;
6560
b89a1d39 6561 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6562 if (pll == NULL) {
84f44ce7
VS
6563 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6564 pipe_name(pipe));
4b645f14
JB
6565 return -EINVAL;
6566 }
ee7b9f93 6567 } else
e72f9fbf 6568 intel_put_shared_dpll(intel_crtc);
79e53945 6569
03afc4a2
DV
6570 if (intel_crtc->config.has_dp_encoder)
6571 intel_dp_set_m_n(intel_crtc);
79e53945 6572
d330a953 6573 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6574 intel_crtc->lowfreq_avail = true;
6575 else
6576 intel_crtc->lowfreq_avail = false;
e2b78267 6577
8a654f3b 6578 intel_set_pipe_timings(intel_crtc);
5eddb70b 6579
ca3a0ff8 6580 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6581 intel_cpu_transcoder_set_m_n(intel_crtc,
6582 &intel_crtc->config.fdi_m_n);
6583 }
2c07245f 6584
6ff93609 6585 ironlake_set_pipeconf(crtc);
79e53945 6586
a1f9e77e
PZ
6587 /* Set up the display plane register */
6588 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6589 POSTING_READ(DSPCNTR(plane));
79e53945 6590
94352cf9 6591 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6592
1857e1da 6593 return ret;
79e53945
JB
6594}
6595
eb14cb74
VS
6596static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6597 struct intel_link_m_n *m_n)
6598{
6599 struct drm_device *dev = crtc->base.dev;
6600 struct drm_i915_private *dev_priv = dev->dev_private;
6601 enum pipe pipe = crtc->pipe;
6602
6603 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6604 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6605 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6606 & ~TU_SIZE_MASK;
6607 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6608 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6609 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6610}
6611
6612static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6613 enum transcoder transcoder,
6614 struct intel_link_m_n *m_n)
72419203
DV
6615{
6616 struct drm_device *dev = crtc->base.dev;
6617 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6618 enum pipe pipe = crtc->pipe;
72419203 6619
eb14cb74
VS
6620 if (INTEL_INFO(dev)->gen >= 5) {
6621 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6622 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6623 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6624 & ~TU_SIZE_MASK;
6625 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6626 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6627 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6628 } else {
6629 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6630 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6631 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6632 & ~TU_SIZE_MASK;
6633 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6634 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6635 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6636 }
6637}
6638
6639void intel_dp_get_m_n(struct intel_crtc *crtc,
6640 struct intel_crtc_config *pipe_config)
6641{
6642 if (crtc->config.has_pch_encoder)
6643 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6644 else
6645 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6646 &pipe_config->dp_m_n);
6647}
72419203 6648
eb14cb74
VS
6649static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6650 struct intel_crtc_config *pipe_config)
6651{
6652 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6653 &pipe_config->fdi_m_n);
72419203
DV
6654}
6655
2fa2fe9a
DV
6656static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6657 struct intel_crtc_config *pipe_config)
6658{
6659 struct drm_device *dev = crtc->base.dev;
6660 struct drm_i915_private *dev_priv = dev->dev_private;
6661 uint32_t tmp;
6662
6663 tmp = I915_READ(PF_CTL(crtc->pipe));
6664
6665 if (tmp & PF_ENABLE) {
fd4daa9c 6666 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6667 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6668 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6669
6670 /* We currently do not free assignements of panel fitters on
6671 * ivb/hsw (since we don't use the higher upscaling modes which
6672 * differentiates them) so just WARN about this case for now. */
6673 if (IS_GEN7(dev)) {
6674 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6675 PF_PIPE_SEL_IVB(crtc->pipe));
6676 }
2fa2fe9a 6677 }
79e53945
JB
6678}
6679
0e8ffe1b
DV
6680static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6681 struct intel_crtc_config *pipe_config)
6682{
6683 struct drm_device *dev = crtc->base.dev;
6684 struct drm_i915_private *dev_priv = dev->dev_private;
6685 uint32_t tmp;
6686
e143a21c 6687 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6688 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6689
0e8ffe1b
DV
6690 tmp = I915_READ(PIPECONF(crtc->pipe));
6691 if (!(tmp & PIPECONF_ENABLE))
6692 return false;
6693
42571aef
VS
6694 switch (tmp & PIPECONF_BPC_MASK) {
6695 case PIPECONF_6BPC:
6696 pipe_config->pipe_bpp = 18;
6697 break;
6698 case PIPECONF_8BPC:
6699 pipe_config->pipe_bpp = 24;
6700 break;
6701 case PIPECONF_10BPC:
6702 pipe_config->pipe_bpp = 30;
6703 break;
6704 case PIPECONF_12BPC:
6705 pipe_config->pipe_bpp = 36;
6706 break;
6707 default:
6708 break;
6709 }
6710
ab9412ba 6711 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6712 struct intel_shared_dpll *pll;
6713
88adfff1
DV
6714 pipe_config->has_pch_encoder = true;
6715
627eb5a3
DV
6716 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6717 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6718 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6719
6720 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6721
c0d43d62 6722 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6723 pipe_config->shared_dpll =
6724 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6725 } else {
6726 tmp = I915_READ(PCH_DPLL_SEL);
6727 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6728 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6729 else
6730 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6731 }
66e985c0
DV
6732
6733 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6734
6735 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6736 &pipe_config->dpll_hw_state));
c93f54cf
DV
6737
6738 tmp = pipe_config->dpll_hw_state.dpll;
6739 pipe_config->pixel_multiplier =
6740 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6741 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6742
6743 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6744 } else {
6745 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6746 }
6747
1bd1bd80
DV
6748 intel_get_pipe_timings(crtc, pipe_config);
6749
2fa2fe9a
DV
6750 ironlake_get_pfit_config(crtc, pipe_config);
6751
0e8ffe1b
DV
6752 return true;
6753}
6754
be256dc7
PZ
6755static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6756{
6757 struct drm_device *dev = dev_priv->dev;
6758 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6759 struct intel_crtc *crtc;
6760 unsigned long irqflags;
bd633a7c 6761 uint32_t val;
be256dc7
PZ
6762
6763 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6764 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6765 pipe_name(crtc->pipe));
6766
6767 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6768 WARN(plls->spll_refcount, "SPLL enabled\n");
6769 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6770 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6771 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6772 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6773 "CPU PWM1 enabled\n");
6774 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6775 "CPU PWM2 enabled\n");
6776 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6777 "PCH PWM1 enabled\n");
6778 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6779 "Utility pin enabled\n");
6780 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6781
6782 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6783 val = I915_READ(DEIMR);
6806e63f 6784 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6785 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6786 val = I915_READ(SDEIMR);
bd633a7c 6787 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6788 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6789 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6790}
6791
6792/*
6793 * This function implements pieces of two sequences from BSpec:
6794 * - Sequence for display software to disable LCPLL
6795 * - Sequence for display software to allow package C8+
6796 * The steps implemented here are just the steps that actually touch the LCPLL
6797 * register. Callers should take care of disabling all the display engine
6798 * functions, doing the mode unset, fixing interrupts, etc.
6799 */
6ff58d53
PZ
6800static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6801 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6802{
6803 uint32_t val;
6804
6805 assert_can_disable_lcpll(dev_priv);
6806
6807 val = I915_READ(LCPLL_CTL);
6808
6809 if (switch_to_fclk) {
6810 val |= LCPLL_CD_SOURCE_FCLK;
6811 I915_WRITE(LCPLL_CTL, val);
6812
6813 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6814 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6815 DRM_ERROR("Switching to FCLK failed\n");
6816
6817 val = I915_READ(LCPLL_CTL);
6818 }
6819
6820 val |= LCPLL_PLL_DISABLE;
6821 I915_WRITE(LCPLL_CTL, val);
6822 POSTING_READ(LCPLL_CTL);
6823
6824 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6825 DRM_ERROR("LCPLL still locked\n");
6826
6827 val = I915_READ(D_COMP);
6828 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6829 mutex_lock(&dev_priv->rps.hw_lock);
6830 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6831 DRM_ERROR("Failed to disable D_COMP\n");
6832 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6833 POSTING_READ(D_COMP);
6834 ndelay(100);
6835
6836 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6837 DRM_ERROR("D_COMP RCOMP still in progress\n");
6838
6839 if (allow_power_down) {
6840 val = I915_READ(LCPLL_CTL);
6841 val |= LCPLL_POWER_DOWN_ALLOW;
6842 I915_WRITE(LCPLL_CTL, val);
6843 POSTING_READ(LCPLL_CTL);
6844 }
6845}
6846
6847/*
6848 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6849 * source.
6850 */
6ff58d53 6851static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6852{
6853 uint32_t val;
6854
6855 val = I915_READ(LCPLL_CTL);
6856
6857 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6858 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6859 return;
6860
215733fa
PZ
6861 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6862 * we'll hang the machine! */
0d9d349d 6863 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
215733fa 6864
be256dc7
PZ
6865 if (val & LCPLL_POWER_DOWN_ALLOW) {
6866 val &= ~LCPLL_POWER_DOWN_ALLOW;
6867 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6868 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6869 }
6870
6871 val = I915_READ(D_COMP);
6872 val |= D_COMP_COMP_FORCE;
6873 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
6874 mutex_lock(&dev_priv->rps.hw_lock);
6875 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6876 DRM_ERROR("Failed to enable D_COMP\n");
6877 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 6878 POSTING_READ(D_COMP);
be256dc7
PZ
6879
6880 val = I915_READ(LCPLL_CTL);
6881 val &= ~LCPLL_PLL_DISABLE;
6882 I915_WRITE(LCPLL_CTL, val);
6883
6884 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6885 DRM_ERROR("LCPLL not locked yet\n");
6886
6887 if (val & LCPLL_CD_SOURCE_FCLK) {
6888 val = I915_READ(LCPLL_CTL);
6889 val &= ~LCPLL_CD_SOURCE_FCLK;
6890 I915_WRITE(LCPLL_CTL, val);
6891
6892 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6893 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6894 DRM_ERROR("Switching back to LCPLL failed\n");
6895 }
215733fa 6896
0d9d349d 6897 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
6898}
6899
c67a470b
PZ
6900void hsw_enable_pc8_work(struct work_struct *__work)
6901{
6902 struct drm_i915_private *dev_priv =
6903 container_of(to_delayed_work(__work), struct drm_i915_private,
6904 pc8.enable_work);
6905 struct drm_device *dev = dev_priv->dev;
6906 uint32_t val;
6907
7125ecb8
PZ
6908 WARN_ON(!HAS_PC8(dev));
6909
c67a470b
PZ
6910 if (dev_priv->pc8.enabled)
6911 return;
6912
6913 DRM_DEBUG_KMS("Enabling package C8+\n");
6914
6915 dev_priv->pc8.enabled = true;
6916
6917 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6918 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6919 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6920 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6921 }
6922
6923 lpt_disable_clkout_dp(dev);
6924 hsw_pc8_disable_interrupts(dev);
6925 hsw_disable_lcpll(dev_priv, true, true);
8771a7f8
PZ
6926
6927 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
6928}
6929
6930static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6931{
6932 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6933 WARN(dev_priv->pc8.disable_count < 1,
6934 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6935
6936 dev_priv->pc8.disable_count--;
6937 if (dev_priv->pc8.disable_count != 0)
6938 return;
6939
6940 schedule_delayed_work(&dev_priv->pc8.enable_work,
d330a953 6941 msecs_to_jiffies(i915.pc8_timeout));
c67a470b
PZ
6942}
6943
6944static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6945{
6946 struct drm_device *dev = dev_priv->dev;
6947 uint32_t val;
6948
6949 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6950 WARN(dev_priv->pc8.disable_count < 0,
6951 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6952
6953 dev_priv->pc8.disable_count++;
6954 if (dev_priv->pc8.disable_count != 1)
6955 return;
6956
7125ecb8
PZ
6957 WARN_ON(!HAS_PC8(dev));
6958
c67a470b
PZ
6959 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6960 if (!dev_priv->pc8.enabled)
6961 return;
6962
6963 DRM_DEBUG_KMS("Disabling package C8+\n");
6964
8771a7f8
PZ
6965 intel_runtime_pm_get(dev_priv);
6966
c67a470b
PZ
6967 hsw_restore_lcpll(dev_priv);
6968 hsw_pc8_restore_interrupts(dev);
6969 lpt_init_pch_refclk(dev);
6970
6971 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6972 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6973 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6974 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6975 }
6976
6977 intel_prepare_ddi(dev);
6978 i915_gem_init_swizzling(dev);
6979 mutex_lock(&dev_priv->rps.hw_lock);
6980 gen6_update_ring_freq(dev);
6981 mutex_unlock(&dev_priv->rps.hw_lock);
6982 dev_priv->pc8.enabled = false;
6983}
6984
6985void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6986{
7c6c2652
CW
6987 if (!HAS_PC8(dev_priv->dev))
6988 return;
6989
c67a470b
PZ
6990 mutex_lock(&dev_priv->pc8.lock);
6991 __hsw_enable_package_c8(dev_priv);
6992 mutex_unlock(&dev_priv->pc8.lock);
6993}
6994
6995void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6996{
7c6c2652
CW
6997 if (!HAS_PC8(dev_priv->dev))
6998 return;
6999
c67a470b
PZ
7000 mutex_lock(&dev_priv->pc8.lock);
7001 __hsw_disable_package_c8(dev_priv);
7002 mutex_unlock(&dev_priv->pc8.lock);
7003}
7004
7005static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
7006{
7007 struct drm_device *dev = dev_priv->dev;
7008 struct intel_crtc *crtc;
7009 uint32_t val;
7010
7011 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
7012 if (crtc->base.enabled)
7013 return false;
7014
7015 /* This case is still possible since we have the i915.disable_power_well
7016 * parameter and also the KVMr or something else might be requesting the
7017 * power well. */
7018 val = I915_READ(HSW_PWR_WELL_DRIVER);
7019 if (val != 0) {
7020 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
7021 return false;
7022 }
7023
7024 return true;
7025}
7026
7027/* Since we're called from modeset_global_resources there's no way to
7028 * symmetrically increase and decrease the refcount, so we use
7029 * dev_priv->pc8.requirements_met to track whether we already have the refcount
7030 * or not.
7031 */
7032static void hsw_update_package_c8(struct drm_device *dev)
7033{
7034 struct drm_i915_private *dev_priv = dev->dev_private;
7035 bool allow;
7036
7c6c2652
CW
7037 if (!HAS_PC8(dev_priv->dev))
7038 return;
7039
d330a953 7040 if (!i915.enable_pc8)
c67a470b
PZ
7041 return;
7042
7043 mutex_lock(&dev_priv->pc8.lock);
7044
7045 allow = hsw_can_enable_package_c8(dev_priv);
7046
7047 if (allow == dev_priv->pc8.requirements_met)
7048 goto done;
7049
7050 dev_priv->pc8.requirements_met = allow;
7051
7052 if (allow)
7053 __hsw_enable_package_c8(dev_priv);
7054 else
7055 __hsw_disable_package_c8(dev_priv);
7056
7057done:
7058 mutex_unlock(&dev_priv->pc8.lock);
7059}
7060
4f074129
ID
7061static void haswell_modeset_global_resources(struct drm_device *dev)
7062{
da723569 7063 modeset_update_crtc_power_domains(dev);
c67a470b 7064 hsw_update_package_c8(dev);
d6dd9eb1
DV
7065}
7066
09b4ddf9 7067static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7068 int x, int y,
7069 struct drm_framebuffer *fb)
7070{
7071 struct drm_device *dev = crtc->dev;
7072 struct drm_i915_private *dev_priv = dev->dev_private;
7073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7074 int plane = intel_crtc->plane;
09b4ddf9 7075 int ret;
09b4ddf9 7076
566b734a 7077 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7078 return -EINVAL;
566b734a 7079 intel_ddi_pll_enable(intel_crtc);
6441ab5f 7080
03afc4a2
DV
7081 if (intel_crtc->config.has_dp_encoder)
7082 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
7083
7084 intel_crtc->lowfreq_avail = false;
09b4ddf9 7085
8a654f3b 7086 intel_set_pipe_timings(intel_crtc);
09b4ddf9 7087
ca3a0ff8 7088 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
7089 intel_cpu_transcoder_set_m_n(intel_crtc,
7090 &intel_crtc->config.fdi_m_n);
7091 }
09b4ddf9 7092
6ff93609 7093 haswell_set_pipeconf(crtc);
09b4ddf9 7094
50f3b016 7095 intel_set_pipe_csc(crtc);
86d3efce 7096
09b4ddf9 7097 /* Set up the display plane register */
86d3efce 7098 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
7099 POSTING_READ(DSPCNTR(plane));
7100
7101 ret = intel_pipe_set_base(crtc, x, y, fb);
7102
1f803ee5 7103 return ret;
79e53945
JB
7104}
7105
0e8ffe1b
DV
7106static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7107 struct intel_crtc_config *pipe_config)
7108{
7109 struct drm_device *dev = crtc->base.dev;
7110 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7111 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7112 uint32_t tmp;
7113
b5482bd0
ID
7114 if (!intel_display_power_enabled(dev_priv,
7115 POWER_DOMAIN_PIPE(crtc->pipe)))
7116 return false;
7117
e143a21c 7118 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7119 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7120
eccb140b
DV
7121 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7122 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7123 enum pipe trans_edp_pipe;
7124 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7125 default:
7126 WARN(1, "unknown pipe linked to edp transcoder\n");
7127 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7128 case TRANS_DDI_EDP_INPUT_A_ON:
7129 trans_edp_pipe = PIPE_A;
7130 break;
7131 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7132 trans_edp_pipe = PIPE_B;
7133 break;
7134 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7135 trans_edp_pipe = PIPE_C;
7136 break;
7137 }
7138
7139 if (trans_edp_pipe == crtc->pipe)
7140 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7141 }
7142
da7e29bd 7143 if (!intel_display_power_enabled(dev_priv,
eccb140b 7144 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7145 return false;
7146
eccb140b 7147 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7148 if (!(tmp & PIPECONF_ENABLE))
7149 return false;
7150
88adfff1 7151 /*
f196e6be 7152 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7153 * DDI E. So just check whether this pipe is wired to DDI E and whether
7154 * the PCH transcoder is on.
7155 */
eccb140b 7156 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7157 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7158 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7159 pipe_config->has_pch_encoder = true;
7160
627eb5a3
DV
7161 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7162 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7163 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7164
7165 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7166 }
7167
1bd1bd80
DV
7168 intel_get_pipe_timings(crtc, pipe_config);
7169
2fa2fe9a 7170 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7171 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7172 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7173
e59150dc
JB
7174 if (IS_HASWELL(dev))
7175 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7176 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7177
6c49f241
DV
7178 pipe_config->pixel_multiplier = 1;
7179
0e8ffe1b
DV
7180 return true;
7181}
7182
f564048e 7183static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7184 int x, int y,
94352cf9 7185 struct drm_framebuffer *fb)
f564048e
EA
7186{
7187 struct drm_device *dev = crtc->dev;
7188 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7189 struct intel_encoder *encoder;
0b701d27 7190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7191 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7192 int pipe = intel_crtc->pipe;
f564048e
EA
7193 int ret;
7194
0b701d27 7195 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7196
b8cecdf5
DV
7197 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7198
79e53945 7199 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7200
9256aa19
DV
7201 if (ret != 0)
7202 return ret;
7203
7204 for_each_encoder_on_crtc(dev, crtc, encoder) {
7205 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7206 encoder->base.base.id,
7207 drm_get_encoder_name(&encoder->base),
7208 mode->base.id, mode->name);
36f2d1f1 7209 encoder->mode_set(encoder);
9256aa19
DV
7210 }
7211
7212 return 0;
79e53945
JB
7213}
7214
1a91510d
JN
7215static struct {
7216 int clock;
7217 u32 config;
7218} hdmi_audio_clock[] = {
7219 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7220 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7221 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7222 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7223 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7224 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7225 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7226 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7227 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7228 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7229};
7230
7231/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7232static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7233{
7234 int i;
7235
7236 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7237 if (mode->clock == hdmi_audio_clock[i].clock)
7238 break;
7239 }
7240
7241 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7242 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7243 i = 1;
7244 }
7245
7246 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7247 hdmi_audio_clock[i].clock,
7248 hdmi_audio_clock[i].config);
7249
7250 return hdmi_audio_clock[i].config;
7251}
7252
3a9627f4
WF
7253static bool intel_eld_uptodate(struct drm_connector *connector,
7254 int reg_eldv, uint32_t bits_eldv,
7255 int reg_elda, uint32_t bits_elda,
7256 int reg_edid)
7257{
7258 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7259 uint8_t *eld = connector->eld;
7260 uint32_t i;
7261
7262 i = I915_READ(reg_eldv);
7263 i &= bits_eldv;
7264
7265 if (!eld[0])
7266 return !i;
7267
7268 if (!i)
7269 return false;
7270
7271 i = I915_READ(reg_elda);
7272 i &= ~bits_elda;
7273 I915_WRITE(reg_elda, i);
7274
7275 for (i = 0; i < eld[2]; i++)
7276 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7277 return false;
7278
7279 return true;
7280}
7281
e0dac65e 7282static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7283 struct drm_crtc *crtc,
7284 struct drm_display_mode *mode)
e0dac65e
WF
7285{
7286 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7287 uint8_t *eld = connector->eld;
7288 uint32_t eldv;
7289 uint32_t len;
7290 uint32_t i;
7291
7292 i = I915_READ(G4X_AUD_VID_DID);
7293
7294 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7295 eldv = G4X_ELDV_DEVCL_DEVBLC;
7296 else
7297 eldv = G4X_ELDV_DEVCTG;
7298
3a9627f4
WF
7299 if (intel_eld_uptodate(connector,
7300 G4X_AUD_CNTL_ST, eldv,
7301 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7302 G4X_HDMIW_HDMIEDID))
7303 return;
7304
e0dac65e
WF
7305 i = I915_READ(G4X_AUD_CNTL_ST);
7306 i &= ~(eldv | G4X_ELD_ADDR);
7307 len = (i >> 9) & 0x1f; /* ELD buffer size */
7308 I915_WRITE(G4X_AUD_CNTL_ST, i);
7309
7310 if (!eld[0])
7311 return;
7312
7313 len = min_t(uint8_t, eld[2], len);
7314 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7315 for (i = 0; i < len; i++)
7316 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7317
7318 i = I915_READ(G4X_AUD_CNTL_ST);
7319 i |= eldv;
7320 I915_WRITE(G4X_AUD_CNTL_ST, i);
7321}
7322
83358c85 7323static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7324 struct drm_crtc *crtc,
7325 struct drm_display_mode *mode)
83358c85
WX
7326{
7327 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7328 uint8_t *eld = connector->eld;
7329 struct drm_device *dev = crtc->dev;
7b9f35a6 7330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7331 uint32_t eldv;
7332 uint32_t i;
7333 int len;
7334 int pipe = to_intel_crtc(crtc)->pipe;
7335 int tmp;
7336
7337 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7338 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7339 int aud_config = HSW_AUD_CFG(pipe);
7340 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7341
7342
7343 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7344
7345 /* Audio output enable */
7346 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7347 tmp = I915_READ(aud_cntrl_st2);
7348 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7349 I915_WRITE(aud_cntrl_st2, tmp);
7350
7351 /* Wait for 1 vertical blank */
7352 intel_wait_for_vblank(dev, pipe);
7353
7354 /* Set ELD valid state */
7355 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7356 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7357 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7358 I915_WRITE(aud_cntrl_st2, tmp);
7359 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7360 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7361
7362 /* Enable HDMI mode */
7363 tmp = I915_READ(aud_config);
7e7cb34f 7364 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7365 /* clear N_programing_enable and N_value_index */
7366 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7367 I915_WRITE(aud_config, tmp);
7368
7369 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7370
7371 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7372 intel_crtc->eld_vld = true;
83358c85
WX
7373
7374 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7375 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7376 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7377 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7378 } else {
7379 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7380 }
83358c85
WX
7381
7382 if (intel_eld_uptodate(connector,
7383 aud_cntrl_st2, eldv,
7384 aud_cntl_st, IBX_ELD_ADDRESS,
7385 hdmiw_hdmiedid))
7386 return;
7387
7388 i = I915_READ(aud_cntrl_st2);
7389 i &= ~eldv;
7390 I915_WRITE(aud_cntrl_st2, i);
7391
7392 if (!eld[0])
7393 return;
7394
7395 i = I915_READ(aud_cntl_st);
7396 i &= ~IBX_ELD_ADDRESS;
7397 I915_WRITE(aud_cntl_st, i);
7398 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7399 DRM_DEBUG_DRIVER("port num:%d\n", i);
7400
7401 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7402 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7403 for (i = 0; i < len; i++)
7404 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7405
7406 i = I915_READ(aud_cntrl_st2);
7407 i |= eldv;
7408 I915_WRITE(aud_cntrl_st2, i);
7409
7410}
7411
e0dac65e 7412static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7413 struct drm_crtc *crtc,
7414 struct drm_display_mode *mode)
e0dac65e
WF
7415{
7416 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7417 uint8_t *eld = connector->eld;
7418 uint32_t eldv;
7419 uint32_t i;
7420 int len;
7421 int hdmiw_hdmiedid;
b6daa025 7422 int aud_config;
e0dac65e
WF
7423 int aud_cntl_st;
7424 int aud_cntrl_st2;
9b138a83 7425 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7426
b3f33cbf 7427 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7428 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7429 aud_config = IBX_AUD_CFG(pipe);
7430 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7431 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7432 } else if (IS_VALLEYVIEW(connector->dev)) {
7433 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7434 aud_config = VLV_AUD_CFG(pipe);
7435 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7436 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7437 } else {
9b138a83
WX
7438 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7439 aud_config = CPT_AUD_CFG(pipe);
7440 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7441 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7442 }
7443
9b138a83 7444 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7445
9ca2fe73
ML
7446 if (IS_VALLEYVIEW(connector->dev)) {
7447 struct intel_encoder *intel_encoder;
7448 struct intel_digital_port *intel_dig_port;
7449
7450 intel_encoder = intel_attached_encoder(connector);
7451 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7452 i = intel_dig_port->port;
7453 } else {
7454 i = I915_READ(aud_cntl_st);
7455 i = (i >> 29) & DIP_PORT_SEL_MASK;
7456 /* DIP_Port_Select, 0x1 = PortB */
7457 }
7458
e0dac65e
WF
7459 if (!i) {
7460 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7461 /* operate blindly on all ports */
1202b4c6
WF
7462 eldv = IBX_ELD_VALIDB;
7463 eldv |= IBX_ELD_VALIDB << 4;
7464 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7465 } else {
2582a850 7466 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7467 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7468 }
7469
3a9627f4
WF
7470 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7471 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7472 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7473 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7474 } else {
7475 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7476 }
e0dac65e 7477
3a9627f4
WF
7478 if (intel_eld_uptodate(connector,
7479 aud_cntrl_st2, eldv,
7480 aud_cntl_st, IBX_ELD_ADDRESS,
7481 hdmiw_hdmiedid))
7482 return;
7483
e0dac65e
WF
7484 i = I915_READ(aud_cntrl_st2);
7485 i &= ~eldv;
7486 I915_WRITE(aud_cntrl_st2, i);
7487
7488 if (!eld[0])
7489 return;
7490
e0dac65e 7491 i = I915_READ(aud_cntl_st);
1202b4c6 7492 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7493 I915_WRITE(aud_cntl_st, i);
7494
7495 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7496 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7497 for (i = 0; i < len; i++)
7498 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7499
7500 i = I915_READ(aud_cntrl_st2);
7501 i |= eldv;
7502 I915_WRITE(aud_cntrl_st2, i);
7503}
7504
7505void intel_write_eld(struct drm_encoder *encoder,
7506 struct drm_display_mode *mode)
7507{
7508 struct drm_crtc *crtc = encoder->crtc;
7509 struct drm_connector *connector;
7510 struct drm_device *dev = encoder->dev;
7511 struct drm_i915_private *dev_priv = dev->dev_private;
7512
7513 connector = drm_select_eld(encoder, mode);
7514 if (!connector)
7515 return;
7516
7517 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7518 connector->base.id,
7519 drm_get_connector_name(connector),
7520 connector->encoder->base.id,
7521 drm_get_encoder_name(connector->encoder));
7522
7523 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7524
7525 if (dev_priv->display.write_eld)
34427052 7526 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7527}
7528
560b85bb
CW
7529static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7530{
7531 struct drm_device *dev = crtc->dev;
7532 struct drm_i915_private *dev_priv = dev->dev_private;
7533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7534 bool visible = base != 0;
7535 u32 cntl;
7536
7537 if (intel_crtc->cursor_visible == visible)
7538 return;
7539
9db4a9c7 7540 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7541 if (visible) {
7542 /* On these chipsets we can only modify the base whilst
7543 * the cursor is disabled.
7544 */
9db4a9c7 7545 I915_WRITE(_CURABASE, base);
560b85bb
CW
7546
7547 cntl &= ~(CURSOR_FORMAT_MASK);
7548 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7549 cntl |= CURSOR_ENABLE |
7550 CURSOR_GAMMA_ENABLE |
7551 CURSOR_FORMAT_ARGB;
7552 } else
7553 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7554 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7555
7556 intel_crtc->cursor_visible = visible;
7557}
7558
7559static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7560{
7561 struct drm_device *dev = crtc->dev;
7562 struct drm_i915_private *dev_priv = dev->dev_private;
7563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7564 int pipe = intel_crtc->pipe;
7565 bool visible = base != 0;
7566
7567 if (intel_crtc->cursor_visible != visible) {
548f245b 7568 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7569 if (base) {
7570 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7571 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7572 cntl |= pipe << 28; /* Connect to correct pipe */
7573 } else {
7574 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7575 cntl |= CURSOR_MODE_DISABLE;
7576 }
9db4a9c7 7577 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7578
7579 intel_crtc->cursor_visible = visible;
7580 }
7581 /* and commit changes on next vblank */
b2ea8ef5 7582 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7583 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7584 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7585}
7586
65a21cd6
JB
7587static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7588{
7589 struct drm_device *dev = crtc->dev;
7590 struct drm_i915_private *dev_priv = dev->dev_private;
7591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7592 int pipe = intel_crtc->pipe;
7593 bool visible = base != 0;
7594
7595 if (intel_crtc->cursor_visible != visible) {
7596 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7597 if (base) {
7598 cntl &= ~CURSOR_MODE;
7599 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7600 } else {
7601 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7602 cntl |= CURSOR_MODE_DISABLE;
7603 }
6bbfa1c5 7604 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7605 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7606 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7607 }
65a21cd6
JB
7608 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7609
7610 intel_crtc->cursor_visible = visible;
7611 }
7612 /* and commit changes on next vblank */
b2ea8ef5 7613 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7614 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7615 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7616}
7617
cda4b7d3 7618/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7619static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7620 bool on)
cda4b7d3
CW
7621{
7622 struct drm_device *dev = crtc->dev;
7623 struct drm_i915_private *dev_priv = dev->dev_private;
7624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7625 int pipe = intel_crtc->pipe;
7626 int x = intel_crtc->cursor_x;
7627 int y = intel_crtc->cursor_y;
d6e4db15 7628 u32 base = 0, pos = 0;
cda4b7d3
CW
7629 bool visible;
7630
d6e4db15 7631 if (on)
cda4b7d3 7632 base = intel_crtc->cursor_addr;
cda4b7d3 7633
d6e4db15
VS
7634 if (x >= intel_crtc->config.pipe_src_w)
7635 base = 0;
7636
7637 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7638 base = 0;
7639
7640 if (x < 0) {
efc9064e 7641 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7642 base = 0;
7643
7644 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7645 x = -x;
7646 }
7647 pos |= x << CURSOR_X_SHIFT;
7648
7649 if (y < 0) {
efc9064e 7650 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7651 base = 0;
7652
7653 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7654 y = -y;
7655 }
7656 pos |= y << CURSOR_Y_SHIFT;
7657
7658 visible = base != 0;
560b85bb 7659 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7660 return;
7661
b3dc685e 7662 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7663 I915_WRITE(CURPOS_IVB(pipe), pos);
7664 ivb_update_cursor(crtc, base);
7665 } else {
7666 I915_WRITE(CURPOS(pipe), pos);
7667 if (IS_845G(dev) || IS_I865G(dev))
7668 i845_update_cursor(crtc, base);
7669 else
7670 i9xx_update_cursor(crtc, base);
7671 }
cda4b7d3
CW
7672}
7673
79e53945 7674static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7675 struct drm_file *file,
79e53945
JB
7676 uint32_t handle,
7677 uint32_t width, uint32_t height)
7678{
7679 struct drm_device *dev = crtc->dev;
7680 struct drm_i915_private *dev_priv = dev->dev_private;
7681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7682 struct drm_i915_gem_object *obj;
cda4b7d3 7683 uint32_t addr;
3f8bc370 7684 int ret;
79e53945 7685
79e53945
JB
7686 /* if we want to turn off the cursor ignore width and height */
7687 if (!handle) {
28c97730 7688 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7689 addr = 0;
05394f39 7690 obj = NULL;
5004417d 7691 mutex_lock(&dev->struct_mutex);
3f8bc370 7692 goto finish;
79e53945
JB
7693 }
7694
7695 /* Currently we only support 64x64 cursors */
7696 if (width != 64 || height != 64) {
7697 DRM_ERROR("we currently only support 64x64 cursors\n");
7698 return -EINVAL;
7699 }
7700
05394f39 7701 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7702 if (&obj->base == NULL)
79e53945
JB
7703 return -ENOENT;
7704
05394f39 7705 if (obj->base.size < width * height * 4) {
3b25b31f 7706 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
7707 ret = -ENOMEM;
7708 goto fail;
79e53945
JB
7709 }
7710
71acb5eb 7711 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7712 mutex_lock(&dev->struct_mutex);
3d13ef2e 7713 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
7714 unsigned alignment;
7715
d9e86c0e 7716 if (obj->tiling_mode) {
3b25b31f 7717 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
7718 ret = -EINVAL;
7719 goto fail_locked;
7720 }
7721
693db184
CW
7722 /* Note that the w/a also requires 2 PTE of padding following
7723 * the bo. We currently fill all unused PTE with the shadow
7724 * page and so we should always have valid PTE following the
7725 * cursor preventing the VT-d warning.
7726 */
7727 alignment = 0;
7728 if (need_vtd_wa(dev))
7729 alignment = 64*1024;
7730
7731 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 7732 if (ret) {
3b25b31f 7733 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 7734 goto fail_locked;
e7b526bb
CW
7735 }
7736
d9e86c0e
CW
7737 ret = i915_gem_object_put_fence(obj);
7738 if (ret) {
3b25b31f 7739 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
7740 goto fail_unpin;
7741 }
7742
f343c5f6 7743 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7744 } else {
6eeefaf3 7745 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7746 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7747 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7748 align);
71acb5eb 7749 if (ret) {
3b25b31f 7750 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 7751 goto fail_locked;
71acb5eb 7752 }
05394f39 7753 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7754 }
7755
a6c45cf0 7756 if (IS_GEN2(dev))
14b60391
JB
7757 I915_WRITE(CURSIZE, (height << 12) | width);
7758
3f8bc370 7759 finish:
3f8bc370 7760 if (intel_crtc->cursor_bo) {
3d13ef2e 7761 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 7762 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7763 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7764 } else
cc98b413 7765 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7766 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7767 }
80824003 7768
7f9872e0 7769 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
7770
7771 intel_crtc->cursor_addr = addr;
05394f39 7772 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7773 intel_crtc->cursor_width = width;
7774 intel_crtc->cursor_height = height;
7775
f2f5f771
VS
7776 if (intel_crtc->active)
7777 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 7778
79e53945 7779 return 0;
e7b526bb 7780fail_unpin:
cc98b413 7781 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7782fail_locked:
34b8686e 7783 mutex_unlock(&dev->struct_mutex);
bc9025bd 7784fail:
05394f39 7785 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7786 return ret;
79e53945
JB
7787}
7788
7789static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7790{
79e53945 7791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7792
92e76c8c
VS
7793 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7794 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7795
f2f5f771
VS
7796 if (intel_crtc->active)
7797 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7798
7799 return 0;
b8c00ac5
DA
7800}
7801
79e53945 7802static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7803 u16 *blue, uint32_t start, uint32_t size)
79e53945 7804{
7203425a 7805 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7807
7203425a 7808 for (i = start; i < end; i++) {
79e53945
JB
7809 intel_crtc->lut_r[i] = red[i] >> 8;
7810 intel_crtc->lut_g[i] = green[i] >> 8;
7811 intel_crtc->lut_b[i] = blue[i] >> 8;
7812 }
7813
7814 intel_crtc_load_lut(crtc);
7815}
7816
79e53945
JB
7817/* VESA 640x480x72Hz mode to set on the pipe */
7818static struct drm_display_mode load_detect_mode = {
7819 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7820 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7821};
7822
a8bb6818
DV
7823struct drm_framebuffer *
7824__intel_framebuffer_create(struct drm_device *dev,
7825 struct drm_mode_fb_cmd2 *mode_cmd,
7826 struct drm_i915_gem_object *obj)
d2dff872
CW
7827{
7828 struct intel_framebuffer *intel_fb;
7829 int ret;
7830
7831 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7832 if (!intel_fb) {
7833 drm_gem_object_unreference_unlocked(&obj->base);
7834 return ERR_PTR(-ENOMEM);
7835 }
7836
7837 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7838 if (ret)
7839 goto err;
d2dff872
CW
7840
7841 return &intel_fb->base;
dd4916c5
DV
7842err:
7843 drm_gem_object_unreference_unlocked(&obj->base);
7844 kfree(intel_fb);
7845
7846 return ERR_PTR(ret);
d2dff872
CW
7847}
7848
b5ea642a 7849static struct drm_framebuffer *
a8bb6818
DV
7850intel_framebuffer_create(struct drm_device *dev,
7851 struct drm_mode_fb_cmd2 *mode_cmd,
7852 struct drm_i915_gem_object *obj)
7853{
7854 struct drm_framebuffer *fb;
7855 int ret;
7856
7857 ret = i915_mutex_lock_interruptible(dev);
7858 if (ret)
7859 return ERR_PTR(ret);
7860 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7861 mutex_unlock(&dev->struct_mutex);
7862
7863 return fb;
7864}
7865
d2dff872
CW
7866static u32
7867intel_framebuffer_pitch_for_width(int width, int bpp)
7868{
7869 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7870 return ALIGN(pitch, 64);
7871}
7872
7873static u32
7874intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7875{
7876 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7877 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7878}
7879
7880static struct drm_framebuffer *
7881intel_framebuffer_create_for_mode(struct drm_device *dev,
7882 struct drm_display_mode *mode,
7883 int depth, int bpp)
7884{
7885 struct drm_i915_gem_object *obj;
0fed39bd 7886 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7887
7888 obj = i915_gem_alloc_object(dev,
7889 intel_framebuffer_size_for_mode(mode, bpp));
7890 if (obj == NULL)
7891 return ERR_PTR(-ENOMEM);
7892
7893 mode_cmd.width = mode->hdisplay;
7894 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7895 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7896 bpp);
5ca0c34a 7897 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7898
7899 return intel_framebuffer_create(dev, &mode_cmd, obj);
7900}
7901
7902static struct drm_framebuffer *
7903mode_fits_in_fbdev(struct drm_device *dev,
7904 struct drm_display_mode *mode)
7905{
4520f53a 7906#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7907 struct drm_i915_private *dev_priv = dev->dev_private;
7908 struct drm_i915_gem_object *obj;
7909 struct drm_framebuffer *fb;
7910
4c0e5528 7911 if (!dev_priv->fbdev)
d2dff872
CW
7912 return NULL;
7913
4c0e5528 7914 if (!dev_priv->fbdev->fb)
d2dff872
CW
7915 return NULL;
7916
4c0e5528
DV
7917 obj = dev_priv->fbdev->fb->obj;
7918 BUG_ON(!obj);
7919
8bcd4553 7920 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
7921 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7922 fb->bits_per_pixel))
d2dff872
CW
7923 return NULL;
7924
01f2c773 7925 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7926 return NULL;
7927
7928 return fb;
4520f53a
DV
7929#else
7930 return NULL;
7931#endif
d2dff872
CW
7932}
7933
d2434ab7 7934bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7935 struct drm_display_mode *mode,
8261b191 7936 struct intel_load_detect_pipe *old)
79e53945
JB
7937{
7938 struct intel_crtc *intel_crtc;
d2434ab7
DV
7939 struct intel_encoder *intel_encoder =
7940 intel_attached_encoder(connector);
79e53945 7941 struct drm_crtc *possible_crtc;
4ef69c7a 7942 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7943 struct drm_crtc *crtc = NULL;
7944 struct drm_device *dev = encoder->dev;
94352cf9 7945 struct drm_framebuffer *fb;
79e53945
JB
7946 int i = -1;
7947
d2dff872
CW
7948 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7949 connector->base.id, drm_get_connector_name(connector),
7950 encoder->base.id, drm_get_encoder_name(encoder));
7951
79e53945
JB
7952 /*
7953 * Algorithm gets a little messy:
7a5e4805 7954 *
79e53945
JB
7955 * - if the connector already has an assigned crtc, use it (but make
7956 * sure it's on first)
7a5e4805 7957 *
79e53945
JB
7958 * - try to find the first unused crtc that can drive this connector,
7959 * and use that if we find one
79e53945
JB
7960 */
7961
7962 /* See if we already have a CRTC for this connector */
7963 if (encoder->crtc) {
7964 crtc = encoder->crtc;
8261b191 7965
7b24056b
DV
7966 mutex_lock(&crtc->mutex);
7967
24218aac 7968 old->dpms_mode = connector->dpms;
8261b191
CW
7969 old->load_detect_temp = false;
7970
7971 /* Make sure the crtc and connector are running */
24218aac
DV
7972 if (connector->dpms != DRM_MODE_DPMS_ON)
7973 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 7974
7173188d 7975 return true;
79e53945
JB
7976 }
7977
7978 /* Find an unused one (if possible) */
7979 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7980 i++;
7981 if (!(encoder->possible_crtcs & (1 << i)))
7982 continue;
7983 if (!possible_crtc->enabled) {
7984 crtc = possible_crtc;
7985 break;
7986 }
79e53945
JB
7987 }
7988
7989 /*
7990 * If we didn't find an unused CRTC, don't use any.
7991 */
7992 if (!crtc) {
7173188d
CW
7993 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7994 return false;
79e53945
JB
7995 }
7996
7b24056b 7997 mutex_lock(&crtc->mutex);
fc303101
DV
7998 intel_encoder->new_crtc = to_intel_crtc(crtc);
7999 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8000
8001 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8002 intel_crtc->new_enabled = true;
8003 intel_crtc->new_config = &intel_crtc->config;
24218aac 8004 old->dpms_mode = connector->dpms;
8261b191 8005 old->load_detect_temp = true;
d2dff872 8006 old->release_fb = NULL;
79e53945 8007
6492711d
CW
8008 if (!mode)
8009 mode = &load_detect_mode;
79e53945 8010
d2dff872
CW
8011 /* We need a framebuffer large enough to accommodate all accesses
8012 * that the plane may generate whilst we perform load detection.
8013 * We can not rely on the fbcon either being present (we get called
8014 * during its initialisation to detect all boot displays, or it may
8015 * not even exist) or that it is large enough to satisfy the
8016 * requested mode.
8017 */
94352cf9
DV
8018 fb = mode_fits_in_fbdev(dev, mode);
8019 if (fb == NULL) {
d2dff872 8020 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8021 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8022 old->release_fb = fb;
d2dff872
CW
8023 } else
8024 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8025 if (IS_ERR(fb)) {
d2dff872 8026 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8027 goto fail;
79e53945 8028 }
79e53945 8029
c0c36b94 8030 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8031 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8032 if (old->release_fb)
8033 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8034 goto fail;
79e53945 8035 }
7173188d 8036
79e53945 8037 /* let the connector get through one full cycle before testing */
9d0498a2 8038 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8039 return true;
412b61d8
VS
8040
8041 fail:
8042 intel_crtc->new_enabled = crtc->enabled;
8043 if (intel_crtc->new_enabled)
8044 intel_crtc->new_config = &intel_crtc->config;
8045 else
8046 intel_crtc->new_config = NULL;
8047 mutex_unlock(&crtc->mutex);
8048 return false;
79e53945
JB
8049}
8050
d2434ab7 8051void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 8052 struct intel_load_detect_pipe *old)
79e53945 8053{
d2434ab7
DV
8054 struct intel_encoder *intel_encoder =
8055 intel_attached_encoder(connector);
4ef69c7a 8056 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8057 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8059
d2dff872
CW
8060 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8061 connector->base.id, drm_get_connector_name(connector),
8062 encoder->base.id, drm_get_encoder_name(encoder));
8063
8261b191 8064 if (old->load_detect_temp) {
fc303101
DV
8065 to_intel_connector(connector)->new_encoder = NULL;
8066 intel_encoder->new_crtc = NULL;
412b61d8
VS
8067 intel_crtc->new_enabled = false;
8068 intel_crtc->new_config = NULL;
fc303101 8069 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8070
36206361
DV
8071 if (old->release_fb) {
8072 drm_framebuffer_unregister_private(old->release_fb);
8073 drm_framebuffer_unreference(old->release_fb);
8074 }
d2dff872 8075
67c96400 8076 mutex_unlock(&crtc->mutex);
0622a53c 8077 return;
79e53945
JB
8078 }
8079
c751ce4f 8080 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8081 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8082 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
8083
8084 mutex_unlock(&crtc->mutex);
79e53945
JB
8085}
8086
da4a1efa
VS
8087static int i9xx_pll_refclk(struct drm_device *dev,
8088 const struct intel_crtc_config *pipe_config)
8089{
8090 struct drm_i915_private *dev_priv = dev->dev_private;
8091 u32 dpll = pipe_config->dpll_hw_state.dpll;
8092
8093 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8094 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8095 else if (HAS_PCH_SPLIT(dev))
8096 return 120000;
8097 else if (!IS_GEN2(dev))
8098 return 96000;
8099 else
8100 return 48000;
8101}
8102
79e53945 8103/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8104static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8105 struct intel_crtc_config *pipe_config)
79e53945 8106{
f1f644dc 8107 struct drm_device *dev = crtc->base.dev;
79e53945 8108 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8109 int pipe = pipe_config->cpu_transcoder;
293623f7 8110 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8111 u32 fp;
8112 intel_clock_t clock;
da4a1efa 8113 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8114
8115 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8116 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8117 else
293623f7 8118 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8119
8120 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8121 if (IS_PINEVIEW(dev)) {
8122 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8123 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8124 } else {
8125 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8126 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8127 }
8128
a6c45cf0 8129 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8130 if (IS_PINEVIEW(dev))
8131 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8132 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8133 else
8134 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8135 DPLL_FPA01_P1_POST_DIV_SHIFT);
8136
8137 switch (dpll & DPLL_MODE_MASK) {
8138 case DPLLB_MODE_DAC_SERIAL:
8139 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8140 5 : 10;
8141 break;
8142 case DPLLB_MODE_LVDS:
8143 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8144 7 : 14;
8145 break;
8146 default:
28c97730 8147 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8148 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8149 return;
79e53945
JB
8150 }
8151
ac58c3f0 8152 if (IS_PINEVIEW(dev))
da4a1efa 8153 pineview_clock(refclk, &clock);
ac58c3f0 8154 else
da4a1efa 8155 i9xx_clock(refclk, &clock);
79e53945 8156 } else {
0fb58223 8157 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8158 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8159
8160 if (is_lvds) {
8161 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8162 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8163
8164 if (lvds & LVDS_CLKB_POWER_UP)
8165 clock.p2 = 7;
8166 else
8167 clock.p2 = 14;
79e53945
JB
8168 } else {
8169 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8170 clock.p1 = 2;
8171 else {
8172 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8173 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8174 }
8175 if (dpll & PLL_P2_DIVIDE_BY_4)
8176 clock.p2 = 4;
8177 else
8178 clock.p2 = 2;
79e53945 8179 }
da4a1efa
VS
8180
8181 i9xx_clock(refclk, &clock);
79e53945
JB
8182 }
8183
18442d08
VS
8184 /*
8185 * This value includes pixel_multiplier. We will use
241bfc38 8186 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8187 * encoder's get_config() function.
8188 */
8189 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8190}
8191
6878da05
VS
8192int intel_dotclock_calculate(int link_freq,
8193 const struct intel_link_m_n *m_n)
f1f644dc 8194{
f1f644dc
JB
8195 /*
8196 * The calculation for the data clock is:
1041a02f 8197 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8198 * But we want to avoid losing precison if possible, so:
1041a02f 8199 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8200 *
8201 * and the link clock is simpler:
1041a02f 8202 * link_clock = (m * link_clock) / n
f1f644dc
JB
8203 */
8204
6878da05
VS
8205 if (!m_n->link_n)
8206 return 0;
f1f644dc 8207
6878da05
VS
8208 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8209}
f1f644dc 8210
18442d08
VS
8211static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8212 struct intel_crtc_config *pipe_config)
6878da05
VS
8213{
8214 struct drm_device *dev = crtc->base.dev;
79e53945 8215
18442d08
VS
8216 /* read out port_clock from the DPLL */
8217 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8218
f1f644dc 8219 /*
18442d08 8220 * This value does not include pixel_multiplier.
241bfc38 8221 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8222 * agree once we know their relationship in the encoder's
8223 * get_config() function.
79e53945 8224 */
241bfc38 8225 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8226 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8227 &pipe_config->fdi_m_n);
79e53945
JB
8228}
8229
8230/** Returns the currently programmed mode of the given pipe. */
8231struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8232 struct drm_crtc *crtc)
8233{
548f245b 8234 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8236 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8237 struct drm_display_mode *mode;
f1f644dc 8238 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8239 int htot = I915_READ(HTOTAL(cpu_transcoder));
8240 int hsync = I915_READ(HSYNC(cpu_transcoder));
8241 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8242 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8243 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8244
8245 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8246 if (!mode)
8247 return NULL;
8248
f1f644dc
JB
8249 /*
8250 * Construct a pipe_config sufficient for getting the clock info
8251 * back out of crtc_clock_get.
8252 *
8253 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8254 * to use a real value here instead.
8255 */
293623f7 8256 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8257 pipe_config.pixel_multiplier = 1;
293623f7
VS
8258 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8259 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8260 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8261 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8262
773ae034 8263 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8264 mode->hdisplay = (htot & 0xffff) + 1;
8265 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8266 mode->hsync_start = (hsync & 0xffff) + 1;
8267 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8268 mode->vdisplay = (vtot & 0xffff) + 1;
8269 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8270 mode->vsync_start = (vsync & 0xffff) + 1;
8271 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8272
8273 drm_mode_set_name(mode);
79e53945
JB
8274
8275 return mode;
8276}
8277
3dec0095 8278static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8279{
8280 struct drm_device *dev = crtc->dev;
8281 drm_i915_private_t *dev_priv = dev->dev_private;
8282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8283 int pipe = intel_crtc->pipe;
dbdc6479
JB
8284 int dpll_reg = DPLL(pipe);
8285 int dpll;
652c393a 8286
bad720ff 8287 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8288 return;
8289
8290 if (!dev_priv->lvds_downclock_avail)
8291 return;
8292
dbdc6479 8293 dpll = I915_READ(dpll_reg);
652c393a 8294 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8295 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8296
8ac5a6d5 8297 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8298
8299 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8300 I915_WRITE(dpll_reg, dpll);
9d0498a2 8301 intel_wait_for_vblank(dev, pipe);
dbdc6479 8302
652c393a
JB
8303 dpll = I915_READ(dpll_reg);
8304 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8305 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8306 }
652c393a
JB
8307}
8308
8309static void intel_decrease_pllclock(struct drm_crtc *crtc)
8310{
8311 struct drm_device *dev = crtc->dev;
8312 drm_i915_private_t *dev_priv = dev->dev_private;
8313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8314
bad720ff 8315 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8316 return;
8317
8318 if (!dev_priv->lvds_downclock_avail)
8319 return;
8320
8321 /*
8322 * Since this is called by a timer, we should never get here in
8323 * the manual case.
8324 */
8325 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8326 int pipe = intel_crtc->pipe;
8327 int dpll_reg = DPLL(pipe);
8328 int dpll;
f6e5b160 8329
44d98a61 8330 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8331
8ac5a6d5 8332 assert_panel_unlocked(dev_priv, pipe);
652c393a 8333
dc257cf1 8334 dpll = I915_READ(dpll_reg);
652c393a
JB
8335 dpll |= DISPLAY_RATE_SELECT_FPA1;
8336 I915_WRITE(dpll_reg, dpll);
9d0498a2 8337 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8338 dpll = I915_READ(dpll_reg);
8339 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8340 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8341 }
8342
8343}
8344
f047e395
CW
8345void intel_mark_busy(struct drm_device *dev)
8346{
c67a470b
PZ
8347 struct drm_i915_private *dev_priv = dev->dev_private;
8348
f62a0076
CW
8349 if (dev_priv->mm.busy)
8350 return;
8351
86c4ec0d 8352 hsw_disable_package_c8(dev_priv);
c67a470b 8353 i915_update_gfx_val(dev_priv);
f62a0076 8354 dev_priv->mm.busy = true;
f047e395
CW
8355}
8356
8357void intel_mark_idle(struct drm_device *dev)
652c393a 8358{
c67a470b 8359 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8360 struct drm_crtc *crtc;
652c393a 8361
f62a0076
CW
8362 if (!dev_priv->mm.busy)
8363 return;
8364
8365 dev_priv->mm.busy = false;
8366
d330a953 8367 if (!i915.powersave)
bb4cdd53 8368 goto out;
652c393a 8369
652c393a 8370 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
652c393a
JB
8371 if (!crtc->fb)
8372 continue;
8373
725a5b54 8374 intel_decrease_pllclock(crtc);
652c393a 8375 }
b29c19b6 8376
3d13ef2e 8377 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8378 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8379
8380out:
86c4ec0d 8381 hsw_enable_package_c8(dev_priv);
652c393a
JB
8382}
8383
c65355bb
CW
8384void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8385 struct intel_ring_buffer *ring)
652c393a 8386{
f047e395
CW
8387 struct drm_device *dev = obj->base.dev;
8388 struct drm_crtc *crtc;
652c393a 8389
d330a953 8390 if (!i915.powersave)
acb87dfb
CW
8391 return;
8392
652c393a
JB
8393 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8394 if (!crtc->fb)
8395 continue;
8396
c65355bb
CW
8397 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8398 continue;
8399
8400 intel_increase_pllclock(crtc);
8401 if (ring && intel_fbc_enabled(dev))
8402 ring->fbc_dirty = true;
652c393a
JB
8403 }
8404}
8405
79e53945
JB
8406static void intel_crtc_destroy(struct drm_crtc *crtc)
8407{
8408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8409 struct drm_device *dev = crtc->dev;
8410 struct intel_unpin_work *work;
8411 unsigned long flags;
8412
8413 spin_lock_irqsave(&dev->event_lock, flags);
8414 work = intel_crtc->unpin_work;
8415 intel_crtc->unpin_work = NULL;
8416 spin_unlock_irqrestore(&dev->event_lock, flags);
8417
8418 if (work) {
8419 cancel_work_sync(&work->work);
8420 kfree(work);
8421 }
79e53945 8422
40ccc72b
MK
8423 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8424
79e53945 8425 drm_crtc_cleanup(crtc);
67e77c5a 8426
79e53945
JB
8427 kfree(intel_crtc);
8428}
8429
6b95a207
KH
8430static void intel_unpin_work_fn(struct work_struct *__work)
8431{
8432 struct intel_unpin_work *work =
8433 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8434 struct drm_device *dev = work->crtc->dev;
6b95a207 8435
b4a98e57 8436 mutex_lock(&dev->struct_mutex);
1690e1eb 8437 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8438 drm_gem_object_unreference(&work->pending_flip_obj->base);
8439 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8440
b4a98e57
CW
8441 intel_update_fbc(dev);
8442 mutex_unlock(&dev->struct_mutex);
8443
8444 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8445 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8446
6b95a207
KH
8447 kfree(work);
8448}
8449
1afe3e9d 8450static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8451 struct drm_crtc *crtc)
6b95a207
KH
8452{
8453 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
8454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8455 struct intel_unpin_work *work;
6b95a207
KH
8456 unsigned long flags;
8457
8458 /* Ignore early vblank irqs */
8459 if (intel_crtc == NULL)
8460 return;
8461
8462 spin_lock_irqsave(&dev->event_lock, flags);
8463 work = intel_crtc->unpin_work;
e7d841ca
CW
8464
8465 /* Ensure we don't miss a work->pending update ... */
8466 smp_rmb();
8467
8468 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8469 spin_unlock_irqrestore(&dev->event_lock, flags);
8470 return;
8471 }
8472
e7d841ca
CW
8473 /* and that the unpin work is consistent wrt ->pending. */
8474 smp_rmb();
8475
6b95a207 8476 intel_crtc->unpin_work = NULL;
6b95a207 8477
45a066eb
RC
8478 if (work->event)
8479 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8480
0af7e4df
MK
8481 drm_vblank_put(dev, intel_crtc->pipe);
8482
6b95a207
KH
8483 spin_unlock_irqrestore(&dev->event_lock, flags);
8484
2c10d571 8485 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8486
8487 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8488
8489 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8490}
8491
1afe3e9d
JB
8492void intel_finish_page_flip(struct drm_device *dev, int pipe)
8493{
8494 drm_i915_private_t *dev_priv = dev->dev_private;
8495 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8496
49b14a5c 8497 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8498}
8499
8500void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8501{
8502 drm_i915_private_t *dev_priv = dev->dev_private;
8503 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8504
49b14a5c 8505 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8506}
8507
6b95a207
KH
8508void intel_prepare_page_flip(struct drm_device *dev, int plane)
8509{
8510 drm_i915_private_t *dev_priv = dev->dev_private;
8511 struct intel_crtc *intel_crtc =
8512 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8513 unsigned long flags;
8514
e7d841ca
CW
8515 /* NB: An MMIO update of the plane base pointer will also
8516 * generate a page-flip completion irq, i.e. every modeset
8517 * is also accompanied by a spurious intel_prepare_page_flip().
8518 */
6b95a207 8519 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8520 if (intel_crtc->unpin_work)
8521 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8522 spin_unlock_irqrestore(&dev->event_lock, flags);
8523}
8524
e7d841ca
CW
8525inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8526{
8527 /* Ensure that the work item is consistent when activating it ... */
8528 smp_wmb();
8529 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8530 /* and that it is marked active as soon as the irq could fire. */
8531 smp_wmb();
8532}
8533
8c9f3aaf
JB
8534static int intel_gen2_queue_flip(struct drm_device *dev,
8535 struct drm_crtc *crtc,
8536 struct drm_framebuffer *fb,
ed8d1975
KP
8537 struct drm_i915_gem_object *obj,
8538 uint32_t flags)
8c9f3aaf
JB
8539{
8540 struct drm_i915_private *dev_priv = dev->dev_private;
8541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8542 u32 flip_mask;
6d90c952 8543 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8544 int ret;
8545
6d90c952 8546 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8547 if (ret)
83d4092b 8548 goto err;
8c9f3aaf 8549
6d90c952 8550 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8551 if (ret)
83d4092b 8552 goto err_unpin;
8c9f3aaf
JB
8553
8554 /* Can't queue multiple flips, so wait for the previous
8555 * one to finish before executing the next.
8556 */
8557 if (intel_crtc->plane)
8558 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8559 else
8560 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8561 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8562 intel_ring_emit(ring, MI_NOOP);
8563 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8564 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8565 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8566 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8567 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8568
8569 intel_mark_page_flip_active(intel_crtc);
09246732 8570 __intel_ring_advance(ring);
83d4092b
CW
8571 return 0;
8572
8573err_unpin:
8574 intel_unpin_fb_obj(obj);
8575err:
8c9f3aaf
JB
8576 return ret;
8577}
8578
8579static int intel_gen3_queue_flip(struct drm_device *dev,
8580 struct drm_crtc *crtc,
8581 struct drm_framebuffer *fb,
ed8d1975
KP
8582 struct drm_i915_gem_object *obj,
8583 uint32_t flags)
8c9f3aaf
JB
8584{
8585 struct drm_i915_private *dev_priv = dev->dev_private;
8586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8587 u32 flip_mask;
6d90c952 8588 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8589 int ret;
8590
6d90c952 8591 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8592 if (ret)
83d4092b 8593 goto err;
8c9f3aaf 8594
6d90c952 8595 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8596 if (ret)
83d4092b 8597 goto err_unpin;
8c9f3aaf
JB
8598
8599 if (intel_crtc->plane)
8600 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8601 else
8602 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8603 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8604 intel_ring_emit(ring, MI_NOOP);
8605 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8606 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8607 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8608 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8609 intel_ring_emit(ring, MI_NOOP);
8610
e7d841ca 8611 intel_mark_page_flip_active(intel_crtc);
09246732 8612 __intel_ring_advance(ring);
83d4092b
CW
8613 return 0;
8614
8615err_unpin:
8616 intel_unpin_fb_obj(obj);
8617err:
8c9f3aaf
JB
8618 return ret;
8619}
8620
8621static int intel_gen4_queue_flip(struct drm_device *dev,
8622 struct drm_crtc *crtc,
8623 struct drm_framebuffer *fb,
ed8d1975
KP
8624 struct drm_i915_gem_object *obj,
8625 uint32_t flags)
8c9f3aaf
JB
8626{
8627 struct drm_i915_private *dev_priv = dev->dev_private;
8628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8629 uint32_t pf, pipesrc;
6d90c952 8630 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8631 int ret;
8632
6d90c952 8633 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8634 if (ret)
83d4092b 8635 goto err;
8c9f3aaf 8636
6d90c952 8637 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8638 if (ret)
83d4092b 8639 goto err_unpin;
8c9f3aaf
JB
8640
8641 /* i965+ uses the linear or tiled offsets from the
8642 * Display Registers (which do not change across a page-flip)
8643 * so we need only reprogram the base address.
8644 */
6d90c952
DV
8645 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8646 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8647 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8648 intel_ring_emit(ring,
f343c5f6 8649 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8650 obj->tiling_mode);
8c9f3aaf
JB
8651
8652 /* XXX Enabling the panel-fitter across page-flip is so far
8653 * untested on non-native modes, so ignore it for now.
8654 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8655 */
8656 pf = 0;
8657 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8658 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8659
8660 intel_mark_page_flip_active(intel_crtc);
09246732 8661 __intel_ring_advance(ring);
83d4092b
CW
8662 return 0;
8663
8664err_unpin:
8665 intel_unpin_fb_obj(obj);
8666err:
8c9f3aaf
JB
8667 return ret;
8668}
8669
8670static int intel_gen6_queue_flip(struct drm_device *dev,
8671 struct drm_crtc *crtc,
8672 struct drm_framebuffer *fb,
ed8d1975
KP
8673 struct drm_i915_gem_object *obj,
8674 uint32_t flags)
8c9f3aaf
JB
8675{
8676 struct drm_i915_private *dev_priv = dev->dev_private;
8677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8678 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8679 uint32_t pf, pipesrc;
8680 int ret;
8681
6d90c952 8682 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8683 if (ret)
83d4092b 8684 goto err;
8c9f3aaf 8685
6d90c952 8686 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8687 if (ret)
83d4092b 8688 goto err_unpin;
8c9f3aaf 8689
6d90c952
DV
8690 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8691 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8692 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8693 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8694
dc257cf1
DV
8695 /* Contrary to the suggestions in the documentation,
8696 * "Enable Panel Fitter" does not seem to be required when page
8697 * flipping with a non-native mode, and worse causes a normal
8698 * modeset to fail.
8699 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8700 */
8701 pf = 0;
8c9f3aaf 8702 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8703 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8704
8705 intel_mark_page_flip_active(intel_crtc);
09246732 8706 __intel_ring_advance(ring);
83d4092b
CW
8707 return 0;
8708
8709err_unpin:
8710 intel_unpin_fb_obj(obj);
8711err:
8c9f3aaf
JB
8712 return ret;
8713}
8714
7c9017e5
JB
8715static int intel_gen7_queue_flip(struct drm_device *dev,
8716 struct drm_crtc *crtc,
8717 struct drm_framebuffer *fb,
ed8d1975
KP
8718 struct drm_i915_gem_object *obj,
8719 uint32_t flags)
7c9017e5
JB
8720{
8721 struct drm_i915_private *dev_priv = dev->dev_private;
8722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8723 struct intel_ring_buffer *ring;
cb05d8de 8724 uint32_t plane_bit = 0;
ffe74d75
CW
8725 int len, ret;
8726
8727 ring = obj->ring;
1c5fd085 8728 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8729 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8730
8731 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8732 if (ret)
83d4092b 8733 goto err;
7c9017e5 8734
cb05d8de
DV
8735 switch(intel_crtc->plane) {
8736 case PLANE_A:
8737 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8738 break;
8739 case PLANE_B:
8740 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8741 break;
8742 case PLANE_C:
8743 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8744 break;
8745 default:
8746 WARN_ONCE(1, "unknown plane in flip command\n");
8747 ret = -ENODEV;
ab3951eb 8748 goto err_unpin;
cb05d8de
DV
8749 }
8750
ffe74d75
CW
8751 len = 4;
8752 if (ring->id == RCS)
8753 len += 6;
8754
8755 ret = intel_ring_begin(ring, len);
7c9017e5 8756 if (ret)
83d4092b 8757 goto err_unpin;
7c9017e5 8758
ffe74d75
CW
8759 /* Unmask the flip-done completion message. Note that the bspec says that
8760 * we should do this for both the BCS and RCS, and that we must not unmask
8761 * more than one flip event at any time (or ensure that one flip message
8762 * can be sent by waiting for flip-done prior to queueing new flips).
8763 * Experimentation says that BCS works despite DERRMR masking all
8764 * flip-done completion events and that unmasking all planes at once
8765 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8766 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8767 */
8768 if (ring->id == RCS) {
8769 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8770 intel_ring_emit(ring, DERRMR);
8771 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8772 DERRMR_PIPEB_PRI_FLIP_DONE |
8773 DERRMR_PIPEC_PRI_FLIP_DONE));
22613c96
VS
8774 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8775 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8776 intel_ring_emit(ring, DERRMR);
8777 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8778 }
8779
cb05d8de 8780 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8781 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8782 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8783 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8784
8785 intel_mark_page_flip_active(intel_crtc);
09246732 8786 __intel_ring_advance(ring);
83d4092b
CW
8787 return 0;
8788
8789err_unpin:
8790 intel_unpin_fb_obj(obj);
8791err:
7c9017e5
JB
8792 return ret;
8793}
8794
8c9f3aaf
JB
8795static int intel_default_queue_flip(struct drm_device *dev,
8796 struct drm_crtc *crtc,
8797 struct drm_framebuffer *fb,
ed8d1975
KP
8798 struct drm_i915_gem_object *obj,
8799 uint32_t flags)
8c9f3aaf
JB
8800{
8801 return -ENODEV;
8802}
8803
6b95a207
KH
8804static int intel_crtc_page_flip(struct drm_crtc *crtc,
8805 struct drm_framebuffer *fb,
ed8d1975
KP
8806 struct drm_pending_vblank_event *event,
8807 uint32_t page_flip_flags)
6b95a207
KH
8808{
8809 struct drm_device *dev = crtc->dev;
8810 struct drm_i915_private *dev_priv = dev->dev_private;
4a35f83b
VS
8811 struct drm_framebuffer *old_fb = crtc->fb;
8812 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8814 struct intel_unpin_work *work;
8c9f3aaf 8815 unsigned long flags;
52e68630 8816 int ret;
6b95a207 8817
e6a595d2
VS
8818 /* Can't change pixel format via MI display flips. */
8819 if (fb->pixel_format != crtc->fb->pixel_format)
8820 return -EINVAL;
8821
8822 /*
8823 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8824 * Note that pitch changes could also affect these register.
8825 */
8826 if (INTEL_INFO(dev)->gen > 3 &&
8827 (fb->offsets[0] != crtc->fb->offsets[0] ||
8828 fb->pitches[0] != crtc->fb->pitches[0]))
8829 return -EINVAL;
8830
f900db47
CW
8831 if (i915_terminally_wedged(&dev_priv->gpu_error))
8832 goto out_hang;
8833
b14c5679 8834 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8835 if (work == NULL)
8836 return -ENOMEM;
8837
6b95a207 8838 work->event = event;
b4a98e57 8839 work->crtc = crtc;
4a35f83b 8840 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8841 INIT_WORK(&work->work, intel_unpin_work_fn);
8842
7317c75e
JB
8843 ret = drm_vblank_get(dev, intel_crtc->pipe);
8844 if (ret)
8845 goto free_work;
8846
6b95a207
KH
8847 /* We borrow the event spin lock for protecting unpin_work */
8848 spin_lock_irqsave(&dev->event_lock, flags);
8849 if (intel_crtc->unpin_work) {
8850 spin_unlock_irqrestore(&dev->event_lock, flags);
8851 kfree(work);
7317c75e 8852 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8853
8854 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8855 return -EBUSY;
8856 }
8857 intel_crtc->unpin_work = work;
8858 spin_unlock_irqrestore(&dev->event_lock, flags);
8859
b4a98e57
CW
8860 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8861 flush_workqueue(dev_priv->wq);
8862
79158103
CW
8863 ret = i915_mutex_lock_interruptible(dev);
8864 if (ret)
8865 goto cleanup;
6b95a207 8866
75dfca80 8867 /* Reference the objects for the scheduled work. */
05394f39
CW
8868 drm_gem_object_reference(&work->old_fb_obj->base);
8869 drm_gem_object_reference(&obj->base);
6b95a207
KH
8870
8871 crtc->fb = fb;
96b099fd 8872
e1f99ce6 8873 work->pending_flip_obj = obj;
e1f99ce6 8874
4e5359cd
SF
8875 work->enable_stall_check = true;
8876
b4a98e57 8877 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8878 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8879
ed8d1975 8880 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8881 if (ret)
8882 goto cleanup_pending;
6b95a207 8883
7782de3b 8884 intel_disable_fbc(dev);
c65355bb 8885 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8886 mutex_unlock(&dev->struct_mutex);
8887
e5510fac
JB
8888 trace_i915_flip_request(intel_crtc->plane, obj);
8889
6b95a207 8890 return 0;
96b099fd 8891
8c9f3aaf 8892cleanup_pending:
b4a98e57 8893 atomic_dec(&intel_crtc->unpin_work_count);
4a35f83b 8894 crtc->fb = old_fb;
05394f39
CW
8895 drm_gem_object_unreference(&work->old_fb_obj->base);
8896 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8897 mutex_unlock(&dev->struct_mutex);
8898
79158103 8899cleanup:
96b099fd
CW
8900 spin_lock_irqsave(&dev->event_lock, flags);
8901 intel_crtc->unpin_work = NULL;
8902 spin_unlock_irqrestore(&dev->event_lock, flags);
8903
7317c75e
JB
8904 drm_vblank_put(dev, intel_crtc->pipe);
8905free_work:
96b099fd
CW
8906 kfree(work);
8907
f900db47
CW
8908 if (ret == -EIO) {
8909out_hang:
8910 intel_crtc_wait_for_pending_flips(crtc);
8911 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8912 if (ret == 0 && event)
8913 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8914 }
96b099fd 8915 return ret;
6b95a207
KH
8916}
8917
f6e5b160 8918static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8919 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8920 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8921};
8922
9a935856
DV
8923/**
8924 * intel_modeset_update_staged_output_state
8925 *
8926 * Updates the staged output configuration state, e.g. after we've read out the
8927 * current hw state.
8928 */
8929static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 8930{
7668851f 8931 struct intel_crtc *crtc;
9a935856
DV
8932 struct intel_encoder *encoder;
8933 struct intel_connector *connector;
f6e5b160 8934
9a935856
DV
8935 list_for_each_entry(connector, &dev->mode_config.connector_list,
8936 base.head) {
8937 connector->new_encoder =
8938 to_intel_encoder(connector->base.encoder);
8939 }
f6e5b160 8940
9a935856
DV
8941 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8942 base.head) {
8943 encoder->new_crtc =
8944 to_intel_crtc(encoder->base.crtc);
8945 }
7668851f
VS
8946
8947 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8948 base.head) {
8949 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
8950
8951 if (crtc->new_enabled)
8952 crtc->new_config = &crtc->config;
8953 else
8954 crtc->new_config = NULL;
7668851f 8955 }
f6e5b160
CW
8956}
8957
9a935856
DV
8958/**
8959 * intel_modeset_commit_output_state
8960 *
8961 * This function copies the stage display pipe configuration to the real one.
8962 */
8963static void intel_modeset_commit_output_state(struct drm_device *dev)
8964{
7668851f 8965 struct intel_crtc *crtc;
9a935856
DV
8966 struct intel_encoder *encoder;
8967 struct intel_connector *connector;
f6e5b160 8968
9a935856
DV
8969 list_for_each_entry(connector, &dev->mode_config.connector_list,
8970 base.head) {
8971 connector->base.encoder = &connector->new_encoder->base;
8972 }
f6e5b160 8973
9a935856
DV
8974 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8975 base.head) {
8976 encoder->base.crtc = &encoder->new_crtc->base;
8977 }
7668851f
VS
8978
8979 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8980 base.head) {
8981 crtc->base.enabled = crtc->new_enabled;
8982 }
9a935856
DV
8983}
8984
050f7aeb
DV
8985static void
8986connected_sink_compute_bpp(struct intel_connector * connector,
8987 struct intel_crtc_config *pipe_config)
8988{
8989 int bpp = pipe_config->pipe_bpp;
8990
8991 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8992 connector->base.base.id,
8993 drm_get_connector_name(&connector->base));
8994
8995 /* Don't use an invalid EDID bpc value */
8996 if (connector->base.display_info.bpc &&
8997 connector->base.display_info.bpc * 3 < bpp) {
8998 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8999 bpp, connector->base.display_info.bpc*3);
9000 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9001 }
9002
9003 /* Clamp bpp to 8 on screens without EDID 1.4 */
9004 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9005 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9006 bpp);
9007 pipe_config->pipe_bpp = 24;
9008 }
9009}
9010
4e53c2e0 9011static int
050f7aeb
DV
9012compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9013 struct drm_framebuffer *fb,
9014 struct intel_crtc_config *pipe_config)
4e53c2e0 9015{
050f7aeb
DV
9016 struct drm_device *dev = crtc->base.dev;
9017 struct intel_connector *connector;
4e53c2e0
DV
9018 int bpp;
9019
d42264b1
DV
9020 switch (fb->pixel_format) {
9021 case DRM_FORMAT_C8:
4e53c2e0
DV
9022 bpp = 8*3; /* since we go through a colormap */
9023 break;
d42264b1
DV
9024 case DRM_FORMAT_XRGB1555:
9025 case DRM_FORMAT_ARGB1555:
9026 /* checked in intel_framebuffer_init already */
9027 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9028 return -EINVAL;
9029 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9030 bpp = 6*3; /* min is 18bpp */
9031 break;
d42264b1
DV
9032 case DRM_FORMAT_XBGR8888:
9033 case DRM_FORMAT_ABGR8888:
9034 /* checked in intel_framebuffer_init already */
9035 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9036 return -EINVAL;
9037 case DRM_FORMAT_XRGB8888:
9038 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9039 bpp = 8*3;
9040 break;
d42264b1
DV
9041 case DRM_FORMAT_XRGB2101010:
9042 case DRM_FORMAT_ARGB2101010:
9043 case DRM_FORMAT_XBGR2101010:
9044 case DRM_FORMAT_ABGR2101010:
9045 /* checked in intel_framebuffer_init already */
9046 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9047 return -EINVAL;
4e53c2e0
DV
9048 bpp = 10*3;
9049 break;
baba133a 9050 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9051 default:
9052 DRM_DEBUG_KMS("unsupported depth\n");
9053 return -EINVAL;
9054 }
9055
4e53c2e0
DV
9056 pipe_config->pipe_bpp = bpp;
9057
9058 /* Clamp display bpp to EDID value */
9059 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9060 base.head) {
1b829e05
DV
9061 if (!connector->new_encoder ||
9062 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9063 continue;
9064
050f7aeb 9065 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9066 }
9067
9068 return bpp;
9069}
9070
644db711
DV
9071static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9072{
9073 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9074 "type: 0x%x flags: 0x%x\n",
1342830c 9075 mode->crtc_clock,
644db711
DV
9076 mode->crtc_hdisplay, mode->crtc_hsync_start,
9077 mode->crtc_hsync_end, mode->crtc_htotal,
9078 mode->crtc_vdisplay, mode->crtc_vsync_start,
9079 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9080}
9081
c0b03411
DV
9082static void intel_dump_pipe_config(struct intel_crtc *crtc,
9083 struct intel_crtc_config *pipe_config,
9084 const char *context)
9085{
9086 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9087 context, pipe_name(crtc->pipe));
9088
9089 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9090 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9091 pipe_config->pipe_bpp, pipe_config->dither);
9092 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9093 pipe_config->has_pch_encoder,
9094 pipe_config->fdi_lanes,
9095 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9096 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9097 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9098 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9099 pipe_config->has_dp_encoder,
9100 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9101 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9102 pipe_config->dp_m_n.tu);
c0b03411
DV
9103 DRM_DEBUG_KMS("requested mode:\n");
9104 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9105 DRM_DEBUG_KMS("adjusted mode:\n");
9106 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9107 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9108 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9109 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9110 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9111 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9112 pipe_config->gmch_pfit.control,
9113 pipe_config->gmch_pfit.pgm_ratios,
9114 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9115 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9116 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9117 pipe_config->pch_pfit.size,
9118 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9119 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9120 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9121}
9122
accfc0c5
DV
9123static bool check_encoder_cloning(struct drm_crtc *crtc)
9124{
9125 int num_encoders = 0;
9126 bool uncloneable_encoders = false;
9127 struct intel_encoder *encoder;
9128
9129 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
9130 base.head) {
9131 if (&encoder->new_crtc->base != crtc)
9132 continue;
9133
9134 num_encoders++;
9135 if (!encoder->cloneable)
9136 uncloneable_encoders = true;
9137 }
9138
9139 return !(num_encoders > 1 && uncloneable_encoders);
9140}
9141
b8cecdf5
DV
9142static struct intel_crtc_config *
9143intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9144 struct drm_framebuffer *fb,
b8cecdf5 9145 struct drm_display_mode *mode)
ee7b9f93 9146{
7758a113 9147 struct drm_device *dev = crtc->dev;
7758a113 9148 struct intel_encoder *encoder;
b8cecdf5 9149 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9150 int plane_bpp, ret = -EINVAL;
9151 bool retry = true;
ee7b9f93 9152
accfc0c5
DV
9153 if (!check_encoder_cloning(crtc)) {
9154 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9155 return ERR_PTR(-EINVAL);
9156 }
9157
b8cecdf5
DV
9158 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9159 if (!pipe_config)
7758a113
DV
9160 return ERR_PTR(-ENOMEM);
9161
b8cecdf5
DV
9162 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9163 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9164
e143a21c
DV
9165 pipe_config->cpu_transcoder =
9166 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9167 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9168
2960bc9c
ID
9169 /*
9170 * Sanitize sync polarity flags based on requested ones. If neither
9171 * positive or negative polarity is requested, treat this as meaning
9172 * negative polarity.
9173 */
9174 if (!(pipe_config->adjusted_mode.flags &
9175 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9176 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9177
9178 if (!(pipe_config->adjusted_mode.flags &
9179 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9180 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9181
050f7aeb
DV
9182 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9183 * plane pixel format and any sink constraints into account. Returns the
9184 * source plane bpp so that dithering can be selected on mismatches
9185 * after encoders and crtc also have had their say. */
9186 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9187 fb, pipe_config);
4e53c2e0
DV
9188 if (plane_bpp < 0)
9189 goto fail;
9190
e41a56be
VS
9191 /*
9192 * Determine the real pipe dimensions. Note that stereo modes can
9193 * increase the actual pipe size due to the frame doubling and
9194 * insertion of additional space for blanks between the frame. This
9195 * is stored in the crtc timings. We use the requested mode to do this
9196 * computation to clearly distinguish it from the adjusted mode, which
9197 * can be changed by the connectors in the below retry loop.
9198 */
9199 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9200 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9201 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9202
e29c22c0 9203encoder_retry:
ef1b460d 9204 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9205 pipe_config->port_clock = 0;
ef1b460d 9206 pipe_config->pixel_multiplier = 1;
ff9a6750 9207
135c81b8 9208 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9209 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9210
7758a113
DV
9211 /* Pass our mode to the connectors and the CRTC to give them a chance to
9212 * adjust it according to limitations or connector properties, and also
9213 * a chance to reject the mode entirely.
47f1c6c9 9214 */
7758a113
DV
9215 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9216 base.head) {
47f1c6c9 9217
7758a113
DV
9218 if (&encoder->new_crtc->base != crtc)
9219 continue;
7ae89233 9220
efea6e8e
DV
9221 if (!(encoder->compute_config(encoder, pipe_config))) {
9222 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9223 goto fail;
9224 }
ee7b9f93 9225 }
47f1c6c9 9226
ff9a6750
DV
9227 /* Set default port clock if not overwritten by the encoder. Needs to be
9228 * done afterwards in case the encoder adjusts the mode. */
9229 if (!pipe_config->port_clock)
241bfc38
DL
9230 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9231 * pipe_config->pixel_multiplier;
ff9a6750 9232
a43f6e0f 9233 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9234 if (ret < 0) {
7758a113
DV
9235 DRM_DEBUG_KMS("CRTC fixup failed\n");
9236 goto fail;
ee7b9f93 9237 }
e29c22c0
DV
9238
9239 if (ret == RETRY) {
9240 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9241 ret = -EINVAL;
9242 goto fail;
9243 }
9244
9245 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9246 retry = false;
9247 goto encoder_retry;
9248 }
9249
4e53c2e0
DV
9250 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9251 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9252 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9253
b8cecdf5 9254 return pipe_config;
7758a113 9255fail:
b8cecdf5 9256 kfree(pipe_config);
e29c22c0 9257 return ERR_PTR(ret);
ee7b9f93 9258}
47f1c6c9 9259
e2e1ed41
DV
9260/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9261 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9262static void
9263intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9264 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9265{
9266 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9267 struct drm_device *dev = crtc->dev;
9268 struct intel_encoder *encoder;
9269 struct intel_connector *connector;
9270 struct drm_crtc *tmp_crtc;
79e53945 9271
e2e1ed41 9272 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9273
e2e1ed41
DV
9274 /* Check which crtcs have changed outputs connected to them, these need
9275 * to be part of the prepare_pipes mask. We don't (yet) support global
9276 * modeset across multiple crtcs, so modeset_pipes will only have one
9277 * bit set at most. */
9278 list_for_each_entry(connector, &dev->mode_config.connector_list,
9279 base.head) {
9280 if (connector->base.encoder == &connector->new_encoder->base)
9281 continue;
79e53945 9282
e2e1ed41
DV
9283 if (connector->base.encoder) {
9284 tmp_crtc = connector->base.encoder->crtc;
9285
9286 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9287 }
9288
9289 if (connector->new_encoder)
9290 *prepare_pipes |=
9291 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9292 }
9293
e2e1ed41
DV
9294 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9295 base.head) {
9296 if (encoder->base.crtc == &encoder->new_crtc->base)
9297 continue;
9298
9299 if (encoder->base.crtc) {
9300 tmp_crtc = encoder->base.crtc;
9301
9302 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9303 }
9304
9305 if (encoder->new_crtc)
9306 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9307 }
9308
7668851f 9309 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9310 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9311 base.head) {
7668851f 9312 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9313 continue;
7e7d76c3 9314
7668851f 9315 if (!intel_crtc->new_enabled)
e2e1ed41 9316 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9317 else
9318 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9319 }
9320
e2e1ed41
DV
9321
9322 /* set_mode is also used to update properties on life display pipes. */
9323 intel_crtc = to_intel_crtc(crtc);
7668851f 9324 if (intel_crtc->new_enabled)
e2e1ed41
DV
9325 *prepare_pipes |= 1 << intel_crtc->pipe;
9326
b6c5164d
DV
9327 /*
9328 * For simplicity do a full modeset on any pipe where the output routing
9329 * changed. We could be more clever, but that would require us to be
9330 * more careful with calling the relevant encoder->mode_set functions.
9331 */
e2e1ed41
DV
9332 if (*prepare_pipes)
9333 *modeset_pipes = *prepare_pipes;
9334
9335 /* ... and mask these out. */
9336 *modeset_pipes &= ~(*disable_pipes);
9337 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9338
9339 /*
9340 * HACK: We don't (yet) fully support global modesets. intel_set_config
9341 * obies this rule, but the modeset restore mode of
9342 * intel_modeset_setup_hw_state does not.
9343 */
9344 *modeset_pipes &= 1 << intel_crtc->pipe;
9345 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9346
9347 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9348 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9349}
79e53945 9350
ea9d758d 9351static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9352{
ea9d758d 9353 struct drm_encoder *encoder;
f6e5b160 9354 struct drm_device *dev = crtc->dev;
f6e5b160 9355
ea9d758d
DV
9356 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9357 if (encoder->crtc == crtc)
9358 return true;
9359
9360 return false;
9361}
9362
9363static void
9364intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9365{
9366 struct intel_encoder *intel_encoder;
9367 struct intel_crtc *intel_crtc;
9368 struct drm_connector *connector;
9369
9370 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9371 base.head) {
9372 if (!intel_encoder->base.crtc)
9373 continue;
9374
9375 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9376
9377 if (prepare_pipes & (1 << intel_crtc->pipe))
9378 intel_encoder->connectors_active = false;
9379 }
9380
9381 intel_modeset_commit_output_state(dev);
9382
7668851f 9383 /* Double check state. */
ea9d758d
DV
9384 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9385 base.head) {
7668851f 9386 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9387 WARN_ON(intel_crtc->new_config &&
9388 intel_crtc->new_config != &intel_crtc->config);
9389 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9390 }
9391
9392 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9393 if (!connector->encoder || !connector->encoder->crtc)
9394 continue;
9395
9396 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9397
9398 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9399 struct drm_property *dpms_property =
9400 dev->mode_config.dpms_property;
9401
ea9d758d 9402 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9403 drm_object_property_set_value(&connector->base,
68d34720
DV
9404 dpms_property,
9405 DRM_MODE_DPMS_ON);
ea9d758d
DV
9406
9407 intel_encoder = to_intel_encoder(connector->encoder);
9408 intel_encoder->connectors_active = true;
9409 }
9410 }
9411
9412}
9413
3bd26263 9414static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9415{
3bd26263 9416 int diff;
f1f644dc
JB
9417
9418 if (clock1 == clock2)
9419 return true;
9420
9421 if (!clock1 || !clock2)
9422 return false;
9423
9424 diff = abs(clock1 - clock2);
9425
9426 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9427 return true;
9428
9429 return false;
9430}
9431
25c5b266
DV
9432#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9433 list_for_each_entry((intel_crtc), \
9434 &(dev)->mode_config.crtc_list, \
9435 base.head) \
0973f18f 9436 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9437
0e8ffe1b 9438static bool
2fa2fe9a
DV
9439intel_pipe_config_compare(struct drm_device *dev,
9440 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9441 struct intel_crtc_config *pipe_config)
9442{
66e985c0
DV
9443#define PIPE_CONF_CHECK_X(name) \
9444 if (current_config->name != pipe_config->name) { \
9445 DRM_ERROR("mismatch in " #name " " \
9446 "(expected 0x%08x, found 0x%08x)\n", \
9447 current_config->name, \
9448 pipe_config->name); \
9449 return false; \
9450 }
9451
08a24034
DV
9452#define PIPE_CONF_CHECK_I(name) \
9453 if (current_config->name != pipe_config->name) { \
9454 DRM_ERROR("mismatch in " #name " " \
9455 "(expected %i, found %i)\n", \
9456 current_config->name, \
9457 pipe_config->name); \
9458 return false; \
88adfff1
DV
9459 }
9460
1bd1bd80
DV
9461#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9462 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9463 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9464 "(expected %i, found %i)\n", \
9465 current_config->name & (mask), \
9466 pipe_config->name & (mask)); \
9467 return false; \
9468 }
9469
5e550656
VS
9470#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9471 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9472 DRM_ERROR("mismatch in " #name " " \
9473 "(expected %i, found %i)\n", \
9474 current_config->name, \
9475 pipe_config->name); \
9476 return false; \
9477 }
9478
bb760063
DV
9479#define PIPE_CONF_QUIRK(quirk) \
9480 ((current_config->quirks | pipe_config->quirks) & (quirk))
9481
eccb140b
DV
9482 PIPE_CONF_CHECK_I(cpu_transcoder);
9483
08a24034
DV
9484 PIPE_CONF_CHECK_I(has_pch_encoder);
9485 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9486 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9487 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9488 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9489 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9490 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9491
eb14cb74
VS
9492 PIPE_CONF_CHECK_I(has_dp_encoder);
9493 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9494 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9495 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9496 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9497 PIPE_CONF_CHECK_I(dp_m_n.tu);
9498
1bd1bd80
DV
9499 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9500 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9501 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9502 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9503 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9504 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9505
9506 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9507 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9508 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9509 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9510 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9511 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9512
c93f54cf 9513 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9514
1bd1bd80
DV
9515 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9516 DRM_MODE_FLAG_INTERLACE);
9517
bb760063
DV
9518 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9519 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9520 DRM_MODE_FLAG_PHSYNC);
9521 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9522 DRM_MODE_FLAG_NHSYNC);
9523 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9524 DRM_MODE_FLAG_PVSYNC);
9525 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9526 DRM_MODE_FLAG_NVSYNC);
9527 }
045ac3b5 9528
37327abd
VS
9529 PIPE_CONF_CHECK_I(pipe_src_w);
9530 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9531
2fa2fe9a
DV
9532 PIPE_CONF_CHECK_I(gmch_pfit.control);
9533 /* pfit ratios are autocomputed by the hw on gen4+ */
9534 if (INTEL_INFO(dev)->gen < 4)
9535 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9536 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9537 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9538 if (current_config->pch_pfit.enabled) {
9539 PIPE_CONF_CHECK_I(pch_pfit.pos);
9540 PIPE_CONF_CHECK_I(pch_pfit.size);
9541 }
2fa2fe9a 9542
e59150dc
JB
9543 /* BDW+ don't expose a synchronous way to read the state */
9544 if (IS_HASWELL(dev))
9545 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9546
282740f7
VS
9547 PIPE_CONF_CHECK_I(double_wide);
9548
c0d43d62 9549 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9550 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9551 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9552 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9553 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9554
42571aef
VS
9555 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9556 PIPE_CONF_CHECK_I(pipe_bpp);
9557
a9a7e98a
JB
9558 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9559 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9560
66e985c0 9561#undef PIPE_CONF_CHECK_X
08a24034 9562#undef PIPE_CONF_CHECK_I
1bd1bd80 9563#undef PIPE_CONF_CHECK_FLAGS
5e550656 9564#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9565#undef PIPE_CONF_QUIRK
88adfff1 9566
0e8ffe1b
DV
9567 return true;
9568}
9569
91d1b4bd
DV
9570static void
9571check_connector_state(struct drm_device *dev)
8af6cf88 9572{
8af6cf88
DV
9573 struct intel_connector *connector;
9574
9575 list_for_each_entry(connector, &dev->mode_config.connector_list,
9576 base.head) {
9577 /* This also checks the encoder/connector hw state with the
9578 * ->get_hw_state callbacks. */
9579 intel_connector_check_state(connector);
9580
9581 WARN(&connector->new_encoder->base != connector->base.encoder,
9582 "connector's staged encoder doesn't match current encoder\n");
9583 }
91d1b4bd
DV
9584}
9585
9586static void
9587check_encoder_state(struct drm_device *dev)
9588{
9589 struct intel_encoder *encoder;
9590 struct intel_connector *connector;
8af6cf88
DV
9591
9592 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9593 base.head) {
9594 bool enabled = false;
9595 bool active = false;
9596 enum pipe pipe, tracked_pipe;
9597
9598 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9599 encoder->base.base.id,
9600 drm_get_encoder_name(&encoder->base));
9601
9602 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9603 "encoder's stage crtc doesn't match current crtc\n");
9604 WARN(encoder->connectors_active && !encoder->base.crtc,
9605 "encoder's active_connectors set, but no crtc\n");
9606
9607 list_for_each_entry(connector, &dev->mode_config.connector_list,
9608 base.head) {
9609 if (connector->base.encoder != &encoder->base)
9610 continue;
9611 enabled = true;
9612 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9613 active = true;
9614 }
9615 WARN(!!encoder->base.crtc != enabled,
9616 "encoder's enabled state mismatch "
9617 "(expected %i, found %i)\n",
9618 !!encoder->base.crtc, enabled);
9619 WARN(active && !encoder->base.crtc,
9620 "active encoder with no crtc\n");
9621
9622 WARN(encoder->connectors_active != active,
9623 "encoder's computed active state doesn't match tracked active state "
9624 "(expected %i, found %i)\n", active, encoder->connectors_active);
9625
9626 active = encoder->get_hw_state(encoder, &pipe);
9627 WARN(active != encoder->connectors_active,
9628 "encoder's hw state doesn't match sw tracking "
9629 "(expected %i, found %i)\n",
9630 encoder->connectors_active, active);
9631
9632 if (!encoder->base.crtc)
9633 continue;
9634
9635 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9636 WARN(active && pipe != tracked_pipe,
9637 "active encoder's pipe doesn't match"
9638 "(expected %i, found %i)\n",
9639 tracked_pipe, pipe);
9640
9641 }
91d1b4bd
DV
9642}
9643
9644static void
9645check_crtc_state(struct drm_device *dev)
9646{
9647 drm_i915_private_t *dev_priv = dev->dev_private;
9648 struct intel_crtc *crtc;
9649 struct intel_encoder *encoder;
9650 struct intel_crtc_config pipe_config;
8af6cf88
DV
9651
9652 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9653 base.head) {
9654 bool enabled = false;
9655 bool active = false;
9656
045ac3b5
JB
9657 memset(&pipe_config, 0, sizeof(pipe_config));
9658
8af6cf88
DV
9659 DRM_DEBUG_KMS("[CRTC:%d]\n",
9660 crtc->base.base.id);
9661
9662 WARN(crtc->active && !crtc->base.enabled,
9663 "active crtc, but not enabled in sw tracking\n");
9664
9665 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9666 base.head) {
9667 if (encoder->base.crtc != &crtc->base)
9668 continue;
9669 enabled = true;
9670 if (encoder->connectors_active)
9671 active = true;
9672 }
6c49f241 9673
8af6cf88
DV
9674 WARN(active != crtc->active,
9675 "crtc's computed active state doesn't match tracked active state "
9676 "(expected %i, found %i)\n", active, crtc->active);
9677 WARN(enabled != crtc->base.enabled,
9678 "crtc's computed enabled state doesn't match tracked enabled state "
9679 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9680
0e8ffe1b
DV
9681 active = dev_priv->display.get_pipe_config(crtc,
9682 &pipe_config);
d62cf62a
DV
9683
9684 /* hw state is inconsistent with the pipe A quirk */
9685 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9686 active = crtc->active;
9687
6c49f241
DV
9688 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9689 base.head) {
3eaba51c 9690 enum pipe pipe;
6c49f241
DV
9691 if (encoder->base.crtc != &crtc->base)
9692 continue;
1d37b689 9693 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9694 encoder->get_config(encoder, &pipe_config);
9695 }
9696
0e8ffe1b
DV
9697 WARN(crtc->active != active,
9698 "crtc active state doesn't match with hw state "
9699 "(expected %i, found %i)\n", crtc->active, active);
9700
c0b03411
DV
9701 if (active &&
9702 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9703 WARN(1, "pipe state doesn't match!\n");
9704 intel_dump_pipe_config(crtc, &pipe_config,
9705 "[hw state]");
9706 intel_dump_pipe_config(crtc, &crtc->config,
9707 "[sw state]");
9708 }
8af6cf88
DV
9709 }
9710}
9711
91d1b4bd
DV
9712static void
9713check_shared_dpll_state(struct drm_device *dev)
9714{
9715 drm_i915_private_t *dev_priv = dev->dev_private;
9716 struct intel_crtc *crtc;
9717 struct intel_dpll_hw_state dpll_hw_state;
9718 int i;
5358901f
DV
9719
9720 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9721 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9722 int enabled_crtcs = 0, active_crtcs = 0;
9723 bool active;
9724
9725 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9726
9727 DRM_DEBUG_KMS("%s\n", pll->name);
9728
9729 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9730
9731 WARN(pll->active > pll->refcount,
9732 "more active pll users than references: %i vs %i\n",
9733 pll->active, pll->refcount);
9734 WARN(pll->active && !pll->on,
9735 "pll in active use but not on in sw tracking\n");
35c95375
DV
9736 WARN(pll->on && !pll->active,
9737 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9738 WARN(pll->on != active,
9739 "pll on state mismatch (expected %i, found %i)\n",
9740 pll->on, active);
9741
9742 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9743 base.head) {
9744 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9745 enabled_crtcs++;
9746 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9747 active_crtcs++;
9748 }
9749 WARN(pll->active != active_crtcs,
9750 "pll active crtcs mismatch (expected %i, found %i)\n",
9751 pll->active, active_crtcs);
9752 WARN(pll->refcount != enabled_crtcs,
9753 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9754 pll->refcount, enabled_crtcs);
66e985c0
DV
9755
9756 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9757 sizeof(dpll_hw_state)),
9758 "pll hw state mismatch\n");
5358901f 9759 }
8af6cf88
DV
9760}
9761
91d1b4bd
DV
9762void
9763intel_modeset_check_state(struct drm_device *dev)
9764{
9765 check_connector_state(dev);
9766 check_encoder_state(dev);
9767 check_crtc_state(dev);
9768 check_shared_dpll_state(dev);
9769}
9770
18442d08
VS
9771void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9772 int dotclock)
9773{
9774 /*
9775 * FDI already provided one idea for the dotclock.
9776 * Yell if the encoder disagrees.
9777 */
241bfc38 9778 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9779 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9780 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9781}
9782
f30da187
DV
9783static int __intel_set_mode(struct drm_crtc *crtc,
9784 struct drm_display_mode *mode,
9785 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9786{
9787 struct drm_device *dev = crtc->dev;
dbf2b54e 9788 drm_i915_private_t *dev_priv = dev->dev_private;
4b4b9238 9789 struct drm_display_mode *saved_mode;
b8cecdf5 9790 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9791 struct intel_crtc *intel_crtc;
9792 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9793 int ret = 0;
a6778b3c 9794
4b4b9238 9795 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9796 if (!saved_mode)
9797 return -ENOMEM;
a6778b3c 9798
e2e1ed41 9799 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9800 &prepare_pipes, &disable_pipes);
9801
3ac18232 9802 *saved_mode = crtc->mode;
a6778b3c 9803
25c5b266
DV
9804 /* Hack: Because we don't (yet) support global modeset on multiple
9805 * crtcs, we don't keep track of the new mode for more than one crtc.
9806 * Hence simply check whether any bit is set in modeset_pipes in all the
9807 * pieces of code that are not yet converted to deal with mutliple crtcs
9808 * changing their mode at the same time. */
25c5b266 9809 if (modeset_pipes) {
4e53c2e0 9810 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9811 if (IS_ERR(pipe_config)) {
9812 ret = PTR_ERR(pipe_config);
9813 pipe_config = NULL;
9814
3ac18232 9815 goto out;
25c5b266 9816 }
c0b03411
DV
9817 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9818 "[modeset]");
50741abc 9819 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9820 }
a6778b3c 9821
30a970c6
JB
9822 /*
9823 * See if the config requires any additional preparation, e.g.
9824 * to adjust global state with pipes off. We need to do this
9825 * here so we can get the modeset_pipe updated config for the new
9826 * mode set on this crtc. For other crtcs we need to use the
9827 * adjusted_mode bits in the crtc directly.
9828 */
c164f833 9829 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9830 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9831
c164f833
VS
9832 /* may have added more to prepare_pipes than we should */
9833 prepare_pipes &= ~disable_pipes;
9834 }
9835
460da916
DV
9836 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9837 intel_crtc_disable(&intel_crtc->base);
9838
ea9d758d
DV
9839 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9840 if (intel_crtc->base.enabled)
9841 dev_priv->display.crtc_disable(&intel_crtc->base);
9842 }
a6778b3c 9843
6c4c86f5
DV
9844 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9845 * to set it here already despite that we pass it down the callchain.
f6e5b160 9846 */
b8cecdf5 9847 if (modeset_pipes) {
25c5b266 9848 crtc->mode = *mode;
b8cecdf5
DV
9849 /* mode_set/enable/disable functions rely on a correct pipe
9850 * config. */
9851 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9852 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9853
9854 /*
9855 * Calculate and store various constants which
9856 * are later needed by vblank and swap-completion
9857 * timestamping. They are derived from true hwmode.
9858 */
9859 drm_calc_timestamping_constants(crtc,
9860 &pipe_config->adjusted_mode);
b8cecdf5 9861 }
7758a113 9862
ea9d758d
DV
9863 /* Only after disabling all output pipelines that will be changed can we
9864 * update the the output configuration. */
9865 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9866
47fab737
DV
9867 if (dev_priv->display.modeset_global_resources)
9868 dev_priv->display.modeset_global_resources(dev);
9869
a6778b3c
DV
9870 /* Set up the DPLL and any encoders state that needs to adjust or depend
9871 * on the DPLL.
f6e5b160 9872 */
25c5b266 9873 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9874 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9875 x, y, fb);
9876 if (ret)
9877 goto done;
a6778b3c
DV
9878 }
9879
9880 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9881 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9882 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9883
a6778b3c
DV
9884 /* FIXME: add subpixel order */
9885done:
4b4b9238 9886 if (ret && crtc->enabled)
3ac18232 9887 crtc->mode = *saved_mode;
a6778b3c 9888
3ac18232 9889out:
b8cecdf5 9890 kfree(pipe_config);
3ac18232 9891 kfree(saved_mode);
a6778b3c 9892 return ret;
f6e5b160
CW
9893}
9894
e7457a9a
DL
9895static int intel_set_mode(struct drm_crtc *crtc,
9896 struct drm_display_mode *mode,
9897 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
9898{
9899 int ret;
9900
9901 ret = __intel_set_mode(crtc, mode, x, y, fb);
9902
9903 if (ret == 0)
9904 intel_modeset_check_state(crtc->dev);
9905
9906 return ret;
9907}
9908
c0c36b94
CW
9909void intel_crtc_restore_mode(struct drm_crtc *crtc)
9910{
9911 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9912}
9913
25c5b266
DV
9914#undef for_each_intel_crtc_masked
9915
d9e55608
DV
9916static void intel_set_config_free(struct intel_set_config *config)
9917{
9918 if (!config)
9919 return;
9920
1aa4b628
DV
9921 kfree(config->save_connector_encoders);
9922 kfree(config->save_encoder_crtcs);
7668851f 9923 kfree(config->save_crtc_enabled);
d9e55608
DV
9924 kfree(config);
9925}
9926
85f9eb71
DV
9927static int intel_set_config_save_state(struct drm_device *dev,
9928 struct intel_set_config *config)
9929{
7668851f 9930 struct drm_crtc *crtc;
85f9eb71
DV
9931 struct drm_encoder *encoder;
9932 struct drm_connector *connector;
9933 int count;
9934
7668851f
VS
9935 config->save_crtc_enabled =
9936 kcalloc(dev->mode_config.num_crtc,
9937 sizeof(bool), GFP_KERNEL);
9938 if (!config->save_crtc_enabled)
9939 return -ENOMEM;
9940
1aa4b628
DV
9941 config->save_encoder_crtcs =
9942 kcalloc(dev->mode_config.num_encoder,
9943 sizeof(struct drm_crtc *), GFP_KERNEL);
9944 if (!config->save_encoder_crtcs)
85f9eb71
DV
9945 return -ENOMEM;
9946
1aa4b628
DV
9947 config->save_connector_encoders =
9948 kcalloc(dev->mode_config.num_connector,
9949 sizeof(struct drm_encoder *), GFP_KERNEL);
9950 if (!config->save_connector_encoders)
85f9eb71
DV
9951 return -ENOMEM;
9952
9953 /* Copy data. Note that driver private data is not affected.
9954 * Should anything bad happen only the expected state is
9955 * restored, not the drivers personal bookkeeping.
9956 */
7668851f
VS
9957 count = 0;
9958 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9959 config->save_crtc_enabled[count++] = crtc->enabled;
9960 }
9961
85f9eb71
DV
9962 count = 0;
9963 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 9964 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
9965 }
9966
9967 count = 0;
9968 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 9969 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
9970 }
9971
9972 return 0;
9973}
9974
9975static void intel_set_config_restore_state(struct drm_device *dev,
9976 struct intel_set_config *config)
9977{
7668851f 9978 struct intel_crtc *crtc;
9a935856
DV
9979 struct intel_encoder *encoder;
9980 struct intel_connector *connector;
85f9eb71
DV
9981 int count;
9982
7668851f
VS
9983 count = 0;
9984 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9985 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
9986
9987 if (crtc->new_enabled)
9988 crtc->new_config = &crtc->config;
9989 else
9990 crtc->new_config = NULL;
7668851f
VS
9991 }
9992
85f9eb71 9993 count = 0;
9a935856
DV
9994 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9995 encoder->new_crtc =
9996 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
9997 }
9998
9999 count = 0;
9a935856
DV
10000 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10001 connector->new_encoder =
10002 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
10003 }
10004}
10005
e3de42b6 10006static bool
2e57f47d 10007is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
10008{
10009 int i;
10010
2e57f47d
CW
10011 if (set->num_connectors == 0)
10012 return false;
10013
10014 if (WARN_ON(set->connectors == NULL))
10015 return false;
10016
10017 for (i = 0; i < set->num_connectors; i++)
10018 if (set->connectors[i]->encoder &&
10019 set->connectors[i]->encoder->crtc == set->crtc &&
10020 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
10021 return true;
10022
10023 return false;
10024}
10025
5e2b584e
DV
10026static void
10027intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10028 struct intel_set_config *config)
10029{
10030
10031 /* We should be able to check here if the fb has the same properties
10032 * and then just flip_or_move it */
2e57f47d
CW
10033 if (is_crtc_connector_off(set)) {
10034 config->mode_changed = true;
e3de42b6 10035 } else if (set->crtc->fb != set->fb) {
5e2b584e
DV
10036 /* If we have no fb then treat it as a full mode set */
10037 if (set->crtc->fb == NULL) {
319d9827
JB
10038 struct intel_crtc *intel_crtc =
10039 to_intel_crtc(set->crtc);
10040
d330a953 10041 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
10042 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10043 config->fb_changed = true;
10044 } else {
10045 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10046 config->mode_changed = true;
10047 }
5e2b584e
DV
10048 } else if (set->fb == NULL) {
10049 config->mode_changed = true;
72f4901e
DV
10050 } else if (set->fb->pixel_format !=
10051 set->crtc->fb->pixel_format) {
5e2b584e 10052 config->mode_changed = true;
e3de42b6 10053 } else {
5e2b584e 10054 config->fb_changed = true;
e3de42b6 10055 }
5e2b584e
DV
10056 }
10057
835c5873 10058 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
10059 config->fb_changed = true;
10060
10061 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10062 DRM_DEBUG_KMS("modes are different, full mode set\n");
10063 drm_mode_debug_printmodeline(&set->crtc->mode);
10064 drm_mode_debug_printmodeline(set->mode);
10065 config->mode_changed = true;
10066 }
a1d95703
CW
10067
10068 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10069 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
10070}
10071
2e431051 10072static int
9a935856
DV
10073intel_modeset_stage_output_state(struct drm_device *dev,
10074 struct drm_mode_set *set,
10075 struct intel_set_config *config)
50f56119 10076{
9a935856
DV
10077 struct intel_connector *connector;
10078 struct intel_encoder *encoder;
7668851f 10079 struct intel_crtc *crtc;
f3f08572 10080 int ro;
50f56119 10081
9abdda74 10082 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
10083 * of connectors. For paranoia, double-check this. */
10084 WARN_ON(!set->fb && (set->num_connectors != 0));
10085 WARN_ON(set->fb && (set->num_connectors == 0));
10086
9a935856
DV
10087 list_for_each_entry(connector, &dev->mode_config.connector_list,
10088 base.head) {
10089 /* Otherwise traverse passed in connector list and get encoders
10090 * for them. */
50f56119 10091 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
10092 if (set->connectors[ro] == &connector->base) {
10093 connector->new_encoder = connector->encoder;
50f56119
DV
10094 break;
10095 }
10096 }
10097
9a935856
DV
10098 /* If we disable the crtc, disable all its connectors. Also, if
10099 * the connector is on the changing crtc but not on the new
10100 * connector list, disable it. */
10101 if ((!set->fb || ro == set->num_connectors) &&
10102 connector->base.encoder &&
10103 connector->base.encoder->crtc == set->crtc) {
10104 connector->new_encoder = NULL;
10105
10106 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10107 connector->base.base.id,
10108 drm_get_connector_name(&connector->base));
10109 }
10110
10111
10112 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 10113 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 10114 config->mode_changed = true;
50f56119
DV
10115 }
10116 }
9a935856 10117 /* connector->new_encoder is now updated for all connectors. */
50f56119 10118
9a935856 10119 /* Update crtc of enabled connectors. */
9a935856
DV
10120 list_for_each_entry(connector, &dev->mode_config.connector_list,
10121 base.head) {
7668851f
VS
10122 struct drm_crtc *new_crtc;
10123
9a935856 10124 if (!connector->new_encoder)
50f56119
DV
10125 continue;
10126
9a935856 10127 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
10128
10129 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 10130 if (set->connectors[ro] == &connector->base)
50f56119
DV
10131 new_crtc = set->crtc;
10132 }
10133
10134 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10135 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10136 new_crtc)) {
5e2b584e 10137 return -EINVAL;
50f56119 10138 }
9a935856
DV
10139 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10140
10141 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10142 connector->base.base.id,
10143 drm_get_connector_name(&connector->base),
10144 new_crtc->base.id);
10145 }
10146
10147 /* Check for any encoders that needs to be disabled. */
10148 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10149 base.head) {
5a65f358 10150 int num_connectors = 0;
9a935856
DV
10151 list_for_each_entry(connector,
10152 &dev->mode_config.connector_list,
10153 base.head) {
10154 if (connector->new_encoder == encoder) {
10155 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10156 num_connectors++;
9a935856
DV
10157 }
10158 }
5a65f358
PZ
10159
10160 if (num_connectors == 0)
10161 encoder->new_crtc = NULL;
10162 else if (num_connectors > 1)
10163 return -EINVAL;
10164
9a935856
DV
10165 /* Only now check for crtc changes so we don't miss encoders
10166 * that will be disabled. */
10167 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10168 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10169 config->mode_changed = true;
50f56119
DV
10170 }
10171 }
9a935856 10172 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10173
7668851f
VS
10174 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10175 base.head) {
10176 crtc->new_enabled = false;
10177
10178 list_for_each_entry(encoder,
10179 &dev->mode_config.encoder_list,
10180 base.head) {
10181 if (encoder->new_crtc == crtc) {
10182 crtc->new_enabled = true;
10183 break;
10184 }
10185 }
10186
10187 if (crtc->new_enabled != crtc->base.enabled) {
10188 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10189 crtc->new_enabled ? "en" : "dis");
10190 config->mode_changed = true;
10191 }
7bd0a8e7
VS
10192
10193 if (crtc->new_enabled)
10194 crtc->new_config = &crtc->config;
10195 else
10196 crtc->new_config = NULL;
7668851f
VS
10197 }
10198
2e431051
DV
10199 return 0;
10200}
10201
7d00a1f5
VS
10202static void disable_crtc_nofb(struct intel_crtc *crtc)
10203{
10204 struct drm_device *dev = crtc->base.dev;
10205 struct intel_encoder *encoder;
10206 struct intel_connector *connector;
10207
10208 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10209 pipe_name(crtc->pipe));
10210
10211 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10212 if (connector->new_encoder &&
10213 connector->new_encoder->new_crtc == crtc)
10214 connector->new_encoder = NULL;
10215 }
10216
10217 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10218 if (encoder->new_crtc == crtc)
10219 encoder->new_crtc = NULL;
10220 }
10221
10222 crtc->new_enabled = false;
7bd0a8e7 10223 crtc->new_config = NULL;
7d00a1f5
VS
10224}
10225
2e431051
DV
10226static int intel_crtc_set_config(struct drm_mode_set *set)
10227{
10228 struct drm_device *dev;
2e431051
DV
10229 struct drm_mode_set save_set;
10230 struct intel_set_config *config;
10231 int ret;
2e431051 10232
8d3e375e
DV
10233 BUG_ON(!set);
10234 BUG_ON(!set->crtc);
10235 BUG_ON(!set->crtc->helper_private);
2e431051 10236
7e53f3a4
DV
10237 /* Enforce sane interface api - has been abused by the fb helper. */
10238 BUG_ON(!set->mode && set->fb);
10239 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10240
2e431051
DV
10241 if (set->fb) {
10242 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10243 set->crtc->base.id, set->fb->base.id,
10244 (int)set->num_connectors, set->x, set->y);
10245 } else {
10246 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10247 }
10248
10249 dev = set->crtc->dev;
10250
10251 ret = -ENOMEM;
10252 config = kzalloc(sizeof(*config), GFP_KERNEL);
10253 if (!config)
10254 goto out_config;
10255
10256 ret = intel_set_config_save_state(dev, config);
10257 if (ret)
10258 goto out_config;
10259
10260 save_set.crtc = set->crtc;
10261 save_set.mode = &set->crtc->mode;
10262 save_set.x = set->crtc->x;
10263 save_set.y = set->crtc->y;
10264 save_set.fb = set->crtc->fb;
10265
10266 /* Compute whether we need a full modeset, only an fb base update or no
10267 * change at all. In the future we might also check whether only the
10268 * mode changed, e.g. for LVDS where we only change the panel fitter in
10269 * such cases. */
10270 intel_set_config_compute_mode_changes(set, config);
10271
9a935856 10272 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10273 if (ret)
10274 goto fail;
10275
5e2b584e 10276 if (config->mode_changed) {
c0c36b94
CW
10277 ret = intel_set_mode(set->crtc, set->mode,
10278 set->x, set->y, set->fb);
5e2b584e 10279 } else if (config->fb_changed) {
4878cae2
VS
10280 intel_crtc_wait_for_pending_flips(set->crtc);
10281
4f660f49 10282 ret = intel_pipe_set_base(set->crtc,
94352cf9 10283 set->x, set->y, set->fb);
7ca51a3a
JB
10284 /*
10285 * In the fastboot case this may be our only check of the
10286 * state after boot. It would be better to only do it on
10287 * the first update, but we don't have a nice way of doing that
10288 * (and really, set_config isn't used much for high freq page
10289 * flipping, so increasing its cost here shouldn't be a big
10290 * deal).
10291 */
d330a953 10292 if (i915.fastboot && ret == 0)
7ca51a3a 10293 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10294 }
10295
2d05eae1 10296 if (ret) {
bf67dfeb
DV
10297 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10298 set->crtc->base.id, ret);
50f56119 10299fail:
2d05eae1 10300 intel_set_config_restore_state(dev, config);
50f56119 10301
7d00a1f5
VS
10302 /*
10303 * HACK: if the pipe was on, but we didn't have a framebuffer,
10304 * force the pipe off to avoid oopsing in the modeset code
10305 * due to fb==NULL. This should only happen during boot since
10306 * we don't yet reconstruct the FB from the hardware state.
10307 */
10308 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10309 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10310
2d05eae1
CW
10311 /* Try to restore the config */
10312 if (config->mode_changed &&
10313 intel_set_mode(save_set.crtc, save_set.mode,
10314 save_set.x, save_set.y, save_set.fb))
10315 DRM_ERROR("failed to restore config after modeset failure\n");
10316 }
50f56119 10317
d9e55608
DV
10318out_config:
10319 intel_set_config_free(config);
50f56119
DV
10320 return ret;
10321}
f6e5b160
CW
10322
10323static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10324 .cursor_set = intel_crtc_cursor_set,
10325 .cursor_move = intel_crtc_cursor_move,
10326 .gamma_set = intel_crtc_gamma_set,
50f56119 10327 .set_config = intel_crtc_set_config,
f6e5b160
CW
10328 .destroy = intel_crtc_destroy,
10329 .page_flip = intel_crtc_page_flip,
10330};
10331
79f689aa
PZ
10332static void intel_cpu_pll_init(struct drm_device *dev)
10333{
affa9354 10334 if (HAS_DDI(dev))
79f689aa
PZ
10335 intel_ddi_pll_init(dev);
10336}
10337
5358901f
DV
10338static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10339 struct intel_shared_dpll *pll,
10340 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10341{
5358901f 10342 uint32_t val;
ee7b9f93 10343
5358901f 10344 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10345 hw_state->dpll = val;
10346 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10347 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10348
10349 return val & DPLL_VCO_ENABLE;
10350}
10351
15bdd4cf
DV
10352static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10353 struct intel_shared_dpll *pll)
10354{
10355 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10356 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10357}
10358
e7b903d2
DV
10359static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10360 struct intel_shared_dpll *pll)
10361{
e7b903d2 10362 /* PCH refclock must be enabled first */
89eff4be 10363 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10364
15bdd4cf
DV
10365 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10366
10367 /* Wait for the clocks to stabilize. */
10368 POSTING_READ(PCH_DPLL(pll->id));
10369 udelay(150);
10370
10371 /* The pixel multiplier can only be updated once the
10372 * DPLL is enabled and the clocks are stable.
10373 *
10374 * So write it again.
10375 */
10376 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10377 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10378 udelay(200);
10379}
10380
10381static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10382 struct intel_shared_dpll *pll)
10383{
10384 struct drm_device *dev = dev_priv->dev;
10385 struct intel_crtc *crtc;
e7b903d2
DV
10386
10387 /* Make sure no transcoder isn't still depending on us. */
10388 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10389 if (intel_crtc_to_shared_dpll(crtc) == pll)
10390 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10391 }
10392
15bdd4cf
DV
10393 I915_WRITE(PCH_DPLL(pll->id), 0);
10394 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10395 udelay(200);
10396}
10397
46edb027
DV
10398static char *ibx_pch_dpll_names[] = {
10399 "PCH DPLL A",
10400 "PCH DPLL B",
10401};
10402
7c74ade1 10403static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10404{
e7b903d2 10405 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10406 int i;
10407
7c74ade1 10408 dev_priv->num_shared_dpll = 2;
ee7b9f93 10409
e72f9fbf 10410 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10411 dev_priv->shared_dplls[i].id = i;
10412 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10413 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10414 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10415 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10416 dev_priv->shared_dplls[i].get_hw_state =
10417 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10418 }
10419}
10420
7c74ade1
DV
10421static void intel_shared_dpll_init(struct drm_device *dev)
10422{
e7b903d2 10423 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10424
10425 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10426 ibx_pch_dpll_init(dev);
10427 else
10428 dev_priv->num_shared_dpll = 0;
10429
10430 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10431}
10432
b358d0a6 10433static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10434{
22fd0fab 10435 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
10436 struct intel_crtc *intel_crtc;
10437 int i;
10438
955382f3 10439 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10440 if (intel_crtc == NULL)
10441 return;
10442
10443 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10444
10445 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10446 for (i = 0; i < 256; i++) {
10447 intel_crtc->lut_r[i] = i;
10448 intel_crtc->lut_g[i] = i;
10449 intel_crtc->lut_b[i] = i;
10450 }
10451
1f1c2e24
VS
10452 /*
10453 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10454 * is hooked to plane B. Hence we want plane A feeding pipe B.
10455 */
80824003
JB
10456 intel_crtc->pipe = pipe;
10457 intel_crtc->plane = pipe;
3a77c4c4 10458 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10459 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10460 intel_crtc->plane = !pipe;
80824003
JB
10461 }
10462
22fd0fab
JB
10463 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10464 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10465 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10466 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10467
79e53945 10468 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10469}
10470
752aa88a
JB
10471enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10472{
10473 struct drm_encoder *encoder = connector->base.encoder;
10474
10475 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10476
10477 if (!encoder)
10478 return INVALID_PIPE;
10479
10480 return to_intel_crtc(encoder->crtc)->pipe;
10481}
10482
08d7b3d1 10483int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10484 struct drm_file *file)
08d7b3d1 10485{
08d7b3d1 10486 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10487 struct drm_mode_object *drmmode_obj;
10488 struct intel_crtc *crtc;
08d7b3d1 10489
1cff8f6b
DV
10490 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10491 return -ENODEV;
08d7b3d1 10492
c05422d5
DV
10493 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10494 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10495
c05422d5 10496 if (!drmmode_obj) {
08d7b3d1 10497 DRM_ERROR("no such CRTC id\n");
3f2c2057 10498 return -ENOENT;
08d7b3d1
CW
10499 }
10500
c05422d5
DV
10501 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10502 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10503
c05422d5 10504 return 0;
08d7b3d1
CW
10505}
10506
66a9278e 10507static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10508{
66a9278e
DV
10509 struct drm_device *dev = encoder->base.dev;
10510 struct intel_encoder *source_encoder;
79e53945 10511 int index_mask = 0;
79e53945
JB
10512 int entry = 0;
10513
66a9278e
DV
10514 list_for_each_entry(source_encoder,
10515 &dev->mode_config.encoder_list, base.head) {
10516
10517 if (encoder == source_encoder)
79e53945 10518 index_mask |= (1 << entry);
66a9278e
DV
10519
10520 /* Intel hw has only one MUX where enocoders could be cloned. */
10521 if (encoder->cloneable && source_encoder->cloneable)
10522 index_mask |= (1 << entry);
10523
79e53945
JB
10524 entry++;
10525 }
4ef69c7a 10526
79e53945
JB
10527 return index_mask;
10528}
10529
4d302442
CW
10530static bool has_edp_a(struct drm_device *dev)
10531{
10532 struct drm_i915_private *dev_priv = dev->dev_private;
10533
10534 if (!IS_MOBILE(dev))
10535 return false;
10536
10537 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10538 return false;
10539
e3589908 10540 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10541 return false;
10542
10543 return true;
10544}
10545
ba0fbca4
DL
10546const char *intel_output_name(int output)
10547{
10548 static const char *names[] = {
10549 [INTEL_OUTPUT_UNUSED] = "Unused",
10550 [INTEL_OUTPUT_ANALOG] = "Analog",
10551 [INTEL_OUTPUT_DVO] = "DVO",
10552 [INTEL_OUTPUT_SDVO] = "SDVO",
10553 [INTEL_OUTPUT_LVDS] = "LVDS",
10554 [INTEL_OUTPUT_TVOUT] = "TV",
10555 [INTEL_OUTPUT_HDMI] = "HDMI",
10556 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10557 [INTEL_OUTPUT_EDP] = "eDP",
10558 [INTEL_OUTPUT_DSI] = "DSI",
10559 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10560 };
10561
10562 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10563 return "Invalid";
10564
10565 return names[output];
10566}
10567
79e53945
JB
10568static void intel_setup_outputs(struct drm_device *dev)
10569{
725e30ad 10570 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10571 struct intel_encoder *encoder;
cb0953d7 10572 bool dpd_is_edp = false;
79e53945 10573
c9093354 10574 intel_lvds_init(dev);
79e53945 10575
c40c0f5b 10576 if (!IS_ULT(dev))
79935fca 10577 intel_crt_init(dev);
cb0953d7 10578
affa9354 10579 if (HAS_DDI(dev)) {
0e72a5b5
ED
10580 int found;
10581
10582 /* Haswell uses DDI functions to detect digital outputs */
10583 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10584 /* DDI A only supports eDP */
10585 if (found)
10586 intel_ddi_init(dev, PORT_A);
10587
10588 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10589 * register */
10590 found = I915_READ(SFUSE_STRAP);
10591
10592 if (found & SFUSE_STRAP_DDIB_DETECTED)
10593 intel_ddi_init(dev, PORT_B);
10594 if (found & SFUSE_STRAP_DDIC_DETECTED)
10595 intel_ddi_init(dev, PORT_C);
10596 if (found & SFUSE_STRAP_DDID_DETECTED)
10597 intel_ddi_init(dev, PORT_D);
10598 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10599 int found;
5d8a7752 10600 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10601
10602 if (has_edp_a(dev))
10603 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10604
dc0fa718 10605 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10606 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10607 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10608 if (!found)
e2debe91 10609 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10610 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10611 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10612 }
10613
dc0fa718 10614 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10615 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10616
dc0fa718 10617 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10618 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10619
5eb08b69 10620 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10621 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10622
270b3042 10623 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10624 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10625 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10626 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10627 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10628 PORT_B);
10629 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10630 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10631 }
10632
6f6005a5
JB
10633 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10634 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10635 PORT_C);
10636 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10637 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10638 }
19c03924 10639
3cfca973 10640 intel_dsi_init(dev);
103a196f 10641 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10642 bool found = false;
7d57382e 10643
e2debe91 10644 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10645 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10646 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10647 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10648 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10649 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10650 }
27185ae1 10651
e7281eab 10652 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10653 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10654 }
13520b05
KH
10655
10656 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10657
e2debe91 10658 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10659 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10660 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10661 }
27185ae1 10662
e2debe91 10663 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10664
b01f2c3a
JB
10665 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10666 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10667 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10668 }
e7281eab 10669 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10670 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10671 }
27185ae1 10672
b01f2c3a 10673 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10674 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10675 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10676 } else if (IS_GEN2(dev))
79e53945
JB
10677 intel_dvo_init(dev);
10678
103a196f 10679 if (SUPPORTS_TV(dev))
79e53945
JB
10680 intel_tv_init(dev);
10681
4ef69c7a
CW
10682 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10683 encoder->base.possible_crtcs = encoder->crtc_mask;
10684 encoder->base.possible_clones =
66a9278e 10685 intel_encoder_clones(encoder);
79e53945 10686 }
47356eb6 10687
dde86e2d 10688 intel_init_pch_refclk(dev);
270b3042
DV
10689
10690 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10691}
10692
10693static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10694{
10695 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10696
ef2d633e
DV
10697 drm_framebuffer_cleanup(fb);
10698 WARN_ON(!intel_fb->obj->framebuffer_references--);
10699 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
10700 kfree(intel_fb);
10701}
10702
10703static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10704 struct drm_file *file,
79e53945
JB
10705 unsigned int *handle)
10706{
10707 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10708 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10709
05394f39 10710 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10711}
10712
10713static const struct drm_framebuffer_funcs intel_fb_funcs = {
10714 .destroy = intel_user_framebuffer_destroy,
10715 .create_handle = intel_user_framebuffer_create_handle,
10716};
10717
b5ea642a
DV
10718static int intel_framebuffer_init(struct drm_device *dev,
10719 struct intel_framebuffer *intel_fb,
10720 struct drm_mode_fb_cmd2 *mode_cmd,
10721 struct drm_i915_gem_object *obj)
79e53945 10722{
a57ce0b2 10723 int aligned_height;
a35cdaa0 10724 int pitch_limit;
79e53945
JB
10725 int ret;
10726
dd4916c5
DV
10727 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10728
c16ed4be
CW
10729 if (obj->tiling_mode == I915_TILING_Y) {
10730 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10731 return -EINVAL;
c16ed4be 10732 }
57cd6508 10733
c16ed4be
CW
10734 if (mode_cmd->pitches[0] & 63) {
10735 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10736 mode_cmd->pitches[0]);
57cd6508 10737 return -EINVAL;
c16ed4be 10738 }
57cd6508 10739
a35cdaa0
CW
10740 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10741 pitch_limit = 32*1024;
10742 } else if (INTEL_INFO(dev)->gen >= 4) {
10743 if (obj->tiling_mode)
10744 pitch_limit = 16*1024;
10745 else
10746 pitch_limit = 32*1024;
10747 } else if (INTEL_INFO(dev)->gen >= 3) {
10748 if (obj->tiling_mode)
10749 pitch_limit = 8*1024;
10750 else
10751 pitch_limit = 16*1024;
10752 } else
10753 /* XXX DSPC is limited to 4k tiled */
10754 pitch_limit = 8*1024;
10755
10756 if (mode_cmd->pitches[0] > pitch_limit) {
10757 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10758 obj->tiling_mode ? "tiled" : "linear",
10759 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10760 return -EINVAL;
c16ed4be 10761 }
5d7bd705
VS
10762
10763 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10764 mode_cmd->pitches[0] != obj->stride) {
10765 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10766 mode_cmd->pitches[0], obj->stride);
5d7bd705 10767 return -EINVAL;
c16ed4be 10768 }
5d7bd705 10769
57779d06 10770 /* Reject formats not supported by any plane early. */
308e5bcb 10771 switch (mode_cmd->pixel_format) {
57779d06 10772 case DRM_FORMAT_C8:
04b3924d
VS
10773 case DRM_FORMAT_RGB565:
10774 case DRM_FORMAT_XRGB8888:
10775 case DRM_FORMAT_ARGB8888:
57779d06
VS
10776 break;
10777 case DRM_FORMAT_XRGB1555:
10778 case DRM_FORMAT_ARGB1555:
c16ed4be 10779 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10780 DRM_DEBUG("unsupported pixel format: %s\n",
10781 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10782 return -EINVAL;
c16ed4be 10783 }
57779d06
VS
10784 break;
10785 case DRM_FORMAT_XBGR8888:
10786 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10787 case DRM_FORMAT_XRGB2101010:
10788 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10789 case DRM_FORMAT_XBGR2101010:
10790 case DRM_FORMAT_ABGR2101010:
c16ed4be 10791 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10792 DRM_DEBUG("unsupported pixel format: %s\n",
10793 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10794 return -EINVAL;
c16ed4be 10795 }
b5626747 10796 break;
04b3924d
VS
10797 case DRM_FORMAT_YUYV:
10798 case DRM_FORMAT_UYVY:
10799 case DRM_FORMAT_YVYU:
10800 case DRM_FORMAT_VYUY:
c16ed4be 10801 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10802 DRM_DEBUG("unsupported pixel format: %s\n",
10803 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10804 return -EINVAL;
c16ed4be 10805 }
57cd6508
CW
10806 break;
10807 default:
4ee62c76
VS
10808 DRM_DEBUG("unsupported pixel format: %s\n",
10809 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10810 return -EINVAL;
10811 }
10812
90f9a336
VS
10813 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10814 if (mode_cmd->offsets[0] != 0)
10815 return -EINVAL;
10816
a57ce0b2
JB
10817 aligned_height = intel_align_height(dev, mode_cmd->height,
10818 obj->tiling_mode);
53155c0a
DV
10819 /* FIXME drm helper for size checks (especially planar formats)? */
10820 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10821 return -EINVAL;
10822
c7d73f6a
DV
10823 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10824 intel_fb->obj = obj;
80075d49 10825 intel_fb->obj->framebuffer_references++;
c7d73f6a 10826
79e53945
JB
10827 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10828 if (ret) {
10829 DRM_ERROR("framebuffer init failed %d\n", ret);
10830 return ret;
10831 }
10832
79e53945
JB
10833 return 0;
10834}
10835
79e53945
JB
10836static struct drm_framebuffer *
10837intel_user_framebuffer_create(struct drm_device *dev,
10838 struct drm_file *filp,
308e5bcb 10839 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10840{
05394f39 10841 struct drm_i915_gem_object *obj;
79e53945 10842
308e5bcb
JB
10843 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10844 mode_cmd->handles[0]));
c8725226 10845 if (&obj->base == NULL)
cce13ff7 10846 return ERR_PTR(-ENOENT);
79e53945 10847
d2dff872 10848 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10849}
10850
4520f53a 10851#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10852static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10853{
10854}
10855#endif
10856
79e53945 10857static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10858 .fb_create = intel_user_framebuffer_create,
0632fef6 10859 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10860};
10861
e70236a8
JB
10862/* Set up chip specific display functions */
10863static void intel_init_display(struct drm_device *dev)
10864{
10865 struct drm_i915_private *dev_priv = dev->dev_private;
10866
ee9300bb
DV
10867 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10868 dev_priv->display.find_dpll = g4x_find_best_dpll;
10869 else if (IS_VALLEYVIEW(dev))
10870 dev_priv->display.find_dpll = vlv_find_best_dpll;
10871 else if (IS_PINEVIEW(dev))
10872 dev_priv->display.find_dpll = pnv_find_best_dpll;
10873 else
10874 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10875
affa9354 10876 if (HAS_DDI(dev)) {
0e8ffe1b 10877 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
09b4ddf9 10878 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10879 dev_priv->display.crtc_enable = haswell_crtc_enable;
10880 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10881 dev_priv->display.off = haswell_crtc_off;
09b4ddf9
PZ
10882 dev_priv->display.update_plane = ironlake_update_plane;
10883 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10884 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
f564048e 10885 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10886 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10887 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10888 dev_priv->display.off = ironlake_crtc_off;
17638cd6 10889 dev_priv->display.update_plane = ironlake_update_plane;
89b667f8
JB
10890 } else if (IS_VALLEYVIEW(dev)) {
10891 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 10892 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
10893 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10894 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10895 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10896 dev_priv->display.off = i9xx_crtc_off;
10897 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10898 } else {
0e8ffe1b 10899 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 10900 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 10901 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
10902 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10903 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 10904 dev_priv->display.off = i9xx_crtc_off;
17638cd6 10905 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10906 }
e70236a8 10907
e70236a8 10908 /* Returns the core display clock speed */
25eb05fc
JB
10909 if (IS_VALLEYVIEW(dev))
10910 dev_priv->display.get_display_clock_speed =
10911 valleyview_get_display_clock_speed;
10912 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
10913 dev_priv->display.get_display_clock_speed =
10914 i945_get_display_clock_speed;
10915 else if (IS_I915G(dev))
10916 dev_priv->display.get_display_clock_speed =
10917 i915_get_display_clock_speed;
257a7ffc 10918 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
10919 dev_priv->display.get_display_clock_speed =
10920 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
10921 else if (IS_PINEVIEW(dev))
10922 dev_priv->display.get_display_clock_speed =
10923 pnv_get_display_clock_speed;
e70236a8
JB
10924 else if (IS_I915GM(dev))
10925 dev_priv->display.get_display_clock_speed =
10926 i915gm_get_display_clock_speed;
10927 else if (IS_I865G(dev))
10928 dev_priv->display.get_display_clock_speed =
10929 i865_get_display_clock_speed;
f0f8a9ce 10930 else if (IS_I85X(dev))
e70236a8
JB
10931 dev_priv->display.get_display_clock_speed =
10932 i855_get_display_clock_speed;
10933 else /* 852, 830 */
10934 dev_priv->display.get_display_clock_speed =
10935 i830_get_display_clock_speed;
10936
7f8a8569 10937 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 10938 if (IS_GEN5(dev)) {
674cf967 10939 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 10940 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 10941 } else if (IS_GEN6(dev)) {
674cf967 10942 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 10943 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
10944 } else if (IS_IVYBRIDGE(dev)) {
10945 /* FIXME: detect B0+ stepping and use auto training */
10946 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 10947 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
10948 dev_priv->display.modeset_global_resources =
10949 ivb_modeset_global_resources;
4e0bbc31 10950 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 10951 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 10952 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
10953 dev_priv->display.modeset_global_resources =
10954 haswell_modeset_global_resources;
a0e63c22 10955 }
6067aaea 10956 } else if (IS_G4X(dev)) {
e0dac65e 10957 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
10958 } else if (IS_VALLEYVIEW(dev)) {
10959 dev_priv->display.modeset_global_resources =
10960 valleyview_modeset_global_resources;
9ca2fe73 10961 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 10962 }
8c9f3aaf
JB
10963
10964 /* Default just returns -ENODEV to indicate unsupported */
10965 dev_priv->display.queue_flip = intel_default_queue_flip;
10966
10967 switch (INTEL_INFO(dev)->gen) {
10968 case 2:
10969 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10970 break;
10971
10972 case 3:
10973 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10974 break;
10975
10976 case 4:
10977 case 5:
10978 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10979 break;
10980
10981 case 6:
10982 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10983 break;
7c9017e5 10984 case 7:
4e0bbc31 10985 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
10986 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10987 break;
8c9f3aaf 10988 }
7bd688cd
JN
10989
10990 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
10991}
10992
b690e96c
JB
10993/*
10994 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10995 * resume, or other times. This quirk makes sure that's the case for
10996 * affected systems.
10997 */
0206e353 10998static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
10999{
11000 struct drm_i915_private *dev_priv = dev->dev_private;
11001
11002 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 11003 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
11004}
11005
435793df
KP
11006/*
11007 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11008 */
11009static void quirk_ssc_force_disable(struct drm_device *dev)
11010{
11011 struct drm_i915_private *dev_priv = dev->dev_private;
11012 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 11013 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
11014}
11015
4dca20ef 11016/*
5a15ab5b
CE
11017 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11018 * brightness value
4dca20ef
CE
11019 */
11020static void quirk_invert_brightness(struct drm_device *dev)
11021{
11022 struct drm_i915_private *dev_priv = dev->dev_private;
11023 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 11024 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
11025}
11026
b690e96c
JB
11027struct intel_quirk {
11028 int device;
11029 int subsystem_vendor;
11030 int subsystem_device;
11031 void (*hook)(struct drm_device *dev);
11032};
11033
5f85f176
EE
11034/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11035struct intel_dmi_quirk {
11036 void (*hook)(struct drm_device *dev);
11037 const struct dmi_system_id (*dmi_id_list)[];
11038};
11039
11040static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11041{
11042 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11043 return 1;
11044}
11045
11046static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11047 {
11048 .dmi_id_list = &(const struct dmi_system_id[]) {
11049 {
11050 .callback = intel_dmi_reverse_brightness,
11051 .ident = "NCR Corporation",
11052 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11053 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11054 },
11055 },
11056 { } /* terminating entry */
11057 },
11058 .hook = quirk_invert_brightness,
11059 },
11060};
11061
c43b5634 11062static struct intel_quirk intel_quirks[] = {
b690e96c 11063 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 11064 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 11065
b690e96c
JB
11066 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11067 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11068
b690e96c
JB
11069 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11070 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11071
a4945f95 11072 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 11073 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
11074
11075 /* Lenovo U160 cannot use SSC on LVDS */
11076 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
11077
11078 /* Sony Vaio Y cannot use SSC on LVDS */
11079 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 11080
be505f64
AH
11081 /* Acer Aspire 5734Z must invert backlight brightness */
11082 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11083
11084 /* Acer/eMachines G725 */
11085 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11086
11087 /* Acer/eMachines e725 */
11088 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11089
11090 /* Acer/Packard Bell NCL20 */
11091 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11092
11093 /* Acer Aspire 4736Z */
11094 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
11095
11096 /* Acer Aspire 5336 */
11097 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
11098};
11099
11100static void intel_init_quirks(struct drm_device *dev)
11101{
11102 struct pci_dev *d = dev->pdev;
11103 int i;
11104
11105 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11106 struct intel_quirk *q = &intel_quirks[i];
11107
11108 if (d->device == q->device &&
11109 (d->subsystem_vendor == q->subsystem_vendor ||
11110 q->subsystem_vendor == PCI_ANY_ID) &&
11111 (d->subsystem_device == q->subsystem_device ||
11112 q->subsystem_device == PCI_ANY_ID))
11113 q->hook(dev);
11114 }
5f85f176
EE
11115 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11116 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11117 intel_dmi_quirks[i].hook(dev);
11118 }
b690e96c
JB
11119}
11120
9cce37f4
JB
11121/* Disable the VGA plane that we never use */
11122static void i915_disable_vga(struct drm_device *dev)
11123{
11124 struct drm_i915_private *dev_priv = dev->dev_private;
11125 u8 sr1;
766aa1c4 11126 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 11127
2b37c616 11128 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 11129 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 11130 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
11131 sr1 = inb(VGA_SR_DATA);
11132 outb(sr1 | 1<<5, VGA_SR_DATA);
11133 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11134 udelay(300);
11135
11136 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11137 POSTING_READ(vga_reg);
11138}
11139
f817586c
DV
11140void intel_modeset_init_hw(struct drm_device *dev)
11141{
a8f78b58
ED
11142 intel_prepare_ddi(dev);
11143
f817586c
DV
11144 intel_init_clock_gating(dev);
11145
5382f5f3 11146 intel_reset_dpio(dev);
40e9cf64 11147
79f5b2c7 11148 mutex_lock(&dev->struct_mutex);
8090c6b9 11149 intel_enable_gt_powersave(dev);
79f5b2c7 11150 mutex_unlock(&dev->struct_mutex);
f817586c
DV
11151}
11152
7d708ee4
ID
11153void intel_modeset_suspend_hw(struct drm_device *dev)
11154{
11155 intel_suspend_hw(dev);
11156}
11157
79e53945
JB
11158void intel_modeset_init(struct drm_device *dev)
11159{
652c393a 11160 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11161 int sprite, ret;
8cc87b75 11162 enum pipe pipe;
46f297fb 11163 struct intel_crtc *crtc;
79e53945
JB
11164
11165 drm_mode_config_init(dev);
11166
11167 dev->mode_config.min_width = 0;
11168 dev->mode_config.min_height = 0;
11169
019d96cb
DA
11170 dev->mode_config.preferred_depth = 24;
11171 dev->mode_config.prefer_shadow = 1;
11172
e6ecefaa 11173 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11174
b690e96c
JB
11175 intel_init_quirks(dev);
11176
1fa61106
ED
11177 intel_init_pm(dev);
11178
e3c74757
BW
11179 if (INTEL_INFO(dev)->num_pipes == 0)
11180 return;
11181
e70236a8
JB
11182 intel_init_display(dev);
11183
a6c45cf0
CW
11184 if (IS_GEN2(dev)) {
11185 dev->mode_config.max_width = 2048;
11186 dev->mode_config.max_height = 2048;
11187 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11188 dev->mode_config.max_width = 4096;
11189 dev->mode_config.max_height = 4096;
79e53945 11190 } else {
a6c45cf0
CW
11191 dev->mode_config.max_width = 8192;
11192 dev->mode_config.max_height = 8192;
79e53945 11193 }
5d4545ae 11194 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11195
28c97730 11196 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11197 INTEL_INFO(dev)->num_pipes,
11198 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11199
8cc87b75
DL
11200 for_each_pipe(pipe) {
11201 intel_crtc_init(dev, pipe);
1fe47785
DL
11202 for_each_sprite(pipe, sprite) {
11203 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11204 if (ret)
06da8da2 11205 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11206 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11207 }
79e53945
JB
11208 }
11209
f42bb70d 11210 intel_init_dpio(dev);
5382f5f3 11211 intel_reset_dpio(dev);
f42bb70d 11212
79f689aa 11213 intel_cpu_pll_init(dev);
e72f9fbf 11214 intel_shared_dpll_init(dev);
ee7b9f93 11215
9cce37f4
JB
11216 /* Just disable it once at startup */
11217 i915_disable_vga(dev);
79e53945 11218 intel_setup_outputs(dev);
11be49eb
CW
11219
11220 /* Just in case the BIOS is doing something questionable. */
11221 intel_disable_fbc(dev);
fa9fa083 11222
8b687df4 11223 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11224 intel_modeset_setup_hw_state(dev, false);
8b687df4 11225 mutex_unlock(&dev->mode_config.mutex);
46f297fb
JB
11226
11227 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11228 base.head) {
11229 if (!crtc->active)
11230 continue;
11231
11232#if IS_ENABLED(CONFIG_FB)
11233 /*
11234 * We don't have a good way of freeing the buffer w/o the FB
11235 * layer owning it...
11236 * Note that reserving the BIOS fb up front prevents us
11237 * from stuffing other stolen allocations like the ring
11238 * on top. This prevents some ugliness at boot time, and
11239 * can even allow for smooth boot transitions if the BIOS
11240 * fb is large enough for the active pipe configuration.
11241 */
11242 if (dev_priv->display.get_plane_config) {
11243 dev_priv->display.get_plane_config(crtc,
11244 &crtc->plane_config);
11245 /*
11246 * If the fb is shared between multiple heads, we'll
11247 * just get the first one.
11248 */
11249 intel_alloc_plane_obj(crtc, &crtc->plane_config);
11250 }
11251#endif
11252 }
2c7111db
CW
11253}
11254
24929352
DV
11255static void
11256intel_connector_break_all_links(struct intel_connector *connector)
11257{
11258 connector->base.dpms = DRM_MODE_DPMS_OFF;
11259 connector->base.encoder = NULL;
11260 connector->encoder->connectors_active = false;
11261 connector->encoder->base.crtc = NULL;
11262}
11263
7fad798e
DV
11264static void intel_enable_pipe_a(struct drm_device *dev)
11265{
11266 struct intel_connector *connector;
11267 struct drm_connector *crt = NULL;
11268 struct intel_load_detect_pipe load_detect_temp;
11269
11270 /* We can't just switch on the pipe A, we need to set things up with a
11271 * proper mode and output configuration. As a gross hack, enable pipe A
11272 * by enabling the load detect pipe once. */
11273 list_for_each_entry(connector,
11274 &dev->mode_config.connector_list,
11275 base.head) {
11276 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11277 crt = &connector->base;
11278 break;
11279 }
11280 }
11281
11282 if (!crt)
11283 return;
11284
11285 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11286 intel_release_load_detect_pipe(crt, &load_detect_temp);
11287
652c393a 11288
7fad798e
DV
11289}
11290
fa555837
DV
11291static bool
11292intel_check_plane_mapping(struct intel_crtc *crtc)
11293{
7eb552ae
BW
11294 struct drm_device *dev = crtc->base.dev;
11295 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11296 u32 reg, val;
11297
7eb552ae 11298 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11299 return true;
11300
11301 reg = DSPCNTR(!crtc->plane);
11302 val = I915_READ(reg);
11303
11304 if ((val & DISPLAY_PLANE_ENABLE) &&
11305 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11306 return false;
11307
11308 return true;
11309}
11310
24929352
DV
11311static void intel_sanitize_crtc(struct intel_crtc *crtc)
11312{
11313 struct drm_device *dev = crtc->base.dev;
11314 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11315 u32 reg;
24929352 11316
24929352 11317 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11318 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11319 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11320
11321 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11322 * disable the crtc (and hence change the state) if it is wrong. Note
11323 * that gen4+ has a fixed plane -> pipe mapping. */
11324 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11325 struct intel_connector *connector;
11326 bool plane;
11327
24929352
DV
11328 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11329 crtc->base.base.id);
11330
11331 /* Pipe has the wrong plane attached and the plane is active.
11332 * Temporarily change the plane mapping and disable everything
11333 * ... */
11334 plane = crtc->plane;
11335 crtc->plane = !plane;
11336 dev_priv->display.crtc_disable(&crtc->base);
11337 crtc->plane = plane;
11338
11339 /* ... and break all links. */
11340 list_for_each_entry(connector, &dev->mode_config.connector_list,
11341 base.head) {
11342 if (connector->encoder->base.crtc != &crtc->base)
11343 continue;
11344
11345 intel_connector_break_all_links(connector);
11346 }
11347
11348 WARN_ON(crtc->active);
11349 crtc->base.enabled = false;
11350 }
24929352 11351
7fad798e
DV
11352 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11353 crtc->pipe == PIPE_A && !crtc->active) {
11354 /* BIOS forgot to enable pipe A, this mostly happens after
11355 * resume. Force-enable the pipe to fix this, the update_dpms
11356 * call below we restore the pipe to the right state, but leave
11357 * the required bits on. */
11358 intel_enable_pipe_a(dev);
11359 }
11360
24929352
DV
11361 /* Adjust the state of the output pipe according to whether we
11362 * have active connectors/encoders. */
11363 intel_crtc_update_dpms(&crtc->base);
11364
11365 if (crtc->active != crtc->base.enabled) {
11366 struct intel_encoder *encoder;
11367
11368 /* This can happen either due to bugs in the get_hw_state
11369 * functions or because the pipe is force-enabled due to the
11370 * pipe A quirk. */
11371 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11372 crtc->base.base.id,
11373 crtc->base.enabled ? "enabled" : "disabled",
11374 crtc->active ? "enabled" : "disabled");
11375
11376 crtc->base.enabled = crtc->active;
11377
11378 /* Because we only establish the connector -> encoder ->
11379 * crtc links if something is active, this means the
11380 * crtc is now deactivated. Break the links. connector
11381 * -> encoder links are only establish when things are
11382 * actually up, hence no need to break them. */
11383 WARN_ON(crtc->active);
11384
11385 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11386 WARN_ON(encoder->connectors_active);
11387 encoder->base.crtc = NULL;
11388 }
11389 }
11390}
11391
11392static void intel_sanitize_encoder(struct intel_encoder *encoder)
11393{
11394 struct intel_connector *connector;
11395 struct drm_device *dev = encoder->base.dev;
11396
11397 /* We need to check both for a crtc link (meaning that the
11398 * encoder is active and trying to read from a pipe) and the
11399 * pipe itself being active. */
11400 bool has_active_crtc = encoder->base.crtc &&
11401 to_intel_crtc(encoder->base.crtc)->active;
11402
11403 if (encoder->connectors_active && !has_active_crtc) {
11404 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11405 encoder->base.base.id,
11406 drm_get_encoder_name(&encoder->base));
11407
11408 /* Connector is active, but has no active pipe. This is
11409 * fallout from our resume register restoring. Disable
11410 * the encoder manually again. */
11411 if (encoder->base.crtc) {
11412 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11413 encoder->base.base.id,
11414 drm_get_encoder_name(&encoder->base));
11415 encoder->disable(encoder);
11416 }
11417
11418 /* Inconsistent output/port/pipe state happens presumably due to
11419 * a bug in one of the get_hw_state functions. Or someplace else
11420 * in our code, like the register restore mess on resume. Clamp
11421 * things to off as a safer default. */
11422 list_for_each_entry(connector,
11423 &dev->mode_config.connector_list,
11424 base.head) {
11425 if (connector->encoder != encoder)
11426 continue;
11427
11428 intel_connector_break_all_links(connector);
11429 }
11430 }
11431 /* Enabled encoders without active connectors will be fixed in
11432 * the crtc fixup. */
11433}
11434
04098753 11435void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11436{
11437 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11438 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11439
04098753
ID
11440 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11441 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11442 i915_disable_vga(dev);
11443 }
11444}
11445
11446void i915_redisable_vga(struct drm_device *dev)
11447{
11448 struct drm_i915_private *dev_priv = dev->dev_private;
11449
8dc8a27c
PZ
11450 /* This function can be called both from intel_modeset_setup_hw_state or
11451 * at a very early point in our resume sequence, where the power well
11452 * structures are not yet restored. Since this function is at a very
11453 * paranoid "someone might have enabled VGA while we were not looking"
11454 * level, just check if the power well is enabled instead of trying to
11455 * follow the "don't touch the power well if we don't need it" policy
11456 * the rest of the driver uses. */
04098753 11457 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11458 return;
11459
04098753 11460 i915_redisable_vga_power_on(dev);
0fde901f
KM
11461}
11462
30e984df 11463static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11464{
11465 struct drm_i915_private *dev_priv = dev->dev_private;
11466 enum pipe pipe;
24929352
DV
11467 struct intel_crtc *crtc;
11468 struct intel_encoder *encoder;
11469 struct intel_connector *connector;
5358901f 11470 int i;
24929352 11471
0e8ffe1b
DV
11472 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11473 base.head) {
88adfff1 11474 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11475
0e8ffe1b
DV
11476 crtc->active = dev_priv->display.get_pipe_config(crtc,
11477 &crtc->config);
24929352
DV
11478
11479 crtc->base.enabled = crtc->active;
4c445e0e 11480 crtc->primary_enabled = crtc->active;
24929352
DV
11481
11482 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11483 crtc->base.base.id,
11484 crtc->active ? "enabled" : "disabled");
11485 }
11486
5358901f 11487 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11488 if (HAS_DDI(dev))
6441ab5f
PZ
11489 intel_ddi_setup_hw_pll_state(dev);
11490
5358901f
DV
11491 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11492 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11493
11494 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11495 pll->active = 0;
11496 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11497 base.head) {
11498 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11499 pll->active++;
11500 }
11501 pll->refcount = pll->active;
11502
35c95375
DV
11503 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11504 pll->name, pll->refcount, pll->on);
5358901f
DV
11505 }
11506
24929352
DV
11507 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11508 base.head) {
11509 pipe = 0;
11510
11511 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11512 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11513 encoder->base.crtc = &crtc->base;
1d37b689 11514 encoder->get_config(encoder, &crtc->config);
24929352
DV
11515 } else {
11516 encoder->base.crtc = NULL;
11517 }
11518
11519 encoder->connectors_active = false;
6f2bcceb 11520 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11521 encoder->base.base.id,
11522 drm_get_encoder_name(&encoder->base),
11523 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11524 pipe_name(pipe));
24929352
DV
11525 }
11526
11527 list_for_each_entry(connector, &dev->mode_config.connector_list,
11528 base.head) {
11529 if (connector->get_hw_state(connector)) {
11530 connector->base.dpms = DRM_MODE_DPMS_ON;
11531 connector->encoder->connectors_active = true;
11532 connector->base.encoder = &connector->encoder->base;
11533 } else {
11534 connector->base.dpms = DRM_MODE_DPMS_OFF;
11535 connector->base.encoder = NULL;
11536 }
11537 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11538 connector->base.base.id,
11539 drm_get_connector_name(&connector->base),
11540 connector->base.encoder ? "enabled" : "disabled");
11541 }
30e984df
DV
11542}
11543
11544/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11545 * and i915 state tracking structures. */
11546void intel_modeset_setup_hw_state(struct drm_device *dev,
11547 bool force_restore)
11548{
11549 struct drm_i915_private *dev_priv = dev->dev_private;
11550 enum pipe pipe;
30e984df
DV
11551 struct intel_crtc *crtc;
11552 struct intel_encoder *encoder;
35c95375 11553 int i;
30e984df
DV
11554
11555 intel_modeset_readout_hw_state(dev);
24929352 11556
babea61d
JB
11557 /*
11558 * Now that we have the config, copy it to each CRTC struct
11559 * Note that this could go away if we move to using crtc_config
11560 * checking everywhere.
11561 */
11562 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11563 base.head) {
d330a953 11564 if (crtc->active && i915.fastboot) {
f6a83288 11565 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11566 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11567 crtc->base.base.id);
11568 drm_mode_debug_printmodeline(&crtc->base.mode);
11569 }
11570 }
11571
24929352
DV
11572 /* HW state is read out, now we need to sanitize this mess. */
11573 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11574 base.head) {
11575 intel_sanitize_encoder(encoder);
11576 }
11577
11578 for_each_pipe(pipe) {
11579 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11580 intel_sanitize_crtc(crtc);
c0b03411 11581 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11582 }
9a935856 11583
35c95375
DV
11584 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11585 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11586
11587 if (!pll->on || pll->active)
11588 continue;
11589
11590 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11591
11592 pll->disable(dev_priv, pll);
11593 pll->on = false;
11594 }
11595
96f90c54 11596 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11597 ilk_wm_get_hw_state(dev);
11598
45e2b5f6 11599 if (force_restore) {
7d0bc1ea
VS
11600 i915_redisable_vga(dev);
11601
f30da187
DV
11602 /*
11603 * We need to use raw interfaces for restoring state to avoid
11604 * checking (bogus) intermediate states.
11605 */
45e2b5f6 11606 for_each_pipe(pipe) {
b5644d05
JB
11607 struct drm_crtc *crtc =
11608 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11609
11610 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11611 crtc->fb);
45e2b5f6
DV
11612 }
11613 } else {
11614 intel_modeset_update_staged_output_state(dev);
11615 }
8af6cf88
DV
11616
11617 intel_modeset_check_state(dev);
2c7111db
CW
11618}
11619
11620void intel_modeset_gem_init(struct drm_device *dev)
11621{
1833b134 11622 intel_modeset_init_hw(dev);
02e792fb
DV
11623
11624 intel_setup_overlay(dev);
79e53945
JB
11625}
11626
4932e2c3
ID
11627void intel_connector_unregister(struct intel_connector *intel_connector)
11628{
11629 struct drm_connector *connector = &intel_connector->base;
11630
11631 intel_panel_destroy_backlight(connector);
11632 drm_sysfs_connector_remove(connector);
11633}
11634
79e53945
JB
11635void intel_modeset_cleanup(struct drm_device *dev)
11636{
652c393a
JB
11637 struct drm_i915_private *dev_priv = dev->dev_private;
11638 struct drm_crtc *crtc;
d9255d57 11639 struct drm_connector *connector;
652c393a 11640
fd0c0642
DV
11641 /*
11642 * Interrupts and polling as the first thing to avoid creating havoc.
11643 * Too much stuff here (turning of rps, connectors, ...) would
11644 * experience fancy races otherwise.
11645 */
11646 drm_irq_uninstall(dev);
11647 cancel_work_sync(&dev_priv->hotplug_work);
11648 /*
11649 * Due to the hpd irq storm handling the hotplug work can re-arm the
11650 * poll handlers. Hence disable polling after hpd handling is shut down.
11651 */
f87ea761 11652 drm_kms_helper_poll_fini(dev);
fd0c0642 11653
652c393a
JB
11654 mutex_lock(&dev->struct_mutex);
11655
723bfd70
JB
11656 intel_unregister_dsm_handler();
11657
652c393a
JB
11658 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11659 /* Skip inactive CRTCs */
11660 if (!crtc->fb)
11661 continue;
11662
3dec0095 11663 intel_increase_pllclock(crtc);
652c393a
JB
11664 }
11665
973d04f9 11666 intel_disable_fbc(dev);
e70236a8 11667
8090c6b9 11668 intel_disable_gt_powersave(dev);
0cdab21f 11669
930ebb46
DV
11670 ironlake_teardown_rc6(dev);
11671
69341a5e
KH
11672 mutex_unlock(&dev->struct_mutex);
11673
1630fe75
CW
11674 /* flush any delayed tasks or pending work */
11675 flush_scheduled_work();
11676
db31af1d
JN
11677 /* destroy the backlight and sysfs files before encoders/connectors */
11678 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
11679 struct intel_connector *intel_connector;
11680
11681 intel_connector = to_intel_connector(connector);
11682 intel_connector->unregister(intel_connector);
db31af1d 11683 }
d9255d57 11684
79e53945 11685 drm_mode_config_cleanup(dev);
4d7bb011
DV
11686
11687 intel_cleanup_overlay(dev);
79e53945
JB
11688}
11689
f1c79df3
ZW
11690/*
11691 * Return which encoder is currently attached for connector.
11692 */
df0e9248 11693struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11694{
df0e9248
CW
11695 return &intel_attached_encoder(connector)->base;
11696}
f1c79df3 11697
df0e9248
CW
11698void intel_connector_attach_encoder(struct intel_connector *connector,
11699 struct intel_encoder *encoder)
11700{
11701 connector->encoder = encoder;
11702 drm_mode_connector_attach_encoder(&connector->base,
11703 &encoder->base);
79e53945 11704}
28d52043
DA
11705
11706/*
11707 * set vga decode state - true == enable VGA decode
11708 */
11709int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11710{
11711 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11712 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11713 u16 gmch_ctrl;
11714
75fa041d
CW
11715 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11716 DRM_ERROR("failed to read control word\n");
11717 return -EIO;
11718 }
11719
c0cc8a55
CW
11720 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11721 return 0;
11722
28d52043
DA
11723 if (state)
11724 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11725 else
11726 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
11727
11728 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11729 DRM_ERROR("failed to write control word\n");
11730 return -EIO;
11731 }
11732
28d52043
DA
11733 return 0;
11734}
c4a1d9e4 11735
c4a1d9e4 11736struct intel_display_error_state {
ff57f1b0
PZ
11737
11738 u32 power_well_driver;
11739
63b66e5b
CW
11740 int num_transcoders;
11741
c4a1d9e4
CW
11742 struct intel_cursor_error_state {
11743 u32 control;
11744 u32 position;
11745 u32 base;
11746 u32 size;
52331309 11747 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11748
11749 struct intel_pipe_error_state {
ddf9c536 11750 bool power_domain_on;
c4a1d9e4 11751 u32 source;
52331309 11752 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11753
11754 struct intel_plane_error_state {
11755 u32 control;
11756 u32 stride;
11757 u32 size;
11758 u32 pos;
11759 u32 addr;
11760 u32 surface;
11761 u32 tile_offset;
52331309 11762 } plane[I915_MAX_PIPES];
63b66e5b
CW
11763
11764 struct intel_transcoder_error_state {
ddf9c536 11765 bool power_domain_on;
63b66e5b
CW
11766 enum transcoder cpu_transcoder;
11767
11768 u32 conf;
11769
11770 u32 htotal;
11771 u32 hblank;
11772 u32 hsync;
11773 u32 vtotal;
11774 u32 vblank;
11775 u32 vsync;
11776 } transcoder[4];
c4a1d9e4
CW
11777};
11778
11779struct intel_display_error_state *
11780intel_display_capture_error_state(struct drm_device *dev)
11781{
0206e353 11782 drm_i915_private_t *dev_priv = dev->dev_private;
c4a1d9e4 11783 struct intel_display_error_state *error;
63b66e5b
CW
11784 int transcoders[] = {
11785 TRANSCODER_A,
11786 TRANSCODER_B,
11787 TRANSCODER_C,
11788 TRANSCODER_EDP,
11789 };
c4a1d9e4
CW
11790 int i;
11791
63b66e5b
CW
11792 if (INTEL_INFO(dev)->num_pipes == 0)
11793 return NULL;
11794
9d1cb914 11795 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11796 if (error == NULL)
11797 return NULL;
11798
190be112 11799 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11800 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11801
52331309 11802 for_each_pipe(i) {
ddf9c536 11803 error->pipe[i].power_domain_on =
da7e29bd
ID
11804 intel_display_power_enabled_sw(dev_priv,
11805 POWER_DOMAIN_PIPE(i));
ddf9c536 11806 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11807 continue;
11808
a18c4c3d
PZ
11809 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11810 error->cursor[i].control = I915_READ(CURCNTR(i));
11811 error->cursor[i].position = I915_READ(CURPOS(i));
11812 error->cursor[i].base = I915_READ(CURBASE(i));
11813 } else {
11814 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11815 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11816 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11817 }
c4a1d9e4
CW
11818
11819 error->plane[i].control = I915_READ(DSPCNTR(i));
11820 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11821 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11822 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11823 error->plane[i].pos = I915_READ(DSPPOS(i));
11824 }
ca291363
PZ
11825 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11826 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11827 if (INTEL_INFO(dev)->gen >= 4) {
11828 error->plane[i].surface = I915_READ(DSPSURF(i));
11829 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11830 }
11831
c4a1d9e4 11832 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
11833 }
11834
11835 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11836 if (HAS_DDI(dev_priv->dev))
11837 error->num_transcoders++; /* Account for eDP. */
11838
11839 for (i = 0; i < error->num_transcoders; i++) {
11840 enum transcoder cpu_transcoder = transcoders[i];
11841
ddf9c536 11842 error->transcoder[i].power_domain_on =
da7e29bd 11843 intel_display_power_enabled_sw(dev_priv,
38cc1daf 11844 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 11845 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
11846 continue;
11847
63b66e5b
CW
11848 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11849
11850 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11851 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11852 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11853 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11854 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11855 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11856 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
11857 }
11858
11859 return error;
11860}
11861
edc3d884
MK
11862#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11863
c4a1d9e4 11864void
edc3d884 11865intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
11866 struct drm_device *dev,
11867 struct intel_display_error_state *error)
11868{
11869 int i;
11870
63b66e5b
CW
11871 if (!error)
11872 return;
11873
edc3d884 11874 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 11875 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 11876 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 11877 error->power_well_driver);
52331309 11878 for_each_pipe(i) {
edc3d884 11879 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
11880 err_printf(m, " Power: %s\n",
11881 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 11882 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
11883
11884 err_printf(m, "Plane [%d]:\n", i);
11885 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11886 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 11887 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
11888 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11889 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 11890 }
4b71a570 11891 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 11892 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 11893 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
11894 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11895 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
11896 }
11897
edc3d884
MK
11898 err_printf(m, "Cursor [%d]:\n", i);
11899 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11900 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11901 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 11902 }
63b66e5b
CW
11903
11904 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 11905 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 11906 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
11907 err_printf(m, " Power: %s\n",
11908 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
11909 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11910 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11911 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11912 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11913 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11914 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11915 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11916 }
c4a1d9e4 11917}