]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Refactor work that can sleep out of commit (v7)
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
465c120c
MR
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
c0f372b3 44#include <linux/dma_remapping.h>
79e53945 45
465c120c
MR
46/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
3d7d6510
MR
71/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
6b383a7f 76static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 77
f1f644dc
JB
78static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
18442d08
VS
80static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
f1f644dc 82
e7457a9a
DL
83static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
85static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
5b18e57c
DV
89static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 91static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
92 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
29407aab 94static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
95static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f
VS
97static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
e7457a9a 101
0e32b39c
DA
102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
79e53945 110typedef struct {
0206e353 111 int min, max;
79e53945
JB
112} intel_range_t;
113
114typedef struct {
0206e353
AJ
115 int dot_limit;
116 int p2_slow, p2_fast;
79e53945
JB
117} intel_p2_t;
118
d4906093
ML
119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
0206e353
AJ
121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
d4906093 123};
79e53945 124
d2acd215
DV
125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
021357ac
CW
135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
8b99e68c
CW
138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
021357ac
CW
143}
144
5d536e28 145static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 146 .dot = { .min = 25000, .max = 350000 },
9c333719 147 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 148 .n = { .min = 2, .max = 16 },
0206e353
AJ
149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
156};
157
5d536e28
DV
158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
9c333719 160 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 161 .n = { .min = 2, .max = 16 },
5d536e28
DV
162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
e4b36699 171static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 172 .dot = { .min = 25000, .max = 350000 },
9c333719 173 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 174 .n = { .min = 2, .max = 16 },
0206e353
AJ
175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
e4b36699 182};
273e27ca 183
e4b36699 184static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
208};
209
273e27ca 210
e4b36699 211static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
044c7c41 223 },
e4b36699
KP
224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
044c7c41 250 },
e4b36699
KP
251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
044c7c41 264 },
e4b36699
KP
265};
266
f2b115e6 267static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 270 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
273e27ca 273 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
280};
281
f2b115e6 282static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
293};
294
273e27ca
EA
295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
b91ad0ec 300static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
311};
312
b91ad0ec 313static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
337};
338
273e27ca 339/* LVDS 100mhz refclk limits. */
b91ad0ec 340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
0206e353 348 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
0206e353 361 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
364};
365
dc730512 366static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 374 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 375 .n = { .min = 1, .max = 7 },
a0c4da24
JB
376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
b99ab663 378 .p1 = { .min = 2, .max = 3 },
5fdc9c49 379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
380};
381
ef9348c8
CML
382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
6b4bf1c4
VS
398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
fb03ac01
VS
404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
406}
407
e0638cdf
PZ
408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
4093561b 411bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 412{
409ee761 413 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
414 struct intel_encoder *encoder;
415
409ee761 416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
d0737e1d
ACO
423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
409ee761 441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
1b894b59 442 int refclk)
2c07245f 443{
409ee761 444 struct drm_device *dev = crtc->base.dev;
2c07245f 445 const intel_limit_t *limit;
b91ad0ec 446
d0737e1d 447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 448 if (intel_is_dual_link_lvds(dev)) {
1b894b59 449 if (refclk == 100000)
b91ad0ec
ZW
450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
1b894b59 454 if (refclk == 100000)
b91ad0ec
ZW
455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
c6bb3538 459 } else
b91ad0ec 460 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
461
462 return limit;
463}
464
409ee761 465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
044c7c41 466{
409ee761 467 struct drm_device *dev = crtc->base.dev;
044c7c41
ML
468 const intel_limit_t *limit;
469
d0737e1d 470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 471 if (intel_is_dual_link_lvds(dev))
e4b36699 472 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 473 else
e4b36699 474 limit = &intel_limits_g4x_single_channel_lvds;
d0737e1d
ACO
475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 477 limit = &intel_limits_g4x_hdmi;
d0737e1d 478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 479 limit = &intel_limits_g4x_sdvo;
044c7c41 480 } else /* The option is for other outputs */
e4b36699 481 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
482
483 return limit;
484}
485
409ee761 486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
79e53945 487{
409ee761 488 struct drm_device *dev = crtc->base.dev;
79e53945
JB
489 const intel_limit_t *limit;
490
bad720ff 491 if (HAS_PCH_SPLIT(dev))
1b894b59 492 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 493 else if (IS_G4X(dev)) {
044c7c41 494 limit = intel_g4x_limit(crtc);
f2b115e6 495 } else if (IS_PINEVIEW(dev)) {
d0737e1d 496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 497 limit = &intel_limits_pineview_lvds;
2177832f 498 else
f2b115e6 499 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
a0c4da24 502 } else if (IS_VALLEYVIEW(dev)) {
dc730512 503 limit = &intel_limits_vlv;
a6c45cf0 504 } else if (!IS_GEN2(dev)) {
d0737e1d 505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
79e53945 509 } else {
d0737e1d 510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 511 limit = &intel_limits_i8xx_lvds;
d0737e1d 512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 513 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
514 else
515 limit = &intel_limits_i8xx_dac;
79e53945
JB
516 }
517 return limit;
518}
519
f2b115e6
AJ
520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 522{
2177832f
SL
523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
fb03ac01
VS
527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
529}
530
7429e9d4
DV
531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
ac58c3f0 536static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 537{
7429e9d4 538 clock->m = i9xx_dpll_compute_m(clock);
79e53945 539 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
fb03ac01
VS
542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
544}
545
ef9348c8
CML
546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
7c04d1d9 557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
1b894b59
CW
563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
79e53945 566{
f01b7962
VS
567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
79e53945 569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 570 INTELPllInvalid("p1 out of range\n");
79e53945 571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 572 INTELPllInvalid("m2 out of range\n");
79e53945 573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 574 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
79e53945 587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 588 INTELPllInvalid("vco out of range\n");
79e53945
JB
589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 593 INTELPllInvalid("dot out of range\n");
79e53945
JB
594
595 return true;
596}
597
d4906093 598static bool
a919ff14 599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
cec2f356
SP
600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
79e53945 602{
a919ff14 603 struct drm_device *dev = crtc->base.dev;
79e53945 604 intel_clock_t clock;
79e53945
JB
605 int err = target;
606
d0737e1d 607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 608 /*
a210b028
DV
609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
79e53945 612 */
1974cad0 613 if (intel_is_dual_link_lvds(dev))
79e53945
JB
614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
0206e353 624 memset(best_clock, 0, sizeof(*best_clock));
79e53945 625
42158660
ZY
626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 630 if (clock.m2 >= clock.m1)
42158660
ZY
631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
636 int this_err;
637
ac58c3f0
DV
638 i9xx_clock(refclk, &clock);
639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
641 continue;
642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
659static bool
a919ff14 660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
79e53945 663{
a919ff14 664 struct drm_device *dev = crtc->base.dev;
79e53945 665 intel_clock_t clock;
79e53945
JB
666 int err = target;
667
d0737e1d 668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 669 /*
a210b028
DV
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
79e53945 673 */
1974cad0 674 if (intel_is_dual_link_lvds(dev))
79e53945
JB
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
42158660
ZY
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
695 int this_err;
696
ac58c3f0 697 pineview_clock(refclk, &clock);
1b894b59
CW
698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
79e53945 700 continue;
cec2f356
SP
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
79e53945
JB
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
d4906093 718static bool
a919ff14 719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
d4906093 722{
a919ff14 723 struct drm_device *dev = crtc->base.dev;
d4906093
ML
724 intel_clock_t clock;
725 int max_n;
726 bool found;
6ba770dc
AJ
727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
729 found = false;
730
d0737e1d 731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 732 if (intel_is_dual_link_lvds(dev))
d4906093
ML
733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
f77f13e2 745 /* based on hardware requirement, prefer smaller n to precision */
d4906093 746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 747 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
ac58c3f0 756 i9xx_clock(refclk, &clock);
1b894b59
CW
757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
d4906093 759 continue;
1b894b59
CW
760
761 this_err = abs(clock.dot - target);
d4906093
ML
762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
2c07245f
ZW
772 return found;
773}
774
a0c4da24 775static bool
a919ff14 776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
a0c4da24 779{
a919ff14 780 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 781 intel_clock_t clock;
69e4f900 782 unsigned int bestppm = 1000000;
27e639bf
VS
783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 785 bool found = false;
a0c4da24 786
6b4bf1c4
VS
787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
790
791 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 796 clock.p = clock.p1 * clock.p2;
a0c4da24 797 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
799 unsigned int ppm, diff;
800
6b4bf1c4
VS
801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
803
804 vlv_clock(refclk, &clock);
43b0ac53 805
f01b7962
VS
806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
43b0ac53
VS
808 continue;
809
6b4bf1c4
VS
810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 814 bestppm = 0;
6b4bf1c4 815 *best_clock = clock;
49e497ef 816 found = true;
43b0ac53 817 }
6b4bf1c4 818
c686122c 819 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 820 bestppm = ppm;
6b4bf1c4 821 *best_clock = clock;
49e497ef 822 found = true;
a0c4da24
JB
823 }
824 }
825 }
826 }
827 }
a0c4da24 828
49e497ef 829 return found;
a0c4da24 830}
a4fc5ed6 831
ef9348c8 832static bool
a919ff14 833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ef9348c8
CML
834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
a919ff14 837 struct drm_device *dev = crtc->base.dev;
ef9348c8
CML
838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
20ddf665
VS
884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
241bfc38 891 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
892 * as Haswell has gained clock readout/fastboot support.
893 *
66e514c1 894 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
895 * properly reconstruct framebuffers.
896 */
f4510a27 897 return intel_crtc->active && crtc->primary->fb &&
241bfc38 898 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
899}
900
a5c961d1
PZ
901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
3b117c8f 907 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
908}
909
fbf49ea2
VS
910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
ab7ad7f6
KP
929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 931 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
ab7ad7f6
KP
937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
58e10eb9 943 *
9d0498a2 944 */
575f7ab7 945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 946{
575f7ab7 947 struct drm_device *dev = crtc->base.dev;
9d0498a2 948 struct drm_i915_private *dev_priv = dev->dev_private;
575f7ab7
VS
949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
951
952 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 953 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
954
955 /* Wait for the Pipe State to go off */
58e10eb9
CW
956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
284637d9 958 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 959 } else {
ab7ad7f6 960 /* Wait for the display line to settle */
fbf49ea2 961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 962 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 963 }
79e53945
JB
964}
965
b0ea7d37
DL
966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
c36346e3 978 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 979 switch (port->port) {
c36346e3
DL
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
eba905b2 993 switch (port->port) {
c36346e3
DL
994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
b0ea7d37
DL
1006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
b24e7179
JB
1011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
55607e8a
DV
1017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
b24e7179
JB
1019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1027 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
b24e7179 1031
23538ef1
JN
1032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1043 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
55607e8a 1050struct intel_shared_dpll *
e2b78267
DV
1051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1052{
1053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
a43f6e0f 1055 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1056 return NULL;
1057
a43f6e0f 1058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1059}
1060
040484af 1061/* For ILK+ */
55607e8a
DV
1062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
040484af 1065{
040484af 1066 bool cur_state;
5358901f 1067 struct intel_dpll_hw_state hw_state;
040484af 1068
92b27b08 1069 if (WARN (!pll,
46edb027 1070 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1071 return;
ee7b9f93 1072
5358901f 1073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1074 I915_STATE_WARN(cur_state != state,
5358901f
DV
1075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
040484af 1077}
040484af
JB
1078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
ad80a810
PZ
1085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
040484af 1087
affa9354
PZ
1088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
ad80a810 1090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1091 val = I915_READ(reg);
ad80a810 1092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
e2c719b7 1098 I915_STATE_WARN(cur_state != state,
040484af
JB
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
d63fa0dc
PZ
1112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1115 I915_STATE_WARN(cur_state != state,
040484af
JB
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
3d13ef2e 1129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1130 return;
1131
bf507ef7 1132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1133 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1134 return;
1135
040484af
JB
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
e2c719b7 1138 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1139}
1140
55607e8a
DV
1141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
040484af
JB
1143{
1144 int reg;
1145 u32 val;
55607e8a 1146 bool cur_state;
040484af
JB
1147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
55607e8a 1150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1151 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
040484af
JB
1154}
1155
b680c37a
DV
1156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
ea0760cf 1158{
bedd4dba
JN
1159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
ea0760cf
JB
1161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
0de3b485 1163 bool locked = true;
ea0760cf 1164
bedd4dba
JN
1165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
ea0760cf 1171 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
ea0760cf
JB
1182 } else {
1183 pp_reg = PP_CONTROL;
bedd4dba
JN
1184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
ea0760cf
JB
1186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1191 locked = false;
1192
e2c719b7 1193 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1194 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1195 pipe_name(pipe));
ea0760cf
JB
1196}
1197
93ce0ba6
JN
1198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
d9d82081 1204 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1206 else
5efb3e28 1207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1208
e2c719b7 1209 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
b840d907
JB
1216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
b24e7179
JB
1218{
1219 int reg;
1220 u32 val;
63d7bbe9 1221 bool cur_state;
702e7a56
PZ
1222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
b24e7179 1224
b6b5d049
VS
1225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1228 state = true;
1229
f458ebbc 1230 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
e2c719b7 1239 I915_STATE_WARN(cur_state != state,
63d7bbe9 1240 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1241 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1242}
1243
931872fc
CW
1244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
b24e7179
JB
1246{
1247 int reg;
1248 u32 val;
931872fc 1249 bool cur_state;
b24e7179
JB
1250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
931872fc 1253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1254 I915_STATE_WARN(cur_state != state,
931872fc
CW
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1257}
1258
931872fc
CW
1259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
b24e7179
JB
1262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
653e1026 1265 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
653e1026
VS
1270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
e2c719b7 1274 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
19ec1358 1277 return;
28c05794 1278 }
19ec1358 1279
b24e7179 1280 /* Need to check both planes against the pipe */
055e393f 1281 for_each_pipe(dev_priv, i) {
b24e7179
JB
1282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1286 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
b24e7179
JB
1289 }
1290}
1291
19332d7a
JB
1292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
20674eef 1295 struct drm_device *dev = dev_priv->dev;
1fe47785 1296 int reg, sprite;
19332d7a
JB
1297 u32 val;
1298
7feb8b88
DL
1299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1302 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
20674eef 1309 val = I915_READ(reg);
e2c719b7 1310 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1312 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
19332d7a 1316 val = I915_READ(reg);
e2c719b7 1317 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
19332d7a 1322 val = I915_READ(reg);
e2c719b7 1323 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1325 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1326 }
1327}
1328
08c71e5e
VS
1329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
e2c719b7 1331 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1332 drm_crtc_vblank_put(crtc);
1333}
1334
89eff4be 1335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1336{
1337 u32 val;
1338 bool enabled;
1339
e2c719b7 1340 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1341
92f2584a
JB
1342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1345 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1346}
1347
ab9412ba
DV
1348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
92f2584a
JB
1350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
ab9412ba 1355 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1358 I915_STATE_WARN(enabled,
9db4a9c7
JB
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
92f2584a
JB
1361}
1362
4e634389
KP
1363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
44f37d1f
CML
1374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
f0575e92
KP
1377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
1519b995
KP
1384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
dc0fa718 1387 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1392 return false;
44f37d1f
CML
1393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
1519b995 1396 } else {
dc0fa718 1397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
291906f1 1434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1435 enum pipe pipe, int reg, u32 port_sel)
291906f1 1436{
47a05eca 1437 u32 val = I915_READ(reg);
e2c719b7 1438 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1440 reg, pipe_name(pipe));
de9a35ab 1441
e2c719b7 1442 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1443 && (val & DP_PIPEB_SELECT),
de9a35ab 1444 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
47a05eca 1450 u32 val = I915_READ(reg);
e2c719b7 1451 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1453 reg, pipe_name(pipe));
de9a35ab 1454
e2c719b7 1455 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1456 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1457 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
291906f1 1465
f0575e92
KP
1466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
e2c719b7 1472 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1473 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1474 pipe_name(pipe));
291906f1
JB
1475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
e2c719b7 1478 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1480 pipe_name(pipe));
291906f1 1481
e2debe91
PZ
1482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1485}
1486
40e9cf64
JB
1487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
a09caddd
CML
1494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
5382f5f3
JB
1505}
1506
d288f65f
VS
1507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
87442f73 1509{
426115cf
DV
1510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
d288f65f 1513 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1514
426115cf 1515 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1516
1517 /* No really, not for ILK+ */
1518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1521 if (IS_MOBILE(dev_priv->dev))
426115cf 1522 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1523
426115cf
DV
1524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
d288f65f 1531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1532 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1533
1534 /* We do this three times for luck */
426115cf 1535 I915_WRITE(reg, dpll);
87442f73
DV
1536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
426115cf 1538 I915_WRITE(reg, dpll);
87442f73
DV
1539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
426115cf 1541 I915_WRITE(reg, dpll);
87442f73
DV
1542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
d288f65f
VS
1546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
9d556c99
CML
1548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
d288f65f 1572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1573
1574 /* Check PLL is locked */
a11b0703 1575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
a11b0703 1578 /* not sure when this should be written */
d288f65f 1579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703
VS
1580 POSTING_READ(DPLL_MD(pipe));
1581
9d556c99
CML
1582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
1c4e0274
VS
1585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
409ee761 1592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1593
1594 return count;
1595}
1596
66e3d5c0 1597static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1598{
66e3d5c0
DV
1599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1603
66e3d5c0 1604 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1605
63d7bbe9 1606 /* No really, not for ILK+ */
3d13ef2e 1607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1608
1609 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1612
1c4e0274
VS
1613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
66e3d5c0
DV
1625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
63d7bbe9
JB
1641
1642 /* We do this three times for luck */
66e3d5c0 1643 I915_WRITE(reg, dpll);
63d7bbe9
JB
1644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
66e3d5c0 1646 I915_WRITE(reg, dpll);
63d7bbe9
JB
1647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
66e3d5c0 1649 I915_WRITE(reg, dpll);
63d7bbe9
JB
1650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
50b44a44 1655 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
1c4e0274 1663static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1664{
1c4e0274
VS
1665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
409ee761 1671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
b6b5d049
VS
1679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
50b44a44
DV
1687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1689}
1690
f6071166
JB
1691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
e5cbfbfb
ID
1698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
f6071166 1702 if (pipe == PIPE_B)
e5cbfbfb 1703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
d752048d 1711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1712 u32 val;
1713
a11b0703
VS
1714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1716
a11b0703 1717 /* Set PLL en = 0 */
d17ec4ce 1718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
d752048d
VS
1723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
61407f6d
VS
1731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
d752048d 1742 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1743}
1744
e4607fcf
CML
1745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
89b667f8
JB
1747{
1748 u32 port_mask;
00fc31b7 1749 int dpll_reg;
89b667f8 1750
e4607fcf
CML
1751 switch (dport->port) {
1752 case PORT_B:
89b667f8 1753 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1754 dpll_reg = DPLL(0);
e4607fcf
CML
1755 break;
1756 case PORT_C:
89b667f8 1757 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1763 break;
1764 default:
1765 BUG();
1766 }
89b667f8 1767
00fc31b7 1768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1770 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1771}
1772
b14b1055
DV
1773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
be19f0ff
CW
1779 if (WARN_ON(pll == NULL))
1780 return;
1781
3e369b76 1782 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
92f2584a 1792/**
85b3894f 1793 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
85b3894f 1800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1801{
3d13ef2e
DL
1802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1805
87a875bb 1806 if (WARN_ON(pll == NULL))
48da64a8
CW
1807 return;
1808
3e369b76 1809 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1810 return;
ee7b9f93 1811
74dd6928 1812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1813 pll->name, pll->active, pll->on,
e2b78267 1814 crtc->base.base.id);
92f2584a 1815
cdbd2316
DV
1816 if (pll->active++) {
1817 WARN_ON(!pll->on);
e9d6944e 1818 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1819 return;
1820 }
f4a091c7 1821 WARN_ON(pll->on);
ee7b9f93 1822
bd2bb1b9
PZ
1823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
46edb027 1825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1826 pll->enable(dev_priv, pll);
ee7b9f93 1827 pll->on = true;
92f2584a
JB
1828}
1829
f6daaec2 1830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1831{
3d13ef2e
DL
1832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1835
92f2584a 1836 /* PCH only available on ILK+ */
3d13ef2e 1837 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1838 if (WARN_ON(pll == NULL))
ee7b9f93 1839 return;
92f2584a 1840
3e369b76 1841 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1842 return;
7a419866 1843
46edb027
DV
1844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
e2b78267 1846 crtc->base.base.id);
7a419866 1847
48da64a8 1848 if (WARN_ON(pll->active == 0)) {
e9d6944e 1849 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1850 return;
1851 }
1852
e9d6944e 1853 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1854 WARN_ON(!pll->on);
cdbd2316 1855 if (--pll->active)
7a419866 1856 return;
ee7b9f93 1857
46edb027 1858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1859 pll->disable(dev_priv, pll);
ee7b9f93 1860 pll->on = false;
bd2bb1b9
PZ
1861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1863}
1864
b8a4f404
PZ
1865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
040484af 1867{
23670b32 1868 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1871 uint32_t reg, val, pipeconf_val;
040484af
JB
1872
1873 /* PCH only available on ILK+ */
55522f37 1874 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1875
1876 /* Make sure PCH DPLL is enabled */
e72f9fbf 1877 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1878 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
23670b32
DV
1884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
59c859d6 1891 }
23670b32 1892
ab9412ba 1893 reg = PCH_TRANSCONF(pipe);
040484af 1894 val = I915_READ(reg);
5f7f726d 1895 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
dfd07d72
DV
1902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1904 }
5f7f726d
PZ
1905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1908 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
5f7f726d
PZ
1913 else
1914 val |= TRANS_PROGRESSIVE;
1915
040484af
JB
1916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1919}
1920
8fb033d7 1921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1922 enum transcoder cpu_transcoder)
040484af 1923{
8fb033d7 1924 u32 val, pipeconf_val;
8fb033d7
PZ
1925
1926 /* PCH only available on ILK+ */
55522f37 1927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 1928
8fb033d7 1929 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1932
223a6fdf
PZ
1933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
25f3ef11 1938 val = TRANS_ENABLE;
937bb610 1939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1940
9a76b1c6
PZ
1941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
a35f2679 1943 val |= TRANS_INTERLACED;
8fb033d7
PZ
1944 else
1945 val |= TRANS_PROGRESSIVE;
1946
ab9412ba
DV
1947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1949 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1950}
1951
b8a4f404
PZ
1952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
040484af 1954{
23670b32
DV
1955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
040484af
JB
1957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
291906f1
JB
1962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
ab9412ba 1965 reg = PCH_TRANSCONF(pipe);
040484af
JB
1966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
040484af
JB
1980}
1981
ab4d966c 1982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1983{
8fb033d7
PZ
1984 u32 val;
1985
ab9412ba 1986 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1987 val &= ~TRANS_ENABLE;
ab9412ba 1988 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1989 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1991 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1996 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1997}
1998
b24e7179 1999/**
309cfea8 2000 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2001 * @crtc: crtc responsible for the pipe
b24e7179 2002 *
0372264a 2003 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2005 */
e1fdc473 2006static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2007{
0372264a
PZ
2008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
1a240d4d 2013 enum pipe pch_transcoder;
b24e7179
JB
2014 int reg;
2015 u32 val;
2016
58c6eaa2 2017 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2018 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2019 assert_sprites_disabled(dev_priv, pipe);
2020
681e5811 2021 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
b24e7179
JB
2026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
409ee761 2032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
040484af 2036 else {
30421c4f 2037 if (crtc->config.has_pch_encoder) {
040484af 2038 /* if driving the PCH, we need FDI enabled */
cc391bbb 2039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
040484af
JB
2042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
b24e7179 2045
702e7a56 2046 reg = PIPECONF(cpu_transcoder);
b24e7179 2047 val = I915_READ(reg);
7ad25d48 2048 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2051 return;
7ad25d48 2052 }
00d70b15
CW
2053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2055 POSTING_READ(reg);
b24e7179
JB
2056}
2057
2058/**
309cfea8 2059 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2060 * @crtc: crtc whose pipes is to be disabled
b24e7179 2061 *
575f7ab7
VS
2062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
b24e7179
JB
2065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
575f7ab7 2068static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2069{
575f7ab7
VS
2070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
b24e7179
JB
2073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2081 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2082 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2083
702e7a56 2084 reg = PIPECONF(cpu_transcoder);
b24e7179 2085 val = I915_READ(reg);
00d70b15
CW
2086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
67adc644
VS
2089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2104}
2105
d74362c9
KP
2106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
1dba99f4
VS
2110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
d74362c9 2112{
3d13ef2e
DL
2113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
d74362c9
KP
2118}
2119
b24e7179 2120/**
262ca2b0 2121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
b24e7179 2124 *
fdd508a6 2125 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2126 */
fdd508a6
VS
2127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
b24e7179 2129{
fdd508a6
VS
2130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2136
98ec7739
VS
2137 if (intel_crtc->primary_enabled)
2138 return;
0037f71c 2139
4c445e0e 2140 intel_crtc->primary_enabled = true;
939c2fe8 2141
fdd508a6
VS
2142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
33c3b0d1
VS
2144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2152}
2153
b24e7179 2154/**
262ca2b0 2155 * intel_disable_primary_hw_plane - disable the primary hardware plane
fdd508a6
VS
2156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
b24e7179 2158 *
fdd508a6 2159 * Disable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2160 */
fdd508a6
VS
2161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
b24e7179 2163{
fdd508a6
VS
2164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
32b7eeec
MR
2168 if (WARN_ON(!intel_crtc->active))
2169 return;
b24e7179 2170
98ec7739
VS
2171 if (!intel_crtc->primary_enabled)
2172 return;
0037f71c 2173
4c445e0e 2174 intel_crtc->primary_enabled = false;
939c2fe8 2175
fdd508a6
VS
2176 dev_priv->display.update_primary_plane(crtc, plane->fb,
2177 crtc->x, crtc->y);
b24e7179
JB
2178}
2179
693db184
CW
2180static bool need_vtd_wa(struct drm_device *dev)
2181{
2182#ifdef CONFIG_INTEL_IOMMU
2183 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2184 return true;
2185#endif
2186 return false;
2187}
2188
a57ce0b2
JB
2189static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2190{
2191 int tile_height;
2192
2193 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2194 return ALIGN(height, tile_height);
2195}
2196
127bd2ac 2197int
850c4cdc
TU
2198intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2199 struct drm_framebuffer *fb,
a4872ba6 2200 struct intel_engine_cs *pipelined)
6b95a207 2201{
850c4cdc 2202 struct drm_device *dev = fb->dev;
ce453d81 2203 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2204 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207
KH
2205 u32 alignment;
2206 int ret;
2207
ebcdd39e
MR
2208 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2209
05394f39 2210 switch (obj->tiling_mode) {
6b95a207 2211 case I915_TILING_NONE:
1fada4cc
DL
2212 if (INTEL_INFO(dev)->gen >= 9)
2213 alignment = 256 * 1024;
2214 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2215 alignment = 128 * 1024;
a6c45cf0 2216 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2217 alignment = 4 * 1024;
2218 else
2219 alignment = 64 * 1024;
6b95a207
KH
2220 break;
2221 case I915_TILING_X:
1fada4cc
DL
2222 if (INTEL_INFO(dev)->gen >= 9)
2223 alignment = 256 * 1024;
2224 else {
2225 /* pin() will align the object as required by fence */
2226 alignment = 0;
2227 }
6b95a207
KH
2228 break;
2229 case I915_TILING_Y:
80075d49 2230 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2231 return -EINVAL;
2232 default:
2233 BUG();
2234 }
2235
693db184
CW
2236 /* Note that the w/a also requires 64 PTE of padding following the
2237 * bo. We currently fill all unused PTE with the shadow page and so
2238 * we should always have valid PTE following the scanout preventing
2239 * the VT-d warning.
2240 */
2241 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2242 alignment = 256 * 1024;
2243
d6dd6843
PZ
2244 /*
2245 * Global gtt pte registers are special registers which actually forward
2246 * writes to a chunk of system memory. Which means that there is no risk
2247 * that the register values disappear as soon as we call
2248 * intel_runtime_pm_put(), so it is correct to wrap only the
2249 * pin/unpin/fence and not more.
2250 */
2251 intel_runtime_pm_get(dev_priv);
2252
ce453d81 2253 dev_priv->mm.interruptible = false;
2da3b9b9 2254 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2255 if (ret)
ce453d81 2256 goto err_interruptible;
6b95a207
KH
2257
2258 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2259 * fence, whereas 965+ only requires a fence if using
2260 * framebuffer compression. For simplicity, we always install
2261 * a fence as the cost is not that onerous.
2262 */
06d98131 2263 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2264 if (ret)
2265 goto err_unpin;
1690e1eb 2266
9a5a53b3 2267 i915_gem_object_pin_fence(obj);
6b95a207 2268
ce453d81 2269 dev_priv->mm.interruptible = true;
d6dd6843 2270 intel_runtime_pm_put(dev_priv);
6b95a207 2271 return 0;
48b956c5
CW
2272
2273err_unpin:
cc98b413 2274 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2275err_interruptible:
2276 dev_priv->mm.interruptible = true;
d6dd6843 2277 intel_runtime_pm_put(dev_priv);
48b956c5 2278 return ret;
6b95a207
KH
2279}
2280
1690e1eb
CW
2281void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2282{
ebcdd39e
MR
2283 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2284
1690e1eb 2285 i915_gem_object_unpin_fence(obj);
cc98b413 2286 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2287}
2288
c2c75131
DV
2289/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2290 * is assumed to be a power-of-two. */
bc752862
CW
2291unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2292 unsigned int tiling_mode,
2293 unsigned int cpp,
2294 unsigned int pitch)
c2c75131 2295{
bc752862
CW
2296 if (tiling_mode != I915_TILING_NONE) {
2297 unsigned int tile_rows, tiles;
c2c75131 2298
bc752862
CW
2299 tile_rows = *y / 8;
2300 *y %= 8;
c2c75131 2301
bc752862
CW
2302 tiles = *x / (512/cpp);
2303 *x %= 512/cpp;
2304
2305 return tile_rows * pitch * 8 + tiles * 4096;
2306 } else {
2307 unsigned int offset;
2308
2309 offset = *y * pitch + *x * cpp;
2310 *y = 0;
2311 *x = (offset & 4095) / cpp;
2312 return offset & -4096;
2313 }
c2c75131
DV
2314}
2315
46f297fb
JB
2316int intel_format_to_fourcc(int format)
2317{
2318 switch (format) {
2319 case DISPPLANE_8BPP:
2320 return DRM_FORMAT_C8;
2321 case DISPPLANE_BGRX555:
2322 return DRM_FORMAT_XRGB1555;
2323 case DISPPLANE_BGRX565:
2324 return DRM_FORMAT_RGB565;
2325 default:
2326 case DISPPLANE_BGRX888:
2327 return DRM_FORMAT_XRGB8888;
2328 case DISPPLANE_RGBX888:
2329 return DRM_FORMAT_XBGR8888;
2330 case DISPPLANE_BGRX101010:
2331 return DRM_FORMAT_XRGB2101010;
2332 case DISPPLANE_RGBX101010:
2333 return DRM_FORMAT_XBGR2101010;
2334 }
2335}
2336
484b41dd 2337static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2338 struct intel_plane_config *plane_config)
2339{
2340 struct drm_device *dev = crtc->base.dev;
2341 struct drm_i915_gem_object *obj = NULL;
2342 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2343 u32 base = plane_config->base;
2344
ff2652ea
CW
2345 if (plane_config->size == 0)
2346 return false;
2347
46f297fb
JB
2348 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2349 plane_config->size);
2350 if (!obj)
484b41dd 2351 return false;
46f297fb
JB
2352
2353 if (plane_config->tiled) {
2354 obj->tiling_mode = I915_TILING_X;
66e514c1 2355 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2356 }
2357
66e514c1
DA
2358 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2359 mode_cmd.width = crtc->base.primary->fb->width;
2360 mode_cmd.height = crtc->base.primary->fb->height;
2361 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2362
2363 mutex_lock(&dev->struct_mutex);
2364
66e514c1 2365 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2366 &mode_cmd, obj)) {
46f297fb
JB
2367 DRM_DEBUG_KMS("intel fb init failed\n");
2368 goto out_unref_obj;
2369 }
2370
a071fa00 2371 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2372 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2373
2374 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2375 return true;
46f297fb
JB
2376
2377out_unref_obj:
2378 drm_gem_object_unreference(&obj->base);
2379 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2380 return false;
2381}
2382
2383static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2384 struct intel_plane_config *plane_config)
2385{
2386 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2387 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2388 struct drm_crtc *c;
2389 struct intel_crtc *i;
2ff8fde1 2390 struct drm_i915_gem_object *obj;
484b41dd 2391
66e514c1 2392 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2393 return;
2394
2395 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2396 return;
2397
66e514c1
DA
2398 kfree(intel_crtc->base.primary->fb);
2399 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2400
2401 /*
2402 * Failed to alloc the obj, check to see if we should share
2403 * an fb with another CRTC instead
2404 */
70e1e0ec 2405 for_each_crtc(dev, c) {
484b41dd
JB
2406 i = to_intel_crtc(c);
2407
2408 if (c == &intel_crtc->base)
2409 continue;
2410
2ff8fde1
MR
2411 if (!i->active)
2412 continue;
2413
2414 obj = intel_fb_obj(c->primary->fb);
2415 if (obj == NULL)
484b41dd
JB
2416 continue;
2417
2ff8fde1 2418 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
d9ceb816
JB
2419 if (obj->tiling_mode != I915_TILING_NONE)
2420 dev_priv->preserve_bios_swizzle = true;
2421
66e514c1
DA
2422 drm_framebuffer_reference(c->primary->fb);
2423 intel_crtc->base.primary->fb = c->primary->fb;
2ff8fde1 2424 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2425 break;
2426 }
2427 }
46f297fb
JB
2428}
2429
29b9bde6
DV
2430static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2431 struct drm_framebuffer *fb,
2432 int x, int y)
81255565
JB
2433{
2434 struct drm_device *dev = crtc->dev;
2435 struct drm_i915_private *dev_priv = dev->dev_private;
2436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2437 struct drm_i915_gem_object *obj;
81255565 2438 int plane = intel_crtc->plane;
e506a0c6 2439 unsigned long linear_offset;
81255565 2440 u32 dspcntr;
f45651ba 2441 u32 reg = DSPCNTR(plane);
48404c1e 2442 int pixel_size;
f45651ba 2443
fdd508a6
VS
2444 if (!intel_crtc->primary_enabled) {
2445 I915_WRITE(reg, 0);
2446 if (INTEL_INFO(dev)->gen >= 4)
2447 I915_WRITE(DSPSURF(plane), 0);
2448 else
2449 I915_WRITE(DSPADDR(plane), 0);
2450 POSTING_READ(reg);
2451 return;
2452 }
2453
c9ba6fad
VS
2454 obj = intel_fb_obj(fb);
2455 if (WARN_ON(obj == NULL))
2456 return;
2457
2458 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2459
f45651ba
VS
2460 dspcntr = DISPPLANE_GAMMA_ENABLE;
2461
fdd508a6 2462 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2463
2464 if (INTEL_INFO(dev)->gen < 4) {
2465 if (intel_crtc->pipe == PIPE_B)
2466 dspcntr |= DISPPLANE_SEL_PIPE_B;
2467
2468 /* pipesrc and dspsize control the size that is scaled from,
2469 * which should always be the user's requested size.
2470 */
2471 I915_WRITE(DSPSIZE(plane),
2472 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2473 (intel_crtc->config.pipe_src_w - 1));
2474 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2475 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2476 I915_WRITE(PRIMSIZE(plane),
2477 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2478 (intel_crtc->config.pipe_src_w - 1));
2479 I915_WRITE(PRIMPOS(plane), 0);
2480 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2481 }
81255565 2482
57779d06
VS
2483 switch (fb->pixel_format) {
2484 case DRM_FORMAT_C8:
81255565
JB
2485 dspcntr |= DISPPLANE_8BPP;
2486 break;
57779d06
VS
2487 case DRM_FORMAT_XRGB1555:
2488 case DRM_FORMAT_ARGB1555:
2489 dspcntr |= DISPPLANE_BGRX555;
81255565 2490 break;
57779d06
VS
2491 case DRM_FORMAT_RGB565:
2492 dspcntr |= DISPPLANE_BGRX565;
2493 break;
2494 case DRM_FORMAT_XRGB8888:
2495 case DRM_FORMAT_ARGB8888:
2496 dspcntr |= DISPPLANE_BGRX888;
2497 break;
2498 case DRM_FORMAT_XBGR8888:
2499 case DRM_FORMAT_ABGR8888:
2500 dspcntr |= DISPPLANE_RGBX888;
2501 break;
2502 case DRM_FORMAT_XRGB2101010:
2503 case DRM_FORMAT_ARGB2101010:
2504 dspcntr |= DISPPLANE_BGRX101010;
2505 break;
2506 case DRM_FORMAT_XBGR2101010:
2507 case DRM_FORMAT_ABGR2101010:
2508 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2509 break;
2510 default:
baba133a 2511 BUG();
81255565 2512 }
57779d06 2513
f45651ba
VS
2514 if (INTEL_INFO(dev)->gen >= 4 &&
2515 obj->tiling_mode != I915_TILING_NONE)
2516 dspcntr |= DISPPLANE_TILED;
81255565 2517
de1aa629
VS
2518 if (IS_G4X(dev))
2519 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2520
b9897127 2521 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2522
c2c75131
DV
2523 if (INTEL_INFO(dev)->gen >= 4) {
2524 intel_crtc->dspaddr_offset =
bc752862 2525 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2526 pixel_size,
bc752862 2527 fb->pitches[0]);
c2c75131
DV
2528 linear_offset -= intel_crtc->dspaddr_offset;
2529 } else {
e506a0c6 2530 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2531 }
e506a0c6 2532
48404c1e
SJ
2533 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2534 dspcntr |= DISPPLANE_ROTATE_180;
2535
2536 x += (intel_crtc->config.pipe_src_w - 1);
2537 y += (intel_crtc->config.pipe_src_h - 1);
2538
2539 /* Finding the last pixel of the last line of the display
2540 data and adding to linear_offset*/
2541 linear_offset +=
2542 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2543 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2544 }
2545
2546 I915_WRITE(reg, dspcntr);
2547
f343c5f6
BW
2548 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2549 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2550 fb->pitches[0]);
01f2c773 2551 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2552 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2553 I915_WRITE(DSPSURF(plane),
2554 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2555 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2556 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2557 } else
f343c5f6 2558 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2559 POSTING_READ(reg);
17638cd6
JB
2560}
2561
29b9bde6
DV
2562static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2563 struct drm_framebuffer *fb,
2564 int x, int y)
17638cd6
JB
2565{
2566 struct drm_device *dev = crtc->dev;
2567 struct drm_i915_private *dev_priv = dev->dev_private;
2568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2569 struct drm_i915_gem_object *obj;
17638cd6 2570 int plane = intel_crtc->plane;
e506a0c6 2571 unsigned long linear_offset;
17638cd6 2572 u32 dspcntr;
f45651ba 2573 u32 reg = DSPCNTR(plane);
48404c1e 2574 int pixel_size;
f45651ba 2575
fdd508a6
VS
2576 if (!intel_crtc->primary_enabled) {
2577 I915_WRITE(reg, 0);
2578 I915_WRITE(DSPSURF(plane), 0);
2579 POSTING_READ(reg);
2580 return;
2581 }
2582
c9ba6fad
VS
2583 obj = intel_fb_obj(fb);
2584 if (WARN_ON(obj == NULL))
2585 return;
2586
2587 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2588
f45651ba
VS
2589 dspcntr = DISPPLANE_GAMMA_ENABLE;
2590
fdd508a6 2591 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2592
2593 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2594 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2595
57779d06
VS
2596 switch (fb->pixel_format) {
2597 case DRM_FORMAT_C8:
17638cd6
JB
2598 dspcntr |= DISPPLANE_8BPP;
2599 break;
57779d06
VS
2600 case DRM_FORMAT_RGB565:
2601 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2602 break;
57779d06
VS
2603 case DRM_FORMAT_XRGB8888:
2604 case DRM_FORMAT_ARGB8888:
2605 dspcntr |= DISPPLANE_BGRX888;
2606 break;
2607 case DRM_FORMAT_XBGR8888:
2608 case DRM_FORMAT_ABGR8888:
2609 dspcntr |= DISPPLANE_RGBX888;
2610 break;
2611 case DRM_FORMAT_XRGB2101010:
2612 case DRM_FORMAT_ARGB2101010:
2613 dspcntr |= DISPPLANE_BGRX101010;
2614 break;
2615 case DRM_FORMAT_XBGR2101010:
2616 case DRM_FORMAT_ABGR2101010:
2617 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2618 break;
2619 default:
baba133a 2620 BUG();
17638cd6
JB
2621 }
2622
2623 if (obj->tiling_mode != I915_TILING_NONE)
2624 dspcntr |= DISPPLANE_TILED;
17638cd6 2625
f45651ba 2626 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2627 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2628
b9897127 2629 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2630 intel_crtc->dspaddr_offset =
bc752862 2631 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2632 pixel_size,
bc752862 2633 fb->pitches[0]);
c2c75131 2634 linear_offset -= intel_crtc->dspaddr_offset;
48404c1e
SJ
2635 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2636 dspcntr |= DISPPLANE_ROTATE_180;
2637
2638 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2639 x += (intel_crtc->config.pipe_src_w - 1);
2640 y += (intel_crtc->config.pipe_src_h - 1);
2641
2642 /* Finding the last pixel of the last line of the display
2643 data and adding to linear_offset*/
2644 linear_offset +=
2645 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2646 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2647 }
2648 }
2649
2650 I915_WRITE(reg, dspcntr);
17638cd6 2651
f343c5f6
BW
2652 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2653 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2654 fb->pitches[0]);
01f2c773 2655 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2656 I915_WRITE(DSPSURF(plane),
2657 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2658 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2659 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2660 } else {
2661 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2662 I915_WRITE(DSPLINOFF(plane), linear_offset);
2663 }
17638cd6 2664 POSTING_READ(reg);
17638cd6
JB
2665}
2666
70d21f0e
DL
2667static void skylake_update_primary_plane(struct drm_crtc *crtc,
2668 struct drm_framebuffer *fb,
2669 int x, int y)
2670{
2671 struct drm_device *dev = crtc->dev;
2672 struct drm_i915_private *dev_priv = dev->dev_private;
2673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2674 struct intel_framebuffer *intel_fb;
2675 struct drm_i915_gem_object *obj;
2676 int pipe = intel_crtc->pipe;
2677 u32 plane_ctl, stride;
2678
2679 if (!intel_crtc->primary_enabled) {
2680 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2681 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2682 POSTING_READ(PLANE_CTL(pipe, 0));
2683 return;
2684 }
2685
2686 plane_ctl = PLANE_CTL_ENABLE |
2687 PLANE_CTL_PIPE_GAMMA_ENABLE |
2688 PLANE_CTL_PIPE_CSC_ENABLE;
2689
2690 switch (fb->pixel_format) {
2691 case DRM_FORMAT_RGB565:
2692 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2693 break;
2694 case DRM_FORMAT_XRGB8888:
2695 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2696 break;
2697 case DRM_FORMAT_XBGR8888:
2698 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2699 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2700 break;
2701 case DRM_FORMAT_XRGB2101010:
2702 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2703 break;
2704 case DRM_FORMAT_XBGR2101010:
2705 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2706 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2707 break;
2708 default:
2709 BUG();
2710 }
2711
2712 intel_fb = to_intel_framebuffer(fb);
2713 obj = intel_fb->obj;
2714
2715 /*
2716 * The stride is either expressed as a multiple of 64 bytes chunks for
2717 * linear buffers or in number of tiles for tiled buffers.
2718 */
2719 switch (obj->tiling_mode) {
2720 case I915_TILING_NONE:
2721 stride = fb->pitches[0] >> 6;
2722 break;
2723 case I915_TILING_X:
2724 plane_ctl |= PLANE_CTL_TILED_X;
2725 stride = fb->pitches[0] >> 9;
2726 break;
2727 default:
2728 BUG();
2729 }
2730
2731 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
1447dde0
SJ
2732 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2733 plane_ctl |= PLANE_CTL_ROTATE_180;
70d21f0e
DL
2734
2735 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2736
2737 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2738 i915_gem_obj_ggtt_offset(obj),
2739 x, y, fb->width, fb->height,
2740 fb->pitches[0]);
2741
2742 I915_WRITE(PLANE_POS(pipe, 0), 0);
2743 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2744 I915_WRITE(PLANE_SIZE(pipe, 0),
2745 (intel_crtc->config.pipe_src_h - 1) << 16 |
2746 (intel_crtc->config.pipe_src_w - 1));
2747 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2748 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2749
2750 POSTING_READ(PLANE_SURF(pipe, 0));
2751}
2752
17638cd6
JB
2753/* Assume fb object is pinned & idle & fenced and just update base pointers */
2754static int
2755intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2756 int x, int y, enum mode_set_atomic state)
2757{
2758 struct drm_device *dev = crtc->dev;
2759 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2760
6b8e6ed0
CW
2761 if (dev_priv->display.disable_fbc)
2762 dev_priv->display.disable_fbc(dev);
81255565 2763
29b9bde6
DV
2764 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2765
2766 return 0;
81255565
JB
2767}
2768
7514747d 2769static void intel_complete_page_flips(struct drm_device *dev)
96a02917 2770{
96a02917
VS
2771 struct drm_crtc *crtc;
2772
70e1e0ec 2773 for_each_crtc(dev, crtc) {
96a02917
VS
2774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2775 enum plane plane = intel_crtc->plane;
2776
2777 intel_prepare_page_flip(dev, plane);
2778 intel_finish_page_flip_plane(dev, plane);
2779 }
7514747d
VS
2780}
2781
2782static void intel_update_primary_planes(struct drm_device *dev)
2783{
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785 struct drm_crtc *crtc;
96a02917 2786
70e1e0ec 2787 for_each_crtc(dev, crtc) {
96a02917
VS
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789
51fd371b 2790 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2791 /*
2792 * FIXME: Once we have proper support for primary planes (and
2793 * disabling them without disabling the entire crtc) allow again
66e514c1 2794 * a NULL crtc->primary->fb.
947fdaad 2795 */
f4510a27 2796 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2797 dev_priv->display.update_primary_plane(crtc,
66e514c1 2798 crtc->primary->fb,
262ca2b0
MR
2799 crtc->x,
2800 crtc->y);
51fd371b 2801 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2802 }
2803}
2804
7514747d
VS
2805void intel_prepare_reset(struct drm_device *dev)
2806{
f98ce92f
VS
2807 struct drm_i915_private *dev_priv = to_i915(dev);
2808 struct intel_crtc *crtc;
2809
7514747d
VS
2810 /* no reset support for gen2 */
2811 if (IS_GEN2(dev))
2812 return;
2813
2814 /* reset doesn't touch the display */
2815 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2816 return;
2817
2818 drm_modeset_lock_all(dev);
f98ce92f
VS
2819
2820 /*
2821 * Disabling the crtcs gracefully seems nicer. Also the
2822 * g33 docs say we should at least disable all the planes.
2823 */
2824 for_each_intel_crtc(dev, crtc) {
2825 if (crtc->active)
2826 dev_priv->display.crtc_disable(&crtc->base);
2827 }
7514747d
VS
2828}
2829
2830void intel_finish_reset(struct drm_device *dev)
2831{
2832 struct drm_i915_private *dev_priv = to_i915(dev);
2833
2834 /*
2835 * Flips in the rings will be nuked by the reset,
2836 * so complete all pending flips so that user space
2837 * will get its events and not get stuck.
2838 */
2839 intel_complete_page_flips(dev);
2840
2841 /* no reset support for gen2 */
2842 if (IS_GEN2(dev))
2843 return;
2844
2845 /* reset doesn't touch the display */
2846 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2847 /*
2848 * Flips in the rings have been nuked by the reset,
2849 * so update the base address of all primary
2850 * planes to the the last fb to make sure we're
2851 * showing the correct fb after a reset.
2852 */
2853 intel_update_primary_planes(dev);
2854 return;
2855 }
2856
2857 /*
2858 * The display has been reset as well,
2859 * so need a full re-initialization.
2860 */
2861 intel_runtime_pm_disable_interrupts(dev_priv);
2862 intel_runtime_pm_enable_interrupts(dev_priv);
2863
2864 intel_modeset_init_hw(dev);
2865
2866 spin_lock_irq(&dev_priv->irq_lock);
2867 if (dev_priv->display.hpd_irq_setup)
2868 dev_priv->display.hpd_irq_setup(dev);
2869 spin_unlock_irq(&dev_priv->irq_lock);
2870
2871 intel_modeset_setup_hw_state(dev, true);
2872
2873 intel_hpd_init(dev_priv);
2874
2875 drm_modeset_unlock_all(dev);
2876}
2877
14667a4b
CW
2878static int
2879intel_finish_fb(struct drm_framebuffer *old_fb)
2880{
2ff8fde1 2881 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
2882 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2883 bool was_interruptible = dev_priv->mm.interruptible;
2884 int ret;
2885
14667a4b
CW
2886 /* Big Hammer, we also need to ensure that any pending
2887 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2888 * current scanout is retired before unpinning the old
2889 * framebuffer.
2890 *
2891 * This should only fail upon a hung GPU, in which case we
2892 * can safely continue.
2893 */
2894 dev_priv->mm.interruptible = false;
2895 ret = i915_gem_object_finish_gpu(obj);
2896 dev_priv->mm.interruptible = was_interruptible;
2897
2898 return ret;
2899}
2900
7d5e3799
CW
2901static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2902{
2903 struct drm_device *dev = crtc->dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
2906 bool pending;
2907
2908 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2909 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2910 return false;
2911
5e2d7afc 2912 spin_lock_irq(&dev->event_lock);
7d5e3799 2913 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 2914 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
2915
2916 return pending;
2917}
2918
e30e8f75
GP
2919static void intel_update_pipe_size(struct intel_crtc *crtc)
2920{
2921 struct drm_device *dev = crtc->base.dev;
2922 struct drm_i915_private *dev_priv = dev->dev_private;
2923 const struct drm_display_mode *adjusted_mode;
2924
2925 if (!i915.fastboot)
2926 return;
2927
2928 /*
2929 * Update pipe size and adjust fitter if needed: the reason for this is
2930 * that in compute_mode_changes we check the native mode (not the pfit
2931 * mode) to see if we can flip rather than do a full mode set. In the
2932 * fastboot case, we'll flip, but if we don't update the pipesrc and
2933 * pfit state, we'll end up with a big fb scanned out into the wrong
2934 * sized surface.
2935 *
2936 * To fix this properly, we need to hoist the checks up into
2937 * compute_mode_changes (or above), check the actual pfit state and
2938 * whether the platform allows pfit disable with pipe active, and only
2939 * then update the pipesrc and pfit state, even on the flip path.
2940 */
2941
2942 adjusted_mode = &crtc->config.adjusted_mode;
2943
2944 I915_WRITE(PIPESRC(crtc->pipe),
2945 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2946 (adjusted_mode->crtc_vdisplay - 1));
2947 if (!crtc->config.pch_pfit.enabled &&
409ee761
ACO
2948 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2949 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
2950 I915_WRITE(PF_CTL(crtc->pipe), 0);
2951 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2952 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2953 }
2954 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2955 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2956}
2957
5e84e1a4
ZW
2958static void intel_fdi_normal_train(struct drm_crtc *crtc)
2959{
2960 struct drm_device *dev = crtc->dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2963 int pipe = intel_crtc->pipe;
2964 u32 reg, temp;
2965
2966 /* enable normal train */
2967 reg = FDI_TX_CTL(pipe);
2968 temp = I915_READ(reg);
61e499bf 2969 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2970 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2971 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2972 } else {
2973 temp &= ~FDI_LINK_TRAIN_NONE;
2974 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2975 }
5e84e1a4
ZW
2976 I915_WRITE(reg, temp);
2977
2978 reg = FDI_RX_CTL(pipe);
2979 temp = I915_READ(reg);
2980 if (HAS_PCH_CPT(dev)) {
2981 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2982 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2983 } else {
2984 temp &= ~FDI_LINK_TRAIN_NONE;
2985 temp |= FDI_LINK_TRAIN_NONE;
2986 }
2987 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2988
2989 /* wait one idle pattern time */
2990 POSTING_READ(reg);
2991 udelay(1000);
357555c0
JB
2992
2993 /* IVB wants error correction enabled */
2994 if (IS_IVYBRIDGE(dev))
2995 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2996 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2997}
2998
1fbc0d78 2999static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 3000{
1fbc0d78
DV
3001 return crtc->base.enabled && crtc->active &&
3002 crtc->config.has_pch_encoder;
1e833f40
DV
3003}
3004
01a415fd
DV
3005static void ivb_modeset_global_resources(struct drm_device *dev)
3006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
3008 struct intel_crtc *pipe_B_crtc =
3009 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3010 struct intel_crtc *pipe_C_crtc =
3011 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3012 uint32_t temp;
3013
1e833f40
DV
3014 /*
3015 * When everything is off disable fdi C so that we could enable fdi B
3016 * with all lanes. Note that we don't care about enabled pipes without
3017 * an enabled pch encoder.
3018 */
3019 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3020 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
3021 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3022 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3023
3024 temp = I915_READ(SOUTH_CHICKEN1);
3025 temp &= ~FDI_BC_BIFURCATION_SELECT;
3026 DRM_DEBUG_KMS("disabling fdi C rx\n");
3027 I915_WRITE(SOUTH_CHICKEN1, temp);
3028 }
3029}
3030
8db9d77b
ZW
3031/* The FDI link training functions for ILK/Ibexpeak. */
3032static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3033{
3034 struct drm_device *dev = crtc->dev;
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3037 int pipe = intel_crtc->pipe;
5eddb70b 3038 u32 reg, temp, tries;
8db9d77b 3039
1c8562f6 3040 /* FDI needs bits from pipe first */
0fc932b8 3041 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3042
e1a44743
AJ
3043 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3044 for train result */
5eddb70b
CW
3045 reg = FDI_RX_IMR(pipe);
3046 temp = I915_READ(reg);
e1a44743
AJ
3047 temp &= ~FDI_RX_SYMBOL_LOCK;
3048 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3049 I915_WRITE(reg, temp);
3050 I915_READ(reg);
e1a44743
AJ
3051 udelay(150);
3052
8db9d77b 3053 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3054 reg = FDI_TX_CTL(pipe);
3055 temp = I915_READ(reg);
627eb5a3
DV
3056 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3057 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3058 temp &= ~FDI_LINK_TRAIN_NONE;
3059 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3060 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3061
5eddb70b
CW
3062 reg = FDI_RX_CTL(pipe);
3063 temp = I915_READ(reg);
8db9d77b
ZW
3064 temp &= ~FDI_LINK_TRAIN_NONE;
3065 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3066 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3067
3068 POSTING_READ(reg);
8db9d77b
ZW
3069 udelay(150);
3070
5b2adf89 3071 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3072 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3073 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3074 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3075
5eddb70b 3076 reg = FDI_RX_IIR(pipe);
e1a44743 3077 for (tries = 0; tries < 5; tries++) {
5eddb70b 3078 temp = I915_READ(reg);
8db9d77b
ZW
3079 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3080
3081 if ((temp & FDI_RX_BIT_LOCK)) {
3082 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3083 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3084 break;
3085 }
8db9d77b 3086 }
e1a44743 3087 if (tries == 5)
5eddb70b 3088 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3089
3090 /* Train 2 */
5eddb70b
CW
3091 reg = FDI_TX_CTL(pipe);
3092 temp = I915_READ(reg);
8db9d77b
ZW
3093 temp &= ~FDI_LINK_TRAIN_NONE;
3094 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3095 I915_WRITE(reg, temp);
8db9d77b 3096
5eddb70b
CW
3097 reg = FDI_RX_CTL(pipe);
3098 temp = I915_READ(reg);
8db9d77b
ZW
3099 temp &= ~FDI_LINK_TRAIN_NONE;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3101 I915_WRITE(reg, temp);
8db9d77b 3102
5eddb70b
CW
3103 POSTING_READ(reg);
3104 udelay(150);
8db9d77b 3105
5eddb70b 3106 reg = FDI_RX_IIR(pipe);
e1a44743 3107 for (tries = 0; tries < 5; tries++) {
5eddb70b 3108 temp = I915_READ(reg);
8db9d77b
ZW
3109 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3110
3111 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3112 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3113 DRM_DEBUG_KMS("FDI train 2 done.\n");
3114 break;
3115 }
8db9d77b 3116 }
e1a44743 3117 if (tries == 5)
5eddb70b 3118 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3119
3120 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3121
8db9d77b
ZW
3122}
3123
0206e353 3124static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3125 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3126 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3127 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3128 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3129};
3130
3131/* The FDI link training functions for SNB/Cougarpoint. */
3132static void gen6_fdi_link_train(struct drm_crtc *crtc)
3133{
3134 struct drm_device *dev = crtc->dev;
3135 struct drm_i915_private *dev_priv = dev->dev_private;
3136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3137 int pipe = intel_crtc->pipe;
fa37d39e 3138 u32 reg, temp, i, retry;
8db9d77b 3139
e1a44743
AJ
3140 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3141 for train result */
5eddb70b
CW
3142 reg = FDI_RX_IMR(pipe);
3143 temp = I915_READ(reg);
e1a44743
AJ
3144 temp &= ~FDI_RX_SYMBOL_LOCK;
3145 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3146 I915_WRITE(reg, temp);
3147
3148 POSTING_READ(reg);
e1a44743
AJ
3149 udelay(150);
3150
8db9d77b 3151 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3152 reg = FDI_TX_CTL(pipe);
3153 temp = I915_READ(reg);
627eb5a3
DV
3154 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3155 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3156 temp &= ~FDI_LINK_TRAIN_NONE;
3157 temp |= FDI_LINK_TRAIN_PATTERN_1;
3158 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3159 /* SNB-B */
3160 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3161 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3162
d74cf324
DV
3163 I915_WRITE(FDI_RX_MISC(pipe),
3164 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3165
5eddb70b
CW
3166 reg = FDI_RX_CTL(pipe);
3167 temp = I915_READ(reg);
8db9d77b
ZW
3168 if (HAS_PCH_CPT(dev)) {
3169 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3170 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3171 } else {
3172 temp &= ~FDI_LINK_TRAIN_NONE;
3173 temp |= FDI_LINK_TRAIN_PATTERN_1;
3174 }
5eddb70b
CW
3175 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3176
3177 POSTING_READ(reg);
8db9d77b
ZW
3178 udelay(150);
3179
0206e353 3180 for (i = 0; i < 4; i++) {
5eddb70b
CW
3181 reg = FDI_TX_CTL(pipe);
3182 temp = I915_READ(reg);
8db9d77b
ZW
3183 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3184 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3185 I915_WRITE(reg, temp);
3186
3187 POSTING_READ(reg);
8db9d77b
ZW
3188 udelay(500);
3189
fa37d39e
SP
3190 for (retry = 0; retry < 5; retry++) {
3191 reg = FDI_RX_IIR(pipe);
3192 temp = I915_READ(reg);
3193 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3194 if (temp & FDI_RX_BIT_LOCK) {
3195 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3196 DRM_DEBUG_KMS("FDI train 1 done.\n");
3197 break;
3198 }
3199 udelay(50);
8db9d77b 3200 }
fa37d39e
SP
3201 if (retry < 5)
3202 break;
8db9d77b
ZW
3203 }
3204 if (i == 4)
5eddb70b 3205 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3206
3207 /* Train 2 */
5eddb70b
CW
3208 reg = FDI_TX_CTL(pipe);
3209 temp = I915_READ(reg);
8db9d77b
ZW
3210 temp &= ~FDI_LINK_TRAIN_NONE;
3211 temp |= FDI_LINK_TRAIN_PATTERN_2;
3212 if (IS_GEN6(dev)) {
3213 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3214 /* SNB-B */
3215 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3216 }
5eddb70b 3217 I915_WRITE(reg, temp);
8db9d77b 3218
5eddb70b
CW
3219 reg = FDI_RX_CTL(pipe);
3220 temp = I915_READ(reg);
8db9d77b
ZW
3221 if (HAS_PCH_CPT(dev)) {
3222 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3223 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3224 } else {
3225 temp &= ~FDI_LINK_TRAIN_NONE;
3226 temp |= FDI_LINK_TRAIN_PATTERN_2;
3227 }
5eddb70b
CW
3228 I915_WRITE(reg, temp);
3229
3230 POSTING_READ(reg);
8db9d77b
ZW
3231 udelay(150);
3232
0206e353 3233 for (i = 0; i < 4; i++) {
5eddb70b
CW
3234 reg = FDI_TX_CTL(pipe);
3235 temp = I915_READ(reg);
8db9d77b
ZW
3236 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3237 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3238 I915_WRITE(reg, temp);
3239
3240 POSTING_READ(reg);
8db9d77b
ZW
3241 udelay(500);
3242
fa37d39e
SP
3243 for (retry = 0; retry < 5; retry++) {
3244 reg = FDI_RX_IIR(pipe);
3245 temp = I915_READ(reg);
3246 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3247 if (temp & FDI_RX_SYMBOL_LOCK) {
3248 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3249 DRM_DEBUG_KMS("FDI train 2 done.\n");
3250 break;
3251 }
3252 udelay(50);
8db9d77b 3253 }
fa37d39e
SP
3254 if (retry < 5)
3255 break;
8db9d77b
ZW
3256 }
3257 if (i == 4)
5eddb70b 3258 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3259
3260 DRM_DEBUG_KMS("FDI train done.\n");
3261}
3262
357555c0
JB
3263/* Manual link training for Ivy Bridge A0 parts */
3264static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3265{
3266 struct drm_device *dev = crtc->dev;
3267 struct drm_i915_private *dev_priv = dev->dev_private;
3268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3269 int pipe = intel_crtc->pipe;
139ccd3f 3270 u32 reg, temp, i, j;
357555c0
JB
3271
3272 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3273 for train result */
3274 reg = FDI_RX_IMR(pipe);
3275 temp = I915_READ(reg);
3276 temp &= ~FDI_RX_SYMBOL_LOCK;
3277 temp &= ~FDI_RX_BIT_LOCK;
3278 I915_WRITE(reg, temp);
3279
3280 POSTING_READ(reg);
3281 udelay(150);
3282
01a415fd
DV
3283 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3284 I915_READ(FDI_RX_IIR(pipe)));
3285
139ccd3f
JB
3286 /* Try each vswing and preemphasis setting twice before moving on */
3287 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3288 /* disable first in case we need to retry */
3289 reg = FDI_TX_CTL(pipe);
3290 temp = I915_READ(reg);
3291 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3292 temp &= ~FDI_TX_ENABLE;
3293 I915_WRITE(reg, temp);
357555c0 3294
139ccd3f
JB
3295 reg = FDI_RX_CTL(pipe);
3296 temp = I915_READ(reg);
3297 temp &= ~FDI_LINK_TRAIN_AUTO;
3298 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3299 temp &= ~FDI_RX_ENABLE;
3300 I915_WRITE(reg, temp);
357555c0 3301
139ccd3f 3302 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3303 reg = FDI_TX_CTL(pipe);
3304 temp = I915_READ(reg);
139ccd3f
JB
3305 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3306 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3307 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3308 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3309 temp |= snb_b_fdi_train_param[j/2];
3310 temp |= FDI_COMPOSITE_SYNC;
3311 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3312
139ccd3f
JB
3313 I915_WRITE(FDI_RX_MISC(pipe),
3314 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3315
139ccd3f 3316 reg = FDI_RX_CTL(pipe);
357555c0 3317 temp = I915_READ(reg);
139ccd3f
JB
3318 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3319 temp |= FDI_COMPOSITE_SYNC;
3320 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3321
139ccd3f
JB
3322 POSTING_READ(reg);
3323 udelay(1); /* should be 0.5us */
357555c0 3324
139ccd3f
JB
3325 for (i = 0; i < 4; i++) {
3326 reg = FDI_RX_IIR(pipe);
3327 temp = I915_READ(reg);
3328 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3329
139ccd3f
JB
3330 if (temp & FDI_RX_BIT_LOCK ||
3331 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3332 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3333 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3334 i);
3335 break;
3336 }
3337 udelay(1); /* should be 0.5us */
3338 }
3339 if (i == 4) {
3340 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3341 continue;
3342 }
357555c0 3343
139ccd3f 3344 /* Train 2 */
357555c0
JB
3345 reg = FDI_TX_CTL(pipe);
3346 temp = I915_READ(reg);
139ccd3f
JB
3347 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3348 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3349 I915_WRITE(reg, temp);
3350
3351 reg = FDI_RX_CTL(pipe);
3352 temp = I915_READ(reg);
3353 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3354 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3355 I915_WRITE(reg, temp);
3356
3357 POSTING_READ(reg);
139ccd3f 3358 udelay(2); /* should be 1.5us */
357555c0 3359
139ccd3f
JB
3360 for (i = 0; i < 4; i++) {
3361 reg = FDI_RX_IIR(pipe);
3362 temp = I915_READ(reg);
3363 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3364
139ccd3f
JB
3365 if (temp & FDI_RX_SYMBOL_LOCK ||
3366 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3367 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3368 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3369 i);
3370 goto train_done;
3371 }
3372 udelay(2); /* should be 1.5us */
357555c0 3373 }
139ccd3f
JB
3374 if (i == 4)
3375 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3376 }
357555c0 3377
139ccd3f 3378train_done:
357555c0
JB
3379 DRM_DEBUG_KMS("FDI train done.\n");
3380}
3381
88cefb6c 3382static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3383{
88cefb6c 3384 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3385 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3386 int pipe = intel_crtc->pipe;
5eddb70b 3387 u32 reg, temp;
79e53945 3388
c64e311e 3389
c98e9dcf 3390 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3391 reg = FDI_RX_CTL(pipe);
3392 temp = I915_READ(reg);
627eb5a3
DV
3393 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3394 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3395 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3396 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3397
3398 POSTING_READ(reg);
c98e9dcf
JB
3399 udelay(200);
3400
3401 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3402 temp = I915_READ(reg);
3403 I915_WRITE(reg, temp | FDI_PCDCLK);
3404
3405 POSTING_READ(reg);
c98e9dcf
JB
3406 udelay(200);
3407
20749730
PZ
3408 /* Enable CPU FDI TX PLL, always on for Ironlake */
3409 reg = FDI_TX_CTL(pipe);
3410 temp = I915_READ(reg);
3411 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3412 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3413
20749730
PZ
3414 POSTING_READ(reg);
3415 udelay(100);
6be4a607 3416 }
0e23b99d
JB
3417}
3418
88cefb6c
DV
3419static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3420{
3421 struct drm_device *dev = intel_crtc->base.dev;
3422 struct drm_i915_private *dev_priv = dev->dev_private;
3423 int pipe = intel_crtc->pipe;
3424 u32 reg, temp;
3425
3426 /* Switch from PCDclk to Rawclk */
3427 reg = FDI_RX_CTL(pipe);
3428 temp = I915_READ(reg);
3429 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3430
3431 /* Disable CPU FDI TX PLL */
3432 reg = FDI_TX_CTL(pipe);
3433 temp = I915_READ(reg);
3434 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3435
3436 POSTING_READ(reg);
3437 udelay(100);
3438
3439 reg = FDI_RX_CTL(pipe);
3440 temp = I915_READ(reg);
3441 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3442
3443 /* Wait for the clocks to turn off. */
3444 POSTING_READ(reg);
3445 udelay(100);
3446}
3447
0fc932b8
JB
3448static void ironlake_fdi_disable(struct drm_crtc *crtc)
3449{
3450 struct drm_device *dev = crtc->dev;
3451 struct drm_i915_private *dev_priv = dev->dev_private;
3452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3453 int pipe = intel_crtc->pipe;
3454 u32 reg, temp;
3455
3456 /* disable CPU FDI tx and PCH FDI rx */
3457 reg = FDI_TX_CTL(pipe);
3458 temp = I915_READ(reg);
3459 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3460 POSTING_READ(reg);
3461
3462 reg = FDI_RX_CTL(pipe);
3463 temp = I915_READ(reg);
3464 temp &= ~(0x7 << 16);
dfd07d72 3465 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3466 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3467
3468 POSTING_READ(reg);
3469 udelay(100);
3470
3471 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3472 if (HAS_PCH_IBX(dev))
6f06ce18 3473 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3474
3475 /* still set train pattern 1 */
3476 reg = FDI_TX_CTL(pipe);
3477 temp = I915_READ(reg);
3478 temp &= ~FDI_LINK_TRAIN_NONE;
3479 temp |= FDI_LINK_TRAIN_PATTERN_1;
3480 I915_WRITE(reg, temp);
3481
3482 reg = FDI_RX_CTL(pipe);
3483 temp = I915_READ(reg);
3484 if (HAS_PCH_CPT(dev)) {
3485 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3486 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3487 } else {
3488 temp &= ~FDI_LINK_TRAIN_NONE;
3489 temp |= FDI_LINK_TRAIN_PATTERN_1;
3490 }
3491 /* BPC in FDI rx is consistent with that in PIPECONF */
3492 temp &= ~(0x07 << 16);
dfd07d72 3493 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3494 I915_WRITE(reg, temp);
3495
3496 POSTING_READ(reg);
3497 udelay(100);
3498}
3499
5dce5b93
CW
3500bool intel_has_pending_fb_unpin(struct drm_device *dev)
3501{
3502 struct intel_crtc *crtc;
3503
3504 /* Note that we don't need to be called with mode_config.lock here
3505 * as our list of CRTC objects is static for the lifetime of the
3506 * device and so cannot disappear as we iterate. Similarly, we can
3507 * happily treat the predicates as racy, atomic checks as userspace
3508 * cannot claim and pin a new fb without at least acquring the
3509 * struct_mutex and so serialising with us.
3510 */
d3fcc808 3511 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3512 if (atomic_read(&crtc->unpin_work_count) == 0)
3513 continue;
3514
3515 if (crtc->unpin_work)
3516 intel_wait_for_vblank(dev, crtc->pipe);
3517
3518 return true;
3519 }
3520
3521 return false;
3522}
3523
d6bbafa1
CW
3524static void page_flip_completed(struct intel_crtc *intel_crtc)
3525{
3526 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3527 struct intel_unpin_work *work = intel_crtc->unpin_work;
3528
3529 /* ensure that the unpin work is consistent wrt ->pending. */
3530 smp_rmb();
3531 intel_crtc->unpin_work = NULL;
3532
3533 if (work->event)
3534 drm_send_vblank_event(intel_crtc->base.dev,
3535 intel_crtc->pipe,
3536 work->event);
3537
3538 drm_crtc_vblank_put(&intel_crtc->base);
3539
3540 wake_up_all(&dev_priv->pending_flip_queue);
3541 queue_work(dev_priv->wq, &work->work);
3542
3543 trace_i915_flip_complete(intel_crtc->plane,
3544 work->pending_flip_obj);
3545}
3546
46a55d30 3547void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3548{
0f91128d 3549 struct drm_device *dev = crtc->dev;
5bb61643 3550 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3551
2c10d571 3552 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3553 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3554 !intel_crtc_has_pending_flip(crtc),
3555 60*HZ) == 0)) {
3556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3557
5e2d7afc 3558 spin_lock_irq(&dev->event_lock);
9c787942
CW
3559 if (intel_crtc->unpin_work) {
3560 WARN_ONCE(1, "Removing stuck page flip\n");
3561 page_flip_completed(intel_crtc);
3562 }
5e2d7afc 3563 spin_unlock_irq(&dev->event_lock);
9c787942 3564 }
5bb61643 3565
975d568a
CW
3566 if (crtc->primary->fb) {
3567 mutex_lock(&dev->struct_mutex);
3568 intel_finish_fb(crtc->primary->fb);
3569 mutex_unlock(&dev->struct_mutex);
3570 }
e6c3a2a6
CW
3571}
3572
e615efe4
ED
3573/* Program iCLKIP clock to the desired frequency */
3574static void lpt_program_iclkip(struct drm_crtc *crtc)
3575{
3576 struct drm_device *dev = crtc->dev;
3577 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3578 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3579 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3580 u32 temp;
3581
09153000
DV
3582 mutex_lock(&dev_priv->dpio_lock);
3583
e615efe4
ED
3584 /* It is necessary to ungate the pixclk gate prior to programming
3585 * the divisors, and gate it back when it is done.
3586 */
3587 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3588
3589 /* Disable SSCCTL */
3590 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3591 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3592 SBI_SSCCTL_DISABLE,
3593 SBI_ICLK);
e615efe4
ED
3594
3595 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3596 if (clock == 20000) {
e615efe4
ED
3597 auxdiv = 1;
3598 divsel = 0x41;
3599 phaseinc = 0x20;
3600 } else {
3601 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3602 * but the adjusted_mode->crtc_clock in in KHz. To get the
3603 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3604 * convert the virtual clock precision to KHz here for higher
3605 * precision.
3606 */
3607 u32 iclk_virtual_root_freq = 172800 * 1000;
3608 u32 iclk_pi_range = 64;
3609 u32 desired_divisor, msb_divisor_value, pi_value;
3610
12d7ceed 3611 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3612 msb_divisor_value = desired_divisor / iclk_pi_range;
3613 pi_value = desired_divisor % iclk_pi_range;
3614
3615 auxdiv = 0;
3616 divsel = msb_divisor_value - 2;
3617 phaseinc = pi_value;
3618 }
3619
3620 /* This should not happen with any sane values */
3621 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3622 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3623 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3624 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3625
3626 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3627 clock,
e615efe4
ED
3628 auxdiv,
3629 divsel,
3630 phasedir,
3631 phaseinc);
3632
3633 /* Program SSCDIVINTPHASE6 */
988d6ee8 3634 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3635 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3636 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3637 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3638 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3639 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3640 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3641 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3642
3643 /* Program SSCAUXDIV */
988d6ee8 3644 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3645 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3646 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3647 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3648
3649 /* Enable modulator and associated divider */
988d6ee8 3650 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3651 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3652 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3653
3654 /* Wait for initialization time */
3655 udelay(24);
3656
3657 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3658
3659 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3660}
3661
275f01b2
DV
3662static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3663 enum pipe pch_transcoder)
3664{
3665 struct drm_device *dev = crtc->base.dev;
3666 struct drm_i915_private *dev_priv = dev->dev_private;
3667 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3668
3669 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3670 I915_READ(HTOTAL(cpu_transcoder)));
3671 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3672 I915_READ(HBLANK(cpu_transcoder)));
3673 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3674 I915_READ(HSYNC(cpu_transcoder)));
3675
3676 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3677 I915_READ(VTOTAL(cpu_transcoder)));
3678 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3679 I915_READ(VBLANK(cpu_transcoder)));
3680 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3681 I915_READ(VSYNC(cpu_transcoder)));
3682 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3683 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3684}
3685
1fbc0d78
DV
3686static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3687{
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689 uint32_t temp;
3690
3691 temp = I915_READ(SOUTH_CHICKEN1);
3692 if (temp & FDI_BC_BIFURCATION_SELECT)
3693 return;
3694
3695 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3696 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3697
3698 temp |= FDI_BC_BIFURCATION_SELECT;
3699 DRM_DEBUG_KMS("enabling fdi C rx\n");
3700 I915_WRITE(SOUTH_CHICKEN1, temp);
3701 POSTING_READ(SOUTH_CHICKEN1);
3702}
3703
3704static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3705{
3706 struct drm_device *dev = intel_crtc->base.dev;
3707 struct drm_i915_private *dev_priv = dev->dev_private;
3708
3709 switch (intel_crtc->pipe) {
3710 case PIPE_A:
3711 break;
3712 case PIPE_B:
3713 if (intel_crtc->config.fdi_lanes > 2)
3714 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3715 else
3716 cpt_enable_fdi_bc_bifurcation(dev);
3717
3718 break;
3719 case PIPE_C:
3720 cpt_enable_fdi_bc_bifurcation(dev);
3721
3722 break;
3723 default:
3724 BUG();
3725 }
3726}
3727
f67a559d
JB
3728/*
3729 * Enable PCH resources required for PCH ports:
3730 * - PCH PLLs
3731 * - FDI training & RX/TX
3732 * - update transcoder timings
3733 * - DP transcoding bits
3734 * - transcoder
3735 */
3736static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3737{
3738 struct drm_device *dev = crtc->dev;
3739 struct drm_i915_private *dev_priv = dev->dev_private;
3740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3741 int pipe = intel_crtc->pipe;
ee7b9f93 3742 u32 reg, temp;
2c07245f 3743
ab9412ba 3744 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3745
1fbc0d78
DV
3746 if (IS_IVYBRIDGE(dev))
3747 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3748
cd986abb
DV
3749 /* Write the TU size bits before fdi link training, so that error
3750 * detection works. */
3751 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3752 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3753
c98e9dcf 3754 /* For PCH output, training FDI link */
674cf967 3755 dev_priv->display.fdi_link_train(crtc);
2c07245f 3756
3ad8a208
DV
3757 /* We need to program the right clock selection before writing the pixel
3758 * mutliplier into the DPLL. */
303b81e0 3759 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3760 u32 sel;
4b645f14 3761
c98e9dcf 3762 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3763 temp |= TRANS_DPLL_ENABLE(pipe);
3764 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3765 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3766 temp |= sel;
3767 else
3768 temp &= ~sel;
c98e9dcf 3769 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3770 }
5eddb70b 3771
3ad8a208
DV
3772 /* XXX: pch pll's can be enabled any time before we enable the PCH
3773 * transcoder, and we actually should do this to not upset any PCH
3774 * transcoder that already use the clock when we share it.
3775 *
3776 * Note that enable_shared_dpll tries to do the right thing, but
3777 * get_shared_dpll unconditionally resets the pll - we need that to have
3778 * the right LVDS enable sequence. */
85b3894f 3779 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3780
d9b6cb56
JB
3781 /* set transcoder timing, panel must allow it */
3782 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3783 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3784
303b81e0 3785 intel_fdi_normal_train(crtc);
5e84e1a4 3786
c98e9dcf 3787 /* For PCH DP, enable TRANS_DP_CTL */
0a88818d 3788 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
dfd07d72 3789 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3790 reg = TRANS_DP_CTL(pipe);
3791 temp = I915_READ(reg);
3792 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3793 TRANS_DP_SYNC_MASK |
3794 TRANS_DP_BPC_MASK);
5eddb70b
CW
3795 temp |= (TRANS_DP_OUTPUT_ENABLE |
3796 TRANS_DP_ENH_FRAMING);
9325c9f0 3797 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3798
3799 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3800 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3801 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3802 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3803
3804 switch (intel_trans_dp_port_sel(crtc)) {
3805 case PCH_DP_B:
5eddb70b 3806 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3807 break;
3808 case PCH_DP_C:
5eddb70b 3809 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3810 break;
3811 case PCH_DP_D:
5eddb70b 3812 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3813 break;
3814 default:
e95d41e1 3815 BUG();
32f9d658 3816 }
2c07245f 3817
5eddb70b 3818 I915_WRITE(reg, temp);
6be4a607 3819 }
b52eb4dc 3820
b8a4f404 3821 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3822}
3823
1507e5bd
PZ
3824static void lpt_pch_enable(struct drm_crtc *crtc)
3825{
3826 struct drm_device *dev = crtc->dev;
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3829 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3830
ab9412ba 3831 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3832
8c52b5e8 3833 lpt_program_iclkip(crtc);
1507e5bd 3834
0540e488 3835 /* Set transcoder timing. */
275f01b2 3836 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3837
937bb610 3838 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3839}
3840
716c2e55 3841void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3842{
e2b78267 3843 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3844
3845 if (pll == NULL)
3846 return;
3847
3e369b76 3848 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 3849 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
3850 return;
3851 }
3852
3e369b76
ACO
3853 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3854 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
3855 WARN_ON(pll->on);
3856 WARN_ON(pll->active);
3857 }
3858
a43f6e0f 3859 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3860}
3861
716c2e55 3862struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3863{
e2b78267 3864 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 3865 struct intel_shared_dpll *pll;
e2b78267 3866 enum intel_dpll_id i;
ee7b9f93 3867
98b6bd99
DV
3868 if (HAS_PCH_IBX(dev_priv->dev)) {
3869 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3870 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3871 pll = &dev_priv->shared_dplls[i];
98b6bd99 3872
46edb027
DV
3873 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3874 crtc->base.base.id, pll->name);
98b6bd99 3875
8bd31e67 3876 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 3877
98b6bd99
DV
3878 goto found;
3879 }
3880
e72f9fbf
DV
3881 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3882 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3883
3884 /* Only want to check enabled timings first */
8bd31e67 3885 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
3886 continue;
3887
8bd31e67
ACO
3888 if (memcmp(&crtc->new_config->dpll_hw_state,
3889 &pll->new_config->hw_state,
3890 sizeof(pll->new_config->hw_state)) == 0) {
3891 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 3892 crtc->base.base.id, pll->name,
8bd31e67
ACO
3893 pll->new_config->crtc_mask,
3894 pll->active);
ee7b9f93
JB
3895 goto found;
3896 }
3897 }
3898
3899 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3900 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3901 pll = &dev_priv->shared_dplls[i];
8bd31e67 3902 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
3903 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3904 crtc->base.base.id, pll->name);
ee7b9f93
JB
3905 goto found;
3906 }
3907 }
3908
3909 return NULL;
3910
3911found:
8bd31e67
ACO
3912 if (pll->new_config->crtc_mask == 0)
3913 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
f2a69f44 3914
8bd31e67 3915 crtc->new_config->shared_dpll = i;
46edb027
DV
3916 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3917 pipe_name(crtc->pipe));
ee7b9f93 3918
8bd31e67 3919 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 3920
ee7b9f93
JB
3921 return pll;
3922}
3923
8bd31e67
ACO
3924/**
3925 * intel_shared_dpll_start_config - start a new PLL staged config
3926 * @dev_priv: DRM device
3927 * @clear_pipes: mask of pipes that will have their PLLs freed
3928 *
3929 * Starts a new PLL staged config, copying the current config but
3930 * releasing the references of pipes specified in clear_pipes.
3931 */
3932static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3933 unsigned clear_pipes)
3934{
3935 struct intel_shared_dpll *pll;
3936 enum intel_dpll_id i;
3937
3938 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3939 pll = &dev_priv->shared_dplls[i];
3940
3941 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3942 GFP_KERNEL);
3943 if (!pll->new_config)
3944 goto cleanup;
3945
3946 pll->new_config->crtc_mask &= ~clear_pipes;
3947 }
3948
3949 return 0;
3950
3951cleanup:
3952 while (--i >= 0) {
3953 pll = &dev_priv->shared_dplls[i];
f354d733 3954 kfree(pll->new_config);
8bd31e67
ACO
3955 pll->new_config = NULL;
3956 }
3957
3958 return -ENOMEM;
3959}
3960
3961static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3962{
3963 struct intel_shared_dpll *pll;
3964 enum intel_dpll_id i;
3965
3966 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3967 pll = &dev_priv->shared_dplls[i];
3968
3969 WARN_ON(pll->new_config == &pll->config);
3970
3971 pll->config = *pll->new_config;
3972 kfree(pll->new_config);
3973 pll->new_config = NULL;
3974 }
3975}
3976
3977static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3978{
3979 struct intel_shared_dpll *pll;
3980 enum intel_dpll_id i;
3981
3982 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3983 pll = &dev_priv->shared_dplls[i];
3984
3985 WARN_ON(pll->new_config == &pll->config);
3986
3987 kfree(pll->new_config);
3988 pll->new_config = NULL;
3989 }
3990}
3991
a1520318 3992static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3993{
3994 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3995 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3996 u32 temp;
3997
3998 temp = I915_READ(dslreg);
3999 udelay(500);
4000 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4001 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4002 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4003 }
4004}
4005
bd2e244f
JB
4006static void skylake_pfit_enable(struct intel_crtc *crtc)
4007{
4008 struct drm_device *dev = crtc->base.dev;
4009 struct drm_i915_private *dev_priv = dev->dev_private;
4010 int pipe = crtc->pipe;
4011
4012 if (crtc->config.pch_pfit.enabled) {
4013 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
4014 I915_WRITE(PS_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4015 I915_WRITE(PS_WIN_SZ(pipe), crtc->config.pch_pfit.size);
4016 }
4017}
4018
b074cec8
JB
4019static void ironlake_pfit_enable(struct intel_crtc *crtc)
4020{
4021 struct drm_device *dev = crtc->base.dev;
4022 struct drm_i915_private *dev_priv = dev->dev_private;
4023 int pipe = crtc->pipe;
4024
fd4daa9c 4025 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
4026 /* Force use of hard-coded filter coefficients
4027 * as some pre-programmed values are broken,
4028 * e.g. x201.
4029 */
4030 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4031 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4032 PF_PIPE_SEL_IVB(pipe));
4033 else
4034 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4035 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4036 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
4037 }
4038}
4039
bb53d4ae
VS
4040static void intel_enable_planes(struct drm_crtc *crtc)
4041{
4042 struct drm_device *dev = crtc->dev;
4043 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4044 struct drm_plane *plane;
bb53d4ae
VS
4045 struct intel_plane *intel_plane;
4046
af2b653b
MR
4047 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4048 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4049 if (intel_plane->pipe == pipe)
4050 intel_plane_restore(&intel_plane->base);
af2b653b 4051 }
bb53d4ae
VS
4052}
4053
4054static void intel_disable_planes(struct drm_crtc *crtc)
4055{
4056 struct drm_device *dev = crtc->dev;
4057 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4058 struct drm_plane *plane;
bb53d4ae
VS
4059 struct intel_plane *intel_plane;
4060
af2b653b
MR
4061 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4062 intel_plane = to_intel_plane(plane);
bb53d4ae 4063 if (intel_plane->pipe == pipe)
cf4c7c12 4064 plane->funcs->disable_plane(plane);
af2b653b 4065 }
bb53d4ae
VS
4066}
4067
20bc8673 4068void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4069{
cea165c3
VS
4070 struct drm_device *dev = crtc->base.dev;
4071 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531
PZ
4072
4073 if (!crtc->config.ips_enabled)
4074 return;
4075
cea165c3
VS
4076 /* We can only enable IPS after we enable a plane and wait for a vblank */
4077 intel_wait_for_vblank(dev, crtc->pipe);
4078
d77e4531 4079 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4080 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4081 mutex_lock(&dev_priv->rps.hw_lock);
4082 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4083 mutex_unlock(&dev_priv->rps.hw_lock);
4084 /* Quoting Art Runyan: "its not safe to expect any particular
4085 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4086 * mailbox." Moreover, the mailbox may return a bogus state,
4087 * so we need to just enable it and continue on.
2a114cc1
BW
4088 */
4089 } else {
4090 I915_WRITE(IPS_CTL, IPS_ENABLE);
4091 /* The bit only becomes 1 in the next vblank, so this wait here
4092 * is essentially intel_wait_for_vblank. If we don't have this
4093 * and don't wait for vblanks until the end of crtc_enable, then
4094 * the HW state readout code will complain that the expected
4095 * IPS_CTL value is not the one we read. */
4096 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4097 DRM_ERROR("Timed out waiting for IPS enable\n");
4098 }
d77e4531
PZ
4099}
4100
20bc8673 4101void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4102{
4103 struct drm_device *dev = crtc->base.dev;
4104 struct drm_i915_private *dev_priv = dev->dev_private;
4105
4106 if (!crtc->config.ips_enabled)
4107 return;
4108
4109 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4110 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4111 mutex_lock(&dev_priv->rps.hw_lock);
4112 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4113 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4114 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4115 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4116 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4117 } else {
2a114cc1 4118 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4119 POSTING_READ(IPS_CTL);
4120 }
d77e4531
PZ
4121
4122 /* We need to wait for a vblank before we can disable the plane. */
4123 intel_wait_for_vblank(dev, crtc->pipe);
4124}
4125
4126/** Loads the palette/gamma unit for the CRTC with the prepared values */
4127static void intel_crtc_load_lut(struct drm_crtc *crtc)
4128{
4129 struct drm_device *dev = crtc->dev;
4130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4132 enum pipe pipe = intel_crtc->pipe;
4133 int palreg = PALETTE(pipe);
4134 int i;
4135 bool reenable_ips = false;
4136
4137 /* The clocks have to be on to load the palette. */
4138 if (!crtc->enabled || !intel_crtc->active)
4139 return;
4140
4141 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
409ee761 4142 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4143 assert_dsi_pll_enabled(dev_priv);
4144 else
4145 assert_pll_enabled(dev_priv, pipe);
4146 }
4147
4148 /* use legacy palette for Ironlake */
7a1db49a 4149 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4150 palreg = LGC_PALETTE(pipe);
4151
4152 /* Workaround : Do not read or write the pipe palette/gamma data while
4153 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4154 */
41e6fc4c 4155 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
4156 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4157 GAMMA_MODE_MODE_SPLIT)) {
4158 hsw_disable_ips(intel_crtc);
4159 reenable_ips = true;
4160 }
4161
4162 for (i = 0; i < 256; i++) {
4163 I915_WRITE(palreg + 4 * i,
4164 (intel_crtc->lut_r[i] << 16) |
4165 (intel_crtc->lut_g[i] << 8) |
4166 intel_crtc->lut_b[i]);
4167 }
4168
4169 if (reenable_ips)
4170 hsw_enable_ips(intel_crtc);
4171}
4172
d3eedb1a
VS
4173static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4174{
4175 if (!enable && intel_crtc->overlay) {
4176 struct drm_device *dev = intel_crtc->base.dev;
4177 struct drm_i915_private *dev_priv = dev->dev_private;
4178
4179 mutex_lock(&dev->struct_mutex);
4180 dev_priv->mm.interruptible = false;
4181 (void) intel_overlay_switch_off(intel_crtc->overlay);
4182 dev_priv->mm.interruptible = true;
4183 mutex_unlock(&dev->struct_mutex);
4184 }
4185
4186 /* Let userspace switch the overlay on again. In most cases userspace
4187 * has to recompute where to put it anyway.
4188 */
4189}
4190
d3eedb1a 4191static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4192{
4193 struct drm_device *dev = crtc->dev;
a5c4d7bc
VS
4194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4195 int pipe = intel_crtc->pipe;
a5c4d7bc 4196
fdd508a6 4197 intel_enable_primary_hw_plane(crtc->primary, crtc);
a5c4d7bc
VS
4198 intel_enable_planes(crtc);
4199 intel_crtc_update_cursor(crtc, true);
d3eedb1a 4200 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
4201
4202 hsw_enable_ips(intel_crtc);
4203
4204 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4205 intel_fbc_update(dev);
a5c4d7bc 4206 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4207
4208 /*
4209 * FIXME: Once we grow proper nuclear flip support out of this we need
4210 * to compute the mask of flip planes precisely. For the time being
4211 * consider this a flip from a NULL plane.
4212 */
4213 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4214}
4215
d3eedb1a 4216static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4217{
4218 struct drm_device *dev = crtc->dev;
4219 struct drm_i915_private *dev_priv = dev->dev_private;
4220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4221 int pipe = intel_crtc->pipe;
4222 int plane = intel_crtc->plane;
4223
4224 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc
VS
4225
4226 if (dev_priv->fbc.plane == plane)
7ff0ebcc 4227 intel_fbc_disable(dev);
a5c4d7bc
VS
4228
4229 hsw_disable_ips(intel_crtc);
4230
d3eedb1a 4231 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
4232 intel_crtc_update_cursor(crtc, false);
4233 intel_disable_planes(crtc);
fdd508a6 4234 intel_disable_primary_hw_plane(crtc->primary, crtc);
f98551ae 4235
f99d7069
DV
4236 /*
4237 * FIXME: Once we grow proper nuclear flip support out of this we need
4238 * to compute the mask of flip planes precisely. For the time being
4239 * consider this a flip to a NULL plane.
4240 */
4241 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4242}
4243
f67a559d
JB
4244static void ironlake_crtc_enable(struct drm_crtc *crtc)
4245{
4246 struct drm_device *dev = crtc->dev;
4247 struct drm_i915_private *dev_priv = dev->dev_private;
4248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4249 struct intel_encoder *encoder;
f67a559d 4250 int pipe = intel_crtc->pipe;
f67a559d 4251
08a48469
DV
4252 WARN_ON(!crtc->enabled);
4253
f67a559d
JB
4254 if (intel_crtc->active)
4255 return;
4256
b14b1055
DV
4257 if (intel_crtc->config.has_pch_encoder)
4258 intel_prepare_shared_dpll(intel_crtc);
4259
29407aab
DV
4260 if (intel_crtc->config.has_dp_encoder)
4261 intel_dp_set_m_n(intel_crtc);
4262
4263 intel_set_pipe_timings(intel_crtc);
4264
4265 if (intel_crtc->config.has_pch_encoder) {
4266 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4267 &intel_crtc->config.fdi_m_n, NULL);
29407aab
DV
4268 }
4269
4270 ironlake_set_pipeconf(crtc);
4271
f67a559d 4272 intel_crtc->active = true;
8664281b 4273
a72e4c9f
DV
4274 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4275 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4276
f6736a1a 4277 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4278 if (encoder->pre_enable)
4279 encoder->pre_enable(encoder);
f67a559d 4280
5bfe2ac0 4281 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
4282 /* Note: FDI PLL enabling _must_ be done before we enable the
4283 * cpu pipes, hence this is separate from all the other fdi/pch
4284 * enabling. */
88cefb6c 4285 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4286 } else {
4287 assert_fdi_tx_disabled(dev_priv, pipe);
4288 assert_fdi_rx_disabled(dev_priv, pipe);
4289 }
f67a559d 4290
b074cec8 4291 ironlake_pfit_enable(intel_crtc);
f67a559d 4292
9c54c0dd
JB
4293 /*
4294 * On ILK+ LUT must be loaded before the pipe is running but with
4295 * clocks enabled
4296 */
4297 intel_crtc_load_lut(crtc);
4298
f37fcc2a 4299 intel_update_watermarks(crtc);
e1fdc473 4300 intel_enable_pipe(intel_crtc);
f67a559d 4301
5bfe2ac0 4302 if (intel_crtc->config.has_pch_encoder)
f67a559d 4303 ironlake_pch_enable(crtc);
c98e9dcf 4304
f9b61ff6
DV
4305 assert_vblank_disabled(crtc);
4306 drm_crtc_vblank_on(crtc);
4307
fa5c73b1
DV
4308 for_each_encoder_on_crtc(dev, crtc, encoder)
4309 encoder->enable(encoder);
61b77ddd
DV
4310
4311 if (HAS_PCH_CPT(dev))
a1520318 4312 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4313
d3eedb1a 4314 intel_crtc_enable_planes(crtc);
6be4a607
JB
4315}
4316
42db64ef
PZ
4317/* IPS only exists on ULT machines and is tied to pipe A. */
4318static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4319{
f5adf94e 4320 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4321}
4322
e4916946
PZ
4323/*
4324 * This implements the workaround described in the "notes" section of the mode
4325 * set sequence documentation. When going from no pipes or single pipe to
4326 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4327 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4328 */
4329static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4330{
4331 struct drm_device *dev = crtc->base.dev;
4332 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4333
4334 /* We want to get the other_active_crtc only if there's only 1 other
4335 * active crtc. */
d3fcc808 4336 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4337 if (!crtc_it->active || crtc_it == crtc)
4338 continue;
4339
4340 if (other_active_crtc)
4341 return;
4342
4343 other_active_crtc = crtc_it;
4344 }
4345 if (!other_active_crtc)
4346 return;
4347
4348 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4349 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4350}
4351
4f771f10
PZ
4352static void haswell_crtc_enable(struct drm_crtc *crtc)
4353{
4354 struct drm_device *dev = crtc->dev;
4355 struct drm_i915_private *dev_priv = dev->dev_private;
4356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4357 struct intel_encoder *encoder;
4358 int pipe = intel_crtc->pipe;
4f771f10
PZ
4359
4360 WARN_ON(!crtc->enabled);
4361
4362 if (intel_crtc->active)
4363 return;
4364
df8ad70c
DV
4365 if (intel_crtc_to_shared_dpll(intel_crtc))
4366 intel_enable_shared_dpll(intel_crtc);
4367
229fca97
DV
4368 if (intel_crtc->config.has_dp_encoder)
4369 intel_dp_set_m_n(intel_crtc);
4370
4371 intel_set_pipe_timings(intel_crtc);
4372
ebb69c95
CT
4373 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4374 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4375 intel_crtc->config.pixel_multiplier - 1);
4376 }
4377
229fca97
DV
4378 if (intel_crtc->config.has_pch_encoder) {
4379 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4380 &intel_crtc->config.fdi_m_n, NULL);
229fca97
DV
4381 }
4382
4383 haswell_set_pipeconf(crtc);
4384
4385 intel_set_pipe_csc(crtc);
4386
4f771f10 4387 intel_crtc->active = true;
8664281b 4388
a72e4c9f 4389 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4390 for_each_encoder_on_crtc(dev, crtc, encoder)
4391 if (encoder->pre_enable)
4392 encoder->pre_enable(encoder);
4393
4fe9467d 4394 if (intel_crtc->config.has_pch_encoder) {
a72e4c9f
DV
4395 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4396 true);
4fe9467d
ID
4397 dev_priv->display.fdi_link_train(crtc);
4398 }
4399
1f544388 4400 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4401
bd2e244f
JB
4402 if (IS_SKYLAKE(dev))
4403 skylake_pfit_enable(intel_crtc);
4404 else
4405 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4406
4407 /*
4408 * On ILK+ LUT must be loaded before the pipe is running but with
4409 * clocks enabled
4410 */
4411 intel_crtc_load_lut(crtc);
4412
1f544388 4413 intel_ddi_set_pipe_settings(crtc);
8228c251 4414 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4415
f37fcc2a 4416 intel_update_watermarks(crtc);
e1fdc473 4417 intel_enable_pipe(intel_crtc);
42db64ef 4418
5bfe2ac0 4419 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4420 lpt_pch_enable(crtc);
4f771f10 4421
0e32b39c
DA
4422 if (intel_crtc->config.dp_encoder_is_mst)
4423 intel_ddi_set_vc_payload_alloc(crtc, true);
4424
f9b61ff6
DV
4425 assert_vblank_disabled(crtc);
4426 drm_crtc_vblank_on(crtc);
4427
8807e55b 4428 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4429 encoder->enable(encoder);
8807e55b
JN
4430 intel_opregion_notify_encoder(encoder, true);
4431 }
4f771f10 4432
e4916946
PZ
4433 /* If we change the relative order between pipe/planes enabling, we need
4434 * to change the workaround. */
4435 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4436 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4437}
4438
bd2e244f
JB
4439static void skylake_pfit_disable(struct intel_crtc *crtc)
4440{
4441 struct drm_device *dev = crtc->base.dev;
4442 struct drm_i915_private *dev_priv = dev->dev_private;
4443 int pipe = crtc->pipe;
4444
4445 /* To avoid upsetting the power well on haswell only disable the pfit if
4446 * it's in use. The hw state code will make sure we get this right. */
4447 if (crtc->config.pch_pfit.enabled) {
4448 I915_WRITE(PS_CTL(pipe), 0);
4449 I915_WRITE(PS_WIN_POS(pipe), 0);
4450 I915_WRITE(PS_WIN_SZ(pipe), 0);
4451 }
4452}
4453
3f8dce3a
DV
4454static void ironlake_pfit_disable(struct intel_crtc *crtc)
4455{
4456 struct drm_device *dev = crtc->base.dev;
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458 int pipe = crtc->pipe;
4459
4460 /* To avoid upsetting the power well on haswell only disable the pfit if
4461 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4462 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4463 I915_WRITE(PF_CTL(pipe), 0);
4464 I915_WRITE(PF_WIN_POS(pipe), 0);
4465 I915_WRITE(PF_WIN_SZ(pipe), 0);
4466 }
4467}
4468
6be4a607
JB
4469static void ironlake_crtc_disable(struct drm_crtc *crtc)
4470{
4471 struct drm_device *dev = crtc->dev;
4472 struct drm_i915_private *dev_priv = dev->dev_private;
4473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4474 struct intel_encoder *encoder;
6be4a607 4475 int pipe = intel_crtc->pipe;
5eddb70b 4476 u32 reg, temp;
b52eb4dc 4477
f7abfe8b
CW
4478 if (!intel_crtc->active)
4479 return;
4480
d3eedb1a 4481 intel_crtc_disable_planes(crtc);
a5c4d7bc 4482
ea9d758d
DV
4483 for_each_encoder_on_crtc(dev, crtc, encoder)
4484 encoder->disable(encoder);
4485
f9b61ff6
DV
4486 drm_crtc_vblank_off(crtc);
4487 assert_vblank_disabled(crtc);
4488
d925c59a 4489 if (intel_crtc->config.has_pch_encoder)
a72e4c9f 4490 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 4491
575f7ab7 4492 intel_disable_pipe(intel_crtc);
32f9d658 4493
3f8dce3a 4494 ironlake_pfit_disable(intel_crtc);
2c07245f 4495
bf49ec8c
DV
4496 for_each_encoder_on_crtc(dev, crtc, encoder)
4497 if (encoder->post_disable)
4498 encoder->post_disable(encoder);
2c07245f 4499
d925c59a
DV
4500 if (intel_crtc->config.has_pch_encoder) {
4501 ironlake_fdi_disable(crtc);
913d8d11 4502
d925c59a 4503 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4504
d925c59a
DV
4505 if (HAS_PCH_CPT(dev)) {
4506 /* disable TRANS_DP_CTL */
4507 reg = TRANS_DP_CTL(pipe);
4508 temp = I915_READ(reg);
4509 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4510 TRANS_DP_PORT_SEL_MASK);
4511 temp |= TRANS_DP_PORT_SEL_NONE;
4512 I915_WRITE(reg, temp);
4513
4514 /* disable DPLL_SEL */
4515 temp = I915_READ(PCH_DPLL_SEL);
11887397 4516 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4517 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4518 }
e3421a18 4519
d925c59a 4520 /* disable PCH DPLL */
e72f9fbf 4521 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4522
d925c59a
DV
4523 ironlake_fdi_pll_disable(intel_crtc);
4524 }
6b383a7f 4525
f7abfe8b 4526 intel_crtc->active = false;
46ba614c 4527 intel_update_watermarks(crtc);
d1ebd816
BW
4528
4529 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4530 intel_fbc_update(dev);
d1ebd816 4531 mutex_unlock(&dev->struct_mutex);
6be4a607 4532}
1b3c7a47 4533
4f771f10 4534static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4535{
4f771f10
PZ
4536 struct drm_device *dev = crtc->dev;
4537 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 4539 struct intel_encoder *encoder;
3b117c8f 4540 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4541
4f771f10
PZ
4542 if (!intel_crtc->active)
4543 return;
4544
d3eedb1a 4545 intel_crtc_disable_planes(crtc);
dda9a66a 4546
8807e55b
JN
4547 for_each_encoder_on_crtc(dev, crtc, encoder) {
4548 intel_opregion_notify_encoder(encoder, false);
4f771f10 4549 encoder->disable(encoder);
8807e55b 4550 }
4f771f10 4551
f9b61ff6
DV
4552 drm_crtc_vblank_off(crtc);
4553 assert_vblank_disabled(crtc);
4554
8664281b 4555 if (intel_crtc->config.has_pch_encoder)
a72e4c9f
DV
4556 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4557 false);
575f7ab7 4558 intel_disable_pipe(intel_crtc);
4f771f10 4559
a4bf214f
VS
4560 if (intel_crtc->config.dp_encoder_is_mst)
4561 intel_ddi_set_vc_payload_alloc(crtc, false);
4562
ad80a810 4563 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4564
bd2e244f
JB
4565 if (IS_SKYLAKE(dev))
4566 skylake_pfit_disable(intel_crtc);
4567 else
4568 ironlake_pfit_disable(intel_crtc);
4f771f10 4569
1f544388 4570 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4571
88adfff1 4572 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4573 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 4574 intel_ddi_fdi_disable(crtc);
83616634 4575 }
4f771f10 4576
97b040aa
ID
4577 for_each_encoder_on_crtc(dev, crtc, encoder)
4578 if (encoder->post_disable)
4579 encoder->post_disable(encoder);
4580
4f771f10 4581 intel_crtc->active = false;
46ba614c 4582 intel_update_watermarks(crtc);
4f771f10
PZ
4583
4584 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4585 intel_fbc_update(dev);
4f771f10 4586 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4587
4588 if (intel_crtc_to_shared_dpll(intel_crtc))
4589 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4590}
4591
ee7b9f93
JB
4592static void ironlake_crtc_off(struct drm_crtc *crtc)
4593{
4594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4595 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4596}
4597
6441ab5f 4598
2dd24552
JB
4599static void i9xx_pfit_enable(struct intel_crtc *crtc)
4600{
4601 struct drm_device *dev = crtc->base.dev;
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603 struct intel_crtc_config *pipe_config = &crtc->config;
4604
328d8e82 4605 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4606 return;
4607
2dd24552 4608 /*
c0b03411
DV
4609 * The panel fitter should only be adjusted whilst the pipe is disabled,
4610 * according to register description and PRM.
2dd24552 4611 */
c0b03411
DV
4612 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4613 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4614
b074cec8
JB
4615 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4616 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4617
4618 /* Border color in case we don't scale up to the full screen. Black by
4619 * default, change to something else for debugging. */
4620 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4621}
4622
d05410f9
DA
4623static enum intel_display_power_domain port_to_power_domain(enum port port)
4624{
4625 switch (port) {
4626 case PORT_A:
4627 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4628 case PORT_B:
4629 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4630 case PORT_C:
4631 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4632 case PORT_D:
4633 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4634 default:
4635 WARN_ON_ONCE(1);
4636 return POWER_DOMAIN_PORT_OTHER;
4637 }
4638}
4639
77d22dca
ID
4640#define for_each_power_domain(domain, mask) \
4641 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4642 if ((1 << (domain)) & (mask))
4643
319be8ae
ID
4644enum intel_display_power_domain
4645intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4646{
4647 struct drm_device *dev = intel_encoder->base.dev;
4648 struct intel_digital_port *intel_dig_port;
4649
4650 switch (intel_encoder->type) {
4651 case INTEL_OUTPUT_UNKNOWN:
4652 /* Only DDI platforms should ever use this output type */
4653 WARN_ON_ONCE(!HAS_DDI(dev));
4654 case INTEL_OUTPUT_DISPLAYPORT:
4655 case INTEL_OUTPUT_HDMI:
4656 case INTEL_OUTPUT_EDP:
4657 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4658 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4659 case INTEL_OUTPUT_DP_MST:
4660 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4661 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4662 case INTEL_OUTPUT_ANALOG:
4663 return POWER_DOMAIN_PORT_CRT;
4664 case INTEL_OUTPUT_DSI:
4665 return POWER_DOMAIN_PORT_DSI;
4666 default:
4667 return POWER_DOMAIN_PORT_OTHER;
4668 }
4669}
4670
4671static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4672{
319be8ae
ID
4673 struct drm_device *dev = crtc->dev;
4674 struct intel_encoder *intel_encoder;
4675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4676 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4677 unsigned long mask;
4678 enum transcoder transcoder;
4679
4680 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4681
4682 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4683 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
fabf6e51
DV
4684 if (intel_crtc->config.pch_pfit.enabled ||
4685 intel_crtc->config.pch_pfit.force_thru)
77d22dca
ID
4686 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4687
319be8ae
ID
4688 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4689 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4690
77d22dca
ID
4691 return mask;
4692}
4693
77d22dca
ID
4694static void modeset_update_crtc_power_domains(struct drm_device *dev)
4695{
4696 struct drm_i915_private *dev_priv = dev->dev_private;
4697 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4698 struct intel_crtc *crtc;
4699
4700 /*
4701 * First get all needed power domains, then put all unneeded, to avoid
4702 * any unnecessary toggling of the power wells.
4703 */
d3fcc808 4704 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4705 enum intel_display_power_domain domain;
4706
4707 if (!crtc->base.enabled)
4708 continue;
4709
319be8ae 4710 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4711
4712 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4713 intel_display_power_get(dev_priv, domain);
4714 }
4715
50f6e502
VS
4716 if (dev_priv->display.modeset_global_resources)
4717 dev_priv->display.modeset_global_resources(dev);
4718
d3fcc808 4719 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4720 enum intel_display_power_domain domain;
4721
4722 for_each_power_domain(domain, crtc->enabled_power_domains)
4723 intel_display_power_put(dev_priv, domain);
4724
4725 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4726 }
4727
4728 intel_display_set_init_power(dev_priv, false);
4729}
4730
dfcab17e 4731/* returns HPLL frequency in kHz */
f8bf63fd 4732static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4733{
586f49dc 4734 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4735
586f49dc
JB
4736 /* Obtain SKU information */
4737 mutex_lock(&dev_priv->dpio_lock);
4738 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4739 CCK_FUSE_HPLL_FREQ_MASK;
4740 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4741
dfcab17e 4742 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4743}
4744
f8bf63fd
VS
4745static void vlv_update_cdclk(struct drm_device *dev)
4746{
4747 struct drm_i915_private *dev_priv = dev->dev_private;
4748
4749 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 4750 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
f8bf63fd
VS
4751 dev_priv->vlv_cdclk_freq);
4752
4753 /*
4754 * Program the gmbus_freq based on the cdclk frequency.
4755 * BSpec erroneously claims we should aim for 4MHz, but
4756 * in fact 1MHz is the correct frequency.
4757 */
6be1e3d3 4758 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
f8bf63fd
VS
4759}
4760
30a970c6
JB
4761/* Adjust CDclk dividers to allow high res or save power if possible */
4762static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4763{
4764 struct drm_i915_private *dev_priv = dev->dev_private;
4765 u32 val, cmd;
4766
d197b7d3 4767 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4768
dfcab17e 4769 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4770 cmd = 2;
dfcab17e 4771 else if (cdclk == 266667)
30a970c6
JB
4772 cmd = 1;
4773 else
4774 cmd = 0;
4775
4776 mutex_lock(&dev_priv->rps.hw_lock);
4777 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4778 val &= ~DSPFREQGUAR_MASK;
4779 val |= (cmd << DSPFREQGUAR_SHIFT);
4780 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4781 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4782 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4783 50)) {
4784 DRM_ERROR("timed out waiting for CDclk change\n");
4785 }
4786 mutex_unlock(&dev_priv->rps.hw_lock);
4787
dfcab17e 4788 if (cdclk == 400000) {
6bcda4f0 4789 u32 divider;
30a970c6 4790
6bcda4f0 4791 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6
JB
4792
4793 mutex_lock(&dev_priv->dpio_lock);
4794 /* adjust cdclk divider */
4795 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4796 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4797 val |= divider;
4798 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4799
4800 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4801 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4802 50))
4803 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4804 mutex_unlock(&dev_priv->dpio_lock);
4805 }
4806
4807 mutex_lock(&dev_priv->dpio_lock);
4808 /* adjust self-refresh exit latency value */
4809 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4810 val &= ~0x7f;
4811
4812 /*
4813 * For high bandwidth configs, we set a higher latency in the bunit
4814 * so that the core display fetch happens in time to avoid underruns.
4815 */
dfcab17e 4816 if (cdclk == 400000)
30a970c6
JB
4817 val |= 4500 / 250; /* 4.5 usec */
4818 else
4819 val |= 3000 / 250; /* 3.0 usec */
4820 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4821 mutex_unlock(&dev_priv->dpio_lock);
4822
f8bf63fd 4823 vlv_update_cdclk(dev);
30a970c6
JB
4824}
4825
383c5a6a
VS
4826static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4827{
4828 struct drm_i915_private *dev_priv = dev->dev_private;
4829 u32 val, cmd;
4830
4831 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4832
4833 switch (cdclk) {
4834 case 400000:
4835 cmd = 3;
4836 break;
4837 case 333333:
4838 case 320000:
4839 cmd = 2;
4840 break;
4841 case 266667:
4842 cmd = 1;
4843 break;
4844 case 200000:
4845 cmd = 0;
4846 break;
4847 default:
5f77eeb0 4848 MISSING_CASE(cdclk);
383c5a6a
VS
4849 return;
4850 }
4851
4852 mutex_lock(&dev_priv->rps.hw_lock);
4853 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4854 val &= ~DSPFREQGUAR_MASK_CHV;
4855 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4856 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4857 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4858 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4859 50)) {
4860 DRM_ERROR("timed out waiting for CDclk change\n");
4861 }
4862 mutex_unlock(&dev_priv->rps.hw_lock);
4863
4864 vlv_update_cdclk(dev);
4865}
4866
30a970c6
JB
4867static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4868 int max_pixclk)
4869{
6bcda4f0 4870 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
29dc7ef3 4871
d49a340d
VS
4872 /* FIXME: Punit isn't quite ready yet */
4873 if (IS_CHERRYVIEW(dev_priv->dev))
4874 return 400000;
4875
30a970c6
JB
4876 /*
4877 * Really only a few cases to deal with, as only 4 CDclks are supported:
4878 * 200MHz
4879 * 267MHz
29dc7ef3 4880 * 320/333MHz (depends on HPLL freq)
30a970c6
JB
4881 * 400MHz
4882 * So we check to see whether we're above 90% of the lower bin and
4883 * adjust if needed.
e37c67a1
VS
4884 *
4885 * We seem to get an unstable or solid color picture at 200MHz.
4886 * Not sure what's wrong. For now use 200MHz only when all pipes
4887 * are off.
30a970c6 4888 */
29dc7ef3 4889 if (max_pixclk > freq_320*9/10)
dfcab17e
VS
4890 return 400000;
4891 else if (max_pixclk > 266667*9/10)
29dc7ef3 4892 return freq_320;
e37c67a1 4893 else if (max_pixclk > 0)
dfcab17e 4894 return 266667;
e37c67a1
VS
4895 else
4896 return 200000;
30a970c6
JB
4897}
4898
2f2d7aa1
VS
4899/* compute the max pixel clock for new configuration */
4900static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4901{
4902 struct drm_device *dev = dev_priv->dev;
4903 struct intel_crtc *intel_crtc;
4904 int max_pixclk = 0;
4905
d3fcc808 4906 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4907 if (intel_crtc->new_enabled)
30a970c6 4908 max_pixclk = max(max_pixclk,
2f2d7aa1 4909 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4910 }
4911
4912 return max_pixclk;
4913}
4914
4915static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4916 unsigned *prepare_pipes)
30a970c6
JB
4917{
4918 struct drm_i915_private *dev_priv = dev->dev_private;
4919 struct intel_crtc *intel_crtc;
2f2d7aa1 4920 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4921
d60c4473
ID
4922 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4923 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4924 return;
4925
2f2d7aa1 4926 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4927 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4928 if (intel_crtc->base.enabled)
4929 *prepare_pipes |= (1 << intel_crtc->pipe);
4930}
4931
4932static void valleyview_modeset_global_resources(struct drm_device *dev)
4933{
4934 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4935 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4936 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4937
383c5a6a 4938 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
738c05c0
ID
4939 /*
4940 * FIXME: We can end up here with all power domains off, yet
4941 * with a CDCLK frequency other than the minimum. To account
4942 * for this take the PIPE-A power domain, which covers the HW
4943 * blocks needed for the following programming. This can be
4944 * removed once it's guaranteed that we get here either with
4945 * the minimum CDCLK set, or the required power domains
4946 * enabled.
4947 */
4948 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
4949
383c5a6a
VS
4950 if (IS_CHERRYVIEW(dev))
4951 cherryview_set_cdclk(dev, req_cdclk);
4952 else
4953 valleyview_set_cdclk(dev, req_cdclk);
738c05c0
ID
4954
4955 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
383c5a6a 4956 }
30a970c6
JB
4957}
4958
89b667f8
JB
4959static void valleyview_crtc_enable(struct drm_crtc *crtc)
4960{
4961 struct drm_device *dev = crtc->dev;
a72e4c9f 4962 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
4963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4964 struct intel_encoder *encoder;
4965 int pipe = intel_crtc->pipe;
23538ef1 4966 bool is_dsi;
89b667f8
JB
4967
4968 WARN_ON(!crtc->enabled);
4969
4970 if (intel_crtc->active)
4971 return;
4972
409ee761 4973 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 4974
1ae0d137
VS
4975 if (!is_dsi) {
4976 if (IS_CHERRYVIEW(dev))
d288f65f 4977 chv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 4978 else
d288f65f 4979 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 4980 }
5b18e57c
DV
4981
4982 if (intel_crtc->config.has_dp_encoder)
4983 intel_dp_set_m_n(intel_crtc);
4984
4985 intel_set_pipe_timings(intel_crtc);
4986
c14b0485
VS
4987 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4988 struct drm_i915_private *dev_priv = dev->dev_private;
4989
4990 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4991 I915_WRITE(CHV_CANVAS(pipe), 0);
4992 }
4993
5b18e57c
DV
4994 i9xx_set_pipeconf(intel_crtc);
4995
89b667f8 4996 intel_crtc->active = true;
89b667f8 4997
a72e4c9f 4998 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 4999
89b667f8
JB
5000 for_each_encoder_on_crtc(dev, crtc, encoder)
5001 if (encoder->pre_pll_enable)
5002 encoder->pre_pll_enable(encoder);
5003
9d556c99
CML
5004 if (!is_dsi) {
5005 if (IS_CHERRYVIEW(dev))
d288f65f 5006 chv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 5007 else
d288f65f 5008 vlv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 5009 }
89b667f8
JB
5010
5011 for_each_encoder_on_crtc(dev, crtc, encoder)
5012 if (encoder->pre_enable)
5013 encoder->pre_enable(encoder);
5014
2dd24552
JB
5015 i9xx_pfit_enable(intel_crtc);
5016
63cbb074
VS
5017 intel_crtc_load_lut(crtc);
5018
f37fcc2a 5019 intel_update_watermarks(crtc);
e1fdc473 5020 intel_enable_pipe(intel_crtc);
be6a6f8e 5021
4b3a9526
VS
5022 assert_vblank_disabled(crtc);
5023 drm_crtc_vblank_on(crtc);
5024
f9b61ff6
DV
5025 for_each_encoder_on_crtc(dev, crtc, encoder)
5026 encoder->enable(encoder);
5027
9ab0460b 5028 intel_crtc_enable_planes(crtc);
d40d9187 5029
56b80e1f 5030 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5031 i9xx_check_fifo_underruns(dev_priv);
89b667f8
JB
5032}
5033
f13c2ef3
DV
5034static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5035{
5036 struct drm_device *dev = crtc->base.dev;
5037 struct drm_i915_private *dev_priv = dev->dev_private;
5038
5039 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
5040 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
5041}
5042
0b8765c6 5043static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
5044{
5045 struct drm_device *dev = crtc->dev;
a72e4c9f 5046 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 5047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5048 struct intel_encoder *encoder;
79e53945 5049 int pipe = intel_crtc->pipe;
79e53945 5050
08a48469
DV
5051 WARN_ON(!crtc->enabled);
5052
f7abfe8b
CW
5053 if (intel_crtc->active)
5054 return;
5055
f13c2ef3
DV
5056 i9xx_set_pll_dividers(intel_crtc);
5057
5b18e57c
DV
5058 if (intel_crtc->config.has_dp_encoder)
5059 intel_dp_set_m_n(intel_crtc);
5060
5061 intel_set_pipe_timings(intel_crtc);
5062
5b18e57c
DV
5063 i9xx_set_pipeconf(intel_crtc);
5064
f7abfe8b 5065 intel_crtc->active = true;
6b383a7f 5066
4a3436e8 5067 if (!IS_GEN2(dev))
a72e4c9f 5068 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5069
9d6d9f19
MK
5070 for_each_encoder_on_crtc(dev, crtc, encoder)
5071 if (encoder->pre_enable)
5072 encoder->pre_enable(encoder);
5073
f6736a1a
DV
5074 i9xx_enable_pll(intel_crtc);
5075
2dd24552
JB
5076 i9xx_pfit_enable(intel_crtc);
5077
63cbb074
VS
5078 intel_crtc_load_lut(crtc);
5079
f37fcc2a 5080 intel_update_watermarks(crtc);
e1fdc473 5081 intel_enable_pipe(intel_crtc);
be6a6f8e 5082
4b3a9526
VS
5083 assert_vblank_disabled(crtc);
5084 drm_crtc_vblank_on(crtc);
5085
f9b61ff6
DV
5086 for_each_encoder_on_crtc(dev, crtc, encoder)
5087 encoder->enable(encoder);
5088
9ab0460b 5089 intel_crtc_enable_planes(crtc);
d40d9187 5090
4a3436e8
VS
5091 /*
5092 * Gen2 reports pipe underruns whenever all planes are disabled.
5093 * So don't enable underrun reporting before at least some planes
5094 * are enabled.
5095 * FIXME: Need to fix the logic to work when we turn off all planes
5096 * but leave the pipe running.
5097 */
5098 if (IS_GEN2(dev))
a72e4c9f 5099 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5100
56b80e1f 5101 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5102 i9xx_check_fifo_underruns(dev_priv);
0b8765c6 5103}
79e53945 5104
87476d63
DV
5105static void i9xx_pfit_disable(struct intel_crtc *crtc)
5106{
5107 struct drm_device *dev = crtc->base.dev;
5108 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 5109
328d8e82
DV
5110 if (!crtc->config.gmch_pfit.control)
5111 return;
87476d63 5112
328d8e82 5113 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 5114
328d8e82
DV
5115 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5116 I915_READ(PFIT_CONTROL));
5117 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
5118}
5119
0b8765c6
JB
5120static void i9xx_crtc_disable(struct drm_crtc *crtc)
5121{
5122 struct drm_device *dev = crtc->dev;
5123 struct drm_i915_private *dev_priv = dev->dev_private;
5124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5125 struct intel_encoder *encoder;
0b8765c6 5126 int pipe = intel_crtc->pipe;
ef9c3aee 5127
f7abfe8b
CW
5128 if (!intel_crtc->active)
5129 return;
5130
4a3436e8
VS
5131 /*
5132 * Gen2 reports pipe underruns whenever all planes are disabled.
5133 * So diasble underrun reporting before all the planes get disabled.
5134 * FIXME: Need to fix the logic to work when we turn off all planes
5135 * but leave the pipe running.
5136 */
5137 if (IS_GEN2(dev))
a72e4c9f 5138 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5139
564ed191
ID
5140 /*
5141 * Vblank time updates from the shadow to live plane control register
5142 * are blocked if the memory self-refresh mode is active at that
5143 * moment. So to make sure the plane gets truly disabled, disable
5144 * first the self-refresh mode. The self-refresh enable bit in turn
5145 * will be checked/applied by the HW only at the next frame start
5146 * event which is after the vblank start event, so we need to have a
5147 * wait-for-vblank between disabling the plane and the pipe.
5148 */
5149 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
5150 intel_crtc_disable_planes(crtc);
5151
6304cd91
VS
5152 /*
5153 * On gen2 planes are double buffered but the pipe isn't, so we must
5154 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
5155 * We also need to wait on all gmch platforms because of the
5156 * self-refresh mode constraint explained above.
6304cd91 5157 */
564ed191 5158 intel_wait_for_vblank(dev, pipe);
6304cd91 5159
4b3a9526
VS
5160 for_each_encoder_on_crtc(dev, crtc, encoder)
5161 encoder->disable(encoder);
5162
f9b61ff6
DV
5163 drm_crtc_vblank_off(crtc);
5164 assert_vblank_disabled(crtc);
5165
575f7ab7 5166 intel_disable_pipe(intel_crtc);
24a1f16d 5167
87476d63 5168 i9xx_pfit_disable(intel_crtc);
24a1f16d 5169
89b667f8
JB
5170 for_each_encoder_on_crtc(dev, crtc, encoder)
5171 if (encoder->post_disable)
5172 encoder->post_disable(encoder);
5173
409ee761 5174 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
5175 if (IS_CHERRYVIEW(dev))
5176 chv_disable_pll(dev_priv, pipe);
5177 else if (IS_VALLEYVIEW(dev))
5178 vlv_disable_pll(dev_priv, pipe);
5179 else
1c4e0274 5180 i9xx_disable_pll(intel_crtc);
076ed3b2 5181 }
0b8765c6 5182
4a3436e8 5183 if (!IS_GEN2(dev))
a72e4c9f 5184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5185
f7abfe8b 5186 intel_crtc->active = false;
46ba614c 5187 intel_update_watermarks(crtc);
f37fcc2a 5188
efa9624e 5189 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5190 intel_fbc_update(dev);
efa9624e 5191 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
5192}
5193
ee7b9f93
JB
5194static void i9xx_crtc_off(struct drm_crtc *crtc)
5195{
5196}
5197
b04c5bd6
BF
5198/* Master function to enable/disable CRTC and corresponding power wells */
5199void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
5200{
5201 struct drm_device *dev = crtc->dev;
5202 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 5203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
5204 enum intel_display_power_domain domain;
5205 unsigned long domains;
976f8a20 5206
0e572fe7
DV
5207 if (enable) {
5208 if (!intel_crtc->active) {
e1e9fb84
DV
5209 domains = get_crtc_power_domains(crtc);
5210 for_each_power_domain(domain, domains)
5211 intel_display_power_get(dev_priv, domain);
5212 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
5213
5214 dev_priv->display.crtc_enable(crtc);
5215 }
5216 } else {
5217 if (intel_crtc->active) {
5218 dev_priv->display.crtc_disable(crtc);
5219
e1e9fb84
DV
5220 domains = intel_crtc->enabled_power_domains;
5221 for_each_power_domain(domain, domains)
5222 intel_display_power_put(dev_priv, domain);
5223 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
5224 }
5225 }
b04c5bd6
BF
5226}
5227
5228/**
5229 * Sets the power management mode of the pipe and plane.
5230 */
5231void intel_crtc_update_dpms(struct drm_crtc *crtc)
5232{
5233 struct drm_device *dev = crtc->dev;
5234 struct intel_encoder *intel_encoder;
5235 bool enable = false;
5236
5237 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5238 enable |= intel_encoder->connectors_active;
5239
5240 intel_crtc_control(crtc, enable);
976f8a20
DV
5241}
5242
cdd59983
CW
5243static void intel_crtc_disable(struct drm_crtc *crtc)
5244{
cdd59983 5245 struct drm_device *dev = crtc->dev;
976f8a20 5246 struct drm_connector *connector;
ee7b9f93 5247 struct drm_i915_private *dev_priv = dev->dev_private;
cdd59983 5248
976f8a20
DV
5249 /* crtc should still be enabled when we disable it. */
5250 WARN_ON(!crtc->enabled);
5251
5252 dev_priv->display.crtc_disable(crtc);
ee7b9f93
JB
5253 dev_priv->display.off(crtc);
5254
455a6808 5255 crtc->primary->funcs->disable_plane(crtc->primary);
976f8a20
DV
5256
5257 /* Update computed state. */
5258 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5259 if (!connector->encoder || !connector->encoder->crtc)
5260 continue;
5261
5262 if (connector->encoder->crtc != crtc)
5263 continue;
5264
5265 connector->dpms = DRM_MODE_DPMS_OFF;
5266 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
5267 }
5268}
5269
ea5b213a 5270void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5271{
4ef69c7a 5272 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5273
ea5b213a
CW
5274 drm_encoder_cleanup(encoder);
5275 kfree(intel_encoder);
7e7d76c3
JB
5276}
5277
9237329d 5278/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
5279 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5280 * state of the entire output pipe. */
9237329d 5281static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 5282{
5ab432ef
DV
5283 if (mode == DRM_MODE_DPMS_ON) {
5284 encoder->connectors_active = true;
5285
b2cabb0e 5286 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
5287 } else {
5288 encoder->connectors_active = false;
5289
b2cabb0e 5290 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 5291 }
79e53945
JB
5292}
5293
0a91ca29
DV
5294/* Cross check the actual hw state with our own modeset state tracking (and it's
5295 * internal consistency). */
b980514c 5296static void intel_connector_check_state(struct intel_connector *connector)
79e53945 5297{
0a91ca29
DV
5298 if (connector->get_hw_state(connector)) {
5299 struct intel_encoder *encoder = connector->encoder;
5300 struct drm_crtc *crtc;
5301 bool encoder_enabled;
5302 enum pipe pipe;
5303
5304 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5305 connector->base.base.id,
c23cc417 5306 connector->base.name);
0a91ca29 5307
0e32b39c
DA
5308 /* there is no real hw state for MST connectors */
5309 if (connector->mst_port)
5310 return;
5311
e2c719b7 5312 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
0a91ca29 5313 "wrong connector dpms state\n");
e2c719b7 5314 I915_STATE_WARN(connector->base.encoder != &encoder->base,
0a91ca29 5315 "active connector not linked to encoder\n");
0a91ca29 5316
36cd7444 5317 if (encoder) {
e2c719b7 5318 I915_STATE_WARN(!encoder->connectors_active,
36cd7444
DA
5319 "encoder->connectors_active not set\n");
5320
5321 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
e2c719b7
RC
5322 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5323 if (I915_STATE_WARN_ON(!encoder->base.crtc))
36cd7444 5324 return;
0a91ca29 5325
36cd7444 5326 crtc = encoder->base.crtc;
0a91ca29 5327
e2c719b7
RC
5328 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5329 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5330 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
36cd7444
DA
5331 "encoder active on the wrong pipe\n");
5332 }
0a91ca29 5333 }
79e53945
JB
5334}
5335
5ab432ef
DV
5336/* Even simpler default implementation, if there's really no special case to
5337 * consider. */
5338void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5339{
5ab432ef
DV
5340 /* All the simple cases only support two dpms states. */
5341 if (mode != DRM_MODE_DPMS_ON)
5342 mode = DRM_MODE_DPMS_OFF;
d4270e57 5343
5ab432ef
DV
5344 if (mode == connector->dpms)
5345 return;
5346
5347 connector->dpms = mode;
5348
5349 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5350 if (connector->encoder)
5351 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5352
b980514c 5353 intel_modeset_check_state(connector->dev);
79e53945
JB
5354}
5355
f0947c37
DV
5356/* Simple connector->get_hw_state implementation for encoders that support only
5357 * one connector and no cloning and hence the encoder state determines the state
5358 * of the connector. */
5359bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5360{
24929352 5361 enum pipe pipe = 0;
f0947c37 5362 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5363
f0947c37 5364 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5365}
5366
1857e1da
DV
5367static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5368 struct intel_crtc_config *pipe_config)
5369{
5370 struct drm_i915_private *dev_priv = dev->dev_private;
5371 struct intel_crtc *pipe_B_crtc =
5372 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5373
5374 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5375 pipe_name(pipe), pipe_config->fdi_lanes);
5376 if (pipe_config->fdi_lanes > 4) {
5377 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5378 pipe_name(pipe), pipe_config->fdi_lanes);
5379 return false;
5380 }
5381
bafb6553 5382 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5383 if (pipe_config->fdi_lanes > 2) {
5384 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5385 pipe_config->fdi_lanes);
5386 return false;
5387 } else {
5388 return true;
5389 }
5390 }
5391
5392 if (INTEL_INFO(dev)->num_pipes == 2)
5393 return true;
5394
5395 /* Ivybridge 3 pipe is really complicated */
5396 switch (pipe) {
5397 case PIPE_A:
5398 return true;
5399 case PIPE_B:
5400 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5401 pipe_config->fdi_lanes > 2) {
5402 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5403 pipe_name(pipe), pipe_config->fdi_lanes);
5404 return false;
5405 }
5406 return true;
5407 case PIPE_C:
1e833f40 5408 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
5409 pipe_B_crtc->config.fdi_lanes <= 2) {
5410 if (pipe_config->fdi_lanes > 2) {
5411 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5412 pipe_name(pipe), pipe_config->fdi_lanes);
5413 return false;
5414 }
5415 } else {
5416 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5417 return false;
5418 }
5419 return true;
5420 default:
5421 BUG();
5422 }
5423}
5424
e29c22c0
DV
5425#define RETRY 1
5426static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5427 struct intel_crtc_config *pipe_config)
877d48d5 5428{
1857e1da 5429 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 5430 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 5431 int lane, link_bw, fdi_dotclock;
e29c22c0 5432 bool setup_ok, needs_recompute = false;
877d48d5 5433
e29c22c0 5434retry:
877d48d5
DV
5435 /* FDI is a binary signal running at ~2.7GHz, encoding
5436 * each output octet as 10 bits. The actual frequency
5437 * is stored as a divider into a 100MHz clock, and the
5438 * mode pixel clock is stored in units of 1KHz.
5439 * Hence the bw of each lane in terms of the mode signal
5440 * is:
5441 */
5442 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5443
241bfc38 5444 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5445
2bd89a07 5446 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5447 pipe_config->pipe_bpp);
5448
5449 pipe_config->fdi_lanes = lane;
5450
2bd89a07 5451 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5452 link_bw, &pipe_config->fdi_m_n);
1857e1da 5453
e29c22c0
DV
5454 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5455 intel_crtc->pipe, pipe_config);
5456 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5457 pipe_config->pipe_bpp -= 2*3;
5458 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5459 pipe_config->pipe_bpp);
5460 needs_recompute = true;
5461 pipe_config->bw_constrained = true;
5462
5463 goto retry;
5464 }
5465
5466 if (needs_recompute)
5467 return RETRY;
5468
5469 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5470}
5471
42db64ef
PZ
5472static void hsw_compute_ips_config(struct intel_crtc *crtc,
5473 struct intel_crtc_config *pipe_config)
5474{
d330a953 5475 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5476 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5477 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5478}
5479
a43f6e0f 5480static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 5481 struct intel_crtc_config *pipe_config)
79e53945 5482{
a43f6e0f 5483 struct drm_device *dev = crtc->base.dev;
8bd31e67 5484 struct drm_i915_private *dev_priv = dev->dev_private;
b8cecdf5 5485 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 5486
ad3a4479 5487 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 5488 if (INTEL_INFO(dev)->gen < 4) {
cf532bb2
VS
5489 int clock_limit =
5490 dev_priv->display.get_display_clock_speed(dev);
5491
5492 /*
5493 * Enable pixel doubling when the dot clock
5494 * is > 90% of the (display) core speed.
5495 *
b397c96b
VS
5496 * GDG double wide on either pipe,
5497 * otherwise pipe A only.
cf532bb2 5498 */
b397c96b 5499 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5500 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5501 clock_limit *= 2;
cf532bb2 5502 pipe_config->double_wide = true;
ad3a4479
VS
5503 }
5504
241bfc38 5505 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5506 return -EINVAL;
2c07245f 5507 }
89749350 5508
1d1d0e27
VS
5509 /*
5510 * Pipe horizontal size must be even in:
5511 * - DVO ganged mode
5512 * - LVDS dual channel mode
5513 * - Double wide pipe
5514 */
409ee761 5515 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
5516 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5517 pipe_config->pipe_src_w &= ~1;
5518
8693a824
DL
5519 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5520 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5521 */
5522 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5523 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5524 return -EINVAL;
44f46b42 5525
bd080ee5 5526 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5527 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5528 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5529 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5530 * for lvds. */
5531 pipe_config->pipe_bpp = 8*3;
5532 }
5533
f5adf94e 5534 if (HAS_IPS(dev))
a43f6e0f
DV
5535 hsw_compute_ips_config(crtc, pipe_config);
5536
877d48d5 5537 if (pipe_config->has_pch_encoder)
a43f6e0f 5538 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5539
e29c22c0 5540 return 0;
79e53945
JB
5541}
5542
25eb05fc
JB
5543static int valleyview_get_display_clock_speed(struct drm_device *dev)
5544{
d197b7d3 5545 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
5546 u32 val;
5547 int divider;
5548
d49a340d
VS
5549 /* FIXME: Punit isn't quite ready yet */
5550 if (IS_CHERRYVIEW(dev))
5551 return 400000;
5552
6bcda4f0
VS
5553 if (dev_priv->hpll_freq == 0)
5554 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5555
d197b7d3
VS
5556 mutex_lock(&dev_priv->dpio_lock);
5557 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5558 mutex_unlock(&dev_priv->dpio_lock);
5559
5560 divider = val & DISPLAY_FREQUENCY_VALUES;
5561
7d007f40
VS
5562 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5563 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5564 "cdclk change in progress\n");
5565
6bcda4f0 5566 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
5567}
5568
e70236a8
JB
5569static int i945_get_display_clock_speed(struct drm_device *dev)
5570{
5571 return 400000;
5572}
79e53945 5573
e70236a8 5574static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5575{
e70236a8
JB
5576 return 333000;
5577}
79e53945 5578
e70236a8
JB
5579static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5580{
5581 return 200000;
5582}
79e53945 5583
257a7ffc
DV
5584static int pnv_get_display_clock_speed(struct drm_device *dev)
5585{
5586 u16 gcfgc = 0;
5587
5588 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5589
5590 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5591 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5592 return 267000;
5593 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5594 return 333000;
5595 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5596 return 444000;
5597 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5598 return 200000;
5599 default:
5600 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5601 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5602 return 133000;
5603 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5604 return 167000;
5605 }
5606}
5607
e70236a8
JB
5608static int i915gm_get_display_clock_speed(struct drm_device *dev)
5609{
5610 u16 gcfgc = 0;
79e53945 5611
e70236a8
JB
5612 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5613
5614 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5615 return 133000;
5616 else {
5617 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5618 case GC_DISPLAY_CLOCK_333_MHZ:
5619 return 333000;
5620 default:
5621 case GC_DISPLAY_CLOCK_190_200_MHZ:
5622 return 190000;
79e53945 5623 }
e70236a8
JB
5624 }
5625}
5626
5627static int i865_get_display_clock_speed(struct drm_device *dev)
5628{
5629 return 266000;
5630}
5631
5632static int i855_get_display_clock_speed(struct drm_device *dev)
5633{
5634 u16 hpllcc = 0;
5635 /* Assume that the hardware is in the high speed state. This
5636 * should be the default.
5637 */
5638 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5639 case GC_CLOCK_133_200:
5640 case GC_CLOCK_100_200:
5641 return 200000;
5642 case GC_CLOCK_166_250:
5643 return 250000;
5644 case GC_CLOCK_100_133:
79e53945 5645 return 133000;
e70236a8 5646 }
79e53945 5647
e70236a8
JB
5648 /* Shouldn't happen */
5649 return 0;
5650}
79e53945 5651
e70236a8
JB
5652static int i830_get_display_clock_speed(struct drm_device *dev)
5653{
5654 return 133000;
79e53945
JB
5655}
5656
2c07245f 5657static void
a65851af 5658intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5659{
a65851af
VS
5660 while (*num > DATA_LINK_M_N_MASK ||
5661 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5662 *num >>= 1;
5663 *den >>= 1;
5664 }
5665}
5666
a65851af
VS
5667static void compute_m_n(unsigned int m, unsigned int n,
5668 uint32_t *ret_m, uint32_t *ret_n)
5669{
5670 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5671 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5672 intel_reduce_m_n_ratio(ret_m, ret_n);
5673}
5674
e69d0bc1
DV
5675void
5676intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5677 int pixel_clock, int link_clock,
5678 struct intel_link_m_n *m_n)
2c07245f 5679{
e69d0bc1 5680 m_n->tu = 64;
a65851af
VS
5681
5682 compute_m_n(bits_per_pixel * pixel_clock,
5683 link_clock * nlanes * 8,
5684 &m_n->gmch_m, &m_n->gmch_n);
5685
5686 compute_m_n(pixel_clock, link_clock,
5687 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5688}
5689
a7615030
CW
5690static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5691{
d330a953
JN
5692 if (i915.panel_use_ssc >= 0)
5693 return i915.panel_use_ssc != 0;
41aa3448 5694 return dev_priv->vbt.lvds_use_ssc
435793df 5695 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5696}
5697
409ee761 5698static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
c65d77d8 5699{
409ee761 5700 struct drm_device *dev = crtc->base.dev;
c65d77d8
JB
5701 struct drm_i915_private *dev_priv = dev->dev_private;
5702 int refclk;
5703
a0c4da24 5704 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5705 refclk = 100000;
d0737e1d 5706 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5707 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5708 refclk = dev_priv->vbt.lvds_ssc_freq;
5709 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5710 } else if (!IS_GEN2(dev)) {
5711 refclk = 96000;
5712 } else {
5713 refclk = 48000;
5714 }
5715
5716 return refclk;
5717}
5718
7429e9d4 5719static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5720{
7df00d7a 5721 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5722}
f47709a9 5723
7429e9d4
DV
5724static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5725{
5726 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5727}
5728
f47709a9 5729static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5730 intel_clock_t *reduced_clock)
5731{
f47709a9 5732 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5733 u32 fp, fp2 = 0;
5734
5735 if (IS_PINEVIEW(dev)) {
e1f234bd 5736 fp = pnv_dpll_compute_fp(&crtc->new_config->dpll);
a7516a05 5737 if (reduced_clock)
7429e9d4 5738 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5739 } else {
e1f234bd 5740 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
a7516a05 5741 if (reduced_clock)
7429e9d4 5742 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5743 }
5744
e1f234bd 5745 crtc->new_config->dpll_hw_state.fp0 = fp;
a7516a05 5746
f47709a9 5747 crtc->lowfreq_avail = false;
e1f234bd 5748 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
d330a953 5749 reduced_clock && i915.powersave) {
e1f234bd 5750 crtc->new_config->dpll_hw_state.fp1 = fp2;
f47709a9 5751 crtc->lowfreq_avail = true;
a7516a05 5752 } else {
e1f234bd 5753 crtc->new_config->dpll_hw_state.fp1 = fp;
a7516a05
JB
5754 }
5755}
5756
5e69f97f
CML
5757static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5758 pipe)
89b667f8
JB
5759{
5760 u32 reg_val;
5761
5762 /*
5763 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5764 * and set it to a reasonable value instead.
5765 */
ab3c759a 5766 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5767 reg_val &= 0xffffff00;
5768 reg_val |= 0x00000030;
ab3c759a 5769 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5770
ab3c759a 5771 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5772 reg_val &= 0x8cffffff;
5773 reg_val = 0x8c000000;
ab3c759a 5774 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5775
ab3c759a 5776 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5777 reg_val &= 0xffffff00;
ab3c759a 5778 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5779
ab3c759a 5780 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5781 reg_val &= 0x00ffffff;
5782 reg_val |= 0xb0000000;
ab3c759a 5783 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5784}
5785
b551842d
DV
5786static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5787 struct intel_link_m_n *m_n)
5788{
5789 struct drm_device *dev = crtc->base.dev;
5790 struct drm_i915_private *dev_priv = dev->dev_private;
5791 int pipe = crtc->pipe;
5792
e3b95f1e
DV
5793 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5794 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5795 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5796 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5797}
5798
5799static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
5800 struct intel_link_m_n *m_n,
5801 struct intel_link_m_n *m2_n2)
b551842d
DV
5802{
5803 struct drm_device *dev = crtc->base.dev;
5804 struct drm_i915_private *dev_priv = dev->dev_private;
5805 int pipe = crtc->pipe;
5806 enum transcoder transcoder = crtc->config.cpu_transcoder;
5807
5808 if (INTEL_INFO(dev)->gen >= 5) {
5809 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5810 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5811 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5812 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
5813 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5814 * for gen < 8) and if DRRS is supported (to make sure the
5815 * registers are not unnecessarily accessed).
5816 */
5817 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5818 crtc->config.has_drrs) {
5819 I915_WRITE(PIPE_DATA_M2(transcoder),
5820 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5821 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5822 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5823 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5824 }
b551842d 5825 } else {
e3b95f1e
DV
5826 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5827 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5828 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5829 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5830 }
5831}
5832
f769cd24 5833void intel_dp_set_m_n(struct intel_crtc *crtc)
03afc4a2
DV
5834{
5835 if (crtc->config.has_pch_encoder)
5836 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5837 else
f769cd24
VK
5838 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5839 &crtc->config.dp_m2_n2);
03afc4a2
DV
5840}
5841
d288f65f
VS
5842static void vlv_update_pll(struct intel_crtc *crtc,
5843 struct intel_crtc_config *pipe_config)
bdd4b6a6
DV
5844{
5845 u32 dpll, dpll_md;
5846
5847 /*
5848 * Enable DPIO clock input. We should never disable the reference
5849 * clock for pipe B, since VGA hotplug / manual detection depends
5850 * on it.
5851 */
5852 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5853 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5854 /* We should never disable this, set it here for state tracking */
5855 if (crtc->pipe == PIPE_B)
5856 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5857 dpll |= DPLL_VCO_ENABLE;
d288f65f 5858 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 5859
d288f65f 5860 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 5861 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 5862 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
5863}
5864
d288f65f
VS
5865static void vlv_prepare_pll(struct intel_crtc *crtc,
5866 const struct intel_crtc_config *pipe_config)
a0c4da24 5867{
f47709a9 5868 struct drm_device *dev = crtc->base.dev;
a0c4da24 5869 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5870 int pipe = crtc->pipe;
bdd4b6a6 5871 u32 mdiv;
a0c4da24 5872 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5873 u32 coreclk, reg_val;
a0c4da24 5874
09153000
DV
5875 mutex_lock(&dev_priv->dpio_lock);
5876
d288f65f
VS
5877 bestn = pipe_config->dpll.n;
5878 bestm1 = pipe_config->dpll.m1;
5879 bestm2 = pipe_config->dpll.m2;
5880 bestp1 = pipe_config->dpll.p1;
5881 bestp2 = pipe_config->dpll.p2;
a0c4da24 5882
89b667f8
JB
5883 /* See eDP HDMI DPIO driver vbios notes doc */
5884
5885 /* PLL B needs special handling */
bdd4b6a6 5886 if (pipe == PIPE_B)
5e69f97f 5887 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5888
5889 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5890 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5891
5892 /* Disable target IRef on PLL */
ab3c759a 5893 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5894 reg_val &= 0x00ffffff;
ab3c759a 5895 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5896
5897 /* Disable fast lock */
ab3c759a 5898 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5899
5900 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5901 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5902 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5903 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5904 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5905
5906 /*
5907 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5908 * but we don't support that).
5909 * Note: don't use the DAC post divider as it seems unstable.
5910 */
5911 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5912 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5913
a0c4da24 5914 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5915 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5916
89b667f8 5917 /* Set HBR and RBR LPF coefficients */
d288f65f 5918 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
5919 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5920 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 5921 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5922 0x009f0003);
89b667f8 5923 else
ab3c759a 5924 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5925 0x00d0000f);
5926
0a88818d 5927 if (crtc->config.has_dp_encoder) {
89b667f8 5928 /* Use SSC source */
bdd4b6a6 5929 if (pipe == PIPE_A)
ab3c759a 5930 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5931 0x0df40000);
5932 else
ab3c759a 5933 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5934 0x0df70000);
5935 } else { /* HDMI or VGA */
5936 /* Use bend source */
bdd4b6a6 5937 if (pipe == PIPE_A)
ab3c759a 5938 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5939 0x0df70000);
5940 else
ab3c759a 5941 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5942 0x0df40000);
5943 }
a0c4da24 5944
ab3c759a 5945 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 5946 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
5947 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5948 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 5949 coreclk |= 0x01000000;
ab3c759a 5950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5951
ab3c759a 5952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5953 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5954}
5955
d288f65f
VS
5956static void chv_update_pll(struct intel_crtc *crtc,
5957 struct intel_crtc_config *pipe_config)
1ae0d137 5958{
d288f65f 5959 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
5960 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5961 DPLL_VCO_ENABLE;
5962 if (crtc->pipe != PIPE_A)
d288f65f 5963 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 5964
d288f65f
VS
5965 pipe_config->dpll_hw_state.dpll_md =
5966 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
5967}
5968
d288f65f
VS
5969static void chv_prepare_pll(struct intel_crtc *crtc,
5970 const struct intel_crtc_config *pipe_config)
9d556c99
CML
5971{
5972 struct drm_device *dev = crtc->base.dev;
5973 struct drm_i915_private *dev_priv = dev->dev_private;
5974 int pipe = crtc->pipe;
5975 int dpll_reg = DPLL(crtc->pipe);
5976 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 5977 u32 loopfilter, intcoeff;
9d556c99
CML
5978 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5979 int refclk;
5980
d288f65f
VS
5981 bestn = pipe_config->dpll.n;
5982 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5983 bestm1 = pipe_config->dpll.m1;
5984 bestm2 = pipe_config->dpll.m2 >> 22;
5985 bestp1 = pipe_config->dpll.p1;
5986 bestp2 = pipe_config->dpll.p2;
9d556c99
CML
5987
5988 /*
5989 * Enable Refclk and SSC
5990 */
a11b0703 5991 I915_WRITE(dpll_reg,
d288f65f 5992 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703
VS
5993
5994 mutex_lock(&dev_priv->dpio_lock);
9d556c99 5995
9d556c99
CML
5996 /* p1 and p2 divider */
5997 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5998 5 << DPIO_CHV_S1_DIV_SHIFT |
5999 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6000 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6001 1 << DPIO_CHV_K_DIV_SHIFT);
6002
6003 /* Feedback post-divider - m2 */
6004 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6005
6006 /* Feedback refclk divider - n and m1 */
6007 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6008 DPIO_CHV_M1_DIV_BY_2 |
6009 1 << DPIO_CHV_N_DIV_SHIFT);
6010
6011 /* M2 fraction division */
6012 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6013
6014 /* M2 fraction division enable */
6015 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6016 DPIO_CHV_FRAC_DIV_EN |
6017 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6018
6019 /* Loop filter */
409ee761 6020 refclk = i9xx_get_refclk(crtc, 0);
9d556c99
CML
6021 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6022 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6023 if (refclk == 100000)
6024 intcoeff = 11;
6025 else if (refclk == 38400)
6026 intcoeff = 10;
6027 else
6028 intcoeff = 9;
6029 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6030 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6031
6032 /* AFC Recal */
6033 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6034 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6035 DPIO_AFC_RECAL);
6036
6037 mutex_unlock(&dev_priv->dpio_lock);
6038}
6039
d288f65f
VS
6040/**
6041 * vlv_force_pll_on - forcibly enable just the PLL
6042 * @dev_priv: i915 private structure
6043 * @pipe: pipe PLL to enable
6044 * @dpll: PLL configuration
6045 *
6046 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6047 * in cases where we need the PLL enabled even when @pipe is not going to
6048 * be enabled.
6049 */
6050void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6051 const struct dpll *dpll)
6052{
6053 struct intel_crtc *crtc =
6054 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6055 struct intel_crtc_config pipe_config = {
6056 .pixel_multiplier = 1,
6057 .dpll = *dpll,
6058 };
6059
6060 if (IS_CHERRYVIEW(dev)) {
6061 chv_update_pll(crtc, &pipe_config);
6062 chv_prepare_pll(crtc, &pipe_config);
6063 chv_enable_pll(crtc, &pipe_config);
6064 } else {
6065 vlv_update_pll(crtc, &pipe_config);
6066 vlv_prepare_pll(crtc, &pipe_config);
6067 vlv_enable_pll(crtc, &pipe_config);
6068 }
6069}
6070
6071/**
6072 * vlv_force_pll_off - forcibly disable just the PLL
6073 * @dev_priv: i915 private structure
6074 * @pipe: pipe PLL to disable
6075 *
6076 * Disable the PLL for @pipe. To be used in cases where we need
6077 * the PLL enabled even when @pipe is not going to be enabled.
6078 */
6079void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6080{
6081 if (IS_CHERRYVIEW(dev))
6082 chv_disable_pll(to_i915(dev), pipe);
6083 else
6084 vlv_disable_pll(to_i915(dev), pipe);
6085}
6086
f47709a9
DV
6087static void i9xx_update_pll(struct intel_crtc *crtc,
6088 intel_clock_t *reduced_clock,
eb1cbe48
DV
6089 int num_connectors)
6090{
f47709a9 6091 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6092 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
6093 u32 dpll;
6094 bool is_sdvo;
d0737e1d 6095 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6096
f47709a9 6097 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6098
d0737e1d
ACO
6099 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6100 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
6101
6102 dpll = DPLL_VGA_MODE_DIS;
6103
d0737e1d 6104 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6105 dpll |= DPLLB_MODE_LVDS;
6106 else
6107 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6108
ef1b460d 6109 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
d0737e1d 6110 dpll |= (crtc->new_config->pixel_multiplier - 1)
198a037f 6111 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6112 }
198a037f
DV
6113
6114 if (is_sdvo)
4a33e48d 6115 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6116
0a88818d 6117 if (crtc->new_config->has_dp_encoder)
4a33e48d 6118 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6119
6120 /* compute bitmask from p1 value */
6121 if (IS_PINEVIEW(dev))
6122 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6123 else {
6124 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6125 if (IS_G4X(dev) && reduced_clock)
6126 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6127 }
6128 switch (clock->p2) {
6129 case 5:
6130 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6131 break;
6132 case 7:
6133 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6134 break;
6135 case 10:
6136 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6137 break;
6138 case 14:
6139 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6140 break;
6141 }
6142 if (INTEL_INFO(dev)->gen >= 4)
6143 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6144
d0737e1d 6145 if (crtc->new_config->sdvo_tv_clock)
eb1cbe48 6146 dpll |= PLL_REF_INPUT_TVCLKINBC;
d0737e1d 6147 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6148 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6149 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6150 else
6151 dpll |= PLL_REF_INPUT_DREFCLK;
6152
6153 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6154 crtc->new_config->dpll_hw_state.dpll = dpll;
8bcc2795 6155
eb1cbe48 6156 if (INTEL_INFO(dev)->gen >= 4) {
d0737e1d 6157 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
ef1b460d 6158 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d0737e1d 6159 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6160 }
6161}
6162
f47709a9 6163static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 6164 intel_clock_t *reduced_clock,
eb1cbe48
DV
6165 int num_connectors)
6166{
f47709a9 6167 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6168 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 6169 u32 dpll;
d0737e1d 6170 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6171
f47709a9 6172 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6173
eb1cbe48
DV
6174 dpll = DPLL_VGA_MODE_DIS;
6175
d0737e1d 6176 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6177 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6178 } else {
6179 if (clock->p1 == 2)
6180 dpll |= PLL_P1_DIVIDE_BY_TWO;
6181 else
6182 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6183 if (clock->p2 == 4)
6184 dpll |= PLL_P2_DIVIDE_BY_4;
6185 }
6186
d0737e1d 6187 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
4a33e48d
DV
6188 dpll |= DPLL_DVO_2X_MODE;
6189
d0737e1d 6190 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6191 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6192 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6193 else
6194 dpll |= PLL_REF_INPUT_DREFCLK;
6195
6196 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6197 crtc->new_config->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6198}
6199
8a654f3b 6200static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
6201{
6202 struct drm_device *dev = intel_crtc->base.dev;
6203 struct drm_i915_private *dev_priv = dev->dev_private;
6204 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6205 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
6206 struct drm_display_mode *adjusted_mode =
6207 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
6208 uint32_t crtc_vtotal, crtc_vblank_end;
6209 int vsyncshift = 0;
4d8a62ea
DV
6210
6211 /* We need to be careful not to changed the adjusted mode, for otherwise
6212 * the hw state checker will get angry at the mismatch. */
6213 crtc_vtotal = adjusted_mode->crtc_vtotal;
6214 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6215
609aeaca 6216 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6217 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6218 crtc_vtotal -= 1;
6219 crtc_vblank_end -= 1;
609aeaca 6220
409ee761 6221 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
6222 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6223 else
6224 vsyncshift = adjusted_mode->crtc_hsync_start -
6225 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6226 if (vsyncshift < 0)
6227 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6228 }
6229
6230 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 6231 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6232
fe2b8f9d 6233 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6234 (adjusted_mode->crtc_hdisplay - 1) |
6235 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6236 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6237 (adjusted_mode->crtc_hblank_start - 1) |
6238 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6239 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6240 (adjusted_mode->crtc_hsync_start - 1) |
6241 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6242
fe2b8f9d 6243 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6244 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6245 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6246 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6247 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6248 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6249 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
6250 (adjusted_mode->crtc_vsync_start - 1) |
6251 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6252
b5e508d4
PZ
6253 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6254 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6255 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6256 * bits. */
6257 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6258 (pipe == PIPE_B || pipe == PIPE_C))
6259 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6260
b0e77b9c
PZ
6261 /* pipesrc controls the size that is scaled from, which should
6262 * always be the user's requested size.
6263 */
6264 I915_WRITE(PIPESRC(pipe),
37327abd
VS
6265 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6266 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
6267}
6268
1bd1bd80
DV
6269static void intel_get_pipe_timings(struct intel_crtc *crtc,
6270 struct intel_crtc_config *pipe_config)
6271{
6272 struct drm_device *dev = crtc->base.dev;
6273 struct drm_i915_private *dev_priv = dev->dev_private;
6274 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6275 uint32_t tmp;
6276
6277 tmp = I915_READ(HTOTAL(cpu_transcoder));
6278 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6279 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6280 tmp = I915_READ(HBLANK(cpu_transcoder));
6281 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6282 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6283 tmp = I915_READ(HSYNC(cpu_transcoder));
6284 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6285 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6286
6287 tmp = I915_READ(VTOTAL(cpu_transcoder));
6288 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6289 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6290 tmp = I915_READ(VBLANK(cpu_transcoder));
6291 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6292 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6293 tmp = I915_READ(VSYNC(cpu_transcoder));
6294 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6295 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6296
6297 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6298 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6299 pipe_config->adjusted_mode.crtc_vtotal += 1;
6300 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6301 }
6302
6303 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
6304 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6305 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6306
6307 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6308 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
6309}
6310
f6a83288
DV
6311void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6312 struct intel_crtc_config *pipe_config)
babea61d 6313{
f6a83288
DV
6314 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6315 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6316 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6317 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 6318
f6a83288
DV
6319 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6320 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6321 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6322 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 6323
f6a83288 6324 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 6325
f6a83288
DV
6326 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6327 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
6328}
6329
84b046f3
DV
6330static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6331{
6332 struct drm_device *dev = intel_crtc->base.dev;
6333 struct drm_i915_private *dev_priv = dev->dev_private;
6334 uint32_t pipeconf;
6335
9f11a9e4 6336 pipeconf = 0;
84b046f3 6337
b6b5d049
VS
6338 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6339 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6340 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 6341
cf532bb2
VS
6342 if (intel_crtc->config.double_wide)
6343 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 6344
ff9ce46e
DV
6345 /* only g4x and later have fancy bpc/dither controls */
6346 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
6347 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6348 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6349 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 6350 PIPECONF_DITHER_TYPE_SP;
84b046f3 6351
ff9ce46e
DV
6352 switch (intel_crtc->config.pipe_bpp) {
6353 case 18:
6354 pipeconf |= PIPECONF_6BPC;
6355 break;
6356 case 24:
6357 pipeconf |= PIPECONF_8BPC;
6358 break;
6359 case 30:
6360 pipeconf |= PIPECONF_10BPC;
6361 break;
6362 default:
6363 /* Case prevented by intel_choose_pipe_bpp_dither. */
6364 BUG();
84b046f3
DV
6365 }
6366 }
6367
6368 if (HAS_PIPE_CXSR(dev)) {
6369 if (intel_crtc->lowfreq_avail) {
6370 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6371 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6372 } else {
6373 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6374 }
6375 }
6376
efc2cfff
VS
6377 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6378 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 6379 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
6380 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6381 else
6382 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6383 } else
84b046f3
DV
6384 pipeconf |= PIPECONF_PROGRESSIVE;
6385
9f11a9e4
DV
6386 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6387 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6388
84b046f3
DV
6389 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6390 POSTING_READ(PIPECONF(intel_crtc->pipe));
6391}
6392
d6dfee7a 6393static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
79e53945 6394{
c7653199 6395 struct drm_device *dev = crtc->base.dev;
79e53945 6396 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 6397 int refclk, num_connectors = 0;
652c393a 6398 intel_clock_t clock, reduced_clock;
a16af721 6399 bool ok, has_reduced_clock = false;
e9fd1c02 6400 bool is_lvds = false, is_dsi = false;
5eddb70b 6401 struct intel_encoder *encoder;
d4906093 6402 const intel_limit_t *limit;
79e53945 6403
d0737e1d
ACO
6404 for_each_intel_encoder(dev, encoder) {
6405 if (encoder->new_crtc != crtc)
6406 continue;
6407
5eddb70b 6408 switch (encoder->type) {
79e53945
JB
6409 case INTEL_OUTPUT_LVDS:
6410 is_lvds = true;
6411 break;
e9fd1c02
JN
6412 case INTEL_OUTPUT_DSI:
6413 is_dsi = true;
6414 break;
6847d71b
PZ
6415 default:
6416 break;
79e53945 6417 }
43565a06 6418
c751ce4f 6419 num_connectors++;
79e53945
JB
6420 }
6421
f2335330 6422 if (is_dsi)
5b18e57c 6423 return 0;
f2335330 6424
d0737e1d 6425 if (!crtc->new_config->clock_set) {
409ee761 6426 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6427
e9fd1c02
JN
6428 /*
6429 * Returns a set of divisors for the desired target clock with
6430 * the given refclk, or FALSE. The returned values represent
6431 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6432 * 2) / p1 / p2.
6433 */
409ee761 6434 limit = intel_limit(crtc, refclk);
c7653199 6435 ok = dev_priv->display.find_dpll(limit, crtc,
d0737e1d 6436 crtc->new_config->port_clock,
e9fd1c02 6437 refclk, NULL, &clock);
f2335330 6438 if (!ok) {
e9fd1c02
JN
6439 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6440 return -EINVAL;
6441 }
79e53945 6442
f2335330
JN
6443 if (is_lvds && dev_priv->lvds_downclock_avail) {
6444 /*
6445 * Ensure we match the reduced clock's P to the target
6446 * clock. If the clocks don't match, we can't switch
6447 * the display clock by using the FP0/FP1. In such case
6448 * we will disable the LVDS downclock feature.
6449 */
6450 has_reduced_clock =
c7653199 6451 dev_priv->display.find_dpll(limit, crtc,
f2335330
JN
6452 dev_priv->lvds_downclock,
6453 refclk, &clock,
6454 &reduced_clock);
6455 }
6456 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
6457 crtc->new_config->dpll.n = clock.n;
6458 crtc->new_config->dpll.m1 = clock.m1;
6459 crtc->new_config->dpll.m2 = clock.m2;
6460 crtc->new_config->dpll.p1 = clock.p1;
6461 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 6462 }
7026d4ac 6463
e9fd1c02 6464 if (IS_GEN2(dev)) {
c7653199 6465 i8xx_update_pll(crtc,
2a8f64ca
VP
6466 has_reduced_clock ? &reduced_clock : NULL,
6467 num_connectors);
9d556c99 6468 } else if (IS_CHERRYVIEW(dev)) {
d0737e1d 6469 chv_update_pll(crtc, crtc->new_config);
e9fd1c02 6470 } else if (IS_VALLEYVIEW(dev)) {
d0737e1d 6471 vlv_update_pll(crtc, crtc->new_config);
e9fd1c02 6472 } else {
c7653199 6473 i9xx_update_pll(crtc,
eb1cbe48 6474 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6475 num_connectors);
e9fd1c02 6476 }
79e53945 6477
c8f7a0db 6478 return 0;
f564048e
EA
6479}
6480
2fa2fe9a
DV
6481static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6482 struct intel_crtc_config *pipe_config)
6483{
6484 struct drm_device *dev = crtc->base.dev;
6485 struct drm_i915_private *dev_priv = dev->dev_private;
6486 uint32_t tmp;
6487
dc9e7dec
VS
6488 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6489 return;
6490
2fa2fe9a 6491 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6492 if (!(tmp & PFIT_ENABLE))
6493 return;
2fa2fe9a 6494
06922821 6495 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6496 if (INTEL_INFO(dev)->gen < 4) {
6497 if (crtc->pipe != PIPE_B)
6498 return;
2fa2fe9a
DV
6499 } else {
6500 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6501 return;
6502 }
6503
06922821 6504 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6505 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6506 if (INTEL_INFO(dev)->gen < 5)
6507 pipe_config->gmch_pfit.lvds_border_bits =
6508 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6509}
6510
acbec814
JB
6511static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6512 struct intel_crtc_config *pipe_config)
6513{
6514 struct drm_device *dev = crtc->base.dev;
6515 struct drm_i915_private *dev_priv = dev->dev_private;
6516 int pipe = pipe_config->cpu_transcoder;
6517 intel_clock_t clock;
6518 u32 mdiv;
662c6ecb 6519 int refclk = 100000;
acbec814 6520
f573de5a
SK
6521 /* In case of MIPI DPLL will not even be used */
6522 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6523 return;
6524
acbec814 6525 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6526 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6527 mutex_unlock(&dev_priv->dpio_lock);
6528
6529 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6530 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6531 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6532 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6533 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6534
f646628b 6535 vlv_clock(refclk, &clock);
acbec814 6536
f646628b
VS
6537 /* clock.dot is the fast clock */
6538 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6539}
6540
1ad292b5
JB
6541static void i9xx_get_plane_config(struct intel_crtc *crtc,
6542 struct intel_plane_config *plane_config)
6543{
6544 struct drm_device *dev = crtc->base.dev;
6545 struct drm_i915_private *dev_priv = dev->dev_private;
6546 u32 val, base, offset;
6547 int pipe = crtc->pipe, plane = crtc->plane;
6548 int fourcc, pixel_format;
6549 int aligned_height;
6550
66e514c1
DA
6551 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6552 if (!crtc->base.primary->fb) {
1ad292b5
JB
6553 DRM_DEBUG_KMS("failed to alloc fb\n");
6554 return;
6555 }
6556
6557 val = I915_READ(DSPCNTR(plane));
6558
6559 if (INTEL_INFO(dev)->gen >= 4)
6560 if (val & DISPPLANE_TILED)
6561 plane_config->tiled = true;
6562
6563 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6564 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6565 crtc->base.primary->fb->pixel_format = fourcc;
6566 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6567 drm_format_plane_cpp(fourcc, 0) * 8;
6568
6569 if (INTEL_INFO(dev)->gen >= 4) {
6570 if (plane_config->tiled)
6571 offset = I915_READ(DSPTILEOFF(plane));
6572 else
6573 offset = I915_READ(DSPLINOFF(plane));
6574 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6575 } else {
6576 base = I915_READ(DSPADDR(plane));
6577 }
6578 plane_config->base = base;
6579
6580 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6581 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6582 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6583
6584 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 6585 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6586
66e514c1 6587 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
6588 plane_config->tiled);
6589
1267a26b
FF
6590 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6591 aligned_height);
1ad292b5
JB
6592
6593 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6594 pipe, plane, crtc->base.primary->fb->width,
6595 crtc->base.primary->fb->height,
6596 crtc->base.primary->fb->bits_per_pixel, base,
6597 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6598 plane_config->size);
6599
6600}
6601
70b23a98
VS
6602static void chv_crtc_clock_get(struct intel_crtc *crtc,
6603 struct intel_crtc_config *pipe_config)
6604{
6605 struct drm_device *dev = crtc->base.dev;
6606 struct drm_i915_private *dev_priv = dev->dev_private;
6607 int pipe = pipe_config->cpu_transcoder;
6608 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6609 intel_clock_t clock;
6610 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6611 int refclk = 100000;
6612
6613 mutex_lock(&dev_priv->dpio_lock);
6614 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6615 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6616 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6617 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6618 mutex_unlock(&dev_priv->dpio_lock);
6619
6620 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6621 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6622 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6623 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6624 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6625
6626 chv_clock(refclk, &clock);
6627
6628 /* clock.dot is the fast clock */
6629 pipe_config->port_clock = clock.dot / 5;
6630}
6631
0e8ffe1b
DV
6632static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6633 struct intel_crtc_config *pipe_config)
6634{
6635 struct drm_device *dev = crtc->base.dev;
6636 struct drm_i915_private *dev_priv = dev->dev_private;
6637 uint32_t tmp;
6638
f458ebbc
DV
6639 if (!intel_display_power_is_enabled(dev_priv,
6640 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
6641 return false;
6642
e143a21c 6643 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6644 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6645
0e8ffe1b
DV
6646 tmp = I915_READ(PIPECONF(crtc->pipe));
6647 if (!(tmp & PIPECONF_ENABLE))
6648 return false;
6649
42571aef
VS
6650 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6651 switch (tmp & PIPECONF_BPC_MASK) {
6652 case PIPECONF_6BPC:
6653 pipe_config->pipe_bpp = 18;
6654 break;
6655 case PIPECONF_8BPC:
6656 pipe_config->pipe_bpp = 24;
6657 break;
6658 case PIPECONF_10BPC:
6659 pipe_config->pipe_bpp = 30;
6660 break;
6661 default:
6662 break;
6663 }
6664 }
6665
b5a9fa09
DV
6666 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6667 pipe_config->limited_color_range = true;
6668
282740f7
VS
6669 if (INTEL_INFO(dev)->gen < 4)
6670 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6671
1bd1bd80
DV
6672 intel_get_pipe_timings(crtc, pipe_config);
6673
2fa2fe9a
DV
6674 i9xx_get_pfit_config(crtc, pipe_config);
6675
6c49f241
DV
6676 if (INTEL_INFO(dev)->gen >= 4) {
6677 tmp = I915_READ(DPLL_MD(crtc->pipe));
6678 pipe_config->pixel_multiplier =
6679 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6680 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6681 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6682 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6683 tmp = I915_READ(DPLL(crtc->pipe));
6684 pipe_config->pixel_multiplier =
6685 ((tmp & SDVO_MULTIPLIER_MASK)
6686 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6687 } else {
6688 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6689 * port and will be fixed up in the encoder->get_config
6690 * function. */
6691 pipe_config->pixel_multiplier = 1;
6692 }
8bcc2795
DV
6693 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6694 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
6695 /*
6696 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6697 * on 830. Filter it out here so that we don't
6698 * report errors due to that.
6699 */
6700 if (IS_I830(dev))
6701 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6702
8bcc2795
DV
6703 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6704 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6705 } else {
6706 /* Mask out read-only status bits. */
6707 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6708 DPLL_PORTC_READY_MASK |
6709 DPLL_PORTB_READY_MASK);
8bcc2795 6710 }
6c49f241 6711
70b23a98
VS
6712 if (IS_CHERRYVIEW(dev))
6713 chv_crtc_clock_get(crtc, pipe_config);
6714 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6715 vlv_crtc_clock_get(crtc, pipe_config);
6716 else
6717 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6718
0e8ffe1b
DV
6719 return true;
6720}
6721
dde86e2d 6722static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6723{
6724 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 6725 struct intel_encoder *encoder;
74cfd7ac 6726 u32 val, final;
13d83a67 6727 bool has_lvds = false;
199e5d79 6728 bool has_cpu_edp = false;
199e5d79 6729 bool has_panel = false;
99eb6a01
KP
6730 bool has_ck505 = false;
6731 bool can_ssc = false;
13d83a67
JB
6732
6733 /* We need to take the global config into account */
b2784e15 6734 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
6735 switch (encoder->type) {
6736 case INTEL_OUTPUT_LVDS:
6737 has_panel = true;
6738 has_lvds = true;
6739 break;
6740 case INTEL_OUTPUT_EDP:
6741 has_panel = true;
2de6905f 6742 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6743 has_cpu_edp = true;
6744 break;
6847d71b
PZ
6745 default:
6746 break;
13d83a67
JB
6747 }
6748 }
6749
99eb6a01 6750 if (HAS_PCH_IBX(dev)) {
41aa3448 6751 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6752 can_ssc = has_ck505;
6753 } else {
6754 has_ck505 = false;
6755 can_ssc = true;
6756 }
6757
2de6905f
ID
6758 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6759 has_panel, has_lvds, has_ck505);
13d83a67
JB
6760
6761 /* Ironlake: try to setup display ref clock before DPLL
6762 * enabling. This is only under driver's control after
6763 * PCH B stepping, previous chipset stepping should be
6764 * ignoring this setting.
6765 */
74cfd7ac
CW
6766 val = I915_READ(PCH_DREF_CONTROL);
6767
6768 /* As we must carefully and slowly disable/enable each source in turn,
6769 * compute the final state we want first and check if we need to
6770 * make any changes at all.
6771 */
6772 final = val;
6773 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6774 if (has_ck505)
6775 final |= DREF_NONSPREAD_CK505_ENABLE;
6776 else
6777 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6778
6779 final &= ~DREF_SSC_SOURCE_MASK;
6780 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6781 final &= ~DREF_SSC1_ENABLE;
6782
6783 if (has_panel) {
6784 final |= DREF_SSC_SOURCE_ENABLE;
6785
6786 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6787 final |= DREF_SSC1_ENABLE;
6788
6789 if (has_cpu_edp) {
6790 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6791 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6792 else
6793 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6794 } else
6795 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6796 } else {
6797 final |= DREF_SSC_SOURCE_DISABLE;
6798 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6799 }
6800
6801 if (final == val)
6802 return;
6803
13d83a67 6804 /* Always enable nonspread source */
74cfd7ac 6805 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6806
99eb6a01 6807 if (has_ck505)
74cfd7ac 6808 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6809 else
74cfd7ac 6810 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6811
199e5d79 6812 if (has_panel) {
74cfd7ac
CW
6813 val &= ~DREF_SSC_SOURCE_MASK;
6814 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6815
199e5d79 6816 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6817 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6818 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6819 val |= DREF_SSC1_ENABLE;
e77166b5 6820 } else
74cfd7ac 6821 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6822
6823 /* Get SSC going before enabling the outputs */
74cfd7ac 6824 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6825 POSTING_READ(PCH_DREF_CONTROL);
6826 udelay(200);
6827
74cfd7ac 6828 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6829
6830 /* Enable CPU source on CPU attached eDP */
199e5d79 6831 if (has_cpu_edp) {
99eb6a01 6832 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6833 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6834 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6835 } else
74cfd7ac 6836 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6837 } else
74cfd7ac 6838 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6839
74cfd7ac 6840 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6841 POSTING_READ(PCH_DREF_CONTROL);
6842 udelay(200);
6843 } else {
6844 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6845
74cfd7ac 6846 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6847
6848 /* Turn off CPU output */
74cfd7ac 6849 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6850
74cfd7ac 6851 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6852 POSTING_READ(PCH_DREF_CONTROL);
6853 udelay(200);
6854
6855 /* Turn off the SSC source */
74cfd7ac
CW
6856 val &= ~DREF_SSC_SOURCE_MASK;
6857 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6858
6859 /* Turn off SSC1 */
74cfd7ac 6860 val &= ~DREF_SSC1_ENABLE;
199e5d79 6861
74cfd7ac 6862 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6863 POSTING_READ(PCH_DREF_CONTROL);
6864 udelay(200);
6865 }
74cfd7ac
CW
6866
6867 BUG_ON(val != final);
13d83a67
JB
6868}
6869
f31f2d55 6870static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6871{
f31f2d55 6872 uint32_t tmp;
dde86e2d 6873
0ff066a9
PZ
6874 tmp = I915_READ(SOUTH_CHICKEN2);
6875 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6876 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6877
0ff066a9
PZ
6878 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6879 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6880 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6881
0ff066a9
PZ
6882 tmp = I915_READ(SOUTH_CHICKEN2);
6883 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6884 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6885
0ff066a9
PZ
6886 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6887 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6888 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6889}
6890
6891/* WaMPhyProgramming:hsw */
6892static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6893{
6894 uint32_t tmp;
dde86e2d
PZ
6895
6896 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6897 tmp &= ~(0xFF << 24);
6898 tmp |= (0x12 << 24);
6899 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6900
dde86e2d
PZ
6901 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6902 tmp |= (1 << 11);
6903 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6904
6905 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6906 tmp |= (1 << 11);
6907 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6908
dde86e2d
PZ
6909 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6910 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6911 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6912
6913 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6914 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6915 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6916
0ff066a9
PZ
6917 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6918 tmp &= ~(7 << 13);
6919 tmp |= (5 << 13);
6920 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6921
0ff066a9
PZ
6922 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6923 tmp &= ~(7 << 13);
6924 tmp |= (5 << 13);
6925 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6926
6927 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6928 tmp &= ~0xFF;
6929 tmp |= 0x1C;
6930 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6931
6932 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6933 tmp &= ~0xFF;
6934 tmp |= 0x1C;
6935 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6936
6937 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6938 tmp &= ~(0xFF << 16);
6939 tmp |= (0x1C << 16);
6940 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6941
6942 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6943 tmp &= ~(0xFF << 16);
6944 tmp |= (0x1C << 16);
6945 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6946
0ff066a9
PZ
6947 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6948 tmp |= (1 << 27);
6949 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6950
0ff066a9
PZ
6951 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6952 tmp |= (1 << 27);
6953 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6954
0ff066a9
PZ
6955 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6956 tmp &= ~(0xF << 28);
6957 tmp |= (4 << 28);
6958 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6959
0ff066a9
PZ
6960 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6961 tmp &= ~(0xF << 28);
6962 tmp |= (4 << 28);
6963 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6964}
6965
2fa86a1f
PZ
6966/* Implements 3 different sequences from BSpec chapter "Display iCLK
6967 * Programming" based on the parameters passed:
6968 * - Sequence to enable CLKOUT_DP
6969 * - Sequence to enable CLKOUT_DP without spread
6970 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6971 */
6972static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6973 bool with_fdi)
f31f2d55
PZ
6974{
6975 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6976 uint32_t reg, tmp;
6977
6978 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6979 with_spread = true;
6980 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6981 with_fdi, "LP PCH doesn't have FDI\n"))
6982 with_fdi = false;
f31f2d55
PZ
6983
6984 mutex_lock(&dev_priv->dpio_lock);
6985
6986 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6987 tmp &= ~SBI_SSCCTL_DISABLE;
6988 tmp |= SBI_SSCCTL_PATHALT;
6989 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6990
6991 udelay(24);
6992
2fa86a1f
PZ
6993 if (with_spread) {
6994 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6995 tmp &= ~SBI_SSCCTL_PATHALT;
6996 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6997
2fa86a1f
PZ
6998 if (with_fdi) {
6999 lpt_reset_fdi_mphy(dev_priv);
7000 lpt_program_fdi_mphy(dev_priv);
7001 }
7002 }
dde86e2d 7003
2fa86a1f
PZ
7004 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7005 SBI_GEN0 : SBI_DBUFF0;
7006 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7007 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7008 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
7009
7010 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
7011}
7012
47701c3b
PZ
7013/* Sequence to disable CLKOUT_DP */
7014static void lpt_disable_clkout_dp(struct drm_device *dev)
7015{
7016 struct drm_i915_private *dev_priv = dev->dev_private;
7017 uint32_t reg, tmp;
7018
7019 mutex_lock(&dev_priv->dpio_lock);
7020
7021 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7022 SBI_GEN0 : SBI_DBUFF0;
7023 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7024 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7025 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7026
7027 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7028 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7029 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7030 tmp |= SBI_SSCCTL_PATHALT;
7031 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7032 udelay(32);
7033 }
7034 tmp |= SBI_SSCCTL_DISABLE;
7035 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7036 }
7037
7038 mutex_unlock(&dev_priv->dpio_lock);
7039}
7040
bf8fa3d3
PZ
7041static void lpt_init_pch_refclk(struct drm_device *dev)
7042{
bf8fa3d3
PZ
7043 struct intel_encoder *encoder;
7044 bool has_vga = false;
7045
b2784e15 7046 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
7047 switch (encoder->type) {
7048 case INTEL_OUTPUT_ANALOG:
7049 has_vga = true;
7050 break;
6847d71b
PZ
7051 default:
7052 break;
bf8fa3d3
PZ
7053 }
7054 }
7055
47701c3b
PZ
7056 if (has_vga)
7057 lpt_enable_clkout_dp(dev, true, true);
7058 else
7059 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
7060}
7061
dde86e2d
PZ
7062/*
7063 * Initialize reference clocks when the driver loads
7064 */
7065void intel_init_pch_refclk(struct drm_device *dev)
7066{
7067 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7068 ironlake_init_pch_refclk(dev);
7069 else if (HAS_PCH_LPT(dev))
7070 lpt_init_pch_refclk(dev);
7071}
7072
d9d444cb
JB
7073static int ironlake_get_refclk(struct drm_crtc *crtc)
7074{
7075 struct drm_device *dev = crtc->dev;
7076 struct drm_i915_private *dev_priv = dev->dev_private;
7077 struct intel_encoder *encoder;
d9d444cb
JB
7078 int num_connectors = 0;
7079 bool is_lvds = false;
7080
d0737e1d
ACO
7081 for_each_intel_encoder(dev, encoder) {
7082 if (encoder->new_crtc != to_intel_crtc(crtc))
7083 continue;
7084
d9d444cb
JB
7085 switch (encoder->type) {
7086 case INTEL_OUTPUT_LVDS:
7087 is_lvds = true;
7088 break;
6847d71b
PZ
7089 default:
7090 break;
d9d444cb
JB
7091 }
7092 num_connectors++;
7093 }
7094
7095 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 7096 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 7097 dev_priv->vbt.lvds_ssc_freq);
e91e941b 7098 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
7099 }
7100
7101 return 120000;
7102}
7103
6ff93609 7104static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 7105{
c8203565 7106 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
7107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7108 int pipe = intel_crtc->pipe;
c8203565
PZ
7109 uint32_t val;
7110
78114071 7111 val = 0;
c8203565 7112
965e0c48 7113 switch (intel_crtc->config.pipe_bpp) {
c8203565 7114 case 18:
dfd07d72 7115 val |= PIPECONF_6BPC;
c8203565
PZ
7116 break;
7117 case 24:
dfd07d72 7118 val |= PIPECONF_8BPC;
c8203565
PZ
7119 break;
7120 case 30:
dfd07d72 7121 val |= PIPECONF_10BPC;
c8203565
PZ
7122 break;
7123 case 36:
dfd07d72 7124 val |= PIPECONF_12BPC;
c8203565
PZ
7125 break;
7126 default:
cc769b62
PZ
7127 /* Case prevented by intel_choose_pipe_bpp_dither. */
7128 BUG();
c8203565
PZ
7129 }
7130
d8b32247 7131 if (intel_crtc->config.dither)
c8203565
PZ
7132 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7133
6ff93609 7134 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
7135 val |= PIPECONF_INTERLACED_ILK;
7136 else
7137 val |= PIPECONF_PROGRESSIVE;
7138
50f3b016 7139 if (intel_crtc->config.limited_color_range)
3685a8f3 7140 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 7141
c8203565
PZ
7142 I915_WRITE(PIPECONF(pipe), val);
7143 POSTING_READ(PIPECONF(pipe));
7144}
7145
86d3efce
VS
7146/*
7147 * Set up the pipe CSC unit.
7148 *
7149 * Currently only full range RGB to limited range RGB conversion
7150 * is supported, but eventually this should handle various
7151 * RGB<->YCbCr scenarios as well.
7152 */
50f3b016 7153static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
7154{
7155 struct drm_device *dev = crtc->dev;
7156 struct drm_i915_private *dev_priv = dev->dev_private;
7157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7158 int pipe = intel_crtc->pipe;
7159 uint16_t coeff = 0x7800; /* 1.0 */
7160
7161 /*
7162 * TODO: Check what kind of values actually come out of the pipe
7163 * with these coeff/postoff values and adjust to get the best
7164 * accuracy. Perhaps we even need to take the bpc value into
7165 * consideration.
7166 */
7167
50f3b016 7168 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7169 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7170
7171 /*
7172 * GY/GU and RY/RU should be the other way around according
7173 * to BSpec, but reality doesn't agree. Just set them up in
7174 * a way that results in the correct picture.
7175 */
7176 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7177 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7178
7179 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7180 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7181
7182 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7183 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7184
7185 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7186 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7187 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7188
7189 if (INTEL_INFO(dev)->gen > 6) {
7190 uint16_t postoff = 0;
7191
50f3b016 7192 if (intel_crtc->config.limited_color_range)
32cf0cb0 7193 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
7194
7195 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7196 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7197 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7198
7199 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7200 } else {
7201 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7202
50f3b016 7203 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7204 mode |= CSC_BLACK_SCREEN_OFFSET;
7205
7206 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7207 }
7208}
7209
6ff93609 7210static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 7211{
756f85cf
PZ
7212 struct drm_device *dev = crtc->dev;
7213 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 7214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 7215 enum pipe pipe = intel_crtc->pipe;
3b117c8f 7216 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
7217 uint32_t val;
7218
3eff4faa 7219 val = 0;
ee2b0b38 7220
756f85cf 7221 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
7222 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7223
6ff93609 7224 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
7225 val |= PIPECONF_INTERLACED_ILK;
7226 else
7227 val |= PIPECONF_PROGRESSIVE;
7228
702e7a56
PZ
7229 I915_WRITE(PIPECONF(cpu_transcoder), val);
7230 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
7231
7232 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7233 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 7234
3cdf122c 7235 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
7236 val = 0;
7237
7238 switch (intel_crtc->config.pipe_bpp) {
7239 case 18:
7240 val |= PIPEMISC_DITHER_6_BPC;
7241 break;
7242 case 24:
7243 val |= PIPEMISC_DITHER_8_BPC;
7244 break;
7245 case 30:
7246 val |= PIPEMISC_DITHER_10_BPC;
7247 break;
7248 case 36:
7249 val |= PIPEMISC_DITHER_12_BPC;
7250 break;
7251 default:
7252 /* Case prevented by pipe_config_set_bpp. */
7253 BUG();
7254 }
7255
7256 if (intel_crtc->config.dither)
7257 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7258
7259 I915_WRITE(PIPEMISC(pipe), val);
7260 }
ee2b0b38
PZ
7261}
7262
6591c6e4 7263static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
7264 intel_clock_t *clock,
7265 bool *has_reduced_clock,
7266 intel_clock_t *reduced_clock)
7267{
7268 struct drm_device *dev = crtc->dev;
7269 struct drm_i915_private *dev_priv = dev->dev_private;
a919ff14 7270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591c6e4 7271 int refclk;
d4906093 7272 const intel_limit_t *limit;
a16af721 7273 bool ret, is_lvds = false;
79e53945 7274
d0737e1d 7275 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
79e53945 7276
d9d444cb 7277 refclk = ironlake_get_refclk(crtc);
79e53945 7278
d4906093
ML
7279 /*
7280 * Returns a set of divisors for the desired target clock with the given
7281 * refclk, or FALSE. The returned values represent the clock equation:
7282 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7283 */
409ee761 7284 limit = intel_limit(intel_crtc, refclk);
a919ff14 7285 ret = dev_priv->display.find_dpll(limit, intel_crtc,
d0737e1d 7286 intel_crtc->new_config->port_clock,
ee9300bb 7287 refclk, NULL, clock);
6591c6e4
PZ
7288 if (!ret)
7289 return false;
cda4b7d3 7290
ddc9003c 7291 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
7292 /*
7293 * Ensure we match the reduced clock's P to the target clock.
7294 * If the clocks don't match, we can't switch the display clock
7295 * by using the FP0/FP1. In such case we will disable the LVDS
7296 * downclock feature.
7297 */
ee9300bb 7298 *has_reduced_clock =
a919ff14 7299 dev_priv->display.find_dpll(limit, intel_crtc,
ee9300bb
DV
7300 dev_priv->lvds_downclock,
7301 refclk, clock,
7302 reduced_clock);
652c393a 7303 }
61e9653f 7304
6591c6e4
PZ
7305 return true;
7306}
7307
d4b1931c
PZ
7308int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7309{
7310 /*
7311 * Account for spread spectrum to avoid
7312 * oversubscribing the link. Max center spread
7313 * is 2.5%; use 5% for safety's sake.
7314 */
7315 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 7316 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
7317}
7318
7429e9d4 7319static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 7320{
7429e9d4 7321 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
7322}
7323
de13a2e3 7324static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 7325 u32 *fp,
9a7c7890 7326 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 7327{
de13a2e3 7328 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
7329 struct drm_device *dev = crtc->dev;
7330 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
7331 struct intel_encoder *intel_encoder;
7332 uint32_t dpll;
6cc5f341 7333 int factor, num_connectors = 0;
09ede541 7334 bool is_lvds = false, is_sdvo = false;
79e53945 7335
d0737e1d
ACO
7336 for_each_intel_encoder(dev, intel_encoder) {
7337 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7338 continue;
7339
de13a2e3 7340 switch (intel_encoder->type) {
79e53945
JB
7341 case INTEL_OUTPUT_LVDS:
7342 is_lvds = true;
7343 break;
7344 case INTEL_OUTPUT_SDVO:
7d57382e 7345 case INTEL_OUTPUT_HDMI:
79e53945 7346 is_sdvo = true;
79e53945 7347 break;
6847d71b
PZ
7348 default:
7349 break;
79e53945 7350 }
43565a06 7351
c751ce4f 7352 num_connectors++;
79e53945 7353 }
79e53945 7354
c1858123 7355 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
7356 factor = 21;
7357 if (is_lvds) {
7358 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 7359 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 7360 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 7361 factor = 25;
d0737e1d 7362 } else if (intel_crtc->new_config->sdvo_tv_clock)
8febb297 7363 factor = 20;
c1858123 7364
d0737e1d 7365 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
7d0ac5b7 7366 *fp |= FP_CB_TUNE;
2c07245f 7367
9a7c7890
DV
7368 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7369 *fp2 |= FP_CB_TUNE;
7370
5eddb70b 7371 dpll = 0;
2c07245f 7372
a07d6787
EA
7373 if (is_lvds)
7374 dpll |= DPLLB_MODE_LVDS;
7375 else
7376 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7377
d0737e1d 7378 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
ef1b460d 7379 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7380
7381 if (is_sdvo)
4a33e48d 7382 dpll |= DPLL_SDVO_HIGH_SPEED;
d0737e1d 7383 if (intel_crtc->new_config->has_dp_encoder)
4a33e48d 7384 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7385
a07d6787 7386 /* compute bitmask from p1 value */
d0737e1d 7387 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7388 /* also FPA1 */
d0737e1d 7389 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7390
d0737e1d 7391 switch (intel_crtc->new_config->dpll.p2) {
a07d6787
EA
7392 case 5:
7393 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7394 break;
7395 case 7:
7396 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7397 break;
7398 case 10:
7399 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7400 break;
7401 case 14:
7402 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7403 break;
79e53945
JB
7404 }
7405
b4c09f3b 7406 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7407 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7408 else
7409 dpll |= PLL_REF_INPUT_DREFCLK;
7410
959e16d6 7411 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7412}
7413
3fb37703 7414static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
de13a2e3 7415{
c7653199 7416 struct drm_device *dev = crtc->base.dev;
de13a2e3 7417 intel_clock_t clock, reduced_clock;
cbbab5bd 7418 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7419 bool ok, has_reduced_clock = false;
8b47047b 7420 bool is_lvds = false;
e2b78267 7421 struct intel_shared_dpll *pll;
de13a2e3 7422
409ee761 7423 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 7424
5dc5298b
PZ
7425 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7426 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7427
c7653199 7428 ok = ironlake_compute_clocks(&crtc->base, &clock,
de13a2e3 7429 &has_reduced_clock, &reduced_clock);
d0737e1d 7430 if (!ok && !crtc->new_config->clock_set) {
de13a2e3
PZ
7431 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7432 return -EINVAL;
79e53945 7433 }
f47709a9 7434 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
7435 if (!crtc->new_config->clock_set) {
7436 crtc->new_config->dpll.n = clock.n;
7437 crtc->new_config->dpll.m1 = clock.m1;
7438 crtc->new_config->dpll.m2 = clock.m2;
7439 crtc->new_config->dpll.p1 = clock.p1;
7440 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 7441 }
79e53945 7442
5dc5298b 7443 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
d0737e1d
ACO
7444 if (crtc->new_config->has_pch_encoder) {
7445 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
cbbab5bd 7446 if (has_reduced_clock)
7429e9d4 7447 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7448
c7653199 7449 dpll = ironlake_compute_dpll(crtc,
cbbab5bd
DV
7450 &fp, &reduced_clock,
7451 has_reduced_clock ? &fp2 : NULL);
7452
d0737e1d
ACO
7453 crtc->new_config->dpll_hw_state.dpll = dpll;
7454 crtc->new_config->dpll_hw_state.fp0 = fp;
66e985c0 7455 if (has_reduced_clock)
d0737e1d 7456 crtc->new_config->dpll_hw_state.fp1 = fp2;
66e985c0 7457 else
d0737e1d 7458 crtc->new_config->dpll_hw_state.fp1 = fp;
66e985c0 7459
c7653199 7460 pll = intel_get_shared_dpll(crtc);
ee7b9f93 7461 if (pll == NULL) {
84f44ce7 7462 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 7463 pipe_name(crtc->pipe));
4b645f14
JB
7464 return -EINVAL;
7465 }
3fb37703 7466 }
79e53945 7467
d330a953 7468 if (is_lvds && has_reduced_clock && i915.powersave)
c7653199 7469 crtc->lowfreq_avail = true;
bcd644e0 7470 else
c7653199 7471 crtc->lowfreq_avail = false;
e2b78267 7472
c8f7a0db 7473 return 0;
79e53945
JB
7474}
7475
eb14cb74
VS
7476static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7477 struct intel_link_m_n *m_n)
7478{
7479 struct drm_device *dev = crtc->base.dev;
7480 struct drm_i915_private *dev_priv = dev->dev_private;
7481 enum pipe pipe = crtc->pipe;
7482
7483 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7484 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7485 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7486 & ~TU_SIZE_MASK;
7487 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7488 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7489 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7490}
7491
7492static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7493 enum transcoder transcoder,
b95af8be
VK
7494 struct intel_link_m_n *m_n,
7495 struct intel_link_m_n *m2_n2)
72419203
DV
7496{
7497 struct drm_device *dev = crtc->base.dev;
7498 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7499 enum pipe pipe = crtc->pipe;
72419203 7500
eb14cb74
VS
7501 if (INTEL_INFO(dev)->gen >= 5) {
7502 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7503 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7504 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7505 & ~TU_SIZE_MASK;
7506 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7507 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7508 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7509 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7510 * gen < 8) and if DRRS is supported (to make sure the
7511 * registers are not unnecessarily read).
7512 */
7513 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7514 crtc->config.has_drrs) {
7515 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7516 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7517 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7518 & ~TU_SIZE_MASK;
7519 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7520 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7521 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7522 }
eb14cb74
VS
7523 } else {
7524 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7525 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7526 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7527 & ~TU_SIZE_MASK;
7528 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7529 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7530 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7531 }
7532}
7533
7534void intel_dp_get_m_n(struct intel_crtc *crtc,
7535 struct intel_crtc_config *pipe_config)
7536{
7537 if (crtc->config.has_pch_encoder)
7538 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7539 else
7540 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7541 &pipe_config->dp_m_n,
7542 &pipe_config->dp_m2_n2);
eb14cb74 7543}
72419203 7544
eb14cb74
VS
7545static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7546 struct intel_crtc_config *pipe_config)
7547{
7548 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7549 &pipe_config->fdi_m_n, NULL);
72419203
DV
7550}
7551
bd2e244f
JB
7552static void skylake_get_pfit_config(struct intel_crtc *crtc,
7553 struct intel_crtc_config *pipe_config)
7554{
7555 struct drm_device *dev = crtc->base.dev;
7556 struct drm_i915_private *dev_priv = dev->dev_private;
7557 uint32_t tmp;
7558
7559 tmp = I915_READ(PS_CTL(crtc->pipe));
7560
7561 if (tmp & PS_ENABLE) {
7562 pipe_config->pch_pfit.enabled = true;
7563 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7564 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7565 }
7566}
7567
2fa2fe9a
DV
7568static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7569 struct intel_crtc_config *pipe_config)
7570{
7571 struct drm_device *dev = crtc->base.dev;
7572 struct drm_i915_private *dev_priv = dev->dev_private;
7573 uint32_t tmp;
7574
7575 tmp = I915_READ(PF_CTL(crtc->pipe));
7576
7577 if (tmp & PF_ENABLE) {
fd4daa9c 7578 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7579 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7580 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7581
7582 /* We currently do not free assignements of panel fitters on
7583 * ivb/hsw (since we don't use the higher upscaling modes which
7584 * differentiates them) so just WARN about this case for now. */
7585 if (IS_GEN7(dev)) {
7586 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7587 PF_PIPE_SEL_IVB(crtc->pipe));
7588 }
2fa2fe9a 7589 }
79e53945
JB
7590}
7591
4c6baa59
JB
7592static void ironlake_get_plane_config(struct intel_crtc *crtc,
7593 struct intel_plane_config *plane_config)
7594{
7595 struct drm_device *dev = crtc->base.dev;
7596 struct drm_i915_private *dev_priv = dev->dev_private;
7597 u32 val, base, offset;
7598 int pipe = crtc->pipe, plane = crtc->plane;
7599 int fourcc, pixel_format;
7600 int aligned_height;
7601
66e514c1
DA
7602 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7603 if (!crtc->base.primary->fb) {
4c6baa59
JB
7604 DRM_DEBUG_KMS("failed to alloc fb\n");
7605 return;
7606 }
7607
7608 val = I915_READ(DSPCNTR(plane));
7609
7610 if (INTEL_INFO(dev)->gen >= 4)
7611 if (val & DISPPLANE_TILED)
7612 plane_config->tiled = true;
7613
7614 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7615 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7616 crtc->base.primary->fb->pixel_format = fourcc;
7617 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7618 drm_format_plane_cpp(fourcc, 0) * 8;
7619
7620 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7621 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7622 offset = I915_READ(DSPOFFSET(plane));
7623 } else {
7624 if (plane_config->tiled)
7625 offset = I915_READ(DSPTILEOFF(plane));
7626 else
7627 offset = I915_READ(DSPLINOFF(plane));
7628 }
7629 plane_config->base = base;
7630
7631 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7632 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7633 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7634
7635 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 7636 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
4c6baa59 7637
66e514c1 7638 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7639 plane_config->tiled);
7640
1267a26b
FF
7641 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7642 aligned_height);
4c6baa59
JB
7643
7644 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7645 pipe, plane, crtc->base.primary->fb->width,
7646 crtc->base.primary->fb->height,
7647 crtc->base.primary->fb->bits_per_pixel, base,
7648 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7649 plane_config->size);
7650}
7651
0e8ffe1b
DV
7652static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7653 struct intel_crtc_config *pipe_config)
7654{
7655 struct drm_device *dev = crtc->base.dev;
7656 struct drm_i915_private *dev_priv = dev->dev_private;
7657 uint32_t tmp;
7658
f458ebbc
DV
7659 if (!intel_display_power_is_enabled(dev_priv,
7660 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
7661 return false;
7662
e143a21c 7663 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7664 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7665
0e8ffe1b
DV
7666 tmp = I915_READ(PIPECONF(crtc->pipe));
7667 if (!(tmp & PIPECONF_ENABLE))
7668 return false;
7669
42571aef
VS
7670 switch (tmp & PIPECONF_BPC_MASK) {
7671 case PIPECONF_6BPC:
7672 pipe_config->pipe_bpp = 18;
7673 break;
7674 case PIPECONF_8BPC:
7675 pipe_config->pipe_bpp = 24;
7676 break;
7677 case PIPECONF_10BPC:
7678 pipe_config->pipe_bpp = 30;
7679 break;
7680 case PIPECONF_12BPC:
7681 pipe_config->pipe_bpp = 36;
7682 break;
7683 default:
7684 break;
7685 }
7686
b5a9fa09
DV
7687 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7688 pipe_config->limited_color_range = true;
7689
ab9412ba 7690 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7691 struct intel_shared_dpll *pll;
7692
88adfff1
DV
7693 pipe_config->has_pch_encoder = true;
7694
627eb5a3
DV
7695 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7696 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7697 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7698
7699 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7700
c0d43d62 7701 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7702 pipe_config->shared_dpll =
7703 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7704 } else {
7705 tmp = I915_READ(PCH_DPLL_SEL);
7706 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7707 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7708 else
7709 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7710 }
66e985c0
DV
7711
7712 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7713
7714 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7715 &pipe_config->dpll_hw_state));
c93f54cf
DV
7716
7717 tmp = pipe_config->dpll_hw_state.dpll;
7718 pipe_config->pixel_multiplier =
7719 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7720 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7721
7722 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7723 } else {
7724 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7725 }
7726
1bd1bd80
DV
7727 intel_get_pipe_timings(crtc, pipe_config);
7728
2fa2fe9a
DV
7729 ironlake_get_pfit_config(crtc, pipe_config);
7730
0e8ffe1b
DV
7731 return true;
7732}
7733
be256dc7
PZ
7734static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7735{
7736 struct drm_device *dev = dev_priv->dev;
be256dc7 7737 struct intel_crtc *crtc;
be256dc7 7738
d3fcc808 7739 for_each_intel_crtc(dev, crtc)
e2c719b7 7740 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7741 pipe_name(crtc->pipe));
7742
e2c719b7
RC
7743 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7744 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7745 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7746 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7747 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7748 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 7749 "CPU PWM1 enabled\n");
c5107b87 7750 if (IS_HASWELL(dev))
e2c719b7 7751 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 7752 "CPU PWM2 enabled\n");
e2c719b7 7753 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 7754 "PCH PWM1 enabled\n");
e2c719b7 7755 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 7756 "Utility pin enabled\n");
e2c719b7 7757 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 7758
9926ada1
PZ
7759 /*
7760 * In theory we can still leave IRQs enabled, as long as only the HPD
7761 * interrupts remain enabled. We used to check for that, but since it's
7762 * gen-specific and since we only disable LCPLL after we fully disable
7763 * the interrupts, the check below should be enough.
7764 */
e2c719b7 7765 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
7766}
7767
9ccd5aeb
PZ
7768static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7769{
7770 struct drm_device *dev = dev_priv->dev;
7771
7772 if (IS_HASWELL(dev))
7773 return I915_READ(D_COMP_HSW);
7774 else
7775 return I915_READ(D_COMP_BDW);
7776}
7777
3c4c9b81
PZ
7778static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7779{
7780 struct drm_device *dev = dev_priv->dev;
7781
7782 if (IS_HASWELL(dev)) {
7783 mutex_lock(&dev_priv->rps.hw_lock);
7784 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7785 val))
f475dadf 7786 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
7787 mutex_unlock(&dev_priv->rps.hw_lock);
7788 } else {
9ccd5aeb
PZ
7789 I915_WRITE(D_COMP_BDW, val);
7790 POSTING_READ(D_COMP_BDW);
3c4c9b81 7791 }
be256dc7
PZ
7792}
7793
7794/*
7795 * This function implements pieces of two sequences from BSpec:
7796 * - Sequence for display software to disable LCPLL
7797 * - Sequence for display software to allow package C8+
7798 * The steps implemented here are just the steps that actually touch the LCPLL
7799 * register. Callers should take care of disabling all the display engine
7800 * functions, doing the mode unset, fixing interrupts, etc.
7801 */
6ff58d53
PZ
7802static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7803 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7804{
7805 uint32_t val;
7806
7807 assert_can_disable_lcpll(dev_priv);
7808
7809 val = I915_READ(LCPLL_CTL);
7810
7811 if (switch_to_fclk) {
7812 val |= LCPLL_CD_SOURCE_FCLK;
7813 I915_WRITE(LCPLL_CTL, val);
7814
7815 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7816 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7817 DRM_ERROR("Switching to FCLK failed\n");
7818
7819 val = I915_READ(LCPLL_CTL);
7820 }
7821
7822 val |= LCPLL_PLL_DISABLE;
7823 I915_WRITE(LCPLL_CTL, val);
7824 POSTING_READ(LCPLL_CTL);
7825
7826 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7827 DRM_ERROR("LCPLL still locked\n");
7828
9ccd5aeb 7829 val = hsw_read_dcomp(dev_priv);
be256dc7 7830 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7831 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7832 ndelay(100);
7833
9ccd5aeb
PZ
7834 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7835 1))
be256dc7
PZ
7836 DRM_ERROR("D_COMP RCOMP still in progress\n");
7837
7838 if (allow_power_down) {
7839 val = I915_READ(LCPLL_CTL);
7840 val |= LCPLL_POWER_DOWN_ALLOW;
7841 I915_WRITE(LCPLL_CTL, val);
7842 POSTING_READ(LCPLL_CTL);
7843 }
7844}
7845
7846/*
7847 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7848 * source.
7849 */
6ff58d53 7850static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7851{
7852 uint32_t val;
7853
7854 val = I915_READ(LCPLL_CTL);
7855
7856 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7857 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7858 return;
7859
a8a8bd54
PZ
7860 /*
7861 * Make sure we're not on PC8 state before disabling PC8, otherwise
7862 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7863 *
7864 * The other problem is that hsw_restore_lcpll() is called as part of
7865 * the runtime PM resume sequence, so we can't just call
7866 * gen6_gt_force_wake_get() because that function calls
7867 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7868 * while we are on the resume sequence. So to solve this problem we have
7869 * to call special forcewake code that doesn't touch runtime PM and
7870 * doesn't enable the forcewake delayed work.
7871 */
d2e40e27 7872 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7873 if (dev_priv->uncore.forcewake_count++ == 0)
7874 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
d2e40e27 7875 spin_unlock_irq(&dev_priv->uncore.lock);
215733fa 7876
be256dc7
PZ
7877 if (val & LCPLL_POWER_DOWN_ALLOW) {
7878 val &= ~LCPLL_POWER_DOWN_ALLOW;
7879 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7880 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7881 }
7882
9ccd5aeb 7883 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
7884 val |= D_COMP_COMP_FORCE;
7885 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7886 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7887
7888 val = I915_READ(LCPLL_CTL);
7889 val &= ~LCPLL_PLL_DISABLE;
7890 I915_WRITE(LCPLL_CTL, val);
7891
7892 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7893 DRM_ERROR("LCPLL not locked yet\n");
7894
7895 if (val & LCPLL_CD_SOURCE_FCLK) {
7896 val = I915_READ(LCPLL_CTL);
7897 val &= ~LCPLL_CD_SOURCE_FCLK;
7898 I915_WRITE(LCPLL_CTL, val);
7899
7900 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7901 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7902 DRM_ERROR("Switching back to LCPLL failed\n");
7903 }
215733fa 7904
a8a8bd54 7905 /* See the big comment above. */
d2e40e27 7906 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7907 if (--dev_priv->uncore.forcewake_count == 0)
7908 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
d2e40e27 7909 spin_unlock_irq(&dev_priv->uncore.lock);
be256dc7
PZ
7910}
7911
765dab67
PZ
7912/*
7913 * Package states C8 and deeper are really deep PC states that can only be
7914 * reached when all the devices on the system allow it, so even if the graphics
7915 * device allows PC8+, it doesn't mean the system will actually get to these
7916 * states. Our driver only allows PC8+ when going into runtime PM.
7917 *
7918 * The requirements for PC8+ are that all the outputs are disabled, the power
7919 * well is disabled and most interrupts are disabled, and these are also
7920 * requirements for runtime PM. When these conditions are met, we manually do
7921 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7922 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7923 * hang the machine.
7924 *
7925 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7926 * the state of some registers, so when we come back from PC8+ we need to
7927 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7928 * need to take care of the registers kept by RC6. Notice that this happens even
7929 * if we don't put the device in PCI D3 state (which is what currently happens
7930 * because of the runtime PM support).
7931 *
7932 * For more, read "Display Sequences for Package C8" on the hardware
7933 * documentation.
7934 */
a14cb6fc 7935void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7936{
c67a470b
PZ
7937 struct drm_device *dev = dev_priv->dev;
7938 uint32_t val;
7939
c67a470b
PZ
7940 DRM_DEBUG_KMS("Enabling package C8+\n");
7941
c67a470b
PZ
7942 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7943 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7944 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7945 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7946 }
7947
7948 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7949 hsw_disable_lcpll(dev_priv, true, true);
7950}
7951
a14cb6fc 7952void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7953{
7954 struct drm_device *dev = dev_priv->dev;
7955 uint32_t val;
7956
c67a470b
PZ
7957 DRM_DEBUG_KMS("Disabling package C8+\n");
7958
7959 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7960 lpt_init_pch_refclk(dev);
7961
7962 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7963 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7964 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7965 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7966 }
7967
7968 intel_prepare_ddi(dev);
c67a470b
PZ
7969}
7970
797d0259 7971static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
09b4ddf9 7972{
c7653199 7973 if (!intel_ddi_pll_select(crtc))
6441ab5f 7974 return -EINVAL;
716c2e55 7975
c7653199 7976 crtc->lowfreq_avail = false;
644cef34 7977
c8f7a0db 7978 return 0;
79e53945
JB
7979}
7980
96b7dfb7
S
7981static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
7982 enum port port,
7983 struct intel_crtc_config *pipe_config)
7984{
3148ade7 7985 u32 temp, dpll_ctl1;
96b7dfb7
S
7986
7987 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
7988 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
7989
7990 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
7991 case SKL_DPLL0:
7992 /*
7993 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
7994 * of the shared DPLL framework and thus needs to be read out
7995 * separately
7996 */
7997 dpll_ctl1 = I915_READ(DPLL_CTRL1);
7998 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
7999 break;
96b7dfb7
S
8000 case SKL_DPLL1:
8001 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8002 break;
8003 case SKL_DPLL2:
8004 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8005 break;
8006 case SKL_DPLL3:
8007 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8008 break;
96b7dfb7
S
8009 }
8010}
8011
7d2c8175
DL
8012static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8013 enum port port,
8014 struct intel_crtc_config *pipe_config)
8015{
8016 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8017
8018 switch (pipe_config->ddi_pll_sel) {
8019 case PORT_CLK_SEL_WRPLL1:
8020 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8021 break;
8022 case PORT_CLK_SEL_WRPLL2:
8023 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8024 break;
8025 }
8026}
8027
26804afd
DV
8028static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
8029 struct intel_crtc_config *pipe_config)
8030{
8031 struct drm_device *dev = crtc->base.dev;
8032 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 8033 struct intel_shared_dpll *pll;
26804afd
DV
8034 enum port port;
8035 uint32_t tmp;
8036
8037 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8038
8039 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8040
96b7dfb7
S
8041 if (IS_SKYLAKE(dev))
8042 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8043 else
8044 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 8045
d452c5b6
DV
8046 if (pipe_config->shared_dpll >= 0) {
8047 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8048
8049 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8050 &pipe_config->dpll_hw_state));
8051 }
8052
26804afd
DV
8053 /*
8054 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8055 * DDI E. So just check whether this pipe is wired to DDI E and whether
8056 * the PCH transcoder is on.
8057 */
ca370455
DL
8058 if (INTEL_INFO(dev)->gen < 9 &&
8059 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
8060 pipe_config->has_pch_encoder = true;
8061
8062 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8063 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8064 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8065
8066 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8067 }
8068}
8069
0e8ffe1b
DV
8070static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8071 struct intel_crtc_config *pipe_config)
8072{
8073 struct drm_device *dev = crtc->base.dev;
8074 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 8075 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
8076 uint32_t tmp;
8077
f458ebbc 8078 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
8079 POWER_DOMAIN_PIPE(crtc->pipe)))
8080 return false;
8081
e143a21c 8082 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
8083 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8084
eccb140b
DV
8085 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8086 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8087 enum pipe trans_edp_pipe;
8088 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8089 default:
8090 WARN(1, "unknown pipe linked to edp transcoder\n");
8091 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8092 case TRANS_DDI_EDP_INPUT_A_ON:
8093 trans_edp_pipe = PIPE_A;
8094 break;
8095 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8096 trans_edp_pipe = PIPE_B;
8097 break;
8098 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8099 trans_edp_pipe = PIPE_C;
8100 break;
8101 }
8102
8103 if (trans_edp_pipe == crtc->pipe)
8104 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8105 }
8106
f458ebbc 8107 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 8108 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
8109 return false;
8110
eccb140b 8111 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
8112 if (!(tmp & PIPECONF_ENABLE))
8113 return false;
8114
26804afd 8115 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 8116
1bd1bd80
DV
8117 intel_get_pipe_timings(crtc, pipe_config);
8118
2fa2fe9a 8119 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
bd2e244f
JB
8120 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8121 if (IS_SKYLAKE(dev))
8122 skylake_get_pfit_config(crtc, pipe_config);
8123 else
8124 ironlake_get_pfit_config(crtc, pipe_config);
8125 }
88adfff1 8126
e59150dc
JB
8127 if (IS_HASWELL(dev))
8128 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8129 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 8130
ebb69c95
CT
8131 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8132 pipe_config->pixel_multiplier =
8133 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8134 } else {
8135 pipe_config->pixel_multiplier = 1;
8136 }
6c49f241 8137
0e8ffe1b
DV
8138 return true;
8139}
8140
560b85bb
CW
8141static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8142{
8143 struct drm_device *dev = crtc->dev;
8144 struct drm_i915_private *dev_priv = dev->dev_private;
8145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 8146 uint32_t cntl = 0, size = 0;
560b85bb 8147
dc41c154
VS
8148 if (base) {
8149 unsigned int width = intel_crtc->cursor_width;
8150 unsigned int height = intel_crtc->cursor_height;
8151 unsigned int stride = roundup_pow_of_two(width) * 4;
8152
8153 switch (stride) {
8154 default:
8155 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8156 width, stride);
8157 stride = 256;
8158 /* fallthrough */
8159 case 256:
8160 case 512:
8161 case 1024:
8162 case 2048:
8163 break;
4b0e333e
CW
8164 }
8165
dc41c154
VS
8166 cntl |= CURSOR_ENABLE |
8167 CURSOR_GAMMA_ENABLE |
8168 CURSOR_FORMAT_ARGB |
8169 CURSOR_STRIDE(stride);
8170
8171 size = (height << 12) | width;
4b0e333e 8172 }
560b85bb 8173
dc41c154
VS
8174 if (intel_crtc->cursor_cntl != 0 &&
8175 (intel_crtc->cursor_base != base ||
8176 intel_crtc->cursor_size != size ||
8177 intel_crtc->cursor_cntl != cntl)) {
8178 /* On these chipsets we can only modify the base/size/stride
8179 * whilst the cursor is disabled.
8180 */
8181 I915_WRITE(_CURACNTR, 0);
4b0e333e 8182 POSTING_READ(_CURACNTR);
dc41c154 8183 intel_crtc->cursor_cntl = 0;
4b0e333e 8184 }
560b85bb 8185
99d1f387 8186 if (intel_crtc->cursor_base != base) {
9db4a9c7 8187 I915_WRITE(_CURABASE, base);
99d1f387
VS
8188 intel_crtc->cursor_base = base;
8189 }
4726e0b0 8190
dc41c154
VS
8191 if (intel_crtc->cursor_size != size) {
8192 I915_WRITE(CURSIZE, size);
8193 intel_crtc->cursor_size = size;
4b0e333e 8194 }
560b85bb 8195
4b0e333e 8196 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
8197 I915_WRITE(_CURACNTR, cntl);
8198 POSTING_READ(_CURACNTR);
4b0e333e 8199 intel_crtc->cursor_cntl = cntl;
560b85bb 8200 }
560b85bb
CW
8201}
8202
560b85bb 8203static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
8204{
8205 struct drm_device *dev = crtc->dev;
8206 struct drm_i915_private *dev_priv = dev->dev_private;
8207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8208 int pipe = intel_crtc->pipe;
4b0e333e
CW
8209 uint32_t cntl;
8210
8211 cntl = 0;
8212 if (base) {
8213 cntl = MCURSOR_GAMMA_ENABLE;
8214 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8215 case 64:
8216 cntl |= CURSOR_MODE_64_ARGB_AX;
8217 break;
8218 case 128:
8219 cntl |= CURSOR_MODE_128_ARGB_AX;
8220 break;
8221 case 256:
8222 cntl |= CURSOR_MODE_256_ARGB_AX;
8223 break;
8224 default:
5f77eeb0 8225 MISSING_CASE(intel_crtc->cursor_width);
4726e0b0 8226 return;
65a21cd6 8227 }
4b0e333e 8228 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
8229
8230 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8231 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 8232 }
65a21cd6 8233
4398ad45
VS
8234 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8235 cntl |= CURSOR_ROTATE_180;
8236
4b0e333e
CW
8237 if (intel_crtc->cursor_cntl != cntl) {
8238 I915_WRITE(CURCNTR(pipe), cntl);
8239 POSTING_READ(CURCNTR(pipe));
8240 intel_crtc->cursor_cntl = cntl;
65a21cd6 8241 }
4b0e333e 8242
65a21cd6 8243 /* and commit changes on next vblank */
5efb3e28
VS
8244 I915_WRITE(CURBASE(pipe), base);
8245 POSTING_READ(CURBASE(pipe));
99d1f387
VS
8246
8247 intel_crtc->cursor_base = base;
65a21cd6
JB
8248}
8249
cda4b7d3 8250/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8251static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8252 bool on)
cda4b7d3
CW
8253{
8254 struct drm_device *dev = crtc->dev;
8255 struct drm_i915_private *dev_priv = dev->dev_private;
8256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8257 int pipe = intel_crtc->pipe;
3d7d6510
MR
8258 int x = crtc->cursor_x;
8259 int y = crtc->cursor_y;
d6e4db15 8260 u32 base = 0, pos = 0;
cda4b7d3 8261
d6e4db15 8262 if (on)
cda4b7d3 8263 base = intel_crtc->cursor_addr;
cda4b7d3 8264
d6e4db15
VS
8265 if (x >= intel_crtc->config.pipe_src_w)
8266 base = 0;
8267
8268 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
8269 base = 0;
8270
8271 if (x < 0) {
efc9064e 8272 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
8273 base = 0;
8274
8275 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8276 x = -x;
8277 }
8278 pos |= x << CURSOR_X_SHIFT;
8279
8280 if (y < 0) {
efc9064e 8281 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
8282 base = 0;
8283
8284 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8285 y = -y;
8286 }
8287 pos |= y << CURSOR_Y_SHIFT;
8288
4b0e333e 8289 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8290 return;
8291
5efb3e28
VS
8292 I915_WRITE(CURPOS(pipe), pos);
8293
4398ad45
VS
8294 /* ILK+ do this automagically */
8295 if (HAS_GMCH_DISPLAY(dev) &&
8296 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8297 base += (intel_crtc->cursor_height *
8298 intel_crtc->cursor_width - 1) * 4;
8299 }
8300
8ac54669 8301 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
8302 i845_update_cursor(crtc, base);
8303 else
8304 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8305}
8306
dc41c154
VS
8307static bool cursor_size_ok(struct drm_device *dev,
8308 uint32_t width, uint32_t height)
8309{
8310 if (width == 0 || height == 0)
8311 return false;
8312
8313 /*
8314 * 845g/865g are special in that they are only limited by
8315 * the width of their cursors, the height is arbitrary up to
8316 * the precision of the register. Everything else requires
8317 * square cursors, limited to a few power-of-two sizes.
8318 */
8319 if (IS_845G(dev) || IS_I865G(dev)) {
8320 if ((width & 63) != 0)
8321 return false;
8322
8323 if (width > (IS_845G(dev) ? 64 : 512))
8324 return false;
8325
8326 if (height > 1023)
8327 return false;
8328 } else {
8329 switch (width | height) {
8330 case 256:
8331 case 128:
8332 if (IS_GEN2(dev))
8333 return false;
8334 case 64:
8335 break;
8336 default:
8337 return false;
8338 }
8339 }
8340
8341 return true;
8342}
8343
79e53945 8344static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8345 u16 *blue, uint32_t start, uint32_t size)
79e53945 8346{
7203425a 8347 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8349
7203425a 8350 for (i = start; i < end; i++) {
79e53945
JB
8351 intel_crtc->lut_r[i] = red[i] >> 8;
8352 intel_crtc->lut_g[i] = green[i] >> 8;
8353 intel_crtc->lut_b[i] = blue[i] >> 8;
8354 }
8355
8356 intel_crtc_load_lut(crtc);
8357}
8358
79e53945
JB
8359/* VESA 640x480x72Hz mode to set on the pipe */
8360static struct drm_display_mode load_detect_mode = {
8361 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8362 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8363};
8364
a8bb6818
DV
8365struct drm_framebuffer *
8366__intel_framebuffer_create(struct drm_device *dev,
8367 struct drm_mode_fb_cmd2 *mode_cmd,
8368 struct drm_i915_gem_object *obj)
d2dff872
CW
8369{
8370 struct intel_framebuffer *intel_fb;
8371 int ret;
8372
8373 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8374 if (!intel_fb) {
6ccb81f2 8375 drm_gem_object_unreference(&obj->base);
d2dff872
CW
8376 return ERR_PTR(-ENOMEM);
8377 }
8378
8379 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8380 if (ret)
8381 goto err;
d2dff872
CW
8382
8383 return &intel_fb->base;
dd4916c5 8384err:
6ccb81f2 8385 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
8386 kfree(intel_fb);
8387
8388 return ERR_PTR(ret);
d2dff872
CW
8389}
8390
b5ea642a 8391static struct drm_framebuffer *
a8bb6818
DV
8392intel_framebuffer_create(struct drm_device *dev,
8393 struct drm_mode_fb_cmd2 *mode_cmd,
8394 struct drm_i915_gem_object *obj)
8395{
8396 struct drm_framebuffer *fb;
8397 int ret;
8398
8399 ret = i915_mutex_lock_interruptible(dev);
8400 if (ret)
8401 return ERR_PTR(ret);
8402 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8403 mutex_unlock(&dev->struct_mutex);
8404
8405 return fb;
8406}
8407
d2dff872
CW
8408static u32
8409intel_framebuffer_pitch_for_width(int width, int bpp)
8410{
8411 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8412 return ALIGN(pitch, 64);
8413}
8414
8415static u32
8416intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8417{
8418 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8419 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8420}
8421
8422static struct drm_framebuffer *
8423intel_framebuffer_create_for_mode(struct drm_device *dev,
8424 struct drm_display_mode *mode,
8425 int depth, int bpp)
8426{
8427 struct drm_i915_gem_object *obj;
0fed39bd 8428 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8429
8430 obj = i915_gem_alloc_object(dev,
8431 intel_framebuffer_size_for_mode(mode, bpp));
8432 if (obj == NULL)
8433 return ERR_PTR(-ENOMEM);
8434
8435 mode_cmd.width = mode->hdisplay;
8436 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8437 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8438 bpp);
5ca0c34a 8439 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8440
8441 return intel_framebuffer_create(dev, &mode_cmd, obj);
8442}
8443
8444static struct drm_framebuffer *
8445mode_fits_in_fbdev(struct drm_device *dev,
8446 struct drm_display_mode *mode)
8447{
4520f53a 8448#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8449 struct drm_i915_private *dev_priv = dev->dev_private;
8450 struct drm_i915_gem_object *obj;
8451 struct drm_framebuffer *fb;
8452
4c0e5528 8453 if (!dev_priv->fbdev)
d2dff872
CW
8454 return NULL;
8455
4c0e5528 8456 if (!dev_priv->fbdev->fb)
d2dff872
CW
8457 return NULL;
8458
4c0e5528
DV
8459 obj = dev_priv->fbdev->fb->obj;
8460 BUG_ON(!obj);
8461
8bcd4553 8462 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8463 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8464 fb->bits_per_pixel))
d2dff872
CW
8465 return NULL;
8466
01f2c773 8467 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8468 return NULL;
8469
8470 return fb;
4520f53a
DV
8471#else
8472 return NULL;
8473#endif
d2dff872
CW
8474}
8475
d2434ab7 8476bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8477 struct drm_display_mode *mode,
51fd371b
RC
8478 struct intel_load_detect_pipe *old,
8479 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8480{
8481 struct intel_crtc *intel_crtc;
d2434ab7
DV
8482 struct intel_encoder *intel_encoder =
8483 intel_attached_encoder(connector);
79e53945 8484 struct drm_crtc *possible_crtc;
4ef69c7a 8485 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8486 struct drm_crtc *crtc = NULL;
8487 struct drm_device *dev = encoder->dev;
94352cf9 8488 struct drm_framebuffer *fb;
51fd371b
RC
8489 struct drm_mode_config *config = &dev->mode_config;
8490 int ret, i = -1;
79e53945 8491
d2dff872 8492 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8493 connector->base.id, connector->name,
8e329a03 8494 encoder->base.id, encoder->name);
d2dff872 8495
51fd371b
RC
8496retry:
8497 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8498 if (ret)
8499 goto fail_unlock;
6e9f798d 8500
79e53945
JB
8501 /*
8502 * Algorithm gets a little messy:
7a5e4805 8503 *
79e53945
JB
8504 * - if the connector already has an assigned crtc, use it (but make
8505 * sure it's on first)
7a5e4805 8506 *
79e53945
JB
8507 * - try to find the first unused crtc that can drive this connector,
8508 * and use that if we find one
79e53945
JB
8509 */
8510
8511 /* See if we already have a CRTC for this connector */
8512 if (encoder->crtc) {
8513 crtc = encoder->crtc;
8261b191 8514
51fd371b 8515 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de
DV
8516 if (ret)
8517 goto fail_unlock;
8518 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b
RC
8519 if (ret)
8520 goto fail_unlock;
7b24056b 8521
24218aac 8522 old->dpms_mode = connector->dpms;
8261b191
CW
8523 old->load_detect_temp = false;
8524
8525 /* Make sure the crtc and connector are running */
24218aac
DV
8526 if (connector->dpms != DRM_MODE_DPMS_ON)
8527 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8528
7173188d 8529 return true;
79e53945
JB
8530 }
8531
8532 /* Find an unused one (if possible) */
70e1e0ec 8533 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8534 i++;
8535 if (!(encoder->possible_crtcs & (1 << i)))
8536 continue;
a459249c
VS
8537 if (possible_crtc->enabled)
8538 continue;
8539 /* This can occur when applying the pipe A quirk on resume. */
8540 if (to_intel_crtc(possible_crtc)->new_enabled)
8541 continue;
8542
8543 crtc = possible_crtc;
8544 break;
79e53945
JB
8545 }
8546
8547 /*
8548 * If we didn't find an unused CRTC, don't use any.
8549 */
8550 if (!crtc) {
7173188d 8551 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8552 goto fail_unlock;
79e53945
JB
8553 }
8554
51fd371b
RC
8555 ret = drm_modeset_lock(&crtc->mutex, ctx);
8556 if (ret)
4d02e2de
DV
8557 goto fail_unlock;
8558 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8559 if (ret)
51fd371b 8560 goto fail_unlock;
fc303101
DV
8561 intel_encoder->new_crtc = to_intel_crtc(crtc);
8562 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8563
8564 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8565 intel_crtc->new_enabled = true;
8566 intel_crtc->new_config = &intel_crtc->config;
24218aac 8567 old->dpms_mode = connector->dpms;
8261b191 8568 old->load_detect_temp = true;
d2dff872 8569 old->release_fb = NULL;
79e53945 8570
6492711d
CW
8571 if (!mode)
8572 mode = &load_detect_mode;
79e53945 8573
d2dff872
CW
8574 /* We need a framebuffer large enough to accommodate all accesses
8575 * that the plane may generate whilst we perform load detection.
8576 * We can not rely on the fbcon either being present (we get called
8577 * during its initialisation to detect all boot displays, or it may
8578 * not even exist) or that it is large enough to satisfy the
8579 * requested mode.
8580 */
94352cf9
DV
8581 fb = mode_fits_in_fbdev(dev, mode);
8582 if (fb == NULL) {
d2dff872 8583 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8584 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8585 old->release_fb = fb;
d2dff872
CW
8586 } else
8587 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8588 if (IS_ERR(fb)) {
d2dff872 8589 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8590 goto fail;
79e53945 8591 }
79e53945 8592
c0c36b94 8593 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8594 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8595 if (old->release_fb)
8596 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8597 goto fail;
79e53945 8598 }
7173188d 8599
79e53945 8600 /* let the connector get through one full cycle before testing */
9d0498a2 8601 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8602 return true;
412b61d8
VS
8603
8604 fail:
8605 intel_crtc->new_enabled = crtc->enabled;
8606 if (intel_crtc->new_enabled)
8607 intel_crtc->new_config = &intel_crtc->config;
8608 else
8609 intel_crtc->new_config = NULL;
51fd371b
RC
8610fail_unlock:
8611 if (ret == -EDEADLK) {
8612 drm_modeset_backoff(ctx);
8613 goto retry;
8614 }
8615
412b61d8 8616 return false;
79e53945
JB
8617}
8618
d2434ab7 8619void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 8620 struct intel_load_detect_pipe *old)
79e53945 8621{
d2434ab7
DV
8622 struct intel_encoder *intel_encoder =
8623 intel_attached_encoder(connector);
4ef69c7a 8624 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8625 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8627
d2dff872 8628 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8629 connector->base.id, connector->name,
8e329a03 8630 encoder->base.id, encoder->name);
d2dff872 8631
8261b191 8632 if (old->load_detect_temp) {
fc303101
DV
8633 to_intel_connector(connector)->new_encoder = NULL;
8634 intel_encoder->new_crtc = NULL;
412b61d8
VS
8635 intel_crtc->new_enabled = false;
8636 intel_crtc->new_config = NULL;
fc303101 8637 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8638
36206361
DV
8639 if (old->release_fb) {
8640 drm_framebuffer_unregister_private(old->release_fb);
8641 drm_framebuffer_unreference(old->release_fb);
8642 }
d2dff872 8643
0622a53c 8644 return;
79e53945
JB
8645 }
8646
c751ce4f 8647 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8648 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8649 connector->funcs->dpms(connector, old->dpms_mode);
79e53945
JB
8650}
8651
da4a1efa
VS
8652static int i9xx_pll_refclk(struct drm_device *dev,
8653 const struct intel_crtc_config *pipe_config)
8654{
8655 struct drm_i915_private *dev_priv = dev->dev_private;
8656 u32 dpll = pipe_config->dpll_hw_state.dpll;
8657
8658 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8659 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8660 else if (HAS_PCH_SPLIT(dev))
8661 return 120000;
8662 else if (!IS_GEN2(dev))
8663 return 96000;
8664 else
8665 return 48000;
8666}
8667
79e53945 8668/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8669static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8670 struct intel_crtc_config *pipe_config)
79e53945 8671{
f1f644dc 8672 struct drm_device *dev = crtc->base.dev;
79e53945 8673 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8674 int pipe = pipe_config->cpu_transcoder;
293623f7 8675 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8676 u32 fp;
8677 intel_clock_t clock;
da4a1efa 8678 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8679
8680 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8681 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8682 else
293623f7 8683 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8684
8685 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8686 if (IS_PINEVIEW(dev)) {
8687 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8688 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8689 } else {
8690 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8691 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8692 }
8693
a6c45cf0 8694 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8695 if (IS_PINEVIEW(dev))
8696 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8697 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8698 else
8699 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8700 DPLL_FPA01_P1_POST_DIV_SHIFT);
8701
8702 switch (dpll & DPLL_MODE_MASK) {
8703 case DPLLB_MODE_DAC_SERIAL:
8704 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8705 5 : 10;
8706 break;
8707 case DPLLB_MODE_LVDS:
8708 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8709 7 : 14;
8710 break;
8711 default:
28c97730 8712 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8713 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8714 return;
79e53945
JB
8715 }
8716
ac58c3f0 8717 if (IS_PINEVIEW(dev))
da4a1efa 8718 pineview_clock(refclk, &clock);
ac58c3f0 8719 else
da4a1efa 8720 i9xx_clock(refclk, &clock);
79e53945 8721 } else {
0fb58223 8722 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8723 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8724
8725 if (is_lvds) {
8726 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8727 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8728
8729 if (lvds & LVDS_CLKB_POWER_UP)
8730 clock.p2 = 7;
8731 else
8732 clock.p2 = 14;
79e53945
JB
8733 } else {
8734 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8735 clock.p1 = 2;
8736 else {
8737 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8738 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8739 }
8740 if (dpll & PLL_P2_DIVIDE_BY_4)
8741 clock.p2 = 4;
8742 else
8743 clock.p2 = 2;
79e53945 8744 }
da4a1efa
VS
8745
8746 i9xx_clock(refclk, &clock);
79e53945
JB
8747 }
8748
18442d08
VS
8749 /*
8750 * This value includes pixel_multiplier. We will use
241bfc38 8751 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8752 * encoder's get_config() function.
8753 */
8754 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8755}
8756
6878da05
VS
8757int intel_dotclock_calculate(int link_freq,
8758 const struct intel_link_m_n *m_n)
f1f644dc 8759{
f1f644dc
JB
8760 /*
8761 * The calculation for the data clock is:
1041a02f 8762 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8763 * But we want to avoid losing precison if possible, so:
1041a02f 8764 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8765 *
8766 * and the link clock is simpler:
1041a02f 8767 * link_clock = (m * link_clock) / n
f1f644dc
JB
8768 */
8769
6878da05
VS
8770 if (!m_n->link_n)
8771 return 0;
f1f644dc 8772
6878da05
VS
8773 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8774}
f1f644dc 8775
18442d08
VS
8776static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8777 struct intel_crtc_config *pipe_config)
6878da05
VS
8778{
8779 struct drm_device *dev = crtc->base.dev;
79e53945 8780
18442d08
VS
8781 /* read out port_clock from the DPLL */
8782 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8783
f1f644dc 8784 /*
18442d08 8785 * This value does not include pixel_multiplier.
241bfc38 8786 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8787 * agree once we know their relationship in the encoder's
8788 * get_config() function.
79e53945 8789 */
241bfc38 8790 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8791 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8792 &pipe_config->fdi_m_n);
79e53945
JB
8793}
8794
8795/** Returns the currently programmed mode of the given pipe. */
8796struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8797 struct drm_crtc *crtc)
8798{
548f245b 8799 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8801 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8802 struct drm_display_mode *mode;
f1f644dc 8803 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8804 int htot = I915_READ(HTOTAL(cpu_transcoder));
8805 int hsync = I915_READ(HSYNC(cpu_transcoder));
8806 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8807 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8808 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8809
8810 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8811 if (!mode)
8812 return NULL;
8813
f1f644dc
JB
8814 /*
8815 * Construct a pipe_config sufficient for getting the clock info
8816 * back out of crtc_clock_get.
8817 *
8818 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8819 * to use a real value here instead.
8820 */
293623f7 8821 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8822 pipe_config.pixel_multiplier = 1;
293623f7
VS
8823 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8824 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8825 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8826 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8827
773ae034 8828 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8829 mode->hdisplay = (htot & 0xffff) + 1;
8830 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8831 mode->hsync_start = (hsync & 0xffff) + 1;
8832 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8833 mode->vdisplay = (vtot & 0xffff) + 1;
8834 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8835 mode->vsync_start = (vsync & 0xffff) + 1;
8836 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8837
8838 drm_mode_set_name(mode);
79e53945
JB
8839
8840 return mode;
8841}
8842
652c393a
JB
8843static void intel_decrease_pllclock(struct drm_crtc *crtc)
8844{
8845 struct drm_device *dev = crtc->dev;
fbee40df 8846 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8848
baff296c 8849 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8850 return;
8851
8852 if (!dev_priv->lvds_downclock_avail)
8853 return;
8854
8855 /*
8856 * Since this is called by a timer, we should never get here in
8857 * the manual case.
8858 */
8859 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8860 int pipe = intel_crtc->pipe;
8861 int dpll_reg = DPLL(pipe);
8862 int dpll;
f6e5b160 8863
44d98a61 8864 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8865
8ac5a6d5 8866 assert_panel_unlocked(dev_priv, pipe);
652c393a 8867
dc257cf1 8868 dpll = I915_READ(dpll_reg);
652c393a
JB
8869 dpll |= DISPLAY_RATE_SELECT_FPA1;
8870 I915_WRITE(dpll_reg, dpll);
9d0498a2 8871 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8872 dpll = I915_READ(dpll_reg);
8873 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8874 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8875 }
8876
8877}
8878
f047e395
CW
8879void intel_mark_busy(struct drm_device *dev)
8880{
c67a470b
PZ
8881 struct drm_i915_private *dev_priv = dev->dev_private;
8882
f62a0076
CW
8883 if (dev_priv->mm.busy)
8884 return;
8885
43694d69 8886 intel_runtime_pm_get(dev_priv);
c67a470b 8887 i915_update_gfx_val(dev_priv);
f62a0076 8888 dev_priv->mm.busy = true;
f047e395
CW
8889}
8890
8891void intel_mark_idle(struct drm_device *dev)
652c393a 8892{
c67a470b 8893 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8894 struct drm_crtc *crtc;
652c393a 8895
f62a0076
CW
8896 if (!dev_priv->mm.busy)
8897 return;
8898
8899 dev_priv->mm.busy = false;
8900
d330a953 8901 if (!i915.powersave)
bb4cdd53 8902 goto out;
652c393a 8903
70e1e0ec 8904 for_each_crtc(dev, crtc) {
f4510a27 8905 if (!crtc->primary->fb)
652c393a
JB
8906 continue;
8907
725a5b54 8908 intel_decrease_pllclock(crtc);
652c393a 8909 }
b29c19b6 8910
3d13ef2e 8911 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8912 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8913
8914out:
43694d69 8915 intel_runtime_pm_put(dev_priv);
652c393a
JB
8916}
8917
79e53945
JB
8918static void intel_crtc_destroy(struct drm_crtc *crtc)
8919{
8920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8921 struct drm_device *dev = crtc->dev;
8922 struct intel_unpin_work *work;
67e77c5a 8923
5e2d7afc 8924 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
8925 work = intel_crtc->unpin_work;
8926 intel_crtc->unpin_work = NULL;
5e2d7afc 8927 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
8928
8929 if (work) {
8930 cancel_work_sync(&work->work);
8931 kfree(work);
8932 }
79e53945
JB
8933
8934 drm_crtc_cleanup(crtc);
67e77c5a 8935
79e53945
JB
8936 kfree(intel_crtc);
8937}
8938
6b95a207
KH
8939static void intel_unpin_work_fn(struct work_struct *__work)
8940{
8941 struct intel_unpin_work *work =
8942 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8943 struct drm_device *dev = work->crtc->dev;
f99d7069 8944 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 8945
b4a98e57 8946 mutex_lock(&dev->struct_mutex);
1690e1eb 8947 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8948 drm_gem_object_unreference(&work->pending_flip_obj->base);
8949 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8950
7ff0ebcc 8951 intel_fbc_update(dev);
f06cc1b9
JH
8952
8953 if (work->flip_queued_req)
146d84f0 8954 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
8955 mutex_unlock(&dev->struct_mutex);
8956
f99d7069
DV
8957 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
8958
b4a98e57
CW
8959 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8960 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8961
6b95a207
KH
8962 kfree(work);
8963}
8964
1afe3e9d 8965static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8966 struct drm_crtc *crtc)
6b95a207 8967{
6b95a207
KH
8968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8969 struct intel_unpin_work *work;
6b95a207
KH
8970 unsigned long flags;
8971
8972 /* Ignore early vblank irqs */
8973 if (intel_crtc == NULL)
8974 return;
8975
f326038a
DV
8976 /*
8977 * This is called both by irq handlers and the reset code (to complete
8978 * lost pageflips) so needs the full irqsave spinlocks.
8979 */
6b95a207
KH
8980 spin_lock_irqsave(&dev->event_lock, flags);
8981 work = intel_crtc->unpin_work;
e7d841ca
CW
8982
8983 /* Ensure we don't miss a work->pending update ... */
8984 smp_rmb();
8985
8986 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8987 spin_unlock_irqrestore(&dev->event_lock, flags);
8988 return;
8989 }
8990
d6bbafa1 8991 page_flip_completed(intel_crtc);
0af7e4df 8992
6b95a207 8993 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
8994}
8995
1afe3e9d
JB
8996void intel_finish_page_flip(struct drm_device *dev, int pipe)
8997{
fbee40df 8998 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8999 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9000
49b14a5c 9001 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9002}
9003
9004void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9005{
fbee40df 9006 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9007 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9008
49b14a5c 9009 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9010}
9011
75f7f3ec
VS
9012/* Is 'a' after or equal to 'b'? */
9013static bool g4x_flip_count_after_eq(u32 a, u32 b)
9014{
9015 return !((a - b) & 0x80000000);
9016}
9017
9018static bool page_flip_finished(struct intel_crtc *crtc)
9019{
9020 struct drm_device *dev = crtc->base.dev;
9021 struct drm_i915_private *dev_priv = dev->dev_private;
9022
bdfa7542
VS
9023 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9024 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9025 return true;
9026
75f7f3ec
VS
9027 /*
9028 * The relevant registers doen't exist on pre-ctg.
9029 * As the flip done interrupt doesn't trigger for mmio
9030 * flips on gmch platforms, a flip count check isn't
9031 * really needed there. But since ctg has the registers,
9032 * include it in the check anyway.
9033 */
9034 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9035 return true;
9036
9037 /*
9038 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9039 * used the same base address. In that case the mmio flip might
9040 * have completed, but the CS hasn't even executed the flip yet.
9041 *
9042 * A flip count check isn't enough as the CS might have updated
9043 * the base address just after start of vblank, but before we
9044 * managed to process the interrupt. This means we'd complete the
9045 * CS flip too soon.
9046 *
9047 * Combining both checks should get us a good enough result. It may
9048 * still happen that the CS flip has been executed, but has not
9049 * yet actually completed. But in case the base address is the same
9050 * anyway, we don't really care.
9051 */
9052 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9053 crtc->unpin_work->gtt_offset &&
9054 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9055 crtc->unpin_work->flip_count);
9056}
9057
6b95a207
KH
9058void intel_prepare_page_flip(struct drm_device *dev, int plane)
9059{
fbee40df 9060 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9061 struct intel_crtc *intel_crtc =
9062 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9063 unsigned long flags;
9064
f326038a
DV
9065
9066 /*
9067 * This is called both by irq handlers and the reset code (to complete
9068 * lost pageflips) so needs the full irqsave spinlocks.
9069 *
9070 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
9071 * generate a page-flip completion irq, i.e. every modeset
9072 * is also accompanied by a spurious intel_prepare_page_flip().
9073 */
6b95a207 9074 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9075 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9076 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9077 spin_unlock_irqrestore(&dev->event_lock, flags);
9078}
9079
eba905b2 9080static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9081{
9082 /* Ensure that the work item is consistent when activating it ... */
9083 smp_wmb();
9084 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9085 /* and that it is marked active as soon as the irq could fire. */
9086 smp_wmb();
9087}
9088
8c9f3aaf
JB
9089static int intel_gen2_queue_flip(struct drm_device *dev,
9090 struct drm_crtc *crtc,
9091 struct drm_framebuffer *fb,
ed8d1975 9092 struct drm_i915_gem_object *obj,
a4872ba6 9093 struct intel_engine_cs *ring,
ed8d1975 9094 uint32_t flags)
8c9f3aaf 9095{
8c9f3aaf 9096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9097 u32 flip_mask;
9098 int ret;
9099
6d90c952 9100 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9101 if (ret)
4fa62c89 9102 return ret;
8c9f3aaf
JB
9103
9104 /* Can't queue multiple flips, so wait for the previous
9105 * one to finish before executing the next.
9106 */
9107 if (intel_crtc->plane)
9108 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9109 else
9110 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9111 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9112 intel_ring_emit(ring, MI_NOOP);
9113 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9114 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9115 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9116 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9117 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9118
9119 intel_mark_page_flip_active(intel_crtc);
09246732 9120 __intel_ring_advance(ring);
83d4092b 9121 return 0;
8c9f3aaf
JB
9122}
9123
9124static int intel_gen3_queue_flip(struct drm_device *dev,
9125 struct drm_crtc *crtc,
9126 struct drm_framebuffer *fb,
ed8d1975 9127 struct drm_i915_gem_object *obj,
a4872ba6 9128 struct intel_engine_cs *ring,
ed8d1975 9129 uint32_t flags)
8c9f3aaf 9130{
8c9f3aaf 9131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9132 u32 flip_mask;
9133 int ret;
9134
6d90c952 9135 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9136 if (ret)
4fa62c89 9137 return ret;
8c9f3aaf
JB
9138
9139 if (intel_crtc->plane)
9140 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9141 else
9142 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9143 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9144 intel_ring_emit(ring, MI_NOOP);
9145 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9146 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9147 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9148 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9149 intel_ring_emit(ring, MI_NOOP);
9150
e7d841ca 9151 intel_mark_page_flip_active(intel_crtc);
09246732 9152 __intel_ring_advance(ring);
83d4092b 9153 return 0;
8c9f3aaf
JB
9154}
9155
9156static int intel_gen4_queue_flip(struct drm_device *dev,
9157 struct drm_crtc *crtc,
9158 struct drm_framebuffer *fb,
ed8d1975 9159 struct drm_i915_gem_object *obj,
a4872ba6 9160 struct intel_engine_cs *ring,
ed8d1975 9161 uint32_t flags)
8c9f3aaf
JB
9162{
9163 struct drm_i915_private *dev_priv = dev->dev_private;
9164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9165 uint32_t pf, pipesrc;
9166 int ret;
9167
6d90c952 9168 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9169 if (ret)
4fa62c89 9170 return ret;
8c9f3aaf
JB
9171
9172 /* i965+ uses the linear or tiled offsets from the
9173 * Display Registers (which do not change across a page-flip)
9174 * so we need only reprogram the base address.
9175 */
6d90c952
DV
9176 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9177 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9178 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9179 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9180 obj->tiling_mode);
8c9f3aaf
JB
9181
9182 /* XXX Enabling the panel-fitter across page-flip is so far
9183 * untested on non-native modes, so ignore it for now.
9184 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9185 */
9186 pf = 0;
9187 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9188 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9189
9190 intel_mark_page_flip_active(intel_crtc);
09246732 9191 __intel_ring_advance(ring);
83d4092b 9192 return 0;
8c9f3aaf
JB
9193}
9194
9195static int intel_gen6_queue_flip(struct drm_device *dev,
9196 struct drm_crtc *crtc,
9197 struct drm_framebuffer *fb,
ed8d1975 9198 struct drm_i915_gem_object *obj,
a4872ba6 9199 struct intel_engine_cs *ring,
ed8d1975 9200 uint32_t flags)
8c9f3aaf
JB
9201{
9202 struct drm_i915_private *dev_priv = dev->dev_private;
9203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9204 uint32_t pf, pipesrc;
9205 int ret;
9206
6d90c952 9207 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9208 if (ret)
4fa62c89 9209 return ret;
8c9f3aaf 9210
6d90c952
DV
9211 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9212 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9213 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9214 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9215
dc257cf1
DV
9216 /* Contrary to the suggestions in the documentation,
9217 * "Enable Panel Fitter" does not seem to be required when page
9218 * flipping with a non-native mode, and worse causes a normal
9219 * modeset to fail.
9220 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9221 */
9222 pf = 0;
8c9f3aaf 9223 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9224 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9225
9226 intel_mark_page_flip_active(intel_crtc);
09246732 9227 __intel_ring_advance(ring);
83d4092b 9228 return 0;
8c9f3aaf
JB
9229}
9230
7c9017e5
JB
9231static int intel_gen7_queue_flip(struct drm_device *dev,
9232 struct drm_crtc *crtc,
9233 struct drm_framebuffer *fb,
ed8d1975 9234 struct drm_i915_gem_object *obj,
a4872ba6 9235 struct intel_engine_cs *ring,
ed8d1975 9236 uint32_t flags)
7c9017e5 9237{
7c9017e5 9238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9239 uint32_t plane_bit = 0;
ffe74d75
CW
9240 int len, ret;
9241
eba905b2 9242 switch (intel_crtc->plane) {
cb05d8de
DV
9243 case PLANE_A:
9244 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9245 break;
9246 case PLANE_B:
9247 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9248 break;
9249 case PLANE_C:
9250 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9251 break;
9252 default:
9253 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9254 return -ENODEV;
cb05d8de
DV
9255 }
9256
ffe74d75 9257 len = 4;
f476828a 9258 if (ring->id == RCS) {
ffe74d75 9259 len += 6;
f476828a
DL
9260 /*
9261 * On Gen 8, SRM is now taking an extra dword to accommodate
9262 * 48bits addresses, and we need a NOOP for the batch size to
9263 * stay even.
9264 */
9265 if (IS_GEN8(dev))
9266 len += 2;
9267 }
ffe74d75 9268
f66fab8e
VS
9269 /*
9270 * BSpec MI_DISPLAY_FLIP for IVB:
9271 * "The full packet must be contained within the same cache line."
9272 *
9273 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9274 * cacheline, if we ever start emitting more commands before
9275 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9276 * then do the cacheline alignment, and finally emit the
9277 * MI_DISPLAY_FLIP.
9278 */
9279 ret = intel_ring_cacheline_align(ring);
9280 if (ret)
4fa62c89 9281 return ret;
f66fab8e 9282
ffe74d75 9283 ret = intel_ring_begin(ring, len);
7c9017e5 9284 if (ret)
4fa62c89 9285 return ret;
7c9017e5 9286
ffe74d75
CW
9287 /* Unmask the flip-done completion message. Note that the bspec says that
9288 * we should do this for both the BCS and RCS, and that we must not unmask
9289 * more than one flip event at any time (or ensure that one flip message
9290 * can be sent by waiting for flip-done prior to queueing new flips).
9291 * Experimentation says that BCS works despite DERRMR masking all
9292 * flip-done completion events and that unmasking all planes at once
9293 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9294 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9295 */
9296 if (ring->id == RCS) {
9297 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9298 intel_ring_emit(ring, DERRMR);
9299 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9300 DERRMR_PIPEB_PRI_FLIP_DONE |
9301 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9302 if (IS_GEN8(dev))
9303 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9304 MI_SRM_LRM_GLOBAL_GTT);
9305 else
9306 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9307 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9308 intel_ring_emit(ring, DERRMR);
9309 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9310 if (IS_GEN8(dev)) {
9311 intel_ring_emit(ring, 0);
9312 intel_ring_emit(ring, MI_NOOP);
9313 }
ffe74d75
CW
9314 }
9315
cb05d8de 9316 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9317 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9318 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9319 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9320
9321 intel_mark_page_flip_active(intel_crtc);
09246732 9322 __intel_ring_advance(ring);
83d4092b 9323 return 0;
7c9017e5
JB
9324}
9325
84c33a64
SG
9326static bool use_mmio_flip(struct intel_engine_cs *ring,
9327 struct drm_i915_gem_object *obj)
9328{
9329 /*
9330 * This is not being used for older platforms, because
9331 * non-availability of flip done interrupt forces us to use
9332 * CS flips. Older platforms derive flip done using some clever
9333 * tricks involving the flip_pending status bits and vblank irqs.
9334 * So using MMIO flips there would disrupt this mechanism.
9335 */
9336
8e09bf83
CW
9337 if (ring == NULL)
9338 return true;
9339
84c33a64
SG
9340 if (INTEL_INFO(ring->dev)->gen < 5)
9341 return false;
9342
9343 if (i915.use_mmio_flip < 0)
9344 return false;
9345 else if (i915.use_mmio_flip > 0)
9346 return true;
14bf993e
OM
9347 else if (i915.enable_execlists)
9348 return true;
84c33a64 9349 else
41c52415 9350 return ring != i915_gem_request_get_ring(obj->last_read_req);
84c33a64
SG
9351}
9352
ff944564
DL
9353static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9354{
9355 struct drm_device *dev = intel_crtc->base.dev;
9356 struct drm_i915_private *dev_priv = dev->dev_private;
9357 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9358 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9359 struct drm_i915_gem_object *obj = intel_fb->obj;
9360 const enum pipe pipe = intel_crtc->pipe;
9361 u32 ctl, stride;
9362
9363 ctl = I915_READ(PLANE_CTL(pipe, 0));
9364 ctl &= ~PLANE_CTL_TILED_MASK;
9365 if (obj->tiling_mode == I915_TILING_X)
9366 ctl |= PLANE_CTL_TILED_X;
9367
9368 /*
9369 * The stride is either expressed as a multiple of 64 bytes chunks for
9370 * linear buffers or in number of tiles for tiled buffers.
9371 */
9372 stride = fb->pitches[0] >> 6;
9373 if (obj->tiling_mode == I915_TILING_X)
9374 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9375
9376 /*
9377 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9378 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9379 */
9380 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9381 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9382
9383 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9384 POSTING_READ(PLANE_SURF(pipe, 0));
9385}
9386
9387static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
9388{
9389 struct drm_device *dev = intel_crtc->base.dev;
9390 struct drm_i915_private *dev_priv = dev->dev_private;
9391 struct intel_framebuffer *intel_fb =
9392 to_intel_framebuffer(intel_crtc->base.primary->fb);
9393 struct drm_i915_gem_object *obj = intel_fb->obj;
9394 u32 dspcntr;
9395 u32 reg;
9396
84c33a64
SG
9397 reg = DSPCNTR(intel_crtc->plane);
9398 dspcntr = I915_READ(reg);
9399
c5d97472
DL
9400 if (obj->tiling_mode != I915_TILING_NONE)
9401 dspcntr |= DISPPLANE_TILED;
9402 else
9403 dspcntr &= ~DISPPLANE_TILED;
9404
84c33a64
SG
9405 I915_WRITE(reg, dspcntr);
9406
9407 I915_WRITE(DSPSURF(intel_crtc->plane),
9408 intel_crtc->unpin_work->gtt_offset);
9409 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 9410
ff944564
DL
9411}
9412
9413/*
9414 * XXX: This is the temporary way to update the plane registers until we get
9415 * around to using the usual plane update functions for MMIO flips
9416 */
9417static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9418{
9419 struct drm_device *dev = intel_crtc->base.dev;
9420 bool atomic_update;
9421 u32 start_vbl_count;
9422
9423 intel_mark_page_flip_active(intel_crtc);
9424
9425 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9426
9427 if (INTEL_INFO(dev)->gen >= 9)
9428 skl_do_mmio_flip(intel_crtc);
9429 else
9430 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9431 ilk_do_mmio_flip(intel_crtc);
9432
9362c7c5
ACO
9433 if (atomic_update)
9434 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
9435}
9436
9362c7c5 9437static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 9438{
cc8c4cc2 9439 struct intel_crtc *crtc =
9362c7c5 9440 container_of(work, struct intel_crtc, mmio_flip.work);
cc8c4cc2 9441 struct intel_mmio_flip *mmio_flip;
84c33a64 9442
cc8c4cc2
JH
9443 mmio_flip = &crtc->mmio_flip;
9444 if (mmio_flip->req)
9c654818
JH
9445 WARN_ON(__i915_wait_request(mmio_flip->req,
9446 crtc->reset_counter,
9447 false, NULL, NULL) != 0);
84c33a64 9448
cc8c4cc2
JH
9449 intel_do_mmio_flip(crtc);
9450 if (mmio_flip->req) {
9451 mutex_lock(&crtc->base.dev->struct_mutex);
146d84f0 9452 i915_gem_request_assign(&mmio_flip->req, NULL);
cc8c4cc2
JH
9453 mutex_unlock(&crtc->base.dev->struct_mutex);
9454 }
84c33a64
SG
9455}
9456
9457static int intel_queue_mmio_flip(struct drm_device *dev,
9458 struct drm_crtc *crtc,
9459 struct drm_framebuffer *fb,
9460 struct drm_i915_gem_object *obj,
9461 struct intel_engine_cs *ring,
9462 uint32_t flags)
9463{
84c33a64 9464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84c33a64 9465
cc8c4cc2
JH
9466 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9467 obj->last_write_req);
536f5b5e
ACO
9468
9469 schedule_work(&intel_crtc->mmio_flip.work);
84c33a64 9470
84c33a64
SG
9471 return 0;
9472}
9473
830c81db
DL
9474static int intel_gen9_queue_flip(struct drm_device *dev,
9475 struct drm_crtc *crtc,
9476 struct drm_framebuffer *fb,
9477 struct drm_i915_gem_object *obj,
9478 struct intel_engine_cs *ring,
9479 uint32_t flags)
9480{
9481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9482 uint32_t plane = 0, stride;
9483 int ret;
9484
9485 switch(intel_crtc->pipe) {
9486 case PIPE_A:
9487 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9488 break;
9489 case PIPE_B:
9490 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9491 break;
9492 case PIPE_C:
9493 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9494 break;
9495 default:
9496 WARN_ONCE(1, "unknown plane in flip command\n");
9497 return -ENODEV;
9498 }
9499
9500 switch (obj->tiling_mode) {
9501 case I915_TILING_NONE:
9502 stride = fb->pitches[0] >> 6;
9503 break;
9504 case I915_TILING_X:
9505 stride = fb->pitches[0] >> 9;
9506 break;
9507 default:
9508 WARN_ONCE(1, "unknown tiling in flip command\n");
9509 return -ENODEV;
9510 }
9511
9512 ret = intel_ring_begin(ring, 10);
9513 if (ret)
9514 return ret;
9515
9516 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9517 intel_ring_emit(ring, DERRMR);
9518 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9519 DERRMR_PIPEB_PRI_FLIP_DONE |
9520 DERRMR_PIPEC_PRI_FLIP_DONE));
9521 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9522 MI_SRM_LRM_GLOBAL_GTT);
9523 intel_ring_emit(ring, DERRMR);
9524 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9525 intel_ring_emit(ring, 0);
9526
9527 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9528 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9529 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9530
9531 intel_mark_page_flip_active(intel_crtc);
9532 __intel_ring_advance(ring);
9533
9534 return 0;
9535}
9536
8c9f3aaf
JB
9537static int intel_default_queue_flip(struct drm_device *dev,
9538 struct drm_crtc *crtc,
9539 struct drm_framebuffer *fb,
ed8d1975 9540 struct drm_i915_gem_object *obj,
a4872ba6 9541 struct intel_engine_cs *ring,
ed8d1975 9542 uint32_t flags)
8c9f3aaf
JB
9543{
9544 return -ENODEV;
9545}
9546
d6bbafa1
CW
9547static bool __intel_pageflip_stall_check(struct drm_device *dev,
9548 struct drm_crtc *crtc)
9549{
9550 struct drm_i915_private *dev_priv = dev->dev_private;
9551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9552 struct intel_unpin_work *work = intel_crtc->unpin_work;
9553 u32 addr;
9554
9555 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9556 return true;
9557
9558 if (!work->enable_stall_check)
9559 return false;
9560
9561 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
9562 if (work->flip_queued_req &&
9563 !i915_gem_request_completed(work->flip_queued_req, true))
9564 return false;
d6bbafa1
CW
9565
9566 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9567 }
9568
9569 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9570 return false;
9571
9572 /* Potential stall - if we see that the flip has happened,
9573 * assume a missed interrupt. */
9574 if (INTEL_INFO(dev)->gen >= 4)
9575 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9576 else
9577 addr = I915_READ(DSPADDR(intel_crtc->plane));
9578
9579 /* There is a potential issue here with a false positive after a flip
9580 * to the same address. We could address this by checking for a
9581 * non-incrementing frame counter.
9582 */
9583 return addr == work->gtt_offset;
9584}
9585
9586void intel_check_page_flip(struct drm_device *dev, int pipe)
9587{
9588 struct drm_i915_private *dev_priv = dev->dev_private;
9589 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f326038a
DV
9591
9592 WARN_ON(!in_irq());
d6bbafa1
CW
9593
9594 if (crtc == NULL)
9595 return;
9596
f326038a 9597 spin_lock(&dev->event_lock);
d6bbafa1
CW
9598 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9599 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9600 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9601 page_flip_completed(intel_crtc);
9602 }
f326038a 9603 spin_unlock(&dev->event_lock);
d6bbafa1
CW
9604}
9605
6b95a207
KH
9606static int intel_crtc_page_flip(struct drm_crtc *crtc,
9607 struct drm_framebuffer *fb,
ed8d1975
KP
9608 struct drm_pending_vblank_event *event,
9609 uint32_t page_flip_flags)
6b95a207
KH
9610{
9611 struct drm_device *dev = crtc->dev;
9612 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9613 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9614 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808
GP
9616 struct drm_plane *primary = crtc->primary;
9617 struct intel_plane *intel_plane = to_intel_plane(primary);
a071fa00 9618 enum pipe pipe = intel_crtc->pipe;
6b95a207 9619 struct intel_unpin_work *work;
a4872ba6 9620 struct intel_engine_cs *ring;
52e68630 9621 int ret;
6b95a207 9622
2ff8fde1
MR
9623 /*
9624 * drm_mode_page_flip_ioctl() should already catch this, but double
9625 * check to be safe. In the future we may enable pageflipping from
9626 * a disabled primary plane.
9627 */
9628 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9629 return -EBUSY;
9630
e6a595d2 9631 /* Can't change pixel format via MI display flips. */
f4510a27 9632 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9633 return -EINVAL;
9634
9635 /*
9636 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9637 * Note that pitch changes could also affect these register.
9638 */
9639 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9640 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9641 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9642 return -EINVAL;
9643
f900db47
CW
9644 if (i915_terminally_wedged(&dev_priv->gpu_error))
9645 goto out_hang;
9646
b14c5679 9647 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9648 if (work == NULL)
9649 return -ENOMEM;
9650
6b95a207 9651 work->event = event;
b4a98e57 9652 work->crtc = crtc;
2ff8fde1 9653 work->old_fb_obj = intel_fb_obj(old_fb);
6b95a207
KH
9654 INIT_WORK(&work->work, intel_unpin_work_fn);
9655
87b6b101 9656 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9657 if (ret)
9658 goto free_work;
9659
6b95a207 9660 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 9661 spin_lock_irq(&dev->event_lock);
6b95a207 9662 if (intel_crtc->unpin_work) {
d6bbafa1
CW
9663 /* Before declaring the flip queue wedged, check if
9664 * the hardware completed the operation behind our backs.
9665 */
9666 if (__intel_pageflip_stall_check(dev, crtc)) {
9667 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9668 page_flip_completed(intel_crtc);
9669 } else {
9670 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 9671 spin_unlock_irq(&dev->event_lock);
468f0b44 9672
d6bbafa1
CW
9673 drm_crtc_vblank_put(crtc);
9674 kfree(work);
9675 return -EBUSY;
9676 }
6b95a207
KH
9677 }
9678 intel_crtc->unpin_work = work;
5e2d7afc 9679 spin_unlock_irq(&dev->event_lock);
6b95a207 9680
b4a98e57
CW
9681 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9682 flush_workqueue(dev_priv->wq);
9683
79158103
CW
9684 ret = i915_mutex_lock_interruptible(dev);
9685 if (ret)
9686 goto cleanup;
6b95a207 9687
75dfca80 9688 /* Reference the objects for the scheduled work. */
05394f39
CW
9689 drm_gem_object_reference(&work->old_fb_obj->base);
9690 drm_gem_object_reference(&obj->base);
6b95a207 9691
f4510a27 9692 crtc->primary->fb = fb;
96b099fd 9693
e1f99ce6 9694 work->pending_flip_obj = obj;
e1f99ce6 9695
b4a98e57 9696 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9697 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9698
75f7f3ec 9699 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 9700 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 9701
4fa62c89
VS
9702 if (IS_VALLEYVIEW(dev)) {
9703 ring = &dev_priv->ring[BCS];
8e09bf83
CW
9704 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9705 /* vlv: DISPLAY_FLIP fails to change tiling */
9706 ring = NULL;
2a92d5bc
CW
9707 } else if (IS_IVYBRIDGE(dev)) {
9708 ring = &dev_priv->ring[BCS];
4fa62c89 9709 } else if (INTEL_INFO(dev)->gen >= 7) {
41c52415 9710 ring = i915_gem_request_get_ring(obj->last_read_req);
4fa62c89
VS
9711 if (ring == NULL || ring->id != RCS)
9712 ring = &dev_priv->ring[BCS];
9713 } else {
9714 ring = &dev_priv->ring[RCS];
9715 }
9716
850c4cdc 9717 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
8c9f3aaf
JB
9718 if (ret)
9719 goto cleanup_pending;
6b95a207 9720
4fa62c89
VS
9721 work->gtt_offset =
9722 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9723
d6bbafa1 9724 if (use_mmio_flip(ring, obj)) {
84c33a64
SG
9725 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9726 page_flip_flags);
d6bbafa1
CW
9727 if (ret)
9728 goto cleanup_unpin;
9729
f06cc1b9
JH
9730 i915_gem_request_assign(&work->flip_queued_req,
9731 obj->last_write_req);
d6bbafa1 9732 } else {
84c33a64 9733 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
9734 page_flip_flags);
9735 if (ret)
9736 goto cleanup_unpin;
9737
f06cc1b9
JH
9738 i915_gem_request_assign(&work->flip_queued_req,
9739 intel_ring_get_request(ring));
d6bbafa1
CW
9740 }
9741
9742 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9743 work->enable_stall_check = true;
4fa62c89 9744
a071fa00
DV
9745 i915_gem_track_fb(work->old_fb_obj, obj,
9746 INTEL_FRONTBUFFER_PRIMARY(pipe));
9747
7ff0ebcc 9748 intel_fbc_disable(dev);
f99d7069 9749 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
9750 mutex_unlock(&dev->struct_mutex);
9751
e5510fac
JB
9752 trace_i915_flip_request(intel_crtc->plane, obj);
9753
6b95a207 9754 return 0;
96b099fd 9755
4fa62c89
VS
9756cleanup_unpin:
9757 intel_unpin_fb_obj(obj);
8c9f3aaf 9758cleanup_pending:
b4a98e57 9759 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9760 crtc->primary->fb = old_fb;
05394f39
CW
9761 drm_gem_object_unreference(&work->old_fb_obj->base);
9762 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9763 mutex_unlock(&dev->struct_mutex);
9764
79158103 9765cleanup:
5e2d7afc 9766 spin_lock_irq(&dev->event_lock);
96b099fd 9767 intel_crtc->unpin_work = NULL;
5e2d7afc 9768 spin_unlock_irq(&dev->event_lock);
96b099fd 9769
87b6b101 9770 drm_crtc_vblank_put(crtc);
7317c75e 9771free_work:
96b099fd
CW
9772 kfree(work);
9773
f900db47
CW
9774 if (ret == -EIO) {
9775out_hang:
455a6808
GP
9776 ret = primary->funcs->update_plane(primary, crtc, fb,
9777 intel_plane->crtc_x,
9778 intel_plane->crtc_y,
9779 intel_plane->crtc_h,
9780 intel_plane->crtc_w,
9781 intel_plane->src_x,
9782 intel_plane->src_y,
9783 intel_plane->src_h,
9784 intel_plane->src_w);
f0d3dad3 9785 if (ret == 0 && event) {
5e2d7afc 9786 spin_lock_irq(&dev->event_lock);
a071fa00 9787 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 9788 spin_unlock_irq(&dev->event_lock);
f0d3dad3 9789 }
f900db47 9790 }
96b099fd 9791 return ret;
6b95a207
KH
9792}
9793
f6e5b160 9794static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9795 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9796 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9797};
9798
9a935856
DV
9799/**
9800 * intel_modeset_update_staged_output_state
9801 *
9802 * Updates the staged output configuration state, e.g. after we've read out the
9803 * current hw state.
9804 */
9805static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9806{
7668851f 9807 struct intel_crtc *crtc;
9a935856
DV
9808 struct intel_encoder *encoder;
9809 struct intel_connector *connector;
f6e5b160 9810
9a935856
DV
9811 list_for_each_entry(connector, &dev->mode_config.connector_list,
9812 base.head) {
9813 connector->new_encoder =
9814 to_intel_encoder(connector->base.encoder);
9815 }
f6e5b160 9816
b2784e15 9817 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9818 encoder->new_crtc =
9819 to_intel_crtc(encoder->base.crtc);
9820 }
7668851f 9821
d3fcc808 9822 for_each_intel_crtc(dev, crtc) {
7668851f 9823 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9824
9825 if (crtc->new_enabled)
9826 crtc->new_config = &crtc->config;
9827 else
9828 crtc->new_config = NULL;
7668851f 9829 }
f6e5b160
CW
9830}
9831
9a935856
DV
9832/**
9833 * intel_modeset_commit_output_state
9834 *
9835 * This function copies the stage display pipe configuration to the real one.
9836 */
9837static void intel_modeset_commit_output_state(struct drm_device *dev)
9838{
7668851f 9839 struct intel_crtc *crtc;
9a935856
DV
9840 struct intel_encoder *encoder;
9841 struct intel_connector *connector;
f6e5b160 9842
9a935856
DV
9843 list_for_each_entry(connector, &dev->mode_config.connector_list,
9844 base.head) {
9845 connector->base.encoder = &connector->new_encoder->base;
9846 }
f6e5b160 9847
b2784e15 9848 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9849 encoder->base.crtc = &encoder->new_crtc->base;
9850 }
7668851f 9851
d3fcc808 9852 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9853 crtc->base.enabled = crtc->new_enabled;
9854 }
9a935856
DV
9855}
9856
050f7aeb 9857static void
eba905b2 9858connected_sink_compute_bpp(struct intel_connector *connector,
050f7aeb
DV
9859 struct intel_crtc_config *pipe_config)
9860{
9861 int bpp = pipe_config->pipe_bpp;
9862
9863 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9864 connector->base.base.id,
c23cc417 9865 connector->base.name);
050f7aeb
DV
9866
9867 /* Don't use an invalid EDID bpc value */
9868 if (connector->base.display_info.bpc &&
9869 connector->base.display_info.bpc * 3 < bpp) {
9870 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9871 bpp, connector->base.display_info.bpc*3);
9872 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9873 }
9874
9875 /* Clamp bpp to 8 on screens without EDID 1.4 */
9876 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9877 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9878 bpp);
9879 pipe_config->pipe_bpp = 24;
9880 }
9881}
9882
4e53c2e0 9883static int
050f7aeb
DV
9884compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9885 struct drm_framebuffer *fb,
9886 struct intel_crtc_config *pipe_config)
4e53c2e0 9887{
050f7aeb
DV
9888 struct drm_device *dev = crtc->base.dev;
9889 struct intel_connector *connector;
4e53c2e0
DV
9890 int bpp;
9891
d42264b1
DV
9892 switch (fb->pixel_format) {
9893 case DRM_FORMAT_C8:
4e53c2e0
DV
9894 bpp = 8*3; /* since we go through a colormap */
9895 break;
d42264b1
DV
9896 case DRM_FORMAT_XRGB1555:
9897 case DRM_FORMAT_ARGB1555:
9898 /* checked in intel_framebuffer_init already */
9899 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9900 return -EINVAL;
9901 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9902 bpp = 6*3; /* min is 18bpp */
9903 break;
d42264b1
DV
9904 case DRM_FORMAT_XBGR8888:
9905 case DRM_FORMAT_ABGR8888:
9906 /* checked in intel_framebuffer_init already */
9907 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9908 return -EINVAL;
9909 case DRM_FORMAT_XRGB8888:
9910 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9911 bpp = 8*3;
9912 break;
d42264b1
DV
9913 case DRM_FORMAT_XRGB2101010:
9914 case DRM_FORMAT_ARGB2101010:
9915 case DRM_FORMAT_XBGR2101010:
9916 case DRM_FORMAT_ABGR2101010:
9917 /* checked in intel_framebuffer_init already */
9918 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9919 return -EINVAL;
4e53c2e0
DV
9920 bpp = 10*3;
9921 break;
baba133a 9922 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9923 default:
9924 DRM_DEBUG_KMS("unsupported depth\n");
9925 return -EINVAL;
9926 }
9927
4e53c2e0
DV
9928 pipe_config->pipe_bpp = bpp;
9929
9930 /* Clamp display bpp to EDID value */
9931 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9932 base.head) {
1b829e05
DV
9933 if (!connector->new_encoder ||
9934 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9935 continue;
9936
050f7aeb 9937 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9938 }
9939
9940 return bpp;
9941}
9942
644db711
DV
9943static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9944{
9945 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9946 "type: 0x%x flags: 0x%x\n",
1342830c 9947 mode->crtc_clock,
644db711
DV
9948 mode->crtc_hdisplay, mode->crtc_hsync_start,
9949 mode->crtc_hsync_end, mode->crtc_htotal,
9950 mode->crtc_vdisplay, mode->crtc_vsync_start,
9951 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9952}
9953
c0b03411
DV
9954static void intel_dump_pipe_config(struct intel_crtc *crtc,
9955 struct intel_crtc_config *pipe_config,
9956 const char *context)
9957{
9958 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9959 context, pipe_name(crtc->pipe));
9960
9961 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9962 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9963 pipe_config->pipe_bpp, pipe_config->dither);
9964 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9965 pipe_config->has_pch_encoder,
9966 pipe_config->fdi_lanes,
9967 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9968 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9969 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9970 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9971 pipe_config->has_dp_encoder,
9972 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9973 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9974 pipe_config->dp_m_n.tu);
b95af8be
VK
9975
9976 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9977 pipe_config->has_dp_encoder,
9978 pipe_config->dp_m2_n2.gmch_m,
9979 pipe_config->dp_m2_n2.gmch_n,
9980 pipe_config->dp_m2_n2.link_m,
9981 pipe_config->dp_m2_n2.link_n,
9982 pipe_config->dp_m2_n2.tu);
9983
55072d19
DV
9984 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
9985 pipe_config->has_audio,
9986 pipe_config->has_infoframe);
9987
c0b03411
DV
9988 DRM_DEBUG_KMS("requested mode:\n");
9989 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9990 DRM_DEBUG_KMS("adjusted mode:\n");
9991 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9992 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9993 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9994 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9995 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9996 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9997 pipe_config->gmch_pfit.control,
9998 pipe_config->gmch_pfit.pgm_ratios,
9999 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 10000 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 10001 pipe_config->pch_pfit.pos,
fd4daa9c
CW
10002 pipe_config->pch_pfit.size,
10003 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 10004 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 10005 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
10006}
10007
bc079e8b
VS
10008static bool encoders_cloneable(const struct intel_encoder *a,
10009 const struct intel_encoder *b)
accfc0c5 10010{
bc079e8b
VS
10011 /* masks could be asymmetric, so check both ways */
10012 return a == b || (a->cloneable & (1 << b->type) &&
10013 b->cloneable & (1 << a->type));
10014}
10015
10016static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10017 struct intel_encoder *encoder)
10018{
10019 struct drm_device *dev = crtc->base.dev;
10020 struct intel_encoder *source_encoder;
10021
b2784e15 10022 for_each_intel_encoder(dev, source_encoder) {
bc079e8b
VS
10023 if (source_encoder->new_crtc != crtc)
10024 continue;
10025
10026 if (!encoders_cloneable(encoder, source_encoder))
10027 return false;
10028 }
10029
10030 return true;
10031}
10032
10033static bool check_encoder_cloning(struct intel_crtc *crtc)
10034{
10035 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
10036 struct intel_encoder *encoder;
10037
b2784e15 10038 for_each_intel_encoder(dev, encoder) {
bc079e8b 10039 if (encoder->new_crtc != crtc)
accfc0c5
DV
10040 continue;
10041
bc079e8b
VS
10042 if (!check_single_encoder_cloning(crtc, encoder))
10043 return false;
accfc0c5
DV
10044 }
10045
bc079e8b 10046 return true;
accfc0c5
DV
10047}
10048
00f0b378
VS
10049static bool check_digital_port_conflicts(struct drm_device *dev)
10050{
10051 struct intel_connector *connector;
10052 unsigned int used_ports = 0;
10053
10054 /*
10055 * Walk the connector list instead of the encoder
10056 * list to detect the problem on ddi platforms
10057 * where there's just one encoder per digital port.
10058 */
10059 list_for_each_entry(connector,
10060 &dev->mode_config.connector_list, base.head) {
10061 struct intel_encoder *encoder = connector->new_encoder;
10062
10063 if (!encoder)
10064 continue;
10065
10066 WARN_ON(!encoder->new_crtc);
10067
10068 switch (encoder->type) {
10069 unsigned int port_mask;
10070 case INTEL_OUTPUT_UNKNOWN:
10071 if (WARN_ON(!HAS_DDI(dev)))
10072 break;
10073 case INTEL_OUTPUT_DISPLAYPORT:
10074 case INTEL_OUTPUT_HDMI:
10075 case INTEL_OUTPUT_EDP:
10076 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10077
10078 /* the same port mustn't appear more than once */
10079 if (used_ports & port_mask)
10080 return false;
10081
10082 used_ports |= port_mask;
10083 default:
10084 break;
10085 }
10086 }
10087
10088 return true;
10089}
10090
b8cecdf5
DV
10091static struct intel_crtc_config *
10092intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 10093 struct drm_framebuffer *fb,
b8cecdf5 10094 struct drm_display_mode *mode)
ee7b9f93 10095{
7758a113 10096 struct drm_device *dev = crtc->dev;
7758a113 10097 struct intel_encoder *encoder;
b8cecdf5 10098 struct intel_crtc_config *pipe_config;
e29c22c0
DV
10099 int plane_bpp, ret = -EINVAL;
10100 bool retry = true;
ee7b9f93 10101
bc079e8b 10102 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
10103 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10104 return ERR_PTR(-EINVAL);
10105 }
10106
00f0b378
VS
10107 if (!check_digital_port_conflicts(dev)) {
10108 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10109 return ERR_PTR(-EINVAL);
10110 }
10111
b8cecdf5
DV
10112 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10113 if (!pipe_config)
7758a113
DV
10114 return ERR_PTR(-ENOMEM);
10115
b8cecdf5
DV
10116 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10117 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 10118
e143a21c
DV
10119 pipe_config->cpu_transcoder =
10120 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10121 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10122
2960bc9c
ID
10123 /*
10124 * Sanitize sync polarity flags based on requested ones. If neither
10125 * positive or negative polarity is requested, treat this as meaning
10126 * negative polarity.
10127 */
10128 if (!(pipe_config->adjusted_mode.flags &
10129 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10130 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10131
10132 if (!(pipe_config->adjusted_mode.flags &
10133 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10134 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10135
050f7aeb
DV
10136 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10137 * plane pixel format and any sink constraints into account. Returns the
10138 * source plane bpp so that dithering can be selected on mismatches
10139 * after encoders and crtc also have had their say. */
10140 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10141 fb, pipe_config);
4e53c2e0
DV
10142 if (plane_bpp < 0)
10143 goto fail;
10144
e41a56be
VS
10145 /*
10146 * Determine the real pipe dimensions. Note that stereo modes can
10147 * increase the actual pipe size due to the frame doubling and
10148 * insertion of additional space for blanks between the frame. This
10149 * is stored in the crtc timings. We use the requested mode to do this
10150 * computation to clearly distinguish it from the adjusted mode, which
10151 * can be changed by the connectors in the below retry loop.
10152 */
ecb7e16b
GP
10153 drm_crtc_get_hv_timing(&pipe_config->requested_mode,
10154 &pipe_config->pipe_src_w,
10155 &pipe_config->pipe_src_h);
e41a56be 10156
e29c22c0 10157encoder_retry:
ef1b460d 10158 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10159 pipe_config->port_clock = 0;
ef1b460d 10160 pipe_config->pixel_multiplier = 1;
ff9a6750 10161
135c81b8 10162 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 10163 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 10164
7758a113
DV
10165 /* Pass our mode to the connectors and the CRTC to give them a chance to
10166 * adjust it according to limitations or connector properties, and also
10167 * a chance to reject the mode entirely.
47f1c6c9 10168 */
b2784e15 10169 for_each_intel_encoder(dev, encoder) {
47f1c6c9 10170
7758a113
DV
10171 if (&encoder->new_crtc->base != crtc)
10172 continue;
7ae89233 10173
efea6e8e
DV
10174 if (!(encoder->compute_config(encoder, pipe_config))) {
10175 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10176 goto fail;
10177 }
ee7b9f93 10178 }
47f1c6c9 10179
ff9a6750
DV
10180 /* Set default port clock if not overwritten by the encoder. Needs to be
10181 * done afterwards in case the encoder adjusts the mode. */
10182 if (!pipe_config->port_clock)
241bfc38
DL
10183 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10184 * pipe_config->pixel_multiplier;
ff9a6750 10185
a43f6e0f 10186 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10187 if (ret < 0) {
7758a113
DV
10188 DRM_DEBUG_KMS("CRTC fixup failed\n");
10189 goto fail;
ee7b9f93 10190 }
e29c22c0
DV
10191
10192 if (ret == RETRY) {
10193 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10194 ret = -EINVAL;
10195 goto fail;
10196 }
10197
10198 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10199 retry = false;
10200 goto encoder_retry;
10201 }
10202
4e53c2e0
DV
10203 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10204 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10205 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10206
b8cecdf5 10207 return pipe_config;
7758a113 10208fail:
b8cecdf5 10209 kfree(pipe_config);
e29c22c0 10210 return ERR_PTR(ret);
ee7b9f93 10211}
47f1c6c9 10212
e2e1ed41
DV
10213/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10214 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10215static void
10216intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10217 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10218{
10219 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10220 struct drm_device *dev = crtc->dev;
10221 struct intel_encoder *encoder;
10222 struct intel_connector *connector;
10223 struct drm_crtc *tmp_crtc;
79e53945 10224
e2e1ed41 10225 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10226
e2e1ed41
DV
10227 /* Check which crtcs have changed outputs connected to them, these need
10228 * to be part of the prepare_pipes mask. We don't (yet) support global
10229 * modeset across multiple crtcs, so modeset_pipes will only have one
10230 * bit set at most. */
10231 list_for_each_entry(connector, &dev->mode_config.connector_list,
10232 base.head) {
10233 if (connector->base.encoder == &connector->new_encoder->base)
10234 continue;
79e53945 10235
e2e1ed41
DV
10236 if (connector->base.encoder) {
10237 tmp_crtc = connector->base.encoder->crtc;
10238
10239 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10240 }
10241
10242 if (connector->new_encoder)
10243 *prepare_pipes |=
10244 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10245 }
10246
b2784e15 10247 for_each_intel_encoder(dev, encoder) {
e2e1ed41
DV
10248 if (encoder->base.crtc == &encoder->new_crtc->base)
10249 continue;
10250
10251 if (encoder->base.crtc) {
10252 tmp_crtc = encoder->base.crtc;
10253
10254 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10255 }
10256
10257 if (encoder->new_crtc)
10258 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10259 }
10260
7668851f 10261 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10262 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10263 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 10264 continue;
7e7d76c3 10265
7668851f 10266 if (!intel_crtc->new_enabled)
e2e1ed41 10267 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10268 else
10269 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10270 }
10271
e2e1ed41
DV
10272
10273 /* set_mode is also used to update properties on life display pipes. */
10274 intel_crtc = to_intel_crtc(crtc);
7668851f 10275 if (intel_crtc->new_enabled)
e2e1ed41
DV
10276 *prepare_pipes |= 1 << intel_crtc->pipe;
10277
b6c5164d
DV
10278 /*
10279 * For simplicity do a full modeset on any pipe where the output routing
10280 * changed. We could be more clever, but that would require us to be
10281 * more careful with calling the relevant encoder->mode_set functions.
10282 */
e2e1ed41
DV
10283 if (*prepare_pipes)
10284 *modeset_pipes = *prepare_pipes;
10285
10286 /* ... and mask these out. */
10287 *modeset_pipes &= ~(*disable_pipes);
10288 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10289
10290 /*
10291 * HACK: We don't (yet) fully support global modesets. intel_set_config
10292 * obies this rule, but the modeset restore mode of
10293 * intel_modeset_setup_hw_state does not.
10294 */
10295 *modeset_pipes &= 1 << intel_crtc->pipe;
10296 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10297
10298 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10299 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10300}
79e53945 10301
ea9d758d 10302static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10303{
ea9d758d 10304 struct drm_encoder *encoder;
f6e5b160 10305 struct drm_device *dev = crtc->dev;
f6e5b160 10306
ea9d758d
DV
10307 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10308 if (encoder->crtc == crtc)
10309 return true;
10310
10311 return false;
10312}
10313
10314static void
10315intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10316{
ba41c0de 10317 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d
DV
10318 struct intel_encoder *intel_encoder;
10319 struct intel_crtc *intel_crtc;
10320 struct drm_connector *connector;
10321
ba41c0de
DV
10322 intel_shared_dpll_commit(dev_priv);
10323
b2784e15 10324 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
10325 if (!intel_encoder->base.crtc)
10326 continue;
10327
10328 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10329
10330 if (prepare_pipes & (1 << intel_crtc->pipe))
10331 intel_encoder->connectors_active = false;
10332 }
10333
10334 intel_modeset_commit_output_state(dev);
10335
7668851f 10336 /* Double check state. */
d3fcc808 10337 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10338 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
10339 WARN_ON(intel_crtc->new_config &&
10340 intel_crtc->new_config != &intel_crtc->config);
10341 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
10342 }
10343
10344 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10345 if (!connector->encoder || !connector->encoder->crtc)
10346 continue;
10347
10348 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10349
10350 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10351 struct drm_property *dpms_property =
10352 dev->mode_config.dpms_property;
10353
ea9d758d 10354 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10355 drm_object_property_set_value(&connector->base,
68d34720
DV
10356 dpms_property,
10357 DRM_MODE_DPMS_ON);
ea9d758d
DV
10358
10359 intel_encoder = to_intel_encoder(connector->encoder);
10360 intel_encoder->connectors_active = true;
10361 }
10362 }
10363
10364}
10365
3bd26263 10366static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10367{
3bd26263 10368 int diff;
f1f644dc
JB
10369
10370 if (clock1 == clock2)
10371 return true;
10372
10373 if (!clock1 || !clock2)
10374 return false;
10375
10376 diff = abs(clock1 - clock2);
10377
10378 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10379 return true;
10380
10381 return false;
10382}
10383
25c5b266
DV
10384#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10385 list_for_each_entry((intel_crtc), \
10386 &(dev)->mode_config.crtc_list, \
10387 base.head) \
0973f18f 10388 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10389
0e8ffe1b 10390static bool
2fa2fe9a
DV
10391intel_pipe_config_compare(struct drm_device *dev,
10392 struct intel_crtc_config *current_config,
0e8ffe1b
DV
10393 struct intel_crtc_config *pipe_config)
10394{
66e985c0
DV
10395#define PIPE_CONF_CHECK_X(name) \
10396 if (current_config->name != pipe_config->name) { \
10397 DRM_ERROR("mismatch in " #name " " \
10398 "(expected 0x%08x, found 0x%08x)\n", \
10399 current_config->name, \
10400 pipe_config->name); \
10401 return false; \
10402 }
10403
08a24034
DV
10404#define PIPE_CONF_CHECK_I(name) \
10405 if (current_config->name != pipe_config->name) { \
10406 DRM_ERROR("mismatch in " #name " " \
10407 "(expected %i, found %i)\n", \
10408 current_config->name, \
10409 pipe_config->name); \
10410 return false; \
88adfff1
DV
10411 }
10412
b95af8be
VK
10413/* This is required for BDW+ where there is only one set of registers for
10414 * switching between high and low RR.
10415 * This macro can be used whenever a comparison has to be made between one
10416 * hw state and multiple sw state variables.
10417 */
10418#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10419 if ((current_config->name != pipe_config->name) && \
10420 (current_config->alt_name != pipe_config->name)) { \
10421 DRM_ERROR("mismatch in " #name " " \
10422 "(expected %i or %i, found %i)\n", \
10423 current_config->name, \
10424 current_config->alt_name, \
10425 pipe_config->name); \
10426 return false; \
10427 }
10428
1bd1bd80
DV
10429#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10430 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10431 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10432 "(expected %i, found %i)\n", \
10433 current_config->name & (mask), \
10434 pipe_config->name & (mask)); \
10435 return false; \
10436 }
10437
5e550656
VS
10438#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10439 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10440 DRM_ERROR("mismatch in " #name " " \
10441 "(expected %i, found %i)\n", \
10442 current_config->name, \
10443 pipe_config->name); \
10444 return false; \
10445 }
10446
bb760063
DV
10447#define PIPE_CONF_QUIRK(quirk) \
10448 ((current_config->quirks | pipe_config->quirks) & (quirk))
10449
eccb140b
DV
10450 PIPE_CONF_CHECK_I(cpu_transcoder);
10451
08a24034
DV
10452 PIPE_CONF_CHECK_I(has_pch_encoder);
10453 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10454 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10455 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10456 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10457 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10458 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10459
eb14cb74 10460 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10461
10462 if (INTEL_INFO(dev)->gen < 8) {
10463 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10464 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10465 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10466 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10467 PIPE_CONF_CHECK_I(dp_m_n.tu);
10468
10469 if (current_config->has_drrs) {
10470 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10471 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10472 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10473 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10474 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10475 }
10476 } else {
10477 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10478 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10479 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10480 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10481 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10482 }
eb14cb74 10483
1bd1bd80
DV
10484 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10485 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10486 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10487 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10488 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10489 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10490
10491 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10492 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10493 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10494 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10495 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10496 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10497
c93f54cf 10498 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10499 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10500 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10501 IS_VALLEYVIEW(dev))
10502 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 10503 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 10504
9ed109a7
DV
10505 PIPE_CONF_CHECK_I(has_audio);
10506
1bd1bd80
DV
10507 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10508 DRM_MODE_FLAG_INTERLACE);
10509
bb760063
DV
10510 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10511 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10512 DRM_MODE_FLAG_PHSYNC);
10513 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10514 DRM_MODE_FLAG_NHSYNC);
10515 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10516 DRM_MODE_FLAG_PVSYNC);
10517 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10518 DRM_MODE_FLAG_NVSYNC);
10519 }
045ac3b5 10520
37327abd
VS
10521 PIPE_CONF_CHECK_I(pipe_src_w);
10522 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10523
9953599b
DV
10524 /*
10525 * FIXME: BIOS likes to set up a cloned config with lvds+external
10526 * screen. Since we don't yet re-compute the pipe config when moving
10527 * just the lvds port away to another pipe the sw tracking won't match.
10528 *
10529 * Proper atomic modesets with recomputed global state will fix this.
10530 * Until then just don't check gmch state for inherited modes.
10531 */
10532 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10533 PIPE_CONF_CHECK_I(gmch_pfit.control);
10534 /* pfit ratios are autocomputed by the hw on gen4+ */
10535 if (INTEL_INFO(dev)->gen < 4)
10536 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10537 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10538 }
10539
fd4daa9c
CW
10540 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10541 if (current_config->pch_pfit.enabled) {
10542 PIPE_CONF_CHECK_I(pch_pfit.pos);
10543 PIPE_CONF_CHECK_I(pch_pfit.size);
10544 }
2fa2fe9a 10545
e59150dc
JB
10546 /* BDW+ don't expose a synchronous way to read the state */
10547 if (IS_HASWELL(dev))
10548 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10549
282740f7
VS
10550 PIPE_CONF_CHECK_I(double_wide);
10551
26804afd
DV
10552 PIPE_CONF_CHECK_X(ddi_pll_sel);
10553
c0d43d62 10554 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10555 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10556 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10557 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10558 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10559 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
10560 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10561 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10562 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 10563
42571aef
VS
10564 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10565 PIPE_CONF_CHECK_I(pipe_bpp);
10566
a9a7e98a
JB
10567 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10568 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10569
66e985c0 10570#undef PIPE_CONF_CHECK_X
08a24034 10571#undef PIPE_CONF_CHECK_I
b95af8be 10572#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10573#undef PIPE_CONF_CHECK_FLAGS
5e550656 10574#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10575#undef PIPE_CONF_QUIRK
88adfff1 10576
0e8ffe1b
DV
10577 return true;
10578}
10579
08db6652
DL
10580static void check_wm_state(struct drm_device *dev)
10581{
10582 struct drm_i915_private *dev_priv = dev->dev_private;
10583 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10584 struct intel_crtc *intel_crtc;
10585 int plane;
10586
10587 if (INTEL_INFO(dev)->gen < 9)
10588 return;
10589
10590 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10591 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10592
10593 for_each_intel_crtc(dev, intel_crtc) {
10594 struct skl_ddb_entry *hw_entry, *sw_entry;
10595 const enum pipe pipe = intel_crtc->pipe;
10596
10597 if (!intel_crtc->active)
10598 continue;
10599
10600 /* planes */
10601 for_each_plane(pipe, plane) {
10602 hw_entry = &hw_ddb.plane[pipe][plane];
10603 sw_entry = &sw_ddb->plane[pipe][plane];
10604
10605 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10606 continue;
10607
10608 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10609 "(expected (%u,%u), found (%u,%u))\n",
10610 pipe_name(pipe), plane + 1,
10611 sw_entry->start, sw_entry->end,
10612 hw_entry->start, hw_entry->end);
10613 }
10614
10615 /* cursor */
10616 hw_entry = &hw_ddb.cursor[pipe];
10617 sw_entry = &sw_ddb->cursor[pipe];
10618
10619 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10620 continue;
10621
10622 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10623 "(expected (%u,%u), found (%u,%u))\n",
10624 pipe_name(pipe),
10625 sw_entry->start, sw_entry->end,
10626 hw_entry->start, hw_entry->end);
10627 }
10628}
10629
91d1b4bd
DV
10630static void
10631check_connector_state(struct drm_device *dev)
8af6cf88 10632{
8af6cf88
DV
10633 struct intel_connector *connector;
10634
10635 list_for_each_entry(connector, &dev->mode_config.connector_list,
10636 base.head) {
10637 /* This also checks the encoder/connector hw state with the
10638 * ->get_hw_state callbacks. */
10639 intel_connector_check_state(connector);
10640
e2c719b7 10641 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
8af6cf88
DV
10642 "connector's staged encoder doesn't match current encoder\n");
10643 }
91d1b4bd
DV
10644}
10645
10646static void
10647check_encoder_state(struct drm_device *dev)
10648{
10649 struct intel_encoder *encoder;
10650 struct intel_connector *connector;
8af6cf88 10651
b2784e15 10652 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10653 bool enabled = false;
10654 bool active = false;
10655 enum pipe pipe, tracked_pipe;
10656
10657 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10658 encoder->base.base.id,
8e329a03 10659 encoder->base.name);
8af6cf88 10660
e2c719b7 10661 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
8af6cf88 10662 "encoder's stage crtc doesn't match current crtc\n");
e2c719b7 10663 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
8af6cf88
DV
10664 "encoder's active_connectors set, but no crtc\n");
10665
10666 list_for_each_entry(connector, &dev->mode_config.connector_list,
10667 base.head) {
10668 if (connector->base.encoder != &encoder->base)
10669 continue;
10670 enabled = true;
10671 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10672 active = true;
10673 }
0e32b39c
DA
10674 /*
10675 * for MST connectors if we unplug the connector is gone
10676 * away but the encoder is still connected to a crtc
10677 * until a modeset happens in response to the hotplug.
10678 */
10679 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10680 continue;
10681
e2c719b7 10682 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
10683 "encoder's enabled state mismatch "
10684 "(expected %i, found %i)\n",
10685 !!encoder->base.crtc, enabled);
e2c719b7 10686 I915_STATE_WARN(active && !encoder->base.crtc,
8af6cf88
DV
10687 "active encoder with no crtc\n");
10688
e2c719b7 10689 I915_STATE_WARN(encoder->connectors_active != active,
8af6cf88
DV
10690 "encoder's computed active state doesn't match tracked active state "
10691 "(expected %i, found %i)\n", active, encoder->connectors_active);
10692
10693 active = encoder->get_hw_state(encoder, &pipe);
e2c719b7 10694 I915_STATE_WARN(active != encoder->connectors_active,
8af6cf88
DV
10695 "encoder's hw state doesn't match sw tracking "
10696 "(expected %i, found %i)\n",
10697 encoder->connectors_active, active);
10698
10699 if (!encoder->base.crtc)
10700 continue;
10701
10702 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
e2c719b7 10703 I915_STATE_WARN(active && pipe != tracked_pipe,
8af6cf88
DV
10704 "active encoder's pipe doesn't match"
10705 "(expected %i, found %i)\n",
10706 tracked_pipe, pipe);
10707
10708 }
91d1b4bd
DV
10709}
10710
10711static void
10712check_crtc_state(struct drm_device *dev)
10713{
fbee40df 10714 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10715 struct intel_crtc *crtc;
10716 struct intel_encoder *encoder;
10717 struct intel_crtc_config pipe_config;
8af6cf88 10718
d3fcc808 10719 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10720 bool enabled = false;
10721 bool active = false;
10722
045ac3b5
JB
10723 memset(&pipe_config, 0, sizeof(pipe_config));
10724
8af6cf88
DV
10725 DRM_DEBUG_KMS("[CRTC:%d]\n",
10726 crtc->base.base.id);
10727
e2c719b7 10728 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
8af6cf88
DV
10729 "active crtc, but not enabled in sw tracking\n");
10730
b2784e15 10731 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10732 if (encoder->base.crtc != &crtc->base)
10733 continue;
10734 enabled = true;
10735 if (encoder->connectors_active)
10736 active = true;
10737 }
6c49f241 10738
e2c719b7 10739 I915_STATE_WARN(active != crtc->active,
8af6cf88
DV
10740 "crtc's computed active state doesn't match tracked active state "
10741 "(expected %i, found %i)\n", active, crtc->active);
e2c719b7 10742 I915_STATE_WARN(enabled != crtc->base.enabled,
8af6cf88
DV
10743 "crtc's computed enabled state doesn't match tracked enabled state "
10744 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10745
0e8ffe1b
DV
10746 active = dev_priv->display.get_pipe_config(crtc,
10747 &pipe_config);
d62cf62a 10748
b6b5d049
VS
10749 /* hw state is inconsistent with the pipe quirk */
10750 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10751 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
10752 active = crtc->active;
10753
b2784e15 10754 for_each_intel_encoder(dev, encoder) {
3eaba51c 10755 enum pipe pipe;
6c49f241
DV
10756 if (encoder->base.crtc != &crtc->base)
10757 continue;
1d37b689 10758 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10759 encoder->get_config(encoder, &pipe_config);
10760 }
10761
e2c719b7 10762 I915_STATE_WARN(crtc->active != active,
0e8ffe1b
DV
10763 "crtc active state doesn't match with hw state "
10764 "(expected %i, found %i)\n", crtc->active, active);
10765
c0b03411
DV
10766 if (active &&
10767 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
e2c719b7 10768 I915_STATE_WARN(1, "pipe state doesn't match!\n");
c0b03411
DV
10769 intel_dump_pipe_config(crtc, &pipe_config,
10770 "[hw state]");
10771 intel_dump_pipe_config(crtc, &crtc->config,
10772 "[sw state]");
10773 }
8af6cf88
DV
10774 }
10775}
10776
91d1b4bd
DV
10777static void
10778check_shared_dpll_state(struct drm_device *dev)
10779{
fbee40df 10780 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10781 struct intel_crtc *crtc;
10782 struct intel_dpll_hw_state dpll_hw_state;
10783 int i;
5358901f
DV
10784
10785 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10786 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10787 int enabled_crtcs = 0, active_crtcs = 0;
10788 bool active;
10789
10790 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10791
10792 DRM_DEBUG_KMS("%s\n", pll->name);
10793
10794 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10795
e2c719b7 10796 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 10797 "more active pll users than references: %i vs %i\n",
3e369b76 10798 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 10799 I915_STATE_WARN(pll->active && !pll->on,
5358901f 10800 "pll in active use but not on in sw tracking\n");
e2c719b7 10801 I915_STATE_WARN(pll->on && !pll->active,
35c95375 10802 "pll in on but not on in use in sw tracking\n");
e2c719b7 10803 I915_STATE_WARN(pll->on != active,
5358901f
DV
10804 "pll on state mismatch (expected %i, found %i)\n",
10805 pll->on, active);
10806
d3fcc808 10807 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10808 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10809 enabled_crtcs++;
10810 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10811 active_crtcs++;
10812 }
e2c719b7 10813 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
10814 "pll active crtcs mismatch (expected %i, found %i)\n",
10815 pll->active, active_crtcs);
e2c719b7 10816 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 10817 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 10818 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 10819
e2c719b7 10820 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
10821 sizeof(dpll_hw_state)),
10822 "pll hw state mismatch\n");
5358901f 10823 }
8af6cf88
DV
10824}
10825
91d1b4bd
DV
10826void
10827intel_modeset_check_state(struct drm_device *dev)
10828{
08db6652 10829 check_wm_state(dev);
91d1b4bd
DV
10830 check_connector_state(dev);
10831 check_encoder_state(dev);
10832 check_crtc_state(dev);
10833 check_shared_dpll_state(dev);
10834}
10835
18442d08
VS
10836void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10837 int dotclock)
10838{
10839 /*
10840 * FDI already provided one idea for the dotclock.
10841 * Yell if the encoder disagrees.
10842 */
241bfc38 10843 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10844 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10845 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10846}
10847
80715b2f
VS
10848static void update_scanline_offset(struct intel_crtc *crtc)
10849{
10850 struct drm_device *dev = crtc->base.dev;
10851
10852 /*
10853 * The scanline counter increments at the leading edge of hsync.
10854 *
10855 * On most platforms it starts counting from vtotal-1 on the
10856 * first active line. That means the scanline counter value is
10857 * always one less than what we would expect. Ie. just after
10858 * start of vblank, which also occurs at start of hsync (on the
10859 * last active line), the scanline counter will read vblank_start-1.
10860 *
10861 * On gen2 the scanline counter starts counting from 1 instead
10862 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10863 * to keep the value positive), instead of adding one.
10864 *
10865 * On HSW+ the behaviour of the scanline counter depends on the output
10866 * type. For DP ports it behaves like most other platforms, but on HDMI
10867 * there's an extra 1 line difference. So we need to add two instead of
10868 * one to the value.
10869 */
10870 if (IS_GEN2(dev)) {
10871 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10872 int vtotal;
10873
10874 vtotal = mode->crtc_vtotal;
10875 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10876 vtotal /= 2;
10877
10878 crtc->scanline_offset = vtotal - 1;
10879 } else if (HAS_DDI(dev) &&
409ee761 10880 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
10881 crtc->scanline_offset = 2;
10882 } else
10883 crtc->scanline_offset = 1;
10884}
10885
7f27126e
JB
10886static struct intel_crtc_config *
10887intel_modeset_compute_config(struct drm_crtc *crtc,
10888 struct drm_display_mode *mode,
10889 struct drm_framebuffer *fb,
10890 unsigned *modeset_pipes,
10891 unsigned *prepare_pipes,
10892 unsigned *disable_pipes)
10893{
10894 struct intel_crtc_config *pipe_config = NULL;
10895
10896 intel_modeset_affected_pipes(crtc, modeset_pipes,
10897 prepare_pipes, disable_pipes);
10898
10899 if ((*modeset_pipes) == 0)
10900 goto out;
10901
10902 /*
10903 * Note this needs changes when we start tracking multiple modes
10904 * and crtcs. At that point we'll need to compute the whole config
10905 * (i.e. one pipe_config for each crtc) rather than just the one
10906 * for this crtc.
10907 */
10908 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10909 if (IS_ERR(pipe_config)) {
10910 goto out;
10911 }
10912 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10913 "[modeset]");
7f27126e
JB
10914
10915out:
10916 return pipe_config;
10917}
10918
f30da187
DV
10919static int __intel_set_mode(struct drm_crtc *crtc,
10920 struct drm_display_mode *mode,
7f27126e
JB
10921 int x, int y, struct drm_framebuffer *fb,
10922 struct intel_crtc_config *pipe_config,
10923 unsigned modeset_pipes,
10924 unsigned prepare_pipes,
10925 unsigned disable_pipes)
a6778b3c
DV
10926{
10927 struct drm_device *dev = crtc->dev;
fbee40df 10928 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10929 struct drm_display_mode *saved_mode;
25c5b266 10930 struct intel_crtc *intel_crtc;
c0c36b94 10931 int ret = 0;
a6778b3c 10932
4b4b9238 10933 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10934 if (!saved_mode)
10935 return -ENOMEM;
a6778b3c 10936
3ac18232 10937 *saved_mode = crtc->mode;
a6778b3c 10938
b9950a13
VS
10939 if (modeset_pipes)
10940 to_intel_crtc(crtc)->new_config = pipe_config;
10941
30a970c6
JB
10942 /*
10943 * See if the config requires any additional preparation, e.g.
10944 * to adjust global state with pipes off. We need to do this
10945 * here so we can get the modeset_pipe updated config for the new
10946 * mode set on this crtc. For other crtcs we need to use the
10947 * adjusted_mode bits in the crtc directly.
10948 */
c164f833 10949 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10950 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10951
c164f833
VS
10952 /* may have added more to prepare_pipes than we should */
10953 prepare_pipes &= ~disable_pipes;
10954 }
10955
8bd31e67
ACO
10956 if (dev_priv->display.crtc_compute_clock) {
10957 unsigned clear_pipes = modeset_pipes | disable_pipes;
10958
10959 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10960 if (ret)
10961 goto done;
10962
10963 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
10964 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
10965 if (ret) {
10966 intel_shared_dpll_abort_config(dev_priv);
10967 goto done;
10968 }
10969 }
10970 }
10971
460da916
DV
10972 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10973 intel_crtc_disable(&intel_crtc->base);
10974
ea9d758d
DV
10975 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10976 if (intel_crtc->base.enabled)
10977 dev_priv->display.crtc_disable(&intel_crtc->base);
10978 }
a6778b3c 10979
6c4c86f5
DV
10980 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10981 * to set it here already despite that we pass it down the callchain.
7f27126e
JB
10982 *
10983 * Note we'll need to fix this up when we start tracking multiple
10984 * pipes; here we assume a single modeset_pipe and only track the
10985 * single crtc and mode.
f6e5b160 10986 */
b8cecdf5 10987 if (modeset_pipes) {
25c5b266 10988 crtc->mode = *mode;
b8cecdf5
DV
10989 /* mode_set/enable/disable functions rely on a correct pipe
10990 * config. */
10991 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10992 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10993
10994 /*
10995 * Calculate and store various constants which
10996 * are later needed by vblank and swap-completion
10997 * timestamping. They are derived from true hwmode.
10998 */
10999 drm_calc_timestamping_constants(crtc,
11000 &pipe_config->adjusted_mode);
b8cecdf5 11001 }
7758a113 11002
ea9d758d
DV
11003 /* Only after disabling all output pipelines that will be changed can we
11004 * update the the output configuration. */
11005 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 11006
50f6e502 11007 modeset_update_crtc_power_domains(dev);
47fab737 11008
a6778b3c
DV
11009 /* Set up the DPLL and any encoders state that needs to adjust or depend
11010 * on the DPLL.
f6e5b160 11011 */
25c5b266 11012 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
455a6808
GP
11013 struct drm_plane *primary = intel_crtc->base.primary;
11014 int vdisplay, hdisplay;
4c10794f 11015
455a6808
GP
11016 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11017 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11018 fb, 0, 0,
11019 hdisplay, vdisplay,
11020 x << 16, y << 16,
11021 hdisplay << 16, vdisplay << 16);
a6778b3c
DV
11022 }
11023
11024 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
11025 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11026 update_scanline_offset(intel_crtc);
11027
25c5b266 11028 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 11029 }
a6778b3c 11030
a6778b3c
DV
11031 /* FIXME: add subpixel order */
11032done:
4b4b9238 11033 if (ret && crtc->enabled)
3ac18232 11034 crtc->mode = *saved_mode;
a6778b3c 11035
b8cecdf5 11036 kfree(pipe_config);
3ac18232 11037 kfree(saved_mode);
a6778b3c 11038 return ret;
f6e5b160
CW
11039}
11040
7f27126e
JB
11041static int intel_set_mode_pipes(struct drm_crtc *crtc,
11042 struct drm_display_mode *mode,
11043 int x, int y, struct drm_framebuffer *fb,
11044 struct intel_crtc_config *pipe_config,
11045 unsigned modeset_pipes,
11046 unsigned prepare_pipes,
11047 unsigned disable_pipes)
f30da187
DV
11048{
11049 int ret;
11050
7f27126e
JB
11051 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11052 prepare_pipes, disable_pipes);
f30da187
DV
11053
11054 if (ret == 0)
11055 intel_modeset_check_state(crtc->dev);
11056
11057 return ret;
11058}
11059
7f27126e
JB
11060static int intel_set_mode(struct drm_crtc *crtc,
11061 struct drm_display_mode *mode,
11062 int x, int y, struct drm_framebuffer *fb)
11063{
11064 struct intel_crtc_config *pipe_config;
11065 unsigned modeset_pipes, prepare_pipes, disable_pipes;
11066
11067 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11068 &modeset_pipes,
11069 &prepare_pipes,
11070 &disable_pipes);
11071
11072 if (IS_ERR(pipe_config))
11073 return PTR_ERR(pipe_config);
11074
11075 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11076 modeset_pipes, prepare_pipes,
11077 disable_pipes);
11078}
11079
c0c36b94
CW
11080void intel_crtc_restore_mode(struct drm_crtc *crtc)
11081{
f4510a27 11082 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
11083}
11084
25c5b266
DV
11085#undef for_each_intel_crtc_masked
11086
d9e55608
DV
11087static void intel_set_config_free(struct intel_set_config *config)
11088{
11089 if (!config)
11090 return;
11091
1aa4b628
DV
11092 kfree(config->save_connector_encoders);
11093 kfree(config->save_encoder_crtcs);
7668851f 11094 kfree(config->save_crtc_enabled);
d9e55608
DV
11095 kfree(config);
11096}
11097
85f9eb71
DV
11098static int intel_set_config_save_state(struct drm_device *dev,
11099 struct intel_set_config *config)
11100{
7668851f 11101 struct drm_crtc *crtc;
85f9eb71
DV
11102 struct drm_encoder *encoder;
11103 struct drm_connector *connector;
11104 int count;
11105
7668851f
VS
11106 config->save_crtc_enabled =
11107 kcalloc(dev->mode_config.num_crtc,
11108 sizeof(bool), GFP_KERNEL);
11109 if (!config->save_crtc_enabled)
11110 return -ENOMEM;
11111
1aa4b628
DV
11112 config->save_encoder_crtcs =
11113 kcalloc(dev->mode_config.num_encoder,
11114 sizeof(struct drm_crtc *), GFP_KERNEL);
11115 if (!config->save_encoder_crtcs)
85f9eb71
DV
11116 return -ENOMEM;
11117
1aa4b628
DV
11118 config->save_connector_encoders =
11119 kcalloc(dev->mode_config.num_connector,
11120 sizeof(struct drm_encoder *), GFP_KERNEL);
11121 if (!config->save_connector_encoders)
85f9eb71
DV
11122 return -ENOMEM;
11123
11124 /* Copy data. Note that driver private data is not affected.
11125 * Should anything bad happen only the expected state is
11126 * restored, not the drivers personal bookkeeping.
11127 */
7668851f 11128 count = 0;
70e1e0ec 11129 for_each_crtc(dev, crtc) {
7668851f
VS
11130 config->save_crtc_enabled[count++] = crtc->enabled;
11131 }
11132
85f9eb71
DV
11133 count = 0;
11134 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 11135 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
11136 }
11137
11138 count = 0;
11139 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 11140 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
11141 }
11142
11143 return 0;
11144}
11145
11146static void intel_set_config_restore_state(struct drm_device *dev,
11147 struct intel_set_config *config)
11148{
7668851f 11149 struct intel_crtc *crtc;
9a935856
DV
11150 struct intel_encoder *encoder;
11151 struct intel_connector *connector;
85f9eb71
DV
11152 int count;
11153
7668851f 11154 count = 0;
d3fcc808 11155 for_each_intel_crtc(dev, crtc) {
7668851f 11156 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
11157
11158 if (crtc->new_enabled)
11159 crtc->new_config = &crtc->config;
11160 else
11161 crtc->new_config = NULL;
7668851f
VS
11162 }
11163
85f9eb71 11164 count = 0;
b2784e15 11165 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11166 encoder->new_crtc =
11167 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
11168 }
11169
11170 count = 0;
9a935856
DV
11171 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11172 connector->new_encoder =
11173 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11174 }
11175}
11176
e3de42b6 11177static bool
2e57f47d 11178is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11179{
11180 int i;
11181
2e57f47d
CW
11182 if (set->num_connectors == 0)
11183 return false;
11184
11185 if (WARN_ON(set->connectors == NULL))
11186 return false;
11187
11188 for (i = 0; i < set->num_connectors; i++)
11189 if (set->connectors[i]->encoder &&
11190 set->connectors[i]->encoder->crtc == set->crtc &&
11191 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11192 return true;
11193
11194 return false;
11195}
11196
5e2b584e
DV
11197static void
11198intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11199 struct intel_set_config *config)
11200{
11201
11202 /* We should be able to check here if the fb has the same properties
11203 * and then just flip_or_move it */
2e57f47d
CW
11204 if (is_crtc_connector_off(set)) {
11205 config->mode_changed = true;
f4510a27 11206 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11207 /*
11208 * If we have no fb, we can only flip as long as the crtc is
11209 * active, otherwise we need a full mode set. The crtc may
11210 * be active if we've only disabled the primary plane, or
11211 * in fastboot situations.
11212 */
f4510a27 11213 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11214 struct intel_crtc *intel_crtc =
11215 to_intel_crtc(set->crtc);
11216
3b150f08 11217 if (intel_crtc->active) {
319d9827
JB
11218 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11219 config->fb_changed = true;
11220 } else {
11221 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11222 config->mode_changed = true;
11223 }
5e2b584e
DV
11224 } else if (set->fb == NULL) {
11225 config->mode_changed = true;
72f4901e 11226 } else if (set->fb->pixel_format !=
f4510a27 11227 set->crtc->primary->fb->pixel_format) {
5e2b584e 11228 config->mode_changed = true;
e3de42b6 11229 } else {
5e2b584e 11230 config->fb_changed = true;
e3de42b6 11231 }
5e2b584e
DV
11232 }
11233
835c5873 11234 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11235 config->fb_changed = true;
11236
11237 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11238 DRM_DEBUG_KMS("modes are different, full mode set\n");
11239 drm_mode_debug_printmodeline(&set->crtc->mode);
11240 drm_mode_debug_printmodeline(set->mode);
11241 config->mode_changed = true;
11242 }
a1d95703
CW
11243
11244 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11245 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11246}
11247
2e431051 11248static int
9a935856
DV
11249intel_modeset_stage_output_state(struct drm_device *dev,
11250 struct drm_mode_set *set,
11251 struct intel_set_config *config)
50f56119 11252{
9a935856
DV
11253 struct intel_connector *connector;
11254 struct intel_encoder *encoder;
7668851f 11255 struct intel_crtc *crtc;
f3f08572 11256 int ro;
50f56119 11257
9abdda74 11258 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11259 * of connectors. For paranoia, double-check this. */
11260 WARN_ON(!set->fb && (set->num_connectors != 0));
11261 WARN_ON(set->fb && (set->num_connectors == 0));
11262
9a935856
DV
11263 list_for_each_entry(connector, &dev->mode_config.connector_list,
11264 base.head) {
11265 /* Otherwise traverse passed in connector list and get encoders
11266 * for them. */
50f56119 11267 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11268 if (set->connectors[ro] == &connector->base) {
0e32b39c 11269 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11270 break;
11271 }
11272 }
11273
9a935856
DV
11274 /* If we disable the crtc, disable all its connectors. Also, if
11275 * the connector is on the changing crtc but not on the new
11276 * connector list, disable it. */
11277 if ((!set->fb || ro == set->num_connectors) &&
11278 connector->base.encoder &&
11279 connector->base.encoder->crtc == set->crtc) {
11280 connector->new_encoder = NULL;
11281
11282 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11283 connector->base.base.id,
c23cc417 11284 connector->base.name);
9a935856
DV
11285 }
11286
11287
11288 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 11289 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 11290 config->mode_changed = true;
50f56119
DV
11291 }
11292 }
9a935856 11293 /* connector->new_encoder is now updated for all connectors. */
50f56119 11294
9a935856 11295 /* Update crtc of enabled connectors. */
9a935856
DV
11296 list_for_each_entry(connector, &dev->mode_config.connector_list,
11297 base.head) {
7668851f
VS
11298 struct drm_crtc *new_crtc;
11299
9a935856 11300 if (!connector->new_encoder)
50f56119
DV
11301 continue;
11302
9a935856 11303 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11304
11305 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11306 if (set->connectors[ro] == &connector->base)
50f56119
DV
11307 new_crtc = set->crtc;
11308 }
11309
11310 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11311 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11312 new_crtc)) {
5e2b584e 11313 return -EINVAL;
50f56119 11314 }
0e32b39c 11315 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11316
11317 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11318 connector->base.base.id,
c23cc417 11319 connector->base.name,
9a935856
DV
11320 new_crtc->base.id);
11321 }
11322
11323 /* Check for any encoders that needs to be disabled. */
b2784e15 11324 for_each_intel_encoder(dev, encoder) {
5a65f358 11325 int num_connectors = 0;
9a935856
DV
11326 list_for_each_entry(connector,
11327 &dev->mode_config.connector_list,
11328 base.head) {
11329 if (connector->new_encoder == encoder) {
11330 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11331 num_connectors++;
9a935856
DV
11332 }
11333 }
5a65f358
PZ
11334
11335 if (num_connectors == 0)
11336 encoder->new_crtc = NULL;
11337 else if (num_connectors > 1)
11338 return -EINVAL;
11339
9a935856
DV
11340 /* Only now check for crtc changes so we don't miss encoders
11341 * that will be disabled. */
11342 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 11343 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 11344 config->mode_changed = true;
50f56119
DV
11345 }
11346 }
9a935856 11347 /* Now we've also updated encoder->new_crtc for all encoders. */
0e32b39c
DA
11348 list_for_each_entry(connector, &dev->mode_config.connector_list,
11349 base.head) {
11350 if (connector->new_encoder)
11351 if (connector->new_encoder != connector->encoder)
11352 connector->encoder = connector->new_encoder;
11353 }
d3fcc808 11354 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11355 crtc->new_enabled = false;
11356
b2784e15 11357 for_each_intel_encoder(dev, encoder) {
7668851f
VS
11358 if (encoder->new_crtc == crtc) {
11359 crtc->new_enabled = true;
11360 break;
11361 }
11362 }
11363
11364 if (crtc->new_enabled != crtc->base.enabled) {
11365 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11366 crtc->new_enabled ? "en" : "dis");
11367 config->mode_changed = true;
11368 }
7bd0a8e7
VS
11369
11370 if (crtc->new_enabled)
11371 crtc->new_config = &crtc->config;
11372 else
11373 crtc->new_config = NULL;
7668851f
VS
11374 }
11375
2e431051
DV
11376 return 0;
11377}
11378
7d00a1f5
VS
11379static void disable_crtc_nofb(struct intel_crtc *crtc)
11380{
11381 struct drm_device *dev = crtc->base.dev;
11382 struct intel_encoder *encoder;
11383 struct intel_connector *connector;
11384
11385 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11386 pipe_name(crtc->pipe));
11387
11388 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11389 if (connector->new_encoder &&
11390 connector->new_encoder->new_crtc == crtc)
11391 connector->new_encoder = NULL;
11392 }
11393
b2784e15 11394 for_each_intel_encoder(dev, encoder) {
7d00a1f5
VS
11395 if (encoder->new_crtc == crtc)
11396 encoder->new_crtc = NULL;
11397 }
11398
11399 crtc->new_enabled = false;
7bd0a8e7 11400 crtc->new_config = NULL;
7d00a1f5
VS
11401}
11402
2e431051
DV
11403static int intel_crtc_set_config(struct drm_mode_set *set)
11404{
11405 struct drm_device *dev;
2e431051
DV
11406 struct drm_mode_set save_set;
11407 struct intel_set_config *config;
50f52756
JB
11408 struct intel_crtc_config *pipe_config;
11409 unsigned modeset_pipes, prepare_pipes, disable_pipes;
2e431051 11410 int ret;
2e431051 11411
8d3e375e
DV
11412 BUG_ON(!set);
11413 BUG_ON(!set->crtc);
11414 BUG_ON(!set->crtc->helper_private);
2e431051 11415
7e53f3a4
DV
11416 /* Enforce sane interface api - has been abused by the fb helper. */
11417 BUG_ON(!set->mode && set->fb);
11418 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11419
2e431051
DV
11420 if (set->fb) {
11421 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11422 set->crtc->base.id, set->fb->base.id,
11423 (int)set->num_connectors, set->x, set->y);
11424 } else {
11425 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11426 }
11427
11428 dev = set->crtc->dev;
11429
11430 ret = -ENOMEM;
11431 config = kzalloc(sizeof(*config), GFP_KERNEL);
11432 if (!config)
11433 goto out_config;
11434
11435 ret = intel_set_config_save_state(dev, config);
11436 if (ret)
11437 goto out_config;
11438
11439 save_set.crtc = set->crtc;
11440 save_set.mode = &set->crtc->mode;
11441 save_set.x = set->crtc->x;
11442 save_set.y = set->crtc->y;
f4510a27 11443 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11444
11445 /* Compute whether we need a full modeset, only an fb base update or no
11446 * change at all. In the future we might also check whether only the
11447 * mode changed, e.g. for LVDS where we only change the panel fitter in
11448 * such cases. */
11449 intel_set_config_compute_mode_changes(set, config);
11450
9a935856 11451 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11452 if (ret)
11453 goto fail;
11454
50f52756
JB
11455 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11456 set->fb,
11457 &modeset_pipes,
11458 &prepare_pipes,
11459 &disable_pipes);
20664591 11460 if (IS_ERR(pipe_config)) {
6ac0483b 11461 ret = PTR_ERR(pipe_config);
50f52756 11462 goto fail;
20664591 11463 } else if (pipe_config) {
b9950a13 11464 if (pipe_config->has_audio !=
20664591
JB
11465 to_intel_crtc(set->crtc)->config.has_audio)
11466 config->mode_changed = true;
11467
af15d2ce
JB
11468 /*
11469 * Note we have an issue here with infoframes: current code
11470 * only updates them on the full mode set path per hw
11471 * requirements. So here we should be checking for any
11472 * required changes and forcing a mode set.
11473 */
20664591 11474 }
50f52756
JB
11475
11476 /* set_mode will free it in the mode_changed case */
11477 if (!config->mode_changed)
11478 kfree(pipe_config);
11479
1f9954d0
JB
11480 intel_update_pipe_size(to_intel_crtc(set->crtc));
11481
5e2b584e 11482 if (config->mode_changed) {
50f52756
JB
11483 ret = intel_set_mode_pipes(set->crtc, set->mode,
11484 set->x, set->y, set->fb, pipe_config,
11485 modeset_pipes, prepare_pipes,
11486 disable_pipes);
5e2b584e 11487 } else if (config->fb_changed) {
3b150f08 11488 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
455a6808
GP
11489 struct drm_plane *primary = set->crtc->primary;
11490 int vdisplay, hdisplay;
11491
11492 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11493 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11494 0, 0, hdisplay, vdisplay,
11495 set->x << 16, set->y << 16,
11496 hdisplay << 16, vdisplay << 16);
3b150f08
MR
11497
11498 /*
11499 * We need to make sure the primary plane is re-enabled if it
11500 * has previously been turned off.
11501 */
11502 if (!intel_crtc->primary_enabled && ret == 0) {
11503 WARN_ON(!intel_crtc->active);
fdd508a6 11504 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
3b150f08
MR
11505 }
11506
7ca51a3a
JB
11507 /*
11508 * In the fastboot case this may be our only check of the
11509 * state after boot. It would be better to only do it on
11510 * the first update, but we don't have a nice way of doing that
11511 * (and really, set_config isn't used much for high freq page
11512 * flipping, so increasing its cost here shouldn't be a big
11513 * deal).
11514 */
d330a953 11515 if (i915.fastboot && ret == 0)
7ca51a3a 11516 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11517 }
11518
2d05eae1 11519 if (ret) {
bf67dfeb
DV
11520 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11521 set->crtc->base.id, ret);
50f56119 11522fail:
2d05eae1 11523 intel_set_config_restore_state(dev, config);
50f56119 11524
7d00a1f5
VS
11525 /*
11526 * HACK: if the pipe was on, but we didn't have a framebuffer,
11527 * force the pipe off to avoid oopsing in the modeset code
11528 * due to fb==NULL. This should only happen during boot since
11529 * we don't yet reconstruct the FB from the hardware state.
11530 */
11531 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11532 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11533
2d05eae1
CW
11534 /* Try to restore the config */
11535 if (config->mode_changed &&
11536 intel_set_mode(save_set.crtc, save_set.mode,
11537 save_set.x, save_set.y, save_set.fb))
11538 DRM_ERROR("failed to restore config after modeset failure\n");
11539 }
50f56119 11540
d9e55608
DV
11541out_config:
11542 intel_set_config_free(config);
50f56119
DV
11543 return ret;
11544}
f6e5b160
CW
11545
11546static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11547 .gamma_set = intel_crtc_gamma_set,
50f56119 11548 .set_config = intel_crtc_set_config,
f6e5b160
CW
11549 .destroy = intel_crtc_destroy,
11550 .page_flip = intel_crtc_page_flip,
11551};
11552
5358901f
DV
11553static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11554 struct intel_shared_dpll *pll,
11555 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11556{
5358901f 11557 uint32_t val;
ee7b9f93 11558
f458ebbc 11559 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
11560 return false;
11561
5358901f 11562 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11563 hw_state->dpll = val;
11564 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11565 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11566
11567 return val & DPLL_VCO_ENABLE;
11568}
11569
15bdd4cf
DV
11570static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11571 struct intel_shared_dpll *pll)
11572{
3e369b76
ACO
11573 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11574 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
11575}
11576
e7b903d2
DV
11577static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11578 struct intel_shared_dpll *pll)
11579{
e7b903d2 11580 /* PCH refclock must be enabled first */
89eff4be 11581 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11582
3e369b76 11583 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
11584
11585 /* Wait for the clocks to stabilize. */
11586 POSTING_READ(PCH_DPLL(pll->id));
11587 udelay(150);
11588
11589 /* The pixel multiplier can only be updated once the
11590 * DPLL is enabled and the clocks are stable.
11591 *
11592 * So write it again.
11593 */
3e369b76 11594 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 11595 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11596 udelay(200);
11597}
11598
11599static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11600 struct intel_shared_dpll *pll)
11601{
11602 struct drm_device *dev = dev_priv->dev;
11603 struct intel_crtc *crtc;
e7b903d2
DV
11604
11605 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11606 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11607 if (intel_crtc_to_shared_dpll(crtc) == pll)
11608 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11609 }
11610
15bdd4cf
DV
11611 I915_WRITE(PCH_DPLL(pll->id), 0);
11612 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11613 udelay(200);
11614}
11615
46edb027
DV
11616static char *ibx_pch_dpll_names[] = {
11617 "PCH DPLL A",
11618 "PCH DPLL B",
11619};
11620
7c74ade1 11621static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11622{
e7b903d2 11623 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11624 int i;
11625
7c74ade1 11626 dev_priv->num_shared_dpll = 2;
ee7b9f93 11627
e72f9fbf 11628 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11629 dev_priv->shared_dplls[i].id = i;
11630 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11631 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11632 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11633 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11634 dev_priv->shared_dplls[i].get_hw_state =
11635 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11636 }
11637}
11638
7c74ade1
DV
11639static void intel_shared_dpll_init(struct drm_device *dev)
11640{
e7b903d2 11641 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11642
9cd86933
DV
11643 if (HAS_DDI(dev))
11644 intel_ddi_pll_init(dev);
11645 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11646 ibx_pch_dpll_init(dev);
11647 else
11648 dev_priv->num_shared_dpll = 0;
11649
11650 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11651}
11652
6beb8c23
MR
11653/**
11654 * intel_prepare_plane_fb - Prepare fb for usage on plane
11655 * @plane: drm plane to prepare for
11656 * @fb: framebuffer to prepare for presentation
11657 *
11658 * Prepares a framebuffer for usage on a display plane. Generally this
11659 * involves pinning the underlying object and updating the frontbuffer tracking
11660 * bits. Some older platforms need special physical address handling for
11661 * cursor planes.
11662 *
11663 * Returns 0 on success, negative error code on failure.
11664 */
11665int
11666intel_prepare_plane_fb(struct drm_plane *plane,
11667 struct drm_framebuffer *fb)
11668{
11669 struct drm_device *dev = plane->dev;
11670 struct intel_plane *intel_plane = to_intel_plane(plane);
11671 enum pipe pipe = intel_plane->pipe;
11672 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11673 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11674 unsigned frontbuffer_bits = 0;
11675 int ret = 0;
11676
11677 if (WARN_ON(fb == plane->fb || !obj))
11678 return 0;
11679
11680 switch (plane->type) {
11681 case DRM_PLANE_TYPE_PRIMARY:
11682 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11683 break;
11684 case DRM_PLANE_TYPE_CURSOR:
11685 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11686 break;
11687 case DRM_PLANE_TYPE_OVERLAY:
11688 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11689 break;
11690 }
11691
11692 mutex_lock(&dev->struct_mutex);
11693
11694 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11695 INTEL_INFO(dev)->cursor_needs_physical) {
11696 int align = IS_I830(dev) ? 16 * 1024 : 256;
11697 ret = i915_gem_object_attach_phys(obj, align);
11698 if (ret)
11699 DRM_DEBUG_KMS("failed to attach phys object\n");
11700 } else {
11701 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11702 }
11703
11704 if (ret == 0)
11705 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11706
11707 mutex_unlock(&dev->struct_mutex);
11708
11709 return ret;
11710}
11711
38f3ce3a
MR
11712/**
11713 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11714 * @plane: drm plane to clean up for
11715 * @fb: old framebuffer that was on plane
11716 *
11717 * Cleans up a framebuffer that has just been removed from a plane.
11718 */
11719void
11720intel_cleanup_plane_fb(struct drm_plane *plane,
11721 struct drm_framebuffer *fb)
11722{
11723 struct drm_device *dev = plane->dev;
11724 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11725
11726 if (WARN_ON(!obj))
11727 return;
11728
11729 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11730 !INTEL_INFO(dev)->cursor_needs_physical) {
11731 mutex_lock(&dev->struct_mutex);
11732 intel_unpin_fb_obj(obj);
11733 mutex_unlock(&dev->struct_mutex);
11734 }
11735}
11736
465c120c 11737static int
3c692a41
GP
11738intel_check_primary_plane(struct drm_plane *plane,
11739 struct intel_plane_state *state)
11740{
32b7eeec
MR
11741 struct drm_device *dev = plane->dev;
11742 struct drm_i915_private *dev_priv = dev->dev_private;
2b875c22 11743 struct drm_crtc *crtc = state->base.crtc;
32b7eeec
MR
11744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11745 struct intel_plane *intel_plane = to_intel_plane(plane);
2b875c22 11746 struct drm_framebuffer *fb = state->base.fb;
3c692a41
GP
11747 struct drm_rect *dest = &state->dst;
11748 struct drm_rect *src = &state->src;
11749 const struct drm_rect *clip = &state->clip;
c59cb179
MR
11750 int ret;
11751
11752 ret = drm_plane_helper_check_update(plane, crtc, fb,
11753 src, dest, clip,
11754 DRM_PLANE_HELPER_NO_SCALING,
11755 DRM_PLANE_HELPER_NO_SCALING,
11756 false, true, &state->visible);
11757 if (ret)
11758 return ret;
ccc759dc 11759
32b7eeec
MR
11760 if (intel_crtc->active) {
11761 intel_crtc->atomic.wait_for_flips = true;
11762
11763 /*
11764 * FBC does not work on some platforms for rotated
11765 * planes, so disable it when rotation is not 0 and
11766 * update it when rotation is set back to 0.
11767 *
11768 * FIXME: This is redundant with the fbc update done in
11769 * the primary plane enable function except that that
11770 * one is done too late. We eventually need to unify
11771 * this.
11772 */
11773 if (intel_crtc->primary_enabled &&
11774 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11775 dev_priv->fbc.plane == intel_crtc->plane &&
11776 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11777 intel_crtc->atomic.disable_fbc = true;
11778 }
11779
11780 if (state->visible) {
11781 /*
11782 * BDW signals flip done immediately if the plane
11783 * is disabled, even if the plane enable is already
11784 * armed to occur at the next vblank :(
11785 */
11786 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11787 intel_crtc->atomic.wait_vblank = true;
11788 }
11789
11790 intel_crtc->atomic.fb_bits |=
11791 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11792
11793 intel_crtc->atomic.update_fbc = true;
c59cb179
MR
11794 }
11795
11796 return 0;
3c692a41
GP
11797}
11798
14af293f
GP
11799static void
11800intel_commit_primary_plane(struct drm_plane *plane,
11801 struct intel_plane_state *state)
11802{
2b875c22
MR
11803 struct drm_crtc *crtc = state->base.crtc;
11804 struct drm_framebuffer *fb = state->base.fb;
11805 struct drm_device *dev = plane->dev;
14af293f
GP
11806 struct drm_i915_private *dev_priv = dev->dev_private;
11807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14af293f 11808 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
14af293f
GP
11809 struct intel_plane *intel_plane = to_intel_plane(plane);
11810 struct drm_rect *src = &state->src;
cf4c7c12
MR
11811
11812 plane->fb = fb;
9dc806fc
MR
11813 crtc->x = src->x1 >> 16;
11814 crtc->y = src->y1 >> 16;
ccc759dc
GP
11815
11816 intel_plane->crtc_x = state->orig_dst.x1;
11817 intel_plane->crtc_y = state->orig_dst.y1;
11818 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11819 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11820 intel_plane->src_x = state->orig_src.x1;
11821 intel_plane->src_y = state->orig_src.y1;
11822 intel_plane->src_w = drm_rect_width(&state->orig_src);
11823 intel_plane->src_h = drm_rect_height(&state->orig_src);
11824 intel_plane->obj = obj;
4c34574f 11825
ccc759dc 11826 if (intel_crtc->active) {
ccc759dc 11827 if (state->visible) {
ccc759dc
GP
11828 /* FIXME: kill this fastboot hack */
11829 intel_update_pipe_size(intel_crtc);
465c120c 11830
ccc759dc 11831 intel_crtc->primary_enabled = true;
465c120c 11832
ccc759dc
GP
11833 dev_priv->display.update_primary_plane(crtc, plane->fb,
11834 crtc->x, crtc->y);
ccc759dc
GP
11835 } else {
11836 /*
11837 * If clipping results in a non-visible primary plane,
11838 * we'll disable the primary plane. Note that this is
11839 * a bit different than what happens if userspace
11840 * explicitly disables the plane by passing fb=0
11841 * because plane->fb still gets set and pinned.
11842 */
11843 intel_disable_primary_hw_plane(plane, crtc);
48404c1e 11844 }
32b7eeec
MR
11845 }
11846}
11847
11848static void intel_begin_crtc_commit(struct drm_crtc *crtc)
11849{
11850 struct drm_device *dev = crtc->dev;
11851 struct drm_i915_private *dev_priv = dev->dev_private;
11852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
465c120c 11853
32b7eeec
MR
11854 if (intel_crtc->atomic.wait_for_flips)
11855 intel_crtc_wait_for_pending_flips(crtc);
ccc759dc 11856
32b7eeec
MR
11857 if (intel_crtc->atomic.disable_fbc)
11858 intel_fbc_disable(dev);
11859
11860 if (intel_crtc->atomic.pre_disable_primary)
11861 intel_pre_disable_primary(crtc);
11862
11863 if (intel_crtc->atomic.update_wm)
11864 intel_update_watermarks(crtc);
11865
11866 intel_runtime_pm_get(dev_priv);
11867}
11868
11869static void intel_finish_crtc_commit(struct drm_crtc *crtc)
11870{
11871 struct drm_device *dev = crtc->dev;
11872 struct drm_i915_private *dev_priv = dev->dev_private;
11873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11874 struct drm_plane *p;
11875
11876 intel_runtime_pm_put(dev_priv);
11877
11878 if (intel_crtc->atomic.wait_vblank)
11879 intel_wait_for_vblank(dev, intel_crtc->pipe);
11880
11881 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
11882
11883 if (intel_crtc->atomic.update_fbc) {
ccc759dc 11884 mutex_lock(&dev->struct_mutex);
7ff0ebcc 11885 intel_fbc_update(dev);
ccc759dc 11886 mutex_unlock(&dev->struct_mutex);
ce54d85a 11887 }
32b7eeec
MR
11888
11889 if (intel_crtc->atomic.post_enable_primary)
11890 intel_post_enable_primary(crtc);
11891
11892 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
11893 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
11894 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
11895 false, false);
11896
11897 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
465c120c
MR
11898}
11899
c59cb179
MR
11900int
11901intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
11902 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11903 unsigned int crtc_w, unsigned int crtc_h,
11904 uint32_t src_x, uint32_t src_y,
11905 uint32_t src_w, uint32_t src_h)
3c692a41 11906{
38f3ce3a 11907 struct drm_device *dev = plane->dev;
6beb8c23 11908 struct drm_framebuffer *old_fb = plane->fb;
32b7eeec 11909 struct intel_plane_state state = {{ 0 }};
c59cb179 11910 struct intel_plane *intel_plane = to_intel_plane(plane);
3c692a41
GP
11911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11912 int ret;
11913
e614c3c9 11914 state.base.crtc = crtc ? crtc : plane->crtc;
2b875c22 11915 state.base.fb = fb;
3c692a41
GP
11916
11917 /* sample coordinates in 16.16 fixed point */
11918 state.src.x1 = src_x;
11919 state.src.x2 = src_x + src_w;
11920 state.src.y1 = src_y;
11921 state.src.y2 = src_y + src_h;
11922
11923 /* integer pixels */
11924 state.dst.x1 = crtc_x;
11925 state.dst.x2 = crtc_x + crtc_w;
11926 state.dst.y1 = crtc_y;
11927 state.dst.y2 = crtc_y + crtc_h;
11928
11929 state.clip.x1 = 0;
11930 state.clip.y1 = 0;
11931 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11932 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11933
11934 state.orig_src = state.src;
11935 state.orig_dst = state.dst;
11936
c59cb179 11937 ret = intel_plane->check_plane(plane, &state);
3c692a41
GP
11938 if (ret)
11939 return ret;
11940
6beb8c23
MR
11941 if (fb != old_fb && fb) {
11942 ret = intel_prepare_plane_fb(plane, fb);
11943 if (ret)
11944 return ret;
11945 }
3c692a41 11946
32b7eeec
MR
11947 if (!state.base.fb) {
11948 unsigned fb_bits = 0;
11949
11950 switch (plane->type) {
11951 case DRM_PLANE_TYPE_PRIMARY:
11952 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11953 break;
11954 case DRM_PLANE_TYPE_CURSOR:
11955 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11956 break;
11957 case DRM_PLANE_TYPE_OVERLAY:
11958 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11959 break;
11960 }
11961
11962 /*
11963 * 'prepare' is never called when plane is being disabled, so
11964 * we need to handle frontbuffer tracking here
11965 */
11966 mutex_lock(&dev->struct_mutex);
11967 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL, fb_bits);
11968 mutex_unlock(&dev->struct_mutex);
11969 }
11970
11971 intel_begin_crtc_commit(crtc);
c59cb179 11972 intel_plane->commit_plane(plane, &state);
32b7eeec 11973 intel_finish_crtc_commit(crtc);
3c692a41 11974
38f3ce3a
MR
11975 if (fb != old_fb && old_fb) {
11976 if (intel_crtc->active)
11977 intel_wait_for_vblank(dev, intel_crtc->pipe);
11978 intel_cleanup_plane_fb(plane, old_fb);
11979 }
11980
c59cb179
MR
11981 plane->fb = fb;
11982
3c692a41
GP
11983 return 0;
11984}
11985
cf4c7c12
MR
11986/**
11987 * intel_disable_plane - disable a plane
11988 * @plane: plane to disable
11989 *
11990 * General disable handler for all plane types.
11991 */
11992int
11993intel_disable_plane(struct drm_plane *plane)
11994{
11995 if (!plane->fb)
11996 return 0;
11997
11998 if (WARN_ON(!plane->crtc))
11999 return -EINVAL;
12000
12001 return plane->funcs->update_plane(plane, plane->crtc, NULL,
12002 0, 0, 0, 0, 0, 0, 0, 0);
12003}
12004
3d7d6510
MR
12005/* Common destruction function for both primary and cursor planes */
12006static void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
12007{
12008 struct intel_plane *intel_plane = to_intel_plane(plane);
12009 drm_plane_cleanup(plane);
12010 kfree(intel_plane);
12011}
12012
12013static const struct drm_plane_funcs intel_primary_plane_funcs = {
c59cb179 12014 .update_plane = intel_update_plane,
cf4c7c12 12015 .disable_plane = intel_disable_plane,
3d7d6510 12016 .destroy = intel_plane_destroy,
48404c1e 12017 .set_property = intel_plane_set_property
465c120c
MR
12018};
12019
12020static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12021 int pipe)
12022{
12023 struct intel_plane *primary;
12024 const uint32_t *intel_primary_formats;
12025 int num_formats;
12026
12027 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12028 if (primary == NULL)
12029 return NULL;
12030
12031 primary->can_scale = false;
12032 primary->max_downscale = 1;
12033 primary->pipe = pipe;
12034 primary->plane = pipe;
48404c1e 12035 primary->rotation = BIT(DRM_ROTATE_0);
c59cb179
MR
12036 primary->check_plane = intel_check_primary_plane;
12037 primary->commit_plane = intel_commit_primary_plane;
465c120c
MR
12038 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12039 primary->plane = !pipe;
12040
12041 if (INTEL_INFO(dev)->gen <= 3) {
12042 intel_primary_formats = intel_primary_formats_gen2;
12043 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12044 } else {
12045 intel_primary_formats = intel_primary_formats_gen4;
12046 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12047 }
12048
12049 drm_universal_plane_init(dev, &primary->base, 0,
12050 &intel_primary_plane_funcs,
12051 intel_primary_formats, num_formats,
12052 DRM_PLANE_TYPE_PRIMARY);
48404c1e
SJ
12053
12054 if (INTEL_INFO(dev)->gen >= 4) {
12055 if (!dev->mode_config.rotation_property)
12056 dev->mode_config.rotation_property =
12057 drm_mode_create_rotation_property(dev,
12058 BIT(DRM_ROTATE_0) |
12059 BIT(DRM_ROTATE_180));
12060 if (dev->mode_config.rotation_property)
12061 drm_object_attach_property(&primary->base.base,
12062 dev->mode_config.rotation_property,
12063 primary->rotation);
12064 }
12065
465c120c
MR
12066 return &primary->base;
12067}
12068
3d7d6510 12069static int
852e787c
GP
12070intel_check_cursor_plane(struct drm_plane *plane,
12071 struct intel_plane_state *state)
3d7d6510 12072{
2b875c22 12073 struct drm_crtc *crtc = state->base.crtc;
757f9a3e 12074 struct drm_device *dev = crtc->dev;
2b875c22 12075 struct drm_framebuffer *fb = state->base.fb;
852e787c
GP
12076 struct drm_rect *dest = &state->dst;
12077 struct drm_rect *src = &state->src;
12078 const struct drm_rect *clip = &state->clip;
757f9a3e 12079 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
32b7eeec 12080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
757f9a3e
GP
12081 int crtc_w, crtc_h;
12082 unsigned stride;
12083 int ret;
3d7d6510 12084
757f9a3e 12085 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 12086 src, dest, clip,
3d7d6510
MR
12087 DRM_PLANE_HELPER_NO_SCALING,
12088 DRM_PLANE_HELPER_NO_SCALING,
852e787c 12089 true, true, &state->visible);
757f9a3e
GP
12090 if (ret)
12091 return ret;
12092
12093
12094 /* if we want to turn off the cursor ignore width and height */
12095 if (!obj)
32b7eeec 12096 goto finish;
757f9a3e 12097
757f9a3e
GP
12098 /* Check for which cursor types we support */
12099 crtc_w = drm_rect_width(&state->orig_dst);
12100 crtc_h = drm_rect_height(&state->orig_dst);
12101 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
12102 DRM_DEBUG("Cursor dimension not supported\n");
12103 return -EINVAL;
12104 }
12105
12106 stride = roundup_pow_of_two(crtc_w) * 4;
12107 if (obj->base.size < stride * crtc_h) {
12108 DRM_DEBUG_KMS("buffer is too small\n");
12109 return -ENOMEM;
12110 }
12111
e391ea88
GP
12112 if (fb == crtc->cursor->fb)
12113 return 0;
12114
757f9a3e
GP
12115 /* we only need to pin inside GTT if cursor is non-phy */
12116 mutex_lock(&dev->struct_mutex);
12117 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12118 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12119 ret = -EINVAL;
12120 }
12121 mutex_unlock(&dev->struct_mutex);
12122
32b7eeec
MR
12123finish:
12124 if (intel_crtc->active) {
12125 if (intel_crtc->cursor_width !=
12126 drm_rect_width(&state->orig_dst))
12127 intel_crtc->atomic.update_wm = true;
12128
12129 intel_crtc->atomic.fb_bits |=
12130 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12131 }
12132
757f9a3e 12133 return ret;
852e787c 12134}
3d7d6510 12135
f4a2cf29 12136static void
852e787c
GP
12137intel_commit_cursor_plane(struct drm_plane *plane,
12138 struct intel_plane_state *state)
12139{
2b875c22 12140 struct drm_crtc *crtc = state->base.crtc;
a912f12f 12141 struct drm_device *dev = crtc->dev;
852e787c 12142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a919db90 12143 struct intel_plane *intel_plane = to_intel_plane(plane);
2b875c22 12144 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 12145 uint32_t addr;
852e787c 12146
2b875c22 12147 plane->fb = state->base.fb;
852e787c
GP
12148 crtc->cursor_x = state->orig_dst.x1;
12149 crtc->cursor_y = state->orig_dst.y1;
a919db90
SJ
12150
12151 intel_plane->crtc_x = state->orig_dst.x1;
12152 intel_plane->crtc_y = state->orig_dst.y1;
12153 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
12154 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
12155 intel_plane->src_x = state->orig_src.x1;
12156 intel_plane->src_y = state->orig_src.y1;
12157 intel_plane->src_w = drm_rect_width(&state->orig_src);
12158 intel_plane->src_h = drm_rect_height(&state->orig_src);
12159 intel_plane->obj = obj;
12160
a912f12f
GP
12161 if (intel_crtc->cursor_bo == obj)
12162 goto update;
12163
f4a2cf29 12164 if (!obj)
a912f12f 12165 addr = 0;
f4a2cf29 12166 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 12167 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 12168 else
a912f12f 12169 addr = obj->phys_handle->busaddr;
4ed91096 12170
a912f12f
GP
12171 intel_crtc->cursor_addr = addr;
12172 intel_crtc->cursor_bo = obj;
12173update:
a912f12f
GP
12174 intel_crtc->cursor_width = drm_rect_width(&state->orig_dst);
12175 intel_crtc->cursor_height = drm_rect_height(&state->orig_dst);
12176
32b7eeec 12177 if (intel_crtc->active)
a912f12f 12178 intel_crtc_update_cursor(crtc, state->visible);
3d7d6510 12179}
852e787c 12180
3d7d6510 12181static const struct drm_plane_funcs intel_cursor_plane_funcs = {
c59cb179 12182 .update_plane = intel_update_plane,
cf4c7c12 12183 .disable_plane = intel_disable_plane,
3d7d6510 12184 .destroy = intel_plane_destroy,
4398ad45 12185 .set_property = intel_plane_set_property,
3d7d6510
MR
12186};
12187
12188static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12189 int pipe)
12190{
12191 struct intel_plane *cursor;
12192
12193 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12194 if (cursor == NULL)
12195 return NULL;
12196
12197 cursor->can_scale = false;
12198 cursor->max_downscale = 1;
12199 cursor->pipe = pipe;
12200 cursor->plane = pipe;
4398ad45 12201 cursor->rotation = BIT(DRM_ROTATE_0);
c59cb179
MR
12202 cursor->check_plane = intel_check_cursor_plane;
12203 cursor->commit_plane = intel_commit_cursor_plane;
3d7d6510
MR
12204
12205 drm_universal_plane_init(dev, &cursor->base, 0,
12206 &intel_cursor_plane_funcs,
12207 intel_cursor_formats,
12208 ARRAY_SIZE(intel_cursor_formats),
12209 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
12210
12211 if (INTEL_INFO(dev)->gen >= 4) {
12212 if (!dev->mode_config.rotation_property)
12213 dev->mode_config.rotation_property =
12214 drm_mode_create_rotation_property(dev,
12215 BIT(DRM_ROTATE_0) |
12216 BIT(DRM_ROTATE_180));
12217 if (dev->mode_config.rotation_property)
12218 drm_object_attach_property(&cursor->base.base,
12219 dev->mode_config.rotation_property,
12220 cursor->rotation);
12221 }
12222
3d7d6510
MR
12223 return &cursor->base;
12224}
12225
b358d0a6 12226static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 12227{
fbee40df 12228 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 12229 struct intel_crtc *intel_crtc;
3d7d6510
MR
12230 struct drm_plane *primary = NULL;
12231 struct drm_plane *cursor = NULL;
465c120c 12232 int i, ret;
79e53945 12233
955382f3 12234 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
12235 if (intel_crtc == NULL)
12236 return;
12237
465c120c 12238 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
12239 if (!primary)
12240 goto fail;
12241
12242 cursor = intel_cursor_plane_create(dev, pipe);
12243 if (!cursor)
12244 goto fail;
12245
465c120c 12246 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
12247 cursor, &intel_crtc_funcs);
12248 if (ret)
12249 goto fail;
79e53945
JB
12250
12251 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
12252 for (i = 0; i < 256; i++) {
12253 intel_crtc->lut_r[i] = i;
12254 intel_crtc->lut_g[i] = i;
12255 intel_crtc->lut_b[i] = i;
12256 }
12257
1f1c2e24
VS
12258 /*
12259 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 12260 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 12261 */
80824003
JB
12262 intel_crtc->pipe = pipe;
12263 intel_crtc->plane = pipe;
3a77c4c4 12264 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 12265 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 12266 intel_crtc->plane = !pipe;
80824003
JB
12267 }
12268
4b0e333e
CW
12269 intel_crtc->cursor_base = ~0;
12270 intel_crtc->cursor_cntl = ~0;
dc41c154 12271 intel_crtc->cursor_size = ~0;
8d7849db 12272
22fd0fab
JB
12273 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12274 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12275 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12276 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12277
9362c7c5
ACO
12278 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12279
79e53945 12280 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
12281
12282 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
12283 return;
12284
12285fail:
12286 if (primary)
12287 drm_plane_cleanup(primary);
12288 if (cursor)
12289 drm_plane_cleanup(cursor);
12290 kfree(intel_crtc);
79e53945
JB
12291}
12292
752aa88a
JB
12293enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12294{
12295 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 12296 struct drm_device *dev = connector->base.dev;
752aa88a 12297
51fd371b 12298 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 12299
d3babd3f 12300 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
12301 return INVALID_PIPE;
12302
12303 return to_intel_crtc(encoder->crtc)->pipe;
12304}
12305
08d7b3d1 12306int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 12307 struct drm_file *file)
08d7b3d1 12308{
08d7b3d1 12309 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 12310 struct drm_crtc *drmmode_crtc;
c05422d5 12311 struct intel_crtc *crtc;
08d7b3d1 12312
1cff8f6b
DV
12313 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12314 return -ENODEV;
08d7b3d1 12315
7707e653 12316 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 12317
7707e653 12318 if (!drmmode_crtc) {
08d7b3d1 12319 DRM_ERROR("no such CRTC id\n");
3f2c2057 12320 return -ENOENT;
08d7b3d1
CW
12321 }
12322
7707e653 12323 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 12324 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 12325
c05422d5 12326 return 0;
08d7b3d1
CW
12327}
12328
66a9278e 12329static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 12330{
66a9278e
DV
12331 struct drm_device *dev = encoder->base.dev;
12332 struct intel_encoder *source_encoder;
79e53945 12333 int index_mask = 0;
79e53945
JB
12334 int entry = 0;
12335
b2784e15 12336 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 12337 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
12338 index_mask |= (1 << entry);
12339
79e53945
JB
12340 entry++;
12341 }
4ef69c7a 12342
79e53945
JB
12343 return index_mask;
12344}
12345
4d302442
CW
12346static bool has_edp_a(struct drm_device *dev)
12347{
12348 struct drm_i915_private *dev_priv = dev->dev_private;
12349
12350 if (!IS_MOBILE(dev))
12351 return false;
12352
12353 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12354 return false;
12355
e3589908 12356 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
12357 return false;
12358
12359 return true;
12360}
12361
84b4e042
JB
12362static bool intel_crt_present(struct drm_device *dev)
12363{
12364 struct drm_i915_private *dev_priv = dev->dev_private;
12365
884497ed
DL
12366 if (INTEL_INFO(dev)->gen >= 9)
12367 return false;
12368
cf404ce4 12369 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
12370 return false;
12371
12372 if (IS_CHERRYVIEW(dev))
12373 return false;
12374
12375 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12376 return false;
12377
12378 return true;
12379}
12380
79e53945
JB
12381static void intel_setup_outputs(struct drm_device *dev)
12382{
725e30ad 12383 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 12384 struct intel_encoder *encoder;
cb0953d7 12385 bool dpd_is_edp = false;
79e53945 12386
c9093354 12387 intel_lvds_init(dev);
79e53945 12388
84b4e042 12389 if (intel_crt_present(dev))
79935fca 12390 intel_crt_init(dev);
cb0953d7 12391
affa9354 12392 if (HAS_DDI(dev)) {
0e72a5b5
ED
12393 int found;
12394
12395 /* Haswell uses DDI functions to detect digital outputs */
12396 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12397 /* DDI A only supports eDP */
12398 if (found)
12399 intel_ddi_init(dev, PORT_A);
12400
12401 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12402 * register */
12403 found = I915_READ(SFUSE_STRAP);
12404
12405 if (found & SFUSE_STRAP_DDIB_DETECTED)
12406 intel_ddi_init(dev, PORT_B);
12407 if (found & SFUSE_STRAP_DDIC_DETECTED)
12408 intel_ddi_init(dev, PORT_C);
12409 if (found & SFUSE_STRAP_DDID_DETECTED)
12410 intel_ddi_init(dev, PORT_D);
12411 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12412 int found;
5d8a7752 12413 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12414
12415 if (has_edp_a(dev))
12416 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12417
dc0fa718 12418 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12419 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12420 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12421 if (!found)
e2debe91 12422 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12423 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12424 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12425 }
12426
dc0fa718 12427 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12428 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12429
dc0fa718 12430 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12431 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12432
5eb08b69 12433 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12434 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12435
270b3042 12436 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12437 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12438 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
12439 /*
12440 * The DP_DETECTED bit is the latched state of the DDC
12441 * SDA pin at boot. However since eDP doesn't require DDC
12442 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12443 * eDP ports may have been muxed to an alternate function.
12444 * Thus we can't rely on the DP_DETECTED bit alone to detect
12445 * eDP ports. Consult the VBT as well as DP_DETECTED to
12446 * detect eDP ports.
12447 */
12448 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
585a94b8
AB
12449 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12450 PORT_B);
e17ac6db
VS
12451 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12452 intel_dp_is_edp(dev, PORT_B))
12453 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 12454
e17ac6db 12455 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
6f6005a5
JB
12456 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12457 PORT_C);
e17ac6db
VS
12458 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12459 intel_dp_is_edp(dev, PORT_C))
12460 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 12461
9418c1f1 12462 if (IS_CHERRYVIEW(dev)) {
e17ac6db 12463 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
12464 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12465 PORT_D);
e17ac6db
VS
12466 /* eDP not supported on port D, so don't check VBT */
12467 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12468 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
12469 }
12470
3cfca973 12471 intel_dsi_init(dev);
103a196f 12472 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12473 bool found = false;
7d57382e 12474
e2debe91 12475 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12476 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12477 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12478 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12479 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12480 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12481 }
27185ae1 12482
e7281eab 12483 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12484 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12485 }
13520b05
KH
12486
12487 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12488
e2debe91 12489 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12490 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12491 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12492 }
27185ae1 12493
e2debe91 12494 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12495
b01f2c3a
JB
12496 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12497 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12498 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12499 }
e7281eab 12500 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12501 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12502 }
27185ae1 12503
b01f2c3a 12504 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12505 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12506 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12507 } else if (IS_GEN2(dev))
79e53945
JB
12508 intel_dvo_init(dev);
12509
103a196f 12510 if (SUPPORTS_TV(dev))
79e53945
JB
12511 intel_tv_init(dev);
12512
0bc12bcb 12513 intel_psr_init(dev);
7c8f8a70 12514
b2784e15 12515 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
12516 encoder->base.possible_crtcs = encoder->crtc_mask;
12517 encoder->base.possible_clones =
66a9278e 12518 intel_encoder_clones(encoder);
79e53945 12519 }
47356eb6 12520
dde86e2d 12521 intel_init_pch_refclk(dev);
270b3042
DV
12522
12523 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12524}
12525
12526static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12527{
60a5ca01 12528 struct drm_device *dev = fb->dev;
79e53945 12529 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12530
ef2d633e 12531 drm_framebuffer_cleanup(fb);
60a5ca01 12532 mutex_lock(&dev->struct_mutex);
ef2d633e 12533 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12534 drm_gem_object_unreference(&intel_fb->obj->base);
12535 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12536 kfree(intel_fb);
12537}
12538
12539static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12540 struct drm_file *file,
79e53945
JB
12541 unsigned int *handle)
12542{
12543 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12544 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12545
05394f39 12546 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12547}
12548
12549static const struct drm_framebuffer_funcs intel_fb_funcs = {
12550 .destroy = intel_user_framebuffer_destroy,
12551 .create_handle = intel_user_framebuffer_create_handle,
12552};
12553
b5ea642a
DV
12554static int intel_framebuffer_init(struct drm_device *dev,
12555 struct intel_framebuffer *intel_fb,
12556 struct drm_mode_fb_cmd2 *mode_cmd,
12557 struct drm_i915_gem_object *obj)
79e53945 12558{
a57ce0b2 12559 int aligned_height;
a35cdaa0 12560 int pitch_limit;
79e53945
JB
12561 int ret;
12562
dd4916c5
DV
12563 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12564
c16ed4be
CW
12565 if (obj->tiling_mode == I915_TILING_Y) {
12566 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 12567 return -EINVAL;
c16ed4be 12568 }
57cd6508 12569
c16ed4be
CW
12570 if (mode_cmd->pitches[0] & 63) {
12571 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12572 mode_cmd->pitches[0]);
57cd6508 12573 return -EINVAL;
c16ed4be 12574 }
57cd6508 12575
a35cdaa0
CW
12576 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12577 pitch_limit = 32*1024;
12578 } else if (INTEL_INFO(dev)->gen >= 4) {
12579 if (obj->tiling_mode)
12580 pitch_limit = 16*1024;
12581 else
12582 pitch_limit = 32*1024;
12583 } else if (INTEL_INFO(dev)->gen >= 3) {
12584 if (obj->tiling_mode)
12585 pitch_limit = 8*1024;
12586 else
12587 pitch_limit = 16*1024;
12588 } else
12589 /* XXX DSPC is limited to 4k tiled */
12590 pitch_limit = 8*1024;
12591
12592 if (mode_cmd->pitches[0] > pitch_limit) {
12593 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12594 obj->tiling_mode ? "tiled" : "linear",
12595 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12596 return -EINVAL;
c16ed4be 12597 }
5d7bd705
VS
12598
12599 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
12600 mode_cmd->pitches[0] != obj->stride) {
12601 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12602 mode_cmd->pitches[0], obj->stride);
5d7bd705 12603 return -EINVAL;
c16ed4be 12604 }
5d7bd705 12605
57779d06 12606 /* Reject formats not supported by any plane early. */
308e5bcb 12607 switch (mode_cmd->pixel_format) {
57779d06 12608 case DRM_FORMAT_C8:
04b3924d
VS
12609 case DRM_FORMAT_RGB565:
12610 case DRM_FORMAT_XRGB8888:
12611 case DRM_FORMAT_ARGB8888:
57779d06
VS
12612 break;
12613 case DRM_FORMAT_XRGB1555:
12614 case DRM_FORMAT_ARGB1555:
c16ed4be 12615 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12616 DRM_DEBUG("unsupported pixel format: %s\n",
12617 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12618 return -EINVAL;
c16ed4be 12619 }
57779d06
VS
12620 break;
12621 case DRM_FORMAT_XBGR8888:
12622 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12623 case DRM_FORMAT_XRGB2101010:
12624 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12625 case DRM_FORMAT_XBGR2101010:
12626 case DRM_FORMAT_ABGR2101010:
c16ed4be 12627 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12628 DRM_DEBUG("unsupported pixel format: %s\n",
12629 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12630 return -EINVAL;
c16ed4be 12631 }
b5626747 12632 break;
04b3924d
VS
12633 case DRM_FORMAT_YUYV:
12634 case DRM_FORMAT_UYVY:
12635 case DRM_FORMAT_YVYU:
12636 case DRM_FORMAT_VYUY:
c16ed4be 12637 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12638 DRM_DEBUG("unsupported pixel format: %s\n",
12639 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12640 return -EINVAL;
c16ed4be 12641 }
57cd6508
CW
12642 break;
12643 default:
4ee62c76
VS
12644 DRM_DEBUG("unsupported pixel format: %s\n",
12645 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
12646 return -EINVAL;
12647 }
12648
90f9a336
VS
12649 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12650 if (mode_cmd->offsets[0] != 0)
12651 return -EINVAL;
12652
a57ce0b2
JB
12653 aligned_height = intel_align_height(dev, mode_cmd->height,
12654 obj->tiling_mode);
53155c0a
DV
12655 /* FIXME drm helper for size checks (especially planar formats)? */
12656 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12657 return -EINVAL;
12658
c7d73f6a
DV
12659 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12660 intel_fb->obj = obj;
80075d49 12661 intel_fb->obj->framebuffer_references++;
c7d73f6a 12662
79e53945
JB
12663 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12664 if (ret) {
12665 DRM_ERROR("framebuffer init failed %d\n", ret);
12666 return ret;
12667 }
12668
79e53945
JB
12669 return 0;
12670}
12671
79e53945
JB
12672static struct drm_framebuffer *
12673intel_user_framebuffer_create(struct drm_device *dev,
12674 struct drm_file *filp,
308e5bcb 12675 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 12676{
05394f39 12677 struct drm_i915_gem_object *obj;
79e53945 12678
308e5bcb
JB
12679 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12680 mode_cmd->handles[0]));
c8725226 12681 if (&obj->base == NULL)
cce13ff7 12682 return ERR_PTR(-ENOENT);
79e53945 12683
d2dff872 12684 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
12685}
12686
4520f53a 12687#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 12688static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
12689{
12690}
12691#endif
12692
79e53945 12693static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 12694 .fb_create = intel_user_framebuffer_create,
0632fef6 12695 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
12696};
12697
e70236a8
JB
12698/* Set up chip specific display functions */
12699static void intel_init_display(struct drm_device *dev)
12700{
12701 struct drm_i915_private *dev_priv = dev->dev_private;
12702
ee9300bb
DV
12703 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12704 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
12705 else if (IS_CHERRYVIEW(dev))
12706 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
12707 else if (IS_VALLEYVIEW(dev))
12708 dev_priv->display.find_dpll = vlv_find_best_dpll;
12709 else if (IS_PINEVIEW(dev))
12710 dev_priv->display.find_dpll = pnv_find_best_dpll;
12711 else
12712 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12713
affa9354 12714 if (HAS_DDI(dev)) {
0e8ffe1b 12715 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 12716 dev_priv->display.get_plane_config = ironlake_get_plane_config;
797d0259
ACO
12717 dev_priv->display.crtc_compute_clock =
12718 haswell_crtc_compute_clock;
4f771f10
PZ
12719 dev_priv->display.crtc_enable = haswell_crtc_enable;
12720 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 12721 dev_priv->display.off = ironlake_crtc_off;
70d21f0e
DL
12722 if (INTEL_INFO(dev)->gen >= 9)
12723 dev_priv->display.update_primary_plane =
12724 skylake_update_primary_plane;
12725 else
12726 dev_priv->display.update_primary_plane =
12727 ironlake_update_primary_plane;
09b4ddf9 12728 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 12729 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 12730 dev_priv->display.get_plane_config = ironlake_get_plane_config;
3fb37703
ACO
12731 dev_priv->display.crtc_compute_clock =
12732 ironlake_crtc_compute_clock;
76e5a89c
DV
12733 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12734 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 12735 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12736 dev_priv->display.update_primary_plane =
12737 ironlake_update_primary_plane;
89b667f8
JB
12738 } else if (IS_VALLEYVIEW(dev)) {
12739 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12740 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12741 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
12742 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12743 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12744 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12745 dev_priv->display.update_primary_plane =
12746 i9xx_update_primary_plane;
f564048e 12747 } else {
0e8ffe1b 12748 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12749 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12750 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
12751 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12752 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 12753 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12754 dev_priv->display.update_primary_plane =
12755 i9xx_update_primary_plane;
f564048e 12756 }
e70236a8 12757
e70236a8 12758 /* Returns the core display clock speed */
25eb05fc
JB
12759 if (IS_VALLEYVIEW(dev))
12760 dev_priv->display.get_display_clock_speed =
12761 valleyview_get_display_clock_speed;
12762 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
12763 dev_priv->display.get_display_clock_speed =
12764 i945_get_display_clock_speed;
12765 else if (IS_I915G(dev))
12766 dev_priv->display.get_display_clock_speed =
12767 i915_get_display_clock_speed;
257a7ffc 12768 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
12769 dev_priv->display.get_display_clock_speed =
12770 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
12771 else if (IS_PINEVIEW(dev))
12772 dev_priv->display.get_display_clock_speed =
12773 pnv_get_display_clock_speed;
e70236a8
JB
12774 else if (IS_I915GM(dev))
12775 dev_priv->display.get_display_clock_speed =
12776 i915gm_get_display_clock_speed;
12777 else if (IS_I865G(dev))
12778 dev_priv->display.get_display_clock_speed =
12779 i865_get_display_clock_speed;
f0f8a9ce 12780 else if (IS_I85X(dev))
e70236a8
JB
12781 dev_priv->display.get_display_clock_speed =
12782 i855_get_display_clock_speed;
12783 else /* 852, 830 */
12784 dev_priv->display.get_display_clock_speed =
12785 i830_get_display_clock_speed;
12786
7c10a2b5 12787 if (IS_GEN5(dev)) {
3bb11b53 12788 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
12789 } else if (IS_GEN6(dev)) {
12790 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
12791 } else if (IS_IVYBRIDGE(dev)) {
12792 /* FIXME: detect B0+ stepping and use auto training */
12793 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
3bb11b53
SJ
12794 dev_priv->display.modeset_global_resources =
12795 ivb_modeset_global_resources;
059b2fe9 12796 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 12797 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
30a970c6
JB
12798 } else if (IS_VALLEYVIEW(dev)) {
12799 dev_priv->display.modeset_global_resources =
12800 valleyview_modeset_global_resources;
e70236a8 12801 }
8c9f3aaf
JB
12802
12803 /* Default just returns -ENODEV to indicate unsupported */
12804 dev_priv->display.queue_flip = intel_default_queue_flip;
12805
12806 switch (INTEL_INFO(dev)->gen) {
12807 case 2:
12808 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12809 break;
12810
12811 case 3:
12812 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12813 break;
12814
12815 case 4:
12816 case 5:
12817 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12818 break;
12819
12820 case 6:
12821 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12822 break;
7c9017e5 12823 case 7:
4e0bbc31 12824 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
12825 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12826 break;
830c81db
DL
12827 case 9:
12828 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12829 break;
8c9f3aaf 12830 }
7bd688cd
JN
12831
12832 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
12833
12834 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
12835}
12836
b690e96c
JB
12837/*
12838 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12839 * resume, or other times. This quirk makes sure that's the case for
12840 * affected systems.
12841 */
0206e353 12842static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
12843{
12844 struct drm_i915_private *dev_priv = dev->dev_private;
12845
12846 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 12847 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
12848}
12849
b6b5d049
VS
12850static void quirk_pipeb_force(struct drm_device *dev)
12851{
12852 struct drm_i915_private *dev_priv = dev->dev_private;
12853
12854 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12855 DRM_INFO("applying pipe b force quirk\n");
12856}
12857
435793df
KP
12858/*
12859 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12860 */
12861static void quirk_ssc_force_disable(struct drm_device *dev)
12862{
12863 struct drm_i915_private *dev_priv = dev->dev_private;
12864 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 12865 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
12866}
12867
4dca20ef 12868/*
5a15ab5b
CE
12869 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12870 * brightness value
4dca20ef
CE
12871 */
12872static void quirk_invert_brightness(struct drm_device *dev)
12873{
12874 struct drm_i915_private *dev_priv = dev->dev_private;
12875 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 12876 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
12877}
12878
9c72cc6f
SD
12879/* Some VBT's incorrectly indicate no backlight is present */
12880static void quirk_backlight_present(struct drm_device *dev)
12881{
12882 struct drm_i915_private *dev_priv = dev->dev_private;
12883 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12884 DRM_INFO("applying backlight present quirk\n");
12885}
12886
b690e96c
JB
12887struct intel_quirk {
12888 int device;
12889 int subsystem_vendor;
12890 int subsystem_device;
12891 void (*hook)(struct drm_device *dev);
12892};
12893
5f85f176
EE
12894/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12895struct intel_dmi_quirk {
12896 void (*hook)(struct drm_device *dev);
12897 const struct dmi_system_id (*dmi_id_list)[];
12898};
12899
12900static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12901{
12902 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12903 return 1;
12904}
12905
12906static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12907 {
12908 .dmi_id_list = &(const struct dmi_system_id[]) {
12909 {
12910 .callback = intel_dmi_reverse_brightness,
12911 .ident = "NCR Corporation",
12912 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12913 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12914 },
12915 },
12916 { } /* terminating entry */
12917 },
12918 .hook = quirk_invert_brightness,
12919 },
12920};
12921
c43b5634 12922static struct intel_quirk intel_quirks[] = {
b690e96c 12923 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 12924 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 12925
b690e96c
JB
12926 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12927 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12928
b690e96c
JB
12929 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12930 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12931
5f080c0f
VS
12932 /* 830 needs to leave pipe A & dpll A up */
12933 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12934
b6b5d049
VS
12935 /* 830 needs to leave pipe B & dpll B up */
12936 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12937
435793df
KP
12938 /* Lenovo U160 cannot use SSC on LVDS */
12939 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
12940
12941 /* Sony Vaio Y cannot use SSC on LVDS */
12942 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 12943
be505f64
AH
12944 /* Acer Aspire 5734Z must invert backlight brightness */
12945 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12946
12947 /* Acer/eMachines G725 */
12948 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12949
12950 /* Acer/eMachines e725 */
12951 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12952
12953 /* Acer/Packard Bell NCL20 */
12954 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12955
12956 /* Acer Aspire 4736Z */
12957 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
12958
12959 /* Acer Aspire 5336 */
12960 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
12961
12962 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12963 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 12964
dfb3d47b
SD
12965 /* Acer C720 Chromebook (Core i3 4005U) */
12966 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12967
b2a9601c 12968 /* Apple Macbook 2,1 (Core 2 T7400) */
12969 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
12970
d4967d8c
SD
12971 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12972 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
12973
12974 /* HP Chromebook 14 (Celeron 2955U) */
12975 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
b690e96c
JB
12976};
12977
12978static void intel_init_quirks(struct drm_device *dev)
12979{
12980 struct pci_dev *d = dev->pdev;
12981 int i;
12982
12983 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12984 struct intel_quirk *q = &intel_quirks[i];
12985
12986 if (d->device == q->device &&
12987 (d->subsystem_vendor == q->subsystem_vendor ||
12988 q->subsystem_vendor == PCI_ANY_ID) &&
12989 (d->subsystem_device == q->subsystem_device ||
12990 q->subsystem_device == PCI_ANY_ID))
12991 q->hook(dev);
12992 }
5f85f176
EE
12993 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12994 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12995 intel_dmi_quirks[i].hook(dev);
12996 }
b690e96c
JB
12997}
12998
9cce37f4
JB
12999/* Disable the VGA plane that we never use */
13000static void i915_disable_vga(struct drm_device *dev)
13001{
13002 struct drm_i915_private *dev_priv = dev->dev_private;
13003 u8 sr1;
766aa1c4 13004 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 13005
2b37c616 13006 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 13007 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 13008 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
13009 sr1 = inb(VGA_SR_DATA);
13010 outb(sr1 | 1<<5, VGA_SR_DATA);
13011 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13012 udelay(300);
13013
01f5a626 13014 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
13015 POSTING_READ(vga_reg);
13016}
13017
f817586c
DV
13018void intel_modeset_init_hw(struct drm_device *dev)
13019{
a8f78b58
ED
13020 intel_prepare_ddi(dev);
13021
f8bf63fd
VS
13022 if (IS_VALLEYVIEW(dev))
13023 vlv_update_cdclk(dev);
13024
f817586c
DV
13025 intel_init_clock_gating(dev);
13026
8090c6b9 13027 intel_enable_gt_powersave(dev);
f817586c
DV
13028}
13029
79e53945
JB
13030void intel_modeset_init(struct drm_device *dev)
13031{
652c393a 13032 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 13033 int sprite, ret;
8cc87b75 13034 enum pipe pipe;
46f297fb 13035 struct intel_crtc *crtc;
79e53945
JB
13036
13037 drm_mode_config_init(dev);
13038
13039 dev->mode_config.min_width = 0;
13040 dev->mode_config.min_height = 0;
13041
019d96cb
DA
13042 dev->mode_config.preferred_depth = 24;
13043 dev->mode_config.prefer_shadow = 1;
13044
e6ecefaa 13045 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 13046
b690e96c
JB
13047 intel_init_quirks(dev);
13048
1fa61106
ED
13049 intel_init_pm(dev);
13050
e3c74757
BW
13051 if (INTEL_INFO(dev)->num_pipes == 0)
13052 return;
13053
e70236a8 13054 intel_init_display(dev);
7c10a2b5 13055 intel_init_audio(dev);
e70236a8 13056
a6c45cf0
CW
13057 if (IS_GEN2(dev)) {
13058 dev->mode_config.max_width = 2048;
13059 dev->mode_config.max_height = 2048;
13060 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
13061 dev->mode_config.max_width = 4096;
13062 dev->mode_config.max_height = 4096;
79e53945 13063 } else {
a6c45cf0
CW
13064 dev->mode_config.max_width = 8192;
13065 dev->mode_config.max_height = 8192;
79e53945 13066 }
068be561 13067
dc41c154
VS
13068 if (IS_845G(dev) || IS_I865G(dev)) {
13069 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13070 dev->mode_config.cursor_height = 1023;
13071 } else if (IS_GEN2(dev)) {
068be561
DL
13072 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13073 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13074 } else {
13075 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13076 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13077 }
13078
5d4545ae 13079 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 13080
28c97730 13081 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
13082 INTEL_INFO(dev)->num_pipes,
13083 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 13084
055e393f 13085 for_each_pipe(dev_priv, pipe) {
8cc87b75 13086 intel_crtc_init(dev, pipe);
1fe47785
DL
13087 for_each_sprite(pipe, sprite) {
13088 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 13089 if (ret)
06da8da2 13090 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 13091 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 13092 }
79e53945
JB
13093 }
13094
f42bb70d
JB
13095 intel_init_dpio(dev);
13096
e72f9fbf 13097 intel_shared_dpll_init(dev);
ee7b9f93 13098
9cce37f4
JB
13099 /* Just disable it once at startup */
13100 i915_disable_vga(dev);
79e53945 13101 intel_setup_outputs(dev);
11be49eb
CW
13102
13103 /* Just in case the BIOS is doing something questionable. */
7ff0ebcc 13104 intel_fbc_disable(dev);
fa9fa083 13105
6e9f798d 13106 drm_modeset_lock_all(dev);
fa9fa083 13107 intel_modeset_setup_hw_state(dev, false);
6e9f798d 13108 drm_modeset_unlock_all(dev);
46f297fb 13109
d3fcc808 13110 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
13111 if (!crtc->active)
13112 continue;
13113
46f297fb 13114 /*
46f297fb
JB
13115 * Note that reserving the BIOS fb up front prevents us
13116 * from stuffing other stolen allocations like the ring
13117 * on top. This prevents some ugliness at boot time, and
13118 * can even allow for smooth boot transitions if the BIOS
13119 * fb is large enough for the active pipe configuration.
13120 */
13121 if (dev_priv->display.get_plane_config) {
13122 dev_priv->display.get_plane_config(crtc,
13123 &crtc->plane_config);
13124 /*
13125 * If the fb is shared between multiple heads, we'll
13126 * just get the first one.
13127 */
484b41dd 13128 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 13129 }
46f297fb 13130 }
2c7111db
CW
13131}
13132
7fad798e
DV
13133static void intel_enable_pipe_a(struct drm_device *dev)
13134{
13135 struct intel_connector *connector;
13136 struct drm_connector *crt = NULL;
13137 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 13138 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
13139
13140 /* We can't just switch on the pipe A, we need to set things up with a
13141 * proper mode and output configuration. As a gross hack, enable pipe A
13142 * by enabling the load detect pipe once. */
13143 list_for_each_entry(connector,
13144 &dev->mode_config.connector_list,
13145 base.head) {
13146 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13147 crt = &connector->base;
13148 break;
13149 }
13150 }
13151
13152 if (!crt)
13153 return;
13154
208bf9fd
VS
13155 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13156 intel_release_load_detect_pipe(crt, &load_detect_temp);
7fad798e
DV
13157}
13158
fa555837
DV
13159static bool
13160intel_check_plane_mapping(struct intel_crtc *crtc)
13161{
7eb552ae
BW
13162 struct drm_device *dev = crtc->base.dev;
13163 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
13164 u32 reg, val;
13165
7eb552ae 13166 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
13167 return true;
13168
13169 reg = DSPCNTR(!crtc->plane);
13170 val = I915_READ(reg);
13171
13172 if ((val & DISPLAY_PLANE_ENABLE) &&
13173 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13174 return false;
13175
13176 return true;
13177}
13178
24929352
DV
13179static void intel_sanitize_crtc(struct intel_crtc *crtc)
13180{
13181 struct drm_device *dev = crtc->base.dev;
13182 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 13183 u32 reg;
24929352 13184
24929352 13185 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 13186 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
13187 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13188
d3eaf884 13189 /* restore vblank interrupts to correct state */
d297e103
VS
13190 if (crtc->active) {
13191 update_scanline_offset(crtc);
d3eaf884 13192 drm_vblank_on(dev, crtc->pipe);
d297e103 13193 } else
d3eaf884
VS
13194 drm_vblank_off(dev, crtc->pipe);
13195
24929352 13196 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
13197 * disable the crtc (and hence change the state) if it is wrong. Note
13198 * that gen4+ has a fixed plane -> pipe mapping. */
13199 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
13200 struct intel_connector *connector;
13201 bool plane;
13202
24929352
DV
13203 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13204 crtc->base.base.id);
13205
13206 /* Pipe has the wrong plane attached and the plane is active.
13207 * Temporarily change the plane mapping and disable everything
13208 * ... */
13209 plane = crtc->plane;
13210 crtc->plane = !plane;
9c8958bc 13211 crtc->primary_enabled = true;
24929352
DV
13212 dev_priv->display.crtc_disable(&crtc->base);
13213 crtc->plane = plane;
13214
13215 /* ... and break all links. */
13216 list_for_each_entry(connector, &dev->mode_config.connector_list,
13217 base.head) {
13218 if (connector->encoder->base.crtc != &crtc->base)
13219 continue;
13220
7f1950fb
EE
13221 connector->base.dpms = DRM_MODE_DPMS_OFF;
13222 connector->base.encoder = NULL;
24929352 13223 }
7f1950fb
EE
13224 /* multiple connectors may have the same encoder:
13225 * handle them and break crtc link separately */
13226 list_for_each_entry(connector, &dev->mode_config.connector_list,
13227 base.head)
13228 if (connector->encoder->base.crtc == &crtc->base) {
13229 connector->encoder->base.crtc = NULL;
13230 connector->encoder->connectors_active = false;
13231 }
24929352
DV
13232
13233 WARN_ON(crtc->active);
13234 crtc->base.enabled = false;
13235 }
24929352 13236
7fad798e
DV
13237 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13238 crtc->pipe == PIPE_A && !crtc->active) {
13239 /* BIOS forgot to enable pipe A, this mostly happens after
13240 * resume. Force-enable the pipe to fix this, the update_dpms
13241 * call below we restore the pipe to the right state, but leave
13242 * the required bits on. */
13243 intel_enable_pipe_a(dev);
13244 }
13245
24929352
DV
13246 /* Adjust the state of the output pipe according to whether we
13247 * have active connectors/encoders. */
13248 intel_crtc_update_dpms(&crtc->base);
13249
13250 if (crtc->active != crtc->base.enabled) {
13251 struct intel_encoder *encoder;
13252
13253 /* This can happen either due to bugs in the get_hw_state
13254 * functions or because the pipe is force-enabled due to the
13255 * pipe A quirk. */
13256 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13257 crtc->base.base.id,
13258 crtc->base.enabled ? "enabled" : "disabled",
13259 crtc->active ? "enabled" : "disabled");
13260
13261 crtc->base.enabled = crtc->active;
13262
13263 /* Because we only establish the connector -> encoder ->
13264 * crtc links if something is active, this means the
13265 * crtc is now deactivated. Break the links. connector
13266 * -> encoder links are only establish when things are
13267 * actually up, hence no need to break them. */
13268 WARN_ON(crtc->active);
13269
13270 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13271 WARN_ON(encoder->connectors_active);
13272 encoder->base.crtc = NULL;
13273 }
13274 }
c5ab3bc0 13275
a3ed6aad 13276 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
13277 /*
13278 * We start out with underrun reporting disabled to avoid races.
13279 * For correct bookkeeping mark this on active crtcs.
13280 *
c5ab3bc0
DV
13281 * Also on gmch platforms we dont have any hardware bits to
13282 * disable the underrun reporting. Which means we need to start
13283 * out with underrun reporting disabled also on inactive pipes,
13284 * since otherwise we'll complain about the garbage we read when
13285 * e.g. coming up after runtime pm.
13286 *
4cc31489
DV
13287 * No protection against concurrent access is required - at
13288 * worst a fifo underrun happens which also sets this to false.
13289 */
13290 crtc->cpu_fifo_underrun_disabled = true;
13291 crtc->pch_fifo_underrun_disabled = true;
13292 }
24929352
DV
13293}
13294
13295static void intel_sanitize_encoder(struct intel_encoder *encoder)
13296{
13297 struct intel_connector *connector;
13298 struct drm_device *dev = encoder->base.dev;
13299
13300 /* We need to check both for a crtc link (meaning that the
13301 * encoder is active and trying to read from a pipe) and the
13302 * pipe itself being active. */
13303 bool has_active_crtc = encoder->base.crtc &&
13304 to_intel_crtc(encoder->base.crtc)->active;
13305
13306 if (encoder->connectors_active && !has_active_crtc) {
13307 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13308 encoder->base.base.id,
8e329a03 13309 encoder->base.name);
24929352
DV
13310
13311 /* Connector is active, but has no active pipe. This is
13312 * fallout from our resume register restoring. Disable
13313 * the encoder manually again. */
13314 if (encoder->base.crtc) {
13315 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13316 encoder->base.base.id,
8e329a03 13317 encoder->base.name);
24929352 13318 encoder->disable(encoder);
a62d1497
VS
13319 if (encoder->post_disable)
13320 encoder->post_disable(encoder);
24929352 13321 }
7f1950fb
EE
13322 encoder->base.crtc = NULL;
13323 encoder->connectors_active = false;
24929352
DV
13324
13325 /* Inconsistent output/port/pipe state happens presumably due to
13326 * a bug in one of the get_hw_state functions. Or someplace else
13327 * in our code, like the register restore mess on resume. Clamp
13328 * things to off as a safer default. */
13329 list_for_each_entry(connector,
13330 &dev->mode_config.connector_list,
13331 base.head) {
13332 if (connector->encoder != encoder)
13333 continue;
7f1950fb
EE
13334 connector->base.dpms = DRM_MODE_DPMS_OFF;
13335 connector->base.encoder = NULL;
24929352
DV
13336 }
13337 }
13338 /* Enabled encoders without active connectors will be fixed in
13339 * the crtc fixup. */
13340}
13341
04098753 13342void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
13343{
13344 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 13345 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 13346
04098753
ID
13347 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13348 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13349 i915_disable_vga(dev);
13350 }
13351}
13352
13353void i915_redisable_vga(struct drm_device *dev)
13354{
13355 struct drm_i915_private *dev_priv = dev->dev_private;
13356
8dc8a27c
PZ
13357 /* This function can be called both from intel_modeset_setup_hw_state or
13358 * at a very early point in our resume sequence, where the power well
13359 * structures are not yet restored. Since this function is at a very
13360 * paranoid "someone might have enabled VGA while we were not looking"
13361 * level, just check if the power well is enabled instead of trying to
13362 * follow the "don't touch the power well if we don't need it" policy
13363 * the rest of the driver uses. */
f458ebbc 13364 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
13365 return;
13366
04098753 13367 i915_redisable_vga_power_on(dev);
0fde901f
KM
13368}
13369
98ec7739
VS
13370static bool primary_get_hw_state(struct intel_crtc *crtc)
13371{
13372 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13373
13374 if (!crtc->active)
13375 return false;
13376
13377 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13378}
13379
30e984df 13380static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
13381{
13382 struct drm_i915_private *dev_priv = dev->dev_private;
13383 enum pipe pipe;
24929352
DV
13384 struct intel_crtc *crtc;
13385 struct intel_encoder *encoder;
13386 struct intel_connector *connector;
5358901f 13387 int i;
24929352 13388
d3fcc808 13389 for_each_intel_crtc(dev, crtc) {
88adfff1 13390 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 13391
9953599b
DV
13392 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13393
0e8ffe1b
DV
13394 crtc->active = dev_priv->display.get_pipe_config(crtc,
13395 &crtc->config);
24929352
DV
13396
13397 crtc->base.enabled = crtc->active;
98ec7739 13398 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
13399
13400 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13401 crtc->base.base.id,
13402 crtc->active ? "enabled" : "disabled");
13403 }
13404
5358901f
DV
13405 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13406 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13407
3e369b76
ACO
13408 pll->on = pll->get_hw_state(dev_priv, pll,
13409 &pll->config.hw_state);
5358901f 13410 pll->active = 0;
3e369b76 13411 pll->config.crtc_mask = 0;
d3fcc808 13412 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 13413 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 13414 pll->active++;
3e369b76 13415 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 13416 }
5358901f 13417 }
5358901f 13418
1e6f2ddc 13419 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 13420 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 13421
3e369b76 13422 if (pll->config.crtc_mask)
bd2bb1b9 13423 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13424 }
13425
b2784e15 13426 for_each_intel_encoder(dev, encoder) {
24929352
DV
13427 pipe = 0;
13428
13429 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13430 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13431 encoder->base.crtc = &crtc->base;
1d37b689 13432 encoder->get_config(encoder, &crtc->config);
24929352
DV
13433 } else {
13434 encoder->base.crtc = NULL;
13435 }
13436
13437 encoder->connectors_active = false;
6f2bcceb 13438 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13439 encoder->base.base.id,
8e329a03 13440 encoder->base.name,
24929352 13441 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13442 pipe_name(pipe));
24929352
DV
13443 }
13444
13445 list_for_each_entry(connector, &dev->mode_config.connector_list,
13446 base.head) {
13447 if (connector->get_hw_state(connector)) {
13448 connector->base.dpms = DRM_MODE_DPMS_ON;
13449 connector->encoder->connectors_active = true;
13450 connector->base.encoder = &connector->encoder->base;
13451 } else {
13452 connector->base.dpms = DRM_MODE_DPMS_OFF;
13453 connector->base.encoder = NULL;
13454 }
13455 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13456 connector->base.base.id,
c23cc417 13457 connector->base.name,
24929352
DV
13458 connector->base.encoder ? "enabled" : "disabled");
13459 }
30e984df
DV
13460}
13461
13462/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13463 * and i915 state tracking structures. */
13464void intel_modeset_setup_hw_state(struct drm_device *dev,
13465 bool force_restore)
13466{
13467 struct drm_i915_private *dev_priv = dev->dev_private;
13468 enum pipe pipe;
30e984df
DV
13469 struct intel_crtc *crtc;
13470 struct intel_encoder *encoder;
35c95375 13471 int i;
30e984df
DV
13472
13473 intel_modeset_readout_hw_state(dev);
24929352 13474
babea61d
JB
13475 /*
13476 * Now that we have the config, copy it to each CRTC struct
13477 * Note that this could go away if we move to using crtc_config
13478 * checking everywhere.
13479 */
d3fcc808 13480 for_each_intel_crtc(dev, crtc) {
d330a953 13481 if (crtc->active && i915.fastboot) {
f6a83288 13482 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
13483 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13484 crtc->base.base.id);
13485 drm_mode_debug_printmodeline(&crtc->base.mode);
13486 }
13487 }
13488
24929352 13489 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 13490 for_each_intel_encoder(dev, encoder) {
24929352
DV
13491 intel_sanitize_encoder(encoder);
13492 }
13493
055e393f 13494 for_each_pipe(dev_priv, pipe) {
24929352
DV
13495 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13496 intel_sanitize_crtc(crtc);
c0b03411 13497 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 13498 }
9a935856 13499
35c95375
DV
13500 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13501 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13502
13503 if (!pll->on || pll->active)
13504 continue;
13505
13506 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13507
13508 pll->disable(dev_priv, pll);
13509 pll->on = false;
13510 }
13511
3078999f
PB
13512 if (IS_GEN9(dev))
13513 skl_wm_get_hw_state(dev);
13514 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13515 ilk_wm_get_hw_state(dev);
13516
45e2b5f6 13517 if (force_restore) {
7d0bc1ea
VS
13518 i915_redisable_vga(dev);
13519
f30da187
DV
13520 /*
13521 * We need to use raw interfaces for restoring state to avoid
13522 * checking (bogus) intermediate states.
13523 */
055e393f 13524 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
13525 struct drm_crtc *crtc =
13526 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187 13527
7f27126e
JB
13528 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13529 crtc->primary->fb);
45e2b5f6
DV
13530 }
13531 } else {
13532 intel_modeset_update_staged_output_state(dev);
13533 }
8af6cf88
DV
13534
13535 intel_modeset_check_state(dev);
2c7111db
CW
13536}
13537
13538void intel_modeset_gem_init(struct drm_device *dev)
13539{
92122789 13540 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 13541 struct drm_crtc *c;
2ff8fde1 13542 struct drm_i915_gem_object *obj;
484b41dd 13543
ae48434c
ID
13544 mutex_lock(&dev->struct_mutex);
13545 intel_init_gt_powersave(dev);
13546 mutex_unlock(&dev->struct_mutex);
13547
92122789
JB
13548 /*
13549 * There may be no VBT; and if the BIOS enabled SSC we can
13550 * just keep using it to avoid unnecessary flicker. Whereas if the
13551 * BIOS isn't using it, don't assume it will work even if the VBT
13552 * indicates as much.
13553 */
13554 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13555 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13556 DREF_SSC1_ENABLE);
13557
1833b134 13558 intel_modeset_init_hw(dev);
02e792fb
DV
13559
13560 intel_setup_overlay(dev);
484b41dd
JB
13561
13562 /*
13563 * Make sure any fbs we allocated at startup are properly
13564 * pinned & fenced. When we do the allocation it's too early
13565 * for this.
13566 */
13567 mutex_lock(&dev->struct_mutex);
70e1e0ec 13568 for_each_crtc(dev, c) {
2ff8fde1
MR
13569 obj = intel_fb_obj(c->primary->fb);
13570 if (obj == NULL)
484b41dd
JB
13571 continue;
13572
850c4cdc
TU
13573 if (intel_pin_and_fence_fb_obj(c->primary,
13574 c->primary->fb,
13575 NULL)) {
484b41dd
JB
13576 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13577 to_intel_crtc(c)->pipe);
66e514c1
DA
13578 drm_framebuffer_unreference(c->primary->fb);
13579 c->primary->fb = NULL;
484b41dd
JB
13580 }
13581 }
13582 mutex_unlock(&dev->struct_mutex);
0962c3c9
VS
13583
13584 intel_backlight_register(dev);
79e53945
JB
13585}
13586
4932e2c3
ID
13587void intel_connector_unregister(struct intel_connector *intel_connector)
13588{
13589 struct drm_connector *connector = &intel_connector->base;
13590
13591 intel_panel_destroy_backlight(connector);
34ea3d38 13592 drm_connector_unregister(connector);
4932e2c3
ID
13593}
13594
79e53945
JB
13595void intel_modeset_cleanup(struct drm_device *dev)
13596{
652c393a 13597 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13598 struct drm_connector *connector;
652c393a 13599
2eb5252e
ID
13600 intel_disable_gt_powersave(dev);
13601
0962c3c9
VS
13602 intel_backlight_unregister(dev);
13603
fd0c0642
DV
13604 /*
13605 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 13606 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
13607 * experience fancy races otherwise.
13608 */
2aeb7d3a 13609 intel_irq_uninstall(dev_priv);
eb21b92b 13610
fd0c0642
DV
13611 /*
13612 * Due to the hpd irq storm handling the hotplug work can re-arm the
13613 * poll handlers. Hence disable polling after hpd handling is shut down.
13614 */
f87ea761 13615 drm_kms_helper_poll_fini(dev);
fd0c0642 13616
652c393a
JB
13617 mutex_lock(&dev->struct_mutex);
13618
723bfd70
JB
13619 intel_unregister_dsm_handler();
13620
7ff0ebcc 13621 intel_fbc_disable(dev);
e70236a8 13622
930ebb46
DV
13623 ironlake_teardown_rc6(dev);
13624
69341a5e
KH
13625 mutex_unlock(&dev->struct_mutex);
13626
1630fe75
CW
13627 /* flush any delayed tasks or pending work */
13628 flush_scheduled_work();
13629
db31af1d
JN
13630 /* destroy the backlight and sysfs files before encoders/connectors */
13631 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13632 struct intel_connector *intel_connector;
13633
13634 intel_connector = to_intel_connector(connector);
13635 intel_connector->unregister(intel_connector);
db31af1d 13636 }
d9255d57 13637
79e53945 13638 drm_mode_config_cleanup(dev);
4d7bb011
DV
13639
13640 intel_cleanup_overlay(dev);
ae48434c
ID
13641
13642 mutex_lock(&dev->struct_mutex);
13643 intel_cleanup_gt_powersave(dev);
13644 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13645}
13646
f1c79df3
ZW
13647/*
13648 * Return which encoder is currently attached for connector.
13649 */
df0e9248 13650struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 13651{
df0e9248
CW
13652 return &intel_attached_encoder(connector)->base;
13653}
f1c79df3 13654
df0e9248
CW
13655void intel_connector_attach_encoder(struct intel_connector *connector,
13656 struct intel_encoder *encoder)
13657{
13658 connector->encoder = encoder;
13659 drm_mode_connector_attach_encoder(&connector->base,
13660 &encoder->base);
79e53945 13661}
28d52043
DA
13662
13663/*
13664 * set vga decode state - true == enable VGA decode
13665 */
13666int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13667{
13668 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 13669 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
13670 u16 gmch_ctrl;
13671
75fa041d
CW
13672 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13673 DRM_ERROR("failed to read control word\n");
13674 return -EIO;
13675 }
13676
c0cc8a55
CW
13677 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13678 return 0;
13679
28d52043
DA
13680 if (state)
13681 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13682 else
13683 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
13684
13685 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13686 DRM_ERROR("failed to write control word\n");
13687 return -EIO;
13688 }
13689
28d52043
DA
13690 return 0;
13691}
c4a1d9e4 13692
c4a1d9e4 13693struct intel_display_error_state {
ff57f1b0
PZ
13694
13695 u32 power_well_driver;
13696
63b66e5b
CW
13697 int num_transcoders;
13698
c4a1d9e4
CW
13699 struct intel_cursor_error_state {
13700 u32 control;
13701 u32 position;
13702 u32 base;
13703 u32 size;
52331309 13704 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
13705
13706 struct intel_pipe_error_state {
ddf9c536 13707 bool power_domain_on;
c4a1d9e4 13708 u32 source;
f301b1e1 13709 u32 stat;
52331309 13710 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
13711
13712 struct intel_plane_error_state {
13713 u32 control;
13714 u32 stride;
13715 u32 size;
13716 u32 pos;
13717 u32 addr;
13718 u32 surface;
13719 u32 tile_offset;
52331309 13720 } plane[I915_MAX_PIPES];
63b66e5b
CW
13721
13722 struct intel_transcoder_error_state {
ddf9c536 13723 bool power_domain_on;
63b66e5b
CW
13724 enum transcoder cpu_transcoder;
13725
13726 u32 conf;
13727
13728 u32 htotal;
13729 u32 hblank;
13730 u32 hsync;
13731 u32 vtotal;
13732 u32 vblank;
13733 u32 vsync;
13734 } transcoder[4];
c4a1d9e4
CW
13735};
13736
13737struct intel_display_error_state *
13738intel_display_capture_error_state(struct drm_device *dev)
13739{
fbee40df 13740 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 13741 struct intel_display_error_state *error;
63b66e5b
CW
13742 int transcoders[] = {
13743 TRANSCODER_A,
13744 TRANSCODER_B,
13745 TRANSCODER_C,
13746 TRANSCODER_EDP,
13747 };
c4a1d9e4
CW
13748 int i;
13749
63b66e5b
CW
13750 if (INTEL_INFO(dev)->num_pipes == 0)
13751 return NULL;
13752
9d1cb914 13753 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
13754 if (error == NULL)
13755 return NULL;
13756
190be112 13757 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
13758 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13759
055e393f 13760 for_each_pipe(dev_priv, i) {
ddf9c536 13761 error->pipe[i].power_domain_on =
f458ebbc
DV
13762 __intel_display_power_is_enabled(dev_priv,
13763 POWER_DOMAIN_PIPE(i));
ddf9c536 13764 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
13765 continue;
13766
5efb3e28
VS
13767 error->cursor[i].control = I915_READ(CURCNTR(i));
13768 error->cursor[i].position = I915_READ(CURPOS(i));
13769 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
13770
13771 error->plane[i].control = I915_READ(DSPCNTR(i));
13772 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 13773 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 13774 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
13775 error->plane[i].pos = I915_READ(DSPPOS(i));
13776 }
ca291363
PZ
13777 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13778 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
13779 if (INTEL_INFO(dev)->gen >= 4) {
13780 error->plane[i].surface = I915_READ(DSPSURF(i));
13781 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13782 }
13783
c4a1d9e4 13784 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 13785
3abfce77 13786 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 13787 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
13788 }
13789
13790 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13791 if (HAS_DDI(dev_priv->dev))
13792 error->num_transcoders++; /* Account for eDP. */
13793
13794 for (i = 0; i < error->num_transcoders; i++) {
13795 enum transcoder cpu_transcoder = transcoders[i];
13796
ddf9c536 13797 error->transcoder[i].power_domain_on =
f458ebbc 13798 __intel_display_power_is_enabled(dev_priv,
38cc1daf 13799 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 13800 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
13801 continue;
13802
63b66e5b
CW
13803 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13804
13805 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13806 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13807 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13808 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13809 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13810 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13811 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
13812 }
13813
13814 return error;
13815}
13816
edc3d884
MK
13817#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13818
c4a1d9e4 13819void
edc3d884 13820intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
13821 struct drm_device *dev,
13822 struct intel_display_error_state *error)
13823{
055e393f 13824 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
13825 int i;
13826
63b66e5b
CW
13827 if (!error)
13828 return;
13829
edc3d884 13830 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 13831 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 13832 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 13833 error->power_well_driver);
055e393f 13834 for_each_pipe(dev_priv, i) {
edc3d884 13835 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
13836 err_printf(m, " Power: %s\n",
13837 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 13838 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 13839 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
13840
13841 err_printf(m, "Plane [%d]:\n", i);
13842 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13843 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 13844 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
13845 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13846 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 13847 }
4b71a570 13848 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 13849 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 13850 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
13851 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13852 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
13853 }
13854
edc3d884
MK
13855 err_printf(m, "Cursor [%d]:\n", i);
13856 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13857 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13858 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 13859 }
63b66e5b
CW
13860
13861 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 13862 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 13863 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
13864 err_printf(m, " Power: %s\n",
13865 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
13866 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13867 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13868 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13869 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13870 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13871 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13872 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13873 }
c4a1d9e4 13874}
e2fcdaa9
VS
13875
13876void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13877{
13878 struct intel_crtc *crtc;
13879
13880 for_each_intel_crtc(dev, crtc) {
13881 struct intel_unpin_work *work;
e2fcdaa9 13882
5e2d7afc 13883 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
13884
13885 work = crtc->unpin_work;
13886
13887 if (work && work->event &&
13888 work->event->base.file_priv == file) {
13889 kfree(work->event);
13890 work->event = NULL;
13891 }
13892
5e2d7afc 13893 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
13894 }
13895}