]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Change plane_config to store a tiling_mode
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
465c120c
MR
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
c0f372b3 44#include <linux/dma_remapping.h>
79e53945 45
465c120c
MR
46/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
3d7d6510
MR
71/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
6b383a7f 76static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 77
f1f644dc 78static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 79 struct intel_crtc_state *pipe_config);
18442d08 80static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 81 struct intel_crtc_state *pipe_config);
f1f644dc 82
e7457a9a
DL
83static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
85static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
5b18e57c
DV
89static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 91static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
92 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
29407aab 94static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
95static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 97static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 98 const struct intel_crtc_state *pipe_config);
d288f65f 99static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 100 const struct intel_crtc_state *pipe_config);
ea2c67bb
MR
101static void intel_begin_crtc_commit(struct drm_crtc *crtc);
102static void intel_finish_crtc_commit(struct drm_crtc *crtc);
e7457a9a 103
0e32b39c
DA
104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
79e53945 112typedef struct {
0206e353 113 int min, max;
79e53945
JB
114} intel_range_t;
115
116typedef struct {
0206e353
AJ
117 int dot_limit;
118 int p2_slow, p2_fast;
79e53945
JB
119} intel_p2_t;
120
d4906093
ML
121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
0206e353
AJ
123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
d4906093 125};
79e53945 126
d2acd215
DV
127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
021357ac
CW
137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
8b99e68c
CW
140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
021357ac
CW
145}
146
5d536e28 147static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 148 .dot = { .min = 25000, .max = 350000 },
9c333719 149 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 150 .n = { .min = 2, .max = 16 },
0206e353
AJ
151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
158};
159
5d536e28
DV
160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
9c333719 162 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 163 .n = { .min = 2, .max = 16 },
5d536e28
DV
164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
e4b36699 173static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 174 .dot = { .min = 25000, .max = 350000 },
9c333719 175 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 176 .n = { .min = 2, .max = 16 },
0206e353
AJ
177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
e4b36699 184};
273e27ca 185
e4b36699 186static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
210};
211
273e27ca 212
e4b36699 213static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
044c7c41 225 },
e4b36699
KP
226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
044c7c41 252 },
e4b36699
KP
253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
044c7c41 266 },
e4b36699
KP
267};
268
f2b115e6 269static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 272 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
273e27ca 275 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
282};
283
f2b115e6 284static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
295};
296
273e27ca
EA
297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
b91ad0ec 302static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
313};
314
b91ad0ec 315static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
339};
340
273e27ca 341/* LVDS 100mhz refclk limits. */
b91ad0ec 342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
0206e353 350 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
0206e353 363 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
366};
367
dc730512 368static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 376 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 377 .n = { .min = 1, .max = 7 },
a0c4da24
JB
378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
b99ab663 380 .p1 = { .min = 2, .max = 3 },
5fdc9c49 381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
382};
383
ef9348c8
CML
384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
6b4bf1c4
VS
400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
fb03ac01
VS
406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
408}
409
e0638cdf
PZ
410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
4093561b 413bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 414{
409ee761 415 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
416 struct intel_encoder *encoder;
417
409ee761 418 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
d0737e1d
ACO
425/**
426 * Returns whether any output on the specified pipe will have the specified
427 * type after a staged modeset is complete, i.e., the same as
428 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
429 * encoder->crtc.
430 */
431static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
432{
433 struct drm_device *dev = crtc->base.dev;
434 struct intel_encoder *encoder;
435
436 for_each_intel_encoder(dev, encoder)
437 if (encoder->new_crtc == crtc && encoder->type == type)
438 return true;
439
440 return false;
441}
442
409ee761 443static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
1b894b59 444 int refclk)
2c07245f 445{
409ee761 446 struct drm_device *dev = crtc->base.dev;
2c07245f 447 const intel_limit_t *limit;
b91ad0ec 448
d0737e1d 449 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 450 if (intel_is_dual_link_lvds(dev)) {
1b894b59 451 if (refclk == 100000)
b91ad0ec
ZW
452 limit = &intel_limits_ironlake_dual_lvds_100m;
453 else
454 limit = &intel_limits_ironlake_dual_lvds;
455 } else {
1b894b59 456 if (refclk == 100000)
b91ad0ec
ZW
457 limit = &intel_limits_ironlake_single_lvds_100m;
458 else
459 limit = &intel_limits_ironlake_single_lvds;
460 }
c6bb3538 461 } else
b91ad0ec 462 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
463
464 return limit;
465}
466
409ee761 467static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
044c7c41 468{
409ee761 469 struct drm_device *dev = crtc->base.dev;
044c7c41
ML
470 const intel_limit_t *limit;
471
d0737e1d 472 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 473 if (intel_is_dual_link_lvds(dev))
e4b36699 474 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 475 else
e4b36699 476 limit = &intel_limits_g4x_single_channel_lvds;
d0737e1d
ACO
477 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
478 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 479 limit = &intel_limits_g4x_hdmi;
d0737e1d 480 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 481 limit = &intel_limits_g4x_sdvo;
044c7c41 482 } else /* The option is for other outputs */
e4b36699 483 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
484
485 return limit;
486}
487
409ee761 488static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
79e53945 489{
409ee761 490 struct drm_device *dev = crtc->base.dev;
79e53945
JB
491 const intel_limit_t *limit;
492
bad720ff 493 if (HAS_PCH_SPLIT(dev))
1b894b59 494 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 495 else if (IS_G4X(dev)) {
044c7c41 496 limit = intel_g4x_limit(crtc);
f2b115e6 497 } else if (IS_PINEVIEW(dev)) {
d0737e1d 498 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 499 limit = &intel_limits_pineview_lvds;
2177832f 500 else
f2b115e6 501 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
502 } else if (IS_CHERRYVIEW(dev)) {
503 limit = &intel_limits_chv;
a0c4da24 504 } else if (IS_VALLEYVIEW(dev)) {
dc730512 505 limit = &intel_limits_vlv;
a6c45cf0 506 } else if (!IS_GEN2(dev)) {
d0737e1d 507 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
508 limit = &intel_limits_i9xx_lvds;
509 else
510 limit = &intel_limits_i9xx_sdvo;
79e53945 511 } else {
d0737e1d 512 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 513 limit = &intel_limits_i8xx_lvds;
d0737e1d 514 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 515 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
516 else
517 limit = &intel_limits_i8xx_dac;
79e53945
JB
518 }
519 return limit;
520}
521
f2b115e6
AJ
522/* m1 is reserved as 0 in Pineview, n is a ring counter */
523static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 524{
2177832f
SL
525 clock->m = clock->m2 + 2;
526 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
527 if (WARN_ON(clock->n == 0 || clock->p == 0))
528 return;
fb03ac01
VS
529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
531}
532
7429e9d4
DV
533static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
534{
535 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
536}
537
ac58c3f0 538static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 539{
7429e9d4 540 clock->m = i9xx_dpll_compute_m(clock);
79e53945 541 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
542 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
543 return;
fb03ac01
VS
544 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
545 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
546}
547
ef9348c8
CML
548static void chv_clock(int refclk, intel_clock_t *clock)
549{
550 clock->m = clock->m1 * clock->m2;
551 clock->p = clock->p1 * clock->p2;
552 if (WARN_ON(clock->n == 0 || clock->p == 0))
553 return;
554 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
555 clock->n << 22);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
557}
558
7c04d1d9 559#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
560/**
561 * Returns whether the given set of divisors are valid for a given refclk with
562 * the given connectors.
563 */
564
1b894b59
CW
565static bool intel_PLL_is_valid(struct drm_device *dev,
566 const intel_limit_t *limit,
567 const intel_clock_t *clock)
79e53945 568{
f01b7962
VS
569 if (clock->n < limit->n.min || limit->n.max < clock->n)
570 INTELPllInvalid("n out of range\n");
79e53945 571 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 572 INTELPllInvalid("p1 out of range\n");
79e53945 573 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 574 INTELPllInvalid("m2 out of range\n");
79e53945 575 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 576 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
577
578 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
579 if (clock->m1 <= clock->m2)
580 INTELPllInvalid("m1 <= m2\n");
581
582 if (!IS_VALLEYVIEW(dev)) {
583 if (clock->p < limit->p.min || limit->p.max < clock->p)
584 INTELPllInvalid("p out of range\n");
585 if (clock->m < limit->m.min || limit->m.max < clock->m)
586 INTELPllInvalid("m out of range\n");
587 }
588
79e53945 589 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 590 INTELPllInvalid("vco out of range\n");
79e53945
JB
591 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
592 * connector, etc., rather than just a single range.
593 */
594 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 595 INTELPllInvalid("dot out of range\n");
79e53945
JB
596
597 return true;
598}
599
d4906093 600static bool
a919ff14 601i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
cec2f356
SP
602 int target, int refclk, intel_clock_t *match_clock,
603 intel_clock_t *best_clock)
79e53945 604{
a919ff14 605 struct drm_device *dev = crtc->base.dev;
79e53945 606 intel_clock_t clock;
79e53945
JB
607 int err = target;
608
d0737e1d 609 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 610 /*
a210b028
DV
611 * For LVDS just rely on its current settings for dual-channel.
612 * We haven't figured out how to reliably set up different
613 * single/dual channel state, if we even can.
79e53945 614 */
1974cad0 615 if (intel_is_dual_link_lvds(dev))
79e53945
JB
616 clock.p2 = limit->p2.p2_fast;
617 else
618 clock.p2 = limit->p2.p2_slow;
619 } else {
620 if (target < limit->p2.dot_limit)
621 clock.p2 = limit->p2.p2_slow;
622 else
623 clock.p2 = limit->p2.p2_fast;
624 }
625
0206e353 626 memset(best_clock, 0, sizeof(*best_clock));
79e53945 627
42158660
ZY
628 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
629 clock.m1++) {
630 for (clock.m2 = limit->m2.min;
631 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 632 if (clock.m2 >= clock.m1)
42158660
ZY
633 break;
634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
638 int this_err;
639
ac58c3f0
DV
640 i9xx_clock(refclk, &clock);
641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
643 continue;
644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
661static bool
a919ff14 662pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
79e53945 665{
a919ff14 666 struct drm_device *dev = crtc->base.dev;
79e53945 667 intel_clock_t clock;
79e53945
JB
668 int err = target;
669
d0737e1d 670 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 671 /*
a210b028
DV
672 * For LVDS just rely on its current settings for dual-channel.
673 * We haven't figured out how to reliably set up different
674 * single/dual channel state, if we even can.
79e53945 675 */
1974cad0 676 if (intel_is_dual_link_lvds(dev))
79e53945
JB
677 clock.p2 = limit->p2.p2_fast;
678 else
679 clock.p2 = limit->p2.p2_slow;
680 } else {
681 if (target < limit->p2.dot_limit)
682 clock.p2 = limit->p2.p2_slow;
683 else
684 clock.p2 = limit->p2.p2_fast;
685 }
686
0206e353 687 memset(best_clock, 0, sizeof(*best_clock));
79e53945 688
42158660
ZY
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
693 for (clock.n = limit->n.min;
694 clock.n <= limit->n.max; clock.n++) {
695 for (clock.p1 = limit->p1.min;
696 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
697 int this_err;
698
ac58c3f0 699 pineview_clock(refclk, &clock);
1b894b59
CW
700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
79e53945 702 continue;
cec2f356
SP
703 if (match_clock &&
704 clock.p != match_clock->p)
705 continue;
79e53945
JB
706
707 this_err = abs(clock.dot - target);
708 if (this_err < err) {
709 *best_clock = clock;
710 err = this_err;
711 }
712 }
713 }
714 }
715 }
716
717 return (err != target);
718}
719
d4906093 720static bool
a919ff14 721g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
722 int target, int refclk, intel_clock_t *match_clock,
723 intel_clock_t *best_clock)
d4906093 724{
a919ff14 725 struct drm_device *dev = crtc->base.dev;
d4906093
ML
726 intel_clock_t clock;
727 int max_n;
728 bool found;
6ba770dc
AJ
729 /* approximately equals target * 0.00585 */
730 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
731 found = false;
732
d0737e1d 733 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 734 if (intel_is_dual_link_lvds(dev))
d4906093
ML
735 clock.p2 = limit->p2.p2_fast;
736 else
737 clock.p2 = limit->p2.p2_slow;
738 } else {
739 if (target < limit->p2.dot_limit)
740 clock.p2 = limit->p2.p2_slow;
741 else
742 clock.p2 = limit->p2.p2_fast;
743 }
744
745 memset(best_clock, 0, sizeof(*best_clock));
746 max_n = limit->n.max;
f77f13e2 747 /* based on hardware requirement, prefer smaller n to precision */
d4906093 748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 749 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
ac58c3f0 758 i9xx_clock(refclk, &clock);
1b894b59
CW
759 if (!intel_PLL_is_valid(dev, limit,
760 &clock))
d4906093 761 continue;
1b894b59
CW
762
763 this_err = abs(clock.dot - target);
d4906093
ML
764 if (this_err < err_most) {
765 *best_clock = clock;
766 err_most = this_err;
767 max_n = clock.n;
768 found = true;
769 }
770 }
771 }
772 }
773 }
2c07245f
ZW
774 return found;
775}
776
a0c4da24 777static bool
a919ff14 778vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
779 int target, int refclk, intel_clock_t *match_clock,
780 intel_clock_t *best_clock)
a0c4da24 781{
a919ff14 782 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 783 intel_clock_t clock;
69e4f900 784 unsigned int bestppm = 1000000;
27e639bf
VS
785 /* min update 19.2 MHz */
786 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 787 bool found = false;
a0c4da24 788
6b4bf1c4
VS
789 target *= 5; /* fast clock */
790
791 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
792
793 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 794 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 796 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 797 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 798 clock.p = clock.p1 * clock.p2;
a0c4da24 799 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 800 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
801 unsigned int ppm, diff;
802
6b4bf1c4
VS
803 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
804 refclk * clock.m1);
805
806 vlv_clock(refclk, &clock);
43b0ac53 807
f01b7962
VS
808 if (!intel_PLL_is_valid(dev, limit,
809 &clock))
43b0ac53
VS
810 continue;
811
6b4bf1c4
VS
812 diff = abs(clock.dot - target);
813 ppm = div_u64(1000000ULL * diff, target);
814
815 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 816 bestppm = 0;
6b4bf1c4 817 *best_clock = clock;
49e497ef 818 found = true;
43b0ac53 819 }
6b4bf1c4 820
c686122c 821 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 822 bestppm = ppm;
6b4bf1c4 823 *best_clock = clock;
49e497ef 824 found = true;
a0c4da24
JB
825 }
826 }
827 }
828 }
829 }
a0c4da24 830
49e497ef 831 return found;
a0c4da24 832}
a4fc5ed6 833
ef9348c8 834static bool
a919ff14 835chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ef9348c8
CML
836 int target, int refclk, intel_clock_t *match_clock,
837 intel_clock_t *best_clock)
838{
a919ff14 839 struct drm_device *dev = crtc->base.dev;
ef9348c8
CML
840 intel_clock_t clock;
841 uint64_t m2;
842 int found = false;
843
844 memset(best_clock, 0, sizeof(*best_clock));
845
846 /*
847 * Based on hardware doc, the n always set to 1, and m1 always
848 * set to 2. If requires to support 200Mhz refclk, we need to
849 * revisit this because n may not 1 anymore.
850 */
851 clock.n = 1, clock.m1 = 2;
852 target *= 5; /* fast clock */
853
854 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
855 for (clock.p2 = limit->p2.p2_fast;
856 clock.p2 >= limit->p2.p2_slow;
857 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
858
859 clock.p = clock.p1 * clock.p2;
860
861 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
862 clock.n) << 22, refclk * clock.m1);
863
864 if (m2 > INT_MAX/clock.m1)
865 continue;
866
867 clock.m2 = m2;
868
869 chv_clock(refclk, &clock);
870
871 if (!intel_PLL_is_valid(dev, limit, &clock))
872 continue;
873
874 /* based on hardware requirement, prefer bigger p
875 */
876 if (clock.p > best_clock->p) {
877 *best_clock = clock;
878 found = true;
879 }
880 }
881 }
882
883 return found;
884}
885
20ddf665
VS
886bool intel_crtc_active(struct drm_crtc *crtc)
887{
888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
889
890 /* Be paranoid as we can arrive here with only partial
891 * state retrieved from the hardware during setup.
892 *
241bfc38 893 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
894 * as Haswell has gained clock readout/fastboot support.
895 *
66e514c1 896 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
897 * properly reconstruct framebuffers.
898 */
f4510a27 899 return intel_crtc->active && crtc->primary->fb &&
6e3c9717 900 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
901}
902
a5c961d1
PZ
903enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
904 enum pipe pipe)
905{
906 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
908
6e3c9717 909 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
910}
911
fbf49ea2
VS
912static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
913{
914 struct drm_i915_private *dev_priv = dev->dev_private;
915 u32 reg = PIPEDSL(pipe);
916 u32 line1, line2;
917 u32 line_mask;
918
919 if (IS_GEN2(dev))
920 line_mask = DSL_LINEMASK_GEN2;
921 else
922 line_mask = DSL_LINEMASK_GEN3;
923
924 line1 = I915_READ(reg) & line_mask;
925 mdelay(5);
926 line2 = I915_READ(reg) & line_mask;
927
928 return line1 == line2;
929}
930
ab7ad7f6
KP
931/*
932 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 933 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
934 *
935 * After disabling a pipe, we can't wait for vblank in the usual way,
936 * spinning on the vblank interrupt status bit, since we won't actually
937 * see an interrupt when the pipe is disabled.
938 *
ab7ad7f6
KP
939 * On Gen4 and above:
940 * wait for the pipe register state bit to turn off
941 *
942 * Otherwise:
943 * wait for the display line value to settle (it usually
944 * ends up stopping at the start of the next frame).
58e10eb9 945 *
9d0498a2 946 */
575f7ab7 947static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 948{
575f7ab7 949 struct drm_device *dev = crtc->base.dev;
9d0498a2 950 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 952 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
953
954 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 955 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
956
957 /* Wait for the Pipe State to go off */
58e10eb9
CW
958 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
959 100))
284637d9 960 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 961 } else {
ab7ad7f6 962 /* Wait for the display line to settle */
fbf49ea2 963 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 964 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 965 }
79e53945
JB
966}
967
b0ea7d37
DL
968/*
969 * ibx_digital_port_connected - is the specified port connected?
970 * @dev_priv: i915 private structure
971 * @port: the port to test
972 *
973 * Returns true if @port is connected, false otherwise.
974 */
975bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
976 struct intel_digital_port *port)
977{
978 u32 bit;
979
c36346e3 980 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 981 switch (port->port) {
c36346e3
DL
982 case PORT_B:
983 bit = SDE_PORTB_HOTPLUG;
984 break;
985 case PORT_C:
986 bit = SDE_PORTC_HOTPLUG;
987 break;
988 case PORT_D:
989 bit = SDE_PORTD_HOTPLUG;
990 break;
991 default:
992 return true;
993 }
994 } else {
eba905b2 995 switch (port->port) {
c36346e3
DL
996 case PORT_B:
997 bit = SDE_PORTB_HOTPLUG_CPT;
998 break;
999 case PORT_C:
1000 bit = SDE_PORTC_HOTPLUG_CPT;
1001 break;
1002 case PORT_D:
1003 bit = SDE_PORTD_HOTPLUG_CPT;
1004 break;
1005 default:
1006 return true;
1007 }
b0ea7d37
DL
1008 }
1009
1010 return I915_READ(SDEISR) & bit;
1011}
1012
b24e7179
JB
1013static const char *state_string(bool enabled)
1014{
1015 return enabled ? "on" : "off";
1016}
1017
1018/* Only for pre-ILK configs */
55607e8a
DV
1019void assert_pll(struct drm_i915_private *dev_priv,
1020 enum pipe pipe, bool state)
b24e7179
JB
1021{
1022 int reg;
1023 u32 val;
1024 bool cur_state;
1025
1026 reg = DPLL(pipe);
1027 val = I915_READ(reg);
1028 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1029 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1030 "PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
b24e7179 1033
23538ef1
JN
1034/* XXX: the dsi pll is shared between MIPI DSI ports */
1035static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1036{
1037 u32 val;
1038 bool cur_state;
1039
1040 mutex_lock(&dev_priv->dpio_lock);
1041 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1042 mutex_unlock(&dev_priv->dpio_lock);
1043
1044 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1045 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1046 "DSI PLL state assertion failure (expected %s, current %s)\n",
1047 state_string(state), state_string(cur_state));
1048}
1049#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1050#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1051
55607e8a 1052struct intel_shared_dpll *
e2b78267
DV
1053intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1054{
1055 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1056
6e3c9717 1057 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1058 return NULL;
1059
6e3c9717 1060 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1061}
1062
040484af 1063/* For ILK+ */
55607e8a
DV
1064void assert_shared_dpll(struct drm_i915_private *dev_priv,
1065 struct intel_shared_dpll *pll,
1066 bool state)
040484af 1067{
040484af 1068 bool cur_state;
5358901f 1069 struct intel_dpll_hw_state hw_state;
040484af 1070
92b27b08 1071 if (WARN (!pll,
46edb027 1072 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1073 return;
ee7b9f93 1074
5358901f 1075 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1076 I915_STATE_WARN(cur_state != state,
5358901f
DV
1077 "%s assertion failure (expected %s, current %s)\n",
1078 pll->name, state_string(state), state_string(cur_state));
040484af 1079}
040484af
JB
1080
1081static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1082 enum pipe pipe, bool state)
1083{
1084 int reg;
1085 u32 val;
1086 bool cur_state;
ad80a810
PZ
1087 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1088 pipe);
040484af 1089
affa9354
PZ
1090 if (HAS_DDI(dev_priv->dev)) {
1091 /* DDI does not have a specific FDI_TX register */
ad80a810 1092 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1093 val = I915_READ(reg);
ad80a810 1094 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1095 } else {
1096 reg = FDI_TX_CTL(pipe);
1097 val = I915_READ(reg);
1098 cur_state = !!(val & FDI_TX_ENABLE);
1099 }
e2c719b7 1100 I915_STATE_WARN(cur_state != state,
040484af
JB
1101 "FDI TX state assertion failure (expected %s, current %s)\n",
1102 state_string(state), state_string(cur_state));
1103}
1104#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1105#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1106
1107static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state)
1109{
1110 int reg;
1111 u32 val;
1112 bool cur_state;
1113
d63fa0dc
PZ
1114 reg = FDI_RX_CTL(pipe);
1115 val = I915_READ(reg);
1116 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1117 I915_STATE_WARN(cur_state != state,
040484af
JB
1118 "FDI RX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1122#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1123
1124static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1125 enum pipe pipe)
1126{
1127 int reg;
1128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
3d13ef2e 1131 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1132 return;
1133
bf507ef7 1134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1135 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1136 return;
1137
040484af
JB
1138 reg = FDI_TX_CTL(pipe);
1139 val = I915_READ(reg);
e2c719b7 1140 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1141}
1142
55607e8a
DV
1143void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1144 enum pipe pipe, bool state)
040484af
JB
1145{
1146 int reg;
1147 u32 val;
55607e8a 1148 bool cur_state;
040484af
JB
1149
1150 reg = FDI_RX_CTL(pipe);
1151 val = I915_READ(reg);
55607e8a 1152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1153 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
040484af
JB
1156}
1157
b680c37a
DV
1158void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
ea0760cf 1160{
bedd4dba
JN
1161 struct drm_device *dev = dev_priv->dev;
1162 int pp_reg;
ea0760cf
JB
1163 u32 val;
1164 enum pipe panel_pipe = PIPE_A;
0de3b485 1165 bool locked = true;
ea0760cf 1166
bedd4dba
JN
1167 if (WARN_ON(HAS_DDI(dev)))
1168 return;
1169
1170 if (HAS_PCH_SPLIT(dev)) {
1171 u32 port_sel;
1172
ea0760cf 1173 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1174 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1175
1176 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1177 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179 /* XXX: else fix for eDP */
1180 } else if (IS_VALLEYVIEW(dev)) {
1181 /* presumably write lock depends on pipe, not port select */
1182 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1183 panel_pipe = pipe;
ea0760cf
JB
1184 } else {
1185 pp_reg = PP_CONTROL;
bedd4dba
JN
1186 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1187 panel_pipe = PIPE_B;
ea0760cf
JB
1188 }
1189
1190 val = I915_READ(pp_reg);
1191 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1192 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1193 locked = false;
1194
e2c719b7 1195 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1196 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1197 pipe_name(pipe));
ea0760cf
JB
1198}
1199
93ce0ba6
JN
1200static void assert_cursor(struct drm_i915_private *dev_priv,
1201 enum pipe pipe, bool state)
1202{
1203 struct drm_device *dev = dev_priv->dev;
1204 bool cur_state;
1205
d9d82081 1206 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1207 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1208 else
5efb3e28 1209 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1210
e2c719b7 1211 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1212 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1213 pipe_name(pipe), state_string(state), state_string(cur_state));
1214}
1215#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1216#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1217
b840d907
JB
1218void assert_pipe(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
b24e7179
JB
1220{
1221 int reg;
1222 u32 val;
63d7bbe9 1223 bool cur_state;
702e7a56
PZ
1224 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1225 pipe);
b24e7179 1226
b6b5d049
VS
1227 /* if we need the pipe quirk it must be always on */
1228 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1229 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1230 state = true;
1231
f458ebbc 1232 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1233 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1234 cur_state = false;
1235 } else {
1236 reg = PIPECONF(cpu_transcoder);
1237 val = I915_READ(reg);
1238 cur_state = !!(val & PIPECONF_ENABLE);
1239 }
1240
e2c719b7 1241 I915_STATE_WARN(cur_state != state,
63d7bbe9 1242 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1243 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1244}
1245
931872fc
CW
1246static void assert_plane(struct drm_i915_private *dev_priv,
1247 enum plane plane, bool state)
b24e7179
JB
1248{
1249 int reg;
1250 u32 val;
931872fc 1251 bool cur_state;
b24e7179
JB
1252
1253 reg = DSPCNTR(plane);
1254 val = I915_READ(reg);
931872fc 1255 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1256 I915_STATE_WARN(cur_state != state,
931872fc
CW
1257 "plane %c assertion failure (expected %s, current %s)\n",
1258 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1259}
1260
931872fc
CW
1261#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1262#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1263
b24e7179
JB
1264static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe)
1266{
653e1026 1267 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1268 int reg, i;
1269 u32 val;
1270 int cur_pipe;
1271
653e1026
VS
1272 /* Primary planes are fixed to pipes on gen4+ */
1273 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1274 reg = DSPCNTR(pipe);
1275 val = I915_READ(reg);
e2c719b7 1276 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1277 "plane %c assertion failure, should be disabled but not\n",
1278 plane_name(pipe));
19ec1358 1279 return;
28c05794 1280 }
19ec1358 1281
b24e7179 1282 /* Need to check both planes against the pipe */
055e393f 1283 for_each_pipe(dev_priv, i) {
b24e7179
JB
1284 reg = DSPCNTR(i);
1285 val = I915_READ(reg);
1286 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1287 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1288 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1289 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1290 plane_name(i), pipe_name(pipe));
b24e7179
JB
1291 }
1292}
1293
19332d7a
JB
1294static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
20674eef 1297 struct drm_device *dev = dev_priv->dev;
1fe47785 1298 int reg, sprite;
19332d7a
JB
1299 u32 val;
1300
7feb8b88
DL
1301 if (INTEL_INFO(dev)->gen >= 9) {
1302 for_each_sprite(pipe, sprite) {
1303 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1304 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1305 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1306 sprite, pipe_name(pipe));
1307 }
1308 } else if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1309 for_each_sprite(pipe, sprite) {
1310 reg = SPCNTR(pipe, sprite);
20674eef 1311 val = I915_READ(reg);
e2c719b7 1312 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1313 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1314 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1315 }
1316 } else if (INTEL_INFO(dev)->gen >= 7) {
1317 reg = SPRCTL(pipe);
19332d7a 1318 val = I915_READ(reg);
e2c719b7 1319 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1320 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1321 plane_name(pipe), pipe_name(pipe));
1322 } else if (INTEL_INFO(dev)->gen >= 5) {
1323 reg = DVSCNTR(pipe);
19332d7a 1324 val = I915_READ(reg);
e2c719b7 1325 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1327 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1328 }
1329}
1330
08c71e5e
VS
1331static void assert_vblank_disabled(struct drm_crtc *crtc)
1332{
e2c719b7 1333 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1334 drm_crtc_vblank_put(crtc);
1335}
1336
89eff4be 1337static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1338{
1339 u32 val;
1340 bool enabled;
1341
e2c719b7 1342 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1343
92f2584a
JB
1344 val = I915_READ(PCH_DREF_CONTROL);
1345 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1346 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1347 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1348}
1349
ab9412ba
DV
1350static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe)
92f2584a
JB
1352{
1353 int reg;
1354 u32 val;
1355 bool enabled;
1356
ab9412ba 1357 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1358 val = I915_READ(reg);
1359 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1360 I915_STATE_WARN(enabled,
9db4a9c7
JB
1361 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1362 pipe_name(pipe));
92f2584a
JB
1363}
1364
4e634389
KP
1365static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1367{
1368 if ((val & DP_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1373 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1374 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1375 return false;
44f37d1f
CML
1376 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1377 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1378 return false;
f0575e92
KP
1379 } else {
1380 if ((val & DP_PIPE_MASK) != (pipe << 30))
1381 return false;
1382 }
1383 return true;
1384}
1385
1519b995
KP
1386static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
dc0fa718 1389 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1390 return false;
1391
1392 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1393 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1394 return false;
44f37d1f
CML
1395 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1396 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1397 return false;
1519b995 1398 } else {
dc0fa718 1399 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1400 return false;
1401 }
1402 return true;
1403}
1404
1405static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1406 enum pipe pipe, u32 val)
1407{
1408 if ((val & LVDS_PORT_EN) == 0)
1409 return false;
1410
1411 if (HAS_PCH_CPT(dev_priv->dev)) {
1412 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1413 return false;
1414 } else {
1415 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1416 return false;
1417 }
1418 return true;
1419}
1420
1421static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1422 enum pipe pipe, u32 val)
1423{
1424 if ((val & ADPA_DAC_ENABLE) == 0)
1425 return false;
1426 if (HAS_PCH_CPT(dev_priv->dev)) {
1427 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1428 return false;
1429 } else {
1430 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1431 return false;
1432 }
1433 return true;
1434}
1435
291906f1 1436static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1437 enum pipe pipe, int reg, u32 port_sel)
291906f1 1438{
47a05eca 1439 u32 val = I915_READ(reg);
e2c719b7 1440 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1441 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1442 reg, pipe_name(pipe));
de9a35ab 1443
e2c719b7 1444 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1445 && (val & DP_PIPEB_SELECT),
de9a35ab 1446 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1447}
1448
1449static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, int reg)
1451{
47a05eca 1452 u32 val = I915_READ(reg);
e2c719b7 1453 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1454 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1455 reg, pipe_name(pipe));
de9a35ab 1456
e2c719b7 1457 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1458 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1459 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1460}
1461
1462static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
1464{
1465 int reg;
1466 u32 val;
291906f1 1467
f0575e92
KP
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1471
1472 reg = PCH_ADPA;
1473 val = I915_READ(reg);
e2c719b7 1474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1475 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1476 pipe_name(pipe));
291906f1
JB
1477
1478 reg = PCH_LVDS;
1479 val = I915_READ(reg);
e2c719b7 1480 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1481 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1482 pipe_name(pipe));
291906f1 1483
e2debe91
PZ
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1487}
1488
40e9cf64
JB
1489static void intel_init_dpio(struct drm_device *dev)
1490{
1491 struct drm_i915_private *dev_priv = dev->dev_private;
1492
1493 if (!IS_VALLEYVIEW(dev))
1494 return;
1495
a09caddd
CML
1496 /*
1497 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1498 * CHV x1 PHY (DP/HDMI D)
1499 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1500 */
1501 if (IS_CHERRYVIEW(dev)) {
1502 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1504 } else {
1505 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1506 }
5382f5f3
JB
1507}
1508
d288f65f 1509static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1510 const struct intel_crtc_state *pipe_config)
87442f73 1511{
426115cf
DV
1512 struct drm_device *dev = crtc->base.dev;
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 int reg = DPLL(crtc->pipe);
d288f65f 1515 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1516
426115cf 1517 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1518
1519 /* No really, not for ILK+ */
1520 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1521
1522 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1523 if (IS_MOBILE(dev_priv->dev))
426115cf 1524 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1525
426115cf
DV
1526 I915_WRITE(reg, dpll);
1527 POSTING_READ(reg);
1528 udelay(150);
1529
1530 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1531 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1532
d288f65f 1533 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1534 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1535
1536 /* We do this three times for luck */
426115cf 1537 I915_WRITE(reg, dpll);
87442f73
DV
1538 POSTING_READ(reg);
1539 udelay(150); /* wait for warmup */
426115cf 1540 I915_WRITE(reg, dpll);
87442f73
DV
1541 POSTING_READ(reg);
1542 udelay(150); /* wait for warmup */
426115cf 1543 I915_WRITE(reg, dpll);
87442f73
DV
1544 POSTING_READ(reg);
1545 udelay(150); /* wait for warmup */
1546}
1547
d288f65f 1548static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1549 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1550{
1551 struct drm_device *dev = crtc->base.dev;
1552 struct drm_i915_private *dev_priv = dev->dev_private;
1553 int pipe = crtc->pipe;
1554 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1555 u32 tmp;
1556
1557 assert_pipe_disabled(dev_priv, crtc->pipe);
1558
1559 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1560
1561 mutex_lock(&dev_priv->dpio_lock);
1562
1563 /* Enable back the 10bit clock to display controller */
1564 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1565 tmp |= DPIO_DCLKP_EN;
1566 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1567
1568 /*
1569 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1570 */
1571 udelay(1);
1572
1573 /* Enable PLL */
d288f65f 1574 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1575
1576 /* Check PLL is locked */
a11b0703 1577 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1578 DRM_ERROR("PLL %d failed to lock\n", pipe);
1579
a11b0703 1580 /* not sure when this should be written */
d288f65f 1581 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703
VS
1582 POSTING_READ(DPLL_MD(pipe));
1583
9d556c99
CML
1584 mutex_unlock(&dev_priv->dpio_lock);
1585}
1586
1c4e0274
VS
1587static int intel_num_dvo_pipes(struct drm_device *dev)
1588{
1589 struct intel_crtc *crtc;
1590 int count = 0;
1591
1592 for_each_intel_crtc(dev, crtc)
1593 count += crtc->active &&
409ee761 1594 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1595
1596 return count;
1597}
1598
66e3d5c0 1599static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1600{
66e3d5c0
DV
1601 struct drm_device *dev = crtc->base.dev;
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 int reg = DPLL(crtc->pipe);
6e3c9717 1604 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1605
66e3d5c0 1606 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1607
63d7bbe9 1608 /* No really, not for ILK+ */
3d13ef2e 1609 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1610
1611 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1612 if (IS_MOBILE(dev) && !IS_I830(dev))
1613 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1614
1c4e0274
VS
1615 /* Enable DVO 2x clock on both PLLs if necessary */
1616 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1617 /*
1618 * It appears to be important that we don't enable this
1619 * for the current pipe before otherwise configuring the
1620 * PLL. No idea how this should be handled if multiple
1621 * DVO outputs are enabled simultaneosly.
1622 */
1623 dpll |= DPLL_DVO_2X_MODE;
1624 I915_WRITE(DPLL(!crtc->pipe),
1625 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1626 }
66e3d5c0
DV
1627
1628 /* Wait for the clocks to stabilize. */
1629 POSTING_READ(reg);
1630 udelay(150);
1631
1632 if (INTEL_INFO(dev)->gen >= 4) {
1633 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1634 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1635 } else {
1636 /* The pixel multiplier can only be updated once the
1637 * DPLL is enabled and the clocks are stable.
1638 *
1639 * So write it again.
1640 */
1641 I915_WRITE(reg, dpll);
1642 }
63d7bbe9
JB
1643
1644 /* We do this three times for luck */
66e3d5c0 1645 I915_WRITE(reg, dpll);
63d7bbe9
JB
1646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
66e3d5c0 1648 I915_WRITE(reg, dpll);
63d7bbe9
JB
1649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
66e3d5c0 1651 I915_WRITE(reg, dpll);
63d7bbe9
JB
1652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
1656/**
50b44a44 1657 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1658 * @dev_priv: i915 private structure
1659 * @pipe: pipe PLL to disable
1660 *
1661 * Disable the PLL for @pipe, making sure the pipe is off first.
1662 *
1663 * Note! This is for pre-ILK only.
1664 */
1c4e0274 1665static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1666{
1c4e0274
VS
1667 struct drm_device *dev = crtc->base.dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 enum pipe pipe = crtc->pipe;
1670
1671 /* Disable DVO 2x clock on both PLLs if necessary */
1672 if (IS_I830(dev) &&
409ee761 1673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1674 intel_num_dvo_pipes(dev) == 1) {
1675 I915_WRITE(DPLL(PIPE_B),
1676 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1677 I915_WRITE(DPLL(PIPE_A),
1678 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1679 }
1680
b6b5d049
VS
1681 /* Don't disable pipe or pipe PLLs if needed */
1682 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1683 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1684 return;
1685
1686 /* Make sure the pipe isn't still relying on us */
1687 assert_pipe_disabled(dev_priv, pipe);
1688
50b44a44
DV
1689 I915_WRITE(DPLL(pipe), 0);
1690 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1691}
1692
f6071166
JB
1693static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 u32 val = 0;
1696
1697 /* Make sure the pipe isn't still relying on us */
1698 assert_pipe_disabled(dev_priv, pipe);
1699
e5cbfbfb
ID
1700 /*
1701 * Leave integrated clock source and reference clock enabled for pipe B.
1702 * The latter is needed for VGA hotplug / manual detection.
1703 */
f6071166 1704 if (pipe == PIPE_B)
e5cbfbfb 1705 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1706 I915_WRITE(DPLL(pipe), val);
1707 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1708
1709}
1710
1711static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
d752048d 1713 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1714 u32 val;
1715
a11b0703
VS
1716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1718
a11b0703 1719 /* Set PLL en = 0 */
d17ec4ce 1720 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
d752048d
VS
1725
1726 mutex_lock(&dev_priv->dpio_lock);
1727
1728 /* Disable 10bit clock to display controller */
1729 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1730 val &= ~DPIO_DCLKP_EN;
1731 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1732
61407f6d
VS
1733 /* disable left/right clock distribution */
1734 if (pipe != PIPE_B) {
1735 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1736 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1737 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1738 } else {
1739 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1740 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1741 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1742 }
1743
d752048d 1744 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1745}
1746
e4607fcf
CML
1747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1748 struct intel_digital_port *dport)
89b667f8
JB
1749{
1750 u32 port_mask;
00fc31b7 1751 int dpll_reg;
89b667f8 1752
e4607fcf
CML
1753 switch (dport->port) {
1754 case PORT_B:
89b667f8 1755 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1756 dpll_reg = DPLL(0);
e4607fcf
CML
1757 break;
1758 case PORT_C:
89b667f8 1759 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1760 dpll_reg = DPLL(0);
1761 break;
1762 case PORT_D:
1763 port_mask = DPLL_PORTD_READY_MASK;
1764 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1765 break;
1766 default:
1767 BUG();
1768 }
89b667f8 1769
00fc31b7 1770 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1771 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1772 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1773}
1774
b14b1055
DV
1775static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1776{
1777 struct drm_device *dev = crtc->base.dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1780
be19f0ff
CW
1781 if (WARN_ON(pll == NULL))
1782 return;
1783
3e369b76 1784 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1785 if (pll->active == 0) {
1786 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1787 WARN_ON(pll->on);
1788 assert_shared_dpll_disabled(dev_priv, pll);
1789
1790 pll->mode_set(dev_priv, pll);
1791 }
1792}
1793
92f2584a 1794/**
85b3894f 1795 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1796 * @dev_priv: i915 private structure
1797 * @pipe: pipe PLL to enable
1798 *
1799 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1800 * drives the transcoder clock.
1801 */
85b3894f 1802static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1803{
3d13ef2e
DL
1804 struct drm_device *dev = crtc->base.dev;
1805 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1806 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1807
87a875bb 1808 if (WARN_ON(pll == NULL))
48da64a8
CW
1809 return;
1810
3e369b76 1811 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1812 return;
ee7b9f93 1813
74dd6928 1814 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1815 pll->name, pll->active, pll->on,
e2b78267 1816 crtc->base.base.id);
92f2584a 1817
cdbd2316
DV
1818 if (pll->active++) {
1819 WARN_ON(!pll->on);
e9d6944e 1820 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1821 return;
1822 }
f4a091c7 1823 WARN_ON(pll->on);
ee7b9f93 1824
bd2bb1b9
PZ
1825 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1826
46edb027 1827 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1828 pll->enable(dev_priv, pll);
ee7b9f93 1829 pll->on = true;
92f2584a
JB
1830}
1831
f6daaec2 1832static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1833{
3d13ef2e
DL
1834 struct drm_device *dev = crtc->base.dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1836 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1837
92f2584a 1838 /* PCH only available on ILK+ */
3d13ef2e 1839 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1840 if (WARN_ON(pll == NULL))
ee7b9f93 1841 return;
92f2584a 1842
3e369b76 1843 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1844 return;
7a419866 1845
46edb027
DV
1846 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1847 pll->name, pll->active, pll->on,
e2b78267 1848 crtc->base.base.id);
7a419866 1849
48da64a8 1850 if (WARN_ON(pll->active == 0)) {
e9d6944e 1851 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1852 return;
1853 }
1854
e9d6944e 1855 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1856 WARN_ON(!pll->on);
cdbd2316 1857 if (--pll->active)
7a419866 1858 return;
ee7b9f93 1859
46edb027 1860 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1861 pll->disable(dev_priv, pll);
ee7b9f93 1862 pll->on = false;
bd2bb1b9
PZ
1863
1864 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1865}
1866
b8a4f404
PZ
1867static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1868 enum pipe pipe)
040484af 1869{
23670b32 1870 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1871 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1873 uint32_t reg, val, pipeconf_val;
040484af
JB
1874
1875 /* PCH only available on ILK+ */
55522f37 1876 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1877
1878 /* Make sure PCH DPLL is enabled */
e72f9fbf 1879 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1880 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1881
1882 /* FDI must be feeding us bits for PCH ports */
1883 assert_fdi_tx_enabled(dev_priv, pipe);
1884 assert_fdi_rx_enabled(dev_priv, pipe);
1885
23670b32
DV
1886 if (HAS_PCH_CPT(dev)) {
1887 /* Workaround: Set the timing override bit before enabling the
1888 * pch transcoder. */
1889 reg = TRANS_CHICKEN2(pipe);
1890 val = I915_READ(reg);
1891 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1892 I915_WRITE(reg, val);
59c859d6 1893 }
23670b32 1894
ab9412ba 1895 reg = PCH_TRANSCONF(pipe);
040484af 1896 val = I915_READ(reg);
5f7f726d 1897 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1898
1899 if (HAS_PCH_IBX(dev_priv->dev)) {
1900 /*
1901 * make the BPC in transcoder be consistent with
1902 * that in pipeconf reg.
1903 */
dfd07d72
DV
1904 val &= ~PIPECONF_BPC_MASK;
1905 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1906 }
5f7f726d
PZ
1907
1908 val &= ~TRANS_INTERLACE_MASK;
1909 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1910 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1911 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1912 val |= TRANS_LEGACY_INTERLACED_ILK;
1913 else
1914 val |= TRANS_INTERLACED;
5f7f726d
PZ
1915 else
1916 val |= TRANS_PROGRESSIVE;
1917
040484af
JB
1918 I915_WRITE(reg, val | TRANS_ENABLE);
1919 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1920 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1921}
1922
8fb033d7 1923static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1924 enum transcoder cpu_transcoder)
040484af 1925{
8fb033d7 1926 u32 val, pipeconf_val;
8fb033d7
PZ
1927
1928 /* PCH only available on ILK+ */
55522f37 1929 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 1930
8fb033d7 1931 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1932 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1933 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1934
223a6fdf
PZ
1935 /* Workaround: set timing override bit. */
1936 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1937 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1938 I915_WRITE(_TRANSA_CHICKEN2, val);
1939
25f3ef11 1940 val = TRANS_ENABLE;
937bb610 1941 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1942
9a76b1c6
PZ
1943 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1944 PIPECONF_INTERLACED_ILK)
a35f2679 1945 val |= TRANS_INTERLACED;
8fb033d7
PZ
1946 else
1947 val |= TRANS_PROGRESSIVE;
1948
ab9412ba
DV
1949 I915_WRITE(LPT_TRANSCONF, val);
1950 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1951 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1952}
1953
b8a4f404
PZ
1954static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1955 enum pipe pipe)
040484af 1956{
23670b32
DV
1957 struct drm_device *dev = dev_priv->dev;
1958 uint32_t reg, val;
040484af
JB
1959
1960 /* FDI relies on the transcoder */
1961 assert_fdi_tx_disabled(dev_priv, pipe);
1962 assert_fdi_rx_disabled(dev_priv, pipe);
1963
291906f1
JB
1964 /* Ports must be off as well */
1965 assert_pch_ports_disabled(dev_priv, pipe);
1966
ab9412ba 1967 reg = PCH_TRANSCONF(pipe);
040484af
JB
1968 val = I915_READ(reg);
1969 val &= ~TRANS_ENABLE;
1970 I915_WRITE(reg, val);
1971 /* wait for PCH transcoder off, transcoder state */
1972 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1973 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1974
1975 if (!HAS_PCH_IBX(dev)) {
1976 /* Workaround: Clear the timing override chicken bit again. */
1977 reg = TRANS_CHICKEN2(pipe);
1978 val = I915_READ(reg);
1979 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1980 I915_WRITE(reg, val);
1981 }
040484af
JB
1982}
1983
ab4d966c 1984static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1985{
8fb033d7
PZ
1986 u32 val;
1987
ab9412ba 1988 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1989 val &= ~TRANS_ENABLE;
ab9412ba 1990 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1991 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1992 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1993 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1994
1995 /* Workaround: clear timing override bit. */
1996 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1997 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1998 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1999}
2000
b24e7179 2001/**
309cfea8 2002 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2003 * @crtc: crtc responsible for the pipe
b24e7179 2004 *
0372264a 2005 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2006 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2007 */
e1fdc473 2008static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2009{
0372264a
PZ
2010 struct drm_device *dev = crtc->base.dev;
2011 struct drm_i915_private *dev_priv = dev->dev_private;
2012 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2013 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2014 pipe);
1a240d4d 2015 enum pipe pch_transcoder;
b24e7179
JB
2016 int reg;
2017 u32 val;
2018
58c6eaa2 2019 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2020 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2021 assert_sprites_disabled(dev_priv, pipe);
2022
681e5811 2023 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2024 pch_transcoder = TRANSCODER_A;
2025 else
2026 pch_transcoder = pipe;
2027
b24e7179
JB
2028 /*
2029 * A pipe without a PLL won't actually be able to drive bits from
2030 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2031 * need the check.
2032 */
2033 if (!HAS_PCH_SPLIT(dev_priv->dev))
409ee761 2034 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2035 assert_dsi_pll_enabled(dev_priv);
2036 else
2037 assert_pll_enabled(dev_priv, pipe);
040484af 2038 else {
6e3c9717 2039 if (crtc->config->has_pch_encoder) {
040484af 2040 /* if driving the PCH, we need FDI enabled */
cc391bbb 2041 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2042 assert_fdi_tx_pll_enabled(dev_priv,
2043 (enum pipe) cpu_transcoder);
040484af
JB
2044 }
2045 /* FIXME: assert CPU port conditions for SNB+ */
2046 }
b24e7179 2047
702e7a56 2048 reg = PIPECONF(cpu_transcoder);
b24e7179 2049 val = I915_READ(reg);
7ad25d48 2050 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2051 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2052 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2053 return;
7ad25d48 2054 }
00d70b15
CW
2055
2056 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2057 POSTING_READ(reg);
b24e7179
JB
2058}
2059
2060/**
309cfea8 2061 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2062 * @crtc: crtc whose pipes is to be disabled
b24e7179 2063 *
575f7ab7
VS
2064 * Disable the pipe of @crtc, making sure that various hardware
2065 * specific requirements are met, if applicable, e.g. plane
2066 * disabled, panel fitter off, etc.
b24e7179
JB
2067 *
2068 * Will wait until the pipe has shut down before returning.
2069 */
575f7ab7 2070static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2071{
575f7ab7 2072 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2073 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2074 enum pipe pipe = crtc->pipe;
b24e7179
JB
2075 int reg;
2076 u32 val;
2077
2078 /*
2079 * Make sure planes won't keep trying to pump pixels to us,
2080 * or we might hang the display.
2081 */
2082 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2083 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2084 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2085
702e7a56 2086 reg = PIPECONF(cpu_transcoder);
b24e7179 2087 val = I915_READ(reg);
00d70b15
CW
2088 if ((val & PIPECONF_ENABLE) == 0)
2089 return;
2090
67adc644
VS
2091 /*
2092 * Double wide has implications for planes
2093 * so best keep it disabled when not needed.
2094 */
6e3c9717 2095 if (crtc->config->double_wide)
67adc644
VS
2096 val &= ~PIPECONF_DOUBLE_WIDE;
2097
2098 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2099 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2100 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2101 val &= ~PIPECONF_ENABLE;
2102
2103 I915_WRITE(reg, val);
2104 if ((val & PIPECONF_ENABLE) == 0)
2105 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2106}
2107
d74362c9
KP
2108/*
2109 * Plane regs are double buffered, going from enabled->disabled needs a
2110 * trigger in order to latch. The display address reg provides this.
2111 */
1dba99f4
VS
2112void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2113 enum plane plane)
d74362c9 2114{
3d13ef2e
DL
2115 struct drm_device *dev = dev_priv->dev;
2116 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2117
2118 I915_WRITE(reg, I915_READ(reg));
2119 POSTING_READ(reg);
d74362c9
KP
2120}
2121
b24e7179 2122/**
262ca2b0 2123 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2124 * @plane: plane to be enabled
2125 * @crtc: crtc for the plane
b24e7179 2126 *
fdd508a6 2127 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2128 */
fdd508a6
VS
2129static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2130 struct drm_crtc *crtc)
b24e7179 2131{
fdd508a6
VS
2132 struct drm_device *dev = plane->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2135
2136 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2137 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2138
98ec7739
VS
2139 if (intel_crtc->primary_enabled)
2140 return;
0037f71c 2141
4c445e0e 2142 intel_crtc->primary_enabled = true;
939c2fe8 2143
fdd508a6
VS
2144 dev_priv->display.update_primary_plane(crtc, plane->fb,
2145 crtc->x, crtc->y);
33c3b0d1
VS
2146
2147 /*
2148 * BDW signals flip done immediately if the plane
2149 * is disabled, even if the plane enable is already
2150 * armed to occur at the next vblank :(
2151 */
2152 if (IS_BROADWELL(dev))
2153 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2154}
2155
b24e7179 2156/**
262ca2b0 2157 * intel_disable_primary_hw_plane - disable the primary hardware plane
fdd508a6
VS
2158 * @plane: plane to be disabled
2159 * @crtc: crtc for the plane
b24e7179 2160 *
fdd508a6 2161 * Disable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2162 */
fdd508a6
VS
2163static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2164 struct drm_crtc *crtc)
b24e7179 2165{
fdd508a6
VS
2166 struct drm_device *dev = plane->dev;
2167 struct drm_i915_private *dev_priv = dev->dev_private;
2168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2169
32b7eeec
MR
2170 if (WARN_ON(!intel_crtc->active))
2171 return;
b24e7179 2172
98ec7739
VS
2173 if (!intel_crtc->primary_enabled)
2174 return;
0037f71c 2175
4c445e0e 2176 intel_crtc->primary_enabled = false;
939c2fe8 2177
fdd508a6
VS
2178 dev_priv->display.update_primary_plane(crtc, plane->fb,
2179 crtc->x, crtc->y);
b24e7179
JB
2180}
2181
693db184
CW
2182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
a57ce0b2
JB
2191static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2192{
2193 int tile_height;
2194
2195 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2196 return ALIGN(height, tile_height);
2197}
2198
127bd2ac 2199int
850c4cdc
TU
2200intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2201 struct drm_framebuffer *fb,
a4872ba6 2202 struct intel_engine_cs *pipelined)
6b95a207 2203{
850c4cdc 2204 struct drm_device *dev = fb->dev;
ce453d81 2205 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2206 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207
KH
2207 u32 alignment;
2208 int ret;
2209
ebcdd39e
MR
2210 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2211
05394f39 2212 switch (obj->tiling_mode) {
6b95a207 2213 case I915_TILING_NONE:
1fada4cc
DL
2214 if (INTEL_INFO(dev)->gen >= 9)
2215 alignment = 256 * 1024;
2216 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2217 alignment = 128 * 1024;
a6c45cf0 2218 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2219 alignment = 4 * 1024;
2220 else
2221 alignment = 64 * 1024;
6b95a207
KH
2222 break;
2223 case I915_TILING_X:
1fada4cc
DL
2224 if (INTEL_INFO(dev)->gen >= 9)
2225 alignment = 256 * 1024;
2226 else {
2227 /* pin() will align the object as required by fence */
2228 alignment = 0;
2229 }
6b95a207
KH
2230 break;
2231 case I915_TILING_Y:
80075d49 2232 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2233 return -EINVAL;
2234 default:
2235 BUG();
2236 }
2237
693db184
CW
2238 /* Note that the w/a also requires 64 PTE of padding following the
2239 * bo. We currently fill all unused PTE with the shadow page and so
2240 * we should always have valid PTE following the scanout preventing
2241 * the VT-d warning.
2242 */
2243 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2244 alignment = 256 * 1024;
2245
d6dd6843
PZ
2246 /*
2247 * Global gtt pte registers are special registers which actually forward
2248 * writes to a chunk of system memory. Which means that there is no risk
2249 * that the register values disappear as soon as we call
2250 * intel_runtime_pm_put(), so it is correct to wrap only the
2251 * pin/unpin/fence and not more.
2252 */
2253 intel_runtime_pm_get(dev_priv);
2254
ce453d81 2255 dev_priv->mm.interruptible = false;
2da3b9b9 2256 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2257 if (ret)
ce453d81 2258 goto err_interruptible;
6b95a207
KH
2259
2260 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2261 * fence, whereas 965+ only requires a fence if using
2262 * framebuffer compression. For simplicity, we always install
2263 * a fence as the cost is not that onerous.
2264 */
06d98131 2265 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2266 if (ret)
2267 goto err_unpin;
1690e1eb 2268
9a5a53b3 2269 i915_gem_object_pin_fence(obj);
6b95a207 2270
ce453d81 2271 dev_priv->mm.interruptible = true;
d6dd6843 2272 intel_runtime_pm_put(dev_priv);
6b95a207 2273 return 0;
48b956c5
CW
2274
2275err_unpin:
cc98b413 2276 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2277err_interruptible:
2278 dev_priv->mm.interruptible = true;
d6dd6843 2279 intel_runtime_pm_put(dev_priv);
48b956c5 2280 return ret;
6b95a207
KH
2281}
2282
1690e1eb
CW
2283void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2284{
ebcdd39e
MR
2285 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2286
1690e1eb 2287 i915_gem_object_unpin_fence(obj);
cc98b413 2288 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2289}
2290
c2c75131
DV
2291/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2292 * is assumed to be a power-of-two. */
bc752862
CW
2293unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2294 unsigned int tiling_mode,
2295 unsigned int cpp,
2296 unsigned int pitch)
c2c75131 2297{
bc752862
CW
2298 if (tiling_mode != I915_TILING_NONE) {
2299 unsigned int tile_rows, tiles;
c2c75131 2300
bc752862
CW
2301 tile_rows = *y / 8;
2302 *y %= 8;
c2c75131 2303
bc752862
CW
2304 tiles = *x / (512/cpp);
2305 *x %= 512/cpp;
2306
2307 return tile_rows * pitch * 8 + tiles * 4096;
2308 } else {
2309 unsigned int offset;
2310
2311 offset = *y * pitch + *x * cpp;
2312 *y = 0;
2313 *x = (offset & 4095) / cpp;
2314 return offset & -4096;
2315 }
c2c75131
DV
2316}
2317
46f297fb
JB
2318int intel_format_to_fourcc(int format)
2319{
2320 switch (format) {
2321 case DISPPLANE_8BPP:
2322 return DRM_FORMAT_C8;
2323 case DISPPLANE_BGRX555:
2324 return DRM_FORMAT_XRGB1555;
2325 case DISPPLANE_BGRX565:
2326 return DRM_FORMAT_RGB565;
2327 default:
2328 case DISPPLANE_BGRX888:
2329 return DRM_FORMAT_XRGB8888;
2330 case DISPPLANE_RGBX888:
2331 return DRM_FORMAT_XBGR8888;
2332 case DISPPLANE_BGRX101010:
2333 return DRM_FORMAT_XRGB2101010;
2334 case DISPPLANE_RGBX101010:
2335 return DRM_FORMAT_XBGR2101010;
2336 }
2337}
2338
484b41dd 2339static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2340 struct intel_plane_config *plane_config)
2341{
2342 struct drm_device *dev = crtc->base.dev;
2343 struct drm_i915_gem_object *obj = NULL;
2344 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2345 u32 base = plane_config->base;
2346
ff2652ea
CW
2347 if (plane_config->size == 0)
2348 return false;
2349
46f297fb
JB
2350 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2351 plane_config->size);
2352 if (!obj)
484b41dd 2353 return false;
46f297fb 2354
49af449b
DL
2355 obj->tiling_mode = plane_config->tiling;
2356 if (obj->tiling_mode == I915_TILING_X)
66e514c1 2357 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb 2358
66e514c1
DA
2359 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2360 mode_cmd.width = crtc->base.primary->fb->width;
2361 mode_cmd.height = crtc->base.primary->fb->height;
2362 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2363
2364 mutex_lock(&dev->struct_mutex);
2365
66e514c1 2366 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2367 &mode_cmd, obj)) {
46f297fb
JB
2368 DRM_DEBUG_KMS("intel fb init failed\n");
2369 goto out_unref_obj;
2370 }
2371
a071fa00 2372 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2373 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2374
2375 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2376 return true;
46f297fb
JB
2377
2378out_unref_obj:
2379 drm_gem_object_unreference(&obj->base);
2380 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2381 return false;
2382}
2383
2384static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2385 struct intel_plane_config *plane_config)
2386{
2387 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2388 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2389 struct drm_crtc *c;
2390 struct intel_crtc *i;
2ff8fde1 2391 struct drm_i915_gem_object *obj;
484b41dd 2392
66e514c1 2393 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2394 return;
2395
2396 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2397 return;
2398
66e514c1
DA
2399 kfree(intel_crtc->base.primary->fb);
2400 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2401
2402 /*
2403 * Failed to alloc the obj, check to see if we should share
2404 * an fb with another CRTC instead
2405 */
70e1e0ec 2406 for_each_crtc(dev, c) {
484b41dd
JB
2407 i = to_intel_crtc(c);
2408
2409 if (c == &intel_crtc->base)
2410 continue;
2411
2ff8fde1
MR
2412 if (!i->active)
2413 continue;
2414
2415 obj = intel_fb_obj(c->primary->fb);
2416 if (obj == NULL)
484b41dd
JB
2417 continue;
2418
2ff8fde1 2419 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
d9ceb816
JB
2420 if (obj->tiling_mode != I915_TILING_NONE)
2421 dev_priv->preserve_bios_swizzle = true;
2422
66e514c1
DA
2423 drm_framebuffer_reference(c->primary->fb);
2424 intel_crtc->base.primary->fb = c->primary->fb;
2ff8fde1 2425 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2426 break;
2427 }
2428 }
46f297fb
JB
2429}
2430
29b9bde6
DV
2431static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2432 struct drm_framebuffer *fb,
2433 int x, int y)
81255565
JB
2434{
2435 struct drm_device *dev = crtc->dev;
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2438 struct drm_i915_gem_object *obj;
81255565 2439 int plane = intel_crtc->plane;
e506a0c6 2440 unsigned long linear_offset;
81255565 2441 u32 dspcntr;
f45651ba 2442 u32 reg = DSPCNTR(plane);
48404c1e 2443 int pixel_size;
f45651ba 2444
fdd508a6
VS
2445 if (!intel_crtc->primary_enabled) {
2446 I915_WRITE(reg, 0);
2447 if (INTEL_INFO(dev)->gen >= 4)
2448 I915_WRITE(DSPSURF(plane), 0);
2449 else
2450 I915_WRITE(DSPADDR(plane), 0);
2451 POSTING_READ(reg);
2452 return;
2453 }
2454
c9ba6fad
VS
2455 obj = intel_fb_obj(fb);
2456 if (WARN_ON(obj == NULL))
2457 return;
2458
2459 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2460
f45651ba
VS
2461 dspcntr = DISPPLANE_GAMMA_ENABLE;
2462
fdd508a6 2463 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2464
2465 if (INTEL_INFO(dev)->gen < 4) {
2466 if (intel_crtc->pipe == PIPE_B)
2467 dspcntr |= DISPPLANE_SEL_PIPE_B;
2468
2469 /* pipesrc and dspsize control the size that is scaled from,
2470 * which should always be the user's requested size.
2471 */
2472 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2473 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2474 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2475 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2476 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2477 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2478 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2479 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2480 I915_WRITE(PRIMPOS(plane), 0);
2481 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2482 }
81255565 2483
57779d06
VS
2484 switch (fb->pixel_format) {
2485 case DRM_FORMAT_C8:
81255565
JB
2486 dspcntr |= DISPPLANE_8BPP;
2487 break;
57779d06
VS
2488 case DRM_FORMAT_XRGB1555:
2489 case DRM_FORMAT_ARGB1555:
2490 dspcntr |= DISPPLANE_BGRX555;
81255565 2491 break;
57779d06
VS
2492 case DRM_FORMAT_RGB565:
2493 dspcntr |= DISPPLANE_BGRX565;
2494 break;
2495 case DRM_FORMAT_XRGB8888:
2496 case DRM_FORMAT_ARGB8888:
2497 dspcntr |= DISPPLANE_BGRX888;
2498 break;
2499 case DRM_FORMAT_XBGR8888:
2500 case DRM_FORMAT_ABGR8888:
2501 dspcntr |= DISPPLANE_RGBX888;
2502 break;
2503 case DRM_FORMAT_XRGB2101010:
2504 case DRM_FORMAT_ARGB2101010:
2505 dspcntr |= DISPPLANE_BGRX101010;
2506 break;
2507 case DRM_FORMAT_XBGR2101010:
2508 case DRM_FORMAT_ABGR2101010:
2509 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2510 break;
2511 default:
baba133a 2512 BUG();
81255565 2513 }
57779d06 2514
f45651ba
VS
2515 if (INTEL_INFO(dev)->gen >= 4 &&
2516 obj->tiling_mode != I915_TILING_NONE)
2517 dspcntr |= DISPPLANE_TILED;
81255565 2518
de1aa629
VS
2519 if (IS_G4X(dev))
2520 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2521
b9897127 2522 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2523
c2c75131
DV
2524 if (INTEL_INFO(dev)->gen >= 4) {
2525 intel_crtc->dspaddr_offset =
bc752862 2526 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2527 pixel_size,
bc752862 2528 fb->pitches[0]);
c2c75131
DV
2529 linear_offset -= intel_crtc->dspaddr_offset;
2530 } else {
e506a0c6 2531 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2532 }
e506a0c6 2533
48404c1e
SJ
2534 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2535 dspcntr |= DISPPLANE_ROTATE_180;
2536
6e3c9717
ACO
2537 x += (intel_crtc->config->pipe_src_w - 1);
2538 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2539
2540 /* Finding the last pixel of the last line of the display
2541 data and adding to linear_offset*/
2542 linear_offset +=
6e3c9717
ACO
2543 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2544 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2545 }
2546
2547 I915_WRITE(reg, dspcntr);
2548
f343c5f6
BW
2549 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2550 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2551 fb->pitches[0]);
01f2c773 2552 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2553 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2554 I915_WRITE(DSPSURF(plane),
2555 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2556 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2557 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2558 } else
f343c5f6 2559 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2560 POSTING_READ(reg);
17638cd6
JB
2561}
2562
29b9bde6
DV
2563static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2564 struct drm_framebuffer *fb,
2565 int x, int y)
17638cd6
JB
2566{
2567 struct drm_device *dev = crtc->dev;
2568 struct drm_i915_private *dev_priv = dev->dev_private;
2569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2570 struct drm_i915_gem_object *obj;
17638cd6 2571 int plane = intel_crtc->plane;
e506a0c6 2572 unsigned long linear_offset;
17638cd6 2573 u32 dspcntr;
f45651ba 2574 u32 reg = DSPCNTR(plane);
48404c1e 2575 int pixel_size;
f45651ba 2576
fdd508a6
VS
2577 if (!intel_crtc->primary_enabled) {
2578 I915_WRITE(reg, 0);
2579 I915_WRITE(DSPSURF(plane), 0);
2580 POSTING_READ(reg);
2581 return;
2582 }
2583
c9ba6fad
VS
2584 obj = intel_fb_obj(fb);
2585 if (WARN_ON(obj == NULL))
2586 return;
2587
2588 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2589
f45651ba
VS
2590 dspcntr = DISPPLANE_GAMMA_ENABLE;
2591
fdd508a6 2592 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2593
2594 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2595 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2596
57779d06
VS
2597 switch (fb->pixel_format) {
2598 case DRM_FORMAT_C8:
17638cd6
JB
2599 dspcntr |= DISPPLANE_8BPP;
2600 break;
57779d06
VS
2601 case DRM_FORMAT_RGB565:
2602 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2603 break;
57779d06
VS
2604 case DRM_FORMAT_XRGB8888:
2605 case DRM_FORMAT_ARGB8888:
2606 dspcntr |= DISPPLANE_BGRX888;
2607 break;
2608 case DRM_FORMAT_XBGR8888:
2609 case DRM_FORMAT_ABGR8888:
2610 dspcntr |= DISPPLANE_RGBX888;
2611 break;
2612 case DRM_FORMAT_XRGB2101010:
2613 case DRM_FORMAT_ARGB2101010:
2614 dspcntr |= DISPPLANE_BGRX101010;
2615 break;
2616 case DRM_FORMAT_XBGR2101010:
2617 case DRM_FORMAT_ABGR2101010:
2618 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2619 break;
2620 default:
baba133a 2621 BUG();
17638cd6
JB
2622 }
2623
2624 if (obj->tiling_mode != I915_TILING_NONE)
2625 dspcntr |= DISPPLANE_TILED;
17638cd6 2626
f45651ba 2627 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2628 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2629
b9897127 2630 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2631 intel_crtc->dspaddr_offset =
bc752862 2632 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2633 pixel_size,
bc752862 2634 fb->pitches[0]);
c2c75131 2635 linear_offset -= intel_crtc->dspaddr_offset;
48404c1e
SJ
2636 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2637 dspcntr |= DISPPLANE_ROTATE_180;
2638
2639 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2640 x += (intel_crtc->config->pipe_src_w - 1);
2641 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2642
2643 /* Finding the last pixel of the last line of the display
2644 data and adding to linear_offset*/
2645 linear_offset +=
6e3c9717
ACO
2646 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2647 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2648 }
2649 }
2650
2651 I915_WRITE(reg, dspcntr);
17638cd6 2652
f343c5f6
BW
2653 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2654 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2655 fb->pitches[0]);
01f2c773 2656 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2657 I915_WRITE(DSPSURF(plane),
2658 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2659 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2660 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2661 } else {
2662 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2663 I915_WRITE(DSPLINOFF(plane), linear_offset);
2664 }
17638cd6 2665 POSTING_READ(reg);
17638cd6
JB
2666}
2667
70d21f0e
DL
2668static void skylake_update_primary_plane(struct drm_crtc *crtc,
2669 struct drm_framebuffer *fb,
2670 int x, int y)
2671{
2672 struct drm_device *dev = crtc->dev;
2673 struct drm_i915_private *dev_priv = dev->dev_private;
2674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2675 struct intel_framebuffer *intel_fb;
2676 struct drm_i915_gem_object *obj;
2677 int pipe = intel_crtc->pipe;
2678 u32 plane_ctl, stride;
2679
2680 if (!intel_crtc->primary_enabled) {
2681 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2682 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2683 POSTING_READ(PLANE_CTL(pipe, 0));
2684 return;
2685 }
2686
2687 plane_ctl = PLANE_CTL_ENABLE |
2688 PLANE_CTL_PIPE_GAMMA_ENABLE |
2689 PLANE_CTL_PIPE_CSC_ENABLE;
2690
2691 switch (fb->pixel_format) {
2692 case DRM_FORMAT_RGB565:
2693 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2694 break;
2695 case DRM_FORMAT_XRGB8888:
2696 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2697 break;
2698 case DRM_FORMAT_XBGR8888:
2699 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2700 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2701 break;
2702 case DRM_FORMAT_XRGB2101010:
2703 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2704 break;
2705 case DRM_FORMAT_XBGR2101010:
2706 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2707 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2708 break;
2709 default:
2710 BUG();
2711 }
2712
2713 intel_fb = to_intel_framebuffer(fb);
2714 obj = intel_fb->obj;
2715
2716 /*
2717 * The stride is either expressed as a multiple of 64 bytes chunks for
2718 * linear buffers or in number of tiles for tiled buffers.
2719 */
2720 switch (obj->tiling_mode) {
2721 case I915_TILING_NONE:
2722 stride = fb->pitches[0] >> 6;
2723 break;
2724 case I915_TILING_X:
2725 plane_ctl |= PLANE_CTL_TILED_X;
2726 stride = fb->pitches[0] >> 9;
2727 break;
2728 default:
2729 BUG();
2730 }
2731
2732 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
1447dde0
SJ
2733 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2734 plane_ctl |= PLANE_CTL_ROTATE_180;
70d21f0e
DL
2735
2736 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2737
2738 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2739 i915_gem_obj_ggtt_offset(obj),
2740 x, y, fb->width, fb->height,
2741 fb->pitches[0]);
2742
2743 I915_WRITE(PLANE_POS(pipe, 0), 0);
2744 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2745 I915_WRITE(PLANE_SIZE(pipe, 0),
6e3c9717
ACO
2746 (intel_crtc->config->pipe_src_h - 1) << 16 |
2747 (intel_crtc->config->pipe_src_w - 1));
70d21f0e
DL
2748 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2749 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2750
2751 POSTING_READ(PLANE_SURF(pipe, 0));
2752}
2753
17638cd6
JB
2754/* Assume fb object is pinned & idle & fenced and just update base pointers */
2755static int
2756intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2757 int x, int y, enum mode_set_atomic state)
2758{
2759 struct drm_device *dev = crtc->dev;
2760 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2761
6b8e6ed0
CW
2762 if (dev_priv->display.disable_fbc)
2763 dev_priv->display.disable_fbc(dev);
81255565 2764
29b9bde6
DV
2765 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2766
2767 return 0;
81255565
JB
2768}
2769
7514747d 2770static void intel_complete_page_flips(struct drm_device *dev)
96a02917 2771{
96a02917
VS
2772 struct drm_crtc *crtc;
2773
70e1e0ec 2774 for_each_crtc(dev, crtc) {
96a02917
VS
2775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2776 enum plane plane = intel_crtc->plane;
2777
2778 intel_prepare_page_flip(dev, plane);
2779 intel_finish_page_flip_plane(dev, plane);
2780 }
7514747d
VS
2781}
2782
2783static void intel_update_primary_planes(struct drm_device *dev)
2784{
2785 struct drm_i915_private *dev_priv = dev->dev_private;
2786 struct drm_crtc *crtc;
96a02917 2787
70e1e0ec 2788 for_each_crtc(dev, crtc) {
96a02917
VS
2789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2790
51fd371b 2791 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2792 /*
2793 * FIXME: Once we have proper support for primary planes (and
2794 * disabling them without disabling the entire crtc) allow again
66e514c1 2795 * a NULL crtc->primary->fb.
947fdaad 2796 */
f4510a27 2797 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2798 dev_priv->display.update_primary_plane(crtc,
66e514c1 2799 crtc->primary->fb,
262ca2b0
MR
2800 crtc->x,
2801 crtc->y);
51fd371b 2802 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2803 }
2804}
2805
7514747d
VS
2806void intel_prepare_reset(struct drm_device *dev)
2807{
f98ce92f
VS
2808 struct drm_i915_private *dev_priv = to_i915(dev);
2809 struct intel_crtc *crtc;
2810
7514747d
VS
2811 /* no reset support for gen2 */
2812 if (IS_GEN2(dev))
2813 return;
2814
2815 /* reset doesn't touch the display */
2816 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2817 return;
2818
2819 drm_modeset_lock_all(dev);
f98ce92f
VS
2820
2821 /*
2822 * Disabling the crtcs gracefully seems nicer. Also the
2823 * g33 docs say we should at least disable all the planes.
2824 */
2825 for_each_intel_crtc(dev, crtc) {
2826 if (crtc->active)
2827 dev_priv->display.crtc_disable(&crtc->base);
2828 }
7514747d
VS
2829}
2830
2831void intel_finish_reset(struct drm_device *dev)
2832{
2833 struct drm_i915_private *dev_priv = to_i915(dev);
2834
2835 /*
2836 * Flips in the rings will be nuked by the reset,
2837 * so complete all pending flips so that user space
2838 * will get its events and not get stuck.
2839 */
2840 intel_complete_page_flips(dev);
2841
2842 /* no reset support for gen2 */
2843 if (IS_GEN2(dev))
2844 return;
2845
2846 /* reset doesn't touch the display */
2847 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2848 /*
2849 * Flips in the rings have been nuked by the reset,
2850 * so update the base address of all primary
2851 * planes to the the last fb to make sure we're
2852 * showing the correct fb after a reset.
2853 */
2854 intel_update_primary_planes(dev);
2855 return;
2856 }
2857
2858 /*
2859 * The display has been reset as well,
2860 * so need a full re-initialization.
2861 */
2862 intel_runtime_pm_disable_interrupts(dev_priv);
2863 intel_runtime_pm_enable_interrupts(dev_priv);
2864
2865 intel_modeset_init_hw(dev);
2866
2867 spin_lock_irq(&dev_priv->irq_lock);
2868 if (dev_priv->display.hpd_irq_setup)
2869 dev_priv->display.hpd_irq_setup(dev);
2870 spin_unlock_irq(&dev_priv->irq_lock);
2871
2872 intel_modeset_setup_hw_state(dev, true);
2873
2874 intel_hpd_init(dev_priv);
2875
2876 drm_modeset_unlock_all(dev);
2877}
2878
14667a4b
CW
2879static int
2880intel_finish_fb(struct drm_framebuffer *old_fb)
2881{
2ff8fde1 2882 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
2883 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2884 bool was_interruptible = dev_priv->mm.interruptible;
2885 int ret;
2886
14667a4b
CW
2887 /* Big Hammer, we also need to ensure that any pending
2888 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2889 * current scanout is retired before unpinning the old
2890 * framebuffer.
2891 *
2892 * This should only fail upon a hung GPU, in which case we
2893 * can safely continue.
2894 */
2895 dev_priv->mm.interruptible = false;
2896 ret = i915_gem_object_finish_gpu(obj);
2897 dev_priv->mm.interruptible = was_interruptible;
2898
2899 return ret;
2900}
2901
7d5e3799
CW
2902static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2903{
2904 struct drm_device *dev = crtc->dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
2907 bool pending;
2908
2909 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2910 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2911 return false;
2912
5e2d7afc 2913 spin_lock_irq(&dev->event_lock);
7d5e3799 2914 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 2915 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
2916
2917 return pending;
2918}
2919
e30e8f75
GP
2920static void intel_update_pipe_size(struct intel_crtc *crtc)
2921{
2922 struct drm_device *dev = crtc->base.dev;
2923 struct drm_i915_private *dev_priv = dev->dev_private;
2924 const struct drm_display_mode *adjusted_mode;
2925
2926 if (!i915.fastboot)
2927 return;
2928
2929 /*
2930 * Update pipe size and adjust fitter if needed: the reason for this is
2931 * that in compute_mode_changes we check the native mode (not the pfit
2932 * mode) to see if we can flip rather than do a full mode set. In the
2933 * fastboot case, we'll flip, but if we don't update the pipesrc and
2934 * pfit state, we'll end up with a big fb scanned out into the wrong
2935 * sized surface.
2936 *
2937 * To fix this properly, we need to hoist the checks up into
2938 * compute_mode_changes (or above), check the actual pfit state and
2939 * whether the platform allows pfit disable with pipe active, and only
2940 * then update the pipesrc and pfit state, even on the flip path.
2941 */
2942
6e3c9717 2943 adjusted_mode = &crtc->config->base.adjusted_mode;
e30e8f75
GP
2944
2945 I915_WRITE(PIPESRC(crtc->pipe),
2946 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2947 (adjusted_mode->crtc_vdisplay - 1));
6e3c9717 2948 if (!crtc->config->pch_pfit.enabled &&
409ee761
ACO
2949 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2950 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
2951 I915_WRITE(PF_CTL(crtc->pipe), 0);
2952 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2953 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2954 }
6e3c9717
ACO
2955 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
2956 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
e30e8f75
GP
2957}
2958
5e84e1a4
ZW
2959static void intel_fdi_normal_train(struct drm_crtc *crtc)
2960{
2961 struct drm_device *dev = crtc->dev;
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2964 int pipe = intel_crtc->pipe;
2965 u32 reg, temp;
2966
2967 /* enable normal train */
2968 reg = FDI_TX_CTL(pipe);
2969 temp = I915_READ(reg);
61e499bf 2970 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2971 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2972 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2973 } else {
2974 temp &= ~FDI_LINK_TRAIN_NONE;
2975 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2976 }
5e84e1a4
ZW
2977 I915_WRITE(reg, temp);
2978
2979 reg = FDI_RX_CTL(pipe);
2980 temp = I915_READ(reg);
2981 if (HAS_PCH_CPT(dev)) {
2982 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2983 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2984 } else {
2985 temp &= ~FDI_LINK_TRAIN_NONE;
2986 temp |= FDI_LINK_TRAIN_NONE;
2987 }
2988 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2989
2990 /* wait one idle pattern time */
2991 POSTING_READ(reg);
2992 udelay(1000);
357555c0
JB
2993
2994 /* IVB wants error correction enabled */
2995 if (IS_IVYBRIDGE(dev))
2996 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2997 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2998}
2999
1fbc0d78 3000static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 3001{
1fbc0d78 3002 return crtc->base.enabled && crtc->active &&
6e3c9717 3003 crtc->config->has_pch_encoder;
1e833f40
DV
3004}
3005
01a415fd
DV
3006static void ivb_modeset_global_resources(struct drm_device *dev)
3007{
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 struct intel_crtc *pipe_B_crtc =
3010 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3011 struct intel_crtc *pipe_C_crtc =
3012 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3013 uint32_t temp;
3014
1e833f40
DV
3015 /*
3016 * When everything is off disable fdi C so that we could enable fdi B
3017 * with all lanes. Note that we don't care about enabled pipes without
3018 * an enabled pch encoder.
3019 */
3020 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3021 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
3022 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3023 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3024
3025 temp = I915_READ(SOUTH_CHICKEN1);
3026 temp &= ~FDI_BC_BIFURCATION_SELECT;
3027 DRM_DEBUG_KMS("disabling fdi C rx\n");
3028 I915_WRITE(SOUTH_CHICKEN1, temp);
3029 }
3030}
3031
8db9d77b
ZW
3032/* The FDI link training functions for ILK/Ibexpeak. */
3033static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3034{
3035 struct drm_device *dev = crtc->dev;
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3038 int pipe = intel_crtc->pipe;
5eddb70b 3039 u32 reg, temp, tries;
8db9d77b 3040
1c8562f6 3041 /* FDI needs bits from pipe first */
0fc932b8 3042 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3043
e1a44743
AJ
3044 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3045 for train result */
5eddb70b
CW
3046 reg = FDI_RX_IMR(pipe);
3047 temp = I915_READ(reg);
e1a44743
AJ
3048 temp &= ~FDI_RX_SYMBOL_LOCK;
3049 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3050 I915_WRITE(reg, temp);
3051 I915_READ(reg);
e1a44743
AJ
3052 udelay(150);
3053
8db9d77b 3054 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
627eb5a3 3057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3059 temp &= ~FDI_LINK_TRAIN_NONE;
3060 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3061 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3062
5eddb70b
CW
3063 reg = FDI_RX_CTL(pipe);
3064 temp = I915_READ(reg);
8db9d77b
ZW
3065 temp &= ~FDI_LINK_TRAIN_NONE;
3066 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3067 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3068
3069 POSTING_READ(reg);
8db9d77b
ZW
3070 udelay(150);
3071
5b2adf89 3072 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3073 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3074 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3075 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3076
5eddb70b 3077 reg = FDI_RX_IIR(pipe);
e1a44743 3078 for (tries = 0; tries < 5; tries++) {
5eddb70b 3079 temp = I915_READ(reg);
8db9d77b
ZW
3080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081
3082 if ((temp & FDI_RX_BIT_LOCK)) {
3083 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3085 break;
3086 }
8db9d77b 3087 }
e1a44743 3088 if (tries == 5)
5eddb70b 3089 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3090
3091 /* Train 2 */
5eddb70b
CW
3092 reg = FDI_TX_CTL(pipe);
3093 temp = I915_READ(reg);
8db9d77b
ZW
3094 temp &= ~FDI_LINK_TRAIN_NONE;
3095 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3096 I915_WRITE(reg, temp);
8db9d77b 3097
5eddb70b
CW
3098 reg = FDI_RX_CTL(pipe);
3099 temp = I915_READ(reg);
8db9d77b
ZW
3100 temp &= ~FDI_LINK_TRAIN_NONE;
3101 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3102 I915_WRITE(reg, temp);
8db9d77b 3103
5eddb70b
CW
3104 POSTING_READ(reg);
3105 udelay(150);
8db9d77b 3106
5eddb70b 3107 reg = FDI_RX_IIR(pipe);
e1a44743 3108 for (tries = 0; tries < 5; tries++) {
5eddb70b 3109 temp = I915_READ(reg);
8db9d77b
ZW
3110 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3111
3112 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3113 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3114 DRM_DEBUG_KMS("FDI train 2 done.\n");
3115 break;
3116 }
8db9d77b 3117 }
e1a44743 3118 if (tries == 5)
5eddb70b 3119 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3120
3121 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3122
8db9d77b
ZW
3123}
3124
0206e353 3125static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3126 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3127 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3128 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3129 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3130};
3131
3132/* The FDI link training functions for SNB/Cougarpoint. */
3133static void gen6_fdi_link_train(struct drm_crtc *crtc)
3134{
3135 struct drm_device *dev = crtc->dev;
3136 struct drm_i915_private *dev_priv = dev->dev_private;
3137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3138 int pipe = intel_crtc->pipe;
fa37d39e 3139 u32 reg, temp, i, retry;
8db9d77b 3140
e1a44743
AJ
3141 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3142 for train result */
5eddb70b
CW
3143 reg = FDI_RX_IMR(pipe);
3144 temp = I915_READ(reg);
e1a44743
AJ
3145 temp &= ~FDI_RX_SYMBOL_LOCK;
3146 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3147 I915_WRITE(reg, temp);
3148
3149 POSTING_READ(reg);
e1a44743
AJ
3150 udelay(150);
3151
8db9d77b 3152 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3153 reg = FDI_TX_CTL(pipe);
3154 temp = I915_READ(reg);
627eb5a3 3155 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3156 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3157 temp &= ~FDI_LINK_TRAIN_NONE;
3158 temp |= FDI_LINK_TRAIN_PATTERN_1;
3159 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3160 /* SNB-B */
3161 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3162 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3163
d74cf324
DV
3164 I915_WRITE(FDI_RX_MISC(pipe),
3165 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3166
5eddb70b
CW
3167 reg = FDI_RX_CTL(pipe);
3168 temp = I915_READ(reg);
8db9d77b
ZW
3169 if (HAS_PCH_CPT(dev)) {
3170 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3171 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3172 } else {
3173 temp &= ~FDI_LINK_TRAIN_NONE;
3174 temp |= FDI_LINK_TRAIN_PATTERN_1;
3175 }
5eddb70b
CW
3176 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3177
3178 POSTING_READ(reg);
8db9d77b
ZW
3179 udelay(150);
3180
0206e353 3181 for (i = 0; i < 4; i++) {
5eddb70b
CW
3182 reg = FDI_TX_CTL(pipe);
3183 temp = I915_READ(reg);
8db9d77b
ZW
3184 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3185 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3186 I915_WRITE(reg, temp);
3187
3188 POSTING_READ(reg);
8db9d77b
ZW
3189 udelay(500);
3190
fa37d39e
SP
3191 for (retry = 0; retry < 5; retry++) {
3192 reg = FDI_RX_IIR(pipe);
3193 temp = I915_READ(reg);
3194 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3195 if (temp & FDI_RX_BIT_LOCK) {
3196 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3197 DRM_DEBUG_KMS("FDI train 1 done.\n");
3198 break;
3199 }
3200 udelay(50);
8db9d77b 3201 }
fa37d39e
SP
3202 if (retry < 5)
3203 break;
8db9d77b
ZW
3204 }
3205 if (i == 4)
5eddb70b 3206 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3207
3208 /* Train 2 */
5eddb70b
CW
3209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
8db9d77b
ZW
3211 temp &= ~FDI_LINK_TRAIN_NONE;
3212 temp |= FDI_LINK_TRAIN_PATTERN_2;
3213 if (IS_GEN6(dev)) {
3214 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3215 /* SNB-B */
3216 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3217 }
5eddb70b 3218 I915_WRITE(reg, temp);
8db9d77b 3219
5eddb70b
CW
3220 reg = FDI_RX_CTL(pipe);
3221 temp = I915_READ(reg);
8db9d77b
ZW
3222 if (HAS_PCH_CPT(dev)) {
3223 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3224 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3225 } else {
3226 temp &= ~FDI_LINK_TRAIN_NONE;
3227 temp |= FDI_LINK_TRAIN_PATTERN_2;
3228 }
5eddb70b
CW
3229 I915_WRITE(reg, temp);
3230
3231 POSTING_READ(reg);
8db9d77b
ZW
3232 udelay(150);
3233
0206e353 3234 for (i = 0; i < 4; i++) {
5eddb70b
CW
3235 reg = FDI_TX_CTL(pipe);
3236 temp = I915_READ(reg);
8db9d77b
ZW
3237 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3238 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3239 I915_WRITE(reg, temp);
3240
3241 POSTING_READ(reg);
8db9d77b
ZW
3242 udelay(500);
3243
fa37d39e
SP
3244 for (retry = 0; retry < 5; retry++) {
3245 reg = FDI_RX_IIR(pipe);
3246 temp = I915_READ(reg);
3247 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3248 if (temp & FDI_RX_SYMBOL_LOCK) {
3249 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3250 DRM_DEBUG_KMS("FDI train 2 done.\n");
3251 break;
3252 }
3253 udelay(50);
8db9d77b 3254 }
fa37d39e
SP
3255 if (retry < 5)
3256 break;
8db9d77b
ZW
3257 }
3258 if (i == 4)
5eddb70b 3259 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3260
3261 DRM_DEBUG_KMS("FDI train done.\n");
3262}
3263
357555c0
JB
3264/* Manual link training for Ivy Bridge A0 parts */
3265static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3266{
3267 struct drm_device *dev = crtc->dev;
3268 struct drm_i915_private *dev_priv = dev->dev_private;
3269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3270 int pipe = intel_crtc->pipe;
139ccd3f 3271 u32 reg, temp, i, j;
357555c0
JB
3272
3273 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3274 for train result */
3275 reg = FDI_RX_IMR(pipe);
3276 temp = I915_READ(reg);
3277 temp &= ~FDI_RX_SYMBOL_LOCK;
3278 temp &= ~FDI_RX_BIT_LOCK;
3279 I915_WRITE(reg, temp);
3280
3281 POSTING_READ(reg);
3282 udelay(150);
3283
01a415fd
DV
3284 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3285 I915_READ(FDI_RX_IIR(pipe)));
3286
139ccd3f
JB
3287 /* Try each vswing and preemphasis setting twice before moving on */
3288 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3289 /* disable first in case we need to retry */
3290 reg = FDI_TX_CTL(pipe);
3291 temp = I915_READ(reg);
3292 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3293 temp &= ~FDI_TX_ENABLE;
3294 I915_WRITE(reg, temp);
357555c0 3295
139ccd3f
JB
3296 reg = FDI_RX_CTL(pipe);
3297 temp = I915_READ(reg);
3298 temp &= ~FDI_LINK_TRAIN_AUTO;
3299 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3300 temp &= ~FDI_RX_ENABLE;
3301 I915_WRITE(reg, temp);
357555c0 3302
139ccd3f 3303 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3304 reg = FDI_TX_CTL(pipe);
3305 temp = I915_READ(reg);
139ccd3f 3306 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3307 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3308 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3309 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3310 temp |= snb_b_fdi_train_param[j/2];
3311 temp |= FDI_COMPOSITE_SYNC;
3312 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3313
139ccd3f
JB
3314 I915_WRITE(FDI_RX_MISC(pipe),
3315 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3316
139ccd3f 3317 reg = FDI_RX_CTL(pipe);
357555c0 3318 temp = I915_READ(reg);
139ccd3f
JB
3319 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3320 temp |= FDI_COMPOSITE_SYNC;
3321 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3322
139ccd3f
JB
3323 POSTING_READ(reg);
3324 udelay(1); /* should be 0.5us */
357555c0 3325
139ccd3f
JB
3326 for (i = 0; i < 4; i++) {
3327 reg = FDI_RX_IIR(pipe);
3328 temp = I915_READ(reg);
3329 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3330
139ccd3f
JB
3331 if (temp & FDI_RX_BIT_LOCK ||
3332 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3333 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3334 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3335 i);
3336 break;
3337 }
3338 udelay(1); /* should be 0.5us */
3339 }
3340 if (i == 4) {
3341 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3342 continue;
3343 }
357555c0 3344
139ccd3f 3345 /* Train 2 */
357555c0
JB
3346 reg = FDI_TX_CTL(pipe);
3347 temp = I915_READ(reg);
139ccd3f
JB
3348 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3349 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3355 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3356 I915_WRITE(reg, temp);
3357
3358 POSTING_READ(reg);
139ccd3f 3359 udelay(2); /* should be 1.5us */
357555c0 3360
139ccd3f
JB
3361 for (i = 0; i < 4; i++) {
3362 reg = FDI_RX_IIR(pipe);
3363 temp = I915_READ(reg);
3364 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3365
139ccd3f
JB
3366 if (temp & FDI_RX_SYMBOL_LOCK ||
3367 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3368 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3369 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3370 i);
3371 goto train_done;
3372 }
3373 udelay(2); /* should be 1.5us */
357555c0 3374 }
139ccd3f
JB
3375 if (i == 4)
3376 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3377 }
357555c0 3378
139ccd3f 3379train_done:
357555c0
JB
3380 DRM_DEBUG_KMS("FDI train done.\n");
3381}
3382
88cefb6c 3383static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3384{
88cefb6c 3385 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3386 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3387 int pipe = intel_crtc->pipe;
5eddb70b 3388 u32 reg, temp;
79e53945 3389
c64e311e 3390
c98e9dcf 3391 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3392 reg = FDI_RX_CTL(pipe);
3393 temp = I915_READ(reg);
627eb5a3 3394 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3395 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3396 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3397 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3398
3399 POSTING_READ(reg);
c98e9dcf
JB
3400 udelay(200);
3401
3402 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3403 temp = I915_READ(reg);
3404 I915_WRITE(reg, temp | FDI_PCDCLK);
3405
3406 POSTING_READ(reg);
c98e9dcf
JB
3407 udelay(200);
3408
20749730
PZ
3409 /* Enable CPU FDI TX PLL, always on for Ironlake */
3410 reg = FDI_TX_CTL(pipe);
3411 temp = I915_READ(reg);
3412 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3413 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3414
20749730
PZ
3415 POSTING_READ(reg);
3416 udelay(100);
6be4a607 3417 }
0e23b99d
JB
3418}
3419
88cefb6c
DV
3420static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3421{
3422 struct drm_device *dev = intel_crtc->base.dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424 int pipe = intel_crtc->pipe;
3425 u32 reg, temp;
3426
3427 /* Switch from PCDclk to Rawclk */
3428 reg = FDI_RX_CTL(pipe);
3429 temp = I915_READ(reg);
3430 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3431
3432 /* Disable CPU FDI TX PLL */
3433 reg = FDI_TX_CTL(pipe);
3434 temp = I915_READ(reg);
3435 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3436
3437 POSTING_READ(reg);
3438 udelay(100);
3439
3440 reg = FDI_RX_CTL(pipe);
3441 temp = I915_READ(reg);
3442 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3443
3444 /* Wait for the clocks to turn off. */
3445 POSTING_READ(reg);
3446 udelay(100);
3447}
3448
0fc932b8
JB
3449static void ironlake_fdi_disable(struct drm_crtc *crtc)
3450{
3451 struct drm_device *dev = crtc->dev;
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3454 int pipe = intel_crtc->pipe;
3455 u32 reg, temp;
3456
3457 /* disable CPU FDI tx and PCH FDI rx */
3458 reg = FDI_TX_CTL(pipe);
3459 temp = I915_READ(reg);
3460 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3461 POSTING_READ(reg);
3462
3463 reg = FDI_RX_CTL(pipe);
3464 temp = I915_READ(reg);
3465 temp &= ~(0x7 << 16);
dfd07d72 3466 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3467 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3468
3469 POSTING_READ(reg);
3470 udelay(100);
3471
3472 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3473 if (HAS_PCH_IBX(dev))
6f06ce18 3474 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3475
3476 /* still set train pattern 1 */
3477 reg = FDI_TX_CTL(pipe);
3478 temp = I915_READ(reg);
3479 temp &= ~FDI_LINK_TRAIN_NONE;
3480 temp |= FDI_LINK_TRAIN_PATTERN_1;
3481 I915_WRITE(reg, temp);
3482
3483 reg = FDI_RX_CTL(pipe);
3484 temp = I915_READ(reg);
3485 if (HAS_PCH_CPT(dev)) {
3486 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3487 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3488 } else {
3489 temp &= ~FDI_LINK_TRAIN_NONE;
3490 temp |= FDI_LINK_TRAIN_PATTERN_1;
3491 }
3492 /* BPC in FDI rx is consistent with that in PIPECONF */
3493 temp &= ~(0x07 << 16);
dfd07d72 3494 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3495 I915_WRITE(reg, temp);
3496
3497 POSTING_READ(reg);
3498 udelay(100);
3499}
3500
5dce5b93
CW
3501bool intel_has_pending_fb_unpin(struct drm_device *dev)
3502{
3503 struct intel_crtc *crtc;
3504
3505 /* Note that we don't need to be called with mode_config.lock here
3506 * as our list of CRTC objects is static for the lifetime of the
3507 * device and so cannot disappear as we iterate. Similarly, we can
3508 * happily treat the predicates as racy, atomic checks as userspace
3509 * cannot claim and pin a new fb without at least acquring the
3510 * struct_mutex and so serialising with us.
3511 */
d3fcc808 3512 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3513 if (atomic_read(&crtc->unpin_work_count) == 0)
3514 continue;
3515
3516 if (crtc->unpin_work)
3517 intel_wait_for_vblank(dev, crtc->pipe);
3518
3519 return true;
3520 }
3521
3522 return false;
3523}
3524
d6bbafa1
CW
3525static void page_flip_completed(struct intel_crtc *intel_crtc)
3526{
3527 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3528 struct intel_unpin_work *work = intel_crtc->unpin_work;
3529
3530 /* ensure that the unpin work is consistent wrt ->pending. */
3531 smp_rmb();
3532 intel_crtc->unpin_work = NULL;
3533
3534 if (work->event)
3535 drm_send_vblank_event(intel_crtc->base.dev,
3536 intel_crtc->pipe,
3537 work->event);
3538
3539 drm_crtc_vblank_put(&intel_crtc->base);
3540
3541 wake_up_all(&dev_priv->pending_flip_queue);
3542 queue_work(dev_priv->wq, &work->work);
3543
3544 trace_i915_flip_complete(intel_crtc->plane,
3545 work->pending_flip_obj);
3546}
3547
46a55d30 3548void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3549{
0f91128d 3550 struct drm_device *dev = crtc->dev;
5bb61643 3551 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3552
2c10d571 3553 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3554 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3555 !intel_crtc_has_pending_flip(crtc),
3556 60*HZ) == 0)) {
3557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3558
5e2d7afc 3559 spin_lock_irq(&dev->event_lock);
9c787942
CW
3560 if (intel_crtc->unpin_work) {
3561 WARN_ONCE(1, "Removing stuck page flip\n");
3562 page_flip_completed(intel_crtc);
3563 }
5e2d7afc 3564 spin_unlock_irq(&dev->event_lock);
9c787942 3565 }
5bb61643 3566
975d568a
CW
3567 if (crtc->primary->fb) {
3568 mutex_lock(&dev->struct_mutex);
3569 intel_finish_fb(crtc->primary->fb);
3570 mutex_unlock(&dev->struct_mutex);
3571 }
e6c3a2a6
CW
3572}
3573
e615efe4
ED
3574/* Program iCLKIP clock to the desired frequency */
3575static void lpt_program_iclkip(struct drm_crtc *crtc)
3576{
3577 struct drm_device *dev = crtc->dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3579 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3580 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3581 u32 temp;
3582
09153000
DV
3583 mutex_lock(&dev_priv->dpio_lock);
3584
e615efe4
ED
3585 /* It is necessary to ungate the pixclk gate prior to programming
3586 * the divisors, and gate it back when it is done.
3587 */
3588 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3589
3590 /* Disable SSCCTL */
3591 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3592 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3593 SBI_SSCCTL_DISABLE,
3594 SBI_ICLK);
e615efe4
ED
3595
3596 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3597 if (clock == 20000) {
e615efe4
ED
3598 auxdiv = 1;
3599 divsel = 0x41;
3600 phaseinc = 0x20;
3601 } else {
3602 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3603 * but the adjusted_mode->crtc_clock in in KHz. To get the
3604 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3605 * convert the virtual clock precision to KHz here for higher
3606 * precision.
3607 */
3608 u32 iclk_virtual_root_freq = 172800 * 1000;
3609 u32 iclk_pi_range = 64;
3610 u32 desired_divisor, msb_divisor_value, pi_value;
3611
12d7ceed 3612 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3613 msb_divisor_value = desired_divisor / iclk_pi_range;
3614 pi_value = desired_divisor % iclk_pi_range;
3615
3616 auxdiv = 0;
3617 divsel = msb_divisor_value - 2;
3618 phaseinc = pi_value;
3619 }
3620
3621 /* This should not happen with any sane values */
3622 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3623 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3624 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3625 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3626
3627 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3628 clock,
e615efe4
ED
3629 auxdiv,
3630 divsel,
3631 phasedir,
3632 phaseinc);
3633
3634 /* Program SSCDIVINTPHASE6 */
988d6ee8 3635 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3636 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3637 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3638 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3639 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3640 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3641 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3642 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3643
3644 /* Program SSCAUXDIV */
988d6ee8 3645 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3646 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3647 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3648 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3649
3650 /* Enable modulator and associated divider */
988d6ee8 3651 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3652 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3653 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3654
3655 /* Wait for initialization time */
3656 udelay(24);
3657
3658 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3659
3660 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3661}
3662
275f01b2
DV
3663static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3664 enum pipe pch_transcoder)
3665{
3666 struct drm_device *dev = crtc->base.dev;
3667 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3668 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
3669
3670 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3671 I915_READ(HTOTAL(cpu_transcoder)));
3672 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3673 I915_READ(HBLANK(cpu_transcoder)));
3674 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3675 I915_READ(HSYNC(cpu_transcoder)));
3676
3677 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3678 I915_READ(VTOTAL(cpu_transcoder)));
3679 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3680 I915_READ(VBLANK(cpu_transcoder)));
3681 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3682 I915_READ(VSYNC(cpu_transcoder)));
3683 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3684 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3685}
3686
1fbc0d78
DV
3687static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3688{
3689 struct drm_i915_private *dev_priv = dev->dev_private;
3690 uint32_t temp;
3691
3692 temp = I915_READ(SOUTH_CHICKEN1);
3693 if (temp & FDI_BC_BIFURCATION_SELECT)
3694 return;
3695
3696 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3697 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3698
3699 temp |= FDI_BC_BIFURCATION_SELECT;
3700 DRM_DEBUG_KMS("enabling fdi C rx\n");
3701 I915_WRITE(SOUTH_CHICKEN1, temp);
3702 POSTING_READ(SOUTH_CHICKEN1);
3703}
3704
3705static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3706{
3707 struct drm_device *dev = intel_crtc->base.dev;
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709
3710 switch (intel_crtc->pipe) {
3711 case PIPE_A:
3712 break;
3713 case PIPE_B:
6e3c9717 3714 if (intel_crtc->config->fdi_lanes > 2)
1fbc0d78
DV
3715 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3716 else
3717 cpt_enable_fdi_bc_bifurcation(dev);
3718
3719 break;
3720 case PIPE_C:
3721 cpt_enable_fdi_bc_bifurcation(dev);
3722
3723 break;
3724 default:
3725 BUG();
3726 }
3727}
3728
f67a559d
JB
3729/*
3730 * Enable PCH resources required for PCH ports:
3731 * - PCH PLLs
3732 * - FDI training & RX/TX
3733 * - update transcoder timings
3734 * - DP transcoding bits
3735 * - transcoder
3736 */
3737static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3738{
3739 struct drm_device *dev = crtc->dev;
3740 struct drm_i915_private *dev_priv = dev->dev_private;
3741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3742 int pipe = intel_crtc->pipe;
ee7b9f93 3743 u32 reg, temp;
2c07245f 3744
ab9412ba 3745 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3746
1fbc0d78
DV
3747 if (IS_IVYBRIDGE(dev))
3748 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3749
cd986abb
DV
3750 /* Write the TU size bits before fdi link training, so that error
3751 * detection works. */
3752 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3753 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3754
c98e9dcf 3755 /* For PCH output, training FDI link */
674cf967 3756 dev_priv->display.fdi_link_train(crtc);
2c07245f 3757
3ad8a208
DV
3758 /* We need to program the right clock selection before writing the pixel
3759 * mutliplier into the DPLL. */
303b81e0 3760 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3761 u32 sel;
4b645f14 3762
c98e9dcf 3763 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3764 temp |= TRANS_DPLL_ENABLE(pipe);
3765 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 3766 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3767 temp |= sel;
3768 else
3769 temp &= ~sel;
c98e9dcf 3770 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3771 }
5eddb70b 3772
3ad8a208
DV
3773 /* XXX: pch pll's can be enabled any time before we enable the PCH
3774 * transcoder, and we actually should do this to not upset any PCH
3775 * transcoder that already use the clock when we share it.
3776 *
3777 * Note that enable_shared_dpll tries to do the right thing, but
3778 * get_shared_dpll unconditionally resets the pll - we need that to have
3779 * the right LVDS enable sequence. */
85b3894f 3780 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3781
d9b6cb56
JB
3782 /* set transcoder timing, panel must allow it */
3783 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3784 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3785
303b81e0 3786 intel_fdi_normal_train(crtc);
5e84e1a4 3787
c98e9dcf 3788 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 3789 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 3790 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3791 reg = TRANS_DP_CTL(pipe);
3792 temp = I915_READ(reg);
3793 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3794 TRANS_DP_SYNC_MASK |
3795 TRANS_DP_BPC_MASK);
5eddb70b
CW
3796 temp |= (TRANS_DP_OUTPUT_ENABLE |
3797 TRANS_DP_ENH_FRAMING);
9325c9f0 3798 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3799
3800 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3801 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3802 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3803 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3804
3805 switch (intel_trans_dp_port_sel(crtc)) {
3806 case PCH_DP_B:
5eddb70b 3807 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3808 break;
3809 case PCH_DP_C:
5eddb70b 3810 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3811 break;
3812 case PCH_DP_D:
5eddb70b 3813 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3814 break;
3815 default:
e95d41e1 3816 BUG();
32f9d658 3817 }
2c07245f 3818
5eddb70b 3819 I915_WRITE(reg, temp);
6be4a607 3820 }
b52eb4dc 3821
b8a4f404 3822 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3823}
3824
1507e5bd
PZ
3825static void lpt_pch_enable(struct drm_crtc *crtc)
3826{
3827 struct drm_device *dev = crtc->dev;
3828 struct drm_i915_private *dev_priv = dev->dev_private;
3829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 3830 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 3831
ab9412ba 3832 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3833
8c52b5e8 3834 lpt_program_iclkip(crtc);
1507e5bd 3835
0540e488 3836 /* Set transcoder timing. */
275f01b2 3837 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3838
937bb610 3839 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3840}
3841
716c2e55 3842void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3843{
e2b78267 3844 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3845
3846 if (pll == NULL)
3847 return;
3848
3e369b76 3849 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 3850 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
3851 return;
3852 }
3853
3e369b76
ACO
3854 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3855 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
3856 WARN_ON(pll->on);
3857 WARN_ON(pll->active);
3858 }
3859
6e3c9717 3860 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3861}
3862
190f68c5
ACO
3863struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3864 struct intel_crtc_state *crtc_state)
ee7b9f93 3865{
e2b78267 3866 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 3867 struct intel_shared_dpll *pll;
e2b78267 3868 enum intel_dpll_id i;
ee7b9f93 3869
98b6bd99
DV
3870 if (HAS_PCH_IBX(dev_priv->dev)) {
3871 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3872 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3873 pll = &dev_priv->shared_dplls[i];
98b6bd99 3874
46edb027
DV
3875 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3876 crtc->base.base.id, pll->name);
98b6bd99 3877
8bd31e67 3878 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 3879
98b6bd99
DV
3880 goto found;
3881 }
3882
e72f9fbf
DV
3883 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3884 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3885
3886 /* Only want to check enabled timings first */
8bd31e67 3887 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
3888 continue;
3889
190f68c5 3890 if (memcmp(&crtc_state->dpll_hw_state,
8bd31e67
ACO
3891 &pll->new_config->hw_state,
3892 sizeof(pll->new_config->hw_state)) == 0) {
3893 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 3894 crtc->base.base.id, pll->name,
8bd31e67
ACO
3895 pll->new_config->crtc_mask,
3896 pll->active);
ee7b9f93
JB
3897 goto found;
3898 }
3899 }
3900
3901 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3902 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3903 pll = &dev_priv->shared_dplls[i];
8bd31e67 3904 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
3905 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3906 crtc->base.base.id, pll->name);
ee7b9f93
JB
3907 goto found;
3908 }
3909 }
3910
3911 return NULL;
3912
3913found:
8bd31e67 3914 if (pll->new_config->crtc_mask == 0)
190f68c5 3915 pll->new_config->hw_state = crtc_state->dpll_hw_state;
f2a69f44 3916
190f68c5 3917 crtc_state->shared_dpll = i;
46edb027
DV
3918 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3919 pipe_name(crtc->pipe));
ee7b9f93 3920
8bd31e67 3921 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 3922
ee7b9f93
JB
3923 return pll;
3924}
3925
8bd31e67
ACO
3926/**
3927 * intel_shared_dpll_start_config - start a new PLL staged config
3928 * @dev_priv: DRM device
3929 * @clear_pipes: mask of pipes that will have their PLLs freed
3930 *
3931 * Starts a new PLL staged config, copying the current config but
3932 * releasing the references of pipes specified in clear_pipes.
3933 */
3934static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3935 unsigned clear_pipes)
3936{
3937 struct intel_shared_dpll *pll;
3938 enum intel_dpll_id i;
3939
3940 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3941 pll = &dev_priv->shared_dplls[i];
3942
3943 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3944 GFP_KERNEL);
3945 if (!pll->new_config)
3946 goto cleanup;
3947
3948 pll->new_config->crtc_mask &= ~clear_pipes;
3949 }
3950
3951 return 0;
3952
3953cleanup:
3954 while (--i >= 0) {
3955 pll = &dev_priv->shared_dplls[i];
f354d733 3956 kfree(pll->new_config);
8bd31e67
ACO
3957 pll->new_config = NULL;
3958 }
3959
3960 return -ENOMEM;
3961}
3962
3963static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3964{
3965 struct intel_shared_dpll *pll;
3966 enum intel_dpll_id i;
3967
3968 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3969 pll = &dev_priv->shared_dplls[i];
3970
3971 WARN_ON(pll->new_config == &pll->config);
3972
3973 pll->config = *pll->new_config;
3974 kfree(pll->new_config);
3975 pll->new_config = NULL;
3976 }
3977}
3978
3979static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3980{
3981 struct intel_shared_dpll *pll;
3982 enum intel_dpll_id i;
3983
3984 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3985 pll = &dev_priv->shared_dplls[i];
3986
3987 WARN_ON(pll->new_config == &pll->config);
3988
3989 kfree(pll->new_config);
3990 pll->new_config = NULL;
3991 }
3992}
3993
a1520318 3994static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3995{
3996 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3997 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3998 u32 temp;
3999
4000 temp = I915_READ(dslreg);
4001 udelay(500);
4002 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4003 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4004 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4005 }
4006}
4007
bd2e244f
JB
4008static void skylake_pfit_enable(struct intel_crtc *crtc)
4009{
4010 struct drm_device *dev = crtc->base.dev;
4011 struct drm_i915_private *dev_priv = dev->dev_private;
4012 int pipe = crtc->pipe;
4013
6e3c9717 4014 if (crtc->config->pch_pfit.enabled) {
bd2e244f 4015 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
6e3c9717
ACO
4016 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4017 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
bd2e244f
JB
4018 }
4019}
4020
b074cec8
JB
4021static void ironlake_pfit_enable(struct intel_crtc *crtc)
4022{
4023 struct drm_device *dev = crtc->base.dev;
4024 struct drm_i915_private *dev_priv = dev->dev_private;
4025 int pipe = crtc->pipe;
4026
6e3c9717 4027 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4028 /* Force use of hard-coded filter coefficients
4029 * as some pre-programmed values are broken,
4030 * e.g. x201.
4031 */
4032 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4033 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4034 PF_PIPE_SEL_IVB(pipe));
4035 else
4036 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4037 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4038 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4039 }
4040}
4041
4a3b8769 4042static void intel_enable_sprite_planes(struct drm_crtc *crtc)
bb53d4ae
VS
4043{
4044 struct drm_device *dev = crtc->dev;
4045 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4046 struct drm_plane *plane;
bb53d4ae
VS
4047 struct intel_plane *intel_plane;
4048
af2b653b
MR
4049 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4050 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4051 if (intel_plane->pipe == pipe)
4052 intel_plane_restore(&intel_plane->base);
af2b653b 4053 }
bb53d4ae
VS
4054}
4055
4a3b8769 4056static void intel_disable_sprite_planes(struct drm_crtc *crtc)
bb53d4ae
VS
4057{
4058 struct drm_device *dev = crtc->dev;
4059 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4060 struct drm_plane *plane;
bb53d4ae
VS
4061 struct intel_plane *intel_plane;
4062
af2b653b
MR
4063 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4064 intel_plane = to_intel_plane(plane);
bb53d4ae 4065 if (intel_plane->pipe == pipe)
cf4c7c12 4066 plane->funcs->disable_plane(plane);
af2b653b 4067 }
bb53d4ae
VS
4068}
4069
20bc8673 4070void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4071{
cea165c3
VS
4072 struct drm_device *dev = crtc->base.dev;
4073 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4074
6e3c9717 4075 if (!crtc->config->ips_enabled)
d77e4531
PZ
4076 return;
4077
cea165c3
VS
4078 /* We can only enable IPS after we enable a plane and wait for a vblank */
4079 intel_wait_for_vblank(dev, crtc->pipe);
4080
d77e4531 4081 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4082 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4083 mutex_lock(&dev_priv->rps.hw_lock);
4084 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4085 mutex_unlock(&dev_priv->rps.hw_lock);
4086 /* Quoting Art Runyan: "its not safe to expect any particular
4087 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4088 * mailbox." Moreover, the mailbox may return a bogus state,
4089 * so we need to just enable it and continue on.
2a114cc1
BW
4090 */
4091 } else {
4092 I915_WRITE(IPS_CTL, IPS_ENABLE);
4093 /* The bit only becomes 1 in the next vblank, so this wait here
4094 * is essentially intel_wait_for_vblank. If we don't have this
4095 * and don't wait for vblanks until the end of crtc_enable, then
4096 * the HW state readout code will complain that the expected
4097 * IPS_CTL value is not the one we read. */
4098 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4099 DRM_ERROR("Timed out waiting for IPS enable\n");
4100 }
d77e4531
PZ
4101}
4102
20bc8673 4103void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4104{
4105 struct drm_device *dev = crtc->base.dev;
4106 struct drm_i915_private *dev_priv = dev->dev_private;
4107
6e3c9717 4108 if (!crtc->config->ips_enabled)
d77e4531
PZ
4109 return;
4110
4111 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4112 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4113 mutex_lock(&dev_priv->rps.hw_lock);
4114 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4115 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4116 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4117 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4118 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4119 } else {
2a114cc1 4120 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4121 POSTING_READ(IPS_CTL);
4122 }
d77e4531
PZ
4123
4124 /* We need to wait for a vblank before we can disable the plane. */
4125 intel_wait_for_vblank(dev, crtc->pipe);
4126}
4127
4128/** Loads the palette/gamma unit for the CRTC with the prepared values */
4129static void intel_crtc_load_lut(struct drm_crtc *crtc)
4130{
4131 struct drm_device *dev = crtc->dev;
4132 struct drm_i915_private *dev_priv = dev->dev_private;
4133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4134 enum pipe pipe = intel_crtc->pipe;
4135 int palreg = PALETTE(pipe);
4136 int i;
4137 bool reenable_ips = false;
4138
4139 /* The clocks have to be on to load the palette. */
4140 if (!crtc->enabled || !intel_crtc->active)
4141 return;
4142
4143 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
409ee761 4144 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4145 assert_dsi_pll_enabled(dev_priv);
4146 else
4147 assert_pll_enabled(dev_priv, pipe);
4148 }
4149
4150 /* use legacy palette for Ironlake */
7a1db49a 4151 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4152 palreg = LGC_PALETTE(pipe);
4153
4154 /* Workaround : Do not read or write the pipe palette/gamma data while
4155 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4156 */
6e3c9717 4157 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4158 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4159 GAMMA_MODE_MODE_SPLIT)) {
4160 hsw_disable_ips(intel_crtc);
4161 reenable_ips = true;
4162 }
4163
4164 for (i = 0; i < 256; i++) {
4165 I915_WRITE(palreg + 4 * i,
4166 (intel_crtc->lut_r[i] << 16) |
4167 (intel_crtc->lut_g[i] << 8) |
4168 intel_crtc->lut_b[i]);
4169 }
4170
4171 if (reenable_ips)
4172 hsw_enable_ips(intel_crtc);
4173}
4174
d3eedb1a
VS
4175static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4176{
4177 if (!enable && intel_crtc->overlay) {
4178 struct drm_device *dev = intel_crtc->base.dev;
4179 struct drm_i915_private *dev_priv = dev->dev_private;
4180
4181 mutex_lock(&dev->struct_mutex);
4182 dev_priv->mm.interruptible = false;
4183 (void) intel_overlay_switch_off(intel_crtc->overlay);
4184 dev_priv->mm.interruptible = true;
4185 mutex_unlock(&dev->struct_mutex);
4186 }
4187
4188 /* Let userspace switch the overlay on again. In most cases userspace
4189 * has to recompute where to put it anyway.
4190 */
4191}
4192
d3eedb1a 4193static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4194{
4195 struct drm_device *dev = crtc->dev;
a5c4d7bc
VS
4196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4197 int pipe = intel_crtc->pipe;
a5c4d7bc 4198
fdd508a6 4199 intel_enable_primary_hw_plane(crtc->primary, crtc);
4a3b8769 4200 intel_enable_sprite_planes(crtc);
a5c4d7bc 4201 intel_crtc_update_cursor(crtc, true);
d3eedb1a 4202 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
4203
4204 hsw_enable_ips(intel_crtc);
4205
4206 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4207 intel_fbc_update(dev);
a5c4d7bc 4208 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4209
4210 /*
4211 * FIXME: Once we grow proper nuclear flip support out of this we need
4212 * to compute the mask of flip planes precisely. For the time being
4213 * consider this a flip from a NULL plane.
4214 */
4215 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4216}
4217
d3eedb1a 4218static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4219{
4220 struct drm_device *dev = crtc->dev;
4221 struct drm_i915_private *dev_priv = dev->dev_private;
4222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4223 int pipe = intel_crtc->pipe;
4224 int plane = intel_crtc->plane;
4225
4226 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc
VS
4227
4228 if (dev_priv->fbc.plane == plane)
7ff0ebcc 4229 intel_fbc_disable(dev);
a5c4d7bc
VS
4230
4231 hsw_disable_ips(intel_crtc);
4232
d3eedb1a 4233 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc 4234 intel_crtc_update_cursor(crtc, false);
4a3b8769 4235 intel_disable_sprite_planes(crtc);
fdd508a6 4236 intel_disable_primary_hw_plane(crtc->primary, crtc);
f98551ae 4237
f99d7069
DV
4238 /*
4239 * FIXME: Once we grow proper nuclear flip support out of this we need
4240 * to compute the mask of flip planes precisely. For the time being
4241 * consider this a flip to a NULL plane.
4242 */
4243 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4244}
4245
f67a559d
JB
4246static void ironlake_crtc_enable(struct drm_crtc *crtc)
4247{
4248 struct drm_device *dev = crtc->dev;
4249 struct drm_i915_private *dev_priv = dev->dev_private;
4250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4251 struct intel_encoder *encoder;
f67a559d 4252 int pipe = intel_crtc->pipe;
f67a559d 4253
08a48469
DV
4254 WARN_ON(!crtc->enabled);
4255
f67a559d
JB
4256 if (intel_crtc->active)
4257 return;
4258
6e3c9717 4259 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4260 intel_prepare_shared_dpll(intel_crtc);
4261
6e3c9717 4262 if (intel_crtc->config->has_dp_encoder)
29407aab
DV
4263 intel_dp_set_m_n(intel_crtc);
4264
4265 intel_set_pipe_timings(intel_crtc);
4266
6e3c9717 4267 if (intel_crtc->config->has_pch_encoder) {
29407aab 4268 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4269 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4270 }
4271
4272 ironlake_set_pipeconf(crtc);
4273
f67a559d 4274 intel_crtc->active = true;
8664281b 4275
a72e4c9f
DV
4276 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4277 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4278
f6736a1a 4279 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4280 if (encoder->pre_enable)
4281 encoder->pre_enable(encoder);
f67a559d 4282
6e3c9717 4283 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4284 /* Note: FDI PLL enabling _must_ be done before we enable the
4285 * cpu pipes, hence this is separate from all the other fdi/pch
4286 * enabling. */
88cefb6c 4287 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4288 } else {
4289 assert_fdi_tx_disabled(dev_priv, pipe);
4290 assert_fdi_rx_disabled(dev_priv, pipe);
4291 }
f67a559d 4292
b074cec8 4293 ironlake_pfit_enable(intel_crtc);
f67a559d 4294
9c54c0dd
JB
4295 /*
4296 * On ILK+ LUT must be loaded before the pipe is running but with
4297 * clocks enabled
4298 */
4299 intel_crtc_load_lut(crtc);
4300
f37fcc2a 4301 intel_update_watermarks(crtc);
e1fdc473 4302 intel_enable_pipe(intel_crtc);
f67a559d 4303
6e3c9717 4304 if (intel_crtc->config->has_pch_encoder)
f67a559d 4305 ironlake_pch_enable(crtc);
c98e9dcf 4306
f9b61ff6
DV
4307 assert_vblank_disabled(crtc);
4308 drm_crtc_vblank_on(crtc);
4309
fa5c73b1
DV
4310 for_each_encoder_on_crtc(dev, crtc, encoder)
4311 encoder->enable(encoder);
61b77ddd
DV
4312
4313 if (HAS_PCH_CPT(dev))
a1520318 4314 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4315
d3eedb1a 4316 intel_crtc_enable_planes(crtc);
6be4a607
JB
4317}
4318
42db64ef
PZ
4319/* IPS only exists on ULT machines and is tied to pipe A. */
4320static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4321{
f5adf94e 4322 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4323}
4324
e4916946
PZ
4325/*
4326 * This implements the workaround described in the "notes" section of the mode
4327 * set sequence documentation. When going from no pipes or single pipe to
4328 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4329 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4330 */
4331static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4332{
4333 struct drm_device *dev = crtc->base.dev;
4334 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4335
4336 /* We want to get the other_active_crtc only if there's only 1 other
4337 * active crtc. */
d3fcc808 4338 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4339 if (!crtc_it->active || crtc_it == crtc)
4340 continue;
4341
4342 if (other_active_crtc)
4343 return;
4344
4345 other_active_crtc = crtc_it;
4346 }
4347 if (!other_active_crtc)
4348 return;
4349
4350 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4351 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4352}
4353
4f771f10
PZ
4354static void haswell_crtc_enable(struct drm_crtc *crtc)
4355{
4356 struct drm_device *dev = crtc->dev;
4357 struct drm_i915_private *dev_priv = dev->dev_private;
4358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4359 struct intel_encoder *encoder;
4360 int pipe = intel_crtc->pipe;
4f771f10
PZ
4361
4362 WARN_ON(!crtc->enabled);
4363
4364 if (intel_crtc->active)
4365 return;
4366
df8ad70c
DV
4367 if (intel_crtc_to_shared_dpll(intel_crtc))
4368 intel_enable_shared_dpll(intel_crtc);
4369
6e3c9717 4370 if (intel_crtc->config->has_dp_encoder)
229fca97
DV
4371 intel_dp_set_m_n(intel_crtc);
4372
4373 intel_set_pipe_timings(intel_crtc);
4374
6e3c9717
ACO
4375 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4376 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4377 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4378 }
4379
6e3c9717 4380 if (intel_crtc->config->has_pch_encoder) {
229fca97 4381 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4382 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4383 }
4384
4385 haswell_set_pipeconf(crtc);
4386
4387 intel_set_pipe_csc(crtc);
4388
4f771f10 4389 intel_crtc->active = true;
8664281b 4390
a72e4c9f 4391 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4392 for_each_encoder_on_crtc(dev, crtc, encoder)
4393 if (encoder->pre_enable)
4394 encoder->pre_enable(encoder);
4395
6e3c9717 4396 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4397 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4398 true);
4fe9467d
ID
4399 dev_priv->display.fdi_link_train(crtc);
4400 }
4401
1f544388 4402 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4403
bd2e244f
JB
4404 if (IS_SKYLAKE(dev))
4405 skylake_pfit_enable(intel_crtc);
4406 else
4407 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4408
4409 /*
4410 * On ILK+ LUT must be loaded before the pipe is running but with
4411 * clocks enabled
4412 */
4413 intel_crtc_load_lut(crtc);
4414
1f544388 4415 intel_ddi_set_pipe_settings(crtc);
8228c251 4416 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4417
f37fcc2a 4418 intel_update_watermarks(crtc);
e1fdc473 4419 intel_enable_pipe(intel_crtc);
42db64ef 4420
6e3c9717 4421 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4422 lpt_pch_enable(crtc);
4f771f10 4423
6e3c9717 4424 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4425 intel_ddi_set_vc_payload_alloc(crtc, true);
4426
f9b61ff6
DV
4427 assert_vblank_disabled(crtc);
4428 drm_crtc_vblank_on(crtc);
4429
8807e55b 4430 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4431 encoder->enable(encoder);
8807e55b
JN
4432 intel_opregion_notify_encoder(encoder, true);
4433 }
4f771f10 4434
e4916946
PZ
4435 /* If we change the relative order between pipe/planes enabling, we need
4436 * to change the workaround. */
4437 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4438 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4439}
4440
bd2e244f
JB
4441static void skylake_pfit_disable(struct intel_crtc *crtc)
4442{
4443 struct drm_device *dev = crtc->base.dev;
4444 struct drm_i915_private *dev_priv = dev->dev_private;
4445 int pipe = crtc->pipe;
4446
4447 /* To avoid upsetting the power well on haswell only disable the pfit if
4448 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 4449 if (crtc->config->pch_pfit.enabled) {
bd2e244f
JB
4450 I915_WRITE(PS_CTL(pipe), 0);
4451 I915_WRITE(PS_WIN_POS(pipe), 0);
4452 I915_WRITE(PS_WIN_SZ(pipe), 0);
4453 }
4454}
4455
3f8dce3a
DV
4456static void ironlake_pfit_disable(struct intel_crtc *crtc)
4457{
4458 struct drm_device *dev = crtc->base.dev;
4459 struct drm_i915_private *dev_priv = dev->dev_private;
4460 int pipe = crtc->pipe;
4461
4462 /* To avoid upsetting the power well on haswell only disable the pfit if
4463 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 4464 if (crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4465 I915_WRITE(PF_CTL(pipe), 0);
4466 I915_WRITE(PF_WIN_POS(pipe), 0);
4467 I915_WRITE(PF_WIN_SZ(pipe), 0);
4468 }
4469}
4470
6be4a607
JB
4471static void ironlake_crtc_disable(struct drm_crtc *crtc)
4472{
4473 struct drm_device *dev = crtc->dev;
4474 struct drm_i915_private *dev_priv = dev->dev_private;
4475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4476 struct intel_encoder *encoder;
6be4a607 4477 int pipe = intel_crtc->pipe;
5eddb70b 4478 u32 reg, temp;
b52eb4dc 4479
f7abfe8b
CW
4480 if (!intel_crtc->active)
4481 return;
4482
d3eedb1a 4483 intel_crtc_disable_planes(crtc);
a5c4d7bc 4484
ea9d758d
DV
4485 for_each_encoder_on_crtc(dev, crtc, encoder)
4486 encoder->disable(encoder);
4487
f9b61ff6
DV
4488 drm_crtc_vblank_off(crtc);
4489 assert_vblank_disabled(crtc);
4490
6e3c9717 4491 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 4492 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 4493
575f7ab7 4494 intel_disable_pipe(intel_crtc);
32f9d658 4495
3f8dce3a 4496 ironlake_pfit_disable(intel_crtc);
2c07245f 4497
bf49ec8c
DV
4498 for_each_encoder_on_crtc(dev, crtc, encoder)
4499 if (encoder->post_disable)
4500 encoder->post_disable(encoder);
2c07245f 4501
6e3c9717 4502 if (intel_crtc->config->has_pch_encoder) {
d925c59a 4503 ironlake_fdi_disable(crtc);
913d8d11 4504
d925c59a 4505 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4506
d925c59a
DV
4507 if (HAS_PCH_CPT(dev)) {
4508 /* disable TRANS_DP_CTL */
4509 reg = TRANS_DP_CTL(pipe);
4510 temp = I915_READ(reg);
4511 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4512 TRANS_DP_PORT_SEL_MASK);
4513 temp |= TRANS_DP_PORT_SEL_NONE;
4514 I915_WRITE(reg, temp);
4515
4516 /* disable DPLL_SEL */
4517 temp = I915_READ(PCH_DPLL_SEL);
11887397 4518 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4519 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4520 }
e3421a18 4521
d925c59a 4522 /* disable PCH DPLL */
e72f9fbf 4523 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4524
d925c59a
DV
4525 ironlake_fdi_pll_disable(intel_crtc);
4526 }
6b383a7f 4527
f7abfe8b 4528 intel_crtc->active = false;
46ba614c 4529 intel_update_watermarks(crtc);
d1ebd816
BW
4530
4531 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4532 intel_fbc_update(dev);
d1ebd816 4533 mutex_unlock(&dev->struct_mutex);
6be4a607 4534}
1b3c7a47 4535
4f771f10 4536static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4537{
4f771f10
PZ
4538 struct drm_device *dev = crtc->dev;
4539 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 4541 struct intel_encoder *encoder;
6e3c9717 4542 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 4543
4f771f10
PZ
4544 if (!intel_crtc->active)
4545 return;
4546
d3eedb1a 4547 intel_crtc_disable_planes(crtc);
dda9a66a 4548
8807e55b
JN
4549 for_each_encoder_on_crtc(dev, crtc, encoder) {
4550 intel_opregion_notify_encoder(encoder, false);
4f771f10 4551 encoder->disable(encoder);
8807e55b 4552 }
4f771f10 4553
f9b61ff6
DV
4554 drm_crtc_vblank_off(crtc);
4555 assert_vblank_disabled(crtc);
4556
6e3c9717 4557 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
4558 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4559 false);
575f7ab7 4560 intel_disable_pipe(intel_crtc);
4f771f10 4561
6e3c9717 4562 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
4563 intel_ddi_set_vc_payload_alloc(crtc, false);
4564
ad80a810 4565 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4566
bd2e244f
JB
4567 if (IS_SKYLAKE(dev))
4568 skylake_pfit_disable(intel_crtc);
4569 else
4570 ironlake_pfit_disable(intel_crtc);
4f771f10 4571
1f544388 4572 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4573
6e3c9717 4574 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 4575 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 4576 intel_ddi_fdi_disable(crtc);
83616634 4577 }
4f771f10 4578
97b040aa
ID
4579 for_each_encoder_on_crtc(dev, crtc, encoder)
4580 if (encoder->post_disable)
4581 encoder->post_disable(encoder);
4582
4f771f10 4583 intel_crtc->active = false;
46ba614c 4584 intel_update_watermarks(crtc);
4f771f10
PZ
4585
4586 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4587 intel_fbc_update(dev);
4f771f10 4588 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4589
4590 if (intel_crtc_to_shared_dpll(intel_crtc))
4591 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4592}
4593
ee7b9f93
JB
4594static void ironlake_crtc_off(struct drm_crtc *crtc)
4595{
4596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4597 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4598}
4599
6441ab5f 4600
2dd24552
JB
4601static void i9xx_pfit_enable(struct intel_crtc *crtc)
4602{
4603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4605 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 4606
681a8504 4607 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
4608 return;
4609
2dd24552 4610 /*
c0b03411
DV
4611 * The panel fitter should only be adjusted whilst the pipe is disabled,
4612 * according to register description and PRM.
2dd24552 4613 */
c0b03411
DV
4614 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4615 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4616
b074cec8
JB
4617 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4618 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4619
4620 /* Border color in case we don't scale up to the full screen. Black by
4621 * default, change to something else for debugging. */
4622 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4623}
4624
d05410f9
DA
4625static enum intel_display_power_domain port_to_power_domain(enum port port)
4626{
4627 switch (port) {
4628 case PORT_A:
4629 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4630 case PORT_B:
4631 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4632 case PORT_C:
4633 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4634 case PORT_D:
4635 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4636 default:
4637 WARN_ON_ONCE(1);
4638 return POWER_DOMAIN_PORT_OTHER;
4639 }
4640}
4641
77d22dca
ID
4642#define for_each_power_domain(domain, mask) \
4643 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4644 if ((1 << (domain)) & (mask))
4645
319be8ae
ID
4646enum intel_display_power_domain
4647intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4648{
4649 struct drm_device *dev = intel_encoder->base.dev;
4650 struct intel_digital_port *intel_dig_port;
4651
4652 switch (intel_encoder->type) {
4653 case INTEL_OUTPUT_UNKNOWN:
4654 /* Only DDI platforms should ever use this output type */
4655 WARN_ON_ONCE(!HAS_DDI(dev));
4656 case INTEL_OUTPUT_DISPLAYPORT:
4657 case INTEL_OUTPUT_HDMI:
4658 case INTEL_OUTPUT_EDP:
4659 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4660 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4661 case INTEL_OUTPUT_DP_MST:
4662 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4663 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4664 case INTEL_OUTPUT_ANALOG:
4665 return POWER_DOMAIN_PORT_CRT;
4666 case INTEL_OUTPUT_DSI:
4667 return POWER_DOMAIN_PORT_DSI;
4668 default:
4669 return POWER_DOMAIN_PORT_OTHER;
4670 }
4671}
4672
4673static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4674{
319be8ae
ID
4675 struct drm_device *dev = crtc->dev;
4676 struct intel_encoder *intel_encoder;
4677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4678 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4679 unsigned long mask;
4680 enum transcoder transcoder;
4681
4682 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4683
4684 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4685 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
4686 if (intel_crtc->config->pch_pfit.enabled ||
4687 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
4688 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4689
319be8ae
ID
4690 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4691 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4692
77d22dca
ID
4693 return mask;
4694}
4695
77d22dca
ID
4696static void modeset_update_crtc_power_domains(struct drm_device *dev)
4697{
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4700 struct intel_crtc *crtc;
4701
4702 /*
4703 * First get all needed power domains, then put all unneeded, to avoid
4704 * any unnecessary toggling of the power wells.
4705 */
d3fcc808 4706 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4707 enum intel_display_power_domain domain;
4708
4709 if (!crtc->base.enabled)
4710 continue;
4711
319be8ae 4712 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4713
4714 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4715 intel_display_power_get(dev_priv, domain);
4716 }
4717
50f6e502
VS
4718 if (dev_priv->display.modeset_global_resources)
4719 dev_priv->display.modeset_global_resources(dev);
4720
d3fcc808 4721 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4722 enum intel_display_power_domain domain;
4723
4724 for_each_power_domain(domain, crtc->enabled_power_domains)
4725 intel_display_power_put(dev_priv, domain);
4726
4727 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4728 }
4729
4730 intel_display_set_init_power(dev_priv, false);
4731}
4732
dfcab17e 4733/* returns HPLL frequency in kHz */
f8bf63fd 4734static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4735{
586f49dc 4736 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4737
586f49dc
JB
4738 /* Obtain SKU information */
4739 mutex_lock(&dev_priv->dpio_lock);
4740 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4741 CCK_FUSE_HPLL_FREQ_MASK;
4742 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4743
dfcab17e 4744 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4745}
4746
f8bf63fd
VS
4747static void vlv_update_cdclk(struct drm_device *dev)
4748{
4749 struct drm_i915_private *dev_priv = dev->dev_private;
4750
4751 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 4752 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
f8bf63fd
VS
4753 dev_priv->vlv_cdclk_freq);
4754
4755 /*
4756 * Program the gmbus_freq based on the cdclk frequency.
4757 * BSpec erroneously claims we should aim for 4MHz, but
4758 * in fact 1MHz is the correct frequency.
4759 */
6be1e3d3 4760 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
f8bf63fd
VS
4761}
4762
30a970c6
JB
4763/* Adjust CDclk dividers to allow high res or save power if possible */
4764static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4765{
4766 struct drm_i915_private *dev_priv = dev->dev_private;
4767 u32 val, cmd;
4768
d197b7d3 4769 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4770
dfcab17e 4771 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4772 cmd = 2;
dfcab17e 4773 else if (cdclk == 266667)
30a970c6
JB
4774 cmd = 1;
4775 else
4776 cmd = 0;
4777
4778 mutex_lock(&dev_priv->rps.hw_lock);
4779 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4780 val &= ~DSPFREQGUAR_MASK;
4781 val |= (cmd << DSPFREQGUAR_SHIFT);
4782 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4783 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4784 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4785 50)) {
4786 DRM_ERROR("timed out waiting for CDclk change\n");
4787 }
4788 mutex_unlock(&dev_priv->rps.hw_lock);
4789
dfcab17e 4790 if (cdclk == 400000) {
6bcda4f0 4791 u32 divider;
30a970c6 4792
6bcda4f0 4793 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6
JB
4794
4795 mutex_lock(&dev_priv->dpio_lock);
4796 /* adjust cdclk divider */
4797 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4798 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4799 val |= divider;
4800 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4801
4802 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4803 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4804 50))
4805 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4806 mutex_unlock(&dev_priv->dpio_lock);
4807 }
4808
4809 mutex_lock(&dev_priv->dpio_lock);
4810 /* adjust self-refresh exit latency value */
4811 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4812 val &= ~0x7f;
4813
4814 /*
4815 * For high bandwidth configs, we set a higher latency in the bunit
4816 * so that the core display fetch happens in time to avoid underruns.
4817 */
dfcab17e 4818 if (cdclk == 400000)
30a970c6
JB
4819 val |= 4500 / 250; /* 4.5 usec */
4820 else
4821 val |= 3000 / 250; /* 3.0 usec */
4822 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4823 mutex_unlock(&dev_priv->dpio_lock);
4824
f8bf63fd 4825 vlv_update_cdclk(dev);
30a970c6
JB
4826}
4827
383c5a6a
VS
4828static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4829{
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 u32 val, cmd;
4832
4833 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4834
4835 switch (cdclk) {
4836 case 400000:
4837 cmd = 3;
4838 break;
4839 case 333333:
4840 case 320000:
4841 cmd = 2;
4842 break;
4843 case 266667:
4844 cmd = 1;
4845 break;
4846 case 200000:
4847 cmd = 0;
4848 break;
4849 default:
5f77eeb0 4850 MISSING_CASE(cdclk);
383c5a6a
VS
4851 return;
4852 }
4853
4854 mutex_lock(&dev_priv->rps.hw_lock);
4855 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4856 val &= ~DSPFREQGUAR_MASK_CHV;
4857 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4858 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4859 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4860 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4861 50)) {
4862 DRM_ERROR("timed out waiting for CDclk change\n");
4863 }
4864 mutex_unlock(&dev_priv->rps.hw_lock);
4865
4866 vlv_update_cdclk(dev);
4867}
4868
30a970c6
JB
4869static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4870 int max_pixclk)
4871{
6bcda4f0 4872 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
29dc7ef3 4873
d49a340d
VS
4874 /* FIXME: Punit isn't quite ready yet */
4875 if (IS_CHERRYVIEW(dev_priv->dev))
4876 return 400000;
4877
30a970c6
JB
4878 /*
4879 * Really only a few cases to deal with, as only 4 CDclks are supported:
4880 * 200MHz
4881 * 267MHz
29dc7ef3 4882 * 320/333MHz (depends on HPLL freq)
30a970c6
JB
4883 * 400MHz
4884 * So we check to see whether we're above 90% of the lower bin and
4885 * adjust if needed.
e37c67a1
VS
4886 *
4887 * We seem to get an unstable or solid color picture at 200MHz.
4888 * Not sure what's wrong. For now use 200MHz only when all pipes
4889 * are off.
30a970c6 4890 */
29dc7ef3 4891 if (max_pixclk > freq_320*9/10)
dfcab17e
VS
4892 return 400000;
4893 else if (max_pixclk > 266667*9/10)
29dc7ef3 4894 return freq_320;
e37c67a1 4895 else if (max_pixclk > 0)
dfcab17e 4896 return 266667;
e37c67a1
VS
4897 else
4898 return 200000;
30a970c6
JB
4899}
4900
2f2d7aa1
VS
4901/* compute the max pixel clock for new configuration */
4902static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4903{
4904 struct drm_device *dev = dev_priv->dev;
4905 struct intel_crtc *intel_crtc;
4906 int max_pixclk = 0;
4907
d3fcc808 4908 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4909 if (intel_crtc->new_enabled)
30a970c6 4910 max_pixclk = max(max_pixclk,
2d112de7 4911 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
30a970c6
JB
4912 }
4913
4914 return max_pixclk;
4915}
4916
4917static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4918 unsigned *prepare_pipes)
30a970c6
JB
4919{
4920 struct drm_i915_private *dev_priv = dev->dev_private;
4921 struct intel_crtc *intel_crtc;
2f2d7aa1 4922 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4923
d60c4473
ID
4924 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4925 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4926 return;
4927
2f2d7aa1 4928 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4929 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4930 if (intel_crtc->base.enabled)
4931 *prepare_pipes |= (1 << intel_crtc->pipe);
4932}
4933
4934static void valleyview_modeset_global_resources(struct drm_device *dev)
4935{
4936 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4937 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4938 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4939
383c5a6a 4940 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
738c05c0
ID
4941 /*
4942 * FIXME: We can end up here with all power domains off, yet
4943 * with a CDCLK frequency other than the minimum. To account
4944 * for this take the PIPE-A power domain, which covers the HW
4945 * blocks needed for the following programming. This can be
4946 * removed once it's guaranteed that we get here either with
4947 * the minimum CDCLK set, or the required power domains
4948 * enabled.
4949 */
4950 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
4951
383c5a6a
VS
4952 if (IS_CHERRYVIEW(dev))
4953 cherryview_set_cdclk(dev, req_cdclk);
4954 else
4955 valleyview_set_cdclk(dev, req_cdclk);
738c05c0
ID
4956
4957 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
383c5a6a 4958 }
30a970c6
JB
4959}
4960
89b667f8
JB
4961static void valleyview_crtc_enable(struct drm_crtc *crtc)
4962{
4963 struct drm_device *dev = crtc->dev;
a72e4c9f 4964 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
4965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4966 struct intel_encoder *encoder;
4967 int pipe = intel_crtc->pipe;
23538ef1 4968 bool is_dsi;
89b667f8
JB
4969
4970 WARN_ON(!crtc->enabled);
4971
4972 if (intel_crtc->active)
4973 return;
4974
409ee761 4975 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 4976
1ae0d137
VS
4977 if (!is_dsi) {
4978 if (IS_CHERRYVIEW(dev))
6e3c9717 4979 chv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 4980 else
6e3c9717 4981 vlv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 4982 }
5b18e57c 4983
6e3c9717 4984 if (intel_crtc->config->has_dp_encoder)
5b18e57c
DV
4985 intel_dp_set_m_n(intel_crtc);
4986
4987 intel_set_pipe_timings(intel_crtc);
4988
c14b0485
VS
4989 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4990 struct drm_i915_private *dev_priv = dev->dev_private;
4991
4992 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4993 I915_WRITE(CHV_CANVAS(pipe), 0);
4994 }
4995
5b18e57c
DV
4996 i9xx_set_pipeconf(intel_crtc);
4997
89b667f8 4998 intel_crtc->active = true;
89b667f8 4999
a72e4c9f 5000 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5001
89b667f8
JB
5002 for_each_encoder_on_crtc(dev, crtc, encoder)
5003 if (encoder->pre_pll_enable)
5004 encoder->pre_pll_enable(encoder);
5005
9d556c99
CML
5006 if (!is_dsi) {
5007 if (IS_CHERRYVIEW(dev))
6e3c9717 5008 chv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 5009 else
6e3c9717 5010 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 5011 }
89b667f8
JB
5012
5013 for_each_encoder_on_crtc(dev, crtc, encoder)
5014 if (encoder->pre_enable)
5015 encoder->pre_enable(encoder);
5016
2dd24552
JB
5017 i9xx_pfit_enable(intel_crtc);
5018
63cbb074
VS
5019 intel_crtc_load_lut(crtc);
5020
f37fcc2a 5021 intel_update_watermarks(crtc);
e1fdc473 5022 intel_enable_pipe(intel_crtc);
be6a6f8e 5023
4b3a9526
VS
5024 assert_vblank_disabled(crtc);
5025 drm_crtc_vblank_on(crtc);
5026
f9b61ff6
DV
5027 for_each_encoder_on_crtc(dev, crtc, encoder)
5028 encoder->enable(encoder);
5029
9ab0460b 5030 intel_crtc_enable_planes(crtc);
d40d9187 5031
56b80e1f 5032 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5033 i9xx_check_fifo_underruns(dev_priv);
89b667f8
JB
5034}
5035
f13c2ef3
DV
5036static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5037{
5038 struct drm_device *dev = crtc->base.dev;
5039 struct drm_i915_private *dev_priv = dev->dev_private;
5040
6e3c9717
ACO
5041 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5042 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
5043}
5044
0b8765c6 5045static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
5046{
5047 struct drm_device *dev = crtc->dev;
a72e4c9f 5048 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 5049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5050 struct intel_encoder *encoder;
79e53945 5051 int pipe = intel_crtc->pipe;
79e53945 5052
08a48469
DV
5053 WARN_ON(!crtc->enabled);
5054
f7abfe8b
CW
5055 if (intel_crtc->active)
5056 return;
5057
f13c2ef3
DV
5058 i9xx_set_pll_dividers(intel_crtc);
5059
6e3c9717 5060 if (intel_crtc->config->has_dp_encoder)
5b18e57c
DV
5061 intel_dp_set_m_n(intel_crtc);
5062
5063 intel_set_pipe_timings(intel_crtc);
5064
5b18e57c
DV
5065 i9xx_set_pipeconf(intel_crtc);
5066
f7abfe8b 5067 intel_crtc->active = true;
6b383a7f 5068
4a3436e8 5069 if (!IS_GEN2(dev))
a72e4c9f 5070 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5071
9d6d9f19
MK
5072 for_each_encoder_on_crtc(dev, crtc, encoder)
5073 if (encoder->pre_enable)
5074 encoder->pre_enable(encoder);
5075
f6736a1a
DV
5076 i9xx_enable_pll(intel_crtc);
5077
2dd24552
JB
5078 i9xx_pfit_enable(intel_crtc);
5079
63cbb074
VS
5080 intel_crtc_load_lut(crtc);
5081
f37fcc2a 5082 intel_update_watermarks(crtc);
e1fdc473 5083 intel_enable_pipe(intel_crtc);
be6a6f8e 5084
4b3a9526
VS
5085 assert_vblank_disabled(crtc);
5086 drm_crtc_vblank_on(crtc);
5087
f9b61ff6
DV
5088 for_each_encoder_on_crtc(dev, crtc, encoder)
5089 encoder->enable(encoder);
5090
9ab0460b 5091 intel_crtc_enable_planes(crtc);
d40d9187 5092
4a3436e8
VS
5093 /*
5094 * Gen2 reports pipe underruns whenever all planes are disabled.
5095 * So don't enable underrun reporting before at least some planes
5096 * are enabled.
5097 * FIXME: Need to fix the logic to work when we turn off all planes
5098 * but leave the pipe running.
5099 */
5100 if (IS_GEN2(dev))
a72e4c9f 5101 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5102
56b80e1f 5103 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5104 i9xx_check_fifo_underruns(dev_priv);
0b8765c6 5105}
79e53945 5106
87476d63
DV
5107static void i9xx_pfit_disable(struct intel_crtc *crtc)
5108{
5109 struct drm_device *dev = crtc->base.dev;
5110 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 5111
6e3c9717 5112 if (!crtc->config->gmch_pfit.control)
328d8e82 5113 return;
87476d63 5114
328d8e82 5115 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 5116
328d8e82
DV
5117 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5118 I915_READ(PFIT_CONTROL));
5119 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
5120}
5121
0b8765c6
JB
5122static void i9xx_crtc_disable(struct drm_crtc *crtc)
5123{
5124 struct drm_device *dev = crtc->dev;
5125 struct drm_i915_private *dev_priv = dev->dev_private;
5126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5127 struct intel_encoder *encoder;
0b8765c6 5128 int pipe = intel_crtc->pipe;
ef9c3aee 5129
f7abfe8b
CW
5130 if (!intel_crtc->active)
5131 return;
5132
4a3436e8
VS
5133 /*
5134 * Gen2 reports pipe underruns whenever all planes are disabled.
5135 * So diasble underrun reporting before all the planes get disabled.
5136 * FIXME: Need to fix the logic to work when we turn off all planes
5137 * but leave the pipe running.
5138 */
5139 if (IS_GEN2(dev))
a72e4c9f 5140 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5141
564ed191
ID
5142 /*
5143 * Vblank time updates from the shadow to live plane control register
5144 * are blocked if the memory self-refresh mode is active at that
5145 * moment. So to make sure the plane gets truly disabled, disable
5146 * first the self-refresh mode. The self-refresh enable bit in turn
5147 * will be checked/applied by the HW only at the next frame start
5148 * event which is after the vblank start event, so we need to have a
5149 * wait-for-vblank between disabling the plane and the pipe.
5150 */
5151 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
5152 intel_crtc_disable_planes(crtc);
5153
6304cd91
VS
5154 /*
5155 * On gen2 planes are double buffered but the pipe isn't, so we must
5156 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
5157 * We also need to wait on all gmch platforms because of the
5158 * self-refresh mode constraint explained above.
6304cd91 5159 */
564ed191 5160 intel_wait_for_vblank(dev, pipe);
6304cd91 5161
4b3a9526
VS
5162 for_each_encoder_on_crtc(dev, crtc, encoder)
5163 encoder->disable(encoder);
5164
f9b61ff6
DV
5165 drm_crtc_vblank_off(crtc);
5166 assert_vblank_disabled(crtc);
5167
575f7ab7 5168 intel_disable_pipe(intel_crtc);
24a1f16d 5169
87476d63 5170 i9xx_pfit_disable(intel_crtc);
24a1f16d 5171
89b667f8
JB
5172 for_each_encoder_on_crtc(dev, crtc, encoder)
5173 if (encoder->post_disable)
5174 encoder->post_disable(encoder);
5175
409ee761 5176 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
5177 if (IS_CHERRYVIEW(dev))
5178 chv_disable_pll(dev_priv, pipe);
5179 else if (IS_VALLEYVIEW(dev))
5180 vlv_disable_pll(dev_priv, pipe);
5181 else
1c4e0274 5182 i9xx_disable_pll(intel_crtc);
076ed3b2 5183 }
0b8765c6 5184
4a3436e8 5185 if (!IS_GEN2(dev))
a72e4c9f 5186 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5187
f7abfe8b 5188 intel_crtc->active = false;
46ba614c 5189 intel_update_watermarks(crtc);
f37fcc2a 5190
efa9624e 5191 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5192 intel_fbc_update(dev);
efa9624e 5193 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
5194}
5195
ee7b9f93
JB
5196static void i9xx_crtc_off(struct drm_crtc *crtc)
5197{
5198}
5199
b04c5bd6
BF
5200/* Master function to enable/disable CRTC and corresponding power wells */
5201void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
5202{
5203 struct drm_device *dev = crtc->dev;
5204 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 5205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
5206 enum intel_display_power_domain domain;
5207 unsigned long domains;
976f8a20 5208
0e572fe7
DV
5209 if (enable) {
5210 if (!intel_crtc->active) {
e1e9fb84
DV
5211 domains = get_crtc_power_domains(crtc);
5212 for_each_power_domain(domain, domains)
5213 intel_display_power_get(dev_priv, domain);
5214 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
5215
5216 dev_priv->display.crtc_enable(crtc);
5217 }
5218 } else {
5219 if (intel_crtc->active) {
5220 dev_priv->display.crtc_disable(crtc);
5221
e1e9fb84
DV
5222 domains = intel_crtc->enabled_power_domains;
5223 for_each_power_domain(domain, domains)
5224 intel_display_power_put(dev_priv, domain);
5225 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
5226 }
5227 }
b04c5bd6
BF
5228}
5229
5230/**
5231 * Sets the power management mode of the pipe and plane.
5232 */
5233void intel_crtc_update_dpms(struct drm_crtc *crtc)
5234{
5235 struct drm_device *dev = crtc->dev;
5236 struct intel_encoder *intel_encoder;
5237 bool enable = false;
5238
5239 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5240 enable |= intel_encoder->connectors_active;
5241
5242 intel_crtc_control(crtc, enable);
976f8a20
DV
5243}
5244
cdd59983
CW
5245static void intel_crtc_disable(struct drm_crtc *crtc)
5246{
cdd59983 5247 struct drm_device *dev = crtc->dev;
976f8a20 5248 struct drm_connector *connector;
ee7b9f93 5249 struct drm_i915_private *dev_priv = dev->dev_private;
cdd59983 5250
976f8a20
DV
5251 /* crtc should still be enabled when we disable it. */
5252 WARN_ON(!crtc->enabled);
5253
5254 dev_priv->display.crtc_disable(crtc);
ee7b9f93
JB
5255 dev_priv->display.off(crtc);
5256
455a6808 5257 crtc->primary->funcs->disable_plane(crtc->primary);
976f8a20
DV
5258
5259 /* Update computed state. */
5260 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5261 if (!connector->encoder || !connector->encoder->crtc)
5262 continue;
5263
5264 if (connector->encoder->crtc != crtc)
5265 continue;
5266
5267 connector->dpms = DRM_MODE_DPMS_OFF;
5268 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
5269 }
5270}
5271
ea5b213a 5272void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5273{
4ef69c7a 5274 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5275
ea5b213a
CW
5276 drm_encoder_cleanup(encoder);
5277 kfree(intel_encoder);
7e7d76c3
JB
5278}
5279
9237329d 5280/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
5281 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5282 * state of the entire output pipe. */
9237329d 5283static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 5284{
5ab432ef
DV
5285 if (mode == DRM_MODE_DPMS_ON) {
5286 encoder->connectors_active = true;
5287
b2cabb0e 5288 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
5289 } else {
5290 encoder->connectors_active = false;
5291
b2cabb0e 5292 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 5293 }
79e53945
JB
5294}
5295
0a91ca29
DV
5296/* Cross check the actual hw state with our own modeset state tracking (and it's
5297 * internal consistency). */
b980514c 5298static void intel_connector_check_state(struct intel_connector *connector)
79e53945 5299{
0a91ca29
DV
5300 if (connector->get_hw_state(connector)) {
5301 struct intel_encoder *encoder = connector->encoder;
5302 struct drm_crtc *crtc;
5303 bool encoder_enabled;
5304 enum pipe pipe;
5305
5306 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5307 connector->base.base.id,
c23cc417 5308 connector->base.name);
0a91ca29 5309
0e32b39c
DA
5310 /* there is no real hw state for MST connectors */
5311 if (connector->mst_port)
5312 return;
5313
e2c719b7 5314 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
0a91ca29 5315 "wrong connector dpms state\n");
e2c719b7 5316 I915_STATE_WARN(connector->base.encoder != &encoder->base,
0a91ca29 5317 "active connector not linked to encoder\n");
0a91ca29 5318
36cd7444 5319 if (encoder) {
e2c719b7 5320 I915_STATE_WARN(!encoder->connectors_active,
36cd7444
DA
5321 "encoder->connectors_active not set\n");
5322
5323 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
e2c719b7
RC
5324 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5325 if (I915_STATE_WARN_ON(!encoder->base.crtc))
36cd7444 5326 return;
0a91ca29 5327
36cd7444 5328 crtc = encoder->base.crtc;
0a91ca29 5329
e2c719b7
RC
5330 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5331 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5332 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
36cd7444
DA
5333 "encoder active on the wrong pipe\n");
5334 }
0a91ca29 5335 }
79e53945
JB
5336}
5337
5ab432ef
DV
5338/* Even simpler default implementation, if there's really no special case to
5339 * consider. */
5340void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5341{
5ab432ef
DV
5342 /* All the simple cases only support two dpms states. */
5343 if (mode != DRM_MODE_DPMS_ON)
5344 mode = DRM_MODE_DPMS_OFF;
d4270e57 5345
5ab432ef
DV
5346 if (mode == connector->dpms)
5347 return;
5348
5349 connector->dpms = mode;
5350
5351 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5352 if (connector->encoder)
5353 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5354
b980514c 5355 intel_modeset_check_state(connector->dev);
79e53945
JB
5356}
5357
f0947c37
DV
5358/* Simple connector->get_hw_state implementation for encoders that support only
5359 * one connector and no cloning and hence the encoder state determines the state
5360 * of the connector. */
5361bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5362{
24929352 5363 enum pipe pipe = 0;
f0947c37 5364 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5365
f0947c37 5366 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5367}
5368
1857e1da 5369static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 5370 struct intel_crtc_state *pipe_config)
1857e1da
DV
5371{
5372 struct drm_i915_private *dev_priv = dev->dev_private;
5373 struct intel_crtc *pipe_B_crtc =
5374 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5375
5376 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5377 pipe_name(pipe), pipe_config->fdi_lanes);
5378 if (pipe_config->fdi_lanes > 4) {
5379 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5380 pipe_name(pipe), pipe_config->fdi_lanes);
5381 return false;
5382 }
5383
bafb6553 5384 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5385 if (pipe_config->fdi_lanes > 2) {
5386 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5387 pipe_config->fdi_lanes);
5388 return false;
5389 } else {
5390 return true;
5391 }
5392 }
5393
5394 if (INTEL_INFO(dev)->num_pipes == 2)
5395 return true;
5396
5397 /* Ivybridge 3 pipe is really complicated */
5398 switch (pipe) {
5399 case PIPE_A:
5400 return true;
5401 case PIPE_B:
5402 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5403 pipe_config->fdi_lanes > 2) {
5404 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5405 pipe_name(pipe), pipe_config->fdi_lanes);
5406 return false;
5407 }
5408 return true;
5409 case PIPE_C:
1e833f40 5410 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
6e3c9717 5411 pipe_B_crtc->config->fdi_lanes <= 2) {
1857e1da
DV
5412 if (pipe_config->fdi_lanes > 2) {
5413 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5414 pipe_name(pipe), pipe_config->fdi_lanes);
5415 return false;
5416 }
5417 } else {
5418 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5419 return false;
5420 }
5421 return true;
5422 default:
5423 BUG();
5424 }
5425}
5426
e29c22c0
DV
5427#define RETRY 1
5428static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 5429 struct intel_crtc_state *pipe_config)
877d48d5 5430{
1857e1da 5431 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 5432 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
ff9a6750 5433 int lane, link_bw, fdi_dotclock;
e29c22c0 5434 bool setup_ok, needs_recompute = false;
877d48d5 5435
e29c22c0 5436retry:
877d48d5
DV
5437 /* FDI is a binary signal running at ~2.7GHz, encoding
5438 * each output octet as 10 bits. The actual frequency
5439 * is stored as a divider into a 100MHz clock, and the
5440 * mode pixel clock is stored in units of 1KHz.
5441 * Hence the bw of each lane in terms of the mode signal
5442 * is:
5443 */
5444 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5445
241bfc38 5446 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5447
2bd89a07 5448 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5449 pipe_config->pipe_bpp);
5450
5451 pipe_config->fdi_lanes = lane;
5452
2bd89a07 5453 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5454 link_bw, &pipe_config->fdi_m_n);
1857e1da 5455
e29c22c0
DV
5456 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5457 intel_crtc->pipe, pipe_config);
5458 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5459 pipe_config->pipe_bpp -= 2*3;
5460 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5461 pipe_config->pipe_bpp);
5462 needs_recompute = true;
5463 pipe_config->bw_constrained = true;
5464
5465 goto retry;
5466 }
5467
5468 if (needs_recompute)
5469 return RETRY;
5470
5471 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5472}
5473
42db64ef 5474static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 5475 struct intel_crtc_state *pipe_config)
42db64ef 5476{
d330a953 5477 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5478 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5479 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5480}
5481
a43f6e0f 5482static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 5483 struct intel_crtc_state *pipe_config)
79e53945 5484{
a43f6e0f 5485 struct drm_device *dev = crtc->base.dev;
8bd31e67 5486 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 5487 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 5488
ad3a4479 5489 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 5490 if (INTEL_INFO(dev)->gen < 4) {
cf532bb2
VS
5491 int clock_limit =
5492 dev_priv->display.get_display_clock_speed(dev);
5493
5494 /*
5495 * Enable pixel doubling when the dot clock
5496 * is > 90% of the (display) core speed.
5497 *
b397c96b
VS
5498 * GDG double wide on either pipe,
5499 * otherwise pipe A only.
cf532bb2 5500 */
b397c96b 5501 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5502 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5503 clock_limit *= 2;
cf532bb2 5504 pipe_config->double_wide = true;
ad3a4479
VS
5505 }
5506
241bfc38 5507 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5508 return -EINVAL;
2c07245f 5509 }
89749350 5510
1d1d0e27
VS
5511 /*
5512 * Pipe horizontal size must be even in:
5513 * - DVO ganged mode
5514 * - LVDS dual channel mode
5515 * - Double wide pipe
5516 */
409ee761 5517 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
5518 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5519 pipe_config->pipe_src_w &= ~1;
5520
8693a824
DL
5521 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5522 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5523 */
5524 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5525 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5526 return -EINVAL;
44f46b42 5527
bd080ee5 5528 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5529 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5530 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5531 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5532 * for lvds. */
5533 pipe_config->pipe_bpp = 8*3;
5534 }
5535
f5adf94e 5536 if (HAS_IPS(dev))
a43f6e0f
DV
5537 hsw_compute_ips_config(crtc, pipe_config);
5538
877d48d5 5539 if (pipe_config->has_pch_encoder)
a43f6e0f 5540 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5541
e29c22c0 5542 return 0;
79e53945
JB
5543}
5544
25eb05fc
JB
5545static int valleyview_get_display_clock_speed(struct drm_device *dev)
5546{
d197b7d3 5547 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
5548 u32 val;
5549 int divider;
5550
d49a340d
VS
5551 /* FIXME: Punit isn't quite ready yet */
5552 if (IS_CHERRYVIEW(dev))
5553 return 400000;
5554
6bcda4f0
VS
5555 if (dev_priv->hpll_freq == 0)
5556 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5557
d197b7d3
VS
5558 mutex_lock(&dev_priv->dpio_lock);
5559 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5560 mutex_unlock(&dev_priv->dpio_lock);
5561
5562 divider = val & DISPLAY_FREQUENCY_VALUES;
5563
7d007f40
VS
5564 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5565 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5566 "cdclk change in progress\n");
5567
6bcda4f0 5568 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
5569}
5570
e70236a8
JB
5571static int i945_get_display_clock_speed(struct drm_device *dev)
5572{
5573 return 400000;
5574}
79e53945 5575
e70236a8 5576static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5577{
e70236a8
JB
5578 return 333000;
5579}
79e53945 5580
e70236a8
JB
5581static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5582{
5583 return 200000;
5584}
79e53945 5585
257a7ffc
DV
5586static int pnv_get_display_clock_speed(struct drm_device *dev)
5587{
5588 u16 gcfgc = 0;
5589
5590 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5591
5592 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5593 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5594 return 267000;
5595 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5596 return 333000;
5597 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5598 return 444000;
5599 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5600 return 200000;
5601 default:
5602 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5603 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5604 return 133000;
5605 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5606 return 167000;
5607 }
5608}
5609
e70236a8
JB
5610static int i915gm_get_display_clock_speed(struct drm_device *dev)
5611{
5612 u16 gcfgc = 0;
79e53945 5613
e70236a8
JB
5614 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5615
5616 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5617 return 133000;
5618 else {
5619 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5620 case GC_DISPLAY_CLOCK_333_MHZ:
5621 return 333000;
5622 default:
5623 case GC_DISPLAY_CLOCK_190_200_MHZ:
5624 return 190000;
79e53945 5625 }
e70236a8
JB
5626 }
5627}
5628
5629static int i865_get_display_clock_speed(struct drm_device *dev)
5630{
5631 return 266000;
5632}
5633
5634static int i855_get_display_clock_speed(struct drm_device *dev)
5635{
5636 u16 hpllcc = 0;
5637 /* Assume that the hardware is in the high speed state. This
5638 * should be the default.
5639 */
5640 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5641 case GC_CLOCK_133_200:
5642 case GC_CLOCK_100_200:
5643 return 200000;
5644 case GC_CLOCK_166_250:
5645 return 250000;
5646 case GC_CLOCK_100_133:
79e53945 5647 return 133000;
e70236a8 5648 }
79e53945 5649
e70236a8
JB
5650 /* Shouldn't happen */
5651 return 0;
5652}
79e53945 5653
e70236a8
JB
5654static int i830_get_display_clock_speed(struct drm_device *dev)
5655{
5656 return 133000;
79e53945
JB
5657}
5658
2c07245f 5659static void
a65851af 5660intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5661{
a65851af
VS
5662 while (*num > DATA_LINK_M_N_MASK ||
5663 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5664 *num >>= 1;
5665 *den >>= 1;
5666 }
5667}
5668
a65851af
VS
5669static void compute_m_n(unsigned int m, unsigned int n,
5670 uint32_t *ret_m, uint32_t *ret_n)
5671{
5672 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5673 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5674 intel_reduce_m_n_ratio(ret_m, ret_n);
5675}
5676
e69d0bc1
DV
5677void
5678intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5679 int pixel_clock, int link_clock,
5680 struct intel_link_m_n *m_n)
2c07245f 5681{
e69d0bc1 5682 m_n->tu = 64;
a65851af
VS
5683
5684 compute_m_n(bits_per_pixel * pixel_clock,
5685 link_clock * nlanes * 8,
5686 &m_n->gmch_m, &m_n->gmch_n);
5687
5688 compute_m_n(pixel_clock, link_clock,
5689 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5690}
5691
a7615030
CW
5692static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5693{
d330a953
JN
5694 if (i915.panel_use_ssc >= 0)
5695 return i915.panel_use_ssc != 0;
41aa3448 5696 return dev_priv->vbt.lvds_use_ssc
435793df 5697 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5698}
5699
409ee761 5700static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
c65d77d8 5701{
409ee761 5702 struct drm_device *dev = crtc->base.dev;
c65d77d8
JB
5703 struct drm_i915_private *dev_priv = dev->dev_private;
5704 int refclk;
5705
a0c4da24 5706 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5707 refclk = 100000;
d0737e1d 5708 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5709 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5710 refclk = dev_priv->vbt.lvds_ssc_freq;
5711 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5712 } else if (!IS_GEN2(dev)) {
5713 refclk = 96000;
5714 } else {
5715 refclk = 48000;
5716 }
5717
5718 return refclk;
5719}
5720
7429e9d4 5721static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5722{
7df00d7a 5723 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5724}
f47709a9 5725
7429e9d4
DV
5726static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5727{
5728 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5729}
5730
f47709a9 5731static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 5732 struct intel_crtc_state *crtc_state,
a7516a05
JB
5733 intel_clock_t *reduced_clock)
5734{
f47709a9 5735 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5736 u32 fp, fp2 = 0;
5737
5738 if (IS_PINEVIEW(dev)) {
190f68c5 5739 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 5740 if (reduced_clock)
7429e9d4 5741 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5742 } else {
190f68c5 5743 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 5744 if (reduced_clock)
7429e9d4 5745 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5746 }
5747
190f68c5 5748 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 5749
f47709a9 5750 crtc->lowfreq_avail = false;
e1f234bd 5751 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
d330a953 5752 reduced_clock && i915.powersave) {
190f68c5 5753 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 5754 crtc->lowfreq_avail = true;
a7516a05 5755 } else {
190f68c5 5756 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
5757 }
5758}
5759
5e69f97f
CML
5760static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5761 pipe)
89b667f8
JB
5762{
5763 u32 reg_val;
5764
5765 /*
5766 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5767 * and set it to a reasonable value instead.
5768 */
ab3c759a 5769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5770 reg_val &= 0xffffff00;
5771 reg_val |= 0x00000030;
ab3c759a 5772 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5773
ab3c759a 5774 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5775 reg_val &= 0x8cffffff;
5776 reg_val = 0x8c000000;
ab3c759a 5777 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5778
ab3c759a 5779 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5780 reg_val &= 0xffffff00;
ab3c759a 5781 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5782
ab3c759a 5783 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5784 reg_val &= 0x00ffffff;
5785 reg_val |= 0xb0000000;
ab3c759a 5786 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5787}
5788
b551842d
DV
5789static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5790 struct intel_link_m_n *m_n)
5791{
5792 struct drm_device *dev = crtc->base.dev;
5793 struct drm_i915_private *dev_priv = dev->dev_private;
5794 int pipe = crtc->pipe;
5795
e3b95f1e
DV
5796 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5797 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5798 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5799 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5800}
5801
5802static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
5803 struct intel_link_m_n *m_n,
5804 struct intel_link_m_n *m2_n2)
b551842d
DV
5805{
5806 struct drm_device *dev = crtc->base.dev;
5807 struct drm_i915_private *dev_priv = dev->dev_private;
5808 int pipe = crtc->pipe;
6e3c9717 5809 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
5810
5811 if (INTEL_INFO(dev)->gen >= 5) {
5812 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5813 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5814 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5815 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
5816 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5817 * for gen < 8) and if DRRS is supported (to make sure the
5818 * registers are not unnecessarily accessed).
5819 */
5820 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 5821 crtc->config->has_drrs) {
f769cd24
VK
5822 I915_WRITE(PIPE_DATA_M2(transcoder),
5823 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5824 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5825 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5826 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5827 }
b551842d 5828 } else {
e3b95f1e
DV
5829 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5830 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5831 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5832 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5833 }
5834}
5835
f769cd24 5836void intel_dp_set_m_n(struct intel_crtc *crtc)
03afc4a2 5837{
6e3c9717
ACO
5838 if (crtc->config->has_pch_encoder)
5839 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 5840 else
6e3c9717
ACO
5841 intel_cpu_transcoder_set_m_n(crtc, &crtc->config->dp_m_n,
5842 &crtc->config->dp_m2_n2);
03afc4a2
DV
5843}
5844
d288f65f 5845static void vlv_update_pll(struct intel_crtc *crtc,
5cec258b 5846 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
5847{
5848 u32 dpll, dpll_md;
5849
5850 /*
5851 * Enable DPIO clock input. We should never disable the reference
5852 * clock for pipe B, since VGA hotplug / manual detection depends
5853 * on it.
5854 */
5855 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5856 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5857 /* We should never disable this, set it here for state tracking */
5858 if (crtc->pipe == PIPE_B)
5859 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5860 dpll |= DPLL_VCO_ENABLE;
d288f65f 5861 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 5862
d288f65f 5863 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 5864 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 5865 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
5866}
5867
d288f65f 5868static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 5869 const struct intel_crtc_state *pipe_config)
a0c4da24 5870{
f47709a9 5871 struct drm_device *dev = crtc->base.dev;
a0c4da24 5872 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5873 int pipe = crtc->pipe;
bdd4b6a6 5874 u32 mdiv;
a0c4da24 5875 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5876 u32 coreclk, reg_val;
a0c4da24 5877
09153000
DV
5878 mutex_lock(&dev_priv->dpio_lock);
5879
d288f65f
VS
5880 bestn = pipe_config->dpll.n;
5881 bestm1 = pipe_config->dpll.m1;
5882 bestm2 = pipe_config->dpll.m2;
5883 bestp1 = pipe_config->dpll.p1;
5884 bestp2 = pipe_config->dpll.p2;
a0c4da24 5885
89b667f8
JB
5886 /* See eDP HDMI DPIO driver vbios notes doc */
5887
5888 /* PLL B needs special handling */
bdd4b6a6 5889 if (pipe == PIPE_B)
5e69f97f 5890 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5891
5892 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5893 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5894
5895 /* Disable target IRef on PLL */
ab3c759a 5896 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5897 reg_val &= 0x00ffffff;
ab3c759a 5898 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5899
5900 /* Disable fast lock */
ab3c759a 5901 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5902
5903 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5904 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5905 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5906 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5907 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5908
5909 /*
5910 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5911 * but we don't support that).
5912 * Note: don't use the DAC post divider as it seems unstable.
5913 */
5914 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5915 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5916
a0c4da24 5917 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5918 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5919
89b667f8 5920 /* Set HBR and RBR LPF coefficients */
d288f65f 5921 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
5922 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5923 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 5924 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5925 0x009f0003);
89b667f8 5926 else
ab3c759a 5927 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5928 0x00d0000f);
5929
681a8504 5930 if (pipe_config->has_dp_encoder) {
89b667f8 5931 /* Use SSC source */
bdd4b6a6 5932 if (pipe == PIPE_A)
ab3c759a 5933 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5934 0x0df40000);
5935 else
ab3c759a 5936 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5937 0x0df70000);
5938 } else { /* HDMI or VGA */
5939 /* Use bend source */
bdd4b6a6 5940 if (pipe == PIPE_A)
ab3c759a 5941 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5942 0x0df70000);
5943 else
ab3c759a 5944 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5945 0x0df40000);
5946 }
a0c4da24 5947
ab3c759a 5948 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 5949 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
5950 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5951 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 5952 coreclk |= 0x01000000;
ab3c759a 5953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5954
ab3c759a 5955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5956 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5957}
5958
d288f65f 5959static void chv_update_pll(struct intel_crtc *crtc,
5cec258b 5960 struct intel_crtc_state *pipe_config)
1ae0d137 5961{
d288f65f 5962 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
5963 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5964 DPLL_VCO_ENABLE;
5965 if (crtc->pipe != PIPE_A)
d288f65f 5966 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 5967
d288f65f
VS
5968 pipe_config->dpll_hw_state.dpll_md =
5969 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
5970}
5971
d288f65f 5972static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 5973 const struct intel_crtc_state *pipe_config)
9d556c99
CML
5974{
5975 struct drm_device *dev = crtc->base.dev;
5976 struct drm_i915_private *dev_priv = dev->dev_private;
5977 int pipe = crtc->pipe;
5978 int dpll_reg = DPLL(crtc->pipe);
5979 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 5980 u32 loopfilter, intcoeff;
9d556c99
CML
5981 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5982 int refclk;
5983
d288f65f
VS
5984 bestn = pipe_config->dpll.n;
5985 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5986 bestm1 = pipe_config->dpll.m1;
5987 bestm2 = pipe_config->dpll.m2 >> 22;
5988 bestp1 = pipe_config->dpll.p1;
5989 bestp2 = pipe_config->dpll.p2;
9d556c99
CML
5990
5991 /*
5992 * Enable Refclk and SSC
5993 */
a11b0703 5994 I915_WRITE(dpll_reg,
d288f65f 5995 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703
VS
5996
5997 mutex_lock(&dev_priv->dpio_lock);
9d556c99 5998
9d556c99
CML
5999 /* p1 and p2 divider */
6000 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6001 5 << DPIO_CHV_S1_DIV_SHIFT |
6002 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6003 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6004 1 << DPIO_CHV_K_DIV_SHIFT);
6005
6006 /* Feedback post-divider - m2 */
6007 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6008
6009 /* Feedback refclk divider - n and m1 */
6010 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6011 DPIO_CHV_M1_DIV_BY_2 |
6012 1 << DPIO_CHV_N_DIV_SHIFT);
6013
6014 /* M2 fraction division */
6015 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6016
6017 /* M2 fraction division enable */
6018 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6019 DPIO_CHV_FRAC_DIV_EN |
6020 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6021
6022 /* Loop filter */
409ee761 6023 refclk = i9xx_get_refclk(crtc, 0);
9d556c99
CML
6024 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6025 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6026 if (refclk == 100000)
6027 intcoeff = 11;
6028 else if (refclk == 38400)
6029 intcoeff = 10;
6030 else
6031 intcoeff = 9;
6032 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6033 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6034
6035 /* AFC Recal */
6036 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6037 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6038 DPIO_AFC_RECAL);
6039
6040 mutex_unlock(&dev_priv->dpio_lock);
6041}
6042
d288f65f
VS
6043/**
6044 * vlv_force_pll_on - forcibly enable just the PLL
6045 * @dev_priv: i915 private structure
6046 * @pipe: pipe PLL to enable
6047 * @dpll: PLL configuration
6048 *
6049 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6050 * in cases where we need the PLL enabled even when @pipe is not going to
6051 * be enabled.
6052 */
6053void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6054 const struct dpll *dpll)
6055{
6056 struct intel_crtc *crtc =
6057 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 6058 struct intel_crtc_state pipe_config = {
d288f65f
VS
6059 .pixel_multiplier = 1,
6060 .dpll = *dpll,
6061 };
6062
6063 if (IS_CHERRYVIEW(dev)) {
6064 chv_update_pll(crtc, &pipe_config);
6065 chv_prepare_pll(crtc, &pipe_config);
6066 chv_enable_pll(crtc, &pipe_config);
6067 } else {
6068 vlv_update_pll(crtc, &pipe_config);
6069 vlv_prepare_pll(crtc, &pipe_config);
6070 vlv_enable_pll(crtc, &pipe_config);
6071 }
6072}
6073
6074/**
6075 * vlv_force_pll_off - forcibly disable just the PLL
6076 * @dev_priv: i915 private structure
6077 * @pipe: pipe PLL to disable
6078 *
6079 * Disable the PLL for @pipe. To be used in cases where we need
6080 * the PLL enabled even when @pipe is not going to be enabled.
6081 */
6082void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6083{
6084 if (IS_CHERRYVIEW(dev))
6085 chv_disable_pll(to_i915(dev), pipe);
6086 else
6087 vlv_disable_pll(to_i915(dev), pipe);
6088}
6089
f47709a9 6090static void i9xx_update_pll(struct intel_crtc *crtc,
190f68c5 6091 struct intel_crtc_state *crtc_state,
f47709a9 6092 intel_clock_t *reduced_clock,
eb1cbe48
DV
6093 int num_connectors)
6094{
f47709a9 6095 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6096 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
6097 u32 dpll;
6098 bool is_sdvo;
190f68c5 6099 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 6100
190f68c5 6101 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 6102
d0737e1d
ACO
6103 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6104 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
6105
6106 dpll = DPLL_VGA_MODE_DIS;
6107
d0737e1d 6108 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6109 dpll |= DPLLB_MODE_LVDS;
6110 else
6111 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6112
ef1b460d 6113 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 6114 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 6115 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6116 }
198a037f
DV
6117
6118 if (is_sdvo)
4a33e48d 6119 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6120
190f68c5 6121 if (crtc_state->has_dp_encoder)
4a33e48d 6122 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6123
6124 /* compute bitmask from p1 value */
6125 if (IS_PINEVIEW(dev))
6126 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6127 else {
6128 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6129 if (IS_G4X(dev) && reduced_clock)
6130 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6131 }
6132 switch (clock->p2) {
6133 case 5:
6134 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6135 break;
6136 case 7:
6137 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6138 break;
6139 case 10:
6140 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6141 break;
6142 case 14:
6143 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6144 break;
6145 }
6146 if (INTEL_INFO(dev)->gen >= 4)
6147 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6148
190f68c5 6149 if (crtc_state->sdvo_tv_clock)
eb1cbe48 6150 dpll |= PLL_REF_INPUT_TVCLKINBC;
d0737e1d 6151 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6152 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6153 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6154 else
6155 dpll |= PLL_REF_INPUT_DREFCLK;
6156
6157 dpll |= DPLL_VCO_ENABLE;
190f68c5 6158 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 6159
eb1cbe48 6160 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 6161 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 6162 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 6163 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6164 }
6165}
6166
f47709a9 6167static void i8xx_update_pll(struct intel_crtc *crtc,
190f68c5 6168 struct intel_crtc_state *crtc_state,
f47709a9 6169 intel_clock_t *reduced_clock,
eb1cbe48
DV
6170 int num_connectors)
6171{
f47709a9 6172 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6173 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 6174 u32 dpll;
190f68c5 6175 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 6176
190f68c5 6177 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 6178
eb1cbe48
DV
6179 dpll = DPLL_VGA_MODE_DIS;
6180
d0737e1d 6181 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6182 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6183 } else {
6184 if (clock->p1 == 2)
6185 dpll |= PLL_P1_DIVIDE_BY_TWO;
6186 else
6187 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6188 if (clock->p2 == 4)
6189 dpll |= PLL_P2_DIVIDE_BY_4;
6190 }
6191
d0737e1d 6192 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
4a33e48d
DV
6193 dpll |= DPLL_DVO_2X_MODE;
6194
d0737e1d 6195 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6196 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6197 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6198 else
6199 dpll |= PLL_REF_INPUT_DREFCLK;
6200
6201 dpll |= DPLL_VCO_ENABLE;
190f68c5 6202 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6203}
6204
8a654f3b 6205static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
6206{
6207 struct drm_device *dev = intel_crtc->base.dev;
6208 struct drm_i915_private *dev_priv = dev->dev_private;
6209 enum pipe pipe = intel_crtc->pipe;
6e3c9717 6210 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 6211 struct drm_display_mode *adjusted_mode =
6e3c9717 6212 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
6213 uint32_t crtc_vtotal, crtc_vblank_end;
6214 int vsyncshift = 0;
4d8a62ea
DV
6215
6216 /* We need to be careful not to changed the adjusted mode, for otherwise
6217 * the hw state checker will get angry at the mismatch. */
6218 crtc_vtotal = adjusted_mode->crtc_vtotal;
6219 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6220
609aeaca 6221 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6222 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6223 crtc_vtotal -= 1;
6224 crtc_vblank_end -= 1;
609aeaca 6225
409ee761 6226 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
6227 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6228 else
6229 vsyncshift = adjusted_mode->crtc_hsync_start -
6230 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6231 if (vsyncshift < 0)
6232 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6233 }
6234
6235 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 6236 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6237
fe2b8f9d 6238 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6239 (adjusted_mode->crtc_hdisplay - 1) |
6240 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6241 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6242 (adjusted_mode->crtc_hblank_start - 1) |
6243 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6244 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6245 (adjusted_mode->crtc_hsync_start - 1) |
6246 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6247
fe2b8f9d 6248 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6249 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6250 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6251 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6252 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6253 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6254 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
6255 (adjusted_mode->crtc_vsync_start - 1) |
6256 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6257
b5e508d4
PZ
6258 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6259 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6260 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6261 * bits. */
6262 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6263 (pipe == PIPE_B || pipe == PIPE_C))
6264 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6265
b0e77b9c
PZ
6266 /* pipesrc controls the size that is scaled from, which should
6267 * always be the user's requested size.
6268 */
6269 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
6270 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6271 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
6272}
6273
1bd1bd80 6274static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 6275 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
6276{
6277 struct drm_device *dev = crtc->base.dev;
6278 struct drm_i915_private *dev_priv = dev->dev_private;
6279 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6280 uint32_t tmp;
6281
6282 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
6283 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6284 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6285 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
6286 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6287 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6288 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
6289 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6290 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
6291
6292 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
6293 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6294 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6295 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
6296 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6297 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6298 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
6299 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6300 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
6301
6302 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
6303 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6304 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6305 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
6306 }
6307
6308 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
6309 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6310 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6311
2d112de7
ACO
6312 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6313 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
6314}
6315
f6a83288 6316void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 6317 struct intel_crtc_state *pipe_config)
babea61d 6318{
2d112de7
ACO
6319 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6320 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6321 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6322 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 6323
2d112de7
ACO
6324 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6325 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6326 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6327 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 6328
2d112de7 6329 mode->flags = pipe_config->base.adjusted_mode.flags;
babea61d 6330
2d112de7
ACO
6331 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6332 mode->flags |= pipe_config->base.adjusted_mode.flags;
babea61d
JB
6333}
6334
84b046f3
DV
6335static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6336{
6337 struct drm_device *dev = intel_crtc->base.dev;
6338 struct drm_i915_private *dev_priv = dev->dev_private;
6339 uint32_t pipeconf;
6340
9f11a9e4 6341 pipeconf = 0;
84b046f3 6342
b6b5d049
VS
6343 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6344 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6345 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 6346
6e3c9717 6347 if (intel_crtc->config->double_wide)
cf532bb2 6348 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 6349
ff9ce46e
DV
6350 /* only g4x and later have fancy bpc/dither controls */
6351 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 6352 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 6353 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 6354 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 6355 PIPECONF_DITHER_TYPE_SP;
84b046f3 6356
6e3c9717 6357 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
6358 case 18:
6359 pipeconf |= PIPECONF_6BPC;
6360 break;
6361 case 24:
6362 pipeconf |= PIPECONF_8BPC;
6363 break;
6364 case 30:
6365 pipeconf |= PIPECONF_10BPC;
6366 break;
6367 default:
6368 /* Case prevented by intel_choose_pipe_bpp_dither. */
6369 BUG();
84b046f3
DV
6370 }
6371 }
6372
6373 if (HAS_PIPE_CXSR(dev)) {
6374 if (intel_crtc->lowfreq_avail) {
6375 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6376 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6377 } else {
6378 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6379 }
6380 }
6381
6e3c9717 6382 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 6383 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 6384 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
6385 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6386 else
6387 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6388 } else
84b046f3
DV
6389 pipeconf |= PIPECONF_PROGRESSIVE;
6390
6e3c9717 6391 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 6392 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6393
84b046f3
DV
6394 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6395 POSTING_READ(PIPECONF(intel_crtc->pipe));
6396}
6397
190f68c5
ACO
6398static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6399 struct intel_crtc_state *crtc_state)
79e53945 6400{
c7653199 6401 struct drm_device *dev = crtc->base.dev;
79e53945 6402 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 6403 int refclk, num_connectors = 0;
652c393a 6404 intel_clock_t clock, reduced_clock;
a16af721 6405 bool ok, has_reduced_clock = false;
e9fd1c02 6406 bool is_lvds = false, is_dsi = false;
5eddb70b 6407 struct intel_encoder *encoder;
d4906093 6408 const intel_limit_t *limit;
79e53945 6409
d0737e1d
ACO
6410 for_each_intel_encoder(dev, encoder) {
6411 if (encoder->new_crtc != crtc)
6412 continue;
6413
5eddb70b 6414 switch (encoder->type) {
79e53945
JB
6415 case INTEL_OUTPUT_LVDS:
6416 is_lvds = true;
6417 break;
e9fd1c02
JN
6418 case INTEL_OUTPUT_DSI:
6419 is_dsi = true;
6420 break;
6847d71b
PZ
6421 default:
6422 break;
79e53945 6423 }
43565a06 6424
c751ce4f 6425 num_connectors++;
79e53945
JB
6426 }
6427
f2335330 6428 if (is_dsi)
5b18e57c 6429 return 0;
f2335330 6430
190f68c5 6431 if (!crtc_state->clock_set) {
409ee761 6432 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6433
e9fd1c02
JN
6434 /*
6435 * Returns a set of divisors for the desired target clock with
6436 * the given refclk, or FALSE. The returned values represent
6437 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6438 * 2) / p1 / p2.
6439 */
409ee761 6440 limit = intel_limit(crtc, refclk);
c7653199 6441 ok = dev_priv->display.find_dpll(limit, crtc,
190f68c5 6442 crtc_state->port_clock,
e9fd1c02 6443 refclk, NULL, &clock);
f2335330 6444 if (!ok) {
e9fd1c02
JN
6445 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6446 return -EINVAL;
6447 }
79e53945 6448
f2335330
JN
6449 if (is_lvds && dev_priv->lvds_downclock_avail) {
6450 /*
6451 * Ensure we match the reduced clock's P to the target
6452 * clock. If the clocks don't match, we can't switch
6453 * the display clock by using the FP0/FP1. In such case
6454 * we will disable the LVDS downclock feature.
6455 */
6456 has_reduced_clock =
c7653199 6457 dev_priv->display.find_dpll(limit, crtc,
f2335330
JN
6458 dev_priv->lvds_downclock,
6459 refclk, &clock,
6460 &reduced_clock);
6461 }
6462 /* Compat-code for transition, will disappear. */
190f68c5
ACO
6463 crtc_state->dpll.n = clock.n;
6464 crtc_state->dpll.m1 = clock.m1;
6465 crtc_state->dpll.m2 = clock.m2;
6466 crtc_state->dpll.p1 = clock.p1;
6467 crtc_state->dpll.p2 = clock.p2;
f47709a9 6468 }
7026d4ac 6469
e9fd1c02 6470 if (IS_GEN2(dev)) {
190f68c5 6471 i8xx_update_pll(crtc, crtc_state,
2a8f64ca
VP
6472 has_reduced_clock ? &reduced_clock : NULL,
6473 num_connectors);
9d556c99 6474 } else if (IS_CHERRYVIEW(dev)) {
190f68c5 6475 chv_update_pll(crtc, crtc_state);
e9fd1c02 6476 } else if (IS_VALLEYVIEW(dev)) {
190f68c5 6477 vlv_update_pll(crtc, crtc_state);
e9fd1c02 6478 } else {
190f68c5 6479 i9xx_update_pll(crtc, crtc_state,
eb1cbe48 6480 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6481 num_connectors);
e9fd1c02 6482 }
79e53945 6483
c8f7a0db 6484 return 0;
f564048e
EA
6485}
6486
2fa2fe9a 6487static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 6488 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
6489{
6490 struct drm_device *dev = crtc->base.dev;
6491 struct drm_i915_private *dev_priv = dev->dev_private;
6492 uint32_t tmp;
6493
dc9e7dec
VS
6494 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6495 return;
6496
2fa2fe9a 6497 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6498 if (!(tmp & PFIT_ENABLE))
6499 return;
2fa2fe9a 6500
06922821 6501 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6502 if (INTEL_INFO(dev)->gen < 4) {
6503 if (crtc->pipe != PIPE_B)
6504 return;
2fa2fe9a
DV
6505 } else {
6506 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6507 return;
6508 }
6509
06922821 6510 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6511 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6512 if (INTEL_INFO(dev)->gen < 5)
6513 pipe_config->gmch_pfit.lvds_border_bits =
6514 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6515}
6516
acbec814 6517static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 6518 struct intel_crtc_state *pipe_config)
acbec814
JB
6519{
6520 struct drm_device *dev = crtc->base.dev;
6521 struct drm_i915_private *dev_priv = dev->dev_private;
6522 int pipe = pipe_config->cpu_transcoder;
6523 intel_clock_t clock;
6524 u32 mdiv;
662c6ecb 6525 int refclk = 100000;
acbec814 6526
f573de5a
SK
6527 /* In case of MIPI DPLL will not even be used */
6528 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6529 return;
6530
acbec814 6531 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6532 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6533 mutex_unlock(&dev_priv->dpio_lock);
6534
6535 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6536 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6537 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6538 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6539 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6540
f646628b 6541 vlv_clock(refclk, &clock);
acbec814 6542
f646628b
VS
6543 /* clock.dot is the fast clock */
6544 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6545}
6546
1ad292b5
JB
6547static void i9xx_get_plane_config(struct intel_crtc *crtc,
6548 struct intel_plane_config *plane_config)
6549{
6550 struct drm_device *dev = crtc->base.dev;
6551 struct drm_i915_private *dev_priv = dev->dev_private;
6552 u32 val, base, offset;
6553 int pipe = crtc->pipe, plane = crtc->plane;
6554 int fourcc, pixel_format;
6555 int aligned_height;
6556
66e514c1
DA
6557 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6558 if (!crtc->base.primary->fb) {
1ad292b5
JB
6559 DRM_DEBUG_KMS("failed to alloc fb\n");
6560 return;
6561 }
6562
6563 val = I915_READ(DSPCNTR(plane));
6564
6565 if (INTEL_INFO(dev)->gen >= 4)
6566 if (val & DISPPLANE_TILED)
49af449b 6567 plane_config->tiling = I915_TILING_X;
1ad292b5
JB
6568
6569 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6570 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6571 crtc->base.primary->fb->pixel_format = fourcc;
6572 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6573 drm_format_plane_cpp(fourcc, 0) * 8;
6574
6575 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 6576 if (plane_config->tiling)
1ad292b5
JB
6577 offset = I915_READ(DSPTILEOFF(plane));
6578 else
6579 offset = I915_READ(DSPLINOFF(plane));
6580 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6581 } else {
6582 base = I915_READ(DSPADDR(plane));
6583 }
6584 plane_config->base = base;
6585
6586 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6587 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6588 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6589
6590 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 6591 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6592
66e514c1 6593 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
49af449b 6594 plane_config->tiling);
1ad292b5 6595
1267a26b
FF
6596 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6597 aligned_height);
1ad292b5
JB
6598
6599 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6600 pipe, plane, crtc->base.primary->fb->width,
6601 crtc->base.primary->fb->height,
6602 crtc->base.primary->fb->bits_per_pixel, base,
6603 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6604 plane_config->size);
6605
6606}
6607
70b23a98 6608static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 6609 struct intel_crtc_state *pipe_config)
70b23a98
VS
6610{
6611 struct drm_device *dev = crtc->base.dev;
6612 struct drm_i915_private *dev_priv = dev->dev_private;
6613 int pipe = pipe_config->cpu_transcoder;
6614 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6615 intel_clock_t clock;
6616 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6617 int refclk = 100000;
6618
6619 mutex_lock(&dev_priv->dpio_lock);
6620 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6621 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6622 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6623 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6624 mutex_unlock(&dev_priv->dpio_lock);
6625
6626 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6627 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6628 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6629 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6630 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6631
6632 chv_clock(refclk, &clock);
6633
6634 /* clock.dot is the fast clock */
6635 pipe_config->port_clock = clock.dot / 5;
6636}
6637
0e8ffe1b 6638static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 6639 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
6640{
6641 struct drm_device *dev = crtc->base.dev;
6642 struct drm_i915_private *dev_priv = dev->dev_private;
6643 uint32_t tmp;
6644
f458ebbc
DV
6645 if (!intel_display_power_is_enabled(dev_priv,
6646 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
6647 return false;
6648
e143a21c 6649 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6650 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6651
0e8ffe1b
DV
6652 tmp = I915_READ(PIPECONF(crtc->pipe));
6653 if (!(tmp & PIPECONF_ENABLE))
6654 return false;
6655
42571aef
VS
6656 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6657 switch (tmp & PIPECONF_BPC_MASK) {
6658 case PIPECONF_6BPC:
6659 pipe_config->pipe_bpp = 18;
6660 break;
6661 case PIPECONF_8BPC:
6662 pipe_config->pipe_bpp = 24;
6663 break;
6664 case PIPECONF_10BPC:
6665 pipe_config->pipe_bpp = 30;
6666 break;
6667 default:
6668 break;
6669 }
6670 }
6671
b5a9fa09
DV
6672 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6673 pipe_config->limited_color_range = true;
6674
282740f7
VS
6675 if (INTEL_INFO(dev)->gen < 4)
6676 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6677
1bd1bd80
DV
6678 intel_get_pipe_timings(crtc, pipe_config);
6679
2fa2fe9a
DV
6680 i9xx_get_pfit_config(crtc, pipe_config);
6681
6c49f241
DV
6682 if (INTEL_INFO(dev)->gen >= 4) {
6683 tmp = I915_READ(DPLL_MD(crtc->pipe));
6684 pipe_config->pixel_multiplier =
6685 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6686 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6687 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6688 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6689 tmp = I915_READ(DPLL(crtc->pipe));
6690 pipe_config->pixel_multiplier =
6691 ((tmp & SDVO_MULTIPLIER_MASK)
6692 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6693 } else {
6694 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6695 * port and will be fixed up in the encoder->get_config
6696 * function. */
6697 pipe_config->pixel_multiplier = 1;
6698 }
8bcc2795
DV
6699 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6700 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
6701 /*
6702 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6703 * on 830. Filter it out here so that we don't
6704 * report errors due to that.
6705 */
6706 if (IS_I830(dev))
6707 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6708
8bcc2795
DV
6709 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6710 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6711 } else {
6712 /* Mask out read-only status bits. */
6713 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6714 DPLL_PORTC_READY_MASK |
6715 DPLL_PORTB_READY_MASK);
8bcc2795 6716 }
6c49f241 6717
70b23a98
VS
6718 if (IS_CHERRYVIEW(dev))
6719 chv_crtc_clock_get(crtc, pipe_config);
6720 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6721 vlv_crtc_clock_get(crtc, pipe_config);
6722 else
6723 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6724
0e8ffe1b
DV
6725 return true;
6726}
6727
dde86e2d 6728static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6729{
6730 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 6731 struct intel_encoder *encoder;
74cfd7ac 6732 u32 val, final;
13d83a67 6733 bool has_lvds = false;
199e5d79 6734 bool has_cpu_edp = false;
199e5d79 6735 bool has_panel = false;
99eb6a01
KP
6736 bool has_ck505 = false;
6737 bool can_ssc = false;
13d83a67
JB
6738
6739 /* We need to take the global config into account */
b2784e15 6740 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
6741 switch (encoder->type) {
6742 case INTEL_OUTPUT_LVDS:
6743 has_panel = true;
6744 has_lvds = true;
6745 break;
6746 case INTEL_OUTPUT_EDP:
6747 has_panel = true;
2de6905f 6748 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6749 has_cpu_edp = true;
6750 break;
6847d71b
PZ
6751 default:
6752 break;
13d83a67
JB
6753 }
6754 }
6755
99eb6a01 6756 if (HAS_PCH_IBX(dev)) {
41aa3448 6757 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6758 can_ssc = has_ck505;
6759 } else {
6760 has_ck505 = false;
6761 can_ssc = true;
6762 }
6763
2de6905f
ID
6764 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6765 has_panel, has_lvds, has_ck505);
13d83a67
JB
6766
6767 /* Ironlake: try to setup display ref clock before DPLL
6768 * enabling. This is only under driver's control after
6769 * PCH B stepping, previous chipset stepping should be
6770 * ignoring this setting.
6771 */
74cfd7ac
CW
6772 val = I915_READ(PCH_DREF_CONTROL);
6773
6774 /* As we must carefully and slowly disable/enable each source in turn,
6775 * compute the final state we want first and check if we need to
6776 * make any changes at all.
6777 */
6778 final = val;
6779 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6780 if (has_ck505)
6781 final |= DREF_NONSPREAD_CK505_ENABLE;
6782 else
6783 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6784
6785 final &= ~DREF_SSC_SOURCE_MASK;
6786 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6787 final &= ~DREF_SSC1_ENABLE;
6788
6789 if (has_panel) {
6790 final |= DREF_SSC_SOURCE_ENABLE;
6791
6792 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6793 final |= DREF_SSC1_ENABLE;
6794
6795 if (has_cpu_edp) {
6796 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6797 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6798 else
6799 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6800 } else
6801 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6802 } else {
6803 final |= DREF_SSC_SOURCE_DISABLE;
6804 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6805 }
6806
6807 if (final == val)
6808 return;
6809
13d83a67 6810 /* Always enable nonspread source */
74cfd7ac 6811 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6812
99eb6a01 6813 if (has_ck505)
74cfd7ac 6814 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6815 else
74cfd7ac 6816 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6817
199e5d79 6818 if (has_panel) {
74cfd7ac
CW
6819 val &= ~DREF_SSC_SOURCE_MASK;
6820 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6821
199e5d79 6822 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6823 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6824 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6825 val |= DREF_SSC1_ENABLE;
e77166b5 6826 } else
74cfd7ac 6827 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6828
6829 /* Get SSC going before enabling the outputs */
74cfd7ac 6830 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6831 POSTING_READ(PCH_DREF_CONTROL);
6832 udelay(200);
6833
74cfd7ac 6834 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6835
6836 /* Enable CPU source on CPU attached eDP */
199e5d79 6837 if (has_cpu_edp) {
99eb6a01 6838 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6839 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6840 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6841 } else
74cfd7ac 6842 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6843 } else
74cfd7ac 6844 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6845
74cfd7ac 6846 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6847 POSTING_READ(PCH_DREF_CONTROL);
6848 udelay(200);
6849 } else {
6850 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6851
74cfd7ac 6852 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6853
6854 /* Turn off CPU output */
74cfd7ac 6855 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6856
74cfd7ac 6857 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6858 POSTING_READ(PCH_DREF_CONTROL);
6859 udelay(200);
6860
6861 /* Turn off the SSC source */
74cfd7ac
CW
6862 val &= ~DREF_SSC_SOURCE_MASK;
6863 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6864
6865 /* Turn off SSC1 */
74cfd7ac 6866 val &= ~DREF_SSC1_ENABLE;
199e5d79 6867
74cfd7ac 6868 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6869 POSTING_READ(PCH_DREF_CONTROL);
6870 udelay(200);
6871 }
74cfd7ac
CW
6872
6873 BUG_ON(val != final);
13d83a67
JB
6874}
6875
f31f2d55 6876static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6877{
f31f2d55 6878 uint32_t tmp;
dde86e2d 6879
0ff066a9
PZ
6880 tmp = I915_READ(SOUTH_CHICKEN2);
6881 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6882 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6883
0ff066a9
PZ
6884 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6885 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6886 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6887
0ff066a9
PZ
6888 tmp = I915_READ(SOUTH_CHICKEN2);
6889 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6890 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6891
0ff066a9
PZ
6892 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6893 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6894 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6895}
6896
6897/* WaMPhyProgramming:hsw */
6898static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6899{
6900 uint32_t tmp;
dde86e2d
PZ
6901
6902 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6903 tmp &= ~(0xFF << 24);
6904 tmp |= (0x12 << 24);
6905 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6906
dde86e2d
PZ
6907 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6908 tmp |= (1 << 11);
6909 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6910
6911 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6912 tmp |= (1 << 11);
6913 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6914
dde86e2d
PZ
6915 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6916 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6917 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6918
6919 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6920 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6921 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6922
0ff066a9
PZ
6923 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6924 tmp &= ~(7 << 13);
6925 tmp |= (5 << 13);
6926 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6927
0ff066a9
PZ
6928 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6929 tmp &= ~(7 << 13);
6930 tmp |= (5 << 13);
6931 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6932
6933 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6934 tmp &= ~0xFF;
6935 tmp |= 0x1C;
6936 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6937
6938 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6939 tmp &= ~0xFF;
6940 tmp |= 0x1C;
6941 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6942
6943 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6944 tmp &= ~(0xFF << 16);
6945 tmp |= (0x1C << 16);
6946 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6947
6948 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6949 tmp &= ~(0xFF << 16);
6950 tmp |= (0x1C << 16);
6951 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6952
0ff066a9
PZ
6953 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6954 tmp |= (1 << 27);
6955 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6956
0ff066a9
PZ
6957 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6958 tmp |= (1 << 27);
6959 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6960
0ff066a9
PZ
6961 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6962 tmp &= ~(0xF << 28);
6963 tmp |= (4 << 28);
6964 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6965
0ff066a9
PZ
6966 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6967 tmp &= ~(0xF << 28);
6968 tmp |= (4 << 28);
6969 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6970}
6971
2fa86a1f
PZ
6972/* Implements 3 different sequences from BSpec chapter "Display iCLK
6973 * Programming" based on the parameters passed:
6974 * - Sequence to enable CLKOUT_DP
6975 * - Sequence to enable CLKOUT_DP without spread
6976 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6977 */
6978static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6979 bool with_fdi)
f31f2d55
PZ
6980{
6981 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6982 uint32_t reg, tmp;
6983
6984 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6985 with_spread = true;
6986 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6987 with_fdi, "LP PCH doesn't have FDI\n"))
6988 with_fdi = false;
f31f2d55
PZ
6989
6990 mutex_lock(&dev_priv->dpio_lock);
6991
6992 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6993 tmp &= ~SBI_SSCCTL_DISABLE;
6994 tmp |= SBI_SSCCTL_PATHALT;
6995 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6996
6997 udelay(24);
6998
2fa86a1f
PZ
6999 if (with_spread) {
7000 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7001 tmp &= ~SBI_SSCCTL_PATHALT;
7002 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 7003
2fa86a1f
PZ
7004 if (with_fdi) {
7005 lpt_reset_fdi_mphy(dev_priv);
7006 lpt_program_fdi_mphy(dev_priv);
7007 }
7008 }
dde86e2d 7009
2fa86a1f
PZ
7010 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7011 SBI_GEN0 : SBI_DBUFF0;
7012 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7013 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7014 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
7015
7016 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
7017}
7018
47701c3b
PZ
7019/* Sequence to disable CLKOUT_DP */
7020static void lpt_disable_clkout_dp(struct drm_device *dev)
7021{
7022 struct drm_i915_private *dev_priv = dev->dev_private;
7023 uint32_t reg, tmp;
7024
7025 mutex_lock(&dev_priv->dpio_lock);
7026
7027 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7028 SBI_GEN0 : SBI_DBUFF0;
7029 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7030 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7031 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7032
7033 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7034 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7035 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7036 tmp |= SBI_SSCCTL_PATHALT;
7037 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7038 udelay(32);
7039 }
7040 tmp |= SBI_SSCCTL_DISABLE;
7041 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7042 }
7043
7044 mutex_unlock(&dev_priv->dpio_lock);
7045}
7046
bf8fa3d3
PZ
7047static void lpt_init_pch_refclk(struct drm_device *dev)
7048{
bf8fa3d3
PZ
7049 struct intel_encoder *encoder;
7050 bool has_vga = false;
7051
b2784e15 7052 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
7053 switch (encoder->type) {
7054 case INTEL_OUTPUT_ANALOG:
7055 has_vga = true;
7056 break;
6847d71b
PZ
7057 default:
7058 break;
bf8fa3d3
PZ
7059 }
7060 }
7061
47701c3b
PZ
7062 if (has_vga)
7063 lpt_enable_clkout_dp(dev, true, true);
7064 else
7065 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
7066}
7067
dde86e2d
PZ
7068/*
7069 * Initialize reference clocks when the driver loads
7070 */
7071void intel_init_pch_refclk(struct drm_device *dev)
7072{
7073 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7074 ironlake_init_pch_refclk(dev);
7075 else if (HAS_PCH_LPT(dev))
7076 lpt_init_pch_refclk(dev);
7077}
7078
d9d444cb
JB
7079static int ironlake_get_refclk(struct drm_crtc *crtc)
7080{
7081 struct drm_device *dev = crtc->dev;
7082 struct drm_i915_private *dev_priv = dev->dev_private;
7083 struct intel_encoder *encoder;
d9d444cb
JB
7084 int num_connectors = 0;
7085 bool is_lvds = false;
7086
d0737e1d
ACO
7087 for_each_intel_encoder(dev, encoder) {
7088 if (encoder->new_crtc != to_intel_crtc(crtc))
7089 continue;
7090
d9d444cb
JB
7091 switch (encoder->type) {
7092 case INTEL_OUTPUT_LVDS:
7093 is_lvds = true;
7094 break;
6847d71b
PZ
7095 default:
7096 break;
d9d444cb
JB
7097 }
7098 num_connectors++;
7099 }
7100
7101 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 7102 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 7103 dev_priv->vbt.lvds_ssc_freq);
e91e941b 7104 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
7105 }
7106
7107 return 120000;
7108}
7109
6ff93609 7110static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 7111{
c8203565 7112 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
7113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7114 int pipe = intel_crtc->pipe;
c8203565
PZ
7115 uint32_t val;
7116
78114071 7117 val = 0;
c8203565 7118
6e3c9717 7119 switch (intel_crtc->config->pipe_bpp) {
c8203565 7120 case 18:
dfd07d72 7121 val |= PIPECONF_6BPC;
c8203565
PZ
7122 break;
7123 case 24:
dfd07d72 7124 val |= PIPECONF_8BPC;
c8203565
PZ
7125 break;
7126 case 30:
dfd07d72 7127 val |= PIPECONF_10BPC;
c8203565
PZ
7128 break;
7129 case 36:
dfd07d72 7130 val |= PIPECONF_12BPC;
c8203565
PZ
7131 break;
7132 default:
cc769b62
PZ
7133 /* Case prevented by intel_choose_pipe_bpp_dither. */
7134 BUG();
c8203565
PZ
7135 }
7136
6e3c9717 7137 if (intel_crtc->config->dither)
c8203565
PZ
7138 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7139
6e3c9717 7140 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
7141 val |= PIPECONF_INTERLACED_ILK;
7142 else
7143 val |= PIPECONF_PROGRESSIVE;
7144
6e3c9717 7145 if (intel_crtc->config->limited_color_range)
3685a8f3 7146 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 7147
c8203565
PZ
7148 I915_WRITE(PIPECONF(pipe), val);
7149 POSTING_READ(PIPECONF(pipe));
7150}
7151
86d3efce
VS
7152/*
7153 * Set up the pipe CSC unit.
7154 *
7155 * Currently only full range RGB to limited range RGB conversion
7156 * is supported, but eventually this should handle various
7157 * RGB<->YCbCr scenarios as well.
7158 */
50f3b016 7159static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
7160{
7161 struct drm_device *dev = crtc->dev;
7162 struct drm_i915_private *dev_priv = dev->dev_private;
7163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7164 int pipe = intel_crtc->pipe;
7165 uint16_t coeff = 0x7800; /* 1.0 */
7166
7167 /*
7168 * TODO: Check what kind of values actually come out of the pipe
7169 * with these coeff/postoff values and adjust to get the best
7170 * accuracy. Perhaps we even need to take the bpc value into
7171 * consideration.
7172 */
7173
6e3c9717 7174 if (intel_crtc->config->limited_color_range)
86d3efce
VS
7175 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7176
7177 /*
7178 * GY/GU and RY/RU should be the other way around according
7179 * to BSpec, but reality doesn't agree. Just set them up in
7180 * a way that results in the correct picture.
7181 */
7182 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7183 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7184
7185 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7186 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7187
7188 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7189 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7190
7191 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7192 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7193 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7194
7195 if (INTEL_INFO(dev)->gen > 6) {
7196 uint16_t postoff = 0;
7197
6e3c9717 7198 if (intel_crtc->config->limited_color_range)
32cf0cb0 7199 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
7200
7201 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7202 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7203 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7204
7205 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7206 } else {
7207 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7208
6e3c9717 7209 if (intel_crtc->config->limited_color_range)
86d3efce
VS
7210 mode |= CSC_BLACK_SCREEN_OFFSET;
7211
7212 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7213 }
7214}
7215
6ff93609 7216static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 7217{
756f85cf
PZ
7218 struct drm_device *dev = crtc->dev;
7219 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 7220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 7221 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7222 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
7223 uint32_t val;
7224
3eff4faa 7225 val = 0;
ee2b0b38 7226
6e3c9717 7227 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
7228 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7229
6e3c9717 7230 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
7231 val |= PIPECONF_INTERLACED_ILK;
7232 else
7233 val |= PIPECONF_PROGRESSIVE;
7234
702e7a56
PZ
7235 I915_WRITE(PIPECONF(cpu_transcoder), val);
7236 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
7237
7238 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7239 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 7240
3cdf122c 7241 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
7242 val = 0;
7243
6e3c9717 7244 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
7245 case 18:
7246 val |= PIPEMISC_DITHER_6_BPC;
7247 break;
7248 case 24:
7249 val |= PIPEMISC_DITHER_8_BPC;
7250 break;
7251 case 30:
7252 val |= PIPEMISC_DITHER_10_BPC;
7253 break;
7254 case 36:
7255 val |= PIPEMISC_DITHER_12_BPC;
7256 break;
7257 default:
7258 /* Case prevented by pipe_config_set_bpp. */
7259 BUG();
7260 }
7261
6e3c9717 7262 if (intel_crtc->config->dither)
756f85cf
PZ
7263 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7264
7265 I915_WRITE(PIPEMISC(pipe), val);
7266 }
ee2b0b38
PZ
7267}
7268
6591c6e4 7269static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 7270 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
7271 intel_clock_t *clock,
7272 bool *has_reduced_clock,
7273 intel_clock_t *reduced_clock)
7274{
7275 struct drm_device *dev = crtc->dev;
7276 struct drm_i915_private *dev_priv = dev->dev_private;
a919ff14 7277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591c6e4 7278 int refclk;
d4906093 7279 const intel_limit_t *limit;
a16af721 7280 bool ret, is_lvds = false;
79e53945 7281
d0737e1d 7282 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
79e53945 7283
d9d444cb 7284 refclk = ironlake_get_refclk(crtc);
79e53945 7285
d4906093
ML
7286 /*
7287 * Returns a set of divisors for the desired target clock with the given
7288 * refclk, or FALSE. The returned values represent the clock equation:
7289 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7290 */
409ee761 7291 limit = intel_limit(intel_crtc, refclk);
a919ff14 7292 ret = dev_priv->display.find_dpll(limit, intel_crtc,
190f68c5 7293 crtc_state->port_clock,
ee9300bb 7294 refclk, NULL, clock);
6591c6e4
PZ
7295 if (!ret)
7296 return false;
cda4b7d3 7297
ddc9003c 7298 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
7299 /*
7300 * Ensure we match the reduced clock's P to the target clock.
7301 * If the clocks don't match, we can't switch the display clock
7302 * by using the FP0/FP1. In such case we will disable the LVDS
7303 * downclock feature.
7304 */
ee9300bb 7305 *has_reduced_clock =
a919ff14 7306 dev_priv->display.find_dpll(limit, intel_crtc,
ee9300bb
DV
7307 dev_priv->lvds_downclock,
7308 refclk, clock,
7309 reduced_clock);
652c393a 7310 }
61e9653f 7311
6591c6e4
PZ
7312 return true;
7313}
7314
d4b1931c
PZ
7315int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7316{
7317 /*
7318 * Account for spread spectrum to avoid
7319 * oversubscribing the link. Max center spread
7320 * is 2.5%; use 5% for safety's sake.
7321 */
7322 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 7323 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
7324}
7325
7429e9d4 7326static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 7327{
7429e9d4 7328 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
7329}
7330
de13a2e3 7331static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 7332 struct intel_crtc_state *crtc_state,
7429e9d4 7333 u32 *fp,
9a7c7890 7334 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 7335{
de13a2e3 7336 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
7337 struct drm_device *dev = crtc->dev;
7338 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
7339 struct intel_encoder *intel_encoder;
7340 uint32_t dpll;
6cc5f341 7341 int factor, num_connectors = 0;
09ede541 7342 bool is_lvds = false, is_sdvo = false;
79e53945 7343
d0737e1d
ACO
7344 for_each_intel_encoder(dev, intel_encoder) {
7345 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7346 continue;
7347
de13a2e3 7348 switch (intel_encoder->type) {
79e53945
JB
7349 case INTEL_OUTPUT_LVDS:
7350 is_lvds = true;
7351 break;
7352 case INTEL_OUTPUT_SDVO:
7d57382e 7353 case INTEL_OUTPUT_HDMI:
79e53945 7354 is_sdvo = true;
79e53945 7355 break;
6847d71b
PZ
7356 default:
7357 break;
79e53945 7358 }
43565a06 7359
c751ce4f 7360 num_connectors++;
79e53945 7361 }
79e53945 7362
c1858123 7363 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
7364 factor = 21;
7365 if (is_lvds) {
7366 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 7367 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 7368 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 7369 factor = 25;
190f68c5 7370 } else if (crtc_state->sdvo_tv_clock)
8febb297 7371 factor = 20;
c1858123 7372
190f68c5 7373 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 7374 *fp |= FP_CB_TUNE;
2c07245f 7375
9a7c7890
DV
7376 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7377 *fp2 |= FP_CB_TUNE;
7378
5eddb70b 7379 dpll = 0;
2c07245f 7380
a07d6787
EA
7381 if (is_lvds)
7382 dpll |= DPLLB_MODE_LVDS;
7383 else
7384 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7385
190f68c5 7386 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 7387 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7388
7389 if (is_sdvo)
4a33e48d 7390 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 7391 if (crtc_state->has_dp_encoder)
4a33e48d 7392 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7393
a07d6787 7394 /* compute bitmask from p1 value */
190f68c5 7395 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7396 /* also FPA1 */
190f68c5 7397 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7398
190f68c5 7399 switch (crtc_state->dpll.p2) {
a07d6787
EA
7400 case 5:
7401 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7402 break;
7403 case 7:
7404 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7405 break;
7406 case 10:
7407 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7408 break;
7409 case 14:
7410 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7411 break;
79e53945
JB
7412 }
7413
b4c09f3b 7414 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7415 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7416 else
7417 dpll |= PLL_REF_INPUT_DREFCLK;
7418
959e16d6 7419 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7420}
7421
190f68c5
ACO
7422static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7423 struct intel_crtc_state *crtc_state)
de13a2e3 7424{
c7653199 7425 struct drm_device *dev = crtc->base.dev;
de13a2e3 7426 intel_clock_t clock, reduced_clock;
cbbab5bd 7427 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7428 bool ok, has_reduced_clock = false;
8b47047b 7429 bool is_lvds = false;
e2b78267 7430 struct intel_shared_dpll *pll;
de13a2e3 7431
409ee761 7432 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 7433
5dc5298b
PZ
7434 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7435 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7436
190f68c5 7437 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 7438 &has_reduced_clock, &reduced_clock);
190f68c5 7439 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
7440 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7441 return -EINVAL;
79e53945 7442 }
f47709a9 7443 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7444 if (!crtc_state->clock_set) {
7445 crtc_state->dpll.n = clock.n;
7446 crtc_state->dpll.m1 = clock.m1;
7447 crtc_state->dpll.m2 = clock.m2;
7448 crtc_state->dpll.p1 = clock.p1;
7449 crtc_state->dpll.p2 = clock.p2;
f47709a9 7450 }
79e53945 7451
5dc5298b 7452 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
7453 if (crtc_state->has_pch_encoder) {
7454 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 7455 if (has_reduced_clock)
7429e9d4 7456 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7457
190f68c5 7458 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
7459 &fp, &reduced_clock,
7460 has_reduced_clock ? &fp2 : NULL);
7461
190f68c5
ACO
7462 crtc_state->dpll_hw_state.dpll = dpll;
7463 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 7464 if (has_reduced_clock)
190f68c5 7465 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 7466 else
190f68c5 7467 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 7468
190f68c5 7469 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 7470 if (pll == NULL) {
84f44ce7 7471 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 7472 pipe_name(crtc->pipe));
4b645f14
JB
7473 return -EINVAL;
7474 }
3fb37703 7475 }
79e53945 7476
d330a953 7477 if (is_lvds && has_reduced_clock && i915.powersave)
c7653199 7478 crtc->lowfreq_avail = true;
bcd644e0 7479 else
c7653199 7480 crtc->lowfreq_avail = false;
e2b78267 7481
c8f7a0db 7482 return 0;
79e53945
JB
7483}
7484
eb14cb74
VS
7485static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7486 struct intel_link_m_n *m_n)
7487{
7488 struct drm_device *dev = crtc->base.dev;
7489 struct drm_i915_private *dev_priv = dev->dev_private;
7490 enum pipe pipe = crtc->pipe;
7491
7492 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7493 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7494 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7495 & ~TU_SIZE_MASK;
7496 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7497 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7498 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7499}
7500
7501static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7502 enum transcoder transcoder,
b95af8be
VK
7503 struct intel_link_m_n *m_n,
7504 struct intel_link_m_n *m2_n2)
72419203
DV
7505{
7506 struct drm_device *dev = crtc->base.dev;
7507 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7508 enum pipe pipe = crtc->pipe;
72419203 7509
eb14cb74
VS
7510 if (INTEL_INFO(dev)->gen >= 5) {
7511 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7512 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7513 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7514 & ~TU_SIZE_MASK;
7515 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7516 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7517 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7518 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7519 * gen < 8) and if DRRS is supported (to make sure the
7520 * registers are not unnecessarily read).
7521 */
7522 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 7523 crtc->config->has_drrs) {
b95af8be
VK
7524 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7525 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7526 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7527 & ~TU_SIZE_MASK;
7528 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7529 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7530 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7531 }
eb14cb74
VS
7532 } else {
7533 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7534 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7535 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7536 & ~TU_SIZE_MASK;
7537 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7538 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7539 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7540 }
7541}
7542
7543void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 7544 struct intel_crtc_state *pipe_config)
eb14cb74 7545{
681a8504 7546 if (pipe_config->has_pch_encoder)
eb14cb74
VS
7547 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7548 else
7549 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7550 &pipe_config->dp_m_n,
7551 &pipe_config->dp_m2_n2);
eb14cb74 7552}
72419203 7553
eb14cb74 7554static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 7555 struct intel_crtc_state *pipe_config)
eb14cb74
VS
7556{
7557 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7558 &pipe_config->fdi_m_n, NULL);
72419203
DV
7559}
7560
bd2e244f 7561static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7562 struct intel_crtc_state *pipe_config)
bd2e244f
JB
7563{
7564 struct drm_device *dev = crtc->base.dev;
7565 struct drm_i915_private *dev_priv = dev->dev_private;
7566 uint32_t tmp;
7567
7568 tmp = I915_READ(PS_CTL(crtc->pipe));
7569
7570 if (tmp & PS_ENABLE) {
7571 pipe_config->pch_pfit.enabled = true;
7572 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7573 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7574 }
7575}
7576
2fa2fe9a 7577static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7578 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7579{
7580 struct drm_device *dev = crtc->base.dev;
7581 struct drm_i915_private *dev_priv = dev->dev_private;
7582 uint32_t tmp;
7583
7584 tmp = I915_READ(PF_CTL(crtc->pipe));
7585
7586 if (tmp & PF_ENABLE) {
fd4daa9c 7587 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7588 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7589 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7590
7591 /* We currently do not free assignements of panel fitters on
7592 * ivb/hsw (since we don't use the higher upscaling modes which
7593 * differentiates them) so just WARN about this case for now. */
7594 if (IS_GEN7(dev)) {
7595 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7596 PF_PIPE_SEL_IVB(crtc->pipe));
7597 }
2fa2fe9a 7598 }
79e53945
JB
7599}
7600
4c6baa59
JB
7601static void ironlake_get_plane_config(struct intel_crtc *crtc,
7602 struct intel_plane_config *plane_config)
7603{
7604 struct drm_device *dev = crtc->base.dev;
7605 struct drm_i915_private *dev_priv = dev->dev_private;
7606 u32 val, base, offset;
7607 int pipe = crtc->pipe, plane = crtc->plane;
7608 int fourcc, pixel_format;
7609 int aligned_height;
7610
66e514c1
DA
7611 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7612 if (!crtc->base.primary->fb) {
4c6baa59
JB
7613 DRM_DEBUG_KMS("failed to alloc fb\n");
7614 return;
7615 }
7616
7617 val = I915_READ(DSPCNTR(plane));
7618
7619 if (INTEL_INFO(dev)->gen >= 4)
7620 if (val & DISPPLANE_TILED)
49af449b 7621 plane_config->tiling = I915_TILING_X;
4c6baa59
JB
7622
7623 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7624 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7625 crtc->base.primary->fb->pixel_format = fourcc;
7626 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7627 drm_format_plane_cpp(fourcc, 0) * 8;
7628
7629 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7630 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7631 offset = I915_READ(DSPOFFSET(plane));
7632 } else {
49af449b 7633 if (plane_config->tiling)
4c6baa59
JB
7634 offset = I915_READ(DSPTILEOFF(plane));
7635 else
7636 offset = I915_READ(DSPLINOFF(plane));
7637 }
7638 plane_config->base = base;
7639
7640 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7641 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7642 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7643
7644 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 7645 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
4c6baa59 7646
66e514c1 7647 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
49af449b 7648 plane_config->tiling);
4c6baa59 7649
1267a26b
FF
7650 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7651 aligned_height);
4c6baa59
JB
7652
7653 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7654 pipe, plane, crtc->base.primary->fb->width,
7655 crtc->base.primary->fb->height,
7656 crtc->base.primary->fb->bits_per_pixel, base,
7657 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7658 plane_config->size);
7659}
7660
0e8ffe1b 7661static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 7662 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
7663{
7664 struct drm_device *dev = crtc->base.dev;
7665 struct drm_i915_private *dev_priv = dev->dev_private;
7666 uint32_t tmp;
7667
f458ebbc
DV
7668 if (!intel_display_power_is_enabled(dev_priv,
7669 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
7670 return false;
7671
e143a21c 7672 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7673 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7674
0e8ffe1b
DV
7675 tmp = I915_READ(PIPECONF(crtc->pipe));
7676 if (!(tmp & PIPECONF_ENABLE))
7677 return false;
7678
42571aef
VS
7679 switch (tmp & PIPECONF_BPC_MASK) {
7680 case PIPECONF_6BPC:
7681 pipe_config->pipe_bpp = 18;
7682 break;
7683 case PIPECONF_8BPC:
7684 pipe_config->pipe_bpp = 24;
7685 break;
7686 case PIPECONF_10BPC:
7687 pipe_config->pipe_bpp = 30;
7688 break;
7689 case PIPECONF_12BPC:
7690 pipe_config->pipe_bpp = 36;
7691 break;
7692 default:
7693 break;
7694 }
7695
b5a9fa09
DV
7696 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7697 pipe_config->limited_color_range = true;
7698
ab9412ba 7699 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7700 struct intel_shared_dpll *pll;
7701
88adfff1
DV
7702 pipe_config->has_pch_encoder = true;
7703
627eb5a3
DV
7704 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7705 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7706 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7707
7708 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7709
c0d43d62 7710 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7711 pipe_config->shared_dpll =
7712 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7713 } else {
7714 tmp = I915_READ(PCH_DPLL_SEL);
7715 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7716 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7717 else
7718 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7719 }
66e985c0
DV
7720
7721 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7722
7723 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7724 &pipe_config->dpll_hw_state));
c93f54cf
DV
7725
7726 tmp = pipe_config->dpll_hw_state.dpll;
7727 pipe_config->pixel_multiplier =
7728 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7729 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7730
7731 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7732 } else {
7733 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7734 }
7735
1bd1bd80
DV
7736 intel_get_pipe_timings(crtc, pipe_config);
7737
2fa2fe9a
DV
7738 ironlake_get_pfit_config(crtc, pipe_config);
7739
0e8ffe1b
DV
7740 return true;
7741}
7742
be256dc7
PZ
7743static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7744{
7745 struct drm_device *dev = dev_priv->dev;
be256dc7 7746 struct intel_crtc *crtc;
be256dc7 7747
d3fcc808 7748 for_each_intel_crtc(dev, crtc)
e2c719b7 7749 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7750 pipe_name(crtc->pipe));
7751
e2c719b7
RC
7752 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7753 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7754 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7755 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7756 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7757 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 7758 "CPU PWM1 enabled\n");
c5107b87 7759 if (IS_HASWELL(dev))
e2c719b7 7760 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 7761 "CPU PWM2 enabled\n");
e2c719b7 7762 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 7763 "PCH PWM1 enabled\n");
e2c719b7 7764 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 7765 "Utility pin enabled\n");
e2c719b7 7766 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 7767
9926ada1
PZ
7768 /*
7769 * In theory we can still leave IRQs enabled, as long as only the HPD
7770 * interrupts remain enabled. We used to check for that, but since it's
7771 * gen-specific and since we only disable LCPLL after we fully disable
7772 * the interrupts, the check below should be enough.
7773 */
e2c719b7 7774 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
7775}
7776
9ccd5aeb
PZ
7777static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7778{
7779 struct drm_device *dev = dev_priv->dev;
7780
7781 if (IS_HASWELL(dev))
7782 return I915_READ(D_COMP_HSW);
7783 else
7784 return I915_READ(D_COMP_BDW);
7785}
7786
3c4c9b81
PZ
7787static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7788{
7789 struct drm_device *dev = dev_priv->dev;
7790
7791 if (IS_HASWELL(dev)) {
7792 mutex_lock(&dev_priv->rps.hw_lock);
7793 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7794 val))
f475dadf 7795 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
7796 mutex_unlock(&dev_priv->rps.hw_lock);
7797 } else {
9ccd5aeb
PZ
7798 I915_WRITE(D_COMP_BDW, val);
7799 POSTING_READ(D_COMP_BDW);
3c4c9b81 7800 }
be256dc7
PZ
7801}
7802
7803/*
7804 * This function implements pieces of two sequences from BSpec:
7805 * - Sequence for display software to disable LCPLL
7806 * - Sequence for display software to allow package C8+
7807 * The steps implemented here are just the steps that actually touch the LCPLL
7808 * register. Callers should take care of disabling all the display engine
7809 * functions, doing the mode unset, fixing interrupts, etc.
7810 */
6ff58d53
PZ
7811static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7812 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7813{
7814 uint32_t val;
7815
7816 assert_can_disable_lcpll(dev_priv);
7817
7818 val = I915_READ(LCPLL_CTL);
7819
7820 if (switch_to_fclk) {
7821 val |= LCPLL_CD_SOURCE_FCLK;
7822 I915_WRITE(LCPLL_CTL, val);
7823
7824 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7825 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7826 DRM_ERROR("Switching to FCLK failed\n");
7827
7828 val = I915_READ(LCPLL_CTL);
7829 }
7830
7831 val |= LCPLL_PLL_DISABLE;
7832 I915_WRITE(LCPLL_CTL, val);
7833 POSTING_READ(LCPLL_CTL);
7834
7835 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7836 DRM_ERROR("LCPLL still locked\n");
7837
9ccd5aeb 7838 val = hsw_read_dcomp(dev_priv);
be256dc7 7839 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7840 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7841 ndelay(100);
7842
9ccd5aeb
PZ
7843 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7844 1))
be256dc7
PZ
7845 DRM_ERROR("D_COMP RCOMP still in progress\n");
7846
7847 if (allow_power_down) {
7848 val = I915_READ(LCPLL_CTL);
7849 val |= LCPLL_POWER_DOWN_ALLOW;
7850 I915_WRITE(LCPLL_CTL, val);
7851 POSTING_READ(LCPLL_CTL);
7852 }
7853}
7854
7855/*
7856 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7857 * source.
7858 */
6ff58d53 7859static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7860{
7861 uint32_t val;
7862
7863 val = I915_READ(LCPLL_CTL);
7864
7865 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7866 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7867 return;
7868
a8a8bd54
PZ
7869 /*
7870 * Make sure we're not on PC8 state before disabling PC8, otherwise
7871 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 7872 */
59bad947 7873 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 7874
be256dc7
PZ
7875 if (val & LCPLL_POWER_DOWN_ALLOW) {
7876 val &= ~LCPLL_POWER_DOWN_ALLOW;
7877 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7878 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7879 }
7880
9ccd5aeb 7881 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
7882 val |= D_COMP_COMP_FORCE;
7883 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7884 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7885
7886 val = I915_READ(LCPLL_CTL);
7887 val &= ~LCPLL_PLL_DISABLE;
7888 I915_WRITE(LCPLL_CTL, val);
7889
7890 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7891 DRM_ERROR("LCPLL not locked yet\n");
7892
7893 if (val & LCPLL_CD_SOURCE_FCLK) {
7894 val = I915_READ(LCPLL_CTL);
7895 val &= ~LCPLL_CD_SOURCE_FCLK;
7896 I915_WRITE(LCPLL_CTL, val);
7897
7898 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7899 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7900 DRM_ERROR("Switching back to LCPLL failed\n");
7901 }
215733fa 7902
59bad947 7903 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
7904}
7905
765dab67
PZ
7906/*
7907 * Package states C8 and deeper are really deep PC states that can only be
7908 * reached when all the devices on the system allow it, so even if the graphics
7909 * device allows PC8+, it doesn't mean the system will actually get to these
7910 * states. Our driver only allows PC8+ when going into runtime PM.
7911 *
7912 * The requirements for PC8+ are that all the outputs are disabled, the power
7913 * well is disabled and most interrupts are disabled, and these are also
7914 * requirements for runtime PM. When these conditions are met, we manually do
7915 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7916 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7917 * hang the machine.
7918 *
7919 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7920 * the state of some registers, so when we come back from PC8+ we need to
7921 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7922 * need to take care of the registers kept by RC6. Notice that this happens even
7923 * if we don't put the device in PCI D3 state (which is what currently happens
7924 * because of the runtime PM support).
7925 *
7926 * For more, read "Display Sequences for Package C8" on the hardware
7927 * documentation.
7928 */
a14cb6fc 7929void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7930{
c67a470b
PZ
7931 struct drm_device *dev = dev_priv->dev;
7932 uint32_t val;
7933
c67a470b
PZ
7934 DRM_DEBUG_KMS("Enabling package C8+\n");
7935
c67a470b
PZ
7936 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7937 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7938 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7939 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7940 }
7941
7942 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7943 hsw_disable_lcpll(dev_priv, true, true);
7944}
7945
a14cb6fc 7946void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7947{
7948 struct drm_device *dev = dev_priv->dev;
7949 uint32_t val;
7950
c67a470b
PZ
7951 DRM_DEBUG_KMS("Disabling package C8+\n");
7952
7953 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7954 lpt_init_pch_refclk(dev);
7955
7956 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7957 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7958 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7959 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7960 }
7961
7962 intel_prepare_ddi(dev);
c67a470b
PZ
7963}
7964
190f68c5
ACO
7965static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
7966 struct intel_crtc_state *crtc_state)
09b4ddf9 7967{
190f68c5 7968 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 7969 return -EINVAL;
716c2e55 7970
c7653199 7971 crtc->lowfreq_avail = false;
644cef34 7972
c8f7a0db 7973 return 0;
79e53945
JB
7974}
7975
96b7dfb7
S
7976static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
7977 enum port port,
5cec258b 7978 struct intel_crtc_state *pipe_config)
96b7dfb7 7979{
3148ade7 7980 u32 temp, dpll_ctl1;
96b7dfb7
S
7981
7982 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
7983 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
7984
7985 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
7986 case SKL_DPLL0:
7987 /*
7988 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
7989 * of the shared DPLL framework and thus needs to be read out
7990 * separately
7991 */
7992 dpll_ctl1 = I915_READ(DPLL_CTRL1);
7993 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
7994 break;
96b7dfb7
S
7995 case SKL_DPLL1:
7996 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
7997 break;
7998 case SKL_DPLL2:
7999 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8000 break;
8001 case SKL_DPLL3:
8002 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8003 break;
96b7dfb7
S
8004 }
8005}
8006
7d2c8175
DL
8007static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8008 enum port port,
5cec258b 8009 struct intel_crtc_state *pipe_config)
7d2c8175
DL
8010{
8011 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8012
8013 switch (pipe_config->ddi_pll_sel) {
8014 case PORT_CLK_SEL_WRPLL1:
8015 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8016 break;
8017 case PORT_CLK_SEL_WRPLL2:
8018 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8019 break;
8020 }
8021}
8022
26804afd 8023static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 8024 struct intel_crtc_state *pipe_config)
26804afd
DV
8025{
8026 struct drm_device *dev = crtc->base.dev;
8027 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 8028 struct intel_shared_dpll *pll;
26804afd
DV
8029 enum port port;
8030 uint32_t tmp;
8031
8032 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8033
8034 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8035
96b7dfb7
S
8036 if (IS_SKYLAKE(dev))
8037 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8038 else
8039 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 8040
d452c5b6
DV
8041 if (pipe_config->shared_dpll >= 0) {
8042 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8043
8044 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8045 &pipe_config->dpll_hw_state));
8046 }
8047
26804afd
DV
8048 /*
8049 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8050 * DDI E. So just check whether this pipe is wired to DDI E and whether
8051 * the PCH transcoder is on.
8052 */
ca370455
DL
8053 if (INTEL_INFO(dev)->gen < 9 &&
8054 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
8055 pipe_config->has_pch_encoder = true;
8056
8057 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8058 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8059 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8060
8061 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8062 }
8063}
8064
0e8ffe1b 8065static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8066 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8067{
8068 struct drm_device *dev = crtc->base.dev;
8069 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 8070 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
8071 uint32_t tmp;
8072
f458ebbc 8073 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
8074 POWER_DOMAIN_PIPE(crtc->pipe)))
8075 return false;
8076
e143a21c 8077 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
8078 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8079
eccb140b
DV
8080 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8081 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8082 enum pipe trans_edp_pipe;
8083 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8084 default:
8085 WARN(1, "unknown pipe linked to edp transcoder\n");
8086 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8087 case TRANS_DDI_EDP_INPUT_A_ON:
8088 trans_edp_pipe = PIPE_A;
8089 break;
8090 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8091 trans_edp_pipe = PIPE_B;
8092 break;
8093 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8094 trans_edp_pipe = PIPE_C;
8095 break;
8096 }
8097
8098 if (trans_edp_pipe == crtc->pipe)
8099 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8100 }
8101
f458ebbc 8102 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 8103 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
8104 return false;
8105
eccb140b 8106 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
8107 if (!(tmp & PIPECONF_ENABLE))
8108 return false;
8109
26804afd 8110 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 8111
1bd1bd80
DV
8112 intel_get_pipe_timings(crtc, pipe_config);
8113
2fa2fe9a 8114 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
bd2e244f
JB
8115 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8116 if (IS_SKYLAKE(dev))
8117 skylake_get_pfit_config(crtc, pipe_config);
8118 else
8119 ironlake_get_pfit_config(crtc, pipe_config);
8120 }
88adfff1 8121
e59150dc
JB
8122 if (IS_HASWELL(dev))
8123 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8124 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 8125
ebb69c95
CT
8126 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8127 pipe_config->pixel_multiplier =
8128 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8129 } else {
8130 pipe_config->pixel_multiplier = 1;
8131 }
6c49f241 8132
0e8ffe1b
DV
8133 return true;
8134}
8135
560b85bb
CW
8136static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8137{
8138 struct drm_device *dev = crtc->dev;
8139 struct drm_i915_private *dev_priv = dev->dev_private;
8140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 8141 uint32_t cntl = 0, size = 0;
560b85bb 8142
dc41c154
VS
8143 if (base) {
8144 unsigned int width = intel_crtc->cursor_width;
8145 unsigned int height = intel_crtc->cursor_height;
8146 unsigned int stride = roundup_pow_of_two(width) * 4;
8147
8148 switch (stride) {
8149 default:
8150 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8151 width, stride);
8152 stride = 256;
8153 /* fallthrough */
8154 case 256:
8155 case 512:
8156 case 1024:
8157 case 2048:
8158 break;
4b0e333e
CW
8159 }
8160
dc41c154
VS
8161 cntl |= CURSOR_ENABLE |
8162 CURSOR_GAMMA_ENABLE |
8163 CURSOR_FORMAT_ARGB |
8164 CURSOR_STRIDE(stride);
8165
8166 size = (height << 12) | width;
4b0e333e 8167 }
560b85bb 8168
dc41c154
VS
8169 if (intel_crtc->cursor_cntl != 0 &&
8170 (intel_crtc->cursor_base != base ||
8171 intel_crtc->cursor_size != size ||
8172 intel_crtc->cursor_cntl != cntl)) {
8173 /* On these chipsets we can only modify the base/size/stride
8174 * whilst the cursor is disabled.
8175 */
8176 I915_WRITE(_CURACNTR, 0);
4b0e333e 8177 POSTING_READ(_CURACNTR);
dc41c154 8178 intel_crtc->cursor_cntl = 0;
4b0e333e 8179 }
560b85bb 8180
99d1f387 8181 if (intel_crtc->cursor_base != base) {
9db4a9c7 8182 I915_WRITE(_CURABASE, base);
99d1f387
VS
8183 intel_crtc->cursor_base = base;
8184 }
4726e0b0 8185
dc41c154
VS
8186 if (intel_crtc->cursor_size != size) {
8187 I915_WRITE(CURSIZE, size);
8188 intel_crtc->cursor_size = size;
4b0e333e 8189 }
560b85bb 8190
4b0e333e 8191 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
8192 I915_WRITE(_CURACNTR, cntl);
8193 POSTING_READ(_CURACNTR);
4b0e333e 8194 intel_crtc->cursor_cntl = cntl;
560b85bb 8195 }
560b85bb
CW
8196}
8197
560b85bb 8198static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
8199{
8200 struct drm_device *dev = crtc->dev;
8201 struct drm_i915_private *dev_priv = dev->dev_private;
8202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8203 int pipe = intel_crtc->pipe;
4b0e333e
CW
8204 uint32_t cntl;
8205
8206 cntl = 0;
8207 if (base) {
8208 cntl = MCURSOR_GAMMA_ENABLE;
8209 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8210 case 64:
8211 cntl |= CURSOR_MODE_64_ARGB_AX;
8212 break;
8213 case 128:
8214 cntl |= CURSOR_MODE_128_ARGB_AX;
8215 break;
8216 case 256:
8217 cntl |= CURSOR_MODE_256_ARGB_AX;
8218 break;
8219 default:
5f77eeb0 8220 MISSING_CASE(intel_crtc->cursor_width);
4726e0b0 8221 return;
65a21cd6 8222 }
4b0e333e 8223 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
8224
8225 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8226 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 8227 }
65a21cd6 8228
4398ad45
VS
8229 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8230 cntl |= CURSOR_ROTATE_180;
8231
4b0e333e
CW
8232 if (intel_crtc->cursor_cntl != cntl) {
8233 I915_WRITE(CURCNTR(pipe), cntl);
8234 POSTING_READ(CURCNTR(pipe));
8235 intel_crtc->cursor_cntl = cntl;
65a21cd6 8236 }
4b0e333e 8237
65a21cd6 8238 /* and commit changes on next vblank */
5efb3e28
VS
8239 I915_WRITE(CURBASE(pipe), base);
8240 POSTING_READ(CURBASE(pipe));
99d1f387
VS
8241
8242 intel_crtc->cursor_base = base;
65a21cd6
JB
8243}
8244
cda4b7d3 8245/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8246static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8247 bool on)
cda4b7d3
CW
8248{
8249 struct drm_device *dev = crtc->dev;
8250 struct drm_i915_private *dev_priv = dev->dev_private;
8251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8252 int pipe = intel_crtc->pipe;
3d7d6510
MR
8253 int x = crtc->cursor_x;
8254 int y = crtc->cursor_y;
d6e4db15 8255 u32 base = 0, pos = 0;
cda4b7d3 8256
d6e4db15 8257 if (on)
cda4b7d3 8258 base = intel_crtc->cursor_addr;
cda4b7d3 8259
6e3c9717 8260 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
8261 base = 0;
8262
6e3c9717 8263 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
8264 base = 0;
8265
8266 if (x < 0) {
efc9064e 8267 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
8268 base = 0;
8269
8270 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8271 x = -x;
8272 }
8273 pos |= x << CURSOR_X_SHIFT;
8274
8275 if (y < 0) {
efc9064e 8276 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
8277 base = 0;
8278
8279 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8280 y = -y;
8281 }
8282 pos |= y << CURSOR_Y_SHIFT;
8283
4b0e333e 8284 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8285 return;
8286
5efb3e28
VS
8287 I915_WRITE(CURPOS(pipe), pos);
8288
4398ad45
VS
8289 /* ILK+ do this automagically */
8290 if (HAS_GMCH_DISPLAY(dev) &&
8291 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8292 base += (intel_crtc->cursor_height *
8293 intel_crtc->cursor_width - 1) * 4;
8294 }
8295
8ac54669 8296 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
8297 i845_update_cursor(crtc, base);
8298 else
8299 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8300}
8301
dc41c154
VS
8302static bool cursor_size_ok(struct drm_device *dev,
8303 uint32_t width, uint32_t height)
8304{
8305 if (width == 0 || height == 0)
8306 return false;
8307
8308 /*
8309 * 845g/865g are special in that they are only limited by
8310 * the width of their cursors, the height is arbitrary up to
8311 * the precision of the register. Everything else requires
8312 * square cursors, limited to a few power-of-two sizes.
8313 */
8314 if (IS_845G(dev) || IS_I865G(dev)) {
8315 if ((width & 63) != 0)
8316 return false;
8317
8318 if (width > (IS_845G(dev) ? 64 : 512))
8319 return false;
8320
8321 if (height > 1023)
8322 return false;
8323 } else {
8324 switch (width | height) {
8325 case 256:
8326 case 128:
8327 if (IS_GEN2(dev))
8328 return false;
8329 case 64:
8330 break;
8331 default:
8332 return false;
8333 }
8334 }
8335
8336 return true;
8337}
8338
79e53945 8339static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8340 u16 *blue, uint32_t start, uint32_t size)
79e53945 8341{
7203425a 8342 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8344
7203425a 8345 for (i = start; i < end; i++) {
79e53945
JB
8346 intel_crtc->lut_r[i] = red[i] >> 8;
8347 intel_crtc->lut_g[i] = green[i] >> 8;
8348 intel_crtc->lut_b[i] = blue[i] >> 8;
8349 }
8350
8351 intel_crtc_load_lut(crtc);
8352}
8353
79e53945
JB
8354/* VESA 640x480x72Hz mode to set on the pipe */
8355static struct drm_display_mode load_detect_mode = {
8356 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8357 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8358};
8359
a8bb6818
DV
8360struct drm_framebuffer *
8361__intel_framebuffer_create(struct drm_device *dev,
8362 struct drm_mode_fb_cmd2 *mode_cmd,
8363 struct drm_i915_gem_object *obj)
d2dff872
CW
8364{
8365 struct intel_framebuffer *intel_fb;
8366 int ret;
8367
8368 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8369 if (!intel_fb) {
6ccb81f2 8370 drm_gem_object_unreference(&obj->base);
d2dff872
CW
8371 return ERR_PTR(-ENOMEM);
8372 }
8373
8374 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8375 if (ret)
8376 goto err;
d2dff872
CW
8377
8378 return &intel_fb->base;
dd4916c5 8379err:
6ccb81f2 8380 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
8381 kfree(intel_fb);
8382
8383 return ERR_PTR(ret);
d2dff872
CW
8384}
8385
b5ea642a 8386static struct drm_framebuffer *
a8bb6818
DV
8387intel_framebuffer_create(struct drm_device *dev,
8388 struct drm_mode_fb_cmd2 *mode_cmd,
8389 struct drm_i915_gem_object *obj)
8390{
8391 struct drm_framebuffer *fb;
8392 int ret;
8393
8394 ret = i915_mutex_lock_interruptible(dev);
8395 if (ret)
8396 return ERR_PTR(ret);
8397 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8398 mutex_unlock(&dev->struct_mutex);
8399
8400 return fb;
8401}
8402
d2dff872
CW
8403static u32
8404intel_framebuffer_pitch_for_width(int width, int bpp)
8405{
8406 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8407 return ALIGN(pitch, 64);
8408}
8409
8410static u32
8411intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8412{
8413 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8414 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8415}
8416
8417static struct drm_framebuffer *
8418intel_framebuffer_create_for_mode(struct drm_device *dev,
8419 struct drm_display_mode *mode,
8420 int depth, int bpp)
8421{
8422 struct drm_i915_gem_object *obj;
0fed39bd 8423 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8424
8425 obj = i915_gem_alloc_object(dev,
8426 intel_framebuffer_size_for_mode(mode, bpp));
8427 if (obj == NULL)
8428 return ERR_PTR(-ENOMEM);
8429
8430 mode_cmd.width = mode->hdisplay;
8431 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8432 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8433 bpp);
5ca0c34a 8434 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8435
8436 return intel_framebuffer_create(dev, &mode_cmd, obj);
8437}
8438
8439static struct drm_framebuffer *
8440mode_fits_in_fbdev(struct drm_device *dev,
8441 struct drm_display_mode *mode)
8442{
4520f53a 8443#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8444 struct drm_i915_private *dev_priv = dev->dev_private;
8445 struct drm_i915_gem_object *obj;
8446 struct drm_framebuffer *fb;
8447
4c0e5528 8448 if (!dev_priv->fbdev)
d2dff872
CW
8449 return NULL;
8450
4c0e5528 8451 if (!dev_priv->fbdev->fb)
d2dff872
CW
8452 return NULL;
8453
4c0e5528
DV
8454 obj = dev_priv->fbdev->fb->obj;
8455 BUG_ON(!obj);
8456
8bcd4553 8457 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8458 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8459 fb->bits_per_pixel))
d2dff872
CW
8460 return NULL;
8461
01f2c773 8462 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8463 return NULL;
8464
8465 return fb;
4520f53a
DV
8466#else
8467 return NULL;
8468#endif
d2dff872
CW
8469}
8470
d2434ab7 8471bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8472 struct drm_display_mode *mode,
51fd371b
RC
8473 struct intel_load_detect_pipe *old,
8474 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8475{
8476 struct intel_crtc *intel_crtc;
d2434ab7
DV
8477 struct intel_encoder *intel_encoder =
8478 intel_attached_encoder(connector);
79e53945 8479 struct drm_crtc *possible_crtc;
4ef69c7a 8480 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8481 struct drm_crtc *crtc = NULL;
8482 struct drm_device *dev = encoder->dev;
94352cf9 8483 struct drm_framebuffer *fb;
51fd371b
RC
8484 struct drm_mode_config *config = &dev->mode_config;
8485 int ret, i = -1;
79e53945 8486
d2dff872 8487 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8488 connector->base.id, connector->name,
8e329a03 8489 encoder->base.id, encoder->name);
d2dff872 8490
51fd371b
RC
8491retry:
8492 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8493 if (ret)
8494 goto fail_unlock;
6e9f798d 8495
79e53945
JB
8496 /*
8497 * Algorithm gets a little messy:
7a5e4805 8498 *
79e53945
JB
8499 * - if the connector already has an assigned crtc, use it (but make
8500 * sure it's on first)
7a5e4805 8501 *
79e53945
JB
8502 * - try to find the first unused crtc that can drive this connector,
8503 * and use that if we find one
79e53945
JB
8504 */
8505
8506 /* See if we already have a CRTC for this connector */
8507 if (encoder->crtc) {
8508 crtc = encoder->crtc;
8261b191 8509
51fd371b 8510 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de
DV
8511 if (ret)
8512 goto fail_unlock;
8513 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b
RC
8514 if (ret)
8515 goto fail_unlock;
7b24056b 8516
24218aac 8517 old->dpms_mode = connector->dpms;
8261b191
CW
8518 old->load_detect_temp = false;
8519
8520 /* Make sure the crtc and connector are running */
24218aac
DV
8521 if (connector->dpms != DRM_MODE_DPMS_ON)
8522 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8523
7173188d 8524 return true;
79e53945
JB
8525 }
8526
8527 /* Find an unused one (if possible) */
70e1e0ec 8528 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8529 i++;
8530 if (!(encoder->possible_crtcs & (1 << i)))
8531 continue;
a459249c
VS
8532 if (possible_crtc->enabled)
8533 continue;
8534 /* This can occur when applying the pipe A quirk on resume. */
8535 if (to_intel_crtc(possible_crtc)->new_enabled)
8536 continue;
8537
8538 crtc = possible_crtc;
8539 break;
79e53945
JB
8540 }
8541
8542 /*
8543 * If we didn't find an unused CRTC, don't use any.
8544 */
8545 if (!crtc) {
7173188d 8546 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8547 goto fail_unlock;
79e53945
JB
8548 }
8549
51fd371b
RC
8550 ret = drm_modeset_lock(&crtc->mutex, ctx);
8551 if (ret)
4d02e2de
DV
8552 goto fail_unlock;
8553 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8554 if (ret)
51fd371b 8555 goto fail_unlock;
fc303101
DV
8556 intel_encoder->new_crtc = to_intel_crtc(crtc);
8557 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8558
8559 intel_crtc = to_intel_crtc(crtc);
412b61d8 8560 intel_crtc->new_enabled = true;
6e3c9717 8561 intel_crtc->new_config = intel_crtc->config;
24218aac 8562 old->dpms_mode = connector->dpms;
8261b191 8563 old->load_detect_temp = true;
d2dff872 8564 old->release_fb = NULL;
79e53945 8565
6492711d
CW
8566 if (!mode)
8567 mode = &load_detect_mode;
79e53945 8568
d2dff872
CW
8569 /* We need a framebuffer large enough to accommodate all accesses
8570 * that the plane may generate whilst we perform load detection.
8571 * We can not rely on the fbcon either being present (we get called
8572 * during its initialisation to detect all boot displays, or it may
8573 * not even exist) or that it is large enough to satisfy the
8574 * requested mode.
8575 */
94352cf9
DV
8576 fb = mode_fits_in_fbdev(dev, mode);
8577 if (fb == NULL) {
d2dff872 8578 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8579 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8580 old->release_fb = fb;
d2dff872
CW
8581 } else
8582 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8583 if (IS_ERR(fb)) {
d2dff872 8584 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8585 goto fail;
79e53945 8586 }
79e53945 8587
c0c36b94 8588 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8589 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8590 if (old->release_fb)
8591 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8592 goto fail;
79e53945 8593 }
7173188d 8594
79e53945 8595 /* let the connector get through one full cycle before testing */
9d0498a2 8596 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8597 return true;
412b61d8
VS
8598
8599 fail:
8600 intel_crtc->new_enabled = crtc->enabled;
8601 if (intel_crtc->new_enabled)
6e3c9717 8602 intel_crtc->new_config = intel_crtc->config;
412b61d8
VS
8603 else
8604 intel_crtc->new_config = NULL;
51fd371b
RC
8605fail_unlock:
8606 if (ret == -EDEADLK) {
8607 drm_modeset_backoff(ctx);
8608 goto retry;
8609 }
8610
412b61d8 8611 return false;
79e53945
JB
8612}
8613
d2434ab7 8614void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 8615 struct intel_load_detect_pipe *old)
79e53945 8616{
d2434ab7
DV
8617 struct intel_encoder *intel_encoder =
8618 intel_attached_encoder(connector);
4ef69c7a 8619 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8620 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8622
d2dff872 8623 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8624 connector->base.id, connector->name,
8e329a03 8625 encoder->base.id, encoder->name);
d2dff872 8626
8261b191 8627 if (old->load_detect_temp) {
fc303101
DV
8628 to_intel_connector(connector)->new_encoder = NULL;
8629 intel_encoder->new_crtc = NULL;
412b61d8
VS
8630 intel_crtc->new_enabled = false;
8631 intel_crtc->new_config = NULL;
fc303101 8632 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8633
36206361
DV
8634 if (old->release_fb) {
8635 drm_framebuffer_unregister_private(old->release_fb);
8636 drm_framebuffer_unreference(old->release_fb);
8637 }
d2dff872 8638
0622a53c 8639 return;
79e53945
JB
8640 }
8641
c751ce4f 8642 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8643 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8644 connector->funcs->dpms(connector, old->dpms_mode);
79e53945
JB
8645}
8646
da4a1efa 8647static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 8648 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
8649{
8650 struct drm_i915_private *dev_priv = dev->dev_private;
8651 u32 dpll = pipe_config->dpll_hw_state.dpll;
8652
8653 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8654 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8655 else if (HAS_PCH_SPLIT(dev))
8656 return 120000;
8657 else if (!IS_GEN2(dev))
8658 return 96000;
8659 else
8660 return 48000;
8661}
8662
79e53945 8663/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 8664static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8665 struct intel_crtc_state *pipe_config)
79e53945 8666{
f1f644dc 8667 struct drm_device *dev = crtc->base.dev;
79e53945 8668 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8669 int pipe = pipe_config->cpu_transcoder;
293623f7 8670 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8671 u32 fp;
8672 intel_clock_t clock;
da4a1efa 8673 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8674
8675 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8676 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8677 else
293623f7 8678 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8679
8680 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8681 if (IS_PINEVIEW(dev)) {
8682 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8683 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8684 } else {
8685 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8686 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8687 }
8688
a6c45cf0 8689 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8690 if (IS_PINEVIEW(dev))
8691 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8692 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8693 else
8694 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8695 DPLL_FPA01_P1_POST_DIV_SHIFT);
8696
8697 switch (dpll & DPLL_MODE_MASK) {
8698 case DPLLB_MODE_DAC_SERIAL:
8699 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8700 5 : 10;
8701 break;
8702 case DPLLB_MODE_LVDS:
8703 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8704 7 : 14;
8705 break;
8706 default:
28c97730 8707 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8708 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8709 return;
79e53945
JB
8710 }
8711
ac58c3f0 8712 if (IS_PINEVIEW(dev))
da4a1efa 8713 pineview_clock(refclk, &clock);
ac58c3f0 8714 else
da4a1efa 8715 i9xx_clock(refclk, &clock);
79e53945 8716 } else {
0fb58223 8717 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8718 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8719
8720 if (is_lvds) {
8721 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8722 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8723
8724 if (lvds & LVDS_CLKB_POWER_UP)
8725 clock.p2 = 7;
8726 else
8727 clock.p2 = 14;
79e53945
JB
8728 } else {
8729 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8730 clock.p1 = 2;
8731 else {
8732 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8733 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8734 }
8735 if (dpll & PLL_P2_DIVIDE_BY_4)
8736 clock.p2 = 4;
8737 else
8738 clock.p2 = 2;
79e53945 8739 }
da4a1efa
VS
8740
8741 i9xx_clock(refclk, &clock);
79e53945
JB
8742 }
8743
18442d08
VS
8744 /*
8745 * This value includes pixel_multiplier. We will use
241bfc38 8746 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8747 * encoder's get_config() function.
8748 */
8749 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8750}
8751
6878da05
VS
8752int intel_dotclock_calculate(int link_freq,
8753 const struct intel_link_m_n *m_n)
f1f644dc 8754{
f1f644dc
JB
8755 /*
8756 * The calculation for the data clock is:
1041a02f 8757 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8758 * But we want to avoid losing precison if possible, so:
1041a02f 8759 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8760 *
8761 * and the link clock is simpler:
1041a02f 8762 * link_clock = (m * link_clock) / n
f1f644dc
JB
8763 */
8764
6878da05
VS
8765 if (!m_n->link_n)
8766 return 0;
f1f644dc 8767
6878da05
VS
8768 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8769}
f1f644dc 8770
18442d08 8771static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 8772 struct intel_crtc_state *pipe_config)
6878da05
VS
8773{
8774 struct drm_device *dev = crtc->base.dev;
79e53945 8775
18442d08
VS
8776 /* read out port_clock from the DPLL */
8777 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8778
f1f644dc 8779 /*
18442d08 8780 * This value does not include pixel_multiplier.
241bfc38 8781 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8782 * agree once we know their relationship in the encoder's
8783 * get_config() function.
79e53945 8784 */
2d112de7 8785 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
8786 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8787 &pipe_config->fdi_m_n);
79e53945
JB
8788}
8789
8790/** Returns the currently programmed mode of the given pipe. */
8791struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8792 struct drm_crtc *crtc)
8793{
548f245b 8794 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8796 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 8797 struct drm_display_mode *mode;
5cec258b 8798 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
8799 int htot = I915_READ(HTOTAL(cpu_transcoder));
8800 int hsync = I915_READ(HSYNC(cpu_transcoder));
8801 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8802 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8803 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8804
8805 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8806 if (!mode)
8807 return NULL;
8808
f1f644dc
JB
8809 /*
8810 * Construct a pipe_config sufficient for getting the clock info
8811 * back out of crtc_clock_get.
8812 *
8813 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8814 * to use a real value here instead.
8815 */
293623f7 8816 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8817 pipe_config.pixel_multiplier = 1;
293623f7
VS
8818 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8819 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8820 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8821 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8822
773ae034 8823 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8824 mode->hdisplay = (htot & 0xffff) + 1;
8825 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8826 mode->hsync_start = (hsync & 0xffff) + 1;
8827 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8828 mode->vdisplay = (vtot & 0xffff) + 1;
8829 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8830 mode->vsync_start = (vsync & 0xffff) + 1;
8831 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8832
8833 drm_mode_set_name(mode);
79e53945
JB
8834
8835 return mode;
8836}
8837
652c393a
JB
8838static void intel_decrease_pllclock(struct drm_crtc *crtc)
8839{
8840 struct drm_device *dev = crtc->dev;
fbee40df 8841 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8843
baff296c 8844 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8845 return;
8846
8847 if (!dev_priv->lvds_downclock_avail)
8848 return;
8849
8850 /*
8851 * Since this is called by a timer, we should never get here in
8852 * the manual case.
8853 */
8854 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8855 int pipe = intel_crtc->pipe;
8856 int dpll_reg = DPLL(pipe);
8857 int dpll;
f6e5b160 8858
44d98a61 8859 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8860
8ac5a6d5 8861 assert_panel_unlocked(dev_priv, pipe);
652c393a 8862
dc257cf1 8863 dpll = I915_READ(dpll_reg);
652c393a
JB
8864 dpll |= DISPLAY_RATE_SELECT_FPA1;
8865 I915_WRITE(dpll_reg, dpll);
9d0498a2 8866 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8867 dpll = I915_READ(dpll_reg);
8868 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8869 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8870 }
8871
8872}
8873
f047e395
CW
8874void intel_mark_busy(struct drm_device *dev)
8875{
c67a470b
PZ
8876 struct drm_i915_private *dev_priv = dev->dev_private;
8877
f62a0076
CW
8878 if (dev_priv->mm.busy)
8879 return;
8880
43694d69 8881 intel_runtime_pm_get(dev_priv);
c67a470b 8882 i915_update_gfx_val(dev_priv);
f62a0076 8883 dev_priv->mm.busy = true;
f047e395
CW
8884}
8885
8886void intel_mark_idle(struct drm_device *dev)
652c393a 8887{
c67a470b 8888 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8889 struct drm_crtc *crtc;
652c393a 8890
f62a0076
CW
8891 if (!dev_priv->mm.busy)
8892 return;
8893
8894 dev_priv->mm.busy = false;
8895
d330a953 8896 if (!i915.powersave)
bb4cdd53 8897 goto out;
652c393a 8898
70e1e0ec 8899 for_each_crtc(dev, crtc) {
f4510a27 8900 if (!crtc->primary->fb)
652c393a
JB
8901 continue;
8902
725a5b54 8903 intel_decrease_pllclock(crtc);
652c393a 8904 }
b29c19b6 8905
3d13ef2e 8906 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8907 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8908
8909out:
43694d69 8910 intel_runtime_pm_put(dev_priv);
652c393a
JB
8911}
8912
f5de6e07
ACO
8913static void intel_crtc_set_state(struct intel_crtc *crtc,
8914 struct intel_crtc_state *crtc_state)
8915{
8916 kfree(crtc->config);
8917 crtc->config = crtc_state;
16f3f658 8918 crtc->base.state = &crtc_state->base;
f5de6e07
ACO
8919}
8920
79e53945
JB
8921static void intel_crtc_destroy(struct drm_crtc *crtc)
8922{
8923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8924 struct drm_device *dev = crtc->dev;
8925 struct intel_unpin_work *work;
67e77c5a 8926
5e2d7afc 8927 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
8928 work = intel_crtc->unpin_work;
8929 intel_crtc->unpin_work = NULL;
5e2d7afc 8930 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
8931
8932 if (work) {
8933 cancel_work_sync(&work->work);
8934 kfree(work);
8935 }
79e53945 8936
f5de6e07 8937 intel_crtc_set_state(intel_crtc, NULL);
79e53945 8938 drm_crtc_cleanup(crtc);
67e77c5a 8939
79e53945
JB
8940 kfree(intel_crtc);
8941}
8942
6b95a207
KH
8943static void intel_unpin_work_fn(struct work_struct *__work)
8944{
8945 struct intel_unpin_work *work =
8946 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8947 struct drm_device *dev = work->crtc->dev;
f99d7069 8948 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 8949
b4a98e57 8950 mutex_lock(&dev->struct_mutex);
1690e1eb 8951 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8952 drm_gem_object_unreference(&work->pending_flip_obj->base);
8953 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8954
7ff0ebcc 8955 intel_fbc_update(dev);
f06cc1b9
JH
8956
8957 if (work->flip_queued_req)
146d84f0 8958 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
8959 mutex_unlock(&dev->struct_mutex);
8960
f99d7069
DV
8961 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
8962
b4a98e57
CW
8963 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8964 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8965
6b95a207
KH
8966 kfree(work);
8967}
8968
1afe3e9d 8969static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8970 struct drm_crtc *crtc)
6b95a207 8971{
6b95a207
KH
8972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8973 struct intel_unpin_work *work;
6b95a207
KH
8974 unsigned long flags;
8975
8976 /* Ignore early vblank irqs */
8977 if (intel_crtc == NULL)
8978 return;
8979
f326038a
DV
8980 /*
8981 * This is called both by irq handlers and the reset code (to complete
8982 * lost pageflips) so needs the full irqsave spinlocks.
8983 */
6b95a207
KH
8984 spin_lock_irqsave(&dev->event_lock, flags);
8985 work = intel_crtc->unpin_work;
e7d841ca
CW
8986
8987 /* Ensure we don't miss a work->pending update ... */
8988 smp_rmb();
8989
8990 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8991 spin_unlock_irqrestore(&dev->event_lock, flags);
8992 return;
8993 }
8994
d6bbafa1 8995 page_flip_completed(intel_crtc);
0af7e4df 8996
6b95a207 8997 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
8998}
8999
1afe3e9d
JB
9000void intel_finish_page_flip(struct drm_device *dev, int pipe)
9001{
fbee40df 9002 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9003 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9004
49b14a5c 9005 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9006}
9007
9008void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9009{
fbee40df 9010 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9011 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9012
49b14a5c 9013 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9014}
9015
75f7f3ec
VS
9016/* Is 'a' after or equal to 'b'? */
9017static bool g4x_flip_count_after_eq(u32 a, u32 b)
9018{
9019 return !((a - b) & 0x80000000);
9020}
9021
9022static bool page_flip_finished(struct intel_crtc *crtc)
9023{
9024 struct drm_device *dev = crtc->base.dev;
9025 struct drm_i915_private *dev_priv = dev->dev_private;
9026
bdfa7542
VS
9027 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9028 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9029 return true;
9030
75f7f3ec
VS
9031 /*
9032 * The relevant registers doen't exist on pre-ctg.
9033 * As the flip done interrupt doesn't trigger for mmio
9034 * flips on gmch platforms, a flip count check isn't
9035 * really needed there. But since ctg has the registers,
9036 * include it in the check anyway.
9037 */
9038 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9039 return true;
9040
9041 /*
9042 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9043 * used the same base address. In that case the mmio flip might
9044 * have completed, but the CS hasn't even executed the flip yet.
9045 *
9046 * A flip count check isn't enough as the CS might have updated
9047 * the base address just after start of vblank, but before we
9048 * managed to process the interrupt. This means we'd complete the
9049 * CS flip too soon.
9050 *
9051 * Combining both checks should get us a good enough result. It may
9052 * still happen that the CS flip has been executed, but has not
9053 * yet actually completed. But in case the base address is the same
9054 * anyway, we don't really care.
9055 */
9056 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9057 crtc->unpin_work->gtt_offset &&
9058 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9059 crtc->unpin_work->flip_count);
9060}
9061
6b95a207
KH
9062void intel_prepare_page_flip(struct drm_device *dev, int plane)
9063{
fbee40df 9064 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9065 struct intel_crtc *intel_crtc =
9066 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9067 unsigned long flags;
9068
f326038a
DV
9069
9070 /*
9071 * This is called both by irq handlers and the reset code (to complete
9072 * lost pageflips) so needs the full irqsave spinlocks.
9073 *
9074 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
9075 * generate a page-flip completion irq, i.e. every modeset
9076 * is also accompanied by a spurious intel_prepare_page_flip().
9077 */
6b95a207 9078 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9079 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9080 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9081 spin_unlock_irqrestore(&dev->event_lock, flags);
9082}
9083
eba905b2 9084static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9085{
9086 /* Ensure that the work item is consistent when activating it ... */
9087 smp_wmb();
9088 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9089 /* and that it is marked active as soon as the irq could fire. */
9090 smp_wmb();
9091}
9092
8c9f3aaf
JB
9093static int intel_gen2_queue_flip(struct drm_device *dev,
9094 struct drm_crtc *crtc,
9095 struct drm_framebuffer *fb,
ed8d1975 9096 struct drm_i915_gem_object *obj,
a4872ba6 9097 struct intel_engine_cs *ring,
ed8d1975 9098 uint32_t flags)
8c9f3aaf 9099{
8c9f3aaf 9100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9101 u32 flip_mask;
9102 int ret;
9103
6d90c952 9104 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9105 if (ret)
4fa62c89 9106 return ret;
8c9f3aaf
JB
9107
9108 /* Can't queue multiple flips, so wait for the previous
9109 * one to finish before executing the next.
9110 */
9111 if (intel_crtc->plane)
9112 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9113 else
9114 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9115 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9116 intel_ring_emit(ring, MI_NOOP);
9117 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9118 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9119 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9120 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9121 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9122
9123 intel_mark_page_flip_active(intel_crtc);
09246732 9124 __intel_ring_advance(ring);
83d4092b 9125 return 0;
8c9f3aaf
JB
9126}
9127
9128static int intel_gen3_queue_flip(struct drm_device *dev,
9129 struct drm_crtc *crtc,
9130 struct drm_framebuffer *fb,
ed8d1975 9131 struct drm_i915_gem_object *obj,
a4872ba6 9132 struct intel_engine_cs *ring,
ed8d1975 9133 uint32_t flags)
8c9f3aaf 9134{
8c9f3aaf 9135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9136 u32 flip_mask;
9137 int ret;
9138
6d90c952 9139 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9140 if (ret)
4fa62c89 9141 return ret;
8c9f3aaf
JB
9142
9143 if (intel_crtc->plane)
9144 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9145 else
9146 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9147 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9148 intel_ring_emit(ring, MI_NOOP);
9149 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9150 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9151 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9152 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9153 intel_ring_emit(ring, MI_NOOP);
9154
e7d841ca 9155 intel_mark_page_flip_active(intel_crtc);
09246732 9156 __intel_ring_advance(ring);
83d4092b 9157 return 0;
8c9f3aaf
JB
9158}
9159
9160static int intel_gen4_queue_flip(struct drm_device *dev,
9161 struct drm_crtc *crtc,
9162 struct drm_framebuffer *fb,
ed8d1975 9163 struct drm_i915_gem_object *obj,
a4872ba6 9164 struct intel_engine_cs *ring,
ed8d1975 9165 uint32_t flags)
8c9f3aaf
JB
9166{
9167 struct drm_i915_private *dev_priv = dev->dev_private;
9168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9169 uint32_t pf, pipesrc;
9170 int ret;
9171
6d90c952 9172 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9173 if (ret)
4fa62c89 9174 return ret;
8c9f3aaf
JB
9175
9176 /* i965+ uses the linear or tiled offsets from the
9177 * Display Registers (which do not change across a page-flip)
9178 * so we need only reprogram the base address.
9179 */
6d90c952
DV
9180 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9181 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9182 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9183 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9184 obj->tiling_mode);
8c9f3aaf
JB
9185
9186 /* XXX Enabling the panel-fitter across page-flip is so far
9187 * untested on non-native modes, so ignore it for now.
9188 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9189 */
9190 pf = 0;
9191 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9192 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9193
9194 intel_mark_page_flip_active(intel_crtc);
09246732 9195 __intel_ring_advance(ring);
83d4092b 9196 return 0;
8c9f3aaf
JB
9197}
9198
9199static int intel_gen6_queue_flip(struct drm_device *dev,
9200 struct drm_crtc *crtc,
9201 struct drm_framebuffer *fb,
ed8d1975 9202 struct drm_i915_gem_object *obj,
a4872ba6 9203 struct intel_engine_cs *ring,
ed8d1975 9204 uint32_t flags)
8c9f3aaf
JB
9205{
9206 struct drm_i915_private *dev_priv = dev->dev_private;
9207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9208 uint32_t pf, pipesrc;
9209 int ret;
9210
6d90c952 9211 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9212 if (ret)
4fa62c89 9213 return ret;
8c9f3aaf 9214
6d90c952
DV
9215 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9216 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9217 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9218 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9219
dc257cf1
DV
9220 /* Contrary to the suggestions in the documentation,
9221 * "Enable Panel Fitter" does not seem to be required when page
9222 * flipping with a non-native mode, and worse causes a normal
9223 * modeset to fail.
9224 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9225 */
9226 pf = 0;
8c9f3aaf 9227 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9228 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9229
9230 intel_mark_page_flip_active(intel_crtc);
09246732 9231 __intel_ring_advance(ring);
83d4092b 9232 return 0;
8c9f3aaf
JB
9233}
9234
7c9017e5
JB
9235static int intel_gen7_queue_flip(struct drm_device *dev,
9236 struct drm_crtc *crtc,
9237 struct drm_framebuffer *fb,
ed8d1975 9238 struct drm_i915_gem_object *obj,
a4872ba6 9239 struct intel_engine_cs *ring,
ed8d1975 9240 uint32_t flags)
7c9017e5 9241{
7c9017e5 9242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9243 uint32_t plane_bit = 0;
ffe74d75
CW
9244 int len, ret;
9245
eba905b2 9246 switch (intel_crtc->plane) {
cb05d8de
DV
9247 case PLANE_A:
9248 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9249 break;
9250 case PLANE_B:
9251 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9252 break;
9253 case PLANE_C:
9254 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9255 break;
9256 default:
9257 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9258 return -ENODEV;
cb05d8de
DV
9259 }
9260
ffe74d75 9261 len = 4;
f476828a 9262 if (ring->id == RCS) {
ffe74d75 9263 len += 6;
f476828a
DL
9264 /*
9265 * On Gen 8, SRM is now taking an extra dword to accommodate
9266 * 48bits addresses, and we need a NOOP for the batch size to
9267 * stay even.
9268 */
9269 if (IS_GEN8(dev))
9270 len += 2;
9271 }
ffe74d75 9272
f66fab8e
VS
9273 /*
9274 * BSpec MI_DISPLAY_FLIP for IVB:
9275 * "The full packet must be contained within the same cache line."
9276 *
9277 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9278 * cacheline, if we ever start emitting more commands before
9279 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9280 * then do the cacheline alignment, and finally emit the
9281 * MI_DISPLAY_FLIP.
9282 */
9283 ret = intel_ring_cacheline_align(ring);
9284 if (ret)
4fa62c89 9285 return ret;
f66fab8e 9286
ffe74d75 9287 ret = intel_ring_begin(ring, len);
7c9017e5 9288 if (ret)
4fa62c89 9289 return ret;
7c9017e5 9290
ffe74d75
CW
9291 /* Unmask the flip-done completion message. Note that the bspec says that
9292 * we should do this for both the BCS and RCS, and that we must not unmask
9293 * more than one flip event at any time (or ensure that one flip message
9294 * can be sent by waiting for flip-done prior to queueing new flips).
9295 * Experimentation says that BCS works despite DERRMR masking all
9296 * flip-done completion events and that unmasking all planes at once
9297 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9298 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9299 */
9300 if (ring->id == RCS) {
9301 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9302 intel_ring_emit(ring, DERRMR);
9303 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9304 DERRMR_PIPEB_PRI_FLIP_DONE |
9305 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9306 if (IS_GEN8(dev))
9307 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9308 MI_SRM_LRM_GLOBAL_GTT);
9309 else
9310 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9311 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9312 intel_ring_emit(ring, DERRMR);
9313 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9314 if (IS_GEN8(dev)) {
9315 intel_ring_emit(ring, 0);
9316 intel_ring_emit(ring, MI_NOOP);
9317 }
ffe74d75
CW
9318 }
9319
cb05d8de 9320 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9321 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9322 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9323 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9324
9325 intel_mark_page_flip_active(intel_crtc);
09246732 9326 __intel_ring_advance(ring);
83d4092b 9327 return 0;
7c9017e5
JB
9328}
9329
84c33a64
SG
9330static bool use_mmio_flip(struct intel_engine_cs *ring,
9331 struct drm_i915_gem_object *obj)
9332{
9333 /*
9334 * This is not being used for older platforms, because
9335 * non-availability of flip done interrupt forces us to use
9336 * CS flips. Older platforms derive flip done using some clever
9337 * tricks involving the flip_pending status bits and vblank irqs.
9338 * So using MMIO flips there would disrupt this mechanism.
9339 */
9340
8e09bf83
CW
9341 if (ring == NULL)
9342 return true;
9343
84c33a64
SG
9344 if (INTEL_INFO(ring->dev)->gen < 5)
9345 return false;
9346
9347 if (i915.use_mmio_flip < 0)
9348 return false;
9349 else if (i915.use_mmio_flip > 0)
9350 return true;
14bf993e
OM
9351 else if (i915.enable_execlists)
9352 return true;
84c33a64 9353 else
41c52415 9354 return ring != i915_gem_request_get_ring(obj->last_read_req);
84c33a64
SG
9355}
9356
ff944564
DL
9357static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9358{
9359 struct drm_device *dev = intel_crtc->base.dev;
9360 struct drm_i915_private *dev_priv = dev->dev_private;
9361 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9362 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9363 struct drm_i915_gem_object *obj = intel_fb->obj;
9364 const enum pipe pipe = intel_crtc->pipe;
9365 u32 ctl, stride;
9366
9367 ctl = I915_READ(PLANE_CTL(pipe, 0));
9368 ctl &= ~PLANE_CTL_TILED_MASK;
9369 if (obj->tiling_mode == I915_TILING_X)
9370 ctl |= PLANE_CTL_TILED_X;
9371
9372 /*
9373 * The stride is either expressed as a multiple of 64 bytes chunks for
9374 * linear buffers or in number of tiles for tiled buffers.
9375 */
9376 stride = fb->pitches[0] >> 6;
9377 if (obj->tiling_mode == I915_TILING_X)
9378 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9379
9380 /*
9381 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9382 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9383 */
9384 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9385 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9386
9387 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9388 POSTING_READ(PLANE_SURF(pipe, 0));
9389}
9390
9391static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
9392{
9393 struct drm_device *dev = intel_crtc->base.dev;
9394 struct drm_i915_private *dev_priv = dev->dev_private;
9395 struct intel_framebuffer *intel_fb =
9396 to_intel_framebuffer(intel_crtc->base.primary->fb);
9397 struct drm_i915_gem_object *obj = intel_fb->obj;
9398 u32 dspcntr;
9399 u32 reg;
9400
84c33a64
SG
9401 reg = DSPCNTR(intel_crtc->plane);
9402 dspcntr = I915_READ(reg);
9403
c5d97472
DL
9404 if (obj->tiling_mode != I915_TILING_NONE)
9405 dspcntr |= DISPPLANE_TILED;
9406 else
9407 dspcntr &= ~DISPPLANE_TILED;
9408
84c33a64
SG
9409 I915_WRITE(reg, dspcntr);
9410
9411 I915_WRITE(DSPSURF(intel_crtc->plane),
9412 intel_crtc->unpin_work->gtt_offset);
9413 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 9414
ff944564
DL
9415}
9416
9417/*
9418 * XXX: This is the temporary way to update the plane registers until we get
9419 * around to using the usual plane update functions for MMIO flips
9420 */
9421static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9422{
9423 struct drm_device *dev = intel_crtc->base.dev;
9424 bool atomic_update;
9425 u32 start_vbl_count;
9426
9427 intel_mark_page_flip_active(intel_crtc);
9428
9429 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9430
9431 if (INTEL_INFO(dev)->gen >= 9)
9432 skl_do_mmio_flip(intel_crtc);
9433 else
9434 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9435 ilk_do_mmio_flip(intel_crtc);
9436
9362c7c5
ACO
9437 if (atomic_update)
9438 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
9439}
9440
9362c7c5 9441static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 9442{
cc8c4cc2 9443 struct intel_crtc *crtc =
9362c7c5 9444 container_of(work, struct intel_crtc, mmio_flip.work);
cc8c4cc2 9445 struct intel_mmio_flip *mmio_flip;
84c33a64 9446
cc8c4cc2
JH
9447 mmio_flip = &crtc->mmio_flip;
9448 if (mmio_flip->req)
9c654818
JH
9449 WARN_ON(__i915_wait_request(mmio_flip->req,
9450 crtc->reset_counter,
9451 false, NULL, NULL) != 0);
84c33a64 9452
cc8c4cc2
JH
9453 intel_do_mmio_flip(crtc);
9454 if (mmio_flip->req) {
9455 mutex_lock(&crtc->base.dev->struct_mutex);
146d84f0 9456 i915_gem_request_assign(&mmio_flip->req, NULL);
cc8c4cc2
JH
9457 mutex_unlock(&crtc->base.dev->struct_mutex);
9458 }
84c33a64
SG
9459}
9460
9461static int intel_queue_mmio_flip(struct drm_device *dev,
9462 struct drm_crtc *crtc,
9463 struct drm_framebuffer *fb,
9464 struct drm_i915_gem_object *obj,
9465 struct intel_engine_cs *ring,
9466 uint32_t flags)
9467{
84c33a64 9468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84c33a64 9469
cc8c4cc2
JH
9470 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9471 obj->last_write_req);
536f5b5e
ACO
9472
9473 schedule_work(&intel_crtc->mmio_flip.work);
84c33a64 9474
84c33a64
SG
9475 return 0;
9476}
9477
830c81db
DL
9478static int intel_gen9_queue_flip(struct drm_device *dev,
9479 struct drm_crtc *crtc,
9480 struct drm_framebuffer *fb,
9481 struct drm_i915_gem_object *obj,
9482 struct intel_engine_cs *ring,
9483 uint32_t flags)
9484{
9485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9486 uint32_t plane = 0, stride;
9487 int ret;
9488
9489 switch(intel_crtc->pipe) {
9490 case PIPE_A:
9491 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9492 break;
9493 case PIPE_B:
9494 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9495 break;
9496 case PIPE_C:
9497 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9498 break;
9499 default:
9500 WARN_ONCE(1, "unknown plane in flip command\n");
9501 return -ENODEV;
9502 }
9503
9504 switch (obj->tiling_mode) {
9505 case I915_TILING_NONE:
9506 stride = fb->pitches[0] >> 6;
9507 break;
9508 case I915_TILING_X:
9509 stride = fb->pitches[0] >> 9;
9510 break;
9511 default:
9512 WARN_ONCE(1, "unknown tiling in flip command\n");
9513 return -ENODEV;
9514 }
9515
9516 ret = intel_ring_begin(ring, 10);
9517 if (ret)
9518 return ret;
9519
9520 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9521 intel_ring_emit(ring, DERRMR);
9522 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9523 DERRMR_PIPEB_PRI_FLIP_DONE |
9524 DERRMR_PIPEC_PRI_FLIP_DONE));
9525 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9526 MI_SRM_LRM_GLOBAL_GTT);
9527 intel_ring_emit(ring, DERRMR);
9528 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9529 intel_ring_emit(ring, 0);
9530
9531 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9532 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9533 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9534
9535 intel_mark_page_flip_active(intel_crtc);
9536 __intel_ring_advance(ring);
9537
9538 return 0;
9539}
9540
8c9f3aaf
JB
9541static int intel_default_queue_flip(struct drm_device *dev,
9542 struct drm_crtc *crtc,
9543 struct drm_framebuffer *fb,
ed8d1975 9544 struct drm_i915_gem_object *obj,
a4872ba6 9545 struct intel_engine_cs *ring,
ed8d1975 9546 uint32_t flags)
8c9f3aaf
JB
9547{
9548 return -ENODEV;
9549}
9550
d6bbafa1
CW
9551static bool __intel_pageflip_stall_check(struct drm_device *dev,
9552 struct drm_crtc *crtc)
9553{
9554 struct drm_i915_private *dev_priv = dev->dev_private;
9555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9556 struct intel_unpin_work *work = intel_crtc->unpin_work;
9557 u32 addr;
9558
9559 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9560 return true;
9561
9562 if (!work->enable_stall_check)
9563 return false;
9564
9565 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
9566 if (work->flip_queued_req &&
9567 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
9568 return false;
9569
9570 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9571 }
9572
9573 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9574 return false;
9575
9576 /* Potential stall - if we see that the flip has happened,
9577 * assume a missed interrupt. */
9578 if (INTEL_INFO(dev)->gen >= 4)
9579 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9580 else
9581 addr = I915_READ(DSPADDR(intel_crtc->plane));
9582
9583 /* There is a potential issue here with a false positive after a flip
9584 * to the same address. We could address this by checking for a
9585 * non-incrementing frame counter.
9586 */
9587 return addr == work->gtt_offset;
9588}
9589
9590void intel_check_page_flip(struct drm_device *dev, int pipe)
9591{
9592 struct drm_i915_private *dev_priv = dev->dev_private;
9593 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f326038a
DV
9595
9596 WARN_ON(!in_irq());
d6bbafa1
CW
9597
9598 if (crtc == NULL)
9599 return;
9600
f326038a 9601 spin_lock(&dev->event_lock);
d6bbafa1
CW
9602 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9603 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9604 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9605 page_flip_completed(intel_crtc);
9606 }
f326038a 9607 spin_unlock(&dev->event_lock);
d6bbafa1
CW
9608}
9609
6b95a207
KH
9610static int intel_crtc_page_flip(struct drm_crtc *crtc,
9611 struct drm_framebuffer *fb,
ed8d1975
KP
9612 struct drm_pending_vblank_event *event,
9613 uint32_t page_flip_flags)
6b95a207
KH
9614{
9615 struct drm_device *dev = crtc->dev;
9616 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9617 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9618 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 9620 struct drm_plane *primary = crtc->primary;
a071fa00 9621 enum pipe pipe = intel_crtc->pipe;
6b95a207 9622 struct intel_unpin_work *work;
a4872ba6 9623 struct intel_engine_cs *ring;
52e68630 9624 int ret;
6b95a207 9625
2ff8fde1
MR
9626 /*
9627 * drm_mode_page_flip_ioctl() should already catch this, but double
9628 * check to be safe. In the future we may enable pageflipping from
9629 * a disabled primary plane.
9630 */
9631 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9632 return -EBUSY;
9633
e6a595d2 9634 /* Can't change pixel format via MI display flips. */
f4510a27 9635 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9636 return -EINVAL;
9637
9638 /*
9639 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9640 * Note that pitch changes could also affect these register.
9641 */
9642 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9643 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9644 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9645 return -EINVAL;
9646
f900db47
CW
9647 if (i915_terminally_wedged(&dev_priv->gpu_error))
9648 goto out_hang;
9649
b14c5679 9650 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9651 if (work == NULL)
9652 return -ENOMEM;
9653
6b95a207 9654 work->event = event;
b4a98e57 9655 work->crtc = crtc;
2ff8fde1 9656 work->old_fb_obj = intel_fb_obj(old_fb);
6b95a207
KH
9657 INIT_WORK(&work->work, intel_unpin_work_fn);
9658
87b6b101 9659 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9660 if (ret)
9661 goto free_work;
9662
6b95a207 9663 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 9664 spin_lock_irq(&dev->event_lock);
6b95a207 9665 if (intel_crtc->unpin_work) {
d6bbafa1
CW
9666 /* Before declaring the flip queue wedged, check if
9667 * the hardware completed the operation behind our backs.
9668 */
9669 if (__intel_pageflip_stall_check(dev, crtc)) {
9670 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9671 page_flip_completed(intel_crtc);
9672 } else {
9673 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 9674 spin_unlock_irq(&dev->event_lock);
468f0b44 9675
d6bbafa1
CW
9676 drm_crtc_vblank_put(crtc);
9677 kfree(work);
9678 return -EBUSY;
9679 }
6b95a207
KH
9680 }
9681 intel_crtc->unpin_work = work;
5e2d7afc 9682 spin_unlock_irq(&dev->event_lock);
6b95a207 9683
b4a98e57
CW
9684 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9685 flush_workqueue(dev_priv->wq);
9686
79158103
CW
9687 ret = i915_mutex_lock_interruptible(dev);
9688 if (ret)
9689 goto cleanup;
6b95a207 9690
75dfca80 9691 /* Reference the objects for the scheduled work. */
05394f39
CW
9692 drm_gem_object_reference(&work->old_fb_obj->base);
9693 drm_gem_object_reference(&obj->base);
6b95a207 9694
f4510a27 9695 crtc->primary->fb = fb;
96b099fd 9696
e1f99ce6 9697 work->pending_flip_obj = obj;
e1f99ce6 9698
b4a98e57 9699 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9700 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9701
75f7f3ec 9702 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 9703 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 9704
4fa62c89
VS
9705 if (IS_VALLEYVIEW(dev)) {
9706 ring = &dev_priv->ring[BCS];
8e09bf83
CW
9707 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9708 /* vlv: DISPLAY_FLIP fails to change tiling */
9709 ring = NULL;
48bf5b2d 9710 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 9711 ring = &dev_priv->ring[BCS];
4fa62c89 9712 } else if (INTEL_INFO(dev)->gen >= 7) {
41c52415 9713 ring = i915_gem_request_get_ring(obj->last_read_req);
4fa62c89
VS
9714 if (ring == NULL || ring->id != RCS)
9715 ring = &dev_priv->ring[BCS];
9716 } else {
9717 ring = &dev_priv->ring[RCS];
9718 }
9719
850c4cdc 9720 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
8c9f3aaf
JB
9721 if (ret)
9722 goto cleanup_pending;
6b95a207 9723
4fa62c89
VS
9724 work->gtt_offset =
9725 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9726
d6bbafa1 9727 if (use_mmio_flip(ring, obj)) {
84c33a64
SG
9728 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9729 page_flip_flags);
d6bbafa1
CW
9730 if (ret)
9731 goto cleanup_unpin;
9732
f06cc1b9
JH
9733 i915_gem_request_assign(&work->flip_queued_req,
9734 obj->last_write_req);
d6bbafa1 9735 } else {
84c33a64 9736 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
9737 page_flip_flags);
9738 if (ret)
9739 goto cleanup_unpin;
9740
f06cc1b9
JH
9741 i915_gem_request_assign(&work->flip_queued_req,
9742 intel_ring_get_request(ring));
d6bbafa1
CW
9743 }
9744
9745 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9746 work->enable_stall_check = true;
4fa62c89 9747
a071fa00
DV
9748 i915_gem_track_fb(work->old_fb_obj, obj,
9749 INTEL_FRONTBUFFER_PRIMARY(pipe));
9750
7ff0ebcc 9751 intel_fbc_disable(dev);
f99d7069 9752 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
9753 mutex_unlock(&dev->struct_mutex);
9754
e5510fac
JB
9755 trace_i915_flip_request(intel_crtc->plane, obj);
9756
6b95a207 9757 return 0;
96b099fd 9758
4fa62c89
VS
9759cleanup_unpin:
9760 intel_unpin_fb_obj(obj);
8c9f3aaf 9761cleanup_pending:
b4a98e57 9762 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9763 crtc->primary->fb = old_fb;
05394f39
CW
9764 drm_gem_object_unreference(&work->old_fb_obj->base);
9765 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9766 mutex_unlock(&dev->struct_mutex);
9767
79158103 9768cleanup:
5e2d7afc 9769 spin_lock_irq(&dev->event_lock);
96b099fd 9770 intel_crtc->unpin_work = NULL;
5e2d7afc 9771 spin_unlock_irq(&dev->event_lock);
96b099fd 9772
87b6b101 9773 drm_crtc_vblank_put(crtc);
7317c75e 9774free_work:
96b099fd
CW
9775 kfree(work);
9776
f900db47
CW
9777 if (ret == -EIO) {
9778out_hang:
53a366b9 9779 ret = intel_plane_restore(primary);
f0d3dad3 9780 if (ret == 0 && event) {
5e2d7afc 9781 spin_lock_irq(&dev->event_lock);
a071fa00 9782 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 9783 spin_unlock_irq(&dev->event_lock);
f0d3dad3 9784 }
f900db47 9785 }
96b099fd 9786 return ret;
6b95a207
KH
9787}
9788
f6e5b160 9789static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9790 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9791 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
9792 .atomic_begin = intel_begin_crtc_commit,
9793 .atomic_flush = intel_finish_crtc_commit,
f6e5b160
CW
9794};
9795
9a935856
DV
9796/**
9797 * intel_modeset_update_staged_output_state
9798 *
9799 * Updates the staged output configuration state, e.g. after we've read out the
9800 * current hw state.
9801 */
9802static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9803{
7668851f 9804 struct intel_crtc *crtc;
9a935856
DV
9805 struct intel_encoder *encoder;
9806 struct intel_connector *connector;
f6e5b160 9807
9a935856
DV
9808 list_for_each_entry(connector, &dev->mode_config.connector_list,
9809 base.head) {
9810 connector->new_encoder =
9811 to_intel_encoder(connector->base.encoder);
9812 }
f6e5b160 9813
b2784e15 9814 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9815 encoder->new_crtc =
9816 to_intel_crtc(encoder->base.crtc);
9817 }
7668851f 9818
d3fcc808 9819 for_each_intel_crtc(dev, crtc) {
7668851f 9820 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9821
9822 if (crtc->new_enabled)
6e3c9717 9823 crtc->new_config = crtc->config;
7bd0a8e7
VS
9824 else
9825 crtc->new_config = NULL;
7668851f 9826 }
f6e5b160
CW
9827}
9828
9a935856
DV
9829/**
9830 * intel_modeset_commit_output_state
9831 *
9832 * This function copies the stage display pipe configuration to the real one.
9833 */
9834static void intel_modeset_commit_output_state(struct drm_device *dev)
9835{
7668851f 9836 struct intel_crtc *crtc;
9a935856
DV
9837 struct intel_encoder *encoder;
9838 struct intel_connector *connector;
f6e5b160 9839
9a935856
DV
9840 list_for_each_entry(connector, &dev->mode_config.connector_list,
9841 base.head) {
9842 connector->base.encoder = &connector->new_encoder->base;
9843 }
f6e5b160 9844
b2784e15 9845 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9846 encoder->base.crtc = &encoder->new_crtc->base;
9847 }
7668851f 9848
d3fcc808 9849 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9850 crtc->base.enabled = crtc->new_enabled;
9851 }
9a935856
DV
9852}
9853
050f7aeb 9854static void
eba905b2 9855connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 9856 struct intel_crtc_state *pipe_config)
050f7aeb
DV
9857{
9858 int bpp = pipe_config->pipe_bpp;
9859
9860 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9861 connector->base.base.id,
c23cc417 9862 connector->base.name);
050f7aeb
DV
9863
9864 /* Don't use an invalid EDID bpc value */
9865 if (connector->base.display_info.bpc &&
9866 connector->base.display_info.bpc * 3 < bpp) {
9867 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9868 bpp, connector->base.display_info.bpc*3);
9869 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9870 }
9871
9872 /* Clamp bpp to 8 on screens without EDID 1.4 */
9873 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9874 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9875 bpp);
9876 pipe_config->pipe_bpp = 24;
9877 }
9878}
9879
4e53c2e0 9880static int
050f7aeb
DV
9881compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9882 struct drm_framebuffer *fb,
5cec258b 9883 struct intel_crtc_state *pipe_config)
4e53c2e0 9884{
050f7aeb
DV
9885 struct drm_device *dev = crtc->base.dev;
9886 struct intel_connector *connector;
4e53c2e0
DV
9887 int bpp;
9888
d42264b1
DV
9889 switch (fb->pixel_format) {
9890 case DRM_FORMAT_C8:
4e53c2e0
DV
9891 bpp = 8*3; /* since we go through a colormap */
9892 break;
d42264b1
DV
9893 case DRM_FORMAT_XRGB1555:
9894 case DRM_FORMAT_ARGB1555:
9895 /* checked in intel_framebuffer_init already */
9896 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9897 return -EINVAL;
9898 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9899 bpp = 6*3; /* min is 18bpp */
9900 break;
d42264b1
DV
9901 case DRM_FORMAT_XBGR8888:
9902 case DRM_FORMAT_ABGR8888:
9903 /* checked in intel_framebuffer_init already */
9904 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9905 return -EINVAL;
9906 case DRM_FORMAT_XRGB8888:
9907 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9908 bpp = 8*3;
9909 break;
d42264b1
DV
9910 case DRM_FORMAT_XRGB2101010:
9911 case DRM_FORMAT_ARGB2101010:
9912 case DRM_FORMAT_XBGR2101010:
9913 case DRM_FORMAT_ABGR2101010:
9914 /* checked in intel_framebuffer_init already */
9915 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9916 return -EINVAL;
4e53c2e0
DV
9917 bpp = 10*3;
9918 break;
baba133a 9919 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9920 default:
9921 DRM_DEBUG_KMS("unsupported depth\n");
9922 return -EINVAL;
9923 }
9924
4e53c2e0
DV
9925 pipe_config->pipe_bpp = bpp;
9926
9927 /* Clamp display bpp to EDID value */
9928 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9929 base.head) {
1b829e05
DV
9930 if (!connector->new_encoder ||
9931 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9932 continue;
9933
050f7aeb 9934 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9935 }
9936
9937 return bpp;
9938}
9939
644db711
DV
9940static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9941{
9942 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9943 "type: 0x%x flags: 0x%x\n",
1342830c 9944 mode->crtc_clock,
644db711
DV
9945 mode->crtc_hdisplay, mode->crtc_hsync_start,
9946 mode->crtc_hsync_end, mode->crtc_htotal,
9947 mode->crtc_vdisplay, mode->crtc_vsync_start,
9948 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9949}
9950
c0b03411 9951static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 9952 struct intel_crtc_state *pipe_config,
c0b03411
DV
9953 const char *context)
9954{
9955 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9956 context, pipe_name(crtc->pipe));
9957
9958 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9959 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9960 pipe_config->pipe_bpp, pipe_config->dither);
9961 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9962 pipe_config->has_pch_encoder,
9963 pipe_config->fdi_lanes,
9964 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9965 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9966 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9967 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9968 pipe_config->has_dp_encoder,
9969 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9970 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9971 pipe_config->dp_m_n.tu);
b95af8be
VK
9972
9973 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9974 pipe_config->has_dp_encoder,
9975 pipe_config->dp_m2_n2.gmch_m,
9976 pipe_config->dp_m2_n2.gmch_n,
9977 pipe_config->dp_m2_n2.link_m,
9978 pipe_config->dp_m2_n2.link_n,
9979 pipe_config->dp_m2_n2.tu);
9980
55072d19
DV
9981 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
9982 pipe_config->has_audio,
9983 pipe_config->has_infoframe);
9984
c0b03411 9985 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 9986 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 9987 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
9988 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
9989 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 9990 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9991 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9992 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9993 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9994 pipe_config->gmch_pfit.control,
9995 pipe_config->gmch_pfit.pgm_ratios,
9996 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9997 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9998 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9999 pipe_config->pch_pfit.size,
10000 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 10001 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 10002 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
10003}
10004
bc079e8b
VS
10005static bool encoders_cloneable(const struct intel_encoder *a,
10006 const struct intel_encoder *b)
accfc0c5 10007{
bc079e8b
VS
10008 /* masks could be asymmetric, so check both ways */
10009 return a == b || (a->cloneable & (1 << b->type) &&
10010 b->cloneable & (1 << a->type));
10011}
10012
10013static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10014 struct intel_encoder *encoder)
10015{
10016 struct drm_device *dev = crtc->base.dev;
10017 struct intel_encoder *source_encoder;
10018
b2784e15 10019 for_each_intel_encoder(dev, source_encoder) {
bc079e8b
VS
10020 if (source_encoder->new_crtc != crtc)
10021 continue;
10022
10023 if (!encoders_cloneable(encoder, source_encoder))
10024 return false;
10025 }
10026
10027 return true;
10028}
10029
10030static bool check_encoder_cloning(struct intel_crtc *crtc)
10031{
10032 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
10033 struct intel_encoder *encoder;
10034
b2784e15 10035 for_each_intel_encoder(dev, encoder) {
bc079e8b 10036 if (encoder->new_crtc != crtc)
accfc0c5
DV
10037 continue;
10038
bc079e8b
VS
10039 if (!check_single_encoder_cloning(crtc, encoder))
10040 return false;
accfc0c5
DV
10041 }
10042
bc079e8b 10043 return true;
accfc0c5
DV
10044}
10045
00f0b378
VS
10046static bool check_digital_port_conflicts(struct drm_device *dev)
10047{
10048 struct intel_connector *connector;
10049 unsigned int used_ports = 0;
10050
10051 /*
10052 * Walk the connector list instead of the encoder
10053 * list to detect the problem on ddi platforms
10054 * where there's just one encoder per digital port.
10055 */
10056 list_for_each_entry(connector,
10057 &dev->mode_config.connector_list, base.head) {
10058 struct intel_encoder *encoder = connector->new_encoder;
10059
10060 if (!encoder)
10061 continue;
10062
10063 WARN_ON(!encoder->new_crtc);
10064
10065 switch (encoder->type) {
10066 unsigned int port_mask;
10067 case INTEL_OUTPUT_UNKNOWN:
10068 if (WARN_ON(!HAS_DDI(dev)))
10069 break;
10070 case INTEL_OUTPUT_DISPLAYPORT:
10071 case INTEL_OUTPUT_HDMI:
10072 case INTEL_OUTPUT_EDP:
10073 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10074
10075 /* the same port mustn't appear more than once */
10076 if (used_ports & port_mask)
10077 return false;
10078
10079 used_ports |= port_mask;
10080 default:
10081 break;
10082 }
10083 }
10084
10085 return true;
10086}
10087
5cec258b 10088static struct intel_crtc_state *
b8cecdf5 10089intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 10090 struct drm_framebuffer *fb,
b8cecdf5 10091 struct drm_display_mode *mode)
ee7b9f93 10092{
7758a113 10093 struct drm_device *dev = crtc->dev;
7758a113 10094 struct intel_encoder *encoder;
5cec258b 10095 struct intel_crtc_state *pipe_config;
e29c22c0
DV
10096 int plane_bpp, ret = -EINVAL;
10097 bool retry = true;
ee7b9f93 10098
bc079e8b 10099 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
10100 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10101 return ERR_PTR(-EINVAL);
10102 }
10103
00f0b378
VS
10104 if (!check_digital_port_conflicts(dev)) {
10105 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10106 return ERR_PTR(-EINVAL);
10107 }
10108
b8cecdf5
DV
10109 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10110 if (!pipe_config)
7758a113
DV
10111 return ERR_PTR(-ENOMEM);
10112
2d112de7
ACO
10113 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10114 drm_mode_copy(&pipe_config->base.mode, mode);
37327abd 10115
e143a21c
DV
10116 pipe_config->cpu_transcoder =
10117 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10118 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10119
2960bc9c
ID
10120 /*
10121 * Sanitize sync polarity flags based on requested ones. If neither
10122 * positive or negative polarity is requested, treat this as meaning
10123 * negative polarity.
10124 */
2d112de7 10125 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 10126 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 10127 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 10128
2d112de7 10129 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 10130 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 10131 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 10132
050f7aeb
DV
10133 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10134 * plane pixel format and any sink constraints into account. Returns the
10135 * source plane bpp so that dithering can be selected on mismatches
10136 * after encoders and crtc also have had their say. */
10137 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10138 fb, pipe_config);
4e53c2e0
DV
10139 if (plane_bpp < 0)
10140 goto fail;
10141
e41a56be
VS
10142 /*
10143 * Determine the real pipe dimensions. Note that stereo modes can
10144 * increase the actual pipe size due to the frame doubling and
10145 * insertion of additional space for blanks between the frame. This
10146 * is stored in the crtc timings. We use the requested mode to do this
10147 * computation to clearly distinguish it from the adjusted mode, which
10148 * can be changed by the connectors in the below retry loop.
10149 */
2d112de7 10150 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
10151 &pipe_config->pipe_src_w,
10152 &pipe_config->pipe_src_h);
e41a56be 10153
e29c22c0 10154encoder_retry:
ef1b460d 10155 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10156 pipe_config->port_clock = 0;
ef1b460d 10157 pipe_config->pixel_multiplier = 1;
ff9a6750 10158
135c81b8 10159 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
10160 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10161 CRTC_STEREO_DOUBLE);
135c81b8 10162
7758a113
DV
10163 /* Pass our mode to the connectors and the CRTC to give them a chance to
10164 * adjust it according to limitations or connector properties, and also
10165 * a chance to reject the mode entirely.
47f1c6c9 10166 */
b2784e15 10167 for_each_intel_encoder(dev, encoder) {
47f1c6c9 10168
7758a113
DV
10169 if (&encoder->new_crtc->base != crtc)
10170 continue;
7ae89233 10171
efea6e8e
DV
10172 if (!(encoder->compute_config(encoder, pipe_config))) {
10173 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10174 goto fail;
10175 }
ee7b9f93 10176 }
47f1c6c9 10177
ff9a6750
DV
10178 /* Set default port clock if not overwritten by the encoder. Needs to be
10179 * done afterwards in case the encoder adjusts the mode. */
10180 if (!pipe_config->port_clock)
2d112de7 10181 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 10182 * pipe_config->pixel_multiplier;
ff9a6750 10183
a43f6e0f 10184 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10185 if (ret < 0) {
7758a113
DV
10186 DRM_DEBUG_KMS("CRTC fixup failed\n");
10187 goto fail;
ee7b9f93 10188 }
e29c22c0
DV
10189
10190 if (ret == RETRY) {
10191 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10192 ret = -EINVAL;
10193 goto fail;
10194 }
10195
10196 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10197 retry = false;
10198 goto encoder_retry;
10199 }
10200
4e53c2e0
DV
10201 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10202 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10203 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10204
b8cecdf5 10205 return pipe_config;
7758a113 10206fail:
b8cecdf5 10207 kfree(pipe_config);
e29c22c0 10208 return ERR_PTR(ret);
ee7b9f93 10209}
47f1c6c9 10210
e2e1ed41
DV
10211/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10212 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10213static void
10214intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10215 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10216{
10217 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10218 struct drm_device *dev = crtc->dev;
10219 struct intel_encoder *encoder;
10220 struct intel_connector *connector;
10221 struct drm_crtc *tmp_crtc;
79e53945 10222
e2e1ed41 10223 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10224
e2e1ed41
DV
10225 /* Check which crtcs have changed outputs connected to them, these need
10226 * to be part of the prepare_pipes mask. We don't (yet) support global
10227 * modeset across multiple crtcs, so modeset_pipes will only have one
10228 * bit set at most. */
10229 list_for_each_entry(connector, &dev->mode_config.connector_list,
10230 base.head) {
10231 if (connector->base.encoder == &connector->new_encoder->base)
10232 continue;
79e53945 10233
e2e1ed41
DV
10234 if (connector->base.encoder) {
10235 tmp_crtc = connector->base.encoder->crtc;
10236
10237 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10238 }
10239
10240 if (connector->new_encoder)
10241 *prepare_pipes |=
10242 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10243 }
10244
b2784e15 10245 for_each_intel_encoder(dev, encoder) {
e2e1ed41
DV
10246 if (encoder->base.crtc == &encoder->new_crtc->base)
10247 continue;
10248
10249 if (encoder->base.crtc) {
10250 tmp_crtc = encoder->base.crtc;
10251
10252 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10253 }
10254
10255 if (encoder->new_crtc)
10256 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10257 }
10258
7668851f 10259 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10260 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10261 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 10262 continue;
7e7d76c3 10263
7668851f 10264 if (!intel_crtc->new_enabled)
e2e1ed41 10265 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10266 else
10267 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10268 }
10269
e2e1ed41
DV
10270
10271 /* set_mode is also used to update properties on life display pipes. */
10272 intel_crtc = to_intel_crtc(crtc);
7668851f 10273 if (intel_crtc->new_enabled)
e2e1ed41
DV
10274 *prepare_pipes |= 1 << intel_crtc->pipe;
10275
b6c5164d
DV
10276 /*
10277 * For simplicity do a full modeset on any pipe where the output routing
10278 * changed. We could be more clever, but that would require us to be
10279 * more careful with calling the relevant encoder->mode_set functions.
10280 */
e2e1ed41
DV
10281 if (*prepare_pipes)
10282 *modeset_pipes = *prepare_pipes;
10283
10284 /* ... and mask these out. */
10285 *modeset_pipes &= ~(*disable_pipes);
10286 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10287
10288 /*
10289 * HACK: We don't (yet) fully support global modesets. intel_set_config
10290 * obies this rule, but the modeset restore mode of
10291 * intel_modeset_setup_hw_state does not.
10292 */
10293 *modeset_pipes &= 1 << intel_crtc->pipe;
10294 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10295
10296 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10297 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10298}
79e53945 10299
ea9d758d 10300static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10301{
ea9d758d 10302 struct drm_encoder *encoder;
f6e5b160 10303 struct drm_device *dev = crtc->dev;
f6e5b160 10304
ea9d758d
DV
10305 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10306 if (encoder->crtc == crtc)
10307 return true;
10308
10309 return false;
10310}
10311
10312static void
10313intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10314{
ba41c0de 10315 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d
DV
10316 struct intel_encoder *intel_encoder;
10317 struct intel_crtc *intel_crtc;
10318 struct drm_connector *connector;
10319
ba41c0de
DV
10320 intel_shared_dpll_commit(dev_priv);
10321
b2784e15 10322 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
10323 if (!intel_encoder->base.crtc)
10324 continue;
10325
10326 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10327
10328 if (prepare_pipes & (1 << intel_crtc->pipe))
10329 intel_encoder->connectors_active = false;
10330 }
10331
10332 intel_modeset_commit_output_state(dev);
10333
7668851f 10334 /* Double check state. */
d3fcc808 10335 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10336 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7 10337 WARN_ON(intel_crtc->new_config &&
6e3c9717 10338 intel_crtc->new_config != intel_crtc->config);
7bd0a8e7 10339 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
10340 }
10341
10342 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10343 if (!connector->encoder || !connector->encoder->crtc)
10344 continue;
10345
10346 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10347
10348 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10349 struct drm_property *dpms_property =
10350 dev->mode_config.dpms_property;
10351
ea9d758d 10352 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10353 drm_object_property_set_value(&connector->base,
68d34720
DV
10354 dpms_property,
10355 DRM_MODE_DPMS_ON);
ea9d758d
DV
10356
10357 intel_encoder = to_intel_encoder(connector->encoder);
10358 intel_encoder->connectors_active = true;
10359 }
10360 }
10361
10362}
10363
3bd26263 10364static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10365{
3bd26263 10366 int diff;
f1f644dc
JB
10367
10368 if (clock1 == clock2)
10369 return true;
10370
10371 if (!clock1 || !clock2)
10372 return false;
10373
10374 diff = abs(clock1 - clock2);
10375
10376 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10377 return true;
10378
10379 return false;
10380}
10381
25c5b266
DV
10382#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10383 list_for_each_entry((intel_crtc), \
10384 &(dev)->mode_config.crtc_list, \
10385 base.head) \
0973f18f 10386 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10387
0e8ffe1b 10388static bool
2fa2fe9a 10389intel_pipe_config_compare(struct drm_device *dev,
5cec258b
ACO
10390 struct intel_crtc_state *current_config,
10391 struct intel_crtc_state *pipe_config)
0e8ffe1b 10392{
66e985c0
DV
10393#define PIPE_CONF_CHECK_X(name) \
10394 if (current_config->name != pipe_config->name) { \
10395 DRM_ERROR("mismatch in " #name " " \
10396 "(expected 0x%08x, found 0x%08x)\n", \
10397 current_config->name, \
10398 pipe_config->name); \
10399 return false; \
10400 }
10401
08a24034
DV
10402#define PIPE_CONF_CHECK_I(name) \
10403 if (current_config->name != pipe_config->name) { \
10404 DRM_ERROR("mismatch in " #name " " \
10405 "(expected %i, found %i)\n", \
10406 current_config->name, \
10407 pipe_config->name); \
10408 return false; \
88adfff1
DV
10409 }
10410
b95af8be
VK
10411/* This is required for BDW+ where there is only one set of registers for
10412 * switching between high and low RR.
10413 * This macro can be used whenever a comparison has to be made between one
10414 * hw state and multiple sw state variables.
10415 */
10416#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10417 if ((current_config->name != pipe_config->name) && \
10418 (current_config->alt_name != pipe_config->name)) { \
10419 DRM_ERROR("mismatch in " #name " " \
10420 "(expected %i or %i, found %i)\n", \
10421 current_config->name, \
10422 current_config->alt_name, \
10423 pipe_config->name); \
10424 return false; \
10425 }
10426
1bd1bd80
DV
10427#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10428 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10429 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10430 "(expected %i, found %i)\n", \
10431 current_config->name & (mask), \
10432 pipe_config->name & (mask)); \
10433 return false; \
10434 }
10435
5e550656
VS
10436#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10437 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10438 DRM_ERROR("mismatch in " #name " " \
10439 "(expected %i, found %i)\n", \
10440 current_config->name, \
10441 pipe_config->name); \
10442 return false; \
10443 }
10444
bb760063
DV
10445#define PIPE_CONF_QUIRK(quirk) \
10446 ((current_config->quirks | pipe_config->quirks) & (quirk))
10447
eccb140b
DV
10448 PIPE_CONF_CHECK_I(cpu_transcoder);
10449
08a24034
DV
10450 PIPE_CONF_CHECK_I(has_pch_encoder);
10451 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10452 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10453 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10454 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10455 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10456 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10457
eb14cb74 10458 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10459
10460 if (INTEL_INFO(dev)->gen < 8) {
10461 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10462 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10463 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10464 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10465 PIPE_CONF_CHECK_I(dp_m_n.tu);
10466
10467 if (current_config->has_drrs) {
10468 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10469 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10470 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10471 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10472 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10473 }
10474 } else {
10475 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10476 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10477 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10478 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10479 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10480 }
eb14cb74 10481
2d112de7
ACO
10482 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10484 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10485 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10486 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10487 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 10488
2d112de7
ACO
10489 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10490 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10491 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10492 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10493 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10494 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 10495
c93f54cf 10496 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10497 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10498 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10499 IS_VALLEYVIEW(dev))
10500 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 10501 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 10502
9ed109a7
DV
10503 PIPE_CONF_CHECK_I(has_audio);
10504
2d112de7 10505 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
10506 DRM_MODE_FLAG_INTERLACE);
10507
bb760063 10508 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 10509 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 10510 DRM_MODE_FLAG_PHSYNC);
2d112de7 10511 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 10512 DRM_MODE_FLAG_NHSYNC);
2d112de7 10513 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 10514 DRM_MODE_FLAG_PVSYNC);
2d112de7 10515 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
10516 DRM_MODE_FLAG_NVSYNC);
10517 }
045ac3b5 10518
37327abd
VS
10519 PIPE_CONF_CHECK_I(pipe_src_w);
10520 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10521
9953599b
DV
10522 /*
10523 * FIXME: BIOS likes to set up a cloned config with lvds+external
10524 * screen. Since we don't yet re-compute the pipe config when moving
10525 * just the lvds port away to another pipe the sw tracking won't match.
10526 *
10527 * Proper atomic modesets with recomputed global state will fix this.
10528 * Until then just don't check gmch state for inherited modes.
10529 */
10530 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10531 PIPE_CONF_CHECK_I(gmch_pfit.control);
10532 /* pfit ratios are autocomputed by the hw on gen4+ */
10533 if (INTEL_INFO(dev)->gen < 4)
10534 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10535 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10536 }
10537
fd4daa9c
CW
10538 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10539 if (current_config->pch_pfit.enabled) {
10540 PIPE_CONF_CHECK_I(pch_pfit.pos);
10541 PIPE_CONF_CHECK_I(pch_pfit.size);
10542 }
2fa2fe9a 10543
e59150dc
JB
10544 /* BDW+ don't expose a synchronous way to read the state */
10545 if (IS_HASWELL(dev))
10546 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10547
282740f7
VS
10548 PIPE_CONF_CHECK_I(double_wide);
10549
26804afd
DV
10550 PIPE_CONF_CHECK_X(ddi_pll_sel);
10551
c0d43d62 10552 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10553 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10554 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10555 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10556 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10557 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
10558 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10559 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10560 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 10561
42571aef
VS
10562 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10563 PIPE_CONF_CHECK_I(pipe_bpp);
10564
2d112de7 10565 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 10566 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10567
66e985c0 10568#undef PIPE_CONF_CHECK_X
08a24034 10569#undef PIPE_CONF_CHECK_I
b95af8be 10570#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10571#undef PIPE_CONF_CHECK_FLAGS
5e550656 10572#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10573#undef PIPE_CONF_QUIRK
88adfff1 10574
0e8ffe1b
DV
10575 return true;
10576}
10577
08db6652
DL
10578static void check_wm_state(struct drm_device *dev)
10579{
10580 struct drm_i915_private *dev_priv = dev->dev_private;
10581 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10582 struct intel_crtc *intel_crtc;
10583 int plane;
10584
10585 if (INTEL_INFO(dev)->gen < 9)
10586 return;
10587
10588 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10589 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10590
10591 for_each_intel_crtc(dev, intel_crtc) {
10592 struct skl_ddb_entry *hw_entry, *sw_entry;
10593 const enum pipe pipe = intel_crtc->pipe;
10594
10595 if (!intel_crtc->active)
10596 continue;
10597
10598 /* planes */
10599 for_each_plane(pipe, plane) {
10600 hw_entry = &hw_ddb.plane[pipe][plane];
10601 sw_entry = &sw_ddb->plane[pipe][plane];
10602
10603 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10604 continue;
10605
10606 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10607 "(expected (%u,%u), found (%u,%u))\n",
10608 pipe_name(pipe), plane + 1,
10609 sw_entry->start, sw_entry->end,
10610 hw_entry->start, hw_entry->end);
10611 }
10612
10613 /* cursor */
10614 hw_entry = &hw_ddb.cursor[pipe];
10615 sw_entry = &sw_ddb->cursor[pipe];
10616
10617 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10618 continue;
10619
10620 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10621 "(expected (%u,%u), found (%u,%u))\n",
10622 pipe_name(pipe),
10623 sw_entry->start, sw_entry->end,
10624 hw_entry->start, hw_entry->end);
10625 }
10626}
10627
91d1b4bd
DV
10628static void
10629check_connector_state(struct drm_device *dev)
8af6cf88 10630{
8af6cf88
DV
10631 struct intel_connector *connector;
10632
10633 list_for_each_entry(connector, &dev->mode_config.connector_list,
10634 base.head) {
10635 /* This also checks the encoder/connector hw state with the
10636 * ->get_hw_state callbacks. */
10637 intel_connector_check_state(connector);
10638
e2c719b7 10639 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
8af6cf88
DV
10640 "connector's staged encoder doesn't match current encoder\n");
10641 }
91d1b4bd
DV
10642}
10643
10644static void
10645check_encoder_state(struct drm_device *dev)
10646{
10647 struct intel_encoder *encoder;
10648 struct intel_connector *connector;
8af6cf88 10649
b2784e15 10650 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10651 bool enabled = false;
10652 bool active = false;
10653 enum pipe pipe, tracked_pipe;
10654
10655 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10656 encoder->base.base.id,
8e329a03 10657 encoder->base.name);
8af6cf88 10658
e2c719b7 10659 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
8af6cf88 10660 "encoder's stage crtc doesn't match current crtc\n");
e2c719b7 10661 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
8af6cf88
DV
10662 "encoder's active_connectors set, but no crtc\n");
10663
10664 list_for_each_entry(connector, &dev->mode_config.connector_list,
10665 base.head) {
10666 if (connector->base.encoder != &encoder->base)
10667 continue;
10668 enabled = true;
10669 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10670 active = true;
10671 }
0e32b39c
DA
10672 /*
10673 * for MST connectors if we unplug the connector is gone
10674 * away but the encoder is still connected to a crtc
10675 * until a modeset happens in response to the hotplug.
10676 */
10677 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10678 continue;
10679
e2c719b7 10680 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
10681 "encoder's enabled state mismatch "
10682 "(expected %i, found %i)\n",
10683 !!encoder->base.crtc, enabled);
e2c719b7 10684 I915_STATE_WARN(active && !encoder->base.crtc,
8af6cf88
DV
10685 "active encoder with no crtc\n");
10686
e2c719b7 10687 I915_STATE_WARN(encoder->connectors_active != active,
8af6cf88
DV
10688 "encoder's computed active state doesn't match tracked active state "
10689 "(expected %i, found %i)\n", active, encoder->connectors_active);
10690
10691 active = encoder->get_hw_state(encoder, &pipe);
e2c719b7 10692 I915_STATE_WARN(active != encoder->connectors_active,
8af6cf88
DV
10693 "encoder's hw state doesn't match sw tracking "
10694 "(expected %i, found %i)\n",
10695 encoder->connectors_active, active);
10696
10697 if (!encoder->base.crtc)
10698 continue;
10699
10700 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
e2c719b7 10701 I915_STATE_WARN(active && pipe != tracked_pipe,
8af6cf88
DV
10702 "active encoder's pipe doesn't match"
10703 "(expected %i, found %i)\n",
10704 tracked_pipe, pipe);
10705
10706 }
91d1b4bd
DV
10707}
10708
10709static void
10710check_crtc_state(struct drm_device *dev)
10711{
fbee40df 10712 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10713 struct intel_crtc *crtc;
10714 struct intel_encoder *encoder;
5cec258b 10715 struct intel_crtc_state pipe_config;
8af6cf88 10716
d3fcc808 10717 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10718 bool enabled = false;
10719 bool active = false;
10720
045ac3b5
JB
10721 memset(&pipe_config, 0, sizeof(pipe_config));
10722
8af6cf88
DV
10723 DRM_DEBUG_KMS("[CRTC:%d]\n",
10724 crtc->base.base.id);
10725
e2c719b7 10726 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
8af6cf88
DV
10727 "active crtc, but not enabled in sw tracking\n");
10728
b2784e15 10729 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10730 if (encoder->base.crtc != &crtc->base)
10731 continue;
10732 enabled = true;
10733 if (encoder->connectors_active)
10734 active = true;
10735 }
6c49f241 10736
e2c719b7 10737 I915_STATE_WARN(active != crtc->active,
8af6cf88
DV
10738 "crtc's computed active state doesn't match tracked active state "
10739 "(expected %i, found %i)\n", active, crtc->active);
e2c719b7 10740 I915_STATE_WARN(enabled != crtc->base.enabled,
8af6cf88
DV
10741 "crtc's computed enabled state doesn't match tracked enabled state "
10742 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10743
0e8ffe1b
DV
10744 active = dev_priv->display.get_pipe_config(crtc,
10745 &pipe_config);
d62cf62a 10746
b6b5d049
VS
10747 /* hw state is inconsistent with the pipe quirk */
10748 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10749 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
10750 active = crtc->active;
10751
b2784e15 10752 for_each_intel_encoder(dev, encoder) {
3eaba51c 10753 enum pipe pipe;
6c49f241
DV
10754 if (encoder->base.crtc != &crtc->base)
10755 continue;
1d37b689 10756 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10757 encoder->get_config(encoder, &pipe_config);
10758 }
10759
e2c719b7 10760 I915_STATE_WARN(crtc->active != active,
0e8ffe1b
DV
10761 "crtc active state doesn't match with hw state "
10762 "(expected %i, found %i)\n", crtc->active, active);
10763
c0b03411 10764 if (active &&
6e3c9717 10765 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
e2c719b7 10766 I915_STATE_WARN(1, "pipe state doesn't match!\n");
c0b03411
DV
10767 intel_dump_pipe_config(crtc, &pipe_config,
10768 "[hw state]");
6e3c9717 10769 intel_dump_pipe_config(crtc, crtc->config,
c0b03411
DV
10770 "[sw state]");
10771 }
8af6cf88
DV
10772 }
10773}
10774
91d1b4bd
DV
10775static void
10776check_shared_dpll_state(struct drm_device *dev)
10777{
fbee40df 10778 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10779 struct intel_crtc *crtc;
10780 struct intel_dpll_hw_state dpll_hw_state;
10781 int i;
5358901f
DV
10782
10783 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10784 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10785 int enabled_crtcs = 0, active_crtcs = 0;
10786 bool active;
10787
10788 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10789
10790 DRM_DEBUG_KMS("%s\n", pll->name);
10791
10792 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10793
e2c719b7 10794 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 10795 "more active pll users than references: %i vs %i\n",
3e369b76 10796 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 10797 I915_STATE_WARN(pll->active && !pll->on,
5358901f 10798 "pll in active use but not on in sw tracking\n");
e2c719b7 10799 I915_STATE_WARN(pll->on && !pll->active,
35c95375 10800 "pll in on but not on in use in sw tracking\n");
e2c719b7 10801 I915_STATE_WARN(pll->on != active,
5358901f
DV
10802 "pll on state mismatch (expected %i, found %i)\n",
10803 pll->on, active);
10804
d3fcc808 10805 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10806 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10807 enabled_crtcs++;
10808 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10809 active_crtcs++;
10810 }
e2c719b7 10811 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
10812 "pll active crtcs mismatch (expected %i, found %i)\n",
10813 pll->active, active_crtcs);
e2c719b7 10814 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 10815 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 10816 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 10817
e2c719b7 10818 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
10819 sizeof(dpll_hw_state)),
10820 "pll hw state mismatch\n");
5358901f 10821 }
8af6cf88
DV
10822}
10823
91d1b4bd
DV
10824void
10825intel_modeset_check_state(struct drm_device *dev)
10826{
08db6652 10827 check_wm_state(dev);
91d1b4bd
DV
10828 check_connector_state(dev);
10829 check_encoder_state(dev);
10830 check_crtc_state(dev);
10831 check_shared_dpll_state(dev);
10832}
10833
5cec258b 10834void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
10835 int dotclock)
10836{
10837 /*
10838 * FDI already provided one idea for the dotclock.
10839 * Yell if the encoder disagrees.
10840 */
2d112de7 10841 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 10842 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 10843 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10844}
10845
80715b2f
VS
10846static void update_scanline_offset(struct intel_crtc *crtc)
10847{
10848 struct drm_device *dev = crtc->base.dev;
10849
10850 /*
10851 * The scanline counter increments at the leading edge of hsync.
10852 *
10853 * On most platforms it starts counting from vtotal-1 on the
10854 * first active line. That means the scanline counter value is
10855 * always one less than what we would expect. Ie. just after
10856 * start of vblank, which also occurs at start of hsync (on the
10857 * last active line), the scanline counter will read vblank_start-1.
10858 *
10859 * On gen2 the scanline counter starts counting from 1 instead
10860 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10861 * to keep the value positive), instead of adding one.
10862 *
10863 * On HSW+ the behaviour of the scanline counter depends on the output
10864 * type. For DP ports it behaves like most other platforms, but on HDMI
10865 * there's an extra 1 line difference. So we need to add two instead of
10866 * one to the value.
10867 */
10868 if (IS_GEN2(dev)) {
6e3c9717 10869 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
10870 int vtotal;
10871
10872 vtotal = mode->crtc_vtotal;
10873 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10874 vtotal /= 2;
10875
10876 crtc->scanline_offset = vtotal - 1;
10877 } else if (HAS_DDI(dev) &&
409ee761 10878 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
10879 crtc->scanline_offset = 2;
10880 } else
10881 crtc->scanline_offset = 1;
10882}
10883
5cec258b 10884static struct intel_crtc_state *
7f27126e
JB
10885intel_modeset_compute_config(struct drm_crtc *crtc,
10886 struct drm_display_mode *mode,
10887 struct drm_framebuffer *fb,
10888 unsigned *modeset_pipes,
10889 unsigned *prepare_pipes,
10890 unsigned *disable_pipes)
10891{
5cec258b 10892 struct intel_crtc_state *pipe_config = NULL;
7f27126e
JB
10893
10894 intel_modeset_affected_pipes(crtc, modeset_pipes,
10895 prepare_pipes, disable_pipes);
10896
10897 if ((*modeset_pipes) == 0)
10898 goto out;
10899
10900 /*
10901 * Note this needs changes when we start tracking multiple modes
10902 * and crtcs. At that point we'll need to compute the whole config
10903 * (i.e. one pipe_config for each crtc) rather than just the one
10904 * for this crtc.
10905 */
10906 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10907 if (IS_ERR(pipe_config)) {
10908 goto out;
10909 }
10910 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10911 "[modeset]");
7f27126e
JB
10912
10913out:
10914 return pipe_config;
10915}
10916
f30da187
DV
10917static int __intel_set_mode(struct drm_crtc *crtc,
10918 struct drm_display_mode *mode,
7f27126e 10919 int x, int y, struct drm_framebuffer *fb,
5cec258b 10920 struct intel_crtc_state *pipe_config,
7f27126e
JB
10921 unsigned modeset_pipes,
10922 unsigned prepare_pipes,
10923 unsigned disable_pipes)
a6778b3c
DV
10924{
10925 struct drm_device *dev = crtc->dev;
fbee40df 10926 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10927 struct drm_display_mode *saved_mode;
25c5b266 10928 struct intel_crtc *intel_crtc;
c0c36b94 10929 int ret = 0;
a6778b3c 10930
4b4b9238 10931 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10932 if (!saved_mode)
10933 return -ENOMEM;
a6778b3c 10934
3ac18232 10935 *saved_mode = crtc->mode;
a6778b3c 10936
b9950a13
VS
10937 if (modeset_pipes)
10938 to_intel_crtc(crtc)->new_config = pipe_config;
10939
30a970c6
JB
10940 /*
10941 * See if the config requires any additional preparation, e.g.
10942 * to adjust global state with pipes off. We need to do this
10943 * here so we can get the modeset_pipe updated config for the new
10944 * mode set on this crtc. For other crtcs we need to use the
10945 * adjusted_mode bits in the crtc directly.
10946 */
c164f833 10947 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10948 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10949
c164f833
VS
10950 /* may have added more to prepare_pipes than we should */
10951 prepare_pipes &= ~disable_pipes;
10952 }
10953
8bd31e67
ACO
10954 if (dev_priv->display.crtc_compute_clock) {
10955 unsigned clear_pipes = modeset_pipes | disable_pipes;
10956
10957 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10958 if (ret)
10959 goto done;
10960
10961 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
190f68c5
ACO
10962 struct intel_crtc_state *state = intel_crtc->new_config;
10963 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10964 state);
8bd31e67
ACO
10965 if (ret) {
10966 intel_shared_dpll_abort_config(dev_priv);
10967 goto done;
10968 }
10969 }
10970 }
10971
460da916
DV
10972 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10973 intel_crtc_disable(&intel_crtc->base);
10974
ea9d758d
DV
10975 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10976 if (intel_crtc->base.enabled)
10977 dev_priv->display.crtc_disable(&intel_crtc->base);
10978 }
a6778b3c 10979
6c4c86f5
DV
10980 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10981 * to set it here already despite that we pass it down the callchain.
7f27126e
JB
10982 *
10983 * Note we'll need to fix this up when we start tracking multiple
10984 * pipes; here we assume a single modeset_pipe and only track the
10985 * single crtc and mode.
f6e5b160 10986 */
b8cecdf5 10987 if (modeset_pipes) {
25c5b266 10988 crtc->mode = *mode;
b8cecdf5
DV
10989 /* mode_set/enable/disable functions rely on a correct pipe
10990 * config. */
f5de6e07 10991 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
c326c0a9
VS
10992
10993 /*
10994 * Calculate and store various constants which
10995 * are later needed by vblank and swap-completion
10996 * timestamping. They are derived from true hwmode.
10997 */
10998 drm_calc_timestamping_constants(crtc,
2d112de7 10999 &pipe_config->base.adjusted_mode);
b8cecdf5 11000 }
7758a113 11001
ea9d758d
DV
11002 /* Only after disabling all output pipelines that will be changed can we
11003 * update the the output configuration. */
11004 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 11005
50f6e502 11006 modeset_update_crtc_power_domains(dev);
47fab737 11007
a6778b3c
DV
11008 /* Set up the DPLL and any encoders state that needs to adjust or depend
11009 * on the DPLL.
f6e5b160 11010 */
25c5b266 11011 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
455a6808
GP
11012 struct drm_plane *primary = intel_crtc->base.primary;
11013 int vdisplay, hdisplay;
4c10794f 11014
455a6808
GP
11015 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11016 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11017 fb, 0, 0,
11018 hdisplay, vdisplay,
11019 x << 16, y << 16,
11020 hdisplay << 16, vdisplay << 16);
a6778b3c
DV
11021 }
11022
11023 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
11024 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11025 update_scanline_offset(intel_crtc);
11026
25c5b266 11027 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 11028 }
a6778b3c 11029
a6778b3c
DV
11030 /* FIXME: add subpixel order */
11031done:
4b4b9238 11032 if (ret && crtc->enabled)
3ac18232 11033 crtc->mode = *saved_mode;
a6778b3c 11034
3ac18232 11035 kfree(saved_mode);
a6778b3c 11036 return ret;
f6e5b160
CW
11037}
11038
7f27126e
JB
11039static int intel_set_mode_pipes(struct drm_crtc *crtc,
11040 struct drm_display_mode *mode,
11041 int x, int y, struct drm_framebuffer *fb,
5cec258b 11042 struct intel_crtc_state *pipe_config,
7f27126e
JB
11043 unsigned modeset_pipes,
11044 unsigned prepare_pipes,
11045 unsigned disable_pipes)
f30da187
DV
11046{
11047 int ret;
11048
7f27126e
JB
11049 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11050 prepare_pipes, disable_pipes);
f30da187
DV
11051
11052 if (ret == 0)
11053 intel_modeset_check_state(crtc->dev);
11054
11055 return ret;
11056}
11057
7f27126e
JB
11058static int intel_set_mode(struct drm_crtc *crtc,
11059 struct drm_display_mode *mode,
11060 int x, int y, struct drm_framebuffer *fb)
11061{
5cec258b 11062 struct intel_crtc_state *pipe_config;
7f27126e
JB
11063 unsigned modeset_pipes, prepare_pipes, disable_pipes;
11064
11065 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11066 &modeset_pipes,
11067 &prepare_pipes,
11068 &disable_pipes);
11069
11070 if (IS_ERR(pipe_config))
11071 return PTR_ERR(pipe_config);
11072
11073 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11074 modeset_pipes, prepare_pipes,
11075 disable_pipes);
11076}
11077
c0c36b94
CW
11078void intel_crtc_restore_mode(struct drm_crtc *crtc)
11079{
f4510a27 11080 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
11081}
11082
25c5b266
DV
11083#undef for_each_intel_crtc_masked
11084
d9e55608
DV
11085static void intel_set_config_free(struct intel_set_config *config)
11086{
11087 if (!config)
11088 return;
11089
1aa4b628
DV
11090 kfree(config->save_connector_encoders);
11091 kfree(config->save_encoder_crtcs);
7668851f 11092 kfree(config->save_crtc_enabled);
d9e55608
DV
11093 kfree(config);
11094}
11095
85f9eb71
DV
11096static int intel_set_config_save_state(struct drm_device *dev,
11097 struct intel_set_config *config)
11098{
7668851f 11099 struct drm_crtc *crtc;
85f9eb71
DV
11100 struct drm_encoder *encoder;
11101 struct drm_connector *connector;
11102 int count;
11103
7668851f
VS
11104 config->save_crtc_enabled =
11105 kcalloc(dev->mode_config.num_crtc,
11106 sizeof(bool), GFP_KERNEL);
11107 if (!config->save_crtc_enabled)
11108 return -ENOMEM;
11109
1aa4b628
DV
11110 config->save_encoder_crtcs =
11111 kcalloc(dev->mode_config.num_encoder,
11112 sizeof(struct drm_crtc *), GFP_KERNEL);
11113 if (!config->save_encoder_crtcs)
85f9eb71
DV
11114 return -ENOMEM;
11115
1aa4b628
DV
11116 config->save_connector_encoders =
11117 kcalloc(dev->mode_config.num_connector,
11118 sizeof(struct drm_encoder *), GFP_KERNEL);
11119 if (!config->save_connector_encoders)
85f9eb71
DV
11120 return -ENOMEM;
11121
11122 /* Copy data. Note that driver private data is not affected.
11123 * Should anything bad happen only the expected state is
11124 * restored, not the drivers personal bookkeeping.
11125 */
7668851f 11126 count = 0;
70e1e0ec 11127 for_each_crtc(dev, crtc) {
7668851f
VS
11128 config->save_crtc_enabled[count++] = crtc->enabled;
11129 }
11130
85f9eb71
DV
11131 count = 0;
11132 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 11133 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
11134 }
11135
11136 count = 0;
11137 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 11138 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
11139 }
11140
11141 return 0;
11142}
11143
11144static void intel_set_config_restore_state(struct drm_device *dev,
11145 struct intel_set_config *config)
11146{
7668851f 11147 struct intel_crtc *crtc;
9a935856
DV
11148 struct intel_encoder *encoder;
11149 struct intel_connector *connector;
85f9eb71
DV
11150 int count;
11151
7668851f 11152 count = 0;
d3fcc808 11153 for_each_intel_crtc(dev, crtc) {
7668851f 11154 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
11155
11156 if (crtc->new_enabled)
6e3c9717 11157 crtc->new_config = crtc->config;
7bd0a8e7
VS
11158 else
11159 crtc->new_config = NULL;
7668851f
VS
11160 }
11161
85f9eb71 11162 count = 0;
b2784e15 11163 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11164 encoder->new_crtc =
11165 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
11166 }
11167
11168 count = 0;
9a935856
DV
11169 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11170 connector->new_encoder =
11171 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11172 }
11173}
11174
e3de42b6 11175static bool
2e57f47d 11176is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11177{
11178 int i;
11179
2e57f47d
CW
11180 if (set->num_connectors == 0)
11181 return false;
11182
11183 if (WARN_ON(set->connectors == NULL))
11184 return false;
11185
11186 for (i = 0; i < set->num_connectors; i++)
11187 if (set->connectors[i]->encoder &&
11188 set->connectors[i]->encoder->crtc == set->crtc &&
11189 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11190 return true;
11191
11192 return false;
11193}
11194
5e2b584e
DV
11195static void
11196intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11197 struct intel_set_config *config)
11198{
11199
11200 /* We should be able to check here if the fb has the same properties
11201 * and then just flip_or_move it */
2e57f47d
CW
11202 if (is_crtc_connector_off(set)) {
11203 config->mode_changed = true;
f4510a27 11204 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11205 /*
11206 * If we have no fb, we can only flip as long as the crtc is
11207 * active, otherwise we need a full mode set. The crtc may
11208 * be active if we've only disabled the primary plane, or
11209 * in fastboot situations.
11210 */
f4510a27 11211 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11212 struct intel_crtc *intel_crtc =
11213 to_intel_crtc(set->crtc);
11214
3b150f08 11215 if (intel_crtc->active) {
319d9827
JB
11216 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11217 config->fb_changed = true;
11218 } else {
11219 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11220 config->mode_changed = true;
11221 }
5e2b584e
DV
11222 } else if (set->fb == NULL) {
11223 config->mode_changed = true;
72f4901e 11224 } else if (set->fb->pixel_format !=
f4510a27 11225 set->crtc->primary->fb->pixel_format) {
5e2b584e 11226 config->mode_changed = true;
e3de42b6 11227 } else {
5e2b584e 11228 config->fb_changed = true;
e3de42b6 11229 }
5e2b584e
DV
11230 }
11231
835c5873 11232 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11233 config->fb_changed = true;
11234
11235 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11236 DRM_DEBUG_KMS("modes are different, full mode set\n");
11237 drm_mode_debug_printmodeline(&set->crtc->mode);
11238 drm_mode_debug_printmodeline(set->mode);
11239 config->mode_changed = true;
11240 }
a1d95703
CW
11241
11242 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11243 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11244}
11245
2e431051 11246static int
9a935856
DV
11247intel_modeset_stage_output_state(struct drm_device *dev,
11248 struct drm_mode_set *set,
11249 struct intel_set_config *config)
50f56119 11250{
9a935856
DV
11251 struct intel_connector *connector;
11252 struct intel_encoder *encoder;
7668851f 11253 struct intel_crtc *crtc;
f3f08572 11254 int ro;
50f56119 11255
9abdda74 11256 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11257 * of connectors. For paranoia, double-check this. */
11258 WARN_ON(!set->fb && (set->num_connectors != 0));
11259 WARN_ON(set->fb && (set->num_connectors == 0));
11260
9a935856
DV
11261 list_for_each_entry(connector, &dev->mode_config.connector_list,
11262 base.head) {
11263 /* Otherwise traverse passed in connector list and get encoders
11264 * for them. */
50f56119 11265 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11266 if (set->connectors[ro] == &connector->base) {
0e32b39c 11267 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11268 break;
11269 }
11270 }
11271
9a935856
DV
11272 /* If we disable the crtc, disable all its connectors. Also, if
11273 * the connector is on the changing crtc but not on the new
11274 * connector list, disable it. */
11275 if ((!set->fb || ro == set->num_connectors) &&
11276 connector->base.encoder &&
11277 connector->base.encoder->crtc == set->crtc) {
11278 connector->new_encoder = NULL;
11279
11280 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11281 connector->base.base.id,
c23cc417 11282 connector->base.name);
9a935856
DV
11283 }
11284
11285
11286 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 11287 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 11288 config->mode_changed = true;
50f56119
DV
11289 }
11290 }
9a935856 11291 /* connector->new_encoder is now updated for all connectors. */
50f56119 11292
9a935856 11293 /* Update crtc of enabled connectors. */
9a935856
DV
11294 list_for_each_entry(connector, &dev->mode_config.connector_list,
11295 base.head) {
7668851f
VS
11296 struct drm_crtc *new_crtc;
11297
9a935856 11298 if (!connector->new_encoder)
50f56119
DV
11299 continue;
11300
9a935856 11301 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11302
11303 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11304 if (set->connectors[ro] == &connector->base)
50f56119
DV
11305 new_crtc = set->crtc;
11306 }
11307
11308 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11309 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11310 new_crtc)) {
5e2b584e 11311 return -EINVAL;
50f56119 11312 }
0e32b39c 11313 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11314
11315 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11316 connector->base.base.id,
c23cc417 11317 connector->base.name,
9a935856
DV
11318 new_crtc->base.id);
11319 }
11320
11321 /* Check for any encoders that needs to be disabled. */
b2784e15 11322 for_each_intel_encoder(dev, encoder) {
5a65f358 11323 int num_connectors = 0;
9a935856
DV
11324 list_for_each_entry(connector,
11325 &dev->mode_config.connector_list,
11326 base.head) {
11327 if (connector->new_encoder == encoder) {
11328 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11329 num_connectors++;
9a935856
DV
11330 }
11331 }
5a65f358
PZ
11332
11333 if (num_connectors == 0)
11334 encoder->new_crtc = NULL;
11335 else if (num_connectors > 1)
11336 return -EINVAL;
11337
9a935856
DV
11338 /* Only now check for crtc changes so we don't miss encoders
11339 * that will be disabled. */
11340 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 11341 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 11342 config->mode_changed = true;
50f56119
DV
11343 }
11344 }
9a935856 11345 /* Now we've also updated encoder->new_crtc for all encoders. */
0e32b39c
DA
11346 list_for_each_entry(connector, &dev->mode_config.connector_list,
11347 base.head) {
11348 if (connector->new_encoder)
11349 if (connector->new_encoder != connector->encoder)
11350 connector->encoder = connector->new_encoder;
11351 }
d3fcc808 11352 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11353 crtc->new_enabled = false;
11354
b2784e15 11355 for_each_intel_encoder(dev, encoder) {
7668851f
VS
11356 if (encoder->new_crtc == crtc) {
11357 crtc->new_enabled = true;
11358 break;
11359 }
11360 }
11361
11362 if (crtc->new_enabled != crtc->base.enabled) {
11363 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11364 crtc->new_enabled ? "en" : "dis");
11365 config->mode_changed = true;
11366 }
7bd0a8e7
VS
11367
11368 if (crtc->new_enabled)
6e3c9717 11369 crtc->new_config = crtc->config;
7bd0a8e7
VS
11370 else
11371 crtc->new_config = NULL;
7668851f
VS
11372 }
11373
2e431051
DV
11374 return 0;
11375}
11376
7d00a1f5
VS
11377static void disable_crtc_nofb(struct intel_crtc *crtc)
11378{
11379 struct drm_device *dev = crtc->base.dev;
11380 struct intel_encoder *encoder;
11381 struct intel_connector *connector;
11382
11383 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11384 pipe_name(crtc->pipe));
11385
11386 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11387 if (connector->new_encoder &&
11388 connector->new_encoder->new_crtc == crtc)
11389 connector->new_encoder = NULL;
11390 }
11391
b2784e15 11392 for_each_intel_encoder(dev, encoder) {
7d00a1f5
VS
11393 if (encoder->new_crtc == crtc)
11394 encoder->new_crtc = NULL;
11395 }
11396
11397 crtc->new_enabled = false;
7bd0a8e7 11398 crtc->new_config = NULL;
7d00a1f5
VS
11399}
11400
2e431051
DV
11401static int intel_crtc_set_config(struct drm_mode_set *set)
11402{
11403 struct drm_device *dev;
2e431051
DV
11404 struct drm_mode_set save_set;
11405 struct intel_set_config *config;
5cec258b 11406 struct intel_crtc_state *pipe_config;
50f52756 11407 unsigned modeset_pipes, prepare_pipes, disable_pipes;
2e431051 11408 int ret;
2e431051 11409
8d3e375e
DV
11410 BUG_ON(!set);
11411 BUG_ON(!set->crtc);
11412 BUG_ON(!set->crtc->helper_private);
2e431051 11413
7e53f3a4
DV
11414 /* Enforce sane interface api - has been abused by the fb helper. */
11415 BUG_ON(!set->mode && set->fb);
11416 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11417
2e431051
DV
11418 if (set->fb) {
11419 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11420 set->crtc->base.id, set->fb->base.id,
11421 (int)set->num_connectors, set->x, set->y);
11422 } else {
11423 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11424 }
11425
11426 dev = set->crtc->dev;
11427
11428 ret = -ENOMEM;
11429 config = kzalloc(sizeof(*config), GFP_KERNEL);
11430 if (!config)
11431 goto out_config;
11432
11433 ret = intel_set_config_save_state(dev, config);
11434 if (ret)
11435 goto out_config;
11436
11437 save_set.crtc = set->crtc;
11438 save_set.mode = &set->crtc->mode;
11439 save_set.x = set->crtc->x;
11440 save_set.y = set->crtc->y;
f4510a27 11441 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11442
11443 /* Compute whether we need a full modeset, only an fb base update or no
11444 * change at all. In the future we might also check whether only the
11445 * mode changed, e.g. for LVDS where we only change the panel fitter in
11446 * such cases. */
11447 intel_set_config_compute_mode_changes(set, config);
11448
9a935856 11449 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11450 if (ret)
11451 goto fail;
11452
50f52756
JB
11453 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11454 set->fb,
11455 &modeset_pipes,
11456 &prepare_pipes,
11457 &disable_pipes);
20664591 11458 if (IS_ERR(pipe_config)) {
6ac0483b 11459 ret = PTR_ERR(pipe_config);
50f52756 11460 goto fail;
20664591 11461 } else if (pipe_config) {
b9950a13 11462 if (pipe_config->has_audio !=
6e3c9717 11463 to_intel_crtc(set->crtc)->config->has_audio)
20664591
JB
11464 config->mode_changed = true;
11465
af15d2ce
JB
11466 /*
11467 * Note we have an issue here with infoframes: current code
11468 * only updates them on the full mode set path per hw
11469 * requirements. So here we should be checking for any
11470 * required changes and forcing a mode set.
11471 */
20664591 11472 }
50f52756
JB
11473
11474 /* set_mode will free it in the mode_changed case */
11475 if (!config->mode_changed)
11476 kfree(pipe_config);
11477
1f9954d0
JB
11478 intel_update_pipe_size(to_intel_crtc(set->crtc));
11479
5e2b584e 11480 if (config->mode_changed) {
50f52756
JB
11481 ret = intel_set_mode_pipes(set->crtc, set->mode,
11482 set->x, set->y, set->fb, pipe_config,
11483 modeset_pipes, prepare_pipes,
11484 disable_pipes);
5e2b584e 11485 } else if (config->fb_changed) {
3b150f08 11486 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
455a6808
GP
11487 struct drm_plane *primary = set->crtc->primary;
11488 int vdisplay, hdisplay;
3b150f08 11489
455a6808
GP
11490 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11491 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11492 0, 0, hdisplay, vdisplay,
11493 set->x << 16, set->y << 16,
11494 hdisplay << 16, vdisplay << 16);
3b150f08
MR
11495
11496 /*
11497 * We need to make sure the primary plane is re-enabled if it
11498 * has previously been turned off.
11499 */
11500 if (!intel_crtc->primary_enabled && ret == 0) {
11501 WARN_ON(!intel_crtc->active);
fdd508a6 11502 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
3b150f08
MR
11503 }
11504
7ca51a3a
JB
11505 /*
11506 * In the fastboot case this may be our only check of the
11507 * state after boot. It would be better to only do it on
11508 * the first update, but we don't have a nice way of doing that
11509 * (and really, set_config isn't used much for high freq page
11510 * flipping, so increasing its cost here shouldn't be a big
11511 * deal).
11512 */
d330a953 11513 if (i915.fastboot && ret == 0)
7ca51a3a 11514 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11515 }
11516
2d05eae1 11517 if (ret) {
bf67dfeb
DV
11518 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11519 set->crtc->base.id, ret);
50f56119 11520fail:
2d05eae1 11521 intel_set_config_restore_state(dev, config);
50f56119 11522
7d00a1f5
VS
11523 /*
11524 * HACK: if the pipe was on, but we didn't have a framebuffer,
11525 * force the pipe off to avoid oopsing in the modeset code
11526 * due to fb==NULL. This should only happen during boot since
11527 * we don't yet reconstruct the FB from the hardware state.
11528 */
11529 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11530 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11531
2d05eae1
CW
11532 /* Try to restore the config */
11533 if (config->mode_changed &&
11534 intel_set_mode(save_set.crtc, save_set.mode,
11535 save_set.x, save_set.y, save_set.fb))
11536 DRM_ERROR("failed to restore config after modeset failure\n");
11537 }
50f56119 11538
d9e55608
DV
11539out_config:
11540 intel_set_config_free(config);
50f56119
DV
11541 return ret;
11542}
f6e5b160
CW
11543
11544static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11545 .gamma_set = intel_crtc_gamma_set,
50f56119 11546 .set_config = intel_crtc_set_config,
f6e5b160
CW
11547 .destroy = intel_crtc_destroy,
11548 .page_flip = intel_crtc_page_flip,
11549};
11550
5358901f
DV
11551static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11552 struct intel_shared_dpll *pll,
11553 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11554{
5358901f 11555 uint32_t val;
ee7b9f93 11556
f458ebbc 11557 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
11558 return false;
11559
5358901f 11560 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11561 hw_state->dpll = val;
11562 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11563 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11564
11565 return val & DPLL_VCO_ENABLE;
11566}
11567
15bdd4cf
DV
11568static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11569 struct intel_shared_dpll *pll)
11570{
3e369b76
ACO
11571 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11572 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
11573}
11574
e7b903d2
DV
11575static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11576 struct intel_shared_dpll *pll)
11577{
e7b903d2 11578 /* PCH refclock must be enabled first */
89eff4be 11579 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11580
3e369b76 11581 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
11582
11583 /* Wait for the clocks to stabilize. */
11584 POSTING_READ(PCH_DPLL(pll->id));
11585 udelay(150);
11586
11587 /* The pixel multiplier can only be updated once the
11588 * DPLL is enabled and the clocks are stable.
11589 *
11590 * So write it again.
11591 */
3e369b76 11592 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 11593 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11594 udelay(200);
11595}
11596
11597static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11598 struct intel_shared_dpll *pll)
11599{
11600 struct drm_device *dev = dev_priv->dev;
11601 struct intel_crtc *crtc;
e7b903d2
DV
11602
11603 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11604 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11605 if (intel_crtc_to_shared_dpll(crtc) == pll)
11606 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11607 }
11608
15bdd4cf
DV
11609 I915_WRITE(PCH_DPLL(pll->id), 0);
11610 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11611 udelay(200);
11612}
11613
46edb027
DV
11614static char *ibx_pch_dpll_names[] = {
11615 "PCH DPLL A",
11616 "PCH DPLL B",
11617};
11618
7c74ade1 11619static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11620{
e7b903d2 11621 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11622 int i;
11623
7c74ade1 11624 dev_priv->num_shared_dpll = 2;
ee7b9f93 11625
e72f9fbf 11626 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11627 dev_priv->shared_dplls[i].id = i;
11628 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11629 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11630 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11631 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11632 dev_priv->shared_dplls[i].get_hw_state =
11633 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11634 }
11635}
11636
7c74ade1
DV
11637static void intel_shared_dpll_init(struct drm_device *dev)
11638{
e7b903d2 11639 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11640
9cd86933
DV
11641 if (HAS_DDI(dev))
11642 intel_ddi_pll_init(dev);
11643 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11644 ibx_pch_dpll_init(dev);
11645 else
11646 dev_priv->num_shared_dpll = 0;
11647
11648 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11649}
11650
6beb8c23
MR
11651/**
11652 * intel_prepare_plane_fb - Prepare fb for usage on plane
11653 * @plane: drm plane to prepare for
11654 * @fb: framebuffer to prepare for presentation
11655 *
11656 * Prepares a framebuffer for usage on a display plane. Generally this
11657 * involves pinning the underlying object and updating the frontbuffer tracking
11658 * bits. Some older platforms need special physical address handling for
11659 * cursor planes.
11660 *
11661 * Returns 0 on success, negative error code on failure.
11662 */
11663int
11664intel_prepare_plane_fb(struct drm_plane *plane,
11665 struct drm_framebuffer *fb)
465c120c
MR
11666{
11667 struct drm_device *dev = plane->dev;
6beb8c23
MR
11668 struct intel_plane *intel_plane = to_intel_plane(plane);
11669 enum pipe pipe = intel_plane->pipe;
11670 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11671 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11672 unsigned frontbuffer_bits = 0;
11673 int ret = 0;
465c120c 11674
ea2c67bb 11675 if (!obj)
465c120c
MR
11676 return 0;
11677
6beb8c23
MR
11678 switch (plane->type) {
11679 case DRM_PLANE_TYPE_PRIMARY:
11680 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11681 break;
11682 case DRM_PLANE_TYPE_CURSOR:
11683 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11684 break;
11685 case DRM_PLANE_TYPE_OVERLAY:
11686 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11687 break;
11688 }
465c120c 11689
6beb8c23 11690 mutex_lock(&dev->struct_mutex);
465c120c 11691
6beb8c23
MR
11692 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11693 INTEL_INFO(dev)->cursor_needs_physical) {
11694 int align = IS_I830(dev) ? 16 * 1024 : 256;
11695 ret = i915_gem_object_attach_phys(obj, align);
11696 if (ret)
11697 DRM_DEBUG_KMS("failed to attach phys object\n");
11698 } else {
11699 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11700 }
465c120c 11701
6beb8c23
MR
11702 if (ret == 0)
11703 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
fdd508a6 11704
4c34574f 11705 mutex_unlock(&dev->struct_mutex);
465c120c 11706
6beb8c23
MR
11707 return ret;
11708}
11709
38f3ce3a
MR
11710/**
11711 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11712 * @plane: drm plane to clean up for
11713 * @fb: old framebuffer that was on plane
11714 *
11715 * Cleans up a framebuffer that has just been removed from a plane.
11716 */
11717void
11718intel_cleanup_plane_fb(struct drm_plane *plane,
11719 struct drm_framebuffer *fb)
11720{
11721 struct drm_device *dev = plane->dev;
11722 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11723
11724 if (WARN_ON(!obj))
11725 return;
11726
11727 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11728 !INTEL_INFO(dev)->cursor_needs_physical) {
11729 mutex_lock(&dev->struct_mutex);
11730 intel_unpin_fb_obj(obj);
11731 mutex_unlock(&dev->struct_mutex);
11732 }
465c120c
MR
11733}
11734
11735static int
3c692a41
GP
11736intel_check_primary_plane(struct drm_plane *plane,
11737 struct intel_plane_state *state)
11738{
32b7eeec
MR
11739 struct drm_device *dev = plane->dev;
11740 struct drm_i915_private *dev_priv = dev->dev_private;
2b875c22 11741 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 11742 struct intel_crtc *intel_crtc;
32b7eeec 11743 struct intel_plane *intel_plane = to_intel_plane(plane);
2b875c22 11744 struct drm_framebuffer *fb = state->base.fb;
3c692a41
GP
11745 struct drm_rect *dest = &state->dst;
11746 struct drm_rect *src = &state->src;
11747 const struct drm_rect *clip = &state->clip;
465c120c
MR
11748 int ret;
11749
ea2c67bb
MR
11750 crtc = crtc ? crtc : plane->crtc;
11751 intel_crtc = to_intel_crtc(crtc);
11752
c59cb179
MR
11753 ret = drm_plane_helper_check_update(plane, crtc, fb,
11754 src, dest, clip,
11755 DRM_PLANE_HELPER_NO_SCALING,
11756 DRM_PLANE_HELPER_NO_SCALING,
11757 false, true, &state->visible);
11758 if (ret)
11759 return ret;
465c120c 11760
32b7eeec
MR
11761 if (intel_crtc->active) {
11762 intel_crtc->atomic.wait_for_flips = true;
11763
11764 /*
11765 * FBC does not work on some platforms for rotated
11766 * planes, so disable it when rotation is not 0 and
11767 * update it when rotation is set back to 0.
11768 *
11769 * FIXME: This is redundant with the fbc update done in
11770 * the primary plane enable function except that that
11771 * one is done too late. We eventually need to unify
11772 * this.
11773 */
11774 if (intel_crtc->primary_enabled &&
11775 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11776 dev_priv->fbc.plane == intel_crtc->plane &&
11777 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11778 intel_crtc->atomic.disable_fbc = true;
11779 }
11780
11781 if (state->visible) {
11782 /*
11783 * BDW signals flip done immediately if the plane
11784 * is disabled, even if the plane enable is already
11785 * armed to occur at the next vblank :(
11786 */
11787 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11788 intel_crtc->atomic.wait_vblank = true;
11789 }
11790
11791 intel_crtc->atomic.fb_bits |=
11792 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11793
11794 intel_crtc->atomic.update_fbc = true;
ccc759dc
GP
11795 }
11796
14af293f
GP
11797 return 0;
11798}
11799
11800static void
11801intel_commit_primary_plane(struct drm_plane *plane,
11802 struct intel_plane_state *state)
11803{
2b875c22
MR
11804 struct drm_crtc *crtc = state->base.crtc;
11805 struct drm_framebuffer *fb = state->base.fb;
11806 struct drm_device *dev = plane->dev;
14af293f 11807 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 11808 struct intel_crtc *intel_crtc;
14af293f 11809 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
14af293f
GP
11810 struct intel_plane *intel_plane = to_intel_plane(plane);
11811 struct drm_rect *src = &state->src;
11812
ea2c67bb
MR
11813 crtc = crtc ? crtc : plane->crtc;
11814 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
11815
11816 plane->fb = fb;
9dc806fc
MR
11817 crtc->x = src->x1 >> 16;
11818 crtc->y = src->y1 >> 16;
ccc759dc 11819
ccc759dc 11820 intel_plane->obj = obj;
4c34574f 11821
ccc759dc 11822 if (intel_crtc->active) {
ccc759dc 11823 if (state->visible) {
ccc759dc
GP
11824 /* FIXME: kill this fastboot hack */
11825 intel_update_pipe_size(intel_crtc);
465c120c 11826
ccc759dc 11827 intel_crtc->primary_enabled = true;
465c120c 11828
ccc759dc
GP
11829 dev_priv->display.update_primary_plane(crtc, plane->fb,
11830 crtc->x, crtc->y);
ccc759dc
GP
11831 } else {
11832 /*
11833 * If clipping results in a non-visible primary plane,
11834 * we'll disable the primary plane. Note that this is
11835 * a bit different than what happens if userspace
11836 * explicitly disables the plane by passing fb=0
11837 * because plane->fb still gets set and pinned.
11838 */
11839 intel_disable_primary_hw_plane(plane, crtc);
48404c1e 11840 }
ccc759dc 11841 }
465c120c
MR
11842}
11843
32b7eeec 11844static void intel_begin_crtc_commit(struct drm_crtc *crtc)
3c692a41 11845{
32b7eeec 11846 struct drm_device *dev = crtc->dev;
140fd38d 11847 struct drm_i915_private *dev_priv = dev->dev_private;
3c692a41 11848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb
MR
11849 struct intel_plane *intel_plane;
11850 struct drm_plane *p;
11851 unsigned fb_bits = 0;
11852
11853 /* Track fb's for any planes being disabled */
11854 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
11855 intel_plane = to_intel_plane(p);
11856
11857 if (intel_crtc->atomic.disabled_planes &
11858 (1 << drm_plane_index(p))) {
11859 switch (p->type) {
11860 case DRM_PLANE_TYPE_PRIMARY:
11861 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11862 break;
11863 case DRM_PLANE_TYPE_CURSOR:
11864 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11865 break;
11866 case DRM_PLANE_TYPE_OVERLAY:
11867 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11868 break;
11869 }
3c692a41 11870
ea2c67bb
MR
11871 mutex_lock(&dev->struct_mutex);
11872 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
11873 mutex_unlock(&dev->struct_mutex);
11874 }
11875 }
3c692a41 11876
32b7eeec
MR
11877 if (intel_crtc->atomic.wait_for_flips)
11878 intel_crtc_wait_for_pending_flips(crtc);
3c692a41 11879
32b7eeec
MR
11880 if (intel_crtc->atomic.disable_fbc)
11881 intel_fbc_disable(dev);
3c692a41 11882
32b7eeec
MR
11883 if (intel_crtc->atomic.pre_disable_primary)
11884 intel_pre_disable_primary(crtc);
3c692a41 11885
32b7eeec
MR
11886 if (intel_crtc->atomic.update_wm)
11887 intel_update_watermarks(crtc);
3c692a41 11888
32b7eeec 11889 intel_runtime_pm_get(dev_priv);
3c692a41 11890
c34c9ee4
MR
11891 /* Perform vblank evasion around commit operation */
11892 if (intel_crtc->active)
11893 intel_crtc->atomic.evade =
11894 intel_pipe_update_start(intel_crtc,
11895 &intel_crtc->atomic.start_vbl_count);
32b7eeec
MR
11896}
11897
11898static void intel_finish_crtc_commit(struct drm_crtc *crtc)
11899{
11900 struct drm_device *dev = crtc->dev;
11901 struct drm_i915_private *dev_priv = dev->dev_private;
11902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11903 struct drm_plane *p;
11904
c34c9ee4
MR
11905 if (intel_crtc->atomic.evade)
11906 intel_pipe_update_end(intel_crtc,
11907 intel_crtc->atomic.start_vbl_count);
3c692a41 11908
140fd38d 11909 intel_runtime_pm_put(dev_priv);
3c692a41 11910
32b7eeec
MR
11911 if (intel_crtc->atomic.wait_vblank)
11912 intel_wait_for_vblank(dev, intel_crtc->pipe);
11913
11914 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
11915
11916 if (intel_crtc->atomic.update_fbc) {
ccc759dc 11917 mutex_lock(&dev->struct_mutex);
7ff0ebcc 11918 intel_fbc_update(dev);
ccc759dc 11919 mutex_unlock(&dev->struct_mutex);
38f3ce3a 11920 }
3c692a41 11921
32b7eeec
MR
11922 if (intel_crtc->atomic.post_enable_primary)
11923 intel_post_enable_primary(crtc);
3c692a41 11924
32b7eeec
MR
11925 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
11926 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
11927 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
11928 false, false);
11929
11930 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
3c692a41
GP
11931}
11932
cf4c7c12 11933/**
4a3b8769
MR
11934 * intel_plane_destroy - destroy a plane
11935 * @plane: plane to destroy
cf4c7c12 11936 *
4a3b8769
MR
11937 * Common destruction function for all types of planes (primary, cursor,
11938 * sprite).
cf4c7c12 11939 */
4a3b8769 11940void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
11941{
11942 struct intel_plane *intel_plane = to_intel_plane(plane);
11943 drm_plane_cleanup(plane);
11944 kfree(intel_plane);
11945}
11946
11947static const struct drm_plane_funcs intel_primary_plane_funcs = {
ea2c67bb
MR
11948 .update_plane = drm_plane_helper_update,
11949 .disable_plane = drm_plane_helper_disable,
3d7d6510 11950 .destroy = intel_plane_destroy,
ea2c67bb
MR
11951 .set_property = intel_plane_set_property,
11952 .atomic_duplicate_state = intel_plane_duplicate_state,
11953 .atomic_destroy_state = intel_plane_destroy_state,
11954
465c120c
MR
11955};
11956
11957static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11958 int pipe)
11959{
11960 struct intel_plane *primary;
11961 const uint32_t *intel_primary_formats;
11962 int num_formats;
11963
11964 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11965 if (primary == NULL)
11966 return NULL;
11967
ea2c67bb
MR
11968 primary->base.state = intel_plane_duplicate_state(&primary->base);
11969 if (primary->base.state == NULL) {
11970 kfree(primary);
11971 return NULL;
11972 }
11973
465c120c
MR
11974 primary->can_scale = false;
11975 primary->max_downscale = 1;
11976 primary->pipe = pipe;
11977 primary->plane = pipe;
48404c1e 11978 primary->rotation = BIT(DRM_ROTATE_0);
c59cb179
MR
11979 primary->check_plane = intel_check_primary_plane;
11980 primary->commit_plane = intel_commit_primary_plane;
465c120c
MR
11981 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11982 primary->plane = !pipe;
11983
11984 if (INTEL_INFO(dev)->gen <= 3) {
11985 intel_primary_formats = intel_primary_formats_gen2;
11986 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11987 } else {
11988 intel_primary_formats = intel_primary_formats_gen4;
11989 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11990 }
11991
11992 drm_universal_plane_init(dev, &primary->base, 0,
11993 &intel_primary_plane_funcs,
11994 intel_primary_formats, num_formats,
11995 DRM_PLANE_TYPE_PRIMARY);
48404c1e
SJ
11996
11997 if (INTEL_INFO(dev)->gen >= 4) {
11998 if (!dev->mode_config.rotation_property)
11999 dev->mode_config.rotation_property =
12000 drm_mode_create_rotation_property(dev,
12001 BIT(DRM_ROTATE_0) |
12002 BIT(DRM_ROTATE_180));
12003 if (dev->mode_config.rotation_property)
12004 drm_object_attach_property(&primary->base.base,
12005 dev->mode_config.rotation_property,
12006 primary->rotation);
12007 }
12008
ea2c67bb
MR
12009 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12010
465c120c
MR
12011 return &primary->base;
12012}
12013
3d7d6510 12014static int
852e787c
GP
12015intel_check_cursor_plane(struct drm_plane *plane,
12016 struct intel_plane_state *state)
3d7d6510 12017{
2b875c22 12018 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 12019 struct drm_device *dev = plane->dev;
2b875c22 12020 struct drm_framebuffer *fb = state->base.fb;
852e787c
GP
12021 struct drm_rect *dest = &state->dst;
12022 struct drm_rect *src = &state->src;
12023 const struct drm_rect *clip = &state->clip;
757f9a3e 12024 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ea2c67bb 12025 struct intel_crtc *intel_crtc;
757f9a3e
GP
12026 unsigned stride;
12027 int ret;
3d7d6510 12028
ea2c67bb
MR
12029 crtc = crtc ? crtc : plane->crtc;
12030 intel_crtc = to_intel_crtc(crtc);
12031
757f9a3e 12032 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 12033 src, dest, clip,
3d7d6510
MR
12034 DRM_PLANE_HELPER_NO_SCALING,
12035 DRM_PLANE_HELPER_NO_SCALING,
852e787c 12036 true, true, &state->visible);
757f9a3e
GP
12037 if (ret)
12038 return ret;
12039
12040
12041 /* if we want to turn off the cursor ignore width and height */
12042 if (!obj)
32b7eeec 12043 goto finish;
757f9a3e 12044
757f9a3e 12045 /* Check for which cursor types we support */
ea2c67bb
MR
12046 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12047 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12048 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
12049 return -EINVAL;
12050 }
12051
ea2c67bb
MR
12052 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12053 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
12054 DRM_DEBUG_KMS("buffer is too small\n");
12055 return -ENOMEM;
12056 }
12057
e391ea88
GP
12058 if (fb == crtc->cursor->fb)
12059 return 0;
12060
757f9a3e
GP
12061 /* we only need to pin inside GTT if cursor is non-phy */
12062 mutex_lock(&dev->struct_mutex);
12063 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12064 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12065 ret = -EINVAL;
12066 }
12067 mutex_unlock(&dev->struct_mutex);
12068
32b7eeec
MR
12069finish:
12070 if (intel_crtc->active) {
ea2c67bb 12071 if (intel_crtc->cursor_width != state->base.crtc_w)
32b7eeec
MR
12072 intel_crtc->atomic.update_wm = true;
12073
12074 intel_crtc->atomic.fb_bits |=
12075 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12076 }
12077
757f9a3e 12078 return ret;
852e787c 12079}
3d7d6510 12080
f4a2cf29 12081static void
852e787c
GP
12082intel_commit_cursor_plane(struct drm_plane *plane,
12083 struct intel_plane_state *state)
12084{
2b875c22 12085 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
12086 struct drm_device *dev = plane->dev;
12087 struct intel_crtc *intel_crtc;
a919db90 12088 struct intel_plane *intel_plane = to_intel_plane(plane);
2b875c22 12089 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 12090 uint32_t addr;
852e787c 12091
ea2c67bb
MR
12092 crtc = crtc ? crtc : plane->crtc;
12093 intel_crtc = to_intel_crtc(crtc);
12094
2b875c22 12095 plane->fb = state->base.fb;
ea2c67bb
MR
12096 crtc->cursor_x = state->base.crtc_x;
12097 crtc->cursor_y = state->base.crtc_y;
12098
a919db90
SJ
12099 intel_plane->obj = obj;
12100
a912f12f
GP
12101 if (intel_crtc->cursor_bo == obj)
12102 goto update;
4ed91096 12103
f4a2cf29 12104 if (!obj)
a912f12f 12105 addr = 0;
f4a2cf29 12106 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 12107 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 12108 else
a912f12f 12109 addr = obj->phys_handle->busaddr;
852e787c 12110
a912f12f
GP
12111 intel_crtc->cursor_addr = addr;
12112 intel_crtc->cursor_bo = obj;
12113update:
ea2c67bb
MR
12114 intel_crtc->cursor_width = state->base.crtc_w;
12115 intel_crtc->cursor_height = state->base.crtc_h;
852e787c 12116
32b7eeec 12117 if (intel_crtc->active)
a912f12f 12118 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
12119}
12120
3d7d6510 12121static const struct drm_plane_funcs intel_cursor_plane_funcs = {
ea2c67bb
MR
12122 .update_plane = drm_plane_helper_update,
12123 .disable_plane = drm_plane_helper_disable,
3d7d6510 12124 .destroy = intel_plane_destroy,
4398ad45 12125 .set_property = intel_plane_set_property,
ea2c67bb
MR
12126 .atomic_duplicate_state = intel_plane_duplicate_state,
12127 .atomic_destroy_state = intel_plane_destroy_state,
3d7d6510
MR
12128};
12129
12130static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12131 int pipe)
12132{
12133 struct intel_plane *cursor;
12134
12135 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12136 if (cursor == NULL)
12137 return NULL;
12138
ea2c67bb
MR
12139 cursor->base.state = intel_plane_duplicate_state(&cursor->base);
12140 if (cursor->base.state == NULL) {
12141 kfree(cursor);
12142 return NULL;
12143 }
12144
3d7d6510
MR
12145 cursor->can_scale = false;
12146 cursor->max_downscale = 1;
12147 cursor->pipe = pipe;
12148 cursor->plane = pipe;
4398ad45 12149 cursor->rotation = BIT(DRM_ROTATE_0);
c59cb179
MR
12150 cursor->check_plane = intel_check_cursor_plane;
12151 cursor->commit_plane = intel_commit_cursor_plane;
3d7d6510
MR
12152
12153 drm_universal_plane_init(dev, &cursor->base, 0,
12154 &intel_cursor_plane_funcs,
12155 intel_cursor_formats,
12156 ARRAY_SIZE(intel_cursor_formats),
12157 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
12158
12159 if (INTEL_INFO(dev)->gen >= 4) {
12160 if (!dev->mode_config.rotation_property)
12161 dev->mode_config.rotation_property =
12162 drm_mode_create_rotation_property(dev,
12163 BIT(DRM_ROTATE_0) |
12164 BIT(DRM_ROTATE_180));
12165 if (dev->mode_config.rotation_property)
12166 drm_object_attach_property(&cursor->base.base,
12167 dev->mode_config.rotation_property,
12168 cursor->rotation);
12169 }
12170
ea2c67bb
MR
12171 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12172
3d7d6510
MR
12173 return &cursor->base;
12174}
12175
b358d0a6 12176static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 12177{
fbee40df 12178 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 12179 struct intel_crtc *intel_crtc;
f5de6e07 12180 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
12181 struct drm_plane *primary = NULL;
12182 struct drm_plane *cursor = NULL;
465c120c 12183 int i, ret;
79e53945 12184
955382f3 12185 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
12186 if (intel_crtc == NULL)
12187 return;
12188
f5de6e07
ACO
12189 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12190 if (!crtc_state)
12191 goto fail;
12192 intel_crtc_set_state(intel_crtc, crtc_state);
12193
465c120c 12194 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
12195 if (!primary)
12196 goto fail;
12197
12198 cursor = intel_cursor_plane_create(dev, pipe);
12199 if (!cursor)
12200 goto fail;
12201
465c120c 12202 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
12203 cursor, &intel_crtc_funcs);
12204 if (ret)
12205 goto fail;
79e53945
JB
12206
12207 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
12208 for (i = 0; i < 256; i++) {
12209 intel_crtc->lut_r[i] = i;
12210 intel_crtc->lut_g[i] = i;
12211 intel_crtc->lut_b[i] = i;
12212 }
12213
1f1c2e24
VS
12214 /*
12215 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 12216 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 12217 */
80824003
JB
12218 intel_crtc->pipe = pipe;
12219 intel_crtc->plane = pipe;
3a77c4c4 12220 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 12221 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 12222 intel_crtc->plane = !pipe;
80824003
JB
12223 }
12224
4b0e333e
CW
12225 intel_crtc->cursor_base = ~0;
12226 intel_crtc->cursor_cntl = ~0;
dc41c154 12227 intel_crtc->cursor_size = ~0;
8d7849db 12228
22fd0fab
JB
12229 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12230 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12231 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12232 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12233
9362c7c5
ACO
12234 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12235
79e53945 12236 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
12237
12238 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
12239 return;
12240
12241fail:
12242 if (primary)
12243 drm_plane_cleanup(primary);
12244 if (cursor)
12245 drm_plane_cleanup(cursor);
f5de6e07 12246 kfree(crtc_state);
3d7d6510 12247 kfree(intel_crtc);
79e53945
JB
12248}
12249
752aa88a
JB
12250enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12251{
12252 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 12253 struct drm_device *dev = connector->base.dev;
752aa88a 12254
51fd371b 12255 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 12256
d3babd3f 12257 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
12258 return INVALID_PIPE;
12259
12260 return to_intel_crtc(encoder->crtc)->pipe;
12261}
12262
08d7b3d1 12263int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 12264 struct drm_file *file)
08d7b3d1 12265{
08d7b3d1 12266 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 12267 struct drm_crtc *drmmode_crtc;
c05422d5 12268 struct intel_crtc *crtc;
08d7b3d1 12269
1cff8f6b
DV
12270 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12271 return -ENODEV;
08d7b3d1 12272
7707e653 12273 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 12274
7707e653 12275 if (!drmmode_crtc) {
08d7b3d1 12276 DRM_ERROR("no such CRTC id\n");
3f2c2057 12277 return -ENOENT;
08d7b3d1
CW
12278 }
12279
7707e653 12280 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 12281 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 12282
c05422d5 12283 return 0;
08d7b3d1
CW
12284}
12285
66a9278e 12286static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 12287{
66a9278e
DV
12288 struct drm_device *dev = encoder->base.dev;
12289 struct intel_encoder *source_encoder;
79e53945 12290 int index_mask = 0;
79e53945
JB
12291 int entry = 0;
12292
b2784e15 12293 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 12294 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
12295 index_mask |= (1 << entry);
12296
79e53945
JB
12297 entry++;
12298 }
4ef69c7a 12299
79e53945
JB
12300 return index_mask;
12301}
12302
4d302442
CW
12303static bool has_edp_a(struct drm_device *dev)
12304{
12305 struct drm_i915_private *dev_priv = dev->dev_private;
12306
12307 if (!IS_MOBILE(dev))
12308 return false;
12309
12310 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12311 return false;
12312
e3589908 12313 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
12314 return false;
12315
12316 return true;
12317}
12318
84b4e042
JB
12319static bool intel_crt_present(struct drm_device *dev)
12320{
12321 struct drm_i915_private *dev_priv = dev->dev_private;
12322
884497ed
DL
12323 if (INTEL_INFO(dev)->gen >= 9)
12324 return false;
12325
cf404ce4 12326 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
12327 return false;
12328
12329 if (IS_CHERRYVIEW(dev))
12330 return false;
12331
12332 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12333 return false;
12334
12335 return true;
12336}
12337
79e53945
JB
12338static void intel_setup_outputs(struct drm_device *dev)
12339{
725e30ad 12340 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 12341 struct intel_encoder *encoder;
cb0953d7 12342 bool dpd_is_edp = false;
79e53945 12343
c9093354 12344 intel_lvds_init(dev);
79e53945 12345
84b4e042 12346 if (intel_crt_present(dev))
79935fca 12347 intel_crt_init(dev);
cb0953d7 12348
affa9354 12349 if (HAS_DDI(dev)) {
0e72a5b5
ED
12350 int found;
12351
12352 /* Haswell uses DDI functions to detect digital outputs */
12353 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12354 /* DDI A only supports eDP */
12355 if (found)
12356 intel_ddi_init(dev, PORT_A);
12357
12358 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12359 * register */
12360 found = I915_READ(SFUSE_STRAP);
12361
12362 if (found & SFUSE_STRAP_DDIB_DETECTED)
12363 intel_ddi_init(dev, PORT_B);
12364 if (found & SFUSE_STRAP_DDIC_DETECTED)
12365 intel_ddi_init(dev, PORT_C);
12366 if (found & SFUSE_STRAP_DDID_DETECTED)
12367 intel_ddi_init(dev, PORT_D);
12368 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12369 int found;
5d8a7752 12370 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12371
12372 if (has_edp_a(dev))
12373 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12374
dc0fa718 12375 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12376 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12377 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12378 if (!found)
e2debe91 12379 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12380 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12381 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12382 }
12383
dc0fa718 12384 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12385 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12386
dc0fa718 12387 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12388 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12389
5eb08b69 12390 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12391 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12392
270b3042 12393 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12394 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12395 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
12396 /*
12397 * The DP_DETECTED bit is the latched state of the DDC
12398 * SDA pin at boot. However since eDP doesn't require DDC
12399 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12400 * eDP ports may have been muxed to an alternate function.
12401 * Thus we can't rely on the DP_DETECTED bit alone to detect
12402 * eDP ports. Consult the VBT as well as DP_DETECTED to
12403 * detect eDP ports.
12404 */
d2182a66
VS
12405 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12406 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
12407 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12408 PORT_B);
e17ac6db
VS
12409 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12410 intel_dp_is_edp(dev, PORT_B))
12411 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 12412
d2182a66
VS
12413 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12414 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
12415 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12416 PORT_C);
e17ac6db
VS
12417 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12418 intel_dp_is_edp(dev, PORT_C))
12419 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 12420
9418c1f1 12421 if (IS_CHERRYVIEW(dev)) {
e17ac6db 12422 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
12423 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12424 PORT_D);
e17ac6db
VS
12425 /* eDP not supported on port D, so don't check VBT */
12426 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12427 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
12428 }
12429
3cfca973 12430 intel_dsi_init(dev);
103a196f 12431 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12432 bool found = false;
7d57382e 12433
e2debe91 12434 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12435 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12436 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12437 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12438 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12439 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12440 }
27185ae1 12441
e7281eab 12442 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12443 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12444 }
13520b05
KH
12445
12446 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12447
e2debe91 12448 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12449 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12450 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12451 }
27185ae1 12452
e2debe91 12453 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12454
b01f2c3a
JB
12455 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12456 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12457 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12458 }
e7281eab 12459 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12460 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12461 }
27185ae1 12462
b01f2c3a 12463 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12464 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12465 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12466 } else if (IS_GEN2(dev))
79e53945
JB
12467 intel_dvo_init(dev);
12468
103a196f 12469 if (SUPPORTS_TV(dev))
79e53945
JB
12470 intel_tv_init(dev);
12471
0bc12bcb 12472 intel_psr_init(dev);
7c8f8a70 12473
b2784e15 12474 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
12475 encoder->base.possible_crtcs = encoder->crtc_mask;
12476 encoder->base.possible_clones =
66a9278e 12477 intel_encoder_clones(encoder);
79e53945 12478 }
47356eb6 12479
dde86e2d 12480 intel_init_pch_refclk(dev);
270b3042
DV
12481
12482 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12483}
12484
12485static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12486{
60a5ca01 12487 struct drm_device *dev = fb->dev;
79e53945 12488 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12489
ef2d633e 12490 drm_framebuffer_cleanup(fb);
60a5ca01 12491 mutex_lock(&dev->struct_mutex);
ef2d633e 12492 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12493 drm_gem_object_unreference(&intel_fb->obj->base);
12494 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12495 kfree(intel_fb);
12496}
12497
12498static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12499 struct drm_file *file,
79e53945
JB
12500 unsigned int *handle)
12501{
12502 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12503 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12504
05394f39 12505 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12506}
12507
12508static const struct drm_framebuffer_funcs intel_fb_funcs = {
12509 .destroy = intel_user_framebuffer_destroy,
12510 .create_handle = intel_user_framebuffer_create_handle,
12511};
12512
b5ea642a
DV
12513static int intel_framebuffer_init(struct drm_device *dev,
12514 struct intel_framebuffer *intel_fb,
12515 struct drm_mode_fb_cmd2 *mode_cmd,
12516 struct drm_i915_gem_object *obj)
79e53945 12517{
a57ce0b2 12518 int aligned_height;
a35cdaa0 12519 int pitch_limit;
79e53945
JB
12520 int ret;
12521
dd4916c5
DV
12522 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12523
c16ed4be
CW
12524 if (obj->tiling_mode == I915_TILING_Y) {
12525 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 12526 return -EINVAL;
c16ed4be 12527 }
57cd6508 12528
c16ed4be
CW
12529 if (mode_cmd->pitches[0] & 63) {
12530 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12531 mode_cmd->pitches[0]);
57cd6508 12532 return -EINVAL;
c16ed4be 12533 }
57cd6508 12534
a35cdaa0
CW
12535 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12536 pitch_limit = 32*1024;
12537 } else if (INTEL_INFO(dev)->gen >= 4) {
12538 if (obj->tiling_mode)
12539 pitch_limit = 16*1024;
12540 else
12541 pitch_limit = 32*1024;
12542 } else if (INTEL_INFO(dev)->gen >= 3) {
12543 if (obj->tiling_mode)
12544 pitch_limit = 8*1024;
12545 else
12546 pitch_limit = 16*1024;
12547 } else
12548 /* XXX DSPC is limited to 4k tiled */
12549 pitch_limit = 8*1024;
12550
12551 if (mode_cmd->pitches[0] > pitch_limit) {
12552 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12553 obj->tiling_mode ? "tiled" : "linear",
12554 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12555 return -EINVAL;
c16ed4be 12556 }
5d7bd705
VS
12557
12558 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
12559 mode_cmd->pitches[0] != obj->stride) {
12560 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12561 mode_cmd->pitches[0], obj->stride);
5d7bd705 12562 return -EINVAL;
c16ed4be 12563 }
5d7bd705 12564
57779d06 12565 /* Reject formats not supported by any plane early. */
308e5bcb 12566 switch (mode_cmd->pixel_format) {
57779d06 12567 case DRM_FORMAT_C8:
04b3924d
VS
12568 case DRM_FORMAT_RGB565:
12569 case DRM_FORMAT_XRGB8888:
12570 case DRM_FORMAT_ARGB8888:
57779d06
VS
12571 break;
12572 case DRM_FORMAT_XRGB1555:
12573 case DRM_FORMAT_ARGB1555:
c16ed4be 12574 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12575 DRM_DEBUG("unsupported pixel format: %s\n",
12576 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12577 return -EINVAL;
c16ed4be 12578 }
57779d06
VS
12579 break;
12580 case DRM_FORMAT_XBGR8888:
12581 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12582 case DRM_FORMAT_XRGB2101010:
12583 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12584 case DRM_FORMAT_XBGR2101010:
12585 case DRM_FORMAT_ABGR2101010:
c16ed4be 12586 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12587 DRM_DEBUG("unsupported pixel format: %s\n",
12588 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12589 return -EINVAL;
c16ed4be 12590 }
b5626747 12591 break;
04b3924d
VS
12592 case DRM_FORMAT_YUYV:
12593 case DRM_FORMAT_UYVY:
12594 case DRM_FORMAT_YVYU:
12595 case DRM_FORMAT_VYUY:
c16ed4be 12596 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12597 DRM_DEBUG("unsupported pixel format: %s\n",
12598 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12599 return -EINVAL;
c16ed4be 12600 }
57cd6508
CW
12601 break;
12602 default:
4ee62c76
VS
12603 DRM_DEBUG("unsupported pixel format: %s\n",
12604 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
12605 return -EINVAL;
12606 }
12607
90f9a336
VS
12608 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12609 if (mode_cmd->offsets[0] != 0)
12610 return -EINVAL;
12611
a57ce0b2
JB
12612 aligned_height = intel_align_height(dev, mode_cmd->height,
12613 obj->tiling_mode);
53155c0a
DV
12614 /* FIXME drm helper for size checks (especially planar formats)? */
12615 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12616 return -EINVAL;
12617
c7d73f6a
DV
12618 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12619 intel_fb->obj = obj;
80075d49 12620 intel_fb->obj->framebuffer_references++;
c7d73f6a 12621
79e53945
JB
12622 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12623 if (ret) {
12624 DRM_ERROR("framebuffer init failed %d\n", ret);
12625 return ret;
12626 }
12627
79e53945
JB
12628 return 0;
12629}
12630
79e53945
JB
12631static struct drm_framebuffer *
12632intel_user_framebuffer_create(struct drm_device *dev,
12633 struct drm_file *filp,
308e5bcb 12634 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 12635{
05394f39 12636 struct drm_i915_gem_object *obj;
79e53945 12637
308e5bcb
JB
12638 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12639 mode_cmd->handles[0]));
c8725226 12640 if (&obj->base == NULL)
cce13ff7 12641 return ERR_PTR(-ENOENT);
79e53945 12642
d2dff872 12643 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
12644}
12645
4520f53a 12646#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 12647static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
12648{
12649}
12650#endif
12651
79e53945 12652static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 12653 .fb_create = intel_user_framebuffer_create,
0632fef6 12654 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
12655};
12656
e70236a8
JB
12657/* Set up chip specific display functions */
12658static void intel_init_display(struct drm_device *dev)
12659{
12660 struct drm_i915_private *dev_priv = dev->dev_private;
12661
ee9300bb
DV
12662 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12663 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
12664 else if (IS_CHERRYVIEW(dev))
12665 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
12666 else if (IS_VALLEYVIEW(dev))
12667 dev_priv->display.find_dpll = vlv_find_best_dpll;
12668 else if (IS_PINEVIEW(dev))
12669 dev_priv->display.find_dpll = pnv_find_best_dpll;
12670 else
12671 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12672
affa9354 12673 if (HAS_DDI(dev)) {
0e8ffe1b 12674 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 12675 dev_priv->display.get_plane_config = ironlake_get_plane_config;
797d0259
ACO
12676 dev_priv->display.crtc_compute_clock =
12677 haswell_crtc_compute_clock;
4f771f10
PZ
12678 dev_priv->display.crtc_enable = haswell_crtc_enable;
12679 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 12680 dev_priv->display.off = ironlake_crtc_off;
70d21f0e
DL
12681 if (INTEL_INFO(dev)->gen >= 9)
12682 dev_priv->display.update_primary_plane =
12683 skylake_update_primary_plane;
12684 else
12685 dev_priv->display.update_primary_plane =
12686 ironlake_update_primary_plane;
09b4ddf9 12687 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 12688 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 12689 dev_priv->display.get_plane_config = ironlake_get_plane_config;
3fb37703
ACO
12690 dev_priv->display.crtc_compute_clock =
12691 ironlake_crtc_compute_clock;
76e5a89c
DV
12692 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12693 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 12694 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12695 dev_priv->display.update_primary_plane =
12696 ironlake_update_primary_plane;
89b667f8
JB
12697 } else if (IS_VALLEYVIEW(dev)) {
12698 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12699 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12700 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
12701 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12702 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12703 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12704 dev_priv->display.update_primary_plane =
12705 i9xx_update_primary_plane;
f564048e 12706 } else {
0e8ffe1b 12707 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12708 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12709 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
12710 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12711 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 12712 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12713 dev_priv->display.update_primary_plane =
12714 i9xx_update_primary_plane;
f564048e 12715 }
e70236a8 12716
e70236a8 12717 /* Returns the core display clock speed */
25eb05fc
JB
12718 if (IS_VALLEYVIEW(dev))
12719 dev_priv->display.get_display_clock_speed =
12720 valleyview_get_display_clock_speed;
12721 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
12722 dev_priv->display.get_display_clock_speed =
12723 i945_get_display_clock_speed;
12724 else if (IS_I915G(dev))
12725 dev_priv->display.get_display_clock_speed =
12726 i915_get_display_clock_speed;
257a7ffc 12727 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
12728 dev_priv->display.get_display_clock_speed =
12729 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
12730 else if (IS_PINEVIEW(dev))
12731 dev_priv->display.get_display_clock_speed =
12732 pnv_get_display_clock_speed;
e70236a8
JB
12733 else if (IS_I915GM(dev))
12734 dev_priv->display.get_display_clock_speed =
12735 i915gm_get_display_clock_speed;
12736 else if (IS_I865G(dev))
12737 dev_priv->display.get_display_clock_speed =
12738 i865_get_display_clock_speed;
f0f8a9ce 12739 else if (IS_I85X(dev))
e70236a8
JB
12740 dev_priv->display.get_display_clock_speed =
12741 i855_get_display_clock_speed;
12742 else /* 852, 830 */
12743 dev_priv->display.get_display_clock_speed =
12744 i830_get_display_clock_speed;
12745
7c10a2b5 12746 if (IS_GEN5(dev)) {
3bb11b53 12747 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
12748 } else if (IS_GEN6(dev)) {
12749 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
12750 } else if (IS_IVYBRIDGE(dev)) {
12751 /* FIXME: detect B0+ stepping and use auto training */
12752 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
3bb11b53
SJ
12753 dev_priv->display.modeset_global_resources =
12754 ivb_modeset_global_resources;
059b2fe9 12755 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 12756 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
30a970c6
JB
12757 } else if (IS_VALLEYVIEW(dev)) {
12758 dev_priv->display.modeset_global_resources =
12759 valleyview_modeset_global_resources;
e70236a8 12760 }
8c9f3aaf
JB
12761
12762 /* Default just returns -ENODEV to indicate unsupported */
12763 dev_priv->display.queue_flip = intel_default_queue_flip;
12764
12765 switch (INTEL_INFO(dev)->gen) {
12766 case 2:
12767 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12768 break;
12769
12770 case 3:
12771 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12772 break;
12773
12774 case 4:
12775 case 5:
12776 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12777 break;
12778
12779 case 6:
12780 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12781 break;
7c9017e5 12782 case 7:
4e0bbc31 12783 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
12784 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12785 break;
830c81db
DL
12786 case 9:
12787 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12788 break;
8c9f3aaf 12789 }
7bd688cd
JN
12790
12791 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
12792
12793 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
12794}
12795
b690e96c
JB
12796/*
12797 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12798 * resume, or other times. This quirk makes sure that's the case for
12799 * affected systems.
12800 */
0206e353 12801static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
12802{
12803 struct drm_i915_private *dev_priv = dev->dev_private;
12804
12805 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 12806 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
12807}
12808
b6b5d049
VS
12809static void quirk_pipeb_force(struct drm_device *dev)
12810{
12811 struct drm_i915_private *dev_priv = dev->dev_private;
12812
12813 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12814 DRM_INFO("applying pipe b force quirk\n");
12815}
12816
435793df
KP
12817/*
12818 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12819 */
12820static void quirk_ssc_force_disable(struct drm_device *dev)
12821{
12822 struct drm_i915_private *dev_priv = dev->dev_private;
12823 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 12824 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
12825}
12826
4dca20ef 12827/*
5a15ab5b
CE
12828 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12829 * brightness value
4dca20ef
CE
12830 */
12831static void quirk_invert_brightness(struct drm_device *dev)
12832{
12833 struct drm_i915_private *dev_priv = dev->dev_private;
12834 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 12835 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
12836}
12837
9c72cc6f
SD
12838/* Some VBT's incorrectly indicate no backlight is present */
12839static void quirk_backlight_present(struct drm_device *dev)
12840{
12841 struct drm_i915_private *dev_priv = dev->dev_private;
12842 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12843 DRM_INFO("applying backlight present quirk\n");
12844}
12845
b690e96c
JB
12846struct intel_quirk {
12847 int device;
12848 int subsystem_vendor;
12849 int subsystem_device;
12850 void (*hook)(struct drm_device *dev);
12851};
12852
5f85f176
EE
12853/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12854struct intel_dmi_quirk {
12855 void (*hook)(struct drm_device *dev);
12856 const struct dmi_system_id (*dmi_id_list)[];
12857};
12858
12859static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12860{
12861 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12862 return 1;
12863}
12864
12865static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12866 {
12867 .dmi_id_list = &(const struct dmi_system_id[]) {
12868 {
12869 .callback = intel_dmi_reverse_brightness,
12870 .ident = "NCR Corporation",
12871 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12872 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12873 },
12874 },
12875 { } /* terminating entry */
12876 },
12877 .hook = quirk_invert_brightness,
12878 },
12879};
12880
c43b5634 12881static struct intel_quirk intel_quirks[] = {
b690e96c 12882 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 12883 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 12884
b690e96c
JB
12885 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12886 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12887
b690e96c
JB
12888 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12889 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12890
5f080c0f
VS
12891 /* 830 needs to leave pipe A & dpll A up */
12892 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12893
b6b5d049
VS
12894 /* 830 needs to leave pipe B & dpll B up */
12895 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12896
435793df
KP
12897 /* Lenovo U160 cannot use SSC on LVDS */
12898 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
12899
12900 /* Sony Vaio Y cannot use SSC on LVDS */
12901 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 12902
be505f64
AH
12903 /* Acer Aspire 5734Z must invert backlight brightness */
12904 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12905
12906 /* Acer/eMachines G725 */
12907 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12908
12909 /* Acer/eMachines e725 */
12910 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12911
12912 /* Acer/Packard Bell NCL20 */
12913 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12914
12915 /* Acer Aspire 4736Z */
12916 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
12917
12918 /* Acer Aspire 5336 */
12919 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
12920
12921 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12922 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 12923
dfb3d47b
SD
12924 /* Acer C720 Chromebook (Core i3 4005U) */
12925 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12926
b2a9601c 12927 /* Apple Macbook 2,1 (Core 2 T7400) */
12928 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
12929
d4967d8c
SD
12930 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12931 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
12932
12933 /* HP Chromebook 14 (Celeron 2955U) */
12934 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
b690e96c
JB
12935};
12936
12937static void intel_init_quirks(struct drm_device *dev)
12938{
12939 struct pci_dev *d = dev->pdev;
12940 int i;
12941
12942 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12943 struct intel_quirk *q = &intel_quirks[i];
12944
12945 if (d->device == q->device &&
12946 (d->subsystem_vendor == q->subsystem_vendor ||
12947 q->subsystem_vendor == PCI_ANY_ID) &&
12948 (d->subsystem_device == q->subsystem_device ||
12949 q->subsystem_device == PCI_ANY_ID))
12950 q->hook(dev);
12951 }
5f85f176
EE
12952 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12953 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12954 intel_dmi_quirks[i].hook(dev);
12955 }
b690e96c
JB
12956}
12957
9cce37f4
JB
12958/* Disable the VGA plane that we never use */
12959static void i915_disable_vga(struct drm_device *dev)
12960{
12961 struct drm_i915_private *dev_priv = dev->dev_private;
12962 u8 sr1;
766aa1c4 12963 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 12964
2b37c616 12965 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 12966 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 12967 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
12968 sr1 = inb(VGA_SR_DATA);
12969 outb(sr1 | 1<<5, VGA_SR_DATA);
12970 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12971 udelay(300);
12972
01f5a626 12973 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
12974 POSTING_READ(vga_reg);
12975}
12976
f817586c
DV
12977void intel_modeset_init_hw(struct drm_device *dev)
12978{
a8f78b58
ED
12979 intel_prepare_ddi(dev);
12980
f8bf63fd
VS
12981 if (IS_VALLEYVIEW(dev))
12982 vlv_update_cdclk(dev);
12983
f817586c
DV
12984 intel_init_clock_gating(dev);
12985
8090c6b9 12986 intel_enable_gt_powersave(dev);
f817586c
DV
12987}
12988
79e53945
JB
12989void intel_modeset_init(struct drm_device *dev)
12990{
652c393a 12991 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 12992 int sprite, ret;
8cc87b75 12993 enum pipe pipe;
46f297fb 12994 struct intel_crtc *crtc;
79e53945
JB
12995
12996 drm_mode_config_init(dev);
12997
12998 dev->mode_config.min_width = 0;
12999 dev->mode_config.min_height = 0;
13000
019d96cb
DA
13001 dev->mode_config.preferred_depth = 24;
13002 dev->mode_config.prefer_shadow = 1;
13003
e6ecefaa 13004 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 13005
b690e96c
JB
13006 intel_init_quirks(dev);
13007
1fa61106
ED
13008 intel_init_pm(dev);
13009
e3c74757
BW
13010 if (INTEL_INFO(dev)->num_pipes == 0)
13011 return;
13012
e70236a8 13013 intel_init_display(dev);
7c10a2b5 13014 intel_init_audio(dev);
e70236a8 13015
a6c45cf0
CW
13016 if (IS_GEN2(dev)) {
13017 dev->mode_config.max_width = 2048;
13018 dev->mode_config.max_height = 2048;
13019 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
13020 dev->mode_config.max_width = 4096;
13021 dev->mode_config.max_height = 4096;
79e53945 13022 } else {
a6c45cf0
CW
13023 dev->mode_config.max_width = 8192;
13024 dev->mode_config.max_height = 8192;
79e53945 13025 }
068be561 13026
dc41c154
VS
13027 if (IS_845G(dev) || IS_I865G(dev)) {
13028 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13029 dev->mode_config.cursor_height = 1023;
13030 } else if (IS_GEN2(dev)) {
068be561
DL
13031 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13032 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13033 } else {
13034 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13035 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13036 }
13037
5d4545ae 13038 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 13039
28c97730 13040 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
13041 INTEL_INFO(dev)->num_pipes,
13042 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 13043
055e393f 13044 for_each_pipe(dev_priv, pipe) {
8cc87b75 13045 intel_crtc_init(dev, pipe);
1fe47785
DL
13046 for_each_sprite(pipe, sprite) {
13047 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 13048 if (ret)
06da8da2 13049 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 13050 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 13051 }
79e53945
JB
13052 }
13053
f42bb70d
JB
13054 intel_init_dpio(dev);
13055
e72f9fbf 13056 intel_shared_dpll_init(dev);
ee7b9f93 13057
9cce37f4
JB
13058 /* Just disable it once at startup */
13059 i915_disable_vga(dev);
79e53945 13060 intel_setup_outputs(dev);
11be49eb
CW
13061
13062 /* Just in case the BIOS is doing something questionable. */
7ff0ebcc 13063 intel_fbc_disable(dev);
fa9fa083 13064
6e9f798d 13065 drm_modeset_lock_all(dev);
fa9fa083 13066 intel_modeset_setup_hw_state(dev, false);
6e9f798d 13067 drm_modeset_unlock_all(dev);
46f297fb 13068
d3fcc808 13069 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
13070 if (!crtc->active)
13071 continue;
13072
46f297fb 13073 /*
46f297fb
JB
13074 * Note that reserving the BIOS fb up front prevents us
13075 * from stuffing other stolen allocations like the ring
13076 * on top. This prevents some ugliness at boot time, and
13077 * can even allow for smooth boot transitions if the BIOS
13078 * fb is large enough for the active pipe configuration.
13079 */
13080 if (dev_priv->display.get_plane_config) {
13081 dev_priv->display.get_plane_config(crtc,
13082 &crtc->plane_config);
13083 /*
13084 * If the fb is shared between multiple heads, we'll
13085 * just get the first one.
13086 */
484b41dd 13087 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 13088 }
46f297fb 13089 }
2c7111db
CW
13090}
13091
7fad798e
DV
13092static void intel_enable_pipe_a(struct drm_device *dev)
13093{
13094 struct intel_connector *connector;
13095 struct drm_connector *crt = NULL;
13096 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 13097 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
13098
13099 /* We can't just switch on the pipe A, we need to set things up with a
13100 * proper mode and output configuration. As a gross hack, enable pipe A
13101 * by enabling the load detect pipe once. */
13102 list_for_each_entry(connector,
13103 &dev->mode_config.connector_list,
13104 base.head) {
13105 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13106 crt = &connector->base;
13107 break;
13108 }
13109 }
13110
13111 if (!crt)
13112 return;
13113
208bf9fd
VS
13114 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13115 intel_release_load_detect_pipe(crt, &load_detect_temp);
7fad798e
DV
13116}
13117
fa555837
DV
13118static bool
13119intel_check_plane_mapping(struct intel_crtc *crtc)
13120{
7eb552ae
BW
13121 struct drm_device *dev = crtc->base.dev;
13122 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
13123 u32 reg, val;
13124
7eb552ae 13125 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
13126 return true;
13127
13128 reg = DSPCNTR(!crtc->plane);
13129 val = I915_READ(reg);
13130
13131 if ((val & DISPLAY_PLANE_ENABLE) &&
13132 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13133 return false;
13134
13135 return true;
13136}
13137
24929352
DV
13138static void intel_sanitize_crtc(struct intel_crtc *crtc)
13139{
13140 struct drm_device *dev = crtc->base.dev;
13141 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 13142 u32 reg;
24929352 13143
24929352 13144 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 13145 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
13146 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13147
d3eaf884 13148 /* restore vblank interrupts to correct state */
d297e103
VS
13149 if (crtc->active) {
13150 update_scanline_offset(crtc);
d3eaf884 13151 drm_vblank_on(dev, crtc->pipe);
d297e103 13152 } else
d3eaf884
VS
13153 drm_vblank_off(dev, crtc->pipe);
13154
24929352 13155 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
13156 * disable the crtc (and hence change the state) if it is wrong. Note
13157 * that gen4+ has a fixed plane -> pipe mapping. */
13158 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
13159 struct intel_connector *connector;
13160 bool plane;
13161
24929352
DV
13162 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13163 crtc->base.base.id);
13164
13165 /* Pipe has the wrong plane attached and the plane is active.
13166 * Temporarily change the plane mapping and disable everything
13167 * ... */
13168 plane = crtc->plane;
13169 crtc->plane = !plane;
9c8958bc 13170 crtc->primary_enabled = true;
24929352
DV
13171 dev_priv->display.crtc_disable(&crtc->base);
13172 crtc->plane = plane;
13173
13174 /* ... and break all links. */
13175 list_for_each_entry(connector, &dev->mode_config.connector_list,
13176 base.head) {
13177 if (connector->encoder->base.crtc != &crtc->base)
13178 continue;
13179
7f1950fb
EE
13180 connector->base.dpms = DRM_MODE_DPMS_OFF;
13181 connector->base.encoder = NULL;
24929352 13182 }
7f1950fb
EE
13183 /* multiple connectors may have the same encoder:
13184 * handle them and break crtc link separately */
13185 list_for_each_entry(connector, &dev->mode_config.connector_list,
13186 base.head)
13187 if (connector->encoder->base.crtc == &crtc->base) {
13188 connector->encoder->base.crtc = NULL;
13189 connector->encoder->connectors_active = false;
13190 }
24929352
DV
13191
13192 WARN_ON(crtc->active);
13193 crtc->base.enabled = false;
13194 }
24929352 13195
7fad798e
DV
13196 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13197 crtc->pipe == PIPE_A && !crtc->active) {
13198 /* BIOS forgot to enable pipe A, this mostly happens after
13199 * resume. Force-enable the pipe to fix this, the update_dpms
13200 * call below we restore the pipe to the right state, but leave
13201 * the required bits on. */
13202 intel_enable_pipe_a(dev);
13203 }
13204
24929352
DV
13205 /* Adjust the state of the output pipe according to whether we
13206 * have active connectors/encoders. */
13207 intel_crtc_update_dpms(&crtc->base);
13208
13209 if (crtc->active != crtc->base.enabled) {
13210 struct intel_encoder *encoder;
13211
13212 /* This can happen either due to bugs in the get_hw_state
13213 * functions or because the pipe is force-enabled due to the
13214 * pipe A quirk. */
13215 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13216 crtc->base.base.id,
13217 crtc->base.enabled ? "enabled" : "disabled",
13218 crtc->active ? "enabled" : "disabled");
13219
13220 crtc->base.enabled = crtc->active;
13221
13222 /* Because we only establish the connector -> encoder ->
13223 * crtc links if something is active, this means the
13224 * crtc is now deactivated. Break the links. connector
13225 * -> encoder links are only establish when things are
13226 * actually up, hence no need to break them. */
13227 WARN_ON(crtc->active);
13228
13229 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13230 WARN_ON(encoder->connectors_active);
13231 encoder->base.crtc = NULL;
13232 }
13233 }
c5ab3bc0 13234
a3ed6aad 13235 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
13236 /*
13237 * We start out with underrun reporting disabled to avoid races.
13238 * For correct bookkeeping mark this on active crtcs.
13239 *
c5ab3bc0
DV
13240 * Also on gmch platforms we dont have any hardware bits to
13241 * disable the underrun reporting. Which means we need to start
13242 * out with underrun reporting disabled also on inactive pipes,
13243 * since otherwise we'll complain about the garbage we read when
13244 * e.g. coming up after runtime pm.
13245 *
4cc31489
DV
13246 * No protection against concurrent access is required - at
13247 * worst a fifo underrun happens which also sets this to false.
13248 */
13249 crtc->cpu_fifo_underrun_disabled = true;
13250 crtc->pch_fifo_underrun_disabled = true;
13251 }
24929352
DV
13252}
13253
13254static void intel_sanitize_encoder(struct intel_encoder *encoder)
13255{
13256 struct intel_connector *connector;
13257 struct drm_device *dev = encoder->base.dev;
13258
13259 /* We need to check both for a crtc link (meaning that the
13260 * encoder is active and trying to read from a pipe) and the
13261 * pipe itself being active. */
13262 bool has_active_crtc = encoder->base.crtc &&
13263 to_intel_crtc(encoder->base.crtc)->active;
13264
13265 if (encoder->connectors_active && !has_active_crtc) {
13266 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13267 encoder->base.base.id,
8e329a03 13268 encoder->base.name);
24929352
DV
13269
13270 /* Connector is active, but has no active pipe. This is
13271 * fallout from our resume register restoring. Disable
13272 * the encoder manually again. */
13273 if (encoder->base.crtc) {
13274 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13275 encoder->base.base.id,
8e329a03 13276 encoder->base.name);
24929352 13277 encoder->disable(encoder);
a62d1497
VS
13278 if (encoder->post_disable)
13279 encoder->post_disable(encoder);
24929352 13280 }
7f1950fb
EE
13281 encoder->base.crtc = NULL;
13282 encoder->connectors_active = false;
24929352
DV
13283
13284 /* Inconsistent output/port/pipe state happens presumably due to
13285 * a bug in one of the get_hw_state functions. Or someplace else
13286 * in our code, like the register restore mess on resume. Clamp
13287 * things to off as a safer default. */
13288 list_for_each_entry(connector,
13289 &dev->mode_config.connector_list,
13290 base.head) {
13291 if (connector->encoder != encoder)
13292 continue;
7f1950fb
EE
13293 connector->base.dpms = DRM_MODE_DPMS_OFF;
13294 connector->base.encoder = NULL;
24929352
DV
13295 }
13296 }
13297 /* Enabled encoders without active connectors will be fixed in
13298 * the crtc fixup. */
13299}
13300
04098753 13301void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
13302{
13303 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 13304 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 13305
04098753
ID
13306 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13307 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13308 i915_disable_vga(dev);
13309 }
13310}
13311
13312void i915_redisable_vga(struct drm_device *dev)
13313{
13314 struct drm_i915_private *dev_priv = dev->dev_private;
13315
8dc8a27c
PZ
13316 /* This function can be called both from intel_modeset_setup_hw_state or
13317 * at a very early point in our resume sequence, where the power well
13318 * structures are not yet restored. Since this function is at a very
13319 * paranoid "someone might have enabled VGA while we were not looking"
13320 * level, just check if the power well is enabled instead of trying to
13321 * follow the "don't touch the power well if we don't need it" policy
13322 * the rest of the driver uses. */
f458ebbc 13323 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
13324 return;
13325
04098753 13326 i915_redisable_vga_power_on(dev);
0fde901f
KM
13327}
13328
98ec7739
VS
13329static bool primary_get_hw_state(struct intel_crtc *crtc)
13330{
13331 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13332
13333 if (!crtc->active)
13334 return false;
13335
13336 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13337}
13338
30e984df 13339static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
13340{
13341 struct drm_i915_private *dev_priv = dev->dev_private;
13342 enum pipe pipe;
24929352
DV
13343 struct intel_crtc *crtc;
13344 struct intel_encoder *encoder;
13345 struct intel_connector *connector;
5358901f 13346 int i;
24929352 13347
d3fcc808 13348 for_each_intel_crtc(dev, crtc) {
6e3c9717 13349 memset(crtc->config, 0, sizeof(*crtc->config));
3b117c8f 13350
6e3c9717 13351 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
9953599b 13352
0e8ffe1b 13353 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 13354 crtc->config);
24929352
DV
13355
13356 crtc->base.enabled = crtc->active;
98ec7739 13357 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
13358
13359 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13360 crtc->base.base.id,
13361 crtc->active ? "enabled" : "disabled");
13362 }
13363
5358901f
DV
13364 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13365 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13366
3e369b76
ACO
13367 pll->on = pll->get_hw_state(dev_priv, pll,
13368 &pll->config.hw_state);
5358901f 13369 pll->active = 0;
3e369b76 13370 pll->config.crtc_mask = 0;
d3fcc808 13371 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 13372 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 13373 pll->active++;
3e369b76 13374 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 13375 }
5358901f 13376 }
5358901f 13377
1e6f2ddc 13378 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 13379 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 13380
3e369b76 13381 if (pll->config.crtc_mask)
bd2bb1b9 13382 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13383 }
13384
b2784e15 13385 for_each_intel_encoder(dev, encoder) {
24929352
DV
13386 pipe = 0;
13387
13388 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13389 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13390 encoder->base.crtc = &crtc->base;
6e3c9717 13391 encoder->get_config(encoder, crtc->config);
24929352
DV
13392 } else {
13393 encoder->base.crtc = NULL;
13394 }
13395
13396 encoder->connectors_active = false;
6f2bcceb 13397 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13398 encoder->base.base.id,
8e329a03 13399 encoder->base.name,
24929352 13400 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13401 pipe_name(pipe));
24929352
DV
13402 }
13403
13404 list_for_each_entry(connector, &dev->mode_config.connector_list,
13405 base.head) {
13406 if (connector->get_hw_state(connector)) {
13407 connector->base.dpms = DRM_MODE_DPMS_ON;
13408 connector->encoder->connectors_active = true;
13409 connector->base.encoder = &connector->encoder->base;
13410 } else {
13411 connector->base.dpms = DRM_MODE_DPMS_OFF;
13412 connector->base.encoder = NULL;
13413 }
13414 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13415 connector->base.base.id,
c23cc417 13416 connector->base.name,
24929352
DV
13417 connector->base.encoder ? "enabled" : "disabled");
13418 }
30e984df
DV
13419}
13420
13421/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13422 * and i915 state tracking structures. */
13423void intel_modeset_setup_hw_state(struct drm_device *dev,
13424 bool force_restore)
13425{
13426 struct drm_i915_private *dev_priv = dev->dev_private;
13427 enum pipe pipe;
30e984df
DV
13428 struct intel_crtc *crtc;
13429 struct intel_encoder *encoder;
35c95375 13430 int i;
30e984df
DV
13431
13432 intel_modeset_readout_hw_state(dev);
24929352 13433
babea61d
JB
13434 /*
13435 * Now that we have the config, copy it to each CRTC struct
13436 * Note that this could go away if we move to using crtc_config
13437 * checking everywhere.
13438 */
d3fcc808 13439 for_each_intel_crtc(dev, crtc) {
d330a953 13440 if (crtc->active && i915.fastboot) {
6e3c9717
ACO
13441 intel_mode_from_pipe_config(&crtc->base.mode,
13442 crtc->config);
babea61d
JB
13443 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13444 crtc->base.base.id);
13445 drm_mode_debug_printmodeline(&crtc->base.mode);
13446 }
13447 }
13448
24929352 13449 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 13450 for_each_intel_encoder(dev, encoder) {
24929352
DV
13451 intel_sanitize_encoder(encoder);
13452 }
13453
055e393f 13454 for_each_pipe(dev_priv, pipe) {
24929352
DV
13455 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13456 intel_sanitize_crtc(crtc);
6e3c9717
ACO
13457 intel_dump_pipe_config(crtc, crtc->config,
13458 "[setup_hw_state]");
24929352 13459 }
9a935856 13460
35c95375
DV
13461 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13462 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13463
13464 if (!pll->on || pll->active)
13465 continue;
13466
13467 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13468
13469 pll->disable(dev_priv, pll);
13470 pll->on = false;
13471 }
13472
3078999f
PB
13473 if (IS_GEN9(dev))
13474 skl_wm_get_hw_state(dev);
13475 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13476 ilk_wm_get_hw_state(dev);
13477
45e2b5f6 13478 if (force_restore) {
7d0bc1ea
VS
13479 i915_redisable_vga(dev);
13480
f30da187
DV
13481 /*
13482 * We need to use raw interfaces for restoring state to avoid
13483 * checking (bogus) intermediate states.
13484 */
055e393f 13485 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
13486 struct drm_crtc *crtc =
13487 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187 13488
7f27126e
JB
13489 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13490 crtc->primary->fb);
45e2b5f6
DV
13491 }
13492 } else {
13493 intel_modeset_update_staged_output_state(dev);
13494 }
8af6cf88
DV
13495
13496 intel_modeset_check_state(dev);
2c7111db
CW
13497}
13498
13499void intel_modeset_gem_init(struct drm_device *dev)
13500{
92122789 13501 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 13502 struct drm_crtc *c;
2ff8fde1 13503 struct drm_i915_gem_object *obj;
484b41dd 13504
ae48434c
ID
13505 mutex_lock(&dev->struct_mutex);
13506 intel_init_gt_powersave(dev);
13507 mutex_unlock(&dev->struct_mutex);
13508
92122789
JB
13509 /*
13510 * There may be no VBT; and if the BIOS enabled SSC we can
13511 * just keep using it to avoid unnecessary flicker. Whereas if the
13512 * BIOS isn't using it, don't assume it will work even if the VBT
13513 * indicates as much.
13514 */
13515 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13516 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13517 DREF_SSC1_ENABLE);
13518
1833b134 13519 intel_modeset_init_hw(dev);
02e792fb
DV
13520
13521 intel_setup_overlay(dev);
484b41dd
JB
13522
13523 /*
13524 * Make sure any fbs we allocated at startup are properly
13525 * pinned & fenced. When we do the allocation it's too early
13526 * for this.
13527 */
13528 mutex_lock(&dev->struct_mutex);
70e1e0ec 13529 for_each_crtc(dev, c) {
2ff8fde1
MR
13530 obj = intel_fb_obj(c->primary->fb);
13531 if (obj == NULL)
484b41dd
JB
13532 continue;
13533
850c4cdc
TU
13534 if (intel_pin_and_fence_fb_obj(c->primary,
13535 c->primary->fb,
13536 NULL)) {
484b41dd
JB
13537 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13538 to_intel_crtc(c)->pipe);
66e514c1
DA
13539 drm_framebuffer_unreference(c->primary->fb);
13540 c->primary->fb = NULL;
484b41dd
JB
13541 }
13542 }
13543 mutex_unlock(&dev->struct_mutex);
0962c3c9
VS
13544
13545 intel_backlight_register(dev);
79e53945
JB
13546}
13547
4932e2c3
ID
13548void intel_connector_unregister(struct intel_connector *intel_connector)
13549{
13550 struct drm_connector *connector = &intel_connector->base;
13551
13552 intel_panel_destroy_backlight(connector);
34ea3d38 13553 drm_connector_unregister(connector);
4932e2c3
ID
13554}
13555
79e53945
JB
13556void intel_modeset_cleanup(struct drm_device *dev)
13557{
652c393a 13558 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13559 struct drm_connector *connector;
652c393a 13560
2eb5252e
ID
13561 intel_disable_gt_powersave(dev);
13562
0962c3c9
VS
13563 intel_backlight_unregister(dev);
13564
fd0c0642
DV
13565 /*
13566 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 13567 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
13568 * experience fancy races otherwise.
13569 */
2aeb7d3a 13570 intel_irq_uninstall(dev_priv);
eb21b92b 13571
fd0c0642
DV
13572 /*
13573 * Due to the hpd irq storm handling the hotplug work can re-arm the
13574 * poll handlers. Hence disable polling after hpd handling is shut down.
13575 */
f87ea761 13576 drm_kms_helper_poll_fini(dev);
fd0c0642 13577
652c393a
JB
13578 mutex_lock(&dev->struct_mutex);
13579
723bfd70
JB
13580 intel_unregister_dsm_handler();
13581
7ff0ebcc 13582 intel_fbc_disable(dev);
e70236a8 13583
930ebb46
DV
13584 ironlake_teardown_rc6(dev);
13585
69341a5e
KH
13586 mutex_unlock(&dev->struct_mutex);
13587
1630fe75
CW
13588 /* flush any delayed tasks or pending work */
13589 flush_scheduled_work();
13590
db31af1d
JN
13591 /* destroy the backlight and sysfs files before encoders/connectors */
13592 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13593 struct intel_connector *intel_connector;
13594
13595 intel_connector = to_intel_connector(connector);
13596 intel_connector->unregister(intel_connector);
db31af1d 13597 }
d9255d57 13598
79e53945 13599 drm_mode_config_cleanup(dev);
4d7bb011
DV
13600
13601 intel_cleanup_overlay(dev);
ae48434c
ID
13602
13603 mutex_lock(&dev->struct_mutex);
13604 intel_cleanup_gt_powersave(dev);
13605 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13606}
13607
f1c79df3
ZW
13608/*
13609 * Return which encoder is currently attached for connector.
13610 */
df0e9248 13611struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 13612{
df0e9248
CW
13613 return &intel_attached_encoder(connector)->base;
13614}
f1c79df3 13615
df0e9248
CW
13616void intel_connector_attach_encoder(struct intel_connector *connector,
13617 struct intel_encoder *encoder)
13618{
13619 connector->encoder = encoder;
13620 drm_mode_connector_attach_encoder(&connector->base,
13621 &encoder->base);
79e53945 13622}
28d52043
DA
13623
13624/*
13625 * set vga decode state - true == enable VGA decode
13626 */
13627int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13628{
13629 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 13630 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
13631 u16 gmch_ctrl;
13632
75fa041d
CW
13633 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13634 DRM_ERROR("failed to read control word\n");
13635 return -EIO;
13636 }
13637
c0cc8a55
CW
13638 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13639 return 0;
13640
28d52043
DA
13641 if (state)
13642 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13643 else
13644 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
13645
13646 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13647 DRM_ERROR("failed to write control word\n");
13648 return -EIO;
13649 }
13650
28d52043
DA
13651 return 0;
13652}
c4a1d9e4 13653
c4a1d9e4 13654struct intel_display_error_state {
ff57f1b0
PZ
13655
13656 u32 power_well_driver;
13657
63b66e5b
CW
13658 int num_transcoders;
13659
c4a1d9e4
CW
13660 struct intel_cursor_error_state {
13661 u32 control;
13662 u32 position;
13663 u32 base;
13664 u32 size;
52331309 13665 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
13666
13667 struct intel_pipe_error_state {
ddf9c536 13668 bool power_domain_on;
c4a1d9e4 13669 u32 source;
f301b1e1 13670 u32 stat;
52331309 13671 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
13672
13673 struct intel_plane_error_state {
13674 u32 control;
13675 u32 stride;
13676 u32 size;
13677 u32 pos;
13678 u32 addr;
13679 u32 surface;
13680 u32 tile_offset;
52331309 13681 } plane[I915_MAX_PIPES];
63b66e5b
CW
13682
13683 struct intel_transcoder_error_state {
ddf9c536 13684 bool power_domain_on;
63b66e5b
CW
13685 enum transcoder cpu_transcoder;
13686
13687 u32 conf;
13688
13689 u32 htotal;
13690 u32 hblank;
13691 u32 hsync;
13692 u32 vtotal;
13693 u32 vblank;
13694 u32 vsync;
13695 } transcoder[4];
c4a1d9e4
CW
13696};
13697
13698struct intel_display_error_state *
13699intel_display_capture_error_state(struct drm_device *dev)
13700{
fbee40df 13701 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 13702 struct intel_display_error_state *error;
63b66e5b
CW
13703 int transcoders[] = {
13704 TRANSCODER_A,
13705 TRANSCODER_B,
13706 TRANSCODER_C,
13707 TRANSCODER_EDP,
13708 };
c4a1d9e4
CW
13709 int i;
13710
63b66e5b
CW
13711 if (INTEL_INFO(dev)->num_pipes == 0)
13712 return NULL;
13713
9d1cb914 13714 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
13715 if (error == NULL)
13716 return NULL;
13717
190be112 13718 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
13719 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13720
055e393f 13721 for_each_pipe(dev_priv, i) {
ddf9c536 13722 error->pipe[i].power_domain_on =
f458ebbc
DV
13723 __intel_display_power_is_enabled(dev_priv,
13724 POWER_DOMAIN_PIPE(i));
ddf9c536 13725 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
13726 continue;
13727
5efb3e28
VS
13728 error->cursor[i].control = I915_READ(CURCNTR(i));
13729 error->cursor[i].position = I915_READ(CURPOS(i));
13730 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
13731
13732 error->plane[i].control = I915_READ(DSPCNTR(i));
13733 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 13734 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 13735 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
13736 error->plane[i].pos = I915_READ(DSPPOS(i));
13737 }
ca291363
PZ
13738 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13739 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
13740 if (INTEL_INFO(dev)->gen >= 4) {
13741 error->plane[i].surface = I915_READ(DSPSURF(i));
13742 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13743 }
13744
c4a1d9e4 13745 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 13746
3abfce77 13747 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 13748 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
13749 }
13750
13751 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13752 if (HAS_DDI(dev_priv->dev))
13753 error->num_transcoders++; /* Account for eDP. */
13754
13755 for (i = 0; i < error->num_transcoders; i++) {
13756 enum transcoder cpu_transcoder = transcoders[i];
13757
ddf9c536 13758 error->transcoder[i].power_domain_on =
f458ebbc 13759 __intel_display_power_is_enabled(dev_priv,
38cc1daf 13760 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 13761 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
13762 continue;
13763
63b66e5b
CW
13764 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13765
13766 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13767 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13768 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13769 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13770 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13771 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13772 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
13773 }
13774
13775 return error;
13776}
13777
edc3d884
MK
13778#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13779
c4a1d9e4 13780void
edc3d884 13781intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
13782 struct drm_device *dev,
13783 struct intel_display_error_state *error)
13784{
055e393f 13785 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
13786 int i;
13787
63b66e5b
CW
13788 if (!error)
13789 return;
13790
edc3d884 13791 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 13792 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 13793 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 13794 error->power_well_driver);
055e393f 13795 for_each_pipe(dev_priv, i) {
edc3d884 13796 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
13797 err_printf(m, " Power: %s\n",
13798 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 13799 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 13800 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
13801
13802 err_printf(m, "Plane [%d]:\n", i);
13803 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13804 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 13805 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
13806 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13807 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 13808 }
4b71a570 13809 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 13810 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 13811 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
13812 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13813 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
13814 }
13815
edc3d884
MK
13816 err_printf(m, "Cursor [%d]:\n", i);
13817 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13818 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13819 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 13820 }
63b66e5b
CW
13821
13822 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 13823 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 13824 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
13825 err_printf(m, " Power: %s\n",
13826 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
13827 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13828 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13829 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13830 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13831 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13832 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13833 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13834 }
c4a1d9e4 13835}
e2fcdaa9
VS
13836
13837void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13838{
13839 struct intel_crtc *crtc;
13840
13841 for_each_intel_crtc(dev, crtc) {
13842 struct intel_unpin_work *work;
e2fcdaa9 13843
5e2d7afc 13844 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
13845
13846 work = crtc->unpin_work;
13847
13848 if (work && work->event &&
13849 work->event->base.file_priv == file) {
13850 kfree(work->event);
13851 work->event = NULL;
13852 }
13853
5e2d7afc 13854 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
13855 }
13856}