]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Drop the excessive vblank waits from modeset codepaths
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
ef9348c8
CML
44#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
3dec0095 47static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 48static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 49
f1f644dc
JB
50static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
18442d08
VS
52static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
f1f644dc 54
e7457a9a
DL
55static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
57static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
5b18e57c
DV
61static void intel_dp_set_m_n(struct intel_crtc *crtc);
62static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
63static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab
DV
64static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
65 struct intel_link_m_n *m_n);
66static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
67static void haswell_set_pipeconf(struct drm_crtc *crtc);
68static void intel_set_pipe_csc(struct drm_crtc *crtc);
bdd4b6a6 69static void vlv_prepare_pll(struct intel_crtc *crtc);
e7457a9a 70
79e53945 71typedef struct {
0206e353 72 int min, max;
79e53945
JB
73} intel_range_t;
74
75typedef struct {
0206e353
AJ
76 int dot_limit;
77 int p2_slow, p2_fast;
79e53945
JB
78} intel_p2_t;
79
d4906093
ML
80typedef struct intel_limit intel_limit_t;
81struct intel_limit {
0206e353
AJ
82 intel_range_t dot, vco, n, m, m1, m2, p, p1;
83 intel_p2_t p2;
d4906093 84};
79e53945 85
d2acd215
DV
86int
87intel_pch_rawclk(struct drm_device *dev)
88{
89 struct drm_i915_private *dev_priv = dev->dev_private;
90
91 WARN_ON(!HAS_PCH_SPLIT(dev));
92
93 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
94}
95
021357ac
CW
96static inline u32 /* units of 100MHz */
97intel_fdi_link_freq(struct drm_device *dev)
98{
8b99e68c
CW
99 if (IS_GEN5(dev)) {
100 struct drm_i915_private *dev_priv = dev->dev_private;
101 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
102 } else
103 return 27;
021357ac
CW
104}
105
5d536e28 106static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 107 .dot = { .min = 25000, .max = 350000 },
9c333719 108 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 109 .n = { .min = 2, .max = 16 },
0206e353
AJ
110 .m = { .min = 96, .max = 140 },
111 .m1 = { .min = 18, .max = 26 },
112 .m2 = { .min = 6, .max = 16 },
113 .p = { .min = 4, .max = 128 },
114 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
115 .p2 = { .dot_limit = 165000,
116 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
117};
118
5d536e28
DV
119static const intel_limit_t intel_limits_i8xx_dvo = {
120 .dot = { .min = 25000, .max = 350000 },
9c333719 121 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 122 .n = { .min = 2, .max = 16 },
5d536e28
DV
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 4 },
130};
131
e4b36699 132static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 133 .dot = { .min = 25000, .max = 350000 },
9c333719 134 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 135 .n = { .min = 2, .max = 16 },
0206e353
AJ
136 .m = { .min = 96, .max = 140 },
137 .m1 = { .min = 18, .max = 26 },
138 .m2 = { .min = 6, .max = 16 },
139 .p = { .min = 4, .max = 128 },
140 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
141 .p2 = { .dot_limit = 165000,
142 .p2_slow = 14, .p2_fast = 7 },
e4b36699 143};
273e27ca 144
e4b36699 145static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
146 .dot = { .min = 20000, .max = 400000 },
147 .vco = { .min = 1400000, .max = 2800000 },
148 .n = { .min = 1, .max = 6 },
149 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
150 .m1 = { .min = 8, .max = 18 },
151 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
152 .p = { .min = 5, .max = 80 },
153 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
154 .p2 = { .dot_limit = 200000,
155 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
163 .m1 = { .min = 8, .max = 18 },
164 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
169};
170
273e27ca 171
e4b36699 172static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
173 .dot = { .min = 25000, .max = 270000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 17, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 10, .max = 30 },
180 .p1 = { .min = 1, .max = 3},
181 .p2 = { .dot_limit = 270000,
182 .p2_slow = 10,
183 .p2_fast = 10
044c7c41 184 },
e4b36699
KP
185};
186
187static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
188 .dot = { .min = 22000, .max = 400000 },
189 .vco = { .min = 1750000, .max = 3500000},
190 .n = { .min = 1, .max = 4 },
191 .m = { .min = 104, .max = 138 },
192 .m1 = { .min = 16, .max = 23 },
193 .m2 = { .min = 5, .max = 11 },
194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8},
196 .p2 = { .dot_limit = 165000,
197 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
198};
199
200static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
201 .dot = { .min = 20000, .max = 115000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 28, .max = 112 },
208 .p1 = { .min = 2, .max = 8 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 14, .p2_fast = 14
044c7c41 211 },
e4b36699
KP
212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
044c7c41 225 },
e4b36699
KP
226};
227
f2b115e6 228static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
229 .dot = { .min = 20000, .max = 400000},
230 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 231 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
273e27ca 234 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
235 .m1 = { .min = 0, .max = 0 },
236 .m2 = { .min = 0, .max = 254 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
239 .p2 = { .dot_limit = 200000,
240 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
241};
242
f2b115e6 243static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
244 .dot = { .min = 20000, .max = 400000 },
245 .vco = { .min = 1700000, .max = 3500000 },
246 .n = { .min = 3, .max = 6 },
247 .m = { .min = 2, .max = 256 },
248 .m1 = { .min = 0, .max = 0 },
249 .m2 = { .min = 0, .max = 254 },
250 .p = { .min = 7, .max = 112 },
251 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
252 .p2 = { .dot_limit = 112000,
253 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
254};
255
273e27ca
EA
256/* Ironlake / Sandybridge
257 *
258 * We calculate clock using (register_value + 2) for N/M1/M2, so here
259 * the range value for them is (actual_value - 2).
260 */
b91ad0ec 261static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
262 .dot = { .min = 25000, .max = 350000 },
263 .vco = { .min = 1760000, .max = 3510000 },
264 .n = { .min = 1, .max = 5 },
265 .m = { .min = 79, .max = 127 },
266 .m1 = { .min = 12, .max = 22 },
267 .m2 = { .min = 5, .max = 9 },
268 .p = { .min = 5, .max = 80 },
269 .p1 = { .min = 1, .max = 8 },
270 .p2 = { .dot_limit = 225000,
271 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
272};
273
b91ad0ec 274static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
275 .dot = { .min = 25000, .max = 350000 },
276 .vco = { .min = 1760000, .max = 3510000 },
277 .n = { .min = 1, .max = 3 },
278 .m = { .min = 79, .max = 118 },
279 .m1 = { .min = 12, .max = 22 },
280 .m2 = { .min = 5, .max = 9 },
281 .p = { .min = 28, .max = 112 },
282 .p1 = { .min = 2, .max = 8 },
283 .p2 = { .dot_limit = 225000,
284 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
285};
286
287static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 3 },
291 .m = { .min = 79, .max = 127 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 14, .max = 56 },
295 .p1 = { .min = 2, .max = 8 },
296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
298};
299
273e27ca 300/* LVDS 100mhz refclk limits. */
b91ad0ec 301static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 2 },
305 .m = { .min = 79, .max = 126 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 28, .max = 112 },
0206e353 309 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
312};
313
314static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 3 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 14, .max = 42 },
0206e353 322 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
325};
326
dc730512 327static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
328 /*
329 * These are the data rate limits (measured in fast clocks)
330 * since those are the strictest limits we have. The fast
331 * clock and actual rate limits are more relaxed, so checking
332 * them would make no difference.
333 */
334 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 335 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 336 .n = { .min = 1, .max = 7 },
a0c4da24
JB
337 .m1 = { .min = 2, .max = 3 },
338 .m2 = { .min = 11, .max = 156 },
b99ab663 339 .p1 = { .min = 2, .max = 3 },
5fdc9c49 340 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
341};
342
ef9348c8
CML
343static const intel_limit_t intel_limits_chv = {
344 /*
345 * These are the data rate limits (measured in fast clocks)
346 * since those are the strictest limits we have. The fast
347 * clock and actual rate limits are more relaxed, so checking
348 * them would make no difference.
349 */
350 .dot = { .min = 25000 * 5, .max = 540000 * 5},
351 .vco = { .min = 4860000, .max = 6700000 },
352 .n = { .min = 1, .max = 1 },
353 .m1 = { .min = 2, .max = 2 },
354 .m2 = { .min = 24 << 22, .max = 175 << 22 },
355 .p1 = { .min = 2, .max = 4 },
356 .p2 = { .p2_slow = 1, .p2_fast = 14 },
357};
358
6b4bf1c4
VS
359static void vlv_clock(int refclk, intel_clock_t *clock)
360{
361 clock->m = clock->m1 * clock->m2;
362 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
363 if (WARN_ON(clock->n == 0 || clock->p == 0))
364 return;
fb03ac01
VS
365 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
366 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
367}
368
e0638cdf
PZ
369/**
370 * Returns whether any output on the specified pipe is of the specified type
371 */
372static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
373{
374 struct drm_device *dev = crtc->dev;
375 struct intel_encoder *encoder;
376
377 for_each_encoder_on_crtc(dev, crtc, encoder)
378 if (encoder->type == type)
379 return true;
380
381 return false;
382}
383
1b894b59
CW
384static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
385 int refclk)
2c07245f 386{
b91ad0ec 387 struct drm_device *dev = crtc->dev;
2c07245f 388 const intel_limit_t *limit;
b91ad0ec
ZW
389
390 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 391 if (intel_is_dual_link_lvds(dev)) {
1b894b59 392 if (refclk == 100000)
b91ad0ec
ZW
393 limit = &intel_limits_ironlake_dual_lvds_100m;
394 else
395 limit = &intel_limits_ironlake_dual_lvds;
396 } else {
1b894b59 397 if (refclk == 100000)
b91ad0ec
ZW
398 limit = &intel_limits_ironlake_single_lvds_100m;
399 else
400 limit = &intel_limits_ironlake_single_lvds;
401 }
c6bb3538 402 } else
b91ad0ec 403 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
404
405 return limit;
406}
407
044c7c41
ML
408static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
409{
410 struct drm_device *dev = crtc->dev;
044c7c41
ML
411 const intel_limit_t *limit;
412
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 414 if (intel_is_dual_link_lvds(dev))
e4b36699 415 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 416 else
e4b36699 417 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
418 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
419 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 420 limit = &intel_limits_g4x_hdmi;
044c7c41 421 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 422 limit = &intel_limits_g4x_sdvo;
044c7c41 423 } else /* The option is for other outputs */
e4b36699 424 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
425
426 return limit;
427}
428
1b894b59 429static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
430{
431 struct drm_device *dev = crtc->dev;
432 const intel_limit_t *limit;
433
bad720ff 434 if (HAS_PCH_SPLIT(dev))
1b894b59 435 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 436 else if (IS_G4X(dev)) {
044c7c41 437 limit = intel_g4x_limit(crtc);
f2b115e6 438 } else if (IS_PINEVIEW(dev)) {
2177832f 439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 440 limit = &intel_limits_pineview_lvds;
2177832f 441 else
f2b115e6 442 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
443 } else if (IS_CHERRYVIEW(dev)) {
444 limit = &intel_limits_chv;
a0c4da24 445 } else if (IS_VALLEYVIEW(dev)) {
dc730512 446 limit = &intel_limits_vlv;
a6c45cf0
CW
447 } else if (!IS_GEN2(dev)) {
448 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
449 limit = &intel_limits_i9xx_lvds;
450 else
451 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
452 } else {
453 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 454 limit = &intel_limits_i8xx_lvds;
5d536e28 455 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 456 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
457 else
458 limit = &intel_limits_i8xx_dac;
79e53945
JB
459 }
460 return limit;
461}
462
f2b115e6
AJ
463/* m1 is reserved as 0 in Pineview, n is a ring counter */
464static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 465{
2177832f
SL
466 clock->m = clock->m2 + 2;
467 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
468 if (WARN_ON(clock->n == 0 || clock->p == 0))
469 return;
fb03ac01
VS
470 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
471 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
472}
473
7429e9d4
DV
474static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
475{
476 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
477}
478
ac58c3f0 479static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 480{
7429e9d4 481 clock->m = i9xx_dpll_compute_m(clock);
79e53945 482 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
483 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
484 return;
fb03ac01
VS
485 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
486 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
487}
488
ef9348c8
CML
489static void chv_clock(int refclk, intel_clock_t *clock)
490{
491 clock->m = clock->m1 * clock->m2;
492 clock->p = clock->p1 * clock->p2;
493 if (WARN_ON(clock->n == 0 || clock->p == 0))
494 return;
495 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
496 clock->n << 22);
497 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
498}
499
7c04d1d9 500#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
501/**
502 * Returns whether the given set of divisors are valid for a given refclk with
503 * the given connectors.
504 */
505
1b894b59
CW
506static bool intel_PLL_is_valid(struct drm_device *dev,
507 const intel_limit_t *limit,
508 const intel_clock_t *clock)
79e53945 509{
f01b7962
VS
510 if (clock->n < limit->n.min || limit->n.max < clock->n)
511 INTELPllInvalid("n out of range\n");
79e53945 512 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 513 INTELPllInvalid("p1 out of range\n");
79e53945 514 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 515 INTELPllInvalid("m2 out of range\n");
79e53945 516 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 517 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
518
519 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
520 if (clock->m1 <= clock->m2)
521 INTELPllInvalid("m1 <= m2\n");
522
523 if (!IS_VALLEYVIEW(dev)) {
524 if (clock->p < limit->p.min || limit->p.max < clock->p)
525 INTELPllInvalid("p out of range\n");
526 if (clock->m < limit->m.min || limit->m.max < clock->m)
527 INTELPllInvalid("m out of range\n");
528 }
529
79e53945 530 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 531 INTELPllInvalid("vco out of range\n");
79e53945
JB
532 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
533 * connector, etc., rather than just a single range.
534 */
535 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 536 INTELPllInvalid("dot out of range\n");
79e53945
JB
537
538 return true;
539}
540
d4906093 541static bool
ee9300bb 542i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
543 int target, int refclk, intel_clock_t *match_clock,
544 intel_clock_t *best_clock)
79e53945
JB
545{
546 struct drm_device *dev = crtc->dev;
79e53945 547 intel_clock_t clock;
79e53945
JB
548 int err = target;
549
a210b028 550 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 551 /*
a210b028
DV
552 * For LVDS just rely on its current settings for dual-channel.
553 * We haven't figured out how to reliably set up different
554 * single/dual channel state, if we even can.
79e53945 555 */
1974cad0 556 if (intel_is_dual_link_lvds(dev))
79e53945
JB
557 clock.p2 = limit->p2.p2_fast;
558 else
559 clock.p2 = limit->p2.p2_slow;
560 } else {
561 if (target < limit->p2.dot_limit)
562 clock.p2 = limit->p2.p2_slow;
563 else
564 clock.p2 = limit->p2.p2_fast;
565 }
566
0206e353 567 memset(best_clock, 0, sizeof(*best_clock));
79e53945 568
42158660
ZY
569 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
570 clock.m1++) {
571 for (clock.m2 = limit->m2.min;
572 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 573 if (clock.m2 >= clock.m1)
42158660
ZY
574 break;
575 for (clock.n = limit->n.min;
576 clock.n <= limit->n.max; clock.n++) {
577 for (clock.p1 = limit->p1.min;
578 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
579 int this_err;
580
ac58c3f0
DV
581 i9xx_clock(refclk, &clock);
582 if (!intel_PLL_is_valid(dev, limit,
583 &clock))
584 continue;
585 if (match_clock &&
586 clock.p != match_clock->p)
587 continue;
588
589 this_err = abs(clock.dot - target);
590 if (this_err < err) {
591 *best_clock = clock;
592 err = this_err;
593 }
594 }
595 }
596 }
597 }
598
599 return (err != target);
600}
601
602static bool
ee9300bb
DV
603pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
79e53945
JB
606{
607 struct drm_device *dev = crtc->dev;
79e53945 608 intel_clock_t clock;
79e53945
JB
609 int err = target;
610
a210b028 611 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 612 /*
a210b028
DV
613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
79e53945 616 */
1974cad0 617 if (intel_is_dual_link_lvds(dev))
79e53945
JB
618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
0206e353 628 memset(best_clock, 0, sizeof(*best_clock));
79e53945 629
42158660
ZY
630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
638 int this_err;
639
ac58c3f0 640 pineview_clock(refclk, &clock);
1b894b59
CW
641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
79e53945 643 continue;
cec2f356
SP
644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
79e53945
JB
647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
d4906093 661static bool
ee9300bb
DV
662g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
d4906093
ML
665{
666 struct drm_device *dev = crtc->dev;
d4906093
ML
667 intel_clock_t clock;
668 int max_n;
669 bool found;
6ba770dc
AJ
670 /* approximately equals target * 0.00585 */
671 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
672 found = false;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 675 if (intel_is_dual_link_lvds(dev))
d4906093
ML
676 clock.p2 = limit->p2.p2_fast;
677 else
678 clock.p2 = limit->p2.p2_slow;
679 } else {
680 if (target < limit->p2.dot_limit)
681 clock.p2 = limit->p2.p2_slow;
682 else
683 clock.p2 = limit->p2.p2_fast;
684 }
685
686 memset(best_clock, 0, sizeof(*best_clock));
687 max_n = limit->n.max;
f77f13e2 688 /* based on hardware requirement, prefer smaller n to precision */
d4906093 689 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 690 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
691 for (clock.m1 = limit->m1.max;
692 clock.m1 >= limit->m1.min; clock.m1--) {
693 for (clock.m2 = limit->m2.max;
694 clock.m2 >= limit->m2.min; clock.m2--) {
695 for (clock.p1 = limit->p1.max;
696 clock.p1 >= limit->p1.min; clock.p1--) {
697 int this_err;
698
ac58c3f0 699 i9xx_clock(refclk, &clock);
1b894b59
CW
700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
d4906093 702 continue;
1b894b59
CW
703
704 this_err = abs(clock.dot - target);
d4906093
ML
705 if (this_err < err_most) {
706 *best_clock = clock;
707 err_most = this_err;
708 max_n = clock.n;
709 found = true;
710 }
711 }
712 }
713 }
714 }
2c07245f
ZW
715 return found;
716}
717
a0c4da24 718static bool
ee9300bb
DV
719vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
a0c4da24 722{
f01b7962 723 struct drm_device *dev = crtc->dev;
6b4bf1c4 724 intel_clock_t clock;
69e4f900 725 unsigned int bestppm = 1000000;
27e639bf
VS
726 /* min update 19.2 MHz */
727 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 728 bool found = false;
a0c4da24 729
6b4bf1c4
VS
730 target *= 5; /* fast clock */
731
732 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
733
734 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 735 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 736 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 737 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 738 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 739 clock.p = clock.p1 * clock.p2;
a0c4da24 740 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 741 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
742 unsigned int ppm, diff;
743
6b4bf1c4
VS
744 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
745 refclk * clock.m1);
746
747 vlv_clock(refclk, &clock);
43b0ac53 748
f01b7962
VS
749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
43b0ac53
VS
751 continue;
752
6b4bf1c4
VS
753 diff = abs(clock.dot - target);
754 ppm = div_u64(1000000ULL * diff, target);
755
756 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 757 bestppm = 0;
6b4bf1c4 758 *best_clock = clock;
49e497ef 759 found = true;
43b0ac53 760 }
6b4bf1c4 761
c686122c 762 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 763 bestppm = ppm;
6b4bf1c4 764 *best_clock = clock;
49e497ef 765 found = true;
a0c4da24
JB
766 }
767 }
768 }
769 }
770 }
a0c4da24 771
49e497ef 772 return found;
a0c4da24 773}
a4fc5ed6 774
ef9348c8
CML
775static bool
776chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
779{
780 struct drm_device *dev = crtc->dev;
781 intel_clock_t clock;
782 uint64_t m2;
783 int found = false;
784
785 memset(best_clock, 0, sizeof(*best_clock));
786
787 /*
788 * Based on hardware doc, the n always set to 1, and m1 always
789 * set to 2. If requires to support 200Mhz refclk, we need to
790 * revisit this because n may not 1 anymore.
791 */
792 clock.n = 1, clock.m1 = 2;
793 target *= 5; /* fast clock */
794
795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
796 for (clock.p2 = limit->p2.p2_fast;
797 clock.p2 >= limit->p2.p2_slow;
798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
799
800 clock.p = clock.p1 * clock.p2;
801
802 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
803 clock.n) << 22, refclk * clock.m1);
804
805 if (m2 > INT_MAX/clock.m1)
806 continue;
807
808 clock.m2 = m2;
809
810 chv_clock(refclk, &clock);
811
812 if (!intel_PLL_is_valid(dev, limit, &clock))
813 continue;
814
815 /* based on hardware requirement, prefer bigger p
816 */
817 if (clock.p > best_clock->p) {
818 *best_clock = clock;
819 found = true;
820 }
821 }
822 }
823
824 return found;
825}
826
20ddf665
VS
827bool intel_crtc_active(struct drm_crtc *crtc)
828{
829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
830
831 /* Be paranoid as we can arrive here with only partial
832 * state retrieved from the hardware during setup.
833 *
241bfc38 834 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
835 * as Haswell has gained clock readout/fastboot support.
836 *
66e514c1 837 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
838 * properly reconstruct framebuffers.
839 */
f4510a27 840 return intel_crtc->active && crtc->primary->fb &&
241bfc38 841 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
842}
843
a5c961d1
PZ
844enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
845 enum pipe pipe)
846{
847 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
849
3b117c8f 850 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
851}
852
57e22f4a 853static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
854{
855 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 856 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
857
858 frame = I915_READ(frame_reg);
859
860 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
93937071 861 WARN(1, "vblank wait timed out\n");
a928d536
PZ
862}
863
9d0498a2
JB
864/**
865 * intel_wait_for_vblank - wait for vblank on a given pipe
866 * @dev: drm device
867 * @pipe: pipe to wait for
868 *
869 * Wait for vblank to occur on a given pipe. Needed for various bits of
870 * mode setting code.
871 */
872void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 873{
9d0498a2 874 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 875 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 876
57e22f4a
VS
877 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
878 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
879 return;
880 }
881
300387c0
CW
882 /* Clear existing vblank status. Note this will clear any other
883 * sticky status fields as well.
884 *
885 * This races with i915_driver_irq_handler() with the result
886 * that either function could miss a vblank event. Here it is not
887 * fatal, as we will either wait upon the next vblank interrupt or
888 * timeout. Generally speaking intel_wait_for_vblank() is only
889 * called during modeset at which time the GPU should be idle and
890 * should *not* be performing page flips and thus not waiting on
891 * vblanks...
892 * Currently, the result of us stealing a vblank from the irq
893 * handler is that a single frame will be skipped during swapbuffers.
894 */
895 I915_WRITE(pipestat_reg,
896 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
897
9d0498a2 898 /* Wait for vblank interrupt bit to set */
481b6af3
CW
899 if (wait_for(I915_READ(pipestat_reg) &
900 PIPE_VBLANK_INTERRUPT_STATUS,
901 50))
9d0498a2
JB
902 DRM_DEBUG_KMS("vblank wait timed out\n");
903}
904
fbf49ea2
VS
905static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
906{
907 struct drm_i915_private *dev_priv = dev->dev_private;
908 u32 reg = PIPEDSL(pipe);
909 u32 line1, line2;
910 u32 line_mask;
911
912 if (IS_GEN2(dev))
913 line_mask = DSL_LINEMASK_GEN2;
914 else
915 line_mask = DSL_LINEMASK_GEN3;
916
917 line1 = I915_READ(reg) & line_mask;
918 mdelay(5);
919 line2 = I915_READ(reg) & line_mask;
920
921 return line1 == line2;
922}
923
ab7ad7f6
KP
924/*
925 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
926 * @dev: drm device
927 * @pipe: pipe to wait for
928 *
929 * After disabling a pipe, we can't wait for vblank in the usual way,
930 * spinning on the vblank interrupt status bit, since we won't actually
931 * see an interrupt when the pipe is disabled.
932 *
ab7ad7f6
KP
933 * On Gen4 and above:
934 * wait for the pipe register state bit to turn off
935 *
936 * Otherwise:
937 * wait for the display line value to settle (it usually
938 * ends up stopping at the start of the next frame).
58e10eb9 939 *
9d0498a2 940 */
58e10eb9 941void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
942{
943 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
944 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
945 pipe);
ab7ad7f6
KP
946
947 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 948 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
949
950 /* Wait for the Pipe State to go off */
58e10eb9
CW
951 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
952 100))
284637d9 953 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 954 } else {
ab7ad7f6 955 /* Wait for the display line to settle */
fbf49ea2 956 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 957 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 958 }
79e53945
JB
959}
960
b0ea7d37
DL
961/*
962 * ibx_digital_port_connected - is the specified port connected?
963 * @dev_priv: i915 private structure
964 * @port: the port to test
965 *
966 * Returns true if @port is connected, false otherwise.
967 */
968bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
969 struct intel_digital_port *port)
970{
971 u32 bit;
972
c36346e3 973 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 974 switch (port->port) {
c36346e3
DL
975 case PORT_B:
976 bit = SDE_PORTB_HOTPLUG;
977 break;
978 case PORT_C:
979 bit = SDE_PORTC_HOTPLUG;
980 break;
981 case PORT_D:
982 bit = SDE_PORTD_HOTPLUG;
983 break;
984 default:
985 return true;
986 }
987 } else {
eba905b2 988 switch (port->port) {
c36346e3
DL
989 case PORT_B:
990 bit = SDE_PORTB_HOTPLUG_CPT;
991 break;
992 case PORT_C:
993 bit = SDE_PORTC_HOTPLUG_CPT;
994 break;
995 case PORT_D:
996 bit = SDE_PORTD_HOTPLUG_CPT;
997 break;
998 default:
999 return true;
1000 }
b0ea7d37
DL
1001 }
1002
1003 return I915_READ(SDEISR) & bit;
1004}
1005
b24e7179
JB
1006static const char *state_string(bool enabled)
1007{
1008 return enabled ? "on" : "off";
1009}
1010
1011/* Only for pre-ILK configs */
55607e8a
DV
1012void assert_pll(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
b24e7179
JB
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
1019 reg = DPLL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & DPLL_VCO_ENABLE);
1022 WARN(cur_state != state,
1023 "PLL state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
b24e7179 1026
23538ef1
JN
1027/* XXX: the dsi pll is shared between MIPI DSI ports */
1028static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1029{
1030 u32 val;
1031 bool cur_state;
1032
1033 mutex_lock(&dev_priv->dpio_lock);
1034 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1035 mutex_unlock(&dev_priv->dpio_lock);
1036
1037 cur_state = val & DSI_PLL_VCO_EN;
1038 WARN(cur_state != state,
1039 "DSI PLL state assertion failure (expected %s, current %s)\n",
1040 state_string(state), state_string(cur_state));
1041}
1042#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1043#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1044
55607e8a 1045struct intel_shared_dpll *
e2b78267
DV
1046intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1047{
1048 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1049
a43f6e0f 1050 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1051 return NULL;
1052
a43f6e0f 1053 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1054}
1055
040484af 1056/* For ILK+ */
55607e8a
DV
1057void assert_shared_dpll(struct drm_i915_private *dev_priv,
1058 struct intel_shared_dpll *pll,
1059 bool state)
040484af 1060{
040484af 1061 bool cur_state;
5358901f 1062 struct intel_dpll_hw_state hw_state;
040484af 1063
9d82aa17
ED
1064 if (HAS_PCH_LPT(dev_priv->dev)) {
1065 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1066 return;
1067 }
1068
92b27b08 1069 if (WARN (!pll,
46edb027 1070 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1071 return;
ee7b9f93 1072
5358901f 1073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1074 WARN(cur_state != state,
5358901f
DV
1075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
040484af 1077}
040484af
JB
1078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
ad80a810
PZ
1085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
040484af 1087
affa9354
PZ
1088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
ad80a810 1090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1091 val = I915_READ(reg);
ad80a810 1092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
040484af
JB
1098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
d63fa0dc
PZ
1112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
3d13ef2e 1129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1130 return;
1131
bf507ef7 1132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1133 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1134 return;
1135
040484af
JB
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
55607e8a
DV
1141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
040484af
JB
1143{
1144 int reg;
1145 u32 val;
55607e8a 1146 bool cur_state;
040484af
JB
1147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
55607e8a
DV
1150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
040484af
JB
1154}
1155
ea0760cf
JB
1156static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
1158{
1159 int pp_reg, lvds_reg;
1160 u32 val;
1161 enum pipe panel_pipe = PIPE_A;
0de3b485 1162 bool locked = true;
ea0760cf
JB
1163
1164 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1165 pp_reg = PCH_PP_CONTROL;
1166 lvds_reg = PCH_LVDS;
1167 } else {
1168 pp_reg = PP_CONTROL;
1169 lvds_reg = LVDS;
1170 }
1171
1172 val = I915_READ(pp_reg);
1173 if (!(val & PANEL_POWER_ON) ||
1174 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1175 locked = false;
1176
1177 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179
1180 WARN(panel_pipe == pipe && locked,
1181 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1182 pipe_name(pipe));
ea0760cf
JB
1183}
1184
93ce0ba6
JN
1185static void assert_cursor(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 struct drm_device *dev = dev_priv->dev;
1189 bool cur_state;
1190
d9d82081 1191 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1192 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1193 else
5efb3e28 1194 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1195
1196 WARN(cur_state != state,
1197 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1198 pipe_name(pipe), state_string(state), state_string(cur_state));
1199}
1200#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1201#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1202
b840d907
JB
1203void assert_pipe(struct drm_i915_private *dev_priv,
1204 enum pipe pipe, bool state)
b24e7179
JB
1205{
1206 int reg;
1207 u32 val;
63d7bbe9 1208 bool cur_state;
702e7a56
PZ
1209 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1210 pipe);
b24e7179 1211
8e636784
DV
1212 /* if we need the pipe A quirk it must be always on */
1213 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1214 state = true;
1215
da7e29bd 1216 if (!intel_display_power_enabled(dev_priv,
b97186f0 1217 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1218 cur_state = false;
1219 } else {
1220 reg = PIPECONF(cpu_transcoder);
1221 val = I915_READ(reg);
1222 cur_state = !!(val & PIPECONF_ENABLE);
1223 }
1224
63d7bbe9
JB
1225 WARN(cur_state != state,
1226 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1227 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1228}
1229
931872fc
CW
1230static void assert_plane(struct drm_i915_private *dev_priv,
1231 enum plane plane, bool state)
b24e7179
JB
1232{
1233 int reg;
1234 u32 val;
931872fc 1235 bool cur_state;
b24e7179
JB
1236
1237 reg = DSPCNTR(plane);
1238 val = I915_READ(reg);
931872fc
CW
1239 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1240 WARN(cur_state != state,
1241 "plane %c assertion failure (expected %s, current %s)\n",
1242 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1243}
1244
931872fc
CW
1245#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1246#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1247
b24e7179
JB
1248static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1249 enum pipe pipe)
1250{
653e1026 1251 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1252 int reg, i;
1253 u32 val;
1254 int cur_pipe;
1255
653e1026
VS
1256 /* Primary planes are fixed to pipes on gen4+ */
1257 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1258 reg = DSPCNTR(pipe);
1259 val = I915_READ(reg);
83f26f16 1260 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1261 "plane %c assertion failure, should be disabled but not\n",
1262 plane_name(pipe));
19ec1358 1263 return;
28c05794 1264 }
19ec1358 1265
b24e7179 1266 /* Need to check both planes against the pipe */
08e2a7de 1267 for_each_pipe(i) {
b24e7179
JB
1268 reg = DSPCNTR(i);
1269 val = I915_READ(reg);
1270 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1271 DISPPLANE_SEL_PIPE_SHIFT;
1272 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1273 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1274 plane_name(i), pipe_name(pipe));
b24e7179
JB
1275 }
1276}
1277
19332d7a
JB
1278static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1279 enum pipe pipe)
1280{
20674eef 1281 struct drm_device *dev = dev_priv->dev;
1fe47785 1282 int reg, sprite;
19332d7a
JB
1283 u32 val;
1284
20674eef 1285 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1286 for_each_sprite(pipe, sprite) {
1287 reg = SPCNTR(pipe, sprite);
20674eef 1288 val = I915_READ(reg);
83f26f16 1289 WARN(val & SP_ENABLE,
20674eef 1290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1291 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1292 }
1293 } else if (INTEL_INFO(dev)->gen >= 7) {
1294 reg = SPRCTL(pipe);
19332d7a 1295 val = I915_READ(reg);
83f26f16 1296 WARN(val & SPRITE_ENABLE,
06da8da2 1297 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1298 plane_name(pipe), pipe_name(pipe));
1299 } else if (INTEL_INFO(dev)->gen >= 5) {
1300 reg = DVSCNTR(pipe);
19332d7a 1301 val = I915_READ(reg);
83f26f16 1302 WARN(val & DVS_ENABLE,
06da8da2 1303 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1304 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1305 }
1306}
1307
89eff4be 1308static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1309{
1310 u32 val;
1311 bool enabled;
1312
89eff4be 1313 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1314
92f2584a
JB
1315 val = I915_READ(PCH_DREF_CONTROL);
1316 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1317 DREF_SUPERSPREAD_SOURCE_MASK));
1318 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1319}
1320
ab9412ba
DV
1321static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1322 enum pipe pipe)
92f2584a
JB
1323{
1324 int reg;
1325 u32 val;
1326 bool enabled;
1327
ab9412ba 1328 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1329 val = I915_READ(reg);
1330 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1331 WARN(enabled,
1332 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1333 pipe_name(pipe));
92f2584a
JB
1334}
1335
4e634389
KP
1336static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1338{
1339 if ((val & DP_PORT_EN) == 0)
1340 return false;
1341
1342 if (HAS_PCH_CPT(dev_priv->dev)) {
1343 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1344 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1345 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1346 return false;
44f37d1f
CML
1347 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1348 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1349 return false;
f0575e92
KP
1350 } else {
1351 if ((val & DP_PIPE_MASK) != (pipe << 30))
1352 return false;
1353 }
1354 return true;
1355}
1356
1519b995
KP
1357static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe, u32 val)
1359{
dc0fa718 1360 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1361 return false;
1362
1363 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1364 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1365 return false;
44f37d1f
CML
1366 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1367 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1368 return false;
1519b995 1369 } else {
dc0fa718 1370 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1371 return false;
1372 }
1373 return true;
1374}
1375
1376static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1377 enum pipe pipe, u32 val)
1378{
1379 if ((val & LVDS_PORT_EN) == 0)
1380 return false;
1381
1382 if (HAS_PCH_CPT(dev_priv->dev)) {
1383 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1384 return false;
1385 } else {
1386 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1387 return false;
1388 }
1389 return true;
1390}
1391
1392static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1393 enum pipe pipe, u32 val)
1394{
1395 if ((val & ADPA_DAC_ENABLE) == 0)
1396 return false;
1397 if (HAS_PCH_CPT(dev_priv->dev)) {
1398 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1399 return false;
1400 } else {
1401 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1402 return false;
1403 }
1404 return true;
1405}
1406
291906f1 1407static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1408 enum pipe pipe, int reg, u32 port_sel)
291906f1 1409{
47a05eca 1410 u32 val = I915_READ(reg);
4e634389 1411 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1412 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1413 reg, pipe_name(pipe));
de9a35ab 1414
75c5da27
DV
1415 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1416 && (val & DP_PIPEB_SELECT),
de9a35ab 1417 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1418}
1419
1420static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1421 enum pipe pipe, int reg)
1422{
47a05eca 1423 u32 val = I915_READ(reg);
b70ad586 1424 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1425 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1426 reg, pipe_name(pipe));
de9a35ab 1427
dc0fa718 1428 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1429 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1430 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1431}
1432
1433static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1434 enum pipe pipe)
1435{
1436 int reg;
1437 u32 val;
291906f1 1438
f0575e92
KP
1439 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1440 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1441 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1442
1443 reg = PCH_ADPA;
1444 val = I915_READ(reg);
b70ad586 1445 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1446 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1447 pipe_name(pipe));
291906f1
JB
1448
1449 reg = PCH_LVDS;
1450 val = I915_READ(reg);
b70ad586 1451 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1452 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1453 pipe_name(pipe));
291906f1 1454
e2debe91
PZ
1455 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1456 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1457 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1458}
1459
40e9cf64
JB
1460static void intel_init_dpio(struct drm_device *dev)
1461{
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463
1464 if (!IS_VALLEYVIEW(dev))
1465 return;
1466
a09caddd
CML
1467 /*
1468 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1469 * CHV x1 PHY (DP/HDMI D)
1470 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1471 */
1472 if (IS_CHERRYVIEW(dev)) {
1473 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1474 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1475 } else {
1476 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1477 }
5382f5f3
JB
1478}
1479
1480static void intel_reset_dpio(struct drm_device *dev)
1481{
1482 struct drm_i915_private *dev_priv = dev->dev_private;
1483
1484 if (!IS_VALLEYVIEW(dev))
1485 return;
1486
e5cbfbfb
ID
1487 /*
1488 * Enable the CRI clock source so we can get at the display and the
1489 * reference clock for VGA hotplug / manual detection.
1490 */
404faabc 1491 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1492 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1493 DPLL_INTEGRATED_CRI_CLK_VLV);
1494
076ed3b2
CML
1495 if (IS_CHERRYVIEW(dev)) {
1496 enum dpio_phy phy;
1497 u32 val;
1498
1499 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1500 /* Poll for phypwrgood signal */
1501 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1502 PHY_POWERGOOD(phy), 1))
1503 DRM_ERROR("Display PHY %d is not power up\n", phy);
1504
1505 /*
1506 * Deassert common lane reset for PHY.
1507 *
1508 * This should only be done on init and resume from S3
1509 * with both PLLs disabled, or we risk losing DPIO and
1510 * PLL synchronization.
1511 */
1512 val = I915_READ(DISPLAY_PHY_CONTROL);
1513 I915_WRITE(DISPLAY_PHY_CONTROL,
1514 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1515 }
1516
1517 } else {
1518 /*
1519 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1520 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1521 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1522 * b. The other bits such as sfr settings / modesel may all
1523 * be set to 0.
1524 *
1525 * This should only be done on init and resume from S3 with
1526 * both PLLs disabled, or we risk losing DPIO and PLL
1527 * synchronization.
1528 */
1529 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1530 }
40e9cf64
JB
1531}
1532
426115cf 1533static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1534{
426115cf
DV
1535 struct drm_device *dev = crtc->base.dev;
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537 int reg = DPLL(crtc->pipe);
1538 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1539
426115cf 1540 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1541
1542 /* No really, not for ILK+ */
1543 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1544
1545 /* PLL is protected by panel, make sure we can write it */
1546 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1547 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1548
426115cf
DV
1549 I915_WRITE(reg, dpll);
1550 POSTING_READ(reg);
1551 udelay(150);
1552
1553 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1554 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1555
1556 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1557 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1558
1559 /* We do this three times for luck */
426115cf 1560 I915_WRITE(reg, dpll);
87442f73
DV
1561 POSTING_READ(reg);
1562 udelay(150); /* wait for warmup */
426115cf 1563 I915_WRITE(reg, dpll);
87442f73
DV
1564 POSTING_READ(reg);
1565 udelay(150); /* wait for warmup */
426115cf 1566 I915_WRITE(reg, dpll);
87442f73
DV
1567 POSTING_READ(reg);
1568 udelay(150); /* wait for warmup */
1569}
1570
9d556c99
CML
1571static void chv_enable_pll(struct intel_crtc *crtc)
1572{
1573 struct drm_device *dev = crtc->base.dev;
1574 struct drm_i915_private *dev_priv = dev->dev_private;
1575 int pipe = crtc->pipe;
1576 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1577 u32 tmp;
1578
1579 assert_pipe_disabled(dev_priv, crtc->pipe);
1580
1581 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1582
1583 mutex_lock(&dev_priv->dpio_lock);
1584
1585 /* Enable back the 10bit clock to display controller */
1586 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1587 tmp |= DPIO_DCLKP_EN;
1588 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1589
1590 /*
1591 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1592 */
1593 udelay(1);
1594
1595 /* Enable PLL */
a11b0703 1596 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
9d556c99
CML
1597
1598 /* Check PLL is locked */
a11b0703 1599 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1600 DRM_ERROR("PLL %d failed to lock\n", pipe);
1601
a11b0703
VS
1602 /* not sure when this should be written */
1603 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1604 POSTING_READ(DPLL_MD(pipe));
1605
9d556c99
CML
1606 mutex_unlock(&dev_priv->dpio_lock);
1607}
1608
66e3d5c0 1609static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1610{
66e3d5c0
DV
1611 struct drm_device *dev = crtc->base.dev;
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 int reg = DPLL(crtc->pipe);
1614 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1615
66e3d5c0 1616 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1617
63d7bbe9 1618 /* No really, not for ILK+ */
3d13ef2e 1619 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1620
1621 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1622 if (IS_MOBILE(dev) && !IS_I830(dev))
1623 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1624
66e3d5c0
DV
1625 I915_WRITE(reg, dpll);
1626
1627 /* Wait for the clocks to stabilize. */
1628 POSTING_READ(reg);
1629 udelay(150);
1630
1631 if (INTEL_INFO(dev)->gen >= 4) {
1632 I915_WRITE(DPLL_MD(crtc->pipe),
1633 crtc->config.dpll_hw_state.dpll_md);
1634 } else {
1635 /* The pixel multiplier can only be updated once the
1636 * DPLL is enabled and the clocks are stable.
1637 *
1638 * So write it again.
1639 */
1640 I915_WRITE(reg, dpll);
1641 }
63d7bbe9
JB
1642
1643 /* We do this three times for luck */
66e3d5c0 1644 I915_WRITE(reg, dpll);
63d7bbe9
JB
1645 POSTING_READ(reg);
1646 udelay(150); /* wait for warmup */
66e3d5c0 1647 I915_WRITE(reg, dpll);
63d7bbe9
JB
1648 POSTING_READ(reg);
1649 udelay(150); /* wait for warmup */
66e3d5c0 1650 I915_WRITE(reg, dpll);
63d7bbe9
JB
1651 POSTING_READ(reg);
1652 udelay(150); /* wait for warmup */
1653}
1654
1655/**
50b44a44 1656 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1657 * @dev_priv: i915 private structure
1658 * @pipe: pipe PLL to disable
1659 *
1660 * Disable the PLL for @pipe, making sure the pipe is off first.
1661 *
1662 * Note! This is for pre-ILK only.
1663 */
50b44a44 1664static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1665{
63d7bbe9
JB
1666 /* Don't disable pipe A or pipe A PLLs if needed */
1667 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1668 return;
1669
1670 /* Make sure the pipe isn't still relying on us */
1671 assert_pipe_disabled(dev_priv, pipe);
1672
50b44a44
DV
1673 I915_WRITE(DPLL(pipe), 0);
1674 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1675}
1676
f6071166
JB
1677static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1678{
1679 u32 val = 0;
1680
1681 /* Make sure the pipe isn't still relying on us */
1682 assert_pipe_disabled(dev_priv, pipe);
1683
e5cbfbfb
ID
1684 /*
1685 * Leave integrated clock source and reference clock enabled for pipe B.
1686 * The latter is needed for VGA hotplug / manual detection.
1687 */
f6071166 1688 if (pipe == PIPE_B)
e5cbfbfb 1689 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1690 I915_WRITE(DPLL(pipe), val);
1691 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1692
1693}
1694
1695static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1696{
d752048d 1697 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1698 u32 val;
1699
a11b0703
VS
1700 /* Make sure the pipe isn't still relying on us */
1701 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1702
a11b0703
VS
1703 /* Set PLL en = 0 */
1704 val = DPLL_SSC_REF_CLOCK_CHV;
1705 if (pipe != PIPE_A)
1706 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1707 I915_WRITE(DPLL(pipe), val);
1708 POSTING_READ(DPLL(pipe));
d752048d
VS
1709
1710 mutex_lock(&dev_priv->dpio_lock);
1711
1712 /* Disable 10bit clock to display controller */
1713 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1714 val &= ~DPIO_DCLKP_EN;
1715 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1716
1717 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1718}
1719
e4607fcf
CML
1720void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1721 struct intel_digital_port *dport)
89b667f8
JB
1722{
1723 u32 port_mask;
00fc31b7 1724 int dpll_reg;
89b667f8 1725
e4607fcf
CML
1726 switch (dport->port) {
1727 case PORT_B:
89b667f8 1728 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1729 dpll_reg = DPLL(0);
e4607fcf
CML
1730 break;
1731 case PORT_C:
89b667f8 1732 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1733 dpll_reg = DPLL(0);
1734 break;
1735 case PORT_D:
1736 port_mask = DPLL_PORTD_READY_MASK;
1737 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1738 break;
1739 default:
1740 BUG();
1741 }
89b667f8 1742
00fc31b7 1743 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1744 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1745 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1746}
1747
b14b1055
DV
1748static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1749{
1750 struct drm_device *dev = crtc->base.dev;
1751 struct drm_i915_private *dev_priv = dev->dev_private;
1752 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1753
1754 WARN_ON(!pll->refcount);
1755 if (pll->active == 0) {
1756 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1757 WARN_ON(pll->on);
1758 assert_shared_dpll_disabled(dev_priv, pll);
1759
1760 pll->mode_set(dev_priv, pll);
1761 }
1762}
1763
92f2584a 1764/**
85b3894f 1765 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1766 * @dev_priv: i915 private structure
1767 * @pipe: pipe PLL to enable
1768 *
1769 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1770 * drives the transcoder clock.
1771 */
85b3894f 1772static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1773{
3d13ef2e
DL
1774 struct drm_device *dev = crtc->base.dev;
1775 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1776 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1777
87a875bb 1778 if (WARN_ON(pll == NULL))
48da64a8
CW
1779 return;
1780
1781 if (WARN_ON(pll->refcount == 0))
1782 return;
ee7b9f93 1783
46edb027
DV
1784 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1785 pll->name, pll->active, pll->on,
e2b78267 1786 crtc->base.base.id);
92f2584a 1787
cdbd2316
DV
1788 if (pll->active++) {
1789 WARN_ON(!pll->on);
e9d6944e 1790 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1791 return;
1792 }
f4a091c7 1793 WARN_ON(pll->on);
ee7b9f93 1794
46edb027 1795 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1796 pll->enable(dev_priv, pll);
ee7b9f93 1797 pll->on = true;
92f2584a
JB
1798}
1799
e2b78267 1800static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1801{
3d13ef2e
DL
1802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1805
92f2584a 1806 /* PCH only available on ILK+ */
3d13ef2e 1807 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1808 if (WARN_ON(pll == NULL))
ee7b9f93 1809 return;
92f2584a 1810
48da64a8
CW
1811 if (WARN_ON(pll->refcount == 0))
1812 return;
7a419866 1813
46edb027
DV
1814 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1815 pll->name, pll->active, pll->on,
e2b78267 1816 crtc->base.base.id);
7a419866 1817
48da64a8 1818 if (WARN_ON(pll->active == 0)) {
e9d6944e 1819 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1820 return;
1821 }
1822
e9d6944e 1823 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1824 WARN_ON(!pll->on);
cdbd2316 1825 if (--pll->active)
7a419866 1826 return;
ee7b9f93 1827
46edb027 1828 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1829 pll->disable(dev_priv, pll);
ee7b9f93 1830 pll->on = false;
92f2584a
JB
1831}
1832
b8a4f404
PZ
1833static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1834 enum pipe pipe)
040484af 1835{
23670b32 1836 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1837 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1839 uint32_t reg, val, pipeconf_val;
040484af
JB
1840
1841 /* PCH only available on ILK+ */
3d13ef2e 1842 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1843
1844 /* Make sure PCH DPLL is enabled */
e72f9fbf 1845 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1846 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1847
1848 /* FDI must be feeding us bits for PCH ports */
1849 assert_fdi_tx_enabled(dev_priv, pipe);
1850 assert_fdi_rx_enabled(dev_priv, pipe);
1851
23670b32
DV
1852 if (HAS_PCH_CPT(dev)) {
1853 /* Workaround: Set the timing override bit before enabling the
1854 * pch transcoder. */
1855 reg = TRANS_CHICKEN2(pipe);
1856 val = I915_READ(reg);
1857 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1858 I915_WRITE(reg, val);
59c859d6 1859 }
23670b32 1860
ab9412ba 1861 reg = PCH_TRANSCONF(pipe);
040484af 1862 val = I915_READ(reg);
5f7f726d 1863 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1864
1865 if (HAS_PCH_IBX(dev_priv->dev)) {
1866 /*
1867 * make the BPC in transcoder be consistent with
1868 * that in pipeconf reg.
1869 */
dfd07d72
DV
1870 val &= ~PIPECONF_BPC_MASK;
1871 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1872 }
5f7f726d
PZ
1873
1874 val &= ~TRANS_INTERLACE_MASK;
1875 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1876 if (HAS_PCH_IBX(dev_priv->dev) &&
1877 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1878 val |= TRANS_LEGACY_INTERLACED_ILK;
1879 else
1880 val |= TRANS_INTERLACED;
5f7f726d
PZ
1881 else
1882 val |= TRANS_PROGRESSIVE;
1883
040484af
JB
1884 I915_WRITE(reg, val | TRANS_ENABLE);
1885 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1886 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1887}
1888
8fb033d7 1889static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1890 enum transcoder cpu_transcoder)
040484af 1891{
8fb033d7 1892 u32 val, pipeconf_val;
8fb033d7
PZ
1893
1894 /* PCH only available on ILK+ */
3d13ef2e 1895 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1896
8fb033d7 1897 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1898 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1899 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1900
223a6fdf
PZ
1901 /* Workaround: set timing override bit. */
1902 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1903 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1904 I915_WRITE(_TRANSA_CHICKEN2, val);
1905
25f3ef11 1906 val = TRANS_ENABLE;
937bb610 1907 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1908
9a76b1c6
PZ
1909 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1910 PIPECONF_INTERLACED_ILK)
a35f2679 1911 val |= TRANS_INTERLACED;
8fb033d7
PZ
1912 else
1913 val |= TRANS_PROGRESSIVE;
1914
ab9412ba
DV
1915 I915_WRITE(LPT_TRANSCONF, val);
1916 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1917 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1918}
1919
b8a4f404
PZ
1920static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1921 enum pipe pipe)
040484af 1922{
23670b32
DV
1923 struct drm_device *dev = dev_priv->dev;
1924 uint32_t reg, val;
040484af
JB
1925
1926 /* FDI relies on the transcoder */
1927 assert_fdi_tx_disabled(dev_priv, pipe);
1928 assert_fdi_rx_disabled(dev_priv, pipe);
1929
291906f1
JB
1930 /* Ports must be off as well */
1931 assert_pch_ports_disabled(dev_priv, pipe);
1932
ab9412ba 1933 reg = PCH_TRANSCONF(pipe);
040484af
JB
1934 val = I915_READ(reg);
1935 val &= ~TRANS_ENABLE;
1936 I915_WRITE(reg, val);
1937 /* wait for PCH transcoder off, transcoder state */
1938 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1939 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1940
1941 if (!HAS_PCH_IBX(dev)) {
1942 /* Workaround: Clear the timing override chicken bit again. */
1943 reg = TRANS_CHICKEN2(pipe);
1944 val = I915_READ(reg);
1945 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1946 I915_WRITE(reg, val);
1947 }
040484af
JB
1948}
1949
ab4d966c 1950static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1951{
8fb033d7
PZ
1952 u32 val;
1953
ab9412ba 1954 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1955 val &= ~TRANS_ENABLE;
ab9412ba 1956 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1957 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1958 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1959 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1960
1961 /* Workaround: clear timing override bit. */
1962 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1963 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1964 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1965}
1966
b24e7179 1967/**
309cfea8 1968 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1969 * @crtc: crtc responsible for the pipe
b24e7179 1970 *
0372264a 1971 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1972 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1973 */
e1fdc473 1974static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1975{
0372264a
PZ
1976 struct drm_device *dev = crtc->base.dev;
1977 struct drm_i915_private *dev_priv = dev->dev_private;
1978 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1979 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1980 pipe);
1a240d4d 1981 enum pipe pch_transcoder;
b24e7179
JB
1982 int reg;
1983 u32 val;
1984
58c6eaa2 1985 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1986 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1987 assert_sprites_disabled(dev_priv, pipe);
1988
681e5811 1989 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1990 pch_transcoder = TRANSCODER_A;
1991 else
1992 pch_transcoder = pipe;
1993
b24e7179
JB
1994 /*
1995 * A pipe without a PLL won't actually be able to drive bits from
1996 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1997 * need the check.
1998 */
1999 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 2000 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
2001 assert_dsi_pll_enabled(dev_priv);
2002 else
2003 assert_pll_enabled(dev_priv, pipe);
040484af 2004 else {
30421c4f 2005 if (crtc->config.has_pch_encoder) {
040484af 2006 /* if driving the PCH, we need FDI enabled */
cc391bbb 2007 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2008 assert_fdi_tx_pll_enabled(dev_priv,
2009 (enum pipe) cpu_transcoder);
040484af
JB
2010 }
2011 /* FIXME: assert CPU port conditions for SNB+ */
2012 }
b24e7179 2013
702e7a56 2014 reg = PIPECONF(cpu_transcoder);
b24e7179 2015 val = I915_READ(reg);
7ad25d48
PZ
2016 if (val & PIPECONF_ENABLE) {
2017 WARN_ON(!(pipe == PIPE_A &&
2018 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 2019 return;
7ad25d48 2020 }
00d70b15
CW
2021
2022 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2023 POSTING_READ(reg);
b24e7179
JB
2024}
2025
2026/**
309cfea8 2027 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
2028 * @dev_priv: i915 private structure
2029 * @pipe: pipe to disable
2030 *
2031 * Disable @pipe, making sure that various hardware specific requirements
2032 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2033 *
2034 * @pipe should be %PIPE_A or %PIPE_B.
2035 *
2036 * Will wait until the pipe has shut down before returning.
2037 */
2038static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2039 enum pipe pipe)
2040{
702e7a56
PZ
2041 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2042 pipe);
b24e7179
JB
2043 int reg;
2044 u32 val;
2045
2046 /*
2047 * Make sure planes won't keep trying to pump pixels to us,
2048 * or we might hang the display.
2049 */
2050 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2051 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2052 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
2053
2054 /* Don't disable pipe A or pipe A PLLs if needed */
2055 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2056 return;
2057
702e7a56 2058 reg = PIPECONF(cpu_transcoder);
b24e7179 2059 val = I915_READ(reg);
00d70b15
CW
2060 if ((val & PIPECONF_ENABLE) == 0)
2061 return;
2062
2063 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
2064 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2065}
2066
d74362c9
KP
2067/*
2068 * Plane regs are double buffered, going from enabled->disabled needs a
2069 * trigger in order to latch. The display address reg provides this.
2070 */
1dba99f4
VS
2071void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2072 enum plane plane)
d74362c9 2073{
3d13ef2e
DL
2074 struct drm_device *dev = dev_priv->dev;
2075 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2076
2077 I915_WRITE(reg, I915_READ(reg));
2078 POSTING_READ(reg);
d74362c9
KP
2079}
2080
b24e7179 2081/**
262ca2b0 2082 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
b24e7179
JB
2083 * @dev_priv: i915 private structure
2084 * @plane: plane to enable
2085 * @pipe: pipe being fed
2086 *
2087 * Enable @plane on @pipe, making sure that @pipe is running first.
2088 */
262ca2b0
MR
2089static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2090 enum plane plane, enum pipe pipe)
b24e7179 2091{
939c2fe8
VS
2092 struct intel_crtc *intel_crtc =
2093 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
2094 int reg;
2095 u32 val;
2096
2097 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2098 assert_pipe_enabled(dev_priv, pipe);
2099
98ec7739
VS
2100 if (intel_crtc->primary_enabled)
2101 return;
0037f71c 2102
4c445e0e 2103 intel_crtc->primary_enabled = true;
939c2fe8 2104
b24e7179
JB
2105 reg = DSPCNTR(plane);
2106 val = I915_READ(reg);
10efa932 2107 WARN_ON(val & DISPLAY_PLANE_ENABLE);
00d70b15
CW
2108
2109 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 2110 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
2111}
2112
b24e7179 2113/**
262ca2b0 2114 * intel_disable_primary_hw_plane - disable the primary hardware plane
b24e7179
JB
2115 * @dev_priv: i915 private structure
2116 * @plane: plane to disable
2117 * @pipe: pipe consuming the data
2118 *
2119 * Disable @plane; should be an independent operation.
2120 */
262ca2b0
MR
2121static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2122 enum plane plane, enum pipe pipe)
b24e7179 2123{
939c2fe8
VS
2124 struct intel_crtc *intel_crtc =
2125 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
2126 int reg;
2127 u32 val;
2128
98ec7739
VS
2129 if (!intel_crtc->primary_enabled)
2130 return;
0037f71c 2131
4c445e0e 2132 intel_crtc->primary_enabled = false;
939c2fe8 2133
b24e7179
JB
2134 reg = DSPCNTR(plane);
2135 val = I915_READ(reg);
10efa932 2136 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
00d70b15
CW
2137
2138 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 2139 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
2140}
2141
693db184
CW
2142static bool need_vtd_wa(struct drm_device *dev)
2143{
2144#ifdef CONFIG_INTEL_IOMMU
2145 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2146 return true;
2147#endif
2148 return false;
2149}
2150
a57ce0b2
JB
2151static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2152{
2153 int tile_height;
2154
2155 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2156 return ALIGN(height, tile_height);
2157}
2158
127bd2ac 2159int
48b956c5 2160intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 2161 struct drm_i915_gem_object *obj,
919926ae 2162 struct intel_ring_buffer *pipelined)
6b95a207 2163{
ce453d81 2164 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
2165 u32 alignment;
2166 int ret;
2167
05394f39 2168 switch (obj->tiling_mode) {
6b95a207 2169 case I915_TILING_NONE:
534843da
CW
2170 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2171 alignment = 128 * 1024;
a6c45cf0 2172 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2173 alignment = 4 * 1024;
2174 else
2175 alignment = 64 * 1024;
6b95a207
KH
2176 break;
2177 case I915_TILING_X:
2178 /* pin() will align the object as required by fence */
2179 alignment = 0;
2180 break;
2181 case I915_TILING_Y:
80075d49 2182 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2183 return -EINVAL;
2184 default:
2185 BUG();
2186 }
2187
693db184
CW
2188 /* Note that the w/a also requires 64 PTE of padding following the
2189 * bo. We currently fill all unused PTE with the shadow page and so
2190 * we should always have valid PTE following the scanout preventing
2191 * the VT-d warning.
2192 */
2193 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2194 alignment = 256 * 1024;
2195
ce453d81 2196 dev_priv->mm.interruptible = false;
2da3b9b9 2197 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2198 if (ret)
ce453d81 2199 goto err_interruptible;
6b95a207
KH
2200
2201 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2202 * fence, whereas 965+ only requires a fence if using
2203 * framebuffer compression. For simplicity, we always install
2204 * a fence as the cost is not that onerous.
2205 */
06d98131 2206 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2207 if (ret)
2208 goto err_unpin;
1690e1eb 2209
9a5a53b3 2210 i915_gem_object_pin_fence(obj);
6b95a207 2211
ce453d81 2212 dev_priv->mm.interruptible = true;
6b95a207 2213 return 0;
48b956c5
CW
2214
2215err_unpin:
cc98b413 2216 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2217err_interruptible:
2218 dev_priv->mm.interruptible = true;
48b956c5 2219 return ret;
6b95a207
KH
2220}
2221
1690e1eb
CW
2222void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2223{
2224 i915_gem_object_unpin_fence(obj);
cc98b413 2225 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2226}
2227
c2c75131
DV
2228/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2229 * is assumed to be a power-of-two. */
bc752862
CW
2230unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2231 unsigned int tiling_mode,
2232 unsigned int cpp,
2233 unsigned int pitch)
c2c75131 2234{
bc752862
CW
2235 if (tiling_mode != I915_TILING_NONE) {
2236 unsigned int tile_rows, tiles;
c2c75131 2237
bc752862
CW
2238 tile_rows = *y / 8;
2239 *y %= 8;
c2c75131 2240
bc752862
CW
2241 tiles = *x / (512/cpp);
2242 *x %= 512/cpp;
2243
2244 return tile_rows * pitch * 8 + tiles * 4096;
2245 } else {
2246 unsigned int offset;
2247
2248 offset = *y * pitch + *x * cpp;
2249 *y = 0;
2250 *x = (offset & 4095) / cpp;
2251 return offset & -4096;
2252 }
c2c75131
DV
2253}
2254
46f297fb
JB
2255int intel_format_to_fourcc(int format)
2256{
2257 switch (format) {
2258 case DISPPLANE_8BPP:
2259 return DRM_FORMAT_C8;
2260 case DISPPLANE_BGRX555:
2261 return DRM_FORMAT_XRGB1555;
2262 case DISPPLANE_BGRX565:
2263 return DRM_FORMAT_RGB565;
2264 default:
2265 case DISPPLANE_BGRX888:
2266 return DRM_FORMAT_XRGB8888;
2267 case DISPPLANE_RGBX888:
2268 return DRM_FORMAT_XBGR8888;
2269 case DISPPLANE_BGRX101010:
2270 return DRM_FORMAT_XRGB2101010;
2271 case DISPPLANE_RGBX101010:
2272 return DRM_FORMAT_XBGR2101010;
2273 }
2274}
2275
484b41dd 2276static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2277 struct intel_plane_config *plane_config)
2278{
2279 struct drm_device *dev = crtc->base.dev;
2280 struct drm_i915_gem_object *obj = NULL;
2281 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2282 u32 base = plane_config->base;
2283
ff2652ea
CW
2284 if (plane_config->size == 0)
2285 return false;
2286
46f297fb
JB
2287 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2288 plane_config->size);
2289 if (!obj)
484b41dd 2290 return false;
46f297fb
JB
2291
2292 if (plane_config->tiled) {
2293 obj->tiling_mode = I915_TILING_X;
66e514c1 2294 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2295 }
2296
66e514c1
DA
2297 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2298 mode_cmd.width = crtc->base.primary->fb->width;
2299 mode_cmd.height = crtc->base.primary->fb->height;
2300 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2301
2302 mutex_lock(&dev->struct_mutex);
2303
66e514c1 2304 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2305 &mode_cmd, obj)) {
46f297fb
JB
2306 DRM_DEBUG_KMS("intel fb init failed\n");
2307 goto out_unref_obj;
2308 }
2309
2310 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2311
2312 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2313 return true;
46f297fb
JB
2314
2315out_unref_obj:
2316 drm_gem_object_unreference(&obj->base);
2317 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2318 return false;
2319}
2320
2321static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2322 struct intel_plane_config *plane_config)
2323{
2324 struct drm_device *dev = intel_crtc->base.dev;
2325 struct drm_crtc *c;
2326 struct intel_crtc *i;
2327 struct intel_framebuffer *fb;
2328
66e514c1 2329 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2330 return;
2331
2332 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2333 return;
2334
66e514c1
DA
2335 kfree(intel_crtc->base.primary->fb);
2336 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2337
2338 /*
2339 * Failed to alloc the obj, check to see if we should share
2340 * an fb with another CRTC instead
2341 */
70e1e0ec 2342 for_each_crtc(dev, c) {
484b41dd
JB
2343 i = to_intel_crtc(c);
2344
2345 if (c == &intel_crtc->base)
2346 continue;
2347
66e514c1 2348 if (!i->active || !c->primary->fb)
484b41dd
JB
2349 continue;
2350
66e514c1 2351 fb = to_intel_framebuffer(c->primary->fb);
484b41dd 2352 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
66e514c1
DA
2353 drm_framebuffer_reference(c->primary->fb);
2354 intel_crtc->base.primary->fb = c->primary->fb;
484b41dd
JB
2355 break;
2356 }
2357 }
46f297fb
JB
2358}
2359
29b9bde6
DV
2360static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2361 struct drm_framebuffer *fb,
2362 int x, int y)
81255565
JB
2363{
2364 struct drm_device *dev = crtc->dev;
2365 struct drm_i915_private *dev_priv = dev->dev_private;
2366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2367 struct intel_framebuffer *intel_fb;
05394f39 2368 struct drm_i915_gem_object *obj;
81255565 2369 int plane = intel_crtc->plane;
e506a0c6 2370 unsigned long linear_offset;
81255565 2371 u32 dspcntr;
5eddb70b 2372 u32 reg;
81255565 2373
81255565
JB
2374 intel_fb = to_intel_framebuffer(fb);
2375 obj = intel_fb->obj;
81255565 2376
5eddb70b
CW
2377 reg = DSPCNTR(plane);
2378 dspcntr = I915_READ(reg);
81255565
JB
2379 /* Mask out pixel format bits in case we change it */
2380 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2381 switch (fb->pixel_format) {
2382 case DRM_FORMAT_C8:
81255565
JB
2383 dspcntr |= DISPPLANE_8BPP;
2384 break;
57779d06
VS
2385 case DRM_FORMAT_XRGB1555:
2386 case DRM_FORMAT_ARGB1555:
2387 dspcntr |= DISPPLANE_BGRX555;
81255565 2388 break;
57779d06
VS
2389 case DRM_FORMAT_RGB565:
2390 dspcntr |= DISPPLANE_BGRX565;
2391 break;
2392 case DRM_FORMAT_XRGB8888:
2393 case DRM_FORMAT_ARGB8888:
2394 dspcntr |= DISPPLANE_BGRX888;
2395 break;
2396 case DRM_FORMAT_XBGR8888:
2397 case DRM_FORMAT_ABGR8888:
2398 dspcntr |= DISPPLANE_RGBX888;
2399 break;
2400 case DRM_FORMAT_XRGB2101010:
2401 case DRM_FORMAT_ARGB2101010:
2402 dspcntr |= DISPPLANE_BGRX101010;
2403 break;
2404 case DRM_FORMAT_XBGR2101010:
2405 case DRM_FORMAT_ABGR2101010:
2406 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2407 break;
2408 default:
baba133a 2409 BUG();
81255565 2410 }
57779d06 2411
a6c45cf0 2412 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2413 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2414 dspcntr |= DISPPLANE_TILED;
2415 else
2416 dspcntr &= ~DISPPLANE_TILED;
2417 }
2418
de1aa629
VS
2419 if (IS_G4X(dev))
2420 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2421
5eddb70b 2422 I915_WRITE(reg, dspcntr);
81255565 2423
e506a0c6 2424 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2425
c2c75131
DV
2426 if (INTEL_INFO(dev)->gen >= 4) {
2427 intel_crtc->dspaddr_offset =
bc752862
CW
2428 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2429 fb->bits_per_pixel / 8,
2430 fb->pitches[0]);
c2c75131
DV
2431 linear_offset -= intel_crtc->dspaddr_offset;
2432 } else {
e506a0c6 2433 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2434 }
e506a0c6 2435
f343c5f6
BW
2436 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2437 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2438 fb->pitches[0]);
01f2c773 2439 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2440 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2441 I915_WRITE(DSPSURF(plane),
2442 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2443 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2444 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2445 } else
f343c5f6 2446 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2447 POSTING_READ(reg);
17638cd6
JB
2448}
2449
29b9bde6
DV
2450static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2451 struct drm_framebuffer *fb,
2452 int x, int y)
17638cd6
JB
2453{
2454 struct drm_device *dev = crtc->dev;
2455 struct drm_i915_private *dev_priv = dev->dev_private;
2456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2457 struct intel_framebuffer *intel_fb;
2458 struct drm_i915_gem_object *obj;
2459 int plane = intel_crtc->plane;
e506a0c6 2460 unsigned long linear_offset;
17638cd6
JB
2461 u32 dspcntr;
2462 u32 reg;
2463
17638cd6
JB
2464 intel_fb = to_intel_framebuffer(fb);
2465 obj = intel_fb->obj;
2466
2467 reg = DSPCNTR(plane);
2468 dspcntr = I915_READ(reg);
2469 /* Mask out pixel format bits in case we change it */
2470 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2471 switch (fb->pixel_format) {
2472 case DRM_FORMAT_C8:
17638cd6
JB
2473 dspcntr |= DISPPLANE_8BPP;
2474 break;
57779d06
VS
2475 case DRM_FORMAT_RGB565:
2476 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2477 break;
57779d06
VS
2478 case DRM_FORMAT_XRGB8888:
2479 case DRM_FORMAT_ARGB8888:
2480 dspcntr |= DISPPLANE_BGRX888;
2481 break;
2482 case DRM_FORMAT_XBGR8888:
2483 case DRM_FORMAT_ABGR8888:
2484 dspcntr |= DISPPLANE_RGBX888;
2485 break;
2486 case DRM_FORMAT_XRGB2101010:
2487 case DRM_FORMAT_ARGB2101010:
2488 dspcntr |= DISPPLANE_BGRX101010;
2489 break;
2490 case DRM_FORMAT_XBGR2101010:
2491 case DRM_FORMAT_ABGR2101010:
2492 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2493 break;
2494 default:
baba133a 2495 BUG();
17638cd6
JB
2496 }
2497
2498 if (obj->tiling_mode != I915_TILING_NONE)
2499 dspcntr |= DISPPLANE_TILED;
2500 else
2501 dspcntr &= ~DISPPLANE_TILED;
2502
b42c6009 2503 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2504 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2505 else
2506 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2507
2508 I915_WRITE(reg, dspcntr);
2509
e506a0c6 2510 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2511 intel_crtc->dspaddr_offset =
bc752862
CW
2512 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2513 fb->bits_per_pixel / 8,
2514 fb->pitches[0]);
c2c75131 2515 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2516
f343c5f6
BW
2517 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2518 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2519 fb->pitches[0]);
01f2c773 2520 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2521 I915_WRITE(DSPSURF(plane),
2522 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2523 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2524 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2525 } else {
2526 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2527 I915_WRITE(DSPLINOFF(plane), linear_offset);
2528 }
17638cd6 2529 POSTING_READ(reg);
17638cd6
JB
2530}
2531
2532/* Assume fb object is pinned & idle & fenced and just update base pointers */
2533static int
2534intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2535 int x, int y, enum mode_set_atomic state)
2536{
2537 struct drm_device *dev = crtc->dev;
2538 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2539
6b8e6ed0
CW
2540 if (dev_priv->display.disable_fbc)
2541 dev_priv->display.disable_fbc(dev);
3dec0095 2542 intel_increase_pllclock(crtc);
81255565 2543
29b9bde6
DV
2544 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2545
2546 return 0;
81255565
JB
2547}
2548
96a02917
VS
2549void intel_display_handle_reset(struct drm_device *dev)
2550{
2551 struct drm_i915_private *dev_priv = dev->dev_private;
2552 struct drm_crtc *crtc;
2553
2554 /*
2555 * Flips in the rings have been nuked by the reset,
2556 * so complete all pending flips so that user space
2557 * will get its events and not get stuck.
2558 *
2559 * Also update the base address of all primary
2560 * planes to the the last fb to make sure we're
2561 * showing the correct fb after a reset.
2562 *
2563 * Need to make two loops over the crtcs so that we
2564 * don't try to grab a crtc mutex before the
2565 * pending_flip_queue really got woken up.
2566 */
2567
70e1e0ec 2568 for_each_crtc(dev, crtc) {
96a02917
VS
2569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2570 enum plane plane = intel_crtc->plane;
2571
2572 intel_prepare_page_flip(dev, plane);
2573 intel_finish_page_flip_plane(dev, plane);
2574 }
2575
70e1e0ec 2576 for_each_crtc(dev, crtc) {
96a02917
VS
2577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2578
2579 mutex_lock(&crtc->mutex);
947fdaad
CW
2580 /*
2581 * FIXME: Once we have proper support for primary planes (and
2582 * disabling them without disabling the entire crtc) allow again
66e514c1 2583 * a NULL crtc->primary->fb.
947fdaad 2584 */
f4510a27 2585 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2586 dev_priv->display.update_primary_plane(crtc,
66e514c1 2587 crtc->primary->fb,
262ca2b0
MR
2588 crtc->x,
2589 crtc->y);
96a02917
VS
2590 mutex_unlock(&crtc->mutex);
2591 }
2592}
2593
14667a4b
CW
2594static int
2595intel_finish_fb(struct drm_framebuffer *old_fb)
2596{
2597 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2598 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2599 bool was_interruptible = dev_priv->mm.interruptible;
2600 int ret;
2601
14667a4b
CW
2602 /* Big Hammer, we also need to ensure that any pending
2603 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2604 * current scanout is retired before unpinning the old
2605 * framebuffer.
2606 *
2607 * This should only fail upon a hung GPU, in which case we
2608 * can safely continue.
2609 */
2610 dev_priv->mm.interruptible = false;
2611 ret = i915_gem_object_finish_gpu(obj);
2612 dev_priv->mm.interruptible = was_interruptible;
2613
2614 return ret;
2615}
2616
7d5e3799
CW
2617static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2618{
2619 struct drm_device *dev = crtc->dev;
2620 struct drm_i915_private *dev_priv = dev->dev_private;
2621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2622 unsigned long flags;
2623 bool pending;
2624
2625 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2626 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2627 return false;
2628
2629 spin_lock_irqsave(&dev->event_lock, flags);
2630 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2631 spin_unlock_irqrestore(&dev->event_lock, flags);
2632
2633 return pending;
2634}
2635
5c3b82e2 2636static int
3c4fdcfb 2637intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2638 struct drm_framebuffer *fb)
79e53945
JB
2639{
2640 struct drm_device *dev = crtc->dev;
6b8e6ed0 2641 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2643 struct drm_framebuffer *old_fb;
5c3b82e2 2644 int ret;
79e53945 2645
7d5e3799
CW
2646 if (intel_crtc_has_pending_flip(crtc)) {
2647 DRM_ERROR("pipe is still busy with an old pageflip\n");
2648 return -EBUSY;
2649 }
2650
79e53945 2651 /* no fb bound */
94352cf9 2652 if (!fb) {
a5071c2f 2653 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2654 return 0;
2655 }
2656
7eb552ae 2657 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2658 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2659 plane_name(intel_crtc->plane),
2660 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2661 return -EINVAL;
79e53945
JB
2662 }
2663
5c3b82e2 2664 mutex_lock(&dev->struct_mutex);
265db958 2665 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2666 to_intel_framebuffer(fb)->obj,
919926ae 2667 NULL);
8ac36ec1 2668 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2669 if (ret != 0) {
a5071c2f 2670 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2671 return ret;
2672 }
79e53945 2673
bb2043de
DL
2674 /*
2675 * Update pipe size and adjust fitter if needed: the reason for this is
2676 * that in compute_mode_changes we check the native mode (not the pfit
2677 * mode) to see if we can flip rather than do a full mode set. In the
2678 * fastboot case, we'll flip, but if we don't update the pipesrc and
2679 * pfit state, we'll end up with a big fb scanned out into the wrong
2680 * sized surface.
2681 *
2682 * To fix this properly, we need to hoist the checks up into
2683 * compute_mode_changes (or above), check the actual pfit state and
2684 * whether the platform allows pfit disable with pipe active, and only
2685 * then update the pipesrc and pfit state, even on the flip path.
2686 */
d330a953 2687 if (i915.fastboot) {
d7bf63f2
DL
2688 const struct drm_display_mode *adjusted_mode =
2689 &intel_crtc->config.adjusted_mode;
2690
4d6a3e63 2691 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2692 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2693 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2694 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2695 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2696 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2697 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2698 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2699 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2700 }
0637d60d
JB
2701 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2702 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2703 }
2704
29b9bde6 2705 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3c4fdcfb 2706
f4510a27
MR
2707 old_fb = crtc->primary->fb;
2708 crtc->primary->fb = fb;
6c4c86f5
DV
2709 crtc->x = x;
2710 crtc->y = y;
94352cf9 2711
b7f1de28 2712 if (old_fb) {
d7697eea
DV
2713 if (intel_crtc->active && old_fb != fb)
2714 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2715 mutex_lock(&dev->struct_mutex);
1690e1eb 2716 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
8ac36ec1 2717 mutex_unlock(&dev->struct_mutex);
b7f1de28 2718 }
652c393a 2719
8ac36ec1 2720 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2721 intel_update_fbc(dev);
4906557e 2722 intel_edp_psr_update(dev);
5c3b82e2 2723 mutex_unlock(&dev->struct_mutex);
79e53945 2724
5c3b82e2 2725 return 0;
79e53945
JB
2726}
2727
5e84e1a4
ZW
2728static void intel_fdi_normal_train(struct drm_crtc *crtc)
2729{
2730 struct drm_device *dev = crtc->dev;
2731 struct drm_i915_private *dev_priv = dev->dev_private;
2732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2733 int pipe = intel_crtc->pipe;
2734 u32 reg, temp;
2735
2736 /* enable normal train */
2737 reg = FDI_TX_CTL(pipe);
2738 temp = I915_READ(reg);
61e499bf 2739 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2740 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2741 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2742 } else {
2743 temp &= ~FDI_LINK_TRAIN_NONE;
2744 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2745 }
5e84e1a4
ZW
2746 I915_WRITE(reg, temp);
2747
2748 reg = FDI_RX_CTL(pipe);
2749 temp = I915_READ(reg);
2750 if (HAS_PCH_CPT(dev)) {
2751 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2752 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2753 } else {
2754 temp &= ~FDI_LINK_TRAIN_NONE;
2755 temp |= FDI_LINK_TRAIN_NONE;
2756 }
2757 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2758
2759 /* wait one idle pattern time */
2760 POSTING_READ(reg);
2761 udelay(1000);
357555c0
JB
2762
2763 /* IVB wants error correction enabled */
2764 if (IS_IVYBRIDGE(dev))
2765 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2766 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2767}
2768
1fbc0d78 2769static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2770{
1fbc0d78
DV
2771 return crtc->base.enabled && crtc->active &&
2772 crtc->config.has_pch_encoder;
1e833f40
DV
2773}
2774
01a415fd
DV
2775static void ivb_modeset_global_resources(struct drm_device *dev)
2776{
2777 struct drm_i915_private *dev_priv = dev->dev_private;
2778 struct intel_crtc *pipe_B_crtc =
2779 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2780 struct intel_crtc *pipe_C_crtc =
2781 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2782 uint32_t temp;
2783
1e833f40
DV
2784 /*
2785 * When everything is off disable fdi C so that we could enable fdi B
2786 * with all lanes. Note that we don't care about enabled pipes without
2787 * an enabled pch encoder.
2788 */
2789 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2790 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2791 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2792 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2793
2794 temp = I915_READ(SOUTH_CHICKEN1);
2795 temp &= ~FDI_BC_BIFURCATION_SELECT;
2796 DRM_DEBUG_KMS("disabling fdi C rx\n");
2797 I915_WRITE(SOUTH_CHICKEN1, temp);
2798 }
2799}
2800
8db9d77b
ZW
2801/* The FDI link training functions for ILK/Ibexpeak. */
2802static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2803{
2804 struct drm_device *dev = crtc->dev;
2805 struct drm_i915_private *dev_priv = dev->dev_private;
2806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2807 int pipe = intel_crtc->pipe;
5eddb70b 2808 u32 reg, temp, tries;
8db9d77b 2809
1c8562f6 2810 /* FDI needs bits from pipe first */
0fc932b8 2811 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 2812
e1a44743
AJ
2813 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2814 for train result */
5eddb70b
CW
2815 reg = FDI_RX_IMR(pipe);
2816 temp = I915_READ(reg);
e1a44743
AJ
2817 temp &= ~FDI_RX_SYMBOL_LOCK;
2818 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2819 I915_WRITE(reg, temp);
2820 I915_READ(reg);
e1a44743
AJ
2821 udelay(150);
2822
8db9d77b 2823 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2824 reg = FDI_TX_CTL(pipe);
2825 temp = I915_READ(reg);
627eb5a3
DV
2826 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2827 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2828 temp &= ~FDI_LINK_TRAIN_NONE;
2829 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2830 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2831
5eddb70b
CW
2832 reg = FDI_RX_CTL(pipe);
2833 temp = I915_READ(reg);
8db9d77b
ZW
2834 temp &= ~FDI_LINK_TRAIN_NONE;
2835 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2836 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2837
2838 POSTING_READ(reg);
8db9d77b
ZW
2839 udelay(150);
2840
5b2adf89 2841 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2842 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2843 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2844 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2845
5eddb70b 2846 reg = FDI_RX_IIR(pipe);
e1a44743 2847 for (tries = 0; tries < 5; tries++) {
5eddb70b 2848 temp = I915_READ(reg);
8db9d77b
ZW
2849 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2850
2851 if ((temp & FDI_RX_BIT_LOCK)) {
2852 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2853 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2854 break;
2855 }
8db9d77b 2856 }
e1a44743 2857 if (tries == 5)
5eddb70b 2858 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2859
2860 /* Train 2 */
5eddb70b
CW
2861 reg = FDI_TX_CTL(pipe);
2862 temp = I915_READ(reg);
8db9d77b
ZW
2863 temp &= ~FDI_LINK_TRAIN_NONE;
2864 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2865 I915_WRITE(reg, temp);
8db9d77b 2866
5eddb70b
CW
2867 reg = FDI_RX_CTL(pipe);
2868 temp = I915_READ(reg);
8db9d77b
ZW
2869 temp &= ~FDI_LINK_TRAIN_NONE;
2870 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2871 I915_WRITE(reg, temp);
8db9d77b 2872
5eddb70b
CW
2873 POSTING_READ(reg);
2874 udelay(150);
8db9d77b 2875
5eddb70b 2876 reg = FDI_RX_IIR(pipe);
e1a44743 2877 for (tries = 0; tries < 5; tries++) {
5eddb70b 2878 temp = I915_READ(reg);
8db9d77b
ZW
2879 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2880
2881 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2882 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2883 DRM_DEBUG_KMS("FDI train 2 done.\n");
2884 break;
2885 }
8db9d77b 2886 }
e1a44743 2887 if (tries == 5)
5eddb70b 2888 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2889
2890 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2891
8db9d77b
ZW
2892}
2893
0206e353 2894static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2895 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2896 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2897 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2898 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2899};
2900
2901/* The FDI link training functions for SNB/Cougarpoint. */
2902static void gen6_fdi_link_train(struct drm_crtc *crtc)
2903{
2904 struct drm_device *dev = crtc->dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2907 int pipe = intel_crtc->pipe;
fa37d39e 2908 u32 reg, temp, i, retry;
8db9d77b 2909
e1a44743
AJ
2910 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2911 for train result */
5eddb70b
CW
2912 reg = FDI_RX_IMR(pipe);
2913 temp = I915_READ(reg);
e1a44743
AJ
2914 temp &= ~FDI_RX_SYMBOL_LOCK;
2915 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2916 I915_WRITE(reg, temp);
2917
2918 POSTING_READ(reg);
e1a44743
AJ
2919 udelay(150);
2920
8db9d77b 2921 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2922 reg = FDI_TX_CTL(pipe);
2923 temp = I915_READ(reg);
627eb5a3
DV
2924 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2925 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2926 temp &= ~FDI_LINK_TRAIN_NONE;
2927 temp |= FDI_LINK_TRAIN_PATTERN_1;
2928 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2929 /* SNB-B */
2930 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2931 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2932
d74cf324
DV
2933 I915_WRITE(FDI_RX_MISC(pipe),
2934 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2935
5eddb70b
CW
2936 reg = FDI_RX_CTL(pipe);
2937 temp = I915_READ(reg);
8db9d77b
ZW
2938 if (HAS_PCH_CPT(dev)) {
2939 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2940 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2941 } else {
2942 temp &= ~FDI_LINK_TRAIN_NONE;
2943 temp |= FDI_LINK_TRAIN_PATTERN_1;
2944 }
5eddb70b
CW
2945 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2946
2947 POSTING_READ(reg);
8db9d77b
ZW
2948 udelay(150);
2949
0206e353 2950 for (i = 0; i < 4; i++) {
5eddb70b
CW
2951 reg = FDI_TX_CTL(pipe);
2952 temp = I915_READ(reg);
8db9d77b
ZW
2953 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2954 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2955 I915_WRITE(reg, temp);
2956
2957 POSTING_READ(reg);
8db9d77b
ZW
2958 udelay(500);
2959
fa37d39e
SP
2960 for (retry = 0; retry < 5; retry++) {
2961 reg = FDI_RX_IIR(pipe);
2962 temp = I915_READ(reg);
2963 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2964 if (temp & FDI_RX_BIT_LOCK) {
2965 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2966 DRM_DEBUG_KMS("FDI train 1 done.\n");
2967 break;
2968 }
2969 udelay(50);
8db9d77b 2970 }
fa37d39e
SP
2971 if (retry < 5)
2972 break;
8db9d77b
ZW
2973 }
2974 if (i == 4)
5eddb70b 2975 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2976
2977 /* Train 2 */
5eddb70b
CW
2978 reg = FDI_TX_CTL(pipe);
2979 temp = I915_READ(reg);
8db9d77b
ZW
2980 temp &= ~FDI_LINK_TRAIN_NONE;
2981 temp |= FDI_LINK_TRAIN_PATTERN_2;
2982 if (IS_GEN6(dev)) {
2983 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2984 /* SNB-B */
2985 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2986 }
5eddb70b 2987 I915_WRITE(reg, temp);
8db9d77b 2988
5eddb70b
CW
2989 reg = FDI_RX_CTL(pipe);
2990 temp = I915_READ(reg);
8db9d77b
ZW
2991 if (HAS_PCH_CPT(dev)) {
2992 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2993 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2994 } else {
2995 temp &= ~FDI_LINK_TRAIN_NONE;
2996 temp |= FDI_LINK_TRAIN_PATTERN_2;
2997 }
5eddb70b
CW
2998 I915_WRITE(reg, temp);
2999
3000 POSTING_READ(reg);
8db9d77b
ZW
3001 udelay(150);
3002
0206e353 3003 for (i = 0; i < 4; i++) {
5eddb70b
CW
3004 reg = FDI_TX_CTL(pipe);
3005 temp = I915_READ(reg);
8db9d77b
ZW
3006 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3007 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3008 I915_WRITE(reg, temp);
3009
3010 POSTING_READ(reg);
8db9d77b
ZW
3011 udelay(500);
3012
fa37d39e
SP
3013 for (retry = 0; retry < 5; retry++) {
3014 reg = FDI_RX_IIR(pipe);
3015 temp = I915_READ(reg);
3016 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3017 if (temp & FDI_RX_SYMBOL_LOCK) {
3018 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3019 DRM_DEBUG_KMS("FDI train 2 done.\n");
3020 break;
3021 }
3022 udelay(50);
8db9d77b 3023 }
fa37d39e
SP
3024 if (retry < 5)
3025 break;
8db9d77b
ZW
3026 }
3027 if (i == 4)
5eddb70b 3028 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3029
3030 DRM_DEBUG_KMS("FDI train done.\n");
3031}
3032
357555c0
JB
3033/* Manual link training for Ivy Bridge A0 parts */
3034static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3035{
3036 struct drm_device *dev = crtc->dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3039 int pipe = intel_crtc->pipe;
139ccd3f 3040 u32 reg, temp, i, j;
357555c0
JB
3041
3042 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3043 for train result */
3044 reg = FDI_RX_IMR(pipe);
3045 temp = I915_READ(reg);
3046 temp &= ~FDI_RX_SYMBOL_LOCK;
3047 temp &= ~FDI_RX_BIT_LOCK;
3048 I915_WRITE(reg, temp);
3049
3050 POSTING_READ(reg);
3051 udelay(150);
3052
01a415fd
DV
3053 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3054 I915_READ(FDI_RX_IIR(pipe)));
3055
139ccd3f
JB
3056 /* Try each vswing and preemphasis setting twice before moving on */
3057 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3058 /* disable first in case we need to retry */
3059 reg = FDI_TX_CTL(pipe);
3060 temp = I915_READ(reg);
3061 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3062 temp &= ~FDI_TX_ENABLE;
3063 I915_WRITE(reg, temp);
357555c0 3064
139ccd3f
JB
3065 reg = FDI_RX_CTL(pipe);
3066 temp = I915_READ(reg);
3067 temp &= ~FDI_LINK_TRAIN_AUTO;
3068 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3069 temp &= ~FDI_RX_ENABLE;
3070 I915_WRITE(reg, temp);
357555c0 3071
139ccd3f 3072 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3073 reg = FDI_TX_CTL(pipe);
3074 temp = I915_READ(reg);
139ccd3f
JB
3075 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3076 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3077 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3078 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3079 temp |= snb_b_fdi_train_param[j/2];
3080 temp |= FDI_COMPOSITE_SYNC;
3081 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3082
139ccd3f
JB
3083 I915_WRITE(FDI_RX_MISC(pipe),
3084 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3085
139ccd3f 3086 reg = FDI_RX_CTL(pipe);
357555c0 3087 temp = I915_READ(reg);
139ccd3f
JB
3088 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3089 temp |= FDI_COMPOSITE_SYNC;
3090 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3091
139ccd3f
JB
3092 POSTING_READ(reg);
3093 udelay(1); /* should be 0.5us */
357555c0 3094
139ccd3f
JB
3095 for (i = 0; i < 4; i++) {
3096 reg = FDI_RX_IIR(pipe);
3097 temp = I915_READ(reg);
3098 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3099
139ccd3f
JB
3100 if (temp & FDI_RX_BIT_LOCK ||
3101 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3102 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3103 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3104 i);
3105 break;
3106 }
3107 udelay(1); /* should be 0.5us */
3108 }
3109 if (i == 4) {
3110 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3111 continue;
3112 }
357555c0 3113
139ccd3f 3114 /* Train 2 */
357555c0
JB
3115 reg = FDI_TX_CTL(pipe);
3116 temp = I915_READ(reg);
139ccd3f
JB
3117 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3118 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3119 I915_WRITE(reg, temp);
3120
3121 reg = FDI_RX_CTL(pipe);
3122 temp = I915_READ(reg);
3123 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3124 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3125 I915_WRITE(reg, temp);
3126
3127 POSTING_READ(reg);
139ccd3f 3128 udelay(2); /* should be 1.5us */
357555c0 3129
139ccd3f
JB
3130 for (i = 0; i < 4; i++) {
3131 reg = FDI_RX_IIR(pipe);
3132 temp = I915_READ(reg);
3133 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3134
139ccd3f
JB
3135 if (temp & FDI_RX_SYMBOL_LOCK ||
3136 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3137 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3138 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3139 i);
3140 goto train_done;
3141 }
3142 udelay(2); /* should be 1.5us */
357555c0 3143 }
139ccd3f
JB
3144 if (i == 4)
3145 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3146 }
357555c0 3147
139ccd3f 3148train_done:
357555c0
JB
3149 DRM_DEBUG_KMS("FDI train done.\n");
3150}
3151
88cefb6c 3152static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3153{
88cefb6c 3154 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3155 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3156 int pipe = intel_crtc->pipe;
5eddb70b 3157 u32 reg, temp;
79e53945 3158
c64e311e 3159
c98e9dcf 3160 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3161 reg = FDI_RX_CTL(pipe);
3162 temp = I915_READ(reg);
627eb5a3
DV
3163 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3164 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3165 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3166 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3167
3168 POSTING_READ(reg);
c98e9dcf
JB
3169 udelay(200);
3170
3171 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3172 temp = I915_READ(reg);
3173 I915_WRITE(reg, temp | FDI_PCDCLK);
3174
3175 POSTING_READ(reg);
c98e9dcf
JB
3176 udelay(200);
3177
20749730
PZ
3178 /* Enable CPU FDI TX PLL, always on for Ironlake */
3179 reg = FDI_TX_CTL(pipe);
3180 temp = I915_READ(reg);
3181 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3182 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3183
20749730
PZ
3184 POSTING_READ(reg);
3185 udelay(100);
6be4a607 3186 }
0e23b99d
JB
3187}
3188
88cefb6c
DV
3189static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3190{
3191 struct drm_device *dev = intel_crtc->base.dev;
3192 struct drm_i915_private *dev_priv = dev->dev_private;
3193 int pipe = intel_crtc->pipe;
3194 u32 reg, temp;
3195
3196 /* Switch from PCDclk to Rawclk */
3197 reg = FDI_RX_CTL(pipe);
3198 temp = I915_READ(reg);
3199 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3200
3201 /* Disable CPU FDI TX PLL */
3202 reg = FDI_TX_CTL(pipe);
3203 temp = I915_READ(reg);
3204 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3205
3206 POSTING_READ(reg);
3207 udelay(100);
3208
3209 reg = FDI_RX_CTL(pipe);
3210 temp = I915_READ(reg);
3211 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3212
3213 /* Wait for the clocks to turn off. */
3214 POSTING_READ(reg);
3215 udelay(100);
3216}
3217
0fc932b8
JB
3218static void ironlake_fdi_disable(struct drm_crtc *crtc)
3219{
3220 struct drm_device *dev = crtc->dev;
3221 struct drm_i915_private *dev_priv = dev->dev_private;
3222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3223 int pipe = intel_crtc->pipe;
3224 u32 reg, temp;
3225
3226 /* disable CPU FDI tx and PCH FDI rx */
3227 reg = FDI_TX_CTL(pipe);
3228 temp = I915_READ(reg);
3229 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3230 POSTING_READ(reg);
3231
3232 reg = FDI_RX_CTL(pipe);
3233 temp = I915_READ(reg);
3234 temp &= ~(0x7 << 16);
dfd07d72 3235 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3236 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3237
3238 POSTING_READ(reg);
3239 udelay(100);
3240
3241 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3242 if (HAS_PCH_IBX(dev))
6f06ce18 3243 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3244
3245 /* still set train pattern 1 */
3246 reg = FDI_TX_CTL(pipe);
3247 temp = I915_READ(reg);
3248 temp &= ~FDI_LINK_TRAIN_NONE;
3249 temp |= FDI_LINK_TRAIN_PATTERN_1;
3250 I915_WRITE(reg, temp);
3251
3252 reg = FDI_RX_CTL(pipe);
3253 temp = I915_READ(reg);
3254 if (HAS_PCH_CPT(dev)) {
3255 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3256 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3257 } else {
3258 temp &= ~FDI_LINK_TRAIN_NONE;
3259 temp |= FDI_LINK_TRAIN_PATTERN_1;
3260 }
3261 /* BPC in FDI rx is consistent with that in PIPECONF */
3262 temp &= ~(0x07 << 16);
dfd07d72 3263 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3264 I915_WRITE(reg, temp);
3265
3266 POSTING_READ(reg);
3267 udelay(100);
3268}
3269
5dce5b93
CW
3270bool intel_has_pending_fb_unpin(struct drm_device *dev)
3271{
3272 struct intel_crtc *crtc;
3273
3274 /* Note that we don't need to be called with mode_config.lock here
3275 * as our list of CRTC objects is static for the lifetime of the
3276 * device and so cannot disappear as we iterate. Similarly, we can
3277 * happily treat the predicates as racy, atomic checks as userspace
3278 * cannot claim and pin a new fb without at least acquring the
3279 * struct_mutex and so serialising with us.
3280 */
d3fcc808 3281 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3282 if (atomic_read(&crtc->unpin_work_count) == 0)
3283 continue;
3284
3285 if (crtc->unpin_work)
3286 intel_wait_for_vblank(dev, crtc->pipe);
3287
3288 return true;
3289 }
3290
3291 return false;
3292}
3293
e6c3a2a6
CW
3294static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3295{
0f91128d 3296 struct drm_device *dev = crtc->dev;
5bb61643 3297 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3298
f4510a27 3299 if (crtc->primary->fb == NULL)
e6c3a2a6
CW
3300 return;
3301
2c10d571
DV
3302 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3303
eed6d67d
DV
3304 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3305 !intel_crtc_has_pending_flip(crtc),
3306 60*HZ) == 0);
5bb61643 3307
0f91128d 3308 mutex_lock(&dev->struct_mutex);
f4510a27 3309 intel_finish_fb(crtc->primary->fb);
0f91128d 3310 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3311}
3312
e615efe4
ED
3313/* Program iCLKIP clock to the desired frequency */
3314static void lpt_program_iclkip(struct drm_crtc *crtc)
3315{
3316 struct drm_device *dev = crtc->dev;
3317 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3318 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3319 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3320 u32 temp;
3321
09153000
DV
3322 mutex_lock(&dev_priv->dpio_lock);
3323
e615efe4
ED
3324 /* It is necessary to ungate the pixclk gate prior to programming
3325 * the divisors, and gate it back when it is done.
3326 */
3327 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3328
3329 /* Disable SSCCTL */
3330 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3331 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3332 SBI_SSCCTL_DISABLE,
3333 SBI_ICLK);
e615efe4
ED
3334
3335 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3336 if (clock == 20000) {
e615efe4
ED
3337 auxdiv = 1;
3338 divsel = 0x41;
3339 phaseinc = 0x20;
3340 } else {
3341 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3342 * but the adjusted_mode->crtc_clock in in KHz. To get the
3343 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3344 * convert the virtual clock precision to KHz here for higher
3345 * precision.
3346 */
3347 u32 iclk_virtual_root_freq = 172800 * 1000;
3348 u32 iclk_pi_range = 64;
3349 u32 desired_divisor, msb_divisor_value, pi_value;
3350
12d7ceed 3351 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3352 msb_divisor_value = desired_divisor / iclk_pi_range;
3353 pi_value = desired_divisor % iclk_pi_range;
3354
3355 auxdiv = 0;
3356 divsel = msb_divisor_value - 2;
3357 phaseinc = pi_value;
3358 }
3359
3360 /* This should not happen with any sane values */
3361 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3362 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3363 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3364 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3365
3366 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3367 clock,
e615efe4
ED
3368 auxdiv,
3369 divsel,
3370 phasedir,
3371 phaseinc);
3372
3373 /* Program SSCDIVINTPHASE6 */
988d6ee8 3374 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3375 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3376 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3377 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3378 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3379 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3380 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3381 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3382
3383 /* Program SSCAUXDIV */
988d6ee8 3384 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3385 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3386 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3387 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3388
3389 /* Enable modulator and associated divider */
988d6ee8 3390 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3391 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3392 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3393
3394 /* Wait for initialization time */
3395 udelay(24);
3396
3397 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3398
3399 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3400}
3401
275f01b2
DV
3402static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3403 enum pipe pch_transcoder)
3404{
3405 struct drm_device *dev = crtc->base.dev;
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3408
3409 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3410 I915_READ(HTOTAL(cpu_transcoder)));
3411 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3412 I915_READ(HBLANK(cpu_transcoder)));
3413 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3414 I915_READ(HSYNC(cpu_transcoder)));
3415
3416 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3417 I915_READ(VTOTAL(cpu_transcoder)));
3418 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3419 I915_READ(VBLANK(cpu_transcoder)));
3420 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3421 I915_READ(VSYNC(cpu_transcoder)));
3422 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3423 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3424}
3425
1fbc0d78
DV
3426static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3427{
3428 struct drm_i915_private *dev_priv = dev->dev_private;
3429 uint32_t temp;
3430
3431 temp = I915_READ(SOUTH_CHICKEN1);
3432 if (temp & FDI_BC_BIFURCATION_SELECT)
3433 return;
3434
3435 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3436 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3437
3438 temp |= FDI_BC_BIFURCATION_SELECT;
3439 DRM_DEBUG_KMS("enabling fdi C rx\n");
3440 I915_WRITE(SOUTH_CHICKEN1, temp);
3441 POSTING_READ(SOUTH_CHICKEN1);
3442}
3443
3444static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3445{
3446 struct drm_device *dev = intel_crtc->base.dev;
3447 struct drm_i915_private *dev_priv = dev->dev_private;
3448
3449 switch (intel_crtc->pipe) {
3450 case PIPE_A:
3451 break;
3452 case PIPE_B:
3453 if (intel_crtc->config.fdi_lanes > 2)
3454 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3455 else
3456 cpt_enable_fdi_bc_bifurcation(dev);
3457
3458 break;
3459 case PIPE_C:
3460 cpt_enable_fdi_bc_bifurcation(dev);
3461
3462 break;
3463 default:
3464 BUG();
3465 }
3466}
3467
f67a559d
JB
3468/*
3469 * Enable PCH resources required for PCH ports:
3470 * - PCH PLLs
3471 * - FDI training & RX/TX
3472 * - update transcoder timings
3473 * - DP transcoding bits
3474 * - transcoder
3475 */
3476static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3477{
3478 struct drm_device *dev = crtc->dev;
3479 struct drm_i915_private *dev_priv = dev->dev_private;
3480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3481 int pipe = intel_crtc->pipe;
ee7b9f93 3482 u32 reg, temp;
2c07245f 3483
ab9412ba 3484 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3485
1fbc0d78
DV
3486 if (IS_IVYBRIDGE(dev))
3487 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3488
cd986abb
DV
3489 /* Write the TU size bits before fdi link training, so that error
3490 * detection works. */
3491 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3492 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3493
c98e9dcf 3494 /* For PCH output, training FDI link */
674cf967 3495 dev_priv->display.fdi_link_train(crtc);
2c07245f 3496
3ad8a208
DV
3497 /* We need to program the right clock selection before writing the pixel
3498 * mutliplier into the DPLL. */
303b81e0 3499 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3500 u32 sel;
4b645f14 3501
c98e9dcf 3502 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3503 temp |= TRANS_DPLL_ENABLE(pipe);
3504 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3505 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3506 temp |= sel;
3507 else
3508 temp &= ~sel;
c98e9dcf 3509 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3510 }
5eddb70b 3511
3ad8a208
DV
3512 /* XXX: pch pll's can be enabled any time before we enable the PCH
3513 * transcoder, and we actually should do this to not upset any PCH
3514 * transcoder that already use the clock when we share it.
3515 *
3516 * Note that enable_shared_dpll tries to do the right thing, but
3517 * get_shared_dpll unconditionally resets the pll - we need that to have
3518 * the right LVDS enable sequence. */
85b3894f 3519 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3520
d9b6cb56
JB
3521 /* set transcoder timing, panel must allow it */
3522 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3523 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3524
303b81e0 3525 intel_fdi_normal_train(crtc);
5e84e1a4 3526
c98e9dcf
JB
3527 /* For PCH DP, enable TRANS_DP_CTL */
3528 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3529 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3530 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3531 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3532 reg = TRANS_DP_CTL(pipe);
3533 temp = I915_READ(reg);
3534 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3535 TRANS_DP_SYNC_MASK |
3536 TRANS_DP_BPC_MASK);
5eddb70b
CW
3537 temp |= (TRANS_DP_OUTPUT_ENABLE |
3538 TRANS_DP_ENH_FRAMING);
9325c9f0 3539 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3540
3541 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3542 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3543 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3544 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3545
3546 switch (intel_trans_dp_port_sel(crtc)) {
3547 case PCH_DP_B:
5eddb70b 3548 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3549 break;
3550 case PCH_DP_C:
5eddb70b 3551 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3552 break;
3553 case PCH_DP_D:
5eddb70b 3554 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3555 break;
3556 default:
e95d41e1 3557 BUG();
32f9d658 3558 }
2c07245f 3559
5eddb70b 3560 I915_WRITE(reg, temp);
6be4a607 3561 }
b52eb4dc 3562
b8a4f404 3563 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3564}
3565
1507e5bd
PZ
3566static void lpt_pch_enable(struct drm_crtc *crtc)
3567{
3568 struct drm_device *dev = crtc->dev;
3569 struct drm_i915_private *dev_priv = dev->dev_private;
3570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3571 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3572
ab9412ba 3573 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3574
8c52b5e8 3575 lpt_program_iclkip(crtc);
1507e5bd 3576
0540e488 3577 /* Set transcoder timing. */
275f01b2 3578 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3579
937bb610 3580 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3581}
3582
e2b78267 3583static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3584{
e2b78267 3585 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3586
3587 if (pll == NULL)
3588 return;
3589
3590 if (pll->refcount == 0) {
46edb027 3591 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3592 return;
3593 }
3594
f4a091c7
DV
3595 if (--pll->refcount == 0) {
3596 WARN_ON(pll->on);
3597 WARN_ON(pll->active);
3598 }
3599
a43f6e0f 3600 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3601}
3602
b89a1d39 3603static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3604{
e2b78267
DV
3605 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3606 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3607 enum intel_dpll_id i;
ee7b9f93 3608
ee7b9f93 3609 if (pll) {
46edb027
DV
3610 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3611 crtc->base.base.id, pll->name);
e2b78267 3612 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3613 }
3614
98b6bd99
DV
3615 if (HAS_PCH_IBX(dev_priv->dev)) {
3616 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3617 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3618 pll = &dev_priv->shared_dplls[i];
98b6bd99 3619
46edb027
DV
3620 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3621 crtc->base.base.id, pll->name);
98b6bd99 3622
f2a69f44
DV
3623 WARN_ON(pll->refcount);
3624
98b6bd99
DV
3625 goto found;
3626 }
3627
e72f9fbf
DV
3628 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3629 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3630
3631 /* Only want to check enabled timings first */
3632 if (pll->refcount == 0)
3633 continue;
3634
b89a1d39
DV
3635 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3636 sizeof(pll->hw_state)) == 0) {
46edb027 3637 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3638 crtc->base.base.id,
46edb027 3639 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3640
3641 goto found;
3642 }
3643 }
3644
3645 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3646 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3647 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3648 if (pll->refcount == 0) {
46edb027
DV
3649 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3650 crtc->base.base.id, pll->name);
ee7b9f93
JB
3651 goto found;
3652 }
3653 }
3654
3655 return NULL;
3656
3657found:
f2a69f44
DV
3658 if (pll->refcount == 0)
3659 pll->hw_state = crtc->config.dpll_hw_state;
3660
a43f6e0f 3661 crtc->config.shared_dpll = i;
46edb027
DV
3662 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3663 pipe_name(crtc->pipe));
ee7b9f93 3664
cdbd2316 3665 pll->refcount++;
e04c7350 3666
ee7b9f93
JB
3667 return pll;
3668}
3669
a1520318 3670static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3671{
3672 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3673 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3674 u32 temp;
3675
3676 temp = I915_READ(dslreg);
3677 udelay(500);
3678 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3679 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3680 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3681 }
3682}
3683
b074cec8
JB
3684static void ironlake_pfit_enable(struct intel_crtc *crtc)
3685{
3686 struct drm_device *dev = crtc->base.dev;
3687 struct drm_i915_private *dev_priv = dev->dev_private;
3688 int pipe = crtc->pipe;
3689
fd4daa9c 3690 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3691 /* Force use of hard-coded filter coefficients
3692 * as some pre-programmed values are broken,
3693 * e.g. x201.
3694 */
3695 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3696 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3697 PF_PIPE_SEL_IVB(pipe));
3698 else
3699 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3700 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3701 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3702 }
3703}
3704
bb53d4ae
VS
3705static void intel_enable_planes(struct drm_crtc *crtc)
3706{
3707 struct drm_device *dev = crtc->dev;
3708 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3709 struct drm_plane *plane;
bb53d4ae
VS
3710 struct intel_plane *intel_plane;
3711
af2b653b
MR
3712 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3713 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3714 if (intel_plane->pipe == pipe)
3715 intel_plane_restore(&intel_plane->base);
af2b653b 3716 }
bb53d4ae
VS
3717}
3718
3719static void intel_disable_planes(struct drm_crtc *crtc)
3720{
3721 struct drm_device *dev = crtc->dev;
3722 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3723 struct drm_plane *plane;
bb53d4ae
VS
3724 struct intel_plane *intel_plane;
3725
af2b653b
MR
3726 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3727 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3728 if (intel_plane->pipe == pipe)
3729 intel_plane_disable(&intel_plane->base);
af2b653b 3730 }
bb53d4ae
VS
3731}
3732
20bc8673 3733void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 3734{
cea165c3
VS
3735 struct drm_device *dev = crtc->base.dev;
3736 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531
PZ
3737
3738 if (!crtc->config.ips_enabled)
3739 return;
3740
cea165c3
VS
3741 /* We can only enable IPS after we enable a plane and wait for a vblank */
3742 intel_wait_for_vblank(dev, crtc->pipe);
3743
d77e4531 3744 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 3745 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3746 mutex_lock(&dev_priv->rps.hw_lock);
3747 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3748 mutex_unlock(&dev_priv->rps.hw_lock);
3749 /* Quoting Art Runyan: "its not safe to expect any particular
3750 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3751 * mailbox." Moreover, the mailbox may return a bogus state,
3752 * so we need to just enable it and continue on.
2a114cc1
BW
3753 */
3754 } else {
3755 I915_WRITE(IPS_CTL, IPS_ENABLE);
3756 /* The bit only becomes 1 in the next vblank, so this wait here
3757 * is essentially intel_wait_for_vblank. If we don't have this
3758 * and don't wait for vblanks until the end of crtc_enable, then
3759 * the HW state readout code will complain that the expected
3760 * IPS_CTL value is not the one we read. */
3761 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3762 DRM_ERROR("Timed out waiting for IPS enable\n");
3763 }
d77e4531
PZ
3764}
3765
20bc8673 3766void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3767{
3768 struct drm_device *dev = crtc->base.dev;
3769 struct drm_i915_private *dev_priv = dev->dev_private;
3770
3771 if (!crtc->config.ips_enabled)
3772 return;
3773
3774 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 3775 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3776 mutex_lock(&dev_priv->rps.hw_lock);
3777 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3778 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
3779 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3780 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3781 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 3782 } else {
2a114cc1 3783 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3784 POSTING_READ(IPS_CTL);
3785 }
d77e4531
PZ
3786
3787 /* We need to wait for a vblank before we can disable the plane. */
3788 intel_wait_for_vblank(dev, crtc->pipe);
3789}
3790
3791/** Loads the palette/gamma unit for the CRTC with the prepared values */
3792static void intel_crtc_load_lut(struct drm_crtc *crtc)
3793{
3794 struct drm_device *dev = crtc->dev;
3795 struct drm_i915_private *dev_priv = dev->dev_private;
3796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3797 enum pipe pipe = intel_crtc->pipe;
3798 int palreg = PALETTE(pipe);
3799 int i;
3800 bool reenable_ips = false;
3801
3802 /* The clocks have to be on to load the palette. */
3803 if (!crtc->enabled || !intel_crtc->active)
3804 return;
3805
3806 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3807 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3808 assert_dsi_pll_enabled(dev_priv);
3809 else
3810 assert_pll_enabled(dev_priv, pipe);
3811 }
3812
3813 /* use legacy palette for Ironlake */
3814 if (HAS_PCH_SPLIT(dev))
3815 palreg = LGC_PALETTE(pipe);
3816
3817 /* Workaround : Do not read or write the pipe palette/gamma data while
3818 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3819 */
41e6fc4c 3820 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3821 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3822 GAMMA_MODE_MODE_SPLIT)) {
3823 hsw_disable_ips(intel_crtc);
3824 reenable_ips = true;
3825 }
3826
3827 for (i = 0; i < 256; i++) {
3828 I915_WRITE(palreg + 4 * i,
3829 (intel_crtc->lut_r[i] << 16) |
3830 (intel_crtc->lut_g[i] << 8) |
3831 intel_crtc->lut_b[i]);
3832 }
3833
3834 if (reenable_ips)
3835 hsw_enable_ips(intel_crtc);
3836}
3837
d3eedb1a
VS
3838static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3839{
3840 if (!enable && intel_crtc->overlay) {
3841 struct drm_device *dev = intel_crtc->base.dev;
3842 struct drm_i915_private *dev_priv = dev->dev_private;
3843
3844 mutex_lock(&dev->struct_mutex);
3845 dev_priv->mm.interruptible = false;
3846 (void) intel_overlay_switch_off(intel_crtc->overlay);
3847 dev_priv->mm.interruptible = true;
3848 mutex_unlock(&dev->struct_mutex);
3849 }
3850
3851 /* Let userspace switch the overlay on again. In most cases userspace
3852 * has to recompute where to put it anyway.
3853 */
3854}
3855
3856/**
3857 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3858 * cursor plane briefly if not already running after enabling the display
3859 * plane.
3860 * This workaround avoids occasional blank screens when self refresh is
3861 * enabled.
3862 */
3863static void
3864g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3865{
3866 u32 cntl = I915_READ(CURCNTR(pipe));
3867
3868 if ((cntl & CURSOR_MODE) == 0) {
3869 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3870
3871 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3872 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3873 intel_wait_for_vblank(dev_priv->dev, pipe);
3874 I915_WRITE(CURCNTR(pipe), cntl);
3875 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3876 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3877 }
3878}
3879
3880static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3881{
3882 struct drm_device *dev = crtc->dev;
3883 struct drm_i915_private *dev_priv = dev->dev_private;
3884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3885 int pipe = intel_crtc->pipe;
3886 int plane = intel_crtc->plane;
3887
3888 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3889 intel_enable_planes(crtc);
d3eedb1a
VS
3890 /* The fixup needs to happen before cursor is enabled */
3891 if (IS_G4X(dev))
3892 g4x_fixup_plane(dev_priv, pipe);
a5c4d7bc 3893 intel_crtc_update_cursor(crtc, true);
d3eedb1a 3894 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
3895
3896 hsw_enable_ips(intel_crtc);
3897
3898 mutex_lock(&dev->struct_mutex);
3899 intel_update_fbc(dev);
71b1c373 3900 intel_edp_psr_update(dev);
a5c4d7bc
VS
3901 mutex_unlock(&dev->struct_mutex);
3902}
3903
d3eedb1a 3904static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3905{
3906 struct drm_device *dev = crtc->dev;
3907 struct drm_i915_private *dev_priv = dev->dev_private;
3908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3909 int pipe = intel_crtc->pipe;
3910 int plane = intel_crtc->plane;
3911
3912 intel_crtc_wait_for_pending_flips(crtc);
3913 drm_vblank_off(dev, pipe);
3914
3915 if (dev_priv->fbc.plane == plane)
3916 intel_disable_fbc(dev);
3917
3918 hsw_disable_ips(intel_crtc);
3919
d3eedb1a 3920 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
3921 intel_crtc_update_cursor(crtc, false);
3922 intel_disable_planes(crtc);
3923 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3924}
3925
f67a559d
JB
3926static void ironlake_crtc_enable(struct drm_crtc *crtc)
3927{
3928 struct drm_device *dev = crtc->dev;
3929 struct drm_i915_private *dev_priv = dev->dev_private;
3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3931 struct intel_encoder *encoder;
f67a559d 3932 int pipe = intel_crtc->pipe;
29407aab 3933 enum plane plane = intel_crtc->plane;
f67a559d 3934
08a48469
DV
3935 WARN_ON(!crtc->enabled);
3936
f67a559d
JB
3937 if (intel_crtc->active)
3938 return;
3939
b14b1055
DV
3940 if (intel_crtc->config.has_pch_encoder)
3941 intel_prepare_shared_dpll(intel_crtc);
3942
29407aab
DV
3943 if (intel_crtc->config.has_dp_encoder)
3944 intel_dp_set_m_n(intel_crtc);
3945
3946 intel_set_pipe_timings(intel_crtc);
3947
3948 if (intel_crtc->config.has_pch_encoder) {
3949 intel_cpu_transcoder_set_m_n(intel_crtc,
3950 &intel_crtc->config.fdi_m_n);
3951 }
3952
3953 ironlake_set_pipeconf(crtc);
3954
3955 /* Set up the display plane register */
3956 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3957 POSTING_READ(DSPCNTR(plane));
3958
3959 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3960 crtc->x, crtc->y);
3961
f67a559d 3962 intel_crtc->active = true;
8664281b
PZ
3963
3964 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3965 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3966
f6736a1a 3967 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3968 if (encoder->pre_enable)
3969 encoder->pre_enable(encoder);
f67a559d 3970
5bfe2ac0 3971 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3972 /* Note: FDI PLL enabling _must_ be done before we enable the
3973 * cpu pipes, hence this is separate from all the other fdi/pch
3974 * enabling. */
88cefb6c 3975 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3976 } else {
3977 assert_fdi_tx_disabled(dev_priv, pipe);
3978 assert_fdi_rx_disabled(dev_priv, pipe);
3979 }
f67a559d 3980
b074cec8 3981 ironlake_pfit_enable(intel_crtc);
f67a559d 3982
9c54c0dd
JB
3983 /*
3984 * On ILK+ LUT must be loaded before the pipe is running but with
3985 * clocks enabled
3986 */
3987 intel_crtc_load_lut(crtc);
3988
f37fcc2a 3989 intel_update_watermarks(crtc);
e1fdc473 3990 intel_enable_pipe(intel_crtc);
f67a559d 3991
5bfe2ac0 3992 if (intel_crtc->config.has_pch_encoder)
f67a559d 3993 ironlake_pch_enable(crtc);
c98e9dcf 3994
fa5c73b1
DV
3995 for_each_encoder_on_crtc(dev, crtc, encoder)
3996 encoder->enable(encoder);
61b77ddd
DV
3997
3998 if (HAS_PCH_CPT(dev))
a1520318 3999 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4000
d3eedb1a 4001 intel_crtc_enable_planes(crtc);
a5c4d7bc 4002
6be4a607
JB
4003}
4004
42db64ef
PZ
4005/* IPS only exists on ULT machines and is tied to pipe A. */
4006static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4007{
f5adf94e 4008 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4009}
4010
e4916946
PZ
4011/*
4012 * This implements the workaround described in the "notes" section of the mode
4013 * set sequence documentation. When going from no pipes or single pipe to
4014 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4015 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4016 */
4017static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4018{
4019 struct drm_device *dev = crtc->base.dev;
4020 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4021
4022 /* We want to get the other_active_crtc only if there's only 1 other
4023 * active crtc. */
d3fcc808 4024 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4025 if (!crtc_it->active || crtc_it == crtc)
4026 continue;
4027
4028 if (other_active_crtc)
4029 return;
4030
4031 other_active_crtc = crtc_it;
4032 }
4033 if (!other_active_crtc)
4034 return;
4035
4036 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4037 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4038}
4039
4f771f10
PZ
4040static void haswell_crtc_enable(struct drm_crtc *crtc)
4041{
4042 struct drm_device *dev = crtc->dev;
4043 struct drm_i915_private *dev_priv = dev->dev_private;
4044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4045 struct intel_encoder *encoder;
4046 int pipe = intel_crtc->pipe;
229fca97 4047 enum plane plane = intel_crtc->plane;
4f771f10
PZ
4048
4049 WARN_ON(!crtc->enabled);
4050
4051 if (intel_crtc->active)
4052 return;
4053
229fca97
DV
4054 if (intel_crtc->config.has_dp_encoder)
4055 intel_dp_set_m_n(intel_crtc);
4056
4057 intel_set_pipe_timings(intel_crtc);
4058
4059 if (intel_crtc->config.has_pch_encoder) {
4060 intel_cpu_transcoder_set_m_n(intel_crtc,
4061 &intel_crtc->config.fdi_m_n);
4062 }
4063
4064 haswell_set_pipeconf(crtc);
4065
4066 intel_set_pipe_csc(crtc);
4067
4068 /* Set up the display plane register */
4069 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4070 POSTING_READ(DSPCNTR(plane));
4071
4072 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4073 crtc->x, crtc->y);
4074
4f771f10 4075 intel_crtc->active = true;
8664281b
PZ
4076
4077 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4078 if (intel_crtc->config.has_pch_encoder)
4079 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4080
5bfe2ac0 4081 if (intel_crtc->config.has_pch_encoder)
04945641 4082 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
4083
4084 for_each_encoder_on_crtc(dev, crtc, encoder)
4085 if (encoder->pre_enable)
4086 encoder->pre_enable(encoder);
4087
1f544388 4088 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4089
b074cec8 4090 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4091
4092 /*
4093 * On ILK+ LUT must be loaded before the pipe is running but with
4094 * clocks enabled
4095 */
4096 intel_crtc_load_lut(crtc);
4097
1f544388 4098 intel_ddi_set_pipe_settings(crtc);
8228c251 4099 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4100
f37fcc2a 4101 intel_update_watermarks(crtc);
e1fdc473 4102 intel_enable_pipe(intel_crtc);
42db64ef 4103
5bfe2ac0 4104 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4105 lpt_pch_enable(crtc);
4f771f10 4106
8807e55b 4107 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4108 encoder->enable(encoder);
8807e55b
JN
4109 intel_opregion_notify_encoder(encoder, true);
4110 }
4f771f10 4111
e4916946
PZ
4112 /* If we change the relative order between pipe/planes enabling, we need
4113 * to change the workaround. */
4114 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4115 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4116}
4117
3f8dce3a
DV
4118static void ironlake_pfit_disable(struct intel_crtc *crtc)
4119{
4120 struct drm_device *dev = crtc->base.dev;
4121 struct drm_i915_private *dev_priv = dev->dev_private;
4122 int pipe = crtc->pipe;
4123
4124 /* To avoid upsetting the power well on haswell only disable the pfit if
4125 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4126 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4127 I915_WRITE(PF_CTL(pipe), 0);
4128 I915_WRITE(PF_WIN_POS(pipe), 0);
4129 I915_WRITE(PF_WIN_SZ(pipe), 0);
4130 }
4131}
4132
6be4a607
JB
4133static void ironlake_crtc_disable(struct drm_crtc *crtc)
4134{
4135 struct drm_device *dev = crtc->dev;
4136 struct drm_i915_private *dev_priv = dev->dev_private;
4137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4138 struct intel_encoder *encoder;
6be4a607 4139 int pipe = intel_crtc->pipe;
5eddb70b 4140 u32 reg, temp;
b52eb4dc 4141
f7abfe8b
CW
4142 if (!intel_crtc->active)
4143 return;
4144
d3eedb1a 4145 intel_crtc_disable_planes(crtc);
a5c4d7bc 4146
ea9d758d
DV
4147 for_each_encoder_on_crtc(dev, crtc, encoder)
4148 encoder->disable(encoder);
4149
d925c59a
DV
4150 if (intel_crtc->config.has_pch_encoder)
4151 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4152
b24e7179 4153 intel_disable_pipe(dev_priv, pipe);
32f9d658 4154
3f8dce3a 4155 ironlake_pfit_disable(intel_crtc);
2c07245f 4156
bf49ec8c
DV
4157 for_each_encoder_on_crtc(dev, crtc, encoder)
4158 if (encoder->post_disable)
4159 encoder->post_disable(encoder);
2c07245f 4160
d925c59a
DV
4161 if (intel_crtc->config.has_pch_encoder) {
4162 ironlake_fdi_disable(crtc);
913d8d11 4163
d925c59a
DV
4164 ironlake_disable_pch_transcoder(dev_priv, pipe);
4165 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 4166
d925c59a
DV
4167 if (HAS_PCH_CPT(dev)) {
4168 /* disable TRANS_DP_CTL */
4169 reg = TRANS_DP_CTL(pipe);
4170 temp = I915_READ(reg);
4171 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4172 TRANS_DP_PORT_SEL_MASK);
4173 temp |= TRANS_DP_PORT_SEL_NONE;
4174 I915_WRITE(reg, temp);
4175
4176 /* disable DPLL_SEL */
4177 temp = I915_READ(PCH_DPLL_SEL);
11887397 4178 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4179 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4180 }
e3421a18 4181
d925c59a 4182 /* disable PCH DPLL */
e72f9fbf 4183 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4184
d925c59a
DV
4185 ironlake_fdi_pll_disable(intel_crtc);
4186 }
6b383a7f 4187
f7abfe8b 4188 intel_crtc->active = false;
46ba614c 4189 intel_update_watermarks(crtc);
d1ebd816
BW
4190
4191 mutex_lock(&dev->struct_mutex);
6b383a7f 4192 intel_update_fbc(dev);
71b1c373 4193 intel_edp_psr_update(dev);
d1ebd816 4194 mutex_unlock(&dev->struct_mutex);
6be4a607 4195}
1b3c7a47 4196
4f771f10 4197static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4198{
4f771f10
PZ
4199 struct drm_device *dev = crtc->dev;
4200 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
4202 struct intel_encoder *encoder;
4203 int pipe = intel_crtc->pipe;
3b117c8f 4204 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4205
4f771f10
PZ
4206 if (!intel_crtc->active)
4207 return;
4208
d3eedb1a 4209 intel_crtc_disable_planes(crtc);
dda9a66a 4210
8807e55b
JN
4211 for_each_encoder_on_crtc(dev, crtc, encoder) {
4212 intel_opregion_notify_encoder(encoder, false);
4f771f10 4213 encoder->disable(encoder);
8807e55b 4214 }
4f771f10 4215
8664281b
PZ
4216 if (intel_crtc->config.has_pch_encoder)
4217 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
4218 intel_disable_pipe(dev_priv, pipe);
4219
ad80a810 4220 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4221
3f8dce3a 4222 ironlake_pfit_disable(intel_crtc);
4f771f10 4223
1f544388 4224 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
4225
4226 for_each_encoder_on_crtc(dev, crtc, encoder)
4227 if (encoder->post_disable)
4228 encoder->post_disable(encoder);
4229
88adfff1 4230 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4231 lpt_disable_pch_transcoder(dev_priv);
8664281b 4232 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 4233 intel_ddi_fdi_disable(crtc);
83616634 4234 }
4f771f10
PZ
4235
4236 intel_crtc->active = false;
46ba614c 4237 intel_update_watermarks(crtc);
4f771f10
PZ
4238
4239 mutex_lock(&dev->struct_mutex);
4240 intel_update_fbc(dev);
71b1c373 4241 intel_edp_psr_update(dev);
4f771f10
PZ
4242 mutex_unlock(&dev->struct_mutex);
4243}
4244
ee7b9f93
JB
4245static void ironlake_crtc_off(struct drm_crtc *crtc)
4246{
4247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4248 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4249}
4250
6441ab5f
PZ
4251static void haswell_crtc_off(struct drm_crtc *crtc)
4252{
4253 intel_ddi_put_crtc_pll(crtc);
4254}
4255
2dd24552
JB
4256static void i9xx_pfit_enable(struct intel_crtc *crtc)
4257{
4258 struct drm_device *dev = crtc->base.dev;
4259 struct drm_i915_private *dev_priv = dev->dev_private;
4260 struct intel_crtc_config *pipe_config = &crtc->config;
4261
328d8e82 4262 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4263 return;
4264
2dd24552 4265 /*
c0b03411
DV
4266 * The panel fitter should only be adjusted whilst the pipe is disabled,
4267 * according to register description and PRM.
2dd24552 4268 */
c0b03411
DV
4269 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4270 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4271
b074cec8
JB
4272 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4273 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4274
4275 /* Border color in case we don't scale up to the full screen. Black by
4276 * default, change to something else for debugging. */
4277 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4278}
4279
77d22dca
ID
4280#define for_each_power_domain(domain, mask) \
4281 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4282 if ((1 << (domain)) & (mask))
4283
319be8ae
ID
4284enum intel_display_power_domain
4285intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4286{
4287 struct drm_device *dev = intel_encoder->base.dev;
4288 struct intel_digital_port *intel_dig_port;
4289
4290 switch (intel_encoder->type) {
4291 case INTEL_OUTPUT_UNKNOWN:
4292 /* Only DDI platforms should ever use this output type */
4293 WARN_ON_ONCE(!HAS_DDI(dev));
4294 case INTEL_OUTPUT_DISPLAYPORT:
4295 case INTEL_OUTPUT_HDMI:
4296 case INTEL_OUTPUT_EDP:
4297 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4298 switch (intel_dig_port->port) {
4299 case PORT_A:
4300 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4301 case PORT_B:
4302 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4303 case PORT_C:
4304 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4305 case PORT_D:
4306 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4307 default:
4308 WARN_ON_ONCE(1);
4309 return POWER_DOMAIN_PORT_OTHER;
4310 }
4311 case INTEL_OUTPUT_ANALOG:
4312 return POWER_DOMAIN_PORT_CRT;
4313 case INTEL_OUTPUT_DSI:
4314 return POWER_DOMAIN_PORT_DSI;
4315 default:
4316 return POWER_DOMAIN_PORT_OTHER;
4317 }
4318}
4319
4320static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4321{
319be8ae
ID
4322 struct drm_device *dev = crtc->dev;
4323 struct intel_encoder *intel_encoder;
4324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4325 enum pipe pipe = intel_crtc->pipe;
4326 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4327 unsigned long mask;
4328 enum transcoder transcoder;
4329
4330 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4331
4332 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4333 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4334 if (pfit_enabled)
4335 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4336
319be8ae
ID
4337 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4338 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4339
77d22dca
ID
4340 return mask;
4341}
4342
4343void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4344 bool enable)
4345{
4346 if (dev_priv->power_domains.init_power_on == enable)
4347 return;
4348
4349 if (enable)
4350 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4351 else
4352 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4353
4354 dev_priv->power_domains.init_power_on = enable;
4355}
4356
4357static void modeset_update_crtc_power_domains(struct drm_device *dev)
4358{
4359 struct drm_i915_private *dev_priv = dev->dev_private;
4360 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4361 struct intel_crtc *crtc;
4362
4363 /*
4364 * First get all needed power domains, then put all unneeded, to avoid
4365 * any unnecessary toggling of the power wells.
4366 */
d3fcc808 4367 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4368 enum intel_display_power_domain domain;
4369
4370 if (!crtc->base.enabled)
4371 continue;
4372
319be8ae 4373 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4374
4375 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4376 intel_display_power_get(dev_priv, domain);
4377 }
4378
d3fcc808 4379 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4380 enum intel_display_power_domain domain;
4381
4382 for_each_power_domain(domain, crtc->enabled_power_domains)
4383 intel_display_power_put(dev_priv, domain);
4384
4385 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4386 }
4387
4388 intel_display_set_init_power(dev_priv, false);
4389}
4390
586f49dc 4391int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4392{
586f49dc 4393 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4394
586f49dc
JB
4395 /* Obtain SKU information */
4396 mutex_lock(&dev_priv->dpio_lock);
4397 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4398 CCK_FUSE_HPLL_FREQ_MASK;
4399 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4400
586f49dc 4401 return vco_freq[hpll_freq];
30a970c6
JB
4402}
4403
4404/* Adjust CDclk dividers to allow high res or save power if possible */
4405static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4406{
4407 struct drm_i915_private *dev_priv = dev->dev_private;
4408 u32 val, cmd;
4409
d60c4473
ID
4410 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4411 dev_priv->vlv_cdclk_freq = cdclk;
4412
30a970c6
JB
4413 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4414 cmd = 2;
4415 else if (cdclk == 266)
4416 cmd = 1;
4417 else
4418 cmd = 0;
4419
4420 mutex_lock(&dev_priv->rps.hw_lock);
4421 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4422 val &= ~DSPFREQGUAR_MASK;
4423 val |= (cmd << DSPFREQGUAR_SHIFT);
4424 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4425 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4426 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4427 50)) {
4428 DRM_ERROR("timed out waiting for CDclk change\n");
4429 }
4430 mutex_unlock(&dev_priv->rps.hw_lock);
4431
4432 if (cdclk == 400) {
4433 u32 divider, vco;
4434
4435 vco = valleyview_get_vco(dev_priv);
4436 divider = ((vco << 1) / cdclk) - 1;
4437
4438 mutex_lock(&dev_priv->dpio_lock);
4439 /* adjust cdclk divider */
4440 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4441 val &= ~0xf;
4442 val |= divider;
4443 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4444 mutex_unlock(&dev_priv->dpio_lock);
4445 }
4446
4447 mutex_lock(&dev_priv->dpio_lock);
4448 /* adjust self-refresh exit latency value */
4449 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4450 val &= ~0x7f;
4451
4452 /*
4453 * For high bandwidth configs, we set a higher latency in the bunit
4454 * so that the core display fetch happens in time to avoid underruns.
4455 */
4456 if (cdclk == 400)
4457 val |= 4500 / 250; /* 4.5 usec */
4458 else
4459 val |= 3000 / 250; /* 3.0 usec */
4460 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4461 mutex_unlock(&dev_priv->dpio_lock);
4462
4463 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4464 intel_i2c_reset(dev);
4465}
4466
d60c4473 4467int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4468{
4469 int cur_cdclk, vco;
4470 int divider;
4471
4472 vco = valleyview_get_vco(dev_priv);
4473
4474 mutex_lock(&dev_priv->dpio_lock);
4475 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4476 mutex_unlock(&dev_priv->dpio_lock);
4477
4478 divider &= 0xf;
4479
4480 cur_cdclk = (vco << 1) / (divider + 1);
4481
4482 return cur_cdclk;
4483}
4484
4485static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4486 int max_pixclk)
4487{
30a970c6
JB
4488 /*
4489 * Really only a few cases to deal with, as only 4 CDclks are supported:
4490 * 200MHz
4491 * 267MHz
4492 * 320MHz
4493 * 400MHz
4494 * So we check to see whether we're above 90% of the lower bin and
4495 * adjust if needed.
4496 */
4497 if (max_pixclk > 288000) {
4498 return 400;
4499 } else if (max_pixclk > 240000) {
4500 return 320;
4501 } else
4502 return 266;
4503 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4504}
4505
2f2d7aa1
VS
4506/* compute the max pixel clock for new configuration */
4507static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4508{
4509 struct drm_device *dev = dev_priv->dev;
4510 struct intel_crtc *intel_crtc;
4511 int max_pixclk = 0;
4512
d3fcc808 4513 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4514 if (intel_crtc->new_enabled)
30a970c6 4515 max_pixclk = max(max_pixclk,
2f2d7aa1 4516 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4517 }
4518
4519 return max_pixclk;
4520}
4521
4522static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4523 unsigned *prepare_pipes)
30a970c6
JB
4524{
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 struct intel_crtc *intel_crtc;
2f2d7aa1 4527 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4528
d60c4473
ID
4529 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4530 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4531 return;
4532
2f2d7aa1 4533 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4534 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4535 if (intel_crtc->base.enabled)
4536 *prepare_pipes |= (1 << intel_crtc->pipe);
4537}
4538
4539static void valleyview_modeset_global_resources(struct drm_device *dev)
4540{
4541 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4542 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4543 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4544
d60c4473 4545 if (req_cdclk != dev_priv->vlv_cdclk_freq)
30a970c6 4546 valleyview_set_cdclk(dev, req_cdclk);
77961eb9 4547 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4548}
4549
89b667f8
JB
4550static void valleyview_crtc_enable(struct drm_crtc *crtc)
4551{
4552 struct drm_device *dev = crtc->dev;
5b18e57c 4553 struct drm_i915_private *dev_priv = dev->dev_private;
89b667f8
JB
4554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4555 struct intel_encoder *encoder;
4556 int pipe = intel_crtc->pipe;
5b18e57c 4557 int plane = intel_crtc->plane;
23538ef1 4558 bool is_dsi;
5b18e57c 4559 u32 dspcntr;
89b667f8
JB
4560
4561 WARN_ON(!crtc->enabled);
4562
4563 if (intel_crtc->active)
4564 return;
4565
bdd4b6a6
DV
4566 vlv_prepare_pll(intel_crtc);
4567
5b18e57c
DV
4568 /* Set up the display plane register */
4569 dspcntr = DISPPLANE_GAMMA_ENABLE;
4570
4571 if (intel_crtc->config.has_dp_encoder)
4572 intel_dp_set_m_n(intel_crtc);
4573
4574 intel_set_pipe_timings(intel_crtc);
4575
4576 /* pipesrc and dspsize control the size that is scaled from,
4577 * which should always be the user's requested size.
4578 */
4579 I915_WRITE(DSPSIZE(plane),
4580 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4581 (intel_crtc->config.pipe_src_w - 1));
4582 I915_WRITE(DSPPOS(plane), 0);
4583
4584 i9xx_set_pipeconf(intel_crtc);
4585
4586 I915_WRITE(DSPCNTR(plane), dspcntr);
4587 POSTING_READ(DSPCNTR(plane));
4588
4589 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4590 crtc->x, crtc->y);
4591
89b667f8 4592 intel_crtc->active = true;
89b667f8 4593
89b667f8
JB
4594 for_each_encoder_on_crtc(dev, crtc, encoder)
4595 if (encoder->pre_pll_enable)
4596 encoder->pre_pll_enable(encoder);
4597
23538ef1
JN
4598 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4599
9d556c99
CML
4600 if (!is_dsi) {
4601 if (IS_CHERRYVIEW(dev))
4602 chv_enable_pll(intel_crtc);
4603 else
4604 vlv_enable_pll(intel_crtc);
4605 }
89b667f8
JB
4606
4607 for_each_encoder_on_crtc(dev, crtc, encoder)
4608 if (encoder->pre_enable)
4609 encoder->pre_enable(encoder);
4610
2dd24552
JB
4611 i9xx_pfit_enable(intel_crtc);
4612
63cbb074
VS
4613 intel_crtc_load_lut(crtc);
4614
f37fcc2a 4615 intel_update_watermarks(crtc);
e1fdc473 4616 intel_enable_pipe(intel_crtc);
2d9d2b0b 4617 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4618
5004945f
JN
4619 for_each_encoder_on_crtc(dev, crtc, encoder)
4620 encoder->enable(encoder);
9ab0460b
VS
4621
4622 intel_crtc_enable_planes(crtc);
89b667f8
JB
4623}
4624
f13c2ef3
DV
4625static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4626{
4627 struct drm_device *dev = crtc->base.dev;
4628 struct drm_i915_private *dev_priv = dev->dev_private;
4629
4630 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4631 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4632}
4633
0b8765c6 4634static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4635{
4636 struct drm_device *dev = crtc->dev;
5b18e57c 4637 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 4638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4639 struct intel_encoder *encoder;
79e53945 4640 int pipe = intel_crtc->pipe;
5b18e57c
DV
4641 int plane = intel_crtc->plane;
4642 u32 dspcntr;
79e53945 4643
08a48469
DV
4644 WARN_ON(!crtc->enabled);
4645
f7abfe8b
CW
4646 if (intel_crtc->active)
4647 return;
4648
f13c2ef3
DV
4649 i9xx_set_pll_dividers(intel_crtc);
4650
5b18e57c
DV
4651 /* Set up the display plane register */
4652 dspcntr = DISPPLANE_GAMMA_ENABLE;
4653
4654 if (pipe == 0)
4655 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4656 else
4657 dspcntr |= DISPPLANE_SEL_PIPE_B;
4658
4659 if (intel_crtc->config.has_dp_encoder)
4660 intel_dp_set_m_n(intel_crtc);
4661
4662 intel_set_pipe_timings(intel_crtc);
4663
4664 /* pipesrc and dspsize control the size that is scaled from,
4665 * which should always be the user's requested size.
4666 */
4667 I915_WRITE(DSPSIZE(plane),
4668 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4669 (intel_crtc->config.pipe_src_w - 1));
4670 I915_WRITE(DSPPOS(plane), 0);
4671
4672 i9xx_set_pipeconf(intel_crtc);
4673
4674 I915_WRITE(DSPCNTR(plane), dspcntr);
4675 POSTING_READ(DSPCNTR(plane));
4676
4677 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4678 crtc->x, crtc->y);
4679
f7abfe8b 4680 intel_crtc->active = true;
6b383a7f 4681
9d6d9f19
MK
4682 for_each_encoder_on_crtc(dev, crtc, encoder)
4683 if (encoder->pre_enable)
4684 encoder->pre_enable(encoder);
4685
f6736a1a
DV
4686 i9xx_enable_pll(intel_crtc);
4687
2dd24552
JB
4688 i9xx_pfit_enable(intel_crtc);
4689
63cbb074
VS
4690 intel_crtc_load_lut(crtc);
4691
f37fcc2a 4692 intel_update_watermarks(crtc);
e1fdc473 4693 intel_enable_pipe(intel_crtc);
2d9d2b0b 4694 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4695
fa5c73b1
DV
4696 for_each_encoder_on_crtc(dev, crtc, encoder)
4697 encoder->enable(encoder);
9ab0460b
VS
4698
4699 intel_crtc_enable_planes(crtc);
0b8765c6 4700}
79e53945 4701
87476d63
DV
4702static void i9xx_pfit_disable(struct intel_crtc *crtc)
4703{
4704 struct drm_device *dev = crtc->base.dev;
4705 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4706
328d8e82
DV
4707 if (!crtc->config.gmch_pfit.control)
4708 return;
87476d63 4709
328d8e82 4710 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4711
328d8e82
DV
4712 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4713 I915_READ(PFIT_CONTROL));
4714 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4715}
4716
0b8765c6
JB
4717static void i9xx_crtc_disable(struct drm_crtc *crtc)
4718{
4719 struct drm_device *dev = crtc->dev;
4720 struct drm_i915_private *dev_priv = dev->dev_private;
4721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4722 struct intel_encoder *encoder;
0b8765c6 4723 int pipe = intel_crtc->pipe;
ef9c3aee 4724
f7abfe8b
CW
4725 if (!intel_crtc->active)
4726 return;
4727
9ab0460b
VS
4728 intel_crtc_disable_planes(crtc);
4729
ea9d758d
DV
4730 for_each_encoder_on_crtc(dev, crtc, encoder)
4731 encoder->disable(encoder);
4732
6304cd91
VS
4733 /*
4734 * On gen2 planes are double buffered but the pipe isn't, so we must
4735 * wait for planes to fully turn off before disabling the pipe.
4736 */
4737 if (IS_GEN2(dev))
4738 intel_wait_for_vblank(dev, pipe);
4739
2d9d2b0b 4740 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4741 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4742
87476d63 4743 i9xx_pfit_disable(intel_crtc);
24a1f16d 4744
89b667f8
JB
4745 for_each_encoder_on_crtc(dev, crtc, encoder)
4746 if (encoder->post_disable)
4747 encoder->post_disable(encoder);
4748
076ed3b2
CML
4749 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4750 if (IS_CHERRYVIEW(dev))
4751 chv_disable_pll(dev_priv, pipe);
4752 else if (IS_VALLEYVIEW(dev))
4753 vlv_disable_pll(dev_priv, pipe);
4754 else
4755 i9xx_disable_pll(dev_priv, pipe);
4756 }
0b8765c6 4757
f7abfe8b 4758 intel_crtc->active = false;
46ba614c 4759 intel_update_watermarks(crtc);
f37fcc2a 4760
efa9624e 4761 mutex_lock(&dev->struct_mutex);
6b383a7f 4762 intel_update_fbc(dev);
71b1c373 4763 intel_edp_psr_update(dev);
efa9624e 4764 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
4765}
4766
ee7b9f93
JB
4767static void i9xx_crtc_off(struct drm_crtc *crtc)
4768{
4769}
4770
976f8a20
DV
4771static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4772 bool enabled)
2c07245f
ZW
4773{
4774 struct drm_device *dev = crtc->dev;
4775 struct drm_i915_master_private *master_priv;
4776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4777 int pipe = intel_crtc->pipe;
79e53945
JB
4778
4779 if (!dev->primary->master)
4780 return;
4781
4782 master_priv = dev->primary->master->driver_priv;
4783 if (!master_priv->sarea_priv)
4784 return;
4785
79e53945
JB
4786 switch (pipe) {
4787 case 0:
4788 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4789 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4790 break;
4791 case 1:
4792 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4793 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4794 break;
4795 default:
9db4a9c7 4796 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4797 break;
4798 }
79e53945
JB
4799}
4800
976f8a20
DV
4801/**
4802 * Sets the power management mode of the pipe and plane.
4803 */
4804void intel_crtc_update_dpms(struct drm_crtc *crtc)
4805{
4806 struct drm_device *dev = crtc->dev;
4807 struct drm_i915_private *dev_priv = dev->dev_private;
4808 struct intel_encoder *intel_encoder;
4809 bool enable = false;
4810
4811 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4812 enable |= intel_encoder->connectors_active;
4813
4814 if (enable)
4815 dev_priv->display.crtc_enable(crtc);
4816 else
4817 dev_priv->display.crtc_disable(crtc);
4818
4819 intel_crtc_update_sarea(crtc, enable);
4820}
4821
cdd59983
CW
4822static void intel_crtc_disable(struct drm_crtc *crtc)
4823{
cdd59983 4824 struct drm_device *dev = crtc->dev;
976f8a20 4825 struct drm_connector *connector;
ee7b9f93 4826 struct drm_i915_private *dev_priv = dev->dev_private;
cdd59983 4827
976f8a20
DV
4828 /* crtc should still be enabled when we disable it. */
4829 WARN_ON(!crtc->enabled);
4830
4831 dev_priv->display.crtc_disable(crtc);
4832 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4833 dev_priv->display.off(crtc);
4834
931872fc 4835 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4836 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4837 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983 4838
f4510a27 4839 if (crtc->primary->fb) {
cdd59983 4840 mutex_lock(&dev->struct_mutex);
f4510a27 4841 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
cdd59983 4842 mutex_unlock(&dev->struct_mutex);
f4510a27 4843 crtc->primary->fb = NULL;
976f8a20
DV
4844 }
4845
4846 /* Update computed state. */
4847 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4848 if (!connector->encoder || !connector->encoder->crtc)
4849 continue;
4850
4851 if (connector->encoder->crtc != crtc)
4852 continue;
4853
4854 connector->dpms = DRM_MODE_DPMS_OFF;
4855 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4856 }
4857}
4858
ea5b213a 4859void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4860{
4ef69c7a 4861 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4862
ea5b213a
CW
4863 drm_encoder_cleanup(encoder);
4864 kfree(intel_encoder);
7e7d76c3
JB
4865}
4866
9237329d 4867/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4868 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4869 * state of the entire output pipe. */
9237329d 4870static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4871{
5ab432ef
DV
4872 if (mode == DRM_MODE_DPMS_ON) {
4873 encoder->connectors_active = true;
4874
b2cabb0e 4875 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4876 } else {
4877 encoder->connectors_active = false;
4878
b2cabb0e 4879 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4880 }
79e53945
JB
4881}
4882
0a91ca29
DV
4883/* Cross check the actual hw state with our own modeset state tracking (and it's
4884 * internal consistency). */
b980514c 4885static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4886{
0a91ca29
DV
4887 if (connector->get_hw_state(connector)) {
4888 struct intel_encoder *encoder = connector->encoder;
4889 struct drm_crtc *crtc;
4890 bool encoder_enabled;
4891 enum pipe pipe;
4892
4893 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4894 connector->base.base.id,
4895 drm_get_connector_name(&connector->base));
4896
4897 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4898 "wrong connector dpms state\n");
4899 WARN(connector->base.encoder != &encoder->base,
4900 "active connector not linked to encoder\n");
4901 WARN(!encoder->connectors_active,
4902 "encoder->connectors_active not set\n");
4903
4904 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4905 WARN(!encoder_enabled, "encoder not enabled\n");
4906 if (WARN_ON(!encoder->base.crtc))
4907 return;
4908
4909 crtc = encoder->base.crtc;
4910
4911 WARN(!crtc->enabled, "crtc not enabled\n");
4912 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4913 WARN(pipe != to_intel_crtc(crtc)->pipe,
4914 "encoder active on the wrong pipe\n");
4915 }
79e53945
JB
4916}
4917
5ab432ef
DV
4918/* Even simpler default implementation, if there's really no special case to
4919 * consider. */
4920void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4921{
5ab432ef
DV
4922 /* All the simple cases only support two dpms states. */
4923 if (mode != DRM_MODE_DPMS_ON)
4924 mode = DRM_MODE_DPMS_OFF;
d4270e57 4925
5ab432ef
DV
4926 if (mode == connector->dpms)
4927 return;
4928
4929 connector->dpms = mode;
4930
4931 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4932 if (connector->encoder)
4933 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4934
b980514c 4935 intel_modeset_check_state(connector->dev);
79e53945
JB
4936}
4937
f0947c37
DV
4938/* Simple connector->get_hw_state implementation for encoders that support only
4939 * one connector and no cloning and hence the encoder state determines the state
4940 * of the connector. */
4941bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4942{
24929352 4943 enum pipe pipe = 0;
f0947c37 4944 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4945
f0947c37 4946 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4947}
4948
1857e1da
DV
4949static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4950 struct intel_crtc_config *pipe_config)
4951{
4952 struct drm_i915_private *dev_priv = dev->dev_private;
4953 struct intel_crtc *pipe_B_crtc =
4954 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4955
4956 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4957 pipe_name(pipe), pipe_config->fdi_lanes);
4958 if (pipe_config->fdi_lanes > 4) {
4959 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4960 pipe_name(pipe), pipe_config->fdi_lanes);
4961 return false;
4962 }
4963
bafb6553 4964 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4965 if (pipe_config->fdi_lanes > 2) {
4966 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4967 pipe_config->fdi_lanes);
4968 return false;
4969 } else {
4970 return true;
4971 }
4972 }
4973
4974 if (INTEL_INFO(dev)->num_pipes == 2)
4975 return true;
4976
4977 /* Ivybridge 3 pipe is really complicated */
4978 switch (pipe) {
4979 case PIPE_A:
4980 return true;
4981 case PIPE_B:
4982 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4983 pipe_config->fdi_lanes > 2) {
4984 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4985 pipe_name(pipe), pipe_config->fdi_lanes);
4986 return false;
4987 }
4988 return true;
4989 case PIPE_C:
1e833f40 4990 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4991 pipe_B_crtc->config.fdi_lanes <= 2) {
4992 if (pipe_config->fdi_lanes > 2) {
4993 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4994 pipe_name(pipe), pipe_config->fdi_lanes);
4995 return false;
4996 }
4997 } else {
4998 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4999 return false;
5000 }
5001 return true;
5002 default:
5003 BUG();
5004 }
5005}
5006
e29c22c0
DV
5007#define RETRY 1
5008static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5009 struct intel_crtc_config *pipe_config)
877d48d5 5010{
1857e1da 5011 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 5012 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 5013 int lane, link_bw, fdi_dotclock;
e29c22c0 5014 bool setup_ok, needs_recompute = false;
877d48d5 5015
e29c22c0 5016retry:
877d48d5
DV
5017 /* FDI is a binary signal running at ~2.7GHz, encoding
5018 * each output octet as 10 bits. The actual frequency
5019 * is stored as a divider into a 100MHz clock, and the
5020 * mode pixel clock is stored in units of 1KHz.
5021 * Hence the bw of each lane in terms of the mode signal
5022 * is:
5023 */
5024 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5025
241bfc38 5026 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5027
2bd89a07 5028 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5029 pipe_config->pipe_bpp);
5030
5031 pipe_config->fdi_lanes = lane;
5032
2bd89a07 5033 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5034 link_bw, &pipe_config->fdi_m_n);
1857e1da 5035
e29c22c0
DV
5036 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5037 intel_crtc->pipe, pipe_config);
5038 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5039 pipe_config->pipe_bpp -= 2*3;
5040 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5041 pipe_config->pipe_bpp);
5042 needs_recompute = true;
5043 pipe_config->bw_constrained = true;
5044
5045 goto retry;
5046 }
5047
5048 if (needs_recompute)
5049 return RETRY;
5050
5051 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5052}
5053
42db64ef
PZ
5054static void hsw_compute_ips_config(struct intel_crtc *crtc,
5055 struct intel_crtc_config *pipe_config)
5056{
d330a953 5057 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5058 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5059 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5060}
5061
a43f6e0f 5062static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 5063 struct intel_crtc_config *pipe_config)
79e53945 5064{
a43f6e0f 5065 struct drm_device *dev = crtc->base.dev;
b8cecdf5 5066 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 5067
ad3a4479 5068 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
5069 if (INTEL_INFO(dev)->gen < 4) {
5070 struct drm_i915_private *dev_priv = dev->dev_private;
5071 int clock_limit =
5072 dev_priv->display.get_display_clock_speed(dev);
5073
5074 /*
5075 * Enable pixel doubling when the dot clock
5076 * is > 90% of the (display) core speed.
5077 *
b397c96b
VS
5078 * GDG double wide on either pipe,
5079 * otherwise pipe A only.
cf532bb2 5080 */
b397c96b 5081 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5082 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5083 clock_limit *= 2;
cf532bb2 5084 pipe_config->double_wide = true;
ad3a4479
VS
5085 }
5086
241bfc38 5087 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5088 return -EINVAL;
2c07245f 5089 }
89749350 5090
1d1d0e27
VS
5091 /*
5092 * Pipe horizontal size must be even in:
5093 * - DVO ganged mode
5094 * - LVDS dual channel mode
5095 * - Double wide pipe
5096 */
5097 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5098 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5099 pipe_config->pipe_src_w &= ~1;
5100
8693a824
DL
5101 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5102 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5103 */
5104 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5105 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5106 return -EINVAL;
44f46b42 5107
bd080ee5 5108 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5109 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5110 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5111 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5112 * for lvds. */
5113 pipe_config->pipe_bpp = 8*3;
5114 }
5115
f5adf94e 5116 if (HAS_IPS(dev))
a43f6e0f
DV
5117 hsw_compute_ips_config(crtc, pipe_config);
5118
5119 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5120 * clock survives for now. */
5121 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5122 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 5123
877d48d5 5124 if (pipe_config->has_pch_encoder)
a43f6e0f 5125 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5126
e29c22c0 5127 return 0;
79e53945
JB
5128}
5129
25eb05fc
JB
5130static int valleyview_get_display_clock_speed(struct drm_device *dev)
5131{
5132 return 400000; /* FIXME */
5133}
5134
e70236a8
JB
5135static int i945_get_display_clock_speed(struct drm_device *dev)
5136{
5137 return 400000;
5138}
79e53945 5139
e70236a8 5140static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5141{
e70236a8
JB
5142 return 333000;
5143}
79e53945 5144
e70236a8
JB
5145static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5146{
5147 return 200000;
5148}
79e53945 5149
257a7ffc
DV
5150static int pnv_get_display_clock_speed(struct drm_device *dev)
5151{
5152 u16 gcfgc = 0;
5153
5154 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5155
5156 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5157 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5158 return 267000;
5159 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5160 return 333000;
5161 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5162 return 444000;
5163 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5164 return 200000;
5165 default:
5166 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5167 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5168 return 133000;
5169 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5170 return 167000;
5171 }
5172}
5173
e70236a8
JB
5174static int i915gm_get_display_clock_speed(struct drm_device *dev)
5175{
5176 u16 gcfgc = 0;
79e53945 5177
e70236a8
JB
5178 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5179
5180 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5181 return 133000;
5182 else {
5183 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5184 case GC_DISPLAY_CLOCK_333_MHZ:
5185 return 333000;
5186 default:
5187 case GC_DISPLAY_CLOCK_190_200_MHZ:
5188 return 190000;
79e53945 5189 }
e70236a8
JB
5190 }
5191}
5192
5193static int i865_get_display_clock_speed(struct drm_device *dev)
5194{
5195 return 266000;
5196}
5197
5198static int i855_get_display_clock_speed(struct drm_device *dev)
5199{
5200 u16 hpllcc = 0;
5201 /* Assume that the hardware is in the high speed state. This
5202 * should be the default.
5203 */
5204 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5205 case GC_CLOCK_133_200:
5206 case GC_CLOCK_100_200:
5207 return 200000;
5208 case GC_CLOCK_166_250:
5209 return 250000;
5210 case GC_CLOCK_100_133:
79e53945 5211 return 133000;
e70236a8 5212 }
79e53945 5213
e70236a8
JB
5214 /* Shouldn't happen */
5215 return 0;
5216}
79e53945 5217
e70236a8
JB
5218static int i830_get_display_clock_speed(struct drm_device *dev)
5219{
5220 return 133000;
79e53945
JB
5221}
5222
2c07245f 5223static void
a65851af 5224intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5225{
a65851af
VS
5226 while (*num > DATA_LINK_M_N_MASK ||
5227 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5228 *num >>= 1;
5229 *den >>= 1;
5230 }
5231}
5232
a65851af
VS
5233static void compute_m_n(unsigned int m, unsigned int n,
5234 uint32_t *ret_m, uint32_t *ret_n)
5235{
5236 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5237 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5238 intel_reduce_m_n_ratio(ret_m, ret_n);
5239}
5240
e69d0bc1
DV
5241void
5242intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5243 int pixel_clock, int link_clock,
5244 struct intel_link_m_n *m_n)
2c07245f 5245{
e69d0bc1 5246 m_n->tu = 64;
a65851af
VS
5247
5248 compute_m_n(bits_per_pixel * pixel_clock,
5249 link_clock * nlanes * 8,
5250 &m_n->gmch_m, &m_n->gmch_n);
5251
5252 compute_m_n(pixel_clock, link_clock,
5253 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5254}
5255
a7615030
CW
5256static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5257{
d330a953
JN
5258 if (i915.panel_use_ssc >= 0)
5259 return i915.panel_use_ssc != 0;
41aa3448 5260 return dev_priv->vbt.lvds_use_ssc
435793df 5261 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5262}
5263
c65d77d8
JB
5264static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5265{
5266 struct drm_device *dev = crtc->dev;
5267 struct drm_i915_private *dev_priv = dev->dev_private;
5268 int refclk;
5269
a0c4da24 5270 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5271 refclk = 100000;
a0c4da24 5272 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5273 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5274 refclk = dev_priv->vbt.lvds_ssc_freq;
5275 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5276 } else if (!IS_GEN2(dev)) {
5277 refclk = 96000;
5278 } else {
5279 refclk = 48000;
5280 }
5281
5282 return refclk;
5283}
5284
7429e9d4 5285static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5286{
7df00d7a 5287 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5288}
f47709a9 5289
7429e9d4
DV
5290static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5291{
5292 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5293}
5294
f47709a9 5295static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5296 intel_clock_t *reduced_clock)
5297{
f47709a9 5298 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5299 u32 fp, fp2 = 0;
5300
5301 if (IS_PINEVIEW(dev)) {
7429e9d4 5302 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5303 if (reduced_clock)
7429e9d4 5304 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5305 } else {
7429e9d4 5306 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5307 if (reduced_clock)
7429e9d4 5308 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5309 }
5310
8bcc2795 5311 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5312
f47709a9
DV
5313 crtc->lowfreq_avail = false;
5314 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5315 reduced_clock && i915.powersave) {
8bcc2795 5316 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5317 crtc->lowfreq_avail = true;
a7516a05 5318 } else {
8bcc2795 5319 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5320 }
5321}
5322
5e69f97f
CML
5323static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5324 pipe)
89b667f8
JB
5325{
5326 u32 reg_val;
5327
5328 /*
5329 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5330 * and set it to a reasonable value instead.
5331 */
ab3c759a 5332 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5333 reg_val &= 0xffffff00;
5334 reg_val |= 0x00000030;
ab3c759a 5335 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5336
ab3c759a 5337 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5338 reg_val &= 0x8cffffff;
5339 reg_val = 0x8c000000;
ab3c759a 5340 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5341
ab3c759a 5342 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5343 reg_val &= 0xffffff00;
ab3c759a 5344 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5345
ab3c759a 5346 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5347 reg_val &= 0x00ffffff;
5348 reg_val |= 0xb0000000;
ab3c759a 5349 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5350}
5351
b551842d
DV
5352static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5353 struct intel_link_m_n *m_n)
5354{
5355 struct drm_device *dev = crtc->base.dev;
5356 struct drm_i915_private *dev_priv = dev->dev_private;
5357 int pipe = crtc->pipe;
5358
e3b95f1e
DV
5359 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5360 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5361 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5362 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5363}
5364
5365static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5366 struct intel_link_m_n *m_n)
5367{
5368 struct drm_device *dev = crtc->base.dev;
5369 struct drm_i915_private *dev_priv = dev->dev_private;
5370 int pipe = crtc->pipe;
5371 enum transcoder transcoder = crtc->config.cpu_transcoder;
5372
5373 if (INTEL_INFO(dev)->gen >= 5) {
5374 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5375 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5376 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5377 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5378 } else {
e3b95f1e
DV
5379 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5380 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5381 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5382 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5383 }
5384}
5385
03afc4a2
DV
5386static void intel_dp_set_m_n(struct intel_crtc *crtc)
5387{
5388 if (crtc->config.has_pch_encoder)
5389 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5390 else
5391 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5392}
5393
f47709a9 5394static void vlv_update_pll(struct intel_crtc *crtc)
bdd4b6a6
DV
5395{
5396 u32 dpll, dpll_md;
5397
5398 /*
5399 * Enable DPIO clock input. We should never disable the reference
5400 * clock for pipe B, since VGA hotplug / manual detection depends
5401 * on it.
5402 */
5403 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5404 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5405 /* We should never disable this, set it here for state tracking */
5406 if (crtc->pipe == PIPE_B)
5407 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5408 dpll |= DPLL_VCO_ENABLE;
5409 crtc->config.dpll_hw_state.dpll = dpll;
5410
5411 dpll_md = (crtc->config.pixel_multiplier - 1)
5412 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5413 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5414}
5415
5416static void vlv_prepare_pll(struct intel_crtc *crtc)
a0c4da24 5417{
f47709a9 5418 struct drm_device *dev = crtc->base.dev;
a0c4da24 5419 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5420 int pipe = crtc->pipe;
bdd4b6a6 5421 u32 mdiv;
a0c4da24 5422 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5423 u32 coreclk, reg_val;
a0c4da24 5424
09153000
DV
5425 mutex_lock(&dev_priv->dpio_lock);
5426
f47709a9
DV
5427 bestn = crtc->config.dpll.n;
5428 bestm1 = crtc->config.dpll.m1;
5429 bestm2 = crtc->config.dpll.m2;
5430 bestp1 = crtc->config.dpll.p1;
5431 bestp2 = crtc->config.dpll.p2;
a0c4da24 5432
89b667f8
JB
5433 /* See eDP HDMI DPIO driver vbios notes doc */
5434
5435 /* PLL B needs special handling */
bdd4b6a6 5436 if (pipe == PIPE_B)
5e69f97f 5437 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5438
5439 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5440 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5441
5442 /* Disable target IRef on PLL */
ab3c759a 5443 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5444 reg_val &= 0x00ffffff;
ab3c759a 5445 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5446
5447 /* Disable fast lock */
ab3c759a 5448 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5449
5450 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5451 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5452 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5453 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5454 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5455
5456 /*
5457 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5458 * but we don't support that).
5459 * Note: don't use the DAC post divider as it seems unstable.
5460 */
5461 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5462 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5463
a0c4da24 5464 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5465 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5466
89b667f8 5467 /* Set HBR and RBR LPF coefficients */
ff9a6750 5468 if (crtc->config.port_clock == 162000 ||
99750bd4 5469 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5470 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5471 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5472 0x009f0003);
89b667f8 5473 else
ab3c759a 5474 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5475 0x00d0000f);
5476
5477 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5478 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5479 /* Use SSC source */
bdd4b6a6 5480 if (pipe == PIPE_A)
ab3c759a 5481 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5482 0x0df40000);
5483 else
ab3c759a 5484 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5485 0x0df70000);
5486 } else { /* HDMI or VGA */
5487 /* Use bend source */
bdd4b6a6 5488 if (pipe == PIPE_A)
ab3c759a 5489 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5490 0x0df70000);
5491 else
ab3c759a 5492 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5493 0x0df40000);
5494 }
a0c4da24 5495
ab3c759a 5496 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5497 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5498 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5499 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5500 coreclk |= 0x01000000;
ab3c759a 5501 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5502
ab3c759a 5503 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5504 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5505}
5506
9d556c99
CML
5507static void chv_update_pll(struct intel_crtc *crtc)
5508{
5509 struct drm_device *dev = crtc->base.dev;
5510 struct drm_i915_private *dev_priv = dev->dev_private;
5511 int pipe = crtc->pipe;
5512 int dpll_reg = DPLL(crtc->pipe);
5513 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 5514 u32 loopfilter, intcoeff;
9d556c99
CML
5515 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5516 int refclk;
5517
a11b0703
VS
5518 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5519 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5520 DPLL_VCO_ENABLE;
5521 if (pipe != PIPE_A)
5522 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5523
5524 crtc->config.dpll_hw_state.dpll_md =
5525 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
9d556c99
CML
5526
5527 bestn = crtc->config.dpll.n;
5528 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5529 bestm1 = crtc->config.dpll.m1;
5530 bestm2 = crtc->config.dpll.m2 >> 22;
5531 bestp1 = crtc->config.dpll.p1;
5532 bestp2 = crtc->config.dpll.p2;
5533
5534 /*
5535 * Enable Refclk and SSC
5536 */
a11b0703
VS
5537 I915_WRITE(dpll_reg,
5538 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5539
5540 mutex_lock(&dev_priv->dpio_lock);
9d556c99 5541
9d556c99
CML
5542 /* p1 and p2 divider */
5543 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5544 5 << DPIO_CHV_S1_DIV_SHIFT |
5545 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5546 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5547 1 << DPIO_CHV_K_DIV_SHIFT);
5548
5549 /* Feedback post-divider - m2 */
5550 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5551
5552 /* Feedback refclk divider - n and m1 */
5553 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5554 DPIO_CHV_M1_DIV_BY_2 |
5555 1 << DPIO_CHV_N_DIV_SHIFT);
5556
5557 /* M2 fraction division */
5558 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5559
5560 /* M2 fraction division enable */
5561 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5562 DPIO_CHV_FRAC_DIV_EN |
5563 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5564
5565 /* Loop filter */
5566 refclk = i9xx_get_refclk(&crtc->base, 0);
5567 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5568 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5569 if (refclk == 100000)
5570 intcoeff = 11;
5571 else if (refclk == 38400)
5572 intcoeff = 10;
5573 else
5574 intcoeff = 9;
5575 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5576 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5577
5578 /* AFC Recal */
5579 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5580 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5581 DPIO_AFC_RECAL);
5582
5583 mutex_unlock(&dev_priv->dpio_lock);
5584}
5585
f47709a9
DV
5586static void i9xx_update_pll(struct intel_crtc *crtc,
5587 intel_clock_t *reduced_clock,
eb1cbe48
DV
5588 int num_connectors)
5589{
f47709a9 5590 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5591 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5592 u32 dpll;
5593 bool is_sdvo;
f47709a9 5594 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5595
f47709a9 5596 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5597
f47709a9
DV
5598 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5599 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5600
5601 dpll = DPLL_VGA_MODE_DIS;
5602
f47709a9 5603 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5604 dpll |= DPLLB_MODE_LVDS;
5605 else
5606 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5607
ef1b460d 5608 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5609 dpll |= (crtc->config.pixel_multiplier - 1)
5610 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5611 }
198a037f
DV
5612
5613 if (is_sdvo)
4a33e48d 5614 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5615
f47709a9 5616 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5617 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5618
5619 /* compute bitmask from p1 value */
5620 if (IS_PINEVIEW(dev))
5621 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5622 else {
5623 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5624 if (IS_G4X(dev) && reduced_clock)
5625 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5626 }
5627 switch (clock->p2) {
5628 case 5:
5629 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5630 break;
5631 case 7:
5632 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5633 break;
5634 case 10:
5635 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5636 break;
5637 case 14:
5638 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5639 break;
5640 }
5641 if (INTEL_INFO(dev)->gen >= 4)
5642 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5643
09ede541 5644 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5645 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5646 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5647 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5648 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5649 else
5650 dpll |= PLL_REF_INPUT_DREFCLK;
5651
5652 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5653 crtc->config.dpll_hw_state.dpll = dpll;
5654
eb1cbe48 5655 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5656 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5657 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5658 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
5659 }
5660}
5661
f47709a9 5662static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5663 intel_clock_t *reduced_clock,
eb1cbe48
DV
5664 int num_connectors)
5665{
f47709a9 5666 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5667 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5668 u32 dpll;
f47709a9 5669 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5670
f47709a9 5671 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5672
eb1cbe48
DV
5673 dpll = DPLL_VGA_MODE_DIS;
5674
f47709a9 5675 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5676 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5677 } else {
5678 if (clock->p1 == 2)
5679 dpll |= PLL_P1_DIVIDE_BY_TWO;
5680 else
5681 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5682 if (clock->p2 == 4)
5683 dpll |= PLL_P2_DIVIDE_BY_4;
5684 }
5685
4a33e48d
DV
5686 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5687 dpll |= DPLL_DVO_2X_MODE;
5688
f47709a9 5689 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5690 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5691 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5692 else
5693 dpll |= PLL_REF_INPUT_DREFCLK;
5694
5695 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5696 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5697}
5698
8a654f3b 5699static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5700{
5701 struct drm_device *dev = intel_crtc->base.dev;
5702 struct drm_i915_private *dev_priv = dev->dev_private;
5703 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5704 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5705 struct drm_display_mode *adjusted_mode =
5706 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
5707 uint32_t crtc_vtotal, crtc_vblank_end;
5708 int vsyncshift = 0;
4d8a62ea
DV
5709
5710 /* We need to be careful not to changed the adjusted mode, for otherwise
5711 * the hw state checker will get angry at the mismatch. */
5712 crtc_vtotal = adjusted_mode->crtc_vtotal;
5713 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 5714
609aeaca 5715 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 5716 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5717 crtc_vtotal -= 1;
5718 crtc_vblank_end -= 1;
609aeaca
VS
5719
5720 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5721 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5722 else
5723 vsyncshift = adjusted_mode->crtc_hsync_start -
5724 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
5725 if (vsyncshift < 0)
5726 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
5727 }
5728
5729 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5730 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5731
fe2b8f9d 5732 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5733 (adjusted_mode->crtc_hdisplay - 1) |
5734 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5735 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5736 (adjusted_mode->crtc_hblank_start - 1) |
5737 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5738 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5739 (adjusted_mode->crtc_hsync_start - 1) |
5740 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5741
fe2b8f9d 5742 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5743 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5744 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5745 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5746 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5747 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5748 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5749 (adjusted_mode->crtc_vsync_start - 1) |
5750 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5751
b5e508d4
PZ
5752 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5753 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5754 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5755 * bits. */
5756 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5757 (pipe == PIPE_B || pipe == PIPE_C))
5758 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5759
b0e77b9c
PZ
5760 /* pipesrc controls the size that is scaled from, which should
5761 * always be the user's requested size.
5762 */
5763 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5764 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5765 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5766}
5767
1bd1bd80
DV
5768static void intel_get_pipe_timings(struct intel_crtc *crtc,
5769 struct intel_crtc_config *pipe_config)
5770{
5771 struct drm_device *dev = crtc->base.dev;
5772 struct drm_i915_private *dev_priv = dev->dev_private;
5773 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5774 uint32_t tmp;
5775
5776 tmp = I915_READ(HTOTAL(cpu_transcoder));
5777 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5778 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5779 tmp = I915_READ(HBLANK(cpu_transcoder));
5780 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5781 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5782 tmp = I915_READ(HSYNC(cpu_transcoder));
5783 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5784 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5785
5786 tmp = I915_READ(VTOTAL(cpu_transcoder));
5787 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5788 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5789 tmp = I915_READ(VBLANK(cpu_transcoder));
5790 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5791 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5792 tmp = I915_READ(VSYNC(cpu_transcoder));
5793 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5794 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5795
5796 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5797 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5798 pipe_config->adjusted_mode.crtc_vtotal += 1;
5799 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5800 }
5801
5802 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5803 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5804 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5805
5806 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5807 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5808}
5809
f6a83288
DV
5810void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5811 struct intel_crtc_config *pipe_config)
babea61d 5812{
f6a83288
DV
5813 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5814 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5815 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5816 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5817
f6a83288
DV
5818 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5819 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5820 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5821 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5822
f6a83288 5823 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5824
f6a83288
DV
5825 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5826 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5827}
5828
84b046f3
DV
5829static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5830{
5831 struct drm_device *dev = intel_crtc->base.dev;
5832 struct drm_i915_private *dev_priv = dev->dev_private;
5833 uint32_t pipeconf;
5834
9f11a9e4 5835 pipeconf = 0;
84b046f3 5836
67c72a12
DV
5837 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5838 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5839 pipeconf |= PIPECONF_ENABLE;
5840
cf532bb2
VS
5841 if (intel_crtc->config.double_wide)
5842 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5843
ff9ce46e
DV
5844 /* only g4x and later have fancy bpc/dither controls */
5845 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5846 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5847 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5848 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5849 PIPECONF_DITHER_TYPE_SP;
84b046f3 5850
ff9ce46e
DV
5851 switch (intel_crtc->config.pipe_bpp) {
5852 case 18:
5853 pipeconf |= PIPECONF_6BPC;
5854 break;
5855 case 24:
5856 pipeconf |= PIPECONF_8BPC;
5857 break;
5858 case 30:
5859 pipeconf |= PIPECONF_10BPC;
5860 break;
5861 default:
5862 /* Case prevented by intel_choose_pipe_bpp_dither. */
5863 BUG();
84b046f3
DV
5864 }
5865 }
5866
5867 if (HAS_PIPE_CXSR(dev)) {
5868 if (intel_crtc->lowfreq_avail) {
5869 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5870 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5871 } else {
5872 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5873 }
5874 }
5875
efc2cfff
VS
5876 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5877 if (INTEL_INFO(dev)->gen < 4 ||
5878 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5879 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5880 else
5881 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5882 } else
84b046f3
DV
5883 pipeconf |= PIPECONF_PROGRESSIVE;
5884
9f11a9e4
DV
5885 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5886 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5887
84b046f3
DV
5888 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5889 POSTING_READ(PIPECONF(intel_crtc->pipe));
5890}
5891
f564048e 5892static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5893 int x, int y,
94352cf9 5894 struct drm_framebuffer *fb)
79e53945
JB
5895{
5896 struct drm_device *dev = crtc->dev;
5897 struct drm_i915_private *dev_priv = dev->dev_private;
5898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c751ce4f 5899 int refclk, num_connectors = 0;
652c393a 5900 intel_clock_t clock, reduced_clock;
a16af721 5901 bool ok, has_reduced_clock = false;
e9fd1c02 5902 bool is_lvds = false, is_dsi = false;
5eddb70b 5903 struct intel_encoder *encoder;
d4906093 5904 const intel_limit_t *limit;
79e53945 5905
6c2b7c12 5906 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5907 switch (encoder->type) {
79e53945
JB
5908 case INTEL_OUTPUT_LVDS:
5909 is_lvds = true;
5910 break;
e9fd1c02
JN
5911 case INTEL_OUTPUT_DSI:
5912 is_dsi = true;
5913 break;
79e53945 5914 }
43565a06 5915
c751ce4f 5916 num_connectors++;
79e53945
JB
5917 }
5918
f2335330 5919 if (is_dsi)
5b18e57c 5920 return 0;
f2335330
JN
5921
5922 if (!intel_crtc->config.clock_set) {
5923 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5924
e9fd1c02
JN
5925 /*
5926 * Returns a set of divisors for the desired target clock with
5927 * the given refclk, or FALSE. The returned values represent
5928 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5929 * 2) / p1 / p2.
5930 */
5931 limit = intel_limit(crtc, refclk);
5932 ok = dev_priv->display.find_dpll(limit, crtc,
5933 intel_crtc->config.port_clock,
5934 refclk, NULL, &clock);
f2335330 5935 if (!ok) {
e9fd1c02
JN
5936 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5937 return -EINVAL;
5938 }
79e53945 5939
f2335330
JN
5940 if (is_lvds && dev_priv->lvds_downclock_avail) {
5941 /*
5942 * Ensure we match the reduced clock's P to the target
5943 * clock. If the clocks don't match, we can't switch
5944 * the display clock by using the FP0/FP1. In such case
5945 * we will disable the LVDS downclock feature.
5946 */
5947 has_reduced_clock =
5948 dev_priv->display.find_dpll(limit, crtc,
5949 dev_priv->lvds_downclock,
5950 refclk, &clock,
5951 &reduced_clock);
5952 }
5953 /* Compat-code for transition, will disappear. */
f47709a9
DV
5954 intel_crtc->config.dpll.n = clock.n;
5955 intel_crtc->config.dpll.m1 = clock.m1;
5956 intel_crtc->config.dpll.m2 = clock.m2;
5957 intel_crtc->config.dpll.p1 = clock.p1;
5958 intel_crtc->config.dpll.p2 = clock.p2;
5959 }
7026d4ac 5960
e9fd1c02 5961 if (IS_GEN2(dev)) {
8a654f3b 5962 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5963 has_reduced_clock ? &reduced_clock : NULL,
5964 num_connectors);
9d556c99
CML
5965 } else if (IS_CHERRYVIEW(dev)) {
5966 chv_update_pll(intel_crtc);
e9fd1c02 5967 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5968 vlv_update_pll(intel_crtc);
e9fd1c02 5969 } else {
f47709a9 5970 i9xx_update_pll(intel_crtc,
eb1cbe48 5971 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 5972 num_connectors);
e9fd1c02 5973 }
79e53945 5974
c8f7a0db 5975 return 0;
f564048e
EA
5976}
5977
2fa2fe9a
DV
5978static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5979 struct intel_crtc_config *pipe_config)
5980{
5981 struct drm_device *dev = crtc->base.dev;
5982 struct drm_i915_private *dev_priv = dev->dev_private;
5983 uint32_t tmp;
5984
dc9e7dec
VS
5985 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5986 return;
5987
2fa2fe9a 5988 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5989 if (!(tmp & PFIT_ENABLE))
5990 return;
2fa2fe9a 5991
06922821 5992 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5993 if (INTEL_INFO(dev)->gen < 4) {
5994 if (crtc->pipe != PIPE_B)
5995 return;
2fa2fe9a
DV
5996 } else {
5997 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5998 return;
5999 }
6000
06922821 6001 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6002 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6003 if (INTEL_INFO(dev)->gen < 5)
6004 pipe_config->gmch_pfit.lvds_border_bits =
6005 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6006}
6007
acbec814
JB
6008static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6009 struct intel_crtc_config *pipe_config)
6010{
6011 struct drm_device *dev = crtc->base.dev;
6012 struct drm_i915_private *dev_priv = dev->dev_private;
6013 int pipe = pipe_config->cpu_transcoder;
6014 intel_clock_t clock;
6015 u32 mdiv;
662c6ecb 6016 int refclk = 100000;
acbec814
JB
6017
6018 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6019 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6020 mutex_unlock(&dev_priv->dpio_lock);
6021
6022 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6023 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6024 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6025 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6026 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6027
f646628b 6028 vlv_clock(refclk, &clock);
acbec814 6029
f646628b
VS
6030 /* clock.dot is the fast clock */
6031 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6032}
6033
1ad292b5
JB
6034static void i9xx_get_plane_config(struct intel_crtc *crtc,
6035 struct intel_plane_config *plane_config)
6036{
6037 struct drm_device *dev = crtc->base.dev;
6038 struct drm_i915_private *dev_priv = dev->dev_private;
6039 u32 val, base, offset;
6040 int pipe = crtc->pipe, plane = crtc->plane;
6041 int fourcc, pixel_format;
6042 int aligned_height;
6043
66e514c1
DA
6044 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6045 if (!crtc->base.primary->fb) {
1ad292b5
JB
6046 DRM_DEBUG_KMS("failed to alloc fb\n");
6047 return;
6048 }
6049
6050 val = I915_READ(DSPCNTR(plane));
6051
6052 if (INTEL_INFO(dev)->gen >= 4)
6053 if (val & DISPPLANE_TILED)
6054 plane_config->tiled = true;
6055
6056 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6057 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6058 crtc->base.primary->fb->pixel_format = fourcc;
6059 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6060 drm_format_plane_cpp(fourcc, 0) * 8;
6061
6062 if (INTEL_INFO(dev)->gen >= 4) {
6063 if (plane_config->tiled)
6064 offset = I915_READ(DSPTILEOFF(plane));
6065 else
6066 offset = I915_READ(DSPLINOFF(plane));
6067 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6068 } else {
6069 base = I915_READ(DSPADDR(plane));
6070 }
6071 plane_config->base = base;
6072
6073 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6074 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6075 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6076
6077 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 6078 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
1ad292b5 6079
66e514c1 6080 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
6081 plane_config->tiled);
6082
66e514c1 6083 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
1ad292b5
JB
6084 aligned_height, PAGE_SIZE);
6085
6086 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6087 pipe, plane, crtc->base.primary->fb->width,
6088 crtc->base.primary->fb->height,
6089 crtc->base.primary->fb->bits_per_pixel, base,
6090 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6091 plane_config->size);
6092
6093}
6094
70b23a98
VS
6095static void chv_crtc_clock_get(struct intel_crtc *crtc,
6096 struct intel_crtc_config *pipe_config)
6097{
6098 struct drm_device *dev = crtc->base.dev;
6099 struct drm_i915_private *dev_priv = dev->dev_private;
6100 int pipe = pipe_config->cpu_transcoder;
6101 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6102 intel_clock_t clock;
6103 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6104 int refclk = 100000;
6105
6106 mutex_lock(&dev_priv->dpio_lock);
6107 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6108 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6109 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6110 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6111 mutex_unlock(&dev_priv->dpio_lock);
6112
6113 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6114 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6115 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6116 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6117 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6118
6119 chv_clock(refclk, &clock);
6120
6121 /* clock.dot is the fast clock */
6122 pipe_config->port_clock = clock.dot / 5;
6123}
6124
0e8ffe1b
DV
6125static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6126 struct intel_crtc_config *pipe_config)
6127{
6128 struct drm_device *dev = crtc->base.dev;
6129 struct drm_i915_private *dev_priv = dev->dev_private;
6130 uint32_t tmp;
6131
b5482bd0
ID
6132 if (!intel_display_power_enabled(dev_priv,
6133 POWER_DOMAIN_PIPE(crtc->pipe)))
6134 return false;
6135
e143a21c 6136 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6137 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6138
0e8ffe1b
DV
6139 tmp = I915_READ(PIPECONF(crtc->pipe));
6140 if (!(tmp & PIPECONF_ENABLE))
6141 return false;
6142
42571aef
VS
6143 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6144 switch (tmp & PIPECONF_BPC_MASK) {
6145 case PIPECONF_6BPC:
6146 pipe_config->pipe_bpp = 18;
6147 break;
6148 case PIPECONF_8BPC:
6149 pipe_config->pipe_bpp = 24;
6150 break;
6151 case PIPECONF_10BPC:
6152 pipe_config->pipe_bpp = 30;
6153 break;
6154 default:
6155 break;
6156 }
6157 }
6158
b5a9fa09
DV
6159 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6160 pipe_config->limited_color_range = true;
6161
282740f7
VS
6162 if (INTEL_INFO(dev)->gen < 4)
6163 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6164
1bd1bd80
DV
6165 intel_get_pipe_timings(crtc, pipe_config);
6166
2fa2fe9a
DV
6167 i9xx_get_pfit_config(crtc, pipe_config);
6168
6c49f241
DV
6169 if (INTEL_INFO(dev)->gen >= 4) {
6170 tmp = I915_READ(DPLL_MD(crtc->pipe));
6171 pipe_config->pixel_multiplier =
6172 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6173 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6174 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6175 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6176 tmp = I915_READ(DPLL(crtc->pipe));
6177 pipe_config->pixel_multiplier =
6178 ((tmp & SDVO_MULTIPLIER_MASK)
6179 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6180 } else {
6181 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6182 * port and will be fixed up in the encoder->get_config
6183 * function. */
6184 pipe_config->pixel_multiplier = 1;
6185 }
8bcc2795
DV
6186 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6187 if (!IS_VALLEYVIEW(dev)) {
6188 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6189 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6190 } else {
6191 /* Mask out read-only status bits. */
6192 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6193 DPLL_PORTC_READY_MASK |
6194 DPLL_PORTB_READY_MASK);
8bcc2795 6195 }
6c49f241 6196
70b23a98
VS
6197 if (IS_CHERRYVIEW(dev))
6198 chv_crtc_clock_get(crtc, pipe_config);
6199 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6200 vlv_crtc_clock_get(crtc, pipe_config);
6201 else
6202 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6203
0e8ffe1b
DV
6204 return true;
6205}
6206
dde86e2d 6207static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6208{
6209 struct drm_i915_private *dev_priv = dev->dev_private;
6210 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 6211 struct intel_encoder *encoder;
74cfd7ac 6212 u32 val, final;
13d83a67 6213 bool has_lvds = false;
199e5d79 6214 bool has_cpu_edp = false;
199e5d79 6215 bool has_panel = false;
99eb6a01
KP
6216 bool has_ck505 = false;
6217 bool can_ssc = false;
13d83a67
JB
6218
6219 /* We need to take the global config into account */
199e5d79
KP
6220 list_for_each_entry(encoder, &mode_config->encoder_list,
6221 base.head) {
6222 switch (encoder->type) {
6223 case INTEL_OUTPUT_LVDS:
6224 has_panel = true;
6225 has_lvds = true;
6226 break;
6227 case INTEL_OUTPUT_EDP:
6228 has_panel = true;
2de6905f 6229 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6230 has_cpu_edp = true;
6231 break;
13d83a67
JB
6232 }
6233 }
6234
99eb6a01 6235 if (HAS_PCH_IBX(dev)) {
41aa3448 6236 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6237 can_ssc = has_ck505;
6238 } else {
6239 has_ck505 = false;
6240 can_ssc = true;
6241 }
6242
2de6905f
ID
6243 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6244 has_panel, has_lvds, has_ck505);
13d83a67
JB
6245
6246 /* Ironlake: try to setup display ref clock before DPLL
6247 * enabling. This is only under driver's control after
6248 * PCH B stepping, previous chipset stepping should be
6249 * ignoring this setting.
6250 */
74cfd7ac
CW
6251 val = I915_READ(PCH_DREF_CONTROL);
6252
6253 /* As we must carefully and slowly disable/enable each source in turn,
6254 * compute the final state we want first and check if we need to
6255 * make any changes at all.
6256 */
6257 final = val;
6258 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6259 if (has_ck505)
6260 final |= DREF_NONSPREAD_CK505_ENABLE;
6261 else
6262 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6263
6264 final &= ~DREF_SSC_SOURCE_MASK;
6265 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6266 final &= ~DREF_SSC1_ENABLE;
6267
6268 if (has_panel) {
6269 final |= DREF_SSC_SOURCE_ENABLE;
6270
6271 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6272 final |= DREF_SSC1_ENABLE;
6273
6274 if (has_cpu_edp) {
6275 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6276 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6277 else
6278 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6279 } else
6280 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6281 } else {
6282 final |= DREF_SSC_SOURCE_DISABLE;
6283 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6284 }
6285
6286 if (final == val)
6287 return;
6288
13d83a67 6289 /* Always enable nonspread source */
74cfd7ac 6290 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6291
99eb6a01 6292 if (has_ck505)
74cfd7ac 6293 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6294 else
74cfd7ac 6295 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6296
199e5d79 6297 if (has_panel) {
74cfd7ac
CW
6298 val &= ~DREF_SSC_SOURCE_MASK;
6299 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6300
199e5d79 6301 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6302 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6303 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6304 val |= DREF_SSC1_ENABLE;
e77166b5 6305 } else
74cfd7ac 6306 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6307
6308 /* Get SSC going before enabling the outputs */
74cfd7ac 6309 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6310 POSTING_READ(PCH_DREF_CONTROL);
6311 udelay(200);
6312
74cfd7ac 6313 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6314
6315 /* Enable CPU source on CPU attached eDP */
199e5d79 6316 if (has_cpu_edp) {
99eb6a01 6317 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6318 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6319 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6320 } else
74cfd7ac 6321 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6322 } else
74cfd7ac 6323 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6324
74cfd7ac 6325 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6326 POSTING_READ(PCH_DREF_CONTROL);
6327 udelay(200);
6328 } else {
6329 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6330
74cfd7ac 6331 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6332
6333 /* Turn off CPU output */
74cfd7ac 6334 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6335
74cfd7ac 6336 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6337 POSTING_READ(PCH_DREF_CONTROL);
6338 udelay(200);
6339
6340 /* Turn off the SSC source */
74cfd7ac
CW
6341 val &= ~DREF_SSC_SOURCE_MASK;
6342 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6343
6344 /* Turn off SSC1 */
74cfd7ac 6345 val &= ~DREF_SSC1_ENABLE;
199e5d79 6346
74cfd7ac 6347 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6348 POSTING_READ(PCH_DREF_CONTROL);
6349 udelay(200);
6350 }
74cfd7ac
CW
6351
6352 BUG_ON(val != final);
13d83a67
JB
6353}
6354
f31f2d55 6355static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6356{
f31f2d55 6357 uint32_t tmp;
dde86e2d 6358
0ff066a9
PZ
6359 tmp = I915_READ(SOUTH_CHICKEN2);
6360 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6361 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6362
0ff066a9
PZ
6363 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6364 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6365 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6366
0ff066a9
PZ
6367 tmp = I915_READ(SOUTH_CHICKEN2);
6368 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6369 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6370
0ff066a9
PZ
6371 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6372 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6373 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6374}
6375
6376/* WaMPhyProgramming:hsw */
6377static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6378{
6379 uint32_t tmp;
dde86e2d
PZ
6380
6381 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6382 tmp &= ~(0xFF << 24);
6383 tmp |= (0x12 << 24);
6384 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6385
dde86e2d
PZ
6386 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6387 tmp |= (1 << 11);
6388 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6389
6390 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6391 tmp |= (1 << 11);
6392 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6393
dde86e2d
PZ
6394 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6395 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6396 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6397
6398 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6399 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6400 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6401
0ff066a9
PZ
6402 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6403 tmp &= ~(7 << 13);
6404 tmp |= (5 << 13);
6405 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6406
0ff066a9
PZ
6407 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6408 tmp &= ~(7 << 13);
6409 tmp |= (5 << 13);
6410 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6411
6412 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6413 tmp &= ~0xFF;
6414 tmp |= 0x1C;
6415 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6416
6417 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6418 tmp &= ~0xFF;
6419 tmp |= 0x1C;
6420 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6421
6422 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6423 tmp &= ~(0xFF << 16);
6424 tmp |= (0x1C << 16);
6425 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6426
6427 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6428 tmp &= ~(0xFF << 16);
6429 tmp |= (0x1C << 16);
6430 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6431
0ff066a9
PZ
6432 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6433 tmp |= (1 << 27);
6434 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6435
0ff066a9
PZ
6436 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6437 tmp |= (1 << 27);
6438 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6439
0ff066a9
PZ
6440 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6441 tmp &= ~(0xF << 28);
6442 tmp |= (4 << 28);
6443 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6444
0ff066a9
PZ
6445 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6446 tmp &= ~(0xF << 28);
6447 tmp |= (4 << 28);
6448 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6449}
6450
2fa86a1f
PZ
6451/* Implements 3 different sequences from BSpec chapter "Display iCLK
6452 * Programming" based on the parameters passed:
6453 * - Sequence to enable CLKOUT_DP
6454 * - Sequence to enable CLKOUT_DP without spread
6455 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6456 */
6457static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6458 bool with_fdi)
f31f2d55
PZ
6459{
6460 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6461 uint32_t reg, tmp;
6462
6463 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6464 with_spread = true;
6465 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6466 with_fdi, "LP PCH doesn't have FDI\n"))
6467 with_fdi = false;
f31f2d55
PZ
6468
6469 mutex_lock(&dev_priv->dpio_lock);
6470
6471 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6472 tmp &= ~SBI_SSCCTL_DISABLE;
6473 tmp |= SBI_SSCCTL_PATHALT;
6474 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6475
6476 udelay(24);
6477
2fa86a1f
PZ
6478 if (with_spread) {
6479 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6480 tmp &= ~SBI_SSCCTL_PATHALT;
6481 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6482
2fa86a1f
PZ
6483 if (with_fdi) {
6484 lpt_reset_fdi_mphy(dev_priv);
6485 lpt_program_fdi_mphy(dev_priv);
6486 }
6487 }
dde86e2d 6488
2fa86a1f
PZ
6489 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6490 SBI_GEN0 : SBI_DBUFF0;
6491 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6492 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6493 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6494
6495 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6496}
6497
47701c3b
PZ
6498/* Sequence to disable CLKOUT_DP */
6499static void lpt_disable_clkout_dp(struct drm_device *dev)
6500{
6501 struct drm_i915_private *dev_priv = dev->dev_private;
6502 uint32_t reg, tmp;
6503
6504 mutex_lock(&dev_priv->dpio_lock);
6505
6506 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6507 SBI_GEN0 : SBI_DBUFF0;
6508 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6509 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6510 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6511
6512 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6513 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6514 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6515 tmp |= SBI_SSCCTL_PATHALT;
6516 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6517 udelay(32);
6518 }
6519 tmp |= SBI_SSCCTL_DISABLE;
6520 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6521 }
6522
6523 mutex_unlock(&dev_priv->dpio_lock);
6524}
6525
bf8fa3d3
PZ
6526static void lpt_init_pch_refclk(struct drm_device *dev)
6527{
6528 struct drm_mode_config *mode_config = &dev->mode_config;
6529 struct intel_encoder *encoder;
6530 bool has_vga = false;
6531
6532 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6533 switch (encoder->type) {
6534 case INTEL_OUTPUT_ANALOG:
6535 has_vga = true;
6536 break;
6537 }
6538 }
6539
47701c3b
PZ
6540 if (has_vga)
6541 lpt_enable_clkout_dp(dev, true, true);
6542 else
6543 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6544}
6545
dde86e2d
PZ
6546/*
6547 * Initialize reference clocks when the driver loads
6548 */
6549void intel_init_pch_refclk(struct drm_device *dev)
6550{
6551 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6552 ironlake_init_pch_refclk(dev);
6553 else if (HAS_PCH_LPT(dev))
6554 lpt_init_pch_refclk(dev);
6555}
6556
d9d444cb
JB
6557static int ironlake_get_refclk(struct drm_crtc *crtc)
6558{
6559 struct drm_device *dev = crtc->dev;
6560 struct drm_i915_private *dev_priv = dev->dev_private;
6561 struct intel_encoder *encoder;
d9d444cb
JB
6562 int num_connectors = 0;
6563 bool is_lvds = false;
6564
6c2b7c12 6565 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6566 switch (encoder->type) {
6567 case INTEL_OUTPUT_LVDS:
6568 is_lvds = true;
6569 break;
d9d444cb
JB
6570 }
6571 num_connectors++;
6572 }
6573
6574 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6575 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6576 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6577 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6578 }
6579
6580 return 120000;
6581}
6582
6ff93609 6583static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6584{
c8203565 6585 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6587 int pipe = intel_crtc->pipe;
c8203565
PZ
6588 uint32_t val;
6589
78114071 6590 val = 0;
c8203565 6591
965e0c48 6592 switch (intel_crtc->config.pipe_bpp) {
c8203565 6593 case 18:
dfd07d72 6594 val |= PIPECONF_6BPC;
c8203565
PZ
6595 break;
6596 case 24:
dfd07d72 6597 val |= PIPECONF_8BPC;
c8203565
PZ
6598 break;
6599 case 30:
dfd07d72 6600 val |= PIPECONF_10BPC;
c8203565
PZ
6601 break;
6602 case 36:
dfd07d72 6603 val |= PIPECONF_12BPC;
c8203565
PZ
6604 break;
6605 default:
cc769b62
PZ
6606 /* Case prevented by intel_choose_pipe_bpp_dither. */
6607 BUG();
c8203565
PZ
6608 }
6609
d8b32247 6610 if (intel_crtc->config.dither)
c8203565
PZ
6611 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6612
6ff93609 6613 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6614 val |= PIPECONF_INTERLACED_ILK;
6615 else
6616 val |= PIPECONF_PROGRESSIVE;
6617
50f3b016 6618 if (intel_crtc->config.limited_color_range)
3685a8f3 6619 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6620
c8203565
PZ
6621 I915_WRITE(PIPECONF(pipe), val);
6622 POSTING_READ(PIPECONF(pipe));
6623}
6624
86d3efce
VS
6625/*
6626 * Set up the pipe CSC unit.
6627 *
6628 * Currently only full range RGB to limited range RGB conversion
6629 * is supported, but eventually this should handle various
6630 * RGB<->YCbCr scenarios as well.
6631 */
50f3b016 6632static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6633{
6634 struct drm_device *dev = crtc->dev;
6635 struct drm_i915_private *dev_priv = dev->dev_private;
6636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6637 int pipe = intel_crtc->pipe;
6638 uint16_t coeff = 0x7800; /* 1.0 */
6639
6640 /*
6641 * TODO: Check what kind of values actually come out of the pipe
6642 * with these coeff/postoff values and adjust to get the best
6643 * accuracy. Perhaps we even need to take the bpc value into
6644 * consideration.
6645 */
6646
50f3b016 6647 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6648 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6649
6650 /*
6651 * GY/GU and RY/RU should be the other way around according
6652 * to BSpec, but reality doesn't agree. Just set them up in
6653 * a way that results in the correct picture.
6654 */
6655 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6656 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6657
6658 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6659 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6660
6661 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6662 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6663
6664 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6665 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6666 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6667
6668 if (INTEL_INFO(dev)->gen > 6) {
6669 uint16_t postoff = 0;
6670
50f3b016 6671 if (intel_crtc->config.limited_color_range)
32cf0cb0 6672 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6673
6674 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6675 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6676 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6677
6678 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6679 } else {
6680 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6681
50f3b016 6682 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6683 mode |= CSC_BLACK_SCREEN_OFFSET;
6684
6685 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6686 }
6687}
6688
6ff93609 6689static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6690{
756f85cf
PZ
6691 struct drm_device *dev = crtc->dev;
6692 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6694 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6695 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6696 uint32_t val;
6697
3eff4faa 6698 val = 0;
ee2b0b38 6699
756f85cf 6700 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6701 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6702
6ff93609 6703 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6704 val |= PIPECONF_INTERLACED_ILK;
6705 else
6706 val |= PIPECONF_PROGRESSIVE;
6707
702e7a56
PZ
6708 I915_WRITE(PIPECONF(cpu_transcoder), val);
6709 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6710
6711 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6712 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6713
6714 if (IS_BROADWELL(dev)) {
6715 val = 0;
6716
6717 switch (intel_crtc->config.pipe_bpp) {
6718 case 18:
6719 val |= PIPEMISC_DITHER_6_BPC;
6720 break;
6721 case 24:
6722 val |= PIPEMISC_DITHER_8_BPC;
6723 break;
6724 case 30:
6725 val |= PIPEMISC_DITHER_10_BPC;
6726 break;
6727 case 36:
6728 val |= PIPEMISC_DITHER_12_BPC;
6729 break;
6730 default:
6731 /* Case prevented by pipe_config_set_bpp. */
6732 BUG();
6733 }
6734
6735 if (intel_crtc->config.dither)
6736 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6737
6738 I915_WRITE(PIPEMISC(pipe), val);
6739 }
ee2b0b38
PZ
6740}
6741
6591c6e4 6742static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6743 intel_clock_t *clock,
6744 bool *has_reduced_clock,
6745 intel_clock_t *reduced_clock)
6746{
6747 struct drm_device *dev = crtc->dev;
6748 struct drm_i915_private *dev_priv = dev->dev_private;
6749 struct intel_encoder *intel_encoder;
6750 int refclk;
d4906093 6751 const intel_limit_t *limit;
a16af721 6752 bool ret, is_lvds = false;
79e53945 6753
6591c6e4
PZ
6754 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6755 switch (intel_encoder->type) {
79e53945
JB
6756 case INTEL_OUTPUT_LVDS:
6757 is_lvds = true;
6758 break;
79e53945
JB
6759 }
6760 }
6761
d9d444cb 6762 refclk = ironlake_get_refclk(crtc);
79e53945 6763
d4906093
ML
6764 /*
6765 * Returns a set of divisors for the desired target clock with the given
6766 * refclk, or FALSE. The returned values represent the clock equation:
6767 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6768 */
1b894b59 6769 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6770 ret = dev_priv->display.find_dpll(limit, crtc,
6771 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6772 refclk, NULL, clock);
6591c6e4
PZ
6773 if (!ret)
6774 return false;
cda4b7d3 6775
ddc9003c 6776 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6777 /*
6778 * Ensure we match the reduced clock's P to the target clock.
6779 * If the clocks don't match, we can't switch the display clock
6780 * by using the FP0/FP1. In such case we will disable the LVDS
6781 * downclock feature.
6782 */
ee9300bb
DV
6783 *has_reduced_clock =
6784 dev_priv->display.find_dpll(limit, crtc,
6785 dev_priv->lvds_downclock,
6786 refclk, clock,
6787 reduced_clock);
652c393a 6788 }
61e9653f 6789
6591c6e4
PZ
6790 return true;
6791}
6792
d4b1931c
PZ
6793int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6794{
6795 /*
6796 * Account for spread spectrum to avoid
6797 * oversubscribing the link. Max center spread
6798 * is 2.5%; use 5% for safety's sake.
6799 */
6800 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6801 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6802}
6803
7429e9d4 6804static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6805{
7429e9d4 6806 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6807}
6808
de13a2e3 6809static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6810 u32 *fp,
9a7c7890 6811 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6812{
de13a2e3 6813 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6814 struct drm_device *dev = crtc->dev;
6815 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6816 struct intel_encoder *intel_encoder;
6817 uint32_t dpll;
6cc5f341 6818 int factor, num_connectors = 0;
09ede541 6819 bool is_lvds = false, is_sdvo = false;
79e53945 6820
de13a2e3
PZ
6821 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6822 switch (intel_encoder->type) {
79e53945
JB
6823 case INTEL_OUTPUT_LVDS:
6824 is_lvds = true;
6825 break;
6826 case INTEL_OUTPUT_SDVO:
7d57382e 6827 case INTEL_OUTPUT_HDMI:
79e53945 6828 is_sdvo = true;
79e53945 6829 break;
79e53945 6830 }
43565a06 6831
c751ce4f 6832 num_connectors++;
79e53945 6833 }
79e53945 6834
c1858123 6835 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6836 factor = 21;
6837 if (is_lvds) {
6838 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6839 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6840 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6841 factor = 25;
09ede541 6842 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6843 factor = 20;
c1858123 6844
7429e9d4 6845 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6846 *fp |= FP_CB_TUNE;
2c07245f 6847
9a7c7890
DV
6848 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6849 *fp2 |= FP_CB_TUNE;
6850
5eddb70b 6851 dpll = 0;
2c07245f 6852
a07d6787
EA
6853 if (is_lvds)
6854 dpll |= DPLLB_MODE_LVDS;
6855 else
6856 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6857
ef1b460d
DV
6858 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6859 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6860
6861 if (is_sdvo)
4a33e48d 6862 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6863 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6864 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6865
a07d6787 6866 /* compute bitmask from p1 value */
7429e9d4 6867 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6868 /* also FPA1 */
7429e9d4 6869 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6870
7429e9d4 6871 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6872 case 5:
6873 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6874 break;
6875 case 7:
6876 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6877 break;
6878 case 10:
6879 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6880 break;
6881 case 14:
6882 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6883 break;
79e53945
JB
6884 }
6885
b4c09f3b 6886 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6887 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6888 else
6889 dpll |= PLL_REF_INPUT_DREFCLK;
6890
959e16d6 6891 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6892}
6893
6894static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6895 int x, int y,
6896 struct drm_framebuffer *fb)
6897{
6898 struct drm_device *dev = crtc->dev;
de13a2e3 6899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
de13a2e3
PZ
6900 int num_connectors = 0;
6901 intel_clock_t clock, reduced_clock;
cbbab5bd 6902 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6903 bool ok, has_reduced_clock = false;
8b47047b 6904 bool is_lvds = false;
de13a2e3 6905 struct intel_encoder *encoder;
e2b78267 6906 struct intel_shared_dpll *pll;
de13a2e3
PZ
6907
6908 for_each_encoder_on_crtc(dev, crtc, encoder) {
6909 switch (encoder->type) {
6910 case INTEL_OUTPUT_LVDS:
6911 is_lvds = true;
6912 break;
de13a2e3
PZ
6913 }
6914
6915 num_connectors++;
a07d6787 6916 }
79e53945 6917
5dc5298b
PZ
6918 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6919 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6920
ff9a6750 6921 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6922 &has_reduced_clock, &reduced_clock);
ee9300bb 6923 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6924 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6925 return -EINVAL;
79e53945 6926 }
f47709a9
DV
6927 /* Compat-code for transition, will disappear. */
6928 if (!intel_crtc->config.clock_set) {
6929 intel_crtc->config.dpll.n = clock.n;
6930 intel_crtc->config.dpll.m1 = clock.m1;
6931 intel_crtc->config.dpll.m2 = clock.m2;
6932 intel_crtc->config.dpll.p1 = clock.p1;
6933 intel_crtc->config.dpll.p2 = clock.p2;
6934 }
79e53945 6935
5dc5298b 6936 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6937 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6938 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6939 if (has_reduced_clock)
7429e9d4 6940 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6941
7429e9d4 6942 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6943 &fp, &reduced_clock,
6944 has_reduced_clock ? &fp2 : NULL);
6945
959e16d6 6946 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6947 intel_crtc->config.dpll_hw_state.fp0 = fp;
6948 if (has_reduced_clock)
6949 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6950 else
6951 intel_crtc->config.dpll_hw_state.fp1 = fp;
6952
b89a1d39 6953 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6954 if (pll == NULL) {
84f44ce7 6955 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
29407aab 6956 pipe_name(intel_crtc->pipe));
4b645f14
JB
6957 return -EINVAL;
6958 }
ee7b9f93 6959 } else
e72f9fbf 6960 intel_put_shared_dpll(intel_crtc);
79e53945 6961
d330a953 6962 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6963 intel_crtc->lowfreq_avail = true;
6964 else
6965 intel_crtc->lowfreq_avail = false;
e2b78267 6966
c8f7a0db 6967 return 0;
79e53945
JB
6968}
6969
eb14cb74
VS
6970static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6971 struct intel_link_m_n *m_n)
6972{
6973 struct drm_device *dev = crtc->base.dev;
6974 struct drm_i915_private *dev_priv = dev->dev_private;
6975 enum pipe pipe = crtc->pipe;
6976
6977 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6978 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6979 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6980 & ~TU_SIZE_MASK;
6981 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6982 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6983 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6984}
6985
6986static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6987 enum transcoder transcoder,
6988 struct intel_link_m_n *m_n)
72419203
DV
6989{
6990 struct drm_device *dev = crtc->base.dev;
6991 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6992 enum pipe pipe = crtc->pipe;
72419203 6993
eb14cb74
VS
6994 if (INTEL_INFO(dev)->gen >= 5) {
6995 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6996 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6997 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6998 & ~TU_SIZE_MASK;
6999 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7000 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7001 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7002 } else {
7003 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7004 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7005 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7006 & ~TU_SIZE_MASK;
7007 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7008 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7009 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7010 }
7011}
7012
7013void intel_dp_get_m_n(struct intel_crtc *crtc,
7014 struct intel_crtc_config *pipe_config)
7015{
7016 if (crtc->config.has_pch_encoder)
7017 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7018 else
7019 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7020 &pipe_config->dp_m_n);
7021}
72419203 7022
eb14cb74
VS
7023static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7024 struct intel_crtc_config *pipe_config)
7025{
7026 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7027 &pipe_config->fdi_m_n);
72419203
DV
7028}
7029
2fa2fe9a
DV
7030static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7031 struct intel_crtc_config *pipe_config)
7032{
7033 struct drm_device *dev = crtc->base.dev;
7034 struct drm_i915_private *dev_priv = dev->dev_private;
7035 uint32_t tmp;
7036
7037 tmp = I915_READ(PF_CTL(crtc->pipe));
7038
7039 if (tmp & PF_ENABLE) {
fd4daa9c 7040 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7041 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7042 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7043
7044 /* We currently do not free assignements of panel fitters on
7045 * ivb/hsw (since we don't use the higher upscaling modes which
7046 * differentiates them) so just WARN about this case for now. */
7047 if (IS_GEN7(dev)) {
7048 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7049 PF_PIPE_SEL_IVB(crtc->pipe));
7050 }
2fa2fe9a 7051 }
79e53945
JB
7052}
7053
4c6baa59
JB
7054static void ironlake_get_plane_config(struct intel_crtc *crtc,
7055 struct intel_plane_config *plane_config)
7056{
7057 struct drm_device *dev = crtc->base.dev;
7058 struct drm_i915_private *dev_priv = dev->dev_private;
7059 u32 val, base, offset;
7060 int pipe = crtc->pipe, plane = crtc->plane;
7061 int fourcc, pixel_format;
7062 int aligned_height;
7063
66e514c1
DA
7064 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7065 if (!crtc->base.primary->fb) {
4c6baa59
JB
7066 DRM_DEBUG_KMS("failed to alloc fb\n");
7067 return;
7068 }
7069
7070 val = I915_READ(DSPCNTR(plane));
7071
7072 if (INTEL_INFO(dev)->gen >= 4)
7073 if (val & DISPPLANE_TILED)
7074 plane_config->tiled = true;
7075
7076 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7077 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7078 crtc->base.primary->fb->pixel_format = fourcc;
7079 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7080 drm_format_plane_cpp(fourcc, 0) * 8;
7081
7082 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7083 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7084 offset = I915_READ(DSPOFFSET(plane));
7085 } else {
7086 if (plane_config->tiled)
7087 offset = I915_READ(DSPTILEOFF(plane));
7088 else
7089 offset = I915_READ(DSPLINOFF(plane));
7090 }
7091 plane_config->base = base;
7092
7093 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7094 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7095 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7096
7097 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 7098 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
4c6baa59 7099
66e514c1 7100 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7101 plane_config->tiled);
7102
66e514c1 7103 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
4c6baa59
JB
7104 aligned_height, PAGE_SIZE);
7105
7106 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7107 pipe, plane, crtc->base.primary->fb->width,
7108 crtc->base.primary->fb->height,
7109 crtc->base.primary->fb->bits_per_pixel, base,
7110 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7111 plane_config->size);
7112}
7113
0e8ffe1b
DV
7114static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7115 struct intel_crtc_config *pipe_config)
7116{
7117 struct drm_device *dev = crtc->base.dev;
7118 struct drm_i915_private *dev_priv = dev->dev_private;
7119 uint32_t tmp;
7120
e143a21c 7121 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7122 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7123
0e8ffe1b
DV
7124 tmp = I915_READ(PIPECONF(crtc->pipe));
7125 if (!(tmp & PIPECONF_ENABLE))
7126 return false;
7127
42571aef
VS
7128 switch (tmp & PIPECONF_BPC_MASK) {
7129 case PIPECONF_6BPC:
7130 pipe_config->pipe_bpp = 18;
7131 break;
7132 case PIPECONF_8BPC:
7133 pipe_config->pipe_bpp = 24;
7134 break;
7135 case PIPECONF_10BPC:
7136 pipe_config->pipe_bpp = 30;
7137 break;
7138 case PIPECONF_12BPC:
7139 pipe_config->pipe_bpp = 36;
7140 break;
7141 default:
7142 break;
7143 }
7144
b5a9fa09
DV
7145 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7146 pipe_config->limited_color_range = true;
7147
ab9412ba 7148 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7149 struct intel_shared_dpll *pll;
7150
88adfff1
DV
7151 pipe_config->has_pch_encoder = true;
7152
627eb5a3
DV
7153 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7154 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7155 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7156
7157 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7158
c0d43d62 7159 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7160 pipe_config->shared_dpll =
7161 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7162 } else {
7163 tmp = I915_READ(PCH_DPLL_SEL);
7164 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7165 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7166 else
7167 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7168 }
66e985c0
DV
7169
7170 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7171
7172 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7173 &pipe_config->dpll_hw_state));
c93f54cf
DV
7174
7175 tmp = pipe_config->dpll_hw_state.dpll;
7176 pipe_config->pixel_multiplier =
7177 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7178 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7179
7180 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7181 } else {
7182 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7183 }
7184
1bd1bd80
DV
7185 intel_get_pipe_timings(crtc, pipe_config);
7186
2fa2fe9a
DV
7187 ironlake_get_pfit_config(crtc, pipe_config);
7188
0e8ffe1b
DV
7189 return true;
7190}
7191
be256dc7
PZ
7192static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7193{
7194 struct drm_device *dev = dev_priv->dev;
7195 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7196 struct intel_crtc *crtc;
be256dc7 7197
d3fcc808 7198 for_each_intel_crtc(dev, crtc)
798183c5 7199 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7200 pipe_name(crtc->pipe));
7201
7202 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7203 WARN(plls->spll_refcount, "SPLL enabled\n");
7204 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7205 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7206 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7207 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7208 "CPU PWM1 enabled\n");
7209 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7210 "CPU PWM2 enabled\n");
7211 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7212 "PCH PWM1 enabled\n");
7213 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7214 "Utility pin enabled\n");
7215 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7216
9926ada1
PZ
7217 /*
7218 * In theory we can still leave IRQs enabled, as long as only the HPD
7219 * interrupts remain enabled. We used to check for that, but since it's
7220 * gen-specific and since we only disable LCPLL after we fully disable
7221 * the interrupts, the check below should be enough.
7222 */
7223 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
be256dc7
PZ
7224}
7225
3c4c9b81
PZ
7226static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7227{
7228 struct drm_device *dev = dev_priv->dev;
7229
7230 if (IS_HASWELL(dev)) {
7231 mutex_lock(&dev_priv->rps.hw_lock);
7232 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7233 val))
7234 DRM_ERROR("Failed to disable D_COMP\n");
7235 mutex_unlock(&dev_priv->rps.hw_lock);
7236 } else {
7237 I915_WRITE(D_COMP, val);
7238 }
7239 POSTING_READ(D_COMP);
be256dc7
PZ
7240}
7241
7242/*
7243 * This function implements pieces of two sequences from BSpec:
7244 * - Sequence for display software to disable LCPLL
7245 * - Sequence for display software to allow package C8+
7246 * The steps implemented here are just the steps that actually touch the LCPLL
7247 * register. Callers should take care of disabling all the display engine
7248 * functions, doing the mode unset, fixing interrupts, etc.
7249 */
6ff58d53
PZ
7250static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7251 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7252{
7253 uint32_t val;
7254
7255 assert_can_disable_lcpll(dev_priv);
7256
7257 val = I915_READ(LCPLL_CTL);
7258
7259 if (switch_to_fclk) {
7260 val |= LCPLL_CD_SOURCE_FCLK;
7261 I915_WRITE(LCPLL_CTL, val);
7262
7263 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7264 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7265 DRM_ERROR("Switching to FCLK failed\n");
7266
7267 val = I915_READ(LCPLL_CTL);
7268 }
7269
7270 val |= LCPLL_PLL_DISABLE;
7271 I915_WRITE(LCPLL_CTL, val);
7272 POSTING_READ(LCPLL_CTL);
7273
7274 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7275 DRM_ERROR("LCPLL still locked\n");
7276
7277 val = I915_READ(D_COMP);
7278 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7279 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7280 ndelay(100);
7281
7282 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7283 DRM_ERROR("D_COMP RCOMP still in progress\n");
7284
7285 if (allow_power_down) {
7286 val = I915_READ(LCPLL_CTL);
7287 val |= LCPLL_POWER_DOWN_ALLOW;
7288 I915_WRITE(LCPLL_CTL, val);
7289 POSTING_READ(LCPLL_CTL);
7290 }
7291}
7292
7293/*
7294 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7295 * source.
7296 */
6ff58d53 7297static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7298{
7299 uint32_t val;
a8a8bd54 7300 unsigned long irqflags;
be256dc7
PZ
7301
7302 val = I915_READ(LCPLL_CTL);
7303
7304 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7305 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7306 return;
7307
a8a8bd54
PZ
7308 /*
7309 * Make sure we're not on PC8 state before disabling PC8, otherwise
7310 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7311 *
7312 * The other problem is that hsw_restore_lcpll() is called as part of
7313 * the runtime PM resume sequence, so we can't just call
7314 * gen6_gt_force_wake_get() because that function calls
7315 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7316 * while we are on the resume sequence. So to solve this problem we have
7317 * to call special forcewake code that doesn't touch runtime PM and
7318 * doesn't enable the forcewake delayed work.
7319 */
7320 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7321 if (dev_priv->uncore.forcewake_count++ == 0)
7322 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7323 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
215733fa 7324
be256dc7
PZ
7325 if (val & LCPLL_POWER_DOWN_ALLOW) {
7326 val &= ~LCPLL_POWER_DOWN_ALLOW;
7327 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7328 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7329 }
7330
7331 val = I915_READ(D_COMP);
7332 val |= D_COMP_COMP_FORCE;
7333 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7334 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7335
7336 val = I915_READ(LCPLL_CTL);
7337 val &= ~LCPLL_PLL_DISABLE;
7338 I915_WRITE(LCPLL_CTL, val);
7339
7340 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7341 DRM_ERROR("LCPLL not locked yet\n");
7342
7343 if (val & LCPLL_CD_SOURCE_FCLK) {
7344 val = I915_READ(LCPLL_CTL);
7345 val &= ~LCPLL_CD_SOURCE_FCLK;
7346 I915_WRITE(LCPLL_CTL, val);
7347
7348 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7349 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7350 DRM_ERROR("Switching back to LCPLL failed\n");
7351 }
215733fa 7352
a8a8bd54
PZ
7353 /* See the big comment above. */
7354 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7355 if (--dev_priv->uncore.forcewake_count == 0)
7356 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7357 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
be256dc7
PZ
7358}
7359
765dab67
PZ
7360/*
7361 * Package states C8 and deeper are really deep PC states that can only be
7362 * reached when all the devices on the system allow it, so even if the graphics
7363 * device allows PC8+, it doesn't mean the system will actually get to these
7364 * states. Our driver only allows PC8+ when going into runtime PM.
7365 *
7366 * The requirements for PC8+ are that all the outputs are disabled, the power
7367 * well is disabled and most interrupts are disabled, and these are also
7368 * requirements for runtime PM. When these conditions are met, we manually do
7369 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7370 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7371 * hang the machine.
7372 *
7373 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7374 * the state of some registers, so when we come back from PC8+ we need to
7375 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7376 * need to take care of the registers kept by RC6. Notice that this happens even
7377 * if we don't put the device in PCI D3 state (which is what currently happens
7378 * because of the runtime PM support).
7379 *
7380 * For more, read "Display Sequences for Package C8" on the hardware
7381 * documentation.
7382 */
a14cb6fc 7383void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7384{
c67a470b
PZ
7385 struct drm_device *dev = dev_priv->dev;
7386 uint32_t val;
7387
c67a470b
PZ
7388 DRM_DEBUG_KMS("Enabling package C8+\n");
7389
c67a470b
PZ
7390 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7391 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7392 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7393 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7394 }
7395
7396 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7397 hsw_disable_lcpll(dev_priv, true, true);
7398}
7399
a14cb6fc 7400void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7401{
7402 struct drm_device *dev = dev_priv->dev;
7403 uint32_t val;
7404
c67a470b
PZ
7405 DRM_DEBUG_KMS("Disabling package C8+\n");
7406
7407 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7408 lpt_init_pch_refclk(dev);
7409
7410 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7411 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7412 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7413 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7414 }
7415
7416 intel_prepare_ddi(dev);
c67a470b
PZ
7417}
7418
9a952a0d
PZ
7419static void snb_modeset_global_resources(struct drm_device *dev)
7420{
7421 modeset_update_crtc_power_domains(dev);
7422}
7423
4f074129
ID
7424static void haswell_modeset_global_resources(struct drm_device *dev)
7425{
da723569 7426 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7427}
7428
09b4ddf9 7429static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7430 int x, int y,
7431 struct drm_framebuffer *fb)
7432{
09b4ddf9 7433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7434
566b734a 7435 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7436 return -EINVAL;
566b734a 7437 intel_ddi_pll_enable(intel_crtc);
6441ab5f 7438
644cef34
DV
7439 intel_crtc->lowfreq_avail = false;
7440
c8f7a0db 7441 return 0;
79e53945
JB
7442}
7443
0e8ffe1b
DV
7444static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7445 struct intel_crtc_config *pipe_config)
7446{
7447 struct drm_device *dev = crtc->base.dev;
7448 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7449 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7450 uint32_t tmp;
7451
b5482bd0
ID
7452 if (!intel_display_power_enabled(dev_priv,
7453 POWER_DOMAIN_PIPE(crtc->pipe)))
7454 return false;
7455
e143a21c 7456 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7457 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7458
eccb140b
DV
7459 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7460 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7461 enum pipe trans_edp_pipe;
7462 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7463 default:
7464 WARN(1, "unknown pipe linked to edp transcoder\n");
7465 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7466 case TRANS_DDI_EDP_INPUT_A_ON:
7467 trans_edp_pipe = PIPE_A;
7468 break;
7469 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7470 trans_edp_pipe = PIPE_B;
7471 break;
7472 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7473 trans_edp_pipe = PIPE_C;
7474 break;
7475 }
7476
7477 if (trans_edp_pipe == crtc->pipe)
7478 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7479 }
7480
da7e29bd 7481 if (!intel_display_power_enabled(dev_priv,
eccb140b 7482 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7483 return false;
7484
eccb140b 7485 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7486 if (!(tmp & PIPECONF_ENABLE))
7487 return false;
7488
88adfff1 7489 /*
f196e6be 7490 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7491 * DDI E. So just check whether this pipe is wired to DDI E and whether
7492 * the PCH transcoder is on.
7493 */
eccb140b 7494 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7495 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7496 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7497 pipe_config->has_pch_encoder = true;
7498
627eb5a3
DV
7499 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7500 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7501 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7502
7503 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7504 }
7505
1bd1bd80
DV
7506 intel_get_pipe_timings(crtc, pipe_config);
7507
2fa2fe9a 7508 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7509 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7510 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7511
e59150dc
JB
7512 if (IS_HASWELL(dev))
7513 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7514 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7515
6c49f241
DV
7516 pipe_config->pixel_multiplier = 1;
7517
0e8ffe1b
DV
7518 return true;
7519}
7520
1a91510d
JN
7521static struct {
7522 int clock;
7523 u32 config;
7524} hdmi_audio_clock[] = {
7525 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7526 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7527 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7528 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7529 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7530 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7531 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7532 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7533 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7534 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7535};
7536
7537/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7538static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7539{
7540 int i;
7541
7542 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7543 if (mode->clock == hdmi_audio_clock[i].clock)
7544 break;
7545 }
7546
7547 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7548 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7549 i = 1;
7550 }
7551
7552 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7553 hdmi_audio_clock[i].clock,
7554 hdmi_audio_clock[i].config);
7555
7556 return hdmi_audio_clock[i].config;
7557}
7558
3a9627f4
WF
7559static bool intel_eld_uptodate(struct drm_connector *connector,
7560 int reg_eldv, uint32_t bits_eldv,
7561 int reg_elda, uint32_t bits_elda,
7562 int reg_edid)
7563{
7564 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7565 uint8_t *eld = connector->eld;
7566 uint32_t i;
7567
7568 i = I915_READ(reg_eldv);
7569 i &= bits_eldv;
7570
7571 if (!eld[0])
7572 return !i;
7573
7574 if (!i)
7575 return false;
7576
7577 i = I915_READ(reg_elda);
7578 i &= ~bits_elda;
7579 I915_WRITE(reg_elda, i);
7580
7581 for (i = 0; i < eld[2]; i++)
7582 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7583 return false;
7584
7585 return true;
7586}
7587
e0dac65e 7588static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7589 struct drm_crtc *crtc,
7590 struct drm_display_mode *mode)
e0dac65e
WF
7591{
7592 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7593 uint8_t *eld = connector->eld;
7594 uint32_t eldv;
7595 uint32_t len;
7596 uint32_t i;
7597
7598 i = I915_READ(G4X_AUD_VID_DID);
7599
7600 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7601 eldv = G4X_ELDV_DEVCL_DEVBLC;
7602 else
7603 eldv = G4X_ELDV_DEVCTG;
7604
3a9627f4
WF
7605 if (intel_eld_uptodate(connector,
7606 G4X_AUD_CNTL_ST, eldv,
7607 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7608 G4X_HDMIW_HDMIEDID))
7609 return;
7610
e0dac65e
WF
7611 i = I915_READ(G4X_AUD_CNTL_ST);
7612 i &= ~(eldv | G4X_ELD_ADDR);
7613 len = (i >> 9) & 0x1f; /* ELD buffer size */
7614 I915_WRITE(G4X_AUD_CNTL_ST, i);
7615
7616 if (!eld[0])
7617 return;
7618
7619 len = min_t(uint8_t, eld[2], len);
7620 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7621 for (i = 0; i < len; i++)
7622 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7623
7624 i = I915_READ(G4X_AUD_CNTL_ST);
7625 i |= eldv;
7626 I915_WRITE(G4X_AUD_CNTL_ST, i);
7627}
7628
83358c85 7629static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7630 struct drm_crtc *crtc,
7631 struct drm_display_mode *mode)
83358c85
WX
7632{
7633 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7634 uint8_t *eld = connector->eld;
83358c85
WX
7635 uint32_t eldv;
7636 uint32_t i;
7637 int len;
7638 int pipe = to_intel_crtc(crtc)->pipe;
7639 int tmp;
7640
7641 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7642 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7643 int aud_config = HSW_AUD_CFG(pipe);
7644 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7645
83358c85
WX
7646 /* Audio output enable */
7647 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7648 tmp = I915_READ(aud_cntrl_st2);
7649 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7650 I915_WRITE(aud_cntrl_st2, tmp);
c7905792 7651 POSTING_READ(aud_cntrl_st2);
83358c85 7652
c7905792 7653 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
83358c85
WX
7654
7655 /* Set ELD valid state */
7656 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7657 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7658 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7659 I915_WRITE(aud_cntrl_st2, tmp);
7660 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7661 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7662
7663 /* Enable HDMI mode */
7664 tmp = I915_READ(aud_config);
7e7cb34f 7665 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7666 /* clear N_programing_enable and N_value_index */
7667 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7668 I915_WRITE(aud_config, tmp);
7669
7670 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7671
7672 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7673
7674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7675 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7676 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7677 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7678 } else {
7679 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7680 }
83358c85
WX
7681
7682 if (intel_eld_uptodate(connector,
7683 aud_cntrl_st2, eldv,
7684 aud_cntl_st, IBX_ELD_ADDRESS,
7685 hdmiw_hdmiedid))
7686 return;
7687
7688 i = I915_READ(aud_cntrl_st2);
7689 i &= ~eldv;
7690 I915_WRITE(aud_cntrl_st2, i);
7691
7692 if (!eld[0])
7693 return;
7694
7695 i = I915_READ(aud_cntl_st);
7696 i &= ~IBX_ELD_ADDRESS;
7697 I915_WRITE(aud_cntl_st, i);
7698 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7699 DRM_DEBUG_DRIVER("port num:%d\n", i);
7700
7701 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7702 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7703 for (i = 0; i < len; i++)
7704 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7705
7706 i = I915_READ(aud_cntrl_st2);
7707 i |= eldv;
7708 I915_WRITE(aud_cntrl_st2, i);
7709
7710}
7711
e0dac65e 7712static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7713 struct drm_crtc *crtc,
7714 struct drm_display_mode *mode)
e0dac65e
WF
7715{
7716 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7717 uint8_t *eld = connector->eld;
7718 uint32_t eldv;
7719 uint32_t i;
7720 int len;
7721 int hdmiw_hdmiedid;
b6daa025 7722 int aud_config;
e0dac65e
WF
7723 int aud_cntl_st;
7724 int aud_cntrl_st2;
9b138a83 7725 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7726
b3f33cbf 7727 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7728 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7729 aud_config = IBX_AUD_CFG(pipe);
7730 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7731 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7732 } else if (IS_VALLEYVIEW(connector->dev)) {
7733 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7734 aud_config = VLV_AUD_CFG(pipe);
7735 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7736 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7737 } else {
9b138a83
WX
7738 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7739 aud_config = CPT_AUD_CFG(pipe);
7740 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7741 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7742 }
7743
9b138a83 7744 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7745
9ca2fe73
ML
7746 if (IS_VALLEYVIEW(connector->dev)) {
7747 struct intel_encoder *intel_encoder;
7748 struct intel_digital_port *intel_dig_port;
7749
7750 intel_encoder = intel_attached_encoder(connector);
7751 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7752 i = intel_dig_port->port;
7753 } else {
7754 i = I915_READ(aud_cntl_st);
7755 i = (i >> 29) & DIP_PORT_SEL_MASK;
7756 /* DIP_Port_Select, 0x1 = PortB */
7757 }
7758
e0dac65e
WF
7759 if (!i) {
7760 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7761 /* operate blindly on all ports */
1202b4c6
WF
7762 eldv = IBX_ELD_VALIDB;
7763 eldv |= IBX_ELD_VALIDB << 4;
7764 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7765 } else {
2582a850 7766 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7767 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7768 }
7769
3a9627f4
WF
7770 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7771 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7772 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7773 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7774 } else {
7775 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7776 }
e0dac65e 7777
3a9627f4
WF
7778 if (intel_eld_uptodate(connector,
7779 aud_cntrl_st2, eldv,
7780 aud_cntl_st, IBX_ELD_ADDRESS,
7781 hdmiw_hdmiedid))
7782 return;
7783
e0dac65e
WF
7784 i = I915_READ(aud_cntrl_st2);
7785 i &= ~eldv;
7786 I915_WRITE(aud_cntrl_st2, i);
7787
7788 if (!eld[0])
7789 return;
7790
e0dac65e 7791 i = I915_READ(aud_cntl_st);
1202b4c6 7792 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7793 I915_WRITE(aud_cntl_st, i);
7794
7795 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7796 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7797 for (i = 0; i < len; i++)
7798 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7799
7800 i = I915_READ(aud_cntrl_st2);
7801 i |= eldv;
7802 I915_WRITE(aud_cntrl_st2, i);
7803}
7804
7805void intel_write_eld(struct drm_encoder *encoder,
7806 struct drm_display_mode *mode)
7807{
7808 struct drm_crtc *crtc = encoder->crtc;
7809 struct drm_connector *connector;
7810 struct drm_device *dev = encoder->dev;
7811 struct drm_i915_private *dev_priv = dev->dev_private;
7812
7813 connector = drm_select_eld(encoder, mode);
7814 if (!connector)
7815 return;
7816
7817 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7818 connector->base.id,
7819 drm_get_connector_name(connector),
7820 connector->encoder->base.id,
7821 drm_get_encoder_name(connector->encoder));
7822
7823 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7824
7825 if (dev_priv->display.write_eld)
34427052 7826 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7827}
7828
560b85bb
CW
7829static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7830{
7831 struct drm_device *dev = crtc->dev;
7832 struct drm_i915_private *dev_priv = dev->dev_private;
7833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7834 bool visible = base != 0;
7835 u32 cntl;
7836
7837 if (intel_crtc->cursor_visible == visible)
7838 return;
7839
9db4a9c7 7840 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7841 if (visible) {
7842 /* On these chipsets we can only modify the base whilst
7843 * the cursor is disabled.
7844 */
9db4a9c7 7845 I915_WRITE(_CURABASE, base);
560b85bb
CW
7846
7847 cntl &= ~(CURSOR_FORMAT_MASK);
7848 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7849 cntl |= CURSOR_ENABLE |
7850 CURSOR_GAMMA_ENABLE |
7851 CURSOR_FORMAT_ARGB;
7852 } else
7853 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7854 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7855
7856 intel_crtc->cursor_visible = visible;
7857}
7858
7859static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7860{
7861 struct drm_device *dev = crtc->dev;
7862 struct drm_i915_private *dev_priv = dev->dev_private;
7863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7864 int pipe = intel_crtc->pipe;
7865 bool visible = base != 0;
7866
7867 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7868 int16_t width = intel_crtc->cursor_width;
548f245b 7869 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7870 if (base) {
7871 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4726e0b0
SK
7872 cntl |= MCURSOR_GAMMA_ENABLE;
7873
7874 switch (width) {
7875 case 64:
7876 cntl |= CURSOR_MODE_64_ARGB_AX;
7877 break;
7878 case 128:
7879 cntl |= CURSOR_MODE_128_ARGB_AX;
7880 break;
7881 case 256:
7882 cntl |= CURSOR_MODE_256_ARGB_AX;
7883 break;
7884 default:
7885 WARN_ON(1);
7886 return;
7887 }
560b85bb
CW
7888 cntl |= pipe << 28; /* Connect to correct pipe */
7889 } else {
7890 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7891 cntl |= CURSOR_MODE_DISABLE;
7892 }
9db4a9c7 7893 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7894
7895 intel_crtc->cursor_visible = visible;
7896 }
7897 /* and commit changes on next vblank */
b2ea8ef5 7898 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7899 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7900 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7901}
7902
65a21cd6
JB
7903static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7904{
7905 struct drm_device *dev = crtc->dev;
7906 struct drm_i915_private *dev_priv = dev->dev_private;
7907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7908 int pipe = intel_crtc->pipe;
7909 bool visible = base != 0;
7910
7911 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7912 int16_t width = intel_crtc->cursor_width;
5efb3e28 7913 uint32_t cntl = I915_READ(CURCNTR(pipe));
65a21cd6
JB
7914 if (base) {
7915 cntl &= ~CURSOR_MODE;
4726e0b0
SK
7916 cntl |= MCURSOR_GAMMA_ENABLE;
7917 switch (width) {
7918 case 64:
7919 cntl |= CURSOR_MODE_64_ARGB_AX;
7920 break;
7921 case 128:
7922 cntl |= CURSOR_MODE_128_ARGB_AX;
7923 break;
7924 case 256:
7925 cntl |= CURSOR_MODE_256_ARGB_AX;
7926 break;
7927 default:
7928 WARN_ON(1);
7929 return;
7930 }
65a21cd6
JB
7931 } else {
7932 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7933 cntl |= CURSOR_MODE_DISABLE;
7934 }
6bbfa1c5 7935 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7936 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7937 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7938 }
5efb3e28 7939 I915_WRITE(CURCNTR(pipe), cntl);
65a21cd6
JB
7940
7941 intel_crtc->cursor_visible = visible;
7942 }
7943 /* and commit changes on next vblank */
5efb3e28
VS
7944 POSTING_READ(CURCNTR(pipe));
7945 I915_WRITE(CURBASE(pipe), base);
7946 POSTING_READ(CURBASE(pipe));
65a21cd6
JB
7947}
7948
cda4b7d3 7949/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7950static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7951 bool on)
cda4b7d3
CW
7952{
7953 struct drm_device *dev = crtc->dev;
7954 struct drm_i915_private *dev_priv = dev->dev_private;
7955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7956 int pipe = intel_crtc->pipe;
7957 int x = intel_crtc->cursor_x;
7958 int y = intel_crtc->cursor_y;
d6e4db15 7959 u32 base = 0, pos = 0;
cda4b7d3
CW
7960 bool visible;
7961
d6e4db15 7962 if (on)
cda4b7d3 7963 base = intel_crtc->cursor_addr;
cda4b7d3 7964
d6e4db15
VS
7965 if (x >= intel_crtc->config.pipe_src_w)
7966 base = 0;
7967
7968 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7969 base = 0;
7970
7971 if (x < 0) {
efc9064e 7972 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7973 base = 0;
7974
7975 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7976 x = -x;
7977 }
7978 pos |= x << CURSOR_X_SHIFT;
7979
7980 if (y < 0) {
efc9064e 7981 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7982 base = 0;
7983
7984 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7985 y = -y;
7986 }
7987 pos |= y << CURSOR_Y_SHIFT;
7988
7989 visible = base != 0;
560b85bb 7990 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7991 return;
7992
5efb3e28
VS
7993 I915_WRITE(CURPOS(pipe), pos);
7994
7995 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
65a21cd6 7996 ivb_update_cursor(crtc, base);
5efb3e28
VS
7997 else if (IS_845G(dev) || IS_I865G(dev))
7998 i845_update_cursor(crtc, base);
7999 else
8000 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8001}
8002
79e53945 8003static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 8004 struct drm_file *file,
79e53945
JB
8005 uint32_t handle,
8006 uint32_t width, uint32_t height)
8007{
8008 struct drm_device *dev = crtc->dev;
8009 struct drm_i915_private *dev_priv = dev->dev_private;
8010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 8011 struct drm_i915_gem_object *obj;
64f962e3 8012 unsigned old_width;
cda4b7d3 8013 uint32_t addr;
3f8bc370 8014 int ret;
79e53945 8015
79e53945
JB
8016 /* if we want to turn off the cursor ignore width and height */
8017 if (!handle) {
28c97730 8018 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 8019 addr = 0;
05394f39 8020 obj = NULL;
5004417d 8021 mutex_lock(&dev->struct_mutex);
3f8bc370 8022 goto finish;
79e53945
JB
8023 }
8024
4726e0b0
SK
8025 /* Check for which cursor types we support */
8026 if (!((width == 64 && height == 64) ||
8027 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8028 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8029 DRM_DEBUG("Cursor dimension not supported\n");
79e53945
JB
8030 return -EINVAL;
8031 }
8032
05394f39 8033 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 8034 if (&obj->base == NULL)
79e53945
JB
8035 return -ENOENT;
8036
05394f39 8037 if (obj->base.size < width * height * 4) {
3b25b31f 8038 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
8039 ret = -ENOMEM;
8040 goto fail;
79e53945
JB
8041 }
8042
71acb5eb 8043 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8044 mutex_lock(&dev->struct_mutex);
3d13ef2e 8045 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8046 unsigned alignment;
8047
d9e86c0e 8048 if (obj->tiling_mode) {
3b25b31f 8049 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
8050 ret = -EINVAL;
8051 goto fail_locked;
8052 }
8053
693db184
CW
8054 /* Note that the w/a also requires 2 PTE of padding following
8055 * the bo. We currently fill all unused PTE with the shadow
8056 * page and so we should always have valid PTE following the
8057 * cursor preventing the VT-d warning.
8058 */
8059 alignment = 0;
8060 if (need_vtd_wa(dev))
8061 alignment = 64*1024;
8062
8063 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8064 if (ret) {
3b25b31f 8065 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 8066 goto fail_locked;
e7b526bb
CW
8067 }
8068
d9e86c0e
CW
8069 ret = i915_gem_object_put_fence(obj);
8070 if (ret) {
3b25b31f 8071 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
8072 goto fail_unpin;
8073 }
8074
f343c5f6 8075 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 8076 } else {
6eeefaf3 8077 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 8078 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
8079 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8080 align);
71acb5eb 8081 if (ret) {
3b25b31f 8082 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8083 goto fail_locked;
71acb5eb 8084 }
05394f39 8085 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
8086 }
8087
a6c45cf0 8088 if (IS_GEN2(dev))
14b60391
JB
8089 I915_WRITE(CURSIZE, (height << 12) | width);
8090
3f8bc370 8091 finish:
3f8bc370 8092 if (intel_crtc->cursor_bo) {
3d13ef2e 8093 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 8094 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
8095 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8096 } else
cc98b413 8097 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 8098 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 8099 }
80824003 8100
7f9872e0 8101 mutex_unlock(&dev->struct_mutex);
3f8bc370 8102
64f962e3
CW
8103 old_width = intel_crtc->cursor_width;
8104
3f8bc370 8105 intel_crtc->cursor_addr = addr;
05394f39 8106 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8107 intel_crtc->cursor_width = width;
8108 intel_crtc->cursor_height = height;
8109
64f962e3
CW
8110 if (intel_crtc->active) {
8111 if (old_width != width)
8112 intel_update_watermarks(crtc);
f2f5f771 8113 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
64f962e3 8114 }
3f8bc370 8115
79e53945 8116 return 0;
e7b526bb 8117fail_unpin:
cc98b413 8118 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8119fail_locked:
34b8686e 8120 mutex_unlock(&dev->struct_mutex);
bc9025bd 8121fail:
05394f39 8122 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 8123 return ret;
79e53945
JB
8124}
8125
8126static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8127{
79e53945 8128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8129
92e76c8c
VS
8130 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8131 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 8132
f2f5f771
VS
8133 if (intel_crtc->active)
8134 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
8135
8136 return 0;
b8c00ac5
DA
8137}
8138
79e53945 8139static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8140 u16 *blue, uint32_t start, uint32_t size)
79e53945 8141{
7203425a 8142 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8144
7203425a 8145 for (i = start; i < end; i++) {
79e53945
JB
8146 intel_crtc->lut_r[i] = red[i] >> 8;
8147 intel_crtc->lut_g[i] = green[i] >> 8;
8148 intel_crtc->lut_b[i] = blue[i] >> 8;
8149 }
8150
8151 intel_crtc_load_lut(crtc);
8152}
8153
79e53945
JB
8154/* VESA 640x480x72Hz mode to set on the pipe */
8155static struct drm_display_mode load_detect_mode = {
8156 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8157 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8158};
8159
a8bb6818
DV
8160struct drm_framebuffer *
8161__intel_framebuffer_create(struct drm_device *dev,
8162 struct drm_mode_fb_cmd2 *mode_cmd,
8163 struct drm_i915_gem_object *obj)
d2dff872
CW
8164{
8165 struct intel_framebuffer *intel_fb;
8166 int ret;
8167
8168 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8169 if (!intel_fb) {
8170 drm_gem_object_unreference_unlocked(&obj->base);
8171 return ERR_PTR(-ENOMEM);
8172 }
8173
8174 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8175 if (ret)
8176 goto err;
d2dff872
CW
8177
8178 return &intel_fb->base;
dd4916c5
DV
8179err:
8180 drm_gem_object_unreference_unlocked(&obj->base);
8181 kfree(intel_fb);
8182
8183 return ERR_PTR(ret);
d2dff872
CW
8184}
8185
b5ea642a 8186static struct drm_framebuffer *
a8bb6818
DV
8187intel_framebuffer_create(struct drm_device *dev,
8188 struct drm_mode_fb_cmd2 *mode_cmd,
8189 struct drm_i915_gem_object *obj)
8190{
8191 struct drm_framebuffer *fb;
8192 int ret;
8193
8194 ret = i915_mutex_lock_interruptible(dev);
8195 if (ret)
8196 return ERR_PTR(ret);
8197 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8198 mutex_unlock(&dev->struct_mutex);
8199
8200 return fb;
8201}
8202
d2dff872
CW
8203static u32
8204intel_framebuffer_pitch_for_width(int width, int bpp)
8205{
8206 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8207 return ALIGN(pitch, 64);
8208}
8209
8210static u32
8211intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8212{
8213 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8214 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8215}
8216
8217static struct drm_framebuffer *
8218intel_framebuffer_create_for_mode(struct drm_device *dev,
8219 struct drm_display_mode *mode,
8220 int depth, int bpp)
8221{
8222 struct drm_i915_gem_object *obj;
0fed39bd 8223 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8224
8225 obj = i915_gem_alloc_object(dev,
8226 intel_framebuffer_size_for_mode(mode, bpp));
8227 if (obj == NULL)
8228 return ERR_PTR(-ENOMEM);
8229
8230 mode_cmd.width = mode->hdisplay;
8231 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8232 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8233 bpp);
5ca0c34a 8234 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8235
8236 return intel_framebuffer_create(dev, &mode_cmd, obj);
8237}
8238
8239static struct drm_framebuffer *
8240mode_fits_in_fbdev(struct drm_device *dev,
8241 struct drm_display_mode *mode)
8242{
4520f53a 8243#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8244 struct drm_i915_private *dev_priv = dev->dev_private;
8245 struct drm_i915_gem_object *obj;
8246 struct drm_framebuffer *fb;
8247
4c0e5528 8248 if (!dev_priv->fbdev)
d2dff872
CW
8249 return NULL;
8250
4c0e5528 8251 if (!dev_priv->fbdev->fb)
d2dff872
CW
8252 return NULL;
8253
4c0e5528
DV
8254 obj = dev_priv->fbdev->fb->obj;
8255 BUG_ON(!obj);
8256
8bcd4553 8257 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8258 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8259 fb->bits_per_pixel))
d2dff872
CW
8260 return NULL;
8261
01f2c773 8262 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8263 return NULL;
8264
8265 return fb;
4520f53a
DV
8266#else
8267 return NULL;
8268#endif
d2dff872
CW
8269}
8270
d2434ab7 8271bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8272 struct drm_display_mode *mode,
8261b191 8273 struct intel_load_detect_pipe *old)
79e53945
JB
8274{
8275 struct intel_crtc *intel_crtc;
d2434ab7
DV
8276 struct intel_encoder *intel_encoder =
8277 intel_attached_encoder(connector);
79e53945 8278 struct drm_crtc *possible_crtc;
4ef69c7a 8279 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8280 struct drm_crtc *crtc = NULL;
8281 struct drm_device *dev = encoder->dev;
94352cf9 8282 struct drm_framebuffer *fb;
79e53945
JB
8283 int i = -1;
8284
d2dff872
CW
8285 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8286 connector->base.id, drm_get_connector_name(connector),
8287 encoder->base.id, drm_get_encoder_name(encoder));
8288
79e53945
JB
8289 /*
8290 * Algorithm gets a little messy:
7a5e4805 8291 *
79e53945
JB
8292 * - if the connector already has an assigned crtc, use it (but make
8293 * sure it's on first)
7a5e4805 8294 *
79e53945
JB
8295 * - try to find the first unused crtc that can drive this connector,
8296 * and use that if we find one
79e53945
JB
8297 */
8298
8299 /* See if we already have a CRTC for this connector */
8300 if (encoder->crtc) {
8301 crtc = encoder->crtc;
8261b191 8302
7b24056b
DV
8303 mutex_lock(&crtc->mutex);
8304
24218aac 8305 old->dpms_mode = connector->dpms;
8261b191
CW
8306 old->load_detect_temp = false;
8307
8308 /* Make sure the crtc and connector are running */
24218aac
DV
8309 if (connector->dpms != DRM_MODE_DPMS_ON)
8310 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8311
7173188d 8312 return true;
79e53945
JB
8313 }
8314
8315 /* Find an unused one (if possible) */
70e1e0ec 8316 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8317 i++;
8318 if (!(encoder->possible_crtcs & (1 << i)))
8319 continue;
8320 if (!possible_crtc->enabled) {
8321 crtc = possible_crtc;
8322 break;
8323 }
79e53945
JB
8324 }
8325
8326 /*
8327 * If we didn't find an unused CRTC, don't use any.
8328 */
8329 if (!crtc) {
7173188d
CW
8330 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8331 return false;
79e53945
JB
8332 }
8333
7b24056b 8334 mutex_lock(&crtc->mutex);
fc303101
DV
8335 intel_encoder->new_crtc = to_intel_crtc(crtc);
8336 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8337
8338 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8339 intel_crtc->new_enabled = true;
8340 intel_crtc->new_config = &intel_crtc->config;
24218aac 8341 old->dpms_mode = connector->dpms;
8261b191 8342 old->load_detect_temp = true;
d2dff872 8343 old->release_fb = NULL;
79e53945 8344
6492711d
CW
8345 if (!mode)
8346 mode = &load_detect_mode;
79e53945 8347
d2dff872
CW
8348 /* We need a framebuffer large enough to accommodate all accesses
8349 * that the plane may generate whilst we perform load detection.
8350 * We can not rely on the fbcon either being present (we get called
8351 * during its initialisation to detect all boot displays, or it may
8352 * not even exist) or that it is large enough to satisfy the
8353 * requested mode.
8354 */
94352cf9
DV
8355 fb = mode_fits_in_fbdev(dev, mode);
8356 if (fb == NULL) {
d2dff872 8357 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8358 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8359 old->release_fb = fb;
d2dff872
CW
8360 } else
8361 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8362 if (IS_ERR(fb)) {
d2dff872 8363 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8364 goto fail;
79e53945 8365 }
79e53945 8366
c0c36b94 8367 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8368 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8369 if (old->release_fb)
8370 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8371 goto fail;
79e53945 8372 }
7173188d 8373
79e53945 8374 /* let the connector get through one full cycle before testing */
9d0498a2 8375 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8376 return true;
412b61d8
VS
8377
8378 fail:
8379 intel_crtc->new_enabled = crtc->enabled;
8380 if (intel_crtc->new_enabled)
8381 intel_crtc->new_config = &intel_crtc->config;
8382 else
8383 intel_crtc->new_config = NULL;
8384 mutex_unlock(&crtc->mutex);
8385 return false;
79e53945
JB
8386}
8387
d2434ab7 8388void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 8389 struct intel_load_detect_pipe *old)
79e53945 8390{
d2434ab7
DV
8391 struct intel_encoder *intel_encoder =
8392 intel_attached_encoder(connector);
4ef69c7a 8393 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8394 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8396
d2dff872
CW
8397 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8398 connector->base.id, drm_get_connector_name(connector),
8399 encoder->base.id, drm_get_encoder_name(encoder));
8400
8261b191 8401 if (old->load_detect_temp) {
fc303101
DV
8402 to_intel_connector(connector)->new_encoder = NULL;
8403 intel_encoder->new_crtc = NULL;
412b61d8
VS
8404 intel_crtc->new_enabled = false;
8405 intel_crtc->new_config = NULL;
fc303101 8406 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8407
36206361
DV
8408 if (old->release_fb) {
8409 drm_framebuffer_unregister_private(old->release_fb);
8410 drm_framebuffer_unreference(old->release_fb);
8411 }
d2dff872 8412
67c96400 8413 mutex_unlock(&crtc->mutex);
0622a53c 8414 return;
79e53945
JB
8415 }
8416
c751ce4f 8417 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8418 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8419 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
8420
8421 mutex_unlock(&crtc->mutex);
79e53945
JB
8422}
8423
da4a1efa
VS
8424static int i9xx_pll_refclk(struct drm_device *dev,
8425 const struct intel_crtc_config *pipe_config)
8426{
8427 struct drm_i915_private *dev_priv = dev->dev_private;
8428 u32 dpll = pipe_config->dpll_hw_state.dpll;
8429
8430 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8431 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8432 else if (HAS_PCH_SPLIT(dev))
8433 return 120000;
8434 else if (!IS_GEN2(dev))
8435 return 96000;
8436 else
8437 return 48000;
8438}
8439
79e53945 8440/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8441static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8442 struct intel_crtc_config *pipe_config)
79e53945 8443{
f1f644dc 8444 struct drm_device *dev = crtc->base.dev;
79e53945 8445 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8446 int pipe = pipe_config->cpu_transcoder;
293623f7 8447 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8448 u32 fp;
8449 intel_clock_t clock;
da4a1efa 8450 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8451
8452 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8453 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8454 else
293623f7 8455 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8456
8457 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8458 if (IS_PINEVIEW(dev)) {
8459 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8460 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8461 } else {
8462 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8463 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8464 }
8465
a6c45cf0 8466 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8467 if (IS_PINEVIEW(dev))
8468 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8469 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8470 else
8471 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8472 DPLL_FPA01_P1_POST_DIV_SHIFT);
8473
8474 switch (dpll & DPLL_MODE_MASK) {
8475 case DPLLB_MODE_DAC_SERIAL:
8476 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8477 5 : 10;
8478 break;
8479 case DPLLB_MODE_LVDS:
8480 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8481 7 : 14;
8482 break;
8483 default:
28c97730 8484 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8485 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8486 return;
79e53945
JB
8487 }
8488
ac58c3f0 8489 if (IS_PINEVIEW(dev))
da4a1efa 8490 pineview_clock(refclk, &clock);
ac58c3f0 8491 else
da4a1efa 8492 i9xx_clock(refclk, &clock);
79e53945 8493 } else {
0fb58223 8494 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8495 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8496
8497 if (is_lvds) {
8498 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8499 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8500
8501 if (lvds & LVDS_CLKB_POWER_UP)
8502 clock.p2 = 7;
8503 else
8504 clock.p2 = 14;
79e53945
JB
8505 } else {
8506 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8507 clock.p1 = 2;
8508 else {
8509 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8510 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8511 }
8512 if (dpll & PLL_P2_DIVIDE_BY_4)
8513 clock.p2 = 4;
8514 else
8515 clock.p2 = 2;
79e53945 8516 }
da4a1efa
VS
8517
8518 i9xx_clock(refclk, &clock);
79e53945
JB
8519 }
8520
18442d08
VS
8521 /*
8522 * This value includes pixel_multiplier. We will use
241bfc38 8523 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8524 * encoder's get_config() function.
8525 */
8526 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8527}
8528
6878da05
VS
8529int intel_dotclock_calculate(int link_freq,
8530 const struct intel_link_m_n *m_n)
f1f644dc 8531{
f1f644dc
JB
8532 /*
8533 * The calculation for the data clock is:
1041a02f 8534 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8535 * But we want to avoid losing precison if possible, so:
1041a02f 8536 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8537 *
8538 * and the link clock is simpler:
1041a02f 8539 * link_clock = (m * link_clock) / n
f1f644dc
JB
8540 */
8541
6878da05
VS
8542 if (!m_n->link_n)
8543 return 0;
f1f644dc 8544
6878da05
VS
8545 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8546}
f1f644dc 8547
18442d08
VS
8548static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8549 struct intel_crtc_config *pipe_config)
6878da05
VS
8550{
8551 struct drm_device *dev = crtc->base.dev;
79e53945 8552
18442d08
VS
8553 /* read out port_clock from the DPLL */
8554 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8555
f1f644dc 8556 /*
18442d08 8557 * This value does not include pixel_multiplier.
241bfc38 8558 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8559 * agree once we know their relationship in the encoder's
8560 * get_config() function.
79e53945 8561 */
241bfc38 8562 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8563 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8564 &pipe_config->fdi_m_n);
79e53945
JB
8565}
8566
8567/** Returns the currently programmed mode of the given pipe. */
8568struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8569 struct drm_crtc *crtc)
8570{
548f245b 8571 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8573 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8574 struct drm_display_mode *mode;
f1f644dc 8575 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8576 int htot = I915_READ(HTOTAL(cpu_transcoder));
8577 int hsync = I915_READ(HSYNC(cpu_transcoder));
8578 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8579 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8580 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8581
8582 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8583 if (!mode)
8584 return NULL;
8585
f1f644dc
JB
8586 /*
8587 * Construct a pipe_config sufficient for getting the clock info
8588 * back out of crtc_clock_get.
8589 *
8590 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8591 * to use a real value here instead.
8592 */
293623f7 8593 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8594 pipe_config.pixel_multiplier = 1;
293623f7
VS
8595 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8596 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8597 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8598 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8599
773ae034 8600 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8601 mode->hdisplay = (htot & 0xffff) + 1;
8602 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8603 mode->hsync_start = (hsync & 0xffff) + 1;
8604 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8605 mode->vdisplay = (vtot & 0xffff) + 1;
8606 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8607 mode->vsync_start = (vsync & 0xffff) + 1;
8608 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8609
8610 drm_mode_set_name(mode);
79e53945
JB
8611
8612 return mode;
8613}
8614
3dec0095 8615static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8616{
8617 struct drm_device *dev = crtc->dev;
fbee40df 8618 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a
JB
8619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8620 int pipe = intel_crtc->pipe;
dbdc6479
JB
8621 int dpll_reg = DPLL(pipe);
8622 int dpll;
652c393a 8623
bad720ff 8624 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8625 return;
8626
8627 if (!dev_priv->lvds_downclock_avail)
8628 return;
8629
dbdc6479 8630 dpll = I915_READ(dpll_reg);
652c393a 8631 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8632 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8633
8ac5a6d5 8634 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8635
8636 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8637 I915_WRITE(dpll_reg, dpll);
9d0498a2 8638 intel_wait_for_vblank(dev, pipe);
dbdc6479 8639
652c393a
JB
8640 dpll = I915_READ(dpll_reg);
8641 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8642 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8643 }
652c393a
JB
8644}
8645
8646static void intel_decrease_pllclock(struct drm_crtc *crtc)
8647{
8648 struct drm_device *dev = crtc->dev;
fbee40df 8649 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8651
bad720ff 8652 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8653 return;
8654
8655 if (!dev_priv->lvds_downclock_avail)
8656 return;
8657
8658 /*
8659 * Since this is called by a timer, we should never get here in
8660 * the manual case.
8661 */
8662 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8663 int pipe = intel_crtc->pipe;
8664 int dpll_reg = DPLL(pipe);
8665 int dpll;
f6e5b160 8666
44d98a61 8667 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8668
8ac5a6d5 8669 assert_panel_unlocked(dev_priv, pipe);
652c393a 8670
dc257cf1 8671 dpll = I915_READ(dpll_reg);
652c393a
JB
8672 dpll |= DISPLAY_RATE_SELECT_FPA1;
8673 I915_WRITE(dpll_reg, dpll);
9d0498a2 8674 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8675 dpll = I915_READ(dpll_reg);
8676 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8677 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8678 }
8679
8680}
8681
f047e395
CW
8682void intel_mark_busy(struct drm_device *dev)
8683{
c67a470b
PZ
8684 struct drm_i915_private *dev_priv = dev->dev_private;
8685
f62a0076
CW
8686 if (dev_priv->mm.busy)
8687 return;
8688
43694d69 8689 intel_runtime_pm_get(dev_priv);
c67a470b 8690 i915_update_gfx_val(dev_priv);
f62a0076 8691 dev_priv->mm.busy = true;
f047e395
CW
8692}
8693
8694void intel_mark_idle(struct drm_device *dev)
652c393a 8695{
c67a470b 8696 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8697 struct drm_crtc *crtc;
652c393a 8698
f62a0076
CW
8699 if (!dev_priv->mm.busy)
8700 return;
8701
8702 dev_priv->mm.busy = false;
8703
d330a953 8704 if (!i915.powersave)
bb4cdd53 8705 goto out;
652c393a 8706
70e1e0ec 8707 for_each_crtc(dev, crtc) {
f4510a27 8708 if (!crtc->primary->fb)
652c393a
JB
8709 continue;
8710
725a5b54 8711 intel_decrease_pllclock(crtc);
652c393a 8712 }
b29c19b6 8713
3d13ef2e 8714 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8715 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8716
8717out:
43694d69 8718 intel_runtime_pm_put(dev_priv);
652c393a
JB
8719}
8720
c65355bb
CW
8721void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8722 struct intel_ring_buffer *ring)
652c393a 8723{
f047e395
CW
8724 struct drm_device *dev = obj->base.dev;
8725 struct drm_crtc *crtc;
652c393a 8726
d330a953 8727 if (!i915.powersave)
acb87dfb
CW
8728 return;
8729
70e1e0ec 8730 for_each_crtc(dev, crtc) {
f4510a27 8731 if (!crtc->primary->fb)
652c393a
JB
8732 continue;
8733
f4510a27 8734 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
c65355bb
CW
8735 continue;
8736
8737 intel_increase_pllclock(crtc);
8738 if (ring && intel_fbc_enabled(dev))
8739 ring->fbc_dirty = true;
652c393a
JB
8740 }
8741}
8742
79e53945
JB
8743static void intel_crtc_destroy(struct drm_crtc *crtc)
8744{
8745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8746 struct drm_device *dev = crtc->dev;
8747 struct intel_unpin_work *work;
8748 unsigned long flags;
8749
8750 spin_lock_irqsave(&dev->event_lock, flags);
8751 work = intel_crtc->unpin_work;
8752 intel_crtc->unpin_work = NULL;
8753 spin_unlock_irqrestore(&dev->event_lock, flags);
8754
8755 if (work) {
8756 cancel_work_sync(&work->work);
8757 kfree(work);
8758 }
79e53945 8759
40ccc72b
MK
8760 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8761
79e53945 8762 drm_crtc_cleanup(crtc);
67e77c5a 8763
79e53945
JB
8764 kfree(intel_crtc);
8765}
8766
6b95a207
KH
8767static void intel_unpin_work_fn(struct work_struct *__work)
8768{
8769 struct intel_unpin_work *work =
8770 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8771 struct drm_device *dev = work->crtc->dev;
6b95a207 8772
b4a98e57 8773 mutex_lock(&dev->struct_mutex);
1690e1eb 8774 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8775 drm_gem_object_unreference(&work->pending_flip_obj->base);
8776 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8777
b4a98e57
CW
8778 intel_update_fbc(dev);
8779 mutex_unlock(&dev->struct_mutex);
8780
8781 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8782 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8783
6b95a207
KH
8784 kfree(work);
8785}
8786
1afe3e9d 8787static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8788 struct drm_crtc *crtc)
6b95a207 8789{
fbee40df 8790 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8792 struct intel_unpin_work *work;
6b95a207
KH
8793 unsigned long flags;
8794
8795 /* Ignore early vblank irqs */
8796 if (intel_crtc == NULL)
8797 return;
8798
8799 spin_lock_irqsave(&dev->event_lock, flags);
8800 work = intel_crtc->unpin_work;
e7d841ca
CW
8801
8802 /* Ensure we don't miss a work->pending update ... */
8803 smp_rmb();
8804
8805 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8806 spin_unlock_irqrestore(&dev->event_lock, flags);
8807 return;
8808 }
8809
e7d841ca
CW
8810 /* and that the unpin work is consistent wrt ->pending. */
8811 smp_rmb();
8812
6b95a207 8813 intel_crtc->unpin_work = NULL;
6b95a207 8814
45a066eb
RC
8815 if (work->event)
8816 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8817
0af7e4df
MK
8818 drm_vblank_put(dev, intel_crtc->pipe);
8819
6b95a207
KH
8820 spin_unlock_irqrestore(&dev->event_lock, flags);
8821
2c10d571 8822 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8823
8824 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8825
8826 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8827}
8828
1afe3e9d
JB
8829void intel_finish_page_flip(struct drm_device *dev, int pipe)
8830{
fbee40df 8831 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8832 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8833
49b14a5c 8834 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8835}
8836
8837void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8838{
fbee40df 8839 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8840 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8841
49b14a5c 8842 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8843}
8844
75f7f3ec
VS
8845/* Is 'a' after or equal to 'b'? */
8846static bool g4x_flip_count_after_eq(u32 a, u32 b)
8847{
8848 return !((a - b) & 0x80000000);
8849}
8850
8851static bool page_flip_finished(struct intel_crtc *crtc)
8852{
8853 struct drm_device *dev = crtc->base.dev;
8854 struct drm_i915_private *dev_priv = dev->dev_private;
8855
8856 /*
8857 * The relevant registers doen't exist on pre-ctg.
8858 * As the flip done interrupt doesn't trigger for mmio
8859 * flips on gmch platforms, a flip count check isn't
8860 * really needed there. But since ctg has the registers,
8861 * include it in the check anyway.
8862 */
8863 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
8864 return true;
8865
8866 /*
8867 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
8868 * used the same base address. In that case the mmio flip might
8869 * have completed, but the CS hasn't even executed the flip yet.
8870 *
8871 * A flip count check isn't enough as the CS might have updated
8872 * the base address just after start of vblank, but before we
8873 * managed to process the interrupt. This means we'd complete the
8874 * CS flip too soon.
8875 *
8876 * Combining both checks should get us a good enough result. It may
8877 * still happen that the CS flip has been executed, but has not
8878 * yet actually completed. But in case the base address is the same
8879 * anyway, we don't really care.
8880 */
8881 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
8882 crtc->unpin_work->gtt_offset &&
8883 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
8884 crtc->unpin_work->flip_count);
8885}
8886
6b95a207
KH
8887void intel_prepare_page_flip(struct drm_device *dev, int plane)
8888{
fbee40df 8889 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8890 struct intel_crtc *intel_crtc =
8891 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8892 unsigned long flags;
8893
e7d841ca
CW
8894 /* NB: An MMIO update of the plane base pointer will also
8895 * generate a page-flip completion irq, i.e. every modeset
8896 * is also accompanied by a spurious intel_prepare_page_flip().
8897 */
6b95a207 8898 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 8899 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 8900 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8901 spin_unlock_irqrestore(&dev->event_lock, flags);
8902}
8903
eba905b2 8904static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
8905{
8906 /* Ensure that the work item is consistent when activating it ... */
8907 smp_wmb();
8908 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8909 /* and that it is marked active as soon as the irq could fire. */
8910 smp_wmb();
8911}
8912
8c9f3aaf
JB
8913static int intel_gen2_queue_flip(struct drm_device *dev,
8914 struct drm_crtc *crtc,
8915 struct drm_framebuffer *fb,
ed8d1975
KP
8916 struct drm_i915_gem_object *obj,
8917 uint32_t flags)
8c9f3aaf
JB
8918{
8919 struct drm_i915_private *dev_priv = dev->dev_private;
8920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8921 u32 flip_mask;
6d90c952 8922 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8923 int ret;
8924
6d90c952 8925 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8926 if (ret)
83d4092b 8927 goto err;
8c9f3aaf 8928
75f7f3ec
VS
8929 intel_crtc->unpin_work->gtt_offset =
8930 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
8931
6d90c952 8932 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8933 if (ret)
83d4092b 8934 goto err_unpin;
8c9f3aaf
JB
8935
8936 /* Can't queue multiple flips, so wait for the previous
8937 * one to finish before executing the next.
8938 */
8939 if (intel_crtc->plane)
8940 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8941 else
8942 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8943 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8944 intel_ring_emit(ring, MI_NOOP);
8945 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8946 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8947 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 8948 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 8949 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8950
8951 intel_mark_page_flip_active(intel_crtc);
09246732 8952 __intel_ring_advance(ring);
83d4092b
CW
8953 return 0;
8954
8955err_unpin:
8956 intel_unpin_fb_obj(obj);
8957err:
8c9f3aaf
JB
8958 return ret;
8959}
8960
8961static int intel_gen3_queue_flip(struct drm_device *dev,
8962 struct drm_crtc *crtc,
8963 struct drm_framebuffer *fb,
ed8d1975
KP
8964 struct drm_i915_gem_object *obj,
8965 uint32_t flags)
8c9f3aaf
JB
8966{
8967 struct drm_i915_private *dev_priv = dev->dev_private;
8968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8969 u32 flip_mask;
6d90c952 8970 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8971 int ret;
8972
6d90c952 8973 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8974 if (ret)
83d4092b 8975 goto err;
8c9f3aaf 8976
75f7f3ec
VS
8977 intel_crtc->unpin_work->gtt_offset =
8978 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
8979
6d90c952 8980 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8981 if (ret)
83d4092b 8982 goto err_unpin;
8c9f3aaf
JB
8983
8984 if (intel_crtc->plane)
8985 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8986 else
8987 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8988 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8989 intel_ring_emit(ring, MI_NOOP);
8990 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8991 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8992 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 8993 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
8994 intel_ring_emit(ring, MI_NOOP);
8995
e7d841ca 8996 intel_mark_page_flip_active(intel_crtc);
09246732 8997 __intel_ring_advance(ring);
83d4092b
CW
8998 return 0;
8999
9000err_unpin:
9001 intel_unpin_fb_obj(obj);
9002err:
8c9f3aaf
JB
9003 return ret;
9004}
9005
9006static int intel_gen4_queue_flip(struct drm_device *dev,
9007 struct drm_crtc *crtc,
9008 struct drm_framebuffer *fb,
ed8d1975
KP
9009 struct drm_i915_gem_object *obj,
9010 uint32_t flags)
8c9f3aaf
JB
9011{
9012 struct drm_i915_private *dev_priv = dev->dev_private;
9013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9014 uint32_t pf, pipesrc;
6d90c952 9015 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
9016 int ret;
9017
6d90c952 9018 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 9019 if (ret)
83d4092b 9020 goto err;
8c9f3aaf 9021
75f7f3ec
VS
9022 intel_crtc->unpin_work->gtt_offset =
9023 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9024
6d90c952 9025 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9026 if (ret)
83d4092b 9027 goto err_unpin;
8c9f3aaf
JB
9028
9029 /* i965+ uses the linear or tiled offsets from the
9030 * Display Registers (which do not change across a page-flip)
9031 * so we need only reprogram the base address.
9032 */
6d90c952
DV
9033 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9034 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9035 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9036 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9037 obj->tiling_mode);
8c9f3aaf
JB
9038
9039 /* XXX Enabling the panel-fitter across page-flip is so far
9040 * untested on non-native modes, so ignore it for now.
9041 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9042 */
9043 pf = 0;
9044 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9045 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9046
9047 intel_mark_page_flip_active(intel_crtc);
09246732 9048 __intel_ring_advance(ring);
83d4092b
CW
9049 return 0;
9050
9051err_unpin:
9052 intel_unpin_fb_obj(obj);
9053err:
8c9f3aaf
JB
9054 return ret;
9055}
9056
9057static int intel_gen6_queue_flip(struct drm_device *dev,
9058 struct drm_crtc *crtc,
9059 struct drm_framebuffer *fb,
ed8d1975
KP
9060 struct drm_i915_gem_object *obj,
9061 uint32_t flags)
8c9f3aaf
JB
9062{
9063 struct drm_i915_private *dev_priv = dev->dev_private;
9064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 9065 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
9066 uint32_t pf, pipesrc;
9067 int ret;
9068
6d90c952 9069 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 9070 if (ret)
83d4092b 9071 goto err;
8c9f3aaf 9072
75f7f3ec
VS
9073 intel_crtc->unpin_work->gtt_offset =
9074 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9075
6d90c952 9076 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9077 if (ret)
83d4092b 9078 goto err_unpin;
8c9f3aaf 9079
6d90c952
DV
9080 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9081 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9082 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9083 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9084
dc257cf1
DV
9085 /* Contrary to the suggestions in the documentation,
9086 * "Enable Panel Fitter" does not seem to be required when page
9087 * flipping with a non-native mode, and worse causes a normal
9088 * modeset to fail.
9089 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9090 */
9091 pf = 0;
8c9f3aaf 9092 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9093 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9094
9095 intel_mark_page_flip_active(intel_crtc);
09246732 9096 __intel_ring_advance(ring);
83d4092b
CW
9097 return 0;
9098
9099err_unpin:
9100 intel_unpin_fb_obj(obj);
9101err:
8c9f3aaf
JB
9102 return ret;
9103}
9104
7c9017e5
JB
9105static int intel_gen7_queue_flip(struct drm_device *dev,
9106 struct drm_crtc *crtc,
9107 struct drm_framebuffer *fb,
ed8d1975
KP
9108 struct drm_i915_gem_object *obj,
9109 uint32_t flags)
7c9017e5
JB
9110{
9111 struct drm_i915_private *dev_priv = dev->dev_private;
9112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 9113 struct intel_ring_buffer *ring;
cb05d8de 9114 uint32_t plane_bit = 0;
ffe74d75
CW
9115 int len, ret;
9116
9117 ring = obj->ring;
1c5fd085 9118 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 9119 ring = &dev_priv->ring[BCS];
7c9017e5
JB
9120
9121 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9122 if (ret)
83d4092b 9123 goto err;
7c9017e5 9124
75f7f3ec
VS
9125 intel_crtc->unpin_work->gtt_offset =
9126 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9127
eba905b2 9128 switch (intel_crtc->plane) {
cb05d8de
DV
9129 case PLANE_A:
9130 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9131 break;
9132 case PLANE_B:
9133 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9134 break;
9135 case PLANE_C:
9136 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9137 break;
9138 default:
9139 WARN_ONCE(1, "unknown plane in flip command\n");
9140 ret = -ENODEV;
ab3951eb 9141 goto err_unpin;
cb05d8de
DV
9142 }
9143
ffe74d75 9144 len = 4;
f476828a 9145 if (ring->id == RCS) {
ffe74d75 9146 len += 6;
f476828a
DL
9147 /*
9148 * On Gen 8, SRM is now taking an extra dword to accommodate
9149 * 48bits addresses, and we need a NOOP for the batch size to
9150 * stay even.
9151 */
9152 if (IS_GEN8(dev))
9153 len += 2;
9154 }
ffe74d75 9155
f66fab8e
VS
9156 /*
9157 * BSpec MI_DISPLAY_FLIP for IVB:
9158 * "The full packet must be contained within the same cache line."
9159 *
9160 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9161 * cacheline, if we ever start emitting more commands before
9162 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9163 * then do the cacheline alignment, and finally emit the
9164 * MI_DISPLAY_FLIP.
9165 */
9166 ret = intel_ring_cacheline_align(ring);
9167 if (ret)
9168 goto err_unpin;
9169
ffe74d75 9170 ret = intel_ring_begin(ring, len);
7c9017e5 9171 if (ret)
83d4092b 9172 goto err_unpin;
7c9017e5 9173
ffe74d75
CW
9174 /* Unmask the flip-done completion message. Note that the bspec says that
9175 * we should do this for both the BCS and RCS, and that we must not unmask
9176 * more than one flip event at any time (or ensure that one flip message
9177 * can be sent by waiting for flip-done prior to queueing new flips).
9178 * Experimentation says that BCS works despite DERRMR masking all
9179 * flip-done completion events and that unmasking all planes at once
9180 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9181 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9182 */
9183 if (ring->id == RCS) {
9184 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9185 intel_ring_emit(ring, DERRMR);
9186 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9187 DERRMR_PIPEB_PRI_FLIP_DONE |
9188 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9189 if (IS_GEN8(dev))
9190 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9191 MI_SRM_LRM_GLOBAL_GTT);
9192 else
9193 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9194 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9195 intel_ring_emit(ring, DERRMR);
9196 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9197 if (IS_GEN8(dev)) {
9198 intel_ring_emit(ring, 0);
9199 intel_ring_emit(ring, MI_NOOP);
9200 }
ffe74d75
CW
9201 }
9202
cb05d8de 9203 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9204 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9205 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9206 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9207
9208 intel_mark_page_flip_active(intel_crtc);
09246732 9209 __intel_ring_advance(ring);
83d4092b
CW
9210 return 0;
9211
9212err_unpin:
9213 intel_unpin_fb_obj(obj);
9214err:
7c9017e5
JB
9215 return ret;
9216}
9217
8c9f3aaf
JB
9218static int intel_default_queue_flip(struct drm_device *dev,
9219 struct drm_crtc *crtc,
9220 struct drm_framebuffer *fb,
ed8d1975
KP
9221 struct drm_i915_gem_object *obj,
9222 uint32_t flags)
8c9f3aaf
JB
9223{
9224 return -ENODEV;
9225}
9226
6b95a207
KH
9227static int intel_crtc_page_flip(struct drm_crtc *crtc,
9228 struct drm_framebuffer *fb,
ed8d1975
KP
9229 struct drm_pending_vblank_event *event,
9230 uint32_t page_flip_flags)
6b95a207
KH
9231{
9232 struct drm_device *dev = crtc->dev;
9233 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9234 struct drm_framebuffer *old_fb = crtc->primary->fb;
4a35f83b 9235 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
9236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9237 struct intel_unpin_work *work;
8c9f3aaf 9238 unsigned long flags;
52e68630 9239 int ret;
6b95a207 9240
e6a595d2 9241 /* Can't change pixel format via MI display flips. */
f4510a27 9242 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9243 return -EINVAL;
9244
9245 /*
9246 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9247 * Note that pitch changes could also affect these register.
9248 */
9249 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9250 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9251 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9252 return -EINVAL;
9253
f900db47
CW
9254 if (i915_terminally_wedged(&dev_priv->gpu_error))
9255 goto out_hang;
9256
b14c5679 9257 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9258 if (work == NULL)
9259 return -ENOMEM;
9260
6b95a207 9261 work->event = event;
b4a98e57 9262 work->crtc = crtc;
4a35f83b 9263 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
9264 INIT_WORK(&work->work, intel_unpin_work_fn);
9265
7317c75e
JB
9266 ret = drm_vblank_get(dev, intel_crtc->pipe);
9267 if (ret)
9268 goto free_work;
9269
6b95a207
KH
9270 /* We borrow the event spin lock for protecting unpin_work */
9271 spin_lock_irqsave(&dev->event_lock, flags);
9272 if (intel_crtc->unpin_work) {
9273 spin_unlock_irqrestore(&dev->event_lock, flags);
9274 kfree(work);
7317c75e 9275 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
9276
9277 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
9278 return -EBUSY;
9279 }
9280 intel_crtc->unpin_work = work;
9281 spin_unlock_irqrestore(&dev->event_lock, flags);
9282
b4a98e57
CW
9283 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9284 flush_workqueue(dev_priv->wq);
9285
79158103
CW
9286 ret = i915_mutex_lock_interruptible(dev);
9287 if (ret)
9288 goto cleanup;
6b95a207 9289
75dfca80 9290 /* Reference the objects for the scheduled work. */
05394f39
CW
9291 drm_gem_object_reference(&work->old_fb_obj->base);
9292 drm_gem_object_reference(&obj->base);
6b95a207 9293
f4510a27 9294 crtc->primary->fb = fb;
96b099fd 9295
e1f99ce6 9296 work->pending_flip_obj = obj;
e1f99ce6 9297
4e5359cd
SF
9298 work->enable_stall_check = true;
9299
b4a98e57 9300 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9301 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9302
75f7f3ec
VS
9303 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
9304 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(intel_crtc->pipe)) + 1;
9305
ed8d1975 9306 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
9307 if (ret)
9308 goto cleanup_pending;
6b95a207 9309
7782de3b 9310 intel_disable_fbc(dev);
c65355bb 9311 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
9312 mutex_unlock(&dev->struct_mutex);
9313
e5510fac
JB
9314 trace_i915_flip_request(intel_crtc->plane, obj);
9315
6b95a207 9316 return 0;
96b099fd 9317
8c9f3aaf 9318cleanup_pending:
b4a98e57 9319 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9320 crtc->primary->fb = old_fb;
05394f39
CW
9321 drm_gem_object_unreference(&work->old_fb_obj->base);
9322 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9323 mutex_unlock(&dev->struct_mutex);
9324
79158103 9325cleanup:
96b099fd
CW
9326 spin_lock_irqsave(&dev->event_lock, flags);
9327 intel_crtc->unpin_work = NULL;
9328 spin_unlock_irqrestore(&dev->event_lock, flags);
9329
7317c75e
JB
9330 drm_vblank_put(dev, intel_crtc->pipe);
9331free_work:
96b099fd
CW
9332 kfree(work);
9333
f900db47
CW
9334 if (ret == -EIO) {
9335out_hang:
9336 intel_crtc_wait_for_pending_flips(crtc);
9337 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9338 if (ret == 0 && event)
9339 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9340 }
96b099fd 9341 return ret;
6b95a207
KH
9342}
9343
f6e5b160 9344static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9345 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9346 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9347};
9348
9a935856
DV
9349/**
9350 * intel_modeset_update_staged_output_state
9351 *
9352 * Updates the staged output configuration state, e.g. after we've read out the
9353 * current hw state.
9354 */
9355static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9356{
7668851f 9357 struct intel_crtc *crtc;
9a935856
DV
9358 struct intel_encoder *encoder;
9359 struct intel_connector *connector;
f6e5b160 9360
9a935856
DV
9361 list_for_each_entry(connector, &dev->mode_config.connector_list,
9362 base.head) {
9363 connector->new_encoder =
9364 to_intel_encoder(connector->base.encoder);
9365 }
f6e5b160 9366
9a935856
DV
9367 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9368 base.head) {
9369 encoder->new_crtc =
9370 to_intel_crtc(encoder->base.crtc);
9371 }
7668851f 9372
d3fcc808 9373 for_each_intel_crtc(dev, crtc) {
7668851f 9374 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9375
9376 if (crtc->new_enabled)
9377 crtc->new_config = &crtc->config;
9378 else
9379 crtc->new_config = NULL;
7668851f 9380 }
f6e5b160
CW
9381}
9382
9a935856
DV
9383/**
9384 * intel_modeset_commit_output_state
9385 *
9386 * This function copies the stage display pipe configuration to the real one.
9387 */
9388static void intel_modeset_commit_output_state(struct drm_device *dev)
9389{
7668851f 9390 struct intel_crtc *crtc;
9a935856
DV
9391 struct intel_encoder *encoder;
9392 struct intel_connector *connector;
f6e5b160 9393
9a935856
DV
9394 list_for_each_entry(connector, &dev->mode_config.connector_list,
9395 base.head) {
9396 connector->base.encoder = &connector->new_encoder->base;
9397 }
f6e5b160 9398
9a935856
DV
9399 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9400 base.head) {
9401 encoder->base.crtc = &encoder->new_crtc->base;
9402 }
7668851f 9403
d3fcc808 9404 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9405 crtc->base.enabled = crtc->new_enabled;
9406 }
9a935856
DV
9407}
9408
050f7aeb 9409static void
eba905b2 9410connected_sink_compute_bpp(struct intel_connector *connector,
050f7aeb
DV
9411 struct intel_crtc_config *pipe_config)
9412{
9413 int bpp = pipe_config->pipe_bpp;
9414
9415 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9416 connector->base.base.id,
9417 drm_get_connector_name(&connector->base));
9418
9419 /* Don't use an invalid EDID bpc value */
9420 if (connector->base.display_info.bpc &&
9421 connector->base.display_info.bpc * 3 < bpp) {
9422 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9423 bpp, connector->base.display_info.bpc*3);
9424 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9425 }
9426
9427 /* Clamp bpp to 8 on screens without EDID 1.4 */
9428 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9429 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9430 bpp);
9431 pipe_config->pipe_bpp = 24;
9432 }
9433}
9434
4e53c2e0 9435static int
050f7aeb
DV
9436compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9437 struct drm_framebuffer *fb,
9438 struct intel_crtc_config *pipe_config)
4e53c2e0 9439{
050f7aeb
DV
9440 struct drm_device *dev = crtc->base.dev;
9441 struct intel_connector *connector;
4e53c2e0
DV
9442 int bpp;
9443
d42264b1
DV
9444 switch (fb->pixel_format) {
9445 case DRM_FORMAT_C8:
4e53c2e0
DV
9446 bpp = 8*3; /* since we go through a colormap */
9447 break;
d42264b1
DV
9448 case DRM_FORMAT_XRGB1555:
9449 case DRM_FORMAT_ARGB1555:
9450 /* checked in intel_framebuffer_init already */
9451 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9452 return -EINVAL;
9453 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9454 bpp = 6*3; /* min is 18bpp */
9455 break;
d42264b1
DV
9456 case DRM_FORMAT_XBGR8888:
9457 case DRM_FORMAT_ABGR8888:
9458 /* checked in intel_framebuffer_init already */
9459 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9460 return -EINVAL;
9461 case DRM_FORMAT_XRGB8888:
9462 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9463 bpp = 8*3;
9464 break;
d42264b1
DV
9465 case DRM_FORMAT_XRGB2101010:
9466 case DRM_FORMAT_ARGB2101010:
9467 case DRM_FORMAT_XBGR2101010:
9468 case DRM_FORMAT_ABGR2101010:
9469 /* checked in intel_framebuffer_init already */
9470 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9471 return -EINVAL;
4e53c2e0
DV
9472 bpp = 10*3;
9473 break;
baba133a 9474 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9475 default:
9476 DRM_DEBUG_KMS("unsupported depth\n");
9477 return -EINVAL;
9478 }
9479
4e53c2e0
DV
9480 pipe_config->pipe_bpp = bpp;
9481
9482 /* Clamp display bpp to EDID value */
9483 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9484 base.head) {
1b829e05
DV
9485 if (!connector->new_encoder ||
9486 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9487 continue;
9488
050f7aeb 9489 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9490 }
9491
9492 return bpp;
9493}
9494
644db711
DV
9495static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9496{
9497 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9498 "type: 0x%x flags: 0x%x\n",
1342830c 9499 mode->crtc_clock,
644db711
DV
9500 mode->crtc_hdisplay, mode->crtc_hsync_start,
9501 mode->crtc_hsync_end, mode->crtc_htotal,
9502 mode->crtc_vdisplay, mode->crtc_vsync_start,
9503 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9504}
9505
c0b03411
DV
9506static void intel_dump_pipe_config(struct intel_crtc *crtc,
9507 struct intel_crtc_config *pipe_config,
9508 const char *context)
9509{
9510 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9511 context, pipe_name(crtc->pipe));
9512
9513 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9514 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9515 pipe_config->pipe_bpp, pipe_config->dither);
9516 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9517 pipe_config->has_pch_encoder,
9518 pipe_config->fdi_lanes,
9519 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9520 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9521 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9522 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9523 pipe_config->has_dp_encoder,
9524 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9525 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9526 pipe_config->dp_m_n.tu);
c0b03411
DV
9527 DRM_DEBUG_KMS("requested mode:\n");
9528 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9529 DRM_DEBUG_KMS("adjusted mode:\n");
9530 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9531 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9532 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9533 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9534 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9535 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9536 pipe_config->gmch_pfit.control,
9537 pipe_config->gmch_pfit.pgm_ratios,
9538 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9539 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9540 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9541 pipe_config->pch_pfit.size,
9542 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9543 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9544 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9545}
9546
bc079e8b
VS
9547static bool encoders_cloneable(const struct intel_encoder *a,
9548 const struct intel_encoder *b)
accfc0c5 9549{
bc079e8b
VS
9550 /* masks could be asymmetric, so check both ways */
9551 return a == b || (a->cloneable & (1 << b->type) &&
9552 b->cloneable & (1 << a->type));
9553}
9554
9555static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9556 struct intel_encoder *encoder)
9557{
9558 struct drm_device *dev = crtc->base.dev;
9559 struct intel_encoder *source_encoder;
9560
9561 list_for_each_entry(source_encoder,
9562 &dev->mode_config.encoder_list, base.head) {
9563 if (source_encoder->new_crtc != crtc)
9564 continue;
9565
9566 if (!encoders_cloneable(encoder, source_encoder))
9567 return false;
9568 }
9569
9570 return true;
9571}
9572
9573static bool check_encoder_cloning(struct intel_crtc *crtc)
9574{
9575 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
9576 struct intel_encoder *encoder;
9577
bc079e8b
VS
9578 list_for_each_entry(encoder,
9579 &dev->mode_config.encoder_list, base.head) {
9580 if (encoder->new_crtc != crtc)
accfc0c5
DV
9581 continue;
9582
bc079e8b
VS
9583 if (!check_single_encoder_cloning(crtc, encoder))
9584 return false;
accfc0c5
DV
9585 }
9586
bc079e8b 9587 return true;
accfc0c5
DV
9588}
9589
b8cecdf5
DV
9590static struct intel_crtc_config *
9591intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9592 struct drm_framebuffer *fb,
b8cecdf5 9593 struct drm_display_mode *mode)
ee7b9f93 9594{
7758a113 9595 struct drm_device *dev = crtc->dev;
7758a113 9596 struct intel_encoder *encoder;
b8cecdf5 9597 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9598 int plane_bpp, ret = -EINVAL;
9599 bool retry = true;
ee7b9f93 9600
bc079e8b 9601 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
9602 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9603 return ERR_PTR(-EINVAL);
9604 }
9605
b8cecdf5
DV
9606 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9607 if (!pipe_config)
7758a113
DV
9608 return ERR_PTR(-ENOMEM);
9609
b8cecdf5
DV
9610 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9611 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9612
e143a21c
DV
9613 pipe_config->cpu_transcoder =
9614 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9615 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9616
2960bc9c
ID
9617 /*
9618 * Sanitize sync polarity flags based on requested ones. If neither
9619 * positive or negative polarity is requested, treat this as meaning
9620 * negative polarity.
9621 */
9622 if (!(pipe_config->adjusted_mode.flags &
9623 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9624 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9625
9626 if (!(pipe_config->adjusted_mode.flags &
9627 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9628 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9629
050f7aeb
DV
9630 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9631 * plane pixel format and any sink constraints into account. Returns the
9632 * source plane bpp so that dithering can be selected on mismatches
9633 * after encoders and crtc also have had their say. */
9634 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9635 fb, pipe_config);
4e53c2e0
DV
9636 if (plane_bpp < 0)
9637 goto fail;
9638
e41a56be
VS
9639 /*
9640 * Determine the real pipe dimensions. Note that stereo modes can
9641 * increase the actual pipe size due to the frame doubling and
9642 * insertion of additional space for blanks between the frame. This
9643 * is stored in the crtc timings. We use the requested mode to do this
9644 * computation to clearly distinguish it from the adjusted mode, which
9645 * can be changed by the connectors in the below retry loop.
9646 */
9647 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9648 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9649 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9650
e29c22c0 9651encoder_retry:
ef1b460d 9652 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9653 pipe_config->port_clock = 0;
ef1b460d 9654 pipe_config->pixel_multiplier = 1;
ff9a6750 9655
135c81b8 9656 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9657 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9658
7758a113
DV
9659 /* Pass our mode to the connectors and the CRTC to give them a chance to
9660 * adjust it according to limitations or connector properties, and also
9661 * a chance to reject the mode entirely.
47f1c6c9 9662 */
7758a113
DV
9663 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9664 base.head) {
47f1c6c9 9665
7758a113
DV
9666 if (&encoder->new_crtc->base != crtc)
9667 continue;
7ae89233 9668
efea6e8e
DV
9669 if (!(encoder->compute_config(encoder, pipe_config))) {
9670 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9671 goto fail;
9672 }
ee7b9f93 9673 }
47f1c6c9 9674
ff9a6750
DV
9675 /* Set default port clock if not overwritten by the encoder. Needs to be
9676 * done afterwards in case the encoder adjusts the mode. */
9677 if (!pipe_config->port_clock)
241bfc38
DL
9678 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9679 * pipe_config->pixel_multiplier;
ff9a6750 9680
a43f6e0f 9681 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9682 if (ret < 0) {
7758a113
DV
9683 DRM_DEBUG_KMS("CRTC fixup failed\n");
9684 goto fail;
ee7b9f93 9685 }
e29c22c0
DV
9686
9687 if (ret == RETRY) {
9688 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9689 ret = -EINVAL;
9690 goto fail;
9691 }
9692
9693 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9694 retry = false;
9695 goto encoder_retry;
9696 }
9697
4e53c2e0
DV
9698 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9699 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9700 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9701
b8cecdf5 9702 return pipe_config;
7758a113 9703fail:
b8cecdf5 9704 kfree(pipe_config);
e29c22c0 9705 return ERR_PTR(ret);
ee7b9f93 9706}
47f1c6c9 9707
e2e1ed41
DV
9708/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9709 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9710static void
9711intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9712 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9713{
9714 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9715 struct drm_device *dev = crtc->dev;
9716 struct intel_encoder *encoder;
9717 struct intel_connector *connector;
9718 struct drm_crtc *tmp_crtc;
79e53945 9719
e2e1ed41 9720 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9721
e2e1ed41
DV
9722 /* Check which crtcs have changed outputs connected to them, these need
9723 * to be part of the prepare_pipes mask. We don't (yet) support global
9724 * modeset across multiple crtcs, so modeset_pipes will only have one
9725 * bit set at most. */
9726 list_for_each_entry(connector, &dev->mode_config.connector_list,
9727 base.head) {
9728 if (connector->base.encoder == &connector->new_encoder->base)
9729 continue;
79e53945 9730
e2e1ed41
DV
9731 if (connector->base.encoder) {
9732 tmp_crtc = connector->base.encoder->crtc;
9733
9734 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9735 }
9736
9737 if (connector->new_encoder)
9738 *prepare_pipes |=
9739 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9740 }
9741
e2e1ed41
DV
9742 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9743 base.head) {
9744 if (encoder->base.crtc == &encoder->new_crtc->base)
9745 continue;
9746
9747 if (encoder->base.crtc) {
9748 tmp_crtc = encoder->base.crtc;
9749
9750 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9751 }
9752
9753 if (encoder->new_crtc)
9754 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9755 }
9756
7668851f 9757 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 9758 for_each_intel_crtc(dev, intel_crtc) {
7668851f 9759 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9760 continue;
7e7d76c3 9761
7668851f 9762 if (!intel_crtc->new_enabled)
e2e1ed41 9763 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9764 else
9765 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9766 }
9767
e2e1ed41
DV
9768
9769 /* set_mode is also used to update properties on life display pipes. */
9770 intel_crtc = to_intel_crtc(crtc);
7668851f 9771 if (intel_crtc->new_enabled)
e2e1ed41
DV
9772 *prepare_pipes |= 1 << intel_crtc->pipe;
9773
b6c5164d
DV
9774 /*
9775 * For simplicity do a full modeset on any pipe where the output routing
9776 * changed. We could be more clever, but that would require us to be
9777 * more careful with calling the relevant encoder->mode_set functions.
9778 */
e2e1ed41
DV
9779 if (*prepare_pipes)
9780 *modeset_pipes = *prepare_pipes;
9781
9782 /* ... and mask these out. */
9783 *modeset_pipes &= ~(*disable_pipes);
9784 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9785
9786 /*
9787 * HACK: We don't (yet) fully support global modesets. intel_set_config
9788 * obies this rule, but the modeset restore mode of
9789 * intel_modeset_setup_hw_state does not.
9790 */
9791 *modeset_pipes &= 1 << intel_crtc->pipe;
9792 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9793
9794 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9795 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9796}
79e53945 9797
ea9d758d 9798static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9799{
ea9d758d 9800 struct drm_encoder *encoder;
f6e5b160 9801 struct drm_device *dev = crtc->dev;
f6e5b160 9802
ea9d758d
DV
9803 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9804 if (encoder->crtc == crtc)
9805 return true;
9806
9807 return false;
9808}
9809
9810static void
9811intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9812{
9813 struct intel_encoder *intel_encoder;
9814 struct intel_crtc *intel_crtc;
9815 struct drm_connector *connector;
9816
9817 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9818 base.head) {
9819 if (!intel_encoder->base.crtc)
9820 continue;
9821
9822 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9823
9824 if (prepare_pipes & (1 << intel_crtc->pipe))
9825 intel_encoder->connectors_active = false;
9826 }
9827
9828 intel_modeset_commit_output_state(dev);
9829
7668851f 9830 /* Double check state. */
d3fcc808 9831 for_each_intel_crtc(dev, intel_crtc) {
7668851f 9832 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9833 WARN_ON(intel_crtc->new_config &&
9834 intel_crtc->new_config != &intel_crtc->config);
9835 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9836 }
9837
9838 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9839 if (!connector->encoder || !connector->encoder->crtc)
9840 continue;
9841
9842 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9843
9844 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9845 struct drm_property *dpms_property =
9846 dev->mode_config.dpms_property;
9847
ea9d758d 9848 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9849 drm_object_property_set_value(&connector->base,
68d34720
DV
9850 dpms_property,
9851 DRM_MODE_DPMS_ON);
ea9d758d
DV
9852
9853 intel_encoder = to_intel_encoder(connector->encoder);
9854 intel_encoder->connectors_active = true;
9855 }
9856 }
9857
9858}
9859
3bd26263 9860static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9861{
3bd26263 9862 int diff;
f1f644dc
JB
9863
9864 if (clock1 == clock2)
9865 return true;
9866
9867 if (!clock1 || !clock2)
9868 return false;
9869
9870 diff = abs(clock1 - clock2);
9871
9872 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9873 return true;
9874
9875 return false;
9876}
9877
25c5b266
DV
9878#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9879 list_for_each_entry((intel_crtc), \
9880 &(dev)->mode_config.crtc_list, \
9881 base.head) \
0973f18f 9882 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9883
0e8ffe1b 9884static bool
2fa2fe9a
DV
9885intel_pipe_config_compare(struct drm_device *dev,
9886 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9887 struct intel_crtc_config *pipe_config)
9888{
66e985c0
DV
9889#define PIPE_CONF_CHECK_X(name) \
9890 if (current_config->name != pipe_config->name) { \
9891 DRM_ERROR("mismatch in " #name " " \
9892 "(expected 0x%08x, found 0x%08x)\n", \
9893 current_config->name, \
9894 pipe_config->name); \
9895 return false; \
9896 }
9897
08a24034
DV
9898#define PIPE_CONF_CHECK_I(name) \
9899 if (current_config->name != pipe_config->name) { \
9900 DRM_ERROR("mismatch in " #name " " \
9901 "(expected %i, found %i)\n", \
9902 current_config->name, \
9903 pipe_config->name); \
9904 return false; \
88adfff1
DV
9905 }
9906
1bd1bd80
DV
9907#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9908 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9909 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9910 "(expected %i, found %i)\n", \
9911 current_config->name & (mask), \
9912 pipe_config->name & (mask)); \
9913 return false; \
9914 }
9915
5e550656
VS
9916#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9917 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9918 DRM_ERROR("mismatch in " #name " " \
9919 "(expected %i, found %i)\n", \
9920 current_config->name, \
9921 pipe_config->name); \
9922 return false; \
9923 }
9924
bb760063
DV
9925#define PIPE_CONF_QUIRK(quirk) \
9926 ((current_config->quirks | pipe_config->quirks) & (quirk))
9927
eccb140b
DV
9928 PIPE_CONF_CHECK_I(cpu_transcoder);
9929
08a24034
DV
9930 PIPE_CONF_CHECK_I(has_pch_encoder);
9931 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9932 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9933 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9934 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9935 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9936 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9937
eb14cb74
VS
9938 PIPE_CONF_CHECK_I(has_dp_encoder);
9939 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9940 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9941 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9942 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9943 PIPE_CONF_CHECK_I(dp_m_n.tu);
9944
1bd1bd80
DV
9945 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9946 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9947 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9948 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9949 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9950 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9951
9952 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9953 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9954 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9955 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9956 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9957 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9958
c93f54cf 9959 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 9960 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
9961 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
9962 IS_VALLEYVIEW(dev))
9963 PIPE_CONF_CHECK_I(limited_color_range);
6c49f241 9964
9ed109a7
DV
9965 PIPE_CONF_CHECK_I(has_audio);
9966
1bd1bd80
DV
9967 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9968 DRM_MODE_FLAG_INTERLACE);
9969
bb760063
DV
9970 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9971 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9972 DRM_MODE_FLAG_PHSYNC);
9973 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9974 DRM_MODE_FLAG_NHSYNC);
9975 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9976 DRM_MODE_FLAG_PVSYNC);
9977 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9978 DRM_MODE_FLAG_NVSYNC);
9979 }
045ac3b5 9980
37327abd
VS
9981 PIPE_CONF_CHECK_I(pipe_src_w);
9982 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9983
9953599b
DV
9984 /*
9985 * FIXME: BIOS likes to set up a cloned config with lvds+external
9986 * screen. Since we don't yet re-compute the pipe config when moving
9987 * just the lvds port away to another pipe the sw tracking won't match.
9988 *
9989 * Proper atomic modesets with recomputed global state will fix this.
9990 * Until then just don't check gmch state for inherited modes.
9991 */
9992 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9993 PIPE_CONF_CHECK_I(gmch_pfit.control);
9994 /* pfit ratios are autocomputed by the hw on gen4+ */
9995 if (INTEL_INFO(dev)->gen < 4)
9996 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9997 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9998 }
9999
fd4daa9c
CW
10000 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10001 if (current_config->pch_pfit.enabled) {
10002 PIPE_CONF_CHECK_I(pch_pfit.pos);
10003 PIPE_CONF_CHECK_I(pch_pfit.size);
10004 }
2fa2fe9a 10005
e59150dc
JB
10006 /* BDW+ don't expose a synchronous way to read the state */
10007 if (IS_HASWELL(dev))
10008 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10009
282740f7
VS
10010 PIPE_CONF_CHECK_I(double_wide);
10011
c0d43d62 10012 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10013 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10014 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10015 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10016 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 10017
42571aef
VS
10018 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10019 PIPE_CONF_CHECK_I(pipe_bpp);
10020
a9a7e98a
JB
10021 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10022 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10023
66e985c0 10024#undef PIPE_CONF_CHECK_X
08a24034 10025#undef PIPE_CONF_CHECK_I
1bd1bd80 10026#undef PIPE_CONF_CHECK_FLAGS
5e550656 10027#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10028#undef PIPE_CONF_QUIRK
88adfff1 10029
0e8ffe1b
DV
10030 return true;
10031}
10032
91d1b4bd
DV
10033static void
10034check_connector_state(struct drm_device *dev)
8af6cf88 10035{
8af6cf88
DV
10036 struct intel_connector *connector;
10037
10038 list_for_each_entry(connector, &dev->mode_config.connector_list,
10039 base.head) {
10040 /* This also checks the encoder/connector hw state with the
10041 * ->get_hw_state callbacks. */
10042 intel_connector_check_state(connector);
10043
10044 WARN(&connector->new_encoder->base != connector->base.encoder,
10045 "connector's staged encoder doesn't match current encoder\n");
10046 }
91d1b4bd
DV
10047}
10048
10049static void
10050check_encoder_state(struct drm_device *dev)
10051{
10052 struct intel_encoder *encoder;
10053 struct intel_connector *connector;
8af6cf88
DV
10054
10055 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10056 base.head) {
10057 bool enabled = false;
10058 bool active = false;
10059 enum pipe pipe, tracked_pipe;
10060
10061 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10062 encoder->base.base.id,
10063 drm_get_encoder_name(&encoder->base));
10064
10065 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10066 "encoder's stage crtc doesn't match current crtc\n");
10067 WARN(encoder->connectors_active && !encoder->base.crtc,
10068 "encoder's active_connectors set, but no crtc\n");
10069
10070 list_for_each_entry(connector, &dev->mode_config.connector_list,
10071 base.head) {
10072 if (connector->base.encoder != &encoder->base)
10073 continue;
10074 enabled = true;
10075 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10076 active = true;
10077 }
10078 WARN(!!encoder->base.crtc != enabled,
10079 "encoder's enabled state mismatch "
10080 "(expected %i, found %i)\n",
10081 !!encoder->base.crtc, enabled);
10082 WARN(active && !encoder->base.crtc,
10083 "active encoder with no crtc\n");
10084
10085 WARN(encoder->connectors_active != active,
10086 "encoder's computed active state doesn't match tracked active state "
10087 "(expected %i, found %i)\n", active, encoder->connectors_active);
10088
10089 active = encoder->get_hw_state(encoder, &pipe);
10090 WARN(active != encoder->connectors_active,
10091 "encoder's hw state doesn't match sw tracking "
10092 "(expected %i, found %i)\n",
10093 encoder->connectors_active, active);
10094
10095 if (!encoder->base.crtc)
10096 continue;
10097
10098 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10099 WARN(active && pipe != tracked_pipe,
10100 "active encoder's pipe doesn't match"
10101 "(expected %i, found %i)\n",
10102 tracked_pipe, pipe);
10103
10104 }
91d1b4bd
DV
10105}
10106
10107static void
10108check_crtc_state(struct drm_device *dev)
10109{
fbee40df 10110 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10111 struct intel_crtc *crtc;
10112 struct intel_encoder *encoder;
10113 struct intel_crtc_config pipe_config;
8af6cf88 10114
d3fcc808 10115 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10116 bool enabled = false;
10117 bool active = false;
10118
045ac3b5
JB
10119 memset(&pipe_config, 0, sizeof(pipe_config));
10120
8af6cf88
DV
10121 DRM_DEBUG_KMS("[CRTC:%d]\n",
10122 crtc->base.base.id);
10123
10124 WARN(crtc->active && !crtc->base.enabled,
10125 "active crtc, but not enabled in sw tracking\n");
10126
10127 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10128 base.head) {
10129 if (encoder->base.crtc != &crtc->base)
10130 continue;
10131 enabled = true;
10132 if (encoder->connectors_active)
10133 active = true;
10134 }
6c49f241 10135
8af6cf88
DV
10136 WARN(active != crtc->active,
10137 "crtc's computed active state doesn't match tracked active state "
10138 "(expected %i, found %i)\n", active, crtc->active);
10139 WARN(enabled != crtc->base.enabled,
10140 "crtc's computed enabled state doesn't match tracked enabled state "
10141 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10142
0e8ffe1b
DV
10143 active = dev_priv->display.get_pipe_config(crtc,
10144 &pipe_config);
d62cf62a
DV
10145
10146 /* hw state is inconsistent with the pipe A quirk */
10147 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10148 active = crtc->active;
10149
6c49f241
DV
10150 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10151 base.head) {
3eaba51c 10152 enum pipe pipe;
6c49f241
DV
10153 if (encoder->base.crtc != &crtc->base)
10154 continue;
1d37b689 10155 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10156 encoder->get_config(encoder, &pipe_config);
10157 }
10158
0e8ffe1b
DV
10159 WARN(crtc->active != active,
10160 "crtc active state doesn't match with hw state "
10161 "(expected %i, found %i)\n", crtc->active, active);
10162
c0b03411
DV
10163 if (active &&
10164 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10165 WARN(1, "pipe state doesn't match!\n");
10166 intel_dump_pipe_config(crtc, &pipe_config,
10167 "[hw state]");
10168 intel_dump_pipe_config(crtc, &crtc->config,
10169 "[sw state]");
10170 }
8af6cf88
DV
10171 }
10172}
10173
91d1b4bd
DV
10174static void
10175check_shared_dpll_state(struct drm_device *dev)
10176{
fbee40df 10177 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10178 struct intel_crtc *crtc;
10179 struct intel_dpll_hw_state dpll_hw_state;
10180 int i;
5358901f
DV
10181
10182 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10183 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10184 int enabled_crtcs = 0, active_crtcs = 0;
10185 bool active;
10186
10187 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10188
10189 DRM_DEBUG_KMS("%s\n", pll->name);
10190
10191 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10192
10193 WARN(pll->active > pll->refcount,
10194 "more active pll users than references: %i vs %i\n",
10195 pll->active, pll->refcount);
10196 WARN(pll->active && !pll->on,
10197 "pll in active use but not on in sw tracking\n");
35c95375
DV
10198 WARN(pll->on && !pll->active,
10199 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10200 WARN(pll->on != active,
10201 "pll on state mismatch (expected %i, found %i)\n",
10202 pll->on, active);
10203
d3fcc808 10204 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10205 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10206 enabled_crtcs++;
10207 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10208 active_crtcs++;
10209 }
10210 WARN(pll->active != active_crtcs,
10211 "pll active crtcs mismatch (expected %i, found %i)\n",
10212 pll->active, active_crtcs);
10213 WARN(pll->refcount != enabled_crtcs,
10214 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10215 pll->refcount, enabled_crtcs);
66e985c0
DV
10216
10217 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10218 sizeof(dpll_hw_state)),
10219 "pll hw state mismatch\n");
5358901f 10220 }
8af6cf88
DV
10221}
10222
91d1b4bd
DV
10223void
10224intel_modeset_check_state(struct drm_device *dev)
10225{
10226 check_connector_state(dev);
10227 check_encoder_state(dev);
10228 check_crtc_state(dev);
10229 check_shared_dpll_state(dev);
10230}
10231
18442d08
VS
10232void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10233 int dotclock)
10234{
10235 /*
10236 * FDI already provided one idea for the dotclock.
10237 * Yell if the encoder disagrees.
10238 */
241bfc38 10239 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10240 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10241 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10242}
10243
f30da187
DV
10244static int __intel_set_mode(struct drm_crtc *crtc,
10245 struct drm_display_mode *mode,
10246 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
10247{
10248 struct drm_device *dev = crtc->dev;
fbee40df 10249 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10250 struct drm_display_mode *saved_mode;
b8cecdf5 10251 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
10252 struct intel_crtc *intel_crtc;
10253 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 10254 int ret = 0;
a6778b3c 10255
4b4b9238 10256 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10257 if (!saved_mode)
10258 return -ENOMEM;
a6778b3c 10259
e2e1ed41 10260 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
10261 &prepare_pipes, &disable_pipes);
10262
3ac18232 10263 *saved_mode = crtc->mode;
a6778b3c 10264
25c5b266
DV
10265 /* Hack: Because we don't (yet) support global modeset on multiple
10266 * crtcs, we don't keep track of the new mode for more than one crtc.
10267 * Hence simply check whether any bit is set in modeset_pipes in all the
10268 * pieces of code that are not yet converted to deal with mutliple crtcs
10269 * changing their mode at the same time. */
25c5b266 10270 if (modeset_pipes) {
4e53c2e0 10271 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
10272 if (IS_ERR(pipe_config)) {
10273 ret = PTR_ERR(pipe_config);
10274 pipe_config = NULL;
10275
3ac18232 10276 goto out;
25c5b266 10277 }
c0b03411
DV
10278 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10279 "[modeset]");
50741abc 10280 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 10281 }
a6778b3c 10282
30a970c6
JB
10283 /*
10284 * See if the config requires any additional preparation, e.g.
10285 * to adjust global state with pipes off. We need to do this
10286 * here so we can get the modeset_pipe updated config for the new
10287 * mode set on this crtc. For other crtcs we need to use the
10288 * adjusted_mode bits in the crtc directly.
10289 */
c164f833 10290 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10291 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10292
c164f833
VS
10293 /* may have added more to prepare_pipes than we should */
10294 prepare_pipes &= ~disable_pipes;
10295 }
10296
460da916
DV
10297 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10298 intel_crtc_disable(&intel_crtc->base);
10299
ea9d758d
DV
10300 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10301 if (intel_crtc->base.enabled)
10302 dev_priv->display.crtc_disable(&intel_crtc->base);
10303 }
a6778b3c 10304
6c4c86f5
DV
10305 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10306 * to set it here already despite that we pass it down the callchain.
f6e5b160 10307 */
b8cecdf5 10308 if (modeset_pipes) {
25c5b266 10309 crtc->mode = *mode;
b8cecdf5
DV
10310 /* mode_set/enable/disable functions rely on a correct pipe
10311 * config. */
10312 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10313 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10314
10315 /*
10316 * Calculate and store various constants which
10317 * are later needed by vblank and swap-completion
10318 * timestamping. They are derived from true hwmode.
10319 */
10320 drm_calc_timestamping_constants(crtc,
10321 &pipe_config->adjusted_mode);
b8cecdf5 10322 }
7758a113 10323
ea9d758d
DV
10324 /* Only after disabling all output pipelines that will be changed can we
10325 * update the the output configuration. */
10326 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10327
47fab737
DV
10328 if (dev_priv->display.modeset_global_resources)
10329 dev_priv->display.modeset_global_resources(dev);
10330
a6778b3c
DV
10331 /* Set up the DPLL and any encoders state that needs to adjust or depend
10332 * on the DPLL.
f6e5b160 10333 */
25c5b266 10334 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
4c10794f
DV
10335 struct drm_framebuffer *old_fb;
10336
10337 mutex_lock(&dev->struct_mutex);
10338 ret = intel_pin_and_fence_fb_obj(dev,
10339 to_intel_framebuffer(fb)->obj,
10340 NULL);
10341 if (ret != 0) {
10342 DRM_ERROR("pin & fence failed\n");
10343 mutex_unlock(&dev->struct_mutex);
10344 goto done;
10345 }
10346 old_fb = crtc->primary->fb;
10347 if (old_fb)
10348 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
10349 mutex_unlock(&dev->struct_mutex);
10350
10351 crtc->primary->fb = fb;
10352 crtc->x = x;
10353 crtc->y = y;
10354
4271b753
DV
10355 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10356 x, y, fb);
c0c36b94
CW
10357 if (ret)
10358 goto done;
a6778b3c
DV
10359 }
10360
10361 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
10362 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10363 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 10364
a6778b3c
DV
10365 /* FIXME: add subpixel order */
10366done:
4b4b9238 10367 if (ret && crtc->enabled)
3ac18232 10368 crtc->mode = *saved_mode;
a6778b3c 10369
3ac18232 10370out:
b8cecdf5 10371 kfree(pipe_config);
3ac18232 10372 kfree(saved_mode);
a6778b3c 10373 return ret;
f6e5b160
CW
10374}
10375
e7457a9a
DL
10376static int intel_set_mode(struct drm_crtc *crtc,
10377 struct drm_display_mode *mode,
10378 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10379{
10380 int ret;
10381
10382 ret = __intel_set_mode(crtc, mode, x, y, fb);
10383
10384 if (ret == 0)
10385 intel_modeset_check_state(crtc->dev);
10386
10387 return ret;
10388}
10389
c0c36b94
CW
10390void intel_crtc_restore_mode(struct drm_crtc *crtc)
10391{
f4510a27 10392 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10393}
10394
25c5b266
DV
10395#undef for_each_intel_crtc_masked
10396
d9e55608
DV
10397static void intel_set_config_free(struct intel_set_config *config)
10398{
10399 if (!config)
10400 return;
10401
1aa4b628
DV
10402 kfree(config->save_connector_encoders);
10403 kfree(config->save_encoder_crtcs);
7668851f 10404 kfree(config->save_crtc_enabled);
d9e55608
DV
10405 kfree(config);
10406}
10407
85f9eb71
DV
10408static int intel_set_config_save_state(struct drm_device *dev,
10409 struct intel_set_config *config)
10410{
7668851f 10411 struct drm_crtc *crtc;
85f9eb71
DV
10412 struct drm_encoder *encoder;
10413 struct drm_connector *connector;
10414 int count;
10415
7668851f
VS
10416 config->save_crtc_enabled =
10417 kcalloc(dev->mode_config.num_crtc,
10418 sizeof(bool), GFP_KERNEL);
10419 if (!config->save_crtc_enabled)
10420 return -ENOMEM;
10421
1aa4b628
DV
10422 config->save_encoder_crtcs =
10423 kcalloc(dev->mode_config.num_encoder,
10424 sizeof(struct drm_crtc *), GFP_KERNEL);
10425 if (!config->save_encoder_crtcs)
85f9eb71
DV
10426 return -ENOMEM;
10427
1aa4b628
DV
10428 config->save_connector_encoders =
10429 kcalloc(dev->mode_config.num_connector,
10430 sizeof(struct drm_encoder *), GFP_KERNEL);
10431 if (!config->save_connector_encoders)
85f9eb71
DV
10432 return -ENOMEM;
10433
10434 /* Copy data. Note that driver private data is not affected.
10435 * Should anything bad happen only the expected state is
10436 * restored, not the drivers personal bookkeeping.
10437 */
7668851f 10438 count = 0;
70e1e0ec 10439 for_each_crtc(dev, crtc) {
7668851f
VS
10440 config->save_crtc_enabled[count++] = crtc->enabled;
10441 }
10442
85f9eb71
DV
10443 count = 0;
10444 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10445 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10446 }
10447
10448 count = 0;
10449 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10450 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10451 }
10452
10453 return 0;
10454}
10455
10456static void intel_set_config_restore_state(struct drm_device *dev,
10457 struct intel_set_config *config)
10458{
7668851f 10459 struct intel_crtc *crtc;
9a935856
DV
10460 struct intel_encoder *encoder;
10461 struct intel_connector *connector;
85f9eb71
DV
10462 int count;
10463
7668851f 10464 count = 0;
d3fcc808 10465 for_each_intel_crtc(dev, crtc) {
7668851f 10466 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10467
10468 if (crtc->new_enabled)
10469 crtc->new_config = &crtc->config;
10470 else
10471 crtc->new_config = NULL;
7668851f
VS
10472 }
10473
85f9eb71 10474 count = 0;
9a935856
DV
10475 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10476 encoder->new_crtc =
10477 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10478 }
10479
10480 count = 0;
9a935856
DV
10481 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10482 connector->new_encoder =
10483 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
10484 }
10485}
10486
e3de42b6 10487static bool
2e57f47d 10488is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
10489{
10490 int i;
10491
2e57f47d
CW
10492 if (set->num_connectors == 0)
10493 return false;
10494
10495 if (WARN_ON(set->connectors == NULL))
10496 return false;
10497
10498 for (i = 0; i < set->num_connectors; i++)
10499 if (set->connectors[i]->encoder &&
10500 set->connectors[i]->encoder->crtc == set->crtc &&
10501 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
10502 return true;
10503
10504 return false;
10505}
10506
5e2b584e
DV
10507static void
10508intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10509 struct intel_set_config *config)
10510{
10511
10512 /* We should be able to check here if the fb has the same properties
10513 * and then just flip_or_move it */
2e57f47d
CW
10514 if (is_crtc_connector_off(set)) {
10515 config->mode_changed = true;
f4510a27 10516 } else if (set->crtc->primary->fb != set->fb) {
5e2b584e 10517 /* If we have no fb then treat it as a full mode set */
f4510a27 10518 if (set->crtc->primary->fb == NULL) {
319d9827
JB
10519 struct intel_crtc *intel_crtc =
10520 to_intel_crtc(set->crtc);
10521
d330a953 10522 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
10523 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10524 config->fb_changed = true;
10525 } else {
10526 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10527 config->mode_changed = true;
10528 }
5e2b584e
DV
10529 } else if (set->fb == NULL) {
10530 config->mode_changed = true;
72f4901e 10531 } else if (set->fb->pixel_format !=
f4510a27 10532 set->crtc->primary->fb->pixel_format) {
5e2b584e 10533 config->mode_changed = true;
e3de42b6 10534 } else {
5e2b584e 10535 config->fb_changed = true;
e3de42b6 10536 }
5e2b584e
DV
10537 }
10538
835c5873 10539 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
10540 config->fb_changed = true;
10541
10542 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10543 DRM_DEBUG_KMS("modes are different, full mode set\n");
10544 drm_mode_debug_printmodeline(&set->crtc->mode);
10545 drm_mode_debug_printmodeline(set->mode);
10546 config->mode_changed = true;
10547 }
a1d95703
CW
10548
10549 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10550 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
10551}
10552
2e431051 10553static int
9a935856
DV
10554intel_modeset_stage_output_state(struct drm_device *dev,
10555 struct drm_mode_set *set,
10556 struct intel_set_config *config)
50f56119 10557{
9a935856
DV
10558 struct intel_connector *connector;
10559 struct intel_encoder *encoder;
7668851f 10560 struct intel_crtc *crtc;
f3f08572 10561 int ro;
50f56119 10562
9abdda74 10563 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
10564 * of connectors. For paranoia, double-check this. */
10565 WARN_ON(!set->fb && (set->num_connectors != 0));
10566 WARN_ON(set->fb && (set->num_connectors == 0));
10567
9a935856
DV
10568 list_for_each_entry(connector, &dev->mode_config.connector_list,
10569 base.head) {
10570 /* Otherwise traverse passed in connector list and get encoders
10571 * for them. */
50f56119 10572 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
10573 if (set->connectors[ro] == &connector->base) {
10574 connector->new_encoder = connector->encoder;
50f56119
DV
10575 break;
10576 }
10577 }
10578
9a935856
DV
10579 /* If we disable the crtc, disable all its connectors. Also, if
10580 * the connector is on the changing crtc but not on the new
10581 * connector list, disable it. */
10582 if ((!set->fb || ro == set->num_connectors) &&
10583 connector->base.encoder &&
10584 connector->base.encoder->crtc == set->crtc) {
10585 connector->new_encoder = NULL;
10586
10587 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10588 connector->base.base.id,
10589 drm_get_connector_name(&connector->base));
10590 }
10591
10592
10593 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 10594 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 10595 config->mode_changed = true;
50f56119
DV
10596 }
10597 }
9a935856 10598 /* connector->new_encoder is now updated for all connectors. */
50f56119 10599
9a935856 10600 /* Update crtc of enabled connectors. */
9a935856
DV
10601 list_for_each_entry(connector, &dev->mode_config.connector_list,
10602 base.head) {
7668851f
VS
10603 struct drm_crtc *new_crtc;
10604
9a935856 10605 if (!connector->new_encoder)
50f56119
DV
10606 continue;
10607
9a935856 10608 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
10609
10610 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 10611 if (set->connectors[ro] == &connector->base)
50f56119
DV
10612 new_crtc = set->crtc;
10613 }
10614
10615 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10616 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10617 new_crtc)) {
5e2b584e 10618 return -EINVAL;
50f56119 10619 }
9a935856
DV
10620 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10621
10622 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10623 connector->base.base.id,
10624 drm_get_connector_name(&connector->base),
10625 new_crtc->base.id);
10626 }
10627
10628 /* Check for any encoders that needs to be disabled. */
10629 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10630 base.head) {
5a65f358 10631 int num_connectors = 0;
9a935856
DV
10632 list_for_each_entry(connector,
10633 &dev->mode_config.connector_list,
10634 base.head) {
10635 if (connector->new_encoder == encoder) {
10636 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10637 num_connectors++;
9a935856
DV
10638 }
10639 }
5a65f358
PZ
10640
10641 if (num_connectors == 0)
10642 encoder->new_crtc = NULL;
10643 else if (num_connectors > 1)
10644 return -EINVAL;
10645
9a935856
DV
10646 /* Only now check for crtc changes so we don't miss encoders
10647 * that will be disabled. */
10648 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10649 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10650 config->mode_changed = true;
50f56119
DV
10651 }
10652 }
9a935856 10653 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10654
d3fcc808 10655 for_each_intel_crtc(dev, crtc) {
7668851f
VS
10656 crtc->new_enabled = false;
10657
10658 list_for_each_entry(encoder,
10659 &dev->mode_config.encoder_list,
10660 base.head) {
10661 if (encoder->new_crtc == crtc) {
10662 crtc->new_enabled = true;
10663 break;
10664 }
10665 }
10666
10667 if (crtc->new_enabled != crtc->base.enabled) {
10668 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10669 crtc->new_enabled ? "en" : "dis");
10670 config->mode_changed = true;
10671 }
7bd0a8e7
VS
10672
10673 if (crtc->new_enabled)
10674 crtc->new_config = &crtc->config;
10675 else
10676 crtc->new_config = NULL;
7668851f
VS
10677 }
10678
2e431051
DV
10679 return 0;
10680}
10681
7d00a1f5
VS
10682static void disable_crtc_nofb(struct intel_crtc *crtc)
10683{
10684 struct drm_device *dev = crtc->base.dev;
10685 struct intel_encoder *encoder;
10686 struct intel_connector *connector;
10687
10688 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10689 pipe_name(crtc->pipe));
10690
10691 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10692 if (connector->new_encoder &&
10693 connector->new_encoder->new_crtc == crtc)
10694 connector->new_encoder = NULL;
10695 }
10696
10697 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10698 if (encoder->new_crtc == crtc)
10699 encoder->new_crtc = NULL;
10700 }
10701
10702 crtc->new_enabled = false;
7bd0a8e7 10703 crtc->new_config = NULL;
7d00a1f5
VS
10704}
10705
2e431051
DV
10706static int intel_crtc_set_config(struct drm_mode_set *set)
10707{
10708 struct drm_device *dev;
2e431051
DV
10709 struct drm_mode_set save_set;
10710 struct intel_set_config *config;
10711 int ret;
2e431051 10712
8d3e375e
DV
10713 BUG_ON(!set);
10714 BUG_ON(!set->crtc);
10715 BUG_ON(!set->crtc->helper_private);
2e431051 10716
7e53f3a4
DV
10717 /* Enforce sane interface api - has been abused by the fb helper. */
10718 BUG_ON(!set->mode && set->fb);
10719 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10720
2e431051
DV
10721 if (set->fb) {
10722 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10723 set->crtc->base.id, set->fb->base.id,
10724 (int)set->num_connectors, set->x, set->y);
10725 } else {
10726 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10727 }
10728
10729 dev = set->crtc->dev;
10730
10731 ret = -ENOMEM;
10732 config = kzalloc(sizeof(*config), GFP_KERNEL);
10733 if (!config)
10734 goto out_config;
10735
10736 ret = intel_set_config_save_state(dev, config);
10737 if (ret)
10738 goto out_config;
10739
10740 save_set.crtc = set->crtc;
10741 save_set.mode = &set->crtc->mode;
10742 save_set.x = set->crtc->x;
10743 save_set.y = set->crtc->y;
f4510a27 10744 save_set.fb = set->crtc->primary->fb;
2e431051
DV
10745
10746 /* Compute whether we need a full modeset, only an fb base update or no
10747 * change at all. In the future we might also check whether only the
10748 * mode changed, e.g. for LVDS where we only change the panel fitter in
10749 * such cases. */
10750 intel_set_config_compute_mode_changes(set, config);
10751
9a935856 10752 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10753 if (ret)
10754 goto fail;
10755
5e2b584e 10756 if (config->mode_changed) {
c0c36b94
CW
10757 ret = intel_set_mode(set->crtc, set->mode,
10758 set->x, set->y, set->fb);
5e2b584e 10759 } else if (config->fb_changed) {
4878cae2
VS
10760 intel_crtc_wait_for_pending_flips(set->crtc);
10761
4f660f49 10762 ret = intel_pipe_set_base(set->crtc,
94352cf9 10763 set->x, set->y, set->fb);
7ca51a3a
JB
10764 /*
10765 * In the fastboot case this may be our only check of the
10766 * state after boot. It would be better to only do it on
10767 * the first update, but we don't have a nice way of doing that
10768 * (and really, set_config isn't used much for high freq page
10769 * flipping, so increasing its cost here shouldn't be a big
10770 * deal).
10771 */
d330a953 10772 if (i915.fastboot && ret == 0)
7ca51a3a 10773 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10774 }
10775
2d05eae1 10776 if (ret) {
bf67dfeb
DV
10777 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10778 set->crtc->base.id, ret);
50f56119 10779fail:
2d05eae1 10780 intel_set_config_restore_state(dev, config);
50f56119 10781
7d00a1f5
VS
10782 /*
10783 * HACK: if the pipe was on, but we didn't have a framebuffer,
10784 * force the pipe off to avoid oopsing in the modeset code
10785 * due to fb==NULL. This should only happen during boot since
10786 * we don't yet reconstruct the FB from the hardware state.
10787 */
10788 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10789 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10790
2d05eae1
CW
10791 /* Try to restore the config */
10792 if (config->mode_changed &&
10793 intel_set_mode(save_set.crtc, save_set.mode,
10794 save_set.x, save_set.y, save_set.fb))
10795 DRM_ERROR("failed to restore config after modeset failure\n");
10796 }
50f56119 10797
d9e55608
DV
10798out_config:
10799 intel_set_config_free(config);
50f56119
DV
10800 return ret;
10801}
f6e5b160
CW
10802
10803static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10804 .cursor_set = intel_crtc_cursor_set,
10805 .cursor_move = intel_crtc_cursor_move,
10806 .gamma_set = intel_crtc_gamma_set,
50f56119 10807 .set_config = intel_crtc_set_config,
f6e5b160
CW
10808 .destroy = intel_crtc_destroy,
10809 .page_flip = intel_crtc_page_flip,
10810};
10811
79f689aa
PZ
10812static void intel_cpu_pll_init(struct drm_device *dev)
10813{
affa9354 10814 if (HAS_DDI(dev))
79f689aa
PZ
10815 intel_ddi_pll_init(dev);
10816}
10817
5358901f
DV
10818static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10819 struct intel_shared_dpll *pll,
10820 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10821{
5358901f 10822 uint32_t val;
ee7b9f93 10823
5358901f 10824 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10825 hw_state->dpll = val;
10826 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10827 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10828
10829 return val & DPLL_VCO_ENABLE;
10830}
10831
15bdd4cf
DV
10832static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10833 struct intel_shared_dpll *pll)
10834{
10835 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10836 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10837}
10838
e7b903d2
DV
10839static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10840 struct intel_shared_dpll *pll)
10841{
e7b903d2 10842 /* PCH refclock must be enabled first */
89eff4be 10843 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10844
15bdd4cf
DV
10845 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10846
10847 /* Wait for the clocks to stabilize. */
10848 POSTING_READ(PCH_DPLL(pll->id));
10849 udelay(150);
10850
10851 /* The pixel multiplier can only be updated once the
10852 * DPLL is enabled and the clocks are stable.
10853 *
10854 * So write it again.
10855 */
10856 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10857 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10858 udelay(200);
10859}
10860
10861static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10862 struct intel_shared_dpll *pll)
10863{
10864 struct drm_device *dev = dev_priv->dev;
10865 struct intel_crtc *crtc;
e7b903d2
DV
10866
10867 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 10868 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
10869 if (intel_crtc_to_shared_dpll(crtc) == pll)
10870 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10871 }
10872
15bdd4cf
DV
10873 I915_WRITE(PCH_DPLL(pll->id), 0);
10874 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10875 udelay(200);
10876}
10877
46edb027
DV
10878static char *ibx_pch_dpll_names[] = {
10879 "PCH DPLL A",
10880 "PCH DPLL B",
10881};
10882
7c74ade1 10883static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10884{
e7b903d2 10885 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10886 int i;
10887
7c74ade1 10888 dev_priv->num_shared_dpll = 2;
ee7b9f93 10889
e72f9fbf 10890 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10891 dev_priv->shared_dplls[i].id = i;
10892 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10893 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10894 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10895 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10896 dev_priv->shared_dplls[i].get_hw_state =
10897 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10898 }
10899}
10900
7c74ade1
DV
10901static void intel_shared_dpll_init(struct drm_device *dev)
10902{
e7b903d2 10903 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10904
10905 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10906 ibx_pch_dpll_init(dev);
10907 else
10908 dev_priv->num_shared_dpll = 0;
10909
10910 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10911}
10912
b358d0a6 10913static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10914{
fbee40df 10915 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
10916 struct intel_crtc *intel_crtc;
10917 int i;
10918
955382f3 10919 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10920 if (intel_crtc == NULL)
10921 return;
10922
10923 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10924
10925 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10926 for (i = 0; i < 256; i++) {
10927 intel_crtc->lut_r[i] = i;
10928 intel_crtc->lut_g[i] = i;
10929 intel_crtc->lut_b[i] = i;
10930 }
10931
1f1c2e24
VS
10932 /*
10933 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10934 * is hooked to plane B. Hence we want plane A feeding pipe B.
10935 */
80824003
JB
10936 intel_crtc->pipe = pipe;
10937 intel_crtc->plane = pipe;
3a77c4c4 10938 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10939 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10940 intel_crtc->plane = !pipe;
80824003
JB
10941 }
10942
8d7849db
VS
10943 init_waitqueue_head(&intel_crtc->vbl_wait);
10944
22fd0fab
JB
10945 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10946 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10947 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10948 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10949
79e53945 10950 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10951}
10952
752aa88a
JB
10953enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10954{
10955 struct drm_encoder *encoder = connector->base.encoder;
10956
10957 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10958
10959 if (!encoder)
10960 return INVALID_PIPE;
10961
10962 return to_intel_crtc(encoder->crtc)->pipe;
10963}
10964
08d7b3d1 10965int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10966 struct drm_file *file)
08d7b3d1 10967{
08d7b3d1 10968 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10969 struct drm_mode_object *drmmode_obj;
10970 struct intel_crtc *crtc;
08d7b3d1 10971
1cff8f6b
DV
10972 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10973 return -ENODEV;
08d7b3d1 10974
c05422d5
DV
10975 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10976 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10977
c05422d5 10978 if (!drmmode_obj) {
08d7b3d1 10979 DRM_ERROR("no such CRTC id\n");
3f2c2057 10980 return -ENOENT;
08d7b3d1
CW
10981 }
10982
c05422d5
DV
10983 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10984 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10985
c05422d5 10986 return 0;
08d7b3d1
CW
10987}
10988
66a9278e 10989static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10990{
66a9278e
DV
10991 struct drm_device *dev = encoder->base.dev;
10992 struct intel_encoder *source_encoder;
79e53945 10993 int index_mask = 0;
79e53945
JB
10994 int entry = 0;
10995
66a9278e
DV
10996 list_for_each_entry(source_encoder,
10997 &dev->mode_config.encoder_list, base.head) {
bc079e8b 10998 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
10999 index_mask |= (1 << entry);
11000
79e53945
JB
11001 entry++;
11002 }
4ef69c7a 11003
79e53945
JB
11004 return index_mask;
11005}
11006
4d302442
CW
11007static bool has_edp_a(struct drm_device *dev)
11008{
11009 struct drm_i915_private *dev_priv = dev->dev_private;
11010
11011 if (!IS_MOBILE(dev))
11012 return false;
11013
11014 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11015 return false;
11016
e3589908 11017 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
11018 return false;
11019
11020 return true;
11021}
11022
ba0fbca4
DL
11023const char *intel_output_name(int output)
11024{
11025 static const char *names[] = {
11026 [INTEL_OUTPUT_UNUSED] = "Unused",
11027 [INTEL_OUTPUT_ANALOG] = "Analog",
11028 [INTEL_OUTPUT_DVO] = "DVO",
11029 [INTEL_OUTPUT_SDVO] = "SDVO",
11030 [INTEL_OUTPUT_LVDS] = "LVDS",
11031 [INTEL_OUTPUT_TVOUT] = "TV",
11032 [INTEL_OUTPUT_HDMI] = "HDMI",
11033 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11034 [INTEL_OUTPUT_EDP] = "eDP",
11035 [INTEL_OUTPUT_DSI] = "DSI",
11036 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11037 };
11038
11039 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11040 return "Invalid";
11041
11042 return names[output];
11043}
11044
79e53945
JB
11045static void intel_setup_outputs(struct drm_device *dev)
11046{
725e30ad 11047 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 11048 struct intel_encoder *encoder;
cb0953d7 11049 bool dpd_is_edp = false;
79e53945 11050
c9093354 11051 intel_lvds_init(dev);
79e53945 11052
7895a81d 11053 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev))
79935fca 11054 intel_crt_init(dev);
cb0953d7 11055
affa9354 11056 if (HAS_DDI(dev)) {
0e72a5b5
ED
11057 int found;
11058
11059 /* Haswell uses DDI functions to detect digital outputs */
11060 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11061 /* DDI A only supports eDP */
11062 if (found)
11063 intel_ddi_init(dev, PORT_A);
11064
11065 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11066 * register */
11067 found = I915_READ(SFUSE_STRAP);
11068
11069 if (found & SFUSE_STRAP_DDIB_DETECTED)
11070 intel_ddi_init(dev, PORT_B);
11071 if (found & SFUSE_STRAP_DDIC_DETECTED)
11072 intel_ddi_init(dev, PORT_C);
11073 if (found & SFUSE_STRAP_DDID_DETECTED)
11074 intel_ddi_init(dev, PORT_D);
11075 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 11076 int found;
5d8a7752 11077 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
11078
11079 if (has_edp_a(dev))
11080 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 11081
dc0fa718 11082 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 11083 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 11084 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 11085 if (!found)
e2debe91 11086 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 11087 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 11088 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
11089 }
11090
dc0fa718 11091 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 11092 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 11093
dc0fa718 11094 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 11095 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 11096
5eb08b69 11097 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 11098 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 11099
270b3042 11100 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 11101 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 11102 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
11103 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11104 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11105 PORT_B);
11106 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11107 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11108 }
11109
6f6005a5
JB
11110 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11111 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11112 PORT_C);
11113 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 11114 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 11115 }
19c03924 11116
9418c1f1
VS
11117 if (IS_CHERRYVIEW(dev)) {
11118 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11119 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11120 PORT_D);
11121 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11122 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11123 }
11124 }
11125
3cfca973 11126 intel_dsi_init(dev);
103a196f 11127 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 11128 bool found = false;
7d57382e 11129
e2debe91 11130 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 11131 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 11132 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
11133 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11134 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 11135 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 11136 }
27185ae1 11137
e7281eab 11138 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 11139 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 11140 }
13520b05
KH
11141
11142 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 11143
e2debe91 11144 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 11145 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 11146 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 11147 }
27185ae1 11148
e2debe91 11149 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 11150
b01f2c3a
JB
11151 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11152 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 11153 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 11154 }
e7281eab 11155 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 11156 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 11157 }
27185ae1 11158
b01f2c3a 11159 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 11160 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 11161 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 11162 } else if (IS_GEN2(dev))
79e53945
JB
11163 intel_dvo_init(dev);
11164
103a196f 11165 if (SUPPORTS_TV(dev))
79e53945
JB
11166 intel_tv_init(dev);
11167
4ef69c7a
CW
11168 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11169 encoder->base.possible_crtcs = encoder->crtc_mask;
11170 encoder->base.possible_clones =
66a9278e 11171 intel_encoder_clones(encoder);
79e53945 11172 }
47356eb6 11173
dde86e2d 11174 intel_init_pch_refclk(dev);
270b3042
DV
11175
11176 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
11177}
11178
11179static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11180{
11181 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 11182
ef2d633e
DV
11183 drm_framebuffer_cleanup(fb);
11184 WARN_ON(!intel_fb->obj->framebuffer_references--);
11185 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
11186 kfree(intel_fb);
11187}
11188
11189static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 11190 struct drm_file *file,
79e53945
JB
11191 unsigned int *handle)
11192{
11193 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 11194 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 11195
05394f39 11196 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
11197}
11198
11199static const struct drm_framebuffer_funcs intel_fb_funcs = {
11200 .destroy = intel_user_framebuffer_destroy,
11201 .create_handle = intel_user_framebuffer_create_handle,
11202};
11203
b5ea642a
DV
11204static int intel_framebuffer_init(struct drm_device *dev,
11205 struct intel_framebuffer *intel_fb,
11206 struct drm_mode_fb_cmd2 *mode_cmd,
11207 struct drm_i915_gem_object *obj)
79e53945 11208{
a57ce0b2 11209 int aligned_height;
a35cdaa0 11210 int pitch_limit;
79e53945
JB
11211 int ret;
11212
dd4916c5
DV
11213 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11214
c16ed4be
CW
11215 if (obj->tiling_mode == I915_TILING_Y) {
11216 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 11217 return -EINVAL;
c16ed4be 11218 }
57cd6508 11219
c16ed4be
CW
11220 if (mode_cmd->pitches[0] & 63) {
11221 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11222 mode_cmd->pitches[0]);
57cd6508 11223 return -EINVAL;
c16ed4be 11224 }
57cd6508 11225
a35cdaa0
CW
11226 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11227 pitch_limit = 32*1024;
11228 } else if (INTEL_INFO(dev)->gen >= 4) {
11229 if (obj->tiling_mode)
11230 pitch_limit = 16*1024;
11231 else
11232 pitch_limit = 32*1024;
11233 } else if (INTEL_INFO(dev)->gen >= 3) {
11234 if (obj->tiling_mode)
11235 pitch_limit = 8*1024;
11236 else
11237 pitch_limit = 16*1024;
11238 } else
11239 /* XXX DSPC is limited to 4k tiled */
11240 pitch_limit = 8*1024;
11241
11242 if (mode_cmd->pitches[0] > pitch_limit) {
11243 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11244 obj->tiling_mode ? "tiled" : "linear",
11245 mode_cmd->pitches[0], pitch_limit);
5d7bd705 11246 return -EINVAL;
c16ed4be 11247 }
5d7bd705
VS
11248
11249 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
11250 mode_cmd->pitches[0] != obj->stride) {
11251 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11252 mode_cmd->pitches[0], obj->stride);
5d7bd705 11253 return -EINVAL;
c16ed4be 11254 }
5d7bd705 11255
57779d06 11256 /* Reject formats not supported by any plane early. */
308e5bcb 11257 switch (mode_cmd->pixel_format) {
57779d06 11258 case DRM_FORMAT_C8:
04b3924d
VS
11259 case DRM_FORMAT_RGB565:
11260 case DRM_FORMAT_XRGB8888:
11261 case DRM_FORMAT_ARGB8888:
57779d06
VS
11262 break;
11263 case DRM_FORMAT_XRGB1555:
11264 case DRM_FORMAT_ARGB1555:
c16ed4be 11265 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
11266 DRM_DEBUG("unsupported pixel format: %s\n",
11267 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11268 return -EINVAL;
c16ed4be 11269 }
57779d06
VS
11270 break;
11271 case DRM_FORMAT_XBGR8888:
11272 case DRM_FORMAT_ABGR8888:
04b3924d
VS
11273 case DRM_FORMAT_XRGB2101010:
11274 case DRM_FORMAT_ARGB2101010:
57779d06
VS
11275 case DRM_FORMAT_XBGR2101010:
11276 case DRM_FORMAT_ABGR2101010:
c16ed4be 11277 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
11278 DRM_DEBUG("unsupported pixel format: %s\n",
11279 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11280 return -EINVAL;
c16ed4be 11281 }
b5626747 11282 break;
04b3924d
VS
11283 case DRM_FORMAT_YUYV:
11284 case DRM_FORMAT_UYVY:
11285 case DRM_FORMAT_YVYU:
11286 case DRM_FORMAT_VYUY:
c16ed4be 11287 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
11288 DRM_DEBUG("unsupported pixel format: %s\n",
11289 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11290 return -EINVAL;
c16ed4be 11291 }
57cd6508
CW
11292 break;
11293 default:
4ee62c76
VS
11294 DRM_DEBUG("unsupported pixel format: %s\n",
11295 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
11296 return -EINVAL;
11297 }
11298
90f9a336
VS
11299 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11300 if (mode_cmd->offsets[0] != 0)
11301 return -EINVAL;
11302
a57ce0b2
JB
11303 aligned_height = intel_align_height(dev, mode_cmd->height,
11304 obj->tiling_mode);
53155c0a
DV
11305 /* FIXME drm helper for size checks (especially planar formats)? */
11306 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11307 return -EINVAL;
11308
c7d73f6a
DV
11309 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11310 intel_fb->obj = obj;
80075d49 11311 intel_fb->obj->framebuffer_references++;
c7d73f6a 11312
79e53945
JB
11313 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11314 if (ret) {
11315 DRM_ERROR("framebuffer init failed %d\n", ret);
11316 return ret;
11317 }
11318
79e53945
JB
11319 return 0;
11320}
11321
79e53945
JB
11322static struct drm_framebuffer *
11323intel_user_framebuffer_create(struct drm_device *dev,
11324 struct drm_file *filp,
308e5bcb 11325 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 11326{
05394f39 11327 struct drm_i915_gem_object *obj;
79e53945 11328
308e5bcb
JB
11329 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11330 mode_cmd->handles[0]));
c8725226 11331 if (&obj->base == NULL)
cce13ff7 11332 return ERR_PTR(-ENOENT);
79e53945 11333
d2dff872 11334 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
11335}
11336
4520f53a 11337#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 11338static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
11339{
11340}
11341#endif
11342
79e53945 11343static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 11344 .fb_create = intel_user_framebuffer_create,
0632fef6 11345 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
11346};
11347
e70236a8
JB
11348/* Set up chip specific display functions */
11349static void intel_init_display(struct drm_device *dev)
11350{
11351 struct drm_i915_private *dev_priv = dev->dev_private;
11352
ee9300bb
DV
11353 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11354 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
11355 else if (IS_CHERRYVIEW(dev))
11356 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
11357 else if (IS_VALLEYVIEW(dev))
11358 dev_priv->display.find_dpll = vlv_find_best_dpll;
11359 else if (IS_PINEVIEW(dev))
11360 dev_priv->display.find_dpll = pnv_find_best_dpll;
11361 else
11362 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11363
affa9354 11364 if (HAS_DDI(dev)) {
0e8ffe1b 11365 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 11366 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 11367 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
11368 dev_priv->display.crtc_enable = haswell_crtc_enable;
11369 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 11370 dev_priv->display.off = haswell_crtc_off;
262ca2b0
MR
11371 dev_priv->display.update_primary_plane =
11372 ironlake_update_primary_plane;
09b4ddf9 11373 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 11374 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 11375 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 11376 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
11377 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11378 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 11379 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
11380 dev_priv->display.update_primary_plane =
11381 ironlake_update_primary_plane;
89b667f8
JB
11382 } else if (IS_VALLEYVIEW(dev)) {
11383 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11384 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
11385 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11386 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11387 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11388 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11389 dev_priv->display.update_primary_plane =
11390 i9xx_update_primary_plane;
f564048e 11391 } else {
0e8ffe1b 11392 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11393 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 11394 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
11395 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11396 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 11397 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11398 dev_priv->display.update_primary_plane =
11399 i9xx_update_primary_plane;
f564048e 11400 }
e70236a8 11401
e70236a8 11402 /* Returns the core display clock speed */
25eb05fc
JB
11403 if (IS_VALLEYVIEW(dev))
11404 dev_priv->display.get_display_clock_speed =
11405 valleyview_get_display_clock_speed;
11406 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
11407 dev_priv->display.get_display_clock_speed =
11408 i945_get_display_clock_speed;
11409 else if (IS_I915G(dev))
11410 dev_priv->display.get_display_clock_speed =
11411 i915_get_display_clock_speed;
257a7ffc 11412 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
11413 dev_priv->display.get_display_clock_speed =
11414 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
11415 else if (IS_PINEVIEW(dev))
11416 dev_priv->display.get_display_clock_speed =
11417 pnv_get_display_clock_speed;
e70236a8
JB
11418 else if (IS_I915GM(dev))
11419 dev_priv->display.get_display_clock_speed =
11420 i915gm_get_display_clock_speed;
11421 else if (IS_I865G(dev))
11422 dev_priv->display.get_display_clock_speed =
11423 i865_get_display_clock_speed;
f0f8a9ce 11424 else if (IS_I85X(dev))
e70236a8
JB
11425 dev_priv->display.get_display_clock_speed =
11426 i855_get_display_clock_speed;
11427 else /* 852, 830 */
11428 dev_priv->display.get_display_clock_speed =
11429 i830_get_display_clock_speed;
11430
7f8a8569 11431 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 11432 if (IS_GEN5(dev)) {
674cf967 11433 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 11434 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 11435 } else if (IS_GEN6(dev)) {
674cf967 11436 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 11437 dev_priv->display.write_eld = ironlake_write_eld;
9a952a0d
PZ
11438 dev_priv->display.modeset_global_resources =
11439 snb_modeset_global_resources;
357555c0
JB
11440 } else if (IS_IVYBRIDGE(dev)) {
11441 /* FIXME: detect B0+ stepping and use auto training */
11442 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 11443 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
11444 dev_priv->display.modeset_global_resources =
11445 ivb_modeset_global_resources;
4e0bbc31 11446 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 11447 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 11448 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
11449 dev_priv->display.modeset_global_resources =
11450 haswell_modeset_global_resources;
a0e63c22 11451 }
6067aaea 11452 } else if (IS_G4X(dev)) {
e0dac65e 11453 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
11454 } else if (IS_VALLEYVIEW(dev)) {
11455 dev_priv->display.modeset_global_resources =
11456 valleyview_modeset_global_resources;
9ca2fe73 11457 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 11458 }
8c9f3aaf
JB
11459
11460 /* Default just returns -ENODEV to indicate unsupported */
11461 dev_priv->display.queue_flip = intel_default_queue_flip;
11462
11463 switch (INTEL_INFO(dev)->gen) {
11464 case 2:
11465 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11466 break;
11467
11468 case 3:
11469 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11470 break;
11471
11472 case 4:
11473 case 5:
11474 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11475 break;
11476
11477 case 6:
11478 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11479 break;
7c9017e5 11480 case 7:
4e0bbc31 11481 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
11482 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11483 break;
8c9f3aaf 11484 }
7bd688cd
JN
11485
11486 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
11487}
11488
b690e96c
JB
11489/*
11490 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11491 * resume, or other times. This quirk makes sure that's the case for
11492 * affected systems.
11493 */
0206e353 11494static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
11495{
11496 struct drm_i915_private *dev_priv = dev->dev_private;
11497
11498 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 11499 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
11500}
11501
435793df
KP
11502/*
11503 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11504 */
11505static void quirk_ssc_force_disable(struct drm_device *dev)
11506{
11507 struct drm_i915_private *dev_priv = dev->dev_private;
11508 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 11509 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
11510}
11511
4dca20ef 11512/*
5a15ab5b
CE
11513 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11514 * brightness value
4dca20ef
CE
11515 */
11516static void quirk_invert_brightness(struct drm_device *dev)
11517{
11518 struct drm_i915_private *dev_priv = dev->dev_private;
11519 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 11520 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
11521}
11522
b690e96c
JB
11523struct intel_quirk {
11524 int device;
11525 int subsystem_vendor;
11526 int subsystem_device;
11527 void (*hook)(struct drm_device *dev);
11528};
11529
5f85f176
EE
11530/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11531struct intel_dmi_quirk {
11532 void (*hook)(struct drm_device *dev);
11533 const struct dmi_system_id (*dmi_id_list)[];
11534};
11535
11536static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11537{
11538 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11539 return 1;
11540}
11541
11542static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11543 {
11544 .dmi_id_list = &(const struct dmi_system_id[]) {
11545 {
11546 .callback = intel_dmi_reverse_brightness,
11547 .ident = "NCR Corporation",
11548 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11549 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11550 },
11551 },
11552 { } /* terminating entry */
11553 },
11554 .hook = quirk_invert_brightness,
11555 },
11556};
11557
c43b5634 11558static struct intel_quirk intel_quirks[] = {
b690e96c 11559 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 11560 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 11561
b690e96c
JB
11562 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11563 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11564
b690e96c
JB
11565 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11566 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11567
a4945f95 11568 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 11569 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
11570
11571 /* Lenovo U160 cannot use SSC on LVDS */
11572 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
11573
11574 /* Sony Vaio Y cannot use SSC on LVDS */
11575 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 11576
be505f64
AH
11577 /* Acer Aspire 5734Z must invert backlight brightness */
11578 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11579
11580 /* Acer/eMachines G725 */
11581 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11582
11583 /* Acer/eMachines e725 */
11584 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11585
11586 /* Acer/Packard Bell NCL20 */
11587 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11588
11589 /* Acer Aspire 4736Z */
11590 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
11591
11592 /* Acer Aspire 5336 */
11593 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
11594};
11595
11596static void intel_init_quirks(struct drm_device *dev)
11597{
11598 struct pci_dev *d = dev->pdev;
11599 int i;
11600
11601 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11602 struct intel_quirk *q = &intel_quirks[i];
11603
11604 if (d->device == q->device &&
11605 (d->subsystem_vendor == q->subsystem_vendor ||
11606 q->subsystem_vendor == PCI_ANY_ID) &&
11607 (d->subsystem_device == q->subsystem_device ||
11608 q->subsystem_device == PCI_ANY_ID))
11609 q->hook(dev);
11610 }
5f85f176
EE
11611 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11612 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11613 intel_dmi_quirks[i].hook(dev);
11614 }
b690e96c
JB
11615}
11616
9cce37f4
JB
11617/* Disable the VGA plane that we never use */
11618static void i915_disable_vga(struct drm_device *dev)
11619{
11620 struct drm_i915_private *dev_priv = dev->dev_private;
11621 u8 sr1;
766aa1c4 11622 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 11623
2b37c616 11624 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 11625 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 11626 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
11627 sr1 = inb(VGA_SR_DATA);
11628 outb(sr1 | 1<<5, VGA_SR_DATA);
11629 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11630 udelay(300);
11631
11632 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11633 POSTING_READ(vga_reg);
11634}
11635
f817586c
DV
11636void intel_modeset_init_hw(struct drm_device *dev)
11637{
a8f78b58
ED
11638 intel_prepare_ddi(dev);
11639
f817586c
DV
11640 intel_init_clock_gating(dev);
11641
5382f5f3 11642 intel_reset_dpio(dev);
40e9cf64 11643
8090c6b9 11644 intel_enable_gt_powersave(dev);
f817586c
DV
11645}
11646
7d708ee4
ID
11647void intel_modeset_suspend_hw(struct drm_device *dev)
11648{
11649 intel_suspend_hw(dev);
11650}
11651
79e53945
JB
11652void intel_modeset_init(struct drm_device *dev)
11653{
652c393a 11654 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11655 int sprite, ret;
8cc87b75 11656 enum pipe pipe;
46f297fb 11657 struct intel_crtc *crtc;
79e53945
JB
11658
11659 drm_mode_config_init(dev);
11660
11661 dev->mode_config.min_width = 0;
11662 dev->mode_config.min_height = 0;
11663
019d96cb
DA
11664 dev->mode_config.preferred_depth = 24;
11665 dev->mode_config.prefer_shadow = 1;
11666
e6ecefaa 11667 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11668
b690e96c
JB
11669 intel_init_quirks(dev);
11670
1fa61106
ED
11671 intel_init_pm(dev);
11672
e3c74757
BW
11673 if (INTEL_INFO(dev)->num_pipes == 0)
11674 return;
11675
e70236a8
JB
11676 intel_init_display(dev);
11677
a6c45cf0
CW
11678 if (IS_GEN2(dev)) {
11679 dev->mode_config.max_width = 2048;
11680 dev->mode_config.max_height = 2048;
11681 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11682 dev->mode_config.max_width = 4096;
11683 dev->mode_config.max_height = 4096;
79e53945 11684 } else {
a6c45cf0
CW
11685 dev->mode_config.max_width = 8192;
11686 dev->mode_config.max_height = 8192;
79e53945 11687 }
068be561
DL
11688
11689 if (IS_GEN2(dev)) {
11690 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11691 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11692 } else {
11693 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11694 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11695 }
11696
5d4545ae 11697 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11698
28c97730 11699 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11700 INTEL_INFO(dev)->num_pipes,
11701 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11702
8cc87b75
DL
11703 for_each_pipe(pipe) {
11704 intel_crtc_init(dev, pipe);
1fe47785
DL
11705 for_each_sprite(pipe, sprite) {
11706 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11707 if (ret)
06da8da2 11708 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11709 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11710 }
79e53945
JB
11711 }
11712
f42bb70d 11713 intel_init_dpio(dev);
5382f5f3 11714 intel_reset_dpio(dev);
f42bb70d 11715
79f689aa 11716 intel_cpu_pll_init(dev);
e72f9fbf 11717 intel_shared_dpll_init(dev);
ee7b9f93 11718
9cce37f4
JB
11719 /* Just disable it once at startup */
11720 i915_disable_vga(dev);
79e53945 11721 intel_setup_outputs(dev);
11be49eb
CW
11722
11723 /* Just in case the BIOS is doing something questionable. */
11724 intel_disable_fbc(dev);
fa9fa083 11725
8b687df4 11726 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11727 intel_modeset_setup_hw_state(dev, false);
8b687df4 11728 mutex_unlock(&dev->mode_config.mutex);
46f297fb 11729
d3fcc808 11730 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
11731 if (!crtc->active)
11732 continue;
11733
46f297fb 11734 /*
46f297fb
JB
11735 * Note that reserving the BIOS fb up front prevents us
11736 * from stuffing other stolen allocations like the ring
11737 * on top. This prevents some ugliness at boot time, and
11738 * can even allow for smooth boot transitions if the BIOS
11739 * fb is large enough for the active pipe configuration.
11740 */
11741 if (dev_priv->display.get_plane_config) {
11742 dev_priv->display.get_plane_config(crtc,
11743 &crtc->plane_config);
11744 /*
11745 * If the fb is shared between multiple heads, we'll
11746 * just get the first one.
11747 */
484b41dd 11748 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 11749 }
46f297fb 11750 }
2c7111db
CW
11751}
11752
24929352
DV
11753static void
11754intel_connector_break_all_links(struct intel_connector *connector)
11755{
11756 connector->base.dpms = DRM_MODE_DPMS_OFF;
11757 connector->base.encoder = NULL;
11758 connector->encoder->connectors_active = false;
11759 connector->encoder->base.crtc = NULL;
11760}
11761
7fad798e
DV
11762static void intel_enable_pipe_a(struct drm_device *dev)
11763{
11764 struct intel_connector *connector;
11765 struct drm_connector *crt = NULL;
11766 struct intel_load_detect_pipe load_detect_temp;
11767
11768 /* We can't just switch on the pipe A, we need to set things up with a
11769 * proper mode and output configuration. As a gross hack, enable pipe A
11770 * by enabling the load detect pipe once. */
11771 list_for_each_entry(connector,
11772 &dev->mode_config.connector_list,
11773 base.head) {
11774 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11775 crt = &connector->base;
11776 break;
11777 }
11778 }
11779
11780 if (!crt)
11781 return;
11782
11783 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11784 intel_release_load_detect_pipe(crt, &load_detect_temp);
11785
652c393a 11786
7fad798e
DV
11787}
11788
fa555837
DV
11789static bool
11790intel_check_plane_mapping(struct intel_crtc *crtc)
11791{
7eb552ae
BW
11792 struct drm_device *dev = crtc->base.dev;
11793 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11794 u32 reg, val;
11795
7eb552ae 11796 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11797 return true;
11798
11799 reg = DSPCNTR(!crtc->plane);
11800 val = I915_READ(reg);
11801
11802 if ((val & DISPLAY_PLANE_ENABLE) &&
11803 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11804 return false;
11805
11806 return true;
11807}
11808
24929352
DV
11809static void intel_sanitize_crtc(struct intel_crtc *crtc)
11810{
11811 struct drm_device *dev = crtc->base.dev;
11812 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11813 u32 reg;
24929352 11814
24929352 11815 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11816 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11817 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11818
11819 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11820 * disable the crtc (and hence change the state) if it is wrong. Note
11821 * that gen4+ has a fixed plane -> pipe mapping. */
11822 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11823 struct intel_connector *connector;
11824 bool plane;
11825
24929352
DV
11826 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11827 crtc->base.base.id);
11828
11829 /* Pipe has the wrong plane attached and the plane is active.
11830 * Temporarily change the plane mapping and disable everything
11831 * ... */
11832 plane = crtc->plane;
11833 crtc->plane = !plane;
11834 dev_priv->display.crtc_disable(&crtc->base);
11835 crtc->plane = plane;
11836
11837 /* ... and break all links. */
11838 list_for_each_entry(connector, &dev->mode_config.connector_list,
11839 base.head) {
11840 if (connector->encoder->base.crtc != &crtc->base)
11841 continue;
11842
11843 intel_connector_break_all_links(connector);
11844 }
11845
11846 WARN_ON(crtc->active);
11847 crtc->base.enabled = false;
11848 }
24929352 11849
7fad798e
DV
11850 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11851 crtc->pipe == PIPE_A && !crtc->active) {
11852 /* BIOS forgot to enable pipe A, this mostly happens after
11853 * resume. Force-enable the pipe to fix this, the update_dpms
11854 * call below we restore the pipe to the right state, but leave
11855 * the required bits on. */
11856 intel_enable_pipe_a(dev);
11857 }
11858
24929352
DV
11859 /* Adjust the state of the output pipe according to whether we
11860 * have active connectors/encoders. */
11861 intel_crtc_update_dpms(&crtc->base);
11862
11863 if (crtc->active != crtc->base.enabled) {
11864 struct intel_encoder *encoder;
11865
11866 /* This can happen either due to bugs in the get_hw_state
11867 * functions or because the pipe is force-enabled due to the
11868 * pipe A quirk. */
11869 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11870 crtc->base.base.id,
11871 crtc->base.enabled ? "enabled" : "disabled",
11872 crtc->active ? "enabled" : "disabled");
11873
11874 crtc->base.enabled = crtc->active;
11875
11876 /* Because we only establish the connector -> encoder ->
11877 * crtc links if something is active, this means the
11878 * crtc is now deactivated. Break the links. connector
11879 * -> encoder links are only establish when things are
11880 * actually up, hence no need to break them. */
11881 WARN_ON(crtc->active);
11882
11883 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11884 WARN_ON(encoder->connectors_active);
11885 encoder->base.crtc = NULL;
11886 }
11887 }
4cc31489
DV
11888 if (crtc->active) {
11889 /*
11890 * We start out with underrun reporting disabled to avoid races.
11891 * For correct bookkeeping mark this on active crtcs.
11892 *
11893 * No protection against concurrent access is required - at
11894 * worst a fifo underrun happens which also sets this to false.
11895 */
11896 crtc->cpu_fifo_underrun_disabled = true;
11897 crtc->pch_fifo_underrun_disabled = true;
11898 }
24929352
DV
11899}
11900
11901static void intel_sanitize_encoder(struct intel_encoder *encoder)
11902{
11903 struct intel_connector *connector;
11904 struct drm_device *dev = encoder->base.dev;
11905
11906 /* We need to check both for a crtc link (meaning that the
11907 * encoder is active and trying to read from a pipe) and the
11908 * pipe itself being active. */
11909 bool has_active_crtc = encoder->base.crtc &&
11910 to_intel_crtc(encoder->base.crtc)->active;
11911
11912 if (encoder->connectors_active && !has_active_crtc) {
11913 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11914 encoder->base.base.id,
11915 drm_get_encoder_name(&encoder->base));
11916
11917 /* Connector is active, but has no active pipe. This is
11918 * fallout from our resume register restoring. Disable
11919 * the encoder manually again. */
11920 if (encoder->base.crtc) {
11921 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11922 encoder->base.base.id,
11923 drm_get_encoder_name(&encoder->base));
11924 encoder->disable(encoder);
11925 }
11926
11927 /* Inconsistent output/port/pipe state happens presumably due to
11928 * a bug in one of the get_hw_state functions. Or someplace else
11929 * in our code, like the register restore mess on resume. Clamp
11930 * things to off as a safer default. */
11931 list_for_each_entry(connector,
11932 &dev->mode_config.connector_list,
11933 base.head) {
11934 if (connector->encoder != encoder)
11935 continue;
11936
11937 intel_connector_break_all_links(connector);
11938 }
11939 }
11940 /* Enabled encoders without active connectors will be fixed in
11941 * the crtc fixup. */
11942}
11943
04098753 11944void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11945{
11946 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11947 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11948
04098753
ID
11949 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11950 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11951 i915_disable_vga(dev);
11952 }
11953}
11954
11955void i915_redisable_vga(struct drm_device *dev)
11956{
11957 struct drm_i915_private *dev_priv = dev->dev_private;
11958
8dc8a27c
PZ
11959 /* This function can be called both from intel_modeset_setup_hw_state or
11960 * at a very early point in our resume sequence, where the power well
11961 * structures are not yet restored. Since this function is at a very
11962 * paranoid "someone might have enabled VGA while we were not looking"
11963 * level, just check if the power well is enabled instead of trying to
11964 * follow the "don't touch the power well if we don't need it" policy
11965 * the rest of the driver uses. */
04098753 11966 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11967 return;
11968
04098753 11969 i915_redisable_vga_power_on(dev);
0fde901f
KM
11970}
11971
98ec7739
VS
11972static bool primary_get_hw_state(struct intel_crtc *crtc)
11973{
11974 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11975
11976 if (!crtc->active)
11977 return false;
11978
11979 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11980}
11981
30e984df 11982static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11983{
11984 struct drm_i915_private *dev_priv = dev->dev_private;
11985 enum pipe pipe;
24929352
DV
11986 struct intel_crtc *crtc;
11987 struct intel_encoder *encoder;
11988 struct intel_connector *connector;
5358901f 11989 int i;
24929352 11990
d3fcc808 11991 for_each_intel_crtc(dev, crtc) {
88adfff1 11992 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11993
9953599b
DV
11994 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11995
0e8ffe1b
DV
11996 crtc->active = dev_priv->display.get_pipe_config(crtc,
11997 &crtc->config);
24929352
DV
11998
11999 crtc->base.enabled = crtc->active;
98ec7739 12000 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
12001
12002 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12003 crtc->base.base.id,
12004 crtc->active ? "enabled" : "disabled");
12005 }
12006
5358901f 12007 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 12008 if (HAS_DDI(dev))
6441ab5f
PZ
12009 intel_ddi_setup_hw_pll_state(dev);
12010
5358901f
DV
12011 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12012 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12013
12014 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12015 pll->active = 0;
d3fcc808 12016 for_each_intel_crtc(dev, crtc) {
5358901f
DV
12017 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12018 pll->active++;
12019 }
12020 pll->refcount = pll->active;
12021
35c95375
DV
12022 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12023 pll->name, pll->refcount, pll->on);
5358901f
DV
12024 }
12025
24929352
DV
12026 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12027 base.head) {
12028 pipe = 0;
12029
12030 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
12031 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12032 encoder->base.crtc = &crtc->base;
1d37b689 12033 encoder->get_config(encoder, &crtc->config);
24929352
DV
12034 } else {
12035 encoder->base.crtc = NULL;
12036 }
12037
12038 encoder->connectors_active = false;
6f2bcceb 12039 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
12040 encoder->base.base.id,
12041 drm_get_encoder_name(&encoder->base),
12042 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 12043 pipe_name(pipe));
24929352
DV
12044 }
12045
12046 list_for_each_entry(connector, &dev->mode_config.connector_list,
12047 base.head) {
12048 if (connector->get_hw_state(connector)) {
12049 connector->base.dpms = DRM_MODE_DPMS_ON;
12050 connector->encoder->connectors_active = true;
12051 connector->base.encoder = &connector->encoder->base;
12052 } else {
12053 connector->base.dpms = DRM_MODE_DPMS_OFF;
12054 connector->base.encoder = NULL;
12055 }
12056 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12057 connector->base.base.id,
12058 drm_get_connector_name(&connector->base),
12059 connector->base.encoder ? "enabled" : "disabled");
12060 }
30e984df
DV
12061}
12062
12063/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12064 * and i915 state tracking structures. */
12065void intel_modeset_setup_hw_state(struct drm_device *dev,
12066 bool force_restore)
12067{
12068 struct drm_i915_private *dev_priv = dev->dev_private;
12069 enum pipe pipe;
30e984df
DV
12070 struct intel_crtc *crtc;
12071 struct intel_encoder *encoder;
35c95375 12072 int i;
30e984df
DV
12073
12074 intel_modeset_readout_hw_state(dev);
24929352 12075
babea61d
JB
12076 /*
12077 * Now that we have the config, copy it to each CRTC struct
12078 * Note that this could go away if we move to using crtc_config
12079 * checking everywhere.
12080 */
d3fcc808 12081 for_each_intel_crtc(dev, crtc) {
d330a953 12082 if (crtc->active && i915.fastboot) {
f6a83288 12083 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
12084 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12085 crtc->base.base.id);
12086 drm_mode_debug_printmodeline(&crtc->base.mode);
12087 }
12088 }
12089
24929352
DV
12090 /* HW state is read out, now we need to sanitize this mess. */
12091 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12092 base.head) {
12093 intel_sanitize_encoder(encoder);
12094 }
12095
12096 for_each_pipe(pipe) {
12097 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12098 intel_sanitize_crtc(crtc);
c0b03411 12099 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 12100 }
9a935856 12101
35c95375
DV
12102 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12103 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12104
12105 if (!pll->on || pll->active)
12106 continue;
12107
12108 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12109
12110 pll->disable(dev_priv, pll);
12111 pll->on = false;
12112 }
12113
96f90c54 12114 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
12115 ilk_wm_get_hw_state(dev);
12116
45e2b5f6 12117 if (force_restore) {
7d0bc1ea
VS
12118 i915_redisable_vga(dev);
12119
f30da187
DV
12120 /*
12121 * We need to use raw interfaces for restoring state to avoid
12122 * checking (bogus) intermediate states.
12123 */
45e2b5f6 12124 for_each_pipe(pipe) {
b5644d05
JB
12125 struct drm_crtc *crtc =
12126 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
12127
12128 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 12129 crtc->primary->fb);
45e2b5f6
DV
12130 }
12131 } else {
12132 intel_modeset_update_staged_output_state(dev);
12133 }
8af6cf88
DV
12134
12135 intel_modeset_check_state(dev);
2c7111db
CW
12136}
12137
12138void intel_modeset_gem_init(struct drm_device *dev)
12139{
484b41dd
JB
12140 struct drm_crtc *c;
12141 struct intel_framebuffer *fb;
12142
ae48434c
ID
12143 mutex_lock(&dev->struct_mutex);
12144 intel_init_gt_powersave(dev);
12145 mutex_unlock(&dev->struct_mutex);
12146
1833b134 12147 intel_modeset_init_hw(dev);
02e792fb
DV
12148
12149 intel_setup_overlay(dev);
484b41dd
JB
12150
12151 /*
12152 * Make sure any fbs we allocated at startup are properly
12153 * pinned & fenced. When we do the allocation it's too early
12154 * for this.
12155 */
12156 mutex_lock(&dev->struct_mutex);
70e1e0ec 12157 for_each_crtc(dev, c) {
66e514c1 12158 if (!c->primary->fb)
484b41dd
JB
12159 continue;
12160
66e514c1 12161 fb = to_intel_framebuffer(c->primary->fb);
484b41dd
JB
12162 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12163 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12164 to_intel_crtc(c)->pipe);
66e514c1
DA
12165 drm_framebuffer_unreference(c->primary->fb);
12166 c->primary->fb = NULL;
484b41dd
JB
12167 }
12168 }
12169 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12170}
12171
4932e2c3
ID
12172void intel_connector_unregister(struct intel_connector *intel_connector)
12173{
12174 struct drm_connector *connector = &intel_connector->base;
12175
12176 intel_panel_destroy_backlight(connector);
12177 drm_sysfs_connector_remove(connector);
12178}
12179
79e53945
JB
12180void intel_modeset_cleanup(struct drm_device *dev)
12181{
652c393a
JB
12182 struct drm_i915_private *dev_priv = dev->dev_private;
12183 struct drm_crtc *crtc;
d9255d57 12184 struct drm_connector *connector;
652c393a 12185
fd0c0642
DV
12186 /*
12187 * Interrupts and polling as the first thing to avoid creating havoc.
12188 * Too much stuff here (turning of rps, connectors, ...) would
12189 * experience fancy races otherwise.
12190 */
12191 drm_irq_uninstall(dev);
12192 cancel_work_sync(&dev_priv->hotplug_work);
12193 /*
12194 * Due to the hpd irq storm handling the hotplug work can re-arm the
12195 * poll handlers. Hence disable polling after hpd handling is shut down.
12196 */
f87ea761 12197 drm_kms_helper_poll_fini(dev);
fd0c0642 12198
652c393a
JB
12199 mutex_lock(&dev->struct_mutex);
12200
723bfd70
JB
12201 intel_unregister_dsm_handler();
12202
70e1e0ec 12203 for_each_crtc(dev, crtc) {
652c393a 12204 /* Skip inactive CRTCs */
f4510a27 12205 if (!crtc->primary->fb)
652c393a
JB
12206 continue;
12207
3dec0095 12208 intel_increase_pllclock(crtc);
652c393a
JB
12209 }
12210
973d04f9 12211 intel_disable_fbc(dev);
e70236a8 12212
8090c6b9 12213 intel_disable_gt_powersave(dev);
0cdab21f 12214
930ebb46
DV
12215 ironlake_teardown_rc6(dev);
12216
69341a5e
KH
12217 mutex_unlock(&dev->struct_mutex);
12218
1630fe75
CW
12219 /* flush any delayed tasks or pending work */
12220 flush_scheduled_work();
12221
db31af1d
JN
12222 /* destroy the backlight and sysfs files before encoders/connectors */
12223 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
12224 struct intel_connector *intel_connector;
12225
12226 intel_connector = to_intel_connector(connector);
12227 intel_connector->unregister(intel_connector);
db31af1d 12228 }
d9255d57 12229
79e53945 12230 drm_mode_config_cleanup(dev);
4d7bb011
DV
12231
12232 intel_cleanup_overlay(dev);
ae48434c
ID
12233
12234 mutex_lock(&dev->struct_mutex);
12235 intel_cleanup_gt_powersave(dev);
12236 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12237}
12238
f1c79df3
ZW
12239/*
12240 * Return which encoder is currently attached for connector.
12241 */
df0e9248 12242struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 12243{
df0e9248
CW
12244 return &intel_attached_encoder(connector)->base;
12245}
f1c79df3 12246
df0e9248
CW
12247void intel_connector_attach_encoder(struct intel_connector *connector,
12248 struct intel_encoder *encoder)
12249{
12250 connector->encoder = encoder;
12251 drm_mode_connector_attach_encoder(&connector->base,
12252 &encoder->base);
79e53945 12253}
28d52043
DA
12254
12255/*
12256 * set vga decode state - true == enable VGA decode
12257 */
12258int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12259{
12260 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 12261 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
12262 u16 gmch_ctrl;
12263
75fa041d
CW
12264 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12265 DRM_ERROR("failed to read control word\n");
12266 return -EIO;
12267 }
12268
c0cc8a55
CW
12269 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12270 return 0;
12271
28d52043
DA
12272 if (state)
12273 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12274 else
12275 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
12276
12277 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12278 DRM_ERROR("failed to write control word\n");
12279 return -EIO;
12280 }
12281
28d52043
DA
12282 return 0;
12283}
c4a1d9e4 12284
c4a1d9e4 12285struct intel_display_error_state {
ff57f1b0
PZ
12286
12287 u32 power_well_driver;
12288
63b66e5b
CW
12289 int num_transcoders;
12290
c4a1d9e4
CW
12291 struct intel_cursor_error_state {
12292 u32 control;
12293 u32 position;
12294 u32 base;
12295 u32 size;
52331309 12296 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
12297
12298 struct intel_pipe_error_state {
ddf9c536 12299 bool power_domain_on;
c4a1d9e4 12300 u32 source;
f301b1e1 12301 u32 stat;
52331309 12302 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
12303
12304 struct intel_plane_error_state {
12305 u32 control;
12306 u32 stride;
12307 u32 size;
12308 u32 pos;
12309 u32 addr;
12310 u32 surface;
12311 u32 tile_offset;
52331309 12312 } plane[I915_MAX_PIPES];
63b66e5b
CW
12313
12314 struct intel_transcoder_error_state {
ddf9c536 12315 bool power_domain_on;
63b66e5b
CW
12316 enum transcoder cpu_transcoder;
12317
12318 u32 conf;
12319
12320 u32 htotal;
12321 u32 hblank;
12322 u32 hsync;
12323 u32 vtotal;
12324 u32 vblank;
12325 u32 vsync;
12326 } transcoder[4];
c4a1d9e4
CW
12327};
12328
12329struct intel_display_error_state *
12330intel_display_capture_error_state(struct drm_device *dev)
12331{
fbee40df 12332 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 12333 struct intel_display_error_state *error;
63b66e5b
CW
12334 int transcoders[] = {
12335 TRANSCODER_A,
12336 TRANSCODER_B,
12337 TRANSCODER_C,
12338 TRANSCODER_EDP,
12339 };
c4a1d9e4
CW
12340 int i;
12341
63b66e5b
CW
12342 if (INTEL_INFO(dev)->num_pipes == 0)
12343 return NULL;
12344
9d1cb914 12345 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
12346 if (error == NULL)
12347 return NULL;
12348
190be112 12349 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
12350 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12351
52331309 12352 for_each_pipe(i) {
ddf9c536 12353 error->pipe[i].power_domain_on =
da7e29bd
ID
12354 intel_display_power_enabled_sw(dev_priv,
12355 POWER_DOMAIN_PIPE(i));
ddf9c536 12356 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
12357 continue;
12358
5efb3e28
VS
12359 error->cursor[i].control = I915_READ(CURCNTR(i));
12360 error->cursor[i].position = I915_READ(CURPOS(i));
12361 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
12362
12363 error->plane[i].control = I915_READ(DSPCNTR(i));
12364 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 12365 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 12366 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
12367 error->plane[i].pos = I915_READ(DSPPOS(i));
12368 }
ca291363
PZ
12369 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12370 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
12371 if (INTEL_INFO(dev)->gen >= 4) {
12372 error->plane[i].surface = I915_READ(DSPSURF(i));
12373 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12374 }
12375
c4a1d9e4 12376 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1
ID
12377
12378 if (!HAS_PCH_SPLIT(dev))
12379 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
12380 }
12381
12382 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12383 if (HAS_DDI(dev_priv->dev))
12384 error->num_transcoders++; /* Account for eDP. */
12385
12386 for (i = 0; i < error->num_transcoders; i++) {
12387 enum transcoder cpu_transcoder = transcoders[i];
12388
ddf9c536 12389 error->transcoder[i].power_domain_on =
da7e29bd 12390 intel_display_power_enabled_sw(dev_priv,
38cc1daf 12391 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 12392 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
12393 continue;
12394
63b66e5b
CW
12395 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12396
12397 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12398 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12399 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12400 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12401 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12402 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12403 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
12404 }
12405
12406 return error;
12407}
12408
edc3d884
MK
12409#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12410
c4a1d9e4 12411void
edc3d884 12412intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
12413 struct drm_device *dev,
12414 struct intel_display_error_state *error)
12415{
12416 int i;
12417
63b66e5b
CW
12418 if (!error)
12419 return;
12420
edc3d884 12421 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 12422 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 12423 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 12424 error->power_well_driver);
52331309 12425 for_each_pipe(i) {
edc3d884 12426 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
12427 err_printf(m, " Power: %s\n",
12428 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 12429 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 12430 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
12431
12432 err_printf(m, "Plane [%d]:\n", i);
12433 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12434 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 12435 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
12436 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12437 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 12438 }
4b71a570 12439 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 12440 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 12441 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
12442 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12443 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
12444 }
12445
edc3d884
MK
12446 err_printf(m, "Cursor [%d]:\n", i);
12447 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12448 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12449 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 12450 }
63b66e5b
CW
12451
12452 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 12453 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 12454 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
12455 err_printf(m, " Power: %s\n",
12456 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
12457 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12458 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12459 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12460 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12461 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12462 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12463 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12464 }
c4a1d9e4 12465}