]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915/sdvo: Use pipe_config->limited_color_range consistently
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
ef9348c8
CML
44#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
3dec0095 47static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 48static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 49
f1f644dc
JB
50static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
18442d08
VS
52static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
f1f644dc 54
e7457a9a
DL
55static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
57static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
e7457a9a 61
79e53945 62typedef struct {
0206e353 63 int min, max;
79e53945
JB
64} intel_range_t;
65
66typedef struct {
0206e353
AJ
67 int dot_limit;
68 int p2_slow, p2_fast;
79e53945
JB
69} intel_p2_t;
70
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
0206e353
AJ
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093 75};
79e53945 76
d2acd215
DV
77int
78intel_pch_rawclk(struct drm_device *dev)
79{
80 struct drm_i915_private *dev_priv = dev->dev_private;
81
82 WARN_ON(!HAS_PCH_SPLIT(dev));
83
84 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
85}
86
021357ac
CW
87static inline u32 /* units of 100MHz */
88intel_fdi_link_freq(struct drm_device *dev)
89{
8b99e68c
CW
90 if (IS_GEN5(dev)) {
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
93 } else
94 return 27;
021357ac
CW
95}
96
5d536e28 97static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 98 .dot = { .min = 25000, .max = 350000 },
9c333719 99 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 100 .n = { .min = 2, .max = 16 },
0206e353
AJ
101 .m = { .min = 96, .max = 140 },
102 .m1 = { .min = 18, .max = 26 },
103 .m2 = { .min = 6, .max = 16 },
104 .p = { .min = 4, .max = 128 },
105 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
106 .p2 = { .dot_limit = 165000,
107 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
108};
109
5d536e28
DV
110static const intel_limit_t intel_limits_i8xx_dvo = {
111 .dot = { .min = 25000, .max = 350000 },
9c333719 112 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 113 .n = { .min = 2, .max = 16 },
5d536e28
DV
114 .m = { .min = 96, .max = 140 },
115 .m1 = { .min = 18, .max = 26 },
116 .m2 = { .min = 6, .max = 16 },
117 .p = { .min = 4, .max = 128 },
118 .p1 = { .min = 2, .max = 33 },
119 .p2 = { .dot_limit = 165000,
120 .p2_slow = 4, .p2_fast = 4 },
121};
122
e4b36699 123static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 124 .dot = { .min = 25000, .max = 350000 },
9c333719 125 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 126 .n = { .min = 2, .max = 16 },
0206e353
AJ
127 .m = { .min = 96, .max = 140 },
128 .m1 = { .min = 18, .max = 26 },
129 .m2 = { .min = 6, .max = 16 },
130 .p = { .min = 4, .max = 128 },
131 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
132 .p2 = { .dot_limit = 165000,
133 .p2_slow = 14, .p2_fast = 7 },
e4b36699 134};
273e27ca 135
e4b36699 136static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
141 .m1 = { .min = 8, .max = 18 },
142 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
154 .m1 = { .min = 8, .max = 18 },
155 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
160};
161
273e27ca 162
e4b36699 163static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
044c7c41 175 },
e4b36699
KP
176};
177
178static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
179 .dot = { .min = 22000, .max = 400000 },
180 .vco = { .min = 1750000, .max = 3500000},
181 .n = { .min = 1, .max = 4 },
182 .m = { .min = 104, .max = 138 },
183 .m1 = { .min = 16, .max = 23 },
184 .m2 = { .min = 5, .max = 11 },
185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8},
187 .p2 = { .dot_limit = 165000,
188 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
189};
190
191static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
192 .dot = { .min = 20000, .max = 115000 },
193 .vco = { .min = 1750000, .max = 3500000 },
194 .n = { .min = 1, .max = 3 },
195 .m = { .min = 104, .max = 138 },
196 .m1 = { .min = 17, .max = 23 },
197 .m2 = { .min = 5, .max = 11 },
198 .p = { .min = 28, .max = 112 },
199 .p1 = { .min = 2, .max = 8 },
200 .p2 = { .dot_limit = 0,
201 .p2_slow = 14, .p2_fast = 14
044c7c41 202 },
e4b36699
KP
203};
204
205static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
206 .dot = { .min = 80000, .max = 224000 },
207 .vco = { .min = 1750000, .max = 3500000 },
208 .n = { .min = 1, .max = 3 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 14, .max = 42 },
213 .p1 = { .min = 2, .max = 6 },
214 .p2 = { .dot_limit = 0,
215 .p2_slow = 7, .p2_fast = 7
044c7c41 216 },
e4b36699
KP
217};
218
f2b115e6 219static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
220 .dot = { .min = 20000, .max = 400000},
221 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 222 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
223 .n = { .min = 3, .max = 6 },
224 .m = { .min = 2, .max = 256 },
273e27ca 225 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
226 .m1 = { .min = 0, .max = 0 },
227 .m2 = { .min = 0, .max = 254 },
228 .p = { .min = 5, .max = 80 },
229 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
230 .p2 = { .dot_limit = 200000,
231 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
232};
233
f2b115e6 234static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
235 .dot = { .min = 20000, .max = 400000 },
236 .vco = { .min = 1700000, .max = 3500000 },
237 .n = { .min = 3, .max = 6 },
238 .m = { .min = 2, .max = 256 },
239 .m1 = { .min = 0, .max = 0 },
240 .m2 = { .min = 0, .max = 254 },
241 .p = { .min = 7, .max = 112 },
242 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
243 .p2 = { .dot_limit = 112000,
244 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
245};
246
273e27ca
EA
247/* Ironlake / Sandybridge
248 *
249 * We calculate clock using (register_value + 2) for N/M1/M2, so here
250 * the range value for them is (actual_value - 2).
251 */
b91ad0ec 252static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
253 .dot = { .min = 25000, .max = 350000 },
254 .vco = { .min = 1760000, .max = 3510000 },
255 .n = { .min = 1, .max = 5 },
256 .m = { .min = 79, .max = 127 },
257 .m1 = { .min = 12, .max = 22 },
258 .m2 = { .min = 5, .max = 9 },
259 .p = { .min = 5, .max = 80 },
260 .p1 = { .min = 1, .max = 8 },
261 .p2 = { .dot_limit = 225000,
262 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
263};
264
b91ad0ec 265static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
266 .dot = { .min = 25000, .max = 350000 },
267 .vco = { .min = 1760000, .max = 3510000 },
268 .n = { .min = 1, .max = 3 },
269 .m = { .min = 79, .max = 118 },
270 .m1 = { .min = 12, .max = 22 },
271 .m2 = { .min = 5, .max = 9 },
272 .p = { .min = 28, .max = 112 },
273 .p1 = { .min = 2, .max = 8 },
274 .p2 = { .dot_limit = 225000,
275 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
276};
277
278static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 3 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 14, .max = 56 },
286 .p1 = { .min = 2, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
289};
290
273e27ca 291/* LVDS 100mhz refclk limits. */
b91ad0ec 292static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 2 },
296 .m = { .min = 79, .max = 126 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
0206e353 300 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 126 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 42 },
0206e353 313 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
316};
317
dc730512 318static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
319 /*
320 * These are the data rate limits (measured in fast clocks)
321 * since those are the strictest limits we have. The fast
322 * clock and actual rate limits are more relaxed, so checking
323 * them would make no difference.
324 */
325 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 326 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 327 .n = { .min = 1, .max = 7 },
a0c4da24
JB
328 .m1 = { .min = 2, .max = 3 },
329 .m2 = { .min = 11, .max = 156 },
b99ab663 330 .p1 = { .min = 2, .max = 3 },
5fdc9c49 331 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
332};
333
ef9348c8
CML
334static const intel_limit_t intel_limits_chv = {
335 /*
336 * These are the data rate limits (measured in fast clocks)
337 * since those are the strictest limits we have. The fast
338 * clock and actual rate limits are more relaxed, so checking
339 * them would make no difference.
340 */
341 .dot = { .min = 25000 * 5, .max = 540000 * 5},
342 .vco = { .min = 4860000, .max = 6700000 },
343 .n = { .min = 1, .max = 1 },
344 .m1 = { .min = 2, .max = 2 },
345 .m2 = { .min = 24 << 22, .max = 175 << 22 },
346 .p1 = { .min = 2, .max = 4 },
347 .p2 = { .p2_slow = 1, .p2_fast = 14 },
348};
349
6b4bf1c4
VS
350static void vlv_clock(int refclk, intel_clock_t *clock)
351{
352 clock->m = clock->m1 * clock->m2;
353 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
354 if (WARN_ON(clock->n == 0 || clock->p == 0))
355 return;
fb03ac01
VS
356 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
357 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
358}
359
e0638cdf
PZ
360/**
361 * Returns whether any output on the specified pipe is of the specified type
362 */
363static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
364{
365 struct drm_device *dev = crtc->dev;
366 struct intel_encoder *encoder;
367
368 for_each_encoder_on_crtc(dev, crtc, encoder)
369 if (encoder->type == type)
370 return true;
371
372 return false;
373}
374
1b894b59
CW
375static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
376 int refclk)
2c07245f 377{
b91ad0ec 378 struct drm_device *dev = crtc->dev;
2c07245f 379 const intel_limit_t *limit;
b91ad0ec
ZW
380
381 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 382 if (intel_is_dual_link_lvds(dev)) {
1b894b59 383 if (refclk == 100000)
b91ad0ec
ZW
384 limit = &intel_limits_ironlake_dual_lvds_100m;
385 else
386 limit = &intel_limits_ironlake_dual_lvds;
387 } else {
1b894b59 388 if (refclk == 100000)
b91ad0ec
ZW
389 limit = &intel_limits_ironlake_single_lvds_100m;
390 else
391 limit = &intel_limits_ironlake_single_lvds;
392 }
c6bb3538 393 } else
b91ad0ec 394 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
395
396 return limit;
397}
398
044c7c41
ML
399static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
400{
401 struct drm_device *dev = crtc->dev;
044c7c41
ML
402 const intel_limit_t *limit;
403
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 405 if (intel_is_dual_link_lvds(dev))
e4b36699 406 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 407 else
e4b36699 408 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
409 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
410 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 411 limit = &intel_limits_g4x_hdmi;
044c7c41 412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 413 limit = &intel_limits_g4x_sdvo;
044c7c41 414 } else /* The option is for other outputs */
e4b36699 415 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
416
417 return limit;
418}
419
1b894b59 420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
bad720ff 425 if (HAS_PCH_SPLIT(dev))
1b894b59 426 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 427 else if (IS_G4X(dev)) {
044c7c41 428 limit = intel_g4x_limit(crtc);
f2b115e6 429 } else if (IS_PINEVIEW(dev)) {
2177832f 430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 431 limit = &intel_limits_pineview_lvds;
2177832f 432 else
f2b115e6 433 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
434 } else if (IS_CHERRYVIEW(dev)) {
435 limit = &intel_limits_chv;
a0c4da24 436 } else if (IS_VALLEYVIEW(dev)) {
dc730512 437 limit = &intel_limits_vlv;
a6c45cf0
CW
438 } else if (!IS_GEN2(dev)) {
439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
440 limit = &intel_limits_i9xx_lvds;
441 else
442 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
443 } else {
444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 445 limit = &intel_limits_i8xx_lvds;
5d536e28 446 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 447 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
448 else
449 limit = &intel_limits_i8xx_dac;
79e53945
JB
450 }
451 return limit;
452}
453
f2b115e6
AJ
454/* m1 is reserved as 0 in Pineview, n is a ring counter */
455static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 456{
2177832f
SL
457 clock->m = clock->m2 + 2;
458 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
459 if (WARN_ON(clock->n == 0 || clock->p == 0))
460 return;
fb03ac01
VS
461 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
462 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
463}
464
7429e9d4
DV
465static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
466{
467 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
468}
469
ac58c3f0 470static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 471{
7429e9d4 472 clock->m = i9xx_dpll_compute_m(clock);
79e53945 473 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
474 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
475 return;
fb03ac01
VS
476 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
477 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
478}
479
ef9348c8
CML
480static void chv_clock(int refclk, intel_clock_t *clock)
481{
482 clock->m = clock->m1 * clock->m2;
483 clock->p = clock->p1 * clock->p2;
484 if (WARN_ON(clock->n == 0 || clock->p == 0))
485 return;
486 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
487 clock->n << 22);
488 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
489}
490
7c04d1d9 491#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
492/**
493 * Returns whether the given set of divisors are valid for a given refclk with
494 * the given connectors.
495 */
496
1b894b59
CW
497static bool intel_PLL_is_valid(struct drm_device *dev,
498 const intel_limit_t *limit,
499 const intel_clock_t *clock)
79e53945 500{
f01b7962
VS
501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid("n out of range\n");
79e53945 503 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 504 INTELPllInvalid("p1 out of range\n");
79e53945 505 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 506 INTELPllInvalid("m2 out of range\n");
79e53945 507 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 508 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
509
510 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
511 if (clock->m1 <= clock->m2)
512 INTELPllInvalid("m1 <= m2\n");
513
514 if (!IS_VALLEYVIEW(dev)) {
515 if (clock->p < limit->p.min || limit->p.max < clock->p)
516 INTELPllInvalid("p out of range\n");
517 if (clock->m < limit->m.min || limit->m.max < clock->m)
518 INTELPllInvalid("m out of range\n");
519 }
520
79e53945 521 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 522 INTELPllInvalid("vco out of range\n");
79e53945
JB
523 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
524 * connector, etc., rather than just a single range.
525 */
526 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 527 INTELPllInvalid("dot out of range\n");
79e53945
JB
528
529 return true;
530}
531
d4906093 532static bool
ee9300bb 533i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
534 int target, int refclk, intel_clock_t *match_clock,
535 intel_clock_t *best_clock)
79e53945
JB
536{
537 struct drm_device *dev = crtc->dev;
79e53945 538 intel_clock_t clock;
79e53945
JB
539 int err = target;
540
a210b028 541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 542 /*
a210b028
DV
543 * For LVDS just rely on its current settings for dual-channel.
544 * We haven't figured out how to reliably set up different
545 * single/dual channel state, if we even can.
79e53945 546 */
1974cad0 547 if (intel_is_dual_link_lvds(dev))
79e53945
JB
548 clock.p2 = limit->p2.p2_fast;
549 else
550 clock.p2 = limit->p2.p2_slow;
551 } else {
552 if (target < limit->p2.dot_limit)
553 clock.p2 = limit->p2.p2_slow;
554 else
555 clock.p2 = limit->p2.p2_fast;
556 }
557
0206e353 558 memset(best_clock, 0, sizeof(*best_clock));
79e53945 559
42158660
ZY
560 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
561 clock.m1++) {
562 for (clock.m2 = limit->m2.min;
563 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 564 if (clock.m2 >= clock.m1)
42158660
ZY
565 break;
566 for (clock.n = limit->n.min;
567 clock.n <= limit->n.max; clock.n++) {
568 for (clock.p1 = limit->p1.min;
569 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
570 int this_err;
571
ac58c3f0
DV
572 i9xx_clock(refclk, &clock);
573 if (!intel_PLL_is_valid(dev, limit,
574 &clock))
575 continue;
576 if (match_clock &&
577 clock.p != match_clock->p)
578 continue;
579
580 this_err = abs(clock.dot - target);
581 if (this_err < err) {
582 *best_clock = clock;
583 err = this_err;
584 }
585 }
586 }
587 }
588 }
589
590 return (err != target);
591}
592
593static bool
ee9300bb
DV
594pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
595 int target, int refclk, intel_clock_t *match_clock,
596 intel_clock_t *best_clock)
79e53945
JB
597{
598 struct drm_device *dev = crtc->dev;
79e53945 599 intel_clock_t clock;
79e53945
JB
600 int err = target;
601
a210b028 602 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 603 /*
a210b028
DV
604 * For LVDS just rely on its current settings for dual-channel.
605 * We haven't figured out how to reliably set up different
606 * single/dual channel state, if we even can.
79e53945 607 */
1974cad0 608 if (intel_is_dual_link_lvds(dev))
79e53945
JB
609 clock.p2 = limit->p2.p2_fast;
610 else
611 clock.p2 = limit->p2.p2_slow;
612 } else {
613 if (target < limit->p2.dot_limit)
614 clock.p2 = limit->p2.p2_slow;
615 else
616 clock.p2 = limit->p2.p2_fast;
617 }
618
0206e353 619 memset(best_clock, 0, sizeof(*best_clock));
79e53945 620
42158660
ZY
621 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
622 clock.m1++) {
623 for (clock.m2 = limit->m2.min;
624 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
625 for (clock.n = limit->n.min;
626 clock.n <= limit->n.max; clock.n++) {
627 for (clock.p1 = limit->p1.min;
628 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
629 int this_err;
630
ac58c3f0 631 pineview_clock(refclk, &clock);
1b894b59
CW
632 if (!intel_PLL_is_valid(dev, limit,
633 &clock))
79e53945 634 continue;
cec2f356
SP
635 if (match_clock &&
636 clock.p != match_clock->p)
637 continue;
79e53945
JB
638
639 this_err = abs(clock.dot - target);
640 if (this_err < err) {
641 *best_clock = clock;
642 err = this_err;
643 }
644 }
645 }
646 }
647 }
648
649 return (err != target);
650}
651
d4906093 652static bool
ee9300bb
DV
653g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
654 int target, int refclk, intel_clock_t *match_clock,
655 intel_clock_t *best_clock)
d4906093
ML
656{
657 struct drm_device *dev = crtc->dev;
d4906093
ML
658 intel_clock_t clock;
659 int max_n;
660 bool found;
6ba770dc
AJ
661 /* approximately equals target * 0.00585 */
662 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
663 found = false;
664
665 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 666 if (intel_is_dual_link_lvds(dev))
d4906093
ML
667 clock.p2 = limit->p2.p2_fast;
668 else
669 clock.p2 = limit->p2.p2_slow;
670 } else {
671 if (target < limit->p2.dot_limit)
672 clock.p2 = limit->p2.p2_slow;
673 else
674 clock.p2 = limit->p2.p2_fast;
675 }
676
677 memset(best_clock, 0, sizeof(*best_clock));
678 max_n = limit->n.max;
f77f13e2 679 /* based on hardware requirement, prefer smaller n to precision */
d4906093 680 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 681 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
682 for (clock.m1 = limit->m1.max;
683 clock.m1 >= limit->m1.min; clock.m1--) {
684 for (clock.m2 = limit->m2.max;
685 clock.m2 >= limit->m2.min; clock.m2--) {
686 for (clock.p1 = limit->p1.max;
687 clock.p1 >= limit->p1.min; clock.p1--) {
688 int this_err;
689
ac58c3f0 690 i9xx_clock(refclk, &clock);
1b894b59
CW
691 if (!intel_PLL_is_valid(dev, limit,
692 &clock))
d4906093 693 continue;
1b894b59
CW
694
695 this_err = abs(clock.dot - target);
d4906093
ML
696 if (this_err < err_most) {
697 *best_clock = clock;
698 err_most = this_err;
699 max_n = clock.n;
700 found = true;
701 }
702 }
703 }
704 }
705 }
2c07245f
ZW
706 return found;
707}
708
a0c4da24 709static bool
ee9300bb
DV
710vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
711 int target, int refclk, intel_clock_t *match_clock,
712 intel_clock_t *best_clock)
a0c4da24 713{
f01b7962 714 struct drm_device *dev = crtc->dev;
6b4bf1c4 715 intel_clock_t clock;
69e4f900 716 unsigned int bestppm = 1000000;
27e639bf
VS
717 /* min update 19.2 MHz */
718 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 719 bool found = false;
a0c4da24 720
6b4bf1c4
VS
721 target *= 5; /* fast clock */
722
723 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
724
725 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 727 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 728 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 729 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 730 clock.p = clock.p1 * clock.p2;
a0c4da24 731 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 732 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
733 unsigned int ppm, diff;
734
6b4bf1c4
VS
735 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
736 refclk * clock.m1);
737
738 vlv_clock(refclk, &clock);
43b0ac53 739
f01b7962
VS
740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
43b0ac53
VS
742 continue;
743
6b4bf1c4
VS
744 diff = abs(clock.dot - target);
745 ppm = div_u64(1000000ULL * diff, target);
746
747 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 748 bestppm = 0;
6b4bf1c4 749 *best_clock = clock;
49e497ef 750 found = true;
43b0ac53 751 }
6b4bf1c4 752
c686122c 753 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 754 bestppm = ppm;
6b4bf1c4 755 *best_clock = clock;
49e497ef 756 found = true;
a0c4da24
JB
757 }
758 }
759 }
760 }
761 }
a0c4da24 762
49e497ef 763 return found;
a0c4da24 764}
a4fc5ed6 765
ef9348c8
CML
766static bool
767chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
770{
771 struct drm_device *dev = crtc->dev;
772 intel_clock_t clock;
773 uint64_t m2;
774 int found = false;
775
776 memset(best_clock, 0, sizeof(*best_clock));
777
778 /*
779 * Based on hardware doc, the n always set to 1, and m1 always
780 * set to 2. If requires to support 200Mhz refclk, we need to
781 * revisit this because n may not 1 anymore.
782 */
783 clock.n = 1, clock.m1 = 2;
784 target *= 5; /* fast clock */
785
786 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
787 for (clock.p2 = limit->p2.p2_fast;
788 clock.p2 >= limit->p2.p2_slow;
789 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
790
791 clock.p = clock.p1 * clock.p2;
792
793 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
794 clock.n) << 22, refclk * clock.m1);
795
796 if (m2 > INT_MAX/clock.m1)
797 continue;
798
799 clock.m2 = m2;
800
801 chv_clock(refclk, &clock);
802
803 if (!intel_PLL_is_valid(dev, limit, &clock))
804 continue;
805
806 /* based on hardware requirement, prefer bigger p
807 */
808 if (clock.p > best_clock->p) {
809 *best_clock = clock;
810 found = true;
811 }
812 }
813 }
814
815 return found;
816}
817
20ddf665
VS
818bool intel_crtc_active(struct drm_crtc *crtc)
819{
820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
822 /* Be paranoid as we can arrive here with only partial
823 * state retrieved from the hardware during setup.
824 *
241bfc38 825 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
826 * as Haswell has gained clock readout/fastboot support.
827 *
66e514c1 828 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
829 * properly reconstruct framebuffers.
830 */
f4510a27 831 return intel_crtc->active && crtc->primary->fb &&
241bfc38 832 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
833}
834
a5c961d1
PZ
835enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
836 enum pipe pipe)
837{
838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
840
3b117c8f 841 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
842}
843
57e22f4a 844static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
845{
846 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 847 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
848
849 frame = I915_READ(frame_reg);
850
851 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
93937071 852 WARN(1, "vblank wait timed out\n");
a928d536
PZ
853}
854
9d0498a2
JB
855/**
856 * intel_wait_for_vblank - wait for vblank on a given pipe
857 * @dev: drm device
858 * @pipe: pipe to wait for
859 *
860 * Wait for vblank to occur on a given pipe. Needed for various bits of
861 * mode setting code.
862 */
863void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 864{
9d0498a2 865 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 866 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 867
57e22f4a
VS
868 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
869 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
870 return;
871 }
872
300387c0
CW
873 /* Clear existing vblank status. Note this will clear any other
874 * sticky status fields as well.
875 *
876 * This races with i915_driver_irq_handler() with the result
877 * that either function could miss a vblank event. Here it is not
878 * fatal, as we will either wait upon the next vblank interrupt or
879 * timeout. Generally speaking intel_wait_for_vblank() is only
880 * called during modeset at which time the GPU should be idle and
881 * should *not* be performing page flips and thus not waiting on
882 * vblanks...
883 * Currently, the result of us stealing a vblank from the irq
884 * handler is that a single frame will be skipped during swapbuffers.
885 */
886 I915_WRITE(pipestat_reg,
887 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
888
9d0498a2 889 /* Wait for vblank interrupt bit to set */
481b6af3
CW
890 if (wait_for(I915_READ(pipestat_reg) &
891 PIPE_VBLANK_INTERRUPT_STATUS,
892 50))
9d0498a2
JB
893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
fbf49ea2
VS
896static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
897{
898 struct drm_i915_private *dev_priv = dev->dev_private;
899 u32 reg = PIPEDSL(pipe);
900 u32 line1, line2;
901 u32 line_mask;
902
903 if (IS_GEN2(dev))
904 line_mask = DSL_LINEMASK_GEN2;
905 else
906 line_mask = DSL_LINEMASK_GEN3;
907
908 line1 = I915_READ(reg) & line_mask;
909 mdelay(5);
910 line2 = I915_READ(reg) & line_mask;
911
912 return line1 == line2;
913}
914
ab7ad7f6
KP
915/*
916 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
917 * @dev: drm device
918 * @pipe: pipe to wait for
919 *
920 * After disabling a pipe, we can't wait for vblank in the usual way,
921 * spinning on the vblank interrupt status bit, since we won't actually
922 * see an interrupt when the pipe is disabled.
923 *
ab7ad7f6
KP
924 * On Gen4 and above:
925 * wait for the pipe register state bit to turn off
926 *
927 * Otherwise:
928 * wait for the display line value to settle (it usually
929 * ends up stopping at the start of the next frame).
58e10eb9 930 *
9d0498a2 931 */
58e10eb9 932void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
933{
934 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
935 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
936 pipe);
ab7ad7f6
KP
937
938 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 939 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
940
941 /* Wait for the Pipe State to go off */
58e10eb9
CW
942 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
943 100))
284637d9 944 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 945 } else {
ab7ad7f6 946 /* Wait for the display line to settle */
fbf49ea2 947 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 948 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 949 }
79e53945
JB
950}
951
b0ea7d37
DL
952/*
953 * ibx_digital_port_connected - is the specified port connected?
954 * @dev_priv: i915 private structure
955 * @port: the port to test
956 *
957 * Returns true if @port is connected, false otherwise.
958 */
959bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
960 struct intel_digital_port *port)
961{
962 u32 bit;
963
c36346e3
DL
964 if (HAS_PCH_IBX(dev_priv->dev)) {
965 switch(port->port) {
966 case PORT_B:
967 bit = SDE_PORTB_HOTPLUG;
968 break;
969 case PORT_C:
970 bit = SDE_PORTC_HOTPLUG;
971 break;
972 case PORT_D:
973 bit = SDE_PORTD_HOTPLUG;
974 break;
975 default:
976 return true;
977 }
978 } else {
979 switch(port->port) {
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG_CPT;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG_CPT;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG_CPT;
988 break;
989 default:
990 return true;
991 }
b0ea7d37
DL
992 }
993
994 return I915_READ(SDEISR) & bit;
995}
996
b24e7179
JB
997static const char *state_string(bool enabled)
998{
999 return enabled ? "on" : "off";
1000}
1001
1002/* Only for pre-ILK configs */
55607e8a
DV
1003void assert_pll(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
b24e7179
JB
1005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
1010 reg = DPLL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & DPLL_VCO_ENABLE);
1013 WARN(cur_state != state,
1014 "PLL state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
b24e7179 1017
23538ef1
JN
1018/* XXX: the dsi pll is shared between MIPI DSI ports */
1019static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1020{
1021 u32 val;
1022 bool cur_state;
1023
1024 mutex_lock(&dev_priv->dpio_lock);
1025 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1026 mutex_unlock(&dev_priv->dpio_lock);
1027
1028 cur_state = val & DSI_PLL_VCO_EN;
1029 WARN(cur_state != state,
1030 "DSI PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
1033#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1034#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1035
55607e8a 1036struct intel_shared_dpll *
e2b78267
DV
1037intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1038{
1039 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1040
a43f6e0f 1041 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1042 return NULL;
1043
a43f6e0f 1044 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1045}
1046
040484af 1047/* For ILK+ */
55607e8a
DV
1048void assert_shared_dpll(struct drm_i915_private *dev_priv,
1049 struct intel_shared_dpll *pll,
1050 bool state)
040484af 1051{
040484af 1052 bool cur_state;
5358901f 1053 struct intel_dpll_hw_state hw_state;
040484af 1054
9d82aa17
ED
1055 if (HAS_PCH_LPT(dev_priv->dev)) {
1056 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1057 return;
1058 }
1059
92b27b08 1060 if (WARN (!pll,
46edb027 1061 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1062 return;
ee7b9f93 1063
5358901f 1064 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1065 WARN(cur_state != state,
5358901f
DV
1066 "%s assertion failure (expected %s, current %s)\n",
1067 pll->name, state_string(state), state_string(cur_state));
040484af 1068}
040484af
JB
1069
1070static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1071 enum pipe pipe, bool state)
1072{
1073 int reg;
1074 u32 val;
1075 bool cur_state;
ad80a810
PZ
1076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
040484af 1078
affa9354
PZ
1079 if (HAS_DDI(dev_priv->dev)) {
1080 /* DDI does not have a specific FDI_TX register */
ad80a810 1081 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1082 val = I915_READ(reg);
ad80a810 1083 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1084 } else {
1085 reg = FDI_TX_CTL(pipe);
1086 val = I915_READ(reg);
1087 cur_state = !!(val & FDI_TX_ENABLE);
1088 }
040484af
JB
1089 WARN(cur_state != state,
1090 "FDI TX state assertion failure (expected %s, current %s)\n",
1091 state_string(state), state_string(cur_state));
1092}
1093#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1094#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1095
1096static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
1098{
1099 int reg;
1100 u32 val;
1101 bool cur_state;
1102
d63fa0dc
PZ
1103 reg = FDI_RX_CTL(pipe);
1104 val = I915_READ(reg);
1105 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1106 WARN(cur_state != state,
1107 "FDI RX state assertion failure (expected %s, current %s)\n",
1108 state_string(state), state_string(cur_state));
1109}
1110#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1111#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1112
1113static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1114 enum pipe pipe)
1115{
1116 int reg;
1117 u32 val;
1118
1119 /* ILK FDI PLL is always enabled */
3d13ef2e 1120 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1121 return;
1122
bf507ef7 1123 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1124 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1125 return;
1126
040484af
JB
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1130}
1131
55607e8a
DV
1132void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133 enum pipe pipe, bool state)
040484af
JB
1134{
1135 int reg;
1136 u32 val;
55607e8a 1137 bool cur_state;
040484af
JB
1138
1139 reg = FDI_RX_CTL(pipe);
1140 val = I915_READ(reg);
55607e8a
DV
1141 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1142 WARN(cur_state != state,
1143 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1144 state_string(state), state_string(cur_state));
040484af
JB
1145}
1146
ea0760cf
JB
1147static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
1150 int pp_reg, lvds_reg;
1151 u32 val;
1152 enum pipe panel_pipe = PIPE_A;
0de3b485 1153 bool locked = true;
ea0760cf
JB
1154
1155 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1156 pp_reg = PCH_PP_CONTROL;
1157 lvds_reg = PCH_LVDS;
1158 } else {
1159 pp_reg = PP_CONTROL;
1160 lvds_reg = LVDS;
1161 }
1162
1163 val = I915_READ(pp_reg);
1164 if (!(val & PANEL_POWER_ON) ||
1165 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1166 locked = false;
1167
1168 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1169 panel_pipe = PIPE_B;
1170
1171 WARN(panel_pipe == pipe && locked,
1172 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1173 pipe_name(pipe));
ea0760cf
JB
1174}
1175
93ce0ba6
JN
1176static void assert_cursor(struct drm_i915_private *dev_priv,
1177 enum pipe pipe, bool state)
1178{
1179 struct drm_device *dev = dev_priv->dev;
1180 bool cur_state;
1181
d9d82081 1182 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1183 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1184 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
93ce0ba6 1185 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
d9d82081
PZ
1186 else
1187 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
b840d907
JB
1196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
b24e7179
JB
1198{
1199 int reg;
1200 u32 val;
63d7bbe9 1201 bool cur_state;
702e7a56
PZ
1202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
b24e7179 1204
8e636784
DV
1205 /* if we need the pipe A quirk it must be always on */
1206 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1207 state = true;
1208
da7e29bd 1209 if (!intel_display_power_enabled(dev_priv,
b97186f0 1210 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1211 cur_state = false;
1212 } else {
1213 reg = PIPECONF(cpu_transcoder);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & PIPECONF_ENABLE);
1216 }
1217
63d7bbe9
JB
1218 WARN(cur_state != state,
1219 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1220 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1221}
1222
931872fc
CW
1223static void assert_plane(struct drm_i915_private *dev_priv,
1224 enum plane plane, bool state)
b24e7179
JB
1225{
1226 int reg;
1227 u32 val;
931872fc 1228 bool cur_state;
b24e7179
JB
1229
1230 reg = DSPCNTR(plane);
1231 val = I915_READ(reg);
931872fc
CW
1232 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1233 WARN(cur_state != state,
1234 "plane %c assertion failure (expected %s, current %s)\n",
1235 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1236}
1237
931872fc
CW
1238#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1239#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1240
b24e7179
JB
1241static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe)
1243{
653e1026 1244 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1245 int reg, i;
1246 u32 val;
1247 int cur_pipe;
1248
653e1026
VS
1249 /* Primary planes are fixed to pipes on gen4+ */
1250 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1251 reg = DSPCNTR(pipe);
1252 val = I915_READ(reg);
83f26f16 1253 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1254 "plane %c assertion failure, should be disabled but not\n",
1255 plane_name(pipe));
19ec1358 1256 return;
28c05794 1257 }
19ec1358 1258
b24e7179 1259 /* Need to check both planes against the pipe */
08e2a7de 1260 for_each_pipe(i) {
b24e7179
JB
1261 reg = DSPCNTR(i);
1262 val = I915_READ(reg);
1263 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1264 DISPPLANE_SEL_PIPE_SHIFT;
1265 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1266 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1267 plane_name(i), pipe_name(pipe));
b24e7179
JB
1268 }
1269}
1270
19332d7a
JB
1271static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
20674eef 1274 struct drm_device *dev = dev_priv->dev;
1fe47785 1275 int reg, sprite;
19332d7a
JB
1276 u32 val;
1277
20674eef 1278 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1279 for_each_sprite(pipe, sprite) {
1280 reg = SPCNTR(pipe, sprite);
20674eef 1281 val = I915_READ(reg);
83f26f16 1282 WARN(val & SP_ENABLE,
20674eef 1283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1284 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1285 }
1286 } else if (INTEL_INFO(dev)->gen >= 7) {
1287 reg = SPRCTL(pipe);
19332d7a 1288 val = I915_READ(reg);
83f26f16 1289 WARN(val & SPRITE_ENABLE,
06da8da2 1290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1291 plane_name(pipe), pipe_name(pipe));
1292 } else if (INTEL_INFO(dev)->gen >= 5) {
1293 reg = DVSCNTR(pipe);
19332d7a 1294 val = I915_READ(reg);
83f26f16 1295 WARN(val & DVS_ENABLE,
06da8da2 1296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1297 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1298 }
1299}
1300
89eff4be 1301static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1302{
1303 u32 val;
1304 bool enabled;
1305
89eff4be 1306 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1307
92f2584a
JB
1308 val = I915_READ(PCH_DREF_CONTROL);
1309 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1310 DREF_SUPERSPREAD_SOURCE_MASK));
1311 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1312}
1313
ab9412ba
DV
1314static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
92f2584a
JB
1316{
1317 int reg;
1318 u32 val;
1319 bool enabled;
1320
ab9412ba 1321 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1322 val = I915_READ(reg);
1323 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1324 WARN(enabled,
1325 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1326 pipe_name(pipe));
92f2584a
JB
1327}
1328
4e634389
KP
1329static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1331{
1332 if ((val & DP_PORT_EN) == 0)
1333 return false;
1334
1335 if (HAS_PCH_CPT(dev_priv->dev)) {
1336 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1337 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1338 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1339 return false;
44f37d1f
CML
1340 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1341 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1342 return false;
f0575e92
KP
1343 } else {
1344 if ((val & DP_PIPE_MASK) != (pipe << 30))
1345 return false;
1346 }
1347 return true;
1348}
1349
1519b995
KP
1350static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe, u32 val)
1352{
dc0fa718 1353 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1354 return false;
1355
1356 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1357 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1358 return false;
44f37d1f
CML
1359 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1360 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1361 return false;
1519b995 1362 } else {
dc0fa718 1363 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1364 return false;
1365 }
1366 return true;
1367}
1368
1369static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 val)
1371{
1372 if ((val & LVDS_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377 return false;
1378 } else {
1379 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1380 return false;
1381 }
1382 return true;
1383}
1384
1385static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe, u32 val)
1387{
1388 if ((val & ADPA_DAC_ENABLE) == 0)
1389 return false;
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
1391 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1392 return false;
1393 } else {
1394 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1395 return false;
1396 }
1397 return true;
1398}
1399
291906f1 1400static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1401 enum pipe pipe, int reg, u32 port_sel)
291906f1 1402{
47a05eca 1403 u32 val = I915_READ(reg);
4e634389 1404 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1405 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1406 reg, pipe_name(pipe));
de9a35ab 1407
75c5da27
DV
1408 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1409 && (val & DP_PIPEB_SELECT),
de9a35ab 1410 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1411}
1412
1413static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, int reg)
1415{
47a05eca 1416 u32 val = I915_READ(reg);
b70ad586 1417 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1418 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1419 reg, pipe_name(pipe));
de9a35ab 1420
dc0fa718 1421 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1422 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1423 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1424}
1425
1426static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe)
1428{
1429 int reg;
1430 u32 val;
291906f1 1431
f0575e92
KP
1432 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1435
1436 reg = PCH_ADPA;
1437 val = I915_READ(reg);
b70ad586 1438 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1439 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1440 pipe_name(pipe));
291906f1
JB
1441
1442 reg = PCH_LVDS;
1443 val = I915_READ(reg);
b70ad586 1444 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1445 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1446 pipe_name(pipe));
291906f1 1447
e2debe91
PZ
1448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1450 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1451}
1452
40e9cf64
JB
1453static void intel_init_dpio(struct drm_device *dev)
1454{
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456
1457 if (!IS_VALLEYVIEW(dev))
1458 return;
1459
a09caddd
CML
1460 /*
1461 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1462 * CHV x1 PHY (DP/HDMI D)
1463 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1464 */
1465 if (IS_CHERRYVIEW(dev)) {
1466 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1467 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1468 } else {
1469 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1470 }
5382f5f3
JB
1471}
1472
1473static void intel_reset_dpio(struct drm_device *dev)
1474{
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476
1477 if (!IS_VALLEYVIEW(dev))
1478 return;
1479
e5cbfbfb
ID
1480 /*
1481 * Enable the CRI clock source so we can get at the display and the
1482 * reference clock for VGA hotplug / manual detection.
1483 */
404faabc 1484 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1485 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1486 DPLL_INTEGRATED_CRI_CLK_VLV);
1487
076ed3b2
CML
1488 if (IS_CHERRYVIEW(dev)) {
1489 enum dpio_phy phy;
1490 u32 val;
1491
1492 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1493 /* Poll for phypwrgood signal */
1494 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1495 PHY_POWERGOOD(phy), 1))
1496 DRM_ERROR("Display PHY %d is not power up\n", phy);
1497
1498 /*
1499 * Deassert common lane reset for PHY.
1500 *
1501 * This should only be done on init and resume from S3
1502 * with both PLLs disabled, or we risk losing DPIO and
1503 * PLL synchronization.
1504 */
1505 val = I915_READ(DISPLAY_PHY_CONTROL);
1506 I915_WRITE(DISPLAY_PHY_CONTROL,
1507 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1508 }
1509
1510 } else {
1511 /*
1512 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1513 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1514 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1515 * b. The other bits such as sfr settings / modesel may all
1516 * be set to 0.
1517 *
1518 * This should only be done on init and resume from S3 with
1519 * both PLLs disabled, or we risk losing DPIO and PLL
1520 * synchronization.
1521 */
1522 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1523 }
40e9cf64
JB
1524}
1525
426115cf 1526static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1527{
426115cf
DV
1528 struct drm_device *dev = crtc->base.dev;
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530 int reg = DPLL(crtc->pipe);
1531 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1532
426115cf 1533 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1534
1535 /* No really, not for ILK+ */
1536 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1537
1538 /* PLL is protected by panel, make sure we can write it */
1539 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1540 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1541
426115cf
DV
1542 I915_WRITE(reg, dpll);
1543 POSTING_READ(reg);
1544 udelay(150);
1545
1546 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1547 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1548
1549 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1550 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1551
1552 /* We do this three times for luck */
426115cf 1553 I915_WRITE(reg, dpll);
87442f73
DV
1554 POSTING_READ(reg);
1555 udelay(150); /* wait for warmup */
426115cf 1556 I915_WRITE(reg, dpll);
87442f73
DV
1557 POSTING_READ(reg);
1558 udelay(150); /* wait for warmup */
426115cf 1559 I915_WRITE(reg, dpll);
87442f73
DV
1560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562}
1563
9d556c99
CML
1564static void chv_enable_pll(struct intel_crtc *crtc)
1565{
1566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int pipe = crtc->pipe;
1569 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1570 int dpll = DPLL(crtc->pipe);
1571 u32 tmp;
1572
1573 assert_pipe_disabled(dev_priv, crtc->pipe);
1574
1575 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1576
1577 mutex_lock(&dev_priv->dpio_lock);
1578
1579 /* Enable back the 10bit clock to display controller */
1580 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1581 tmp |= DPIO_DCLKP_EN;
1582 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1583
1584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
1590 tmp = I915_READ(dpll);
1591 tmp |= DPLL_VCO_ENABLE;
1592 I915_WRITE(dpll, tmp);
1593
1594 /* Check PLL is locked */
1595 if (wait_for(((I915_READ(dpll) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1596 DRM_ERROR("PLL %d failed to lock\n", pipe);
1597
1598 /* Deassert soft data lane reset*/
1599 tmp = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
1600 tmp |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1601 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), tmp);
1602
1603
1604 mutex_unlock(&dev_priv->dpio_lock);
1605}
1606
66e3d5c0 1607static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1608{
66e3d5c0
DV
1609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int reg = DPLL(crtc->pipe);
1612 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1613
66e3d5c0 1614 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1615
63d7bbe9 1616 /* No really, not for ILK+ */
3d13ef2e 1617 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1618
1619 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1620 if (IS_MOBILE(dev) && !IS_I830(dev))
1621 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1622
66e3d5c0
DV
1623 I915_WRITE(reg, dpll);
1624
1625 /* Wait for the clocks to stabilize. */
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (INTEL_INFO(dev)->gen >= 4) {
1630 I915_WRITE(DPLL_MD(crtc->pipe),
1631 crtc->config.dpll_hw_state.dpll_md);
1632 } else {
1633 /* The pixel multiplier can only be updated once the
1634 * DPLL is enabled and the clocks are stable.
1635 *
1636 * So write it again.
1637 */
1638 I915_WRITE(reg, dpll);
1639 }
63d7bbe9
JB
1640
1641 /* We do this three times for luck */
66e3d5c0 1642 I915_WRITE(reg, dpll);
63d7bbe9
JB
1643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
66e3d5c0 1645 I915_WRITE(reg, dpll);
63d7bbe9
JB
1646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
66e3d5c0 1648 I915_WRITE(reg, dpll);
63d7bbe9
JB
1649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
1651}
1652
1653/**
50b44a44 1654 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1655 * @dev_priv: i915 private structure
1656 * @pipe: pipe PLL to disable
1657 *
1658 * Disable the PLL for @pipe, making sure the pipe is off first.
1659 *
1660 * Note! This is for pre-ILK only.
1661 */
50b44a44 1662static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1663{
63d7bbe9
JB
1664 /* Don't disable pipe A or pipe A PLLs if needed */
1665 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1666 return;
1667
1668 /* Make sure the pipe isn't still relying on us */
1669 assert_pipe_disabled(dev_priv, pipe);
1670
50b44a44
DV
1671 I915_WRITE(DPLL(pipe), 0);
1672 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1673}
1674
f6071166
JB
1675static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1676{
1677 u32 val = 0;
1678
1679 /* Make sure the pipe isn't still relying on us */
1680 assert_pipe_disabled(dev_priv, pipe);
1681
e5cbfbfb
ID
1682 /*
1683 * Leave integrated clock source and reference clock enabled for pipe B.
1684 * The latter is needed for VGA hotplug / manual detection.
1685 */
f6071166 1686 if (pipe == PIPE_B)
e5cbfbfb 1687 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1688 I915_WRITE(DPLL(pipe), val);
1689 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1690
1691}
1692
1693static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 int dpll = DPLL(pipe);
1696 u32 val;
1697
1698 /* Set PLL en = 0 */
1699 val = I915_READ(dpll);
1700 val &= ~DPLL_VCO_ENABLE;
1701 I915_WRITE(dpll, val);
1702
f6071166
JB
1703}
1704
e4607fcf
CML
1705void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1706 struct intel_digital_port *dport)
89b667f8
JB
1707{
1708 u32 port_mask;
00fc31b7 1709 int dpll_reg;
89b667f8 1710
e4607fcf
CML
1711 switch (dport->port) {
1712 case PORT_B:
89b667f8 1713 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1714 dpll_reg = DPLL(0);
e4607fcf
CML
1715 break;
1716 case PORT_C:
89b667f8 1717 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1718 dpll_reg = DPLL(0);
1719 break;
1720 case PORT_D:
1721 port_mask = DPLL_PORTD_READY_MASK;
1722 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1723 break;
1724 default:
1725 BUG();
1726 }
89b667f8 1727
00fc31b7 1728 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1729 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1730 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1731}
1732
92f2584a 1733/**
e72f9fbf 1734 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1735 * @dev_priv: i915 private structure
1736 * @pipe: pipe PLL to enable
1737 *
1738 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1739 * drives the transcoder clock.
1740 */
e2b78267 1741static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1742{
3d13ef2e
DL
1743 struct drm_device *dev = crtc->base.dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1745 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1746
48da64a8 1747 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1748 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1749 if (WARN_ON(pll == NULL))
48da64a8
CW
1750 return;
1751
1752 if (WARN_ON(pll->refcount == 0))
1753 return;
ee7b9f93 1754
46edb027
DV
1755 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1756 pll->name, pll->active, pll->on,
e2b78267 1757 crtc->base.base.id);
92f2584a 1758
cdbd2316
DV
1759 if (pll->active++) {
1760 WARN_ON(!pll->on);
e9d6944e 1761 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1762 return;
1763 }
f4a091c7 1764 WARN_ON(pll->on);
ee7b9f93 1765
46edb027 1766 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1767 pll->enable(dev_priv, pll);
ee7b9f93 1768 pll->on = true;
92f2584a
JB
1769}
1770
e2b78267 1771static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1772{
3d13ef2e
DL
1773 struct drm_device *dev = crtc->base.dev;
1774 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1775 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1776
92f2584a 1777 /* PCH only available on ILK+ */
3d13ef2e 1778 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1779 if (WARN_ON(pll == NULL))
ee7b9f93 1780 return;
92f2584a 1781
48da64a8
CW
1782 if (WARN_ON(pll->refcount == 0))
1783 return;
7a419866 1784
46edb027
DV
1785 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1786 pll->name, pll->active, pll->on,
e2b78267 1787 crtc->base.base.id);
7a419866 1788
48da64a8 1789 if (WARN_ON(pll->active == 0)) {
e9d6944e 1790 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1791 return;
1792 }
1793
e9d6944e 1794 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1795 WARN_ON(!pll->on);
cdbd2316 1796 if (--pll->active)
7a419866 1797 return;
ee7b9f93 1798
46edb027 1799 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1800 pll->disable(dev_priv, pll);
ee7b9f93 1801 pll->on = false;
92f2584a
JB
1802}
1803
b8a4f404
PZ
1804static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1805 enum pipe pipe)
040484af 1806{
23670b32 1807 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1808 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1810 uint32_t reg, val, pipeconf_val;
040484af
JB
1811
1812 /* PCH only available on ILK+ */
3d13ef2e 1813 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1814
1815 /* Make sure PCH DPLL is enabled */
e72f9fbf 1816 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1817 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1818
1819 /* FDI must be feeding us bits for PCH ports */
1820 assert_fdi_tx_enabled(dev_priv, pipe);
1821 assert_fdi_rx_enabled(dev_priv, pipe);
1822
23670b32
DV
1823 if (HAS_PCH_CPT(dev)) {
1824 /* Workaround: Set the timing override bit before enabling the
1825 * pch transcoder. */
1826 reg = TRANS_CHICKEN2(pipe);
1827 val = I915_READ(reg);
1828 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1829 I915_WRITE(reg, val);
59c859d6 1830 }
23670b32 1831
ab9412ba 1832 reg = PCH_TRANSCONF(pipe);
040484af 1833 val = I915_READ(reg);
5f7f726d 1834 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1835
1836 if (HAS_PCH_IBX(dev_priv->dev)) {
1837 /*
1838 * make the BPC in transcoder be consistent with
1839 * that in pipeconf reg.
1840 */
dfd07d72
DV
1841 val &= ~PIPECONF_BPC_MASK;
1842 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1843 }
5f7f726d
PZ
1844
1845 val &= ~TRANS_INTERLACE_MASK;
1846 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1847 if (HAS_PCH_IBX(dev_priv->dev) &&
1848 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1849 val |= TRANS_LEGACY_INTERLACED_ILK;
1850 else
1851 val |= TRANS_INTERLACED;
5f7f726d
PZ
1852 else
1853 val |= TRANS_PROGRESSIVE;
1854
040484af
JB
1855 I915_WRITE(reg, val | TRANS_ENABLE);
1856 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1857 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1858}
1859
8fb033d7 1860static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1861 enum transcoder cpu_transcoder)
040484af 1862{
8fb033d7 1863 u32 val, pipeconf_val;
8fb033d7
PZ
1864
1865 /* PCH only available on ILK+ */
3d13ef2e 1866 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1867
8fb033d7 1868 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1869 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1870 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1871
223a6fdf
PZ
1872 /* Workaround: set timing override bit. */
1873 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1874 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1875 I915_WRITE(_TRANSA_CHICKEN2, val);
1876
25f3ef11 1877 val = TRANS_ENABLE;
937bb610 1878 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1879
9a76b1c6
PZ
1880 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1881 PIPECONF_INTERLACED_ILK)
a35f2679 1882 val |= TRANS_INTERLACED;
8fb033d7
PZ
1883 else
1884 val |= TRANS_PROGRESSIVE;
1885
ab9412ba
DV
1886 I915_WRITE(LPT_TRANSCONF, val);
1887 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1888 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1889}
1890
b8a4f404
PZ
1891static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1892 enum pipe pipe)
040484af 1893{
23670b32
DV
1894 struct drm_device *dev = dev_priv->dev;
1895 uint32_t reg, val;
040484af
JB
1896
1897 /* FDI relies on the transcoder */
1898 assert_fdi_tx_disabled(dev_priv, pipe);
1899 assert_fdi_rx_disabled(dev_priv, pipe);
1900
291906f1
JB
1901 /* Ports must be off as well */
1902 assert_pch_ports_disabled(dev_priv, pipe);
1903
ab9412ba 1904 reg = PCH_TRANSCONF(pipe);
040484af
JB
1905 val = I915_READ(reg);
1906 val &= ~TRANS_ENABLE;
1907 I915_WRITE(reg, val);
1908 /* wait for PCH transcoder off, transcoder state */
1909 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1910 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1911
1912 if (!HAS_PCH_IBX(dev)) {
1913 /* Workaround: Clear the timing override chicken bit again. */
1914 reg = TRANS_CHICKEN2(pipe);
1915 val = I915_READ(reg);
1916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1917 I915_WRITE(reg, val);
1918 }
040484af
JB
1919}
1920
ab4d966c 1921static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1922{
8fb033d7
PZ
1923 u32 val;
1924
ab9412ba 1925 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1926 val &= ~TRANS_ENABLE;
ab9412ba 1927 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1928 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1929 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1930 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1931
1932 /* Workaround: clear timing override bit. */
1933 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1934 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1935 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1936}
1937
b24e7179 1938/**
309cfea8 1939 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1940 * @crtc: crtc responsible for the pipe
b24e7179 1941 *
0372264a 1942 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1944 */
e1fdc473 1945static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1946{
0372264a
PZ
1947 struct drm_device *dev = crtc->base.dev;
1948 struct drm_i915_private *dev_priv = dev->dev_private;
1949 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1950 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1951 pipe);
1a240d4d 1952 enum pipe pch_transcoder;
b24e7179
JB
1953 int reg;
1954 u32 val;
1955
58c6eaa2 1956 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1957 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1958 assert_sprites_disabled(dev_priv, pipe);
1959
681e5811 1960 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1961 pch_transcoder = TRANSCODER_A;
1962 else
1963 pch_transcoder = pipe;
1964
b24e7179
JB
1965 /*
1966 * A pipe without a PLL won't actually be able to drive bits from
1967 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1968 * need the check.
1969 */
1970 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1971 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1972 assert_dsi_pll_enabled(dev_priv);
1973 else
1974 assert_pll_enabled(dev_priv, pipe);
040484af 1975 else {
30421c4f 1976 if (crtc->config.has_pch_encoder) {
040484af 1977 /* if driving the PCH, we need FDI enabled */
cc391bbb 1978 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1979 assert_fdi_tx_pll_enabled(dev_priv,
1980 (enum pipe) cpu_transcoder);
040484af
JB
1981 }
1982 /* FIXME: assert CPU port conditions for SNB+ */
1983 }
b24e7179 1984
702e7a56 1985 reg = PIPECONF(cpu_transcoder);
b24e7179 1986 val = I915_READ(reg);
7ad25d48
PZ
1987 if (val & PIPECONF_ENABLE) {
1988 WARN_ON(!(pipe == PIPE_A &&
1989 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1990 return;
7ad25d48 1991 }
00d70b15
CW
1992
1993 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1994 POSTING_READ(reg);
b24e7179
JB
1995}
1996
1997/**
309cfea8 1998 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1999 * @dev_priv: i915 private structure
2000 * @pipe: pipe to disable
2001 *
2002 * Disable @pipe, making sure that various hardware specific requirements
2003 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2004 *
2005 * @pipe should be %PIPE_A or %PIPE_B.
2006 *
2007 * Will wait until the pipe has shut down before returning.
2008 */
2009static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2010 enum pipe pipe)
2011{
702e7a56
PZ
2012 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2013 pipe);
b24e7179
JB
2014 int reg;
2015 u32 val;
2016
2017 /*
2018 * Make sure planes won't keep trying to pump pixels to us,
2019 * or we might hang the display.
2020 */
2021 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2022 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2023 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
2024
2025 /* Don't disable pipe A or pipe A PLLs if needed */
2026 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2027 return;
2028
702e7a56 2029 reg = PIPECONF(cpu_transcoder);
b24e7179 2030 val = I915_READ(reg);
00d70b15
CW
2031 if ((val & PIPECONF_ENABLE) == 0)
2032 return;
2033
2034 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
2035 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2036}
2037
d74362c9
KP
2038/*
2039 * Plane regs are double buffered, going from enabled->disabled needs a
2040 * trigger in order to latch. The display address reg provides this.
2041 */
1dba99f4
VS
2042void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2043 enum plane plane)
d74362c9 2044{
3d13ef2e
DL
2045 struct drm_device *dev = dev_priv->dev;
2046 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2047
2048 I915_WRITE(reg, I915_READ(reg));
2049 POSTING_READ(reg);
d74362c9
KP
2050}
2051
b24e7179 2052/**
262ca2b0 2053 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
b24e7179
JB
2054 * @dev_priv: i915 private structure
2055 * @plane: plane to enable
2056 * @pipe: pipe being fed
2057 *
2058 * Enable @plane on @pipe, making sure that @pipe is running first.
2059 */
262ca2b0
MR
2060static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2061 enum plane plane, enum pipe pipe)
b24e7179 2062{
939c2fe8
VS
2063 struct intel_crtc *intel_crtc =
2064 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
2065 int reg;
2066 u32 val;
2067
2068 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2069 assert_pipe_enabled(dev_priv, pipe);
2070
98ec7739
VS
2071 if (intel_crtc->primary_enabled)
2072 return;
0037f71c 2073
4c445e0e 2074 intel_crtc->primary_enabled = true;
939c2fe8 2075
b24e7179
JB
2076 reg = DSPCNTR(plane);
2077 val = I915_READ(reg);
10efa932 2078 WARN_ON(val & DISPLAY_PLANE_ENABLE);
00d70b15
CW
2079
2080 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 2081 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
2082 intel_wait_for_vblank(dev_priv->dev, pipe);
2083}
2084
b24e7179 2085/**
262ca2b0 2086 * intel_disable_primary_hw_plane - disable the primary hardware plane
b24e7179
JB
2087 * @dev_priv: i915 private structure
2088 * @plane: plane to disable
2089 * @pipe: pipe consuming the data
2090 *
2091 * Disable @plane; should be an independent operation.
2092 */
262ca2b0
MR
2093static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2094 enum plane plane, enum pipe pipe)
b24e7179 2095{
939c2fe8
VS
2096 struct intel_crtc *intel_crtc =
2097 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
2098 int reg;
2099 u32 val;
2100
98ec7739
VS
2101 if (!intel_crtc->primary_enabled)
2102 return;
0037f71c 2103
4c445e0e 2104 intel_crtc->primary_enabled = false;
939c2fe8 2105
b24e7179
JB
2106 reg = DSPCNTR(plane);
2107 val = I915_READ(reg);
10efa932 2108 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
00d70b15
CW
2109
2110 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 2111 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
2112 intel_wait_for_vblank(dev_priv->dev, pipe);
2113}
2114
693db184
CW
2115static bool need_vtd_wa(struct drm_device *dev)
2116{
2117#ifdef CONFIG_INTEL_IOMMU
2118 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2119 return true;
2120#endif
2121 return false;
2122}
2123
a57ce0b2
JB
2124static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2125{
2126 int tile_height;
2127
2128 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2129 return ALIGN(height, tile_height);
2130}
2131
127bd2ac 2132int
48b956c5 2133intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 2134 struct drm_i915_gem_object *obj,
919926ae 2135 struct intel_ring_buffer *pipelined)
6b95a207 2136{
ce453d81 2137 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
2138 u32 alignment;
2139 int ret;
2140
05394f39 2141 switch (obj->tiling_mode) {
6b95a207 2142 case I915_TILING_NONE:
534843da
CW
2143 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2144 alignment = 128 * 1024;
a6c45cf0 2145 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2146 alignment = 4 * 1024;
2147 else
2148 alignment = 64 * 1024;
6b95a207
KH
2149 break;
2150 case I915_TILING_X:
2151 /* pin() will align the object as required by fence */
2152 alignment = 0;
2153 break;
2154 case I915_TILING_Y:
80075d49 2155 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2156 return -EINVAL;
2157 default:
2158 BUG();
2159 }
2160
693db184
CW
2161 /* Note that the w/a also requires 64 PTE of padding following the
2162 * bo. We currently fill all unused PTE with the shadow page and so
2163 * we should always have valid PTE following the scanout preventing
2164 * the VT-d warning.
2165 */
2166 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2167 alignment = 256 * 1024;
2168
ce453d81 2169 dev_priv->mm.interruptible = false;
2da3b9b9 2170 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2171 if (ret)
ce453d81 2172 goto err_interruptible;
6b95a207
KH
2173
2174 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2175 * fence, whereas 965+ only requires a fence if using
2176 * framebuffer compression. For simplicity, we always install
2177 * a fence as the cost is not that onerous.
2178 */
06d98131 2179 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2180 if (ret)
2181 goto err_unpin;
1690e1eb 2182
9a5a53b3 2183 i915_gem_object_pin_fence(obj);
6b95a207 2184
ce453d81 2185 dev_priv->mm.interruptible = true;
6b95a207 2186 return 0;
48b956c5
CW
2187
2188err_unpin:
cc98b413 2189 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2190err_interruptible:
2191 dev_priv->mm.interruptible = true;
48b956c5 2192 return ret;
6b95a207
KH
2193}
2194
1690e1eb
CW
2195void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2196{
2197 i915_gem_object_unpin_fence(obj);
cc98b413 2198 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2199}
2200
c2c75131
DV
2201/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2202 * is assumed to be a power-of-two. */
bc752862
CW
2203unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2204 unsigned int tiling_mode,
2205 unsigned int cpp,
2206 unsigned int pitch)
c2c75131 2207{
bc752862
CW
2208 if (tiling_mode != I915_TILING_NONE) {
2209 unsigned int tile_rows, tiles;
c2c75131 2210
bc752862
CW
2211 tile_rows = *y / 8;
2212 *y %= 8;
c2c75131 2213
bc752862
CW
2214 tiles = *x / (512/cpp);
2215 *x %= 512/cpp;
2216
2217 return tile_rows * pitch * 8 + tiles * 4096;
2218 } else {
2219 unsigned int offset;
2220
2221 offset = *y * pitch + *x * cpp;
2222 *y = 0;
2223 *x = (offset & 4095) / cpp;
2224 return offset & -4096;
2225 }
c2c75131
DV
2226}
2227
46f297fb
JB
2228int intel_format_to_fourcc(int format)
2229{
2230 switch (format) {
2231 case DISPPLANE_8BPP:
2232 return DRM_FORMAT_C8;
2233 case DISPPLANE_BGRX555:
2234 return DRM_FORMAT_XRGB1555;
2235 case DISPPLANE_BGRX565:
2236 return DRM_FORMAT_RGB565;
2237 default:
2238 case DISPPLANE_BGRX888:
2239 return DRM_FORMAT_XRGB8888;
2240 case DISPPLANE_RGBX888:
2241 return DRM_FORMAT_XBGR8888;
2242 case DISPPLANE_BGRX101010:
2243 return DRM_FORMAT_XRGB2101010;
2244 case DISPPLANE_RGBX101010:
2245 return DRM_FORMAT_XBGR2101010;
2246 }
2247}
2248
484b41dd 2249static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2250 struct intel_plane_config *plane_config)
2251{
2252 struct drm_device *dev = crtc->base.dev;
2253 struct drm_i915_gem_object *obj = NULL;
2254 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2255 u32 base = plane_config->base;
2256
ff2652ea
CW
2257 if (plane_config->size == 0)
2258 return false;
2259
46f297fb
JB
2260 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2261 plane_config->size);
2262 if (!obj)
484b41dd 2263 return false;
46f297fb
JB
2264
2265 if (plane_config->tiled) {
2266 obj->tiling_mode = I915_TILING_X;
66e514c1 2267 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2268 }
2269
66e514c1
DA
2270 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2271 mode_cmd.width = crtc->base.primary->fb->width;
2272 mode_cmd.height = crtc->base.primary->fb->height;
2273 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2274
2275 mutex_lock(&dev->struct_mutex);
2276
66e514c1 2277 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2278 &mode_cmd, obj)) {
46f297fb
JB
2279 DRM_DEBUG_KMS("intel fb init failed\n");
2280 goto out_unref_obj;
2281 }
2282
2283 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2284
2285 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2286 return true;
46f297fb
JB
2287
2288out_unref_obj:
2289 drm_gem_object_unreference(&obj->base);
2290 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2291 return false;
2292}
2293
2294static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2295 struct intel_plane_config *plane_config)
2296{
2297 struct drm_device *dev = intel_crtc->base.dev;
2298 struct drm_crtc *c;
2299 struct intel_crtc *i;
2300 struct intel_framebuffer *fb;
2301
66e514c1 2302 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2303 return;
2304
2305 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2306 return;
2307
66e514c1
DA
2308 kfree(intel_crtc->base.primary->fb);
2309 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2310
2311 /*
2312 * Failed to alloc the obj, check to see if we should share
2313 * an fb with another CRTC instead
2314 */
70e1e0ec 2315 for_each_crtc(dev, c) {
484b41dd
JB
2316 i = to_intel_crtc(c);
2317
2318 if (c == &intel_crtc->base)
2319 continue;
2320
66e514c1 2321 if (!i->active || !c->primary->fb)
484b41dd
JB
2322 continue;
2323
66e514c1 2324 fb = to_intel_framebuffer(c->primary->fb);
484b41dd 2325 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
66e514c1
DA
2326 drm_framebuffer_reference(c->primary->fb);
2327 intel_crtc->base.primary->fb = c->primary->fb;
484b41dd
JB
2328 break;
2329 }
2330 }
46f297fb
JB
2331}
2332
262ca2b0
MR
2333static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2334 struct drm_framebuffer *fb,
2335 int x, int y)
81255565
JB
2336{
2337 struct drm_device *dev = crtc->dev;
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2340 struct intel_framebuffer *intel_fb;
05394f39 2341 struct drm_i915_gem_object *obj;
81255565 2342 int plane = intel_crtc->plane;
e506a0c6 2343 unsigned long linear_offset;
81255565 2344 u32 dspcntr;
5eddb70b 2345 u32 reg;
81255565 2346
81255565
JB
2347 intel_fb = to_intel_framebuffer(fb);
2348 obj = intel_fb->obj;
81255565 2349
5eddb70b
CW
2350 reg = DSPCNTR(plane);
2351 dspcntr = I915_READ(reg);
81255565
JB
2352 /* Mask out pixel format bits in case we change it */
2353 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2354 switch (fb->pixel_format) {
2355 case DRM_FORMAT_C8:
81255565
JB
2356 dspcntr |= DISPPLANE_8BPP;
2357 break;
57779d06
VS
2358 case DRM_FORMAT_XRGB1555:
2359 case DRM_FORMAT_ARGB1555:
2360 dspcntr |= DISPPLANE_BGRX555;
81255565 2361 break;
57779d06
VS
2362 case DRM_FORMAT_RGB565:
2363 dspcntr |= DISPPLANE_BGRX565;
2364 break;
2365 case DRM_FORMAT_XRGB8888:
2366 case DRM_FORMAT_ARGB8888:
2367 dspcntr |= DISPPLANE_BGRX888;
2368 break;
2369 case DRM_FORMAT_XBGR8888:
2370 case DRM_FORMAT_ABGR8888:
2371 dspcntr |= DISPPLANE_RGBX888;
2372 break;
2373 case DRM_FORMAT_XRGB2101010:
2374 case DRM_FORMAT_ARGB2101010:
2375 dspcntr |= DISPPLANE_BGRX101010;
2376 break;
2377 case DRM_FORMAT_XBGR2101010:
2378 case DRM_FORMAT_ABGR2101010:
2379 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2380 break;
2381 default:
baba133a 2382 BUG();
81255565 2383 }
57779d06 2384
a6c45cf0 2385 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2386 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2387 dspcntr |= DISPPLANE_TILED;
2388 else
2389 dspcntr &= ~DISPPLANE_TILED;
2390 }
2391
de1aa629
VS
2392 if (IS_G4X(dev))
2393 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2394
5eddb70b 2395 I915_WRITE(reg, dspcntr);
81255565 2396
e506a0c6 2397 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2398
c2c75131
DV
2399 if (INTEL_INFO(dev)->gen >= 4) {
2400 intel_crtc->dspaddr_offset =
bc752862
CW
2401 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2402 fb->bits_per_pixel / 8,
2403 fb->pitches[0]);
c2c75131
DV
2404 linear_offset -= intel_crtc->dspaddr_offset;
2405 } else {
e506a0c6 2406 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2407 }
e506a0c6 2408
f343c5f6
BW
2409 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2410 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2411 fb->pitches[0]);
01f2c773 2412 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2413 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2414 I915_WRITE(DSPSURF(plane),
2415 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2416 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2417 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2418 } else
f343c5f6 2419 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2420 POSTING_READ(reg);
81255565 2421
17638cd6
JB
2422 return 0;
2423}
2424
262ca2b0
MR
2425static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2426 struct drm_framebuffer *fb,
2427 int x, int y)
17638cd6
JB
2428{
2429 struct drm_device *dev = crtc->dev;
2430 struct drm_i915_private *dev_priv = dev->dev_private;
2431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2432 struct intel_framebuffer *intel_fb;
2433 struct drm_i915_gem_object *obj;
2434 int plane = intel_crtc->plane;
e506a0c6 2435 unsigned long linear_offset;
17638cd6
JB
2436 u32 dspcntr;
2437 u32 reg;
2438
17638cd6
JB
2439 intel_fb = to_intel_framebuffer(fb);
2440 obj = intel_fb->obj;
2441
2442 reg = DSPCNTR(plane);
2443 dspcntr = I915_READ(reg);
2444 /* Mask out pixel format bits in case we change it */
2445 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2446 switch (fb->pixel_format) {
2447 case DRM_FORMAT_C8:
17638cd6
JB
2448 dspcntr |= DISPPLANE_8BPP;
2449 break;
57779d06
VS
2450 case DRM_FORMAT_RGB565:
2451 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2452 break;
57779d06
VS
2453 case DRM_FORMAT_XRGB8888:
2454 case DRM_FORMAT_ARGB8888:
2455 dspcntr |= DISPPLANE_BGRX888;
2456 break;
2457 case DRM_FORMAT_XBGR8888:
2458 case DRM_FORMAT_ABGR8888:
2459 dspcntr |= DISPPLANE_RGBX888;
2460 break;
2461 case DRM_FORMAT_XRGB2101010:
2462 case DRM_FORMAT_ARGB2101010:
2463 dspcntr |= DISPPLANE_BGRX101010;
2464 break;
2465 case DRM_FORMAT_XBGR2101010:
2466 case DRM_FORMAT_ABGR2101010:
2467 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2468 break;
2469 default:
baba133a 2470 BUG();
17638cd6
JB
2471 }
2472
2473 if (obj->tiling_mode != I915_TILING_NONE)
2474 dspcntr |= DISPPLANE_TILED;
2475 else
2476 dspcntr &= ~DISPPLANE_TILED;
2477
b42c6009 2478 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2479 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2480 else
2481 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2482
2483 I915_WRITE(reg, dspcntr);
2484
e506a0c6 2485 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2486 intel_crtc->dspaddr_offset =
bc752862
CW
2487 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2488 fb->bits_per_pixel / 8,
2489 fb->pitches[0]);
c2c75131 2490 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2491
f343c5f6
BW
2492 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2493 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2494 fb->pitches[0]);
01f2c773 2495 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2496 I915_WRITE(DSPSURF(plane),
2497 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2498 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2499 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2500 } else {
2501 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2502 I915_WRITE(DSPLINOFF(plane), linear_offset);
2503 }
17638cd6
JB
2504 POSTING_READ(reg);
2505
2506 return 0;
2507}
2508
2509/* Assume fb object is pinned & idle & fenced and just update base pointers */
2510static int
2511intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2512 int x, int y, enum mode_set_atomic state)
2513{
2514 struct drm_device *dev = crtc->dev;
2515 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2516
6b8e6ed0
CW
2517 if (dev_priv->display.disable_fbc)
2518 dev_priv->display.disable_fbc(dev);
3dec0095 2519 intel_increase_pllclock(crtc);
81255565 2520
262ca2b0 2521 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
81255565
JB
2522}
2523
96a02917
VS
2524void intel_display_handle_reset(struct drm_device *dev)
2525{
2526 struct drm_i915_private *dev_priv = dev->dev_private;
2527 struct drm_crtc *crtc;
2528
2529 /*
2530 * Flips in the rings have been nuked by the reset,
2531 * so complete all pending flips so that user space
2532 * will get its events and not get stuck.
2533 *
2534 * Also update the base address of all primary
2535 * planes to the the last fb to make sure we're
2536 * showing the correct fb after a reset.
2537 *
2538 * Need to make two loops over the crtcs so that we
2539 * don't try to grab a crtc mutex before the
2540 * pending_flip_queue really got woken up.
2541 */
2542
70e1e0ec 2543 for_each_crtc(dev, crtc) {
96a02917
VS
2544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2545 enum plane plane = intel_crtc->plane;
2546
2547 intel_prepare_page_flip(dev, plane);
2548 intel_finish_page_flip_plane(dev, plane);
2549 }
2550
70e1e0ec 2551 for_each_crtc(dev, crtc) {
96a02917
VS
2552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2553
2554 mutex_lock(&crtc->mutex);
947fdaad
CW
2555 /*
2556 * FIXME: Once we have proper support for primary planes (and
2557 * disabling them without disabling the entire crtc) allow again
66e514c1 2558 * a NULL crtc->primary->fb.
947fdaad 2559 */
f4510a27 2560 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2561 dev_priv->display.update_primary_plane(crtc,
66e514c1 2562 crtc->primary->fb,
262ca2b0
MR
2563 crtc->x,
2564 crtc->y);
96a02917
VS
2565 mutex_unlock(&crtc->mutex);
2566 }
2567}
2568
14667a4b
CW
2569static int
2570intel_finish_fb(struct drm_framebuffer *old_fb)
2571{
2572 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2573 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2574 bool was_interruptible = dev_priv->mm.interruptible;
2575 int ret;
2576
14667a4b
CW
2577 /* Big Hammer, we also need to ensure that any pending
2578 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2579 * current scanout is retired before unpinning the old
2580 * framebuffer.
2581 *
2582 * This should only fail upon a hung GPU, in which case we
2583 * can safely continue.
2584 */
2585 dev_priv->mm.interruptible = false;
2586 ret = i915_gem_object_finish_gpu(obj);
2587 dev_priv->mm.interruptible = was_interruptible;
2588
2589 return ret;
2590}
2591
7d5e3799
CW
2592static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2593{
2594 struct drm_device *dev = crtc->dev;
2595 struct drm_i915_private *dev_priv = dev->dev_private;
2596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2597 unsigned long flags;
2598 bool pending;
2599
2600 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2601 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2602 return false;
2603
2604 spin_lock_irqsave(&dev->event_lock, flags);
2605 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2606 spin_unlock_irqrestore(&dev->event_lock, flags);
2607
2608 return pending;
2609}
2610
5c3b82e2 2611static int
3c4fdcfb 2612intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2613 struct drm_framebuffer *fb)
79e53945
JB
2614{
2615 struct drm_device *dev = crtc->dev;
6b8e6ed0 2616 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2618 struct drm_framebuffer *old_fb;
5c3b82e2 2619 int ret;
79e53945 2620
7d5e3799
CW
2621 if (intel_crtc_has_pending_flip(crtc)) {
2622 DRM_ERROR("pipe is still busy with an old pageflip\n");
2623 return -EBUSY;
2624 }
2625
79e53945 2626 /* no fb bound */
94352cf9 2627 if (!fb) {
a5071c2f 2628 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2629 return 0;
2630 }
2631
7eb552ae 2632 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2633 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2634 plane_name(intel_crtc->plane),
2635 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2636 return -EINVAL;
79e53945
JB
2637 }
2638
5c3b82e2 2639 mutex_lock(&dev->struct_mutex);
265db958 2640 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2641 to_intel_framebuffer(fb)->obj,
919926ae 2642 NULL);
8ac36ec1 2643 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2644 if (ret != 0) {
a5071c2f 2645 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2646 return ret;
2647 }
79e53945 2648
bb2043de
DL
2649 /*
2650 * Update pipe size and adjust fitter if needed: the reason for this is
2651 * that in compute_mode_changes we check the native mode (not the pfit
2652 * mode) to see if we can flip rather than do a full mode set. In the
2653 * fastboot case, we'll flip, but if we don't update the pipesrc and
2654 * pfit state, we'll end up with a big fb scanned out into the wrong
2655 * sized surface.
2656 *
2657 * To fix this properly, we need to hoist the checks up into
2658 * compute_mode_changes (or above), check the actual pfit state and
2659 * whether the platform allows pfit disable with pipe active, and only
2660 * then update the pipesrc and pfit state, even on the flip path.
2661 */
d330a953 2662 if (i915.fastboot) {
d7bf63f2
DL
2663 const struct drm_display_mode *adjusted_mode =
2664 &intel_crtc->config.adjusted_mode;
2665
4d6a3e63 2666 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2667 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2668 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2669 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2670 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2671 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2672 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2673 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2674 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2675 }
0637d60d
JB
2676 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2677 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2678 }
2679
262ca2b0 2680 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
4e6cfefc 2681 if (ret) {
8ac36ec1 2682 mutex_lock(&dev->struct_mutex);
94352cf9 2683 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2684 mutex_unlock(&dev->struct_mutex);
a5071c2f 2685 DRM_ERROR("failed to update base address\n");
4e6cfefc 2686 return ret;
79e53945 2687 }
3c4fdcfb 2688
f4510a27
MR
2689 old_fb = crtc->primary->fb;
2690 crtc->primary->fb = fb;
6c4c86f5
DV
2691 crtc->x = x;
2692 crtc->y = y;
94352cf9 2693
b7f1de28 2694 if (old_fb) {
d7697eea
DV
2695 if (intel_crtc->active && old_fb != fb)
2696 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2697 mutex_lock(&dev->struct_mutex);
1690e1eb 2698 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
8ac36ec1 2699 mutex_unlock(&dev->struct_mutex);
b7f1de28 2700 }
652c393a 2701
8ac36ec1 2702 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2703 intel_update_fbc(dev);
4906557e 2704 intel_edp_psr_update(dev);
5c3b82e2 2705 mutex_unlock(&dev->struct_mutex);
79e53945 2706
5c3b82e2 2707 return 0;
79e53945
JB
2708}
2709
5e84e1a4
ZW
2710static void intel_fdi_normal_train(struct drm_crtc *crtc)
2711{
2712 struct drm_device *dev = crtc->dev;
2713 struct drm_i915_private *dev_priv = dev->dev_private;
2714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2715 int pipe = intel_crtc->pipe;
2716 u32 reg, temp;
2717
2718 /* enable normal train */
2719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
61e499bf 2721 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2722 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2723 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2724 } else {
2725 temp &= ~FDI_LINK_TRAIN_NONE;
2726 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2727 }
5e84e1a4
ZW
2728 I915_WRITE(reg, temp);
2729
2730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 if (HAS_PCH_CPT(dev)) {
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2735 } else {
2736 temp &= ~FDI_LINK_TRAIN_NONE;
2737 temp |= FDI_LINK_TRAIN_NONE;
2738 }
2739 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2740
2741 /* wait one idle pattern time */
2742 POSTING_READ(reg);
2743 udelay(1000);
357555c0
JB
2744
2745 /* IVB wants error correction enabled */
2746 if (IS_IVYBRIDGE(dev))
2747 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2748 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2749}
2750
1fbc0d78 2751static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2752{
1fbc0d78
DV
2753 return crtc->base.enabled && crtc->active &&
2754 crtc->config.has_pch_encoder;
1e833f40
DV
2755}
2756
01a415fd
DV
2757static void ivb_modeset_global_resources(struct drm_device *dev)
2758{
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *pipe_B_crtc =
2761 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2762 struct intel_crtc *pipe_C_crtc =
2763 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2764 uint32_t temp;
2765
1e833f40
DV
2766 /*
2767 * When everything is off disable fdi C so that we could enable fdi B
2768 * with all lanes. Note that we don't care about enabled pipes without
2769 * an enabled pch encoder.
2770 */
2771 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2772 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2773 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2774 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2775
2776 temp = I915_READ(SOUTH_CHICKEN1);
2777 temp &= ~FDI_BC_BIFURCATION_SELECT;
2778 DRM_DEBUG_KMS("disabling fdi C rx\n");
2779 I915_WRITE(SOUTH_CHICKEN1, temp);
2780 }
2781}
2782
8db9d77b
ZW
2783/* The FDI link training functions for ILK/Ibexpeak. */
2784static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 int pipe = intel_crtc->pipe;
5eddb70b 2790 u32 reg, temp, tries;
8db9d77b 2791
1c8562f6 2792 /* FDI needs bits from pipe first */
0fc932b8 2793 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 2794
e1a44743
AJ
2795 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2796 for train result */
5eddb70b
CW
2797 reg = FDI_RX_IMR(pipe);
2798 temp = I915_READ(reg);
e1a44743
AJ
2799 temp &= ~FDI_RX_SYMBOL_LOCK;
2800 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2801 I915_WRITE(reg, temp);
2802 I915_READ(reg);
e1a44743
AJ
2803 udelay(150);
2804
8db9d77b 2805 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2806 reg = FDI_TX_CTL(pipe);
2807 temp = I915_READ(reg);
627eb5a3
DV
2808 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2809 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2810 temp &= ~FDI_LINK_TRAIN_NONE;
2811 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2812 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2813
5eddb70b
CW
2814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
8db9d77b
ZW
2816 temp &= ~FDI_LINK_TRAIN_NONE;
2817 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2818 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2819
2820 POSTING_READ(reg);
8db9d77b
ZW
2821 udelay(150);
2822
5b2adf89 2823 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2824 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2825 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2826 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2827
5eddb70b 2828 reg = FDI_RX_IIR(pipe);
e1a44743 2829 for (tries = 0; tries < 5; tries++) {
5eddb70b 2830 temp = I915_READ(reg);
8db9d77b
ZW
2831 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2832
2833 if ((temp & FDI_RX_BIT_LOCK)) {
2834 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2835 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2836 break;
2837 }
8db9d77b 2838 }
e1a44743 2839 if (tries == 5)
5eddb70b 2840 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2841
2842 /* Train 2 */
5eddb70b
CW
2843 reg = FDI_TX_CTL(pipe);
2844 temp = I915_READ(reg);
8db9d77b
ZW
2845 temp &= ~FDI_LINK_TRAIN_NONE;
2846 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2847 I915_WRITE(reg, temp);
8db9d77b 2848
5eddb70b
CW
2849 reg = FDI_RX_CTL(pipe);
2850 temp = I915_READ(reg);
8db9d77b
ZW
2851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2853 I915_WRITE(reg, temp);
8db9d77b 2854
5eddb70b
CW
2855 POSTING_READ(reg);
2856 udelay(150);
8db9d77b 2857
5eddb70b 2858 reg = FDI_RX_IIR(pipe);
e1a44743 2859 for (tries = 0; tries < 5; tries++) {
5eddb70b 2860 temp = I915_READ(reg);
8db9d77b
ZW
2861 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2862
2863 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2864 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2865 DRM_DEBUG_KMS("FDI train 2 done.\n");
2866 break;
2867 }
8db9d77b 2868 }
e1a44743 2869 if (tries == 5)
5eddb70b 2870 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2871
2872 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2873
8db9d77b
ZW
2874}
2875
0206e353 2876static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2877 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2878 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2879 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2880 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2881};
2882
2883/* The FDI link training functions for SNB/Cougarpoint. */
2884static void gen6_fdi_link_train(struct drm_crtc *crtc)
2885{
2886 struct drm_device *dev = crtc->dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2889 int pipe = intel_crtc->pipe;
fa37d39e 2890 u32 reg, temp, i, retry;
8db9d77b 2891
e1a44743
AJ
2892 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2893 for train result */
5eddb70b
CW
2894 reg = FDI_RX_IMR(pipe);
2895 temp = I915_READ(reg);
e1a44743
AJ
2896 temp &= ~FDI_RX_SYMBOL_LOCK;
2897 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2898 I915_WRITE(reg, temp);
2899
2900 POSTING_READ(reg);
e1a44743
AJ
2901 udelay(150);
2902
8db9d77b 2903 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2904 reg = FDI_TX_CTL(pipe);
2905 temp = I915_READ(reg);
627eb5a3
DV
2906 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2907 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2908 temp &= ~FDI_LINK_TRAIN_NONE;
2909 temp |= FDI_LINK_TRAIN_PATTERN_1;
2910 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2911 /* SNB-B */
2912 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2913 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2914
d74cf324
DV
2915 I915_WRITE(FDI_RX_MISC(pipe),
2916 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2917
5eddb70b
CW
2918 reg = FDI_RX_CTL(pipe);
2919 temp = I915_READ(reg);
8db9d77b
ZW
2920 if (HAS_PCH_CPT(dev)) {
2921 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2922 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2923 } else {
2924 temp &= ~FDI_LINK_TRAIN_NONE;
2925 temp |= FDI_LINK_TRAIN_PATTERN_1;
2926 }
5eddb70b
CW
2927 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2928
2929 POSTING_READ(reg);
8db9d77b
ZW
2930 udelay(150);
2931
0206e353 2932 for (i = 0; i < 4; i++) {
5eddb70b
CW
2933 reg = FDI_TX_CTL(pipe);
2934 temp = I915_READ(reg);
8db9d77b
ZW
2935 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2936 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2937 I915_WRITE(reg, temp);
2938
2939 POSTING_READ(reg);
8db9d77b
ZW
2940 udelay(500);
2941
fa37d39e
SP
2942 for (retry = 0; retry < 5; retry++) {
2943 reg = FDI_RX_IIR(pipe);
2944 temp = I915_READ(reg);
2945 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2946 if (temp & FDI_RX_BIT_LOCK) {
2947 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2948 DRM_DEBUG_KMS("FDI train 1 done.\n");
2949 break;
2950 }
2951 udelay(50);
8db9d77b 2952 }
fa37d39e
SP
2953 if (retry < 5)
2954 break;
8db9d77b
ZW
2955 }
2956 if (i == 4)
5eddb70b 2957 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2958
2959 /* Train 2 */
5eddb70b
CW
2960 reg = FDI_TX_CTL(pipe);
2961 temp = I915_READ(reg);
8db9d77b
ZW
2962 temp &= ~FDI_LINK_TRAIN_NONE;
2963 temp |= FDI_LINK_TRAIN_PATTERN_2;
2964 if (IS_GEN6(dev)) {
2965 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2966 /* SNB-B */
2967 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2968 }
5eddb70b 2969 I915_WRITE(reg, temp);
8db9d77b 2970
5eddb70b
CW
2971 reg = FDI_RX_CTL(pipe);
2972 temp = I915_READ(reg);
8db9d77b
ZW
2973 if (HAS_PCH_CPT(dev)) {
2974 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2975 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2976 } else {
2977 temp &= ~FDI_LINK_TRAIN_NONE;
2978 temp |= FDI_LINK_TRAIN_PATTERN_2;
2979 }
5eddb70b
CW
2980 I915_WRITE(reg, temp);
2981
2982 POSTING_READ(reg);
8db9d77b
ZW
2983 udelay(150);
2984
0206e353 2985 for (i = 0; i < 4; i++) {
5eddb70b
CW
2986 reg = FDI_TX_CTL(pipe);
2987 temp = I915_READ(reg);
8db9d77b
ZW
2988 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2989 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2990 I915_WRITE(reg, temp);
2991
2992 POSTING_READ(reg);
8db9d77b
ZW
2993 udelay(500);
2994
fa37d39e
SP
2995 for (retry = 0; retry < 5; retry++) {
2996 reg = FDI_RX_IIR(pipe);
2997 temp = I915_READ(reg);
2998 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2999 if (temp & FDI_RX_SYMBOL_LOCK) {
3000 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3001 DRM_DEBUG_KMS("FDI train 2 done.\n");
3002 break;
3003 }
3004 udelay(50);
8db9d77b 3005 }
fa37d39e
SP
3006 if (retry < 5)
3007 break;
8db9d77b
ZW
3008 }
3009 if (i == 4)
5eddb70b 3010 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3011
3012 DRM_DEBUG_KMS("FDI train done.\n");
3013}
3014
357555c0
JB
3015/* Manual link training for Ivy Bridge A0 parts */
3016static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3017{
3018 struct drm_device *dev = crtc->dev;
3019 struct drm_i915_private *dev_priv = dev->dev_private;
3020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3021 int pipe = intel_crtc->pipe;
139ccd3f 3022 u32 reg, temp, i, j;
357555c0
JB
3023
3024 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3025 for train result */
3026 reg = FDI_RX_IMR(pipe);
3027 temp = I915_READ(reg);
3028 temp &= ~FDI_RX_SYMBOL_LOCK;
3029 temp &= ~FDI_RX_BIT_LOCK;
3030 I915_WRITE(reg, temp);
3031
3032 POSTING_READ(reg);
3033 udelay(150);
3034
01a415fd
DV
3035 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3036 I915_READ(FDI_RX_IIR(pipe)));
3037
139ccd3f
JB
3038 /* Try each vswing and preemphasis setting twice before moving on */
3039 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3040 /* disable first in case we need to retry */
3041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
3043 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3044 temp &= ~FDI_TX_ENABLE;
3045 I915_WRITE(reg, temp);
357555c0 3046
139ccd3f
JB
3047 reg = FDI_RX_CTL(pipe);
3048 temp = I915_READ(reg);
3049 temp &= ~FDI_LINK_TRAIN_AUTO;
3050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3051 temp &= ~FDI_RX_ENABLE;
3052 I915_WRITE(reg, temp);
357555c0 3053
139ccd3f 3054 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
139ccd3f
JB
3057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3059 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3060 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3061 temp |= snb_b_fdi_train_param[j/2];
3062 temp |= FDI_COMPOSITE_SYNC;
3063 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3064
139ccd3f
JB
3065 I915_WRITE(FDI_RX_MISC(pipe),
3066 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3067
139ccd3f 3068 reg = FDI_RX_CTL(pipe);
357555c0 3069 temp = I915_READ(reg);
139ccd3f
JB
3070 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3071 temp |= FDI_COMPOSITE_SYNC;
3072 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3073
139ccd3f
JB
3074 POSTING_READ(reg);
3075 udelay(1); /* should be 0.5us */
357555c0 3076
139ccd3f
JB
3077 for (i = 0; i < 4; i++) {
3078 reg = FDI_RX_IIR(pipe);
3079 temp = I915_READ(reg);
3080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3081
139ccd3f
JB
3082 if (temp & FDI_RX_BIT_LOCK ||
3083 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3085 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3086 i);
3087 break;
3088 }
3089 udelay(1); /* should be 0.5us */
3090 }
3091 if (i == 4) {
3092 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3093 continue;
3094 }
357555c0 3095
139ccd3f 3096 /* Train 2 */
357555c0
JB
3097 reg = FDI_TX_CTL(pipe);
3098 temp = I915_READ(reg);
139ccd3f
JB
3099 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3101 I915_WRITE(reg, temp);
3102
3103 reg = FDI_RX_CTL(pipe);
3104 temp = I915_READ(reg);
3105 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3106 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3107 I915_WRITE(reg, temp);
3108
3109 POSTING_READ(reg);
139ccd3f 3110 udelay(2); /* should be 1.5us */
357555c0 3111
139ccd3f
JB
3112 for (i = 0; i < 4; i++) {
3113 reg = FDI_RX_IIR(pipe);
3114 temp = I915_READ(reg);
3115 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3116
139ccd3f
JB
3117 if (temp & FDI_RX_SYMBOL_LOCK ||
3118 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3119 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3120 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3121 i);
3122 goto train_done;
3123 }
3124 udelay(2); /* should be 1.5us */
357555c0 3125 }
139ccd3f
JB
3126 if (i == 4)
3127 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3128 }
357555c0 3129
139ccd3f 3130train_done:
357555c0
JB
3131 DRM_DEBUG_KMS("FDI train done.\n");
3132}
3133
88cefb6c 3134static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3135{
88cefb6c 3136 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3137 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3138 int pipe = intel_crtc->pipe;
5eddb70b 3139 u32 reg, temp;
79e53945 3140
c64e311e 3141
c98e9dcf 3142 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3143 reg = FDI_RX_CTL(pipe);
3144 temp = I915_READ(reg);
627eb5a3
DV
3145 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3146 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3147 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3148 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3149
3150 POSTING_READ(reg);
c98e9dcf
JB
3151 udelay(200);
3152
3153 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3154 temp = I915_READ(reg);
3155 I915_WRITE(reg, temp | FDI_PCDCLK);
3156
3157 POSTING_READ(reg);
c98e9dcf
JB
3158 udelay(200);
3159
20749730
PZ
3160 /* Enable CPU FDI TX PLL, always on for Ironlake */
3161 reg = FDI_TX_CTL(pipe);
3162 temp = I915_READ(reg);
3163 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3164 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3165
20749730
PZ
3166 POSTING_READ(reg);
3167 udelay(100);
6be4a607 3168 }
0e23b99d
JB
3169}
3170
88cefb6c
DV
3171static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3172{
3173 struct drm_device *dev = intel_crtc->base.dev;
3174 struct drm_i915_private *dev_priv = dev->dev_private;
3175 int pipe = intel_crtc->pipe;
3176 u32 reg, temp;
3177
3178 /* Switch from PCDclk to Rawclk */
3179 reg = FDI_RX_CTL(pipe);
3180 temp = I915_READ(reg);
3181 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3182
3183 /* Disable CPU FDI TX PLL */
3184 reg = FDI_TX_CTL(pipe);
3185 temp = I915_READ(reg);
3186 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3187
3188 POSTING_READ(reg);
3189 udelay(100);
3190
3191 reg = FDI_RX_CTL(pipe);
3192 temp = I915_READ(reg);
3193 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3194
3195 /* Wait for the clocks to turn off. */
3196 POSTING_READ(reg);
3197 udelay(100);
3198}
3199
0fc932b8
JB
3200static void ironlake_fdi_disable(struct drm_crtc *crtc)
3201{
3202 struct drm_device *dev = crtc->dev;
3203 struct drm_i915_private *dev_priv = dev->dev_private;
3204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3205 int pipe = intel_crtc->pipe;
3206 u32 reg, temp;
3207
3208 /* disable CPU FDI tx and PCH FDI rx */
3209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
3211 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3212 POSTING_READ(reg);
3213
3214 reg = FDI_RX_CTL(pipe);
3215 temp = I915_READ(reg);
3216 temp &= ~(0x7 << 16);
dfd07d72 3217 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3218 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3219
3220 POSTING_READ(reg);
3221 udelay(100);
3222
3223 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
3224 if (HAS_PCH_IBX(dev)) {
3225 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 3226 }
0fc932b8
JB
3227
3228 /* still set train pattern 1 */
3229 reg = FDI_TX_CTL(pipe);
3230 temp = I915_READ(reg);
3231 temp &= ~FDI_LINK_TRAIN_NONE;
3232 temp |= FDI_LINK_TRAIN_PATTERN_1;
3233 I915_WRITE(reg, temp);
3234
3235 reg = FDI_RX_CTL(pipe);
3236 temp = I915_READ(reg);
3237 if (HAS_PCH_CPT(dev)) {
3238 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3239 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3240 } else {
3241 temp &= ~FDI_LINK_TRAIN_NONE;
3242 temp |= FDI_LINK_TRAIN_PATTERN_1;
3243 }
3244 /* BPC in FDI rx is consistent with that in PIPECONF */
3245 temp &= ~(0x07 << 16);
dfd07d72 3246 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3247 I915_WRITE(reg, temp);
3248
3249 POSTING_READ(reg);
3250 udelay(100);
3251}
3252
5dce5b93
CW
3253bool intel_has_pending_fb_unpin(struct drm_device *dev)
3254{
3255 struct intel_crtc *crtc;
3256
3257 /* Note that we don't need to be called with mode_config.lock here
3258 * as our list of CRTC objects is static for the lifetime of the
3259 * device and so cannot disappear as we iterate. Similarly, we can
3260 * happily treat the predicates as racy, atomic checks as userspace
3261 * cannot claim and pin a new fb without at least acquring the
3262 * struct_mutex and so serialising with us.
3263 */
d3fcc808 3264 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3265 if (atomic_read(&crtc->unpin_work_count) == 0)
3266 continue;
3267
3268 if (crtc->unpin_work)
3269 intel_wait_for_vblank(dev, crtc->pipe);
3270
3271 return true;
3272 }
3273
3274 return false;
3275}
3276
e6c3a2a6
CW
3277static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3278{
0f91128d 3279 struct drm_device *dev = crtc->dev;
5bb61643 3280 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3281
f4510a27 3282 if (crtc->primary->fb == NULL)
e6c3a2a6
CW
3283 return;
3284
2c10d571
DV
3285 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3286
5bb61643
CW
3287 wait_event(dev_priv->pending_flip_queue,
3288 !intel_crtc_has_pending_flip(crtc));
3289
0f91128d 3290 mutex_lock(&dev->struct_mutex);
f4510a27 3291 intel_finish_fb(crtc->primary->fb);
0f91128d 3292 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3293}
3294
e615efe4
ED
3295/* Program iCLKIP clock to the desired frequency */
3296static void lpt_program_iclkip(struct drm_crtc *crtc)
3297{
3298 struct drm_device *dev = crtc->dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3300 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3301 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3302 u32 temp;
3303
09153000
DV
3304 mutex_lock(&dev_priv->dpio_lock);
3305
e615efe4
ED
3306 /* It is necessary to ungate the pixclk gate prior to programming
3307 * the divisors, and gate it back when it is done.
3308 */
3309 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3310
3311 /* Disable SSCCTL */
3312 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3313 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3314 SBI_SSCCTL_DISABLE,
3315 SBI_ICLK);
e615efe4
ED
3316
3317 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3318 if (clock == 20000) {
e615efe4
ED
3319 auxdiv = 1;
3320 divsel = 0x41;
3321 phaseinc = 0x20;
3322 } else {
3323 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3324 * but the adjusted_mode->crtc_clock in in KHz. To get the
3325 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3326 * convert the virtual clock precision to KHz here for higher
3327 * precision.
3328 */
3329 u32 iclk_virtual_root_freq = 172800 * 1000;
3330 u32 iclk_pi_range = 64;
3331 u32 desired_divisor, msb_divisor_value, pi_value;
3332
12d7ceed 3333 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3334 msb_divisor_value = desired_divisor / iclk_pi_range;
3335 pi_value = desired_divisor % iclk_pi_range;
3336
3337 auxdiv = 0;
3338 divsel = msb_divisor_value - 2;
3339 phaseinc = pi_value;
3340 }
3341
3342 /* This should not happen with any sane values */
3343 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3344 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3345 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3346 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3347
3348 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3349 clock,
e615efe4
ED
3350 auxdiv,
3351 divsel,
3352 phasedir,
3353 phaseinc);
3354
3355 /* Program SSCDIVINTPHASE6 */
988d6ee8 3356 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3357 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3358 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3359 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3360 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3361 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3362 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3363 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3364
3365 /* Program SSCAUXDIV */
988d6ee8 3366 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3367 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3368 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3369 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3370
3371 /* Enable modulator and associated divider */
988d6ee8 3372 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3373 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3374 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3375
3376 /* Wait for initialization time */
3377 udelay(24);
3378
3379 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3380
3381 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3382}
3383
275f01b2
DV
3384static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3385 enum pipe pch_transcoder)
3386{
3387 struct drm_device *dev = crtc->base.dev;
3388 struct drm_i915_private *dev_priv = dev->dev_private;
3389 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3390
3391 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3392 I915_READ(HTOTAL(cpu_transcoder)));
3393 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3394 I915_READ(HBLANK(cpu_transcoder)));
3395 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3396 I915_READ(HSYNC(cpu_transcoder)));
3397
3398 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3399 I915_READ(VTOTAL(cpu_transcoder)));
3400 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3401 I915_READ(VBLANK(cpu_transcoder)));
3402 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3403 I915_READ(VSYNC(cpu_transcoder)));
3404 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3405 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3406}
3407
1fbc0d78
DV
3408static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3409{
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 uint32_t temp;
3412
3413 temp = I915_READ(SOUTH_CHICKEN1);
3414 if (temp & FDI_BC_BIFURCATION_SELECT)
3415 return;
3416
3417 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3418 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3419
3420 temp |= FDI_BC_BIFURCATION_SELECT;
3421 DRM_DEBUG_KMS("enabling fdi C rx\n");
3422 I915_WRITE(SOUTH_CHICKEN1, temp);
3423 POSTING_READ(SOUTH_CHICKEN1);
3424}
3425
3426static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3427{
3428 struct drm_device *dev = intel_crtc->base.dev;
3429 struct drm_i915_private *dev_priv = dev->dev_private;
3430
3431 switch (intel_crtc->pipe) {
3432 case PIPE_A:
3433 break;
3434 case PIPE_B:
3435 if (intel_crtc->config.fdi_lanes > 2)
3436 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3437 else
3438 cpt_enable_fdi_bc_bifurcation(dev);
3439
3440 break;
3441 case PIPE_C:
3442 cpt_enable_fdi_bc_bifurcation(dev);
3443
3444 break;
3445 default:
3446 BUG();
3447 }
3448}
3449
f67a559d
JB
3450/*
3451 * Enable PCH resources required for PCH ports:
3452 * - PCH PLLs
3453 * - FDI training & RX/TX
3454 * - update transcoder timings
3455 * - DP transcoding bits
3456 * - transcoder
3457 */
3458static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3459{
3460 struct drm_device *dev = crtc->dev;
3461 struct drm_i915_private *dev_priv = dev->dev_private;
3462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3463 int pipe = intel_crtc->pipe;
ee7b9f93 3464 u32 reg, temp;
2c07245f 3465
ab9412ba 3466 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3467
1fbc0d78
DV
3468 if (IS_IVYBRIDGE(dev))
3469 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3470
cd986abb
DV
3471 /* Write the TU size bits before fdi link training, so that error
3472 * detection works. */
3473 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3474 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3475
c98e9dcf 3476 /* For PCH output, training FDI link */
674cf967 3477 dev_priv->display.fdi_link_train(crtc);
2c07245f 3478
3ad8a208
DV
3479 /* We need to program the right clock selection before writing the pixel
3480 * mutliplier into the DPLL. */
303b81e0 3481 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3482 u32 sel;
4b645f14 3483
c98e9dcf 3484 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3485 temp |= TRANS_DPLL_ENABLE(pipe);
3486 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3487 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3488 temp |= sel;
3489 else
3490 temp &= ~sel;
c98e9dcf 3491 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3492 }
5eddb70b 3493
3ad8a208
DV
3494 /* XXX: pch pll's can be enabled any time before we enable the PCH
3495 * transcoder, and we actually should do this to not upset any PCH
3496 * transcoder that already use the clock when we share it.
3497 *
3498 * Note that enable_shared_dpll tries to do the right thing, but
3499 * get_shared_dpll unconditionally resets the pll - we need that to have
3500 * the right LVDS enable sequence. */
3501 ironlake_enable_shared_dpll(intel_crtc);
3502
d9b6cb56
JB
3503 /* set transcoder timing, panel must allow it */
3504 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3505 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3506
303b81e0 3507 intel_fdi_normal_train(crtc);
5e84e1a4 3508
c98e9dcf
JB
3509 /* For PCH DP, enable TRANS_DP_CTL */
3510 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3511 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3512 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3513 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3514 reg = TRANS_DP_CTL(pipe);
3515 temp = I915_READ(reg);
3516 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3517 TRANS_DP_SYNC_MASK |
3518 TRANS_DP_BPC_MASK);
5eddb70b
CW
3519 temp |= (TRANS_DP_OUTPUT_ENABLE |
3520 TRANS_DP_ENH_FRAMING);
9325c9f0 3521 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3522
3523 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3524 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3525 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3526 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3527
3528 switch (intel_trans_dp_port_sel(crtc)) {
3529 case PCH_DP_B:
5eddb70b 3530 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3531 break;
3532 case PCH_DP_C:
5eddb70b 3533 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3534 break;
3535 case PCH_DP_D:
5eddb70b 3536 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3537 break;
3538 default:
e95d41e1 3539 BUG();
32f9d658 3540 }
2c07245f 3541
5eddb70b 3542 I915_WRITE(reg, temp);
6be4a607 3543 }
b52eb4dc 3544
b8a4f404 3545 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3546}
3547
1507e5bd
PZ
3548static void lpt_pch_enable(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3553 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3554
ab9412ba 3555 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3556
8c52b5e8 3557 lpt_program_iclkip(crtc);
1507e5bd 3558
0540e488 3559 /* Set transcoder timing. */
275f01b2 3560 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3561
937bb610 3562 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3563}
3564
e2b78267 3565static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3566{
e2b78267 3567 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3568
3569 if (pll == NULL)
3570 return;
3571
3572 if (pll->refcount == 0) {
46edb027 3573 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3574 return;
3575 }
3576
f4a091c7
DV
3577 if (--pll->refcount == 0) {
3578 WARN_ON(pll->on);
3579 WARN_ON(pll->active);
3580 }
3581
a43f6e0f 3582 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3583}
3584
b89a1d39 3585static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3586{
e2b78267
DV
3587 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3588 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3589 enum intel_dpll_id i;
ee7b9f93 3590
ee7b9f93 3591 if (pll) {
46edb027
DV
3592 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3593 crtc->base.base.id, pll->name);
e2b78267 3594 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3595 }
3596
98b6bd99
DV
3597 if (HAS_PCH_IBX(dev_priv->dev)) {
3598 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3599 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3600 pll = &dev_priv->shared_dplls[i];
98b6bd99 3601
46edb027
DV
3602 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3603 crtc->base.base.id, pll->name);
98b6bd99
DV
3604
3605 goto found;
3606 }
3607
e72f9fbf
DV
3608 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3609 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3610
3611 /* Only want to check enabled timings first */
3612 if (pll->refcount == 0)
3613 continue;
3614
b89a1d39
DV
3615 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3616 sizeof(pll->hw_state)) == 0) {
46edb027 3617 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3618 crtc->base.base.id,
46edb027 3619 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3620
3621 goto found;
3622 }
3623 }
3624
3625 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3626 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3627 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3628 if (pll->refcount == 0) {
46edb027
DV
3629 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3630 crtc->base.base.id, pll->name);
ee7b9f93
JB
3631 goto found;
3632 }
3633 }
3634
3635 return NULL;
3636
3637found:
a43f6e0f 3638 crtc->config.shared_dpll = i;
46edb027
DV
3639 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3640 pipe_name(crtc->pipe));
ee7b9f93 3641
cdbd2316 3642 if (pll->active == 0) {
66e985c0
DV
3643 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3644 sizeof(pll->hw_state));
3645
46edb027 3646 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3647 WARN_ON(pll->on);
e9d6944e 3648 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3649
15bdd4cf 3650 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3651 }
3652 pll->refcount++;
e04c7350 3653
ee7b9f93
JB
3654 return pll;
3655}
3656
a1520318 3657static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3658{
3659 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3660 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3661 u32 temp;
3662
3663 temp = I915_READ(dslreg);
3664 udelay(500);
3665 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3666 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3667 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3668 }
3669}
3670
b074cec8
JB
3671static void ironlake_pfit_enable(struct intel_crtc *crtc)
3672{
3673 struct drm_device *dev = crtc->base.dev;
3674 struct drm_i915_private *dev_priv = dev->dev_private;
3675 int pipe = crtc->pipe;
3676
fd4daa9c 3677 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3678 /* Force use of hard-coded filter coefficients
3679 * as some pre-programmed values are broken,
3680 * e.g. x201.
3681 */
3682 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3683 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3684 PF_PIPE_SEL_IVB(pipe));
3685 else
3686 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3687 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3688 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3689 }
3690}
3691
bb53d4ae
VS
3692static void intel_enable_planes(struct drm_crtc *crtc)
3693{
3694 struct drm_device *dev = crtc->dev;
3695 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3696 struct drm_plane *plane;
bb53d4ae
VS
3697 struct intel_plane *intel_plane;
3698
af2b653b
MR
3699 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3700 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3701 if (intel_plane->pipe == pipe)
3702 intel_plane_restore(&intel_plane->base);
af2b653b 3703 }
bb53d4ae
VS
3704}
3705
3706static void intel_disable_planes(struct drm_crtc *crtc)
3707{
3708 struct drm_device *dev = crtc->dev;
3709 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3710 struct drm_plane *plane;
bb53d4ae
VS
3711 struct intel_plane *intel_plane;
3712
af2b653b
MR
3713 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3714 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3715 if (intel_plane->pipe == pipe)
3716 intel_plane_disable(&intel_plane->base);
af2b653b 3717 }
bb53d4ae
VS
3718}
3719
20bc8673 3720void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3721{
3722 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3723
3724 if (!crtc->config.ips_enabled)
3725 return;
3726
3727 /* We can only enable IPS after we enable a plane and wait for a vblank.
3728 * We guarantee that the plane is enabled by calling intel_enable_ips
3729 * only after intel_enable_plane. And intel_enable_plane already waits
3730 * for a vblank, so all we need to do here is to enable the IPS bit. */
3731 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3732 if (IS_BROADWELL(crtc->base.dev)) {
3733 mutex_lock(&dev_priv->rps.hw_lock);
3734 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3735 mutex_unlock(&dev_priv->rps.hw_lock);
3736 /* Quoting Art Runyan: "its not safe to expect any particular
3737 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3738 * mailbox." Moreover, the mailbox may return a bogus state,
3739 * so we need to just enable it and continue on.
2a114cc1
BW
3740 */
3741 } else {
3742 I915_WRITE(IPS_CTL, IPS_ENABLE);
3743 /* The bit only becomes 1 in the next vblank, so this wait here
3744 * is essentially intel_wait_for_vblank. If we don't have this
3745 * and don't wait for vblanks until the end of crtc_enable, then
3746 * the HW state readout code will complain that the expected
3747 * IPS_CTL value is not the one we read. */
3748 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3749 DRM_ERROR("Timed out waiting for IPS enable\n");
3750 }
d77e4531
PZ
3751}
3752
20bc8673 3753void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3754{
3755 struct drm_device *dev = crtc->base.dev;
3756 struct drm_i915_private *dev_priv = dev->dev_private;
3757
3758 if (!crtc->config.ips_enabled)
3759 return;
3760
3761 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 3762 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3763 mutex_lock(&dev_priv->rps.hw_lock);
3764 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3765 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
3766 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3767 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3768 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 3769 } else {
2a114cc1 3770 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3771 POSTING_READ(IPS_CTL);
3772 }
d77e4531
PZ
3773
3774 /* We need to wait for a vblank before we can disable the plane. */
3775 intel_wait_for_vblank(dev, crtc->pipe);
3776}
3777
3778/** Loads the palette/gamma unit for the CRTC with the prepared values */
3779static void intel_crtc_load_lut(struct drm_crtc *crtc)
3780{
3781 struct drm_device *dev = crtc->dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3784 enum pipe pipe = intel_crtc->pipe;
3785 int palreg = PALETTE(pipe);
3786 int i;
3787 bool reenable_ips = false;
3788
3789 /* The clocks have to be on to load the palette. */
3790 if (!crtc->enabled || !intel_crtc->active)
3791 return;
3792
3793 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3794 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3795 assert_dsi_pll_enabled(dev_priv);
3796 else
3797 assert_pll_enabled(dev_priv, pipe);
3798 }
3799
3800 /* use legacy palette for Ironlake */
3801 if (HAS_PCH_SPLIT(dev))
3802 palreg = LGC_PALETTE(pipe);
3803
3804 /* Workaround : Do not read or write the pipe palette/gamma data while
3805 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3806 */
41e6fc4c 3807 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3808 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3809 GAMMA_MODE_MODE_SPLIT)) {
3810 hsw_disable_ips(intel_crtc);
3811 reenable_ips = true;
3812 }
3813
3814 for (i = 0; i < 256; i++) {
3815 I915_WRITE(palreg + 4 * i,
3816 (intel_crtc->lut_r[i] << 16) |
3817 (intel_crtc->lut_g[i] << 8) |
3818 intel_crtc->lut_b[i]);
3819 }
3820
3821 if (reenable_ips)
3822 hsw_enable_ips(intel_crtc);
3823}
3824
d3eedb1a
VS
3825static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3826{
3827 if (!enable && intel_crtc->overlay) {
3828 struct drm_device *dev = intel_crtc->base.dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830
3831 mutex_lock(&dev->struct_mutex);
3832 dev_priv->mm.interruptible = false;
3833 (void) intel_overlay_switch_off(intel_crtc->overlay);
3834 dev_priv->mm.interruptible = true;
3835 mutex_unlock(&dev->struct_mutex);
3836 }
3837
3838 /* Let userspace switch the overlay on again. In most cases userspace
3839 * has to recompute where to put it anyway.
3840 */
3841}
3842
3843/**
3844 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3845 * cursor plane briefly if not already running after enabling the display
3846 * plane.
3847 * This workaround avoids occasional blank screens when self refresh is
3848 * enabled.
3849 */
3850static void
3851g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3852{
3853 u32 cntl = I915_READ(CURCNTR(pipe));
3854
3855 if ((cntl & CURSOR_MODE) == 0) {
3856 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3857
3858 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3859 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3860 intel_wait_for_vblank(dev_priv->dev, pipe);
3861 I915_WRITE(CURCNTR(pipe), cntl);
3862 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3863 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3864 }
3865}
3866
3867static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3868{
3869 struct drm_device *dev = crtc->dev;
3870 struct drm_i915_private *dev_priv = dev->dev_private;
3871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3872 int pipe = intel_crtc->pipe;
3873 int plane = intel_crtc->plane;
3874
3875 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3876 intel_enable_planes(crtc);
d3eedb1a
VS
3877 /* The fixup needs to happen before cursor is enabled */
3878 if (IS_G4X(dev))
3879 g4x_fixup_plane(dev_priv, pipe);
a5c4d7bc 3880 intel_crtc_update_cursor(crtc, true);
d3eedb1a 3881 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
3882
3883 hsw_enable_ips(intel_crtc);
3884
3885 mutex_lock(&dev->struct_mutex);
3886 intel_update_fbc(dev);
3887 mutex_unlock(&dev->struct_mutex);
3888}
3889
d3eedb1a 3890static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3891{
3892 struct drm_device *dev = crtc->dev;
3893 struct drm_i915_private *dev_priv = dev->dev_private;
3894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3895 int pipe = intel_crtc->pipe;
3896 int plane = intel_crtc->plane;
3897
3898 intel_crtc_wait_for_pending_flips(crtc);
3899 drm_vblank_off(dev, pipe);
3900
3901 if (dev_priv->fbc.plane == plane)
3902 intel_disable_fbc(dev);
3903
3904 hsw_disable_ips(intel_crtc);
3905
d3eedb1a 3906 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
3907 intel_crtc_update_cursor(crtc, false);
3908 intel_disable_planes(crtc);
3909 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3910}
3911
f67a559d
JB
3912static void ironlake_crtc_enable(struct drm_crtc *crtc)
3913{
3914 struct drm_device *dev = crtc->dev;
3915 struct drm_i915_private *dev_priv = dev->dev_private;
3916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3917 struct intel_encoder *encoder;
f67a559d 3918 int pipe = intel_crtc->pipe;
f67a559d 3919
08a48469
DV
3920 WARN_ON(!crtc->enabled);
3921
f67a559d
JB
3922 if (intel_crtc->active)
3923 return;
3924
3925 intel_crtc->active = true;
8664281b
PZ
3926
3927 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3928 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3929
f6736a1a 3930 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3931 if (encoder->pre_enable)
3932 encoder->pre_enable(encoder);
f67a559d 3933
5bfe2ac0 3934 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3935 /* Note: FDI PLL enabling _must_ be done before we enable the
3936 * cpu pipes, hence this is separate from all the other fdi/pch
3937 * enabling. */
88cefb6c 3938 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3939 } else {
3940 assert_fdi_tx_disabled(dev_priv, pipe);
3941 assert_fdi_rx_disabled(dev_priv, pipe);
3942 }
f67a559d 3943
b074cec8 3944 ironlake_pfit_enable(intel_crtc);
f67a559d 3945
9c54c0dd
JB
3946 /*
3947 * On ILK+ LUT must be loaded before the pipe is running but with
3948 * clocks enabled
3949 */
3950 intel_crtc_load_lut(crtc);
3951
f37fcc2a 3952 intel_update_watermarks(crtc);
e1fdc473 3953 intel_enable_pipe(intel_crtc);
f67a559d 3954
5bfe2ac0 3955 if (intel_crtc->config.has_pch_encoder)
f67a559d 3956 ironlake_pch_enable(crtc);
c98e9dcf 3957
fa5c73b1
DV
3958 for_each_encoder_on_crtc(dev, crtc, encoder)
3959 encoder->enable(encoder);
61b77ddd
DV
3960
3961 if (HAS_PCH_CPT(dev))
a1520318 3962 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 3963
d3eedb1a 3964 intel_crtc_enable_planes(crtc);
a5c4d7bc 3965
6ce94100
DV
3966 /*
3967 * There seems to be a race in PCH platform hw (at least on some
3968 * outputs) where an enabled pipe still completes any pageflip right
3969 * away (as if the pipe is off) instead of waiting for vblank. As soon
3970 * as the first vblank happend, everything works as expected. Hence just
3971 * wait for one vblank before returning to avoid strange things
3972 * happening.
3973 */
3974 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3975}
3976
42db64ef
PZ
3977/* IPS only exists on ULT machines and is tied to pipe A. */
3978static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3979{
f5adf94e 3980 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3981}
3982
e4916946
PZ
3983/*
3984 * This implements the workaround described in the "notes" section of the mode
3985 * set sequence documentation. When going from no pipes or single pipe to
3986 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3987 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3988 */
3989static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3990{
3991 struct drm_device *dev = crtc->base.dev;
3992 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3993
3994 /* We want to get the other_active_crtc only if there's only 1 other
3995 * active crtc. */
d3fcc808 3996 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
3997 if (!crtc_it->active || crtc_it == crtc)
3998 continue;
3999
4000 if (other_active_crtc)
4001 return;
4002
4003 other_active_crtc = crtc_it;
4004 }
4005 if (!other_active_crtc)
4006 return;
4007
4008 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4009 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4010}
4011
4f771f10
PZ
4012static void haswell_crtc_enable(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
4015 struct drm_i915_private *dev_priv = dev->dev_private;
4016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4017 struct intel_encoder *encoder;
4018 int pipe = intel_crtc->pipe;
4f771f10
PZ
4019
4020 WARN_ON(!crtc->enabled);
4021
4022 if (intel_crtc->active)
4023 return;
4024
4025 intel_crtc->active = true;
8664281b
PZ
4026
4027 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4028 if (intel_crtc->config.has_pch_encoder)
4029 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4030
5bfe2ac0 4031 if (intel_crtc->config.has_pch_encoder)
04945641 4032 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
4033
4034 for_each_encoder_on_crtc(dev, crtc, encoder)
4035 if (encoder->pre_enable)
4036 encoder->pre_enable(encoder);
4037
1f544388 4038 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4039
b074cec8 4040 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4041
4042 /*
4043 * On ILK+ LUT must be loaded before the pipe is running but with
4044 * clocks enabled
4045 */
4046 intel_crtc_load_lut(crtc);
4047
1f544388 4048 intel_ddi_set_pipe_settings(crtc);
8228c251 4049 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4050
f37fcc2a 4051 intel_update_watermarks(crtc);
e1fdc473 4052 intel_enable_pipe(intel_crtc);
42db64ef 4053
5bfe2ac0 4054 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4055 lpt_pch_enable(crtc);
4f771f10 4056
8807e55b 4057 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4058 encoder->enable(encoder);
8807e55b
JN
4059 intel_opregion_notify_encoder(encoder, true);
4060 }
4f771f10 4061
e4916946
PZ
4062 /* If we change the relative order between pipe/planes enabling, we need
4063 * to change the workaround. */
4064 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4065 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4066}
4067
3f8dce3a
DV
4068static void ironlake_pfit_disable(struct intel_crtc *crtc)
4069{
4070 struct drm_device *dev = crtc->base.dev;
4071 struct drm_i915_private *dev_priv = dev->dev_private;
4072 int pipe = crtc->pipe;
4073
4074 /* To avoid upsetting the power well on haswell only disable the pfit if
4075 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4076 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4077 I915_WRITE(PF_CTL(pipe), 0);
4078 I915_WRITE(PF_WIN_POS(pipe), 0);
4079 I915_WRITE(PF_WIN_SZ(pipe), 0);
4080 }
4081}
4082
6be4a607
JB
4083static void ironlake_crtc_disable(struct drm_crtc *crtc)
4084{
4085 struct drm_device *dev = crtc->dev;
4086 struct drm_i915_private *dev_priv = dev->dev_private;
4087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4088 struct intel_encoder *encoder;
6be4a607 4089 int pipe = intel_crtc->pipe;
5eddb70b 4090 u32 reg, temp;
b52eb4dc 4091
f7abfe8b
CW
4092 if (!intel_crtc->active)
4093 return;
4094
d3eedb1a 4095 intel_crtc_disable_planes(crtc);
a5c4d7bc 4096
ea9d758d
DV
4097 for_each_encoder_on_crtc(dev, crtc, encoder)
4098 encoder->disable(encoder);
4099
d925c59a
DV
4100 if (intel_crtc->config.has_pch_encoder)
4101 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4102
b24e7179 4103 intel_disable_pipe(dev_priv, pipe);
32f9d658 4104
3f8dce3a 4105 ironlake_pfit_disable(intel_crtc);
2c07245f 4106
bf49ec8c
DV
4107 for_each_encoder_on_crtc(dev, crtc, encoder)
4108 if (encoder->post_disable)
4109 encoder->post_disable(encoder);
2c07245f 4110
d925c59a
DV
4111 if (intel_crtc->config.has_pch_encoder) {
4112 ironlake_fdi_disable(crtc);
913d8d11 4113
d925c59a
DV
4114 ironlake_disable_pch_transcoder(dev_priv, pipe);
4115 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 4116
d925c59a
DV
4117 if (HAS_PCH_CPT(dev)) {
4118 /* disable TRANS_DP_CTL */
4119 reg = TRANS_DP_CTL(pipe);
4120 temp = I915_READ(reg);
4121 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4122 TRANS_DP_PORT_SEL_MASK);
4123 temp |= TRANS_DP_PORT_SEL_NONE;
4124 I915_WRITE(reg, temp);
4125
4126 /* disable DPLL_SEL */
4127 temp = I915_READ(PCH_DPLL_SEL);
11887397 4128 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4129 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4130 }
e3421a18 4131
d925c59a 4132 /* disable PCH DPLL */
e72f9fbf 4133 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4134
d925c59a
DV
4135 ironlake_fdi_pll_disable(intel_crtc);
4136 }
6b383a7f 4137
f7abfe8b 4138 intel_crtc->active = false;
46ba614c 4139 intel_update_watermarks(crtc);
d1ebd816
BW
4140
4141 mutex_lock(&dev->struct_mutex);
6b383a7f 4142 intel_update_fbc(dev);
d1ebd816 4143 mutex_unlock(&dev->struct_mutex);
6be4a607 4144}
1b3c7a47 4145
4f771f10 4146static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4147{
4f771f10
PZ
4148 struct drm_device *dev = crtc->dev;
4149 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
4151 struct intel_encoder *encoder;
4152 int pipe = intel_crtc->pipe;
3b117c8f 4153 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4154
4f771f10
PZ
4155 if (!intel_crtc->active)
4156 return;
4157
d3eedb1a 4158 intel_crtc_disable_planes(crtc);
dda9a66a 4159
8807e55b
JN
4160 for_each_encoder_on_crtc(dev, crtc, encoder) {
4161 intel_opregion_notify_encoder(encoder, false);
4f771f10 4162 encoder->disable(encoder);
8807e55b 4163 }
4f771f10 4164
8664281b
PZ
4165 if (intel_crtc->config.has_pch_encoder)
4166 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
4167 intel_disable_pipe(dev_priv, pipe);
4168
ad80a810 4169 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4170
3f8dce3a 4171 ironlake_pfit_disable(intel_crtc);
4f771f10 4172
1f544388 4173 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
4174
4175 for_each_encoder_on_crtc(dev, crtc, encoder)
4176 if (encoder->post_disable)
4177 encoder->post_disable(encoder);
4178
88adfff1 4179 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4180 lpt_disable_pch_transcoder(dev_priv);
8664281b 4181 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 4182 intel_ddi_fdi_disable(crtc);
83616634 4183 }
4f771f10
PZ
4184
4185 intel_crtc->active = false;
46ba614c 4186 intel_update_watermarks(crtc);
4f771f10
PZ
4187
4188 mutex_lock(&dev->struct_mutex);
4189 intel_update_fbc(dev);
4190 mutex_unlock(&dev->struct_mutex);
4191}
4192
ee7b9f93
JB
4193static void ironlake_crtc_off(struct drm_crtc *crtc)
4194{
4195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4196 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4197}
4198
6441ab5f
PZ
4199static void haswell_crtc_off(struct drm_crtc *crtc)
4200{
4201 intel_ddi_put_crtc_pll(crtc);
4202}
4203
2dd24552
JB
4204static void i9xx_pfit_enable(struct intel_crtc *crtc)
4205{
4206 struct drm_device *dev = crtc->base.dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc_config *pipe_config = &crtc->config;
4209
328d8e82 4210 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4211 return;
4212
2dd24552 4213 /*
c0b03411
DV
4214 * The panel fitter should only be adjusted whilst the pipe is disabled,
4215 * according to register description and PRM.
2dd24552 4216 */
c0b03411
DV
4217 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4218 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4219
b074cec8
JB
4220 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4221 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4222
4223 /* Border color in case we don't scale up to the full screen. Black by
4224 * default, change to something else for debugging. */
4225 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4226}
4227
77d22dca
ID
4228#define for_each_power_domain(domain, mask) \
4229 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4230 if ((1 << (domain)) & (mask))
4231
319be8ae
ID
4232enum intel_display_power_domain
4233intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4234{
4235 struct drm_device *dev = intel_encoder->base.dev;
4236 struct intel_digital_port *intel_dig_port;
4237
4238 switch (intel_encoder->type) {
4239 case INTEL_OUTPUT_UNKNOWN:
4240 /* Only DDI platforms should ever use this output type */
4241 WARN_ON_ONCE(!HAS_DDI(dev));
4242 case INTEL_OUTPUT_DISPLAYPORT:
4243 case INTEL_OUTPUT_HDMI:
4244 case INTEL_OUTPUT_EDP:
4245 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4246 switch (intel_dig_port->port) {
4247 case PORT_A:
4248 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4249 case PORT_B:
4250 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4251 case PORT_C:
4252 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4253 case PORT_D:
4254 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4255 default:
4256 WARN_ON_ONCE(1);
4257 return POWER_DOMAIN_PORT_OTHER;
4258 }
4259 case INTEL_OUTPUT_ANALOG:
4260 return POWER_DOMAIN_PORT_CRT;
4261 case INTEL_OUTPUT_DSI:
4262 return POWER_DOMAIN_PORT_DSI;
4263 default:
4264 return POWER_DOMAIN_PORT_OTHER;
4265 }
4266}
4267
4268static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4269{
319be8ae
ID
4270 struct drm_device *dev = crtc->dev;
4271 struct intel_encoder *intel_encoder;
4272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4273 enum pipe pipe = intel_crtc->pipe;
4274 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4275 unsigned long mask;
4276 enum transcoder transcoder;
4277
4278 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4279
4280 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4281 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4282 if (pfit_enabled)
4283 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4284
319be8ae
ID
4285 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4286 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4287
77d22dca
ID
4288 return mask;
4289}
4290
4291void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4292 bool enable)
4293{
4294 if (dev_priv->power_domains.init_power_on == enable)
4295 return;
4296
4297 if (enable)
4298 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4299 else
4300 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4301
4302 dev_priv->power_domains.init_power_on = enable;
4303}
4304
4305static void modeset_update_crtc_power_domains(struct drm_device *dev)
4306{
4307 struct drm_i915_private *dev_priv = dev->dev_private;
4308 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4309 struct intel_crtc *crtc;
4310
4311 /*
4312 * First get all needed power domains, then put all unneeded, to avoid
4313 * any unnecessary toggling of the power wells.
4314 */
d3fcc808 4315 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4316 enum intel_display_power_domain domain;
4317
4318 if (!crtc->base.enabled)
4319 continue;
4320
319be8ae 4321 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4322
4323 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4324 intel_display_power_get(dev_priv, domain);
4325 }
4326
d3fcc808 4327 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4328 enum intel_display_power_domain domain;
4329
4330 for_each_power_domain(domain, crtc->enabled_power_domains)
4331 intel_display_power_put(dev_priv, domain);
4332
4333 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4334 }
4335
4336 intel_display_set_init_power(dev_priv, false);
4337}
4338
586f49dc 4339int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4340{
586f49dc 4341 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4342
586f49dc
JB
4343 /* Obtain SKU information */
4344 mutex_lock(&dev_priv->dpio_lock);
4345 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4346 CCK_FUSE_HPLL_FREQ_MASK;
4347 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4348
586f49dc 4349 return vco_freq[hpll_freq];
30a970c6
JB
4350}
4351
4352/* Adjust CDclk dividers to allow high res or save power if possible */
4353static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4354{
4355 struct drm_i915_private *dev_priv = dev->dev_private;
4356 u32 val, cmd;
4357
d60c4473
ID
4358 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4359 dev_priv->vlv_cdclk_freq = cdclk;
4360
30a970c6
JB
4361 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4362 cmd = 2;
4363 else if (cdclk == 266)
4364 cmd = 1;
4365 else
4366 cmd = 0;
4367
4368 mutex_lock(&dev_priv->rps.hw_lock);
4369 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4370 val &= ~DSPFREQGUAR_MASK;
4371 val |= (cmd << DSPFREQGUAR_SHIFT);
4372 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4373 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4374 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4375 50)) {
4376 DRM_ERROR("timed out waiting for CDclk change\n");
4377 }
4378 mutex_unlock(&dev_priv->rps.hw_lock);
4379
4380 if (cdclk == 400) {
4381 u32 divider, vco;
4382
4383 vco = valleyview_get_vco(dev_priv);
4384 divider = ((vco << 1) / cdclk) - 1;
4385
4386 mutex_lock(&dev_priv->dpio_lock);
4387 /* adjust cdclk divider */
4388 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4389 val &= ~0xf;
4390 val |= divider;
4391 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4392 mutex_unlock(&dev_priv->dpio_lock);
4393 }
4394
4395 mutex_lock(&dev_priv->dpio_lock);
4396 /* adjust self-refresh exit latency value */
4397 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4398 val &= ~0x7f;
4399
4400 /*
4401 * For high bandwidth configs, we set a higher latency in the bunit
4402 * so that the core display fetch happens in time to avoid underruns.
4403 */
4404 if (cdclk == 400)
4405 val |= 4500 / 250; /* 4.5 usec */
4406 else
4407 val |= 3000 / 250; /* 3.0 usec */
4408 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4409 mutex_unlock(&dev_priv->dpio_lock);
4410
4411 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4412 intel_i2c_reset(dev);
4413}
4414
d60c4473 4415int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4416{
4417 int cur_cdclk, vco;
4418 int divider;
4419
4420 vco = valleyview_get_vco(dev_priv);
4421
4422 mutex_lock(&dev_priv->dpio_lock);
4423 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4424 mutex_unlock(&dev_priv->dpio_lock);
4425
4426 divider &= 0xf;
4427
4428 cur_cdclk = (vco << 1) / (divider + 1);
4429
4430 return cur_cdclk;
4431}
4432
4433static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4434 int max_pixclk)
4435{
30a970c6
JB
4436 /*
4437 * Really only a few cases to deal with, as only 4 CDclks are supported:
4438 * 200MHz
4439 * 267MHz
4440 * 320MHz
4441 * 400MHz
4442 * So we check to see whether we're above 90% of the lower bin and
4443 * adjust if needed.
4444 */
4445 if (max_pixclk > 288000) {
4446 return 400;
4447 } else if (max_pixclk > 240000) {
4448 return 320;
4449 } else
4450 return 266;
4451 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4452}
4453
2f2d7aa1
VS
4454/* compute the max pixel clock for new configuration */
4455static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4456{
4457 struct drm_device *dev = dev_priv->dev;
4458 struct intel_crtc *intel_crtc;
4459 int max_pixclk = 0;
4460
d3fcc808 4461 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4462 if (intel_crtc->new_enabled)
30a970c6 4463 max_pixclk = max(max_pixclk,
2f2d7aa1 4464 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4465 }
4466
4467 return max_pixclk;
4468}
4469
4470static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4471 unsigned *prepare_pipes)
30a970c6
JB
4472{
4473 struct drm_i915_private *dev_priv = dev->dev_private;
4474 struct intel_crtc *intel_crtc;
2f2d7aa1 4475 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4476
d60c4473
ID
4477 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4478 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4479 return;
4480
2f2d7aa1 4481 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4482 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4483 if (intel_crtc->base.enabled)
4484 *prepare_pipes |= (1 << intel_crtc->pipe);
4485}
4486
4487static void valleyview_modeset_global_resources(struct drm_device *dev)
4488{
4489 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4490 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4491 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4492
d60c4473 4493 if (req_cdclk != dev_priv->vlv_cdclk_freq)
30a970c6 4494 valleyview_set_cdclk(dev, req_cdclk);
77961eb9 4495 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4496}
4497
89b667f8
JB
4498static void valleyview_crtc_enable(struct drm_crtc *crtc)
4499{
4500 struct drm_device *dev = crtc->dev;
89b667f8
JB
4501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4502 struct intel_encoder *encoder;
4503 int pipe = intel_crtc->pipe;
23538ef1 4504 bool is_dsi;
89b667f8
JB
4505
4506 WARN_ON(!crtc->enabled);
4507
4508 if (intel_crtc->active)
4509 return;
4510
4511 intel_crtc->active = true;
89b667f8 4512
89b667f8
JB
4513 for_each_encoder_on_crtc(dev, crtc, encoder)
4514 if (encoder->pre_pll_enable)
4515 encoder->pre_pll_enable(encoder);
4516
23538ef1
JN
4517 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4518
9d556c99
CML
4519 if (!is_dsi) {
4520 if (IS_CHERRYVIEW(dev))
4521 chv_enable_pll(intel_crtc);
4522 else
4523 vlv_enable_pll(intel_crtc);
4524 }
89b667f8
JB
4525
4526 for_each_encoder_on_crtc(dev, crtc, encoder)
4527 if (encoder->pre_enable)
4528 encoder->pre_enable(encoder);
4529
2dd24552
JB
4530 i9xx_pfit_enable(intel_crtc);
4531
63cbb074
VS
4532 intel_crtc_load_lut(crtc);
4533
f37fcc2a 4534 intel_update_watermarks(crtc);
e1fdc473 4535 intel_enable_pipe(intel_crtc);
2d9d2b0b 4536 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4537
5004945f
JN
4538 for_each_encoder_on_crtc(dev, crtc, encoder)
4539 encoder->enable(encoder);
9ab0460b
VS
4540
4541 intel_crtc_enable_planes(crtc);
89b667f8
JB
4542}
4543
0b8765c6 4544static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4545{
4546 struct drm_device *dev = crtc->dev;
79e53945 4547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4548 struct intel_encoder *encoder;
79e53945 4549 int pipe = intel_crtc->pipe;
79e53945 4550
08a48469
DV
4551 WARN_ON(!crtc->enabled);
4552
f7abfe8b
CW
4553 if (intel_crtc->active)
4554 return;
4555
4556 intel_crtc->active = true;
6b383a7f 4557
9d6d9f19
MK
4558 for_each_encoder_on_crtc(dev, crtc, encoder)
4559 if (encoder->pre_enable)
4560 encoder->pre_enable(encoder);
4561
f6736a1a
DV
4562 i9xx_enable_pll(intel_crtc);
4563
2dd24552
JB
4564 i9xx_pfit_enable(intel_crtc);
4565
63cbb074
VS
4566 intel_crtc_load_lut(crtc);
4567
f37fcc2a 4568 intel_update_watermarks(crtc);
e1fdc473 4569 intel_enable_pipe(intel_crtc);
2d9d2b0b 4570 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4571
fa5c73b1
DV
4572 for_each_encoder_on_crtc(dev, crtc, encoder)
4573 encoder->enable(encoder);
9ab0460b
VS
4574
4575 intel_crtc_enable_planes(crtc);
0b8765c6 4576}
79e53945 4577
87476d63
DV
4578static void i9xx_pfit_disable(struct intel_crtc *crtc)
4579{
4580 struct drm_device *dev = crtc->base.dev;
4581 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4582
328d8e82
DV
4583 if (!crtc->config.gmch_pfit.control)
4584 return;
87476d63 4585
328d8e82 4586 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4587
328d8e82
DV
4588 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4589 I915_READ(PFIT_CONTROL));
4590 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4591}
4592
0b8765c6
JB
4593static void i9xx_crtc_disable(struct drm_crtc *crtc)
4594{
4595 struct drm_device *dev = crtc->dev;
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4598 struct intel_encoder *encoder;
0b8765c6 4599 int pipe = intel_crtc->pipe;
ef9c3aee 4600
f7abfe8b
CW
4601 if (!intel_crtc->active)
4602 return;
4603
9ab0460b
VS
4604 intel_crtc_disable_planes(crtc);
4605
ea9d758d
DV
4606 for_each_encoder_on_crtc(dev, crtc, encoder)
4607 encoder->disable(encoder);
4608
2d9d2b0b 4609 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4610 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4611
87476d63 4612 i9xx_pfit_disable(intel_crtc);
24a1f16d 4613
89b667f8
JB
4614 for_each_encoder_on_crtc(dev, crtc, encoder)
4615 if (encoder->post_disable)
4616 encoder->post_disable(encoder);
4617
076ed3b2
CML
4618 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4619 if (IS_CHERRYVIEW(dev))
4620 chv_disable_pll(dev_priv, pipe);
4621 else if (IS_VALLEYVIEW(dev))
4622 vlv_disable_pll(dev_priv, pipe);
4623 else
4624 i9xx_disable_pll(dev_priv, pipe);
4625 }
0b8765c6 4626
f7abfe8b 4627 intel_crtc->active = false;
46ba614c 4628 intel_update_watermarks(crtc);
f37fcc2a 4629
6b383a7f 4630 intel_update_fbc(dev);
0b8765c6
JB
4631}
4632
ee7b9f93
JB
4633static void i9xx_crtc_off(struct drm_crtc *crtc)
4634{
4635}
4636
976f8a20
DV
4637static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4638 bool enabled)
2c07245f
ZW
4639{
4640 struct drm_device *dev = crtc->dev;
4641 struct drm_i915_master_private *master_priv;
4642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4643 int pipe = intel_crtc->pipe;
79e53945
JB
4644
4645 if (!dev->primary->master)
4646 return;
4647
4648 master_priv = dev->primary->master->driver_priv;
4649 if (!master_priv->sarea_priv)
4650 return;
4651
79e53945
JB
4652 switch (pipe) {
4653 case 0:
4654 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4655 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4656 break;
4657 case 1:
4658 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4659 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4660 break;
4661 default:
9db4a9c7 4662 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4663 break;
4664 }
79e53945
JB
4665}
4666
976f8a20
DV
4667/**
4668 * Sets the power management mode of the pipe and plane.
4669 */
4670void intel_crtc_update_dpms(struct drm_crtc *crtc)
4671{
4672 struct drm_device *dev = crtc->dev;
4673 struct drm_i915_private *dev_priv = dev->dev_private;
4674 struct intel_encoder *intel_encoder;
4675 bool enable = false;
4676
4677 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4678 enable |= intel_encoder->connectors_active;
4679
4680 if (enable)
4681 dev_priv->display.crtc_enable(crtc);
4682 else
4683 dev_priv->display.crtc_disable(crtc);
4684
4685 intel_crtc_update_sarea(crtc, enable);
4686}
4687
cdd59983
CW
4688static void intel_crtc_disable(struct drm_crtc *crtc)
4689{
cdd59983 4690 struct drm_device *dev = crtc->dev;
976f8a20 4691 struct drm_connector *connector;
ee7b9f93 4692 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4694
976f8a20
DV
4695 /* crtc should still be enabled when we disable it. */
4696 WARN_ON(!crtc->enabled);
4697
4698 dev_priv->display.crtc_disable(crtc);
c77bf565 4699 intel_crtc->eld_vld = false;
976f8a20 4700 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4701 dev_priv->display.off(crtc);
4702
931872fc 4703 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4704 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4705 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983 4706
f4510a27 4707 if (crtc->primary->fb) {
cdd59983 4708 mutex_lock(&dev->struct_mutex);
f4510a27 4709 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
cdd59983 4710 mutex_unlock(&dev->struct_mutex);
f4510a27 4711 crtc->primary->fb = NULL;
976f8a20
DV
4712 }
4713
4714 /* Update computed state. */
4715 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4716 if (!connector->encoder || !connector->encoder->crtc)
4717 continue;
4718
4719 if (connector->encoder->crtc != crtc)
4720 continue;
4721
4722 connector->dpms = DRM_MODE_DPMS_OFF;
4723 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4724 }
4725}
4726
ea5b213a 4727void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4728{
4ef69c7a 4729 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4730
ea5b213a
CW
4731 drm_encoder_cleanup(encoder);
4732 kfree(intel_encoder);
7e7d76c3
JB
4733}
4734
9237329d 4735/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4736 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4737 * state of the entire output pipe. */
9237329d 4738static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4739{
5ab432ef
DV
4740 if (mode == DRM_MODE_DPMS_ON) {
4741 encoder->connectors_active = true;
4742
b2cabb0e 4743 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4744 } else {
4745 encoder->connectors_active = false;
4746
b2cabb0e 4747 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4748 }
79e53945
JB
4749}
4750
0a91ca29
DV
4751/* Cross check the actual hw state with our own modeset state tracking (and it's
4752 * internal consistency). */
b980514c 4753static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4754{
0a91ca29
DV
4755 if (connector->get_hw_state(connector)) {
4756 struct intel_encoder *encoder = connector->encoder;
4757 struct drm_crtc *crtc;
4758 bool encoder_enabled;
4759 enum pipe pipe;
4760
4761 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4762 connector->base.base.id,
4763 drm_get_connector_name(&connector->base));
4764
4765 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4766 "wrong connector dpms state\n");
4767 WARN(connector->base.encoder != &encoder->base,
4768 "active connector not linked to encoder\n");
4769 WARN(!encoder->connectors_active,
4770 "encoder->connectors_active not set\n");
4771
4772 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4773 WARN(!encoder_enabled, "encoder not enabled\n");
4774 if (WARN_ON(!encoder->base.crtc))
4775 return;
4776
4777 crtc = encoder->base.crtc;
4778
4779 WARN(!crtc->enabled, "crtc not enabled\n");
4780 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4781 WARN(pipe != to_intel_crtc(crtc)->pipe,
4782 "encoder active on the wrong pipe\n");
4783 }
79e53945
JB
4784}
4785
5ab432ef
DV
4786/* Even simpler default implementation, if there's really no special case to
4787 * consider. */
4788void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4789{
5ab432ef
DV
4790 /* All the simple cases only support two dpms states. */
4791 if (mode != DRM_MODE_DPMS_ON)
4792 mode = DRM_MODE_DPMS_OFF;
d4270e57 4793
5ab432ef
DV
4794 if (mode == connector->dpms)
4795 return;
4796
4797 connector->dpms = mode;
4798
4799 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4800 if (connector->encoder)
4801 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4802
b980514c 4803 intel_modeset_check_state(connector->dev);
79e53945
JB
4804}
4805
f0947c37
DV
4806/* Simple connector->get_hw_state implementation for encoders that support only
4807 * one connector and no cloning and hence the encoder state determines the state
4808 * of the connector. */
4809bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4810{
24929352 4811 enum pipe pipe = 0;
f0947c37 4812 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4813
f0947c37 4814 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4815}
4816
1857e1da
DV
4817static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4818 struct intel_crtc_config *pipe_config)
4819{
4820 struct drm_i915_private *dev_priv = dev->dev_private;
4821 struct intel_crtc *pipe_B_crtc =
4822 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4823
4824 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4825 pipe_name(pipe), pipe_config->fdi_lanes);
4826 if (pipe_config->fdi_lanes > 4) {
4827 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4828 pipe_name(pipe), pipe_config->fdi_lanes);
4829 return false;
4830 }
4831
bafb6553 4832 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4833 if (pipe_config->fdi_lanes > 2) {
4834 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4835 pipe_config->fdi_lanes);
4836 return false;
4837 } else {
4838 return true;
4839 }
4840 }
4841
4842 if (INTEL_INFO(dev)->num_pipes == 2)
4843 return true;
4844
4845 /* Ivybridge 3 pipe is really complicated */
4846 switch (pipe) {
4847 case PIPE_A:
4848 return true;
4849 case PIPE_B:
4850 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4851 pipe_config->fdi_lanes > 2) {
4852 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4853 pipe_name(pipe), pipe_config->fdi_lanes);
4854 return false;
4855 }
4856 return true;
4857 case PIPE_C:
1e833f40 4858 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4859 pipe_B_crtc->config.fdi_lanes <= 2) {
4860 if (pipe_config->fdi_lanes > 2) {
4861 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4862 pipe_name(pipe), pipe_config->fdi_lanes);
4863 return false;
4864 }
4865 } else {
4866 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4867 return false;
4868 }
4869 return true;
4870 default:
4871 BUG();
4872 }
4873}
4874
e29c22c0
DV
4875#define RETRY 1
4876static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4877 struct intel_crtc_config *pipe_config)
877d48d5 4878{
1857e1da 4879 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4880 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4881 int lane, link_bw, fdi_dotclock;
e29c22c0 4882 bool setup_ok, needs_recompute = false;
877d48d5 4883
e29c22c0 4884retry:
877d48d5
DV
4885 /* FDI is a binary signal running at ~2.7GHz, encoding
4886 * each output octet as 10 bits. The actual frequency
4887 * is stored as a divider into a 100MHz clock, and the
4888 * mode pixel clock is stored in units of 1KHz.
4889 * Hence the bw of each lane in terms of the mode signal
4890 * is:
4891 */
4892 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4893
241bfc38 4894 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4895
2bd89a07 4896 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4897 pipe_config->pipe_bpp);
4898
4899 pipe_config->fdi_lanes = lane;
4900
2bd89a07 4901 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4902 link_bw, &pipe_config->fdi_m_n);
1857e1da 4903
e29c22c0
DV
4904 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4905 intel_crtc->pipe, pipe_config);
4906 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4907 pipe_config->pipe_bpp -= 2*3;
4908 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4909 pipe_config->pipe_bpp);
4910 needs_recompute = true;
4911 pipe_config->bw_constrained = true;
4912
4913 goto retry;
4914 }
4915
4916 if (needs_recompute)
4917 return RETRY;
4918
4919 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4920}
4921
42db64ef
PZ
4922static void hsw_compute_ips_config(struct intel_crtc *crtc,
4923 struct intel_crtc_config *pipe_config)
4924{
d330a953 4925 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4926 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4927 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4928}
4929
a43f6e0f 4930static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4931 struct intel_crtc_config *pipe_config)
79e53945 4932{
a43f6e0f 4933 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4934 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4935
ad3a4479 4936 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4937 if (INTEL_INFO(dev)->gen < 4) {
4938 struct drm_i915_private *dev_priv = dev->dev_private;
4939 int clock_limit =
4940 dev_priv->display.get_display_clock_speed(dev);
4941
4942 /*
4943 * Enable pixel doubling when the dot clock
4944 * is > 90% of the (display) core speed.
4945 *
b397c96b
VS
4946 * GDG double wide on either pipe,
4947 * otherwise pipe A only.
cf532bb2 4948 */
b397c96b 4949 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4950 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4951 clock_limit *= 2;
cf532bb2 4952 pipe_config->double_wide = true;
ad3a4479
VS
4953 }
4954
241bfc38 4955 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4956 return -EINVAL;
2c07245f 4957 }
89749350 4958
1d1d0e27
VS
4959 /*
4960 * Pipe horizontal size must be even in:
4961 * - DVO ganged mode
4962 * - LVDS dual channel mode
4963 * - Double wide pipe
4964 */
4965 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4966 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4967 pipe_config->pipe_src_w &= ~1;
4968
8693a824
DL
4969 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4970 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4971 */
4972 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4973 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4974 return -EINVAL;
44f46b42 4975
bd080ee5 4976 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4977 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4978 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4979 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4980 * for lvds. */
4981 pipe_config->pipe_bpp = 8*3;
4982 }
4983
f5adf94e 4984 if (HAS_IPS(dev))
a43f6e0f
DV
4985 hsw_compute_ips_config(crtc, pipe_config);
4986
4987 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4988 * clock survives for now. */
4989 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4990 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4991
877d48d5 4992 if (pipe_config->has_pch_encoder)
a43f6e0f 4993 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4994
e29c22c0 4995 return 0;
79e53945
JB
4996}
4997
25eb05fc
JB
4998static int valleyview_get_display_clock_speed(struct drm_device *dev)
4999{
5000 return 400000; /* FIXME */
5001}
5002
e70236a8
JB
5003static int i945_get_display_clock_speed(struct drm_device *dev)
5004{
5005 return 400000;
5006}
79e53945 5007
e70236a8 5008static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5009{
e70236a8
JB
5010 return 333000;
5011}
79e53945 5012
e70236a8
JB
5013static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5014{
5015 return 200000;
5016}
79e53945 5017
257a7ffc
DV
5018static int pnv_get_display_clock_speed(struct drm_device *dev)
5019{
5020 u16 gcfgc = 0;
5021
5022 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5023
5024 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5025 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5026 return 267000;
5027 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5028 return 333000;
5029 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5030 return 444000;
5031 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5032 return 200000;
5033 default:
5034 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5035 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5036 return 133000;
5037 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5038 return 167000;
5039 }
5040}
5041
e70236a8
JB
5042static int i915gm_get_display_clock_speed(struct drm_device *dev)
5043{
5044 u16 gcfgc = 0;
79e53945 5045
e70236a8
JB
5046 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5047
5048 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5049 return 133000;
5050 else {
5051 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5052 case GC_DISPLAY_CLOCK_333_MHZ:
5053 return 333000;
5054 default:
5055 case GC_DISPLAY_CLOCK_190_200_MHZ:
5056 return 190000;
79e53945 5057 }
e70236a8
JB
5058 }
5059}
5060
5061static int i865_get_display_clock_speed(struct drm_device *dev)
5062{
5063 return 266000;
5064}
5065
5066static int i855_get_display_clock_speed(struct drm_device *dev)
5067{
5068 u16 hpllcc = 0;
5069 /* Assume that the hardware is in the high speed state. This
5070 * should be the default.
5071 */
5072 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5073 case GC_CLOCK_133_200:
5074 case GC_CLOCK_100_200:
5075 return 200000;
5076 case GC_CLOCK_166_250:
5077 return 250000;
5078 case GC_CLOCK_100_133:
79e53945 5079 return 133000;
e70236a8 5080 }
79e53945 5081
e70236a8
JB
5082 /* Shouldn't happen */
5083 return 0;
5084}
79e53945 5085
e70236a8
JB
5086static int i830_get_display_clock_speed(struct drm_device *dev)
5087{
5088 return 133000;
79e53945
JB
5089}
5090
2c07245f 5091static void
a65851af 5092intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5093{
a65851af
VS
5094 while (*num > DATA_LINK_M_N_MASK ||
5095 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5096 *num >>= 1;
5097 *den >>= 1;
5098 }
5099}
5100
a65851af
VS
5101static void compute_m_n(unsigned int m, unsigned int n,
5102 uint32_t *ret_m, uint32_t *ret_n)
5103{
5104 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5105 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5106 intel_reduce_m_n_ratio(ret_m, ret_n);
5107}
5108
e69d0bc1
DV
5109void
5110intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5111 int pixel_clock, int link_clock,
5112 struct intel_link_m_n *m_n)
2c07245f 5113{
e69d0bc1 5114 m_n->tu = 64;
a65851af
VS
5115
5116 compute_m_n(bits_per_pixel * pixel_clock,
5117 link_clock * nlanes * 8,
5118 &m_n->gmch_m, &m_n->gmch_n);
5119
5120 compute_m_n(pixel_clock, link_clock,
5121 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5122}
5123
a7615030
CW
5124static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5125{
d330a953
JN
5126 if (i915.panel_use_ssc >= 0)
5127 return i915.panel_use_ssc != 0;
41aa3448 5128 return dev_priv->vbt.lvds_use_ssc
435793df 5129 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5130}
5131
c65d77d8
JB
5132static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5133{
5134 struct drm_device *dev = crtc->dev;
5135 struct drm_i915_private *dev_priv = dev->dev_private;
5136 int refclk;
5137
a0c4da24 5138 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5139 refclk = 100000;
a0c4da24 5140 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5141 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5142 refclk = dev_priv->vbt.lvds_ssc_freq;
5143 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5144 } else if (!IS_GEN2(dev)) {
5145 refclk = 96000;
5146 } else {
5147 refclk = 48000;
5148 }
5149
5150 return refclk;
5151}
5152
7429e9d4 5153static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5154{
7df00d7a 5155 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5156}
f47709a9 5157
7429e9d4
DV
5158static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5159{
5160 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5161}
5162
f47709a9 5163static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5164 intel_clock_t *reduced_clock)
5165{
f47709a9 5166 struct drm_device *dev = crtc->base.dev;
a7516a05 5167 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5168 int pipe = crtc->pipe;
a7516a05
JB
5169 u32 fp, fp2 = 0;
5170
5171 if (IS_PINEVIEW(dev)) {
7429e9d4 5172 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5173 if (reduced_clock)
7429e9d4 5174 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5175 } else {
7429e9d4 5176 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5177 if (reduced_clock)
7429e9d4 5178 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5179 }
5180
5181 I915_WRITE(FP0(pipe), fp);
8bcc2795 5182 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5183
f47709a9
DV
5184 crtc->lowfreq_avail = false;
5185 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5186 reduced_clock && i915.powersave) {
a7516a05 5187 I915_WRITE(FP1(pipe), fp2);
8bcc2795 5188 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5189 crtc->lowfreq_avail = true;
a7516a05
JB
5190 } else {
5191 I915_WRITE(FP1(pipe), fp);
8bcc2795 5192 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5193 }
5194}
5195
5e69f97f
CML
5196static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5197 pipe)
89b667f8
JB
5198{
5199 u32 reg_val;
5200
5201 /*
5202 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5203 * and set it to a reasonable value instead.
5204 */
ab3c759a 5205 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5206 reg_val &= 0xffffff00;
5207 reg_val |= 0x00000030;
ab3c759a 5208 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5209
ab3c759a 5210 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5211 reg_val &= 0x8cffffff;
5212 reg_val = 0x8c000000;
ab3c759a 5213 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5214
ab3c759a 5215 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5216 reg_val &= 0xffffff00;
ab3c759a 5217 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5218
ab3c759a 5219 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5220 reg_val &= 0x00ffffff;
5221 reg_val |= 0xb0000000;
ab3c759a 5222 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5223}
5224
b551842d
DV
5225static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5226 struct intel_link_m_n *m_n)
5227{
5228 struct drm_device *dev = crtc->base.dev;
5229 struct drm_i915_private *dev_priv = dev->dev_private;
5230 int pipe = crtc->pipe;
5231
e3b95f1e
DV
5232 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5233 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5234 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5235 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5236}
5237
5238static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5239 struct intel_link_m_n *m_n)
5240{
5241 struct drm_device *dev = crtc->base.dev;
5242 struct drm_i915_private *dev_priv = dev->dev_private;
5243 int pipe = crtc->pipe;
5244 enum transcoder transcoder = crtc->config.cpu_transcoder;
5245
5246 if (INTEL_INFO(dev)->gen >= 5) {
5247 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5248 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5249 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5250 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5251 } else {
e3b95f1e
DV
5252 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5253 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5254 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5255 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5256 }
5257}
5258
03afc4a2
DV
5259static void intel_dp_set_m_n(struct intel_crtc *crtc)
5260{
5261 if (crtc->config.has_pch_encoder)
5262 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5263 else
5264 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5265}
5266
f47709a9 5267static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 5268{
f47709a9 5269 struct drm_device *dev = crtc->base.dev;
a0c4da24 5270 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5271 int pipe = crtc->pipe;
89b667f8 5272 u32 dpll, mdiv;
a0c4da24 5273 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 5274 u32 coreclk, reg_val, dpll_md;
a0c4da24 5275
09153000
DV
5276 mutex_lock(&dev_priv->dpio_lock);
5277
f47709a9
DV
5278 bestn = crtc->config.dpll.n;
5279 bestm1 = crtc->config.dpll.m1;
5280 bestm2 = crtc->config.dpll.m2;
5281 bestp1 = crtc->config.dpll.p1;
5282 bestp2 = crtc->config.dpll.p2;
a0c4da24 5283
89b667f8
JB
5284 /* See eDP HDMI DPIO driver vbios notes doc */
5285
5286 /* PLL B needs special handling */
5287 if (pipe)
5e69f97f 5288 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5289
5290 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5291 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5292
5293 /* Disable target IRef on PLL */
ab3c759a 5294 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5295 reg_val &= 0x00ffffff;
ab3c759a 5296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5297
5298 /* Disable fast lock */
ab3c759a 5299 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5300
5301 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5302 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5303 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5304 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5305 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5306
5307 /*
5308 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5309 * but we don't support that).
5310 * Note: don't use the DAC post divider as it seems unstable.
5311 */
5312 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5314
a0c4da24 5315 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5317
89b667f8 5318 /* Set HBR and RBR LPF coefficients */
ff9a6750 5319 if (crtc->config.port_clock == 162000 ||
99750bd4 5320 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5321 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5323 0x009f0003);
89b667f8 5324 else
ab3c759a 5325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5326 0x00d0000f);
5327
5328 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5329 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5330 /* Use SSC source */
5331 if (!pipe)
ab3c759a 5332 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5333 0x0df40000);
5334 else
ab3c759a 5335 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5336 0x0df70000);
5337 } else { /* HDMI or VGA */
5338 /* Use bend source */
5339 if (!pipe)
ab3c759a 5340 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5341 0x0df70000);
5342 else
ab3c759a 5343 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5344 0x0df40000);
5345 }
a0c4da24 5346
ab3c759a 5347 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5348 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5349 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5350 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5351 coreclk |= 0x01000000;
ab3c759a 5352 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5353
ab3c759a 5354 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5355
e5cbfbfb
ID
5356 /*
5357 * Enable DPIO clock input. We should never disable the reference
5358 * clock for pipe B, since VGA hotplug / manual detection depends
5359 * on it.
5360 */
89b667f8
JB
5361 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5362 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5363 /* We should never disable this, set it here for state tracking */
5364 if (pipe == PIPE_B)
89b667f8 5365 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5366 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5367 crtc->config.dpll_hw_state.dpll = dpll;
5368
ef1b460d
DV
5369 dpll_md = (crtc->config.pixel_multiplier - 1)
5370 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5371 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5372
09153000 5373 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5374}
5375
9d556c99
CML
5376static void chv_update_pll(struct intel_crtc *crtc)
5377{
5378 struct drm_device *dev = crtc->base.dev;
5379 struct drm_i915_private *dev_priv = dev->dev_private;
5380 int pipe = crtc->pipe;
5381 int dpll_reg = DPLL(crtc->pipe);
5382 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5383 u32 val, loopfilter, intcoeff;
5384 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5385 int refclk;
5386
5387 mutex_lock(&dev_priv->dpio_lock);
5388
5389 bestn = crtc->config.dpll.n;
5390 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5391 bestm1 = crtc->config.dpll.m1;
5392 bestm2 = crtc->config.dpll.m2 >> 22;
5393 bestp1 = crtc->config.dpll.p1;
5394 bestp2 = crtc->config.dpll.p2;
5395
5396 /*
5397 * Enable Refclk and SSC
5398 */
5399 val = I915_READ(dpll_reg);
5400 val |= (DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV);
5401 I915_WRITE(dpll_reg, val);
5402
5403 /* Propagate soft reset to data lane reset */
5404 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5405 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5406 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5407
5408 /* Disable 10bit clock to display controller */
5409 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5410 val &= ~DPIO_DCLKP_EN;
5411 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5412
5413 /* p1 and p2 divider */
5414 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5415 5 << DPIO_CHV_S1_DIV_SHIFT |
5416 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5417 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5418 1 << DPIO_CHV_K_DIV_SHIFT);
5419
5420 /* Feedback post-divider - m2 */
5421 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5422
5423 /* Feedback refclk divider - n and m1 */
5424 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5425 DPIO_CHV_M1_DIV_BY_2 |
5426 1 << DPIO_CHV_N_DIV_SHIFT);
5427
5428 /* M2 fraction division */
5429 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5430
5431 /* M2 fraction division enable */
5432 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5433 DPIO_CHV_FRAC_DIV_EN |
5434 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5435
5436 /* Loop filter */
5437 refclk = i9xx_get_refclk(&crtc->base, 0);
5438 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5439 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5440 if (refclk == 100000)
5441 intcoeff = 11;
5442 else if (refclk == 38400)
5443 intcoeff = 10;
5444 else
5445 intcoeff = 9;
5446 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5447 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5448
5449 /* AFC Recal */
5450 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5451 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5452 DPIO_AFC_RECAL);
5453
5454 mutex_unlock(&dev_priv->dpio_lock);
5455}
5456
f47709a9
DV
5457static void i9xx_update_pll(struct intel_crtc *crtc,
5458 intel_clock_t *reduced_clock,
eb1cbe48
DV
5459 int num_connectors)
5460{
f47709a9 5461 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5462 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5463 u32 dpll;
5464 bool is_sdvo;
f47709a9 5465 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5466
f47709a9 5467 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5468
f47709a9
DV
5469 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5470 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5471
5472 dpll = DPLL_VGA_MODE_DIS;
5473
f47709a9 5474 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5475 dpll |= DPLLB_MODE_LVDS;
5476 else
5477 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5478
ef1b460d 5479 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5480 dpll |= (crtc->config.pixel_multiplier - 1)
5481 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5482 }
198a037f
DV
5483
5484 if (is_sdvo)
4a33e48d 5485 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5486
f47709a9 5487 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5488 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5489
5490 /* compute bitmask from p1 value */
5491 if (IS_PINEVIEW(dev))
5492 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5493 else {
5494 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5495 if (IS_G4X(dev) && reduced_clock)
5496 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5497 }
5498 switch (clock->p2) {
5499 case 5:
5500 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5501 break;
5502 case 7:
5503 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5504 break;
5505 case 10:
5506 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5507 break;
5508 case 14:
5509 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5510 break;
5511 }
5512 if (INTEL_INFO(dev)->gen >= 4)
5513 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5514
09ede541 5515 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5516 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5517 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5518 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5519 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5520 else
5521 dpll |= PLL_REF_INPUT_DREFCLK;
5522
5523 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5524 crtc->config.dpll_hw_state.dpll = dpll;
5525
eb1cbe48 5526 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5527 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5528 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5529 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
5530 }
5531}
5532
f47709a9 5533static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5534 intel_clock_t *reduced_clock,
eb1cbe48
DV
5535 int num_connectors)
5536{
f47709a9 5537 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5538 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5539 u32 dpll;
f47709a9 5540 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5541
f47709a9 5542 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5543
eb1cbe48
DV
5544 dpll = DPLL_VGA_MODE_DIS;
5545
f47709a9 5546 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5547 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5548 } else {
5549 if (clock->p1 == 2)
5550 dpll |= PLL_P1_DIVIDE_BY_TWO;
5551 else
5552 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5553 if (clock->p2 == 4)
5554 dpll |= PLL_P2_DIVIDE_BY_4;
5555 }
5556
4a33e48d
DV
5557 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5558 dpll |= DPLL_DVO_2X_MODE;
5559
f47709a9 5560 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5561 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5562 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5563 else
5564 dpll |= PLL_REF_INPUT_DREFCLK;
5565
5566 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5567 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5568}
5569
8a654f3b 5570static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5571{
5572 struct drm_device *dev = intel_crtc->base.dev;
5573 struct drm_i915_private *dev_priv = dev->dev_private;
5574 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5575 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5576 struct drm_display_mode *adjusted_mode =
5577 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
5578 uint32_t crtc_vtotal, crtc_vblank_end;
5579 int vsyncshift = 0;
4d8a62ea
DV
5580
5581 /* We need to be careful not to changed the adjusted mode, for otherwise
5582 * the hw state checker will get angry at the mismatch. */
5583 crtc_vtotal = adjusted_mode->crtc_vtotal;
5584 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 5585
609aeaca 5586 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 5587 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5588 crtc_vtotal -= 1;
5589 crtc_vblank_end -= 1;
609aeaca
VS
5590
5591 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5592 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5593 else
5594 vsyncshift = adjusted_mode->crtc_hsync_start -
5595 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
5596 if (vsyncshift < 0)
5597 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
5598 }
5599
5600 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5601 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5602
fe2b8f9d 5603 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5604 (adjusted_mode->crtc_hdisplay - 1) |
5605 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5606 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5607 (adjusted_mode->crtc_hblank_start - 1) |
5608 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5609 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5610 (adjusted_mode->crtc_hsync_start - 1) |
5611 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5612
fe2b8f9d 5613 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5614 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5615 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5616 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5617 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5618 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5619 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5620 (adjusted_mode->crtc_vsync_start - 1) |
5621 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5622
b5e508d4
PZ
5623 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5624 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5625 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5626 * bits. */
5627 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5628 (pipe == PIPE_B || pipe == PIPE_C))
5629 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5630
b0e77b9c
PZ
5631 /* pipesrc controls the size that is scaled from, which should
5632 * always be the user's requested size.
5633 */
5634 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5635 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5636 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5637}
5638
1bd1bd80
DV
5639static void intel_get_pipe_timings(struct intel_crtc *crtc,
5640 struct intel_crtc_config *pipe_config)
5641{
5642 struct drm_device *dev = crtc->base.dev;
5643 struct drm_i915_private *dev_priv = dev->dev_private;
5644 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5645 uint32_t tmp;
5646
5647 tmp = I915_READ(HTOTAL(cpu_transcoder));
5648 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5649 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5650 tmp = I915_READ(HBLANK(cpu_transcoder));
5651 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5652 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5653 tmp = I915_READ(HSYNC(cpu_transcoder));
5654 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5655 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5656
5657 tmp = I915_READ(VTOTAL(cpu_transcoder));
5658 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5659 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5660 tmp = I915_READ(VBLANK(cpu_transcoder));
5661 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5662 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5663 tmp = I915_READ(VSYNC(cpu_transcoder));
5664 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5665 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5666
5667 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5668 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5669 pipe_config->adjusted_mode.crtc_vtotal += 1;
5670 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5671 }
5672
5673 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5674 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5675 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5676
5677 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5678 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5679}
5680
f6a83288
DV
5681void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5682 struct intel_crtc_config *pipe_config)
babea61d 5683{
f6a83288
DV
5684 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5685 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5686 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5687 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5688
f6a83288
DV
5689 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5690 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5691 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5692 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5693
f6a83288 5694 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5695
f6a83288
DV
5696 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5697 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5698}
5699
84b046f3
DV
5700static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5701{
5702 struct drm_device *dev = intel_crtc->base.dev;
5703 struct drm_i915_private *dev_priv = dev->dev_private;
5704 uint32_t pipeconf;
5705
9f11a9e4 5706 pipeconf = 0;
84b046f3 5707
67c72a12
DV
5708 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5709 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5710 pipeconf |= PIPECONF_ENABLE;
5711
cf532bb2
VS
5712 if (intel_crtc->config.double_wide)
5713 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5714
ff9ce46e
DV
5715 /* only g4x and later have fancy bpc/dither controls */
5716 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5717 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5718 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5719 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5720 PIPECONF_DITHER_TYPE_SP;
84b046f3 5721
ff9ce46e
DV
5722 switch (intel_crtc->config.pipe_bpp) {
5723 case 18:
5724 pipeconf |= PIPECONF_6BPC;
5725 break;
5726 case 24:
5727 pipeconf |= PIPECONF_8BPC;
5728 break;
5729 case 30:
5730 pipeconf |= PIPECONF_10BPC;
5731 break;
5732 default:
5733 /* Case prevented by intel_choose_pipe_bpp_dither. */
5734 BUG();
84b046f3
DV
5735 }
5736 }
5737
5738 if (HAS_PIPE_CXSR(dev)) {
5739 if (intel_crtc->lowfreq_avail) {
5740 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5741 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5742 } else {
5743 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5744 }
5745 }
5746
efc2cfff
VS
5747 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5748 if (INTEL_INFO(dev)->gen < 4 ||
5749 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5750 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5751 else
5752 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5753 } else
84b046f3
DV
5754 pipeconf |= PIPECONF_PROGRESSIVE;
5755
9f11a9e4
DV
5756 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5757 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5758
84b046f3
DV
5759 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5760 POSTING_READ(PIPECONF(intel_crtc->pipe));
5761}
5762
f564048e 5763static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5764 int x, int y,
94352cf9 5765 struct drm_framebuffer *fb)
79e53945
JB
5766{
5767 struct drm_device *dev = crtc->dev;
5768 struct drm_i915_private *dev_priv = dev->dev_private;
5769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5770 int pipe = intel_crtc->pipe;
80824003 5771 int plane = intel_crtc->plane;
c751ce4f 5772 int refclk, num_connectors = 0;
652c393a 5773 intel_clock_t clock, reduced_clock;
84b046f3 5774 u32 dspcntr;
a16af721 5775 bool ok, has_reduced_clock = false;
e9fd1c02 5776 bool is_lvds = false, is_dsi = false;
5eddb70b 5777 struct intel_encoder *encoder;
d4906093 5778 const intel_limit_t *limit;
5c3b82e2 5779 int ret;
79e53945 5780
6c2b7c12 5781 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5782 switch (encoder->type) {
79e53945
JB
5783 case INTEL_OUTPUT_LVDS:
5784 is_lvds = true;
5785 break;
e9fd1c02
JN
5786 case INTEL_OUTPUT_DSI:
5787 is_dsi = true;
5788 break;
79e53945 5789 }
43565a06 5790
c751ce4f 5791 num_connectors++;
79e53945
JB
5792 }
5793
f2335330
JN
5794 if (is_dsi)
5795 goto skip_dpll;
5796
5797 if (!intel_crtc->config.clock_set) {
5798 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5799
e9fd1c02
JN
5800 /*
5801 * Returns a set of divisors for the desired target clock with
5802 * the given refclk, or FALSE. The returned values represent
5803 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5804 * 2) / p1 / p2.
5805 */
5806 limit = intel_limit(crtc, refclk);
5807 ok = dev_priv->display.find_dpll(limit, crtc,
5808 intel_crtc->config.port_clock,
5809 refclk, NULL, &clock);
f2335330 5810 if (!ok) {
e9fd1c02
JN
5811 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5812 return -EINVAL;
5813 }
79e53945 5814
f2335330
JN
5815 if (is_lvds && dev_priv->lvds_downclock_avail) {
5816 /*
5817 * Ensure we match the reduced clock's P to the target
5818 * clock. If the clocks don't match, we can't switch
5819 * the display clock by using the FP0/FP1. In such case
5820 * we will disable the LVDS downclock feature.
5821 */
5822 has_reduced_clock =
5823 dev_priv->display.find_dpll(limit, crtc,
5824 dev_priv->lvds_downclock,
5825 refclk, &clock,
5826 &reduced_clock);
5827 }
5828 /* Compat-code for transition, will disappear. */
f47709a9
DV
5829 intel_crtc->config.dpll.n = clock.n;
5830 intel_crtc->config.dpll.m1 = clock.m1;
5831 intel_crtc->config.dpll.m2 = clock.m2;
5832 intel_crtc->config.dpll.p1 = clock.p1;
5833 intel_crtc->config.dpll.p2 = clock.p2;
5834 }
7026d4ac 5835
e9fd1c02 5836 if (IS_GEN2(dev)) {
8a654f3b 5837 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5838 has_reduced_clock ? &reduced_clock : NULL,
5839 num_connectors);
9d556c99
CML
5840 } else if (IS_CHERRYVIEW(dev)) {
5841 chv_update_pll(intel_crtc);
e9fd1c02 5842 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5843 vlv_update_pll(intel_crtc);
e9fd1c02 5844 } else {
f47709a9 5845 i9xx_update_pll(intel_crtc,
eb1cbe48 5846 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5847 num_connectors);
e9fd1c02 5848 }
79e53945 5849
f2335330 5850skip_dpll:
79e53945
JB
5851 /* Set up the display plane register */
5852 dspcntr = DISPPLANE_GAMMA_ENABLE;
5853
da6ecc5d
JB
5854 if (!IS_VALLEYVIEW(dev)) {
5855 if (pipe == 0)
5856 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5857 else
5858 dspcntr |= DISPPLANE_SEL_PIPE_B;
5859 }
79e53945 5860
2070f00c
VS
5861 if (intel_crtc->config.has_dp_encoder)
5862 intel_dp_set_m_n(intel_crtc);
5863
8a654f3b 5864 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5865
5866 /* pipesrc and dspsize control the size that is scaled from,
5867 * which should always be the user's requested size.
79e53945 5868 */
929c77fb 5869 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5870 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5871 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5872 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5873
84b046f3
DV
5874 i9xx_set_pipeconf(intel_crtc);
5875
f564048e
EA
5876 I915_WRITE(DSPCNTR(plane), dspcntr);
5877 POSTING_READ(DSPCNTR(plane));
5878
94352cf9 5879 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5880
f564048e
EA
5881 return ret;
5882}
5883
2fa2fe9a
DV
5884static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5885 struct intel_crtc_config *pipe_config)
5886{
5887 struct drm_device *dev = crtc->base.dev;
5888 struct drm_i915_private *dev_priv = dev->dev_private;
5889 uint32_t tmp;
5890
dc9e7dec
VS
5891 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5892 return;
5893
2fa2fe9a 5894 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5895 if (!(tmp & PFIT_ENABLE))
5896 return;
2fa2fe9a 5897
06922821 5898 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5899 if (INTEL_INFO(dev)->gen < 4) {
5900 if (crtc->pipe != PIPE_B)
5901 return;
2fa2fe9a
DV
5902 } else {
5903 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5904 return;
5905 }
5906
06922821 5907 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5908 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5909 if (INTEL_INFO(dev)->gen < 5)
5910 pipe_config->gmch_pfit.lvds_border_bits =
5911 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5912}
5913
acbec814
JB
5914static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5915 struct intel_crtc_config *pipe_config)
5916{
5917 struct drm_device *dev = crtc->base.dev;
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 int pipe = pipe_config->cpu_transcoder;
5920 intel_clock_t clock;
5921 u32 mdiv;
662c6ecb 5922 int refclk = 100000;
acbec814
JB
5923
5924 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5925 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5926 mutex_unlock(&dev_priv->dpio_lock);
5927
5928 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5929 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5930 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5931 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5932 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5933
f646628b 5934 vlv_clock(refclk, &clock);
acbec814 5935
f646628b
VS
5936 /* clock.dot is the fast clock */
5937 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5938}
5939
1ad292b5
JB
5940static void i9xx_get_plane_config(struct intel_crtc *crtc,
5941 struct intel_plane_config *plane_config)
5942{
5943 struct drm_device *dev = crtc->base.dev;
5944 struct drm_i915_private *dev_priv = dev->dev_private;
5945 u32 val, base, offset;
5946 int pipe = crtc->pipe, plane = crtc->plane;
5947 int fourcc, pixel_format;
5948 int aligned_height;
5949
66e514c1
DA
5950 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5951 if (!crtc->base.primary->fb) {
1ad292b5
JB
5952 DRM_DEBUG_KMS("failed to alloc fb\n");
5953 return;
5954 }
5955
5956 val = I915_READ(DSPCNTR(plane));
5957
5958 if (INTEL_INFO(dev)->gen >= 4)
5959 if (val & DISPPLANE_TILED)
5960 plane_config->tiled = true;
5961
5962 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5963 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
5964 crtc->base.primary->fb->pixel_format = fourcc;
5965 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
5966 drm_format_plane_cpp(fourcc, 0) * 8;
5967
5968 if (INTEL_INFO(dev)->gen >= 4) {
5969 if (plane_config->tiled)
5970 offset = I915_READ(DSPTILEOFF(plane));
5971 else
5972 offset = I915_READ(DSPLINOFF(plane));
5973 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5974 } else {
5975 base = I915_READ(DSPADDR(plane));
5976 }
5977 plane_config->base = base;
5978
5979 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
5980 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5981 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
5982
5983 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 5984 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
1ad292b5 5985
66e514c1 5986 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
5987 plane_config->tiled);
5988
66e514c1 5989 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
1ad292b5
JB
5990 aligned_height, PAGE_SIZE);
5991
5992 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
5993 pipe, plane, crtc->base.primary->fb->width,
5994 crtc->base.primary->fb->height,
5995 crtc->base.primary->fb->bits_per_pixel, base,
5996 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
5997 plane_config->size);
5998
5999}
6000
70b23a98
VS
6001static void chv_crtc_clock_get(struct intel_crtc *crtc,
6002 struct intel_crtc_config *pipe_config)
6003{
6004 struct drm_device *dev = crtc->base.dev;
6005 struct drm_i915_private *dev_priv = dev->dev_private;
6006 int pipe = pipe_config->cpu_transcoder;
6007 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6008 intel_clock_t clock;
6009 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6010 int refclk = 100000;
6011
6012 mutex_lock(&dev_priv->dpio_lock);
6013 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6014 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6015 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6016 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6017 mutex_unlock(&dev_priv->dpio_lock);
6018
6019 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6020 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6021 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6022 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6023 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6024
6025 chv_clock(refclk, &clock);
6026
6027 /* clock.dot is the fast clock */
6028 pipe_config->port_clock = clock.dot / 5;
6029}
6030
0e8ffe1b
DV
6031static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6032 struct intel_crtc_config *pipe_config)
6033{
6034 struct drm_device *dev = crtc->base.dev;
6035 struct drm_i915_private *dev_priv = dev->dev_private;
6036 uint32_t tmp;
6037
b5482bd0
ID
6038 if (!intel_display_power_enabled(dev_priv,
6039 POWER_DOMAIN_PIPE(crtc->pipe)))
6040 return false;
6041
e143a21c 6042 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6043 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6044
0e8ffe1b
DV
6045 tmp = I915_READ(PIPECONF(crtc->pipe));
6046 if (!(tmp & PIPECONF_ENABLE))
6047 return false;
6048
42571aef
VS
6049 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6050 switch (tmp & PIPECONF_BPC_MASK) {
6051 case PIPECONF_6BPC:
6052 pipe_config->pipe_bpp = 18;
6053 break;
6054 case PIPECONF_8BPC:
6055 pipe_config->pipe_bpp = 24;
6056 break;
6057 case PIPECONF_10BPC:
6058 pipe_config->pipe_bpp = 30;
6059 break;
6060 default:
6061 break;
6062 }
6063 }
6064
282740f7
VS
6065 if (INTEL_INFO(dev)->gen < 4)
6066 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6067
1bd1bd80
DV
6068 intel_get_pipe_timings(crtc, pipe_config);
6069
2fa2fe9a
DV
6070 i9xx_get_pfit_config(crtc, pipe_config);
6071
6c49f241
DV
6072 if (INTEL_INFO(dev)->gen >= 4) {
6073 tmp = I915_READ(DPLL_MD(crtc->pipe));
6074 pipe_config->pixel_multiplier =
6075 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6076 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6077 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6078 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6079 tmp = I915_READ(DPLL(crtc->pipe));
6080 pipe_config->pixel_multiplier =
6081 ((tmp & SDVO_MULTIPLIER_MASK)
6082 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6083 } else {
6084 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6085 * port and will be fixed up in the encoder->get_config
6086 * function. */
6087 pipe_config->pixel_multiplier = 1;
6088 }
8bcc2795
DV
6089 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6090 if (!IS_VALLEYVIEW(dev)) {
6091 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6092 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6093 } else {
6094 /* Mask out read-only status bits. */
6095 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6096 DPLL_PORTC_READY_MASK |
6097 DPLL_PORTB_READY_MASK);
8bcc2795 6098 }
6c49f241 6099
70b23a98
VS
6100 if (IS_CHERRYVIEW(dev))
6101 chv_crtc_clock_get(crtc, pipe_config);
6102 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6103 vlv_crtc_clock_get(crtc, pipe_config);
6104 else
6105 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6106
0e8ffe1b
DV
6107 return true;
6108}
6109
dde86e2d 6110static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6111{
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 6114 struct intel_encoder *encoder;
74cfd7ac 6115 u32 val, final;
13d83a67 6116 bool has_lvds = false;
199e5d79 6117 bool has_cpu_edp = false;
199e5d79 6118 bool has_panel = false;
99eb6a01
KP
6119 bool has_ck505 = false;
6120 bool can_ssc = false;
13d83a67
JB
6121
6122 /* We need to take the global config into account */
199e5d79
KP
6123 list_for_each_entry(encoder, &mode_config->encoder_list,
6124 base.head) {
6125 switch (encoder->type) {
6126 case INTEL_OUTPUT_LVDS:
6127 has_panel = true;
6128 has_lvds = true;
6129 break;
6130 case INTEL_OUTPUT_EDP:
6131 has_panel = true;
2de6905f 6132 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6133 has_cpu_edp = true;
6134 break;
13d83a67
JB
6135 }
6136 }
6137
99eb6a01 6138 if (HAS_PCH_IBX(dev)) {
41aa3448 6139 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6140 can_ssc = has_ck505;
6141 } else {
6142 has_ck505 = false;
6143 can_ssc = true;
6144 }
6145
2de6905f
ID
6146 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6147 has_panel, has_lvds, has_ck505);
13d83a67
JB
6148
6149 /* Ironlake: try to setup display ref clock before DPLL
6150 * enabling. This is only under driver's control after
6151 * PCH B stepping, previous chipset stepping should be
6152 * ignoring this setting.
6153 */
74cfd7ac
CW
6154 val = I915_READ(PCH_DREF_CONTROL);
6155
6156 /* As we must carefully and slowly disable/enable each source in turn,
6157 * compute the final state we want first and check if we need to
6158 * make any changes at all.
6159 */
6160 final = val;
6161 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6162 if (has_ck505)
6163 final |= DREF_NONSPREAD_CK505_ENABLE;
6164 else
6165 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6166
6167 final &= ~DREF_SSC_SOURCE_MASK;
6168 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6169 final &= ~DREF_SSC1_ENABLE;
6170
6171 if (has_panel) {
6172 final |= DREF_SSC_SOURCE_ENABLE;
6173
6174 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6175 final |= DREF_SSC1_ENABLE;
6176
6177 if (has_cpu_edp) {
6178 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6179 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6180 else
6181 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6182 } else
6183 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6184 } else {
6185 final |= DREF_SSC_SOURCE_DISABLE;
6186 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6187 }
6188
6189 if (final == val)
6190 return;
6191
13d83a67 6192 /* Always enable nonspread source */
74cfd7ac 6193 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6194
99eb6a01 6195 if (has_ck505)
74cfd7ac 6196 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6197 else
74cfd7ac 6198 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6199
199e5d79 6200 if (has_panel) {
74cfd7ac
CW
6201 val &= ~DREF_SSC_SOURCE_MASK;
6202 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6203
199e5d79 6204 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6205 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6206 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6207 val |= DREF_SSC1_ENABLE;
e77166b5 6208 } else
74cfd7ac 6209 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6210
6211 /* Get SSC going before enabling the outputs */
74cfd7ac 6212 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6213 POSTING_READ(PCH_DREF_CONTROL);
6214 udelay(200);
6215
74cfd7ac 6216 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6217
6218 /* Enable CPU source on CPU attached eDP */
199e5d79 6219 if (has_cpu_edp) {
99eb6a01 6220 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6221 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6222 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 6223 }
13d83a67 6224 else
74cfd7ac 6225 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6226 } else
74cfd7ac 6227 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6228
74cfd7ac 6229 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6230 POSTING_READ(PCH_DREF_CONTROL);
6231 udelay(200);
6232 } else {
6233 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6234
74cfd7ac 6235 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6236
6237 /* Turn off CPU output */
74cfd7ac 6238 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6239
74cfd7ac 6240 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6241 POSTING_READ(PCH_DREF_CONTROL);
6242 udelay(200);
6243
6244 /* Turn off the SSC source */
74cfd7ac
CW
6245 val &= ~DREF_SSC_SOURCE_MASK;
6246 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6247
6248 /* Turn off SSC1 */
74cfd7ac 6249 val &= ~DREF_SSC1_ENABLE;
199e5d79 6250
74cfd7ac 6251 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6252 POSTING_READ(PCH_DREF_CONTROL);
6253 udelay(200);
6254 }
74cfd7ac
CW
6255
6256 BUG_ON(val != final);
13d83a67
JB
6257}
6258
f31f2d55 6259static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6260{
f31f2d55 6261 uint32_t tmp;
dde86e2d 6262
0ff066a9
PZ
6263 tmp = I915_READ(SOUTH_CHICKEN2);
6264 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6265 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6266
0ff066a9
PZ
6267 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6268 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6269 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6270
0ff066a9
PZ
6271 tmp = I915_READ(SOUTH_CHICKEN2);
6272 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6273 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6274
0ff066a9
PZ
6275 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6276 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6277 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6278}
6279
6280/* WaMPhyProgramming:hsw */
6281static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6282{
6283 uint32_t tmp;
dde86e2d
PZ
6284
6285 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6286 tmp &= ~(0xFF << 24);
6287 tmp |= (0x12 << 24);
6288 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6289
dde86e2d
PZ
6290 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6291 tmp |= (1 << 11);
6292 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6293
6294 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6295 tmp |= (1 << 11);
6296 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6297
dde86e2d
PZ
6298 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6299 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6300 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6301
6302 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6303 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6304 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6305
0ff066a9
PZ
6306 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6307 tmp &= ~(7 << 13);
6308 tmp |= (5 << 13);
6309 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6310
0ff066a9
PZ
6311 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6312 tmp &= ~(7 << 13);
6313 tmp |= (5 << 13);
6314 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6315
6316 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6317 tmp &= ~0xFF;
6318 tmp |= 0x1C;
6319 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6320
6321 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6322 tmp &= ~0xFF;
6323 tmp |= 0x1C;
6324 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6325
6326 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6327 tmp &= ~(0xFF << 16);
6328 tmp |= (0x1C << 16);
6329 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6330
6331 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6332 tmp &= ~(0xFF << 16);
6333 tmp |= (0x1C << 16);
6334 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6335
0ff066a9
PZ
6336 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6337 tmp |= (1 << 27);
6338 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6339
0ff066a9
PZ
6340 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6341 tmp |= (1 << 27);
6342 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6343
0ff066a9
PZ
6344 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6345 tmp &= ~(0xF << 28);
6346 tmp |= (4 << 28);
6347 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6348
0ff066a9
PZ
6349 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6350 tmp &= ~(0xF << 28);
6351 tmp |= (4 << 28);
6352 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6353}
6354
2fa86a1f
PZ
6355/* Implements 3 different sequences from BSpec chapter "Display iCLK
6356 * Programming" based on the parameters passed:
6357 * - Sequence to enable CLKOUT_DP
6358 * - Sequence to enable CLKOUT_DP without spread
6359 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6360 */
6361static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6362 bool with_fdi)
f31f2d55
PZ
6363{
6364 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6365 uint32_t reg, tmp;
6366
6367 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6368 with_spread = true;
6369 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6370 with_fdi, "LP PCH doesn't have FDI\n"))
6371 with_fdi = false;
f31f2d55
PZ
6372
6373 mutex_lock(&dev_priv->dpio_lock);
6374
6375 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6376 tmp &= ~SBI_SSCCTL_DISABLE;
6377 tmp |= SBI_SSCCTL_PATHALT;
6378 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6379
6380 udelay(24);
6381
2fa86a1f
PZ
6382 if (with_spread) {
6383 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6384 tmp &= ~SBI_SSCCTL_PATHALT;
6385 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6386
2fa86a1f
PZ
6387 if (with_fdi) {
6388 lpt_reset_fdi_mphy(dev_priv);
6389 lpt_program_fdi_mphy(dev_priv);
6390 }
6391 }
dde86e2d 6392
2fa86a1f
PZ
6393 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6394 SBI_GEN0 : SBI_DBUFF0;
6395 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6396 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6397 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6398
6399 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6400}
6401
47701c3b
PZ
6402/* Sequence to disable CLKOUT_DP */
6403static void lpt_disable_clkout_dp(struct drm_device *dev)
6404{
6405 struct drm_i915_private *dev_priv = dev->dev_private;
6406 uint32_t reg, tmp;
6407
6408 mutex_lock(&dev_priv->dpio_lock);
6409
6410 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6411 SBI_GEN0 : SBI_DBUFF0;
6412 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6413 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6414 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6415
6416 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6417 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6418 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6419 tmp |= SBI_SSCCTL_PATHALT;
6420 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6421 udelay(32);
6422 }
6423 tmp |= SBI_SSCCTL_DISABLE;
6424 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6425 }
6426
6427 mutex_unlock(&dev_priv->dpio_lock);
6428}
6429
bf8fa3d3
PZ
6430static void lpt_init_pch_refclk(struct drm_device *dev)
6431{
6432 struct drm_mode_config *mode_config = &dev->mode_config;
6433 struct intel_encoder *encoder;
6434 bool has_vga = false;
6435
6436 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6437 switch (encoder->type) {
6438 case INTEL_OUTPUT_ANALOG:
6439 has_vga = true;
6440 break;
6441 }
6442 }
6443
47701c3b
PZ
6444 if (has_vga)
6445 lpt_enable_clkout_dp(dev, true, true);
6446 else
6447 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6448}
6449
dde86e2d
PZ
6450/*
6451 * Initialize reference clocks when the driver loads
6452 */
6453void intel_init_pch_refclk(struct drm_device *dev)
6454{
6455 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6456 ironlake_init_pch_refclk(dev);
6457 else if (HAS_PCH_LPT(dev))
6458 lpt_init_pch_refclk(dev);
6459}
6460
d9d444cb
JB
6461static int ironlake_get_refclk(struct drm_crtc *crtc)
6462{
6463 struct drm_device *dev = crtc->dev;
6464 struct drm_i915_private *dev_priv = dev->dev_private;
6465 struct intel_encoder *encoder;
d9d444cb
JB
6466 int num_connectors = 0;
6467 bool is_lvds = false;
6468
6c2b7c12 6469 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6470 switch (encoder->type) {
6471 case INTEL_OUTPUT_LVDS:
6472 is_lvds = true;
6473 break;
d9d444cb
JB
6474 }
6475 num_connectors++;
6476 }
6477
6478 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6479 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6480 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6481 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6482 }
6483
6484 return 120000;
6485}
6486
6ff93609 6487static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6488{
c8203565 6489 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6491 int pipe = intel_crtc->pipe;
c8203565
PZ
6492 uint32_t val;
6493
78114071 6494 val = 0;
c8203565 6495
965e0c48 6496 switch (intel_crtc->config.pipe_bpp) {
c8203565 6497 case 18:
dfd07d72 6498 val |= PIPECONF_6BPC;
c8203565
PZ
6499 break;
6500 case 24:
dfd07d72 6501 val |= PIPECONF_8BPC;
c8203565
PZ
6502 break;
6503 case 30:
dfd07d72 6504 val |= PIPECONF_10BPC;
c8203565
PZ
6505 break;
6506 case 36:
dfd07d72 6507 val |= PIPECONF_12BPC;
c8203565
PZ
6508 break;
6509 default:
cc769b62
PZ
6510 /* Case prevented by intel_choose_pipe_bpp_dither. */
6511 BUG();
c8203565
PZ
6512 }
6513
d8b32247 6514 if (intel_crtc->config.dither)
c8203565
PZ
6515 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6516
6ff93609 6517 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6518 val |= PIPECONF_INTERLACED_ILK;
6519 else
6520 val |= PIPECONF_PROGRESSIVE;
6521
50f3b016 6522 if (intel_crtc->config.limited_color_range)
3685a8f3 6523 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6524
c8203565
PZ
6525 I915_WRITE(PIPECONF(pipe), val);
6526 POSTING_READ(PIPECONF(pipe));
6527}
6528
86d3efce
VS
6529/*
6530 * Set up the pipe CSC unit.
6531 *
6532 * Currently only full range RGB to limited range RGB conversion
6533 * is supported, but eventually this should handle various
6534 * RGB<->YCbCr scenarios as well.
6535 */
50f3b016 6536static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6537{
6538 struct drm_device *dev = crtc->dev;
6539 struct drm_i915_private *dev_priv = dev->dev_private;
6540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6541 int pipe = intel_crtc->pipe;
6542 uint16_t coeff = 0x7800; /* 1.0 */
6543
6544 /*
6545 * TODO: Check what kind of values actually come out of the pipe
6546 * with these coeff/postoff values and adjust to get the best
6547 * accuracy. Perhaps we even need to take the bpc value into
6548 * consideration.
6549 */
6550
50f3b016 6551 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6552 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6553
6554 /*
6555 * GY/GU and RY/RU should be the other way around according
6556 * to BSpec, but reality doesn't agree. Just set them up in
6557 * a way that results in the correct picture.
6558 */
6559 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6560 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6561
6562 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6563 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6564
6565 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6566 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6567
6568 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6569 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6570 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6571
6572 if (INTEL_INFO(dev)->gen > 6) {
6573 uint16_t postoff = 0;
6574
50f3b016 6575 if (intel_crtc->config.limited_color_range)
32cf0cb0 6576 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6577
6578 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6579 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6580 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6581
6582 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6583 } else {
6584 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6585
50f3b016 6586 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6587 mode |= CSC_BLACK_SCREEN_OFFSET;
6588
6589 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6590 }
6591}
6592
6ff93609 6593static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6594{
756f85cf
PZ
6595 struct drm_device *dev = crtc->dev;
6596 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6598 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6599 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6600 uint32_t val;
6601
3eff4faa 6602 val = 0;
ee2b0b38 6603
756f85cf 6604 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6605 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6606
6ff93609 6607 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6608 val |= PIPECONF_INTERLACED_ILK;
6609 else
6610 val |= PIPECONF_PROGRESSIVE;
6611
702e7a56
PZ
6612 I915_WRITE(PIPECONF(cpu_transcoder), val);
6613 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6614
6615 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6616 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6617
6618 if (IS_BROADWELL(dev)) {
6619 val = 0;
6620
6621 switch (intel_crtc->config.pipe_bpp) {
6622 case 18:
6623 val |= PIPEMISC_DITHER_6_BPC;
6624 break;
6625 case 24:
6626 val |= PIPEMISC_DITHER_8_BPC;
6627 break;
6628 case 30:
6629 val |= PIPEMISC_DITHER_10_BPC;
6630 break;
6631 case 36:
6632 val |= PIPEMISC_DITHER_12_BPC;
6633 break;
6634 default:
6635 /* Case prevented by pipe_config_set_bpp. */
6636 BUG();
6637 }
6638
6639 if (intel_crtc->config.dither)
6640 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6641
6642 I915_WRITE(PIPEMISC(pipe), val);
6643 }
ee2b0b38
PZ
6644}
6645
6591c6e4 6646static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6647 intel_clock_t *clock,
6648 bool *has_reduced_clock,
6649 intel_clock_t *reduced_clock)
6650{
6651 struct drm_device *dev = crtc->dev;
6652 struct drm_i915_private *dev_priv = dev->dev_private;
6653 struct intel_encoder *intel_encoder;
6654 int refclk;
d4906093 6655 const intel_limit_t *limit;
a16af721 6656 bool ret, is_lvds = false;
79e53945 6657
6591c6e4
PZ
6658 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6659 switch (intel_encoder->type) {
79e53945
JB
6660 case INTEL_OUTPUT_LVDS:
6661 is_lvds = true;
6662 break;
79e53945
JB
6663 }
6664 }
6665
d9d444cb 6666 refclk = ironlake_get_refclk(crtc);
79e53945 6667
d4906093
ML
6668 /*
6669 * Returns a set of divisors for the desired target clock with the given
6670 * refclk, or FALSE. The returned values represent the clock equation:
6671 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6672 */
1b894b59 6673 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6674 ret = dev_priv->display.find_dpll(limit, crtc,
6675 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6676 refclk, NULL, clock);
6591c6e4
PZ
6677 if (!ret)
6678 return false;
cda4b7d3 6679
ddc9003c 6680 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6681 /*
6682 * Ensure we match the reduced clock's P to the target clock.
6683 * If the clocks don't match, we can't switch the display clock
6684 * by using the FP0/FP1. In such case we will disable the LVDS
6685 * downclock feature.
6686 */
ee9300bb
DV
6687 *has_reduced_clock =
6688 dev_priv->display.find_dpll(limit, crtc,
6689 dev_priv->lvds_downclock,
6690 refclk, clock,
6691 reduced_clock);
652c393a 6692 }
61e9653f 6693
6591c6e4
PZ
6694 return true;
6695}
6696
d4b1931c
PZ
6697int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6698{
6699 /*
6700 * Account for spread spectrum to avoid
6701 * oversubscribing the link. Max center spread
6702 * is 2.5%; use 5% for safety's sake.
6703 */
6704 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6705 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6706}
6707
7429e9d4 6708static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6709{
7429e9d4 6710 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6711}
6712
de13a2e3 6713static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6714 u32 *fp,
9a7c7890 6715 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6716{
de13a2e3 6717 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6718 struct drm_device *dev = crtc->dev;
6719 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6720 struct intel_encoder *intel_encoder;
6721 uint32_t dpll;
6cc5f341 6722 int factor, num_connectors = 0;
09ede541 6723 bool is_lvds = false, is_sdvo = false;
79e53945 6724
de13a2e3
PZ
6725 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6726 switch (intel_encoder->type) {
79e53945
JB
6727 case INTEL_OUTPUT_LVDS:
6728 is_lvds = true;
6729 break;
6730 case INTEL_OUTPUT_SDVO:
7d57382e 6731 case INTEL_OUTPUT_HDMI:
79e53945 6732 is_sdvo = true;
79e53945 6733 break;
79e53945 6734 }
43565a06 6735
c751ce4f 6736 num_connectors++;
79e53945 6737 }
79e53945 6738
c1858123 6739 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6740 factor = 21;
6741 if (is_lvds) {
6742 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6743 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6744 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6745 factor = 25;
09ede541 6746 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6747 factor = 20;
c1858123 6748
7429e9d4 6749 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6750 *fp |= FP_CB_TUNE;
2c07245f 6751
9a7c7890
DV
6752 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6753 *fp2 |= FP_CB_TUNE;
6754
5eddb70b 6755 dpll = 0;
2c07245f 6756
a07d6787
EA
6757 if (is_lvds)
6758 dpll |= DPLLB_MODE_LVDS;
6759 else
6760 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6761
ef1b460d
DV
6762 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6763 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6764
6765 if (is_sdvo)
4a33e48d 6766 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6767 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6768 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6769
a07d6787 6770 /* compute bitmask from p1 value */
7429e9d4 6771 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6772 /* also FPA1 */
7429e9d4 6773 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6774
7429e9d4 6775 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6776 case 5:
6777 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6778 break;
6779 case 7:
6780 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6781 break;
6782 case 10:
6783 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6784 break;
6785 case 14:
6786 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6787 break;
79e53945
JB
6788 }
6789
b4c09f3b 6790 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6791 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6792 else
6793 dpll |= PLL_REF_INPUT_DREFCLK;
6794
959e16d6 6795 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6796}
6797
6798static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6799 int x, int y,
6800 struct drm_framebuffer *fb)
6801{
6802 struct drm_device *dev = crtc->dev;
6803 struct drm_i915_private *dev_priv = dev->dev_private;
6804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6805 int pipe = intel_crtc->pipe;
6806 int plane = intel_crtc->plane;
6807 int num_connectors = 0;
6808 intel_clock_t clock, reduced_clock;
cbbab5bd 6809 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6810 bool ok, has_reduced_clock = false;
8b47047b 6811 bool is_lvds = false;
de13a2e3 6812 struct intel_encoder *encoder;
e2b78267 6813 struct intel_shared_dpll *pll;
de13a2e3 6814 int ret;
de13a2e3
PZ
6815
6816 for_each_encoder_on_crtc(dev, crtc, encoder) {
6817 switch (encoder->type) {
6818 case INTEL_OUTPUT_LVDS:
6819 is_lvds = true;
6820 break;
de13a2e3
PZ
6821 }
6822
6823 num_connectors++;
a07d6787 6824 }
79e53945 6825
5dc5298b
PZ
6826 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6827 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6828
ff9a6750 6829 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6830 &has_reduced_clock, &reduced_clock);
ee9300bb 6831 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6832 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6833 return -EINVAL;
79e53945 6834 }
f47709a9
DV
6835 /* Compat-code for transition, will disappear. */
6836 if (!intel_crtc->config.clock_set) {
6837 intel_crtc->config.dpll.n = clock.n;
6838 intel_crtc->config.dpll.m1 = clock.m1;
6839 intel_crtc->config.dpll.m2 = clock.m2;
6840 intel_crtc->config.dpll.p1 = clock.p1;
6841 intel_crtc->config.dpll.p2 = clock.p2;
6842 }
79e53945 6843
5dc5298b 6844 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6845 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6846 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6847 if (has_reduced_clock)
7429e9d4 6848 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6849
7429e9d4 6850 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6851 &fp, &reduced_clock,
6852 has_reduced_clock ? &fp2 : NULL);
6853
959e16d6 6854 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6855 intel_crtc->config.dpll_hw_state.fp0 = fp;
6856 if (has_reduced_clock)
6857 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6858 else
6859 intel_crtc->config.dpll_hw_state.fp1 = fp;
6860
b89a1d39 6861 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6862 if (pll == NULL) {
84f44ce7
VS
6863 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6864 pipe_name(pipe));
4b645f14
JB
6865 return -EINVAL;
6866 }
ee7b9f93 6867 } else
e72f9fbf 6868 intel_put_shared_dpll(intel_crtc);
79e53945 6869
03afc4a2
DV
6870 if (intel_crtc->config.has_dp_encoder)
6871 intel_dp_set_m_n(intel_crtc);
79e53945 6872
d330a953 6873 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6874 intel_crtc->lowfreq_avail = true;
6875 else
6876 intel_crtc->lowfreq_avail = false;
e2b78267 6877
8a654f3b 6878 intel_set_pipe_timings(intel_crtc);
5eddb70b 6879
ca3a0ff8 6880 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6881 intel_cpu_transcoder_set_m_n(intel_crtc,
6882 &intel_crtc->config.fdi_m_n);
6883 }
2c07245f 6884
6ff93609 6885 ironlake_set_pipeconf(crtc);
79e53945 6886
a1f9e77e
PZ
6887 /* Set up the display plane register */
6888 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6889 POSTING_READ(DSPCNTR(plane));
79e53945 6890
94352cf9 6891 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6892
1857e1da 6893 return ret;
79e53945
JB
6894}
6895
eb14cb74
VS
6896static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6897 struct intel_link_m_n *m_n)
6898{
6899 struct drm_device *dev = crtc->base.dev;
6900 struct drm_i915_private *dev_priv = dev->dev_private;
6901 enum pipe pipe = crtc->pipe;
6902
6903 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6904 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6905 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6906 & ~TU_SIZE_MASK;
6907 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6908 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6909 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6910}
6911
6912static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6913 enum transcoder transcoder,
6914 struct intel_link_m_n *m_n)
72419203
DV
6915{
6916 struct drm_device *dev = crtc->base.dev;
6917 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6918 enum pipe pipe = crtc->pipe;
72419203 6919
eb14cb74
VS
6920 if (INTEL_INFO(dev)->gen >= 5) {
6921 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6922 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6923 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6924 & ~TU_SIZE_MASK;
6925 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6926 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6927 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6928 } else {
6929 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6930 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6931 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6932 & ~TU_SIZE_MASK;
6933 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6934 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6935 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6936 }
6937}
6938
6939void intel_dp_get_m_n(struct intel_crtc *crtc,
6940 struct intel_crtc_config *pipe_config)
6941{
6942 if (crtc->config.has_pch_encoder)
6943 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6944 else
6945 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6946 &pipe_config->dp_m_n);
6947}
72419203 6948
eb14cb74
VS
6949static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6950 struct intel_crtc_config *pipe_config)
6951{
6952 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6953 &pipe_config->fdi_m_n);
72419203
DV
6954}
6955
2fa2fe9a
DV
6956static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6957 struct intel_crtc_config *pipe_config)
6958{
6959 struct drm_device *dev = crtc->base.dev;
6960 struct drm_i915_private *dev_priv = dev->dev_private;
6961 uint32_t tmp;
6962
6963 tmp = I915_READ(PF_CTL(crtc->pipe));
6964
6965 if (tmp & PF_ENABLE) {
fd4daa9c 6966 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6967 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6968 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6969
6970 /* We currently do not free assignements of panel fitters on
6971 * ivb/hsw (since we don't use the higher upscaling modes which
6972 * differentiates them) so just WARN about this case for now. */
6973 if (IS_GEN7(dev)) {
6974 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6975 PF_PIPE_SEL_IVB(crtc->pipe));
6976 }
2fa2fe9a 6977 }
79e53945
JB
6978}
6979
4c6baa59
JB
6980static void ironlake_get_plane_config(struct intel_crtc *crtc,
6981 struct intel_plane_config *plane_config)
6982{
6983 struct drm_device *dev = crtc->base.dev;
6984 struct drm_i915_private *dev_priv = dev->dev_private;
6985 u32 val, base, offset;
6986 int pipe = crtc->pipe, plane = crtc->plane;
6987 int fourcc, pixel_format;
6988 int aligned_height;
6989
66e514c1
DA
6990 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6991 if (!crtc->base.primary->fb) {
4c6baa59
JB
6992 DRM_DEBUG_KMS("failed to alloc fb\n");
6993 return;
6994 }
6995
6996 val = I915_READ(DSPCNTR(plane));
6997
6998 if (INTEL_INFO(dev)->gen >= 4)
6999 if (val & DISPPLANE_TILED)
7000 plane_config->tiled = true;
7001
7002 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7003 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7004 crtc->base.primary->fb->pixel_format = fourcc;
7005 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7006 drm_format_plane_cpp(fourcc, 0) * 8;
7007
7008 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7009 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7010 offset = I915_READ(DSPOFFSET(plane));
7011 } else {
7012 if (plane_config->tiled)
7013 offset = I915_READ(DSPTILEOFF(plane));
7014 else
7015 offset = I915_READ(DSPLINOFF(plane));
7016 }
7017 plane_config->base = base;
7018
7019 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7020 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7021 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7022
7023 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 7024 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
4c6baa59 7025
66e514c1 7026 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7027 plane_config->tiled);
7028
66e514c1 7029 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
4c6baa59
JB
7030 aligned_height, PAGE_SIZE);
7031
7032 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7033 pipe, plane, crtc->base.primary->fb->width,
7034 crtc->base.primary->fb->height,
7035 crtc->base.primary->fb->bits_per_pixel, base,
7036 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7037 plane_config->size);
7038}
7039
0e8ffe1b
DV
7040static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7041 struct intel_crtc_config *pipe_config)
7042{
7043 struct drm_device *dev = crtc->base.dev;
7044 struct drm_i915_private *dev_priv = dev->dev_private;
7045 uint32_t tmp;
7046
e143a21c 7047 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7048 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7049
0e8ffe1b
DV
7050 tmp = I915_READ(PIPECONF(crtc->pipe));
7051 if (!(tmp & PIPECONF_ENABLE))
7052 return false;
7053
42571aef
VS
7054 switch (tmp & PIPECONF_BPC_MASK) {
7055 case PIPECONF_6BPC:
7056 pipe_config->pipe_bpp = 18;
7057 break;
7058 case PIPECONF_8BPC:
7059 pipe_config->pipe_bpp = 24;
7060 break;
7061 case PIPECONF_10BPC:
7062 pipe_config->pipe_bpp = 30;
7063 break;
7064 case PIPECONF_12BPC:
7065 pipe_config->pipe_bpp = 36;
7066 break;
7067 default:
7068 break;
7069 }
7070
ab9412ba 7071 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7072 struct intel_shared_dpll *pll;
7073
88adfff1
DV
7074 pipe_config->has_pch_encoder = true;
7075
627eb5a3
DV
7076 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7077 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7078 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7079
7080 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7081
c0d43d62 7082 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7083 pipe_config->shared_dpll =
7084 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7085 } else {
7086 tmp = I915_READ(PCH_DPLL_SEL);
7087 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7088 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7089 else
7090 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7091 }
66e985c0
DV
7092
7093 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7094
7095 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7096 &pipe_config->dpll_hw_state));
c93f54cf
DV
7097
7098 tmp = pipe_config->dpll_hw_state.dpll;
7099 pipe_config->pixel_multiplier =
7100 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7101 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7102
7103 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7104 } else {
7105 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7106 }
7107
1bd1bd80
DV
7108 intel_get_pipe_timings(crtc, pipe_config);
7109
2fa2fe9a
DV
7110 ironlake_get_pfit_config(crtc, pipe_config);
7111
0e8ffe1b
DV
7112 return true;
7113}
7114
be256dc7
PZ
7115static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7116{
7117 struct drm_device *dev = dev_priv->dev;
7118 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7119 struct intel_crtc *crtc;
be256dc7 7120
d3fcc808 7121 for_each_intel_crtc(dev, crtc)
798183c5 7122 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7123 pipe_name(crtc->pipe));
7124
7125 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7126 WARN(plls->spll_refcount, "SPLL enabled\n");
7127 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7128 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7129 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7130 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7131 "CPU PWM1 enabled\n");
7132 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7133 "CPU PWM2 enabled\n");
7134 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7135 "PCH PWM1 enabled\n");
7136 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7137 "Utility pin enabled\n");
7138 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7139
9926ada1
PZ
7140 /*
7141 * In theory we can still leave IRQs enabled, as long as only the HPD
7142 * interrupts remain enabled. We used to check for that, but since it's
7143 * gen-specific and since we only disable LCPLL after we fully disable
7144 * the interrupts, the check below should be enough.
7145 */
7146 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
be256dc7
PZ
7147}
7148
3c4c9b81
PZ
7149static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7150{
7151 struct drm_device *dev = dev_priv->dev;
7152
7153 if (IS_HASWELL(dev)) {
7154 mutex_lock(&dev_priv->rps.hw_lock);
7155 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7156 val))
7157 DRM_ERROR("Failed to disable D_COMP\n");
7158 mutex_unlock(&dev_priv->rps.hw_lock);
7159 } else {
7160 I915_WRITE(D_COMP, val);
7161 }
7162 POSTING_READ(D_COMP);
be256dc7
PZ
7163}
7164
7165/*
7166 * This function implements pieces of two sequences from BSpec:
7167 * - Sequence for display software to disable LCPLL
7168 * - Sequence for display software to allow package C8+
7169 * The steps implemented here are just the steps that actually touch the LCPLL
7170 * register. Callers should take care of disabling all the display engine
7171 * functions, doing the mode unset, fixing interrupts, etc.
7172 */
6ff58d53
PZ
7173static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7174 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7175{
7176 uint32_t val;
7177
7178 assert_can_disable_lcpll(dev_priv);
7179
7180 val = I915_READ(LCPLL_CTL);
7181
7182 if (switch_to_fclk) {
7183 val |= LCPLL_CD_SOURCE_FCLK;
7184 I915_WRITE(LCPLL_CTL, val);
7185
7186 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7187 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7188 DRM_ERROR("Switching to FCLK failed\n");
7189
7190 val = I915_READ(LCPLL_CTL);
7191 }
7192
7193 val |= LCPLL_PLL_DISABLE;
7194 I915_WRITE(LCPLL_CTL, val);
7195 POSTING_READ(LCPLL_CTL);
7196
7197 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7198 DRM_ERROR("LCPLL still locked\n");
7199
7200 val = I915_READ(D_COMP);
7201 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7202 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7203 ndelay(100);
7204
7205 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7206 DRM_ERROR("D_COMP RCOMP still in progress\n");
7207
7208 if (allow_power_down) {
7209 val = I915_READ(LCPLL_CTL);
7210 val |= LCPLL_POWER_DOWN_ALLOW;
7211 I915_WRITE(LCPLL_CTL, val);
7212 POSTING_READ(LCPLL_CTL);
7213 }
7214}
7215
7216/*
7217 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7218 * source.
7219 */
6ff58d53 7220static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7221{
7222 uint32_t val;
a8a8bd54 7223 unsigned long irqflags;
be256dc7
PZ
7224
7225 val = I915_READ(LCPLL_CTL);
7226
7227 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7228 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7229 return;
7230
a8a8bd54
PZ
7231 /*
7232 * Make sure we're not on PC8 state before disabling PC8, otherwise
7233 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7234 *
7235 * The other problem is that hsw_restore_lcpll() is called as part of
7236 * the runtime PM resume sequence, so we can't just call
7237 * gen6_gt_force_wake_get() because that function calls
7238 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7239 * while we are on the resume sequence. So to solve this problem we have
7240 * to call special forcewake code that doesn't touch runtime PM and
7241 * doesn't enable the forcewake delayed work.
7242 */
7243 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7244 if (dev_priv->uncore.forcewake_count++ == 0)
7245 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7246 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
215733fa 7247
be256dc7
PZ
7248 if (val & LCPLL_POWER_DOWN_ALLOW) {
7249 val &= ~LCPLL_POWER_DOWN_ALLOW;
7250 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7251 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7252 }
7253
7254 val = I915_READ(D_COMP);
7255 val |= D_COMP_COMP_FORCE;
7256 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7257 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7258
7259 val = I915_READ(LCPLL_CTL);
7260 val &= ~LCPLL_PLL_DISABLE;
7261 I915_WRITE(LCPLL_CTL, val);
7262
7263 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7264 DRM_ERROR("LCPLL not locked yet\n");
7265
7266 if (val & LCPLL_CD_SOURCE_FCLK) {
7267 val = I915_READ(LCPLL_CTL);
7268 val &= ~LCPLL_CD_SOURCE_FCLK;
7269 I915_WRITE(LCPLL_CTL, val);
7270
7271 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7272 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7273 DRM_ERROR("Switching back to LCPLL failed\n");
7274 }
215733fa 7275
a8a8bd54
PZ
7276 /* See the big comment above. */
7277 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7278 if (--dev_priv->uncore.forcewake_count == 0)
7279 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7280 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
be256dc7
PZ
7281}
7282
765dab67
PZ
7283/*
7284 * Package states C8 and deeper are really deep PC states that can only be
7285 * reached when all the devices on the system allow it, so even if the graphics
7286 * device allows PC8+, it doesn't mean the system will actually get to these
7287 * states. Our driver only allows PC8+ when going into runtime PM.
7288 *
7289 * The requirements for PC8+ are that all the outputs are disabled, the power
7290 * well is disabled and most interrupts are disabled, and these are also
7291 * requirements for runtime PM. When these conditions are met, we manually do
7292 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7293 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7294 * hang the machine.
7295 *
7296 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7297 * the state of some registers, so when we come back from PC8+ we need to
7298 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7299 * need to take care of the registers kept by RC6. Notice that this happens even
7300 * if we don't put the device in PCI D3 state (which is what currently happens
7301 * because of the runtime PM support).
7302 *
7303 * For more, read "Display Sequences for Package C8" on the hardware
7304 * documentation.
7305 */
a14cb6fc 7306void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7307{
c67a470b
PZ
7308 struct drm_device *dev = dev_priv->dev;
7309 uint32_t val;
7310
c67a470b
PZ
7311 DRM_DEBUG_KMS("Enabling package C8+\n");
7312
c67a470b
PZ
7313 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7314 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7315 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7316 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7317 }
7318
7319 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7320 hsw_disable_lcpll(dev_priv, true, true);
7321}
7322
a14cb6fc 7323void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7324{
7325 struct drm_device *dev = dev_priv->dev;
7326 uint32_t val;
7327
c67a470b
PZ
7328 DRM_DEBUG_KMS("Disabling package C8+\n");
7329
7330 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7331 lpt_init_pch_refclk(dev);
7332
7333 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7334 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7335 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7336 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7337 }
7338
7339 intel_prepare_ddi(dev);
c67a470b
PZ
7340}
7341
9a952a0d
PZ
7342static void snb_modeset_global_resources(struct drm_device *dev)
7343{
7344 modeset_update_crtc_power_domains(dev);
7345}
7346
4f074129
ID
7347static void haswell_modeset_global_resources(struct drm_device *dev)
7348{
da723569 7349 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7350}
7351
09b4ddf9 7352static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7353 int x, int y,
7354 struct drm_framebuffer *fb)
7355{
7356 struct drm_device *dev = crtc->dev;
7357 struct drm_i915_private *dev_priv = dev->dev_private;
7358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7359 int plane = intel_crtc->plane;
09b4ddf9 7360 int ret;
09b4ddf9 7361
566b734a 7362 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7363 return -EINVAL;
566b734a 7364 intel_ddi_pll_enable(intel_crtc);
6441ab5f 7365
03afc4a2
DV
7366 if (intel_crtc->config.has_dp_encoder)
7367 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
7368
7369 intel_crtc->lowfreq_avail = false;
09b4ddf9 7370
8a654f3b 7371 intel_set_pipe_timings(intel_crtc);
09b4ddf9 7372
ca3a0ff8 7373 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
7374 intel_cpu_transcoder_set_m_n(intel_crtc,
7375 &intel_crtc->config.fdi_m_n);
7376 }
09b4ddf9 7377
6ff93609 7378 haswell_set_pipeconf(crtc);
09b4ddf9 7379
50f3b016 7380 intel_set_pipe_csc(crtc);
86d3efce 7381
09b4ddf9 7382 /* Set up the display plane register */
86d3efce 7383 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
7384 POSTING_READ(DSPCNTR(plane));
7385
7386 ret = intel_pipe_set_base(crtc, x, y, fb);
7387
1f803ee5 7388 return ret;
79e53945
JB
7389}
7390
0e8ffe1b
DV
7391static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7392 struct intel_crtc_config *pipe_config)
7393{
7394 struct drm_device *dev = crtc->base.dev;
7395 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7396 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7397 uint32_t tmp;
7398
b5482bd0
ID
7399 if (!intel_display_power_enabled(dev_priv,
7400 POWER_DOMAIN_PIPE(crtc->pipe)))
7401 return false;
7402
e143a21c 7403 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7404 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7405
eccb140b
DV
7406 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7407 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7408 enum pipe trans_edp_pipe;
7409 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7410 default:
7411 WARN(1, "unknown pipe linked to edp transcoder\n");
7412 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7413 case TRANS_DDI_EDP_INPUT_A_ON:
7414 trans_edp_pipe = PIPE_A;
7415 break;
7416 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7417 trans_edp_pipe = PIPE_B;
7418 break;
7419 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7420 trans_edp_pipe = PIPE_C;
7421 break;
7422 }
7423
7424 if (trans_edp_pipe == crtc->pipe)
7425 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7426 }
7427
da7e29bd 7428 if (!intel_display_power_enabled(dev_priv,
eccb140b 7429 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7430 return false;
7431
eccb140b 7432 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7433 if (!(tmp & PIPECONF_ENABLE))
7434 return false;
7435
88adfff1 7436 /*
f196e6be 7437 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7438 * DDI E. So just check whether this pipe is wired to DDI E and whether
7439 * the PCH transcoder is on.
7440 */
eccb140b 7441 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7442 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7443 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7444 pipe_config->has_pch_encoder = true;
7445
627eb5a3
DV
7446 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7447 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7448 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7449
7450 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7451 }
7452
1bd1bd80
DV
7453 intel_get_pipe_timings(crtc, pipe_config);
7454
2fa2fe9a 7455 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7456 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7457 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7458
e59150dc
JB
7459 if (IS_HASWELL(dev))
7460 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7461 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7462
6c49f241
DV
7463 pipe_config->pixel_multiplier = 1;
7464
0e8ffe1b
DV
7465 return true;
7466}
7467
f564048e 7468static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7469 int x, int y,
94352cf9 7470 struct drm_framebuffer *fb)
f564048e
EA
7471{
7472 struct drm_device *dev = crtc->dev;
7473 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7474 struct intel_encoder *encoder;
0b701d27 7475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7476 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7477 int pipe = intel_crtc->pipe;
f564048e
EA
7478 int ret;
7479
0b701d27 7480 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7481
b8cecdf5
DV
7482 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7483
79e53945 7484 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7485
9256aa19
DV
7486 if (ret != 0)
7487 return ret;
7488
7489 for_each_encoder_on_crtc(dev, crtc, encoder) {
7490 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7491 encoder->base.base.id,
7492 drm_get_encoder_name(&encoder->base),
7493 mode->base.id, mode->name);
0d56bf0b
DV
7494
7495 if (encoder->mode_set)
7496 encoder->mode_set(encoder);
9256aa19
DV
7497 }
7498
7499 return 0;
79e53945
JB
7500}
7501
1a91510d
JN
7502static struct {
7503 int clock;
7504 u32 config;
7505} hdmi_audio_clock[] = {
7506 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7507 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7508 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7509 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7510 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7511 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7512 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7513 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7514 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7515 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7516};
7517
7518/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7519static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7520{
7521 int i;
7522
7523 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7524 if (mode->clock == hdmi_audio_clock[i].clock)
7525 break;
7526 }
7527
7528 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7529 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7530 i = 1;
7531 }
7532
7533 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7534 hdmi_audio_clock[i].clock,
7535 hdmi_audio_clock[i].config);
7536
7537 return hdmi_audio_clock[i].config;
7538}
7539
3a9627f4
WF
7540static bool intel_eld_uptodate(struct drm_connector *connector,
7541 int reg_eldv, uint32_t bits_eldv,
7542 int reg_elda, uint32_t bits_elda,
7543 int reg_edid)
7544{
7545 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7546 uint8_t *eld = connector->eld;
7547 uint32_t i;
7548
7549 i = I915_READ(reg_eldv);
7550 i &= bits_eldv;
7551
7552 if (!eld[0])
7553 return !i;
7554
7555 if (!i)
7556 return false;
7557
7558 i = I915_READ(reg_elda);
7559 i &= ~bits_elda;
7560 I915_WRITE(reg_elda, i);
7561
7562 for (i = 0; i < eld[2]; i++)
7563 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7564 return false;
7565
7566 return true;
7567}
7568
e0dac65e 7569static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7570 struct drm_crtc *crtc,
7571 struct drm_display_mode *mode)
e0dac65e
WF
7572{
7573 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7574 uint8_t *eld = connector->eld;
7575 uint32_t eldv;
7576 uint32_t len;
7577 uint32_t i;
7578
7579 i = I915_READ(G4X_AUD_VID_DID);
7580
7581 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7582 eldv = G4X_ELDV_DEVCL_DEVBLC;
7583 else
7584 eldv = G4X_ELDV_DEVCTG;
7585
3a9627f4
WF
7586 if (intel_eld_uptodate(connector,
7587 G4X_AUD_CNTL_ST, eldv,
7588 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7589 G4X_HDMIW_HDMIEDID))
7590 return;
7591
e0dac65e
WF
7592 i = I915_READ(G4X_AUD_CNTL_ST);
7593 i &= ~(eldv | G4X_ELD_ADDR);
7594 len = (i >> 9) & 0x1f; /* ELD buffer size */
7595 I915_WRITE(G4X_AUD_CNTL_ST, i);
7596
7597 if (!eld[0])
7598 return;
7599
7600 len = min_t(uint8_t, eld[2], len);
7601 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7602 for (i = 0; i < len; i++)
7603 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7604
7605 i = I915_READ(G4X_AUD_CNTL_ST);
7606 i |= eldv;
7607 I915_WRITE(G4X_AUD_CNTL_ST, i);
7608}
7609
83358c85 7610static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7611 struct drm_crtc *crtc,
7612 struct drm_display_mode *mode)
83358c85
WX
7613{
7614 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7615 uint8_t *eld = connector->eld;
7b9f35a6 7616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7617 uint32_t eldv;
7618 uint32_t i;
7619 int len;
7620 int pipe = to_intel_crtc(crtc)->pipe;
7621 int tmp;
7622
7623 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7624 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7625 int aud_config = HSW_AUD_CFG(pipe);
7626 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7627
83358c85
WX
7628 /* Audio output enable */
7629 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7630 tmp = I915_READ(aud_cntrl_st2);
7631 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7632 I915_WRITE(aud_cntrl_st2, tmp);
c7905792 7633 POSTING_READ(aud_cntrl_st2);
83358c85 7634
c7905792 7635 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
83358c85
WX
7636
7637 /* Set ELD valid state */
7638 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7639 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7640 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7641 I915_WRITE(aud_cntrl_st2, tmp);
7642 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7643 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7644
7645 /* Enable HDMI mode */
7646 tmp = I915_READ(aud_config);
7e7cb34f 7647 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7648 /* clear N_programing_enable and N_value_index */
7649 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7650 I915_WRITE(aud_config, tmp);
7651
7652 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7653
7654 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7655 intel_crtc->eld_vld = true;
83358c85
WX
7656
7657 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7658 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7659 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7660 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7661 } else {
7662 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7663 }
83358c85
WX
7664
7665 if (intel_eld_uptodate(connector,
7666 aud_cntrl_st2, eldv,
7667 aud_cntl_st, IBX_ELD_ADDRESS,
7668 hdmiw_hdmiedid))
7669 return;
7670
7671 i = I915_READ(aud_cntrl_st2);
7672 i &= ~eldv;
7673 I915_WRITE(aud_cntrl_st2, i);
7674
7675 if (!eld[0])
7676 return;
7677
7678 i = I915_READ(aud_cntl_st);
7679 i &= ~IBX_ELD_ADDRESS;
7680 I915_WRITE(aud_cntl_st, i);
7681 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7682 DRM_DEBUG_DRIVER("port num:%d\n", i);
7683
7684 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7685 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7686 for (i = 0; i < len; i++)
7687 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7688
7689 i = I915_READ(aud_cntrl_st2);
7690 i |= eldv;
7691 I915_WRITE(aud_cntrl_st2, i);
7692
7693}
7694
e0dac65e 7695static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7696 struct drm_crtc *crtc,
7697 struct drm_display_mode *mode)
e0dac65e
WF
7698{
7699 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7700 uint8_t *eld = connector->eld;
7701 uint32_t eldv;
7702 uint32_t i;
7703 int len;
7704 int hdmiw_hdmiedid;
b6daa025 7705 int aud_config;
e0dac65e
WF
7706 int aud_cntl_st;
7707 int aud_cntrl_st2;
9b138a83 7708 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7709
b3f33cbf 7710 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7711 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7712 aud_config = IBX_AUD_CFG(pipe);
7713 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7714 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7715 } else if (IS_VALLEYVIEW(connector->dev)) {
7716 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7717 aud_config = VLV_AUD_CFG(pipe);
7718 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7719 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7720 } else {
9b138a83
WX
7721 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7722 aud_config = CPT_AUD_CFG(pipe);
7723 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7724 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7725 }
7726
9b138a83 7727 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7728
9ca2fe73
ML
7729 if (IS_VALLEYVIEW(connector->dev)) {
7730 struct intel_encoder *intel_encoder;
7731 struct intel_digital_port *intel_dig_port;
7732
7733 intel_encoder = intel_attached_encoder(connector);
7734 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7735 i = intel_dig_port->port;
7736 } else {
7737 i = I915_READ(aud_cntl_st);
7738 i = (i >> 29) & DIP_PORT_SEL_MASK;
7739 /* DIP_Port_Select, 0x1 = PortB */
7740 }
7741
e0dac65e
WF
7742 if (!i) {
7743 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7744 /* operate blindly on all ports */
1202b4c6
WF
7745 eldv = IBX_ELD_VALIDB;
7746 eldv |= IBX_ELD_VALIDB << 4;
7747 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7748 } else {
2582a850 7749 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7750 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7751 }
7752
3a9627f4
WF
7753 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7754 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7755 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7756 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7757 } else {
7758 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7759 }
e0dac65e 7760
3a9627f4
WF
7761 if (intel_eld_uptodate(connector,
7762 aud_cntrl_st2, eldv,
7763 aud_cntl_st, IBX_ELD_ADDRESS,
7764 hdmiw_hdmiedid))
7765 return;
7766
e0dac65e
WF
7767 i = I915_READ(aud_cntrl_st2);
7768 i &= ~eldv;
7769 I915_WRITE(aud_cntrl_st2, i);
7770
7771 if (!eld[0])
7772 return;
7773
e0dac65e 7774 i = I915_READ(aud_cntl_st);
1202b4c6 7775 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7776 I915_WRITE(aud_cntl_st, i);
7777
7778 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7779 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7780 for (i = 0; i < len; i++)
7781 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7782
7783 i = I915_READ(aud_cntrl_st2);
7784 i |= eldv;
7785 I915_WRITE(aud_cntrl_st2, i);
7786}
7787
7788void intel_write_eld(struct drm_encoder *encoder,
7789 struct drm_display_mode *mode)
7790{
7791 struct drm_crtc *crtc = encoder->crtc;
7792 struct drm_connector *connector;
7793 struct drm_device *dev = encoder->dev;
7794 struct drm_i915_private *dev_priv = dev->dev_private;
7795
7796 connector = drm_select_eld(encoder, mode);
7797 if (!connector)
7798 return;
7799
7800 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7801 connector->base.id,
7802 drm_get_connector_name(connector),
7803 connector->encoder->base.id,
7804 drm_get_encoder_name(connector->encoder));
7805
7806 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7807
7808 if (dev_priv->display.write_eld)
34427052 7809 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7810}
7811
560b85bb
CW
7812static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7813{
7814 struct drm_device *dev = crtc->dev;
7815 struct drm_i915_private *dev_priv = dev->dev_private;
7816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7817 bool visible = base != 0;
7818 u32 cntl;
7819
7820 if (intel_crtc->cursor_visible == visible)
7821 return;
7822
9db4a9c7 7823 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7824 if (visible) {
7825 /* On these chipsets we can only modify the base whilst
7826 * the cursor is disabled.
7827 */
9db4a9c7 7828 I915_WRITE(_CURABASE, base);
560b85bb
CW
7829
7830 cntl &= ~(CURSOR_FORMAT_MASK);
7831 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7832 cntl |= CURSOR_ENABLE |
7833 CURSOR_GAMMA_ENABLE |
7834 CURSOR_FORMAT_ARGB;
7835 } else
7836 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7837 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7838
7839 intel_crtc->cursor_visible = visible;
7840}
7841
7842static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7843{
7844 struct drm_device *dev = crtc->dev;
7845 struct drm_i915_private *dev_priv = dev->dev_private;
7846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7847 int pipe = intel_crtc->pipe;
7848 bool visible = base != 0;
7849
7850 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7851 int16_t width = intel_crtc->cursor_width;
548f245b 7852 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7853 if (base) {
7854 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4726e0b0
SK
7855 cntl |= MCURSOR_GAMMA_ENABLE;
7856
7857 switch (width) {
7858 case 64:
7859 cntl |= CURSOR_MODE_64_ARGB_AX;
7860 break;
7861 case 128:
7862 cntl |= CURSOR_MODE_128_ARGB_AX;
7863 break;
7864 case 256:
7865 cntl |= CURSOR_MODE_256_ARGB_AX;
7866 break;
7867 default:
7868 WARN_ON(1);
7869 return;
7870 }
560b85bb
CW
7871 cntl |= pipe << 28; /* Connect to correct pipe */
7872 } else {
7873 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7874 cntl |= CURSOR_MODE_DISABLE;
7875 }
9db4a9c7 7876 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7877
7878 intel_crtc->cursor_visible = visible;
7879 }
7880 /* and commit changes on next vblank */
b2ea8ef5 7881 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7882 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7883 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7884}
7885
65a21cd6
JB
7886static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7887{
7888 struct drm_device *dev = crtc->dev;
7889 struct drm_i915_private *dev_priv = dev->dev_private;
7890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7891 int pipe = intel_crtc->pipe;
7892 bool visible = base != 0;
7893
7894 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7895 int16_t width = intel_crtc->cursor_width;
65a21cd6
JB
7896 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7897 if (base) {
7898 cntl &= ~CURSOR_MODE;
4726e0b0
SK
7899 cntl |= MCURSOR_GAMMA_ENABLE;
7900 switch (width) {
7901 case 64:
7902 cntl |= CURSOR_MODE_64_ARGB_AX;
7903 break;
7904 case 128:
7905 cntl |= CURSOR_MODE_128_ARGB_AX;
7906 break;
7907 case 256:
7908 cntl |= CURSOR_MODE_256_ARGB_AX;
7909 break;
7910 default:
7911 WARN_ON(1);
7912 return;
7913 }
65a21cd6
JB
7914 } else {
7915 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7916 cntl |= CURSOR_MODE_DISABLE;
7917 }
6bbfa1c5 7918 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7919 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7920 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7921 }
65a21cd6
JB
7922 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7923
7924 intel_crtc->cursor_visible = visible;
7925 }
7926 /* and commit changes on next vblank */
b2ea8ef5 7927 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7928 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7929 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7930}
7931
cda4b7d3 7932/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7933static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7934 bool on)
cda4b7d3
CW
7935{
7936 struct drm_device *dev = crtc->dev;
7937 struct drm_i915_private *dev_priv = dev->dev_private;
7938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7939 int pipe = intel_crtc->pipe;
7940 int x = intel_crtc->cursor_x;
7941 int y = intel_crtc->cursor_y;
d6e4db15 7942 u32 base = 0, pos = 0;
cda4b7d3
CW
7943 bool visible;
7944
d6e4db15 7945 if (on)
cda4b7d3 7946 base = intel_crtc->cursor_addr;
cda4b7d3 7947
d6e4db15
VS
7948 if (x >= intel_crtc->config.pipe_src_w)
7949 base = 0;
7950
7951 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7952 base = 0;
7953
7954 if (x < 0) {
efc9064e 7955 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7956 base = 0;
7957
7958 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7959 x = -x;
7960 }
7961 pos |= x << CURSOR_X_SHIFT;
7962
7963 if (y < 0) {
efc9064e 7964 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7965 base = 0;
7966
7967 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7968 y = -y;
7969 }
7970 pos |= y << CURSOR_Y_SHIFT;
7971
7972 visible = base != 0;
560b85bb 7973 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7974 return;
7975
b3dc685e 7976 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7977 I915_WRITE(CURPOS_IVB(pipe), pos);
7978 ivb_update_cursor(crtc, base);
7979 } else {
7980 I915_WRITE(CURPOS(pipe), pos);
7981 if (IS_845G(dev) || IS_I865G(dev))
7982 i845_update_cursor(crtc, base);
7983 else
7984 i9xx_update_cursor(crtc, base);
7985 }
cda4b7d3
CW
7986}
7987
79e53945 7988static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7989 struct drm_file *file,
79e53945
JB
7990 uint32_t handle,
7991 uint32_t width, uint32_t height)
7992{
7993 struct drm_device *dev = crtc->dev;
7994 struct drm_i915_private *dev_priv = dev->dev_private;
7995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7996 struct drm_i915_gem_object *obj;
64f962e3 7997 unsigned old_width;
cda4b7d3 7998 uint32_t addr;
3f8bc370 7999 int ret;
79e53945 8000
79e53945
JB
8001 /* if we want to turn off the cursor ignore width and height */
8002 if (!handle) {
28c97730 8003 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 8004 addr = 0;
05394f39 8005 obj = NULL;
5004417d 8006 mutex_lock(&dev->struct_mutex);
3f8bc370 8007 goto finish;
79e53945
JB
8008 }
8009
4726e0b0
SK
8010 /* Check for which cursor types we support */
8011 if (!((width == 64 && height == 64) ||
8012 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8013 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8014 DRM_DEBUG("Cursor dimension not supported\n");
79e53945
JB
8015 return -EINVAL;
8016 }
8017
05394f39 8018 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 8019 if (&obj->base == NULL)
79e53945
JB
8020 return -ENOENT;
8021
05394f39 8022 if (obj->base.size < width * height * 4) {
3b25b31f 8023 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
8024 ret = -ENOMEM;
8025 goto fail;
79e53945
JB
8026 }
8027
71acb5eb 8028 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8029 mutex_lock(&dev->struct_mutex);
3d13ef2e 8030 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8031 unsigned alignment;
8032
d9e86c0e 8033 if (obj->tiling_mode) {
3b25b31f 8034 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
8035 ret = -EINVAL;
8036 goto fail_locked;
8037 }
8038
693db184
CW
8039 /* Note that the w/a also requires 2 PTE of padding following
8040 * the bo. We currently fill all unused PTE with the shadow
8041 * page and so we should always have valid PTE following the
8042 * cursor preventing the VT-d warning.
8043 */
8044 alignment = 0;
8045 if (need_vtd_wa(dev))
8046 alignment = 64*1024;
8047
8048 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8049 if (ret) {
3b25b31f 8050 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 8051 goto fail_locked;
e7b526bb
CW
8052 }
8053
d9e86c0e
CW
8054 ret = i915_gem_object_put_fence(obj);
8055 if (ret) {
3b25b31f 8056 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
8057 goto fail_unpin;
8058 }
8059
f343c5f6 8060 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 8061 } else {
6eeefaf3 8062 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 8063 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
8064 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8065 align);
71acb5eb 8066 if (ret) {
3b25b31f 8067 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8068 goto fail_locked;
71acb5eb 8069 }
05394f39 8070 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
8071 }
8072
a6c45cf0 8073 if (IS_GEN2(dev))
14b60391
JB
8074 I915_WRITE(CURSIZE, (height << 12) | width);
8075
3f8bc370 8076 finish:
3f8bc370 8077 if (intel_crtc->cursor_bo) {
3d13ef2e 8078 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 8079 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
8080 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8081 } else
cc98b413 8082 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 8083 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 8084 }
80824003 8085
7f9872e0 8086 mutex_unlock(&dev->struct_mutex);
3f8bc370 8087
64f962e3
CW
8088 old_width = intel_crtc->cursor_width;
8089
3f8bc370 8090 intel_crtc->cursor_addr = addr;
05394f39 8091 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8092 intel_crtc->cursor_width = width;
8093 intel_crtc->cursor_height = height;
8094
64f962e3
CW
8095 if (intel_crtc->active) {
8096 if (old_width != width)
8097 intel_update_watermarks(crtc);
f2f5f771 8098 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
64f962e3 8099 }
3f8bc370 8100
79e53945 8101 return 0;
e7b526bb 8102fail_unpin:
cc98b413 8103 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8104fail_locked:
34b8686e 8105 mutex_unlock(&dev->struct_mutex);
bc9025bd 8106fail:
05394f39 8107 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 8108 return ret;
79e53945
JB
8109}
8110
8111static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8112{
79e53945 8113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8114
92e76c8c
VS
8115 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8116 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 8117
f2f5f771
VS
8118 if (intel_crtc->active)
8119 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
8120
8121 return 0;
b8c00ac5
DA
8122}
8123
79e53945 8124static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8125 u16 *blue, uint32_t start, uint32_t size)
79e53945 8126{
7203425a 8127 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8129
7203425a 8130 for (i = start; i < end; i++) {
79e53945
JB
8131 intel_crtc->lut_r[i] = red[i] >> 8;
8132 intel_crtc->lut_g[i] = green[i] >> 8;
8133 intel_crtc->lut_b[i] = blue[i] >> 8;
8134 }
8135
8136 intel_crtc_load_lut(crtc);
8137}
8138
79e53945
JB
8139/* VESA 640x480x72Hz mode to set on the pipe */
8140static struct drm_display_mode load_detect_mode = {
8141 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8142 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8143};
8144
a8bb6818
DV
8145struct drm_framebuffer *
8146__intel_framebuffer_create(struct drm_device *dev,
8147 struct drm_mode_fb_cmd2 *mode_cmd,
8148 struct drm_i915_gem_object *obj)
d2dff872
CW
8149{
8150 struct intel_framebuffer *intel_fb;
8151 int ret;
8152
8153 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8154 if (!intel_fb) {
8155 drm_gem_object_unreference_unlocked(&obj->base);
8156 return ERR_PTR(-ENOMEM);
8157 }
8158
8159 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8160 if (ret)
8161 goto err;
d2dff872
CW
8162
8163 return &intel_fb->base;
dd4916c5
DV
8164err:
8165 drm_gem_object_unreference_unlocked(&obj->base);
8166 kfree(intel_fb);
8167
8168 return ERR_PTR(ret);
d2dff872
CW
8169}
8170
b5ea642a 8171static struct drm_framebuffer *
a8bb6818
DV
8172intel_framebuffer_create(struct drm_device *dev,
8173 struct drm_mode_fb_cmd2 *mode_cmd,
8174 struct drm_i915_gem_object *obj)
8175{
8176 struct drm_framebuffer *fb;
8177 int ret;
8178
8179 ret = i915_mutex_lock_interruptible(dev);
8180 if (ret)
8181 return ERR_PTR(ret);
8182 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8183 mutex_unlock(&dev->struct_mutex);
8184
8185 return fb;
8186}
8187
d2dff872
CW
8188static u32
8189intel_framebuffer_pitch_for_width(int width, int bpp)
8190{
8191 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8192 return ALIGN(pitch, 64);
8193}
8194
8195static u32
8196intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8197{
8198 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8199 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8200}
8201
8202static struct drm_framebuffer *
8203intel_framebuffer_create_for_mode(struct drm_device *dev,
8204 struct drm_display_mode *mode,
8205 int depth, int bpp)
8206{
8207 struct drm_i915_gem_object *obj;
0fed39bd 8208 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8209
8210 obj = i915_gem_alloc_object(dev,
8211 intel_framebuffer_size_for_mode(mode, bpp));
8212 if (obj == NULL)
8213 return ERR_PTR(-ENOMEM);
8214
8215 mode_cmd.width = mode->hdisplay;
8216 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8217 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8218 bpp);
5ca0c34a 8219 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8220
8221 return intel_framebuffer_create(dev, &mode_cmd, obj);
8222}
8223
8224static struct drm_framebuffer *
8225mode_fits_in_fbdev(struct drm_device *dev,
8226 struct drm_display_mode *mode)
8227{
4520f53a 8228#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8229 struct drm_i915_private *dev_priv = dev->dev_private;
8230 struct drm_i915_gem_object *obj;
8231 struct drm_framebuffer *fb;
8232
4c0e5528 8233 if (!dev_priv->fbdev)
d2dff872
CW
8234 return NULL;
8235
4c0e5528 8236 if (!dev_priv->fbdev->fb)
d2dff872
CW
8237 return NULL;
8238
4c0e5528
DV
8239 obj = dev_priv->fbdev->fb->obj;
8240 BUG_ON(!obj);
8241
8bcd4553 8242 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8243 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8244 fb->bits_per_pixel))
d2dff872
CW
8245 return NULL;
8246
01f2c773 8247 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8248 return NULL;
8249
8250 return fb;
4520f53a
DV
8251#else
8252 return NULL;
8253#endif
d2dff872
CW
8254}
8255
d2434ab7 8256bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8257 struct drm_display_mode *mode,
8261b191 8258 struct intel_load_detect_pipe *old)
79e53945
JB
8259{
8260 struct intel_crtc *intel_crtc;
d2434ab7
DV
8261 struct intel_encoder *intel_encoder =
8262 intel_attached_encoder(connector);
79e53945 8263 struct drm_crtc *possible_crtc;
4ef69c7a 8264 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8265 struct drm_crtc *crtc = NULL;
8266 struct drm_device *dev = encoder->dev;
94352cf9 8267 struct drm_framebuffer *fb;
79e53945
JB
8268 int i = -1;
8269
d2dff872
CW
8270 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8271 connector->base.id, drm_get_connector_name(connector),
8272 encoder->base.id, drm_get_encoder_name(encoder));
8273
79e53945
JB
8274 /*
8275 * Algorithm gets a little messy:
7a5e4805 8276 *
79e53945
JB
8277 * - if the connector already has an assigned crtc, use it (but make
8278 * sure it's on first)
7a5e4805 8279 *
79e53945
JB
8280 * - try to find the first unused crtc that can drive this connector,
8281 * and use that if we find one
79e53945
JB
8282 */
8283
8284 /* See if we already have a CRTC for this connector */
8285 if (encoder->crtc) {
8286 crtc = encoder->crtc;
8261b191 8287
7b24056b
DV
8288 mutex_lock(&crtc->mutex);
8289
24218aac 8290 old->dpms_mode = connector->dpms;
8261b191
CW
8291 old->load_detect_temp = false;
8292
8293 /* Make sure the crtc and connector are running */
24218aac
DV
8294 if (connector->dpms != DRM_MODE_DPMS_ON)
8295 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8296
7173188d 8297 return true;
79e53945
JB
8298 }
8299
8300 /* Find an unused one (if possible) */
70e1e0ec 8301 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8302 i++;
8303 if (!(encoder->possible_crtcs & (1 << i)))
8304 continue;
8305 if (!possible_crtc->enabled) {
8306 crtc = possible_crtc;
8307 break;
8308 }
79e53945
JB
8309 }
8310
8311 /*
8312 * If we didn't find an unused CRTC, don't use any.
8313 */
8314 if (!crtc) {
7173188d
CW
8315 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8316 return false;
79e53945
JB
8317 }
8318
7b24056b 8319 mutex_lock(&crtc->mutex);
fc303101
DV
8320 intel_encoder->new_crtc = to_intel_crtc(crtc);
8321 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8322
8323 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8324 intel_crtc->new_enabled = true;
8325 intel_crtc->new_config = &intel_crtc->config;
24218aac 8326 old->dpms_mode = connector->dpms;
8261b191 8327 old->load_detect_temp = true;
d2dff872 8328 old->release_fb = NULL;
79e53945 8329
6492711d
CW
8330 if (!mode)
8331 mode = &load_detect_mode;
79e53945 8332
d2dff872
CW
8333 /* We need a framebuffer large enough to accommodate all accesses
8334 * that the plane may generate whilst we perform load detection.
8335 * We can not rely on the fbcon either being present (we get called
8336 * during its initialisation to detect all boot displays, or it may
8337 * not even exist) or that it is large enough to satisfy the
8338 * requested mode.
8339 */
94352cf9
DV
8340 fb = mode_fits_in_fbdev(dev, mode);
8341 if (fb == NULL) {
d2dff872 8342 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8343 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8344 old->release_fb = fb;
d2dff872
CW
8345 } else
8346 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8347 if (IS_ERR(fb)) {
d2dff872 8348 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8349 goto fail;
79e53945 8350 }
79e53945 8351
c0c36b94 8352 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8353 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8354 if (old->release_fb)
8355 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8356 goto fail;
79e53945 8357 }
7173188d 8358
79e53945 8359 /* let the connector get through one full cycle before testing */
9d0498a2 8360 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8361 return true;
412b61d8
VS
8362
8363 fail:
8364 intel_crtc->new_enabled = crtc->enabled;
8365 if (intel_crtc->new_enabled)
8366 intel_crtc->new_config = &intel_crtc->config;
8367 else
8368 intel_crtc->new_config = NULL;
8369 mutex_unlock(&crtc->mutex);
8370 return false;
79e53945
JB
8371}
8372
d2434ab7 8373void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 8374 struct intel_load_detect_pipe *old)
79e53945 8375{
d2434ab7
DV
8376 struct intel_encoder *intel_encoder =
8377 intel_attached_encoder(connector);
4ef69c7a 8378 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8379 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8381
d2dff872
CW
8382 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8383 connector->base.id, drm_get_connector_name(connector),
8384 encoder->base.id, drm_get_encoder_name(encoder));
8385
8261b191 8386 if (old->load_detect_temp) {
fc303101
DV
8387 to_intel_connector(connector)->new_encoder = NULL;
8388 intel_encoder->new_crtc = NULL;
412b61d8
VS
8389 intel_crtc->new_enabled = false;
8390 intel_crtc->new_config = NULL;
fc303101 8391 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8392
36206361
DV
8393 if (old->release_fb) {
8394 drm_framebuffer_unregister_private(old->release_fb);
8395 drm_framebuffer_unreference(old->release_fb);
8396 }
d2dff872 8397
67c96400 8398 mutex_unlock(&crtc->mutex);
0622a53c 8399 return;
79e53945
JB
8400 }
8401
c751ce4f 8402 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8403 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8404 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
8405
8406 mutex_unlock(&crtc->mutex);
79e53945
JB
8407}
8408
da4a1efa
VS
8409static int i9xx_pll_refclk(struct drm_device *dev,
8410 const struct intel_crtc_config *pipe_config)
8411{
8412 struct drm_i915_private *dev_priv = dev->dev_private;
8413 u32 dpll = pipe_config->dpll_hw_state.dpll;
8414
8415 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8416 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8417 else if (HAS_PCH_SPLIT(dev))
8418 return 120000;
8419 else if (!IS_GEN2(dev))
8420 return 96000;
8421 else
8422 return 48000;
8423}
8424
79e53945 8425/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8426static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8427 struct intel_crtc_config *pipe_config)
79e53945 8428{
f1f644dc 8429 struct drm_device *dev = crtc->base.dev;
79e53945 8430 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8431 int pipe = pipe_config->cpu_transcoder;
293623f7 8432 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8433 u32 fp;
8434 intel_clock_t clock;
da4a1efa 8435 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8436
8437 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8438 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8439 else
293623f7 8440 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8441
8442 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8443 if (IS_PINEVIEW(dev)) {
8444 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8445 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8446 } else {
8447 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8448 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8449 }
8450
a6c45cf0 8451 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8452 if (IS_PINEVIEW(dev))
8453 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8454 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8455 else
8456 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8457 DPLL_FPA01_P1_POST_DIV_SHIFT);
8458
8459 switch (dpll & DPLL_MODE_MASK) {
8460 case DPLLB_MODE_DAC_SERIAL:
8461 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8462 5 : 10;
8463 break;
8464 case DPLLB_MODE_LVDS:
8465 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8466 7 : 14;
8467 break;
8468 default:
28c97730 8469 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8470 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8471 return;
79e53945
JB
8472 }
8473
ac58c3f0 8474 if (IS_PINEVIEW(dev))
da4a1efa 8475 pineview_clock(refclk, &clock);
ac58c3f0 8476 else
da4a1efa 8477 i9xx_clock(refclk, &clock);
79e53945 8478 } else {
0fb58223 8479 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8480 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8481
8482 if (is_lvds) {
8483 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8484 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8485
8486 if (lvds & LVDS_CLKB_POWER_UP)
8487 clock.p2 = 7;
8488 else
8489 clock.p2 = 14;
79e53945
JB
8490 } else {
8491 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8492 clock.p1 = 2;
8493 else {
8494 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8495 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8496 }
8497 if (dpll & PLL_P2_DIVIDE_BY_4)
8498 clock.p2 = 4;
8499 else
8500 clock.p2 = 2;
79e53945 8501 }
da4a1efa
VS
8502
8503 i9xx_clock(refclk, &clock);
79e53945
JB
8504 }
8505
18442d08
VS
8506 /*
8507 * This value includes pixel_multiplier. We will use
241bfc38 8508 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8509 * encoder's get_config() function.
8510 */
8511 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8512}
8513
6878da05
VS
8514int intel_dotclock_calculate(int link_freq,
8515 const struct intel_link_m_n *m_n)
f1f644dc 8516{
f1f644dc
JB
8517 /*
8518 * The calculation for the data clock is:
1041a02f 8519 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8520 * But we want to avoid losing precison if possible, so:
1041a02f 8521 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8522 *
8523 * and the link clock is simpler:
1041a02f 8524 * link_clock = (m * link_clock) / n
f1f644dc
JB
8525 */
8526
6878da05
VS
8527 if (!m_n->link_n)
8528 return 0;
f1f644dc 8529
6878da05
VS
8530 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8531}
f1f644dc 8532
18442d08
VS
8533static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8534 struct intel_crtc_config *pipe_config)
6878da05
VS
8535{
8536 struct drm_device *dev = crtc->base.dev;
79e53945 8537
18442d08
VS
8538 /* read out port_clock from the DPLL */
8539 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8540
f1f644dc 8541 /*
18442d08 8542 * This value does not include pixel_multiplier.
241bfc38 8543 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8544 * agree once we know their relationship in the encoder's
8545 * get_config() function.
79e53945 8546 */
241bfc38 8547 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8548 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8549 &pipe_config->fdi_m_n);
79e53945
JB
8550}
8551
8552/** Returns the currently programmed mode of the given pipe. */
8553struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8554 struct drm_crtc *crtc)
8555{
548f245b 8556 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8558 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8559 struct drm_display_mode *mode;
f1f644dc 8560 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8561 int htot = I915_READ(HTOTAL(cpu_transcoder));
8562 int hsync = I915_READ(HSYNC(cpu_transcoder));
8563 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8564 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8565 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8566
8567 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8568 if (!mode)
8569 return NULL;
8570
f1f644dc
JB
8571 /*
8572 * Construct a pipe_config sufficient for getting the clock info
8573 * back out of crtc_clock_get.
8574 *
8575 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8576 * to use a real value here instead.
8577 */
293623f7 8578 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8579 pipe_config.pixel_multiplier = 1;
293623f7
VS
8580 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8581 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8582 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8583 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8584
773ae034 8585 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8586 mode->hdisplay = (htot & 0xffff) + 1;
8587 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8588 mode->hsync_start = (hsync & 0xffff) + 1;
8589 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8590 mode->vdisplay = (vtot & 0xffff) + 1;
8591 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8592 mode->vsync_start = (vsync & 0xffff) + 1;
8593 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8594
8595 drm_mode_set_name(mode);
79e53945
JB
8596
8597 return mode;
8598}
8599
3dec0095 8600static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8601{
8602 struct drm_device *dev = crtc->dev;
fbee40df 8603 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a
JB
8604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8605 int pipe = intel_crtc->pipe;
dbdc6479
JB
8606 int dpll_reg = DPLL(pipe);
8607 int dpll;
652c393a 8608
bad720ff 8609 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8610 return;
8611
8612 if (!dev_priv->lvds_downclock_avail)
8613 return;
8614
dbdc6479 8615 dpll = I915_READ(dpll_reg);
652c393a 8616 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8617 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8618
8ac5a6d5 8619 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8620
8621 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8622 I915_WRITE(dpll_reg, dpll);
9d0498a2 8623 intel_wait_for_vblank(dev, pipe);
dbdc6479 8624
652c393a
JB
8625 dpll = I915_READ(dpll_reg);
8626 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8627 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8628 }
652c393a
JB
8629}
8630
8631static void intel_decrease_pllclock(struct drm_crtc *crtc)
8632{
8633 struct drm_device *dev = crtc->dev;
fbee40df 8634 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8636
bad720ff 8637 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8638 return;
8639
8640 if (!dev_priv->lvds_downclock_avail)
8641 return;
8642
8643 /*
8644 * Since this is called by a timer, we should never get here in
8645 * the manual case.
8646 */
8647 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8648 int pipe = intel_crtc->pipe;
8649 int dpll_reg = DPLL(pipe);
8650 int dpll;
f6e5b160 8651
44d98a61 8652 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8653
8ac5a6d5 8654 assert_panel_unlocked(dev_priv, pipe);
652c393a 8655
dc257cf1 8656 dpll = I915_READ(dpll_reg);
652c393a
JB
8657 dpll |= DISPLAY_RATE_SELECT_FPA1;
8658 I915_WRITE(dpll_reg, dpll);
9d0498a2 8659 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8660 dpll = I915_READ(dpll_reg);
8661 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8662 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8663 }
8664
8665}
8666
f047e395
CW
8667void intel_mark_busy(struct drm_device *dev)
8668{
c67a470b
PZ
8669 struct drm_i915_private *dev_priv = dev->dev_private;
8670
f62a0076
CW
8671 if (dev_priv->mm.busy)
8672 return;
8673
43694d69 8674 intel_runtime_pm_get(dev_priv);
c67a470b 8675 i915_update_gfx_val(dev_priv);
f62a0076 8676 dev_priv->mm.busy = true;
f047e395
CW
8677}
8678
8679void intel_mark_idle(struct drm_device *dev)
652c393a 8680{
c67a470b 8681 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8682 struct drm_crtc *crtc;
652c393a 8683
f62a0076
CW
8684 if (!dev_priv->mm.busy)
8685 return;
8686
8687 dev_priv->mm.busy = false;
8688
d330a953 8689 if (!i915.powersave)
bb4cdd53 8690 goto out;
652c393a 8691
70e1e0ec 8692 for_each_crtc(dev, crtc) {
f4510a27 8693 if (!crtc->primary->fb)
652c393a
JB
8694 continue;
8695
725a5b54 8696 intel_decrease_pllclock(crtc);
652c393a 8697 }
b29c19b6 8698
3d13ef2e 8699 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8700 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8701
8702out:
43694d69 8703 intel_runtime_pm_put(dev_priv);
652c393a
JB
8704}
8705
c65355bb
CW
8706void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8707 struct intel_ring_buffer *ring)
652c393a 8708{
f047e395
CW
8709 struct drm_device *dev = obj->base.dev;
8710 struct drm_crtc *crtc;
652c393a 8711
d330a953 8712 if (!i915.powersave)
acb87dfb
CW
8713 return;
8714
70e1e0ec 8715 for_each_crtc(dev, crtc) {
f4510a27 8716 if (!crtc->primary->fb)
652c393a
JB
8717 continue;
8718
f4510a27 8719 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
c65355bb
CW
8720 continue;
8721
8722 intel_increase_pllclock(crtc);
8723 if (ring && intel_fbc_enabled(dev))
8724 ring->fbc_dirty = true;
652c393a
JB
8725 }
8726}
8727
79e53945
JB
8728static void intel_crtc_destroy(struct drm_crtc *crtc)
8729{
8730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8731 struct drm_device *dev = crtc->dev;
8732 struct intel_unpin_work *work;
8733 unsigned long flags;
8734
8735 spin_lock_irqsave(&dev->event_lock, flags);
8736 work = intel_crtc->unpin_work;
8737 intel_crtc->unpin_work = NULL;
8738 spin_unlock_irqrestore(&dev->event_lock, flags);
8739
8740 if (work) {
8741 cancel_work_sync(&work->work);
8742 kfree(work);
8743 }
79e53945 8744
40ccc72b
MK
8745 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8746
79e53945 8747 drm_crtc_cleanup(crtc);
67e77c5a 8748
79e53945
JB
8749 kfree(intel_crtc);
8750}
8751
6b95a207
KH
8752static void intel_unpin_work_fn(struct work_struct *__work)
8753{
8754 struct intel_unpin_work *work =
8755 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8756 struct drm_device *dev = work->crtc->dev;
6b95a207 8757
b4a98e57 8758 mutex_lock(&dev->struct_mutex);
1690e1eb 8759 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8760 drm_gem_object_unreference(&work->pending_flip_obj->base);
8761 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8762
b4a98e57
CW
8763 intel_update_fbc(dev);
8764 mutex_unlock(&dev->struct_mutex);
8765
8766 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8767 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8768
6b95a207
KH
8769 kfree(work);
8770}
8771
1afe3e9d 8772static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8773 struct drm_crtc *crtc)
6b95a207 8774{
fbee40df 8775 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8777 struct intel_unpin_work *work;
6b95a207
KH
8778 unsigned long flags;
8779
8780 /* Ignore early vblank irqs */
8781 if (intel_crtc == NULL)
8782 return;
8783
8784 spin_lock_irqsave(&dev->event_lock, flags);
8785 work = intel_crtc->unpin_work;
e7d841ca
CW
8786
8787 /* Ensure we don't miss a work->pending update ... */
8788 smp_rmb();
8789
8790 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8791 spin_unlock_irqrestore(&dev->event_lock, flags);
8792 return;
8793 }
8794
e7d841ca
CW
8795 /* and that the unpin work is consistent wrt ->pending. */
8796 smp_rmb();
8797
6b95a207 8798 intel_crtc->unpin_work = NULL;
6b95a207 8799
45a066eb
RC
8800 if (work->event)
8801 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8802
0af7e4df
MK
8803 drm_vblank_put(dev, intel_crtc->pipe);
8804
6b95a207
KH
8805 spin_unlock_irqrestore(&dev->event_lock, flags);
8806
2c10d571 8807 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8808
8809 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8810
8811 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8812}
8813
1afe3e9d
JB
8814void intel_finish_page_flip(struct drm_device *dev, int pipe)
8815{
fbee40df 8816 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8817 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8818
49b14a5c 8819 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8820}
8821
8822void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8823{
fbee40df 8824 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8825 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8826
49b14a5c 8827 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8828}
8829
6b95a207
KH
8830void intel_prepare_page_flip(struct drm_device *dev, int plane)
8831{
fbee40df 8832 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8833 struct intel_crtc *intel_crtc =
8834 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8835 unsigned long flags;
8836
e7d841ca
CW
8837 /* NB: An MMIO update of the plane base pointer will also
8838 * generate a page-flip completion irq, i.e. every modeset
8839 * is also accompanied by a spurious intel_prepare_page_flip().
8840 */
6b95a207 8841 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8842 if (intel_crtc->unpin_work)
8843 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8844 spin_unlock_irqrestore(&dev->event_lock, flags);
8845}
8846
e7d841ca
CW
8847inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8848{
8849 /* Ensure that the work item is consistent when activating it ... */
8850 smp_wmb();
8851 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8852 /* and that it is marked active as soon as the irq could fire. */
8853 smp_wmb();
8854}
8855
8c9f3aaf
JB
8856static int intel_gen2_queue_flip(struct drm_device *dev,
8857 struct drm_crtc *crtc,
8858 struct drm_framebuffer *fb,
ed8d1975
KP
8859 struct drm_i915_gem_object *obj,
8860 uint32_t flags)
8c9f3aaf
JB
8861{
8862 struct drm_i915_private *dev_priv = dev->dev_private;
8863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8864 u32 flip_mask;
6d90c952 8865 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8866 int ret;
8867
6d90c952 8868 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8869 if (ret)
83d4092b 8870 goto err;
8c9f3aaf 8871
6d90c952 8872 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8873 if (ret)
83d4092b 8874 goto err_unpin;
8c9f3aaf
JB
8875
8876 /* Can't queue multiple flips, so wait for the previous
8877 * one to finish before executing the next.
8878 */
8879 if (intel_crtc->plane)
8880 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8881 else
8882 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8883 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8884 intel_ring_emit(ring, MI_NOOP);
8885 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8886 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8887 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8888 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8889 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8890
8891 intel_mark_page_flip_active(intel_crtc);
09246732 8892 __intel_ring_advance(ring);
83d4092b
CW
8893 return 0;
8894
8895err_unpin:
8896 intel_unpin_fb_obj(obj);
8897err:
8c9f3aaf
JB
8898 return ret;
8899}
8900
8901static int intel_gen3_queue_flip(struct drm_device *dev,
8902 struct drm_crtc *crtc,
8903 struct drm_framebuffer *fb,
ed8d1975
KP
8904 struct drm_i915_gem_object *obj,
8905 uint32_t flags)
8c9f3aaf
JB
8906{
8907 struct drm_i915_private *dev_priv = dev->dev_private;
8908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8909 u32 flip_mask;
6d90c952 8910 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8911 int ret;
8912
6d90c952 8913 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8914 if (ret)
83d4092b 8915 goto err;
8c9f3aaf 8916
6d90c952 8917 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8918 if (ret)
83d4092b 8919 goto err_unpin;
8c9f3aaf
JB
8920
8921 if (intel_crtc->plane)
8922 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8923 else
8924 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8925 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8926 intel_ring_emit(ring, MI_NOOP);
8927 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8928 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8929 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8930 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8931 intel_ring_emit(ring, MI_NOOP);
8932
e7d841ca 8933 intel_mark_page_flip_active(intel_crtc);
09246732 8934 __intel_ring_advance(ring);
83d4092b
CW
8935 return 0;
8936
8937err_unpin:
8938 intel_unpin_fb_obj(obj);
8939err:
8c9f3aaf
JB
8940 return ret;
8941}
8942
8943static int intel_gen4_queue_flip(struct drm_device *dev,
8944 struct drm_crtc *crtc,
8945 struct drm_framebuffer *fb,
ed8d1975
KP
8946 struct drm_i915_gem_object *obj,
8947 uint32_t flags)
8c9f3aaf
JB
8948{
8949 struct drm_i915_private *dev_priv = dev->dev_private;
8950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8951 uint32_t pf, pipesrc;
6d90c952 8952 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8953 int ret;
8954
6d90c952 8955 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8956 if (ret)
83d4092b 8957 goto err;
8c9f3aaf 8958
6d90c952 8959 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8960 if (ret)
83d4092b 8961 goto err_unpin;
8c9f3aaf
JB
8962
8963 /* i965+ uses the linear or tiled offsets from the
8964 * Display Registers (which do not change across a page-flip)
8965 * so we need only reprogram the base address.
8966 */
6d90c952
DV
8967 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8968 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8969 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8970 intel_ring_emit(ring,
f343c5f6 8971 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8972 obj->tiling_mode);
8c9f3aaf
JB
8973
8974 /* XXX Enabling the panel-fitter across page-flip is so far
8975 * untested on non-native modes, so ignore it for now.
8976 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8977 */
8978 pf = 0;
8979 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8980 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8981
8982 intel_mark_page_flip_active(intel_crtc);
09246732 8983 __intel_ring_advance(ring);
83d4092b
CW
8984 return 0;
8985
8986err_unpin:
8987 intel_unpin_fb_obj(obj);
8988err:
8c9f3aaf
JB
8989 return ret;
8990}
8991
8992static int intel_gen6_queue_flip(struct drm_device *dev,
8993 struct drm_crtc *crtc,
8994 struct drm_framebuffer *fb,
ed8d1975
KP
8995 struct drm_i915_gem_object *obj,
8996 uint32_t flags)
8c9f3aaf
JB
8997{
8998 struct drm_i915_private *dev_priv = dev->dev_private;
8999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 9000 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
9001 uint32_t pf, pipesrc;
9002 int ret;
9003
6d90c952 9004 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 9005 if (ret)
83d4092b 9006 goto err;
8c9f3aaf 9007
6d90c952 9008 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9009 if (ret)
83d4092b 9010 goto err_unpin;
8c9f3aaf 9011
6d90c952
DV
9012 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9013 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9014 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 9015 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 9016
dc257cf1
DV
9017 /* Contrary to the suggestions in the documentation,
9018 * "Enable Panel Fitter" does not seem to be required when page
9019 * flipping with a non-native mode, and worse causes a normal
9020 * modeset to fail.
9021 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9022 */
9023 pf = 0;
8c9f3aaf 9024 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9025 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9026
9027 intel_mark_page_flip_active(intel_crtc);
09246732 9028 __intel_ring_advance(ring);
83d4092b
CW
9029 return 0;
9030
9031err_unpin:
9032 intel_unpin_fb_obj(obj);
9033err:
8c9f3aaf
JB
9034 return ret;
9035}
9036
7c9017e5
JB
9037static int intel_gen7_queue_flip(struct drm_device *dev,
9038 struct drm_crtc *crtc,
9039 struct drm_framebuffer *fb,
ed8d1975
KP
9040 struct drm_i915_gem_object *obj,
9041 uint32_t flags)
7c9017e5
JB
9042{
9043 struct drm_i915_private *dev_priv = dev->dev_private;
9044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 9045 struct intel_ring_buffer *ring;
cb05d8de 9046 uint32_t plane_bit = 0;
ffe74d75
CW
9047 int len, ret;
9048
9049 ring = obj->ring;
1c5fd085 9050 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 9051 ring = &dev_priv->ring[BCS];
7c9017e5
JB
9052
9053 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9054 if (ret)
83d4092b 9055 goto err;
7c9017e5 9056
cb05d8de
DV
9057 switch(intel_crtc->plane) {
9058 case PLANE_A:
9059 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9060 break;
9061 case PLANE_B:
9062 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9063 break;
9064 case PLANE_C:
9065 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9066 break;
9067 default:
9068 WARN_ONCE(1, "unknown plane in flip command\n");
9069 ret = -ENODEV;
ab3951eb 9070 goto err_unpin;
cb05d8de
DV
9071 }
9072
ffe74d75 9073 len = 4;
f476828a 9074 if (ring->id == RCS) {
ffe74d75 9075 len += 6;
f476828a
DL
9076 /*
9077 * On Gen 8, SRM is now taking an extra dword to accommodate
9078 * 48bits addresses, and we need a NOOP for the batch size to
9079 * stay even.
9080 */
9081 if (IS_GEN8(dev))
9082 len += 2;
9083 }
ffe74d75 9084
f66fab8e
VS
9085 /*
9086 * BSpec MI_DISPLAY_FLIP for IVB:
9087 * "The full packet must be contained within the same cache line."
9088 *
9089 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9090 * cacheline, if we ever start emitting more commands before
9091 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9092 * then do the cacheline alignment, and finally emit the
9093 * MI_DISPLAY_FLIP.
9094 */
9095 ret = intel_ring_cacheline_align(ring);
9096 if (ret)
9097 goto err_unpin;
9098
ffe74d75 9099 ret = intel_ring_begin(ring, len);
7c9017e5 9100 if (ret)
83d4092b 9101 goto err_unpin;
7c9017e5 9102
ffe74d75
CW
9103 /* Unmask the flip-done completion message. Note that the bspec says that
9104 * we should do this for both the BCS and RCS, and that we must not unmask
9105 * more than one flip event at any time (or ensure that one flip message
9106 * can be sent by waiting for flip-done prior to queueing new flips).
9107 * Experimentation says that BCS works despite DERRMR masking all
9108 * flip-done completion events and that unmasking all planes at once
9109 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9110 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9111 */
9112 if (ring->id == RCS) {
9113 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9114 intel_ring_emit(ring, DERRMR);
9115 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9116 DERRMR_PIPEB_PRI_FLIP_DONE |
9117 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9118 if (IS_GEN8(dev))
9119 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9120 MI_SRM_LRM_GLOBAL_GTT);
9121 else
9122 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9123 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9124 intel_ring_emit(ring, DERRMR);
9125 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9126 if (IS_GEN8(dev)) {
9127 intel_ring_emit(ring, 0);
9128 intel_ring_emit(ring, MI_NOOP);
9129 }
ffe74d75
CW
9130 }
9131
cb05d8de 9132 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9133 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 9134 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 9135 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9136
9137 intel_mark_page_flip_active(intel_crtc);
09246732 9138 __intel_ring_advance(ring);
83d4092b
CW
9139 return 0;
9140
9141err_unpin:
9142 intel_unpin_fb_obj(obj);
9143err:
7c9017e5
JB
9144 return ret;
9145}
9146
8c9f3aaf
JB
9147static int intel_default_queue_flip(struct drm_device *dev,
9148 struct drm_crtc *crtc,
9149 struct drm_framebuffer *fb,
ed8d1975
KP
9150 struct drm_i915_gem_object *obj,
9151 uint32_t flags)
8c9f3aaf
JB
9152{
9153 return -ENODEV;
9154}
9155
6b95a207
KH
9156static int intel_crtc_page_flip(struct drm_crtc *crtc,
9157 struct drm_framebuffer *fb,
ed8d1975
KP
9158 struct drm_pending_vblank_event *event,
9159 uint32_t page_flip_flags)
6b95a207
KH
9160{
9161 struct drm_device *dev = crtc->dev;
9162 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9163 struct drm_framebuffer *old_fb = crtc->primary->fb;
4a35f83b 9164 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
9165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9166 struct intel_unpin_work *work;
8c9f3aaf 9167 unsigned long flags;
52e68630 9168 int ret;
6b95a207 9169
e6a595d2 9170 /* Can't change pixel format via MI display flips. */
f4510a27 9171 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9172 return -EINVAL;
9173
9174 /*
9175 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9176 * Note that pitch changes could also affect these register.
9177 */
9178 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9179 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9180 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9181 return -EINVAL;
9182
f900db47
CW
9183 if (i915_terminally_wedged(&dev_priv->gpu_error))
9184 goto out_hang;
9185
b14c5679 9186 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9187 if (work == NULL)
9188 return -ENOMEM;
9189
6b95a207 9190 work->event = event;
b4a98e57 9191 work->crtc = crtc;
4a35f83b 9192 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
9193 INIT_WORK(&work->work, intel_unpin_work_fn);
9194
7317c75e
JB
9195 ret = drm_vblank_get(dev, intel_crtc->pipe);
9196 if (ret)
9197 goto free_work;
9198
6b95a207
KH
9199 /* We borrow the event spin lock for protecting unpin_work */
9200 spin_lock_irqsave(&dev->event_lock, flags);
9201 if (intel_crtc->unpin_work) {
9202 spin_unlock_irqrestore(&dev->event_lock, flags);
9203 kfree(work);
7317c75e 9204 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
9205
9206 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
9207 return -EBUSY;
9208 }
9209 intel_crtc->unpin_work = work;
9210 spin_unlock_irqrestore(&dev->event_lock, flags);
9211
b4a98e57
CW
9212 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9213 flush_workqueue(dev_priv->wq);
9214
79158103
CW
9215 ret = i915_mutex_lock_interruptible(dev);
9216 if (ret)
9217 goto cleanup;
6b95a207 9218
75dfca80 9219 /* Reference the objects for the scheduled work. */
05394f39
CW
9220 drm_gem_object_reference(&work->old_fb_obj->base);
9221 drm_gem_object_reference(&obj->base);
6b95a207 9222
f4510a27 9223 crtc->primary->fb = fb;
96b099fd 9224
e1f99ce6 9225 work->pending_flip_obj = obj;
e1f99ce6 9226
4e5359cd
SF
9227 work->enable_stall_check = true;
9228
b4a98e57 9229 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9230 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9231
ed8d1975 9232 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
9233 if (ret)
9234 goto cleanup_pending;
6b95a207 9235
7782de3b 9236 intel_disable_fbc(dev);
c65355bb 9237 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
9238 mutex_unlock(&dev->struct_mutex);
9239
e5510fac
JB
9240 trace_i915_flip_request(intel_crtc->plane, obj);
9241
6b95a207 9242 return 0;
96b099fd 9243
8c9f3aaf 9244cleanup_pending:
b4a98e57 9245 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9246 crtc->primary->fb = old_fb;
05394f39
CW
9247 drm_gem_object_unreference(&work->old_fb_obj->base);
9248 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9249 mutex_unlock(&dev->struct_mutex);
9250
79158103 9251cleanup:
96b099fd
CW
9252 spin_lock_irqsave(&dev->event_lock, flags);
9253 intel_crtc->unpin_work = NULL;
9254 spin_unlock_irqrestore(&dev->event_lock, flags);
9255
7317c75e
JB
9256 drm_vblank_put(dev, intel_crtc->pipe);
9257free_work:
96b099fd
CW
9258 kfree(work);
9259
f900db47
CW
9260 if (ret == -EIO) {
9261out_hang:
9262 intel_crtc_wait_for_pending_flips(crtc);
9263 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9264 if (ret == 0 && event)
9265 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9266 }
96b099fd 9267 return ret;
6b95a207
KH
9268}
9269
f6e5b160 9270static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9271 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9272 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9273};
9274
9a935856
DV
9275/**
9276 * intel_modeset_update_staged_output_state
9277 *
9278 * Updates the staged output configuration state, e.g. after we've read out the
9279 * current hw state.
9280 */
9281static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9282{
7668851f 9283 struct intel_crtc *crtc;
9a935856
DV
9284 struct intel_encoder *encoder;
9285 struct intel_connector *connector;
f6e5b160 9286
9a935856
DV
9287 list_for_each_entry(connector, &dev->mode_config.connector_list,
9288 base.head) {
9289 connector->new_encoder =
9290 to_intel_encoder(connector->base.encoder);
9291 }
f6e5b160 9292
9a935856
DV
9293 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9294 base.head) {
9295 encoder->new_crtc =
9296 to_intel_crtc(encoder->base.crtc);
9297 }
7668851f 9298
d3fcc808 9299 for_each_intel_crtc(dev, crtc) {
7668851f 9300 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9301
9302 if (crtc->new_enabled)
9303 crtc->new_config = &crtc->config;
9304 else
9305 crtc->new_config = NULL;
7668851f 9306 }
f6e5b160
CW
9307}
9308
9a935856
DV
9309/**
9310 * intel_modeset_commit_output_state
9311 *
9312 * This function copies the stage display pipe configuration to the real one.
9313 */
9314static void intel_modeset_commit_output_state(struct drm_device *dev)
9315{
7668851f 9316 struct intel_crtc *crtc;
9a935856
DV
9317 struct intel_encoder *encoder;
9318 struct intel_connector *connector;
f6e5b160 9319
9a935856
DV
9320 list_for_each_entry(connector, &dev->mode_config.connector_list,
9321 base.head) {
9322 connector->base.encoder = &connector->new_encoder->base;
9323 }
f6e5b160 9324
9a935856
DV
9325 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9326 base.head) {
9327 encoder->base.crtc = &encoder->new_crtc->base;
9328 }
7668851f 9329
d3fcc808 9330 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9331 crtc->base.enabled = crtc->new_enabled;
9332 }
9a935856
DV
9333}
9334
050f7aeb
DV
9335static void
9336connected_sink_compute_bpp(struct intel_connector * connector,
9337 struct intel_crtc_config *pipe_config)
9338{
9339 int bpp = pipe_config->pipe_bpp;
9340
9341 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9342 connector->base.base.id,
9343 drm_get_connector_name(&connector->base));
9344
9345 /* Don't use an invalid EDID bpc value */
9346 if (connector->base.display_info.bpc &&
9347 connector->base.display_info.bpc * 3 < bpp) {
9348 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9349 bpp, connector->base.display_info.bpc*3);
9350 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9351 }
9352
9353 /* Clamp bpp to 8 on screens without EDID 1.4 */
9354 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9355 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9356 bpp);
9357 pipe_config->pipe_bpp = 24;
9358 }
9359}
9360
4e53c2e0 9361static int
050f7aeb
DV
9362compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9363 struct drm_framebuffer *fb,
9364 struct intel_crtc_config *pipe_config)
4e53c2e0 9365{
050f7aeb
DV
9366 struct drm_device *dev = crtc->base.dev;
9367 struct intel_connector *connector;
4e53c2e0
DV
9368 int bpp;
9369
d42264b1
DV
9370 switch (fb->pixel_format) {
9371 case DRM_FORMAT_C8:
4e53c2e0
DV
9372 bpp = 8*3; /* since we go through a colormap */
9373 break;
d42264b1
DV
9374 case DRM_FORMAT_XRGB1555:
9375 case DRM_FORMAT_ARGB1555:
9376 /* checked in intel_framebuffer_init already */
9377 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9378 return -EINVAL;
9379 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9380 bpp = 6*3; /* min is 18bpp */
9381 break;
d42264b1
DV
9382 case DRM_FORMAT_XBGR8888:
9383 case DRM_FORMAT_ABGR8888:
9384 /* checked in intel_framebuffer_init already */
9385 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9386 return -EINVAL;
9387 case DRM_FORMAT_XRGB8888:
9388 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9389 bpp = 8*3;
9390 break;
d42264b1
DV
9391 case DRM_FORMAT_XRGB2101010:
9392 case DRM_FORMAT_ARGB2101010:
9393 case DRM_FORMAT_XBGR2101010:
9394 case DRM_FORMAT_ABGR2101010:
9395 /* checked in intel_framebuffer_init already */
9396 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9397 return -EINVAL;
4e53c2e0
DV
9398 bpp = 10*3;
9399 break;
baba133a 9400 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9401 default:
9402 DRM_DEBUG_KMS("unsupported depth\n");
9403 return -EINVAL;
9404 }
9405
4e53c2e0
DV
9406 pipe_config->pipe_bpp = bpp;
9407
9408 /* Clamp display bpp to EDID value */
9409 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9410 base.head) {
1b829e05
DV
9411 if (!connector->new_encoder ||
9412 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9413 continue;
9414
050f7aeb 9415 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9416 }
9417
9418 return bpp;
9419}
9420
644db711
DV
9421static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9422{
9423 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9424 "type: 0x%x flags: 0x%x\n",
1342830c 9425 mode->crtc_clock,
644db711
DV
9426 mode->crtc_hdisplay, mode->crtc_hsync_start,
9427 mode->crtc_hsync_end, mode->crtc_htotal,
9428 mode->crtc_vdisplay, mode->crtc_vsync_start,
9429 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9430}
9431
c0b03411
DV
9432static void intel_dump_pipe_config(struct intel_crtc *crtc,
9433 struct intel_crtc_config *pipe_config,
9434 const char *context)
9435{
9436 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9437 context, pipe_name(crtc->pipe));
9438
9439 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9440 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9441 pipe_config->pipe_bpp, pipe_config->dither);
9442 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9443 pipe_config->has_pch_encoder,
9444 pipe_config->fdi_lanes,
9445 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9446 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9447 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9448 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9449 pipe_config->has_dp_encoder,
9450 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9451 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9452 pipe_config->dp_m_n.tu);
c0b03411
DV
9453 DRM_DEBUG_KMS("requested mode:\n");
9454 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9455 DRM_DEBUG_KMS("adjusted mode:\n");
9456 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9457 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9458 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9459 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9460 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9461 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9462 pipe_config->gmch_pfit.control,
9463 pipe_config->gmch_pfit.pgm_ratios,
9464 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9465 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9466 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9467 pipe_config->pch_pfit.size,
9468 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9469 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9470 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9471}
9472
bc079e8b
VS
9473static bool encoders_cloneable(const struct intel_encoder *a,
9474 const struct intel_encoder *b)
accfc0c5 9475{
bc079e8b
VS
9476 /* masks could be asymmetric, so check both ways */
9477 return a == b || (a->cloneable & (1 << b->type) &&
9478 b->cloneable & (1 << a->type));
9479}
9480
9481static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9482 struct intel_encoder *encoder)
9483{
9484 struct drm_device *dev = crtc->base.dev;
9485 struct intel_encoder *source_encoder;
9486
9487 list_for_each_entry(source_encoder,
9488 &dev->mode_config.encoder_list, base.head) {
9489 if (source_encoder->new_crtc != crtc)
9490 continue;
9491
9492 if (!encoders_cloneable(encoder, source_encoder))
9493 return false;
9494 }
9495
9496 return true;
9497}
9498
9499static bool check_encoder_cloning(struct intel_crtc *crtc)
9500{
9501 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
9502 struct intel_encoder *encoder;
9503
bc079e8b
VS
9504 list_for_each_entry(encoder,
9505 &dev->mode_config.encoder_list, base.head) {
9506 if (encoder->new_crtc != crtc)
accfc0c5
DV
9507 continue;
9508
bc079e8b
VS
9509 if (!check_single_encoder_cloning(crtc, encoder))
9510 return false;
accfc0c5
DV
9511 }
9512
bc079e8b 9513 return true;
accfc0c5
DV
9514}
9515
b8cecdf5
DV
9516static struct intel_crtc_config *
9517intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9518 struct drm_framebuffer *fb,
b8cecdf5 9519 struct drm_display_mode *mode)
ee7b9f93 9520{
7758a113 9521 struct drm_device *dev = crtc->dev;
7758a113 9522 struct intel_encoder *encoder;
b8cecdf5 9523 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9524 int plane_bpp, ret = -EINVAL;
9525 bool retry = true;
ee7b9f93 9526
bc079e8b 9527 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
9528 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9529 return ERR_PTR(-EINVAL);
9530 }
9531
b8cecdf5
DV
9532 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9533 if (!pipe_config)
7758a113
DV
9534 return ERR_PTR(-ENOMEM);
9535
b8cecdf5
DV
9536 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9537 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9538
e143a21c
DV
9539 pipe_config->cpu_transcoder =
9540 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9541 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9542
2960bc9c
ID
9543 /*
9544 * Sanitize sync polarity flags based on requested ones. If neither
9545 * positive or negative polarity is requested, treat this as meaning
9546 * negative polarity.
9547 */
9548 if (!(pipe_config->adjusted_mode.flags &
9549 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9550 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9551
9552 if (!(pipe_config->adjusted_mode.flags &
9553 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9554 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9555
050f7aeb
DV
9556 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9557 * plane pixel format and any sink constraints into account. Returns the
9558 * source plane bpp so that dithering can be selected on mismatches
9559 * after encoders and crtc also have had their say. */
9560 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9561 fb, pipe_config);
4e53c2e0
DV
9562 if (plane_bpp < 0)
9563 goto fail;
9564
e41a56be
VS
9565 /*
9566 * Determine the real pipe dimensions. Note that stereo modes can
9567 * increase the actual pipe size due to the frame doubling and
9568 * insertion of additional space for blanks between the frame. This
9569 * is stored in the crtc timings. We use the requested mode to do this
9570 * computation to clearly distinguish it from the adjusted mode, which
9571 * can be changed by the connectors in the below retry loop.
9572 */
9573 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9574 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9575 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9576
e29c22c0 9577encoder_retry:
ef1b460d 9578 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9579 pipe_config->port_clock = 0;
ef1b460d 9580 pipe_config->pixel_multiplier = 1;
ff9a6750 9581
135c81b8 9582 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9583 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9584
7758a113
DV
9585 /* Pass our mode to the connectors and the CRTC to give them a chance to
9586 * adjust it according to limitations or connector properties, and also
9587 * a chance to reject the mode entirely.
47f1c6c9 9588 */
7758a113
DV
9589 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9590 base.head) {
47f1c6c9 9591
7758a113
DV
9592 if (&encoder->new_crtc->base != crtc)
9593 continue;
7ae89233 9594
efea6e8e
DV
9595 if (!(encoder->compute_config(encoder, pipe_config))) {
9596 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9597 goto fail;
9598 }
ee7b9f93 9599 }
47f1c6c9 9600
ff9a6750
DV
9601 /* Set default port clock if not overwritten by the encoder. Needs to be
9602 * done afterwards in case the encoder adjusts the mode. */
9603 if (!pipe_config->port_clock)
241bfc38
DL
9604 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9605 * pipe_config->pixel_multiplier;
ff9a6750 9606
a43f6e0f 9607 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9608 if (ret < 0) {
7758a113
DV
9609 DRM_DEBUG_KMS("CRTC fixup failed\n");
9610 goto fail;
ee7b9f93 9611 }
e29c22c0
DV
9612
9613 if (ret == RETRY) {
9614 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9615 ret = -EINVAL;
9616 goto fail;
9617 }
9618
9619 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9620 retry = false;
9621 goto encoder_retry;
9622 }
9623
4e53c2e0
DV
9624 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9625 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9626 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9627
b8cecdf5 9628 return pipe_config;
7758a113 9629fail:
b8cecdf5 9630 kfree(pipe_config);
e29c22c0 9631 return ERR_PTR(ret);
ee7b9f93 9632}
47f1c6c9 9633
e2e1ed41
DV
9634/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9635 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9636static void
9637intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9638 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9639{
9640 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9641 struct drm_device *dev = crtc->dev;
9642 struct intel_encoder *encoder;
9643 struct intel_connector *connector;
9644 struct drm_crtc *tmp_crtc;
79e53945 9645
e2e1ed41 9646 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9647
e2e1ed41
DV
9648 /* Check which crtcs have changed outputs connected to them, these need
9649 * to be part of the prepare_pipes mask. We don't (yet) support global
9650 * modeset across multiple crtcs, so modeset_pipes will only have one
9651 * bit set at most. */
9652 list_for_each_entry(connector, &dev->mode_config.connector_list,
9653 base.head) {
9654 if (connector->base.encoder == &connector->new_encoder->base)
9655 continue;
79e53945 9656
e2e1ed41
DV
9657 if (connector->base.encoder) {
9658 tmp_crtc = connector->base.encoder->crtc;
9659
9660 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9661 }
9662
9663 if (connector->new_encoder)
9664 *prepare_pipes |=
9665 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9666 }
9667
e2e1ed41
DV
9668 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9669 base.head) {
9670 if (encoder->base.crtc == &encoder->new_crtc->base)
9671 continue;
9672
9673 if (encoder->base.crtc) {
9674 tmp_crtc = encoder->base.crtc;
9675
9676 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9677 }
9678
9679 if (encoder->new_crtc)
9680 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9681 }
9682
7668851f 9683 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 9684 for_each_intel_crtc(dev, intel_crtc) {
7668851f 9685 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9686 continue;
7e7d76c3 9687
7668851f 9688 if (!intel_crtc->new_enabled)
e2e1ed41 9689 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9690 else
9691 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9692 }
9693
e2e1ed41
DV
9694
9695 /* set_mode is also used to update properties on life display pipes. */
9696 intel_crtc = to_intel_crtc(crtc);
7668851f 9697 if (intel_crtc->new_enabled)
e2e1ed41
DV
9698 *prepare_pipes |= 1 << intel_crtc->pipe;
9699
b6c5164d
DV
9700 /*
9701 * For simplicity do a full modeset on any pipe where the output routing
9702 * changed. We could be more clever, but that would require us to be
9703 * more careful with calling the relevant encoder->mode_set functions.
9704 */
e2e1ed41
DV
9705 if (*prepare_pipes)
9706 *modeset_pipes = *prepare_pipes;
9707
9708 /* ... and mask these out. */
9709 *modeset_pipes &= ~(*disable_pipes);
9710 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9711
9712 /*
9713 * HACK: We don't (yet) fully support global modesets. intel_set_config
9714 * obies this rule, but the modeset restore mode of
9715 * intel_modeset_setup_hw_state does not.
9716 */
9717 *modeset_pipes &= 1 << intel_crtc->pipe;
9718 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9719
9720 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9721 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9722}
79e53945 9723
ea9d758d 9724static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9725{
ea9d758d 9726 struct drm_encoder *encoder;
f6e5b160 9727 struct drm_device *dev = crtc->dev;
f6e5b160 9728
ea9d758d
DV
9729 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9730 if (encoder->crtc == crtc)
9731 return true;
9732
9733 return false;
9734}
9735
9736static void
9737intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9738{
9739 struct intel_encoder *intel_encoder;
9740 struct intel_crtc *intel_crtc;
9741 struct drm_connector *connector;
9742
9743 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9744 base.head) {
9745 if (!intel_encoder->base.crtc)
9746 continue;
9747
9748 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9749
9750 if (prepare_pipes & (1 << intel_crtc->pipe))
9751 intel_encoder->connectors_active = false;
9752 }
9753
9754 intel_modeset_commit_output_state(dev);
9755
7668851f 9756 /* Double check state. */
d3fcc808 9757 for_each_intel_crtc(dev, intel_crtc) {
7668851f 9758 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9759 WARN_ON(intel_crtc->new_config &&
9760 intel_crtc->new_config != &intel_crtc->config);
9761 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9762 }
9763
9764 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9765 if (!connector->encoder || !connector->encoder->crtc)
9766 continue;
9767
9768 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9769
9770 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9771 struct drm_property *dpms_property =
9772 dev->mode_config.dpms_property;
9773
ea9d758d 9774 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9775 drm_object_property_set_value(&connector->base,
68d34720
DV
9776 dpms_property,
9777 DRM_MODE_DPMS_ON);
ea9d758d
DV
9778
9779 intel_encoder = to_intel_encoder(connector->encoder);
9780 intel_encoder->connectors_active = true;
9781 }
9782 }
9783
9784}
9785
3bd26263 9786static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9787{
3bd26263 9788 int diff;
f1f644dc
JB
9789
9790 if (clock1 == clock2)
9791 return true;
9792
9793 if (!clock1 || !clock2)
9794 return false;
9795
9796 diff = abs(clock1 - clock2);
9797
9798 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9799 return true;
9800
9801 return false;
9802}
9803
25c5b266
DV
9804#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9805 list_for_each_entry((intel_crtc), \
9806 &(dev)->mode_config.crtc_list, \
9807 base.head) \
0973f18f 9808 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9809
0e8ffe1b 9810static bool
2fa2fe9a
DV
9811intel_pipe_config_compare(struct drm_device *dev,
9812 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9813 struct intel_crtc_config *pipe_config)
9814{
66e985c0
DV
9815#define PIPE_CONF_CHECK_X(name) \
9816 if (current_config->name != pipe_config->name) { \
9817 DRM_ERROR("mismatch in " #name " " \
9818 "(expected 0x%08x, found 0x%08x)\n", \
9819 current_config->name, \
9820 pipe_config->name); \
9821 return false; \
9822 }
9823
08a24034
DV
9824#define PIPE_CONF_CHECK_I(name) \
9825 if (current_config->name != pipe_config->name) { \
9826 DRM_ERROR("mismatch in " #name " " \
9827 "(expected %i, found %i)\n", \
9828 current_config->name, \
9829 pipe_config->name); \
9830 return false; \
88adfff1
DV
9831 }
9832
1bd1bd80
DV
9833#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9834 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9835 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9836 "(expected %i, found %i)\n", \
9837 current_config->name & (mask), \
9838 pipe_config->name & (mask)); \
9839 return false; \
9840 }
9841
5e550656
VS
9842#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9843 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9844 DRM_ERROR("mismatch in " #name " " \
9845 "(expected %i, found %i)\n", \
9846 current_config->name, \
9847 pipe_config->name); \
9848 return false; \
9849 }
9850
bb760063
DV
9851#define PIPE_CONF_QUIRK(quirk) \
9852 ((current_config->quirks | pipe_config->quirks) & (quirk))
9853
eccb140b
DV
9854 PIPE_CONF_CHECK_I(cpu_transcoder);
9855
08a24034
DV
9856 PIPE_CONF_CHECK_I(has_pch_encoder);
9857 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9858 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9859 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9860 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9861 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9862 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9863
eb14cb74
VS
9864 PIPE_CONF_CHECK_I(has_dp_encoder);
9865 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9866 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9867 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9868 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9869 PIPE_CONF_CHECK_I(dp_m_n.tu);
9870
1bd1bd80
DV
9871 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9872 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9873 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9874 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9875 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9876 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9877
9878 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9879 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9880 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9881 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9882 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9883 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9884
c93f54cf 9885 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 9886 PIPE_CONF_CHECK_I(has_hdmi_sink);
6c49f241 9887
1bd1bd80
DV
9888 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9889 DRM_MODE_FLAG_INTERLACE);
9890
bb760063
DV
9891 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9892 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9893 DRM_MODE_FLAG_PHSYNC);
9894 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9895 DRM_MODE_FLAG_NHSYNC);
9896 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9897 DRM_MODE_FLAG_PVSYNC);
9898 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9899 DRM_MODE_FLAG_NVSYNC);
9900 }
045ac3b5 9901
37327abd
VS
9902 PIPE_CONF_CHECK_I(pipe_src_w);
9903 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9904
9953599b
DV
9905 /*
9906 * FIXME: BIOS likes to set up a cloned config with lvds+external
9907 * screen. Since we don't yet re-compute the pipe config when moving
9908 * just the lvds port away to another pipe the sw tracking won't match.
9909 *
9910 * Proper atomic modesets with recomputed global state will fix this.
9911 * Until then just don't check gmch state for inherited modes.
9912 */
9913 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9914 PIPE_CONF_CHECK_I(gmch_pfit.control);
9915 /* pfit ratios are autocomputed by the hw on gen4+ */
9916 if (INTEL_INFO(dev)->gen < 4)
9917 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9918 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9919 }
9920
fd4daa9c
CW
9921 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9922 if (current_config->pch_pfit.enabled) {
9923 PIPE_CONF_CHECK_I(pch_pfit.pos);
9924 PIPE_CONF_CHECK_I(pch_pfit.size);
9925 }
2fa2fe9a 9926
e59150dc
JB
9927 /* BDW+ don't expose a synchronous way to read the state */
9928 if (IS_HASWELL(dev))
9929 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9930
282740f7
VS
9931 PIPE_CONF_CHECK_I(double_wide);
9932
c0d43d62 9933 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9934 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9935 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9936 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9937 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9938
42571aef
VS
9939 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9940 PIPE_CONF_CHECK_I(pipe_bpp);
9941
a9a7e98a
JB
9942 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9943 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9944
66e985c0 9945#undef PIPE_CONF_CHECK_X
08a24034 9946#undef PIPE_CONF_CHECK_I
1bd1bd80 9947#undef PIPE_CONF_CHECK_FLAGS
5e550656 9948#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9949#undef PIPE_CONF_QUIRK
88adfff1 9950
0e8ffe1b
DV
9951 return true;
9952}
9953
91d1b4bd
DV
9954static void
9955check_connector_state(struct drm_device *dev)
8af6cf88 9956{
8af6cf88
DV
9957 struct intel_connector *connector;
9958
9959 list_for_each_entry(connector, &dev->mode_config.connector_list,
9960 base.head) {
9961 /* This also checks the encoder/connector hw state with the
9962 * ->get_hw_state callbacks. */
9963 intel_connector_check_state(connector);
9964
9965 WARN(&connector->new_encoder->base != connector->base.encoder,
9966 "connector's staged encoder doesn't match current encoder\n");
9967 }
91d1b4bd
DV
9968}
9969
9970static void
9971check_encoder_state(struct drm_device *dev)
9972{
9973 struct intel_encoder *encoder;
9974 struct intel_connector *connector;
8af6cf88
DV
9975
9976 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9977 base.head) {
9978 bool enabled = false;
9979 bool active = false;
9980 enum pipe pipe, tracked_pipe;
9981
9982 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9983 encoder->base.base.id,
9984 drm_get_encoder_name(&encoder->base));
9985
9986 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9987 "encoder's stage crtc doesn't match current crtc\n");
9988 WARN(encoder->connectors_active && !encoder->base.crtc,
9989 "encoder's active_connectors set, but no crtc\n");
9990
9991 list_for_each_entry(connector, &dev->mode_config.connector_list,
9992 base.head) {
9993 if (connector->base.encoder != &encoder->base)
9994 continue;
9995 enabled = true;
9996 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9997 active = true;
9998 }
9999 WARN(!!encoder->base.crtc != enabled,
10000 "encoder's enabled state mismatch "
10001 "(expected %i, found %i)\n",
10002 !!encoder->base.crtc, enabled);
10003 WARN(active && !encoder->base.crtc,
10004 "active encoder with no crtc\n");
10005
10006 WARN(encoder->connectors_active != active,
10007 "encoder's computed active state doesn't match tracked active state "
10008 "(expected %i, found %i)\n", active, encoder->connectors_active);
10009
10010 active = encoder->get_hw_state(encoder, &pipe);
10011 WARN(active != encoder->connectors_active,
10012 "encoder's hw state doesn't match sw tracking "
10013 "(expected %i, found %i)\n",
10014 encoder->connectors_active, active);
10015
10016 if (!encoder->base.crtc)
10017 continue;
10018
10019 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10020 WARN(active && pipe != tracked_pipe,
10021 "active encoder's pipe doesn't match"
10022 "(expected %i, found %i)\n",
10023 tracked_pipe, pipe);
10024
10025 }
91d1b4bd
DV
10026}
10027
10028static void
10029check_crtc_state(struct drm_device *dev)
10030{
fbee40df 10031 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10032 struct intel_crtc *crtc;
10033 struct intel_encoder *encoder;
10034 struct intel_crtc_config pipe_config;
8af6cf88 10035
d3fcc808 10036 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10037 bool enabled = false;
10038 bool active = false;
10039
045ac3b5
JB
10040 memset(&pipe_config, 0, sizeof(pipe_config));
10041
8af6cf88
DV
10042 DRM_DEBUG_KMS("[CRTC:%d]\n",
10043 crtc->base.base.id);
10044
10045 WARN(crtc->active && !crtc->base.enabled,
10046 "active crtc, but not enabled in sw tracking\n");
10047
10048 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10049 base.head) {
10050 if (encoder->base.crtc != &crtc->base)
10051 continue;
10052 enabled = true;
10053 if (encoder->connectors_active)
10054 active = true;
10055 }
6c49f241 10056
8af6cf88
DV
10057 WARN(active != crtc->active,
10058 "crtc's computed active state doesn't match tracked active state "
10059 "(expected %i, found %i)\n", active, crtc->active);
10060 WARN(enabled != crtc->base.enabled,
10061 "crtc's computed enabled state doesn't match tracked enabled state "
10062 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10063
0e8ffe1b
DV
10064 active = dev_priv->display.get_pipe_config(crtc,
10065 &pipe_config);
d62cf62a
DV
10066
10067 /* hw state is inconsistent with the pipe A quirk */
10068 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10069 active = crtc->active;
10070
6c49f241
DV
10071 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10072 base.head) {
3eaba51c 10073 enum pipe pipe;
6c49f241
DV
10074 if (encoder->base.crtc != &crtc->base)
10075 continue;
1d37b689 10076 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10077 encoder->get_config(encoder, &pipe_config);
10078 }
10079
0e8ffe1b
DV
10080 WARN(crtc->active != active,
10081 "crtc active state doesn't match with hw state "
10082 "(expected %i, found %i)\n", crtc->active, active);
10083
c0b03411
DV
10084 if (active &&
10085 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10086 WARN(1, "pipe state doesn't match!\n");
10087 intel_dump_pipe_config(crtc, &pipe_config,
10088 "[hw state]");
10089 intel_dump_pipe_config(crtc, &crtc->config,
10090 "[sw state]");
10091 }
8af6cf88
DV
10092 }
10093}
10094
91d1b4bd
DV
10095static void
10096check_shared_dpll_state(struct drm_device *dev)
10097{
fbee40df 10098 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10099 struct intel_crtc *crtc;
10100 struct intel_dpll_hw_state dpll_hw_state;
10101 int i;
5358901f
DV
10102
10103 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10104 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10105 int enabled_crtcs = 0, active_crtcs = 0;
10106 bool active;
10107
10108 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10109
10110 DRM_DEBUG_KMS("%s\n", pll->name);
10111
10112 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10113
10114 WARN(pll->active > pll->refcount,
10115 "more active pll users than references: %i vs %i\n",
10116 pll->active, pll->refcount);
10117 WARN(pll->active && !pll->on,
10118 "pll in active use but not on in sw tracking\n");
35c95375
DV
10119 WARN(pll->on && !pll->active,
10120 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10121 WARN(pll->on != active,
10122 "pll on state mismatch (expected %i, found %i)\n",
10123 pll->on, active);
10124
d3fcc808 10125 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10126 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10127 enabled_crtcs++;
10128 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10129 active_crtcs++;
10130 }
10131 WARN(pll->active != active_crtcs,
10132 "pll active crtcs mismatch (expected %i, found %i)\n",
10133 pll->active, active_crtcs);
10134 WARN(pll->refcount != enabled_crtcs,
10135 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10136 pll->refcount, enabled_crtcs);
66e985c0
DV
10137
10138 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10139 sizeof(dpll_hw_state)),
10140 "pll hw state mismatch\n");
5358901f 10141 }
8af6cf88
DV
10142}
10143
91d1b4bd
DV
10144void
10145intel_modeset_check_state(struct drm_device *dev)
10146{
10147 check_connector_state(dev);
10148 check_encoder_state(dev);
10149 check_crtc_state(dev);
10150 check_shared_dpll_state(dev);
10151}
10152
18442d08
VS
10153void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10154 int dotclock)
10155{
10156 /*
10157 * FDI already provided one idea for the dotclock.
10158 * Yell if the encoder disagrees.
10159 */
241bfc38 10160 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10161 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10162 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10163}
10164
f30da187
DV
10165static int __intel_set_mode(struct drm_crtc *crtc,
10166 struct drm_display_mode *mode,
10167 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
10168{
10169 struct drm_device *dev = crtc->dev;
fbee40df 10170 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10171 struct drm_display_mode *saved_mode;
b8cecdf5 10172 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
10173 struct intel_crtc *intel_crtc;
10174 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 10175 int ret = 0;
a6778b3c 10176
4b4b9238 10177 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10178 if (!saved_mode)
10179 return -ENOMEM;
a6778b3c 10180
e2e1ed41 10181 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
10182 &prepare_pipes, &disable_pipes);
10183
3ac18232 10184 *saved_mode = crtc->mode;
a6778b3c 10185
25c5b266
DV
10186 /* Hack: Because we don't (yet) support global modeset on multiple
10187 * crtcs, we don't keep track of the new mode for more than one crtc.
10188 * Hence simply check whether any bit is set in modeset_pipes in all the
10189 * pieces of code that are not yet converted to deal with mutliple crtcs
10190 * changing their mode at the same time. */
25c5b266 10191 if (modeset_pipes) {
4e53c2e0 10192 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
10193 if (IS_ERR(pipe_config)) {
10194 ret = PTR_ERR(pipe_config);
10195 pipe_config = NULL;
10196
3ac18232 10197 goto out;
25c5b266 10198 }
c0b03411
DV
10199 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10200 "[modeset]");
50741abc 10201 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 10202 }
a6778b3c 10203
30a970c6
JB
10204 /*
10205 * See if the config requires any additional preparation, e.g.
10206 * to adjust global state with pipes off. We need to do this
10207 * here so we can get the modeset_pipe updated config for the new
10208 * mode set on this crtc. For other crtcs we need to use the
10209 * adjusted_mode bits in the crtc directly.
10210 */
c164f833 10211 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10212 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10213
c164f833
VS
10214 /* may have added more to prepare_pipes than we should */
10215 prepare_pipes &= ~disable_pipes;
10216 }
10217
460da916
DV
10218 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10219 intel_crtc_disable(&intel_crtc->base);
10220
ea9d758d
DV
10221 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10222 if (intel_crtc->base.enabled)
10223 dev_priv->display.crtc_disable(&intel_crtc->base);
10224 }
a6778b3c 10225
6c4c86f5
DV
10226 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10227 * to set it here already despite that we pass it down the callchain.
f6e5b160 10228 */
b8cecdf5 10229 if (modeset_pipes) {
25c5b266 10230 crtc->mode = *mode;
b8cecdf5
DV
10231 /* mode_set/enable/disable functions rely on a correct pipe
10232 * config. */
10233 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10234 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10235
10236 /*
10237 * Calculate and store various constants which
10238 * are later needed by vblank and swap-completion
10239 * timestamping. They are derived from true hwmode.
10240 */
10241 drm_calc_timestamping_constants(crtc,
10242 &pipe_config->adjusted_mode);
b8cecdf5 10243 }
7758a113 10244
ea9d758d
DV
10245 /* Only after disabling all output pipelines that will be changed can we
10246 * update the the output configuration. */
10247 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10248
47fab737
DV
10249 if (dev_priv->display.modeset_global_resources)
10250 dev_priv->display.modeset_global_resources(dev);
10251
a6778b3c
DV
10252 /* Set up the DPLL and any encoders state that needs to adjust or depend
10253 * on the DPLL.
f6e5b160 10254 */
25c5b266 10255 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 10256 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
10257 x, y, fb);
10258 if (ret)
10259 goto done;
a6778b3c
DV
10260 }
10261
10262 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
10263 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10264 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 10265
a6778b3c
DV
10266 /* FIXME: add subpixel order */
10267done:
4b4b9238 10268 if (ret && crtc->enabled)
3ac18232 10269 crtc->mode = *saved_mode;
a6778b3c 10270
3ac18232 10271out:
b8cecdf5 10272 kfree(pipe_config);
3ac18232 10273 kfree(saved_mode);
a6778b3c 10274 return ret;
f6e5b160
CW
10275}
10276
e7457a9a
DL
10277static int intel_set_mode(struct drm_crtc *crtc,
10278 struct drm_display_mode *mode,
10279 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10280{
10281 int ret;
10282
10283 ret = __intel_set_mode(crtc, mode, x, y, fb);
10284
10285 if (ret == 0)
10286 intel_modeset_check_state(crtc->dev);
10287
10288 return ret;
10289}
10290
c0c36b94
CW
10291void intel_crtc_restore_mode(struct drm_crtc *crtc)
10292{
f4510a27 10293 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10294}
10295
25c5b266
DV
10296#undef for_each_intel_crtc_masked
10297
d9e55608
DV
10298static void intel_set_config_free(struct intel_set_config *config)
10299{
10300 if (!config)
10301 return;
10302
1aa4b628
DV
10303 kfree(config->save_connector_encoders);
10304 kfree(config->save_encoder_crtcs);
7668851f 10305 kfree(config->save_crtc_enabled);
d9e55608
DV
10306 kfree(config);
10307}
10308
85f9eb71
DV
10309static int intel_set_config_save_state(struct drm_device *dev,
10310 struct intel_set_config *config)
10311{
7668851f 10312 struct drm_crtc *crtc;
85f9eb71
DV
10313 struct drm_encoder *encoder;
10314 struct drm_connector *connector;
10315 int count;
10316
7668851f
VS
10317 config->save_crtc_enabled =
10318 kcalloc(dev->mode_config.num_crtc,
10319 sizeof(bool), GFP_KERNEL);
10320 if (!config->save_crtc_enabled)
10321 return -ENOMEM;
10322
1aa4b628
DV
10323 config->save_encoder_crtcs =
10324 kcalloc(dev->mode_config.num_encoder,
10325 sizeof(struct drm_crtc *), GFP_KERNEL);
10326 if (!config->save_encoder_crtcs)
85f9eb71
DV
10327 return -ENOMEM;
10328
1aa4b628
DV
10329 config->save_connector_encoders =
10330 kcalloc(dev->mode_config.num_connector,
10331 sizeof(struct drm_encoder *), GFP_KERNEL);
10332 if (!config->save_connector_encoders)
85f9eb71
DV
10333 return -ENOMEM;
10334
10335 /* Copy data. Note that driver private data is not affected.
10336 * Should anything bad happen only the expected state is
10337 * restored, not the drivers personal bookkeeping.
10338 */
7668851f 10339 count = 0;
70e1e0ec 10340 for_each_crtc(dev, crtc) {
7668851f
VS
10341 config->save_crtc_enabled[count++] = crtc->enabled;
10342 }
10343
85f9eb71
DV
10344 count = 0;
10345 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10346 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10347 }
10348
10349 count = 0;
10350 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10351 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10352 }
10353
10354 return 0;
10355}
10356
10357static void intel_set_config_restore_state(struct drm_device *dev,
10358 struct intel_set_config *config)
10359{
7668851f 10360 struct intel_crtc *crtc;
9a935856
DV
10361 struct intel_encoder *encoder;
10362 struct intel_connector *connector;
85f9eb71
DV
10363 int count;
10364
7668851f 10365 count = 0;
d3fcc808 10366 for_each_intel_crtc(dev, crtc) {
7668851f 10367 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10368
10369 if (crtc->new_enabled)
10370 crtc->new_config = &crtc->config;
10371 else
10372 crtc->new_config = NULL;
7668851f
VS
10373 }
10374
85f9eb71 10375 count = 0;
9a935856
DV
10376 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10377 encoder->new_crtc =
10378 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10379 }
10380
10381 count = 0;
9a935856
DV
10382 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10383 connector->new_encoder =
10384 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
10385 }
10386}
10387
e3de42b6 10388static bool
2e57f47d 10389is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
10390{
10391 int i;
10392
2e57f47d
CW
10393 if (set->num_connectors == 0)
10394 return false;
10395
10396 if (WARN_ON(set->connectors == NULL))
10397 return false;
10398
10399 for (i = 0; i < set->num_connectors; i++)
10400 if (set->connectors[i]->encoder &&
10401 set->connectors[i]->encoder->crtc == set->crtc &&
10402 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
10403 return true;
10404
10405 return false;
10406}
10407
5e2b584e
DV
10408static void
10409intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10410 struct intel_set_config *config)
10411{
10412
10413 /* We should be able to check here if the fb has the same properties
10414 * and then just flip_or_move it */
2e57f47d
CW
10415 if (is_crtc_connector_off(set)) {
10416 config->mode_changed = true;
f4510a27 10417 } else if (set->crtc->primary->fb != set->fb) {
5e2b584e 10418 /* If we have no fb then treat it as a full mode set */
f4510a27 10419 if (set->crtc->primary->fb == NULL) {
319d9827
JB
10420 struct intel_crtc *intel_crtc =
10421 to_intel_crtc(set->crtc);
10422
d330a953 10423 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
10424 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10425 config->fb_changed = true;
10426 } else {
10427 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10428 config->mode_changed = true;
10429 }
5e2b584e
DV
10430 } else if (set->fb == NULL) {
10431 config->mode_changed = true;
72f4901e 10432 } else if (set->fb->pixel_format !=
f4510a27 10433 set->crtc->primary->fb->pixel_format) {
5e2b584e 10434 config->mode_changed = true;
e3de42b6 10435 } else {
5e2b584e 10436 config->fb_changed = true;
e3de42b6 10437 }
5e2b584e
DV
10438 }
10439
835c5873 10440 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
10441 config->fb_changed = true;
10442
10443 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10444 DRM_DEBUG_KMS("modes are different, full mode set\n");
10445 drm_mode_debug_printmodeline(&set->crtc->mode);
10446 drm_mode_debug_printmodeline(set->mode);
10447 config->mode_changed = true;
10448 }
a1d95703
CW
10449
10450 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10451 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
10452}
10453
2e431051 10454static int
9a935856
DV
10455intel_modeset_stage_output_state(struct drm_device *dev,
10456 struct drm_mode_set *set,
10457 struct intel_set_config *config)
50f56119 10458{
9a935856
DV
10459 struct intel_connector *connector;
10460 struct intel_encoder *encoder;
7668851f 10461 struct intel_crtc *crtc;
f3f08572 10462 int ro;
50f56119 10463
9abdda74 10464 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
10465 * of connectors. For paranoia, double-check this. */
10466 WARN_ON(!set->fb && (set->num_connectors != 0));
10467 WARN_ON(set->fb && (set->num_connectors == 0));
10468
9a935856
DV
10469 list_for_each_entry(connector, &dev->mode_config.connector_list,
10470 base.head) {
10471 /* Otherwise traverse passed in connector list and get encoders
10472 * for them. */
50f56119 10473 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
10474 if (set->connectors[ro] == &connector->base) {
10475 connector->new_encoder = connector->encoder;
50f56119
DV
10476 break;
10477 }
10478 }
10479
9a935856
DV
10480 /* If we disable the crtc, disable all its connectors. Also, if
10481 * the connector is on the changing crtc but not on the new
10482 * connector list, disable it. */
10483 if ((!set->fb || ro == set->num_connectors) &&
10484 connector->base.encoder &&
10485 connector->base.encoder->crtc == set->crtc) {
10486 connector->new_encoder = NULL;
10487
10488 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10489 connector->base.base.id,
10490 drm_get_connector_name(&connector->base));
10491 }
10492
10493
10494 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 10495 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 10496 config->mode_changed = true;
50f56119
DV
10497 }
10498 }
9a935856 10499 /* connector->new_encoder is now updated for all connectors. */
50f56119 10500
9a935856 10501 /* Update crtc of enabled connectors. */
9a935856
DV
10502 list_for_each_entry(connector, &dev->mode_config.connector_list,
10503 base.head) {
7668851f
VS
10504 struct drm_crtc *new_crtc;
10505
9a935856 10506 if (!connector->new_encoder)
50f56119
DV
10507 continue;
10508
9a935856 10509 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
10510
10511 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 10512 if (set->connectors[ro] == &connector->base)
50f56119
DV
10513 new_crtc = set->crtc;
10514 }
10515
10516 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10517 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10518 new_crtc)) {
5e2b584e 10519 return -EINVAL;
50f56119 10520 }
9a935856
DV
10521 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10522
10523 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10524 connector->base.base.id,
10525 drm_get_connector_name(&connector->base),
10526 new_crtc->base.id);
10527 }
10528
10529 /* Check for any encoders that needs to be disabled. */
10530 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10531 base.head) {
5a65f358 10532 int num_connectors = 0;
9a935856
DV
10533 list_for_each_entry(connector,
10534 &dev->mode_config.connector_list,
10535 base.head) {
10536 if (connector->new_encoder == encoder) {
10537 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10538 num_connectors++;
9a935856
DV
10539 }
10540 }
5a65f358
PZ
10541
10542 if (num_connectors == 0)
10543 encoder->new_crtc = NULL;
10544 else if (num_connectors > 1)
10545 return -EINVAL;
10546
9a935856
DV
10547 /* Only now check for crtc changes so we don't miss encoders
10548 * that will be disabled. */
10549 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10550 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10551 config->mode_changed = true;
50f56119
DV
10552 }
10553 }
9a935856 10554 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10555
d3fcc808 10556 for_each_intel_crtc(dev, crtc) {
7668851f
VS
10557 crtc->new_enabled = false;
10558
10559 list_for_each_entry(encoder,
10560 &dev->mode_config.encoder_list,
10561 base.head) {
10562 if (encoder->new_crtc == crtc) {
10563 crtc->new_enabled = true;
10564 break;
10565 }
10566 }
10567
10568 if (crtc->new_enabled != crtc->base.enabled) {
10569 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10570 crtc->new_enabled ? "en" : "dis");
10571 config->mode_changed = true;
10572 }
7bd0a8e7
VS
10573
10574 if (crtc->new_enabled)
10575 crtc->new_config = &crtc->config;
10576 else
10577 crtc->new_config = NULL;
7668851f
VS
10578 }
10579
2e431051
DV
10580 return 0;
10581}
10582
7d00a1f5
VS
10583static void disable_crtc_nofb(struct intel_crtc *crtc)
10584{
10585 struct drm_device *dev = crtc->base.dev;
10586 struct intel_encoder *encoder;
10587 struct intel_connector *connector;
10588
10589 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10590 pipe_name(crtc->pipe));
10591
10592 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10593 if (connector->new_encoder &&
10594 connector->new_encoder->new_crtc == crtc)
10595 connector->new_encoder = NULL;
10596 }
10597
10598 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10599 if (encoder->new_crtc == crtc)
10600 encoder->new_crtc = NULL;
10601 }
10602
10603 crtc->new_enabled = false;
7bd0a8e7 10604 crtc->new_config = NULL;
7d00a1f5
VS
10605}
10606
2e431051
DV
10607static int intel_crtc_set_config(struct drm_mode_set *set)
10608{
10609 struct drm_device *dev;
2e431051
DV
10610 struct drm_mode_set save_set;
10611 struct intel_set_config *config;
10612 int ret;
2e431051 10613
8d3e375e
DV
10614 BUG_ON(!set);
10615 BUG_ON(!set->crtc);
10616 BUG_ON(!set->crtc->helper_private);
2e431051 10617
7e53f3a4
DV
10618 /* Enforce sane interface api - has been abused by the fb helper. */
10619 BUG_ON(!set->mode && set->fb);
10620 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10621
2e431051
DV
10622 if (set->fb) {
10623 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10624 set->crtc->base.id, set->fb->base.id,
10625 (int)set->num_connectors, set->x, set->y);
10626 } else {
10627 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10628 }
10629
10630 dev = set->crtc->dev;
10631
10632 ret = -ENOMEM;
10633 config = kzalloc(sizeof(*config), GFP_KERNEL);
10634 if (!config)
10635 goto out_config;
10636
10637 ret = intel_set_config_save_state(dev, config);
10638 if (ret)
10639 goto out_config;
10640
10641 save_set.crtc = set->crtc;
10642 save_set.mode = &set->crtc->mode;
10643 save_set.x = set->crtc->x;
10644 save_set.y = set->crtc->y;
f4510a27 10645 save_set.fb = set->crtc->primary->fb;
2e431051
DV
10646
10647 /* Compute whether we need a full modeset, only an fb base update or no
10648 * change at all. In the future we might also check whether only the
10649 * mode changed, e.g. for LVDS where we only change the panel fitter in
10650 * such cases. */
10651 intel_set_config_compute_mode_changes(set, config);
10652
9a935856 10653 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10654 if (ret)
10655 goto fail;
10656
5e2b584e 10657 if (config->mode_changed) {
c0c36b94
CW
10658 ret = intel_set_mode(set->crtc, set->mode,
10659 set->x, set->y, set->fb);
5e2b584e 10660 } else if (config->fb_changed) {
4878cae2
VS
10661 intel_crtc_wait_for_pending_flips(set->crtc);
10662
4f660f49 10663 ret = intel_pipe_set_base(set->crtc,
94352cf9 10664 set->x, set->y, set->fb);
7ca51a3a
JB
10665 /*
10666 * In the fastboot case this may be our only check of the
10667 * state after boot. It would be better to only do it on
10668 * the first update, but we don't have a nice way of doing that
10669 * (and really, set_config isn't used much for high freq page
10670 * flipping, so increasing its cost here shouldn't be a big
10671 * deal).
10672 */
d330a953 10673 if (i915.fastboot && ret == 0)
7ca51a3a 10674 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10675 }
10676
2d05eae1 10677 if (ret) {
bf67dfeb
DV
10678 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10679 set->crtc->base.id, ret);
50f56119 10680fail:
2d05eae1 10681 intel_set_config_restore_state(dev, config);
50f56119 10682
7d00a1f5
VS
10683 /*
10684 * HACK: if the pipe was on, but we didn't have a framebuffer,
10685 * force the pipe off to avoid oopsing in the modeset code
10686 * due to fb==NULL. This should only happen during boot since
10687 * we don't yet reconstruct the FB from the hardware state.
10688 */
10689 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10690 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10691
2d05eae1
CW
10692 /* Try to restore the config */
10693 if (config->mode_changed &&
10694 intel_set_mode(save_set.crtc, save_set.mode,
10695 save_set.x, save_set.y, save_set.fb))
10696 DRM_ERROR("failed to restore config after modeset failure\n");
10697 }
50f56119 10698
d9e55608
DV
10699out_config:
10700 intel_set_config_free(config);
50f56119
DV
10701 return ret;
10702}
f6e5b160
CW
10703
10704static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10705 .cursor_set = intel_crtc_cursor_set,
10706 .cursor_move = intel_crtc_cursor_move,
10707 .gamma_set = intel_crtc_gamma_set,
50f56119 10708 .set_config = intel_crtc_set_config,
f6e5b160
CW
10709 .destroy = intel_crtc_destroy,
10710 .page_flip = intel_crtc_page_flip,
10711};
10712
79f689aa
PZ
10713static void intel_cpu_pll_init(struct drm_device *dev)
10714{
affa9354 10715 if (HAS_DDI(dev))
79f689aa
PZ
10716 intel_ddi_pll_init(dev);
10717}
10718
5358901f
DV
10719static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10720 struct intel_shared_dpll *pll,
10721 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10722{
5358901f 10723 uint32_t val;
ee7b9f93 10724
5358901f 10725 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10726 hw_state->dpll = val;
10727 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10728 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10729
10730 return val & DPLL_VCO_ENABLE;
10731}
10732
15bdd4cf
DV
10733static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10734 struct intel_shared_dpll *pll)
10735{
10736 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10737 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10738}
10739
e7b903d2
DV
10740static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10741 struct intel_shared_dpll *pll)
10742{
e7b903d2 10743 /* PCH refclock must be enabled first */
89eff4be 10744 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10745
15bdd4cf
DV
10746 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10747
10748 /* Wait for the clocks to stabilize. */
10749 POSTING_READ(PCH_DPLL(pll->id));
10750 udelay(150);
10751
10752 /* The pixel multiplier can only be updated once the
10753 * DPLL is enabled and the clocks are stable.
10754 *
10755 * So write it again.
10756 */
10757 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10758 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10759 udelay(200);
10760}
10761
10762static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10763 struct intel_shared_dpll *pll)
10764{
10765 struct drm_device *dev = dev_priv->dev;
10766 struct intel_crtc *crtc;
e7b903d2
DV
10767
10768 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 10769 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
10770 if (intel_crtc_to_shared_dpll(crtc) == pll)
10771 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10772 }
10773
15bdd4cf
DV
10774 I915_WRITE(PCH_DPLL(pll->id), 0);
10775 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10776 udelay(200);
10777}
10778
46edb027
DV
10779static char *ibx_pch_dpll_names[] = {
10780 "PCH DPLL A",
10781 "PCH DPLL B",
10782};
10783
7c74ade1 10784static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10785{
e7b903d2 10786 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10787 int i;
10788
7c74ade1 10789 dev_priv->num_shared_dpll = 2;
ee7b9f93 10790
e72f9fbf 10791 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10792 dev_priv->shared_dplls[i].id = i;
10793 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10794 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10795 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10796 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10797 dev_priv->shared_dplls[i].get_hw_state =
10798 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10799 }
10800}
10801
7c74ade1
DV
10802static void intel_shared_dpll_init(struct drm_device *dev)
10803{
e7b903d2 10804 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10805
10806 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10807 ibx_pch_dpll_init(dev);
10808 else
10809 dev_priv->num_shared_dpll = 0;
10810
10811 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10812}
10813
b358d0a6 10814static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10815{
fbee40df 10816 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
10817 struct intel_crtc *intel_crtc;
10818 int i;
10819
955382f3 10820 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10821 if (intel_crtc == NULL)
10822 return;
10823
10824 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10825
10826 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10827 for (i = 0; i < 256; i++) {
10828 intel_crtc->lut_r[i] = i;
10829 intel_crtc->lut_g[i] = i;
10830 intel_crtc->lut_b[i] = i;
10831 }
10832
1f1c2e24
VS
10833 /*
10834 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10835 * is hooked to plane B. Hence we want plane A feeding pipe B.
10836 */
80824003
JB
10837 intel_crtc->pipe = pipe;
10838 intel_crtc->plane = pipe;
3a77c4c4 10839 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10840 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10841 intel_crtc->plane = !pipe;
80824003
JB
10842 }
10843
8d7849db
VS
10844 init_waitqueue_head(&intel_crtc->vbl_wait);
10845
22fd0fab
JB
10846 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10847 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10848 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10849 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10850
79e53945 10851 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10852}
10853
752aa88a
JB
10854enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10855{
10856 struct drm_encoder *encoder = connector->base.encoder;
10857
10858 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10859
10860 if (!encoder)
10861 return INVALID_PIPE;
10862
10863 return to_intel_crtc(encoder->crtc)->pipe;
10864}
10865
08d7b3d1 10866int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10867 struct drm_file *file)
08d7b3d1 10868{
08d7b3d1 10869 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10870 struct drm_mode_object *drmmode_obj;
10871 struct intel_crtc *crtc;
08d7b3d1 10872
1cff8f6b
DV
10873 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10874 return -ENODEV;
08d7b3d1 10875
c05422d5
DV
10876 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10877 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10878
c05422d5 10879 if (!drmmode_obj) {
08d7b3d1 10880 DRM_ERROR("no such CRTC id\n");
3f2c2057 10881 return -ENOENT;
08d7b3d1
CW
10882 }
10883
c05422d5
DV
10884 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10885 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10886
c05422d5 10887 return 0;
08d7b3d1
CW
10888}
10889
66a9278e 10890static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10891{
66a9278e
DV
10892 struct drm_device *dev = encoder->base.dev;
10893 struct intel_encoder *source_encoder;
79e53945 10894 int index_mask = 0;
79e53945
JB
10895 int entry = 0;
10896
66a9278e
DV
10897 list_for_each_entry(source_encoder,
10898 &dev->mode_config.encoder_list, base.head) {
bc079e8b 10899 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
10900 index_mask |= (1 << entry);
10901
79e53945
JB
10902 entry++;
10903 }
4ef69c7a 10904
79e53945
JB
10905 return index_mask;
10906}
10907
4d302442
CW
10908static bool has_edp_a(struct drm_device *dev)
10909{
10910 struct drm_i915_private *dev_priv = dev->dev_private;
10911
10912 if (!IS_MOBILE(dev))
10913 return false;
10914
10915 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10916 return false;
10917
e3589908 10918 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10919 return false;
10920
10921 return true;
10922}
10923
ba0fbca4
DL
10924const char *intel_output_name(int output)
10925{
10926 static const char *names[] = {
10927 [INTEL_OUTPUT_UNUSED] = "Unused",
10928 [INTEL_OUTPUT_ANALOG] = "Analog",
10929 [INTEL_OUTPUT_DVO] = "DVO",
10930 [INTEL_OUTPUT_SDVO] = "SDVO",
10931 [INTEL_OUTPUT_LVDS] = "LVDS",
10932 [INTEL_OUTPUT_TVOUT] = "TV",
10933 [INTEL_OUTPUT_HDMI] = "HDMI",
10934 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10935 [INTEL_OUTPUT_EDP] = "eDP",
10936 [INTEL_OUTPUT_DSI] = "DSI",
10937 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10938 };
10939
10940 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10941 return "Invalid";
10942
10943 return names[output];
10944}
10945
79e53945
JB
10946static void intel_setup_outputs(struct drm_device *dev)
10947{
725e30ad 10948 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10949 struct intel_encoder *encoder;
cb0953d7 10950 bool dpd_is_edp = false;
79e53945 10951
c9093354 10952 intel_lvds_init(dev);
79e53945 10953
7895a81d 10954 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev))
79935fca 10955 intel_crt_init(dev);
cb0953d7 10956
affa9354 10957 if (HAS_DDI(dev)) {
0e72a5b5
ED
10958 int found;
10959
10960 /* Haswell uses DDI functions to detect digital outputs */
10961 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10962 /* DDI A only supports eDP */
10963 if (found)
10964 intel_ddi_init(dev, PORT_A);
10965
10966 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10967 * register */
10968 found = I915_READ(SFUSE_STRAP);
10969
10970 if (found & SFUSE_STRAP_DDIB_DETECTED)
10971 intel_ddi_init(dev, PORT_B);
10972 if (found & SFUSE_STRAP_DDIC_DETECTED)
10973 intel_ddi_init(dev, PORT_C);
10974 if (found & SFUSE_STRAP_DDID_DETECTED)
10975 intel_ddi_init(dev, PORT_D);
10976 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10977 int found;
5d8a7752 10978 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10979
10980 if (has_edp_a(dev))
10981 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10982
dc0fa718 10983 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10984 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10985 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10986 if (!found)
e2debe91 10987 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10988 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10989 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10990 }
10991
dc0fa718 10992 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10993 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10994
dc0fa718 10995 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10996 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10997
5eb08b69 10998 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10999 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 11000
270b3042 11001 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 11002 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 11003 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
11004 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11005 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11006 PORT_B);
11007 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11008 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11009 }
11010
6f6005a5
JB
11011 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11012 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11013 PORT_C);
11014 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 11015 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 11016 }
19c03924 11017
3cfca973 11018 intel_dsi_init(dev);
103a196f 11019 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 11020 bool found = false;
7d57382e 11021
e2debe91 11022 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 11023 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 11024 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
11025 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11026 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 11027 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 11028 }
27185ae1 11029
e7281eab 11030 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 11031 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 11032 }
13520b05
KH
11033
11034 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 11035
e2debe91 11036 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 11037 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 11038 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 11039 }
27185ae1 11040
e2debe91 11041 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 11042
b01f2c3a
JB
11043 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11044 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 11045 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 11046 }
e7281eab 11047 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 11048 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 11049 }
27185ae1 11050
b01f2c3a 11051 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 11052 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 11053 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 11054 } else if (IS_GEN2(dev))
79e53945
JB
11055 intel_dvo_init(dev);
11056
103a196f 11057 if (SUPPORTS_TV(dev))
79e53945
JB
11058 intel_tv_init(dev);
11059
4ef69c7a
CW
11060 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11061 encoder->base.possible_crtcs = encoder->crtc_mask;
11062 encoder->base.possible_clones =
66a9278e 11063 intel_encoder_clones(encoder);
79e53945 11064 }
47356eb6 11065
dde86e2d 11066 intel_init_pch_refclk(dev);
270b3042
DV
11067
11068 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
11069}
11070
11071static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11072{
11073 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 11074
ef2d633e
DV
11075 drm_framebuffer_cleanup(fb);
11076 WARN_ON(!intel_fb->obj->framebuffer_references--);
11077 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
11078 kfree(intel_fb);
11079}
11080
11081static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 11082 struct drm_file *file,
79e53945
JB
11083 unsigned int *handle)
11084{
11085 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 11086 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 11087
05394f39 11088 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
11089}
11090
11091static const struct drm_framebuffer_funcs intel_fb_funcs = {
11092 .destroy = intel_user_framebuffer_destroy,
11093 .create_handle = intel_user_framebuffer_create_handle,
11094};
11095
b5ea642a
DV
11096static int intel_framebuffer_init(struct drm_device *dev,
11097 struct intel_framebuffer *intel_fb,
11098 struct drm_mode_fb_cmd2 *mode_cmd,
11099 struct drm_i915_gem_object *obj)
79e53945 11100{
a57ce0b2 11101 int aligned_height;
a35cdaa0 11102 int pitch_limit;
79e53945
JB
11103 int ret;
11104
dd4916c5
DV
11105 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11106
c16ed4be
CW
11107 if (obj->tiling_mode == I915_TILING_Y) {
11108 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 11109 return -EINVAL;
c16ed4be 11110 }
57cd6508 11111
c16ed4be
CW
11112 if (mode_cmd->pitches[0] & 63) {
11113 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11114 mode_cmd->pitches[0]);
57cd6508 11115 return -EINVAL;
c16ed4be 11116 }
57cd6508 11117
a35cdaa0
CW
11118 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11119 pitch_limit = 32*1024;
11120 } else if (INTEL_INFO(dev)->gen >= 4) {
11121 if (obj->tiling_mode)
11122 pitch_limit = 16*1024;
11123 else
11124 pitch_limit = 32*1024;
11125 } else if (INTEL_INFO(dev)->gen >= 3) {
11126 if (obj->tiling_mode)
11127 pitch_limit = 8*1024;
11128 else
11129 pitch_limit = 16*1024;
11130 } else
11131 /* XXX DSPC is limited to 4k tiled */
11132 pitch_limit = 8*1024;
11133
11134 if (mode_cmd->pitches[0] > pitch_limit) {
11135 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11136 obj->tiling_mode ? "tiled" : "linear",
11137 mode_cmd->pitches[0], pitch_limit);
5d7bd705 11138 return -EINVAL;
c16ed4be 11139 }
5d7bd705
VS
11140
11141 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
11142 mode_cmd->pitches[0] != obj->stride) {
11143 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11144 mode_cmd->pitches[0], obj->stride);
5d7bd705 11145 return -EINVAL;
c16ed4be 11146 }
5d7bd705 11147
57779d06 11148 /* Reject formats not supported by any plane early. */
308e5bcb 11149 switch (mode_cmd->pixel_format) {
57779d06 11150 case DRM_FORMAT_C8:
04b3924d
VS
11151 case DRM_FORMAT_RGB565:
11152 case DRM_FORMAT_XRGB8888:
11153 case DRM_FORMAT_ARGB8888:
57779d06
VS
11154 break;
11155 case DRM_FORMAT_XRGB1555:
11156 case DRM_FORMAT_ARGB1555:
c16ed4be 11157 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
11158 DRM_DEBUG("unsupported pixel format: %s\n",
11159 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11160 return -EINVAL;
c16ed4be 11161 }
57779d06
VS
11162 break;
11163 case DRM_FORMAT_XBGR8888:
11164 case DRM_FORMAT_ABGR8888:
04b3924d
VS
11165 case DRM_FORMAT_XRGB2101010:
11166 case DRM_FORMAT_ARGB2101010:
57779d06
VS
11167 case DRM_FORMAT_XBGR2101010:
11168 case DRM_FORMAT_ABGR2101010:
c16ed4be 11169 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
11170 DRM_DEBUG("unsupported pixel format: %s\n",
11171 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11172 return -EINVAL;
c16ed4be 11173 }
b5626747 11174 break;
04b3924d
VS
11175 case DRM_FORMAT_YUYV:
11176 case DRM_FORMAT_UYVY:
11177 case DRM_FORMAT_YVYU:
11178 case DRM_FORMAT_VYUY:
c16ed4be 11179 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
11180 DRM_DEBUG("unsupported pixel format: %s\n",
11181 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11182 return -EINVAL;
c16ed4be 11183 }
57cd6508
CW
11184 break;
11185 default:
4ee62c76
VS
11186 DRM_DEBUG("unsupported pixel format: %s\n",
11187 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
11188 return -EINVAL;
11189 }
11190
90f9a336
VS
11191 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11192 if (mode_cmd->offsets[0] != 0)
11193 return -EINVAL;
11194
a57ce0b2
JB
11195 aligned_height = intel_align_height(dev, mode_cmd->height,
11196 obj->tiling_mode);
53155c0a
DV
11197 /* FIXME drm helper for size checks (especially planar formats)? */
11198 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11199 return -EINVAL;
11200
c7d73f6a
DV
11201 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11202 intel_fb->obj = obj;
80075d49 11203 intel_fb->obj->framebuffer_references++;
c7d73f6a 11204
79e53945
JB
11205 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11206 if (ret) {
11207 DRM_ERROR("framebuffer init failed %d\n", ret);
11208 return ret;
11209 }
11210
79e53945
JB
11211 return 0;
11212}
11213
79e53945
JB
11214static struct drm_framebuffer *
11215intel_user_framebuffer_create(struct drm_device *dev,
11216 struct drm_file *filp,
308e5bcb 11217 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 11218{
05394f39 11219 struct drm_i915_gem_object *obj;
79e53945 11220
308e5bcb
JB
11221 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11222 mode_cmd->handles[0]));
c8725226 11223 if (&obj->base == NULL)
cce13ff7 11224 return ERR_PTR(-ENOENT);
79e53945 11225
d2dff872 11226 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
11227}
11228
4520f53a 11229#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 11230static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
11231{
11232}
11233#endif
11234
79e53945 11235static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 11236 .fb_create = intel_user_framebuffer_create,
0632fef6 11237 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
11238};
11239
e70236a8
JB
11240/* Set up chip specific display functions */
11241static void intel_init_display(struct drm_device *dev)
11242{
11243 struct drm_i915_private *dev_priv = dev->dev_private;
11244
ee9300bb
DV
11245 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11246 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
11247 else if (IS_CHERRYVIEW(dev))
11248 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
11249 else if (IS_VALLEYVIEW(dev))
11250 dev_priv->display.find_dpll = vlv_find_best_dpll;
11251 else if (IS_PINEVIEW(dev))
11252 dev_priv->display.find_dpll = pnv_find_best_dpll;
11253 else
11254 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11255
affa9354 11256 if (HAS_DDI(dev)) {
0e8ffe1b 11257 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 11258 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 11259 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
11260 dev_priv->display.crtc_enable = haswell_crtc_enable;
11261 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 11262 dev_priv->display.off = haswell_crtc_off;
262ca2b0
MR
11263 dev_priv->display.update_primary_plane =
11264 ironlake_update_primary_plane;
09b4ddf9 11265 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 11266 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 11267 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 11268 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
11269 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11270 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 11271 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
11272 dev_priv->display.update_primary_plane =
11273 ironlake_update_primary_plane;
89b667f8
JB
11274 } else if (IS_VALLEYVIEW(dev)) {
11275 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11276 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
11277 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11278 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11279 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11280 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11281 dev_priv->display.update_primary_plane =
11282 i9xx_update_primary_plane;
f564048e 11283 } else {
0e8ffe1b 11284 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11285 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 11286 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
11287 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11288 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 11289 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11290 dev_priv->display.update_primary_plane =
11291 i9xx_update_primary_plane;
f564048e 11292 }
e70236a8 11293
e70236a8 11294 /* Returns the core display clock speed */
25eb05fc
JB
11295 if (IS_VALLEYVIEW(dev))
11296 dev_priv->display.get_display_clock_speed =
11297 valleyview_get_display_clock_speed;
11298 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
11299 dev_priv->display.get_display_clock_speed =
11300 i945_get_display_clock_speed;
11301 else if (IS_I915G(dev))
11302 dev_priv->display.get_display_clock_speed =
11303 i915_get_display_clock_speed;
257a7ffc 11304 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
11305 dev_priv->display.get_display_clock_speed =
11306 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
11307 else if (IS_PINEVIEW(dev))
11308 dev_priv->display.get_display_clock_speed =
11309 pnv_get_display_clock_speed;
e70236a8
JB
11310 else if (IS_I915GM(dev))
11311 dev_priv->display.get_display_clock_speed =
11312 i915gm_get_display_clock_speed;
11313 else if (IS_I865G(dev))
11314 dev_priv->display.get_display_clock_speed =
11315 i865_get_display_clock_speed;
f0f8a9ce 11316 else if (IS_I85X(dev))
e70236a8
JB
11317 dev_priv->display.get_display_clock_speed =
11318 i855_get_display_clock_speed;
11319 else /* 852, 830 */
11320 dev_priv->display.get_display_clock_speed =
11321 i830_get_display_clock_speed;
11322
7f8a8569 11323 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 11324 if (IS_GEN5(dev)) {
674cf967 11325 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 11326 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 11327 } else if (IS_GEN6(dev)) {
674cf967 11328 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 11329 dev_priv->display.write_eld = ironlake_write_eld;
9a952a0d
PZ
11330 dev_priv->display.modeset_global_resources =
11331 snb_modeset_global_resources;
357555c0
JB
11332 } else if (IS_IVYBRIDGE(dev)) {
11333 /* FIXME: detect B0+ stepping and use auto training */
11334 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 11335 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
11336 dev_priv->display.modeset_global_resources =
11337 ivb_modeset_global_resources;
4e0bbc31 11338 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 11339 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 11340 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
11341 dev_priv->display.modeset_global_resources =
11342 haswell_modeset_global_resources;
a0e63c22 11343 }
6067aaea 11344 } else if (IS_G4X(dev)) {
e0dac65e 11345 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
11346 } else if (IS_VALLEYVIEW(dev)) {
11347 dev_priv->display.modeset_global_resources =
11348 valleyview_modeset_global_resources;
9ca2fe73 11349 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 11350 }
8c9f3aaf
JB
11351
11352 /* Default just returns -ENODEV to indicate unsupported */
11353 dev_priv->display.queue_flip = intel_default_queue_flip;
11354
11355 switch (INTEL_INFO(dev)->gen) {
11356 case 2:
11357 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11358 break;
11359
11360 case 3:
11361 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11362 break;
11363
11364 case 4:
11365 case 5:
11366 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11367 break;
11368
11369 case 6:
11370 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11371 break;
7c9017e5 11372 case 7:
4e0bbc31 11373 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
11374 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11375 break;
8c9f3aaf 11376 }
7bd688cd
JN
11377
11378 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
11379}
11380
b690e96c
JB
11381/*
11382 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11383 * resume, or other times. This quirk makes sure that's the case for
11384 * affected systems.
11385 */
0206e353 11386static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
11387{
11388 struct drm_i915_private *dev_priv = dev->dev_private;
11389
11390 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 11391 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
11392}
11393
435793df
KP
11394/*
11395 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11396 */
11397static void quirk_ssc_force_disable(struct drm_device *dev)
11398{
11399 struct drm_i915_private *dev_priv = dev->dev_private;
11400 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 11401 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
11402}
11403
4dca20ef 11404/*
5a15ab5b
CE
11405 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11406 * brightness value
4dca20ef
CE
11407 */
11408static void quirk_invert_brightness(struct drm_device *dev)
11409{
11410 struct drm_i915_private *dev_priv = dev->dev_private;
11411 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 11412 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
11413}
11414
b690e96c
JB
11415struct intel_quirk {
11416 int device;
11417 int subsystem_vendor;
11418 int subsystem_device;
11419 void (*hook)(struct drm_device *dev);
11420};
11421
5f85f176
EE
11422/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11423struct intel_dmi_quirk {
11424 void (*hook)(struct drm_device *dev);
11425 const struct dmi_system_id (*dmi_id_list)[];
11426};
11427
11428static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11429{
11430 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11431 return 1;
11432}
11433
11434static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11435 {
11436 .dmi_id_list = &(const struct dmi_system_id[]) {
11437 {
11438 .callback = intel_dmi_reverse_brightness,
11439 .ident = "NCR Corporation",
11440 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11441 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11442 },
11443 },
11444 { } /* terminating entry */
11445 },
11446 .hook = quirk_invert_brightness,
11447 },
11448};
11449
c43b5634 11450static struct intel_quirk intel_quirks[] = {
b690e96c 11451 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 11452 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 11453
b690e96c
JB
11454 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11455 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11456
b690e96c
JB
11457 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11458 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11459
a4945f95 11460 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 11461 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
11462
11463 /* Lenovo U160 cannot use SSC on LVDS */
11464 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
11465
11466 /* Sony Vaio Y cannot use SSC on LVDS */
11467 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 11468
be505f64
AH
11469 /* Acer Aspire 5734Z must invert backlight brightness */
11470 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11471
11472 /* Acer/eMachines G725 */
11473 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11474
11475 /* Acer/eMachines e725 */
11476 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11477
11478 /* Acer/Packard Bell NCL20 */
11479 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11480
11481 /* Acer Aspire 4736Z */
11482 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
11483
11484 /* Acer Aspire 5336 */
11485 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
11486};
11487
11488static void intel_init_quirks(struct drm_device *dev)
11489{
11490 struct pci_dev *d = dev->pdev;
11491 int i;
11492
11493 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11494 struct intel_quirk *q = &intel_quirks[i];
11495
11496 if (d->device == q->device &&
11497 (d->subsystem_vendor == q->subsystem_vendor ||
11498 q->subsystem_vendor == PCI_ANY_ID) &&
11499 (d->subsystem_device == q->subsystem_device ||
11500 q->subsystem_device == PCI_ANY_ID))
11501 q->hook(dev);
11502 }
5f85f176
EE
11503 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11504 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11505 intel_dmi_quirks[i].hook(dev);
11506 }
b690e96c
JB
11507}
11508
9cce37f4
JB
11509/* Disable the VGA plane that we never use */
11510static void i915_disable_vga(struct drm_device *dev)
11511{
11512 struct drm_i915_private *dev_priv = dev->dev_private;
11513 u8 sr1;
766aa1c4 11514 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 11515
2b37c616 11516 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 11517 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 11518 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
11519 sr1 = inb(VGA_SR_DATA);
11520 outb(sr1 | 1<<5, VGA_SR_DATA);
11521 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11522 udelay(300);
11523
11524 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11525 POSTING_READ(vga_reg);
11526}
11527
f817586c
DV
11528void intel_modeset_init_hw(struct drm_device *dev)
11529{
a8f78b58
ED
11530 intel_prepare_ddi(dev);
11531
f817586c
DV
11532 intel_init_clock_gating(dev);
11533
5382f5f3 11534 intel_reset_dpio(dev);
40e9cf64 11535
8090c6b9 11536 intel_enable_gt_powersave(dev);
f817586c
DV
11537}
11538
7d708ee4
ID
11539void intel_modeset_suspend_hw(struct drm_device *dev)
11540{
11541 intel_suspend_hw(dev);
11542}
11543
79e53945
JB
11544void intel_modeset_init(struct drm_device *dev)
11545{
652c393a 11546 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11547 int sprite, ret;
8cc87b75 11548 enum pipe pipe;
46f297fb 11549 struct intel_crtc *crtc;
79e53945
JB
11550
11551 drm_mode_config_init(dev);
11552
11553 dev->mode_config.min_width = 0;
11554 dev->mode_config.min_height = 0;
11555
019d96cb
DA
11556 dev->mode_config.preferred_depth = 24;
11557 dev->mode_config.prefer_shadow = 1;
11558
e6ecefaa 11559 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11560
b690e96c
JB
11561 intel_init_quirks(dev);
11562
1fa61106
ED
11563 intel_init_pm(dev);
11564
e3c74757
BW
11565 if (INTEL_INFO(dev)->num_pipes == 0)
11566 return;
11567
e70236a8
JB
11568 intel_init_display(dev);
11569
a6c45cf0
CW
11570 if (IS_GEN2(dev)) {
11571 dev->mode_config.max_width = 2048;
11572 dev->mode_config.max_height = 2048;
11573 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11574 dev->mode_config.max_width = 4096;
11575 dev->mode_config.max_height = 4096;
79e53945 11576 } else {
a6c45cf0
CW
11577 dev->mode_config.max_width = 8192;
11578 dev->mode_config.max_height = 8192;
79e53945 11579 }
068be561
DL
11580
11581 if (IS_GEN2(dev)) {
11582 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11583 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11584 } else {
11585 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11586 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11587 }
11588
5d4545ae 11589 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11590
28c97730 11591 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11592 INTEL_INFO(dev)->num_pipes,
11593 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11594
8cc87b75
DL
11595 for_each_pipe(pipe) {
11596 intel_crtc_init(dev, pipe);
1fe47785
DL
11597 for_each_sprite(pipe, sprite) {
11598 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11599 if (ret)
06da8da2 11600 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11601 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11602 }
79e53945
JB
11603 }
11604
f42bb70d 11605 intel_init_dpio(dev);
5382f5f3 11606 intel_reset_dpio(dev);
f42bb70d 11607
79f689aa 11608 intel_cpu_pll_init(dev);
e72f9fbf 11609 intel_shared_dpll_init(dev);
ee7b9f93 11610
9cce37f4
JB
11611 /* Just disable it once at startup */
11612 i915_disable_vga(dev);
79e53945 11613 intel_setup_outputs(dev);
11be49eb
CW
11614
11615 /* Just in case the BIOS is doing something questionable. */
11616 intel_disable_fbc(dev);
fa9fa083 11617
8b687df4 11618 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11619 intel_modeset_setup_hw_state(dev, false);
8b687df4 11620 mutex_unlock(&dev->mode_config.mutex);
46f297fb 11621
d3fcc808 11622 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
11623 if (!crtc->active)
11624 continue;
11625
46f297fb 11626 /*
46f297fb
JB
11627 * Note that reserving the BIOS fb up front prevents us
11628 * from stuffing other stolen allocations like the ring
11629 * on top. This prevents some ugliness at boot time, and
11630 * can even allow for smooth boot transitions if the BIOS
11631 * fb is large enough for the active pipe configuration.
11632 */
11633 if (dev_priv->display.get_plane_config) {
11634 dev_priv->display.get_plane_config(crtc,
11635 &crtc->plane_config);
11636 /*
11637 * If the fb is shared between multiple heads, we'll
11638 * just get the first one.
11639 */
484b41dd 11640 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 11641 }
46f297fb 11642 }
2c7111db
CW
11643}
11644
24929352
DV
11645static void
11646intel_connector_break_all_links(struct intel_connector *connector)
11647{
11648 connector->base.dpms = DRM_MODE_DPMS_OFF;
11649 connector->base.encoder = NULL;
11650 connector->encoder->connectors_active = false;
11651 connector->encoder->base.crtc = NULL;
11652}
11653
7fad798e
DV
11654static void intel_enable_pipe_a(struct drm_device *dev)
11655{
11656 struct intel_connector *connector;
11657 struct drm_connector *crt = NULL;
11658 struct intel_load_detect_pipe load_detect_temp;
11659
11660 /* We can't just switch on the pipe A, we need to set things up with a
11661 * proper mode and output configuration. As a gross hack, enable pipe A
11662 * by enabling the load detect pipe once. */
11663 list_for_each_entry(connector,
11664 &dev->mode_config.connector_list,
11665 base.head) {
11666 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11667 crt = &connector->base;
11668 break;
11669 }
11670 }
11671
11672 if (!crt)
11673 return;
11674
11675 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11676 intel_release_load_detect_pipe(crt, &load_detect_temp);
11677
652c393a 11678
7fad798e
DV
11679}
11680
fa555837
DV
11681static bool
11682intel_check_plane_mapping(struct intel_crtc *crtc)
11683{
7eb552ae
BW
11684 struct drm_device *dev = crtc->base.dev;
11685 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11686 u32 reg, val;
11687
7eb552ae 11688 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11689 return true;
11690
11691 reg = DSPCNTR(!crtc->plane);
11692 val = I915_READ(reg);
11693
11694 if ((val & DISPLAY_PLANE_ENABLE) &&
11695 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11696 return false;
11697
11698 return true;
11699}
11700
24929352
DV
11701static void intel_sanitize_crtc(struct intel_crtc *crtc)
11702{
11703 struct drm_device *dev = crtc->base.dev;
11704 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11705 u32 reg;
24929352 11706
24929352 11707 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11708 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11709 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11710
11711 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11712 * disable the crtc (and hence change the state) if it is wrong. Note
11713 * that gen4+ has a fixed plane -> pipe mapping. */
11714 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11715 struct intel_connector *connector;
11716 bool plane;
11717
24929352
DV
11718 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11719 crtc->base.base.id);
11720
11721 /* Pipe has the wrong plane attached and the plane is active.
11722 * Temporarily change the plane mapping and disable everything
11723 * ... */
11724 plane = crtc->plane;
11725 crtc->plane = !plane;
11726 dev_priv->display.crtc_disable(&crtc->base);
11727 crtc->plane = plane;
11728
11729 /* ... and break all links. */
11730 list_for_each_entry(connector, &dev->mode_config.connector_list,
11731 base.head) {
11732 if (connector->encoder->base.crtc != &crtc->base)
11733 continue;
11734
11735 intel_connector_break_all_links(connector);
11736 }
11737
11738 WARN_ON(crtc->active);
11739 crtc->base.enabled = false;
11740 }
24929352 11741
7fad798e
DV
11742 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11743 crtc->pipe == PIPE_A && !crtc->active) {
11744 /* BIOS forgot to enable pipe A, this mostly happens after
11745 * resume. Force-enable the pipe to fix this, the update_dpms
11746 * call below we restore the pipe to the right state, but leave
11747 * the required bits on. */
11748 intel_enable_pipe_a(dev);
11749 }
11750
24929352
DV
11751 /* Adjust the state of the output pipe according to whether we
11752 * have active connectors/encoders. */
11753 intel_crtc_update_dpms(&crtc->base);
11754
11755 if (crtc->active != crtc->base.enabled) {
11756 struct intel_encoder *encoder;
11757
11758 /* This can happen either due to bugs in the get_hw_state
11759 * functions or because the pipe is force-enabled due to the
11760 * pipe A quirk. */
11761 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11762 crtc->base.base.id,
11763 crtc->base.enabled ? "enabled" : "disabled",
11764 crtc->active ? "enabled" : "disabled");
11765
11766 crtc->base.enabled = crtc->active;
11767
11768 /* Because we only establish the connector -> encoder ->
11769 * crtc links if something is active, this means the
11770 * crtc is now deactivated. Break the links. connector
11771 * -> encoder links are only establish when things are
11772 * actually up, hence no need to break them. */
11773 WARN_ON(crtc->active);
11774
11775 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11776 WARN_ON(encoder->connectors_active);
11777 encoder->base.crtc = NULL;
11778 }
11779 }
4cc31489
DV
11780 if (crtc->active) {
11781 /*
11782 * We start out with underrun reporting disabled to avoid races.
11783 * For correct bookkeeping mark this on active crtcs.
11784 *
11785 * No protection against concurrent access is required - at
11786 * worst a fifo underrun happens which also sets this to false.
11787 */
11788 crtc->cpu_fifo_underrun_disabled = true;
11789 crtc->pch_fifo_underrun_disabled = true;
11790 }
24929352
DV
11791}
11792
11793static void intel_sanitize_encoder(struct intel_encoder *encoder)
11794{
11795 struct intel_connector *connector;
11796 struct drm_device *dev = encoder->base.dev;
11797
11798 /* We need to check both for a crtc link (meaning that the
11799 * encoder is active and trying to read from a pipe) and the
11800 * pipe itself being active. */
11801 bool has_active_crtc = encoder->base.crtc &&
11802 to_intel_crtc(encoder->base.crtc)->active;
11803
11804 if (encoder->connectors_active && !has_active_crtc) {
11805 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11806 encoder->base.base.id,
11807 drm_get_encoder_name(&encoder->base));
11808
11809 /* Connector is active, but has no active pipe. This is
11810 * fallout from our resume register restoring. Disable
11811 * the encoder manually again. */
11812 if (encoder->base.crtc) {
11813 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11814 encoder->base.base.id,
11815 drm_get_encoder_name(&encoder->base));
11816 encoder->disable(encoder);
11817 }
11818
11819 /* Inconsistent output/port/pipe state happens presumably due to
11820 * a bug in one of the get_hw_state functions. Or someplace else
11821 * in our code, like the register restore mess on resume. Clamp
11822 * things to off as a safer default. */
11823 list_for_each_entry(connector,
11824 &dev->mode_config.connector_list,
11825 base.head) {
11826 if (connector->encoder != encoder)
11827 continue;
11828
11829 intel_connector_break_all_links(connector);
11830 }
11831 }
11832 /* Enabled encoders without active connectors will be fixed in
11833 * the crtc fixup. */
11834}
11835
04098753 11836void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11837{
11838 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11839 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11840
04098753
ID
11841 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11842 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11843 i915_disable_vga(dev);
11844 }
11845}
11846
11847void i915_redisable_vga(struct drm_device *dev)
11848{
11849 struct drm_i915_private *dev_priv = dev->dev_private;
11850
8dc8a27c
PZ
11851 /* This function can be called both from intel_modeset_setup_hw_state or
11852 * at a very early point in our resume sequence, where the power well
11853 * structures are not yet restored. Since this function is at a very
11854 * paranoid "someone might have enabled VGA while we were not looking"
11855 * level, just check if the power well is enabled instead of trying to
11856 * follow the "don't touch the power well if we don't need it" policy
11857 * the rest of the driver uses. */
04098753 11858 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11859 return;
11860
04098753 11861 i915_redisable_vga_power_on(dev);
0fde901f
KM
11862}
11863
98ec7739
VS
11864static bool primary_get_hw_state(struct intel_crtc *crtc)
11865{
11866 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11867
11868 if (!crtc->active)
11869 return false;
11870
11871 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11872}
11873
30e984df 11874static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11875{
11876 struct drm_i915_private *dev_priv = dev->dev_private;
11877 enum pipe pipe;
24929352
DV
11878 struct intel_crtc *crtc;
11879 struct intel_encoder *encoder;
11880 struct intel_connector *connector;
5358901f 11881 int i;
24929352 11882
d3fcc808 11883 for_each_intel_crtc(dev, crtc) {
88adfff1 11884 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11885
9953599b
DV
11886 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11887
0e8ffe1b
DV
11888 crtc->active = dev_priv->display.get_pipe_config(crtc,
11889 &crtc->config);
24929352
DV
11890
11891 crtc->base.enabled = crtc->active;
98ec7739 11892 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
11893
11894 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11895 crtc->base.base.id,
11896 crtc->active ? "enabled" : "disabled");
11897 }
11898
5358901f 11899 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11900 if (HAS_DDI(dev))
6441ab5f
PZ
11901 intel_ddi_setup_hw_pll_state(dev);
11902
5358901f
DV
11903 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11904 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11905
11906 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11907 pll->active = 0;
d3fcc808 11908 for_each_intel_crtc(dev, crtc) {
5358901f
DV
11909 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11910 pll->active++;
11911 }
11912 pll->refcount = pll->active;
11913
35c95375
DV
11914 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11915 pll->name, pll->refcount, pll->on);
5358901f
DV
11916 }
11917
24929352
DV
11918 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11919 base.head) {
11920 pipe = 0;
11921
11922 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11923 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11924 encoder->base.crtc = &crtc->base;
1d37b689 11925 encoder->get_config(encoder, &crtc->config);
24929352
DV
11926 } else {
11927 encoder->base.crtc = NULL;
11928 }
11929
11930 encoder->connectors_active = false;
6f2bcceb 11931 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11932 encoder->base.base.id,
11933 drm_get_encoder_name(&encoder->base),
11934 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11935 pipe_name(pipe));
24929352
DV
11936 }
11937
11938 list_for_each_entry(connector, &dev->mode_config.connector_list,
11939 base.head) {
11940 if (connector->get_hw_state(connector)) {
11941 connector->base.dpms = DRM_MODE_DPMS_ON;
11942 connector->encoder->connectors_active = true;
11943 connector->base.encoder = &connector->encoder->base;
11944 } else {
11945 connector->base.dpms = DRM_MODE_DPMS_OFF;
11946 connector->base.encoder = NULL;
11947 }
11948 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11949 connector->base.base.id,
11950 drm_get_connector_name(&connector->base),
11951 connector->base.encoder ? "enabled" : "disabled");
11952 }
30e984df
DV
11953}
11954
11955/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11956 * and i915 state tracking structures. */
11957void intel_modeset_setup_hw_state(struct drm_device *dev,
11958 bool force_restore)
11959{
11960 struct drm_i915_private *dev_priv = dev->dev_private;
11961 enum pipe pipe;
30e984df
DV
11962 struct intel_crtc *crtc;
11963 struct intel_encoder *encoder;
35c95375 11964 int i;
30e984df
DV
11965
11966 intel_modeset_readout_hw_state(dev);
24929352 11967
babea61d
JB
11968 /*
11969 * Now that we have the config, copy it to each CRTC struct
11970 * Note that this could go away if we move to using crtc_config
11971 * checking everywhere.
11972 */
d3fcc808 11973 for_each_intel_crtc(dev, crtc) {
d330a953 11974 if (crtc->active && i915.fastboot) {
f6a83288 11975 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11976 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11977 crtc->base.base.id);
11978 drm_mode_debug_printmodeline(&crtc->base.mode);
11979 }
11980 }
11981
24929352
DV
11982 /* HW state is read out, now we need to sanitize this mess. */
11983 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11984 base.head) {
11985 intel_sanitize_encoder(encoder);
11986 }
11987
11988 for_each_pipe(pipe) {
11989 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11990 intel_sanitize_crtc(crtc);
c0b03411 11991 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11992 }
9a935856 11993
35c95375
DV
11994 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11995 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11996
11997 if (!pll->on || pll->active)
11998 continue;
11999
12000 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12001
12002 pll->disable(dev_priv, pll);
12003 pll->on = false;
12004 }
12005
96f90c54 12006 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
12007 ilk_wm_get_hw_state(dev);
12008
45e2b5f6 12009 if (force_restore) {
7d0bc1ea
VS
12010 i915_redisable_vga(dev);
12011
f30da187
DV
12012 /*
12013 * We need to use raw interfaces for restoring state to avoid
12014 * checking (bogus) intermediate states.
12015 */
45e2b5f6 12016 for_each_pipe(pipe) {
b5644d05
JB
12017 struct drm_crtc *crtc =
12018 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
12019
12020 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 12021 crtc->primary->fb);
45e2b5f6
DV
12022 }
12023 } else {
12024 intel_modeset_update_staged_output_state(dev);
12025 }
8af6cf88
DV
12026
12027 intel_modeset_check_state(dev);
2c7111db
CW
12028}
12029
12030void intel_modeset_gem_init(struct drm_device *dev)
12031{
484b41dd
JB
12032 struct drm_crtc *c;
12033 struct intel_framebuffer *fb;
12034
ae48434c
ID
12035 mutex_lock(&dev->struct_mutex);
12036 intel_init_gt_powersave(dev);
12037 mutex_unlock(&dev->struct_mutex);
12038
1833b134 12039 intel_modeset_init_hw(dev);
02e792fb
DV
12040
12041 intel_setup_overlay(dev);
484b41dd
JB
12042
12043 /*
12044 * Make sure any fbs we allocated at startup are properly
12045 * pinned & fenced. When we do the allocation it's too early
12046 * for this.
12047 */
12048 mutex_lock(&dev->struct_mutex);
70e1e0ec 12049 for_each_crtc(dev, c) {
66e514c1 12050 if (!c->primary->fb)
484b41dd
JB
12051 continue;
12052
66e514c1 12053 fb = to_intel_framebuffer(c->primary->fb);
484b41dd
JB
12054 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12055 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12056 to_intel_crtc(c)->pipe);
66e514c1
DA
12057 drm_framebuffer_unreference(c->primary->fb);
12058 c->primary->fb = NULL;
484b41dd
JB
12059 }
12060 }
12061 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12062}
12063
4932e2c3
ID
12064void intel_connector_unregister(struct intel_connector *intel_connector)
12065{
12066 struct drm_connector *connector = &intel_connector->base;
12067
12068 intel_panel_destroy_backlight(connector);
12069 drm_sysfs_connector_remove(connector);
12070}
12071
79e53945
JB
12072void intel_modeset_cleanup(struct drm_device *dev)
12073{
652c393a
JB
12074 struct drm_i915_private *dev_priv = dev->dev_private;
12075 struct drm_crtc *crtc;
d9255d57 12076 struct drm_connector *connector;
652c393a 12077
fd0c0642
DV
12078 /*
12079 * Interrupts and polling as the first thing to avoid creating havoc.
12080 * Too much stuff here (turning of rps, connectors, ...) would
12081 * experience fancy races otherwise.
12082 */
12083 drm_irq_uninstall(dev);
12084 cancel_work_sync(&dev_priv->hotplug_work);
12085 /*
12086 * Due to the hpd irq storm handling the hotplug work can re-arm the
12087 * poll handlers. Hence disable polling after hpd handling is shut down.
12088 */
f87ea761 12089 drm_kms_helper_poll_fini(dev);
fd0c0642 12090
652c393a
JB
12091 mutex_lock(&dev->struct_mutex);
12092
723bfd70
JB
12093 intel_unregister_dsm_handler();
12094
70e1e0ec 12095 for_each_crtc(dev, crtc) {
652c393a 12096 /* Skip inactive CRTCs */
f4510a27 12097 if (!crtc->primary->fb)
652c393a
JB
12098 continue;
12099
3dec0095 12100 intel_increase_pllclock(crtc);
652c393a
JB
12101 }
12102
973d04f9 12103 intel_disable_fbc(dev);
e70236a8 12104
8090c6b9 12105 intel_disable_gt_powersave(dev);
0cdab21f 12106
930ebb46
DV
12107 ironlake_teardown_rc6(dev);
12108
69341a5e
KH
12109 mutex_unlock(&dev->struct_mutex);
12110
1630fe75
CW
12111 /* flush any delayed tasks or pending work */
12112 flush_scheduled_work();
12113
db31af1d
JN
12114 /* destroy the backlight and sysfs files before encoders/connectors */
12115 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
12116 struct intel_connector *intel_connector;
12117
12118 intel_connector = to_intel_connector(connector);
12119 intel_connector->unregister(intel_connector);
db31af1d 12120 }
d9255d57 12121
79e53945 12122 drm_mode_config_cleanup(dev);
4d7bb011
DV
12123
12124 intel_cleanup_overlay(dev);
ae48434c
ID
12125
12126 mutex_lock(&dev->struct_mutex);
12127 intel_cleanup_gt_powersave(dev);
12128 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12129}
12130
f1c79df3
ZW
12131/*
12132 * Return which encoder is currently attached for connector.
12133 */
df0e9248 12134struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 12135{
df0e9248
CW
12136 return &intel_attached_encoder(connector)->base;
12137}
f1c79df3 12138
df0e9248
CW
12139void intel_connector_attach_encoder(struct intel_connector *connector,
12140 struct intel_encoder *encoder)
12141{
12142 connector->encoder = encoder;
12143 drm_mode_connector_attach_encoder(&connector->base,
12144 &encoder->base);
79e53945 12145}
28d52043
DA
12146
12147/*
12148 * set vga decode state - true == enable VGA decode
12149 */
12150int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12151{
12152 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 12153 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
12154 u16 gmch_ctrl;
12155
75fa041d
CW
12156 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12157 DRM_ERROR("failed to read control word\n");
12158 return -EIO;
12159 }
12160
c0cc8a55
CW
12161 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12162 return 0;
12163
28d52043
DA
12164 if (state)
12165 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12166 else
12167 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
12168
12169 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12170 DRM_ERROR("failed to write control word\n");
12171 return -EIO;
12172 }
12173
28d52043
DA
12174 return 0;
12175}
c4a1d9e4 12176
c4a1d9e4 12177struct intel_display_error_state {
ff57f1b0
PZ
12178
12179 u32 power_well_driver;
12180
63b66e5b
CW
12181 int num_transcoders;
12182
c4a1d9e4
CW
12183 struct intel_cursor_error_state {
12184 u32 control;
12185 u32 position;
12186 u32 base;
12187 u32 size;
52331309 12188 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
12189
12190 struct intel_pipe_error_state {
ddf9c536 12191 bool power_domain_on;
c4a1d9e4 12192 u32 source;
f301b1e1 12193 u32 stat;
52331309 12194 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
12195
12196 struct intel_plane_error_state {
12197 u32 control;
12198 u32 stride;
12199 u32 size;
12200 u32 pos;
12201 u32 addr;
12202 u32 surface;
12203 u32 tile_offset;
52331309 12204 } plane[I915_MAX_PIPES];
63b66e5b
CW
12205
12206 struct intel_transcoder_error_state {
ddf9c536 12207 bool power_domain_on;
63b66e5b
CW
12208 enum transcoder cpu_transcoder;
12209
12210 u32 conf;
12211
12212 u32 htotal;
12213 u32 hblank;
12214 u32 hsync;
12215 u32 vtotal;
12216 u32 vblank;
12217 u32 vsync;
12218 } transcoder[4];
c4a1d9e4
CW
12219};
12220
12221struct intel_display_error_state *
12222intel_display_capture_error_state(struct drm_device *dev)
12223{
fbee40df 12224 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 12225 struct intel_display_error_state *error;
63b66e5b
CW
12226 int transcoders[] = {
12227 TRANSCODER_A,
12228 TRANSCODER_B,
12229 TRANSCODER_C,
12230 TRANSCODER_EDP,
12231 };
c4a1d9e4
CW
12232 int i;
12233
63b66e5b
CW
12234 if (INTEL_INFO(dev)->num_pipes == 0)
12235 return NULL;
12236
9d1cb914 12237 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
12238 if (error == NULL)
12239 return NULL;
12240
190be112 12241 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
12242 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12243
52331309 12244 for_each_pipe(i) {
ddf9c536 12245 error->pipe[i].power_domain_on =
da7e29bd
ID
12246 intel_display_power_enabled_sw(dev_priv,
12247 POWER_DOMAIN_PIPE(i));
ddf9c536 12248 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
12249 continue;
12250
a18c4c3d
PZ
12251 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12252 error->cursor[i].control = I915_READ(CURCNTR(i));
12253 error->cursor[i].position = I915_READ(CURPOS(i));
12254 error->cursor[i].base = I915_READ(CURBASE(i));
12255 } else {
12256 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12257 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12258 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12259 }
c4a1d9e4
CW
12260
12261 error->plane[i].control = I915_READ(DSPCNTR(i));
12262 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 12263 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 12264 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
12265 error->plane[i].pos = I915_READ(DSPPOS(i));
12266 }
ca291363
PZ
12267 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12268 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
12269 if (INTEL_INFO(dev)->gen >= 4) {
12270 error->plane[i].surface = I915_READ(DSPSURF(i));
12271 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12272 }
12273
c4a1d9e4 12274 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1
ID
12275
12276 if (!HAS_PCH_SPLIT(dev))
12277 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
12278 }
12279
12280 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12281 if (HAS_DDI(dev_priv->dev))
12282 error->num_transcoders++; /* Account for eDP. */
12283
12284 for (i = 0; i < error->num_transcoders; i++) {
12285 enum transcoder cpu_transcoder = transcoders[i];
12286
ddf9c536 12287 error->transcoder[i].power_domain_on =
da7e29bd 12288 intel_display_power_enabled_sw(dev_priv,
38cc1daf 12289 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 12290 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
12291 continue;
12292
63b66e5b
CW
12293 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12294
12295 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12296 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12297 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12298 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12299 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12300 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12301 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
12302 }
12303
12304 return error;
12305}
12306
edc3d884
MK
12307#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12308
c4a1d9e4 12309void
edc3d884 12310intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
12311 struct drm_device *dev,
12312 struct intel_display_error_state *error)
12313{
12314 int i;
12315
63b66e5b
CW
12316 if (!error)
12317 return;
12318
edc3d884 12319 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 12320 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 12321 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 12322 error->power_well_driver);
52331309 12323 for_each_pipe(i) {
edc3d884 12324 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
12325 err_printf(m, " Power: %s\n",
12326 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 12327 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 12328 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
12329
12330 err_printf(m, "Plane [%d]:\n", i);
12331 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12332 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 12333 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
12334 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12335 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 12336 }
4b71a570 12337 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 12338 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 12339 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
12340 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12341 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
12342 }
12343
edc3d884
MK
12344 err_printf(m, "Cursor [%d]:\n", i);
12345 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12346 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12347 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 12348 }
63b66e5b
CW
12349
12350 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 12351 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 12352 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
12353 err_printf(m, " Power: %s\n",
12354 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
12355 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12356 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12357 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12358 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12359 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12360 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12361 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12362 }
c4a1d9e4 12363}