]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915/chv: Turn off dclkp after the PLL has been disabled
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
ef9348c8
CML
44#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
3dec0095 47static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 48static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 49
f1f644dc
JB
50static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
18442d08
VS
52static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
f1f644dc 54
e7457a9a
DL
55static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
57static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
5b18e57c
DV
61static void intel_dp_set_m_n(struct intel_crtc *crtc);
62static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
63static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab
DV
64static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
65 struct intel_link_m_n *m_n);
66static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
67static void haswell_set_pipeconf(struct drm_crtc *crtc);
68static void intel_set_pipe_csc(struct drm_crtc *crtc);
bdd4b6a6 69static void vlv_prepare_pll(struct intel_crtc *crtc);
e7457a9a 70
79e53945 71typedef struct {
0206e353 72 int min, max;
79e53945
JB
73} intel_range_t;
74
75typedef struct {
0206e353
AJ
76 int dot_limit;
77 int p2_slow, p2_fast;
79e53945
JB
78} intel_p2_t;
79
d4906093
ML
80typedef struct intel_limit intel_limit_t;
81struct intel_limit {
0206e353
AJ
82 intel_range_t dot, vco, n, m, m1, m2, p, p1;
83 intel_p2_t p2;
d4906093 84};
79e53945 85
d2acd215
DV
86int
87intel_pch_rawclk(struct drm_device *dev)
88{
89 struct drm_i915_private *dev_priv = dev->dev_private;
90
91 WARN_ON(!HAS_PCH_SPLIT(dev));
92
93 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
94}
95
021357ac
CW
96static inline u32 /* units of 100MHz */
97intel_fdi_link_freq(struct drm_device *dev)
98{
8b99e68c
CW
99 if (IS_GEN5(dev)) {
100 struct drm_i915_private *dev_priv = dev->dev_private;
101 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
102 } else
103 return 27;
021357ac
CW
104}
105
5d536e28 106static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 107 .dot = { .min = 25000, .max = 350000 },
9c333719 108 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 109 .n = { .min = 2, .max = 16 },
0206e353
AJ
110 .m = { .min = 96, .max = 140 },
111 .m1 = { .min = 18, .max = 26 },
112 .m2 = { .min = 6, .max = 16 },
113 .p = { .min = 4, .max = 128 },
114 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
115 .p2 = { .dot_limit = 165000,
116 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
117};
118
5d536e28
DV
119static const intel_limit_t intel_limits_i8xx_dvo = {
120 .dot = { .min = 25000, .max = 350000 },
9c333719 121 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 122 .n = { .min = 2, .max = 16 },
5d536e28
DV
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 4 },
130};
131
e4b36699 132static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 133 .dot = { .min = 25000, .max = 350000 },
9c333719 134 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 135 .n = { .min = 2, .max = 16 },
0206e353
AJ
136 .m = { .min = 96, .max = 140 },
137 .m1 = { .min = 18, .max = 26 },
138 .m2 = { .min = 6, .max = 16 },
139 .p = { .min = 4, .max = 128 },
140 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
141 .p2 = { .dot_limit = 165000,
142 .p2_slow = 14, .p2_fast = 7 },
e4b36699 143};
273e27ca 144
e4b36699 145static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
146 .dot = { .min = 20000, .max = 400000 },
147 .vco = { .min = 1400000, .max = 2800000 },
148 .n = { .min = 1, .max = 6 },
149 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
150 .m1 = { .min = 8, .max = 18 },
151 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
152 .p = { .min = 5, .max = 80 },
153 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
154 .p2 = { .dot_limit = 200000,
155 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
163 .m1 = { .min = 8, .max = 18 },
164 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
169};
170
273e27ca 171
e4b36699 172static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
173 .dot = { .min = 25000, .max = 270000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 17, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 10, .max = 30 },
180 .p1 = { .min = 1, .max = 3},
181 .p2 = { .dot_limit = 270000,
182 .p2_slow = 10,
183 .p2_fast = 10
044c7c41 184 },
e4b36699
KP
185};
186
187static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
188 .dot = { .min = 22000, .max = 400000 },
189 .vco = { .min = 1750000, .max = 3500000},
190 .n = { .min = 1, .max = 4 },
191 .m = { .min = 104, .max = 138 },
192 .m1 = { .min = 16, .max = 23 },
193 .m2 = { .min = 5, .max = 11 },
194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8},
196 .p2 = { .dot_limit = 165000,
197 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
198};
199
200static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
201 .dot = { .min = 20000, .max = 115000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 28, .max = 112 },
208 .p1 = { .min = 2, .max = 8 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 14, .p2_fast = 14
044c7c41 211 },
e4b36699
KP
212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
044c7c41 225 },
e4b36699
KP
226};
227
f2b115e6 228static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
229 .dot = { .min = 20000, .max = 400000},
230 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 231 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
273e27ca 234 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
235 .m1 = { .min = 0, .max = 0 },
236 .m2 = { .min = 0, .max = 254 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
239 .p2 = { .dot_limit = 200000,
240 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
241};
242
f2b115e6 243static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
244 .dot = { .min = 20000, .max = 400000 },
245 .vco = { .min = 1700000, .max = 3500000 },
246 .n = { .min = 3, .max = 6 },
247 .m = { .min = 2, .max = 256 },
248 .m1 = { .min = 0, .max = 0 },
249 .m2 = { .min = 0, .max = 254 },
250 .p = { .min = 7, .max = 112 },
251 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
252 .p2 = { .dot_limit = 112000,
253 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
254};
255
273e27ca
EA
256/* Ironlake / Sandybridge
257 *
258 * We calculate clock using (register_value + 2) for N/M1/M2, so here
259 * the range value for them is (actual_value - 2).
260 */
b91ad0ec 261static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
262 .dot = { .min = 25000, .max = 350000 },
263 .vco = { .min = 1760000, .max = 3510000 },
264 .n = { .min = 1, .max = 5 },
265 .m = { .min = 79, .max = 127 },
266 .m1 = { .min = 12, .max = 22 },
267 .m2 = { .min = 5, .max = 9 },
268 .p = { .min = 5, .max = 80 },
269 .p1 = { .min = 1, .max = 8 },
270 .p2 = { .dot_limit = 225000,
271 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
272};
273
b91ad0ec 274static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
275 .dot = { .min = 25000, .max = 350000 },
276 .vco = { .min = 1760000, .max = 3510000 },
277 .n = { .min = 1, .max = 3 },
278 .m = { .min = 79, .max = 118 },
279 .m1 = { .min = 12, .max = 22 },
280 .m2 = { .min = 5, .max = 9 },
281 .p = { .min = 28, .max = 112 },
282 .p1 = { .min = 2, .max = 8 },
283 .p2 = { .dot_limit = 225000,
284 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
285};
286
287static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 3 },
291 .m = { .min = 79, .max = 127 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 14, .max = 56 },
295 .p1 = { .min = 2, .max = 8 },
296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
298};
299
273e27ca 300/* LVDS 100mhz refclk limits. */
b91ad0ec 301static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 2 },
305 .m = { .min = 79, .max = 126 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 28, .max = 112 },
0206e353 309 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
312};
313
314static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 3 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 14, .max = 42 },
0206e353 322 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
325};
326
dc730512 327static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
328 /*
329 * These are the data rate limits (measured in fast clocks)
330 * since those are the strictest limits we have. The fast
331 * clock and actual rate limits are more relaxed, so checking
332 * them would make no difference.
333 */
334 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 335 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 336 .n = { .min = 1, .max = 7 },
a0c4da24
JB
337 .m1 = { .min = 2, .max = 3 },
338 .m2 = { .min = 11, .max = 156 },
b99ab663 339 .p1 = { .min = 2, .max = 3 },
5fdc9c49 340 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
341};
342
ef9348c8
CML
343static const intel_limit_t intel_limits_chv = {
344 /*
345 * These are the data rate limits (measured in fast clocks)
346 * since those are the strictest limits we have. The fast
347 * clock and actual rate limits are more relaxed, so checking
348 * them would make no difference.
349 */
350 .dot = { .min = 25000 * 5, .max = 540000 * 5},
351 .vco = { .min = 4860000, .max = 6700000 },
352 .n = { .min = 1, .max = 1 },
353 .m1 = { .min = 2, .max = 2 },
354 .m2 = { .min = 24 << 22, .max = 175 << 22 },
355 .p1 = { .min = 2, .max = 4 },
356 .p2 = { .p2_slow = 1, .p2_fast = 14 },
357};
358
6b4bf1c4
VS
359static void vlv_clock(int refclk, intel_clock_t *clock)
360{
361 clock->m = clock->m1 * clock->m2;
362 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
363 if (WARN_ON(clock->n == 0 || clock->p == 0))
364 return;
fb03ac01
VS
365 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
366 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
367}
368
e0638cdf
PZ
369/**
370 * Returns whether any output on the specified pipe is of the specified type
371 */
372static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
373{
374 struct drm_device *dev = crtc->dev;
375 struct intel_encoder *encoder;
376
377 for_each_encoder_on_crtc(dev, crtc, encoder)
378 if (encoder->type == type)
379 return true;
380
381 return false;
382}
383
1b894b59
CW
384static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
385 int refclk)
2c07245f 386{
b91ad0ec 387 struct drm_device *dev = crtc->dev;
2c07245f 388 const intel_limit_t *limit;
b91ad0ec
ZW
389
390 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 391 if (intel_is_dual_link_lvds(dev)) {
1b894b59 392 if (refclk == 100000)
b91ad0ec
ZW
393 limit = &intel_limits_ironlake_dual_lvds_100m;
394 else
395 limit = &intel_limits_ironlake_dual_lvds;
396 } else {
1b894b59 397 if (refclk == 100000)
b91ad0ec
ZW
398 limit = &intel_limits_ironlake_single_lvds_100m;
399 else
400 limit = &intel_limits_ironlake_single_lvds;
401 }
c6bb3538 402 } else
b91ad0ec 403 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
404
405 return limit;
406}
407
044c7c41
ML
408static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
409{
410 struct drm_device *dev = crtc->dev;
044c7c41
ML
411 const intel_limit_t *limit;
412
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 414 if (intel_is_dual_link_lvds(dev))
e4b36699 415 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 416 else
e4b36699 417 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
418 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
419 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 420 limit = &intel_limits_g4x_hdmi;
044c7c41 421 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 422 limit = &intel_limits_g4x_sdvo;
044c7c41 423 } else /* The option is for other outputs */
e4b36699 424 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
425
426 return limit;
427}
428
1b894b59 429static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
430{
431 struct drm_device *dev = crtc->dev;
432 const intel_limit_t *limit;
433
bad720ff 434 if (HAS_PCH_SPLIT(dev))
1b894b59 435 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 436 else if (IS_G4X(dev)) {
044c7c41 437 limit = intel_g4x_limit(crtc);
f2b115e6 438 } else if (IS_PINEVIEW(dev)) {
2177832f 439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 440 limit = &intel_limits_pineview_lvds;
2177832f 441 else
f2b115e6 442 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
443 } else if (IS_CHERRYVIEW(dev)) {
444 limit = &intel_limits_chv;
a0c4da24 445 } else if (IS_VALLEYVIEW(dev)) {
dc730512 446 limit = &intel_limits_vlv;
a6c45cf0
CW
447 } else if (!IS_GEN2(dev)) {
448 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
449 limit = &intel_limits_i9xx_lvds;
450 else
451 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
452 } else {
453 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 454 limit = &intel_limits_i8xx_lvds;
5d536e28 455 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 456 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
457 else
458 limit = &intel_limits_i8xx_dac;
79e53945
JB
459 }
460 return limit;
461}
462
f2b115e6
AJ
463/* m1 is reserved as 0 in Pineview, n is a ring counter */
464static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 465{
2177832f
SL
466 clock->m = clock->m2 + 2;
467 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
468 if (WARN_ON(clock->n == 0 || clock->p == 0))
469 return;
fb03ac01
VS
470 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
471 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
472}
473
7429e9d4
DV
474static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
475{
476 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
477}
478
ac58c3f0 479static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 480{
7429e9d4 481 clock->m = i9xx_dpll_compute_m(clock);
79e53945 482 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
483 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
484 return;
fb03ac01
VS
485 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
486 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
487}
488
ef9348c8
CML
489static void chv_clock(int refclk, intel_clock_t *clock)
490{
491 clock->m = clock->m1 * clock->m2;
492 clock->p = clock->p1 * clock->p2;
493 if (WARN_ON(clock->n == 0 || clock->p == 0))
494 return;
495 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
496 clock->n << 22);
497 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
498}
499
7c04d1d9 500#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
501/**
502 * Returns whether the given set of divisors are valid for a given refclk with
503 * the given connectors.
504 */
505
1b894b59
CW
506static bool intel_PLL_is_valid(struct drm_device *dev,
507 const intel_limit_t *limit,
508 const intel_clock_t *clock)
79e53945 509{
f01b7962
VS
510 if (clock->n < limit->n.min || limit->n.max < clock->n)
511 INTELPllInvalid("n out of range\n");
79e53945 512 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 513 INTELPllInvalid("p1 out of range\n");
79e53945 514 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 515 INTELPllInvalid("m2 out of range\n");
79e53945 516 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 517 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
518
519 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
520 if (clock->m1 <= clock->m2)
521 INTELPllInvalid("m1 <= m2\n");
522
523 if (!IS_VALLEYVIEW(dev)) {
524 if (clock->p < limit->p.min || limit->p.max < clock->p)
525 INTELPllInvalid("p out of range\n");
526 if (clock->m < limit->m.min || limit->m.max < clock->m)
527 INTELPllInvalid("m out of range\n");
528 }
529
79e53945 530 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 531 INTELPllInvalid("vco out of range\n");
79e53945
JB
532 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
533 * connector, etc., rather than just a single range.
534 */
535 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 536 INTELPllInvalid("dot out of range\n");
79e53945
JB
537
538 return true;
539}
540
d4906093 541static bool
ee9300bb 542i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
543 int target, int refclk, intel_clock_t *match_clock,
544 intel_clock_t *best_clock)
79e53945
JB
545{
546 struct drm_device *dev = crtc->dev;
79e53945 547 intel_clock_t clock;
79e53945
JB
548 int err = target;
549
a210b028 550 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 551 /*
a210b028
DV
552 * For LVDS just rely on its current settings for dual-channel.
553 * We haven't figured out how to reliably set up different
554 * single/dual channel state, if we even can.
79e53945 555 */
1974cad0 556 if (intel_is_dual_link_lvds(dev))
79e53945
JB
557 clock.p2 = limit->p2.p2_fast;
558 else
559 clock.p2 = limit->p2.p2_slow;
560 } else {
561 if (target < limit->p2.dot_limit)
562 clock.p2 = limit->p2.p2_slow;
563 else
564 clock.p2 = limit->p2.p2_fast;
565 }
566
0206e353 567 memset(best_clock, 0, sizeof(*best_clock));
79e53945 568
42158660
ZY
569 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
570 clock.m1++) {
571 for (clock.m2 = limit->m2.min;
572 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 573 if (clock.m2 >= clock.m1)
42158660
ZY
574 break;
575 for (clock.n = limit->n.min;
576 clock.n <= limit->n.max; clock.n++) {
577 for (clock.p1 = limit->p1.min;
578 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
579 int this_err;
580
ac58c3f0
DV
581 i9xx_clock(refclk, &clock);
582 if (!intel_PLL_is_valid(dev, limit,
583 &clock))
584 continue;
585 if (match_clock &&
586 clock.p != match_clock->p)
587 continue;
588
589 this_err = abs(clock.dot - target);
590 if (this_err < err) {
591 *best_clock = clock;
592 err = this_err;
593 }
594 }
595 }
596 }
597 }
598
599 return (err != target);
600}
601
602static bool
ee9300bb
DV
603pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
79e53945
JB
606{
607 struct drm_device *dev = crtc->dev;
79e53945 608 intel_clock_t clock;
79e53945
JB
609 int err = target;
610
a210b028 611 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 612 /*
a210b028
DV
613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
79e53945 616 */
1974cad0 617 if (intel_is_dual_link_lvds(dev))
79e53945
JB
618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
0206e353 628 memset(best_clock, 0, sizeof(*best_clock));
79e53945 629
42158660
ZY
630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
638 int this_err;
639
ac58c3f0 640 pineview_clock(refclk, &clock);
1b894b59
CW
641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
79e53945 643 continue;
cec2f356
SP
644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
79e53945
JB
647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
d4906093 661static bool
ee9300bb
DV
662g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
d4906093
ML
665{
666 struct drm_device *dev = crtc->dev;
d4906093
ML
667 intel_clock_t clock;
668 int max_n;
669 bool found;
6ba770dc
AJ
670 /* approximately equals target * 0.00585 */
671 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
672 found = false;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 675 if (intel_is_dual_link_lvds(dev))
d4906093
ML
676 clock.p2 = limit->p2.p2_fast;
677 else
678 clock.p2 = limit->p2.p2_slow;
679 } else {
680 if (target < limit->p2.dot_limit)
681 clock.p2 = limit->p2.p2_slow;
682 else
683 clock.p2 = limit->p2.p2_fast;
684 }
685
686 memset(best_clock, 0, sizeof(*best_clock));
687 max_n = limit->n.max;
f77f13e2 688 /* based on hardware requirement, prefer smaller n to precision */
d4906093 689 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 690 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
691 for (clock.m1 = limit->m1.max;
692 clock.m1 >= limit->m1.min; clock.m1--) {
693 for (clock.m2 = limit->m2.max;
694 clock.m2 >= limit->m2.min; clock.m2--) {
695 for (clock.p1 = limit->p1.max;
696 clock.p1 >= limit->p1.min; clock.p1--) {
697 int this_err;
698
ac58c3f0 699 i9xx_clock(refclk, &clock);
1b894b59
CW
700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
d4906093 702 continue;
1b894b59
CW
703
704 this_err = abs(clock.dot - target);
d4906093
ML
705 if (this_err < err_most) {
706 *best_clock = clock;
707 err_most = this_err;
708 max_n = clock.n;
709 found = true;
710 }
711 }
712 }
713 }
714 }
2c07245f
ZW
715 return found;
716}
717
a0c4da24 718static bool
ee9300bb
DV
719vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
a0c4da24 722{
f01b7962 723 struct drm_device *dev = crtc->dev;
6b4bf1c4 724 intel_clock_t clock;
69e4f900 725 unsigned int bestppm = 1000000;
27e639bf
VS
726 /* min update 19.2 MHz */
727 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 728 bool found = false;
a0c4da24 729
6b4bf1c4
VS
730 target *= 5; /* fast clock */
731
732 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
733
734 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 735 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 736 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 737 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 738 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 739 clock.p = clock.p1 * clock.p2;
a0c4da24 740 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 741 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
742 unsigned int ppm, diff;
743
6b4bf1c4
VS
744 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
745 refclk * clock.m1);
746
747 vlv_clock(refclk, &clock);
43b0ac53 748
f01b7962
VS
749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
43b0ac53
VS
751 continue;
752
6b4bf1c4
VS
753 diff = abs(clock.dot - target);
754 ppm = div_u64(1000000ULL * diff, target);
755
756 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 757 bestppm = 0;
6b4bf1c4 758 *best_clock = clock;
49e497ef 759 found = true;
43b0ac53 760 }
6b4bf1c4 761
c686122c 762 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 763 bestppm = ppm;
6b4bf1c4 764 *best_clock = clock;
49e497ef 765 found = true;
a0c4da24
JB
766 }
767 }
768 }
769 }
770 }
a0c4da24 771
49e497ef 772 return found;
a0c4da24 773}
a4fc5ed6 774
ef9348c8
CML
775static bool
776chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
779{
780 struct drm_device *dev = crtc->dev;
781 intel_clock_t clock;
782 uint64_t m2;
783 int found = false;
784
785 memset(best_clock, 0, sizeof(*best_clock));
786
787 /*
788 * Based on hardware doc, the n always set to 1, and m1 always
789 * set to 2. If requires to support 200Mhz refclk, we need to
790 * revisit this because n may not 1 anymore.
791 */
792 clock.n = 1, clock.m1 = 2;
793 target *= 5; /* fast clock */
794
795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
796 for (clock.p2 = limit->p2.p2_fast;
797 clock.p2 >= limit->p2.p2_slow;
798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
799
800 clock.p = clock.p1 * clock.p2;
801
802 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
803 clock.n) << 22, refclk * clock.m1);
804
805 if (m2 > INT_MAX/clock.m1)
806 continue;
807
808 clock.m2 = m2;
809
810 chv_clock(refclk, &clock);
811
812 if (!intel_PLL_is_valid(dev, limit, &clock))
813 continue;
814
815 /* based on hardware requirement, prefer bigger p
816 */
817 if (clock.p > best_clock->p) {
818 *best_clock = clock;
819 found = true;
820 }
821 }
822 }
823
824 return found;
825}
826
20ddf665
VS
827bool intel_crtc_active(struct drm_crtc *crtc)
828{
829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
830
831 /* Be paranoid as we can arrive here with only partial
832 * state retrieved from the hardware during setup.
833 *
241bfc38 834 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
835 * as Haswell has gained clock readout/fastboot support.
836 *
66e514c1 837 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
838 * properly reconstruct framebuffers.
839 */
f4510a27 840 return intel_crtc->active && crtc->primary->fb &&
241bfc38 841 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
842}
843
a5c961d1
PZ
844enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
845 enum pipe pipe)
846{
847 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
849
3b117c8f 850 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
851}
852
57e22f4a 853static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
854{
855 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 856 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
857
858 frame = I915_READ(frame_reg);
859
860 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
93937071 861 WARN(1, "vblank wait timed out\n");
a928d536
PZ
862}
863
9d0498a2
JB
864/**
865 * intel_wait_for_vblank - wait for vblank on a given pipe
866 * @dev: drm device
867 * @pipe: pipe to wait for
868 *
869 * Wait for vblank to occur on a given pipe. Needed for various bits of
870 * mode setting code.
871 */
872void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 873{
9d0498a2 874 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 875 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 876
57e22f4a
VS
877 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
878 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
879 return;
880 }
881
300387c0
CW
882 /* Clear existing vblank status. Note this will clear any other
883 * sticky status fields as well.
884 *
885 * This races with i915_driver_irq_handler() with the result
886 * that either function could miss a vblank event. Here it is not
887 * fatal, as we will either wait upon the next vblank interrupt or
888 * timeout. Generally speaking intel_wait_for_vblank() is only
889 * called during modeset at which time the GPU should be idle and
890 * should *not* be performing page flips and thus not waiting on
891 * vblanks...
892 * Currently, the result of us stealing a vblank from the irq
893 * handler is that a single frame will be skipped during swapbuffers.
894 */
895 I915_WRITE(pipestat_reg,
896 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
897
9d0498a2 898 /* Wait for vblank interrupt bit to set */
481b6af3
CW
899 if (wait_for(I915_READ(pipestat_reg) &
900 PIPE_VBLANK_INTERRUPT_STATUS,
901 50))
9d0498a2
JB
902 DRM_DEBUG_KMS("vblank wait timed out\n");
903}
904
fbf49ea2
VS
905static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
906{
907 struct drm_i915_private *dev_priv = dev->dev_private;
908 u32 reg = PIPEDSL(pipe);
909 u32 line1, line2;
910 u32 line_mask;
911
912 if (IS_GEN2(dev))
913 line_mask = DSL_LINEMASK_GEN2;
914 else
915 line_mask = DSL_LINEMASK_GEN3;
916
917 line1 = I915_READ(reg) & line_mask;
918 mdelay(5);
919 line2 = I915_READ(reg) & line_mask;
920
921 return line1 == line2;
922}
923
ab7ad7f6
KP
924/*
925 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
926 * @dev: drm device
927 * @pipe: pipe to wait for
928 *
929 * After disabling a pipe, we can't wait for vblank in the usual way,
930 * spinning on the vblank interrupt status bit, since we won't actually
931 * see an interrupt when the pipe is disabled.
932 *
ab7ad7f6
KP
933 * On Gen4 and above:
934 * wait for the pipe register state bit to turn off
935 *
936 * Otherwise:
937 * wait for the display line value to settle (it usually
938 * ends up stopping at the start of the next frame).
58e10eb9 939 *
9d0498a2 940 */
58e10eb9 941void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
942{
943 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
944 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
945 pipe);
ab7ad7f6
KP
946
947 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 948 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
949
950 /* Wait for the Pipe State to go off */
58e10eb9
CW
951 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
952 100))
284637d9 953 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 954 } else {
ab7ad7f6 955 /* Wait for the display line to settle */
fbf49ea2 956 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 957 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 958 }
79e53945
JB
959}
960
b0ea7d37
DL
961/*
962 * ibx_digital_port_connected - is the specified port connected?
963 * @dev_priv: i915 private structure
964 * @port: the port to test
965 *
966 * Returns true if @port is connected, false otherwise.
967 */
968bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
969 struct intel_digital_port *port)
970{
971 u32 bit;
972
c36346e3 973 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 974 switch (port->port) {
c36346e3
DL
975 case PORT_B:
976 bit = SDE_PORTB_HOTPLUG;
977 break;
978 case PORT_C:
979 bit = SDE_PORTC_HOTPLUG;
980 break;
981 case PORT_D:
982 bit = SDE_PORTD_HOTPLUG;
983 break;
984 default:
985 return true;
986 }
987 } else {
eba905b2 988 switch (port->port) {
c36346e3
DL
989 case PORT_B:
990 bit = SDE_PORTB_HOTPLUG_CPT;
991 break;
992 case PORT_C:
993 bit = SDE_PORTC_HOTPLUG_CPT;
994 break;
995 case PORT_D:
996 bit = SDE_PORTD_HOTPLUG_CPT;
997 break;
998 default:
999 return true;
1000 }
b0ea7d37
DL
1001 }
1002
1003 return I915_READ(SDEISR) & bit;
1004}
1005
b24e7179
JB
1006static const char *state_string(bool enabled)
1007{
1008 return enabled ? "on" : "off";
1009}
1010
1011/* Only for pre-ILK configs */
55607e8a
DV
1012void assert_pll(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
b24e7179
JB
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
1019 reg = DPLL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & DPLL_VCO_ENABLE);
1022 WARN(cur_state != state,
1023 "PLL state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
b24e7179 1026
23538ef1
JN
1027/* XXX: the dsi pll is shared between MIPI DSI ports */
1028static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1029{
1030 u32 val;
1031 bool cur_state;
1032
1033 mutex_lock(&dev_priv->dpio_lock);
1034 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1035 mutex_unlock(&dev_priv->dpio_lock);
1036
1037 cur_state = val & DSI_PLL_VCO_EN;
1038 WARN(cur_state != state,
1039 "DSI PLL state assertion failure (expected %s, current %s)\n",
1040 state_string(state), state_string(cur_state));
1041}
1042#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1043#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1044
55607e8a 1045struct intel_shared_dpll *
e2b78267
DV
1046intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1047{
1048 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1049
a43f6e0f 1050 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1051 return NULL;
1052
a43f6e0f 1053 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1054}
1055
040484af 1056/* For ILK+ */
55607e8a
DV
1057void assert_shared_dpll(struct drm_i915_private *dev_priv,
1058 struct intel_shared_dpll *pll,
1059 bool state)
040484af 1060{
040484af 1061 bool cur_state;
5358901f 1062 struct intel_dpll_hw_state hw_state;
040484af 1063
9d82aa17
ED
1064 if (HAS_PCH_LPT(dev_priv->dev)) {
1065 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1066 return;
1067 }
1068
92b27b08 1069 if (WARN (!pll,
46edb027 1070 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1071 return;
ee7b9f93 1072
5358901f 1073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1074 WARN(cur_state != state,
5358901f
DV
1075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
040484af 1077}
040484af
JB
1078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
ad80a810
PZ
1085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
040484af 1087
affa9354
PZ
1088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
ad80a810 1090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1091 val = I915_READ(reg);
ad80a810 1092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
040484af
JB
1098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
d63fa0dc
PZ
1112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
3d13ef2e 1129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1130 return;
1131
bf507ef7 1132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1133 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1134 return;
1135
040484af
JB
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
55607e8a
DV
1141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
040484af
JB
1143{
1144 int reg;
1145 u32 val;
55607e8a 1146 bool cur_state;
040484af
JB
1147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
55607e8a
DV
1150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
040484af
JB
1154}
1155
ea0760cf
JB
1156static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
1158{
1159 int pp_reg, lvds_reg;
1160 u32 val;
1161 enum pipe panel_pipe = PIPE_A;
0de3b485 1162 bool locked = true;
ea0760cf
JB
1163
1164 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1165 pp_reg = PCH_PP_CONTROL;
1166 lvds_reg = PCH_LVDS;
1167 } else {
1168 pp_reg = PP_CONTROL;
1169 lvds_reg = LVDS;
1170 }
1171
1172 val = I915_READ(pp_reg);
1173 if (!(val & PANEL_POWER_ON) ||
1174 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1175 locked = false;
1176
1177 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179
1180 WARN(panel_pipe == pipe && locked,
1181 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1182 pipe_name(pipe));
ea0760cf
JB
1183}
1184
93ce0ba6
JN
1185static void assert_cursor(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 struct drm_device *dev = dev_priv->dev;
1189 bool cur_state;
1190
d9d82081 1191 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1192 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1193 else
5efb3e28 1194 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1195
1196 WARN(cur_state != state,
1197 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1198 pipe_name(pipe), state_string(state), state_string(cur_state));
1199}
1200#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1201#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1202
b840d907
JB
1203void assert_pipe(struct drm_i915_private *dev_priv,
1204 enum pipe pipe, bool state)
b24e7179
JB
1205{
1206 int reg;
1207 u32 val;
63d7bbe9 1208 bool cur_state;
702e7a56
PZ
1209 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1210 pipe);
b24e7179 1211
8e636784
DV
1212 /* if we need the pipe A quirk it must be always on */
1213 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1214 state = true;
1215
da7e29bd 1216 if (!intel_display_power_enabled(dev_priv,
b97186f0 1217 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1218 cur_state = false;
1219 } else {
1220 reg = PIPECONF(cpu_transcoder);
1221 val = I915_READ(reg);
1222 cur_state = !!(val & PIPECONF_ENABLE);
1223 }
1224
63d7bbe9
JB
1225 WARN(cur_state != state,
1226 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1227 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1228}
1229
931872fc
CW
1230static void assert_plane(struct drm_i915_private *dev_priv,
1231 enum plane plane, bool state)
b24e7179
JB
1232{
1233 int reg;
1234 u32 val;
931872fc 1235 bool cur_state;
b24e7179
JB
1236
1237 reg = DSPCNTR(plane);
1238 val = I915_READ(reg);
931872fc
CW
1239 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1240 WARN(cur_state != state,
1241 "plane %c assertion failure (expected %s, current %s)\n",
1242 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1243}
1244
931872fc
CW
1245#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1246#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1247
b24e7179
JB
1248static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1249 enum pipe pipe)
1250{
653e1026 1251 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1252 int reg, i;
1253 u32 val;
1254 int cur_pipe;
1255
653e1026
VS
1256 /* Primary planes are fixed to pipes on gen4+ */
1257 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1258 reg = DSPCNTR(pipe);
1259 val = I915_READ(reg);
83f26f16 1260 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1261 "plane %c assertion failure, should be disabled but not\n",
1262 plane_name(pipe));
19ec1358 1263 return;
28c05794 1264 }
19ec1358 1265
b24e7179 1266 /* Need to check both planes against the pipe */
08e2a7de 1267 for_each_pipe(i) {
b24e7179
JB
1268 reg = DSPCNTR(i);
1269 val = I915_READ(reg);
1270 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1271 DISPPLANE_SEL_PIPE_SHIFT;
1272 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1273 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1274 plane_name(i), pipe_name(pipe));
b24e7179
JB
1275 }
1276}
1277
19332d7a
JB
1278static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1279 enum pipe pipe)
1280{
20674eef 1281 struct drm_device *dev = dev_priv->dev;
1fe47785 1282 int reg, sprite;
19332d7a
JB
1283 u32 val;
1284
20674eef 1285 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1286 for_each_sprite(pipe, sprite) {
1287 reg = SPCNTR(pipe, sprite);
20674eef 1288 val = I915_READ(reg);
83f26f16 1289 WARN(val & SP_ENABLE,
20674eef 1290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1291 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1292 }
1293 } else if (INTEL_INFO(dev)->gen >= 7) {
1294 reg = SPRCTL(pipe);
19332d7a 1295 val = I915_READ(reg);
83f26f16 1296 WARN(val & SPRITE_ENABLE,
06da8da2 1297 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1298 plane_name(pipe), pipe_name(pipe));
1299 } else if (INTEL_INFO(dev)->gen >= 5) {
1300 reg = DVSCNTR(pipe);
19332d7a 1301 val = I915_READ(reg);
83f26f16 1302 WARN(val & DVS_ENABLE,
06da8da2 1303 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1304 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1305 }
1306}
1307
89eff4be 1308static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1309{
1310 u32 val;
1311 bool enabled;
1312
89eff4be 1313 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1314
92f2584a
JB
1315 val = I915_READ(PCH_DREF_CONTROL);
1316 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1317 DREF_SUPERSPREAD_SOURCE_MASK));
1318 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1319}
1320
ab9412ba
DV
1321static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1322 enum pipe pipe)
92f2584a
JB
1323{
1324 int reg;
1325 u32 val;
1326 bool enabled;
1327
ab9412ba 1328 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1329 val = I915_READ(reg);
1330 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1331 WARN(enabled,
1332 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1333 pipe_name(pipe));
92f2584a
JB
1334}
1335
4e634389
KP
1336static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1338{
1339 if ((val & DP_PORT_EN) == 0)
1340 return false;
1341
1342 if (HAS_PCH_CPT(dev_priv->dev)) {
1343 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1344 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1345 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1346 return false;
44f37d1f
CML
1347 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1348 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1349 return false;
f0575e92
KP
1350 } else {
1351 if ((val & DP_PIPE_MASK) != (pipe << 30))
1352 return false;
1353 }
1354 return true;
1355}
1356
1519b995
KP
1357static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe, u32 val)
1359{
dc0fa718 1360 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1361 return false;
1362
1363 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1364 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1365 return false;
44f37d1f
CML
1366 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1367 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1368 return false;
1519b995 1369 } else {
dc0fa718 1370 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1371 return false;
1372 }
1373 return true;
1374}
1375
1376static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1377 enum pipe pipe, u32 val)
1378{
1379 if ((val & LVDS_PORT_EN) == 0)
1380 return false;
1381
1382 if (HAS_PCH_CPT(dev_priv->dev)) {
1383 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1384 return false;
1385 } else {
1386 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1387 return false;
1388 }
1389 return true;
1390}
1391
1392static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1393 enum pipe pipe, u32 val)
1394{
1395 if ((val & ADPA_DAC_ENABLE) == 0)
1396 return false;
1397 if (HAS_PCH_CPT(dev_priv->dev)) {
1398 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1399 return false;
1400 } else {
1401 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1402 return false;
1403 }
1404 return true;
1405}
1406
291906f1 1407static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1408 enum pipe pipe, int reg, u32 port_sel)
291906f1 1409{
47a05eca 1410 u32 val = I915_READ(reg);
4e634389 1411 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1412 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1413 reg, pipe_name(pipe));
de9a35ab 1414
75c5da27
DV
1415 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1416 && (val & DP_PIPEB_SELECT),
de9a35ab 1417 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1418}
1419
1420static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1421 enum pipe pipe, int reg)
1422{
47a05eca 1423 u32 val = I915_READ(reg);
b70ad586 1424 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1425 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1426 reg, pipe_name(pipe));
de9a35ab 1427
dc0fa718 1428 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1429 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1430 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1431}
1432
1433static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1434 enum pipe pipe)
1435{
1436 int reg;
1437 u32 val;
291906f1 1438
f0575e92
KP
1439 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1440 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1441 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1442
1443 reg = PCH_ADPA;
1444 val = I915_READ(reg);
b70ad586 1445 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1446 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1447 pipe_name(pipe));
291906f1
JB
1448
1449 reg = PCH_LVDS;
1450 val = I915_READ(reg);
b70ad586 1451 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1452 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1453 pipe_name(pipe));
291906f1 1454
e2debe91
PZ
1455 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1456 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1457 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1458}
1459
40e9cf64
JB
1460static void intel_init_dpio(struct drm_device *dev)
1461{
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463
1464 if (!IS_VALLEYVIEW(dev))
1465 return;
1466
a09caddd
CML
1467 /*
1468 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1469 * CHV x1 PHY (DP/HDMI D)
1470 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1471 */
1472 if (IS_CHERRYVIEW(dev)) {
1473 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1474 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1475 } else {
1476 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1477 }
5382f5f3
JB
1478}
1479
1480static void intel_reset_dpio(struct drm_device *dev)
1481{
1482 struct drm_i915_private *dev_priv = dev->dev_private;
1483
1484 if (!IS_VALLEYVIEW(dev))
1485 return;
1486
e5cbfbfb
ID
1487 /*
1488 * Enable the CRI clock source so we can get at the display and the
1489 * reference clock for VGA hotplug / manual detection.
1490 */
404faabc 1491 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1492 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1493 DPLL_INTEGRATED_CRI_CLK_VLV);
1494
076ed3b2
CML
1495 if (IS_CHERRYVIEW(dev)) {
1496 enum dpio_phy phy;
1497 u32 val;
1498
1499 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1500 /* Poll for phypwrgood signal */
1501 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1502 PHY_POWERGOOD(phy), 1))
1503 DRM_ERROR("Display PHY %d is not power up\n", phy);
1504
1505 /*
1506 * Deassert common lane reset for PHY.
1507 *
1508 * This should only be done on init and resume from S3
1509 * with both PLLs disabled, or we risk losing DPIO and
1510 * PLL synchronization.
1511 */
1512 val = I915_READ(DISPLAY_PHY_CONTROL);
1513 I915_WRITE(DISPLAY_PHY_CONTROL,
1514 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1515 }
1516
1517 } else {
1518 /*
1519 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1520 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1521 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1522 * b. The other bits such as sfr settings / modesel may all
1523 * be set to 0.
1524 *
1525 * This should only be done on init and resume from S3 with
1526 * both PLLs disabled, or we risk losing DPIO and PLL
1527 * synchronization.
1528 */
1529 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1530 }
40e9cf64
JB
1531}
1532
426115cf 1533static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1534{
426115cf
DV
1535 struct drm_device *dev = crtc->base.dev;
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537 int reg = DPLL(crtc->pipe);
1538 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1539
426115cf 1540 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1541
1542 /* No really, not for ILK+ */
1543 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1544
1545 /* PLL is protected by panel, make sure we can write it */
1546 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1547 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1548
426115cf
DV
1549 I915_WRITE(reg, dpll);
1550 POSTING_READ(reg);
1551 udelay(150);
1552
1553 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1554 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1555
1556 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1557 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1558
1559 /* We do this three times for luck */
426115cf 1560 I915_WRITE(reg, dpll);
87442f73
DV
1561 POSTING_READ(reg);
1562 udelay(150); /* wait for warmup */
426115cf 1563 I915_WRITE(reg, dpll);
87442f73
DV
1564 POSTING_READ(reg);
1565 udelay(150); /* wait for warmup */
426115cf 1566 I915_WRITE(reg, dpll);
87442f73
DV
1567 POSTING_READ(reg);
1568 udelay(150); /* wait for warmup */
1569}
1570
9d556c99
CML
1571static void chv_enable_pll(struct intel_crtc *crtc)
1572{
1573 struct drm_device *dev = crtc->base.dev;
1574 struct drm_i915_private *dev_priv = dev->dev_private;
1575 int pipe = crtc->pipe;
1576 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1577 u32 tmp;
1578
1579 assert_pipe_disabled(dev_priv, crtc->pipe);
1580
1581 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1582
1583 mutex_lock(&dev_priv->dpio_lock);
1584
1585 /* Enable back the 10bit clock to display controller */
1586 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1587 tmp |= DPIO_DCLKP_EN;
1588 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1589
1590 /*
1591 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1592 */
1593 udelay(1);
1594
1595 /* Enable PLL */
a11b0703 1596 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
9d556c99
CML
1597
1598 /* Check PLL is locked */
a11b0703 1599 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1600 DRM_ERROR("PLL %d failed to lock\n", pipe);
1601
a11b0703
VS
1602 /* not sure when this should be written */
1603 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1604 POSTING_READ(DPLL_MD(pipe));
1605
9d556c99
CML
1606 mutex_unlock(&dev_priv->dpio_lock);
1607}
1608
66e3d5c0 1609static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1610{
66e3d5c0
DV
1611 struct drm_device *dev = crtc->base.dev;
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 int reg = DPLL(crtc->pipe);
1614 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1615
66e3d5c0 1616 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1617
63d7bbe9 1618 /* No really, not for ILK+ */
3d13ef2e 1619 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1620
1621 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1622 if (IS_MOBILE(dev) && !IS_I830(dev))
1623 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1624
66e3d5c0
DV
1625 I915_WRITE(reg, dpll);
1626
1627 /* Wait for the clocks to stabilize. */
1628 POSTING_READ(reg);
1629 udelay(150);
1630
1631 if (INTEL_INFO(dev)->gen >= 4) {
1632 I915_WRITE(DPLL_MD(crtc->pipe),
1633 crtc->config.dpll_hw_state.dpll_md);
1634 } else {
1635 /* The pixel multiplier can only be updated once the
1636 * DPLL is enabled and the clocks are stable.
1637 *
1638 * So write it again.
1639 */
1640 I915_WRITE(reg, dpll);
1641 }
63d7bbe9
JB
1642
1643 /* We do this three times for luck */
66e3d5c0 1644 I915_WRITE(reg, dpll);
63d7bbe9
JB
1645 POSTING_READ(reg);
1646 udelay(150); /* wait for warmup */
66e3d5c0 1647 I915_WRITE(reg, dpll);
63d7bbe9
JB
1648 POSTING_READ(reg);
1649 udelay(150); /* wait for warmup */
66e3d5c0 1650 I915_WRITE(reg, dpll);
63d7bbe9
JB
1651 POSTING_READ(reg);
1652 udelay(150); /* wait for warmup */
1653}
1654
1655/**
50b44a44 1656 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1657 * @dev_priv: i915 private structure
1658 * @pipe: pipe PLL to disable
1659 *
1660 * Disable the PLL for @pipe, making sure the pipe is off first.
1661 *
1662 * Note! This is for pre-ILK only.
1663 */
50b44a44 1664static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1665{
63d7bbe9
JB
1666 /* Don't disable pipe A or pipe A PLLs if needed */
1667 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1668 return;
1669
1670 /* Make sure the pipe isn't still relying on us */
1671 assert_pipe_disabled(dev_priv, pipe);
1672
50b44a44
DV
1673 I915_WRITE(DPLL(pipe), 0);
1674 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1675}
1676
f6071166
JB
1677static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1678{
1679 u32 val = 0;
1680
1681 /* Make sure the pipe isn't still relying on us */
1682 assert_pipe_disabled(dev_priv, pipe);
1683
e5cbfbfb
ID
1684 /*
1685 * Leave integrated clock source and reference clock enabled for pipe B.
1686 * The latter is needed for VGA hotplug / manual detection.
1687 */
f6071166 1688 if (pipe == PIPE_B)
e5cbfbfb 1689 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1690 I915_WRITE(DPLL(pipe), val);
1691 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1692
1693}
1694
1695static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1696{
d752048d 1697 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1698 u32 val;
1699
a11b0703
VS
1700 /* Make sure the pipe isn't still relying on us */
1701 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1702
a11b0703
VS
1703 /* Set PLL en = 0 */
1704 val = DPLL_SSC_REF_CLOCK_CHV;
1705 if (pipe != PIPE_A)
1706 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1707 I915_WRITE(DPLL(pipe), val);
1708 POSTING_READ(DPLL(pipe));
d752048d
VS
1709
1710 mutex_lock(&dev_priv->dpio_lock);
1711
1712 /* Disable 10bit clock to display controller */
1713 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1714 val &= ~DPIO_DCLKP_EN;
1715 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1716
1717 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1718}
1719
e4607fcf
CML
1720void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1721 struct intel_digital_port *dport)
89b667f8
JB
1722{
1723 u32 port_mask;
00fc31b7 1724 int dpll_reg;
89b667f8 1725
e4607fcf
CML
1726 switch (dport->port) {
1727 case PORT_B:
89b667f8 1728 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1729 dpll_reg = DPLL(0);
e4607fcf
CML
1730 break;
1731 case PORT_C:
89b667f8 1732 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1733 dpll_reg = DPLL(0);
1734 break;
1735 case PORT_D:
1736 port_mask = DPLL_PORTD_READY_MASK;
1737 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1738 break;
1739 default:
1740 BUG();
1741 }
89b667f8 1742
00fc31b7 1743 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1744 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1745 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1746}
1747
b14b1055
DV
1748static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1749{
1750 struct drm_device *dev = crtc->base.dev;
1751 struct drm_i915_private *dev_priv = dev->dev_private;
1752 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1753
1754 WARN_ON(!pll->refcount);
1755 if (pll->active == 0) {
1756 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1757 WARN_ON(pll->on);
1758 assert_shared_dpll_disabled(dev_priv, pll);
1759
1760 pll->mode_set(dev_priv, pll);
1761 }
1762}
1763
92f2584a 1764/**
85b3894f 1765 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1766 * @dev_priv: i915 private structure
1767 * @pipe: pipe PLL to enable
1768 *
1769 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1770 * drives the transcoder clock.
1771 */
85b3894f 1772static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1773{
3d13ef2e
DL
1774 struct drm_device *dev = crtc->base.dev;
1775 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1776 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1777
87a875bb 1778 if (WARN_ON(pll == NULL))
48da64a8
CW
1779 return;
1780
1781 if (WARN_ON(pll->refcount == 0))
1782 return;
ee7b9f93 1783
46edb027
DV
1784 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1785 pll->name, pll->active, pll->on,
e2b78267 1786 crtc->base.base.id);
92f2584a 1787
cdbd2316
DV
1788 if (pll->active++) {
1789 WARN_ON(!pll->on);
e9d6944e 1790 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1791 return;
1792 }
f4a091c7 1793 WARN_ON(pll->on);
ee7b9f93 1794
46edb027 1795 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1796 pll->enable(dev_priv, pll);
ee7b9f93 1797 pll->on = true;
92f2584a
JB
1798}
1799
e2b78267 1800static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1801{
3d13ef2e
DL
1802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1805
92f2584a 1806 /* PCH only available on ILK+ */
3d13ef2e 1807 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1808 if (WARN_ON(pll == NULL))
ee7b9f93 1809 return;
92f2584a 1810
48da64a8
CW
1811 if (WARN_ON(pll->refcount == 0))
1812 return;
7a419866 1813
46edb027
DV
1814 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1815 pll->name, pll->active, pll->on,
e2b78267 1816 crtc->base.base.id);
7a419866 1817
48da64a8 1818 if (WARN_ON(pll->active == 0)) {
e9d6944e 1819 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1820 return;
1821 }
1822
e9d6944e 1823 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1824 WARN_ON(!pll->on);
cdbd2316 1825 if (--pll->active)
7a419866 1826 return;
ee7b9f93 1827
46edb027 1828 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1829 pll->disable(dev_priv, pll);
ee7b9f93 1830 pll->on = false;
92f2584a
JB
1831}
1832
b8a4f404
PZ
1833static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1834 enum pipe pipe)
040484af 1835{
23670b32 1836 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1837 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1839 uint32_t reg, val, pipeconf_val;
040484af
JB
1840
1841 /* PCH only available on ILK+ */
3d13ef2e 1842 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1843
1844 /* Make sure PCH DPLL is enabled */
e72f9fbf 1845 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1846 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1847
1848 /* FDI must be feeding us bits for PCH ports */
1849 assert_fdi_tx_enabled(dev_priv, pipe);
1850 assert_fdi_rx_enabled(dev_priv, pipe);
1851
23670b32
DV
1852 if (HAS_PCH_CPT(dev)) {
1853 /* Workaround: Set the timing override bit before enabling the
1854 * pch transcoder. */
1855 reg = TRANS_CHICKEN2(pipe);
1856 val = I915_READ(reg);
1857 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1858 I915_WRITE(reg, val);
59c859d6 1859 }
23670b32 1860
ab9412ba 1861 reg = PCH_TRANSCONF(pipe);
040484af 1862 val = I915_READ(reg);
5f7f726d 1863 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1864
1865 if (HAS_PCH_IBX(dev_priv->dev)) {
1866 /*
1867 * make the BPC in transcoder be consistent with
1868 * that in pipeconf reg.
1869 */
dfd07d72
DV
1870 val &= ~PIPECONF_BPC_MASK;
1871 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1872 }
5f7f726d
PZ
1873
1874 val &= ~TRANS_INTERLACE_MASK;
1875 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1876 if (HAS_PCH_IBX(dev_priv->dev) &&
1877 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1878 val |= TRANS_LEGACY_INTERLACED_ILK;
1879 else
1880 val |= TRANS_INTERLACED;
5f7f726d
PZ
1881 else
1882 val |= TRANS_PROGRESSIVE;
1883
040484af
JB
1884 I915_WRITE(reg, val | TRANS_ENABLE);
1885 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1886 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1887}
1888
8fb033d7 1889static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1890 enum transcoder cpu_transcoder)
040484af 1891{
8fb033d7 1892 u32 val, pipeconf_val;
8fb033d7
PZ
1893
1894 /* PCH only available on ILK+ */
3d13ef2e 1895 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1896
8fb033d7 1897 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1898 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1899 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1900
223a6fdf
PZ
1901 /* Workaround: set timing override bit. */
1902 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1903 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1904 I915_WRITE(_TRANSA_CHICKEN2, val);
1905
25f3ef11 1906 val = TRANS_ENABLE;
937bb610 1907 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1908
9a76b1c6
PZ
1909 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1910 PIPECONF_INTERLACED_ILK)
a35f2679 1911 val |= TRANS_INTERLACED;
8fb033d7
PZ
1912 else
1913 val |= TRANS_PROGRESSIVE;
1914
ab9412ba
DV
1915 I915_WRITE(LPT_TRANSCONF, val);
1916 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1917 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1918}
1919
b8a4f404
PZ
1920static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1921 enum pipe pipe)
040484af 1922{
23670b32
DV
1923 struct drm_device *dev = dev_priv->dev;
1924 uint32_t reg, val;
040484af
JB
1925
1926 /* FDI relies on the transcoder */
1927 assert_fdi_tx_disabled(dev_priv, pipe);
1928 assert_fdi_rx_disabled(dev_priv, pipe);
1929
291906f1
JB
1930 /* Ports must be off as well */
1931 assert_pch_ports_disabled(dev_priv, pipe);
1932
ab9412ba 1933 reg = PCH_TRANSCONF(pipe);
040484af
JB
1934 val = I915_READ(reg);
1935 val &= ~TRANS_ENABLE;
1936 I915_WRITE(reg, val);
1937 /* wait for PCH transcoder off, transcoder state */
1938 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1939 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1940
1941 if (!HAS_PCH_IBX(dev)) {
1942 /* Workaround: Clear the timing override chicken bit again. */
1943 reg = TRANS_CHICKEN2(pipe);
1944 val = I915_READ(reg);
1945 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1946 I915_WRITE(reg, val);
1947 }
040484af
JB
1948}
1949
ab4d966c 1950static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1951{
8fb033d7
PZ
1952 u32 val;
1953
ab9412ba 1954 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1955 val &= ~TRANS_ENABLE;
ab9412ba 1956 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1957 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1958 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1959 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1960
1961 /* Workaround: clear timing override bit. */
1962 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1963 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1964 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1965}
1966
b24e7179 1967/**
309cfea8 1968 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1969 * @crtc: crtc responsible for the pipe
b24e7179 1970 *
0372264a 1971 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1972 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1973 */
e1fdc473 1974static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1975{
0372264a
PZ
1976 struct drm_device *dev = crtc->base.dev;
1977 struct drm_i915_private *dev_priv = dev->dev_private;
1978 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1979 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1980 pipe);
1a240d4d 1981 enum pipe pch_transcoder;
b24e7179
JB
1982 int reg;
1983 u32 val;
1984
58c6eaa2 1985 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1986 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1987 assert_sprites_disabled(dev_priv, pipe);
1988
681e5811 1989 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1990 pch_transcoder = TRANSCODER_A;
1991 else
1992 pch_transcoder = pipe;
1993
b24e7179
JB
1994 /*
1995 * A pipe without a PLL won't actually be able to drive bits from
1996 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1997 * need the check.
1998 */
1999 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 2000 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
2001 assert_dsi_pll_enabled(dev_priv);
2002 else
2003 assert_pll_enabled(dev_priv, pipe);
040484af 2004 else {
30421c4f 2005 if (crtc->config.has_pch_encoder) {
040484af 2006 /* if driving the PCH, we need FDI enabled */
cc391bbb 2007 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2008 assert_fdi_tx_pll_enabled(dev_priv,
2009 (enum pipe) cpu_transcoder);
040484af
JB
2010 }
2011 /* FIXME: assert CPU port conditions for SNB+ */
2012 }
b24e7179 2013
702e7a56 2014 reg = PIPECONF(cpu_transcoder);
b24e7179 2015 val = I915_READ(reg);
7ad25d48
PZ
2016 if (val & PIPECONF_ENABLE) {
2017 WARN_ON(!(pipe == PIPE_A &&
2018 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 2019 return;
7ad25d48 2020 }
00d70b15
CW
2021
2022 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2023 POSTING_READ(reg);
b24e7179
JB
2024}
2025
2026/**
309cfea8 2027 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
2028 * @dev_priv: i915 private structure
2029 * @pipe: pipe to disable
2030 *
2031 * Disable @pipe, making sure that various hardware specific requirements
2032 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2033 *
2034 * @pipe should be %PIPE_A or %PIPE_B.
2035 *
2036 * Will wait until the pipe has shut down before returning.
2037 */
2038static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2039 enum pipe pipe)
2040{
702e7a56
PZ
2041 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2042 pipe);
b24e7179
JB
2043 int reg;
2044 u32 val;
2045
2046 /*
2047 * Make sure planes won't keep trying to pump pixels to us,
2048 * or we might hang the display.
2049 */
2050 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2051 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2052 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
2053
2054 /* Don't disable pipe A or pipe A PLLs if needed */
2055 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2056 return;
2057
702e7a56 2058 reg = PIPECONF(cpu_transcoder);
b24e7179 2059 val = I915_READ(reg);
00d70b15
CW
2060 if ((val & PIPECONF_ENABLE) == 0)
2061 return;
2062
2063 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
2064 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2065}
2066
d74362c9
KP
2067/*
2068 * Plane regs are double buffered, going from enabled->disabled needs a
2069 * trigger in order to latch. The display address reg provides this.
2070 */
1dba99f4
VS
2071void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2072 enum plane plane)
d74362c9 2073{
3d13ef2e
DL
2074 struct drm_device *dev = dev_priv->dev;
2075 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2076
2077 I915_WRITE(reg, I915_READ(reg));
2078 POSTING_READ(reg);
d74362c9
KP
2079}
2080
b24e7179 2081/**
262ca2b0 2082 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
b24e7179
JB
2083 * @dev_priv: i915 private structure
2084 * @plane: plane to enable
2085 * @pipe: pipe being fed
2086 *
2087 * Enable @plane on @pipe, making sure that @pipe is running first.
2088 */
262ca2b0
MR
2089static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2090 enum plane plane, enum pipe pipe)
b24e7179 2091{
939c2fe8
VS
2092 struct intel_crtc *intel_crtc =
2093 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
2094 int reg;
2095 u32 val;
2096
2097 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2098 assert_pipe_enabled(dev_priv, pipe);
2099
98ec7739
VS
2100 if (intel_crtc->primary_enabled)
2101 return;
0037f71c 2102
4c445e0e 2103 intel_crtc->primary_enabled = true;
939c2fe8 2104
b24e7179
JB
2105 reg = DSPCNTR(plane);
2106 val = I915_READ(reg);
10efa932 2107 WARN_ON(val & DISPLAY_PLANE_ENABLE);
00d70b15
CW
2108
2109 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 2110 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
2111 intel_wait_for_vblank(dev_priv->dev, pipe);
2112}
2113
b24e7179 2114/**
262ca2b0 2115 * intel_disable_primary_hw_plane - disable the primary hardware plane
b24e7179
JB
2116 * @dev_priv: i915 private structure
2117 * @plane: plane to disable
2118 * @pipe: pipe consuming the data
2119 *
2120 * Disable @plane; should be an independent operation.
2121 */
262ca2b0
MR
2122static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2123 enum plane plane, enum pipe pipe)
b24e7179 2124{
939c2fe8
VS
2125 struct intel_crtc *intel_crtc =
2126 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
2127 int reg;
2128 u32 val;
2129
98ec7739
VS
2130 if (!intel_crtc->primary_enabled)
2131 return;
0037f71c 2132
4c445e0e 2133 intel_crtc->primary_enabled = false;
939c2fe8 2134
b24e7179
JB
2135 reg = DSPCNTR(plane);
2136 val = I915_READ(reg);
10efa932 2137 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
00d70b15
CW
2138
2139 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 2140 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
2141 intel_wait_for_vblank(dev_priv->dev, pipe);
2142}
2143
693db184
CW
2144static bool need_vtd_wa(struct drm_device *dev)
2145{
2146#ifdef CONFIG_INTEL_IOMMU
2147 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2148 return true;
2149#endif
2150 return false;
2151}
2152
a57ce0b2
JB
2153static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2154{
2155 int tile_height;
2156
2157 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2158 return ALIGN(height, tile_height);
2159}
2160
127bd2ac 2161int
48b956c5 2162intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 2163 struct drm_i915_gem_object *obj,
919926ae 2164 struct intel_ring_buffer *pipelined)
6b95a207 2165{
ce453d81 2166 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
2167 u32 alignment;
2168 int ret;
2169
05394f39 2170 switch (obj->tiling_mode) {
6b95a207 2171 case I915_TILING_NONE:
534843da
CW
2172 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2173 alignment = 128 * 1024;
a6c45cf0 2174 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2175 alignment = 4 * 1024;
2176 else
2177 alignment = 64 * 1024;
6b95a207
KH
2178 break;
2179 case I915_TILING_X:
2180 /* pin() will align the object as required by fence */
2181 alignment = 0;
2182 break;
2183 case I915_TILING_Y:
80075d49 2184 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2185 return -EINVAL;
2186 default:
2187 BUG();
2188 }
2189
693db184
CW
2190 /* Note that the w/a also requires 64 PTE of padding following the
2191 * bo. We currently fill all unused PTE with the shadow page and so
2192 * we should always have valid PTE following the scanout preventing
2193 * the VT-d warning.
2194 */
2195 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2196 alignment = 256 * 1024;
2197
ce453d81 2198 dev_priv->mm.interruptible = false;
2da3b9b9 2199 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2200 if (ret)
ce453d81 2201 goto err_interruptible;
6b95a207
KH
2202
2203 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2204 * fence, whereas 965+ only requires a fence if using
2205 * framebuffer compression. For simplicity, we always install
2206 * a fence as the cost is not that onerous.
2207 */
06d98131 2208 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2209 if (ret)
2210 goto err_unpin;
1690e1eb 2211
9a5a53b3 2212 i915_gem_object_pin_fence(obj);
6b95a207 2213
ce453d81 2214 dev_priv->mm.interruptible = true;
6b95a207 2215 return 0;
48b956c5
CW
2216
2217err_unpin:
cc98b413 2218 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2219err_interruptible:
2220 dev_priv->mm.interruptible = true;
48b956c5 2221 return ret;
6b95a207
KH
2222}
2223
1690e1eb
CW
2224void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2225{
2226 i915_gem_object_unpin_fence(obj);
cc98b413 2227 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2228}
2229
c2c75131
DV
2230/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2231 * is assumed to be a power-of-two. */
bc752862
CW
2232unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2233 unsigned int tiling_mode,
2234 unsigned int cpp,
2235 unsigned int pitch)
c2c75131 2236{
bc752862
CW
2237 if (tiling_mode != I915_TILING_NONE) {
2238 unsigned int tile_rows, tiles;
c2c75131 2239
bc752862
CW
2240 tile_rows = *y / 8;
2241 *y %= 8;
c2c75131 2242
bc752862
CW
2243 tiles = *x / (512/cpp);
2244 *x %= 512/cpp;
2245
2246 return tile_rows * pitch * 8 + tiles * 4096;
2247 } else {
2248 unsigned int offset;
2249
2250 offset = *y * pitch + *x * cpp;
2251 *y = 0;
2252 *x = (offset & 4095) / cpp;
2253 return offset & -4096;
2254 }
c2c75131
DV
2255}
2256
46f297fb
JB
2257int intel_format_to_fourcc(int format)
2258{
2259 switch (format) {
2260 case DISPPLANE_8BPP:
2261 return DRM_FORMAT_C8;
2262 case DISPPLANE_BGRX555:
2263 return DRM_FORMAT_XRGB1555;
2264 case DISPPLANE_BGRX565:
2265 return DRM_FORMAT_RGB565;
2266 default:
2267 case DISPPLANE_BGRX888:
2268 return DRM_FORMAT_XRGB8888;
2269 case DISPPLANE_RGBX888:
2270 return DRM_FORMAT_XBGR8888;
2271 case DISPPLANE_BGRX101010:
2272 return DRM_FORMAT_XRGB2101010;
2273 case DISPPLANE_RGBX101010:
2274 return DRM_FORMAT_XBGR2101010;
2275 }
2276}
2277
484b41dd 2278static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2279 struct intel_plane_config *plane_config)
2280{
2281 struct drm_device *dev = crtc->base.dev;
2282 struct drm_i915_gem_object *obj = NULL;
2283 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2284 u32 base = plane_config->base;
2285
ff2652ea
CW
2286 if (plane_config->size == 0)
2287 return false;
2288
46f297fb
JB
2289 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2290 plane_config->size);
2291 if (!obj)
484b41dd 2292 return false;
46f297fb
JB
2293
2294 if (plane_config->tiled) {
2295 obj->tiling_mode = I915_TILING_X;
66e514c1 2296 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2297 }
2298
66e514c1
DA
2299 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2300 mode_cmd.width = crtc->base.primary->fb->width;
2301 mode_cmd.height = crtc->base.primary->fb->height;
2302 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2303
2304 mutex_lock(&dev->struct_mutex);
2305
66e514c1 2306 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2307 &mode_cmd, obj)) {
46f297fb
JB
2308 DRM_DEBUG_KMS("intel fb init failed\n");
2309 goto out_unref_obj;
2310 }
2311
2312 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2313
2314 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2315 return true;
46f297fb
JB
2316
2317out_unref_obj:
2318 drm_gem_object_unreference(&obj->base);
2319 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2320 return false;
2321}
2322
2323static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2324 struct intel_plane_config *plane_config)
2325{
2326 struct drm_device *dev = intel_crtc->base.dev;
2327 struct drm_crtc *c;
2328 struct intel_crtc *i;
2329 struct intel_framebuffer *fb;
2330
66e514c1 2331 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2332 return;
2333
2334 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2335 return;
2336
66e514c1
DA
2337 kfree(intel_crtc->base.primary->fb);
2338 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2339
2340 /*
2341 * Failed to alloc the obj, check to see if we should share
2342 * an fb with another CRTC instead
2343 */
70e1e0ec 2344 for_each_crtc(dev, c) {
484b41dd
JB
2345 i = to_intel_crtc(c);
2346
2347 if (c == &intel_crtc->base)
2348 continue;
2349
66e514c1 2350 if (!i->active || !c->primary->fb)
484b41dd
JB
2351 continue;
2352
66e514c1 2353 fb = to_intel_framebuffer(c->primary->fb);
484b41dd 2354 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
66e514c1
DA
2355 drm_framebuffer_reference(c->primary->fb);
2356 intel_crtc->base.primary->fb = c->primary->fb;
484b41dd
JB
2357 break;
2358 }
2359 }
46f297fb
JB
2360}
2361
29b9bde6
DV
2362static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2363 struct drm_framebuffer *fb,
2364 int x, int y)
81255565
JB
2365{
2366 struct drm_device *dev = crtc->dev;
2367 struct drm_i915_private *dev_priv = dev->dev_private;
2368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2369 struct intel_framebuffer *intel_fb;
05394f39 2370 struct drm_i915_gem_object *obj;
81255565 2371 int plane = intel_crtc->plane;
e506a0c6 2372 unsigned long linear_offset;
81255565 2373 u32 dspcntr;
5eddb70b 2374 u32 reg;
81255565 2375
81255565
JB
2376 intel_fb = to_intel_framebuffer(fb);
2377 obj = intel_fb->obj;
81255565 2378
5eddb70b
CW
2379 reg = DSPCNTR(plane);
2380 dspcntr = I915_READ(reg);
81255565
JB
2381 /* Mask out pixel format bits in case we change it */
2382 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2383 switch (fb->pixel_format) {
2384 case DRM_FORMAT_C8:
81255565
JB
2385 dspcntr |= DISPPLANE_8BPP;
2386 break;
57779d06
VS
2387 case DRM_FORMAT_XRGB1555:
2388 case DRM_FORMAT_ARGB1555:
2389 dspcntr |= DISPPLANE_BGRX555;
81255565 2390 break;
57779d06
VS
2391 case DRM_FORMAT_RGB565:
2392 dspcntr |= DISPPLANE_BGRX565;
2393 break;
2394 case DRM_FORMAT_XRGB8888:
2395 case DRM_FORMAT_ARGB8888:
2396 dspcntr |= DISPPLANE_BGRX888;
2397 break;
2398 case DRM_FORMAT_XBGR8888:
2399 case DRM_FORMAT_ABGR8888:
2400 dspcntr |= DISPPLANE_RGBX888;
2401 break;
2402 case DRM_FORMAT_XRGB2101010:
2403 case DRM_FORMAT_ARGB2101010:
2404 dspcntr |= DISPPLANE_BGRX101010;
2405 break;
2406 case DRM_FORMAT_XBGR2101010:
2407 case DRM_FORMAT_ABGR2101010:
2408 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2409 break;
2410 default:
baba133a 2411 BUG();
81255565 2412 }
57779d06 2413
a6c45cf0 2414 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2415 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2416 dspcntr |= DISPPLANE_TILED;
2417 else
2418 dspcntr &= ~DISPPLANE_TILED;
2419 }
2420
de1aa629
VS
2421 if (IS_G4X(dev))
2422 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2423
5eddb70b 2424 I915_WRITE(reg, dspcntr);
81255565 2425
e506a0c6 2426 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2427
c2c75131
DV
2428 if (INTEL_INFO(dev)->gen >= 4) {
2429 intel_crtc->dspaddr_offset =
bc752862
CW
2430 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2431 fb->bits_per_pixel / 8,
2432 fb->pitches[0]);
c2c75131
DV
2433 linear_offset -= intel_crtc->dspaddr_offset;
2434 } else {
e506a0c6 2435 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2436 }
e506a0c6 2437
f343c5f6
BW
2438 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2439 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2440 fb->pitches[0]);
01f2c773 2441 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2442 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2443 I915_WRITE(DSPSURF(plane),
2444 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2445 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2446 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2447 } else
f343c5f6 2448 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2449 POSTING_READ(reg);
17638cd6
JB
2450}
2451
29b9bde6
DV
2452static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2453 struct drm_framebuffer *fb,
2454 int x, int y)
17638cd6
JB
2455{
2456 struct drm_device *dev = crtc->dev;
2457 struct drm_i915_private *dev_priv = dev->dev_private;
2458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2459 struct intel_framebuffer *intel_fb;
2460 struct drm_i915_gem_object *obj;
2461 int plane = intel_crtc->plane;
e506a0c6 2462 unsigned long linear_offset;
17638cd6
JB
2463 u32 dspcntr;
2464 u32 reg;
2465
17638cd6
JB
2466 intel_fb = to_intel_framebuffer(fb);
2467 obj = intel_fb->obj;
2468
2469 reg = DSPCNTR(plane);
2470 dspcntr = I915_READ(reg);
2471 /* Mask out pixel format bits in case we change it */
2472 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2473 switch (fb->pixel_format) {
2474 case DRM_FORMAT_C8:
17638cd6
JB
2475 dspcntr |= DISPPLANE_8BPP;
2476 break;
57779d06
VS
2477 case DRM_FORMAT_RGB565:
2478 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2479 break;
57779d06
VS
2480 case DRM_FORMAT_XRGB8888:
2481 case DRM_FORMAT_ARGB8888:
2482 dspcntr |= DISPPLANE_BGRX888;
2483 break;
2484 case DRM_FORMAT_XBGR8888:
2485 case DRM_FORMAT_ABGR8888:
2486 dspcntr |= DISPPLANE_RGBX888;
2487 break;
2488 case DRM_FORMAT_XRGB2101010:
2489 case DRM_FORMAT_ARGB2101010:
2490 dspcntr |= DISPPLANE_BGRX101010;
2491 break;
2492 case DRM_FORMAT_XBGR2101010:
2493 case DRM_FORMAT_ABGR2101010:
2494 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2495 break;
2496 default:
baba133a 2497 BUG();
17638cd6
JB
2498 }
2499
2500 if (obj->tiling_mode != I915_TILING_NONE)
2501 dspcntr |= DISPPLANE_TILED;
2502 else
2503 dspcntr &= ~DISPPLANE_TILED;
2504
b42c6009 2505 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2506 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2507 else
2508 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2509
2510 I915_WRITE(reg, dspcntr);
2511
e506a0c6 2512 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2513 intel_crtc->dspaddr_offset =
bc752862
CW
2514 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2515 fb->bits_per_pixel / 8,
2516 fb->pitches[0]);
c2c75131 2517 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2518
f343c5f6
BW
2519 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2520 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2521 fb->pitches[0]);
01f2c773 2522 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2523 I915_WRITE(DSPSURF(plane),
2524 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2525 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2526 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2527 } else {
2528 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2529 I915_WRITE(DSPLINOFF(plane), linear_offset);
2530 }
17638cd6 2531 POSTING_READ(reg);
17638cd6
JB
2532}
2533
2534/* Assume fb object is pinned & idle & fenced and just update base pointers */
2535static int
2536intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2537 int x, int y, enum mode_set_atomic state)
2538{
2539 struct drm_device *dev = crtc->dev;
2540 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2541
6b8e6ed0
CW
2542 if (dev_priv->display.disable_fbc)
2543 dev_priv->display.disable_fbc(dev);
3dec0095 2544 intel_increase_pllclock(crtc);
81255565 2545
29b9bde6
DV
2546 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2547
2548 return 0;
81255565
JB
2549}
2550
96a02917
VS
2551void intel_display_handle_reset(struct drm_device *dev)
2552{
2553 struct drm_i915_private *dev_priv = dev->dev_private;
2554 struct drm_crtc *crtc;
2555
2556 /*
2557 * Flips in the rings have been nuked by the reset,
2558 * so complete all pending flips so that user space
2559 * will get its events and not get stuck.
2560 *
2561 * Also update the base address of all primary
2562 * planes to the the last fb to make sure we're
2563 * showing the correct fb after a reset.
2564 *
2565 * Need to make two loops over the crtcs so that we
2566 * don't try to grab a crtc mutex before the
2567 * pending_flip_queue really got woken up.
2568 */
2569
70e1e0ec 2570 for_each_crtc(dev, crtc) {
96a02917
VS
2571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2572 enum plane plane = intel_crtc->plane;
2573
2574 intel_prepare_page_flip(dev, plane);
2575 intel_finish_page_flip_plane(dev, plane);
2576 }
2577
70e1e0ec 2578 for_each_crtc(dev, crtc) {
96a02917
VS
2579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2580
2581 mutex_lock(&crtc->mutex);
947fdaad
CW
2582 /*
2583 * FIXME: Once we have proper support for primary planes (and
2584 * disabling them without disabling the entire crtc) allow again
66e514c1 2585 * a NULL crtc->primary->fb.
947fdaad 2586 */
f4510a27 2587 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2588 dev_priv->display.update_primary_plane(crtc,
66e514c1 2589 crtc->primary->fb,
262ca2b0
MR
2590 crtc->x,
2591 crtc->y);
96a02917
VS
2592 mutex_unlock(&crtc->mutex);
2593 }
2594}
2595
14667a4b
CW
2596static int
2597intel_finish_fb(struct drm_framebuffer *old_fb)
2598{
2599 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2600 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2601 bool was_interruptible = dev_priv->mm.interruptible;
2602 int ret;
2603
14667a4b
CW
2604 /* Big Hammer, we also need to ensure that any pending
2605 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2606 * current scanout is retired before unpinning the old
2607 * framebuffer.
2608 *
2609 * This should only fail upon a hung GPU, in which case we
2610 * can safely continue.
2611 */
2612 dev_priv->mm.interruptible = false;
2613 ret = i915_gem_object_finish_gpu(obj);
2614 dev_priv->mm.interruptible = was_interruptible;
2615
2616 return ret;
2617}
2618
7d5e3799
CW
2619static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2620{
2621 struct drm_device *dev = crtc->dev;
2622 struct drm_i915_private *dev_priv = dev->dev_private;
2623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2624 unsigned long flags;
2625 bool pending;
2626
2627 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2628 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2629 return false;
2630
2631 spin_lock_irqsave(&dev->event_lock, flags);
2632 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2633 spin_unlock_irqrestore(&dev->event_lock, flags);
2634
2635 return pending;
2636}
2637
5c3b82e2 2638static int
3c4fdcfb 2639intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2640 struct drm_framebuffer *fb)
79e53945
JB
2641{
2642 struct drm_device *dev = crtc->dev;
6b8e6ed0 2643 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2645 struct drm_framebuffer *old_fb;
5c3b82e2 2646 int ret;
79e53945 2647
7d5e3799
CW
2648 if (intel_crtc_has_pending_flip(crtc)) {
2649 DRM_ERROR("pipe is still busy with an old pageflip\n");
2650 return -EBUSY;
2651 }
2652
79e53945 2653 /* no fb bound */
94352cf9 2654 if (!fb) {
a5071c2f 2655 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2656 return 0;
2657 }
2658
7eb552ae 2659 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2660 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2661 plane_name(intel_crtc->plane),
2662 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2663 return -EINVAL;
79e53945
JB
2664 }
2665
5c3b82e2 2666 mutex_lock(&dev->struct_mutex);
265db958 2667 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2668 to_intel_framebuffer(fb)->obj,
919926ae 2669 NULL);
8ac36ec1 2670 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2671 if (ret != 0) {
a5071c2f 2672 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2673 return ret;
2674 }
79e53945 2675
bb2043de
DL
2676 /*
2677 * Update pipe size and adjust fitter if needed: the reason for this is
2678 * that in compute_mode_changes we check the native mode (not the pfit
2679 * mode) to see if we can flip rather than do a full mode set. In the
2680 * fastboot case, we'll flip, but if we don't update the pipesrc and
2681 * pfit state, we'll end up with a big fb scanned out into the wrong
2682 * sized surface.
2683 *
2684 * To fix this properly, we need to hoist the checks up into
2685 * compute_mode_changes (or above), check the actual pfit state and
2686 * whether the platform allows pfit disable with pipe active, and only
2687 * then update the pipesrc and pfit state, even on the flip path.
2688 */
d330a953 2689 if (i915.fastboot) {
d7bf63f2
DL
2690 const struct drm_display_mode *adjusted_mode =
2691 &intel_crtc->config.adjusted_mode;
2692
4d6a3e63 2693 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2694 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2695 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2696 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2697 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2698 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2699 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2700 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2701 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2702 }
0637d60d
JB
2703 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2704 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2705 }
2706
29b9bde6 2707 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3c4fdcfb 2708
f4510a27
MR
2709 old_fb = crtc->primary->fb;
2710 crtc->primary->fb = fb;
6c4c86f5
DV
2711 crtc->x = x;
2712 crtc->y = y;
94352cf9 2713
b7f1de28 2714 if (old_fb) {
d7697eea
DV
2715 if (intel_crtc->active && old_fb != fb)
2716 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2717 mutex_lock(&dev->struct_mutex);
1690e1eb 2718 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
8ac36ec1 2719 mutex_unlock(&dev->struct_mutex);
b7f1de28 2720 }
652c393a 2721
8ac36ec1 2722 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2723 intel_update_fbc(dev);
4906557e 2724 intel_edp_psr_update(dev);
5c3b82e2 2725 mutex_unlock(&dev->struct_mutex);
79e53945 2726
5c3b82e2 2727 return 0;
79e53945
JB
2728}
2729
5e84e1a4
ZW
2730static void intel_fdi_normal_train(struct drm_crtc *crtc)
2731{
2732 struct drm_device *dev = crtc->dev;
2733 struct drm_i915_private *dev_priv = dev->dev_private;
2734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2735 int pipe = intel_crtc->pipe;
2736 u32 reg, temp;
2737
2738 /* enable normal train */
2739 reg = FDI_TX_CTL(pipe);
2740 temp = I915_READ(reg);
61e499bf 2741 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2742 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2743 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2744 } else {
2745 temp &= ~FDI_LINK_TRAIN_NONE;
2746 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2747 }
5e84e1a4
ZW
2748 I915_WRITE(reg, temp);
2749
2750 reg = FDI_RX_CTL(pipe);
2751 temp = I915_READ(reg);
2752 if (HAS_PCH_CPT(dev)) {
2753 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2754 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2755 } else {
2756 temp &= ~FDI_LINK_TRAIN_NONE;
2757 temp |= FDI_LINK_TRAIN_NONE;
2758 }
2759 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2760
2761 /* wait one idle pattern time */
2762 POSTING_READ(reg);
2763 udelay(1000);
357555c0
JB
2764
2765 /* IVB wants error correction enabled */
2766 if (IS_IVYBRIDGE(dev))
2767 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2768 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2769}
2770
1fbc0d78 2771static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2772{
1fbc0d78
DV
2773 return crtc->base.enabled && crtc->active &&
2774 crtc->config.has_pch_encoder;
1e833f40
DV
2775}
2776
01a415fd
DV
2777static void ivb_modeset_global_resources(struct drm_device *dev)
2778{
2779 struct drm_i915_private *dev_priv = dev->dev_private;
2780 struct intel_crtc *pipe_B_crtc =
2781 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2782 struct intel_crtc *pipe_C_crtc =
2783 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2784 uint32_t temp;
2785
1e833f40
DV
2786 /*
2787 * When everything is off disable fdi C so that we could enable fdi B
2788 * with all lanes. Note that we don't care about enabled pipes without
2789 * an enabled pch encoder.
2790 */
2791 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2792 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2793 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2794 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2795
2796 temp = I915_READ(SOUTH_CHICKEN1);
2797 temp &= ~FDI_BC_BIFURCATION_SELECT;
2798 DRM_DEBUG_KMS("disabling fdi C rx\n");
2799 I915_WRITE(SOUTH_CHICKEN1, temp);
2800 }
2801}
2802
8db9d77b
ZW
2803/* The FDI link training functions for ILK/Ibexpeak. */
2804static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2805{
2806 struct drm_device *dev = crtc->dev;
2807 struct drm_i915_private *dev_priv = dev->dev_private;
2808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2809 int pipe = intel_crtc->pipe;
5eddb70b 2810 u32 reg, temp, tries;
8db9d77b 2811
1c8562f6 2812 /* FDI needs bits from pipe first */
0fc932b8 2813 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 2814
e1a44743
AJ
2815 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2816 for train result */
5eddb70b
CW
2817 reg = FDI_RX_IMR(pipe);
2818 temp = I915_READ(reg);
e1a44743
AJ
2819 temp &= ~FDI_RX_SYMBOL_LOCK;
2820 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2821 I915_WRITE(reg, temp);
2822 I915_READ(reg);
e1a44743
AJ
2823 udelay(150);
2824
8db9d77b 2825 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2826 reg = FDI_TX_CTL(pipe);
2827 temp = I915_READ(reg);
627eb5a3
DV
2828 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2829 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2830 temp &= ~FDI_LINK_TRAIN_NONE;
2831 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2832 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2833
5eddb70b
CW
2834 reg = FDI_RX_CTL(pipe);
2835 temp = I915_READ(reg);
8db9d77b
ZW
2836 temp &= ~FDI_LINK_TRAIN_NONE;
2837 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2838 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2839
2840 POSTING_READ(reg);
8db9d77b
ZW
2841 udelay(150);
2842
5b2adf89 2843 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2844 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2845 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2846 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2847
5eddb70b 2848 reg = FDI_RX_IIR(pipe);
e1a44743 2849 for (tries = 0; tries < 5; tries++) {
5eddb70b 2850 temp = I915_READ(reg);
8db9d77b
ZW
2851 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2852
2853 if ((temp & FDI_RX_BIT_LOCK)) {
2854 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2855 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2856 break;
2857 }
8db9d77b 2858 }
e1a44743 2859 if (tries == 5)
5eddb70b 2860 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2861
2862 /* Train 2 */
5eddb70b
CW
2863 reg = FDI_TX_CTL(pipe);
2864 temp = I915_READ(reg);
8db9d77b
ZW
2865 temp &= ~FDI_LINK_TRAIN_NONE;
2866 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2867 I915_WRITE(reg, temp);
8db9d77b 2868
5eddb70b
CW
2869 reg = FDI_RX_CTL(pipe);
2870 temp = I915_READ(reg);
8db9d77b
ZW
2871 temp &= ~FDI_LINK_TRAIN_NONE;
2872 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2873 I915_WRITE(reg, temp);
8db9d77b 2874
5eddb70b
CW
2875 POSTING_READ(reg);
2876 udelay(150);
8db9d77b 2877
5eddb70b 2878 reg = FDI_RX_IIR(pipe);
e1a44743 2879 for (tries = 0; tries < 5; tries++) {
5eddb70b 2880 temp = I915_READ(reg);
8db9d77b
ZW
2881 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2882
2883 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2884 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2885 DRM_DEBUG_KMS("FDI train 2 done.\n");
2886 break;
2887 }
8db9d77b 2888 }
e1a44743 2889 if (tries == 5)
5eddb70b 2890 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2891
2892 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2893
8db9d77b
ZW
2894}
2895
0206e353 2896static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2897 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2898 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2899 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2900 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2901};
2902
2903/* The FDI link training functions for SNB/Cougarpoint. */
2904static void gen6_fdi_link_train(struct drm_crtc *crtc)
2905{
2906 struct drm_device *dev = crtc->dev;
2907 struct drm_i915_private *dev_priv = dev->dev_private;
2908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2909 int pipe = intel_crtc->pipe;
fa37d39e 2910 u32 reg, temp, i, retry;
8db9d77b 2911
e1a44743
AJ
2912 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2913 for train result */
5eddb70b
CW
2914 reg = FDI_RX_IMR(pipe);
2915 temp = I915_READ(reg);
e1a44743
AJ
2916 temp &= ~FDI_RX_SYMBOL_LOCK;
2917 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2918 I915_WRITE(reg, temp);
2919
2920 POSTING_READ(reg);
e1a44743
AJ
2921 udelay(150);
2922
8db9d77b 2923 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2924 reg = FDI_TX_CTL(pipe);
2925 temp = I915_READ(reg);
627eb5a3
DV
2926 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2927 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2928 temp &= ~FDI_LINK_TRAIN_NONE;
2929 temp |= FDI_LINK_TRAIN_PATTERN_1;
2930 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2931 /* SNB-B */
2932 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2933 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2934
d74cf324
DV
2935 I915_WRITE(FDI_RX_MISC(pipe),
2936 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2937
5eddb70b
CW
2938 reg = FDI_RX_CTL(pipe);
2939 temp = I915_READ(reg);
8db9d77b
ZW
2940 if (HAS_PCH_CPT(dev)) {
2941 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2942 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2943 } else {
2944 temp &= ~FDI_LINK_TRAIN_NONE;
2945 temp |= FDI_LINK_TRAIN_PATTERN_1;
2946 }
5eddb70b
CW
2947 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2948
2949 POSTING_READ(reg);
8db9d77b
ZW
2950 udelay(150);
2951
0206e353 2952 for (i = 0; i < 4; i++) {
5eddb70b
CW
2953 reg = FDI_TX_CTL(pipe);
2954 temp = I915_READ(reg);
8db9d77b
ZW
2955 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2956 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2957 I915_WRITE(reg, temp);
2958
2959 POSTING_READ(reg);
8db9d77b
ZW
2960 udelay(500);
2961
fa37d39e
SP
2962 for (retry = 0; retry < 5; retry++) {
2963 reg = FDI_RX_IIR(pipe);
2964 temp = I915_READ(reg);
2965 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2966 if (temp & FDI_RX_BIT_LOCK) {
2967 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2968 DRM_DEBUG_KMS("FDI train 1 done.\n");
2969 break;
2970 }
2971 udelay(50);
8db9d77b 2972 }
fa37d39e
SP
2973 if (retry < 5)
2974 break;
8db9d77b
ZW
2975 }
2976 if (i == 4)
5eddb70b 2977 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2978
2979 /* Train 2 */
5eddb70b
CW
2980 reg = FDI_TX_CTL(pipe);
2981 temp = I915_READ(reg);
8db9d77b
ZW
2982 temp &= ~FDI_LINK_TRAIN_NONE;
2983 temp |= FDI_LINK_TRAIN_PATTERN_2;
2984 if (IS_GEN6(dev)) {
2985 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2986 /* SNB-B */
2987 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2988 }
5eddb70b 2989 I915_WRITE(reg, temp);
8db9d77b 2990
5eddb70b
CW
2991 reg = FDI_RX_CTL(pipe);
2992 temp = I915_READ(reg);
8db9d77b
ZW
2993 if (HAS_PCH_CPT(dev)) {
2994 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2995 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2996 } else {
2997 temp &= ~FDI_LINK_TRAIN_NONE;
2998 temp |= FDI_LINK_TRAIN_PATTERN_2;
2999 }
5eddb70b
CW
3000 I915_WRITE(reg, temp);
3001
3002 POSTING_READ(reg);
8db9d77b
ZW
3003 udelay(150);
3004
0206e353 3005 for (i = 0; i < 4; i++) {
5eddb70b
CW
3006 reg = FDI_TX_CTL(pipe);
3007 temp = I915_READ(reg);
8db9d77b
ZW
3008 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3009 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3010 I915_WRITE(reg, temp);
3011
3012 POSTING_READ(reg);
8db9d77b
ZW
3013 udelay(500);
3014
fa37d39e
SP
3015 for (retry = 0; retry < 5; retry++) {
3016 reg = FDI_RX_IIR(pipe);
3017 temp = I915_READ(reg);
3018 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3019 if (temp & FDI_RX_SYMBOL_LOCK) {
3020 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3021 DRM_DEBUG_KMS("FDI train 2 done.\n");
3022 break;
3023 }
3024 udelay(50);
8db9d77b 3025 }
fa37d39e
SP
3026 if (retry < 5)
3027 break;
8db9d77b
ZW
3028 }
3029 if (i == 4)
5eddb70b 3030 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3031
3032 DRM_DEBUG_KMS("FDI train done.\n");
3033}
3034
357555c0
JB
3035/* Manual link training for Ivy Bridge A0 parts */
3036static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3037{
3038 struct drm_device *dev = crtc->dev;
3039 struct drm_i915_private *dev_priv = dev->dev_private;
3040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3041 int pipe = intel_crtc->pipe;
139ccd3f 3042 u32 reg, temp, i, j;
357555c0
JB
3043
3044 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3045 for train result */
3046 reg = FDI_RX_IMR(pipe);
3047 temp = I915_READ(reg);
3048 temp &= ~FDI_RX_SYMBOL_LOCK;
3049 temp &= ~FDI_RX_BIT_LOCK;
3050 I915_WRITE(reg, temp);
3051
3052 POSTING_READ(reg);
3053 udelay(150);
3054
01a415fd
DV
3055 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3056 I915_READ(FDI_RX_IIR(pipe)));
3057
139ccd3f
JB
3058 /* Try each vswing and preemphasis setting twice before moving on */
3059 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3060 /* disable first in case we need to retry */
3061 reg = FDI_TX_CTL(pipe);
3062 temp = I915_READ(reg);
3063 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3064 temp &= ~FDI_TX_ENABLE;
3065 I915_WRITE(reg, temp);
357555c0 3066
139ccd3f
JB
3067 reg = FDI_RX_CTL(pipe);
3068 temp = I915_READ(reg);
3069 temp &= ~FDI_LINK_TRAIN_AUTO;
3070 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3071 temp &= ~FDI_RX_ENABLE;
3072 I915_WRITE(reg, temp);
357555c0 3073
139ccd3f 3074 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3075 reg = FDI_TX_CTL(pipe);
3076 temp = I915_READ(reg);
139ccd3f
JB
3077 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3078 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3079 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3080 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3081 temp |= snb_b_fdi_train_param[j/2];
3082 temp |= FDI_COMPOSITE_SYNC;
3083 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3084
139ccd3f
JB
3085 I915_WRITE(FDI_RX_MISC(pipe),
3086 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3087
139ccd3f 3088 reg = FDI_RX_CTL(pipe);
357555c0 3089 temp = I915_READ(reg);
139ccd3f
JB
3090 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3091 temp |= FDI_COMPOSITE_SYNC;
3092 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3093
139ccd3f
JB
3094 POSTING_READ(reg);
3095 udelay(1); /* should be 0.5us */
357555c0 3096
139ccd3f
JB
3097 for (i = 0; i < 4; i++) {
3098 reg = FDI_RX_IIR(pipe);
3099 temp = I915_READ(reg);
3100 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3101
139ccd3f
JB
3102 if (temp & FDI_RX_BIT_LOCK ||
3103 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3104 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3105 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3106 i);
3107 break;
3108 }
3109 udelay(1); /* should be 0.5us */
3110 }
3111 if (i == 4) {
3112 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3113 continue;
3114 }
357555c0 3115
139ccd3f 3116 /* Train 2 */
357555c0
JB
3117 reg = FDI_TX_CTL(pipe);
3118 temp = I915_READ(reg);
139ccd3f
JB
3119 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3120 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3121 I915_WRITE(reg, temp);
3122
3123 reg = FDI_RX_CTL(pipe);
3124 temp = I915_READ(reg);
3125 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3126 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3127 I915_WRITE(reg, temp);
3128
3129 POSTING_READ(reg);
139ccd3f 3130 udelay(2); /* should be 1.5us */
357555c0 3131
139ccd3f
JB
3132 for (i = 0; i < 4; i++) {
3133 reg = FDI_RX_IIR(pipe);
3134 temp = I915_READ(reg);
3135 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3136
139ccd3f
JB
3137 if (temp & FDI_RX_SYMBOL_LOCK ||
3138 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3139 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3140 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3141 i);
3142 goto train_done;
3143 }
3144 udelay(2); /* should be 1.5us */
357555c0 3145 }
139ccd3f
JB
3146 if (i == 4)
3147 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3148 }
357555c0 3149
139ccd3f 3150train_done:
357555c0
JB
3151 DRM_DEBUG_KMS("FDI train done.\n");
3152}
3153
88cefb6c 3154static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3155{
88cefb6c 3156 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3157 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3158 int pipe = intel_crtc->pipe;
5eddb70b 3159 u32 reg, temp;
79e53945 3160
c64e311e 3161
c98e9dcf 3162 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3163 reg = FDI_RX_CTL(pipe);
3164 temp = I915_READ(reg);
627eb5a3
DV
3165 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3166 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3167 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3168 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3169
3170 POSTING_READ(reg);
c98e9dcf
JB
3171 udelay(200);
3172
3173 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3174 temp = I915_READ(reg);
3175 I915_WRITE(reg, temp | FDI_PCDCLK);
3176
3177 POSTING_READ(reg);
c98e9dcf
JB
3178 udelay(200);
3179
20749730
PZ
3180 /* Enable CPU FDI TX PLL, always on for Ironlake */
3181 reg = FDI_TX_CTL(pipe);
3182 temp = I915_READ(reg);
3183 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3184 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3185
20749730
PZ
3186 POSTING_READ(reg);
3187 udelay(100);
6be4a607 3188 }
0e23b99d
JB
3189}
3190
88cefb6c
DV
3191static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3192{
3193 struct drm_device *dev = intel_crtc->base.dev;
3194 struct drm_i915_private *dev_priv = dev->dev_private;
3195 int pipe = intel_crtc->pipe;
3196 u32 reg, temp;
3197
3198 /* Switch from PCDclk to Rawclk */
3199 reg = FDI_RX_CTL(pipe);
3200 temp = I915_READ(reg);
3201 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3202
3203 /* Disable CPU FDI TX PLL */
3204 reg = FDI_TX_CTL(pipe);
3205 temp = I915_READ(reg);
3206 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3207
3208 POSTING_READ(reg);
3209 udelay(100);
3210
3211 reg = FDI_RX_CTL(pipe);
3212 temp = I915_READ(reg);
3213 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3214
3215 /* Wait for the clocks to turn off. */
3216 POSTING_READ(reg);
3217 udelay(100);
3218}
3219
0fc932b8
JB
3220static void ironlake_fdi_disable(struct drm_crtc *crtc)
3221{
3222 struct drm_device *dev = crtc->dev;
3223 struct drm_i915_private *dev_priv = dev->dev_private;
3224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3225 int pipe = intel_crtc->pipe;
3226 u32 reg, temp;
3227
3228 /* disable CPU FDI tx and PCH FDI rx */
3229 reg = FDI_TX_CTL(pipe);
3230 temp = I915_READ(reg);
3231 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3232 POSTING_READ(reg);
3233
3234 reg = FDI_RX_CTL(pipe);
3235 temp = I915_READ(reg);
3236 temp &= ~(0x7 << 16);
dfd07d72 3237 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3238 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3239
3240 POSTING_READ(reg);
3241 udelay(100);
3242
3243 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3244 if (HAS_PCH_IBX(dev))
6f06ce18 3245 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3246
3247 /* still set train pattern 1 */
3248 reg = FDI_TX_CTL(pipe);
3249 temp = I915_READ(reg);
3250 temp &= ~FDI_LINK_TRAIN_NONE;
3251 temp |= FDI_LINK_TRAIN_PATTERN_1;
3252 I915_WRITE(reg, temp);
3253
3254 reg = FDI_RX_CTL(pipe);
3255 temp = I915_READ(reg);
3256 if (HAS_PCH_CPT(dev)) {
3257 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3258 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3259 } else {
3260 temp &= ~FDI_LINK_TRAIN_NONE;
3261 temp |= FDI_LINK_TRAIN_PATTERN_1;
3262 }
3263 /* BPC in FDI rx is consistent with that in PIPECONF */
3264 temp &= ~(0x07 << 16);
dfd07d72 3265 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3266 I915_WRITE(reg, temp);
3267
3268 POSTING_READ(reg);
3269 udelay(100);
3270}
3271
5dce5b93
CW
3272bool intel_has_pending_fb_unpin(struct drm_device *dev)
3273{
3274 struct intel_crtc *crtc;
3275
3276 /* Note that we don't need to be called with mode_config.lock here
3277 * as our list of CRTC objects is static for the lifetime of the
3278 * device and so cannot disappear as we iterate. Similarly, we can
3279 * happily treat the predicates as racy, atomic checks as userspace
3280 * cannot claim and pin a new fb without at least acquring the
3281 * struct_mutex and so serialising with us.
3282 */
d3fcc808 3283 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3284 if (atomic_read(&crtc->unpin_work_count) == 0)
3285 continue;
3286
3287 if (crtc->unpin_work)
3288 intel_wait_for_vblank(dev, crtc->pipe);
3289
3290 return true;
3291 }
3292
3293 return false;
3294}
3295
e6c3a2a6
CW
3296static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3297{
0f91128d 3298 struct drm_device *dev = crtc->dev;
5bb61643 3299 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3300
f4510a27 3301 if (crtc->primary->fb == NULL)
e6c3a2a6
CW
3302 return;
3303
2c10d571
DV
3304 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3305
eed6d67d
DV
3306 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3307 !intel_crtc_has_pending_flip(crtc),
3308 60*HZ) == 0);
5bb61643 3309
0f91128d 3310 mutex_lock(&dev->struct_mutex);
f4510a27 3311 intel_finish_fb(crtc->primary->fb);
0f91128d 3312 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3313}
3314
e615efe4
ED
3315/* Program iCLKIP clock to the desired frequency */
3316static void lpt_program_iclkip(struct drm_crtc *crtc)
3317{
3318 struct drm_device *dev = crtc->dev;
3319 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3320 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3321 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3322 u32 temp;
3323
09153000
DV
3324 mutex_lock(&dev_priv->dpio_lock);
3325
e615efe4
ED
3326 /* It is necessary to ungate the pixclk gate prior to programming
3327 * the divisors, and gate it back when it is done.
3328 */
3329 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3330
3331 /* Disable SSCCTL */
3332 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3333 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3334 SBI_SSCCTL_DISABLE,
3335 SBI_ICLK);
e615efe4
ED
3336
3337 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3338 if (clock == 20000) {
e615efe4
ED
3339 auxdiv = 1;
3340 divsel = 0x41;
3341 phaseinc = 0x20;
3342 } else {
3343 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3344 * but the adjusted_mode->crtc_clock in in KHz. To get the
3345 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3346 * convert the virtual clock precision to KHz here for higher
3347 * precision.
3348 */
3349 u32 iclk_virtual_root_freq = 172800 * 1000;
3350 u32 iclk_pi_range = 64;
3351 u32 desired_divisor, msb_divisor_value, pi_value;
3352
12d7ceed 3353 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3354 msb_divisor_value = desired_divisor / iclk_pi_range;
3355 pi_value = desired_divisor % iclk_pi_range;
3356
3357 auxdiv = 0;
3358 divsel = msb_divisor_value - 2;
3359 phaseinc = pi_value;
3360 }
3361
3362 /* This should not happen with any sane values */
3363 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3364 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3365 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3366 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3367
3368 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3369 clock,
e615efe4
ED
3370 auxdiv,
3371 divsel,
3372 phasedir,
3373 phaseinc);
3374
3375 /* Program SSCDIVINTPHASE6 */
988d6ee8 3376 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3377 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3378 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3379 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3380 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3381 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3382 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3383 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3384
3385 /* Program SSCAUXDIV */
988d6ee8 3386 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3387 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3388 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3389 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3390
3391 /* Enable modulator and associated divider */
988d6ee8 3392 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3393 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3394 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3395
3396 /* Wait for initialization time */
3397 udelay(24);
3398
3399 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3400
3401 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3402}
3403
275f01b2
DV
3404static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3405 enum pipe pch_transcoder)
3406{
3407 struct drm_device *dev = crtc->base.dev;
3408 struct drm_i915_private *dev_priv = dev->dev_private;
3409 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3410
3411 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3412 I915_READ(HTOTAL(cpu_transcoder)));
3413 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3414 I915_READ(HBLANK(cpu_transcoder)));
3415 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3416 I915_READ(HSYNC(cpu_transcoder)));
3417
3418 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3419 I915_READ(VTOTAL(cpu_transcoder)));
3420 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3421 I915_READ(VBLANK(cpu_transcoder)));
3422 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3423 I915_READ(VSYNC(cpu_transcoder)));
3424 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3425 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3426}
3427
1fbc0d78
DV
3428static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3429{
3430 struct drm_i915_private *dev_priv = dev->dev_private;
3431 uint32_t temp;
3432
3433 temp = I915_READ(SOUTH_CHICKEN1);
3434 if (temp & FDI_BC_BIFURCATION_SELECT)
3435 return;
3436
3437 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3438 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3439
3440 temp |= FDI_BC_BIFURCATION_SELECT;
3441 DRM_DEBUG_KMS("enabling fdi C rx\n");
3442 I915_WRITE(SOUTH_CHICKEN1, temp);
3443 POSTING_READ(SOUTH_CHICKEN1);
3444}
3445
3446static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3447{
3448 struct drm_device *dev = intel_crtc->base.dev;
3449 struct drm_i915_private *dev_priv = dev->dev_private;
3450
3451 switch (intel_crtc->pipe) {
3452 case PIPE_A:
3453 break;
3454 case PIPE_B:
3455 if (intel_crtc->config.fdi_lanes > 2)
3456 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3457 else
3458 cpt_enable_fdi_bc_bifurcation(dev);
3459
3460 break;
3461 case PIPE_C:
3462 cpt_enable_fdi_bc_bifurcation(dev);
3463
3464 break;
3465 default:
3466 BUG();
3467 }
3468}
3469
f67a559d
JB
3470/*
3471 * Enable PCH resources required for PCH ports:
3472 * - PCH PLLs
3473 * - FDI training & RX/TX
3474 * - update transcoder timings
3475 * - DP transcoding bits
3476 * - transcoder
3477 */
3478static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3479{
3480 struct drm_device *dev = crtc->dev;
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3483 int pipe = intel_crtc->pipe;
ee7b9f93 3484 u32 reg, temp;
2c07245f 3485
ab9412ba 3486 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3487
1fbc0d78
DV
3488 if (IS_IVYBRIDGE(dev))
3489 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3490
cd986abb
DV
3491 /* Write the TU size bits before fdi link training, so that error
3492 * detection works. */
3493 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3494 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3495
c98e9dcf 3496 /* For PCH output, training FDI link */
674cf967 3497 dev_priv->display.fdi_link_train(crtc);
2c07245f 3498
3ad8a208
DV
3499 /* We need to program the right clock selection before writing the pixel
3500 * mutliplier into the DPLL. */
303b81e0 3501 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3502 u32 sel;
4b645f14 3503
c98e9dcf 3504 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3505 temp |= TRANS_DPLL_ENABLE(pipe);
3506 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3507 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3508 temp |= sel;
3509 else
3510 temp &= ~sel;
c98e9dcf 3511 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3512 }
5eddb70b 3513
3ad8a208
DV
3514 /* XXX: pch pll's can be enabled any time before we enable the PCH
3515 * transcoder, and we actually should do this to not upset any PCH
3516 * transcoder that already use the clock when we share it.
3517 *
3518 * Note that enable_shared_dpll tries to do the right thing, but
3519 * get_shared_dpll unconditionally resets the pll - we need that to have
3520 * the right LVDS enable sequence. */
85b3894f 3521 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3522
d9b6cb56
JB
3523 /* set transcoder timing, panel must allow it */
3524 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3525 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3526
303b81e0 3527 intel_fdi_normal_train(crtc);
5e84e1a4 3528
c98e9dcf
JB
3529 /* For PCH DP, enable TRANS_DP_CTL */
3530 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3531 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3532 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3533 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3534 reg = TRANS_DP_CTL(pipe);
3535 temp = I915_READ(reg);
3536 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3537 TRANS_DP_SYNC_MASK |
3538 TRANS_DP_BPC_MASK);
5eddb70b
CW
3539 temp |= (TRANS_DP_OUTPUT_ENABLE |
3540 TRANS_DP_ENH_FRAMING);
9325c9f0 3541 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3542
3543 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3544 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3545 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3546 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3547
3548 switch (intel_trans_dp_port_sel(crtc)) {
3549 case PCH_DP_B:
5eddb70b 3550 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3551 break;
3552 case PCH_DP_C:
5eddb70b 3553 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3554 break;
3555 case PCH_DP_D:
5eddb70b 3556 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3557 break;
3558 default:
e95d41e1 3559 BUG();
32f9d658 3560 }
2c07245f 3561
5eddb70b 3562 I915_WRITE(reg, temp);
6be4a607 3563 }
b52eb4dc 3564
b8a4f404 3565 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3566}
3567
1507e5bd
PZ
3568static void lpt_pch_enable(struct drm_crtc *crtc)
3569{
3570 struct drm_device *dev = crtc->dev;
3571 struct drm_i915_private *dev_priv = dev->dev_private;
3572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3573 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3574
ab9412ba 3575 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3576
8c52b5e8 3577 lpt_program_iclkip(crtc);
1507e5bd 3578
0540e488 3579 /* Set transcoder timing. */
275f01b2 3580 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3581
937bb610 3582 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3583}
3584
e2b78267 3585static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3586{
e2b78267 3587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3588
3589 if (pll == NULL)
3590 return;
3591
3592 if (pll->refcount == 0) {
46edb027 3593 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3594 return;
3595 }
3596
f4a091c7
DV
3597 if (--pll->refcount == 0) {
3598 WARN_ON(pll->on);
3599 WARN_ON(pll->active);
3600 }
3601
a43f6e0f 3602 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3603}
3604
b89a1d39 3605static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3606{
e2b78267
DV
3607 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3608 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3609 enum intel_dpll_id i;
ee7b9f93 3610
ee7b9f93 3611 if (pll) {
46edb027
DV
3612 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3613 crtc->base.base.id, pll->name);
e2b78267 3614 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3615 }
3616
98b6bd99
DV
3617 if (HAS_PCH_IBX(dev_priv->dev)) {
3618 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3619 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3620 pll = &dev_priv->shared_dplls[i];
98b6bd99 3621
46edb027
DV
3622 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3623 crtc->base.base.id, pll->name);
98b6bd99 3624
f2a69f44
DV
3625 WARN_ON(pll->refcount);
3626
98b6bd99
DV
3627 goto found;
3628 }
3629
e72f9fbf
DV
3630 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3631 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3632
3633 /* Only want to check enabled timings first */
3634 if (pll->refcount == 0)
3635 continue;
3636
b89a1d39
DV
3637 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3638 sizeof(pll->hw_state)) == 0) {
46edb027 3639 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3640 crtc->base.base.id,
46edb027 3641 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3642
3643 goto found;
3644 }
3645 }
3646
3647 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3648 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3649 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3650 if (pll->refcount == 0) {
46edb027
DV
3651 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3652 crtc->base.base.id, pll->name);
ee7b9f93
JB
3653 goto found;
3654 }
3655 }
3656
3657 return NULL;
3658
3659found:
f2a69f44
DV
3660 if (pll->refcount == 0)
3661 pll->hw_state = crtc->config.dpll_hw_state;
3662
a43f6e0f 3663 crtc->config.shared_dpll = i;
46edb027
DV
3664 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3665 pipe_name(crtc->pipe));
ee7b9f93 3666
cdbd2316 3667 pll->refcount++;
e04c7350 3668
ee7b9f93
JB
3669 return pll;
3670}
3671
a1520318 3672static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3673{
3674 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3675 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3676 u32 temp;
3677
3678 temp = I915_READ(dslreg);
3679 udelay(500);
3680 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3681 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3682 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3683 }
3684}
3685
b074cec8
JB
3686static void ironlake_pfit_enable(struct intel_crtc *crtc)
3687{
3688 struct drm_device *dev = crtc->base.dev;
3689 struct drm_i915_private *dev_priv = dev->dev_private;
3690 int pipe = crtc->pipe;
3691
fd4daa9c 3692 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3693 /* Force use of hard-coded filter coefficients
3694 * as some pre-programmed values are broken,
3695 * e.g. x201.
3696 */
3697 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3698 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3699 PF_PIPE_SEL_IVB(pipe));
3700 else
3701 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3702 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3703 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3704 }
3705}
3706
bb53d4ae
VS
3707static void intel_enable_planes(struct drm_crtc *crtc)
3708{
3709 struct drm_device *dev = crtc->dev;
3710 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3711 struct drm_plane *plane;
bb53d4ae
VS
3712 struct intel_plane *intel_plane;
3713
af2b653b
MR
3714 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3715 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3716 if (intel_plane->pipe == pipe)
3717 intel_plane_restore(&intel_plane->base);
af2b653b 3718 }
bb53d4ae
VS
3719}
3720
3721static void intel_disable_planes(struct drm_crtc *crtc)
3722{
3723 struct drm_device *dev = crtc->dev;
3724 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3725 struct drm_plane *plane;
bb53d4ae
VS
3726 struct intel_plane *intel_plane;
3727
af2b653b
MR
3728 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3729 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3730 if (intel_plane->pipe == pipe)
3731 intel_plane_disable(&intel_plane->base);
af2b653b 3732 }
bb53d4ae
VS
3733}
3734
20bc8673 3735void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3736{
3737 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3738
3739 if (!crtc->config.ips_enabled)
3740 return;
3741
3742 /* We can only enable IPS after we enable a plane and wait for a vblank.
3743 * We guarantee that the plane is enabled by calling intel_enable_ips
3744 * only after intel_enable_plane. And intel_enable_plane already waits
3745 * for a vblank, so all we need to do here is to enable the IPS bit. */
3746 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3747 if (IS_BROADWELL(crtc->base.dev)) {
3748 mutex_lock(&dev_priv->rps.hw_lock);
3749 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3750 mutex_unlock(&dev_priv->rps.hw_lock);
3751 /* Quoting Art Runyan: "its not safe to expect any particular
3752 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3753 * mailbox." Moreover, the mailbox may return a bogus state,
3754 * so we need to just enable it and continue on.
2a114cc1
BW
3755 */
3756 } else {
3757 I915_WRITE(IPS_CTL, IPS_ENABLE);
3758 /* The bit only becomes 1 in the next vblank, so this wait here
3759 * is essentially intel_wait_for_vblank. If we don't have this
3760 * and don't wait for vblanks until the end of crtc_enable, then
3761 * the HW state readout code will complain that the expected
3762 * IPS_CTL value is not the one we read. */
3763 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3764 DRM_ERROR("Timed out waiting for IPS enable\n");
3765 }
d77e4531
PZ
3766}
3767
20bc8673 3768void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3769{
3770 struct drm_device *dev = crtc->base.dev;
3771 struct drm_i915_private *dev_priv = dev->dev_private;
3772
3773 if (!crtc->config.ips_enabled)
3774 return;
3775
3776 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 3777 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3778 mutex_lock(&dev_priv->rps.hw_lock);
3779 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3780 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
3781 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3782 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3783 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 3784 } else {
2a114cc1 3785 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3786 POSTING_READ(IPS_CTL);
3787 }
d77e4531
PZ
3788
3789 /* We need to wait for a vblank before we can disable the plane. */
3790 intel_wait_for_vblank(dev, crtc->pipe);
3791}
3792
3793/** Loads the palette/gamma unit for the CRTC with the prepared values */
3794static void intel_crtc_load_lut(struct drm_crtc *crtc)
3795{
3796 struct drm_device *dev = crtc->dev;
3797 struct drm_i915_private *dev_priv = dev->dev_private;
3798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3799 enum pipe pipe = intel_crtc->pipe;
3800 int palreg = PALETTE(pipe);
3801 int i;
3802 bool reenable_ips = false;
3803
3804 /* The clocks have to be on to load the palette. */
3805 if (!crtc->enabled || !intel_crtc->active)
3806 return;
3807
3808 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3809 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3810 assert_dsi_pll_enabled(dev_priv);
3811 else
3812 assert_pll_enabled(dev_priv, pipe);
3813 }
3814
3815 /* use legacy palette for Ironlake */
3816 if (HAS_PCH_SPLIT(dev))
3817 palreg = LGC_PALETTE(pipe);
3818
3819 /* Workaround : Do not read or write the pipe palette/gamma data while
3820 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3821 */
41e6fc4c 3822 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3823 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3824 GAMMA_MODE_MODE_SPLIT)) {
3825 hsw_disable_ips(intel_crtc);
3826 reenable_ips = true;
3827 }
3828
3829 for (i = 0; i < 256; i++) {
3830 I915_WRITE(palreg + 4 * i,
3831 (intel_crtc->lut_r[i] << 16) |
3832 (intel_crtc->lut_g[i] << 8) |
3833 intel_crtc->lut_b[i]);
3834 }
3835
3836 if (reenable_ips)
3837 hsw_enable_ips(intel_crtc);
3838}
3839
d3eedb1a
VS
3840static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3841{
3842 if (!enable && intel_crtc->overlay) {
3843 struct drm_device *dev = intel_crtc->base.dev;
3844 struct drm_i915_private *dev_priv = dev->dev_private;
3845
3846 mutex_lock(&dev->struct_mutex);
3847 dev_priv->mm.interruptible = false;
3848 (void) intel_overlay_switch_off(intel_crtc->overlay);
3849 dev_priv->mm.interruptible = true;
3850 mutex_unlock(&dev->struct_mutex);
3851 }
3852
3853 /* Let userspace switch the overlay on again. In most cases userspace
3854 * has to recompute where to put it anyway.
3855 */
3856}
3857
3858/**
3859 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3860 * cursor plane briefly if not already running after enabling the display
3861 * plane.
3862 * This workaround avoids occasional blank screens when self refresh is
3863 * enabled.
3864 */
3865static void
3866g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3867{
3868 u32 cntl = I915_READ(CURCNTR(pipe));
3869
3870 if ((cntl & CURSOR_MODE) == 0) {
3871 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3872
3873 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3874 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3875 intel_wait_for_vblank(dev_priv->dev, pipe);
3876 I915_WRITE(CURCNTR(pipe), cntl);
3877 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3878 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3879 }
3880}
3881
3882static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3883{
3884 struct drm_device *dev = crtc->dev;
3885 struct drm_i915_private *dev_priv = dev->dev_private;
3886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3887 int pipe = intel_crtc->pipe;
3888 int plane = intel_crtc->plane;
3889
3890 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3891 intel_enable_planes(crtc);
d3eedb1a
VS
3892 /* The fixup needs to happen before cursor is enabled */
3893 if (IS_G4X(dev))
3894 g4x_fixup_plane(dev_priv, pipe);
a5c4d7bc 3895 intel_crtc_update_cursor(crtc, true);
d3eedb1a 3896 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
3897
3898 hsw_enable_ips(intel_crtc);
3899
3900 mutex_lock(&dev->struct_mutex);
3901 intel_update_fbc(dev);
71b1c373 3902 intel_edp_psr_update(dev);
a5c4d7bc
VS
3903 mutex_unlock(&dev->struct_mutex);
3904}
3905
d3eedb1a 3906static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3907{
3908 struct drm_device *dev = crtc->dev;
3909 struct drm_i915_private *dev_priv = dev->dev_private;
3910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3911 int pipe = intel_crtc->pipe;
3912 int plane = intel_crtc->plane;
3913
3914 intel_crtc_wait_for_pending_flips(crtc);
3915 drm_vblank_off(dev, pipe);
3916
3917 if (dev_priv->fbc.plane == plane)
3918 intel_disable_fbc(dev);
3919
3920 hsw_disable_ips(intel_crtc);
3921
d3eedb1a 3922 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
3923 intel_crtc_update_cursor(crtc, false);
3924 intel_disable_planes(crtc);
3925 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3926}
3927
f67a559d
JB
3928static void ironlake_crtc_enable(struct drm_crtc *crtc)
3929{
3930 struct drm_device *dev = crtc->dev;
3931 struct drm_i915_private *dev_priv = dev->dev_private;
3932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3933 struct intel_encoder *encoder;
f67a559d 3934 int pipe = intel_crtc->pipe;
29407aab 3935 enum plane plane = intel_crtc->plane;
f67a559d 3936
08a48469
DV
3937 WARN_ON(!crtc->enabled);
3938
f67a559d
JB
3939 if (intel_crtc->active)
3940 return;
3941
b14b1055
DV
3942 if (intel_crtc->config.has_pch_encoder)
3943 intel_prepare_shared_dpll(intel_crtc);
3944
29407aab
DV
3945 if (intel_crtc->config.has_dp_encoder)
3946 intel_dp_set_m_n(intel_crtc);
3947
3948 intel_set_pipe_timings(intel_crtc);
3949
3950 if (intel_crtc->config.has_pch_encoder) {
3951 intel_cpu_transcoder_set_m_n(intel_crtc,
3952 &intel_crtc->config.fdi_m_n);
3953 }
3954
3955 ironlake_set_pipeconf(crtc);
3956
3957 /* Set up the display plane register */
3958 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3959 POSTING_READ(DSPCNTR(plane));
3960
3961 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3962 crtc->x, crtc->y);
3963
f67a559d 3964 intel_crtc->active = true;
8664281b
PZ
3965
3966 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3967 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3968
f6736a1a 3969 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3970 if (encoder->pre_enable)
3971 encoder->pre_enable(encoder);
f67a559d 3972
5bfe2ac0 3973 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3974 /* Note: FDI PLL enabling _must_ be done before we enable the
3975 * cpu pipes, hence this is separate from all the other fdi/pch
3976 * enabling. */
88cefb6c 3977 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3978 } else {
3979 assert_fdi_tx_disabled(dev_priv, pipe);
3980 assert_fdi_rx_disabled(dev_priv, pipe);
3981 }
f67a559d 3982
b074cec8 3983 ironlake_pfit_enable(intel_crtc);
f67a559d 3984
9c54c0dd
JB
3985 /*
3986 * On ILK+ LUT must be loaded before the pipe is running but with
3987 * clocks enabled
3988 */
3989 intel_crtc_load_lut(crtc);
3990
f37fcc2a 3991 intel_update_watermarks(crtc);
e1fdc473 3992 intel_enable_pipe(intel_crtc);
f67a559d 3993
5bfe2ac0 3994 if (intel_crtc->config.has_pch_encoder)
f67a559d 3995 ironlake_pch_enable(crtc);
c98e9dcf 3996
fa5c73b1
DV
3997 for_each_encoder_on_crtc(dev, crtc, encoder)
3998 encoder->enable(encoder);
61b77ddd
DV
3999
4000 if (HAS_PCH_CPT(dev))
a1520318 4001 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4002
d3eedb1a 4003 intel_crtc_enable_planes(crtc);
a5c4d7bc 4004
6ce94100
DV
4005 /*
4006 * There seems to be a race in PCH platform hw (at least on some
4007 * outputs) where an enabled pipe still completes any pageflip right
4008 * away (as if the pipe is off) instead of waiting for vblank. As soon
4009 * as the first vblank happend, everything works as expected. Hence just
4010 * wait for one vblank before returning to avoid strange things
4011 * happening.
4012 */
4013 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
4014}
4015
42db64ef
PZ
4016/* IPS only exists on ULT machines and is tied to pipe A. */
4017static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4018{
f5adf94e 4019 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4020}
4021
e4916946
PZ
4022/*
4023 * This implements the workaround described in the "notes" section of the mode
4024 * set sequence documentation. When going from no pipes or single pipe to
4025 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4026 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4027 */
4028static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4029{
4030 struct drm_device *dev = crtc->base.dev;
4031 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4032
4033 /* We want to get the other_active_crtc only if there's only 1 other
4034 * active crtc. */
d3fcc808 4035 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4036 if (!crtc_it->active || crtc_it == crtc)
4037 continue;
4038
4039 if (other_active_crtc)
4040 return;
4041
4042 other_active_crtc = crtc_it;
4043 }
4044 if (!other_active_crtc)
4045 return;
4046
4047 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4048 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4049}
4050
4f771f10
PZ
4051static void haswell_crtc_enable(struct drm_crtc *crtc)
4052{
4053 struct drm_device *dev = crtc->dev;
4054 struct drm_i915_private *dev_priv = dev->dev_private;
4055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4056 struct intel_encoder *encoder;
4057 int pipe = intel_crtc->pipe;
229fca97 4058 enum plane plane = intel_crtc->plane;
4f771f10
PZ
4059
4060 WARN_ON(!crtc->enabled);
4061
4062 if (intel_crtc->active)
4063 return;
4064
229fca97
DV
4065 if (intel_crtc->config.has_dp_encoder)
4066 intel_dp_set_m_n(intel_crtc);
4067
4068 intel_set_pipe_timings(intel_crtc);
4069
4070 if (intel_crtc->config.has_pch_encoder) {
4071 intel_cpu_transcoder_set_m_n(intel_crtc,
4072 &intel_crtc->config.fdi_m_n);
4073 }
4074
4075 haswell_set_pipeconf(crtc);
4076
4077 intel_set_pipe_csc(crtc);
4078
4079 /* Set up the display plane register */
4080 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4081 POSTING_READ(DSPCNTR(plane));
4082
4083 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4084 crtc->x, crtc->y);
4085
4f771f10 4086 intel_crtc->active = true;
8664281b
PZ
4087
4088 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4089 if (intel_crtc->config.has_pch_encoder)
4090 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4091
5bfe2ac0 4092 if (intel_crtc->config.has_pch_encoder)
04945641 4093 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
4094
4095 for_each_encoder_on_crtc(dev, crtc, encoder)
4096 if (encoder->pre_enable)
4097 encoder->pre_enable(encoder);
4098
1f544388 4099 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4100
b074cec8 4101 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4102
4103 /*
4104 * On ILK+ LUT must be loaded before the pipe is running but with
4105 * clocks enabled
4106 */
4107 intel_crtc_load_lut(crtc);
4108
1f544388 4109 intel_ddi_set_pipe_settings(crtc);
8228c251 4110 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4111
f37fcc2a 4112 intel_update_watermarks(crtc);
e1fdc473 4113 intel_enable_pipe(intel_crtc);
42db64ef 4114
5bfe2ac0 4115 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4116 lpt_pch_enable(crtc);
4f771f10 4117
8807e55b 4118 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4119 encoder->enable(encoder);
8807e55b
JN
4120 intel_opregion_notify_encoder(encoder, true);
4121 }
4f771f10 4122
e4916946
PZ
4123 /* If we change the relative order between pipe/planes enabling, we need
4124 * to change the workaround. */
4125 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4126 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4127}
4128
3f8dce3a
DV
4129static void ironlake_pfit_disable(struct intel_crtc *crtc)
4130{
4131 struct drm_device *dev = crtc->base.dev;
4132 struct drm_i915_private *dev_priv = dev->dev_private;
4133 int pipe = crtc->pipe;
4134
4135 /* To avoid upsetting the power well on haswell only disable the pfit if
4136 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4137 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4138 I915_WRITE(PF_CTL(pipe), 0);
4139 I915_WRITE(PF_WIN_POS(pipe), 0);
4140 I915_WRITE(PF_WIN_SZ(pipe), 0);
4141 }
4142}
4143
6be4a607
JB
4144static void ironlake_crtc_disable(struct drm_crtc *crtc)
4145{
4146 struct drm_device *dev = crtc->dev;
4147 struct drm_i915_private *dev_priv = dev->dev_private;
4148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4149 struct intel_encoder *encoder;
6be4a607 4150 int pipe = intel_crtc->pipe;
5eddb70b 4151 u32 reg, temp;
b52eb4dc 4152
f7abfe8b
CW
4153 if (!intel_crtc->active)
4154 return;
4155
d3eedb1a 4156 intel_crtc_disable_planes(crtc);
a5c4d7bc 4157
ea9d758d
DV
4158 for_each_encoder_on_crtc(dev, crtc, encoder)
4159 encoder->disable(encoder);
4160
d925c59a
DV
4161 if (intel_crtc->config.has_pch_encoder)
4162 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4163
b24e7179 4164 intel_disable_pipe(dev_priv, pipe);
32f9d658 4165
3f8dce3a 4166 ironlake_pfit_disable(intel_crtc);
2c07245f 4167
bf49ec8c
DV
4168 for_each_encoder_on_crtc(dev, crtc, encoder)
4169 if (encoder->post_disable)
4170 encoder->post_disable(encoder);
2c07245f 4171
d925c59a
DV
4172 if (intel_crtc->config.has_pch_encoder) {
4173 ironlake_fdi_disable(crtc);
913d8d11 4174
d925c59a
DV
4175 ironlake_disable_pch_transcoder(dev_priv, pipe);
4176 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 4177
d925c59a
DV
4178 if (HAS_PCH_CPT(dev)) {
4179 /* disable TRANS_DP_CTL */
4180 reg = TRANS_DP_CTL(pipe);
4181 temp = I915_READ(reg);
4182 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4183 TRANS_DP_PORT_SEL_MASK);
4184 temp |= TRANS_DP_PORT_SEL_NONE;
4185 I915_WRITE(reg, temp);
4186
4187 /* disable DPLL_SEL */
4188 temp = I915_READ(PCH_DPLL_SEL);
11887397 4189 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4190 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4191 }
e3421a18 4192
d925c59a 4193 /* disable PCH DPLL */
e72f9fbf 4194 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4195
d925c59a
DV
4196 ironlake_fdi_pll_disable(intel_crtc);
4197 }
6b383a7f 4198
f7abfe8b 4199 intel_crtc->active = false;
46ba614c 4200 intel_update_watermarks(crtc);
d1ebd816
BW
4201
4202 mutex_lock(&dev->struct_mutex);
6b383a7f 4203 intel_update_fbc(dev);
71b1c373 4204 intel_edp_psr_update(dev);
d1ebd816 4205 mutex_unlock(&dev->struct_mutex);
6be4a607 4206}
1b3c7a47 4207
4f771f10 4208static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4209{
4f771f10
PZ
4210 struct drm_device *dev = crtc->dev;
4211 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
4213 struct intel_encoder *encoder;
4214 int pipe = intel_crtc->pipe;
3b117c8f 4215 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4216
4f771f10
PZ
4217 if (!intel_crtc->active)
4218 return;
4219
d3eedb1a 4220 intel_crtc_disable_planes(crtc);
dda9a66a 4221
8807e55b
JN
4222 for_each_encoder_on_crtc(dev, crtc, encoder) {
4223 intel_opregion_notify_encoder(encoder, false);
4f771f10 4224 encoder->disable(encoder);
8807e55b 4225 }
4f771f10 4226
8664281b
PZ
4227 if (intel_crtc->config.has_pch_encoder)
4228 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
4229 intel_disable_pipe(dev_priv, pipe);
4230
ad80a810 4231 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4232
3f8dce3a 4233 ironlake_pfit_disable(intel_crtc);
4f771f10 4234
1f544388 4235 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
4236
4237 for_each_encoder_on_crtc(dev, crtc, encoder)
4238 if (encoder->post_disable)
4239 encoder->post_disable(encoder);
4240
88adfff1 4241 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4242 lpt_disable_pch_transcoder(dev_priv);
8664281b 4243 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 4244 intel_ddi_fdi_disable(crtc);
83616634 4245 }
4f771f10
PZ
4246
4247 intel_crtc->active = false;
46ba614c 4248 intel_update_watermarks(crtc);
4f771f10
PZ
4249
4250 mutex_lock(&dev->struct_mutex);
4251 intel_update_fbc(dev);
71b1c373 4252 intel_edp_psr_update(dev);
4f771f10
PZ
4253 mutex_unlock(&dev->struct_mutex);
4254}
4255
ee7b9f93
JB
4256static void ironlake_crtc_off(struct drm_crtc *crtc)
4257{
4258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4259 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4260}
4261
6441ab5f
PZ
4262static void haswell_crtc_off(struct drm_crtc *crtc)
4263{
4264 intel_ddi_put_crtc_pll(crtc);
4265}
4266
2dd24552
JB
4267static void i9xx_pfit_enable(struct intel_crtc *crtc)
4268{
4269 struct drm_device *dev = crtc->base.dev;
4270 struct drm_i915_private *dev_priv = dev->dev_private;
4271 struct intel_crtc_config *pipe_config = &crtc->config;
4272
328d8e82 4273 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4274 return;
4275
2dd24552 4276 /*
c0b03411
DV
4277 * The panel fitter should only be adjusted whilst the pipe is disabled,
4278 * according to register description and PRM.
2dd24552 4279 */
c0b03411
DV
4280 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4281 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4282
b074cec8
JB
4283 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4284 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4285
4286 /* Border color in case we don't scale up to the full screen. Black by
4287 * default, change to something else for debugging. */
4288 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4289}
4290
77d22dca
ID
4291#define for_each_power_domain(domain, mask) \
4292 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4293 if ((1 << (domain)) & (mask))
4294
319be8ae
ID
4295enum intel_display_power_domain
4296intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4297{
4298 struct drm_device *dev = intel_encoder->base.dev;
4299 struct intel_digital_port *intel_dig_port;
4300
4301 switch (intel_encoder->type) {
4302 case INTEL_OUTPUT_UNKNOWN:
4303 /* Only DDI platforms should ever use this output type */
4304 WARN_ON_ONCE(!HAS_DDI(dev));
4305 case INTEL_OUTPUT_DISPLAYPORT:
4306 case INTEL_OUTPUT_HDMI:
4307 case INTEL_OUTPUT_EDP:
4308 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4309 switch (intel_dig_port->port) {
4310 case PORT_A:
4311 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4312 case PORT_B:
4313 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4314 case PORT_C:
4315 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4316 case PORT_D:
4317 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4318 default:
4319 WARN_ON_ONCE(1);
4320 return POWER_DOMAIN_PORT_OTHER;
4321 }
4322 case INTEL_OUTPUT_ANALOG:
4323 return POWER_DOMAIN_PORT_CRT;
4324 case INTEL_OUTPUT_DSI:
4325 return POWER_DOMAIN_PORT_DSI;
4326 default:
4327 return POWER_DOMAIN_PORT_OTHER;
4328 }
4329}
4330
4331static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4332{
319be8ae
ID
4333 struct drm_device *dev = crtc->dev;
4334 struct intel_encoder *intel_encoder;
4335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4336 enum pipe pipe = intel_crtc->pipe;
4337 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4338 unsigned long mask;
4339 enum transcoder transcoder;
4340
4341 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4342
4343 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4344 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4345 if (pfit_enabled)
4346 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4347
319be8ae
ID
4348 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4349 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4350
77d22dca
ID
4351 return mask;
4352}
4353
4354void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4355 bool enable)
4356{
4357 if (dev_priv->power_domains.init_power_on == enable)
4358 return;
4359
4360 if (enable)
4361 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4362 else
4363 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4364
4365 dev_priv->power_domains.init_power_on = enable;
4366}
4367
4368static void modeset_update_crtc_power_domains(struct drm_device *dev)
4369{
4370 struct drm_i915_private *dev_priv = dev->dev_private;
4371 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4372 struct intel_crtc *crtc;
4373
4374 /*
4375 * First get all needed power domains, then put all unneeded, to avoid
4376 * any unnecessary toggling of the power wells.
4377 */
d3fcc808 4378 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4379 enum intel_display_power_domain domain;
4380
4381 if (!crtc->base.enabled)
4382 continue;
4383
319be8ae 4384 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4385
4386 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4387 intel_display_power_get(dev_priv, domain);
4388 }
4389
d3fcc808 4390 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4391 enum intel_display_power_domain domain;
4392
4393 for_each_power_domain(domain, crtc->enabled_power_domains)
4394 intel_display_power_put(dev_priv, domain);
4395
4396 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4397 }
4398
4399 intel_display_set_init_power(dev_priv, false);
4400}
4401
586f49dc 4402int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4403{
586f49dc 4404 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4405
586f49dc
JB
4406 /* Obtain SKU information */
4407 mutex_lock(&dev_priv->dpio_lock);
4408 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4409 CCK_FUSE_HPLL_FREQ_MASK;
4410 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4411
586f49dc 4412 return vco_freq[hpll_freq];
30a970c6
JB
4413}
4414
4415/* Adjust CDclk dividers to allow high res or save power if possible */
4416static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4417{
4418 struct drm_i915_private *dev_priv = dev->dev_private;
4419 u32 val, cmd;
4420
d60c4473
ID
4421 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4422 dev_priv->vlv_cdclk_freq = cdclk;
4423
30a970c6
JB
4424 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4425 cmd = 2;
4426 else if (cdclk == 266)
4427 cmd = 1;
4428 else
4429 cmd = 0;
4430
4431 mutex_lock(&dev_priv->rps.hw_lock);
4432 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4433 val &= ~DSPFREQGUAR_MASK;
4434 val |= (cmd << DSPFREQGUAR_SHIFT);
4435 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4436 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4437 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4438 50)) {
4439 DRM_ERROR("timed out waiting for CDclk change\n");
4440 }
4441 mutex_unlock(&dev_priv->rps.hw_lock);
4442
4443 if (cdclk == 400) {
4444 u32 divider, vco;
4445
4446 vco = valleyview_get_vco(dev_priv);
4447 divider = ((vco << 1) / cdclk) - 1;
4448
4449 mutex_lock(&dev_priv->dpio_lock);
4450 /* adjust cdclk divider */
4451 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4452 val &= ~0xf;
4453 val |= divider;
4454 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4455 mutex_unlock(&dev_priv->dpio_lock);
4456 }
4457
4458 mutex_lock(&dev_priv->dpio_lock);
4459 /* adjust self-refresh exit latency value */
4460 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4461 val &= ~0x7f;
4462
4463 /*
4464 * For high bandwidth configs, we set a higher latency in the bunit
4465 * so that the core display fetch happens in time to avoid underruns.
4466 */
4467 if (cdclk == 400)
4468 val |= 4500 / 250; /* 4.5 usec */
4469 else
4470 val |= 3000 / 250; /* 3.0 usec */
4471 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4472 mutex_unlock(&dev_priv->dpio_lock);
4473
4474 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4475 intel_i2c_reset(dev);
4476}
4477
d60c4473 4478int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4479{
4480 int cur_cdclk, vco;
4481 int divider;
4482
4483 vco = valleyview_get_vco(dev_priv);
4484
4485 mutex_lock(&dev_priv->dpio_lock);
4486 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4487 mutex_unlock(&dev_priv->dpio_lock);
4488
4489 divider &= 0xf;
4490
4491 cur_cdclk = (vco << 1) / (divider + 1);
4492
4493 return cur_cdclk;
4494}
4495
4496static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4497 int max_pixclk)
4498{
30a970c6
JB
4499 /*
4500 * Really only a few cases to deal with, as only 4 CDclks are supported:
4501 * 200MHz
4502 * 267MHz
4503 * 320MHz
4504 * 400MHz
4505 * So we check to see whether we're above 90% of the lower bin and
4506 * adjust if needed.
4507 */
4508 if (max_pixclk > 288000) {
4509 return 400;
4510 } else if (max_pixclk > 240000) {
4511 return 320;
4512 } else
4513 return 266;
4514 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4515}
4516
2f2d7aa1
VS
4517/* compute the max pixel clock for new configuration */
4518static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4519{
4520 struct drm_device *dev = dev_priv->dev;
4521 struct intel_crtc *intel_crtc;
4522 int max_pixclk = 0;
4523
d3fcc808 4524 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4525 if (intel_crtc->new_enabled)
30a970c6 4526 max_pixclk = max(max_pixclk,
2f2d7aa1 4527 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4528 }
4529
4530 return max_pixclk;
4531}
4532
4533static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4534 unsigned *prepare_pipes)
30a970c6
JB
4535{
4536 struct drm_i915_private *dev_priv = dev->dev_private;
4537 struct intel_crtc *intel_crtc;
2f2d7aa1 4538 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4539
d60c4473
ID
4540 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4541 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4542 return;
4543
2f2d7aa1 4544 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4545 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4546 if (intel_crtc->base.enabled)
4547 *prepare_pipes |= (1 << intel_crtc->pipe);
4548}
4549
4550static void valleyview_modeset_global_resources(struct drm_device *dev)
4551{
4552 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4553 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4554 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4555
d60c4473 4556 if (req_cdclk != dev_priv->vlv_cdclk_freq)
30a970c6 4557 valleyview_set_cdclk(dev, req_cdclk);
77961eb9 4558 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4559}
4560
89b667f8
JB
4561static void valleyview_crtc_enable(struct drm_crtc *crtc)
4562{
4563 struct drm_device *dev = crtc->dev;
5b18e57c 4564 struct drm_i915_private *dev_priv = dev->dev_private;
89b667f8
JB
4565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4566 struct intel_encoder *encoder;
4567 int pipe = intel_crtc->pipe;
5b18e57c 4568 int plane = intel_crtc->plane;
23538ef1 4569 bool is_dsi;
5b18e57c 4570 u32 dspcntr;
89b667f8
JB
4571
4572 WARN_ON(!crtc->enabled);
4573
4574 if (intel_crtc->active)
4575 return;
4576
bdd4b6a6
DV
4577 vlv_prepare_pll(intel_crtc);
4578
5b18e57c
DV
4579 /* Set up the display plane register */
4580 dspcntr = DISPPLANE_GAMMA_ENABLE;
4581
4582 if (intel_crtc->config.has_dp_encoder)
4583 intel_dp_set_m_n(intel_crtc);
4584
4585 intel_set_pipe_timings(intel_crtc);
4586
4587 /* pipesrc and dspsize control the size that is scaled from,
4588 * which should always be the user's requested size.
4589 */
4590 I915_WRITE(DSPSIZE(plane),
4591 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4592 (intel_crtc->config.pipe_src_w - 1));
4593 I915_WRITE(DSPPOS(plane), 0);
4594
4595 i9xx_set_pipeconf(intel_crtc);
4596
4597 I915_WRITE(DSPCNTR(plane), dspcntr);
4598 POSTING_READ(DSPCNTR(plane));
4599
4600 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4601 crtc->x, crtc->y);
4602
89b667f8 4603 intel_crtc->active = true;
89b667f8 4604
89b667f8
JB
4605 for_each_encoder_on_crtc(dev, crtc, encoder)
4606 if (encoder->pre_pll_enable)
4607 encoder->pre_pll_enable(encoder);
4608
23538ef1
JN
4609 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4610
9d556c99
CML
4611 if (!is_dsi) {
4612 if (IS_CHERRYVIEW(dev))
4613 chv_enable_pll(intel_crtc);
4614 else
4615 vlv_enable_pll(intel_crtc);
4616 }
89b667f8
JB
4617
4618 for_each_encoder_on_crtc(dev, crtc, encoder)
4619 if (encoder->pre_enable)
4620 encoder->pre_enable(encoder);
4621
2dd24552
JB
4622 i9xx_pfit_enable(intel_crtc);
4623
63cbb074
VS
4624 intel_crtc_load_lut(crtc);
4625
f37fcc2a 4626 intel_update_watermarks(crtc);
e1fdc473 4627 intel_enable_pipe(intel_crtc);
2d9d2b0b 4628 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4629
5004945f
JN
4630 for_each_encoder_on_crtc(dev, crtc, encoder)
4631 encoder->enable(encoder);
9ab0460b
VS
4632
4633 intel_crtc_enable_planes(crtc);
89b667f8
JB
4634}
4635
f13c2ef3
DV
4636static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4637{
4638 struct drm_device *dev = crtc->base.dev;
4639 struct drm_i915_private *dev_priv = dev->dev_private;
4640
4641 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4642 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4643}
4644
0b8765c6 4645static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4646{
4647 struct drm_device *dev = crtc->dev;
5b18e57c 4648 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 4649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4650 struct intel_encoder *encoder;
79e53945 4651 int pipe = intel_crtc->pipe;
5b18e57c
DV
4652 int plane = intel_crtc->plane;
4653 u32 dspcntr;
79e53945 4654
08a48469
DV
4655 WARN_ON(!crtc->enabled);
4656
f7abfe8b
CW
4657 if (intel_crtc->active)
4658 return;
4659
f13c2ef3
DV
4660 i9xx_set_pll_dividers(intel_crtc);
4661
5b18e57c
DV
4662 /* Set up the display plane register */
4663 dspcntr = DISPPLANE_GAMMA_ENABLE;
4664
4665 if (pipe == 0)
4666 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4667 else
4668 dspcntr |= DISPPLANE_SEL_PIPE_B;
4669
4670 if (intel_crtc->config.has_dp_encoder)
4671 intel_dp_set_m_n(intel_crtc);
4672
4673 intel_set_pipe_timings(intel_crtc);
4674
4675 /* pipesrc and dspsize control the size that is scaled from,
4676 * which should always be the user's requested size.
4677 */
4678 I915_WRITE(DSPSIZE(plane),
4679 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4680 (intel_crtc->config.pipe_src_w - 1));
4681 I915_WRITE(DSPPOS(plane), 0);
4682
4683 i9xx_set_pipeconf(intel_crtc);
4684
4685 I915_WRITE(DSPCNTR(plane), dspcntr);
4686 POSTING_READ(DSPCNTR(plane));
4687
4688 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4689 crtc->x, crtc->y);
4690
f7abfe8b 4691 intel_crtc->active = true;
6b383a7f 4692
9d6d9f19
MK
4693 for_each_encoder_on_crtc(dev, crtc, encoder)
4694 if (encoder->pre_enable)
4695 encoder->pre_enable(encoder);
4696
f6736a1a
DV
4697 i9xx_enable_pll(intel_crtc);
4698
2dd24552
JB
4699 i9xx_pfit_enable(intel_crtc);
4700
63cbb074
VS
4701 intel_crtc_load_lut(crtc);
4702
f37fcc2a 4703 intel_update_watermarks(crtc);
e1fdc473 4704 intel_enable_pipe(intel_crtc);
2d9d2b0b 4705 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4706
fa5c73b1
DV
4707 for_each_encoder_on_crtc(dev, crtc, encoder)
4708 encoder->enable(encoder);
9ab0460b
VS
4709
4710 intel_crtc_enable_planes(crtc);
0b8765c6 4711}
79e53945 4712
87476d63
DV
4713static void i9xx_pfit_disable(struct intel_crtc *crtc)
4714{
4715 struct drm_device *dev = crtc->base.dev;
4716 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4717
328d8e82
DV
4718 if (!crtc->config.gmch_pfit.control)
4719 return;
87476d63 4720
328d8e82 4721 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4722
328d8e82
DV
4723 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4724 I915_READ(PFIT_CONTROL));
4725 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4726}
4727
0b8765c6
JB
4728static void i9xx_crtc_disable(struct drm_crtc *crtc)
4729{
4730 struct drm_device *dev = crtc->dev;
4731 struct drm_i915_private *dev_priv = dev->dev_private;
4732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4733 struct intel_encoder *encoder;
0b8765c6 4734 int pipe = intel_crtc->pipe;
ef9c3aee 4735
f7abfe8b
CW
4736 if (!intel_crtc->active)
4737 return;
4738
9ab0460b
VS
4739 intel_crtc_disable_planes(crtc);
4740
ea9d758d
DV
4741 for_each_encoder_on_crtc(dev, crtc, encoder)
4742 encoder->disable(encoder);
4743
2d9d2b0b 4744 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4745 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4746
87476d63 4747 i9xx_pfit_disable(intel_crtc);
24a1f16d 4748
89b667f8
JB
4749 for_each_encoder_on_crtc(dev, crtc, encoder)
4750 if (encoder->post_disable)
4751 encoder->post_disable(encoder);
4752
076ed3b2
CML
4753 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4754 if (IS_CHERRYVIEW(dev))
4755 chv_disable_pll(dev_priv, pipe);
4756 else if (IS_VALLEYVIEW(dev))
4757 vlv_disable_pll(dev_priv, pipe);
4758 else
4759 i9xx_disable_pll(dev_priv, pipe);
4760 }
0b8765c6 4761
f7abfe8b 4762 intel_crtc->active = false;
46ba614c 4763 intel_update_watermarks(crtc);
f37fcc2a 4764
efa9624e 4765 mutex_lock(&dev->struct_mutex);
6b383a7f 4766 intel_update_fbc(dev);
71b1c373 4767 intel_edp_psr_update(dev);
efa9624e 4768 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
4769}
4770
ee7b9f93
JB
4771static void i9xx_crtc_off(struct drm_crtc *crtc)
4772{
4773}
4774
976f8a20
DV
4775static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4776 bool enabled)
2c07245f
ZW
4777{
4778 struct drm_device *dev = crtc->dev;
4779 struct drm_i915_master_private *master_priv;
4780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4781 int pipe = intel_crtc->pipe;
79e53945
JB
4782
4783 if (!dev->primary->master)
4784 return;
4785
4786 master_priv = dev->primary->master->driver_priv;
4787 if (!master_priv->sarea_priv)
4788 return;
4789
79e53945
JB
4790 switch (pipe) {
4791 case 0:
4792 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4793 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4794 break;
4795 case 1:
4796 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4797 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4798 break;
4799 default:
9db4a9c7 4800 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4801 break;
4802 }
79e53945
JB
4803}
4804
976f8a20
DV
4805/**
4806 * Sets the power management mode of the pipe and plane.
4807 */
4808void intel_crtc_update_dpms(struct drm_crtc *crtc)
4809{
4810 struct drm_device *dev = crtc->dev;
4811 struct drm_i915_private *dev_priv = dev->dev_private;
4812 struct intel_encoder *intel_encoder;
4813 bool enable = false;
4814
4815 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4816 enable |= intel_encoder->connectors_active;
4817
4818 if (enable)
4819 dev_priv->display.crtc_enable(crtc);
4820 else
4821 dev_priv->display.crtc_disable(crtc);
4822
4823 intel_crtc_update_sarea(crtc, enable);
4824}
4825
cdd59983
CW
4826static void intel_crtc_disable(struct drm_crtc *crtc)
4827{
cdd59983 4828 struct drm_device *dev = crtc->dev;
976f8a20 4829 struct drm_connector *connector;
ee7b9f93 4830 struct drm_i915_private *dev_priv = dev->dev_private;
cdd59983 4831
976f8a20
DV
4832 /* crtc should still be enabled when we disable it. */
4833 WARN_ON(!crtc->enabled);
4834
4835 dev_priv->display.crtc_disable(crtc);
4836 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4837 dev_priv->display.off(crtc);
4838
931872fc 4839 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4840 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4841 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983 4842
f4510a27 4843 if (crtc->primary->fb) {
cdd59983 4844 mutex_lock(&dev->struct_mutex);
f4510a27 4845 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
cdd59983 4846 mutex_unlock(&dev->struct_mutex);
f4510a27 4847 crtc->primary->fb = NULL;
976f8a20
DV
4848 }
4849
4850 /* Update computed state. */
4851 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4852 if (!connector->encoder || !connector->encoder->crtc)
4853 continue;
4854
4855 if (connector->encoder->crtc != crtc)
4856 continue;
4857
4858 connector->dpms = DRM_MODE_DPMS_OFF;
4859 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4860 }
4861}
4862
ea5b213a 4863void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4864{
4ef69c7a 4865 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4866
ea5b213a
CW
4867 drm_encoder_cleanup(encoder);
4868 kfree(intel_encoder);
7e7d76c3
JB
4869}
4870
9237329d 4871/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4872 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4873 * state of the entire output pipe. */
9237329d 4874static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4875{
5ab432ef
DV
4876 if (mode == DRM_MODE_DPMS_ON) {
4877 encoder->connectors_active = true;
4878
b2cabb0e 4879 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4880 } else {
4881 encoder->connectors_active = false;
4882
b2cabb0e 4883 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4884 }
79e53945
JB
4885}
4886
0a91ca29
DV
4887/* Cross check the actual hw state with our own modeset state tracking (and it's
4888 * internal consistency). */
b980514c 4889static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4890{
0a91ca29
DV
4891 if (connector->get_hw_state(connector)) {
4892 struct intel_encoder *encoder = connector->encoder;
4893 struct drm_crtc *crtc;
4894 bool encoder_enabled;
4895 enum pipe pipe;
4896
4897 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4898 connector->base.base.id,
4899 drm_get_connector_name(&connector->base));
4900
4901 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4902 "wrong connector dpms state\n");
4903 WARN(connector->base.encoder != &encoder->base,
4904 "active connector not linked to encoder\n");
4905 WARN(!encoder->connectors_active,
4906 "encoder->connectors_active not set\n");
4907
4908 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4909 WARN(!encoder_enabled, "encoder not enabled\n");
4910 if (WARN_ON(!encoder->base.crtc))
4911 return;
4912
4913 crtc = encoder->base.crtc;
4914
4915 WARN(!crtc->enabled, "crtc not enabled\n");
4916 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4917 WARN(pipe != to_intel_crtc(crtc)->pipe,
4918 "encoder active on the wrong pipe\n");
4919 }
79e53945
JB
4920}
4921
5ab432ef
DV
4922/* Even simpler default implementation, if there's really no special case to
4923 * consider. */
4924void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4925{
5ab432ef
DV
4926 /* All the simple cases only support two dpms states. */
4927 if (mode != DRM_MODE_DPMS_ON)
4928 mode = DRM_MODE_DPMS_OFF;
d4270e57 4929
5ab432ef
DV
4930 if (mode == connector->dpms)
4931 return;
4932
4933 connector->dpms = mode;
4934
4935 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4936 if (connector->encoder)
4937 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4938
b980514c 4939 intel_modeset_check_state(connector->dev);
79e53945
JB
4940}
4941
f0947c37
DV
4942/* Simple connector->get_hw_state implementation for encoders that support only
4943 * one connector and no cloning and hence the encoder state determines the state
4944 * of the connector. */
4945bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4946{
24929352 4947 enum pipe pipe = 0;
f0947c37 4948 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4949
f0947c37 4950 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4951}
4952
1857e1da
DV
4953static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4954 struct intel_crtc_config *pipe_config)
4955{
4956 struct drm_i915_private *dev_priv = dev->dev_private;
4957 struct intel_crtc *pipe_B_crtc =
4958 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4959
4960 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4961 pipe_name(pipe), pipe_config->fdi_lanes);
4962 if (pipe_config->fdi_lanes > 4) {
4963 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4964 pipe_name(pipe), pipe_config->fdi_lanes);
4965 return false;
4966 }
4967
bafb6553 4968 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4969 if (pipe_config->fdi_lanes > 2) {
4970 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4971 pipe_config->fdi_lanes);
4972 return false;
4973 } else {
4974 return true;
4975 }
4976 }
4977
4978 if (INTEL_INFO(dev)->num_pipes == 2)
4979 return true;
4980
4981 /* Ivybridge 3 pipe is really complicated */
4982 switch (pipe) {
4983 case PIPE_A:
4984 return true;
4985 case PIPE_B:
4986 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4987 pipe_config->fdi_lanes > 2) {
4988 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4989 pipe_name(pipe), pipe_config->fdi_lanes);
4990 return false;
4991 }
4992 return true;
4993 case PIPE_C:
1e833f40 4994 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4995 pipe_B_crtc->config.fdi_lanes <= 2) {
4996 if (pipe_config->fdi_lanes > 2) {
4997 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4998 pipe_name(pipe), pipe_config->fdi_lanes);
4999 return false;
5000 }
5001 } else {
5002 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5003 return false;
5004 }
5005 return true;
5006 default:
5007 BUG();
5008 }
5009}
5010
e29c22c0
DV
5011#define RETRY 1
5012static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5013 struct intel_crtc_config *pipe_config)
877d48d5 5014{
1857e1da 5015 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 5016 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 5017 int lane, link_bw, fdi_dotclock;
e29c22c0 5018 bool setup_ok, needs_recompute = false;
877d48d5 5019
e29c22c0 5020retry:
877d48d5
DV
5021 /* FDI is a binary signal running at ~2.7GHz, encoding
5022 * each output octet as 10 bits. The actual frequency
5023 * is stored as a divider into a 100MHz clock, and the
5024 * mode pixel clock is stored in units of 1KHz.
5025 * Hence the bw of each lane in terms of the mode signal
5026 * is:
5027 */
5028 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5029
241bfc38 5030 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5031
2bd89a07 5032 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5033 pipe_config->pipe_bpp);
5034
5035 pipe_config->fdi_lanes = lane;
5036
2bd89a07 5037 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5038 link_bw, &pipe_config->fdi_m_n);
1857e1da 5039
e29c22c0
DV
5040 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5041 intel_crtc->pipe, pipe_config);
5042 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5043 pipe_config->pipe_bpp -= 2*3;
5044 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5045 pipe_config->pipe_bpp);
5046 needs_recompute = true;
5047 pipe_config->bw_constrained = true;
5048
5049 goto retry;
5050 }
5051
5052 if (needs_recompute)
5053 return RETRY;
5054
5055 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5056}
5057
42db64ef
PZ
5058static void hsw_compute_ips_config(struct intel_crtc *crtc,
5059 struct intel_crtc_config *pipe_config)
5060{
d330a953 5061 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5062 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5063 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5064}
5065
a43f6e0f 5066static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 5067 struct intel_crtc_config *pipe_config)
79e53945 5068{
a43f6e0f 5069 struct drm_device *dev = crtc->base.dev;
b8cecdf5 5070 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 5071
ad3a4479 5072 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
5073 if (INTEL_INFO(dev)->gen < 4) {
5074 struct drm_i915_private *dev_priv = dev->dev_private;
5075 int clock_limit =
5076 dev_priv->display.get_display_clock_speed(dev);
5077
5078 /*
5079 * Enable pixel doubling when the dot clock
5080 * is > 90% of the (display) core speed.
5081 *
b397c96b
VS
5082 * GDG double wide on either pipe,
5083 * otherwise pipe A only.
cf532bb2 5084 */
b397c96b 5085 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5086 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5087 clock_limit *= 2;
cf532bb2 5088 pipe_config->double_wide = true;
ad3a4479
VS
5089 }
5090
241bfc38 5091 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5092 return -EINVAL;
2c07245f 5093 }
89749350 5094
1d1d0e27
VS
5095 /*
5096 * Pipe horizontal size must be even in:
5097 * - DVO ganged mode
5098 * - LVDS dual channel mode
5099 * - Double wide pipe
5100 */
5101 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5102 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5103 pipe_config->pipe_src_w &= ~1;
5104
8693a824
DL
5105 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5106 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5107 */
5108 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5109 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5110 return -EINVAL;
44f46b42 5111
bd080ee5 5112 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5113 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5114 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5115 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5116 * for lvds. */
5117 pipe_config->pipe_bpp = 8*3;
5118 }
5119
f5adf94e 5120 if (HAS_IPS(dev))
a43f6e0f
DV
5121 hsw_compute_ips_config(crtc, pipe_config);
5122
5123 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5124 * clock survives for now. */
5125 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5126 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 5127
877d48d5 5128 if (pipe_config->has_pch_encoder)
a43f6e0f 5129 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5130
e29c22c0 5131 return 0;
79e53945
JB
5132}
5133
25eb05fc
JB
5134static int valleyview_get_display_clock_speed(struct drm_device *dev)
5135{
5136 return 400000; /* FIXME */
5137}
5138
e70236a8
JB
5139static int i945_get_display_clock_speed(struct drm_device *dev)
5140{
5141 return 400000;
5142}
79e53945 5143
e70236a8 5144static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5145{
e70236a8
JB
5146 return 333000;
5147}
79e53945 5148
e70236a8
JB
5149static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5150{
5151 return 200000;
5152}
79e53945 5153
257a7ffc
DV
5154static int pnv_get_display_clock_speed(struct drm_device *dev)
5155{
5156 u16 gcfgc = 0;
5157
5158 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5159
5160 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5161 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5162 return 267000;
5163 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5164 return 333000;
5165 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5166 return 444000;
5167 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5168 return 200000;
5169 default:
5170 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5171 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5172 return 133000;
5173 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5174 return 167000;
5175 }
5176}
5177
e70236a8
JB
5178static int i915gm_get_display_clock_speed(struct drm_device *dev)
5179{
5180 u16 gcfgc = 0;
79e53945 5181
e70236a8
JB
5182 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5183
5184 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5185 return 133000;
5186 else {
5187 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5188 case GC_DISPLAY_CLOCK_333_MHZ:
5189 return 333000;
5190 default:
5191 case GC_DISPLAY_CLOCK_190_200_MHZ:
5192 return 190000;
79e53945 5193 }
e70236a8
JB
5194 }
5195}
5196
5197static int i865_get_display_clock_speed(struct drm_device *dev)
5198{
5199 return 266000;
5200}
5201
5202static int i855_get_display_clock_speed(struct drm_device *dev)
5203{
5204 u16 hpllcc = 0;
5205 /* Assume that the hardware is in the high speed state. This
5206 * should be the default.
5207 */
5208 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5209 case GC_CLOCK_133_200:
5210 case GC_CLOCK_100_200:
5211 return 200000;
5212 case GC_CLOCK_166_250:
5213 return 250000;
5214 case GC_CLOCK_100_133:
79e53945 5215 return 133000;
e70236a8 5216 }
79e53945 5217
e70236a8
JB
5218 /* Shouldn't happen */
5219 return 0;
5220}
79e53945 5221
e70236a8
JB
5222static int i830_get_display_clock_speed(struct drm_device *dev)
5223{
5224 return 133000;
79e53945
JB
5225}
5226
2c07245f 5227static void
a65851af 5228intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5229{
a65851af
VS
5230 while (*num > DATA_LINK_M_N_MASK ||
5231 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5232 *num >>= 1;
5233 *den >>= 1;
5234 }
5235}
5236
a65851af
VS
5237static void compute_m_n(unsigned int m, unsigned int n,
5238 uint32_t *ret_m, uint32_t *ret_n)
5239{
5240 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5241 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5242 intel_reduce_m_n_ratio(ret_m, ret_n);
5243}
5244
e69d0bc1
DV
5245void
5246intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5247 int pixel_clock, int link_clock,
5248 struct intel_link_m_n *m_n)
2c07245f 5249{
e69d0bc1 5250 m_n->tu = 64;
a65851af
VS
5251
5252 compute_m_n(bits_per_pixel * pixel_clock,
5253 link_clock * nlanes * 8,
5254 &m_n->gmch_m, &m_n->gmch_n);
5255
5256 compute_m_n(pixel_clock, link_clock,
5257 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5258}
5259
a7615030
CW
5260static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5261{
d330a953
JN
5262 if (i915.panel_use_ssc >= 0)
5263 return i915.panel_use_ssc != 0;
41aa3448 5264 return dev_priv->vbt.lvds_use_ssc
435793df 5265 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5266}
5267
c65d77d8
JB
5268static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5269{
5270 struct drm_device *dev = crtc->dev;
5271 struct drm_i915_private *dev_priv = dev->dev_private;
5272 int refclk;
5273
a0c4da24 5274 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5275 refclk = 100000;
a0c4da24 5276 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5277 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5278 refclk = dev_priv->vbt.lvds_ssc_freq;
5279 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5280 } else if (!IS_GEN2(dev)) {
5281 refclk = 96000;
5282 } else {
5283 refclk = 48000;
5284 }
5285
5286 return refclk;
5287}
5288
7429e9d4 5289static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5290{
7df00d7a 5291 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5292}
f47709a9 5293
7429e9d4
DV
5294static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5295{
5296 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5297}
5298
f47709a9 5299static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5300 intel_clock_t *reduced_clock)
5301{
f47709a9 5302 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5303 u32 fp, fp2 = 0;
5304
5305 if (IS_PINEVIEW(dev)) {
7429e9d4 5306 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5307 if (reduced_clock)
7429e9d4 5308 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5309 } else {
7429e9d4 5310 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5311 if (reduced_clock)
7429e9d4 5312 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5313 }
5314
8bcc2795 5315 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5316
f47709a9
DV
5317 crtc->lowfreq_avail = false;
5318 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5319 reduced_clock && i915.powersave) {
8bcc2795 5320 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5321 crtc->lowfreq_avail = true;
a7516a05 5322 } else {
8bcc2795 5323 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5324 }
5325}
5326
5e69f97f
CML
5327static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5328 pipe)
89b667f8
JB
5329{
5330 u32 reg_val;
5331
5332 /*
5333 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5334 * and set it to a reasonable value instead.
5335 */
ab3c759a 5336 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5337 reg_val &= 0xffffff00;
5338 reg_val |= 0x00000030;
ab3c759a 5339 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5340
ab3c759a 5341 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5342 reg_val &= 0x8cffffff;
5343 reg_val = 0x8c000000;
ab3c759a 5344 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5345
ab3c759a 5346 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5347 reg_val &= 0xffffff00;
ab3c759a 5348 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5349
ab3c759a 5350 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5351 reg_val &= 0x00ffffff;
5352 reg_val |= 0xb0000000;
ab3c759a 5353 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5354}
5355
b551842d
DV
5356static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5357 struct intel_link_m_n *m_n)
5358{
5359 struct drm_device *dev = crtc->base.dev;
5360 struct drm_i915_private *dev_priv = dev->dev_private;
5361 int pipe = crtc->pipe;
5362
e3b95f1e
DV
5363 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5364 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5365 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5366 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5367}
5368
5369static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5370 struct intel_link_m_n *m_n)
5371{
5372 struct drm_device *dev = crtc->base.dev;
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374 int pipe = crtc->pipe;
5375 enum transcoder transcoder = crtc->config.cpu_transcoder;
5376
5377 if (INTEL_INFO(dev)->gen >= 5) {
5378 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5379 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5380 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5381 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5382 } else {
e3b95f1e
DV
5383 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5384 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5385 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5386 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5387 }
5388}
5389
03afc4a2
DV
5390static void intel_dp_set_m_n(struct intel_crtc *crtc)
5391{
5392 if (crtc->config.has_pch_encoder)
5393 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5394 else
5395 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5396}
5397
f47709a9 5398static void vlv_update_pll(struct intel_crtc *crtc)
bdd4b6a6
DV
5399{
5400 u32 dpll, dpll_md;
5401
5402 /*
5403 * Enable DPIO clock input. We should never disable the reference
5404 * clock for pipe B, since VGA hotplug / manual detection depends
5405 * on it.
5406 */
5407 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5408 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5409 /* We should never disable this, set it here for state tracking */
5410 if (crtc->pipe == PIPE_B)
5411 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5412 dpll |= DPLL_VCO_ENABLE;
5413 crtc->config.dpll_hw_state.dpll = dpll;
5414
5415 dpll_md = (crtc->config.pixel_multiplier - 1)
5416 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5417 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5418}
5419
5420static void vlv_prepare_pll(struct intel_crtc *crtc)
a0c4da24 5421{
f47709a9 5422 struct drm_device *dev = crtc->base.dev;
a0c4da24 5423 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5424 int pipe = crtc->pipe;
bdd4b6a6 5425 u32 mdiv;
a0c4da24 5426 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5427 u32 coreclk, reg_val;
a0c4da24 5428
09153000
DV
5429 mutex_lock(&dev_priv->dpio_lock);
5430
f47709a9
DV
5431 bestn = crtc->config.dpll.n;
5432 bestm1 = crtc->config.dpll.m1;
5433 bestm2 = crtc->config.dpll.m2;
5434 bestp1 = crtc->config.dpll.p1;
5435 bestp2 = crtc->config.dpll.p2;
a0c4da24 5436
89b667f8
JB
5437 /* See eDP HDMI DPIO driver vbios notes doc */
5438
5439 /* PLL B needs special handling */
bdd4b6a6 5440 if (pipe == PIPE_B)
5e69f97f 5441 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5442
5443 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5444 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5445
5446 /* Disable target IRef on PLL */
ab3c759a 5447 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5448 reg_val &= 0x00ffffff;
ab3c759a 5449 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5450
5451 /* Disable fast lock */
ab3c759a 5452 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5453
5454 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5455 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5456 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5457 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5458 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5459
5460 /*
5461 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5462 * but we don't support that).
5463 * Note: don't use the DAC post divider as it seems unstable.
5464 */
5465 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5466 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5467
a0c4da24 5468 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5469 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5470
89b667f8 5471 /* Set HBR and RBR LPF coefficients */
ff9a6750 5472 if (crtc->config.port_clock == 162000 ||
99750bd4 5473 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5474 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5475 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5476 0x009f0003);
89b667f8 5477 else
ab3c759a 5478 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5479 0x00d0000f);
5480
5481 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5482 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5483 /* Use SSC source */
bdd4b6a6 5484 if (pipe == PIPE_A)
ab3c759a 5485 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5486 0x0df40000);
5487 else
ab3c759a 5488 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5489 0x0df70000);
5490 } else { /* HDMI or VGA */
5491 /* Use bend source */
bdd4b6a6 5492 if (pipe == PIPE_A)
ab3c759a 5493 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5494 0x0df70000);
5495 else
ab3c759a 5496 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5497 0x0df40000);
5498 }
a0c4da24 5499
ab3c759a 5500 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5501 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5502 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5503 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5504 coreclk |= 0x01000000;
ab3c759a 5505 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5506
ab3c759a 5507 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5508 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5509}
5510
9d556c99
CML
5511static void chv_update_pll(struct intel_crtc *crtc)
5512{
5513 struct drm_device *dev = crtc->base.dev;
5514 struct drm_i915_private *dev_priv = dev->dev_private;
5515 int pipe = crtc->pipe;
5516 int dpll_reg = DPLL(crtc->pipe);
5517 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5518 u32 val, loopfilter, intcoeff;
5519 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5520 int refclk;
5521
a11b0703
VS
5522 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5523 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5524 DPLL_VCO_ENABLE;
5525 if (pipe != PIPE_A)
5526 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5527
5528 crtc->config.dpll_hw_state.dpll_md =
5529 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
9d556c99
CML
5530
5531 bestn = crtc->config.dpll.n;
5532 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5533 bestm1 = crtc->config.dpll.m1;
5534 bestm2 = crtc->config.dpll.m2 >> 22;
5535 bestp1 = crtc->config.dpll.p1;
5536 bestp2 = crtc->config.dpll.p2;
5537
5538 /*
5539 * Enable Refclk and SSC
5540 */
a11b0703
VS
5541 I915_WRITE(dpll_reg,
5542 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5543
5544 mutex_lock(&dev_priv->dpio_lock);
9d556c99
CML
5545
5546 /* Propagate soft reset to data lane reset */
5547 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5548 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5549 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5550
9d556c99
CML
5551 /* p1 and p2 divider */
5552 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5553 5 << DPIO_CHV_S1_DIV_SHIFT |
5554 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5555 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5556 1 << DPIO_CHV_K_DIV_SHIFT);
5557
5558 /* Feedback post-divider - m2 */
5559 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5560
5561 /* Feedback refclk divider - n and m1 */
5562 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5563 DPIO_CHV_M1_DIV_BY_2 |
5564 1 << DPIO_CHV_N_DIV_SHIFT);
5565
5566 /* M2 fraction division */
5567 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5568
5569 /* M2 fraction division enable */
5570 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5571 DPIO_CHV_FRAC_DIV_EN |
5572 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5573
5574 /* Loop filter */
5575 refclk = i9xx_get_refclk(&crtc->base, 0);
5576 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5577 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5578 if (refclk == 100000)
5579 intcoeff = 11;
5580 else if (refclk == 38400)
5581 intcoeff = 10;
5582 else
5583 intcoeff = 9;
5584 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5585 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5586
5587 /* AFC Recal */
5588 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5589 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5590 DPIO_AFC_RECAL);
5591
5592 mutex_unlock(&dev_priv->dpio_lock);
5593}
5594
f47709a9
DV
5595static void i9xx_update_pll(struct intel_crtc *crtc,
5596 intel_clock_t *reduced_clock,
eb1cbe48
DV
5597 int num_connectors)
5598{
f47709a9 5599 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5600 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5601 u32 dpll;
5602 bool is_sdvo;
f47709a9 5603 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5604
f47709a9 5605 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5606
f47709a9
DV
5607 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5608 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5609
5610 dpll = DPLL_VGA_MODE_DIS;
5611
f47709a9 5612 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5613 dpll |= DPLLB_MODE_LVDS;
5614 else
5615 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5616
ef1b460d 5617 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5618 dpll |= (crtc->config.pixel_multiplier - 1)
5619 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5620 }
198a037f
DV
5621
5622 if (is_sdvo)
4a33e48d 5623 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5624
f47709a9 5625 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5626 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5627
5628 /* compute bitmask from p1 value */
5629 if (IS_PINEVIEW(dev))
5630 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5631 else {
5632 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5633 if (IS_G4X(dev) && reduced_clock)
5634 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5635 }
5636 switch (clock->p2) {
5637 case 5:
5638 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5639 break;
5640 case 7:
5641 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5642 break;
5643 case 10:
5644 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5645 break;
5646 case 14:
5647 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5648 break;
5649 }
5650 if (INTEL_INFO(dev)->gen >= 4)
5651 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5652
09ede541 5653 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5654 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5655 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5656 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5657 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5658 else
5659 dpll |= PLL_REF_INPUT_DREFCLK;
5660
5661 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5662 crtc->config.dpll_hw_state.dpll = dpll;
5663
eb1cbe48 5664 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5665 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5666 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5667 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
5668 }
5669}
5670
f47709a9 5671static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5672 intel_clock_t *reduced_clock,
eb1cbe48
DV
5673 int num_connectors)
5674{
f47709a9 5675 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5676 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5677 u32 dpll;
f47709a9 5678 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5679
f47709a9 5680 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5681
eb1cbe48
DV
5682 dpll = DPLL_VGA_MODE_DIS;
5683
f47709a9 5684 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5685 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5686 } else {
5687 if (clock->p1 == 2)
5688 dpll |= PLL_P1_DIVIDE_BY_TWO;
5689 else
5690 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5691 if (clock->p2 == 4)
5692 dpll |= PLL_P2_DIVIDE_BY_4;
5693 }
5694
4a33e48d
DV
5695 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5696 dpll |= DPLL_DVO_2X_MODE;
5697
f47709a9 5698 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5699 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5700 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5701 else
5702 dpll |= PLL_REF_INPUT_DREFCLK;
5703
5704 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5705 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5706}
5707
8a654f3b 5708static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5709{
5710 struct drm_device *dev = intel_crtc->base.dev;
5711 struct drm_i915_private *dev_priv = dev->dev_private;
5712 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5713 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5714 struct drm_display_mode *adjusted_mode =
5715 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
5716 uint32_t crtc_vtotal, crtc_vblank_end;
5717 int vsyncshift = 0;
4d8a62ea
DV
5718
5719 /* We need to be careful not to changed the adjusted mode, for otherwise
5720 * the hw state checker will get angry at the mismatch. */
5721 crtc_vtotal = adjusted_mode->crtc_vtotal;
5722 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 5723
609aeaca 5724 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 5725 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5726 crtc_vtotal -= 1;
5727 crtc_vblank_end -= 1;
609aeaca
VS
5728
5729 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5730 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5731 else
5732 vsyncshift = adjusted_mode->crtc_hsync_start -
5733 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
5734 if (vsyncshift < 0)
5735 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
5736 }
5737
5738 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5739 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5740
fe2b8f9d 5741 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5742 (adjusted_mode->crtc_hdisplay - 1) |
5743 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5744 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5745 (adjusted_mode->crtc_hblank_start - 1) |
5746 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5747 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5748 (adjusted_mode->crtc_hsync_start - 1) |
5749 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5750
fe2b8f9d 5751 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5752 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5753 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5754 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5755 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5756 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5757 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5758 (adjusted_mode->crtc_vsync_start - 1) |
5759 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5760
b5e508d4
PZ
5761 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5762 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5763 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5764 * bits. */
5765 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5766 (pipe == PIPE_B || pipe == PIPE_C))
5767 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5768
b0e77b9c
PZ
5769 /* pipesrc controls the size that is scaled from, which should
5770 * always be the user's requested size.
5771 */
5772 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5773 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5774 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5775}
5776
1bd1bd80
DV
5777static void intel_get_pipe_timings(struct intel_crtc *crtc,
5778 struct intel_crtc_config *pipe_config)
5779{
5780 struct drm_device *dev = crtc->base.dev;
5781 struct drm_i915_private *dev_priv = dev->dev_private;
5782 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5783 uint32_t tmp;
5784
5785 tmp = I915_READ(HTOTAL(cpu_transcoder));
5786 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5787 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5788 tmp = I915_READ(HBLANK(cpu_transcoder));
5789 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5790 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5791 tmp = I915_READ(HSYNC(cpu_transcoder));
5792 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5793 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5794
5795 tmp = I915_READ(VTOTAL(cpu_transcoder));
5796 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5797 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5798 tmp = I915_READ(VBLANK(cpu_transcoder));
5799 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5800 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5801 tmp = I915_READ(VSYNC(cpu_transcoder));
5802 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5803 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5804
5805 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5806 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5807 pipe_config->adjusted_mode.crtc_vtotal += 1;
5808 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5809 }
5810
5811 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5812 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5813 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5814
5815 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5816 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5817}
5818
f6a83288
DV
5819void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5820 struct intel_crtc_config *pipe_config)
babea61d 5821{
f6a83288
DV
5822 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5823 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5824 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5825 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5826
f6a83288
DV
5827 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5828 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5829 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5830 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5831
f6a83288 5832 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5833
f6a83288
DV
5834 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5835 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5836}
5837
84b046f3
DV
5838static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5839{
5840 struct drm_device *dev = intel_crtc->base.dev;
5841 struct drm_i915_private *dev_priv = dev->dev_private;
5842 uint32_t pipeconf;
5843
9f11a9e4 5844 pipeconf = 0;
84b046f3 5845
67c72a12
DV
5846 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5847 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5848 pipeconf |= PIPECONF_ENABLE;
5849
cf532bb2
VS
5850 if (intel_crtc->config.double_wide)
5851 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5852
ff9ce46e
DV
5853 /* only g4x and later have fancy bpc/dither controls */
5854 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5855 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5856 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5857 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5858 PIPECONF_DITHER_TYPE_SP;
84b046f3 5859
ff9ce46e
DV
5860 switch (intel_crtc->config.pipe_bpp) {
5861 case 18:
5862 pipeconf |= PIPECONF_6BPC;
5863 break;
5864 case 24:
5865 pipeconf |= PIPECONF_8BPC;
5866 break;
5867 case 30:
5868 pipeconf |= PIPECONF_10BPC;
5869 break;
5870 default:
5871 /* Case prevented by intel_choose_pipe_bpp_dither. */
5872 BUG();
84b046f3
DV
5873 }
5874 }
5875
5876 if (HAS_PIPE_CXSR(dev)) {
5877 if (intel_crtc->lowfreq_avail) {
5878 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5879 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5880 } else {
5881 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5882 }
5883 }
5884
efc2cfff
VS
5885 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5886 if (INTEL_INFO(dev)->gen < 4 ||
5887 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5888 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5889 else
5890 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5891 } else
84b046f3
DV
5892 pipeconf |= PIPECONF_PROGRESSIVE;
5893
9f11a9e4
DV
5894 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5895 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5896
84b046f3
DV
5897 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5898 POSTING_READ(PIPECONF(intel_crtc->pipe));
5899}
5900
f564048e 5901static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5902 int x, int y,
94352cf9 5903 struct drm_framebuffer *fb)
79e53945
JB
5904{
5905 struct drm_device *dev = crtc->dev;
5906 struct drm_i915_private *dev_priv = dev->dev_private;
5907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c751ce4f 5908 int refclk, num_connectors = 0;
652c393a 5909 intel_clock_t clock, reduced_clock;
a16af721 5910 bool ok, has_reduced_clock = false;
e9fd1c02 5911 bool is_lvds = false, is_dsi = false;
5eddb70b 5912 struct intel_encoder *encoder;
d4906093 5913 const intel_limit_t *limit;
79e53945 5914
6c2b7c12 5915 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5916 switch (encoder->type) {
79e53945
JB
5917 case INTEL_OUTPUT_LVDS:
5918 is_lvds = true;
5919 break;
e9fd1c02
JN
5920 case INTEL_OUTPUT_DSI:
5921 is_dsi = true;
5922 break;
79e53945 5923 }
43565a06 5924
c751ce4f 5925 num_connectors++;
79e53945
JB
5926 }
5927
f2335330 5928 if (is_dsi)
5b18e57c 5929 return 0;
f2335330
JN
5930
5931 if (!intel_crtc->config.clock_set) {
5932 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5933
e9fd1c02
JN
5934 /*
5935 * Returns a set of divisors for the desired target clock with
5936 * the given refclk, or FALSE. The returned values represent
5937 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5938 * 2) / p1 / p2.
5939 */
5940 limit = intel_limit(crtc, refclk);
5941 ok = dev_priv->display.find_dpll(limit, crtc,
5942 intel_crtc->config.port_clock,
5943 refclk, NULL, &clock);
f2335330 5944 if (!ok) {
e9fd1c02
JN
5945 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5946 return -EINVAL;
5947 }
79e53945 5948
f2335330
JN
5949 if (is_lvds && dev_priv->lvds_downclock_avail) {
5950 /*
5951 * Ensure we match the reduced clock's P to the target
5952 * clock. If the clocks don't match, we can't switch
5953 * the display clock by using the FP0/FP1. In such case
5954 * we will disable the LVDS downclock feature.
5955 */
5956 has_reduced_clock =
5957 dev_priv->display.find_dpll(limit, crtc,
5958 dev_priv->lvds_downclock,
5959 refclk, &clock,
5960 &reduced_clock);
5961 }
5962 /* Compat-code for transition, will disappear. */
f47709a9
DV
5963 intel_crtc->config.dpll.n = clock.n;
5964 intel_crtc->config.dpll.m1 = clock.m1;
5965 intel_crtc->config.dpll.m2 = clock.m2;
5966 intel_crtc->config.dpll.p1 = clock.p1;
5967 intel_crtc->config.dpll.p2 = clock.p2;
5968 }
7026d4ac 5969
e9fd1c02 5970 if (IS_GEN2(dev)) {
8a654f3b 5971 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5972 has_reduced_clock ? &reduced_clock : NULL,
5973 num_connectors);
9d556c99
CML
5974 } else if (IS_CHERRYVIEW(dev)) {
5975 chv_update_pll(intel_crtc);
e9fd1c02 5976 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5977 vlv_update_pll(intel_crtc);
e9fd1c02 5978 } else {
f47709a9 5979 i9xx_update_pll(intel_crtc,
eb1cbe48 5980 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 5981 num_connectors);
e9fd1c02 5982 }
79e53945 5983
c8f7a0db 5984 return 0;
f564048e
EA
5985}
5986
2fa2fe9a
DV
5987static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5988 struct intel_crtc_config *pipe_config)
5989{
5990 struct drm_device *dev = crtc->base.dev;
5991 struct drm_i915_private *dev_priv = dev->dev_private;
5992 uint32_t tmp;
5993
dc9e7dec
VS
5994 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5995 return;
5996
2fa2fe9a 5997 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5998 if (!(tmp & PFIT_ENABLE))
5999 return;
2fa2fe9a 6000
06922821 6001 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6002 if (INTEL_INFO(dev)->gen < 4) {
6003 if (crtc->pipe != PIPE_B)
6004 return;
2fa2fe9a
DV
6005 } else {
6006 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6007 return;
6008 }
6009
06922821 6010 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6011 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6012 if (INTEL_INFO(dev)->gen < 5)
6013 pipe_config->gmch_pfit.lvds_border_bits =
6014 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6015}
6016
acbec814
JB
6017static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6018 struct intel_crtc_config *pipe_config)
6019{
6020 struct drm_device *dev = crtc->base.dev;
6021 struct drm_i915_private *dev_priv = dev->dev_private;
6022 int pipe = pipe_config->cpu_transcoder;
6023 intel_clock_t clock;
6024 u32 mdiv;
662c6ecb 6025 int refclk = 100000;
acbec814
JB
6026
6027 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6028 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6029 mutex_unlock(&dev_priv->dpio_lock);
6030
6031 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6032 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6033 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6034 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6035 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6036
f646628b 6037 vlv_clock(refclk, &clock);
acbec814 6038
f646628b
VS
6039 /* clock.dot is the fast clock */
6040 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6041}
6042
1ad292b5
JB
6043static void i9xx_get_plane_config(struct intel_crtc *crtc,
6044 struct intel_plane_config *plane_config)
6045{
6046 struct drm_device *dev = crtc->base.dev;
6047 struct drm_i915_private *dev_priv = dev->dev_private;
6048 u32 val, base, offset;
6049 int pipe = crtc->pipe, plane = crtc->plane;
6050 int fourcc, pixel_format;
6051 int aligned_height;
6052
66e514c1
DA
6053 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6054 if (!crtc->base.primary->fb) {
1ad292b5
JB
6055 DRM_DEBUG_KMS("failed to alloc fb\n");
6056 return;
6057 }
6058
6059 val = I915_READ(DSPCNTR(plane));
6060
6061 if (INTEL_INFO(dev)->gen >= 4)
6062 if (val & DISPPLANE_TILED)
6063 plane_config->tiled = true;
6064
6065 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6066 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6067 crtc->base.primary->fb->pixel_format = fourcc;
6068 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6069 drm_format_plane_cpp(fourcc, 0) * 8;
6070
6071 if (INTEL_INFO(dev)->gen >= 4) {
6072 if (plane_config->tiled)
6073 offset = I915_READ(DSPTILEOFF(plane));
6074 else
6075 offset = I915_READ(DSPLINOFF(plane));
6076 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6077 } else {
6078 base = I915_READ(DSPADDR(plane));
6079 }
6080 plane_config->base = base;
6081
6082 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6083 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6084 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6085
6086 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 6087 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
1ad292b5 6088
66e514c1 6089 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
6090 plane_config->tiled);
6091
66e514c1 6092 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
1ad292b5
JB
6093 aligned_height, PAGE_SIZE);
6094
6095 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6096 pipe, plane, crtc->base.primary->fb->width,
6097 crtc->base.primary->fb->height,
6098 crtc->base.primary->fb->bits_per_pixel, base,
6099 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6100 plane_config->size);
6101
6102}
6103
70b23a98
VS
6104static void chv_crtc_clock_get(struct intel_crtc *crtc,
6105 struct intel_crtc_config *pipe_config)
6106{
6107 struct drm_device *dev = crtc->base.dev;
6108 struct drm_i915_private *dev_priv = dev->dev_private;
6109 int pipe = pipe_config->cpu_transcoder;
6110 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6111 intel_clock_t clock;
6112 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6113 int refclk = 100000;
6114
6115 mutex_lock(&dev_priv->dpio_lock);
6116 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6117 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6118 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6119 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6120 mutex_unlock(&dev_priv->dpio_lock);
6121
6122 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6123 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6124 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6125 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6126 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6127
6128 chv_clock(refclk, &clock);
6129
6130 /* clock.dot is the fast clock */
6131 pipe_config->port_clock = clock.dot / 5;
6132}
6133
0e8ffe1b
DV
6134static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6135 struct intel_crtc_config *pipe_config)
6136{
6137 struct drm_device *dev = crtc->base.dev;
6138 struct drm_i915_private *dev_priv = dev->dev_private;
6139 uint32_t tmp;
6140
b5482bd0
ID
6141 if (!intel_display_power_enabled(dev_priv,
6142 POWER_DOMAIN_PIPE(crtc->pipe)))
6143 return false;
6144
e143a21c 6145 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6146 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6147
0e8ffe1b
DV
6148 tmp = I915_READ(PIPECONF(crtc->pipe));
6149 if (!(tmp & PIPECONF_ENABLE))
6150 return false;
6151
42571aef
VS
6152 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6153 switch (tmp & PIPECONF_BPC_MASK) {
6154 case PIPECONF_6BPC:
6155 pipe_config->pipe_bpp = 18;
6156 break;
6157 case PIPECONF_8BPC:
6158 pipe_config->pipe_bpp = 24;
6159 break;
6160 case PIPECONF_10BPC:
6161 pipe_config->pipe_bpp = 30;
6162 break;
6163 default:
6164 break;
6165 }
6166 }
6167
b5a9fa09
DV
6168 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6169 pipe_config->limited_color_range = true;
6170
282740f7
VS
6171 if (INTEL_INFO(dev)->gen < 4)
6172 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6173
1bd1bd80
DV
6174 intel_get_pipe_timings(crtc, pipe_config);
6175
2fa2fe9a
DV
6176 i9xx_get_pfit_config(crtc, pipe_config);
6177
6c49f241
DV
6178 if (INTEL_INFO(dev)->gen >= 4) {
6179 tmp = I915_READ(DPLL_MD(crtc->pipe));
6180 pipe_config->pixel_multiplier =
6181 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6182 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6183 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6184 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6185 tmp = I915_READ(DPLL(crtc->pipe));
6186 pipe_config->pixel_multiplier =
6187 ((tmp & SDVO_MULTIPLIER_MASK)
6188 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6189 } else {
6190 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6191 * port and will be fixed up in the encoder->get_config
6192 * function. */
6193 pipe_config->pixel_multiplier = 1;
6194 }
8bcc2795
DV
6195 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6196 if (!IS_VALLEYVIEW(dev)) {
6197 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6198 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6199 } else {
6200 /* Mask out read-only status bits. */
6201 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6202 DPLL_PORTC_READY_MASK |
6203 DPLL_PORTB_READY_MASK);
8bcc2795 6204 }
6c49f241 6205
70b23a98
VS
6206 if (IS_CHERRYVIEW(dev))
6207 chv_crtc_clock_get(crtc, pipe_config);
6208 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6209 vlv_crtc_clock_get(crtc, pipe_config);
6210 else
6211 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6212
0e8ffe1b
DV
6213 return true;
6214}
6215
dde86e2d 6216static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6217{
6218 struct drm_i915_private *dev_priv = dev->dev_private;
6219 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 6220 struct intel_encoder *encoder;
74cfd7ac 6221 u32 val, final;
13d83a67 6222 bool has_lvds = false;
199e5d79 6223 bool has_cpu_edp = false;
199e5d79 6224 bool has_panel = false;
99eb6a01
KP
6225 bool has_ck505 = false;
6226 bool can_ssc = false;
13d83a67
JB
6227
6228 /* We need to take the global config into account */
199e5d79
KP
6229 list_for_each_entry(encoder, &mode_config->encoder_list,
6230 base.head) {
6231 switch (encoder->type) {
6232 case INTEL_OUTPUT_LVDS:
6233 has_panel = true;
6234 has_lvds = true;
6235 break;
6236 case INTEL_OUTPUT_EDP:
6237 has_panel = true;
2de6905f 6238 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6239 has_cpu_edp = true;
6240 break;
13d83a67
JB
6241 }
6242 }
6243
99eb6a01 6244 if (HAS_PCH_IBX(dev)) {
41aa3448 6245 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6246 can_ssc = has_ck505;
6247 } else {
6248 has_ck505 = false;
6249 can_ssc = true;
6250 }
6251
2de6905f
ID
6252 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6253 has_panel, has_lvds, has_ck505);
13d83a67
JB
6254
6255 /* Ironlake: try to setup display ref clock before DPLL
6256 * enabling. This is only under driver's control after
6257 * PCH B stepping, previous chipset stepping should be
6258 * ignoring this setting.
6259 */
74cfd7ac
CW
6260 val = I915_READ(PCH_DREF_CONTROL);
6261
6262 /* As we must carefully and slowly disable/enable each source in turn,
6263 * compute the final state we want first and check if we need to
6264 * make any changes at all.
6265 */
6266 final = val;
6267 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6268 if (has_ck505)
6269 final |= DREF_NONSPREAD_CK505_ENABLE;
6270 else
6271 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6272
6273 final &= ~DREF_SSC_SOURCE_MASK;
6274 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6275 final &= ~DREF_SSC1_ENABLE;
6276
6277 if (has_panel) {
6278 final |= DREF_SSC_SOURCE_ENABLE;
6279
6280 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6281 final |= DREF_SSC1_ENABLE;
6282
6283 if (has_cpu_edp) {
6284 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6285 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6286 else
6287 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6288 } else
6289 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6290 } else {
6291 final |= DREF_SSC_SOURCE_DISABLE;
6292 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6293 }
6294
6295 if (final == val)
6296 return;
6297
13d83a67 6298 /* Always enable nonspread source */
74cfd7ac 6299 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6300
99eb6a01 6301 if (has_ck505)
74cfd7ac 6302 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6303 else
74cfd7ac 6304 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6305
199e5d79 6306 if (has_panel) {
74cfd7ac
CW
6307 val &= ~DREF_SSC_SOURCE_MASK;
6308 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6309
199e5d79 6310 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6311 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6312 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6313 val |= DREF_SSC1_ENABLE;
e77166b5 6314 } else
74cfd7ac 6315 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6316
6317 /* Get SSC going before enabling the outputs */
74cfd7ac 6318 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6319 POSTING_READ(PCH_DREF_CONTROL);
6320 udelay(200);
6321
74cfd7ac 6322 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6323
6324 /* Enable CPU source on CPU attached eDP */
199e5d79 6325 if (has_cpu_edp) {
99eb6a01 6326 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6327 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6328 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6329 } else
74cfd7ac 6330 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6331 } else
74cfd7ac 6332 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6333
74cfd7ac 6334 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6335 POSTING_READ(PCH_DREF_CONTROL);
6336 udelay(200);
6337 } else {
6338 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6339
74cfd7ac 6340 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6341
6342 /* Turn off CPU output */
74cfd7ac 6343 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6344
74cfd7ac 6345 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6346 POSTING_READ(PCH_DREF_CONTROL);
6347 udelay(200);
6348
6349 /* Turn off the SSC source */
74cfd7ac
CW
6350 val &= ~DREF_SSC_SOURCE_MASK;
6351 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6352
6353 /* Turn off SSC1 */
74cfd7ac 6354 val &= ~DREF_SSC1_ENABLE;
199e5d79 6355
74cfd7ac 6356 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6357 POSTING_READ(PCH_DREF_CONTROL);
6358 udelay(200);
6359 }
74cfd7ac
CW
6360
6361 BUG_ON(val != final);
13d83a67
JB
6362}
6363
f31f2d55 6364static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6365{
f31f2d55 6366 uint32_t tmp;
dde86e2d 6367
0ff066a9
PZ
6368 tmp = I915_READ(SOUTH_CHICKEN2);
6369 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6370 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6371
0ff066a9
PZ
6372 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6373 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6374 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6375
0ff066a9
PZ
6376 tmp = I915_READ(SOUTH_CHICKEN2);
6377 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6378 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6379
0ff066a9
PZ
6380 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6381 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6382 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6383}
6384
6385/* WaMPhyProgramming:hsw */
6386static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6387{
6388 uint32_t tmp;
dde86e2d
PZ
6389
6390 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6391 tmp &= ~(0xFF << 24);
6392 tmp |= (0x12 << 24);
6393 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6394
dde86e2d
PZ
6395 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6396 tmp |= (1 << 11);
6397 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6398
6399 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6400 tmp |= (1 << 11);
6401 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6402
dde86e2d
PZ
6403 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6404 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6405 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6406
6407 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6408 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6409 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6410
0ff066a9
PZ
6411 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6412 tmp &= ~(7 << 13);
6413 tmp |= (5 << 13);
6414 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6415
0ff066a9
PZ
6416 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6417 tmp &= ~(7 << 13);
6418 tmp |= (5 << 13);
6419 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6420
6421 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6422 tmp &= ~0xFF;
6423 tmp |= 0x1C;
6424 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6425
6426 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6427 tmp &= ~0xFF;
6428 tmp |= 0x1C;
6429 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6430
6431 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6432 tmp &= ~(0xFF << 16);
6433 tmp |= (0x1C << 16);
6434 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6435
6436 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6437 tmp &= ~(0xFF << 16);
6438 tmp |= (0x1C << 16);
6439 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6440
0ff066a9
PZ
6441 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6442 tmp |= (1 << 27);
6443 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6444
0ff066a9
PZ
6445 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6446 tmp |= (1 << 27);
6447 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6448
0ff066a9
PZ
6449 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6450 tmp &= ~(0xF << 28);
6451 tmp |= (4 << 28);
6452 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6453
0ff066a9
PZ
6454 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6455 tmp &= ~(0xF << 28);
6456 tmp |= (4 << 28);
6457 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6458}
6459
2fa86a1f
PZ
6460/* Implements 3 different sequences from BSpec chapter "Display iCLK
6461 * Programming" based on the parameters passed:
6462 * - Sequence to enable CLKOUT_DP
6463 * - Sequence to enable CLKOUT_DP without spread
6464 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6465 */
6466static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6467 bool with_fdi)
f31f2d55
PZ
6468{
6469 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6470 uint32_t reg, tmp;
6471
6472 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6473 with_spread = true;
6474 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6475 with_fdi, "LP PCH doesn't have FDI\n"))
6476 with_fdi = false;
f31f2d55
PZ
6477
6478 mutex_lock(&dev_priv->dpio_lock);
6479
6480 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6481 tmp &= ~SBI_SSCCTL_DISABLE;
6482 tmp |= SBI_SSCCTL_PATHALT;
6483 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6484
6485 udelay(24);
6486
2fa86a1f
PZ
6487 if (with_spread) {
6488 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6489 tmp &= ~SBI_SSCCTL_PATHALT;
6490 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6491
2fa86a1f
PZ
6492 if (with_fdi) {
6493 lpt_reset_fdi_mphy(dev_priv);
6494 lpt_program_fdi_mphy(dev_priv);
6495 }
6496 }
dde86e2d 6497
2fa86a1f
PZ
6498 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6499 SBI_GEN0 : SBI_DBUFF0;
6500 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6501 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6502 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6503
6504 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6505}
6506
47701c3b
PZ
6507/* Sequence to disable CLKOUT_DP */
6508static void lpt_disable_clkout_dp(struct drm_device *dev)
6509{
6510 struct drm_i915_private *dev_priv = dev->dev_private;
6511 uint32_t reg, tmp;
6512
6513 mutex_lock(&dev_priv->dpio_lock);
6514
6515 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6516 SBI_GEN0 : SBI_DBUFF0;
6517 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6518 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6519 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6520
6521 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6522 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6523 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6524 tmp |= SBI_SSCCTL_PATHALT;
6525 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6526 udelay(32);
6527 }
6528 tmp |= SBI_SSCCTL_DISABLE;
6529 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6530 }
6531
6532 mutex_unlock(&dev_priv->dpio_lock);
6533}
6534
bf8fa3d3
PZ
6535static void lpt_init_pch_refclk(struct drm_device *dev)
6536{
6537 struct drm_mode_config *mode_config = &dev->mode_config;
6538 struct intel_encoder *encoder;
6539 bool has_vga = false;
6540
6541 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6542 switch (encoder->type) {
6543 case INTEL_OUTPUT_ANALOG:
6544 has_vga = true;
6545 break;
6546 }
6547 }
6548
47701c3b
PZ
6549 if (has_vga)
6550 lpt_enable_clkout_dp(dev, true, true);
6551 else
6552 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6553}
6554
dde86e2d
PZ
6555/*
6556 * Initialize reference clocks when the driver loads
6557 */
6558void intel_init_pch_refclk(struct drm_device *dev)
6559{
6560 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6561 ironlake_init_pch_refclk(dev);
6562 else if (HAS_PCH_LPT(dev))
6563 lpt_init_pch_refclk(dev);
6564}
6565
d9d444cb
JB
6566static int ironlake_get_refclk(struct drm_crtc *crtc)
6567{
6568 struct drm_device *dev = crtc->dev;
6569 struct drm_i915_private *dev_priv = dev->dev_private;
6570 struct intel_encoder *encoder;
d9d444cb
JB
6571 int num_connectors = 0;
6572 bool is_lvds = false;
6573
6c2b7c12 6574 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6575 switch (encoder->type) {
6576 case INTEL_OUTPUT_LVDS:
6577 is_lvds = true;
6578 break;
d9d444cb
JB
6579 }
6580 num_connectors++;
6581 }
6582
6583 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6584 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6585 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6586 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6587 }
6588
6589 return 120000;
6590}
6591
6ff93609 6592static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6593{
c8203565 6594 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6596 int pipe = intel_crtc->pipe;
c8203565
PZ
6597 uint32_t val;
6598
78114071 6599 val = 0;
c8203565 6600
965e0c48 6601 switch (intel_crtc->config.pipe_bpp) {
c8203565 6602 case 18:
dfd07d72 6603 val |= PIPECONF_6BPC;
c8203565
PZ
6604 break;
6605 case 24:
dfd07d72 6606 val |= PIPECONF_8BPC;
c8203565
PZ
6607 break;
6608 case 30:
dfd07d72 6609 val |= PIPECONF_10BPC;
c8203565
PZ
6610 break;
6611 case 36:
dfd07d72 6612 val |= PIPECONF_12BPC;
c8203565
PZ
6613 break;
6614 default:
cc769b62
PZ
6615 /* Case prevented by intel_choose_pipe_bpp_dither. */
6616 BUG();
c8203565
PZ
6617 }
6618
d8b32247 6619 if (intel_crtc->config.dither)
c8203565
PZ
6620 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6621
6ff93609 6622 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6623 val |= PIPECONF_INTERLACED_ILK;
6624 else
6625 val |= PIPECONF_PROGRESSIVE;
6626
50f3b016 6627 if (intel_crtc->config.limited_color_range)
3685a8f3 6628 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6629
c8203565
PZ
6630 I915_WRITE(PIPECONF(pipe), val);
6631 POSTING_READ(PIPECONF(pipe));
6632}
6633
86d3efce
VS
6634/*
6635 * Set up the pipe CSC unit.
6636 *
6637 * Currently only full range RGB to limited range RGB conversion
6638 * is supported, but eventually this should handle various
6639 * RGB<->YCbCr scenarios as well.
6640 */
50f3b016 6641static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6642{
6643 struct drm_device *dev = crtc->dev;
6644 struct drm_i915_private *dev_priv = dev->dev_private;
6645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6646 int pipe = intel_crtc->pipe;
6647 uint16_t coeff = 0x7800; /* 1.0 */
6648
6649 /*
6650 * TODO: Check what kind of values actually come out of the pipe
6651 * with these coeff/postoff values and adjust to get the best
6652 * accuracy. Perhaps we even need to take the bpc value into
6653 * consideration.
6654 */
6655
50f3b016 6656 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6657 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6658
6659 /*
6660 * GY/GU and RY/RU should be the other way around according
6661 * to BSpec, but reality doesn't agree. Just set them up in
6662 * a way that results in the correct picture.
6663 */
6664 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6665 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6666
6667 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6668 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6669
6670 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6671 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6672
6673 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6674 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6675 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6676
6677 if (INTEL_INFO(dev)->gen > 6) {
6678 uint16_t postoff = 0;
6679
50f3b016 6680 if (intel_crtc->config.limited_color_range)
32cf0cb0 6681 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6682
6683 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6684 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6685 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6686
6687 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6688 } else {
6689 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6690
50f3b016 6691 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6692 mode |= CSC_BLACK_SCREEN_OFFSET;
6693
6694 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6695 }
6696}
6697
6ff93609 6698static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6699{
756f85cf
PZ
6700 struct drm_device *dev = crtc->dev;
6701 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6703 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6704 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6705 uint32_t val;
6706
3eff4faa 6707 val = 0;
ee2b0b38 6708
756f85cf 6709 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6710 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6711
6ff93609 6712 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6713 val |= PIPECONF_INTERLACED_ILK;
6714 else
6715 val |= PIPECONF_PROGRESSIVE;
6716
702e7a56
PZ
6717 I915_WRITE(PIPECONF(cpu_transcoder), val);
6718 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6719
6720 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6721 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6722
6723 if (IS_BROADWELL(dev)) {
6724 val = 0;
6725
6726 switch (intel_crtc->config.pipe_bpp) {
6727 case 18:
6728 val |= PIPEMISC_DITHER_6_BPC;
6729 break;
6730 case 24:
6731 val |= PIPEMISC_DITHER_8_BPC;
6732 break;
6733 case 30:
6734 val |= PIPEMISC_DITHER_10_BPC;
6735 break;
6736 case 36:
6737 val |= PIPEMISC_DITHER_12_BPC;
6738 break;
6739 default:
6740 /* Case prevented by pipe_config_set_bpp. */
6741 BUG();
6742 }
6743
6744 if (intel_crtc->config.dither)
6745 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6746
6747 I915_WRITE(PIPEMISC(pipe), val);
6748 }
ee2b0b38
PZ
6749}
6750
6591c6e4 6751static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6752 intel_clock_t *clock,
6753 bool *has_reduced_clock,
6754 intel_clock_t *reduced_clock)
6755{
6756 struct drm_device *dev = crtc->dev;
6757 struct drm_i915_private *dev_priv = dev->dev_private;
6758 struct intel_encoder *intel_encoder;
6759 int refclk;
d4906093 6760 const intel_limit_t *limit;
a16af721 6761 bool ret, is_lvds = false;
79e53945 6762
6591c6e4
PZ
6763 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6764 switch (intel_encoder->type) {
79e53945
JB
6765 case INTEL_OUTPUT_LVDS:
6766 is_lvds = true;
6767 break;
79e53945
JB
6768 }
6769 }
6770
d9d444cb 6771 refclk = ironlake_get_refclk(crtc);
79e53945 6772
d4906093
ML
6773 /*
6774 * Returns a set of divisors for the desired target clock with the given
6775 * refclk, or FALSE. The returned values represent the clock equation:
6776 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6777 */
1b894b59 6778 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6779 ret = dev_priv->display.find_dpll(limit, crtc,
6780 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6781 refclk, NULL, clock);
6591c6e4
PZ
6782 if (!ret)
6783 return false;
cda4b7d3 6784
ddc9003c 6785 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6786 /*
6787 * Ensure we match the reduced clock's P to the target clock.
6788 * If the clocks don't match, we can't switch the display clock
6789 * by using the FP0/FP1. In such case we will disable the LVDS
6790 * downclock feature.
6791 */
ee9300bb
DV
6792 *has_reduced_clock =
6793 dev_priv->display.find_dpll(limit, crtc,
6794 dev_priv->lvds_downclock,
6795 refclk, clock,
6796 reduced_clock);
652c393a 6797 }
61e9653f 6798
6591c6e4
PZ
6799 return true;
6800}
6801
d4b1931c
PZ
6802int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6803{
6804 /*
6805 * Account for spread spectrum to avoid
6806 * oversubscribing the link. Max center spread
6807 * is 2.5%; use 5% for safety's sake.
6808 */
6809 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6810 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6811}
6812
7429e9d4 6813static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6814{
7429e9d4 6815 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6816}
6817
de13a2e3 6818static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6819 u32 *fp,
9a7c7890 6820 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6821{
de13a2e3 6822 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6823 struct drm_device *dev = crtc->dev;
6824 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6825 struct intel_encoder *intel_encoder;
6826 uint32_t dpll;
6cc5f341 6827 int factor, num_connectors = 0;
09ede541 6828 bool is_lvds = false, is_sdvo = false;
79e53945 6829
de13a2e3
PZ
6830 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6831 switch (intel_encoder->type) {
79e53945
JB
6832 case INTEL_OUTPUT_LVDS:
6833 is_lvds = true;
6834 break;
6835 case INTEL_OUTPUT_SDVO:
7d57382e 6836 case INTEL_OUTPUT_HDMI:
79e53945 6837 is_sdvo = true;
79e53945 6838 break;
79e53945 6839 }
43565a06 6840
c751ce4f 6841 num_connectors++;
79e53945 6842 }
79e53945 6843
c1858123 6844 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6845 factor = 21;
6846 if (is_lvds) {
6847 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6848 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6849 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6850 factor = 25;
09ede541 6851 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6852 factor = 20;
c1858123 6853
7429e9d4 6854 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6855 *fp |= FP_CB_TUNE;
2c07245f 6856
9a7c7890
DV
6857 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6858 *fp2 |= FP_CB_TUNE;
6859
5eddb70b 6860 dpll = 0;
2c07245f 6861
a07d6787
EA
6862 if (is_lvds)
6863 dpll |= DPLLB_MODE_LVDS;
6864 else
6865 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6866
ef1b460d
DV
6867 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6868 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6869
6870 if (is_sdvo)
4a33e48d 6871 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6872 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6873 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6874
a07d6787 6875 /* compute bitmask from p1 value */
7429e9d4 6876 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6877 /* also FPA1 */
7429e9d4 6878 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6879
7429e9d4 6880 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6881 case 5:
6882 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6883 break;
6884 case 7:
6885 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6886 break;
6887 case 10:
6888 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6889 break;
6890 case 14:
6891 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6892 break;
79e53945
JB
6893 }
6894
b4c09f3b 6895 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6896 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6897 else
6898 dpll |= PLL_REF_INPUT_DREFCLK;
6899
959e16d6 6900 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6901}
6902
6903static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6904 int x, int y,
6905 struct drm_framebuffer *fb)
6906{
6907 struct drm_device *dev = crtc->dev;
de13a2e3 6908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
de13a2e3
PZ
6909 int num_connectors = 0;
6910 intel_clock_t clock, reduced_clock;
cbbab5bd 6911 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6912 bool ok, has_reduced_clock = false;
8b47047b 6913 bool is_lvds = false;
de13a2e3 6914 struct intel_encoder *encoder;
e2b78267 6915 struct intel_shared_dpll *pll;
de13a2e3
PZ
6916
6917 for_each_encoder_on_crtc(dev, crtc, encoder) {
6918 switch (encoder->type) {
6919 case INTEL_OUTPUT_LVDS:
6920 is_lvds = true;
6921 break;
de13a2e3
PZ
6922 }
6923
6924 num_connectors++;
a07d6787 6925 }
79e53945 6926
5dc5298b
PZ
6927 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6928 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6929
ff9a6750 6930 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6931 &has_reduced_clock, &reduced_clock);
ee9300bb 6932 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6933 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6934 return -EINVAL;
79e53945 6935 }
f47709a9
DV
6936 /* Compat-code for transition, will disappear. */
6937 if (!intel_crtc->config.clock_set) {
6938 intel_crtc->config.dpll.n = clock.n;
6939 intel_crtc->config.dpll.m1 = clock.m1;
6940 intel_crtc->config.dpll.m2 = clock.m2;
6941 intel_crtc->config.dpll.p1 = clock.p1;
6942 intel_crtc->config.dpll.p2 = clock.p2;
6943 }
79e53945 6944
5dc5298b 6945 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6946 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6947 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6948 if (has_reduced_clock)
7429e9d4 6949 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6950
7429e9d4 6951 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6952 &fp, &reduced_clock,
6953 has_reduced_clock ? &fp2 : NULL);
6954
959e16d6 6955 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6956 intel_crtc->config.dpll_hw_state.fp0 = fp;
6957 if (has_reduced_clock)
6958 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6959 else
6960 intel_crtc->config.dpll_hw_state.fp1 = fp;
6961
b89a1d39 6962 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6963 if (pll == NULL) {
84f44ce7 6964 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
29407aab 6965 pipe_name(intel_crtc->pipe));
4b645f14
JB
6966 return -EINVAL;
6967 }
ee7b9f93 6968 } else
e72f9fbf 6969 intel_put_shared_dpll(intel_crtc);
79e53945 6970
d330a953 6971 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6972 intel_crtc->lowfreq_avail = true;
6973 else
6974 intel_crtc->lowfreq_avail = false;
e2b78267 6975
c8f7a0db 6976 return 0;
79e53945
JB
6977}
6978
eb14cb74
VS
6979static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6980 struct intel_link_m_n *m_n)
6981{
6982 struct drm_device *dev = crtc->base.dev;
6983 struct drm_i915_private *dev_priv = dev->dev_private;
6984 enum pipe pipe = crtc->pipe;
6985
6986 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6987 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6988 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6989 & ~TU_SIZE_MASK;
6990 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6991 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6992 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6993}
6994
6995static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6996 enum transcoder transcoder,
6997 struct intel_link_m_n *m_n)
72419203
DV
6998{
6999 struct drm_device *dev = crtc->base.dev;
7000 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7001 enum pipe pipe = crtc->pipe;
72419203 7002
eb14cb74
VS
7003 if (INTEL_INFO(dev)->gen >= 5) {
7004 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7005 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7006 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7007 & ~TU_SIZE_MASK;
7008 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7009 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7010 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7011 } else {
7012 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7013 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7014 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7015 & ~TU_SIZE_MASK;
7016 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7017 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7018 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7019 }
7020}
7021
7022void intel_dp_get_m_n(struct intel_crtc *crtc,
7023 struct intel_crtc_config *pipe_config)
7024{
7025 if (crtc->config.has_pch_encoder)
7026 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7027 else
7028 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7029 &pipe_config->dp_m_n);
7030}
72419203 7031
eb14cb74
VS
7032static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7033 struct intel_crtc_config *pipe_config)
7034{
7035 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7036 &pipe_config->fdi_m_n);
72419203
DV
7037}
7038
2fa2fe9a
DV
7039static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7040 struct intel_crtc_config *pipe_config)
7041{
7042 struct drm_device *dev = crtc->base.dev;
7043 struct drm_i915_private *dev_priv = dev->dev_private;
7044 uint32_t tmp;
7045
7046 tmp = I915_READ(PF_CTL(crtc->pipe));
7047
7048 if (tmp & PF_ENABLE) {
fd4daa9c 7049 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7050 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7051 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7052
7053 /* We currently do not free assignements of panel fitters on
7054 * ivb/hsw (since we don't use the higher upscaling modes which
7055 * differentiates them) so just WARN about this case for now. */
7056 if (IS_GEN7(dev)) {
7057 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7058 PF_PIPE_SEL_IVB(crtc->pipe));
7059 }
2fa2fe9a 7060 }
79e53945
JB
7061}
7062
4c6baa59
JB
7063static void ironlake_get_plane_config(struct intel_crtc *crtc,
7064 struct intel_plane_config *plane_config)
7065{
7066 struct drm_device *dev = crtc->base.dev;
7067 struct drm_i915_private *dev_priv = dev->dev_private;
7068 u32 val, base, offset;
7069 int pipe = crtc->pipe, plane = crtc->plane;
7070 int fourcc, pixel_format;
7071 int aligned_height;
7072
66e514c1
DA
7073 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7074 if (!crtc->base.primary->fb) {
4c6baa59
JB
7075 DRM_DEBUG_KMS("failed to alloc fb\n");
7076 return;
7077 }
7078
7079 val = I915_READ(DSPCNTR(plane));
7080
7081 if (INTEL_INFO(dev)->gen >= 4)
7082 if (val & DISPPLANE_TILED)
7083 plane_config->tiled = true;
7084
7085 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7086 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7087 crtc->base.primary->fb->pixel_format = fourcc;
7088 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7089 drm_format_plane_cpp(fourcc, 0) * 8;
7090
7091 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7092 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7093 offset = I915_READ(DSPOFFSET(plane));
7094 } else {
7095 if (plane_config->tiled)
7096 offset = I915_READ(DSPTILEOFF(plane));
7097 else
7098 offset = I915_READ(DSPLINOFF(plane));
7099 }
7100 plane_config->base = base;
7101
7102 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7103 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7104 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7105
7106 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 7107 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
4c6baa59 7108
66e514c1 7109 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7110 plane_config->tiled);
7111
66e514c1 7112 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
4c6baa59
JB
7113 aligned_height, PAGE_SIZE);
7114
7115 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7116 pipe, plane, crtc->base.primary->fb->width,
7117 crtc->base.primary->fb->height,
7118 crtc->base.primary->fb->bits_per_pixel, base,
7119 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7120 plane_config->size);
7121}
7122
0e8ffe1b
DV
7123static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7124 struct intel_crtc_config *pipe_config)
7125{
7126 struct drm_device *dev = crtc->base.dev;
7127 struct drm_i915_private *dev_priv = dev->dev_private;
7128 uint32_t tmp;
7129
e143a21c 7130 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7131 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7132
0e8ffe1b
DV
7133 tmp = I915_READ(PIPECONF(crtc->pipe));
7134 if (!(tmp & PIPECONF_ENABLE))
7135 return false;
7136
42571aef
VS
7137 switch (tmp & PIPECONF_BPC_MASK) {
7138 case PIPECONF_6BPC:
7139 pipe_config->pipe_bpp = 18;
7140 break;
7141 case PIPECONF_8BPC:
7142 pipe_config->pipe_bpp = 24;
7143 break;
7144 case PIPECONF_10BPC:
7145 pipe_config->pipe_bpp = 30;
7146 break;
7147 case PIPECONF_12BPC:
7148 pipe_config->pipe_bpp = 36;
7149 break;
7150 default:
7151 break;
7152 }
7153
b5a9fa09
DV
7154 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7155 pipe_config->limited_color_range = true;
7156
ab9412ba 7157 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7158 struct intel_shared_dpll *pll;
7159
88adfff1
DV
7160 pipe_config->has_pch_encoder = true;
7161
627eb5a3
DV
7162 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7163 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7164 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7165
7166 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7167
c0d43d62 7168 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7169 pipe_config->shared_dpll =
7170 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7171 } else {
7172 tmp = I915_READ(PCH_DPLL_SEL);
7173 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7174 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7175 else
7176 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7177 }
66e985c0
DV
7178
7179 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7180
7181 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7182 &pipe_config->dpll_hw_state));
c93f54cf
DV
7183
7184 tmp = pipe_config->dpll_hw_state.dpll;
7185 pipe_config->pixel_multiplier =
7186 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7187 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7188
7189 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7190 } else {
7191 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7192 }
7193
1bd1bd80
DV
7194 intel_get_pipe_timings(crtc, pipe_config);
7195
2fa2fe9a
DV
7196 ironlake_get_pfit_config(crtc, pipe_config);
7197
0e8ffe1b
DV
7198 return true;
7199}
7200
be256dc7
PZ
7201static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7202{
7203 struct drm_device *dev = dev_priv->dev;
7204 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7205 struct intel_crtc *crtc;
be256dc7 7206
d3fcc808 7207 for_each_intel_crtc(dev, crtc)
798183c5 7208 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7209 pipe_name(crtc->pipe));
7210
7211 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7212 WARN(plls->spll_refcount, "SPLL enabled\n");
7213 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7214 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7215 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7216 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7217 "CPU PWM1 enabled\n");
7218 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7219 "CPU PWM2 enabled\n");
7220 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7221 "PCH PWM1 enabled\n");
7222 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7223 "Utility pin enabled\n");
7224 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7225
9926ada1
PZ
7226 /*
7227 * In theory we can still leave IRQs enabled, as long as only the HPD
7228 * interrupts remain enabled. We used to check for that, but since it's
7229 * gen-specific and since we only disable LCPLL after we fully disable
7230 * the interrupts, the check below should be enough.
7231 */
7232 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
be256dc7
PZ
7233}
7234
3c4c9b81
PZ
7235static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7236{
7237 struct drm_device *dev = dev_priv->dev;
7238
7239 if (IS_HASWELL(dev)) {
7240 mutex_lock(&dev_priv->rps.hw_lock);
7241 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7242 val))
7243 DRM_ERROR("Failed to disable D_COMP\n");
7244 mutex_unlock(&dev_priv->rps.hw_lock);
7245 } else {
7246 I915_WRITE(D_COMP, val);
7247 }
7248 POSTING_READ(D_COMP);
be256dc7
PZ
7249}
7250
7251/*
7252 * This function implements pieces of two sequences from BSpec:
7253 * - Sequence for display software to disable LCPLL
7254 * - Sequence for display software to allow package C8+
7255 * The steps implemented here are just the steps that actually touch the LCPLL
7256 * register. Callers should take care of disabling all the display engine
7257 * functions, doing the mode unset, fixing interrupts, etc.
7258 */
6ff58d53
PZ
7259static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7260 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7261{
7262 uint32_t val;
7263
7264 assert_can_disable_lcpll(dev_priv);
7265
7266 val = I915_READ(LCPLL_CTL);
7267
7268 if (switch_to_fclk) {
7269 val |= LCPLL_CD_SOURCE_FCLK;
7270 I915_WRITE(LCPLL_CTL, val);
7271
7272 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7273 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7274 DRM_ERROR("Switching to FCLK failed\n");
7275
7276 val = I915_READ(LCPLL_CTL);
7277 }
7278
7279 val |= LCPLL_PLL_DISABLE;
7280 I915_WRITE(LCPLL_CTL, val);
7281 POSTING_READ(LCPLL_CTL);
7282
7283 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7284 DRM_ERROR("LCPLL still locked\n");
7285
7286 val = I915_READ(D_COMP);
7287 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7288 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7289 ndelay(100);
7290
7291 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7292 DRM_ERROR("D_COMP RCOMP still in progress\n");
7293
7294 if (allow_power_down) {
7295 val = I915_READ(LCPLL_CTL);
7296 val |= LCPLL_POWER_DOWN_ALLOW;
7297 I915_WRITE(LCPLL_CTL, val);
7298 POSTING_READ(LCPLL_CTL);
7299 }
7300}
7301
7302/*
7303 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7304 * source.
7305 */
6ff58d53 7306static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7307{
7308 uint32_t val;
a8a8bd54 7309 unsigned long irqflags;
be256dc7
PZ
7310
7311 val = I915_READ(LCPLL_CTL);
7312
7313 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7314 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7315 return;
7316
a8a8bd54
PZ
7317 /*
7318 * Make sure we're not on PC8 state before disabling PC8, otherwise
7319 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7320 *
7321 * The other problem is that hsw_restore_lcpll() is called as part of
7322 * the runtime PM resume sequence, so we can't just call
7323 * gen6_gt_force_wake_get() because that function calls
7324 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7325 * while we are on the resume sequence. So to solve this problem we have
7326 * to call special forcewake code that doesn't touch runtime PM and
7327 * doesn't enable the forcewake delayed work.
7328 */
7329 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7330 if (dev_priv->uncore.forcewake_count++ == 0)
7331 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7332 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
215733fa 7333
be256dc7
PZ
7334 if (val & LCPLL_POWER_DOWN_ALLOW) {
7335 val &= ~LCPLL_POWER_DOWN_ALLOW;
7336 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7337 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7338 }
7339
7340 val = I915_READ(D_COMP);
7341 val |= D_COMP_COMP_FORCE;
7342 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7343 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7344
7345 val = I915_READ(LCPLL_CTL);
7346 val &= ~LCPLL_PLL_DISABLE;
7347 I915_WRITE(LCPLL_CTL, val);
7348
7349 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7350 DRM_ERROR("LCPLL not locked yet\n");
7351
7352 if (val & LCPLL_CD_SOURCE_FCLK) {
7353 val = I915_READ(LCPLL_CTL);
7354 val &= ~LCPLL_CD_SOURCE_FCLK;
7355 I915_WRITE(LCPLL_CTL, val);
7356
7357 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7358 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7359 DRM_ERROR("Switching back to LCPLL failed\n");
7360 }
215733fa 7361
a8a8bd54
PZ
7362 /* See the big comment above. */
7363 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7364 if (--dev_priv->uncore.forcewake_count == 0)
7365 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7366 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
be256dc7
PZ
7367}
7368
765dab67
PZ
7369/*
7370 * Package states C8 and deeper are really deep PC states that can only be
7371 * reached when all the devices on the system allow it, so even if the graphics
7372 * device allows PC8+, it doesn't mean the system will actually get to these
7373 * states. Our driver only allows PC8+ when going into runtime PM.
7374 *
7375 * The requirements for PC8+ are that all the outputs are disabled, the power
7376 * well is disabled and most interrupts are disabled, and these are also
7377 * requirements for runtime PM. When these conditions are met, we manually do
7378 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7379 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7380 * hang the machine.
7381 *
7382 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7383 * the state of some registers, so when we come back from PC8+ we need to
7384 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7385 * need to take care of the registers kept by RC6. Notice that this happens even
7386 * if we don't put the device in PCI D3 state (which is what currently happens
7387 * because of the runtime PM support).
7388 *
7389 * For more, read "Display Sequences for Package C8" on the hardware
7390 * documentation.
7391 */
a14cb6fc 7392void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7393{
c67a470b
PZ
7394 struct drm_device *dev = dev_priv->dev;
7395 uint32_t val;
7396
c67a470b
PZ
7397 DRM_DEBUG_KMS("Enabling package C8+\n");
7398
c67a470b
PZ
7399 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7400 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7401 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7402 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7403 }
7404
7405 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7406 hsw_disable_lcpll(dev_priv, true, true);
7407}
7408
a14cb6fc 7409void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7410{
7411 struct drm_device *dev = dev_priv->dev;
7412 uint32_t val;
7413
c67a470b
PZ
7414 DRM_DEBUG_KMS("Disabling package C8+\n");
7415
7416 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7417 lpt_init_pch_refclk(dev);
7418
7419 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7420 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7421 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7422 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7423 }
7424
7425 intel_prepare_ddi(dev);
c67a470b
PZ
7426}
7427
9a952a0d
PZ
7428static void snb_modeset_global_resources(struct drm_device *dev)
7429{
7430 modeset_update_crtc_power_domains(dev);
7431}
7432
4f074129
ID
7433static void haswell_modeset_global_resources(struct drm_device *dev)
7434{
da723569 7435 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7436}
7437
09b4ddf9 7438static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7439 int x, int y,
7440 struct drm_framebuffer *fb)
7441{
09b4ddf9 7442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7443
566b734a 7444 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7445 return -EINVAL;
566b734a 7446 intel_ddi_pll_enable(intel_crtc);
6441ab5f 7447
644cef34
DV
7448 intel_crtc->lowfreq_avail = false;
7449
c8f7a0db 7450 return 0;
79e53945
JB
7451}
7452
0e8ffe1b
DV
7453static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7454 struct intel_crtc_config *pipe_config)
7455{
7456 struct drm_device *dev = crtc->base.dev;
7457 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7458 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7459 uint32_t tmp;
7460
b5482bd0
ID
7461 if (!intel_display_power_enabled(dev_priv,
7462 POWER_DOMAIN_PIPE(crtc->pipe)))
7463 return false;
7464
e143a21c 7465 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7466 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7467
eccb140b
DV
7468 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7469 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7470 enum pipe trans_edp_pipe;
7471 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7472 default:
7473 WARN(1, "unknown pipe linked to edp transcoder\n");
7474 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7475 case TRANS_DDI_EDP_INPUT_A_ON:
7476 trans_edp_pipe = PIPE_A;
7477 break;
7478 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7479 trans_edp_pipe = PIPE_B;
7480 break;
7481 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7482 trans_edp_pipe = PIPE_C;
7483 break;
7484 }
7485
7486 if (trans_edp_pipe == crtc->pipe)
7487 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7488 }
7489
da7e29bd 7490 if (!intel_display_power_enabled(dev_priv,
eccb140b 7491 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7492 return false;
7493
eccb140b 7494 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7495 if (!(tmp & PIPECONF_ENABLE))
7496 return false;
7497
88adfff1 7498 /*
f196e6be 7499 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7500 * DDI E. So just check whether this pipe is wired to DDI E and whether
7501 * the PCH transcoder is on.
7502 */
eccb140b 7503 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7504 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7505 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7506 pipe_config->has_pch_encoder = true;
7507
627eb5a3
DV
7508 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7509 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7510 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7511
7512 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7513 }
7514
1bd1bd80
DV
7515 intel_get_pipe_timings(crtc, pipe_config);
7516
2fa2fe9a 7517 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7518 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7519 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7520
e59150dc
JB
7521 if (IS_HASWELL(dev))
7522 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7523 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7524
6c49f241
DV
7525 pipe_config->pixel_multiplier = 1;
7526
0e8ffe1b
DV
7527 return true;
7528}
7529
1a91510d
JN
7530static struct {
7531 int clock;
7532 u32 config;
7533} hdmi_audio_clock[] = {
7534 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7535 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7536 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7537 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7538 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7539 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7540 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7541 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7542 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7543 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7544};
7545
7546/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7547static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7548{
7549 int i;
7550
7551 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7552 if (mode->clock == hdmi_audio_clock[i].clock)
7553 break;
7554 }
7555
7556 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7557 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7558 i = 1;
7559 }
7560
7561 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7562 hdmi_audio_clock[i].clock,
7563 hdmi_audio_clock[i].config);
7564
7565 return hdmi_audio_clock[i].config;
7566}
7567
3a9627f4
WF
7568static bool intel_eld_uptodate(struct drm_connector *connector,
7569 int reg_eldv, uint32_t bits_eldv,
7570 int reg_elda, uint32_t bits_elda,
7571 int reg_edid)
7572{
7573 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7574 uint8_t *eld = connector->eld;
7575 uint32_t i;
7576
7577 i = I915_READ(reg_eldv);
7578 i &= bits_eldv;
7579
7580 if (!eld[0])
7581 return !i;
7582
7583 if (!i)
7584 return false;
7585
7586 i = I915_READ(reg_elda);
7587 i &= ~bits_elda;
7588 I915_WRITE(reg_elda, i);
7589
7590 for (i = 0; i < eld[2]; i++)
7591 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7592 return false;
7593
7594 return true;
7595}
7596
e0dac65e 7597static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7598 struct drm_crtc *crtc,
7599 struct drm_display_mode *mode)
e0dac65e
WF
7600{
7601 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7602 uint8_t *eld = connector->eld;
7603 uint32_t eldv;
7604 uint32_t len;
7605 uint32_t i;
7606
7607 i = I915_READ(G4X_AUD_VID_DID);
7608
7609 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7610 eldv = G4X_ELDV_DEVCL_DEVBLC;
7611 else
7612 eldv = G4X_ELDV_DEVCTG;
7613
3a9627f4
WF
7614 if (intel_eld_uptodate(connector,
7615 G4X_AUD_CNTL_ST, eldv,
7616 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7617 G4X_HDMIW_HDMIEDID))
7618 return;
7619
e0dac65e
WF
7620 i = I915_READ(G4X_AUD_CNTL_ST);
7621 i &= ~(eldv | G4X_ELD_ADDR);
7622 len = (i >> 9) & 0x1f; /* ELD buffer size */
7623 I915_WRITE(G4X_AUD_CNTL_ST, i);
7624
7625 if (!eld[0])
7626 return;
7627
7628 len = min_t(uint8_t, eld[2], len);
7629 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7630 for (i = 0; i < len; i++)
7631 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7632
7633 i = I915_READ(G4X_AUD_CNTL_ST);
7634 i |= eldv;
7635 I915_WRITE(G4X_AUD_CNTL_ST, i);
7636}
7637
83358c85 7638static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7639 struct drm_crtc *crtc,
7640 struct drm_display_mode *mode)
83358c85
WX
7641{
7642 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7643 uint8_t *eld = connector->eld;
83358c85
WX
7644 uint32_t eldv;
7645 uint32_t i;
7646 int len;
7647 int pipe = to_intel_crtc(crtc)->pipe;
7648 int tmp;
7649
7650 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7651 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7652 int aud_config = HSW_AUD_CFG(pipe);
7653 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7654
83358c85
WX
7655 /* Audio output enable */
7656 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7657 tmp = I915_READ(aud_cntrl_st2);
7658 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7659 I915_WRITE(aud_cntrl_st2, tmp);
c7905792 7660 POSTING_READ(aud_cntrl_st2);
83358c85 7661
c7905792 7662 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
83358c85
WX
7663
7664 /* Set ELD valid state */
7665 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7666 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7667 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7668 I915_WRITE(aud_cntrl_st2, tmp);
7669 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7670 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7671
7672 /* Enable HDMI mode */
7673 tmp = I915_READ(aud_config);
7e7cb34f 7674 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7675 /* clear N_programing_enable and N_value_index */
7676 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7677 I915_WRITE(aud_config, tmp);
7678
7679 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7680
7681 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7682
7683 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7684 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7685 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7686 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7687 } else {
7688 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7689 }
83358c85
WX
7690
7691 if (intel_eld_uptodate(connector,
7692 aud_cntrl_st2, eldv,
7693 aud_cntl_st, IBX_ELD_ADDRESS,
7694 hdmiw_hdmiedid))
7695 return;
7696
7697 i = I915_READ(aud_cntrl_st2);
7698 i &= ~eldv;
7699 I915_WRITE(aud_cntrl_st2, i);
7700
7701 if (!eld[0])
7702 return;
7703
7704 i = I915_READ(aud_cntl_st);
7705 i &= ~IBX_ELD_ADDRESS;
7706 I915_WRITE(aud_cntl_st, i);
7707 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7708 DRM_DEBUG_DRIVER("port num:%d\n", i);
7709
7710 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7711 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7712 for (i = 0; i < len; i++)
7713 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7714
7715 i = I915_READ(aud_cntrl_st2);
7716 i |= eldv;
7717 I915_WRITE(aud_cntrl_st2, i);
7718
7719}
7720
e0dac65e 7721static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7722 struct drm_crtc *crtc,
7723 struct drm_display_mode *mode)
e0dac65e
WF
7724{
7725 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7726 uint8_t *eld = connector->eld;
7727 uint32_t eldv;
7728 uint32_t i;
7729 int len;
7730 int hdmiw_hdmiedid;
b6daa025 7731 int aud_config;
e0dac65e
WF
7732 int aud_cntl_st;
7733 int aud_cntrl_st2;
9b138a83 7734 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7735
b3f33cbf 7736 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7737 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7738 aud_config = IBX_AUD_CFG(pipe);
7739 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7740 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7741 } else if (IS_VALLEYVIEW(connector->dev)) {
7742 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7743 aud_config = VLV_AUD_CFG(pipe);
7744 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7745 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7746 } else {
9b138a83
WX
7747 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7748 aud_config = CPT_AUD_CFG(pipe);
7749 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7750 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7751 }
7752
9b138a83 7753 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7754
9ca2fe73
ML
7755 if (IS_VALLEYVIEW(connector->dev)) {
7756 struct intel_encoder *intel_encoder;
7757 struct intel_digital_port *intel_dig_port;
7758
7759 intel_encoder = intel_attached_encoder(connector);
7760 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7761 i = intel_dig_port->port;
7762 } else {
7763 i = I915_READ(aud_cntl_st);
7764 i = (i >> 29) & DIP_PORT_SEL_MASK;
7765 /* DIP_Port_Select, 0x1 = PortB */
7766 }
7767
e0dac65e
WF
7768 if (!i) {
7769 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7770 /* operate blindly on all ports */
1202b4c6
WF
7771 eldv = IBX_ELD_VALIDB;
7772 eldv |= IBX_ELD_VALIDB << 4;
7773 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7774 } else {
2582a850 7775 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7776 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7777 }
7778
3a9627f4
WF
7779 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7780 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7781 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7782 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7783 } else {
7784 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7785 }
e0dac65e 7786
3a9627f4
WF
7787 if (intel_eld_uptodate(connector,
7788 aud_cntrl_st2, eldv,
7789 aud_cntl_st, IBX_ELD_ADDRESS,
7790 hdmiw_hdmiedid))
7791 return;
7792
e0dac65e
WF
7793 i = I915_READ(aud_cntrl_st2);
7794 i &= ~eldv;
7795 I915_WRITE(aud_cntrl_st2, i);
7796
7797 if (!eld[0])
7798 return;
7799
e0dac65e 7800 i = I915_READ(aud_cntl_st);
1202b4c6 7801 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7802 I915_WRITE(aud_cntl_st, i);
7803
7804 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7805 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7806 for (i = 0; i < len; i++)
7807 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7808
7809 i = I915_READ(aud_cntrl_st2);
7810 i |= eldv;
7811 I915_WRITE(aud_cntrl_st2, i);
7812}
7813
7814void intel_write_eld(struct drm_encoder *encoder,
7815 struct drm_display_mode *mode)
7816{
7817 struct drm_crtc *crtc = encoder->crtc;
7818 struct drm_connector *connector;
7819 struct drm_device *dev = encoder->dev;
7820 struct drm_i915_private *dev_priv = dev->dev_private;
7821
7822 connector = drm_select_eld(encoder, mode);
7823 if (!connector)
7824 return;
7825
7826 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7827 connector->base.id,
7828 drm_get_connector_name(connector),
7829 connector->encoder->base.id,
7830 drm_get_encoder_name(connector->encoder));
7831
7832 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7833
7834 if (dev_priv->display.write_eld)
34427052 7835 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7836}
7837
560b85bb
CW
7838static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7839{
7840 struct drm_device *dev = crtc->dev;
7841 struct drm_i915_private *dev_priv = dev->dev_private;
7842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7843 bool visible = base != 0;
7844 u32 cntl;
7845
7846 if (intel_crtc->cursor_visible == visible)
7847 return;
7848
9db4a9c7 7849 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7850 if (visible) {
7851 /* On these chipsets we can only modify the base whilst
7852 * the cursor is disabled.
7853 */
9db4a9c7 7854 I915_WRITE(_CURABASE, base);
560b85bb
CW
7855
7856 cntl &= ~(CURSOR_FORMAT_MASK);
7857 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7858 cntl |= CURSOR_ENABLE |
7859 CURSOR_GAMMA_ENABLE |
7860 CURSOR_FORMAT_ARGB;
7861 } else
7862 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7863 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7864
7865 intel_crtc->cursor_visible = visible;
7866}
7867
7868static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7869{
7870 struct drm_device *dev = crtc->dev;
7871 struct drm_i915_private *dev_priv = dev->dev_private;
7872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7873 int pipe = intel_crtc->pipe;
7874 bool visible = base != 0;
7875
7876 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7877 int16_t width = intel_crtc->cursor_width;
548f245b 7878 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7879 if (base) {
7880 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4726e0b0
SK
7881 cntl |= MCURSOR_GAMMA_ENABLE;
7882
7883 switch (width) {
7884 case 64:
7885 cntl |= CURSOR_MODE_64_ARGB_AX;
7886 break;
7887 case 128:
7888 cntl |= CURSOR_MODE_128_ARGB_AX;
7889 break;
7890 case 256:
7891 cntl |= CURSOR_MODE_256_ARGB_AX;
7892 break;
7893 default:
7894 WARN_ON(1);
7895 return;
7896 }
560b85bb
CW
7897 cntl |= pipe << 28; /* Connect to correct pipe */
7898 } else {
7899 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7900 cntl |= CURSOR_MODE_DISABLE;
7901 }
9db4a9c7 7902 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7903
7904 intel_crtc->cursor_visible = visible;
7905 }
7906 /* and commit changes on next vblank */
b2ea8ef5 7907 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7908 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7909 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7910}
7911
65a21cd6
JB
7912static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7913{
7914 struct drm_device *dev = crtc->dev;
7915 struct drm_i915_private *dev_priv = dev->dev_private;
7916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7917 int pipe = intel_crtc->pipe;
7918 bool visible = base != 0;
7919
7920 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7921 int16_t width = intel_crtc->cursor_width;
5efb3e28 7922 uint32_t cntl = I915_READ(CURCNTR(pipe));
65a21cd6
JB
7923 if (base) {
7924 cntl &= ~CURSOR_MODE;
4726e0b0
SK
7925 cntl |= MCURSOR_GAMMA_ENABLE;
7926 switch (width) {
7927 case 64:
7928 cntl |= CURSOR_MODE_64_ARGB_AX;
7929 break;
7930 case 128:
7931 cntl |= CURSOR_MODE_128_ARGB_AX;
7932 break;
7933 case 256:
7934 cntl |= CURSOR_MODE_256_ARGB_AX;
7935 break;
7936 default:
7937 WARN_ON(1);
7938 return;
7939 }
65a21cd6
JB
7940 } else {
7941 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7942 cntl |= CURSOR_MODE_DISABLE;
7943 }
6bbfa1c5 7944 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7945 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7946 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7947 }
5efb3e28 7948 I915_WRITE(CURCNTR(pipe), cntl);
65a21cd6
JB
7949
7950 intel_crtc->cursor_visible = visible;
7951 }
7952 /* and commit changes on next vblank */
5efb3e28
VS
7953 POSTING_READ(CURCNTR(pipe));
7954 I915_WRITE(CURBASE(pipe), base);
7955 POSTING_READ(CURBASE(pipe));
65a21cd6
JB
7956}
7957
cda4b7d3 7958/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7959static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7960 bool on)
cda4b7d3
CW
7961{
7962 struct drm_device *dev = crtc->dev;
7963 struct drm_i915_private *dev_priv = dev->dev_private;
7964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7965 int pipe = intel_crtc->pipe;
7966 int x = intel_crtc->cursor_x;
7967 int y = intel_crtc->cursor_y;
d6e4db15 7968 u32 base = 0, pos = 0;
cda4b7d3
CW
7969 bool visible;
7970
d6e4db15 7971 if (on)
cda4b7d3 7972 base = intel_crtc->cursor_addr;
cda4b7d3 7973
d6e4db15
VS
7974 if (x >= intel_crtc->config.pipe_src_w)
7975 base = 0;
7976
7977 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7978 base = 0;
7979
7980 if (x < 0) {
efc9064e 7981 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7982 base = 0;
7983
7984 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7985 x = -x;
7986 }
7987 pos |= x << CURSOR_X_SHIFT;
7988
7989 if (y < 0) {
efc9064e 7990 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7991 base = 0;
7992
7993 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7994 y = -y;
7995 }
7996 pos |= y << CURSOR_Y_SHIFT;
7997
7998 visible = base != 0;
560b85bb 7999 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
8000 return;
8001
5efb3e28
VS
8002 I915_WRITE(CURPOS(pipe), pos);
8003
8004 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
65a21cd6 8005 ivb_update_cursor(crtc, base);
5efb3e28
VS
8006 else if (IS_845G(dev) || IS_I865G(dev))
8007 i845_update_cursor(crtc, base);
8008 else
8009 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8010}
8011
79e53945 8012static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 8013 struct drm_file *file,
79e53945
JB
8014 uint32_t handle,
8015 uint32_t width, uint32_t height)
8016{
8017 struct drm_device *dev = crtc->dev;
8018 struct drm_i915_private *dev_priv = dev->dev_private;
8019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 8020 struct drm_i915_gem_object *obj;
64f962e3 8021 unsigned old_width;
cda4b7d3 8022 uint32_t addr;
3f8bc370 8023 int ret;
79e53945 8024
79e53945
JB
8025 /* if we want to turn off the cursor ignore width and height */
8026 if (!handle) {
28c97730 8027 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 8028 addr = 0;
05394f39 8029 obj = NULL;
5004417d 8030 mutex_lock(&dev->struct_mutex);
3f8bc370 8031 goto finish;
79e53945
JB
8032 }
8033
4726e0b0
SK
8034 /* Check for which cursor types we support */
8035 if (!((width == 64 && height == 64) ||
8036 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8037 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8038 DRM_DEBUG("Cursor dimension not supported\n");
79e53945
JB
8039 return -EINVAL;
8040 }
8041
05394f39 8042 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 8043 if (&obj->base == NULL)
79e53945
JB
8044 return -ENOENT;
8045
05394f39 8046 if (obj->base.size < width * height * 4) {
3b25b31f 8047 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
8048 ret = -ENOMEM;
8049 goto fail;
79e53945
JB
8050 }
8051
71acb5eb 8052 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8053 mutex_lock(&dev->struct_mutex);
3d13ef2e 8054 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8055 unsigned alignment;
8056
d9e86c0e 8057 if (obj->tiling_mode) {
3b25b31f 8058 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
8059 ret = -EINVAL;
8060 goto fail_locked;
8061 }
8062
693db184
CW
8063 /* Note that the w/a also requires 2 PTE of padding following
8064 * the bo. We currently fill all unused PTE with the shadow
8065 * page and so we should always have valid PTE following the
8066 * cursor preventing the VT-d warning.
8067 */
8068 alignment = 0;
8069 if (need_vtd_wa(dev))
8070 alignment = 64*1024;
8071
8072 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8073 if (ret) {
3b25b31f 8074 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 8075 goto fail_locked;
e7b526bb
CW
8076 }
8077
d9e86c0e
CW
8078 ret = i915_gem_object_put_fence(obj);
8079 if (ret) {
3b25b31f 8080 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
8081 goto fail_unpin;
8082 }
8083
f343c5f6 8084 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 8085 } else {
6eeefaf3 8086 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 8087 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
8088 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8089 align);
71acb5eb 8090 if (ret) {
3b25b31f 8091 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8092 goto fail_locked;
71acb5eb 8093 }
05394f39 8094 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
8095 }
8096
a6c45cf0 8097 if (IS_GEN2(dev))
14b60391
JB
8098 I915_WRITE(CURSIZE, (height << 12) | width);
8099
3f8bc370 8100 finish:
3f8bc370 8101 if (intel_crtc->cursor_bo) {
3d13ef2e 8102 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 8103 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
8104 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8105 } else
cc98b413 8106 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 8107 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 8108 }
80824003 8109
7f9872e0 8110 mutex_unlock(&dev->struct_mutex);
3f8bc370 8111
64f962e3
CW
8112 old_width = intel_crtc->cursor_width;
8113
3f8bc370 8114 intel_crtc->cursor_addr = addr;
05394f39 8115 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8116 intel_crtc->cursor_width = width;
8117 intel_crtc->cursor_height = height;
8118
64f962e3
CW
8119 if (intel_crtc->active) {
8120 if (old_width != width)
8121 intel_update_watermarks(crtc);
f2f5f771 8122 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
64f962e3 8123 }
3f8bc370 8124
79e53945 8125 return 0;
e7b526bb 8126fail_unpin:
cc98b413 8127 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8128fail_locked:
34b8686e 8129 mutex_unlock(&dev->struct_mutex);
bc9025bd 8130fail:
05394f39 8131 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 8132 return ret;
79e53945
JB
8133}
8134
8135static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8136{
79e53945 8137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8138
92e76c8c
VS
8139 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8140 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 8141
f2f5f771
VS
8142 if (intel_crtc->active)
8143 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
8144
8145 return 0;
b8c00ac5
DA
8146}
8147
79e53945 8148static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8149 u16 *blue, uint32_t start, uint32_t size)
79e53945 8150{
7203425a 8151 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8153
7203425a 8154 for (i = start; i < end; i++) {
79e53945
JB
8155 intel_crtc->lut_r[i] = red[i] >> 8;
8156 intel_crtc->lut_g[i] = green[i] >> 8;
8157 intel_crtc->lut_b[i] = blue[i] >> 8;
8158 }
8159
8160 intel_crtc_load_lut(crtc);
8161}
8162
79e53945
JB
8163/* VESA 640x480x72Hz mode to set on the pipe */
8164static struct drm_display_mode load_detect_mode = {
8165 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8166 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8167};
8168
a8bb6818
DV
8169struct drm_framebuffer *
8170__intel_framebuffer_create(struct drm_device *dev,
8171 struct drm_mode_fb_cmd2 *mode_cmd,
8172 struct drm_i915_gem_object *obj)
d2dff872
CW
8173{
8174 struct intel_framebuffer *intel_fb;
8175 int ret;
8176
8177 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8178 if (!intel_fb) {
8179 drm_gem_object_unreference_unlocked(&obj->base);
8180 return ERR_PTR(-ENOMEM);
8181 }
8182
8183 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8184 if (ret)
8185 goto err;
d2dff872
CW
8186
8187 return &intel_fb->base;
dd4916c5
DV
8188err:
8189 drm_gem_object_unreference_unlocked(&obj->base);
8190 kfree(intel_fb);
8191
8192 return ERR_PTR(ret);
d2dff872
CW
8193}
8194
b5ea642a 8195static struct drm_framebuffer *
a8bb6818
DV
8196intel_framebuffer_create(struct drm_device *dev,
8197 struct drm_mode_fb_cmd2 *mode_cmd,
8198 struct drm_i915_gem_object *obj)
8199{
8200 struct drm_framebuffer *fb;
8201 int ret;
8202
8203 ret = i915_mutex_lock_interruptible(dev);
8204 if (ret)
8205 return ERR_PTR(ret);
8206 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8207 mutex_unlock(&dev->struct_mutex);
8208
8209 return fb;
8210}
8211
d2dff872
CW
8212static u32
8213intel_framebuffer_pitch_for_width(int width, int bpp)
8214{
8215 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8216 return ALIGN(pitch, 64);
8217}
8218
8219static u32
8220intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8221{
8222 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8223 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8224}
8225
8226static struct drm_framebuffer *
8227intel_framebuffer_create_for_mode(struct drm_device *dev,
8228 struct drm_display_mode *mode,
8229 int depth, int bpp)
8230{
8231 struct drm_i915_gem_object *obj;
0fed39bd 8232 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8233
8234 obj = i915_gem_alloc_object(dev,
8235 intel_framebuffer_size_for_mode(mode, bpp));
8236 if (obj == NULL)
8237 return ERR_PTR(-ENOMEM);
8238
8239 mode_cmd.width = mode->hdisplay;
8240 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8241 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8242 bpp);
5ca0c34a 8243 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8244
8245 return intel_framebuffer_create(dev, &mode_cmd, obj);
8246}
8247
8248static struct drm_framebuffer *
8249mode_fits_in_fbdev(struct drm_device *dev,
8250 struct drm_display_mode *mode)
8251{
4520f53a 8252#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8253 struct drm_i915_private *dev_priv = dev->dev_private;
8254 struct drm_i915_gem_object *obj;
8255 struct drm_framebuffer *fb;
8256
4c0e5528 8257 if (!dev_priv->fbdev)
d2dff872
CW
8258 return NULL;
8259
4c0e5528 8260 if (!dev_priv->fbdev->fb)
d2dff872
CW
8261 return NULL;
8262
4c0e5528
DV
8263 obj = dev_priv->fbdev->fb->obj;
8264 BUG_ON(!obj);
8265
8bcd4553 8266 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8267 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8268 fb->bits_per_pixel))
d2dff872
CW
8269 return NULL;
8270
01f2c773 8271 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8272 return NULL;
8273
8274 return fb;
4520f53a
DV
8275#else
8276 return NULL;
8277#endif
d2dff872
CW
8278}
8279
d2434ab7 8280bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8281 struct drm_display_mode *mode,
8261b191 8282 struct intel_load_detect_pipe *old)
79e53945
JB
8283{
8284 struct intel_crtc *intel_crtc;
d2434ab7
DV
8285 struct intel_encoder *intel_encoder =
8286 intel_attached_encoder(connector);
79e53945 8287 struct drm_crtc *possible_crtc;
4ef69c7a 8288 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8289 struct drm_crtc *crtc = NULL;
8290 struct drm_device *dev = encoder->dev;
94352cf9 8291 struct drm_framebuffer *fb;
79e53945
JB
8292 int i = -1;
8293
d2dff872
CW
8294 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8295 connector->base.id, drm_get_connector_name(connector),
8296 encoder->base.id, drm_get_encoder_name(encoder));
8297
79e53945
JB
8298 /*
8299 * Algorithm gets a little messy:
7a5e4805 8300 *
79e53945
JB
8301 * - if the connector already has an assigned crtc, use it (but make
8302 * sure it's on first)
7a5e4805 8303 *
79e53945
JB
8304 * - try to find the first unused crtc that can drive this connector,
8305 * and use that if we find one
79e53945
JB
8306 */
8307
8308 /* See if we already have a CRTC for this connector */
8309 if (encoder->crtc) {
8310 crtc = encoder->crtc;
8261b191 8311
7b24056b
DV
8312 mutex_lock(&crtc->mutex);
8313
24218aac 8314 old->dpms_mode = connector->dpms;
8261b191
CW
8315 old->load_detect_temp = false;
8316
8317 /* Make sure the crtc and connector are running */
24218aac
DV
8318 if (connector->dpms != DRM_MODE_DPMS_ON)
8319 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8320
7173188d 8321 return true;
79e53945
JB
8322 }
8323
8324 /* Find an unused one (if possible) */
70e1e0ec 8325 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8326 i++;
8327 if (!(encoder->possible_crtcs & (1 << i)))
8328 continue;
8329 if (!possible_crtc->enabled) {
8330 crtc = possible_crtc;
8331 break;
8332 }
79e53945
JB
8333 }
8334
8335 /*
8336 * If we didn't find an unused CRTC, don't use any.
8337 */
8338 if (!crtc) {
7173188d
CW
8339 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8340 return false;
79e53945
JB
8341 }
8342
7b24056b 8343 mutex_lock(&crtc->mutex);
fc303101
DV
8344 intel_encoder->new_crtc = to_intel_crtc(crtc);
8345 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8346
8347 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8348 intel_crtc->new_enabled = true;
8349 intel_crtc->new_config = &intel_crtc->config;
24218aac 8350 old->dpms_mode = connector->dpms;
8261b191 8351 old->load_detect_temp = true;
d2dff872 8352 old->release_fb = NULL;
79e53945 8353
6492711d
CW
8354 if (!mode)
8355 mode = &load_detect_mode;
79e53945 8356
d2dff872
CW
8357 /* We need a framebuffer large enough to accommodate all accesses
8358 * that the plane may generate whilst we perform load detection.
8359 * We can not rely on the fbcon either being present (we get called
8360 * during its initialisation to detect all boot displays, or it may
8361 * not even exist) or that it is large enough to satisfy the
8362 * requested mode.
8363 */
94352cf9
DV
8364 fb = mode_fits_in_fbdev(dev, mode);
8365 if (fb == NULL) {
d2dff872 8366 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8367 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8368 old->release_fb = fb;
d2dff872
CW
8369 } else
8370 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8371 if (IS_ERR(fb)) {
d2dff872 8372 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8373 goto fail;
79e53945 8374 }
79e53945 8375
c0c36b94 8376 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8377 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8378 if (old->release_fb)
8379 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8380 goto fail;
79e53945 8381 }
7173188d 8382
79e53945 8383 /* let the connector get through one full cycle before testing */
9d0498a2 8384 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8385 return true;
412b61d8
VS
8386
8387 fail:
8388 intel_crtc->new_enabled = crtc->enabled;
8389 if (intel_crtc->new_enabled)
8390 intel_crtc->new_config = &intel_crtc->config;
8391 else
8392 intel_crtc->new_config = NULL;
8393 mutex_unlock(&crtc->mutex);
8394 return false;
79e53945
JB
8395}
8396
d2434ab7 8397void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 8398 struct intel_load_detect_pipe *old)
79e53945 8399{
d2434ab7
DV
8400 struct intel_encoder *intel_encoder =
8401 intel_attached_encoder(connector);
4ef69c7a 8402 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8403 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8405
d2dff872
CW
8406 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8407 connector->base.id, drm_get_connector_name(connector),
8408 encoder->base.id, drm_get_encoder_name(encoder));
8409
8261b191 8410 if (old->load_detect_temp) {
fc303101
DV
8411 to_intel_connector(connector)->new_encoder = NULL;
8412 intel_encoder->new_crtc = NULL;
412b61d8
VS
8413 intel_crtc->new_enabled = false;
8414 intel_crtc->new_config = NULL;
fc303101 8415 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8416
36206361
DV
8417 if (old->release_fb) {
8418 drm_framebuffer_unregister_private(old->release_fb);
8419 drm_framebuffer_unreference(old->release_fb);
8420 }
d2dff872 8421
67c96400 8422 mutex_unlock(&crtc->mutex);
0622a53c 8423 return;
79e53945
JB
8424 }
8425
c751ce4f 8426 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8427 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8428 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
8429
8430 mutex_unlock(&crtc->mutex);
79e53945
JB
8431}
8432
da4a1efa
VS
8433static int i9xx_pll_refclk(struct drm_device *dev,
8434 const struct intel_crtc_config *pipe_config)
8435{
8436 struct drm_i915_private *dev_priv = dev->dev_private;
8437 u32 dpll = pipe_config->dpll_hw_state.dpll;
8438
8439 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8440 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8441 else if (HAS_PCH_SPLIT(dev))
8442 return 120000;
8443 else if (!IS_GEN2(dev))
8444 return 96000;
8445 else
8446 return 48000;
8447}
8448
79e53945 8449/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8450static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8451 struct intel_crtc_config *pipe_config)
79e53945 8452{
f1f644dc 8453 struct drm_device *dev = crtc->base.dev;
79e53945 8454 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8455 int pipe = pipe_config->cpu_transcoder;
293623f7 8456 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8457 u32 fp;
8458 intel_clock_t clock;
da4a1efa 8459 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8460
8461 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8462 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8463 else
293623f7 8464 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8465
8466 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8467 if (IS_PINEVIEW(dev)) {
8468 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8469 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8470 } else {
8471 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8472 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8473 }
8474
a6c45cf0 8475 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8476 if (IS_PINEVIEW(dev))
8477 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8478 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8479 else
8480 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8481 DPLL_FPA01_P1_POST_DIV_SHIFT);
8482
8483 switch (dpll & DPLL_MODE_MASK) {
8484 case DPLLB_MODE_DAC_SERIAL:
8485 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8486 5 : 10;
8487 break;
8488 case DPLLB_MODE_LVDS:
8489 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8490 7 : 14;
8491 break;
8492 default:
28c97730 8493 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8494 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8495 return;
79e53945
JB
8496 }
8497
ac58c3f0 8498 if (IS_PINEVIEW(dev))
da4a1efa 8499 pineview_clock(refclk, &clock);
ac58c3f0 8500 else
da4a1efa 8501 i9xx_clock(refclk, &clock);
79e53945 8502 } else {
0fb58223 8503 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8504 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8505
8506 if (is_lvds) {
8507 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8508 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8509
8510 if (lvds & LVDS_CLKB_POWER_UP)
8511 clock.p2 = 7;
8512 else
8513 clock.p2 = 14;
79e53945
JB
8514 } else {
8515 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8516 clock.p1 = 2;
8517 else {
8518 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8519 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8520 }
8521 if (dpll & PLL_P2_DIVIDE_BY_4)
8522 clock.p2 = 4;
8523 else
8524 clock.p2 = 2;
79e53945 8525 }
da4a1efa
VS
8526
8527 i9xx_clock(refclk, &clock);
79e53945
JB
8528 }
8529
18442d08
VS
8530 /*
8531 * This value includes pixel_multiplier. We will use
241bfc38 8532 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8533 * encoder's get_config() function.
8534 */
8535 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8536}
8537
6878da05
VS
8538int intel_dotclock_calculate(int link_freq,
8539 const struct intel_link_m_n *m_n)
f1f644dc 8540{
f1f644dc
JB
8541 /*
8542 * The calculation for the data clock is:
1041a02f 8543 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8544 * But we want to avoid losing precison if possible, so:
1041a02f 8545 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8546 *
8547 * and the link clock is simpler:
1041a02f 8548 * link_clock = (m * link_clock) / n
f1f644dc
JB
8549 */
8550
6878da05
VS
8551 if (!m_n->link_n)
8552 return 0;
f1f644dc 8553
6878da05
VS
8554 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8555}
f1f644dc 8556
18442d08
VS
8557static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8558 struct intel_crtc_config *pipe_config)
6878da05
VS
8559{
8560 struct drm_device *dev = crtc->base.dev;
79e53945 8561
18442d08
VS
8562 /* read out port_clock from the DPLL */
8563 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8564
f1f644dc 8565 /*
18442d08 8566 * This value does not include pixel_multiplier.
241bfc38 8567 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8568 * agree once we know their relationship in the encoder's
8569 * get_config() function.
79e53945 8570 */
241bfc38 8571 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8572 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8573 &pipe_config->fdi_m_n);
79e53945
JB
8574}
8575
8576/** Returns the currently programmed mode of the given pipe. */
8577struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8578 struct drm_crtc *crtc)
8579{
548f245b 8580 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8582 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8583 struct drm_display_mode *mode;
f1f644dc 8584 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8585 int htot = I915_READ(HTOTAL(cpu_transcoder));
8586 int hsync = I915_READ(HSYNC(cpu_transcoder));
8587 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8588 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8589 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8590
8591 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8592 if (!mode)
8593 return NULL;
8594
f1f644dc
JB
8595 /*
8596 * Construct a pipe_config sufficient for getting the clock info
8597 * back out of crtc_clock_get.
8598 *
8599 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8600 * to use a real value here instead.
8601 */
293623f7 8602 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8603 pipe_config.pixel_multiplier = 1;
293623f7
VS
8604 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8605 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8606 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8607 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8608
773ae034 8609 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8610 mode->hdisplay = (htot & 0xffff) + 1;
8611 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8612 mode->hsync_start = (hsync & 0xffff) + 1;
8613 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8614 mode->vdisplay = (vtot & 0xffff) + 1;
8615 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8616 mode->vsync_start = (vsync & 0xffff) + 1;
8617 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8618
8619 drm_mode_set_name(mode);
79e53945
JB
8620
8621 return mode;
8622}
8623
3dec0095 8624static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8625{
8626 struct drm_device *dev = crtc->dev;
fbee40df 8627 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a
JB
8628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8629 int pipe = intel_crtc->pipe;
dbdc6479
JB
8630 int dpll_reg = DPLL(pipe);
8631 int dpll;
652c393a 8632
bad720ff 8633 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8634 return;
8635
8636 if (!dev_priv->lvds_downclock_avail)
8637 return;
8638
dbdc6479 8639 dpll = I915_READ(dpll_reg);
652c393a 8640 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8641 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8642
8ac5a6d5 8643 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8644
8645 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8646 I915_WRITE(dpll_reg, dpll);
9d0498a2 8647 intel_wait_for_vblank(dev, pipe);
dbdc6479 8648
652c393a
JB
8649 dpll = I915_READ(dpll_reg);
8650 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8651 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8652 }
652c393a
JB
8653}
8654
8655static void intel_decrease_pllclock(struct drm_crtc *crtc)
8656{
8657 struct drm_device *dev = crtc->dev;
fbee40df 8658 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8660
bad720ff 8661 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8662 return;
8663
8664 if (!dev_priv->lvds_downclock_avail)
8665 return;
8666
8667 /*
8668 * Since this is called by a timer, we should never get here in
8669 * the manual case.
8670 */
8671 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8672 int pipe = intel_crtc->pipe;
8673 int dpll_reg = DPLL(pipe);
8674 int dpll;
f6e5b160 8675
44d98a61 8676 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8677
8ac5a6d5 8678 assert_panel_unlocked(dev_priv, pipe);
652c393a 8679
dc257cf1 8680 dpll = I915_READ(dpll_reg);
652c393a
JB
8681 dpll |= DISPLAY_RATE_SELECT_FPA1;
8682 I915_WRITE(dpll_reg, dpll);
9d0498a2 8683 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8684 dpll = I915_READ(dpll_reg);
8685 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8686 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8687 }
8688
8689}
8690
f047e395
CW
8691void intel_mark_busy(struct drm_device *dev)
8692{
c67a470b
PZ
8693 struct drm_i915_private *dev_priv = dev->dev_private;
8694
f62a0076
CW
8695 if (dev_priv->mm.busy)
8696 return;
8697
43694d69 8698 intel_runtime_pm_get(dev_priv);
c67a470b 8699 i915_update_gfx_val(dev_priv);
f62a0076 8700 dev_priv->mm.busy = true;
f047e395
CW
8701}
8702
8703void intel_mark_idle(struct drm_device *dev)
652c393a 8704{
c67a470b 8705 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8706 struct drm_crtc *crtc;
652c393a 8707
f62a0076
CW
8708 if (!dev_priv->mm.busy)
8709 return;
8710
8711 dev_priv->mm.busy = false;
8712
d330a953 8713 if (!i915.powersave)
bb4cdd53 8714 goto out;
652c393a 8715
70e1e0ec 8716 for_each_crtc(dev, crtc) {
f4510a27 8717 if (!crtc->primary->fb)
652c393a
JB
8718 continue;
8719
725a5b54 8720 intel_decrease_pllclock(crtc);
652c393a 8721 }
b29c19b6 8722
3d13ef2e 8723 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8724 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8725
8726out:
43694d69 8727 intel_runtime_pm_put(dev_priv);
652c393a
JB
8728}
8729
c65355bb
CW
8730void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8731 struct intel_ring_buffer *ring)
652c393a 8732{
f047e395
CW
8733 struct drm_device *dev = obj->base.dev;
8734 struct drm_crtc *crtc;
652c393a 8735
d330a953 8736 if (!i915.powersave)
acb87dfb
CW
8737 return;
8738
70e1e0ec 8739 for_each_crtc(dev, crtc) {
f4510a27 8740 if (!crtc->primary->fb)
652c393a
JB
8741 continue;
8742
f4510a27 8743 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
c65355bb
CW
8744 continue;
8745
8746 intel_increase_pllclock(crtc);
8747 if (ring && intel_fbc_enabled(dev))
8748 ring->fbc_dirty = true;
652c393a
JB
8749 }
8750}
8751
79e53945
JB
8752static void intel_crtc_destroy(struct drm_crtc *crtc)
8753{
8754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8755 struct drm_device *dev = crtc->dev;
8756 struct intel_unpin_work *work;
8757 unsigned long flags;
8758
8759 spin_lock_irqsave(&dev->event_lock, flags);
8760 work = intel_crtc->unpin_work;
8761 intel_crtc->unpin_work = NULL;
8762 spin_unlock_irqrestore(&dev->event_lock, flags);
8763
8764 if (work) {
8765 cancel_work_sync(&work->work);
8766 kfree(work);
8767 }
79e53945 8768
40ccc72b
MK
8769 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8770
79e53945 8771 drm_crtc_cleanup(crtc);
67e77c5a 8772
79e53945
JB
8773 kfree(intel_crtc);
8774}
8775
6b95a207
KH
8776static void intel_unpin_work_fn(struct work_struct *__work)
8777{
8778 struct intel_unpin_work *work =
8779 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8780 struct drm_device *dev = work->crtc->dev;
6b95a207 8781
b4a98e57 8782 mutex_lock(&dev->struct_mutex);
1690e1eb 8783 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8784 drm_gem_object_unreference(&work->pending_flip_obj->base);
8785 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8786
b4a98e57
CW
8787 intel_update_fbc(dev);
8788 mutex_unlock(&dev->struct_mutex);
8789
8790 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8791 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8792
6b95a207
KH
8793 kfree(work);
8794}
8795
1afe3e9d 8796static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8797 struct drm_crtc *crtc)
6b95a207 8798{
fbee40df 8799 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8801 struct intel_unpin_work *work;
6b95a207
KH
8802 unsigned long flags;
8803
8804 /* Ignore early vblank irqs */
8805 if (intel_crtc == NULL)
8806 return;
8807
8808 spin_lock_irqsave(&dev->event_lock, flags);
8809 work = intel_crtc->unpin_work;
e7d841ca
CW
8810
8811 /* Ensure we don't miss a work->pending update ... */
8812 smp_rmb();
8813
8814 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8815 spin_unlock_irqrestore(&dev->event_lock, flags);
8816 return;
8817 }
8818
e7d841ca
CW
8819 /* and that the unpin work is consistent wrt ->pending. */
8820 smp_rmb();
8821
6b95a207 8822 intel_crtc->unpin_work = NULL;
6b95a207 8823
45a066eb
RC
8824 if (work->event)
8825 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8826
0af7e4df
MK
8827 drm_vblank_put(dev, intel_crtc->pipe);
8828
6b95a207
KH
8829 spin_unlock_irqrestore(&dev->event_lock, flags);
8830
2c10d571 8831 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8832
8833 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8834
8835 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8836}
8837
1afe3e9d
JB
8838void intel_finish_page_flip(struct drm_device *dev, int pipe)
8839{
fbee40df 8840 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8841 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8842
49b14a5c 8843 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8844}
8845
8846void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8847{
fbee40df 8848 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8849 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8850
49b14a5c 8851 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8852}
8853
6b95a207
KH
8854void intel_prepare_page_flip(struct drm_device *dev, int plane)
8855{
fbee40df 8856 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8857 struct intel_crtc *intel_crtc =
8858 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8859 unsigned long flags;
8860
e7d841ca
CW
8861 /* NB: An MMIO update of the plane base pointer will also
8862 * generate a page-flip completion irq, i.e. every modeset
8863 * is also accompanied by a spurious intel_prepare_page_flip().
8864 */
6b95a207 8865 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8866 if (intel_crtc->unpin_work)
8867 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8868 spin_unlock_irqrestore(&dev->event_lock, flags);
8869}
8870
eba905b2 8871static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
8872{
8873 /* Ensure that the work item is consistent when activating it ... */
8874 smp_wmb();
8875 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8876 /* and that it is marked active as soon as the irq could fire. */
8877 smp_wmb();
8878}
8879
8c9f3aaf
JB
8880static int intel_gen2_queue_flip(struct drm_device *dev,
8881 struct drm_crtc *crtc,
8882 struct drm_framebuffer *fb,
ed8d1975
KP
8883 struct drm_i915_gem_object *obj,
8884 uint32_t flags)
8c9f3aaf
JB
8885{
8886 struct drm_i915_private *dev_priv = dev->dev_private;
8887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8888 u32 flip_mask;
6d90c952 8889 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8890 int ret;
8891
6d90c952 8892 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8893 if (ret)
83d4092b 8894 goto err;
8c9f3aaf 8895
6d90c952 8896 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8897 if (ret)
83d4092b 8898 goto err_unpin;
8c9f3aaf
JB
8899
8900 /* Can't queue multiple flips, so wait for the previous
8901 * one to finish before executing the next.
8902 */
8903 if (intel_crtc->plane)
8904 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8905 else
8906 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8907 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8908 intel_ring_emit(ring, MI_NOOP);
8909 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8910 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8911 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8912 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8913 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8914
8915 intel_mark_page_flip_active(intel_crtc);
09246732 8916 __intel_ring_advance(ring);
83d4092b
CW
8917 return 0;
8918
8919err_unpin:
8920 intel_unpin_fb_obj(obj);
8921err:
8c9f3aaf
JB
8922 return ret;
8923}
8924
8925static int intel_gen3_queue_flip(struct drm_device *dev,
8926 struct drm_crtc *crtc,
8927 struct drm_framebuffer *fb,
ed8d1975
KP
8928 struct drm_i915_gem_object *obj,
8929 uint32_t flags)
8c9f3aaf
JB
8930{
8931 struct drm_i915_private *dev_priv = dev->dev_private;
8932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8933 u32 flip_mask;
6d90c952 8934 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8935 int ret;
8936
6d90c952 8937 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8938 if (ret)
83d4092b 8939 goto err;
8c9f3aaf 8940
6d90c952 8941 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8942 if (ret)
83d4092b 8943 goto err_unpin;
8c9f3aaf
JB
8944
8945 if (intel_crtc->plane)
8946 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8947 else
8948 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8949 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8950 intel_ring_emit(ring, MI_NOOP);
8951 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8952 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8953 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8954 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8955 intel_ring_emit(ring, MI_NOOP);
8956
e7d841ca 8957 intel_mark_page_flip_active(intel_crtc);
09246732 8958 __intel_ring_advance(ring);
83d4092b
CW
8959 return 0;
8960
8961err_unpin:
8962 intel_unpin_fb_obj(obj);
8963err:
8c9f3aaf
JB
8964 return ret;
8965}
8966
8967static int intel_gen4_queue_flip(struct drm_device *dev,
8968 struct drm_crtc *crtc,
8969 struct drm_framebuffer *fb,
ed8d1975
KP
8970 struct drm_i915_gem_object *obj,
8971 uint32_t flags)
8c9f3aaf
JB
8972{
8973 struct drm_i915_private *dev_priv = dev->dev_private;
8974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8975 uint32_t pf, pipesrc;
6d90c952 8976 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8977 int ret;
8978
6d90c952 8979 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8980 if (ret)
83d4092b 8981 goto err;
8c9f3aaf 8982
6d90c952 8983 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8984 if (ret)
83d4092b 8985 goto err_unpin;
8c9f3aaf
JB
8986
8987 /* i965+ uses the linear or tiled offsets from the
8988 * Display Registers (which do not change across a page-flip)
8989 * so we need only reprogram the base address.
8990 */
6d90c952
DV
8991 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8992 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8993 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8994 intel_ring_emit(ring,
f343c5f6 8995 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8996 obj->tiling_mode);
8c9f3aaf
JB
8997
8998 /* XXX Enabling the panel-fitter across page-flip is so far
8999 * untested on non-native modes, so ignore it for now.
9000 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9001 */
9002 pf = 0;
9003 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9004 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9005
9006 intel_mark_page_flip_active(intel_crtc);
09246732 9007 __intel_ring_advance(ring);
83d4092b
CW
9008 return 0;
9009
9010err_unpin:
9011 intel_unpin_fb_obj(obj);
9012err:
8c9f3aaf
JB
9013 return ret;
9014}
9015
9016static int intel_gen6_queue_flip(struct drm_device *dev,
9017 struct drm_crtc *crtc,
9018 struct drm_framebuffer *fb,
ed8d1975
KP
9019 struct drm_i915_gem_object *obj,
9020 uint32_t flags)
8c9f3aaf
JB
9021{
9022 struct drm_i915_private *dev_priv = dev->dev_private;
9023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 9024 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
9025 uint32_t pf, pipesrc;
9026 int ret;
9027
6d90c952 9028 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 9029 if (ret)
83d4092b 9030 goto err;
8c9f3aaf 9031
6d90c952 9032 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9033 if (ret)
83d4092b 9034 goto err_unpin;
8c9f3aaf 9035
6d90c952
DV
9036 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9037 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9038 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 9039 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 9040
dc257cf1
DV
9041 /* Contrary to the suggestions in the documentation,
9042 * "Enable Panel Fitter" does not seem to be required when page
9043 * flipping with a non-native mode, and worse causes a normal
9044 * modeset to fail.
9045 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9046 */
9047 pf = 0;
8c9f3aaf 9048 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9049 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9050
9051 intel_mark_page_flip_active(intel_crtc);
09246732 9052 __intel_ring_advance(ring);
83d4092b
CW
9053 return 0;
9054
9055err_unpin:
9056 intel_unpin_fb_obj(obj);
9057err:
8c9f3aaf
JB
9058 return ret;
9059}
9060
7c9017e5
JB
9061static int intel_gen7_queue_flip(struct drm_device *dev,
9062 struct drm_crtc *crtc,
9063 struct drm_framebuffer *fb,
ed8d1975
KP
9064 struct drm_i915_gem_object *obj,
9065 uint32_t flags)
7c9017e5
JB
9066{
9067 struct drm_i915_private *dev_priv = dev->dev_private;
9068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 9069 struct intel_ring_buffer *ring;
cb05d8de 9070 uint32_t plane_bit = 0;
ffe74d75
CW
9071 int len, ret;
9072
9073 ring = obj->ring;
1c5fd085 9074 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 9075 ring = &dev_priv->ring[BCS];
7c9017e5
JB
9076
9077 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9078 if (ret)
83d4092b 9079 goto err;
7c9017e5 9080
eba905b2 9081 switch (intel_crtc->plane) {
cb05d8de
DV
9082 case PLANE_A:
9083 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9084 break;
9085 case PLANE_B:
9086 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9087 break;
9088 case PLANE_C:
9089 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9090 break;
9091 default:
9092 WARN_ONCE(1, "unknown plane in flip command\n");
9093 ret = -ENODEV;
ab3951eb 9094 goto err_unpin;
cb05d8de
DV
9095 }
9096
ffe74d75 9097 len = 4;
f476828a 9098 if (ring->id == RCS) {
ffe74d75 9099 len += 6;
f476828a
DL
9100 /*
9101 * On Gen 8, SRM is now taking an extra dword to accommodate
9102 * 48bits addresses, and we need a NOOP for the batch size to
9103 * stay even.
9104 */
9105 if (IS_GEN8(dev))
9106 len += 2;
9107 }
ffe74d75 9108
f66fab8e
VS
9109 /*
9110 * BSpec MI_DISPLAY_FLIP for IVB:
9111 * "The full packet must be contained within the same cache line."
9112 *
9113 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9114 * cacheline, if we ever start emitting more commands before
9115 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9116 * then do the cacheline alignment, and finally emit the
9117 * MI_DISPLAY_FLIP.
9118 */
9119 ret = intel_ring_cacheline_align(ring);
9120 if (ret)
9121 goto err_unpin;
9122
ffe74d75 9123 ret = intel_ring_begin(ring, len);
7c9017e5 9124 if (ret)
83d4092b 9125 goto err_unpin;
7c9017e5 9126
ffe74d75
CW
9127 /* Unmask the flip-done completion message. Note that the bspec says that
9128 * we should do this for both the BCS and RCS, and that we must not unmask
9129 * more than one flip event at any time (or ensure that one flip message
9130 * can be sent by waiting for flip-done prior to queueing new flips).
9131 * Experimentation says that BCS works despite DERRMR masking all
9132 * flip-done completion events and that unmasking all planes at once
9133 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9134 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9135 */
9136 if (ring->id == RCS) {
9137 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9138 intel_ring_emit(ring, DERRMR);
9139 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9140 DERRMR_PIPEB_PRI_FLIP_DONE |
9141 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9142 if (IS_GEN8(dev))
9143 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9144 MI_SRM_LRM_GLOBAL_GTT);
9145 else
9146 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9147 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9148 intel_ring_emit(ring, DERRMR);
9149 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9150 if (IS_GEN8(dev)) {
9151 intel_ring_emit(ring, 0);
9152 intel_ring_emit(ring, MI_NOOP);
9153 }
ffe74d75
CW
9154 }
9155
cb05d8de 9156 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9157 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 9158 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 9159 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9160
9161 intel_mark_page_flip_active(intel_crtc);
09246732 9162 __intel_ring_advance(ring);
83d4092b
CW
9163 return 0;
9164
9165err_unpin:
9166 intel_unpin_fb_obj(obj);
9167err:
7c9017e5
JB
9168 return ret;
9169}
9170
8c9f3aaf
JB
9171static int intel_default_queue_flip(struct drm_device *dev,
9172 struct drm_crtc *crtc,
9173 struct drm_framebuffer *fb,
ed8d1975
KP
9174 struct drm_i915_gem_object *obj,
9175 uint32_t flags)
8c9f3aaf
JB
9176{
9177 return -ENODEV;
9178}
9179
6b95a207
KH
9180static int intel_crtc_page_flip(struct drm_crtc *crtc,
9181 struct drm_framebuffer *fb,
ed8d1975
KP
9182 struct drm_pending_vblank_event *event,
9183 uint32_t page_flip_flags)
6b95a207
KH
9184{
9185 struct drm_device *dev = crtc->dev;
9186 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9187 struct drm_framebuffer *old_fb = crtc->primary->fb;
4a35f83b 9188 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
9189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9190 struct intel_unpin_work *work;
8c9f3aaf 9191 unsigned long flags;
52e68630 9192 int ret;
6b95a207 9193
e6a595d2 9194 /* Can't change pixel format via MI display flips. */
f4510a27 9195 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9196 return -EINVAL;
9197
9198 /*
9199 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9200 * Note that pitch changes could also affect these register.
9201 */
9202 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9203 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9204 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9205 return -EINVAL;
9206
f900db47
CW
9207 if (i915_terminally_wedged(&dev_priv->gpu_error))
9208 goto out_hang;
9209
b14c5679 9210 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9211 if (work == NULL)
9212 return -ENOMEM;
9213
6b95a207 9214 work->event = event;
b4a98e57 9215 work->crtc = crtc;
4a35f83b 9216 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
9217 INIT_WORK(&work->work, intel_unpin_work_fn);
9218
7317c75e
JB
9219 ret = drm_vblank_get(dev, intel_crtc->pipe);
9220 if (ret)
9221 goto free_work;
9222
6b95a207
KH
9223 /* We borrow the event spin lock for protecting unpin_work */
9224 spin_lock_irqsave(&dev->event_lock, flags);
9225 if (intel_crtc->unpin_work) {
9226 spin_unlock_irqrestore(&dev->event_lock, flags);
9227 kfree(work);
7317c75e 9228 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
9229
9230 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
9231 return -EBUSY;
9232 }
9233 intel_crtc->unpin_work = work;
9234 spin_unlock_irqrestore(&dev->event_lock, flags);
9235
b4a98e57
CW
9236 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9237 flush_workqueue(dev_priv->wq);
9238
79158103
CW
9239 ret = i915_mutex_lock_interruptible(dev);
9240 if (ret)
9241 goto cleanup;
6b95a207 9242
75dfca80 9243 /* Reference the objects for the scheduled work. */
05394f39
CW
9244 drm_gem_object_reference(&work->old_fb_obj->base);
9245 drm_gem_object_reference(&obj->base);
6b95a207 9246
f4510a27 9247 crtc->primary->fb = fb;
96b099fd 9248
e1f99ce6 9249 work->pending_flip_obj = obj;
e1f99ce6 9250
4e5359cd
SF
9251 work->enable_stall_check = true;
9252
b4a98e57 9253 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9254 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9255
ed8d1975 9256 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
9257 if (ret)
9258 goto cleanup_pending;
6b95a207 9259
7782de3b 9260 intel_disable_fbc(dev);
c65355bb 9261 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
9262 mutex_unlock(&dev->struct_mutex);
9263
e5510fac
JB
9264 trace_i915_flip_request(intel_crtc->plane, obj);
9265
6b95a207 9266 return 0;
96b099fd 9267
8c9f3aaf 9268cleanup_pending:
b4a98e57 9269 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9270 crtc->primary->fb = old_fb;
05394f39
CW
9271 drm_gem_object_unreference(&work->old_fb_obj->base);
9272 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9273 mutex_unlock(&dev->struct_mutex);
9274
79158103 9275cleanup:
96b099fd
CW
9276 spin_lock_irqsave(&dev->event_lock, flags);
9277 intel_crtc->unpin_work = NULL;
9278 spin_unlock_irqrestore(&dev->event_lock, flags);
9279
7317c75e
JB
9280 drm_vblank_put(dev, intel_crtc->pipe);
9281free_work:
96b099fd
CW
9282 kfree(work);
9283
f900db47
CW
9284 if (ret == -EIO) {
9285out_hang:
9286 intel_crtc_wait_for_pending_flips(crtc);
9287 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9288 if (ret == 0 && event)
9289 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9290 }
96b099fd 9291 return ret;
6b95a207
KH
9292}
9293
f6e5b160 9294static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9295 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9296 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9297};
9298
9a935856
DV
9299/**
9300 * intel_modeset_update_staged_output_state
9301 *
9302 * Updates the staged output configuration state, e.g. after we've read out the
9303 * current hw state.
9304 */
9305static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9306{
7668851f 9307 struct intel_crtc *crtc;
9a935856
DV
9308 struct intel_encoder *encoder;
9309 struct intel_connector *connector;
f6e5b160 9310
9a935856
DV
9311 list_for_each_entry(connector, &dev->mode_config.connector_list,
9312 base.head) {
9313 connector->new_encoder =
9314 to_intel_encoder(connector->base.encoder);
9315 }
f6e5b160 9316
9a935856
DV
9317 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9318 base.head) {
9319 encoder->new_crtc =
9320 to_intel_crtc(encoder->base.crtc);
9321 }
7668851f 9322
d3fcc808 9323 for_each_intel_crtc(dev, crtc) {
7668851f 9324 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9325
9326 if (crtc->new_enabled)
9327 crtc->new_config = &crtc->config;
9328 else
9329 crtc->new_config = NULL;
7668851f 9330 }
f6e5b160
CW
9331}
9332
9a935856
DV
9333/**
9334 * intel_modeset_commit_output_state
9335 *
9336 * This function copies the stage display pipe configuration to the real one.
9337 */
9338static void intel_modeset_commit_output_state(struct drm_device *dev)
9339{
7668851f 9340 struct intel_crtc *crtc;
9a935856
DV
9341 struct intel_encoder *encoder;
9342 struct intel_connector *connector;
f6e5b160 9343
9a935856
DV
9344 list_for_each_entry(connector, &dev->mode_config.connector_list,
9345 base.head) {
9346 connector->base.encoder = &connector->new_encoder->base;
9347 }
f6e5b160 9348
9a935856
DV
9349 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9350 base.head) {
9351 encoder->base.crtc = &encoder->new_crtc->base;
9352 }
7668851f 9353
d3fcc808 9354 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9355 crtc->base.enabled = crtc->new_enabled;
9356 }
9a935856
DV
9357}
9358
050f7aeb 9359static void
eba905b2 9360connected_sink_compute_bpp(struct intel_connector *connector,
050f7aeb
DV
9361 struct intel_crtc_config *pipe_config)
9362{
9363 int bpp = pipe_config->pipe_bpp;
9364
9365 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9366 connector->base.base.id,
9367 drm_get_connector_name(&connector->base));
9368
9369 /* Don't use an invalid EDID bpc value */
9370 if (connector->base.display_info.bpc &&
9371 connector->base.display_info.bpc * 3 < bpp) {
9372 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9373 bpp, connector->base.display_info.bpc*3);
9374 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9375 }
9376
9377 /* Clamp bpp to 8 on screens without EDID 1.4 */
9378 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9379 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9380 bpp);
9381 pipe_config->pipe_bpp = 24;
9382 }
9383}
9384
4e53c2e0 9385static int
050f7aeb
DV
9386compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9387 struct drm_framebuffer *fb,
9388 struct intel_crtc_config *pipe_config)
4e53c2e0 9389{
050f7aeb
DV
9390 struct drm_device *dev = crtc->base.dev;
9391 struct intel_connector *connector;
4e53c2e0
DV
9392 int bpp;
9393
d42264b1
DV
9394 switch (fb->pixel_format) {
9395 case DRM_FORMAT_C8:
4e53c2e0
DV
9396 bpp = 8*3; /* since we go through a colormap */
9397 break;
d42264b1
DV
9398 case DRM_FORMAT_XRGB1555:
9399 case DRM_FORMAT_ARGB1555:
9400 /* checked in intel_framebuffer_init already */
9401 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9402 return -EINVAL;
9403 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9404 bpp = 6*3; /* min is 18bpp */
9405 break;
d42264b1
DV
9406 case DRM_FORMAT_XBGR8888:
9407 case DRM_FORMAT_ABGR8888:
9408 /* checked in intel_framebuffer_init already */
9409 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9410 return -EINVAL;
9411 case DRM_FORMAT_XRGB8888:
9412 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9413 bpp = 8*3;
9414 break;
d42264b1
DV
9415 case DRM_FORMAT_XRGB2101010:
9416 case DRM_FORMAT_ARGB2101010:
9417 case DRM_FORMAT_XBGR2101010:
9418 case DRM_FORMAT_ABGR2101010:
9419 /* checked in intel_framebuffer_init already */
9420 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9421 return -EINVAL;
4e53c2e0
DV
9422 bpp = 10*3;
9423 break;
baba133a 9424 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9425 default:
9426 DRM_DEBUG_KMS("unsupported depth\n");
9427 return -EINVAL;
9428 }
9429
4e53c2e0
DV
9430 pipe_config->pipe_bpp = bpp;
9431
9432 /* Clamp display bpp to EDID value */
9433 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9434 base.head) {
1b829e05
DV
9435 if (!connector->new_encoder ||
9436 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9437 continue;
9438
050f7aeb 9439 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9440 }
9441
9442 return bpp;
9443}
9444
644db711
DV
9445static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9446{
9447 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9448 "type: 0x%x flags: 0x%x\n",
1342830c 9449 mode->crtc_clock,
644db711
DV
9450 mode->crtc_hdisplay, mode->crtc_hsync_start,
9451 mode->crtc_hsync_end, mode->crtc_htotal,
9452 mode->crtc_vdisplay, mode->crtc_vsync_start,
9453 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9454}
9455
c0b03411
DV
9456static void intel_dump_pipe_config(struct intel_crtc *crtc,
9457 struct intel_crtc_config *pipe_config,
9458 const char *context)
9459{
9460 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9461 context, pipe_name(crtc->pipe));
9462
9463 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9464 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9465 pipe_config->pipe_bpp, pipe_config->dither);
9466 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9467 pipe_config->has_pch_encoder,
9468 pipe_config->fdi_lanes,
9469 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9470 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9471 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9472 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9473 pipe_config->has_dp_encoder,
9474 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9475 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9476 pipe_config->dp_m_n.tu);
c0b03411
DV
9477 DRM_DEBUG_KMS("requested mode:\n");
9478 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9479 DRM_DEBUG_KMS("adjusted mode:\n");
9480 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9481 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9482 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9483 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9484 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9485 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9486 pipe_config->gmch_pfit.control,
9487 pipe_config->gmch_pfit.pgm_ratios,
9488 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9489 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9490 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9491 pipe_config->pch_pfit.size,
9492 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9493 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9494 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9495}
9496
bc079e8b
VS
9497static bool encoders_cloneable(const struct intel_encoder *a,
9498 const struct intel_encoder *b)
accfc0c5 9499{
bc079e8b
VS
9500 /* masks could be asymmetric, so check both ways */
9501 return a == b || (a->cloneable & (1 << b->type) &&
9502 b->cloneable & (1 << a->type));
9503}
9504
9505static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9506 struct intel_encoder *encoder)
9507{
9508 struct drm_device *dev = crtc->base.dev;
9509 struct intel_encoder *source_encoder;
9510
9511 list_for_each_entry(source_encoder,
9512 &dev->mode_config.encoder_list, base.head) {
9513 if (source_encoder->new_crtc != crtc)
9514 continue;
9515
9516 if (!encoders_cloneable(encoder, source_encoder))
9517 return false;
9518 }
9519
9520 return true;
9521}
9522
9523static bool check_encoder_cloning(struct intel_crtc *crtc)
9524{
9525 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
9526 struct intel_encoder *encoder;
9527
bc079e8b
VS
9528 list_for_each_entry(encoder,
9529 &dev->mode_config.encoder_list, base.head) {
9530 if (encoder->new_crtc != crtc)
accfc0c5
DV
9531 continue;
9532
bc079e8b
VS
9533 if (!check_single_encoder_cloning(crtc, encoder))
9534 return false;
accfc0c5
DV
9535 }
9536
bc079e8b 9537 return true;
accfc0c5
DV
9538}
9539
b8cecdf5
DV
9540static struct intel_crtc_config *
9541intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9542 struct drm_framebuffer *fb,
b8cecdf5 9543 struct drm_display_mode *mode)
ee7b9f93 9544{
7758a113 9545 struct drm_device *dev = crtc->dev;
7758a113 9546 struct intel_encoder *encoder;
b8cecdf5 9547 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9548 int plane_bpp, ret = -EINVAL;
9549 bool retry = true;
ee7b9f93 9550
bc079e8b 9551 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
9552 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9553 return ERR_PTR(-EINVAL);
9554 }
9555
b8cecdf5
DV
9556 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9557 if (!pipe_config)
7758a113
DV
9558 return ERR_PTR(-ENOMEM);
9559
b8cecdf5
DV
9560 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9561 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9562
e143a21c
DV
9563 pipe_config->cpu_transcoder =
9564 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9565 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9566
2960bc9c
ID
9567 /*
9568 * Sanitize sync polarity flags based on requested ones. If neither
9569 * positive or negative polarity is requested, treat this as meaning
9570 * negative polarity.
9571 */
9572 if (!(pipe_config->adjusted_mode.flags &
9573 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9574 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9575
9576 if (!(pipe_config->adjusted_mode.flags &
9577 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9578 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9579
050f7aeb
DV
9580 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9581 * plane pixel format and any sink constraints into account. Returns the
9582 * source plane bpp so that dithering can be selected on mismatches
9583 * after encoders and crtc also have had their say. */
9584 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9585 fb, pipe_config);
4e53c2e0
DV
9586 if (plane_bpp < 0)
9587 goto fail;
9588
e41a56be
VS
9589 /*
9590 * Determine the real pipe dimensions. Note that stereo modes can
9591 * increase the actual pipe size due to the frame doubling and
9592 * insertion of additional space for blanks between the frame. This
9593 * is stored in the crtc timings. We use the requested mode to do this
9594 * computation to clearly distinguish it from the adjusted mode, which
9595 * can be changed by the connectors in the below retry loop.
9596 */
9597 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9598 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9599 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9600
e29c22c0 9601encoder_retry:
ef1b460d 9602 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9603 pipe_config->port_clock = 0;
ef1b460d 9604 pipe_config->pixel_multiplier = 1;
ff9a6750 9605
135c81b8 9606 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9607 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9608
7758a113
DV
9609 /* Pass our mode to the connectors and the CRTC to give them a chance to
9610 * adjust it according to limitations or connector properties, and also
9611 * a chance to reject the mode entirely.
47f1c6c9 9612 */
7758a113
DV
9613 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9614 base.head) {
47f1c6c9 9615
7758a113
DV
9616 if (&encoder->new_crtc->base != crtc)
9617 continue;
7ae89233 9618
efea6e8e
DV
9619 if (!(encoder->compute_config(encoder, pipe_config))) {
9620 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9621 goto fail;
9622 }
ee7b9f93 9623 }
47f1c6c9 9624
ff9a6750
DV
9625 /* Set default port clock if not overwritten by the encoder. Needs to be
9626 * done afterwards in case the encoder adjusts the mode. */
9627 if (!pipe_config->port_clock)
241bfc38
DL
9628 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9629 * pipe_config->pixel_multiplier;
ff9a6750 9630
a43f6e0f 9631 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9632 if (ret < 0) {
7758a113
DV
9633 DRM_DEBUG_KMS("CRTC fixup failed\n");
9634 goto fail;
ee7b9f93 9635 }
e29c22c0
DV
9636
9637 if (ret == RETRY) {
9638 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9639 ret = -EINVAL;
9640 goto fail;
9641 }
9642
9643 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9644 retry = false;
9645 goto encoder_retry;
9646 }
9647
4e53c2e0
DV
9648 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9649 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9650 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9651
b8cecdf5 9652 return pipe_config;
7758a113 9653fail:
b8cecdf5 9654 kfree(pipe_config);
e29c22c0 9655 return ERR_PTR(ret);
ee7b9f93 9656}
47f1c6c9 9657
e2e1ed41
DV
9658/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9659 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9660static void
9661intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9662 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9663{
9664 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9665 struct drm_device *dev = crtc->dev;
9666 struct intel_encoder *encoder;
9667 struct intel_connector *connector;
9668 struct drm_crtc *tmp_crtc;
79e53945 9669
e2e1ed41 9670 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9671
e2e1ed41
DV
9672 /* Check which crtcs have changed outputs connected to them, these need
9673 * to be part of the prepare_pipes mask. We don't (yet) support global
9674 * modeset across multiple crtcs, so modeset_pipes will only have one
9675 * bit set at most. */
9676 list_for_each_entry(connector, &dev->mode_config.connector_list,
9677 base.head) {
9678 if (connector->base.encoder == &connector->new_encoder->base)
9679 continue;
79e53945 9680
e2e1ed41
DV
9681 if (connector->base.encoder) {
9682 tmp_crtc = connector->base.encoder->crtc;
9683
9684 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9685 }
9686
9687 if (connector->new_encoder)
9688 *prepare_pipes |=
9689 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9690 }
9691
e2e1ed41
DV
9692 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9693 base.head) {
9694 if (encoder->base.crtc == &encoder->new_crtc->base)
9695 continue;
9696
9697 if (encoder->base.crtc) {
9698 tmp_crtc = encoder->base.crtc;
9699
9700 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9701 }
9702
9703 if (encoder->new_crtc)
9704 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9705 }
9706
7668851f 9707 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 9708 for_each_intel_crtc(dev, intel_crtc) {
7668851f 9709 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9710 continue;
7e7d76c3 9711
7668851f 9712 if (!intel_crtc->new_enabled)
e2e1ed41 9713 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9714 else
9715 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9716 }
9717
e2e1ed41
DV
9718
9719 /* set_mode is also used to update properties on life display pipes. */
9720 intel_crtc = to_intel_crtc(crtc);
7668851f 9721 if (intel_crtc->new_enabled)
e2e1ed41
DV
9722 *prepare_pipes |= 1 << intel_crtc->pipe;
9723
b6c5164d
DV
9724 /*
9725 * For simplicity do a full modeset on any pipe where the output routing
9726 * changed. We could be more clever, but that would require us to be
9727 * more careful with calling the relevant encoder->mode_set functions.
9728 */
e2e1ed41
DV
9729 if (*prepare_pipes)
9730 *modeset_pipes = *prepare_pipes;
9731
9732 /* ... and mask these out. */
9733 *modeset_pipes &= ~(*disable_pipes);
9734 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9735
9736 /*
9737 * HACK: We don't (yet) fully support global modesets. intel_set_config
9738 * obies this rule, but the modeset restore mode of
9739 * intel_modeset_setup_hw_state does not.
9740 */
9741 *modeset_pipes &= 1 << intel_crtc->pipe;
9742 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9743
9744 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9745 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9746}
79e53945 9747
ea9d758d 9748static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9749{
ea9d758d 9750 struct drm_encoder *encoder;
f6e5b160 9751 struct drm_device *dev = crtc->dev;
f6e5b160 9752
ea9d758d
DV
9753 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9754 if (encoder->crtc == crtc)
9755 return true;
9756
9757 return false;
9758}
9759
9760static void
9761intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9762{
9763 struct intel_encoder *intel_encoder;
9764 struct intel_crtc *intel_crtc;
9765 struct drm_connector *connector;
9766
9767 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9768 base.head) {
9769 if (!intel_encoder->base.crtc)
9770 continue;
9771
9772 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9773
9774 if (prepare_pipes & (1 << intel_crtc->pipe))
9775 intel_encoder->connectors_active = false;
9776 }
9777
9778 intel_modeset_commit_output_state(dev);
9779
7668851f 9780 /* Double check state. */
d3fcc808 9781 for_each_intel_crtc(dev, intel_crtc) {
7668851f 9782 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9783 WARN_ON(intel_crtc->new_config &&
9784 intel_crtc->new_config != &intel_crtc->config);
9785 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9786 }
9787
9788 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9789 if (!connector->encoder || !connector->encoder->crtc)
9790 continue;
9791
9792 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9793
9794 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9795 struct drm_property *dpms_property =
9796 dev->mode_config.dpms_property;
9797
ea9d758d 9798 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9799 drm_object_property_set_value(&connector->base,
68d34720
DV
9800 dpms_property,
9801 DRM_MODE_DPMS_ON);
ea9d758d
DV
9802
9803 intel_encoder = to_intel_encoder(connector->encoder);
9804 intel_encoder->connectors_active = true;
9805 }
9806 }
9807
9808}
9809
3bd26263 9810static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9811{
3bd26263 9812 int diff;
f1f644dc
JB
9813
9814 if (clock1 == clock2)
9815 return true;
9816
9817 if (!clock1 || !clock2)
9818 return false;
9819
9820 diff = abs(clock1 - clock2);
9821
9822 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9823 return true;
9824
9825 return false;
9826}
9827
25c5b266
DV
9828#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9829 list_for_each_entry((intel_crtc), \
9830 &(dev)->mode_config.crtc_list, \
9831 base.head) \
0973f18f 9832 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9833
0e8ffe1b 9834static bool
2fa2fe9a
DV
9835intel_pipe_config_compare(struct drm_device *dev,
9836 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9837 struct intel_crtc_config *pipe_config)
9838{
66e985c0
DV
9839#define PIPE_CONF_CHECK_X(name) \
9840 if (current_config->name != pipe_config->name) { \
9841 DRM_ERROR("mismatch in " #name " " \
9842 "(expected 0x%08x, found 0x%08x)\n", \
9843 current_config->name, \
9844 pipe_config->name); \
9845 return false; \
9846 }
9847
08a24034
DV
9848#define PIPE_CONF_CHECK_I(name) \
9849 if (current_config->name != pipe_config->name) { \
9850 DRM_ERROR("mismatch in " #name " " \
9851 "(expected %i, found %i)\n", \
9852 current_config->name, \
9853 pipe_config->name); \
9854 return false; \
88adfff1
DV
9855 }
9856
1bd1bd80
DV
9857#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9858 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9859 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9860 "(expected %i, found %i)\n", \
9861 current_config->name & (mask), \
9862 pipe_config->name & (mask)); \
9863 return false; \
9864 }
9865
5e550656
VS
9866#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9867 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9868 DRM_ERROR("mismatch in " #name " " \
9869 "(expected %i, found %i)\n", \
9870 current_config->name, \
9871 pipe_config->name); \
9872 return false; \
9873 }
9874
bb760063
DV
9875#define PIPE_CONF_QUIRK(quirk) \
9876 ((current_config->quirks | pipe_config->quirks) & (quirk))
9877
eccb140b
DV
9878 PIPE_CONF_CHECK_I(cpu_transcoder);
9879
08a24034
DV
9880 PIPE_CONF_CHECK_I(has_pch_encoder);
9881 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9882 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9883 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9884 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9885 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9886 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9887
eb14cb74
VS
9888 PIPE_CONF_CHECK_I(has_dp_encoder);
9889 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9890 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9891 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9892 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9893 PIPE_CONF_CHECK_I(dp_m_n.tu);
9894
1bd1bd80
DV
9895 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9896 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9897 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9898 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9899 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9900 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9901
9902 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9903 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9904 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9905 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9906 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9907 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9908
c93f54cf 9909 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 9910 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
9911 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
9912 IS_VALLEYVIEW(dev))
9913 PIPE_CONF_CHECK_I(limited_color_range);
6c49f241 9914
9ed109a7
DV
9915 PIPE_CONF_CHECK_I(has_audio);
9916
1bd1bd80
DV
9917 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9918 DRM_MODE_FLAG_INTERLACE);
9919
bb760063
DV
9920 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9921 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9922 DRM_MODE_FLAG_PHSYNC);
9923 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9924 DRM_MODE_FLAG_NHSYNC);
9925 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9926 DRM_MODE_FLAG_PVSYNC);
9927 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9928 DRM_MODE_FLAG_NVSYNC);
9929 }
045ac3b5 9930
37327abd
VS
9931 PIPE_CONF_CHECK_I(pipe_src_w);
9932 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9933
9953599b
DV
9934 /*
9935 * FIXME: BIOS likes to set up a cloned config with lvds+external
9936 * screen. Since we don't yet re-compute the pipe config when moving
9937 * just the lvds port away to another pipe the sw tracking won't match.
9938 *
9939 * Proper atomic modesets with recomputed global state will fix this.
9940 * Until then just don't check gmch state for inherited modes.
9941 */
9942 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9943 PIPE_CONF_CHECK_I(gmch_pfit.control);
9944 /* pfit ratios are autocomputed by the hw on gen4+ */
9945 if (INTEL_INFO(dev)->gen < 4)
9946 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9947 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9948 }
9949
fd4daa9c
CW
9950 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9951 if (current_config->pch_pfit.enabled) {
9952 PIPE_CONF_CHECK_I(pch_pfit.pos);
9953 PIPE_CONF_CHECK_I(pch_pfit.size);
9954 }
2fa2fe9a 9955
e59150dc
JB
9956 /* BDW+ don't expose a synchronous way to read the state */
9957 if (IS_HASWELL(dev))
9958 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9959
282740f7
VS
9960 PIPE_CONF_CHECK_I(double_wide);
9961
c0d43d62 9962 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9963 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9964 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9965 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9966 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9967
42571aef
VS
9968 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9969 PIPE_CONF_CHECK_I(pipe_bpp);
9970
a9a7e98a
JB
9971 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9972 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9973
66e985c0 9974#undef PIPE_CONF_CHECK_X
08a24034 9975#undef PIPE_CONF_CHECK_I
1bd1bd80 9976#undef PIPE_CONF_CHECK_FLAGS
5e550656 9977#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9978#undef PIPE_CONF_QUIRK
88adfff1 9979
0e8ffe1b
DV
9980 return true;
9981}
9982
91d1b4bd
DV
9983static void
9984check_connector_state(struct drm_device *dev)
8af6cf88 9985{
8af6cf88
DV
9986 struct intel_connector *connector;
9987
9988 list_for_each_entry(connector, &dev->mode_config.connector_list,
9989 base.head) {
9990 /* This also checks the encoder/connector hw state with the
9991 * ->get_hw_state callbacks. */
9992 intel_connector_check_state(connector);
9993
9994 WARN(&connector->new_encoder->base != connector->base.encoder,
9995 "connector's staged encoder doesn't match current encoder\n");
9996 }
91d1b4bd
DV
9997}
9998
9999static void
10000check_encoder_state(struct drm_device *dev)
10001{
10002 struct intel_encoder *encoder;
10003 struct intel_connector *connector;
8af6cf88
DV
10004
10005 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10006 base.head) {
10007 bool enabled = false;
10008 bool active = false;
10009 enum pipe pipe, tracked_pipe;
10010
10011 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10012 encoder->base.base.id,
10013 drm_get_encoder_name(&encoder->base));
10014
10015 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10016 "encoder's stage crtc doesn't match current crtc\n");
10017 WARN(encoder->connectors_active && !encoder->base.crtc,
10018 "encoder's active_connectors set, but no crtc\n");
10019
10020 list_for_each_entry(connector, &dev->mode_config.connector_list,
10021 base.head) {
10022 if (connector->base.encoder != &encoder->base)
10023 continue;
10024 enabled = true;
10025 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10026 active = true;
10027 }
10028 WARN(!!encoder->base.crtc != enabled,
10029 "encoder's enabled state mismatch "
10030 "(expected %i, found %i)\n",
10031 !!encoder->base.crtc, enabled);
10032 WARN(active && !encoder->base.crtc,
10033 "active encoder with no crtc\n");
10034
10035 WARN(encoder->connectors_active != active,
10036 "encoder's computed active state doesn't match tracked active state "
10037 "(expected %i, found %i)\n", active, encoder->connectors_active);
10038
10039 active = encoder->get_hw_state(encoder, &pipe);
10040 WARN(active != encoder->connectors_active,
10041 "encoder's hw state doesn't match sw tracking "
10042 "(expected %i, found %i)\n",
10043 encoder->connectors_active, active);
10044
10045 if (!encoder->base.crtc)
10046 continue;
10047
10048 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10049 WARN(active && pipe != tracked_pipe,
10050 "active encoder's pipe doesn't match"
10051 "(expected %i, found %i)\n",
10052 tracked_pipe, pipe);
10053
10054 }
91d1b4bd
DV
10055}
10056
10057static void
10058check_crtc_state(struct drm_device *dev)
10059{
fbee40df 10060 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10061 struct intel_crtc *crtc;
10062 struct intel_encoder *encoder;
10063 struct intel_crtc_config pipe_config;
8af6cf88 10064
d3fcc808 10065 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10066 bool enabled = false;
10067 bool active = false;
10068
045ac3b5
JB
10069 memset(&pipe_config, 0, sizeof(pipe_config));
10070
8af6cf88
DV
10071 DRM_DEBUG_KMS("[CRTC:%d]\n",
10072 crtc->base.base.id);
10073
10074 WARN(crtc->active && !crtc->base.enabled,
10075 "active crtc, but not enabled in sw tracking\n");
10076
10077 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10078 base.head) {
10079 if (encoder->base.crtc != &crtc->base)
10080 continue;
10081 enabled = true;
10082 if (encoder->connectors_active)
10083 active = true;
10084 }
6c49f241 10085
8af6cf88
DV
10086 WARN(active != crtc->active,
10087 "crtc's computed active state doesn't match tracked active state "
10088 "(expected %i, found %i)\n", active, crtc->active);
10089 WARN(enabled != crtc->base.enabled,
10090 "crtc's computed enabled state doesn't match tracked enabled state "
10091 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10092
0e8ffe1b
DV
10093 active = dev_priv->display.get_pipe_config(crtc,
10094 &pipe_config);
d62cf62a
DV
10095
10096 /* hw state is inconsistent with the pipe A quirk */
10097 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10098 active = crtc->active;
10099
6c49f241
DV
10100 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10101 base.head) {
3eaba51c 10102 enum pipe pipe;
6c49f241
DV
10103 if (encoder->base.crtc != &crtc->base)
10104 continue;
1d37b689 10105 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10106 encoder->get_config(encoder, &pipe_config);
10107 }
10108
0e8ffe1b
DV
10109 WARN(crtc->active != active,
10110 "crtc active state doesn't match with hw state "
10111 "(expected %i, found %i)\n", crtc->active, active);
10112
c0b03411
DV
10113 if (active &&
10114 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10115 WARN(1, "pipe state doesn't match!\n");
10116 intel_dump_pipe_config(crtc, &pipe_config,
10117 "[hw state]");
10118 intel_dump_pipe_config(crtc, &crtc->config,
10119 "[sw state]");
10120 }
8af6cf88
DV
10121 }
10122}
10123
91d1b4bd
DV
10124static void
10125check_shared_dpll_state(struct drm_device *dev)
10126{
fbee40df 10127 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10128 struct intel_crtc *crtc;
10129 struct intel_dpll_hw_state dpll_hw_state;
10130 int i;
5358901f
DV
10131
10132 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10133 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10134 int enabled_crtcs = 0, active_crtcs = 0;
10135 bool active;
10136
10137 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10138
10139 DRM_DEBUG_KMS("%s\n", pll->name);
10140
10141 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10142
10143 WARN(pll->active > pll->refcount,
10144 "more active pll users than references: %i vs %i\n",
10145 pll->active, pll->refcount);
10146 WARN(pll->active && !pll->on,
10147 "pll in active use but not on in sw tracking\n");
35c95375
DV
10148 WARN(pll->on && !pll->active,
10149 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10150 WARN(pll->on != active,
10151 "pll on state mismatch (expected %i, found %i)\n",
10152 pll->on, active);
10153
d3fcc808 10154 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10155 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10156 enabled_crtcs++;
10157 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10158 active_crtcs++;
10159 }
10160 WARN(pll->active != active_crtcs,
10161 "pll active crtcs mismatch (expected %i, found %i)\n",
10162 pll->active, active_crtcs);
10163 WARN(pll->refcount != enabled_crtcs,
10164 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10165 pll->refcount, enabled_crtcs);
66e985c0
DV
10166
10167 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10168 sizeof(dpll_hw_state)),
10169 "pll hw state mismatch\n");
5358901f 10170 }
8af6cf88
DV
10171}
10172
91d1b4bd
DV
10173void
10174intel_modeset_check_state(struct drm_device *dev)
10175{
10176 check_connector_state(dev);
10177 check_encoder_state(dev);
10178 check_crtc_state(dev);
10179 check_shared_dpll_state(dev);
10180}
10181
18442d08
VS
10182void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10183 int dotclock)
10184{
10185 /*
10186 * FDI already provided one idea for the dotclock.
10187 * Yell if the encoder disagrees.
10188 */
241bfc38 10189 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10190 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10191 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10192}
10193
f30da187
DV
10194static int __intel_set_mode(struct drm_crtc *crtc,
10195 struct drm_display_mode *mode,
10196 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
10197{
10198 struct drm_device *dev = crtc->dev;
fbee40df 10199 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10200 struct drm_display_mode *saved_mode;
b8cecdf5 10201 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
10202 struct intel_crtc *intel_crtc;
10203 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 10204 int ret = 0;
a6778b3c 10205
4b4b9238 10206 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10207 if (!saved_mode)
10208 return -ENOMEM;
a6778b3c 10209
e2e1ed41 10210 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
10211 &prepare_pipes, &disable_pipes);
10212
3ac18232 10213 *saved_mode = crtc->mode;
a6778b3c 10214
25c5b266
DV
10215 /* Hack: Because we don't (yet) support global modeset on multiple
10216 * crtcs, we don't keep track of the new mode for more than one crtc.
10217 * Hence simply check whether any bit is set in modeset_pipes in all the
10218 * pieces of code that are not yet converted to deal with mutliple crtcs
10219 * changing their mode at the same time. */
25c5b266 10220 if (modeset_pipes) {
4e53c2e0 10221 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
10222 if (IS_ERR(pipe_config)) {
10223 ret = PTR_ERR(pipe_config);
10224 pipe_config = NULL;
10225
3ac18232 10226 goto out;
25c5b266 10227 }
c0b03411
DV
10228 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10229 "[modeset]");
50741abc 10230 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 10231 }
a6778b3c 10232
30a970c6
JB
10233 /*
10234 * See if the config requires any additional preparation, e.g.
10235 * to adjust global state with pipes off. We need to do this
10236 * here so we can get the modeset_pipe updated config for the new
10237 * mode set on this crtc. For other crtcs we need to use the
10238 * adjusted_mode bits in the crtc directly.
10239 */
c164f833 10240 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10241 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10242
c164f833
VS
10243 /* may have added more to prepare_pipes than we should */
10244 prepare_pipes &= ~disable_pipes;
10245 }
10246
460da916
DV
10247 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10248 intel_crtc_disable(&intel_crtc->base);
10249
ea9d758d
DV
10250 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10251 if (intel_crtc->base.enabled)
10252 dev_priv->display.crtc_disable(&intel_crtc->base);
10253 }
a6778b3c 10254
6c4c86f5
DV
10255 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10256 * to set it here already despite that we pass it down the callchain.
f6e5b160 10257 */
b8cecdf5 10258 if (modeset_pipes) {
25c5b266 10259 crtc->mode = *mode;
b8cecdf5
DV
10260 /* mode_set/enable/disable functions rely on a correct pipe
10261 * config. */
10262 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10263 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10264
10265 /*
10266 * Calculate and store various constants which
10267 * are later needed by vblank and swap-completion
10268 * timestamping. They are derived from true hwmode.
10269 */
10270 drm_calc_timestamping_constants(crtc,
10271 &pipe_config->adjusted_mode);
b8cecdf5 10272 }
7758a113 10273
ea9d758d
DV
10274 /* Only after disabling all output pipelines that will be changed can we
10275 * update the the output configuration. */
10276 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10277
47fab737
DV
10278 if (dev_priv->display.modeset_global_resources)
10279 dev_priv->display.modeset_global_resources(dev);
10280
a6778b3c
DV
10281 /* Set up the DPLL and any encoders state that needs to adjust or depend
10282 * on the DPLL.
f6e5b160 10283 */
25c5b266 10284 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
4c10794f
DV
10285 struct drm_framebuffer *old_fb;
10286
10287 mutex_lock(&dev->struct_mutex);
10288 ret = intel_pin_and_fence_fb_obj(dev,
10289 to_intel_framebuffer(fb)->obj,
10290 NULL);
10291 if (ret != 0) {
10292 DRM_ERROR("pin & fence failed\n");
10293 mutex_unlock(&dev->struct_mutex);
10294 goto done;
10295 }
10296 old_fb = crtc->primary->fb;
10297 if (old_fb)
10298 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
10299 mutex_unlock(&dev->struct_mutex);
10300
10301 crtc->primary->fb = fb;
10302 crtc->x = x;
10303 crtc->y = y;
10304
4271b753
DV
10305 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10306 x, y, fb);
c0c36b94
CW
10307 if (ret)
10308 goto done;
a6778b3c
DV
10309 }
10310
10311 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
10312 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10313 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 10314
a6778b3c
DV
10315 /* FIXME: add subpixel order */
10316done:
4b4b9238 10317 if (ret && crtc->enabled)
3ac18232 10318 crtc->mode = *saved_mode;
a6778b3c 10319
3ac18232 10320out:
b8cecdf5 10321 kfree(pipe_config);
3ac18232 10322 kfree(saved_mode);
a6778b3c 10323 return ret;
f6e5b160
CW
10324}
10325
e7457a9a
DL
10326static int intel_set_mode(struct drm_crtc *crtc,
10327 struct drm_display_mode *mode,
10328 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10329{
10330 int ret;
10331
10332 ret = __intel_set_mode(crtc, mode, x, y, fb);
10333
10334 if (ret == 0)
10335 intel_modeset_check_state(crtc->dev);
10336
10337 return ret;
10338}
10339
c0c36b94
CW
10340void intel_crtc_restore_mode(struct drm_crtc *crtc)
10341{
f4510a27 10342 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10343}
10344
25c5b266
DV
10345#undef for_each_intel_crtc_masked
10346
d9e55608
DV
10347static void intel_set_config_free(struct intel_set_config *config)
10348{
10349 if (!config)
10350 return;
10351
1aa4b628
DV
10352 kfree(config->save_connector_encoders);
10353 kfree(config->save_encoder_crtcs);
7668851f 10354 kfree(config->save_crtc_enabled);
d9e55608
DV
10355 kfree(config);
10356}
10357
85f9eb71
DV
10358static int intel_set_config_save_state(struct drm_device *dev,
10359 struct intel_set_config *config)
10360{
7668851f 10361 struct drm_crtc *crtc;
85f9eb71
DV
10362 struct drm_encoder *encoder;
10363 struct drm_connector *connector;
10364 int count;
10365
7668851f
VS
10366 config->save_crtc_enabled =
10367 kcalloc(dev->mode_config.num_crtc,
10368 sizeof(bool), GFP_KERNEL);
10369 if (!config->save_crtc_enabled)
10370 return -ENOMEM;
10371
1aa4b628
DV
10372 config->save_encoder_crtcs =
10373 kcalloc(dev->mode_config.num_encoder,
10374 sizeof(struct drm_crtc *), GFP_KERNEL);
10375 if (!config->save_encoder_crtcs)
85f9eb71
DV
10376 return -ENOMEM;
10377
1aa4b628
DV
10378 config->save_connector_encoders =
10379 kcalloc(dev->mode_config.num_connector,
10380 sizeof(struct drm_encoder *), GFP_KERNEL);
10381 if (!config->save_connector_encoders)
85f9eb71
DV
10382 return -ENOMEM;
10383
10384 /* Copy data. Note that driver private data is not affected.
10385 * Should anything bad happen only the expected state is
10386 * restored, not the drivers personal bookkeeping.
10387 */
7668851f 10388 count = 0;
70e1e0ec 10389 for_each_crtc(dev, crtc) {
7668851f
VS
10390 config->save_crtc_enabled[count++] = crtc->enabled;
10391 }
10392
85f9eb71
DV
10393 count = 0;
10394 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10395 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10396 }
10397
10398 count = 0;
10399 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10400 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10401 }
10402
10403 return 0;
10404}
10405
10406static void intel_set_config_restore_state(struct drm_device *dev,
10407 struct intel_set_config *config)
10408{
7668851f 10409 struct intel_crtc *crtc;
9a935856
DV
10410 struct intel_encoder *encoder;
10411 struct intel_connector *connector;
85f9eb71
DV
10412 int count;
10413
7668851f 10414 count = 0;
d3fcc808 10415 for_each_intel_crtc(dev, crtc) {
7668851f 10416 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10417
10418 if (crtc->new_enabled)
10419 crtc->new_config = &crtc->config;
10420 else
10421 crtc->new_config = NULL;
7668851f
VS
10422 }
10423
85f9eb71 10424 count = 0;
9a935856
DV
10425 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10426 encoder->new_crtc =
10427 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10428 }
10429
10430 count = 0;
9a935856
DV
10431 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10432 connector->new_encoder =
10433 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
10434 }
10435}
10436
e3de42b6 10437static bool
2e57f47d 10438is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
10439{
10440 int i;
10441
2e57f47d
CW
10442 if (set->num_connectors == 0)
10443 return false;
10444
10445 if (WARN_ON(set->connectors == NULL))
10446 return false;
10447
10448 for (i = 0; i < set->num_connectors; i++)
10449 if (set->connectors[i]->encoder &&
10450 set->connectors[i]->encoder->crtc == set->crtc &&
10451 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
10452 return true;
10453
10454 return false;
10455}
10456
5e2b584e
DV
10457static void
10458intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10459 struct intel_set_config *config)
10460{
10461
10462 /* We should be able to check here if the fb has the same properties
10463 * and then just flip_or_move it */
2e57f47d
CW
10464 if (is_crtc_connector_off(set)) {
10465 config->mode_changed = true;
f4510a27 10466 } else if (set->crtc->primary->fb != set->fb) {
5e2b584e 10467 /* If we have no fb then treat it as a full mode set */
f4510a27 10468 if (set->crtc->primary->fb == NULL) {
319d9827
JB
10469 struct intel_crtc *intel_crtc =
10470 to_intel_crtc(set->crtc);
10471
d330a953 10472 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
10473 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10474 config->fb_changed = true;
10475 } else {
10476 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10477 config->mode_changed = true;
10478 }
5e2b584e
DV
10479 } else if (set->fb == NULL) {
10480 config->mode_changed = true;
72f4901e 10481 } else if (set->fb->pixel_format !=
f4510a27 10482 set->crtc->primary->fb->pixel_format) {
5e2b584e 10483 config->mode_changed = true;
e3de42b6 10484 } else {
5e2b584e 10485 config->fb_changed = true;
e3de42b6 10486 }
5e2b584e
DV
10487 }
10488
835c5873 10489 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
10490 config->fb_changed = true;
10491
10492 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10493 DRM_DEBUG_KMS("modes are different, full mode set\n");
10494 drm_mode_debug_printmodeline(&set->crtc->mode);
10495 drm_mode_debug_printmodeline(set->mode);
10496 config->mode_changed = true;
10497 }
a1d95703
CW
10498
10499 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10500 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
10501}
10502
2e431051 10503static int
9a935856
DV
10504intel_modeset_stage_output_state(struct drm_device *dev,
10505 struct drm_mode_set *set,
10506 struct intel_set_config *config)
50f56119 10507{
9a935856
DV
10508 struct intel_connector *connector;
10509 struct intel_encoder *encoder;
7668851f 10510 struct intel_crtc *crtc;
f3f08572 10511 int ro;
50f56119 10512
9abdda74 10513 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
10514 * of connectors. For paranoia, double-check this. */
10515 WARN_ON(!set->fb && (set->num_connectors != 0));
10516 WARN_ON(set->fb && (set->num_connectors == 0));
10517
9a935856
DV
10518 list_for_each_entry(connector, &dev->mode_config.connector_list,
10519 base.head) {
10520 /* Otherwise traverse passed in connector list and get encoders
10521 * for them. */
50f56119 10522 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
10523 if (set->connectors[ro] == &connector->base) {
10524 connector->new_encoder = connector->encoder;
50f56119
DV
10525 break;
10526 }
10527 }
10528
9a935856
DV
10529 /* If we disable the crtc, disable all its connectors. Also, if
10530 * the connector is on the changing crtc but not on the new
10531 * connector list, disable it. */
10532 if ((!set->fb || ro == set->num_connectors) &&
10533 connector->base.encoder &&
10534 connector->base.encoder->crtc == set->crtc) {
10535 connector->new_encoder = NULL;
10536
10537 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10538 connector->base.base.id,
10539 drm_get_connector_name(&connector->base));
10540 }
10541
10542
10543 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 10544 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 10545 config->mode_changed = true;
50f56119
DV
10546 }
10547 }
9a935856 10548 /* connector->new_encoder is now updated for all connectors. */
50f56119 10549
9a935856 10550 /* Update crtc of enabled connectors. */
9a935856
DV
10551 list_for_each_entry(connector, &dev->mode_config.connector_list,
10552 base.head) {
7668851f
VS
10553 struct drm_crtc *new_crtc;
10554
9a935856 10555 if (!connector->new_encoder)
50f56119
DV
10556 continue;
10557
9a935856 10558 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
10559
10560 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 10561 if (set->connectors[ro] == &connector->base)
50f56119
DV
10562 new_crtc = set->crtc;
10563 }
10564
10565 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10566 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10567 new_crtc)) {
5e2b584e 10568 return -EINVAL;
50f56119 10569 }
9a935856
DV
10570 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10571
10572 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10573 connector->base.base.id,
10574 drm_get_connector_name(&connector->base),
10575 new_crtc->base.id);
10576 }
10577
10578 /* Check for any encoders that needs to be disabled. */
10579 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10580 base.head) {
5a65f358 10581 int num_connectors = 0;
9a935856
DV
10582 list_for_each_entry(connector,
10583 &dev->mode_config.connector_list,
10584 base.head) {
10585 if (connector->new_encoder == encoder) {
10586 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10587 num_connectors++;
9a935856
DV
10588 }
10589 }
5a65f358
PZ
10590
10591 if (num_connectors == 0)
10592 encoder->new_crtc = NULL;
10593 else if (num_connectors > 1)
10594 return -EINVAL;
10595
9a935856
DV
10596 /* Only now check for crtc changes so we don't miss encoders
10597 * that will be disabled. */
10598 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10599 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10600 config->mode_changed = true;
50f56119
DV
10601 }
10602 }
9a935856 10603 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10604
d3fcc808 10605 for_each_intel_crtc(dev, crtc) {
7668851f
VS
10606 crtc->new_enabled = false;
10607
10608 list_for_each_entry(encoder,
10609 &dev->mode_config.encoder_list,
10610 base.head) {
10611 if (encoder->new_crtc == crtc) {
10612 crtc->new_enabled = true;
10613 break;
10614 }
10615 }
10616
10617 if (crtc->new_enabled != crtc->base.enabled) {
10618 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10619 crtc->new_enabled ? "en" : "dis");
10620 config->mode_changed = true;
10621 }
7bd0a8e7
VS
10622
10623 if (crtc->new_enabled)
10624 crtc->new_config = &crtc->config;
10625 else
10626 crtc->new_config = NULL;
7668851f
VS
10627 }
10628
2e431051
DV
10629 return 0;
10630}
10631
7d00a1f5
VS
10632static void disable_crtc_nofb(struct intel_crtc *crtc)
10633{
10634 struct drm_device *dev = crtc->base.dev;
10635 struct intel_encoder *encoder;
10636 struct intel_connector *connector;
10637
10638 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10639 pipe_name(crtc->pipe));
10640
10641 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10642 if (connector->new_encoder &&
10643 connector->new_encoder->new_crtc == crtc)
10644 connector->new_encoder = NULL;
10645 }
10646
10647 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10648 if (encoder->new_crtc == crtc)
10649 encoder->new_crtc = NULL;
10650 }
10651
10652 crtc->new_enabled = false;
7bd0a8e7 10653 crtc->new_config = NULL;
7d00a1f5
VS
10654}
10655
2e431051
DV
10656static int intel_crtc_set_config(struct drm_mode_set *set)
10657{
10658 struct drm_device *dev;
2e431051
DV
10659 struct drm_mode_set save_set;
10660 struct intel_set_config *config;
10661 int ret;
2e431051 10662
8d3e375e
DV
10663 BUG_ON(!set);
10664 BUG_ON(!set->crtc);
10665 BUG_ON(!set->crtc->helper_private);
2e431051 10666
7e53f3a4
DV
10667 /* Enforce sane interface api - has been abused by the fb helper. */
10668 BUG_ON(!set->mode && set->fb);
10669 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10670
2e431051
DV
10671 if (set->fb) {
10672 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10673 set->crtc->base.id, set->fb->base.id,
10674 (int)set->num_connectors, set->x, set->y);
10675 } else {
10676 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10677 }
10678
10679 dev = set->crtc->dev;
10680
10681 ret = -ENOMEM;
10682 config = kzalloc(sizeof(*config), GFP_KERNEL);
10683 if (!config)
10684 goto out_config;
10685
10686 ret = intel_set_config_save_state(dev, config);
10687 if (ret)
10688 goto out_config;
10689
10690 save_set.crtc = set->crtc;
10691 save_set.mode = &set->crtc->mode;
10692 save_set.x = set->crtc->x;
10693 save_set.y = set->crtc->y;
f4510a27 10694 save_set.fb = set->crtc->primary->fb;
2e431051
DV
10695
10696 /* Compute whether we need a full modeset, only an fb base update or no
10697 * change at all. In the future we might also check whether only the
10698 * mode changed, e.g. for LVDS where we only change the panel fitter in
10699 * such cases. */
10700 intel_set_config_compute_mode_changes(set, config);
10701
9a935856 10702 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10703 if (ret)
10704 goto fail;
10705
5e2b584e 10706 if (config->mode_changed) {
c0c36b94
CW
10707 ret = intel_set_mode(set->crtc, set->mode,
10708 set->x, set->y, set->fb);
5e2b584e 10709 } else if (config->fb_changed) {
4878cae2
VS
10710 intel_crtc_wait_for_pending_flips(set->crtc);
10711
4f660f49 10712 ret = intel_pipe_set_base(set->crtc,
94352cf9 10713 set->x, set->y, set->fb);
7ca51a3a
JB
10714 /*
10715 * In the fastboot case this may be our only check of the
10716 * state after boot. It would be better to only do it on
10717 * the first update, but we don't have a nice way of doing that
10718 * (and really, set_config isn't used much for high freq page
10719 * flipping, so increasing its cost here shouldn't be a big
10720 * deal).
10721 */
d330a953 10722 if (i915.fastboot && ret == 0)
7ca51a3a 10723 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10724 }
10725
2d05eae1 10726 if (ret) {
bf67dfeb
DV
10727 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10728 set->crtc->base.id, ret);
50f56119 10729fail:
2d05eae1 10730 intel_set_config_restore_state(dev, config);
50f56119 10731
7d00a1f5
VS
10732 /*
10733 * HACK: if the pipe was on, but we didn't have a framebuffer,
10734 * force the pipe off to avoid oopsing in the modeset code
10735 * due to fb==NULL. This should only happen during boot since
10736 * we don't yet reconstruct the FB from the hardware state.
10737 */
10738 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10739 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10740
2d05eae1
CW
10741 /* Try to restore the config */
10742 if (config->mode_changed &&
10743 intel_set_mode(save_set.crtc, save_set.mode,
10744 save_set.x, save_set.y, save_set.fb))
10745 DRM_ERROR("failed to restore config after modeset failure\n");
10746 }
50f56119 10747
d9e55608
DV
10748out_config:
10749 intel_set_config_free(config);
50f56119
DV
10750 return ret;
10751}
f6e5b160
CW
10752
10753static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10754 .cursor_set = intel_crtc_cursor_set,
10755 .cursor_move = intel_crtc_cursor_move,
10756 .gamma_set = intel_crtc_gamma_set,
50f56119 10757 .set_config = intel_crtc_set_config,
f6e5b160
CW
10758 .destroy = intel_crtc_destroy,
10759 .page_flip = intel_crtc_page_flip,
10760};
10761
79f689aa
PZ
10762static void intel_cpu_pll_init(struct drm_device *dev)
10763{
affa9354 10764 if (HAS_DDI(dev))
79f689aa
PZ
10765 intel_ddi_pll_init(dev);
10766}
10767
5358901f
DV
10768static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10769 struct intel_shared_dpll *pll,
10770 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10771{
5358901f 10772 uint32_t val;
ee7b9f93 10773
5358901f 10774 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10775 hw_state->dpll = val;
10776 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10777 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10778
10779 return val & DPLL_VCO_ENABLE;
10780}
10781
15bdd4cf
DV
10782static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10783 struct intel_shared_dpll *pll)
10784{
10785 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10786 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10787}
10788
e7b903d2
DV
10789static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10790 struct intel_shared_dpll *pll)
10791{
e7b903d2 10792 /* PCH refclock must be enabled first */
89eff4be 10793 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10794
15bdd4cf
DV
10795 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10796
10797 /* Wait for the clocks to stabilize. */
10798 POSTING_READ(PCH_DPLL(pll->id));
10799 udelay(150);
10800
10801 /* The pixel multiplier can only be updated once the
10802 * DPLL is enabled and the clocks are stable.
10803 *
10804 * So write it again.
10805 */
10806 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10807 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10808 udelay(200);
10809}
10810
10811static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10812 struct intel_shared_dpll *pll)
10813{
10814 struct drm_device *dev = dev_priv->dev;
10815 struct intel_crtc *crtc;
e7b903d2
DV
10816
10817 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 10818 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
10819 if (intel_crtc_to_shared_dpll(crtc) == pll)
10820 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10821 }
10822
15bdd4cf
DV
10823 I915_WRITE(PCH_DPLL(pll->id), 0);
10824 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10825 udelay(200);
10826}
10827
46edb027
DV
10828static char *ibx_pch_dpll_names[] = {
10829 "PCH DPLL A",
10830 "PCH DPLL B",
10831};
10832
7c74ade1 10833static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10834{
e7b903d2 10835 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10836 int i;
10837
7c74ade1 10838 dev_priv->num_shared_dpll = 2;
ee7b9f93 10839
e72f9fbf 10840 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10841 dev_priv->shared_dplls[i].id = i;
10842 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10843 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10844 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10845 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10846 dev_priv->shared_dplls[i].get_hw_state =
10847 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10848 }
10849}
10850
7c74ade1
DV
10851static void intel_shared_dpll_init(struct drm_device *dev)
10852{
e7b903d2 10853 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10854
10855 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10856 ibx_pch_dpll_init(dev);
10857 else
10858 dev_priv->num_shared_dpll = 0;
10859
10860 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10861}
10862
b358d0a6 10863static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10864{
fbee40df 10865 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
10866 struct intel_crtc *intel_crtc;
10867 int i;
10868
955382f3 10869 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10870 if (intel_crtc == NULL)
10871 return;
10872
10873 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10874
10875 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10876 for (i = 0; i < 256; i++) {
10877 intel_crtc->lut_r[i] = i;
10878 intel_crtc->lut_g[i] = i;
10879 intel_crtc->lut_b[i] = i;
10880 }
10881
1f1c2e24
VS
10882 /*
10883 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10884 * is hooked to plane B. Hence we want plane A feeding pipe B.
10885 */
80824003
JB
10886 intel_crtc->pipe = pipe;
10887 intel_crtc->plane = pipe;
3a77c4c4 10888 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10889 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10890 intel_crtc->plane = !pipe;
80824003
JB
10891 }
10892
8d7849db
VS
10893 init_waitqueue_head(&intel_crtc->vbl_wait);
10894
22fd0fab
JB
10895 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10896 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10897 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10898 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10899
79e53945 10900 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10901}
10902
752aa88a
JB
10903enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10904{
10905 struct drm_encoder *encoder = connector->base.encoder;
10906
10907 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10908
10909 if (!encoder)
10910 return INVALID_PIPE;
10911
10912 return to_intel_crtc(encoder->crtc)->pipe;
10913}
10914
08d7b3d1 10915int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10916 struct drm_file *file)
08d7b3d1 10917{
08d7b3d1 10918 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10919 struct drm_mode_object *drmmode_obj;
10920 struct intel_crtc *crtc;
08d7b3d1 10921
1cff8f6b
DV
10922 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10923 return -ENODEV;
08d7b3d1 10924
c05422d5
DV
10925 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10926 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10927
c05422d5 10928 if (!drmmode_obj) {
08d7b3d1 10929 DRM_ERROR("no such CRTC id\n");
3f2c2057 10930 return -ENOENT;
08d7b3d1
CW
10931 }
10932
c05422d5
DV
10933 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10934 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10935
c05422d5 10936 return 0;
08d7b3d1
CW
10937}
10938
66a9278e 10939static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10940{
66a9278e
DV
10941 struct drm_device *dev = encoder->base.dev;
10942 struct intel_encoder *source_encoder;
79e53945 10943 int index_mask = 0;
79e53945
JB
10944 int entry = 0;
10945
66a9278e
DV
10946 list_for_each_entry(source_encoder,
10947 &dev->mode_config.encoder_list, base.head) {
bc079e8b 10948 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
10949 index_mask |= (1 << entry);
10950
79e53945
JB
10951 entry++;
10952 }
4ef69c7a 10953
79e53945
JB
10954 return index_mask;
10955}
10956
4d302442
CW
10957static bool has_edp_a(struct drm_device *dev)
10958{
10959 struct drm_i915_private *dev_priv = dev->dev_private;
10960
10961 if (!IS_MOBILE(dev))
10962 return false;
10963
10964 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10965 return false;
10966
e3589908 10967 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10968 return false;
10969
10970 return true;
10971}
10972
ba0fbca4
DL
10973const char *intel_output_name(int output)
10974{
10975 static const char *names[] = {
10976 [INTEL_OUTPUT_UNUSED] = "Unused",
10977 [INTEL_OUTPUT_ANALOG] = "Analog",
10978 [INTEL_OUTPUT_DVO] = "DVO",
10979 [INTEL_OUTPUT_SDVO] = "SDVO",
10980 [INTEL_OUTPUT_LVDS] = "LVDS",
10981 [INTEL_OUTPUT_TVOUT] = "TV",
10982 [INTEL_OUTPUT_HDMI] = "HDMI",
10983 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10984 [INTEL_OUTPUT_EDP] = "eDP",
10985 [INTEL_OUTPUT_DSI] = "DSI",
10986 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10987 };
10988
10989 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10990 return "Invalid";
10991
10992 return names[output];
10993}
10994
79e53945
JB
10995static void intel_setup_outputs(struct drm_device *dev)
10996{
725e30ad 10997 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10998 struct intel_encoder *encoder;
cb0953d7 10999 bool dpd_is_edp = false;
79e53945 11000
c9093354 11001 intel_lvds_init(dev);
79e53945 11002
7895a81d 11003 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev))
79935fca 11004 intel_crt_init(dev);
cb0953d7 11005
affa9354 11006 if (HAS_DDI(dev)) {
0e72a5b5
ED
11007 int found;
11008
11009 /* Haswell uses DDI functions to detect digital outputs */
11010 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11011 /* DDI A only supports eDP */
11012 if (found)
11013 intel_ddi_init(dev, PORT_A);
11014
11015 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11016 * register */
11017 found = I915_READ(SFUSE_STRAP);
11018
11019 if (found & SFUSE_STRAP_DDIB_DETECTED)
11020 intel_ddi_init(dev, PORT_B);
11021 if (found & SFUSE_STRAP_DDIC_DETECTED)
11022 intel_ddi_init(dev, PORT_C);
11023 if (found & SFUSE_STRAP_DDID_DETECTED)
11024 intel_ddi_init(dev, PORT_D);
11025 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 11026 int found;
5d8a7752 11027 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
11028
11029 if (has_edp_a(dev))
11030 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 11031
dc0fa718 11032 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 11033 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 11034 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 11035 if (!found)
e2debe91 11036 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 11037 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 11038 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
11039 }
11040
dc0fa718 11041 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 11042 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 11043
dc0fa718 11044 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 11045 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 11046
5eb08b69 11047 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 11048 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 11049
270b3042 11050 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 11051 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 11052 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
11053 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11054 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11055 PORT_B);
11056 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11057 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11058 }
11059
6f6005a5
JB
11060 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11061 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11062 PORT_C);
11063 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 11064 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 11065 }
19c03924 11066
9418c1f1
VS
11067 if (IS_CHERRYVIEW(dev)) {
11068 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11069 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11070 PORT_D);
11071 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11072 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11073 }
11074 }
11075
3cfca973 11076 intel_dsi_init(dev);
103a196f 11077 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 11078 bool found = false;
7d57382e 11079
e2debe91 11080 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 11081 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 11082 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
11083 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11084 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 11085 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 11086 }
27185ae1 11087
e7281eab 11088 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 11089 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 11090 }
13520b05
KH
11091
11092 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 11093
e2debe91 11094 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 11095 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 11096 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 11097 }
27185ae1 11098
e2debe91 11099 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 11100
b01f2c3a
JB
11101 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11102 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 11103 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 11104 }
e7281eab 11105 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 11106 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 11107 }
27185ae1 11108
b01f2c3a 11109 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 11110 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 11111 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 11112 } else if (IS_GEN2(dev))
79e53945
JB
11113 intel_dvo_init(dev);
11114
103a196f 11115 if (SUPPORTS_TV(dev))
79e53945
JB
11116 intel_tv_init(dev);
11117
4ef69c7a
CW
11118 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11119 encoder->base.possible_crtcs = encoder->crtc_mask;
11120 encoder->base.possible_clones =
66a9278e 11121 intel_encoder_clones(encoder);
79e53945 11122 }
47356eb6 11123
dde86e2d 11124 intel_init_pch_refclk(dev);
270b3042
DV
11125
11126 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
11127}
11128
11129static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11130{
11131 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 11132
ef2d633e
DV
11133 drm_framebuffer_cleanup(fb);
11134 WARN_ON(!intel_fb->obj->framebuffer_references--);
11135 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
11136 kfree(intel_fb);
11137}
11138
11139static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 11140 struct drm_file *file,
79e53945
JB
11141 unsigned int *handle)
11142{
11143 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 11144 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 11145
05394f39 11146 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
11147}
11148
11149static const struct drm_framebuffer_funcs intel_fb_funcs = {
11150 .destroy = intel_user_framebuffer_destroy,
11151 .create_handle = intel_user_framebuffer_create_handle,
11152};
11153
b5ea642a
DV
11154static int intel_framebuffer_init(struct drm_device *dev,
11155 struct intel_framebuffer *intel_fb,
11156 struct drm_mode_fb_cmd2 *mode_cmd,
11157 struct drm_i915_gem_object *obj)
79e53945 11158{
a57ce0b2 11159 int aligned_height;
a35cdaa0 11160 int pitch_limit;
79e53945
JB
11161 int ret;
11162
dd4916c5
DV
11163 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11164
c16ed4be
CW
11165 if (obj->tiling_mode == I915_TILING_Y) {
11166 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 11167 return -EINVAL;
c16ed4be 11168 }
57cd6508 11169
c16ed4be
CW
11170 if (mode_cmd->pitches[0] & 63) {
11171 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11172 mode_cmd->pitches[0]);
57cd6508 11173 return -EINVAL;
c16ed4be 11174 }
57cd6508 11175
a35cdaa0
CW
11176 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11177 pitch_limit = 32*1024;
11178 } else if (INTEL_INFO(dev)->gen >= 4) {
11179 if (obj->tiling_mode)
11180 pitch_limit = 16*1024;
11181 else
11182 pitch_limit = 32*1024;
11183 } else if (INTEL_INFO(dev)->gen >= 3) {
11184 if (obj->tiling_mode)
11185 pitch_limit = 8*1024;
11186 else
11187 pitch_limit = 16*1024;
11188 } else
11189 /* XXX DSPC is limited to 4k tiled */
11190 pitch_limit = 8*1024;
11191
11192 if (mode_cmd->pitches[0] > pitch_limit) {
11193 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11194 obj->tiling_mode ? "tiled" : "linear",
11195 mode_cmd->pitches[0], pitch_limit);
5d7bd705 11196 return -EINVAL;
c16ed4be 11197 }
5d7bd705
VS
11198
11199 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
11200 mode_cmd->pitches[0] != obj->stride) {
11201 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11202 mode_cmd->pitches[0], obj->stride);
5d7bd705 11203 return -EINVAL;
c16ed4be 11204 }
5d7bd705 11205
57779d06 11206 /* Reject formats not supported by any plane early. */
308e5bcb 11207 switch (mode_cmd->pixel_format) {
57779d06 11208 case DRM_FORMAT_C8:
04b3924d
VS
11209 case DRM_FORMAT_RGB565:
11210 case DRM_FORMAT_XRGB8888:
11211 case DRM_FORMAT_ARGB8888:
57779d06
VS
11212 break;
11213 case DRM_FORMAT_XRGB1555:
11214 case DRM_FORMAT_ARGB1555:
c16ed4be 11215 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
11216 DRM_DEBUG("unsupported pixel format: %s\n",
11217 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11218 return -EINVAL;
c16ed4be 11219 }
57779d06
VS
11220 break;
11221 case DRM_FORMAT_XBGR8888:
11222 case DRM_FORMAT_ABGR8888:
04b3924d
VS
11223 case DRM_FORMAT_XRGB2101010:
11224 case DRM_FORMAT_ARGB2101010:
57779d06
VS
11225 case DRM_FORMAT_XBGR2101010:
11226 case DRM_FORMAT_ABGR2101010:
c16ed4be 11227 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
11228 DRM_DEBUG("unsupported pixel format: %s\n",
11229 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11230 return -EINVAL;
c16ed4be 11231 }
b5626747 11232 break;
04b3924d
VS
11233 case DRM_FORMAT_YUYV:
11234 case DRM_FORMAT_UYVY:
11235 case DRM_FORMAT_YVYU:
11236 case DRM_FORMAT_VYUY:
c16ed4be 11237 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
11238 DRM_DEBUG("unsupported pixel format: %s\n",
11239 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11240 return -EINVAL;
c16ed4be 11241 }
57cd6508
CW
11242 break;
11243 default:
4ee62c76
VS
11244 DRM_DEBUG("unsupported pixel format: %s\n",
11245 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
11246 return -EINVAL;
11247 }
11248
90f9a336
VS
11249 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11250 if (mode_cmd->offsets[0] != 0)
11251 return -EINVAL;
11252
a57ce0b2
JB
11253 aligned_height = intel_align_height(dev, mode_cmd->height,
11254 obj->tiling_mode);
53155c0a
DV
11255 /* FIXME drm helper for size checks (especially planar formats)? */
11256 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11257 return -EINVAL;
11258
c7d73f6a
DV
11259 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11260 intel_fb->obj = obj;
80075d49 11261 intel_fb->obj->framebuffer_references++;
c7d73f6a 11262
79e53945
JB
11263 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11264 if (ret) {
11265 DRM_ERROR("framebuffer init failed %d\n", ret);
11266 return ret;
11267 }
11268
79e53945
JB
11269 return 0;
11270}
11271
79e53945
JB
11272static struct drm_framebuffer *
11273intel_user_framebuffer_create(struct drm_device *dev,
11274 struct drm_file *filp,
308e5bcb 11275 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 11276{
05394f39 11277 struct drm_i915_gem_object *obj;
79e53945 11278
308e5bcb
JB
11279 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11280 mode_cmd->handles[0]));
c8725226 11281 if (&obj->base == NULL)
cce13ff7 11282 return ERR_PTR(-ENOENT);
79e53945 11283
d2dff872 11284 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
11285}
11286
4520f53a 11287#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 11288static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
11289{
11290}
11291#endif
11292
79e53945 11293static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 11294 .fb_create = intel_user_framebuffer_create,
0632fef6 11295 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
11296};
11297
e70236a8
JB
11298/* Set up chip specific display functions */
11299static void intel_init_display(struct drm_device *dev)
11300{
11301 struct drm_i915_private *dev_priv = dev->dev_private;
11302
ee9300bb
DV
11303 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11304 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
11305 else if (IS_CHERRYVIEW(dev))
11306 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
11307 else if (IS_VALLEYVIEW(dev))
11308 dev_priv->display.find_dpll = vlv_find_best_dpll;
11309 else if (IS_PINEVIEW(dev))
11310 dev_priv->display.find_dpll = pnv_find_best_dpll;
11311 else
11312 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11313
affa9354 11314 if (HAS_DDI(dev)) {
0e8ffe1b 11315 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 11316 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 11317 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
11318 dev_priv->display.crtc_enable = haswell_crtc_enable;
11319 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 11320 dev_priv->display.off = haswell_crtc_off;
262ca2b0
MR
11321 dev_priv->display.update_primary_plane =
11322 ironlake_update_primary_plane;
09b4ddf9 11323 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 11324 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 11325 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 11326 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
11327 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11328 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 11329 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
11330 dev_priv->display.update_primary_plane =
11331 ironlake_update_primary_plane;
89b667f8
JB
11332 } else if (IS_VALLEYVIEW(dev)) {
11333 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11334 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
11335 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11336 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11337 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11338 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11339 dev_priv->display.update_primary_plane =
11340 i9xx_update_primary_plane;
f564048e 11341 } else {
0e8ffe1b 11342 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11343 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 11344 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
11345 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11346 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 11347 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11348 dev_priv->display.update_primary_plane =
11349 i9xx_update_primary_plane;
f564048e 11350 }
e70236a8 11351
e70236a8 11352 /* Returns the core display clock speed */
25eb05fc
JB
11353 if (IS_VALLEYVIEW(dev))
11354 dev_priv->display.get_display_clock_speed =
11355 valleyview_get_display_clock_speed;
11356 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
11357 dev_priv->display.get_display_clock_speed =
11358 i945_get_display_clock_speed;
11359 else if (IS_I915G(dev))
11360 dev_priv->display.get_display_clock_speed =
11361 i915_get_display_clock_speed;
257a7ffc 11362 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
11363 dev_priv->display.get_display_clock_speed =
11364 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
11365 else if (IS_PINEVIEW(dev))
11366 dev_priv->display.get_display_clock_speed =
11367 pnv_get_display_clock_speed;
e70236a8
JB
11368 else if (IS_I915GM(dev))
11369 dev_priv->display.get_display_clock_speed =
11370 i915gm_get_display_clock_speed;
11371 else if (IS_I865G(dev))
11372 dev_priv->display.get_display_clock_speed =
11373 i865_get_display_clock_speed;
f0f8a9ce 11374 else if (IS_I85X(dev))
e70236a8
JB
11375 dev_priv->display.get_display_clock_speed =
11376 i855_get_display_clock_speed;
11377 else /* 852, 830 */
11378 dev_priv->display.get_display_clock_speed =
11379 i830_get_display_clock_speed;
11380
7f8a8569 11381 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 11382 if (IS_GEN5(dev)) {
674cf967 11383 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 11384 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 11385 } else if (IS_GEN6(dev)) {
674cf967 11386 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 11387 dev_priv->display.write_eld = ironlake_write_eld;
9a952a0d
PZ
11388 dev_priv->display.modeset_global_resources =
11389 snb_modeset_global_resources;
357555c0
JB
11390 } else if (IS_IVYBRIDGE(dev)) {
11391 /* FIXME: detect B0+ stepping and use auto training */
11392 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 11393 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
11394 dev_priv->display.modeset_global_resources =
11395 ivb_modeset_global_resources;
4e0bbc31 11396 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 11397 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 11398 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
11399 dev_priv->display.modeset_global_resources =
11400 haswell_modeset_global_resources;
a0e63c22 11401 }
6067aaea 11402 } else if (IS_G4X(dev)) {
e0dac65e 11403 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
11404 } else if (IS_VALLEYVIEW(dev)) {
11405 dev_priv->display.modeset_global_resources =
11406 valleyview_modeset_global_resources;
9ca2fe73 11407 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 11408 }
8c9f3aaf
JB
11409
11410 /* Default just returns -ENODEV to indicate unsupported */
11411 dev_priv->display.queue_flip = intel_default_queue_flip;
11412
11413 switch (INTEL_INFO(dev)->gen) {
11414 case 2:
11415 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11416 break;
11417
11418 case 3:
11419 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11420 break;
11421
11422 case 4:
11423 case 5:
11424 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11425 break;
11426
11427 case 6:
11428 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11429 break;
7c9017e5 11430 case 7:
4e0bbc31 11431 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
11432 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11433 break;
8c9f3aaf 11434 }
7bd688cd
JN
11435
11436 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
11437}
11438
b690e96c
JB
11439/*
11440 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11441 * resume, or other times. This quirk makes sure that's the case for
11442 * affected systems.
11443 */
0206e353 11444static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
11445{
11446 struct drm_i915_private *dev_priv = dev->dev_private;
11447
11448 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 11449 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
11450}
11451
435793df
KP
11452/*
11453 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11454 */
11455static void quirk_ssc_force_disable(struct drm_device *dev)
11456{
11457 struct drm_i915_private *dev_priv = dev->dev_private;
11458 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 11459 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
11460}
11461
4dca20ef 11462/*
5a15ab5b
CE
11463 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11464 * brightness value
4dca20ef
CE
11465 */
11466static void quirk_invert_brightness(struct drm_device *dev)
11467{
11468 struct drm_i915_private *dev_priv = dev->dev_private;
11469 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 11470 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
11471}
11472
b690e96c
JB
11473struct intel_quirk {
11474 int device;
11475 int subsystem_vendor;
11476 int subsystem_device;
11477 void (*hook)(struct drm_device *dev);
11478};
11479
5f85f176
EE
11480/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11481struct intel_dmi_quirk {
11482 void (*hook)(struct drm_device *dev);
11483 const struct dmi_system_id (*dmi_id_list)[];
11484};
11485
11486static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11487{
11488 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11489 return 1;
11490}
11491
11492static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11493 {
11494 .dmi_id_list = &(const struct dmi_system_id[]) {
11495 {
11496 .callback = intel_dmi_reverse_brightness,
11497 .ident = "NCR Corporation",
11498 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11499 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11500 },
11501 },
11502 { } /* terminating entry */
11503 },
11504 .hook = quirk_invert_brightness,
11505 },
11506};
11507
c43b5634 11508static struct intel_quirk intel_quirks[] = {
b690e96c 11509 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 11510 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 11511
b690e96c
JB
11512 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11513 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11514
b690e96c
JB
11515 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11516 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11517
a4945f95 11518 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 11519 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
11520
11521 /* Lenovo U160 cannot use SSC on LVDS */
11522 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
11523
11524 /* Sony Vaio Y cannot use SSC on LVDS */
11525 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 11526
be505f64
AH
11527 /* Acer Aspire 5734Z must invert backlight brightness */
11528 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11529
11530 /* Acer/eMachines G725 */
11531 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11532
11533 /* Acer/eMachines e725 */
11534 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11535
11536 /* Acer/Packard Bell NCL20 */
11537 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11538
11539 /* Acer Aspire 4736Z */
11540 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
11541
11542 /* Acer Aspire 5336 */
11543 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
11544};
11545
11546static void intel_init_quirks(struct drm_device *dev)
11547{
11548 struct pci_dev *d = dev->pdev;
11549 int i;
11550
11551 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11552 struct intel_quirk *q = &intel_quirks[i];
11553
11554 if (d->device == q->device &&
11555 (d->subsystem_vendor == q->subsystem_vendor ||
11556 q->subsystem_vendor == PCI_ANY_ID) &&
11557 (d->subsystem_device == q->subsystem_device ||
11558 q->subsystem_device == PCI_ANY_ID))
11559 q->hook(dev);
11560 }
5f85f176
EE
11561 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11562 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11563 intel_dmi_quirks[i].hook(dev);
11564 }
b690e96c
JB
11565}
11566
9cce37f4
JB
11567/* Disable the VGA plane that we never use */
11568static void i915_disable_vga(struct drm_device *dev)
11569{
11570 struct drm_i915_private *dev_priv = dev->dev_private;
11571 u8 sr1;
766aa1c4 11572 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 11573
2b37c616 11574 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 11575 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 11576 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
11577 sr1 = inb(VGA_SR_DATA);
11578 outb(sr1 | 1<<5, VGA_SR_DATA);
11579 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11580 udelay(300);
11581
11582 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11583 POSTING_READ(vga_reg);
11584}
11585
f817586c
DV
11586void intel_modeset_init_hw(struct drm_device *dev)
11587{
a8f78b58
ED
11588 intel_prepare_ddi(dev);
11589
f817586c
DV
11590 intel_init_clock_gating(dev);
11591
5382f5f3 11592 intel_reset_dpio(dev);
40e9cf64 11593
8090c6b9 11594 intel_enable_gt_powersave(dev);
f817586c
DV
11595}
11596
7d708ee4
ID
11597void intel_modeset_suspend_hw(struct drm_device *dev)
11598{
11599 intel_suspend_hw(dev);
11600}
11601
79e53945
JB
11602void intel_modeset_init(struct drm_device *dev)
11603{
652c393a 11604 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11605 int sprite, ret;
8cc87b75 11606 enum pipe pipe;
46f297fb 11607 struct intel_crtc *crtc;
79e53945
JB
11608
11609 drm_mode_config_init(dev);
11610
11611 dev->mode_config.min_width = 0;
11612 dev->mode_config.min_height = 0;
11613
019d96cb
DA
11614 dev->mode_config.preferred_depth = 24;
11615 dev->mode_config.prefer_shadow = 1;
11616
e6ecefaa 11617 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11618
b690e96c
JB
11619 intel_init_quirks(dev);
11620
1fa61106
ED
11621 intel_init_pm(dev);
11622
e3c74757
BW
11623 if (INTEL_INFO(dev)->num_pipes == 0)
11624 return;
11625
e70236a8
JB
11626 intel_init_display(dev);
11627
a6c45cf0
CW
11628 if (IS_GEN2(dev)) {
11629 dev->mode_config.max_width = 2048;
11630 dev->mode_config.max_height = 2048;
11631 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11632 dev->mode_config.max_width = 4096;
11633 dev->mode_config.max_height = 4096;
79e53945 11634 } else {
a6c45cf0
CW
11635 dev->mode_config.max_width = 8192;
11636 dev->mode_config.max_height = 8192;
79e53945 11637 }
068be561
DL
11638
11639 if (IS_GEN2(dev)) {
11640 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11641 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11642 } else {
11643 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11644 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11645 }
11646
5d4545ae 11647 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11648
28c97730 11649 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11650 INTEL_INFO(dev)->num_pipes,
11651 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11652
8cc87b75
DL
11653 for_each_pipe(pipe) {
11654 intel_crtc_init(dev, pipe);
1fe47785
DL
11655 for_each_sprite(pipe, sprite) {
11656 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11657 if (ret)
06da8da2 11658 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11659 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11660 }
79e53945
JB
11661 }
11662
f42bb70d 11663 intel_init_dpio(dev);
5382f5f3 11664 intel_reset_dpio(dev);
f42bb70d 11665
79f689aa 11666 intel_cpu_pll_init(dev);
e72f9fbf 11667 intel_shared_dpll_init(dev);
ee7b9f93 11668
9cce37f4
JB
11669 /* Just disable it once at startup */
11670 i915_disable_vga(dev);
79e53945 11671 intel_setup_outputs(dev);
11be49eb
CW
11672
11673 /* Just in case the BIOS is doing something questionable. */
11674 intel_disable_fbc(dev);
fa9fa083 11675
8b687df4 11676 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11677 intel_modeset_setup_hw_state(dev, false);
8b687df4 11678 mutex_unlock(&dev->mode_config.mutex);
46f297fb 11679
d3fcc808 11680 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
11681 if (!crtc->active)
11682 continue;
11683
46f297fb 11684 /*
46f297fb
JB
11685 * Note that reserving the BIOS fb up front prevents us
11686 * from stuffing other stolen allocations like the ring
11687 * on top. This prevents some ugliness at boot time, and
11688 * can even allow for smooth boot transitions if the BIOS
11689 * fb is large enough for the active pipe configuration.
11690 */
11691 if (dev_priv->display.get_plane_config) {
11692 dev_priv->display.get_plane_config(crtc,
11693 &crtc->plane_config);
11694 /*
11695 * If the fb is shared between multiple heads, we'll
11696 * just get the first one.
11697 */
484b41dd 11698 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 11699 }
46f297fb 11700 }
2c7111db
CW
11701}
11702
24929352
DV
11703static void
11704intel_connector_break_all_links(struct intel_connector *connector)
11705{
11706 connector->base.dpms = DRM_MODE_DPMS_OFF;
11707 connector->base.encoder = NULL;
11708 connector->encoder->connectors_active = false;
11709 connector->encoder->base.crtc = NULL;
11710}
11711
7fad798e
DV
11712static void intel_enable_pipe_a(struct drm_device *dev)
11713{
11714 struct intel_connector *connector;
11715 struct drm_connector *crt = NULL;
11716 struct intel_load_detect_pipe load_detect_temp;
11717
11718 /* We can't just switch on the pipe A, we need to set things up with a
11719 * proper mode and output configuration. As a gross hack, enable pipe A
11720 * by enabling the load detect pipe once. */
11721 list_for_each_entry(connector,
11722 &dev->mode_config.connector_list,
11723 base.head) {
11724 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11725 crt = &connector->base;
11726 break;
11727 }
11728 }
11729
11730 if (!crt)
11731 return;
11732
11733 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11734 intel_release_load_detect_pipe(crt, &load_detect_temp);
11735
652c393a 11736
7fad798e
DV
11737}
11738
fa555837
DV
11739static bool
11740intel_check_plane_mapping(struct intel_crtc *crtc)
11741{
7eb552ae
BW
11742 struct drm_device *dev = crtc->base.dev;
11743 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11744 u32 reg, val;
11745
7eb552ae 11746 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11747 return true;
11748
11749 reg = DSPCNTR(!crtc->plane);
11750 val = I915_READ(reg);
11751
11752 if ((val & DISPLAY_PLANE_ENABLE) &&
11753 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11754 return false;
11755
11756 return true;
11757}
11758
24929352
DV
11759static void intel_sanitize_crtc(struct intel_crtc *crtc)
11760{
11761 struct drm_device *dev = crtc->base.dev;
11762 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11763 u32 reg;
24929352 11764
24929352 11765 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11766 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11767 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11768
11769 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11770 * disable the crtc (and hence change the state) if it is wrong. Note
11771 * that gen4+ has a fixed plane -> pipe mapping. */
11772 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11773 struct intel_connector *connector;
11774 bool plane;
11775
24929352
DV
11776 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11777 crtc->base.base.id);
11778
11779 /* Pipe has the wrong plane attached and the plane is active.
11780 * Temporarily change the plane mapping and disable everything
11781 * ... */
11782 plane = crtc->plane;
11783 crtc->plane = !plane;
11784 dev_priv->display.crtc_disable(&crtc->base);
11785 crtc->plane = plane;
11786
11787 /* ... and break all links. */
11788 list_for_each_entry(connector, &dev->mode_config.connector_list,
11789 base.head) {
11790 if (connector->encoder->base.crtc != &crtc->base)
11791 continue;
11792
11793 intel_connector_break_all_links(connector);
11794 }
11795
11796 WARN_ON(crtc->active);
11797 crtc->base.enabled = false;
11798 }
24929352 11799
7fad798e
DV
11800 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11801 crtc->pipe == PIPE_A && !crtc->active) {
11802 /* BIOS forgot to enable pipe A, this mostly happens after
11803 * resume. Force-enable the pipe to fix this, the update_dpms
11804 * call below we restore the pipe to the right state, but leave
11805 * the required bits on. */
11806 intel_enable_pipe_a(dev);
11807 }
11808
24929352
DV
11809 /* Adjust the state of the output pipe according to whether we
11810 * have active connectors/encoders. */
11811 intel_crtc_update_dpms(&crtc->base);
11812
11813 if (crtc->active != crtc->base.enabled) {
11814 struct intel_encoder *encoder;
11815
11816 /* This can happen either due to bugs in the get_hw_state
11817 * functions or because the pipe is force-enabled due to the
11818 * pipe A quirk. */
11819 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11820 crtc->base.base.id,
11821 crtc->base.enabled ? "enabled" : "disabled",
11822 crtc->active ? "enabled" : "disabled");
11823
11824 crtc->base.enabled = crtc->active;
11825
11826 /* Because we only establish the connector -> encoder ->
11827 * crtc links if something is active, this means the
11828 * crtc is now deactivated. Break the links. connector
11829 * -> encoder links are only establish when things are
11830 * actually up, hence no need to break them. */
11831 WARN_ON(crtc->active);
11832
11833 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11834 WARN_ON(encoder->connectors_active);
11835 encoder->base.crtc = NULL;
11836 }
11837 }
4cc31489
DV
11838 if (crtc->active) {
11839 /*
11840 * We start out with underrun reporting disabled to avoid races.
11841 * For correct bookkeeping mark this on active crtcs.
11842 *
11843 * No protection against concurrent access is required - at
11844 * worst a fifo underrun happens which also sets this to false.
11845 */
11846 crtc->cpu_fifo_underrun_disabled = true;
11847 crtc->pch_fifo_underrun_disabled = true;
11848 }
24929352
DV
11849}
11850
11851static void intel_sanitize_encoder(struct intel_encoder *encoder)
11852{
11853 struct intel_connector *connector;
11854 struct drm_device *dev = encoder->base.dev;
11855
11856 /* We need to check both for a crtc link (meaning that the
11857 * encoder is active and trying to read from a pipe) and the
11858 * pipe itself being active. */
11859 bool has_active_crtc = encoder->base.crtc &&
11860 to_intel_crtc(encoder->base.crtc)->active;
11861
11862 if (encoder->connectors_active && !has_active_crtc) {
11863 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11864 encoder->base.base.id,
11865 drm_get_encoder_name(&encoder->base));
11866
11867 /* Connector is active, but has no active pipe. This is
11868 * fallout from our resume register restoring. Disable
11869 * the encoder manually again. */
11870 if (encoder->base.crtc) {
11871 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11872 encoder->base.base.id,
11873 drm_get_encoder_name(&encoder->base));
11874 encoder->disable(encoder);
11875 }
11876
11877 /* Inconsistent output/port/pipe state happens presumably due to
11878 * a bug in one of the get_hw_state functions. Or someplace else
11879 * in our code, like the register restore mess on resume. Clamp
11880 * things to off as a safer default. */
11881 list_for_each_entry(connector,
11882 &dev->mode_config.connector_list,
11883 base.head) {
11884 if (connector->encoder != encoder)
11885 continue;
11886
11887 intel_connector_break_all_links(connector);
11888 }
11889 }
11890 /* Enabled encoders without active connectors will be fixed in
11891 * the crtc fixup. */
11892}
11893
04098753 11894void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11895{
11896 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11897 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11898
04098753
ID
11899 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11900 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11901 i915_disable_vga(dev);
11902 }
11903}
11904
11905void i915_redisable_vga(struct drm_device *dev)
11906{
11907 struct drm_i915_private *dev_priv = dev->dev_private;
11908
8dc8a27c
PZ
11909 /* This function can be called both from intel_modeset_setup_hw_state or
11910 * at a very early point in our resume sequence, where the power well
11911 * structures are not yet restored. Since this function is at a very
11912 * paranoid "someone might have enabled VGA while we were not looking"
11913 * level, just check if the power well is enabled instead of trying to
11914 * follow the "don't touch the power well if we don't need it" policy
11915 * the rest of the driver uses. */
04098753 11916 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11917 return;
11918
04098753 11919 i915_redisable_vga_power_on(dev);
0fde901f
KM
11920}
11921
98ec7739
VS
11922static bool primary_get_hw_state(struct intel_crtc *crtc)
11923{
11924 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11925
11926 if (!crtc->active)
11927 return false;
11928
11929 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11930}
11931
30e984df 11932static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11933{
11934 struct drm_i915_private *dev_priv = dev->dev_private;
11935 enum pipe pipe;
24929352
DV
11936 struct intel_crtc *crtc;
11937 struct intel_encoder *encoder;
11938 struct intel_connector *connector;
5358901f 11939 int i;
24929352 11940
d3fcc808 11941 for_each_intel_crtc(dev, crtc) {
88adfff1 11942 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11943
9953599b
DV
11944 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11945
0e8ffe1b
DV
11946 crtc->active = dev_priv->display.get_pipe_config(crtc,
11947 &crtc->config);
24929352
DV
11948
11949 crtc->base.enabled = crtc->active;
98ec7739 11950 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
11951
11952 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11953 crtc->base.base.id,
11954 crtc->active ? "enabled" : "disabled");
11955 }
11956
5358901f 11957 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11958 if (HAS_DDI(dev))
6441ab5f
PZ
11959 intel_ddi_setup_hw_pll_state(dev);
11960
5358901f
DV
11961 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11962 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11963
11964 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11965 pll->active = 0;
d3fcc808 11966 for_each_intel_crtc(dev, crtc) {
5358901f
DV
11967 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11968 pll->active++;
11969 }
11970 pll->refcount = pll->active;
11971
35c95375
DV
11972 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11973 pll->name, pll->refcount, pll->on);
5358901f
DV
11974 }
11975
24929352
DV
11976 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11977 base.head) {
11978 pipe = 0;
11979
11980 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11981 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11982 encoder->base.crtc = &crtc->base;
1d37b689 11983 encoder->get_config(encoder, &crtc->config);
24929352
DV
11984 } else {
11985 encoder->base.crtc = NULL;
11986 }
11987
11988 encoder->connectors_active = false;
6f2bcceb 11989 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11990 encoder->base.base.id,
11991 drm_get_encoder_name(&encoder->base),
11992 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11993 pipe_name(pipe));
24929352
DV
11994 }
11995
11996 list_for_each_entry(connector, &dev->mode_config.connector_list,
11997 base.head) {
11998 if (connector->get_hw_state(connector)) {
11999 connector->base.dpms = DRM_MODE_DPMS_ON;
12000 connector->encoder->connectors_active = true;
12001 connector->base.encoder = &connector->encoder->base;
12002 } else {
12003 connector->base.dpms = DRM_MODE_DPMS_OFF;
12004 connector->base.encoder = NULL;
12005 }
12006 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12007 connector->base.base.id,
12008 drm_get_connector_name(&connector->base),
12009 connector->base.encoder ? "enabled" : "disabled");
12010 }
30e984df
DV
12011}
12012
12013/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12014 * and i915 state tracking structures. */
12015void intel_modeset_setup_hw_state(struct drm_device *dev,
12016 bool force_restore)
12017{
12018 struct drm_i915_private *dev_priv = dev->dev_private;
12019 enum pipe pipe;
30e984df
DV
12020 struct intel_crtc *crtc;
12021 struct intel_encoder *encoder;
35c95375 12022 int i;
30e984df
DV
12023
12024 intel_modeset_readout_hw_state(dev);
24929352 12025
babea61d
JB
12026 /*
12027 * Now that we have the config, copy it to each CRTC struct
12028 * Note that this could go away if we move to using crtc_config
12029 * checking everywhere.
12030 */
d3fcc808 12031 for_each_intel_crtc(dev, crtc) {
d330a953 12032 if (crtc->active && i915.fastboot) {
f6a83288 12033 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
12034 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12035 crtc->base.base.id);
12036 drm_mode_debug_printmodeline(&crtc->base.mode);
12037 }
12038 }
12039
24929352
DV
12040 /* HW state is read out, now we need to sanitize this mess. */
12041 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12042 base.head) {
12043 intel_sanitize_encoder(encoder);
12044 }
12045
12046 for_each_pipe(pipe) {
12047 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12048 intel_sanitize_crtc(crtc);
c0b03411 12049 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 12050 }
9a935856 12051
35c95375
DV
12052 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12053 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12054
12055 if (!pll->on || pll->active)
12056 continue;
12057
12058 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12059
12060 pll->disable(dev_priv, pll);
12061 pll->on = false;
12062 }
12063
96f90c54 12064 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
12065 ilk_wm_get_hw_state(dev);
12066
45e2b5f6 12067 if (force_restore) {
7d0bc1ea
VS
12068 i915_redisable_vga(dev);
12069
f30da187
DV
12070 /*
12071 * We need to use raw interfaces for restoring state to avoid
12072 * checking (bogus) intermediate states.
12073 */
45e2b5f6 12074 for_each_pipe(pipe) {
b5644d05
JB
12075 struct drm_crtc *crtc =
12076 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
12077
12078 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 12079 crtc->primary->fb);
45e2b5f6
DV
12080 }
12081 } else {
12082 intel_modeset_update_staged_output_state(dev);
12083 }
8af6cf88
DV
12084
12085 intel_modeset_check_state(dev);
2c7111db
CW
12086}
12087
12088void intel_modeset_gem_init(struct drm_device *dev)
12089{
484b41dd
JB
12090 struct drm_crtc *c;
12091 struct intel_framebuffer *fb;
12092
ae48434c
ID
12093 mutex_lock(&dev->struct_mutex);
12094 intel_init_gt_powersave(dev);
12095 mutex_unlock(&dev->struct_mutex);
12096
1833b134 12097 intel_modeset_init_hw(dev);
02e792fb
DV
12098
12099 intel_setup_overlay(dev);
484b41dd
JB
12100
12101 /*
12102 * Make sure any fbs we allocated at startup are properly
12103 * pinned & fenced. When we do the allocation it's too early
12104 * for this.
12105 */
12106 mutex_lock(&dev->struct_mutex);
70e1e0ec 12107 for_each_crtc(dev, c) {
66e514c1 12108 if (!c->primary->fb)
484b41dd
JB
12109 continue;
12110
66e514c1 12111 fb = to_intel_framebuffer(c->primary->fb);
484b41dd
JB
12112 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12113 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12114 to_intel_crtc(c)->pipe);
66e514c1
DA
12115 drm_framebuffer_unreference(c->primary->fb);
12116 c->primary->fb = NULL;
484b41dd
JB
12117 }
12118 }
12119 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12120}
12121
4932e2c3
ID
12122void intel_connector_unregister(struct intel_connector *intel_connector)
12123{
12124 struct drm_connector *connector = &intel_connector->base;
12125
12126 intel_panel_destroy_backlight(connector);
12127 drm_sysfs_connector_remove(connector);
12128}
12129
79e53945
JB
12130void intel_modeset_cleanup(struct drm_device *dev)
12131{
652c393a
JB
12132 struct drm_i915_private *dev_priv = dev->dev_private;
12133 struct drm_crtc *crtc;
d9255d57 12134 struct drm_connector *connector;
652c393a 12135
fd0c0642
DV
12136 /*
12137 * Interrupts and polling as the first thing to avoid creating havoc.
12138 * Too much stuff here (turning of rps, connectors, ...) would
12139 * experience fancy races otherwise.
12140 */
12141 drm_irq_uninstall(dev);
12142 cancel_work_sync(&dev_priv->hotplug_work);
12143 /*
12144 * Due to the hpd irq storm handling the hotplug work can re-arm the
12145 * poll handlers. Hence disable polling after hpd handling is shut down.
12146 */
f87ea761 12147 drm_kms_helper_poll_fini(dev);
fd0c0642 12148
652c393a
JB
12149 mutex_lock(&dev->struct_mutex);
12150
723bfd70
JB
12151 intel_unregister_dsm_handler();
12152
70e1e0ec 12153 for_each_crtc(dev, crtc) {
652c393a 12154 /* Skip inactive CRTCs */
f4510a27 12155 if (!crtc->primary->fb)
652c393a
JB
12156 continue;
12157
3dec0095 12158 intel_increase_pllclock(crtc);
652c393a
JB
12159 }
12160
973d04f9 12161 intel_disable_fbc(dev);
e70236a8 12162
8090c6b9 12163 intel_disable_gt_powersave(dev);
0cdab21f 12164
930ebb46
DV
12165 ironlake_teardown_rc6(dev);
12166
69341a5e
KH
12167 mutex_unlock(&dev->struct_mutex);
12168
1630fe75
CW
12169 /* flush any delayed tasks or pending work */
12170 flush_scheduled_work();
12171
db31af1d
JN
12172 /* destroy the backlight and sysfs files before encoders/connectors */
12173 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
12174 struct intel_connector *intel_connector;
12175
12176 intel_connector = to_intel_connector(connector);
12177 intel_connector->unregister(intel_connector);
db31af1d 12178 }
d9255d57 12179
79e53945 12180 drm_mode_config_cleanup(dev);
4d7bb011
DV
12181
12182 intel_cleanup_overlay(dev);
ae48434c
ID
12183
12184 mutex_lock(&dev->struct_mutex);
12185 intel_cleanup_gt_powersave(dev);
12186 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12187}
12188
f1c79df3
ZW
12189/*
12190 * Return which encoder is currently attached for connector.
12191 */
df0e9248 12192struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 12193{
df0e9248
CW
12194 return &intel_attached_encoder(connector)->base;
12195}
f1c79df3 12196
df0e9248
CW
12197void intel_connector_attach_encoder(struct intel_connector *connector,
12198 struct intel_encoder *encoder)
12199{
12200 connector->encoder = encoder;
12201 drm_mode_connector_attach_encoder(&connector->base,
12202 &encoder->base);
79e53945 12203}
28d52043
DA
12204
12205/*
12206 * set vga decode state - true == enable VGA decode
12207 */
12208int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12209{
12210 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 12211 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
12212 u16 gmch_ctrl;
12213
75fa041d
CW
12214 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12215 DRM_ERROR("failed to read control word\n");
12216 return -EIO;
12217 }
12218
c0cc8a55
CW
12219 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12220 return 0;
12221
28d52043
DA
12222 if (state)
12223 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12224 else
12225 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
12226
12227 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12228 DRM_ERROR("failed to write control word\n");
12229 return -EIO;
12230 }
12231
28d52043
DA
12232 return 0;
12233}
c4a1d9e4 12234
c4a1d9e4 12235struct intel_display_error_state {
ff57f1b0
PZ
12236
12237 u32 power_well_driver;
12238
63b66e5b
CW
12239 int num_transcoders;
12240
c4a1d9e4
CW
12241 struct intel_cursor_error_state {
12242 u32 control;
12243 u32 position;
12244 u32 base;
12245 u32 size;
52331309 12246 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
12247
12248 struct intel_pipe_error_state {
ddf9c536 12249 bool power_domain_on;
c4a1d9e4 12250 u32 source;
f301b1e1 12251 u32 stat;
52331309 12252 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
12253
12254 struct intel_plane_error_state {
12255 u32 control;
12256 u32 stride;
12257 u32 size;
12258 u32 pos;
12259 u32 addr;
12260 u32 surface;
12261 u32 tile_offset;
52331309 12262 } plane[I915_MAX_PIPES];
63b66e5b
CW
12263
12264 struct intel_transcoder_error_state {
ddf9c536 12265 bool power_domain_on;
63b66e5b
CW
12266 enum transcoder cpu_transcoder;
12267
12268 u32 conf;
12269
12270 u32 htotal;
12271 u32 hblank;
12272 u32 hsync;
12273 u32 vtotal;
12274 u32 vblank;
12275 u32 vsync;
12276 } transcoder[4];
c4a1d9e4
CW
12277};
12278
12279struct intel_display_error_state *
12280intel_display_capture_error_state(struct drm_device *dev)
12281{
fbee40df 12282 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 12283 struct intel_display_error_state *error;
63b66e5b
CW
12284 int transcoders[] = {
12285 TRANSCODER_A,
12286 TRANSCODER_B,
12287 TRANSCODER_C,
12288 TRANSCODER_EDP,
12289 };
c4a1d9e4
CW
12290 int i;
12291
63b66e5b
CW
12292 if (INTEL_INFO(dev)->num_pipes == 0)
12293 return NULL;
12294
9d1cb914 12295 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
12296 if (error == NULL)
12297 return NULL;
12298
190be112 12299 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
12300 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12301
52331309 12302 for_each_pipe(i) {
ddf9c536 12303 error->pipe[i].power_domain_on =
da7e29bd
ID
12304 intel_display_power_enabled_sw(dev_priv,
12305 POWER_DOMAIN_PIPE(i));
ddf9c536 12306 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
12307 continue;
12308
5efb3e28
VS
12309 error->cursor[i].control = I915_READ(CURCNTR(i));
12310 error->cursor[i].position = I915_READ(CURPOS(i));
12311 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
12312
12313 error->plane[i].control = I915_READ(DSPCNTR(i));
12314 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 12315 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 12316 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
12317 error->plane[i].pos = I915_READ(DSPPOS(i));
12318 }
ca291363
PZ
12319 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12320 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
12321 if (INTEL_INFO(dev)->gen >= 4) {
12322 error->plane[i].surface = I915_READ(DSPSURF(i));
12323 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12324 }
12325
c4a1d9e4 12326 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1
ID
12327
12328 if (!HAS_PCH_SPLIT(dev))
12329 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
12330 }
12331
12332 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12333 if (HAS_DDI(dev_priv->dev))
12334 error->num_transcoders++; /* Account for eDP. */
12335
12336 for (i = 0; i < error->num_transcoders; i++) {
12337 enum transcoder cpu_transcoder = transcoders[i];
12338
ddf9c536 12339 error->transcoder[i].power_domain_on =
da7e29bd 12340 intel_display_power_enabled_sw(dev_priv,
38cc1daf 12341 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 12342 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
12343 continue;
12344
63b66e5b
CW
12345 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12346
12347 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12348 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12349 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12350 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12351 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12352 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12353 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
12354 }
12355
12356 return error;
12357}
12358
edc3d884
MK
12359#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12360
c4a1d9e4 12361void
edc3d884 12362intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
12363 struct drm_device *dev,
12364 struct intel_display_error_state *error)
12365{
12366 int i;
12367
63b66e5b
CW
12368 if (!error)
12369 return;
12370
edc3d884 12371 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 12372 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 12373 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 12374 error->power_well_driver);
52331309 12375 for_each_pipe(i) {
edc3d884 12376 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
12377 err_printf(m, " Power: %s\n",
12378 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 12379 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 12380 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
12381
12382 err_printf(m, "Plane [%d]:\n", i);
12383 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12384 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 12385 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
12386 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12387 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 12388 }
4b71a570 12389 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 12390 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 12391 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
12392 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12393 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
12394 }
12395
edc3d884
MK
12396 err_printf(m, "Cursor [%d]:\n", i);
12397 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12398 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12399 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 12400 }
63b66e5b
CW
12401
12402 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 12403 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 12404 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
12405 err_printf(m, " Power: %s\n",
12406 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
12407 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12408 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12409 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12410 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12411 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12412 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12413 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12414 }
c4a1d9e4 12415}