]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: No panel fitter on 830M or non-mobile gen2/3 platforms
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
79e53945 56typedef struct {
0206e353 57 int min, max;
79e53945
JB
58} intel_range_t;
59
60typedef struct {
0206e353
AJ
61 int dot_limit;
62 int p2_slow, p2_fast;
79e53945
JB
63} intel_p2_t;
64
d4906093
ML
65typedef struct intel_limit intel_limit_t;
66struct intel_limit {
0206e353
AJ
67 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
d4906093 69};
79e53945 70
d2acd215
DV
71int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
021357ac
CW
81static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
8b99e68c
CW
84 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
021357ac
CW
89}
90
5d536e28 91static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 92 .dot = { .min = 25000, .max = 350000 },
9c333719 93 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 94 .n = { .min = 2, .max = 16 },
0206e353
AJ
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
102};
103
5d536e28
DV
104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
9c333719 106 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 107 .n = { .min = 2, .max = 16 },
5d536e28
DV
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
e4b36699 117static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 118 .dot = { .min = 25000, .max = 350000 },
9c333719 119 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 120 .n = { .min = 2, .max = 16 },
0206e353
AJ
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
e4b36699 128};
273e27ca 129
e4b36699 130static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
154};
155
273e27ca 156
e4b36699 157static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
044c7c41 169 },
e4b36699
KP
170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
044c7c41 196 },
e4b36699
KP
197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
044c7c41 210 },
e4b36699
KP
211};
212
f2b115e6 213static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 216 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
273e27ca 219 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
226};
227
f2b115e6 228static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
239};
240
273e27ca
EA
241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
b91ad0ec 246static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
257};
258
b91ad0ec 259static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
283};
284
273e27ca 285/* LVDS 100mhz refclk limits. */
b91ad0ec 286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
0206e353 294 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
0206e353 307 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
310};
311
dc730512 312static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 320 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 321 .n = { .min = 1, .max = 7 },
a0c4da24
JB
322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
b99ab663 324 .p1 = { .min = 2, .max = 3 },
5fdc9c49 325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
326};
327
6b4bf1c4
VS
328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
fb03ac01
VS
334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
336}
337
e0638cdf
PZ
338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
1b894b59
CW
353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
2c07245f 355{
b91ad0ec 356 struct drm_device *dev = crtc->dev;
2c07245f 357 const intel_limit_t *limit;
b91ad0ec
ZW
358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 360 if (intel_is_dual_link_lvds(dev)) {
1b894b59 361 if (refclk == 100000)
b91ad0ec
ZW
362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
1b894b59 366 if (refclk == 100000)
b91ad0ec
ZW
367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
c6bb3538 371 } else
b91ad0ec 372 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
373
374 return limit;
375}
376
044c7c41
ML
377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
044c7c41
ML
380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 383 if (intel_is_dual_link_lvds(dev))
e4b36699 384 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 385 else
e4b36699 386 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 389 limit = &intel_limits_g4x_hdmi;
044c7c41 390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 391 limit = &intel_limits_g4x_sdvo;
044c7c41 392 } else /* The option is for other outputs */
e4b36699 393 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
394
395 return limit;
396}
397
1b894b59 398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
bad720ff 403 if (HAS_PCH_SPLIT(dev))
1b894b59 404 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 405 else if (IS_G4X(dev)) {
044c7c41 406 limit = intel_g4x_limit(crtc);
f2b115e6 407 } else if (IS_PINEVIEW(dev)) {
2177832f 408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 409 limit = &intel_limits_pineview_lvds;
2177832f 410 else
f2b115e6 411 limit = &intel_limits_pineview_sdvo;
a0c4da24 412 } else if (IS_VALLEYVIEW(dev)) {
dc730512 413 limit = &intel_limits_vlv;
a6c45cf0
CW
414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 421 limit = &intel_limits_i8xx_lvds;
5d536e28 422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 423 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
424 else
425 limit = &intel_limits_i8xx_dac;
79e53945
JB
426 }
427 return limit;
428}
429
f2b115e6
AJ
430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 432{
2177832f
SL
433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
fb03ac01
VS
437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
439}
440
7429e9d4
DV
441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
ac58c3f0 446static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 447{
7429e9d4 448 clock->m = i9xx_dpll_compute_m(clock);
79e53945 449 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
fb03ac01
VS
452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
454}
455
7c04d1d9 456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
1b894b59
CW
462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
79e53945 465{
f01b7962
VS
466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
79e53945 468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 469 INTELPllInvalid("p1 out of range\n");
79e53945 470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 471 INTELPllInvalid("m2 out of range\n");
79e53945 472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 473 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
79e53945 486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 487 INTELPllInvalid("vco out of range\n");
79e53945
JB
488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 492 INTELPllInvalid("dot out of range\n");
79e53945
JB
493
494 return true;
495}
496
d4906093 497static bool
ee9300bb 498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
79e53945
JB
501{
502 struct drm_device *dev = crtc->dev;
79e53945 503 intel_clock_t clock;
79e53945
JB
504 int err = target;
505
a210b028 506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 507 /*
a210b028
DV
508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
79e53945 511 */
1974cad0 512 if (intel_is_dual_link_lvds(dev))
79e53945
JB
513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
0206e353 523 memset(best_clock, 0, sizeof(*best_clock));
79e53945 524
42158660
ZY
525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 529 if (clock.m2 >= clock.m1)
42158660
ZY
530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
535 int this_err;
536
ac58c3f0
DV
537 i9xx_clock(refclk, &clock);
538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
540 continue;
541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
558static bool
ee9300bb
DV
559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
79e53945
JB
562{
563 struct drm_device *dev = crtc->dev;
79e53945 564 intel_clock_t clock;
79e53945
JB
565 int err = target;
566
a210b028 567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 568 /*
a210b028
DV
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
79e53945 572 */
1974cad0 573 if (intel_is_dual_link_lvds(dev))
79e53945
JB
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
0206e353 584 memset(best_clock, 0, sizeof(*best_clock));
79e53945 585
42158660
ZY
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
594 int this_err;
595
ac58c3f0 596 pineview_clock(refclk, &clock);
1b894b59
CW
597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
79e53945 599 continue;
cec2f356
SP
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
79e53945
JB
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
d4906093 617static bool
ee9300bb
DV
618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
d4906093
ML
621{
622 struct drm_device *dev = crtc->dev;
d4906093
ML
623 intel_clock_t clock;
624 int max_n;
625 bool found;
6ba770dc
AJ
626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 631 if (intel_is_dual_link_lvds(dev))
d4906093
ML
632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
f77f13e2 644 /* based on hardware requirement, prefer smaller n to precision */
d4906093 645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 646 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
ac58c3f0 655 i9xx_clock(refclk, &clock);
1b894b59
CW
656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
d4906093 658 continue;
1b894b59
CW
659
660 this_err = abs(clock.dot - target);
d4906093
ML
661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
2c07245f
ZW
671 return found;
672}
673
a0c4da24 674static bool
ee9300bb
DV
675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
a0c4da24 678{
f01b7962 679 struct drm_device *dev = crtc->dev;
6b4bf1c4 680 intel_clock_t clock;
69e4f900 681 unsigned int bestppm = 1000000;
27e639bf
VS
682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 684 bool found = false;
a0c4da24 685
6b4bf1c4
VS
686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
689
690 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 695 clock.p = clock.p1 * clock.p2;
a0c4da24 696 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
698 unsigned int ppm, diff;
699
6b4bf1c4
VS
700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
702
703 vlv_clock(refclk, &clock);
43b0ac53 704
f01b7962
VS
705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
43b0ac53
VS
707 continue;
708
6b4bf1c4
VS
709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 713 bestppm = 0;
6b4bf1c4 714 *best_clock = clock;
49e497ef 715 found = true;
43b0ac53 716 }
6b4bf1c4 717
c686122c 718 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 719 bestppm = ppm;
6b4bf1c4 720 *best_clock = clock;
49e497ef 721 found = true;
a0c4da24
JB
722 }
723 }
724 }
725 }
726 }
a0c4da24 727
49e497ef 728 return found;
a0c4da24 729}
a4fc5ed6 730
20ddf665
VS
731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
241bfc38 738 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
241bfc38 745 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
746}
747
a5c961d1
PZ
748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
3b117c8f 754 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
755}
756
57e22f4a 757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
9d0498a2
JB
768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 777{
9d0498a2 778 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 779 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 780
57e22f4a
VS
781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
783 return;
784 }
785
300387c0
CW
786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
9d0498a2 802 /* Wait for vblank interrupt bit to set */
481b6af3
CW
803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
9d0498a2
JB
806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
fbf49ea2
VS
809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
ab7ad7f6
KP
828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
ab7ad7f6
KP
837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
58e10eb9 843 *
9d0498a2 844 */
58e10eb9 845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
ab7ad7f6
KP
850
851 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 852 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
853
854 /* Wait for the Pipe State to go off */
58e10eb9
CW
855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
284637d9 857 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 858 } else {
ab7ad7f6 859 /* Wait for the display line to settle */
fbf49ea2 860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 861 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 862 }
79e53945
JB
863}
864
b0ea7d37
DL
865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
c36346e3
DL
877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
b0ea7d37
DL
905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
b24e7179
JB
910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
55607e8a
DV
916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
b24e7179
JB
918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
b24e7179 930
23538ef1
JN
931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
55607e8a 949struct intel_shared_dpll *
e2b78267
DV
950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
951{
952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
a43f6e0f 954 if (crtc->config.shared_dpll < 0)
e2b78267
DV
955 return NULL;
956
a43f6e0f 957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
958}
959
040484af 960/* For ILK+ */
55607e8a
DV
961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
040484af 964{
040484af 965 bool cur_state;
5358901f 966 struct intel_dpll_hw_state hw_state;
040484af 967
9d82aa17
ED
968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
92b27b08 973 if (WARN (!pll,
46edb027 974 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 975 return;
ee7b9f93 976
5358901f 977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 978 WARN(cur_state != state,
5358901f
DV
979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
040484af 981}
040484af
JB
982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
ad80a810
PZ
989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
040484af 991
affa9354
PZ
992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
ad80a810 994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 995 val = I915_READ(reg);
ad80a810 996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
040484af
JB
1002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
d63fa0dc
PZ
1016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
bf507ef7 1036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1037 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1038 return;
1039
040484af
JB
1040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
55607e8a
DV
1045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
040484af
JB
1047{
1048 int reg;
1049 u32 val;
55607e8a 1050 bool cur_state;
040484af
JB
1051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
55607e8a
DV
1054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
040484af
JB
1058}
1059
ea0760cf
JB
1060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
0de3b485 1066 bool locked = true;
ea0760cf
JB
1067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1086 pipe_name(pipe));
ea0760cf
JB
1087}
1088
93ce0ba6
JN
1089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
b840d907
JB
1109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
b24e7179
JB
1111{
1112 int reg;
1113 u32 val;
63d7bbe9 1114 bool cur_state;
702e7a56
PZ
1115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
b24e7179 1117
8e636784
DV
1118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
b97186f0
PZ
1122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
63d7bbe9
JB
1131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1133 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1134}
1135
931872fc
CW
1136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
b24e7179
JB
1138{
1139 int reg;
1140 u32 val;
931872fc 1141 bool cur_state;
b24e7179
JB
1142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
931872fc
CW
1145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1149}
1150
931872fc
CW
1151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
b24e7179
JB
1154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
653e1026 1157 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
653e1026
VS
1162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
19ec1358 1169 return;
28c05794 1170 }
19ec1358 1171
b24e7179 1172 /* Need to check both planes against the pipe */
08e2a7de 1173 for_each_pipe(i) {
b24e7179
JB
1174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
b24e7179
JB
1181 }
1182}
1183
19332d7a
JB
1184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
20674eef 1187 struct drm_device *dev = dev_priv->dev;
19332d7a
JB
1188 int reg, i;
1189 u32 val;
1190
20674eef
VS
1191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
19332d7a 1201 val = I915_READ(reg);
20674eef 1202 WARN((val & SPRITE_ENABLE),
06da8da2 1203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
19332d7a 1207 val = I915_READ(reg);
20674eef 1208 WARN((val & DVS_ENABLE),
06da8da2 1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1210 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1211 }
1212}
1213
89eff4be 1214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1215{
1216 u32 val;
1217 bool enabled;
1218
89eff4be 1219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1220
92f2584a
JB
1221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
ab9412ba
DV
1227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
92f2584a
JB
1229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
ab9412ba 1234 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
92f2584a
JB
1240}
1241
4e634389
KP
1242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
1519b995
KP
1260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
dc0fa718 1263 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1268 return false;
1269 } else {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
291906f1 1307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1308 enum pipe pipe, int reg, u32 port_sel)
291906f1 1309{
47a05eca 1310 u32 val = I915_READ(reg);
4e634389 1311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1313 reg, pipe_name(pipe));
de9a35ab 1314
75c5da27
DV
1315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
de9a35ab 1317 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
47a05eca 1323 u32 val = I915_READ(reg);
b70ad586 1324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1326 reg, pipe_name(pipe));
de9a35ab 1327
dc0fa718 1328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1329 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1330 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
291906f1 1338
f0575e92
KP
1339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
b70ad586 1345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1346 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1347 pipe_name(pipe));
291906f1
JB
1348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
b70ad586 1351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1353 pipe_name(pipe));
291906f1 1354
e2debe91
PZ
1355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1358}
1359
40e9cf64
JB
1360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
e4607fcf 1367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
e5cbfbfb
ID
1377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
404faabc 1381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1382 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
40e9cf64
JB
1385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
426115cf 1398static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1399{
426115cf
DV
1400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1404
426115cf 1405 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1406
1407 /* No really, not for ILK+ */
1408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1412 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1413
426115cf
DV
1414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1423
1424 /* We do this three times for luck */
426115cf 1425 I915_WRITE(reg, dpll);
87442f73
DV
1426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
66e3d5c0 1436static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1437{
66e3d5c0
DV
1438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1442
66e3d5c0 1443 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1444
63d7bbe9 1445 /* No really, not for ILK+ */
87442f73 1446 BUG_ON(dev_priv->info->gen >= 5);
63d7bbe9
JB
1447
1448 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1451
66e3d5c0
DV
1452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
63d7bbe9
JB
1469
1470 /* We do this three times for luck */
66e3d5c0 1471 I915_WRITE(reg, dpll);
63d7bbe9
JB
1472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
50b44a44 1483 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
50b44a44 1491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1492{
63d7bbe9
JB
1493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
50b44a44
DV
1500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1502}
1503
f6071166
JB
1504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
e5cbfbfb
ID
1511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
f6071166 1515 if (pipe == PIPE_B)
e5cbfbfb 1516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
e4607fcf
CML
1521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
89b667f8
JB
1523{
1524 u32 port_mask;
1525
e4607fcf
CML
1526 switch (dport->port) {
1527 case PORT_B:
89b667f8 1528 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1529 break;
1530 case PORT_C:
89b667f8 1531 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1532 break;
1533 default:
1534 BUG();
1535 }
89b667f8
JB
1536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1539 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1540}
1541
92f2584a 1542/**
e72f9fbf 1543 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
e2b78267 1550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1551{
e2b78267
DV
1552 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1553 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1554
48da64a8 1555 /* PCH PLLs only available on ILK, SNB and IVB */
92f2584a 1556 BUG_ON(dev_priv->info->gen < 5);
87a875bb 1557 if (WARN_ON(pll == NULL))
48da64a8
CW
1558 return;
1559
1560 if (WARN_ON(pll->refcount == 0))
1561 return;
ee7b9f93 1562
46edb027
DV
1563 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1564 pll->name, pll->active, pll->on,
e2b78267 1565 crtc->base.base.id);
92f2584a 1566
cdbd2316
DV
1567 if (pll->active++) {
1568 WARN_ON(!pll->on);
e9d6944e 1569 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1570 return;
1571 }
f4a091c7 1572 WARN_ON(pll->on);
ee7b9f93 1573
46edb027 1574 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1575 pll->enable(dev_priv, pll);
ee7b9f93 1576 pll->on = true;
92f2584a
JB
1577}
1578
e2b78267 1579static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1580{
e2b78267
DV
1581 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1582 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1583
92f2584a
JB
1584 /* PCH only available on ILK+ */
1585 BUG_ON(dev_priv->info->gen < 5);
87a875bb 1586 if (WARN_ON(pll == NULL))
ee7b9f93 1587 return;
92f2584a 1588
48da64a8
CW
1589 if (WARN_ON(pll->refcount == 0))
1590 return;
7a419866 1591
46edb027
DV
1592 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1593 pll->name, pll->active, pll->on,
e2b78267 1594 crtc->base.base.id);
7a419866 1595
48da64a8 1596 if (WARN_ON(pll->active == 0)) {
e9d6944e 1597 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1598 return;
1599 }
1600
e9d6944e 1601 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1602 WARN_ON(!pll->on);
cdbd2316 1603 if (--pll->active)
7a419866 1604 return;
ee7b9f93 1605
46edb027 1606 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1607 pll->disable(dev_priv, pll);
ee7b9f93 1608 pll->on = false;
92f2584a
JB
1609}
1610
b8a4f404
PZ
1611static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1612 enum pipe pipe)
040484af 1613{
23670b32 1614 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1615 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1617 uint32_t reg, val, pipeconf_val;
040484af
JB
1618
1619 /* PCH only available on ILK+ */
1620 BUG_ON(dev_priv->info->gen < 5);
1621
1622 /* Make sure PCH DPLL is enabled */
e72f9fbf 1623 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1624 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1625
1626 /* FDI must be feeding us bits for PCH ports */
1627 assert_fdi_tx_enabled(dev_priv, pipe);
1628 assert_fdi_rx_enabled(dev_priv, pipe);
1629
23670b32
DV
1630 if (HAS_PCH_CPT(dev)) {
1631 /* Workaround: Set the timing override bit before enabling the
1632 * pch transcoder. */
1633 reg = TRANS_CHICKEN2(pipe);
1634 val = I915_READ(reg);
1635 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1636 I915_WRITE(reg, val);
59c859d6 1637 }
23670b32 1638
ab9412ba 1639 reg = PCH_TRANSCONF(pipe);
040484af 1640 val = I915_READ(reg);
5f7f726d 1641 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1642
1643 if (HAS_PCH_IBX(dev_priv->dev)) {
1644 /*
1645 * make the BPC in transcoder be consistent with
1646 * that in pipeconf reg.
1647 */
dfd07d72
DV
1648 val &= ~PIPECONF_BPC_MASK;
1649 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1650 }
5f7f726d
PZ
1651
1652 val &= ~TRANS_INTERLACE_MASK;
1653 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1654 if (HAS_PCH_IBX(dev_priv->dev) &&
1655 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1656 val |= TRANS_LEGACY_INTERLACED_ILK;
1657 else
1658 val |= TRANS_INTERLACED;
5f7f726d
PZ
1659 else
1660 val |= TRANS_PROGRESSIVE;
1661
040484af
JB
1662 I915_WRITE(reg, val | TRANS_ENABLE);
1663 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1664 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1665}
1666
8fb033d7 1667static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1668 enum transcoder cpu_transcoder)
040484af 1669{
8fb033d7 1670 u32 val, pipeconf_val;
8fb033d7
PZ
1671
1672 /* PCH only available on ILK+ */
1673 BUG_ON(dev_priv->info->gen < 5);
1674
8fb033d7 1675 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1676 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1677 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1678
223a6fdf
PZ
1679 /* Workaround: set timing override bit. */
1680 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1681 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1682 I915_WRITE(_TRANSA_CHICKEN2, val);
1683
25f3ef11 1684 val = TRANS_ENABLE;
937bb610 1685 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1686
9a76b1c6
PZ
1687 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1688 PIPECONF_INTERLACED_ILK)
a35f2679 1689 val |= TRANS_INTERLACED;
8fb033d7
PZ
1690 else
1691 val |= TRANS_PROGRESSIVE;
1692
ab9412ba
DV
1693 I915_WRITE(LPT_TRANSCONF, val);
1694 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1695 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1696}
1697
b8a4f404
PZ
1698static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1699 enum pipe pipe)
040484af 1700{
23670b32
DV
1701 struct drm_device *dev = dev_priv->dev;
1702 uint32_t reg, val;
040484af
JB
1703
1704 /* FDI relies on the transcoder */
1705 assert_fdi_tx_disabled(dev_priv, pipe);
1706 assert_fdi_rx_disabled(dev_priv, pipe);
1707
291906f1
JB
1708 /* Ports must be off as well */
1709 assert_pch_ports_disabled(dev_priv, pipe);
1710
ab9412ba 1711 reg = PCH_TRANSCONF(pipe);
040484af
JB
1712 val = I915_READ(reg);
1713 val &= ~TRANS_ENABLE;
1714 I915_WRITE(reg, val);
1715 /* wait for PCH transcoder off, transcoder state */
1716 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1717 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1718
1719 if (!HAS_PCH_IBX(dev)) {
1720 /* Workaround: Clear the timing override chicken bit again. */
1721 reg = TRANS_CHICKEN2(pipe);
1722 val = I915_READ(reg);
1723 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1724 I915_WRITE(reg, val);
1725 }
040484af
JB
1726}
1727
ab4d966c 1728static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1729{
8fb033d7
PZ
1730 u32 val;
1731
ab9412ba 1732 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1733 val &= ~TRANS_ENABLE;
ab9412ba 1734 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1735 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1736 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1737 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1738
1739 /* Workaround: clear timing override bit. */
1740 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1741 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1742 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1743}
1744
b24e7179 1745/**
309cfea8 1746 * intel_enable_pipe - enable a pipe, asserting requirements
b24e7179
JB
1747 * @dev_priv: i915 private structure
1748 * @pipe: pipe to enable
040484af 1749 * @pch_port: on ILK+, is this pipe driving a PCH port or not
b24e7179
JB
1750 *
1751 * Enable @pipe, making sure that various hardware specific requirements
1752 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1753 *
1754 * @pipe should be %PIPE_A or %PIPE_B.
1755 *
1756 * Will wait until the pipe is actually running (i.e. first vblank) before
1757 * returning.
1758 */
040484af 1759static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
23538ef1 1760 bool pch_port, bool dsi)
b24e7179 1761{
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
23538ef1
JN
1783 if (dsi)
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af
JB
1787 else {
1788 if (pch_port) {
1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
00d70b15
CW
1799 if (val & PIPECONF_ENABLE)
1800 return;
1801
1802 I915_WRITE(reg, val | PIPECONF_ENABLE);
b24e7179
JB
1803 intel_wait_for_vblank(dev_priv->dev, pipe);
1804}
1805
1806/**
309cfea8 1807 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1808 * @dev_priv: i915 private structure
1809 * @pipe: pipe to disable
1810 *
1811 * Disable @pipe, making sure that various hardware specific requirements
1812 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1813 *
1814 * @pipe should be %PIPE_A or %PIPE_B.
1815 *
1816 * Will wait until the pipe has shut down before returning.
1817 */
1818static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
1820{
702e7a56
PZ
1821 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1822 pipe);
b24e7179
JB
1823 int reg;
1824 u32 val;
1825
1826 /*
1827 * Make sure planes won't keep trying to pump pixels to us,
1828 * or we might hang the display.
1829 */
1830 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1831 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1832 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1833
1834 /* Don't disable pipe A or pipe A PLLs if needed */
1835 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1836 return;
1837
702e7a56 1838 reg = PIPECONF(cpu_transcoder);
b24e7179 1839 val = I915_READ(reg);
00d70b15
CW
1840 if ((val & PIPECONF_ENABLE) == 0)
1841 return;
1842
1843 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1844 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1845}
1846
d74362c9
KP
1847/*
1848 * Plane regs are double buffered, going from enabled->disabled needs a
1849 * trigger in order to latch. The display address reg provides this.
1850 */
1dba99f4
VS
1851void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1852 enum plane plane)
d74362c9 1853{
1dba99f4
VS
1854 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1855
1856 I915_WRITE(reg, I915_READ(reg));
1857 POSTING_READ(reg);
d74362c9
KP
1858}
1859
b24e7179 1860/**
d1de00ef 1861 * intel_enable_primary_plane - enable the primary plane on a given pipe
b24e7179
JB
1862 * @dev_priv: i915 private structure
1863 * @plane: plane to enable
1864 * @pipe: pipe being fed
1865 *
1866 * Enable @plane on @pipe, making sure that @pipe is running first.
1867 */
d1de00ef
VS
1868static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1869 enum plane plane, enum pipe pipe)
b24e7179 1870{
939c2fe8
VS
1871 struct intel_crtc *intel_crtc =
1872 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1873 int reg;
1874 u32 val;
1875
1876 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1877 assert_pipe_enabled(dev_priv, pipe);
1878
4c445e0e 1879 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1880
4c445e0e 1881 intel_crtc->primary_enabled = true;
939c2fe8 1882
b24e7179
JB
1883 reg = DSPCNTR(plane);
1884 val = I915_READ(reg);
00d70b15
CW
1885 if (val & DISPLAY_PLANE_ENABLE)
1886 return;
1887
1888 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1889 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1890 intel_wait_for_vblank(dev_priv->dev, pipe);
1891}
1892
b24e7179 1893/**
d1de00ef 1894 * intel_disable_primary_plane - disable the primary plane
b24e7179
JB
1895 * @dev_priv: i915 private structure
1896 * @plane: plane to disable
1897 * @pipe: pipe consuming the data
1898 *
1899 * Disable @plane; should be an independent operation.
1900 */
d1de00ef
VS
1901static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1902 enum plane plane, enum pipe pipe)
b24e7179 1903{
939c2fe8
VS
1904 struct intel_crtc *intel_crtc =
1905 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1906 int reg;
1907 u32 val;
1908
4c445e0e 1909 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1910
4c445e0e 1911 intel_crtc->primary_enabled = false;
939c2fe8 1912
b24e7179
JB
1913 reg = DSPCNTR(plane);
1914 val = I915_READ(reg);
00d70b15
CW
1915 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1916 return;
1917
1918 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1919 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1920 intel_wait_for_vblank(dev_priv->dev, pipe);
1921}
1922
693db184
CW
1923static bool need_vtd_wa(struct drm_device *dev)
1924{
1925#ifdef CONFIG_INTEL_IOMMU
1926 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1927 return true;
1928#endif
1929 return false;
1930}
1931
127bd2ac 1932int
48b956c5 1933intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1934 struct drm_i915_gem_object *obj,
919926ae 1935 struct intel_ring_buffer *pipelined)
6b95a207 1936{
ce453d81 1937 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1938 u32 alignment;
1939 int ret;
1940
05394f39 1941 switch (obj->tiling_mode) {
6b95a207 1942 case I915_TILING_NONE:
534843da
CW
1943 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1944 alignment = 128 * 1024;
a6c45cf0 1945 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1946 alignment = 4 * 1024;
1947 else
1948 alignment = 64 * 1024;
6b95a207
KH
1949 break;
1950 case I915_TILING_X:
1951 /* pin() will align the object as required by fence */
1952 alignment = 0;
1953 break;
1954 case I915_TILING_Y:
80075d49 1955 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1956 return -EINVAL;
1957 default:
1958 BUG();
1959 }
1960
693db184
CW
1961 /* Note that the w/a also requires 64 PTE of padding following the
1962 * bo. We currently fill all unused PTE with the shadow page and so
1963 * we should always have valid PTE following the scanout preventing
1964 * the VT-d warning.
1965 */
1966 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1967 alignment = 256 * 1024;
1968
ce453d81 1969 dev_priv->mm.interruptible = false;
2da3b9b9 1970 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1971 if (ret)
ce453d81 1972 goto err_interruptible;
6b95a207
KH
1973
1974 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1975 * fence, whereas 965+ only requires a fence if using
1976 * framebuffer compression. For simplicity, we always install
1977 * a fence as the cost is not that onerous.
1978 */
06d98131 1979 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
1980 if (ret)
1981 goto err_unpin;
1690e1eb 1982
9a5a53b3 1983 i915_gem_object_pin_fence(obj);
6b95a207 1984
ce453d81 1985 dev_priv->mm.interruptible = true;
6b95a207 1986 return 0;
48b956c5
CW
1987
1988err_unpin:
cc98b413 1989 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
1990err_interruptible:
1991 dev_priv->mm.interruptible = true;
48b956c5 1992 return ret;
6b95a207
KH
1993}
1994
1690e1eb
CW
1995void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1996{
1997 i915_gem_object_unpin_fence(obj);
cc98b413 1998 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
1999}
2000
c2c75131
DV
2001/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2002 * is assumed to be a power-of-two. */
bc752862
CW
2003unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2004 unsigned int tiling_mode,
2005 unsigned int cpp,
2006 unsigned int pitch)
c2c75131 2007{
bc752862
CW
2008 if (tiling_mode != I915_TILING_NONE) {
2009 unsigned int tile_rows, tiles;
c2c75131 2010
bc752862
CW
2011 tile_rows = *y / 8;
2012 *y %= 8;
c2c75131 2013
bc752862
CW
2014 tiles = *x / (512/cpp);
2015 *x %= 512/cpp;
2016
2017 return tile_rows * pitch * 8 + tiles * 4096;
2018 } else {
2019 unsigned int offset;
2020
2021 offset = *y * pitch + *x * cpp;
2022 *y = 0;
2023 *x = (offset & 4095) / cpp;
2024 return offset & -4096;
2025 }
c2c75131
DV
2026}
2027
17638cd6
JB
2028static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2029 int x, int y)
81255565
JB
2030{
2031 struct drm_device *dev = crtc->dev;
2032 struct drm_i915_private *dev_priv = dev->dev_private;
2033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2034 struct intel_framebuffer *intel_fb;
05394f39 2035 struct drm_i915_gem_object *obj;
81255565 2036 int plane = intel_crtc->plane;
e506a0c6 2037 unsigned long linear_offset;
81255565 2038 u32 dspcntr;
5eddb70b 2039 u32 reg;
81255565
JB
2040
2041 switch (plane) {
2042 case 0:
2043 case 1:
2044 break;
2045 default:
84f44ce7 2046 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2047 return -EINVAL;
2048 }
2049
2050 intel_fb = to_intel_framebuffer(fb);
2051 obj = intel_fb->obj;
81255565 2052
5eddb70b
CW
2053 reg = DSPCNTR(plane);
2054 dspcntr = I915_READ(reg);
81255565
JB
2055 /* Mask out pixel format bits in case we change it */
2056 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2057 switch (fb->pixel_format) {
2058 case DRM_FORMAT_C8:
81255565
JB
2059 dspcntr |= DISPPLANE_8BPP;
2060 break;
57779d06
VS
2061 case DRM_FORMAT_XRGB1555:
2062 case DRM_FORMAT_ARGB1555:
2063 dspcntr |= DISPPLANE_BGRX555;
81255565 2064 break;
57779d06
VS
2065 case DRM_FORMAT_RGB565:
2066 dspcntr |= DISPPLANE_BGRX565;
2067 break;
2068 case DRM_FORMAT_XRGB8888:
2069 case DRM_FORMAT_ARGB8888:
2070 dspcntr |= DISPPLANE_BGRX888;
2071 break;
2072 case DRM_FORMAT_XBGR8888:
2073 case DRM_FORMAT_ABGR8888:
2074 dspcntr |= DISPPLANE_RGBX888;
2075 break;
2076 case DRM_FORMAT_XRGB2101010:
2077 case DRM_FORMAT_ARGB2101010:
2078 dspcntr |= DISPPLANE_BGRX101010;
2079 break;
2080 case DRM_FORMAT_XBGR2101010:
2081 case DRM_FORMAT_ABGR2101010:
2082 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2083 break;
2084 default:
baba133a 2085 BUG();
81255565 2086 }
57779d06 2087
a6c45cf0 2088 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2089 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2090 dspcntr |= DISPPLANE_TILED;
2091 else
2092 dspcntr &= ~DISPPLANE_TILED;
2093 }
2094
de1aa629
VS
2095 if (IS_G4X(dev))
2096 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2097
5eddb70b 2098 I915_WRITE(reg, dspcntr);
81255565 2099
e506a0c6 2100 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2101
c2c75131
DV
2102 if (INTEL_INFO(dev)->gen >= 4) {
2103 intel_crtc->dspaddr_offset =
bc752862
CW
2104 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2105 fb->bits_per_pixel / 8,
2106 fb->pitches[0]);
c2c75131
DV
2107 linear_offset -= intel_crtc->dspaddr_offset;
2108 } else {
e506a0c6 2109 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2110 }
e506a0c6 2111
f343c5f6
BW
2112 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2113 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2114 fb->pitches[0]);
01f2c773 2115 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2116 if (INTEL_INFO(dev)->gen >= 4) {
c2c75131 2117 I915_MODIFY_DISPBASE(DSPSURF(plane),
f343c5f6 2118 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2119 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2120 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2121 } else
f343c5f6 2122 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2123 POSTING_READ(reg);
81255565 2124
17638cd6
JB
2125 return 0;
2126}
2127
2128static int ironlake_update_plane(struct drm_crtc *crtc,
2129 struct drm_framebuffer *fb, int x, int y)
2130{
2131 struct drm_device *dev = crtc->dev;
2132 struct drm_i915_private *dev_priv = dev->dev_private;
2133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2134 struct intel_framebuffer *intel_fb;
2135 struct drm_i915_gem_object *obj;
2136 int plane = intel_crtc->plane;
e506a0c6 2137 unsigned long linear_offset;
17638cd6
JB
2138 u32 dspcntr;
2139 u32 reg;
2140
2141 switch (plane) {
2142 case 0:
2143 case 1:
27f8227b 2144 case 2:
17638cd6
JB
2145 break;
2146 default:
84f44ce7 2147 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2148 return -EINVAL;
2149 }
2150
2151 intel_fb = to_intel_framebuffer(fb);
2152 obj = intel_fb->obj;
2153
2154 reg = DSPCNTR(plane);
2155 dspcntr = I915_READ(reg);
2156 /* Mask out pixel format bits in case we change it */
2157 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2158 switch (fb->pixel_format) {
2159 case DRM_FORMAT_C8:
17638cd6
JB
2160 dspcntr |= DISPPLANE_8BPP;
2161 break;
57779d06
VS
2162 case DRM_FORMAT_RGB565:
2163 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2164 break;
57779d06
VS
2165 case DRM_FORMAT_XRGB8888:
2166 case DRM_FORMAT_ARGB8888:
2167 dspcntr |= DISPPLANE_BGRX888;
2168 break;
2169 case DRM_FORMAT_XBGR8888:
2170 case DRM_FORMAT_ABGR8888:
2171 dspcntr |= DISPPLANE_RGBX888;
2172 break;
2173 case DRM_FORMAT_XRGB2101010:
2174 case DRM_FORMAT_ARGB2101010:
2175 dspcntr |= DISPPLANE_BGRX101010;
2176 break;
2177 case DRM_FORMAT_XBGR2101010:
2178 case DRM_FORMAT_ABGR2101010:
2179 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2180 break;
2181 default:
baba133a 2182 BUG();
17638cd6
JB
2183 }
2184
2185 if (obj->tiling_mode != I915_TILING_NONE)
2186 dspcntr |= DISPPLANE_TILED;
2187 else
2188 dspcntr &= ~DISPPLANE_TILED;
2189
b42c6009 2190 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2191 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2192 else
2193 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2194
2195 I915_WRITE(reg, dspcntr);
2196
e506a0c6 2197 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2198 intel_crtc->dspaddr_offset =
bc752862
CW
2199 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2200 fb->bits_per_pixel / 8,
2201 fb->pitches[0]);
c2c75131 2202 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2203
f343c5f6
BW
2204 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2205 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2206 fb->pitches[0]);
01f2c773 2207 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
c2c75131 2208 I915_MODIFY_DISPBASE(DSPSURF(plane),
f343c5f6 2209 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2210 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2211 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2212 } else {
2213 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2214 I915_WRITE(DSPLINOFF(plane), linear_offset);
2215 }
17638cd6
JB
2216 POSTING_READ(reg);
2217
2218 return 0;
2219}
2220
2221/* Assume fb object is pinned & idle & fenced and just update base pointers */
2222static int
2223intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2224 int x, int y, enum mode_set_atomic state)
2225{
2226 struct drm_device *dev = crtc->dev;
2227 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2228
6b8e6ed0
CW
2229 if (dev_priv->display.disable_fbc)
2230 dev_priv->display.disable_fbc(dev);
3dec0095 2231 intel_increase_pllclock(crtc);
81255565 2232
6b8e6ed0 2233 return dev_priv->display.update_plane(crtc, fb, x, y);
81255565
JB
2234}
2235
96a02917
VS
2236void intel_display_handle_reset(struct drm_device *dev)
2237{
2238 struct drm_i915_private *dev_priv = dev->dev_private;
2239 struct drm_crtc *crtc;
2240
2241 /*
2242 * Flips in the rings have been nuked by the reset,
2243 * so complete all pending flips so that user space
2244 * will get its events and not get stuck.
2245 *
2246 * Also update the base address of all primary
2247 * planes to the the last fb to make sure we're
2248 * showing the correct fb after a reset.
2249 *
2250 * Need to make two loops over the crtcs so that we
2251 * don't try to grab a crtc mutex before the
2252 * pending_flip_queue really got woken up.
2253 */
2254
2255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2257 enum plane plane = intel_crtc->plane;
2258
2259 intel_prepare_page_flip(dev, plane);
2260 intel_finish_page_flip_plane(dev, plane);
2261 }
2262
2263 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2265
2266 mutex_lock(&crtc->mutex);
947fdaad
CW
2267 /*
2268 * FIXME: Once we have proper support for primary planes (and
2269 * disabling them without disabling the entire crtc) allow again
2270 * a NULL crtc->fb.
2271 */
2272 if (intel_crtc->active && crtc->fb)
96a02917
VS
2273 dev_priv->display.update_plane(crtc, crtc->fb,
2274 crtc->x, crtc->y);
2275 mutex_unlock(&crtc->mutex);
2276 }
2277}
2278
14667a4b
CW
2279static int
2280intel_finish_fb(struct drm_framebuffer *old_fb)
2281{
2282 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2283 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2284 bool was_interruptible = dev_priv->mm.interruptible;
2285 int ret;
2286
14667a4b
CW
2287 /* Big Hammer, we also need to ensure that any pending
2288 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2289 * current scanout is retired before unpinning the old
2290 * framebuffer.
2291 *
2292 * This should only fail upon a hung GPU, in which case we
2293 * can safely continue.
2294 */
2295 dev_priv->mm.interruptible = false;
2296 ret = i915_gem_object_finish_gpu(obj);
2297 dev_priv->mm.interruptible = was_interruptible;
2298
2299 return ret;
2300}
2301
198598d0
VS
2302static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2303{
2304 struct drm_device *dev = crtc->dev;
2305 struct drm_i915_master_private *master_priv;
2306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2307
2308 if (!dev->primary->master)
2309 return;
2310
2311 master_priv = dev->primary->master->driver_priv;
2312 if (!master_priv->sarea_priv)
2313 return;
2314
2315 switch (intel_crtc->pipe) {
2316 case 0:
2317 master_priv->sarea_priv->pipeA_x = x;
2318 master_priv->sarea_priv->pipeA_y = y;
2319 break;
2320 case 1:
2321 master_priv->sarea_priv->pipeB_x = x;
2322 master_priv->sarea_priv->pipeB_y = y;
2323 break;
2324 default:
2325 break;
2326 }
2327}
2328
5c3b82e2 2329static int
3c4fdcfb 2330intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2331 struct drm_framebuffer *fb)
79e53945
JB
2332{
2333 struct drm_device *dev = crtc->dev;
6b8e6ed0 2334 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2336 struct drm_framebuffer *old_fb;
5c3b82e2 2337 int ret;
79e53945
JB
2338
2339 /* no fb bound */
94352cf9 2340 if (!fb) {
a5071c2f 2341 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2342 return 0;
2343 }
2344
7eb552ae 2345 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2346 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2347 plane_name(intel_crtc->plane),
2348 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2349 return -EINVAL;
79e53945
JB
2350 }
2351
5c3b82e2 2352 mutex_lock(&dev->struct_mutex);
265db958 2353 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2354 to_intel_framebuffer(fb)->obj,
919926ae 2355 NULL);
5c3b82e2
CW
2356 if (ret != 0) {
2357 mutex_unlock(&dev->struct_mutex);
a5071c2f 2358 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2359 return ret;
2360 }
79e53945 2361
bb2043de
DL
2362 /*
2363 * Update pipe size and adjust fitter if needed: the reason for this is
2364 * that in compute_mode_changes we check the native mode (not the pfit
2365 * mode) to see if we can flip rather than do a full mode set. In the
2366 * fastboot case, we'll flip, but if we don't update the pipesrc and
2367 * pfit state, we'll end up with a big fb scanned out into the wrong
2368 * sized surface.
2369 *
2370 * To fix this properly, we need to hoist the checks up into
2371 * compute_mode_changes (or above), check the actual pfit state and
2372 * whether the platform allows pfit disable with pipe active, and only
2373 * then update the pipesrc and pfit state, even on the flip path.
2374 */
4d6a3e63 2375 if (i915_fastboot) {
d7bf63f2
DL
2376 const struct drm_display_mode *adjusted_mode =
2377 &intel_crtc->config.adjusted_mode;
2378
4d6a3e63 2379 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2380 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2381 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2382 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2383 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2384 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2385 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2386 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2387 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2388 }
0637d60d
JB
2389 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2390 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2391 }
2392
94352cf9 2393 ret = dev_priv->display.update_plane(crtc, fb, x, y);
4e6cfefc 2394 if (ret) {
94352cf9 2395 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2396 mutex_unlock(&dev->struct_mutex);
a5071c2f 2397 DRM_ERROR("failed to update base address\n");
4e6cfefc 2398 return ret;
79e53945 2399 }
3c4fdcfb 2400
94352cf9
DV
2401 old_fb = crtc->fb;
2402 crtc->fb = fb;
6c4c86f5
DV
2403 crtc->x = x;
2404 crtc->y = y;
94352cf9 2405
b7f1de28 2406 if (old_fb) {
d7697eea
DV
2407 if (intel_crtc->active && old_fb != fb)
2408 intel_wait_for_vblank(dev, intel_crtc->pipe);
1690e1eb 2409 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2410 }
652c393a 2411
6b8e6ed0 2412 intel_update_fbc(dev);
4906557e 2413 intel_edp_psr_update(dev);
5c3b82e2 2414 mutex_unlock(&dev->struct_mutex);
79e53945 2415
198598d0 2416 intel_crtc_update_sarea_pos(crtc, x, y);
5c3b82e2
CW
2417
2418 return 0;
79e53945
JB
2419}
2420
5e84e1a4
ZW
2421static void intel_fdi_normal_train(struct drm_crtc *crtc)
2422{
2423 struct drm_device *dev = crtc->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2426 int pipe = intel_crtc->pipe;
2427 u32 reg, temp;
2428
2429 /* enable normal train */
2430 reg = FDI_TX_CTL(pipe);
2431 temp = I915_READ(reg);
61e499bf 2432 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2433 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2434 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2435 } else {
2436 temp &= ~FDI_LINK_TRAIN_NONE;
2437 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2438 }
5e84e1a4
ZW
2439 I915_WRITE(reg, temp);
2440
2441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
2443 if (HAS_PCH_CPT(dev)) {
2444 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2445 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2446 } else {
2447 temp &= ~FDI_LINK_TRAIN_NONE;
2448 temp |= FDI_LINK_TRAIN_NONE;
2449 }
2450 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2451
2452 /* wait one idle pattern time */
2453 POSTING_READ(reg);
2454 udelay(1000);
357555c0
JB
2455
2456 /* IVB wants error correction enabled */
2457 if (IS_IVYBRIDGE(dev))
2458 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2459 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2460}
2461
1fbc0d78 2462static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2463{
1fbc0d78
DV
2464 return crtc->base.enabled && crtc->active &&
2465 crtc->config.has_pch_encoder;
1e833f40
DV
2466}
2467
01a415fd
DV
2468static void ivb_modeset_global_resources(struct drm_device *dev)
2469{
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *pipe_B_crtc =
2472 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2473 struct intel_crtc *pipe_C_crtc =
2474 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2475 uint32_t temp;
2476
1e833f40
DV
2477 /*
2478 * When everything is off disable fdi C so that we could enable fdi B
2479 * with all lanes. Note that we don't care about enabled pipes without
2480 * an enabled pch encoder.
2481 */
2482 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2483 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2484 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2485 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2486
2487 temp = I915_READ(SOUTH_CHICKEN1);
2488 temp &= ~FDI_BC_BIFURCATION_SELECT;
2489 DRM_DEBUG_KMS("disabling fdi C rx\n");
2490 I915_WRITE(SOUTH_CHICKEN1, temp);
2491 }
2492}
2493
8db9d77b
ZW
2494/* The FDI link training functions for ILK/Ibexpeak. */
2495static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2496{
2497 struct drm_device *dev = crtc->dev;
2498 struct drm_i915_private *dev_priv = dev->dev_private;
2499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2500 int pipe = intel_crtc->pipe;
0fc932b8 2501 int plane = intel_crtc->plane;
5eddb70b 2502 u32 reg, temp, tries;
8db9d77b 2503
0fc932b8
JB
2504 /* FDI needs bits from pipe & plane first */
2505 assert_pipe_enabled(dev_priv, pipe);
2506 assert_plane_enabled(dev_priv, plane);
2507
e1a44743
AJ
2508 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2509 for train result */
5eddb70b
CW
2510 reg = FDI_RX_IMR(pipe);
2511 temp = I915_READ(reg);
e1a44743
AJ
2512 temp &= ~FDI_RX_SYMBOL_LOCK;
2513 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2514 I915_WRITE(reg, temp);
2515 I915_READ(reg);
e1a44743
AJ
2516 udelay(150);
2517
8db9d77b 2518 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2519 reg = FDI_TX_CTL(pipe);
2520 temp = I915_READ(reg);
627eb5a3
DV
2521 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2522 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2523 temp &= ~FDI_LINK_TRAIN_NONE;
2524 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2525 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2526
5eddb70b
CW
2527 reg = FDI_RX_CTL(pipe);
2528 temp = I915_READ(reg);
8db9d77b
ZW
2529 temp &= ~FDI_LINK_TRAIN_NONE;
2530 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2531 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2532
2533 POSTING_READ(reg);
8db9d77b
ZW
2534 udelay(150);
2535
5b2adf89 2536 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2537 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2538 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2539 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2540
5eddb70b 2541 reg = FDI_RX_IIR(pipe);
e1a44743 2542 for (tries = 0; tries < 5; tries++) {
5eddb70b 2543 temp = I915_READ(reg);
8db9d77b
ZW
2544 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2545
2546 if ((temp & FDI_RX_BIT_LOCK)) {
2547 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2548 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2549 break;
2550 }
8db9d77b 2551 }
e1a44743 2552 if (tries == 5)
5eddb70b 2553 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2554
2555 /* Train 2 */
5eddb70b
CW
2556 reg = FDI_TX_CTL(pipe);
2557 temp = I915_READ(reg);
8db9d77b
ZW
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2560 I915_WRITE(reg, temp);
8db9d77b 2561
5eddb70b
CW
2562 reg = FDI_RX_CTL(pipe);
2563 temp = I915_READ(reg);
8db9d77b
ZW
2564 temp &= ~FDI_LINK_TRAIN_NONE;
2565 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2566 I915_WRITE(reg, temp);
8db9d77b 2567
5eddb70b
CW
2568 POSTING_READ(reg);
2569 udelay(150);
8db9d77b 2570
5eddb70b 2571 reg = FDI_RX_IIR(pipe);
e1a44743 2572 for (tries = 0; tries < 5; tries++) {
5eddb70b 2573 temp = I915_READ(reg);
8db9d77b
ZW
2574 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2575
2576 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2577 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2578 DRM_DEBUG_KMS("FDI train 2 done.\n");
2579 break;
2580 }
8db9d77b 2581 }
e1a44743 2582 if (tries == 5)
5eddb70b 2583 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2584
2585 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2586
8db9d77b
ZW
2587}
2588
0206e353 2589static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2590 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2591 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2592 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2593 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2594};
2595
2596/* The FDI link training functions for SNB/Cougarpoint. */
2597static void gen6_fdi_link_train(struct drm_crtc *crtc)
2598{
2599 struct drm_device *dev = crtc->dev;
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2602 int pipe = intel_crtc->pipe;
fa37d39e 2603 u32 reg, temp, i, retry;
8db9d77b 2604
e1a44743
AJ
2605 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2606 for train result */
5eddb70b
CW
2607 reg = FDI_RX_IMR(pipe);
2608 temp = I915_READ(reg);
e1a44743
AJ
2609 temp &= ~FDI_RX_SYMBOL_LOCK;
2610 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
e1a44743
AJ
2614 udelay(150);
2615
8db9d77b 2616 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2617 reg = FDI_TX_CTL(pipe);
2618 temp = I915_READ(reg);
627eb5a3
DV
2619 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2620 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2621 temp &= ~FDI_LINK_TRAIN_NONE;
2622 temp |= FDI_LINK_TRAIN_PATTERN_1;
2623 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2624 /* SNB-B */
2625 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2626 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2627
d74cf324
DV
2628 I915_WRITE(FDI_RX_MISC(pipe),
2629 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2630
5eddb70b
CW
2631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
8db9d77b
ZW
2633 if (HAS_PCH_CPT(dev)) {
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2636 } else {
2637 temp &= ~FDI_LINK_TRAIN_NONE;
2638 temp |= FDI_LINK_TRAIN_PATTERN_1;
2639 }
5eddb70b
CW
2640 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2641
2642 POSTING_READ(reg);
8db9d77b
ZW
2643 udelay(150);
2644
0206e353 2645 for (i = 0; i < 4; i++) {
5eddb70b
CW
2646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
8db9d77b
ZW
2648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2650 I915_WRITE(reg, temp);
2651
2652 POSTING_READ(reg);
8db9d77b
ZW
2653 udelay(500);
2654
fa37d39e
SP
2655 for (retry = 0; retry < 5; retry++) {
2656 reg = FDI_RX_IIR(pipe);
2657 temp = I915_READ(reg);
2658 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2659 if (temp & FDI_RX_BIT_LOCK) {
2660 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2661 DRM_DEBUG_KMS("FDI train 1 done.\n");
2662 break;
2663 }
2664 udelay(50);
8db9d77b 2665 }
fa37d39e
SP
2666 if (retry < 5)
2667 break;
8db9d77b
ZW
2668 }
2669 if (i == 4)
5eddb70b 2670 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2671
2672 /* Train 2 */
5eddb70b
CW
2673 reg = FDI_TX_CTL(pipe);
2674 temp = I915_READ(reg);
8db9d77b
ZW
2675 temp &= ~FDI_LINK_TRAIN_NONE;
2676 temp |= FDI_LINK_TRAIN_PATTERN_2;
2677 if (IS_GEN6(dev)) {
2678 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2679 /* SNB-B */
2680 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2681 }
5eddb70b 2682 I915_WRITE(reg, temp);
8db9d77b 2683
5eddb70b
CW
2684 reg = FDI_RX_CTL(pipe);
2685 temp = I915_READ(reg);
8db9d77b
ZW
2686 if (HAS_PCH_CPT(dev)) {
2687 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2688 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2689 } else {
2690 temp &= ~FDI_LINK_TRAIN_NONE;
2691 temp |= FDI_LINK_TRAIN_PATTERN_2;
2692 }
5eddb70b
CW
2693 I915_WRITE(reg, temp);
2694
2695 POSTING_READ(reg);
8db9d77b
ZW
2696 udelay(150);
2697
0206e353 2698 for (i = 0; i < 4; i++) {
5eddb70b
CW
2699 reg = FDI_TX_CTL(pipe);
2700 temp = I915_READ(reg);
8db9d77b
ZW
2701 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2702 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2703 I915_WRITE(reg, temp);
2704
2705 POSTING_READ(reg);
8db9d77b
ZW
2706 udelay(500);
2707
fa37d39e
SP
2708 for (retry = 0; retry < 5; retry++) {
2709 reg = FDI_RX_IIR(pipe);
2710 temp = I915_READ(reg);
2711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2712 if (temp & FDI_RX_SYMBOL_LOCK) {
2713 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2714 DRM_DEBUG_KMS("FDI train 2 done.\n");
2715 break;
2716 }
2717 udelay(50);
8db9d77b 2718 }
fa37d39e
SP
2719 if (retry < 5)
2720 break;
8db9d77b
ZW
2721 }
2722 if (i == 4)
5eddb70b 2723 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2724
2725 DRM_DEBUG_KMS("FDI train done.\n");
2726}
2727
357555c0
JB
2728/* Manual link training for Ivy Bridge A0 parts */
2729static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2730{
2731 struct drm_device *dev = crtc->dev;
2732 struct drm_i915_private *dev_priv = dev->dev_private;
2733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2734 int pipe = intel_crtc->pipe;
139ccd3f 2735 u32 reg, temp, i, j;
357555c0
JB
2736
2737 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2738 for train result */
2739 reg = FDI_RX_IMR(pipe);
2740 temp = I915_READ(reg);
2741 temp &= ~FDI_RX_SYMBOL_LOCK;
2742 temp &= ~FDI_RX_BIT_LOCK;
2743 I915_WRITE(reg, temp);
2744
2745 POSTING_READ(reg);
2746 udelay(150);
2747
01a415fd
DV
2748 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2749 I915_READ(FDI_RX_IIR(pipe)));
2750
139ccd3f
JB
2751 /* Try each vswing and preemphasis setting twice before moving on */
2752 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2753 /* disable first in case we need to retry */
2754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
2756 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2757 temp &= ~FDI_TX_ENABLE;
2758 I915_WRITE(reg, temp);
357555c0 2759
139ccd3f
JB
2760 reg = FDI_RX_CTL(pipe);
2761 temp = I915_READ(reg);
2762 temp &= ~FDI_LINK_TRAIN_AUTO;
2763 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2764 temp &= ~FDI_RX_ENABLE;
2765 I915_WRITE(reg, temp);
357555c0 2766
139ccd3f 2767 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2768 reg = FDI_TX_CTL(pipe);
2769 temp = I915_READ(reg);
139ccd3f
JB
2770 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2771 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2772 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2773 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2774 temp |= snb_b_fdi_train_param[j/2];
2775 temp |= FDI_COMPOSITE_SYNC;
2776 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2777
139ccd3f
JB
2778 I915_WRITE(FDI_RX_MISC(pipe),
2779 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2780
139ccd3f 2781 reg = FDI_RX_CTL(pipe);
357555c0 2782 temp = I915_READ(reg);
139ccd3f
JB
2783 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2784 temp |= FDI_COMPOSITE_SYNC;
2785 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2786
139ccd3f
JB
2787 POSTING_READ(reg);
2788 udelay(1); /* should be 0.5us */
357555c0 2789
139ccd3f
JB
2790 for (i = 0; i < 4; i++) {
2791 reg = FDI_RX_IIR(pipe);
2792 temp = I915_READ(reg);
2793 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2794
139ccd3f
JB
2795 if (temp & FDI_RX_BIT_LOCK ||
2796 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2797 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2798 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2799 i);
2800 break;
2801 }
2802 udelay(1); /* should be 0.5us */
2803 }
2804 if (i == 4) {
2805 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2806 continue;
2807 }
357555c0 2808
139ccd3f 2809 /* Train 2 */
357555c0
JB
2810 reg = FDI_TX_CTL(pipe);
2811 temp = I915_READ(reg);
139ccd3f
JB
2812 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2813 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2814 I915_WRITE(reg, temp);
2815
2816 reg = FDI_RX_CTL(pipe);
2817 temp = I915_READ(reg);
2818 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2819 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2820 I915_WRITE(reg, temp);
2821
2822 POSTING_READ(reg);
139ccd3f 2823 udelay(2); /* should be 1.5us */
357555c0 2824
139ccd3f
JB
2825 for (i = 0; i < 4; i++) {
2826 reg = FDI_RX_IIR(pipe);
2827 temp = I915_READ(reg);
2828 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2829
139ccd3f
JB
2830 if (temp & FDI_RX_SYMBOL_LOCK ||
2831 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2832 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2833 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2834 i);
2835 goto train_done;
2836 }
2837 udelay(2); /* should be 1.5us */
357555c0 2838 }
139ccd3f
JB
2839 if (i == 4)
2840 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2841 }
357555c0 2842
139ccd3f 2843train_done:
357555c0
JB
2844 DRM_DEBUG_KMS("FDI train done.\n");
2845}
2846
88cefb6c 2847static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2848{
88cefb6c 2849 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2850 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2851 int pipe = intel_crtc->pipe;
5eddb70b 2852 u32 reg, temp;
79e53945 2853
c64e311e 2854
c98e9dcf 2855 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2856 reg = FDI_RX_CTL(pipe);
2857 temp = I915_READ(reg);
627eb5a3
DV
2858 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2859 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2860 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2861 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2862
2863 POSTING_READ(reg);
c98e9dcf
JB
2864 udelay(200);
2865
2866 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2867 temp = I915_READ(reg);
2868 I915_WRITE(reg, temp | FDI_PCDCLK);
2869
2870 POSTING_READ(reg);
c98e9dcf
JB
2871 udelay(200);
2872
20749730
PZ
2873 /* Enable CPU FDI TX PLL, always on for Ironlake */
2874 reg = FDI_TX_CTL(pipe);
2875 temp = I915_READ(reg);
2876 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2877 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2878
20749730
PZ
2879 POSTING_READ(reg);
2880 udelay(100);
6be4a607 2881 }
0e23b99d
JB
2882}
2883
88cefb6c
DV
2884static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2885{
2886 struct drm_device *dev = intel_crtc->base.dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 int pipe = intel_crtc->pipe;
2889 u32 reg, temp;
2890
2891 /* Switch from PCDclk to Rawclk */
2892 reg = FDI_RX_CTL(pipe);
2893 temp = I915_READ(reg);
2894 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2895
2896 /* Disable CPU FDI TX PLL */
2897 reg = FDI_TX_CTL(pipe);
2898 temp = I915_READ(reg);
2899 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2900
2901 POSTING_READ(reg);
2902 udelay(100);
2903
2904 reg = FDI_RX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2907
2908 /* Wait for the clocks to turn off. */
2909 POSTING_READ(reg);
2910 udelay(100);
2911}
2912
0fc932b8
JB
2913static void ironlake_fdi_disable(struct drm_crtc *crtc)
2914{
2915 struct drm_device *dev = crtc->dev;
2916 struct drm_i915_private *dev_priv = dev->dev_private;
2917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2918 int pipe = intel_crtc->pipe;
2919 u32 reg, temp;
2920
2921 /* disable CPU FDI tx and PCH FDI rx */
2922 reg = FDI_TX_CTL(pipe);
2923 temp = I915_READ(reg);
2924 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2925 POSTING_READ(reg);
2926
2927 reg = FDI_RX_CTL(pipe);
2928 temp = I915_READ(reg);
2929 temp &= ~(0x7 << 16);
dfd07d72 2930 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2931 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2932
2933 POSTING_READ(reg);
2934 udelay(100);
2935
2936 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2937 if (HAS_PCH_IBX(dev)) {
2938 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 2939 }
0fc932b8
JB
2940
2941 /* still set train pattern 1 */
2942 reg = FDI_TX_CTL(pipe);
2943 temp = I915_READ(reg);
2944 temp &= ~FDI_LINK_TRAIN_NONE;
2945 temp |= FDI_LINK_TRAIN_PATTERN_1;
2946 I915_WRITE(reg, temp);
2947
2948 reg = FDI_RX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 if (HAS_PCH_CPT(dev)) {
2951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2952 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2953 } else {
2954 temp &= ~FDI_LINK_TRAIN_NONE;
2955 temp |= FDI_LINK_TRAIN_PATTERN_1;
2956 }
2957 /* BPC in FDI rx is consistent with that in PIPECONF */
2958 temp &= ~(0x07 << 16);
dfd07d72 2959 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2960 I915_WRITE(reg, temp);
2961
2962 POSTING_READ(reg);
2963 udelay(100);
2964}
2965
5bb61643
CW
2966static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2967{
2968 struct drm_device *dev = crtc->dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
10d83730 2970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5bb61643
CW
2971 unsigned long flags;
2972 bool pending;
2973
10d83730
VS
2974 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2975 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
5bb61643
CW
2976 return false;
2977
2978 spin_lock_irqsave(&dev->event_lock, flags);
2979 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2980 spin_unlock_irqrestore(&dev->event_lock, flags);
2981
2982 return pending;
2983}
2984
e6c3a2a6
CW
2985static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2986{
0f91128d 2987 struct drm_device *dev = crtc->dev;
5bb61643 2988 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6
CW
2989
2990 if (crtc->fb == NULL)
2991 return;
2992
2c10d571
DV
2993 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2994
5bb61643
CW
2995 wait_event(dev_priv->pending_flip_queue,
2996 !intel_crtc_has_pending_flip(crtc));
2997
0f91128d
CW
2998 mutex_lock(&dev->struct_mutex);
2999 intel_finish_fb(crtc->fb);
3000 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3001}
3002
e615efe4
ED
3003/* Program iCLKIP clock to the desired frequency */
3004static void lpt_program_iclkip(struct drm_crtc *crtc)
3005{
3006 struct drm_device *dev = crtc->dev;
3007 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3008 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3009 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3010 u32 temp;
3011
09153000
DV
3012 mutex_lock(&dev_priv->dpio_lock);
3013
e615efe4
ED
3014 /* It is necessary to ungate the pixclk gate prior to programming
3015 * the divisors, and gate it back when it is done.
3016 */
3017 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3018
3019 /* Disable SSCCTL */
3020 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3021 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3022 SBI_SSCCTL_DISABLE,
3023 SBI_ICLK);
e615efe4
ED
3024
3025 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3026 if (clock == 20000) {
e615efe4
ED
3027 auxdiv = 1;
3028 divsel = 0x41;
3029 phaseinc = 0x20;
3030 } else {
3031 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3032 * but the adjusted_mode->crtc_clock in in KHz. To get the
3033 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3034 * convert the virtual clock precision to KHz here for higher
3035 * precision.
3036 */
3037 u32 iclk_virtual_root_freq = 172800 * 1000;
3038 u32 iclk_pi_range = 64;
3039 u32 desired_divisor, msb_divisor_value, pi_value;
3040
12d7ceed 3041 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3042 msb_divisor_value = desired_divisor / iclk_pi_range;
3043 pi_value = desired_divisor % iclk_pi_range;
3044
3045 auxdiv = 0;
3046 divsel = msb_divisor_value - 2;
3047 phaseinc = pi_value;
3048 }
3049
3050 /* This should not happen with any sane values */
3051 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3052 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3053 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3054 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3055
3056 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3057 clock,
e615efe4
ED
3058 auxdiv,
3059 divsel,
3060 phasedir,
3061 phaseinc);
3062
3063 /* Program SSCDIVINTPHASE6 */
988d6ee8 3064 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3065 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3066 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3067 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3068 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3069 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3070 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3071 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3072
3073 /* Program SSCAUXDIV */
988d6ee8 3074 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3075 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3076 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3077 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3078
3079 /* Enable modulator and associated divider */
988d6ee8 3080 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3081 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3082 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3083
3084 /* Wait for initialization time */
3085 udelay(24);
3086
3087 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3088
3089 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3090}
3091
275f01b2
DV
3092static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3093 enum pipe pch_transcoder)
3094{
3095 struct drm_device *dev = crtc->base.dev;
3096 struct drm_i915_private *dev_priv = dev->dev_private;
3097 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3098
3099 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3100 I915_READ(HTOTAL(cpu_transcoder)));
3101 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3102 I915_READ(HBLANK(cpu_transcoder)));
3103 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3104 I915_READ(HSYNC(cpu_transcoder)));
3105
3106 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3107 I915_READ(VTOTAL(cpu_transcoder)));
3108 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3109 I915_READ(VBLANK(cpu_transcoder)));
3110 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3111 I915_READ(VSYNC(cpu_transcoder)));
3112 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3113 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3114}
3115
1fbc0d78
DV
3116static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3117{
3118 struct drm_i915_private *dev_priv = dev->dev_private;
3119 uint32_t temp;
3120
3121 temp = I915_READ(SOUTH_CHICKEN1);
3122 if (temp & FDI_BC_BIFURCATION_SELECT)
3123 return;
3124
3125 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3126 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3127
3128 temp |= FDI_BC_BIFURCATION_SELECT;
3129 DRM_DEBUG_KMS("enabling fdi C rx\n");
3130 I915_WRITE(SOUTH_CHICKEN1, temp);
3131 POSTING_READ(SOUTH_CHICKEN1);
3132}
3133
3134static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3135{
3136 struct drm_device *dev = intel_crtc->base.dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
3138
3139 switch (intel_crtc->pipe) {
3140 case PIPE_A:
3141 break;
3142 case PIPE_B:
3143 if (intel_crtc->config.fdi_lanes > 2)
3144 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3145 else
3146 cpt_enable_fdi_bc_bifurcation(dev);
3147
3148 break;
3149 case PIPE_C:
3150 cpt_enable_fdi_bc_bifurcation(dev);
3151
3152 break;
3153 default:
3154 BUG();
3155 }
3156}
3157
f67a559d
JB
3158/*
3159 * Enable PCH resources required for PCH ports:
3160 * - PCH PLLs
3161 * - FDI training & RX/TX
3162 * - update transcoder timings
3163 * - DP transcoding bits
3164 * - transcoder
3165 */
3166static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3167{
3168 struct drm_device *dev = crtc->dev;
3169 struct drm_i915_private *dev_priv = dev->dev_private;
3170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3171 int pipe = intel_crtc->pipe;
ee7b9f93 3172 u32 reg, temp;
2c07245f 3173
ab9412ba 3174 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3175
1fbc0d78
DV
3176 if (IS_IVYBRIDGE(dev))
3177 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3178
cd986abb
DV
3179 /* Write the TU size bits before fdi link training, so that error
3180 * detection works. */
3181 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3182 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3183
c98e9dcf 3184 /* For PCH output, training FDI link */
674cf967 3185 dev_priv->display.fdi_link_train(crtc);
2c07245f 3186
3ad8a208
DV
3187 /* We need to program the right clock selection before writing the pixel
3188 * mutliplier into the DPLL. */
303b81e0 3189 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3190 u32 sel;
4b645f14 3191
c98e9dcf 3192 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3193 temp |= TRANS_DPLL_ENABLE(pipe);
3194 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3195 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3196 temp |= sel;
3197 else
3198 temp &= ~sel;
c98e9dcf 3199 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3200 }
5eddb70b 3201
3ad8a208
DV
3202 /* XXX: pch pll's can be enabled any time before we enable the PCH
3203 * transcoder, and we actually should do this to not upset any PCH
3204 * transcoder that already use the clock when we share it.
3205 *
3206 * Note that enable_shared_dpll tries to do the right thing, but
3207 * get_shared_dpll unconditionally resets the pll - we need that to have
3208 * the right LVDS enable sequence. */
3209 ironlake_enable_shared_dpll(intel_crtc);
3210
d9b6cb56
JB
3211 /* set transcoder timing, panel must allow it */
3212 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3213 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3214
303b81e0 3215 intel_fdi_normal_train(crtc);
5e84e1a4 3216
c98e9dcf
JB
3217 /* For PCH DP, enable TRANS_DP_CTL */
3218 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3219 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3220 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3221 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3222 reg = TRANS_DP_CTL(pipe);
3223 temp = I915_READ(reg);
3224 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3225 TRANS_DP_SYNC_MASK |
3226 TRANS_DP_BPC_MASK);
5eddb70b
CW
3227 temp |= (TRANS_DP_OUTPUT_ENABLE |
3228 TRANS_DP_ENH_FRAMING);
9325c9f0 3229 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3230
3231 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3232 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3233 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3234 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3235
3236 switch (intel_trans_dp_port_sel(crtc)) {
3237 case PCH_DP_B:
5eddb70b 3238 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3239 break;
3240 case PCH_DP_C:
5eddb70b 3241 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3242 break;
3243 case PCH_DP_D:
5eddb70b 3244 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3245 break;
3246 default:
e95d41e1 3247 BUG();
32f9d658 3248 }
2c07245f 3249
5eddb70b 3250 I915_WRITE(reg, temp);
6be4a607 3251 }
b52eb4dc 3252
b8a4f404 3253 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3254}
3255
1507e5bd
PZ
3256static void lpt_pch_enable(struct drm_crtc *crtc)
3257{
3258 struct drm_device *dev = crtc->dev;
3259 struct drm_i915_private *dev_priv = dev->dev_private;
3260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3261 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3262
ab9412ba 3263 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3264
8c52b5e8 3265 lpt_program_iclkip(crtc);
1507e5bd 3266
0540e488 3267 /* Set transcoder timing. */
275f01b2 3268 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3269
937bb610 3270 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3271}
3272
e2b78267 3273static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3274{
e2b78267 3275 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3276
3277 if (pll == NULL)
3278 return;
3279
3280 if (pll->refcount == 0) {
46edb027 3281 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3282 return;
3283 }
3284
f4a091c7
DV
3285 if (--pll->refcount == 0) {
3286 WARN_ON(pll->on);
3287 WARN_ON(pll->active);
3288 }
3289
a43f6e0f 3290 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3291}
3292
b89a1d39 3293static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3294{
e2b78267
DV
3295 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3296 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3297 enum intel_dpll_id i;
ee7b9f93 3298
ee7b9f93 3299 if (pll) {
46edb027
DV
3300 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3301 crtc->base.base.id, pll->name);
e2b78267 3302 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3303 }
3304
98b6bd99
DV
3305 if (HAS_PCH_IBX(dev_priv->dev)) {
3306 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3307 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3308 pll = &dev_priv->shared_dplls[i];
98b6bd99 3309
46edb027
DV
3310 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3311 crtc->base.base.id, pll->name);
98b6bd99
DV
3312
3313 goto found;
3314 }
3315
e72f9fbf
DV
3316 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3317 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3318
3319 /* Only want to check enabled timings first */
3320 if (pll->refcount == 0)
3321 continue;
3322
b89a1d39
DV
3323 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3324 sizeof(pll->hw_state)) == 0) {
46edb027 3325 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3326 crtc->base.base.id,
46edb027 3327 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3328
3329 goto found;
3330 }
3331 }
3332
3333 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3334 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3335 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3336 if (pll->refcount == 0) {
46edb027
DV
3337 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3338 crtc->base.base.id, pll->name);
ee7b9f93
JB
3339 goto found;
3340 }
3341 }
3342
3343 return NULL;
3344
3345found:
a43f6e0f 3346 crtc->config.shared_dpll = i;
46edb027
DV
3347 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3348 pipe_name(crtc->pipe));
ee7b9f93 3349
cdbd2316 3350 if (pll->active == 0) {
66e985c0
DV
3351 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3352 sizeof(pll->hw_state));
3353
46edb027 3354 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3355 WARN_ON(pll->on);
e9d6944e 3356 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3357
15bdd4cf 3358 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3359 }
3360 pll->refcount++;
e04c7350 3361
ee7b9f93
JB
3362 return pll;
3363}
3364
a1520318 3365static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3366{
3367 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3368 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3369 u32 temp;
3370
3371 temp = I915_READ(dslreg);
3372 udelay(500);
3373 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3374 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3375 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3376 }
3377}
3378
b074cec8
JB
3379static void ironlake_pfit_enable(struct intel_crtc *crtc)
3380{
3381 struct drm_device *dev = crtc->base.dev;
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383 int pipe = crtc->pipe;
3384
fd4daa9c 3385 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3386 /* Force use of hard-coded filter coefficients
3387 * as some pre-programmed values are broken,
3388 * e.g. x201.
3389 */
3390 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3391 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3392 PF_PIPE_SEL_IVB(pipe));
3393 else
3394 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3395 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3396 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3397 }
3398}
3399
bb53d4ae
VS
3400static void intel_enable_planes(struct drm_crtc *crtc)
3401{
3402 struct drm_device *dev = crtc->dev;
3403 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3404 struct intel_plane *intel_plane;
3405
3406 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3407 if (intel_plane->pipe == pipe)
3408 intel_plane_restore(&intel_plane->base);
3409}
3410
3411static void intel_disable_planes(struct drm_crtc *crtc)
3412{
3413 struct drm_device *dev = crtc->dev;
3414 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3415 struct intel_plane *intel_plane;
3416
3417 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3418 if (intel_plane->pipe == pipe)
3419 intel_plane_disable(&intel_plane->base);
3420}
3421
20bc8673 3422void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3423{
3424 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3425
3426 if (!crtc->config.ips_enabled)
3427 return;
3428
3429 /* We can only enable IPS after we enable a plane and wait for a vblank.
3430 * We guarantee that the plane is enabled by calling intel_enable_ips
3431 * only after intel_enable_plane. And intel_enable_plane already waits
3432 * for a vblank, so all we need to do here is to enable the IPS bit. */
3433 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3434 if (IS_BROADWELL(crtc->base.dev)) {
3435 mutex_lock(&dev_priv->rps.hw_lock);
3436 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3437 mutex_unlock(&dev_priv->rps.hw_lock);
3438 /* Quoting Art Runyan: "its not safe to expect any particular
3439 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3440 * mailbox." Moreover, the mailbox may return a bogus state,
3441 * so we need to just enable it and continue on.
2a114cc1
BW
3442 */
3443 } else {
3444 I915_WRITE(IPS_CTL, IPS_ENABLE);
3445 /* The bit only becomes 1 in the next vblank, so this wait here
3446 * is essentially intel_wait_for_vblank. If we don't have this
3447 * and don't wait for vblanks until the end of crtc_enable, then
3448 * the HW state readout code will complain that the expected
3449 * IPS_CTL value is not the one we read. */
3450 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3451 DRM_ERROR("Timed out waiting for IPS enable\n");
3452 }
d77e4531
PZ
3453}
3454
20bc8673 3455void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3456{
3457 struct drm_device *dev = crtc->base.dev;
3458 struct drm_i915_private *dev_priv = dev->dev_private;
3459
3460 if (!crtc->config.ips_enabled)
3461 return;
3462
3463 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3464 if (IS_BROADWELL(crtc->base.dev)) {
3465 mutex_lock(&dev_priv->rps.hw_lock);
3466 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3467 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3468 } else {
2a114cc1 3469 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3470 POSTING_READ(IPS_CTL);
3471 }
d77e4531
PZ
3472
3473 /* We need to wait for a vblank before we can disable the plane. */
3474 intel_wait_for_vblank(dev, crtc->pipe);
3475}
3476
3477/** Loads the palette/gamma unit for the CRTC with the prepared values */
3478static void intel_crtc_load_lut(struct drm_crtc *crtc)
3479{
3480 struct drm_device *dev = crtc->dev;
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3483 enum pipe pipe = intel_crtc->pipe;
3484 int palreg = PALETTE(pipe);
3485 int i;
3486 bool reenable_ips = false;
3487
3488 /* The clocks have to be on to load the palette. */
3489 if (!crtc->enabled || !intel_crtc->active)
3490 return;
3491
3492 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3494 assert_dsi_pll_enabled(dev_priv);
3495 else
3496 assert_pll_enabled(dev_priv, pipe);
3497 }
3498
3499 /* use legacy palette for Ironlake */
3500 if (HAS_PCH_SPLIT(dev))
3501 palreg = LGC_PALETTE(pipe);
3502
3503 /* Workaround : Do not read or write the pipe palette/gamma data while
3504 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3505 */
41e6fc4c 3506 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3507 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3508 GAMMA_MODE_MODE_SPLIT)) {
3509 hsw_disable_ips(intel_crtc);
3510 reenable_ips = true;
3511 }
3512
3513 for (i = 0; i < 256; i++) {
3514 I915_WRITE(palreg + 4 * i,
3515 (intel_crtc->lut_r[i] << 16) |
3516 (intel_crtc->lut_g[i] << 8) |
3517 intel_crtc->lut_b[i]);
3518 }
3519
3520 if (reenable_ips)
3521 hsw_enable_ips(intel_crtc);
3522}
3523
f67a559d
JB
3524static void ironlake_crtc_enable(struct drm_crtc *crtc)
3525{
3526 struct drm_device *dev = crtc->dev;
3527 struct drm_i915_private *dev_priv = dev->dev_private;
3528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3529 struct intel_encoder *encoder;
f67a559d
JB
3530 int pipe = intel_crtc->pipe;
3531 int plane = intel_crtc->plane;
f67a559d 3532
08a48469
DV
3533 WARN_ON(!crtc->enabled);
3534
f67a559d
JB
3535 if (intel_crtc->active)
3536 return;
3537
3538 intel_crtc->active = true;
8664281b
PZ
3539
3540 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3541 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3542
f6736a1a 3543 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3544 if (encoder->pre_enable)
3545 encoder->pre_enable(encoder);
f67a559d 3546
5bfe2ac0 3547 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3548 /* Note: FDI PLL enabling _must_ be done before we enable the
3549 * cpu pipes, hence this is separate from all the other fdi/pch
3550 * enabling. */
88cefb6c 3551 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3552 } else {
3553 assert_fdi_tx_disabled(dev_priv, pipe);
3554 assert_fdi_rx_disabled(dev_priv, pipe);
3555 }
f67a559d 3556
b074cec8 3557 ironlake_pfit_enable(intel_crtc);
f67a559d 3558
9c54c0dd
JB
3559 /*
3560 * On ILK+ LUT must be loaded before the pipe is running but with
3561 * clocks enabled
3562 */
3563 intel_crtc_load_lut(crtc);
3564
f37fcc2a 3565 intel_update_watermarks(crtc);
5bfe2ac0 3566 intel_enable_pipe(dev_priv, pipe,
23538ef1 3567 intel_crtc->config.has_pch_encoder, false);
d1de00ef 3568 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 3569 intel_enable_planes(crtc);
5c38d48c 3570 intel_crtc_update_cursor(crtc, true);
f67a559d 3571
5bfe2ac0 3572 if (intel_crtc->config.has_pch_encoder)
f67a559d 3573 ironlake_pch_enable(crtc);
c98e9dcf 3574
d1ebd816 3575 mutex_lock(&dev->struct_mutex);
bed4a673 3576 intel_update_fbc(dev);
d1ebd816
BW
3577 mutex_unlock(&dev->struct_mutex);
3578
fa5c73b1
DV
3579 for_each_encoder_on_crtc(dev, crtc, encoder)
3580 encoder->enable(encoder);
61b77ddd
DV
3581
3582 if (HAS_PCH_CPT(dev))
a1520318 3583 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3584
3585 /*
3586 * There seems to be a race in PCH platform hw (at least on some
3587 * outputs) where an enabled pipe still completes any pageflip right
3588 * away (as if the pipe is off) instead of waiting for vblank. As soon
3589 * as the first vblank happend, everything works as expected. Hence just
3590 * wait for one vblank before returning to avoid strange things
3591 * happening.
3592 */
3593 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3594}
3595
42db64ef
PZ
3596/* IPS only exists on ULT machines and is tied to pipe A. */
3597static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3598{
f5adf94e 3599 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3600}
3601
dda9a66a
VS
3602static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3603{
3604 struct drm_device *dev = crtc->dev;
3605 struct drm_i915_private *dev_priv = dev->dev_private;
3606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3607 int pipe = intel_crtc->pipe;
3608 int plane = intel_crtc->plane;
3609
d1de00ef 3610 intel_enable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3611 intel_enable_planes(crtc);
3612 intel_crtc_update_cursor(crtc, true);
3613
3614 hsw_enable_ips(intel_crtc);
3615
3616 mutex_lock(&dev->struct_mutex);
3617 intel_update_fbc(dev);
3618 mutex_unlock(&dev->struct_mutex);
3619}
3620
3621static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3622{
3623 struct drm_device *dev = crtc->dev;
3624 struct drm_i915_private *dev_priv = dev->dev_private;
3625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3626 int pipe = intel_crtc->pipe;
3627 int plane = intel_crtc->plane;
3628
3629 intel_crtc_wait_for_pending_flips(crtc);
3630 drm_vblank_off(dev, pipe);
3631
3632 /* FBC must be disabled before disabling the plane on HSW. */
3633 if (dev_priv->fbc.plane == plane)
3634 intel_disable_fbc(dev);
3635
3636 hsw_disable_ips(intel_crtc);
3637
3638 intel_crtc_update_cursor(crtc, false);
3639 intel_disable_planes(crtc);
d1de00ef 3640 intel_disable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3641}
3642
e4916946
PZ
3643/*
3644 * This implements the workaround described in the "notes" section of the mode
3645 * set sequence documentation. When going from no pipes or single pipe to
3646 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3647 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3648 */
3649static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3650{
3651 struct drm_device *dev = crtc->base.dev;
3652 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3653
3654 /* We want to get the other_active_crtc only if there's only 1 other
3655 * active crtc. */
3656 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3657 if (!crtc_it->active || crtc_it == crtc)
3658 continue;
3659
3660 if (other_active_crtc)
3661 return;
3662
3663 other_active_crtc = crtc_it;
3664 }
3665 if (!other_active_crtc)
3666 return;
3667
3668 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3669 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3670}
3671
4f771f10
PZ
3672static void haswell_crtc_enable(struct drm_crtc *crtc)
3673{
3674 struct drm_device *dev = crtc->dev;
3675 struct drm_i915_private *dev_priv = dev->dev_private;
3676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3677 struct intel_encoder *encoder;
3678 int pipe = intel_crtc->pipe;
4f771f10
PZ
3679
3680 WARN_ON(!crtc->enabled);
3681
3682 if (intel_crtc->active)
3683 return;
3684
3685 intel_crtc->active = true;
8664281b
PZ
3686
3687 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3688 if (intel_crtc->config.has_pch_encoder)
3689 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3690
5bfe2ac0 3691 if (intel_crtc->config.has_pch_encoder)
04945641 3692 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3693
3694 for_each_encoder_on_crtc(dev, crtc, encoder)
3695 if (encoder->pre_enable)
3696 encoder->pre_enable(encoder);
3697
1f544388 3698 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3699
b074cec8 3700 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3701
3702 /*
3703 * On ILK+ LUT must be loaded before the pipe is running but with
3704 * clocks enabled
3705 */
3706 intel_crtc_load_lut(crtc);
3707
1f544388 3708 intel_ddi_set_pipe_settings(crtc);
8228c251 3709 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3710
f37fcc2a 3711 intel_update_watermarks(crtc);
5bfe2ac0 3712 intel_enable_pipe(dev_priv, pipe,
23538ef1 3713 intel_crtc->config.has_pch_encoder, false);
42db64ef 3714
5bfe2ac0 3715 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3716 lpt_pch_enable(crtc);
4f771f10 3717
8807e55b 3718 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3719 encoder->enable(encoder);
8807e55b
JN
3720 intel_opregion_notify_encoder(encoder, true);
3721 }
4f771f10 3722
e4916946
PZ
3723 /* If we change the relative order between pipe/planes enabling, we need
3724 * to change the workaround. */
3725 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a
VS
3726 haswell_crtc_enable_planes(crtc);
3727
4f771f10
PZ
3728 /*
3729 * There seems to be a race in PCH platform hw (at least on some
3730 * outputs) where an enabled pipe still completes any pageflip right
3731 * away (as if the pipe is off) instead of waiting for vblank. As soon
3732 * as the first vblank happend, everything works as expected. Hence just
3733 * wait for one vblank before returning to avoid strange things
3734 * happening.
3735 */
3736 intel_wait_for_vblank(dev, intel_crtc->pipe);
3737}
3738
3f8dce3a
DV
3739static void ironlake_pfit_disable(struct intel_crtc *crtc)
3740{
3741 struct drm_device *dev = crtc->base.dev;
3742 struct drm_i915_private *dev_priv = dev->dev_private;
3743 int pipe = crtc->pipe;
3744
3745 /* To avoid upsetting the power well on haswell only disable the pfit if
3746 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3747 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3748 I915_WRITE(PF_CTL(pipe), 0);
3749 I915_WRITE(PF_WIN_POS(pipe), 0);
3750 I915_WRITE(PF_WIN_SZ(pipe), 0);
3751 }
3752}
3753
6be4a607
JB
3754static void ironlake_crtc_disable(struct drm_crtc *crtc)
3755{
3756 struct drm_device *dev = crtc->dev;
3757 struct drm_i915_private *dev_priv = dev->dev_private;
3758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3759 struct intel_encoder *encoder;
6be4a607
JB
3760 int pipe = intel_crtc->pipe;
3761 int plane = intel_crtc->plane;
5eddb70b 3762 u32 reg, temp;
b52eb4dc 3763
ef9c3aee 3764
f7abfe8b
CW
3765 if (!intel_crtc->active)
3766 return;
3767
ea9d758d
DV
3768 for_each_encoder_on_crtc(dev, crtc, encoder)
3769 encoder->disable(encoder);
3770
e6c3a2a6 3771 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3772 drm_vblank_off(dev, pipe);
913d8d11 3773
5c3fe8b0 3774 if (dev_priv->fbc.plane == plane)
973d04f9 3775 intel_disable_fbc(dev);
2c07245f 3776
0d5b8c61 3777 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3778 intel_disable_planes(crtc);
d1de00ef 3779 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 3780
d925c59a
DV
3781 if (intel_crtc->config.has_pch_encoder)
3782 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3783
b24e7179 3784 intel_disable_pipe(dev_priv, pipe);
32f9d658 3785
3f8dce3a 3786 ironlake_pfit_disable(intel_crtc);
2c07245f 3787
bf49ec8c
DV
3788 for_each_encoder_on_crtc(dev, crtc, encoder)
3789 if (encoder->post_disable)
3790 encoder->post_disable(encoder);
2c07245f 3791
d925c59a
DV
3792 if (intel_crtc->config.has_pch_encoder) {
3793 ironlake_fdi_disable(crtc);
913d8d11 3794
d925c59a
DV
3795 ironlake_disable_pch_transcoder(dev_priv, pipe);
3796 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3797
d925c59a
DV
3798 if (HAS_PCH_CPT(dev)) {
3799 /* disable TRANS_DP_CTL */
3800 reg = TRANS_DP_CTL(pipe);
3801 temp = I915_READ(reg);
3802 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3803 TRANS_DP_PORT_SEL_MASK);
3804 temp |= TRANS_DP_PORT_SEL_NONE;
3805 I915_WRITE(reg, temp);
3806
3807 /* disable DPLL_SEL */
3808 temp = I915_READ(PCH_DPLL_SEL);
11887397 3809 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3810 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3811 }
e3421a18 3812
d925c59a 3813 /* disable PCH DPLL */
e72f9fbf 3814 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3815
d925c59a
DV
3816 ironlake_fdi_pll_disable(intel_crtc);
3817 }
6b383a7f 3818
f7abfe8b 3819 intel_crtc->active = false;
46ba614c 3820 intel_update_watermarks(crtc);
d1ebd816
BW
3821
3822 mutex_lock(&dev->struct_mutex);
6b383a7f 3823 intel_update_fbc(dev);
d1ebd816 3824 mutex_unlock(&dev->struct_mutex);
6be4a607 3825}
1b3c7a47 3826
4f771f10 3827static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3828{
4f771f10
PZ
3829 struct drm_device *dev = crtc->dev;
3830 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3832 struct intel_encoder *encoder;
3833 int pipe = intel_crtc->pipe;
3b117c8f 3834 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3835
4f771f10
PZ
3836 if (!intel_crtc->active)
3837 return;
3838
dda9a66a
VS
3839 haswell_crtc_disable_planes(crtc);
3840
8807e55b
JN
3841 for_each_encoder_on_crtc(dev, crtc, encoder) {
3842 intel_opregion_notify_encoder(encoder, false);
4f771f10 3843 encoder->disable(encoder);
8807e55b 3844 }
4f771f10 3845
8664281b
PZ
3846 if (intel_crtc->config.has_pch_encoder)
3847 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3848 intel_disable_pipe(dev_priv, pipe);
3849
ad80a810 3850 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3851
3f8dce3a 3852 ironlake_pfit_disable(intel_crtc);
4f771f10 3853
1f544388 3854 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3855
3856 for_each_encoder_on_crtc(dev, crtc, encoder)
3857 if (encoder->post_disable)
3858 encoder->post_disable(encoder);
3859
88adfff1 3860 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3861 lpt_disable_pch_transcoder(dev_priv);
8664281b 3862 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3863 intel_ddi_fdi_disable(crtc);
83616634 3864 }
4f771f10
PZ
3865
3866 intel_crtc->active = false;
46ba614c 3867 intel_update_watermarks(crtc);
4f771f10
PZ
3868
3869 mutex_lock(&dev->struct_mutex);
3870 intel_update_fbc(dev);
3871 mutex_unlock(&dev->struct_mutex);
3872}
3873
ee7b9f93
JB
3874static void ironlake_crtc_off(struct drm_crtc *crtc)
3875{
3876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3877 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3878}
3879
6441ab5f
PZ
3880static void haswell_crtc_off(struct drm_crtc *crtc)
3881{
3882 intel_ddi_put_crtc_pll(crtc);
3883}
3884
02e792fb
DV
3885static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3886{
02e792fb 3887 if (!enable && intel_crtc->overlay) {
23f09ce3 3888 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3889 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3890
23f09ce3 3891 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3892 dev_priv->mm.interruptible = false;
3893 (void) intel_overlay_switch_off(intel_crtc->overlay);
3894 dev_priv->mm.interruptible = true;
23f09ce3 3895 mutex_unlock(&dev->struct_mutex);
02e792fb 3896 }
02e792fb 3897
5dcdbcb0
CW
3898 /* Let userspace switch the overlay on again. In most cases userspace
3899 * has to recompute where to put it anyway.
3900 */
02e792fb
DV
3901}
3902
61bc95c1
EE
3903/**
3904 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3905 * cursor plane briefly if not already running after enabling the display
3906 * plane.
3907 * This workaround avoids occasional blank screens when self refresh is
3908 * enabled.
3909 */
3910static void
3911g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3912{
3913 u32 cntl = I915_READ(CURCNTR(pipe));
3914
3915 if ((cntl & CURSOR_MODE) == 0) {
3916 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3917
3918 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3919 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3920 intel_wait_for_vblank(dev_priv->dev, pipe);
3921 I915_WRITE(CURCNTR(pipe), cntl);
3922 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3923 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3924 }
3925}
3926
2dd24552
JB
3927static void i9xx_pfit_enable(struct intel_crtc *crtc)
3928{
3929 struct drm_device *dev = crtc->base.dev;
3930 struct drm_i915_private *dev_priv = dev->dev_private;
3931 struct intel_crtc_config *pipe_config = &crtc->config;
3932
328d8e82 3933 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
3934 return;
3935
2dd24552 3936 /*
c0b03411
DV
3937 * The panel fitter should only be adjusted whilst the pipe is disabled,
3938 * according to register description and PRM.
2dd24552 3939 */
c0b03411
DV
3940 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3941 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 3942
b074cec8
JB
3943 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3944 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
3945
3946 /* Border color in case we don't scale up to the full screen. Black by
3947 * default, change to something else for debugging. */
3948 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
3949}
3950
586f49dc 3951int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 3952{
586f49dc 3953 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 3954
586f49dc
JB
3955 /* Obtain SKU information */
3956 mutex_lock(&dev_priv->dpio_lock);
3957 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3958 CCK_FUSE_HPLL_FREQ_MASK;
3959 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 3960
586f49dc 3961 return vco_freq[hpll_freq];
30a970c6
JB
3962}
3963
3964/* Adjust CDclk dividers to allow high res or save power if possible */
3965static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3966{
3967 struct drm_i915_private *dev_priv = dev->dev_private;
3968 u32 val, cmd;
3969
3970 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3971 cmd = 2;
3972 else if (cdclk == 266)
3973 cmd = 1;
3974 else
3975 cmd = 0;
3976
3977 mutex_lock(&dev_priv->rps.hw_lock);
3978 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
3979 val &= ~DSPFREQGUAR_MASK;
3980 val |= (cmd << DSPFREQGUAR_SHIFT);
3981 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
3982 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
3983 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
3984 50)) {
3985 DRM_ERROR("timed out waiting for CDclk change\n");
3986 }
3987 mutex_unlock(&dev_priv->rps.hw_lock);
3988
3989 if (cdclk == 400) {
3990 u32 divider, vco;
3991
3992 vco = valleyview_get_vco(dev_priv);
3993 divider = ((vco << 1) / cdclk) - 1;
3994
3995 mutex_lock(&dev_priv->dpio_lock);
3996 /* adjust cdclk divider */
3997 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
3998 val &= ~0xf;
3999 val |= divider;
4000 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4001 mutex_unlock(&dev_priv->dpio_lock);
4002 }
4003
4004 mutex_lock(&dev_priv->dpio_lock);
4005 /* adjust self-refresh exit latency value */
4006 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4007 val &= ~0x7f;
4008
4009 /*
4010 * For high bandwidth configs, we set a higher latency in the bunit
4011 * so that the core display fetch happens in time to avoid underruns.
4012 */
4013 if (cdclk == 400)
4014 val |= 4500 / 250; /* 4.5 usec */
4015 else
4016 val |= 3000 / 250; /* 3.0 usec */
4017 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4018 mutex_unlock(&dev_priv->dpio_lock);
4019
4020 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4021 intel_i2c_reset(dev);
4022}
4023
4024static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4025{
4026 int cur_cdclk, vco;
4027 int divider;
4028
4029 vco = valleyview_get_vco(dev_priv);
4030
4031 mutex_lock(&dev_priv->dpio_lock);
4032 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4033 mutex_unlock(&dev_priv->dpio_lock);
4034
4035 divider &= 0xf;
4036
4037 cur_cdclk = (vco << 1) / (divider + 1);
4038
4039 return cur_cdclk;
4040}
4041
4042static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4043 int max_pixclk)
4044{
4045 int cur_cdclk;
4046
4047 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4048
4049 /*
4050 * Really only a few cases to deal with, as only 4 CDclks are supported:
4051 * 200MHz
4052 * 267MHz
4053 * 320MHz
4054 * 400MHz
4055 * So we check to see whether we're above 90% of the lower bin and
4056 * adjust if needed.
4057 */
4058 if (max_pixclk > 288000) {
4059 return 400;
4060 } else if (max_pixclk > 240000) {
4061 return 320;
4062 } else
4063 return 266;
4064 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4065}
4066
4067static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv,
4068 unsigned modeset_pipes,
4069 struct intel_crtc_config *pipe_config)
4070{
4071 struct drm_device *dev = dev_priv->dev;
4072 struct intel_crtc *intel_crtc;
4073 int max_pixclk = 0;
4074
4075 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4076 base.head) {
4077 if (modeset_pipes & (1 << intel_crtc->pipe))
4078 max_pixclk = max(max_pixclk,
4079 pipe_config->adjusted_mode.crtc_clock);
4080 else if (intel_crtc->base.enabled)
4081 max_pixclk = max(max_pixclk,
4082 intel_crtc->config.adjusted_mode.crtc_clock);
4083 }
4084
4085 return max_pixclk;
4086}
4087
4088static void valleyview_modeset_global_pipes(struct drm_device *dev,
4089 unsigned *prepare_pipes,
4090 unsigned modeset_pipes,
4091 struct intel_crtc_config *pipe_config)
4092{
4093 struct drm_i915_private *dev_priv = dev->dev_private;
4094 struct intel_crtc *intel_crtc;
4095 int max_pixclk = intel_mode_max_pixclk(dev_priv, modeset_pipes,
4096 pipe_config);
4097 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4098
4099 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4100 return;
4101
4102 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4103 base.head)
4104 if (intel_crtc->base.enabled)
4105 *prepare_pipes |= (1 << intel_crtc->pipe);
4106}
4107
4108static void valleyview_modeset_global_resources(struct drm_device *dev)
4109{
4110 struct drm_i915_private *dev_priv = dev->dev_private;
4111 int max_pixclk = intel_mode_max_pixclk(dev_priv, 0, NULL);
4112 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4113 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4114
4115 if (req_cdclk != cur_cdclk)
4116 valleyview_set_cdclk(dev, req_cdclk);
4117}
4118
89b667f8
JB
4119static void valleyview_crtc_enable(struct drm_crtc *crtc)
4120{
4121 struct drm_device *dev = crtc->dev;
4122 struct drm_i915_private *dev_priv = dev->dev_private;
4123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4124 struct intel_encoder *encoder;
4125 int pipe = intel_crtc->pipe;
4126 int plane = intel_crtc->plane;
23538ef1 4127 bool is_dsi;
89b667f8
JB
4128
4129 WARN_ON(!crtc->enabled);
4130
4131 if (intel_crtc->active)
4132 return;
4133
4134 intel_crtc->active = true;
89b667f8 4135
89b667f8
JB
4136 for_each_encoder_on_crtc(dev, crtc, encoder)
4137 if (encoder->pre_pll_enable)
4138 encoder->pre_pll_enable(encoder);
4139
23538ef1
JN
4140 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4141
e9fd1c02
JN
4142 if (!is_dsi)
4143 vlv_enable_pll(intel_crtc);
89b667f8
JB
4144
4145 for_each_encoder_on_crtc(dev, crtc, encoder)
4146 if (encoder->pre_enable)
4147 encoder->pre_enable(encoder);
4148
2dd24552
JB
4149 i9xx_pfit_enable(intel_crtc);
4150
63cbb074
VS
4151 intel_crtc_load_lut(crtc);
4152
f37fcc2a 4153 intel_update_watermarks(crtc);
23538ef1 4154 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
d1de00ef 4155 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4156 intel_enable_planes(crtc);
5c38d48c 4157 intel_crtc_update_cursor(crtc, true);
89b667f8 4158
89b667f8 4159 intel_update_fbc(dev);
5004945f
JN
4160
4161 for_each_encoder_on_crtc(dev, crtc, encoder)
4162 encoder->enable(encoder);
89b667f8
JB
4163}
4164
0b8765c6 4165static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4166{
4167 struct drm_device *dev = crtc->dev;
79e53945
JB
4168 struct drm_i915_private *dev_priv = dev->dev_private;
4169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4170 struct intel_encoder *encoder;
79e53945 4171 int pipe = intel_crtc->pipe;
80824003 4172 int plane = intel_crtc->plane;
79e53945 4173
08a48469
DV
4174 WARN_ON(!crtc->enabled);
4175
f7abfe8b
CW
4176 if (intel_crtc->active)
4177 return;
4178
4179 intel_crtc->active = true;
6b383a7f 4180
9d6d9f19
MK
4181 for_each_encoder_on_crtc(dev, crtc, encoder)
4182 if (encoder->pre_enable)
4183 encoder->pre_enable(encoder);
4184
f6736a1a
DV
4185 i9xx_enable_pll(intel_crtc);
4186
2dd24552
JB
4187 i9xx_pfit_enable(intel_crtc);
4188
63cbb074
VS
4189 intel_crtc_load_lut(crtc);
4190
f37fcc2a 4191 intel_update_watermarks(crtc);
23538ef1 4192 intel_enable_pipe(dev_priv, pipe, false, false);
d1de00ef 4193 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4194 intel_enable_planes(crtc);
22e407d7 4195 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4196 if (IS_G4X(dev))
4197 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4198 intel_crtc_update_cursor(crtc, true);
79e53945 4199
0b8765c6
JB
4200 /* Give the overlay scaler a chance to enable if it's on this pipe */
4201 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4202
f440eb13 4203 intel_update_fbc(dev);
ef9c3aee 4204
fa5c73b1
DV
4205 for_each_encoder_on_crtc(dev, crtc, encoder)
4206 encoder->enable(encoder);
0b8765c6 4207}
79e53945 4208
87476d63
DV
4209static void i9xx_pfit_disable(struct intel_crtc *crtc)
4210{
4211 struct drm_device *dev = crtc->base.dev;
4212 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4213
328d8e82
DV
4214 if (!crtc->config.gmch_pfit.control)
4215 return;
87476d63 4216
328d8e82 4217 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4218
328d8e82
DV
4219 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4220 I915_READ(PFIT_CONTROL));
4221 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4222}
4223
0b8765c6
JB
4224static void i9xx_crtc_disable(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4229 struct intel_encoder *encoder;
0b8765c6
JB
4230 int pipe = intel_crtc->pipe;
4231 int plane = intel_crtc->plane;
ef9c3aee 4232
f7abfe8b
CW
4233 if (!intel_crtc->active)
4234 return;
4235
ea9d758d
DV
4236 for_each_encoder_on_crtc(dev, crtc, encoder)
4237 encoder->disable(encoder);
4238
0b8765c6 4239 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4240 intel_crtc_wait_for_pending_flips(crtc);
4241 drm_vblank_off(dev, pipe);
0b8765c6 4242
5c3fe8b0 4243 if (dev_priv->fbc.plane == plane)
973d04f9 4244 intel_disable_fbc(dev);
79e53945 4245
0d5b8c61
VS
4246 intel_crtc_dpms_overlay(intel_crtc, false);
4247 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4248 intel_disable_planes(crtc);
d1de00ef 4249 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 4250
b24e7179 4251 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4252
87476d63 4253 i9xx_pfit_disable(intel_crtc);
24a1f16d 4254
89b667f8
JB
4255 for_each_encoder_on_crtc(dev, crtc, encoder)
4256 if (encoder->post_disable)
4257 encoder->post_disable(encoder);
4258
f6071166
JB
4259 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4260 vlv_disable_pll(dev_priv, pipe);
4261 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4262 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4263
f7abfe8b 4264 intel_crtc->active = false;
46ba614c 4265 intel_update_watermarks(crtc);
f37fcc2a 4266
6b383a7f 4267 intel_update_fbc(dev);
0b8765c6
JB
4268}
4269
ee7b9f93
JB
4270static void i9xx_crtc_off(struct drm_crtc *crtc)
4271{
4272}
4273
976f8a20
DV
4274static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4275 bool enabled)
2c07245f
ZW
4276{
4277 struct drm_device *dev = crtc->dev;
4278 struct drm_i915_master_private *master_priv;
4279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4280 int pipe = intel_crtc->pipe;
79e53945
JB
4281
4282 if (!dev->primary->master)
4283 return;
4284
4285 master_priv = dev->primary->master->driver_priv;
4286 if (!master_priv->sarea_priv)
4287 return;
4288
79e53945
JB
4289 switch (pipe) {
4290 case 0:
4291 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4292 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4293 break;
4294 case 1:
4295 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4296 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4297 break;
4298 default:
9db4a9c7 4299 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4300 break;
4301 }
79e53945
JB
4302}
4303
976f8a20
DV
4304/**
4305 * Sets the power management mode of the pipe and plane.
4306 */
4307void intel_crtc_update_dpms(struct drm_crtc *crtc)
4308{
4309 struct drm_device *dev = crtc->dev;
4310 struct drm_i915_private *dev_priv = dev->dev_private;
4311 struct intel_encoder *intel_encoder;
4312 bool enable = false;
4313
4314 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4315 enable |= intel_encoder->connectors_active;
4316
4317 if (enable)
4318 dev_priv->display.crtc_enable(crtc);
4319 else
4320 dev_priv->display.crtc_disable(crtc);
4321
4322 intel_crtc_update_sarea(crtc, enable);
4323}
4324
cdd59983
CW
4325static void intel_crtc_disable(struct drm_crtc *crtc)
4326{
cdd59983 4327 struct drm_device *dev = crtc->dev;
976f8a20 4328 struct drm_connector *connector;
ee7b9f93 4329 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4331
976f8a20
DV
4332 /* crtc should still be enabled when we disable it. */
4333 WARN_ON(!crtc->enabled);
4334
4335 dev_priv->display.crtc_disable(crtc);
c77bf565 4336 intel_crtc->eld_vld = false;
976f8a20 4337 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4338 dev_priv->display.off(crtc);
4339
931872fc 4340 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4341 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4342 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983
CW
4343
4344 if (crtc->fb) {
4345 mutex_lock(&dev->struct_mutex);
1690e1eb 4346 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
cdd59983 4347 mutex_unlock(&dev->struct_mutex);
976f8a20
DV
4348 crtc->fb = NULL;
4349 }
4350
4351 /* Update computed state. */
4352 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4353 if (!connector->encoder || !connector->encoder->crtc)
4354 continue;
4355
4356 if (connector->encoder->crtc != crtc)
4357 continue;
4358
4359 connector->dpms = DRM_MODE_DPMS_OFF;
4360 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4361 }
4362}
4363
ea5b213a 4364void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4365{
4ef69c7a 4366 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4367
ea5b213a
CW
4368 drm_encoder_cleanup(encoder);
4369 kfree(intel_encoder);
7e7d76c3
JB
4370}
4371
9237329d 4372/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4373 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4374 * state of the entire output pipe. */
9237329d 4375static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4376{
5ab432ef
DV
4377 if (mode == DRM_MODE_DPMS_ON) {
4378 encoder->connectors_active = true;
4379
b2cabb0e 4380 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4381 } else {
4382 encoder->connectors_active = false;
4383
b2cabb0e 4384 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4385 }
79e53945
JB
4386}
4387
0a91ca29
DV
4388/* Cross check the actual hw state with our own modeset state tracking (and it's
4389 * internal consistency). */
b980514c 4390static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4391{
0a91ca29
DV
4392 if (connector->get_hw_state(connector)) {
4393 struct intel_encoder *encoder = connector->encoder;
4394 struct drm_crtc *crtc;
4395 bool encoder_enabled;
4396 enum pipe pipe;
4397
4398 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4399 connector->base.base.id,
4400 drm_get_connector_name(&connector->base));
4401
4402 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4403 "wrong connector dpms state\n");
4404 WARN(connector->base.encoder != &encoder->base,
4405 "active connector not linked to encoder\n");
4406 WARN(!encoder->connectors_active,
4407 "encoder->connectors_active not set\n");
4408
4409 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4410 WARN(!encoder_enabled, "encoder not enabled\n");
4411 if (WARN_ON(!encoder->base.crtc))
4412 return;
4413
4414 crtc = encoder->base.crtc;
4415
4416 WARN(!crtc->enabled, "crtc not enabled\n");
4417 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4418 WARN(pipe != to_intel_crtc(crtc)->pipe,
4419 "encoder active on the wrong pipe\n");
4420 }
79e53945
JB
4421}
4422
5ab432ef
DV
4423/* Even simpler default implementation, if there's really no special case to
4424 * consider. */
4425void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4426{
5ab432ef
DV
4427 /* All the simple cases only support two dpms states. */
4428 if (mode != DRM_MODE_DPMS_ON)
4429 mode = DRM_MODE_DPMS_OFF;
d4270e57 4430
5ab432ef
DV
4431 if (mode == connector->dpms)
4432 return;
4433
4434 connector->dpms = mode;
4435
4436 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4437 if (connector->encoder)
4438 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4439
b980514c 4440 intel_modeset_check_state(connector->dev);
79e53945
JB
4441}
4442
f0947c37
DV
4443/* Simple connector->get_hw_state implementation for encoders that support only
4444 * one connector and no cloning and hence the encoder state determines the state
4445 * of the connector. */
4446bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4447{
24929352 4448 enum pipe pipe = 0;
f0947c37 4449 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4450
f0947c37 4451 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4452}
4453
1857e1da
DV
4454static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4455 struct intel_crtc_config *pipe_config)
4456{
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458 struct intel_crtc *pipe_B_crtc =
4459 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4460
4461 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4462 pipe_name(pipe), pipe_config->fdi_lanes);
4463 if (pipe_config->fdi_lanes > 4) {
4464 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4465 pipe_name(pipe), pipe_config->fdi_lanes);
4466 return false;
4467 }
4468
bafb6553 4469 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4470 if (pipe_config->fdi_lanes > 2) {
4471 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4472 pipe_config->fdi_lanes);
4473 return false;
4474 } else {
4475 return true;
4476 }
4477 }
4478
4479 if (INTEL_INFO(dev)->num_pipes == 2)
4480 return true;
4481
4482 /* Ivybridge 3 pipe is really complicated */
4483 switch (pipe) {
4484 case PIPE_A:
4485 return true;
4486 case PIPE_B:
4487 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4488 pipe_config->fdi_lanes > 2) {
4489 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4490 pipe_name(pipe), pipe_config->fdi_lanes);
4491 return false;
4492 }
4493 return true;
4494 case PIPE_C:
1e833f40 4495 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4496 pipe_B_crtc->config.fdi_lanes <= 2) {
4497 if (pipe_config->fdi_lanes > 2) {
4498 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4499 pipe_name(pipe), pipe_config->fdi_lanes);
4500 return false;
4501 }
4502 } else {
4503 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4504 return false;
4505 }
4506 return true;
4507 default:
4508 BUG();
4509 }
4510}
4511
e29c22c0
DV
4512#define RETRY 1
4513static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4514 struct intel_crtc_config *pipe_config)
877d48d5 4515{
1857e1da 4516 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4517 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4518 int lane, link_bw, fdi_dotclock;
e29c22c0 4519 bool setup_ok, needs_recompute = false;
877d48d5 4520
e29c22c0 4521retry:
877d48d5
DV
4522 /* FDI is a binary signal running at ~2.7GHz, encoding
4523 * each output octet as 10 bits. The actual frequency
4524 * is stored as a divider into a 100MHz clock, and the
4525 * mode pixel clock is stored in units of 1KHz.
4526 * Hence the bw of each lane in terms of the mode signal
4527 * is:
4528 */
4529 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4530
241bfc38 4531 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4532
2bd89a07 4533 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4534 pipe_config->pipe_bpp);
4535
4536 pipe_config->fdi_lanes = lane;
4537
2bd89a07 4538 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4539 link_bw, &pipe_config->fdi_m_n);
1857e1da 4540
e29c22c0
DV
4541 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4542 intel_crtc->pipe, pipe_config);
4543 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4544 pipe_config->pipe_bpp -= 2*3;
4545 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4546 pipe_config->pipe_bpp);
4547 needs_recompute = true;
4548 pipe_config->bw_constrained = true;
4549
4550 goto retry;
4551 }
4552
4553 if (needs_recompute)
4554 return RETRY;
4555
4556 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4557}
4558
42db64ef
PZ
4559static void hsw_compute_ips_config(struct intel_crtc *crtc,
4560 struct intel_crtc_config *pipe_config)
4561{
3c4ca58c
PZ
4562 pipe_config->ips_enabled = i915_enable_ips &&
4563 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4564 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4565}
4566
a43f6e0f 4567static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4568 struct intel_crtc_config *pipe_config)
79e53945 4569{
a43f6e0f 4570 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4571 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4572
ad3a4479 4573 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4574 if (INTEL_INFO(dev)->gen < 4) {
4575 struct drm_i915_private *dev_priv = dev->dev_private;
4576 int clock_limit =
4577 dev_priv->display.get_display_clock_speed(dev);
4578
4579 /*
4580 * Enable pixel doubling when the dot clock
4581 * is > 90% of the (display) core speed.
4582 *
b397c96b
VS
4583 * GDG double wide on either pipe,
4584 * otherwise pipe A only.
cf532bb2 4585 */
b397c96b 4586 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4587 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4588 clock_limit *= 2;
cf532bb2 4589 pipe_config->double_wide = true;
ad3a4479
VS
4590 }
4591
241bfc38 4592 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4593 return -EINVAL;
2c07245f 4594 }
89749350 4595
1d1d0e27
VS
4596 /*
4597 * Pipe horizontal size must be even in:
4598 * - DVO ganged mode
4599 * - LVDS dual channel mode
4600 * - Double wide pipe
4601 */
4602 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4603 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4604 pipe_config->pipe_src_w &= ~1;
4605
8693a824
DL
4606 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4607 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4608 */
4609 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4610 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4611 return -EINVAL;
44f46b42 4612
bd080ee5 4613 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4614 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4615 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4616 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4617 * for lvds. */
4618 pipe_config->pipe_bpp = 8*3;
4619 }
4620
f5adf94e 4621 if (HAS_IPS(dev))
a43f6e0f
DV
4622 hsw_compute_ips_config(crtc, pipe_config);
4623
4624 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4625 * clock survives for now. */
4626 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4627 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4628
877d48d5 4629 if (pipe_config->has_pch_encoder)
a43f6e0f 4630 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4631
e29c22c0 4632 return 0;
79e53945
JB
4633}
4634
25eb05fc
JB
4635static int valleyview_get_display_clock_speed(struct drm_device *dev)
4636{
4637 return 400000; /* FIXME */
4638}
4639
e70236a8
JB
4640static int i945_get_display_clock_speed(struct drm_device *dev)
4641{
4642 return 400000;
4643}
79e53945 4644
e70236a8 4645static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4646{
e70236a8
JB
4647 return 333000;
4648}
79e53945 4649
e70236a8
JB
4650static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4651{
4652 return 200000;
4653}
79e53945 4654
257a7ffc
DV
4655static int pnv_get_display_clock_speed(struct drm_device *dev)
4656{
4657 u16 gcfgc = 0;
4658
4659 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4660
4661 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4662 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4663 return 267000;
4664 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4665 return 333000;
4666 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4667 return 444000;
4668 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4669 return 200000;
4670 default:
4671 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4672 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4673 return 133000;
4674 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4675 return 167000;
4676 }
4677}
4678
e70236a8
JB
4679static int i915gm_get_display_clock_speed(struct drm_device *dev)
4680{
4681 u16 gcfgc = 0;
79e53945 4682
e70236a8
JB
4683 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4684
4685 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4686 return 133000;
4687 else {
4688 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4689 case GC_DISPLAY_CLOCK_333_MHZ:
4690 return 333000;
4691 default:
4692 case GC_DISPLAY_CLOCK_190_200_MHZ:
4693 return 190000;
79e53945 4694 }
e70236a8
JB
4695 }
4696}
4697
4698static int i865_get_display_clock_speed(struct drm_device *dev)
4699{
4700 return 266000;
4701}
4702
4703static int i855_get_display_clock_speed(struct drm_device *dev)
4704{
4705 u16 hpllcc = 0;
4706 /* Assume that the hardware is in the high speed state. This
4707 * should be the default.
4708 */
4709 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4710 case GC_CLOCK_133_200:
4711 case GC_CLOCK_100_200:
4712 return 200000;
4713 case GC_CLOCK_166_250:
4714 return 250000;
4715 case GC_CLOCK_100_133:
79e53945 4716 return 133000;
e70236a8 4717 }
79e53945 4718
e70236a8
JB
4719 /* Shouldn't happen */
4720 return 0;
4721}
79e53945 4722
e70236a8
JB
4723static int i830_get_display_clock_speed(struct drm_device *dev)
4724{
4725 return 133000;
79e53945
JB
4726}
4727
2c07245f 4728static void
a65851af 4729intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4730{
a65851af
VS
4731 while (*num > DATA_LINK_M_N_MASK ||
4732 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4733 *num >>= 1;
4734 *den >>= 1;
4735 }
4736}
4737
a65851af
VS
4738static void compute_m_n(unsigned int m, unsigned int n,
4739 uint32_t *ret_m, uint32_t *ret_n)
4740{
4741 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4742 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4743 intel_reduce_m_n_ratio(ret_m, ret_n);
4744}
4745
e69d0bc1
DV
4746void
4747intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4748 int pixel_clock, int link_clock,
4749 struct intel_link_m_n *m_n)
2c07245f 4750{
e69d0bc1 4751 m_n->tu = 64;
a65851af
VS
4752
4753 compute_m_n(bits_per_pixel * pixel_clock,
4754 link_clock * nlanes * 8,
4755 &m_n->gmch_m, &m_n->gmch_n);
4756
4757 compute_m_n(pixel_clock, link_clock,
4758 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4759}
4760
a7615030
CW
4761static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4762{
72bbe58c
KP
4763 if (i915_panel_use_ssc >= 0)
4764 return i915_panel_use_ssc != 0;
41aa3448 4765 return dev_priv->vbt.lvds_use_ssc
435793df 4766 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4767}
4768
c65d77d8
JB
4769static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4770{
4771 struct drm_device *dev = crtc->dev;
4772 struct drm_i915_private *dev_priv = dev->dev_private;
4773 int refclk;
4774
a0c4da24 4775 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4776 refclk = 100000;
a0c4da24 4777 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4778 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4779 refclk = dev_priv->vbt.lvds_ssc_freq;
4780 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4781 } else if (!IS_GEN2(dev)) {
4782 refclk = 96000;
4783 } else {
4784 refclk = 48000;
4785 }
4786
4787 return refclk;
4788}
4789
7429e9d4 4790static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4791{
7df00d7a 4792 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4793}
f47709a9 4794
7429e9d4
DV
4795static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4796{
4797 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4798}
4799
f47709a9 4800static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4801 intel_clock_t *reduced_clock)
4802{
f47709a9 4803 struct drm_device *dev = crtc->base.dev;
a7516a05 4804 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4805 int pipe = crtc->pipe;
a7516a05
JB
4806 u32 fp, fp2 = 0;
4807
4808 if (IS_PINEVIEW(dev)) {
7429e9d4 4809 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4810 if (reduced_clock)
7429e9d4 4811 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 4812 } else {
7429e9d4 4813 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4814 if (reduced_clock)
7429e9d4 4815 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
4816 }
4817
4818 I915_WRITE(FP0(pipe), fp);
8bcc2795 4819 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 4820
f47709a9
DV
4821 crtc->lowfreq_avail = false;
4822 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
a7516a05
JB
4823 reduced_clock && i915_powersave) {
4824 I915_WRITE(FP1(pipe), fp2);
8bcc2795 4825 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 4826 crtc->lowfreq_avail = true;
a7516a05
JB
4827 } else {
4828 I915_WRITE(FP1(pipe), fp);
8bcc2795 4829 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
4830 }
4831}
4832
5e69f97f
CML
4833static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4834 pipe)
89b667f8
JB
4835{
4836 u32 reg_val;
4837
4838 /*
4839 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4840 * and set it to a reasonable value instead.
4841 */
ab3c759a 4842 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
4843 reg_val &= 0xffffff00;
4844 reg_val |= 0x00000030;
ab3c759a 4845 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4846
ab3c759a 4847 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4848 reg_val &= 0x8cffffff;
4849 reg_val = 0x8c000000;
ab3c759a 4850 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 4851
ab3c759a 4852 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 4853 reg_val &= 0xffffff00;
ab3c759a 4854 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4855
ab3c759a 4856 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4857 reg_val &= 0x00ffffff;
4858 reg_val |= 0xb0000000;
ab3c759a 4859 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
4860}
4861
b551842d
DV
4862static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4863 struct intel_link_m_n *m_n)
4864{
4865 struct drm_device *dev = crtc->base.dev;
4866 struct drm_i915_private *dev_priv = dev->dev_private;
4867 int pipe = crtc->pipe;
4868
e3b95f1e
DV
4869 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4870 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4871 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4872 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
4873}
4874
4875static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4876 struct intel_link_m_n *m_n)
4877{
4878 struct drm_device *dev = crtc->base.dev;
4879 struct drm_i915_private *dev_priv = dev->dev_private;
4880 int pipe = crtc->pipe;
4881 enum transcoder transcoder = crtc->config.cpu_transcoder;
4882
4883 if (INTEL_INFO(dev)->gen >= 5) {
4884 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4885 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4886 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4887 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4888 } else {
e3b95f1e
DV
4889 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4890 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4891 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4892 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
4893 }
4894}
4895
03afc4a2
DV
4896static void intel_dp_set_m_n(struct intel_crtc *crtc)
4897{
4898 if (crtc->config.has_pch_encoder)
4899 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4900 else
4901 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4902}
4903
f47709a9 4904static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 4905{
f47709a9 4906 struct drm_device *dev = crtc->base.dev;
a0c4da24 4907 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4908 int pipe = crtc->pipe;
89b667f8 4909 u32 dpll, mdiv;
a0c4da24 4910 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 4911 u32 coreclk, reg_val, dpll_md;
a0c4da24 4912
09153000
DV
4913 mutex_lock(&dev_priv->dpio_lock);
4914
f47709a9
DV
4915 bestn = crtc->config.dpll.n;
4916 bestm1 = crtc->config.dpll.m1;
4917 bestm2 = crtc->config.dpll.m2;
4918 bestp1 = crtc->config.dpll.p1;
4919 bestp2 = crtc->config.dpll.p2;
a0c4da24 4920
89b667f8
JB
4921 /* See eDP HDMI DPIO driver vbios notes doc */
4922
4923 /* PLL B needs special handling */
4924 if (pipe)
5e69f97f 4925 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
4926
4927 /* Set up Tx target for periodic Rcomp update */
ab3c759a 4928 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
4929
4930 /* Disable target IRef on PLL */
ab3c759a 4931 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 4932 reg_val &= 0x00ffffff;
ab3c759a 4933 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
4934
4935 /* Disable fast lock */
ab3c759a 4936 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
4937
4938 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
4939 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4940 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4941 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 4942 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
4943
4944 /*
4945 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4946 * but we don't support that).
4947 * Note: don't use the DAC post divider as it seems unstable.
4948 */
4949 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 4950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4951
a0c4da24 4952 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 4953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4954
89b667f8 4955 /* Set HBR and RBR LPF coefficients */
ff9a6750 4956 if (crtc->config.port_clock == 162000 ||
99750bd4 4957 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 4958 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 4959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 4960 0x009f0003);
89b667f8 4961 else
ab3c759a 4962 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
4963 0x00d0000f);
4964
4965 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4966 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4967 /* Use SSC source */
4968 if (!pipe)
ab3c759a 4969 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4970 0x0df40000);
4971 else
ab3c759a 4972 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4973 0x0df70000);
4974 } else { /* HDMI or VGA */
4975 /* Use bend source */
4976 if (!pipe)
ab3c759a 4977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4978 0x0df70000);
4979 else
ab3c759a 4980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4981 0x0df40000);
4982 }
a0c4da24 4983
ab3c759a 4984 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
4985 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4986 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4987 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4988 coreclk |= 0x01000000;
ab3c759a 4989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 4990
ab3c759a 4991 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 4992
e5cbfbfb
ID
4993 /*
4994 * Enable DPIO clock input. We should never disable the reference
4995 * clock for pipe B, since VGA hotplug / manual detection depends
4996 * on it.
4997 */
89b667f8
JB
4998 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4999 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5000 /* We should never disable this, set it here for state tracking */
5001 if (pipe == PIPE_B)
89b667f8 5002 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5003 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5004 crtc->config.dpll_hw_state.dpll = dpll;
5005
ef1b460d
DV
5006 dpll_md = (crtc->config.pixel_multiplier - 1)
5007 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5008 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5009
89b667f8
JB
5010 if (crtc->config.has_dp_encoder)
5011 intel_dp_set_m_n(crtc);
09153000
DV
5012
5013 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5014}
5015
f47709a9
DV
5016static void i9xx_update_pll(struct intel_crtc *crtc,
5017 intel_clock_t *reduced_clock,
eb1cbe48
DV
5018 int num_connectors)
5019{
f47709a9 5020 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5021 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5022 u32 dpll;
5023 bool is_sdvo;
f47709a9 5024 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5025
f47709a9 5026 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5027
f47709a9
DV
5028 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5029 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5030
5031 dpll = DPLL_VGA_MODE_DIS;
5032
f47709a9 5033 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5034 dpll |= DPLLB_MODE_LVDS;
5035 else
5036 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5037
ef1b460d 5038 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5039 dpll |= (crtc->config.pixel_multiplier - 1)
5040 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5041 }
198a037f
DV
5042
5043 if (is_sdvo)
4a33e48d 5044 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5045
f47709a9 5046 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5047 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5048
5049 /* compute bitmask from p1 value */
5050 if (IS_PINEVIEW(dev))
5051 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5052 else {
5053 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5054 if (IS_G4X(dev) && reduced_clock)
5055 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5056 }
5057 switch (clock->p2) {
5058 case 5:
5059 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5060 break;
5061 case 7:
5062 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5063 break;
5064 case 10:
5065 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5066 break;
5067 case 14:
5068 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5069 break;
5070 }
5071 if (INTEL_INFO(dev)->gen >= 4)
5072 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5073
09ede541 5074 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5075 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5076 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5077 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5078 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5079 else
5080 dpll |= PLL_REF_INPUT_DREFCLK;
5081
5082 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5083 crtc->config.dpll_hw_state.dpll = dpll;
5084
eb1cbe48 5085 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5086 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5087 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5088 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5089 }
66e3d5c0
DV
5090
5091 if (crtc->config.has_dp_encoder)
5092 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5093}
5094
f47709a9 5095static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5096 intel_clock_t *reduced_clock,
eb1cbe48
DV
5097 int num_connectors)
5098{
f47709a9 5099 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5100 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5101 u32 dpll;
f47709a9 5102 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5103
f47709a9 5104 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5105
eb1cbe48
DV
5106 dpll = DPLL_VGA_MODE_DIS;
5107
f47709a9 5108 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5109 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5110 } else {
5111 if (clock->p1 == 2)
5112 dpll |= PLL_P1_DIVIDE_BY_TWO;
5113 else
5114 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5115 if (clock->p2 == 4)
5116 dpll |= PLL_P2_DIVIDE_BY_4;
5117 }
5118
4a33e48d
DV
5119 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5120 dpll |= DPLL_DVO_2X_MODE;
5121
f47709a9 5122 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5123 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5124 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5125 else
5126 dpll |= PLL_REF_INPUT_DREFCLK;
5127
5128 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5129 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5130}
5131
8a654f3b 5132static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5133{
5134 struct drm_device *dev = intel_crtc->base.dev;
5135 struct drm_i915_private *dev_priv = dev->dev_private;
5136 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5137 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5138 struct drm_display_mode *adjusted_mode =
5139 &intel_crtc->config.adjusted_mode;
4d8a62ea
DV
5140 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5141
5142 /* We need to be careful not to changed the adjusted mode, for otherwise
5143 * the hw state checker will get angry at the mismatch. */
5144 crtc_vtotal = adjusted_mode->crtc_vtotal;
5145 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c
PZ
5146
5147 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5148 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5149 crtc_vtotal -= 1;
5150 crtc_vblank_end -= 1;
b0e77b9c
PZ
5151 vsyncshift = adjusted_mode->crtc_hsync_start
5152 - adjusted_mode->crtc_htotal / 2;
5153 } else {
5154 vsyncshift = 0;
5155 }
5156
5157 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5158 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5159
fe2b8f9d 5160 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5161 (adjusted_mode->crtc_hdisplay - 1) |
5162 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5163 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5164 (adjusted_mode->crtc_hblank_start - 1) |
5165 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5166 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5167 (adjusted_mode->crtc_hsync_start - 1) |
5168 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5169
fe2b8f9d 5170 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5171 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5172 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5173 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5174 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5175 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5176 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5177 (adjusted_mode->crtc_vsync_start - 1) |
5178 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5179
b5e508d4
PZ
5180 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5181 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5182 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5183 * bits. */
5184 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5185 (pipe == PIPE_B || pipe == PIPE_C))
5186 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5187
b0e77b9c
PZ
5188 /* pipesrc controls the size that is scaled from, which should
5189 * always be the user's requested size.
5190 */
5191 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5192 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5193 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5194}
5195
1bd1bd80
DV
5196static void intel_get_pipe_timings(struct intel_crtc *crtc,
5197 struct intel_crtc_config *pipe_config)
5198{
5199 struct drm_device *dev = crtc->base.dev;
5200 struct drm_i915_private *dev_priv = dev->dev_private;
5201 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5202 uint32_t tmp;
5203
5204 tmp = I915_READ(HTOTAL(cpu_transcoder));
5205 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5206 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5207 tmp = I915_READ(HBLANK(cpu_transcoder));
5208 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5209 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5210 tmp = I915_READ(HSYNC(cpu_transcoder));
5211 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5212 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5213
5214 tmp = I915_READ(VTOTAL(cpu_transcoder));
5215 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5216 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5217 tmp = I915_READ(VBLANK(cpu_transcoder));
5218 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5219 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5220 tmp = I915_READ(VSYNC(cpu_transcoder));
5221 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5222 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5223
5224 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5225 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5226 pipe_config->adjusted_mode.crtc_vtotal += 1;
5227 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5228 }
5229
5230 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5231 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5232 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5233
5234 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5235 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5236}
5237
babea61d
JB
5238static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5239 struct intel_crtc_config *pipe_config)
5240{
5241 struct drm_crtc *crtc = &intel_crtc->base;
5242
5243 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5244 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5245 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5246 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5247
5248 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5249 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5250 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5251 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5252
5253 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5254
241bfc38 5255 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
babea61d
JB
5256 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5257}
5258
84b046f3
DV
5259static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5260{
5261 struct drm_device *dev = intel_crtc->base.dev;
5262 struct drm_i915_private *dev_priv = dev->dev_private;
5263 uint32_t pipeconf;
5264
9f11a9e4 5265 pipeconf = 0;
84b046f3 5266
67c72a12
DV
5267 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5268 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5269 pipeconf |= PIPECONF_ENABLE;
5270
cf532bb2
VS
5271 if (intel_crtc->config.double_wide)
5272 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5273
ff9ce46e
DV
5274 /* only g4x and later have fancy bpc/dither controls */
5275 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5276 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5277 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5278 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5279 PIPECONF_DITHER_TYPE_SP;
84b046f3 5280
ff9ce46e
DV
5281 switch (intel_crtc->config.pipe_bpp) {
5282 case 18:
5283 pipeconf |= PIPECONF_6BPC;
5284 break;
5285 case 24:
5286 pipeconf |= PIPECONF_8BPC;
5287 break;
5288 case 30:
5289 pipeconf |= PIPECONF_10BPC;
5290 break;
5291 default:
5292 /* Case prevented by intel_choose_pipe_bpp_dither. */
5293 BUG();
84b046f3
DV
5294 }
5295 }
5296
5297 if (HAS_PIPE_CXSR(dev)) {
5298 if (intel_crtc->lowfreq_avail) {
5299 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5300 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5301 } else {
5302 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5303 }
5304 }
5305
84b046f3
DV
5306 if (!IS_GEN2(dev) &&
5307 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5308 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5309 else
5310 pipeconf |= PIPECONF_PROGRESSIVE;
5311
9f11a9e4
DV
5312 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5313 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5314
84b046f3
DV
5315 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5316 POSTING_READ(PIPECONF(intel_crtc->pipe));
5317}
5318
f564048e 5319static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5320 int x, int y,
94352cf9 5321 struct drm_framebuffer *fb)
79e53945
JB
5322{
5323 struct drm_device *dev = crtc->dev;
5324 struct drm_i915_private *dev_priv = dev->dev_private;
5325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5326 int pipe = intel_crtc->pipe;
80824003 5327 int plane = intel_crtc->plane;
c751ce4f 5328 int refclk, num_connectors = 0;
652c393a 5329 intel_clock_t clock, reduced_clock;
84b046f3 5330 u32 dspcntr;
a16af721 5331 bool ok, has_reduced_clock = false;
e9fd1c02 5332 bool is_lvds = false, is_dsi = false;
5eddb70b 5333 struct intel_encoder *encoder;
d4906093 5334 const intel_limit_t *limit;
5c3b82e2 5335 int ret;
79e53945 5336
6c2b7c12 5337 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5338 switch (encoder->type) {
79e53945
JB
5339 case INTEL_OUTPUT_LVDS:
5340 is_lvds = true;
5341 break;
e9fd1c02
JN
5342 case INTEL_OUTPUT_DSI:
5343 is_dsi = true;
5344 break;
79e53945 5345 }
43565a06 5346
c751ce4f 5347 num_connectors++;
79e53945
JB
5348 }
5349
f2335330
JN
5350 if (is_dsi)
5351 goto skip_dpll;
5352
5353 if (!intel_crtc->config.clock_set) {
5354 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5355
e9fd1c02
JN
5356 /*
5357 * Returns a set of divisors for the desired target clock with
5358 * the given refclk, or FALSE. The returned values represent
5359 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5360 * 2) / p1 / p2.
5361 */
5362 limit = intel_limit(crtc, refclk);
5363 ok = dev_priv->display.find_dpll(limit, crtc,
5364 intel_crtc->config.port_clock,
5365 refclk, NULL, &clock);
f2335330 5366 if (!ok) {
e9fd1c02
JN
5367 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5368 return -EINVAL;
5369 }
79e53945 5370
f2335330
JN
5371 if (is_lvds && dev_priv->lvds_downclock_avail) {
5372 /*
5373 * Ensure we match the reduced clock's P to the target
5374 * clock. If the clocks don't match, we can't switch
5375 * the display clock by using the FP0/FP1. In such case
5376 * we will disable the LVDS downclock feature.
5377 */
5378 has_reduced_clock =
5379 dev_priv->display.find_dpll(limit, crtc,
5380 dev_priv->lvds_downclock,
5381 refclk, &clock,
5382 &reduced_clock);
5383 }
5384 /* Compat-code for transition, will disappear. */
f47709a9
DV
5385 intel_crtc->config.dpll.n = clock.n;
5386 intel_crtc->config.dpll.m1 = clock.m1;
5387 intel_crtc->config.dpll.m2 = clock.m2;
5388 intel_crtc->config.dpll.p1 = clock.p1;
5389 intel_crtc->config.dpll.p2 = clock.p2;
5390 }
7026d4ac 5391
e9fd1c02 5392 if (IS_GEN2(dev)) {
8a654f3b 5393 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5394 has_reduced_clock ? &reduced_clock : NULL,
5395 num_connectors);
e9fd1c02 5396 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5397 vlv_update_pll(intel_crtc);
e9fd1c02 5398 } else {
f47709a9 5399 i9xx_update_pll(intel_crtc,
eb1cbe48 5400 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5401 num_connectors);
e9fd1c02 5402 }
79e53945 5403
f2335330 5404skip_dpll:
79e53945
JB
5405 /* Set up the display plane register */
5406 dspcntr = DISPPLANE_GAMMA_ENABLE;
5407
da6ecc5d
JB
5408 if (!IS_VALLEYVIEW(dev)) {
5409 if (pipe == 0)
5410 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5411 else
5412 dspcntr |= DISPPLANE_SEL_PIPE_B;
5413 }
79e53945 5414
8a654f3b 5415 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5416
5417 /* pipesrc and dspsize control the size that is scaled from,
5418 * which should always be the user's requested size.
79e53945 5419 */
929c77fb 5420 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5421 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5422 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5423 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5424
84b046f3
DV
5425 i9xx_set_pipeconf(intel_crtc);
5426
f564048e
EA
5427 I915_WRITE(DSPCNTR(plane), dspcntr);
5428 POSTING_READ(DSPCNTR(plane));
5429
94352cf9 5430 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5431
f564048e
EA
5432 return ret;
5433}
5434
2fa2fe9a
DV
5435static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5436 struct intel_crtc_config *pipe_config)
5437{
5438 struct drm_device *dev = crtc->base.dev;
5439 struct drm_i915_private *dev_priv = dev->dev_private;
5440 uint32_t tmp;
5441
dc9e7dec
VS
5442 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5443 return;
5444
2fa2fe9a 5445 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5446 if (!(tmp & PFIT_ENABLE))
5447 return;
2fa2fe9a 5448
06922821 5449 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5450 if (INTEL_INFO(dev)->gen < 4) {
5451 if (crtc->pipe != PIPE_B)
5452 return;
2fa2fe9a
DV
5453 } else {
5454 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5455 return;
5456 }
5457
06922821 5458 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5459 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5460 if (INTEL_INFO(dev)->gen < 5)
5461 pipe_config->gmch_pfit.lvds_border_bits =
5462 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5463}
5464
acbec814
JB
5465static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5466 struct intel_crtc_config *pipe_config)
5467{
5468 struct drm_device *dev = crtc->base.dev;
5469 struct drm_i915_private *dev_priv = dev->dev_private;
5470 int pipe = pipe_config->cpu_transcoder;
5471 intel_clock_t clock;
5472 u32 mdiv;
662c6ecb 5473 int refclk = 100000;
acbec814
JB
5474
5475 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5476 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5477 mutex_unlock(&dev_priv->dpio_lock);
5478
5479 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5480 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5481 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5482 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5483 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5484
f646628b 5485 vlv_clock(refclk, &clock);
acbec814 5486
f646628b
VS
5487 /* clock.dot is the fast clock */
5488 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5489}
5490
0e8ffe1b
DV
5491static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5492 struct intel_crtc_config *pipe_config)
5493{
5494 struct drm_device *dev = crtc->base.dev;
5495 struct drm_i915_private *dev_priv = dev->dev_private;
5496 uint32_t tmp;
5497
e143a21c 5498 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5499 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5500
0e8ffe1b
DV
5501 tmp = I915_READ(PIPECONF(crtc->pipe));
5502 if (!(tmp & PIPECONF_ENABLE))
5503 return false;
5504
42571aef
VS
5505 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5506 switch (tmp & PIPECONF_BPC_MASK) {
5507 case PIPECONF_6BPC:
5508 pipe_config->pipe_bpp = 18;
5509 break;
5510 case PIPECONF_8BPC:
5511 pipe_config->pipe_bpp = 24;
5512 break;
5513 case PIPECONF_10BPC:
5514 pipe_config->pipe_bpp = 30;
5515 break;
5516 default:
5517 break;
5518 }
5519 }
5520
282740f7
VS
5521 if (INTEL_INFO(dev)->gen < 4)
5522 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5523
1bd1bd80
DV
5524 intel_get_pipe_timings(crtc, pipe_config);
5525
2fa2fe9a
DV
5526 i9xx_get_pfit_config(crtc, pipe_config);
5527
6c49f241
DV
5528 if (INTEL_INFO(dev)->gen >= 4) {
5529 tmp = I915_READ(DPLL_MD(crtc->pipe));
5530 pipe_config->pixel_multiplier =
5531 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5532 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5533 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5534 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5535 tmp = I915_READ(DPLL(crtc->pipe));
5536 pipe_config->pixel_multiplier =
5537 ((tmp & SDVO_MULTIPLIER_MASK)
5538 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5539 } else {
5540 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5541 * port and will be fixed up in the encoder->get_config
5542 * function. */
5543 pipe_config->pixel_multiplier = 1;
5544 }
8bcc2795
DV
5545 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5546 if (!IS_VALLEYVIEW(dev)) {
5547 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5548 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5549 } else {
5550 /* Mask out read-only status bits. */
5551 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5552 DPLL_PORTC_READY_MASK |
5553 DPLL_PORTB_READY_MASK);
8bcc2795 5554 }
6c49f241 5555
acbec814
JB
5556 if (IS_VALLEYVIEW(dev))
5557 vlv_crtc_clock_get(crtc, pipe_config);
5558 else
5559 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5560
0e8ffe1b
DV
5561 return true;
5562}
5563
dde86e2d 5564static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5565{
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5568 struct intel_encoder *encoder;
74cfd7ac 5569 u32 val, final;
13d83a67 5570 bool has_lvds = false;
199e5d79 5571 bool has_cpu_edp = false;
199e5d79 5572 bool has_panel = false;
99eb6a01
KP
5573 bool has_ck505 = false;
5574 bool can_ssc = false;
13d83a67
JB
5575
5576 /* We need to take the global config into account */
199e5d79
KP
5577 list_for_each_entry(encoder, &mode_config->encoder_list,
5578 base.head) {
5579 switch (encoder->type) {
5580 case INTEL_OUTPUT_LVDS:
5581 has_panel = true;
5582 has_lvds = true;
5583 break;
5584 case INTEL_OUTPUT_EDP:
5585 has_panel = true;
2de6905f 5586 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5587 has_cpu_edp = true;
5588 break;
13d83a67
JB
5589 }
5590 }
5591
99eb6a01 5592 if (HAS_PCH_IBX(dev)) {
41aa3448 5593 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5594 can_ssc = has_ck505;
5595 } else {
5596 has_ck505 = false;
5597 can_ssc = true;
5598 }
5599
2de6905f
ID
5600 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5601 has_panel, has_lvds, has_ck505);
13d83a67
JB
5602
5603 /* Ironlake: try to setup display ref clock before DPLL
5604 * enabling. This is only under driver's control after
5605 * PCH B stepping, previous chipset stepping should be
5606 * ignoring this setting.
5607 */
74cfd7ac
CW
5608 val = I915_READ(PCH_DREF_CONTROL);
5609
5610 /* As we must carefully and slowly disable/enable each source in turn,
5611 * compute the final state we want first and check if we need to
5612 * make any changes at all.
5613 */
5614 final = val;
5615 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5616 if (has_ck505)
5617 final |= DREF_NONSPREAD_CK505_ENABLE;
5618 else
5619 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5620
5621 final &= ~DREF_SSC_SOURCE_MASK;
5622 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5623 final &= ~DREF_SSC1_ENABLE;
5624
5625 if (has_panel) {
5626 final |= DREF_SSC_SOURCE_ENABLE;
5627
5628 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5629 final |= DREF_SSC1_ENABLE;
5630
5631 if (has_cpu_edp) {
5632 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5633 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5634 else
5635 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5636 } else
5637 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5638 } else {
5639 final |= DREF_SSC_SOURCE_DISABLE;
5640 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5641 }
5642
5643 if (final == val)
5644 return;
5645
13d83a67 5646 /* Always enable nonspread source */
74cfd7ac 5647 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5648
99eb6a01 5649 if (has_ck505)
74cfd7ac 5650 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5651 else
74cfd7ac 5652 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5653
199e5d79 5654 if (has_panel) {
74cfd7ac
CW
5655 val &= ~DREF_SSC_SOURCE_MASK;
5656 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5657
199e5d79 5658 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5659 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5660 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5661 val |= DREF_SSC1_ENABLE;
e77166b5 5662 } else
74cfd7ac 5663 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5664
5665 /* Get SSC going before enabling the outputs */
74cfd7ac 5666 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5667 POSTING_READ(PCH_DREF_CONTROL);
5668 udelay(200);
5669
74cfd7ac 5670 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5671
5672 /* Enable CPU source on CPU attached eDP */
199e5d79 5673 if (has_cpu_edp) {
99eb6a01 5674 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5675 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5676 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5677 }
13d83a67 5678 else
74cfd7ac 5679 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5680 } else
74cfd7ac 5681 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5682
74cfd7ac 5683 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5684 POSTING_READ(PCH_DREF_CONTROL);
5685 udelay(200);
5686 } else {
5687 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5688
74cfd7ac 5689 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5690
5691 /* Turn off CPU output */
74cfd7ac 5692 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5693
74cfd7ac 5694 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5695 POSTING_READ(PCH_DREF_CONTROL);
5696 udelay(200);
5697
5698 /* Turn off the SSC source */
74cfd7ac
CW
5699 val &= ~DREF_SSC_SOURCE_MASK;
5700 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5701
5702 /* Turn off SSC1 */
74cfd7ac 5703 val &= ~DREF_SSC1_ENABLE;
199e5d79 5704
74cfd7ac 5705 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5706 POSTING_READ(PCH_DREF_CONTROL);
5707 udelay(200);
5708 }
74cfd7ac
CW
5709
5710 BUG_ON(val != final);
13d83a67
JB
5711}
5712
f31f2d55 5713static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5714{
f31f2d55 5715 uint32_t tmp;
dde86e2d 5716
0ff066a9
PZ
5717 tmp = I915_READ(SOUTH_CHICKEN2);
5718 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5719 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5720
0ff066a9
PZ
5721 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5722 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5723 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5724
0ff066a9
PZ
5725 tmp = I915_READ(SOUTH_CHICKEN2);
5726 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5727 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5728
0ff066a9
PZ
5729 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5730 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5731 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5732}
5733
5734/* WaMPhyProgramming:hsw */
5735static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5736{
5737 uint32_t tmp;
dde86e2d
PZ
5738
5739 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5740 tmp &= ~(0xFF << 24);
5741 tmp |= (0x12 << 24);
5742 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5743
dde86e2d
PZ
5744 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5745 tmp |= (1 << 11);
5746 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5747
5748 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5749 tmp |= (1 << 11);
5750 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5751
dde86e2d
PZ
5752 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5753 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5754 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5755
5756 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5757 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5758 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5759
0ff066a9
PZ
5760 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5761 tmp &= ~(7 << 13);
5762 tmp |= (5 << 13);
5763 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 5764
0ff066a9
PZ
5765 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5766 tmp &= ~(7 << 13);
5767 tmp |= (5 << 13);
5768 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
5769
5770 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5771 tmp &= ~0xFF;
5772 tmp |= 0x1C;
5773 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5774
5775 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5776 tmp &= ~0xFF;
5777 tmp |= 0x1C;
5778 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5779
5780 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5781 tmp &= ~(0xFF << 16);
5782 tmp |= (0x1C << 16);
5783 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5784
5785 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5786 tmp &= ~(0xFF << 16);
5787 tmp |= (0x1C << 16);
5788 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5789
0ff066a9
PZ
5790 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5791 tmp |= (1 << 27);
5792 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 5793
0ff066a9
PZ
5794 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5795 tmp |= (1 << 27);
5796 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 5797
0ff066a9
PZ
5798 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5799 tmp &= ~(0xF << 28);
5800 tmp |= (4 << 28);
5801 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 5802
0ff066a9
PZ
5803 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5804 tmp &= ~(0xF << 28);
5805 tmp |= (4 << 28);
5806 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
5807}
5808
2fa86a1f
PZ
5809/* Implements 3 different sequences from BSpec chapter "Display iCLK
5810 * Programming" based on the parameters passed:
5811 * - Sequence to enable CLKOUT_DP
5812 * - Sequence to enable CLKOUT_DP without spread
5813 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5814 */
5815static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5816 bool with_fdi)
f31f2d55
PZ
5817{
5818 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
5819 uint32_t reg, tmp;
5820
5821 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5822 with_spread = true;
5823 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5824 with_fdi, "LP PCH doesn't have FDI\n"))
5825 with_fdi = false;
f31f2d55
PZ
5826
5827 mutex_lock(&dev_priv->dpio_lock);
5828
5829 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5830 tmp &= ~SBI_SSCCTL_DISABLE;
5831 tmp |= SBI_SSCCTL_PATHALT;
5832 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5833
5834 udelay(24);
5835
2fa86a1f
PZ
5836 if (with_spread) {
5837 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5838 tmp &= ~SBI_SSCCTL_PATHALT;
5839 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 5840
2fa86a1f
PZ
5841 if (with_fdi) {
5842 lpt_reset_fdi_mphy(dev_priv);
5843 lpt_program_fdi_mphy(dev_priv);
5844 }
5845 }
dde86e2d 5846
2fa86a1f
PZ
5847 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5848 SBI_GEN0 : SBI_DBUFF0;
5849 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5850 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5851 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
5852
5853 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
5854}
5855
47701c3b
PZ
5856/* Sequence to disable CLKOUT_DP */
5857static void lpt_disable_clkout_dp(struct drm_device *dev)
5858{
5859 struct drm_i915_private *dev_priv = dev->dev_private;
5860 uint32_t reg, tmp;
5861
5862 mutex_lock(&dev_priv->dpio_lock);
5863
5864 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5865 SBI_GEN0 : SBI_DBUFF0;
5866 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5867 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5868 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5869
5870 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5871 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5872 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5873 tmp |= SBI_SSCCTL_PATHALT;
5874 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5875 udelay(32);
5876 }
5877 tmp |= SBI_SSCCTL_DISABLE;
5878 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5879 }
5880
5881 mutex_unlock(&dev_priv->dpio_lock);
5882}
5883
bf8fa3d3
PZ
5884static void lpt_init_pch_refclk(struct drm_device *dev)
5885{
5886 struct drm_mode_config *mode_config = &dev->mode_config;
5887 struct intel_encoder *encoder;
5888 bool has_vga = false;
5889
5890 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5891 switch (encoder->type) {
5892 case INTEL_OUTPUT_ANALOG:
5893 has_vga = true;
5894 break;
5895 }
5896 }
5897
47701c3b
PZ
5898 if (has_vga)
5899 lpt_enable_clkout_dp(dev, true, true);
5900 else
5901 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
5902}
5903
dde86e2d
PZ
5904/*
5905 * Initialize reference clocks when the driver loads
5906 */
5907void intel_init_pch_refclk(struct drm_device *dev)
5908{
5909 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5910 ironlake_init_pch_refclk(dev);
5911 else if (HAS_PCH_LPT(dev))
5912 lpt_init_pch_refclk(dev);
5913}
5914
d9d444cb
JB
5915static int ironlake_get_refclk(struct drm_crtc *crtc)
5916{
5917 struct drm_device *dev = crtc->dev;
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 struct intel_encoder *encoder;
d9d444cb
JB
5920 int num_connectors = 0;
5921 bool is_lvds = false;
5922
6c2b7c12 5923 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
5924 switch (encoder->type) {
5925 case INTEL_OUTPUT_LVDS:
5926 is_lvds = true;
5927 break;
d9d444cb
JB
5928 }
5929 num_connectors++;
5930 }
5931
5932 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 5933 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 5934 dev_priv->vbt.lvds_ssc_freq);
e91e941b 5935 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
5936 }
5937
5938 return 120000;
5939}
5940
6ff93609 5941static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 5942{
c8203565 5943 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
5944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5945 int pipe = intel_crtc->pipe;
c8203565
PZ
5946 uint32_t val;
5947
78114071 5948 val = 0;
c8203565 5949
965e0c48 5950 switch (intel_crtc->config.pipe_bpp) {
c8203565 5951 case 18:
dfd07d72 5952 val |= PIPECONF_6BPC;
c8203565
PZ
5953 break;
5954 case 24:
dfd07d72 5955 val |= PIPECONF_8BPC;
c8203565
PZ
5956 break;
5957 case 30:
dfd07d72 5958 val |= PIPECONF_10BPC;
c8203565
PZ
5959 break;
5960 case 36:
dfd07d72 5961 val |= PIPECONF_12BPC;
c8203565
PZ
5962 break;
5963 default:
cc769b62
PZ
5964 /* Case prevented by intel_choose_pipe_bpp_dither. */
5965 BUG();
c8203565
PZ
5966 }
5967
d8b32247 5968 if (intel_crtc->config.dither)
c8203565
PZ
5969 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5970
6ff93609 5971 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
5972 val |= PIPECONF_INTERLACED_ILK;
5973 else
5974 val |= PIPECONF_PROGRESSIVE;
5975
50f3b016 5976 if (intel_crtc->config.limited_color_range)
3685a8f3 5977 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 5978
c8203565
PZ
5979 I915_WRITE(PIPECONF(pipe), val);
5980 POSTING_READ(PIPECONF(pipe));
5981}
5982
86d3efce
VS
5983/*
5984 * Set up the pipe CSC unit.
5985 *
5986 * Currently only full range RGB to limited range RGB conversion
5987 * is supported, but eventually this should handle various
5988 * RGB<->YCbCr scenarios as well.
5989 */
50f3b016 5990static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
5991{
5992 struct drm_device *dev = crtc->dev;
5993 struct drm_i915_private *dev_priv = dev->dev_private;
5994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5995 int pipe = intel_crtc->pipe;
5996 uint16_t coeff = 0x7800; /* 1.0 */
5997
5998 /*
5999 * TODO: Check what kind of values actually come out of the pipe
6000 * with these coeff/postoff values and adjust to get the best
6001 * accuracy. Perhaps we even need to take the bpc value into
6002 * consideration.
6003 */
6004
50f3b016 6005 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6006 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6007
6008 /*
6009 * GY/GU and RY/RU should be the other way around according
6010 * to BSpec, but reality doesn't agree. Just set them up in
6011 * a way that results in the correct picture.
6012 */
6013 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6014 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6015
6016 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6017 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6018
6019 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6020 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6021
6022 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6023 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6024 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6025
6026 if (INTEL_INFO(dev)->gen > 6) {
6027 uint16_t postoff = 0;
6028
50f3b016 6029 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6030 postoff = (16 * (1 << 13) / 255) & 0x1fff;
6031
6032 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6033 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6034 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6035
6036 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6037 } else {
6038 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6039
50f3b016 6040 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6041 mode |= CSC_BLACK_SCREEN_OFFSET;
6042
6043 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6044 }
6045}
6046
6ff93609 6047static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6048{
756f85cf
PZ
6049 struct drm_device *dev = crtc->dev;
6050 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6052 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6053 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6054 uint32_t val;
6055
3eff4faa 6056 val = 0;
ee2b0b38 6057
756f85cf 6058 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6059 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6060
6ff93609 6061 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6062 val |= PIPECONF_INTERLACED_ILK;
6063 else
6064 val |= PIPECONF_PROGRESSIVE;
6065
702e7a56
PZ
6066 I915_WRITE(PIPECONF(cpu_transcoder), val);
6067 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6068
6069 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6070 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6071
6072 if (IS_BROADWELL(dev)) {
6073 val = 0;
6074
6075 switch (intel_crtc->config.pipe_bpp) {
6076 case 18:
6077 val |= PIPEMISC_DITHER_6_BPC;
6078 break;
6079 case 24:
6080 val |= PIPEMISC_DITHER_8_BPC;
6081 break;
6082 case 30:
6083 val |= PIPEMISC_DITHER_10_BPC;
6084 break;
6085 case 36:
6086 val |= PIPEMISC_DITHER_12_BPC;
6087 break;
6088 default:
6089 /* Case prevented by pipe_config_set_bpp. */
6090 BUG();
6091 }
6092
6093 if (intel_crtc->config.dither)
6094 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6095
6096 I915_WRITE(PIPEMISC(pipe), val);
6097 }
ee2b0b38
PZ
6098}
6099
6591c6e4 6100static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6101 intel_clock_t *clock,
6102 bool *has_reduced_clock,
6103 intel_clock_t *reduced_clock)
6104{
6105 struct drm_device *dev = crtc->dev;
6106 struct drm_i915_private *dev_priv = dev->dev_private;
6107 struct intel_encoder *intel_encoder;
6108 int refclk;
d4906093 6109 const intel_limit_t *limit;
a16af721 6110 bool ret, is_lvds = false;
79e53945 6111
6591c6e4
PZ
6112 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6113 switch (intel_encoder->type) {
79e53945
JB
6114 case INTEL_OUTPUT_LVDS:
6115 is_lvds = true;
6116 break;
79e53945
JB
6117 }
6118 }
6119
d9d444cb 6120 refclk = ironlake_get_refclk(crtc);
79e53945 6121
d4906093
ML
6122 /*
6123 * Returns a set of divisors for the desired target clock with the given
6124 * refclk, or FALSE. The returned values represent the clock equation:
6125 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6126 */
1b894b59 6127 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6128 ret = dev_priv->display.find_dpll(limit, crtc,
6129 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6130 refclk, NULL, clock);
6591c6e4
PZ
6131 if (!ret)
6132 return false;
cda4b7d3 6133
ddc9003c 6134 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6135 /*
6136 * Ensure we match the reduced clock's P to the target clock.
6137 * If the clocks don't match, we can't switch the display clock
6138 * by using the FP0/FP1. In such case we will disable the LVDS
6139 * downclock feature.
6140 */
ee9300bb
DV
6141 *has_reduced_clock =
6142 dev_priv->display.find_dpll(limit, crtc,
6143 dev_priv->lvds_downclock,
6144 refclk, clock,
6145 reduced_clock);
652c393a 6146 }
61e9653f 6147
6591c6e4
PZ
6148 return true;
6149}
6150
d4b1931c
PZ
6151int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6152{
6153 /*
6154 * Account for spread spectrum to avoid
6155 * oversubscribing the link. Max center spread
6156 * is 2.5%; use 5% for safety's sake.
6157 */
6158 u32 bps = target_clock * bpp * 21 / 20;
6159 return bps / (link_bw * 8) + 1;
6160}
6161
7429e9d4 6162static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6163{
7429e9d4 6164 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6165}
6166
de13a2e3 6167static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6168 u32 *fp,
9a7c7890 6169 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6170{
de13a2e3 6171 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6172 struct drm_device *dev = crtc->dev;
6173 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6174 struct intel_encoder *intel_encoder;
6175 uint32_t dpll;
6cc5f341 6176 int factor, num_connectors = 0;
09ede541 6177 bool is_lvds = false, is_sdvo = false;
79e53945 6178
de13a2e3
PZ
6179 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6180 switch (intel_encoder->type) {
79e53945
JB
6181 case INTEL_OUTPUT_LVDS:
6182 is_lvds = true;
6183 break;
6184 case INTEL_OUTPUT_SDVO:
7d57382e 6185 case INTEL_OUTPUT_HDMI:
79e53945 6186 is_sdvo = true;
79e53945 6187 break;
79e53945 6188 }
43565a06 6189
c751ce4f 6190 num_connectors++;
79e53945 6191 }
79e53945 6192
c1858123 6193 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6194 factor = 21;
6195 if (is_lvds) {
6196 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6197 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6198 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6199 factor = 25;
09ede541 6200 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6201 factor = 20;
c1858123 6202
7429e9d4 6203 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6204 *fp |= FP_CB_TUNE;
2c07245f 6205
9a7c7890
DV
6206 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6207 *fp2 |= FP_CB_TUNE;
6208
5eddb70b 6209 dpll = 0;
2c07245f 6210
a07d6787
EA
6211 if (is_lvds)
6212 dpll |= DPLLB_MODE_LVDS;
6213 else
6214 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6215
ef1b460d
DV
6216 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6217 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6218
6219 if (is_sdvo)
4a33e48d 6220 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6221 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6222 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6223
a07d6787 6224 /* compute bitmask from p1 value */
7429e9d4 6225 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6226 /* also FPA1 */
7429e9d4 6227 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6228
7429e9d4 6229 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6230 case 5:
6231 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6232 break;
6233 case 7:
6234 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6235 break;
6236 case 10:
6237 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6238 break;
6239 case 14:
6240 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6241 break;
79e53945
JB
6242 }
6243
b4c09f3b 6244 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6245 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6246 else
6247 dpll |= PLL_REF_INPUT_DREFCLK;
6248
959e16d6 6249 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6250}
6251
6252static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6253 int x, int y,
6254 struct drm_framebuffer *fb)
6255{
6256 struct drm_device *dev = crtc->dev;
6257 struct drm_i915_private *dev_priv = dev->dev_private;
6258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6259 int pipe = intel_crtc->pipe;
6260 int plane = intel_crtc->plane;
6261 int num_connectors = 0;
6262 intel_clock_t clock, reduced_clock;
cbbab5bd 6263 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6264 bool ok, has_reduced_clock = false;
8b47047b 6265 bool is_lvds = false;
de13a2e3 6266 struct intel_encoder *encoder;
e2b78267 6267 struct intel_shared_dpll *pll;
de13a2e3 6268 int ret;
de13a2e3
PZ
6269
6270 for_each_encoder_on_crtc(dev, crtc, encoder) {
6271 switch (encoder->type) {
6272 case INTEL_OUTPUT_LVDS:
6273 is_lvds = true;
6274 break;
de13a2e3
PZ
6275 }
6276
6277 num_connectors++;
a07d6787 6278 }
79e53945 6279
5dc5298b
PZ
6280 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6281 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6282
ff9a6750 6283 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6284 &has_reduced_clock, &reduced_clock);
ee9300bb 6285 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6286 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6287 return -EINVAL;
79e53945 6288 }
f47709a9
DV
6289 /* Compat-code for transition, will disappear. */
6290 if (!intel_crtc->config.clock_set) {
6291 intel_crtc->config.dpll.n = clock.n;
6292 intel_crtc->config.dpll.m1 = clock.m1;
6293 intel_crtc->config.dpll.m2 = clock.m2;
6294 intel_crtc->config.dpll.p1 = clock.p1;
6295 intel_crtc->config.dpll.p2 = clock.p2;
6296 }
79e53945 6297
5dc5298b 6298 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6299 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6300 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6301 if (has_reduced_clock)
7429e9d4 6302 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6303
7429e9d4 6304 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6305 &fp, &reduced_clock,
6306 has_reduced_clock ? &fp2 : NULL);
6307
959e16d6 6308 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6309 intel_crtc->config.dpll_hw_state.fp0 = fp;
6310 if (has_reduced_clock)
6311 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6312 else
6313 intel_crtc->config.dpll_hw_state.fp1 = fp;
6314
b89a1d39 6315 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6316 if (pll == NULL) {
84f44ce7
VS
6317 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6318 pipe_name(pipe));
4b645f14
JB
6319 return -EINVAL;
6320 }
ee7b9f93 6321 } else
e72f9fbf 6322 intel_put_shared_dpll(intel_crtc);
79e53945 6323
03afc4a2
DV
6324 if (intel_crtc->config.has_dp_encoder)
6325 intel_dp_set_m_n(intel_crtc);
79e53945 6326
bcd644e0
DV
6327 if (is_lvds && has_reduced_clock && i915_powersave)
6328 intel_crtc->lowfreq_avail = true;
6329 else
6330 intel_crtc->lowfreq_avail = false;
e2b78267 6331
8a654f3b 6332 intel_set_pipe_timings(intel_crtc);
5eddb70b 6333
ca3a0ff8 6334 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6335 intel_cpu_transcoder_set_m_n(intel_crtc,
6336 &intel_crtc->config.fdi_m_n);
6337 }
2c07245f 6338
6ff93609 6339 ironlake_set_pipeconf(crtc);
79e53945 6340
a1f9e77e
PZ
6341 /* Set up the display plane register */
6342 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6343 POSTING_READ(DSPCNTR(plane));
79e53945 6344
94352cf9 6345 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6346
1857e1da 6347 return ret;
79e53945
JB
6348}
6349
eb14cb74
VS
6350static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6351 struct intel_link_m_n *m_n)
6352{
6353 struct drm_device *dev = crtc->base.dev;
6354 struct drm_i915_private *dev_priv = dev->dev_private;
6355 enum pipe pipe = crtc->pipe;
6356
6357 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6358 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6359 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6360 & ~TU_SIZE_MASK;
6361 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6362 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6363 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6364}
6365
6366static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6367 enum transcoder transcoder,
6368 struct intel_link_m_n *m_n)
72419203
DV
6369{
6370 struct drm_device *dev = crtc->base.dev;
6371 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6372 enum pipe pipe = crtc->pipe;
72419203 6373
eb14cb74
VS
6374 if (INTEL_INFO(dev)->gen >= 5) {
6375 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6376 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6377 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6378 & ~TU_SIZE_MASK;
6379 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6380 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6381 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6382 } else {
6383 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6384 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6385 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6386 & ~TU_SIZE_MASK;
6387 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6388 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6389 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6390 }
6391}
6392
6393void intel_dp_get_m_n(struct intel_crtc *crtc,
6394 struct intel_crtc_config *pipe_config)
6395{
6396 if (crtc->config.has_pch_encoder)
6397 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6398 else
6399 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6400 &pipe_config->dp_m_n);
6401}
72419203 6402
eb14cb74
VS
6403static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6404 struct intel_crtc_config *pipe_config)
6405{
6406 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6407 &pipe_config->fdi_m_n);
72419203
DV
6408}
6409
2fa2fe9a
DV
6410static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6411 struct intel_crtc_config *pipe_config)
6412{
6413 struct drm_device *dev = crtc->base.dev;
6414 struct drm_i915_private *dev_priv = dev->dev_private;
6415 uint32_t tmp;
6416
6417 tmp = I915_READ(PF_CTL(crtc->pipe));
6418
6419 if (tmp & PF_ENABLE) {
fd4daa9c 6420 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6421 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6422 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6423
6424 /* We currently do not free assignements of panel fitters on
6425 * ivb/hsw (since we don't use the higher upscaling modes which
6426 * differentiates them) so just WARN about this case for now. */
6427 if (IS_GEN7(dev)) {
6428 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6429 PF_PIPE_SEL_IVB(crtc->pipe));
6430 }
2fa2fe9a 6431 }
79e53945
JB
6432}
6433
0e8ffe1b
DV
6434static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6435 struct intel_crtc_config *pipe_config)
6436{
6437 struct drm_device *dev = crtc->base.dev;
6438 struct drm_i915_private *dev_priv = dev->dev_private;
6439 uint32_t tmp;
6440
e143a21c 6441 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6442 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6443
0e8ffe1b
DV
6444 tmp = I915_READ(PIPECONF(crtc->pipe));
6445 if (!(tmp & PIPECONF_ENABLE))
6446 return false;
6447
42571aef
VS
6448 switch (tmp & PIPECONF_BPC_MASK) {
6449 case PIPECONF_6BPC:
6450 pipe_config->pipe_bpp = 18;
6451 break;
6452 case PIPECONF_8BPC:
6453 pipe_config->pipe_bpp = 24;
6454 break;
6455 case PIPECONF_10BPC:
6456 pipe_config->pipe_bpp = 30;
6457 break;
6458 case PIPECONF_12BPC:
6459 pipe_config->pipe_bpp = 36;
6460 break;
6461 default:
6462 break;
6463 }
6464
ab9412ba 6465 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6466 struct intel_shared_dpll *pll;
6467
88adfff1
DV
6468 pipe_config->has_pch_encoder = true;
6469
627eb5a3
DV
6470 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6471 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6472 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6473
6474 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6475
c0d43d62 6476 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6477 pipe_config->shared_dpll =
6478 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6479 } else {
6480 tmp = I915_READ(PCH_DPLL_SEL);
6481 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6482 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6483 else
6484 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6485 }
66e985c0
DV
6486
6487 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6488
6489 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6490 &pipe_config->dpll_hw_state));
c93f54cf
DV
6491
6492 tmp = pipe_config->dpll_hw_state.dpll;
6493 pipe_config->pixel_multiplier =
6494 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6495 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6496
6497 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6498 } else {
6499 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6500 }
6501
1bd1bd80
DV
6502 intel_get_pipe_timings(crtc, pipe_config);
6503
2fa2fe9a
DV
6504 ironlake_get_pfit_config(crtc, pipe_config);
6505
0e8ffe1b
DV
6506 return true;
6507}
6508
be256dc7
PZ
6509static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6510{
6511 struct drm_device *dev = dev_priv->dev;
6512 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6513 struct intel_crtc *crtc;
6514 unsigned long irqflags;
bd633a7c 6515 uint32_t val;
be256dc7
PZ
6516
6517 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6518 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6519 pipe_name(crtc->pipe));
6520
6521 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6522 WARN(plls->spll_refcount, "SPLL enabled\n");
6523 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6524 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6525 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6526 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6527 "CPU PWM1 enabled\n");
6528 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6529 "CPU PWM2 enabled\n");
6530 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6531 "PCH PWM1 enabled\n");
6532 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6533 "Utility pin enabled\n");
6534 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6535
6536 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6537 val = I915_READ(DEIMR);
6806e63f 6538 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6539 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6540 val = I915_READ(SDEIMR);
bd633a7c 6541 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6542 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6543 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6544}
6545
6546/*
6547 * This function implements pieces of two sequences from BSpec:
6548 * - Sequence for display software to disable LCPLL
6549 * - Sequence for display software to allow package C8+
6550 * The steps implemented here are just the steps that actually touch the LCPLL
6551 * register. Callers should take care of disabling all the display engine
6552 * functions, doing the mode unset, fixing interrupts, etc.
6553 */
6ff58d53
PZ
6554static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6555 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6556{
6557 uint32_t val;
6558
6559 assert_can_disable_lcpll(dev_priv);
6560
6561 val = I915_READ(LCPLL_CTL);
6562
6563 if (switch_to_fclk) {
6564 val |= LCPLL_CD_SOURCE_FCLK;
6565 I915_WRITE(LCPLL_CTL, val);
6566
6567 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6568 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6569 DRM_ERROR("Switching to FCLK failed\n");
6570
6571 val = I915_READ(LCPLL_CTL);
6572 }
6573
6574 val |= LCPLL_PLL_DISABLE;
6575 I915_WRITE(LCPLL_CTL, val);
6576 POSTING_READ(LCPLL_CTL);
6577
6578 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6579 DRM_ERROR("LCPLL still locked\n");
6580
6581 val = I915_READ(D_COMP);
6582 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6583 mutex_lock(&dev_priv->rps.hw_lock);
6584 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6585 DRM_ERROR("Failed to disable D_COMP\n");
6586 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6587 POSTING_READ(D_COMP);
6588 ndelay(100);
6589
6590 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6591 DRM_ERROR("D_COMP RCOMP still in progress\n");
6592
6593 if (allow_power_down) {
6594 val = I915_READ(LCPLL_CTL);
6595 val |= LCPLL_POWER_DOWN_ALLOW;
6596 I915_WRITE(LCPLL_CTL, val);
6597 POSTING_READ(LCPLL_CTL);
6598 }
6599}
6600
6601/*
6602 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6603 * source.
6604 */
6ff58d53 6605static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6606{
6607 uint32_t val;
6608
6609 val = I915_READ(LCPLL_CTL);
6610
6611 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6612 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6613 return;
6614
215733fa
PZ
6615 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6616 * we'll hang the machine! */
c8d9a590 6617 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
215733fa 6618
be256dc7
PZ
6619 if (val & LCPLL_POWER_DOWN_ALLOW) {
6620 val &= ~LCPLL_POWER_DOWN_ALLOW;
6621 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6622 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6623 }
6624
6625 val = I915_READ(D_COMP);
6626 val |= D_COMP_COMP_FORCE;
6627 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
6628 mutex_lock(&dev_priv->rps.hw_lock);
6629 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6630 DRM_ERROR("Failed to enable D_COMP\n");
6631 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 6632 POSTING_READ(D_COMP);
be256dc7
PZ
6633
6634 val = I915_READ(LCPLL_CTL);
6635 val &= ~LCPLL_PLL_DISABLE;
6636 I915_WRITE(LCPLL_CTL, val);
6637
6638 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6639 DRM_ERROR("LCPLL not locked yet\n");
6640
6641 if (val & LCPLL_CD_SOURCE_FCLK) {
6642 val = I915_READ(LCPLL_CTL);
6643 val &= ~LCPLL_CD_SOURCE_FCLK;
6644 I915_WRITE(LCPLL_CTL, val);
6645
6646 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6647 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6648 DRM_ERROR("Switching back to LCPLL failed\n");
6649 }
215733fa 6650
c8d9a590 6651 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
6652}
6653
c67a470b
PZ
6654void hsw_enable_pc8_work(struct work_struct *__work)
6655{
6656 struct drm_i915_private *dev_priv =
6657 container_of(to_delayed_work(__work), struct drm_i915_private,
6658 pc8.enable_work);
6659 struct drm_device *dev = dev_priv->dev;
6660 uint32_t val;
6661
7125ecb8
PZ
6662 WARN_ON(!HAS_PC8(dev));
6663
c67a470b
PZ
6664 if (dev_priv->pc8.enabled)
6665 return;
6666
6667 DRM_DEBUG_KMS("Enabling package C8+\n");
6668
6669 dev_priv->pc8.enabled = true;
6670
6671 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6672 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6673 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6674 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6675 }
6676
6677 lpt_disable_clkout_dp(dev);
6678 hsw_pc8_disable_interrupts(dev);
6679 hsw_disable_lcpll(dev_priv, true, true);
8771a7f8
PZ
6680
6681 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
6682}
6683
6684static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6685{
6686 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6687 WARN(dev_priv->pc8.disable_count < 1,
6688 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6689
6690 dev_priv->pc8.disable_count--;
6691 if (dev_priv->pc8.disable_count != 0)
6692 return;
6693
6694 schedule_delayed_work(&dev_priv->pc8.enable_work,
90058745 6695 msecs_to_jiffies(i915_pc8_timeout));
c67a470b
PZ
6696}
6697
6698static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6699{
6700 struct drm_device *dev = dev_priv->dev;
6701 uint32_t val;
6702
6703 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6704 WARN(dev_priv->pc8.disable_count < 0,
6705 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6706
6707 dev_priv->pc8.disable_count++;
6708 if (dev_priv->pc8.disable_count != 1)
6709 return;
6710
7125ecb8
PZ
6711 WARN_ON(!HAS_PC8(dev));
6712
c67a470b
PZ
6713 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6714 if (!dev_priv->pc8.enabled)
6715 return;
6716
6717 DRM_DEBUG_KMS("Disabling package C8+\n");
6718
8771a7f8
PZ
6719 intel_runtime_pm_get(dev_priv);
6720
c67a470b
PZ
6721 hsw_restore_lcpll(dev_priv);
6722 hsw_pc8_restore_interrupts(dev);
6723 lpt_init_pch_refclk(dev);
6724
6725 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6726 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6727 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6728 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6729 }
6730
6731 intel_prepare_ddi(dev);
6732 i915_gem_init_swizzling(dev);
6733 mutex_lock(&dev_priv->rps.hw_lock);
6734 gen6_update_ring_freq(dev);
6735 mutex_unlock(&dev_priv->rps.hw_lock);
6736 dev_priv->pc8.enabled = false;
6737}
6738
6739void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6740{
7c6c2652
CW
6741 if (!HAS_PC8(dev_priv->dev))
6742 return;
6743
c67a470b
PZ
6744 mutex_lock(&dev_priv->pc8.lock);
6745 __hsw_enable_package_c8(dev_priv);
6746 mutex_unlock(&dev_priv->pc8.lock);
6747}
6748
6749void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6750{
7c6c2652
CW
6751 if (!HAS_PC8(dev_priv->dev))
6752 return;
6753
c67a470b
PZ
6754 mutex_lock(&dev_priv->pc8.lock);
6755 __hsw_disable_package_c8(dev_priv);
6756 mutex_unlock(&dev_priv->pc8.lock);
6757}
6758
6759static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6760{
6761 struct drm_device *dev = dev_priv->dev;
6762 struct intel_crtc *crtc;
6763 uint32_t val;
6764
6765 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6766 if (crtc->base.enabled)
6767 return false;
6768
6769 /* This case is still possible since we have the i915.disable_power_well
6770 * parameter and also the KVMr or something else might be requesting the
6771 * power well. */
6772 val = I915_READ(HSW_PWR_WELL_DRIVER);
6773 if (val != 0) {
6774 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6775 return false;
6776 }
6777
6778 return true;
6779}
6780
6781/* Since we're called from modeset_global_resources there's no way to
6782 * symmetrically increase and decrease the refcount, so we use
6783 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6784 * or not.
6785 */
6786static void hsw_update_package_c8(struct drm_device *dev)
6787{
6788 struct drm_i915_private *dev_priv = dev->dev_private;
6789 bool allow;
6790
7c6c2652
CW
6791 if (!HAS_PC8(dev_priv->dev))
6792 return;
6793
c67a470b
PZ
6794 if (!i915_enable_pc8)
6795 return;
6796
6797 mutex_lock(&dev_priv->pc8.lock);
6798
6799 allow = hsw_can_enable_package_c8(dev_priv);
6800
6801 if (allow == dev_priv->pc8.requirements_met)
6802 goto done;
6803
6804 dev_priv->pc8.requirements_met = allow;
6805
6806 if (allow)
6807 __hsw_enable_package_c8(dev_priv);
6808 else
6809 __hsw_disable_package_c8(dev_priv);
6810
6811done:
6812 mutex_unlock(&dev_priv->pc8.lock);
6813}
6814
6815static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6816{
7c6c2652
CW
6817 if (!HAS_PC8(dev_priv->dev))
6818 return;
6819
3458122e 6820 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6821 if (!dev_priv->pc8.gpu_idle) {
6822 dev_priv->pc8.gpu_idle = true;
3458122e 6823 __hsw_enable_package_c8(dev_priv);
c67a470b 6824 }
3458122e 6825 mutex_unlock(&dev_priv->pc8.lock);
c67a470b
PZ
6826}
6827
6828static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6829{
7c6c2652
CW
6830 if (!HAS_PC8(dev_priv->dev))
6831 return;
6832
3458122e 6833 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6834 if (dev_priv->pc8.gpu_idle) {
6835 dev_priv->pc8.gpu_idle = false;
3458122e 6836 __hsw_disable_package_c8(dev_priv);
c67a470b 6837 }
3458122e 6838 mutex_unlock(&dev_priv->pc8.lock);
be256dc7
PZ
6839}
6840
6efdf354
ID
6841#define for_each_power_domain(domain, mask) \
6842 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6843 if ((1 << (domain)) & (mask))
6844
6845static unsigned long get_pipe_power_domains(struct drm_device *dev,
6846 enum pipe pipe, bool pfit_enabled)
6847{
6848 unsigned long mask;
6849 enum transcoder transcoder;
6850
6851 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6852
6853 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6854 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6855 if (pfit_enabled)
6856 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6857
6858 return mask;
6859}
6860
baa70707
ID
6861void intel_display_set_init_power(struct drm_device *dev, bool enable)
6862{
6863 struct drm_i915_private *dev_priv = dev->dev_private;
6864
6865 if (dev_priv->power_domains.init_power_on == enable)
6866 return;
6867
6868 if (enable)
6869 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6870 else
6871 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6872
6873 dev_priv->power_domains.init_power_on = enable;
6874}
6875
4f074129 6876static void modeset_update_power_wells(struct drm_device *dev)
d6dd9eb1 6877{
6efdf354 6878 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
d6dd9eb1 6879 struct intel_crtc *crtc;
d6dd9eb1 6880
6efdf354
ID
6881 /*
6882 * First get all needed power domains, then put all unneeded, to avoid
6883 * any unnecessary toggling of the power wells.
6884 */
d6dd9eb1 6885 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6efdf354
ID
6886 enum intel_display_power_domain domain;
6887
e7a639c4
DV
6888 if (!crtc->base.enabled)
6889 continue;
d6dd9eb1 6890
6efdf354
ID
6891 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6892 crtc->pipe,
6893 crtc->config.pch_pfit.enabled);
6894
6895 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6896 intel_display_power_get(dev, domain);
d6dd9eb1
DV
6897 }
6898
6efdf354
ID
6899 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6900 enum intel_display_power_domain domain;
6901
6902 for_each_power_domain(domain, crtc->enabled_power_domains)
6903 intel_display_power_put(dev, domain);
6904
6905 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6906 }
baa70707
ID
6907
6908 intel_display_set_init_power(dev, false);
4f074129 6909}
c67a470b 6910
4f074129
ID
6911static void haswell_modeset_global_resources(struct drm_device *dev)
6912{
6913 modeset_update_power_wells(dev);
c67a470b 6914 hsw_update_package_c8(dev);
d6dd9eb1
DV
6915}
6916
09b4ddf9 6917static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
6918 int x, int y,
6919 struct drm_framebuffer *fb)
6920{
6921 struct drm_device *dev = crtc->dev;
6922 struct drm_i915_private *dev_priv = dev->dev_private;
6923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 6924 int plane = intel_crtc->plane;
09b4ddf9 6925 int ret;
09b4ddf9 6926
566b734a 6927 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 6928 return -EINVAL;
566b734a 6929 intel_ddi_pll_enable(intel_crtc);
6441ab5f 6930
03afc4a2
DV
6931 if (intel_crtc->config.has_dp_encoder)
6932 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
6933
6934 intel_crtc->lowfreq_avail = false;
09b4ddf9 6935
8a654f3b 6936 intel_set_pipe_timings(intel_crtc);
09b4ddf9 6937
ca3a0ff8 6938 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6939 intel_cpu_transcoder_set_m_n(intel_crtc,
6940 &intel_crtc->config.fdi_m_n);
6941 }
09b4ddf9 6942
6ff93609 6943 haswell_set_pipeconf(crtc);
09b4ddf9 6944
50f3b016 6945 intel_set_pipe_csc(crtc);
86d3efce 6946
09b4ddf9 6947 /* Set up the display plane register */
86d3efce 6948 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
6949 POSTING_READ(DSPCNTR(plane));
6950
6951 ret = intel_pipe_set_base(crtc, x, y, fb);
6952
1f803ee5 6953 return ret;
79e53945
JB
6954}
6955
0e8ffe1b
DV
6956static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6957 struct intel_crtc_config *pipe_config)
6958{
6959 struct drm_device *dev = crtc->base.dev;
6960 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 6961 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
6962 uint32_t tmp;
6963
e143a21c 6964 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
6965 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6966
eccb140b
DV
6967 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6968 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6969 enum pipe trans_edp_pipe;
6970 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6971 default:
6972 WARN(1, "unknown pipe linked to edp transcoder\n");
6973 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6974 case TRANS_DDI_EDP_INPUT_A_ON:
6975 trans_edp_pipe = PIPE_A;
6976 break;
6977 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6978 trans_edp_pipe = PIPE_B;
6979 break;
6980 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6981 trans_edp_pipe = PIPE_C;
6982 break;
6983 }
6984
6985 if (trans_edp_pipe == crtc->pipe)
6986 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6987 }
6988
b97186f0 6989 if (!intel_display_power_enabled(dev,
eccb140b 6990 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
6991 return false;
6992
eccb140b 6993 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
6994 if (!(tmp & PIPECONF_ENABLE))
6995 return false;
6996
88adfff1 6997 /*
f196e6be 6998 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
6999 * DDI E. So just check whether this pipe is wired to DDI E and whether
7000 * the PCH transcoder is on.
7001 */
eccb140b 7002 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7003 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7004 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7005 pipe_config->has_pch_encoder = true;
7006
627eb5a3
DV
7007 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7008 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7009 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7010
7011 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7012 }
7013
1bd1bd80
DV
7014 intel_get_pipe_timings(crtc, pipe_config);
7015
2fa2fe9a
DV
7016 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7017 if (intel_display_power_enabled(dev, pfit_domain))
7018 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7019
e59150dc
JB
7020 if (IS_HASWELL(dev))
7021 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7022 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7023
6c49f241
DV
7024 pipe_config->pixel_multiplier = 1;
7025
0e8ffe1b
DV
7026 return true;
7027}
7028
f564048e 7029static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7030 int x, int y,
94352cf9 7031 struct drm_framebuffer *fb)
f564048e
EA
7032{
7033 struct drm_device *dev = crtc->dev;
7034 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7035 struct intel_encoder *encoder;
0b701d27 7036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7037 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7038 int pipe = intel_crtc->pipe;
f564048e
EA
7039 int ret;
7040
0b701d27 7041 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7042
b8cecdf5
DV
7043 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7044
79e53945 7045 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7046
9256aa19
DV
7047 if (ret != 0)
7048 return ret;
7049
7050 for_each_encoder_on_crtc(dev, crtc, encoder) {
7051 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7052 encoder->base.base.id,
7053 drm_get_encoder_name(&encoder->base),
7054 mode->base.id, mode->name);
36f2d1f1 7055 encoder->mode_set(encoder);
9256aa19
DV
7056 }
7057
7058 return 0;
79e53945
JB
7059}
7060
1a91510d
JN
7061static struct {
7062 int clock;
7063 u32 config;
7064} hdmi_audio_clock[] = {
7065 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7066 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7067 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7068 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7069 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7070 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7071 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7072 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7073 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7074 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7075};
7076
7077/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7078static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7079{
7080 int i;
7081
7082 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7083 if (mode->clock == hdmi_audio_clock[i].clock)
7084 break;
7085 }
7086
7087 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7088 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7089 i = 1;
7090 }
7091
7092 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7093 hdmi_audio_clock[i].clock,
7094 hdmi_audio_clock[i].config);
7095
7096 return hdmi_audio_clock[i].config;
7097}
7098
3a9627f4
WF
7099static bool intel_eld_uptodate(struct drm_connector *connector,
7100 int reg_eldv, uint32_t bits_eldv,
7101 int reg_elda, uint32_t bits_elda,
7102 int reg_edid)
7103{
7104 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7105 uint8_t *eld = connector->eld;
7106 uint32_t i;
7107
7108 i = I915_READ(reg_eldv);
7109 i &= bits_eldv;
7110
7111 if (!eld[0])
7112 return !i;
7113
7114 if (!i)
7115 return false;
7116
7117 i = I915_READ(reg_elda);
7118 i &= ~bits_elda;
7119 I915_WRITE(reg_elda, i);
7120
7121 for (i = 0; i < eld[2]; i++)
7122 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7123 return false;
7124
7125 return true;
7126}
7127
e0dac65e 7128static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7129 struct drm_crtc *crtc,
7130 struct drm_display_mode *mode)
e0dac65e
WF
7131{
7132 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7133 uint8_t *eld = connector->eld;
7134 uint32_t eldv;
7135 uint32_t len;
7136 uint32_t i;
7137
7138 i = I915_READ(G4X_AUD_VID_DID);
7139
7140 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7141 eldv = G4X_ELDV_DEVCL_DEVBLC;
7142 else
7143 eldv = G4X_ELDV_DEVCTG;
7144
3a9627f4
WF
7145 if (intel_eld_uptodate(connector,
7146 G4X_AUD_CNTL_ST, eldv,
7147 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7148 G4X_HDMIW_HDMIEDID))
7149 return;
7150
e0dac65e
WF
7151 i = I915_READ(G4X_AUD_CNTL_ST);
7152 i &= ~(eldv | G4X_ELD_ADDR);
7153 len = (i >> 9) & 0x1f; /* ELD buffer size */
7154 I915_WRITE(G4X_AUD_CNTL_ST, i);
7155
7156 if (!eld[0])
7157 return;
7158
7159 len = min_t(uint8_t, eld[2], len);
7160 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7161 for (i = 0; i < len; i++)
7162 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7163
7164 i = I915_READ(G4X_AUD_CNTL_ST);
7165 i |= eldv;
7166 I915_WRITE(G4X_AUD_CNTL_ST, i);
7167}
7168
83358c85 7169static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7170 struct drm_crtc *crtc,
7171 struct drm_display_mode *mode)
83358c85
WX
7172{
7173 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7174 uint8_t *eld = connector->eld;
7175 struct drm_device *dev = crtc->dev;
7b9f35a6 7176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7177 uint32_t eldv;
7178 uint32_t i;
7179 int len;
7180 int pipe = to_intel_crtc(crtc)->pipe;
7181 int tmp;
7182
7183 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7184 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7185 int aud_config = HSW_AUD_CFG(pipe);
7186 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7187
7188
7189 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7190
7191 /* Audio output enable */
7192 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7193 tmp = I915_READ(aud_cntrl_st2);
7194 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7195 I915_WRITE(aud_cntrl_st2, tmp);
7196
7197 /* Wait for 1 vertical blank */
7198 intel_wait_for_vblank(dev, pipe);
7199
7200 /* Set ELD valid state */
7201 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7202 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7203 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7204 I915_WRITE(aud_cntrl_st2, tmp);
7205 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7206 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7207
7208 /* Enable HDMI mode */
7209 tmp = I915_READ(aud_config);
7e7cb34f 7210 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7211 /* clear N_programing_enable and N_value_index */
7212 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7213 I915_WRITE(aud_config, tmp);
7214
7215 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7216
7217 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7218 intel_crtc->eld_vld = true;
83358c85
WX
7219
7220 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7221 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7222 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7223 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7224 } else {
7225 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7226 }
83358c85
WX
7227
7228 if (intel_eld_uptodate(connector,
7229 aud_cntrl_st2, eldv,
7230 aud_cntl_st, IBX_ELD_ADDRESS,
7231 hdmiw_hdmiedid))
7232 return;
7233
7234 i = I915_READ(aud_cntrl_st2);
7235 i &= ~eldv;
7236 I915_WRITE(aud_cntrl_st2, i);
7237
7238 if (!eld[0])
7239 return;
7240
7241 i = I915_READ(aud_cntl_st);
7242 i &= ~IBX_ELD_ADDRESS;
7243 I915_WRITE(aud_cntl_st, i);
7244 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7245 DRM_DEBUG_DRIVER("port num:%d\n", i);
7246
7247 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7248 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7249 for (i = 0; i < len; i++)
7250 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7251
7252 i = I915_READ(aud_cntrl_st2);
7253 i |= eldv;
7254 I915_WRITE(aud_cntrl_st2, i);
7255
7256}
7257
e0dac65e 7258static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7259 struct drm_crtc *crtc,
7260 struct drm_display_mode *mode)
e0dac65e
WF
7261{
7262 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7263 uint8_t *eld = connector->eld;
7264 uint32_t eldv;
7265 uint32_t i;
7266 int len;
7267 int hdmiw_hdmiedid;
b6daa025 7268 int aud_config;
e0dac65e
WF
7269 int aud_cntl_st;
7270 int aud_cntrl_st2;
9b138a83 7271 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7272
b3f33cbf 7273 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7274 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7275 aud_config = IBX_AUD_CFG(pipe);
7276 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7277 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7278 } else if (IS_VALLEYVIEW(connector->dev)) {
7279 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7280 aud_config = VLV_AUD_CFG(pipe);
7281 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7282 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7283 } else {
9b138a83
WX
7284 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7285 aud_config = CPT_AUD_CFG(pipe);
7286 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7287 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7288 }
7289
9b138a83 7290 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7291
9ca2fe73
ML
7292 if (IS_VALLEYVIEW(connector->dev)) {
7293 struct intel_encoder *intel_encoder;
7294 struct intel_digital_port *intel_dig_port;
7295
7296 intel_encoder = intel_attached_encoder(connector);
7297 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7298 i = intel_dig_port->port;
7299 } else {
7300 i = I915_READ(aud_cntl_st);
7301 i = (i >> 29) & DIP_PORT_SEL_MASK;
7302 /* DIP_Port_Select, 0x1 = PortB */
7303 }
7304
e0dac65e
WF
7305 if (!i) {
7306 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7307 /* operate blindly on all ports */
1202b4c6
WF
7308 eldv = IBX_ELD_VALIDB;
7309 eldv |= IBX_ELD_VALIDB << 4;
7310 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7311 } else {
2582a850 7312 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7313 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7314 }
7315
3a9627f4
WF
7316 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7317 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7318 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7319 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7320 } else {
7321 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7322 }
e0dac65e 7323
3a9627f4
WF
7324 if (intel_eld_uptodate(connector,
7325 aud_cntrl_st2, eldv,
7326 aud_cntl_st, IBX_ELD_ADDRESS,
7327 hdmiw_hdmiedid))
7328 return;
7329
e0dac65e
WF
7330 i = I915_READ(aud_cntrl_st2);
7331 i &= ~eldv;
7332 I915_WRITE(aud_cntrl_st2, i);
7333
7334 if (!eld[0])
7335 return;
7336
e0dac65e 7337 i = I915_READ(aud_cntl_st);
1202b4c6 7338 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7339 I915_WRITE(aud_cntl_st, i);
7340
7341 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7342 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7343 for (i = 0; i < len; i++)
7344 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7345
7346 i = I915_READ(aud_cntrl_st2);
7347 i |= eldv;
7348 I915_WRITE(aud_cntrl_st2, i);
7349}
7350
7351void intel_write_eld(struct drm_encoder *encoder,
7352 struct drm_display_mode *mode)
7353{
7354 struct drm_crtc *crtc = encoder->crtc;
7355 struct drm_connector *connector;
7356 struct drm_device *dev = encoder->dev;
7357 struct drm_i915_private *dev_priv = dev->dev_private;
7358
7359 connector = drm_select_eld(encoder, mode);
7360 if (!connector)
7361 return;
7362
7363 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7364 connector->base.id,
7365 drm_get_connector_name(connector),
7366 connector->encoder->base.id,
7367 drm_get_encoder_name(connector->encoder));
7368
7369 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7370
7371 if (dev_priv->display.write_eld)
34427052 7372 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7373}
7374
560b85bb
CW
7375static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7376{
7377 struct drm_device *dev = crtc->dev;
7378 struct drm_i915_private *dev_priv = dev->dev_private;
7379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7380 bool visible = base != 0;
7381 u32 cntl;
7382
7383 if (intel_crtc->cursor_visible == visible)
7384 return;
7385
9db4a9c7 7386 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7387 if (visible) {
7388 /* On these chipsets we can only modify the base whilst
7389 * the cursor is disabled.
7390 */
9db4a9c7 7391 I915_WRITE(_CURABASE, base);
560b85bb
CW
7392
7393 cntl &= ~(CURSOR_FORMAT_MASK);
7394 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7395 cntl |= CURSOR_ENABLE |
7396 CURSOR_GAMMA_ENABLE |
7397 CURSOR_FORMAT_ARGB;
7398 } else
7399 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7400 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7401
7402 intel_crtc->cursor_visible = visible;
7403}
7404
7405static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7406{
7407 struct drm_device *dev = crtc->dev;
7408 struct drm_i915_private *dev_priv = dev->dev_private;
7409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7410 int pipe = intel_crtc->pipe;
7411 bool visible = base != 0;
7412
7413 if (intel_crtc->cursor_visible != visible) {
548f245b 7414 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7415 if (base) {
7416 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7417 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7418 cntl |= pipe << 28; /* Connect to correct pipe */
7419 } else {
7420 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7421 cntl |= CURSOR_MODE_DISABLE;
7422 }
9db4a9c7 7423 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7424
7425 intel_crtc->cursor_visible = visible;
7426 }
7427 /* and commit changes on next vblank */
b2ea8ef5 7428 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7429 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7430 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7431}
7432
65a21cd6
JB
7433static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7434{
7435 struct drm_device *dev = crtc->dev;
7436 struct drm_i915_private *dev_priv = dev->dev_private;
7437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7438 int pipe = intel_crtc->pipe;
7439 bool visible = base != 0;
7440
7441 if (intel_crtc->cursor_visible != visible) {
7442 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7443 if (base) {
7444 cntl &= ~CURSOR_MODE;
7445 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7446 } else {
7447 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7448 cntl |= CURSOR_MODE_DISABLE;
7449 }
6bbfa1c5 7450 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7451 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7452 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7453 }
65a21cd6
JB
7454 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7455
7456 intel_crtc->cursor_visible = visible;
7457 }
7458 /* and commit changes on next vblank */
b2ea8ef5 7459 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7460 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7461 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7462}
7463
cda4b7d3 7464/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7465static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7466 bool on)
cda4b7d3
CW
7467{
7468 struct drm_device *dev = crtc->dev;
7469 struct drm_i915_private *dev_priv = dev->dev_private;
7470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7471 int pipe = intel_crtc->pipe;
7472 int x = intel_crtc->cursor_x;
7473 int y = intel_crtc->cursor_y;
d6e4db15 7474 u32 base = 0, pos = 0;
cda4b7d3
CW
7475 bool visible;
7476
d6e4db15 7477 if (on)
cda4b7d3 7478 base = intel_crtc->cursor_addr;
cda4b7d3 7479
d6e4db15
VS
7480 if (x >= intel_crtc->config.pipe_src_w)
7481 base = 0;
7482
7483 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7484 base = 0;
7485
7486 if (x < 0) {
efc9064e 7487 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7488 base = 0;
7489
7490 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7491 x = -x;
7492 }
7493 pos |= x << CURSOR_X_SHIFT;
7494
7495 if (y < 0) {
efc9064e 7496 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7497 base = 0;
7498
7499 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7500 y = -y;
7501 }
7502 pos |= y << CURSOR_Y_SHIFT;
7503
7504 visible = base != 0;
560b85bb 7505 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7506 return;
7507
b3dc685e 7508 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7509 I915_WRITE(CURPOS_IVB(pipe), pos);
7510 ivb_update_cursor(crtc, base);
7511 } else {
7512 I915_WRITE(CURPOS(pipe), pos);
7513 if (IS_845G(dev) || IS_I865G(dev))
7514 i845_update_cursor(crtc, base);
7515 else
7516 i9xx_update_cursor(crtc, base);
7517 }
cda4b7d3
CW
7518}
7519
79e53945 7520static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7521 struct drm_file *file,
79e53945
JB
7522 uint32_t handle,
7523 uint32_t width, uint32_t height)
7524{
7525 struct drm_device *dev = crtc->dev;
7526 struct drm_i915_private *dev_priv = dev->dev_private;
7527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7528 struct drm_i915_gem_object *obj;
cda4b7d3 7529 uint32_t addr;
3f8bc370 7530 int ret;
79e53945 7531
79e53945
JB
7532 /* if we want to turn off the cursor ignore width and height */
7533 if (!handle) {
28c97730 7534 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7535 addr = 0;
05394f39 7536 obj = NULL;
5004417d 7537 mutex_lock(&dev->struct_mutex);
3f8bc370 7538 goto finish;
79e53945
JB
7539 }
7540
7541 /* Currently we only support 64x64 cursors */
7542 if (width != 64 || height != 64) {
7543 DRM_ERROR("we currently only support 64x64 cursors\n");
7544 return -EINVAL;
7545 }
7546
05394f39 7547 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7548 if (&obj->base == NULL)
79e53945
JB
7549 return -ENOENT;
7550
05394f39 7551 if (obj->base.size < width * height * 4) {
79e53945 7552 DRM_ERROR("buffer is to small\n");
34b8686e
DA
7553 ret = -ENOMEM;
7554 goto fail;
79e53945
JB
7555 }
7556
71acb5eb 7557 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7558 mutex_lock(&dev->struct_mutex);
b295d1b6 7559 if (!dev_priv->info->cursor_needs_physical) {
693db184
CW
7560 unsigned alignment;
7561
d9e86c0e
CW
7562 if (obj->tiling_mode) {
7563 DRM_ERROR("cursor cannot be tiled\n");
7564 ret = -EINVAL;
7565 goto fail_locked;
7566 }
7567
693db184
CW
7568 /* Note that the w/a also requires 2 PTE of padding following
7569 * the bo. We currently fill all unused PTE with the shadow
7570 * page and so we should always have valid PTE following the
7571 * cursor preventing the VT-d warning.
7572 */
7573 alignment = 0;
7574 if (need_vtd_wa(dev))
7575 alignment = 64*1024;
7576
7577 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb
CW
7578 if (ret) {
7579 DRM_ERROR("failed to move cursor bo into the GTT\n");
2da3b9b9 7580 goto fail_locked;
e7b526bb
CW
7581 }
7582
d9e86c0e
CW
7583 ret = i915_gem_object_put_fence(obj);
7584 if (ret) {
2da3b9b9 7585 DRM_ERROR("failed to release fence for cursor");
d9e86c0e
CW
7586 goto fail_unpin;
7587 }
7588
f343c5f6 7589 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7590 } else {
6eeefaf3 7591 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7592 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7593 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7594 align);
71acb5eb
DA
7595 if (ret) {
7596 DRM_ERROR("failed to attach phys object\n");
7f9872e0 7597 goto fail_locked;
71acb5eb 7598 }
05394f39 7599 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7600 }
7601
a6c45cf0 7602 if (IS_GEN2(dev))
14b60391
JB
7603 I915_WRITE(CURSIZE, (height << 12) | width);
7604
3f8bc370 7605 finish:
3f8bc370 7606 if (intel_crtc->cursor_bo) {
b295d1b6 7607 if (dev_priv->info->cursor_needs_physical) {
05394f39 7608 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7609 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7610 } else
cc98b413 7611 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7612 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7613 }
80824003 7614
7f9872e0 7615 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
7616
7617 intel_crtc->cursor_addr = addr;
05394f39 7618 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7619 intel_crtc->cursor_width = width;
7620 intel_crtc->cursor_height = height;
7621
f2f5f771
VS
7622 if (intel_crtc->active)
7623 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 7624
79e53945 7625 return 0;
e7b526bb 7626fail_unpin:
cc98b413 7627 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7628fail_locked:
34b8686e 7629 mutex_unlock(&dev->struct_mutex);
bc9025bd 7630fail:
05394f39 7631 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7632 return ret;
79e53945
JB
7633}
7634
7635static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7636{
79e53945 7637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7638
92e76c8c
VS
7639 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7640 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7641
f2f5f771
VS
7642 if (intel_crtc->active)
7643 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7644
7645 return 0;
b8c00ac5
DA
7646}
7647
79e53945 7648static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7649 u16 *blue, uint32_t start, uint32_t size)
79e53945 7650{
7203425a 7651 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7653
7203425a 7654 for (i = start; i < end; i++) {
79e53945
JB
7655 intel_crtc->lut_r[i] = red[i] >> 8;
7656 intel_crtc->lut_g[i] = green[i] >> 8;
7657 intel_crtc->lut_b[i] = blue[i] >> 8;
7658 }
7659
7660 intel_crtc_load_lut(crtc);
7661}
7662
79e53945
JB
7663/* VESA 640x480x72Hz mode to set on the pipe */
7664static struct drm_display_mode load_detect_mode = {
7665 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7666 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7667};
7668
d2dff872
CW
7669static struct drm_framebuffer *
7670intel_framebuffer_create(struct drm_device *dev,
308e5bcb 7671 struct drm_mode_fb_cmd2 *mode_cmd,
d2dff872
CW
7672 struct drm_i915_gem_object *obj)
7673{
7674 struct intel_framebuffer *intel_fb;
7675 int ret;
7676
7677 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7678 if (!intel_fb) {
7679 drm_gem_object_unreference_unlocked(&obj->base);
7680 return ERR_PTR(-ENOMEM);
7681 }
7682
dd4916c5
DV
7683 ret = i915_mutex_lock_interruptible(dev);
7684 if (ret)
7685 goto err;
7686
d2dff872 7687 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7688 mutex_unlock(&dev->struct_mutex);
7689 if (ret)
7690 goto err;
d2dff872
CW
7691
7692 return &intel_fb->base;
dd4916c5
DV
7693err:
7694 drm_gem_object_unreference_unlocked(&obj->base);
7695 kfree(intel_fb);
7696
7697 return ERR_PTR(ret);
d2dff872
CW
7698}
7699
7700static u32
7701intel_framebuffer_pitch_for_width(int width, int bpp)
7702{
7703 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7704 return ALIGN(pitch, 64);
7705}
7706
7707static u32
7708intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7709{
7710 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7711 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7712}
7713
7714static struct drm_framebuffer *
7715intel_framebuffer_create_for_mode(struct drm_device *dev,
7716 struct drm_display_mode *mode,
7717 int depth, int bpp)
7718{
7719 struct drm_i915_gem_object *obj;
0fed39bd 7720 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7721
7722 obj = i915_gem_alloc_object(dev,
7723 intel_framebuffer_size_for_mode(mode, bpp));
7724 if (obj == NULL)
7725 return ERR_PTR(-ENOMEM);
7726
7727 mode_cmd.width = mode->hdisplay;
7728 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7729 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7730 bpp);
5ca0c34a 7731 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7732
7733 return intel_framebuffer_create(dev, &mode_cmd, obj);
7734}
7735
7736static struct drm_framebuffer *
7737mode_fits_in_fbdev(struct drm_device *dev,
7738 struct drm_display_mode *mode)
7739{
4520f53a 7740#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7741 struct drm_i915_private *dev_priv = dev->dev_private;
7742 struct drm_i915_gem_object *obj;
7743 struct drm_framebuffer *fb;
7744
7745 if (dev_priv->fbdev == NULL)
7746 return NULL;
7747
7748 obj = dev_priv->fbdev->ifb.obj;
7749 if (obj == NULL)
7750 return NULL;
7751
7752 fb = &dev_priv->fbdev->ifb.base;
01f2c773
VS
7753 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7754 fb->bits_per_pixel))
d2dff872
CW
7755 return NULL;
7756
01f2c773 7757 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7758 return NULL;
7759
7760 return fb;
4520f53a
DV
7761#else
7762 return NULL;
7763#endif
d2dff872
CW
7764}
7765
d2434ab7 7766bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7767 struct drm_display_mode *mode,
8261b191 7768 struct intel_load_detect_pipe *old)
79e53945
JB
7769{
7770 struct intel_crtc *intel_crtc;
d2434ab7
DV
7771 struct intel_encoder *intel_encoder =
7772 intel_attached_encoder(connector);
79e53945 7773 struct drm_crtc *possible_crtc;
4ef69c7a 7774 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7775 struct drm_crtc *crtc = NULL;
7776 struct drm_device *dev = encoder->dev;
94352cf9 7777 struct drm_framebuffer *fb;
79e53945
JB
7778 int i = -1;
7779
d2dff872
CW
7780 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7781 connector->base.id, drm_get_connector_name(connector),
7782 encoder->base.id, drm_get_encoder_name(encoder));
7783
79e53945
JB
7784 /*
7785 * Algorithm gets a little messy:
7a5e4805 7786 *
79e53945
JB
7787 * - if the connector already has an assigned crtc, use it (but make
7788 * sure it's on first)
7a5e4805 7789 *
79e53945
JB
7790 * - try to find the first unused crtc that can drive this connector,
7791 * and use that if we find one
79e53945
JB
7792 */
7793
7794 /* See if we already have a CRTC for this connector */
7795 if (encoder->crtc) {
7796 crtc = encoder->crtc;
8261b191 7797
7b24056b
DV
7798 mutex_lock(&crtc->mutex);
7799
24218aac 7800 old->dpms_mode = connector->dpms;
8261b191
CW
7801 old->load_detect_temp = false;
7802
7803 /* Make sure the crtc and connector are running */
24218aac
DV
7804 if (connector->dpms != DRM_MODE_DPMS_ON)
7805 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 7806
7173188d 7807 return true;
79e53945
JB
7808 }
7809
7810 /* Find an unused one (if possible) */
7811 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7812 i++;
7813 if (!(encoder->possible_crtcs & (1 << i)))
7814 continue;
7815 if (!possible_crtc->enabled) {
7816 crtc = possible_crtc;
7817 break;
7818 }
79e53945
JB
7819 }
7820
7821 /*
7822 * If we didn't find an unused CRTC, don't use any.
7823 */
7824 if (!crtc) {
7173188d
CW
7825 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7826 return false;
79e53945
JB
7827 }
7828
7b24056b 7829 mutex_lock(&crtc->mutex);
fc303101
DV
7830 intel_encoder->new_crtc = to_intel_crtc(crtc);
7831 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
7832
7833 intel_crtc = to_intel_crtc(crtc);
24218aac 7834 old->dpms_mode = connector->dpms;
8261b191 7835 old->load_detect_temp = true;
d2dff872 7836 old->release_fb = NULL;
79e53945 7837
6492711d
CW
7838 if (!mode)
7839 mode = &load_detect_mode;
79e53945 7840
d2dff872
CW
7841 /* We need a framebuffer large enough to accommodate all accesses
7842 * that the plane may generate whilst we perform load detection.
7843 * We can not rely on the fbcon either being present (we get called
7844 * during its initialisation to detect all boot displays, or it may
7845 * not even exist) or that it is large enough to satisfy the
7846 * requested mode.
7847 */
94352cf9
DV
7848 fb = mode_fits_in_fbdev(dev, mode);
7849 if (fb == NULL) {
d2dff872 7850 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
7851 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7852 old->release_fb = fb;
d2dff872
CW
7853 } else
7854 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 7855 if (IS_ERR(fb)) {
d2dff872 7856 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
7b24056b 7857 mutex_unlock(&crtc->mutex);
0e8b3d3e 7858 return false;
79e53945 7859 }
79e53945 7860
c0c36b94 7861 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 7862 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
7863 if (old->release_fb)
7864 old->release_fb->funcs->destroy(old->release_fb);
7b24056b 7865 mutex_unlock(&crtc->mutex);
0e8b3d3e 7866 return false;
79e53945 7867 }
7173188d 7868
79e53945 7869 /* let the connector get through one full cycle before testing */
9d0498a2 7870 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 7871 return true;
79e53945
JB
7872}
7873
d2434ab7 7874void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 7875 struct intel_load_detect_pipe *old)
79e53945 7876{
d2434ab7
DV
7877 struct intel_encoder *intel_encoder =
7878 intel_attached_encoder(connector);
4ef69c7a 7879 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 7880 struct drm_crtc *crtc = encoder->crtc;
79e53945 7881
d2dff872
CW
7882 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7883 connector->base.id, drm_get_connector_name(connector),
7884 encoder->base.id, drm_get_encoder_name(encoder));
7885
8261b191 7886 if (old->load_detect_temp) {
fc303101
DV
7887 to_intel_connector(connector)->new_encoder = NULL;
7888 intel_encoder->new_crtc = NULL;
7889 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 7890
36206361
DV
7891 if (old->release_fb) {
7892 drm_framebuffer_unregister_private(old->release_fb);
7893 drm_framebuffer_unreference(old->release_fb);
7894 }
d2dff872 7895
67c96400 7896 mutex_unlock(&crtc->mutex);
0622a53c 7897 return;
79e53945
JB
7898 }
7899
c751ce4f 7900 /* Switch crtc and encoder back off if necessary */
24218aac
DV
7901 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7902 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
7903
7904 mutex_unlock(&crtc->mutex);
79e53945
JB
7905}
7906
da4a1efa
VS
7907static int i9xx_pll_refclk(struct drm_device *dev,
7908 const struct intel_crtc_config *pipe_config)
7909{
7910 struct drm_i915_private *dev_priv = dev->dev_private;
7911 u32 dpll = pipe_config->dpll_hw_state.dpll;
7912
7913 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 7914 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
7915 else if (HAS_PCH_SPLIT(dev))
7916 return 120000;
7917 else if (!IS_GEN2(dev))
7918 return 96000;
7919 else
7920 return 48000;
7921}
7922
79e53945 7923/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
7924static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7925 struct intel_crtc_config *pipe_config)
79e53945 7926{
f1f644dc 7927 struct drm_device *dev = crtc->base.dev;
79e53945 7928 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 7929 int pipe = pipe_config->cpu_transcoder;
293623f7 7930 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
7931 u32 fp;
7932 intel_clock_t clock;
da4a1efa 7933 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
7934
7935 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 7936 fp = pipe_config->dpll_hw_state.fp0;
79e53945 7937 else
293623f7 7938 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
7939
7940 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
7941 if (IS_PINEVIEW(dev)) {
7942 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7943 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
7944 } else {
7945 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7946 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7947 }
7948
a6c45cf0 7949 if (!IS_GEN2(dev)) {
f2b115e6
AJ
7950 if (IS_PINEVIEW(dev))
7951 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7952 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
7953 else
7954 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
7955 DPLL_FPA01_P1_POST_DIV_SHIFT);
7956
7957 switch (dpll & DPLL_MODE_MASK) {
7958 case DPLLB_MODE_DAC_SERIAL:
7959 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7960 5 : 10;
7961 break;
7962 case DPLLB_MODE_LVDS:
7963 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7964 7 : 14;
7965 break;
7966 default:
28c97730 7967 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 7968 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 7969 return;
79e53945
JB
7970 }
7971
ac58c3f0 7972 if (IS_PINEVIEW(dev))
da4a1efa 7973 pineview_clock(refclk, &clock);
ac58c3f0 7974 else
da4a1efa 7975 i9xx_clock(refclk, &clock);
79e53945 7976 } else {
b1c560d1
VS
7977 u32 lvds = I915_READ(LVDS);
7978 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
7979
7980 if (is_lvds) {
7981 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7982 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
7983
7984 if (lvds & LVDS_CLKB_POWER_UP)
7985 clock.p2 = 7;
7986 else
7987 clock.p2 = 14;
79e53945
JB
7988 } else {
7989 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7990 clock.p1 = 2;
7991 else {
7992 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7993 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7994 }
7995 if (dpll & PLL_P2_DIVIDE_BY_4)
7996 clock.p2 = 4;
7997 else
7998 clock.p2 = 2;
79e53945 7999 }
da4a1efa
VS
8000
8001 i9xx_clock(refclk, &clock);
79e53945
JB
8002 }
8003
18442d08
VS
8004 /*
8005 * This value includes pixel_multiplier. We will use
241bfc38 8006 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8007 * encoder's get_config() function.
8008 */
8009 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8010}
8011
6878da05
VS
8012int intel_dotclock_calculate(int link_freq,
8013 const struct intel_link_m_n *m_n)
f1f644dc 8014{
f1f644dc
JB
8015 /*
8016 * The calculation for the data clock is:
1041a02f 8017 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8018 * But we want to avoid losing precison if possible, so:
1041a02f 8019 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8020 *
8021 * and the link clock is simpler:
1041a02f 8022 * link_clock = (m * link_clock) / n
f1f644dc
JB
8023 */
8024
6878da05
VS
8025 if (!m_n->link_n)
8026 return 0;
f1f644dc 8027
6878da05
VS
8028 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8029}
f1f644dc 8030
18442d08
VS
8031static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8032 struct intel_crtc_config *pipe_config)
6878da05
VS
8033{
8034 struct drm_device *dev = crtc->base.dev;
79e53945 8035
18442d08
VS
8036 /* read out port_clock from the DPLL */
8037 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8038
f1f644dc 8039 /*
18442d08 8040 * This value does not include pixel_multiplier.
241bfc38 8041 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8042 * agree once we know their relationship in the encoder's
8043 * get_config() function.
79e53945 8044 */
241bfc38 8045 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8046 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8047 &pipe_config->fdi_m_n);
79e53945
JB
8048}
8049
8050/** Returns the currently programmed mode of the given pipe. */
8051struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8052 struct drm_crtc *crtc)
8053{
548f245b 8054 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8056 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8057 struct drm_display_mode *mode;
f1f644dc 8058 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8059 int htot = I915_READ(HTOTAL(cpu_transcoder));
8060 int hsync = I915_READ(HSYNC(cpu_transcoder));
8061 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8062 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8063 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8064
8065 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8066 if (!mode)
8067 return NULL;
8068
f1f644dc
JB
8069 /*
8070 * Construct a pipe_config sufficient for getting the clock info
8071 * back out of crtc_clock_get.
8072 *
8073 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8074 * to use a real value here instead.
8075 */
293623f7 8076 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8077 pipe_config.pixel_multiplier = 1;
293623f7
VS
8078 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8079 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8080 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8081 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8082
773ae034 8083 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8084 mode->hdisplay = (htot & 0xffff) + 1;
8085 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8086 mode->hsync_start = (hsync & 0xffff) + 1;
8087 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8088 mode->vdisplay = (vtot & 0xffff) + 1;
8089 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8090 mode->vsync_start = (vsync & 0xffff) + 1;
8091 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8092
8093 drm_mode_set_name(mode);
79e53945
JB
8094
8095 return mode;
8096}
8097
3dec0095 8098static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8099{
8100 struct drm_device *dev = crtc->dev;
8101 drm_i915_private_t *dev_priv = dev->dev_private;
8102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8103 int pipe = intel_crtc->pipe;
dbdc6479
JB
8104 int dpll_reg = DPLL(pipe);
8105 int dpll;
652c393a 8106
bad720ff 8107 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8108 return;
8109
8110 if (!dev_priv->lvds_downclock_avail)
8111 return;
8112
dbdc6479 8113 dpll = I915_READ(dpll_reg);
652c393a 8114 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8115 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8116
8ac5a6d5 8117 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8118
8119 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8120 I915_WRITE(dpll_reg, dpll);
9d0498a2 8121 intel_wait_for_vblank(dev, pipe);
dbdc6479 8122
652c393a
JB
8123 dpll = I915_READ(dpll_reg);
8124 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8125 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8126 }
652c393a
JB
8127}
8128
8129static void intel_decrease_pllclock(struct drm_crtc *crtc)
8130{
8131 struct drm_device *dev = crtc->dev;
8132 drm_i915_private_t *dev_priv = dev->dev_private;
8133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8134
bad720ff 8135 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8136 return;
8137
8138 if (!dev_priv->lvds_downclock_avail)
8139 return;
8140
8141 /*
8142 * Since this is called by a timer, we should never get here in
8143 * the manual case.
8144 */
8145 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8146 int pipe = intel_crtc->pipe;
8147 int dpll_reg = DPLL(pipe);
8148 int dpll;
f6e5b160 8149
44d98a61 8150 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8151
8ac5a6d5 8152 assert_panel_unlocked(dev_priv, pipe);
652c393a 8153
dc257cf1 8154 dpll = I915_READ(dpll_reg);
652c393a
JB
8155 dpll |= DISPLAY_RATE_SELECT_FPA1;
8156 I915_WRITE(dpll_reg, dpll);
9d0498a2 8157 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8158 dpll = I915_READ(dpll_reg);
8159 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8160 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8161 }
8162
8163}
8164
f047e395
CW
8165void intel_mark_busy(struct drm_device *dev)
8166{
c67a470b
PZ
8167 struct drm_i915_private *dev_priv = dev->dev_private;
8168
8169 hsw_package_c8_gpu_busy(dev_priv);
8170 i915_update_gfx_val(dev_priv);
f047e395
CW
8171}
8172
8173void intel_mark_idle(struct drm_device *dev)
652c393a 8174{
c67a470b 8175 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8176 struct drm_crtc *crtc;
652c393a 8177
c67a470b
PZ
8178 hsw_package_c8_gpu_idle(dev_priv);
8179
652c393a
JB
8180 if (!i915_powersave)
8181 return;
8182
652c393a 8183 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
652c393a
JB
8184 if (!crtc->fb)
8185 continue;
8186
725a5b54 8187 intel_decrease_pllclock(crtc);
652c393a 8188 }
b29c19b6
CW
8189
8190 if (dev_priv->info->gen >= 6)
8191 gen6_rps_idle(dev->dev_private);
652c393a
JB
8192}
8193
c65355bb
CW
8194void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8195 struct intel_ring_buffer *ring)
652c393a 8196{
f047e395
CW
8197 struct drm_device *dev = obj->base.dev;
8198 struct drm_crtc *crtc;
652c393a 8199
f047e395 8200 if (!i915_powersave)
acb87dfb
CW
8201 return;
8202
652c393a
JB
8203 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8204 if (!crtc->fb)
8205 continue;
8206
c65355bb
CW
8207 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8208 continue;
8209
8210 intel_increase_pllclock(crtc);
8211 if (ring && intel_fbc_enabled(dev))
8212 ring->fbc_dirty = true;
652c393a
JB
8213 }
8214}
8215
79e53945
JB
8216static void intel_crtc_destroy(struct drm_crtc *crtc)
8217{
8218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8219 struct drm_device *dev = crtc->dev;
8220 struct intel_unpin_work *work;
8221 unsigned long flags;
8222
8223 spin_lock_irqsave(&dev->event_lock, flags);
8224 work = intel_crtc->unpin_work;
8225 intel_crtc->unpin_work = NULL;
8226 spin_unlock_irqrestore(&dev->event_lock, flags);
8227
8228 if (work) {
8229 cancel_work_sync(&work->work);
8230 kfree(work);
8231 }
79e53945 8232
40ccc72b
MK
8233 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8234
79e53945 8235 drm_crtc_cleanup(crtc);
67e77c5a 8236
79e53945
JB
8237 kfree(intel_crtc);
8238}
8239
6b95a207
KH
8240static void intel_unpin_work_fn(struct work_struct *__work)
8241{
8242 struct intel_unpin_work *work =
8243 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8244 struct drm_device *dev = work->crtc->dev;
6b95a207 8245
b4a98e57 8246 mutex_lock(&dev->struct_mutex);
1690e1eb 8247 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8248 drm_gem_object_unreference(&work->pending_flip_obj->base);
8249 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8250
b4a98e57
CW
8251 intel_update_fbc(dev);
8252 mutex_unlock(&dev->struct_mutex);
8253
8254 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8255 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8256
6b95a207
KH
8257 kfree(work);
8258}
8259
1afe3e9d 8260static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8261 struct drm_crtc *crtc)
6b95a207
KH
8262{
8263 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
8264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8265 struct intel_unpin_work *work;
6b95a207
KH
8266 unsigned long flags;
8267
8268 /* Ignore early vblank irqs */
8269 if (intel_crtc == NULL)
8270 return;
8271
8272 spin_lock_irqsave(&dev->event_lock, flags);
8273 work = intel_crtc->unpin_work;
e7d841ca
CW
8274
8275 /* Ensure we don't miss a work->pending update ... */
8276 smp_rmb();
8277
8278 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8279 spin_unlock_irqrestore(&dev->event_lock, flags);
8280 return;
8281 }
8282
e7d841ca
CW
8283 /* and that the unpin work is consistent wrt ->pending. */
8284 smp_rmb();
8285
6b95a207 8286 intel_crtc->unpin_work = NULL;
6b95a207 8287
45a066eb
RC
8288 if (work->event)
8289 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8290
0af7e4df
MK
8291 drm_vblank_put(dev, intel_crtc->pipe);
8292
6b95a207
KH
8293 spin_unlock_irqrestore(&dev->event_lock, flags);
8294
2c10d571 8295 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8296
8297 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8298
8299 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8300}
8301
1afe3e9d
JB
8302void intel_finish_page_flip(struct drm_device *dev, int pipe)
8303{
8304 drm_i915_private_t *dev_priv = dev->dev_private;
8305 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8306
49b14a5c 8307 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8308}
8309
8310void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8311{
8312 drm_i915_private_t *dev_priv = dev->dev_private;
8313 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8314
49b14a5c 8315 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8316}
8317
6b95a207
KH
8318void intel_prepare_page_flip(struct drm_device *dev, int plane)
8319{
8320 drm_i915_private_t *dev_priv = dev->dev_private;
8321 struct intel_crtc *intel_crtc =
8322 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8323 unsigned long flags;
8324
e7d841ca
CW
8325 /* NB: An MMIO update of the plane base pointer will also
8326 * generate a page-flip completion irq, i.e. every modeset
8327 * is also accompanied by a spurious intel_prepare_page_flip().
8328 */
6b95a207 8329 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8330 if (intel_crtc->unpin_work)
8331 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8332 spin_unlock_irqrestore(&dev->event_lock, flags);
8333}
8334
e7d841ca
CW
8335inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8336{
8337 /* Ensure that the work item is consistent when activating it ... */
8338 smp_wmb();
8339 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8340 /* and that it is marked active as soon as the irq could fire. */
8341 smp_wmb();
8342}
8343
8c9f3aaf
JB
8344static int intel_gen2_queue_flip(struct drm_device *dev,
8345 struct drm_crtc *crtc,
8346 struct drm_framebuffer *fb,
ed8d1975
KP
8347 struct drm_i915_gem_object *obj,
8348 uint32_t flags)
8c9f3aaf
JB
8349{
8350 struct drm_i915_private *dev_priv = dev->dev_private;
8351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8352 u32 flip_mask;
6d90c952 8353 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8354 int ret;
8355
6d90c952 8356 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8357 if (ret)
83d4092b 8358 goto err;
8c9f3aaf 8359
6d90c952 8360 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8361 if (ret)
83d4092b 8362 goto err_unpin;
8c9f3aaf
JB
8363
8364 /* Can't queue multiple flips, so wait for the previous
8365 * one to finish before executing the next.
8366 */
8367 if (intel_crtc->plane)
8368 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8369 else
8370 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8371 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8372 intel_ring_emit(ring, MI_NOOP);
8373 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8374 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8375 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8376 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8377 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8378
8379 intel_mark_page_flip_active(intel_crtc);
09246732 8380 __intel_ring_advance(ring);
83d4092b
CW
8381 return 0;
8382
8383err_unpin:
8384 intel_unpin_fb_obj(obj);
8385err:
8c9f3aaf
JB
8386 return ret;
8387}
8388
8389static int intel_gen3_queue_flip(struct drm_device *dev,
8390 struct drm_crtc *crtc,
8391 struct drm_framebuffer *fb,
ed8d1975
KP
8392 struct drm_i915_gem_object *obj,
8393 uint32_t flags)
8c9f3aaf
JB
8394{
8395 struct drm_i915_private *dev_priv = dev->dev_private;
8396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8397 u32 flip_mask;
6d90c952 8398 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8399 int ret;
8400
6d90c952 8401 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8402 if (ret)
83d4092b 8403 goto err;
8c9f3aaf 8404
6d90c952 8405 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8406 if (ret)
83d4092b 8407 goto err_unpin;
8c9f3aaf
JB
8408
8409 if (intel_crtc->plane)
8410 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8411 else
8412 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8413 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8414 intel_ring_emit(ring, MI_NOOP);
8415 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8416 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8417 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8418 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8419 intel_ring_emit(ring, MI_NOOP);
8420
e7d841ca 8421 intel_mark_page_flip_active(intel_crtc);
09246732 8422 __intel_ring_advance(ring);
83d4092b
CW
8423 return 0;
8424
8425err_unpin:
8426 intel_unpin_fb_obj(obj);
8427err:
8c9f3aaf
JB
8428 return ret;
8429}
8430
8431static int intel_gen4_queue_flip(struct drm_device *dev,
8432 struct drm_crtc *crtc,
8433 struct drm_framebuffer *fb,
ed8d1975
KP
8434 struct drm_i915_gem_object *obj,
8435 uint32_t flags)
8c9f3aaf
JB
8436{
8437 struct drm_i915_private *dev_priv = dev->dev_private;
8438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8439 uint32_t pf, pipesrc;
6d90c952 8440 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8441 int ret;
8442
6d90c952 8443 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8444 if (ret)
83d4092b 8445 goto err;
8c9f3aaf 8446
6d90c952 8447 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8448 if (ret)
83d4092b 8449 goto err_unpin;
8c9f3aaf
JB
8450
8451 /* i965+ uses the linear or tiled offsets from the
8452 * Display Registers (which do not change across a page-flip)
8453 * so we need only reprogram the base address.
8454 */
6d90c952
DV
8455 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8456 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8457 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8458 intel_ring_emit(ring,
f343c5f6 8459 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8460 obj->tiling_mode);
8c9f3aaf
JB
8461
8462 /* XXX Enabling the panel-fitter across page-flip is so far
8463 * untested on non-native modes, so ignore it for now.
8464 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8465 */
8466 pf = 0;
8467 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8468 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8469
8470 intel_mark_page_flip_active(intel_crtc);
09246732 8471 __intel_ring_advance(ring);
83d4092b
CW
8472 return 0;
8473
8474err_unpin:
8475 intel_unpin_fb_obj(obj);
8476err:
8c9f3aaf
JB
8477 return ret;
8478}
8479
8480static int intel_gen6_queue_flip(struct drm_device *dev,
8481 struct drm_crtc *crtc,
8482 struct drm_framebuffer *fb,
ed8d1975
KP
8483 struct drm_i915_gem_object *obj,
8484 uint32_t flags)
8c9f3aaf
JB
8485{
8486 struct drm_i915_private *dev_priv = dev->dev_private;
8487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8488 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8489 uint32_t pf, pipesrc;
8490 int ret;
8491
6d90c952 8492 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8493 if (ret)
83d4092b 8494 goto err;
8c9f3aaf 8495
6d90c952 8496 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8497 if (ret)
83d4092b 8498 goto err_unpin;
8c9f3aaf 8499
6d90c952
DV
8500 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8501 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8502 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8503 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8504
dc257cf1
DV
8505 /* Contrary to the suggestions in the documentation,
8506 * "Enable Panel Fitter" does not seem to be required when page
8507 * flipping with a non-native mode, and worse causes a normal
8508 * modeset to fail.
8509 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8510 */
8511 pf = 0;
8c9f3aaf 8512 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8513 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8514
8515 intel_mark_page_flip_active(intel_crtc);
09246732 8516 __intel_ring_advance(ring);
83d4092b
CW
8517 return 0;
8518
8519err_unpin:
8520 intel_unpin_fb_obj(obj);
8521err:
8c9f3aaf
JB
8522 return ret;
8523}
8524
7c9017e5
JB
8525static int intel_gen7_queue_flip(struct drm_device *dev,
8526 struct drm_crtc *crtc,
8527 struct drm_framebuffer *fb,
ed8d1975
KP
8528 struct drm_i915_gem_object *obj,
8529 uint32_t flags)
7c9017e5
JB
8530{
8531 struct drm_i915_private *dev_priv = dev->dev_private;
8532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8533 struct intel_ring_buffer *ring;
cb05d8de 8534 uint32_t plane_bit = 0;
ffe74d75
CW
8535 int len, ret;
8536
8537 ring = obj->ring;
1c5fd085 8538 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8539 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8540
8541 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8542 if (ret)
83d4092b 8543 goto err;
7c9017e5 8544
cb05d8de
DV
8545 switch(intel_crtc->plane) {
8546 case PLANE_A:
8547 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8548 break;
8549 case PLANE_B:
8550 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8551 break;
8552 case PLANE_C:
8553 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8554 break;
8555 default:
8556 WARN_ONCE(1, "unknown plane in flip command\n");
8557 ret = -ENODEV;
ab3951eb 8558 goto err_unpin;
cb05d8de
DV
8559 }
8560
ffe74d75
CW
8561 len = 4;
8562 if (ring->id == RCS)
8563 len += 6;
8564
8565 ret = intel_ring_begin(ring, len);
7c9017e5 8566 if (ret)
83d4092b 8567 goto err_unpin;
7c9017e5 8568
ffe74d75
CW
8569 /* Unmask the flip-done completion message. Note that the bspec says that
8570 * we should do this for both the BCS and RCS, and that we must not unmask
8571 * more than one flip event at any time (or ensure that one flip message
8572 * can be sent by waiting for flip-done prior to queueing new flips).
8573 * Experimentation says that BCS works despite DERRMR masking all
8574 * flip-done completion events and that unmasking all planes at once
8575 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8576 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8577 */
8578 if (ring->id == RCS) {
8579 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8580 intel_ring_emit(ring, DERRMR);
8581 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8582 DERRMR_PIPEB_PRI_FLIP_DONE |
8583 DERRMR_PIPEC_PRI_FLIP_DONE));
8584 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8585 intel_ring_emit(ring, DERRMR);
8586 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8587 }
8588
cb05d8de 8589 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8590 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8591 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8592 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8593
8594 intel_mark_page_flip_active(intel_crtc);
09246732 8595 __intel_ring_advance(ring);
83d4092b
CW
8596 return 0;
8597
8598err_unpin:
8599 intel_unpin_fb_obj(obj);
8600err:
7c9017e5
JB
8601 return ret;
8602}
8603
8c9f3aaf
JB
8604static int intel_default_queue_flip(struct drm_device *dev,
8605 struct drm_crtc *crtc,
8606 struct drm_framebuffer *fb,
ed8d1975
KP
8607 struct drm_i915_gem_object *obj,
8608 uint32_t flags)
8c9f3aaf
JB
8609{
8610 return -ENODEV;
8611}
8612
6b95a207
KH
8613static int intel_crtc_page_flip(struct drm_crtc *crtc,
8614 struct drm_framebuffer *fb,
ed8d1975
KP
8615 struct drm_pending_vblank_event *event,
8616 uint32_t page_flip_flags)
6b95a207
KH
8617{
8618 struct drm_device *dev = crtc->dev;
8619 struct drm_i915_private *dev_priv = dev->dev_private;
4a35f83b
VS
8620 struct drm_framebuffer *old_fb = crtc->fb;
8621 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8623 struct intel_unpin_work *work;
8c9f3aaf 8624 unsigned long flags;
52e68630 8625 int ret;
6b95a207 8626
e6a595d2
VS
8627 /* Can't change pixel format via MI display flips. */
8628 if (fb->pixel_format != crtc->fb->pixel_format)
8629 return -EINVAL;
8630
8631 /*
8632 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8633 * Note that pitch changes could also affect these register.
8634 */
8635 if (INTEL_INFO(dev)->gen > 3 &&
8636 (fb->offsets[0] != crtc->fb->offsets[0] ||
8637 fb->pitches[0] != crtc->fb->pitches[0]))
8638 return -EINVAL;
8639
b14c5679 8640 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8641 if (work == NULL)
8642 return -ENOMEM;
8643
6b95a207 8644 work->event = event;
b4a98e57 8645 work->crtc = crtc;
4a35f83b 8646 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8647 INIT_WORK(&work->work, intel_unpin_work_fn);
8648
7317c75e
JB
8649 ret = drm_vblank_get(dev, intel_crtc->pipe);
8650 if (ret)
8651 goto free_work;
8652
6b95a207
KH
8653 /* We borrow the event spin lock for protecting unpin_work */
8654 spin_lock_irqsave(&dev->event_lock, flags);
8655 if (intel_crtc->unpin_work) {
8656 spin_unlock_irqrestore(&dev->event_lock, flags);
8657 kfree(work);
7317c75e 8658 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8659
8660 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8661 return -EBUSY;
8662 }
8663 intel_crtc->unpin_work = work;
8664 spin_unlock_irqrestore(&dev->event_lock, flags);
8665
b4a98e57
CW
8666 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8667 flush_workqueue(dev_priv->wq);
8668
79158103
CW
8669 ret = i915_mutex_lock_interruptible(dev);
8670 if (ret)
8671 goto cleanup;
6b95a207 8672
75dfca80 8673 /* Reference the objects for the scheduled work. */
05394f39
CW
8674 drm_gem_object_reference(&work->old_fb_obj->base);
8675 drm_gem_object_reference(&obj->base);
6b95a207
KH
8676
8677 crtc->fb = fb;
96b099fd 8678
e1f99ce6 8679 work->pending_flip_obj = obj;
e1f99ce6 8680
4e5359cd
SF
8681 work->enable_stall_check = true;
8682
b4a98e57 8683 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8684 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8685
ed8d1975 8686 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8687 if (ret)
8688 goto cleanup_pending;
6b95a207 8689
7782de3b 8690 intel_disable_fbc(dev);
c65355bb 8691 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8692 mutex_unlock(&dev->struct_mutex);
8693
e5510fac
JB
8694 trace_i915_flip_request(intel_crtc->plane, obj);
8695
6b95a207 8696 return 0;
96b099fd 8697
8c9f3aaf 8698cleanup_pending:
b4a98e57 8699 atomic_dec(&intel_crtc->unpin_work_count);
4a35f83b 8700 crtc->fb = old_fb;
05394f39
CW
8701 drm_gem_object_unreference(&work->old_fb_obj->base);
8702 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8703 mutex_unlock(&dev->struct_mutex);
8704
79158103 8705cleanup:
96b099fd
CW
8706 spin_lock_irqsave(&dev->event_lock, flags);
8707 intel_crtc->unpin_work = NULL;
8708 spin_unlock_irqrestore(&dev->event_lock, flags);
8709
7317c75e
JB
8710 drm_vblank_put(dev, intel_crtc->pipe);
8711free_work:
96b099fd
CW
8712 kfree(work);
8713
8714 return ret;
6b95a207
KH
8715}
8716
f6e5b160 8717static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8718 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8719 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8720};
8721
50f56119
DV
8722static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8723 struct drm_crtc *crtc)
8724{
8725 struct drm_device *dev;
8726 struct drm_crtc *tmp;
8727 int crtc_mask = 1;
47f1c6c9 8728
50f56119 8729 WARN(!crtc, "checking null crtc?\n");
47f1c6c9 8730
50f56119 8731 dev = crtc->dev;
47f1c6c9 8732
50f56119
DV
8733 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8734 if (tmp == crtc)
8735 break;
8736 crtc_mask <<= 1;
8737 }
47f1c6c9 8738
50f56119
DV
8739 if (encoder->possible_crtcs & crtc_mask)
8740 return true;
8741 return false;
47f1c6c9 8742}
79e53945 8743
9a935856
DV
8744/**
8745 * intel_modeset_update_staged_output_state
8746 *
8747 * Updates the staged output configuration state, e.g. after we've read out the
8748 * current hw state.
8749 */
8750static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 8751{
9a935856
DV
8752 struct intel_encoder *encoder;
8753 struct intel_connector *connector;
f6e5b160 8754
9a935856
DV
8755 list_for_each_entry(connector, &dev->mode_config.connector_list,
8756 base.head) {
8757 connector->new_encoder =
8758 to_intel_encoder(connector->base.encoder);
8759 }
f6e5b160 8760
9a935856
DV
8761 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8762 base.head) {
8763 encoder->new_crtc =
8764 to_intel_crtc(encoder->base.crtc);
8765 }
f6e5b160
CW
8766}
8767
9a935856
DV
8768/**
8769 * intel_modeset_commit_output_state
8770 *
8771 * This function copies the stage display pipe configuration to the real one.
8772 */
8773static void intel_modeset_commit_output_state(struct drm_device *dev)
8774{
8775 struct intel_encoder *encoder;
8776 struct intel_connector *connector;
f6e5b160 8777
9a935856
DV
8778 list_for_each_entry(connector, &dev->mode_config.connector_list,
8779 base.head) {
8780 connector->base.encoder = &connector->new_encoder->base;
8781 }
f6e5b160 8782
9a935856
DV
8783 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8784 base.head) {
8785 encoder->base.crtc = &encoder->new_crtc->base;
8786 }
8787}
8788
050f7aeb
DV
8789static void
8790connected_sink_compute_bpp(struct intel_connector * connector,
8791 struct intel_crtc_config *pipe_config)
8792{
8793 int bpp = pipe_config->pipe_bpp;
8794
8795 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8796 connector->base.base.id,
8797 drm_get_connector_name(&connector->base));
8798
8799 /* Don't use an invalid EDID bpc value */
8800 if (connector->base.display_info.bpc &&
8801 connector->base.display_info.bpc * 3 < bpp) {
8802 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8803 bpp, connector->base.display_info.bpc*3);
8804 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8805 }
8806
8807 /* Clamp bpp to 8 on screens without EDID 1.4 */
8808 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8809 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8810 bpp);
8811 pipe_config->pipe_bpp = 24;
8812 }
8813}
8814
4e53c2e0 8815static int
050f7aeb
DV
8816compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8817 struct drm_framebuffer *fb,
8818 struct intel_crtc_config *pipe_config)
4e53c2e0 8819{
050f7aeb
DV
8820 struct drm_device *dev = crtc->base.dev;
8821 struct intel_connector *connector;
4e53c2e0
DV
8822 int bpp;
8823
d42264b1
DV
8824 switch (fb->pixel_format) {
8825 case DRM_FORMAT_C8:
4e53c2e0
DV
8826 bpp = 8*3; /* since we go through a colormap */
8827 break;
d42264b1
DV
8828 case DRM_FORMAT_XRGB1555:
8829 case DRM_FORMAT_ARGB1555:
8830 /* checked in intel_framebuffer_init already */
8831 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8832 return -EINVAL;
8833 case DRM_FORMAT_RGB565:
4e53c2e0
DV
8834 bpp = 6*3; /* min is 18bpp */
8835 break;
d42264b1
DV
8836 case DRM_FORMAT_XBGR8888:
8837 case DRM_FORMAT_ABGR8888:
8838 /* checked in intel_framebuffer_init already */
8839 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8840 return -EINVAL;
8841 case DRM_FORMAT_XRGB8888:
8842 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
8843 bpp = 8*3;
8844 break;
d42264b1
DV
8845 case DRM_FORMAT_XRGB2101010:
8846 case DRM_FORMAT_ARGB2101010:
8847 case DRM_FORMAT_XBGR2101010:
8848 case DRM_FORMAT_ABGR2101010:
8849 /* checked in intel_framebuffer_init already */
8850 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 8851 return -EINVAL;
4e53c2e0
DV
8852 bpp = 10*3;
8853 break;
baba133a 8854 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
8855 default:
8856 DRM_DEBUG_KMS("unsupported depth\n");
8857 return -EINVAL;
8858 }
8859
4e53c2e0
DV
8860 pipe_config->pipe_bpp = bpp;
8861
8862 /* Clamp display bpp to EDID value */
8863 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 8864 base.head) {
1b829e05
DV
8865 if (!connector->new_encoder ||
8866 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
8867 continue;
8868
050f7aeb 8869 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
8870 }
8871
8872 return bpp;
8873}
8874
644db711
DV
8875static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8876{
8877 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8878 "type: 0x%x flags: 0x%x\n",
1342830c 8879 mode->crtc_clock,
644db711
DV
8880 mode->crtc_hdisplay, mode->crtc_hsync_start,
8881 mode->crtc_hsync_end, mode->crtc_htotal,
8882 mode->crtc_vdisplay, mode->crtc_vsync_start,
8883 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8884}
8885
c0b03411
DV
8886static void intel_dump_pipe_config(struct intel_crtc *crtc,
8887 struct intel_crtc_config *pipe_config,
8888 const char *context)
8889{
8890 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8891 context, pipe_name(crtc->pipe));
8892
8893 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8894 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8895 pipe_config->pipe_bpp, pipe_config->dither);
8896 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8897 pipe_config->has_pch_encoder,
8898 pipe_config->fdi_lanes,
8899 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8900 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8901 pipe_config->fdi_m_n.tu);
eb14cb74
VS
8902 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8903 pipe_config->has_dp_encoder,
8904 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8905 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8906 pipe_config->dp_m_n.tu);
c0b03411
DV
8907 DRM_DEBUG_KMS("requested mode:\n");
8908 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8909 DRM_DEBUG_KMS("adjusted mode:\n");
8910 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 8911 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 8912 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
8913 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8914 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
8915 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8916 pipe_config->gmch_pfit.control,
8917 pipe_config->gmch_pfit.pgm_ratios,
8918 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 8919 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 8920 pipe_config->pch_pfit.pos,
fd4daa9c
CW
8921 pipe_config->pch_pfit.size,
8922 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 8923 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 8924 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
8925}
8926
accfc0c5
DV
8927static bool check_encoder_cloning(struct drm_crtc *crtc)
8928{
8929 int num_encoders = 0;
8930 bool uncloneable_encoders = false;
8931 struct intel_encoder *encoder;
8932
8933 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8934 base.head) {
8935 if (&encoder->new_crtc->base != crtc)
8936 continue;
8937
8938 num_encoders++;
8939 if (!encoder->cloneable)
8940 uncloneable_encoders = true;
8941 }
8942
8943 return !(num_encoders > 1 && uncloneable_encoders);
8944}
8945
b8cecdf5
DV
8946static struct intel_crtc_config *
8947intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 8948 struct drm_framebuffer *fb,
b8cecdf5 8949 struct drm_display_mode *mode)
ee7b9f93 8950{
7758a113 8951 struct drm_device *dev = crtc->dev;
7758a113 8952 struct intel_encoder *encoder;
b8cecdf5 8953 struct intel_crtc_config *pipe_config;
e29c22c0
DV
8954 int plane_bpp, ret = -EINVAL;
8955 bool retry = true;
ee7b9f93 8956
accfc0c5
DV
8957 if (!check_encoder_cloning(crtc)) {
8958 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8959 return ERR_PTR(-EINVAL);
8960 }
8961
b8cecdf5
DV
8962 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8963 if (!pipe_config)
7758a113
DV
8964 return ERR_PTR(-ENOMEM);
8965
b8cecdf5
DV
8966 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8967 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 8968
e143a21c
DV
8969 pipe_config->cpu_transcoder =
8970 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 8971 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 8972
2960bc9c
ID
8973 /*
8974 * Sanitize sync polarity flags based on requested ones. If neither
8975 * positive or negative polarity is requested, treat this as meaning
8976 * negative polarity.
8977 */
8978 if (!(pipe_config->adjusted_mode.flags &
8979 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8980 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8981
8982 if (!(pipe_config->adjusted_mode.flags &
8983 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8984 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8985
050f7aeb
DV
8986 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8987 * plane pixel format and any sink constraints into account. Returns the
8988 * source plane bpp so that dithering can be selected on mismatches
8989 * after encoders and crtc also have had their say. */
8990 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8991 fb, pipe_config);
4e53c2e0
DV
8992 if (plane_bpp < 0)
8993 goto fail;
8994
e41a56be
VS
8995 /*
8996 * Determine the real pipe dimensions. Note that stereo modes can
8997 * increase the actual pipe size due to the frame doubling and
8998 * insertion of additional space for blanks between the frame. This
8999 * is stored in the crtc timings. We use the requested mode to do this
9000 * computation to clearly distinguish it from the adjusted mode, which
9001 * can be changed by the connectors in the below retry loop.
9002 */
9003 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9004 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9005 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9006
e29c22c0 9007encoder_retry:
ef1b460d 9008 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9009 pipe_config->port_clock = 0;
ef1b460d 9010 pipe_config->pixel_multiplier = 1;
ff9a6750 9011
135c81b8 9012 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9013 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9014
7758a113
DV
9015 /* Pass our mode to the connectors and the CRTC to give them a chance to
9016 * adjust it according to limitations or connector properties, and also
9017 * a chance to reject the mode entirely.
47f1c6c9 9018 */
7758a113
DV
9019 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9020 base.head) {
47f1c6c9 9021
7758a113
DV
9022 if (&encoder->new_crtc->base != crtc)
9023 continue;
7ae89233 9024
efea6e8e
DV
9025 if (!(encoder->compute_config(encoder, pipe_config))) {
9026 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9027 goto fail;
9028 }
ee7b9f93 9029 }
47f1c6c9 9030
ff9a6750
DV
9031 /* Set default port clock if not overwritten by the encoder. Needs to be
9032 * done afterwards in case the encoder adjusts the mode. */
9033 if (!pipe_config->port_clock)
241bfc38
DL
9034 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9035 * pipe_config->pixel_multiplier;
ff9a6750 9036
a43f6e0f 9037 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9038 if (ret < 0) {
7758a113
DV
9039 DRM_DEBUG_KMS("CRTC fixup failed\n");
9040 goto fail;
ee7b9f93 9041 }
e29c22c0
DV
9042
9043 if (ret == RETRY) {
9044 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9045 ret = -EINVAL;
9046 goto fail;
9047 }
9048
9049 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9050 retry = false;
9051 goto encoder_retry;
9052 }
9053
4e53c2e0
DV
9054 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9055 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9056 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9057
b8cecdf5 9058 return pipe_config;
7758a113 9059fail:
b8cecdf5 9060 kfree(pipe_config);
e29c22c0 9061 return ERR_PTR(ret);
ee7b9f93 9062}
47f1c6c9 9063
e2e1ed41
DV
9064/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9065 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9066static void
9067intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9068 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9069{
9070 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9071 struct drm_device *dev = crtc->dev;
9072 struct intel_encoder *encoder;
9073 struct intel_connector *connector;
9074 struct drm_crtc *tmp_crtc;
79e53945 9075
e2e1ed41 9076 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9077
e2e1ed41
DV
9078 /* Check which crtcs have changed outputs connected to them, these need
9079 * to be part of the prepare_pipes mask. We don't (yet) support global
9080 * modeset across multiple crtcs, so modeset_pipes will only have one
9081 * bit set at most. */
9082 list_for_each_entry(connector, &dev->mode_config.connector_list,
9083 base.head) {
9084 if (connector->base.encoder == &connector->new_encoder->base)
9085 continue;
79e53945 9086
e2e1ed41
DV
9087 if (connector->base.encoder) {
9088 tmp_crtc = connector->base.encoder->crtc;
9089
9090 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9091 }
9092
9093 if (connector->new_encoder)
9094 *prepare_pipes |=
9095 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9096 }
9097
e2e1ed41
DV
9098 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9099 base.head) {
9100 if (encoder->base.crtc == &encoder->new_crtc->base)
9101 continue;
9102
9103 if (encoder->base.crtc) {
9104 tmp_crtc = encoder->base.crtc;
9105
9106 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9107 }
9108
9109 if (encoder->new_crtc)
9110 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9111 }
9112
e2e1ed41
DV
9113 /* Check for any pipes that will be fully disabled ... */
9114 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9115 base.head) {
9116 bool used = false;
22fd0fab 9117
e2e1ed41
DV
9118 /* Don't try to disable disabled crtcs. */
9119 if (!intel_crtc->base.enabled)
9120 continue;
7e7d76c3 9121
e2e1ed41
DV
9122 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9123 base.head) {
9124 if (encoder->new_crtc == intel_crtc)
9125 used = true;
9126 }
9127
9128 if (!used)
9129 *disable_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9130 }
9131
e2e1ed41
DV
9132
9133 /* set_mode is also used to update properties on life display pipes. */
9134 intel_crtc = to_intel_crtc(crtc);
9135 if (crtc->enabled)
9136 *prepare_pipes |= 1 << intel_crtc->pipe;
9137
b6c5164d
DV
9138 /*
9139 * For simplicity do a full modeset on any pipe where the output routing
9140 * changed. We could be more clever, but that would require us to be
9141 * more careful with calling the relevant encoder->mode_set functions.
9142 */
e2e1ed41
DV
9143 if (*prepare_pipes)
9144 *modeset_pipes = *prepare_pipes;
9145
9146 /* ... and mask these out. */
9147 *modeset_pipes &= ~(*disable_pipes);
9148 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9149
9150 /*
9151 * HACK: We don't (yet) fully support global modesets. intel_set_config
9152 * obies this rule, but the modeset restore mode of
9153 * intel_modeset_setup_hw_state does not.
9154 */
9155 *modeset_pipes &= 1 << intel_crtc->pipe;
9156 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9157
9158 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9159 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9160}
79e53945 9161
ea9d758d 9162static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9163{
ea9d758d 9164 struct drm_encoder *encoder;
f6e5b160 9165 struct drm_device *dev = crtc->dev;
f6e5b160 9166
ea9d758d
DV
9167 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9168 if (encoder->crtc == crtc)
9169 return true;
9170
9171 return false;
9172}
9173
9174static void
9175intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9176{
9177 struct intel_encoder *intel_encoder;
9178 struct intel_crtc *intel_crtc;
9179 struct drm_connector *connector;
9180
9181 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9182 base.head) {
9183 if (!intel_encoder->base.crtc)
9184 continue;
9185
9186 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9187
9188 if (prepare_pipes & (1 << intel_crtc->pipe))
9189 intel_encoder->connectors_active = false;
9190 }
9191
9192 intel_modeset_commit_output_state(dev);
9193
9194 /* Update computed state. */
9195 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9196 base.head) {
9197 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
9198 }
9199
9200 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9201 if (!connector->encoder || !connector->encoder->crtc)
9202 continue;
9203
9204 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9205
9206 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9207 struct drm_property *dpms_property =
9208 dev->mode_config.dpms_property;
9209
ea9d758d 9210 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9211 drm_object_property_set_value(&connector->base,
68d34720
DV
9212 dpms_property,
9213 DRM_MODE_DPMS_ON);
ea9d758d
DV
9214
9215 intel_encoder = to_intel_encoder(connector->encoder);
9216 intel_encoder->connectors_active = true;
9217 }
9218 }
9219
9220}
9221
3bd26263 9222static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9223{
3bd26263 9224 int diff;
f1f644dc
JB
9225
9226 if (clock1 == clock2)
9227 return true;
9228
9229 if (!clock1 || !clock2)
9230 return false;
9231
9232 diff = abs(clock1 - clock2);
9233
9234 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9235 return true;
9236
9237 return false;
9238}
9239
25c5b266
DV
9240#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9241 list_for_each_entry((intel_crtc), \
9242 &(dev)->mode_config.crtc_list, \
9243 base.head) \
0973f18f 9244 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9245
0e8ffe1b 9246static bool
2fa2fe9a
DV
9247intel_pipe_config_compare(struct drm_device *dev,
9248 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9249 struct intel_crtc_config *pipe_config)
9250{
66e985c0
DV
9251#define PIPE_CONF_CHECK_X(name) \
9252 if (current_config->name != pipe_config->name) { \
9253 DRM_ERROR("mismatch in " #name " " \
9254 "(expected 0x%08x, found 0x%08x)\n", \
9255 current_config->name, \
9256 pipe_config->name); \
9257 return false; \
9258 }
9259
08a24034
DV
9260#define PIPE_CONF_CHECK_I(name) \
9261 if (current_config->name != pipe_config->name) { \
9262 DRM_ERROR("mismatch in " #name " " \
9263 "(expected %i, found %i)\n", \
9264 current_config->name, \
9265 pipe_config->name); \
9266 return false; \
88adfff1
DV
9267 }
9268
1bd1bd80
DV
9269#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9270 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9271 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9272 "(expected %i, found %i)\n", \
9273 current_config->name & (mask), \
9274 pipe_config->name & (mask)); \
9275 return false; \
9276 }
9277
5e550656
VS
9278#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9279 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9280 DRM_ERROR("mismatch in " #name " " \
9281 "(expected %i, found %i)\n", \
9282 current_config->name, \
9283 pipe_config->name); \
9284 return false; \
9285 }
9286
bb760063
DV
9287#define PIPE_CONF_QUIRK(quirk) \
9288 ((current_config->quirks | pipe_config->quirks) & (quirk))
9289
eccb140b
DV
9290 PIPE_CONF_CHECK_I(cpu_transcoder);
9291
08a24034
DV
9292 PIPE_CONF_CHECK_I(has_pch_encoder);
9293 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9294 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9295 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9296 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9297 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9298 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9299
eb14cb74
VS
9300 PIPE_CONF_CHECK_I(has_dp_encoder);
9301 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9302 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9303 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9304 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9305 PIPE_CONF_CHECK_I(dp_m_n.tu);
9306
1bd1bd80
DV
9307 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9308 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9309 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9310 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9311 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9312 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9313
9314 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9315 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9316 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9317 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9318 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9319 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9320
c93f54cf 9321 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9322
1bd1bd80
DV
9323 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9324 DRM_MODE_FLAG_INTERLACE);
9325
bb760063
DV
9326 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9327 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9328 DRM_MODE_FLAG_PHSYNC);
9329 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9330 DRM_MODE_FLAG_NHSYNC);
9331 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9332 DRM_MODE_FLAG_PVSYNC);
9333 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9334 DRM_MODE_FLAG_NVSYNC);
9335 }
045ac3b5 9336
37327abd
VS
9337 PIPE_CONF_CHECK_I(pipe_src_w);
9338 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9339
2fa2fe9a
DV
9340 PIPE_CONF_CHECK_I(gmch_pfit.control);
9341 /* pfit ratios are autocomputed by the hw on gen4+ */
9342 if (INTEL_INFO(dev)->gen < 4)
9343 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9344 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9345 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9346 if (current_config->pch_pfit.enabled) {
9347 PIPE_CONF_CHECK_I(pch_pfit.pos);
9348 PIPE_CONF_CHECK_I(pch_pfit.size);
9349 }
2fa2fe9a 9350
e59150dc
JB
9351 /* BDW+ don't expose a synchronous way to read the state */
9352 if (IS_HASWELL(dev))
9353 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9354
282740f7
VS
9355 PIPE_CONF_CHECK_I(double_wide);
9356
c0d43d62 9357 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9358 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9359 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9360 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9361 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9362
42571aef
VS
9363 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9364 PIPE_CONF_CHECK_I(pipe_bpp);
9365
d71b8d4a 9366 if (!IS_HASWELL(dev)) {
241bfc38 9367 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
d71b8d4a
VS
9368 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9369 }
5e550656 9370
66e985c0 9371#undef PIPE_CONF_CHECK_X
08a24034 9372#undef PIPE_CONF_CHECK_I
1bd1bd80 9373#undef PIPE_CONF_CHECK_FLAGS
5e550656 9374#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9375#undef PIPE_CONF_QUIRK
88adfff1 9376
0e8ffe1b
DV
9377 return true;
9378}
9379
91d1b4bd
DV
9380static void
9381check_connector_state(struct drm_device *dev)
8af6cf88 9382{
8af6cf88
DV
9383 struct intel_connector *connector;
9384
9385 list_for_each_entry(connector, &dev->mode_config.connector_list,
9386 base.head) {
9387 /* This also checks the encoder/connector hw state with the
9388 * ->get_hw_state callbacks. */
9389 intel_connector_check_state(connector);
9390
9391 WARN(&connector->new_encoder->base != connector->base.encoder,
9392 "connector's staged encoder doesn't match current encoder\n");
9393 }
91d1b4bd
DV
9394}
9395
9396static void
9397check_encoder_state(struct drm_device *dev)
9398{
9399 struct intel_encoder *encoder;
9400 struct intel_connector *connector;
8af6cf88
DV
9401
9402 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9403 base.head) {
9404 bool enabled = false;
9405 bool active = false;
9406 enum pipe pipe, tracked_pipe;
9407
9408 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9409 encoder->base.base.id,
9410 drm_get_encoder_name(&encoder->base));
9411
9412 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9413 "encoder's stage crtc doesn't match current crtc\n");
9414 WARN(encoder->connectors_active && !encoder->base.crtc,
9415 "encoder's active_connectors set, but no crtc\n");
9416
9417 list_for_each_entry(connector, &dev->mode_config.connector_list,
9418 base.head) {
9419 if (connector->base.encoder != &encoder->base)
9420 continue;
9421 enabled = true;
9422 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9423 active = true;
9424 }
9425 WARN(!!encoder->base.crtc != enabled,
9426 "encoder's enabled state mismatch "
9427 "(expected %i, found %i)\n",
9428 !!encoder->base.crtc, enabled);
9429 WARN(active && !encoder->base.crtc,
9430 "active encoder with no crtc\n");
9431
9432 WARN(encoder->connectors_active != active,
9433 "encoder's computed active state doesn't match tracked active state "
9434 "(expected %i, found %i)\n", active, encoder->connectors_active);
9435
9436 active = encoder->get_hw_state(encoder, &pipe);
9437 WARN(active != encoder->connectors_active,
9438 "encoder's hw state doesn't match sw tracking "
9439 "(expected %i, found %i)\n",
9440 encoder->connectors_active, active);
9441
9442 if (!encoder->base.crtc)
9443 continue;
9444
9445 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9446 WARN(active && pipe != tracked_pipe,
9447 "active encoder's pipe doesn't match"
9448 "(expected %i, found %i)\n",
9449 tracked_pipe, pipe);
9450
9451 }
91d1b4bd
DV
9452}
9453
9454static void
9455check_crtc_state(struct drm_device *dev)
9456{
9457 drm_i915_private_t *dev_priv = dev->dev_private;
9458 struct intel_crtc *crtc;
9459 struct intel_encoder *encoder;
9460 struct intel_crtc_config pipe_config;
8af6cf88
DV
9461
9462 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9463 base.head) {
9464 bool enabled = false;
9465 bool active = false;
9466
045ac3b5
JB
9467 memset(&pipe_config, 0, sizeof(pipe_config));
9468
8af6cf88
DV
9469 DRM_DEBUG_KMS("[CRTC:%d]\n",
9470 crtc->base.base.id);
9471
9472 WARN(crtc->active && !crtc->base.enabled,
9473 "active crtc, but not enabled in sw tracking\n");
9474
9475 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9476 base.head) {
9477 if (encoder->base.crtc != &crtc->base)
9478 continue;
9479 enabled = true;
9480 if (encoder->connectors_active)
9481 active = true;
9482 }
6c49f241 9483
8af6cf88
DV
9484 WARN(active != crtc->active,
9485 "crtc's computed active state doesn't match tracked active state "
9486 "(expected %i, found %i)\n", active, crtc->active);
9487 WARN(enabled != crtc->base.enabled,
9488 "crtc's computed enabled state doesn't match tracked enabled state "
9489 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9490
0e8ffe1b
DV
9491 active = dev_priv->display.get_pipe_config(crtc,
9492 &pipe_config);
d62cf62a
DV
9493
9494 /* hw state is inconsistent with the pipe A quirk */
9495 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9496 active = crtc->active;
9497
6c49f241
DV
9498 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9499 base.head) {
3eaba51c 9500 enum pipe pipe;
6c49f241
DV
9501 if (encoder->base.crtc != &crtc->base)
9502 continue;
1d37b689 9503 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9504 encoder->get_config(encoder, &pipe_config);
9505 }
9506
0e8ffe1b
DV
9507 WARN(crtc->active != active,
9508 "crtc active state doesn't match with hw state "
9509 "(expected %i, found %i)\n", crtc->active, active);
9510
c0b03411
DV
9511 if (active &&
9512 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9513 WARN(1, "pipe state doesn't match!\n");
9514 intel_dump_pipe_config(crtc, &pipe_config,
9515 "[hw state]");
9516 intel_dump_pipe_config(crtc, &crtc->config,
9517 "[sw state]");
9518 }
8af6cf88
DV
9519 }
9520}
9521
91d1b4bd
DV
9522static void
9523check_shared_dpll_state(struct drm_device *dev)
9524{
9525 drm_i915_private_t *dev_priv = dev->dev_private;
9526 struct intel_crtc *crtc;
9527 struct intel_dpll_hw_state dpll_hw_state;
9528 int i;
5358901f
DV
9529
9530 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9531 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9532 int enabled_crtcs = 0, active_crtcs = 0;
9533 bool active;
9534
9535 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9536
9537 DRM_DEBUG_KMS("%s\n", pll->name);
9538
9539 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9540
9541 WARN(pll->active > pll->refcount,
9542 "more active pll users than references: %i vs %i\n",
9543 pll->active, pll->refcount);
9544 WARN(pll->active && !pll->on,
9545 "pll in active use but not on in sw tracking\n");
35c95375
DV
9546 WARN(pll->on && !pll->active,
9547 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9548 WARN(pll->on != active,
9549 "pll on state mismatch (expected %i, found %i)\n",
9550 pll->on, active);
9551
9552 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9553 base.head) {
9554 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9555 enabled_crtcs++;
9556 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9557 active_crtcs++;
9558 }
9559 WARN(pll->active != active_crtcs,
9560 "pll active crtcs mismatch (expected %i, found %i)\n",
9561 pll->active, active_crtcs);
9562 WARN(pll->refcount != enabled_crtcs,
9563 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9564 pll->refcount, enabled_crtcs);
66e985c0
DV
9565
9566 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9567 sizeof(dpll_hw_state)),
9568 "pll hw state mismatch\n");
5358901f 9569 }
8af6cf88
DV
9570}
9571
91d1b4bd
DV
9572void
9573intel_modeset_check_state(struct drm_device *dev)
9574{
9575 check_connector_state(dev);
9576 check_encoder_state(dev);
9577 check_crtc_state(dev);
9578 check_shared_dpll_state(dev);
9579}
9580
18442d08
VS
9581void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9582 int dotclock)
9583{
9584 /*
9585 * FDI already provided one idea for the dotclock.
9586 * Yell if the encoder disagrees.
9587 */
241bfc38 9588 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9589 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9590 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9591}
9592
f30da187
DV
9593static int __intel_set_mode(struct drm_crtc *crtc,
9594 struct drm_display_mode *mode,
9595 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9596{
9597 struct drm_device *dev = crtc->dev;
dbf2b54e 9598 drm_i915_private_t *dev_priv = dev->dev_private;
b8cecdf5
DV
9599 struct drm_display_mode *saved_mode, *saved_hwmode;
9600 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9601 struct intel_crtc *intel_crtc;
9602 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9603 int ret = 0;
a6778b3c 9604
a1e22653 9605 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9606 if (!saved_mode)
9607 return -ENOMEM;
3ac18232 9608 saved_hwmode = saved_mode + 1;
a6778b3c 9609
e2e1ed41 9610 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9611 &prepare_pipes, &disable_pipes);
9612
3ac18232
TG
9613 *saved_hwmode = crtc->hwmode;
9614 *saved_mode = crtc->mode;
a6778b3c 9615
25c5b266
DV
9616 /* Hack: Because we don't (yet) support global modeset on multiple
9617 * crtcs, we don't keep track of the new mode for more than one crtc.
9618 * Hence simply check whether any bit is set in modeset_pipes in all the
9619 * pieces of code that are not yet converted to deal with mutliple crtcs
9620 * changing their mode at the same time. */
25c5b266 9621 if (modeset_pipes) {
4e53c2e0 9622 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9623 if (IS_ERR(pipe_config)) {
9624 ret = PTR_ERR(pipe_config);
9625 pipe_config = NULL;
9626
3ac18232 9627 goto out;
25c5b266 9628 }
c0b03411
DV
9629 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9630 "[modeset]");
25c5b266 9631 }
a6778b3c 9632
30a970c6
JB
9633 /*
9634 * See if the config requires any additional preparation, e.g.
9635 * to adjust global state with pipes off. We need to do this
9636 * here so we can get the modeset_pipe updated config for the new
9637 * mode set on this crtc. For other crtcs we need to use the
9638 * adjusted_mode bits in the crtc directly.
9639 */
c164f833 9640 if (IS_VALLEYVIEW(dev)) {
30a970c6
JB
9641 valleyview_modeset_global_pipes(dev, &prepare_pipes,
9642 modeset_pipes, pipe_config);
9643
c164f833
VS
9644 /* may have added more to prepare_pipes than we should */
9645 prepare_pipes &= ~disable_pipes;
9646 }
9647
460da916
DV
9648 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9649 intel_crtc_disable(&intel_crtc->base);
9650
ea9d758d
DV
9651 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9652 if (intel_crtc->base.enabled)
9653 dev_priv->display.crtc_disable(&intel_crtc->base);
9654 }
a6778b3c 9655
6c4c86f5
DV
9656 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9657 * to set it here already despite that we pass it down the callchain.
f6e5b160 9658 */
b8cecdf5 9659 if (modeset_pipes) {
25c5b266 9660 crtc->mode = *mode;
b8cecdf5
DV
9661 /* mode_set/enable/disable functions rely on a correct pipe
9662 * config. */
9663 to_intel_crtc(crtc)->config = *pipe_config;
9664 }
7758a113 9665
ea9d758d
DV
9666 /* Only after disabling all output pipelines that will be changed can we
9667 * update the the output configuration. */
9668 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9669
47fab737
DV
9670 if (dev_priv->display.modeset_global_resources)
9671 dev_priv->display.modeset_global_resources(dev);
9672
a6778b3c
DV
9673 /* Set up the DPLL and any encoders state that needs to adjust or depend
9674 * on the DPLL.
f6e5b160 9675 */
25c5b266 9676 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9677 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9678 x, y, fb);
9679 if (ret)
9680 goto done;
a6778b3c
DV
9681 }
9682
9683 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9684 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9685 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9686
25c5b266
DV
9687 if (modeset_pipes) {
9688 /* Store real post-adjustment hardware mode. */
b8cecdf5 9689 crtc->hwmode = pipe_config->adjusted_mode;
a6778b3c 9690
25c5b266
DV
9691 /* Calculate and store various constants which
9692 * are later needed by vblank and swap-completion
9693 * timestamping. They are derived from true hwmode.
9694 */
9695 drm_calc_timestamping_constants(crtc);
9696 }
a6778b3c
DV
9697
9698 /* FIXME: add subpixel order */
9699done:
c0c36b94 9700 if (ret && crtc->enabled) {
3ac18232
TG
9701 crtc->hwmode = *saved_hwmode;
9702 crtc->mode = *saved_mode;
a6778b3c
DV
9703 }
9704
3ac18232 9705out:
b8cecdf5 9706 kfree(pipe_config);
3ac18232 9707 kfree(saved_mode);
a6778b3c 9708 return ret;
f6e5b160
CW
9709}
9710
e7457a9a
DL
9711static int intel_set_mode(struct drm_crtc *crtc,
9712 struct drm_display_mode *mode,
9713 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
9714{
9715 int ret;
9716
9717 ret = __intel_set_mode(crtc, mode, x, y, fb);
9718
9719 if (ret == 0)
9720 intel_modeset_check_state(crtc->dev);
9721
9722 return ret;
9723}
9724
c0c36b94
CW
9725void intel_crtc_restore_mode(struct drm_crtc *crtc)
9726{
9727 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9728}
9729
25c5b266
DV
9730#undef for_each_intel_crtc_masked
9731
d9e55608
DV
9732static void intel_set_config_free(struct intel_set_config *config)
9733{
9734 if (!config)
9735 return;
9736
1aa4b628
DV
9737 kfree(config->save_connector_encoders);
9738 kfree(config->save_encoder_crtcs);
d9e55608
DV
9739 kfree(config);
9740}
9741
85f9eb71
DV
9742static int intel_set_config_save_state(struct drm_device *dev,
9743 struct intel_set_config *config)
9744{
85f9eb71
DV
9745 struct drm_encoder *encoder;
9746 struct drm_connector *connector;
9747 int count;
9748
1aa4b628
DV
9749 config->save_encoder_crtcs =
9750 kcalloc(dev->mode_config.num_encoder,
9751 sizeof(struct drm_crtc *), GFP_KERNEL);
9752 if (!config->save_encoder_crtcs)
85f9eb71
DV
9753 return -ENOMEM;
9754
1aa4b628
DV
9755 config->save_connector_encoders =
9756 kcalloc(dev->mode_config.num_connector,
9757 sizeof(struct drm_encoder *), GFP_KERNEL);
9758 if (!config->save_connector_encoders)
85f9eb71
DV
9759 return -ENOMEM;
9760
9761 /* Copy data. Note that driver private data is not affected.
9762 * Should anything bad happen only the expected state is
9763 * restored, not the drivers personal bookkeeping.
9764 */
85f9eb71
DV
9765 count = 0;
9766 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 9767 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
9768 }
9769
9770 count = 0;
9771 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 9772 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
9773 }
9774
9775 return 0;
9776}
9777
9778static void intel_set_config_restore_state(struct drm_device *dev,
9779 struct intel_set_config *config)
9780{
9a935856
DV
9781 struct intel_encoder *encoder;
9782 struct intel_connector *connector;
85f9eb71
DV
9783 int count;
9784
85f9eb71 9785 count = 0;
9a935856
DV
9786 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9787 encoder->new_crtc =
9788 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
9789 }
9790
9791 count = 0;
9a935856
DV
9792 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9793 connector->new_encoder =
9794 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
9795 }
9796}
9797
e3de42b6 9798static bool
2e57f47d 9799is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
9800{
9801 int i;
9802
2e57f47d
CW
9803 if (set->num_connectors == 0)
9804 return false;
9805
9806 if (WARN_ON(set->connectors == NULL))
9807 return false;
9808
9809 for (i = 0; i < set->num_connectors; i++)
9810 if (set->connectors[i]->encoder &&
9811 set->connectors[i]->encoder->crtc == set->crtc &&
9812 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
9813 return true;
9814
9815 return false;
9816}
9817
5e2b584e
DV
9818static void
9819intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9820 struct intel_set_config *config)
9821{
9822
9823 /* We should be able to check here if the fb has the same properties
9824 * and then just flip_or_move it */
2e57f47d
CW
9825 if (is_crtc_connector_off(set)) {
9826 config->mode_changed = true;
e3de42b6 9827 } else if (set->crtc->fb != set->fb) {
5e2b584e
DV
9828 /* If we have no fb then treat it as a full mode set */
9829 if (set->crtc->fb == NULL) {
319d9827
JB
9830 struct intel_crtc *intel_crtc =
9831 to_intel_crtc(set->crtc);
9832
9833 if (intel_crtc->active && i915_fastboot) {
9834 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9835 config->fb_changed = true;
9836 } else {
9837 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9838 config->mode_changed = true;
9839 }
5e2b584e
DV
9840 } else if (set->fb == NULL) {
9841 config->mode_changed = true;
72f4901e
DV
9842 } else if (set->fb->pixel_format !=
9843 set->crtc->fb->pixel_format) {
5e2b584e 9844 config->mode_changed = true;
e3de42b6 9845 } else {
5e2b584e 9846 config->fb_changed = true;
e3de42b6 9847 }
5e2b584e
DV
9848 }
9849
835c5873 9850 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
9851 config->fb_changed = true;
9852
9853 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9854 DRM_DEBUG_KMS("modes are different, full mode set\n");
9855 drm_mode_debug_printmodeline(&set->crtc->mode);
9856 drm_mode_debug_printmodeline(set->mode);
9857 config->mode_changed = true;
9858 }
a1d95703
CW
9859
9860 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9861 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
9862}
9863
2e431051 9864static int
9a935856
DV
9865intel_modeset_stage_output_state(struct drm_device *dev,
9866 struct drm_mode_set *set,
9867 struct intel_set_config *config)
50f56119 9868{
85f9eb71 9869 struct drm_crtc *new_crtc;
9a935856
DV
9870 struct intel_connector *connector;
9871 struct intel_encoder *encoder;
f3f08572 9872 int ro;
50f56119 9873
9abdda74 9874 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
9875 * of connectors. For paranoia, double-check this. */
9876 WARN_ON(!set->fb && (set->num_connectors != 0));
9877 WARN_ON(set->fb && (set->num_connectors == 0));
9878
9a935856
DV
9879 list_for_each_entry(connector, &dev->mode_config.connector_list,
9880 base.head) {
9881 /* Otherwise traverse passed in connector list and get encoders
9882 * for them. */
50f56119 9883 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
9884 if (set->connectors[ro] == &connector->base) {
9885 connector->new_encoder = connector->encoder;
50f56119
DV
9886 break;
9887 }
9888 }
9889
9a935856
DV
9890 /* If we disable the crtc, disable all its connectors. Also, if
9891 * the connector is on the changing crtc but not on the new
9892 * connector list, disable it. */
9893 if ((!set->fb || ro == set->num_connectors) &&
9894 connector->base.encoder &&
9895 connector->base.encoder->crtc == set->crtc) {
9896 connector->new_encoder = NULL;
9897
9898 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9899 connector->base.base.id,
9900 drm_get_connector_name(&connector->base));
9901 }
9902
9903
9904 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 9905 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 9906 config->mode_changed = true;
50f56119
DV
9907 }
9908 }
9a935856 9909 /* connector->new_encoder is now updated for all connectors. */
50f56119 9910
9a935856 9911 /* Update crtc of enabled connectors. */
9a935856
DV
9912 list_for_each_entry(connector, &dev->mode_config.connector_list,
9913 base.head) {
9914 if (!connector->new_encoder)
50f56119
DV
9915 continue;
9916
9a935856 9917 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
9918
9919 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 9920 if (set->connectors[ro] == &connector->base)
50f56119
DV
9921 new_crtc = set->crtc;
9922 }
9923
9924 /* Make sure the new CRTC will work with the encoder */
9a935856
DV
9925 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9926 new_crtc)) {
5e2b584e 9927 return -EINVAL;
50f56119 9928 }
9a935856
DV
9929 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9930
9931 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9932 connector->base.base.id,
9933 drm_get_connector_name(&connector->base),
9934 new_crtc->base.id);
9935 }
9936
9937 /* Check for any encoders that needs to be disabled. */
9938 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9939 base.head) {
5a65f358 9940 int num_connectors = 0;
9a935856
DV
9941 list_for_each_entry(connector,
9942 &dev->mode_config.connector_list,
9943 base.head) {
9944 if (connector->new_encoder == encoder) {
9945 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 9946 num_connectors++;
9a935856
DV
9947 }
9948 }
5a65f358
PZ
9949
9950 if (num_connectors == 0)
9951 encoder->new_crtc = NULL;
9952 else if (num_connectors > 1)
9953 return -EINVAL;
9954
9a935856
DV
9955 /* Only now check for crtc changes so we don't miss encoders
9956 * that will be disabled. */
9957 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 9958 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 9959 config->mode_changed = true;
50f56119
DV
9960 }
9961 }
9a935856 9962 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 9963
2e431051
DV
9964 return 0;
9965}
9966
9967static int intel_crtc_set_config(struct drm_mode_set *set)
9968{
9969 struct drm_device *dev;
2e431051
DV
9970 struct drm_mode_set save_set;
9971 struct intel_set_config *config;
9972 int ret;
2e431051 9973
8d3e375e
DV
9974 BUG_ON(!set);
9975 BUG_ON(!set->crtc);
9976 BUG_ON(!set->crtc->helper_private);
2e431051 9977
7e53f3a4
DV
9978 /* Enforce sane interface api - has been abused by the fb helper. */
9979 BUG_ON(!set->mode && set->fb);
9980 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 9981
2e431051
DV
9982 if (set->fb) {
9983 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9984 set->crtc->base.id, set->fb->base.id,
9985 (int)set->num_connectors, set->x, set->y);
9986 } else {
9987 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
9988 }
9989
9990 dev = set->crtc->dev;
9991
9992 ret = -ENOMEM;
9993 config = kzalloc(sizeof(*config), GFP_KERNEL);
9994 if (!config)
9995 goto out_config;
9996
9997 ret = intel_set_config_save_state(dev, config);
9998 if (ret)
9999 goto out_config;
10000
10001 save_set.crtc = set->crtc;
10002 save_set.mode = &set->crtc->mode;
10003 save_set.x = set->crtc->x;
10004 save_set.y = set->crtc->y;
10005 save_set.fb = set->crtc->fb;
10006
10007 /* Compute whether we need a full modeset, only an fb base update or no
10008 * change at all. In the future we might also check whether only the
10009 * mode changed, e.g. for LVDS where we only change the panel fitter in
10010 * such cases. */
10011 intel_set_config_compute_mode_changes(set, config);
10012
9a935856 10013 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10014 if (ret)
10015 goto fail;
10016
5e2b584e 10017 if (config->mode_changed) {
c0c36b94
CW
10018 ret = intel_set_mode(set->crtc, set->mode,
10019 set->x, set->y, set->fb);
5e2b584e 10020 } else if (config->fb_changed) {
4878cae2
VS
10021 intel_crtc_wait_for_pending_flips(set->crtc);
10022
4f660f49 10023 ret = intel_pipe_set_base(set->crtc,
94352cf9 10024 set->x, set->y, set->fb);
7ca51a3a
JB
10025 /*
10026 * In the fastboot case this may be our only check of the
10027 * state after boot. It would be better to only do it on
10028 * the first update, but we don't have a nice way of doing that
10029 * (and really, set_config isn't used much for high freq page
10030 * flipping, so increasing its cost here shouldn't be a big
10031 * deal).
10032 */
10033 if (i915_fastboot && ret == 0)
10034 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10035 }
10036
2d05eae1 10037 if (ret) {
bf67dfeb
DV
10038 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10039 set->crtc->base.id, ret);
50f56119 10040fail:
2d05eae1 10041 intel_set_config_restore_state(dev, config);
50f56119 10042
2d05eae1
CW
10043 /* Try to restore the config */
10044 if (config->mode_changed &&
10045 intel_set_mode(save_set.crtc, save_set.mode,
10046 save_set.x, save_set.y, save_set.fb))
10047 DRM_ERROR("failed to restore config after modeset failure\n");
10048 }
50f56119 10049
d9e55608
DV
10050out_config:
10051 intel_set_config_free(config);
50f56119
DV
10052 return ret;
10053}
f6e5b160
CW
10054
10055static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10056 .cursor_set = intel_crtc_cursor_set,
10057 .cursor_move = intel_crtc_cursor_move,
10058 .gamma_set = intel_crtc_gamma_set,
50f56119 10059 .set_config = intel_crtc_set_config,
f6e5b160
CW
10060 .destroy = intel_crtc_destroy,
10061 .page_flip = intel_crtc_page_flip,
10062};
10063
79f689aa
PZ
10064static void intel_cpu_pll_init(struct drm_device *dev)
10065{
affa9354 10066 if (HAS_DDI(dev))
79f689aa
PZ
10067 intel_ddi_pll_init(dev);
10068}
10069
5358901f
DV
10070static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10071 struct intel_shared_dpll *pll,
10072 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10073{
5358901f 10074 uint32_t val;
ee7b9f93 10075
5358901f 10076 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10077 hw_state->dpll = val;
10078 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10079 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10080
10081 return val & DPLL_VCO_ENABLE;
10082}
10083
15bdd4cf
DV
10084static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10085 struct intel_shared_dpll *pll)
10086{
10087 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10088 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10089}
10090
e7b903d2
DV
10091static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10092 struct intel_shared_dpll *pll)
10093{
e7b903d2 10094 /* PCH refclock must be enabled first */
89eff4be 10095 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10096
15bdd4cf
DV
10097 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10098
10099 /* Wait for the clocks to stabilize. */
10100 POSTING_READ(PCH_DPLL(pll->id));
10101 udelay(150);
10102
10103 /* The pixel multiplier can only be updated once the
10104 * DPLL is enabled and the clocks are stable.
10105 *
10106 * So write it again.
10107 */
10108 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10109 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10110 udelay(200);
10111}
10112
10113static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10114 struct intel_shared_dpll *pll)
10115{
10116 struct drm_device *dev = dev_priv->dev;
10117 struct intel_crtc *crtc;
e7b903d2
DV
10118
10119 /* Make sure no transcoder isn't still depending on us. */
10120 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10121 if (intel_crtc_to_shared_dpll(crtc) == pll)
10122 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10123 }
10124
15bdd4cf
DV
10125 I915_WRITE(PCH_DPLL(pll->id), 0);
10126 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10127 udelay(200);
10128}
10129
46edb027
DV
10130static char *ibx_pch_dpll_names[] = {
10131 "PCH DPLL A",
10132 "PCH DPLL B",
10133};
10134
7c74ade1 10135static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10136{
e7b903d2 10137 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10138 int i;
10139
7c74ade1 10140 dev_priv->num_shared_dpll = 2;
ee7b9f93 10141
e72f9fbf 10142 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10143 dev_priv->shared_dplls[i].id = i;
10144 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10145 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10146 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10147 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10148 dev_priv->shared_dplls[i].get_hw_state =
10149 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10150 }
10151}
10152
7c74ade1
DV
10153static void intel_shared_dpll_init(struct drm_device *dev)
10154{
e7b903d2 10155 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10156
10157 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10158 ibx_pch_dpll_init(dev);
10159 else
10160 dev_priv->num_shared_dpll = 0;
10161
10162 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10163}
10164
b358d0a6 10165static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10166{
22fd0fab 10167 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
10168 struct intel_crtc *intel_crtc;
10169 int i;
10170
955382f3 10171 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10172 if (intel_crtc == NULL)
10173 return;
10174
10175 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10176
10177 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10178 for (i = 0; i < 256; i++) {
10179 intel_crtc->lut_r[i] = i;
10180 intel_crtc->lut_g[i] = i;
10181 intel_crtc->lut_b[i] = i;
10182 }
10183
1f1c2e24
VS
10184 /*
10185 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10186 * is hooked to plane B. Hence we want plane A feeding pipe B.
10187 */
80824003
JB
10188 intel_crtc->pipe = pipe;
10189 intel_crtc->plane = pipe;
3a77c4c4 10190 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10191 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10192 intel_crtc->plane = !pipe;
80824003
JB
10193 }
10194
22fd0fab
JB
10195 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10196 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10197 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10198 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10199
79e53945 10200 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10201}
10202
752aa88a
JB
10203enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10204{
10205 struct drm_encoder *encoder = connector->base.encoder;
10206
10207 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10208
10209 if (!encoder)
10210 return INVALID_PIPE;
10211
10212 return to_intel_crtc(encoder->crtc)->pipe;
10213}
10214
08d7b3d1 10215int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10216 struct drm_file *file)
08d7b3d1 10217{
08d7b3d1 10218 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10219 struct drm_mode_object *drmmode_obj;
10220 struct intel_crtc *crtc;
08d7b3d1 10221
1cff8f6b
DV
10222 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10223 return -ENODEV;
08d7b3d1 10224
c05422d5
DV
10225 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10226 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10227
c05422d5 10228 if (!drmmode_obj) {
08d7b3d1 10229 DRM_ERROR("no such CRTC id\n");
3f2c2057 10230 return -ENOENT;
08d7b3d1
CW
10231 }
10232
c05422d5
DV
10233 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10234 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10235
c05422d5 10236 return 0;
08d7b3d1
CW
10237}
10238
66a9278e 10239static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10240{
66a9278e
DV
10241 struct drm_device *dev = encoder->base.dev;
10242 struct intel_encoder *source_encoder;
79e53945 10243 int index_mask = 0;
79e53945
JB
10244 int entry = 0;
10245
66a9278e
DV
10246 list_for_each_entry(source_encoder,
10247 &dev->mode_config.encoder_list, base.head) {
10248
10249 if (encoder == source_encoder)
79e53945 10250 index_mask |= (1 << entry);
66a9278e
DV
10251
10252 /* Intel hw has only one MUX where enocoders could be cloned. */
10253 if (encoder->cloneable && source_encoder->cloneable)
10254 index_mask |= (1 << entry);
10255
79e53945
JB
10256 entry++;
10257 }
4ef69c7a 10258
79e53945
JB
10259 return index_mask;
10260}
10261
4d302442
CW
10262static bool has_edp_a(struct drm_device *dev)
10263{
10264 struct drm_i915_private *dev_priv = dev->dev_private;
10265
10266 if (!IS_MOBILE(dev))
10267 return false;
10268
10269 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10270 return false;
10271
10272 if (IS_GEN5(dev) &&
10273 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
10274 return false;
10275
10276 return true;
10277}
10278
ba0fbca4
DL
10279const char *intel_output_name(int output)
10280{
10281 static const char *names[] = {
10282 [INTEL_OUTPUT_UNUSED] = "Unused",
10283 [INTEL_OUTPUT_ANALOG] = "Analog",
10284 [INTEL_OUTPUT_DVO] = "DVO",
10285 [INTEL_OUTPUT_SDVO] = "SDVO",
10286 [INTEL_OUTPUT_LVDS] = "LVDS",
10287 [INTEL_OUTPUT_TVOUT] = "TV",
10288 [INTEL_OUTPUT_HDMI] = "HDMI",
10289 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10290 [INTEL_OUTPUT_EDP] = "eDP",
10291 [INTEL_OUTPUT_DSI] = "DSI",
10292 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10293 };
10294
10295 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10296 return "Invalid";
10297
10298 return names[output];
10299}
10300
79e53945
JB
10301static void intel_setup_outputs(struct drm_device *dev)
10302{
725e30ad 10303 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10304 struct intel_encoder *encoder;
cb0953d7 10305 bool dpd_is_edp = false;
79e53945 10306
c9093354 10307 intel_lvds_init(dev);
79e53945 10308
c40c0f5b 10309 if (!IS_ULT(dev))
79935fca 10310 intel_crt_init(dev);
cb0953d7 10311
affa9354 10312 if (HAS_DDI(dev)) {
0e72a5b5
ED
10313 int found;
10314
10315 /* Haswell uses DDI functions to detect digital outputs */
10316 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10317 /* DDI A only supports eDP */
10318 if (found)
10319 intel_ddi_init(dev, PORT_A);
10320
10321 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10322 * register */
10323 found = I915_READ(SFUSE_STRAP);
10324
10325 if (found & SFUSE_STRAP_DDIB_DETECTED)
10326 intel_ddi_init(dev, PORT_B);
10327 if (found & SFUSE_STRAP_DDIC_DETECTED)
10328 intel_ddi_init(dev, PORT_C);
10329 if (found & SFUSE_STRAP_DDID_DETECTED)
10330 intel_ddi_init(dev, PORT_D);
10331 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10332 int found;
270b3042
DV
10333 dpd_is_edp = intel_dpd_is_edp(dev);
10334
10335 if (has_edp_a(dev))
10336 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10337
dc0fa718 10338 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10339 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10340 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10341 if (!found)
e2debe91 10342 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10343 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10344 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10345 }
10346
dc0fa718 10347 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10348 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10349
dc0fa718 10350 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10351 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10352
5eb08b69 10353 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10354 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10355
270b3042 10356 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10357 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10358 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10359 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10360 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10361 PORT_B);
10362 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10363 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10364 }
10365
6f6005a5
JB
10366 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10367 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10368 PORT_C);
10369 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
10370 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
10371 PORT_C);
10372 }
19c03924 10373
3cfca973 10374 intel_dsi_init(dev);
103a196f 10375 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10376 bool found = false;
7d57382e 10377
e2debe91 10378 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10379 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10380 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10381 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10382 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10383 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10384 }
27185ae1 10385
e7281eab 10386 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10387 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10388 }
13520b05
KH
10389
10390 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10391
e2debe91 10392 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10393 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10394 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10395 }
27185ae1 10396
e2debe91 10397 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10398
b01f2c3a
JB
10399 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10400 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10401 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10402 }
e7281eab 10403 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10404 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10405 }
27185ae1 10406
b01f2c3a 10407 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10408 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10409 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10410 } else if (IS_GEN2(dev))
79e53945
JB
10411 intel_dvo_init(dev);
10412
103a196f 10413 if (SUPPORTS_TV(dev))
79e53945
JB
10414 intel_tv_init(dev);
10415
4ef69c7a
CW
10416 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10417 encoder->base.possible_crtcs = encoder->crtc_mask;
10418 encoder->base.possible_clones =
66a9278e 10419 intel_encoder_clones(encoder);
79e53945 10420 }
47356eb6 10421
dde86e2d 10422 intel_init_pch_refclk(dev);
270b3042
DV
10423
10424 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10425}
10426
ddfe1567
CW
10427void intel_framebuffer_fini(struct intel_framebuffer *fb)
10428{
10429 drm_framebuffer_cleanup(&fb->base);
80075d49 10430 WARN_ON(!fb->obj->framebuffer_references--);
ddfe1567
CW
10431 drm_gem_object_unreference_unlocked(&fb->obj->base);
10432}
10433
79e53945
JB
10434static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10435{
10436 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10437
ddfe1567 10438 intel_framebuffer_fini(intel_fb);
79e53945
JB
10439 kfree(intel_fb);
10440}
10441
10442static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10443 struct drm_file *file,
79e53945
JB
10444 unsigned int *handle)
10445{
10446 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10447 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10448
05394f39 10449 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10450}
10451
10452static const struct drm_framebuffer_funcs intel_fb_funcs = {
10453 .destroy = intel_user_framebuffer_destroy,
10454 .create_handle = intel_user_framebuffer_create_handle,
10455};
10456
38651674
DA
10457int intel_framebuffer_init(struct drm_device *dev,
10458 struct intel_framebuffer *intel_fb,
308e5bcb 10459 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 10460 struct drm_i915_gem_object *obj)
79e53945 10461{
53155c0a 10462 int aligned_height, tile_height;
a35cdaa0 10463 int pitch_limit;
79e53945
JB
10464 int ret;
10465
dd4916c5
DV
10466 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10467
c16ed4be
CW
10468 if (obj->tiling_mode == I915_TILING_Y) {
10469 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10470 return -EINVAL;
c16ed4be 10471 }
57cd6508 10472
c16ed4be
CW
10473 if (mode_cmd->pitches[0] & 63) {
10474 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10475 mode_cmd->pitches[0]);
57cd6508 10476 return -EINVAL;
c16ed4be 10477 }
57cd6508 10478
a35cdaa0
CW
10479 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10480 pitch_limit = 32*1024;
10481 } else if (INTEL_INFO(dev)->gen >= 4) {
10482 if (obj->tiling_mode)
10483 pitch_limit = 16*1024;
10484 else
10485 pitch_limit = 32*1024;
10486 } else if (INTEL_INFO(dev)->gen >= 3) {
10487 if (obj->tiling_mode)
10488 pitch_limit = 8*1024;
10489 else
10490 pitch_limit = 16*1024;
10491 } else
10492 /* XXX DSPC is limited to 4k tiled */
10493 pitch_limit = 8*1024;
10494
10495 if (mode_cmd->pitches[0] > pitch_limit) {
10496 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10497 obj->tiling_mode ? "tiled" : "linear",
10498 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10499 return -EINVAL;
c16ed4be 10500 }
5d7bd705
VS
10501
10502 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10503 mode_cmd->pitches[0] != obj->stride) {
10504 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10505 mode_cmd->pitches[0], obj->stride);
5d7bd705 10506 return -EINVAL;
c16ed4be 10507 }
5d7bd705 10508
57779d06 10509 /* Reject formats not supported by any plane early. */
308e5bcb 10510 switch (mode_cmd->pixel_format) {
57779d06 10511 case DRM_FORMAT_C8:
04b3924d
VS
10512 case DRM_FORMAT_RGB565:
10513 case DRM_FORMAT_XRGB8888:
10514 case DRM_FORMAT_ARGB8888:
57779d06
VS
10515 break;
10516 case DRM_FORMAT_XRGB1555:
10517 case DRM_FORMAT_ARGB1555:
c16ed4be 10518 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10519 DRM_DEBUG("unsupported pixel format: %s\n",
10520 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10521 return -EINVAL;
c16ed4be 10522 }
57779d06
VS
10523 break;
10524 case DRM_FORMAT_XBGR8888:
10525 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10526 case DRM_FORMAT_XRGB2101010:
10527 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10528 case DRM_FORMAT_XBGR2101010:
10529 case DRM_FORMAT_ABGR2101010:
c16ed4be 10530 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10531 DRM_DEBUG("unsupported pixel format: %s\n",
10532 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10533 return -EINVAL;
c16ed4be 10534 }
b5626747 10535 break;
04b3924d
VS
10536 case DRM_FORMAT_YUYV:
10537 case DRM_FORMAT_UYVY:
10538 case DRM_FORMAT_YVYU:
10539 case DRM_FORMAT_VYUY:
c16ed4be 10540 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10541 DRM_DEBUG("unsupported pixel format: %s\n",
10542 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10543 return -EINVAL;
c16ed4be 10544 }
57cd6508
CW
10545 break;
10546 default:
4ee62c76
VS
10547 DRM_DEBUG("unsupported pixel format: %s\n",
10548 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10549 return -EINVAL;
10550 }
10551
90f9a336
VS
10552 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10553 if (mode_cmd->offsets[0] != 0)
10554 return -EINVAL;
10555
53155c0a
DV
10556 tile_height = IS_GEN2(dev) ? 16 : 8;
10557 aligned_height = ALIGN(mode_cmd->height,
10558 obj->tiling_mode ? tile_height : 1);
10559 /* FIXME drm helper for size checks (especially planar formats)? */
10560 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10561 return -EINVAL;
10562
c7d73f6a
DV
10563 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10564 intel_fb->obj = obj;
80075d49 10565 intel_fb->obj->framebuffer_references++;
c7d73f6a 10566
79e53945
JB
10567 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10568 if (ret) {
10569 DRM_ERROR("framebuffer init failed %d\n", ret);
10570 return ret;
10571 }
10572
79e53945
JB
10573 return 0;
10574}
10575
79e53945
JB
10576static struct drm_framebuffer *
10577intel_user_framebuffer_create(struct drm_device *dev,
10578 struct drm_file *filp,
308e5bcb 10579 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10580{
05394f39 10581 struct drm_i915_gem_object *obj;
79e53945 10582
308e5bcb
JB
10583 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10584 mode_cmd->handles[0]));
c8725226 10585 if (&obj->base == NULL)
cce13ff7 10586 return ERR_PTR(-ENOENT);
79e53945 10587
d2dff872 10588 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10589}
10590
4520f53a 10591#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10592static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10593{
10594}
10595#endif
10596
79e53945 10597static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10598 .fb_create = intel_user_framebuffer_create,
0632fef6 10599 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10600};
10601
e70236a8
JB
10602/* Set up chip specific display functions */
10603static void intel_init_display(struct drm_device *dev)
10604{
10605 struct drm_i915_private *dev_priv = dev->dev_private;
10606
ee9300bb
DV
10607 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10608 dev_priv->display.find_dpll = g4x_find_best_dpll;
10609 else if (IS_VALLEYVIEW(dev))
10610 dev_priv->display.find_dpll = vlv_find_best_dpll;
10611 else if (IS_PINEVIEW(dev))
10612 dev_priv->display.find_dpll = pnv_find_best_dpll;
10613 else
10614 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10615
affa9354 10616 if (HAS_DDI(dev)) {
0e8ffe1b 10617 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
09b4ddf9 10618 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10619 dev_priv->display.crtc_enable = haswell_crtc_enable;
10620 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10621 dev_priv->display.off = haswell_crtc_off;
09b4ddf9
PZ
10622 dev_priv->display.update_plane = ironlake_update_plane;
10623 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10624 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
f564048e 10625 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10626 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10627 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10628 dev_priv->display.off = ironlake_crtc_off;
17638cd6 10629 dev_priv->display.update_plane = ironlake_update_plane;
89b667f8
JB
10630 } else if (IS_VALLEYVIEW(dev)) {
10631 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10632 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10633 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10634 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10635 dev_priv->display.off = i9xx_crtc_off;
10636 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10637 } else {
0e8ffe1b 10638 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
f564048e 10639 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
10640 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10641 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 10642 dev_priv->display.off = i9xx_crtc_off;
17638cd6 10643 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10644 }
e70236a8 10645
e70236a8 10646 /* Returns the core display clock speed */
25eb05fc
JB
10647 if (IS_VALLEYVIEW(dev))
10648 dev_priv->display.get_display_clock_speed =
10649 valleyview_get_display_clock_speed;
10650 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
10651 dev_priv->display.get_display_clock_speed =
10652 i945_get_display_clock_speed;
10653 else if (IS_I915G(dev))
10654 dev_priv->display.get_display_clock_speed =
10655 i915_get_display_clock_speed;
257a7ffc 10656 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
10657 dev_priv->display.get_display_clock_speed =
10658 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
10659 else if (IS_PINEVIEW(dev))
10660 dev_priv->display.get_display_clock_speed =
10661 pnv_get_display_clock_speed;
e70236a8
JB
10662 else if (IS_I915GM(dev))
10663 dev_priv->display.get_display_clock_speed =
10664 i915gm_get_display_clock_speed;
10665 else if (IS_I865G(dev))
10666 dev_priv->display.get_display_clock_speed =
10667 i865_get_display_clock_speed;
f0f8a9ce 10668 else if (IS_I85X(dev))
e70236a8
JB
10669 dev_priv->display.get_display_clock_speed =
10670 i855_get_display_clock_speed;
10671 else /* 852, 830 */
10672 dev_priv->display.get_display_clock_speed =
10673 i830_get_display_clock_speed;
10674
7f8a8569 10675 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 10676 if (IS_GEN5(dev)) {
674cf967 10677 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 10678 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 10679 } else if (IS_GEN6(dev)) {
674cf967 10680 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 10681 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
10682 } else if (IS_IVYBRIDGE(dev)) {
10683 /* FIXME: detect B0+ stepping and use auto training */
10684 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 10685 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
10686 dev_priv->display.modeset_global_resources =
10687 ivb_modeset_global_resources;
4e0bbc31 10688 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 10689 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 10690 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
10691 dev_priv->display.modeset_global_resources =
10692 haswell_modeset_global_resources;
a0e63c22 10693 }
6067aaea 10694 } else if (IS_G4X(dev)) {
e0dac65e 10695 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
10696 } else if (IS_VALLEYVIEW(dev)) {
10697 dev_priv->display.modeset_global_resources =
10698 valleyview_modeset_global_resources;
9ca2fe73 10699 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 10700 }
8c9f3aaf
JB
10701
10702 /* Default just returns -ENODEV to indicate unsupported */
10703 dev_priv->display.queue_flip = intel_default_queue_flip;
10704
10705 switch (INTEL_INFO(dev)->gen) {
10706 case 2:
10707 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10708 break;
10709
10710 case 3:
10711 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10712 break;
10713
10714 case 4:
10715 case 5:
10716 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10717 break;
10718
10719 case 6:
10720 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10721 break;
7c9017e5 10722 case 7:
4e0bbc31 10723 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
10724 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10725 break;
8c9f3aaf 10726 }
7bd688cd
JN
10727
10728 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
10729}
10730
b690e96c
JB
10731/*
10732 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10733 * resume, or other times. This quirk makes sure that's the case for
10734 * affected systems.
10735 */
0206e353 10736static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
10737{
10738 struct drm_i915_private *dev_priv = dev->dev_private;
10739
10740 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 10741 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
10742}
10743
435793df
KP
10744/*
10745 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10746 */
10747static void quirk_ssc_force_disable(struct drm_device *dev)
10748{
10749 struct drm_i915_private *dev_priv = dev->dev_private;
10750 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 10751 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
10752}
10753
4dca20ef 10754/*
5a15ab5b
CE
10755 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10756 * brightness value
4dca20ef
CE
10757 */
10758static void quirk_invert_brightness(struct drm_device *dev)
10759{
10760 struct drm_i915_private *dev_priv = dev->dev_private;
10761 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 10762 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
10763}
10764
b690e96c
JB
10765struct intel_quirk {
10766 int device;
10767 int subsystem_vendor;
10768 int subsystem_device;
10769 void (*hook)(struct drm_device *dev);
10770};
10771
5f85f176
EE
10772/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10773struct intel_dmi_quirk {
10774 void (*hook)(struct drm_device *dev);
10775 const struct dmi_system_id (*dmi_id_list)[];
10776};
10777
10778static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10779{
10780 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10781 return 1;
10782}
10783
10784static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10785 {
10786 .dmi_id_list = &(const struct dmi_system_id[]) {
10787 {
10788 .callback = intel_dmi_reverse_brightness,
10789 .ident = "NCR Corporation",
10790 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10791 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10792 },
10793 },
10794 { } /* terminating entry */
10795 },
10796 .hook = quirk_invert_brightness,
10797 },
10798};
10799
c43b5634 10800static struct intel_quirk intel_quirks[] = {
b690e96c 10801 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 10802 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 10803
b690e96c
JB
10804 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10805 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10806
b690e96c
JB
10807 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10808 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10809
a4945f95 10810 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 10811 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
10812
10813 /* Lenovo U160 cannot use SSC on LVDS */
10814 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
10815
10816 /* Sony Vaio Y cannot use SSC on LVDS */
10817 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 10818
ee1452d7
JN
10819 /*
10820 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10821 * seem to use inverted backlight PWM.
10822 */
10823 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
b690e96c
JB
10824};
10825
10826static void intel_init_quirks(struct drm_device *dev)
10827{
10828 struct pci_dev *d = dev->pdev;
10829 int i;
10830
10831 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10832 struct intel_quirk *q = &intel_quirks[i];
10833
10834 if (d->device == q->device &&
10835 (d->subsystem_vendor == q->subsystem_vendor ||
10836 q->subsystem_vendor == PCI_ANY_ID) &&
10837 (d->subsystem_device == q->subsystem_device ||
10838 q->subsystem_device == PCI_ANY_ID))
10839 q->hook(dev);
10840 }
5f85f176
EE
10841 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10842 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10843 intel_dmi_quirks[i].hook(dev);
10844 }
b690e96c
JB
10845}
10846
9cce37f4
JB
10847/* Disable the VGA plane that we never use */
10848static void i915_disable_vga(struct drm_device *dev)
10849{
10850 struct drm_i915_private *dev_priv = dev->dev_private;
10851 u8 sr1;
766aa1c4 10852 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4
JB
10853
10854 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 10855 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
10856 sr1 = inb(VGA_SR_DATA);
10857 outb(sr1 | 1<<5, VGA_SR_DATA);
10858 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10859 udelay(300);
10860
10861 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10862 POSTING_READ(vga_reg);
10863}
10864
f817586c
DV
10865void intel_modeset_init_hw(struct drm_device *dev)
10866{
a8f78b58
ED
10867 intel_prepare_ddi(dev);
10868
f817586c
DV
10869 intel_init_clock_gating(dev);
10870
5382f5f3 10871 intel_reset_dpio(dev);
40e9cf64 10872
79f5b2c7 10873 mutex_lock(&dev->struct_mutex);
8090c6b9 10874 intel_enable_gt_powersave(dev);
79f5b2c7 10875 mutex_unlock(&dev->struct_mutex);
f817586c
DV
10876}
10877
7d708ee4
ID
10878void intel_modeset_suspend_hw(struct drm_device *dev)
10879{
10880 intel_suspend_hw(dev);
10881}
10882
79e53945
JB
10883void intel_modeset_init(struct drm_device *dev)
10884{
652c393a 10885 struct drm_i915_private *dev_priv = dev->dev_private;
7f1f3851 10886 int i, j, ret;
79e53945
JB
10887
10888 drm_mode_config_init(dev);
10889
10890 dev->mode_config.min_width = 0;
10891 dev->mode_config.min_height = 0;
10892
019d96cb
DA
10893 dev->mode_config.preferred_depth = 24;
10894 dev->mode_config.prefer_shadow = 1;
10895
e6ecefaa 10896 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 10897
b690e96c
JB
10898 intel_init_quirks(dev);
10899
1fa61106
ED
10900 intel_init_pm(dev);
10901
e3c74757
BW
10902 if (INTEL_INFO(dev)->num_pipes == 0)
10903 return;
10904
e70236a8
JB
10905 intel_init_display(dev);
10906
a6c45cf0
CW
10907 if (IS_GEN2(dev)) {
10908 dev->mode_config.max_width = 2048;
10909 dev->mode_config.max_height = 2048;
10910 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
10911 dev->mode_config.max_width = 4096;
10912 dev->mode_config.max_height = 4096;
79e53945 10913 } else {
a6c45cf0
CW
10914 dev->mode_config.max_width = 8192;
10915 dev->mode_config.max_height = 8192;
79e53945 10916 }
5d4545ae 10917 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 10918
28c97730 10919 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
10920 INTEL_INFO(dev)->num_pipes,
10921 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 10922
08e2a7de 10923 for_each_pipe(i) {
79e53945 10924 intel_crtc_init(dev, i);
7f1f3851
JB
10925 for (j = 0; j < dev_priv->num_plane; j++) {
10926 ret = intel_plane_init(dev, i, j);
10927 if (ret)
06da8da2
VS
10928 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10929 pipe_name(i), sprite_name(i, j), ret);
7f1f3851 10930 }
79e53945
JB
10931 }
10932
f42bb70d 10933 intel_init_dpio(dev);
5382f5f3 10934 intel_reset_dpio(dev);
f42bb70d 10935
79f689aa 10936 intel_cpu_pll_init(dev);
e72f9fbf 10937 intel_shared_dpll_init(dev);
ee7b9f93 10938
9cce37f4
JB
10939 /* Just disable it once at startup */
10940 i915_disable_vga(dev);
79e53945 10941 intel_setup_outputs(dev);
11be49eb
CW
10942
10943 /* Just in case the BIOS is doing something questionable. */
10944 intel_disable_fbc(dev);
2c7111db
CW
10945}
10946
24929352
DV
10947static void
10948intel_connector_break_all_links(struct intel_connector *connector)
10949{
10950 connector->base.dpms = DRM_MODE_DPMS_OFF;
10951 connector->base.encoder = NULL;
10952 connector->encoder->connectors_active = false;
10953 connector->encoder->base.crtc = NULL;
10954}
10955
7fad798e
DV
10956static void intel_enable_pipe_a(struct drm_device *dev)
10957{
10958 struct intel_connector *connector;
10959 struct drm_connector *crt = NULL;
10960 struct intel_load_detect_pipe load_detect_temp;
10961
10962 /* We can't just switch on the pipe A, we need to set things up with a
10963 * proper mode and output configuration. As a gross hack, enable pipe A
10964 * by enabling the load detect pipe once. */
10965 list_for_each_entry(connector,
10966 &dev->mode_config.connector_list,
10967 base.head) {
10968 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10969 crt = &connector->base;
10970 break;
10971 }
10972 }
10973
10974 if (!crt)
10975 return;
10976
10977 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10978 intel_release_load_detect_pipe(crt, &load_detect_temp);
10979
652c393a 10980
7fad798e
DV
10981}
10982
fa555837
DV
10983static bool
10984intel_check_plane_mapping(struct intel_crtc *crtc)
10985{
7eb552ae
BW
10986 struct drm_device *dev = crtc->base.dev;
10987 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
10988 u32 reg, val;
10989
7eb552ae 10990 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
10991 return true;
10992
10993 reg = DSPCNTR(!crtc->plane);
10994 val = I915_READ(reg);
10995
10996 if ((val & DISPLAY_PLANE_ENABLE) &&
10997 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10998 return false;
10999
11000 return true;
11001}
11002
24929352
DV
11003static void intel_sanitize_crtc(struct intel_crtc *crtc)
11004{
11005 struct drm_device *dev = crtc->base.dev;
11006 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11007 u32 reg;
24929352 11008
24929352 11009 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11010 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11011 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11012
11013 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11014 * disable the crtc (and hence change the state) if it is wrong. Note
11015 * that gen4+ has a fixed plane -> pipe mapping. */
11016 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11017 struct intel_connector *connector;
11018 bool plane;
11019
24929352
DV
11020 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11021 crtc->base.base.id);
11022
11023 /* Pipe has the wrong plane attached and the plane is active.
11024 * Temporarily change the plane mapping and disable everything
11025 * ... */
11026 plane = crtc->plane;
11027 crtc->plane = !plane;
11028 dev_priv->display.crtc_disable(&crtc->base);
11029 crtc->plane = plane;
11030
11031 /* ... and break all links. */
11032 list_for_each_entry(connector, &dev->mode_config.connector_list,
11033 base.head) {
11034 if (connector->encoder->base.crtc != &crtc->base)
11035 continue;
11036
11037 intel_connector_break_all_links(connector);
11038 }
11039
11040 WARN_ON(crtc->active);
11041 crtc->base.enabled = false;
11042 }
24929352 11043
7fad798e
DV
11044 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11045 crtc->pipe == PIPE_A && !crtc->active) {
11046 /* BIOS forgot to enable pipe A, this mostly happens after
11047 * resume. Force-enable the pipe to fix this, the update_dpms
11048 * call below we restore the pipe to the right state, but leave
11049 * the required bits on. */
11050 intel_enable_pipe_a(dev);
11051 }
11052
24929352
DV
11053 /* Adjust the state of the output pipe according to whether we
11054 * have active connectors/encoders. */
11055 intel_crtc_update_dpms(&crtc->base);
11056
11057 if (crtc->active != crtc->base.enabled) {
11058 struct intel_encoder *encoder;
11059
11060 /* This can happen either due to bugs in the get_hw_state
11061 * functions or because the pipe is force-enabled due to the
11062 * pipe A quirk. */
11063 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11064 crtc->base.base.id,
11065 crtc->base.enabled ? "enabled" : "disabled",
11066 crtc->active ? "enabled" : "disabled");
11067
11068 crtc->base.enabled = crtc->active;
11069
11070 /* Because we only establish the connector -> encoder ->
11071 * crtc links if something is active, this means the
11072 * crtc is now deactivated. Break the links. connector
11073 * -> encoder links are only establish when things are
11074 * actually up, hence no need to break them. */
11075 WARN_ON(crtc->active);
11076
11077 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11078 WARN_ON(encoder->connectors_active);
11079 encoder->base.crtc = NULL;
11080 }
11081 }
11082}
11083
11084static void intel_sanitize_encoder(struct intel_encoder *encoder)
11085{
11086 struct intel_connector *connector;
11087 struct drm_device *dev = encoder->base.dev;
11088
11089 /* We need to check both for a crtc link (meaning that the
11090 * encoder is active and trying to read from a pipe) and the
11091 * pipe itself being active. */
11092 bool has_active_crtc = encoder->base.crtc &&
11093 to_intel_crtc(encoder->base.crtc)->active;
11094
11095 if (encoder->connectors_active && !has_active_crtc) {
11096 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11097 encoder->base.base.id,
11098 drm_get_encoder_name(&encoder->base));
11099
11100 /* Connector is active, but has no active pipe. This is
11101 * fallout from our resume register restoring. Disable
11102 * the encoder manually again. */
11103 if (encoder->base.crtc) {
11104 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11105 encoder->base.base.id,
11106 drm_get_encoder_name(&encoder->base));
11107 encoder->disable(encoder);
11108 }
11109
11110 /* Inconsistent output/port/pipe state happens presumably due to
11111 * a bug in one of the get_hw_state functions. Or someplace else
11112 * in our code, like the register restore mess on resume. Clamp
11113 * things to off as a safer default. */
11114 list_for_each_entry(connector,
11115 &dev->mode_config.connector_list,
11116 base.head) {
11117 if (connector->encoder != encoder)
11118 continue;
11119
11120 intel_connector_break_all_links(connector);
11121 }
11122 }
11123 /* Enabled encoders without active connectors will be fixed in
11124 * the crtc fixup. */
11125}
11126
44cec740 11127void i915_redisable_vga(struct drm_device *dev)
0fde901f
KM
11128{
11129 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11130 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11131
8dc8a27c
PZ
11132 /* This function can be called both from intel_modeset_setup_hw_state or
11133 * at a very early point in our resume sequence, where the power well
11134 * structures are not yet restored. Since this function is at a very
11135 * paranoid "someone might have enabled VGA while we were not looking"
11136 * level, just check if the power well is enabled instead of trying to
11137 * follow the "don't touch the power well if we don't need it" policy
11138 * the rest of the driver uses. */
f9e711e9 11139 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
6aedd1f5 11140 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
8dc8a27c
PZ
11141 return;
11142
e1553faa 11143 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
0fde901f 11144 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
209d5211 11145 i915_disable_vga(dev);
0fde901f
KM
11146 }
11147}
11148
30e984df 11149static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11150{
11151 struct drm_i915_private *dev_priv = dev->dev_private;
11152 enum pipe pipe;
24929352
DV
11153 struct intel_crtc *crtc;
11154 struct intel_encoder *encoder;
11155 struct intel_connector *connector;
5358901f 11156 int i;
24929352 11157
0e8ffe1b
DV
11158 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11159 base.head) {
88adfff1 11160 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11161
0e8ffe1b
DV
11162 crtc->active = dev_priv->display.get_pipe_config(crtc,
11163 &crtc->config);
24929352
DV
11164
11165 crtc->base.enabled = crtc->active;
4c445e0e 11166 crtc->primary_enabled = crtc->active;
24929352
DV
11167
11168 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11169 crtc->base.base.id,
11170 crtc->active ? "enabled" : "disabled");
11171 }
11172
5358901f 11173 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11174 if (HAS_DDI(dev))
6441ab5f
PZ
11175 intel_ddi_setup_hw_pll_state(dev);
11176
5358901f
DV
11177 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11178 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11179
11180 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11181 pll->active = 0;
11182 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11183 base.head) {
11184 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11185 pll->active++;
11186 }
11187 pll->refcount = pll->active;
11188
35c95375
DV
11189 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11190 pll->name, pll->refcount, pll->on);
5358901f
DV
11191 }
11192
24929352
DV
11193 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11194 base.head) {
11195 pipe = 0;
11196
11197 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11198 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11199 encoder->base.crtc = &crtc->base;
1d37b689 11200 encoder->get_config(encoder, &crtc->config);
24929352
DV
11201 } else {
11202 encoder->base.crtc = NULL;
11203 }
11204
11205 encoder->connectors_active = false;
6f2bcceb 11206 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11207 encoder->base.base.id,
11208 drm_get_encoder_name(&encoder->base),
11209 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11210 pipe_name(pipe));
24929352
DV
11211 }
11212
11213 list_for_each_entry(connector, &dev->mode_config.connector_list,
11214 base.head) {
11215 if (connector->get_hw_state(connector)) {
11216 connector->base.dpms = DRM_MODE_DPMS_ON;
11217 connector->encoder->connectors_active = true;
11218 connector->base.encoder = &connector->encoder->base;
11219 } else {
11220 connector->base.dpms = DRM_MODE_DPMS_OFF;
11221 connector->base.encoder = NULL;
11222 }
11223 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11224 connector->base.base.id,
11225 drm_get_connector_name(&connector->base),
11226 connector->base.encoder ? "enabled" : "disabled");
11227 }
30e984df
DV
11228}
11229
11230/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11231 * and i915 state tracking structures. */
11232void intel_modeset_setup_hw_state(struct drm_device *dev,
11233 bool force_restore)
11234{
11235 struct drm_i915_private *dev_priv = dev->dev_private;
11236 enum pipe pipe;
30e984df
DV
11237 struct intel_crtc *crtc;
11238 struct intel_encoder *encoder;
35c95375 11239 int i;
30e984df
DV
11240
11241 intel_modeset_readout_hw_state(dev);
24929352 11242
babea61d
JB
11243 /*
11244 * Now that we have the config, copy it to each CRTC struct
11245 * Note that this could go away if we move to using crtc_config
11246 * checking everywhere.
11247 */
11248 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11249 base.head) {
11250 if (crtc->active && i915_fastboot) {
11251 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11252
11253 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11254 crtc->base.base.id);
11255 drm_mode_debug_printmodeline(&crtc->base.mode);
11256 }
11257 }
11258
24929352
DV
11259 /* HW state is read out, now we need to sanitize this mess. */
11260 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11261 base.head) {
11262 intel_sanitize_encoder(encoder);
11263 }
11264
11265 for_each_pipe(pipe) {
11266 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11267 intel_sanitize_crtc(crtc);
c0b03411 11268 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11269 }
9a935856 11270
35c95375
DV
11271 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11272 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11273
11274 if (!pll->on || pll->active)
11275 continue;
11276
11277 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11278
11279 pll->disable(dev_priv, pll);
11280 pll->on = false;
11281 }
11282
96f90c54 11283 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11284 ilk_wm_get_hw_state(dev);
11285
45e2b5f6 11286 if (force_restore) {
7d0bc1ea
VS
11287 i915_redisable_vga(dev);
11288
f30da187
DV
11289 /*
11290 * We need to use raw interfaces for restoring state to avoid
11291 * checking (bogus) intermediate states.
11292 */
45e2b5f6 11293 for_each_pipe(pipe) {
b5644d05
JB
11294 struct drm_crtc *crtc =
11295 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11296
11297 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11298 crtc->fb);
45e2b5f6
DV
11299 }
11300 } else {
11301 intel_modeset_update_staged_output_state(dev);
11302 }
8af6cf88
DV
11303
11304 intel_modeset_check_state(dev);
2e938892
DV
11305
11306 drm_mode_config_reset(dev);
2c7111db
CW
11307}
11308
11309void intel_modeset_gem_init(struct drm_device *dev)
11310{
1833b134 11311 intel_modeset_init_hw(dev);
02e792fb
DV
11312
11313 intel_setup_overlay(dev);
24929352 11314
45e2b5f6 11315 intel_modeset_setup_hw_state(dev, false);
79e53945
JB
11316}
11317
11318void intel_modeset_cleanup(struct drm_device *dev)
11319{
652c393a
JB
11320 struct drm_i915_private *dev_priv = dev->dev_private;
11321 struct drm_crtc *crtc;
d9255d57 11322 struct drm_connector *connector;
652c393a 11323
fd0c0642
DV
11324 /*
11325 * Interrupts and polling as the first thing to avoid creating havoc.
11326 * Too much stuff here (turning of rps, connectors, ...) would
11327 * experience fancy races otherwise.
11328 */
11329 drm_irq_uninstall(dev);
11330 cancel_work_sync(&dev_priv->hotplug_work);
11331 /*
11332 * Due to the hpd irq storm handling the hotplug work can re-arm the
11333 * poll handlers. Hence disable polling after hpd handling is shut down.
11334 */
f87ea761 11335 drm_kms_helper_poll_fini(dev);
fd0c0642 11336
652c393a
JB
11337 mutex_lock(&dev->struct_mutex);
11338
723bfd70
JB
11339 intel_unregister_dsm_handler();
11340
652c393a
JB
11341 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11342 /* Skip inactive CRTCs */
11343 if (!crtc->fb)
11344 continue;
11345
3dec0095 11346 intel_increase_pllclock(crtc);
652c393a
JB
11347 }
11348
973d04f9 11349 intel_disable_fbc(dev);
e70236a8 11350
8090c6b9 11351 intel_disable_gt_powersave(dev);
0cdab21f 11352
930ebb46
DV
11353 ironlake_teardown_rc6(dev);
11354
69341a5e
KH
11355 mutex_unlock(&dev->struct_mutex);
11356
1630fe75
CW
11357 /* flush any delayed tasks or pending work */
11358 flush_scheduled_work();
11359
db31af1d
JN
11360 /* destroy the backlight and sysfs files before encoders/connectors */
11361 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11362 intel_panel_destroy_backlight(connector);
d9255d57 11363 drm_sysfs_connector_remove(connector);
db31af1d 11364 }
d9255d57 11365
79e53945 11366 drm_mode_config_cleanup(dev);
4d7bb011
DV
11367
11368 intel_cleanup_overlay(dev);
79e53945
JB
11369}
11370
f1c79df3
ZW
11371/*
11372 * Return which encoder is currently attached for connector.
11373 */
df0e9248 11374struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11375{
df0e9248
CW
11376 return &intel_attached_encoder(connector)->base;
11377}
f1c79df3 11378
df0e9248
CW
11379void intel_connector_attach_encoder(struct intel_connector *connector,
11380 struct intel_encoder *encoder)
11381{
11382 connector->encoder = encoder;
11383 drm_mode_connector_attach_encoder(&connector->base,
11384 &encoder->base);
79e53945 11385}
28d52043
DA
11386
11387/*
11388 * set vga decode state - true == enable VGA decode
11389 */
11390int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11391{
11392 struct drm_i915_private *dev_priv = dev->dev_private;
11393 u16 gmch_ctrl;
11394
11395 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
11396 if (state)
11397 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11398 else
11399 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
11400 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
11401 return 0;
11402}
c4a1d9e4 11403
c4a1d9e4 11404struct intel_display_error_state {
ff57f1b0
PZ
11405
11406 u32 power_well_driver;
11407
63b66e5b
CW
11408 int num_transcoders;
11409
c4a1d9e4
CW
11410 struct intel_cursor_error_state {
11411 u32 control;
11412 u32 position;
11413 u32 base;
11414 u32 size;
52331309 11415 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11416
11417 struct intel_pipe_error_state {
ddf9c536 11418 bool power_domain_on;
c4a1d9e4 11419 u32 source;
52331309 11420 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11421
11422 struct intel_plane_error_state {
11423 u32 control;
11424 u32 stride;
11425 u32 size;
11426 u32 pos;
11427 u32 addr;
11428 u32 surface;
11429 u32 tile_offset;
52331309 11430 } plane[I915_MAX_PIPES];
63b66e5b
CW
11431
11432 struct intel_transcoder_error_state {
ddf9c536 11433 bool power_domain_on;
63b66e5b
CW
11434 enum transcoder cpu_transcoder;
11435
11436 u32 conf;
11437
11438 u32 htotal;
11439 u32 hblank;
11440 u32 hsync;
11441 u32 vtotal;
11442 u32 vblank;
11443 u32 vsync;
11444 } transcoder[4];
c4a1d9e4
CW
11445};
11446
11447struct intel_display_error_state *
11448intel_display_capture_error_state(struct drm_device *dev)
11449{
0206e353 11450 drm_i915_private_t *dev_priv = dev->dev_private;
c4a1d9e4 11451 struct intel_display_error_state *error;
63b66e5b
CW
11452 int transcoders[] = {
11453 TRANSCODER_A,
11454 TRANSCODER_B,
11455 TRANSCODER_C,
11456 TRANSCODER_EDP,
11457 };
c4a1d9e4
CW
11458 int i;
11459
63b66e5b
CW
11460 if (INTEL_INFO(dev)->num_pipes == 0)
11461 return NULL;
11462
9d1cb914 11463 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11464 if (error == NULL)
11465 return NULL;
11466
190be112 11467 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11468 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11469
52331309 11470 for_each_pipe(i) {
ddf9c536
ID
11471 error->pipe[i].power_domain_on =
11472 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11473 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11474 continue;
11475
a18c4c3d
PZ
11476 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11477 error->cursor[i].control = I915_READ(CURCNTR(i));
11478 error->cursor[i].position = I915_READ(CURPOS(i));
11479 error->cursor[i].base = I915_READ(CURBASE(i));
11480 } else {
11481 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11482 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11483 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11484 }
c4a1d9e4
CW
11485
11486 error->plane[i].control = I915_READ(DSPCNTR(i));
11487 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11488 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11489 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11490 error->plane[i].pos = I915_READ(DSPPOS(i));
11491 }
ca291363
PZ
11492 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11493 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11494 if (INTEL_INFO(dev)->gen >= 4) {
11495 error->plane[i].surface = I915_READ(DSPSURF(i));
11496 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11497 }
11498
c4a1d9e4 11499 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
11500 }
11501
11502 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11503 if (HAS_DDI(dev_priv->dev))
11504 error->num_transcoders++; /* Account for eDP. */
11505
11506 for (i = 0; i < error->num_transcoders; i++) {
11507 enum transcoder cpu_transcoder = transcoders[i];
11508
ddf9c536 11509 error->transcoder[i].power_domain_on =
38cc1daf
PZ
11510 intel_display_power_enabled_sw(dev,
11511 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 11512 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
11513 continue;
11514
63b66e5b
CW
11515 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11516
11517 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11518 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11519 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11520 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11521 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11522 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11523 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
11524 }
11525
11526 return error;
11527}
11528
edc3d884
MK
11529#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11530
c4a1d9e4 11531void
edc3d884 11532intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
11533 struct drm_device *dev,
11534 struct intel_display_error_state *error)
11535{
11536 int i;
11537
63b66e5b
CW
11538 if (!error)
11539 return;
11540
edc3d884 11541 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 11542 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 11543 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 11544 error->power_well_driver);
52331309 11545 for_each_pipe(i) {
edc3d884 11546 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
11547 err_printf(m, " Power: %s\n",
11548 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 11549 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
11550
11551 err_printf(m, "Plane [%d]:\n", i);
11552 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11553 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 11554 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
11555 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11556 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 11557 }
4b71a570 11558 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 11559 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 11560 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
11561 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11562 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
11563 }
11564
edc3d884
MK
11565 err_printf(m, "Cursor [%d]:\n", i);
11566 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11567 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11568 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 11569 }
63b66e5b
CW
11570
11571 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 11572 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 11573 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
11574 err_printf(m, " Power: %s\n",
11575 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
11576 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11577 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11578 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11579 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11580 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11581 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11582 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11583 }
c4a1d9e4 11584}