]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Don't store current shared DPLL in the new pipe_config
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
465c120c
MR
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
c0f372b3 44#include <linux/dma_remapping.h>
79e53945 45
465c120c
MR
46/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
3d7d6510
MR
71/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
6b383a7f 76static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 77
f1f644dc
JB
78static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
18442d08
VS
80static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
f1f644dc 82
e7457a9a
DL
83static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
85static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
5b18e57c
DV
89static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 91static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
92 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
29407aab 94static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
95static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f
VS
97static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
e7457a9a 101
0e32b39c
DA
102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
79e53945 110typedef struct {
0206e353 111 int min, max;
79e53945
JB
112} intel_range_t;
113
114typedef struct {
0206e353
AJ
115 int dot_limit;
116 int p2_slow, p2_fast;
79e53945
JB
117} intel_p2_t;
118
d4906093
ML
119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
0206e353
AJ
121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
d4906093 123};
79e53945 124
d2acd215
DV
125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
021357ac
CW
135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
8b99e68c
CW
138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
021357ac
CW
143}
144
5d536e28 145static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 146 .dot = { .min = 25000, .max = 350000 },
9c333719 147 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 148 .n = { .min = 2, .max = 16 },
0206e353
AJ
149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
156};
157
5d536e28
DV
158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
9c333719 160 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 161 .n = { .min = 2, .max = 16 },
5d536e28
DV
162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
e4b36699 171static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 172 .dot = { .min = 25000, .max = 350000 },
9c333719 173 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 174 .n = { .min = 2, .max = 16 },
0206e353
AJ
175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
e4b36699 182};
273e27ca 183
e4b36699 184static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
208};
209
273e27ca 210
e4b36699 211static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
044c7c41 223 },
e4b36699
KP
224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
044c7c41 250 },
e4b36699
KP
251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
044c7c41 264 },
e4b36699
KP
265};
266
f2b115e6 267static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 270 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
273e27ca 273 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
280};
281
f2b115e6 282static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
293};
294
273e27ca
EA
295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
b91ad0ec 300static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
311};
312
b91ad0ec 313static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
337};
338
273e27ca 339/* LVDS 100mhz refclk limits. */
b91ad0ec 340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
0206e353 348 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
0206e353 361 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
364};
365
dc730512 366static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 374 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 375 .n = { .min = 1, .max = 7 },
a0c4da24
JB
376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
b99ab663 378 .p1 = { .min = 2, .max = 3 },
5fdc9c49 379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
380};
381
ef9348c8
CML
382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
6b4bf1c4
VS
398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
fb03ac01
VS
404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
406}
407
e0638cdf
PZ
408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
7c10a2b5 411bool intel_pipe_has_type(struct intel_crtc *crtc, int type)
e0638cdf 412{
409ee761 413 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
414 struct intel_encoder *encoder;
415
409ee761 416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
d0737e1d
ACO
423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
409ee761 441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
1b894b59 442 int refclk)
2c07245f 443{
409ee761 444 struct drm_device *dev = crtc->base.dev;
2c07245f 445 const intel_limit_t *limit;
b91ad0ec 446
d0737e1d 447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 448 if (intel_is_dual_link_lvds(dev)) {
1b894b59 449 if (refclk == 100000)
b91ad0ec
ZW
450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
1b894b59 454 if (refclk == 100000)
b91ad0ec
ZW
455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
c6bb3538 459 } else
b91ad0ec 460 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
461
462 return limit;
463}
464
409ee761 465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
044c7c41 466{
409ee761 467 struct drm_device *dev = crtc->base.dev;
044c7c41
ML
468 const intel_limit_t *limit;
469
d0737e1d 470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 471 if (intel_is_dual_link_lvds(dev))
e4b36699 472 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 473 else
e4b36699 474 limit = &intel_limits_g4x_single_channel_lvds;
d0737e1d
ACO
475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 477 limit = &intel_limits_g4x_hdmi;
d0737e1d 478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 479 limit = &intel_limits_g4x_sdvo;
044c7c41 480 } else /* The option is for other outputs */
e4b36699 481 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
482
483 return limit;
484}
485
409ee761 486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
79e53945 487{
409ee761 488 struct drm_device *dev = crtc->base.dev;
79e53945
JB
489 const intel_limit_t *limit;
490
bad720ff 491 if (HAS_PCH_SPLIT(dev))
1b894b59 492 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 493 else if (IS_G4X(dev)) {
044c7c41 494 limit = intel_g4x_limit(crtc);
f2b115e6 495 } else if (IS_PINEVIEW(dev)) {
d0737e1d 496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 497 limit = &intel_limits_pineview_lvds;
2177832f 498 else
f2b115e6 499 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
a0c4da24 502 } else if (IS_VALLEYVIEW(dev)) {
dc730512 503 limit = &intel_limits_vlv;
a6c45cf0 504 } else if (!IS_GEN2(dev)) {
d0737e1d 505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
79e53945 509 } else {
d0737e1d 510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 511 limit = &intel_limits_i8xx_lvds;
d0737e1d 512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 513 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
514 else
515 limit = &intel_limits_i8xx_dac;
79e53945
JB
516 }
517 return limit;
518}
519
f2b115e6
AJ
520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 522{
2177832f
SL
523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
fb03ac01
VS
527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
529}
530
7429e9d4
DV
531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
ac58c3f0 536static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 537{
7429e9d4 538 clock->m = i9xx_dpll_compute_m(clock);
79e53945 539 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
fb03ac01
VS
542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
544}
545
ef9348c8
CML
546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
7c04d1d9 557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
1b894b59
CW
563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
79e53945 566{
f01b7962
VS
567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
79e53945 569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 570 INTELPllInvalid("p1 out of range\n");
79e53945 571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 572 INTELPllInvalid("m2 out of range\n");
79e53945 573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 574 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
79e53945 587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 588 INTELPllInvalid("vco out of range\n");
79e53945
JB
589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 593 INTELPllInvalid("dot out of range\n");
79e53945
JB
594
595 return true;
596}
597
d4906093 598static bool
a919ff14 599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
cec2f356
SP
600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
79e53945 602{
a919ff14 603 struct drm_device *dev = crtc->base.dev;
79e53945 604 intel_clock_t clock;
79e53945
JB
605 int err = target;
606
d0737e1d 607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 608 /*
a210b028
DV
609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
79e53945 612 */
1974cad0 613 if (intel_is_dual_link_lvds(dev))
79e53945
JB
614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
0206e353 624 memset(best_clock, 0, sizeof(*best_clock));
79e53945 625
42158660
ZY
626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 630 if (clock.m2 >= clock.m1)
42158660
ZY
631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
636 int this_err;
637
ac58c3f0
DV
638 i9xx_clock(refclk, &clock);
639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
641 continue;
642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
659static bool
a919ff14 660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
79e53945 663{
a919ff14 664 struct drm_device *dev = crtc->base.dev;
79e53945 665 intel_clock_t clock;
79e53945
JB
666 int err = target;
667
d0737e1d 668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 669 /*
a210b028
DV
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
79e53945 673 */
1974cad0 674 if (intel_is_dual_link_lvds(dev))
79e53945
JB
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
42158660
ZY
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
695 int this_err;
696
ac58c3f0 697 pineview_clock(refclk, &clock);
1b894b59
CW
698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
79e53945 700 continue;
cec2f356
SP
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
79e53945
JB
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
d4906093 718static bool
a919ff14 719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
d4906093 722{
a919ff14 723 struct drm_device *dev = crtc->base.dev;
d4906093
ML
724 intel_clock_t clock;
725 int max_n;
726 bool found;
6ba770dc
AJ
727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
729 found = false;
730
d0737e1d 731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 732 if (intel_is_dual_link_lvds(dev))
d4906093
ML
733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
f77f13e2 745 /* based on hardware requirement, prefer smaller n to precision */
d4906093 746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 747 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
ac58c3f0 756 i9xx_clock(refclk, &clock);
1b894b59
CW
757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
d4906093 759 continue;
1b894b59
CW
760
761 this_err = abs(clock.dot - target);
d4906093
ML
762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
2c07245f
ZW
772 return found;
773}
774
a0c4da24 775static bool
a919ff14 776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
a0c4da24 779{
a919ff14 780 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 781 intel_clock_t clock;
69e4f900 782 unsigned int bestppm = 1000000;
27e639bf
VS
783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 785 bool found = false;
a0c4da24 786
6b4bf1c4
VS
787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
790
791 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 796 clock.p = clock.p1 * clock.p2;
a0c4da24 797 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
799 unsigned int ppm, diff;
800
6b4bf1c4
VS
801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
803
804 vlv_clock(refclk, &clock);
43b0ac53 805
f01b7962
VS
806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
43b0ac53
VS
808 continue;
809
6b4bf1c4
VS
810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 814 bestppm = 0;
6b4bf1c4 815 *best_clock = clock;
49e497ef 816 found = true;
43b0ac53 817 }
6b4bf1c4 818
c686122c 819 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 820 bestppm = ppm;
6b4bf1c4 821 *best_clock = clock;
49e497ef 822 found = true;
a0c4da24
JB
823 }
824 }
825 }
826 }
827 }
a0c4da24 828
49e497ef 829 return found;
a0c4da24 830}
a4fc5ed6 831
ef9348c8 832static bool
a919ff14 833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ef9348c8
CML
834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
a919ff14 837 struct drm_device *dev = crtc->base.dev;
ef9348c8
CML
838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
20ddf665
VS
884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
241bfc38 891 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
892 * as Haswell has gained clock readout/fastboot support.
893 *
66e514c1 894 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
895 * properly reconstruct framebuffers.
896 */
f4510a27 897 return intel_crtc->active && crtc->primary->fb &&
241bfc38 898 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
899}
900
a5c961d1
PZ
901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
3b117c8f 907 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
908}
909
fbf49ea2
VS
910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
ab7ad7f6
KP
929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 931 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
ab7ad7f6
KP
937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
58e10eb9 943 *
9d0498a2 944 */
575f7ab7 945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 946{
575f7ab7 947 struct drm_device *dev = crtc->base.dev;
9d0498a2 948 struct drm_i915_private *dev_priv = dev->dev_private;
575f7ab7
VS
949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
951
952 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 953 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
954
955 /* Wait for the Pipe State to go off */
58e10eb9
CW
956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
284637d9 958 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 959 } else {
ab7ad7f6 960 /* Wait for the display line to settle */
fbf49ea2 961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 962 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 963 }
79e53945
JB
964}
965
b0ea7d37
DL
966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
c36346e3 978 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 979 switch (port->port) {
c36346e3
DL
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
eba905b2 993 switch (port->port) {
c36346e3
DL
994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
b0ea7d37
DL
1006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
b24e7179
JB
1011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
55607e8a
DV
1017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
b24e7179
JB
1019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
b24e7179 1031
23538ef1
JN
1032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
55607e8a 1050struct intel_shared_dpll *
e2b78267
DV
1051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1052{
1053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
a43f6e0f 1055 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1056 return NULL;
1057
a43f6e0f 1058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1059}
1060
040484af 1061/* For ILK+ */
55607e8a
DV
1062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
040484af 1065{
040484af 1066 bool cur_state;
5358901f 1067 struct intel_dpll_hw_state hw_state;
040484af 1068
92b27b08 1069 if (WARN (!pll,
46edb027 1070 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1071 return;
ee7b9f93 1072
5358901f 1073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1074 WARN(cur_state != state,
5358901f
DV
1075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
040484af 1077}
040484af
JB
1078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
ad80a810
PZ
1085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
040484af 1087
affa9354
PZ
1088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
ad80a810 1090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1091 val = I915_READ(reg);
ad80a810 1092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
040484af
JB
1098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
d63fa0dc
PZ
1112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
3d13ef2e 1129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1130 return;
1131
bf507ef7 1132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1133 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1134 return;
1135
040484af
JB
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
55607e8a
DV
1141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
040484af
JB
1143{
1144 int reg;
1145 u32 val;
55607e8a 1146 bool cur_state;
040484af
JB
1147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
55607e8a
DV
1150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
040484af
JB
1154}
1155
b680c37a
DV
1156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
ea0760cf 1158{
bedd4dba
JN
1159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
ea0760cf
JB
1161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
0de3b485 1163 bool locked = true;
ea0760cf 1164
bedd4dba
JN
1165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
ea0760cf 1171 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
ea0760cf
JB
1182 } else {
1183 pp_reg = PP_CONTROL;
bedd4dba
JN
1184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
ea0760cf
JB
1186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1191 locked = false;
1192
ea0760cf
JB
1193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1195 pipe_name(pipe));
ea0760cf
JB
1196}
1197
93ce0ba6
JN
1198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
d9d82081 1204 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1206 else
5efb3e28 1207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
b840d907
JB
1216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
b24e7179
JB
1218{
1219 int reg;
1220 u32 val;
63d7bbe9 1221 bool cur_state;
702e7a56
PZ
1222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
b24e7179 1224
b6b5d049
VS
1225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1228 state = true;
1229
f458ebbc 1230 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
63d7bbe9
JB
1239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1241 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1242}
1243
931872fc
CW
1244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
b24e7179
JB
1246{
1247 int reg;
1248 u32 val;
931872fc 1249 bool cur_state;
b24e7179
JB
1250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
931872fc
CW
1253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1257}
1258
931872fc
CW
1259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
b24e7179
JB
1262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
653e1026 1265 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
653e1026
VS
1270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
83f26f16 1274 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
19ec1358 1277 return;
28c05794 1278 }
19ec1358 1279
b24e7179 1280 /* Need to check both planes against the pipe */
055e393f 1281 for_each_pipe(dev_priv, i) {
b24e7179
JB
1282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
b24e7179
JB
1289 }
1290}
1291
19332d7a
JB
1292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
20674eef 1295 struct drm_device *dev = dev_priv->dev;
1fe47785 1296 int reg, sprite;
19332d7a
JB
1297 u32 val;
1298
7feb8b88
DL
1299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
20674eef 1309 val = I915_READ(reg);
83f26f16 1310 WARN(val & SP_ENABLE,
20674eef 1311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1312 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
19332d7a 1316 val = I915_READ(reg);
83f26f16 1317 WARN(val & SPRITE_ENABLE,
06da8da2 1318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
19332d7a 1322 val = I915_READ(reg);
83f26f16 1323 WARN(val & DVS_ENABLE,
06da8da2 1324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1325 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1326 }
1327}
1328
08c71e5e
VS
1329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
89eff4be 1335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1336{
1337 u32 val;
1338 bool enabled;
1339
89eff4be 1340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1341
92f2584a
JB
1342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
ab9412ba
DV
1348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
92f2584a
JB
1350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
ab9412ba 1355 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
92f2584a
JB
1361}
1362
4e634389
KP
1363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
44f37d1f
CML
1374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
f0575e92
KP
1377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
1519b995
KP
1384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
dc0fa718 1387 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1392 return false;
44f37d1f
CML
1393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
1519b995 1396 } else {
dc0fa718 1397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
291906f1 1434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1435 enum pipe pipe, int reg, u32 port_sel)
291906f1 1436{
47a05eca 1437 u32 val = I915_READ(reg);
4e634389 1438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1440 reg, pipe_name(pipe));
de9a35ab 1441
75c5da27
DV
1442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
de9a35ab 1444 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
47a05eca 1450 u32 val = I915_READ(reg);
b70ad586 1451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1453 reg, pipe_name(pipe));
de9a35ab 1454
dc0fa718 1455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1456 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1457 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
291906f1 1465
f0575e92
KP
1466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
b70ad586 1472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1473 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1474 pipe_name(pipe));
291906f1
JB
1475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
b70ad586 1478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1480 pipe_name(pipe));
291906f1 1481
e2debe91
PZ
1482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1485}
1486
40e9cf64
JB
1487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
a09caddd
CML
1494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
5382f5f3
JB
1505}
1506
d288f65f
VS
1507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
87442f73 1509{
426115cf
DV
1510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
d288f65f 1513 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1514
426115cf 1515 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1516
1517 /* No really, not for ILK+ */
1518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1521 if (IS_MOBILE(dev_priv->dev))
426115cf 1522 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1523
426115cf
DV
1524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
d288f65f 1531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1532 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1533
1534 /* We do this three times for luck */
426115cf 1535 I915_WRITE(reg, dpll);
87442f73
DV
1536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
426115cf 1538 I915_WRITE(reg, dpll);
87442f73
DV
1539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
426115cf 1541 I915_WRITE(reg, dpll);
87442f73
DV
1542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
d288f65f
VS
1546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
9d556c99
CML
1548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
d288f65f 1572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1573
1574 /* Check PLL is locked */
a11b0703 1575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
a11b0703 1578 /* not sure when this should be written */
d288f65f 1579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703
VS
1580 POSTING_READ(DPLL_MD(pipe));
1581
9d556c99
CML
1582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
1c4e0274
VS
1585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
409ee761 1592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1593
1594 return count;
1595}
1596
66e3d5c0 1597static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1598{
66e3d5c0
DV
1599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1603
66e3d5c0 1604 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1605
63d7bbe9 1606 /* No really, not for ILK+ */
3d13ef2e 1607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1608
1609 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1612
1c4e0274
VS
1613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
66e3d5c0
DV
1625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
63d7bbe9
JB
1641
1642 /* We do this three times for luck */
66e3d5c0 1643 I915_WRITE(reg, dpll);
63d7bbe9
JB
1644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
66e3d5c0 1646 I915_WRITE(reg, dpll);
63d7bbe9
JB
1647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
66e3d5c0 1649 I915_WRITE(reg, dpll);
63d7bbe9
JB
1650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
50b44a44 1655 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
1c4e0274 1663static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1664{
1c4e0274
VS
1665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
409ee761 1671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
b6b5d049
VS
1679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
50b44a44
DV
1687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1689}
1690
f6071166
JB
1691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
e5cbfbfb
ID
1698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
f6071166 1702 if (pipe == PIPE_B)
e5cbfbfb 1703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
d752048d 1711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1712 u32 val;
1713
a11b0703
VS
1714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1716
a11b0703 1717 /* Set PLL en = 0 */
d17ec4ce 1718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
d752048d
VS
1723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
61407f6d
VS
1731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
d752048d 1742 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1743}
1744
e4607fcf
CML
1745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
89b667f8
JB
1747{
1748 u32 port_mask;
00fc31b7 1749 int dpll_reg;
89b667f8 1750
e4607fcf
CML
1751 switch (dport->port) {
1752 case PORT_B:
89b667f8 1753 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1754 dpll_reg = DPLL(0);
e4607fcf
CML
1755 break;
1756 case PORT_C:
89b667f8 1757 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1763 break;
1764 default:
1765 BUG();
1766 }
89b667f8 1767
00fc31b7 1768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1770 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1771}
1772
b14b1055
DV
1773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
be19f0ff
CW
1779 if (WARN_ON(pll == NULL))
1780 return;
1781
3e369b76 1782 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
92f2584a 1792/**
85b3894f 1793 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
85b3894f 1800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1801{
3d13ef2e
DL
1802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1805
87a875bb 1806 if (WARN_ON(pll == NULL))
48da64a8
CW
1807 return;
1808
3e369b76 1809 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1810 return;
ee7b9f93 1811
74dd6928 1812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1813 pll->name, pll->active, pll->on,
e2b78267 1814 crtc->base.base.id);
92f2584a 1815
cdbd2316
DV
1816 if (pll->active++) {
1817 WARN_ON(!pll->on);
e9d6944e 1818 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1819 return;
1820 }
f4a091c7 1821 WARN_ON(pll->on);
ee7b9f93 1822
bd2bb1b9
PZ
1823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
46edb027 1825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1826 pll->enable(dev_priv, pll);
ee7b9f93 1827 pll->on = true;
92f2584a
JB
1828}
1829
f6daaec2 1830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1831{
3d13ef2e
DL
1832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1835
92f2584a 1836 /* PCH only available on ILK+ */
3d13ef2e 1837 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1838 if (WARN_ON(pll == NULL))
ee7b9f93 1839 return;
92f2584a 1840
3e369b76 1841 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1842 return;
7a419866 1843
46edb027
DV
1844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
e2b78267 1846 crtc->base.base.id);
7a419866 1847
48da64a8 1848 if (WARN_ON(pll->active == 0)) {
e9d6944e 1849 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1850 return;
1851 }
1852
e9d6944e 1853 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1854 WARN_ON(!pll->on);
cdbd2316 1855 if (--pll->active)
7a419866 1856 return;
ee7b9f93 1857
46edb027 1858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1859 pll->disable(dev_priv, pll);
ee7b9f93 1860 pll->on = false;
bd2bb1b9
PZ
1861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1863}
1864
b8a4f404
PZ
1865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
040484af 1867{
23670b32 1868 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1871 uint32_t reg, val, pipeconf_val;
040484af
JB
1872
1873 /* PCH only available on ILK+ */
55522f37 1874 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1875
1876 /* Make sure PCH DPLL is enabled */
e72f9fbf 1877 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1878 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
23670b32
DV
1884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
59c859d6 1891 }
23670b32 1892
ab9412ba 1893 reg = PCH_TRANSCONF(pipe);
040484af 1894 val = I915_READ(reg);
5f7f726d 1895 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
dfd07d72
DV
1902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1904 }
5f7f726d
PZ
1905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1908 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
5f7f726d
PZ
1913 else
1914 val |= TRANS_PROGRESSIVE;
1915
040484af
JB
1916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1919}
1920
8fb033d7 1921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1922 enum transcoder cpu_transcoder)
040484af 1923{
8fb033d7 1924 u32 val, pipeconf_val;
8fb033d7
PZ
1925
1926 /* PCH only available on ILK+ */
55522f37 1927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 1928
8fb033d7 1929 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1932
223a6fdf
PZ
1933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
25f3ef11 1938 val = TRANS_ENABLE;
937bb610 1939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1940
9a76b1c6
PZ
1941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
a35f2679 1943 val |= TRANS_INTERLACED;
8fb033d7
PZ
1944 else
1945 val |= TRANS_PROGRESSIVE;
1946
ab9412ba
DV
1947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1949 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1950}
1951
b8a4f404
PZ
1952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
040484af 1954{
23670b32
DV
1955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
040484af
JB
1957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
291906f1
JB
1962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
ab9412ba 1965 reg = PCH_TRANSCONF(pipe);
040484af
JB
1966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
040484af
JB
1980}
1981
ab4d966c 1982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1983{
8fb033d7
PZ
1984 u32 val;
1985
ab9412ba 1986 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1987 val &= ~TRANS_ENABLE;
ab9412ba 1988 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1989 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1991 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1996 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1997}
1998
b24e7179 1999/**
309cfea8 2000 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2001 * @crtc: crtc responsible for the pipe
b24e7179 2002 *
0372264a 2003 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2005 */
e1fdc473 2006static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2007{
0372264a
PZ
2008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
1a240d4d 2013 enum pipe pch_transcoder;
b24e7179
JB
2014 int reg;
2015 u32 val;
2016
58c6eaa2 2017 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2018 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2019 assert_sprites_disabled(dev_priv, pipe);
2020
681e5811 2021 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
b24e7179
JB
2026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
409ee761 2032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
040484af 2036 else {
30421c4f 2037 if (crtc->config.has_pch_encoder) {
040484af 2038 /* if driving the PCH, we need FDI enabled */
cc391bbb 2039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
040484af
JB
2042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
b24e7179 2045
702e7a56 2046 reg = PIPECONF(cpu_transcoder);
b24e7179 2047 val = I915_READ(reg);
7ad25d48 2048 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2051 return;
7ad25d48 2052 }
00d70b15
CW
2053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2055 POSTING_READ(reg);
b24e7179
JB
2056}
2057
2058/**
309cfea8 2059 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2060 * @crtc: crtc whose pipes is to be disabled
b24e7179 2061 *
575f7ab7
VS
2062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
b24e7179
JB
2065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
575f7ab7 2068static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2069{
575f7ab7
VS
2070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
b24e7179
JB
2073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2081 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2082 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2083
702e7a56 2084 reg = PIPECONF(cpu_transcoder);
b24e7179 2085 val = I915_READ(reg);
00d70b15
CW
2086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
67adc644
VS
2089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2104}
2105
d74362c9
KP
2106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
1dba99f4
VS
2110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
d74362c9 2112{
3d13ef2e
DL
2113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
d74362c9
KP
2118}
2119
b24e7179 2120/**
262ca2b0 2121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
b24e7179 2124 *
fdd508a6 2125 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2126 */
fdd508a6
VS
2127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
b24e7179 2129{
fdd508a6
VS
2130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2136
98ec7739
VS
2137 if (intel_crtc->primary_enabled)
2138 return;
0037f71c 2139
4c445e0e 2140 intel_crtc->primary_enabled = true;
939c2fe8 2141
fdd508a6
VS
2142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
33c3b0d1
VS
2144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2152}
2153
b24e7179 2154/**
262ca2b0 2155 * intel_disable_primary_hw_plane - disable the primary hardware plane
fdd508a6
VS
2156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
b24e7179 2158 *
fdd508a6 2159 * Disable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2160 */
fdd508a6
VS
2161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
b24e7179 2163{
fdd508a6
VS
2164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2169
98ec7739
VS
2170 if (!intel_crtc->primary_enabled)
2171 return;
0037f71c 2172
4c445e0e 2173 intel_crtc->primary_enabled = false;
939c2fe8 2174
fdd508a6
VS
2175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
b24e7179
JB
2177}
2178
693db184
CW
2179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
a57ce0b2
JB
2188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
127bd2ac 2196int
48b956c5 2197intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 2198 struct drm_i915_gem_object *obj,
a4872ba6 2199 struct intel_engine_cs *pipelined)
6b95a207 2200{
ce453d81 2201 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
2202 u32 alignment;
2203 int ret;
2204
ebcdd39e
MR
2205 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2206
05394f39 2207 switch (obj->tiling_mode) {
6b95a207 2208 case I915_TILING_NONE:
1fada4cc
DL
2209 if (INTEL_INFO(dev)->gen >= 9)
2210 alignment = 256 * 1024;
2211 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2212 alignment = 128 * 1024;
a6c45cf0 2213 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2214 alignment = 4 * 1024;
2215 else
2216 alignment = 64 * 1024;
6b95a207
KH
2217 break;
2218 case I915_TILING_X:
1fada4cc
DL
2219 if (INTEL_INFO(dev)->gen >= 9)
2220 alignment = 256 * 1024;
2221 else {
2222 /* pin() will align the object as required by fence */
2223 alignment = 0;
2224 }
6b95a207
KH
2225 break;
2226 case I915_TILING_Y:
80075d49 2227 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2228 return -EINVAL;
2229 default:
2230 BUG();
2231 }
2232
693db184
CW
2233 /* Note that the w/a also requires 64 PTE of padding following the
2234 * bo. We currently fill all unused PTE with the shadow page and so
2235 * we should always have valid PTE following the scanout preventing
2236 * the VT-d warning.
2237 */
2238 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2239 alignment = 256 * 1024;
2240
d6dd6843
PZ
2241 /*
2242 * Global gtt pte registers are special registers which actually forward
2243 * writes to a chunk of system memory. Which means that there is no risk
2244 * that the register values disappear as soon as we call
2245 * intel_runtime_pm_put(), so it is correct to wrap only the
2246 * pin/unpin/fence and not more.
2247 */
2248 intel_runtime_pm_get(dev_priv);
2249
ce453d81 2250 dev_priv->mm.interruptible = false;
2da3b9b9 2251 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2252 if (ret)
ce453d81 2253 goto err_interruptible;
6b95a207
KH
2254
2255 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2256 * fence, whereas 965+ only requires a fence if using
2257 * framebuffer compression. For simplicity, we always install
2258 * a fence as the cost is not that onerous.
2259 */
06d98131 2260 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2261 if (ret)
2262 goto err_unpin;
1690e1eb 2263
9a5a53b3 2264 i915_gem_object_pin_fence(obj);
6b95a207 2265
ce453d81 2266 dev_priv->mm.interruptible = true;
d6dd6843 2267 intel_runtime_pm_put(dev_priv);
6b95a207 2268 return 0;
48b956c5
CW
2269
2270err_unpin:
cc98b413 2271 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2272err_interruptible:
2273 dev_priv->mm.interruptible = true;
d6dd6843 2274 intel_runtime_pm_put(dev_priv);
48b956c5 2275 return ret;
6b95a207
KH
2276}
2277
1690e1eb
CW
2278void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2279{
ebcdd39e
MR
2280 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2281
1690e1eb 2282 i915_gem_object_unpin_fence(obj);
cc98b413 2283 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2284}
2285
c2c75131
DV
2286/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2287 * is assumed to be a power-of-two. */
bc752862
CW
2288unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2289 unsigned int tiling_mode,
2290 unsigned int cpp,
2291 unsigned int pitch)
c2c75131 2292{
bc752862
CW
2293 if (tiling_mode != I915_TILING_NONE) {
2294 unsigned int tile_rows, tiles;
c2c75131 2295
bc752862
CW
2296 tile_rows = *y / 8;
2297 *y %= 8;
c2c75131 2298
bc752862
CW
2299 tiles = *x / (512/cpp);
2300 *x %= 512/cpp;
2301
2302 return tile_rows * pitch * 8 + tiles * 4096;
2303 } else {
2304 unsigned int offset;
2305
2306 offset = *y * pitch + *x * cpp;
2307 *y = 0;
2308 *x = (offset & 4095) / cpp;
2309 return offset & -4096;
2310 }
c2c75131
DV
2311}
2312
46f297fb
JB
2313int intel_format_to_fourcc(int format)
2314{
2315 switch (format) {
2316 case DISPPLANE_8BPP:
2317 return DRM_FORMAT_C8;
2318 case DISPPLANE_BGRX555:
2319 return DRM_FORMAT_XRGB1555;
2320 case DISPPLANE_BGRX565:
2321 return DRM_FORMAT_RGB565;
2322 default:
2323 case DISPPLANE_BGRX888:
2324 return DRM_FORMAT_XRGB8888;
2325 case DISPPLANE_RGBX888:
2326 return DRM_FORMAT_XBGR8888;
2327 case DISPPLANE_BGRX101010:
2328 return DRM_FORMAT_XRGB2101010;
2329 case DISPPLANE_RGBX101010:
2330 return DRM_FORMAT_XBGR2101010;
2331 }
2332}
2333
484b41dd 2334static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2335 struct intel_plane_config *plane_config)
2336{
2337 struct drm_device *dev = crtc->base.dev;
2338 struct drm_i915_gem_object *obj = NULL;
2339 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2340 u32 base = plane_config->base;
2341
ff2652ea
CW
2342 if (plane_config->size == 0)
2343 return false;
2344
46f297fb
JB
2345 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2346 plane_config->size);
2347 if (!obj)
484b41dd 2348 return false;
46f297fb
JB
2349
2350 if (plane_config->tiled) {
2351 obj->tiling_mode = I915_TILING_X;
66e514c1 2352 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2353 }
2354
66e514c1
DA
2355 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2356 mode_cmd.width = crtc->base.primary->fb->width;
2357 mode_cmd.height = crtc->base.primary->fb->height;
2358 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2359
2360 mutex_lock(&dev->struct_mutex);
2361
66e514c1 2362 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2363 &mode_cmd, obj)) {
46f297fb
JB
2364 DRM_DEBUG_KMS("intel fb init failed\n");
2365 goto out_unref_obj;
2366 }
2367
a071fa00 2368 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2369 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2370
2371 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2372 return true;
46f297fb
JB
2373
2374out_unref_obj:
2375 drm_gem_object_unreference(&obj->base);
2376 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2377 return false;
2378}
2379
2380static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2381 struct intel_plane_config *plane_config)
2382{
2383 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2384 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2385 struct drm_crtc *c;
2386 struct intel_crtc *i;
2ff8fde1 2387 struct drm_i915_gem_object *obj;
484b41dd 2388
66e514c1 2389 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2390 return;
2391
2392 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2393 return;
2394
66e514c1
DA
2395 kfree(intel_crtc->base.primary->fb);
2396 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2397
2398 /*
2399 * Failed to alloc the obj, check to see if we should share
2400 * an fb with another CRTC instead
2401 */
70e1e0ec 2402 for_each_crtc(dev, c) {
484b41dd
JB
2403 i = to_intel_crtc(c);
2404
2405 if (c == &intel_crtc->base)
2406 continue;
2407
2ff8fde1
MR
2408 if (!i->active)
2409 continue;
2410
2411 obj = intel_fb_obj(c->primary->fb);
2412 if (obj == NULL)
484b41dd
JB
2413 continue;
2414
2ff8fde1 2415 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
d9ceb816
JB
2416 if (obj->tiling_mode != I915_TILING_NONE)
2417 dev_priv->preserve_bios_swizzle = true;
2418
66e514c1
DA
2419 drm_framebuffer_reference(c->primary->fb);
2420 intel_crtc->base.primary->fb = c->primary->fb;
2ff8fde1 2421 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2422 break;
2423 }
2424 }
46f297fb
JB
2425}
2426
29b9bde6
DV
2427static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2428 struct drm_framebuffer *fb,
2429 int x, int y)
81255565
JB
2430{
2431 struct drm_device *dev = crtc->dev;
2432 struct drm_i915_private *dev_priv = dev->dev_private;
2433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2434 struct drm_i915_gem_object *obj;
81255565 2435 int plane = intel_crtc->plane;
e506a0c6 2436 unsigned long linear_offset;
81255565 2437 u32 dspcntr;
f45651ba 2438 u32 reg = DSPCNTR(plane);
48404c1e 2439 int pixel_size;
f45651ba 2440
fdd508a6
VS
2441 if (!intel_crtc->primary_enabled) {
2442 I915_WRITE(reg, 0);
2443 if (INTEL_INFO(dev)->gen >= 4)
2444 I915_WRITE(DSPSURF(plane), 0);
2445 else
2446 I915_WRITE(DSPADDR(plane), 0);
2447 POSTING_READ(reg);
2448 return;
2449 }
2450
c9ba6fad
VS
2451 obj = intel_fb_obj(fb);
2452 if (WARN_ON(obj == NULL))
2453 return;
2454
2455 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2456
f45651ba
VS
2457 dspcntr = DISPPLANE_GAMMA_ENABLE;
2458
fdd508a6 2459 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2460
2461 if (INTEL_INFO(dev)->gen < 4) {
2462 if (intel_crtc->pipe == PIPE_B)
2463 dspcntr |= DISPPLANE_SEL_PIPE_B;
2464
2465 /* pipesrc and dspsize control the size that is scaled from,
2466 * which should always be the user's requested size.
2467 */
2468 I915_WRITE(DSPSIZE(plane),
2469 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2470 (intel_crtc->config.pipe_src_w - 1));
2471 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2472 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2473 I915_WRITE(PRIMSIZE(plane),
2474 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2475 (intel_crtc->config.pipe_src_w - 1));
2476 I915_WRITE(PRIMPOS(plane), 0);
2477 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2478 }
81255565 2479
57779d06
VS
2480 switch (fb->pixel_format) {
2481 case DRM_FORMAT_C8:
81255565
JB
2482 dspcntr |= DISPPLANE_8BPP;
2483 break;
57779d06
VS
2484 case DRM_FORMAT_XRGB1555:
2485 case DRM_FORMAT_ARGB1555:
2486 dspcntr |= DISPPLANE_BGRX555;
81255565 2487 break;
57779d06
VS
2488 case DRM_FORMAT_RGB565:
2489 dspcntr |= DISPPLANE_BGRX565;
2490 break;
2491 case DRM_FORMAT_XRGB8888:
2492 case DRM_FORMAT_ARGB8888:
2493 dspcntr |= DISPPLANE_BGRX888;
2494 break;
2495 case DRM_FORMAT_XBGR8888:
2496 case DRM_FORMAT_ABGR8888:
2497 dspcntr |= DISPPLANE_RGBX888;
2498 break;
2499 case DRM_FORMAT_XRGB2101010:
2500 case DRM_FORMAT_ARGB2101010:
2501 dspcntr |= DISPPLANE_BGRX101010;
2502 break;
2503 case DRM_FORMAT_XBGR2101010:
2504 case DRM_FORMAT_ABGR2101010:
2505 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2506 break;
2507 default:
baba133a 2508 BUG();
81255565 2509 }
57779d06 2510
f45651ba
VS
2511 if (INTEL_INFO(dev)->gen >= 4 &&
2512 obj->tiling_mode != I915_TILING_NONE)
2513 dspcntr |= DISPPLANE_TILED;
81255565 2514
de1aa629
VS
2515 if (IS_G4X(dev))
2516 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2517
b9897127 2518 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2519
c2c75131
DV
2520 if (INTEL_INFO(dev)->gen >= 4) {
2521 intel_crtc->dspaddr_offset =
bc752862 2522 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2523 pixel_size,
bc752862 2524 fb->pitches[0]);
c2c75131
DV
2525 linear_offset -= intel_crtc->dspaddr_offset;
2526 } else {
e506a0c6 2527 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2528 }
e506a0c6 2529
48404c1e
SJ
2530 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2531 dspcntr |= DISPPLANE_ROTATE_180;
2532
2533 x += (intel_crtc->config.pipe_src_w - 1);
2534 y += (intel_crtc->config.pipe_src_h - 1);
2535
2536 /* Finding the last pixel of the last line of the display
2537 data and adding to linear_offset*/
2538 linear_offset +=
2539 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2540 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2541 }
2542
2543 I915_WRITE(reg, dspcntr);
2544
f343c5f6
BW
2545 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2546 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2547 fb->pitches[0]);
01f2c773 2548 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2549 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2550 I915_WRITE(DSPSURF(plane),
2551 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2552 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2553 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2554 } else
f343c5f6 2555 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2556 POSTING_READ(reg);
17638cd6
JB
2557}
2558
29b9bde6
DV
2559static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2560 struct drm_framebuffer *fb,
2561 int x, int y)
17638cd6
JB
2562{
2563 struct drm_device *dev = crtc->dev;
2564 struct drm_i915_private *dev_priv = dev->dev_private;
2565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2566 struct drm_i915_gem_object *obj;
17638cd6 2567 int plane = intel_crtc->plane;
e506a0c6 2568 unsigned long linear_offset;
17638cd6 2569 u32 dspcntr;
f45651ba 2570 u32 reg = DSPCNTR(plane);
48404c1e 2571 int pixel_size;
f45651ba 2572
fdd508a6
VS
2573 if (!intel_crtc->primary_enabled) {
2574 I915_WRITE(reg, 0);
2575 I915_WRITE(DSPSURF(plane), 0);
2576 POSTING_READ(reg);
2577 return;
2578 }
2579
c9ba6fad
VS
2580 obj = intel_fb_obj(fb);
2581 if (WARN_ON(obj == NULL))
2582 return;
2583
2584 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2585
f45651ba
VS
2586 dspcntr = DISPPLANE_GAMMA_ENABLE;
2587
fdd508a6 2588 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2589
2590 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2591 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2592
57779d06
VS
2593 switch (fb->pixel_format) {
2594 case DRM_FORMAT_C8:
17638cd6
JB
2595 dspcntr |= DISPPLANE_8BPP;
2596 break;
57779d06
VS
2597 case DRM_FORMAT_RGB565:
2598 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2599 break;
57779d06
VS
2600 case DRM_FORMAT_XRGB8888:
2601 case DRM_FORMAT_ARGB8888:
2602 dspcntr |= DISPPLANE_BGRX888;
2603 break;
2604 case DRM_FORMAT_XBGR8888:
2605 case DRM_FORMAT_ABGR8888:
2606 dspcntr |= DISPPLANE_RGBX888;
2607 break;
2608 case DRM_FORMAT_XRGB2101010:
2609 case DRM_FORMAT_ARGB2101010:
2610 dspcntr |= DISPPLANE_BGRX101010;
2611 break;
2612 case DRM_FORMAT_XBGR2101010:
2613 case DRM_FORMAT_ABGR2101010:
2614 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2615 break;
2616 default:
baba133a 2617 BUG();
17638cd6
JB
2618 }
2619
2620 if (obj->tiling_mode != I915_TILING_NONE)
2621 dspcntr |= DISPPLANE_TILED;
17638cd6 2622
f45651ba 2623 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2624 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2625
b9897127 2626 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2627 intel_crtc->dspaddr_offset =
bc752862 2628 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2629 pixel_size,
bc752862 2630 fb->pitches[0]);
c2c75131 2631 linear_offset -= intel_crtc->dspaddr_offset;
48404c1e
SJ
2632 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2633 dspcntr |= DISPPLANE_ROTATE_180;
2634
2635 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2636 x += (intel_crtc->config.pipe_src_w - 1);
2637 y += (intel_crtc->config.pipe_src_h - 1);
2638
2639 /* Finding the last pixel of the last line of the display
2640 data and adding to linear_offset*/
2641 linear_offset +=
2642 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2643 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2644 }
2645 }
2646
2647 I915_WRITE(reg, dspcntr);
17638cd6 2648
f343c5f6
BW
2649 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2650 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2651 fb->pitches[0]);
01f2c773 2652 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2653 I915_WRITE(DSPSURF(plane),
2654 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2655 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2656 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2657 } else {
2658 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2659 I915_WRITE(DSPLINOFF(plane), linear_offset);
2660 }
17638cd6 2661 POSTING_READ(reg);
17638cd6
JB
2662}
2663
70d21f0e
DL
2664static void skylake_update_primary_plane(struct drm_crtc *crtc,
2665 struct drm_framebuffer *fb,
2666 int x, int y)
2667{
2668 struct drm_device *dev = crtc->dev;
2669 struct drm_i915_private *dev_priv = dev->dev_private;
2670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2671 struct intel_framebuffer *intel_fb;
2672 struct drm_i915_gem_object *obj;
2673 int pipe = intel_crtc->pipe;
2674 u32 plane_ctl, stride;
2675
2676 if (!intel_crtc->primary_enabled) {
2677 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2678 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2679 POSTING_READ(PLANE_CTL(pipe, 0));
2680 return;
2681 }
2682
2683 plane_ctl = PLANE_CTL_ENABLE |
2684 PLANE_CTL_PIPE_GAMMA_ENABLE |
2685 PLANE_CTL_PIPE_CSC_ENABLE;
2686
2687 switch (fb->pixel_format) {
2688 case DRM_FORMAT_RGB565:
2689 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2690 break;
2691 case DRM_FORMAT_XRGB8888:
2692 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2693 break;
2694 case DRM_FORMAT_XBGR8888:
2695 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2696 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2697 break;
2698 case DRM_FORMAT_XRGB2101010:
2699 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2700 break;
2701 case DRM_FORMAT_XBGR2101010:
2702 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2703 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2704 break;
2705 default:
2706 BUG();
2707 }
2708
2709 intel_fb = to_intel_framebuffer(fb);
2710 obj = intel_fb->obj;
2711
2712 /*
2713 * The stride is either expressed as a multiple of 64 bytes chunks for
2714 * linear buffers or in number of tiles for tiled buffers.
2715 */
2716 switch (obj->tiling_mode) {
2717 case I915_TILING_NONE:
2718 stride = fb->pitches[0] >> 6;
2719 break;
2720 case I915_TILING_X:
2721 plane_ctl |= PLANE_CTL_TILED_X;
2722 stride = fb->pitches[0] >> 9;
2723 break;
2724 default:
2725 BUG();
2726 }
2727
2728 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
1447dde0
SJ
2729 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2730 plane_ctl |= PLANE_CTL_ROTATE_180;
70d21f0e
DL
2731
2732 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2733
2734 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2735 i915_gem_obj_ggtt_offset(obj),
2736 x, y, fb->width, fb->height,
2737 fb->pitches[0]);
2738
2739 I915_WRITE(PLANE_POS(pipe, 0), 0);
2740 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2741 I915_WRITE(PLANE_SIZE(pipe, 0),
2742 (intel_crtc->config.pipe_src_h - 1) << 16 |
2743 (intel_crtc->config.pipe_src_w - 1));
2744 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2745 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2746
2747 POSTING_READ(PLANE_SURF(pipe, 0));
2748}
2749
17638cd6
JB
2750/* Assume fb object is pinned & idle & fenced and just update base pointers */
2751static int
2752intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2753 int x, int y, enum mode_set_atomic state)
2754{
2755 struct drm_device *dev = crtc->dev;
2756 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2757
6b8e6ed0
CW
2758 if (dev_priv->display.disable_fbc)
2759 dev_priv->display.disable_fbc(dev);
81255565 2760
29b9bde6
DV
2761 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2762
2763 return 0;
81255565
JB
2764}
2765
96a02917
VS
2766void intel_display_handle_reset(struct drm_device *dev)
2767{
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769 struct drm_crtc *crtc;
2770
2771 /*
2772 * Flips in the rings have been nuked by the reset,
2773 * so complete all pending flips so that user space
2774 * will get its events and not get stuck.
2775 *
2776 * Also update the base address of all primary
2777 * planes to the the last fb to make sure we're
2778 * showing the correct fb after a reset.
2779 *
2780 * Need to make two loops over the crtcs so that we
2781 * don't try to grab a crtc mutex before the
2782 * pending_flip_queue really got woken up.
2783 */
2784
70e1e0ec 2785 for_each_crtc(dev, crtc) {
96a02917
VS
2786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2787 enum plane plane = intel_crtc->plane;
2788
2789 intel_prepare_page_flip(dev, plane);
2790 intel_finish_page_flip_plane(dev, plane);
2791 }
2792
70e1e0ec 2793 for_each_crtc(dev, crtc) {
96a02917
VS
2794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2795
51fd371b 2796 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2797 /*
2798 * FIXME: Once we have proper support for primary planes (and
2799 * disabling them without disabling the entire crtc) allow again
66e514c1 2800 * a NULL crtc->primary->fb.
947fdaad 2801 */
f4510a27 2802 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2803 dev_priv->display.update_primary_plane(crtc,
66e514c1 2804 crtc->primary->fb,
262ca2b0
MR
2805 crtc->x,
2806 crtc->y);
51fd371b 2807 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2808 }
2809}
2810
14667a4b
CW
2811static int
2812intel_finish_fb(struct drm_framebuffer *old_fb)
2813{
2ff8fde1 2814 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
2815 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2816 bool was_interruptible = dev_priv->mm.interruptible;
2817 int ret;
2818
14667a4b
CW
2819 /* Big Hammer, we also need to ensure that any pending
2820 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2821 * current scanout is retired before unpinning the old
2822 * framebuffer.
2823 *
2824 * This should only fail upon a hung GPU, in which case we
2825 * can safely continue.
2826 */
2827 dev_priv->mm.interruptible = false;
2828 ret = i915_gem_object_finish_gpu(obj);
2829 dev_priv->mm.interruptible = was_interruptible;
2830
2831 return ret;
2832}
2833
7d5e3799
CW
2834static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2835{
2836 struct drm_device *dev = crtc->dev;
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
2839 bool pending;
2840
2841 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2842 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2843 return false;
2844
5e2d7afc 2845 spin_lock_irq(&dev->event_lock);
7d5e3799 2846 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 2847 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
2848
2849 return pending;
2850}
2851
e30e8f75
GP
2852static void intel_update_pipe_size(struct intel_crtc *crtc)
2853{
2854 struct drm_device *dev = crtc->base.dev;
2855 struct drm_i915_private *dev_priv = dev->dev_private;
2856 const struct drm_display_mode *adjusted_mode;
2857
2858 if (!i915.fastboot)
2859 return;
2860
2861 /*
2862 * Update pipe size and adjust fitter if needed: the reason for this is
2863 * that in compute_mode_changes we check the native mode (not the pfit
2864 * mode) to see if we can flip rather than do a full mode set. In the
2865 * fastboot case, we'll flip, but if we don't update the pipesrc and
2866 * pfit state, we'll end up with a big fb scanned out into the wrong
2867 * sized surface.
2868 *
2869 * To fix this properly, we need to hoist the checks up into
2870 * compute_mode_changes (or above), check the actual pfit state and
2871 * whether the platform allows pfit disable with pipe active, and only
2872 * then update the pipesrc and pfit state, even on the flip path.
2873 */
2874
2875 adjusted_mode = &crtc->config.adjusted_mode;
2876
2877 I915_WRITE(PIPESRC(crtc->pipe),
2878 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2879 (adjusted_mode->crtc_vdisplay - 1));
2880 if (!crtc->config.pch_pfit.enabled &&
409ee761
ACO
2881 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2882 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
2883 I915_WRITE(PF_CTL(crtc->pipe), 0);
2884 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2885 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2886 }
2887 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2888 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2889}
2890
5c3b82e2 2891static int
3c4fdcfb 2892intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2893 struct drm_framebuffer *fb)
79e53945
JB
2894{
2895 struct drm_device *dev = crtc->dev;
6b8e6ed0 2896 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 2898 enum pipe pipe = intel_crtc->pipe;
2ff8fde1
MR
2899 struct drm_framebuffer *old_fb = crtc->primary->fb;
2900 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2901 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
5c3b82e2 2902 int ret;
79e53945 2903
7d5e3799
CW
2904 if (intel_crtc_has_pending_flip(crtc)) {
2905 DRM_ERROR("pipe is still busy with an old pageflip\n");
2906 return -EBUSY;
2907 }
2908
79e53945 2909 /* no fb bound */
94352cf9 2910 if (!fb) {
a5071c2f 2911 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2912 return 0;
2913 }
2914
7eb552ae 2915 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2916 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2917 plane_name(intel_crtc->plane),
2918 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2919 return -EINVAL;
79e53945
JB
2920 }
2921
5c3b82e2 2922 mutex_lock(&dev->struct_mutex);
a071fa00
DV
2923 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2924 if (ret == 0)
91565c85 2925 i915_gem_track_fb(old_obj, obj,
a071fa00 2926 INTEL_FRONTBUFFER_PRIMARY(pipe));
8ac36ec1 2927 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2928 if (ret != 0) {
a5071c2f 2929 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2930 return ret;
2931 }
79e53945 2932
e30e8f75 2933 intel_update_pipe_size(intel_crtc);
4d6a3e63 2934
29b9bde6 2935 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3c4fdcfb 2936
f99d7069
DV
2937 if (intel_crtc->active)
2938 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2939
f4510a27 2940 crtc->primary->fb = fb;
6c4c86f5
DV
2941 crtc->x = x;
2942 crtc->y = y;
94352cf9 2943
b7f1de28 2944 if (old_fb) {
d7697eea
DV
2945 if (intel_crtc->active && old_fb != fb)
2946 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2947 mutex_lock(&dev->struct_mutex);
2ff8fde1 2948 intel_unpin_fb_obj(old_obj);
8ac36ec1 2949 mutex_unlock(&dev->struct_mutex);
b7f1de28 2950 }
652c393a 2951
8ac36ec1 2952 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2953 intel_update_fbc(dev);
5c3b82e2 2954 mutex_unlock(&dev->struct_mutex);
79e53945 2955
5c3b82e2 2956 return 0;
79e53945
JB
2957}
2958
5e84e1a4
ZW
2959static void intel_fdi_normal_train(struct drm_crtc *crtc)
2960{
2961 struct drm_device *dev = crtc->dev;
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2964 int pipe = intel_crtc->pipe;
2965 u32 reg, temp;
2966
2967 /* enable normal train */
2968 reg = FDI_TX_CTL(pipe);
2969 temp = I915_READ(reg);
61e499bf 2970 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2971 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2972 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2973 } else {
2974 temp &= ~FDI_LINK_TRAIN_NONE;
2975 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2976 }
5e84e1a4
ZW
2977 I915_WRITE(reg, temp);
2978
2979 reg = FDI_RX_CTL(pipe);
2980 temp = I915_READ(reg);
2981 if (HAS_PCH_CPT(dev)) {
2982 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2983 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2984 } else {
2985 temp &= ~FDI_LINK_TRAIN_NONE;
2986 temp |= FDI_LINK_TRAIN_NONE;
2987 }
2988 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2989
2990 /* wait one idle pattern time */
2991 POSTING_READ(reg);
2992 udelay(1000);
357555c0
JB
2993
2994 /* IVB wants error correction enabled */
2995 if (IS_IVYBRIDGE(dev))
2996 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2997 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2998}
2999
1fbc0d78 3000static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 3001{
1fbc0d78
DV
3002 return crtc->base.enabled && crtc->active &&
3003 crtc->config.has_pch_encoder;
1e833f40
DV
3004}
3005
01a415fd
DV
3006static void ivb_modeset_global_resources(struct drm_device *dev)
3007{
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 struct intel_crtc *pipe_B_crtc =
3010 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3011 struct intel_crtc *pipe_C_crtc =
3012 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3013 uint32_t temp;
3014
1e833f40
DV
3015 /*
3016 * When everything is off disable fdi C so that we could enable fdi B
3017 * with all lanes. Note that we don't care about enabled pipes without
3018 * an enabled pch encoder.
3019 */
3020 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3021 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
3022 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3023 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3024
3025 temp = I915_READ(SOUTH_CHICKEN1);
3026 temp &= ~FDI_BC_BIFURCATION_SELECT;
3027 DRM_DEBUG_KMS("disabling fdi C rx\n");
3028 I915_WRITE(SOUTH_CHICKEN1, temp);
3029 }
3030}
3031
8db9d77b
ZW
3032/* The FDI link training functions for ILK/Ibexpeak. */
3033static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3034{
3035 struct drm_device *dev = crtc->dev;
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3038 int pipe = intel_crtc->pipe;
5eddb70b 3039 u32 reg, temp, tries;
8db9d77b 3040
1c8562f6 3041 /* FDI needs bits from pipe first */
0fc932b8 3042 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3043
e1a44743
AJ
3044 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3045 for train result */
5eddb70b
CW
3046 reg = FDI_RX_IMR(pipe);
3047 temp = I915_READ(reg);
e1a44743
AJ
3048 temp &= ~FDI_RX_SYMBOL_LOCK;
3049 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3050 I915_WRITE(reg, temp);
3051 I915_READ(reg);
e1a44743
AJ
3052 udelay(150);
3053
8db9d77b 3054 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
627eb5a3
DV
3057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3059 temp &= ~FDI_LINK_TRAIN_NONE;
3060 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3061 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3062
5eddb70b
CW
3063 reg = FDI_RX_CTL(pipe);
3064 temp = I915_READ(reg);
8db9d77b
ZW
3065 temp &= ~FDI_LINK_TRAIN_NONE;
3066 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3067 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3068
3069 POSTING_READ(reg);
8db9d77b
ZW
3070 udelay(150);
3071
5b2adf89 3072 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3073 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3074 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3075 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3076
5eddb70b 3077 reg = FDI_RX_IIR(pipe);
e1a44743 3078 for (tries = 0; tries < 5; tries++) {
5eddb70b 3079 temp = I915_READ(reg);
8db9d77b
ZW
3080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081
3082 if ((temp & FDI_RX_BIT_LOCK)) {
3083 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3085 break;
3086 }
8db9d77b 3087 }
e1a44743 3088 if (tries == 5)
5eddb70b 3089 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3090
3091 /* Train 2 */
5eddb70b
CW
3092 reg = FDI_TX_CTL(pipe);
3093 temp = I915_READ(reg);
8db9d77b
ZW
3094 temp &= ~FDI_LINK_TRAIN_NONE;
3095 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3096 I915_WRITE(reg, temp);
8db9d77b 3097
5eddb70b
CW
3098 reg = FDI_RX_CTL(pipe);
3099 temp = I915_READ(reg);
8db9d77b
ZW
3100 temp &= ~FDI_LINK_TRAIN_NONE;
3101 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3102 I915_WRITE(reg, temp);
8db9d77b 3103
5eddb70b
CW
3104 POSTING_READ(reg);
3105 udelay(150);
8db9d77b 3106
5eddb70b 3107 reg = FDI_RX_IIR(pipe);
e1a44743 3108 for (tries = 0; tries < 5; tries++) {
5eddb70b 3109 temp = I915_READ(reg);
8db9d77b
ZW
3110 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3111
3112 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3113 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3114 DRM_DEBUG_KMS("FDI train 2 done.\n");
3115 break;
3116 }
8db9d77b 3117 }
e1a44743 3118 if (tries == 5)
5eddb70b 3119 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3120
3121 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3122
8db9d77b
ZW
3123}
3124
0206e353 3125static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3126 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3127 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3128 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3129 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3130};
3131
3132/* The FDI link training functions for SNB/Cougarpoint. */
3133static void gen6_fdi_link_train(struct drm_crtc *crtc)
3134{
3135 struct drm_device *dev = crtc->dev;
3136 struct drm_i915_private *dev_priv = dev->dev_private;
3137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3138 int pipe = intel_crtc->pipe;
fa37d39e 3139 u32 reg, temp, i, retry;
8db9d77b 3140
e1a44743
AJ
3141 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3142 for train result */
5eddb70b
CW
3143 reg = FDI_RX_IMR(pipe);
3144 temp = I915_READ(reg);
e1a44743
AJ
3145 temp &= ~FDI_RX_SYMBOL_LOCK;
3146 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3147 I915_WRITE(reg, temp);
3148
3149 POSTING_READ(reg);
e1a44743
AJ
3150 udelay(150);
3151
8db9d77b 3152 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3153 reg = FDI_TX_CTL(pipe);
3154 temp = I915_READ(reg);
627eb5a3
DV
3155 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3156 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3157 temp &= ~FDI_LINK_TRAIN_NONE;
3158 temp |= FDI_LINK_TRAIN_PATTERN_1;
3159 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3160 /* SNB-B */
3161 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3162 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3163
d74cf324
DV
3164 I915_WRITE(FDI_RX_MISC(pipe),
3165 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3166
5eddb70b
CW
3167 reg = FDI_RX_CTL(pipe);
3168 temp = I915_READ(reg);
8db9d77b
ZW
3169 if (HAS_PCH_CPT(dev)) {
3170 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3171 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3172 } else {
3173 temp &= ~FDI_LINK_TRAIN_NONE;
3174 temp |= FDI_LINK_TRAIN_PATTERN_1;
3175 }
5eddb70b
CW
3176 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3177
3178 POSTING_READ(reg);
8db9d77b
ZW
3179 udelay(150);
3180
0206e353 3181 for (i = 0; i < 4; i++) {
5eddb70b
CW
3182 reg = FDI_TX_CTL(pipe);
3183 temp = I915_READ(reg);
8db9d77b
ZW
3184 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3185 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3186 I915_WRITE(reg, temp);
3187
3188 POSTING_READ(reg);
8db9d77b
ZW
3189 udelay(500);
3190
fa37d39e
SP
3191 for (retry = 0; retry < 5; retry++) {
3192 reg = FDI_RX_IIR(pipe);
3193 temp = I915_READ(reg);
3194 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3195 if (temp & FDI_RX_BIT_LOCK) {
3196 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3197 DRM_DEBUG_KMS("FDI train 1 done.\n");
3198 break;
3199 }
3200 udelay(50);
8db9d77b 3201 }
fa37d39e
SP
3202 if (retry < 5)
3203 break;
8db9d77b
ZW
3204 }
3205 if (i == 4)
5eddb70b 3206 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3207
3208 /* Train 2 */
5eddb70b
CW
3209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
8db9d77b
ZW
3211 temp &= ~FDI_LINK_TRAIN_NONE;
3212 temp |= FDI_LINK_TRAIN_PATTERN_2;
3213 if (IS_GEN6(dev)) {
3214 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3215 /* SNB-B */
3216 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3217 }
5eddb70b 3218 I915_WRITE(reg, temp);
8db9d77b 3219
5eddb70b
CW
3220 reg = FDI_RX_CTL(pipe);
3221 temp = I915_READ(reg);
8db9d77b
ZW
3222 if (HAS_PCH_CPT(dev)) {
3223 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3224 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3225 } else {
3226 temp &= ~FDI_LINK_TRAIN_NONE;
3227 temp |= FDI_LINK_TRAIN_PATTERN_2;
3228 }
5eddb70b
CW
3229 I915_WRITE(reg, temp);
3230
3231 POSTING_READ(reg);
8db9d77b
ZW
3232 udelay(150);
3233
0206e353 3234 for (i = 0; i < 4; i++) {
5eddb70b
CW
3235 reg = FDI_TX_CTL(pipe);
3236 temp = I915_READ(reg);
8db9d77b
ZW
3237 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3238 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3239 I915_WRITE(reg, temp);
3240
3241 POSTING_READ(reg);
8db9d77b
ZW
3242 udelay(500);
3243
fa37d39e
SP
3244 for (retry = 0; retry < 5; retry++) {
3245 reg = FDI_RX_IIR(pipe);
3246 temp = I915_READ(reg);
3247 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3248 if (temp & FDI_RX_SYMBOL_LOCK) {
3249 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3250 DRM_DEBUG_KMS("FDI train 2 done.\n");
3251 break;
3252 }
3253 udelay(50);
8db9d77b 3254 }
fa37d39e
SP
3255 if (retry < 5)
3256 break;
8db9d77b
ZW
3257 }
3258 if (i == 4)
5eddb70b 3259 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3260
3261 DRM_DEBUG_KMS("FDI train done.\n");
3262}
3263
357555c0
JB
3264/* Manual link training for Ivy Bridge A0 parts */
3265static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3266{
3267 struct drm_device *dev = crtc->dev;
3268 struct drm_i915_private *dev_priv = dev->dev_private;
3269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3270 int pipe = intel_crtc->pipe;
139ccd3f 3271 u32 reg, temp, i, j;
357555c0
JB
3272
3273 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3274 for train result */
3275 reg = FDI_RX_IMR(pipe);
3276 temp = I915_READ(reg);
3277 temp &= ~FDI_RX_SYMBOL_LOCK;
3278 temp &= ~FDI_RX_BIT_LOCK;
3279 I915_WRITE(reg, temp);
3280
3281 POSTING_READ(reg);
3282 udelay(150);
3283
01a415fd
DV
3284 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3285 I915_READ(FDI_RX_IIR(pipe)));
3286
139ccd3f
JB
3287 /* Try each vswing and preemphasis setting twice before moving on */
3288 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3289 /* disable first in case we need to retry */
3290 reg = FDI_TX_CTL(pipe);
3291 temp = I915_READ(reg);
3292 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3293 temp &= ~FDI_TX_ENABLE;
3294 I915_WRITE(reg, temp);
357555c0 3295
139ccd3f
JB
3296 reg = FDI_RX_CTL(pipe);
3297 temp = I915_READ(reg);
3298 temp &= ~FDI_LINK_TRAIN_AUTO;
3299 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3300 temp &= ~FDI_RX_ENABLE;
3301 I915_WRITE(reg, temp);
357555c0 3302
139ccd3f 3303 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3304 reg = FDI_TX_CTL(pipe);
3305 temp = I915_READ(reg);
139ccd3f
JB
3306 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3307 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3308 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3309 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3310 temp |= snb_b_fdi_train_param[j/2];
3311 temp |= FDI_COMPOSITE_SYNC;
3312 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3313
139ccd3f
JB
3314 I915_WRITE(FDI_RX_MISC(pipe),
3315 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3316
139ccd3f 3317 reg = FDI_RX_CTL(pipe);
357555c0 3318 temp = I915_READ(reg);
139ccd3f
JB
3319 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3320 temp |= FDI_COMPOSITE_SYNC;
3321 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3322
139ccd3f
JB
3323 POSTING_READ(reg);
3324 udelay(1); /* should be 0.5us */
357555c0 3325
139ccd3f
JB
3326 for (i = 0; i < 4; i++) {
3327 reg = FDI_RX_IIR(pipe);
3328 temp = I915_READ(reg);
3329 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3330
139ccd3f
JB
3331 if (temp & FDI_RX_BIT_LOCK ||
3332 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3333 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3334 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3335 i);
3336 break;
3337 }
3338 udelay(1); /* should be 0.5us */
3339 }
3340 if (i == 4) {
3341 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3342 continue;
3343 }
357555c0 3344
139ccd3f 3345 /* Train 2 */
357555c0
JB
3346 reg = FDI_TX_CTL(pipe);
3347 temp = I915_READ(reg);
139ccd3f
JB
3348 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3349 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3355 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3356 I915_WRITE(reg, temp);
3357
3358 POSTING_READ(reg);
139ccd3f 3359 udelay(2); /* should be 1.5us */
357555c0 3360
139ccd3f
JB
3361 for (i = 0; i < 4; i++) {
3362 reg = FDI_RX_IIR(pipe);
3363 temp = I915_READ(reg);
3364 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3365
139ccd3f
JB
3366 if (temp & FDI_RX_SYMBOL_LOCK ||
3367 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3368 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3369 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3370 i);
3371 goto train_done;
3372 }
3373 udelay(2); /* should be 1.5us */
357555c0 3374 }
139ccd3f
JB
3375 if (i == 4)
3376 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3377 }
357555c0 3378
139ccd3f 3379train_done:
357555c0
JB
3380 DRM_DEBUG_KMS("FDI train done.\n");
3381}
3382
88cefb6c 3383static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3384{
88cefb6c 3385 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3386 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3387 int pipe = intel_crtc->pipe;
5eddb70b 3388 u32 reg, temp;
79e53945 3389
c64e311e 3390
c98e9dcf 3391 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3392 reg = FDI_RX_CTL(pipe);
3393 temp = I915_READ(reg);
627eb5a3
DV
3394 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3395 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3396 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3397 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3398
3399 POSTING_READ(reg);
c98e9dcf
JB
3400 udelay(200);
3401
3402 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3403 temp = I915_READ(reg);
3404 I915_WRITE(reg, temp | FDI_PCDCLK);
3405
3406 POSTING_READ(reg);
c98e9dcf
JB
3407 udelay(200);
3408
20749730
PZ
3409 /* Enable CPU FDI TX PLL, always on for Ironlake */
3410 reg = FDI_TX_CTL(pipe);
3411 temp = I915_READ(reg);
3412 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3413 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3414
20749730
PZ
3415 POSTING_READ(reg);
3416 udelay(100);
6be4a607 3417 }
0e23b99d
JB
3418}
3419
88cefb6c
DV
3420static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3421{
3422 struct drm_device *dev = intel_crtc->base.dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424 int pipe = intel_crtc->pipe;
3425 u32 reg, temp;
3426
3427 /* Switch from PCDclk to Rawclk */
3428 reg = FDI_RX_CTL(pipe);
3429 temp = I915_READ(reg);
3430 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3431
3432 /* Disable CPU FDI TX PLL */
3433 reg = FDI_TX_CTL(pipe);
3434 temp = I915_READ(reg);
3435 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3436
3437 POSTING_READ(reg);
3438 udelay(100);
3439
3440 reg = FDI_RX_CTL(pipe);
3441 temp = I915_READ(reg);
3442 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3443
3444 /* Wait for the clocks to turn off. */
3445 POSTING_READ(reg);
3446 udelay(100);
3447}
3448
0fc932b8
JB
3449static void ironlake_fdi_disable(struct drm_crtc *crtc)
3450{
3451 struct drm_device *dev = crtc->dev;
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3454 int pipe = intel_crtc->pipe;
3455 u32 reg, temp;
3456
3457 /* disable CPU FDI tx and PCH FDI rx */
3458 reg = FDI_TX_CTL(pipe);
3459 temp = I915_READ(reg);
3460 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3461 POSTING_READ(reg);
3462
3463 reg = FDI_RX_CTL(pipe);
3464 temp = I915_READ(reg);
3465 temp &= ~(0x7 << 16);
dfd07d72 3466 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3467 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3468
3469 POSTING_READ(reg);
3470 udelay(100);
3471
3472 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3473 if (HAS_PCH_IBX(dev))
6f06ce18 3474 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3475
3476 /* still set train pattern 1 */
3477 reg = FDI_TX_CTL(pipe);
3478 temp = I915_READ(reg);
3479 temp &= ~FDI_LINK_TRAIN_NONE;
3480 temp |= FDI_LINK_TRAIN_PATTERN_1;
3481 I915_WRITE(reg, temp);
3482
3483 reg = FDI_RX_CTL(pipe);
3484 temp = I915_READ(reg);
3485 if (HAS_PCH_CPT(dev)) {
3486 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3487 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3488 } else {
3489 temp &= ~FDI_LINK_TRAIN_NONE;
3490 temp |= FDI_LINK_TRAIN_PATTERN_1;
3491 }
3492 /* BPC in FDI rx is consistent with that in PIPECONF */
3493 temp &= ~(0x07 << 16);
dfd07d72 3494 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3495 I915_WRITE(reg, temp);
3496
3497 POSTING_READ(reg);
3498 udelay(100);
3499}
3500
5dce5b93
CW
3501bool intel_has_pending_fb_unpin(struct drm_device *dev)
3502{
3503 struct intel_crtc *crtc;
3504
3505 /* Note that we don't need to be called with mode_config.lock here
3506 * as our list of CRTC objects is static for the lifetime of the
3507 * device and so cannot disappear as we iterate. Similarly, we can
3508 * happily treat the predicates as racy, atomic checks as userspace
3509 * cannot claim and pin a new fb without at least acquring the
3510 * struct_mutex and so serialising with us.
3511 */
d3fcc808 3512 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3513 if (atomic_read(&crtc->unpin_work_count) == 0)
3514 continue;
3515
3516 if (crtc->unpin_work)
3517 intel_wait_for_vblank(dev, crtc->pipe);
3518
3519 return true;
3520 }
3521
3522 return false;
3523}
3524
d6bbafa1
CW
3525static void page_flip_completed(struct intel_crtc *intel_crtc)
3526{
3527 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3528 struct intel_unpin_work *work = intel_crtc->unpin_work;
3529
3530 /* ensure that the unpin work is consistent wrt ->pending. */
3531 smp_rmb();
3532 intel_crtc->unpin_work = NULL;
3533
3534 if (work->event)
3535 drm_send_vblank_event(intel_crtc->base.dev,
3536 intel_crtc->pipe,
3537 work->event);
3538
3539 drm_crtc_vblank_put(&intel_crtc->base);
3540
3541 wake_up_all(&dev_priv->pending_flip_queue);
3542 queue_work(dev_priv->wq, &work->work);
3543
3544 trace_i915_flip_complete(intel_crtc->plane,
3545 work->pending_flip_obj);
3546}
3547
46a55d30 3548void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3549{
0f91128d 3550 struct drm_device *dev = crtc->dev;
5bb61643 3551 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3552
2c10d571 3553 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3554 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3555 !intel_crtc_has_pending_flip(crtc),
3556 60*HZ) == 0)) {
3557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3558
5e2d7afc 3559 spin_lock_irq(&dev->event_lock);
9c787942
CW
3560 if (intel_crtc->unpin_work) {
3561 WARN_ONCE(1, "Removing stuck page flip\n");
3562 page_flip_completed(intel_crtc);
3563 }
5e2d7afc 3564 spin_unlock_irq(&dev->event_lock);
9c787942 3565 }
5bb61643 3566
975d568a
CW
3567 if (crtc->primary->fb) {
3568 mutex_lock(&dev->struct_mutex);
3569 intel_finish_fb(crtc->primary->fb);
3570 mutex_unlock(&dev->struct_mutex);
3571 }
e6c3a2a6
CW
3572}
3573
e615efe4
ED
3574/* Program iCLKIP clock to the desired frequency */
3575static void lpt_program_iclkip(struct drm_crtc *crtc)
3576{
3577 struct drm_device *dev = crtc->dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3579 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3580 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3581 u32 temp;
3582
09153000
DV
3583 mutex_lock(&dev_priv->dpio_lock);
3584
e615efe4
ED
3585 /* It is necessary to ungate the pixclk gate prior to programming
3586 * the divisors, and gate it back when it is done.
3587 */
3588 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3589
3590 /* Disable SSCCTL */
3591 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3592 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3593 SBI_SSCCTL_DISABLE,
3594 SBI_ICLK);
e615efe4
ED
3595
3596 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3597 if (clock == 20000) {
e615efe4
ED
3598 auxdiv = 1;
3599 divsel = 0x41;
3600 phaseinc = 0x20;
3601 } else {
3602 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3603 * but the adjusted_mode->crtc_clock in in KHz. To get the
3604 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3605 * convert the virtual clock precision to KHz here for higher
3606 * precision.
3607 */
3608 u32 iclk_virtual_root_freq = 172800 * 1000;
3609 u32 iclk_pi_range = 64;
3610 u32 desired_divisor, msb_divisor_value, pi_value;
3611
12d7ceed 3612 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3613 msb_divisor_value = desired_divisor / iclk_pi_range;
3614 pi_value = desired_divisor % iclk_pi_range;
3615
3616 auxdiv = 0;
3617 divsel = msb_divisor_value - 2;
3618 phaseinc = pi_value;
3619 }
3620
3621 /* This should not happen with any sane values */
3622 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3623 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3624 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3625 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3626
3627 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3628 clock,
e615efe4
ED
3629 auxdiv,
3630 divsel,
3631 phasedir,
3632 phaseinc);
3633
3634 /* Program SSCDIVINTPHASE6 */
988d6ee8 3635 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3636 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3637 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3638 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3639 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3640 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3641 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3642 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3643
3644 /* Program SSCAUXDIV */
988d6ee8 3645 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3646 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3647 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3648 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3649
3650 /* Enable modulator and associated divider */
988d6ee8 3651 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3652 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3653 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3654
3655 /* Wait for initialization time */
3656 udelay(24);
3657
3658 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3659
3660 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3661}
3662
275f01b2
DV
3663static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3664 enum pipe pch_transcoder)
3665{
3666 struct drm_device *dev = crtc->base.dev;
3667 struct drm_i915_private *dev_priv = dev->dev_private;
3668 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3669
3670 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3671 I915_READ(HTOTAL(cpu_transcoder)));
3672 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3673 I915_READ(HBLANK(cpu_transcoder)));
3674 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3675 I915_READ(HSYNC(cpu_transcoder)));
3676
3677 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3678 I915_READ(VTOTAL(cpu_transcoder)));
3679 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3680 I915_READ(VBLANK(cpu_transcoder)));
3681 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3682 I915_READ(VSYNC(cpu_transcoder)));
3683 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3684 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3685}
3686
1fbc0d78
DV
3687static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3688{
3689 struct drm_i915_private *dev_priv = dev->dev_private;
3690 uint32_t temp;
3691
3692 temp = I915_READ(SOUTH_CHICKEN1);
3693 if (temp & FDI_BC_BIFURCATION_SELECT)
3694 return;
3695
3696 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3697 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3698
3699 temp |= FDI_BC_BIFURCATION_SELECT;
3700 DRM_DEBUG_KMS("enabling fdi C rx\n");
3701 I915_WRITE(SOUTH_CHICKEN1, temp);
3702 POSTING_READ(SOUTH_CHICKEN1);
3703}
3704
3705static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3706{
3707 struct drm_device *dev = intel_crtc->base.dev;
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709
3710 switch (intel_crtc->pipe) {
3711 case PIPE_A:
3712 break;
3713 case PIPE_B:
3714 if (intel_crtc->config.fdi_lanes > 2)
3715 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3716 else
3717 cpt_enable_fdi_bc_bifurcation(dev);
3718
3719 break;
3720 case PIPE_C:
3721 cpt_enable_fdi_bc_bifurcation(dev);
3722
3723 break;
3724 default:
3725 BUG();
3726 }
3727}
3728
f67a559d
JB
3729/*
3730 * Enable PCH resources required for PCH ports:
3731 * - PCH PLLs
3732 * - FDI training & RX/TX
3733 * - update transcoder timings
3734 * - DP transcoding bits
3735 * - transcoder
3736 */
3737static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3738{
3739 struct drm_device *dev = crtc->dev;
3740 struct drm_i915_private *dev_priv = dev->dev_private;
3741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3742 int pipe = intel_crtc->pipe;
ee7b9f93 3743 u32 reg, temp;
2c07245f 3744
ab9412ba 3745 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3746
1fbc0d78
DV
3747 if (IS_IVYBRIDGE(dev))
3748 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3749
cd986abb
DV
3750 /* Write the TU size bits before fdi link training, so that error
3751 * detection works. */
3752 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3753 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3754
c98e9dcf 3755 /* For PCH output, training FDI link */
674cf967 3756 dev_priv->display.fdi_link_train(crtc);
2c07245f 3757
3ad8a208
DV
3758 /* We need to program the right clock selection before writing the pixel
3759 * mutliplier into the DPLL. */
303b81e0 3760 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3761 u32 sel;
4b645f14 3762
c98e9dcf 3763 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3764 temp |= TRANS_DPLL_ENABLE(pipe);
3765 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3766 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3767 temp |= sel;
3768 else
3769 temp &= ~sel;
c98e9dcf 3770 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3771 }
5eddb70b 3772
3ad8a208
DV
3773 /* XXX: pch pll's can be enabled any time before we enable the PCH
3774 * transcoder, and we actually should do this to not upset any PCH
3775 * transcoder that already use the clock when we share it.
3776 *
3777 * Note that enable_shared_dpll tries to do the right thing, but
3778 * get_shared_dpll unconditionally resets the pll - we need that to have
3779 * the right LVDS enable sequence. */
85b3894f 3780 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3781
d9b6cb56
JB
3782 /* set transcoder timing, panel must allow it */
3783 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3784 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3785
303b81e0 3786 intel_fdi_normal_train(crtc);
5e84e1a4 3787
c98e9dcf 3788 /* For PCH DP, enable TRANS_DP_CTL */
0a88818d 3789 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
dfd07d72 3790 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3791 reg = TRANS_DP_CTL(pipe);
3792 temp = I915_READ(reg);
3793 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3794 TRANS_DP_SYNC_MASK |
3795 TRANS_DP_BPC_MASK);
5eddb70b
CW
3796 temp |= (TRANS_DP_OUTPUT_ENABLE |
3797 TRANS_DP_ENH_FRAMING);
9325c9f0 3798 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3799
3800 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3801 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3802 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3803 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3804
3805 switch (intel_trans_dp_port_sel(crtc)) {
3806 case PCH_DP_B:
5eddb70b 3807 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3808 break;
3809 case PCH_DP_C:
5eddb70b 3810 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3811 break;
3812 case PCH_DP_D:
5eddb70b 3813 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3814 break;
3815 default:
e95d41e1 3816 BUG();
32f9d658 3817 }
2c07245f 3818
5eddb70b 3819 I915_WRITE(reg, temp);
6be4a607 3820 }
b52eb4dc 3821
b8a4f404 3822 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3823}
3824
1507e5bd
PZ
3825static void lpt_pch_enable(struct drm_crtc *crtc)
3826{
3827 struct drm_device *dev = crtc->dev;
3828 struct drm_i915_private *dev_priv = dev->dev_private;
3829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3830 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3831
ab9412ba 3832 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3833
8c52b5e8 3834 lpt_program_iclkip(crtc);
1507e5bd 3835
0540e488 3836 /* Set transcoder timing. */
275f01b2 3837 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3838
937bb610 3839 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3840}
3841
716c2e55 3842void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3843{
e2b78267 3844 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3845
3846 if (pll == NULL)
3847 return;
3848
3e369b76 3849 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 3850 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
3851 return;
3852 }
3853
3e369b76
ACO
3854 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3855 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
3856 WARN_ON(pll->on);
3857 WARN_ON(pll->active);
3858 }
3859
a43f6e0f 3860 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3861}
3862
716c2e55 3863struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3864{
e2b78267 3865 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 3866 struct intel_shared_dpll *pll;
e2b78267 3867 enum intel_dpll_id i;
ee7b9f93 3868
98b6bd99
DV
3869 if (HAS_PCH_IBX(dev_priv->dev)) {
3870 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3871 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3872 pll = &dev_priv->shared_dplls[i];
98b6bd99 3873
46edb027
DV
3874 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3875 crtc->base.base.id, pll->name);
98b6bd99 3876
8bd31e67 3877 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 3878
98b6bd99
DV
3879 goto found;
3880 }
3881
e72f9fbf
DV
3882 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3883 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3884
3885 /* Only want to check enabled timings first */
8bd31e67 3886 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
3887 continue;
3888
8bd31e67
ACO
3889 if (memcmp(&crtc->new_config->dpll_hw_state,
3890 &pll->new_config->hw_state,
3891 sizeof(pll->new_config->hw_state)) == 0) {
3892 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 3893 crtc->base.base.id, pll->name,
8bd31e67
ACO
3894 pll->new_config->crtc_mask,
3895 pll->active);
ee7b9f93
JB
3896 goto found;
3897 }
3898 }
3899
3900 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3901 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3902 pll = &dev_priv->shared_dplls[i];
8bd31e67 3903 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
3904 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3905 crtc->base.base.id, pll->name);
ee7b9f93
JB
3906 goto found;
3907 }
3908 }
3909
3910 return NULL;
3911
3912found:
8bd31e67
ACO
3913 if (pll->new_config->crtc_mask == 0)
3914 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
f2a69f44 3915
8bd31e67 3916 crtc->new_config->shared_dpll = i;
46edb027
DV
3917 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3918 pipe_name(crtc->pipe));
ee7b9f93 3919
8bd31e67 3920 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 3921
ee7b9f93
JB
3922 return pll;
3923}
3924
8bd31e67
ACO
3925/**
3926 * intel_shared_dpll_start_config - start a new PLL staged config
3927 * @dev_priv: DRM device
3928 * @clear_pipes: mask of pipes that will have their PLLs freed
3929 *
3930 * Starts a new PLL staged config, copying the current config but
3931 * releasing the references of pipes specified in clear_pipes.
3932 */
3933static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3934 unsigned clear_pipes)
3935{
3936 struct intel_shared_dpll *pll;
3937 enum intel_dpll_id i;
3938
3939 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3940 pll = &dev_priv->shared_dplls[i];
3941
3942 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3943 GFP_KERNEL);
3944 if (!pll->new_config)
3945 goto cleanup;
3946
3947 pll->new_config->crtc_mask &= ~clear_pipes;
3948 }
3949
3950 return 0;
3951
3952cleanup:
3953 while (--i >= 0) {
3954 pll = &dev_priv->shared_dplls[i];
3955 pll->new_config = NULL;
3956 }
3957
3958 return -ENOMEM;
3959}
3960
3961static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3962{
3963 struct intel_shared_dpll *pll;
3964 enum intel_dpll_id i;
3965
3966 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3967 pll = &dev_priv->shared_dplls[i];
3968
3969 WARN_ON(pll->new_config == &pll->config);
3970
3971 pll->config = *pll->new_config;
3972 kfree(pll->new_config);
3973 pll->new_config = NULL;
3974 }
3975}
3976
3977static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3978{
3979 struct intel_shared_dpll *pll;
3980 enum intel_dpll_id i;
3981
3982 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3983 pll = &dev_priv->shared_dplls[i];
3984
3985 WARN_ON(pll->new_config == &pll->config);
3986
3987 kfree(pll->new_config);
3988 pll->new_config = NULL;
3989 }
3990}
3991
a1520318 3992static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3993{
3994 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3995 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3996 u32 temp;
3997
3998 temp = I915_READ(dslreg);
3999 udelay(500);
4000 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4001 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4002 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4003 }
4004}
4005
b074cec8
JB
4006static void ironlake_pfit_enable(struct intel_crtc *crtc)
4007{
4008 struct drm_device *dev = crtc->base.dev;
4009 struct drm_i915_private *dev_priv = dev->dev_private;
4010 int pipe = crtc->pipe;
4011
fd4daa9c 4012 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
4013 /* Force use of hard-coded filter coefficients
4014 * as some pre-programmed values are broken,
4015 * e.g. x201.
4016 */
4017 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4018 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4019 PF_PIPE_SEL_IVB(pipe));
4020 else
4021 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4022 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4023 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
4024 }
4025}
4026
bb53d4ae
VS
4027static void intel_enable_planes(struct drm_crtc *crtc)
4028{
4029 struct drm_device *dev = crtc->dev;
4030 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4031 struct drm_plane *plane;
bb53d4ae
VS
4032 struct intel_plane *intel_plane;
4033
af2b653b
MR
4034 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4035 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4036 if (intel_plane->pipe == pipe)
4037 intel_plane_restore(&intel_plane->base);
af2b653b 4038 }
bb53d4ae
VS
4039}
4040
4041static void intel_disable_planes(struct drm_crtc *crtc)
4042{
4043 struct drm_device *dev = crtc->dev;
4044 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4045 struct drm_plane *plane;
bb53d4ae
VS
4046 struct intel_plane *intel_plane;
4047
af2b653b
MR
4048 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4049 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4050 if (intel_plane->pipe == pipe)
4051 intel_plane_disable(&intel_plane->base);
af2b653b 4052 }
bb53d4ae
VS
4053}
4054
20bc8673 4055void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4056{
cea165c3
VS
4057 struct drm_device *dev = crtc->base.dev;
4058 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531
PZ
4059
4060 if (!crtc->config.ips_enabled)
4061 return;
4062
cea165c3
VS
4063 /* We can only enable IPS after we enable a plane and wait for a vblank */
4064 intel_wait_for_vblank(dev, crtc->pipe);
4065
d77e4531 4066 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4067 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4068 mutex_lock(&dev_priv->rps.hw_lock);
4069 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4070 mutex_unlock(&dev_priv->rps.hw_lock);
4071 /* Quoting Art Runyan: "its not safe to expect any particular
4072 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4073 * mailbox." Moreover, the mailbox may return a bogus state,
4074 * so we need to just enable it and continue on.
2a114cc1
BW
4075 */
4076 } else {
4077 I915_WRITE(IPS_CTL, IPS_ENABLE);
4078 /* The bit only becomes 1 in the next vblank, so this wait here
4079 * is essentially intel_wait_for_vblank. If we don't have this
4080 * and don't wait for vblanks until the end of crtc_enable, then
4081 * the HW state readout code will complain that the expected
4082 * IPS_CTL value is not the one we read. */
4083 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4084 DRM_ERROR("Timed out waiting for IPS enable\n");
4085 }
d77e4531
PZ
4086}
4087
20bc8673 4088void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4089{
4090 struct drm_device *dev = crtc->base.dev;
4091 struct drm_i915_private *dev_priv = dev->dev_private;
4092
4093 if (!crtc->config.ips_enabled)
4094 return;
4095
4096 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4097 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4098 mutex_lock(&dev_priv->rps.hw_lock);
4099 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4100 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4101 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4102 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4103 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4104 } else {
2a114cc1 4105 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4106 POSTING_READ(IPS_CTL);
4107 }
d77e4531
PZ
4108
4109 /* We need to wait for a vblank before we can disable the plane. */
4110 intel_wait_for_vblank(dev, crtc->pipe);
4111}
4112
4113/** Loads the palette/gamma unit for the CRTC with the prepared values */
4114static void intel_crtc_load_lut(struct drm_crtc *crtc)
4115{
4116 struct drm_device *dev = crtc->dev;
4117 struct drm_i915_private *dev_priv = dev->dev_private;
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 enum pipe pipe = intel_crtc->pipe;
4120 int palreg = PALETTE(pipe);
4121 int i;
4122 bool reenable_ips = false;
4123
4124 /* The clocks have to be on to load the palette. */
4125 if (!crtc->enabled || !intel_crtc->active)
4126 return;
4127
4128 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
409ee761 4129 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4130 assert_dsi_pll_enabled(dev_priv);
4131 else
4132 assert_pll_enabled(dev_priv, pipe);
4133 }
4134
4135 /* use legacy palette for Ironlake */
7a1db49a 4136 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4137 palreg = LGC_PALETTE(pipe);
4138
4139 /* Workaround : Do not read or write the pipe palette/gamma data while
4140 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4141 */
41e6fc4c 4142 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
4143 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4144 GAMMA_MODE_MODE_SPLIT)) {
4145 hsw_disable_ips(intel_crtc);
4146 reenable_ips = true;
4147 }
4148
4149 for (i = 0; i < 256; i++) {
4150 I915_WRITE(palreg + 4 * i,
4151 (intel_crtc->lut_r[i] << 16) |
4152 (intel_crtc->lut_g[i] << 8) |
4153 intel_crtc->lut_b[i]);
4154 }
4155
4156 if (reenable_ips)
4157 hsw_enable_ips(intel_crtc);
4158}
4159
d3eedb1a
VS
4160static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4161{
4162 if (!enable && intel_crtc->overlay) {
4163 struct drm_device *dev = intel_crtc->base.dev;
4164 struct drm_i915_private *dev_priv = dev->dev_private;
4165
4166 mutex_lock(&dev->struct_mutex);
4167 dev_priv->mm.interruptible = false;
4168 (void) intel_overlay_switch_off(intel_crtc->overlay);
4169 dev_priv->mm.interruptible = true;
4170 mutex_unlock(&dev->struct_mutex);
4171 }
4172
4173 /* Let userspace switch the overlay on again. In most cases userspace
4174 * has to recompute where to put it anyway.
4175 */
4176}
4177
d3eedb1a 4178static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4179{
4180 struct drm_device *dev = crtc->dev;
a5c4d7bc
VS
4181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4182 int pipe = intel_crtc->pipe;
a5c4d7bc 4183
fdd508a6 4184 intel_enable_primary_hw_plane(crtc->primary, crtc);
a5c4d7bc
VS
4185 intel_enable_planes(crtc);
4186 intel_crtc_update_cursor(crtc, true);
d3eedb1a 4187 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
4188
4189 hsw_enable_ips(intel_crtc);
4190
4191 mutex_lock(&dev->struct_mutex);
4192 intel_update_fbc(dev);
4193 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4194
4195 /*
4196 * FIXME: Once we grow proper nuclear flip support out of this we need
4197 * to compute the mask of flip planes precisely. For the time being
4198 * consider this a flip from a NULL plane.
4199 */
4200 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4201}
4202
d3eedb1a 4203static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4204{
4205 struct drm_device *dev = crtc->dev;
4206 struct drm_i915_private *dev_priv = dev->dev_private;
4207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4208 int pipe = intel_crtc->pipe;
4209 int plane = intel_crtc->plane;
4210
4211 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc
VS
4212
4213 if (dev_priv->fbc.plane == plane)
4214 intel_disable_fbc(dev);
4215
4216 hsw_disable_ips(intel_crtc);
4217
d3eedb1a 4218 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
4219 intel_crtc_update_cursor(crtc, false);
4220 intel_disable_planes(crtc);
fdd508a6 4221 intel_disable_primary_hw_plane(crtc->primary, crtc);
f98551ae 4222
f99d7069
DV
4223 /*
4224 * FIXME: Once we grow proper nuclear flip support out of this we need
4225 * to compute the mask of flip planes precisely. For the time being
4226 * consider this a flip to a NULL plane.
4227 */
4228 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4229}
4230
f67a559d
JB
4231static void ironlake_crtc_enable(struct drm_crtc *crtc)
4232{
4233 struct drm_device *dev = crtc->dev;
4234 struct drm_i915_private *dev_priv = dev->dev_private;
4235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4236 struct intel_encoder *encoder;
f67a559d 4237 int pipe = intel_crtc->pipe;
f67a559d 4238
08a48469
DV
4239 WARN_ON(!crtc->enabled);
4240
f67a559d
JB
4241 if (intel_crtc->active)
4242 return;
4243
b14b1055
DV
4244 if (intel_crtc->config.has_pch_encoder)
4245 intel_prepare_shared_dpll(intel_crtc);
4246
29407aab
DV
4247 if (intel_crtc->config.has_dp_encoder)
4248 intel_dp_set_m_n(intel_crtc);
4249
4250 intel_set_pipe_timings(intel_crtc);
4251
4252 if (intel_crtc->config.has_pch_encoder) {
4253 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4254 &intel_crtc->config.fdi_m_n, NULL);
29407aab
DV
4255 }
4256
4257 ironlake_set_pipeconf(crtc);
4258
f67a559d 4259 intel_crtc->active = true;
8664281b 4260
a72e4c9f
DV
4261 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4262 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4263
f6736a1a 4264 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4265 if (encoder->pre_enable)
4266 encoder->pre_enable(encoder);
f67a559d 4267
5bfe2ac0 4268 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
4269 /* Note: FDI PLL enabling _must_ be done before we enable the
4270 * cpu pipes, hence this is separate from all the other fdi/pch
4271 * enabling. */
88cefb6c 4272 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4273 } else {
4274 assert_fdi_tx_disabled(dev_priv, pipe);
4275 assert_fdi_rx_disabled(dev_priv, pipe);
4276 }
f67a559d 4277
b074cec8 4278 ironlake_pfit_enable(intel_crtc);
f67a559d 4279
9c54c0dd
JB
4280 /*
4281 * On ILK+ LUT must be loaded before the pipe is running but with
4282 * clocks enabled
4283 */
4284 intel_crtc_load_lut(crtc);
4285
f37fcc2a 4286 intel_update_watermarks(crtc);
e1fdc473 4287 intel_enable_pipe(intel_crtc);
f67a559d 4288
5bfe2ac0 4289 if (intel_crtc->config.has_pch_encoder)
f67a559d 4290 ironlake_pch_enable(crtc);
c98e9dcf 4291
fa5c73b1
DV
4292 for_each_encoder_on_crtc(dev, crtc, encoder)
4293 encoder->enable(encoder);
61b77ddd
DV
4294
4295 if (HAS_PCH_CPT(dev))
a1520318 4296 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4297
4b3a9526
VS
4298 assert_vblank_disabled(crtc);
4299 drm_crtc_vblank_on(crtc);
4300
d3eedb1a 4301 intel_crtc_enable_planes(crtc);
6be4a607
JB
4302}
4303
42db64ef
PZ
4304/* IPS only exists on ULT machines and is tied to pipe A. */
4305static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4306{
f5adf94e 4307 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4308}
4309
e4916946
PZ
4310/*
4311 * This implements the workaround described in the "notes" section of the mode
4312 * set sequence documentation. When going from no pipes or single pipe to
4313 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4314 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4315 */
4316static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4317{
4318 struct drm_device *dev = crtc->base.dev;
4319 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4320
4321 /* We want to get the other_active_crtc only if there's only 1 other
4322 * active crtc. */
d3fcc808 4323 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4324 if (!crtc_it->active || crtc_it == crtc)
4325 continue;
4326
4327 if (other_active_crtc)
4328 return;
4329
4330 other_active_crtc = crtc_it;
4331 }
4332 if (!other_active_crtc)
4333 return;
4334
4335 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4336 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4337}
4338
4f771f10
PZ
4339static void haswell_crtc_enable(struct drm_crtc *crtc)
4340{
4341 struct drm_device *dev = crtc->dev;
4342 struct drm_i915_private *dev_priv = dev->dev_private;
4343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4344 struct intel_encoder *encoder;
4345 int pipe = intel_crtc->pipe;
4f771f10
PZ
4346
4347 WARN_ON(!crtc->enabled);
4348
4349 if (intel_crtc->active)
4350 return;
4351
df8ad70c
DV
4352 if (intel_crtc_to_shared_dpll(intel_crtc))
4353 intel_enable_shared_dpll(intel_crtc);
4354
229fca97
DV
4355 if (intel_crtc->config.has_dp_encoder)
4356 intel_dp_set_m_n(intel_crtc);
4357
4358 intel_set_pipe_timings(intel_crtc);
4359
ebb69c95
CT
4360 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4361 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4362 intel_crtc->config.pixel_multiplier - 1);
4363 }
4364
229fca97
DV
4365 if (intel_crtc->config.has_pch_encoder) {
4366 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4367 &intel_crtc->config.fdi_m_n, NULL);
229fca97
DV
4368 }
4369
4370 haswell_set_pipeconf(crtc);
4371
4372 intel_set_pipe_csc(crtc);
4373
4f771f10 4374 intel_crtc->active = true;
8664281b 4375
a72e4c9f 4376 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4377 for_each_encoder_on_crtc(dev, crtc, encoder)
4378 if (encoder->pre_enable)
4379 encoder->pre_enable(encoder);
4380
4fe9467d 4381 if (intel_crtc->config.has_pch_encoder) {
a72e4c9f
DV
4382 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4383 true);
4fe9467d
ID
4384 dev_priv->display.fdi_link_train(crtc);
4385 }
4386
1f544388 4387 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4388
b074cec8 4389 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4390
4391 /*
4392 * On ILK+ LUT must be loaded before the pipe is running but with
4393 * clocks enabled
4394 */
4395 intel_crtc_load_lut(crtc);
4396
1f544388 4397 intel_ddi_set_pipe_settings(crtc);
8228c251 4398 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4399
f37fcc2a 4400 intel_update_watermarks(crtc);
e1fdc473 4401 intel_enable_pipe(intel_crtc);
42db64ef 4402
5bfe2ac0 4403 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4404 lpt_pch_enable(crtc);
4f771f10 4405
0e32b39c
DA
4406 if (intel_crtc->config.dp_encoder_is_mst)
4407 intel_ddi_set_vc_payload_alloc(crtc, true);
4408
8807e55b 4409 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4410 encoder->enable(encoder);
8807e55b
JN
4411 intel_opregion_notify_encoder(encoder, true);
4412 }
4f771f10 4413
4b3a9526
VS
4414 assert_vblank_disabled(crtc);
4415 drm_crtc_vblank_on(crtc);
4416
e4916946
PZ
4417 /* If we change the relative order between pipe/planes enabling, we need
4418 * to change the workaround. */
4419 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4420 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4421}
4422
3f8dce3a
DV
4423static void ironlake_pfit_disable(struct intel_crtc *crtc)
4424{
4425 struct drm_device *dev = crtc->base.dev;
4426 struct drm_i915_private *dev_priv = dev->dev_private;
4427 int pipe = crtc->pipe;
4428
4429 /* To avoid upsetting the power well on haswell only disable the pfit if
4430 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4431 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4432 I915_WRITE(PF_CTL(pipe), 0);
4433 I915_WRITE(PF_WIN_POS(pipe), 0);
4434 I915_WRITE(PF_WIN_SZ(pipe), 0);
4435 }
4436}
4437
6be4a607
JB
4438static void ironlake_crtc_disable(struct drm_crtc *crtc)
4439{
4440 struct drm_device *dev = crtc->dev;
4441 struct drm_i915_private *dev_priv = dev->dev_private;
4442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4443 struct intel_encoder *encoder;
6be4a607 4444 int pipe = intel_crtc->pipe;
5eddb70b 4445 u32 reg, temp;
b52eb4dc 4446
f7abfe8b
CW
4447 if (!intel_crtc->active)
4448 return;
4449
d3eedb1a 4450 intel_crtc_disable_planes(crtc);
a5c4d7bc 4451
4b3a9526
VS
4452 drm_crtc_vblank_off(crtc);
4453 assert_vblank_disabled(crtc);
4454
ea9d758d
DV
4455 for_each_encoder_on_crtc(dev, crtc, encoder)
4456 encoder->disable(encoder);
4457
d925c59a 4458 if (intel_crtc->config.has_pch_encoder)
a72e4c9f 4459 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 4460
575f7ab7 4461 intel_disable_pipe(intel_crtc);
32f9d658 4462
3f8dce3a 4463 ironlake_pfit_disable(intel_crtc);
2c07245f 4464
bf49ec8c
DV
4465 for_each_encoder_on_crtc(dev, crtc, encoder)
4466 if (encoder->post_disable)
4467 encoder->post_disable(encoder);
2c07245f 4468
d925c59a
DV
4469 if (intel_crtc->config.has_pch_encoder) {
4470 ironlake_fdi_disable(crtc);
913d8d11 4471
d925c59a 4472 ironlake_disable_pch_transcoder(dev_priv, pipe);
a72e4c9f 4473 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 4474
d925c59a
DV
4475 if (HAS_PCH_CPT(dev)) {
4476 /* disable TRANS_DP_CTL */
4477 reg = TRANS_DP_CTL(pipe);
4478 temp = I915_READ(reg);
4479 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4480 TRANS_DP_PORT_SEL_MASK);
4481 temp |= TRANS_DP_PORT_SEL_NONE;
4482 I915_WRITE(reg, temp);
4483
4484 /* disable DPLL_SEL */
4485 temp = I915_READ(PCH_DPLL_SEL);
11887397 4486 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4487 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4488 }
e3421a18 4489
d925c59a 4490 /* disable PCH DPLL */
e72f9fbf 4491 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4492
d925c59a
DV
4493 ironlake_fdi_pll_disable(intel_crtc);
4494 }
6b383a7f 4495
f7abfe8b 4496 intel_crtc->active = false;
46ba614c 4497 intel_update_watermarks(crtc);
d1ebd816
BW
4498
4499 mutex_lock(&dev->struct_mutex);
6b383a7f 4500 intel_update_fbc(dev);
d1ebd816 4501 mutex_unlock(&dev->struct_mutex);
6be4a607 4502}
1b3c7a47 4503
4f771f10 4504static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4505{
4f771f10
PZ
4506 struct drm_device *dev = crtc->dev;
4507 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 4509 struct intel_encoder *encoder;
3b117c8f 4510 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4511
4f771f10
PZ
4512 if (!intel_crtc->active)
4513 return;
4514
d3eedb1a 4515 intel_crtc_disable_planes(crtc);
dda9a66a 4516
4b3a9526
VS
4517 drm_crtc_vblank_off(crtc);
4518 assert_vblank_disabled(crtc);
4519
8807e55b
JN
4520 for_each_encoder_on_crtc(dev, crtc, encoder) {
4521 intel_opregion_notify_encoder(encoder, false);
4f771f10 4522 encoder->disable(encoder);
8807e55b 4523 }
4f771f10 4524
8664281b 4525 if (intel_crtc->config.has_pch_encoder)
a72e4c9f
DV
4526 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4527 false);
575f7ab7 4528 intel_disable_pipe(intel_crtc);
4f771f10 4529
a4bf214f
VS
4530 if (intel_crtc->config.dp_encoder_is_mst)
4531 intel_ddi_set_vc_payload_alloc(crtc, false);
4532
ad80a810 4533 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4534
3f8dce3a 4535 ironlake_pfit_disable(intel_crtc);
4f771f10 4536
1f544388 4537 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4538
88adfff1 4539 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4540 lpt_disable_pch_transcoder(dev_priv);
a72e4c9f
DV
4541 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4542 true);
1ad960f2 4543 intel_ddi_fdi_disable(crtc);
83616634 4544 }
4f771f10 4545
97b040aa
ID
4546 for_each_encoder_on_crtc(dev, crtc, encoder)
4547 if (encoder->post_disable)
4548 encoder->post_disable(encoder);
4549
4f771f10 4550 intel_crtc->active = false;
46ba614c 4551 intel_update_watermarks(crtc);
4f771f10
PZ
4552
4553 mutex_lock(&dev->struct_mutex);
4554 intel_update_fbc(dev);
4555 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4556
4557 if (intel_crtc_to_shared_dpll(intel_crtc))
4558 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4559}
4560
ee7b9f93
JB
4561static void ironlake_crtc_off(struct drm_crtc *crtc)
4562{
4563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4564 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4565}
4566
6441ab5f 4567
2dd24552
JB
4568static void i9xx_pfit_enable(struct intel_crtc *crtc)
4569{
4570 struct drm_device *dev = crtc->base.dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
4572 struct intel_crtc_config *pipe_config = &crtc->config;
4573
328d8e82 4574 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4575 return;
4576
2dd24552 4577 /*
c0b03411
DV
4578 * The panel fitter should only be adjusted whilst the pipe is disabled,
4579 * according to register description and PRM.
2dd24552 4580 */
c0b03411
DV
4581 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4582 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4583
b074cec8
JB
4584 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4585 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4586
4587 /* Border color in case we don't scale up to the full screen. Black by
4588 * default, change to something else for debugging. */
4589 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4590}
4591
d05410f9
DA
4592static enum intel_display_power_domain port_to_power_domain(enum port port)
4593{
4594 switch (port) {
4595 case PORT_A:
4596 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4597 case PORT_B:
4598 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4599 case PORT_C:
4600 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4601 case PORT_D:
4602 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4603 default:
4604 WARN_ON_ONCE(1);
4605 return POWER_DOMAIN_PORT_OTHER;
4606 }
4607}
4608
77d22dca
ID
4609#define for_each_power_domain(domain, mask) \
4610 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4611 if ((1 << (domain)) & (mask))
4612
319be8ae
ID
4613enum intel_display_power_domain
4614intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4615{
4616 struct drm_device *dev = intel_encoder->base.dev;
4617 struct intel_digital_port *intel_dig_port;
4618
4619 switch (intel_encoder->type) {
4620 case INTEL_OUTPUT_UNKNOWN:
4621 /* Only DDI platforms should ever use this output type */
4622 WARN_ON_ONCE(!HAS_DDI(dev));
4623 case INTEL_OUTPUT_DISPLAYPORT:
4624 case INTEL_OUTPUT_HDMI:
4625 case INTEL_OUTPUT_EDP:
4626 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4627 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4628 case INTEL_OUTPUT_DP_MST:
4629 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4630 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4631 case INTEL_OUTPUT_ANALOG:
4632 return POWER_DOMAIN_PORT_CRT;
4633 case INTEL_OUTPUT_DSI:
4634 return POWER_DOMAIN_PORT_DSI;
4635 default:
4636 return POWER_DOMAIN_PORT_OTHER;
4637 }
4638}
4639
4640static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4641{
319be8ae
ID
4642 struct drm_device *dev = crtc->dev;
4643 struct intel_encoder *intel_encoder;
4644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4645 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4646 unsigned long mask;
4647 enum transcoder transcoder;
4648
4649 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4650
4651 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4652 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
fabf6e51
DV
4653 if (intel_crtc->config.pch_pfit.enabled ||
4654 intel_crtc->config.pch_pfit.force_thru)
77d22dca
ID
4655 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4656
319be8ae
ID
4657 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4658 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4659
77d22dca
ID
4660 return mask;
4661}
4662
77d22dca
ID
4663static void modeset_update_crtc_power_domains(struct drm_device *dev)
4664{
4665 struct drm_i915_private *dev_priv = dev->dev_private;
4666 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4667 struct intel_crtc *crtc;
4668
4669 /*
4670 * First get all needed power domains, then put all unneeded, to avoid
4671 * any unnecessary toggling of the power wells.
4672 */
d3fcc808 4673 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4674 enum intel_display_power_domain domain;
4675
4676 if (!crtc->base.enabled)
4677 continue;
4678
319be8ae 4679 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4680
4681 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4682 intel_display_power_get(dev_priv, domain);
4683 }
4684
d3fcc808 4685 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4686 enum intel_display_power_domain domain;
4687
4688 for_each_power_domain(domain, crtc->enabled_power_domains)
4689 intel_display_power_put(dev_priv, domain);
4690
4691 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4692 }
4693
4694 intel_display_set_init_power(dev_priv, false);
4695}
4696
dfcab17e 4697/* returns HPLL frequency in kHz */
f8bf63fd 4698static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4699{
586f49dc 4700 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4701
586f49dc
JB
4702 /* Obtain SKU information */
4703 mutex_lock(&dev_priv->dpio_lock);
4704 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4705 CCK_FUSE_HPLL_FREQ_MASK;
4706 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4707
dfcab17e 4708 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4709}
4710
f8bf63fd
VS
4711static void vlv_update_cdclk(struct drm_device *dev)
4712{
4713 struct drm_i915_private *dev_priv = dev->dev_private;
4714
4715 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 4716 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
f8bf63fd
VS
4717 dev_priv->vlv_cdclk_freq);
4718
4719 /*
4720 * Program the gmbus_freq based on the cdclk frequency.
4721 * BSpec erroneously claims we should aim for 4MHz, but
4722 * in fact 1MHz is the correct frequency.
4723 */
4724 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4725}
4726
30a970c6
JB
4727/* Adjust CDclk dividers to allow high res or save power if possible */
4728static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4729{
4730 struct drm_i915_private *dev_priv = dev->dev_private;
4731 u32 val, cmd;
4732
d197b7d3 4733 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4734
dfcab17e 4735 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4736 cmd = 2;
dfcab17e 4737 else if (cdclk == 266667)
30a970c6
JB
4738 cmd = 1;
4739 else
4740 cmd = 0;
4741
4742 mutex_lock(&dev_priv->rps.hw_lock);
4743 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4744 val &= ~DSPFREQGUAR_MASK;
4745 val |= (cmd << DSPFREQGUAR_SHIFT);
4746 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4747 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4748 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4749 50)) {
4750 DRM_ERROR("timed out waiting for CDclk change\n");
4751 }
4752 mutex_unlock(&dev_priv->rps.hw_lock);
4753
dfcab17e 4754 if (cdclk == 400000) {
30a970c6
JB
4755 u32 divider, vco;
4756
4757 vco = valleyview_get_vco(dev_priv);
dfcab17e 4758 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
30a970c6
JB
4759
4760 mutex_lock(&dev_priv->dpio_lock);
4761 /* adjust cdclk divider */
4762 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4763 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4764 val |= divider;
4765 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4766
4767 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4768 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4769 50))
4770 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4771 mutex_unlock(&dev_priv->dpio_lock);
4772 }
4773
4774 mutex_lock(&dev_priv->dpio_lock);
4775 /* adjust self-refresh exit latency value */
4776 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4777 val &= ~0x7f;
4778
4779 /*
4780 * For high bandwidth configs, we set a higher latency in the bunit
4781 * so that the core display fetch happens in time to avoid underruns.
4782 */
dfcab17e 4783 if (cdclk == 400000)
30a970c6
JB
4784 val |= 4500 / 250; /* 4.5 usec */
4785 else
4786 val |= 3000 / 250; /* 3.0 usec */
4787 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4788 mutex_unlock(&dev_priv->dpio_lock);
4789
f8bf63fd 4790 vlv_update_cdclk(dev);
30a970c6
JB
4791}
4792
383c5a6a
VS
4793static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4794{
4795 struct drm_i915_private *dev_priv = dev->dev_private;
4796 u32 val, cmd;
4797
4798 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4799
4800 switch (cdclk) {
4801 case 400000:
4802 cmd = 3;
4803 break;
4804 case 333333:
4805 case 320000:
4806 cmd = 2;
4807 break;
4808 case 266667:
4809 cmd = 1;
4810 break;
4811 case 200000:
4812 cmd = 0;
4813 break;
4814 default:
4815 WARN_ON(1);
4816 return;
4817 }
4818
4819 mutex_lock(&dev_priv->rps.hw_lock);
4820 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4821 val &= ~DSPFREQGUAR_MASK_CHV;
4822 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4823 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4824 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4825 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4826 50)) {
4827 DRM_ERROR("timed out waiting for CDclk change\n");
4828 }
4829 mutex_unlock(&dev_priv->rps.hw_lock);
4830
4831 vlv_update_cdclk(dev);
4832}
4833
30a970c6
JB
4834static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4835 int max_pixclk)
4836{
29dc7ef3
VS
4837 int vco = valleyview_get_vco(dev_priv);
4838 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4839
d49a340d
VS
4840 /* FIXME: Punit isn't quite ready yet */
4841 if (IS_CHERRYVIEW(dev_priv->dev))
4842 return 400000;
4843
30a970c6
JB
4844 /*
4845 * Really only a few cases to deal with, as only 4 CDclks are supported:
4846 * 200MHz
4847 * 267MHz
29dc7ef3 4848 * 320/333MHz (depends on HPLL freq)
30a970c6
JB
4849 * 400MHz
4850 * So we check to see whether we're above 90% of the lower bin and
4851 * adjust if needed.
e37c67a1
VS
4852 *
4853 * We seem to get an unstable or solid color picture at 200MHz.
4854 * Not sure what's wrong. For now use 200MHz only when all pipes
4855 * are off.
30a970c6 4856 */
29dc7ef3 4857 if (max_pixclk > freq_320*9/10)
dfcab17e
VS
4858 return 400000;
4859 else if (max_pixclk > 266667*9/10)
29dc7ef3 4860 return freq_320;
e37c67a1 4861 else if (max_pixclk > 0)
dfcab17e 4862 return 266667;
e37c67a1
VS
4863 else
4864 return 200000;
30a970c6
JB
4865}
4866
2f2d7aa1
VS
4867/* compute the max pixel clock for new configuration */
4868static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4869{
4870 struct drm_device *dev = dev_priv->dev;
4871 struct intel_crtc *intel_crtc;
4872 int max_pixclk = 0;
4873
d3fcc808 4874 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4875 if (intel_crtc->new_enabled)
30a970c6 4876 max_pixclk = max(max_pixclk,
2f2d7aa1 4877 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4878 }
4879
4880 return max_pixclk;
4881}
4882
4883static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4884 unsigned *prepare_pipes)
30a970c6
JB
4885{
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887 struct intel_crtc *intel_crtc;
2f2d7aa1 4888 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4889
d60c4473
ID
4890 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4891 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4892 return;
4893
2f2d7aa1 4894 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4895 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4896 if (intel_crtc->base.enabled)
4897 *prepare_pipes |= (1 << intel_crtc->pipe);
4898}
4899
4900static void valleyview_modeset_global_resources(struct drm_device *dev)
4901{
4902 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4903 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4904 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4905
383c5a6a
VS
4906 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4907 if (IS_CHERRYVIEW(dev))
4908 cherryview_set_cdclk(dev, req_cdclk);
4909 else
4910 valleyview_set_cdclk(dev, req_cdclk);
4911 }
4912
77961eb9 4913 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4914}
4915
89b667f8
JB
4916static void valleyview_crtc_enable(struct drm_crtc *crtc)
4917{
4918 struct drm_device *dev = crtc->dev;
a72e4c9f 4919 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
4920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4921 struct intel_encoder *encoder;
4922 int pipe = intel_crtc->pipe;
23538ef1 4923 bool is_dsi;
89b667f8
JB
4924
4925 WARN_ON(!crtc->enabled);
4926
4927 if (intel_crtc->active)
4928 return;
4929
409ee761 4930 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 4931
1ae0d137
VS
4932 if (!is_dsi) {
4933 if (IS_CHERRYVIEW(dev))
d288f65f 4934 chv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 4935 else
d288f65f 4936 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 4937 }
5b18e57c
DV
4938
4939 if (intel_crtc->config.has_dp_encoder)
4940 intel_dp_set_m_n(intel_crtc);
4941
4942 intel_set_pipe_timings(intel_crtc);
4943
c14b0485
VS
4944 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4945 struct drm_i915_private *dev_priv = dev->dev_private;
4946
4947 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4948 I915_WRITE(CHV_CANVAS(pipe), 0);
4949 }
4950
5b18e57c
DV
4951 i9xx_set_pipeconf(intel_crtc);
4952
89b667f8 4953 intel_crtc->active = true;
89b667f8 4954
a72e4c9f 4955 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 4956
89b667f8
JB
4957 for_each_encoder_on_crtc(dev, crtc, encoder)
4958 if (encoder->pre_pll_enable)
4959 encoder->pre_pll_enable(encoder);
4960
9d556c99
CML
4961 if (!is_dsi) {
4962 if (IS_CHERRYVIEW(dev))
d288f65f 4963 chv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 4964 else
d288f65f 4965 vlv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 4966 }
89b667f8
JB
4967
4968 for_each_encoder_on_crtc(dev, crtc, encoder)
4969 if (encoder->pre_enable)
4970 encoder->pre_enable(encoder);
4971
2dd24552
JB
4972 i9xx_pfit_enable(intel_crtc);
4973
63cbb074
VS
4974 intel_crtc_load_lut(crtc);
4975
f37fcc2a 4976 intel_update_watermarks(crtc);
e1fdc473 4977 intel_enable_pipe(intel_crtc);
be6a6f8e 4978
5004945f
JN
4979 for_each_encoder_on_crtc(dev, crtc, encoder)
4980 encoder->enable(encoder);
9ab0460b 4981
4b3a9526
VS
4982 assert_vblank_disabled(crtc);
4983 drm_crtc_vblank_on(crtc);
4984
9ab0460b 4985 intel_crtc_enable_planes(crtc);
d40d9187 4986
56b80e1f 4987 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 4988 i9xx_check_fifo_underruns(dev_priv);
89b667f8
JB
4989}
4990
f13c2ef3
DV
4991static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4992{
4993 struct drm_device *dev = crtc->base.dev;
4994 struct drm_i915_private *dev_priv = dev->dev_private;
4995
4996 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4997 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4998}
4999
0b8765c6 5000static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
5001{
5002 struct drm_device *dev = crtc->dev;
a72e4c9f 5003 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 5004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5005 struct intel_encoder *encoder;
79e53945 5006 int pipe = intel_crtc->pipe;
79e53945 5007
08a48469
DV
5008 WARN_ON(!crtc->enabled);
5009
f7abfe8b
CW
5010 if (intel_crtc->active)
5011 return;
5012
f13c2ef3
DV
5013 i9xx_set_pll_dividers(intel_crtc);
5014
5b18e57c
DV
5015 if (intel_crtc->config.has_dp_encoder)
5016 intel_dp_set_m_n(intel_crtc);
5017
5018 intel_set_pipe_timings(intel_crtc);
5019
5b18e57c
DV
5020 i9xx_set_pipeconf(intel_crtc);
5021
f7abfe8b 5022 intel_crtc->active = true;
6b383a7f 5023
4a3436e8 5024 if (!IS_GEN2(dev))
a72e4c9f 5025 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5026
9d6d9f19
MK
5027 for_each_encoder_on_crtc(dev, crtc, encoder)
5028 if (encoder->pre_enable)
5029 encoder->pre_enable(encoder);
5030
f6736a1a
DV
5031 i9xx_enable_pll(intel_crtc);
5032
2dd24552
JB
5033 i9xx_pfit_enable(intel_crtc);
5034
63cbb074
VS
5035 intel_crtc_load_lut(crtc);
5036
f37fcc2a 5037 intel_update_watermarks(crtc);
e1fdc473 5038 intel_enable_pipe(intel_crtc);
be6a6f8e 5039
fa5c73b1
DV
5040 for_each_encoder_on_crtc(dev, crtc, encoder)
5041 encoder->enable(encoder);
9ab0460b 5042
4b3a9526
VS
5043 assert_vblank_disabled(crtc);
5044 drm_crtc_vblank_on(crtc);
5045
9ab0460b 5046 intel_crtc_enable_planes(crtc);
d40d9187 5047
4a3436e8
VS
5048 /*
5049 * Gen2 reports pipe underruns whenever all planes are disabled.
5050 * So don't enable underrun reporting before at least some planes
5051 * are enabled.
5052 * FIXME: Need to fix the logic to work when we turn off all planes
5053 * but leave the pipe running.
5054 */
5055 if (IS_GEN2(dev))
a72e4c9f 5056 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5057
56b80e1f 5058 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5059 i9xx_check_fifo_underruns(dev_priv);
0b8765c6 5060}
79e53945 5061
87476d63
DV
5062static void i9xx_pfit_disable(struct intel_crtc *crtc)
5063{
5064 struct drm_device *dev = crtc->base.dev;
5065 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 5066
328d8e82
DV
5067 if (!crtc->config.gmch_pfit.control)
5068 return;
87476d63 5069
328d8e82 5070 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 5071
328d8e82
DV
5072 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5073 I915_READ(PFIT_CONTROL));
5074 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
5075}
5076
0b8765c6
JB
5077static void i9xx_crtc_disable(struct drm_crtc *crtc)
5078{
5079 struct drm_device *dev = crtc->dev;
5080 struct drm_i915_private *dev_priv = dev->dev_private;
5081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5082 struct intel_encoder *encoder;
0b8765c6 5083 int pipe = intel_crtc->pipe;
ef9c3aee 5084
f7abfe8b
CW
5085 if (!intel_crtc->active)
5086 return;
5087
4a3436e8
VS
5088 /*
5089 * Gen2 reports pipe underruns whenever all planes are disabled.
5090 * So diasble underrun reporting before all the planes get disabled.
5091 * FIXME: Need to fix the logic to work when we turn off all planes
5092 * but leave the pipe running.
5093 */
5094 if (IS_GEN2(dev))
a72e4c9f 5095 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5096
564ed191
ID
5097 /*
5098 * Vblank time updates from the shadow to live plane control register
5099 * are blocked if the memory self-refresh mode is active at that
5100 * moment. So to make sure the plane gets truly disabled, disable
5101 * first the self-refresh mode. The self-refresh enable bit in turn
5102 * will be checked/applied by the HW only at the next frame start
5103 * event which is after the vblank start event, so we need to have a
5104 * wait-for-vblank between disabling the plane and the pipe.
5105 */
5106 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
5107 intel_crtc_disable_planes(crtc);
5108
6304cd91
VS
5109 /*
5110 * On gen2 planes are double buffered but the pipe isn't, so we must
5111 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
5112 * We also need to wait on all gmch platforms because of the
5113 * self-refresh mode constraint explained above.
6304cd91 5114 */
564ed191 5115 intel_wait_for_vblank(dev, pipe);
6304cd91 5116
4b3a9526
VS
5117 drm_crtc_vblank_off(crtc);
5118 assert_vblank_disabled(crtc);
5119
5120 for_each_encoder_on_crtc(dev, crtc, encoder)
5121 encoder->disable(encoder);
5122
575f7ab7 5123 intel_disable_pipe(intel_crtc);
24a1f16d 5124
87476d63 5125 i9xx_pfit_disable(intel_crtc);
24a1f16d 5126
89b667f8
JB
5127 for_each_encoder_on_crtc(dev, crtc, encoder)
5128 if (encoder->post_disable)
5129 encoder->post_disable(encoder);
5130
409ee761 5131 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
5132 if (IS_CHERRYVIEW(dev))
5133 chv_disable_pll(dev_priv, pipe);
5134 else if (IS_VALLEYVIEW(dev))
5135 vlv_disable_pll(dev_priv, pipe);
5136 else
1c4e0274 5137 i9xx_disable_pll(intel_crtc);
076ed3b2 5138 }
0b8765c6 5139
4a3436e8 5140 if (!IS_GEN2(dev))
a72e4c9f 5141 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5142
f7abfe8b 5143 intel_crtc->active = false;
46ba614c 5144 intel_update_watermarks(crtc);
f37fcc2a 5145
efa9624e 5146 mutex_lock(&dev->struct_mutex);
6b383a7f 5147 intel_update_fbc(dev);
efa9624e 5148 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
5149}
5150
ee7b9f93
JB
5151static void i9xx_crtc_off(struct drm_crtc *crtc)
5152{
5153}
5154
976f8a20
DV
5155static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5156 bool enabled)
2c07245f
ZW
5157{
5158 struct drm_device *dev = crtc->dev;
5159 struct drm_i915_master_private *master_priv;
5160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5161 int pipe = intel_crtc->pipe;
79e53945
JB
5162
5163 if (!dev->primary->master)
5164 return;
5165
5166 master_priv = dev->primary->master->driver_priv;
5167 if (!master_priv->sarea_priv)
5168 return;
5169
79e53945
JB
5170 switch (pipe) {
5171 case 0:
5172 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5173 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5174 break;
5175 case 1:
5176 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5177 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5178 break;
5179 default:
9db4a9c7 5180 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
5181 break;
5182 }
79e53945
JB
5183}
5184
b04c5bd6
BF
5185/* Master function to enable/disable CRTC and corresponding power wells */
5186void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
5187{
5188 struct drm_device *dev = crtc->dev;
5189 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 5190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
5191 enum intel_display_power_domain domain;
5192 unsigned long domains;
976f8a20 5193
0e572fe7
DV
5194 if (enable) {
5195 if (!intel_crtc->active) {
e1e9fb84
DV
5196 domains = get_crtc_power_domains(crtc);
5197 for_each_power_domain(domain, domains)
5198 intel_display_power_get(dev_priv, domain);
5199 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
5200
5201 dev_priv->display.crtc_enable(crtc);
5202 }
5203 } else {
5204 if (intel_crtc->active) {
5205 dev_priv->display.crtc_disable(crtc);
5206
e1e9fb84
DV
5207 domains = intel_crtc->enabled_power_domains;
5208 for_each_power_domain(domain, domains)
5209 intel_display_power_put(dev_priv, domain);
5210 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
5211 }
5212 }
b04c5bd6
BF
5213}
5214
5215/**
5216 * Sets the power management mode of the pipe and plane.
5217 */
5218void intel_crtc_update_dpms(struct drm_crtc *crtc)
5219{
5220 struct drm_device *dev = crtc->dev;
5221 struct intel_encoder *intel_encoder;
5222 bool enable = false;
5223
5224 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5225 enable |= intel_encoder->connectors_active;
5226
5227 intel_crtc_control(crtc, enable);
976f8a20
DV
5228
5229 intel_crtc_update_sarea(crtc, enable);
5230}
5231
cdd59983
CW
5232static void intel_crtc_disable(struct drm_crtc *crtc)
5233{
cdd59983 5234 struct drm_device *dev = crtc->dev;
976f8a20 5235 struct drm_connector *connector;
ee7b9f93 5236 struct drm_i915_private *dev_priv = dev->dev_private;
2ff8fde1 5237 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
a071fa00 5238 enum pipe pipe = to_intel_crtc(crtc)->pipe;
cdd59983 5239
976f8a20
DV
5240 /* crtc should still be enabled when we disable it. */
5241 WARN_ON(!crtc->enabled);
5242
5243 dev_priv->display.crtc_disable(crtc);
5244 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
5245 dev_priv->display.off(crtc);
5246
f4510a27 5247 if (crtc->primary->fb) {
cdd59983 5248 mutex_lock(&dev->struct_mutex);
a071fa00
DV
5249 intel_unpin_fb_obj(old_obj);
5250 i915_gem_track_fb(old_obj, NULL,
5251 INTEL_FRONTBUFFER_PRIMARY(pipe));
cdd59983 5252 mutex_unlock(&dev->struct_mutex);
f4510a27 5253 crtc->primary->fb = NULL;
976f8a20
DV
5254 }
5255
5256 /* Update computed state. */
5257 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5258 if (!connector->encoder || !connector->encoder->crtc)
5259 continue;
5260
5261 if (connector->encoder->crtc != crtc)
5262 continue;
5263
5264 connector->dpms = DRM_MODE_DPMS_OFF;
5265 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
5266 }
5267}
5268
ea5b213a 5269void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5270{
4ef69c7a 5271 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5272
ea5b213a
CW
5273 drm_encoder_cleanup(encoder);
5274 kfree(intel_encoder);
7e7d76c3
JB
5275}
5276
9237329d 5277/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
5278 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5279 * state of the entire output pipe. */
9237329d 5280static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 5281{
5ab432ef
DV
5282 if (mode == DRM_MODE_DPMS_ON) {
5283 encoder->connectors_active = true;
5284
b2cabb0e 5285 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
5286 } else {
5287 encoder->connectors_active = false;
5288
b2cabb0e 5289 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 5290 }
79e53945
JB
5291}
5292
0a91ca29
DV
5293/* Cross check the actual hw state with our own modeset state tracking (and it's
5294 * internal consistency). */
b980514c 5295static void intel_connector_check_state(struct intel_connector *connector)
79e53945 5296{
0a91ca29
DV
5297 if (connector->get_hw_state(connector)) {
5298 struct intel_encoder *encoder = connector->encoder;
5299 struct drm_crtc *crtc;
5300 bool encoder_enabled;
5301 enum pipe pipe;
5302
5303 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5304 connector->base.base.id,
c23cc417 5305 connector->base.name);
0a91ca29 5306
0e32b39c
DA
5307 /* there is no real hw state for MST connectors */
5308 if (connector->mst_port)
5309 return;
5310
0a91ca29
DV
5311 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5312 "wrong connector dpms state\n");
5313 WARN(connector->base.encoder != &encoder->base,
5314 "active connector not linked to encoder\n");
0a91ca29 5315
36cd7444
DA
5316 if (encoder) {
5317 WARN(!encoder->connectors_active,
5318 "encoder->connectors_active not set\n");
5319
5320 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5321 WARN(!encoder_enabled, "encoder not enabled\n");
5322 if (WARN_ON(!encoder->base.crtc))
5323 return;
0a91ca29 5324
36cd7444 5325 crtc = encoder->base.crtc;
0a91ca29 5326
36cd7444
DA
5327 WARN(!crtc->enabled, "crtc not enabled\n");
5328 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5329 WARN(pipe != to_intel_crtc(crtc)->pipe,
5330 "encoder active on the wrong pipe\n");
5331 }
0a91ca29 5332 }
79e53945
JB
5333}
5334
5ab432ef
DV
5335/* Even simpler default implementation, if there's really no special case to
5336 * consider. */
5337void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5338{
5ab432ef
DV
5339 /* All the simple cases only support two dpms states. */
5340 if (mode != DRM_MODE_DPMS_ON)
5341 mode = DRM_MODE_DPMS_OFF;
d4270e57 5342
5ab432ef
DV
5343 if (mode == connector->dpms)
5344 return;
5345
5346 connector->dpms = mode;
5347
5348 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5349 if (connector->encoder)
5350 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5351
b980514c 5352 intel_modeset_check_state(connector->dev);
79e53945
JB
5353}
5354
f0947c37
DV
5355/* Simple connector->get_hw_state implementation for encoders that support only
5356 * one connector and no cloning and hence the encoder state determines the state
5357 * of the connector. */
5358bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5359{
24929352 5360 enum pipe pipe = 0;
f0947c37 5361 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5362
f0947c37 5363 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5364}
5365
1857e1da
DV
5366static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5367 struct intel_crtc_config *pipe_config)
5368{
5369 struct drm_i915_private *dev_priv = dev->dev_private;
5370 struct intel_crtc *pipe_B_crtc =
5371 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5372
5373 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5374 pipe_name(pipe), pipe_config->fdi_lanes);
5375 if (pipe_config->fdi_lanes > 4) {
5376 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5377 pipe_name(pipe), pipe_config->fdi_lanes);
5378 return false;
5379 }
5380
bafb6553 5381 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5382 if (pipe_config->fdi_lanes > 2) {
5383 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5384 pipe_config->fdi_lanes);
5385 return false;
5386 } else {
5387 return true;
5388 }
5389 }
5390
5391 if (INTEL_INFO(dev)->num_pipes == 2)
5392 return true;
5393
5394 /* Ivybridge 3 pipe is really complicated */
5395 switch (pipe) {
5396 case PIPE_A:
5397 return true;
5398 case PIPE_B:
5399 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5400 pipe_config->fdi_lanes > 2) {
5401 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5402 pipe_name(pipe), pipe_config->fdi_lanes);
5403 return false;
5404 }
5405 return true;
5406 case PIPE_C:
1e833f40 5407 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
5408 pipe_B_crtc->config.fdi_lanes <= 2) {
5409 if (pipe_config->fdi_lanes > 2) {
5410 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5411 pipe_name(pipe), pipe_config->fdi_lanes);
5412 return false;
5413 }
5414 } else {
5415 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5416 return false;
5417 }
5418 return true;
5419 default:
5420 BUG();
5421 }
5422}
5423
e29c22c0
DV
5424#define RETRY 1
5425static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5426 struct intel_crtc_config *pipe_config)
877d48d5 5427{
1857e1da 5428 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 5429 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 5430 int lane, link_bw, fdi_dotclock;
e29c22c0 5431 bool setup_ok, needs_recompute = false;
877d48d5 5432
e29c22c0 5433retry:
877d48d5
DV
5434 /* FDI is a binary signal running at ~2.7GHz, encoding
5435 * each output octet as 10 bits. The actual frequency
5436 * is stored as a divider into a 100MHz clock, and the
5437 * mode pixel clock is stored in units of 1KHz.
5438 * Hence the bw of each lane in terms of the mode signal
5439 * is:
5440 */
5441 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5442
241bfc38 5443 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5444
2bd89a07 5445 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5446 pipe_config->pipe_bpp);
5447
5448 pipe_config->fdi_lanes = lane;
5449
2bd89a07 5450 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5451 link_bw, &pipe_config->fdi_m_n);
1857e1da 5452
e29c22c0
DV
5453 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5454 intel_crtc->pipe, pipe_config);
5455 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5456 pipe_config->pipe_bpp -= 2*3;
5457 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5458 pipe_config->pipe_bpp);
5459 needs_recompute = true;
5460 pipe_config->bw_constrained = true;
5461
5462 goto retry;
5463 }
5464
5465 if (needs_recompute)
5466 return RETRY;
5467
5468 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5469}
5470
42db64ef
PZ
5471static void hsw_compute_ips_config(struct intel_crtc *crtc,
5472 struct intel_crtc_config *pipe_config)
5473{
d330a953 5474 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5475 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5476 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5477}
5478
a43f6e0f 5479static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 5480 struct intel_crtc_config *pipe_config)
79e53945 5481{
a43f6e0f 5482 struct drm_device *dev = crtc->base.dev;
8bd31e67 5483 struct drm_i915_private *dev_priv = dev->dev_private;
b8cecdf5 5484 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 5485
ad3a4479 5486 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 5487 if (INTEL_INFO(dev)->gen < 4) {
cf532bb2
VS
5488 int clock_limit =
5489 dev_priv->display.get_display_clock_speed(dev);
5490
5491 /*
5492 * Enable pixel doubling when the dot clock
5493 * is > 90% of the (display) core speed.
5494 *
b397c96b
VS
5495 * GDG double wide on either pipe,
5496 * otherwise pipe A only.
cf532bb2 5497 */
b397c96b 5498 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5499 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5500 clock_limit *= 2;
cf532bb2 5501 pipe_config->double_wide = true;
ad3a4479
VS
5502 }
5503
241bfc38 5504 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5505 return -EINVAL;
2c07245f 5506 }
89749350 5507
1d1d0e27
VS
5508 /*
5509 * Pipe horizontal size must be even in:
5510 * - DVO ganged mode
5511 * - LVDS dual channel mode
5512 * - Double wide pipe
5513 */
409ee761 5514 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
5515 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5516 pipe_config->pipe_src_w &= ~1;
5517
8693a824
DL
5518 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5519 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5520 */
5521 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5522 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5523 return -EINVAL;
44f46b42 5524
bd080ee5 5525 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5526 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5527 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5528 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5529 * for lvds. */
5530 pipe_config->pipe_bpp = 8*3;
5531 }
5532
f5adf94e 5533 if (HAS_IPS(dev))
a43f6e0f
DV
5534 hsw_compute_ips_config(crtc, pipe_config);
5535
877d48d5 5536 if (pipe_config->has_pch_encoder)
a43f6e0f 5537 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5538
e29c22c0 5539 return 0;
79e53945
JB
5540}
5541
25eb05fc
JB
5542static int valleyview_get_display_clock_speed(struct drm_device *dev)
5543{
d197b7d3
VS
5544 struct drm_i915_private *dev_priv = dev->dev_private;
5545 int vco = valleyview_get_vco(dev_priv);
5546 u32 val;
5547 int divider;
5548
d49a340d
VS
5549 /* FIXME: Punit isn't quite ready yet */
5550 if (IS_CHERRYVIEW(dev))
5551 return 400000;
5552
d197b7d3
VS
5553 mutex_lock(&dev_priv->dpio_lock);
5554 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5555 mutex_unlock(&dev_priv->dpio_lock);
5556
5557 divider = val & DISPLAY_FREQUENCY_VALUES;
5558
7d007f40
VS
5559 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5560 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5561 "cdclk change in progress\n");
5562
d197b7d3 5563 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
25eb05fc
JB
5564}
5565
e70236a8
JB
5566static int i945_get_display_clock_speed(struct drm_device *dev)
5567{
5568 return 400000;
5569}
79e53945 5570
e70236a8 5571static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5572{
e70236a8
JB
5573 return 333000;
5574}
79e53945 5575
e70236a8
JB
5576static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5577{
5578 return 200000;
5579}
79e53945 5580
257a7ffc
DV
5581static int pnv_get_display_clock_speed(struct drm_device *dev)
5582{
5583 u16 gcfgc = 0;
5584
5585 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5586
5587 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5588 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5589 return 267000;
5590 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5591 return 333000;
5592 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5593 return 444000;
5594 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5595 return 200000;
5596 default:
5597 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5598 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5599 return 133000;
5600 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5601 return 167000;
5602 }
5603}
5604
e70236a8
JB
5605static int i915gm_get_display_clock_speed(struct drm_device *dev)
5606{
5607 u16 gcfgc = 0;
79e53945 5608
e70236a8
JB
5609 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5610
5611 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5612 return 133000;
5613 else {
5614 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5615 case GC_DISPLAY_CLOCK_333_MHZ:
5616 return 333000;
5617 default:
5618 case GC_DISPLAY_CLOCK_190_200_MHZ:
5619 return 190000;
79e53945 5620 }
e70236a8
JB
5621 }
5622}
5623
5624static int i865_get_display_clock_speed(struct drm_device *dev)
5625{
5626 return 266000;
5627}
5628
5629static int i855_get_display_clock_speed(struct drm_device *dev)
5630{
5631 u16 hpllcc = 0;
5632 /* Assume that the hardware is in the high speed state. This
5633 * should be the default.
5634 */
5635 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5636 case GC_CLOCK_133_200:
5637 case GC_CLOCK_100_200:
5638 return 200000;
5639 case GC_CLOCK_166_250:
5640 return 250000;
5641 case GC_CLOCK_100_133:
79e53945 5642 return 133000;
e70236a8 5643 }
79e53945 5644
e70236a8
JB
5645 /* Shouldn't happen */
5646 return 0;
5647}
79e53945 5648
e70236a8
JB
5649static int i830_get_display_clock_speed(struct drm_device *dev)
5650{
5651 return 133000;
79e53945
JB
5652}
5653
2c07245f 5654static void
a65851af 5655intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5656{
a65851af
VS
5657 while (*num > DATA_LINK_M_N_MASK ||
5658 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5659 *num >>= 1;
5660 *den >>= 1;
5661 }
5662}
5663
a65851af
VS
5664static void compute_m_n(unsigned int m, unsigned int n,
5665 uint32_t *ret_m, uint32_t *ret_n)
5666{
5667 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5668 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5669 intel_reduce_m_n_ratio(ret_m, ret_n);
5670}
5671
e69d0bc1
DV
5672void
5673intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5674 int pixel_clock, int link_clock,
5675 struct intel_link_m_n *m_n)
2c07245f 5676{
e69d0bc1 5677 m_n->tu = 64;
a65851af
VS
5678
5679 compute_m_n(bits_per_pixel * pixel_clock,
5680 link_clock * nlanes * 8,
5681 &m_n->gmch_m, &m_n->gmch_n);
5682
5683 compute_m_n(pixel_clock, link_clock,
5684 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5685}
5686
a7615030
CW
5687static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5688{
d330a953
JN
5689 if (i915.panel_use_ssc >= 0)
5690 return i915.panel_use_ssc != 0;
41aa3448 5691 return dev_priv->vbt.lvds_use_ssc
435793df 5692 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5693}
5694
409ee761 5695static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
c65d77d8 5696{
409ee761 5697 struct drm_device *dev = crtc->base.dev;
c65d77d8
JB
5698 struct drm_i915_private *dev_priv = dev->dev_private;
5699 int refclk;
5700
a0c4da24 5701 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5702 refclk = 100000;
d0737e1d 5703 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5704 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5705 refclk = dev_priv->vbt.lvds_ssc_freq;
5706 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5707 } else if (!IS_GEN2(dev)) {
5708 refclk = 96000;
5709 } else {
5710 refclk = 48000;
5711 }
5712
5713 return refclk;
5714}
5715
7429e9d4 5716static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5717{
7df00d7a 5718 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5719}
f47709a9 5720
7429e9d4
DV
5721static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5722{
5723 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5724}
5725
f47709a9 5726static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5727 intel_clock_t *reduced_clock)
5728{
f47709a9 5729 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5730 u32 fp, fp2 = 0;
5731
5732 if (IS_PINEVIEW(dev)) {
7429e9d4 5733 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5734 if (reduced_clock)
7429e9d4 5735 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5736 } else {
7429e9d4 5737 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5738 if (reduced_clock)
7429e9d4 5739 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5740 }
5741
8bcc2795 5742 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5743
f47709a9 5744 crtc->lowfreq_avail = false;
409ee761 5745 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
d330a953 5746 reduced_clock && i915.powersave) {
8bcc2795 5747 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5748 crtc->lowfreq_avail = true;
a7516a05 5749 } else {
8bcc2795 5750 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5751 }
5752}
5753
5e69f97f
CML
5754static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5755 pipe)
89b667f8
JB
5756{
5757 u32 reg_val;
5758
5759 /*
5760 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5761 * and set it to a reasonable value instead.
5762 */
ab3c759a 5763 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5764 reg_val &= 0xffffff00;
5765 reg_val |= 0x00000030;
ab3c759a 5766 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5767
ab3c759a 5768 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5769 reg_val &= 0x8cffffff;
5770 reg_val = 0x8c000000;
ab3c759a 5771 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5772
ab3c759a 5773 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5774 reg_val &= 0xffffff00;
ab3c759a 5775 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5776
ab3c759a 5777 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5778 reg_val &= 0x00ffffff;
5779 reg_val |= 0xb0000000;
ab3c759a 5780 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5781}
5782
b551842d
DV
5783static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5784 struct intel_link_m_n *m_n)
5785{
5786 struct drm_device *dev = crtc->base.dev;
5787 struct drm_i915_private *dev_priv = dev->dev_private;
5788 int pipe = crtc->pipe;
5789
e3b95f1e
DV
5790 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5791 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5792 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5793 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5794}
5795
5796static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
5797 struct intel_link_m_n *m_n,
5798 struct intel_link_m_n *m2_n2)
b551842d
DV
5799{
5800 struct drm_device *dev = crtc->base.dev;
5801 struct drm_i915_private *dev_priv = dev->dev_private;
5802 int pipe = crtc->pipe;
5803 enum transcoder transcoder = crtc->config.cpu_transcoder;
5804
5805 if (INTEL_INFO(dev)->gen >= 5) {
5806 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5807 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5808 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5809 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
5810 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5811 * for gen < 8) and if DRRS is supported (to make sure the
5812 * registers are not unnecessarily accessed).
5813 */
5814 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5815 crtc->config.has_drrs) {
5816 I915_WRITE(PIPE_DATA_M2(transcoder),
5817 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5818 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5819 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5820 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5821 }
b551842d 5822 } else {
e3b95f1e
DV
5823 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5824 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5825 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5826 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5827 }
5828}
5829
f769cd24 5830void intel_dp_set_m_n(struct intel_crtc *crtc)
03afc4a2
DV
5831{
5832 if (crtc->config.has_pch_encoder)
5833 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5834 else
f769cd24
VK
5835 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5836 &crtc->config.dp_m2_n2);
03afc4a2
DV
5837}
5838
d288f65f
VS
5839static void vlv_update_pll(struct intel_crtc *crtc,
5840 struct intel_crtc_config *pipe_config)
bdd4b6a6
DV
5841{
5842 u32 dpll, dpll_md;
5843
5844 /*
5845 * Enable DPIO clock input. We should never disable the reference
5846 * clock for pipe B, since VGA hotplug / manual detection depends
5847 * on it.
5848 */
5849 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5850 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5851 /* We should never disable this, set it here for state tracking */
5852 if (crtc->pipe == PIPE_B)
5853 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5854 dpll |= DPLL_VCO_ENABLE;
d288f65f 5855 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 5856
d288f65f 5857 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 5858 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 5859 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
5860}
5861
d288f65f
VS
5862static void vlv_prepare_pll(struct intel_crtc *crtc,
5863 const struct intel_crtc_config *pipe_config)
a0c4da24 5864{
f47709a9 5865 struct drm_device *dev = crtc->base.dev;
a0c4da24 5866 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5867 int pipe = crtc->pipe;
bdd4b6a6 5868 u32 mdiv;
a0c4da24 5869 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5870 u32 coreclk, reg_val;
a0c4da24 5871
09153000
DV
5872 mutex_lock(&dev_priv->dpio_lock);
5873
d288f65f
VS
5874 bestn = pipe_config->dpll.n;
5875 bestm1 = pipe_config->dpll.m1;
5876 bestm2 = pipe_config->dpll.m2;
5877 bestp1 = pipe_config->dpll.p1;
5878 bestp2 = pipe_config->dpll.p2;
a0c4da24 5879
89b667f8
JB
5880 /* See eDP HDMI DPIO driver vbios notes doc */
5881
5882 /* PLL B needs special handling */
bdd4b6a6 5883 if (pipe == PIPE_B)
5e69f97f 5884 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5885
5886 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5887 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5888
5889 /* Disable target IRef on PLL */
ab3c759a 5890 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5891 reg_val &= 0x00ffffff;
ab3c759a 5892 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5893
5894 /* Disable fast lock */
ab3c759a 5895 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5896
5897 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5898 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5899 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5900 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5901 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5902
5903 /*
5904 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5905 * but we don't support that).
5906 * Note: don't use the DAC post divider as it seems unstable.
5907 */
5908 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5909 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5910
a0c4da24 5911 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5912 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5913
89b667f8 5914 /* Set HBR and RBR LPF coefficients */
d288f65f 5915 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
5916 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5917 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 5918 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5919 0x009f0003);
89b667f8 5920 else
ab3c759a 5921 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5922 0x00d0000f);
5923
0a88818d 5924 if (crtc->config.has_dp_encoder) {
89b667f8 5925 /* Use SSC source */
bdd4b6a6 5926 if (pipe == PIPE_A)
ab3c759a 5927 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5928 0x0df40000);
5929 else
ab3c759a 5930 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5931 0x0df70000);
5932 } else { /* HDMI or VGA */
5933 /* Use bend source */
bdd4b6a6 5934 if (pipe == PIPE_A)
ab3c759a 5935 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5936 0x0df70000);
5937 else
ab3c759a 5938 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5939 0x0df40000);
5940 }
a0c4da24 5941
ab3c759a 5942 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 5943 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
5944 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5945 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 5946 coreclk |= 0x01000000;
ab3c759a 5947 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5948
ab3c759a 5949 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5950 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5951}
5952
d288f65f
VS
5953static void chv_update_pll(struct intel_crtc *crtc,
5954 struct intel_crtc_config *pipe_config)
1ae0d137 5955{
d288f65f 5956 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
5957 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5958 DPLL_VCO_ENABLE;
5959 if (crtc->pipe != PIPE_A)
d288f65f 5960 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 5961
d288f65f
VS
5962 pipe_config->dpll_hw_state.dpll_md =
5963 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
5964}
5965
d288f65f
VS
5966static void chv_prepare_pll(struct intel_crtc *crtc,
5967 const struct intel_crtc_config *pipe_config)
9d556c99
CML
5968{
5969 struct drm_device *dev = crtc->base.dev;
5970 struct drm_i915_private *dev_priv = dev->dev_private;
5971 int pipe = crtc->pipe;
5972 int dpll_reg = DPLL(crtc->pipe);
5973 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 5974 u32 loopfilter, intcoeff;
9d556c99
CML
5975 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5976 int refclk;
5977
d288f65f
VS
5978 bestn = pipe_config->dpll.n;
5979 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5980 bestm1 = pipe_config->dpll.m1;
5981 bestm2 = pipe_config->dpll.m2 >> 22;
5982 bestp1 = pipe_config->dpll.p1;
5983 bestp2 = pipe_config->dpll.p2;
9d556c99
CML
5984
5985 /*
5986 * Enable Refclk and SSC
5987 */
a11b0703 5988 I915_WRITE(dpll_reg,
d288f65f 5989 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703
VS
5990
5991 mutex_lock(&dev_priv->dpio_lock);
9d556c99 5992
9d556c99
CML
5993 /* p1 and p2 divider */
5994 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5995 5 << DPIO_CHV_S1_DIV_SHIFT |
5996 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5997 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5998 1 << DPIO_CHV_K_DIV_SHIFT);
5999
6000 /* Feedback post-divider - m2 */
6001 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6002
6003 /* Feedback refclk divider - n and m1 */
6004 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6005 DPIO_CHV_M1_DIV_BY_2 |
6006 1 << DPIO_CHV_N_DIV_SHIFT);
6007
6008 /* M2 fraction division */
6009 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6010
6011 /* M2 fraction division enable */
6012 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6013 DPIO_CHV_FRAC_DIV_EN |
6014 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6015
6016 /* Loop filter */
409ee761 6017 refclk = i9xx_get_refclk(crtc, 0);
9d556c99
CML
6018 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6019 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6020 if (refclk == 100000)
6021 intcoeff = 11;
6022 else if (refclk == 38400)
6023 intcoeff = 10;
6024 else
6025 intcoeff = 9;
6026 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6027 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6028
6029 /* AFC Recal */
6030 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6031 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6032 DPIO_AFC_RECAL);
6033
6034 mutex_unlock(&dev_priv->dpio_lock);
6035}
6036
d288f65f
VS
6037/**
6038 * vlv_force_pll_on - forcibly enable just the PLL
6039 * @dev_priv: i915 private structure
6040 * @pipe: pipe PLL to enable
6041 * @dpll: PLL configuration
6042 *
6043 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6044 * in cases where we need the PLL enabled even when @pipe is not going to
6045 * be enabled.
6046 */
6047void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6048 const struct dpll *dpll)
6049{
6050 struct intel_crtc *crtc =
6051 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6052 struct intel_crtc_config pipe_config = {
6053 .pixel_multiplier = 1,
6054 .dpll = *dpll,
6055 };
6056
6057 if (IS_CHERRYVIEW(dev)) {
6058 chv_update_pll(crtc, &pipe_config);
6059 chv_prepare_pll(crtc, &pipe_config);
6060 chv_enable_pll(crtc, &pipe_config);
6061 } else {
6062 vlv_update_pll(crtc, &pipe_config);
6063 vlv_prepare_pll(crtc, &pipe_config);
6064 vlv_enable_pll(crtc, &pipe_config);
6065 }
6066}
6067
6068/**
6069 * vlv_force_pll_off - forcibly disable just the PLL
6070 * @dev_priv: i915 private structure
6071 * @pipe: pipe PLL to disable
6072 *
6073 * Disable the PLL for @pipe. To be used in cases where we need
6074 * the PLL enabled even when @pipe is not going to be enabled.
6075 */
6076void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6077{
6078 if (IS_CHERRYVIEW(dev))
6079 chv_disable_pll(to_i915(dev), pipe);
6080 else
6081 vlv_disable_pll(to_i915(dev), pipe);
6082}
6083
f47709a9
DV
6084static void i9xx_update_pll(struct intel_crtc *crtc,
6085 intel_clock_t *reduced_clock,
eb1cbe48
DV
6086 int num_connectors)
6087{
f47709a9 6088 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6089 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
6090 u32 dpll;
6091 bool is_sdvo;
d0737e1d 6092 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6093
f47709a9 6094 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6095
d0737e1d
ACO
6096 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6097 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
6098
6099 dpll = DPLL_VGA_MODE_DIS;
6100
d0737e1d 6101 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6102 dpll |= DPLLB_MODE_LVDS;
6103 else
6104 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6105
ef1b460d 6106 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
d0737e1d 6107 dpll |= (crtc->new_config->pixel_multiplier - 1)
198a037f 6108 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6109 }
198a037f
DV
6110
6111 if (is_sdvo)
4a33e48d 6112 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6113
0a88818d 6114 if (crtc->new_config->has_dp_encoder)
4a33e48d 6115 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6116
6117 /* compute bitmask from p1 value */
6118 if (IS_PINEVIEW(dev))
6119 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6120 else {
6121 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6122 if (IS_G4X(dev) && reduced_clock)
6123 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6124 }
6125 switch (clock->p2) {
6126 case 5:
6127 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6128 break;
6129 case 7:
6130 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6131 break;
6132 case 10:
6133 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6134 break;
6135 case 14:
6136 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6137 break;
6138 }
6139 if (INTEL_INFO(dev)->gen >= 4)
6140 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6141
d0737e1d 6142 if (crtc->new_config->sdvo_tv_clock)
eb1cbe48 6143 dpll |= PLL_REF_INPUT_TVCLKINBC;
d0737e1d 6144 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6145 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6146 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6147 else
6148 dpll |= PLL_REF_INPUT_DREFCLK;
6149
6150 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6151 crtc->new_config->dpll_hw_state.dpll = dpll;
8bcc2795 6152
eb1cbe48 6153 if (INTEL_INFO(dev)->gen >= 4) {
d0737e1d 6154 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
ef1b460d 6155 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d0737e1d 6156 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6157 }
6158}
6159
f47709a9 6160static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 6161 intel_clock_t *reduced_clock,
eb1cbe48
DV
6162 int num_connectors)
6163{
f47709a9 6164 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6165 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 6166 u32 dpll;
d0737e1d 6167 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6168
f47709a9 6169 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6170
eb1cbe48
DV
6171 dpll = DPLL_VGA_MODE_DIS;
6172
d0737e1d 6173 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6174 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6175 } else {
6176 if (clock->p1 == 2)
6177 dpll |= PLL_P1_DIVIDE_BY_TWO;
6178 else
6179 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6180 if (clock->p2 == 4)
6181 dpll |= PLL_P2_DIVIDE_BY_4;
6182 }
6183
d0737e1d 6184 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
4a33e48d
DV
6185 dpll |= DPLL_DVO_2X_MODE;
6186
d0737e1d 6187 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6188 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6189 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6190 else
6191 dpll |= PLL_REF_INPUT_DREFCLK;
6192
6193 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6194 crtc->new_config->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6195}
6196
8a654f3b 6197static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
6198{
6199 struct drm_device *dev = intel_crtc->base.dev;
6200 struct drm_i915_private *dev_priv = dev->dev_private;
6201 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6202 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
6203 struct drm_display_mode *adjusted_mode =
6204 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
6205 uint32_t crtc_vtotal, crtc_vblank_end;
6206 int vsyncshift = 0;
4d8a62ea
DV
6207
6208 /* We need to be careful not to changed the adjusted mode, for otherwise
6209 * the hw state checker will get angry at the mismatch. */
6210 crtc_vtotal = adjusted_mode->crtc_vtotal;
6211 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6212
609aeaca 6213 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6214 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6215 crtc_vtotal -= 1;
6216 crtc_vblank_end -= 1;
609aeaca 6217
409ee761 6218 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
6219 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6220 else
6221 vsyncshift = adjusted_mode->crtc_hsync_start -
6222 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6223 if (vsyncshift < 0)
6224 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6225 }
6226
6227 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 6228 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6229
fe2b8f9d 6230 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6231 (adjusted_mode->crtc_hdisplay - 1) |
6232 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6233 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6234 (adjusted_mode->crtc_hblank_start - 1) |
6235 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6236 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6237 (adjusted_mode->crtc_hsync_start - 1) |
6238 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6239
fe2b8f9d 6240 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6241 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6242 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6243 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6244 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6245 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6246 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
6247 (adjusted_mode->crtc_vsync_start - 1) |
6248 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6249
b5e508d4
PZ
6250 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6251 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6252 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6253 * bits. */
6254 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6255 (pipe == PIPE_B || pipe == PIPE_C))
6256 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6257
b0e77b9c
PZ
6258 /* pipesrc controls the size that is scaled from, which should
6259 * always be the user's requested size.
6260 */
6261 I915_WRITE(PIPESRC(pipe),
37327abd
VS
6262 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6263 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
6264}
6265
1bd1bd80
DV
6266static void intel_get_pipe_timings(struct intel_crtc *crtc,
6267 struct intel_crtc_config *pipe_config)
6268{
6269 struct drm_device *dev = crtc->base.dev;
6270 struct drm_i915_private *dev_priv = dev->dev_private;
6271 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6272 uint32_t tmp;
6273
6274 tmp = I915_READ(HTOTAL(cpu_transcoder));
6275 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6276 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6277 tmp = I915_READ(HBLANK(cpu_transcoder));
6278 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6279 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6280 tmp = I915_READ(HSYNC(cpu_transcoder));
6281 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6282 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6283
6284 tmp = I915_READ(VTOTAL(cpu_transcoder));
6285 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6286 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6287 tmp = I915_READ(VBLANK(cpu_transcoder));
6288 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6289 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6290 tmp = I915_READ(VSYNC(cpu_transcoder));
6291 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6292 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6293
6294 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6295 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6296 pipe_config->adjusted_mode.crtc_vtotal += 1;
6297 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6298 }
6299
6300 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
6301 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6302 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6303
6304 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6305 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
6306}
6307
f6a83288
DV
6308void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6309 struct intel_crtc_config *pipe_config)
babea61d 6310{
f6a83288
DV
6311 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6312 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6313 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6314 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 6315
f6a83288
DV
6316 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6317 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6318 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6319 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 6320
f6a83288 6321 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 6322
f6a83288
DV
6323 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6324 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
6325}
6326
84b046f3
DV
6327static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6328{
6329 struct drm_device *dev = intel_crtc->base.dev;
6330 struct drm_i915_private *dev_priv = dev->dev_private;
6331 uint32_t pipeconf;
6332
9f11a9e4 6333 pipeconf = 0;
84b046f3 6334
b6b5d049
VS
6335 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6336 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6337 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 6338
cf532bb2
VS
6339 if (intel_crtc->config.double_wide)
6340 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 6341
ff9ce46e
DV
6342 /* only g4x and later have fancy bpc/dither controls */
6343 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
6344 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6345 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6346 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 6347 PIPECONF_DITHER_TYPE_SP;
84b046f3 6348
ff9ce46e
DV
6349 switch (intel_crtc->config.pipe_bpp) {
6350 case 18:
6351 pipeconf |= PIPECONF_6BPC;
6352 break;
6353 case 24:
6354 pipeconf |= PIPECONF_8BPC;
6355 break;
6356 case 30:
6357 pipeconf |= PIPECONF_10BPC;
6358 break;
6359 default:
6360 /* Case prevented by intel_choose_pipe_bpp_dither. */
6361 BUG();
84b046f3
DV
6362 }
6363 }
6364
6365 if (HAS_PIPE_CXSR(dev)) {
6366 if (intel_crtc->lowfreq_avail) {
6367 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6368 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6369 } else {
6370 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6371 }
6372 }
6373
efc2cfff
VS
6374 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6375 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 6376 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
6377 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6378 else
6379 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6380 } else
84b046f3
DV
6381 pipeconf |= PIPECONF_PROGRESSIVE;
6382
9f11a9e4
DV
6383 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6384 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6385
84b046f3
DV
6386 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6387 POSTING_READ(PIPECONF(intel_crtc->pipe));
6388}
6389
d6dfee7a 6390static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
79e53945 6391{
c7653199 6392 struct drm_device *dev = crtc->base.dev;
79e53945 6393 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 6394 int refclk, num_connectors = 0;
652c393a 6395 intel_clock_t clock, reduced_clock;
a16af721 6396 bool ok, has_reduced_clock = false;
e9fd1c02 6397 bool is_lvds = false, is_dsi = false;
5eddb70b 6398 struct intel_encoder *encoder;
d4906093 6399 const intel_limit_t *limit;
79e53945 6400
d0737e1d
ACO
6401 for_each_intel_encoder(dev, encoder) {
6402 if (encoder->new_crtc != crtc)
6403 continue;
6404
5eddb70b 6405 switch (encoder->type) {
79e53945
JB
6406 case INTEL_OUTPUT_LVDS:
6407 is_lvds = true;
6408 break;
e9fd1c02
JN
6409 case INTEL_OUTPUT_DSI:
6410 is_dsi = true;
6411 break;
6847d71b
PZ
6412 default:
6413 break;
79e53945 6414 }
43565a06 6415
c751ce4f 6416 num_connectors++;
79e53945
JB
6417 }
6418
f2335330 6419 if (is_dsi)
5b18e57c 6420 return 0;
f2335330 6421
d0737e1d 6422 if (!crtc->new_config->clock_set) {
409ee761 6423 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6424
e9fd1c02
JN
6425 /*
6426 * Returns a set of divisors for the desired target clock with
6427 * the given refclk, or FALSE. The returned values represent
6428 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6429 * 2) / p1 / p2.
6430 */
409ee761 6431 limit = intel_limit(crtc, refclk);
c7653199 6432 ok = dev_priv->display.find_dpll(limit, crtc,
d0737e1d 6433 crtc->new_config->port_clock,
e9fd1c02 6434 refclk, NULL, &clock);
f2335330 6435 if (!ok) {
e9fd1c02
JN
6436 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6437 return -EINVAL;
6438 }
79e53945 6439
f2335330
JN
6440 if (is_lvds && dev_priv->lvds_downclock_avail) {
6441 /*
6442 * Ensure we match the reduced clock's P to the target
6443 * clock. If the clocks don't match, we can't switch
6444 * the display clock by using the FP0/FP1. In such case
6445 * we will disable the LVDS downclock feature.
6446 */
6447 has_reduced_clock =
c7653199 6448 dev_priv->display.find_dpll(limit, crtc,
f2335330
JN
6449 dev_priv->lvds_downclock,
6450 refclk, &clock,
6451 &reduced_clock);
6452 }
6453 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
6454 crtc->new_config->dpll.n = clock.n;
6455 crtc->new_config->dpll.m1 = clock.m1;
6456 crtc->new_config->dpll.m2 = clock.m2;
6457 crtc->new_config->dpll.p1 = clock.p1;
6458 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 6459 }
7026d4ac 6460
e9fd1c02 6461 if (IS_GEN2(dev)) {
c7653199 6462 i8xx_update_pll(crtc,
2a8f64ca
VP
6463 has_reduced_clock ? &reduced_clock : NULL,
6464 num_connectors);
9d556c99 6465 } else if (IS_CHERRYVIEW(dev)) {
d0737e1d 6466 chv_update_pll(crtc, crtc->new_config);
e9fd1c02 6467 } else if (IS_VALLEYVIEW(dev)) {
d0737e1d 6468 vlv_update_pll(crtc, crtc->new_config);
e9fd1c02 6469 } else {
c7653199 6470 i9xx_update_pll(crtc,
eb1cbe48 6471 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6472 num_connectors);
e9fd1c02 6473 }
79e53945 6474
c8f7a0db 6475 return 0;
f564048e
EA
6476}
6477
2fa2fe9a
DV
6478static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6479 struct intel_crtc_config *pipe_config)
6480{
6481 struct drm_device *dev = crtc->base.dev;
6482 struct drm_i915_private *dev_priv = dev->dev_private;
6483 uint32_t tmp;
6484
dc9e7dec
VS
6485 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6486 return;
6487
2fa2fe9a 6488 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6489 if (!(tmp & PFIT_ENABLE))
6490 return;
2fa2fe9a 6491
06922821 6492 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6493 if (INTEL_INFO(dev)->gen < 4) {
6494 if (crtc->pipe != PIPE_B)
6495 return;
2fa2fe9a
DV
6496 } else {
6497 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6498 return;
6499 }
6500
06922821 6501 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6502 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6503 if (INTEL_INFO(dev)->gen < 5)
6504 pipe_config->gmch_pfit.lvds_border_bits =
6505 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6506}
6507
acbec814
JB
6508static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6509 struct intel_crtc_config *pipe_config)
6510{
6511 struct drm_device *dev = crtc->base.dev;
6512 struct drm_i915_private *dev_priv = dev->dev_private;
6513 int pipe = pipe_config->cpu_transcoder;
6514 intel_clock_t clock;
6515 u32 mdiv;
662c6ecb 6516 int refclk = 100000;
acbec814 6517
f573de5a
SK
6518 /* In case of MIPI DPLL will not even be used */
6519 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6520 return;
6521
acbec814 6522 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6523 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6524 mutex_unlock(&dev_priv->dpio_lock);
6525
6526 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6527 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6528 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6529 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6530 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6531
f646628b 6532 vlv_clock(refclk, &clock);
acbec814 6533
f646628b
VS
6534 /* clock.dot is the fast clock */
6535 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6536}
6537
1ad292b5
JB
6538static void i9xx_get_plane_config(struct intel_crtc *crtc,
6539 struct intel_plane_config *plane_config)
6540{
6541 struct drm_device *dev = crtc->base.dev;
6542 struct drm_i915_private *dev_priv = dev->dev_private;
6543 u32 val, base, offset;
6544 int pipe = crtc->pipe, plane = crtc->plane;
6545 int fourcc, pixel_format;
6546 int aligned_height;
6547
66e514c1
DA
6548 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6549 if (!crtc->base.primary->fb) {
1ad292b5
JB
6550 DRM_DEBUG_KMS("failed to alloc fb\n");
6551 return;
6552 }
6553
6554 val = I915_READ(DSPCNTR(plane));
6555
6556 if (INTEL_INFO(dev)->gen >= 4)
6557 if (val & DISPPLANE_TILED)
6558 plane_config->tiled = true;
6559
6560 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6561 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6562 crtc->base.primary->fb->pixel_format = fourcc;
6563 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6564 drm_format_plane_cpp(fourcc, 0) * 8;
6565
6566 if (INTEL_INFO(dev)->gen >= 4) {
6567 if (plane_config->tiled)
6568 offset = I915_READ(DSPTILEOFF(plane));
6569 else
6570 offset = I915_READ(DSPLINOFF(plane));
6571 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6572 } else {
6573 base = I915_READ(DSPADDR(plane));
6574 }
6575 plane_config->base = base;
6576
6577 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6578 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6579 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6580
6581 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 6582 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6583
66e514c1 6584 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
6585 plane_config->tiled);
6586
1267a26b
FF
6587 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6588 aligned_height);
1ad292b5
JB
6589
6590 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6591 pipe, plane, crtc->base.primary->fb->width,
6592 crtc->base.primary->fb->height,
6593 crtc->base.primary->fb->bits_per_pixel, base,
6594 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6595 plane_config->size);
6596
6597}
6598
70b23a98
VS
6599static void chv_crtc_clock_get(struct intel_crtc *crtc,
6600 struct intel_crtc_config *pipe_config)
6601{
6602 struct drm_device *dev = crtc->base.dev;
6603 struct drm_i915_private *dev_priv = dev->dev_private;
6604 int pipe = pipe_config->cpu_transcoder;
6605 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6606 intel_clock_t clock;
6607 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6608 int refclk = 100000;
6609
6610 mutex_lock(&dev_priv->dpio_lock);
6611 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6612 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6613 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6614 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6615 mutex_unlock(&dev_priv->dpio_lock);
6616
6617 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6618 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6619 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6620 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6621 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6622
6623 chv_clock(refclk, &clock);
6624
6625 /* clock.dot is the fast clock */
6626 pipe_config->port_clock = clock.dot / 5;
6627}
6628
0e8ffe1b
DV
6629static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6630 struct intel_crtc_config *pipe_config)
6631{
6632 struct drm_device *dev = crtc->base.dev;
6633 struct drm_i915_private *dev_priv = dev->dev_private;
6634 uint32_t tmp;
6635
f458ebbc
DV
6636 if (!intel_display_power_is_enabled(dev_priv,
6637 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
6638 return false;
6639
e143a21c 6640 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6641 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6642
0e8ffe1b
DV
6643 tmp = I915_READ(PIPECONF(crtc->pipe));
6644 if (!(tmp & PIPECONF_ENABLE))
6645 return false;
6646
42571aef
VS
6647 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6648 switch (tmp & PIPECONF_BPC_MASK) {
6649 case PIPECONF_6BPC:
6650 pipe_config->pipe_bpp = 18;
6651 break;
6652 case PIPECONF_8BPC:
6653 pipe_config->pipe_bpp = 24;
6654 break;
6655 case PIPECONF_10BPC:
6656 pipe_config->pipe_bpp = 30;
6657 break;
6658 default:
6659 break;
6660 }
6661 }
6662
b5a9fa09
DV
6663 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6664 pipe_config->limited_color_range = true;
6665
282740f7
VS
6666 if (INTEL_INFO(dev)->gen < 4)
6667 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6668
1bd1bd80
DV
6669 intel_get_pipe_timings(crtc, pipe_config);
6670
2fa2fe9a
DV
6671 i9xx_get_pfit_config(crtc, pipe_config);
6672
6c49f241
DV
6673 if (INTEL_INFO(dev)->gen >= 4) {
6674 tmp = I915_READ(DPLL_MD(crtc->pipe));
6675 pipe_config->pixel_multiplier =
6676 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6677 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6678 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6679 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6680 tmp = I915_READ(DPLL(crtc->pipe));
6681 pipe_config->pixel_multiplier =
6682 ((tmp & SDVO_MULTIPLIER_MASK)
6683 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6684 } else {
6685 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6686 * port and will be fixed up in the encoder->get_config
6687 * function. */
6688 pipe_config->pixel_multiplier = 1;
6689 }
8bcc2795
DV
6690 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6691 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
6692 /*
6693 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6694 * on 830. Filter it out here so that we don't
6695 * report errors due to that.
6696 */
6697 if (IS_I830(dev))
6698 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6699
8bcc2795
DV
6700 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6701 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6702 } else {
6703 /* Mask out read-only status bits. */
6704 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6705 DPLL_PORTC_READY_MASK |
6706 DPLL_PORTB_READY_MASK);
8bcc2795 6707 }
6c49f241 6708
70b23a98
VS
6709 if (IS_CHERRYVIEW(dev))
6710 chv_crtc_clock_get(crtc, pipe_config);
6711 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6712 vlv_crtc_clock_get(crtc, pipe_config);
6713 else
6714 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6715
0e8ffe1b
DV
6716 return true;
6717}
6718
dde86e2d 6719static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6720{
6721 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 6722 struct intel_encoder *encoder;
74cfd7ac 6723 u32 val, final;
13d83a67 6724 bool has_lvds = false;
199e5d79 6725 bool has_cpu_edp = false;
199e5d79 6726 bool has_panel = false;
99eb6a01
KP
6727 bool has_ck505 = false;
6728 bool can_ssc = false;
13d83a67
JB
6729
6730 /* We need to take the global config into account */
b2784e15 6731 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
6732 switch (encoder->type) {
6733 case INTEL_OUTPUT_LVDS:
6734 has_panel = true;
6735 has_lvds = true;
6736 break;
6737 case INTEL_OUTPUT_EDP:
6738 has_panel = true;
2de6905f 6739 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6740 has_cpu_edp = true;
6741 break;
6847d71b
PZ
6742 default:
6743 break;
13d83a67
JB
6744 }
6745 }
6746
99eb6a01 6747 if (HAS_PCH_IBX(dev)) {
41aa3448 6748 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6749 can_ssc = has_ck505;
6750 } else {
6751 has_ck505 = false;
6752 can_ssc = true;
6753 }
6754
2de6905f
ID
6755 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6756 has_panel, has_lvds, has_ck505);
13d83a67
JB
6757
6758 /* Ironlake: try to setup display ref clock before DPLL
6759 * enabling. This is only under driver's control after
6760 * PCH B stepping, previous chipset stepping should be
6761 * ignoring this setting.
6762 */
74cfd7ac
CW
6763 val = I915_READ(PCH_DREF_CONTROL);
6764
6765 /* As we must carefully and slowly disable/enable each source in turn,
6766 * compute the final state we want first and check if we need to
6767 * make any changes at all.
6768 */
6769 final = val;
6770 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6771 if (has_ck505)
6772 final |= DREF_NONSPREAD_CK505_ENABLE;
6773 else
6774 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6775
6776 final &= ~DREF_SSC_SOURCE_MASK;
6777 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6778 final &= ~DREF_SSC1_ENABLE;
6779
6780 if (has_panel) {
6781 final |= DREF_SSC_SOURCE_ENABLE;
6782
6783 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6784 final |= DREF_SSC1_ENABLE;
6785
6786 if (has_cpu_edp) {
6787 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6788 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6789 else
6790 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6791 } else
6792 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6793 } else {
6794 final |= DREF_SSC_SOURCE_DISABLE;
6795 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6796 }
6797
6798 if (final == val)
6799 return;
6800
13d83a67 6801 /* Always enable nonspread source */
74cfd7ac 6802 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6803
99eb6a01 6804 if (has_ck505)
74cfd7ac 6805 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6806 else
74cfd7ac 6807 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6808
199e5d79 6809 if (has_panel) {
74cfd7ac
CW
6810 val &= ~DREF_SSC_SOURCE_MASK;
6811 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6812
199e5d79 6813 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6814 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6815 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6816 val |= DREF_SSC1_ENABLE;
e77166b5 6817 } else
74cfd7ac 6818 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6819
6820 /* Get SSC going before enabling the outputs */
74cfd7ac 6821 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6822 POSTING_READ(PCH_DREF_CONTROL);
6823 udelay(200);
6824
74cfd7ac 6825 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6826
6827 /* Enable CPU source on CPU attached eDP */
199e5d79 6828 if (has_cpu_edp) {
99eb6a01 6829 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6830 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6831 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6832 } else
74cfd7ac 6833 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6834 } else
74cfd7ac 6835 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6836
74cfd7ac 6837 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6838 POSTING_READ(PCH_DREF_CONTROL);
6839 udelay(200);
6840 } else {
6841 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6842
74cfd7ac 6843 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6844
6845 /* Turn off CPU output */
74cfd7ac 6846 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6847
74cfd7ac 6848 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6849 POSTING_READ(PCH_DREF_CONTROL);
6850 udelay(200);
6851
6852 /* Turn off the SSC source */
74cfd7ac
CW
6853 val &= ~DREF_SSC_SOURCE_MASK;
6854 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6855
6856 /* Turn off SSC1 */
74cfd7ac 6857 val &= ~DREF_SSC1_ENABLE;
199e5d79 6858
74cfd7ac 6859 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6860 POSTING_READ(PCH_DREF_CONTROL);
6861 udelay(200);
6862 }
74cfd7ac
CW
6863
6864 BUG_ON(val != final);
13d83a67
JB
6865}
6866
f31f2d55 6867static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6868{
f31f2d55 6869 uint32_t tmp;
dde86e2d 6870
0ff066a9
PZ
6871 tmp = I915_READ(SOUTH_CHICKEN2);
6872 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6873 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6874
0ff066a9
PZ
6875 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6876 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6877 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6878
0ff066a9
PZ
6879 tmp = I915_READ(SOUTH_CHICKEN2);
6880 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6881 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6882
0ff066a9
PZ
6883 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6884 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6885 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6886}
6887
6888/* WaMPhyProgramming:hsw */
6889static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6890{
6891 uint32_t tmp;
dde86e2d
PZ
6892
6893 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6894 tmp &= ~(0xFF << 24);
6895 tmp |= (0x12 << 24);
6896 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6897
dde86e2d
PZ
6898 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6899 tmp |= (1 << 11);
6900 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6901
6902 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6903 tmp |= (1 << 11);
6904 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6905
dde86e2d
PZ
6906 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6907 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6908 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6909
6910 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6911 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6912 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6913
0ff066a9
PZ
6914 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6915 tmp &= ~(7 << 13);
6916 tmp |= (5 << 13);
6917 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6918
0ff066a9
PZ
6919 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6920 tmp &= ~(7 << 13);
6921 tmp |= (5 << 13);
6922 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6923
6924 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6925 tmp &= ~0xFF;
6926 tmp |= 0x1C;
6927 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6928
6929 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6930 tmp &= ~0xFF;
6931 tmp |= 0x1C;
6932 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6933
6934 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6935 tmp &= ~(0xFF << 16);
6936 tmp |= (0x1C << 16);
6937 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6938
6939 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6940 tmp &= ~(0xFF << 16);
6941 tmp |= (0x1C << 16);
6942 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6943
0ff066a9
PZ
6944 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6945 tmp |= (1 << 27);
6946 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6947
0ff066a9
PZ
6948 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6949 tmp |= (1 << 27);
6950 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6951
0ff066a9
PZ
6952 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6953 tmp &= ~(0xF << 28);
6954 tmp |= (4 << 28);
6955 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6956
0ff066a9
PZ
6957 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6958 tmp &= ~(0xF << 28);
6959 tmp |= (4 << 28);
6960 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6961}
6962
2fa86a1f
PZ
6963/* Implements 3 different sequences from BSpec chapter "Display iCLK
6964 * Programming" based on the parameters passed:
6965 * - Sequence to enable CLKOUT_DP
6966 * - Sequence to enable CLKOUT_DP without spread
6967 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6968 */
6969static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6970 bool with_fdi)
f31f2d55
PZ
6971{
6972 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6973 uint32_t reg, tmp;
6974
6975 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6976 with_spread = true;
6977 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6978 with_fdi, "LP PCH doesn't have FDI\n"))
6979 with_fdi = false;
f31f2d55
PZ
6980
6981 mutex_lock(&dev_priv->dpio_lock);
6982
6983 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6984 tmp &= ~SBI_SSCCTL_DISABLE;
6985 tmp |= SBI_SSCCTL_PATHALT;
6986 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6987
6988 udelay(24);
6989
2fa86a1f
PZ
6990 if (with_spread) {
6991 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6992 tmp &= ~SBI_SSCCTL_PATHALT;
6993 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6994
2fa86a1f
PZ
6995 if (with_fdi) {
6996 lpt_reset_fdi_mphy(dev_priv);
6997 lpt_program_fdi_mphy(dev_priv);
6998 }
6999 }
dde86e2d 7000
2fa86a1f
PZ
7001 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7002 SBI_GEN0 : SBI_DBUFF0;
7003 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7004 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7005 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
7006
7007 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
7008}
7009
47701c3b
PZ
7010/* Sequence to disable CLKOUT_DP */
7011static void lpt_disable_clkout_dp(struct drm_device *dev)
7012{
7013 struct drm_i915_private *dev_priv = dev->dev_private;
7014 uint32_t reg, tmp;
7015
7016 mutex_lock(&dev_priv->dpio_lock);
7017
7018 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7019 SBI_GEN0 : SBI_DBUFF0;
7020 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7021 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7022 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7023
7024 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7025 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7026 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7027 tmp |= SBI_SSCCTL_PATHALT;
7028 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7029 udelay(32);
7030 }
7031 tmp |= SBI_SSCCTL_DISABLE;
7032 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7033 }
7034
7035 mutex_unlock(&dev_priv->dpio_lock);
7036}
7037
bf8fa3d3
PZ
7038static void lpt_init_pch_refclk(struct drm_device *dev)
7039{
bf8fa3d3
PZ
7040 struct intel_encoder *encoder;
7041 bool has_vga = false;
7042
b2784e15 7043 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
7044 switch (encoder->type) {
7045 case INTEL_OUTPUT_ANALOG:
7046 has_vga = true;
7047 break;
6847d71b
PZ
7048 default:
7049 break;
bf8fa3d3
PZ
7050 }
7051 }
7052
47701c3b
PZ
7053 if (has_vga)
7054 lpt_enable_clkout_dp(dev, true, true);
7055 else
7056 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
7057}
7058
dde86e2d
PZ
7059/*
7060 * Initialize reference clocks when the driver loads
7061 */
7062void intel_init_pch_refclk(struct drm_device *dev)
7063{
7064 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7065 ironlake_init_pch_refclk(dev);
7066 else if (HAS_PCH_LPT(dev))
7067 lpt_init_pch_refclk(dev);
7068}
7069
d9d444cb
JB
7070static int ironlake_get_refclk(struct drm_crtc *crtc)
7071{
7072 struct drm_device *dev = crtc->dev;
7073 struct drm_i915_private *dev_priv = dev->dev_private;
7074 struct intel_encoder *encoder;
d9d444cb
JB
7075 int num_connectors = 0;
7076 bool is_lvds = false;
7077
d0737e1d
ACO
7078 for_each_intel_encoder(dev, encoder) {
7079 if (encoder->new_crtc != to_intel_crtc(crtc))
7080 continue;
7081
d9d444cb
JB
7082 switch (encoder->type) {
7083 case INTEL_OUTPUT_LVDS:
7084 is_lvds = true;
7085 break;
6847d71b
PZ
7086 default:
7087 break;
d9d444cb
JB
7088 }
7089 num_connectors++;
7090 }
7091
7092 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 7093 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 7094 dev_priv->vbt.lvds_ssc_freq);
e91e941b 7095 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
7096 }
7097
7098 return 120000;
7099}
7100
6ff93609 7101static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 7102{
c8203565 7103 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
7104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7105 int pipe = intel_crtc->pipe;
c8203565
PZ
7106 uint32_t val;
7107
78114071 7108 val = 0;
c8203565 7109
965e0c48 7110 switch (intel_crtc->config.pipe_bpp) {
c8203565 7111 case 18:
dfd07d72 7112 val |= PIPECONF_6BPC;
c8203565
PZ
7113 break;
7114 case 24:
dfd07d72 7115 val |= PIPECONF_8BPC;
c8203565
PZ
7116 break;
7117 case 30:
dfd07d72 7118 val |= PIPECONF_10BPC;
c8203565
PZ
7119 break;
7120 case 36:
dfd07d72 7121 val |= PIPECONF_12BPC;
c8203565
PZ
7122 break;
7123 default:
cc769b62
PZ
7124 /* Case prevented by intel_choose_pipe_bpp_dither. */
7125 BUG();
c8203565
PZ
7126 }
7127
d8b32247 7128 if (intel_crtc->config.dither)
c8203565
PZ
7129 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7130
6ff93609 7131 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
7132 val |= PIPECONF_INTERLACED_ILK;
7133 else
7134 val |= PIPECONF_PROGRESSIVE;
7135
50f3b016 7136 if (intel_crtc->config.limited_color_range)
3685a8f3 7137 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 7138
c8203565
PZ
7139 I915_WRITE(PIPECONF(pipe), val);
7140 POSTING_READ(PIPECONF(pipe));
7141}
7142
86d3efce
VS
7143/*
7144 * Set up the pipe CSC unit.
7145 *
7146 * Currently only full range RGB to limited range RGB conversion
7147 * is supported, but eventually this should handle various
7148 * RGB<->YCbCr scenarios as well.
7149 */
50f3b016 7150static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
7151{
7152 struct drm_device *dev = crtc->dev;
7153 struct drm_i915_private *dev_priv = dev->dev_private;
7154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7155 int pipe = intel_crtc->pipe;
7156 uint16_t coeff = 0x7800; /* 1.0 */
7157
7158 /*
7159 * TODO: Check what kind of values actually come out of the pipe
7160 * with these coeff/postoff values and adjust to get the best
7161 * accuracy. Perhaps we even need to take the bpc value into
7162 * consideration.
7163 */
7164
50f3b016 7165 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7166 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7167
7168 /*
7169 * GY/GU and RY/RU should be the other way around according
7170 * to BSpec, but reality doesn't agree. Just set them up in
7171 * a way that results in the correct picture.
7172 */
7173 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7174 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7175
7176 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7177 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7178
7179 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7180 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7181
7182 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7183 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7184 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7185
7186 if (INTEL_INFO(dev)->gen > 6) {
7187 uint16_t postoff = 0;
7188
50f3b016 7189 if (intel_crtc->config.limited_color_range)
32cf0cb0 7190 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
7191
7192 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7193 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7194 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7195
7196 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7197 } else {
7198 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7199
50f3b016 7200 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7201 mode |= CSC_BLACK_SCREEN_OFFSET;
7202
7203 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7204 }
7205}
7206
6ff93609 7207static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 7208{
756f85cf
PZ
7209 struct drm_device *dev = crtc->dev;
7210 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 7211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 7212 enum pipe pipe = intel_crtc->pipe;
3b117c8f 7213 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
7214 uint32_t val;
7215
3eff4faa 7216 val = 0;
ee2b0b38 7217
756f85cf 7218 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
7219 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7220
6ff93609 7221 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
7222 val |= PIPECONF_INTERLACED_ILK;
7223 else
7224 val |= PIPECONF_PROGRESSIVE;
7225
702e7a56
PZ
7226 I915_WRITE(PIPECONF(cpu_transcoder), val);
7227 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
7228
7229 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7230 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 7231
3cdf122c 7232 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
7233 val = 0;
7234
7235 switch (intel_crtc->config.pipe_bpp) {
7236 case 18:
7237 val |= PIPEMISC_DITHER_6_BPC;
7238 break;
7239 case 24:
7240 val |= PIPEMISC_DITHER_8_BPC;
7241 break;
7242 case 30:
7243 val |= PIPEMISC_DITHER_10_BPC;
7244 break;
7245 case 36:
7246 val |= PIPEMISC_DITHER_12_BPC;
7247 break;
7248 default:
7249 /* Case prevented by pipe_config_set_bpp. */
7250 BUG();
7251 }
7252
7253 if (intel_crtc->config.dither)
7254 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7255
7256 I915_WRITE(PIPEMISC(pipe), val);
7257 }
ee2b0b38
PZ
7258}
7259
6591c6e4 7260static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
7261 intel_clock_t *clock,
7262 bool *has_reduced_clock,
7263 intel_clock_t *reduced_clock)
7264{
7265 struct drm_device *dev = crtc->dev;
7266 struct drm_i915_private *dev_priv = dev->dev_private;
a919ff14 7267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591c6e4 7268 int refclk;
d4906093 7269 const intel_limit_t *limit;
a16af721 7270 bool ret, is_lvds = false;
79e53945 7271
d0737e1d 7272 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
79e53945 7273
d9d444cb 7274 refclk = ironlake_get_refclk(crtc);
79e53945 7275
d4906093
ML
7276 /*
7277 * Returns a set of divisors for the desired target clock with the given
7278 * refclk, or FALSE. The returned values represent the clock equation:
7279 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7280 */
409ee761 7281 limit = intel_limit(intel_crtc, refclk);
a919ff14 7282 ret = dev_priv->display.find_dpll(limit, intel_crtc,
d0737e1d 7283 intel_crtc->new_config->port_clock,
ee9300bb 7284 refclk, NULL, clock);
6591c6e4
PZ
7285 if (!ret)
7286 return false;
cda4b7d3 7287
ddc9003c 7288 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
7289 /*
7290 * Ensure we match the reduced clock's P to the target clock.
7291 * If the clocks don't match, we can't switch the display clock
7292 * by using the FP0/FP1. In such case we will disable the LVDS
7293 * downclock feature.
7294 */
ee9300bb 7295 *has_reduced_clock =
a919ff14 7296 dev_priv->display.find_dpll(limit, intel_crtc,
ee9300bb
DV
7297 dev_priv->lvds_downclock,
7298 refclk, clock,
7299 reduced_clock);
652c393a 7300 }
61e9653f 7301
6591c6e4
PZ
7302 return true;
7303}
7304
d4b1931c
PZ
7305int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7306{
7307 /*
7308 * Account for spread spectrum to avoid
7309 * oversubscribing the link. Max center spread
7310 * is 2.5%; use 5% for safety's sake.
7311 */
7312 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 7313 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
7314}
7315
7429e9d4 7316static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 7317{
7429e9d4 7318 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
7319}
7320
de13a2e3 7321static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 7322 u32 *fp,
9a7c7890 7323 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 7324{
de13a2e3 7325 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
7326 struct drm_device *dev = crtc->dev;
7327 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
7328 struct intel_encoder *intel_encoder;
7329 uint32_t dpll;
6cc5f341 7330 int factor, num_connectors = 0;
09ede541 7331 bool is_lvds = false, is_sdvo = false;
79e53945 7332
d0737e1d
ACO
7333 for_each_intel_encoder(dev, intel_encoder) {
7334 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7335 continue;
7336
de13a2e3 7337 switch (intel_encoder->type) {
79e53945
JB
7338 case INTEL_OUTPUT_LVDS:
7339 is_lvds = true;
7340 break;
7341 case INTEL_OUTPUT_SDVO:
7d57382e 7342 case INTEL_OUTPUT_HDMI:
79e53945 7343 is_sdvo = true;
79e53945 7344 break;
6847d71b
PZ
7345 default:
7346 break;
79e53945 7347 }
43565a06 7348
c751ce4f 7349 num_connectors++;
79e53945 7350 }
79e53945 7351
c1858123 7352 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
7353 factor = 21;
7354 if (is_lvds) {
7355 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 7356 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 7357 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 7358 factor = 25;
d0737e1d 7359 } else if (intel_crtc->new_config->sdvo_tv_clock)
8febb297 7360 factor = 20;
c1858123 7361
d0737e1d 7362 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
7d0ac5b7 7363 *fp |= FP_CB_TUNE;
2c07245f 7364
9a7c7890
DV
7365 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7366 *fp2 |= FP_CB_TUNE;
7367
5eddb70b 7368 dpll = 0;
2c07245f 7369
a07d6787
EA
7370 if (is_lvds)
7371 dpll |= DPLLB_MODE_LVDS;
7372 else
7373 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7374
d0737e1d 7375 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
ef1b460d 7376 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7377
7378 if (is_sdvo)
4a33e48d 7379 dpll |= DPLL_SDVO_HIGH_SPEED;
d0737e1d 7380 if (intel_crtc->new_config->has_dp_encoder)
4a33e48d 7381 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7382
a07d6787 7383 /* compute bitmask from p1 value */
d0737e1d 7384 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7385 /* also FPA1 */
d0737e1d 7386 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7387
d0737e1d 7388 switch (intel_crtc->new_config->dpll.p2) {
a07d6787
EA
7389 case 5:
7390 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7391 break;
7392 case 7:
7393 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7394 break;
7395 case 10:
7396 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7397 break;
7398 case 14:
7399 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7400 break;
79e53945
JB
7401 }
7402
b4c09f3b 7403 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7404 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7405 else
7406 dpll |= PLL_REF_INPUT_DREFCLK;
7407
959e16d6 7408 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7409}
7410
3fb37703 7411static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
de13a2e3 7412{
c7653199 7413 struct drm_device *dev = crtc->base.dev;
de13a2e3 7414 intel_clock_t clock, reduced_clock;
cbbab5bd 7415 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7416 bool ok, has_reduced_clock = false;
8b47047b 7417 bool is_lvds = false;
e2b78267 7418 struct intel_shared_dpll *pll;
de13a2e3 7419
409ee761 7420 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 7421
5dc5298b
PZ
7422 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7423 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7424
c7653199 7425 ok = ironlake_compute_clocks(&crtc->base, &clock,
de13a2e3 7426 &has_reduced_clock, &reduced_clock);
d0737e1d 7427 if (!ok && !crtc->new_config->clock_set) {
de13a2e3
PZ
7428 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7429 return -EINVAL;
79e53945 7430 }
f47709a9 7431 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
7432 if (!crtc->new_config->clock_set) {
7433 crtc->new_config->dpll.n = clock.n;
7434 crtc->new_config->dpll.m1 = clock.m1;
7435 crtc->new_config->dpll.m2 = clock.m2;
7436 crtc->new_config->dpll.p1 = clock.p1;
7437 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 7438 }
79e53945 7439
5dc5298b 7440 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
d0737e1d
ACO
7441 if (crtc->new_config->has_pch_encoder) {
7442 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
cbbab5bd 7443 if (has_reduced_clock)
7429e9d4 7444 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7445
c7653199 7446 dpll = ironlake_compute_dpll(crtc,
cbbab5bd
DV
7447 &fp, &reduced_clock,
7448 has_reduced_clock ? &fp2 : NULL);
7449
d0737e1d
ACO
7450 crtc->new_config->dpll_hw_state.dpll = dpll;
7451 crtc->new_config->dpll_hw_state.fp0 = fp;
66e985c0 7452 if (has_reduced_clock)
d0737e1d 7453 crtc->new_config->dpll_hw_state.fp1 = fp2;
66e985c0 7454 else
d0737e1d 7455 crtc->new_config->dpll_hw_state.fp1 = fp;
66e985c0 7456
c7653199 7457 pll = intel_get_shared_dpll(crtc);
ee7b9f93 7458 if (pll == NULL) {
84f44ce7 7459 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 7460 pipe_name(crtc->pipe));
4b645f14
JB
7461 return -EINVAL;
7462 }
3fb37703 7463 }
79e53945 7464
d330a953 7465 if (is_lvds && has_reduced_clock && i915.powersave)
c7653199 7466 crtc->lowfreq_avail = true;
bcd644e0 7467 else
c7653199 7468 crtc->lowfreq_avail = false;
e2b78267 7469
c8f7a0db 7470 return 0;
79e53945
JB
7471}
7472
eb14cb74
VS
7473static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7474 struct intel_link_m_n *m_n)
7475{
7476 struct drm_device *dev = crtc->base.dev;
7477 struct drm_i915_private *dev_priv = dev->dev_private;
7478 enum pipe pipe = crtc->pipe;
7479
7480 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7481 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7482 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7483 & ~TU_SIZE_MASK;
7484 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7485 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7486 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7487}
7488
7489static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7490 enum transcoder transcoder,
b95af8be
VK
7491 struct intel_link_m_n *m_n,
7492 struct intel_link_m_n *m2_n2)
72419203
DV
7493{
7494 struct drm_device *dev = crtc->base.dev;
7495 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7496 enum pipe pipe = crtc->pipe;
72419203 7497
eb14cb74
VS
7498 if (INTEL_INFO(dev)->gen >= 5) {
7499 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7500 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7501 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7502 & ~TU_SIZE_MASK;
7503 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7504 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7505 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7506 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7507 * gen < 8) and if DRRS is supported (to make sure the
7508 * registers are not unnecessarily read).
7509 */
7510 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7511 crtc->config.has_drrs) {
7512 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7513 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7514 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7515 & ~TU_SIZE_MASK;
7516 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7517 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7518 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7519 }
eb14cb74
VS
7520 } else {
7521 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7522 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7523 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7524 & ~TU_SIZE_MASK;
7525 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7526 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7527 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7528 }
7529}
7530
7531void intel_dp_get_m_n(struct intel_crtc *crtc,
7532 struct intel_crtc_config *pipe_config)
7533{
7534 if (crtc->config.has_pch_encoder)
7535 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7536 else
7537 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7538 &pipe_config->dp_m_n,
7539 &pipe_config->dp_m2_n2);
eb14cb74 7540}
72419203 7541
eb14cb74
VS
7542static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7543 struct intel_crtc_config *pipe_config)
7544{
7545 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7546 &pipe_config->fdi_m_n, NULL);
72419203
DV
7547}
7548
2fa2fe9a
DV
7549static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7550 struct intel_crtc_config *pipe_config)
7551{
7552 struct drm_device *dev = crtc->base.dev;
7553 struct drm_i915_private *dev_priv = dev->dev_private;
7554 uint32_t tmp;
7555
7556 tmp = I915_READ(PF_CTL(crtc->pipe));
7557
7558 if (tmp & PF_ENABLE) {
fd4daa9c 7559 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7560 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7561 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7562
7563 /* We currently do not free assignements of panel fitters on
7564 * ivb/hsw (since we don't use the higher upscaling modes which
7565 * differentiates them) so just WARN about this case for now. */
7566 if (IS_GEN7(dev)) {
7567 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7568 PF_PIPE_SEL_IVB(crtc->pipe));
7569 }
2fa2fe9a 7570 }
79e53945
JB
7571}
7572
4c6baa59
JB
7573static void ironlake_get_plane_config(struct intel_crtc *crtc,
7574 struct intel_plane_config *plane_config)
7575{
7576 struct drm_device *dev = crtc->base.dev;
7577 struct drm_i915_private *dev_priv = dev->dev_private;
7578 u32 val, base, offset;
7579 int pipe = crtc->pipe, plane = crtc->plane;
7580 int fourcc, pixel_format;
7581 int aligned_height;
7582
66e514c1
DA
7583 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7584 if (!crtc->base.primary->fb) {
4c6baa59
JB
7585 DRM_DEBUG_KMS("failed to alloc fb\n");
7586 return;
7587 }
7588
7589 val = I915_READ(DSPCNTR(plane));
7590
7591 if (INTEL_INFO(dev)->gen >= 4)
7592 if (val & DISPPLANE_TILED)
7593 plane_config->tiled = true;
7594
7595 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7596 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7597 crtc->base.primary->fb->pixel_format = fourcc;
7598 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7599 drm_format_plane_cpp(fourcc, 0) * 8;
7600
7601 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7602 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7603 offset = I915_READ(DSPOFFSET(plane));
7604 } else {
7605 if (plane_config->tiled)
7606 offset = I915_READ(DSPTILEOFF(plane));
7607 else
7608 offset = I915_READ(DSPLINOFF(plane));
7609 }
7610 plane_config->base = base;
7611
7612 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7613 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7614 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7615
7616 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 7617 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
4c6baa59 7618
66e514c1 7619 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7620 plane_config->tiled);
7621
1267a26b
FF
7622 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7623 aligned_height);
4c6baa59
JB
7624
7625 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7626 pipe, plane, crtc->base.primary->fb->width,
7627 crtc->base.primary->fb->height,
7628 crtc->base.primary->fb->bits_per_pixel, base,
7629 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7630 plane_config->size);
7631}
7632
0e8ffe1b
DV
7633static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7634 struct intel_crtc_config *pipe_config)
7635{
7636 struct drm_device *dev = crtc->base.dev;
7637 struct drm_i915_private *dev_priv = dev->dev_private;
7638 uint32_t tmp;
7639
f458ebbc
DV
7640 if (!intel_display_power_is_enabled(dev_priv,
7641 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
7642 return false;
7643
e143a21c 7644 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7645 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7646
0e8ffe1b
DV
7647 tmp = I915_READ(PIPECONF(crtc->pipe));
7648 if (!(tmp & PIPECONF_ENABLE))
7649 return false;
7650
42571aef
VS
7651 switch (tmp & PIPECONF_BPC_MASK) {
7652 case PIPECONF_6BPC:
7653 pipe_config->pipe_bpp = 18;
7654 break;
7655 case PIPECONF_8BPC:
7656 pipe_config->pipe_bpp = 24;
7657 break;
7658 case PIPECONF_10BPC:
7659 pipe_config->pipe_bpp = 30;
7660 break;
7661 case PIPECONF_12BPC:
7662 pipe_config->pipe_bpp = 36;
7663 break;
7664 default:
7665 break;
7666 }
7667
b5a9fa09
DV
7668 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7669 pipe_config->limited_color_range = true;
7670
ab9412ba 7671 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7672 struct intel_shared_dpll *pll;
7673
88adfff1
DV
7674 pipe_config->has_pch_encoder = true;
7675
627eb5a3
DV
7676 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7677 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7678 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7679
7680 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7681
c0d43d62 7682 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7683 pipe_config->shared_dpll =
7684 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7685 } else {
7686 tmp = I915_READ(PCH_DPLL_SEL);
7687 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7688 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7689 else
7690 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7691 }
66e985c0
DV
7692
7693 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7694
7695 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7696 &pipe_config->dpll_hw_state));
c93f54cf
DV
7697
7698 tmp = pipe_config->dpll_hw_state.dpll;
7699 pipe_config->pixel_multiplier =
7700 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7701 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7702
7703 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7704 } else {
7705 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7706 }
7707
1bd1bd80
DV
7708 intel_get_pipe_timings(crtc, pipe_config);
7709
2fa2fe9a
DV
7710 ironlake_get_pfit_config(crtc, pipe_config);
7711
0e8ffe1b
DV
7712 return true;
7713}
7714
be256dc7
PZ
7715static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7716{
7717 struct drm_device *dev = dev_priv->dev;
be256dc7 7718 struct intel_crtc *crtc;
be256dc7 7719
d3fcc808 7720 for_each_intel_crtc(dev, crtc)
798183c5 7721 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7722 pipe_name(crtc->pipe));
7723
7724 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8cc3e169
DV
7725 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7726 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7727 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
be256dc7
PZ
7728 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7729 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7730 "CPU PWM1 enabled\n");
c5107b87
PZ
7731 if (IS_HASWELL(dev))
7732 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7733 "CPU PWM2 enabled\n");
be256dc7
PZ
7734 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7735 "PCH PWM1 enabled\n");
7736 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7737 "Utility pin enabled\n");
7738 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7739
9926ada1
PZ
7740 /*
7741 * In theory we can still leave IRQs enabled, as long as only the HPD
7742 * interrupts remain enabled. We used to check for that, but since it's
7743 * gen-specific and since we only disable LCPLL after we fully disable
7744 * the interrupts, the check below should be enough.
7745 */
9df7575f 7746 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
7747}
7748
9ccd5aeb
PZ
7749static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7750{
7751 struct drm_device *dev = dev_priv->dev;
7752
7753 if (IS_HASWELL(dev))
7754 return I915_READ(D_COMP_HSW);
7755 else
7756 return I915_READ(D_COMP_BDW);
7757}
7758
3c4c9b81
PZ
7759static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7760{
7761 struct drm_device *dev = dev_priv->dev;
7762
7763 if (IS_HASWELL(dev)) {
7764 mutex_lock(&dev_priv->rps.hw_lock);
7765 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7766 val))
f475dadf 7767 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
7768 mutex_unlock(&dev_priv->rps.hw_lock);
7769 } else {
9ccd5aeb
PZ
7770 I915_WRITE(D_COMP_BDW, val);
7771 POSTING_READ(D_COMP_BDW);
3c4c9b81 7772 }
be256dc7
PZ
7773}
7774
7775/*
7776 * This function implements pieces of two sequences from BSpec:
7777 * - Sequence for display software to disable LCPLL
7778 * - Sequence for display software to allow package C8+
7779 * The steps implemented here are just the steps that actually touch the LCPLL
7780 * register. Callers should take care of disabling all the display engine
7781 * functions, doing the mode unset, fixing interrupts, etc.
7782 */
6ff58d53
PZ
7783static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7784 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7785{
7786 uint32_t val;
7787
7788 assert_can_disable_lcpll(dev_priv);
7789
7790 val = I915_READ(LCPLL_CTL);
7791
7792 if (switch_to_fclk) {
7793 val |= LCPLL_CD_SOURCE_FCLK;
7794 I915_WRITE(LCPLL_CTL, val);
7795
7796 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7797 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7798 DRM_ERROR("Switching to FCLK failed\n");
7799
7800 val = I915_READ(LCPLL_CTL);
7801 }
7802
7803 val |= LCPLL_PLL_DISABLE;
7804 I915_WRITE(LCPLL_CTL, val);
7805 POSTING_READ(LCPLL_CTL);
7806
7807 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7808 DRM_ERROR("LCPLL still locked\n");
7809
9ccd5aeb 7810 val = hsw_read_dcomp(dev_priv);
be256dc7 7811 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7812 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7813 ndelay(100);
7814
9ccd5aeb
PZ
7815 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7816 1))
be256dc7
PZ
7817 DRM_ERROR("D_COMP RCOMP still in progress\n");
7818
7819 if (allow_power_down) {
7820 val = I915_READ(LCPLL_CTL);
7821 val |= LCPLL_POWER_DOWN_ALLOW;
7822 I915_WRITE(LCPLL_CTL, val);
7823 POSTING_READ(LCPLL_CTL);
7824 }
7825}
7826
7827/*
7828 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7829 * source.
7830 */
6ff58d53 7831static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7832{
7833 uint32_t val;
7834
7835 val = I915_READ(LCPLL_CTL);
7836
7837 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7838 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7839 return;
7840
a8a8bd54
PZ
7841 /*
7842 * Make sure we're not on PC8 state before disabling PC8, otherwise
7843 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7844 *
7845 * The other problem is that hsw_restore_lcpll() is called as part of
7846 * the runtime PM resume sequence, so we can't just call
7847 * gen6_gt_force_wake_get() because that function calls
7848 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7849 * while we are on the resume sequence. So to solve this problem we have
7850 * to call special forcewake code that doesn't touch runtime PM and
7851 * doesn't enable the forcewake delayed work.
7852 */
d2e40e27 7853 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7854 if (dev_priv->uncore.forcewake_count++ == 0)
7855 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
d2e40e27 7856 spin_unlock_irq(&dev_priv->uncore.lock);
215733fa 7857
be256dc7
PZ
7858 if (val & LCPLL_POWER_DOWN_ALLOW) {
7859 val &= ~LCPLL_POWER_DOWN_ALLOW;
7860 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7861 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7862 }
7863
9ccd5aeb 7864 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
7865 val |= D_COMP_COMP_FORCE;
7866 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7867 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7868
7869 val = I915_READ(LCPLL_CTL);
7870 val &= ~LCPLL_PLL_DISABLE;
7871 I915_WRITE(LCPLL_CTL, val);
7872
7873 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7874 DRM_ERROR("LCPLL not locked yet\n");
7875
7876 if (val & LCPLL_CD_SOURCE_FCLK) {
7877 val = I915_READ(LCPLL_CTL);
7878 val &= ~LCPLL_CD_SOURCE_FCLK;
7879 I915_WRITE(LCPLL_CTL, val);
7880
7881 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7882 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7883 DRM_ERROR("Switching back to LCPLL failed\n");
7884 }
215733fa 7885
a8a8bd54 7886 /* See the big comment above. */
d2e40e27 7887 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7888 if (--dev_priv->uncore.forcewake_count == 0)
7889 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
d2e40e27 7890 spin_unlock_irq(&dev_priv->uncore.lock);
be256dc7
PZ
7891}
7892
765dab67
PZ
7893/*
7894 * Package states C8 and deeper are really deep PC states that can only be
7895 * reached when all the devices on the system allow it, so even if the graphics
7896 * device allows PC8+, it doesn't mean the system will actually get to these
7897 * states. Our driver only allows PC8+ when going into runtime PM.
7898 *
7899 * The requirements for PC8+ are that all the outputs are disabled, the power
7900 * well is disabled and most interrupts are disabled, and these are also
7901 * requirements for runtime PM. When these conditions are met, we manually do
7902 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7903 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7904 * hang the machine.
7905 *
7906 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7907 * the state of some registers, so when we come back from PC8+ we need to
7908 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7909 * need to take care of the registers kept by RC6. Notice that this happens even
7910 * if we don't put the device in PCI D3 state (which is what currently happens
7911 * because of the runtime PM support).
7912 *
7913 * For more, read "Display Sequences for Package C8" on the hardware
7914 * documentation.
7915 */
a14cb6fc 7916void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7917{
c67a470b
PZ
7918 struct drm_device *dev = dev_priv->dev;
7919 uint32_t val;
7920
c67a470b
PZ
7921 DRM_DEBUG_KMS("Enabling package C8+\n");
7922
c67a470b
PZ
7923 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7924 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7925 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7926 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7927 }
7928
7929 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7930 hsw_disable_lcpll(dev_priv, true, true);
7931}
7932
a14cb6fc 7933void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7934{
7935 struct drm_device *dev = dev_priv->dev;
7936 uint32_t val;
7937
c67a470b
PZ
7938 DRM_DEBUG_KMS("Disabling package C8+\n");
7939
7940 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7941 lpt_init_pch_refclk(dev);
7942
7943 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7944 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7945 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7946 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7947 }
7948
7949 intel_prepare_ddi(dev);
c67a470b
PZ
7950}
7951
9a952a0d
PZ
7952static void snb_modeset_global_resources(struct drm_device *dev)
7953{
7954 modeset_update_crtc_power_domains(dev);
7955}
7956
4f074129
ID
7957static void haswell_modeset_global_resources(struct drm_device *dev)
7958{
da723569 7959 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7960}
7961
797d0259 7962static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
09b4ddf9 7963{
c7653199 7964 if (!intel_ddi_pll_select(crtc))
6441ab5f 7965 return -EINVAL;
716c2e55 7966
c7653199 7967 crtc->lowfreq_avail = false;
644cef34 7968
c8f7a0db 7969 return 0;
79e53945
JB
7970}
7971
7d2c8175
DL
7972static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7973 enum port port,
7974 struct intel_crtc_config *pipe_config)
7975{
7976 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7977
7978 switch (pipe_config->ddi_pll_sel) {
7979 case PORT_CLK_SEL_WRPLL1:
7980 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7981 break;
7982 case PORT_CLK_SEL_WRPLL2:
7983 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7984 break;
7985 }
7986}
7987
26804afd
DV
7988static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7989 struct intel_crtc_config *pipe_config)
7990{
7991 struct drm_device *dev = crtc->base.dev;
7992 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 7993 struct intel_shared_dpll *pll;
26804afd
DV
7994 enum port port;
7995 uint32_t tmp;
7996
7997 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7998
7999 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8000
7d2c8175 8001 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 8002
d452c5b6
DV
8003 if (pipe_config->shared_dpll >= 0) {
8004 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8005
8006 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8007 &pipe_config->dpll_hw_state));
8008 }
8009
26804afd
DV
8010 /*
8011 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8012 * DDI E. So just check whether this pipe is wired to DDI E and whether
8013 * the PCH transcoder is on.
8014 */
ca370455
DL
8015 if (INTEL_INFO(dev)->gen < 9 &&
8016 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
8017 pipe_config->has_pch_encoder = true;
8018
8019 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8020 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8021 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8022
8023 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8024 }
8025}
8026
0e8ffe1b
DV
8027static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8028 struct intel_crtc_config *pipe_config)
8029{
8030 struct drm_device *dev = crtc->base.dev;
8031 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 8032 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
8033 uint32_t tmp;
8034
f458ebbc 8035 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
8036 POWER_DOMAIN_PIPE(crtc->pipe)))
8037 return false;
8038
e143a21c 8039 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
8040 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8041
eccb140b
DV
8042 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8043 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8044 enum pipe trans_edp_pipe;
8045 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8046 default:
8047 WARN(1, "unknown pipe linked to edp transcoder\n");
8048 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8049 case TRANS_DDI_EDP_INPUT_A_ON:
8050 trans_edp_pipe = PIPE_A;
8051 break;
8052 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8053 trans_edp_pipe = PIPE_B;
8054 break;
8055 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8056 trans_edp_pipe = PIPE_C;
8057 break;
8058 }
8059
8060 if (trans_edp_pipe == crtc->pipe)
8061 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8062 }
8063
f458ebbc 8064 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 8065 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
8066 return false;
8067
eccb140b 8068 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
8069 if (!(tmp & PIPECONF_ENABLE))
8070 return false;
8071
26804afd 8072 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 8073
1bd1bd80
DV
8074 intel_get_pipe_timings(crtc, pipe_config);
8075
2fa2fe9a 8076 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
f458ebbc 8077 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
2fa2fe9a 8078 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 8079
e59150dc
JB
8080 if (IS_HASWELL(dev))
8081 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8082 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 8083
ebb69c95
CT
8084 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8085 pipe_config->pixel_multiplier =
8086 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8087 } else {
8088 pipe_config->pixel_multiplier = 1;
8089 }
6c49f241 8090
0e8ffe1b
DV
8091 return true;
8092}
8093
560b85bb
CW
8094static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8095{
8096 struct drm_device *dev = crtc->dev;
8097 struct drm_i915_private *dev_priv = dev->dev_private;
8098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 8099 uint32_t cntl = 0, size = 0;
560b85bb 8100
dc41c154
VS
8101 if (base) {
8102 unsigned int width = intel_crtc->cursor_width;
8103 unsigned int height = intel_crtc->cursor_height;
8104 unsigned int stride = roundup_pow_of_two(width) * 4;
8105
8106 switch (stride) {
8107 default:
8108 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8109 width, stride);
8110 stride = 256;
8111 /* fallthrough */
8112 case 256:
8113 case 512:
8114 case 1024:
8115 case 2048:
8116 break;
4b0e333e
CW
8117 }
8118
dc41c154
VS
8119 cntl |= CURSOR_ENABLE |
8120 CURSOR_GAMMA_ENABLE |
8121 CURSOR_FORMAT_ARGB |
8122 CURSOR_STRIDE(stride);
8123
8124 size = (height << 12) | width;
4b0e333e 8125 }
560b85bb 8126
dc41c154
VS
8127 if (intel_crtc->cursor_cntl != 0 &&
8128 (intel_crtc->cursor_base != base ||
8129 intel_crtc->cursor_size != size ||
8130 intel_crtc->cursor_cntl != cntl)) {
8131 /* On these chipsets we can only modify the base/size/stride
8132 * whilst the cursor is disabled.
8133 */
8134 I915_WRITE(_CURACNTR, 0);
4b0e333e 8135 POSTING_READ(_CURACNTR);
dc41c154 8136 intel_crtc->cursor_cntl = 0;
4b0e333e 8137 }
560b85bb 8138
99d1f387 8139 if (intel_crtc->cursor_base != base) {
9db4a9c7 8140 I915_WRITE(_CURABASE, base);
99d1f387
VS
8141 intel_crtc->cursor_base = base;
8142 }
4726e0b0 8143
dc41c154
VS
8144 if (intel_crtc->cursor_size != size) {
8145 I915_WRITE(CURSIZE, size);
8146 intel_crtc->cursor_size = size;
4b0e333e 8147 }
560b85bb 8148
4b0e333e 8149 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
8150 I915_WRITE(_CURACNTR, cntl);
8151 POSTING_READ(_CURACNTR);
4b0e333e 8152 intel_crtc->cursor_cntl = cntl;
560b85bb 8153 }
560b85bb
CW
8154}
8155
560b85bb 8156static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
8157{
8158 struct drm_device *dev = crtc->dev;
8159 struct drm_i915_private *dev_priv = dev->dev_private;
8160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8161 int pipe = intel_crtc->pipe;
4b0e333e
CW
8162 uint32_t cntl;
8163
8164 cntl = 0;
8165 if (base) {
8166 cntl = MCURSOR_GAMMA_ENABLE;
8167 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8168 case 64:
8169 cntl |= CURSOR_MODE_64_ARGB_AX;
8170 break;
8171 case 128:
8172 cntl |= CURSOR_MODE_128_ARGB_AX;
8173 break;
8174 case 256:
8175 cntl |= CURSOR_MODE_256_ARGB_AX;
8176 break;
8177 default:
8178 WARN_ON(1);
8179 return;
65a21cd6 8180 }
4b0e333e 8181 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
8182
8183 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8184 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 8185 }
65a21cd6 8186
4398ad45
VS
8187 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8188 cntl |= CURSOR_ROTATE_180;
8189
4b0e333e
CW
8190 if (intel_crtc->cursor_cntl != cntl) {
8191 I915_WRITE(CURCNTR(pipe), cntl);
8192 POSTING_READ(CURCNTR(pipe));
8193 intel_crtc->cursor_cntl = cntl;
65a21cd6 8194 }
4b0e333e 8195
65a21cd6 8196 /* and commit changes on next vblank */
5efb3e28
VS
8197 I915_WRITE(CURBASE(pipe), base);
8198 POSTING_READ(CURBASE(pipe));
99d1f387
VS
8199
8200 intel_crtc->cursor_base = base;
65a21cd6
JB
8201}
8202
cda4b7d3 8203/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8204static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8205 bool on)
cda4b7d3
CW
8206{
8207 struct drm_device *dev = crtc->dev;
8208 struct drm_i915_private *dev_priv = dev->dev_private;
8209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8210 int pipe = intel_crtc->pipe;
3d7d6510
MR
8211 int x = crtc->cursor_x;
8212 int y = crtc->cursor_y;
d6e4db15 8213 u32 base = 0, pos = 0;
cda4b7d3 8214
d6e4db15 8215 if (on)
cda4b7d3 8216 base = intel_crtc->cursor_addr;
cda4b7d3 8217
d6e4db15
VS
8218 if (x >= intel_crtc->config.pipe_src_w)
8219 base = 0;
8220
8221 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
8222 base = 0;
8223
8224 if (x < 0) {
efc9064e 8225 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
8226 base = 0;
8227
8228 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8229 x = -x;
8230 }
8231 pos |= x << CURSOR_X_SHIFT;
8232
8233 if (y < 0) {
efc9064e 8234 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
8235 base = 0;
8236
8237 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8238 y = -y;
8239 }
8240 pos |= y << CURSOR_Y_SHIFT;
8241
4b0e333e 8242 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8243 return;
8244
5efb3e28
VS
8245 I915_WRITE(CURPOS(pipe), pos);
8246
4398ad45
VS
8247 /* ILK+ do this automagically */
8248 if (HAS_GMCH_DISPLAY(dev) &&
8249 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8250 base += (intel_crtc->cursor_height *
8251 intel_crtc->cursor_width - 1) * 4;
8252 }
8253
8ac54669 8254 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
8255 i845_update_cursor(crtc, base);
8256 else
8257 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8258}
8259
dc41c154
VS
8260static bool cursor_size_ok(struct drm_device *dev,
8261 uint32_t width, uint32_t height)
8262{
8263 if (width == 0 || height == 0)
8264 return false;
8265
8266 /*
8267 * 845g/865g are special in that they are only limited by
8268 * the width of their cursors, the height is arbitrary up to
8269 * the precision of the register. Everything else requires
8270 * square cursors, limited to a few power-of-two sizes.
8271 */
8272 if (IS_845G(dev) || IS_I865G(dev)) {
8273 if ((width & 63) != 0)
8274 return false;
8275
8276 if (width > (IS_845G(dev) ? 64 : 512))
8277 return false;
8278
8279 if (height > 1023)
8280 return false;
8281 } else {
8282 switch (width | height) {
8283 case 256:
8284 case 128:
8285 if (IS_GEN2(dev))
8286 return false;
8287 case 64:
8288 break;
8289 default:
8290 return false;
8291 }
8292 }
8293
8294 return true;
8295}
8296
e3287951
MR
8297static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8298 struct drm_i915_gem_object *obj,
8299 uint32_t width, uint32_t height)
79e53945
JB
8300{
8301 struct drm_device *dev = crtc->dev;
8302 struct drm_i915_private *dev_priv = dev->dev_private;
8303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 8304 enum pipe pipe = intel_crtc->pipe;
757f9a3e 8305 unsigned old_width;
cda4b7d3 8306 uint32_t addr;
3f8bc370 8307 int ret;
79e53945 8308
79e53945 8309 /* if we want to turn off the cursor ignore width and height */
e3287951 8310 if (!obj) {
28c97730 8311 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 8312 addr = 0;
5004417d 8313 mutex_lock(&dev->struct_mutex);
3f8bc370 8314 goto finish;
79e53945
JB
8315 }
8316
71acb5eb 8317 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8318 mutex_lock(&dev->struct_mutex);
3d13ef2e 8319 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8320 unsigned alignment;
8321
d6dd6843
PZ
8322 /*
8323 * Global gtt pte registers are special registers which actually
8324 * forward writes to a chunk of system memory. Which means that
8325 * there is no risk that the register values disappear as soon
8326 * as we call intel_runtime_pm_put(), so it is correct to wrap
8327 * only the pin/unpin/fence and not more.
8328 */
8329 intel_runtime_pm_get(dev_priv);
8330
693db184
CW
8331 /* Note that the w/a also requires 2 PTE of padding following
8332 * the bo. We currently fill all unused PTE with the shadow
8333 * page and so we should always have valid PTE following the
8334 * cursor preventing the VT-d warning.
8335 */
8336 alignment = 0;
8337 if (need_vtd_wa(dev))
8338 alignment = 64*1024;
8339
8340 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8341 if (ret) {
3b25b31f 8342 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
d6dd6843 8343 intel_runtime_pm_put(dev_priv);
2da3b9b9 8344 goto fail_locked;
e7b526bb
CW
8345 }
8346
d9e86c0e
CW
8347 ret = i915_gem_object_put_fence(obj);
8348 if (ret) {
3b25b31f 8349 DRM_DEBUG_KMS("failed to release fence for cursor");
d6dd6843 8350 intel_runtime_pm_put(dev_priv);
d9e86c0e
CW
8351 goto fail_unpin;
8352 }
8353
f343c5f6 8354 addr = i915_gem_obj_ggtt_offset(obj);
d6dd6843
PZ
8355
8356 intel_runtime_pm_put(dev_priv);
71acb5eb 8357 } else {
6eeefaf3 8358 int align = IS_I830(dev) ? 16 * 1024 : 256;
00731155 8359 ret = i915_gem_object_attach_phys(obj, align);
71acb5eb 8360 if (ret) {
3b25b31f 8361 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8362 goto fail_locked;
71acb5eb 8363 }
00731155 8364 addr = obj->phys_handle->busaddr;
3f8bc370
KH
8365 }
8366
3f8bc370 8367 finish:
3f8bc370 8368 if (intel_crtc->cursor_bo) {
00731155 8369 if (!INTEL_INFO(dev)->cursor_needs_physical)
cc98b413 8370 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
3f8bc370 8371 }
80824003 8372
a071fa00
DV
8373 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8374 INTEL_FRONTBUFFER_CURSOR(pipe));
7f9872e0 8375 mutex_unlock(&dev->struct_mutex);
3f8bc370 8376
64f962e3
CW
8377 old_width = intel_crtc->cursor_width;
8378
3f8bc370 8379 intel_crtc->cursor_addr = addr;
05394f39 8380 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8381 intel_crtc->cursor_width = width;
8382 intel_crtc->cursor_height = height;
8383
64f962e3
CW
8384 if (intel_crtc->active) {
8385 if (old_width != width)
8386 intel_update_watermarks(crtc);
f2f5f771 8387 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 8388
3f20df98
GP
8389 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8390 }
f99d7069 8391
79e53945 8392 return 0;
e7b526bb 8393fail_unpin:
cc98b413 8394 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8395fail_locked:
34b8686e
DA
8396 mutex_unlock(&dev->struct_mutex);
8397 return ret;
79e53945
JB
8398}
8399
79e53945 8400static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8401 u16 *blue, uint32_t start, uint32_t size)
79e53945 8402{
7203425a 8403 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8405
7203425a 8406 for (i = start; i < end; i++) {
79e53945
JB
8407 intel_crtc->lut_r[i] = red[i] >> 8;
8408 intel_crtc->lut_g[i] = green[i] >> 8;
8409 intel_crtc->lut_b[i] = blue[i] >> 8;
8410 }
8411
8412 intel_crtc_load_lut(crtc);
8413}
8414
79e53945
JB
8415/* VESA 640x480x72Hz mode to set on the pipe */
8416static struct drm_display_mode load_detect_mode = {
8417 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8418 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8419};
8420
a8bb6818
DV
8421struct drm_framebuffer *
8422__intel_framebuffer_create(struct drm_device *dev,
8423 struct drm_mode_fb_cmd2 *mode_cmd,
8424 struct drm_i915_gem_object *obj)
d2dff872
CW
8425{
8426 struct intel_framebuffer *intel_fb;
8427 int ret;
8428
8429 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8430 if (!intel_fb) {
8431 drm_gem_object_unreference_unlocked(&obj->base);
8432 return ERR_PTR(-ENOMEM);
8433 }
8434
8435 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8436 if (ret)
8437 goto err;
d2dff872
CW
8438
8439 return &intel_fb->base;
dd4916c5
DV
8440err:
8441 drm_gem_object_unreference_unlocked(&obj->base);
8442 kfree(intel_fb);
8443
8444 return ERR_PTR(ret);
d2dff872
CW
8445}
8446
b5ea642a 8447static struct drm_framebuffer *
a8bb6818
DV
8448intel_framebuffer_create(struct drm_device *dev,
8449 struct drm_mode_fb_cmd2 *mode_cmd,
8450 struct drm_i915_gem_object *obj)
8451{
8452 struct drm_framebuffer *fb;
8453 int ret;
8454
8455 ret = i915_mutex_lock_interruptible(dev);
8456 if (ret)
8457 return ERR_PTR(ret);
8458 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8459 mutex_unlock(&dev->struct_mutex);
8460
8461 return fb;
8462}
8463
d2dff872
CW
8464static u32
8465intel_framebuffer_pitch_for_width(int width, int bpp)
8466{
8467 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8468 return ALIGN(pitch, 64);
8469}
8470
8471static u32
8472intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8473{
8474 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8475 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8476}
8477
8478static struct drm_framebuffer *
8479intel_framebuffer_create_for_mode(struct drm_device *dev,
8480 struct drm_display_mode *mode,
8481 int depth, int bpp)
8482{
8483 struct drm_i915_gem_object *obj;
0fed39bd 8484 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8485
8486 obj = i915_gem_alloc_object(dev,
8487 intel_framebuffer_size_for_mode(mode, bpp));
8488 if (obj == NULL)
8489 return ERR_PTR(-ENOMEM);
8490
8491 mode_cmd.width = mode->hdisplay;
8492 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8493 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8494 bpp);
5ca0c34a 8495 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8496
8497 return intel_framebuffer_create(dev, &mode_cmd, obj);
8498}
8499
8500static struct drm_framebuffer *
8501mode_fits_in_fbdev(struct drm_device *dev,
8502 struct drm_display_mode *mode)
8503{
4520f53a 8504#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8505 struct drm_i915_private *dev_priv = dev->dev_private;
8506 struct drm_i915_gem_object *obj;
8507 struct drm_framebuffer *fb;
8508
4c0e5528 8509 if (!dev_priv->fbdev)
d2dff872
CW
8510 return NULL;
8511
4c0e5528 8512 if (!dev_priv->fbdev->fb)
d2dff872
CW
8513 return NULL;
8514
4c0e5528
DV
8515 obj = dev_priv->fbdev->fb->obj;
8516 BUG_ON(!obj);
8517
8bcd4553 8518 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8519 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8520 fb->bits_per_pixel))
d2dff872
CW
8521 return NULL;
8522
01f2c773 8523 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8524 return NULL;
8525
8526 return fb;
4520f53a
DV
8527#else
8528 return NULL;
8529#endif
d2dff872
CW
8530}
8531
d2434ab7 8532bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8533 struct drm_display_mode *mode,
51fd371b
RC
8534 struct intel_load_detect_pipe *old,
8535 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8536{
8537 struct intel_crtc *intel_crtc;
d2434ab7
DV
8538 struct intel_encoder *intel_encoder =
8539 intel_attached_encoder(connector);
79e53945 8540 struct drm_crtc *possible_crtc;
4ef69c7a 8541 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8542 struct drm_crtc *crtc = NULL;
8543 struct drm_device *dev = encoder->dev;
94352cf9 8544 struct drm_framebuffer *fb;
51fd371b
RC
8545 struct drm_mode_config *config = &dev->mode_config;
8546 int ret, i = -1;
79e53945 8547
d2dff872 8548 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8549 connector->base.id, connector->name,
8e329a03 8550 encoder->base.id, encoder->name);
d2dff872 8551
51fd371b
RC
8552retry:
8553 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8554 if (ret)
8555 goto fail_unlock;
6e9f798d 8556
79e53945
JB
8557 /*
8558 * Algorithm gets a little messy:
7a5e4805 8559 *
79e53945
JB
8560 * - if the connector already has an assigned crtc, use it (but make
8561 * sure it's on first)
7a5e4805 8562 *
79e53945
JB
8563 * - try to find the first unused crtc that can drive this connector,
8564 * and use that if we find one
79e53945
JB
8565 */
8566
8567 /* See if we already have a CRTC for this connector */
8568 if (encoder->crtc) {
8569 crtc = encoder->crtc;
8261b191 8570
51fd371b
RC
8571 ret = drm_modeset_lock(&crtc->mutex, ctx);
8572 if (ret)
8573 goto fail_unlock;
7b24056b 8574
24218aac 8575 old->dpms_mode = connector->dpms;
8261b191
CW
8576 old->load_detect_temp = false;
8577
8578 /* Make sure the crtc and connector are running */
24218aac
DV
8579 if (connector->dpms != DRM_MODE_DPMS_ON)
8580 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8581
7173188d 8582 return true;
79e53945
JB
8583 }
8584
8585 /* Find an unused one (if possible) */
70e1e0ec 8586 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8587 i++;
8588 if (!(encoder->possible_crtcs & (1 << i)))
8589 continue;
a459249c
VS
8590 if (possible_crtc->enabled)
8591 continue;
8592 /* This can occur when applying the pipe A quirk on resume. */
8593 if (to_intel_crtc(possible_crtc)->new_enabled)
8594 continue;
8595
8596 crtc = possible_crtc;
8597 break;
79e53945
JB
8598 }
8599
8600 /*
8601 * If we didn't find an unused CRTC, don't use any.
8602 */
8603 if (!crtc) {
7173188d 8604 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8605 goto fail_unlock;
79e53945
JB
8606 }
8607
51fd371b
RC
8608 ret = drm_modeset_lock(&crtc->mutex, ctx);
8609 if (ret)
8610 goto fail_unlock;
fc303101
DV
8611 intel_encoder->new_crtc = to_intel_crtc(crtc);
8612 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8613
8614 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8615 intel_crtc->new_enabled = true;
8616 intel_crtc->new_config = &intel_crtc->config;
24218aac 8617 old->dpms_mode = connector->dpms;
8261b191 8618 old->load_detect_temp = true;
d2dff872 8619 old->release_fb = NULL;
79e53945 8620
6492711d
CW
8621 if (!mode)
8622 mode = &load_detect_mode;
79e53945 8623
d2dff872
CW
8624 /* We need a framebuffer large enough to accommodate all accesses
8625 * that the plane may generate whilst we perform load detection.
8626 * We can not rely on the fbcon either being present (we get called
8627 * during its initialisation to detect all boot displays, or it may
8628 * not even exist) or that it is large enough to satisfy the
8629 * requested mode.
8630 */
94352cf9
DV
8631 fb = mode_fits_in_fbdev(dev, mode);
8632 if (fb == NULL) {
d2dff872 8633 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8634 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8635 old->release_fb = fb;
d2dff872
CW
8636 } else
8637 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8638 if (IS_ERR(fb)) {
d2dff872 8639 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8640 goto fail;
79e53945 8641 }
79e53945 8642
c0c36b94 8643 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8644 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8645 if (old->release_fb)
8646 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8647 goto fail;
79e53945 8648 }
7173188d 8649
79e53945 8650 /* let the connector get through one full cycle before testing */
9d0498a2 8651 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8652 return true;
412b61d8
VS
8653
8654 fail:
8655 intel_crtc->new_enabled = crtc->enabled;
8656 if (intel_crtc->new_enabled)
8657 intel_crtc->new_config = &intel_crtc->config;
8658 else
8659 intel_crtc->new_config = NULL;
51fd371b
RC
8660fail_unlock:
8661 if (ret == -EDEADLK) {
8662 drm_modeset_backoff(ctx);
8663 goto retry;
8664 }
8665
412b61d8 8666 return false;
79e53945
JB
8667}
8668
d2434ab7 8669void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 8670 struct intel_load_detect_pipe *old)
79e53945 8671{
d2434ab7
DV
8672 struct intel_encoder *intel_encoder =
8673 intel_attached_encoder(connector);
4ef69c7a 8674 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8675 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8677
d2dff872 8678 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8679 connector->base.id, connector->name,
8e329a03 8680 encoder->base.id, encoder->name);
d2dff872 8681
8261b191 8682 if (old->load_detect_temp) {
fc303101
DV
8683 to_intel_connector(connector)->new_encoder = NULL;
8684 intel_encoder->new_crtc = NULL;
412b61d8
VS
8685 intel_crtc->new_enabled = false;
8686 intel_crtc->new_config = NULL;
fc303101 8687 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8688
36206361
DV
8689 if (old->release_fb) {
8690 drm_framebuffer_unregister_private(old->release_fb);
8691 drm_framebuffer_unreference(old->release_fb);
8692 }
d2dff872 8693
0622a53c 8694 return;
79e53945
JB
8695 }
8696
c751ce4f 8697 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8698 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8699 connector->funcs->dpms(connector, old->dpms_mode);
79e53945
JB
8700}
8701
da4a1efa
VS
8702static int i9xx_pll_refclk(struct drm_device *dev,
8703 const struct intel_crtc_config *pipe_config)
8704{
8705 struct drm_i915_private *dev_priv = dev->dev_private;
8706 u32 dpll = pipe_config->dpll_hw_state.dpll;
8707
8708 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8709 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8710 else if (HAS_PCH_SPLIT(dev))
8711 return 120000;
8712 else if (!IS_GEN2(dev))
8713 return 96000;
8714 else
8715 return 48000;
8716}
8717
79e53945 8718/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8719static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8720 struct intel_crtc_config *pipe_config)
79e53945 8721{
f1f644dc 8722 struct drm_device *dev = crtc->base.dev;
79e53945 8723 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8724 int pipe = pipe_config->cpu_transcoder;
293623f7 8725 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8726 u32 fp;
8727 intel_clock_t clock;
da4a1efa 8728 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8729
8730 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8731 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8732 else
293623f7 8733 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8734
8735 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8736 if (IS_PINEVIEW(dev)) {
8737 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8738 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8739 } else {
8740 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8741 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8742 }
8743
a6c45cf0 8744 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8745 if (IS_PINEVIEW(dev))
8746 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8747 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8748 else
8749 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8750 DPLL_FPA01_P1_POST_DIV_SHIFT);
8751
8752 switch (dpll & DPLL_MODE_MASK) {
8753 case DPLLB_MODE_DAC_SERIAL:
8754 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8755 5 : 10;
8756 break;
8757 case DPLLB_MODE_LVDS:
8758 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8759 7 : 14;
8760 break;
8761 default:
28c97730 8762 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8763 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8764 return;
79e53945
JB
8765 }
8766
ac58c3f0 8767 if (IS_PINEVIEW(dev))
da4a1efa 8768 pineview_clock(refclk, &clock);
ac58c3f0 8769 else
da4a1efa 8770 i9xx_clock(refclk, &clock);
79e53945 8771 } else {
0fb58223 8772 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8773 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8774
8775 if (is_lvds) {
8776 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8777 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8778
8779 if (lvds & LVDS_CLKB_POWER_UP)
8780 clock.p2 = 7;
8781 else
8782 clock.p2 = 14;
79e53945
JB
8783 } else {
8784 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8785 clock.p1 = 2;
8786 else {
8787 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8788 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8789 }
8790 if (dpll & PLL_P2_DIVIDE_BY_4)
8791 clock.p2 = 4;
8792 else
8793 clock.p2 = 2;
79e53945 8794 }
da4a1efa
VS
8795
8796 i9xx_clock(refclk, &clock);
79e53945
JB
8797 }
8798
18442d08
VS
8799 /*
8800 * This value includes pixel_multiplier. We will use
241bfc38 8801 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8802 * encoder's get_config() function.
8803 */
8804 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8805}
8806
6878da05
VS
8807int intel_dotclock_calculate(int link_freq,
8808 const struct intel_link_m_n *m_n)
f1f644dc 8809{
f1f644dc
JB
8810 /*
8811 * The calculation for the data clock is:
1041a02f 8812 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8813 * But we want to avoid losing precison if possible, so:
1041a02f 8814 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8815 *
8816 * and the link clock is simpler:
1041a02f 8817 * link_clock = (m * link_clock) / n
f1f644dc
JB
8818 */
8819
6878da05
VS
8820 if (!m_n->link_n)
8821 return 0;
f1f644dc 8822
6878da05
VS
8823 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8824}
f1f644dc 8825
18442d08
VS
8826static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8827 struct intel_crtc_config *pipe_config)
6878da05
VS
8828{
8829 struct drm_device *dev = crtc->base.dev;
79e53945 8830
18442d08
VS
8831 /* read out port_clock from the DPLL */
8832 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8833
f1f644dc 8834 /*
18442d08 8835 * This value does not include pixel_multiplier.
241bfc38 8836 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8837 * agree once we know their relationship in the encoder's
8838 * get_config() function.
79e53945 8839 */
241bfc38 8840 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8841 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8842 &pipe_config->fdi_m_n);
79e53945
JB
8843}
8844
8845/** Returns the currently programmed mode of the given pipe. */
8846struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8847 struct drm_crtc *crtc)
8848{
548f245b 8849 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8851 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8852 struct drm_display_mode *mode;
f1f644dc 8853 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8854 int htot = I915_READ(HTOTAL(cpu_transcoder));
8855 int hsync = I915_READ(HSYNC(cpu_transcoder));
8856 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8857 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8858 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8859
8860 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8861 if (!mode)
8862 return NULL;
8863
f1f644dc
JB
8864 /*
8865 * Construct a pipe_config sufficient for getting the clock info
8866 * back out of crtc_clock_get.
8867 *
8868 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8869 * to use a real value here instead.
8870 */
293623f7 8871 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8872 pipe_config.pixel_multiplier = 1;
293623f7
VS
8873 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8874 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8875 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8876 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8877
773ae034 8878 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8879 mode->hdisplay = (htot & 0xffff) + 1;
8880 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8881 mode->hsync_start = (hsync & 0xffff) + 1;
8882 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8883 mode->vdisplay = (vtot & 0xffff) + 1;
8884 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8885 mode->vsync_start = (vsync & 0xffff) + 1;
8886 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8887
8888 drm_mode_set_name(mode);
79e53945
JB
8889
8890 return mode;
8891}
8892
652c393a
JB
8893static void intel_decrease_pllclock(struct drm_crtc *crtc)
8894{
8895 struct drm_device *dev = crtc->dev;
fbee40df 8896 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8898
baff296c 8899 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8900 return;
8901
8902 if (!dev_priv->lvds_downclock_avail)
8903 return;
8904
8905 /*
8906 * Since this is called by a timer, we should never get here in
8907 * the manual case.
8908 */
8909 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8910 int pipe = intel_crtc->pipe;
8911 int dpll_reg = DPLL(pipe);
8912 int dpll;
f6e5b160 8913
44d98a61 8914 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8915
8ac5a6d5 8916 assert_panel_unlocked(dev_priv, pipe);
652c393a 8917
dc257cf1 8918 dpll = I915_READ(dpll_reg);
652c393a
JB
8919 dpll |= DISPLAY_RATE_SELECT_FPA1;
8920 I915_WRITE(dpll_reg, dpll);
9d0498a2 8921 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8922 dpll = I915_READ(dpll_reg);
8923 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8924 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8925 }
8926
8927}
8928
f047e395
CW
8929void intel_mark_busy(struct drm_device *dev)
8930{
c67a470b
PZ
8931 struct drm_i915_private *dev_priv = dev->dev_private;
8932
f62a0076
CW
8933 if (dev_priv->mm.busy)
8934 return;
8935
43694d69 8936 intel_runtime_pm_get(dev_priv);
c67a470b 8937 i915_update_gfx_val(dev_priv);
f62a0076 8938 dev_priv->mm.busy = true;
f047e395
CW
8939}
8940
8941void intel_mark_idle(struct drm_device *dev)
652c393a 8942{
c67a470b 8943 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8944 struct drm_crtc *crtc;
652c393a 8945
f62a0076
CW
8946 if (!dev_priv->mm.busy)
8947 return;
8948
8949 dev_priv->mm.busy = false;
8950
d330a953 8951 if (!i915.powersave)
bb4cdd53 8952 goto out;
652c393a 8953
70e1e0ec 8954 for_each_crtc(dev, crtc) {
f4510a27 8955 if (!crtc->primary->fb)
652c393a
JB
8956 continue;
8957
725a5b54 8958 intel_decrease_pllclock(crtc);
652c393a 8959 }
b29c19b6 8960
3d13ef2e 8961 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8962 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8963
8964out:
43694d69 8965 intel_runtime_pm_put(dev_priv);
652c393a
JB
8966}
8967
79e53945
JB
8968static void intel_crtc_destroy(struct drm_crtc *crtc)
8969{
8970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8971 struct drm_device *dev = crtc->dev;
8972 struct intel_unpin_work *work;
67e77c5a 8973
5e2d7afc 8974 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
8975 work = intel_crtc->unpin_work;
8976 intel_crtc->unpin_work = NULL;
5e2d7afc 8977 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
8978
8979 if (work) {
8980 cancel_work_sync(&work->work);
8981 kfree(work);
8982 }
79e53945
JB
8983
8984 drm_crtc_cleanup(crtc);
67e77c5a 8985
79e53945
JB
8986 kfree(intel_crtc);
8987}
8988
6b95a207
KH
8989static void intel_unpin_work_fn(struct work_struct *__work)
8990{
8991 struct intel_unpin_work *work =
8992 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8993 struct drm_device *dev = work->crtc->dev;
f99d7069 8994 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 8995
b4a98e57 8996 mutex_lock(&dev->struct_mutex);
1690e1eb 8997 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8998 drm_gem_object_unreference(&work->pending_flip_obj->base);
8999 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 9000
b4a98e57
CW
9001 intel_update_fbc(dev);
9002 mutex_unlock(&dev->struct_mutex);
9003
f99d7069
DV
9004 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9005
b4a98e57
CW
9006 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9007 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9008
6b95a207
KH
9009 kfree(work);
9010}
9011
1afe3e9d 9012static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 9013 struct drm_crtc *crtc)
6b95a207 9014{
6b95a207
KH
9015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9016 struct intel_unpin_work *work;
6b95a207
KH
9017 unsigned long flags;
9018
9019 /* Ignore early vblank irqs */
9020 if (intel_crtc == NULL)
9021 return;
9022
f326038a
DV
9023 /*
9024 * This is called both by irq handlers and the reset code (to complete
9025 * lost pageflips) so needs the full irqsave spinlocks.
9026 */
6b95a207
KH
9027 spin_lock_irqsave(&dev->event_lock, flags);
9028 work = intel_crtc->unpin_work;
e7d841ca
CW
9029
9030 /* Ensure we don't miss a work->pending update ... */
9031 smp_rmb();
9032
9033 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
9034 spin_unlock_irqrestore(&dev->event_lock, flags);
9035 return;
9036 }
9037
d6bbafa1 9038 page_flip_completed(intel_crtc);
0af7e4df 9039
6b95a207 9040 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
9041}
9042
1afe3e9d
JB
9043void intel_finish_page_flip(struct drm_device *dev, int pipe)
9044{
fbee40df 9045 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9046 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9047
49b14a5c 9048 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9049}
9050
9051void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9052{
fbee40df 9053 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9054 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9055
49b14a5c 9056 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9057}
9058
75f7f3ec
VS
9059/* Is 'a' after or equal to 'b'? */
9060static bool g4x_flip_count_after_eq(u32 a, u32 b)
9061{
9062 return !((a - b) & 0x80000000);
9063}
9064
9065static bool page_flip_finished(struct intel_crtc *crtc)
9066{
9067 struct drm_device *dev = crtc->base.dev;
9068 struct drm_i915_private *dev_priv = dev->dev_private;
9069
9070 /*
9071 * The relevant registers doen't exist on pre-ctg.
9072 * As the flip done interrupt doesn't trigger for mmio
9073 * flips on gmch platforms, a flip count check isn't
9074 * really needed there. But since ctg has the registers,
9075 * include it in the check anyway.
9076 */
9077 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9078 return true;
9079
9080 /*
9081 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9082 * used the same base address. In that case the mmio flip might
9083 * have completed, but the CS hasn't even executed the flip yet.
9084 *
9085 * A flip count check isn't enough as the CS might have updated
9086 * the base address just after start of vblank, but before we
9087 * managed to process the interrupt. This means we'd complete the
9088 * CS flip too soon.
9089 *
9090 * Combining both checks should get us a good enough result. It may
9091 * still happen that the CS flip has been executed, but has not
9092 * yet actually completed. But in case the base address is the same
9093 * anyway, we don't really care.
9094 */
9095 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9096 crtc->unpin_work->gtt_offset &&
9097 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9098 crtc->unpin_work->flip_count);
9099}
9100
6b95a207
KH
9101void intel_prepare_page_flip(struct drm_device *dev, int plane)
9102{
fbee40df 9103 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9104 struct intel_crtc *intel_crtc =
9105 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9106 unsigned long flags;
9107
f326038a
DV
9108
9109 /*
9110 * This is called both by irq handlers and the reset code (to complete
9111 * lost pageflips) so needs the full irqsave spinlocks.
9112 *
9113 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
9114 * generate a page-flip completion irq, i.e. every modeset
9115 * is also accompanied by a spurious intel_prepare_page_flip().
9116 */
6b95a207 9117 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9118 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9119 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9120 spin_unlock_irqrestore(&dev->event_lock, flags);
9121}
9122
eba905b2 9123static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9124{
9125 /* Ensure that the work item is consistent when activating it ... */
9126 smp_wmb();
9127 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9128 /* and that it is marked active as soon as the irq could fire. */
9129 smp_wmb();
9130}
9131
8c9f3aaf
JB
9132static int intel_gen2_queue_flip(struct drm_device *dev,
9133 struct drm_crtc *crtc,
9134 struct drm_framebuffer *fb,
ed8d1975 9135 struct drm_i915_gem_object *obj,
a4872ba6 9136 struct intel_engine_cs *ring,
ed8d1975 9137 uint32_t flags)
8c9f3aaf 9138{
8c9f3aaf 9139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9140 u32 flip_mask;
9141 int ret;
9142
6d90c952 9143 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9144 if (ret)
4fa62c89 9145 return ret;
8c9f3aaf
JB
9146
9147 /* Can't queue multiple flips, so wait for the previous
9148 * one to finish before executing the next.
9149 */
9150 if (intel_crtc->plane)
9151 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9152 else
9153 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9154 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9155 intel_ring_emit(ring, MI_NOOP);
9156 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9157 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9158 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9159 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9160 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9161
9162 intel_mark_page_flip_active(intel_crtc);
09246732 9163 __intel_ring_advance(ring);
83d4092b 9164 return 0;
8c9f3aaf
JB
9165}
9166
9167static int intel_gen3_queue_flip(struct drm_device *dev,
9168 struct drm_crtc *crtc,
9169 struct drm_framebuffer *fb,
ed8d1975 9170 struct drm_i915_gem_object *obj,
a4872ba6 9171 struct intel_engine_cs *ring,
ed8d1975 9172 uint32_t flags)
8c9f3aaf 9173{
8c9f3aaf 9174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9175 u32 flip_mask;
9176 int ret;
9177
6d90c952 9178 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9179 if (ret)
4fa62c89 9180 return ret;
8c9f3aaf
JB
9181
9182 if (intel_crtc->plane)
9183 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9184 else
9185 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9186 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9187 intel_ring_emit(ring, MI_NOOP);
9188 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9189 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9190 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9191 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9192 intel_ring_emit(ring, MI_NOOP);
9193
e7d841ca 9194 intel_mark_page_flip_active(intel_crtc);
09246732 9195 __intel_ring_advance(ring);
83d4092b 9196 return 0;
8c9f3aaf
JB
9197}
9198
9199static int intel_gen4_queue_flip(struct drm_device *dev,
9200 struct drm_crtc *crtc,
9201 struct drm_framebuffer *fb,
ed8d1975 9202 struct drm_i915_gem_object *obj,
a4872ba6 9203 struct intel_engine_cs *ring,
ed8d1975 9204 uint32_t flags)
8c9f3aaf
JB
9205{
9206 struct drm_i915_private *dev_priv = dev->dev_private;
9207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9208 uint32_t pf, pipesrc;
9209 int ret;
9210
6d90c952 9211 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9212 if (ret)
4fa62c89 9213 return ret;
8c9f3aaf
JB
9214
9215 /* i965+ uses the linear or tiled offsets from the
9216 * Display Registers (which do not change across a page-flip)
9217 * so we need only reprogram the base address.
9218 */
6d90c952
DV
9219 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9220 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9221 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9222 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9223 obj->tiling_mode);
8c9f3aaf
JB
9224
9225 /* XXX Enabling the panel-fitter across page-flip is so far
9226 * untested on non-native modes, so ignore it for now.
9227 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9228 */
9229 pf = 0;
9230 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9231 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9232
9233 intel_mark_page_flip_active(intel_crtc);
09246732 9234 __intel_ring_advance(ring);
83d4092b 9235 return 0;
8c9f3aaf
JB
9236}
9237
9238static int intel_gen6_queue_flip(struct drm_device *dev,
9239 struct drm_crtc *crtc,
9240 struct drm_framebuffer *fb,
ed8d1975 9241 struct drm_i915_gem_object *obj,
a4872ba6 9242 struct intel_engine_cs *ring,
ed8d1975 9243 uint32_t flags)
8c9f3aaf
JB
9244{
9245 struct drm_i915_private *dev_priv = dev->dev_private;
9246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9247 uint32_t pf, pipesrc;
9248 int ret;
9249
6d90c952 9250 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9251 if (ret)
4fa62c89 9252 return ret;
8c9f3aaf 9253
6d90c952
DV
9254 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9255 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9256 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9257 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9258
dc257cf1
DV
9259 /* Contrary to the suggestions in the documentation,
9260 * "Enable Panel Fitter" does not seem to be required when page
9261 * flipping with a non-native mode, and worse causes a normal
9262 * modeset to fail.
9263 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9264 */
9265 pf = 0;
8c9f3aaf 9266 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9267 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9268
9269 intel_mark_page_flip_active(intel_crtc);
09246732 9270 __intel_ring_advance(ring);
83d4092b 9271 return 0;
8c9f3aaf
JB
9272}
9273
7c9017e5
JB
9274static int intel_gen7_queue_flip(struct drm_device *dev,
9275 struct drm_crtc *crtc,
9276 struct drm_framebuffer *fb,
ed8d1975 9277 struct drm_i915_gem_object *obj,
a4872ba6 9278 struct intel_engine_cs *ring,
ed8d1975 9279 uint32_t flags)
7c9017e5 9280{
7c9017e5 9281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9282 uint32_t plane_bit = 0;
ffe74d75
CW
9283 int len, ret;
9284
eba905b2 9285 switch (intel_crtc->plane) {
cb05d8de
DV
9286 case PLANE_A:
9287 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9288 break;
9289 case PLANE_B:
9290 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9291 break;
9292 case PLANE_C:
9293 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9294 break;
9295 default:
9296 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9297 return -ENODEV;
cb05d8de
DV
9298 }
9299
ffe74d75 9300 len = 4;
f476828a 9301 if (ring->id == RCS) {
ffe74d75 9302 len += 6;
f476828a
DL
9303 /*
9304 * On Gen 8, SRM is now taking an extra dword to accommodate
9305 * 48bits addresses, and we need a NOOP for the batch size to
9306 * stay even.
9307 */
9308 if (IS_GEN8(dev))
9309 len += 2;
9310 }
ffe74d75 9311
f66fab8e
VS
9312 /*
9313 * BSpec MI_DISPLAY_FLIP for IVB:
9314 * "The full packet must be contained within the same cache line."
9315 *
9316 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9317 * cacheline, if we ever start emitting more commands before
9318 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9319 * then do the cacheline alignment, and finally emit the
9320 * MI_DISPLAY_FLIP.
9321 */
9322 ret = intel_ring_cacheline_align(ring);
9323 if (ret)
4fa62c89 9324 return ret;
f66fab8e 9325
ffe74d75 9326 ret = intel_ring_begin(ring, len);
7c9017e5 9327 if (ret)
4fa62c89 9328 return ret;
7c9017e5 9329
ffe74d75
CW
9330 /* Unmask the flip-done completion message. Note that the bspec says that
9331 * we should do this for both the BCS and RCS, and that we must not unmask
9332 * more than one flip event at any time (or ensure that one flip message
9333 * can be sent by waiting for flip-done prior to queueing new flips).
9334 * Experimentation says that BCS works despite DERRMR masking all
9335 * flip-done completion events and that unmasking all planes at once
9336 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9337 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9338 */
9339 if (ring->id == RCS) {
9340 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9341 intel_ring_emit(ring, DERRMR);
9342 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9343 DERRMR_PIPEB_PRI_FLIP_DONE |
9344 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9345 if (IS_GEN8(dev))
9346 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9347 MI_SRM_LRM_GLOBAL_GTT);
9348 else
9349 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9350 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9351 intel_ring_emit(ring, DERRMR);
9352 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9353 if (IS_GEN8(dev)) {
9354 intel_ring_emit(ring, 0);
9355 intel_ring_emit(ring, MI_NOOP);
9356 }
ffe74d75
CW
9357 }
9358
cb05d8de 9359 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9360 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9361 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9362 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9363
9364 intel_mark_page_flip_active(intel_crtc);
09246732 9365 __intel_ring_advance(ring);
83d4092b 9366 return 0;
7c9017e5
JB
9367}
9368
84c33a64
SG
9369static bool use_mmio_flip(struct intel_engine_cs *ring,
9370 struct drm_i915_gem_object *obj)
9371{
9372 /*
9373 * This is not being used for older platforms, because
9374 * non-availability of flip done interrupt forces us to use
9375 * CS flips. Older platforms derive flip done using some clever
9376 * tricks involving the flip_pending status bits and vblank irqs.
9377 * So using MMIO flips there would disrupt this mechanism.
9378 */
9379
8e09bf83
CW
9380 if (ring == NULL)
9381 return true;
9382
84c33a64
SG
9383 if (INTEL_INFO(ring->dev)->gen < 5)
9384 return false;
9385
9386 if (i915.use_mmio_flip < 0)
9387 return false;
9388 else if (i915.use_mmio_flip > 0)
9389 return true;
14bf993e
OM
9390 else if (i915.enable_execlists)
9391 return true;
84c33a64
SG
9392 else
9393 return ring != obj->ring;
9394}
9395
9396static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9397{
9398 struct drm_device *dev = intel_crtc->base.dev;
9399 struct drm_i915_private *dev_priv = dev->dev_private;
9400 struct intel_framebuffer *intel_fb =
9401 to_intel_framebuffer(intel_crtc->base.primary->fb);
9402 struct drm_i915_gem_object *obj = intel_fb->obj;
9403 u32 dspcntr;
9404 u32 reg;
9405
9406 intel_mark_page_flip_active(intel_crtc);
9407
9408 reg = DSPCNTR(intel_crtc->plane);
9409 dspcntr = I915_READ(reg);
9410
c5d97472
DL
9411 if (obj->tiling_mode != I915_TILING_NONE)
9412 dspcntr |= DISPPLANE_TILED;
9413 else
9414 dspcntr &= ~DISPPLANE_TILED;
9415
84c33a64
SG
9416 I915_WRITE(reg, dspcntr);
9417
9418 I915_WRITE(DSPSURF(intel_crtc->plane),
9419 intel_crtc->unpin_work->gtt_offset);
9420 POSTING_READ(DSPSURF(intel_crtc->plane));
9421}
9422
9423static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9424{
9425 struct intel_engine_cs *ring;
9426 int ret;
9427
9428 lockdep_assert_held(&obj->base.dev->struct_mutex);
9429
9430 if (!obj->last_write_seqno)
9431 return 0;
9432
9433 ring = obj->ring;
9434
9435 if (i915_seqno_passed(ring->get_seqno(ring, true),
9436 obj->last_write_seqno))
9437 return 0;
9438
9439 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9440 if (ret)
9441 return ret;
9442
9443 if (WARN_ON(!ring->irq_get(ring)))
9444 return 0;
9445
9446 return 1;
9447}
9448
9449void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9450{
9451 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9452 struct intel_crtc *intel_crtc;
9453 unsigned long irq_flags;
9454 u32 seqno;
9455
9456 seqno = ring->get_seqno(ring, false);
9457
9458 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9459 for_each_intel_crtc(ring->dev, intel_crtc) {
9460 struct intel_mmio_flip *mmio_flip;
9461
9462 mmio_flip = &intel_crtc->mmio_flip;
9463 if (mmio_flip->seqno == 0)
9464 continue;
9465
9466 if (ring->id != mmio_flip->ring_id)
9467 continue;
9468
9469 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9470 intel_do_mmio_flip(intel_crtc);
9471 mmio_flip->seqno = 0;
9472 ring->irq_put(ring);
9473 }
9474 }
9475 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9476}
9477
9478static int intel_queue_mmio_flip(struct drm_device *dev,
9479 struct drm_crtc *crtc,
9480 struct drm_framebuffer *fb,
9481 struct drm_i915_gem_object *obj,
9482 struct intel_engine_cs *ring,
9483 uint32_t flags)
9484{
9485 struct drm_i915_private *dev_priv = dev->dev_private;
9486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84c33a64
SG
9487 int ret;
9488
9489 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9490 return -EBUSY;
9491
9492 ret = intel_postpone_flip(obj);
9493 if (ret < 0)
9494 return ret;
9495 if (ret == 0) {
9496 intel_do_mmio_flip(intel_crtc);
9497 return 0;
9498 }
9499
24955f24 9500 spin_lock_irq(&dev_priv->mmio_flip_lock);
84c33a64
SG
9501 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9502 intel_crtc->mmio_flip.ring_id = obj->ring->id;
24955f24 9503 spin_unlock_irq(&dev_priv->mmio_flip_lock);
84c33a64
SG
9504
9505 /*
9506 * Double check to catch cases where irq fired before
9507 * mmio flip data was ready
9508 */
9509 intel_notify_mmio_flip(obj->ring);
9510 return 0;
9511}
9512
8c9f3aaf
JB
9513static int intel_default_queue_flip(struct drm_device *dev,
9514 struct drm_crtc *crtc,
9515 struct drm_framebuffer *fb,
ed8d1975 9516 struct drm_i915_gem_object *obj,
a4872ba6 9517 struct intel_engine_cs *ring,
ed8d1975 9518 uint32_t flags)
8c9f3aaf
JB
9519{
9520 return -ENODEV;
9521}
9522
d6bbafa1
CW
9523static bool __intel_pageflip_stall_check(struct drm_device *dev,
9524 struct drm_crtc *crtc)
9525{
9526 struct drm_i915_private *dev_priv = dev->dev_private;
9527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9528 struct intel_unpin_work *work = intel_crtc->unpin_work;
9529 u32 addr;
9530
9531 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9532 return true;
9533
9534 if (!work->enable_stall_check)
9535 return false;
9536
9537 if (work->flip_ready_vblank == 0) {
9538 if (work->flip_queued_ring &&
9539 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9540 work->flip_queued_seqno))
9541 return false;
9542
9543 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9544 }
9545
9546 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9547 return false;
9548
9549 /* Potential stall - if we see that the flip has happened,
9550 * assume a missed interrupt. */
9551 if (INTEL_INFO(dev)->gen >= 4)
9552 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9553 else
9554 addr = I915_READ(DSPADDR(intel_crtc->plane));
9555
9556 /* There is a potential issue here with a false positive after a flip
9557 * to the same address. We could address this by checking for a
9558 * non-incrementing frame counter.
9559 */
9560 return addr == work->gtt_offset;
9561}
9562
9563void intel_check_page_flip(struct drm_device *dev, int pipe)
9564{
9565 struct drm_i915_private *dev_priv = dev->dev_private;
9566 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f326038a
DV
9568
9569 WARN_ON(!in_irq());
d6bbafa1
CW
9570
9571 if (crtc == NULL)
9572 return;
9573
f326038a 9574 spin_lock(&dev->event_lock);
d6bbafa1
CW
9575 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9576 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9577 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9578 page_flip_completed(intel_crtc);
9579 }
f326038a 9580 spin_unlock(&dev->event_lock);
d6bbafa1
CW
9581}
9582
6b95a207
KH
9583static int intel_crtc_page_flip(struct drm_crtc *crtc,
9584 struct drm_framebuffer *fb,
ed8d1975
KP
9585 struct drm_pending_vblank_event *event,
9586 uint32_t page_flip_flags)
6b95a207
KH
9587{
9588 struct drm_device *dev = crtc->dev;
9589 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9590 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9591 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 9593 enum pipe pipe = intel_crtc->pipe;
6b95a207 9594 struct intel_unpin_work *work;
a4872ba6 9595 struct intel_engine_cs *ring;
52e68630 9596 int ret;
6b95a207 9597
2ff8fde1
MR
9598 /*
9599 * drm_mode_page_flip_ioctl() should already catch this, but double
9600 * check to be safe. In the future we may enable pageflipping from
9601 * a disabled primary plane.
9602 */
9603 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9604 return -EBUSY;
9605
e6a595d2 9606 /* Can't change pixel format via MI display flips. */
f4510a27 9607 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9608 return -EINVAL;
9609
9610 /*
9611 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9612 * Note that pitch changes could also affect these register.
9613 */
9614 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9615 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9616 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9617 return -EINVAL;
9618
f900db47
CW
9619 if (i915_terminally_wedged(&dev_priv->gpu_error))
9620 goto out_hang;
9621
b14c5679 9622 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9623 if (work == NULL)
9624 return -ENOMEM;
9625
6b95a207 9626 work->event = event;
b4a98e57 9627 work->crtc = crtc;
2ff8fde1 9628 work->old_fb_obj = intel_fb_obj(old_fb);
6b95a207
KH
9629 INIT_WORK(&work->work, intel_unpin_work_fn);
9630
87b6b101 9631 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9632 if (ret)
9633 goto free_work;
9634
6b95a207 9635 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 9636 spin_lock_irq(&dev->event_lock);
6b95a207 9637 if (intel_crtc->unpin_work) {
d6bbafa1
CW
9638 /* Before declaring the flip queue wedged, check if
9639 * the hardware completed the operation behind our backs.
9640 */
9641 if (__intel_pageflip_stall_check(dev, crtc)) {
9642 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9643 page_flip_completed(intel_crtc);
9644 } else {
9645 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 9646 spin_unlock_irq(&dev->event_lock);
468f0b44 9647
d6bbafa1
CW
9648 drm_crtc_vblank_put(crtc);
9649 kfree(work);
9650 return -EBUSY;
9651 }
6b95a207
KH
9652 }
9653 intel_crtc->unpin_work = work;
5e2d7afc 9654 spin_unlock_irq(&dev->event_lock);
6b95a207 9655
b4a98e57
CW
9656 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9657 flush_workqueue(dev_priv->wq);
9658
79158103
CW
9659 ret = i915_mutex_lock_interruptible(dev);
9660 if (ret)
9661 goto cleanup;
6b95a207 9662
75dfca80 9663 /* Reference the objects for the scheduled work. */
05394f39
CW
9664 drm_gem_object_reference(&work->old_fb_obj->base);
9665 drm_gem_object_reference(&obj->base);
6b95a207 9666
f4510a27 9667 crtc->primary->fb = fb;
96b099fd 9668
e1f99ce6 9669 work->pending_flip_obj = obj;
e1f99ce6 9670
b4a98e57 9671 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9672 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9673
75f7f3ec 9674 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 9675 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 9676
4fa62c89
VS
9677 if (IS_VALLEYVIEW(dev)) {
9678 ring = &dev_priv->ring[BCS];
8e09bf83
CW
9679 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9680 /* vlv: DISPLAY_FLIP fails to change tiling */
9681 ring = NULL;
2a92d5bc
CW
9682 } else if (IS_IVYBRIDGE(dev)) {
9683 ring = &dev_priv->ring[BCS];
4fa62c89
VS
9684 } else if (INTEL_INFO(dev)->gen >= 7) {
9685 ring = obj->ring;
9686 if (ring == NULL || ring->id != RCS)
9687 ring = &dev_priv->ring[BCS];
9688 } else {
9689 ring = &dev_priv->ring[RCS];
9690 }
9691
9692 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf
JB
9693 if (ret)
9694 goto cleanup_pending;
6b95a207 9695
4fa62c89
VS
9696 work->gtt_offset =
9697 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9698
d6bbafa1 9699 if (use_mmio_flip(ring, obj)) {
84c33a64
SG
9700 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9701 page_flip_flags);
d6bbafa1
CW
9702 if (ret)
9703 goto cleanup_unpin;
9704
9705 work->flip_queued_seqno = obj->last_write_seqno;
9706 work->flip_queued_ring = obj->ring;
9707 } else {
84c33a64 9708 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
9709 page_flip_flags);
9710 if (ret)
9711 goto cleanup_unpin;
9712
9713 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9714 work->flip_queued_ring = ring;
9715 }
9716
9717 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9718 work->enable_stall_check = true;
4fa62c89 9719
a071fa00
DV
9720 i915_gem_track_fb(work->old_fb_obj, obj,
9721 INTEL_FRONTBUFFER_PRIMARY(pipe));
9722
7782de3b 9723 intel_disable_fbc(dev);
f99d7069 9724 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
9725 mutex_unlock(&dev->struct_mutex);
9726
e5510fac
JB
9727 trace_i915_flip_request(intel_crtc->plane, obj);
9728
6b95a207 9729 return 0;
96b099fd 9730
4fa62c89
VS
9731cleanup_unpin:
9732 intel_unpin_fb_obj(obj);
8c9f3aaf 9733cleanup_pending:
b4a98e57 9734 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9735 crtc->primary->fb = old_fb;
05394f39
CW
9736 drm_gem_object_unreference(&work->old_fb_obj->base);
9737 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9738 mutex_unlock(&dev->struct_mutex);
9739
79158103 9740cleanup:
5e2d7afc 9741 spin_lock_irq(&dev->event_lock);
96b099fd 9742 intel_crtc->unpin_work = NULL;
5e2d7afc 9743 spin_unlock_irq(&dev->event_lock);
96b099fd 9744
87b6b101 9745 drm_crtc_vblank_put(crtc);
7317c75e 9746free_work:
96b099fd
CW
9747 kfree(work);
9748
f900db47
CW
9749 if (ret == -EIO) {
9750out_hang:
9751 intel_crtc_wait_for_pending_flips(crtc);
9752 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
f0d3dad3 9753 if (ret == 0 && event) {
5e2d7afc 9754 spin_lock_irq(&dev->event_lock);
a071fa00 9755 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 9756 spin_unlock_irq(&dev->event_lock);
f0d3dad3 9757 }
f900db47 9758 }
96b099fd 9759 return ret;
6b95a207
KH
9760}
9761
f6e5b160 9762static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9763 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9764 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9765};
9766
9a935856
DV
9767/**
9768 * intel_modeset_update_staged_output_state
9769 *
9770 * Updates the staged output configuration state, e.g. after we've read out the
9771 * current hw state.
9772 */
9773static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9774{
7668851f 9775 struct intel_crtc *crtc;
9a935856
DV
9776 struct intel_encoder *encoder;
9777 struct intel_connector *connector;
f6e5b160 9778
9a935856
DV
9779 list_for_each_entry(connector, &dev->mode_config.connector_list,
9780 base.head) {
9781 connector->new_encoder =
9782 to_intel_encoder(connector->base.encoder);
9783 }
f6e5b160 9784
b2784e15 9785 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9786 encoder->new_crtc =
9787 to_intel_crtc(encoder->base.crtc);
9788 }
7668851f 9789
d3fcc808 9790 for_each_intel_crtc(dev, crtc) {
7668851f 9791 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9792
9793 if (crtc->new_enabled)
9794 crtc->new_config = &crtc->config;
9795 else
9796 crtc->new_config = NULL;
7668851f 9797 }
f6e5b160
CW
9798}
9799
9a935856
DV
9800/**
9801 * intel_modeset_commit_output_state
9802 *
9803 * This function copies the stage display pipe configuration to the real one.
9804 */
9805static void intel_modeset_commit_output_state(struct drm_device *dev)
9806{
7668851f 9807 struct intel_crtc *crtc;
9a935856
DV
9808 struct intel_encoder *encoder;
9809 struct intel_connector *connector;
f6e5b160 9810
9a935856
DV
9811 list_for_each_entry(connector, &dev->mode_config.connector_list,
9812 base.head) {
9813 connector->base.encoder = &connector->new_encoder->base;
9814 }
f6e5b160 9815
b2784e15 9816 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9817 encoder->base.crtc = &encoder->new_crtc->base;
9818 }
7668851f 9819
d3fcc808 9820 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9821 crtc->base.enabled = crtc->new_enabled;
9822 }
9a935856
DV
9823}
9824
050f7aeb 9825static void
eba905b2 9826connected_sink_compute_bpp(struct intel_connector *connector,
050f7aeb
DV
9827 struct intel_crtc_config *pipe_config)
9828{
9829 int bpp = pipe_config->pipe_bpp;
9830
9831 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9832 connector->base.base.id,
c23cc417 9833 connector->base.name);
050f7aeb
DV
9834
9835 /* Don't use an invalid EDID bpc value */
9836 if (connector->base.display_info.bpc &&
9837 connector->base.display_info.bpc * 3 < bpp) {
9838 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9839 bpp, connector->base.display_info.bpc*3);
9840 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9841 }
9842
9843 /* Clamp bpp to 8 on screens without EDID 1.4 */
9844 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9845 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9846 bpp);
9847 pipe_config->pipe_bpp = 24;
9848 }
9849}
9850
4e53c2e0 9851static int
050f7aeb
DV
9852compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9853 struct drm_framebuffer *fb,
9854 struct intel_crtc_config *pipe_config)
4e53c2e0 9855{
050f7aeb
DV
9856 struct drm_device *dev = crtc->base.dev;
9857 struct intel_connector *connector;
4e53c2e0
DV
9858 int bpp;
9859
d42264b1
DV
9860 switch (fb->pixel_format) {
9861 case DRM_FORMAT_C8:
4e53c2e0
DV
9862 bpp = 8*3; /* since we go through a colormap */
9863 break;
d42264b1
DV
9864 case DRM_FORMAT_XRGB1555:
9865 case DRM_FORMAT_ARGB1555:
9866 /* checked in intel_framebuffer_init already */
9867 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9868 return -EINVAL;
9869 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9870 bpp = 6*3; /* min is 18bpp */
9871 break;
d42264b1
DV
9872 case DRM_FORMAT_XBGR8888:
9873 case DRM_FORMAT_ABGR8888:
9874 /* checked in intel_framebuffer_init already */
9875 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9876 return -EINVAL;
9877 case DRM_FORMAT_XRGB8888:
9878 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9879 bpp = 8*3;
9880 break;
d42264b1
DV
9881 case DRM_FORMAT_XRGB2101010:
9882 case DRM_FORMAT_ARGB2101010:
9883 case DRM_FORMAT_XBGR2101010:
9884 case DRM_FORMAT_ABGR2101010:
9885 /* checked in intel_framebuffer_init already */
9886 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9887 return -EINVAL;
4e53c2e0
DV
9888 bpp = 10*3;
9889 break;
baba133a 9890 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9891 default:
9892 DRM_DEBUG_KMS("unsupported depth\n");
9893 return -EINVAL;
9894 }
9895
4e53c2e0
DV
9896 pipe_config->pipe_bpp = bpp;
9897
9898 /* Clamp display bpp to EDID value */
9899 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9900 base.head) {
1b829e05
DV
9901 if (!connector->new_encoder ||
9902 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9903 continue;
9904
050f7aeb 9905 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9906 }
9907
9908 return bpp;
9909}
9910
644db711
DV
9911static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9912{
9913 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9914 "type: 0x%x flags: 0x%x\n",
1342830c 9915 mode->crtc_clock,
644db711
DV
9916 mode->crtc_hdisplay, mode->crtc_hsync_start,
9917 mode->crtc_hsync_end, mode->crtc_htotal,
9918 mode->crtc_vdisplay, mode->crtc_vsync_start,
9919 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9920}
9921
c0b03411
DV
9922static void intel_dump_pipe_config(struct intel_crtc *crtc,
9923 struct intel_crtc_config *pipe_config,
9924 const char *context)
9925{
9926 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9927 context, pipe_name(crtc->pipe));
9928
9929 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9930 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9931 pipe_config->pipe_bpp, pipe_config->dither);
9932 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9933 pipe_config->has_pch_encoder,
9934 pipe_config->fdi_lanes,
9935 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9936 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9937 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9938 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9939 pipe_config->has_dp_encoder,
9940 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9941 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9942 pipe_config->dp_m_n.tu);
b95af8be
VK
9943
9944 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9945 pipe_config->has_dp_encoder,
9946 pipe_config->dp_m2_n2.gmch_m,
9947 pipe_config->dp_m2_n2.gmch_n,
9948 pipe_config->dp_m2_n2.link_m,
9949 pipe_config->dp_m2_n2.link_n,
9950 pipe_config->dp_m2_n2.tu);
9951
c0b03411
DV
9952 DRM_DEBUG_KMS("requested mode:\n");
9953 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9954 DRM_DEBUG_KMS("adjusted mode:\n");
9955 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9956 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9957 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9958 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9959 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9960 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9961 pipe_config->gmch_pfit.control,
9962 pipe_config->gmch_pfit.pgm_ratios,
9963 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9964 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9965 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9966 pipe_config->pch_pfit.size,
9967 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9968 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9969 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9970}
9971
bc079e8b
VS
9972static bool encoders_cloneable(const struct intel_encoder *a,
9973 const struct intel_encoder *b)
accfc0c5 9974{
bc079e8b
VS
9975 /* masks could be asymmetric, so check both ways */
9976 return a == b || (a->cloneable & (1 << b->type) &&
9977 b->cloneable & (1 << a->type));
9978}
9979
9980static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9981 struct intel_encoder *encoder)
9982{
9983 struct drm_device *dev = crtc->base.dev;
9984 struct intel_encoder *source_encoder;
9985
b2784e15 9986 for_each_intel_encoder(dev, source_encoder) {
bc079e8b
VS
9987 if (source_encoder->new_crtc != crtc)
9988 continue;
9989
9990 if (!encoders_cloneable(encoder, source_encoder))
9991 return false;
9992 }
9993
9994 return true;
9995}
9996
9997static bool check_encoder_cloning(struct intel_crtc *crtc)
9998{
9999 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
10000 struct intel_encoder *encoder;
10001
b2784e15 10002 for_each_intel_encoder(dev, encoder) {
bc079e8b 10003 if (encoder->new_crtc != crtc)
accfc0c5
DV
10004 continue;
10005
bc079e8b
VS
10006 if (!check_single_encoder_cloning(crtc, encoder))
10007 return false;
accfc0c5
DV
10008 }
10009
bc079e8b 10010 return true;
accfc0c5
DV
10011}
10012
b8cecdf5
DV
10013static struct intel_crtc_config *
10014intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 10015 struct drm_framebuffer *fb,
b8cecdf5 10016 struct drm_display_mode *mode)
ee7b9f93 10017{
7758a113 10018 struct drm_device *dev = crtc->dev;
7758a113 10019 struct intel_encoder *encoder;
b8cecdf5 10020 struct intel_crtc_config *pipe_config;
e29c22c0
DV
10021 int plane_bpp, ret = -EINVAL;
10022 bool retry = true;
ee7b9f93 10023
bc079e8b 10024 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
10025 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10026 return ERR_PTR(-EINVAL);
10027 }
10028
b8cecdf5
DV
10029 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10030 if (!pipe_config)
7758a113
DV
10031 return ERR_PTR(-ENOMEM);
10032
b8cecdf5
DV
10033 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10034 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 10035
e143a21c
DV
10036 pipe_config->cpu_transcoder =
10037 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10038 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10039
2960bc9c
ID
10040 /*
10041 * Sanitize sync polarity flags based on requested ones. If neither
10042 * positive or negative polarity is requested, treat this as meaning
10043 * negative polarity.
10044 */
10045 if (!(pipe_config->adjusted_mode.flags &
10046 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10047 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10048
10049 if (!(pipe_config->adjusted_mode.flags &
10050 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10051 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10052
050f7aeb
DV
10053 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10054 * plane pixel format and any sink constraints into account. Returns the
10055 * source plane bpp so that dithering can be selected on mismatches
10056 * after encoders and crtc also have had their say. */
10057 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10058 fb, pipe_config);
4e53c2e0
DV
10059 if (plane_bpp < 0)
10060 goto fail;
10061
e41a56be
VS
10062 /*
10063 * Determine the real pipe dimensions. Note that stereo modes can
10064 * increase the actual pipe size due to the frame doubling and
10065 * insertion of additional space for blanks between the frame. This
10066 * is stored in the crtc timings. We use the requested mode to do this
10067 * computation to clearly distinguish it from the adjusted mode, which
10068 * can be changed by the connectors in the below retry loop.
10069 */
10070 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10071 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10072 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10073
e29c22c0 10074encoder_retry:
ef1b460d 10075 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10076 pipe_config->port_clock = 0;
ef1b460d 10077 pipe_config->pixel_multiplier = 1;
ff9a6750 10078
135c81b8 10079 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 10080 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 10081
7758a113
DV
10082 /* Pass our mode to the connectors and the CRTC to give them a chance to
10083 * adjust it according to limitations or connector properties, and also
10084 * a chance to reject the mode entirely.
47f1c6c9 10085 */
b2784e15 10086 for_each_intel_encoder(dev, encoder) {
47f1c6c9 10087
7758a113
DV
10088 if (&encoder->new_crtc->base != crtc)
10089 continue;
7ae89233 10090
efea6e8e
DV
10091 if (!(encoder->compute_config(encoder, pipe_config))) {
10092 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10093 goto fail;
10094 }
ee7b9f93 10095 }
47f1c6c9 10096
ff9a6750
DV
10097 /* Set default port clock if not overwritten by the encoder. Needs to be
10098 * done afterwards in case the encoder adjusts the mode. */
10099 if (!pipe_config->port_clock)
241bfc38
DL
10100 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10101 * pipe_config->pixel_multiplier;
ff9a6750 10102
a43f6e0f 10103 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10104 if (ret < 0) {
7758a113
DV
10105 DRM_DEBUG_KMS("CRTC fixup failed\n");
10106 goto fail;
ee7b9f93 10107 }
e29c22c0
DV
10108
10109 if (ret == RETRY) {
10110 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10111 ret = -EINVAL;
10112 goto fail;
10113 }
10114
10115 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10116 retry = false;
10117 goto encoder_retry;
10118 }
10119
4e53c2e0
DV
10120 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10121 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10122 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10123
b8cecdf5 10124 return pipe_config;
7758a113 10125fail:
b8cecdf5 10126 kfree(pipe_config);
e29c22c0 10127 return ERR_PTR(ret);
ee7b9f93 10128}
47f1c6c9 10129
e2e1ed41
DV
10130/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10131 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10132static void
10133intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10134 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10135{
10136 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10137 struct drm_device *dev = crtc->dev;
10138 struct intel_encoder *encoder;
10139 struct intel_connector *connector;
10140 struct drm_crtc *tmp_crtc;
79e53945 10141
e2e1ed41 10142 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10143
e2e1ed41
DV
10144 /* Check which crtcs have changed outputs connected to them, these need
10145 * to be part of the prepare_pipes mask. We don't (yet) support global
10146 * modeset across multiple crtcs, so modeset_pipes will only have one
10147 * bit set at most. */
10148 list_for_each_entry(connector, &dev->mode_config.connector_list,
10149 base.head) {
10150 if (connector->base.encoder == &connector->new_encoder->base)
10151 continue;
79e53945 10152
e2e1ed41
DV
10153 if (connector->base.encoder) {
10154 tmp_crtc = connector->base.encoder->crtc;
10155
10156 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10157 }
10158
10159 if (connector->new_encoder)
10160 *prepare_pipes |=
10161 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10162 }
10163
b2784e15 10164 for_each_intel_encoder(dev, encoder) {
e2e1ed41
DV
10165 if (encoder->base.crtc == &encoder->new_crtc->base)
10166 continue;
10167
10168 if (encoder->base.crtc) {
10169 tmp_crtc = encoder->base.crtc;
10170
10171 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10172 }
10173
10174 if (encoder->new_crtc)
10175 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10176 }
10177
7668851f 10178 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10179 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10180 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 10181 continue;
7e7d76c3 10182
7668851f 10183 if (!intel_crtc->new_enabled)
e2e1ed41 10184 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10185 else
10186 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10187 }
10188
e2e1ed41
DV
10189
10190 /* set_mode is also used to update properties on life display pipes. */
10191 intel_crtc = to_intel_crtc(crtc);
7668851f 10192 if (intel_crtc->new_enabled)
e2e1ed41
DV
10193 *prepare_pipes |= 1 << intel_crtc->pipe;
10194
b6c5164d
DV
10195 /*
10196 * For simplicity do a full modeset on any pipe where the output routing
10197 * changed. We could be more clever, but that would require us to be
10198 * more careful with calling the relevant encoder->mode_set functions.
10199 */
e2e1ed41
DV
10200 if (*prepare_pipes)
10201 *modeset_pipes = *prepare_pipes;
10202
10203 /* ... and mask these out. */
10204 *modeset_pipes &= ~(*disable_pipes);
10205 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10206
10207 /*
10208 * HACK: We don't (yet) fully support global modesets. intel_set_config
10209 * obies this rule, but the modeset restore mode of
10210 * intel_modeset_setup_hw_state does not.
10211 */
10212 *modeset_pipes &= 1 << intel_crtc->pipe;
10213 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10214
10215 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10216 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10217}
79e53945 10218
ea9d758d 10219static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10220{
ea9d758d 10221 struct drm_encoder *encoder;
f6e5b160 10222 struct drm_device *dev = crtc->dev;
f6e5b160 10223
ea9d758d
DV
10224 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10225 if (encoder->crtc == crtc)
10226 return true;
10227
10228 return false;
10229}
10230
10231static void
10232intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10233{
10234 struct intel_encoder *intel_encoder;
10235 struct intel_crtc *intel_crtc;
10236 struct drm_connector *connector;
10237
b2784e15 10238 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
10239 if (!intel_encoder->base.crtc)
10240 continue;
10241
10242 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10243
10244 if (prepare_pipes & (1 << intel_crtc->pipe))
10245 intel_encoder->connectors_active = false;
10246 }
10247
10248 intel_modeset_commit_output_state(dev);
10249
7668851f 10250 /* Double check state. */
d3fcc808 10251 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10252 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
10253 WARN_ON(intel_crtc->new_config &&
10254 intel_crtc->new_config != &intel_crtc->config);
10255 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
10256 }
10257
10258 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10259 if (!connector->encoder || !connector->encoder->crtc)
10260 continue;
10261
10262 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10263
10264 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10265 struct drm_property *dpms_property =
10266 dev->mode_config.dpms_property;
10267
ea9d758d 10268 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10269 drm_object_property_set_value(&connector->base,
68d34720
DV
10270 dpms_property,
10271 DRM_MODE_DPMS_ON);
ea9d758d
DV
10272
10273 intel_encoder = to_intel_encoder(connector->encoder);
10274 intel_encoder->connectors_active = true;
10275 }
10276 }
10277
10278}
10279
3bd26263 10280static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10281{
3bd26263 10282 int diff;
f1f644dc
JB
10283
10284 if (clock1 == clock2)
10285 return true;
10286
10287 if (!clock1 || !clock2)
10288 return false;
10289
10290 diff = abs(clock1 - clock2);
10291
10292 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10293 return true;
10294
10295 return false;
10296}
10297
25c5b266
DV
10298#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10299 list_for_each_entry((intel_crtc), \
10300 &(dev)->mode_config.crtc_list, \
10301 base.head) \
0973f18f 10302 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10303
0e8ffe1b 10304static bool
2fa2fe9a
DV
10305intel_pipe_config_compare(struct drm_device *dev,
10306 struct intel_crtc_config *current_config,
0e8ffe1b
DV
10307 struct intel_crtc_config *pipe_config)
10308{
66e985c0
DV
10309#define PIPE_CONF_CHECK_X(name) \
10310 if (current_config->name != pipe_config->name) { \
10311 DRM_ERROR("mismatch in " #name " " \
10312 "(expected 0x%08x, found 0x%08x)\n", \
10313 current_config->name, \
10314 pipe_config->name); \
10315 return false; \
10316 }
10317
08a24034
DV
10318#define PIPE_CONF_CHECK_I(name) \
10319 if (current_config->name != pipe_config->name) { \
10320 DRM_ERROR("mismatch in " #name " " \
10321 "(expected %i, found %i)\n", \
10322 current_config->name, \
10323 pipe_config->name); \
10324 return false; \
88adfff1
DV
10325 }
10326
b95af8be
VK
10327/* This is required for BDW+ where there is only one set of registers for
10328 * switching between high and low RR.
10329 * This macro can be used whenever a comparison has to be made between one
10330 * hw state and multiple sw state variables.
10331 */
10332#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10333 if ((current_config->name != pipe_config->name) && \
10334 (current_config->alt_name != pipe_config->name)) { \
10335 DRM_ERROR("mismatch in " #name " " \
10336 "(expected %i or %i, found %i)\n", \
10337 current_config->name, \
10338 current_config->alt_name, \
10339 pipe_config->name); \
10340 return false; \
10341 }
10342
1bd1bd80
DV
10343#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10344 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10345 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10346 "(expected %i, found %i)\n", \
10347 current_config->name & (mask), \
10348 pipe_config->name & (mask)); \
10349 return false; \
10350 }
10351
5e550656
VS
10352#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10353 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10354 DRM_ERROR("mismatch in " #name " " \
10355 "(expected %i, found %i)\n", \
10356 current_config->name, \
10357 pipe_config->name); \
10358 return false; \
10359 }
10360
bb760063
DV
10361#define PIPE_CONF_QUIRK(quirk) \
10362 ((current_config->quirks | pipe_config->quirks) & (quirk))
10363
eccb140b
DV
10364 PIPE_CONF_CHECK_I(cpu_transcoder);
10365
08a24034
DV
10366 PIPE_CONF_CHECK_I(has_pch_encoder);
10367 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10368 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10369 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10370 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10371 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10372 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10373
eb14cb74 10374 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10375
10376 if (INTEL_INFO(dev)->gen < 8) {
10377 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10378 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10379 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10380 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10381 PIPE_CONF_CHECK_I(dp_m_n.tu);
10382
10383 if (current_config->has_drrs) {
10384 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10385 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10386 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10387 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10388 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10389 }
10390 } else {
10391 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10392 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10393 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10394 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10395 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10396 }
eb14cb74 10397
1bd1bd80
DV
10398 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10399 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10400 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10401 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10402 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10403 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10404
10405 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10406 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10407 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10408 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10409 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10410 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10411
c93f54cf 10412 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10413 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10414 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10415 IS_VALLEYVIEW(dev))
10416 PIPE_CONF_CHECK_I(limited_color_range);
6c49f241 10417
9ed109a7
DV
10418 PIPE_CONF_CHECK_I(has_audio);
10419
1bd1bd80
DV
10420 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10421 DRM_MODE_FLAG_INTERLACE);
10422
bb760063
DV
10423 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10424 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10425 DRM_MODE_FLAG_PHSYNC);
10426 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10427 DRM_MODE_FLAG_NHSYNC);
10428 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10429 DRM_MODE_FLAG_PVSYNC);
10430 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10431 DRM_MODE_FLAG_NVSYNC);
10432 }
045ac3b5 10433
37327abd
VS
10434 PIPE_CONF_CHECK_I(pipe_src_w);
10435 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10436
9953599b
DV
10437 /*
10438 * FIXME: BIOS likes to set up a cloned config with lvds+external
10439 * screen. Since we don't yet re-compute the pipe config when moving
10440 * just the lvds port away to another pipe the sw tracking won't match.
10441 *
10442 * Proper atomic modesets with recomputed global state will fix this.
10443 * Until then just don't check gmch state for inherited modes.
10444 */
10445 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10446 PIPE_CONF_CHECK_I(gmch_pfit.control);
10447 /* pfit ratios are autocomputed by the hw on gen4+ */
10448 if (INTEL_INFO(dev)->gen < 4)
10449 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10450 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10451 }
10452
fd4daa9c
CW
10453 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10454 if (current_config->pch_pfit.enabled) {
10455 PIPE_CONF_CHECK_I(pch_pfit.pos);
10456 PIPE_CONF_CHECK_I(pch_pfit.size);
10457 }
2fa2fe9a 10458
e59150dc
JB
10459 /* BDW+ don't expose a synchronous way to read the state */
10460 if (IS_HASWELL(dev))
10461 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10462
282740f7
VS
10463 PIPE_CONF_CHECK_I(double_wide);
10464
26804afd
DV
10465 PIPE_CONF_CHECK_X(ddi_pll_sel);
10466
c0d43d62 10467 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10468 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10469 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10470 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10471 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10472 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
c0d43d62 10473
42571aef
VS
10474 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10475 PIPE_CONF_CHECK_I(pipe_bpp);
10476
a9a7e98a
JB
10477 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10478 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10479
66e985c0 10480#undef PIPE_CONF_CHECK_X
08a24034 10481#undef PIPE_CONF_CHECK_I
b95af8be 10482#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10483#undef PIPE_CONF_CHECK_FLAGS
5e550656 10484#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10485#undef PIPE_CONF_QUIRK
88adfff1 10486
0e8ffe1b
DV
10487 return true;
10488}
10489
91d1b4bd
DV
10490static void
10491check_connector_state(struct drm_device *dev)
8af6cf88 10492{
8af6cf88
DV
10493 struct intel_connector *connector;
10494
10495 list_for_each_entry(connector, &dev->mode_config.connector_list,
10496 base.head) {
10497 /* This also checks the encoder/connector hw state with the
10498 * ->get_hw_state callbacks. */
10499 intel_connector_check_state(connector);
10500
10501 WARN(&connector->new_encoder->base != connector->base.encoder,
10502 "connector's staged encoder doesn't match current encoder\n");
10503 }
91d1b4bd
DV
10504}
10505
10506static void
10507check_encoder_state(struct drm_device *dev)
10508{
10509 struct intel_encoder *encoder;
10510 struct intel_connector *connector;
8af6cf88 10511
b2784e15 10512 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10513 bool enabled = false;
10514 bool active = false;
10515 enum pipe pipe, tracked_pipe;
10516
10517 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10518 encoder->base.base.id,
8e329a03 10519 encoder->base.name);
8af6cf88
DV
10520
10521 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10522 "encoder's stage crtc doesn't match current crtc\n");
10523 WARN(encoder->connectors_active && !encoder->base.crtc,
10524 "encoder's active_connectors set, but no crtc\n");
10525
10526 list_for_each_entry(connector, &dev->mode_config.connector_list,
10527 base.head) {
10528 if (connector->base.encoder != &encoder->base)
10529 continue;
10530 enabled = true;
10531 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10532 active = true;
10533 }
0e32b39c
DA
10534 /*
10535 * for MST connectors if we unplug the connector is gone
10536 * away but the encoder is still connected to a crtc
10537 * until a modeset happens in response to the hotplug.
10538 */
10539 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10540 continue;
10541
8af6cf88
DV
10542 WARN(!!encoder->base.crtc != enabled,
10543 "encoder's enabled state mismatch "
10544 "(expected %i, found %i)\n",
10545 !!encoder->base.crtc, enabled);
10546 WARN(active && !encoder->base.crtc,
10547 "active encoder with no crtc\n");
10548
10549 WARN(encoder->connectors_active != active,
10550 "encoder's computed active state doesn't match tracked active state "
10551 "(expected %i, found %i)\n", active, encoder->connectors_active);
10552
10553 active = encoder->get_hw_state(encoder, &pipe);
10554 WARN(active != encoder->connectors_active,
10555 "encoder's hw state doesn't match sw tracking "
10556 "(expected %i, found %i)\n",
10557 encoder->connectors_active, active);
10558
10559 if (!encoder->base.crtc)
10560 continue;
10561
10562 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10563 WARN(active && pipe != tracked_pipe,
10564 "active encoder's pipe doesn't match"
10565 "(expected %i, found %i)\n",
10566 tracked_pipe, pipe);
10567
10568 }
91d1b4bd
DV
10569}
10570
10571static void
10572check_crtc_state(struct drm_device *dev)
10573{
fbee40df 10574 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10575 struct intel_crtc *crtc;
10576 struct intel_encoder *encoder;
10577 struct intel_crtc_config pipe_config;
8af6cf88 10578
d3fcc808 10579 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10580 bool enabled = false;
10581 bool active = false;
10582
045ac3b5
JB
10583 memset(&pipe_config, 0, sizeof(pipe_config));
10584
8af6cf88
DV
10585 DRM_DEBUG_KMS("[CRTC:%d]\n",
10586 crtc->base.base.id);
10587
10588 WARN(crtc->active && !crtc->base.enabled,
10589 "active crtc, but not enabled in sw tracking\n");
10590
b2784e15 10591 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10592 if (encoder->base.crtc != &crtc->base)
10593 continue;
10594 enabled = true;
10595 if (encoder->connectors_active)
10596 active = true;
10597 }
6c49f241 10598
8af6cf88
DV
10599 WARN(active != crtc->active,
10600 "crtc's computed active state doesn't match tracked active state "
10601 "(expected %i, found %i)\n", active, crtc->active);
10602 WARN(enabled != crtc->base.enabled,
10603 "crtc's computed enabled state doesn't match tracked enabled state "
10604 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10605
0e8ffe1b
DV
10606 active = dev_priv->display.get_pipe_config(crtc,
10607 &pipe_config);
d62cf62a 10608
b6b5d049
VS
10609 /* hw state is inconsistent with the pipe quirk */
10610 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10611 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
10612 active = crtc->active;
10613
b2784e15 10614 for_each_intel_encoder(dev, encoder) {
3eaba51c 10615 enum pipe pipe;
6c49f241
DV
10616 if (encoder->base.crtc != &crtc->base)
10617 continue;
1d37b689 10618 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10619 encoder->get_config(encoder, &pipe_config);
10620 }
10621
0e8ffe1b
DV
10622 WARN(crtc->active != active,
10623 "crtc active state doesn't match with hw state "
10624 "(expected %i, found %i)\n", crtc->active, active);
10625
c0b03411
DV
10626 if (active &&
10627 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10628 WARN(1, "pipe state doesn't match!\n");
10629 intel_dump_pipe_config(crtc, &pipe_config,
10630 "[hw state]");
10631 intel_dump_pipe_config(crtc, &crtc->config,
10632 "[sw state]");
10633 }
8af6cf88
DV
10634 }
10635}
10636
91d1b4bd
DV
10637static void
10638check_shared_dpll_state(struct drm_device *dev)
10639{
fbee40df 10640 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10641 struct intel_crtc *crtc;
10642 struct intel_dpll_hw_state dpll_hw_state;
10643 int i;
5358901f
DV
10644
10645 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10646 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10647 int enabled_crtcs = 0, active_crtcs = 0;
10648 bool active;
10649
10650 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10651
10652 DRM_DEBUG_KMS("%s\n", pll->name);
10653
10654 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10655
3e369b76 10656 WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 10657 "more active pll users than references: %i vs %i\n",
3e369b76 10658 pll->active, hweight32(pll->config.crtc_mask));
5358901f
DV
10659 WARN(pll->active && !pll->on,
10660 "pll in active use but not on in sw tracking\n");
35c95375
DV
10661 WARN(pll->on && !pll->active,
10662 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10663 WARN(pll->on != active,
10664 "pll on state mismatch (expected %i, found %i)\n",
10665 pll->on, active);
10666
d3fcc808 10667 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10668 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10669 enabled_crtcs++;
10670 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10671 active_crtcs++;
10672 }
10673 WARN(pll->active != active_crtcs,
10674 "pll active crtcs mismatch (expected %i, found %i)\n",
10675 pll->active, active_crtcs);
3e369b76 10676 WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 10677 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 10678 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 10679
3e369b76 10680 WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
10681 sizeof(dpll_hw_state)),
10682 "pll hw state mismatch\n");
5358901f 10683 }
8af6cf88
DV
10684}
10685
91d1b4bd
DV
10686void
10687intel_modeset_check_state(struct drm_device *dev)
10688{
10689 check_connector_state(dev);
10690 check_encoder_state(dev);
10691 check_crtc_state(dev);
10692 check_shared_dpll_state(dev);
10693}
10694
18442d08
VS
10695void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10696 int dotclock)
10697{
10698 /*
10699 * FDI already provided one idea for the dotclock.
10700 * Yell if the encoder disagrees.
10701 */
241bfc38 10702 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10703 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10704 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10705}
10706
80715b2f
VS
10707static void update_scanline_offset(struct intel_crtc *crtc)
10708{
10709 struct drm_device *dev = crtc->base.dev;
10710
10711 /*
10712 * The scanline counter increments at the leading edge of hsync.
10713 *
10714 * On most platforms it starts counting from vtotal-1 on the
10715 * first active line. That means the scanline counter value is
10716 * always one less than what we would expect. Ie. just after
10717 * start of vblank, which also occurs at start of hsync (on the
10718 * last active line), the scanline counter will read vblank_start-1.
10719 *
10720 * On gen2 the scanline counter starts counting from 1 instead
10721 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10722 * to keep the value positive), instead of adding one.
10723 *
10724 * On HSW+ the behaviour of the scanline counter depends on the output
10725 * type. For DP ports it behaves like most other platforms, but on HDMI
10726 * there's an extra 1 line difference. So we need to add two instead of
10727 * one to the value.
10728 */
10729 if (IS_GEN2(dev)) {
10730 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10731 int vtotal;
10732
10733 vtotal = mode->crtc_vtotal;
10734 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10735 vtotal /= 2;
10736
10737 crtc->scanline_offset = vtotal - 1;
10738 } else if (HAS_DDI(dev) &&
409ee761 10739 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
10740 crtc->scanline_offset = 2;
10741 } else
10742 crtc->scanline_offset = 1;
10743}
10744
f30da187
DV
10745static int __intel_set_mode(struct drm_crtc *crtc,
10746 struct drm_display_mode *mode,
10747 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
10748{
10749 struct drm_device *dev = crtc->dev;
fbee40df 10750 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10751 struct drm_display_mode *saved_mode;
b8cecdf5 10752 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
10753 struct intel_crtc *intel_crtc;
10754 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 10755 int ret = 0;
a6778b3c 10756
4b4b9238 10757 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10758 if (!saved_mode)
10759 return -ENOMEM;
a6778b3c 10760
e2e1ed41 10761 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
10762 &prepare_pipes, &disable_pipes);
10763
3ac18232 10764 *saved_mode = crtc->mode;
a6778b3c 10765
25c5b266
DV
10766 /* Hack: Because we don't (yet) support global modeset on multiple
10767 * crtcs, we don't keep track of the new mode for more than one crtc.
10768 * Hence simply check whether any bit is set in modeset_pipes in all the
10769 * pieces of code that are not yet converted to deal with mutliple crtcs
10770 * changing their mode at the same time. */
25c5b266 10771 if (modeset_pipes) {
4e53c2e0 10772 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
10773 if (IS_ERR(pipe_config)) {
10774 ret = PTR_ERR(pipe_config);
10775 pipe_config = NULL;
10776
3ac18232 10777 goto out;
25c5b266 10778 }
c0b03411
DV
10779 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10780 "[modeset]");
50741abc 10781 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 10782 }
a6778b3c 10783
30a970c6
JB
10784 /*
10785 * See if the config requires any additional preparation, e.g.
10786 * to adjust global state with pipes off. We need to do this
10787 * here so we can get the modeset_pipe updated config for the new
10788 * mode set on this crtc. For other crtcs we need to use the
10789 * adjusted_mode bits in the crtc directly.
10790 */
c164f833 10791 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10792 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10793
c164f833
VS
10794 /* may have added more to prepare_pipes than we should */
10795 prepare_pipes &= ~disable_pipes;
10796 }
10797
8bd31e67
ACO
10798 if (dev_priv->display.crtc_compute_clock) {
10799 unsigned clear_pipes = modeset_pipes | disable_pipes;
10800
10801 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10802 if (ret)
10803 goto done;
10804
10805 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
10806 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
10807 if (ret) {
10808 intel_shared_dpll_abort_config(dev_priv);
10809 goto done;
10810 }
10811 }
10812 }
10813
460da916
DV
10814 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10815 intel_crtc_disable(&intel_crtc->base);
10816
ea9d758d
DV
10817 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10818 if (intel_crtc->base.enabled)
10819 dev_priv->display.crtc_disable(&intel_crtc->base);
10820 }
a6778b3c 10821
6c4c86f5
DV
10822 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10823 * to set it here already despite that we pass it down the callchain.
f6e5b160 10824 */
b8cecdf5 10825 if (modeset_pipes) {
25c5b266 10826 crtc->mode = *mode;
b8cecdf5
DV
10827 /* mode_set/enable/disable functions rely on a correct pipe
10828 * config. */
10829 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10830 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10831
10832 /*
10833 * Calculate and store various constants which
10834 * are later needed by vblank and swap-completion
10835 * timestamping. They are derived from true hwmode.
10836 */
10837 drm_calc_timestamping_constants(crtc,
10838 &pipe_config->adjusted_mode);
b8cecdf5 10839 }
7758a113 10840
8bd31e67
ACO
10841 if (dev_priv->display.crtc_compute_clock)
10842 intel_shared_dpll_commit(dev_priv);
10843
ea9d758d
DV
10844 /* Only after disabling all output pipelines that will be changed can we
10845 * update the the output configuration. */
10846 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10847
47fab737
DV
10848 if (dev_priv->display.modeset_global_resources)
10849 dev_priv->display.modeset_global_resources(dev);
10850
a6778b3c
DV
10851 /* Set up the DPLL and any encoders state that needs to adjust or depend
10852 * on the DPLL.
f6e5b160 10853 */
25c5b266 10854 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
2ff8fde1
MR
10855 struct drm_framebuffer *old_fb = crtc->primary->fb;
10856 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10857 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
4c10794f
DV
10858
10859 mutex_lock(&dev->struct_mutex);
10860 ret = intel_pin_and_fence_fb_obj(dev,
a071fa00 10861 obj,
4c10794f
DV
10862 NULL);
10863 if (ret != 0) {
10864 DRM_ERROR("pin & fence failed\n");
10865 mutex_unlock(&dev->struct_mutex);
10866 goto done;
10867 }
2ff8fde1 10868 if (old_fb)
a071fa00 10869 intel_unpin_fb_obj(old_obj);
a071fa00
DV
10870 i915_gem_track_fb(old_obj, obj,
10871 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
4c10794f
DV
10872 mutex_unlock(&dev->struct_mutex);
10873
10874 crtc->primary->fb = fb;
10875 crtc->x = x;
10876 crtc->y = y;
a6778b3c
DV
10877 }
10878
10879 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
10880 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10881 update_scanline_offset(intel_crtc);
10882
25c5b266 10883 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 10884 }
a6778b3c 10885
a6778b3c
DV
10886 /* FIXME: add subpixel order */
10887done:
4b4b9238 10888 if (ret && crtc->enabled)
3ac18232 10889 crtc->mode = *saved_mode;
a6778b3c 10890
3ac18232 10891out:
b8cecdf5 10892 kfree(pipe_config);
3ac18232 10893 kfree(saved_mode);
a6778b3c 10894 return ret;
f6e5b160
CW
10895}
10896
e7457a9a
DL
10897static int intel_set_mode(struct drm_crtc *crtc,
10898 struct drm_display_mode *mode,
10899 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10900{
10901 int ret;
10902
10903 ret = __intel_set_mode(crtc, mode, x, y, fb);
10904
10905 if (ret == 0)
10906 intel_modeset_check_state(crtc->dev);
10907
10908 return ret;
10909}
10910
c0c36b94
CW
10911void intel_crtc_restore_mode(struct drm_crtc *crtc)
10912{
f4510a27 10913 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10914}
10915
25c5b266
DV
10916#undef for_each_intel_crtc_masked
10917
d9e55608
DV
10918static void intel_set_config_free(struct intel_set_config *config)
10919{
10920 if (!config)
10921 return;
10922
1aa4b628
DV
10923 kfree(config->save_connector_encoders);
10924 kfree(config->save_encoder_crtcs);
7668851f 10925 kfree(config->save_crtc_enabled);
d9e55608
DV
10926 kfree(config);
10927}
10928
85f9eb71
DV
10929static int intel_set_config_save_state(struct drm_device *dev,
10930 struct intel_set_config *config)
10931{
7668851f 10932 struct drm_crtc *crtc;
85f9eb71
DV
10933 struct drm_encoder *encoder;
10934 struct drm_connector *connector;
10935 int count;
10936
7668851f
VS
10937 config->save_crtc_enabled =
10938 kcalloc(dev->mode_config.num_crtc,
10939 sizeof(bool), GFP_KERNEL);
10940 if (!config->save_crtc_enabled)
10941 return -ENOMEM;
10942
1aa4b628
DV
10943 config->save_encoder_crtcs =
10944 kcalloc(dev->mode_config.num_encoder,
10945 sizeof(struct drm_crtc *), GFP_KERNEL);
10946 if (!config->save_encoder_crtcs)
85f9eb71
DV
10947 return -ENOMEM;
10948
1aa4b628
DV
10949 config->save_connector_encoders =
10950 kcalloc(dev->mode_config.num_connector,
10951 sizeof(struct drm_encoder *), GFP_KERNEL);
10952 if (!config->save_connector_encoders)
85f9eb71
DV
10953 return -ENOMEM;
10954
10955 /* Copy data. Note that driver private data is not affected.
10956 * Should anything bad happen only the expected state is
10957 * restored, not the drivers personal bookkeeping.
10958 */
7668851f 10959 count = 0;
70e1e0ec 10960 for_each_crtc(dev, crtc) {
7668851f
VS
10961 config->save_crtc_enabled[count++] = crtc->enabled;
10962 }
10963
85f9eb71
DV
10964 count = 0;
10965 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10966 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10967 }
10968
10969 count = 0;
10970 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10971 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10972 }
10973
10974 return 0;
10975}
10976
10977static void intel_set_config_restore_state(struct drm_device *dev,
10978 struct intel_set_config *config)
10979{
7668851f 10980 struct intel_crtc *crtc;
9a935856
DV
10981 struct intel_encoder *encoder;
10982 struct intel_connector *connector;
85f9eb71
DV
10983 int count;
10984
7668851f 10985 count = 0;
d3fcc808 10986 for_each_intel_crtc(dev, crtc) {
7668851f 10987 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10988
10989 if (crtc->new_enabled)
10990 crtc->new_config = &crtc->config;
10991 else
10992 crtc->new_config = NULL;
7668851f
VS
10993 }
10994
85f9eb71 10995 count = 0;
b2784e15 10996 for_each_intel_encoder(dev, encoder) {
9a935856
DV
10997 encoder->new_crtc =
10998 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10999 }
11000
11001 count = 0;
9a935856
DV
11002 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11003 connector->new_encoder =
11004 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11005 }
11006}
11007
e3de42b6 11008static bool
2e57f47d 11009is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11010{
11011 int i;
11012
2e57f47d
CW
11013 if (set->num_connectors == 0)
11014 return false;
11015
11016 if (WARN_ON(set->connectors == NULL))
11017 return false;
11018
11019 for (i = 0; i < set->num_connectors; i++)
11020 if (set->connectors[i]->encoder &&
11021 set->connectors[i]->encoder->crtc == set->crtc &&
11022 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11023 return true;
11024
11025 return false;
11026}
11027
5e2b584e
DV
11028static void
11029intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11030 struct intel_set_config *config)
11031{
11032
11033 /* We should be able to check here if the fb has the same properties
11034 * and then just flip_or_move it */
2e57f47d
CW
11035 if (is_crtc_connector_off(set)) {
11036 config->mode_changed = true;
f4510a27 11037 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11038 /*
11039 * If we have no fb, we can only flip as long as the crtc is
11040 * active, otherwise we need a full mode set. The crtc may
11041 * be active if we've only disabled the primary plane, or
11042 * in fastboot situations.
11043 */
f4510a27 11044 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11045 struct intel_crtc *intel_crtc =
11046 to_intel_crtc(set->crtc);
11047
3b150f08 11048 if (intel_crtc->active) {
319d9827
JB
11049 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11050 config->fb_changed = true;
11051 } else {
11052 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11053 config->mode_changed = true;
11054 }
5e2b584e
DV
11055 } else if (set->fb == NULL) {
11056 config->mode_changed = true;
72f4901e 11057 } else if (set->fb->pixel_format !=
f4510a27 11058 set->crtc->primary->fb->pixel_format) {
5e2b584e 11059 config->mode_changed = true;
e3de42b6 11060 } else {
5e2b584e 11061 config->fb_changed = true;
e3de42b6 11062 }
5e2b584e
DV
11063 }
11064
835c5873 11065 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11066 config->fb_changed = true;
11067
11068 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11069 DRM_DEBUG_KMS("modes are different, full mode set\n");
11070 drm_mode_debug_printmodeline(&set->crtc->mode);
11071 drm_mode_debug_printmodeline(set->mode);
11072 config->mode_changed = true;
11073 }
a1d95703
CW
11074
11075 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11076 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11077}
11078
2e431051 11079static int
9a935856
DV
11080intel_modeset_stage_output_state(struct drm_device *dev,
11081 struct drm_mode_set *set,
11082 struct intel_set_config *config)
50f56119 11083{
9a935856
DV
11084 struct intel_connector *connector;
11085 struct intel_encoder *encoder;
7668851f 11086 struct intel_crtc *crtc;
f3f08572 11087 int ro;
50f56119 11088
9abdda74 11089 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11090 * of connectors. For paranoia, double-check this. */
11091 WARN_ON(!set->fb && (set->num_connectors != 0));
11092 WARN_ON(set->fb && (set->num_connectors == 0));
11093
9a935856
DV
11094 list_for_each_entry(connector, &dev->mode_config.connector_list,
11095 base.head) {
11096 /* Otherwise traverse passed in connector list and get encoders
11097 * for them. */
50f56119 11098 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11099 if (set->connectors[ro] == &connector->base) {
0e32b39c 11100 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11101 break;
11102 }
11103 }
11104
9a935856
DV
11105 /* If we disable the crtc, disable all its connectors. Also, if
11106 * the connector is on the changing crtc but not on the new
11107 * connector list, disable it. */
11108 if ((!set->fb || ro == set->num_connectors) &&
11109 connector->base.encoder &&
11110 connector->base.encoder->crtc == set->crtc) {
11111 connector->new_encoder = NULL;
11112
11113 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11114 connector->base.base.id,
c23cc417 11115 connector->base.name);
9a935856
DV
11116 }
11117
11118
11119 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 11120 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 11121 config->mode_changed = true;
50f56119
DV
11122 }
11123 }
9a935856 11124 /* connector->new_encoder is now updated for all connectors. */
50f56119 11125
9a935856 11126 /* Update crtc of enabled connectors. */
9a935856
DV
11127 list_for_each_entry(connector, &dev->mode_config.connector_list,
11128 base.head) {
7668851f
VS
11129 struct drm_crtc *new_crtc;
11130
9a935856 11131 if (!connector->new_encoder)
50f56119
DV
11132 continue;
11133
9a935856 11134 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11135
11136 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11137 if (set->connectors[ro] == &connector->base)
50f56119
DV
11138 new_crtc = set->crtc;
11139 }
11140
11141 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11142 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11143 new_crtc)) {
5e2b584e 11144 return -EINVAL;
50f56119 11145 }
0e32b39c 11146 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11147
11148 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11149 connector->base.base.id,
c23cc417 11150 connector->base.name,
9a935856
DV
11151 new_crtc->base.id);
11152 }
11153
11154 /* Check for any encoders that needs to be disabled. */
b2784e15 11155 for_each_intel_encoder(dev, encoder) {
5a65f358 11156 int num_connectors = 0;
9a935856
DV
11157 list_for_each_entry(connector,
11158 &dev->mode_config.connector_list,
11159 base.head) {
11160 if (connector->new_encoder == encoder) {
11161 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11162 num_connectors++;
9a935856
DV
11163 }
11164 }
5a65f358
PZ
11165
11166 if (num_connectors == 0)
11167 encoder->new_crtc = NULL;
11168 else if (num_connectors > 1)
11169 return -EINVAL;
11170
9a935856
DV
11171 /* Only now check for crtc changes so we don't miss encoders
11172 * that will be disabled. */
11173 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 11174 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 11175 config->mode_changed = true;
50f56119
DV
11176 }
11177 }
9a935856 11178 /* Now we've also updated encoder->new_crtc for all encoders. */
0e32b39c
DA
11179 list_for_each_entry(connector, &dev->mode_config.connector_list,
11180 base.head) {
11181 if (connector->new_encoder)
11182 if (connector->new_encoder != connector->encoder)
11183 connector->encoder = connector->new_encoder;
11184 }
d3fcc808 11185 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11186 crtc->new_enabled = false;
11187
b2784e15 11188 for_each_intel_encoder(dev, encoder) {
7668851f
VS
11189 if (encoder->new_crtc == crtc) {
11190 crtc->new_enabled = true;
11191 break;
11192 }
11193 }
11194
11195 if (crtc->new_enabled != crtc->base.enabled) {
11196 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11197 crtc->new_enabled ? "en" : "dis");
11198 config->mode_changed = true;
11199 }
7bd0a8e7
VS
11200
11201 if (crtc->new_enabled)
11202 crtc->new_config = &crtc->config;
11203 else
11204 crtc->new_config = NULL;
7668851f
VS
11205 }
11206
2e431051
DV
11207 return 0;
11208}
11209
7d00a1f5
VS
11210static void disable_crtc_nofb(struct intel_crtc *crtc)
11211{
11212 struct drm_device *dev = crtc->base.dev;
11213 struct intel_encoder *encoder;
11214 struct intel_connector *connector;
11215
11216 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11217 pipe_name(crtc->pipe));
11218
11219 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11220 if (connector->new_encoder &&
11221 connector->new_encoder->new_crtc == crtc)
11222 connector->new_encoder = NULL;
11223 }
11224
b2784e15 11225 for_each_intel_encoder(dev, encoder) {
7d00a1f5
VS
11226 if (encoder->new_crtc == crtc)
11227 encoder->new_crtc = NULL;
11228 }
11229
11230 crtc->new_enabled = false;
7bd0a8e7 11231 crtc->new_config = NULL;
7d00a1f5
VS
11232}
11233
2e431051
DV
11234static int intel_crtc_set_config(struct drm_mode_set *set)
11235{
11236 struct drm_device *dev;
2e431051
DV
11237 struct drm_mode_set save_set;
11238 struct intel_set_config *config;
11239 int ret;
2e431051 11240
8d3e375e
DV
11241 BUG_ON(!set);
11242 BUG_ON(!set->crtc);
11243 BUG_ON(!set->crtc->helper_private);
2e431051 11244
7e53f3a4
DV
11245 /* Enforce sane interface api - has been abused by the fb helper. */
11246 BUG_ON(!set->mode && set->fb);
11247 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11248
2e431051
DV
11249 if (set->fb) {
11250 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11251 set->crtc->base.id, set->fb->base.id,
11252 (int)set->num_connectors, set->x, set->y);
11253 } else {
11254 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11255 }
11256
11257 dev = set->crtc->dev;
11258
11259 ret = -ENOMEM;
11260 config = kzalloc(sizeof(*config), GFP_KERNEL);
11261 if (!config)
11262 goto out_config;
11263
11264 ret = intel_set_config_save_state(dev, config);
11265 if (ret)
11266 goto out_config;
11267
11268 save_set.crtc = set->crtc;
11269 save_set.mode = &set->crtc->mode;
11270 save_set.x = set->crtc->x;
11271 save_set.y = set->crtc->y;
f4510a27 11272 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11273
11274 /* Compute whether we need a full modeset, only an fb base update or no
11275 * change at all. In the future we might also check whether only the
11276 * mode changed, e.g. for LVDS where we only change the panel fitter in
11277 * such cases. */
11278 intel_set_config_compute_mode_changes(set, config);
11279
9a935856 11280 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11281 if (ret)
11282 goto fail;
11283
5e2b584e 11284 if (config->mode_changed) {
c0c36b94
CW
11285 ret = intel_set_mode(set->crtc, set->mode,
11286 set->x, set->y, set->fb);
5e2b584e 11287 } else if (config->fb_changed) {
3b150f08
MR
11288 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11289
4878cae2
VS
11290 intel_crtc_wait_for_pending_flips(set->crtc);
11291
4f660f49 11292 ret = intel_pipe_set_base(set->crtc,
94352cf9 11293 set->x, set->y, set->fb);
3b150f08
MR
11294
11295 /*
11296 * We need to make sure the primary plane is re-enabled if it
11297 * has previously been turned off.
11298 */
11299 if (!intel_crtc->primary_enabled && ret == 0) {
11300 WARN_ON(!intel_crtc->active);
fdd508a6 11301 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
3b150f08
MR
11302 }
11303
7ca51a3a
JB
11304 /*
11305 * In the fastboot case this may be our only check of the
11306 * state after boot. It would be better to only do it on
11307 * the first update, but we don't have a nice way of doing that
11308 * (and really, set_config isn't used much for high freq page
11309 * flipping, so increasing its cost here shouldn't be a big
11310 * deal).
11311 */
d330a953 11312 if (i915.fastboot && ret == 0)
7ca51a3a 11313 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11314 }
11315
2d05eae1 11316 if (ret) {
bf67dfeb
DV
11317 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11318 set->crtc->base.id, ret);
50f56119 11319fail:
2d05eae1 11320 intel_set_config_restore_state(dev, config);
50f56119 11321
7d00a1f5
VS
11322 /*
11323 * HACK: if the pipe was on, but we didn't have a framebuffer,
11324 * force the pipe off to avoid oopsing in the modeset code
11325 * due to fb==NULL. This should only happen during boot since
11326 * we don't yet reconstruct the FB from the hardware state.
11327 */
11328 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11329 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11330
2d05eae1
CW
11331 /* Try to restore the config */
11332 if (config->mode_changed &&
11333 intel_set_mode(save_set.crtc, save_set.mode,
11334 save_set.x, save_set.y, save_set.fb))
11335 DRM_ERROR("failed to restore config after modeset failure\n");
11336 }
50f56119 11337
d9e55608
DV
11338out_config:
11339 intel_set_config_free(config);
50f56119
DV
11340 return ret;
11341}
f6e5b160
CW
11342
11343static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11344 .gamma_set = intel_crtc_gamma_set,
50f56119 11345 .set_config = intel_crtc_set_config,
f6e5b160
CW
11346 .destroy = intel_crtc_destroy,
11347 .page_flip = intel_crtc_page_flip,
11348};
11349
5358901f
DV
11350static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11351 struct intel_shared_dpll *pll,
11352 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11353{
5358901f 11354 uint32_t val;
ee7b9f93 11355
f458ebbc 11356 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
11357 return false;
11358
5358901f 11359 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11360 hw_state->dpll = val;
11361 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11362 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11363
11364 return val & DPLL_VCO_ENABLE;
11365}
11366
15bdd4cf
DV
11367static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11368 struct intel_shared_dpll *pll)
11369{
3e369b76
ACO
11370 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11371 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
11372}
11373
e7b903d2
DV
11374static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11375 struct intel_shared_dpll *pll)
11376{
e7b903d2 11377 /* PCH refclock must be enabled first */
89eff4be 11378 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11379
3e369b76 11380 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
11381
11382 /* Wait for the clocks to stabilize. */
11383 POSTING_READ(PCH_DPLL(pll->id));
11384 udelay(150);
11385
11386 /* The pixel multiplier can only be updated once the
11387 * DPLL is enabled and the clocks are stable.
11388 *
11389 * So write it again.
11390 */
3e369b76 11391 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 11392 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11393 udelay(200);
11394}
11395
11396static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11397 struct intel_shared_dpll *pll)
11398{
11399 struct drm_device *dev = dev_priv->dev;
11400 struct intel_crtc *crtc;
e7b903d2
DV
11401
11402 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11403 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11404 if (intel_crtc_to_shared_dpll(crtc) == pll)
11405 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11406 }
11407
15bdd4cf
DV
11408 I915_WRITE(PCH_DPLL(pll->id), 0);
11409 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11410 udelay(200);
11411}
11412
46edb027
DV
11413static char *ibx_pch_dpll_names[] = {
11414 "PCH DPLL A",
11415 "PCH DPLL B",
11416};
11417
7c74ade1 11418static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11419{
e7b903d2 11420 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11421 int i;
11422
7c74ade1 11423 dev_priv->num_shared_dpll = 2;
ee7b9f93 11424
e72f9fbf 11425 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11426 dev_priv->shared_dplls[i].id = i;
11427 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11428 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11429 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11430 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11431 dev_priv->shared_dplls[i].get_hw_state =
11432 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11433 }
11434}
11435
7c74ade1
DV
11436static void intel_shared_dpll_init(struct drm_device *dev)
11437{
e7b903d2 11438 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11439
9cd86933
DV
11440 if (HAS_DDI(dev))
11441 intel_ddi_pll_init(dev);
11442 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11443 ibx_pch_dpll_init(dev);
11444 else
11445 dev_priv->num_shared_dpll = 0;
11446
11447 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11448}
11449
465c120c
MR
11450static int
11451intel_primary_plane_disable(struct drm_plane *plane)
11452{
11453 struct drm_device *dev = plane->dev;
465c120c
MR
11454 struct intel_crtc *intel_crtc;
11455
11456 if (!plane->fb)
11457 return 0;
11458
11459 BUG_ON(!plane->crtc);
11460
11461 intel_crtc = to_intel_crtc(plane->crtc);
11462
11463 /*
11464 * Even though we checked plane->fb above, it's still possible that
11465 * the primary plane has been implicitly disabled because the crtc
11466 * coordinates given weren't visible, or because we detected
11467 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11468 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11469 * In either case, we need to unpin the FB and let the fb pointer get
11470 * updated, but otherwise we don't need to touch the hardware.
11471 */
11472 if (!intel_crtc->primary_enabled)
11473 goto disable_unpin;
11474
11475 intel_crtc_wait_for_pending_flips(plane->crtc);
fdd508a6
VS
11476 intel_disable_primary_hw_plane(plane, plane->crtc);
11477
465c120c 11478disable_unpin:
4c34574f 11479 mutex_lock(&dev->struct_mutex);
2ff8fde1 11480 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
a071fa00 11481 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
2ff8fde1 11482 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
4c34574f 11483 mutex_unlock(&dev->struct_mutex);
465c120c
MR
11484 plane->fb = NULL;
11485
11486 return 0;
11487}
11488
11489static int
3c692a41
GP
11490intel_check_primary_plane(struct drm_plane *plane,
11491 struct intel_plane_state *state)
11492{
11493 struct drm_crtc *crtc = state->crtc;
11494 struct drm_framebuffer *fb = state->fb;
11495 struct drm_rect *dest = &state->dst;
11496 struct drm_rect *src = &state->src;
11497 const struct drm_rect *clip = &state->clip;
ccc759dc 11498
3ead8bb2
GP
11499 return drm_plane_helper_check_update(plane, crtc, fb,
11500 src, dest, clip,
11501 DRM_PLANE_HELPER_NO_SCALING,
11502 DRM_PLANE_HELPER_NO_SCALING,
11503 false, true, &state->visible);
3c692a41
GP
11504}
11505
11506static int
14af293f
GP
11507intel_prepare_primary_plane(struct drm_plane *plane,
11508 struct intel_plane_state *state)
465c120c 11509{
3c692a41
GP
11510 struct drm_crtc *crtc = state->crtc;
11511 struct drm_framebuffer *fb = state->fb;
465c120c 11512 struct drm_device *dev = crtc->dev;
465c120c 11513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ccc759dc 11514 enum pipe pipe = intel_crtc->pipe;
2ff8fde1
MR
11515 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11516 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
465c120c
MR
11517 int ret;
11518
465c120c
MR
11519 intel_crtc_wait_for_pending_flips(crtc);
11520
ccc759dc
GP
11521 if (intel_crtc_has_pending_flip(crtc)) {
11522 DRM_ERROR("pipe is still busy with an old pageflip\n");
11523 return -EBUSY;
11524 }
11525
14af293f 11526 if (old_obj != obj) {
4c34574f 11527 mutex_lock(&dev->struct_mutex);
ccc759dc
GP
11528 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11529 if (ret == 0)
11530 i915_gem_track_fb(old_obj, obj,
11531 INTEL_FRONTBUFFER_PRIMARY(pipe));
11532 mutex_unlock(&dev->struct_mutex);
11533 if (ret != 0) {
11534 DRM_DEBUG_KMS("pin & fence failed\n");
11535 return ret;
11536 }
11537 }
11538
14af293f
GP
11539 return 0;
11540}
11541
11542static void
11543intel_commit_primary_plane(struct drm_plane *plane,
11544 struct intel_plane_state *state)
11545{
11546 struct drm_crtc *crtc = state->crtc;
11547 struct drm_framebuffer *fb = state->fb;
11548 struct drm_device *dev = crtc->dev;
11549 struct drm_i915_private *dev_priv = dev->dev_private;
11550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11551 enum pipe pipe = intel_crtc->pipe;
11552 struct drm_framebuffer *old_fb = plane->fb;
11553 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11554 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11555 struct intel_plane *intel_plane = to_intel_plane(plane);
11556 struct drm_rect *src = &state->src;
11557
ccc759dc
GP
11558 crtc->primary->fb = fb;
11559 crtc->x = src->x1;
11560 crtc->y = src->y1;
11561
11562 intel_plane->crtc_x = state->orig_dst.x1;
11563 intel_plane->crtc_y = state->orig_dst.y1;
11564 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11565 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11566 intel_plane->src_x = state->orig_src.x1;
11567 intel_plane->src_y = state->orig_src.y1;
11568 intel_plane->src_w = drm_rect_width(&state->orig_src);
11569 intel_plane->src_h = drm_rect_height(&state->orig_src);
11570 intel_plane->obj = obj;
4c34574f 11571
ccc759dc 11572 if (intel_crtc->active) {
465c120c 11573 /*
ccc759dc
GP
11574 * FBC does not work on some platforms for rotated
11575 * planes, so disable it when rotation is not 0 and
11576 * update it when rotation is set back to 0.
11577 *
11578 * FIXME: This is redundant with the fbc update done in
11579 * the primary plane enable function except that that
11580 * one is done too late. We eventually need to unify
11581 * this.
465c120c 11582 */
ccc759dc
GP
11583 if (intel_crtc->primary_enabled &&
11584 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11585 dev_priv->fbc.plane == intel_crtc->plane &&
11586 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11587 intel_disable_fbc(dev);
465c120c
MR
11588 }
11589
ccc759dc
GP
11590 if (state->visible) {
11591 bool was_enabled = intel_crtc->primary_enabled;
465c120c 11592
ccc759dc
GP
11593 /* FIXME: kill this fastboot hack */
11594 intel_update_pipe_size(intel_crtc);
465c120c 11595
ccc759dc 11596 intel_crtc->primary_enabled = true;
465c120c 11597
ccc759dc
GP
11598 dev_priv->display.update_primary_plane(crtc, plane->fb,
11599 crtc->x, crtc->y);
4c34574f 11600
48404c1e 11601 /*
ccc759dc
GP
11602 * BDW signals flip done immediately if the plane
11603 * is disabled, even if the plane enable is already
11604 * armed to occur at the next vblank :(
48404c1e 11605 */
ccc759dc
GP
11606 if (IS_BROADWELL(dev) && !was_enabled)
11607 intel_wait_for_vblank(dev, intel_crtc->pipe);
11608 } else {
11609 /*
11610 * If clipping results in a non-visible primary plane,
11611 * we'll disable the primary plane. Note that this is
11612 * a bit different than what happens if userspace
11613 * explicitly disables the plane by passing fb=0
11614 * because plane->fb still gets set and pinned.
11615 */
11616 intel_disable_primary_hw_plane(plane, crtc);
48404c1e 11617 }
465c120c 11618
ccc759dc
GP
11619 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11620
11621 mutex_lock(&dev->struct_mutex);
11622 intel_update_fbc(dev);
11623 mutex_unlock(&dev->struct_mutex);
ce54d85a 11624 }
465c120c 11625
ccc759dc
GP
11626 if (old_fb && old_fb != fb) {
11627 if (intel_crtc->active)
11628 intel_wait_for_vblank(dev, intel_crtc->pipe);
11629
11630 mutex_lock(&dev->struct_mutex);
11631 intel_unpin_fb_obj(old_obj);
11632 mutex_unlock(&dev->struct_mutex);
11633 }
465c120c
MR
11634}
11635
3c692a41
GP
11636static int
11637intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11638 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11639 unsigned int crtc_w, unsigned int crtc_h,
11640 uint32_t src_x, uint32_t src_y,
11641 uint32_t src_w, uint32_t src_h)
11642{
11643 struct intel_plane_state state;
11644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11645 int ret;
11646
11647 state.crtc = crtc;
11648 state.fb = fb;
11649
11650 /* sample coordinates in 16.16 fixed point */
11651 state.src.x1 = src_x;
11652 state.src.x2 = src_x + src_w;
11653 state.src.y1 = src_y;
11654 state.src.y2 = src_y + src_h;
11655
11656 /* integer pixels */
11657 state.dst.x1 = crtc_x;
11658 state.dst.x2 = crtc_x + crtc_w;
11659 state.dst.y1 = crtc_y;
11660 state.dst.y2 = crtc_y + crtc_h;
11661
11662 state.clip.x1 = 0;
11663 state.clip.y1 = 0;
11664 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11665 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11666
11667 state.orig_src = state.src;
11668 state.orig_dst = state.dst;
11669
11670 ret = intel_check_primary_plane(plane, &state);
11671 if (ret)
14af293f
GP
11672 return ret;
11673
11674 ret = intel_prepare_primary_plane(plane, &state);
11675 if (ret)
3c692a41
GP
11676 return ret;
11677
11678 intel_commit_primary_plane(plane, &state);
11679
11680 return 0;
11681}
11682
3d7d6510
MR
11683/* Common destruction function for both primary and cursor planes */
11684static void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
11685{
11686 struct intel_plane *intel_plane = to_intel_plane(plane);
11687 drm_plane_cleanup(plane);
11688 kfree(intel_plane);
11689}
11690
11691static const struct drm_plane_funcs intel_primary_plane_funcs = {
11692 .update_plane = intel_primary_plane_setplane,
11693 .disable_plane = intel_primary_plane_disable,
3d7d6510 11694 .destroy = intel_plane_destroy,
48404c1e 11695 .set_property = intel_plane_set_property
465c120c
MR
11696};
11697
11698static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11699 int pipe)
11700{
11701 struct intel_plane *primary;
11702 const uint32_t *intel_primary_formats;
11703 int num_formats;
11704
11705 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11706 if (primary == NULL)
11707 return NULL;
11708
11709 primary->can_scale = false;
11710 primary->max_downscale = 1;
11711 primary->pipe = pipe;
11712 primary->plane = pipe;
48404c1e 11713 primary->rotation = BIT(DRM_ROTATE_0);
465c120c
MR
11714 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11715 primary->plane = !pipe;
11716
11717 if (INTEL_INFO(dev)->gen <= 3) {
11718 intel_primary_formats = intel_primary_formats_gen2;
11719 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11720 } else {
11721 intel_primary_formats = intel_primary_formats_gen4;
11722 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11723 }
11724
11725 drm_universal_plane_init(dev, &primary->base, 0,
11726 &intel_primary_plane_funcs,
11727 intel_primary_formats, num_formats,
11728 DRM_PLANE_TYPE_PRIMARY);
48404c1e
SJ
11729
11730 if (INTEL_INFO(dev)->gen >= 4) {
11731 if (!dev->mode_config.rotation_property)
11732 dev->mode_config.rotation_property =
11733 drm_mode_create_rotation_property(dev,
11734 BIT(DRM_ROTATE_0) |
11735 BIT(DRM_ROTATE_180));
11736 if (dev->mode_config.rotation_property)
11737 drm_object_attach_property(&primary->base.base,
11738 dev->mode_config.rotation_property,
11739 primary->rotation);
11740 }
11741
465c120c
MR
11742 return &primary->base;
11743}
11744
3d7d6510
MR
11745static int
11746intel_cursor_plane_disable(struct drm_plane *plane)
11747{
11748 if (!plane->fb)
11749 return 0;
11750
11751 BUG_ON(!plane->crtc);
11752
11753 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11754}
11755
11756static int
852e787c
GP
11757intel_check_cursor_plane(struct drm_plane *plane,
11758 struct intel_plane_state *state)
3d7d6510 11759{
852e787c 11760 struct drm_crtc *crtc = state->crtc;
757f9a3e 11761 struct drm_device *dev = crtc->dev;
852e787c
GP
11762 struct drm_framebuffer *fb = state->fb;
11763 struct drm_rect *dest = &state->dst;
11764 struct drm_rect *src = &state->src;
11765 const struct drm_rect *clip = &state->clip;
757f9a3e
GP
11766 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11767 int crtc_w, crtc_h;
11768 unsigned stride;
11769 int ret;
3d7d6510 11770
757f9a3e 11771 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 11772 src, dest, clip,
3d7d6510
MR
11773 DRM_PLANE_HELPER_NO_SCALING,
11774 DRM_PLANE_HELPER_NO_SCALING,
852e787c 11775 true, true, &state->visible);
757f9a3e
GP
11776 if (ret)
11777 return ret;
11778
11779
11780 /* if we want to turn off the cursor ignore width and height */
11781 if (!obj)
11782 return 0;
11783
757f9a3e
GP
11784 /* Check for which cursor types we support */
11785 crtc_w = drm_rect_width(&state->orig_dst);
11786 crtc_h = drm_rect_height(&state->orig_dst);
11787 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11788 DRM_DEBUG("Cursor dimension not supported\n");
11789 return -EINVAL;
11790 }
11791
11792 stride = roundup_pow_of_two(crtc_w) * 4;
11793 if (obj->base.size < stride * crtc_h) {
11794 DRM_DEBUG_KMS("buffer is too small\n");
11795 return -ENOMEM;
11796 }
11797
e391ea88
GP
11798 if (fb == crtc->cursor->fb)
11799 return 0;
11800
757f9a3e
GP
11801 /* we only need to pin inside GTT if cursor is non-phy */
11802 mutex_lock(&dev->struct_mutex);
11803 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11804 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11805 ret = -EINVAL;
11806 }
11807 mutex_unlock(&dev->struct_mutex);
11808
11809 return ret;
852e787c 11810}
3d7d6510 11811
852e787c
GP
11812static int
11813intel_commit_cursor_plane(struct drm_plane *plane,
11814 struct intel_plane_state *state)
11815{
11816 struct drm_crtc *crtc = state->crtc;
11817 struct drm_framebuffer *fb = state->fb;
11818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a919db90 11819 struct intel_plane *intel_plane = to_intel_plane(plane);
852e787c
GP
11820 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11821 struct drm_i915_gem_object *obj = intel_fb->obj;
11822 int crtc_w, crtc_h;
11823
11824 crtc->cursor_x = state->orig_dst.x1;
11825 crtc->cursor_y = state->orig_dst.y1;
a919db90
SJ
11826
11827 intel_plane->crtc_x = state->orig_dst.x1;
11828 intel_plane->crtc_y = state->orig_dst.y1;
11829 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11830 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11831 intel_plane->src_x = state->orig_src.x1;
11832 intel_plane->src_y = state->orig_src.y1;
11833 intel_plane->src_w = drm_rect_width(&state->orig_src);
11834 intel_plane->src_h = drm_rect_height(&state->orig_src);
11835 intel_plane->obj = obj;
11836
3d7d6510 11837 if (fb != crtc->cursor->fb) {
852e787c
GP
11838 crtc_w = drm_rect_width(&state->orig_dst);
11839 crtc_h = drm_rect_height(&state->orig_dst);
3d7d6510
MR
11840 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11841 } else {
852e787c 11842 intel_crtc_update_cursor(crtc, state->visible);
4ed91096
DV
11843
11844 intel_frontbuffer_flip(crtc->dev,
11845 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11846
3d7d6510
MR
11847 return 0;
11848 }
11849}
852e787c
GP
11850
11851static int
11852intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11853 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11854 unsigned int crtc_w, unsigned int crtc_h,
11855 uint32_t src_x, uint32_t src_y,
11856 uint32_t src_w, uint32_t src_h)
11857{
11858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11859 struct intel_plane_state state;
11860 int ret;
11861
11862 state.crtc = crtc;
11863 state.fb = fb;
11864
11865 /* sample coordinates in 16.16 fixed point */
11866 state.src.x1 = src_x;
11867 state.src.x2 = src_x + src_w;
11868 state.src.y1 = src_y;
11869 state.src.y2 = src_y + src_h;
11870
11871 /* integer pixels */
11872 state.dst.x1 = crtc_x;
11873 state.dst.x2 = crtc_x + crtc_w;
11874 state.dst.y1 = crtc_y;
11875 state.dst.y2 = crtc_y + crtc_h;
11876
11877 state.clip.x1 = 0;
11878 state.clip.y1 = 0;
11879 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11880 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11881
11882 state.orig_src = state.src;
11883 state.orig_dst = state.dst;
11884
11885 ret = intel_check_cursor_plane(plane, &state);
11886 if (ret)
11887 return ret;
11888
11889 return intel_commit_cursor_plane(plane, &state);
11890}
11891
3d7d6510
MR
11892static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11893 .update_plane = intel_cursor_plane_update,
11894 .disable_plane = intel_cursor_plane_disable,
11895 .destroy = intel_plane_destroy,
4398ad45 11896 .set_property = intel_plane_set_property,
3d7d6510
MR
11897};
11898
11899static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11900 int pipe)
11901{
11902 struct intel_plane *cursor;
11903
11904 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11905 if (cursor == NULL)
11906 return NULL;
11907
11908 cursor->can_scale = false;
11909 cursor->max_downscale = 1;
11910 cursor->pipe = pipe;
11911 cursor->plane = pipe;
4398ad45 11912 cursor->rotation = BIT(DRM_ROTATE_0);
3d7d6510
MR
11913
11914 drm_universal_plane_init(dev, &cursor->base, 0,
11915 &intel_cursor_plane_funcs,
11916 intel_cursor_formats,
11917 ARRAY_SIZE(intel_cursor_formats),
11918 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
11919
11920 if (INTEL_INFO(dev)->gen >= 4) {
11921 if (!dev->mode_config.rotation_property)
11922 dev->mode_config.rotation_property =
11923 drm_mode_create_rotation_property(dev,
11924 BIT(DRM_ROTATE_0) |
11925 BIT(DRM_ROTATE_180));
11926 if (dev->mode_config.rotation_property)
11927 drm_object_attach_property(&cursor->base.base,
11928 dev->mode_config.rotation_property,
11929 cursor->rotation);
11930 }
11931
3d7d6510
MR
11932 return &cursor->base;
11933}
11934
b358d0a6 11935static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 11936{
fbee40df 11937 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 11938 struct intel_crtc *intel_crtc;
3d7d6510
MR
11939 struct drm_plane *primary = NULL;
11940 struct drm_plane *cursor = NULL;
465c120c 11941 int i, ret;
79e53945 11942
955382f3 11943 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
11944 if (intel_crtc == NULL)
11945 return;
11946
465c120c 11947 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
11948 if (!primary)
11949 goto fail;
11950
11951 cursor = intel_cursor_plane_create(dev, pipe);
11952 if (!cursor)
11953 goto fail;
11954
465c120c 11955 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
11956 cursor, &intel_crtc_funcs);
11957 if (ret)
11958 goto fail;
79e53945
JB
11959
11960 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
11961 for (i = 0; i < 256; i++) {
11962 intel_crtc->lut_r[i] = i;
11963 intel_crtc->lut_g[i] = i;
11964 intel_crtc->lut_b[i] = i;
11965 }
11966
1f1c2e24
VS
11967 /*
11968 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 11969 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 11970 */
80824003
JB
11971 intel_crtc->pipe = pipe;
11972 intel_crtc->plane = pipe;
3a77c4c4 11973 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 11974 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 11975 intel_crtc->plane = !pipe;
80824003
JB
11976 }
11977
4b0e333e
CW
11978 intel_crtc->cursor_base = ~0;
11979 intel_crtc->cursor_cntl = ~0;
dc41c154 11980 intel_crtc->cursor_size = ~0;
8d7849db 11981
22fd0fab
JB
11982 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11983 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11984 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11985 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11986
79e53945 11987 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
11988
11989 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
11990 return;
11991
11992fail:
11993 if (primary)
11994 drm_plane_cleanup(primary);
11995 if (cursor)
11996 drm_plane_cleanup(cursor);
11997 kfree(intel_crtc);
79e53945
JB
11998}
11999
752aa88a
JB
12000enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12001{
12002 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 12003 struct drm_device *dev = connector->base.dev;
752aa88a 12004
51fd371b 12005 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a
JB
12006
12007 if (!encoder)
12008 return INVALID_PIPE;
12009
12010 return to_intel_crtc(encoder->crtc)->pipe;
12011}
12012
08d7b3d1 12013int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 12014 struct drm_file *file)
08d7b3d1 12015{
08d7b3d1 12016 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 12017 struct drm_crtc *drmmode_crtc;
c05422d5 12018 struct intel_crtc *crtc;
08d7b3d1 12019
1cff8f6b
DV
12020 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12021 return -ENODEV;
08d7b3d1 12022
7707e653 12023 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 12024
7707e653 12025 if (!drmmode_crtc) {
08d7b3d1 12026 DRM_ERROR("no such CRTC id\n");
3f2c2057 12027 return -ENOENT;
08d7b3d1
CW
12028 }
12029
7707e653 12030 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 12031 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 12032
c05422d5 12033 return 0;
08d7b3d1
CW
12034}
12035
66a9278e 12036static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 12037{
66a9278e
DV
12038 struct drm_device *dev = encoder->base.dev;
12039 struct intel_encoder *source_encoder;
79e53945 12040 int index_mask = 0;
79e53945
JB
12041 int entry = 0;
12042
b2784e15 12043 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 12044 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
12045 index_mask |= (1 << entry);
12046
79e53945
JB
12047 entry++;
12048 }
4ef69c7a 12049
79e53945
JB
12050 return index_mask;
12051}
12052
4d302442
CW
12053static bool has_edp_a(struct drm_device *dev)
12054{
12055 struct drm_i915_private *dev_priv = dev->dev_private;
12056
12057 if (!IS_MOBILE(dev))
12058 return false;
12059
12060 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12061 return false;
12062
e3589908 12063 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
12064 return false;
12065
12066 return true;
12067}
12068
ba0fbca4
DL
12069const char *intel_output_name(int output)
12070{
12071 static const char *names[] = {
12072 [INTEL_OUTPUT_UNUSED] = "Unused",
12073 [INTEL_OUTPUT_ANALOG] = "Analog",
12074 [INTEL_OUTPUT_DVO] = "DVO",
12075 [INTEL_OUTPUT_SDVO] = "SDVO",
12076 [INTEL_OUTPUT_LVDS] = "LVDS",
12077 [INTEL_OUTPUT_TVOUT] = "TV",
12078 [INTEL_OUTPUT_HDMI] = "HDMI",
12079 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12080 [INTEL_OUTPUT_EDP] = "eDP",
12081 [INTEL_OUTPUT_DSI] = "DSI",
12082 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12083 };
12084
12085 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12086 return "Invalid";
12087
12088 return names[output];
12089}
12090
84b4e042
JB
12091static bool intel_crt_present(struct drm_device *dev)
12092{
12093 struct drm_i915_private *dev_priv = dev->dev_private;
12094
884497ed
DL
12095 if (INTEL_INFO(dev)->gen >= 9)
12096 return false;
12097
cf404ce4 12098 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
12099 return false;
12100
12101 if (IS_CHERRYVIEW(dev))
12102 return false;
12103
12104 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12105 return false;
12106
12107 return true;
12108}
12109
79e53945
JB
12110static void intel_setup_outputs(struct drm_device *dev)
12111{
725e30ad 12112 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 12113 struct intel_encoder *encoder;
cb0953d7 12114 bool dpd_is_edp = false;
79e53945 12115
c9093354 12116 intel_lvds_init(dev);
79e53945 12117
84b4e042 12118 if (intel_crt_present(dev))
79935fca 12119 intel_crt_init(dev);
cb0953d7 12120
affa9354 12121 if (HAS_DDI(dev)) {
0e72a5b5
ED
12122 int found;
12123
12124 /* Haswell uses DDI functions to detect digital outputs */
12125 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12126 /* DDI A only supports eDP */
12127 if (found)
12128 intel_ddi_init(dev, PORT_A);
12129
12130 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12131 * register */
12132 found = I915_READ(SFUSE_STRAP);
12133
12134 if (found & SFUSE_STRAP_DDIB_DETECTED)
12135 intel_ddi_init(dev, PORT_B);
12136 if (found & SFUSE_STRAP_DDIC_DETECTED)
12137 intel_ddi_init(dev, PORT_C);
12138 if (found & SFUSE_STRAP_DDID_DETECTED)
12139 intel_ddi_init(dev, PORT_D);
12140 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12141 int found;
5d8a7752 12142 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12143
12144 if (has_edp_a(dev))
12145 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12146
dc0fa718 12147 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12148 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12149 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12150 if (!found)
e2debe91 12151 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12152 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12153 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12154 }
12155
dc0fa718 12156 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12157 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12158
dc0fa718 12159 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12160 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12161
5eb08b69 12162 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12163 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12164
270b3042 12165 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12166 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12167 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
12168 /*
12169 * The DP_DETECTED bit is the latched state of the DDC
12170 * SDA pin at boot. However since eDP doesn't require DDC
12171 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12172 * eDP ports may have been muxed to an alternate function.
12173 * Thus we can't rely on the DP_DETECTED bit alone to detect
12174 * eDP ports. Consult the VBT as well as DP_DETECTED to
12175 * detect eDP ports.
12176 */
12177 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
585a94b8
AB
12178 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12179 PORT_B);
e17ac6db
VS
12180 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12181 intel_dp_is_edp(dev, PORT_B))
12182 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 12183
e17ac6db 12184 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
6f6005a5
JB
12185 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12186 PORT_C);
e17ac6db
VS
12187 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12188 intel_dp_is_edp(dev, PORT_C))
12189 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 12190
9418c1f1 12191 if (IS_CHERRYVIEW(dev)) {
e17ac6db 12192 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
12193 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12194 PORT_D);
e17ac6db
VS
12195 /* eDP not supported on port D, so don't check VBT */
12196 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12197 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
12198 }
12199
3cfca973 12200 intel_dsi_init(dev);
103a196f 12201 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12202 bool found = false;
7d57382e 12203
e2debe91 12204 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12205 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12206 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12207 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12208 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12209 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12210 }
27185ae1 12211
e7281eab 12212 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12213 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12214 }
13520b05
KH
12215
12216 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12217
e2debe91 12218 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12219 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12220 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12221 }
27185ae1 12222
e2debe91 12223 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12224
b01f2c3a
JB
12225 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12226 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12227 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12228 }
e7281eab 12229 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12230 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12231 }
27185ae1 12232
b01f2c3a 12233 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12234 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12235 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12236 } else if (IS_GEN2(dev))
79e53945
JB
12237 intel_dvo_init(dev);
12238
103a196f 12239 if (SUPPORTS_TV(dev))
79e53945
JB
12240 intel_tv_init(dev);
12241
7c8f8a70
RV
12242 intel_edp_psr_init(dev);
12243
b2784e15 12244 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
12245 encoder->base.possible_crtcs = encoder->crtc_mask;
12246 encoder->base.possible_clones =
66a9278e 12247 intel_encoder_clones(encoder);
79e53945 12248 }
47356eb6 12249
dde86e2d 12250 intel_init_pch_refclk(dev);
270b3042
DV
12251
12252 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12253}
12254
12255static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12256{
60a5ca01 12257 struct drm_device *dev = fb->dev;
79e53945 12258 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12259
ef2d633e 12260 drm_framebuffer_cleanup(fb);
60a5ca01 12261 mutex_lock(&dev->struct_mutex);
ef2d633e 12262 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12263 drm_gem_object_unreference(&intel_fb->obj->base);
12264 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12265 kfree(intel_fb);
12266}
12267
12268static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12269 struct drm_file *file,
79e53945
JB
12270 unsigned int *handle)
12271{
12272 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12273 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12274
05394f39 12275 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12276}
12277
12278static const struct drm_framebuffer_funcs intel_fb_funcs = {
12279 .destroy = intel_user_framebuffer_destroy,
12280 .create_handle = intel_user_framebuffer_create_handle,
12281};
12282
b5ea642a
DV
12283static int intel_framebuffer_init(struct drm_device *dev,
12284 struct intel_framebuffer *intel_fb,
12285 struct drm_mode_fb_cmd2 *mode_cmd,
12286 struct drm_i915_gem_object *obj)
79e53945 12287{
a57ce0b2 12288 int aligned_height;
a35cdaa0 12289 int pitch_limit;
79e53945
JB
12290 int ret;
12291
dd4916c5
DV
12292 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12293
c16ed4be
CW
12294 if (obj->tiling_mode == I915_TILING_Y) {
12295 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 12296 return -EINVAL;
c16ed4be 12297 }
57cd6508 12298
c16ed4be
CW
12299 if (mode_cmd->pitches[0] & 63) {
12300 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12301 mode_cmd->pitches[0]);
57cd6508 12302 return -EINVAL;
c16ed4be 12303 }
57cd6508 12304
a35cdaa0
CW
12305 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12306 pitch_limit = 32*1024;
12307 } else if (INTEL_INFO(dev)->gen >= 4) {
12308 if (obj->tiling_mode)
12309 pitch_limit = 16*1024;
12310 else
12311 pitch_limit = 32*1024;
12312 } else if (INTEL_INFO(dev)->gen >= 3) {
12313 if (obj->tiling_mode)
12314 pitch_limit = 8*1024;
12315 else
12316 pitch_limit = 16*1024;
12317 } else
12318 /* XXX DSPC is limited to 4k tiled */
12319 pitch_limit = 8*1024;
12320
12321 if (mode_cmd->pitches[0] > pitch_limit) {
12322 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12323 obj->tiling_mode ? "tiled" : "linear",
12324 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12325 return -EINVAL;
c16ed4be 12326 }
5d7bd705
VS
12327
12328 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
12329 mode_cmd->pitches[0] != obj->stride) {
12330 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12331 mode_cmd->pitches[0], obj->stride);
5d7bd705 12332 return -EINVAL;
c16ed4be 12333 }
5d7bd705 12334
57779d06 12335 /* Reject formats not supported by any plane early. */
308e5bcb 12336 switch (mode_cmd->pixel_format) {
57779d06 12337 case DRM_FORMAT_C8:
04b3924d
VS
12338 case DRM_FORMAT_RGB565:
12339 case DRM_FORMAT_XRGB8888:
12340 case DRM_FORMAT_ARGB8888:
57779d06
VS
12341 break;
12342 case DRM_FORMAT_XRGB1555:
12343 case DRM_FORMAT_ARGB1555:
c16ed4be 12344 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12345 DRM_DEBUG("unsupported pixel format: %s\n",
12346 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12347 return -EINVAL;
c16ed4be 12348 }
57779d06
VS
12349 break;
12350 case DRM_FORMAT_XBGR8888:
12351 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12352 case DRM_FORMAT_XRGB2101010:
12353 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12354 case DRM_FORMAT_XBGR2101010:
12355 case DRM_FORMAT_ABGR2101010:
c16ed4be 12356 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12357 DRM_DEBUG("unsupported pixel format: %s\n",
12358 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12359 return -EINVAL;
c16ed4be 12360 }
b5626747 12361 break;
04b3924d
VS
12362 case DRM_FORMAT_YUYV:
12363 case DRM_FORMAT_UYVY:
12364 case DRM_FORMAT_YVYU:
12365 case DRM_FORMAT_VYUY:
c16ed4be 12366 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12367 DRM_DEBUG("unsupported pixel format: %s\n",
12368 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12369 return -EINVAL;
c16ed4be 12370 }
57cd6508
CW
12371 break;
12372 default:
4ee62c76
VS
12373 DRM_DEBUG("unsupported pixel format: %s\n",
12374 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
12375 return -EINVAL;
12376 }
12377
90f9a336
VS
12378 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12379 if (mode_cmd->offsets[0] != 0)
12380 return -EINVAL;
12381
a57ce0b2
JB
12382 aligned_height = intel_align_height(dev, mode_cmd->height,
12383 obj->tiling_mode);
53155c0a
DV
12384 /* FIXME drm helper for size checks (especially planar formats)? */
12385 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12386 return -EINVAL;
12387
c7d73f6a
DV
12388 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12389 intel_fb->obj = obj;
80075d49 12390 intel_fb->obj->framebuffer_references++;
c7d73f6a 12391
79e53945
JB
12392 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12393 if (ret) {
12394 DRM_ERROR("framebuffer init failed %d\n", ret);
12395 return ret;
12396 }
12397
79e53945
JB
12398 return 0;
12399}
12400
79e53945
JB
12401static struct drm_framebuffer *
12402intel_user_framebuffer_create(struct drm_device *dev,
12403 struct drm_file *filp,
308e5bcb 12404 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 12405{
05394f39 12406 struct drm_i915_gem_object *obj;
79e53945 12407
308e5bcb
JB
12408 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12409 mode_cmd->handles[0]));
c8725226 12410 if (&obj->base == NULL)
cce13ff7 12411 return ERR_PTR(-ENOENT);
79e53945 12412
d2dff872 12413 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
12414}
12415
4520f53a 12416#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 12417static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
12418{
12419}
12420#endif
12421
79e53945 12422static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 12423 .fb_create = intel_user_framebuffer_create,
0632fef6 12424 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
12425};
12426
e70236a8
JB
12427/* Set up chip specific display functions */
12428static void intel_init_display(struct drm_device *dev)
12429{
12430 struct drm_i915_private *dev_priv = dev->dev_private;
12431
ee9300bb
DV
12432 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12433 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
12434 else if (IS_CHERRYVIEW(dev))
12435 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
12436 else if (IS_VALLEYVIEW(dev))
12437 dev_priv->display.find_dpll = vlv_find_best_dpll;
12438 else if (IS_PINEVIEW(dev))
12439 dev_priv->display.find_dpll = pnv_find_best_dpll;
12440 else
12441 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12442
affa9354 12443 if (HAS_DDI(dev)) {
0e8ffe1b 12444 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 12445 dev_priv->display.get_plane_config = ironlake_get_plane_config;
797d0259
ACO
12446 dev_priv->display.crtc_compute_clock =
12447 haswell_crtc_compute_clock;
4f771f10
PZ
12448 dev_priv->display.crtc_enable = haswell_crtc_enable;
12449 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 12450 dev_priv->display.off = ironlake_crtc_off;
70d21f0e
DL
12451 if (INTEL_INFO(dev)->gen >= 9)
12452 dev_priv->display.update_primary_plane =
12453 skylake_update_primary_plane;
12454 else
12455 dev_priv->display.update_primary_plane =
12456 ironlake_update_primary_plane;
09b4ddf9 12457 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 12458 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 12459 dev_priv->display.get_plane_config = ironlake_get_plane_config;
3fb37703
ACO
12460 dev_priv->display.crtc_compute_clock =
12461 ironlake_crtc_compute_clock;
76e5a89c
DV
12462 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12463 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 12464 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12465 dev_priv->display.update_primary_plane =
12466 ironlake_update_primary_plane;
89b667f8
JB
12467 } else if (IS_VALLEYVIEW(dev)) {
12468 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12469 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12470 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
12471 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12472 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12473 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12474 dev_priv->display.update_primary_plane =
12475 i9xx_update_primary_plane;
f564048e 12476 } else {
0e8ffe1b 12477 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12478 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12479 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
12480 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12481 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 12482 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12483 dev_priv->display.update_primary_plane =
12484 i9xx_update_primary_plane;
f564048e 12485 }
e70236a8 12486
e70236a8 12487 /* Returns the core display clock speed */
25eb05fc
JB
12488 if (IS_VALLEYVIEW(dev))
12489 dev_priv->display.get_display_clock_speed =
12490 valleyview_get_display_clock_speed;
12491 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
12492 dev_priv->display.get_display_clock_speed =
12493 i945_get_display_clock_speed;
12494 else if (IS_I915G(dev))
12495 dev_priv->display.get_display_clock_speed =
12496 i915_get_display_clock_speed;
257a7ffc 12497 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
12498 dev_priv->display.get_display_clock_speed =
12499 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
12500 else if (IS_PINEVIEW(dev))
12501 dev_priv->display.get_display_clock_speed =
12502 pnv_get_display_clock_speed;
e70236a8
JB
12503 else if (IS_I915GM(dev))
12504 dev_priv->display.get_display_clock_speed =
12505 i915gm_get_display_clock_speed;
12506 else if (IS_I865G(dev))
12507 dev_priv->display.get_display_clock_speed =
12508 i865_get_display_clock_speed;
f0f8a9ce 12509 else if (IS_I85X(dev))
e70236a8
JB
12510 dev_priv->display.get_display_clock_speed =
12511 i855_get_display_clock_speed;
12512 else /* 852, 830 */
12513 dev_priv->display.get_display_clock_speed =
12514 i830_get_display_clock_speed;
12515
7c10a2b5 12516 if (IS_GEN5(dev)) {
3bb11b53 12517 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
12518 } else if (IS_GEN6(dev)) {
12519 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
12520 dev_priv->display.modeset_global_resources =
12521 snb_modeset_global_resources;
12522 } else if (IS_IVYBRIDGE(dev)) {
12523 /* FIXME: detect B0+ stepping and use auto training */
12524 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
3bb11b53
SJ
12525 dev_priv->display.modeset_global_resources =
12526 ivb_modeset_global_resources;
059b2fe9 12527 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 12528 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
3bb11b53
SJ
12529 dev_priv->display.modeset_global_resources =
12530 haswell_modeset_global_resources;
30a970c6
JB
12531 } else if (IS_VALLEYVIEW(dev)) {
12532 dev_priv->display.modeset_global_resources =
12533 valleyview_modeset_global_resources;
02c29259 12534 } else if (INTEL_INFO(dev)->gen >= 9) {
02c29259
S
12535 dev_priv->display.modeset_global_resources =
12536 haswell_modeset_global_resources;
e70236a8 12537 }
8c9f3aaf
JB
12538
12539 /* Default just returns -ENODEV to indicate unsupported */
12540 dev_priv->display.queue_flip = intel_default_queue_flip;
12541
12542 switch (INTEL_INFO(dev)->gen) {
12543 case 2:
12544 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12545 break;
12546
12547 case 3:
12548 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12549 break;
12550
12551 case 4:
12552 case 5:
12553 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12554 break;
12555
12556 case 6:
12557 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12558 break;
7c9017e5 12559 case 7:
4e0bbc31 12560 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
12561 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12562 break;
8c9f3aaf 12563 }
7bd688cd
JN
12564
12565 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
12566
12567 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
12568}
12569
b690e96c
JB
12570/*
12571 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12572 * resume, or other times. This quirk makes sure that's the case for
12573 * affected systems.
12574 */
0206e353 12575static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
12576{
12577 struct drm_i915_private *dev_priv = dev->dev_private;
12578
12579 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 12580 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
12581}
12582
b6b5d049
VS
12583static void quirk_pipeb_force(struct drm_device *dev)
12584{
12585 struct drm_i915_private *dev_priv = dev->dev_private;
12586
12587 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12588 DRM_INFO("applying pipe b force quirk\n");
12589}
12590
435793df
KP
12591/*
12592 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12593 */
12594static void quirk_ssc_force_disable(struct drm_device *dev)
12595{
12596 struct drm_i915_private *dev_priv = dev->dev_private;
12597 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 12598 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
12599}
12600
4dca20ef 12601/*
5a15ab5b
CE
12602 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12603 * brightness value
4dca20ef
CE
12604 */
12605static void quirk_invert_brightness(struct drm_device *dev)
12606{
12607 struct drm_i915_private *dev_priv = dev->dev_private;
12608 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 12609 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
12610}
12611
9c72cc6f
SD
12612/* Some VBT's incorrectly indicate no backlight is present */
12613static void quirk_backlight_present(struct drm_device *dev)
12614{
12615 struct drm_i915_private *dev_priv = dev->dev_private;
12616 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12617 DRM_INFO("applying backlight present quirk\n");
12618}
12619
b690e96c
JB
12620struct intel_quirk {
12621 int device;
12622 int subsystem_vendor;
12623 int subsystem_device;
12624 void (*hook)(struct drm_device *dev);
12625};
12626
5f85f176
EE
12627/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12628struct intel_dmi_quirk {
12629 void (*hook)(struct drm_device *dev);
12630 const struct dmi_system_id (*dmi_id_list)[];
12631};
12632
12633static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12634{
12635 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12636 return 1;
12637}
12638
12639static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12640 {
12641 .dmi_id_list = &(const struct dmi_system_id[]) {
12642 {
12643 .callback = intel_dmi_reverse_brightness,
12644 .ident = "NCR Corporation",
12645 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12646 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12647 },
12648 },
12649 { } /* terminating entry */
12650 },
12651 .hook = quirk_invert_brightness,
12652 },
12653};
12654
c43b5634 12655static struct intel_quirk intel_quirks[] = {
b690e96c 12656 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 12657 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 12658
b690e96c
JB
12659 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12660 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12661
b690e96c
JB
12662 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12663 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12664
5f080c0f
VS
12665 /* 830 needs to leave pipe A & dpll A up */
12666 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12667
b6b5d049
VS
12668 /* 830 needs to leave pipe B & dpll B up */
12669 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12670
435793df
KP
12671 /* Lenovo U160 cannot use SSC on LVDS */
12672 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
12673
12674 /* Sony Vaio Y cannot use SSC on LVDS */
12675 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 12676
be505f64
AH
12677 /* Acer Aspire 5734Z must invert backlight brightness */
12678 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12679
12680 /* Acer/eMachines G725 */
12681 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12682
12683 /* Acer/eMachines e725 */
12684 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12685
12686 /* Acer/Packard Bell NCL20 */
12687 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12688
12689 /* Acer Aspire 4736Z */
12690 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
12691
12692 /* Acer Aspire 5336 */
12693 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
12694
12695 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12696 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 12697
dfb3d47b
SD
12698 /* Acer C720 Chromebook (Core i3 4005U) */
12699 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12700
d4967d8c
SD
12701 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12702 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
12703
12704 /* HP Chromebook 14 (Celeron 2955U) */
12705 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
b690e96c
JB
12706};
12707
12708static void intel_init_quirks(struct drm_device *dev)
12709{
12710 struct pci_dev *d = dev->pdev;
12711 int i;
12712
12713 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12714 struct intel_quirk *q = &intel_quirks[i];
12715
12716 if (d->device == q->device &&
12717 (d->subsystem_vendor == q->subsystem_vendor ||
12718 q->subsystem_vendor == PCI_ANY_ID) &&
12719 (d->subsystem_device == q->subsystem_device ||
12720 q->subsystem_device == PCI_ANY_ID))
12721 q->hook(dev);
12722 }
5f85f176
EE
12723 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12724 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12725 intel_dmi_quirks[i].hook(dev);
12726 }
b690e96c
JB
12727}
12728
9cce37f4
JB
12729/* Disable the VGA plane that we never use */
12730static void i915_disable_vga(struct drm_device *dev)
12731{
12732 struct drm_i915_private *dev_priv = dev->dev_private;
12733 u8 sr1;
766aa1c4 12734 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 12735
2b37c616 12736 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 12737 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 12738 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
12739 sr1 = inb(VGA_SR_DATA);
12740 outb(sr1 | 1<<5, VGA_SR_DATA);
12741 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12742 udelay(300);
12743
69769f9a
VS
12744 /*
12745 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12746 * from S3 without preserving (some of?) the other bits.
12747 */
12748 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
9cce37f4
JB
12749 POSTING_READ(vga_reg);
12750}
12751
f817586c
DV
12752void intel_modeset_init_hw(struct drm_device *dev)
12753{
a8f78b58
ED
12754 intel_prepare_ddi(dev);
12755
f8bf63fd
VS
12756 if (IS_VALLEYVIEW(dev))
12757 vlv_update_cdclk(dev);
12758
f817586c
DV
12759 intel_init_clock_gating(dev);
12760
8090c6b9 12761 intel_enable_gt_powersave(dev);
f817586c
DV
12762}
12763
79e53945
JB
12764void intel_modeset_init(struct drm_device *dev)
12765{
652c393a 12766 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 12767 int sprite, ret;
8cc87b75 12768 enum pipe pipe;
46f297fb 12769 struct intel_crtc *crtc;
79e53945
JB
12770
12771 drm_mode_config_init(dev);
12772
12773 dev->mode_config.min_width = 0;
12774 dev->mode_config.min_height = 0;
12775
019d96cb
DA
12776 dev->mode_config.preferred_depth = 24;
12777 dev->mode_config.prefer_shadow = 1;
12778
e6ecefaa 12779 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 12780
b690e96c
JB
12781 intel_init_quirks(dev);
12782
1fa61106
ED
12783 intel_init_pm(dev);
12784
e3c74757
BW
12785 if (INTEL_INFO(dev)->num_pipes == 0)
12786 return;
12787
e70236a8 12788 intel_init_display(dev);
7c10a2b5 12789 intel_init_audio(dev);
e70236a8 12790
a6c45cf0
CW
12791 if (IS_GEN2(dev)) {
12792 dev->mode_config.max_width = 2048;
12793 dev->mode_config.max_height = 2048;
12794 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
12795 dev->mode_config.max_width = 4096;
12796 dev->mode_config.max_height = 4096;
79e53945 12797 } else {
a6c45cf0
CW
12798 dev->mode_config.max_width = 8192;
12799 dev->mode_config.max_height = 8192;
79e53945 12800 }
068be561 12801
dc41c154
VS
12802 if (IS_845G(dev) || IS_I865G(dev)) {
12803 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12804 dev->mode_config.cursor_height = 1023;
12805 } else if (IS_GEN2(dev)) {
068be561
DL
12806 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12807 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12808 } else {
12809 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12810 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12811 }
12812
5d4545ae 12813 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 12814
28c97730 12815 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
12816 INTEL_INFO(dev)->num_pipes,
12817 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 12818
055e393f 12819 for_each_pipe(dev_priv, pipe) {
8cc87b75 12820 intel_crtc_init(dev, pipe);
1fe47785
DL
12821 for_each_sprite(pipe, sprite) {
12822 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 12823 if (ret)
06da8da2 12824 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 12825 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 12826 }
79e53945
JB
12827 }
12828
f42bb70d
JB
12829 intel_init_dpio(dev);
12830
e72f9fbf 12831 intel_shared_dpll_init(dev);
ee7b9f93 12832
69769f9a
VS
12833 /* save the BIOS value before clobbering it */
12834 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
9cce37f4
JB
12835 /* Just disable it once at startup */
12836 i915_disable_vga(dev);
79e53945 12837 intel_setup_outputs(dev);
11be49eb
CW
12838
12839 /* Just in case the BIOS is doing something questionable. */
12840 intel_disable_fbc(dev);
fa9fa083 12841
6e9f798d 12842 drm_modeset_lock_all(dev);
fa9fa083 12843 intel_modeset_setup_hw_state(dev, false);
6e9f798d 12844 drm_modeset_unlock_all(dev);
46f297fb 12845
d3fcc808 12846 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
12847 if (!crtc->active)
12848 continue;
12849
46f297fb 12850 /*
46f297fb
JB
12851 * Note that reserving the BIOS fb up front prevents us
12852 * from stuffing other stolen allocations like the ring
12853 * on top. This prevents some ugliness at boot time, and
12854 * can even allow for smooth boot transitions if the BIOS
12855 * fb is large enough for the active pipe configuration.
12856 */
12857 if (dev_priv->display.get_plane_config) {
12858 dev_priv->display.get_plane_config(crtc,
12859 &crtc->plane_config);
12860 /*
12861 * If the fb is shared between multiple heads, we'll
12862 * just get the first one.
12863 */
484b41dd 12864 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 12865 }
46f297fb 12866 }
2c7111db
CW
12867}
12868
7fad798e
DV
12869static void intel_enable_pipe_a(struct drm_device *dev)
12870{
12871 struct intel_connector *connector;
12872 struct drm_connector *crt = NULL;
12873 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 12874 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
12875
12876 /* We can't just switch on the pipe A, we need to set things up with a
12877 * proper mode and output configuration. As a gross hack, enable pipe A
12878 * by enabling the load detect pipe once. */
12879 list_for_each_entry(connector,
12880 &dev->mode_config.connector_list,
12881 base.head) {
12882 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12883 crt = &connector->base;
12884 break;
12885 }
12886 }
12887
12888 if (!crt)
12889 return;
12890
208bf9fd
VS
12891 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12892 intel_release_load_detect_pipe(crt, &load_detect_temp);
7fad798e
DV
12893}
12894
fa555837
DV
12895static bool
12896intel_check_plane_mapping(struct intel_crtc *crtc)
12897{
7eb552ae
BW
12898 struct drm_device *dev = crtc->base.dev;
12899 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
12900 u32 reg, val;
12901
7eb552ae 12902 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
12903 return true;
12904
12905 reg = DSPCNTR(!crtc->plane);
12906 val = I915_READ(reg);
12907
12908 if ((val & DISPLAY_PLANE_ENABLE) &&
12909 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12910 return false;
12911
12912 return true;
12913}
12914
24929352
DV
12915static void intel_sanitize_crtc(struct intel_crtc *crtc)
12916{
12917 struct drm_device *dev = crtc->base.dev;
12918 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 12919 u32 reg;
24929352 12920
24929352 12921 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 12922 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
12923 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12924
d3eaf884 12925 /* restore vblank interrupts to correct state */
d297e103
VS
12926 if (crtc->active) {
12927 update_scanline_offset(crtc);
d3eaf884 12928 drm_vblank_on(dev, crtc->pipe);
d297e103 12929 } else
d3eaf884
VS
12930 drm_vblank_off(dev, crtc->pipe);
12931
24929352 12932 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
12933 * disable the crtc (and hence change the state) if it is wrong. Note
12934 * that gen4+ has a fixed plane -> pipe mapping. */
12935 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
12936 struct intel_connector *connector;
12937 bool plane;
12938
24929352
DV
12939 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12940 crtc->base.base.id);
12941
12942 /* Pipe has the wrong plane attached and the plane is active.
12943 * Temporarily change the plane mapping and disable everything
12944 * ... */
12945 plane = crtc->plane;
12946 crtc->plane = !plane;
9c8958bc 12947 crtc->primary_enabled = true;
24929352
DV
12948 dev_priv->display.crtc_disable(&crtc->base);
12949 crtc->plane = plane;
12950
12951 /* ... and break all links. */
12952 list_for_each_entry(connector, &dev->mode_config.connector_list,
12953 base.head) {
12954 if (connector->encoder->base.crtc != &crtc->base)
12955 continue;
12956
7f1950fb
EE
12957 connector->base.dpms = DRM_MODE_DPMS_OFF;
12958 connector->base.encoder = NULL;
24929352 12959 }
7f1950fb
EE
12960 /* multiple connectors may have the same encoder:
12961 * handle them and break crtc link separately */
12962 list_for_each_entry(connector, &dev->mode_config.connector_list,
12963 base.head)
12964 if (connector->encoder->base.crtc == &crtc->base) {
12965 connector->encoder->base.crtc = NULL;
12966 connector->encoder->connectors_active = false;
12967 }
24929352
DV
12968
12969 WARN_ON(crtc->active);
12970 crtc->base.enabled = false;
12971 }
24929352 12972
7fad798e
DV
12973 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12974 crtc->pipe == PIPE_A && !crtc->active) {
12975 /* BIOS forgot to enable pipe A, this mostly happens after
12976 * resume. Force-enable the pipe to fix this, the update_dpms
12977 * call below we restore the pipe to the right state, but leave
12978 * the required bits on. */
12979 intel_enable_pipe_a(dev);
12980 }
12981
24929352
DV
12982 /* Adjust the state of the output pipe according to whether we
12983 * have active connectors/encoders. */
12984 intel_crtc_update_dpms(&crtc->base);
12985
12986 if (crtc->active != crtc->base.enabled) {
12987 struct intel_encoder *encoder;
12988
12989 /* This can happen either due to bugs in the get_hw_state
12990 * functions or because the pipe is force-enabled due to the
12991 * pipe A quirk. */
12992 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12993 crtc->base.base.id,
12994 crtc->base.enabled ? "enabled" : "disabled",
12995 crtc->active ? "enabled" : "disabled");
12996
12997 crtc->base.enabled = crtc->active;
12998
12999 /* Because we only establish the connector -> encoder ->
13000 * crtc links if something is active, this means the
13001 * crtc is now deactivated. Break the links. connector
13002 * -> encoder links are only establish when things are
13003 * actually up, hence no need to break them. */
13004 WARN_ON(crtc->active);
13005
13006 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13007 WARN_ON(encoder->connectors_active);
13008 encoder->base.crtc = NULL;
13009 }
13010 }
c5ab3bc0 13011
a3ed6aad 13012 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
13013 /*
13014 * We start out with underrun reporting disabled to avoid races.
13015 * For correct bookkeeping mark this on active crtcs.
13016 *
c5ab3bc0
DV
13017 * Also on gmch platforms we dont have any hardware bits to
13018 * disable the underrun reporting. Which means we need to start
13019 * out with underrun reporting disabled also on inactive pipes,
13020 * since otherwise we'll complain about the garbage we read when
13021 * e.g. coming up after runtime pm.
13022 *
4cc31489
DV
13023 * No protection against concurrent access is required - at
13024 * worst a fifo underrun happens which also sets this to false.
13025 */
13026 crtc->cpu_fifo_underrun_disabled = true;
13027 crtc->pch_fifo_underrun_disabled = true;
13028 }
24929352
DV
13029}
13030
13031static void intel_sanitize_encoder(struct intel_encoder *encoder)
13032{
13033 struct intel_connector *connector;
13034 struct drm_device *dev = encoder->base.dev;
13035
13036 /* We need to check both for a crtc link (meaning that the
13037 * encoder is active and trying to read from a pipe) and the
13038 * pipe itself being active. */
13039 bool has_active_crtc = encoder->base.crtc &&
13040 to_intel_crtc(encoder->base.crtc)->active;
13041
13042 if (encoder->connectors_active && !has_active_crtc) {
13043 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13044 encoder->base.base.id,
8e329a03 13045 encoder->base.name);
24929352
DV
13046
13047 /* Connector is active, but has no active pipe. This is
13048 * fallout from our resume register restoring. Disable
13049 * the encoder manually again. */
13050 if (encoder->base.crtc) {
13051 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13052 encoder->base.base.id,
8e329a03 13053 encoder->base.name);
24929352 13054 encoder->disable(encoder);
a62d1497
VS
13055 if (encoder->post_disable)
13056 encoder->post_disable(encoder);
24929352 13057 }
7f1950fb
EE
13058 encoder->base.crtc = NULL;
13059 encoder->connectors_active = false;
24929352
DV
13060
13061 /* Inconsistent output/port/pipe state happens presumably due to
13062 * a bug in one of the get_hw_state functions. Or someplace else
13063 * in our code, like the register restore mess on resume. Clamp
13064 * things to off as a safer default. */
13065 list_for_each_entry(connector,
13066 &dev->mode_config.connector_list,
13067 base.head) {
13068 if (connector->encoder != encoder)
13069 continue;
7f1950fb
EE
13070 connector->base.dpms = DRM_MODE_DPMS_OFF;
13071 connector->base.encoder = NULL;
24929352
DV
13072 }
13073 }
13074 /* Enabled encoders without active connectors will be fixed in
13075 * the crtc fixup. */
13076}
13077
04098753 13078void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
13079{
13080 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 13081 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 13082
04098753
ID
13083 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13084 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13085 i915_disable_vga(dev);
13086 }
13087}
13088
13089void i915_redisable_vga(struct drm_device *dev)
13090{
13091 struct drm_i915_private *dev_priv = dev->dev_private;
13092
8dc8a27c
PZ
13093 /* This function can be called both from intel_modeset_setup_hw_state or
13094 * at a very early point in our resume sequence, where the power well
13095 * structures are not yet restored. Since this function is at a very
13096 * paranoid "someone might have enabled VGA while we were not looking"
13097 * level, just check if the power well is enabled instead of trying to
13098 * follow the "don't touch the power well if we don't need it" policy
13099 * the rest of the driver uses. */
f458ebbc 13100 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
13101 return;
13102
04098753 13103 i915_redisable_vga_power_on(dev);
0fde901f
KM
13104}
13105
98ec7739
VS
13106static bool primary_get_hw_state(struct intel_crtc *crtc)
13107{
13108 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13109
13110 if (!crtc->active)
13111 return false;
13112
13113 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13114}
13115
30e984df 13116static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
13117{
13118 struct drm_i915_private *dev_priv = dev->dev_private;
13119 enum pipe pipe;
24929352
DV
13120 struct intel_crtc *crtc;
13121 struct intel_encoder *encoder;
13122 struct intel_connector *connector;
5358901f 13123 int i;
24929352 13124
d3fcc808 13125 for_each_intel_crtc(dev, crtc) {
88adfff1 13126 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 13127
9953599b
DV
13128 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13129
0e8ffe1b
DV
13130 crtc->active = dev_priv->display.get_pipe_config(crtc,
13131 &crtc->config);
24929352
DV
13132
13133 crtc->base.enabled = crtc->active;
98ec7739 13134 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
13135
13136 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13137 crtc->base.base.id,
13138 crtc->active ? "enabled" : "disabled");
13139 }
13140
5358901f
DV
13141 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13142 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13143
3e369b76
ACO
13144 pll->on = pll->get_hw_state(dev_priv, pll,
13145 &pll->config.hw_state);
5358901f 13146 pll->active = 0;
3e369b76 13147 pll->config.crtc_mask = 0;
d3fcc808 13148 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 13149 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 13150 pll->active++;
3e369b76 13151 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 13152 }
5358901f 13153 }
5358901f 13154
1e6f2ddc 13155 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 13156 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 13157
3e369b76 13158 if (pll->config.crtc_mask)
bd2bb1b9 13159 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13160 }
13161
b2784e15 13162 for_each_intel_encoder(dev, encoder) {
24929352
DV
13163 pipe = 0;
13164
13165 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13166 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13167 encoder->base.crtc = &crtc->base;
1d37b689 13168 encoder->get_config(encoder, &crtc->config);
24929352
DV
13169 } else {
13170 encoder->base.crtc = NULL;
13171 }
13172
13173 encoder->connectors_active = false;
6f2bcceb 13174 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13175 encoder->base.base.id,
8e329a03 13176 encoder->base.name,
24929352 13177 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13178 pipe_name(pipe));
24929352
DV
13179 }
13180
13181 list_for_each_entry(connector, &dev->mode_config.connector_list,
13182 base.head) {
13183 if (connector->get_hw_state(connector)) {
13184 connector->base.dpms = DRM_MODE_DPMS_ON;
13185 connector->encoder->connectors_active = true;
13186 connector->base.encoder = &connector->encoder->base;
13187 } else {
13188 connector->base.dpms = DRM_MODE_DPMS_OFF;
13189 connector->base.encoder = NULL;
13190 }
13191 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13192 connector->base.base.id,
c23cc417 13193 connector->base.name,
24929352
DV
13194 connector->base.encoder ? "enabled" : "disabled");
13195 }
30e984df
DV
13196}
13197
13198/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13199 * and i915 state tracking structures. */
13200void intel_modeset_setup_hw_state(struct drm_device *dev,
13201 bool force_restore)
13202{
13203 struct drm_i915_private *dev_priv = dev->dev_private;
13204 enum pipe pipe;
30e984df
DV
13205 struct intel_crtc *crtc;
13206 struct intel_encoder *encoder;
35c95375 13207 int i;
30e984df
DV
13208
13209 intel_modeset_readout_hw_state(dev);
24929352 13210
babea61d
JB
13211 /*
13212 * Now that we have the config, copy it to each CRTC struct
13213 * Note that this could go away if we move to using crtc_config
13214 * checking everywhere.
13215 */
d3fcc808 13216 for_each_intel_crtc(dev, crtc) {
d330a953 13217 if (crtc->active && i915.fastboot) {
f6a83288 13218 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
13219 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13220 crtc->base.base.id);
13221 drm_mode_debug_printmodeline(&crtc->base.mode);
13222 }
13223 }
13224
24929352 13225 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 13226 for_each_intel_encoder(dev, encoder) {
24929352
DV
13227 intel_sanitize_encoder(encoder);
13228 }
13229
055e393f 13230 for_each_pipe(dev_priv, pipe) {
24929352
DV
13231 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13232 intel_sanitize_crtc(crtc);
c0b03411 13233 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 13234 }
9a935856 13235
35c95375
DV
13236 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13237 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13238
13239 if (!pll->on || pll->active)
13240 continue;
13241
13242 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13243
13244 pll->disable(dev_priv, pll);
13245 pll->on = false;
13246 }
13247
96f90c54 13248 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13249 ilk_wm_get_hw_state(dev);
13250
45e2b5f6 13251 if (force_restore) {
7d0bc1ea
VS
13252 i915_redisable_vga(dev);
13253
f30da187
DV
13254 /*
13255 * We need to use raw interfaces for restoring state to avoid
13256 * checking (bogus) intermediate states.
13257 */
055e393f 13258 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
13259 struct drm_crtc *crtc =
13260 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
13261
13262 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 13263 crtc->primary->fb);
45e2b5f6
DV
13264 }
13265 } else {
13266 intel_modeset_update_staged_output_state(dev);
13267 }
8af6cf88
DV
13268
13269 intel_modeset_check_state(dev);
2c7111db
CW
13270}
13271
13272void intel_modeset_gem_init(struct drm_device *dev)
13273{
484b41dd 13274 struct drm_crtc *c;
2ff8fde1 13275 struct drm_i915_gem_object *obj;
484b41dd 13276
ae48434c
ID
13277 mutex_lock(&dev->struct_mutex);
13278 intel_init_gt_powersave(dev);
13279 mutex_unlock(&dev->struct_mutex);
13280
1833b134 13281 intel_modeset_init_hw(dev);
02e792fb
DV
13282
13283 intel_setup_overlay(dev);
484b41dd
JB
13284
13285 /*
13286 * Make sure any fbs we allocated at startup are properly
13287 * pinned & fenced. When we do the allocation it's too early
13288 * for this.
13289 */
13290 mutex_lock(&dev->struct_mutex);
70e1e0ec 13291 for_each_crtc(dev, c) {
2ff8fde1
MR
13292 obj = intel_fb_obj(c->primary->fb);
13293 if (obj == NULL)
484b41dd
JB
13294 continue;
13295
2ff8fde1 13296 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
484b41dd
JB
13297 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13298 to_intel_crtc(c)->pipe);
66e514c1
DA
13299 drm_framebuffer_unreference(c->primary->fb);
13300 c->primary->fb = NULL;
484b41dd
JB
13301 }
13302 }
13303 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13304}
13305
4932e2c3
ID
13306void intel_connector_unregister(struct intel_connector *intel_connector)
13307{
13308 struct drm_connector *connector = &intel_connector->base;
13309
13310 intel_panel_destroy_backlight(connector);
34ea3d38 13311 drm_connector_unregister(connector);
4932e2c3
ID
13312}
13313
79e53945
JB
13314void intel_modeset_cleanup(struct drm_device *dev)
13315{
652c393a 13316 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13317 struct drm_connector *connector;
652c393a 13318
fd0c0642
DV
13319 /*
13320 * Interrupts and polling as the first thing to avoid creating havoc.
13321 * Too much stuff here (turning of rps, connectors, ...) would
13322 * experience fancy races otherwise.
13323 */
2aeb7d3a 13324 intel_irq_uninstall(dev_priv);
eb21b92b 13325
fd0c0642
DV
13326 /*
13327 * Due to the hpd irq storm handling the hotplug work can re-arm the
13328 * poll handlers. Hence disable polling after hpd handling is shut down.
13329 */
f87ea761 13330 drm_kms_helper_poll_fini(dev);
fd0c0642 13331
652c393a
JB
13332 mutex_lock(&dev->struct_mutex);
13333
723bfd70
JB
13334 intel_unregister_dsm_handler();
13335
973d04f9 13336 intel_disable_fbc(dev);
e70236a8 13337
8090c6b9 13338 intel_disable_gt_powersave(dev);
0cdab21f 13339
930ebb46
DV
13340 ironlake_teardown_rc6(dev);
13341
69341a5e
KH
13342 mutex_unlock(&dev->struct_mutex);
13343
1630fe75
CW
13344 /* flush any delayed tasks or pending work */
13345 flush_scheduled_work();
13346
db31af1d
JN
13347 /* destroy the backlight and sysfs files before encoders/connectors */
13348 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13349 struct intel_connector *intel_connector;
13350
13351 intel_connector = to_intel_connector(connector);
13352 intel_connector->unregister(intel_connector);
db31af1d 13353 }
d9255d57 13354
79e53945 13355 drm_mode_config_cleanup(dev);
4d7bb011
DV
13356
13357 intel_cleanup_overlay(dev);
ae48434c
ID
13358
13359 mutex_lock(&dev->struct_mutex);
13360 intel_cleanup_gt_powersave(dev);
13361 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13362}
13363
f1c79df3
ZW
13364/*
13365 * Return which encoder is currently attached for connector.
13366 */
df0e9248 13367struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 13368{
df0e9248
CW
13369 return &intel_attached_encoder(connector)->base;
13370}
f1c79df3 13371
df0e9248
CW
13372void intel_connector_attach_encoder(struct intel_connector *connector,
13373 struct intel_encoder *encoder)
13374{
13375 connector->encoder = encoder;
13376 drm_mode_connector_attach_encoder(&connector->base,
13377 &encoder->base);
79e53945 13378}
28d52043
DA
13379
13380/*
13381 * set vga decode state - true == enable VGA decode
13382 */
13383int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13384{
13385 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 13386 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
13387 u16 gmch_ctrl;
13388
75fa041d
CW
13389 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13390 DRM_ERROR("failed to read control word\n");
13391 return -EIO;
13392 }
13393
c0cc8a55
CW
13394 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13395 return 0;
13396
28d52043
DA
13397 if (state)
13398 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13399 else
13400 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
13401
13402 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13403 DRM_ERROR("failed to write control word\n");
13404 return -EIO;
13405 }
13406
28d52043
DA
13407 return 0;
13408}
c4a1d9e4 13409
c4a1d9e4 13410struct intel_display_error_state {
ff57f1b0
PZ
13411
13412 u32 power_well_driver;
13413
63b66e5b
CW
13414 int num_transcoders;
13415
c4a1d9e4
CW
13416 struct intel_cursor_error_state {
13417 u32 control;
13418 u32 position;
13419 u32 base;
13420 u32 size;
52331309 13421 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
13422
13423 struct intel_pipe_error_state {
ddf9c536 13424 bool power_domain_on;
c4a1d9e4 13425 u32 source;
f301b1e1 13426 u32 stat;
52331309 13427 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
13428
13429 struct intel_plane_error_state {
13430 u32 control;
13431 u32 stride;
13432 u32 size;
13433 u32 pos;
13434 u32 addr;
13435 u32 surface;
13436 u32 tile_offset;
52331309 13437 } plane[I915_MAX_PIPES];
63b66e5b
CW
13438
13439 struct intel_transcoder_error_state {
ddf9c536 13440 bool power_domain_on;
63b66e5b
CW
13441 enum transcoder cpu_transcoder;
13442
13443 u32 conf;
13444
13445 u32 htotal;
13446 u32 hblank;
13447 u32 hsync;
13448 u32 vtotal;
13449 u32 vblank;
13450 u32 vsync;
13451 } transcoder[4];
c4a1d9e4
CW
13452};
13453
13454struct intel_display_error_state *
13455intel_display_capture_error_state(struct drm_device *dev)
13456{
fbee40df 13457 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 13458 struct intel_display_error_state *error;
63b66e5b
CW
13459 int transcoders[] = {
13460 TRANSCODER_A,
13461 TRANSCODER_B,
13462 TRANSCODER_C,
13463 TRANSCODER_EDP,
13464 };
c4a1d9e4
CW
13465 int i;
13466
63b66e5b
CW
13467 if (INTEL_INFO(dev)->num_pipes == 0)
13468 return NULL;
13469
9d1cb914 13470 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
13471 if (error == NULL)
13472 return NULL;
13473
190be112 13474 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
13475 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13476
055e393f 13477 for_each_pipe(dev_priv, i) {
ddf9c536 13478 error->pipe[i].power_domain_on =
f458ebbc
DV
13479 __intel_display_power_is_enabled(dev_priv,
13480 POWER_DOMAIN_PIPE(i));
ddf9c536 13481 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
13482 continue;
13483
5efb3e28
VS
13484 error->cursor[i].control = I915_READ(CURCNTR(i));
13485 error->cursor[i].position = I915_READ(CURPOS(i));
13486 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
13487
13488 error->plane[i].control = I915_READ(DSPCNTR(i));
13489 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 13490 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 13491 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
13492 error->plane[i].pos = I915_READ(DSPPOS(i));
13493 }
ca291363
PZ
13494 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13495 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
13496 if (INTEL_INFO(dev)->gen >= 4) {
13497 error->plane[i].surface = I915_READ(DSPSURF(i));
13498 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13499 }
13500
c4a1d9e4 13501 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 13502
3abfce77 13503 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 13504 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
13505 }
13506
13507 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13508 if (HAS_DDI(dev_priv->dev))
13509 error->num_transcoders++; /* Account for eDP. */
13510
13511 for (i = 0; i < error->num_transcoders; i++) {
13512 enum transcoder cpu_transcoder = transcoders[i];
13513
ddf9c536 13514 error->transcoder[i].power_domain_on =
f458ebbc 13515 __intel_display_power_is_enabled(dev_priv,
38cc1daf 13516 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 13517 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
13518 continue;
13519
63b66e5b
CW
13520 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13521
13522 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13523 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13524 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13525 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13526 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13527 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13528 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
13529 }
13530
13531 return error;
13532}
13533
edc3d884
MK
13534#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13535
c4a1d9e4 13536void
edc3d884 13537intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
13538 struct drm_device *dev,
13539 struct intel_display_error_state *error)
13540{
055e393f 13541 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
13542 int i;
13543
63b66e5b
CW
13544 if (!error)
13545 return;
13546
edc3d884 13547 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 13548 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 13549 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 13550 error->power_well_driver);
055e393f 13551 for_each_pipe(dev_priv, i) {
edc3d884 13552 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
13553 err_printf(m, " Power: %s\n",
13554 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 13555 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 13556 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
13557
13558 err_printf(m, "Plane [%d]:\n", i);
13559 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13560 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 13561 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
13562 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13563 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 13564 }
4b71a570 13565 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 13566 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 13567 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
13568 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13569 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
13570 }
13571
edc3d884
MK
13572 err_printf(m, "Cursor [%d]:\n", i);
13573 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13574 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13575 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 13576 }
63b66e5b
CW
13577
13578 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 13579 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 13580 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
13581 err_printf(m, " Power: %s\n",
13582 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
13583 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13584 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13585 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13586 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13587 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13588 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13589 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13590 }
c4a1d9e4 13591}
e2fcdaa9
VS
13592
13593void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13594{
13595 struct intel_crtc *crtc;
13596
13597 for_each_intel_crtc(dev, crtc) {
13598 struct intel_unpin_work *work;
e2fcdaa9 13599
5e2d7afc 13600 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
13601
13602 work = crtc->unpin_work;
13603
13604 if (work && work->event &&
13605 work->event->base.file_priv == file) {
13606 kfree(work->event);
13607 work->event = NULL;
13608 }
13609
5e2d7afc 13610 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
13611 }
13612}