]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915/bdw: Help out the ctx switch interrupt handler
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
465c120c
MR
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
c0f372b3 44#include <linux/dma_remapping.h>
79e53945 45
465c120c
MR
46/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
3d7d6510
MR
71/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
ef9348c8 76#define DIV_ROUND_CLOSEST_ULL(ll, d) \
465c120c 77({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
ef9348c8 78
cc36513c
DV
79static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
6b383a7f 81static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 82
f1f644dc
JB
83static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
18442d08
VS
85static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
f1f644dc 87
e7457a9a
DL
88static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
90static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
5b18e57c
DV
94static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 96static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
97 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
29407aab 99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
bdd4b6a6 102static void vlv_prepare_pll(struct intel_crtc *crtc);
1ae0d137 103static void chv_prepare_pll(struct intel_crtc *crtc);
e7457a9a 104
0e32b39c
DA
105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
79e53945 113typedef struct {
0206e353 114 int min, max;
79e53945
JB
115} intel_range_t;
116
117typedef struct {
0206e353
AJ
118 int dot_limit;
119 int p2_slow, p2_fast;
79e53945
JB
120} intel_p2_t;
121
d4906093
ML
122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
0206e353
AJ
124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
d4906093 126};
79e53945 127
d2acd215
DV
128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
021357ac
CW
138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
8b99e68c
CW
141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
021357ac
CW
146}
147
5d536e28 148static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 149 .dot = { .min = 25000, .max = 350000 },
9c333719 150 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 151 .n = { .min = 2, .max = 16 },
0206e353
AJ
152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
159};
160
5d536e28
DV
161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
9c333719 163 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 164 .n = { .min = 2, .max = 16 },
5d536e28
DV
165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
e4b36699 174static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 175 .dot = { .min = 25000, .max = 350000 },
9c333719 176 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 177 .n = { .min = 2, .max = 16 },
0206e353
AJ
178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
e4b36699 185};
273e27ca 186
e4b36699 187static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
211};
212
273e27ca 213
e4b36699 214static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
044c7c41 226 },
e4b36699
KP
227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
044c7c41 253 },
e4b36699
KP
254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
044c7c41 267 },
e4b36699
KP
268};
269
f2b115e6 270static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 273 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
273e27ca 276 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
283};
284
f2b115e6 285static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
296};
297
273e27ca
EA
298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
b91ad0ec 303static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
314};
315
b91ad0ec 316static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
340};
341
273e27ca 342/* LVDS 100mhz refclk limits. */
b91ad0ec 343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
0206e353 351 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
0206e353 364 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
367};
368
dc730512 369static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 377 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 378 .n = { .min = 1, .max = 7 },
a0c4da24
JB
379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
b99ab663 381 .p1 = { .min = 2, .max = 3 },
5fdc9c49 382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
383};
384
ef9348c8
CML
385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
393 .vco = { .min = 4860000, .max = 6700000 },
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
6b4bf1c4
VS
401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
fb03ac01
VS
407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
409}
410
e0638cdf
PZ
411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
414static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
415{
416 struct drm_device *dev = crtc->dev;
417 struct intel_encoder *encoder;
418
419 for_each_encoder_on_crtc(dev, crtc, encoder)
420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
1b894b59
CW
426static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
427 int refclk)
2c07245f 428{
b91ad0ec 429 struct drm_device *dev = crtc->dev;
2c07245f 430 const intel_limit_t *limit;
b91ad0ec
ZW
431
432 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 433 if (intel_is_dual_link_lvds(dev)) {
1b894b59 434 if (refclk == 100000)
b91ad0ec
ZW
435 limit = &intel_limits_ironlake_dual_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_dual_lvds;
438 } else {
1b894b59 439 if (refclk == 100000)
b91ad0ec
ZW
440 limit = &intel_limits_ironlake_single_lvds_100m;
441 else
442 limit = &intel_limits_ironlake_single_lvds;
443 }
c6bb3538 444 } else
b91ad0ec 445 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
446
447 return limit;
448}
449
044c7c41
ML
450static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
451{
452 struct drm_device *dev = crtc->dev;
044c7c41
ML
453 const intel_limit_t *limit;
454
455 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 456 if (intel_is_dual_link_lvds(dev))
e4b36699 457 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 458 else
e4b36699 459 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
460 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
461 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 462 limit = &intel_limits_g4x_hdmi;
044c7c41 463 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 464 limit = &intel_limits_g4x_sdvo;
044c7c41 465 } else /* The option is for other outputs */
e4b36699 466 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
467
468 return limit;
469}
470
1b894b59 471static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
472{
473 struct drm_device *dev = crtc->dev;
474 const intel_limit_t *limit;
475
bad720ff 476 if (HAS_PCH_SPLIT(dev))
1b894b59 477 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 478 else if (IS_G4X(dev)) {
044c7c41 479 limit = intel_g4x_limit(crtc);
f2b115e6 480 } else if (IS_PINEVIEW(dev)) {
2177832f 481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 482 limit = &intel_limits_pineview_lvds;
2177832f 483 else
f2b115e6 484 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
485 } else if (IS_CHERRYVIEW(dev)) {
486 limit = &intel_limits_chv;
a0c4da24 487 } else if (IS_VALLEYVIEW(dev)) {
dc730512 488 limit = &intel_limits_vlv;
a6c45cf0
CW
489 } else if (!IS_GEN2(dev)) {
490 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
491 limit = &intel_limits_i9xx_lvds;
492 else
493 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
494 } else {
495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 496 limit = &intel_limits_i8xx_lvds;
5d536e28 497 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 498 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
499 else
500 limit = &intel_limits_i8xx_dac;
79e53945
JB
501 }
502 return limit;
503}
504
f2b115e6
AJ
505/* m1 is reserved as 0 in Pineview, n is a ring counter */
506static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 507{
2177832f
SL
508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
510 if (WARN_ON(clock->n == 0 || clock->p == 0))
511 return;
fb03ac01
VS
512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
514}
515
7429e9d4
DV
516static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
517{
518 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
519}
520
ac58c3f0 521static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 522{
7429e9d4 523 clock->m = i9xx_dpll_compute_m(clock);
79e53945 524 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
525 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
526 return;
fb03ac01
VS
527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
529}
530
ef9348c8
CML
531static void chv_clock(int refclk, intel_clock_t *clock)
532{
533 clock->m = clock->m1 * clock->m2;
534 clock->p = clock->p1 * clock->p2;
535 if (WARN_ON(clock->n == 0 || clock->p == 0))
536 return;
537 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
538 clock->n << 22);
539 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
540}
541
7c04d1d9 542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
1b894b59
CW
548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
79e53945 551{
f01b7962
VS
552 if (clock->n < limit->n.min || limit->n.max < clock->n)
553 INTELPllInvalid("n out of range\n");
79e53945 554 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 555 INTELPllInvalid("p1 out of range\n");
79e53945 556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 557 INTELPllInvalid("m2 out of range\n");
79e53945 558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 559 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
560
561 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
562 if (clock->m1 <= clock->m2)
563 INTELPllInvalid("m1 <= m2\n");
564
565 if (!IS_VALLEYVIEW(dev)) {
566 if (clock->p < limit->p.min || limit->p.max < clock->p)
567 INTELPllInvalid("p out of range\n");
568 if (clock->m < limit->m.min || limit->m.max < clock->m)
569 INTELPllInvalid("m out of range\n");
570 }
571
79e53945 572 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 573 INTELPllInvalid("vco out of range\n");
79e53945
JB
574 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
575 * connector, etc., rather than just a single range.
576 */
577 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 578 INTELPllInvalid("dot out of range\n");
79e53945
JB
579
580 return true;
581}
582
d4906093 583static bool
ee9300bb 584i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
585 int target, int refclk, intel_clock_t *match_clock,
586 intel_clock_t *best_clock)
79e53945
JB
587{
588 struct drm_device *dev = crtc->dev;
79e53945 589 intel_clock_t clock;
79e53945
JB
590 int err = target;
591
a210b028 592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 593 /*
a210b028
DV
594 * For LVDS just rely on its current settings for dual-channel.
595 * We haven't figured out how to reliably set up different
596 * single/dual channel state, if we even can.
79e53945 597 */
1974cad0 598 if (intel_is_dual_link_lvds(dev))
79e53945
JB
599 clock.p2 = limit->p2.p2_fast;
600 else
601 clock.p2 = limit->p2.p2_slow;
602 } else {
603 if (target < limit->p2.dot_limit)
604 clock.p2 = limit->p2.p2_slow;
605 else
606 clock.p2 = limit->p2.p2_fast;
607 }
608
0206e353 609 memset(best_clock, 0, sizeof(*best_clock));
79e53945 610
42158660
ZY
611 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
612 clock.m1++) {
613 for (clock.m2 = limit->m2.min;
614 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 615 if (clock.m2 >= clock.m1)
42158660
ZY
616 break;
617 for (clock.n = limit->n.min;
618 clock.n <= limit->n.max; clock.n++) {
619 for (clock.p1 = limit->p1.min;
620 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
621 int this_err;
622
ac58c3f0
DV
623 i9xx_clock(refclk, &clock);
624 if (!intel_PLL_is_valid(dev, limit,
625 &clock))
626 continue;
627 if (match_clock &&
628 clock.p != match_clock->p)
629 continue;
630
631 this_err = abs(clock.dot - target);
632 if (this_err < err) {
633 *best_clock = clock;
634 err = this_err;
635 }
636 }
637 }
638 }
639 }
640
641 return (err != target);
642}
643
644static bool
ee9300bb
DV
645pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
646 int target, int refclk, intel_clock_t *match_clock,
647 intel_clock_t *best_clock)
79e53945
JB
648{
649 struct drm_device *dev = crtc->dev;
79e53945 650 intel_clock_t clock;
79e53945
JB
651 int err = target;
652
a210b028 653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 654 /*
a210b028
DV
655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
79e53945 658 */
1974cad0 659 if (intel_is_dual_link_lvds(dev))
79e53945
JB
660 clock.p2 = limit->p2.p2_fast;
661 else
662 clock.p2 = limit->p2.p2_slow;
663 } else {
664 if (target < limit->p2.dot_limit)
665 clock.p2 = limit->p2.p2_slow;
666 else
667 clock.p2 = limit->p2.p2_fast;
668 }
669
0206e353 670 memset(best_clock, 0, sizeof(*best_clock));
79e53945 671
42158660
ZY
672 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
673 clock.m1++) {
674 for (clock.m2 = limit->m2.min;
675 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
676 for (clock.n = limit->n.min;
677 clock.n <= limit->n.max; clock.n++) {
678 for (clock.p1 = limit->p1.min;
679 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
680 int this_err;
681
ac58c3f0 682 pineview_clock(refclk, &clock);
1b894b59
CW
683 if (!intel_PLL_is_valid(dev, limit,
684 &clock))
79e53945 685 continue;
cec2f356
SP
686 if (match_clock &&
687 clock.p != match_clock->p)
688 continue;
79e53945
JB
689
690 this_err = abs(clock.dot - target);
691 if (this_err < err) {
692 *best_clock = clock;
693 err = this_err;
694 }
695 }
696 }
697 }
698 }
699
700 return (err != target);
701}
702
d4906093 703static bool
ee9300bb
DV
704g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
d4906093
ML
707{
708 struct drm_device *dev = crtc->dev;
d4906093
ML
709 intel_clock_t clock;
710 int max_n;
711 bool found;
6ba770dc
AJ
712 /* approximately equals target * 0.00585 */
713 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
714 found = false;
715
716 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 717 if (intel_is_dual_link_lvds(dev))
d4906093
ML
718 clock.p2 = limit->p2.p2_fast;
719 else
720 clock.p2 = limit->p2.p2_slow;
721 } else {
722 if (target < limit->p2.dot_limit)
723 clock.p2 = limit->p2.p2_slow;
724 else
725 clock.p2 = limit->p2.p2_fast;
726 }
727
728 memset(best_clock, 0, sizeof(*best_clock));
729 max_n = limit->n.max;
f77f13e2 730 /* based on hardware requirement, prefer smaller n to precision */
d4906093 731 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 732 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
733 for (clock.m1 = limit->m1.max;
734 clock.m1 >= limit->m1.min; clock.m1--) {
735 for (clock.m2 = limit->m2.max;
736 clock.m2 >= limit->m2.min; clock.m2--) {
737 for (clock.p1 = limit->p1.max;
738 clock.p1 >= limit->p1.min; clock.p1--) {
739 int this_err;
740
ac58c3f0 741 i9xx_clock(refclk, &clock);
1b894b59
CW
742 if (!intel_PLL_is_valid(dev, limit,
743 &clock))
d4906093 744 continue;
1b894b59
CW
745
746 this_err = abs(clock.dot - target);
d4906093
ML
747 if (this_err < err_most) {
748 *best_clock = clock;
749 err_most = this_err;
750 max_n = clock.n;
751 found = true;
752 }
753 }
754 }
755 }
756 }
2c07245f
ZW
757 return found;
758}
759
a0c4da24 760static bool
ee9300bb
DV
761vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
762 int target, int refclk, intel_clock_t *match_clock,
763 intel_clock_t *best_clock)
a0c4da24 764{
f01b7962 765 struct drm_device *dev = crtc->dev;
6b4bf1c4 766 intel_clock_t clock;
69e4f900 767 unsigned int bestppm = 1000000;
27e639bf
VS
768 /* min update 19.2 MHz */
769 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 770 bool found = false;
a0c4da24 771
6b4bf1c4
VS
772 target *= 5; /* fast clock */
773
774 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
775
776 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 777 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 778 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 779 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 780 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 781 clock.p = clock.p1 * clock.p2;
a0c4da24 782 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 783 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
784 unsigned int ppm, diff;
785
6b4bf1c4
VS
786 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
787 refclk * clock.m1);
788
789 vlv_clock(refclk, &clock);
43b0ac53 790
f01b7962
VS
791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
43b0ac53
VS
793 continue;
794
6b4bf1c4
VS
795 diff = abs(clock.dot - target);
796 ppm = div_u64(1000000ULL * diff, target);
797
798 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 799 bestppm = 0;
6b4bf1c4 800 *best_clock = clock;
49e497ef 801 found = true;
43b0ac53 802 }
6b4bf1c4 803
c686122c 804 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 805 bestppm = ppm;
6b4bf1c4 806 *best_clock = clock;
49e497ef 807 found = true;
a0c4da24
JB
808 }
809 }
810 }
811 }
812 }
a0c4da24 813
49e497ef 814 return found;
a0c4da24 815}
a4fc5ed6 816
ef9348c8
CML
817static bool
818chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
819 int target, int refclk, intel_clock_t *match_clock,
820 intel_clock_t *best_clock)
821{
822 struct drm_device *dev = crtc->dev;
823 intel_clock_t clock;
824 uint64_t m2;
825 int found = false;
826
827 memset(best_clock, 0, sizeof(*best_clock));
828
829 /*
830 * Based on hardware doc, the n always set to 1, and m1 always
831 * set to 2. If requires to support 200Mhz refclk, we need to
832 * revisit this because n may not 1 anymore.
833 */
834 clock.n = 1, clock.m1 = 2;
835 target *= 5; /* fast clock */
836
837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
838 for (clock.p2 = limit->p2.p2_fast;
839 clock.p2 >= limit->p2.p2_slow;
840 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
841
842 clock.p = clock.p1 * clock.p2;
843
844 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
845 clock.n) << 22, refclk * clock.m1);
846
847 if (m2 > INT_MAX/clock.m1)
848 continue;
849
850 clock.m2 = m2;
851
852 chv_clock(refclk, &clock);
853
854 if (!intel_PLL_is_valid(dev, limit, &clock))
855 continue;
856
857 /* based on hardware requirement, prefer bigger p
858 */
859 if (clock.p > best_clock->p) {
860 *best_clock = clock;
861 found = true;
862 }
863 }
864 }
865
866 return found;
867}
868
20ddf665
VS
869bool intel_crtc_active(struct drm_crtc *crtc)
870{
871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
872
873 /* Be paranoid as we can arrive here with only partial
874 * state retrieved from the hardware during setup.
875 *
241bfc38 876 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
877 * as Haswell has gained clock readout/fastboot support.
878 *
66e514c1 879 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
880 * properly reconstruct framebuffers.
881 */
f4510a27 882 return intel_crtc->active && crtc->primary->fb &&
241bfc38 883 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
884}
885
a5c961d1
PZ
886enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
887 enum pipe pipe)
888{
889 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
891
3b117c8f 892 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
893}
894
57e22f4a 895static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
896{
897 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 898 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
899
900 frame = I915_READ(frame_reg);
901
902 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
93937071 903 WARN(1, "vblank wait timed out\n");
a928d536
PZ
904}
905
9d0498a2
JB
906/**
907 * intel_wait_for_vblank - wait for vblank on a given pipe
908 * @dev: drm device
909 * @pipe: pipe to wait for
910 *
911 * Wait for vblank to occur on a given pipe. Needed for various bits of
912 * mode setting code.
913 */
914void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 915{
9d0498a2 916 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 917 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 918
57e22f4a
VS
919 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
920 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
921 return;
922 }
923
300387c0
CW
924 /* Clear existing vblank status. Note this will clear any other
925 * sticky status fields as well.
926 *
927 * This races with i915_driver_irq_handler() with the result
928 * that either function could miss a vblank event. Here it is not
929 * fatal, as we will either wait upon the next vblank interrupt or
930 * timeout. Generally speaking intel_wait_for_vblank() is only
931 * called during modeset at which time the GPU should be idle and
932 * should *not* be performing page flips and thus not waiting on
933 * vblanks...
934 * Currently, the result of us stealing a vblank from the irq
935 * handler is that a single frame will be skipped during swapbuffers.
936 */
937 I915_WRITE(pipestat_reg,
938 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
939
9d0498a2 940 /* Wait for vblank interrupt bit to set */
481b6af3
CW
941 if (wait_for(I915_READ(pipestat_reg) &
942 PIPE_VBLANK_INTERRUPT_STATUS,
943 50))
9d0498a2
JB
944 DRM_DEBUG_KMS("vblank wait timed out\n");
945}
946
fbf49ea2
VS
947static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
948{
949 struct drm_i915_private *dev_priv = dev->dev_private;
950 u32 reg = PIPEDSL(pipe);
951 u32 line1, line2;
952 u32 line_mask;
953
954 if (IS_GEN2(dev))
955 line_mask = DSL_LINEMASK_GEN2;
956 else
957 line_mask = DSL_LINEMASK_GEN3;
958
959 line1 = I915_READ(reg) & line_mask;
960 mdelay(5);
961 line2 = I915_READ(reg) & line_mask;
962
963 return line1 == line2;
964}
965
ab7ad7f6
KP
966/*
967 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
968 * @dev: drm device
969 * @pipe: pipe to wait for
970 *
971 * After disabling a pipe, we can't wait for vblank in the usual way,
972 * spinning on the vblank interrupt status bit, since we won't actually
973 * see an interrupt when the pipe is disabled.
974 *
ab7ad7f6
KP
975 * On Gen4 and above:
976 * wait for the pipe register state bit to turn off
977 *
978 * Otherwise:
979 * wait for the display line value to settle (it usually
980 * ends up stopping at the start of the next frame).
58e10eb9 981 *
9d0498a2 982 */
58e10eb9 983void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
984{
985 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
986 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
987 pipe);
ab7ad7f6
KP
988
989 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 990 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
991
992 /* Wait for the Pipe State to go off */
58e10eb9
CW
993 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
994 100))
284637d9 995 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 996 } else {
ab7ad7f6 997 /* Wait for the display line to settle */
fbf49ea2 998 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 999 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1000 }
79e53945
JB
1001}
1002
b0ea7d37
DL
1003/*
1004 * ibx_digital_port_connected - is the specified port connected?
1005 * @dev_priv: i915 private structure
1006 * @port: the port to test
1007 *
1008 * Returns true if @port is connected, false otherwise.
1009 */
1010bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1011 struct intel_digital_port *port)
1012{
1013 u32 bit;
1014
c36346e3 1015 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 1016 switch (port->port) {
c36346e3
DL
1017 case PORT_B:
1018 bit = SDE_PORTB_HOTPLUG;
1019 break;
1020 case PORT_C:
1021 bit = SDE_PORTC_HOTPLUG;
1022 break;
1023 case PORT_D:
1024 bit = SDE_PORTD_HOTPLUG;
1025 break;
1026 default:
1027 return true;
1028 }
1029 } else {
eba905b2 1030 switch (port->port) {
c36346e3
DL
1031 case PORT_B:
1032 bit = SDE_PORTB_HOTPLUG_CPT;
1033 break;
1034 case PORT_C:
1035 bit = SDE_PORTC_HOTPLUG_CPT;
1036 break;
1037 case PORT_D:
1038 bit = SDE_PORTD_HOTPLUG_CPT;
1039 break;
1040 default:
1041 return true;
1042 }
b0ea7d37
DL
1043 }
1044
1045 return I915_READ(SDEISR) & bit;
1046}
1047
b24e7179
JB
1048static const char *state_string(bool enabled)
1049{
1050 return enabled ? "on" : "off";
1051}
1052
1053/* Only for pre-ILK configs */
55607e8a
DV
1054void assert_pll(struct drm_i915_private *dev_priv,
1055 enum pipe pipe, bool state)
b24e7179
JB
1056{
1057 int reg;
1058 u32 val;
1059 bool cur_state;
1060
1061 reg = DPLL(pipe);
1062 val = I915_READ(reg);
1063 cur_state = !!(val & DPLL_VCO_ENABLE);
1064 WARN(cur_state != state,
1065 "PLL state assertion failure (expected %s, current %s)\n",
1066 state_string(state), state_string(cur_state));
1067}
b24e7179 1068
23538ef1
JN
1069/* XXX: the dsi pll is shared between MIPI DSI ports */
1070static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1071{
1072 u32 val;
1073 bool cur_state;
1074
1075 mutex_lock(&dev_priv->dpio_lock);
1076 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1077 mutex_unlock(&dev_priv->dpio_lock);
1078
1079 cur_state = val & DSI_PLL_VCO_EN;
1080 WARN(cur_state != state,
1081 "DSI PLL state assertion failure (expected %s, current %s)\n",
1082 state_string(state), state_string(cur_state));
1083}
1084#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1085#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1086
55607e8a 1087struct intel_shared_dpll *
e2b78267
DV
1088intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1089{
1090 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1091
a43f6e0f 1092 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1093 return NULL;
1094
a43f6e0f 1095 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1096}
1097
040484af 1098/* For ILK+ */
55607e8a
DV
1099void assert_shared_dpll(struct drm_i915_private *dev_priv,
1100 struct intel_shared_dpll *pll,
1101 bool state)
040484af 1102{
040484af 1103 bool cur_state;
5358901f 1104 struct intel_dpll_hw_state hw_state;
040484af 1105
92b27b08 1106 if (WARN (!pll,
46edb027 1107 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1108 return;
ee7b9f93 1109
5358901f 1110 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1111 WARN(cur_state != state,
5358901f
DV
1112 "%s assertion failure (expected %s, current %s)\n",
1113 pll->name, state_string(state), state_string(cur_state));
040484af 1114}
040484af
JB
1115
1116static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1117 enum pipe pipe, bool state)
1118{
1119 int reg;
1120 u32 val;
1121 bool cur_state;
ad80a810
PZ
1122 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1123 pipe);
040484af 1124
affa9354
PZ
1125 if (HAS_DDI(dev_priv->dev)) {
1126 /* DDI does not have a specific FDI_TX register */
ad80a810 1127 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1128 val = I915_READ(reg);
ad80a810 1129 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1130 } else {
1131 reg = FDI_TX_CTL(pipe);
1132 val = I915_READ(reg);
1133 cur_state = !!(val & FDI_TX_ENABLE);
1134 }
040484af
JB
1135 WARN(cur_state != state,
1136 "FDI TX state assertion failure (expected %s, current %s)\n",
1137 state_string(state), state_string(cur_state));
1138}
1139#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1140#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1141
1142static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1143 enum pipe pipe, bool state)
1144{
1145 int reg;
1146 u32 val;
1147 bool cur_state;
1148
d63fa0dc
PZ
1149 reg = FDI_RX_CTL(pipe);
1150 val = I915_READ(reg);
1151 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1152 WARN(cur_state != state,
1153 "FDI RX state assertion failure (expected %s, current %s)\n",
1154 state_string(state), state_string(cur_state));
1155}
1156#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1157#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1158
1159static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
1161{
1162 int reg;
1163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
3d13ef2e 1166 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1167 return;
1168
bf507ef7 1169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1170 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1171 return;
1172
040484af
JB
1173 reg = FDI_TX_CTL(pipe);
1174 val = I915_READ(reg);
1175 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1176}
1177
55607e8a
DV
1178void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1179 enum pipe pipe, bool state)
040484af
JB
1180{
1181 int reg;
1182 u32 val;
55607e8a 1183 bool cur_state;
040484af
JB
1184
1185 reg = FDI_RX_CTL(pipe);
1186 val = I915_READ(reg);
55607e8a
DV
1187 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1188 WARN(cur_state != state,
1189 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1190 state_string(state), state_string(cur_state));
040484af
JB
1191}
1192
ea0760cf
JB
1193static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1194 enum pipe pipe)
1195{
1196 int pp_reg, lvds_reg;
1197 u32 val;
1198 enum pipe panel_pipe = PIPE_A;
0de3b485 1199 bool locked = true;
ea0760cf
JB
1200
1201 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1202 pp_reg = PCH_PP_CONTROL;
1203 lvds_reg = PCH_LVDS;
1204 } else {
1205 pp_reg = PP_CONTROL;
1206 lvds_reg = LVDS;
1207 }
1208
1209 val = I915_READ(pp_reg);
1210 if (!(val & PANEL_POWER_ON) ||
1211 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1212 locked = false;
1213
1214 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1215 panel_pipe = PIPE_B;
1216
1217 WARN(panel_pipe == pipe && locked,
1218 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1219 pipe_name(pipe));
ea0760cf
JB
1220}
1221
93ce0ba6
JN
1222static void assert_cursor(struct drm_i915_private *dev_priv,
1223 enum pipe pipe, bool state)
1224{
1225 struct drm_device *dev = dev_priv->dev;
1226 bool cur_state;
1227
d9d82081 1228 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1229 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1230 else
5efb3e28 1231 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1232
1233 WARN(cur_state != state,
1234 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1235 pipe_name(pipe), state_string(state), state_string(cur_state));
1236}
1237#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1238#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1239
b840d907
JB
1240void assert_pipe(struct drm_i915_private *dev_priv,
1241 enum pipe pipe, bool state)
b24e7179
JB
1242{
1243 int reg;
1244 u32 val;
63d7bbe9 1245 bool cur_state;
702e7a56
PZ
1246 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1247 pipe);
b24e7179 1248
8e636784
DV
1249 /* if we need the pipe A quirk it must be always on */
1250 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1251 state = true;
1252
da7e29bd 1253 if (!intel_display_power_enabled(dev_priv,
b97186f0 1254 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1255 cur_state = false;
1256 } else {
1257 reg = PIPECONF(cpu_transcoder);
1258 val = I915_READ(reg);
1259 cur_state = !!(val & PIPECONF_ENABLE);
1260 }
1261
63d7bbe9
JB
1262 WARN(cur_state != state,
1263 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1264 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1265}
1266
931872fc
CW
1267static void assert_plane(struct drm_i915_private *dev_priv,
1268 enum plane plane, bool state)
b24e7179
JB
1269{
1270 int reg;
1271 u32 val;
931872fc 1272 bool cur_state;
b24e7179
JB
1273
1274 reg = DSPCNTR(plane);
1275 val = I915_READ(reg);
931872fc
CW
1276 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1277 WARN(cur_state != state,
1278 "plane %c assertion failure (expected %s, current %s)\n",
1279 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1280}
1281
931872fc
CW
1282#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1283#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1284
b24e7179
JB
1285static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe)
1287{
653e1026 1288 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1289 int reg, i;
1290 u32 val;
1291 int cur_pipe;
1292
653e1026
VS
1293 /* Primary planes are fixed to pipes on gen4+ */
1294 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1295 reg = DSPCNTR(pipe);
1296 val = I915_READ(reg);
83f26f16 1297 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1298 "plane %c assertion failure, should be disabled but not\n",
1299 plane_name(pipe));
19ec1358 1300 return;
28c05794 1301 }
19ec1358 1302
b24e7179 1303 /* Need to check both planes against the pipe */
08e2a7de 1304 for_each_pipe(i) {
b24e7179
JB
1305 reg = DSPCNTR(i);
1306 val = I915_READ(reg);
1307 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1308 DISPPLANE_SEL_PIPE_SHIFT;
1309 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1310 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1311 plane_name(i), pipe_name(pipe));
b24e7179
JB
1312 }
1313}
1314
19332d7a
JB
1315static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
1317{
20674eef 1318 struct drm_device *dev = dev_priv->dev;
1fe47785 1319 int reg, sprite;
19332d7a
JB
1320 u32 val;
1321
20674eef 1322 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1323 for_each_sprite(pipe, sprite) {
1324 reg = SPCNTR(pipe, sprite);
20674eef 1325 val = I915_READ(reg);
83f26f16 1326 WARN(val & SP_ENABLE,
20674eef 1327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1328 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1329 }
1330 } else if (INTEL_INFO(dev)->gen >= 7) {
1331 reg = SPRCTL(pipe);
19332d7a 1332 val = I915_READ(reg);
83f26f16 1333 WARN(val & SPRITE_ENABLE,
06da8da2 1334 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1335 plane_name(pipe), pipe_name(pipe));
1336 } else if (INTEL_INFO(dev)->gen >= 5) {
1337 reg = DVSCNTR(pipe);
19332d7a 1338 val = I915_READ(reg);
83f26f16 1339 WARN(val & DVS_ENABLE,
06da8da2 1340 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1341 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1342 }
1343}
1344
89eff4be 1345static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1346{
1347 u32 val;
1348 bool enabled;
1349
89eff4be 1350 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1351
92f2584a
JB
1352 val = I915_READ(PCH_DREF_CONTROL);
1353 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1354 DREF_SUPERSPREAD_SOURCE_MASK));
1355 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1356}
1357
ab9412ba
DV
1358static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1359 enum pipe pipe)
92f2584a
JB
1360{
1361 int reg;
1362 u32 val;
1363 bool enabled;
1364
ab9412ba 1365 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1366 val = I915_READ(reg);
1367 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1368 WARN(enabled,
1369 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1370 pipe_name(pipe));
92f2584a
JB
1371}
1372
4e634389
KP
1373static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1374 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1375{
1376 if ((val & DP_PORT_EN) == 0)
1377 return false;
1378
1379 if (HAS_PCH_CPT(dev_priv->dev)) {
1380 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1381 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1382 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1383 return false;
44f37d1f
CML
1384 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1385 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1386 return false;
f0575e92
KP
1387 } else {
1388 if ((val & DP_PIPE_MASK) != (pipe << 30))
1389 return false;
1390 }
1391 return true;
1392}
1393
1519b995
KP
1394static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1395 enum pipe pipe, u32 val)
1396{
dc0fa718 1397 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1398 return false;
1399
1400 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1401 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1402 return false;
44f37d1f
CML
1403 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1404 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1405 return false;
1519b995 1406 } else {
dc0fa718 1407 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1408 return false;
1409 }
1410 return true;
1411}
1412
1413static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 val)
1415{
1416 if ((val & LVDS_PORT_EN) == 0)
1417 return false;
1418
1419 if (HAS_PCH_CPT(dev_priv->dev)) {
1420 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1421 return false;
1422 } else {
1423 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1424 return false;
1425 }
1426 return true;
1427}
1428
1429static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1430 enum pipe pipe, u32 val)
1431{
1432 if ((val & ADPA_DAC_ENABLE) == 0)
1433 return false;
1434 if (HAS_PCH_CPT(dev_priv->dev)) {
1435 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1436 return false;
1437 } else {
1438 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1439 return false;
1440 }
1441 return true;
1442}
1443
291906f1 1444static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1445 enum pipe pipe, int reg, u32 port_sel)
291906f1 1446{
47a05eca 1447 u32 val = I915_READ(reg);
4e634389 1448 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1449 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1450 reg, pipe_name(pipe));
de9a35ab 1451
75c5da27
DV
1452 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1453 && (val & DP_PIPEB_SELECT),
de9a35ab 1454 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1455}
1456
1457static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1458 enum pipe pipe, int reg)
1459{
47a05eca 1460 u32 val = I915_READ(reg);
b70ad586 1461 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1462 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1463 reg, pipe_name(pipe));
de9a35ab 1464
dc0fa718 1465 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1466 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1467 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1468}
1469
1470static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1471 enum pipe pipe)
1472{
1473 int reg;
1474 u32 val;
291906f1 1475
f0575e92
KP
1476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1478 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1479
1480 reg = PCH_ADPA;
1481 val = I915_READ(reg);
b70ad586 1482 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1483 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1484 pipe_name(pipe));
291906f1
JB
1485
1486 reg = PCH_LVDS;
1487 val = I915_READ(reg);
b70ad586 1488 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1489 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1490 pipe_name(pipe));
291906f1 1491
e2debe91
PZ
1492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1493 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1494 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1495}
1496
40e9cf64
JB
1497static void intel_init_dpio(struct drm_device *dev)
1498{
1499 struct drm_i915_private *dev_priv = dev->dev_private;
1500
1501 if (!IS_VALLEYVIEW(dev))
1502 return;
1503
a09caddd
CML
1504 /*
1505 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1506 * CHV x1 PHY (DP/HDMI D)
1507 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1508 */
1509 if (IS_CHERRYVIEW(dev)) {
1510 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1511 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1512 } else {
1513 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1514 }
5382f5f3
JB
1515}
1516
426115cf 1517static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1518{
426115cf
DV
1519 struct drm_device *dev = crtc->base.dev;
1520 struct drm_i915_private *dev_priv = dev->dev_private;
1521 int reg = DPLL(crtc->pipe);
1522 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1523
426115cf 1524 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1525
1526 /* No really, not for ILK+ */
1527 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1528
1529 /* PLL is protected by panel, make sure we can write it */
1530 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1531 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1532
426115cf
DV
1533 I915_WRITE(reg, dpll);
1534 POSTING_READ(reg);
1535 udelay(150);
1536
1537 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1538 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1539
1540 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1541 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1542
1543 /* We do this three times for luck */
426115cf 1544 I915_WRITE(reg, dpll);
87442f73
DV
1545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
426115cf 1547 I915_WRITE(reg, dpll);
87442f73
DV
1548 POSTING_READ(reg);
1549 udelay(150); /* wait for warmup */
426115cf 1550 I915_WRITE(reg, dpll);
87442f73
DV
1551 POSTING_READ(reg);
1552 udelay(150); /* wait for warmup */
1553}
1554
9d556c99
CML
1555static void chv_enable_pll(struct intel_crtc *crtc)
1556{
1557 struct drm_device *dev = crtc->base.dev;
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 int pipe = crtc->pipe;
1560 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1561 u32 tmp;
1562
1563 assert_pipe_disabled(dev_priv, crtc->pipe);
1564
1565 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1566
1567 mutex_lock(&dev_priv->dpio_lock);
1568
1569 /* Enable back the 10bit clock to display controller */
1570 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1571 tmp |= DPIO_DCLKP_EN;
1572 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1573
1574 /*
1575 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1576 */
1577 udelay(1);
1578
1579 /* Enable PLL */
a11b0703 1580 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
9d556c99
CML
1581
1582 /* Check PLL is locked */
a11b0703 1583 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1584 DRM_ERROR("PLL %d failed to lock\n", pipe);
1585
a11b0703
VS
1586 /* not sure when this should be written */
1587 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1588 POSTING_READ(DPLL_MD(pipe));
1589
9d556c99
CML
1590 mutex_unlock(&dev_priv->dpio_lock);
1591}
1592
66e3d5c0 1593static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1594{
66e3d5c0
DV
1595 struct drm_device *dev = crtc->base.dev;
1596 struct drm_i915_private *dev_priv = dev->dev_private;
1597 int reg = DPLL(crtc->pipe);
1598 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1599
66e3d5c0 1600 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1601
63d7bbe9 1602 /* No really, not for ILK+ */
3d13ef2e 1603 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1604
1605 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1606 if (IS_MOBILE(dev) && !IS_I830(dev))
1607 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1608
66e3d5c0
DV
1609 I915_WRITE(reg, dpll);
1610
1611 /* Wait for the clocks to stabilize. */
1612 POSTING_READ(reg);
1613 udelay(150);
1614
1615 if (INTEL_INFO(dev)->gen >= 4) {
1616 I915_WRITE(DPLL_MD(crtc->pipe),
1617 crtc->config.dpll_hw_state.dpll_md);
1618 } else {
1619 /* The pixel multiplier can only be updated once the
1620 * DPLL is enabled and the clocks are stable.
1621 *
1622 * So write it again.
1623 */
1624 I915_WRITE(reg, dpll);
1625 }
63d7bbe9
JB
1626
1627 /* We do this three times for luck */
66e3d5c0 1628 I915_WRITE(reg, dpll);
63d7bbe9
JB
1629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
66e3d5c0 1631 I915_WRITE(reg, dpll);
63d7bbe9
JB
1632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
66e3d5c0 1634 I915_WRITE(reg, dpll);
63d7bbe9
JB
1635 POSTING_READ(reg);
1636 udelay(150); /* wait for warmup */
1637}
1638
1639/**
50b44a44 1640 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1641 * @dev_priv: i915 private structure
1642 * @pipe: pipe PLL to disable
1643 *
1644 * Disable the PLL for @pipe, making sure the pipe is off first.
1645 *
1646 * Note! This is for pre-ILK only.
1647 */
50b44a44 1648static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1649{
63d7bbe9
JB
1650 /* Don't disable pipe A or pipe A PLLs if needed */
1651 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1652 return;
1653
1654 /* Make sure the pipe isn't still relying on us */
1655 assert_pipe_disabled(dev_priv, pipe);
1656
50b44a44
DV
1657 I915_WRITE(DPLL(pipe), 0);
1658 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1659}
1660
f6071166
JB
1661static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
1663 u32 val = 0;
1664
1665 /* Make sure the pipe isn't still relying on us */
1666 assert_pipe_disabled(dev_priv, pipe);
1667
e5cbfbfb
ID
1668 /*
1669 * Leave integrated clock source and reference clock enabled for pipe B.
1670 * The latter is needed for VGA hotplug / manual detection.
1671 */
f6071166 1672 if (pipe == PIPE_B)
e5cbfbfb 1673 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1676
1677}
1678
1679static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1680{
d752048d 1681 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1682 u32 val;
1683
a11b0703
VS
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1686
a11b0703 1687 /* Set PLL en = 0 */
d17ec4ce 1688 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1689 if (pipe != PIPE_A)
1690 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1691 I915_WRITE(DPLL(pipe), val);
1692 POSTING_READ(DPLL(pipe));
d752048d
VS
1693
1694 mutex_lock(&dev_priv->dpio_lock);
1695
1696 /* Disable 10bit clock to display controller */
1697 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1698 val &= ~DPIO_DCLKP_EN;
1699 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1700
61407f6d
VS
1701 /* disable left/right clock distribution */
1702 if (pipe != PIPE_B) {
1703 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1704 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1705 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1706 } else {
1707 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1708 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1709 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1710 }
1711
d752048d 1712 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1713}
1714
e4607fcf
CML
1715void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1716 struct intel_digital_port *dport)
89b667f8
JB
1717{
1718 u32 port_mask;
00fc31b7 1719 int dpll_reg;
89b667f8 1720
e4607fcf
CML
1721 switch (dport->port) {
1722 case PORT_B:
89b667f8 1723 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1724 dpll_reg = DPLL(0);
e4607fcf
CML
1725 break;
1726 case PORT_C:
89b667f8 1727 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1728 dpll_reg = DPLL(0);
1729 break;
1730 case PORT_D:
1731 port_mask = DPLL_PORTD_READY_MASK;
1732 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1733 break;
1734 default:
1735 BUG();
1736 }
89b667f8 1737
00fc31b7 1738 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1739 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1740 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1741}
1742
b14b1055
DV
1743static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1744{
1745 struct drm_device *dev = crtc->base.dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1748
be19f0ff
CW
1749 if (WARN_ON(pll == NULL))
1750 return;
1751
b14b1055
DV
1752 WARN_ON(!pll->refcount);
1753 if (pll->active == 0) {
1754 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1755 WARN_ON(pll->on);
1756 assert_shared_dpll_disabled(dev_priv, pll);
1757
1758 pll->mode_set(dev_priv, pll);
1759 }
1760}
1761
92f2584a 1762/**
85b3894f 1763 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1764 * @dev_priv: i915 private structure
1765 * @pipe: pipe PLL to enable
1766 *
1767 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1768 * drives the transcoder clock.
1769 */
85b3894f 1770static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1771{
3d13ef2e
DL
1772 struct drm_device *dev = crtc->base.dev;
1773 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1774 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1775
87a875bb 1776 if (WARN_ON(pll == NULL))
48da64a8
CW
1777 return;
1778
1779 if (WARN_ON(pll->refcount == 0))
1780 return;
ee7b9f93 1781
74dd6928 1782 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1783 pll->name, pll->active, pll->on,
e2b78267 1784 crtc->base.base.id);
92f2584a 1785
cdbd2316
DV
1786 if (pll->active++) {
1787 WARN_ON(!pll->on);
e9d6944e 1788 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1789 return;
1790 }
f4a091c7 1791 WARN_ON(pll->on);
ee7b9f93 1792
bd2bb1b9
PZ
1793 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1794
46edb027 1795 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1796 pll->enable(dev_priv, pll);
ee7b9f93 1797 pll->on = true;
92f2584a
JB
1798}
1799
f6daaec2 1800static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1801{
3d13ef2e
DL
1802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1805
92f2584a 1806 /* PCH only available on ILK+ */
3d13ef2e 1807 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1808 if (WARN_ON(pll == NULL))
ee7b9f93 1809 return;
92f2584a 1810
48da64a8
CW
1811 if (WARN_ON(pll->refcount == 0))
1812 return;
7a419866 1813
46edb027
DV
1814 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1815 pll->name, pll->active, pll->on,
e2b78267 1816 crtc->base.base.id);
7a419866 1817
48da64a8 1818 if (WARN_ON(pll->active == 0)) {
e9d6944e 1819 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1820 return;
1821 }
1822
e9d6944e 1823 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1824 WARN_ON(!pll->on);
cdbd2316 1825 if (--pll->active)
7a419866 1826 return;
ee7b9f93 1827
46edb027 1828 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1829 pll->disable(dev_priv, pll);
ee7b9f93 1830 pll->on = false;
bd2bb1b9
PZ
1831
1832 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1833}
1834
b8a4f404
PZ
1835static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1836 enum pipe pipe)
040484af 1837{
23670b32 1838 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1839 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1841 uint32_t reg, val, pipeconf_val;
040484af
JB
1842
1843 /* PCH only available on ILK+ */
3d13ef2e 1844 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1845
1846 /* Make sure PCH DPLL is enabled */
e72f9fbf 1847 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1848 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1849
1850 /* FDI must be feeding us bits for PCH ports */
1851 assert_fdi_tx_enabled(dev_priv, pipe);
1852 assert_fdi_rx_enabled(dev_priv, pipe);
1853
23670b32
DV
1854 if (HAS_PCH_CPT(dev)) {
1855 /* Workaround: Set the timing override bit before enabling the
1856 * pch transcoder. */
1857 reg = TRANS_CHICKEN2(pipe);
1858 val = I915_READ(reg);
1859 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1860 I915_WRITE(reg, val);
59c859d6 1861 }
23670b32 1862
ab9412ba 1863 reg = PCH_TRANSCONF(pipe);
040484af 1864 val = I915_READ(reg);
5f7f726d 1865 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1866
1867 if (HAS_PCH_IBX(dev_priv->dev)) {
1868 /*
1869 * make the BPC in transcoder be consistent with
1870 * that in pipeconf reg.
1871 */
dfd07d72
DV
1872 val &= ~PIPECONF_BPC_MASK;
1873 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1874 }
5f7f726d
PZ
1875
1876 val &= ~TRANS_INTERLACE_MASK;
1877 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1878 if (HAS_PCH_IBX(dev_priv->dev) &&
1879 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1880 val |= TRANS_LEGACY_INTERLACED_ILK;
1881 else
1882 val |= TRANS_INTERLACED;
5f7f726d
PZ
1883 else
1884 val |= TRANS_PROGRESSIVE;
1885
040484af
JB
1886 I915_WRITE(reg, val | TRANS_ENABLE);
1887 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1888 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1889}
1890
8fb033d7 1891static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1892 enum transcoder cpu_transcoder)
040484af 1893{
8fb033d7 1894 u32 val, pipeconf_val;
8fb033d7
PZ
1895
1896 /* PCH only available on ILK+ */
3d13ef2e 1897 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1898
8fb033d7 1899 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1900 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1901 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1902
223a6fdf
PZ
1903 /* Workaround: set timing override bit. */
1904 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1905 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1906 I915_WRITE(_TRANSA_CHICKEN2, val);
1907
25f3ef11 1908 val = TRANS_ENABLE;
937bb610 1909 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1910
9a76b1c6
PZ
1911 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1912 PIPECONF_INTERLACED_ILK)
a35f2679 1913 val |= TRANS_INTERLACED;
8fb033d7
PZ
1914 else
1915 val |= TRANS_PROGRESSIVE;
1916
ab9412ba
DV
1917 I915_WRITE(LPT_TRANSCONF, val);
1918 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1919 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1920}
1921
b8a4f404
PZ
1922static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1923 enum pipe pipe)
040484af 1924{
23670b32
DV
1925 struct drm_device *dev = dev_priv->dev;
1926 uint32_t reg, val;
040484af
JB
1927
1928 /* FDI relies on the transcoder */
1929 assert_fdi_tx_disabled(dev_priv, pipe);
1930 assert_fdi_rx_disabled(dev_priv, pipe);
1931
291906f1
JB
1932 /* Ports must be off as well */
1933 assert_pch_ports_disabled(dev_priv, pipe);
1934
ab9412ba 1935 reg = PCH_TRANSCONF(pipe);
040484af
JB
1936 val = I915_READ(reg);
1937 val &= ~TRANS_ENABLE;
1938 I915_WRITE(reg, val);
1939 /* wait for PCH transcoder off, transcoder state */
1940 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1941 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1942
1943 if (!HAS_PCH_IBX(dev)) {
1944 /* Workaround: Clear the timing override chicken bit again. */
1945 reg = TRANS_CHICKEN2(pipe);
1946 val = I915_READ(reg);
1947 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1948 I915_WRITE(reg, val);
1949 }
040484af
JB
1950}
1951
ab4d966c 1952static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1953{
8fb033d7
PZ
1954 u32 val;
1955
ab9412ba 1956 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1957 val &= ~TRANS_ENABLE;
ab9412ba 1958 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1959 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1960 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1961 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1962
1963 /* Workaround: clear timing override bit. */
1964 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1965 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1966 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1967}
1968
b24e7179 1969/**
309cfea8 1970 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1971 * @crtc: crtc responsible for the pipe
b24e7179 1972 *
0372264a 1973 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1974 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1975 */
e1fdc473 1976static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1977{
0372264a
PZ
1978 struct drm_device *dev = crtc->base.dev;
1979 struct drm_i915_private *dev_priv = dev->dev_private;
1980 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1981 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1982 pipe);
1a240d4d 1983 enum pipe pch_transcoder;
b24e7179
JB
1984 int reg;
1985 u32 val;
1986
58c6eaa2 1987 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1988 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1989 assert_sprites_disabled(dev_priv, pipe);
1990
681e5811 1991 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1992 pch_transcoder = TRANSCODER_A;
1993 else
1994 pch_transcoder = pipe;
1995
b24e7179
JB
1996 /*
1997 * A pipe without a PLL won't actually be able to drive bits from
1998 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1999 * need the check.
2000 */
2001 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 2002 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
2003 assert_dsi_pll_enabled(dev_priv);
2004 else
2005 assert_pll_enabled(dev_priv, pipe);
040484af 2006 else {
30421c4f 2007 if (crtc->config.has_pch_encoder) {
040484af 2008 /* if driving the PCH, we need FDI enabled */
cc391bbb 2009 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2010 assert_fdi_tx_pll_enabled(dev_priv,
2011 (enum pipe) cpu_transcoder);
040484af
JB
2012 }
2013 /* FIXME: assert CPU port conditions for SNB+ */
2014 }
b24e7179 2015
702e7a56 2016 reg = PIPECONF(cpu_transcoder);
b24e7179 2017 val = I915_READ(reg);
7ad25d48
PZ
2018 if (val & PIPECONF_ENABLE) {
2019 WARN_ON(!(pipe == PIPE_A &&
2020 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 2021 return;
7ad25d48 2022 }
00d70b15
CW
2023
2024 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2025 POSTING_READ(reg);
b24e7179
JB
2026}
2027
2028/**
309cfea8 2029 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
2030 * @dev_priv: i915 private structure
2031 * @pipe: pipe to disable
2032 *
2033 * Disable @pipe, making sure that various hardware specific requirements
2034 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2035 *
2036 * @pipe should be %PIPE_A or %PIPE_B.
2037 *
2038 * Will wait until the pipe has shut down before returning.
2039 */
2040static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2041 enum pipe pipe)
2042{
702e7a56
PZ
2043 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2044 pipe);
b24e7179
JB
2045 int reg;
2046 u32 val;
2047
2048 /*
2049 * Make sure planes won't keep trying to pump pixels to us,
2050 * or we might hang the display.
2051 */
2052 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2053 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2054 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
2055
2056 /* Don't disable pipe A or pipe A PLLs if needed */
2057 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2058 return;
2059
702e7a56 2060 reg = PIPECONF(cpu_transcoder);
b24e7179 2061 val = I915_READ(reg);
00d70b15
CW
2062 if ((val & PIPECONF_ENABLE) == 0)
2063 return;
2064
2065 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
2066 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2067}
2068
d74362c9
KP
2069/*
2070 * Plane regs are double buffered, going from enabled->disabled needs a
2071 * trigger in order to latch. The display address reg provides this.
2072 */
1dba99f4
VS
2073void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2074 enum plane plane)
d74362c9 2075{
3d13ef2e
DL
2076 struct drm_device *dev = dev_priv->dev;
2077 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2078
2079 I915_WRITE(reg, I915_READ(reg));
2080 POSTING_READ(reg);
d74362c9
KP
2081}
2082
b24e7179 2083/**
262ca2b0 2084 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2085 * @plane: plane to be enabled
2086 * @crtc: crtc for the plane
b24e7179 2087 *
fdd508a6 2088 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2089 */
fdd508a6
VS
2090static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2091 struct drm_crtc *crtc)
b24e7179 2092{
fdd508a6
VS
2093 struct drm_device *dev = plane->dev;
2094 struct drm_i915_private *dev_priv = dev->dev_private;
2095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2096
2097 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2098 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2099
98ec7739
VS
2100 if (intel_crtc->primary_enabled)
2101 return;
0037f71c 2102
4c445e0e 2103 intel_crtc->primary_enabled = true;
939c2fe8 2104
fdd508a6
VS
2105 dev_priv->display.update_primary_plane(crtc, plane->fb,
2106 crtc->x, crtc->y);
33c3b0d1
VS
2107
2108 /*
2109 * BDW signals flip done immediately if the plane
2110 * is disabled, even if the plane enable is already
2111 * armed to occur at the next vblank :(
2112 */
2113 if (IS_BROADWELL(dev))
2114 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2115}
2116
b24e7179 2117/**
262ca2b0 2118 * intel_disable_primary_hw_plane - disable the primary hardware plane
fdd508a6
VS
2119 * @plane: plane to be disabled
2120 * @crtc: crtc for the plane
b24e7179 2121 *
fdd508a6 2122 * Disable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2123 */
fdd508a6
VS
2124static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2125 struct drm_crtc *crtc)
b24e7179 2126{
fdd508a6
VS
2127 struct drm_device *dev = plane->dev;
2128 struct drm_i915_private *dev_priv = dev->dev_private;
2129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2130
2131 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2132
98ec7739
VS
2133 if (!intel_crtc->primary_enabled)
2134 return;
0037f71c 2135
4c445e0e 2136 intel_crtc->primary_enabled = false;
939c2fe8 2137
fdd508a6
VS
2138 dev_priv->display.update_primary_plane(crtc, plane->fb,
2139 crtc->x, crtc->y);
b24e7179
JB
2140}
2141
693db184
CW
2142static bool need_vtd_wa(struct drm_device *dev)
2143{
2144#ifdef CONFIG_INTEL_IOMMU
2145 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2146 return true;
2147#endif
2148 return false;
2149}
2150
a57ce0b2
JB
2151static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2152{
2153 int tile_height;
2154
2155 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2156 return ALIGN(height, tile_height);
2157}
2158
127bd2ac 2159int
48b956c5 2160intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 2161 struct drm_i915_gem_object *obj,
a4872ba6 2162 struct intel_engine_cs *pipelined)
6b95a207 2163{
ce453d81 2164 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
2165 u32 alignment;
2166 int ret;
2167
ebcdd39e
MR
2168 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2169
05394f39 2170 switch (obj->tiling_mode) {
6b95a207 2171 case I915_TILING_NONE:
534843da
CW
2172 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2173 alignment = 128 * 1024;
a6c45cf0 2174 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2175 alignment = 4 * 1024;
2176 else
2177 alignment = 64 * 1024;
6b95a207
KH
2178 break;
2179 case I915_TILING_X:
2180 /* pin() will align the object as required by fence */
2181 alignment = 0;
2182 break;
2183 case I915_TILING_Y:
80075d49 2184 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2185 return -EINVAL;
2186 default:
2187 BUG();
2188 }
2189
693db184
CW
2190 /* Note that the w/a also requires 64 PTE of padding following the
2191 * bo. We currently fill all unused PTE with the shadow page and so
2192 * we should always have valid PTE following the scanout preventing
2193 * the VT-d warning.
2194 */
2195 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2196 alignment = 256 * 1024;
2197
ce453d81 2198 dev_priv->mm.interruptible = false;
2da3b9b9 2199 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2200 if (ret)
ce453d81 2201 goto err_interruptible;
6b95a207
KH
2202
2203 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2204 * fence, whereas 965+ only requires a fence if using
2205 * framebuffer compression. For simplicity, we always install
2206 * a fence as the cost is not that onerous.
2207 */
06d98131 2208 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2209 if (ret)
2210 goto err_unpin;
1690e1eb 2211
9a5a53b3 2212 i915_gem_object_pin_fence(obj);
6b95a207 2213
ce453d81 2214 dev_priv->mm.interruptible = true;
6b95a207 2215 return 0;
48b956c5
CW
2216
2217err_unpin:
cc98b413 2218 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2219err_interruptible:
2220 dev_priv->mm.interruptible = true;
48b956c5 2221 return ret;
6b95a207
KH
2222}
2223
1690e1eb
CW
2224void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2225{
ebcdd39e
MR
2226 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2227
1690e1eb 2228 i915_gem_object_unpin_fence(obj);
cc98b413 2229 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2230}
2231
c2c75131
DV
2232/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2233 * is assumed to be a power-of-two. */
bc752862
CW
2234unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2235 unsigned int tiling_mode,
2236 unsigned int cpp,
2237 unsigned int pitch)
c2c75131 2238{
bc752862
CW
2239 if (tiling_mode != I915_TILING_NONE) {
2240 unsigned int tile_rows, tiles;
c2c75131 2241
bc752862
CW
2242 tile_rows = *y / 8;
2243 *y %= 8;
c2c75131 2244
bc752862
CW
2245 tiles = *x / (512/cpp);
2246 *x %= 512/cpp;
2247
2248 return tile_rows * pitch * 8 + tiles * 4096;
2249 } else {
2250 unsigned int offset;
2251
2252 offset = *y * pitch + *x * cpp;
2253 *y = 0;
2254 *x = (offset & 4095) / cpp;
2255 return offset & -4096;
2256 }
c2c75131
DV
2257}
2258
46f297fb
JB
2259int intel_format_to_fourcc(int format)
2260{
2261 switch (format) {
2262 case DISPPLANE_8BPP:
2263 return DRM_FORMAT_C8;
2264 case DISPPLANE_BGRX555:
2265 return DRM_FORMAT_XRGB1555;
2266 case DISPPLANE_BGRX565:
2267 return DRM_FORMAT_RGB565;
2268 default:
2269 case DISPPLANE_BGRX888:
2270 return DRM_FORMAT_XRGB8888;
2271 case DISPPLANE_RGBX888:
2272 return DRM_FORMAT_XBGR8888;
2273 case DISPPLANE_BGRX101010:
2274 return DRM_FORMAT_XRGB2101010;
2275 case DISPPLANE_RGBX101010:
2276 return DRM_FORMAT_XBGR2101010;
2277 }
2278}
2279
484b41dd 2280static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2281 struct intel_plane_config *plane_config)
2282{
2283 struct drm_device *dev = crtc->base.dev;
2284 struct drm_i915_gem_object *obj = NULL;
2285 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2286 u32 base = plane_config->base;
2287
ff2652ea
CW
2288 if (plane_config->size == 0)
2289 return false;
2290
46f297fb
JB
2291 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2292 plane_config->size);
2293 if (!obj)
484b41dd 2294 return false;
46f297fb
JB
2295
2296 if (plane_config->tiled) {
2297 obj->tiling_mode = I915_TILING_X;
66e514c1 2298 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2299 }
2300
66e514c1
DA
2301 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2302 mode_cmd.width = crtc->base.primary->fb->width;
2303 mode_cmd.height = crtc->base.primary->fb->height;
2304 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2305
2306 mutex_lock(&dev->struct_mutex);
2307
66e514c1 2308 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2309 &mode_cmd, obj)) {
46f297fb
JB
2310 DRM_DEBUG_KMS("intel fb init failed\n");
2311 goto out_unref_obj;
2312 }
2313
a071fa00 2314 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2315 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2316
2317 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2318 return true;
46f297fb
JB
2319
2320out_unref_obj:
2321 drm_gem_object_unreference(&obj->base);
2322 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2323 return false;
2324}
2325
2326static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2327 struct intel_plane_config *plane_config)
2328{
2329 struct drm_device *dev = intel_crtc->base.dev;
2330 struct drm_crtc *c;
2331 struct intel_crtc *i;
2ff8fde1 2332 struct drm_i915_gem_object *obj;
484b41dd 2333
66e514c1 2334 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2335 return;
2336
2337 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2338 return;
2339
66e514c1
DA
2340 kfree(intel_crtc->base.primary->fb);
2341 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2342
2343 /*
2344 * Failed to alloc the obj, check to see if we should share
2345 * an fb with another CRTC instead
2346 */
70e1e0ec 2347 for_each_crtc(dev, c) {
484b41dd
JB
2348 i = to_intel_crtc(c);
2349
2350 if (c == &intel_crtc->base)
2351 continue;
2352
2ff8fde1
MR
2353 if (!i->active)
2354 continue;
2355
2356 obj = intel_fb_obj(c->primary->fb);
2357 if (obj == NULL)
484b41dd
JB
2358 continue;
2359
2ff8fde1 2360 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
66e514c1
DA
2361 drm_framebuffer_reference(c->primary->fb);
2362 intel_crtc->base.primary->fb = c->primary->fb;
2ff8fde1 2363 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2364 break;
2365 }
2366 }
46f297fb
JB
2367}
2368
29b9bde6
DV
2369static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2370 struct drm_framebuffer *fb,
2371 int x, int y)
81255565
JB
2372{
2373 struct drm_device *dev = crtc->dev;
2374 struct drm_i915_private *dev_priv = dev->dev_private;
2375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2ff8fde1 2376 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2377 int plane = intel_crtc->plane;
e506a0c6 2378 unsigned long linear_offset;
81255565 2379 u32 dspcntr;
f45651ba
VS
2380 u32 reg = DSPCNTR(plane);
2381
fdd508a6
VS
2382 if (!intel_crtc->primary_enabled) {
2383 I915_WRITE(reg, 0);
2384 if (INTEL_INFO(dev)->gen >= 4)
2385 I915_WRITE(DSPSURF(plane), 0);
2386 else
2387 I915_WRITE(DSPADDR(plane), 0);
2388 POSTING_READ(reg);
2389 return;
2390 }
2391
f45651ba
VS
2392 dspcntr = DISPPLANE_GAMMA_ENABLE;
2393
fdd508a6 2394 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2395
2396 if (INTEL_INFO(dev)->gen < 4) {
2397 if (intel_crtc->pipe == PIPE_B)
2398 dspcntr |= DISPPLANE_SEL_PIPE_B;
2399
2400 /* pipesrc and dspsize control the size that is scaled from,
2401 * which should always be the user's requested size.
2402 */
2403 I915_WRITE(DSPSIZE(plane),
2404 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2405 (intel_crtc->config.pipe_src_w - 1));
2406 I915_WRITE(DSPPOS(plane), 0);
2407 }
81255565 2408
57779d06
VS
2409 switch (fb->pixel_format) {
2410 case DRM_FORMAT_C8:
81255565
JB
2411 dspcntr |= DISPPLANE_8BPP;
2412 break;
57779d06
VS
2413 case DRM_FORMAT_XRGB1555:
2414 case DRM_FORMAT_ARGB1555:
2415 dspcntr |= DISPPLANE_BGRX555;
81255565 2416 break;
57779d06
VS
2417 case DRM_FORMAT_RGB565:
2418 dspcntr |= DISPPLANE_BGRX565;
2419 break;
2420 case DRM_FORMAT_XRGB8888:
2421 case DRM_FORMAT_ARGB8888:
2422 dspcntr |= DISPPLANE_BGRX888;
2423 break;
2424 case DRM_FORMAT_XBGR8888:
2425 case DRM_FORMAT_ABGR8888:
2426 dspcntr |= DISPPLANE_RGBX888;
2427 break;
2428 case DRM_FORMAT_XRGB2101010:
2429 case DRM_FORMAT_ARGB2101010:
2430 dspcntr |= DISPPLANE_BGRX101010;
2431 break;
2432 case DRM_FORMAT_XBGR2101010:
2433 case DRM_FORMAT_ABGR2101010:
2434 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2435 break;
2436 default:
baba133a 2437 BUG();
81255565 2438 }
57779d06 2439
f45651ba
VS
2440 if (INTEL_INFO(dev)->gen >= 4 &&
2441 obj->tiling_mode != I915_TILING_NONE)
2442 dspcntr |= DISPPLANE_TILED;
81255565 2443
de1aa629
VS
2444 if (IS_G4X(dev))
2445 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2446
5eddb70b 2447 I915_WRITE(reg, dspcntr);
81255565 2448
e506a0c6 2449 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2450
c2c75131
DV
2451 if (INTEL_INFO(dev)->gen >= 4) {
2452 intel_crtc->dspaddr_offset =
bc752862
CW
2453 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2454 fb->bits_per_pixel / 8,
2455 fb->pitches[0]);
c2c75131
DV
2456 linear_offset -= intel_crtc->dspaddr_offset;
2457 } else {
e506a0c6 2458 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2459 }
e506a0c6 2460
f343c5f6
BW
2461 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2462 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2463 fb->pitches[0]);
01f2c773 2464 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2465 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2466 I915_WRITE(DSPSURF(plane),
2467 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2468 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2469 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2470 } else
f343c5f6 2471 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2472 POSTING_READ(reg);
17638cd6
JB
2473}
2474
29b9bde6
DV
2475static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2476 struct drm_framebuffer *fb,
2477 int x, int y)
17638cd6
JB
2478{
2479 struct drm_device *dev = crtc->dev;
2480 struct drm_i915_private *dev_priv = dev->dev_private;
2481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2ff8fde1 2482 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
17638cd6 2483 int plane = intel_crtc->plane;
e506a0c6 2484 unsigned long linear_offset;
17638cd6 2485 u32 dspcntr;
f45651ba
VS
2486 u32 reg = DSPCNTR(plane);
2487
fdd508a6
VS
2488 if (!intel_crtc->primary_enabled) {
2489 I915_WRITE(reg, 0);
2490 I915_WRITE(DSPSURF(plane), 0);
2491 POSTING_READ(reg);
2492 return;
2493 }
2494
f45651ba
VS
2495 dspcntr = DISPPLANE_GAMMA_ENABLE;
2496
fdd508a6 2497 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2498
2499 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2500 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2501
57779d06
VS
2502 switch (fb->pixel_format) {
2503 case DRM_FORMAT_C8:
17638cd6
JB
2504 dspcntr |= DISPPLANE_8BPP;
2505 break;
57779d06
VS
2506 case DRM_FORMAT_RGB565:
2507 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2508 break;
57779d06
VS
2509 case DRM_FORMAT_XRGB8888:
2510 case DRM_FORMAT_ARGB8888:
2511 dspcntr |= DISPPLANE_BGRX888;
2512 break;
2513 case DRM_FORMAT_XBGR8888:
2514 case DRM_FORMAT_ABGR8888:
2515 dspcntr |= DISPPLANE_RGBX888;
2516 break;
2517 case DRM_FORMAT_XRGB2101010:
2518 case DRM_FORMAT_ARGB2101010:
2519 dspcntr |= DISPPLANE_BGRX101010;
2520 break;
2521 case DRM_FORMAT_XBGR2101010:
2522 case DRM_FORMAT_ABGR2101010:
2523 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2524 break;
2525 default:
baba133a 2526 BUG();
17638cd6
JB
2527 }
2528
2529 if (obj->tiling_mode != I915_TILING_NONE)
2530 dspcntr |= DISPPLANE_TILED;
17638cd6 2531
f45651ba 2532 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2533 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2534
2535 I915_WRITE(reg, dspcntr);
2536
e506a0c6 2537 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2538 intel_crtc->dspaddr_offset =
bc752862
CW
2539 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2540 fb->bits_per_pixel / 8,
2541 fb->pitches[0]);
c2c75131 2542 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2543
f343c5f6
BW
2544 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2545 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2546 fb->pitches[0]);
01f2c773 2547 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2548 I915_WRITE(DSPSURF(plane),
2549 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2550 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2551 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2552 } else {
2553 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2554 I915_WRITE(DSPLINOFF(plane), linear_offset);
2555 }
17638cd6 2556 POSTING_READ(reg);
17638cd6
JB
2557}
2558
2559/* Assume fb object is pinned & idle & fenced and just update base pointers */
2560static int
2561intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2562 int x, int y, enum mode_set_atomic state)
2563{
2564 struct drm_device *dev = crtc->dev;
2565 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2566
6b8e6ed0
CW
2567 if (dev_priv->display.disable_fbc)
2568 dev_priv->display.disable_fbc(dev);
cc36513c 2569 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
81255565 2570
29b9bde6
DV
2571 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2572
2573 return 0;
81255565
JB
2574}
2575
96a02917
VS
2576void intel_display_handle_reset(struct drm_device *dev)
2577{
2578 struct drm_i915_private *dev_priv = dev->dev_private;
2579 struct drm_crtc *crtc;
2580
2581 /*
2582 * Flips in the rings have been nuked by the reset,
2583 * so complete all pending flips so that user space
2584 * will get its events and not get stuck.
2585 *
2586 * Also update the base address of all primary
2587 * planes to the the last fb to make sure we're
2588 * showing the correct fb after a reset.
2589 *
2590 * Need to make two loops over the crtcs so that we
2591 * don't try to grab a crtc mutex before the
2592 * pending_flip_queue really got woken up.
2593 */
2594
70e1e0ec 2595 for_each_crtc(dev, crtc) {
96a02917
VS
2596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2597 enum plane plane = intel_crtc->plane;
2598
2599 intel_prepare_page_flip(dev, plane);
2600 intel_finish_page_flip_plane(dev, plane);
2601 }
2602
70e1e0ec 2603 for_each_crtc(dev, crtc) {
96a02917
VS
2604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2605
51fd371b 2606 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2607 /*
2608 * FIXME: Once we have proper support for primary planes (and
2609 * disabling them without disabling the entire crtc) allow again
66e514c1 2610 * a NULL crtc->primary->fb.
947fdaad 2611 */
f4510a27 2612 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2613 dev_priv->display.update_primary_plane(crtc,
66e514c1 2614 crtc->primary->fb,
262ca2b0
MR
2615 crtc->x,
2616 crtc->y);
51fd371b 2617 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2618 }
2619}
2620
14667a4b
CW
2621static int
2622intel_finish_fb(struct drm_framebuffer *old_fb)
2623{
2ff8fde1 2624 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
2625 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2626 bool was_interruptible = dev_priv->mm.interruptible;
2627 int ret;
2628
14667a4b
CW
2629 /* Big Hammer, we also need to ensure that any pending
2630 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2631 * current scanout is retired before unpinning the old
2632 * framebuffer.
2633 *
2634 * This should only fail upon a hung GPU, in which case we
2635 * can safely continue.
2636 */
2637 dev_priv->mm.interruptible = false;
2638 ret = i915_gem_object_finish_gpu(obj);
2639 dev_priv->mm.interruptible = was_interruptible;
2640
2641 return ret;
2642}
2643
7d5e3799
CW
2644static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2645{
2646 struct drm_device *dev = crtc->dev;
2647 struct drm_i915_private *dev_priv = dev->dev_private;
2648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2649 unsigned long flags;
2650 bool pending;
2651
2652 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2653 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2654 return false;
2655
2656 spin_lock_irqsave(&dev->event_lock, flags);
2657 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2658 spin_unlock_irqrestore(&dev->event_lock, flags);
2659
2660 return pending;
2661}
2662
5c3b82e2 2663static int
3c4fdcfb 2664intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2665 struct drm_framebuffer *fb)
79e53945
JB
2666{
2667 struct drm_device *dev = crtc->dev;
6b8e6ed0 2668 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 2670 enum pipe pipe = intel_crtc->pipe;
2ff8fde1
MR
2671 struct drm_framebuffer *old_fb = crtc->primary->fb;
2672 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2673 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
5c3b82e2 2674 int ret;
79e53945 2675
7d5e3799
CW
2676 if (intel_crtc_has_pending_flip(crtc)) {
2677 DRM_ERROR("pipe is still busy with an old pageflip\n");
2678 return -EBUSY;
2679 }
2680
79e53945 2681 /* no fb bound */
94352cf9 2682 if (!fb) {
a5071c2f 2683 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2684 return 0;
2685 }
2686
7eb552ae 2687 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2688 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2689 plane_name(intel_crtc->plane),
2690 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2691 return -EINVAL;
79e53945
JB
2692 }
2693
5c3b82e2 2694 mutex_lock(&dev->struct_mutex);
a071fa00
DV
2695 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2696 if (ret == 0)
91565c85 2697 i915_gem_track_fb(old_obj, obj,
a071fa00 2698 INTEL_FRONTBUFFER_PRIMARY(pipe));
8ac36ec1 2699 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2700 if (ret != 0) {
a5071c2f 2701 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2702 return ret;
2703 }
79e53945 2704
bb2043de
DL
2705 /*
2706 * Update pipe size and adjust fitter if needed: the reason for this is
2707 * that in compute_mode_changes we check the native mode (not the pfit
2708 * mode) to see if we can flip rather than do a full mode set. In the
2709 * fastboot case, we'll flip, but if we don't update the pipesrc and
2710 * pfit state, we'll end up with a big fb scanned out into the wrong
2711 * sized surface.
2712 *
2713 * To fix this properly, we need to hoist the checks up into
2714 * compute_mode_changes (or above), check the actual pfit state and
2715 * whether the platform allows pfit disable with pipe active, and only
2716 * then update the pipesrc and pfit state, even on the flip path.
2717 */
d330a953 2718 if (i915.fastboot) {
d7bf63f2
DL
2719 const struct drm_display_mode *adjusted_mode =
2720 &intel_crtc->config.adjusted_mode;
2721
4d6a3e63 2722 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2723 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2724 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2725 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2726 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2727 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2728 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2729 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2730 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2731 }
0637d60d
JB
2732 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2733 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2734 }
2735
29b9bde6 2736 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3c4fdcfb 2737
f99d7069
DV
2738 if (intel_crtc->active)
2739 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2740
f4510a27 2741 crtc->primary->fb = fb;
6c4c86f5
DV
2742 crtc->x = x;
2743 crtc->y = y;
94352cf9 2744
b7f1de28 2745 if (old_fb) {
d7697eea
DV
2746 if (intel_crtc->active && old_fb != fb)
2747 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2748 mutex_lock(&dev->struct_mutex);
2ff8fde1 2749 intel_unpin_fb_obj(old_obj);
8ac36ec1 2750 mutex_unlock(&dev->struct_mutex);
b7f1de28 2751 }
652c393a 2752
8ac36ec1 2753 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2754 intel_update_fbc(dev);
5c3b82e2 2755 mutex_unlock(&dev->struct_mutex);
79e53945 2756
5c3b82e2 2757 return 0;
79e53945
JB
2758}
2759
5e84e1a4
ZW
2760static void intel_fdi_normal_train(struct drm_crtc *crtc)
2761{
2762 struct drm_device *dev = crtc->dev;
2763 struct drm_i915_private *dev_priv = dev->dev_private;
2764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2765 int pipe = intel_crtc->pipe;
2766 u32 reg, temp;
2767
2768 /* enable normal train */
2769 reg = FDI_TX_CTL(pipe);
2770 temp = I915_READ(reg);
61e499bf 2771 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2772 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2773 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2774 } else {
2775 temp &= ~FDI_LINK_TRAIN_NONE;
2776 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2777 }
5e84e1a4
ZW
2778 I915_WRITE(reg, temp);
2779
2780 reg = FDI_RX_CTL(pipe);
2781 temp = I915_READ(reg);
2782 if (HAS_PCH_CPT(dev)) {
2783 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2784 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2785 } else {
2786 temp &= ~FDI_LINK_TRAIN_NONE;
2787 temp |= FDI_LINK_TRAIN_NONE;
2788 }
2789 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2790
2791 /* wait one idle pattern time */
2792 POSTING_READ(reg);
2793 udelay(1000);
357555c0
JB
2794
2795 /* IVB wants error correction enabled */
2796 if (IS_IVYBRIDGE(dev))
2797 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2798 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2799}
2800
1fbc0d78 2801static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2802{
1fbc0d78
DV
2803 return crtc->base.enabled && crtc->active &&
2804 crtc->config.has_pch_encoder;
1e833f40
DV
2805}
2806
01a415fd
DV
2807static void ivb_modeset_global_resources(struct drm_device *dev)
2808{
2809 struct drm_i915_private *dev_priv = dev->dev_private;
2810 struct intel_crtc *pipe_B_crtc =
2811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2812 struct intel_crtc *pipe_C_crtc =
2813 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2814 uint32_t temp;
2815
1e833f40
DV
2816 /*
2817 * When everything is off disable fdi C so that we could enable fdi B
2818 * with all lanes. Note that we don't care about enabled pipes without
2819 * an enabled pch encoder.
2820 */
2821 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2822 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2823 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2824 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2825
2826 temp = I915_READ(SOUTH_CHICKEN1);
2827 temp &= ~FDI_BC_BIFURCATION_SELECT;
2828 DRM_DEBUG_KMS("disabling fdi C rx\n");
2829 I915_WRITE(SOUTH_CHICKEN1, temp);
2830 }
2831}
2832
8db9d77b
ZW
2833/* The FDI link training functions for ILK/Ibexpeak. */
2834static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2835{
2836 struct drm_device *dev = crtc->dev;
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2839 int pipe = intel_crtc->pipe;
5eddb70b 2840 u32 reg, temp, tries;
8db9d77b 2841
1c8562f6 2842 /* FDI needs bits from pipe first */
0fc932b8 2843 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 2844
e1a44743
AJ
2845 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2846 for train result */
5eddb70b
CW
2847 reg = FDI_RX_IMR(pipe);
2848 temp = I915_READ(reg);
e1a44743
AJ
2849 temp &= ~FDI_RX_SYMBOL_LOCK;
2850 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2851 I915_WRITE(reg, temp);
2852 I915_READ(reg);
e1a44743
AJ
2853 udelay(150);
2854
8db9d77b 2855 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2856 reg = FDI_TX_CTL(pipe);
2857 temp = I915_READ(reg);
627eb5a3
DV
2858 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2859 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2860 temp &= ~FDI_LINK_TRAIN_NONE;
2861 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2862 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2863
5eddb70b
CW
2864 reg = FDI_RX_CTL(pipe);
2865 temp = I915_READ(reg);
8db9d77b
ZW
2866 temp &= ~FDI_LINK_TRAIN_NONE;
2867 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2868 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2869
2870 POSTING_READ(reg);
8db9d77b
ZW
2871 udelay(150);
2872
5b2adf89 2873 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2874 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2875 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2876 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2877
5eddb70b 2878 reg = FDI_RX_IIR(pipe);
e1a44743 2879 for (tries = 0; tries < 5; tries++) {
5eddb70b 2880 temp = I915_READ(reg);
8db9d77b
ZW
2881 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2882
2883 if ((temp & FDI_RX_BIT_LOCK)) {
2884 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2885 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2886 break;
2887 }
8db9d77b 2888 }
e1a44743 2889 if (tries == 5)
5eddb70b 2890 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2891
2892 /* Train 2 */
5eddb70b
CW
2893 reg = FDI_TX_CTL(pipe);
2894 temp = I915_READ(reg);
8db9d77b
ZW
2895 temp &= ~FDI_LINK_TRAIN_NONE;
2896 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2897 I915_WRITE(reg, temp);
8db9d77b 2898
5eddb70b
CW
2899 reg = FDI_RX_CTL(pipe);
2900 temp = I915_READ(reg);
8db9d77b
ZW
2901 temp &= ~FDI_LINK_TRAIN_NONE;
2902 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2903 I915_WRITE(reg, temp);
8db9d77b 2904
5eddb70b
CW
2905 POSTING_READ(reg);
2906 udelay(150);
8db9d77b 2907
5eddb70b 2908 reg = FDI_RX_IIR(pipe);
e1a44743 2909 for (tries = 0; tries < 5; tries++) {
5eddb70b 2910 temp = I915_READ(reg);
8db9d77b
ZW
2911 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2912
2913 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2914 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2915 DRM_DEBUG_KMS("FDI train 2 done.\n");
2916 break;
2917 }
8db9d77b 2918 }
e1a44743 2919 if (tries == 5)
5eddb70b 2920 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2921
2922 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2923
8db9d77b
ZW
2924}
2925
0206e353 2926static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2927 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2928 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2929 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2930 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2931};
2932
2933/* The FDI link training functions for SNB/Cougarpoint. */
2934static void gen6_fdi_link_train(struct drm_crtc *crtc)
2935{
2936 struct drm_device *dev = crtc->dev;
2937 struct drm_i915_private *dev_priv = dev->dev_private;
2938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2939 int pipe = intel_crtc->pipe;
fa37d39e 2940 u32 reg, temp, i, retry;
8db9d77b 2941
e1a44743
AJ
2942 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2943 for train result */
5eddb70b
CW
2944 reg = FDI_RX_IMR(pipe);
2945 temp = I915_READ(reg);
e1a44743
AJ
2946 temp &= ~FDI_RX_SYMBOL_LOCK;
2947 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2948 I915_WRITE(reg, temp);
2949
2950 POSTING_READ(reg);
e1a44743
AJ
2951 udelay(150);
2952
8db9d77b 2953 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2954 reg = FDI_TX_CTL(pipe);
2955 temp = I915_READ(reg);
627eb5a3
DV
2956 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2957 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2958 temp &= ~FDI_LINK_TRAIN_NONE;
2959 temp |= FDI_LINK_TRAIN_PATTERN_1;
2960 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2961 /* SNB-B */
2962 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2963 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2964
d74cf324
DV
2965 I915_WRITE(FDI_RX_MISC(pipe),
2966 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2967
5eddb70b
CW
2968 reg = FDI_RX_CTL(pipe);
2969 temp = I915_READ(reg);
8db9d77b
ZW
2970 if (HAS_PCH_CPT(dev)) {
2971 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2972 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2973 } else {
2974 temp &= ~FDI_LINK_TRAIN_NONE;
2975 temp |= FDI_LINK_TRAIN_PATTERN_1;
2976 }
5eddb70b
CW
2977 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2978
2979 POSTING_READ(reg);
8db9d77b
ZW
2980 udelay(150);
2981
0206e353 2982 for (i = 0; i < 4; i++) {
5eddb70b
CW
2983 reg = FDI_TX_CTL(pipe);
2984 temp = I915_READ(reg);
8db9d77b
ZW
2985 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2986 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2987 I915_WRITE(reg, temp);
2988
2989 POSTING_READ(reg);
8db9d77b
ZW
2990 udelay(500);
2991
fa37d39e
SP
2992 for (retry = 0; retry < 5; retry++) {
2993 reg = FDI_RX_IIR(pipe);
2994 temp = I915_READ(reg);
2995 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2996 if (temp & FDI_RX_BIT_LOCK) {
2997 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2998 DRM_DEBUG_KMS("FDI train 1 done.\n");
2999 break;
3000 }
3001 udelay(50);
8db9d77b 3002 }
fa37d39e
SP
3003 if (retry < 5)
3004 break;
8db9d77b
ZW
3005 }
3006 if (i == 4)
5eddb70b 3007 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3008
3009 /* Train 2 */
5eddb70b
CW
3010 reg = FDI_TX_CTL(pipe);
3011 temp = I915_READ(reg);
8db9d77b
ZW
3012 temp &= ~FDI_LINK_TRAIN_NONE;
3013 temp |= FDI_LINK_TRAIN_PATTERN_2;
3014 if (IS_GEN6(dev)) {
3015 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3016 /* SNB-B */
3017 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3018 }
5eddb70b 3019 I915_WRITE(reg, temp);
8db9d77b 3020
5eddb70b
CW
3021 reg = FDI_RX_CTL(pipe);
3022 temp = I915_READ(reg);
8db9d77b
ZW
3023 if (HAS_PCH_CPT(dev)) {
3024 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3025 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3026 } else {
3027 temp &= ~FDI_LINK_TRAIN_NONE;
3028 temp |= FDI_LINK_TRAIN_PATTERN_2;
3029 }
5eddb70b
CW
3030 I915_WRITE(reg, temp);
3031
3032 POSTING_READ(reg);
8db9d77b
ZW
3033 udelay(150);
3034
0206e353 3035 for (i = 0; i < 4; i++) {
5eddb70b
CW
3036 reg = FDI_TX_CTL(pipe);
3037 temp = I915_READ(reg);
8db9d77b
ZW
3038 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3039 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3040 I915_WRITE(reg, temp);
3041
3042 POSTING_READ(reg);
8db9d77b
ZW
3043 udelay(500);
3044
fa37d39e
SP
3045 for (retry = 0; retry < 5; retry++) {
3046 reg = FDI_RX_IIR(pipe);
3047 temp = I915_READ(reg);
3048 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3049 if (temp & FDI_RX_SYMBOL_LOCK) {
3050 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3051 DRM_DEBUG_KMS("FDI train 2 done.\n");
3052 break;
3053 }
3054 udelay(50);
8db9d77b 3055 }
fa37d39e
SP
3056 if (retry < 5)
3057 break;
8db9d77b
ZW
3058 }
3059 if (i == 4)
5eddb70b 3060 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3061
3062 DRM_DEBUG_KMS("FDI train done.\n");
3063}
3064
357555c0
JB
3065/* Manual link training for Ivy Bridge A0 parts */
3066static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3067{
3068 struct drm_device *dev = crtc->dev;
3069 struct drm_i915_private *dev_priv = dev->dev_private;
3070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3071 int pipe = intel_crtc->pipe;
139ccd3f 3072 u32 reg, temp, i, j;
357555c0
JB
3073
3074 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3075 for train result */
3076 reg = FDI_RX_IMR(pipe);
3077 temp = I915_READ(reg);
3078 temp &= ~FDI_RX_SYMBOL_LOCK;
3079 temp &= ~FDI_RX_BIT_LOCK;
3080 I915_WRITE(reg, temp);
3081
3082 POSTING_READ(reg);
3083 udelay(150);
3084
01a415fd
DV
3085 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3086 I915_READ(FDI_RX_IIR(pipe)));
3087
139ccd3f
JB
3088 /* Try each vswing and preemphasis setting twice before moving on */
3089 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3090 /* disable first in case we need to retry */
3091 reg = FDI_TX_CTL(pipe);
3092 temp = I915_READ(reg);
3093 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3094 temp &= ~FDI_TX_ENABLE;
3095 I915_WRITE(reg, temp);
357555c0 3096
139ccd3f
JB
3097 reg = FDI_RX_CTL(pipe);
3098 temp = I915_READ(reg);
3099 temp &= ~FDI_LINK_TRAIN_AUTO;
3100 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3101 temp &= ~FDI_RX_ENABLE;
3102 I915_WRITE(reg, temp);
357555c0 3103
139ccd3f 3104 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3105 reg = FDI_TX_CTL(pipe);
3106 temp = I915_READ(reg);
139ccd3f
JB
3107 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3108 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3109 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3110 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3111 temp |= snb_b_fdi_train_param[j/2];
3112 temp |= FDI_COMPOSITE_SYNC;
3113 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3114
139ccd3f
JB
3115 I915_WRITE(FDI_RX_MISC(pipe),
3116 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3117
139ccd3f 3118 reg = FDI_RX_CTL(pipe);
357555c0 3119 temp = I915_READ(reg);
139ccd3f
JB
3120 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3121 temp |= FDI_COMPOSITE_SYNC;
3122 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3123
139ccd3f
JB
3124 POSTING_READ(reg);
3125 udelay(1); /* should be 0.5us */
357555c0 3126
139ccd3f
JB
3127 for (i = 0; i < 4; i++) {
3128 reg = FDI_RX_IIR(pipe);
3129 temp = I915_READ(reg);
3130 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3131
139ccd3f
JB
3132 if (temp & FDI_RX_BIT_LOCK ||
3133 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3134 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3135 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3136 i);
3137 break;
3138 }
3139 udelay(1); /* should be 0.5us */
3140 }
3141 if (i == 4) {
3142 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3143 continue;
3144 }
357555c0 3145
139ccd3f 3146 /* Train 2 */
357555c0
JB
3147 reg = FDI_TX_CTL(pipe);
3148 temp = I915_READ(reg);
139ccd3f
JB
3149 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3150 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3151 I915_WRITE(reg, temp);
3152
3153 reg = FDI_RX_CTL(pipe);
3154 temp = I915_READ(reg);
3155 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3156 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3157 I915_WRITE(reg, temp);
3158
3159 POSTING_READ(reg);
139ccd3f 3160 udelay(2); /* should be 1.5us */
357555c0 3161
139ccd3f
JB
3162 for (i = 0; i < 4; i++) {
3163 reg = FDI_RX_IIR(pipe);
3164 temp = I915_READ(reg);
3165 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3166
139ccd3f
JB
3167 if (temp & FDI_RX_SYMBOL_LOCK ||
3168 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3169 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3170 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3171 i);
3172 goto train_done;
3173 }
3174 udelay(2); /* should be 1.5us */
357555c0 3175 }
139ccd3f
JB
3176 if (i == 4)
3177 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3178 }
357555c0 3179
139ccd3f 3180train_done:
357555c0
JB
3181 DRM_DEBUG_KMS("FDI train done.\n");
3182}
3183
88cefb6c 3184static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3185{
88cefb6c 3186 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3187 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3188 int pipe = intel_crtc->pipe;
5eddb70b 3189 u32 reg, temp;
79e53945 3190
c64e311e 3191
c98e9dcf 3192 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3193 reg = FDI_RX_CTL(pipe);
3194 temp = I915_READ(reg);
627eb5a3
DV
3195 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3196 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3197 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3198 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3199
3200 POSTING_READ(reg);
c98e9dcf
JB
3201 udelay(200);
3202
3203 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3204 temp = I915_READ(reg);
3205 I915_WRITE(reg, temp | FDI_PCDCLK);
3206
3207 POSTING_READ(reg);
c98e9dcf
JB
3208 udelay(200);
3209
20749730
PZ
3210 /* Enable CPU FDI TX PLL, always on for Ironlake */
3211 reg = FDI_TX_CTL(pipe);
3212 temp = I915_READ(reg);
3213 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3214 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3215
20749730
PZ
3216 POSTING_READ(reg);
3217 udelay(100);
6be4a607 3218 }
0e23b99d
JB
3219}
3220
88cefb6c
DV
3221static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3222{
3223 struct drm_device *dev = intel_crtc->base.dev;
3224 struct drm_i915_private *dev_priv = dev->dev_private;
3225 int pipe = intel_crtc->pipe;
3226 u32 reg, temp;
3227
3228 /* Switch from PCDclk to Rawclk */
3229 reg = FDI_RX_CTL(pipe);
3230 temp = I915_READ(reg);
3231 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3232
3233 /* Disable CPU FDI TX PLL */
3234 reg = FDI_TX_CTL(pipe);
3235 temp = I915_READ(reg);
3236 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3237
3238 POSTING_READ(reg);
3239 udelay(100);
3240
3241 reg = FDI_RX_CTL(pipe);
3242 temp = I915_READ(reg);
3243 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3244
3245 /* Wait for the clocks to turn off. */
3246 POSTING_READ(reg);
3247 udelay(100);
3248}
3249
0fc932b8
JB
3250static void ironlake_fdi_disable(struct drm_crtc *crtc)
3251{
3252 struct drm_device *dev = crtc->dev;
3253 struct drm_i915_private *dev_priv = dev->dev_private;
3254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3255 int pipe = intel_crtc->pipe;
3256 u32 reg, temp;
3257
3258 /* disable CPU FDI tx and PCH FDI rx */
3259 reg = FDI_TX_CTL(pipe);
3260 temp = I915_READ(reg);
3261 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3262 POSTING_READ(reg);
3263
3264 reg = FDI_RX_CTL(pipe);
3265 temp = I915_READ(reg);
3266 temp &= ~(0x7 << 16);
dfd07d72 3267 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3268 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3269
3270 POSTING_READ(reg);
3271 udelay(100);
3272
3273 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3274 if (HAS_PCH_IBX(dev))
6f06ce18 3275 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3276
3277 /* still set train pattern 1 */
3278 reg = FDI_TX_CTL(pipe);
3279 temp = I915_READ(reg);
3280 temp &= ~FDI_LINK_TRAIN_NONE;
3281 temp |= FDI_LINK_TRAIN_PATTERN_1;
3282 I915_WRITE(reg, temp);
3283
3284 reg = FDI_RX_CTL(pipe);
3285 temp = I915_READ(reg);
3286 if (HAS_PCH_CPT(dev)) {
3287 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3288 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3289 } else {
3290 temp &= ~FDI_LINK_TRAIN_NONE;
3291 temp |= FDI_LINK_TRAIN_PATTERN_1;
3292 }
3293 /* BPC in FDI rx is consistent with that in PIPECONF */
3294 temp &= ~(0x07 << 16);
dfd07d72 3295 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3296 I915_WRITE(reg, temp);
3297
3298 POSTING_READ(reg);
3299 udelay(100);
3300}
3301
5dce5b93
CW
3302bool intel_has_pending_fb_unpin(struct drm_device *dev)
3303{
3304 struct intel_crtc *crtc;
3305
3306 /* Note that we don't need to be called with mode_config.lock here
3307 * as our list of CRTC objects is static for the lifetime of the
3308 * device and so cannot disappear as we iterate. Similarly, we can
3309 * happily treat the predicates as racy, atomic checks as userspace
3310 * cannot claim and pin a new fb without at least acquring the
3311 * struct_mutex and so serialising with us.
3312 */
d3fcc808 3313 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3314 if (atomic_read(&crtc->unpin_work_count) == 0)
3315 continue;
3316
3317 if (crtc->unpin_work)
3318 intel_wait_for_vblank(dev, crtc->pipe);
3319
3320 return true;
3321 }
3322
3323 return false;
3324}
3325
46a55d30 3326void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3327{
0f91128d 3328 struct drm_device *dev = crtc->dev;
5bb61643 3329 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3330
f4510a27 3331 if (crtc->primary->fb == NULL)
e6c3a2a6
CW
3332 return;
3333
2c10d571
DV
3334 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3335
eed6d67d
DV
3336 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3337 !intel_crtc_has_pending_flip(crtc),
3338 60*HZ) == 0);
5bb61643 3339
0f91128d 3340 mutex_lock(&dev->struct_mutex);
f4510a27 3341 intel_finish_fb(crtc->primary->fb);
0f91128d 3342 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3343}
3344
e615efe4
ED
3345/* Program iCLKIP clock to the desired frequency */
3346static void lpt_program_iclkip(struct drm_crtc *crtc)
3347{
3348 struct drm_device *dev = crtc->dev;
3349 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3350 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3351 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3352 u32 temp;
3353
09153000
DV
3354 mutex_lock(&dev_priv->dpio_lock);
3355
e615efe4
ED
3356 /* It is necessary to ungate the pixclk gate prior to programming
3357 * the divisors, and gate it back when it is done.
3358 */
3359 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3360
3361 /* Disable SSCCTL */
3362 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3363 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3364 SBI_SSCCTL_DISABLE,
3365 SBI_ICLK);
e615efe4
ED
3366
3367 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3368 if (clock == 20000) {
e615efe4
ED
3369 auxdiv = 1;
3370 divsel = 0x41;
3371 phaseinc = 0x20;
3372 } else {
3373 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3374 * but the adjusted_mode->crtc_clock in in KHz. To get the
3375 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3376 * convert the virtual clock precision to KHz here for higher
3377 * precision.
3378 */
3379 u32 iclk_virtual_root_freq = 172800 * 1000;
3380 u32 iclk_pi_range = 64;
3381 u32 desired_divisor, msb_divisor_value, pi_value;
3382
12d7ceed 3383 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3384 msb_divisor_value = desired_divisor / iclk_pi_range;
3385 pi_value = desired_divisor % iclk_pi_range;
3386
3387 auxdiv = 0;
3388 divsel = msb_divisor_value - 2;
3389 phaseinc = pi_value;
3390 }
3391
3392 /* This should not happen with any sane values */
3393 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3394 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3395 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3396 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3397
3398 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3399 clock,
e615efe4
ED
3400 auxdiv,
3401 divsel,
3402 phasedir,
3403 phaseinc);
3404
3405 /* Program SSCDIVINTPHASE6 */
988d6ee8 3406 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3407 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3408 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3409 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3410 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3411 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3412 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3413 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3414
3415 /* Program SSCAUXDIV */
988d6ee8 3416 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3417 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3418 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3419 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3420
3421 /* Enable modulator and associated divider */
988d6ee8 3422 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3423 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3424 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3425
3426 /* Wait for initialization time */
3427 udelay(24);
3428
3429 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3430
3431 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3432}
3433
275f01b2
DV
3434static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3435 enum pipe pch_transcoder)
3436{
3437 struct drm_device *dev = crtc->base.dev;
3438 struct drm_i915_private *dev_priv = dev->dev_private;
3439 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3440
3441 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3442 I915_READ(HTOTAL(cpu_transcoder)));
3443 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3444 I915_READ(HBLANK(cpu_transcoder)));
3445 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3446 I915_READ(HSYNC(cpu_transcoder)));
3447
3448 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3449 I915_READ(VTOTAL(cpu_transcoder)));
3450 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3451 I915_READ(VBLANK(cpu_transcoder)));
3452 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3453 I915_READ(VSYNC(cpu_transcoder)));
3454 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3455 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3456}
3457
1fbc0d78
DV
3458static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3459{
3460 struct drm_i915_private *dev_priv = dev->dev_private;
3461 uint32_t temp;
3462
3463 temp = I915_READ(SOUTH_CHICKEN1);
3464 if (temp & FDI_BC_BIFURCATION_SELECT)
3465 return;
3466
3467 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3468 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3469
3470 temp |= FDI_BC_BIFURCATION_SELECT;
3471 DRM_DEBUG_KMS("enabling fdi C rx\n");
3472 I915_WRITE(SOUTH_CHICKEN1, temp);
3473 POSTING_READ(SOUTH_CHICKEN1);
3474}
3475
3476static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3477{
3478 struct drm_device *dev = intel_crtc->base.dev;
3479 struct drm_i915_private *dev_priv = dev->dev_private;
3480
3481 switch (intel_crtc->pipe) {
3482 case PIPE_A:
3483 break;
3484 case PIPE_B:
3485 if (intel_crtc->config.fdi_lanes > 2)
3486 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3487 else
3488 cpt_enable_fdi_bc_bifurcation(dev);
3489
3490 break;
3491 case PIPE_C:
3492 cpt_enable_fdi_bc_bifurcation(dev);
3493
3494 break;
3495 default:
3496 BUG();
3497 }
3498}
3499
f67a559d
JB
3500/*
3501 * Enable PCH resources required for PCH ports:
3502 * - PCH PLLs
3503 * - FDI training & RX/TX
3504 * - update transcoder timings
3505 * - DP transcoding bits
3506 * - transcoder
3507 */
3508static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3509{
3510 struct drm_device *dev = crtc->dev;
3511 struct drm_i915_private *dev_priv = dev->dev_private;
3512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3513 int pipe = intel_crtc->pipe;
ee7b9f93 3514 u32 reg, temp;
2c07245f 3515
ab9412ba 3516 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3517
1fbc0d78
DV
3518 if (IS_IVYBRIDGE(dev))
3519 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3520
cd986abb
DV
3521 /* Write the TU size bits before fdi link training, so that error
3522 * detection works. */
3523 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3524 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3525
c98e9dcf 3526 /* For PCH output, training FDI link */
674cf967 3527 dev_priv->display.fdi_link_train(crtc);
2c07245f 3528
3ad8a208
DV
3529 /* We need to program the right clock selection before writing the pixel
3530 * mutliplier into the DPLL. */
303b81e0 3531 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3532 u32 sel;
4b645f14 3533
c98e9dcf 3534 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3535 temp |= TRANS_DPLL_ENABLE(pipe);
3536 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3537 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3538 temp |= sel;
3539 else
3540 temp &= ~sel;
c98e9dcf 3541 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3542 }
5eddb70b 3543
3ad8a208
DV
3544 /* XXX: pch pll's can be enabled any time before we enable the PCH
3545 * transcoder, and we actually should do this to not upset any PCH
3546 * transcoder that already use the clock when we share it.
3547 *
3548 * Note that enable_shared_dpll tries to do the right thing, but
3549 * get_shared_dpll unconditionally resets the pll - we need that to have
3550 * the right LVDS enable sequence. */
85b3894f 3551 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3552
d9b6cb56
JB
3553 /* set transcoder timing, panel must allow it */
3554 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3555 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3556
303b81e0 3557 intel_fdi_normal_train(crtc);
5e84e1a4 3558
c98e9dcf
JB
3559 /* For PCH DP, enable TRANS_DP_CTL */
3560 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3561 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3562 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3563 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3564 reg = TRANS_DP_CTL(pipe);
3565 temp = I915_READ(reg);
3566 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3567 TRANS_DP_SYNC_MASK |
3568 TRANS_DP_BPC_MASK);
5eddb70b
CW
3569 temp |= (TRANS_DP_OUTPUT_ENABLE |
3570 TRANS_DP_ENH_FRAMING);
9325c9f0 3571 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3572
3573 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3574 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3575 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3576 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3577
3578 switch (intel_trans_dp_port_sel(crtc)) {
3579 case PCH_DP_B:
5eddb70b 3580 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3581 break;
3582 case PCH_DP_C:
5eddb70b 3583 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3584 break;
3585 case PCH_DP_D:
5eddb70b 3586 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3587 break;
3588 default:
e95d41e1 3589 BUG();
32f9d658 3590 }
2c07245f 3591
5eddb70b 3592 I915_WRITE(reg, temp);
6be4a607 3593 }
b52eb4dc 3594
b8a4f404 3595 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3596}
3597
1507e5bd
PZ
3598static void lpt_pch_enable(struct drm_crtc *crtc)
3599{
3600 struct drm_device *dev = crtc->dev;
3601 struct drm_i915_private *dev_priv = dev->dev_private;
3602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3603 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3604
ab9412ba 3605 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3606
8c52b5e8 3607 lpt_program_iclkip(crtc);
1507e5bd 3608
0540e488 3609 /* Set transcoder timing. */
275f01b2 3610 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3611
937bb610 3612 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3613}
3614
716c2e55 3615void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3616{
e2b78267 3617 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3618
3619 if (pll == NULL)
3620 return;
3621
3622 if (pll->refcount == 0) {
46edb027 3623 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3624 return;
3625 }
3626
f4a091c7
DV
3627 if (--pll->refcount == 0) {
3628 WARN_ON(pll->on);
3629 WARN_ON(pll->active);
3630 }
3631
a43f6e0f 3632 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3633}
3634
716c2e55 3635struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3636{
e2b78267
DV
3637 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3638 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3639 enum intel_dpll_id i;
ee7b9f93 3640
ee7b9f93 3641 if (pll) {
46edb027
DV
3642 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3643 crtc->base.base.id, pll->name);
e2b78267 3644 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3645 }
3646
98b6bd99
DV
3647 if (HAS_PCH_IBX(dev_priv->dev)) {
3648 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3649 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3650 pll = &dev_priv->shared_dplls[i];
98b6bd99 3651
46edb027
DV
3652 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3653 crtc->base.base.id, pll->name);
98b6bd99 3654
f2a69f44
DV
3655 WARN_ON(pll->refcount);
3656
98b6bd99
DV
3657 goto found;
3658 }
3659
e72f9fbf
DV
3660 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3661 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3662
3663 /* Only want to check enabled timings first */
3664 if (pll->refcount == 0)
3665 continue;
3666
b89a1d39
DV
3667 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3668 sizeof(pll->hw_state)) == 0) {
46edb027 3669 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3670 crtc->base.base.id,
46edb027 3671 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3672
3673 goto found;
3674 }
3675 }
3676
3677 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3678 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3679 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3680 if (pll->refcount == 0) {
46edb027
DV
3681 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3682 crtc->base.base.id, pll->name);
ee7b9f93
JB
3683 goto found;
3684 }
3685 }
3686
3687 return NULL;
3688
3689found:
f2a69f44
DV
3690 if (pll->refcount == 0)
3691 pll->hw_state = crtc->config.dpll_hw_state;
3692
a43f6e0f 3693 crtc->config.shared_dpll = i;
46edb027
DV
3694 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3695 pipe_name(crtc->pipe));
ee7b9f93 3696
cdbd2316 3697 pll->refcount++;
e04c7350 3698
ee7b9f93
JB
3699 return pll;
3700}
3701
a1520318 3702static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3703{
3704 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3705 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3706 u32 temp;
3707
3708 temp = I915_READ(dslreg);
3709 udelay(500);
3710 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3711 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3712 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3713 }
3714}
3715
b074cec8
JB
3716static void ironlake_pfit_enable(struct intel_crtc *crtc)
3717{
3718 struct drm_device *dev = crtc->base.dev;
3719 struct drm_i915_private *dev_priv = dev->dev_private;
3720 int pipe = crtc->pipe;
3721
fd4daa9c 3722 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3723 /* Force use of hard-coded filter coefficients
3724 * as some pre-programmed values are broken,
3725 * e.g. x201.
3726 */
3727 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3728 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3729 PF_PIPE_SEL_IVB(pipe));
3730 else
3731 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3732 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3733 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3734 }
3735}
3736
bb53d4ae
VS
3737static void intel_enable_planes(struct drm_crtc *crtc)
3738{
3739 struct drm_device *dev = crtc->dev;
3740 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3741 struct drm_plane *plane;
bb53d4ae
VS
3742 struct intel_plane *intel_plane;
3743
af2b653b
MR
3744 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3745 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3746 if (intel_plane->pipe == pipe)
3747 intel_plane_restore(&intel_plane->base);
af2b653b 3748 }
bb53d4ae
VS
3749}
3750
3751static void intel_disable_planes(struct drm_crtc *crtc)
3752{
3753 struct drm_device *dev = crtc->dev;
3754 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3755 struct drm_plane *plane;
bb53d4ae
VS
3756 struct intel_plane *intel_plane;
3757
af2b653b
MR
3758 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3759 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3760 if (intel_plane->pipe == pipe)
3761 intel_plane_disable(&intel_plane->base);
af2b653b 3762 }
bb53d4ae
VS
3763}
3764
20bc8673 3765void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 3766{
cea165c3
VS
3767 struct drm_device *dev = crtc->base.dev;
3768 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531
PZ
3769
3770 if (!crtc->config.ips_enabled)
3771 return;
3772
cea165c3
VS
3773 /* We can only enable IPS after we enable a plane and wait for a vblank */
3774 intel_wait_for_vblank(dev, crtc->pipe);
3775
d77e4531 3776 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 3777 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3778 mutex_lock(&dev_priv->rps.hw_lock);
3779 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3780 mutex_unlock(&dev_priv->rps.hw_lock);
3781 /* Quoting Art Runyan: "its not safe to expect any particular
3782 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3783 * mailbox." Moreover, the mailbox may return a bogus state,
3784 * so we need to just enable it and continue on.
2a114cc1
BW
3785 */
3786 } else {
3787 I915_WRITE(IPS_CTL, IPS_ENABLE);
3788 /* The bit only becomes 1 in the next vblank, so this wait here
3789 * is essentially intel_wait_for_vblank. If we don't have this
3790 * and don't wait for vblanks until the end of crtc_enable, then
3791 * the HW state readout code will complain that the expected
3792 * IPS_CTL value is not the one we read. */
3793 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3794 DRM_ERROR("Timed out waiting for IPS enable\n");
3795 }
d77e4531
PZ
3796}
3797
20bc8673 3798void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3799{
3800 struct drm_device *dev = crtc->base.dev;
3801 struct drm_i915_private *dev_priv = dev->dev_private;
3802
3803 if (!crtc->config.ips_enabled)
3804 return;
3805
3806 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 3807 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3808 mutex_lock(&dev_priv->rps.hw_lock);
3809 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3810 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
3811 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3812 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3813 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 3814 } else {
2a114cc1 3815 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3816 POSTING_READ(IPS_CTL);
3817 }
d77e4531
PZ
3818
3819 /* We need to wait for a vblank before we can disable the plane. */
3820 intel_wait_for_vblank(dev, crtc->pipe);
3821}
3822
3823/** Loads the palette/gamma unit for the CRTC with the prepared values */
3824static void intel_crtc_load_lut(struct drm_crtc *crtc)
3825{
3826 struct drm_device *dev = crtc->dev;
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3829 enum pipe pipe = intel_crtc->pipe;
3830 int palreg = PALETTE(pipe);
3831 int i;
3832 bool reenable_ips = false;
3833
3834 /* The clocks have to be on to load the palette. */
3835 if (!crtc->enabled || !intel_crtc->active)
3836 return;
3837
3838 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3839 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3840 assert_dsi_pll_enabled(dev_priv);
3841 else
3842 assert_pll_enabled(dev_priv, pipe);
3843 }
3844
3845 /* use legacy palette for Ironlake */
7a1db49a 3846 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
3847 palreg = LGC_PALETTE(pipe);
3848
3849 /* Workaround : Do not read or write the pipe palette/gamma data while
3850 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3851 */
41e6fc4c 3852 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3853 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3854 GAMMA_MODE_MODE_SPLIT)) {
3855 hsw_disable_ips(intel_crtc);
3856 reenable_ips = true;
3857 }
3858
3859 for (i = 0; i < 256; i++) {
3860 I915_WRITE(palreg + 4 * i,
3861 (intel_crtc->lut_r[i] << 16) |
3862 (intel_crtc->lut_g[i] << 8) |
3863 intel_crtc->lut_b[i]);
3864 }
3865
3866 if (reenable_ips)
3867 hsw_enable_ips(intel_crtc);
3868}
3869
d3eedb1a
VS
3870static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3871{
3872 if (!enable && intel_crtc->overlay) {
3873 struct drm_device *dev = intel_crtc->base.dev;
3874 struct drm_i915_private *dev_priv = dev->dev_private;
3875
3876 mutex_lock(&dev->struct_mutex);
3877 dev_priv->mm.interruptible = false;
3878 (void) intel_overlay_switch_off(intel_crtc->overlay);
3879 dev_priv->mm.interruptible = true;
3880 mutex_unlock(&dev->struct_mutex);
3881 }
3882
3883 /* Let userspace switch the overlay on again. In most cases userspace
3884 * has to recompute where to put it anyway.
3885 */
3886}
3887
d3eedb1a 3888static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3889{
3890 struct drm_device *dev = crtc->dev;
a5c4d7bc
VS
3891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3892 int pipe = intel_crtc->pipe;
a5c4d7bc 3893
f98551ae
VS
3894 drm_vblank_on(dev, pipe);
3895
fdd508a6 3896 intel_enable_primary_hw_plane(crtc->primary, crtc);
a5c4d7bc
VS
3897 intel_enable_planes(crtc);
3898 intel_crtc_update_cursor(crtc, true);
d3eedb1a 3899 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
3900
3901 hsw_enable_ips(intel_crtc);
3902
3903 mutex_lock(&dev->struct_mutex);
3904 intel_update_fbc(dev);
3905 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
3906
3907 /*
3908 * FIXME: Once we grow proper nuclear flip support out of this we need
3909 * to compute the mask of flip planes precisely. For the time being
3910 * consider this a flip from a NULL plane.
3911 */
3912 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
3913}
3914
d3eedb1a 3915static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3916{
3917 struct drm_device *dev = crtc->dev;
3918 struct drm_i915_private *dev_priv = dev->dev_private;
3919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3920 int pipe = intel_crtc->pipe;
3921 int plane = intel_crtc->plane;
3922
3923 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc
VS
3924
3925 if (dev_priv->fbc.plane == plane)
3926 intel_disable_fbc(dev);
3927
3928 hsw_disable_ips(intel_crtc);
3929
d3eedb1a 3930 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
3931 intel_crtc_update_cursor(crtc, false);
3932 intel_disable_planes(crtc);
fdd508a6 3933 intel_disable_primary_hw_plane(crtc->primary, crtc);
f98551ae 3934
f99d7069
DV
3935 /*
3936 * FIXME: Once we grow proper nuclear flip support out of this we need
3937 * to compute the mask of flip planes precisely. For the time being
3938 * consider this a flip to a NULL plane.
3939 */
3940 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3941
f98551ae 3942 drm_vblank_off(dev, pipe);
a5c4d7bc
VS
3943}
3944
f67a559d
JB
3945static void ironlake_crtc_enable(struct drm_crtc *crtc)
3946{
3947 struct drm_device *dev = crtc->dev;
3948 struct drm_i915_private *dev_priv = dev->dev_private;
3949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3950 struct intel_encoder *encoder;
f67a559d 3951 int pipe = intel_crtc->pipe;
f67a559d 3952
08a48469
DV
3953 WARN_ON(!crtc->enabled);
3954
f67a559d
JB
3955 if (intel_crtc->active)
3956 return;
3957
b14b1055
DV
3958 if (intel_crtc->config.has_pch_encoder)
3959 intel_prepare_shared_dpll(intel_crtc);
3960
29407aab
DV
3961 if (intel_crtc->config.has_dp_encoder)
3962 intel_dp_set_m_n(intel_crtc);
3963
3964 intel_set_pipe_timings(intel_crtc);
3965
3966 if (intel_crtc->config.has_pch_encoder) {
3967 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 3968 &intel_crtc->config.fdi_m_n, NULL);
29407aab
DV
3969 }
3970
3971 ironlake_set_pipeconf(crtc);
3972
f67a559d 3973 intel_crtc->active = true;
8664281b
PZ
3974
3975 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3976 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3977
f6736a1a 3978 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3979 if (encoder->pre_enable)
3980 encoder->pre_enable(encoder);
f67a559d 3981
5bfe2ac0 3982 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3983 /* Note: FDI PLL enabling _must_ be done before we enable the
3984 * cpu pipes, hence this is separate from all the other fdi/pch
3985 * enabling. */
88cefb6c 3986 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3987 } else {
3988 assert_fdi_tx_disabled(dev_priv, pipe);
3989 assert_fdi_rx_disabled(dev_priv, pipe);
3990 }
f67a559d 3991
b074cec8 3992 ironlake_pfit_enable(intel_crtc);
f67a559d 3993
9c54c0dd
JB
3994 /*
3995 * On ILK+ LUT must be loaded before the pipe is running but with
3996 * clocks enabled
3997 */
3998 intel_crtc_load_lut(crtc);
3999
f37fcc2a 4000 intel_update_watermarks(crtc);
e1fdc473 4001 intel_enable_pipe(intel_crtc);
f67a559d 4002
5bfe2ac0 4003 if (intel_crtc->config.has_pch_encoder)
f67a559d 4004 ironlake_pch_enable(crtc);
c98e9dcf 4005
fa5c73b1
DV
4006 for_each_encoder_on_crtc(dev, crtc, encoder)
4007 encoder->enable(encoder);
61b77ddd
DV
4008
4009 if (HAS_PCH_CPT(dev))
a1520318 4010 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4011
d3eedb1a 4012 intel_crtc_enable_planes(crtc);
6be4a607
JB
4013}
4014
42db64ef
PZ
4015/* IPS only exists on ULT machines and is tied to pipe A. */
4016static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4017{
f5adf94e 4018 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4019}
4020
e4916946
PZ
4021/*
4022 * This implements the workaround described in the "notes" section of the mode
4023 * set sequence documentation. When going from no pipes or single pipe to
4024 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4025 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4026 */
4027static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4028{
4029 struct drm_device *dev = crtc->base.dev;
4030 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4031
4032 /* We want to get the other_active_crtc only if there's only 1 other
4033 * active crtc. */
d3fcc808 4034 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4035 if (!crtc_it->active || crtc_it == crtc)
4036 continue;
4037
4038 if (other_active_crtc)
4039 return;
4040
4041 other_active_crtc = crtc_it;
4042 }
4043 if (!other_active_crtc)
4044 return;
4045
4046 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4047 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4048}
4049
4f771f10
PZ
4050static void haswell_crtc_enable(struct drm_crtc *crtc)
4051{
4052 struct drm_device *dev = crtc->dev;
4053 struct drm_i915_private *dev_priv = dev->dev_private;
4054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4055 struct intel_encoder *encoder;
4056 int pipe = intel_crtc->pipe;
4f771f10
PZ
4057
4058 WARN_ON(!crtc->enabled);
4059
4060 if (intel_crtc->active)
4061 return;
4062
df8ad70c
DV
4063 if (intel_crtc_to_shared_dpll(intel_crtc))
4064 intel_enable_shared_dpll(intel_crtc);
4065
229fca97
DV
4066 if (intel_crtc->config.has_dp_encoder)
4067 intel_dp_set_m_n(intel_crtc);
4068
4069 intel_set_pipe_timings(intel_crtc);
4070
4071 if (intel_crtc->config.has_pch_encoder) {
4072 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4073 &intel_crtc->config.fdi_m_n, NULL);
229fca97
DV
4074 }
4075
4076 haswell_set_pipeconf(crtc);
4077
4078 intel_set_pipe_csc(crtc);
4079
4f771f10 4080 intel_crtc->active = true;
8664281b
PZ
4081
4082 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4f771f10
PZ
4083 for_each_encoder_on_crtc(dev, crtc, encoder)
4084 if (encoder->pre_enable)
4085 encoder->pre_enable(encoder);
4086
4fe9467d
ID
4087 if (intel_crtc->config.has_pch_encoder) {
4088 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4089 dev_priv->display.fdi_link_train(crtc);
4090 }
4091
1f544388 4092 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4093
b074cec8 4094 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4095
4096 /*
4097 * On ILK+ LUT must be loaded before the pipe is running but with
4098 * clocks enabled
4099 */
4100 intel_crtc_load_lut(crtc);
4101
1f544388 4102 intel_ddi_set_pipe_settings(crtc);
8228c251 4103 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4104
f37fcc2a 4105 intel_update_watermarks(crtc);
e1fdc473 4106 intel_enable_pipe(intel_crtc);
42db64ef 4107
5bfe2ac0 4108 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4109 lpt_pch_enable(crtc);
4f771f10 4110
0e32b39c
DA
4111 if (intel_crtc->config.dp_encoder_is_mst)
4112 intel_ddi_set_vc_payload_alloc(crtc, true);
4113
8807e55b 4114 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4115 encoder->enable(encoder);
8807e55b
JN
4116 intel_opregion_notify_encoder(encoder, true);
4117 }
4f771f10 4118
e4916946
PZ
4119 /* If we change the relative order between pipe/planes enabling, we need
4120 * to change the workaround. */
4121 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4122 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4123}
4124
3f8dce3a
DV
4125static void ironlake_pfit_disable(struct intel_crtc *crtc)
4126{
4127 struct drm_device *dev = crtc->base.dev;
4128 struct drm_i915_private *dev_priv = dev->dev_private;
4129 int pipe = crtc->pipe;
4130
4131 /* To avoid upsetting the power well on haswell only disable the pfit if
4132 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4133 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4134 I915_WRITE(PF_CTL(pipe), 0);
4135 I915_WRITE(PF_WIN_POS(pipe), 0);
4136 I915_WRITE(PF_WIN_SZ(pipe), 0);
4137 }
4138}
4139
6be4a607
JB
4140static void ironlake_crtc_disable(struct drm_crtc *crtc)
4141{
4142 struct drm_device *dev = crtc->dev;
4143 struct drm_i915_private *dev_priv = dev->dev_private;
4144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4145 struct intel_encoder *encoder;
6be4a607 4146 int pipe = intel_crtc->pipe;
5eddb70b 4147 u32 reg, temp;
b52eb4dc 4148
f7abfe8b
CW
4149 if (!intel_crtc->active)
4150 return;
4151
d3eedb1a 4152 intel_crtc_disable_planes(crtc);
a5c4d7bc 4153
ea9d758d
DV
4154 for_each_encoder_on_crtc(dev, crtc, encoder)
4155 encoder->disable(encoder);
4156
d925c59a
DV
4157 if (intel_crtc->config.has_pch_encoder)
4158 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4159
b24e7179 4160 intel_disable_pipe(dev_priv, pipe);
32f9d658 4161
0e32b39c
DA
4162 if (intel_crtc->config.dp_encoder_is_mst)
4163 intel_ddi_set_vc_payload_alloc(crtc, false);
4164
3f8dce3a 4165 ironlake_pfit_disable(intel_crtc);
2c07245f 4166
bf49ec8c
DV
4167 for_each_encoder_on_crtc(dev, crtc, encoder)
4168 if (encoder->post_disable)
4169 encoder->post_disable(encoder);
2c07245f 4170
d925c59a
DV
4171 if (intel_crtc->config.has_pch_encoder) {
4172 ironlake_fdi_disable(crtc);
913d8d11 4173
d925c59a
DV
4174 ironlake_disable_pch_transcoder(dev_priv, pipe);
4175 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 4176
d925c59a
DV
4177 if (HAS_PCH_CPT(dev)) {
4178 /* disable TRANS_DP_CTL */
4179 reg = TRANS_DP_CTL(pipe);
4180 temp = I915_READ(reg);
4181 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4182 TRANS_DP_PORT_SEL_MASK);
4183 temp |= TRANS_DP_PORT_SEL_NONE;
4184 I915_WRITE(reg, temp);
4185
4186 /* disable DPLL_SEL */
4187 temp = I915_READ(PCH_DPLL_SEL);
11887397 4188 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4189 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4190 }
e3421a18 4191
d925c59a 4192 /* disable PCH DPLL */
e72f9fbf 4193 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4194
d925c59a
DV
4195 ironlake_fdi_pll_disable(intel_crtc);
4196 }
6b383a7f 4197
f7abfe8b 4198 intel_crtc->active = false;
46ba614c 4199 intel_update_watermarks(crtc);
d1ebd816
BW
4200
4201 mutex_lock(&dev->struct_mutex);
6b383a7f 4202 intel_update_fbc(dev);
d1ebd816 4203 mutex_unlock(&dev->struct_mutex);
6be4a607 4204}
1b3c7a47 4205
4f771f10 4206static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4207{
4f771f10
PZ
4208 struct drm_device *dev = crtc->dev;
4209 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
4211 struct intel_encoder *encoder;
4212 int pipe = intel_crtc->pipe;
3b117c8f 4213 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4214
4f771f10
PZ
4215 if (!intel_crtc->active)
4216 return;
4217
d3eedb1a 4218 intel_crtc_disable_planes(crtc);
dda9a66a 4219
8807e55b
JN
4220 for_each_encoder_on_crtc(dev, crtc, encoder) {
4221 intel_opregion_notify_encoder(encoder, false);
4f771f10 4222 encoder->disable(encoder);
8807e55b 4223 }
4f771f10 4224
8664281b
PZ
4225 if (intel_crtc->config.has_pch_encoder)
4226 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
4227 intel_disable_pipe(dev_priv, pipe);
4228
ad80a810 4229 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4230
3f8dce3a 4231 ironlake_pfit_disable(intel_crtc);
4f771f10 4232
1f544388 4233 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4234
88adfff1 4235 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4236 lpt_disable_pch_transcoder(dev_priv);
8664281b 4237 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 4238 intel_ddi_fdi_disable(crtc);
83616634 4239 }
4f771f10 4240
97b040aa
ID
4241 for_each_encoder_on_crtc(dev, crtc, encoder)
4242 if (encoder->post_disable)
4243 encoder->post_disable(encoder);
4244
4f771f10 4245 intel_crtc->active = false;
46ba614c 4246 intel_update_watermarks(crtc);
4f771f10
PZ
4247
4248 mutex_lock(&dev->struct_mutex);
4249 intel_update_fbc(dev);
4250 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4251
4252 if (intel_crtc_to_shared_dpll(intel_crtc))
4253 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4254}
4255
ee7b9f93
JB
4256static void ironlake_crtc_off(struct drm_crtc *crtc)
4257{
4258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4259 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4260}
4261
6441ab5f 4262
2dd24552
JB
4263static void i9xx_pfit_enable(struct intel_crtc *crtc)
4264{
4265 struct drm_device *dev = crtc->base.dev;
4266 struct drm_i915_private *dev_priv = dev->dev_private;
4267 struct intel_crtc_config *pipe_config = &crtc->config;
4268
328d8e82 4269 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4270 return;
4271
2dd24552 4272 /*
c0b03411
DV
4273 * The panel fitter should only be adjusted whilst the pipe is disabled,
4274 * according to register description and PRM.
2dd24552 4275 */
c0b03411
DV
4276 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4277 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4278
b074cec8
JB
4279 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4280 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4281
4282 /* Border color in case we don't scale up to the full screen. Black by
4283 * default, change to something else for debugging. */
4284 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4285}
4286
d05410f9
DA
4287static enum intel_display_power_domain port_to_power_domain(enum port port)
4288{
4289 switch (port) {
4290 case PORT_A:
4291 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4292 case PORT_B:
4293 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4294 case PORT_C:
4295 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4296 case PORT_D:
4297 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4298 default:
4299 WARN_ON_ONCE(1);
4300 return POWER_DOMAIN_PORT_OTHER;
4301 }
4302}
4303
77d22dca
ID
4304#define for_each_power_domain(domain, mask) \
4305 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4306 if ((1 << (domain)) & (mask))
4307
319be8ae
ID
4308enum intel_display_power_domain
4309intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4310{
4311 struct drm_device *dev = intel_encoder->base.dev;
4312 struct intel_digital_port *intel_dig_port;
4313
4314 switch (intel_encoder->type) {
4315 case INTEL_OUTPUT_UNKNOWN:
4316 /* Only DDI platforms should ever use this output type */
4317 WARN_ON_ONCE(!HAS_DDI(dev));
4318 case INTEL_OUTPUT_DISPLAYPORT:
4319 case INTEL_OUTPUT_HDMI:
4320 case INTEL_OUTPUT_EDP:
4321 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4322 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4323 case INTEL_OUTPUT_DP_MST:
4324 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4325 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4326 case INTEL_OUTPUT_ANALOG:
4327 return POWER_DOMAIN_PORT_CRT;
4328 case INTEL_OUTPUT_DSI:
4329 return POWER_DOMAIN_PORT_DSI;
4330 default:
4331 return POWER_DOMAIN_PORT_OTHER;
4332 }
4333}
4334
4335static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4336{
319be8ae
ID
4337 struct drm_device *dev = crtc->dev;
4338 struct intel_encoder *intel_encoder;
4339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4340 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4341 unsigned long mask;
4342 enum transcoder transcoder;
4343
4344 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4345
4346 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4347 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
fabf6e51
DV
4348 if (intel_crtc->config.pch_pfit.enabled ||
4349 intel_crtc->config.pch_pfit.force_thru)
77d22dca
ID
4350 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4351
319be8ae
ID
4352 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4353 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4354
77d22dca
ID
4355 return mask;
4356}
4357
4358void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4359 bool enable)
4360{
4361 if (dev_priv->power_domains.init_power_on == enable)
4362 return;
4363
4364 if (enable)
4365 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4366 else
4367 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4368
4369 dev_priv->power_domains.init_power_on = enable;
4370}
4371
4372static void modeset_update_crtc_power_domains(struct drm_device *dev)
4373{
4374 struct drm_i915_private *dev_priv = dev->dev_private;
4375 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4376 struct intel_crtc *crtc;
4377
4378 /*
4379 * First get all needed power domains, then put all unneeded, to avoid
4380 * any unnecessary toggling of the power wells.
4381 */
d3fcc808 4382 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4383 enum intel_display_power_domain domain;
4384
4385 if (!crtc->base.enabled)
4386 continue;
4387
319be8ae 4388 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4389
4390 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4391 intel_display_power_get(dev_priv, domain);
4392 }
4393
d3fcc808 4394 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4395 enum intel_display_power_domain domain;
4396
4397 for_each_power_domain(domain, crtc->enabled_power_domains)
4398 intel_display_power_put(dev_priv, domain);
4399
4400 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4401 }
4402
4403 intel_display_set_init_power(dev_priv, false);
4404}
4405
dfcab17e 4406/* returns HPLL frequency in kHz */
f8bf63fd 4407static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4408{
586f49dc 4409 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4410
586f49dc
JB
4411 /* Obtain SKU information */
4412 mutex_lock(&dev_priv->dpio_lock);
4413 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4414 CCK_FUSE_HPLL_FREQ_MASK;
4415 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4416
dfcab17e 4417 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4418}
4419
f8bf63fd
VS
4420static void vlv_update_cdclk(struct drm_device *dev)
4421{
4422 struct drm_i915_private *dev_priv = dev->dev_private;
4423
4424 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4425 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4426 dev_priv->vlv_cdclk_freq);
4427
4428 /*
4429 * Program the gmbus_freq based on the cdclk frequency.
4430 * BSpec erroneously claims we should aim for 4MHz, but
4431 * in fact 1MHz is the correct frequency.
4432 */
4433 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4434}
4435
30a970c6
JB
4436/* Adjust CDclk dividers to allow high res or save power if possible */
4437static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4438{
4439 struct drm_i915_private *dev_priv = dev->dev_private;
4440 u32 val, cmd;
4441
d197b7d3 4442 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4443
dfcab17e 4444 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4445 cmd = 2;
dfcab17e 4446 else if (cdclk == 266667)
30a970c6
JB
4447 cmd = 1;
4448 else
4449 cmd = 0;
4450
4451 mutex_lock(&dev_priv->rps.hw_lock);
4452 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4453 val &= ~DSPFREQGUAR_MASK;
4454 val |= (cmd << DSPFREQGUAR_SHIFT);
4455 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4456 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4457 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4458 50)) {
4459 DRM_ERROR("timed out waiting for CDclk change\n");
4460 }
4461 mutex_unlock(&dev_priv->rps.hw_lock);
4462
dfcab17e 4463 if (cdclk == 400000) {
30a970c6
JB
4464 u32 divider, vco;
4465
4466 vco = valleyview_get_vco(dev_priv);
dfcab17e 4467 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
30a970c6
JB
4468
4469 mutex_lock(&dev_priv->dpio_lock);
4470 /* adjust cdclk divider */
4471 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4472 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4473 val |= divider;
4474 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4475
4476 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4477 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4478 50))
4479 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4480 mutex_unlock(&dev_priv->dpio_lock);
4481 }
4482
4483 mutex_lock(&dev_priv->dpio_lock);
4484 /* adjust self-refresh exit latency value */
4485 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4486 val &= ~0x7f;
4487
4488 /*
4489 * For high bandwidth configs, we set a higher latency in the bunit
4490 * so that the core display fetch happens in time to avoid underruns.
4491 */
dfcab17e 4492 if (cdclk == 400000)
30a970c6
JB
4493 val |= 4500 / 250; /* 4.5 usec */
4494 else
4495 val |= 3000 / 250; /* 3.0 usec */
4496 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4497 mutex_unlock(&dev_priv->dpio_lock);
4498
f8bf63fd 4499 vlv_update_cdclk(dev);
30a970c6
JB
4500}
4501
383c5a6a
VS
4502static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4503{
4504 struct drm_i915_private *dev_priv = dev->dev_private;
4505 u32 val, cmd;
4506
4507 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4508
4509 switch (cdclk) {
4510 case 400000:
4511 cmd = 3;
4512 break;
4513 case 333333:
4514 case 320000:
4515 cmd = 2;
4516 break;
4517 case 266667:
4518 cmd = 1;
4519 break;
4520 case 200000:
4521 cmd = 0;
4522 break;
4523 default:
4524 WARN_ON(1);
4525 return;
4526 }
4527
4528 mutex_lock(&dev_priv->rps.hw_lock);
4529 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4530 val &= ~DSPFREQGUAR_MASK_CHV;
4531 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4532 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4533 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4534 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4535 50)) {
4536 DRM_ERROR("timed out waiting for CDclk change\n");
4537 }
4538 mutex_unlock(&dev_priv->rps.hw_lock);
4539
4540 vlv_update_cdclk(dev);
4541}
4542
30a970c6
JB
4543static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4544 int max_pixclk)
4545{
29dc7ef3
VS
4546 int vco = valleyview_get_vco(dev_priv);
4547 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4548
d49a340d
VS
4549 /* FIXME: Punit isn't quite ready yet */
4550 if (IS_CHERRYVIEW(dev_priv->dev))
4551 return 400000;
4552
30a970c6
JB
4553 /*
4554 * Really only a few cases to deal with, as only 4 CDclks are supported:
4555 * 200MHz
4556 * 267MHz
29dc7ef3 4557 * 320/333MHz (depends on HPLL freq)
30a970c6
JB
4558 * 400MHz
4559 * So we check to see whether we're above 90% of the lower bin and
4560 * adjust if needed.
e37c67a1
VS
4561 *
4562 * We seem to get an unstable or solid color picture at 200MHz.
4563 * Not sure what's wrong. For now use 200MHz only when all pipes
4564 * are off.
30a970c6 4565 */
29dc7ef3 4566 if (max_pixclk > freq_320*9/10)
dfcab17e
VS
4567 return 400000;
4568 else if (max_pixclk > 266667*9/10)
29dc7ef3 4569 return freq_320;
e37c67a1 4570 else if (max_pixclk > 0)
dfcab17e 4571 return 266667;
e37c67a1
VS
4572 else
4573 return 200000;
30a970c6
JB
4574}
4575
2f2d7aa1
VS
4576/* compute the max pixel clock for new configuration */
4577static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4578{
4579 struct drm_device *dev = dev_priv->dev;
4580 struct intel_crtc *intel_crtc;
4581 int max_pixclk = 0;
4582
d3fcc808 4583 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4584 if (intel_crtc->new_enabled)
30a970c6 4585 max_pixclk = max(max_pixclk,
2f2d7aa1 4586 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4587 }
4588
4589 return max_pixclk;
4590}
4591
4592static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4593 unsigned *prepare_pipes)
30a970c6
JB
4594{
4595 struct drm_i915_private *dev_priv = dev->dev_private;
4596 struct intel_crtc *intel_crtc;
2f2d7aa1 4597 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4598
d60c4473
ID
4599 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4600 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4601 return;
4602
2f2d7aa1 4603 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4604 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4605 if (intel_crtc->base.enabled)
4606 *prepare_pipes |= (1 << intel_crtc->pipe);
4607}
4608
4609static void valleyview_modeset_global_resources(struct drm_device *dev)
4610{
4611 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4612 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4613 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4614
383c5a6a
VS
4615 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4616 if (IS_CHERRYVIEW(dev))
4617 cherryview_set_cdclk(dev, req_cdclk);
4618 else
4619 valleyview_set_cdclk(dev, req_cdclk);
4620 }
4621
77961eb9 4622 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4623}
4624
89b667f8
JB
4625static void valleyview_crtc_enable(struct drm_crtc *crtc)
4626{
4627 struct drm_device *dev = crtc->dev;
89b667f8
JB
4628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4629 struct intel_encoder *encoder;
4630 int pipe = intel_crtc->pipe;
23538ef1 4631 bool is_dsi;
89b667f8
JB
4632
4633 WARN_ON(!crtc->enabled);
4634
4635 if (intel_crtc->active)
4636 return;
4637
8525a235
SK
4638 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4639
1ae0d137
VS
4640 if (!is_dsi) {
4641 if (IS_CHERRYVIEW(dev))
4642 chv_prepare_pll(intel_crtc);
4643 else
4644 vlv_prepare_pll(intel_crtc);
4645 }
bdd4b6a6 4646
5b18e57c
DV
4647 if (intel_crtc->config.has_dp_encoder)
4648 intel_dp_set_m_n(intel_crtc);
4649
4650 intel_set_pipe_timings(intel_crtc);
4651
5b18e57c
DV
4652 i9xx_set_pipeconf(intel_crtc);
4653
89b667f8 4654 intel_crtc->active = true;
89b667f8 4655
4a3436e8
VS
4656 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4657
89b667f8
JB
4658 for_each_encoder_on_crtc(dev, crtc, encoder)
4659 if (encoder->pre_pll_enable)
4660 encoder->pre_pll_enable(encoder);
4661
9d556c99
CML
4662 if (!is_dsi) {
4663 if (IS_CHERRYVIEW(dev))
4664 chv_enable_pll(intel_crtc);
4665 else
4666 vlv_enable_pll(intel_crtc);
4667 }
89b667f8
JB
4668
4669 for_each_encoder_on_crtc(dev, crtc, encoder)
4670 if (encoder->pre_enable)
4671 encoder->pre_enable(encoder);
4672
2dd24552
JB
4673 i9xx_pfit_enable(intel_crtc);
4674
63cbb074
VS
4675 intel_crtc_load_lut(crtc);
4676
f37fcc2a 4677 intel_update_watermarks(crtc);
e1fdc473 4678 intel_enable_pipe(intel_crtc);
be6a6f8e 4679
5004945f
JN
4680 for_each_encoder_on_crtc(dev, crtc, encoder)
4681 encoder->enable(encoder);
9ab0460b
VS
4682
4683 intel_crtc_enable_planes(crtc);
d40d9187 4684
56b80e1f
VS
4685 /* Underruns don't raise interrupts, so check manually. */
4686 i9xx_check_fifo_underruns(dev);
89b667f8
JB
4687}
4688
f13c2ef3
DV
4689static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4690{
4691 struct drm_device *dev = crtc->base.dev;
4692 struct drm_i915_private *dev_priv = dev->dev_private;
4693
4694 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4695 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4696}
4697
0b8765c6 4698static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4699{
4700 struct drm_device *dev = crtc->dev;
79e53945 4701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4702 struct intel_encoder *encoder;
79e53945 4703 int pipe = intel_crtc->pipe;
79e53945 4704
08a48469
DV
4705 WARN_ON(!crtc->enabled);
4706
f7abfe8b
CW
4707 if (intel_crtc->active)
4708 return;
4709
f13c2ef3
DV
4710 i9xx_set_pll_dividers(intel_crtc);
4711
5b18e57c
DV
4712 if (intel_crtc->config.has_dp_encoder)
4713 intel_dp_set_m_n(intel_crtc);
4714
4715 intel_set_pipe_timings(intel_crtc);
4716
5b18e57c
DV
4717 i9xx_set_pipeconf(intel_crtc);
4718
f7abfe8b 4719 intel_crtc->active = true;
6b383a7f 4720
4a3436e8
VS
4721 if (!IS_GEN2(dev))
4722 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4723
9d6d9f19
MK
4724 for_each_encoder_on_crtc(dev, crtc, encoder)
4725 if (encoder->pre_enable)
4726 encoder->pre_enable(encoder);
4727
f6736a1a
DV
4728 i9xx_enable_pll(intel_crtc);
4729
2dd24552
JB
4730 i9xx_pfit_enable(intel_crtc);
4731
63cbb074
VS
4732 intel_crtc_load_lut(crtc);
4733
f37fcc2a 4734 intel_update_watermarks(crtc);
e1fdc473 4735 intel_enable_pipe(intel_crtc);
be6a6f8e 4736
fa5c73b1
DV
4737 for_each_encoder_on_crtc(dev, crtc, encoder)
4738 encoder->enable(encoder);
9ab0460b
VS
4739
4740 intel_crtc_enable_planes(crtc);
d40d9187 4741
4a3436e8
VS
4742 /*
4743 * Gen2 reports pipe underruns whenever all planes are disabled.
4744 * So don't enable underrun reporting before at least some planes
4745 * are enabled.
4746 * FIXME: Need to fix the logic to work when we turn off all planes
4747 * but leave the pipe running.
4748 */
4749 if (IS_GEN2(dev))
4750 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4751
56b80e1f
VS
4752 /* Underruns don't raise interrupts, so check manually. */
4753 i9xx_check_fifo_underruns(dev);
0b8765c6 4754}
79e53945 4755
87476d63
DV
4756static void i9xx_pfit_disable(struct intel_crtc *crtc)
4757{
4758 struct drm_device *dev = crtc->base.dev;
4759 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4760
328d8e82
DV
4761 if (!crtc->config.gmch_pfit.control)
4762 return;
87476d63 4763
328d8e82 4764 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4765
328d8e82
DV
4766 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4767 I915_READ(PFIT_CONTROL));
4768 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4769}
4770
0b8765c6
JB
4771static void i9xx_crtc_disable(struct drm_crtc *crtc)
4772{
4773 struct drm_device *dev = crtc->dev;
4774 struct drm_i915_private *dev_priv = dev->dev_private;
4775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4776 struct intel_encoder *encoder;
0b8765c6 4777 int pipe = intel_crtc->pipe;
ef9c3aee 4778
f7abfe8b
CW
4779 if (!intel_crtc->active)
4780 return;
4781
4a3436e8
VS
4782 /*
4783 * Gen2 reports pipe underruns whenever all planes are disabled.
4784 * So diasble underrun reporting before all the planes get disabled.
4785 * FIXME: Need to fix the logic to work when we turn off all planes
4786 * but leave the pipe running.
4787 */
4788 if (IS_GEN2(dev))
4789 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4790
564ed191
ID
4791 /*
4792 * Vblank time updates from the shadow to live plane control register
4793 * are blocked if the memory self-refresh mode is active at that
4794 * moment. So to make sure the plane gets truly disabled, disable
4795 * first the self-refresh mode. The self-refresh enable bit in turn
4796 * will be checked/applied by the HW only at the next frame start
4797 * event which is after the vblank start event, so we need to have a
4798 * wait-for-vblank between disabling the plane and the pipe.
4799 */
4800 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
4801 intel_crtc_disable_planes(crtc);
4802
ea9d758d
DV
4803 for_each_encoder_on_crtc(dev, crtc, encoder)
4804 encoder->disable(encoder);
4805
6304cd91
VS
4806 /*
4807 * On gen2 planes are double buffered but the pipe isn't, so we must
4808 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
4809 * We also need to wait on all gmch platforms because of the
4810 * self-refresh mode constraint explained above.
6304cd91 4811 */
564ed191 4812 intel_wait_for_vblank(dev, pipe);
6304cd91 4813
b24e7179 4814 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4815
87476d63 4816 i9xx_pfit_disable(intel_crtc);
24a1f16d 4817
89b667f8
JB
4818 for_each_encoder_on_crtc(dev, crtc, encoder)
4819 if (encoder->post_disable)
4820 encoder->post_disable(encoder);
4821
076ed3b2
CML
4822 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4823 if (IS_CHERRYVIEW(dev))
4824 chv_disable_pll(dev_priv, pipe);
4825 else if (IS_VALLEYVIEW(dev))
4826 vlv_disable_pll(dev_priv, pipe);
4827 else
4828 i9xx_disable_pll(dev_priv, pipe);
4829 }
0b8765c6 4830
4a3436e8
VS
4831 if (!IS_GEN2(dev))
4832 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4833
f7abfe8b 4834 intel_crtc->active = false;
46ba614c 4835 intel_update_watermarks(crtc);
f37fcc2a 4836
efa9624e 4837 mutex_lock(&dev->struct_mutex);
6b383a7f 4838 intel_update_fbc(dev);
efa9624e 4839 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
4840}
4841
ee7b9f93
JB
4842static void i9xx_crtc_off(struct drm_crtc *crtc)
4843{
4844}
4845
976f8a20
DV
4846static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4847 bool enabled)
2c07245f
ZW
4848{
4849 struct drm_device *dev = crtc->dev;
4850 struct drm_i915_master_private *master_priv;
4851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4852 int pipe = intel_crtc->pipe;
79e53945
JB
4853
4854 if (!dev->primary->master)
4855 return;
4856
4857 master_priv = dev->primary->master->driver_priv;
4858 if (!master_priv->sarea_priv)
4859 return;
4860
79e53945
JB
4861 switch (pipe) {
4862 case 0:
4863 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4864 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4865 break;
4866 case 1:
4867 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4868 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4869 break;
4870 default:
9db4a9c7 4871 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4872 break;
4873 }
79e53945
JB
4874}
4875
b04c5bd6
BF
4876/* Master function to enable/disable CRTC and corresponding power wells */
4877void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
4878{
4879 struct drm_device *dev = crtc->dev;
4880 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 4881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
4882 enum intel_display_power_domain domain;
4883 unsigned long domains;
976f8a20 4884
0e572fe7
DV
4885 if (enable) {
4886 if (!intel_crtc->active) {
e1e9fb84
DV
4887 domains = get_crtc_power_domains(crtc);
4888 for_each_power_domain(domain, domains)
4889 intel_display_power_get(dev_priv, domain);
4890 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
4891
4892 dev_priv->display.crtc_enable(crtc);
4893 }
4894 } else {
4895 if (intel_crtc->active) {
4896 dev_priv->display.crtc_disable(crtc);
4897
e1e9fb84
DV
4898 domains = intel_crtc->enabled_power_domains;
4899 for_each_power_domain(domain, domains)
4900 intel_display_power_put(dev_priv, domain);
4901 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
4902 }
4903 }
b04c5bd6
BF
4904}
4905
4906/**
4907 * Sets the power management mode of the pipe and plane.
4908 */
4909void intel_crtc_update_dpms(struct drm_crtc *crtc)
4910{
4911 struct drm_device *dev = crtc->dev;
4912 struct intel_encoder *intel_encoder;
4913 bool enable = false;
4914
4915 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4916 enable |= intel_encoder->connectors_active;
4917
4918 intel_crtc_control(crtc, enable);
976f8a20
DV
4919
4920 intel_crtc_update_sarea(crtc, enable);
4921}
4922
cdd59983
CW
4923static void intel_crtc_disable(struct drm_crtc *crtc)
4924{
cdd59983 4925 struct drm_device *dev = crtc->dev;
976f8a20 4926 struct drm_connector *connector;
ee7b9f93 4927 struct drm_i915_private *dev_priv = dev->dev_private;
2ff8fde1 4928 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
a071fa00 4929 enum pipe pipe = to_intel_crtc(crtc)->pipe;
cdd59983 4930
976f8a20
DV
4931 /* crtc should still be enabled when we disable it. */
4932 WARN_ON(!crtc->enabled);
4933
4934 dev_priv->display.crtc_disable(crtc);
4935 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4936 dev_priv->display.off(crtc);
4937
f4510a27 4938 if (crtc->primary->fb) {
cdd59983 4939 mutex_lock(&dev->struct_mutex);
a071fa00
DV
4940 intel_unpin_fb_obj(old_obj);
4941 i915_gem_track_fb(old_obj, NULL,
4942 INTEL_FRONTBUFFER_PRIMARY(pipe));
cdd59983 4943 mutex_unlock(&dev->struct_mutex);
f4510a27 4944 crtc->primary->fb = NULL;
976f8a20
DV
4945 }
4946
4947 /* Update computed state. */
4948 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4949 if (!connector->encoder || !connector->encoder->crtc)
4950 continue;
4951
4952 if (connector->encoder->crtc != crtc)
4953 continue;
4954
4955 connector->dpms = DRM_MODE_DPMS_OFF;
4956 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4957 }
4958}
4959
ea5b213a 4960void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4961{
4ef69c7a 4962 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4963
ea5b213a
CW
4964 drm_encoder_cleanup(encoder);
4965 kfree(intel_encoder);
7e7d76c3
JB
4966}
4967
9237329d 4968/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4969 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4970 * state of the entire output pipe. */
9237329d 4971static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4972{
5ab432ef
DV
4973 if (mode == DRM_MODE_DPMS_ON) {
4974 encoder->connectors_active = true;
4975
b2cabb0e 4976 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4977 } else {
4978 encoder->connectors_active = false;
4979
b2cabb0e 4980 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4981 }
79e53945
JB
4982}
4983
0a91ca29
DV
4984/* Cross check the actual hw state with our own modeset state tracking (and it's
4985 * internal consistency). */
b980514c 4986static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4987{
0a91ca29
DV
4988 if (connector->get_hw_state(connector)) {
4989 struct intel_encoder *encoder = connector->encoder;
4990 struct drm_crtc *crtc;
4991 bool encoder_enabled;
4992 enum pipe pipe;
4993
4994 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4995 connector->base.base.id,
c23cc417 4996 connector->base.name);
0a91ca29 4997
0e32b39c
DA
4998 /* there is no real hw state for MST connectors */
4999 if (connector->mst_port)
5000 return;
5001
0a91ca29
DV
5002 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5003 "wrong connector dpms state\n");
5004 WARN(connector->base.encoder != &encoder->base,
5005 "active connector not linked to encoder\n");
0a91ca29 5006
36cd7444
DA
5007 if (encoder) {
5008 WARN(!encoder->connectors_active,
5009 "encoder->connectors_active not set\n");
5010
5011 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5012 WARN(!encoder_enabled, "encoder not enabled\n");
5013 if (WARN_ON(!encoder->base.crtc))
5014 return;
0a91ca29 5015
36cd7444 5016 crtc = encoder->base.crtc;
0a91ca29 5017
36cd7444
DA
5018 WARN(!crtc->enabled, "crtc not enabled\n");
5019 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5020 WARN(pipe != to_intel_crtc(crtc)->pipe,
5021 "encoder active on the wrong pipe\n");
5022 }
0a91ca29 5023 }
79e53945
JB
5024}
5025
5ab432ef
DV
5026/* Even simpler default implementation, if there's really no special case to
5027 * consider. */
5028void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5029{
5ab432ef
DV
5030 /* All the simple cases only support two dpms states. */
5031 if (mode != DRM_MODE_DPMS_ON)
5032 mode = DRM_MODE_DPMS_OFF;
d4270e57 5033
5ab432ef
DV
5034 if (mode == connector->dpms)
5035 return;
5036
5037 connector->dpms = mode;
5038
5039 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5040 if (connector->encoder)
5041 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5042
b980514c 5043 intel_modeset_check_state(connector->dev);
79e53945
JB
5044}
5045
f0947c37
DV
5046/* Simple connector->get_hw_state implementation for encoders that support only
5047 * one connector and no cloning and hence the encoder state determines the state
5048 * of the connector. */
5049bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5050{
24929352 5051 enum pipe pipe = 0;
f0947c37 5052 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5053
f0947c37 5054 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5055}
5056
1857e1da
DV
5057static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5058 struct intel_crtc_config *pipe_config)
5059{
5060 struct drm_i915_private *dev_priv = dev->dev_private;
5061 struct intel_crtc *pipe_B_crtc =
5062 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5063
5064 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5065 pipe_name(pipe), pipe_config->fdi_lanes);
5066 if (pipe_config->fdi_lanes > 4) {
5067 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5068 pipe_name(pipe), pipe_config->fdi_lanes);
5069 return false;
5070 }
5071
bafb6553 5072 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5073 if (pipe_config->fdi_lanes > 2) {
5074 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5075 pipe_config->fdi_lanes);
5076 return false;
5077 } else {
5078 return true;
5079 }
5080 }
5081
5082 if (INTEL_INFO(dev)->num_pipes == 2)
5083 return true;
5084
5085 /* Ivybridge 3 pipe is really complicated */
5086 switch (pipe) {
5087 case PIPE_A:
5088 return true;
5089 case PIPE_B:
5090 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5091 pipe_config->fdi_lanes > 2) {
5092 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5093 pipe_name(pipe), pipe_config->fdi_lanes);
5094 return false;
5095 }
5096 return true;
5097 case PIPE_C:
1e833f40 5098 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
5099 pipe_B_crtc->config.fdi_lanes <= 2) {
5100 if (pipe_config->fdi_lanes > 2) {
5101 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5102 pipe_name(pipe), pipe_config->fdi_lanes);
5103 return false;
5104 }
5105 } else {
5106 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5107 return false;
5108 }
5109 return true;
5110 default:
5111 BUG();
5112 }
5113}
5114
e29c22c0
DV
5115#define RETRY 1
5116static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5117 struct intel_crtc_config *pipe_config)
877d48d5 5118{
1857e1da 5119 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 5120 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 5121 int lane, link_bw, fdi_dotclock;
e29c22c0 5122 bool setup_ok, needs_recompute = false;
877d48d5 5123
e29c22c0 5124retry:
877d48d5
DV
5125 /* FDI is a binary signal running at ~2.7GHz, encoding
5126 * each output octet as 10 bits. The actual frequency
5127 * is stored as a divider into a 100MHz clock, and the
5128 * mode pixel clock is stored in units of 1KHz.
5129 * Hence the bw of each lane in terms of the mode signal
5130 * is:
5131 */
5132 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5133
241bfc38 5134 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5135
2bd89a07 5136 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5137 pipe_config->pipe_bpp);
5138
5139 pipe_config->fdi_lanes = lane;
5140
2bd89a07 5141 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5142 link_bw, &pipe_config->fdi_m_n);
1857e1da 5143
e29c22c0
DV
5144 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5145 intel_crtc->pipe, pipe_config);
5146 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5147 pipe_config->pipe_bpp -= 2*3;
5148 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5149 pipe_config->pipe_bpp);
5150 needs_recompute = true;
5151 pipe_config->bw_constrained = true;
5152
5153 goto retry;
5154 }
5155
5156 if (needs_recompute)
5157 return RETRY;
5158
5159 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5160}
5161
42db64ef
PZ
5162static void hsw_compute_ips_config(struct intel_crtc *crtc,
5163 struct intel_crtc_config *pipe_config)
5164{
d330a953 5165 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5166 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5167 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5168}
5169
a43f6e0f 5170static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 5171 struct intel_crtc_config *pipe_config)
79e53945 5172{
a43f6e0f 5173 struct drm_device *dev = crtc->base.dev;
b8cecdf5 5174 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 5175
ad3a4479 5176 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
5177 if (INTEL_INFO(dev)->gen < 4) {
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179 int clock_limit =
5180 dev_priv->display.get_display_clock_speed(dev);
5181
5182 /*
5183 * Enable pixel doubling when the dot clock
5184 * is > 90% of the (display) core speed.
5185 *
b397c96b
VS
5186 * GDG double wide on either pipe,
5187 * otherwise pipe A only.
cf532bb2 5188 */
b397c96b 5189 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5190 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5191 clock_limit *= 2;
cf532bb2 5192 pipe_config->double_wide = true;
ad3a4479
VS
5193 }
5194
241bfc38 5195 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5196 return -EINVAL;
2c07245f 5197 }
89749350 5198
1d1d0e27
VS
5199 /*
5200 * Pipe horizontal size must be even in:
5201 * - DVO ganged mode
5202 * - LVDS dual channel mode
5203 * - Double wide pipe
5204 */
5205 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5206 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5207 pipe_config->pipe_src_w &= ~1;
5208
8693a824
DL
5209 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5210 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5211 */
5212 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5213 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5214 return -EINVAL;
44f46b42 5215
bd080ee5 5216 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5217 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5218 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5219 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5220 * for lvds. */
5221 pipe_config->pipe_bpp = 8*3;
5222 }
5223
f5adf94e 5224 if (HAS_IPS(dev))
a43f6e0f
DV
5225 hsw_compute_ips_config(crtc, pipe_config);
5226
12030431
DV
5227 /*
5228 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5229 * old clock survives for now.
5230 */
5231 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
a43f6e0f 5232 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 5233
877d48d5 5234 if (pipe_config->has_pch_encoder)
a43f6e0f 5235 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5236
e29c22c0 5237 return 0;
79e53945
JB
5238}
5239
25eb05fc
JB
5240static int valleyview_get_display_clock_speed(struct drm_device *dev)
5241{
d197b7d3
VS
5242 struct drm_i915_private *dev_priv = dev->dev_private;
5243 int vco = valleyview_get_vco(dev_priv);
5244 u32 val;
5245 int divider;
5246
d49a340d
VS
5247 /* FIXME: Punit isn't quite ready yet */
5248 if (IS_CHERRYVIEW(dev))
5249 return 400000;
5250
d197b7d3
VS
5251 mutex_lock(&dev_priv->dpio_lock);
5252 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5253 mutex_unlock(&dev_priv->dpio_lock);
5254
5255 divider = val & DISPLAY_FREQUENCY_VALUES;
5256
7d007f40
VS
5257 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5258 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5259 "cdclk change in progress\n");
5260
d197b7d3 5261 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
25eb05fc
JB
5262}
5263
e70236a8
JB
5264static int i945_get_display_clock_speed(struct drm_device *dev)
5265{
5266 return 400000;
5267}
79e53945 5268
e70236a8 5269static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5270{
e70236a8
JB
5271 return 333000;
5272}
79e53945 5273
e70236a8
JB
5274static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5275{
5276 return 200000;
5277}
79e53945 5278
257a7ffc
DV
5279static int pnv_get_display_clock_speed(struct drm_device *dev)
5280{
5281 u16 gcfgc = 0;
5282
5283 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5284
5285 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5286 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5287 return 267000;
5288 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5289 return 333000;
5290 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5291 return 444000;
5292 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5293 return 200000;
5294 default:
5295 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5296 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5297 return 133000;
5298 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5299 return 167000;
5300 }
5301}
5302
e70236a8
JB
5303static int i915gm_get_display_clock_speed(struct drm_device *dev)
5304{
5305 u16 gcfgc = 0;
79e53945 5306
e70236a8
JB
5307 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5308
5309 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5310 return 133000;
5311 else {
5312 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5313 case GC_DISPLAY_CLOCK_333_MHZ:
5314 return 333000;
5315 default:
5316 case GC_DISPLAY_CLOCK_190_200_MHZ:
5317 return 190000;
79e53945 5318 }
e70236a8
JB
5319 }
5320}
5321
5322static int i865_get_display_clock_speed(struct drm_device *dev)
5323{
5324 return 266000;
5325}
5326
5327static int i855_get_display_clock_speed(struct drm_device *dev)
5328{
5329 u16 hpllcc = 0;
5330 /* Assume that the hardware is in the high speed state. This
5331 * should be the default.
5332 */
5333 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5334 case GC_CLOCK_133_200:
5335 case GC_CLOCK_100_200:
5336 return 200000;
5337 case GC_CLOCK_166_250:
5338 return 250000;
5339 case GC_CLOCK_100_133:
79e53945 5340 return 133000;
e70236a8 5341 }
79e53945 5342
e70236a8
JB
5343 /* Shouldn't happen */
5344 return 0;
5345}
79e53945 5346
e70236a8
JB
5347static int i830_get_display_clock_speed(struct drm_device *dev)
5348{
5349 return 133000;
79e53945
JB
5350}
5351
2c07245f 5352static void
a65851af 5353intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5354{
a65851af
VS
5355 while (*num > DATA_LINK_M_N_MASK ||
5356 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5357 *num >>= 1;
5358 *den >>= 1;
5359 }
5360}
5361
a65851af
VS
5362static void compute_m_n(unsigned int m, unsigned int n,
5363 uint32_t *ret_m, uint32_t *ret_n)
5364{
5365 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5366 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5367 intel_reduce_m_n_ratio(ret_m, ret_n);
5368}
5369
e69d0bc1
DV
5370void
5371intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5372 int pixel_clock, int link_clock,
5373 struct intel_link_m_n *m_n)
2c07245f 5374{
e69d0bc1 5375 m_n->tu = 64;
a65851af
VS
5376
5377 compute_m_n(bits_per_pixel * pixel_clock,
5378 link_clock * nlanes * 8,
5379 &m_n->gmch_m, &m_n->gmch_n);
5380
5381 compute_m_n(pixel_clock, link_clock,
5382 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5383}
5384
a7615030
CW
5385static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5386{
d330a953
JN
5387 if (i915.panel_use_ssc >= 0)
5388 return i915.panel_use_ssc != 0;
41aa3448 5389 return dev_priv->vbt.lvds_use_ssc
435793df 5390 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5391}
5392
c65d77d8
JB
5393static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5394{
5395 struct drm_device *dev = crtc->dev;
5396 struct drm_i915_private *dev_priv = dev->dev_private;
5397 int refclk;
5398
a0c4da24 5399 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5400 refclk = 100000;
a0c4da24 5401 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5402 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5403 refclk = dev_priv->vbt.lvds_ssc_freq;
5404 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5405 } else if (!IS_GEN2(dev)) {
5406 refclk = 96000;
5407 } else {
5408 refclk = 48000;
5409 }
5410
5411 return refclk;
5412}
5413
7429e9d4 5414static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5415{
7df00d7a 5416 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5417}
f47709a9 5418
7429e9d4
DV
5419static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5420{
5421 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5422}
5423
f47709a9 5424static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5425 intel_clock_t *reduced_clock)
5426{
f47709a9 5427 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5428 u32 fp, fp2 = 0;
5429
5430 if (IS_PINEVIEW(dev)) {
7429e9d4 5431 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5432 if (reduced_clock)
7429e9d4 5433 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5434 } else {
7429e9d4 5435 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5436 if (reduced_clock)
7429e9d4 5437 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5438 }
5439
8bcc2795 5440 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5441
f47709a9
DV
5442 crtc->lowfreq_avail = false;
5443 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5444 reduced_clock && i915.powersave) {
8bcc2795 5445 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5446 crtc->lowfreq_avail = true;
a7516a05 5447 } else {
8bcc2795 5448 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5449 }
5450}
5451
5e69f97f
CML
5452static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5453 pipe)
89b667f8
JB
5454{
5455 u32 reg_val;
5456
5457 /*
5458 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5459 * and set it to a reasonable value instead.
5460 */
ab3c759a 5461 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5462 reg_val &= 0xffffff00;
5463 reg_val |= 0x00000030;
ab3c759a 5464 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5465
ab3c759a 5466 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5467 reg_val &= 0x8cffffff;
5468 reg_val = 0x8c000000;
ab3c759a 5469 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5470
ab3c759a 5471 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5472 reg_val &= 0xffffff00;
ab3c759a 5473 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5474
ab3c759a 5475 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5476 reg_val &= 0x00ffffff;
5477 reg_val |= 0xb0000000;
ab3c759a 5478 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5479}
5480
b551842d
DV
5481static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5482 struct intel_link_m_n *m_n)
5483{
5484 struct drm_device *dev = crtc->base.dev;
5485 struct drm_i915_private *dev_priv = dev->dev_private;
5486 int pipe = crtc->pipe;
5487
e3b95f1e
DV
5488 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5489 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5490 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5491 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5492}
5493
5494static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
5495 struct intel_link_m_n *m_n,
5496 struct intel_link_m_n *m2_n2)
b551842d
DV
5497{
5498 struct drm_device *dev = crtc->base.dev;
5499 struct drm_i915_private *dev_priv = dev->dev_private;
5500 int pipe = crtc->pipe;
5501 enum transcoder transcoder = crtc->config.cpu_transcoder;
5502
5503 if (INTEL_INFO(dev)->gen >= 5) {
5504 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5505 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5506 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5507 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
5508 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5509 * for gen < 8) and if DRRS is supported (to make sure the
5510 * registers are not unnecessarily accessed).
5511 */
5512 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5513 crtc->config.has_drrs) {
5514 I915_WRITE(PIPE_DATA_M2(transcoder),
5515 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5516 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5517 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5518 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5519 }
b551842d 5520 } else {
e3b95f1e
DV
5521 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5522 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5523 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5524 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5525 }
5526}
5527
f769cd24 5528void intel_dp_set_m_n(struct intel_crtc *crtc)
03afc4a2
DV
5529{
5530 if (crtc->config.has_pch_encoder)
5531 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5532 else
f769cd24
VK
5533 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5534 &crtc->config.dp_m2_n2);
03afc4a2
DV
5535}
5536
f47709a9 5537static void vlv_update_pll(struct intel_crtc *crtc)
bdd4b6a6
DV
5538{
5539 u32 dpll, dpll_md;
5540
5541 /*
5542 * Enable DPIO clock input. We should never disable the reference
5543 * clock for pipe B, since VGA hotplug / manual detection depends
5544 * on it.
5545 */
5546 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5547 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5548 /* We should never disable this, set it here for state tracking */
5549 if (crtc->pipe == PIPE_B)
5550 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5551 dpll |= DPLL_VCO_ENABLE;
5552 crtc->config.dpll_hw_state.dpll = dpll;
5553
5554 dpll_md = (crtc->config.pixel_multiplier - 1)
5555 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5556 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5557}
5558
5559static void vlv_prepare_pll(struct intel_crtc *crtc)
a0c4da24 5560{
f47709a9 5561 struct drm_device *dev = crtc->base.dev;
a0c4da24 5562 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5563 int pipe = crtc->pipe;
bdd4b6a6 5564 u32 mdiv;
a0c4da24 5565 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5566 u32 coreclk, reg_val;
a0c4da24 5567
09153000
DV
5568 mutex_lock(&dev_priv->dpio_lock);
5569
f47709a9
DV
5570 bestn = crtc->config.dpll.n;
5571 bestm1 = crtc->config.dpll.m1;
5572 bestm2 = crtc->config.dpll.m2;
5573 bestp1 = crtc->config.dpll.p1;
5574 bestp2 = crtc->config.dpll.p2;
a0c4da24 5575
89b667f8
JB
5576 /* See eDP HDMI DPIO driver vbios notes doc */
5577
5578 /* PLL B needs special handling */
bdd4b6a6 5579 if (pipe == PIPE_B)
5e69f97f 5580 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5581
5582 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5583 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5584
5585 /* Disable target IRef on PLL */
ab3c759a 5586 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5587 reg_val &= 0x00ffffff;
ab3c759a 5588 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5589
5590 /* Disable fast lock */
ab3c759a 5591 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5592
5593 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5594 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5595 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5596 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5597 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5598
5599 /*
5600 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5601 * but we don't support that).
5602 * Note: don't use the DAC post divider as it seems unstable.
5603 */
5604 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5605 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5606
a0c4da24 5607 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5608 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5609
89b667f8 5610 /* Set HBR and RBR LPF coefficients */
ff9a6750 5611 if (crtc->config.port_clock == 162000 ||
99750bd4 5612 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5613 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5614 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5615 0x009f0003);
89b667f8 5616 else
ab3c759a 5617 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5618 0x00d0000f);
5619
5620 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5621 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5622 /* Use SSC source */
bdd4b6a6 5623 if (pipe == PIPE_A)
ab3c759a 5624 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5625 0x0df40000);
5626 else
ab3c759a 5627 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5628 0x0df70000);
5629 } else { /* HDMI or VGA */
5630 /* Use bend source */
bdd4b6a6 5631 if (pipe == PIPE_A)
ab3c759a 5632 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5633 0x0df70000);
5634 else
ab3c759a 5635 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5636 0x0df40000);
5637 }
a0c4da24 5638
ab3c759a 5639 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5640 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5641 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5642 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5643 coreclk |= 0x01000000;
ab3c759a 5644 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5645
ab3c759a 5646 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5647 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5648}
5649
9d556c99 5650static void chv_update_pll(struct intel_crtc *crtc)
1ae0d137
VS
5651{
5652 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5653 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5654 DPLL_VCO_ENABLE;
5655 if (crtc->pipe != PIPE_A)
5656 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5657
5658 crtc->config.dpll_hw_state.dpll_md =
5659 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5660}
5661
5662static void chv_prepare_pll(struct intel_crtc *crtc)
9d556c99
CML
5663{
5664 struct drm_device *dev = crtc->base.dev;
5665 struct drm_i915_private *dev_priv = dev->dev_private;
5666 int pipe = crtc->pipe;
5667 int dpll_reg = DPLL(crtc->pipe);
5668 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 5669 u32 loopfilter, intcoeff;
9d556c99
CML
5670 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5671 int refclk;
5672
9d556c99
CML
5673 bestn = crtc->config.dpll.n;
5674 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5675 bestm1 = crtc->config.dpll.m1;
5676 bestm2 = crtc->config.dpll.m2 >> 22;
5677 bestp1 = crtc->config.dpll.p1;
5678 bestp2 = crtc->config.dpll.p2;
5679
5680 /*
5681 * Enable Refclk and SSC
5682 */
a11b0703
VS
5683 I915_WRITE(dpll_reg,
5684 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5685
5686 mutex_lock(&dev_priv->dpio_lock);
9d556c99 5687
9d556c99
CML
5688 /* p1 and p2 divider */
5689 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5690 5 << DPIO_CHV_S1_DIV_SHIFT |
5691 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5692 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5693 1 << DPIO_CHV_K_DIV_SHIFT);
5694
5695 /* Feedback post-divider - m2 */
5696 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5697
5698 /* Feedback refclk divider - n and m1 */
5699 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5700 DPIO_CHV_M1_DIV_BY_2 |
5701 1 << DPIO_CHV_N_DIV_SHIFT);
5702
5703 /* M2 fraction division */
5704 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5705
5706 /* M2 fraction division enable */
5707 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5708 DPIO_CHV_FRAC_DIV_EN |
5709 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5710
5711 /* Loop filter */
5712 refclk = i9xx_get_refclk(&crtc->base, 0);
5713 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5714 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5715 if (refclk == 100000)
5716 intcoeff = 11;
5717 else if (refclk == 38400)
5718 intcoeff = 10;
5719 else
5720 intcoeff = 9;
5721 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5722 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5723
5724 /* AFC Recal */
5725 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5726 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5727 DPIO_AFC_RECAL);
5728
5729 mutex_unlock(&dev_priv->dpio_lock);
5730}
5731
f47709a9
DV
5732static void i9xx_update_pll(struct intel_crtc *crtc,
5733 intel_clock_t *reduced_clock,
eb1cbe48
DV
5734 int num_connectors)
5735{
f47709a9 5736 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5737 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5738 u32 dpll;
5739 bool is_sdvo;
f47709a9 5740 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5741
f47709a9 5742 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5743
f47709a9
DV
5744 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5745 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5746
5747 dpll = DPLL_VGA_MODE_DIS;
5748
f47709a9 5749 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5750 dpll |= DPLLB_MODE_LVDS;
5751 else
5752 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5753
ef1b460d 5754 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5755 dpll |= (crtc->config.pixel_multiplier - 1)
5756 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5757 }
198a037f
DV
5758
5759 if (is_sdvo)
4a33e48d 5760 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5761
f47709a9 5762 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5763 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5764
5765 /* compute bitmask from p1 value */
5766 if (IS_PINEVIEW(dev))
5767 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5768 else {
5769 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5770 if (IS_G4X(dev) && reduced_clock)
5771 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5772 }
5773 switch (clock->p2) {
5774 case 5:
5775 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5776 break;
5777 case 7:
5778 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5779 break;
5780 case 10:
5781 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5782 break;
5783 case 14:
5784 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5785 break;
5786 }
5787 if (INTEL_INFO(dev)->gen >= 4)
5788 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5789
09ede541 5790 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5791 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5792 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5793 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5794 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5795 else
5796 dpll |= PLL_REF_INPUT_DREFCLK;
5797
5798 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5799 crtc->config.dpll_hw_state.dpll = dpll;
5800
eb1cbe48 5801 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5802 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5803 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5804 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
5805 }
5806}
5807
f47709a9 5808static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5809 intel_clock_t *reduced_clock,
eb1cbe48
DV
5810 int num_connectors)
5811{
f47709a9 5812 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5813 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5814 u32 dpll;
f47709a9 5815 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5816
f47709a9 5817 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5818
eb1cbe48
DV
5819 dpll = DPLL_VGA_MODE_DIS;
5820
f47709a9 5821 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5822 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5823 } else {
5824 if (clock->p1 == 2)
5825 dpll |= PLL_P1_DIVIDE_BY_TWO;
5826 else
5827 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5828 if (clock->p2 == 4)
5829 dpll |= PLL_P2_DIVIDE_BY_4;
5830 }
5831
4a33e48d
DV
5832 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5833 dpll |= DPLL_DVO_2X_MODE;
5834
f47709a9 5835 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5836 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5837 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5838 else
5839 dpll |= PLL_REF_INPUT_DREFCLK;
5840
5841 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5842 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5843}
5844
8a654f3b 5845static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5846{
5847 struct drm_device *dev = intel_crtc->base.dev;
5848 struct drm_i915_private *dev_priv = dev->dev_private;
5849 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5850 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5851 struct drm_display_mode *adjusted_mode =
5852 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
5853 uint32_t crtc_vtotal, crtc_vblank_end;
5854 int vsyncshift = 0;
4d8a62ea
DV
5855
5856 /* We need to be careful not to changed the adjusted mode, for otherwise
5857 * the hw state checker will get angry at the mismatch. */
5858 crtc_vtotal = adjusted_mode->crtc_vtotal;
5859 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 5860
609aeaca 5861 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 5862 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5863 crtc_vtotal -= 1;
5864 crtc_vblank_end -= 1;
609aeaca
VS
5865
5866 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5867 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5868 else
5869 vsyncshift = adjusted_mode->crtc_hsync_start -
5870 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
5871 if (vsyncshift < 0)
5872 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
5873 }
5874
5875 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5876 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5877
fe2b8f9d 5878 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5879 (adjusted_mode->crtc_hdisplay - 1) |
5880 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5881 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5882 (adjusted_mode->crtc_hblank_start - 1) |
5883 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5884 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5885 (adjusted_mode->crtc_hsync_start - 1) |
5886 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5887
fe2b8f9d 5888 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5889 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5890 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5891 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5892 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5893 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5894 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5895 (adjusted_mode->crtc_vsync_start - 1) |
5896 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5897
b5e508d4
PZ
5898 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5899 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5900 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5901 * bits. */
5902 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5903 (pipe == PIPE_B || pipe == PIPE_C))
5904 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5905
b0e77b9c
PZ
5906 /* pipesrc controls the size that is scaled from, which should
5907 * always be the user's requested size.
5908 */
5909 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5910 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5911 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5912}
5913
1bd1bd80
DV
5914static void intel_get_pipe_timings(struct intel_crtc *crtc,
5915 struct intel_crtc_config *pipe_config)
5916{
5917 struct drm_device *dev = crtc->base.dev;
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5920 uint32_t tmp;
5921
5922 tmp = I915_READ(HTOTAL(cpu_transcoder));
5923 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5924 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5925 tmp = I915_READ(HBLANK(cpu_transcoder));
5926 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5927 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5928 tmp = I915_READ(HSYNC(cpu_transcoder));
5929 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5930 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5931
5932 tmp = I915_READ(VTOTAL(cpu_transcoder));
5933 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5934 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5935 tmp = I915_READ(VBLANK(cpu_transcoder));
5936 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5937 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5938 tmp = I915_READ(VSYNC(cpu_transcoder));
5939 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5940 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5941
5942 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5943 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5944 pipe_config->adjusted_mode.crtc_vtotal += 1;
5945 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5946 }
5947
5948 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5949 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5950 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5951
5952 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5953 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5954}
5955
f6a83288
DV
5956void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5957 struct intel_crtc_config *pipe_config)
babea61d 5958{
f6a83288
DV
5959 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5960 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5961 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5962 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5963
f6a83288
DV
5964 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5965 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5966 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5967 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5968
f6a83288 5969 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5970
f6a83288
DV
5971 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5972 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5973}
5974
84b046f3
DV
5975static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5976{
5977 struct drm_device *dev = intel_crtc->base.dev;
5978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 uint32_t pipeconf;
5980
9f11a9e4 5981 pipeconf = 0;
84b046f3 5982
67c72a12
DV
5983 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5984 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5985 pipeconf |= PIPECONF_ENABLE;
5986
cf532bb2
VS
5987 if (intel_crtc->config.double_wide)
5988 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5989
ff9ce46e
DV
5990 /* only g4x and later have fancy bpc/dither controls */
5991 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5992 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5993 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5994 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5995 PIPECONF_DITHER_TYPE_SP;
84b046f3 5996
ff9ce46e
DV
5997 switch (intel_crtc->config.pipe_bpp) {
5998 case 18:
5999 pipeconf |= PIPECONF_6BPC;
6000 break;
6001 case 24:
6002 pipeconf |= PIPECONF_8BPC;
6003 break;
6004 case 30:
6005 pipeconf |= PIPECONF_10BPC;
6006 break;
6007 default:
6008 /* Case prevented by intel_choose_pipe_bpp_dither. */
6009 BUG();
84b046f3
DV
6010 }
6011 }
6012
6013 if (HAS_PIPE_CXSR(dev)) {
6014 if (intel_crtc->lowfreq_avail) {
6015 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6016 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6017 } else {
6018 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6019 }
6020 }
6021
efc2cfff
VS
6022 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6023 if (INTEL_INFO(dev)->gen < 4 ||
6024 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6025 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6026 else
6027 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6028 } else
84b046f3
DV
6029 pipeconf |= PIPECONF_PROGRESSIVE;
6030
9f11a9e4
DV
6031 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6032 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6033
84b046f3
DV
6034 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6035 POSTING_READ(PIPECONF(intel_crtc->pipe));
6036}
6037
f564048e 6038static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 6039 int x, int y,
94352cf9 6040 struct drm_framebuffer *fb)
79e53945
JB
6041{
6042 struct drm_device *dev = crtc->dev;
6043 struct drm_i915_private *dev_priv = dev->dev_private;
6044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c751ce4f 6045 int refclk, num_connectors = 0;
652c393a 6046 intel_clock_t clock, reduced_clock;
a16af721 6047 bool ok, has_reduced_clock = false;
e9fd1c02 6048 bool is_lvds = false, is_dsi = false;
5eddb70b 6049 struct intel_encoder *encoder;
d4906093 6050 const intel_limit_t *limit;
79e53945 6051
6c2b7c12 6052 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 6053 switch (encoder->type) {
79e53945
JB
6054 case INTEL_OUTPUT_LVDS:
6055 is_lvds = true;
6056 break;
e9fd1c02
JN
6057 case INTEL_OUTPUT_DSI:
6058 is_dsi = true;
6059 break;
79e53945 6060 }
43565a06 6061
c751ce4f 6062 num_connectors++;
79e53945
JB
6063 }
6064
f2335330 6065 if (is_dsi)
5b18e57c 6066 return 0;
f2335330
JN
6067
6068 if (!intel_crtc->config.clock_set) {
6069 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6070
e9fd1c02
JN
6071 /*
6072 * Returns a set of divisors for the desired target clock with
6073 * the given refclk, or FALSE. The returned values represent
6074 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6075 * 2) / p1 / p2.
6076 */
6077 limit = intel_limit(crtc, refclk);
6078 ok = dev_priv->display.find_dpll(limit, crtc,
6079 intel_crtc->config.port_clock,
6080 refclk, NULL, &clock);
f2335330 6081 if (!ok) {
e9fd1c02
JN
6082 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6083 return -EINVAL;
6084 }
79e53945 6085
f2335330
JN
6086 if (is_lvds && dev_priv->lvds_downclock_avail) {
6087 /*
6088 * Ensure we match the reduced clock's P to the target
6089 * clock. If the clocks don't match, we can't switch
6090 * the display clock by using the FP0/FP1. In such case
6091 * we will disable the LVDS downclock feature.
6092 */
6093 has_reduced_clock =
6094 dev_priv->display.find_dpll(limit, crtc,
6095 dev_priv->lvds_downclock,
6096 refclk, &clock,
6097 &reduced_clock);
6098 }
6099 /* Compat-code for transition, will disappear. */
f47709a9
DV
6100 intel_crtc->config.dpll.n = clock.n;
6101 intel_crtc->config.dpll.m1 = clock.m1;
6102 intel_crtc->config.dpll.m2 = clock.m2;
6103 intel_crtc->config.dpll.p1 = clock.p1;
6104 intel_crtc->config.dpll.p2 = clock.p2;
6105 }
7026d4ac 6106
e9fd1c02 6107 if (IS_GEN2(dev)) {
8a654f3b 6108 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
6109 has_reduced_clock ? &reduced_clock : NULL,
6110 num_connectors);
9d556c99
CML
6111 } else if (IS_CHERRYVIEW(dev)) {
6112 chv_update_pll(intel_crtc);
e9fd1c02 6113 } else if (IS_VALLEYVIEW(dev)) {
f2335330 6114 vlv_update_pll(intel_crtc);
e9fd1c02 6115 } else {
f47709a9 6116 i9xx_update_pll(intel_crtc,
eb1cbe48 6117 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6118 num_connectors);
e9fd1c02 6119 }
79e53945 6120
c8f7a0db 6121 return 0;
f564048e
EA
6122}
6123
2fa2fe9a
DV
6124static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6125 struct intel_crtc_config *pipe_config)
6126{
6127 struct drm_device *dev = crtc->base.dev;
6128 struct drm_i915_private *dev_priv = dev->dev_private;
6129 uint32_t tmp;
6130
dc9e7dec
VS
6131 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6132 return;
6133
2fa2fe9a 6134 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6135 if (!(tmp & PFIT_ENABLE))
6136 return;
2fa2fe9a 6137
06922821 6138 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6139 if (INTEL_INFO(dev)->gen < 4) {
6140 if (crtc->pipe != PIPE_B)
6141 return;
2fa2fe9a
DV
6142 } else {
6143 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6144 return;
6145 }
6146
06922821 6147 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6148 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6149 if (INTEL_INFO(dev)->gen < 5)
6150 pipe_config->gmch_pfit.lvds_border_bits =
6151 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6152}
6153
acbec814
JB
6154static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6155 struct intel_crtc_config *pipe_config)
6156{
6157 struct drm_device *dev = crtc->base.dev;
6158 struct drm_i915_private *dev_priv = dev->dev_private;
6159 int pipe = pipe_config->cpu_transcoder;
6160 intel_clock_t clock;
6161 u32 mdiv;
662c6ecb 6162 int refclk = 100000;
acbec814 6163
f573de5a
SK
6164 /* In case of MIPI DPLL will not even be used */
6165 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6166 return;
6167
acbec814 6168 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6169 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6170 mutex_unlock(&dev_priv->dpio_lock);
6171
6172 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6173 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6174 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6175 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6176 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6177
f646628b 6178 vlv_clock(refclk, &clock);
acbec814 6179
f646628b
VS
6180 /* clock.dot is the fast clock */
6181 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6182}
6183
1ad292b5
JB
6184static void i9xx_get_plane_config(struct intel_crtc *crtc,
6185 struct intel_plane_config *plane_config)
6186{
6187 struct drm_device *dev = crtc->base.dev;
6188 struct drm_i915_private *dev_priv = dev->dev_private;
6189 u32 val, base, offset;
6190 int pipe = crtc->pipe, plane = crtc->plane;
6191 int fourcc, pixel_format;
6192 int aligned_height;
6193
66e514c1
DA
6194 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6195 if (!crtc->base.primary->fb) {
1ad292b5
JB
6196 DRM_DEBUG_KMS("failed to alloc fb\n");
6197 return;
6198 }
6199
6200 val = I915_READ(DSPCNTR(plane));
6201
6202 if (INTEL_INFO(dev)->gen >= 4)
6203 if (val & DISPPLANE_TILED)
6204 plane_config->tiled = true;
6205
6206 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6207 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6208 crtc->base.primary->fb->pixel_format = fourcc;
6209 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6210 drm_format_plane_cpp(fourcc, 0) * 8;
6211
6212 if (INTEL_INFO(dev)->gen >= 4) {
6213 if (plane_config->tiled)
6214 offset = I915_READ(DSPTILEOFF(plane));
6215 else
6216 offset = I915_READ(DSPLINOFF(plane));
6217 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6218 } else {
6219 base = I915_READ(DSPADDR(plane));
6220 }
6221 plane_config->base = base;
6222
6223 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6224 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6225 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6226
6227 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 6228 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6229
66e514c1 6230 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
6231 plane_config->tiled);
6232
1267a26b
FF
6233 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6234 aligned_height);
1ad292b5
JB
6235
6236 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6237 pipe, plane, crtc->base.primary->fb->width,
6238 crtc->base.primary->fb->height,
6239 crtc->base.primary->fb->bits_per_pixel, base,
6240 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6241 plane_config->size);
6242
6243}
6244
70b23a98
VS
6245static void chv_crtc_clock_get(struct intel_crtc *crtc,
6246 struct intel_crtc_config *pipe_config)
6247{
6248 struct drm_device *dev = crtc->base.dev;
6249 struct drm_i915_private *dev_priv = dev->dev_private;
6250 int pipe = pipe_config->cpu_transcoder;
6251 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6252 intel_clock_t clock;
6253 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6254 int refclk = 100000;
6255
6256 mutex_lock(&dev_priv->dpio_lock);
6257 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6258 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6259 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6260 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6261 mutex_unlock(&dev_priv->dpio_lock);
6262
6263 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6264 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6265 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6266 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6267 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6268
6269 chv_clock(refclk, &clock);
6270
6271 /* clock.dot is the fast clock */
6272 pipe_config->port_clock = clock.dot / 5;
6273}
6274
0e8ffe1b
DV
6275static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6276 struct intel_crtc_config *pipe_config)
6277{
6278 struct drm_device *dev = crtc->base.dev;
6279 struct drm_i915_private *dev_priv = dev->dev_private;
6280 uint32_t tmp;
6281
b5482bd0
ID
6282 if (!intel_display_power_enabled(dev_priv,
6283 POWER_DOMAIN_PIPE(crtc->pipe)))
6284 return false;
6285
e143a21c 6286 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6287 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6288
0e8ffe1b
DV
6289 tmp = I915_READ(PIPECONF(crtc->pipe));
6290 if (!(tmp & PIPECONF_ENABLE))
6291 return false;
6292
42571aef
VS
6293 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6294 switch (tmp & PIPECONF_BPC_MASK) {
6295 case PIPECONF_6BPC:
6296 pipe_config->pipe_bpp = 18;
6297 break;
6298 case PIPECONF_8BPC:
6299 pipe_config->pipe_bpp = 24;
6300 break;
6301 case PIPECONF_10BPC:
6302 pipe_config->pipe_bpp = 30;
6303 break;
6304 default:
6305 break;
6306 }
6307 }
6308
b5a9fa09
DV
6309 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6310 pipe_config->limited_color_range = true;
6311
282740f7
VS
6312 if (INTEL_INFO(dev)->gen < 4)
6313 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6314
1bd1bd80
DV
6315 intel_get_pipe_timings(crtc, pipe_config);
6316
2fa2fe9a
DV
6317 i9xx_get_pfit_config(crtc, pipe_config);
6318
6c49f241
DV
6319 if (INTEL_INFO(dev)->gen >= 4) {
6320 tmp = I915_READ(DPLL_MD(crtc->pipe));
6321 pipe_config->pixel_multiplier =
6322 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6323 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6324 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6325 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6326 tmp = I915_READ(DPLL(crtc->pipe));
6327 pipe_config->pixel_multiplier =
6328 ((tmp & SDVO_MULTIPLIER_MASK)
6329 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6330 } else {
6331 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6332 * port and will be fixed up in the encoder->get_config
6333 * function. */
6334 pipe_config->pixel_multiplier = 1;
6335 }
8bcc2795
DV
6336 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6337 if (!IS_VALLEYVIEW(dev)) {
6338 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6339 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6340 } else {
6341 /* Mask out read-only status bits. */
6342 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6343 DPLL_PORTC_READY_MASK |
6344 DPLL_PORTB_READY_MASK);
8bcc2795 6345 }
6c49f241 6346
70b23a98
VS
6347 if (IS_CHERRYVIEW(dev))
6348 chv_crtc_clock_get(crtc, pipe_config);
6349 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6350 vlv_crtc_clock_get(crtc, pipe_config);
6351 else
6352 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6353
0e8ffe1b
DV
6354 return true;
6355}
6356
dde86e2d 6357static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6358{
6359 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 6360 struct intel_encoder *encoder;
74cfd7ac 6361 u32 val, final;
13d83a67 6362 bool has_lvds = false;
199e5d79 6363 bool has_cpu_edp = false;
199e5d79 6364 bool has_panel = false;
99eb6a01
KP
6365 bool has_ck505 = false;
6366 bool can_ssc = false;
13d83a67
JB
6367
6368 /* We need to take the global config into account */
b2784e15 6369 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
6370 switch (encoder->type) {
6371 case INTEL_OUTPUT_LVDS:
6372 has_panel = true;
6373 has_lvds = true;
6374 break;
6375 case INTEL_OUTPUT_EDP:
6376 has_panel = true;
2de6905f 6377 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6378 has_cpu_edp = true;
6379 break;
13d83a67
JB
6380 }
6381 }
6382
99eb6a01 6383 if (HAS_PCH_IBX(dev)) {
41aa3448 6384 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6385 can_ssc = has_ck505;
6386 } else {
6387 has_ck505 = false;
6388 can_ssc = true;
6389 }
6390
2de6905f
ID
6391 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6392 has_panel, has_lvds, has_ck505);
13d83a67
JB
6393
6394 /* Ironlake: try to setup display ref clock before DPLL
6395 * enabling. This is only under driver's control after
6396 * PCH B stepping, previous chipset stepping should be
6397 * ignoring this setting.
6398 */
74cfd7ac
CW
6399 val = I915_READ(PCH_DREF_CONTROL);
6400
6401 /* As we must carefully and slowly disable/enable each source in turn,
6402 * compute the final state we want first and check if we need to
6403 * make any changes at all.
6404 */
6405 final = val;
6406 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6407 if (has_ck505)
6408 final |= DREF_NONSPREAD_CK505_ENABLE;
6409 else
6410 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6411
6412 final &= ~DREF_SSC_SOURCE_MASK;
6413 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6414 final &= ~DREF_SSC1_ENABLE;
6415
6416 if (has_panel) {
6417 final |= DREF_SSC_SOURCE_ENABLE;
6418
6419 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6420 final |= DREF_SSC1_ENABLE;
6421
6422 if (has_cpu_edp) {
6423 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6424 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6425 else
6426 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6427 } else
6428 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6429 } else {
6430 final |= DREF_SSC_SOURCE_DISABLE;
6431 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6432 }
6433
6434 if (final == val)
6435 return;
6436
13d83a67 6437 /* Always enable nonspread source */
74cfd7ac 6438 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6439
99eb6a01 6440 if (has_ck505)
74cfd7ac 6441 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6442 else
74cfd7ac 6443 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6444
199e5d79 6445 if (has_panel) {
74cfd7ac
CW
6446 val &= ~DREF_SSC_SOURCE_MASK;
6447 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6448
199e5d79 6449 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6450 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6451 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6452 val |= DREF_SSC1_ENABLE;
e77166b5 6453 } else
74cfd7ac 6454 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6455
6456 /* Get SSC going before enabling the outputs */
74cfd7ac 6457 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6458 POSTING_READ(PCH_DREF_CONTROL);
6459 udelay(200);
6460
74cfd7ac 6461 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6462
6463 /* Enable CPU source on CPU attached eDP */
199e5d79 6464 if (has_cpu_edp) {
99eb6a01 6465 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6466 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6467 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6468 } else
74cfd7ac 6469 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6470 } else
74cfd7ac 6471 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6472
74cfd7ac 6473 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6474 POSTING_READ(PCH_DREF_CONTROL);
6475 udelay(200);
6476 } else {
6477 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6478
74cfd7ac 6479 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6480
6481 /* Turn off CPU output */
74cfd7ac 6482 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6483
74cfd7ac 6484 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6485 POSTING_READ(PCH_DREF_CONTROL);
6486 udelay(200);
6487
6488 /* Turn off the SSC source */
74cfd7ac
CW
6489 val &= ~DREF_SSC_SOURCE_MASK;
6490 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6491
6492 /* Turn off SSC1 */
74cfd7ac 6493 val &= ~DREF_SSC1_ENABLE;
199e5d79 6494
74cfd7ac 6495 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6496 POSTING_READ(PCH_DREF_CONTROL);
6497 udelay(200);
6498 }
74cfd7ac
CW
6499
6500 BUG_ON(val != final);
13d83a67
JB
6501}
6502
f31f2d55 6503static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6504{
f31f2d55 6505 uint32_t tmp;
dde86e2d 6506
0ff066a9
PZ
6507 tmp = I915_READ(SOUTH_CHICKEN2);
6508 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6509 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6510
0ff066a9
PZ
6511 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6512 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6513 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6514
0ff066a9
PZ
6515 tmp = I915_READ(SOUTH_CHICKEN2);
6516 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6517 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6518
0ff066a9
PZ
6519 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6520 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6521 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6522}
6523
6524/* WaMPhyProgramming:hsw */
6525static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6526{
6527 uint32_t tmp;
dde86e2d
PZ
6528
6529 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6530 tmp &= ~(0xFF << 24);
6531 tmp |= (0x12 << 24);
6532 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6533
dde86e2d
PZ
6534 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6535 tmp |= (1 << 11);
6536 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6537
6538 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6539 tmp |= (1 << 11);
6540 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6541
dde86e2d
PZ
6542 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6543 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6544 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6545
6546 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6547 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6548 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6549
0ff066a9
PZ
6550 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6551 tmp &= ~(7 << 13);
6552 tmp |= (5 << 13);
6553 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6554
0ff066a9
PZ
6555 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6556 tmp &= ~(7 << 13);
6557 tmp |= (5 << 13);
6558 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6559
6560 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6561 tmp &= ~0xFF;
6562 tmp |= 0x1C;
6563 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6564
6565 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6566 tmp &= ~0xFF;
6567 tmp |= 0x1C;
6568 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6569
6570 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6571 tmp &= ~(0xFF << 16);
6572 tmp |= (0x1C << 16);
6573 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6574
6575 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6576 tmp &= ~(0xFF << 16);
6577 tmp |= (0x1C << 16);
6578 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6579
0ff066a9
PZ
6580 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6581 tmp |= (1 << 27);
6582 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6583
0ff066a9
PZ
6584 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6585 tmp |= (1 << 27);
6586 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6587
0ff066a9
PZ
6588 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6589 tmp &= ~(0xF << 28);
6590 tmp |= (4 << 28);
6591 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6592
0ff066a9
PZ
6593 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6594 tmp &= ~(0xF << 28);
6595 tmp |= (4 << 28);
6596 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6597}
6598
2fa86a1f
PZ
6599/* Implements 3 different sequences from BSpec chapter "Display iCLK
6600 * Programming" based on the parameters passed:
6601 * - Sequence to enable CLKOUT_DP
6602 * - Sequence to enable CLKOUT_DP without spread
6603 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6604 */
6605static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6606 bool with_fdi)
f31f2d55
PZ
6607{
6608 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6609 uint32_t reg, tmp;
6610
6611 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6612 with_spread = true;
6613 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6614 with_fdi, "LP PCH doesn't have FDI\n"))
6615 with_fdi = false;
f31f2d55
PZ
6616
6617 mutex_lock(&dev_priv->dpio_lock);
6618
6619 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6620 tmp &= ~SBI_SSCCTL_DISABLE;
6621 tmp |= SBI_SSCCTL_PATHALT;
6622 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6623
6624 udelay(24);
6625
2fa86a1f
PZ
6626 if (with_spread) {
6627 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6628 tmp &= ~SBI_SSCCTL_PATHALT;
6629 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6630
2fa86a1f
PZ
6631 if (with_fdi) {
6632 lpt_reset_fdi_mphy(dev_priv);
6633 lpt_program_fdi_mphy(dev_priv);
6634 }
6635 }
dde86e2d 6636
2fa86a1f
PZ
6637 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6638 SBI_GEN0 : SBI_DBUFF0;
6639 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6640 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6641 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6642
6643 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6644}
6645
47701c3b
PZ
6646/* Sequence to disable CLKOUT_DP */
6647static void lpt_disable_clkout_dp(struct drm_device *dev)
6648{
6649 struct drm_i915_private *dev_priv = dev->dev_private;
6650 uint32_t reg, tmp;
6651
6652 mutex_lock(&dev_priv->dpio_lock);
6653
6654 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6655 SBI_GEN0 : SBI_DBUFF0;
6656 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6657 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6658 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6659
6660 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6661 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6662 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6663 tmp |= SBI_SSCCTL_PATHALT;
6664 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6665 udelay(32);
6666 }
6667 tmp |= SBI_SSCCTL_DISABLE;
6668 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6669 }
6670
6671 mutex_unlock(&dev_priv->dpio_lock);
6672}
6673
bf8fa3d3
PZ
6674static void lpt_init_pch_refclk(struct drm_device *dev)
6675{
bf8fa3d3
PZ
6676 struct intel_encoder *encoder;
6677 bool has_vga = false;
6678
b2784e15 6679 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
6680 switch (encoder->type) {
6681 case INTEL_OUTPUT_ANALOG:
6682 has_vga = true;
6683 break;
6684 }
6685 }
6686
47701c3b
PZ
6687 if (has_vga)
6688 lpt_enable_clkout_dp(dev, true, true);
6689 else
6690 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6691}
6692
dde86e2d
PZ
6693/*
6694 * Initialize reference clocks when the driver loads
6695 */
6696void intel_init_pch_refclk(struct drm_device *dev)
6697{
6698 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6699 ironlake_init_pch_refclk(dev);
6700 else if (HAS_PCH_LPT(dev))
6701 lpt_init_pch_refclk(dev);
6702}
6703
d9d444cb
JB
6704static int ironlake_get_refclk(struct drm_crtc *crtc)
6705{
6706 struct drm_device *dev = crtc->dev;
6707 struct drm_i915_private *dev_priv = dev->dev_private;
6708 struct intel_encoder *encoder;
d9d444cb
JB
6709 int num_connectors = 0;
6710 bool is_lvds = false;
6711
6c2b7c12 6712 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6713 switch (encoder->type) {
6714 case INTEL_OUTPUT_LVDS:
6715 is_lvds = true;
6716 break;
d9d444cb
JB
6717 }
6718 num_connectors++;
6719 }
6720
6721 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6722 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6723 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6724 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6725 }
6726
6727 return 120000;
6728}
6729
6ff93609 6730static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6731{
c8203565 6732 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6734 int pipe = intel_crtc->pipe;
c8203565
PZ
6735 uint32_t val;
6736
78114071 6737 val = 0;
c8203565 6738
965e0c48 6739 switch (intel_crtc->config.pipe_bpp) {
c8203565 6740 case 18:
dfd07d72 6741 val |= PIPECONF_6BPC;
c8203565
PZ
6742 break;
6743 case 24:
dfd07d72 6744 val |= PIPECONF_8BPC;
c8203565
PZ
6745 break;
6746 case 30:
dfd07d72 6747 val |= PIPECONF_10BPC;
c8203565
PZ
6748 break;
6749 case 36:
dfd07d72 6750 val |= PIPECONF_12BPC;
c8203565
PZ
6751 break;
6752 default:
cc769b62
PZ
6753 /* Case prevented by intel_choose_pipe_bpp_dither. */
6754 BUG();
c8203565
PZ
6755 }
6756
d8b32247 6757 if (intel_crtc->config.dither)
c8203565
PZ
6758 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6759
6ff93609 6760 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6761 val |= PIPECONF_INTERLACED_ILK;
6762 else
6763 val |= PIPECONF_PROGRESSIVE;
6764
50f3b016 6765 if (intel_crtc->config.limited_color_range)
3685a8f3 6766 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6767
c8203565
PZ
6768 I915_WRITE(PIPECONF(pipe), val);
6769 POSTING_READ(PIPECONF(pipe));
6770}
6771
86d3efce
VS
6772/*
6773 * Set up the pipe CSC unit.
6774 *
6775 * Currently only full range RGB to limited range RGB conversion
6776 * is supported, but eventually this should handle various
6777 * RGB<->YCbCr scenarios as well.
6778 */
50f3b016 6779static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6780{
6781 struct drm_device *dev = crtc->dev;
6782 struct drm_i915_private *dev_priv = dev->dev_private;
6783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6784 int pipe = intel_crtc->pipe;
6785 uint16_t coeff = 0x7800; /* 1.0 */
6786
6787 /*
6788 * TODO: Check what kind of values actually come out of the pipe
6789 * with these coeff/postoff values and adjust to get the best
6790 * accuracy. Perhaps we even need to take the bpc value into
6791 * consideration.
6792 */
6793
50f3b016 6794 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6795 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6796
6797 /*
6798 * GY/GU and RY/RU should be the other way around according
6799 * to BSpec, but reality doesn't agree. Just set them up in
6800 * a way that results in the correct picture.
6801 */
6802 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6803 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6804
6805 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6806 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6807
6808 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6809 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6810
6811 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6812 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6813 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6814
6815 if (INTEL_INFO(dev)->gen > 6) {
6816 uint16_t postoff = 0;
6817
50f3b016 6818 if (intel_crtc->config.limited_color_range)
32cf0cb0 6819 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6820
6821 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6822 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6823 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6824
6825 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6826 } else {
6827 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6828
50f3b016 6829 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6830 mode |= CSC_BLACK_SCREEN_OFFSET;
6831
6832 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6833 }
6834}
6835
6ff93609 6836static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6837{
756f85cf
PZ
6838 struct drm_device *dev = crtc->dev;
6839 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6841 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6842 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6843 uint32_t val;
6844
3eff4faa 6845 val = 0;
ee2b0b38 6846
756f85cf 6847 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6848 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6849
6ff93609 6850 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6851 val |= PIPECONF_INTERLACED_ILK;
6852 else
6853 val |= PIPECONF_PROGRESSIVE;
6854
702e7a56
PZ
6855 I915_WRITE(PIPECONF(cpu_transcoder), val);
6856 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6857
6858 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6859 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6860
6861 if (IS_BROADWELL(dev)) {
6862 val = 0;
6863
6864 switch (intel_crtc->config.pipe_bpp) {
6865 case 18:
6866 val |= PIPEMISC_DITHER_6_BPC;
6867 break;
6868 case 24:
6869 val |= PIPEMISC_DITHER_8_BPC;
6870 break;
6871 case 30:
6872 val |= PIPEMISC_DITHER_10_BPC;
6873 break;
6874 case 36:
6875 val |= PIPEMISC_DITHER_12_BPC;
6876 break;
6877 default:
6878 /* Case prevented by pipe_config_set_bpp. */
6879 BUG();
6880 }
6881
6882 if (intel_crtc->config.dither)
6883 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6884
6885 I915_WRITE(PIPEMISC(pipe), val);
6886 }
ee2b0b38
PZ
6887}
6888
6591c6e4 6889static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6890 intel_clock_t *clock,
6891 bool *has_reduced_clock,
6892 intel_clock_t *reduced_clock)
6893{
6894 struct drm_device *dev = crtc->dev;
6895 struct drm_i915_private *dev_priv = dev->dev_private;
6896 struct intel_encoder *intel_encoder;
6897 int refclk;
d4906093 6898 const intel_limit_t *limit;
a16af721 6899 bool ret, is_lvds = false;
79e53945 6900
6591c6e4
PZ
6901 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6902 switch (intel_encoder->type) {
79e53945
JB
6903 case INTEL_OUTPUT_LVDS:
6904 is_lvds = true;
6905 break;
79e53945
JB
6906 }
6907 }
6908
d9d444cb 6909 refclk = ironlake_get_refclk(crtc);
79e53945 6910
d4906093
ML
6911 /*
6912 * Returns a set of divisors for the desired target clock with the given
6913 * refclk, or FALSE. The returned values represent the clock equation:
6914 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6915 */
1b894b59 6916 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6917 ret = dev_priv->display.find_dpll(limit, crtc,
6918 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6919 refclk, NULL, clock);
6591c6e4
PZ
6920 if (!ret)
6921 return false;
cda4b7d3 6922
ddc9003c 6923 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6924 /*
6925 * Ensure we match the reduced clock's P to the target clock.
6926 * If the clocks don't match, we can't switch the display clock
6927 * by using the FP0/FP1. In such case we will disable the LVDS
6928 * downclock feature.
6929 */
ee9300bb
DV
6930 *has_reduced_clock =
6931 dev_priv->display.find_dpll(limit, crtc,
6932 dev_priv->lvds_downclock,
6933 refclk, clock,
6934 reduced_clock);
652c393a 6935 }
61e9653f 6936
6591c6e4
PZ
6937 return true;
6938}
6939
d4b1931c
PZ
6940int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6941{
6942 /*
6943 * Account for spread spectrum to avoid
6944 * oversubscribing the link. Max center spread
6945 * is 2.5%; use 5% for safety's sake.
6946 */
6947 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6948 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6949}
6950
7429e9d4 6951static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6952{
7429e9d4 6953 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6954}
6955
de13a2e3 6956static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6957 u32 *fp,
9a7c7890 6958 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6959{
de13a2e3 6960 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6961 struct drm_device *dev = crtc->dev;
6962 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6963 struct intel_encoder *intel_encoder;
6964 uint32_t dpll;
6cc5f341 6965 int factor, num_connectors = 0;
09ede541 6966 bool is_lvds = false, is_sdvo = false;
79e53945 6967
de13a2e3
PZ
6968 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6969 switch (intel_encoder->type) {
79e53945
JB
6970 case INTEL_OUTPUT_LVDS:
6971 is_lvds = true;
6972 break;
6973 case INTEL_OUTPUT_SDVO:
7d57382e 6974 case INTEL_OUTPUT_HDMI:
79e53945 6975 is_sdvo = true;
79e53945 6976 break;
79e53945 6977 }
43565a06 6978
c751ce4f 6979 num_connectors++;
79e53945 6980 }
79e53945 6981
c1858123 6982 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6983 factor = 21;
6984 if (is_lvds) {
6985 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6986 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6987 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6988 factor = 25;
09ede541 6989 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6990 factor = 20;
c1858123 6991
7429e9d4 6992 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6993 *fp |= FP_CB_TUNE;
2c07245f 6994
9a7c7890
DV
6995 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6996 *fp2 |= FP_CB_TUNE;
6997
5eddb70b 6998 dpll = 0;
2c07245f 6999
a07d6787
EA
7000 if (is_lvds)
7001 dpll |= DPLLB_MODE_LVDS;
7002 else
7003 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7004
ef1b460d
DV
7005 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7006 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7007
7008 if (is_sdvo)
4a33e48d 7009 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 7010 if (intel_crtc->config.has_dp_encoder)
4a33e48d 7011 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7012
a07d6787 7013 /* compute bitmask from p1 value */
7429e9d4 7014 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7015 /* also FPA1 */
7429e9d4 7016 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7017
7429e9d4 7018 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
7019 case 5:
7020 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7021 break;
7022 case 7:
7023 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7024 break;
7025 case 10:
7026 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7027 break;
7028 case 14:
7029 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7030 break;
79e53945
JB
7031 }
7032
b4c09f3b 7033 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7034 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7035 else
7036 dpll |= PLL_REF_INPUT_DREFCLK;
7037
959e16d6 7038 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7039}
7040
7041static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
7042 int x, int y,
7043 struct drm_framebuffer *fb)
7044{
7045 struct drm_device *dev = crtc->dev;
de13a2e3 7046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
de13a2e3
PZ
7047 int num_connectors = 0;
7048 intel_clock_t clock, reduced_clock;
cbbab5bd 7049 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7050 bool ok, has_reduced_clock = false;
8b47047b 7051 bool is_lvds = false;
de13a2e3 7052 struct intel_encoder *encoder;
e2b78267 7053 struct intel_shared_dpll *pll;
de13a2e3
PZ
7054
7055 for_each_encoder_on_crtc(dev, crtc, encoder) {
7056 switch (encoder->type) {
7057 case INTEL_OUTPUT_LVDS:
7058 is_lvds = true;
7059 break;
de13a2e3
PZ
7060 }
7061
7062 num_connectors++;
a07d6787 7063 }
79e53945 7064
5dc5298b
PZ
7065 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7066 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7067
ff9a6750 7068 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 7069 &has_reduced_clock, &reduced_clock);
ee9300bb 7070 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
7071 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7072 return -EINVAL;
79e53945 7073 }
f47709a9
DV
7074 /* Compat-code for transition, will disappear. */
7075 if (!intel_crtc->config.clock_set) {
7076 intel_crtc->config.dpll.n = clock.n;
7077 intel_crtc->config.dpll.m1 = clock.m1;
7078 intel_crtc->config.dpll.m2 = clock.m2;
7079 intel_crtc->config.dpll.p1 = clock.p1;
7080 intel_crtc->config.dpll.p2 = clock.p2;
7081 }
79e53945 7082
5dc5298b 7083 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 7084 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 7085 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 7086 if (has_reduced_clock)
7429e9d4 7087 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7088
7429e9d4 7089 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
7090 &fp, &reduced_clock,
7091 has_reduced_clock ? &fp2 : NULL);
7092
959e16d6 7093 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
7094 intel_crtc->config.dpll_hw_state.fp0 = fp;
7095 if (has_reduced_clock)
7096 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7097 else
7098 intel_crtc->config.dpll_hw_state.fp1 = fp;
7099
b89a1d39 7100 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 7101 if (pll == NULL) {
84f44ce7 7102 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
29407aab 7103 pipe_name(intel_crtc->pipe));
4b645f14
JB
7104 return -EINVAL;
7105 }
ee7b9f93 7106 } else
e72f9fbf 7107 intel_put_shared_dpll(intel_crtc);
79e53945 7108
d330a953 7109 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
7110 intel_crtc->lowfreq_avail = true;
7111 else
7112 intel_crtc->lowfreq_avail = false;
e2b78267 7113
c8f7a0db 7114 return 0;
79e53945
JB
7115}
7116
eb14cb74
VS
7117static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7118 struct intel_link_m_n *m_n)
7119{
7120 struct drm_device *dev = crtc->base.dev;
7121 struct drm_i915_private *dev_priv = dev->dev_private;
7122 enum pipe pipe = crtc->pipe;
7123
7124 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7125 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7126 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7127 & ~TU_SIZE_MASK;
7128 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7129 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7130 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7131}
7132
7133static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7134 enum transcoder transcoder,
b95af8be
VK
7135 struct intel_link_m_n *m_n,
7136 struct intel_link_m_n *m2_n2)
72419203
DV
7137{
7138 struct drm_device *dev = crtc->base.dev;
7139 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7140 enum pipe pipe = crtc->pipe;
72419203 7141
eb14cb74
VS
7142 if (INTEL_INFO(dev)->gen >= 5) {
7143 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7144 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7145 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7146 & ~TU_SIZE_MASK;
7147 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7148 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7149 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7150 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7151 * gen < 8) and if DRRS is supported (to make sure the
7152 * registers are not unnecessarily read).
7153 */
7154 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7155 crtc->config.has_drrs) {
7156 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7157 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7158 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7159 & ~TU_SIZE_MASK;
7160 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7161 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7162 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7163 }
eb14cb74
VS
7164 } else {
7165 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7166 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7167 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7168 & ~TU_SIZE_MASK;
7169 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7170 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7171 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7172 }
7173}
7174
7175void intel_dp_get_m_n(struct intel_crtc *crtc,
7176 struct intel_crtc_config *pipe_config)
7177{
7178 if (crtc->config.has_pch_encoder)
7179 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7180 else
7181 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7182 &pipe_config->dp_m_n,
7183 &pipe_config->dp_m2_n2);
eb14cb74 7184}
72419203 7185
eb14cb74
VS
7186static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7187 struct intel_crtc_config *pipe_config)
7188{
7189 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7190 &pipe_config->fdi_m_n, NULL);
72419203
DV
7191}
7192
2fa2fe9a
DV
7193static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7194 struct intel_crtc_config *pipe_config)
7195{
7196 struct drm_device *dev = crtc->base.dev;
7197 struct drm_i915_private *dev_priv = dev->dev_private;
7198 uint32_t tmp;
7199
7200 tmp = I915_READ(PF_CTL(crtc->pipe));
7201
7202 if (tmp & PF_ENABLE) {
fd4daa9c 7203 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7204 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7205 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7206
7207 /* We currently do not free assignements of panel fitters on
7208 * ivb/hsw (since we don't use the higher upscaling modes which
7209 * differentiates them) so just WARN about this case for now. */
7210 if (IS_GEN7(dev)) {
7211 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7212 PF_PIPE_SEL_IVB(crtc->pipe));
7213 }
2fa2fe9a 7214 }
79e53945
JB
7215}
7216
4c6baa59
JB
7217static void ironlake_get_plane_config(struct intel_crtc *crtc,
7218 struct intel_plane_config *plane_config)
7219{
7220 struct drm_device *dev = crtc->base.dev;
7221 struct drm_i915_private *dev_priv = dev->dev_private;
7222 u32 val, base, offset;
7223 int pipe = crtc->pipe, plane = crtc->plane;
7224 int fourcc, pixel_format;
7225 int aligned_height;
7226
66e514c1
DA
7227 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7228 if (!crtc->base.primary->fb) {
4c6baa59
JB
7229 DRM_DEBUG_KMS("failed to alloc fb\n");
7230 return;
7231 }
7232
7233 val = I915_READ(DSPCNTR(plane));
7234
7235 if (INTEL_INFO(dev)->gen >= 4)
7236 if (val & DISPPLANE_TILED)
7237 plane_config->tiled = true;
7238
7239 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7240 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7241 crtc->base.primary->fb->pixel_format = fourcc;
7242 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7243 drm_format_plane_cpp(fourcc, 0) * 8;
7244
7245 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7246 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7247 offset = I915_READ(DSPOFFSET(plane));
7248 } else {
7249 if (plane_config->tiled)
7250 offset = I915_READ(DSPTILEOFF(plane));
7251 else
7252 offset = I915_READ(DSPLINOFF(plane));
7253 }
7254 plane_config->base = base;
7255
7256 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7257 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7258 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7259
7260 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 7261 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
4c6baa59 7262
66e514c1 7263 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7264 plane_config->tiled);
7265
1267a26b
FF
7266 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7267 aligned_height);
4c6baa59
JB
7268
7269 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7270 pipe, plane, crtc->base.primary->fb->width,
7271 crtc->base.primary->fb->height,
7272 crtc->base.primary->fb->bits_per_pixel, base,
7273 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7274 plane_config->size);
7275}
7276
0e8ffe1b
DV
7277static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7278 struct intel_crtc_config *pipe_config)
7279{
7280 struct drm_device *dev = crtc->base.dev;
7281 struct drm_i915_private *dev_priv = dev->dev_private;
7282 uint32_t tmp;
7283
930e8c9e
PZ
7284 if (!intel_display_power_enabled(dev_priv,
7285 POWER_DOMAIN_PIPE(crtc->pipe)))
7286 return false;
7287
e143a21c 7288 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7289 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7290
0e8ffe1b
DV
7291 tmp = I915_READ(PIPECONF(crtc->pipe));
7292 if (!(tmp & PIPECONF_ENABLE))
7293 return false;
7294
42571aef
VS
7295 switch (tmp & PIPECONF_BPC_MASK) {
7296 case PIPECONF_6BPC:
7297 pipe_config->pipe_bpp = 18;
7298 break;
7299 case PIPECONF_8BPC:
7300 pipe_config->pipe_bpp = 24;
7301 break;
7302 case PIPECONF_10BPC:
7303 pipe_config->pipe_bpp = 30;
7304 break;
7305 case PIPECONF_12BPC:
7306 pipe_config->pipe_bpp = 36;
7307 break;
7308 default:
7309 break;
7310 }
7311
b5a9fa09
DV
7312 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7313 pipe_config->limited_color_range = true;
7314
ab9412ba 7315 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7316 struct intel_shared_dpll *pll;
7317
88adfff1
DV
7318 pipe_config->has_pch_encoder = true;
7319
627eb5a3
DV
7320 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7321 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7322 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7323
7324 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7325
c0d43d62 7326 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7327 pipe_config->shared_dpll =
7328 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7329 } else {
7330 tmp = I915_READ(PCH_DPLL_SEL);
7331 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7332 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7333 else
7334 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7335 }
66e985c0
DV
7336
7337 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7338
7339 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7340 &pipe_config->dpll_hw_state));
c93f54cf
DV
7341
7342 tmp = pipe_config->dpll_hw_state.dpll;
7343 pipe_config->pixel_multiplier =
7344 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7345 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7346
7347 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7348 } else {
7349 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7350 }
7351
1bd1bd80
DV
7352 intel_get_pipe_timings(crtc, pipe_config);
7353
2fa2fe9a
DV
7354 ironlake_get_pfit_config(crtc, pipe_config);
7355
0e8ffe1b
DV
7356 return true;
7357}
7358
be256dc7
PZ
7359static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7360{
7361 struct drm_device *dev = dev_priv->dev;
be256dc7 7362 struct intel_crtc *crtc;
be256dc7 7363
d3fcc808 7364 for_each_intel_crtc(dev, crtc)
798183c5 7365 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7366 pipe_name(crtc->pipe));
7367
7368 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8cc3e169
DV
7369 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7370 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7371 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
be256dc7
PZ
7372 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7373 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7374 "CPU PWM1 enabled\n");
c5107b87
PZ
7375 if (IS_HASWELL(dev))
7376 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7377 "CPU PWM2 enabled\n");
be256dc7
PZ
7378 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7379 "PCH PWM1 enabled\n");
7380 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7381 "Utility pin enabled\n");
7382 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7383
9926ada1
PZ
7384 /*
7385 * In theory we can still leave IRQs enabled, as long as only the HPD
7386 * interrupts remain enabled. We used to check for that, but since it's
7387 * gen-specific and since we only disable LCPLL after we fully disable
7388 * the interrupts, the check below should be enough.
7389 */
9df7575f 7390 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
7391}
7392
9ccd5aeb
PZ
7393static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7394{
7395 struct drm_device *dev = dev_priv->dev;
7396
7397 if (IS_HASWELL(dev))
7398 return I915_READ(D_COMP_HSW);
7399 else
7400 return I915_READ(D_COMP_BDW);
7401}
7402
3c4c9b81
PZ
7403static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7404{
7405 struct drm_device *dev = dev_priv->dev;
7406
7407 if (IS_HASWELL(dev)) {
7408 mutex_lock(&dev_priv->rps.hw_lock);
7409 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7410 val))
f475dadf 7411 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
7412 mutex_unlock(&dev_priv->rps.hw_lock);
7413 } else {
9ccd5aeb
PZ
7414 I915_WRITE(D_COMP_BDW, val);
7415 POSTING_READ(D_COMP_BDW);
3c4c9b81 7416 }
be256dc7
PZ
7417}
7418
7419/*
7420 * This function implements pieces of two sequences from BSpec:
7421 * - Sequence for display software to disable LCPLL
7422 * - Sequence for display software to allow package C8+
7423 * The steps implemented here are just the steps that actually touch the LCPLL
7424 * register. Callers should take care of disabling all the display engine
7425 * functions, doing the mode unset, fixing interrupts, etc.
7426 */
6ff58d53
PZ
7427static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7428 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7429{
7430 uint32_t val;
7431
7432 assert_can_disable_lcpll(dev_priv);
7433
7434 val = I915_READ(LCPLL_CTL);
7435
7436 if (switch_to_fclk) {
7437 val |= LCPLL_CD_SOURCE_FCLK;
7438 I915_WRITE(LCPLL_CTL, val);
7439
7440 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7441 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7442 DRM_ERROR("Switching to FCLK failed\n");
7443
7444 val = I915_READ(LCPLL_CTL);
7445 }
7446
7447 val |= LCPLL_PLL_DISABLE;
7448 I915_WRITE(LCPLL_CTL, val);
7449 POSTING_READ(LCPLL_CTL);
7450
7451 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7452 DRM_ERROR("LCPLL still locked\n");
7453
9ccd5aeb 7454 val = hsw_read_dcomp(dev_priv);
be256dc7 7455 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7456 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7457 ndelay(100);
7458
9ccd5aeb
PZ
7459 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7460 1))
be256dc7
PZ
7461 DRM_ERROR("D_COMP RCOMP still in progress\n");
7462
7463 if (allow_power_down) {
7464 val = I915_READ(LCPLL_CTL);
7465 val |= LCPLL_POWER_DOWN_ALLOW;
7466 I915_WRITE(LCPLL_CTL, val);
7467 POSTING_READ(LCPLL_CTL);
7468 }
7469}
7470
7471/*
7472 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7473 * source.
7474 */
6ff58d53 7475static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7476{
7477 uint32_t val;
a8a8bd54 7478 unsigned long irqflags;
be256dc7
PZ
7479
7480 val = I915_READ(LCPLL_CTL);
7481
7482 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7483 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7484 return;
7485
a8a8bd54
PZ
7486 /*
7487 * Make sure we're not on PC8 state before disabling PC8, otherwise
7488 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7489 *
7490 * The other problem is that hsw_restore_lcpll() is called as part of
7491 * the runtime PM resume sequence, so we can't just call
7492 * gen6_gt_force_wake_get() because that function calls
7493 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7494 * while we are on the resume sequence. So to solve this problem we have
7495 * to call special forcewake code that doesn't touch runtime PM and
7496 * doesn't enable the forcewake delayed work.
7497 */
7498 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7499 if (dev_priv->uncore.forcewake_count++ == 0)
7500 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7501 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
215733fa 7502
be256dc7
PZ
7503 if (val & LCPLL_POWER_DOWN_ALLOW) {
7504 val &= ~LCPLL_POWER_DOWN_ALLOW;
7505 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7506 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7507 }
7508
9ccd5aeb 7509 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
7510 val |= D_COMP_COMP_FORCE;
7511 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7512 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7513
7514 val = I915_READ(LCPLL_CTL);
7515 val &= ~LCPLL_PLL_DISABLE;
7516 I915_WRITE(LCPLL_CTL, val);
7517
7518 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7519 DRM_ERROR("LCPLL not locked yet\n");
7520
7521 if (val & LCPLL_CD_SOURCE_FCLK) {
7522 val = I915_READ(LCPLL_CTL);
7523 val &= ~LCPLL_CD_SOURCE_FCLK;
7524 I915_WRITE(LCPLL_CTL, val);
7525
7526 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7527 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7528 DRM_ERROR("Switching back to LCPLL failed\n");
7529 }
215733fa 7530
a8a8bd54
PZ
7531 /* See the big comment above. */
7532 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7533 if (--dev_priv->uncore.forcewake_count == 0)
7534 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7535 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
be256dc7
PZ
7536}
7537
765dab67
PZ
7538/*
7539 * Package states C8 and deeper are really deep PC states that can only be
7540 * reached when all the devices on the system allow it, so even if the graphics
7541 * device allows PC8+, it doesn't mean the system will actually get to these
7542 * states. Our driver only allows PC8+ when going into runtime PM.
7543 *
7544 * The requirements for PC8+ are that all the outputs are disabled, the power
7545 * well is disabled and most interrupts are disabled, and these are also
7546 * requirements for runtime PM. When these conditions are met, we manually do
7547 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7548 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7549 * hang the machine.
7550 *
7551 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7552 * the state of some registers, so when we come back from PC8+ we need to
7553 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7554 * need to take care of the registers kept by RC6. Notice that this happens even
7555 * if we don't put the device in PCI D3 state (which is what currently happens
7556 * because of the runtime PM support).
7557 *
7558 * For more, read "Display Sequences for Package C8" on the hardware
7559 * documentation.
7560 */
a14cb6fc 7561void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7562{
c67a470b
PZ
7563 struct drm_device *dev = dev_priv->dev;
7564 uint32_t val;
7565
c67a470b
PZ
7566 DRM_DEBUG_KMS("Enabling package C8+\n");
7567
c67a470b
PZ
7568 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7569 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7570 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7571 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7572 }
7573
7574 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7575 hsw_disable_lcpll(dev_priv, true, true);
7576}
7577
a14cb6fc 7578void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7579{
7580 struct drm_device *dev = dev_priv->dev;
7581 uint32_t val;
7582
c67a470b
PZ
7583 DRM_DEBUG_KMS("Disabling package C8+\n");
7584
7585 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7586 lpt_init_pch_refclk(dev);
7587
7588 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7589 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7590 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7591 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7592 }
7593
7594 intel_prepare_ddi(dev);
c67a470b
PZ
7595}
7596
9a952a0d
PZ
7597static void snb_modeset_global_resources(struct drm_device *dev)
7598{
7599 modeset_update_crtc_power_domains(dev);
7600}
7601
4f074129
ID
7602static void haswell_modeset_global_resources(struct drm_device *dev)
7603{
da723569 7604 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7605}
7606
09b4ddf9 7607static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7608 int x, int y,
7609 struct drm_framebuffer *fb)
7610{
09b4ddf9 7611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7612
566b734a 7613 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7614 return -EINVAL;
716c2e55 7615
644cef34
DV
7616 intel_crtc->lowfreq_avail = false;
7617
c8f7a0db 7618 return 0;
79e53945
JB
7619}
7620
7d2c8175
DL
7621static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7622 enum port port,
7623 struct intel_crtc_config *pipe_config)
7624{
7625 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7626
7627 switch (pipe_config->ddi_pll_sel) {
7628 case PORT_CLK_SEL_WRPLL1:
7629 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7630 break;
7631 case PORT_CLK_SEL_WRPLL2:
7632 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7633 break;
7634 }
7635}
7636
26804afd
DV
7637static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7638 struct intel_crtc_config *pipe_config)
7639{
7640 struct drm_device *dev = crtc->base.dev;
7641 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 7642 struct intel_shared_dpll *pll;
26804afd
DV
7643 enum port port;
7644 uint32_t tmp;
7645
7646 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7647
7648 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7649
7d2c8175 7650 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 7651
d452c5b6
DV
7652 if (pipe_config->shared_dpll >= 0) {
7653 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7654
7655 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7656 &pipe_config->dpll_hw_state));
7657 }
7658
26804afd
DV
7659 /*
7660 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7661 * DDI E. So just check whether this pipe is wired to DDI E and whether
7662 * the PCH transcoder is on.
7663 */
7664 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7665 pipe_config->has_pch_encoder = true;
7666
7667 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7668 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7669 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7670
7671 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7672 }
7673}
7674
0e8ffe1b
DV
7675static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7676 struct intel_crtc_config *pipe_config)
7677{
7678 struct drm_device *dev = crtc->base.dev;
7679 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7680 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7681 uint32_t tmp;
7682
b5482bd0
ID
7683 if (!intel_display_power_enabled(dev_priv,
7684 POWER_DOMAIN_PIPE(crtc->pipe)))
7685 return false;
7686
e143a21c 7687 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7688 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7689
eccb140b
DV
7690 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7691 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7692 enum pipe trans_edp_pipe;
7693 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7694 default:
7695 WARN(1, "unknown pipe linked to edp transcoder\n");
7696 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7697 case TRANS_DDI_EDP_INPUT_A_ON:
7698 trans_edp_pipe = PIPE_A;
7699 break;
7700 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7701 trans_edp_pipe = PIPE_B;
7702 break;
7703 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7704 trans_edp_pipe = PIPE_C;
7705 break;
7706 }
7707
7708 if (trans_edp_pipe == crtc->pipe)
7709 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7710 }
7711
da7e29bd 7712 if (!intel_display_power_enabled(dev_priv,
eccb140b 7713 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7714 return false;
7715
eccb140b 7716 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7717 if (!(tmp & PIPECONF_ENABLE))
7718 return false;
7719
26804afd 7720 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 7721
1bd1bd80
DV
7722 intel_get_pipe_timings(crtc, pipe_config);
7723
2fa2fe9a 7724 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7725 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7726 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7727
e59150dc
JB
7728 if (IS_HASWELL(dev))
7729 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7730 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7731
6c49f241
DV
7732 pipe_config->pixel_multiplier = 1;
7733
0e8ffe1b
DV
7734 return true;
7735}
7736
1a91510d
JN
7737static struct {
7738 int clock;
7739 u32 config;
7740} hdmi_audio_clock[] = {
7741 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7742 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7743 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7744 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7745 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7746 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7747 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7748 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7749 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7750 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7751};
7752
7753/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7754static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7755{
7756 int i;
7757
7758 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7759 if (mode->clock == hdmi_audio_clock[i].clock)
7760 break;
7761 }
7762
7763 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7764 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7765 i = 1;
7766 }
7767
7768 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7769 hdmi_audio_clock[i].clock,
7770 hdmi_audio_clock[i].config);
7771
7772 return hdmi_audio_clock[i].config;
7773}
7774
3a9627f4
WF
7775static bool intel_eld_uptodate(struct drm_connector *connector,
7776 int reg_eldv, uint32_t bits_eldv,
7777 int reg_elda, uint32_t bits_elda,
7778 int reg_edid)
7779{
7780 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7781 uint8_t *eld = connector->eld;
7782 uint32_t i;
7783
7784 i = I915_READ(reg_eldv);
7785 i &= bits_eldv;
7786
7787 if (!eld[0])
7788 return !i;
7789
7790 if (!i)
7791 return false;
7792
7793 i = I915_READ(reg_elda);
7794 i &= ~bits_elda;
7795 I915_WRITE(reg_elda, i);
7796
7797 for (i = 0; i < eld[2]; i++)
7798 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7799 return false;
7800
7801 return true;
7802}
7803
e0dac65e 7804static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7805 struct drm_crtc *crtc,
7806 struct drm_display_mode *mode)
e0dac65e
WF
7807{
7808 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7809 uint8_t *eld = connector->eld;
7810 uint32_t eldv;
7811 uint32_t len;
7812 uint32_t i;
7813
7814 i = I915_READ(G4X_AUD_VID_DID);
7815
7816 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7817 eldv = G4X_ELDV_DEVCL_DEVBLC;
7818 else
7819 eldv = G4X_ELDV_DEVCTG;
7820
3a9627f4
WF
7821 if (intel_eld_uptodate(connector,
7822 G4X_AUD_CNTL_ST, eldv,
7823 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7824 G4X_HDMIW_HDMIEDID))
7825 return;
7826
e0dac65e
WF
7827 i = I915_READ(G4X_AUD_CNTL_ST);
7828 i &= ~(eldv | G4X_ELD_ADDR);
7829 len = (i >> 9) & 0x1f; /* ELD buffer size */
7830 I915_WRITE(G4X_AUD_CNTL_ST, i);
7831
7832 if (!eld[0])
7833 return;
7834
7835 len = min_t(uint8_t, eld[2], len);
7836 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7837 for (i = 0; i < len; i++)
7838 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7839
7840 i = I915_READ(G4X_AUD_CNTL_ST);
7841 i |= eldv;
7842 I915_WRITE(G4X_AUD_CNTL_ST, i);
7843}
7844
83358c85 7845static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7846 struct drm_crtc *crtc,
7847 struct drm_display_mode *mode)
83358c85
WX
7848{
7849 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7850 uint8_t *eld = connector->eld;
83358c85
WX
7851 uint32_t eldv;
7852 uint32_t i;
7853 int len;
7854 int pipe = to_intel_crtc(crtc)->pipe;
7855 int tmp;
7856
7857 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7858 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7859 int aud_config = HSW_AUD_CFG(pipe);
7860 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7861
83358c85
WX
7862 /* Audio output enable */
7863 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7864 tmp = I915_READ(aud_cntrl_st2);
7865 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7866 I915_WRITE(aud_cntrl_st2, tmp);
c7905792 7867 POSTING_READ(aud_cntrl_st2);
83358c85 7868
c7905792 7869 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
83358c85
WX
7870
7871 /* Set ELD valid state */
7872 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7873 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7874 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7875 I915_WRITE(aud_cntrl_st2, tmp);
7876 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7877 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7878
7879 /* Enable HDMI mode */
7880 tmp = I915_READ(aud_config);
7e7cb34f 7881 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7882 /* clear N_programing_enable and N_value_index */
7883 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7884 I915_WRITE(aud_config, tmp);
7885
7886 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7887
7888 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7889
7890 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7891 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7892 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7893 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7894 } else {
7895 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7896 }
83358c85
WX
7897
7898 if (intel_eld_uptodate(connector,
7899 aud_cntrl_st2, eldv,
7900 aud_cntl_st, IBX_ELD_ADDRESS,
7901 hdmiw_hdmiedid))
7902 return;
7903
7904 i = I915_READ(aud_cntrl_st2);
7905 i &= ~eldv;
7906 I915_WRITE(aud_cntrl_st2, i);
7907
7908 if (!eld[0])
7909 return;
7910
7911 i = I915_READ(aud_cntl_st);
7912 i &= ~IBX_ELD_ADDRESS;
7913 I915_WRITE(aud_cntl_st, i);
7914 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7915 DRM_DEBUG_DRIVER("port num:%d\n", i);
7916
7917 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7918 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7919 for (i = 0; i < len; i++)
7920 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7921
7922 i = I915_READ(aud_cntrl_st2);
7923 i |= eldv;
7924 I915_WRITE(aud_cntrl_st2, i);
7925
7926}
7927
e0dac65e 7928static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7929 struct drm_crtc *crtc,
7930 struct drm_display_mode *mode)
e0dac65e
WF
7931{
7932 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7933 uint8_t *eld = connector->eld;
7934 uint32_t eldv;
7935 uint32_t i;
7936 int len;
7937 int hdmiw_hdmiedid;
b6daa025 7938 int aud_config;
e0dac65e
WF
7939 int aud_cntl_st;
7940 int aud_cntrl_st2;
9b138a83 7941 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7942
b3f33cbf 7943 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7944 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7945 aud_config = IBX_AUD_CFG(pipe);
7946 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7947 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7948 } else if (IS_VALLEYVIEW(connector->dev)) {
7949 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7950 aud_config = VLV_AUD_CFG(pipe);
7951 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7952 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7953 } else {
9b138a83
WX
7954 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7955 aud_config = CPT_AUD_CFG(pipe);
7956 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7957 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7958 }
7959
9b138a83 7960 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7961
9ca2fe73
ML
7962 if (IS_VALLEYVIEW(connector->dev)) {
7963 struct intel_encoder *intel_encoder;
7964 struct intel_digital_port *intel_dig_port;
7965
7966 intel_encoder = intel_attached_encoder(connector);
7967 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7968 i = intel_dig_port->port;
7969 } else {
7970 i = I915_READ(aud_cntl_st);
7971 i = (i >> 29) & DIP_PORT_SEL_MASK;
7972 /* DIP_Port_Select, 0x1 = PortB */
7973 }
7974
e0dac65e
WF
7975 if (!i) {
7976 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7977 /* operate blindly on all ports */
1202b4c6
WF
7978 eldv = IBX_ELD_VALIDB;
7979 eldv |= IBX_ELD_VALIDB << 4;
7980 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7981 } else {
2582a850 7982 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7983 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7984 }
7985
3a9627f4
WF
7986 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7987 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7988 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7989 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7990 } else {
7991 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7992 }
e0dac65e 7993
3a9627f4
WF
7994 if (intel_eld_uptodate(connector,
7995 aud_cntrl_st2, eldv,
7996 aud_cntl_st, IBX_ELD_ADDRESS,
7997 hdmiw_hdmiedid))
7998 return;
7999
e0dac65e
WF
8000 i = I915_READ(aud_cntrl_st2);
8001 i &= ~eldv;
8002 I915_WRITE(aud_cntrl_st2, i);
8003
8004 if (!eld[0])
8005 return;
8006
e0dac65e 8007 i = I915_READ(aud_cntl_st);
1202b4c6 8008 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
8009 I915_WRITE(aud_cntl_st, i);
8010
8011 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8012 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8013 for (i = 0; i < len; i++)
8014 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8015
8016 i = I915_READ(aud_cntrl_st2);
8017 i |= eldv;
8018 I915_WRITE(aud_cntrl_st2, i);
8019}
8020
8021void intel_write_eld(struct drm_encoder *encoder,
8022 struct drm_display_mode *mode)
8023{
8024 struct drm_crtc *crtc = encoder->crtc;
8025 struct drm_connector *connector;
8026 struct drm_device *dev = encoder->dev;
8027 struct drm_i915_private *dev_priv = dev->dev_private;
8028
8029 connector = drm_select_eld(encoder, mode);
8030 if (!connector)
8031 return;
8032
8033 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8034 connector->base.id,
c23cc417 8035 connector->name,
e0dac65e 8036 connector->encoder->base.id,
8e329a03 8037 connector->encoder->name);
e0dac65e
WF
8038
8039 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8040
8041 if (dev_priv->display.write_eld)
34427052 8042 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
8043}
8044
560b85bb
CW
8045static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8046{
8047 struct drm_device *dev = crtc->dev;
8048 struct drm_i915_private *dev_priv = dev->dev_private;
8049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 8050 uint32_t cntl = 0, size = 0;
560b85bb 8051
dc41c154
VS
8052 if (base) {
8053 unsigned int width = intel_crtc->cursor_width;
8054 unsigned int height = intel_crtc->cursor_height;
8055 unsigned int stride = roundup_pow_of_two(width) * 4;
8056
8057 switch (stride) {
8058 default:
8059 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8060 width, stride);
8061 stride = 256;
8062 /* fallthrough */
8063 case 256:
8064 case 512:
8065 case 1024:
8066 case 2048:
8067 break;
4b0e333e
CW
8068 }
8069
dc41c154
VS
8070 cntl |= CURSOR_ENABLE |
8071 CURSOR_GAMMA_ENABLE |
8072 CURSOR_FORMAT_ARGB |
8073 CURSOR_STRIDE(stride);
8074
8075 size = (height << 12) | width;
8076 }
8077
8078 if (intel_crtc->cursor_cntl != 0 &&
8079 (intel_crtc->cursor_base != base ||
8080 intel_crtc->cursor_size != size ||
8081 intel_crtc->cursor_cntl != cntl)) {
8082 /* On these chipsets we can only modify the base/size/stride
8083 * whilst the cursor is disabled.
8084 */
8085 I915_WRITE(_CURACNTR, 0);
8086 POSTING_READ(_CURACNTR);
8087 intel_crtc->cursor_cntl = 0;
8088 }
8089
8090 if (intel_crtc->cursor_base != base)
9db4a9c7 8091 I915_WRITE(_CURABASE, base);
dc41c154
VS
8092
8093 if (intel_crtc->cursor_size != size) {
8094 I915_WRITE(CURSIZE, size);
8095 intel_crtc->cursor_size = size;
4b0e333e 8096 }
560b85bb 8097
4b0e333e
CW
8098 if (intel_crtc->cursor_cntl != cntl) {
8099 I915_WRITE(_CURACNTR, cntl);
8100 POSTING_READ(_CURACNTR);
8101 intel_crtc->cursor_cntl = cntl;
8102 }
560b85bb
CW
8103}
8104
8105static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8106{
8107 struct drm_device *dev = crtc->dev;
8108 struct drm_i915_private *dev_priv = dev->dev_private;
8109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8110 int pipe = intel_crtc->pipe;
4b0e333e 8111 uint32_t cntl;
4726e0b0 8112
4b0e333e
CW
8113 cntl = 0;
8114 if (base) {
8115 cntl = MCURSOR_GAMMA_ENABLE;
8116 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8117 case 64:
8118 cntl |= CURSOR_MODE_64_ARGB_AX;
8119 break;
8120 case 128:
8121 cntl |= CURSOR_MODE_128_ARGB_AX;
8122 break;
8123 case 256:
8124 cntl |= CURSOR_MODE_256_ARGB_AX;
8125 break;
8126 default:
8127 WARN_ON(1);
8128 return;
560b85bb 8129 }
4b0e333e
CW
8130 cntl |= pipe << 28; /* Connect to correct pipe */
8131 }
4b0e333e
CW
8132 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8133 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 8134
4b0e333e
CW
8135 if (intel_crtc->cursor_cntl != cntl) {
8136 I915_WRITE(CURCNTR(pipe), cntl);
8137 POSTING_READ(CURCNTR(pipe));
8138 intel_crtc->cursor_cntl = cntl;
65a21cd6 8139 }
4b0e333e 8140
65a21cd6 8141 /* and commit changes on next vblank */
5efb3e28
VS
8142 I915_WRITE(CURBASE(pipe), base);
8143 POSTING_READ(CURBASE(pipe));
65a21cd6
JB
8144}
8145
cda4b7d3 8146/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8147static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8148 bool on)
cda4b7d3
CW
8149{
8150 struct drm_device *dev = crtc->dev;
8151 struct drm_i915_private *dev_priv = dev->dev_private;
8152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8153 int pipe = intel_crtc->pipe;
3d7d6510
MR
8154 int x = crtc->cursor_x;
8155 int y = crtc->cursor_y;
d6e4db15 8156 u32 base = 0, pos = 0;
cda4b7d3 8157
d6e4db15 8158 if (on)
cda4b7d3 8159 base = intel_crtc->cursor_addr;
cda4b7d3 8160
d6e4db15
VS
8161 if (x >= intel_crtc->config.pipe_src_w)
8162 base = 0;
8163
8164 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
8165 base = 0;
8166
8167 if (x < 0) {
efc9064e 8168 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
8169 base = 0;
8170
8171 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8172 x = -x;
8173 }
8174 pos |= x << CURSOR_X_SHIFT;
8175
8176 if (y < 0) {
efc9064e 8177 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
8178 base = 0;
8179
8180 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8181 y = -y;
8182 }
8183 pos |= y << CURSOR_Y_SHIFT;
8184
4b0e333e 8185 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8186 return;
8187
5efb3e28
VS
8188 I915_WRITE(CURPOS(pipe), pos);
8189
8ac54669 8190 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
8191 i845_update_cursor(crtc, base);
8192 else
8193 i9xx_update_cursor(crtc, base);
4b0e333e 8194 intel_crtc->cursor_base = base;
cda4b7d3
CW
8195}
8196
dc41c154
VS
8197static bool cursor_size_ok(struct drm_device *dev,
8198 uint32_t width, uint32_t height)
8199{
8200 if (width == 0 || height == 0)
8201 return false;
8202
8203 /*
8204 * 845g/865g are special in that they are only limited by
8205 * the width of their cursors, the height is arbitrary up to
8206 * the precision of the register. Everything else requires
8207 * square cursors, limited to a few power-of-two sizes.
8208 */
8209 if (IS_845G(dev) || IS_I865G(dev)) {
8210 if ((width & 63) != 0)
8211 return false;
8212
8213 if (width > (IS_845G(dev) ? 64 : 512))
8214 return false;
8215
8216 if (height > 1023)
8217 return false;
8218 } else {
8219 switch (width | height) {
8220 case 256:
8221 case 128:
8222 if (IS_GEN2(dev))
8223 return false;
8224 case 64:
8225 break;
8226 default:
8227 return false;
8228 }
8229 }
8230
8231 return true;
8232}
8233
e3287951
MR
8234/*
8235 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8236 *
8237 * Note that the object's reference will be consumed if the update fails. If
8238 * the update succeeds, the reference of the old object (if any) will be
8239 * consumed.
8240 */
8241static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8242 struct drm_i915_gem_object *obj,
8243 uint32_t width, uint32_t height)
79e53945
JB
8244{
8245 struct drm_device *dev = crtc->dev;
79e53945 8246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 8247 enum pipe pipe = intel_crtc->pipe;
dc41c154 8248 unsigned old_width, stride;
cda4b7d3 8249 uint32_t addr;
3f8bc370 8250 int ret;
79e53945 8251
79e53945 8252 /* if we want to turn off the cursor ignore width and height */
e3287951 8253 if (!obj) {
28c97730 8254 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 8255 addr = 0;
05394f39 8256 obj = NULL;
5004417d 8257 mutex_lock(&dev->struct_mutex);
3f8bc370 8258 goto finish;
79e53945
JB
8259 }
8260
4726e0b0 8261 /* Check for which cursor types we support */
dc41c154 8262 if (!cursor_size_ok(dev, width, height)) {
4726e0b0 8263 DRM_DEBUG("Cursor dimension not supported\n");
79e53945
JB
8264 return -EINVAL;
8265 }
8266
dc41c154
VS
8267 stride = roundup_pow_of_two(width) * 4;
8268 if (obj->base.size < stride * height) {
e3287951 8269 DRM_DEBUG_KMS("buffer is too small\n");
34b8686e
DA
8270 ret = -ENOMEM;
8271 goto fail;
79e53945
JB
8272 }
8273
71acb5eb 8274 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8275 mutex_lock(&dev->struct_mutex);
3d13ef2e 8276 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8277 unsigned alignment;
8278
d9e86c0e 8279 if (obj->tiling_mode) {
3b25b31f 8280 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
8281 ret = -EINVAL;
8282 goto fail_locked;
8283 }
8284
693db184
CW
8285 /* Note that the w/a also requires 2 PTE of padding following
8286 * the bo. We currently fill all unused PTE with the shadow
8287 * page and so we should always have valid PTE following the
8288 * cursor preventing the VT-d warning.
8289 */
8290 alignment = 0;
8291 if (need_vtd_wa(dev))
8292 alignment = 64*1024;
8293
8294 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8295 if (ret) {
3b25b31f 8296 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 8297 goto fail_locked;
e7b526bb
CW
8298 }
8299
d9e86c0e
CW
8300 ret = i915_gem_object_put_fence(obj);
8301 if (ret) {
3b25b31f 8302 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
8303 goto fail_unpin;
8304 }
8305
f343c5f6 8306 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 8307 } else {
6eeefaf3 8308 int align = IS_I830(dev) ? 16 * 1024 : 256;
00731155 8309 ret = i915_gem_object_attach_phys(obj, align);
71acb5eb 8310 if (ret) {
3b25b31f 8311 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8312 goto fail_locked;
71acb5eb 8313 }
00731155 8314 addr = obj->phys_handle->busaddr;
3f8bc370
KH
8315 }
8316
3f8bc370 8317 finish:
3f8bc370 8318 if (intel_crtc->cursor_bo) {
00731155 8319 if (!INTEL_INFO(dev)->cursor_needs_physical)
cc98b413 8320 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
3f8bc370 8321 }
80824003 8322
a071fa00
DV
8323 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8324 INTEL_FRONTBUFFER_CURSOR(pipe));
7f9872e0 8325 mutex_unlock(&dev->struct_mutex);
3f8bc370 8326
64f962e3
CW
8327 old_width = intel_crtc->cursor_width;
8328
3f8bc370 8329 intel_crtc->cursor_addr = addr;
05394f39 8330 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8331 intel_crtc->cursor_width = width;
8332 intel_crtc->cursor_height = height;
8333
64f962e3
CW
8334 if (intel_crtc->active) {
8335 if (old_width != width)
8336 intel_update_watermarks(crtc);
f2f5f771 8337 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
64f962e3 8338 }
3f8bc370 8339
f99d7069
DV
8340 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8341
79e53945 8342 return 0;
e7b526bb 8343fail_unpin:
cc98b413 8344 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8345fail_locked:
34b8686e 8346 mutex_unlock(&dev->struct_mutex);
bc9025bd 8347fail:
05394f39 8348 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 8349 return ret;
79e53945
JB
8350}
8351
79e53945 8352static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8353 u16 *blue, uint32_t start, uint32_t size)
79e53945 8354{
7203425a 8355 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8357
7203425a 8358 for (i = start; i < end; i++) {
79e53945
JB
8359 intel_crtc->lut_r[i] = red[i] >> 8;
8360 intel_crtc->lut_g[i] = green[i] >> 8;
8361 intel_crtc->lut_b[i] = blue[i] >> 8;
8362 }
8363
8364 intel_crtc_load_lut(crtc);
8365}
8366
79e53945
JB
8367/* VESA 640x480x72Hz mode to set on the pipe */
8368static struct drm_display_mode load_detect_mode = {
8369 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8370 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8371};
8372
a8bb6818
DV
8373struct drm_framebuffer *
8374__intel_framebuffer_create(struct drm_device *dev,
8375 struct drm_mode_fb_cmd2 *mode_cmd,
8376 struct drm_i915_gem_object *obj)
d2dff872
CW
8377{
8378 struct intel_framebuffer *intel_fb;
8379 int ret;
8380
8381 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8382 if (!intel_fb) {
8383 drm_gem_object_unreference_unlocked(&obj->base);
8384 return ERR_PTR(-ENOMEM);
8385 }
8386
8387 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8388 if (ret)
8389 goto err;
d2dff872
CW
8390
8391 return &intel_fb->base;
dd4916c5
DV
8392err:
8393 drm_gem_object_unreference_unlocked(&obj->base);
8394 kfree(intel_fb);
8395
8396 return ERR_PTR(ret);
d2dff872
CW
8397}
8398
b5ea642a 8399static struct drm_framebuffer *
a8bb6818
DV
8400intel_framebuffer_create(struct drm_device *dev,
8401 struct drm_mode_fb_cmd2 *mode_cmd,
8402 struct drm_i915_gem_object *obj)
8403{
8404 struct drm_framebuffer *fb;
8405 int ret;
8406
8407 ret = i915_mutex_lock_interruptible(dev);
8408 if (ret)
8409 return ERR_PTR(ret);
8410 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8411 mutex_unlock(&dev->struct_mutex);
8412
8413 return fb;
8414}
8415
d2dff872
CW
8416static u32
8417intel_framebuffer_pitch_for_width(int width, int bpp)
8418{
8419 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8420 return ALIGN(pitch, 64);
8421}
8422
8423static u32
8424intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8425{
8426 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8427 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8428}
8429
8430static struct drm_framebuffer *
8431intel_framebuffer_create_for_mode(struct drm_device *dev,
8432 struct drm_display_mode *mode,
8433 int depth, int bpp)
8434{
8435 struct drm_i915_gem_object *obj;
0fed39bd 8436 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8437
8438 obj = i915_gem_alloc_object(dev,
8439 intel_framebuffer_size_for_mode(mode, bpp));
8440 if (obj == NULL)
8441 return ERR_PTR(-ENOMEM);
8442
8443 mode_cmd.width = mode->hdisplay;
8444 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8445 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8446 bpp);
5ca0c34a 8447 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8448
8449 return intel_framebuffer_create(dev, &mode_cmd, obj);
8450}
8451
8452static struct drm_framebuffer *
8453mode_fits_in_fbdev(struct drm_device *dev,
8454 struct drm_display_mode *mode)
8455{
4520f53a 8456#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8457 struct drm_i915_private *dev_priv = dev->dev_private;
8458 struct drm_i915_gem_object *obj;
8459 struct drm_framebuffer *fb;
8460
4c0e5528 8461 if (!dev_priv->fbdev)
d2dff872
CW
8462 return NULL;
8463
4c0e5528 8464 if (!dev_priv->fbdev->fb)
d2dff872
CW
8465 return NULL;
8466
4c0e5528
DV
8467 obj = dev_priv->fbdev->fb->obj;
8468 BUG_ON(!obj);
8469
8bcd4553 8470 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8471 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8472 fb->bits_per_pixel))
d2dff872
CW
8473 return NULL;
8474
01f2c773 8475 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8476 return NULL;
8477
8478 return fb;
4520f53a
DV
8479#else
8480 return NULL;
8481#endif
d2dff872
CW
8482}
8483
d2434ab7 8484bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8485 struct drm_display_mode *mode,
51fd371b
RC
8486 struct intel_load_detect_pipe *old,
8487 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8488{
8489 struct intel_crtc *intel_crtc;
d2434ab7
DV
8490 struct intel_encoder *intel_encoder =
8491 intel_attached_encoder(connector);
79e53945 8492 struct drm_crtc *possible_crtc;
4ef69c7a 8493 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8494 struct drm_crtc *crtc = NULL;
8495 struct drm_device *dev = encoder->dev;
94352cf9 8496 struct drm_framebuffer *fb;
51fd371b
RC
8497 struct drm_mode_config *config = &dev->mode_config;
8498 int ret, i = -1;
79e53945 8499
d2dff872 8500 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8501 connector->base.id, connector->name,
8e329a03 8502 encoder->base.id, encoder->name);
d2dff872 8503
51fd371b
RC
8504 drm_modeset_acquire_init(ctx, 0);
8505
8506retry:
8507 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8508 if (ret)
8509 goto fail_unlock;
6e9f798d 8510
79e53945
JB
8511 /*
8512 * Algorithm gets a little messy:
7a5e4805 8513 *
79e53945
JB
8514 * - if the connector already has an assigned crtc, use it (but make
8515 * sure it's on first)
7a5e4805 8516 *
79e53945
JB
8517 * - try to find the first unused crtc that can drive this connector,
8518 * and use that if we find one
79e53945
JB
8519 */
8520
8521 /* See if we already have a CRTC for this connector */
8522 if (encoder->crtc) {
8523 crtc = encoder->crtc;
8261b191 8524
51fd371b
RC
8525 ret = drm_modeset_lock(&crtc->mutex, ctx);
8526 if (ret)
8527 goto fail_unlock;
7b24056b 8528
24218aac 8529 old->dpms_mode = connector->dpms;
8261b191
CW
8530 old->load_detect_temp = false;
8531
8532 /* Make sure the crtc and connector are running */
24218aac
DV
8533 if (connector->dpms != DRM_MODE_DPMS_ON)
8534 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8535
7173188d 8536 return true;
79e53945
JB
8537 }
8538
8539 /* Find an unused one (if possible) */
70e1e0ec 8540 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8541 i++;
8542 if (!(encoder->possible_crtcs & (1 << i)))
8543 continue;
8544 if (!possible_crtc->enabled) {
8545 crtc = possible_crtc;
8546 break;
8547 }
79e53945
JB
8548 }
8549
8550 /*
8551 * If we didn't find an unused CRTC, don't use any.
8552 */
8553 if (!crtc) {
7173188d 8554 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8555 goto fail_unlock;
79e53945
JB
8556 }
8557
51fd371b
RC
8558 ret = drm_modeset_lock(&crtc->mutex, ctx);
8559 if (ret)
8560 goto fail_unlock;
fc303101
DV
8561 intel_encoder->new_crtc = to_intel_crtc(crtc);
8562 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8563
8564 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8565 intel_crtc->new_enabled = true;
8566 intel_crtc->new_config = &intel_crtc->config;
24218aac 8567 old->dpms_mode = connector->dpms;
8261b191 8568 old->load_detect_temp = true;
d2dff872 8569 old->release_fb = NULL;
79e53945 8570
6492711d
CW
8571 if (!mode)
8572 mode = &load_detect_mode;
79e53945 8573
d2dff872
CW
8574 /* We need a framebuffer large enough to accommodate all accesses
8575 * that the plane may generate whilst we perform load detection.
8576 * We can not rely on the fbcon either being present (we get called
8577 * during its initialisation to detect all boot displays, or it may
8578 * not even exist) or that it is large enough to satisfy the
8579 * requested mode.
8580 */
94352cf9
DV
8581 fb = mode_fits_in_fbdev(dev, mode);
8582 if (fb == NULL) {
d2dff872 8583 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8584 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8585 old->release_fb = fb;
d2dff872
CW
8586 } else
8587 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8588 if (IS_ERR(fb)) {
d2dff872 8589 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8590 goto fail;
79e53945 8591 }
79e53945 8592
c0c36b94 8593 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8594 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8595 if (old->release_fb)
8596 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8597 goto fail;
79e53945 8598 }
7173188d 8599
79e53945 8600 /* let the connector get through one full cycle before testing */
9d0498a2 8601 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8602 return true;
412b61d8
VS
8603
8604 fail:
8605 intel_crtc->new_enabled = crtc->enabled;
8606 if (intel_crtc->new_enabled)
8607 intel_crtc->new_config = &intel_crtc->config;
8608 else
8609 intel_crtc->new_config = NULL;
51fd371b
RC
8610fail_unlock:
8611 if (ret == -EDEADLK) {
8612 drm_modeset_backoff(ctx);
8613 goto retry;
8614 }
8615
8616 drm_modeset_drop_locks(ctx);
8617 drm_modeset_acquire_fini(ctx);
6e9f798d 8618
412b61d8 8619 return false;
79e53945
JB
8620}
8621
d2434ab7 8622void intel_release_load_detect_pipe(struct drm_connector *connector,
51fd371b
RC
8623 struct intel_load_detect_pipe *old,
8624 struct drm_modeset_acquire_ctx *ctx)
79e53945 8625{
d2434ab7
DV
8626 struct intel_encoder *intel_encoder =
8627 intel_attached_encoder(connector);
4ef69c7a 8628 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8629 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8631
d2dff872 8632 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8633 connector->base.id, connector->name,
8e329a03 8634 encoder->base.id, encoder->name);
d2dff872 8635
8261b191 8636 if (old->load_detect_temp) {
fc303101
DV
8637 to_intel_connector(connector)->new_encoder = NULL;
8638 intel_encoder->new_crtc = NULL;
412b61d8
VS
8639 intel_crtc->new_enabled = false;
8640 intel_crtc->new_config = NULL;
fc303101 8641 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8642
36206361
DV
8643 if (old->release_fb) {
8644 drm_framebuffer_unregister_private(old->release_fb);
8645 drm_framebuffer_unreference(old->release_fb);
8646 }
d2dff872 8647
51fd371b 8648 goto unlock;
0622a53c 8649 return;
79e53945
JB
8650 }
8651
c751ce4f 8652 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8653 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8654 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b 8655
51fd371b
RC
8656unlock:
8657 drm_modeset_drop_locks(ctx);
8658 drm_modeset_acquire_fini(ctx);
79e53945
JB
8659}
8660
da4a1efa
VS
8661static int i9xx_pll_refclk(struct drm_device *dev,
8662 const struct intel_crtc_config *pipe_config)
8663{
8664 struct drm_i915_private *dev_priv = dev->dev_private;
8665 u32 dpll = pipe_config->dpll_hw_state.dpll;
8666
8667 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8668 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8669 else if (HAS_PCH_SPLIT(dev))
8670 return 120000;
8671 else if (!IS_GEN2(dev))
8672 return 96000;
8673 else
8674 return 48000;
8675}
8676
79e53945 8677/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8678static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8679 struct intel_crtc_config *pipe_config)
79e53945 8680{
f1f644dc 8681 struct drm_device *dev = crtc->base.dev;
79e53945 8682 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8683 int pipe = pipe_config->cpu_transcoder;
293623f7 8684 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8685 u32 fp;
8686 intel_clock_t clock;
da4a1efa 8687 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8688
8689 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8690 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8691 else
293623f7 8692 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8693
8694 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8695 if (IS_PINEVIEW(dev)) {
8696 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8697 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8698 } else {
8699 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8700 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8701 }
8702
a6c45cf0 8703 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8704 if (IS_PINEVIEW(dev))
8705 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8706 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8707 else
8708 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8709 DPLL_FPA01_P1_POST_DIV_SHIFT);
8710
8711 switch (dpll & DPLL_MODE_MASK) {
8712 case DPLLB_MODE_DAC_SERIAL:
8713 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8714 5 : 10;
8715 break;
8716 case DPLLB_MODE_LVDS:
8717 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8718 7 : 14;
8719 break;
8720 default:
28c97730 8721 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8722 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8723 return;
79e53945
JB
8724 }
8725
ac58c3f0 8726 if (IS_PINEVIEW(dev))
da4a1efa 8727 pineview_clock(refclk, &clock);
ac58c3f0 8728 else
da4a1efa 8729 i9xx_clock(refclk, &clock);
79e53945 8730 } else {
0fb58223 8731 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8732 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8733
8734 if (is_lvds) {
8735 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8736 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8737
8738 if (lvds & LVDS_CLKB_POWER_UP)
8739 clock.p2 = 7;
8740 else
8741 clock.p2 = 14;
79e53945
JB
8742 } else {
8743 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8744 clock.p1 = 2;
8745 else {
8746 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8747 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8748 }
8749 if (dpll & PLL_P2_DIVIDE_BY_4)
8750 clock.p2 = 4;
8751 else
8752 clock.p2 = 2;
79e53945 8753 }
da4a1efa
VS
8754
8755 i9xx_clock(refclk, &clock);
79e53945
JB
8756 }
8757
18442d08
VS
8758 /*
8759 * This value includes pixel_multiplier. We will use
241bfc38 8760 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8761 * encoder's get_config() function.
8762 */
8763 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8764}
8765
6878da05
VS
8766int intel_dotclock_calculate(int link_freq,
8767 const struct intel_link_m_n *m_n)
f1f644dc 8768{
f1f644dc
JB
8769 /*
8770 * The calculation for the data clock is:
1041a02f 8771 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8772 * But we want to avoid losing precison if possible, so:
1041a02f 8773 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8774 *
8775 * and the link clock is simpler:
1041a02f 8776 * link_clock = (m * link_clock) / n
f1f644dc
JB
8777 */
8778
6878da05
VS
8779 if (!m_n->link_n)
8780 return 0;
f1f644dc 8781
6878da05
VS
8782 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8783}
f1f644dc 8784
18442d08
VS
8785static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8786 struct intel_crtc_config *pipe_config)
6878da05
VS
8787{
8788 struct drm_device *dev = crtc->base.dev;
79e53945 8789
18442d08
VS
8790 /* read out port_clock from the DPLL */
8791 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8792
f1f644dc 8793 /*
18442d08 8794 * This value does not include pixel_multiplier.
241bfc38 8795 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8796 * agree once we know their relationship in the encoder's
8797 * get_config() function.
79e53945 8798 */
241bfc38 8799 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8800 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8801 &pipe_config->fdi_m_n);
79e53945
JB
8802}
8803
8804/** Returns the currently programmed mode of the given pipe. */
8805struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8806 struct drm_crtc *crtc)
8807{
548f245b 8808 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8810 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8811 struct drm_display_mode *mode;
f1f644dc 8812 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8813 int htot = I915_READ(HTOTAL(cpu_transcoder));
8814 int hsync = I915_READ(HSYNC(cpu_transcoder));
8815 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8816 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8817 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8818
8819 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8820 if (!mode)
8821 return NULL;
8822
f1f644dc
JB
8823 /*
8824 * Construct a pipe_config sufficient for getting the clock info
8825 * back out of crtc_clock_get.
8826 *
8827 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8828 * to use a real value here instead.
8829 */
293623f7 8830 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8831 pipe_config.pixel_multiplier = 1;
293623f7
VS
8832 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8833 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8834 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8835 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8836
773ae034 8837 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8838 mode->hdisplay = (htot & 0xffff) + 1;
8839 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8840 mode->hsync_start = (hsync & 0xffff) + 1;
8841 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8842 mode->vdisplay = (vtot & 0xffff) + 1;
8843 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8844 mode->vsync_start = (vsync & 0xffff) + 1;
8845 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8846
8847 drm_mode_set_name(mode);
79e53945
JB
8848
8849 return mode;
8850}
8851
cc36513c
DV
8852static void intel_increase_pllclock(struct drm_device *dev,
8853 enum pipe pipe)
652c393a 8854{
fbee40df 8855 struct drm_i915_private *dev_priv = dev->dev_private;
dbdc6479
JB
8856 int dpll_reg = DPLL(pipe);
8857 int dpll;
652c393a 8858
baff296c 8859 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8860 return;
8861
8862 if (!dev_priv->lvds_downclock_avail)
8863 return;
8864
dbdc6479 8865 dpll = I915_READ(dpll_reg);
652c393a 8866 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8867 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8868
8ac5a6d5 8869 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8870
8871 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8872 I915_WRITE(dpll_reg, dpll);
9d0498a2 8873 intel_wait_for_vblank(dev, pipe);
dbdc6479 8874
652c393a
JB
8875 dpll = I915_READ(dpll_reg);
8876 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8877 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8878 }
652c393a
JB
8879}
8880
8881static void intel_decrease_pllclock(struct drm_crtc *crtc)
8882{
8883 struct drm_device *dev = crtc->dev;
fbee40df 8884 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8886
baff296c 8887 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8888 return;
8889
8890 if (!dev_priv->lvds_downclock_avail)
8891 return;
8892
8893 /*
8894 * Since this is called by a timer, we should never get here in
8895 * the manual case.
8896 */
8897 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8898 int pipe = intel_crtc->pipe;
8899 int dpll_reg = DPLL(pipe);
8900 int dpll;
f6e5b160 8901
44d98a61 8902 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8903
8ac5a6d5 8904 assert_panel_unlocked(dev_priv, pipe);
652c393a 8905
dc257cf1 8906 dpll = I915_READ(dpll_reg);
652c393a
JB
8907 dpll |= DISPLAY_RATE_SELECT_FPA1;
8908 I915_WRITE(dpll_reg, dpll);
9d0498a2 8909 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8910 dpll = I915_READ(dpll_reg);
8911 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8912 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8913 }
8914
8915}
8916
f047e395
CW
8917void intel_mark_busy(struct drm_device *dev)
8918{
c67a470b
PZ
8919 struct drm_i915_private *dev_priv = dev->dev_private;
8920
f62a0076
CW
8921 if (dev_priv->mm.busy)
8922 return;
8923
43694d69 8924 intel_runtime_pm_get(dev_priv);
c67a470b 8925 i915_update_gfx_val(dev_priv);
f62a0076 8926 dev_priv->mm.busy = true;
f047e395
CW
8927}
8928
8929void intel_mark_idle(struct drm_device *dev)
652c393a 8930{
c67a470b 8931 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8932 struct drm_crtc *crtc;
652c393a 8933
f62a0076
CW
8934 if (!dev_priv->mm.busy)
8935 return;
8936
8937 dev_priv->mm.busy = false;
8938
d330a953 8939 if (!i915.powersave)
bb4cdd53 8940 goto out;
652c393a 8941
70e1e0ec 8942 for_each_crtc(dev, crtc) {
f4510a27 8943 if (!crtc->primary->fb)
652c393a
JB
8944 continue;
8945
725a5b54 8946 intel_decrease_pllclock(crtc);
652c393a 8947 }
b29c19b6 8948
3d13ef2e 8949 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8950 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8951
8952out:
43694d69 8953 intel_runtime_pm_put(dev_priv);
652c393a
JB
8954}
8955
7c8f8a70 8956
f99d7069
DV
8957/**
8958 * intel_mark_fb_busy - mark given planes as busy
8959 * @dev: DRM device
8960 * @frontbuffer_bits: bits for the affected planes
8961 * @ring: optional ring for asynchronous commands
8962 *
8963 * This function gets called every time the screen contents change. It can be
8964 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8965 */
8966static void intel_mark_fb_busy(struct drm_device *dev,
8967 unsigned frontbuffer_bits,
8968 struct intel_engine_cs *ring)
652c393a 8969{
cc36513c 8970 enum pipe pipe;
652c393a 8971
d330a953 8972 if (!i915.powersave)
acb87dfb
CW
8973 return;
8974
cc36513c 8975 for_each_pipe(pipe) {
f99d7069 8976 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
c65355bb
CW
8977 continue;
8978
cc36513c 8979 intel_increase_pllclock(dev, pipe);
c65355bb
CW
8980 if (ring && intel_fbc_enabled(dev))
8981 ring->fbc_dirty = true;
652c393a
JB
8982 }
8983}
8984
f99d7069
DV
8985/**
8986 * intel_fb_obj_invalidate - invalidate frontbuffer object
8987 * @obj: GEM object to invalidate
8988 * @ring: set for asynchronous rendering
8989 *
8990 * This function gets called every time rendering on the given object starts and
8991 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8992 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8993 * until the rendering completes or a flip on this frontbuffer plane is
8994 * scheduled.
8995 */
8996void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8997 struct intel_engine_cs *ring)
8998{
8999 struct drm_device *dev = obj->base.dev;
9000 struct drm_i915_private *dev_priv = dev->dev_private;
9001
9002 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9003
9004 if (!obj->frontbuffer_bits)
9005 return;
9006
9007 if (ring) {
9008 mutex_lock(&dev_priv->fb_tracking.lock);
9009 dev_priv->fb_tracking.busy_bits
9010 |= obj->frontbuffer_bits;
9011 dev_priv->fb_tracking.flip_bits
9012 &= ~obj->frontbuffer_bits;
9013 mutex_unlock(&dev_priv->fb_tracking.lock);
9014 }
9015
9016 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
9017
9ca15301 9018 intel_edp_psr_invalidate(dev, obj->frontbuffer_bits);
f99d7069
DV
9019}
9020
9021/**
9022 * intel_frontbuffer_flush - flush frontbuffer
9023 * @dev: DRM device
9024 * @frontbuffer_bits: frontbuffer plane tracking bits
9025 *
9026 * This function gets called every time rendering on the given planes has
9027 * completed and frontbuffer caching can be started again. Flushes will get
9028 * delayed if they're blocked by some oustanding asynchronous rendering.
9029 *
9030 * Can be called without any locks held.
9031 */
9032void intel_frontbuffer_flush(struct drm_device *dev,
9033 unsigned frontbuffer_bits)
9034{
9035 struct drm_i915_private *dev_priv = dev->dev_private;
9036
9037 /* Delay flushing when rings are still busy.*/
9038 mutex_lock(&dev_priv->fb_tracking.lock);
9039 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
9040 mutex_unlock(&dev_priv->fb_tracking.lock);
9041
9042 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
9043
9ca15301 9044 intel_edp_psr_flush(dev, frontbuffer_bits);
f99d7069
DV
9045}
9046
9047/**
9048 * intel_fb_obj_flush - flush frontbuffer object
9049 * @obj: GEM object to flush
9050 * @retire: set when retiring asynchronous rendering
9051 *
9052 * This function gets called every time rendering on the given object has
9053 * completed and frontbuffer caching can be started again. If @retire is true
9054 * then any delayed flushes will be unblocked.
9055 */
9056void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9057 bool retire)
9058{
9059 struct drm_device *dev = obj->base.dev;
9060 struct drm_i915_private *dev_priv = dev->dev_private;
9061 unsigned frontbuffer_bits;
9062
9063 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9064
9065 if (!obj->frontbuffer_bits)
9066 return;
9067
9068 frontbuffer_bits = obj->frontbuffer_bits;
9069
9070 if (retire) {
9071 mutex_lock(&dev_priv->fb_tracking.lock);
9072 /* Filter out new bits since rendering started. */
9073 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9074
9075 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9076 mutex_unlock(&dev_priv->fb_tracking.lock);
9077 }
9078
9079 intel_frontbuffer_flush(dev, frontbuffer_bits);
9080}
9081
9082/**
9083 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9084 * @dev: DRM device
9085 * @frontbuffer_bits: frontbuffer plane tracking bits
9086 *
9087 * This function gets called after scheduling a flip on @obj. The actual
9088 * frontbuffer flushing will be delayed until completion is signalled with
9089 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9090 * flush will be cancelled.
9091 *
9092 * Can be called without any locks held.
9093 */
9094void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9095 unsigned frontbuffer_bits)
9096{
9097 struct drm_i915_private *dev_priv = dev->dev_private;
9098
9099 mutex_lock(&dev_priv->fb_tracking.lock);
9100 dev_priv->fb_tracking.flip_bits
9101 |= frontbuffer_bits;
9102 mutex_unlock(&dev_priv->fb_tracking.lock);
9103}
9104
9105/**
9106 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9107 * @dev: DRM device
9108 * @frontbuffer_bits: frontbuffer plane tracking bits
9109 *
9110 * This function gets called after the flip has been latched and will complete
9111 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9112 *
9113 * Can be called without any locks held.
9114 */
9115void intel_frontbuffer_flip_complete(struct drm_device *dev,
9116 unsigned frontbuffer_bits)
9117{
9118 struct drm_i915_private *dev_priv = dev->dev_private;
9119
9120 mutex_lock(&dev_priv->fb_tracking.lock);
9121 /* Mask any cancelled flips. */
9122 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9123 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9124 mutex_unlock(&dev_priv->fb_tracking.lock);
9125
9126 intel_frontbuffer_flush(dev, frontbuffer_bits);
9127}
9128
79e53945
JB
9129static void intel_crtc_destroy(struct drm_crtc *crtc)
9130{
9131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
9132 struct drm_device *dev = crtc->dev;
9133 struct intel_unpin_work *work;
9134 unsigned long flags;
9135
9136 spin_lock_irqsave(&dev->event_lock, flags);
9137 work = intel_crtc->unpin_work;
9138 intel_crtc->unpin_work = NULL;
9139 spin_unlock_irqrestore(&dev->event_lock, flags);
9140
9141 if (work) {
9142 cancel_work_sync(&work->work);
9143 kfree(work);
9144 }
79e53945
JB
9145
9146 drm_crtc_cleanup(crtc);
67e77c5a 9147
79e53945
JB
9148 kfree(intel_crtc);
9149}
9150
6b95a207
KH
9151static void intel_unpin_work_fn(struct work_struct *__work)
9152{
9153 struct intel_unpin_work *work =
9154 container_of(__work, struct intel_unpin_work, work);
b4a98e57 9155 struct drm_device *dev = work->crtc->dev;
f99d7069 9156 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 9157
b4a98e57 9158 mutex_lock(&dev->struct_mutex);
1690e1eb 9159 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
9160 drm_gem_object_unreference(&work->pending_flip_obj->base);
9161 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 9162
b4a98e57
CW
9163 intel_update_fbc(dev);
9164 mutex_unlock(&dev->struct_mutex);
9165
f99d7069
DV
9166 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9167
b4a98e57
CW
9168 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9169 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9170
6b95a207
KH
9171 kfree(work);
9172}
9173
1afe3e9d 9174static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 9175 struct drm_crtc *crtc)
6b95a207 9176{
fbee40df 9177 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9179 struct intel_unpin_work *work;
6b95a207
KH
9180 unsigned long flags;
9181
9182 /* Ignore early vblank irqs */
9183 if (intel_crtc == NULL)
9184 return;
9185
9186 spin_lock_irqsave(&dev->event_lock, flags);
9187 work = intel_crtc->unpin_work;
e7d841ca
CW
9188
9189 /* Ensure we don't miss a work->pending update ... */
9190 smp_rmb();
9191
9192 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
9193 spin_unlock_irqrestore(&dev->event_lock, flags);
9194 return;
9195 }
9196
e7d841ca
CW
9197 /* and that the unpin work is consistent wrt ->pending. */
9198 smp_rmb();
9199
6b95a207 9200 intel_crtc->unpin_work = NULL;
6b95a207 9201
45a066eb
RC
9202 if (work->event)
9203 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 9204
87b6b101 9205 drm_crtc_vblank_put(crtc);
0af7e4df 9206
6b95a207
KH
9207 spin_unlock_irqrestore(&dev->event_lock, flags);
9208
2c10d571 9209 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
9210
9211 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
9212
9213 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
9214}
9215
1afe3e9d
JB
9216void intel_finish_page_flip(struct drm_device *dev, int pipe)
9217{
fbee40df 9218 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9219 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9220
49b14a5c 9221 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9222}
9223
9224void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9225{
fbee40df 9226 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9227 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9228
49b14a5c 9229 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9230}
9231
75f7f3ec
VS
9232/* Is 'a' after or equal to 'b'? */
9233static bool g4x_flip_count_after_eq(u32 a, u32 b)
9234{
9235 return !((a - b) & 0x80000000);
9236}
9237
9238static bool page_flip_finished(struct intel_crtc *crtc)
9239{
9240 struct drm_device *dev = crtc->base.dev;
9241 struct drm_i915_private *dev_priv = dev->dev_private;
9242
9243 /*
9244 * The relevant registers doen't exist on pre-ctg.
9245 * As the flip done interrupt doesn't trigger for mmio
9246 * flips on gmch platforms, a flip count check isn't
9247 * really needed there. But since ctg has the registers,
9248 * include it in the check anyway.
9249 */
9250 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9251 return true;
9252
9253 /*
9254 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9255 * used the same base address. In that case the mmio flip might
9256 * have completed, but the CS hasn't even executed the flip yet.
9257 *
9258 * A flip count check isn't enough as the CS might have updated
9259 * the base address just after start of vblank, but before we
9260 * managed to process the interrupt. This means we'd complete the
9261 * CS flip too soon.
9262 *
9263 * Combining both checks should get us a good enough result. It may
9264 * still happen that the CS flip has been executed, but has not
9265 * yet actually completed. But in case the base address is the same
9266 * anyway, we don't really care.
9267 */
9268 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9269 crtc->unpin_work->gtt_offset &&
9270 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9271 crtc->unpin_work->flip_count);
9272}
9273
6b95a207
KH
9274void intel_prepare_page_flip(struct drm_device *dev, int plane)
9275{
fbee40df 9276 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9277 struct intel_crtc *intel_crtc =
9278 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9279 unsigned long flags;
9280
e7d841ca
CW
9281 /* NB: An MMIO update of the plane base pointer will also
9282 * generate a page-flip completion irq, i.e. every modeset
9283 * is also accompanied by a spurious intel_prepare_page_flip().
9284 */
6b95a207 9285 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9286 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9287 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9288 spin_unlock_irqrestore(&dev->event_lock, flags);
9289}
9290
eba905b2 9291static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9292{
9293 /* Ensure that the work item is consistent when activating it ... */
9294 smp_wmb();
9295 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9296 /* and that it is marked active as soon as the irq could fire. */
9297 smp_wmb();
9298}
9299
8c9f3aaf
JB
9300static int intel_gen2_queue_flip(struct drm_device *dev,
9301 struct drm_crtc *crtc,
9302 struct drm_framebuffer *fb,
ed8d1975 9303 struct drm_i915_gem_object *obj,
a4872ba6 9304 struct intel_engine_cs *ring,
ed8d1975 9305 uint32_t flags)
8c9f3aaf 9306{
8c9f3aaf 9307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9308 u32 flip_mask;
9309 int ret;
9310
6d90c952 9311 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9312 if (ret)
4fa62c89 9313 return ret;
8c9f3aaf
JB
9314
9315 /* Can't queue multiple flips, so wait for the previous
9316 * one to finish before executing the next.
9317 */
9318 if (intel_crtc->plane)
9319 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9320 else
9321 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9322 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9323 intel_ring_emit(ring, MI_NOOP);
9324 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9325 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9326 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9327 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9328 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9329
9330 intel_mark_page_flip_active(intel_crtc);
09246732 9331 __intel_ring_advance(ring);
83d4092b 9332 return 0;
8c9f3aaf
JB
9333}
9334
9335static int intel_gen3_queue_flip(struct drm_device *dev,
9336 struct drm_crtc *crtc,
9337 struct drm_framebuffer *fb,
ed8d1975 9338 struct drm_i915_gem_object *obj,
a4872ba6 9339 struct intel_engine_cs *ring,
ed8d1975 9340 uint32_t flags)
8c9f3aaf 9341{
8c9f3aaf 9342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9343 u32 flip_mask;
9344 int ret;
9345
6d90c952 9346 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9347 if (ret)
4fa62c89 9348 return ret;
8c9f3aaf
JB
9349
9350 if (intel_crtc->plane)
9351 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9352 else
9353 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9354 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9355 intel_ring_emit(ring, MI_NOOP);
9356 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9357 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9358 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9359 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9360 intel_ring_emit(ring, MI_NOOP);
9361
e7d841ca 9362 intel_mark_page_flip_active(intel_crtc);
09246732 9363 __intel_ring_advance(ring);
83d4092b 9364 return 0;
8c9f3aaf
JB
9365}
9366
9367static int intel_gen4_queue_flip(struct drm_device *dev,
9368 struct drm_crtc *crtc,
9369 struct drm_framebuffer *fb,
ed8d1975 9370 struct drm_i915_gem_object *obj,
a4872ba6 9371 struct intel_engine_cs *ring,
ed8d1975 9372 uint32_t flags)
8c9f3aaf
JB
9373{
9374 struct drm_i915_private *dev_priv = dev->dev_private;
9375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9376 uint32_t pf, pipesrc;
9377 int ret;
9378
6d90c952 9379 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9380 if (ret)
4fa62c89 9381 return ret;
8c9f3aaf
JB
9382
9383 /* i965+ uses the linear or tiled offsets from the
9384 * Display Registers (which do not change across a page-flip)
9385 * so we need only reprogram the base address.
9386 */
6d90c952
DV
9387 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9388 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9389 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9390 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9391 obj->tiling_mode);
8c9f3aaf
JB
9392
9393 /* XXX Enabling the panel-fitter across page-flip is so far
9394 * untested on non-native modes, so ignore it for now.
9395 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9396 */
9397 pf = 0;
9398 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9399 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9400
9401 intel_mark_page_flip_active(intel_crtc);
09246732 9402 __intel_ring_advance(ring);
83d4092b 9403 return 0;
8c9f3aaf
JB
9404}
9405
9406static int intel_gen6_queue_flip(struct drm_device *dev,
9407 struct drm_crtc *crtc,
9408 struct drm_framebuffer *fb,
ed8d1975 9409 struct drm_i915_gem_object *obj,
a4872ba6 9410 struct intel_engine_cs *ring,
ed8d1975 9411 uint32_t flags)
8c9f3aaf
JB
9412{
9413 struct drm_i915_private *dev_priv = dev->dev_private;
9414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9415 uint32_t pf, pipesrc;
9416 int ret;
9417
6d90c952 9418 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9419 if (ret)
4fa62c89 9420 return ret;
8c9f3aaf 9421
6d90c952
DV
9422 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9423 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9424 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9425 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9426
dc257cf1
DV
9427 /* Contrary to the suggestions in the documentation,
9428 * "Enable Panel Fitter" does not seem to be required when page
9429 * flipping with a non-native mode, and worse causes a normal
9430 * modeset to fail.
9431 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9432 */
9433 pf = 0;
8c9f3aaf 9434 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9435 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9436
9437 intel_mark_page_flip_active(intel_crtc);
09246732 9438 __intel_ring_advance(ring);
83d4092b 9439 return 0;
8c9f3aaf
JB
9440}
9441
7c9017e5
JB
9442static int intel_gen7_queue_flip(struct drm_device *dev,
9443 struct drm_crtc *crtc,
9444 struct drm_framebuffer *fb,
ed8d1975 9445 struct drm_i915_gem_object *obj,
a4872ba6 9446 struct intel_engine_cs *ring,
ed8d1975 9447 uint32_t flags)
7c9017e5 9448{
7c9017e5 9449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9450 uint32_t plane_bit = 0;
ffe74d75
CW
9451 int len, ret;
9452
eba905b2 9453 switch (intel_crtc->plane) {
cb05d8de
DV
9454 case PLANE_A:
9455 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9456 break;
9457 case PLANE_B:
9458 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9459 break;
9460 case PLANE_C:
9461 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9462 break;
9463 default:
9464 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9465 return -ENODEV;
cb05d8de
DV
9466 }
9467
ffe74d75 9468 len = 4;
f476828a 9469 if (ring->id == RCS) {
ffe74d75 9470 len += 6;
f476828a
DL
9471 /*
9472 * On Gen 8, SRM is now taking an extra dword to accommodate
9473 * 48bits addresses, and we need a NOOP for the batch size to
9474 * stay even.
9475 */
9476 if (IS_GEN8(dev))
9477 len += 2;
9478 }
ffe74d75 9479
f66fab8e
VS
9480 /*
9481 * BSpec MI_DISPLAY_FLIP for IVB:
9482 * "The full packet must be contained within the same cache line."
9483 *
9484 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9485 * cacheline, if we ever start emitting more commands before
9486 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9487 * then do the cacheline alignment, and finally emit the
9488 * MI_DISPLAY_FLIP.
9489 */
9490 ret = intel_ring_cacheline_align(ring);
9491 if (ret)
4fa62c89 9492 return ret;
f66fab8e 9493
ffe74d75 9494 ret = intel_ring_begin(ring, len);
7c9017e5 9495 if (ret)
4fa62c89 9496 return ret;
7c9017e5 9497
ffe74d75
CW
9498 /* Unmask the flip-done completion message. Note that the bspec says that
9499 * we should do this for both the BCS and RCS, and that we must not unmask
9500 * more than one flip event at any time (or ensure that one flip message
9501 * can be sent by waiting for flip-done prior to queueing new flips).
9502 * Experimentation says that BCS works despite DERRMR masking all
9503 * flip-done completion events and that unmasking all planes at once
9504 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9505 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9506 */
9507 if (ring->id == RCS) {
9508 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9509 intel_ring_emit(ring, DERRMR);
9510 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9511 DERRMR_PIPEB_PRI_FLIP_DONE |
9512 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9513 if (IS_GEN8(dev))
9514 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9515 MI_SRM_LRM_GLOBAL_GTT);
9516 else
9517 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9518 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9519 intel_ring_emit(ring, DERRMR);
9520 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9521 if (IS_GEN8(dev)) {
9522 intel_ring_emit(ring, 0);
9523 intel_ring_emit(ring, MI_NOOP);
9524 }
ffe74d75
CW
9525 }
9526
cb05d8de 9527 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9528 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9529 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9530 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9531
9532 intel_mark_page_flip_active(intel_crtc);
09246732 9533 __intel_ring_advance(ring);
83d4092b 9534 return 0;
7c9017e5
JB
9535}
9536
84c33a64
SG
9537static bool use_mmio_flip(struct intel_engine_cs *ring,
9538 struct drm_i915_gem_object *obj)
9539{
9540 /*
9541 * This is not being used for older platforms, because
9542 * non-availability of flip done interrupt forces us to use
9543 * CS flips. Older platforms derive flip done using some clever
9544 * tricks involving the flip_pending status bits and vblank irqs.
9545 * So using MMIO flips there would disrupt this mechanism.
9546 */
9547
8e09bf83
CW
9548 if (ring == NULL)
9549 return true;
9550
84c33a64
SG
9551 if (INTEL_INFO(ring->dev)->gen < 5)
9552 return false;
9553
9554 if (i915.use_mmio_flip < 0)
9555 return false;
9556 else if (i915.use_mmio_flip > 0)
9557 return true;
14bf993e
OM
9558 else if (i915.enable_execlists)
9559 return true;
84c33a64
SG
9560 else
9561 return ring != obj->ring;
9562}
9563
9564static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9565{
9566 struct drm_device *dev = intel_crtc->base.dev;
9567 struct drm_i915_private *dev_priv = dev->dev_private;
9568 struct intel_framebuffer *intel_fb =
9569 to_intel_framebuffer(intel_crtc->base.primary->fb);
9570 struct drm_i915_gem_object *obj = intel_fb->obj;
9571 u32 dspcntr;
9572 u32 reg;
9573
9574 intel_mark_page_flip_active(intel_crtc);
9575
9576 reg = DSPCNTR(intel_crtc->plane);
9577 dspcntr = I915_READ(reg);
9578
9579 if (INTEL_INFO(dev)->gen >= 4) {
9580 if (obj->tiling_mode != I915_TILING_NONE)
9581 dspcntr |= DISPPLANE_TILED;
9582 else
9583 dspcntr &= ~DISPPLANE_TILED;
9584 }
9585 I915_WRITE(reg, dspcntr);
9586
9587 I915_WRITE(DSPSURF(intel_crtc->plane),
9588 intel_crtc->unpin_work->gtt_offset);
9589 POSTING_READ(DSPSURF(intel_crtc->plane));
9590}
9591
9592static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9593{
9594 struct intel_engine_cs *ring;
9595 int ret;
9596
9597 lockdep_assert_held(&obj->base.dev->struct_mutex);
9598
9599 if (!obj->last_write_seqno)
9600 return 0;
9601
9602 ring = obj->ring;
9603
9604 if (i915_seqno_passed(ring->get_seqno(ring, true),
9605 obj->last_write_seqno))
9606 return 0;
9607
9608 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9609 if (ret)
9610 return ret;
9611
9612 if (WARN_ON(!ring->irq_get(ring)))
9613 return 0;
9614
9615 return 1;
9616}
9617
9618void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9619{
9620 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9621 struct intel_crtc *intel_crtc;
9622 unsigned long irq_flags;
9623 u32 seqno;
9624
9625 seqno = ring->get_seqno(ring, false);
9626
9627 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9628 for_each_intel_crtc(ring->dev, intel_crtc) {
9629 struct intel_mmio_flip *mmio_flip;
9630
9631 mmio_flip = &intel_crtc->mmio_flip;
9632 if (mmio_flip->seqno == 0)
9633 continue;
9634
9635 if (ring->id != mmio_flip->ring_id)
9636 continue;
9637
9638 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9639 intel_do_mmio_flip(intel_crtc);
9640 mmio_flip->seqno = 0;
9641 ring->irq_put(ring);
9642 }
9643 }
9644 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9645}
9646
9647static int intel_queue_mmio_flip(struct drm_device *dev,
9648 struct drm_crtc *crtc,
9649 struct drm_framebuffer *fb,
9650 struct drm_i915_gem_object *obj,
9651 struct intel_engine_cs *ring,
9652 uint32_t flags)
9653{
9654 struct drm_i915_private *dev_priv = dev->dev_private;
9655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9656 unsigned long irq_flags;
9657 int ret;
9658
9659 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9660 return -EBUSY;
9661
9662 ret = intel_postpone_flip(obj);
9663 if (ret < 0)
9664 return ret;
9665 if (ret == 0) {
9666 intel_do_mmio_flip(intel_crtc);
9667 return 0;
9668 }
9669
9670 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9671 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9672 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9673 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9674
9675 /*
9676 * Double check to catch cases where irq fired before
9677 * mmio flip data was ready
9678 */
9679 intel_notify_mmio_flip(obj->ring);
9680 return 0;
9681}
9682
8c9f3aaf
JB
9683static int intel_default_queue_flip(struct drm_device *dev,
9684 struct drm_crtc *crtc,
9685 struct drm_framebuffer *fb,
ed8d1975 9686 struct drm_i915_gem_object *obj,
a4872ba6 9687 struct intel_engine_cs *ring,
ed8d1975 9688 uint32_t flags)
8c9f3aaf
JB
9689{
9690 return -ENODEV;
9691}
9692
6b95a207
KH
9693static int intel_crtc_page_flip(struct drm_crtc *crtc,
9694 struct drm_framebuffer *fb,
ed8d1975
KP
9695 struct drm_pending_vblank_event *event,
9696 uint32_t page_flip_flags)
6b95a207
KH
9697{
9698 struct drm_device *dev = crtc->dev;
9699 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9700 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9701 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 9703 enum pipe pipe = intel_crtc->pipe;
6b95a207 9704 struct intel_unpin_work *work;
a4872ba6 9705 struct intel_engine_cs *ring;
8c9f3aaf 9706 unsigned long flags;
52e68630 9707 int ret;
6b95a207 9708
2ff8fde1
MR
9709 /*
9710 * drm_mode_page_flip_ioctl() should already catch this, but double
9711 * check to be safe. In the future we may enable pageflipping from
9712 * a disabled primary plane.
9713 */
9714 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9715 return -EBUSY;
9716
e6a595d2 9717 /* Can't change pixel format via MI display flips. */
f4510a27 9718 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9719 return -EINVAL;
9720
9721 /*
9722 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9723 * Note that pitch changes could also affect these register.
9724 */
9725 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9726 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9727 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9728 return -EINVAL;
9729
f900db47
CW
9730 if (i915_terminally_wedged(&dev_priv->gpu_error))
9731 goto out_hang;
9732
b14c5679 9733 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9734 if (work == NULL)
9735 return -ENOMEM;
9736
6b95a207 9737 work->event = event;
b4a98e57 9738 work->crtc = crtc;
2ff8fde1 9739 work->old_fb_obj = intel_fb_obj(old_fb);
6b95a207
KH
9740 INIT_WORK(&work->work, intel_unpin_work_fn);
9741
87b6b101 9742 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9743 if (ret)
9744 goto free_work;
9745
6b95a207
KH
9746 /* We borrow the event spin lock for protecting unpin_work */
9747 spin_lock_irqsave(&dev->event_lock, flags);
9748 if (intel_crtc->unpin_work) {
9749 spin_unlock_irqrestore(&dev->event_lock, flags);
9750 kfree(work);
87b6b101 9751 drm_crtc_vblank_put(crtc);
468f0b44
CW
9752
9753 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
9754 return -EBUSY;
9755 }
9756 intel_crtc->unpin_work = work;
9757 spin_unlock_irqrestore(&dev->event_lock, flags);
9758
b4a98e57
CW
9759 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9760 flush_workqueue(dev_priv->wq);
9761
79158103
CW
9762 ret = i915_mutex_lock_interruptible(dev);
9763 if (ret)
9764 goto cleanup;
6b95a207 9765
75dfca80 9766 /* Reference the objects for the scheduled work. */
05394f39
CW
9767 drm_gem_object_reference(&work->old_fb_obj->base);
9768 drm_gem_object_reference(&obj->base);
6b95a207 9769
f4510a27 9770 crtc->primary->fb = fb;
96b099fd 9771
e1f99ce6 9772 work->pending_flip_obj = obj;
e1f99ce6 9773
4e5359cd
SF
9774 work->enable_stall_check = true;
9775
b4a98e57 9776 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9777 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9778
75f7f3ec 9779 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 9780 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 9781
4fa62c89
VS
9782 if (IS_VALLEYVIEW(dev)) {
9783 ring = &dev_priv->ring[BCS];
8e09bf83
CW
9784 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9785 /* vlv: DISPLAY_FLIP fails to change tiling */
9786 ring = NULL;
2a92d5bc
CW
9787 } else if (IS_IVYBRIDGE(dev)) {
9788 ring = &dev_priv->ring[BCS];
4fa62c89
VS
9789 } else if (INTEL_INFO(dev)->gen >= 7) {
9790 ring = obj->ring;
9791 if (ring == NULL || ring->id != RCS)
9792 ring = &dev_priv->ring[BCS];
9793 } else {
9794 ring = &dev_priv->ring[RCS];
9795 }
9796
9797 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf
JB
9798 if (ret)
9799 goto cleanup_pending;
6b95a207 9800
4fa62c89
VS
9801 work->gtt_offset =
9802 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9803
84c33a64
SG
9804 if (use_mmio_flip(ring, obj))
9805 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9806 page_flip_flags);
9807 else
9808 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9809 page_flip_flags);
4fa62c89
VS
9810 if (ret)
9811 goto cleanup_unpin;
9812
a071fa00
DV
9813 i915_gem_track_fb(work->old_fb_obj, obj,
9814 INTEL_FRONTBUFFER_PRIMARY(pipe));
9815
7782de3b 9816 intel_disable_fbc(dev);
f99d7069 9817 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
9818 mutex_unlock(&dev->struct_mutex);
9819
e5510fac
JB
9820 trace_i915_flip_request(intel_crtc->plane, obj);
9821
6b95a207 9822 return 0;
96b099fd 9823
4fa62c89
VS
9824cleanup_unpin:
9825 intel_unpin_fb_obj(obj);
8c9f3aaf 9826cleanup_pending:
b4a98e57 9827 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9828 crtc->primary->fb = old_fb;
05394f39
CW
9829 drm_gem_object_unreference(&work->old_fb_obj->base);
9830 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9831 mutex_unlock(&dev->struct_mutex);
9832
79158103 9833cleanup:
96b099fd
CW
9834 spin_lock_irqsave(&dev->event_lock, flags);
9835 intel_crtc->unpin_work = NULL;
9836 spin_unlock_irqrestore(&dev->event_lock, flags);
9837
87b6b101 9838 drm_crtc_vblank_put(crtc);
7317c75e 9839free_work:
96b099fd
CW
9840 kfree(work);
9841
f900db47
CW
9842 if (ret == -EIO) {
9843out_hang:
9844 intel_crtc_wait_for_pending_flips(crtc);
9845 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9846 if (ret == 0 && event)
a071fa00 9847 drm_send_vblank_event(dev, pipe, event);
f900db47 9848 }
96b099fd 9849 return ret;
6b95a207
KH
9850}
9851
f6e5b160 9852static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9853 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9854 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9855};
9856
9a935856
DV
9857/**
9858 * intel_modeset_update_staged_output_state
9859 *
9860 * Updates the staged output configuration state, e.g. after we've read out the
9861 * current hw state.
9862 */
9863static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9864{
7668851f 9865 struct intel_crtc *crtc;
9a935856
DV
9866 struct intel_encoder *encoder;
9867 struct intel_connector *connector;
f6e5b160 9868
9a935856
DV
9869 list_for_each_entry(connector, &dev->mode_config.connector_list,
9870 base.head) {
9871 connector->new_encoder =
9872 to_intel_encoder(connector->base.encoder);
9873 }
f6e5b160 9874
b2784e15 9875 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9876 encoder->new_crtc =
9877 to_intel_crtc(encoder->base.crtc);
9878 }
7668851f 9879
d3fcc808 9880 for_each_intel_crtc(dev, crtc) {
7668851f 9881 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9882
9883 if (crtc->new_enabled)
9884 crtc->new_config = &crtc->config;
9885 else
9886 crtc->new_config = NULL;
7668851f 9887 }
f6e5b160
CW
9888}
9889
9a935856
DV
9890/**
9891 * intel_modeset_commit_output_state
9892 *
9893 * This function copies the stage display pipe configuration to the real one.
9894 */
9895static void intel_modeset_commit_output_state(struct drm_device *dev)
9896{
7668851f 9897 struct intel_crtc *crtc;
9a935856
DV
9898 struct intel_encoder *encoder;
9899 struct intel_connector *connector;
f6e5b160 9900
9a935856
DV
9901 list_for_each_entry(connector, &dev->mode_config.connector_list,
9902 base.head) {
9903 connector->base.encoder = &connector->new_encoder->base;
9904 }
f6e5b160 9905
b2784e15 9906 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9907 encoder->base.crtc = &encoder->new_crtc->base;
9908 }
7668851f 9909
d3fcc808 9910 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9911 crtc->base.enabled = crtc->new_enabled;
9912 }
9a935856
DV
9913}
9914
050f7aeb 9915static void
eba905b2 9916connected_sink_compute_bpp(struct intel_connector *connector,
050f7aeb
DV
9917 struct intel_crtc_config *pipe_config)
9918{
9919 int bpp = pipe_config->pipe_bpp;
9920
9921 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9922 connector->base.base.id,
c23cc417 9923 connector->base.name);
050f7aeb
DV
9924
9925 /* Don't use an invalid EDID bpc value */
9926 if (connector->base.display_info.bpc &&
9927 connector->base.display_info.bpc * 3 < bpp) {
9928 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9929 bpp, connector->base.display_info.bpc*3);
9930 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9931 }
9932
9933 /* Clamp bpp to 8 on screens without EDID 1.4 */
9934 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9935 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9936 bpp);
9937 pipe_config->pipe_bpp = 24;
9938 }
9939}
9940
4e53c2e0 9941static int
050f7aeb
DV
9942compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9943 struct drm_framebuffer *fb,
9944 struct intel_crtc_config *pipe_config)
4e53c2e0 9945{
050f7aeb
DV
9946 struct drm_device *dev = crtc->base.dev;
9947 struct intel_connector *connector;
4e53c2e0
DV
9948 int bpp;
9949
d42264b1
DV
9950 switch (fb->pixel_format) {
9951 case DRM_FORMAT_C8:
4e53c2e0
DV
9952 bpp = 8*3; /* since we go through a colormap */
9953 break;
d42264b1
DV
9954 case DRM_FORMAT_XRGB1555:
9955 case DRM_FORMAT_ARGB1555:
9956 /* checked in intel_framebuffer_init already */
9957 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9958 return -EINVAL;
9959 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9960 bpp = 6*3; /* min is 18bpp */
9961 break;
d42264b1
DV
9962 case DRM_FORMAT_XBGR8888:
9963 case DRM_FORMAT_ABGR8888:
9964 /* checked in intel_framebuffer_init already */
9965 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9966 return -EINVAL;
9967 case DRM_FORMAT_XRGB8888:
9968 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9969 bpp = 8*3;
9970 break;
d42264b1
DV
9971 case DRM_FORMAT_XRGB2101010:
9972 case DRM_FORMAT_ARGB2101010:
9973 case DRM_FORMAT_XBGR2101010:
9974 case DRM_FORMAT_ABGR2101010:
9975 /* checked in intel_framebuffer_init already */
9976 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9977 return -EINVAL;
4e53c2e0
DV
9978 bpp = 10*3;
9979 break;
baba133a 9980 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9981 default:
9982 DRM_DEBUG_KMS("unsupported depth\n");
9983 return -EINVAL;
9984 }
9985
4e53c2e0
DV
9986 pipe_config->pipe_bpp = bpp;
9987
9988 /* Clamp display bpp to EDID value */
9989 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9990 base.head) {
1b829e05
DV
9991 if (!connector->new_encoder ||
9992 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9993 continue;
9994
050f7aeb 9995 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9996 }
9997
9998 return bpp;
9999}
10000
644db711
DV
10001static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10002{
10003 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10004 "type: 0x%x flags: 0x%x\n",
1342830c 10005 mode->crtc_clock,
644db711
DV
10006 mode->crtc_hdisplay, mode->crtc_hsync_start,
10007 mode->crtc_hsync_end, mode->crtc_htotal,
10008 mode->crtc_vdisplay, mode->crtc_vsync_start,
10009 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10010}
10011
c0b03411
DV
10012static void intel_dump_pipe_config(struct intel_crtc *crtc,
10013 struct intel_crtc_config *pipe_config,
10014 const char *context)
10015{
10016 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10017 context, pipe_name(crtc->pipe));
10018
10019 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10020 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10021 pipe_config->pipe_bpp, pipe_config->dither);
10022 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10023 pipe_config->has_pch_encoder,
10024 pipe_config->fdi_lanes,
10025 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10026 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10027 pipe_config->fdi_m_n.tu);
eb14cb74
VS
10028 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10029 pipe_config->has_dp_encoder,
10030 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10031 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10032 pipe_config->dp_m_n.tu);
b95af8be
VK
10033
10034 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10035 pipe_config->has_dp_encoder,
10036 pipe_config->dp_m2_n2.gmch_m,
10037 pipe_config->dp_m2_n2.gmch_n,
10038 pipe_config->dp_m2_n2.link_m,
10039 pipe_config->dp_m2_n2.link_n,
10040 pipe_config->dp_m2_n2.tu);
10041
c0b03411
DV
10042 DRM_DEBUG_KMS("requested mode:\n");
10043 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10044 DRM_DEBUG_KMS("adjusted mode:\n");
10045 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 10046 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 10047 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
10048 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10049 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
10050 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10051 pipe_config->gmch_pfit.control,
10052 pipe_config->gmch_pfit.pgm_ratios,
10053 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 10054 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 10055 pipe_config->pch_pfit.pos,
fd4daa9c
CW
10056 pipe_config->pch_pfit.size,
10057 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 10058 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 10059 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
10060}
10061
bc079e8b
VS
10062static bool encoders_cloneable(const struct intel_encoder *a,
10063 const struct intel_encoder *b)
accfc0c5 10064{
bc079e8b
VS
10065 /* masks could be asymmetric, so check both ways */
10066 return a == b || (a->cloneable & (1 << b->type) &&
10067 b->cloneable & (1 << a->type));
10068}
10069
10070static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10071 struct intel_encoder *encoder)
10072{
10073 struct drm_device *dev = crtc->base.dev;
10074 struct intel_encoder *source_encoder;
10075
b2784e15 10076 for_each_intel_encoder(dev, source_encoder) {
bc079e8b
VS
10077 if (source_encoder->new_crtc != crtc)
10078 continue;
10079
10080 if (!encoders_cloneable(encoder, source_encoder))
10081 return false;
10082 }
10083
10084 return true;
10085}
10086
10087static bool check_encoder_cloning(struct intel_crtc *crtc)
10088{
10089 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
10090 struct intel_encoder *encoder;
10091
b2784e15 10092 for_each_intel_encoder(dev, encoder) {
bc079e8b 10093 if (encoder->new_crtc != crtc)
accfc0c5
DV
10094 continue;
10095
bc079e8b
VS
10096 if (!check_single_encoder_cloning(crtc, encoder))
10097 return false;
accfc0c5
DV
10098 }
10099
bc079e8b 10100 return true;
accfc0c5
DV
10101}
10102
b8cecdf5
DV
10103static struct intel_crtc_config *
10104intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 10105 struct drm_framebuffer *fb,
b8cecdf5 10106 struct drm_display_mode *mode)
ee7b9f93 10107{
7758a113 10108 struct drm_device *dev = crtc->dev;
7758a113 10109 struct intel_encoder *encoder;
b8cecdf5 10110 struct intel_crtc_config *pipe_config;
e29c22c0
DV
10111 int plane_bpp, ret = -EINVAL;
10112 bool retry = true;
ee7b9f93 10113
bc079e8b 10114 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
10115 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10116 return ERR_PTR(-EINVAL);
10117 }
10118
b8cecdf5
DV
10119 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10120 if (!pipe_config)
7758a113
DV
10121 return ERR_PTR(-ENOMEM);
10122
b8cecdf5
DV
10123 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10124 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 10125
e143a21c
DV
10126 pipe_config->cpu_transcoder =
10127 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10128 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10129
2960bc9c
ID
10130 /*
10131 * Sanitize sync polarity flags based on requested ones. If neither
10132 * positive or negative polarity is requested, treat this as meaning
10133 * negative polarity.
10134 */
10135 if (!(pipe_config->adjusted_mode.flags &
10136 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10137 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10138
10139 if (!(pipe_config->adjusted_mode.flags &
10140 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10141 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10142
050f7aeb
DV
10143 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10144 * plane pixel format and any sink constraints into account. Returns the
10145 * source plane bpp so that dithering can be selected on mismatches
10146 * after encoders and crtc also have had their say. */
10147 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10148 fb, pipe_config);
4e53c2e0
DV
10149 if (plane_bpp < 0)
10150 goto fail;
10151
e41a56be
VS
10152 /*
10153 * Determine the real pipe dimensions. Note that stereo modes can
10154 * increase the actual pipe size due to the frame doubling and
10155 * insertion of additional space for blanks between the frame. This
10156 * is stored in the crtc timings. We use the requested mode to do this
10157 * computation to clearly distinguish it from the adjusted mode, which
10158 * can be changed by the connectors in the below retry loop.
10159 */
10160 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10161 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10162 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10163
e29c22c0 10164encoder_retry:
ef1b460d 10165 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10166 pipe_config->port_clock = 0;
ef1b460d 10167 pipe_config->pixel_multiplier = 1;
ff9a6750 10168
135c81b8 10169 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 10170 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 10171
7758a113
DV
10172 /* Pass our mode to the connectors and the CRTC to give them a chance to
10173 * adjust it according to limitations or connector properties, and also
10174 * a chance to reject the mode entirely.
47f1c6c9 10175 */
b2784e15 10176 for_each_intel_encoder(dev, encoder) {
47f1c6c9 10177
7758a113
DV
10178 if (&encoder->new_crtc->base != crtc)
10179 continue;
7ae89233 10180
efea6e8e
DV
10181 if (!(encoder->compute_config(encoder, pipe_config))) {
10182 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10183 goto fail;
10184 }
ee7b9f93 10185 }
47f1c6c9 10186
ff9a6750
DV
10187 /* Set default port clock if not overwritten by the encoder. Needs to be
10188 * done afterwards in case the encoder adjusts the mode. */
10189 if (!pipe_config->port_clock)
241bfc38
DL
10190 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10191 * pipe_config->pixel_multiplier;
ff9a6750 10192
a43f6e0f 10193 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10194 if (ret < 0) {
7758a113
DV
10195 DRM_DEBUG_KMS("CRTC fixup failed\n");
10196 goto fail;
ee7b9f93 10197 }
e29c22c0
DV
10198
10199 if (ret == RETRY) {
10200 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10201 ret = -EINVAL;
10202 goto fail;
10203 }
10204
10205 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10206 retry = false;
10207 goto encoder_retry;
10208 }
10209
4e53c2e0
DV
10210 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10211 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10212 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10213
b8cecdf5 10214 return pipe_config;
7758a113 10215fail:
b8cecdf5 10216 kfree(pipe_config);
e29c22c0 10217 return ERR_PTR(ret);
ee7b9f93 10218}
47f1c6c9 10219
e2e1ed41
DV
10220/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10221 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10222static void
10223intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10224 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10225{
10226 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10227 struct drm_device *dev = crtc->dev;
10228 struct intel_encoder *encoder;
10229 struct intel_connector *connector;
10230 struct drm_crtc *tmp_crtc;
79e53945 10231
e2e1ed41 10232 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10233
e2e1ed41
DV
10234 /* Check which crtcs have changed outputs connected to them, these need
10235 * to be part of the prepare_pipes mask. We don't (yet) support global
10236 * modeset across multiple crtcs, so modeset_pipes will only have one
10237 * bit set at most. */
10238 list_for_each_entry(connector, &dev->mode_config.connector_list,
10239 base.head) {
10240 if (connector->base.encoder == &connector->new_encoder->base)
10241 continue;
79e53945 10242
e2e1ed41
DV
10243 if (connector->base.encoder) {
10244 tmp_crtc = connector->base.encoder->crtc;
10245
10246 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10247 }
10248
10249 if (connector->new_encoder)
10250 *prepare_pipes |=
10251 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10252 }
10253
b2784e15 10254 for_each_intel_encoder(dev, encoder) {
e2e1ed41
DV
10255 if (encoder->base.crtc == &encoder->new_crtc->base)
10256 continue;
10257
10258 if (encoder->base.crtc) {
10259 tmp_crtc = encoder->base.crtc;
10260
10261 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10262 }
10263
10264 if (encoder->new_crtc)
10265 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10266 }
10267
7668851f 10268 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10269 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10270 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 10271 continue;
7e7d76c3 10272
7668851f 10273 if (!intel_crtc->new_enabled)
e2e1ed41 10274 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10275 else
10276 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10277 }
10278
e2e1ed41
DV
10279
10280 /* set_mode is also used to update properties on life display pipes. */
10281 intel_crtc = to_intel_crtc(crtc);
7668851f 10282 if (intel_crtc->new_enabled)
e2e1ed41
DV
10283 *prepare_pipes |= 1 << intel_crtc->pipe;
10284
b6c5164d
DV
10285 /*
10286 * For simplicity do a full modeset on any pipe where the output routing
10287 * changed. We could be more clever, but that would require us to be
10288 * more careful with calling the relevant encoder->mode_set functions.
10289 */
e2e1ed41
DV
10290 if (*prepare_pipes)
10291 *modeset_pipes = *prepare_pipes;
10292
10293 /* ... and mask these out. */
10294 *modeset_pipes &= ~(*disable_pipes);
10295 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10296
10297 /*
10298 * HACK: We don't (yet) fully support global modesets. intel_set_config
10299 * obies this rule, but the modeset restore mode of
10300 * intel_modeset_setup_hw_state does not.
10301 */
10302 *modeset_pipes &= 1 << intel_crtc->pipe;
10303 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10304
10305 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10306 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10307}
79e53945 10308
ea9d758d 10309static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10310{
ea9d758d 10311 struct drm_encoder *encoder;
f6e5b160 10312 struct drm_device *dev = crtc->dev;
f6e5b160 10313
ea9d758d
DV
10314 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10315 if (encoder->crtc == crtc)
10316 return true;
10317
10318 return false;
10319}
10320
10321static void
10322intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10323{
10324 struct intel_encoder *intel_encoder;
10325 struct intel_crtc *intel_crtc;
10326 struct drm_connector *connector;
10327
b2784e15 10328 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
10329 if (!intel_encoder->base.crtc)
10330 continue;
10331
10332 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10333
10334 if (prepare_pipes & (1 << intel_crtc->pipe))
10335 intel_encoder->connectors_active = false;
10336 }
10337
10338 intel_modeset_commit_output_state(dev);
10339
7668851f 10340 /* Double check state. */
d3fcc808 10341 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10342 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
10343 WARN_ON(intel_crtc->new_config &&
10344 intel_crtc->new_config != &intel_crtc->config);
10345 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
10346 }
10347
10348 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10349 if (!connector->encoder || !connector->encoder->crtc)
10350 continue;
10351
10352 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10353
10354 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10355 struct drm_property *dpms_property =
10356 dev->mode_config.dpms_property;
10357
ea9d758d 10358 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10359 drm_object_property_set_value(&connector->base,
68d34720
DV
10360 dpms_property,
10361 DRM_MODE_DPMS_ON);
ea9d758d
DV
10362
10363 intel_encoder = to_intel_encoder(connector->encoder);
10364 intel_encoder->connectors_active = true;
10365 }
10366 }
10367
10368}
10369
3bd26263 10370static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10371{
3bd26263 10372 int diff;
f1f644dc
JB
10373
10374 if (clock1 == clock2)
10375 return true;
10376
10377 if (!clock1 || !clock2)
10378 return false;
10379
10380 diff = abs(clock1 - clock2);
10381
10382 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10383 return true;
10384
10385 return false;
10386}
10387
25c5b266
DV
10388#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10389 list_for_each_entry((intel_crtc), \
10390 &(dev)->mode_config.crtc_list, \
10391 base.head) \
0973f18f 10392 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10393
0e8ffe1b 10394static bool
2fa2fe9a
DV
10395intel_pipe_config_compare(struct drm_device *dev,
10396 struct intel_crtc_config *current_config,
0e8ffe1b
DV
10397 struct intel_crtc_config *pipe_config)
10398{
66e985c0
DV
10399#define PIPE_CONF_CHECK_X(name) \
10400 if (current_config->name != pipe_config->name) { \
10401 DRM_ERROR("mismatch in " #name " " \
10402 "(expected 0x%08x, found 0x%08x)\n", \
10403 current_config->name, \
10404 pipe_config->name); \
10405 return false; \
10406 }
10407
08a24034
DV
10408#define PIPE_CONF_CHECK_I(name) \
10409 if (current_config->name != pipe_config->name) { \
10410 DRM_ERROR("mismatch in " #name " " \
10411 "(expected %i, found %i)\n", \
10412 current_config->name, \
10413 pipe_config->name); \
10414 return false; \
88adfff1
DV
10415 }
10416
b95af8be
VK
10417/* This is required for BDW+ where there is only one set of registers for
10418 * switching between high and low RR.
10419 * This macro can be used whenever a comparison has to be made between one
10420 * hw state and multiple sw state variables.
10421 */
10422#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10423 if ((current_config->name != pipe_config->name) && \
10424 (current_config->alt_name != pipe_config->name)) { \
10425 DRM_ERROR("mismatch in " #name " " \
10426 "(expected %i or %i, found %i)\n", \
10427 current_config->name, \
10428 current_config->alt_name, \
10429 pipe_config->name); \
10430 return false; \
10431 }
10432
1bd1bd80
DV
10433#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10434 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10435 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10436 "(expected %i, found %i)\n", \
10437 current_config->name & (mask), \
10438 pipe_config->name & (mask)); \
10439 return false; \
10440 }
10441
5e550656
VS
10442#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10443 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10444 DRM_ERROR("mismatch in " #name " " \
10445 "(expected %i, found %i)\n", \
10446 current_config->name, \
10447 pipe_config->name); \
10448 return false; \
10449 }
10450
bb760063
DV
10451#define PIPE_CONF_QUIRK(quirk) \
10452 ((current_config->quirks | pipe_config->quirks) & (quirk))
10453
eccb140b
DV
10454 PIPE_CONF_CHECK_I(cpu_transcoder);
10455
08a24034
DV
10456 PIPE_CONF_CHECK_I(has_pch_encoder);
10457 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10458 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10459 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10460 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10461 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10462 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10463
eb14cb74 10464 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10465
10466 if (INTEL_INFO(dev)->gen < 8) {
10467 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10468 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10469 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10470 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10471 PIPE_CONF_CHECK_I(dp_m_n.tu);
10472
10473 if (current_config->has_drrs) {
10474 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10475 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10476 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10477 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10478 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10479 }
10480 } else {
10481 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10482 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10483 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10484 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10485 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10486 }
eb14cb74 10487
1bd1bd80
DV
10488 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10489 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10490 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10491 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10492 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10493 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10494
10495 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10496 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10497 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10498 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10499 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10500 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10501
c93f54cf 10502 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10503 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10504 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10505 IS_VALLEYVIEW(dev))
10506 PIPE_CONF_CHECK_I(limited_color_range);
6c49f241 10507
9ed109a7
DV
10508 PIPE_CONF_CHECK_I(has_audio);
10509
1bd1bd80
DV
10510 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10511 DRM_MODE_FLAG_INTERLACE);
10512
bb760063
DV
10513 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10514 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10515 DRM_MODE_FLAG_PHSYNC);
10516 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10517 DRM_MODE_FLAG_NHSYNC);
10518 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10519 DRM_MODE_FLAG_PVSYNC);
10520 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10521 DRM_MODE_FLAG_NVSYNC);
10522 }
045ac3b5 10523
37327abd
VS
10524 PIPE_CONF_CHECK_I(pipe_src_w);
10525 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10526
9953599b
DV
10527 /*
10528 * FIXME: BIOS likes to set up a cloned config with lvds+external
10529 * screen. Since we don't yet re-compute the pipe config when moving
10530 * just the lvds port away to another pipe the sw tracking won't match.
10531 *
10532 * Proper atomic modesets with recomputed global state will fix this.
10533 * Until then just don't check gmch state for inherited modes.
10534 */
10535 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10536 PIPE_CONF_CHECK_I(gmch_pfit.control);
10537 /* pfit ratios are autocomputed by the hw on gen4+ */
10538 if (INTEL_INFO(dev)->gen < 4)
10539 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10540 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10541 }
10542
fd4daa9c
CW
10543 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10544 if (current_config->pch_pfit.enabled) {
10545 PIPE_CONF_CHECK_I(pch_pfit.pos);
10546 PIPE_CONF_CHECK_I(pch_pfit.size);
10547 }
2fa2fe9a 10548
e59150dc
JB
10549 /* BDW+ don't expose a synchronous way to read the state */
10550 if (IS_HASWELL(dev))
10551 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10552
282740f7
VS
10553 PIPE_CONF_CHECK_I(double_wide);
10554
26804afd
DV
10555 PIPE_CONF_CHECK_X(ddi_pll_sel);
10556
c0d43d62 10557 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10558 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10559 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10560 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10561 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10562 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
c0d43d62 10563
42571aef
VS
10564 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10565 PIPE_CONF_CHECK_I(pipe_bpp);
10566
a9a7e98a
JB
10567 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10568 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10569
66e985c0 10570#undef PIPE_CONF_CHECK_X
08a24034 10571#undef PIPE_CONF_CHECK_I
b95af8be 10572#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10573#undef PIPE_CONF_CHECK_FLAGS
5e550656 10574#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10575#undef PIPE_CONF_QUIRK
88adfff1 10576
0e8ffe1b
DV
10577 return true;
10578}
10579
91d1b4bd
DV
10580static void
10581check_connector_state(struct drm_device *dev)
8af6cf88 10582{
8af6cf88
DV
10583 struct intel_connector *connector;
10584
10585 list_for_each_entry(connector, &dev->mode_config.connector_list,
10586 base.head) {
10587 /* This also checks the encoder/connector hw state with the
10588 * ->get_hw_state callbacks. */
10589 intel_connector_check_state(connector);
10590
10591 WARN(&connector->new_encoder->base != connector->base.encoder,
10592 "connector's staged encoder doesn't match current encoder\n");
10593 }
91d1b4bd
DV
10594}
10595
10596static void
10597check_encoder_state(struct drm_device *dev)
10598{
10599 struct intel_encoder *encoder;
10600 struct intel_connector *connector;
8af6cf88 10601
b2784e15 10602 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10603 bool enabled = false;
10604 bool active = false;
10605 enum pipe pipe, tracked_pipe;
10606
10607 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10608 encoder->base.base.id,
8e329a03 10609 encoder->base.name);
8af6cf88
DV
10610
10611 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10612 "encoder's stage crtc doesn't match current crtc\n");
10613 WARN(encoder->connectors_active && !encoder->base.crtc,
10614 "encoder's active_connectors set, but no crtc\n");
10615
10616 list_for_each_entry(connector, &dev->mode_config.connector_list,
10617 base.head) {
10618 if (connector->base.encoder != &encoder->base)
10619 continue;
10620 enabled = true;
10621 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10622 active = true;
10623 }
0e32b39c
DA
10624 /*
10625 * for MST connectors if we unplug the connector is gone
10626 * away but the encoder is still connected to a crtc
10627 * until a modeset happens in response to the hotplug.
10628 */
10629 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10630 continue;
10631
8af6cf88
DV
10632 WARN(!!encoder->base.crtc != enabled,
10633 "encoder's enabled state mismatch "
10634 "(expected %i, found %i)\n",
10635 !!encoder->base.crtc, enabled);
10636 WARN(active && !encoder->base.crtc,
10637 "active encoder with no crtc\n");
10638
10639 WARN(encoder->connectors_active != active,
10640 "encoder's computed active state doesn't match tracked active state "
10641 "(expected %i, found %i)\n", active, encoder->connectors_active);
10642
10643 active = encoder->get_hw_state(encoder, &pipe);
10644 WARN(active != encoder->connectors_active,
10645 "encoder's hw state doesn't match sw tracking "
10646 "(expected %i, found %i)\n",
10647 encoder->connectors_active, active);
10648
10649 if (!encoder->base.crtc)
10650 continue;
10651
10652 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10653 WARN(active && pipe != tracked_pipe,
10654 "active encoder's pipe doesn't match"
10655 "(expected %i, found %i)\n",
10656 tracked_pipe, pipe);
10657
10658 }
91d1b4bd
DV
10659}
10660
10661static void
10662check_crtc_state(struct drm_device *dev)
10663{
fbee40df 10664 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10665 struct intel_crtc *crtc;
10666 struct intel_encoder *encoder;
10667 struct intel_crtc_config pipe_config;
8af6cf88 10668
d3fcc808 10669 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10670 bool enabled = false;
10671 bool active = false;
10672
045ac3b5
JB
10673 memset(&pipe_config, 0, sizeof(pipe_config));
10674
8af6cf88
DV
10675 DRM_DEBUG_KMS("[CRTC:%d]\n",
10676 crtc->base.base.id);
10677
10678 WARN(crtc->active && !crtc->base.enabled,
10679 "active crtc, but not enabled in sw tracking\n");
10680
b2784e15 10681 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10682 if (encoder->base.crtc != &crtc->base)
10683 continue;
10684 enabled = true;
10685 if (encoder->connectors_active)
10686 active = true;
10687 }
6c49f241 10688
8af6cf88
DV
10689 WARN(active != crtc->active,
10690 "crtc's computed active state doesn't match tracked active state "
10691 "(expected %i, found %i)\n", active, crtc->active);
10692 WARN(enabled != crtc->base.enabled,
10693 "crtc's computed enabled state doesn't match tracked enabled state "
10694 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10695
0e8ffe1b
DV
10696 active = dev_priv->display.get_pipe_config(crtc,
10697 &pipe_config);
d62cf62a
DV
10698
10699 /* hw state is inconsistent with the pipe A quirk */
10700 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10701 active = crtc->active;
10702
b2784e15 10703 for_each_intel_encoder(dev, encoder) {
3eaba51c 10704 enum pipe pipe;
6c49f241
DV
10705 if (encoder->base.crtc != &crtc->base)
10706 continue;
1d37b689 10707 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10708 encoder->get_config(encoder, &pipe_config);
10709 }
10710
0e8ffe1b
DV
10711 WARN(crtc->active != active,
10712 "crtc active state doesn't match with hw state "
10713 "(expected %i, found %i)\n", crtc->active, active);
10714
c0b03411
DV
10715 if (active &&
10716 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10717 WARN(1, "pipe state doesn't match!\n");
10718 intel_dump_pipe_config(crtc, &pipe_config,
10719 "[hw state]");
10720 intel_dump_pipe_config(crtc, &crtc->config,
10721 "[sw state]");
10722 }
8af6cf88
DV
10723 }
10724}
10725
91d1b4bd
DV
10726static void
10727check_shared_dpll_state(struct drm_device *dev)
10728{
fbee40df 10729 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10730 struct intel_crtc *crtc;
10731 struct intel_dpll_hw_state dpll_hw_state;
10732 int i;
5358901f
DV
10733
10734 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10735 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10736 int enabled_crtcs = 0, active_crtcs = 0;
10737 bool active;
10738
10739 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10740
10741 DRM_DEBUG_KMS("%s\n", pll->name);
10742
10743 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10744
10745 WARN(pll->active > pll->refcount,
10746 "more active pll users than references: %i vs %i\n",
10747 pll->active, pll->refcount);
10748 WARN(pll->active && !pll->on,
10749 "pll in active use but not on in sw tracking\n");
35c95375
DV
10750 WARN(pll->on && !pll->active,
10751 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10752 WARN(pll->on != active,
10753 "pll on state mismatch (expected %i, found %i)\n",
10754 pll->on, active);
10755
d3fcc808 10756 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10757 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10758 enabled_crtcs++;
10759 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10760 active_crtcs++;
10761 }
10762 WARN(pll->active != active_crtcs,
10763 "pll active crtcs mismatch (expected %i, found %i)\n",
10764 pll->active, active_crtcs);
10765 WARN(pll->refcount != enabled_crtcs,
10766 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10767 pll->refcount, enabled_crtcs);
66e985c0
DV
10768
10769 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10770 sizeof(dpll_hw_state)),
10771 "pll hw state mismatch\n");
5358901f 10772 }
8af6cf88
DV
10773}
10774
91d1b4bd
DV
10775void
10776intel_modeset_check_state(struct drm_device *dev)
10777{
10778 check_connector_state(dev);
10779 check_encoder_state(dev);
10780 check_crtc_state(dev);
10781 check_shared_dpll_state(dev);
10782}
10783
18442d08
VS
10784void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10785 int dotclock)
10786{
10787 /*
10788 * FDI already provided one idea for the dotclock.
10789 * Yell if the encoder disagrees.
10790 */
241bfc38 10791 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10792 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10793 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10794}
10795
80715b2f
VS
10796static void update_scanline_offset(struct intel_crtc *crtc)
10797{
10798 struct drm_device *dev = crtc->base.dev;
10799
10800 /*
10801 * The scanline counter increments at the leading edge of hsync.
10802 *
10803 * On most platforms it starts counting from vtotal-1 on the
10804 * first active line. That means the scanline counter value is
10805 * always one less than what we would expect. Ie. just after
10806 * start of vblank, which also occurs at start of hsync (on the
10807 * last active line), the scanline counter will read vblank_start-1.
10808 *
10809 * On gen2 the scanline counter starts counting from 1 instead
10810 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10811 * to keep the value positive), instead of adding one.
10812 *
10813 * On HSW+ the behaviour of the scanline counter depends on the output
10814 * type. For DP ports it behaves like most other platforms, but on HDMI
10815 * there's an extra 1 line difference. So we need to add two instead of
10816 * one to the value.
10817 */
10818 if (IS_GEN2(dev)) {
10819 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10820 int vtotal;
10821
10822 vtotal = mode->crtc_vtotal;
10823 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10824 vtotal /= 2;
10825
10826 crtc->scanline_offset = vtotal - 1;
10827 } else if (HAS_DDI(dev) &&
10828 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10829 crtc->scanline_offset = 2;
10830 } else
10831 crtc->scanline_offset = 1;
10832}
10833
f30da187
DV
10834static int __intel_set_mode(struct drm_crtc *crtc,
10835 struct drm_display_mode *mode,
10836 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
10837{
10838 struct drm_device *dev = crtc->dev;
fbee40df 10839 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10840 struct drm_display_mode *saved_mode;
b8cecdf5 10841 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
10842 struct intel_crtc *intel_crtc;
10843 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 10844 int ret = 0;
a6778b3c 10845
4b4b9238 10846 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10847 if (!saved_mode)
10848 return -ENOMEM;
a6778b3c 10849
e2e1ed41 10850 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
10851 &prepare_pipes, &disable_pipes);
10852
3ac18232 10853 *saved_mode = crtc->mode;
a6778b3c 10854
25c5b266
DV
10855 /* Hack: Because we don't (yet) support global modeset on multiple
10856 * crtcs, we don't keep track of the new mode for more than one crtc.
10857 * Hence simply check whether any bit is set in modeset_pipes in all the
10858 * pieces of code that are not yet converted to deal with mutliple crtcs
10859 * changing their mode at the same time. */
25c5b266 10860 if (modeset_pipes) {
4e53c2e0 10861 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
10862 if (IS_ERR(pipe_config)) {
10863 ret = PTR_ERR(pipe_config);
10864 pipe_config = NULL;
10865
3ac18232 10866 goto out;
25c5b266 10867 }
c0b03411
DV
10868 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10869 "[modeset]");
50741abc 10870 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 10871 }
a6778b3c 10872
30a970c6
JB
10873 /*
10874 * See if the config requires any additional preparation, e.g.
10875 * to adjust global state with pipes off. We need to do this
10876 * here so we can get the modeset_pipe updated config for the new
10877 * mode set on this crtc. For other crtcs we need to use the
10878 * adjusted_mode bits in the crtc directly.
10879 */
c164f833 10880 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10881 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10882
c164f833
VS
10883 /* may have added more to prepare_pipes than we should */
10884 prepare_pipes &= ~disable_pipes;
10885 }
10886
460da916
DV
10887 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10888 intel_crtc_disable(&intel_crtc->base);
10889
ea9d758d
DV
10890 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10891 if (intel_crtc->base.enabled)
10892 dev_priv->display.crtc_disable(&intel_crtc->base);
10893 }
a6778b3c 10894
6c4c86f5
DV
10895 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10896 * to set it here already despite that we pass it down the callchain.
f6e5b160 10897 */
b8cecdf5 10898 if (modeset_pipes) {
25c5b266 10899 crtc->mode = *mode;
b8cecdf5
DV
10900 /* mode_set/enable/disable functions rely on a correct pipe
10901 * config. */
10902 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10903 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10904
10905 /*
10906 * Calculate and store various constants which
10907 * are later needed by vblank and swap-completion
10908 * timestamping. They are derived from true hwmode.
10909 */
10910 drm_calc_timestamping_constants(crtc,
10911 &pipe_config->adjusted_mode);
b8cecdf5 10912 }
7758a113 10913
ea9d758d
DV
10914 /* Only after disabling all output pipelines that will be changed can we
10915 * update the the output configuration. */
10916 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10917
47fab737
DV
10918 if (dev_priv->display.modeset_global_resources)
10919 dev_priv->display.modeset_global_resources(dev);
10920
a6778b3c
DV
10921 /* Set up the DPLL and any encoders state that needs to adjust or depend
10922 * on the DPLL.
f6e5b160 10923 */
25c5b266 10924 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
2ff8fde1
MR
10925 struct drm_framebuffer *old_fb = crtc->primary->fb;
10926 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10927 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
4c10794f
DV
10928
10929 mutex_lock(&dev->struct_mutex);
10930 ret = intel_pin_and_fence_fb_obj(dev,
a071fa00 10931 obj,
4c10794f
DV
10932 NULL);
10933 if (ret != 0) {
10934 DRM_ERROR("pin & fence failed\n");
10935 mutex_unlock(&dev->struct_mutex);
10936 goto done;
10937 }
2ff8fde1 10938 if (old_fb)
a071fa00 10939 intel_unpin_fb_obj(old_obj);
a071fa00
DV
10940 i915_gem_track_fb(old_obj, obj,
10941 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
4c10794f
DV
10942 mutex_unlock(&dev->struct_mutex);
10943
10944 crtc->primary->fb = fb;
10945 crtc->x = x;
10946 crtc->y = y;
10947
4271b753
DV
10948 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10949 x, y, fb);
c0c36b94
CW
10950 if (ret)
10951 goto done;
a6778b3c
DV
10952 }
10953
10954 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
10955 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10956 update_scanline_offset(intel_crtc);
10957
25c5b266 10958 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 10959 }
a6778b3c 10960
a6778b3c
DV
10961 /* FIXME: add subpixel order */
10962done:
4b4b9238 10963 if (ret && crtc->enabled)
3ac18232 10964 crtc->mode = *saved_mode;
a6778b3c 10965
3ac18232 10966out:
b8cecdf5 10967 kfree(pipe_config);
3ac18232 10968 kfree(saved_mode);
a6778b3c 10969 return ret;
f6e5b160
CW
10970}
10971
e7457a9a
DL
10972static int intel_set_mode(struct drm_crtc *crtc,
10973 struct drm_display_mode *mode,
10974 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10975{
10976 int ret;
10977
10978 ret = __intel_set_mode(crtc, mode, x, y, fb);
10979
10980 if (ret == 0)
10981 intel_modeset_check_state(crtc->dev);
10982
10983 return ret;
10984}
10985
c0c36b94
CW
10986void intel_crtc_restore_mode(struct drm_crtc *crtc)
10987{
f4510a27 10988 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10989}
10990
25c5b266
DV
10991#undef for_each_intel_crtc_masked
10992
d9e55608
DV
10993static void intel_set_config_free(struct intel_set_config *config)
10994{
10995 if (!config)
10996 return;
10997
1aa4b628
DV
10998 kfree(config->save_connector_encoders);
10999 kfree(config->save_encoder_crtcs);
7668851f 11000 kfree(config->save_crtc_enabled);
d9e55608
DV
11001 kfree(config);
11002}
11003
85f9eb71
DV
11004static int intel_set_config_save_state(struct drm_device *dev,
11005 struct intel_set_config *config)
11006{
7668851f 11007 struct drm_crtc *crtc;
85f9eb71
DV
11008 struct drm_encoder *encoder;
11009 struct drm_connector *connector;
11010 int count;
11011
7668851f
VS
11012 config->save_crtc_enabled =
11013 kcalloc(dev->mode_config.num_crtc,
11014 sizeof(bool), GFP_KERNEL);
11015 if (!config->save_crtc_enabled)
11016 return -ENOMEM;
11017
1aa4b628
DV
11018 config->save_encoder_crtcs =
11019 kcalloc(dev->mode_config.num_encoder,
11020 sizeof(struct drm_crtc *), GFP_KERNEL);
11021 if (!config->save_encoder_crtcs)
85f9eb71
DV
11022 return -ENOMEM;
11023
1aa4b628
DV
11024 config->save_connector_encoders =
11025 kcalloc(dev->mode_config.num_connector,
11026 sizeof(struct drm_encoder *), GFP_KERNEL);
11027 if (!config->save_connector_encoders)
85f9eb71
DV
11028 return -ENOMEM;
11029
11030 /* Copy data. Note that driver private data is not affected.
11031 * Should anything bad happen only the expected state is
11032 * restored, not the drivers personal bookkeeping.
11033 */
7668851f 11034 count = 0;
70e1e0ec 11035 for_each_crtc(dev, crtc) {
7668851f
VS
11036 config->save_crtc_enabled[count++] = crtc->enabled;
11037 }
11038
85f9eb71
DV
11039 count = 0;
11040 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 11041 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
11042 }
11043
11044 count = 0;
11045 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 11046 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
11047 }
11048
11049 return 0;
11050}
11051
11052static void intel_set_config_restore_state(struct drm_device *dev,
11053 struct intel_set_config *config)
11054{
7668851f 11055 struct intel_crtc *crtc;
9a935856
DV
11056 struct intel_encoder *encoder;
11057 struct intel_connector *connector;
85f9eb71
DV
11058 int count;
11059
7668851f 11060 count = 0;
d3fcc808 11061 for_each_intel_crtc(dev, crtc) {
7668851f 11062 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
11063
11064 if (crtc->new_enabled)
11065 crtc->new_config = &crtc->config;
11066 else
11067 crtc->new_config = NULL;
7668851f
VS
11068 }
11069
85f9eb71 11070 count = 0;
b2784e15 11071 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11072 encoder->new_crtc =
11073 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
11074 }
11075
11076 count = 0;
9a935856
DV
11077 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11078 connector->new_encoder =
11079 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11080 }
11081}
11082
e3de42b6 11083static bool
2e57f47d 11084is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11085{
11086 int i;
11087
2e57f47d
CW
11088 if (set->num_connectors == 0)
11089 return false;
11090
11091 if (WARN_ON(set->connectors == NULL))
11092 return false;
11093
11094 for (i = 0; i < set->num_connectors; i++)
11095 if (set->connectors[i]->encoder &&
11096 set->connectors[i]->encoder->crtc == set->crtc &&
11097 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11098 return true;
11099
11100 return false;
11101}
11102
5e2b584e
DV
11103static void
11104intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11105 struct intel_set_config *config)
11106{
11107
11108 /* We should be able to check here if the fb has the same properties
11109 * and then just flip_or_move it */
2e57f47d
CW
11110 if (is_crtc_connector_off(set)) {
11111 config->mode_changed = true;
f4510a27 11112 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11113 /*
11114 * If we have no fb, we can only flip as long as the crtc is
11115 * active, otherwise we need a full mode set. The crtc may
11116 * be active if we've only disabled the primary plane, or
11117 * in fastboot situations.
11118 */
f4510a27 11119 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11120 struct intel_crtc *intel_crtc =
11121 to_intel_crtc(set->crtc);
11122
3b150f08 11123 if (intel_crtc->active) {
319d9827
JB
11124 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11125 config->fb_changed = true;
11126 } else {
11127 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11128 config->mode_changed = true;
11129 }
5e2b584e
DV
11130 } else if (set->fb == NULL) {
11131 config->mode_changed = true;
72f4901e 11132 } else if (set->fb->pixel_format !=
f4510a27 11133 set->crtc->primary->fb->pixel_format) {
5e2b584e 11134 config->mode_changed = true;
e3de42b6 11135 } else {
5e2b584e 11136 config->fb_changed = true;
e3de42b6 11137 }
5e2b584e
DV
11138 }
11139
835c5873 11140 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11141 config->fb_changed = true;
11142
11143 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11144 DRM_DEBUG_KMS("modes are different, full mode set\n");
11145 drm_mode_debug_printmodeline(&set->crtc->mode);
11146 drm_mode_debug_printmodeline(set->mode);
11147 config->mode_changed = true;
11148 }
a1d95703
CW
11149
11150 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11151 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11152}
11153
2e431051 11154static int
9a935856
DV
11155intel_modeset_stage_output_state(struct drm_device *dev,
11156 struct drm_mode_set *set,
11157 struct intel_set_config *config)
50f56119 11158{
9a935856
DV
11159 struct intel_connector *connector;
11160 struct intel_encoder *encoder;
7668851f 11161 struct intel_crtc *crtc;
f3f08572 11162 int ro;
50f56119 11163
9abdda74 11164 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11165 * of connectors. For paranoia, double-check this. */
11166 WARN_ON(!set->fb && (set->num_connectors != 0));
11167 WARN_ON(set->fb && (set->num_connectors == 0));
11168
9a935856
DV
11169 list_for_each_entry(connector, &dev->mode_config.connector_list,
11170 base.head) {
11171 /* Otherwise traverse passed in connector list and get encoders
11172 * for them. */
50f56119 11173 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11174 if (set->connectors[ro] == &connector->base) {
0e32b39c 11175 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11176 break;
11177 }
11178 }
11179
9a935856
DV
11180 /* If we disable the crtc, disable all its connectors. Also, if
11181 * the connector is on the changing crtc but not on the new
11182 * connector list, disable it. */
11183 if ((!set->fb || ro == set->num_connectors) &&
11184 connector->base.encoder &&
11185 connector->base.encoder->crtc == set->crtc) {
11186 connector->new_encoder = NULL;
11187
11188 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11189 connector->base.base.id,
c23cc417 11190 connector->base.name);
9a935856
DV
11191 }
11192
11193
11194 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 11195 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 11196 config->mode_changed = true;
50f56119
DV
11197 }
11198 }
9a935856 11199 /* connector->new_encoder is now updated for all connectors. */
50f56119 11200
9a935856 11201 /* Update crtc of enabled connectors. */
9a935856
DV
11202 list_for_each_entry(connector, &dev->mode_config.connector_list,
11203 base.head) {
7668851f
VS
11204 struct drm_crtc *new_crtc;
11205
9a935856 11206 if (!connector->new_encoder)
50f56119
DV
11207 continue;
11208
9a935856 11209 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11210
11211 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11212 if (set->connectors[ro] == &connector->base)
50f56119
DV
11213 new_crtc = set->crtc;
11214 }
11215
11216 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11217 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11218 new_crtc)) {
5e2b584e 11219 return -EINVAL;
50f56119 11220 }
0e32b39c 11221 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11222
11223 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11224 connector->base.base.id,
c23cc417 11225 connector->base.name,
9a935856
DV
11226 new_crtc->base.id);
11227 }
11228
11229 /* Check for any encoders that needs to be disabled. */
b2784e15 11230 for_each_intel_encoder(dev, encoder) {
5a65f358 11231 int num_connectors = 0;
9a935856
DV
11232 list_for_each_entry(connector,
11233 &dev->mode_config.connector_list,
11234 base.head) {
11235 if (connector->new_encoder == encoder) {
11236 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11237 num_connectors++;
9a935856
DV
11238 }
11239 }
5a65f358
PZ
11240
11241 if (num_connectors == 0)
11242 encoder->new_crtc = NULL;
11243 else if (num_connectors > 1)
11244 return -EINVAL;
11245
9a935856
DV
11246 /* Only now check for crtc changes so we don't miss encoders
11247 * that will be disabled. */
11248 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 11249 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 11250 config->mode_changed = true;
50f56119
DV
11251 }
11252 }
9a935856 11253 /* Now we've also updated encoder->new_crtc for all encoders. */
0e32b39c
DA
11254 list_for_each_entry(connector, &dev->mode_config.connector_list,
11255 base.head) {
11256 if (connector->new_encoder)
11257 if (connector->new_encoder != connector->encoder)
11258 connector->encoder = connector->new_encoder;
11259 }
d3fcc808 11260 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11261 crtc->new_enabled = false;
11262
b2784e15 11263 for_each_intel_encoder(dev, encoder) {
7668851f
VS
11264 if (encoder->new_crtc == crtc) {
11265 crtc->new_enabled = true;
11266 break;
11267 }
11268 }
11269
11270 if (crtc->new_enabled != crtc->base.enabled) {
11271 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11272 crtc->new_enabled ? "en" : "dis");
11273 config->mode_changed = true;
11274 }
7bd0a8e7
VS
11275
11276 if (crtc->new_enabled)
11277 crtc->new_config = &crtc->config;
11278 else
11279 crtc->new_config = NULL;
7668851f
VS
11280 }
11281
2e431051
DV
11282 return 0;
11283}
11284
7d00a1f5
VS
11285static void disable_crtc_nofb(struct intel_crtc *crtc)
11286{
11287 struct drm_device *dev = crtc->base.dev;
11288 struct intel_encoder *encoder;
11289 struct intel_connector *connector;
11290
11291 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11292 pipe_name(crtc->pipe));
11293
11294 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11295 if (connector->new_encoder &&
11296 connector->new_encoder->new_crtc == crtc)
11297 connector->new_encoder = NULL;
11298 }
11299
b2784e15 11300 for_each_intel_encoder(dev, encoder) {
7d00a1f5
VS
11301 if (encoder->new_crtc == crtc)
11302 encoder->new_crtc = NULL;
11303 }
11304
11305 crtc->new_enabled = false;
7bd0a8e7 11306 crtc->new_config = NULL;
7d00a1f5
VS
11307}
11308
2e431051
DV
11309static int intel_crtc_set_config(struct drm_mode_set *set)
11310{
11311 struct drm_device *dev;
2e431051
DV
11312 struct drm_mode_set save_set;
11313 struct intel_set_config *config;
11314 int ret;
2e431051 11315
8d3e375e
DV
11316 BUG_ON(!set);
11317 BUG_ON(!set->crtc);
11318 BUG_ON(!set->crtc->helper_private);
2e431051 11319
7e53f3a4
DV
11320 /* Enforce sane interface api - has been abused by the fb helper. */
11321 BUG_ON(!set->mode && set->fb);
11322 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11323
2e431051
DV
11324 if (set->fb) {
11325 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11326 set->crtc->base.id, set->fb->base.id,
11327 (int)set->num_connectors, set->x, set->y);
11328 } else {
11329 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11330 }
11331
11332 dev = set->crtc->dev;
11333
11334 ret = -ENOMEM;
11335 config = kzalloc(sizeof(*config), GFP_KERNEL);
11336 if (!config)
11337 goto out_config;
11338
11339 ret = intel_set_config_save_state(dev, config);
11340 if (ret)
11341 goto out_config;
11342
11343 save_set.crtc = set->crtc;
11344 save_set.mode = &set->crtc->mode;
11345 save_set.x = set->crtc->x;
11346 save_set.y = set->crtc->y;
f4510a27 11347 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11348
11349 /* Compute whether we need a full modeset, only an fb base update or no
11350 * change at all. In the future we might also check whether only the
11351 * mode changed, e.g. for LVDS where we only change the panel fitter in
11352 * such cases. */
11353 intel_set_config_compute_mode_changes(set, config);
11354
9a935856 11355 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11356 if (ret)
11357 goto fail;
11358
5e2b584e 11359 if (config->mode_changed) {
c0c36b94
CW
11360 ret = intel_set_mode(set->crtc, set->mode,
11361 set->x, set->y, set->fb);
5e2b584e 11362 } else if (config->fb_changed) {
3b150f08
MR
11363 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11364
4878cae2
VS
11365 intel_crtc_wait_for_pending_flips(set->crtc);
11366
4f660f49 11367 ret = intel_pipe_set_base(set->crtc,
94352cf9 11368 set->x, set->y, set->fb);
3b150f08
MR
11369
11370 /*
11371 * We need to make sure the primary plane is re-enabled if it
11372 * has previously been turned off.
11373 */
11374 if (!intel_crtc->primary_enabled && ret == 0) {
11375 WARN_ON(!intel_crtc->active);
fdd508a6 11376 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
3b150f08
MR
11377 }
11378
7ca51a3a
JB
11379 /*
11380 * In the fastboot case this may be our only check of the
11381 * state after boot. It would be better to only do it on
11382 * the first update, but we don't have a nice way of doing that
11383 * (and really, set_config isn't used much for high freq page
11384 * flipping, so increasing its cost here shouldn't be a big
11385 * deal).
11386 */
d330a953 11387 if (i915.fastboot && ret == 0)
7ca51a3a 11388 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11389 }
11390
2d05eae1 11391 if (ret) {
bf67dfeb
DV
11392 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11393 set->crtc->base.id, ret);
50f56119 11394fail:
2d05eae1 11395 intel_set_config_restore_state(dev, config);
50f56119 11396
7d00a1f5
VS
11397 /*
11398 * HACK: if the pipe was on, but we didn't have a framebuffer,
11399 * force the pipe off to avoid oopsing in the modeset code
11400 * due to fb==NULL. This should only happen during boot since
11401 * we don't yet reconstruct the FB from the hardware state.
11402 */
11403 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11404 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11405
2d05eae1
CW
11406 /* Try to restore the config */
11407 if (config->mode_changed &&
11408 intel_set_mode(save_set.crtc, save_set.mode,
11409 save_set.x, save_set.y, save_set.fb))
11410 DRM_ERROR("failed to restore config after modeset failure\n");
11411 }
50f56119 11412
d9e55608
DV
11413out_config:
11414 intel_set_config_free(config);
50f56119
DV
11415 return ret;
11416}
f6e5b160
CW
11417
11418static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11419 .gamma_set = intel_crtc_gamma_set,
50f56119 11420 .set_config = intel_crtc_set_config,
f6e5b160
CW
11421 .destroy = intel_crtc_destroy,
11422 .page_flip = intel_crtc_page_flip,
11423};
11424
5358901f
DV
11425static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11426 struct intel_shared_dpll *pll,
11427 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11428{
5358901f 11429 uint32_t val;
ee7b9f93 11430
bd2bb1b9
PZ
11431 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11432 return false;
11433
5358901f 11434 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11435 hw_state->dpll = val;
11436 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11437 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11438
11439 return val & DPLL_VCO_ENABLE;
11440}
11441
15bdd4cf
DV
11442static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11443 struct intel_shared_dpll *pll)
11444{
11445 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11446 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11447}
11448
e7b903d2
DV
11449static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11450 struct intel_shared_dpll *pll)
11451{
e7b903d2 11452 /* PCH refclock must be enabled first */
89eff4be 11453 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11454
15bdd4cf
DV
11455 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11456
11457 /* Wait for the clocks to stabilize. */
11458 POSTING_READ(PCH_DPLL(pll->id));
11459 udelay(150);
11460
11461 /* The pixel multiplier can only be updated once the
11462 * DPLL is enabled and the clocks are stable.
11463 *
11464 * So write it again.
11465 */
11466 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11467 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11468 udelay(200);
11469}
11470
11471static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11472 struct intel_shared_dpll *pll)
11473{
11474 struct drm_device *dev = dev_priv->dev;
11475 struct intel_crtc *crtc;
e7b903d2
DV
11476
11477 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11478 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11479 if (intel_crtc_to_shared_dpll(crtc) == pll)
11480 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11481 }
11482
15bdd4cf
DV
11483 I915_WRITE(PCH_DPLL(pll->id), 0);
11484 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11485 udelay(200);
11486}
11487
46edb027
DV
11488static char *ibx_pch_dpll_names[] = {
11489 "PCH DPLL A",
11490 "PCH DPLL B",
11491};
11492
7c74ade1 11493static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11494{
e7b903d2 11495 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11496 int i;
11497
7c74ade1 11498 dev_priv->num_shared_dpll = 2;
ee7b9f93 11499
e72f9fbf 11500 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11501 dev_priv->shared_dplls[i].id = i;
11502 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11503 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11504 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11505 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11506 dev_priv->shared_dplls[i].get_hw_state =
11507 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11508 }
11509}
11510
7c74ade1
DV
11511static void intel_shared_dpll_init(struct drm_device *dev)
11512{
e7b903d2 11513 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11514
9cd86933
DV
11515 if (HAS_DDI(dev))
11516 intel_ddi_pll_init(dev);
11517 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11518 ibx_pch_dpll_init(dev);
11519 else
11520 dev_priv->num_shared_dpll = 0;
11521
11522 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11523}
11524
465c120c
MR
11525static int
11526intel_primary_plane_disable(struct drm_plane *plane)
11527{
11528 struct drm_device *dev = plane->dev;
465c120c
MR
11529 struct intel_crtc *intel_crtc;
11530
11531 if (!plane->fb)
11532 return 0;
11533
11534 BUG_ON(!plane->crtc);
11535
11536 intel_crtc = to_intel_crtc(plane->crtc);
11537
11538 /*
11539 * Even though we checked plane->fb above, it's still possible that
11540 * the primary plane has been implicitly disabled because the crtc
11541 * coordinates given weren't visible, or because we detected
11542 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11543 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11544 * In either case, we need to unpin the FB and let the fb pointer get
11545 * updated, but otherwise we don't need to touch the hardware.
11546 */
11547 if (!intel_crtc->primary_enabled)
11548 goto disable_unpin;
11549
11550 intel_crtc_wait_for_pending_flips(plane->crtc);
fdd508a6
VS
11551 intel_disable_primary_hw_plane(plane, plane->crtc);
11552
465c120c 11553disable_unpin:
4c34574f 11554 mutex_lock(&dev->struct_mutex);
2ff8fde1 11555 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
a071fa00 11556 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
2ff8fde1 11557 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
4c34574f 11558 mutex_unlock(&dev->struct_mutex);
465c120c
MR
11559 plane->fb = NULL;
11560
11561 return 0;
11562}
11563
11564static int
11565intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11566 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11567 unsigned int crtc_w, unsigned int crtc_h,
11568 uint32_t src_x, uint32_t src_y,
11569 uint32_t src_w, uint32_t src_h)
11570{
11571 struct drm_device *dev = crtc->dev;
465c120c 11572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2ff8fde1
MR
11573 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11574 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
465c120c
MR
11575 struct drm_rect dest = {
11576 /* integer pixels */
11577 .x1 = crtc_x,
11578 .y1 = crtc_y,
11579 .x2 = crtc_x + crtc_w,
11580 .y2 = crtc_y + crtc_h,
11581 };
11582 struct drm_rect src = {
11583 /* 16.16 fixed point */
11584 .x1 = src_x,
11585 .y1 = src_y,
11586 .x2 = src_x + src_w,
11587 .y2 = src_y + src_h,
11588 };
11589 const struct drm_rect clip = {
11590 /* integer pixels */
11591 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11592 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11593 };
11594 bool visible;
11595 int ret;
11596
11597 ret = drm_plane_helper_check_update(plane, crtc, fb,
11598 &src, &dest, &clip,
11599 DRM_PLANE_HELPER_NO_SCALING,
11600 DRM_PLANE_HELPER_NO_SCALING,
11601 false, true, &visible);
11602
11603 if (ret)
11604 return ret;
11605
11606 /*
11607 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11608 * updating the fb pointer, and returning without touching the
11609 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11610 * turn on the display with all planes setup as desired.
11611 */
11612 if (!crtc->enabled) {
4c34574f
MR
11613 mutex_lock(&dev->struct_mutex);
11614
465c120c
MR
11615 /*
11616 * If we already called setplane while the crtc was disabled,
11617 * we may have an fb pinned; unpin it.
11618 */
11619 if (plane->fb)
a071fa00
DV
11620 intel_unpin_fb_obj(old_obj);
11621
11622 i915_gem_track_fb(old_obj, obj,
11623 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
465c120c
MR
11624
11625 /* Pin and return without programming hardware */
4c34574f
MR
11626 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11627 mutex_unlock(&dev->struct_mutex);
11628
11629 return ret;
465c120c
MR
11630 }
11631
11632 intel_crtc_wait_for_pending_flips(crtc);
11633
11634 /*
11635 * If clipping results in a non-visible primary plane, we'll disable
11636 * the primary plane. Note that this is a bit different than what
11637 * happens if userspace explicitly disables the plane by passing fb=0
11638 * because plane->fb still gets set and pinned.
11639 */
11640 if (!visible) {
4c34574f
MR
11641 mutex_lock(&dev->struct_mutex);
11642
465c120c
MR
11643 /*
11644 * Try to pin the new fb first so that we can bail out if we
11645 * fail.
11646 */
11647 if (plane->fb != fb) {
a071fa00 11648 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
4c34574f
MR
11649 if (ret) {
11650 mutex_unlock(&dev->struct_mutex);
465c120c 11651 return ret;
4c34574f 11652 }
465c120c
MR
11653 }
11654
a071fa00
DV
11655 i915_gem_track_fb(old_obj, obj,
11656 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11657
465c120c 11658 if (intel_crtc->primary_enabled)
fdd508a6 11659 intel_disable_primary_hw_plane(plane, crtc);
465c120c
MR
11660
11661
11662 if (plane->fb != fb)
11663 if (plane->fb)
a071fa00 11664 intel_unpin_fb_obj(old_obj);
465c120c 11665
4c34574f
MR
11666 mutex_unlock(&dev->struct_mutex);
11667
465c120c
MR
11668 return 0;
11669 }
11670
11671 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11672 if (ret)
11673 return ret;
11674
11675 if (!intel_crtc->primary_enabled)
fdd508a6 11676 intel_enable_primary_hw_plane(plane, crtc);
465c120c
MR
11677
11678 return 0;
11679}
11680
3d7d6510
MR
11681/* Common destruction function for both primary and cursor planes */
11682static void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
11683{
11684 struct intel_plane *intel_plane = to_intel_plane(plane);
11685 drm_plane_cleanup(plane);
11686 kfree(intel_plane);
11687}
11688
11689static const struct drm_plane_funcs intel_primary_plane_funcs = {
11690 .update_plane = intel_primary_plane_setplane,
11691 .disable_plane = intel_primary_plane_disable,
3d7d6510 11692 .destroy = intel_plane_destroy,
465c120c
MR
11693};
11694
11695static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11696 int pipe)
11697{
11698 struct intel_plane *primary;
11699 const uint32_t *intel_primary_formats;
11700 int num_formats;
11701
11702 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11703 if (primary == NULL)
11704 return NULL;
11705
11706 primary->can_scale = false;
11707 primary->max_downscale = 1;
11708 primary->pipe = pipe;
11709 primary->plane = pipe;
11710 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11711 primary->plane = !pipe;
11712
11713 if (INTEL_INFO(dev)->gen <= 3) {
11714 intel_primary_formats = intel_primary_formats_gen2;
11715 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11716 } else {
11717 intel_primary_formats = intel_primary_formats_gen4;
11718 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11719 }
11720
11721 drm_universal_plane_init(dev, &primary->base, 0,
11722 &intel_primary_plane_funcs,
11723 intel_primary_formats, num_formats,
11724 DRM_PLANE_TYPE_PRIMARY);
11725 return &primary->base;
11726}
11727
3d7d6510
MR
11728static int
11729intel_cursor_plane_disable(struct drm_plane *plane)
11730{
11731 if (!plane->fb)
11732 return 0;
11733
11734 BUG_ON(!plane->crtc);
11735
11736 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11737}
11738
11739static int
11740intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11741 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11742 unsigned int crtc_w, unsigned int crtc_h,
11743 uint32_t src_x, uint32_t src_y,
11744 uint32_t src_w, uint32_t src_h)
11745{
11746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11747 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11748 struct drm_i915_gem_object *obj = intel_fb->obj;
11749 struct drm_rect dest = {
11750 /* integer pixels */
11751 .x1 = crtc_x,
11752 .y1 = crtc_y,
11753 .x2 = crtc_x + crtc_w,
11754 .y2 = crtc_y + crtc_h,
11755 };
11756 struct drm_rect src = {
11757 /* 16.16 fixed point */
11758 .x1 = src_x,
11759 .y1 = src_y,
11760 .x2 = src_x + src_w,
11761 .y2 = src_y + src_h,
11762 };
11763 const struct drm_rect clip = {
11764 /* integer pixels */
a08a42ad
VS
11765 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11766 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
3d7d6510
MR
11767 };
11768 bool visible;
11769 int ret;
11770
11771 ret = drm_plane_helper_check_update(plane, crtc, fb,
11772 &src, &dest, &clip,
11773 DRM_PLANE_HELPER_NO_SCALING,
11774 DRM_PLANE_HELPER_NO_SCALING,
11775 true, true, &visible);
11776 if (ret)
11777 return ret;
11778
11779 crtc->cursor_x = crtc_x;
11780 crtc->cursor_y = crtc_y;
11781 if (fb != crtc->cursor->fb) {
11782 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11783 } else {
11784 intel_crtc_update_cursor(crtc, visible);
11785 return 0;
11786 }
11787}
11788static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11789 .update_plane = intel_cursor_plane_update,
11790 .disable_plane = intel_cursor_plane_disable,
11791 .destroy = intel_plane_destroy,
11792};
11793
11794static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11795 int pipe)
11796{
11797 struct intel_plane *cursor;
11798
11799 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11800 if (cursor == NULL)
11801 return NULL;
11802
11803 cursor->can_scale = false;
11804 cursor->max_downscale = 1;
11805 cursor->pipe = pipe;
11806 cursor->plane = pipe;
11807
11808 drm_universal_plane_init(dev, &cursor->base, 0,
11809 &intel_cursor_plane_funcs,
11810 intel_cursor_formats,
11811 ARRAY_SIZE(intel_cursor_formats),
11812 DRM_PLANE_TYPE_CURSOR);
11813 return &cursor->base;
11814}
11815
b358d0a6 11816static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 11817{
fbee40df 11818 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 11819 struct intel_crtc *intel_crtc;
3d7d6510
MR
11820 struct drm_plane *primary = NULL;
11821 struct drm_plane *cursor = NULL;
465c120c 11822 int i, ret;
79e53945 11823
955382f3 11824 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
11825 if (intel_crtc == NULL)
11826 return;
11827
465c120c 11828 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
11829 if (!primary)
11830 goto fail;
11831
11832 cursor = intel_cursor_plane_create(dev, pipe);
11833 if (!cursor)
11834 goto fail;
11835
465c120c 11836 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
11837 cursor, &intel_crtc_funcs);
11838 if (ret)
11839 goto fail;
79e53945
JB
11840
11841 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
11842 for (i = 0; i < 256; i++) {
11843 intel_crtc->lut_r[i] = i;
11844 intel_crtc->lut_g[i] = i;
11845 intel_crtc->lut_b[i] = i;
11846 }
11847
1f1c2e24
VS
11848 /*
11849 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 11850 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 11851 */
80824003
JB
11852 intel_crtc->pipe = pipe;
11853 intel_crtc->plane = pipe;
3a77c4c4 11854 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 11855 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 11856 intel_crtc->plane = !pipe;
80824003
JB
11857 }
11858
4b0e333e
CW
11859 intel_crtc->cursor_base = ~0;
11860 intel_crtc->cursor_cntl = ~0;
dc41c154 11861 intel_crtc->cursor_size = ~0;
4b0e333e 11862
22fd0fab
JB
11863 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11864 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11865 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11866 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11867
79e53945 11868 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
11869
11870 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
11871 return;
11872
11873fail:
11874 if (primary)
11875 drm_plane_cleanup(primary);
11876 if (cursor)
11877 drm_plane_cleanup(cursor);
11878 kfree(intel_crtc);
79e53945
JB
11879}
11880
752aa88a
JB
11881enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11882{
11883 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 11884 struct drm_device *dev = connector->base.dev;
752aa88a 11885
51fd371b 11886 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a
JB
11887
11888 if (!encoder)
11889 return INVALID_PIPE;
11890
11891 return to_intel_crtc(encoder->crtc)->pipe;
11892}
11893
08d7b3d1 11894int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 11895 struct drm_file *file)
08d7b3d1 11896{
08d7b3d1 11897 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 11898 struct drm_crtc *drmmode_crtc;
c05422d5 11899 struct intel_crtc *crtc;
08d7b3d1 11900
1cff8f6b
DV
11901 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11902 return -ENODEV;
08d7b3d1 11903
7707e653 11904 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 11905
7707e653 11906 if (!drmmode_crtc) {
08d7b3d1 11907 DRM_ERROR("no such CRTC id\n");
3f2c2057 11908 return -ENOENT;
08d7b3d1
CW
11909 }
11910
7707e653 11911 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 11912 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 11913
c05422d5 11914 return 0;
08d7b3d1
CW
11915}
11916
66a9278e 11917static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 11918{
66a9278e
DV
11919 struct drm_device *dev = encoder->base.dev;
11920 struct intel_encoder *source_encoder;
79e53945 11921 int index_mask = 0;
79e53945
JB
11922 int entry = 0;
11923
b2784e15 11924 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 11925 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
11926 index_mask |= (1 << entry);
11927
79e53945
JB
11928 entry++;
11929 }
4ef69c7a 11930
79e53945
JB
11931 return index_mask;
11932}
11933
4d302442
CW
11934static bool has_edp_a(struct drm_device *dev)
11935{
11936 struct drm_i915_private *dev_priv = dev->dev_private;
11937
11938 if (!IS_MOBILE(dev))
11939 return false;
11940
11941 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11942 return false;
11943
e3589908 11944 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
11945 return false;
11946
11947 return true;
11948}
11949
ba0fbca4
DL
11950const char *intel_output_name(int output)
11951{
11952 static const char *names[] = {
11953 [INTEL_OUTPUT_UNUSED] = "Unused",
11954 [INTEL_OUTPUT_ANALOG] = "Analog",
11955 [INTEL_OUTPUT_DVO] = "DVO",
11956 [INTEL_OUTPUT_SDVO] = "SDVO",
11957 [INTEL_OUTPUT_LVDS] = "LVDS",
11958 [INTEL_OUTPUT_TVOUT] = "TV",
11959 [INTEL_OUTPUT_HDMI] = "HDMI",
11960 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11961 [INTEL_OUTPUT_EDP] = "eDP",
11962 [INTEL_OUTPUT_DSI] = "DSI",
11963 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11964 };
11965
11966 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11967 return "Invalid";
11968
11969 return names[output];
11970}
11971
84b4e042
JB
11972static bool intel_crt_present(struct drm_device *dev)
11973{
11974 struct drm_i915_private *dev_priv = dev->dev_private;
11975
11976 if (IS_ULT(dev))
11977 return false;
11978
11979 if (IS_CHERRYVIEW(dev))
11980 return false;
11981
11982 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11983 return false;
11984
11985 return true;
11986}
11987
79e53945
JB
11988static void intel_setup_outputs(struct drm_device *dev)
11989{
725e30ad 11990 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 11991 struct intel_encoder *encoder;
cb0953d7 11992 bool dpd_is_edp = false;
79e53945 11993
c9093354 11994 intel_lvds_init(dev);
79e53945 11995
84b4e042 11996 if (intel_crt_present(dev))
79935fca 11997 intel_crt_init(dev);
cb0953d7 11998
affa9354 11999 if (HAS_DDI(dev)) {
0e72a5b5
ED
12000 int found;
12001
12002 /* Haswell uses DDI functions to detect digital outputs */
12003 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12004 /* DDI A only supports eDP */
12005 if (found)
12006 intel_ddi_init(dev, PORT_A);
12007
12008 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12009 * register */
12010 found = I915_READ(SFUSE_STRAP);
12011
12012 if (found & SFUSE_STRAP_DDIB_DETECTED)
12013 intel_ddi_init(dev, PORT_B);
12014 if (found & SFUSE_STRAP_DDIC_DETECTED)
12015 intel_ddi_init(dev, PORT_C);
12016 if (found & SFUSE_STRAP_DDID_DETECTED)
12017 intel_ddi_init(dev, PORT_D);
12018 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12019 int found;
5d8a7752 12020 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12021
12022 if (has_edp_a(dev))
12023 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12024
dc0fa718 12025 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12026 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12027 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12028 if (!found)
e2debe91 12029 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12030 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12031 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12032 }
12033
dc0fa718 12034 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12035 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12036
dc0fa718 12037 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12038 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12039
5eb08b69 12040 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12041 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12042
270b3042 12043 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12044 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12045 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
12046 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12047 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12048 PORT_B);
12049 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12050 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12051 }
12052
6f6005a5
JB
12053 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12054 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12055 PORT_C);
12056 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 12057 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 12058 }
19c03924 12059
9418c1f1
VS
12060 if (IS_CHERRYVIEW(dev)) {
12061 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12062 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12063 PORT_D);
12064 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12065 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12066 }
12067 }
12068
3cfca973 12069 intel_dsi_init(dev);
103a196f 12070 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12071 bool found = false;
7d57382e 12072
e2debe91 12073 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12074 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12075 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12076 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12077 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12078 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12079 }
27185ae1 12080
e7281eab 12081 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12082 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12083 }
13520b05
KH
12084
12085 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12086
e2debe91 12087 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12088 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12089 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12090 }
27185ae1 12091
e2debe91 12092 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12093
b01f2c3a
JB
12094 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12095 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12096 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12097 }
e7281eab 12098 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12099 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12100 }
27185ae1 12101
b01f2c3a 12102 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12103 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12104 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12105 } else if (IS_GEN2(dev))
79e53945
JB
12106 intel_dvo_init(dev);
12107
103a196f 12108 if (SUPPORTS_TV(dev))
79e53945
JB
12109 intel_tv_init(dev);
12110
7c8f8a70
RV
12111 intel_edp_psr_init(dev);
12112
b2784e15 12113 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
12114 encoder->base.possible_crtcs = encoder->crtc_mask;
12115 encoder->base.possible_clones =
66a9278e 12116 intel_encoder_clones(encoder);
79e53945 12117 }
47356eb6 12118
dde86e2d 12119 intel_init_pch_refclk(dev);
270b3042
DV
12120
12121 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12122}
12123
12124static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12125{
60a5ca01 12126 struct drm_device *dev = fb->dev;
79e53945 12127 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12128
ef2d633e 12129 drm_framebuffer_cleanup(fb);
60a5ca01 12130 mutex_lock(&dev->struct_mutex);
ef2d633e 12131 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12132 drm_gem_object_unreference(&intel_fb->obj->base);
12133 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12134 kfree(intel_fb);
12135}
12136
12137static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12138 struct drm_file *file,
79e53945
JB
12139 unsigned int *handle)
12140{
12141 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12142 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12143
05394f39 12144 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12145}
12146
12147static const struct drm_framebuffer_funcs intel_fb_funcs = {
12148 .destroy = intel_user_framebuffer_destroy,
12149 .create_handle = intel_user_framebuffer_create_handle,
12150};
12151
b5ea642a
DV
12152static int intel_framebuffer_init(struct drm_device *dev,
12153 struct intel_framebuffer *intel_fb,
12154 struct drm_mode_fb_cmd2 *mode_cmd,
12155 struct drm_i915_gem_object *obj)
79e53945 12156{
a57ce0b2 12157 int aligned_height;
a35cdaa0 12158 int pitch_limit;
79e53945
JB
12159 int ret;
12160
dd4916c5
DV
12161 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12162
c16ed4be
CW
12163 if (obj->tiling_mode == I915_TILING_Y) {
12164 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 12165 return -EINVAL;
c16ed4be 12166 }
57cd6508 12167
c16ed4be
CW
12168 if (mode_cmd->pitches[0] & 63) {
12169 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12170 mode_cmd->pitches[0]);
57cd6508 12171 return -EINVAL;
c16ed4be 12172 }
57cd6508 12173
a35cdaa0
CW
12174 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12175 pitch_limit = 32*1024;
12176 } else if (INTEL_INFO(dev)->gen >= 4) {
12177 if (obj->tiling_mode)
12178 pitch_limit = 16*1024;
12179 else
12180 pitch_limit = 32*1024;
12181 } else if (INTEL_INFO(dev)->gen >= 3) {
12182 if (obj->tiling_mode)
12183 pitch_limit = 8*1024;
12184 else
12185 pitch_limit = 16*1024;
12186 } else
12187 /* XXX DSPC is limited to 4k tiled */
12188 pitch_limit = 8*1024;
12189
12190 if (mode_cmd->pitches[0] > pitch_limit) {
12191 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12192 obj->tiling_mode ? "tiled" : "linear",
12193 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12194 return -EINVAL;
c16ed4be 12195 }
5d7bd705
VS
12196
12197 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
12198 mode_cmd->pitches[0] != obj->stride) {
12199 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12200 mode_cmd->pitches[0], obj->stride);
5d7bd705 12201 return -EINVAL;
c16ed4be 12202 }
5d7bd705 12203
57779d06 12204 /* Reject formats not supported by any plane early. */
308e5bcb 12205 switch (mode_cmd->pixel_format) {
57779d06 12206 case DRM_FORMAT_C8:
04b3924d
VS
12207 case DRM_FORMAT_RGB565:
12208 case DRM_FORMAT_XRGB8888:
12209 case DRM_FORMAT_ARGB8888:
57779d06
VS
12210 break;
12211 case DRM_FORMAT_XRGB1555:
12212 case DRM_FORMAT_ARGB1555:
c16ed4be 12213 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12214 DRM_DEBUG("unsupported pixel format: %s\n",
12215 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12216 return -EINVAL;
c16ed4be 12217 }
57779d06
VS
12218 break;
12219 case DRM_FORMAT_XBGR8888:
12220 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12221 case DRM_FORMAT_XRGB2101010:
12222 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12223 case DRM_FORMAT_XBGR2101010:
12224 case DRM_FORMAT_ABGR2101010:
c16ed4be 12225 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12226 DRM_DEBUG("unsupported pixel format: %s\n",
12227 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12228 return -EINVAL;
c16ed4be 12229 }
b5626747 12230 break;
04b3924d
VS
12231 case DRM_FORMAT_YUYV:
12232 case DRM_FORMAT_UYVY:
12233 case DRM_FORMAT_YVYU:
12234 case DRM_FORMAT_VYUY:
c16ed4be 12235 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12236 DRM_DEBUG("unsupported pixel format: %s\n",
12237 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12238 return -EINVAL;
c16ed4be 12239 }
57cd6508
CW
12240 break;
12241 default:
4ee62c76
VS
12242 DRM_DEBUG("unsupported pixel format: %s\n",
12243 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
12244 return -EINVAL;
12245 }
12246
90f9a336
VS
12247 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12248 if (mode_cmd->offsets[0] != 0)
12249 return -EINVAL;
12250
a57ce0b2
JB
12251 aligned_height = intel_align_height(dev, mode_cmd->height,
12252 obj->tiling_mode);
53155c0a
DV
12253 /* FIXME drm helper for size checks (especially planar formats)? */
12254 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12255 return -EINVAL;
12256
c7d73f6a
DV
12257 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12258 intel_fb->obj = obj;
80075d49 12259 intel_fb->obj->framebuffer_references++;
c7d73f6a 12260
79e53945
JB
12261 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12262 if (ret) {
12263 DRM_ERROR("framebuffer init failed %d\n", ret);
12264 return ret;
12265 }
12266
79e53945
JB
12267 return 0;
12268}
12269
79e53945
JB
12270static struct drm_framebuffer *
12271intel_user_framebuffer_create(struct drm_device *dev,
12272 struct drm_file *filp,
308e5bcb 12273 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 12274{
05394f39 12275 struct drm_i915_gem_object *obj;
79e53945 12276
308e5bcb
JB
12277 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12278 mode_cmd->handles[0]));
c8725226 12279 if (&obj->base == NULL)
cce13ff7 12280 return ERR_PTR(-ENOENT);
79e53945 12281
d2dff872 12282 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
12283}
12284
4520f53a 12285#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 12286static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
12287{
12288}
12289#endif
12290
79e53945 12291static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 12292 .fb_create = intel_user_framebuffer_create,
0632fef6 12293 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
12294};
12295
e70236a8
JB
12296/* Set up chip specific display functions */
12297static void intel_init_display(struct drm_device *dev)
12298{
12299 struct drm_i915_private *dev_priv = dev->dev_private;
12300
ee9300bb
DV
12301 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12302 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
12303 else if (IS_CHERRYVIEW(dev))
12304 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
12305 else if (IS_VALLEYVIEW(dev))
12306 dev_priv->display.find_dpll = vlv_find_best_dpll;
12307 else if (IS_PINEVIEW(dev))
12308 dev_priv->display.find_dpll = pnv_find_best_dpll;
12309 else
12310 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12311
affa9354 12312 if (HAS_DDI(dev)) {
0e8ffe1b 12313 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 12314 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 12315 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
12316 dev_priv->display.crtc_enable = haswell_crtc_enable;
12317 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 12318 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12319 dev_priv->display.update_primary_plane =
12320 ironlake_update_primary_plane;
09b4ddf9 12321 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 12322 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 12323 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 12324 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
12325 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12326 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 12327 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12328 dev_priv->display.update_primary_plane =
12329 ironlake_update_primary_plane;
89b667f8
JB
12330 } else if (IS_VALLEYVIEW(dev)) {
12331 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12332 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
12333 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12334 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12335 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12336 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12337 dev_priv->display.update_primary_plane =
12338 i9xx_update_primary_plane;
f564048e 12339 } else {
0e8ffe1b 12340 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12341 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 12342 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
12343 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12344 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 12345 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12346 dev_priv->display.update_primary_plane =
12347 i9xx_update_primary_plane;
f564048e 12348 }
e70236a8 12349
e70236a8 12350 /* Returns the core display clock speed */
25eb05fc
JB
12351 if (IS_VALLEYVIEW(dev))
12352 dev_priv->display.get_display_clock_speed =
12353 valleyview_get_display_clock_speed;
12354 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
12355 dev_priv->display.get_display_clock_speed =
12356 i945_get_display_clock_speed;
12357 else if (IS_I915G(dev))
12358 dev_priv->display.get_display_clock_speed =
12359 i915_get_display_clock_speed;
257a7ffc 12360 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
12361 dev_priv->display.get_display_clock_speed =
12362 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
12363 else if (IS_PINEVIEW(dev))
12364 dev_priv->display.get_display_clock_speed =
12365 pnv_get_display_clock_speed;
e70236a8
JB
12366 else if (IS_I915GM(dev))
12367 dev_priv->display.get_display_clock_speed =
12368 i915gm_get_display_clock_speed;
12369 else if (IS_I865G(dev))
12370 dev_priv->display.get_display_clock_speed =
12371 i865_get_display_clock_speed;
f0f8a9ce 12372 else if (IS_I85X(dev))
e70236a8
JB
12373 dev_priv->display.get_display_clock_speed =
12374 i855_get_display_clock_speed;
12375 else /* 852, 830 */
12376 dev_priv->display.get_display_clock_speed =
12377 i830_get_display_clock_speed;
12378
3bb11b53 12379 if (IS_G4X(dev)) {
e0dac65e 12380 dev_priv->display.write_eld = g4x_write_eld;
3bb11b53
SJ
12381 } else if (IS_GEN5(dev)) {
12382 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12383 dev_priv->display.write_eld = ironlake_write_eld;
12384 } else if (IS_GEN6(dev)) {
12385 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12386 dev_priv->display.write_eld = ironlake_write_eld;
12387 dev_priv->display.modeset_global_resources =
12388 snb_modeset_global_resources;
12389 } else if (IS_IVYBRIDGE(dev)) {
12390 /* FIXME: detect B0+ stepping and use auto training */
12391 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12392 dev_priv->display.write_eld = ironlake_write_eld;
12393 dev_priv->display.modeset_global_resources =
12394 ivb_modeset_global_resources;
12395 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
12396 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12397 dev_priv->display.write_eld = haswell_write_eld;
12398 dev_priv->display.modeset_global_resources =
12399 haswell_modeset_global_resources;
30a970c6
JB
12400 } else if (IS_VALLEYVIEW(dev)) {
12401 dev_priv->display.modeset_global_resources =
12402 valleyview_modeset_global_resources;
9ca2fe73 12403 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 12404 }
8c9f3aaf
JB
12405
12406 /* Default just returns -ENODEV to indicate unsupported */
12407 dev_priv->display.queue_flip = intel_default_queue_flip;
12408
12409 switch (INTEL_INFO(dev)->gen) {
12410 case 2:
12411 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12412 break;
12413
12414 case 3:
12415 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12416 break;
12417
12418 case 4:
12419 case 5:
12420 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12421 break;
12422
12423 case 6:
12424 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12425 break;
7c9017e5 12426 case 7:
4e0bbc31 12427 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
12428 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12429 break;
8c9f3aaf 12430 }
7bd688cd
JN
12431
12432 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
12433}
12434
b690e96c
JB
12435/*
12436 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12437 * resume, or other times. This quirk makes sure that's the case for
12438 * affected systems.
12439 */
0206e353 12440static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
12441{
12442 struct drm_i915_private *dev_priv = dev->dev_private;
12443
12444 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 12445 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
12446}
12447
435793df
KP
12448/*
12449 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12450 */
12451static void quirk_ssc_force_disable(struct drm_device *dev)
12452{
12453 struct drm_i915_private *dev_priv = dev->dev_private;
12454 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 12455 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
12456}
12457
4dca20ef 12458/*
5a15ab5b
CE
12459 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12460 * brightness value
4dca20ef
CE
12461 */
12462static void quirk_invert_brightness(struct drm_device *dev)
12463{
12464 struct drm_i915_private *dev_priv = dev->dev_private;
12465 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 12466 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
12467}
12468
9c72cc6f
SD
12469/* Some VBT's incorrectly indicate no backlight is present */
12470static void quirk_backlight_present(struct drm_device *dev)
12471{
12472 struct drm_i915_private *dev_priv = dev->dev_private;
12473 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12474 DRM_INFO("applying backlight present quirk\n");
12475}
12476
b690e96c
JB
12477struct intel_quirk {
12478 int device;
12479 int subsystem_vendor;
12480 int subsystem_device;
12481 void (*hook)(struct drm_device *dev);
12482};
12483
5f85f176
EE
12484/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12485struct intel_dmi_quirk {
12486 void (*hook)(struct drm_device *dev);
12487 const struct dmi_system_id (*dmi_id_list)[];
12488};
12489
12490static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12491{
12492 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12493 return 1;
12494}
12495
12496static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12497 {
12498 .dmi_id_list = &(const struct dmi_system_id[]) {
12499 {
12500 .callback = intel_dmi_reverse_brightness,
12501 .ident = "NCR Corporation",
12502 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12503 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12504 },
12505 },
12506 { } /* terminating entry */
12507 },
12508 .hook = quirk_invert_brightness,
12509 },
12510};
12511
c43b5634 12512static struct intel_quirk intel_quirks[] = {
b690e96c 12513 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 12514 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 12515
b690e96c
JB
12516 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12517 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12518
b690e96c
JB
12519 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12520 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12521
435793df
KP
12522 /* Lenovo U160 cannot use SSC on LVDS */
12523 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
12524
12525 /* Sony Vaio Y cannot use SSC on LVDS */
12526 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 12527
be505f64
AH
12528 /* Acer Aspire 5734Z must invert backlight brightness */
12529 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12530
12531 /* Acer/eMachines G725 */
12532 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12533
12534 /* Acer/eMachines e725 */
12535 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12536
12537 /* Acer/Packard Bell NCL20 */
12538 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12539
12540 /* Acer Aspire 4736Z */
12541 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
12542
12543 /* Acer Aspire 5336 */
12544 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
12545
12546 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12547 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c
SD
12548
12549 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12550 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
12551
12552 /* HP Chromebook 14 (Celeron 2955U) */
12553 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
b690e96c
JB
12554};
12555
12556static void intel_init_quirks(struct drm_device *dev)
12557{
12558 struct pci_dev *d = dev->pdev;
12559 int i;
12560
12561 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12562 struct intel_quirk *q = &intel_quirks[i];
12563
12564 if (d->device == q->device &&
12565 (d->subsystem_vendor == q->subsystem_vendor ||
12566 q->subsystem_vendor == PCI_ANY_ID) &&
12567 (d->subsystem_device == q->subsystem_device ||
12568 q->subsystem_device == PCI_ANY_ID))
12569 q->hook(dev);
12570 }
5f85f176
EE
12571 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12572 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12573 intel_dmi_quirks[i].hook(dev);
12574 }
b690e96c
JB
12575}
12576
9cce37f4
JB
12577/* Disable the VGA plane that we never use */
12578static void i915_disable_vga(struct drm_device *dev)
12579{
12580 struct drm_i915_private *dev_priv = dev->dev_private;
12581 u8 sr1;
766aa1c4 12582 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 12583
2b37c616 12584 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 12585 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 12586 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
12587 sr1 = inb(VGA_SR_DATA);
12588 outb(sr1 | 1<<5, VGA_SR_DATA);
12589 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12590 udelay(300);
12591
12592 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12593 POSTING_READ(vga_reg);
12594}
12595
f817586c
DV
12596void intel_modeset_init_hw(struct drm_device *dev)
12597{
a8f78b58
ED
12598 intel_prepare_ddi(dev);
12599
f8bf63fd
VS
12600 if (IS_VALLEYVIEW(dev))
12601 vlv_update_cdclk(dev);
12602
f817586c
DV
12603 intel_init_clock_gating(dev);
12604
8090c6b9 12605 intel_enable_gt_powersave(dev);
f817586c
DV
12606}
12607
7d708ee4
ID
12608void intel_modeset_suspend_hw(struct drm_device *dev)
12609{
12610 intel_suspend_hw(dev);
12611}
12612
79e53945
JB
12613void intel_modeset_init(struct drm_device *dev)
12614{
652c393a 12615 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 12616 int sprite, ret;
8cc87b75 12617 enum pipe pipe;
46f297fb 12618 struct intel_crtc *crtc;
79e53945
JB
12619
12620 drm_mode_config_init(dev);
12621
12622 dev->mode_config.min_width = 0;
12623 dev->mode_config.min_height = 0;
12624
019d96cb
DA
12625 dev->mode_config.preferred_depth = 24;
12626 dev->mode_config.prefer_shadow = 1;
12627
e6ecefaa 12628 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 12629
b690e96c
JB
12630 intel_init_quirks(dev);
12631
1fa61106
ED
12632 intel_init_pm(dev);
12633
e3c74757
BW
12634 if (INTEL_INFO(dev)->num_pipes == 0)
12635 return;
12636
e70236a8
JB
12637 intel_init_display(dev);
12638
a6c45cf0
CW
12639 if (IS_GEN2(dev)) {
12640 dev->mode_config.max_width = 2048;
12641 dev->mode_config.max_height = 2048;
12642 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
12643 dev->mode_config.max_width = 4096;
12644 dev->mode_config.max_height = 4096;
79e53945 12645 } else {
a6c45cf0
CW
12646 dev->mode_config.max_width = 8192;
12647 dev->mode_config.max_height = 8192;
79e53945 12648 }
068be561 12649
dc41c154
VS
12650 if (IS_845G(dev) || IS_I865G(dev)) {
12651 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12652 dev->mode_config.cursor_height = 1023;
12653 } else if (IS_GEN2(dev)) {
068be561
DL
12654 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12655 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12656 } else {
12657 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12658 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12659 }
12660
5d4545ae 12661 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 12662
28c97730 12663 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
12664 INTEL_INFO(dev)->num_pipes,
12665 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 12666
8cc87b75
DL
12667 for_each_pipe(pipe) {
12668 intel_crtc_init(dev, pipe);
1fe47785
DL
12669 for_each_sprite(pipe, sprite) {
12670 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 12671 if (ret)
06da8da2 12672 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 12673 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 12674 }
79e53945
JB
12675 }
12676
f42bb70d
JB
12677 intel_init_dpio(dev);
12678
e72f9fbf 12679 intel_shared_dpll_init(dev);
ee7b9f93 12680
9cce37f4
JB
12681 /* Just disable it once at startup */
12682 i915_disable_vga(dev);
79e53945 12683 intel_setup_outputs(dev);
11be49eb
CW
12684
12685 /* Just in case the BIOS is doing something questionable. */
12686 intel_disable_fbc(dev);
fa9fa083 12687
6e9f798d 12688 drm_modeset_lock_all(dev);
fa9fa083 12689 intel_modeset_setup_hw_state(dev, false);
6e9f798d 12690 drm_modeset_unlock_all(dev);
46f297fb 12691
d3fcc808 12692 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
12693 if (!crtc->active)
12694 continue;
12695
46f297fb 12696 /*
46f297fb
JB
12697 * Note that reserving the BIOS fb up front prevents us
12698 * from stuffing other stolen allocations like the ring
12699 * on top. This prevents some ugliness at boot time, and
12700 * can even allow for smooth boot transitions if the BIOS
12701 * fb is large enough for the active pipe configuration.
12702 */
12703 if (dev_priv->display.get_plane_config) {
12704 dev_priv->display.get_plane_config(crtc,
12705 &crtc->plane_config);
12706 /*
12707 * If the fb is shared between multiple heads, we'll
12708 * just get the first one.
12709 */
484b41dd 12710 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 12711 }
46f297fb 12712 }
2c7111db
CW
12713}
12714
7fad798e
DV
12715static void intel_enable_pipe_a(struct drm_device *dev)
12716{
12717 struct intel_connector *connector;
12718 struct drm_connector *crt = NULL;
12719 struct intel_load_detect_pipe load_detect_temp;
51fd371b 12720 struct drm_modeset_acquire_ctx ctx;
7fad798e
DV
12721
12722 /* We can't just switch on the pipe A, we need to set things up with a
12723 * proper mode and output configuration. As a gross hack, enable pipe A
12724 * by enabling the load detect pipe once. */
12725 list_for_each_entry(connector,
12726 &dev->mode_config.connector_list,
12727 base.head) {
12728 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12729 crt = &connector->base;
12730 break;
12731 }
12732 }
12733
12734 if (!crt)
12735 return;
12736
51fd371b
RC
12737 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12738 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
7fad798e 12739
652c393a 12740
7fad798e
DV
12741}
12742
fa555837
DV
12743static bool
12744intel_check_plane_mapping(struct intel_crtc *crtc)
12745{
7eb552ae
BW
12746 struct drm_device *dev = crtc->base.dev;
12747 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
12748 u32 reg, val;
12749
7eb552ae 12750 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
12751 return true;
12752
12753 reg = DSPCNTR(!crtc->plane);
12754 val = I915_READ(reg);
12755
12756 if ((val & DISPLAY_PLANE_ENABLE) &&
12757 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12758 return false;
12759
12760 return true;
12761}
12762
24929352
DV
12763static void intel_sanitize_crtc(struct intel_crtc *crtc)
12764{
12765 struct drm_device *dev = crtc->base.dev;
12766 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 12767 u32 reg;
24929352 12768
24929352 12769 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 12770 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
12771 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12772
d3eaf884
VS
12773 /* restore vblank interrupts to correct state */
12774 if (crtc->active)
12775 drm_vblank_on(dev, crtc->pipe);
12776 else
12777 drm_vblank_off(dev, crtc->pipe);
12778
24929352 12779 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
12780 * disable the crtc (and hence change the state) if it is wrong. Note
12781 * that gen4+ has a fixed plane -> pipe mapping. */
12782 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
12783 struct intel_connector *connector;
12784 bool plane;
12785
24929352
DV
12786 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12787 crtc->base.base.id);
12788
12789 /* Pipe has the wrong plane attached and the plane is active.
12790 * Temporarily change the plane mapping and disable everything
12791 * ... */
12792 plane = crtc->plane;
12793 crtc->plane = !plane;
9c8958bc 12794 crtc->primary_enabled = true;
24929352
DV
12795 dev_priv->display.crtc_disable(&crtc->base);
12796 crtc->plane = plane;
12797
12798 /* ... and break all links. */
12799 list_for_each_entry(connector, &dev->mode_config.connector_list,
12800 base.head) {
12801 if (connector->encoder->base.crtc != &crtc->base)
12802 continue;
12803
7f1950fb
EE
12804 connector->base.dpms = DRM_MODE_DPMS_OFF;
12805 connector->base.encoder = NULL;
24929352 12806 }
7f1950fb
EE
12807 /* multiple connectors may have the same encoder:
12808 * handle them and break crtc link separately */
12809 list_for_each_entry(connector, &dev->mode_config.connector_list,
12810 base.head)
12811 if (connector->encoder->base.crtc == &crtc->base) {
12812 connector->encoder->base.crtc = NULL;
12813 connector->encoder->connectors_active = false;
12814 }
24929352
DV
12815
12816 WARN_ON(crtc->active);
12817 crtc->base.enabled = false;
12818 }
24929352 12819
7fad798e
DV
12820 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12821 crtc->pipe == PIPE_A && !crtc->active) {
12822 /* BIOS forgot to enable pipe A, this mostly happens after
12823 * resume. Force-enable the pipe to fix this, the update_dpms
12824 * call below we restore the pipe to the right state, but leave
12825 * the required bits on. */
12826 intel_enable_pipe_a(dev);
12827 }
12828
24929352
DV
12829 /* Adjust the state of the output pipe according to whether we
12830 * have active connectors/encoders. */
12831 intel_crtc_update_dpms(&crtc->base);
12832
12833 if (crtc->active != crtc->base.enabled) {
12834 struct intel_encoder *encoder;
12835
12836 /* This can happen either due to bugs in the get_hw_state
12837 * functions or because the pipe is force-enabled due to the
12838 * pipe A quirk. */
12839 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12840 crtc->base.base.id,
12841 crtc->base.enabled ? "enabled" : "disabled",
12842 crtc->active ? "enabled" : "disabled");
12843
12844 crtc->base.enabled = crtc->active;
12845
12846 /* Because we only establish the connector -> encoder ->
12847 * crtc links if something is active, this means the
12848 * crtc is now deactivated. Break the links. connector
12849 * -> encoder links are only establish when things are
12850 * actually up, hence no need to break them. */
12851 WARN_ON(crtc->active);
12852
12853 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12854 WARN_ON(encoder->connectors_active);
12855 encoder->base.crtc = NULL;
12856 }
12857 }
c5ab3bc0
DV
12858
12859 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
4cc31489
DV
12860 /*
12861 * We start out with underrun reporting disabled to avoid races.
12862 * For correct bookkeeping mark this on active crtcs.
12863 *
c5ab3bc0
DV
12864 * Also on gmch platforms we dont have any hardware bits to
12865 * disable the underrun reporting. Which means we need to start
12866 * out with underrun reporting disabled also on inactive pipes,
12867 * since otherwise we'll complain about the garbage we read when
12868 * e.g. coming up after runtime pm.
12869 *
4cc31489
DV
12870 * No protection against concurrent access is required - at
12871 * worst a fifo underrun happens which also sets this to false.
12872 */
12873 crtc->cpu_fifo_underrun_disabled = true;
12874 crtc->pch_fifo_underrun_disabled = true;
80715b2f
VS
12875
12876 update_scanline_offset(crtc);
4cc31489 12877 }
24929352
DV
12878}
12879
12880static void intel_sanitize_encoder(struct intel_encoder *encoder)
12881{
12882 struct intel_connector *connector;
12883 struct drm_device *dev = encoder->base.dev;
12884
12885 /* We need to check both for a crtc link (meaning that the
12886 * encoder is active and trying to read from a pipe) and the
12887 * pipe itself being active. */
12888 bool has_active_crtc = encoder->base.crtc &&
12889 to_intel_crtc(encoder->base.crtc)->active;
12890
12891 if (encoder->connectors_active && !has_active_crtc) {
12892 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12893 encoder->base.base.id,
8e329a03 12894 encoder->base.name);
24929352
DV
12895
12896 /* Connector is active, but has no active pipe. This is
12897 * fallout from our resume register restoring. Disable
12898 * the encoder manually again. */
12899 if (encoder->base.crtc) {
12900 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12901 encoder->base.base.id,
8e329a03 12902 encoder->base.name);
24929352 12903 encoder->disable(encoder);
a62d1497
VS
12904 if (encoder->post_disable)
12905 encoder->post_disable(encoder);
24929352 12906 }
7f1950fb
EE
12907 encoder->base.crtc = NULL;
12908 encoder->connectors_active = false;
24929352
DV
12909
12910 /* Inconsistent output/port/pipe state happens presumably due to
12911 * a bug in one of the get_hw_state functions. Or someplace else
12912 * in our code, like the register restore mess on resume. Clamp
12913 * things to off as a safer default. */
12914 list_for_each_entry(connector,
12915 &dev->mode_config.connector_list,
12916 base.head) {
12917 if (connector->encoder != encoder)
12918 continue;
7f1950fb
EE
12919 connector->base.dpms = DRM_MODE_DPMS_OFF;
12920 connector->base.encoder = NULL;
24929352
DV
12921 }
12922 }
12923 /* Enabled encoders without active connectors will be fixed in
12924 * the crtc fixup. */
12925}
12926
04098753 12927void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
12928{
12929 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 12930 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 12931
04098753
ID
12932 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12933 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12934 i915_disable_vga(dev);
12935 }
12936}
12937
12938void i915_redisable_vga(struct drm_device *dev)
12939{
12940 struct drm_i915_private *dev_priv = dev->dev_private;
12941
8dc8a27c
PZ
12942 /* This function can be called both from intel_modeset_setup_hw_state or
12943 * at a very early point in our resume sequence, where the power well
12944 * structures are not yet restored. Since this function is at a very
12945 * paranoid "someone might have enabled VGA while we were not looking"
12946 * level, just check if the power well is enabled instead of trying to
12947 * follow the "don't touch the power well if we don't need it" policy
12948 * the rest of the driver uses. */
04098753 12949 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
12950 return;
12951
04098753 12952 i915_redisable_vga_power_on(dev);
0fde901f
KM
12953}
12954
98ec7739
VS
12955static bool primary_get_hw_state(struct intel_crtc *crtc)
12956{
12957 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12958
12959 if (!crtc->active)
12960 return false;
12961
12962 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12963}
12964
30e984df 12965static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
12966{
12967 struct drm_i915_private *dev_priv = dev->dev_private;
12968 enum pipe pipe;
24929352
DV
12969 struct intel_crtc *crtc;
12970 struct intel_encoder *encoder;
12971 struct intel_connector *connector;
5358901f 12972 int i;
24929352 12973
d3fcc808 12974 for_each_intel_crtc(dev, crtc) {
88adfff1 12975 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 12976
9953599b
DV
12977 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12978
0e8ffe1b
DV
12979 crtc->active = dev_priv->display.get_pipe_config(crtc,
12980 &crtc->config);
24929352
DV
12981
12982 crtc->base.enabled = crtc->active;
98ec7739 12983 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
12984
12985 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12986 crtc->base.base.id,
12987 crtc->active ? "enabled" : "disabled");
12988 }
12989
5358901f
DV
12990 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12991 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12992
12993 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12994 pll->active = 0;
d3fcc808 12995 for_each_intel_crtc(dev, crtc) {
5358901f
DV
12996 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12997 pll->active++;
12998 }
12999 pll->refcount = pll->active;
13000
35c95375
DV
13001 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13002 pll->name, pll->refcount, pll->on);
bd2bb1b9
PZ
13003
13004 if (pll->refcount)
13005 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13006 }
13007
b2784e15 13008 for_each_intel_encoder(dev, encoder) {
24929352
DV
13009 pipe = 0;
13010
13011 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13012 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13013 encoder->base.crtc = &crtc->base;
1d37b689 13014 encoder->get_config(encoder, &crtc->config);
24929352
DV
13015 } else {
13016 encoder->base.crtc = NULL;
13017 }
13018
13019 encoder->connectors_active = false;
6f2bcceb 13020 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13021 encoder->base.base.id,
8e329a03 13022 encoder->base.name,
24929352 13023 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13024 pipe_name(pipe));
24929352
DV
13025 }
13026
13027 list_for_each_entry(connector, &dev->mode_config.connector_list,
13028 base.head) {
13029 if (connector->get_hw_state(connector)) {
13030 connector->base.dpms = DRM_MODE_DPMS_ON;
13031 connector->encoder->connectors_active = true;
13032 connector->base.encoder = &connector->encoder->base;
13033 } else {
13034 connector->base.dpms = DRM_MODE_DPMS_OFF;
13035 connector->base.encoder = NULL;
13036 }
13037 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13038 connector->base.base.id,
c23cc417 13039 connector->base.name,
24929352
DV
13040 connector->base.encoder ? "enabled" : "disabled");
13041 }
30e984df
DV
13042}
13043
13044/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13045 * and i915 state tracking structures. */
13046void intel_modeset_setup_hw_state(struct drm_device *dev,
13047 bool force_restore)
13048{
13049 struct drm_i915_private *dev_priv = dev->dev_private;
13050 enum pipe pipe;
30e984df
DV
13051 struct intel_crtc *crtc;
13052 struct intel_encoder *encoder;
35c95375 13053 int i;
30e984df
DV
13054
13055 intel_modeset_readout_hw_state(dev);
24929352 13056
babea61d
JB
13057 /*
13058 * Now that we have the config, copy it to each CRTC struct
13059 * Note that this could go away if we move to using crtc_config
13060 * checking everywhere.
13061 */
d3fcc808 13062 for_each_intel_crtc(dev, crtc) {
d330a953 13063 if (crtc->active && i915.fastboot) {
f6a83288 13064 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
13065 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13066 crtc->base.base.id);
13067 drm_mode_debug_printmodeline(&crtc->base.mode);
13068 }
13069 }
13070
24929352 13071 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 13072 for_each_intel_encoder(dev, encoder) {
24929352
DV
13073 intel_sanitize_encoder(encoder);
13074 }
13075
13076 for_each_pipe(pipe) {
13077 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13078 intel_sanitize_crtc(crtc);
c0b03411 13079 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 13080 }
9a935856 13081
35c95375
DV
13082 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13083 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13084
13085 if (!pll->on || pll->active)
13086 continue;
13087
13088 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13089
13090 pll->disable(dev_priv, pll);
13091 pll->on = false;
13092 }
13093
96f90c54 13094 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13095 ilk_wm_get_hw_state(dev);
13096
45e2b5f6 13097 if (force_restore) {
7d0bc1ea
VS
13098 i915_redisable_vga(dev);
13099
f30da187
DV
13100 /*
13101 * We need to use raw interfaces for restoring state to avoid
13102 * checking (bogus) intermediate states.
13103 */
45e2b5f6 13104 for_each_pipe(pipe) {
b5644d05
JB
13105 struct drm_crtc *crtc =
13106 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
13107
13108 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 13109 crtc->primary->fb);
45e2b5f6
DV
13110 }
13111 } else {
13112 intel_modeset_update_staged_output_state(dev);
13113 }
8af6cf88
DV
13114
13115 intel_modeset_check_state(dev);
2c7111db
CW
13116}
13117
13118void intel_modeset_gem_init(struct drm_device *dev)
13119{
484b41dd 13120 struct drm_crtc *c;
2ff8fde1 13121 struct drm_i915_gem_object *obj;
484b41dd 13122
ae48434c
ID
13123 mutex_lock(&dev->struct_mutex);
13124 intel_init_gt_powersave(dev);
13125 mutex_unlock(&dev->struct_mutex);
13126
1833b134 13127 intel_modeset_init_hw(dev);
02e792fb
DV
13128
13129 intel_setup_overlay(dev);
484b41dd
JB
13130
13131 /*
13132 * Make sure any fbs we allocated at startup are properly
13133 * pinned & fenced. When we do the allocation it's too early
13134 * for this.
13135 */
13136 mutex_lock(&dev->struct_mutex);
70e1e0ec 13137 for_each_crtc(dev, c) {
2ff8fde1
MR
13138 obj = intel_fb_obj(c->primary->fb);
13139 if (obj == NULL)
484b41dd
JB
13140 continue;
13141
2ff8fde1 13142 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
484b41dd
JB
13143 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13144 to_intel_crtc(c)->pipe);
66e514c1
DA
13145 drm_framebuffer_unreference(c->primary->fb);
13146 c->primary->fb = NULL;
484b41dd
JB
13147 }
13148 }
13149 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13150}
13151
4932e2c3
ID
13152void intel_connector_unregister(struct intel_connector *intel_connector)
13153{
13154 struct drm_connector *connector = &intel_connector->base;
13155
13156 intel_panel_destroy_backlight(connector);
34ea3d38 13157 drm_connector_unregister(connector);
4932e2c3
ID
13158}
13159
79e53945
JB
13160void intel_modeset_cleanup(struct drm_device *dev)
13161{
652c393a 13162 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13163 struct drm_connector *connector;
652c393a 13164
fd0c0642
DV
13165 /*
13166 * Interrupts and polling as the first thing to avoid creating havoc.
13167 * Too much stuff here (turning of rps, connectors, ...) would
13168 * experience fancy races otherwise.
13169 */
13170 drm_irq_uninstall(dev);
13171 cancel_work_sync(&dev_priv->hotplug_work);
eb21b92b
JB
13172 dev_priv->pm._irqs_disabled = true;
13173
fd0c0642
DV
13174 /*
13175 * Due to the hpd irq storm handling the hotplug work can re-arm the
13176 * poll handlers. Hence disable polling after hpd handling is shut down.
13177 */
f87ea761 13178 drm_kms_helper_poll_fini(dev);
fd0c0642 13179
652c393a
JB
13180 mutex_lock(&dev->struct_mutex);
13181
723bfd70
JB
13182 intel_unregister_dsm_handler();
13183
973d04f9 13184 intel_disable_fbc(dev);
e70236a8 13185
8090c6b9 13186 intel_disable_gt_powersave(dev);
0cdab21f 13187
930ebb46
DV
13188 ironlake_teardown_rc6(dev);
13189
69341a5e
KH
13190 mutex_unlock(&dev->struct_mutex);
13191
1630fe75
CW
13192 /* flush any delayed tasks or pending work */
13193 flush_scheduled_work();
13194
db31af1d
JN
13195 /* destroy the backlight and sysfs files before encoders/connectors */
13196 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13197 struct intel_connector *intel_connector;
13198
13199 intel_connector = to_intel_connector(connector);
13200 intel_connector->unregister(intel_connector);
db31af1d 13201 }
d9255d57 13202
79e53945 13203 drm_mode_config_cleanup(dev);
4d7bb011
DV
13204
13205 intel_cleanup_overlay(dev);
ae48434c
ID
13206
13207 mutex_lock(&dev->struct_mutex);
13208 intel_cleanup_gt_powersave(dev);
13209 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13210}
13211
f1c79df3
ZW
13212/*
13213 * Return which encoder is currently attached for connector.
13214 */
df0e9248 13215struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 13216{
df0e9248
CW
13217 return &intel_attached_encoder(connector)->base;
13218}
f1c79df3 13219
df0e9248
CW
13220void intel_connector_attach_encoder(struct intel_connector *connector,
13221 struct intel_encoder *encoder)
13222{
13223 connector->encoder = encoder;
13224 drm_mode_connector_attach_encoder(&connector->base,
13225 &encoder->base);
79e53945 13226}
28d52043
DA
13227
13228/*
13229 * set vga decode state - true == enable VGA decode
13230 */
13231int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13232{
13233 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 13234 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
13235 u16 gmch_ctrl;
13236
75fa041d
CW
13237 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13238 DRM_ERROR("failed to read control word\n");
13239 return -EIO;
13240 }
13241
c0cc8a55
CW
13242 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13243 return 0;
13244
28d52043
DA
13245 if (state)
13246 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13247 else
13248 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
13249
13250 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13251 DRM_ERROR("failed to write control word\n");
13252 return -EIO;
13253 }
13254
28d52043
DA
13255 return 0;
13256}
c4a1d9e4 13257
c4a1d9e4 13258struct intel_display_error_state {
ff57f1b0
PZ
13259
13260 u32 power_well_driver;
13261
63b66e5b
CW
13262 int num_transcoders;
13263
c4a1d9e4
CW
13264 struct intel_cursor_error_state {
13265 u32 control;
13266 u32 position;
13267 u32 base;
13268 u32 size;
52331309 13269 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
13270
13271 struct intel_pipe_error_state {
ddf9c536 13272 bool power_domain_on;
c4a1d9e4 13273 u32 source;
f301b1e1 13274 u32 stat;
52331309 13275 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
13276
13277 struct intel_plane_error_state {
13278 u32 control;
13279 u32 stride;
13280 u32 size;
13281 u32 pos;
13282 u32 addr;
13283 u32 surface;
13284 u32 tile_offset;
52331309 13285 } plane[I915_MAX_PIPES];
63b66e5b
CW
13286
13287 struct intel_transcoder_error_state {
ddf9c536 13288 bool power_domain_on;
63b66e5b
CW
13289 enum transcoder cpu_transcoder;
13290
13291 u32 conf;
13292
13293 u32 htotal;
13294 u32 hblank;
13295 u32 hsync;
13296 u32 vtotal;
13297 u32 vblank;
13298 u32 vsync;
13299 } transcoder[4];
c4a1d9e4
CW
13300};
13301
13302struct intel_display_error_state *
13303intel_display_capture_error_state(struct drm_device *dev)
13304{
fbee40df 13305 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 13306 struct intel_display_error_state *error;
63b66e5b
CW
13307 int transcoders[] = {
13308 TRANSCODER_A,
13309 TRANSCODER_B,
13310 TRANSCODER_C,
13311 TRANSCODER_EDP,
13312 };
c4a1d9e4
CW
13313 int i;
13314
63b66e5b
CW
13315 if (INTEL_INFO(dev)->num_pipes == 0)
13316 return NULL;
13317
9d1cb914 13318 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
13319 if (error == NULL)
13320 return NULL;
13321
190be112 13322 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
13323 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13324
52331309 13325 for_each_pipe(i) {
ddf9c536 13326 error->pipe[i].power_domain_on =
bfafe93a
ID
13327 intel_display_power_enabled_unlocked(dev_priv,
13328 POWER_DOMAIN_PIPE(i));
ddf9c536 13329 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
13330 continue;
13331
5efb3e28
VS
13332 error->cursor[i].control = I915_READ(CURCNTR(i));
13333 error->cursor[i].position = I915_READ(CURPOS(i));
13334 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
13335
13336 error->plane[i].control = I915_READ(DSPCNTR(i));
13337 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 13338 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 13339 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
13340 error->plane[i].pos = I915_READ(DSPPOS(i));
13341 }
ca291363
PZ
13342 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13343 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
13344 if (INTEL_INFO(dev)->gen >= 4) {
13345 error->plane[i].surface = I915_READ(DSPSURF(i));
13346 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13347 }
13348
c4a1d9e4 13349 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 13350
3abfce77 13351 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 13352 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
13353 }
13354
13355 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13356 if (HAS_DDI(dev_priv->dev))
13357 error->num_transcoders++; /* Account for eDP. */
13358
13359 for (i = 0; i < error->num_transcoders; i++) {
13360 enum transcoder cpu_transcoder = transcoders[i];
13361
ddf9c536 13362 error->transcoder[i].power_domain_on =
bfafe93a 13363 intel_display_power_enabled_unlocked(dev_priv,
38cc1daf 13364 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 13365 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
13366 continue;
13367
63b66e5b
CW
13368 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13369
13370 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13371 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13372 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13373 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13374 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13375 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13376 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
13377 }
13378
13379 return error;
13380}
13381
edc3d884
MK
13382#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13383
c4a1d9e4 13384void
edc3d884 13385intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
13386 struct drm_device *dev,
13387 struct intel_display_error_state *error)
13388{
13389 int i;
13390
63b66e5b
CW
13391 if (!error)
13392 return;
13393
edc3d884 13394 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 13395 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 13396 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 13397 error->power_well_driver);
52331309 13398 for_each_pipe(i) {
edc3d884 13399 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
13400 err_printf(m, " Power: %s\n",
13401 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 13402 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 13403 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
13404
13405 err_printf(m, "Plane [%d]:\n", i);
13406 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13407 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 13408 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
13409 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13410 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 13411 }
4b71a570 13412 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 13413 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 13414 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
13415 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13416 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
13417 }
13418
edc3d884
MK
13419 err_printf(m, "Cursor [%d]:\n", i);
13420 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13421 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13422 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 13423 }
63b66e5b
CW
13424
13425 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 13426 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 13427 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
13428 err_printf(m, " Power: %s\n",
13429 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
13430 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13431 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13432 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13433 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13434 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13435 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13436 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13437 }
c4a1d9e4 13438}
e2fcdaa9
VS
13439
13440void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13441{
13442 struct intel_crtc *crtc;
13443
13444 for_each_intel_crtc(dev, crtc) {
13445 struct intel_unpin_work *work;
13446 unsigned long irqflags;
13447
13448 spin_lock_irqsave(&dev->event_lock, irqflags);
13449
13450 work = crtc->unpin_work;
13451
13452 if (work && work->event &&
13453 work->event->base.file_priv == file) {
13454 kfree(work->event);
13455 work->event = NULL;
13456 }
13457
13458 spin_unlock_irqrestore(&dev->event_lock, irqflags);
13459 }
13460}