]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: change VLV IOSF sideband accessors to not return error code
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
760285e7 29#include <drm/i915_drm.h>
80824003 30#include "i915_drv.h"
760285e7
DH
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
612a9aab 34#include <drm/drm_dp_helper.h>
913d8d11 35
1d5bfac9
DV
36/**
37 * _wait_for - magic (register) wait macro
38 *
39 * Does the right thing for modeset paths when run under kdgb or similar atomic
40 * contexts. Note that it's important that we check the condition again after
41 * having timed out, since the timeout could be due to preemption or similar and
42 * we've never had a chance to check the condition before the timeout.
43 */
481b6af3 44#define _wait_for(COND, MS, W) ({ \
1d5bfac9 45 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 46 int ret__ = 0; \
0206e353 47 while (!(COND)) { \
913d8d11 48 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
49 if (!(COND)) \
50 ret__ = -ETIMEDOUT; \
913d8d11
CW
51 break; \
52 } \
0cc2764c
BW
53 if (W && drm_can_sleep()) { \
54 msleep(W); \
55 } else { \
56 cpu_relax(); \
57 } \
913d8d11
CW
58 } \
59 ret__; \
60})
61
481b6af3
CW
62#define wait_for(COND, MS) _wait_for(COND, MS, 1)
63#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
64#define wait_for_atomic_us(COND, US) _wait_for((COND), \
65 DIV_ROUND_UP((US), 1000), 0)
481b6af3 66
021357ac
CW
67#define KHz(x) (1000*x)
68#define MHz(x) KHz(1000*x)
69
79e53945
JB
70/*
71 * Display related stuff
72 */
73
74/* store information about an Ixxx DVO */
75/* The i830->i865 use multiple DVOs with multiple i2cs */
76/* the i915, i945 have a single sDVO i2c bus - which is different */
77#define MAX_OUTPUTS 6
78/* maximum connectors per crtcs in the mode set */
79#define INTELFB_CONN_LIMIT 4
80
81#define INTEL_I2C_BUS_DVO 1
82#define INTEL_I2C_BUS_SDVO 2
83
84/* these are outputs from the chip - integrated only
85 external chips are via DVO or SDVO output */
86#define INTEL_OUTPUT_UNUSED 0
87#define INTEL_OUTPUT_ANALOG 1
88#define INTEL_OUTPUT_DVO 2
89#define INTEL_OUTPUT_SDVO 3
90#define INTEL_OUTPUT_LVDS 4
91#define INTEL_OUTPUT_TVOUT 5
7d57382e 92#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 93#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 94#define INTEL_OUTPUT_EDP 8
00c09d70 95#define INTEL_OUTPUT_UNKNOWN 9
79e53945
JB
96
97#define INTEL_DVO_CHIP_NONE 0
98#define INTEL_DVO_CHIP_LVDS 1
99#define INTEL_DVO_CHIP_TMDS 2
100#define INTEL_DVO_CHIP_TVOUT 4
101
79e53945
JB
102struct intel_framebuffer {
103 struct drm_framebuffer base;
05394f39 104 struct drm_i915_gem_object *obj;
79e53945
JB
105};
106
37811fcc
CW
107struct intel_fbdev {
108 struct drm_fb_helper helper;
109 struct intel_framebuffer ifb;
110 struct list_head fbdev_list;
111 struct drm_display_mode *our_mode;
112};
79e53945 113
21d40d37 114struct intel_encoder {
4ef69c7a 115 struct drm_encoder base;
9a935856
DV
116 /*
117 * The new crtc this encoder will be driven from. Only differs from
118 * base->crtc while a modeset is in progress.
119 */
120 struct intel_crtc *new_crtc;
121
79e53945 122 int type;
66a9278e
DV
123 /*
124 * Intel hw has only one MUX where encoders could be clone, hence a
125 * simple flag is enough to compute the possible_clones mask.
126 */
127 bool cloneable;
5ab432ef 128 bool connectors_active;
21d40d37 129 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
130 bool (*compute_config)(struct intel_encoder *,
131 struct intel_crtc_config *);
dafd226c 132 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 133 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 134 void (*enable)(struct intel_encoder *);
6cc5f341 135 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 136 void (*disable)(struct intel_encoder *);
bf49ec8c 137 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
138 /* Read out the current hw state of this connector, returning true if
139 * the encoder is active. If the encoder is enabled it also set the pipe
140 * it is connected to in the pipe parameter. */
141 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5
JB
142 /* Reconstructs the equivalent mode flags for the current hardware
143 * state. */
144 void (*get_config)(struct intel_encoder *,
145 struct intel_crtc_config *pipe_config);
f8aed700 146 int crtc_mask;
1d843f9d 147 enum hpd_pin hpd_pin;
79e53945
JB
148};
149
1d508706 150struct intel_panel {
dd06f90e 151 struct drm_display_mode *fixed_mode;
4d891523 152 int fitting_mode;
1d508706
JN
153};
154
5daa55eb
ZW
155struct intel_connector {
156 struct drm_connector base;
9a935856
DV
157 /*
158 * The fixed encoder this connector is connected to.
159 */
df0e9248 160 struct intel_encoder *encoder;
9a935856
DV
161
162 /*
163 * The new encoder this connector will be driven. Only differs from
164 * encoder while a modeset is in progress.
165 */
166 struct intel_encoder *new_encoder;
167
f0947c37
DV
168 /* Reads out the current hw, returning true if the connector is enabled
169 * and active (i.e. dpms ON state). */
170 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
171
172 /* Panel info for eDP and LVDS */
173 struct intel_panel panel;
9cd300e0
JN
174
175 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
176 struct edid *edid;
821450c6
EE
177
178 /* since POLL and HPD connectors may use the same HPD line keep the native
179 state of connector->polled in case hotplug storm detection changes it */
180 u8 polled;
5daa55eb
ZW
181};
182
80ad9206
VS
183typedef struct dpll {
184 /* given values */
185 int n;
186 int m1, m2;
187 int p1, p2;
188 /* derived values */
189 int dot;
190 int vco;
191 int m;
192 int p;
193} intel_clock_t;
194
b8cecdf5
DV
195struct intel_crtc_config {
196 struct drm_display_mode requested_mode;
197 struct drm_display_mode adjusted_mode;
7ae89233
DV
198 /* This flag must be set by the encoder's compute_config callback if it
199 * changes the crtc timings in the mode to prevent the crtc fixup from
200 * overwriting them. Currently only lvds needs that. */
201 bool timings_set;
5bfe2ac0
DV
202 /* Whether to set up the PCH/FDI. Note that we never allow sharing
203 * between pch encoders and cpu encoders. */
204 bool has_pch_encoder;
50f3b016 205
3b117c8f
DV
206 /* CPU Transcoder for the pipe. Currently this can only differ from the
207 * pipe on Haswell (where we have a special eDP transcoder). */
208 enum transcoder cpu_transcoder;
209
50f3b016
DV
210 /*
211 * Use reduced/limited/broadcast rbg range, compressing from the full
212 * range fed into the crtcs.
213 */
214 bool limited_color_range;
215
03afc4a2
DV
216 /* DP has a bunch of special case unfortunately, so mark the pipe
217 * accordingly. */
218 bool has_dp_encoder;
d8b32247
DV
219
220 /*
221 * Enable dithering, used when the selected pipe bpp doesn't match the
222 * plane bpp.
223 */
965e0c48 224 bool dither;
f47709a9
DV
225
226 /* Controls for the clock computation, to override various stages. */
227 bool clock_set;
228
09ede541
DV
229 /* SDVO TV has a bunch of special case. To make multifunction encoders
230 * work correctly, we need to track this at runtime.*/
231 bool sdvo_tv_clock;
232
e29c22c0
DV
233 /*
234 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
235 * required. This is set in the 2nd loop of calling encoder's
236 * ->compute_config if the first pick doesn't work out.
237 */
238 bool bw_constrained;
239
f47709a9
DV
240 /* Settings for the intel dpll used on pretty much everything but
241 * haswell. */
80ad9206 242 struct dpll dpll;
f47709a9 243
965e0c48 244 int pipe_bpp;
6cf86a5e 245 struct intel_link_m_n dp_m_n;
df92b1e6
DV
246 /**
247 * This is currently used by DP and HDMI encoders since those can have a
248 * target pixel clock != the port link clock (which is currently stored
249 * in adjusted_mode->clock).
250 */
251 int pixel_target_clock;
6cc5f341
DV
252 /* Used by SDVO (and if we ever fix it, HDMI). */
253 unsigned pixel_multiplier;
2dd24552
JB
254
255 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
256 struct {
257 u32 control;
258 u32 pgm_ratios;
68fc8742 259 u32 lvds_border_bits;
b074cec8
JB
260 } gmch_pfit;
261
262 /* Panel fitter placement and size for Ironlake+ */
263 struct {
264 u32 pos;
265 u32 size;
266 } pch_pfit;
33d29b14 267
ca3a0ff8 268 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 269 int fdi_lanes;
ca3a0ff8 270 struct intel_link_m_n fdi_m_n;
b8cecdf5
DV
271};
272
79e53945
JB
273struct intel_crtc {
274 struct drm_crtc base;
80824003
JB
275 enum pipe pipe;
276 enum plane plane;
79e53945 277 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
278 /*
279 * Whether the crtc and the connected output pipeline is active. Implies
280 * that crtc->enabled is set, i.e. the current mode configuration has
281 * some outputs connected to this crtc.
08a48469
DV
282 */
283 bool active;
7b9f35a6 284 bool eld_vld;
93314b5b 285 bool primary_disabled; /* is the crtc obscured by a plane? */
652c393a 286 bool lowfreq_avail;
02e792fb 287 struct intel_overlay *overlay;
6b95a207 288 struct intel_unpin_work *unpin_work;
cda4b7d3 289
b4a98e57
CW
290 atomic_t unpin_work_count;
291
e506a0c6
DV
292 /* Display surface base address adjustement for pageflips. Note that on
293 * gen4+ this only adjusts up to a tile, offsets within a tile are
294 * handled in the hw itself (with the TILEOFF register). */
295 unsigned long dspaddr_offset;
296
05394f39 297 struct drm_i915_gem_object *cursor_bo;
cda4b7d3
CW
298 uint32_t cursor_addr;
299 int16_t cursor_x, cursor_y;
300 int16_t cursor_width, cursor_height;
6b383a7f 301 bool cursor_visible;
4b645f14 302
b8cecdf5
DV
303 struct intel_crtc_config config;
304
ee7b9f93
JB
305 /* We can share PLLs across outputs if the timings match */
306 struct intel_pch_pll *pch_pll;
6441ab5f 307 uint32_t ddi_pll_sel;
10d83730
VS
308
309 /* reset counter value when the last flip was submitted */
310 unsigned int reset_counter;
8664281b
PZ
311
312 /* Access to these should be protected by dev_priv->irq_lock. */
313 bool cpu_fifo_underrun_disabled;
314 bool pch_fifo_underrun_disabled;
79e53945
JB
315};
316
b840d907
JB
317struct intel_plane {
318 struct drm_plane base;
7f1f3851 319 int plane;
b840d907
JB
320 enum pipe pipe;
321 struct drm_i915_gem_object *obj;
2d354c34 322 bool can_scale;
b840d907
JB
323 int max_downscale;
324 u32 lut_r[1024], lut_g[1024], lut_b[1024];
5e1bac2f
JB
325 int crtc_x, crtc_y;
326 unsigned int crtc_w, crtc_h;
327 uint32_t src_x, src_y;
328 uint32_t src_w, src_h;
b840d907
JB
329 void (*update_plane)(struct drm_plane *plane,
330 struct drm_framebuffer *fb,
331 struct drm_i915_gem_object *obj,
332 int crtc_x, int crtc_y,
333 unsigned int crtc_w, unsigned int crtc_h,
334 uint32_t x, uint32_t y,
335 uint32_t src_w, uint32_t src_h);
336 void (*disable_plane)(struct drm_plane *plane);
8ea30864
JB
337 int (*update_colorkey)(struct drm_plane *plane,
338 struct drm_intel_sprite_colorkey *key);
339 void (*get_colorkey)(struct drm_plane *plane,
340 struct drm_intel_sprite_colorkey *key);
b840d907
JB
341};
342
b445e3b0
ED
343struct intel_watermark_params {
344 unsigned long fifo_size;
345 unsigned long max_wm;
346 unsigned long default_wm;
347 unsigned long guard_size;
348 unsigned long cacheline_size;
349};
350
351struct cxsr_latency {
352 int is_desktop;
353 int is_ddr3;
354 unsigned long fsb_freq;
355 unsigned long mem_freq;
356 unsigned long display_sr;
357 unsigned long display_hpll_disable;
358 unsigned long cursor_sr;
359 unsigned long cursor_hpll_disable;
360};
361
79e53945 362#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 363#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 364#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 365#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 366#define to_intel_plane(x) container_of(x, struct intel_plane, base)
79e53945 367
45187ace
JB
368#define DIP_HEADER_SIZE 5
369
3c17fe4b
DH
370#define DIP_TYPE_AVI 0x82
371#define DIP_VERSION_AVI 0x2
372#define DIP_LEN_AVI 13
c846b619
PZ
373#define DIP_AVI_PR_1 0
374#define DIP_AVI_PR_2 1
abedc077
VS
375#define DIP_AVI_RGB_QUANT_RANGE_DEFAULT (0 << 2)
376#define DIP_AVI_RGB_QUANT_RANGE_LIMITED (1 << 2)
377#define DIP_AVI_RGB_QUANT_RANGE_FULL (2 << 2)
3c17fe4b 378
26005210 379#define DIP_TYPE_SPD 0x83
c0864cb3
JB
380#define DIP_VERSION_SPD 0x1
381#define DIP_LEN_SPD 25
382#define DIP_SPD_UNKNOWN 0
383#define DIP_SPD_DSTB 0x1
384#define DIP_SPD_DVDP 0x2
385#define DIP_SPD_DVHS 0x3
386#define DIP_SPD_HDDVR 0x4
387#define DIP_SPD_DVC 0x5
388#define DIP_SPD_DSC 0x6
389#define DIP_SPD_VCD 0x7
390#define DIP_SPD_GAME 0x8
391#define DIP_SPD_PC 0x9
392#define DIP_SPD_BD 0xa
393#define DIP_SPD_SCD 0xb
394
3c17fe4b
DH
395struct dip_infoframe {
396 uint8_t type; /* HB0 */
397 uint8_t ver; /* HB1 */
398 uint8_t len; /* HB2 - body len, not including checksum */
399 uint8_t ecc; /* Header ECC */
400 uint8_t checksum; /* PB0 */
401 union {
402 struct {
403 /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
404 uint8_t Y_A_B_S;
405 /* PB2 - C 7:6, M 5:4, R 3:0 */
406 uint8_t C_M_R;
407 /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
408 uint8_t ITC_EC_Q_SC;
409 /* PB4 - VIC 6:0 */
410 uint8_t VIC;
0aa534df
PZ
411 /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
412 uint8_t YQ_CN_PR;
3c17fe4b
DH
413 /* PB6 to PB13 */
414 uint16_t top_bar_end;
415 uint16_t bottom_bar_start;
416 uint16_t left_bar_end;
417 uint16_t right_bar_start;
81014b9d 418 } __attribute__ ((packed)) avi;
c0864cb3
JB
419 struct {
420 uint8_t vn[8];
421 uint8_t pd[16];
422 uint8_t sdi;
81014b9d 423 } __attribute__ ((packed)) spd;
3c17fe4b
DH
424 uint8_t payload[27];
425 } __attribute__ ((packed)) body;
426} __attribute__((packed));
427
f5bbfca3 428struct intel_hdmi {
b242b7f7 429 u32 hdmi_reg;
f5bbfca3 430 int ddc_bus;
f5bbfca3 431 uint32_t color_range;
55bc60db 432 bool color_range_auto;
f5bbfca3
ED
433 bool has_hdmi_sink;
434 bool has_audio;
435 enum hdmi_force_audio force_audio;
abedc077 436 bool rgb_quant_range_selectable;
f5bbfca3
ED
437 void (*write_infoframe)(struct drm_encoder *encoder,
438 struct dip_infoframe *frame);
687f4d06
PZ
439 void (*set_infoframes)(struct drm_encoder *encoder,
440 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
441};
442
b091cd92 443#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
444#define DP_LINK_CONFIGURATION_SIZE 9
445
446struct intel_dp {
54d63ca6 447 uint32_t output_reg;
9ed35ab1 448 uint32_t aux_ch_ctl_reg;
54d63ca6
SK
449 uint32_t DP;
450 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
451 bool has_audio;
452 enum hdmi_force_audio force_audio;
453 uint32_t color_range;
55bc60db 454 bool color_range_auto;
54d63ca6
SK
455 uint8_t link_bw;
456 uint8_t lane_count;
457 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
b091cd92 458 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
54d63ca6
SK
459 struct i2c_adapter adapter;
460 struct i2c_algo_dp_aux_data algo;
54d63ca6
SK
461 uint8_t train_set[4];
462 int panel_power_up_delay;
463 int panel_power_down_delay;
464 int panel_power_cycle_delay;
465 int backlight_on_delay;
466 int backlight_off_delay;
54d63ca6
SK
467 struct delayed_work panel_vdd_work;
468 bool want_panel_vdd;
dd06f90e 469 struct intel_connector *attached_connector;
54d63ca6
SK
470};
471
da63a9f2
PZ
472struct intel_digital_port {
473 struct intel_encoder base;
174edf1f 474 enum port port;
876a8cdf 475 u32 port_reversal;
da63a9f2
PZ
476 struct intel_dp dp;
477 struct intel_hdmi hdmi;
478};
479
89b667f8
JB
480static inline int
481vlv_dport_to_channel(struct intel_digital_port *dport)
482{
483 switch (dport->port) {
484 case PORT_B:
485 return 0;
486 case PORT_C:
487 return 1;
488 default:
489 BUG();
490 }
491}
492
f875c15a
CW
493static inline struct drm_crtc *
494intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
495{
496 struct drm_i915_private *dev_priv = dev->dev_private;
497 return dev_priv->pipe_to_crtc_mapping[pipe];
498}
499
417ae147
CW
500static inline struct drm_crtc *
501intel_get_crtc_for_plane(struct drm_device *dev, int plane)
502{
503 struct drm_i915_private *dev_priv = dev->dev_private;
504 return dev_priv->plane_to_crtc_mapping[plane];
505}
506
4e5359cd
SF
507struct intel_unpin_work {
508 struct work_struct work;
b4a98e57 509 struct drm_crtc *crtc;
05394f39
CW
510 struct drm_i915_gem_object *old_fb_obj;
511 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 512 struct drm_pending_vblank_event *event;
e7d841ca
CW
513 atomic_t pending;
514#define INTEL_FLIP_INACTIVE 0
515#define INTEL_FLIP_PENDING 1
516#define INTEL_FLIP_COMPLETE 2
4e5359cd
SF
517 bool enable_stall_check;
518};
519
1630fe75
CW
520struct intel_fbc_work {
521 struct delayed_work work;
522 struct drm_crtc *crtc;
523 struct drm_framebuffer *fb;
524 int interval;
525};
526
d2acd215
DV
527int intel_pch_rawclk(struct drm_device *dev);
528
4eab8136
JN
529int intel_connector_update_modes(struct drm_connector *connector,
530 struct edid *edid);
335af9a2 531int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
f0217c42 532
3f43c48d 533extern void intel_attach_force_audio_property(struct drm_connector *connector);
e953fd7b
CW
534extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
535
8664281b 536extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
79e53945 537extern void intel_crt_init(struct drm_device *dev);
08d644ad 538extern void intel_hdmi_init(struct drm_device *dev,
b242b7f7 539 int hdmi_reg, enum port port);
00c09d70
PZ
540extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
541 struct intel_connector *intel_connector);
f5bbfca3 542extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
5bfe2ac0
DV
543extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
544 struct intel_crtc_config *pipe_config);
f5bbfca3 545extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
eef4eacb
DV
546extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
547 bool is_sdvob);
79e53945
JB
548extern void intel_dvo_init(struct drm_device *dev);
549extern void intel_tv_init(struct drm_device *dev);
f047e395 550extern void intel_mark_busy(struct drm_device *dev);
f047e395 551extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj);
725a5b54 552extern void intel_mark_idle(struct drm_device *dev);
c5d1b51d 553extern bool intel_lvds_init(struct drm_device *dev);
1974cad0 554extern bool intel_is_dual_link_lvds(struct drm_device *dev);
ab9d7c30
PZ
555extern void intel_dp_init(struct drm_device *dev, int output_reg,
556 enum port port);
00c09d70
PZ
557extern void intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
558 struct intel_connector *intel_connector);
247d89f6 559extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
c19b0669
PZ
560extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
561extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
3ab9c637 562extern void intel_dp_stop_link_train(struct intel_dp *intel_dp);
c19b0669 563extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
00c09d70
PZ
564extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
565extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
5bfe2ac0
DV
566extern bool intel_dp_compute_config(struct intel_encoder *encoder,
567 struct intel_crtc_config *pipe_config);
cb0953d7 568extern bool intel_dpd_is_edp(struct drm_device *dev);
d6c50ff8
PZ
569extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
570extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
82a4d9c0
PZ
571extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
572extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
573extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
574extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
7f1f3851 575extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
6f1d69b0
ED
576extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
577 enum plane plane);
32f9d658 578
a9573556 579/* intel_panel.c */
dd06f90e
JN
580extern int intel_panel_init(struct intel_panel *panel,
581 struct drm_display_mode *fixed_mode);
1d508706
JN
582extern void intel_panel_fini(struct intel_panel *panel);
583
1d8e1c75
CW
584extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
585 struct drm_display_mode *adjusted_mode);
b074cec8
JB
586extern void intel_pch_panel_fitting(struct intel_crtc *crtc,
587 struct intel_crtc_config *pipe_config,
588 int fitting_mode);
2dd24552
JB
589extern void intel_gmch_panel_fitting(struct intel_crtc *crtc,
590 struct intel_crtc_config *pipe_config,
591 int fitting_mode);
d6540632
JN
592extern void intel_panel_set_backlight(struct drm_device *dev,
593 u32 level, u32 max);
0657b6b1 594extern int intel_panel_setup_backlight(struct drm_connector *connector);
24ded204
DV
595extern void intel_panel_enable_backlight(struct drm_device *dev,
596 enum pipe pipe);
47356eb6 597extern void intel_panel_disable_backlight(struct drm_device *dev);
aaa6fd2a 598extern void intel_panel_destroy_backlight(struct drm_device *dev);
fe16d949 599extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1d8e1c75 600
d9e55608 601struct intel_set_config {
1aa4b628
DV
602 struct drm_encoder **save_connector_encoders;
603 struct drm_crtc **save_encoder_crtcs;
5e2b584e
DV
604
605 bool fb_changed;
606 bool mode_changed;
d9e55608
DV
607};
608
c0c36b94
CW
609extern int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
610 int x, int y, struct drm_framebuffer *old_fb);
a261b246 611extern void intel_modeset_disable(struct drm_device *dev);
c0c36b94 612extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
79e53945 613extern void intel_crtc_load_lut(struct drm_crtc *crtc);
b2cabb0e 614extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
ea5b213a 615extern void intel_encoder_destroy(struct drm_encoder *encoder);
5ab432ef 616extern void intel_encoder_dpms(struct intel_encoder *encoder, int mode);
6ed0f796 617extern bool intel_encoder_check_is_cloned(struct intel_encoder *encoder);
5ab432ef 618extern void intel_connector_dpms(struct drm_connector *, int mode);
f0947c37 619extern bool intel_connector_get_hw_state(struct intel_connector *connector);
b980514c 620extern void intel_modeset_check_state(struct drm_device *dev);
5e1bac2f 621extern void intel_plane_restore(struct drm_plane *plane);
b980514c 622
79e53945 623
df0e9248
CW
624static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
625{
626 return to_intel_connector(connector)->encoder;
627}
628
da63a9f2
PZ
629static inline struct intel_digital_port *
630enc_to_dig_port(struct drm_encoder *encoder)
631{
632 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
633}
634
635static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
636{
637 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
638}
639
640static inline struct intel_digital_port *
641dp_to_dig_port(struct intel_dp *intel_dp)
642{
643 return container_of(intel_dp, struct intel_digital_port, dp);
644}
645
646static inline struct intel_digital_port *
647hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
648{
649 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
650}
651
b0ea7d37
DL
652bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
653 struct intel_digital_port *port);
654
df0e9248
CW
655extern void intel_connector_attach_encoder(struct intel_connector *connector,
656 struct intel_encoder *encoder);
657extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
79e53945
JB
658
659extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
660 struct drm_crtc *crtc);
08d7b3d1
CW
661int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
662 struct drm_file *file_priv);
a5c961d1
PZ
663extern enum transcoder
664intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
665 enum pipe pipe);
9d0498a2 666extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
58e10eb9 667extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
d4b1931c 668extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
89b667f8 669extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
8261b191
CW
670
671struct intel_load_detect_pipe {
d2dff872 672 struct drm_framebuffer *release_fb;
8261b191
CW
673 bool load_detect_temp;
674 int dpms_mode;
675};
d2434ab7 676extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 677 struct drm_display_mode *mode,
8261b191 678 struct intel_load_detect_pipe *old);
d2434ab7 679extern void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 680 struct intel_load_detect_pipe *old);
79e53945 681
79e53945
JB
682extern void intelfb_restore(void);
683extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
684 u16 blue, int regno);
b8c00ac5
DA
685extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
686 u16 *blue, int regno);
0cdab21f 687extern void intel_enable_clock_gating(struct drm_device *dev);
79e53945 688
127bd2ac 689extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 690 struct drm_i915_gem_object *obj,
919926ae 691 struct intel_ring_buffer *pipelined);
1690e1eb 692extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
127bd2ac 693
38651674
DA
694extern int intel_framebuffer_init(struct drm_device *dev,
695 struct intel_framebuffer *ifb,
308e5bcb 696 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 697 struct drm_i915_gem_object *obj);
38651674 698extern int intel_fbdev_init(struct drm_device *dev);
20afbda2 699extern void intel_fbdev_initial_config(struct drm_device *dev);
38651674 700extern void intel_fbdev_fini(struct drm_device *dev);
3fa016a0 701extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
6b95a207
KH
702extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
703extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
1afe3e9d 704extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
6b95a207 705
02e792fb
DV
706extern void intel_setup_overlay(struct drm_device *dev);
707extern void intel_cleanup_overlay(struct drm_device *dev);
ce453d81 708extern int intel_overlay_switch_off(struct intel_overlay *overlay);
02e792fb
DV
709extern int intel_overlay_put_image(struct drm_device *dev, void *data,
710 struct drm_file *file_priv);
711extern int intel_overlay_attrs(struct drm_device *dev, void *data,
712 struct drm_file *file_priv);
4abe3520 713
eb1f8e4f 714extern void intel_fb_output_poll_changed(struct drm_device *dev);
e8e7a2b8 715extern void intel_fb_restore_mode(struct drm_device *dev);
645c62a5 716
b840d907
JB
717extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
718 bool state);
719#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
720#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
721
645c62a5 722extern void intel_init_clock_gating(struct drm_device *dev);
7d708ee4 723extern void intel_suspend_hw(struct drm_device *dev);
e0dac65e
WF
724extern void intel_write_eld(struct drm_encoder *encoder,
725 struct drm_display_mode *mode);
45244b87 726extern void intel_prepare_ddi(struct drm_device *dev);
c82e4d26 727extern void hsw_fdi_link_train(struct drm_crtc *crtc);
0e72a5b5 728extern void intel_ddi_init(struct drm_device *dev, enum port port);
d4270e57 729
b840d907 730/* For use by IVB LP watermark workaround in intel_sprite.c */
f681fa23 731extern void intel_update_watermarks(struct drm_device *dev);
b840d907
JB
732extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
733 uint32_t sprite_width,
734 int pixel_size);
8ea30864 735
bc752862
CW
736extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
737 unsigned int tiling_mode,
738 unsigned int bpp,
739 unsigned int pitch);
5a35e99e 740
8ea30864
JB
741extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
742 struct drm_file *file_priv);
743extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
744 struct drm_file *file_priv);
745
85208be0 746/* Power-related functions, located in intel_pm.c */
1fa61106 747extern void intel_init_pm(struct drm_device *dev);
85208be0 748/* FBC */
85208be0
ED
749extern bool intel_fbc_enabled(struct drm_device *dev);
750extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
751extern void intel_update_fbc(struct drm_device *dev);
eb48eb00
DV
752/* IPS */
753extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
754extern void intel_gpu_ips_teardown(void);
85208be0 755
b97186f0
PZ
756extern bool intel_display_power_enabled(struct drm_device *dev,
757 enum intel_display_power_domain domain);
fa42e23c 758extern void intel_init_power_well(struct drm_device *dev);
cb10799c 759extern void intel_set_power_well(struct drm_device *dev, bool enable);
8090c6b9
DV
760extern void intel_enable_gt_powersave(struct drm_device *dev);
761extern void intel_disable_gt_powersave(struct drm_device *dev);
6590190d 762extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
930ebb46 763extern void ironlake_teardown_rc6(struct drm_device *dev);
b3daeaef 764
85234cdc
DV
765extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
766 enum pipe *pipe);
b8fc2f6a 767extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
79f689aa 768extern void intel_ddi_pll_init(struct drm_device *dev);
8228c251 769extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
ad80a810
PZ
770extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
771 enum transcoder cpu_transcoder);
fc914639
PZ
772extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
773extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
6441ab5f
PZ
774extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
775extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock);
6441ab5f 776extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
dae84799 777extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
c19b0669 778extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
1ad960f2
PZ
779extern bool
780intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
781extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
72662e10 782
96a02917 783extern void intel_display_handle_reset(struct drm_device *dev);
8664281b
PZ
784extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
785 enum pipe pipe,
786 bool enable);
787extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
788 enum transcoder pch_transcoder,
789 bool enable);
96a02917 790
79e53945 791#endif /* __INTEL_DRV_H__ */