]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: WARN on lack of shared dpll
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
760285e7 29#include <drm/i915_drm.h>
80824003 30#include "i915_drv.h"
760285e7
DH
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
612a9aab 34#include <drm/drm_dp_helper.h>
913d8d11 35
1d5bfac9
DV
36/**
37 * _wait_for - magic (register) wait macro
38 *
39 * Does the right thing for modeset paths when run under kdgb or similar atomic
40 * contexts. Note that it's important that we check the condition again after
41 * having timed out, since the timeout could be due to preemption or similar and
42 * we've never had a chance to check the condition before the timeout.
43 */
481b6af3 44#define _wait_for(COND, MS, W) ({ \
1d5bfac9 45 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 46 int ret__ = 0; \
0206e353 47 while (!(COND)) { \
913d8d11 48 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
49 if (!(COND)) \
50 ret__ = -ETIMEDOUT; \
913d8d11
CW
51 break; \
52 } \
0cc2764c
BW
53 if (W && drm_can_sleep()) { \
54 msleep(W); \
55 } else { \
56 cpu_relax(); \
57 } \
913d8d11
CW
58 } \
59 ret__; \
60})
61
481b6af3
CW
62#define wait_for(COND, MS) _wait_for(COND, MS, 1)
63#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
64#define wait_for_atomic_us(COND, US) _wait_for((COND), \
65 DIV_ROUND_UP((US), 1000), 0)
481b6af3 66
021357ac
CW
67#define KHz(x) (1000*x)
68#define MHz(x) KHz(1000*x)
69
79e53945
JB
70/*
71 * Display related stuff
72 */
73
74/* store information about an Ixxx DVO */
75/* The i830->i865 use multiple DVOs with multiple i2cs */
76/* the i915, i945 have a single sDVO i2c bus - which is different */
77#define MAX_OUTPUTS 6
78/* maximum connectors per crtcs in the mode set */
79#define INTELFB_CONN_LIMIT 4
80
81#define INTEL_I2C_BUS_DVO 1
82#define INTEL_I2C_BUS_SDVO 2
83
84/* these are outputs from the chip - integrated only
85 external chips are via DVO or SDVO output */
86#define INTEL_OUTPUT_UNUSED 0
87#define INTEL_OUTPUT_ANALOG 1
88#define INTEL_OUTPUT_DVO 2
89#define INTEL_OUTPUT_SDVO 3
90#define INTEL_OUTPUT_LVDS 4
91#define INTEL_OUTPUT_TVOUT 5
7d57382e 92#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 93#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 94#define INTEL_OUTPUT_EDP 8
00c09d70 95#define INTEL_OUTPUT_UNKNOWN 9
79e53945
JB
96
97#define INTEL_DVO_CHIP_NONE 0
98#define INTEL_DVO_CHIP_LVDS 1
99#define INTEL_DVO_CHIP_TMDS 2
100#define INTEL_DVO_CHIP_TVOUT 4
101
79e53945
JB
102struct intel_framebuffer {
103 struct drm_framebuffer base;
05394f39 104 struct drm_i915_gem_object *obj;
79e53945
JB
105};
106
37811fcc
CW
107struct intel_fbdev {
108 struct drm_fb_helper helper;
109 struct intel_framebuffer ifb;
110 struct list_head fbdev_list;
111 struct drm_display_mode *our_mode;
112};
79e53945 113
21d40d37 114struct intel_encoder {
4ef69c7a 115 struct drm_encoder base;
9a935856
DV
116 /*
117 * The new crtc this encoder will be driven from. Only differs from
118 * base->crtc while a modeset is in progress.
119 */
120 struct intel_crtc *new_crtc;
121
79e53945 122 int type;
66a9278e
DV
123 /*
124 * Intel hw has only one MUX where encoders could be clone, hence a
125 * simple flag is enough to compute the possible_clones mask.
126 */
127 bool cloneable;
5ab432ef 128 bool connectors_active;
21d40d37 129 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
130 bool (*compute_config)(struct intel_encoder *,
131 struct intel_crtc_config *);
dafd226c 132 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 133 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 134 void (*enable)(struct intel_encoder *);
6cc5f341 135 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 136 void (*disable)(struct intel_encoder *);
bf49ec8c 137 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
138 /* Read out the current hw state of this connector, returning true if
139 * the encoder is active. If the encoder is enabled it also set the pipe
140 * it is connected to in the pipe parameter. */
141 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 142 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2
DV
143 * state. This must be called _after_ display->get_pipe_config has
144 * pre-filled the pipe config. */
045ac3b5
JB
145 void (*get_config)(struct intel_encoder *,
146 struct intel_crtc_config *pipe_config);
f8aed700 147 int crtc_mask;
1d843f9d 148 enum hpd_pin hpd_pin;
79e53945
JB
149};
150
1d508706 151struct intel_panel {
dd06f90e 152 struct drm_display_mode *fixed_mode;
4d891523 153 int fitting_mode;
1d508706
JN
154};
155
5daa55eb
ZW
156struct intel_connector {
157 struct drm_connector base;
9a935856
DV
158 /*
159 * The fixed encoder this connector is connected to.
160 */
df0e9248 161 struct intel_encoder *encoder;
9a935856
DV
162
163 /*
164 * The new encoder this connector will be driven. Only differs from
165 * encoder while a modeset is in progress.
166 */
167 struct intel_encoder *new_encoder;
168
f0947c37
DV
169 /* Reads out the current hw, returning true if the connector is enabled
170 * and active (i.e. dpms ON state). */
171 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
172
173 /* Panel info for eDP and LVDS */
174 struct intel_panel panel;
9cd300e0
JN
175
176 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
177 struct edid *edid;
821450c6
EE
178
179 /* since POLL and HPD connectors may use the same HPD line keep the native
180 state of connector->polled in case hotplug storm detection changes it */
181 u8 polled;
5daa55eb
ZW
182};
183
80ad9206
VS
184typedef struct dpll {
185 /* given values */
186 int n;
187 int m1, m2;
188 int p1, p2;
189 /* derived values */
190 int dot;
191 int vco;
192 int m;
193 int p;
194} intel_clock_t;
195
b8cecdf5 196struct intel_crtc_config {
bb760063
DV
197 /**
198 * quirks - bitfield with hw state readout quirks
199 *
200 * For various reasons the hw state readout code might not be able to
201 * completely faithfully read out the current state. These cases are
202 * tracked with quirk flags so that fastboot and state checker can act
203 * accordingly.
204 */
205#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
206 unsigned long quirks;
207
b8cecdf5
DV
208 struct drm_display_mode requested_mode;
209 struct drm_display_mode adjusted_mode;
7ae89233
DV
210 /* This flag must be set by the encoder's compute_config callback if it
211 * changes the crtc timings in the mode to prevent the crtc fixup from
212 * overwriting them. Currently only lvds needs that. */
213 bool timings_set;
5bfe2ac0
DV
214 /* Whether to set up the PCH/FDI. Note that we never allow sharing
215 * between pch encoders and cpu encoders. */
216 bool has_pch_encoder;
50f3b016 217
3b117c8f
DV
218 /* CPU Transcoder for the pipe. Currently this can only differ from the
219 * pipe on Haswell (where we have a special eDP transcoder). */
220 enum transcoder cpu_transcoder;
221
50f3b016
DV
222 /*
223 * Use reduced/limited/broadcast rbg range, compressing from the full
224 * range fed into the crtcs.
225 */
226 bool limited_color_range;
227
03afc4a2
DV
228 /* DP has a bunch of special case unfortunately, so mark the pipe
229 * accordingly. */
230 bool has_dp_encoder;
d8b32247
DV
231
232 /*
233 * Enable dithering, used when the selected pipe bpp doesn't match the
234 * plane bpp.
235 */
965e0c48 236 bool dither;
f47709a9
DV
237
238 /* Controls for the clock computation, to override various stages. */
239 bool clock_set;
240
09ede541
DV
241 /* SDVO TV has a bunch of special case. To make multifunction encoders
242 * work correctly, we need to track this at runtime.*/
243 bool sdvo_tv_clock;
244
e29c22c0
DV
245 /*
246 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
247 * required. This is set in the 2nd loop of calling encoder's
248 * ->compute_config if the first pick doesn't work out.
249 */
250 bool bw_constrained;
251
f47709a9
DV
252 /* Settings for the intel dpll used on pretty much everything but
253 * haswell. */
80ad9206 254 struct dpll dpll;
f47709a9 255
a43f6e0f
DV
256 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
257 enum intel_dpll_id shared_dpll;
258
965e0c48 259 int pipe_bpp;
6cf86a5e 260 struct intel_link_m_n dp_m_n;
ff9a6750
DV
261
262 /*
263 * Frequence the dpll for the port should run at. Differs from the
264 * adjusted dotclock e.g. for DP or 12bpc hdmi mode.
df92b1e6 265 */
ff9a6750
DV
266 int port_clock;
267
6cc5f341
DV
268 /* Used by SDVO (and if we ever fix it, HDMI). */
269 unsigned pixel_multiplier;
2dd24552
JB
270
271 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
272 struct {
273 u32 control;
274 u32 pgm_ratios;
68fc8742 275 u32 lvds_border_bits;
b074cec8
JB
276 } gmch_pfit;
277
278 /* Panel fitter placement and size for Ironlake+ */
279 struct {
280 u32 pos;
281 u32 size;
282 } pch_pfit;
33d29b14 283
ca3a0ff8 284 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 285 int fdi_lanes;
ca3a0ff8 286 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
287
288 bool ips_enabled;
b8cecdf5
DV
289};
290
79e53945
JB
291struct intel_crtc {
292 struct drm_crtc base;
80824003
JB
293 enum pipe pipe;
294 enum plane plane;
79e53945 295 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
296 /*
297 * Whether the crtc and the connected output pipeline is active. Implies
298 * that crtc->enabled is set, i.e. the current mode configuration has
299 * some outputs connected to this crtc.
08a48469
DV
300 */
301 bool active;
7b9f35a6 302 bool eld_vld;
93314b5b 303 bool primary_disabled; /* is the crtc obscured by a plane? */
652c393a 304 bool lowfreq_avail;
02e792fb 305 struct intel_overlay *overlay;
6b95a207 306 struct intel_unpin_work *unpin_work;
cda4b7d3 307
b4a98e57
CW
308 atomic_t unpin_work_count;
309
e506a0c6
DV
310 /* Display surface base address adjustement for pageflips. Note that on
311 * gen4+ this only adjusts up to a tile, offsets within a tile are
312 * handled in the hw itself (with the TILEOFF register). */
313 unsigned long dspaddr_offset;
314
05394f39 315 struct drm_i915_gem_object *cursor_bo;
cda4b7d3
CW
316 uint32_t cursor_addr;
317 int16_t cursor_x, cursor_y;
318 int16_t cursor_width, cursor_height;
6b383a7f 319 bool cursor_visible;
4b645f14 320
b8cecdf5
DV
321 struct intel_crtc_config config;
322
6441ab5f 323 uint32_t ddi_pll_sel;
10d83730
VS
324
325 /* reset counter value when the last flip was submitted */
326 unsigned int reset_counter;
8664281b
PZ
327
328 /* Access to these should be protected by dev_priv->irq_lock. */
329 bool cpu_fifo_underrun_disabled;
330 bool pch_fifo_underrun_disabled;
79e53945
JB
331};
332
b840d907
JB
333struct intel_plane {
334 struct drm_plane base;
7f1f3851 335 int plane;
b840d907
JB
336 enum pipe pipe;
337 struct drm_i915_gem_object *obj;
2d354c34 338 bool can_scale;
b840d907
JB
339 int max_downscale;
340 u32 lut_r[1024], lut_g[1024], lut_b[1024];
5e1bac2f
JB
341 int crtc_x, crtc_y;
342 unsigned int crtc_w, crtc_h;
343 uint32_t src_x, src_y;
344 uint32_t src_w, src_h;
526682e9
PZ
345
346 /* Since we need to change the watermarks before/after
347 * enabling/disabling the planes, we need to store the parameters here
348 * as the other pieces of the struct may not reflect the values we want
349 * for the watermark calculations. Currently only Haswell uses this.
350 */
351 struct {
352 bool enable;
353 uint8_t bytes_per_pixel;
354 uint32_t horiz_pixels;
355 } wm;
356
b840d907
JB
357 void (*update_plane)(struct drm_plane *plane,
358 struct drm_framebuffer *fb,
359 struct drm_i915_gem_object *obj,
360 int crtc_x, int crtc_y,
361 unsigned int crtc_w, unsigned int crtc_h,
362 uint32_t x, uint32_t y,
363 uint32_t src_w, uint32_t src_h);
364 void (*disable_plane)(struct drm_plane *plane);
8ea30864
JB
365 int (*update_colorkey)(struct drm_plane *plane,
366 struct drm_intel_sprite_colorkey *key);
367 void (*get_colorkey)(struct drm_plane *plane,
368 struct drm_intel_sprite_colorkey *key);
b840d907
JB
369};
370
b445e3b0
ED
371struct intel_watermark_params {
372 unsigned long fifo_size;
373 unsigned long max_wm;
374 unsigned long default_wm;
375 unsigned long guard_size;
376 unsigned long cacheline_size;
377};
378
379struct cxsr_latency {
380 int is_desktop;
381 int is_ddr3;
382 unsigned long fsb_freq;
383 unsigned long mem_freq;
384 unsigned long display_sr;
385 unsigned long display_hpll_disable;
386 unsigned long cursor_sr;
387 unsigned long cursor_hpll_disable;
388};
389
79e53945 390#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 391#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 392#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 393#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 394#define to_intel_plane(x) container_of(x, struct intel_plane, base)
79e53945 395
45187ace
JB
396#define DIP_HEADER_SIZE 5
397
3c17fe4b
DH
398#define DIP_TYPE_AVI 0x82
399#define DIP_VERSION_AVI 0x2
400#define DIP_LEN_AVI 13
c846b619
PZ
401#define DIP_AVI_PR_1 0
402#define DIP_AVI_PR_2 1
abedc077
VS
403#define DIP_AVI_RGB_QUANT_RANGE_DEFAULT (0 << 2)
404#define DIP_AVI_RGB_QUANT_RANGE_LIMITED (1 << 2)
405#define DIP_AVI_RGB_QUANT_RANGE_FULL (2 << 2)
3c17fe4b 406
26005210 407#define DIP_TYPE_SPD 0x83
c0864cb3
JB
408#define DIP_VERSION_SPD 0x1
409#define DIP_LEN_SPD 25
410#define DIP_SPD_UNKNOWN 0
411#define DIP_SPD_DSTB 0x1
412#define DIP_SPD_DVDP 0x2
413#define DIP_SPD_DVHS 0x3
414#define DIP_SPD_HDDVR 0x4
415#define DIP_SPD_DVC 0x5
416#define DIP_SPD_DSC 0x6
417#define DIP_SPD_VCD 0x7
418#define DIP_SPD_GAME 0x8
419#define DIP_SPD_PC 0x9
420#define DIP_SPD_BD 0xa
421#define DIP_SPD_SCD 0xb
422
3c17fe4b
DH
423struct dip_infoframe {
424 uint8_t type; /* HB0 */
425 uint8_t ver; /* HB1 */
426 uint8_t len; /* HB2 - body len, not including checksum */
427 uint8_t ecc; /* Header ECC */
428 uint8_t checksum; /* PB0 */
429 union {
430 struct {
431 /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
432 uint8_t Y_A_B_S;
433 /* PB2 - C 7:6, M 5:4, R 3:0 */
434 uint8_t C_M_R;
435 /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
436 uint8_t ITC_EC_Q_SC;
437 /* PB4 - VIC 6:0 */
438 uint8_t VIC;
0aa534df
PZ
439 /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
440 uint8_t YQ_CN_PR;
3c17fe4b
DH
441 /* PB6 to PB13 */
442 uint16_t top_bar_end;
443 uint16_t bottom_bar_start;
444 uint16_t left_bar_end;
445 uint16_t right_bar_start;
81014b9d 446 } __attribute__ ((packed)) avi;
c0864cb3
JB
447 struct {
448 uint8_t vn[8];
449 uint8_t pd[16];
450 uint8_t sdi;
81014b9d 451 } __attribute__ ((packed)) spd;
3c17fe4b
DH
452 uint8_t payload[27];
453 } __attribute__ ((packed)) body;
454} __attribute__((packed));
455
f5bbfca3 456struct intel_hdmi {
b242b7f7 457 u32 hdmi_reg;
f5bbfca3 458 int ddc_bus;
f5bbfca3 459 uint32_t color_range;
55bc60db 460 bool color_range_auto;
f5bbfca3
ED
461 bool has_hdmi_sink;
462 bool has_audio;
463 enum hdmi_force_audio force_audio;
abedc077 464 bool rgb_quant_range_selectable;
f5bbfca3
ED
465 void (*write_infoframe)(struct drm_encoder *encoder,
466 struct dip_infoframe *frame);
687f4d06
PZ
467 void (*set_infoframes)(struct drm_encoder *encoder,
468 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
469};
470
b091cd92 471#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
472#define DP_LINK_CONFIGURATION_SIZE 9
473
474struct intel_dp {
54d63ca6 475 uint32_t output_reg;
9ed35ab1 476 uint32_t aux_ch_ctl_reg;
54d63ca6
SK
477 uint32_t DP;
478 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
479 bool has_audio;
480 enum hdmi_force_audio force_audio;
481 uint32_t color_range;
55bc60db 482 bool color_range_auto;
54d63ca6
SK
483 uint8_t link_bw;
484 uint8_t lane_count;
485 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
b091cd92 486 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
54d63ca6
SK
487 struct i2c_adapter adapter;
488 struct i2c_algo_dp_aux_data algo;
54d63ca6
SK
489 uint8_t train_set[4];
490 int panel_power_up_delay;
491 int panel_power_down_delay;
492 int panel_power_cycle_delay;
493 int backlight_on_delay;
494 int backlight_off_delay;
54d63ca6
SK
495 struct delayed_work panel_vdd_work;
496 bool want_panel_vdd;
dd06f90e 497 struct intel_connector *attached_connector;
54d63ca6
SK
498};
499
da63a9f2
PZ
500struct intel_digital_port {
501 struct intel_encoder base;
174edf1f 502 enum port port;
876a8cdf 503 u32 port_reversal;
da63a9f2
PZ
504 struct intel_dp dp;
505 struct intel_hdmi hdmi;
506};
507
89b667f8
JB
508static inline int
509vlv_dport_to_channel(struct intel_digital_port *dport)
510{
511 switch (dport->port) {
512 case PORT_B:
513 return 0;
514 case PORT_C:
515 return 1;
516 default:
517 BUG();
518 }
519}
520
f875c15a
CW
521static inline struct drm_crtc *
522intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
523{
524 struct drm_i915_private *dev_priv = dev->dev_private;
525 return dev_priv->pipe_to_crtc_mapping[pipe];
526}
527
417ae147
CW
528static inline struct drm_crtc *
529intel_get_crtc_for_plane(struct drm_device *dev, int plane)
530{
531 struct drm_i915_private *dev_priv = dev->dev_private;
532 return dev_priv->plane_to_crtc_mapping[plane];
533}
534
4e5359cd
SF
535struct intel_unpin_work {
536 struct work_struct work;
b4a98e57 537 struct drm_crtc *crtc;
05394f39
CW
538 struct drm_i915_gem_object *old_fb_obj;
539 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 540 struct drm_pending_vblank_event *event;
e7d841ca
CW
541 atomic_t pending;
542#define INTEL_FLIP_INACTIVE 0
543#define INTEL_FLIP_PENDING 1
544#define INTEL_FLIP_COMPLETE 2
4e5359cd
SF
545 bool enable_stall_check;
546};
547
1630fe75
CW
548struct intel_fbc_work {
549 struct delayed_work work;
550 struct drm_crtc *crtc;
551 struct drm_framebuffer *fb;
552 int interval;
553};
554
d2acd215
DV
555int intel_pch_rawclk(struct drm_device *dev);
556
4eab8136
JN
557int intel_connector_update_modes(struct drm_connector *connector,
558 struct edid *edid);
335af9a2 559int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
f0217c42 560
3f43c48d 561extern void intel_attach_force_audio_property(struct drm_connector *connector);
e953fd7b
CW
562extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
563
8664281b 564extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
79e53945 565extern void intel_crt_init(struct drm_device *dev);
08d644ad 566extern void intel_hdmi_init(struct drm_device *dev,
b242b7f7 567 int hdmi_reg, enum port port);
00c09d70
PZ
568extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
569 struct intel_connector *intel_connector);
f5bbfca3 570extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
5bfe2ac0
DV
571extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
572 struct intel_crtc_config *pipe_config);
f5bbfca3 573extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
eef4eacb
DV
574extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
575 bool is_sdvob);
79e53945
JB
576extern void intel_dvo_init(struct drm_device *dev);
577extern void intel_tv_init(struct drm_device *dev);
f047e395 578extern void intel_mark_busy(struct drm_device *dev);
c65355bb
CW
579extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
580 struct intel_ring_buffer *ring);
725a5b54 581extern void intel_mark_idle(struct drm_device *dev);
c5d1b51d 582extern bool intel_lvds_init(struct drm_device *dev);
1974cad0 583extern bool intel_is_dual_link_lvds(struct drm_device *dev);
ab9d7c30
PZ
584extern void intel_dp_init(struct drm_device *dev, int output_reg,
585 enum port port);
00c09d70
PZ
586extern void intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
587 struct intel_connector *intel_connector);
247d89f6 588extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
c19b0669
PZ
589extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
590extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
3ab9c637 591extern void intel_dp_stop_link_train(struct intel_dp *intel_dp);
c19b0669 592extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
00c09d70
PZ
593extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
594extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
5bfe2ac0
DV
595extern bool intel_dp_compute_config(struct intel_encoder *encoder,
596 struct intel_crtc_config *pipe_config);
cb0953d7 597extern bool intel_dpd_is_edp(struct drm_device *dev);
d6c50ff8
PZ
598extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
599extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
82a4d9c0
PZ
600extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
601extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
602extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
603extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
7f1f3851 604extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
6f1d69b0
ED
605extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
606 enum plane plane);
32f9d658 607
a9573556 608/* intel_panel.c */
dd06f90e
JN
609extern int intel_panel_init(struct intel_panel *panel,
610 struct drm_display_mode *fixed_mode);
1d508706
JN
611extern void intel_panel_fini(struct intel_panel *panel);
612
1d8e1c75
CW
613extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
614 struct drm_display_mode *adjusted_mode);
b074cec8
JB
615extern void intel_pch_panel_fitting(struct intel_crtc *crtc,
616 struct intel_crtc_config *pipe_config,
617 int fitting_mode);
2dd24552
JB
618extern void intel_gmch_panel_fitting(struct intel_crtc *crtc,
619 struct intel_crtc_config *pipe_config,
620 int fitting_mode);
d6540632
JN
621extern void intel_panel_set_backlight(struct drm_device *dev,
622 u32 level, u32 max);
0657b6b1 623extern int intel_panel_setup_backlight(struct drm_connector *connector);
24ded204
DV
624extern void intel_panel_enable_backlight(struct drm_device *dev,
625 enum pipe pipe);
47356eb6 626extern void intel_panel_disable_backlight(struct drm_device *dev);
aaa6fd2a 627extern void intel_panel_destroy_backlight(struct drm_device *dev);
fe16d949 628extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1d8e1c75 629
d9e55608 630struct intel_set_config {
1aa4b628
DV
631 struct drm_encoder **save_connector_encoders;
632 struct drm_crtc **save_encoder_crtcs;
5e2b584e
DV
633
634 bool fb_changed;
635 bool mode_changed;
d9e55608
DV
636};
637
c0c36b94
CW
638extern int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
639 int x, int y, struct drm_framebuffer *old_fb);
a261b246 640extern void intel_modeset_disable(struct drm_device *dev);
c0c36b94 641extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
79e53945 642extern void intel_crtc_load_lut(struct drm_crtc *crtc);
b2cabb0e 643extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
ea5b213a 644extern void intel_encoder_destroy(struct drm_encoder *encoder);
5ab432ef
DV
645extern void intel_encoder_dpms(struct intel_encoder *encoder, int mode);
646extern void intel_connector_dpms(struct drm_connector *, int mode);
f0947c37 647extern bool intel_connector_get_hw_state(struct intel_connector *connector);
b980514c 648extern void intel_modeset_check_state(struct drm_device *dev);
5e1bac2f 649extern void intel_plane_restore(struct drm_plane *plane);
bb53d4ae 650extern void intel_plane_disable(struct drm_plane *plane);
b980514c 651
79e53945 652
df0e9248
CW
653static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
654{
655 return to_intel_connector(connector)->encoder;
656}
657
da63a9f2
PZ
658static inline struct intel_digital_port *
659enc_to_dig_port(struct drm_encoder *encoder)
660{
661 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
662}
663
664static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
665{
666 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
667}
668
669static inline struct intel_digital_port *
670dp_to_dig_port(struct intel_dp *intel_dp)
671{
672 return container_of(intel_dp, struct intel_digital_port, dp);
673}
674
675static inline struct intel_digital_port *
676hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
677{
678 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
679}
680
b0ea7d37
DL
681bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
682 struct intel_digital_port *port);
683
df0e9248
CW
684extern void intel_connector_attach_encoder(struct intel_connector *connector,
685 struct intel_encoder *encoder);
686extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
79e53945
JB
687
688extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
689 struct drm_crtc *crtc);
08d7b3d1
CW
690int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
691 struct drm_file *file_priv);
a5c961d1
PZ
692extern enum transcoder
693intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
694 enum pipe pipe);
9d0498a2 695extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
58e10eb9 696extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
d4b1931c 697extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
89b667f8 698extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
8261b191
CW
699
700struct intel_load_detect_pipe {
d2dff872 701 struct drm_framebuffer *release_fb;
8261b191
CW
702 bool load_detect_temp;
703 int dpms_mode;
704};
d2434ab7 705extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 706 struct drm_display_mode *mode,
8261b191 707 struct intel_load_detect_pipe *old);
d2434ab7 708extern void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 709 struct intel_load_detect_pipe *old);
79e53945 710
79e53945
JB
711extern void intelfb_restore(void);
712extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
713 u16 blue, int regno);
b8c00ac5
DA
714extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
715 u16 *blue, int regno);
0cdab21f 716extern void intel_enable_clock_gating(struct drm_device *dev);
79e53945 717
127bd2ac 718extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 719 struct drm_i915_gem_object *obj,
919926ae 720 struct intel_ring_buffer *pipelined);
1690e1eb 721extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
127bd2ac 722
38651674
DA
723extern int intel_framebuffer_init(struct drm_device *dev,
724 struct intel_framebuffer *ifb,
308e5bcb 725 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 726 struct drm_i915_gem_object *obj);
38651674 727extern int intel_fbdev_init(struct drm_device *dev);
20afbda2 728extern void intel_fbdev_initial_config(struct drm_device *dev);
38651674 729extern void intel_fbdev_fini(struct drm_device *dev);
3fa016a0 730extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
6b95a207
KH
731extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
732extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
1afe3e9d 733extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
6b95a207 734
02e792fb
DV
735extern void intel_setup_overlay(struct drm_device *dev);
736extern void intel_cleanup_overlay(struct drm_device *dev);
ce453d81 737extern int intel_overlay_switch_off(struct intel_overlay *overlay);
02e792fb
DV
738extern int intel_overlay_put_image(struct drm_device *dev, void *data,
739 struct drm_file *file_priv);
740extern int intel_overlay_attrs(struct drm_device *dev, void *data,
741 struct drm_file *file_priv);
4abe3520 742
eb1f8e4f 743extern void intel_fb_output_poll_changed(struct drm_device *dev);
e8e7a2b8 744extern void intel_fb_restore_mode(struct drm_device *dev);
645c62a5 745
b840d907
JB
746extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
747 bool state);
748#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
749#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
750
645c62a5 751extern void intel_init_clock_gating(struct drm_device *dev);
7d708ee4 752extern void intel_suspend_hw(struct drm_device *dev);
e0dac65e
WF
753extern void intel_write_eld(struct drm_encoder *encoder,
754 struct drm_display_mode *mode);
45244b87 755extern void intel_prepare_ddi(struct drm_device *dev);
c82e4d26 756extern void hsw_fdi_link_train(struct drm_crtc *crtc);
0e72a5b5 757extern void intel_ddi_init(struct drm_device *dev, enum port port);
d4270e57 758
b840d907 759/* For use by IVB LP watermark workaround in intel_sprite.c */
f681fa23 760extern void intel_update_watermarks(struct drm_device *dev);
b840d907
JB
761extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
762 uint32_t sprite_width,
4c4ff43a 763 int pixel_size, bool enable);
8ea30864 764
bc752862
CW
765extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
766 unsigned int tiling_mode,
767 unsigned int bpp,
768 unsigned int pitch);
5a35e99e 769
8ea30864
JB
770extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
771 struct drm_file *file_priv);
772extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
773 struct drm_file *file_priv);
774
85208be0 775/* Power-related functions, located in intel_pm.c */
1fa61106 776extern void intel_init_pm(struct drm_device *dev);
85208be0 777/* FBC */
85208be0
ED
778extern bool intel_fbc_enabled(struct drm_device *dev);
779extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
780extern void intel_update_fbc(struct drm_device *dev);
eb48eb00
DV
781/* IPS */
782extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
783extern void intel_gpu_ips_teardown(void);
85208be0 784
a38911a3
WX
785/* Power well */
786extern int i915_init_power_well(struct drm_device *dev);
787extern void i915_remove_power_well(struct drm_device *dev);
788
b97186f0
PZ
789extern bool intel_display_power_enabled(struct drm_device *dev,
790 enum intel_display_power_domain domain);
fa42e23c 791extern void intel_init_power_well(struct drm_device *dev);
cb10799c 792extern void intel_set_power_well(struct drm_device *dev, bool enable);
8090c6b9
DV
793extern void intel_enable_gt_powersave(struct drm_device *dev);
794extern void intel_disable_gt_powersave(struct drm_device *dev);
6590190d 795extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
930ebb46 796extern void ironlake_teardown_rc6(struct drm_device *dev);
b3daeaef 797
85234cdc
DV
798extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
799 enum pipe *pipe);
b8fc2f6a 800extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
79f689aa 801extern void intel_ddi_pll_init(struct drm_device *dev);
8228c251 802extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
ad80a810
PZ
803extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
804 enum transcoder cpu_transcoder);
fc914639
PZ
805extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
806extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
6441ab5f 807extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
ff9a6750 808extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
6441ab5f 809extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
dae84799 810extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
c19b0669 811extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
1ad960f2
PZ
812extern bool
813intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
814extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
72662e10 815
96a02917 816extern void intel_display_handle_reset(struct drm_device *dev);
8664281b
PZ
817extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
818 enum pipe pipe,
819 bool enable);
820extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
821 enum transcoder pch_transcoder,
822 bool enable);
96a02917 823
79e53945 824#endif /* __INTEL_DRV_H__ */