]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/iommu/amd_iommu_types.h
powerpc/perf: Avoid spurious PMU interrupts after idle
[mirror_ubuntu-zesty-kernel.git] / drivers / iommu / amd_iommu_types.h
CommitLineData
8d283c35 1/*
5d0d7156 2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
63ce3ae8 3 * Author: Joerg Roedel <jroedel@suse.de>
8d283c35
JR
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
1965aae3
PA
20#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
8d283c35
JR
22
23#include <linux/types.h>
5d214fe6 24#include <linux/mutex.h>
a38180bd 25#include <linux/msi.h>
8d283c35
JR
26#include <linux/list.h>
27#include <linux/spinlock.h>
c5081cd7 28#include <linux/pci.h>
4b180d97 29#include <linux/irqreturn.h>
8d283c35 30
bb52777e
JR
31/*
32 * Maximum number of IOMMUs supported
33 */
34#define MAX_IOMMUS 32
35
8d283c35
JR
36/*
37 * some size calculation constants
38 */
83f5aac1 39#define DEV_TABLE_ENTRY_SIZE 32
8d283c35
JR
40#define ALIAS_TABLE_ENTRY_SIZE 2
41#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
42
8d283c35
JR
43/* Capability offsets used by the driver */
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
a80dc3e0 46#define MMIO_MISC_OFFSET 0x10
8d283c35
JR
47
48/* Masks, shifts and macros to parse the device range capability */
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
a80dc3e0 58#define MMIO_MSI_NUM(x) ((x) & 0x1f)
8d283c35
JR
59
60/* Flag masks for the AMD IOMMU exclusion range */
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64/* Used offsets into the MMIO space */
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
d99ddec3 71#define MMIO_EXT_FEATURES 0x0030
1a29ac01 72#define MMIO_PPR_LOG_OFFSET 0x0038
8bda0cfb
SS
73#define MMIO_GA_LOG_BASE_OFFSET 0x00e0
74#define MMIO_GA_LOG_TAIL_OFFSET 0x00e8
8d283c35
JR
75#define MMIO_CMD_HEAD_OFFSET 0x2000
76#define MMIO_CMD_TAIL_OFFSET 0x2008
77#define MMIO_EVT_HEAD_OFFSET 0x2010
78#define MMIO_EVT_TAIL_OFFSET 0x2018
79#define MMIO_STATUS_OFFSET 0x2020
1a29ac01
JR
80#define MMIO_PPR_HEAD_OFFSET 0x2030
81#define MMIO_PPR_TAIL_OFFSET 0x2038
8bda0cfb
SS
82#define MMIO_GA_HEAD_OFFSET 0x2040
83#define MMIO_GA_TAIL_OFFSET 0x2048
30861ddc
SK
84#define MMIO_CNTR_CONF_OFFSET 0x4000
85#define MMIO_CNTR_REG_OFFSET 0x40000
86#define MMIO_REG_END_OFFSET 0x80000
87
8d283c35 88
d99ddec3
JR
89
90/* Extended Feature Bits */
91#define FEATURE_PREFETCH (1ULL<<0)
92#define FEATURE_PPR (1ULL<<1)
93#define FEATURE_X2APIC (1ULL<<2)
94#define FEATURE_NX (1ULL<<3)
95#define FEATURE_GT (1ULL<<4)
96#define FEATURE_IA (1ULL<<6)
97#define FEATURE_GA (1ULL<<7)
98#define FEATURE_HE (1ULL<<8)
99#define FEATURE_PC (1ULL<<9)
3928aa3f 100#define FEATURE_GAM_VAPIC (1ULL<<21)
d99ddec3 101
62f71abb
JR
102#define FEATURE_PASID_SHIFT 32
103#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
104
52815b75
JR
105#define FEATURE_GLXVAL_SHIFT 14
106#define FEATURE_GLXVAL_MASK (0x03ULL << FEATURE_GLXVAL_SHIFT)
107
a919a018
SS
108/* Note:
109 * The current driver only support 16-bit PASID.
110 * Currently, hardware only implement upto 16-bit PASID
111 * even though the spec says it could have upto 20 bits.
112 */
113#define PASID_MASK 0x0000ffff
52815b75 114
519c31ba 115/* MMIO status bits */
925fe08b 116#define MMIO_STATUS_EVT_INT_MASK (1 << 1)
72e1dcc4
JR
117#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
118#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
8bda0cfb
SS
119#define MMIO_STATUS_GALOG_RUN_MASK (1 << 8)
120#define MMIO_STATUS_GALOG_OVERFLOW_MASK (1 << 9)
121#define MMIO_STATUS_GALOG_INT_MASK (1 << 10)
519c31ba 122
90008ee4
JR
123/* event logging constants */
124#define EVENT_ENTRY_SIZE 0x10
125#define EVENT_TYPE_SHIFT 28
126#define EVENT_TYPE_MASK 0xf
127#define EVENT_TYPE_ILL_DEV 0x1
128#define EVENT_TYPE_IO_FAULT 0x2
129#define EVENT_TYPE_DEV_TAB_ERR 0x3
130#define EVENT_TYPE_PAGE_TAB_ERR 0x4
131#define EVENT_TYPE_ILL_CMD 0x5
132#define EVENT_TYPE_CMD_HARD_ERR 0x6
133#define EVENT_TYPE_IOTLB_INV_TO 0x7
134#define EVENT_TYPE_INV_DEV_REQ 0x8
135#define EVENT_DEVID_MASK 0xffff
136#define EVENT_DEVID_SHIFT 0
137#define EVENT_DOMID_MASK 0xffff
138#define EVENT_DOMID_SHIFT 0
139#define EVENT_FLAGS_MASK 0xfff
140#define EVENT_FLAGS_SHIFT 0x10
141
8d283c35
JR
142/* feature control bits */
143#define CONTROL_IOMMU_EN 0x00ULL
144#define CONTROL_HT_TUN_EN 0x01ULL
145#define CONTROL_EVT_LOG_EN 0x02ULL
146#define CONTROL_EVT_INT_EN 0x03ULL
147#define CONTROL_COMWAIT_EN 0x04ULL
1456e9d2 148#define CONTROL_INV_TIMEOUT 0x05ULL
8d283c35
JR
149#define CONTROL_PASSPW_EN 0x08ULL
150#define CONTROL_RESPASSPW_EN 0x09ULL
151#define CONTROL_COHERENT_EN 0x0aULL
152#define CONTROL_ISOC_EN 0x0bULL
153#define CONTROL_CMDBUF_EN 0x0cULL
154#define CONTROL_PPFLOG_EN 0x0dULL
155#define CONTROL_PPFINT_EN 0x0eULL
1a29ac01 156#define CONTROL_PPR_EN 0x0fULL
cbc33a90 157#define CONTROL_GT_EN 0x10ULL
3928aa3f
SS
158#define CONTROL_GA_EN 0x11ULL
159#define CONTROL_GAM_EN 0x19ULL
8bda0cfb
SS
160#define CONTROL_GALOG_EN 0x1CULL
161#define CONTROL_GAINT_EN 0x1DULL
8d283c35 162
1456e9d2
JR
163#define CTRL_INV_TO_MASK (7 << CONTROL_INV_TIMEOUT)
164#define CTRL_INV_TO_NONE 0
165#define CTRL_INV_TO_1MS 1
166#define CTRL_INV_TO_10MS 2
167#define CTRL_INV_TO_100MS 3
168#define CTRL_INV_TO_1S 4
169#define CTRL_INV_TO_10S 5
170#define CTRL_INV_TO_100S 6
171
8d283c35
JR
172/* command specific defines */
173#define CMD_COMPL_WAIT 0x01
174#define CMD_INV_DEV_ENTRY 0x02
cb41ed85
JR
175#define CMD_INV_IOMMU_PAGES 0x03
176#define CMD_INV_IOTLB_PAGES 0x04
7ef2798d 177#define CMD_INV_IRT 0x05
c99afa25 178#define CMD_COMPLETE_PPR 0x07
58fc7f14 179#define CMD_INV_ALL 0x08
8d283c35
JR
180
181#define CMD_COMPL_WAIT_STORE_MASK 0x01
519c31ba 182#define CMD_COMPL_WAIT_INT_MASK 0x02
8d283c35
JR
183#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
184#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
22e266c7 185#define CMD_INV_IOMMU_PAGES_GN_MASK 0x04
8d283c35 186
c99afa25
JR
187#define PPR_STATUS_MASK 0xf
188#define PPR_STATUS_SHIFT 12
189
999ba417
JR
190#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
191
8d283c35
JR
192/* macros and definitions for device table entries */
193#define DEV_ENTRY_VALID 0x00
194#define DEV_ENTRY_TRANSLATION 0x01
195#define DEV_ENTRY_IR 0x3d
196#define DEV_ENTRY_IW 0x3e
9f5f5fb3 197#define DEV_ENTRY_NO_PAGE_FAULT 0x62
8d283c35
JR
198#define DEV_ENTRY_EX 0x67
199#define DEV_ENTRY_SYSMGT1 0x68
200#define DEV_ENTRY_SYSMGT2 0x69
0ea2c422 201#define DEV_ENTRY_IRQ_TBL_EN 0x80
8d283c35
JR
202#define DEV_ENTRY_INIT_PASS 0xb8
203#define DEV_ENTRY_EINT_PASS 0xb9
204#define DEV_ENTRY_NMI_PASS 0xba
205#define DEV_ENTRY_LINT0_PASS 0xbe
206#define DEV_ENTRY_LINT1_PASS 0xbf
38ddf41b
JR
207#define DEV_ENTRY_MODE_MASK 0x07
208#define DEV_ENTRY_MODE_SHIFT 0x09
8d283c35 209
7ef2798d
JR
210#define MAX_DEV_TABLE_ENTRIES 0xffff
211
8d283c35
JR
212/* constants to configure the command buffer */
213#define CMD_BUFFER_SIZE 8192
549c90dc 214#define CMD_BUFFER_UNINITIALIZED 1
8d283c35
JR
215#define CMD_BUFFER_ENTRIES 512
216#define MMIO_CMD_SIZE_SHIFT 56
217#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
218
335503e5
JR
219/* constants for event buffer handling */
220#define EVT_BUFFER_SIZE 8192 /* 512 entries */
221#define EVT_LEN_MASK (0x9ULL << 56)
222
1a29ac01
JR
223/* Constants for PPR Log handling */
224#define PPR_LOG_ENTRIES 512
225#define PPR_LOG_SIZE_SHIFT 56
226#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
227#define PPR_ENTRY_SIZE 16
228#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
229
72e1dcc4
JR
230#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
231#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
232#define PPR_DEVID(x) ((x) & 0xffffULL)
233#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
234#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
235#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
236#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
237
238#define PPR_REQ_FAULT 0x01
239
8bda0cfb
SS
240/* Constants for GA Log handling */
241#define GA_LOG_ENTRIES 512
242#define GA_LOG_SIZE_SHIFT 56
243#define GA_LOG_SIZE_512 (0x8ULL << GA_LOG_SIZE_SHIFT)
244#define GA_ENTRY_SIZE 8
245#define GA_LOG_SIZE (GA_ENTRY_SIZE * GA_LOG_ENTRIES)
246
247#define GA_TAG(x) (u32)(x & 0xffffffffULL)
248#define GA_DEVID(x) (u16)(((x) >> 32) & 0xffffULL)
249#define GA_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
250
251#define GA_GUEST_NR 0x1
252
0feae533 253#define PAGE_MODE_NONE 0x00
8d283c35
JR
254#define PAGE_MODE_1_LEVEL 0x01
255#define PAGE_MODE_2_LEVEL 0x02
256#define PAGE_MODE_3_LEVEL 0x03
9355a081
JR
257#define PAGE_MODE_4_LEVEL 0x04
258#define PAGE_MODE_5_LEVEL 0x05
259#define PAGE_MODE_6_LEVEL 0x06
8d283c35 260
9355a081
JR
261#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
262#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
263 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
264 (0xffffffffffffffffULL))
265#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
50020fb6
JR
266#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
267#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
268 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
a6b256b4 269#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
50020fb6 270
abdc5eb3
JR
271#define PM_MAP_4k 0
272#define PM_ADDR_MASK 0x000ffffffffff000ULL
273#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
274 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
275#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
8d283c35 276
cbb9d729
JR
277/*
278 * Returns the page table level to use for a given page size
279 * Pagesize is expected to be a power-of-two
280 */
281#define PAGE_SIZE_LEVEL(pagesize) \
282 ((__ffs(pagesize) - 12) / 9)
283/*
284 * Returns the number of ptes to use for a given page size
285 * Pagesize is expected to be a power-of-two
286 */
287#define PAGE_SIZE_PTE_COUNT(pagesize) \
288 (1ULL << ((__ffs(pagesize) - 12) % 9))
289
290/*
291 * Aligns a given io-virtual address to a given page size
292 * Pagesize is expected to be a power-of-two
293 */
294#define PAGE_SIZE_ALIGN(address, pagesize) \
295 ((address) & ~((pagesize) - 1))
296/*
df805abb 297 * Creates an IOMMU PTE for an address and a given pagesize
cbb9d729
JR
298 * The PTE has no permission bits set
299 * Pagesize is expected to be a power-of-two larger than 4096
300 */
301#define PAGE_SIZE_PTE(address, pagesize) \
302 (((address) | ((pagesize) - 1)) & \
303 (~(pagesize >> 1)) & PM_ADDR_MASK)
304
24cd7723
JR
305/*
306 * Takes a PTE value with mode=0x07 and returns the page size it maps
307 */
308#define PTE_PAGE_SIZE(pte) \
309 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
310
3039ca1b
JR
311/*
312 * Takes a page-table level and returns the default page-size for this level
313 */
314#define PTE_LEVEL_PAGE_SIZE(level) \
315 (1ULL << (12 + (9 * (level))))
316
8d283c35 317#define IOMMU_PTE_P (1ULL << 0)
38ddf41b 318#define IOMMU_PTE_TV (1ULL << 1)
8d283c35
JR
319#define IOMMU_PTE_U (1ULL << 59)
320#define IOMMU_PTE_FC (1ULL << 60)
321#define IOMMU_PTE_IR (1ULL << 61)
322#define IOMMU_PTE_IW (1ULL << 62)
323
ca9cab3a
JR
324#define DTE_FLAG_IOTLB (1ULL << 32)
325#define DTE_FLAG_GV (1ULL << 55)
cbf3ccd0 326#define DTE_FLAG_MASK (0x3ffULL << 32)
52815b75
JR
327#define DTE_GLX_SHIFT (56)
328#define DTE_GLX_MASK (3)
329
330#define DTE_GCR3_VAL_A(x) (((x) >> 12) & 0x00007ULL)
331#define DTE_GCR3_VAL_B(x) (((x) >> 15) & 0x0ffffULL)
332#define DTE_GCR3_VAL_C(x) (((x) >> 31) & 0xfffffULL)
333
334#define DTE_GCR3_INDEX_A 0
335#define DTE_GCR3_INDEX_B 1
336#define DTE_GCR3_INDEX_C 1
337
338#define DTE_GCR3_SHIFT_A 58
339#define DTE_GCR3_SHIFT_B 16
340#define DTE_GCR3_SHIFT_C 43
341
b16137b1 342#define GCR3_VALID 0x01ULL
fd7b5535 343
8d283c35
JR
344#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
345#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
346#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
347#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
348
349#define IOMMU_PROT_MASK 0x03
350#define IOMMU_PROT_IR 0x01
351#define IOMMU_PROT_IW 0x02
352
353/* IOMMU capabilities */
354#define IOMMU_CAP_IOTLB 24
355#define IOMMU_CAP_NPCACHE 26
d99ddec3 356#define IOMMU_CAP_EFR 27
8d283c35 357
3928aa3f
SS
358/* IOMMU Feature Reporting Field (for IVHD type 10h */
359#define IOMMU_FEAT_GASUP_SHIFT 6
360
361/* IOMMU Extended Feature Register (EFR) */
362#define IOMMU_EFR_GASUP_SHIFT 7
363
8d283c35
JR
364#define MAX_DOMAIN_ID 65536
365
9fdb19d6
JR
366/* Protection domain flags */
367#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
e2dc14a2
JR
368#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
369 domain for an IOMMU */
0feae533
JR
370#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
371 translation */
52815b75 372#define PD_IOMMUV2_MASK (1UL << 3) /* domain has gcr3 table */
0feae533 373
fefda117
JR
374extern bool amd_iommu_dump;
375#define DUMP_printk(format, arg...) \
376 do { \
377 if (amd_iommu_dump) \
4c6f40d4 378 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
fefda117 379 } while(0);
9fdb19d6 380
318afd41
JR
381/* global flag if IOMMUs cache non-present entries */
382extern bool amd_iommu_np_cache;
60f723b4
JR
383/* Only true if all IOMMUs support device IOTLBs */
384extern bool amd_iommu_iotlb_sup;
318afd41 385
05152a04
JR
386#define MAX_IRQS_PER_TABLE 256
387#define IRQ_TABLE_ALIGNMENT 128
388
0ea2c422
JR
389struct irq_remap_table {
390 spinlock_t lock;
391 unsigned min_index;
392 u32 *table;
393};
394
395extern struct irq_remap_table **irq_lookup_table;
396
05152a04
JR
397/* Interrupt remapping feature used? */
398extern bool amd_iommu_irq_remap;
399
400/* kmem_cache to get tables with 128 byte alignement */
401extern struct kmem_cache *amd_iommu_irq_cache;
402
3bd22172
JR
403/*
404 * Make iterating over all IOMMUs easier
405 */
406#define for_each_iommu(iommu) \
407 list_for_each_entry((iommu), &amd_iommu_list, list)
408#define for_each_iommu_safe(iommu, next) \
409 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
410
384de729
JR
411#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
412#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
413#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
414#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
415#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
416#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
9fdb19d6 417
72e1dcc4
JR
418
419/*
420 * This struct is used to pass information about
421 * incoming PPR faults around.
422 */
423struct amd_iommu_fault {
424 u64 address; /* IO virtual address of the fault*/
425 u32 pasid; /* Address space identifier */
426 u16 device_id; /* Originating PCI device id */
427 u16 tag; /* PPR tag */
428 u16 flags; /* Fault flags */
429
430};
431
72e1dcc4 432
f3572db8 433struct iommu_domain;
7c71d306 434struct irq_domain;
880ac60e 435struct amd_irte_ops;
f3572db8 436
5694703f
JR
437/*
438 * This structure contains generic data for IOMMU protection domains
439 * independent of their use.
440 */
8d283c35 441struct protection_domain {
aeb26f55 442 struct list_head list; /* for list of all protection domains */
7c392cbe 443 struct list_head dev_list; /* List of all devices in this domain */
3f4b87b9
JR
444 struct iommu_domain domain; /* generic domain handle used by
445 iommu core code */
9fdb19d6 446 spinlock_t lock; /* mostly used to lock the page table*/
5d214fe6 447 struct mutex api_lock; /* protect page tables in the iommu-api path */
9fdb19d6
JR
448 u16 id; /* the domain id written to the device table */
449 int mode; /* paging mode (0-6 levels) */
450 u64 *pt_root; /* page table root pointer */
52815b75
JR
451 int glx; /* Number of levels for GCR3 table */
452 u64 *gcr3_tbl; /* Guest CR3 table */
9fdb19d6 453 unsigned long flags; /* flags to find out type of domain */
04bfdd84 454 bool updated; /* complete domain flush required */
863c74eb 455 unsigned dev_cnt; /* devices assigned to this domain */
c4596114 456 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
8d283c35
JR
457};
458
5694703f
JR
459/*
460 * Structure where we save information about one hardware AMD IOMMU in the
461 * system.
462 */
8d283c35
JR
463struct amd_iommu {
464 struct list_head list;
5694703f 465
bb52777e
JR
466 /* Index within the IOMMU array */
467 int index;
468
5694703f 469 /* locks the accesses to the hardware */
8d283c35
JR
470 spinlock_t lock;
471
3eaf28a1
JR
472 /* Pointer to PCI device of this IOMMU */
473 struct pci_dev *dev;
474
c1bf94ec
JR
475 /* Cache pdev to root device for resume quirks */
476 struct pci_dev *root_pdev;
477
5694703f 478 /* physical address of MMIO space */
8d283c35 479 u64 mmio_phys;
30861ddc
SK
480
481 /* physical end address of MMIO space */
482 u64 mmio_phys_end;
483
5694703f 484 /* virtual address of MMIO space */
98f1ad25 485 u8 __iomem *mmio_base;
5694703f
JR
486
487 /* capabilities of that IOMMU read from ACPI */
8d283c35 488 u32 cap;
5694703f 489
e9bf5197
JR
490 /* flags read from acpi table */
491 u8 acpi_flags;
492
d99ddec3
JR
493 /* Extended features */
494 u64 features;
495
400a28a0
JR
496 /* IOMMUv2 */
497 bool is_iommu_v2;
498
23c742db
JR
499 /* PCI device id of the IOMMU device */
500 u16 devid;
501
eac9fbc6
RK
502 /*
503 * Capability pointer. There could be more than one IOMMU per PCI
504 * device function if there are more than one AMD IOMMU capability
505 * pointers.
506 */
507 u16 cap_ptr;
508
ee893c24
JR
509 /* pci domain of this IOMMU */
510 u16 pci_seg;
511
5694703f 512 /* start of exclusion range of that IOMMU */
8d283c35 513 u64 exclusion_start;
5694703f 514 /* length of exclusion range of that IOMMU */
8d283c35
JR
515 u64 exclusion_length;
516
5694703f 517 /* command buffer virtual address */
8d283c35 518 u8 *cmd_buf;
8d283c35 519
eac9fbc6
RK
520 /* event buffer virtual address */
521 u8 *evt_buf;
335503e5 522
1a29ac01
JR
523 /* Base of the PPR log, if present */
524 u8 *ppr_log;
525
8bda0cfb
SS
526 /* Base of the GA log, if present */
527 u8 *ga_log;
528
529 /* Tail of the GA log, if present */
530 u8 *ga_log_tail;
531
a80dc3e0
JR
532 /* true if interrupts for this IOMMU are already enabled */
533 bool int_enabled;
534
eac9fbc6 535 /* if one, we need to send a completion wait command */
0cfd7aa9 536 bool need_sync;
eac9fbc6 537
f6cbf74b
JR
538 /* Handle for IOMMU core code */
539 struct iommu_device iommu;
540
4c894f47 541 /*
5bcd757f
MG
542 * We can't rely on the BIOS to restore all values on reinit, so we
543 * need to stash them
4c894f47 544 */
5bcd757f
MG
545
546 /* The iommu BAR */
547 u32 stored_addr_lo;
548 u32 stored_addr_hi;
549
550 /*
551 * Each iommu has 6 l1s, each of which is documented as having 0x12
552 * registers
553 */
554 u32 stored_l1[6][0x12];
555
556 /* The l2 indirect registers */
557 u32 stored_l2[0x83];
30861ddc
SK
558
559 /* The maximum PC banks and counters/bank (PCSup=1) */
560 u8 max_banks;
561 u8 max_counters;
7c71d306
JL
562#ifdef CONFIG_IRQ_REMAP
563 struct irq_domain *ir_domain;
564 struct irq_domain *msi_domain;
880ac60e
SS
565
566 struct amd_irte_ops *irte_ops;
7c71d306 567#endif
4bf5beef
JR
568
569 volatile u64 __aligned(8) cmd_sem;
8d283c35
JR
570};
571
2a0cb4e2
WZ
572#define ACPIHID_UID_LEN 256
573#define ACPIHID_HID_LEN 9
574
575struct acpihid_map_entry {
576 struct list_head list;
577 u8 uid[ACPIHID_UID_LEN];
578 u8 hid[ACPIHID_HID_LEN];
579 u16 devid;
580 u16 root_devid;
581 bool cmd_line;
582 struct iommu_group *group;
583};
584
6efed63b
JR
585struct devid_map {
586 struct list_head list;
587 u8 id;
588 u16 devid;
31cff67f 589 bool cmd_line;
6efed63b
JR
590};
591
592/* Map HPET and IOAPIC ids to the devid used by the IOMMU */
593extern struct list_head ioapic_map;
594extern struct list_head hpet_map;
2a0cb4e2 595extern struct list_head acpihid_map;
6efed63b 596
5694703f
JR
597/*
598 * List with all IOMMUs in the system. This list is not locked because it is
599 * only written and read at driver initialization or suspend time
600 */
8d283c35
JR
601extern struct list_head amd_iommu_list;
602
bb52777e
JR
603/*
604 * Array with pointers to each IOMMU struct
605 * The indices are referenced in the protection domains
606 */
607extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
608
609/* Number of IOMMUs present in the system */
610extern int amd_iommus_present;
611
aeb26f55
JR
612/*
613 * Declarations for the global list of all protection domains
614 */
615extern spinlock_t amd_iommu_pd_lock;
616extern struct list_head amd_iommu_pd_list;
617
5694703f
JR
618/*
619 * Structure defining one entry in the device table
620 */
8d283c35 621struct dev_table_entry {
ee6c2868 622 u64 data[4];
8d283c35
JR
623};
624
5694703f
JR
625/*
626 * One entry for unity mappings parsed out of the ACPI table.
627 */
8d283c35
JR
628struct unity_map_entry {
629 struct list_head list;
5694703f
JR
630
631 /* starting device id this entry is used for (including) */
8d283c35 632 u16 devid_start;
5694703f 633 /* end device id this entry is used for (including) */
8d283c35 634 u16 devid_end;
5694703f
JR
635
636 /* start address to unity map (including) */
8d283c35 637 u64 address_start;
5694703f 638 /* end address to unity map (including) */
8d283c35 639 u64 address_end;
5694703f
JR
640
641 /* required protection */
8d283c35
JR
642 int prot;
643};
644
5694703f
JR
645/*
646 * List of all unity mappings. It is not locked because as runtime it is only
647 * read. It is created at ACPI table parsing time.
648 */
8d283c35
JR
649extern struct list_head amd_iommu_unity_map;
650
5694703f
JR
651/*
652 * Data structures for device handling
653 */
654
655/*
656 * Device table used by hardware. Read and write accesses by software are
657 * locked with the amd_iommu_pd_table lock.
658 */
8d283c35 659extern struct dev_table_entry *amd_iommu_dev_table;
5694703f
JR
660
661/*
662 * Alias table to find requestor ids to device ids. Not locked because only
663 * read on runtime.
664 */
8d283c35 665extern u16 *amd_iommu_alias_table;
5694703f
JR
666
667/*
668 * Reverse lookup table to find the IOMMU which translates a specific device.
669 */
8d283c35
JR
670extern struct amd_iommu **amd_iommu_rlookup_table;
671
5694703f 672/* size of the dma_ops aperture as power of 2 */
8d283c35
JR
673extern unsigned amd_iommu_aperture_order;
674
5694703f 675/* largest PCI device id we expect translation requests for */
8d283c35
JR
676extern u16 amd_iommu_last_bdf;
677
5694703f 678/* allocation bitmap for domain ids */
8d283c35
JR
679extern unsigned long *amd_iommu_pd_alloc_bitmap;
680
afa9fdc2
FT
681/*
682 * If true, the addresses will be flushed on unmap time, not when
683 * they are reused
684 */
621a5f7a 685extern bool amd_iommu_unmap_flush;
afa9fdc2 686
a919a018
SS
687/* Smallest max PASID supported by any IOMMU in the system */
688extern u32 amd_iommu_max_pasid;
62f71abb 689
400a28a0
JR
690extern bool amd_iommu_v2_present;
691
5abcdba4
JR
692extern bool amd_iommu_force_isolation;
693
52815b75
JR
694/* Max levels of glxval supported */
695extern int amd_iommu_max_glx_val;
696
98f1ad25
JR
697/*
698 * This function flushes all internal caches of
699 * the IOMMU used by this driver.
700 */
701extern void iommu_flush_all_caches(struct amd_iommu *iommu);
702
6efed63b
JR
703static inline int get_ioapic_devid(int id)
704{
705 struct devid_map *entry;
706
707 list_for_each_entry(entry, &ioapic_map, list) {
708 if (entry->id == id)
709 return entry->devid;
710 }
711
712 return -EINVAL;
713}
714
715static inline int get_hpet_devid(int id)
716{
717 struct devid_map *entry;
718
719 list_for_each_entry(entry, &hpet_map, list) {
720 if (entry->id == id)
721 return entry->devid;
722 }
723
724 return -EINVAL;
725}
726
3928aa3f
SS
727enum amd_iommu_intr_mode_type {
728 AMD_IOMMU_GUEST_IR_LEGACY,
729
730 /* This mode is not visible to users. It is used when
731 * we cannot fully enable vAPIC and fallback to only support
732 * legacy interrupt remapping via 128-bit IRTE.
733 */
734 AMD_IOMMU_GUEST_IR_LEGACY_GA,
735 AMD_IOMMU_GUEST_IR_VAPIC,
736};
737
738#define AMD_IOMMU_GUEST_IR_GA(x) (x == AMD_IOMMU_GUEST_IR_VAPIC || \
739 x == AMD_IOMMU_GUEST_IR_LEGACY_GA)
740
741#define AMD_IOMMU_GUEST_IR_VAPIC(x) (x == AMD_IOMMU_GUEST_IR_VAPIC)
a38180bd
SS
742
743union irte {
744 u32 val;
745 struct {
746 u32 valid : 1,
747 no_fault : 1,
748 int_type : 3,
749 rq_eoi : 1,
750 dm : 1,
751 rsvd_1 : 1,
752 destination : 8,
753 vector : 8,
754 rsvd_2 : 8;
755 } fields;
756};
757
758union irte_ga_lo {
759 u64 val;
760
761 /* For int remapping */
762 struct {
763 u64 valid : 1,
764 no_fault : 1,
765 /* ------ */
766 int_type : 3,
767 rq_eoi : 1,
768 dm : 1,
769 /* ------ */
770 guest_mode : 1,
771 destination : 8,
772 rsvd : 48;
773 } fields_remap;
774
775 /* For guest vAPIC */
776 struct {
777 u64 valid : 1,
778 no_fault : 1,
779 /* ------ */
780 ga_log_intr : 1,
781 rsvd1 : 3,
782 is_run : 1,
783 /* ------ */
784 guest_mode : 1,
785 destination : 8,
786 rsvd2 : 16,
787 ga_tag : 32;
788 } fields_vapic;
789};
790
791union irte_ga_hi {
792 u64 val;
793 struct {
794 u64 vector : 8,
795 rsvd_1 : 4,
796 ga_root_ptr : 40,
797 rsvd_2 : 12;
798 } fields;
799};
800
801struct irte_ga {
802 union irte_ga_lo lo;
803 union irte_ga_hi hi;
804};
805
806struct irq_2_irte {
807 u16 devid; /* Device ID for IRTE table */
808 u16 index; /* Index into IRTE table*/
809};
810
811struct amd_ir_data {
b9fc6b56 812 u32 cached_ga_tag;
a38180bd 813 struct irq_2_irte irq_2_irte;
a38180bd 814 struct msi_msg msi_entry;
880ac60e 815 void *entry; /* Pointer to union irte or struct irte_ga */
8dbea3fd 816 void *ref; /* Pointer to the actual irte */
880ac60e
SS
817};
818
819struct amd_irte_ops {
d98de49a 820 void (*prepare)(void *, u32, u32, u8, u32, int);
880ac60e
SS
821 void (*activate)(void *, u16, u16);
822 void (*deactivate)(void *, u16, u16);
823 void (*set_affinity)(void *, u16, u16, u8, u32);
824 void *(*get)(struct irq_remap_table *, int);
825 void (*set_allocated)(struct irq_remap_table *, int);
826 bool (*is_allocated)(struct irq_remap_table *, int);
827 void (*clear_allocated)(struct irq_remap_table *, int);
a38180bd
SS
828};
829
880ac60e
SS
830#ifdef CONFIG_IRQ_REMAP
831extern struct amd_irte_ops irte_32_ops;
832extern struct amd_irte_ops irte_128_ops;
833#endif
834
1965aae3 835#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */