]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/kvm/vmx.c
KVM: Fold drivers/kvm/kvm_vmx.h into drivers/kvm/vmx.c
[mirror_ubuntu-artful-kernel.git] / drivers / kvm / vmx.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
8 *
9 * Authors:
10 * Avi Kivity <avi@qumranet.com>
11 * Yaniv Kamay <yaniv@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
17
18#include "kvm.h"
19#include "vmx.h"
6aa8b732 20#include <linux/module.h>
9d8f549d 21#include <linux/kernel.h>
6aa8b732
AK
22#include <linux/mm.h>
23#include <linux/highmem.h>
07031e14 24#include <linux/profile.h>
6aa8b732 25#include <asm/io.h>
3b3be0d1 26#include <asm/desc.h>
6aa8b732
AK
27
28#include "segment_descriptor.h"
29
6aa8b732
AK
30MODULE_AUTHOR("Qumranet");
31MODULE_LICENSE("GPL");
32
33static DEFINE_PER_CPU(struct vmcs *, vmxarea);
34static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
35
05b3e0c2 36#ifdef CONFIG_X86_64
6aa8b732
AK
37#define HOST_IS_64 1
38#else
39#define HOST_IS_64 0
40#endif
41
42static struct vmcs_descriptor {
43 int size;
44 int order;
45 u32 revision_id;
46} vmcs_descriptor;
47
48#define VMX_SEGMENT_FIELD(seg) \
49 [VCPU_SREG_##seg] = { \
50 .selector = GUEST_##seg##_SELECTOR, \
51 .base = GUEST_##seg##_BASE, \
52 .limit = GUEST_##seg##_LIMIT, \
53 .ar_bytes = GUEST_##seg##_AR_BYTES, \
54 }
55
56static struct kvm_vmx_segment_field {
57 unsigned selector;
58 unsigned base;
59 unsigned limit;
60 unsigned ar_bytes;
61} kvm_vmx_segment_fields[] = {
62 VMX_SEGMENT_FIELD(CS),
63 VMX_SEGMENT_FIELD(DS),
64 VMX_SEGMENT_FIELD(ES),
65 VMX_SEGMENT_FIELD(FS),
66 VMX_SEGMENT_FIELD(GS),
67 VMX_SEGMENT_FIELD(SS),
68 VMX_SEGMENT_FIELD(TR),
69 VMX_SEGMENT_FIELD(LDTR),
70};
71
72static const u32 vmx_msr_index[] = {
05b3e0c2 73#ifdef CONFIG_X86_64
6aa8b732
AK
74 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
75#endif
76 MSR_EFER, MSR_K6_STAR,
77};
9d8f549d 78#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
6aa8b732 79
2345df8c
AK
80#ifdef CONFIG_X86_64
81static unsigned msr_offset_kernel_gs_base;
e38aea3e 82#define NR_64BIT_MSRS 4
35cc7f97
AK
83/*
84 * avoid save/load MSR_SYSCALL_MASK and MSR_LSTAR by std vt
85 * mechanism (cpu bug AA24)
86 */
87#define NR_BAD_MSRS 2
e38aea3e
AK
88#else
89#define NR_64BIT_MSRS 0
35cc7f97 90#define NR_BAD_MSRS 0
2345df8c
AK
91#endif
92
6aa8b732
AK
93static inline int is_page_fault(u32 intr_info)
94{
95 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
96 INTR_INFO_VALID_MASK)) ==
97 (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
98}
99
100static inline int is_external_interrupt(u32 intr_info)
101{
102 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
103 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
104}
105
7725f0ba
AK
106static struct vmx_msr_entry *find_msr_entry(struct kvm_vcpu *vcpu, u32 msr)
107{
108 int i;
109
110 for (i = 0; i < vcpu->nmsrs; ++i)
111 if (vcpu->guest_msrs[i].index == msr)
112 return &vcpu->guest_msrs[i];
8b6d44c7 113 return NULL;
7725f0ba
AK
114}
115
6aa8b732
AK
116static void vmcs_clear(struct vmcs *vmcs)
117{
118 u64 phys_addr = __pa(vmcs);
119 u8 error;
120
121 asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
122 : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
123 : "cc", "memory");
124 if (error)
125 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
126 vmcs, phys_addr);
127}
128
129static void __vcpu_clear(void *arg)
130{
131 struct kvm_vcpu *vcpu = arg;
d3b2c338 132 int cpu = raw_smp_processor_id();
6aa8b732
AK
133
134 if (vcpu->cpu == cpu)
135 vmcs_clear(vcpu->vmcs);
136 if (per_cpu(current_vmcs, cpu) == vcpu->vmcs)
137 per_cpu(current_vmcs, cpu) = NULL;
138}
139
8d0be2b3
AK
140static void vcpu_clear(struct kvm_vcpu *vcpu)
141{
142 if (vcpu->cpu != raw_smp_processor_id() && vcpu->cpu != -1)
143 smp_call_function_single(vcpu->cpu, __vcpu_clear, vcpu, 0, 1);
144 else
145 __vcpu_clear(vcpu);
146 vcpu->launched = 0;
147}
148
6aa8b732
AK
149static unsigned long vmcs_readl(unsigned long field)
150{
151 unsigned long value;
152
153 asm volatile (ASM_VMX_VMREAD_RDX_RAX
154 : "=a"(value) : "d"(field) : "cc");
155 return value;
156}
157
158static u16 vmcs_read16(unsigned long field)
159{
160 return vmcs_readl(field);
161}
162
163static u32 vmcs_read32(unsigned long field)
164{
165 return vmcs_readl(field);
166}
167
168static u64 vmcs_read64(unsigned long field)
169{
05b3e0c2 170#ifdef CONFIG_X86_64
6aa8b732
AK
171 return vmcs_readl(field);
172#else
173 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
174#endif
175}
176
e52de1b8
AK
177static noinline void vmwrite_error(unsigned long field, unsigned long value)
178{
179 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
180 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
181 dump_stack();
182}
183
6aa8b732
AK
184static void vmcs_writel(unsigned long field, unsigned long value)
185{
186 u8 error;
187
188 asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
189 : "=q"(error) : "a"(value), "d"(field) : "cc" );
e52de1b8
AK
190 if (unlikely(error))
191 vmwrite_error(field, value);
6aa8b732
AK
192}
193
194static void vmcs_write16(unsigned long field, u16 value)
195{
196 vmcs_writel(field, value);
197}
198
199static void vmcs_write32(unsigned long field, u32 value)
200{
201 vmcs_writel(field, value);
202}
203
204static void vmcs_write64(unsigned long field, u64 value)
205{
05b3e0c2 206#ifdef CONFIG_X86_64
6aa8b732
AK
207 vmcs_writel(field, value);
208#else
209 vmcs_writel(field, value);
210 asm volatile ("");
211 vmcs_writel(field+1, value >> 32);
212#endif
213}
214
215/*
216 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
217 * vcpu mutex is already taken.
218 */
bccf2150 219static void vmx_vcpu_load(struct kvm_vcpu *vcpu)
6aa8b732
AK
220{
221 u64 phys_addr = __pa(vcpu->vmcs);
222 int cpu;
223
224 cpu = get_cpu();
225
8d0be2b3
AK
226 if (vcpu->cpu != cpu)
227 vcpu_clear(vcpu);
6aa8b732
AK
228
229 if (per_cpu(current_vmcs, cpu) != vcpu->vmcs) {
230 u8 error;
231
232 per_cpu(current_vmcs, cpu) = vcpu->vmcs;
233 asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
234 : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
235 : "cc");
236 if (error)
237 printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
238 vcpu->vmcs, phys_addr);
239 }
240
241 if (vcpu->cpu != cpu) {
242 struct descriptor_table dt;
243 unsigned long sysenter_esp;
244
245 vcpu->cpu = cpu;
246 /*
247 * Linux uses per-cpu TSS and GDT, so set these when switching
248 * processors.
249 */
250 vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
251 get_gdt(&dt);
252 vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
253
254 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
255 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
256 }
6aa8b732
AK
257}
258
259static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
260{
261 put_cpu();
262}
263
774c47f1
AK
264static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
265{
266 vcpu_clear(vcpu);
267}
268
6aa8b732
AK
269static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
270{
271 return vmcs_readl(GUEST_RFLAGS);
272}
273
274static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
275{
276 vmcs_writel(GUEST_RFLAGS, rflags);
277}
278
279static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
280{
281 unsigned long rip;
282 u32 interruptibility;
283
284 rip = vmcs_readl(GUEST_RIP);
285 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
286 vmcs_writel(GUEST_RIP, rip);
287
288 /*
289 * We emulated an instruction, so temporary interrupt blocking
290 * should be removed, if set.
291 */
292 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
293 if (interruptibility & 3)
294 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
295 interruptibility & ~3);
c1150d8c 296 vcpu->interrupt_window_open = 1;
6aa8b732
AK
297}
298
299static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
300{
301 printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
302 vmcs_readl(GUEST_RIP));
303 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
304 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
305 GP_VECTOR |
306 INTR_TYPE_EXCEPTION |
307 INTR_INFO_DELIEVER_CODE_MASK |
308 INTR_INFO_VALID_MASK);
309}
310
e38aea3e
AK
311/*
312 * Set up the vmcs to automatically save and restore system
313 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
314 * mode, as fiddling with msrs is very expensive.
315 */
316static void setup_msrs(struct kvm_vcpu *vcpu)
317{
318 int nr_skip, nr_good_msrs;
319
320 if (is_long_mode(vcpu))
321 nr_skip = NR_BAD_MSRS;
322 else
323 nr_skip = NR_64BIT_MSRS;
324 nr_good_msrs = vcpu->nmsrs - nr_skip;
325
326 vmcs_writel(VM_ENTRY_MSR_LOAD_ADDR,
327 virt_to_phys(vcpu->guest_msrs + nr_skip));
328 vmcs_writel(VM_EXIT_MSR_STORE_ADDR,
329 virt_to_phys(vcpu->guest_msrs + nr_skip));
330 vmcs_writel(VM_EXIT_MSR_LOAD_ADDR,
331 virt_to_phys(vcpu->host_msrs + nr_skip));
332 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, nr_good_msrs); /* 22.2.2 */
333 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
334 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
335}
336
6aa8b732
AK
337/*
338 * reads and returns guest's timestamp counter "register"
339 * guest_tsc = host_tsc + tsc_offset -- 21.3
340 */
341static u64 guest_read_tsc(void)
342{
343 u64 host_tsc, tsc_offset;
344
345 rdtscll(host_tsc);
346 tsc_offset = vmcs_read64(TSC_OFFSET);
347 return host_tsc + tsc_offset;
348}
349
350/*
351 * writes 'guest_tsc' into guest's timestamp counter "register"
352 * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
353 */
354static void guest_write_tsc(u64 guest_tsc)
355{
356 u64 host_tsc;
357
358 rdtscll(host_tsc);
359 vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
360}
361
362static void reload_tss(void)
363{
05b3e0c2 364#ifndef CONFIG_X86_64
6aa8b732
AK
365
366 /*
367 * VT restores TR but not its size. Useless.
368 */
369 struct descriptor_table gdt;
370 struct segment_descriptor *descs;
371
372 get_gdt(&gdt);
373 descs = (void *)gdt.base;
374 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
375 load_TR_desc();
376#endif
377}
378
379/*
380 * Reads an msr value (of 'msr_index') into 'pdata'.
381 * Returns 0 on success, non-0 otherwise.
382 * Assumes vcpu_load() was already called.
383 */
384static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
385{
386 u64 data;
387 struct vmx_msr_entry *msr;
388
389 if (!pdata) {
390 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
391 return -EINVAL;
392 }
393
394 switch (msr_index) {
05b3e0c2 395#ifdef CONFIG_X86_64
6aa8b732
AK
396 case MSR_FS_BASE:
397 data = vmcs_readl(GUEST_FS_BASE);
398 break;
399 case MSR_GS_BASE:
400 data = vmcs_readl(GUEST_GS_BASE);
401 break;
402 case MSR_EFER:
3bab1f5d 403 return kvm_get_msr_common(vcpu, msr_index, pdata);
6aa8b732
AK
404#endif
405 case MSR_IA32_TIME_STAMP_COUNTER:
406 data = guest_read_tsc();
407 break;
408 case MSR_IA32_SYSENTER_CS:
409 data = vmcs_read32(GUEST_SYSENTER_CS);
410 break;
411 case MSR_IA32_SYSENTER_EIP:
f5b42c33 412 data = vmcs_readl(GUEST_SYSENTER_EIP);
6aa8b732
AK
413 break;
414 case MSR_IA32_SYSENTER_ESP:
f5b42c33 415 data = vmcs_readl(GUEST_SYSENTER_ESP);
6aa8b732 416 break;
6aa8b732
AK
417 default:
418 msr = find_msr_entry(vcpu, msr_index);
3bab1f5d
AK
419 if (msr) {
420 data = msr->data;
421 break;
6aa8b732 422 }
3bab1f5d 423 return kvm_get_msr_common(vcpu, msr_index, pdata);
6aa8b732
AK
424 }
425
426 *pdata = data;
427 return 0;
428}
429
430/*
431 * Writes msr value into into the appropriate "register".
432 * Returns 0 on success, non-0 otherwise.
433 * Assumes vcpu_load() was already called.
434 */
435static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
436{
437 struct vmx_msr_entry *msr;
438 switch (msr_index) {
05b3e0c2 439#ifdef CONFIG_X86_64
3bab1f5d
AK
440 case MSR_EFER:
441 return kvm_set_msr_common(vcpu, msr_index, data);
6aa8b732
AK
442 case MSR_FS_BASE:
443 vmcs_writel(GUEST_FS_BASE, data);
444 break;
445 case MSR_GS_BASE:
446 vmcs_writel(GUEST_GS_BASE, data);
447 break;
448#endif
449 case MSR_IA32_SYSENTER_CS:
450 vmcs_write32(GUEST_SYSENTER_CS, data);
451 break;
452 case MSR_IA32_SYSENTER_EIP:
f5b42c33 453 vmcs_writel(GUEST_SYSENTER_EIP, data);
6aa8b732
AK
454 break;
455 case MSR_IA32_SYSENTER_ESP:
f5b42c33 456 vmcs_writel(GUEST_SYSENTER_ESP, data);
6aa8b732 457 break;
d27d4aca 458 case MSR_IA32_TIME_STAMP_COUNTER:
6aa8b732
AK
459 guest_write_tsc(data);
460 break;
6aa8b732
AK
461 default:
462 msr = find_msr_entry(vcpu, msr_index);
3bab1f5d
AK
463 if (msr) {
464 msr->data = data;
465 break;
6aa8b732 466 }
3bab1f5d 467 return kvm_set_msr_common(vcpu, msr_index, data);
6aa8b732
AK
468 msr->data = data;
469 break;
470 }
471
472 return 0;
473}
474
475/*
476 * Sync the rsp and rip registers into the vcpu structure. This allows
477 * registers to be accessed by indexing vcpu->regs.
478 */
479static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
480{
481 vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
482 vcpu->rip = vmcs_readl(GUEST_RIP);
483}
484
485/*
486 * Syncs rsp and rip back into the vmcs. Should be called after possible
487 * modification.
488 */
489static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
490{
491 vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
492 vmcs_writel(GUEST_RIP, vcpu->rip);
493}
494
495static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
496{
497 unsigned long dr7 = 0x400;
498 u32 exception_bitmap;
499 int old_singlestep;
500
501 exception_bitmap = vmcs_read32(EXCEPTION_BITMAP);
502 old_singlestep = vcpu->guest_debug.singlestep;
503
504 vcpu->guest_debug.enabled = dbg->enabled;
505 if (vcpu->guest_debug.enabled) {
506 int i;
507
508 dr7 |= 0x200; /* exact */
509 for (i = 0; i < 4; ++i) {
510 if (!dbg->breakpoints[i].enabled)
511 continue;
512 vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
513 dr7 |= 2 << (i*2); /* global enable */
514 dr7 |= 0 << (i*4+16); /* execution breakpoint */
515 }
516
517 exception_bitmap |= (1u << 1); /* Trap debug exceptions */
518
519 vcpu->guest_debug.singlestep = dbg->singlestep;
520 } else {
521 exception_bitmap &= ~(1u << 1); /* Ignore debug exceptions */
522 vcpu->guest_debug.singlestep = 0;
523 }
524
525 if (old_singlestep && !vcpu->guest_debug.singlestep) {
526 unsigned long flags;
527
528 flags = vmcs_readl(GUEST_RFLAGS);
529 flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
530 vmcs_writel(GUEST_RFLAGS, flags);
531 }
532
533 vmcs_write32(EXCEPTION_BITMAP, exception_bitmap);
534 vmcs_writel(GUEST_DR7, dr7);
535
536 return 0;
537}
538
539static __init int cpu_has_kvm_support(void)
540{
541 unsigned long ecx = cpuid_ecx(1);
542 return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
543}
544
545static __init int vmx_disabled_by_bios(void)
546{
547 u64 msr;
548
549 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
550 return (msr & 5) == 1; /* locked but not enabled */
551}
552
774c47f1 553static void hardware_enable(void *garbage)
6aa8b732
AK
554{
555 int cpu = raw_smp_processor_id();
556 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
557 u64 old;
558
559 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
bfdc0c28 560 if ((old & 5) != 5)
6aa8b732
AK
561 /* enable and lock */
562 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | 5);
563 write_cr4(read_cr4() | CR4_VMXE); /* FIXME: not cpu hotplug safe */
564 asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
565 : "memory", "cc");
566}
567
568static void hardware_disable(void *garbage)
569{
570 asm volatile (ASM_VMX_VMXOFF : : : "cc");
571}
572
573static __init void setup_vmcs_descriptor(void)
574{
575 u32 vmx_msr_low, vmx_msr_high;
576
c68876fd 577 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
6aa8b732
AK
578 vmcs_descriptor.size = vmx_msr_high & 0x1fff;
579 vmcs_descriptor.order = get_order(vmcs_descriptor.size);
580 vmcs_descriptor.revision_id = vmx_msr_low;
c68876fd 581}
6aa8b732
AK
582
583static struct vmcs *alloc_vmcs_cpu(int cpu)
584{
585 int node = cpu_to_node(cpu);
586 struct page *pages;
587 struct vmcs *vmcs;
588
589 pages = alloc_pages_node(node, GFP_KERNEL, vmcs_descriptor.order);
590 if (!pages)
591 return NULL;
592 vmcs = page_address(pages);
593 memset(vmcs, 0, vmcs_descriptor.size);
594 vmcs->revision_id = vmcs_descriptor.revision_id; /* vmcs revision id */
595 return vmcs;
596}
597
598static struct vmcs *alloc_vmcs(void)
599{
d3b2c338 600 return alloc_vmcs_cpu(raw_smp_processor_id());
6aa8b732
AK
601}
602
603static void free_vmcs(struct vmcs *vmcs)
604{
605 free_pages((unsigned long)vmcs, vmcs_descriptor.order);
606}
607
608static __exit void free_kvm_area(void)
609{
610 int cpu;
611
612 for_each_online_cpu(cpu)
613 free_vmcs(per_cpu(vmxarea, cpu));
614}
615
616extern struct vmcs *alloc_vmcs_cpu(int cpu);
617
618static __init int alloc_kvm_area(void)
619{
620 int cpu;
621
622 for_each_online_cpu(cpu) {
623 struct vmcs *vmcs;
624
625 vmcs = alloc_vmcs_cpu(cpu);
626 if (!vmcs) {
627 free_kvm_area();
628 return -ENOMEM;
629 }
630
631 per_cpu(vmxarea, cpu) = vmcs;
632 }
633 return 0;
634}
635
636static __init int hardware_setup(void)
637{
638 setup_vmcs_descriptor();
639 return alloc_kvm_area();
640}
641
642static __exit void hardware_unsetup(void)
643{
644 free_kvm_area();
645}
646
647static void update_exception_bitmap(struct kvm_vcpu *vcpu)
648{
649 if (vcpu->rmode.active)
650 vmcs_write32(EXCEPTION_BITMAP, ~0);
651 else
652 vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
653}
654
655static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
656{
657 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
658
6af11b9e 659 if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
6aa8b732
AK
660 vmcs_write16(sf->selector, save->selector);
661 vmcs_writel(sf->base, save->base);
662 vmcs_write32(sf->limit, save->limit);
663 vmcs_write32(sf->ar_bytes, save->ar);
664 } else {
665 u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
666 << AR_DPL_SHIFT;
667 vmcs_write32(sf->ar_bytes, 0x93 | dpl);
668 }
669}
670
671static void enter_pmode(struct kvm_vcpu *vcpu)
672{
673 unsigned long flags;
674
675 vcpu->rmode.active = 0;
676
677 vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
678 vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
679 vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
680
681 flags = vmcs_readl(GUEST_RFLAGS);
682 flags &= ~(IOPL_MASK | X86_EFLAGS_VM);
683 flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
684 vmcs_writel(GUEST_RFLAGS, flags);
685
686 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~CR4_VME_MASK) |
687 (vmcs_readl(CR4_READ_SHADOW) & CR4_VME_MASK));
688
689 update_exception_bitmap(vcpu);
690
691 fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
692 fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
693 fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
694 fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
695
696 vmcs_write16(GUEST_SS_SELECTOR, 0);
697 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
698
699 vmcs_write16(GUEST_CS_SELECTOR,
700 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
701 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
702}
703
704static int rmode_tss_base(struct kvm* kvm)
705{
706 gfn_t base_gfn = kvm->memslots[0].base_gfn + kvm->memslots[0].npages - 3;
707 return base_gfn << PAGE_SHIFT;
708}
709
710static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
711{
712 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
713
714 save->selector = vmcs_read16(sf->selector);
715 save->base = vmcs_readl(sf->base);
716 save->limit = vmcs_read32(sf->limit);
717 save->ar = vmcs_read32(sf->ar_bytes);
718 vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
719 vmcs_write32(sf->limit, 0xffff);
720 vmcs_write32(sf->ar_bytes, 0xf3);
721}
722
723static void enter_rmode(struct kvm_vcpu *vcpu)
724{
725 unsigned long flags;
726
727 vcpu->rmode.active = 1;
728
729 vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
730 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
731
732 vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
733 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
734
735 vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
736 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
737
738 flags = vmcs_readl(GUEST_RFLAGS);
739 vcpu->rmode.save_iopl = (flags & IOPL_MASK) >> IOPL_SHIFT;
740
741 flags |= IOPL_MASK | X86_EFLAGS_VM;
742
743 vmcs_writel(GUEST_RFLAGS, flags);
744 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | CR4_VME_MASK);
745 update_exception_bitmap(vcpu);
746
747 vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
748 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
749 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
750
751 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
abacf8df 752 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
8cb5b033
AK
753 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
754 vmcs_writel(GUEST_CS_BASE, 0xf0000);
6aa8b732
AK
755 vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
756
757 fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
758 fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
759 fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
760 fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
761}
762
05b3e0c2 763#ifdef CONFIG_X86_64
6aa8b732
AK
764
765static void enter_lmode(struct kvm_vcpu *vcpu)
766{
767 u32 guest_tr_ar;
768
769 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
770 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
771 printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
772 __FUNCTION__);
773 vmcs_write32(GUEST_TR_AR_BYTES,
774 (guest_tr_ar & ~AR_TYPE_MASK)
775 | AR_TYPE_BUSY_64_TSS);
776 }
777
778 vcpu->shadow_efer |= EFER_LMA;
779
780 find_msr_entry(vcpu, MSR_EFER)->data |= EFER_LMA | EFER_LME;
781 vmcs_write32(VM_ENTRY_CONTROLS,
782 vmcs_read32(VM_ENTRY_CONTROLS)
783 | VM_ENTRY_CONTROLS_IA32E_MASK);
784}
785
786static void exit_lmode(struct kvm_vcpu *vcpu)
787{
788 vcpu->shadow_efer &= ~EFER_LMA;
789
790 vmcs_write32(VM_ENTRY_CONTROLS,
791 vmcs_read32(VM_ENTRY_CONTROLS)
792 & ~VM_ENTRY_CONTROLS_IA32E_MASK);
793}
794
795#endif
796
399badf3
AK
797static void vmx_decache_cr0_cr4_guest_bits(struct kvm_vcpu *vcpu)
798{
799 vcpu->cr0 &= KVM_GUEST_CR0_MASK;
800 vcpu->cr0 |= vmcs_readl(GUEST_CR0) & ~KVM_GUEST_CR0_MASK;
801
802 vcpu->cr4 &= KVM_GUEST_CR4_MASK;
803 vcpu->cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
804}
805
6aa8b732
AK
806static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
807{
808 if (vcpu->rmode.active && (cr0 & CR0_PE_MASK))
809 enter_pmode(vcpu);
810
811 if (!vcpu->rmode.active && !(cr0 & CR0_PE_MASK))
812 enter_rmode(vcpu);
813
05b3e0c2 814#ifdef CONFIG_X86_64
6aa8b732
AK
815 if (vcpu->shadow_efer & EFER_LME) {
816 if (!is_paging(vcpu) && (cr0 & CR0_PG_MASK))
817 enter_lmode(vcpu);
818 if (is_paging(vcpu) && !(cr0 & CR0_PG_MASK))
819 exit_lmode(vcpu);
820 }
821#endif
822
823 vmcs_writel(CR0_READ_SHADOW, cr0);
824 vmcs_writel(GUEST_CR0,
825 (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
826 vcpu->cr0 = cr0;
827}
828
6aa8b732
AK
829static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
830{
831 vmcs_writel(GUEST_CR3, cr3);
832}
833
834static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
835{
836 vmcs_writel(CR4_READ_SHADOW, cr4);
837 vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
838 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
839 vcpu->cr4 = cr4;
840}
841
05b3e0c2 842#ifdef CONFIG_X86_64
6aa8b732
AK
843
844static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
845{
846 struct vmx_msr_entry *msr = find_msr_entry(vcpu, MSR_EFER);
847
848 vcpu->shadow_efer = efer;
849 if (efer & EFER_LMA) {
850 vmcs_write32(VM_ENTRY_CONTROLS,
851 vmcs_read32(VM_ENTRY_CONTROLS) |
852 VM_ENTRY_CONTROLS_IA32E_MASK);
853 msr->data = efer;
854
855 } else {
856 vmcs_write32(VM_ENTRY_CONTROLS,
857 vmcs_read32(VM_ENTRY_CONTROLS) &
858 ~VM_ENTRY_CONTROLS_IA32E_MASK);
859
860 msr->data = efer & ~EFER_LME;
861 }
e38aea3e 862 setup_msrs(vcpu);
6aa8b732
AK
863}
864
865#endif
866
867static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
868{
869 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
870
871 return vmcs_readl(sf->base);
872}
873
874static void vmx_get_segment(struct kvm_vcpu *vcpu,
875 struct kvm_segment *var, int seg)
876{
877 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
878 u32 ar;
879
880 var->base = vmcs_readl(sf->base);
881 var->limit = vmcs_read32(sf->limit);
882 var->selector = vmcs_read16(sf->selector);
883 ar = vmcs_read32(sf->ar_bytes);
884 if (ar & AR_UNUSABLE_MASK)
885 ar = 0;
886 var->type = ar & 15;
887 var->s = (ar >> 4) & 1;
888 var->dpl = (ar >> 5) & 3;
889 var->present = (ar >> 7) & 1;
890 var->avl = (ar >> 12) & 1;
891 var->l = (ar >> 13) & 1;
892 var->db = (ar >> 14) & 1;
893 var->g = (ar >> 15) & 1;
894 var->unusable = (ar >> 16) & 1;
895}
896
897static void vmx_set_segment(struct kvm_vcpu *vcpu,
898 struct kvm_segment *var, int seg)
899{
900 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
901 u32 ar;
902
903 vmcs_writel(sf->base, var->base);
904 vmcs_write32(sf->limit, var->limit);
905 vmcs_write16(sf->selector, var->selector);
038881c8
AK
906 if (vcpu->rmode.active && var->s) {
907 /*
908 * Hack real-mode segments into vm86 compatibility.
909 */
910 if (var->base == 0xffff0000 && var->selector == 0xf000)
911 vmcs_writel(sf->base, 0xf0000);
912 ar = 0xf3;
913 } else if (var->unusable)
6aa8b732
AK
914 ar = 1 << 16;
915 else {
916 ar = var->type & 15;
917 ar |= (var->s & 1) << 4;
918 ar |= (var->dpl & 3) << 5;
919 ar |= (var->present & 1) << 7;
920 ar |= (var->avl & 1) << 12;
921 ar |= (var->l & 1) << 13;
922 ar |= (var->db & 1) << 14;
923 ar |= (var->g & 1) << 15;
924 }
f7fbf1fd
UL
925 if (ar == 0) /* a 0 value means unusable */
926 ar = AR_UNUSABLE_MASK;
6aa8b732
AK
927 vmcs_write32(sf->ar_bytes, ar);
928}
929
6aa8b732
AK
930static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
931{
932 u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
933
934 *db = (ar >> 14) & 1;
935 *l = (ar >> 13) & 1;
936}
937
938static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
939{
940 dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
941 dt->base = vmcs_readl(GUEST_IDTR_BASE);
942}
943
944static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
945{
946 vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
947 vmcs_writel(GUEST_IDTR_BASE, dt->base);
948}
949
950static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
951{
952 dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
953 dt->base = vmcs_readl(GUEST_GDTR_BASE);
954}
955
956static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
957{
958 vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
959 vmcs_writel(GUEST_GDTR_BASE, dt->base);
960}
961
962static int init_rmode_tss(struct kvm* kvm)
963{
964 struct page *p1, *p2, *p3;
965 gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
966 char *page;
967
954bbbc2
AK
968 p1 = gfn_to_page(kvm, fn++);
969 p2 = gfn_to_page(kvm, fn++);
970 p3 = gfn_to_page(kvm, fn);
6aa8b732
AK
971
972 if (!p1 || !p2 || !p3) {
973 kvm_printf(kvm,"%s: gfn_to_page failed\n", __FUNCTION__);
974 return 0;
975 }
976
977 page = kmap_atomic(p1, KM_USER0);
978 memset(page, 0, PAGE_SIZE);
979 *(u16*)(page + 0x66) = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
980 kunmap_atomic(page, KM_USER0);
981
982 page = kmap_atomic(p2, KM_USER0);
983 memset(page, 0, PAGE_SIZE);
984 kunmap_atomic(page, KM_USER0);
985
986 page = kmap_atomic(p3, KM_USER0);
987 memset(page, 0, PAGE_SIZE);
988 *(page + RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1) = ~0;
989 kunmap_atomic(page, KM_USER0);
990
991 return 1;
992}
993
994static void vmcs_write32_fixedbits(u32 msr, u32 vmcs_field, u32 val)
995{
996 u32 msr_high, msr_low;
997
998 rdmsr(msr, msr_low, msr_high);
999
1000 val &= msr_high;
1001 val |= msr_low;
1002 vmcs_write32(vmcs_field, val);
1003}
1004
1005static void seg_setup(int seg)
1006{
1007 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1008
1009 vmcs_write16(sf->selector, 0);
1010 vmcs_writel(sf->base, 0);
1011 vmcs_write32(sf->limit, 0xffff);
1012 vmcs_write32(sf->ar_bytes, 0x93);
1013}
1014
1015/*
1016 * Sets up the vmcs for emulated real mode.
1017 */
1018static int vmx_vcpu_setup(struct kvm_vcpu *vcpu)
1019{
1020 u32 host_sysenter_cs;
1021 u32 junk;
1022 unsigned long a;
1023 struct descriptor_table dt;
1024 int i;
1025 int ret = 0;
6aa8b732
AK
1026 extern asmlinkage void kvm_vmx_return(void);
1027
1028 if (!init_rmode_tss(vcpu->kvm)) {
1029 ret = -ENOMEM;
1030 goto out;
1031 }
1032
1033 memset(vcpu->regs, 0, sizeof(vcpu->regs));
1034 vcpu->regs[VCPU_REGS_RDX] = get_rdx_init_val();
1035 vcpu->cr8 = 0;
1036 vcpu->apic_base = 0xfee00000 |
1037 /*for vcpu 0*/ MSR_IA32_APICBASE_BSP |
1038 MSR_IA32_APICBASE_ENABLE;
1039
1040 fx_init(vcpu);
1041
1042 /*
1043 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
1044 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
1045 */
1046 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
1047 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
1048 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
1049 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
1050
1051 seg_setup(VCPU_SREG_DS);
1052 seg_setup(VCPU_SREG_ES);
1053 seg_setup(VCPU_SREG_FS);
1054 seg_setup(VCPU_SREG_GS);
1055 seg_setup(VCPU_SREG_SS);
1056
1057 vmcs_write16(GUEST_TR_SELECTOR, 0);
1058 vmcs_writel(GUEST_TR_BASE, 0);
1059 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
1060 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
1061
1062 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
1063 vmcs_writel(GUEST_LDTR_BASE, 0);
1064 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
1065 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
1066
1067 vmcs_write32(GUEST_SYSENTER_CS, 0);
1068 vmcs_writel(GUEST_SYSENTER_ESP, 0);
1069 vmcs_writel(GUEST_SYSENTER_EIP, 0);
1070
1071 vmcs_writel(GUEST_RFLAGS, 0x02);
1072 vmcs_writel(GUEST_RIP, 0xfff0);
1073 vmcs_writel(GUEST_RSP, 0);
1074
6aa8b732
AK
1075 //todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0
1076 vmcs_writel(GUEST_DR7, 0x400);
1077
1078 vmcs_writel(GUEST_GDTR_BASE, 0);
1079 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
1080
1081 vmcs_writel(GUEST_IDTR_BASE, 0);
1082 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
1083
1084 vmcs_write32(GUEST_ACTIVITY_STATE, 0);
1085 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
1086 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
1087
1088 /* I/O */
1089 vmcs_write64(IO_BITMAP_A, 0);
1090 vmcs_write64(IO_BITMAP_B, 0);
1091
1092 guest_write_tsc(0);
1093
1094 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
1095
1096 /* Special registers */
1097 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
1098
1099 /* Control */
c68876fd 1100 vmcs_write32_fixedbits(MSR_IA32_VMX_PINBASED_CTLS,
6aa8b732
AK
1101 PIN_BASED_VM_EXEC_CONTROL,
1102 PIN_BASED_EXT_INTR_MASK /* 20.6.1 */
1103 | PIN_BASED_NMI_EXITING /* 20.6.1 */
1104 );
c68876fd 1105 vmcs_write32_fixedbits(MSR_IA32_VMX_PROCBASED_CTLS,
6aa8b732
AK
1106 CPU_BASED_VM_EXEC_CONTROL,
1107 CPU_BASED_HLT_EXITING /* 20.6.2 */
1108 | CPU_BASED_CR8_LOAD_EXITING /* 20.6.2 */
1109 | CPU_BASED_CR8_STORE_EXITING /* 20.6.2 */
1110 | CPU_BASED_UNCOND_IO_EXITING /* 20.6.2 */
6aa8b732
AK
1111 | CPU_BASED_MOV_DR_EXITING
1112 | CPU_BASED_USE_TSC_OFFSETING /* 21.3 */
1113 );
1114
1115 vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
1116 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
1117 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
1118 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
1119
1120 vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
1121 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
1122 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
1123
1124 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
1125 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
1126 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
1127 vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
1128 vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
1129 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
05b3e0c2 1130#ifdef CONFIG_X86_64
6aa8b732
AK
1131 rdmsrl(MSR_FS_BASE, a);
1132 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
1133 rdmsrl(MSR_GS_BASE, a);
1134 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
1135#else
1136 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
1137 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
1138#endif
1139
1140 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
1141
1142 get_idt(&dt);
1143 vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
1144
1145
1146 vmcs_writel(HOST_RIP, (unsigned long)kvm_vmx_return); /* 22.2.5 */
1147
1148 rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
1149 vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
1150 rdmsrl(MSR_IA32_SYSENTER_ESP, a);
1151 vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
1152 rdmsrl(MSR_IA32_SYSENTER_EIP, a);
1153 vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
1154
6aa8b732
AK
1155 for (i = 0; i < NR_VMX_MSR; ++i) {
1156 u32 index = vmx_msr_index[i];
1157 u32 data_low, data_high;
1158 u64 data;
1159 int j = vcpu->nmsrs;
1160
1161 if (rdmsr_safe(index, &data_low, &data_high) < 0)
1162 continue;
432bd6cb
AK
1163 if (wrmsr_safe(index, data_low, data_high) < 0)
1164 continue;
6aa8b732
AK
1165 data = data_low | ((u64)data_high << 32);
1166 vcpu->host_msrs[j].index = index;
1167 vcpu->host_msrs[j].reserved = 0;
1168 vcpu->host_msrs[j].data = data;
1169 vcpu->guest_msrs[j] = vcpu->host_msrs[j];
2345df8c
AK
1170#ifdef CONFIG_X86_64
1171 if (index == MSR_KERNEL_GS_BASE)
1172 msr_offset_kernel_gs_base = j;
1173#endif
6aa8b732
AK
1174 ++vcpu->nmsrs;
1175 }
6aa8b732 1176
e38aea3e
AK
1177 setup_msrs(vcpu);
1178
c68876fd 1179 vmcs_write32_fixedbits(MSR_IA32_VMX_EXIT_CTLS, VM_EXIT_CONTROLS,
6aa8b732 1180 (HOST_IS_64 << 9)); /* 22.2,1, 20.7.1 */
6aa8b732
AK
1181
1182 /* 22.2.1, 20.8.1 */
c68876fd 1183 vmcs_write32_fixedbits(MSR_IA32_VMX_ENTRY_CTLS,
6aa8b732
AK
1184 VM_ENTRY_CONTROLS, 0);
1185 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
1186
3b99ab24 1187#ifdef CONFIG_X86_64
6aa8b732
AK
1188 vmcs_writel(VIRTUAL_APIC_PAGE_ADDR, 0);
1189 vmcs_writel(TPR_THRESHOLD, 0);
3b99ab24 1190#endif
6aa8b732
AK
1191
1192 vmcs_writel(CR0_GUEST_HOST_MASK, KVM_GUEST_CR0_MASK);
1193 vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
1194
1195 vcpu->cr0 = 0x60000010;
1196 vmx_set_cr0(vcpu, vcpu->cr0); // enter rmode
1197 vmx_set_cr4(vcpu, 0);
05b3e0c2 1198#ifdef CONFIG_X86_64
6aa8b732
AK
1199 vmx_set_efer(vcpu, 0);
1200#endif
1201
1202 return 0;
1203
6aa8b732
AK
1204out:
1205 return ret;
1206}
1207
1208static void inject_rmode_irq(struct kvm_vcpu *vcpu, int irq)
1209{
1210 u16 ent[2];
1211 u16 cs;
1212 u16 ip;
1213 unsigned long flags;
1214 unsigned long ss_base = vmcs_readl(GUEST_SS_BASE);
1215 u16 sp = vmcs_readl(GUEST_RSP);
1216 u32 ss_limit = vmcs_read32(GUEST_SS_LIMIT);
1217
3964994b 1218 if (sp > ss_limit || sp < 6 ) {
6aa8b732
AK
1219 vcpu_printf(vcpu, "%s: #SS, rsp 0x%lx ss 0x%lx limit 0x%x\n",
1220 __FUNCTION__,
1221 vmcs_readl(GUEST_RSP),
1222 vmcs_readl(GUEST_SS_BASE),
1223 vmcs_read32(GUEST_SS_LIMIT));
1224 return;
1225 }
1226
1227 if (kvm_read_guest(vcpu, irq * sizeof(ent), sizeof(ent), &ent) !=
1228 sizeof(ent)) {
1229 vcpu_printf(vcpu, "%s: read guest err\n", __FUNCTION__);
1230 return;
1231 }
1232
1233 flags = vmcs_readl(GUEST_RFLAGS);
1234 cs = vmcs_readl(GUEST_CS_BASE) >> 4;
1235 ip = vmcs_readl(GUEST_RIP);
1236
1237
1238 if (kvm_write_guest(vcpu, ss_base + sp - 2, 2, &flags) != 2 ||
1239 kvm_write_guest(vcpu, ss_base + sp - 4, 2, &cs) != 2 ||
1240 kvm_write_guest(vcpu, ss_base + sp - 6, 2, &ip) != 2) {
1241 vcpu_printf(vcpu, "%s: write guest err\n", __FUNCTION__);
1242 return;
1243 }
1244
1245 vmcs_writel(GUEST_RFLAGS, flags &
1246 ~( X86_EFLAGS_IF | X86_EFLAGS_AC | X86_EFLAGS_TF));
1247 vmcs_write16(GUEST_CS_SELECTOR, ent[1]) ;
1248 vmcs_writel(GUEST_CS_BASE, ent[1] << 4);
1249 vmcs_writel(GUEST_RIP, ent[0]);
1250 vmcs_writel(GUEST_RSP, (vmcs_readl(GUEST_RSP) & ~0xffff) | (sp - 6));
1251}
1252
1253static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
1254{
1255 int word_index = __ffs(vcpu->irq_summary);
1256 int bit_index = __ffs(vcpu->irq_pending[word_index]);
1257 int irq = word_index * BITS_PER_LONG + bit_index;
1258
1259 clear_bit(bit_index, &vcpu->irq_pending[word_index]);
1260 if (!vcpu->irq_pending[word_index])
1261 clear_bit(word_index, &vcpu->irq_summary);
1262
1263 if (vcpu->rmode.active) {
1264 inject_rmode_irq(vcpu, irq);
1265 return;
1266 }
1267 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
1268 irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1269}
1270
c1150d8c
DL
1271
1272static void do_interrupt_requests(struct kvm_vcpu *vcpu,
1273 struct kvm_run *kvm_run)
6aa8b732 1274{
c1150d8c
DL
1275 u32 cpu_based_vm_exec_control;
1276
1277 vcpu->interrupt_window_open =
1278 ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
1279 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
1280
1281 if (vcpu->interrupt_window_open &&
1282 vcpu->irq_summary &&
1283 !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
6aa8b732 1284 /*
c1150d8c 1285 * If interrupts enabled, and not blocked by sti or mov ss. Good.
6aa8b732
AK
1286 */
1287 kvm_do_inject_irq(vcpu);
c1150d8c
DL
1288
1289 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
1290 if (!vcpu->interrupt_window_open &&
1291 (vcpu->irq_summary || kvm_run->request_interrupt_window))
6aa8b732
AK
1292 /*
1293 * Interrupts blocked. Wait for unblock.
1294 */
c1150d8c
DL
1295 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
1296 else
1297 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
1298 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6aa8b732
AK
1299}
1300
1301static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
1302{
1303 struct kvm_guest_debug *dbg = &vcpu->guest_debug;
1304
1305 set_debugreg(dbg->bp[0], 0);
1306 set_debugreg(dbg->bp[1], 1);
1307 set_debugreg(dbg->bp[2], 2);
1308 set_debugreg(dbg->bp[3], 3);
1309
1310 if (dbg->singlestep) {
1311 unsigned long flags;
1312
1313 flags = vmcs_readl(GUEST_RFLAGS);
1314 flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
1315 vmcs_writel(GUEST_RFLAGS, flags);
1316 }
1317}
1318
1319static int handle_rmode_exception(struct kvm_vcpu *vcpu,
1320 int vec, u32 err_code)
1321{
1322 if (!vcpu->rmode.active)
1323 return 0;
1324
1325 if (vec == GP_VECTOR && err_code == 0)
1326 if (emulate_instruction(vcpu, NULL, 0, 0) == EMULATE_DONE)
1327 return 1;
1328 return 0;
1329}
1330
1331static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1332{
1333 u32 intr_info, error_code;
1334 unsigned long cr2, rip;
1335 u32 vect_info;
1336 enum emulation_result er;
e2dec939 1337 int r;
6aa8b732
AK
1338
1339 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
1340 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
1341
1342 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
1343 !is_page_fault(intr_info)) {
1344 printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
1345 "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
1346 }
1347
1348 if (is_external_interrupt(vect_info)) {
1349 int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
1350 set_bit(irq, vcpu->irq_pending);
1351 set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
1352 }
1353
1354 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) { /* nmi */
1355 asm ("int $2");
1356 return 1;
1357 }
1358 error_code = 0;
1359 rip = vmcs_readl(GUEST_RIP);
1360 if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
1361 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
1362 if (is_page_fault(intr_info)) {
1363 cr2 = vmcs_readl(EXIT_QUALIFICATION);
1364
1365 spin_lock(&vcpu->kvm->lock);
e2dec939
AK
1366 r = kvm_mmu_page_fault(vcpu, cr2, error_code);
1367 if (r < 0) {
1368 spin_unlock(&vcpu->kvm->lock);
1369 return r;
1370 }
1371 if (!r) {
6aa8b732
AK
1372 spin_unlock(&vcpu->kvm->lock);
1373 return 1;
1374 }
1375
1376 er = emulate_instruction(vcpu, kvm_run, cr2, error_code);
1377 spin_unlock(&vcpu->kvm->lock);
1378
1379 switch (er) {
1380 case EMULATE_DONE:
1381 return 1;
1382 case EMULATE_DO_MMIO:
1383 ++kvm_stat.mmio_exits;
1384 kvm_run->exit_reason = KVM_EXIT_MMIO;
1385 return 0;
1386 case EMULATE_FAIL:
1387 vcpu_printf(vcpu, "%s: emulate fail\n", __FUNCTION__);
1388 break;
1389 default:
1390 BUG();
1391 }
1392 }
1393
1394 if (vcpu->rmode.active &&
1395 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
1396 error_code))
1397 return 1;
1398
1399 if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) == (INTR_TYPE_EXCEPTION | 1)) {
1400 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1401 return 0;
1402 }
1403 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
1404 kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
1405 kvm_run->ex.error_code = error_code;
1406 return 0;
1407}
1408
1409static int handle_external_interrupt(struct kvm_vcpu *vcpu,
1410 struct kvm_run *kvm_run)
1411{
1412 ++kvm_stat.irq_exits;
1413 return 1;
1414}
1415
988ad74f
AK
1416static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1417{
1418 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1419 return 0;
1420}
6aa8b732 1421
039576c0 1422static int get_io_count(struct kvm_vcpu *vcpu, unsigned long *count)
6aa8b732
AK
1423{
1424 u64 inst;
1425 gva_t rip;
1426 int countr_size;
1427 int i, n;
1428
1429 if ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_VM)) {
1430 countr_size = 2;
1431 } else {
1432 u32 cs_ar = vmcs_read32(GUEST_CS_AR_BYTES);
1433
1434 countr_size = (cs_ar & AR_L_MASK) ? 8:
1435 (cs_ar & AR_DB_MASK) ? 4: 2;
1436 }
1437
1438 rip = vmcs_readl(GUEST_RIP);
1439 if (countr_size != 8)
1440 rip += vmcs_readl(GUEST_CS_BASE);
1441
1442 n = kvm_read_guest(vcpu, rip, sizeof(inst), &inst);
1443
1444 for (i = 0; i < n; i++) {
1445 switch (((u8*)&inst)[i]) {
1446 case 0xf0:
1447 case 0xf2:
1448 case 0xf3:
1449 case 0x2e:
1450 case 0x36:
1451 case 0x3e:
1452 case 0x26:
1453 case 0x64:
1454 case 0x65:
1455 case 0x66:
1456 break;
1457 case 0x67:
1458 countr_size = (countr_size == 2) ? 4: (countr_size >> 1);
1459 default:
1460 goto done;
1461 }
1462 }
1463 return 0;
1464done:
1465 countr_size *= 8;
1466 *count = vcpu->regs[VCPU_REGS_RCX] & (~0ULL >> (64 - countr_size));
039576c0 1467 //printk("cx: %lx\n", vcpu->regs[VCPU_REGS_RCX]);
6aa8b732
AK
1468 return 1;
1469}
1470
1471static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1472{
1473 u64 exit_qualification;
039576c0
AK
1474 int size, down, in, string, rep;
1475 unsigned port;
1476 unsigned long count;
1477 gva_t address;
6aa8b732
AK
1478
1479 ++kvm_stat.io_exits;
1480 exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
039576c0
AK
1481 in = (exit_qualification & 8) != 0;
1482 size = (exit_qualification & 7) + 1;
1483 string = (exit_qualification & 16) != 0;
1484 down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
1485 count = 1;
1486 rep = (exit_qualification & 32) != 0;
1487 port = exit_qualification >> 16;
1488 address = 0;
1489 if (string) {
1490 if (rep && !get_io_count(vcpu, &count))
6aa8b732 1491 return 1;
039576c0
AK
1492 address = vmcs_readl(GUEST_LINEAR_ADDRESS);
1493 }
1494 return kvm_setup_pio(vcpu, kvm_run, in, size, count, string, down,
1495 address, rep, port);
6aa8b732
AK
1496}
1497
102d8325
IM
1498static void
1499vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
1500{
1501 /*
1502 * Patch in the VMCALL instruction:
1503 */
1504 hypercall[0] = 0x0f;
1505 hypercall[1] = 0x01;
1506 hypercall[2] = 0xc1;
1507 hypercall[3] = 0xc3;
1508}
1509
6aa8b732
AK
1510static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1511{
1512 u64 exit_qualification;
1513 int cr;
1514 int reg;
1515
1516 exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
1517 cr = exit_qualification & 15;
1518 reg = (exit_qualification >> 8) & 15;
1519 switch ((exit_qualification >> 4) & 3) {
1520 case 0: /* mov to cr */
1521 switch (cr) {
1522 case 0:
1523 vcpu_load_rsp_rip(vcpu);
1524 set_cr0(vcpu, vcpu->regs[reg]);
1525 skip_emulated_instruction(vcpu);
1526 return 1;
1527 case 3:
1528 vcpu_load_rsp_rip(vcpu);
1529 set_cr3(vcpu, vcpu->regs[reg]);
1530 skip_emulated_instruction(vcpu);
1531 return 1;
1532 case 4:
1533 vcpu_load_rsp_rip(vcpu);
1534 set_cr4(vcpu, vcpu->regs[reg]);
1535 skip_emulated_instruction(vcpu);
1536 return 1;
1537 case 8:
1538 vcpu_load_rsp_rip(vcpu);
1539 set_cr8(vcpu, vcpu->regs[reg]);
1540 skip_emulated_instruction(vcpu);
1541 return 1;
1542 };
1543 break;
1544 case 1: /*mov from cr*/
1545 switch (cr) {
1546 case 3:
1547 vcpu_load_rsp_rip(vcpu);
1548 vcpu->regs[reg] = vcpu->cr3;
1549 vcpu_put_rsp_rip(vcpu);
1550 skip_emulated_instruction(vcpu);
1551 return 1;
1552 case 8:
1553 printk(KERN_DEBUG "handle_cr: read CR8 "
1554 "cpu erratum AA15\n");
1555 vcpu_load_rsp_rip(vcpu);
1556 vcpu->regs[reg] = vcpu->cr8;
1557 vcpu_put_rsp_rip(vcpu);
1558 skip_emulated_instruction(vcpu);
1559 return 1;
1560 }
1561 break;
1562 case 3: /* lmsw */
1563 lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
1564
1565 skip_emulated_instruction(vcpu);
1566 return 1;
1567 default:
1568 break;
1569 }
1570 kvm_run->exit_reason = 0;
1571 printk(KERN_ERR "kvm: unhandled control register: op %d cr %d\n",
1572 (int)(exit_qualification >> 4) & 3, cr);
1573 return 0;
1574}
1575
1576static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1577{
1578 u64 exit_qualification;
1579 unsigned long val;
1580 int dr, reg;
1581
1582 /*
1583 * FIXME: this code assumes the host is debugging the guest.
1584 * need to deal with guest debugging itself too.
1585 */
1586 exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
1587 dr = exit_qualification & 7;
1588 reg = (exit_qualification >> 8) & 15;
1589 vcpu_load_rsp_rip(vcpu);
1590 if (exit_qualification & 16) {
1591 /* mov from dr */
1592 switch (dr) {
1593 case 6:
1594 val = 0xffff0ff0;
1595 break;
1596 case 7:
1597 val = 0x400;
1598 break;
1599 default:
1600 val = 0;
1601 }
1602 vcpu->regs[reg] = val;
1603 } else {
1604 /* mov to dr */
1605 }
1606 vcpu_put_rsp_rip(vcpu);
1607 skip_emulated_instruction(vcpu);
1608 return 1;
1609}
1610
1611static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1612{
06465c5a
AK
1613 kvm_emulate_cpuid(vcpu);
1614 return 1;
6aa8b732
AK
1615}
1616
1617static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1618{
1619 u32 ecx = vcpu->regs[VCPU_REGS_RCX];
1620 u64 data;
1621
1622 if (vmx_get_msr(vcpu, ecx, &data)) {
1623 vmx_inject_gp(vcpu, 0);
1624 return 1;
1625 }
1626
1627 /* FIXME: handling of bits 32:63 of rax, rdx */
1628 vcpu->regs[VCPU_REGS_RAX] = data & -1u;
1629 vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
1630 skip_emulated_instruction(vcpu);
1631 return 1;
1632}
1633
1634static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1635{
1636 u32 ecx = vcpu->regs[VCPU_REGS_RCX];
1637 u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
1638 | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
1639
1640 if (vmx_set_msr(vcpu, ecx, data) != 0) {
1641 vmx_inject_gp(vcpu, 0);
1642 return 1;
1643 }
1644
1645 skip_emulated_instruction(vcpu);
1646 return 1;
1647}
1648
c1150d8c
DL
1649static void post_kvm_run_save(struct kvm_vcpu *vcpu,
1650 struct kvm_run *kvm_run)
1651{
1652 kvm_run->if_flag = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) != 0;
1653 kvm_run->cr8 = vcpu->cr8;
1654 kvm_run->apic_base = vcpu->apic_base;
1655 kvm_run->ready_for_interrupt_injection = (vcpu->interrupt_window_open &&
1656 vcpu->irq_summary == 0);
1657}
1658
6aa8b732
AK
1659static int handle_interrupt_window(struct kvm_vcpu *vcpu,
1660 struct kvm_run *kvm_run)
1661{
c1150d8c
DL
1662 /*
1663 * If the user space waits to inject interrupts, exit as soon as
1664 * possible
1665 */
1666 if (kvm_run->request_interrupt_window &&
022a9308 1667 !vcpu->irq_summary) {
c1150d8c
DL
1668 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
1669 ++kvm_stat.irq_window_exits;
1670 return 0;
1671 }
6aa8b732
AK
1672 return 1;
1673}
1674
1675static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1676{
1677 skip_emulated_instruction(vcpu);
c1150d8c 1678 if (vcpu->irq_summary)
6aa8b732
AK
1679 return 1;
1680
1681 kvm_run->exit_reason = KVM_EXIT_HLT;
c1150d8c 1682 ++kvm_stat.halt_exits;
6aa8b732
AK
1683 return 0;
1684}
1685
c21415e8
IM
1686static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1687{
510043da 1688 skip_emulated_instruction(vcpu);
270fd9b9 1689 return kvm_hypercall(vcpu, kvm_run);
c21415e8
IM
1690}
1691
6aa8b732
AK
1692/*
1693 * The exit handlers return 1 if the exit was handled fully and guest execution
1694 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
1695 * to be done to userspace and return 0.
1696 */
1697static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
1698 struct kvm_run *kvm_run) = {
1699 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
1700 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
988ad74f 1701 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
6aa8b732 1702 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
6aa8b732
AK
1703 [EXIT_REASON_CR_ACCESS] = handle_cr,
1704 [EXIT_REASON_DR_ACCESS] = handle_dr,
1705 [EXIT_REASON_CPUID] = handle_cpuid,
1706 [EXIT_REASON_MSR_READ] = handle_rdmsr,
1707 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
1708 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
1709 [EXIT_REASON_HLT] = handle_halt,
c21415e8 1710 [EXIT_REASON_VMCALL] = handle_vmcall,
6aa8b732
AK
1711};
1712
1713static const int kvm_vmx_max_exit_handlers =
1714 sizeof(kvm_vmx_exit_handlers) / sizeof(*kvm_vmx_exit_handlers);
1715
1716/*
1717 * The guest has exited. See if we can fix it or if we need userspace
1718 * assistance.
1719 */
1720static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
1721{
1722 u32 vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
1723 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
1724
1725 if ( (vectoring_info & VECTORING_INFO_VALID_MASK) &&
1726 exit_reason != EXIT_REASON_EXCEPTION_NMI )
1727 printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
1728 "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
1729 kvm_run->instruction_length = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1730 if (exit_reason < kvm_vmx_max_exit_handlers
1731 && kvm_vmx_exit_handlers[exit_reason])
1732 return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
1733 else {
1734 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
1735 kvm_run->hw.hardware_exit_reason = exit_reason;
1736 }
1737 return 0;
1738}
1739
c1150d8c
DL
1740/*
1741 * Check if userspace requested an interrupt window, and that the
1742 * interrupt window is open.
1743 *
1744 * No need to exit to userspace if we already have an interrupt queued.
1745 */
1746static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
1747 struct kvm_run *kvm_run)
1748{
1749 return (!vcpu->irq_summary &&
1750 kvm_run->request_interrupt_window &&
1751 vcpu->interrupt_window_open &&
1752 (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF));
1753}
1754
6aa8b732
AK
1755static int vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1756{
1757 u8 fail;
1758 u16 fs_sel, gs_sel, ldt_sel;
1759 int fs_gs_ldt_reload_needed;
e2dec939 1760 int r;
6aa8b732
AK
1761
1762again:
1763 /*
1764 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1765 * allow segment selectors with cpl > 0 or ti == 1.
1766 */
1767 fs_sel = read_fs();
1768 gs_sel = read_gs();
1769 ldt_sel = read_ldt();
1770 fs_gs_ldt_reload_needed = (fs_sel & 7) | (gs_sel & 7) | ldt_sel;
1771 if (!fs_gs_ldt_reload_needed) {
1772 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1773 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1774 } else {
1775 vmcs_write16(HOST_FS_SELECTOR, 0);
1776 vmcs_write16(HOST_GS_SELECTOR, 0);
1777 }
1778
05b3e0c2 1779#ifdef CONFIG_X86_64
6aa8b732
AK
1780 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1781 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1782#else
1783 vmcs_writel(HOST_FS_BASE, segment_base(fs_sel));
1784 vmcs_writel(HOST_GS_BASE, segment_base(gs_sel));
1785#endif
1786
cccf748b
AK
1787 if (!vcpu->mmio_read_completed)
1788 do_interrupt_requests(vcpu, kvm_run);
6aa8b732
AK
1789
1790 if (vcpu->guest_debug.enabled)
1791 kvm_guest_debug_pre(vcpu);
1792
1793 fx_save(vcpu->host_fx_image);
1794 fx_restore(vcpu->guest_fx_image);
1795
2345df8c 1796#ifdef CONFIG_X86_64
e38aea3e
AK
1797 if (is_long_mode(vcpu)) {
1798 save_msrs(vcpu->host_msrs + msr_offset_kernel_gs_base, 1);
1799 load_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
1800 }
2345df8c 1801#endif
6aa8b732
AK
1802
1803 asm (
1804 /* Store host registers */
1805 "pushf \n\t"
05b3e0c2 1806#ifdef CONFIG_X86_64
6aa8b732
AK
1807 "push %%rax; push %%rbx; push %%rdx;"
1808 "push %%rsi; push %%rdi; push %%rbp;"
1809 "push %%r8; push %%r9; push %%r10; push %%r11;"
1810 "push %%r12; push %%r13; push %%r14; push %%r15;"
1811 "push %%rcx \n\t"
1812 ASM_VMX_VMWRITE_RSP_RDX "\n\t"
1813#else
1814 "pusha; push %%ecx \n\t"
1815 ASM_VMX_VMWRITE_RSP_RDX "\n\t"
1816#endif
1817 /* Check if vmlaunch of vmresume is needed */
1818 "cmp $0, %1 \n\t"
1819 /* Load guest registers. Don't clobber flags. */
05b3e0c2 1820#ifdef CONFIG_X86_64
6aa8b732
AK
1821 "mov %c[cr2](%3), %%rax \n\t"
1822 "mov %%rax, %%cr2 \n\t"
1823 "mov %c[rax](%3), %%rax \n\t"
1824 "mov %c[rbx](%3), %%rbx \n\t"
1825 "mov %c[rdx](%3), %%rdx \n\t"
1826 "mov %c[rsi](%3), %%rsi \n\t"
1827 "mov %c[rdi](%3), %%rdi \n\t"
1828 "mov %c[rbp](%3), %%rbp \n\t"
1829 "mov %c[r8](%3), %%r8 \n\t"
1830 "mov %c[r9](%3), %%r9 \n\t"
1831 "mov %c[r10](%3), %%r10 \n\t"
1832 "mov %c[r11](%3), %%r11 \n\t"
1833 "mov %c[r12](%3), %%r12 \n\t"
1834 "mov %c[r13](%3), %%r13 \n\t"
1835 "mov %c[r14](%3), %%r14 \n\t"
1836 "mov %c[r15](%3), %%r15 \n\t"
1837 "mov %c[rcx](%3), %%rcx \n\t" /* kills %3 (rcx) */
1838#else
1839 "mov %c[cr2](%3), %%eax \n\t"
1840 "mov %%eax, %%cr2 \n\t"
1841 "mov %c[rax](%3), %%eax \n\t"
1842 "mov %c[rbx](%3), %%ebx \n\t"
1843 "mov %c[rdx](%3), %%edx \n\t"
1844 "mov %c[rsi](%3), %%esi \n\t"
1845 "mov %c[rdi](%3), %%edi \n\t"
1846 "mov %c[rbp](%3), %%ebp \n\t"
1847 "mov %c[rcx](%3), %%ecx \n\t" /* kills %3 (ecx) */
1848#endif
1849 /* Enter guest mode */
1850 "jne launched \n\t"
1851 ASM_VMX_VMLAUNCH "\n\t"
1852 "jmp kvm_vmx_return \n\t"
1853 "launched: " ASM_VMX_VMRESUME "\n\t"
1854 ".globl kvm_vmx_return \n\t"
1855 "kvm_vmx_return: "
1856 /* Save guest registers, load host registers, keep flags */
05b3e0c2 1857#ifdef CONFIG_X86_64
96958231 1858 "xchg %3, (%%rsp) \n\t"
6aa8b732
AK
1859 "mov %%rax, %c[rax](%3) \n\t"
1860 "mov %%rbx, %c[rbx](%3) \n\t"
96958231 1861 "pushq (%%rsp); popq %c[rcx](%3) \n\t"
6aa8b732
AK
1862 "mov %%rdx, %c[rdx](%3) \n\t"
1863 "mov %%rsi, %c[rsi](%3) \n\t"
1864 "mov %%rdi, %c[rdi](%3) \n\t"
1865 "mov %%rbp, %c[rbp](%3) \n\t"
1866 "mov %%r8, %c[r8](%3) \n\t"
1867 "mov %%r9, %c[r9](%3) \n\t"
1868 "mov %%r10, %c[r10](%3) \n\t"
1869 "mov %%r11, %c[r11](%3) \n\t"
1870 "mov %%r12, %c[r12](%3) \n\t"
1871 "mov %%r13, %c[r13](%3) \n\t"
1872 "mov %%r14, %c[r14](%3) \n\t"
1873 "mov %%r15, %c[r15](%3) \n\t"
1874 "mov %%cr2, %%rax \n\t"
1875 "mov %%rax, %c[cr2](%3) \n\t"
96958231 1876 "mov (%%rsp), %3 \n\t"
6aa8b732
AK
1877
1878 "pop %%rcx; pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
1879 "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
1880 "pop %%rbp; pop %%rdi; pop %%rsi;"
1881 "pop %%rdx; pop %%rbx; pop %%rax \n\t"
1882#else
96958231 1883 "xchg %3, (%%esp) \n\t"
6aa8b732
AK
1884 "mov %%eax, %c[rax](%3) \n\t"
1885 "mov %%ebx, %c[rbx](%3) \n\t"
96958231 1886 "pushl (%%esp); popl %c[rcx](%3) \n\t"
6aa8b732
AK
1887 "mov %%edx, %c[rdx](%3) \n\t"
1888 "mov %%esi, %c[rsi](%3) \n\t"
1889 "mov %%edi, %c[rdi](%3) \n\t"
1890 "mov %%ebp, %c[rbp](%3) \n\t"
1891 "mov %%cr2, %%eax \n\t"
1892 "mov %%eax, %c[cr2](%3) \n\t"
96958231 1893 "mov (%%esp), %3 \n\t"
6aa8b732
AK
1894
1895 "pop %%ecx; popa \n\t"
1896#endif
1897 "setbe %0 \n\t"
1898 "popf \n\t"
e0015489 1899 : "=q" (fail)
6aa8b732
AK
1900 : "r"(vcpu->launched), "d"((unsigned long)HOST_RSP),
1901 "c"(vcpu),
1902 [rax]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RAX])),
1903 [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
1904 [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
1905 [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
1906 [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
1907 [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
1908 [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP])),
05b3e0c2 1909#ifdef CONFIG_X86_64
6aa8b732
AK
1910 [r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
1911 [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
1912 [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
1913 [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
1914 [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
1915 [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
1916 [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
1917 [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15])),
1918#endif
1919 [cr2]"i"(offsetof(struct kvm_vcpu, cr2))
1920 : "cc", "memory" );
1921
6d9658df
IM
1922 /*
1923 * Reload segment selectors ASAP. (it's needed for a functional
1924 * kernel: x86 relies on having __KERNEL_PDA in %fs and x86_64
1925 * relies on having 0 in %gs for the CPU PDA to work.)
1926 */
1927 if (fs_gs_ldt_reload_needed) {
1928 load_ldt(ldt_sel);
1929 load_fs(fs_sel);
1930 /*
1931 * If we have to reload gs, we must take care to
1932 * preserve our gs base.
1933 */
1934 local_irq_disable();
1935 load_gs(gs_sel);
1936#ifdef CONFIG_X86_64
1937 wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
1938#endif
1939 local_irq_enable();
1940
1941 reload_tss();
1942 }
6aa8b732
AK
1943 ++kvm_stat.exits;
1944
e38aea3e
AK
1945#ifdef CONFIG_X86_64
1946 if (is_long_mode(vcpu)) {
1947 save_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
1948 load_msrs(vcpu->host_msrs, NR_BAD_MSRS);
1949 }
1950#endif
6aa8b732
AK
1951
1952 fx_save(vcpu->guest_fx_image);
1953 fx_restore(vcpu->host_fx_image);
c1150d8c 1954 vcpu->interrupt_window_open = (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
6aa8b732 1955
6aa8b732 1956 asm ("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
6aa8b732 1957
6aa8b732 1958 if (fail) {
8eb7d334
AK
1959 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
1960 kvm_run->fail_entry.hardware_entry_failure_reason
1961 = vmcs_read32(VM_INSTRUCTION_ERROR);
e2dec939 1962 r = 0;
6aa8b732 1963 } else {
464d1a78
JF
1964 /*
1965 * Profile KVM exit RIPs:
1966 */
1967 if (unlikely(prof_on == KVM_PROFILING))
1968 profile_hit(KVM_PROFILING, (void *)vmcs_readl(GUEST_RIP));
1969
6aa8b732 1970 vcpu->launched = 1;
e2dec939
AK
1971 r = kvm_handle_exit(kvm_run, vcpu);
1972 if (r > 0) {
6aa8b732
AK
1973 /* Give scheduler a change to reschedule. */
1974 if (signal_pending(current)) {
1975 ++kvm_stat.signal_exits;
c1150d8c 1976 post_kvm_run_save(vcpu, kvm_run);
1b19f3e6 1977 kvm_run->exit_reason = KVM_EXIT_INTR;
c1150d8c
DL
1978 return -EINTR;
1979 }
1980
1981 if (dm_request_for_irq_injection(vcpu, kvm_run)) {
1982 ++kvm_stat.request_irq_exits;
1983 post_kvm_run_save(vcpu, kvm_run);
1b19f3e6 1984 kvm_run->exit_reason = KVM_EXIT_INTR;
6aa8b732
AK
1985 return -EINTR;
1986 }
c1150d8c 1987
6aa8b732
AK
1988 kvm_resched(vcpu);
1989 goto again;
1990 }
1991 }
c1150d8c
DL
1992
1993 post_kvm_run_save(vcpu, kvm_run);
e2dec939 1994 return r;
6aa8b732
AK
1995}
1996
1997static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
1998{
1999 vmcs_writel(GUEST_CR3, vmcs_readl(GUEST_CR3));
2000}
2001
2002static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
2003 unsigned long addr,
2004 u32 err_code)
2005{
2006 u32 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
2007
2008 ++kvm_stat.pf_guest;
2009
2010 if (is_page_fault(vect_info)) {
2011 printk(KERN_DEBUG "inject_page_fault: "
2012 "double fault 0x%lx @ 0x%lx\n",
2013 addr, vmcs_readl(GUEST_RIP));
2014 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
2015 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2016 DF_VECTOR |
2017 INTR_TYPE_EXCEPTION |
2018 INTR_INFO_DELIEVER_CODE_MASK |
2019 INTR_INFO_VALID_MASK);
2020 return;
2021 }
2022 vcpu->cr2 = addr;
2023 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
2024 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2025 PF_VECTOR |
2026 INTR_TYPE_EXCEPTION |
2027 INTR_INFO_DELIEVER_CODE_MASK |
2028 INTR_INFO_VALID_MASK);
2029
2030}
2031
2032static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
2033{
2034 if (vcpu->vmcs) {
2035 on_each_cpu(__vcpu_clear, vcpu, 0, 1);
2036 free_vmcs(vcpu->vmcs);
2037 vcpu->vmcs = NULL;
2038 }
2039}
2040
2041static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
2042{
2043 vmx_free_vmcs(vcpu);
2044}
2045
2046static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
2047{
2048 struct vmcs *vmcs;
2049
965b58a5
IM
2050 vcpu->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
2051 if (!vcpu->guest_msrs)
2052 return -ENOMEM;
2053
2054 vcpu->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
2055 if (!vcpu->host_msrs)
2056 goto out_free_guest_msrs;
2057
6aa8b732
AK
2058 vmcs = alloc_vmcs();
2059 if (!vmcs)
965b58a5
IM
2060 goto out_free_msrs;
2061
6aa8b732
AK
2062 vmcs_clear(vmcs);
2063 vcpu->vmcs = vmcs;
2064 vcpu->launched = 0;
965b58a5 2065
6aa8b732 2066 return 0;
965b58a5
IM
2067
2068out_free_msrs:
2069 kfree(vcpu->host_msrs);
2070 vcpu->host_msrs = NULL;
2071
2072out_free_guest_msrs:
2073 kfree(vcpu->guest_msrs);
2074 vcpu->guest_msrs = NULL;
2075
2076 return -ENOMEM;
6aa8b732
AK
2077}
2078
2079static struct kvm_arch_ops vmx_arch_ops = {
2080 .cpu_has_kvm_support = cpu_has_kvm_support,
2081 .disabled_by_bios = vmx_disabled_by_bios,
2082 .hardware_setup = hardware_setup,
2083 .hardware_unsetup = hardware_unsetup,
2084 .hardware_enable = hardware_enable,
2085 .hardware_disable = hardware_disable,
2086
2087 .vcpu_create = vmx_create_vcpu,
2088 .vcpu_free = vmx_free_vcpu,
2089
2090 .vcpu_load = vmx_vcpu_load,
2091 .vcpu_put = vmx_vcpu_put,
774c47f1 2092 .vcpu_decache = vmx_vcpu_decache,
6aa8b732
AK
2093
2094 .set_guest_debug = set_guest_debug,
2095 .get_msr = vmx_get_msr,
2096 .set_msr = vmx_set_msr,
2097 .get_segment_base = vmx_get_segment_base,
2098 .get_segment = vmx_get_segment,
2099 .set_segment = vmx_set_segment,
6aa8b732 2100 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
399badf3 2101 .decache_cr0_cr4_guest_bits = vmx_decache_cr0_cr4_guest_bits,
6aa8b732 2102 .set_cr0 = vmx_set_cr0,
6aa8b732
AK
2103 .set_cr3 = vmx_set_cr3,
2104 .set_cr4 = vmx_set_cr4,
05b3e0c2 2105#ifdef CONFIG_X86_64
6aa8b732
AK
2106 .set_efer = vmx_set_efer,
2107#endif
2108 .get_idt = vmx_get_idt,
2109 .set_idt = vmx_set_idt,
2110 .get_gdt = vmx_get_gdt,
2111 .set_gdt = vmx_set_gdt,
2112 .cache_regs = vcpu_load_rsp_rip,
2113 .decache_regs = vcpu_put_rsp_rip,
2114 .get_rflags = vmx_get_rflags,
2115 .set_rflags = vmx_set_rflags,
2116
2117 .tlb_flush = vmx_flush_tlb,
2118 .inject_page_fault = vmx_inject_page_fault,
2119
2120 .inject_gp = vmx_inject_gp,
2121
2122 .run = vmx_vcpu_run,
2123 .skip_emulated_instruction = skip_emulated_instruction,
2124 .vcpu_setup = vmx_vcpu_setup,
102d8325 2125 .patch_hypercall = vmx_patch_hypercall,
6aa8b732
AK
2126};
2127
2128static int __init vmx_init(void)
2129{
873a7c42 2130 return kvm_init_arch(&vmx_arch_ops, THIS_MODULE);
6aa8b732
AK
2131}
2132
2133static void __exit vmx_exit(void)
2134{
2135 kvm_exit_arch();
2136}
2137
2138module_init(vmx_init)
2139module_exit(vmx_exit)